/TARGET_K64F/TARGET_Freescale/TARGET_KPSDK_MCUS/TARGET_KPSDK_CODE/hal/adc/fsl_adc_hal.h substitute line 894 extern } by }

Fork of mbed by mbed official

Committer:
fblanc
Date:
Fri Dec 05 15:42:32 2014 +0000
Revision:
93:9dd889aeda0e
Parent:
73:1efda918f0ba
substitute line 894 extern } by }; /TARGET_K64F/TARGET_Freescale/TARGET_KPSDK_MCUS/TARGET_KPSDK_CODE/hal/adc/fsl_adc_hal.h

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 73:1efda918f0ba 1 /**************************************************************************//**
bogdanm 73:1efda918f0ba 2 * @file core_cm0plus.h
bogdanm 73:1efda918f0ba 3 * @brief CMSIS Cortex-M0+ Core Peripheral Access Layer Header File
bogdanm 73:1efda918f0ba 4 * @version V3.20
bogdanm 73:1efda918f0ba 5 * @date 25. February 2013
bogdanm 73:1efda918f0ba 6 *
bogdanm 73:1efda918f0ba 7 * @note
bogdanm 73:1efda918f0ba 8 *
bogdanm 73:1efda918f0ba 9 ******************************************************************************/
bogdanm 73:1efda918f0ba 10 /* Copyright (c) 2009 - 2013 ARM LIMITED
bogdanm 73:1efda918f0ba 11
bogdanm 73:1efda918f0ba 12 All rights reserved.
bogdanm 73:1efda918f0ba 13 Redistribution and use in source and binary forms, with or without
bogdanm 73:1efda918f0ba 14 modification, are permitted provided that the following conditions are met:
bogdanm 73:1efda918f0ba 15 - Redistributions of source code must retain the above copyright
bogdanm 73:1efda918f0ba 16 notice, this list of conditions and the following disclaimer.
bogdanm 73:1efda918f0ba 17 - Redistributions in binary form must reproduce the above copyright
bogdanm 73:1efda918f0ba 18 notice, this list of conditions and the following disclaimer in the
bogdanm 73:1efda918f0ba 19 documentation and/or other materials provided with the distribution.
bogdanm 73:1efda918f0ba 20 - Neither the name of ARM nor the names of its contributors may be used
bogdanm 73:1efda918f0ba 21 to endorse or promote products derived from this software without
bogdanm 73:1efda918f0ba 22 specific prior written permission.
bogdanm 73:1efda918f0ba 23 *
bogdanm 73:1efda918f0ba 24 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 73:1efda918f0ba 25 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 73:1efda918f0ba 26 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
bogdanm 73:1efda918f0ba 27 ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
bogdanm 73:1efda918f0ba 28 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
bogdanm 73:1efda918f0ba 29 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
bogdanm 73:1efda918f0ba 30 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
bogdanm 73:1efda918f0ba 31 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
bogdanm 73:1efda918f0ba 32 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
bogdanm 73:1efda918f0ba 33 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
bogdanm 73:1efda918f0ba 34 POSSIBILITY OF SUCH DAMAGE.
bogdanm 73:1efda918f0ba 35 ---------------------------------------------------------------------------*/
bogdanm 73:1efda918f0ba 36
bogdanm 73:1efda918f0ba 37
bogdanm 73:1efda918f0ba 38 #if defined ( __ICCARM__ )
bogdanm 73:1efda918f0ba 39 #pragma system_include /* treat file as system include file for MISRA check */
bogdanm 73:1efda918f0ba 40 #endif
bogdanm 73:1efda918f0ba 41
bogdanm 73:1efda918f0ba 42 #ifdef __cplusplus
bogdanm 73:1efda918f0ba 43 extern "C" {
bogdanm 73:1efda918f0ba 44 #endif
bogdanm 73:1efda918f0ba 45
bogdanm 73:1efda918f0ba 46 #ifndef __CORE_CM0PLUS_H_GENERIC
bogdanm 73:1efda918f0ba 47 #define __CORE_CM0PLUS_H_GENERIC
bogdanm 73:1efda918f0ba 48
bogdanm 73:1efda918f0ba 49 /** \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
bogdanm 73:1efda918f0ba 50 CMSIS violates the following MISRA-C:2004 rules:
bogdanm 73:1efda918f0ba 51
bogdanm 73:1efda918f0ba 52 \li Required Rule 8.5, object/function definition in header file.<br>
bogdanm 73:1efda918f0ba 53 Function definitions in header files are used to allow 'inlining'.
bogdanm 73:1efda918f0ba 54
bogdanm 73:1efda918f0ba 55 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
bogdanm 73:1efda918f0ba 56 Unions are used for effective representation of core registers.
bogdanm 73:1efda918f0ba 57
bogdanm 73:1efda918f0ba 58 \li Advisory Rule 19.7, Function-like macro defined.<br>
bogdanm 73:1efda918f0ba 59 Function-like macros are used to allow more efficient code.
bogdanm 73:1efda918f0ba 60 */
bogdanm 73:1efda918f0ba 61
bogdanm 73:1efda918f0ba 62
bogdanm 73:1efda918f0ba 63 /*******************************************************************************
bogdanm 73:1efda918f0ba 64 * CMSIS definitions
bogdanm 73:1efda918f0ba 65 ******************************************************************************/
bogdanm 73:1efda918f0ba 66 /** \ingroup Cortex-M0+
bogdanm 73:1efda918f0ba 67 @{
bogdanm 73:1efda918f0ba 68 */
bogdanm 73:1efda918f0ba 69
bogdanm 73:1efda918f0ba 70 /* CMSIS CM0P definitions */
bogdanm 73:1efda918f0ba 71 #define __CM0PLUS_CMSIS_VERSION_MAIN (0x03) /*!< [31:16] CMSIS HAL main version */
bogdanm 73:1efda918f0ba 72 #define __CM0PLUS_CMSIS_VERSION_SUB (0x20) /*!< [15:0] CMSIS HAL sub version */
bogdanm 73:1efda918f0ba 73 #define __CM0PLUS_CMSIS_VERSION ((__CM0PLUS_CMSIS_VERSION_MAIN << 16) | \
bogdanm 73:1efda918f0ba 74 __CM0PLUS_CMSIS_VERSION_SUB) /*!< CMSIS HAL version number */
bogdanm 73:1efda918f0ba 75
bogdanm 73:1efda918f0ba 76 #define __CORTEX_M (0x00) /*!< Cortex-M Core */
bogdanm 73:1efda918f0ba 77
bogdanm 73:1efda918f0ba 78
bogdanm 73:1efda918f0ba 79 #if defined ( __CC_ARM )
bogdanm 73:1efda918f0ba 80 #define __ASM __asm /*!< asm keyword for ARM Compiler */
bogdanm 73:1efda918f0ba 81 #define __INLINE __inline /*!< inline keyword for ARM Compiler */
bogdanm 73:1efda918f0ba 82 #define __STATIC_INLINE static __inline
bogdanm 73:1efda918f0ba 83
bogdanm 73:1efda918f0ba 84 #elif defined ( __ICCARM__ )
bogdanm 73:1efda918f0ba 85 #define __ASM __asm /*!< asm keyword for IAR Compiler */
bogdanm 73:1efda918f0ba 86 #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
bogdanm 73:1efda918f0ba 87 #define __STATIC_INLINE static inline
bogdanm 73:1efda918f0ba 88
bogdanm 73:1efda918f0ba 89 #elif defined ( __GNUC__ )
bogdanm 73:1efda918f0ba 90 #define __ASM __asm /*!< asm keyword for GNU Compiler */
bogdanm 73:1efda918f0ba 91 #define __INLINE inline /*!< inline keyword for GNU Compiler */
bogdanm 73:1efda918f0ba 92 #define __STATIC_INLINE static inline
bogdanm 73:1efda918f0ba 93
bogdanm 73:1efda918f0ba 94 #elif defined ( __TASKING__ )
bogdanm 73:1efda918f0ba 95 #define __ASM __asm /*!< asm keyword for TASKING Compiler */
bogdanm 73:1efda918f0ba 96 #define __INLINE inline /*!< inline keyword for TASKING Compiler */
bogdanm 73:1efda918f0ba 97 #define __STATIC_INLINE static inline
bogdanm 73:1efda918f0ba 98
bogdanm 73:1efda918f0ba 99 #endif
bogdanm 73:1efda918f0ba 100
bogdanm 73:1efda918f0ba 101 /** __FPU_USED indicates whether an FPU is used or not. This core does not support an FPU at all
bogdanm 73:1efda918f0ba 102 */
bogdanm 73:1efda918f0ba 103 #define __FPU_USED 0
bogdanm 73:1efda918f0ba 104
bogdanm 73:1efda918f0ba 105 #if defined ( __CC_ARM )
bogdanm 73:1efda918f0ba 106 #if defined __TARGET_FPU_VFP
bogdanm 73:1efda918f0ba 107 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
bogdanm 73:1efda918f0ba 108 #endif
bogdanm 73:1efda918f0ba 109
bogdanm 73:1efda918f0ba 110 #elif defined ( __ICCARM__ )
bogdanm 73:1efda918f0ba 111 #if defined __ARMVFP__
bogdanm 73:1efda918f0ba 112 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
bogdanm 73:1efda918f0ba 113 #endif
bogdanm 73:1efda918f0ba 114
bogdanm 73:1efda918f0ba 115 #elif defined ( __GNUC__ )
bogdanm 73:1efda918f0ba 116 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
bogdanm 73:1efda918f0ba 117 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
bogdanm 73:1efda918f0ba 118 #endif
bogdanm 73:1efda918f0ba 119
bogdanm 73:1efda918f0ba 120 #elif defined ( __TASKING__ )
bogdanm 73:1efda918f0ba 121 #if defined __FPU_VFP__
bogdanm 73:1efda918f0ba 122 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
bogdanm 73:1efda918f0ba 123 #endif
bogdanm 73:1efda918f0ba 124 #endif
bogdanm 73:1efda918f0ba 125
bogdanm 73:1efda918f0ba 126 #include <stdint.h> /* standard types definitions */
bogdanm 73:1efda918f0ba 127 #include <core_cmInstr.h> /* Core Instruction Access */
bogdanm 73:1efda918f0ba 128 #include <core_cmFunc.h> /* Core Function Access */
bogdanm 73:1efda918f0ba 129
bogdanm 73:1efda918f0ba 130 #endif /* __CORE_CM0PLUS_H_GENERIC */
bogdanm 73:1efda918f0ba 131
bogdanm 73:1efda918f0ba 132 #ifndef __CMSIS_GENERIC
bogdanm 73:1efda918f0ba 133
bogdanm 73:1efda918f0ba 134 #ifndef __CORE_CM0PLUS_H_DEPENDANT
bogdanm 73:1efda918f0ba 135 #define __CORE_CM0PLUS_H_DEPENDANT
bogdanm 73:1efda918f0ba 136
bogdanm 73:1efda918f0ba 137 /* check device defines and use defaults */
bogdanm 73:1efda918f0ba 138 #if defined __CHECK_DEVICE_DEFINES
bogdanm 73:1efda918f0ba 139 #ifndef __CM0PLUS_REV
bogdanm 73:1efda918f0ba 140 #define __CM0PLUS_REV 0x0000
bogdanm 73:1efda918f0ba 141 #warning "__CM0PLUS_REV not defined in device header file; using default!"
bogdanm 73:1efda918f0ba 142 #endif
bogdanm 73:1efda918f0ba 143
bogdanm 73:1efda918f0ba 144 #ifndef __MPU_PRESENT
bogdanm 73:1efda918f0ba 145 #define __MPU_PRESENT 0
bogdanm 73:1efda918f0ba 146 #warning "__MPU_PRESENT not defined in device header file; using default!"
bogdanm 73:1efda918f0ba 147 #endif
bogdanm 73:1efda918f0ba 148
bogdanm 73:1efda918f0ba 149 #ifndef __VTOR_PRESENT
bogdanm 73:1efda918f0ba 150 #define __VTOR_PRESENT 0
bogdanm 73:1efda918f0ba 151 #warning "__VTOR_PRESENT not defined in device header file; using default!"
bogdanm 73:1efda918f0ba 152 #endif
bogdanm 73:1efda918f0ba 153
bogdanm 73:1efda918f0ba 154 #ifndef __NVIC_PRIO_BITS
bogdanm 73:1efda918f0ba 155 #define __NVIC_PRIO_BITS 2
bogdanm 73:1efda918f0ba 156 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
bogdanm 73:1efda918f0ba 157 #endif
bogdanm 73:1efda918f0ba 158
bogdanm 73:1efda918f0ba 159 #ifndef __Vendor_SysTickConfig
bogdanm 73:1efda918f0ba 160 #define __Vendor_SysTickConfig 0
bogdanm 73:1efda918f0ba 161 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
bogdanm 73:1efda918f0ba 162 #endif
bogdanm 73:1efda918f0ba 163 #endif
bogdanm 73:1efda918f0ba 164
bogdanm 73:1efda918f0ba 165 /* IO definitions (access restrictions to peripheral registers) */
bogdanm 73:1efda918f0ba 166 /**
bogdanm 73:1efda918f0ba 167 \defgroup CMSIS_glob_defs CMSIS Global Defines
bogdanm 73:1efda918f0ba 168
bogdanm 73:1efda918f0ba 169 <strong>IO Type Qualifiers</strong> are used
bogdanm 73:1efda918f0ba 170 \li to specify the access to peripheral variables.
bogdanm 73:1efda918f0ba 171 \li for automatic generation of peripheral register debug information.
bogdanm 73:1efda918f0ba 172 */
bogdanm 73:1efda918f0ba 173 #ifdef __cplusplus
bogdanm 73:1efda918f0ba 174 #define __I volatile /*!< Defines 'read only' permissions */
bogdanm 73:1efda918f0ba 175 #else
bogdanm 73:1efda918f0ba 176 #define __I volatile const /*!< Defines 'read only' permissions */
bogdanm 73:1efda918f0ba 177 #endif
bogdanm 73:1efda918f0ba 178 #define __O volatile /*!< Defines 'write only' permissions */
bogdanm 73:1efda918f0ba 179 #define __IO volatile /*!< Defines 'read / write' permissions */
bogdanm 73:1efda918f0ba 180
bogdanm 73:1efda918f0ba 181 /*@} end of group Cortex-M0+ */
bogdanm 73:1efda918f0ba 182
bogdanm 73:1efda918f0ba 183
bogdanm 73:1efda918f0ba 184
bogdanm 73:1efda918f0ba 185 /*******************************************************************************
bogdanm 73:1efda918f0ba 186 * Register Abstraction
bogdanm 73:1efda918f0ba 187 Core Register contain:
bogdanm 73:1efda918f0ba 188 - Core Register
bogdanm 73:1efda918f0ba 189 - Core NVIC Register
bogdanm 73:1efda918f0ba 190 - Core SCB Register
bogdanm 73:1efda918f0ba 191 - Core SysTick Register
bogdanm 73:1efda918f0ba 192 - Core MPU Register
bogdanm 73:1efda918f0ba 193 ******************************************************************************/
bogdanm 73:1efda918f0ba 194 /** \defgroup CMSIS_core_register Defines and Type Definitions
bogdanm 73:1efda918f0ba 195 \brief Type definitions and defines for Cortex-M processor based devices.
bogdanm 73:1efda918f0ba 196 */
bogdanm 73:1efda918f0ba 197
bogdanm 73:1efda918f0ba 198 /** \ingroup CMSIS_core_register
bogdanm 73:1efda918f0ba 199 \defgroup CMSIS_CORE Status and Control Registers
bogdanm 73:1efda918f0ba 200 \brief Core Register type definitions.
bogdanm 73:1efda918f0ba 201 @{
bogdanm 73:1efda918f0ba 202 */
bogdanm 73:1efda918f0ba 203
bogdanm 73:1efda918f0ba 204 /** \brief Union type to access the Application Program Status Register (APSR).
bogdanm 73:1efda918f0ba 205 */
bogdanm 73:1efda918f0ba 206 typedef union
bogdanm 73:1efda918f0ba 207 {
bogdanm 73:1efda918f0ba 208 struct
bogdanm 73:1efda918f0ba 209 {
bogdanm 73:1efda918f0ba 210 #if (__CORTEX_M != 0x04)
bogdanm 73:1efda918f0ba 211 uint32_t _reserved0:27; /*!< bit: 0..26 Reserved */
bogdanm 73:1efda918f0ba 212 #else
bogdanm 73:1efda918f0ba 213 uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
bogdanm 73:1efda918f0ba 214 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
bogdanm 73:1efda918f0ba 215 uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
bogdanm 73:1efda918f0ba 216 #endif
bogdanm 73:1efda918f0ba 217 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
bogdanm 73:1efda918f0ba 218 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
bogdanm 73:1efda918f0ba 219 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
bogdanm 73:1efda918f0ba 220 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
bogdanm 73:1efda918f0ba 221 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
bogdanm 73:1efda918f0ba 222 } b; /*!< Structure used for bit access */
bogdanm 73:1efda918f0ba 223 uint32_t w; /*!< Type used for word access */
bogdanm 73:1efda918f0ba 224 } APSR_Type;
bogdanm 73:1efda918f0ba 225
bogdanm 73:1efda918f0ba 226
bogdanm 73:1efda918f0ba 227 /** \brief Union type to access the Interrupt Program Status Register (IPSR).
bogdanm 73:1efda918f0ba 228 */
bogdanm 73:1efda918f0ba 229 typedef union
bogdanm 73:1efda918f0ba 230 {
bogdanm 73:1efda918f0ba 231 struct
bogdanm 73:1efda918f0ba 232 {
bogdanm 73:1efda918f0ba 233 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
bogdanm 73:1efda918f0ba 234 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
bogdanm 73:1efda918f0ba 235 } b; /*!< Structure used for bit access */
bogdanm 73:1efda918f0ba 236 uint32_t w; /*!< Type used for word access */
bogdanm 73:1efda918f0ba 237 } IPSR_Type;
bogdanm 73:1efda918f0ba 238
bogdanm 73:1efda918f0ba 239
bogdanm 73:1efda918f0ba 240 /** \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
bogdanm 73:1efda918f0ba 241 */
bogdanm 73:1efda918f0ba 242 typedef union
bogdanm 73:1efda918f0ba 243 {
bogdanm 73:1efda918f0ba 244 struct
bogdanm 73:1efda918f0ba 245 {
bogdanm 73:1efda918f0ba 246 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
bogdanm 73:1efda918f0ba 247 #if (__CORTEX_M != 0x04)
bogdanm 73:1efda918f0ba 248 uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
bogdanm 73:1efda918f0ba 249 #else
bogdanm 73:1efda918f0ba 250 uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
bogdanm 73:1efda918f0ba 251 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
bogdanm 73:1efda918f0ba 252 uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
bogdanm 73:1efda918f0ba 253 #endif
bogdanm 73:1efda918f0ba 254 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
bogdanm 73:1efda918f0ba 255 uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
bogdanm 73:1efda918f0ba 256 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
bogdanm 73:1efda918f0ba 257 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
bogdanm 73:1efda918f0ba 258 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
bogdanm 73:1efda918f0ba 259 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
bogdanm 73:1efda918f0ba 260 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
bogdanm 73:1efda918f0ba 261 } b; /*!< Structure used for bit access */
bogdanm 73:1efda918f0ba 262 uint32_t w; /*!< Type used for word access */
bogdanm 73:1efda918f0ba 263 } xPSR_Type;
bogdanm 73:1efda918f0ba 264
bogdanm 73:1efda918f0ba 265
bogdanm 73:1efda918f0ba 266 /** \brief Union type to access the Control Registers (CONTROL).
bogdanm 73:1efda918f0ba 267 */
bogdanm 73:1efda918f0ba 268 typedef union
bogdanm 73:1efda918f0ba 269 {
bogdanm 73:1efda918f0ba 270 struct
bogdanm 73:1efda918f0ba 271 {
bogdanm 73:1efda918f0ba 272 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
bogdanm 73:1efda918f0ba 273 uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
bogdanm 73:1efda918f0ba 274 uint32_t FPCA:1; /*!< bit: 2 FP extension active flag */
bogdanm 73:1efda918f0ba 275 uint32_t _reserved0:29; /*!< bit: 3..31 Reserved */
bogdanm 73:1efda918f0ba 276 } b; /*!< Structure used for bit access */
bogdanm 73:1efda918f0ba 277 uint32_t w; /*!< Type used for word access */
bogdanm 73:1efda918f0ba 278 } CONTROL_Type;
bogdanm 73:1efda918f0ba 279
bogdanm 73:1efda918f0ba 280 /*@} end of group CMSIS_CORE */
bogdanm 73:1efda918f0ba 281
bogdanm 73:1efda918f0ba 282
bogdanm 73:1efda918f0ba 283 /** \ingroup CMSIS_core_register
bogdanm 73:1efda918f0ba 284 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
bogdanm 73:1efda918f0ba 285 \brief Type definitions for the NVIC Registers
bogdanm 73:1efda918f0ba 286 @{
bogdanm 73:1efda918f0ba 287 */
bogdanm 73:1efda918f0ba 288
bogdanm 73:1efda918f0ba 289 /** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
bogdanm 73:1efda918f0ba 290 */
bogdanm 73:1efda918f0ba 291 typedef struct
bogdanm 73:1efda918f0ba 292 {
bogdanm 73:1efda918f0ba 293 __IO uint32_t ISER[1]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
bogdanm 73:1efda918f0ba 294 uint32_t RESERVED0[31];
bogdanm 73:1efda918f0ba 295 __IO uint32_t ICER[1]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
bogdanm 73:1efda918f0ba 296 uint32_t RSERVED1[31];
bogdanm 73:1efda918f0ba 297 __IO uint32_t ISPR[1]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
bogdanm 73:1efda918f0ba 298 uint32_t RESERVED2[31];
bogdanm 73:1efda918f0ba 299 __IO uint32_t ICPR[1]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
bogdanm 73:1efda918f0ba 300 uint32_t RESERVED3[31];
bogdanm 73:1efda918f0ba 301 uint32_t RESERVED4[64];
bogdanm 73:1efda918f0ba 302 __IO uint32_t IP[8]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register */
bogdanm 73:1efda918f0ba 303 } NVIC_Type;
bogdanm 73:1efda918f0ba 304
bogdanm 73:1efda918f0ba 305 /*@} end of group CMSIS_NVIC */
bogdanm 73:1efda918f0ba 306
bogdanm 73:1efda918f0ba 307
bogdanm 73:1efda918f0ba 308 /** \ingroup CMSIS_core_register
bogdanm 73:1efda918f0ba 309 \defgroup CMSIS_SCB System Control Block (SCB)
bogdanm 73:1efda918f0ba 310 \brief Type definitions for the System Control Block Registers
bogdanm 73:1efda918f0ba 311 @{
bogdanm 73:1efda918f0ba 312 */
bogdanm 73:1efda918f0ba 313
bogdanm 73:1efda918f0ba 314 /** \brief Structure type to access the System Control Block (SCB).
bogdanm 73:1efda918f0ba 315 */
bogdanm 73:1efda918f0ba 316 typedef struct
bogdanm 73:1efda918f0ba 317 {
bogdanm 73:1efda918f0ba 318 __I uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
bogdanm 73:1efda918f0ba 319 __IO uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
bogdanm 73:1efda918f0ba 320 #if (__VTOR_PRESENT == 1)
bogdanm 73:1efda918f0ba 321 __IO uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
bogdanm 73:1efda918f0ba 322 #else
bogdanm 73:1efda918f0ba 323 uint32_t RESERVED0;
bogdanm 73:1efda918f0ba 324 #endif
bogdanm 73:1efda918f0ba 325 __IO uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
bogdanm 73:1efda918f0ba 326 __IO uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
bogdanm 73:1efda918f0ba 327 __IO uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
bogdanm 73:1efda918f0ba 328 uint32_t RESERVED1;
bogdanm 73:1efda918f0ba 329 __IO uint32_t SHP[2]; /*!< Offset: 0x01C (R/W) System Handlers Priority Registers. [0] is RESERVED */
bogdanm 73:1efda918f0ba 330 __IO uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
bogdanm 73:1efda918f0ba 331 } SCB_Type;
bogdanm 73:1efda918f0ba 332
bogdanm 73:1efda918f0ba 333 /* SCB CPUID Register Definitions */
bogdanm 73:1efda918f0ba 334 #define SCB_CPUID_IMPLEMENTER_Pos 24 /*!< SCB CPUID: IMPLEMENTER Position */
bogdanm 73:1efda918f0ba 335 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
bogdanm 73:1efda918f0ba 336
bogdanm 73:1efda918f0ba 337 #define SCB_CPUID_VARIANT_Pos 20 /*!< SCB CPUID: VARIANT Position */
bogdanm 73:1efda918f0ba 338 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
bogdanm 73:1efda918f0ba 339
bogdanm 73:1efda918f0ba 340 #define SCB_CPUID_ARCHITECTURE_Pos 16 /*!< SCB CPUID: ARCHITECTURE Position */
bogdanm 73:1efda918f0ba 341 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
bogdanm 73:1efda918f0ba 342
bogdanm 73:1efda918f0ba 343 #define SCB_CPUID_PARTNO_Pos 4 /*!< SCB CPUID: PARTNO Position */
bogdanm 73:1efda918f0ba 344 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
bogdanm 73:1efda918f0ba 345
bogdanm 73:1efda918f0ba 346 #define SCB_CPUID_REVISION_Pos 0 /*!< SCB CPUID: REVISION Position */
bogdanm 73:1efda918f0ba 347 #define SCB_CPUID_REVISION_Msk (0xFUL << SCB_CPUID_REVISION_Pos) /*!< SCB CPUID: REVISION Mask */
bogdanm 73:1efda918f0ba 348
bogdanm 73:1efda918f0ba 349 /* SCB Interrupt Control State Register Definitions */
bogdanm 73:1efda918f0ba 350 #define SCB_ICSR_NMIPENDSET_Pos 31 /*!< SCB ICSR: NMIPENDSET Position */
bogdanm 73:1efda918f0ba 351 #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
bogdanm 73:1efda918f0ba 352
bogdanm 73:1efda918f0ba 353 #define SCB_ICSR_PENDSVSET_Pos 28 /*!< SCB ICSR: PENDSVSET Position */
bogdanm 73:1efda918f0ba 354 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
bogdanm 73:1efda918f0ba 355
bogdanm 73:1efda918f0ba 356 #define SCB_ICSR_PENDSVCLR_Pos 27 /*!< SCB ICSR: PENDSVCLR Position */
bogdanm 73:1efda918f0ba 357 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
bogdanm 73:1efda918f0ba 358
bogdanm 73:1efda918f0ba 359 #define SCB_ICSR_PENDSTSET_Pos 26 /*!< SCB ICSR: PENDSTSET Position */
bogdanm 73:1efda918f0ba 360 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
bogdanm 73:1efda918f0ba 361
bogdanm 73:1efda918f0ba 362 #define SCB_ICSR_PENDSTCLR_Pos 25 /*!< SCB ICSR: PENDSTCLR Position */
bogdanm 73:1efda918f0ba 363 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
bogdanm 73:1efda918f0ba 364
bogdanm 73:1efda918f0ba 365 #define SCB_ICSR_ISRPREEMPT_Pos 23 /*!< SCB ICSR: ISRPREEMPT Position */
bogdanm 73:1efda918f0ba 366 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
bogdanm 73:1efda918f0ba 367
bogdanm 73:1efda918f0ba 368 #define SCB_ICSR_ISRPENDING_Pos 22 /*!< SCB ICSR: ISRPENDING Position */
bogdanm 73:1efda918f0ba 369 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
bogdanm 73:1efda918f0ba 370
bogdanm 73:1efda918f0ba 371 #define SCB_ICSR_VECTPENDING_Pos 12 /*!< SCB ICSR: VECTPENDING Position */
bogdanm 73:1efda918f0ba 372 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
bogdanm 73:1efda918f0ba 373
bogdanm 73:1efda918f0ba 374 #define SCB_ICSR_VECTACTIVE_Pos 0 /*!< SCB ICSR: VECTACTIVE Position */
bogdanm 73:1efda918f0ba 375 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL << SCB_ICSR_VECTACTIVE_Pos) /*!< SCB ICSR: VECTACTIVE Mask */
bogdanm 73:1efda918f0ba 376
bogdanm 73:1efda918f0ba 377 #if (__VTOR_PRESENT == 1)
bogdanm 73:1efda918f0ba 378 /* SCB Interrupt Control State Register Definitions */
bogdanm 73:1efda918f0ba 379 #define SCB_VTOR_TBLOFF_Pos 8 /*!< SCB VTOR: TBLOFF Position */
bogdanm 73:1efda918f0ba 380 #define SCB_VTOR_TBLOFF_Msk (0xFFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
bogdanm 73:1efda918f0ba 381 #endif
bogdanm 73:1efda918f0ba 382
bogdanm 73:1efda918f0ba 383 /* SCB Application Interrupt and Reset Control Register Definitions */
bogdanm 73:1efda918f0ba 384 #define SCB_AIRCR_VECTKEY_Pos 16 /*!< SCB AIRCR: VECTKEY Position */
bogdanm 73:1efda918f0ba 385 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
bogdanm 73:1efda918f0ba 386
bogdanm 73:1efda918f0ba 387 #define SCB_AIRCR_VECTKEYSTAT_Pos 16 /*!< SCB AIRCR: VECTKEYSTAT Position */
bogdanm 73:1efda918f0ba 388 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
bogdanm 73:1efda918f0ba 389
bogdanm 73:1efda918f0ba 390 #define SCB_AIRCR_ENDIANESS_Pos 15 /*!< SCB AIRCR: ENDIANESS Position */
bogdanm 73:1efda918f0ba 391 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
bogdanm 73:1efda918f0ba 392
bogdanm 73:1efda918f0ba 393 #define SCB_AIRCR_SYSRESETREQ_Pos 2 /*!< SCB AIRCR: SYSRESETREQ Position */
bogdanm 73:1efda918f0ba 394 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
bogdanm 73:1efda918f0ba 395
bogdanm 73:1efda918f0ba 396 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1 /*!< SCB AIRCR: VECTCLRACTIVE Position */
bogdanm 73:1efda918f0ba 397 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
bogdanm 73:1efda918f0ba 398
bogdanm 73:1efda918f0ba 399 /* SCB System Control Register Definitions */
bogdanm 73:1efda918f0ba 400 #define SCB_SCR_SEVONPEND_Pos 4 /*!< SCB SCR: SEVONPEND Position */
bogdanm 73:1efda918f0ba 401 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
bogdanm 73:1efda918f0ba 402
bogdanm 73:1efda918f0ba 403 #define SCB_SCR_SLEEPDEEP_Pos 2 /*!< SCB SCR: SLEEPDEEP Position */
bogdanm 73:1efda918f0ba 404 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
bogdanm 73:1efda918f0ba 405
bogdanm 73:1efda918f0ba 406 #define SCB_SCR_SLEEPONEXIT_Pos 1 /*!< SCB SCR: SLEEPONEXIT Position */
bogdanm 73:1efda918f0ba 407 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
bogdanm 73:1efda918f0ba 408
bogdanm 73:1efda918f0ba 409 /* SCB Configuration Control Register Definitions */
bogdanm 73:1efda918f0ba 410 #define SCB_CCR_STKALIGN_Pos 9 /*!< SCB CCR: STKALIGN Position */
bogdanm 73:1efda918f0ba 411 #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
bogdanm 73:1efda918f0ba 412
bogdanm 73:1efda918f0ba 413 #define SCB_CCR_UNALIGN_TRP_Pos 3 /*!< SCB CCR: UNALIGN_TRP Position */
bogdanm 73:1efda918f0ba 414 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
bogdanm 73:1efda918f0ba 415
bogdanm 73:1efda918f0ba 416 /* SCB System Handler Control and State Register Definitions */
bogdanm 73:1efda918f0ba 417 #define SCB_SHCSR_SVCALLPENDED_Pos 15 /*!< SCB SHCSR: SVCALLPENDED Position */
bogdanm 73:1efda918f0ba 418 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
bogdanm 73:1efda918f0ba 419
bogdanm 73:1efda918f0ba 420 /*@} end of group CMSIS_SCB */
bogdanm 73:1efda918f0ba 421
bogdanm 73:1efda918f0ba 422
bogdanm 73:1efda918f0ba 423 /** \ingroup CMSIS_core_register
bogdanm 73:1efda918f0ba 424 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
bogdanm 73:1efda918f0ba 425 \brief Type definitions for the System Timer Registers.
bogdanm 73:1efda918f0ba 426 @{
bogdanm 73:1efda918f0ba 427 */
bogdanm 73:1efda918f0ba 428
bogdanm 73:1efda918f0ba 429 /** \brief Structure type to access the System Timer (SysTick).
bogdanm 73:1efda918f0ba 430 */
bogdanm 73:1efda918f0ba 431 typedef struct
bogdanm 73:1efda918f0ba 432 {
bogdanm 73:1efda918f0ba 433 __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
bogdanm 73:1efda918f0ba 434 __IO uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
bogdanm 73:1efda918f0ba 435 __IO uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
bogdanm 73:1efda918f0ba 436 __I uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
bogdanm 73:1efda918f0ba 437 } SysTick_Type;
bogdanm 73:1efda918f0ba 438
bogdanm 73:1efda918f0ba 439 /* SysTick Control / Status Register Definitions */
bogdanm 73:1efda918f0ba 440 #define SysTick_CTRL_COUNTFLAG_Pos 16 /*!< SysTick CTRL: COUNTFLAG Position */
bogdanm 73:1efda918f0ba 441 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
bogdanm 73:1efda918f0ba 442
bogdanm 73:1efda918f0ba 443 #define SysTick_CTRL_CLKSOURCE_Pos 2 /*!< SysTick CTRL: CLKSOURCE Position */
bogdanm 73:1efda918f0ba 444 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
bogdanm 73:1efda918f0ba 445
bogdanm 73:1efda918f0ba 446 #define SysTick_CTRL_TICKINT_Pos 1 /*!< SysTick CTRL: TICKINT Position */
bogdanm 73:1efda918f0ba 447 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
bogdanm 73:1efda918f0ba 448
bogdanm 73:1efda918f0ba 449 #define SysTick_CTRL_ENABLE_Pos 0 /*!< SysTick CTRL: ENABLE Position */
bogdanm 73:1efda918f0ba 450 #define SysTick_CTRL_ENABLE_Msk (1UL << SysTick_CTRL_ENABLE_Pos) /*!< SysTick CTRL: ENABLE Mask */
bogdanm 73:1efda918f0ba 451
bogdanm 73:1efda918f0ba 452 /* SysTick Reload Register Definitions */
bogdanm 73:1efda918f0ba 453 #define SysTick_LOAD_RELOAD_Pos 0 /*!< SysTick LOAD: RELOAD Position */
bogdanm 73:1efda918f0ba 454 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL << SysTick_LOAD_RELOAD_Pos) /*!< SysTick LOAD: RELOAD Mask */
bogdanm 73:1efda918f0ba 455
bogdanm 73:1efda918f0ba 456 /* SysTick Current Register Definitions */
bogdanm 73:1efda918f0ba 457 #define SysTick_VAL_CURRENT_Pos 0 /*!< SysTick VAL: CURRENT Position */
bogdanm 73:1efda918f0ba 458 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick VAL: CURRENT Mask */
bogdanm 73:1efda918f0ba 459
bogdanm 73:1efda918f0ba 460 /* SysTick Calibration Register Definitions */
bogdanm 73:1efda918f0ba 461 #define SysTick_CALIB_NOREF_Pos 31 /*!< SysTick CALIB: NOREF Position */
bogdanm 73:1efda918f0ba 462 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
bogdanm 73:1efda918f0ba 463
bogdanm 73:1efda918f0ba 464 #define SysTick_CALIB_SKEW_Pos 30 /*!< SysTick CALIB: SKEW Position */
bogdanm 73:1efda918f0ba 465 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
bogdanm 73:1efda918f0ba 466
bogdanm 73:1efda918f0ba 467 #define SysTick_CALIB_TENMS_Pos 0 /*!< SysTick CALIB: TENMS Position */
bogdanm 73:1efda918f0ba 468 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick CALIB: TENMS Mask */
bogdanm 73:1efda918f0ba 469
bogdanm 73:1efda918f0ba 470 /*@} end of group CMSIS_SysTick */
bogdanm 73:1efda918f0ba 471
bogdanm 73:1efda918f0ba 472 #if (__MPU_PRESENT == 1)
bogdanm 73:1efda918f0ba 473 /** \ingroup CMSIS_core_register
bogdanm 73:1efda918f0ba 474 \defgroup CMSIS_MPU Memory Protection Unit (MPU)
bogdanm 73:1efda918f0ba 475 \brief Type definitions for the Memory Protection Unit (MPU)
bogdanm 73:1efda918f0ba 476 @{
bogdanm 73:1efda918f0ba 477 */
bogdanm 73:1efda918f0ba 478
bogdanm 73:1efda918f0ba 479 /** \brief Structure type to access the Memory Protection Unit (MPU).
bogdanm 73:1efda918f0ba 480 */
bogdanm 73:1efda918f0ba 481 typedef struct
bogdanm 73:1efda918f0ba 482 {
bogdanm 73:1efda918f0ba 483 __I uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
bogdanm 73:1efda918f0ba 484 __IO uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
bogdanm 73:1efda918f0ba 485 __IO uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */
bogdanm 73:1efda918f0ba 486 __IO uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
bogdanm 73:1efda918f0ba 487 __IO uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */
bogdanm 73:1efda918f0ba 488 } MPU_Type;
bogdanm 73:1efda918f0ba 489
bogdanm 73:1efda918f0ba 490 /* MPU Type Register */
bogdanm 73:1efda918f0ba 491 #define MPU_TYPE_IREGION_Pos 16 /*!< MPU TYPE: IREGION Position */
bogdanm 73:1efda918f0ba 492 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
bogdanm 73:1efda918f0ba 493
bogdanm 73:1efda918f0ba 494 #define MPU_TYPE_DREGION_Pos 8 /*!< MPU TYPE: DREGION Position */
bogdanm 73:1efda918f0ba 495 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
bogdanm 73:1efda918f0ba 496
bogdanm 73:1efda918f0ba 497 #define MPU_TYPE_SEPARATE_Pos 0 /*!< MPU TYPE: SEPARATE Position */
bogdanm 73:1efda918f0ba 498 #define MPU_TYPE_SEPARATE_Msk (1UL << MPU_TYPE_SEPARATE_Pos) /*!< MPU TYPE: SEPARATE Mask */
bogdanm 73:1efda918f0ba 499
bogdanm 73:1efda918f0ba 500 /* MPU Control Register */
bogdanm 73:1efda918f0ba 501 #define MPU_CTRL_PRIVDEFENA_Pos 2 /*!< MPU CTRL: PRIVDEFENA Position */
bogdanm 73:1efda918f0ba 502 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
bogdanm 73:1efda918f0ba 503
bogdanm 73:1efda918f0ba 504 #define MPU_CTRL_HFNMIENA_Pos 1 /*!< MPU CTRL: HFNMIENA Position */
bogdanm 73:1efda918f0ba 505 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
bogdanm 73:1efda918f0ba 506
bogdanm 73:1efda918f0ba 507 #define MPU_CTRL_ENABLE_Pos 0 /*!< MPU CTRL: ENABLE Position */
bogdanm 73:1efda918f0ba 508 #define MPU_CTRL_ENABLE_Msk (1UL << MPU_CTRL_ENABLE_Pos) /*!< MPU CTRL: ENABLE Mask */
bogdanm 73:1efda918f0ba 509
bogdanm 73:1efda918f0ba 510 /* MPU Region Number Register */
bogdanm 73:1efda918f0ba 511 #define MPU_RNR_REGION_Pos 0 /*!< MPU RNR: REGION Position */
bogdanm 73:1efda918f0ba 512 #define MPU_RNR_REGION_Msk (0xFFUL << MPU_RNR_REGION_Pos) /*!< MPU RNR: REGION Mask */
bogdanm 73:1efda918f0ba 513
bogdanm 73:1efda918f0ba 514 /* MPU Region Base Address Register */
bogdanm 73:1efda918f0ba 515 #define MPU_RBAR_ADDR_Pos 8 /*!< MPU RBAR: ADDR Position */
bogdanm 73:1efda918f0ba 516 #define MPU_RBAR_ADDR_Msk (0xFFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */
bogdanm 73:1efda918f0ba 517
bogdanm 73:1efda918f0ba 518 #define MPU_RBAR_VALID_Pos 4 /*!< MPU RBAR: VALID Position */
bogdanm 73:1efda918f0ba 519 #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */
bogdanm 73:1efda918f0ba 520
bogdanm 73:1efda918f0ba 521 #define MPU_RBAR_REGION_Pos 0 /*!< MPU RBAR: REGION Position */
bogdanm 73:1efda918f0ba 522 #define MPU_RBAR_REGION_Msk (0xFUL << MPU_RBAR_REGION_Pos) /*!< MPU RBAR: REGION Mask */
bogdanm 73:1efda918f0ba 523
bogdanm 73:1efda918f0ba 524 /* MPU Region Attribute and Size Register */
bogdanm 73:1efda918f0ba 525 #define MPU_RASR_ATTRS_Pos 16 /*!< MPU RASR: MPU Region Attribute field Position */
bogdanm 73:1efda918f0ba 526 #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */
bogdanm 73:1efda918f0ba 527
bogdanm 73:1efda918f0ba 528 #define MPU_RASR_XN_Pos 28 /*!< MPU RASR: ATTRS.XN Position */
bogdanm 73:1efda918f0ba 529 #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */
bogdanm 73:1efda918f0ba 530
bogdanm 73:1efda918f0ba 531 #define MPU_RASR_AP_Pos 24 /*!< MPU RASR: ATTRS.AP Position */
bogdanm 73:1efda918f0ba 532 #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */
bogdanm 73:1efda918f0ba 533
bogdanm 73:1efda918f0ba 534 #define MPU_RASR_TEX_Pos 19 /*!< MPU RASR: ATTRS.TEX Position */
bogdanm 73:1efda918f0ba 535 #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */
bogdanm 73:1efda918f0ba 536
bogdanm 73:1efda918f0ba 537 #define MPU_RASR_S_Pos 18 /*!< MPU RASR: ATTRS.S Position */
bogdanm 73:1efda918f0ba 538 #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */
bogdanm 73:1efda918f0ba 539
bogdanm 73:1efda918f0ba 540 #define MPU_RASR_C_Pos 17 /*!< MPU RASR: ATTRS.C Position */
bogdanm 73:1efda918f0ba 541 #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */
bogdanm 73:1efda918f0ba 542
bogdanm 73:1efda918f0ba 543 #define MPU_RASR_B_Pos 16 /*!< MPU RASR: ATTRS.B Position */
bogdanm 73:1efda918f0ba 544 #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */
bogdanm 73:1efda918f0ba 545
bogdanm 73:1efda918f0ba 546 #define MPU_RASR_SRD_Pos 8 /*!< MPU RASR: Sub-Region Disable Position */
bogdanm 73:1efda918f0ba 547 #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */
bogdanm 73:1efda918f0ba 548
bogdanm 73:1efda918f0ba 549 #define MPU_RASR_SIZE_Pos 1 /*!< MPU RASR: Region Size Field Position */
bogdanm 73:1efda918f0ba 550 #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */
bogdanm 73:1efda918f0ba 551
bogdanm 73:1efda918f0ba 552 #define MPU_RASR_ENABLE_Pos 0 /*!< MPU RASR: Region enable bit Position */
bogdanm 73:1efda918f0ba 553 #define MPU_RASR_ENABLE_Msk (1UL << MPU_RASR_ENABLE_Pos) /*!< MPU RASR: Region enable bit Disable Mask */
bogdanm 73:1efda918f0ba 554
bogdanm 73:1efda918f0ba 555 /*@} end of group CMSIS_MPU */
bogdanm 73:1efda918f0ba 556 #endif
bogdanm 73:1efda918f0ba 557
bogdanm 73:1efda918f0ba 558
bogdanm 73:1efda918f0ba 559 /** \ingroup CMSIS_core_register
bogdanm 73:1efda918f0ba 560 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
bogdanm 73:1efda918f0ba 561 \brief Cortex-M0+ Core Debug Registers (DCB registers, SHCSR, and DFSR)
bogdanm 73:1efda918f0ba 562 are only accessible over DAP and not via processor. Therefore
bogdanm 73:1efda918f0ba 563 they are not covered by the Cortex-M0 header file.
bogdanm 73:1efda918f0ba 564 @{
bogdanm 73:1efda918f0ba 565 */
bogdanm 73:1efda918f0ba 566 /*@} end of group CMSIS_CoreDebug */
bogdanm 73:1efda918f0ba 567
bogdanm 73:1efda918f0ba 568
bogdanm 73:1efda918f0ba 569 /** \ingroup CMSIS_core_register
bogdanm 73:1efda918f0ba 570 \defgroup CMSIS_core_base Core Definitions
bogdanm 73:1efda918f0ba 571 \brief Definitions for base addresses, unions, and structures.
bogdanm 73:1efda918f0ba 572 @{
bogdanm 73:1efda918f0ba 573 */
bogdanm 73:1efda918f0ba 574
bogdanm 73:1efda918f0ba 575 /* Memory mapping of Cortex-M0+ Hardware */
bogdanm 73:1efda918f0ba 576 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
bogdanm 73:1efda918f0ba 577 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
bogdanm 73:1efda918f0ba 578 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
bogdanm 73:1efda918f0ba 579 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
bogdanm 73:1efda918f0ba 580
bogdanm 73:1efda918f0ba 581 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
bogdanm 73:1efda918f0ba 582 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
bogdanm 73:1efda918f0ba 583 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
bogdanm 73:1efda918f0ba 584
bogdanm 73:1efda918f0ba 585 #if (__MPU_PRESENT == 1)
bogdanm 73:1efda918f0ba 586 #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
bogdanm 73:1efda918f0ba 587 #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
bogdanm 73:1efda918f0ba 588 #endif
bogdanm 73:1efda918f0ba 589
bogdanm 73:1efda918f0ba 590 /*@} */
bogdanm 73:1efda918f0ba 591
bogdanm 73:1efda918f0ba 592
bogdanm 73:1efda918f0ba 593
bogdanm 73:1efda918f0ba 594 /*******************************************************************************
bogdanm 73:1efda918f0ba 595 * Hardware Abstraction Layer
bogdanm 73:1efda918f0ba 596 Core Function Interface contains:
bogdanm 73:1efda918f0ba 597 - Core NVIC Functions
bogdanm 73:1efda918f0ba 598 - Core SysTick Functions
bogdanm 73:1efda918f0ba 599 - Core Register Access Functions
bogdanm 73:1efda918f0ba 600 ******************************************************************************/
bogdanm 73:1efda918f0ba 601 /** \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
bogdanm 73:1efda918f0ba 602 */
bogdanm 73:1efda918f0ba 603
bogdanm 73:1efda918f0ba 604
bogdanm 73:1efda918f0ba 605
bogdanm 73:1efda918f0ba 606 /* ########################## NVIC functions #################################### */
bogdanm 73:1efda918f0ba 607 /** \ingroup CMSIS_Core_FunctionInterface
bogdanm 73:1efda918f0ba 608 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
bogdanm 73:1efda918f0ba 609 \brief Functions that manage interrupts and exceptions via the NVIC.
bogdanm 73:1efda918f0ba 610 @{
bogdanm 73:1efda918f0ba 611 */
bogdanm 73:1efda918f0ba 612
bogdanm 73:1efda918f0ba 613 /* Interrupt Priorities are WORD accessible only under ARMv6M */
bogdanm 73:1efda918f0ba 614 /* The following MACROS handle generation of the register offset and byte masks */
bogdanm 73:1efda918f0ba 615 #define _BIT_SHIFT(IRQn) ( (((uint32_t)(IRQn) ) & 0x03) * 8 )
bogdanm 73:1efda918f0ba 616 #define _SHP_IDX(IRQn) ( ((((uint32_t)(IRQn) & 0x0F)-8) >> 2) )
bogdanm 73:1efda918f0ba 617 #define _IP_IDX(IRQn) ( ((uint32_t)(IRQn) >> 2) )
bogdanm 73:1efda918f0ba 618
bogdanm 73:1efda918f0ba 619
bogdanm 73:1efda918f0ba 620 /** \brief Enable External Interrupt
bogdanm 73:1efda918f0ba 621
bogdanm 73:1efda918f0ba 622 The function enables a device-specific interrupt in the NVIC interrupt controller.
bogdanm 73:1efda918f0ba 623
bogdanm 73:1efda918f0ba 624 \param [in] IRQn External interrupt number. Value cannot be negative.
bogdanm 73:1efda918f0ba 625 */
bogdanm 73:1efda918f0ba 626 __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
bogdanm 73:1efda918f0ba 627 {
bogdanm 73:1efda918f0ba 628 NVIC->ISER[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
bogdanm 73:1efda918f0ba 629 }
bogdanm 73:1efda918f0ba 630
bogdanm 73:1efda918f0ba 631
bogdanm 73:1efda918f0ba 632 /** \brief Disable External Interrupt
bogdanm 73:1efda918f0ba 633
bogdanm 73:1efda918f0ba 634 The function disables a device-specific interrupt in the NVIC interrupt controller.
bogdanm 73:1efda918f0ba 635
bogdanm 73:1efda918f0ba 636 \param [in] IRQn External interrupt number. Value cannot be negative.
bogdanm 73:1efda918f0ba 637 */
bogdanm 73:1efda918f0ba 638 __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
bogdanm 73:1efda918f0ba 639 {
bogdanm 73:1efda918f0ba 640 NVIC->ICER[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
bogdanm 73:1efda918f0ba 641 }
bogdanm 73:1efda918f0ba 642
bogdanm 73:1efda918f0ba 643
bogdanm 73:1efda918f0ba 644 /** \brief Get Pending Interrupt
bogdanm 73:1efda918f0ba 645
bogdanm 73:1efda918f0ba 646 The function reads the pending register in the NVIC and returns the pending bit
bogdanm 73:1efda918f0ba 647 for the specified interrupt.
bogdanm 73:1efda918f0ba 648
bogdanm 73:1efda918f0ba 649 \param [in] IRQn Interrupt number.
bogdanm 73:1efda918f0ba 650
bogdanm 73:1efda918f0ba 651 \return 0 Interrupt status is not pending.
bogdanm 73:1efda918f0ba 652 \return 1 Interrupt status is pending.
bogdanm 73:1efda918f0ba 653 */
bogdanm 73:1efda918f0ba 654 __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
bogdanm 73:1efda918f0ba 655 {
bogdanm 73:1efda918f0ba 656 return((uint32_t) ((NVIC->ISPR[0] & (1 << ((uint32_t)(IRQn) & 0x1F)))?1:0));
bogdanm 73:1efda918f0ba 657 }
bogdanm 73:1efda918f0ba 658
bogdanm 73:1efda918f0ba 659
bogdanm 73:1efda918f0ba 660 /** \brief Set Pending Interrupt
bogdanm 73:1efda918f0ba 661
bogdanm 73:1efda918f0ba 662 The function sets the pending bit of an external interrupt.
bogdanm 73:1efda918f0ba 663
bogdanm 73:1efda918f0ba 664 \param [in] IRQn Interrupt number. Value cannot be negative.
bogdanm 73:1efda918f0ba 665 */
bogdanm 73:1efda918f0ba 666 __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
bogdanm 73:1efda918f0ba 667 {
bogdanm 73:1efda918f0ba 668 NVIC->ISPR[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
bogdanm 73:1efda918f0ba 669 }
bogdanm 73:1efda918f0ba 670
bogdanm 73:1efda918f0ba 671
bogdanm 73:1efda918f0ba 672 /** \brief Clear Pending Interrupt
bogdanm 73:1efda918f0ba 673
bogdanm 73:1efda918f0ba 674 The function clears the pending bit of an external interrupt.
bogdanm 73:1efda918f0ba 675
bogdanm 73:1efda918f0ba 676 \param [in] IRQn External interrupt number. Value cannot be negative.
bogdanm 73:1efda918f0ba 677 */
bogdanm 73:1efda918f0ba 678 __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
bogdanm 73:1efda918f0ba 679 {
bogdanm 73:1efda918f0ba 680 NVIC->ICPR[0] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* Clear pending interrupt */
bogdanm 73:1efda918f0ba 681 }
bogdanm 73:1efda918f0ba 682
bogdanm 73:1efda918f0ba 683
bogdanm 73:1efda918f0ba 684 /** \brief Set Interrupt Priority
bogdanm 73:1efda918f0ba 685
bogdanm 73:1efda918f0ba 686 The function sets the priority of an interrupt.
bogdanm 73:1efda918f0ba 687
bogdanm 73:1efda918f0ba 688 \note The priority cannot be set for every core interrupt.
bogdanm 73:1efda918f0ba 689
bogdanm 73:1efda918f0ba 690 \param [in] IRQn Interrupt number.
bogdanm 73:1efda918f0ba 691 \param [in] priority Priority to set.
bogdanm 73:1efda918f0ba 692 */
bogdanm 73:1efda918f0ba 693 __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
bogdanm 73:1efda918f0ba 694 {
bogdanm 73:1efda918f0ba 695 if(IRQn < 0) {
bogdanm 73:1efda918f0ba 696 SCB->SHP[_SHP_IDX(IRQn)] = (SCB->SHP[_SHP_IDX(IRQn)] & ~(0xFF << _BIT_SHIFT(IRQn))) |
bogdanm 73:1efda918f0ba 697 (((priority << (8 - __NVIC_PRIO_BITS)) & 0xFF) << _BIT_SHIFT(IRQn)); }
bogdanm 73:1efda918f0ba 698 else {
bogdanm 73:1efda918f0ba 699 NVIC->IP[_IP_IDX(IRQn)] = (NVIC->IP[_IP_IDX(IRQn)] & ~(0xFF << _BIT_SHIFT(IRQn))) |
bogdanm 73:1efda918f0ba 700 (((priority << (8 - __NVIC_PRIO_BITS)) & 0xFF) << _BIT_SHIFT(IRQn)); }
bogdanm 73:1efda918f0ba 701 }
bogdanm 73:1efda918f0ba 702
bogdanm 73:1efda918f0ba 703
bogdanm 73:1efda918f0ba 704 /** \brief Get Interrupt Priority
bogdanm 73:1efda918f0ba 705
bogdanm 73:1efda918f0ba 706 The function reads the priority of an interrupt. The interrupt
bogdanm 73:1efda918f0ba 707 number can be positive to specify an external (device specific)
bogdanm 73:1efda918f0ba 708 interrupt, or negative to specify an internal (core) interrupt.
bogdanm 73:1efda918f0ba 709
bogdanm 73:1efda918f0ba 710
bogdanm 73:1efda918f0ba 711 \param [in] IRQn Interrupt number.
bogdanm 73:1efda918f0ba 712 \return Interrupt Priority. Value is aligned automatically to the implemented
bogdanm 73:1efda918f0ba 713 priority bits of the microcontroller.
bogdanm 73:1efda918f0ba 714 */
bogdanm 73:1efda918f0ba 715 __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
bogdanm 73:1efda918f0ba 716 {
bogdanm 73:1efda918f0ba 717
bogdanm 73:1efda918f0ba 718 if(IRQn < 0) {
bogdanm 73:1efda918f0ba 719 return((uint32_t)(((SCB->SHP[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & 0xFF) >> (8 - __NVIC_PRIO_BITS))); } /* get priority for Cortex-M0 system interrupts */
bogdanm 73:1efda918f0ba 720 else {
bogdanm 73:1efda918f0ba 721 return((uint32_t)(((NVIC->IP[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & 0xFF) >> (8 - __NVIC_PRIO_BITS))); } /* get priority for device specific interrupts */
bogdanm 73:1efda918f0ba 722 }
bogdanm 73:1efda918f0ba 723
bogdanm 73:1efda918f0ba 724
bogdanm 73:1efda918f0ba 725 /** \brief System Reset
bogdanm 73:1efda918f0ba 726
bogdanm 73:1efda918f0ba 727 The function initiates a system reset request to reset the MCU.
bogdanm 73:1efda918f0ba 728 */
bogdanm 73:1efda918f0ba 729 __STATIC_INLINE void NVIC_SystemReset(void)
bogdanm 73:1efda918f0ba 730 {
bogdanm 73:1efda918f0ba 731 __DSB(); /* Ensure all outstanding memory accesses included
bogdanm 73:1efda918f0ba 732 buffered write are completed before reset */
bogdanm 73:1efda918f0ba 733 SCB->AIRCR = ((0x5FA << SCB_AIRCR_VECTKEY_Pos) |
bogdanm 73:1efda918f0ba 734 SCB_AIRCR_SYSRESETREQ_Msk);
bogdanm 73:1efda918f0ba 735 __DSB(); /* Ensure completion of memory access */
bogdanm 73:1efda918f0ba 736 while(1); /* wait until reset */
bogdanm 73:1efda918f0ba 737 }
bogdanm 73:1efda918f0ba 738
bogdanm 73:1efda918f0ba 739 /*@} end of CMSIS_Core_NVICFunctions */
bogdanm 73:1efda918f0ba 740
bogdanm 73:1efda918f0ba 741
bogdanm 73:1efda918f0ba 742
bogdanm 73:1efda918f0ba 743 /* ################################## SysTick function ############################################ */
bogdanm 73:1efda918f0ba 744 /** \ingroup CMSIS_Core_FunctionInterface
bogdanm 73:1efda918f0ba 745 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
bogdanm 73:1efda918f0ba 746 \brief Functions that configure the System.
bogdanm 73:1efda918f0ba 747 @{
bogdanm 73:1efda918f0ba 748 */
bogdanm 73:1efda918f0ba 749
bogdanm 73:1efda918f0ba 750 #if (__Vendor_SysTickConfig == 0)
bogdanm 73:1efda918f0ba 751
bogdanm 73:1efda918f0ba 752 /** \brief System Tick Configuration
bogdanm 73:1efda918f0ba 753
bogdanm 73:1efda918f0ba 754 The function initializes the System Timer and its interrupt, and starts the System Tick Timer.
bogdanm 73:1efda918f0ba 755 Counter is in free running mode to generate periodic interrupts.
bogdanm 73:1efda918f0ba 756
bogdanm 73:1efda918f0ba 757 \param [in] ticks Number of ticks between two interrupts.
bogdanm 73:1efda918f0ba 758
bogdanm 73:1efda918f0ba 759 \return 0 Function succeeded.
bogdanm 73:1efda918f0ba 760 \return 1 Function failed.
bogdanm 73:1efda918f0ba 761
bogdanm 73:1efda918f0ba 762 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
bogdanm 73:1efda918f0ba 763 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
bogdanm 73:1efda918f0ba 764 must contain a vendor-specific implementation of this function.
bogdanm 73:1efda918f0ba 765
bogdanm 73:1efda918f0ba 766 */
bogdanm 73:1efda918f0ba 767 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
bogdanm 73:1efda918f0ba 768 {
bogdanm 73:1efda918f0ba 769 if ((ticks - 1) > SysTick_LOAD_RELOAD_Msk) return (1); /* Reload value impossible */
bogdanm 73:1efda918f0ba 770
bogdanm 73:1efda918f0ba 771 SysTick->LOAD = ticks - 1; /* set reload register */
bogdanm 73:1efda918f0ba 772 NVIC_SetPriority (SysTick_IRQn, (1<<__NVIC_PRIO_BITS) - 1); /* set Priority for Systick Interrupt */
bogdanm 73:1efda918f0ba 773 SysTick->VAL = 0; /* Load the SysTick Counter Value */
bogdanm 73:1efda918f0ba 774 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
bogdanm 73:1efda918f0ba 775 SysTick_CTRL_TICKINT_Msk |
bogdanm 73:1efda918f0ba 776 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
bogdanm 73:1efda918f0ba 777 return (0); /* Function successful */
bogdanm 73:1efda918f0ba 778 }
bogdanm 73:1efda918f0ba 779
bogdanm 73:1efda918f0ba 780 #endif
bogdanm 73:1efda918f0ba 781
bogdanm 73:1efda918f0ba 782 /*@} end of CMSIS_Core_SysTickFunctions */
bogdanm 73:1efda918f0ba 783
bogdanm 73:1efda918f0ba 784
bogdanm 73:1efda918f0ba 785
bogdanm 73:1efda918f0ba 786
bogdanm 73:1efda918f0ba 787 #endif /* __CORE_CM0PLUS_H_DEPENDANT */
bogdanm 73:1efda918f0ba 788
bogdanm 73:1efda918f0ba 789 #endif /* __CMSIS_GENERIC */
bogdanm 73:1efda918f0ba 790
bogdanm 73:1efda918f0ba 791 #ifdef __cplusplus
bogdanm 73:1efda918f0ba 792 }
bogdanm 73:1efda918f0ba 793 #endif