Elijah Orr / mbed-renbed

Dependents:   1-RenBuggyTimed RenBED_RGB RenBED_RGB_PWM RenBED_RGB

Fork of mbed by mbed official

Committer:
Kojto
Date:
Wed Nov 25 13:21:40 2015 +0000
Revision:
110:165afa46840b
Parent:
106:ba1f97679dad
Release 110  of the mbed library

Changes:
- new platforms - STM32F410R, DISCO_F429ZI, DISCO_F469NI
- Nucleo L476 - gcc and uvision template
- k22,k64f targets - ADC channels A addition
- EFM32 - bugfixes in sleep, serial and spi
- Delta DFCM NNN40 - pinnames update

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 106:ba1f97679dad 1 /**
Kojto 106:ba1f97679dad 2 ******************************************************************************
Kojto 106:ba1f97679dad 3 * @file stm32f4xx_ll_fsmc.h
Kojto 106:ba1f97679dad 4 * @author MCD Application Team
Kojto 110:165afa46840b 5 * @version V1.4.1
Kojto 110:165afa46840b 6 * @date 09-October-2015
Kojto 106:ba1f97679dad 7 * @brief Header file of FSMC HAL module.
Kojto 106:ba1f97679dad 8 ******************************************************************************
Kojto 106:ba1f97679dad 9 * @attention
Kojto 106:ba1f97679dad 10 *
Kojto 106:ba1f97679dad 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
Kojto 106:ba1f97679dad 12 *
Kojto 106:ba1f97679dad 13 * Redistribution and use in source and binary forms, with or without modification,
Kojto 106:ba1f97679dad 14 * are permitted provided that the following conditions are met:
Kojto 106:ba1f97679dad 15 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 106:ba1f97679dad 16 * this list of conditions and the following disclaimer.
Kojto 106:ba1f97679dad 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 106:ba1f97679dad 18 * this list of conditions and the following disclaimer in the documentation
Kojto 106:ba1f97679dad 19 * and/or other materials provided with the distribution.
Kojto 106:ba1f97679dad 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 106:ba1f97679dad 21 * may be used to endorse or promote products derived from this software
Kojto 106:ba1f97679dad 22 * without specific prior written permission.
Kojto 106:ba1f97679dad 23 *
Kojto 106:ba1f97679dad 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 106:ba1f97679dad 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 106:ba1f97679dad 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 106:ba1f97679dad 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 106:ba1f97679dad 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 106:ba1f97679dad 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 106:ba1f97679dad 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 106:ba1f97679dad 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 106:ba1f97679dad 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 106:ba1f97679dad 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 106:ba1f97679dad 34 *
Kojto 106:ba1f97679dad 35 ******************************************************************************
Kojto 106:ba1f97679dad 36 */
Kojto 106:ba1f97679dad 37
Kojto 106:ba1f97679dad 38 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 106:ba1f97679dad 39 #ifndef __STM32F4xx_LL_FSMC_H
Kojto 106:ba1f97679dad 40 #define __STM32F4xx_LL_FSMC_H
Kojto 106:ba1f97679dad 41
Kojto 106:ba1f97679dad 42 #ifdef __cplusplus
Kojto 106:ba1f97679dad 43 extern "C" {
Kojto 106:ba1f97679dad 44 #endif
Kojto 106:ba1f97679dad 45
Kojto 106:ba1f97679dad 46 /* Includes ------------------------------------------------------------------*/
Kojto 106:ba1f97679dad 47 #include "stm32f4xx_hal_def.h"
Kojto 106:ba1f97679dad 48
Kojto 106:ba1f97679dad 49 /** @addtogroup STM32F4xx_HAL_Driver
Kojto 106:ba1f97679dad 50 * @{
Kojto 106:ba1f97679dad 51 */
Kojto 106:ba1f97679dad 52
Kojto 106:ba1f97679dad 53 /** @addtogroup FSMC_LL
Kojto 106:ba1f97679dad 54 * @{
Kojto 106:ba1f97679dad 55 */
Kojto 106:ba1f97679dad 56
Kojto 110:165afa46840b 57 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 58 /* Private types -------------------------------------------------------------*/
Kojto 106:ba1f97679dad 59 /** @defgroup FSMC_LL_Private_Types FSMC Private Types
Kojto 106:ba1f97679dad 60 * @{
Kojto 106:ba1f97679dad 61 */
Kojto 106:ba1f97679dad 62
Kojto 106:ba1f97679dad 63 /**
Kojto 106:ba1f97679dad 64 * @brief FSMC NORSRAM Configuration Structure definition
Kojto 106:ba1f97679dad 65 */
Kojto 106:ba1f97679dad 66 typedef struct
Kojto 106:ba1f97679dad 67 {
Kojto 106:ba1f97679dad 68 uint32_t NSBank; /*!< Specifies the NORSRAM memory device that will be used.
Kojto 106:ba1f97679dad 69 This parameter can be a value of @ref FSMC_NORSRAM_Bank */
Kojto 106:ba1f97679dad 70
Kojto 106:ba1f97679dad 71 uint32_t DataAddressMux; /*!< Specifies whether the address and data values are
Kojto 106:ba1f97679dad 72 multiplexed on the data bus or not.
Kojto 106:ba1f97679dad 73 This parameter can be a value of @ref FSMC_Data_Address_Bus_Multiplexing */
Kojto 106:ba1f97679dad 74
Kojto 106:ba1f97679dad 75 uint32_t MemoryType; /*!< Specifies the type of external memory attached to
Kojto 106:ba1f97679dad 76 the corresponding memory device.
Kojto 106:ba1f97679dad 77 This parameter can be a value of @ref FSMC_Memory_Type */
Kojto 106:ba1f97679dad 78
Kojto 106:ba1f97679dad 79 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
Kojto 106:ba1f97679dad 80 This parameter can be a value of @ref FSMC_NORSRAM_Data_Width */
Kojto 106:ba1f97679dad 81
Kojto 106:ba1f97679dad 82 uint32_t BurstAccessMode; /*!< Enables or disables the burst access mode for Flash memory,
Kojto 106:ba1f97679dad 83 valid only with synchronous burst Flash memories.
Kojto 106:ba1f97679dad 84 This parameter can be a value of @ref FSMC_Burst_Access_Mode */
Kojto 106:ba1f97679dad 85
Kojto 106:ba1f97679dad 86 uint32_t WaitSignalPolarity; /*!< Specifies the wait signal polarity, valid only when accessing
Kojto 106:ba1f97679dad 87 the Flash memory in burst mode.
Kojto 106:ba1f97679dad 88 This parameter can be a value of @ref FSMC_Wait_Signal_Polarity */
Kojto 106:ba1f97679dad 89
Kojto 106:ba1f97679dad 90 uint32_t WrapMode; /*!< Enables or disables the Wrapped burst access mode for Flash
Kojto 106:ba1f97679dad 91 memory, valid only when accessing Flash memories in burst mode.
Kojto 106:ba1f97679dad 92 This parameter can be a value of @ref FSMC_Wrap_Mode */
Kojto 106:ba1f97679dad 93
Kojto 106:ba1f97679dad 94 uint32_t WaitSignalActive; /*!< Specifies if the wait signal is asserted by the memory one
Kojto 106:ba1f97679dad 95 clock cycle before the wait state or during the wait state,
Kojto 106:ba1f97679dad 96 valid only when accessing memories in burst mode.
Kojto 106:ba1f97679dad 97 This parameter can be a value of @ref FSMC_Wait_Timing */
Kojto 106:ba1f97679dad 98
Kojto 106:ba1f97679dad 99 uint32_t WriteOperation; /*!< Enables or disables the write operation in the selected device by the FSMC.
Kojto 106:ba1f97679dad 100 This parameter can be a value of @ref FSMC_Write_Operation */
Kojto 106:ba1f97679dad 101
Kojto 106:ba1f97679dad 102 uint32_t WaitSignal; /*!< Enables or disables the wait state insertion via wait
Kojto 106:ba1f97679dad 103 signal, valid for Flash memory access in burst mode.
Kojto 106:ba1f97679dad 104 This parameter can be a value of @ref FSMC_Wait_Signal */
Kojto 106:ba1f97679dad 105
Kojto 106:ba1f97679dad 106 uint32_t ExtendedMode; /*!< Enables or disables the extended mode.
Kojto 106:ba1f97679dad 107 This parameter can be a value of @ref FSMC_Extended_Mode */
Kojto 106:ba1f97679dad 108
Kojto 106:ba1f97679dad 109 uint32_t AsynchronousWait; /*!< Enables or disables wait signal during asynchronous transfers,
Kojto 106:ba1f97679dad 110 valid only with asynchronous Flash memories.
Kojto 106:ba1f97679dad 111 This parameter can be a value of @ref FSMC_AsynchronousWait */
Kojto 106:ba1f97679dad 112
Kojto 106:ba1f97679dad 113 uint32_t WriteBurst; /*!< Enables or disables the write burst operation.
Kojto 106:ba1f97679dad 114 This parameter can be a value of @ref FSMC_Write_Burst */
Kojto 106:ba1f97679dad 115
Kojto 106:ba1f97679dad 116 }FSMC_NORSRAM_InitTypeDef;
Kojto 106:ba1f97679dad 117
Kojto 106:ba1f97679dad 118 /**
Kojto 106:ba1f97679dad 119 * @brief FSMC NORSRAM Timing parameters structure definition
Kojto 106:ba1f97679dad 120 */
Kojto 106:ba1f97679dad 121 typedef struct
Kojto 106:ba1f97679dad 122 {
Kojto 106:ba1f97679dad 123 uint32_t AddressSetupTime; /*!< Defines the number of HCLK cycles to configure
Kojto 106:ba1f97679dad 124 the duration of the address setup time.
Kojto 106:ba1f97679dad 125 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
Kojto 106:ba1f97679dad 126 @note This parameter is not used with synchronous NOR Flash memories. */
Kojto 106:ba1f97679dad 127
Kojto 106:ba1f97679dad 128 uint32_t AddressHoldTime; /*!< Defines the number of HCLK cycles to configure
Kojto 106:ba1f97679dad 129 the duration of the address hold time.
Kojto 106:ba1f97679dad 130 This parameter can be a value between Min_Data = 1 and Max_Data = 15.
Kojto 106:ba1f97679dad 131 @note This parameter is not used with synchronous NOR Flash memories. */
Kojto 106:ba1f97679dad 132
Kojto 106:ba1f97679dad 133 uint32_t DataSetupTime; /*!< Defines the number of HCLK cycles to configure
Kojto 106:ba1f97679dad 134 the duration of the data setup time.
Kojto 106:ba1f97679dad 135 This parameter can be a value between Min_Data = 1 and Max_Data = 255.
Kojto 106:ba1f97679dad 136 @note This parameter is used for SRAMs, ROMs and asynchronous multiplexed
Kojto 106:ba1f97679dad 137 NOR Flash memories. */
Kojto 106:ba1f97679dad 138
Kojto 106:ba1f97679dad 139 uint32_t BusTurnAroundDuration; /*!< Defines the number of HCLK cycles to configure
Kojto 106:ba1f97679dad 140 the duration of the bus turnaround.
Kojto 106:ba1f97679dad 141 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
Kojto 106:ba1f97679dad 142 @note This parameter is only used for multiplexed NOR Flash memories. */
Kojto 106:ba1f97679dad 143
Kojto 106:ba1f97679dad 144 uint32_t CLKDivision; /*!< Defines the period of CLK clock output signal, expressed in number of
Kojto 106:ba1f97679dad 145 HCLK cycles. This parameter can be a value between Min_Data = 2 and Max_Data = 16.
Kojto 106:ba1f97679dad 146 @note This parameter is not used for asynchronous NOR Flash, SRAM or ROM
Kojto 106:ba1f97679dad 147 accesses. */
Kojto 106:ba1f97679dad 148
Kojto 106:ba1f97679dad 149 uint32_t DataLatency; /*!< Defines the number of memory clock cycles to issue
Kojto 106:ba1f97679dad 150 to the memory before getting the first data.
Kojto 106:ba1f97679dad 151 The parameter value depends on the memory type as shown below:
Kojto 106:ba1f97679dad 152 - It must be set to 0 in case of a CRAM
Kojto 106:ba1f97679dad 153 - It is don't care in asynchronous NOR, SRAM or ROM accesses
Kojto 106:ba1f97679dad 154 - It may assume a value between Min_Data = 2 and Max_Data = 17 in NOR Flash memories
Kojto 106:ba1f97679dad 155 with synchronous burst mode enable */
Kojto 106:ba1f97679dad 156
Kojto 106:ba1f97679dad 157 uint32_t AccessMode; /*!< Specifies the asynchronous access mode.
Kojto 106:ba1f97679dad 158 This parameter can be a value of @ref FSMC_Access_Mode */
Kojto 106:ba1f97679dad 159
Kojto 106:ba1f97679dad 160 }FSMC_NORSRAM_TimingTypeDef;
Kojto 106:ba1f97679dad 161
Kojto 110:165afa46840b 162 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 163 /**
Kojto 106:ba1f97679dad 164 * @brief FSMC NAND Configuration Structure definition
Kojto 106:ba1f97679dad 165 */
Kojto 106:ba1f97679dad 166 typedef struct
Kojto 106:ba1f97679dad 167 {
Kojto 106:ba1f97679dad 168 uint32_t NandBank; /*!< Specifies the NAND memory device that will be used.
Kojto 106:ba1f97679dad 169 This parameter can be a value of @ref FSMC_NAND_Bank */
Kojto 106:ba1f97679dad 170
Kojto 106:ba1f97679dad 171 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the NAND Memory device.
Kojto 106:ba1f97679dad 172 This parameter can be any value of @ref FSMC_Wait_feature */
Kojto 106:ba1f97679dad 173
Kojto 106:ba1f97679dad 174 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
Kojto 106:ba1f97679dad 175 This parameter can be any value of @ref FSMC_NAND_Data_Width */
Kojto 106:ba1f97679dad 176
Kojto 106:ba1f97679dad 177 uint32_t EccComputation; /*!< Enables or disables the ECC computation.
Kojto 106:ba1f97679dad 178 This parameter can be any value of @ref FSMC_ECC */
Kojto 106:ba1f97679dad 179
Kojto 106:ba1f97679dad 180 uint32_t ECCPageSize; /*!< Defines the page size for the extended ECC.
Kojto 106:ba1f97679dad 181 This parameter can be any value of @ref FSMC_ECC_Page_Size */
Kojto 106:ba1f97679dad 182
Kojto 106:ba1f97679dad 183 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
Kojto 106:ba1f97679dad 184 delay between CLE low and RE low.
Kojto 106:ba1f97679dad 185 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 186
Kojto 106:ba1f97679dad 187 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
Kojto 106:ba1f97679dad 188 delay between ALE low and RE low.
Kojto 106:ba1f97679dad 189 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 190
Kojto 106:ba1f97679dad 191 }FSMC_NAND_InitTypeDef;
Kojto 106:ba1f97679dad 192
Kojto 106:ba1f97679dad 193 /**
Kojto 106:ba1f97679dad 194 * @brief FSMC NAND/PCCARD Timing parameters structure definition
Kojto 106:ba1f97679dad 195 */
Kojto 106:ba1f97679dad 196 typedef struct
Kojto 106:ba1f97679dad 197 {
Kojto 106:ba1f97679dad 198 uint32_t SetupTime; /*!< Defines the number of HCLK cycles to setup address before
Kojto 106:ba1f97679dad 199 the command assertion for NAND-Flash read or write access
Kojto 106:ba1f97679dad 200 to common/Attribute or I/O memory space (depending on
Kojto 106:ba1f97679dad 201 the memory space timing to be configured).
Kojto 106:ba1f97679dad 202 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 203
Kojto 106:ba1f97679dad 204 uint32_t WaitSetupTime; /*!< Defines the minimum number of HCLK cycles to assert the
Kojto 106:ba1f97679dad 205 command for NAND-Flash read or write access to
Kojto 106:ba1f97679dad 206 common/Attribute or I/O memory space (depending on the
Kojto 106:ba1f97679dad 207 memory space timing to be configured).
Kojto 106:ba1f97679dad 208 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 209
Kojto 106:ba1f97679dad 210 uint32_t HoldSetupTime; /*!< Defines the number of HCLK clock cycles to hold address
Kojto 106:ba1f97679dad 211 (and data for write access) after the command de-assertion
Kojto 106:ba1f97679dad 212 for NAND-Flash read or write access to common/Attribute
Kojto 106:ba1f97679dad 213 or I/O memory space (depending on the memory space timing
Kojto 106:ba1f97679dad 214 to be configured).
Kojto 106:ba1f97679dad 215 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 216
Kojto 106:ba1f97679dad 217 uint32_t HiZSetupTime; /*!< Defines the number of HCLK clock cycles during which the
Kojto 106:ba1f97679dad 218 data bus is kept in HiZ after the start of a NAND-Flash
Kojto 106:ba1f97679dad 219 write access to common/Attribute or I/O memory space (depending
Kojto 106:ba1f97679dad 220 on the memory space timing to be configured).
Kojto 106:ba1f97679dad 221 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 222
Kojto 106:ba1f97679dad 223 }FSMC_NAND_PCC_TimingTypeDef;
Kojto 106:ba1f97679dad 224
Kojto 106:ba1f97679dad 225 /**
Kojto 106:ba1f97679dad 226 * @brief FSMC NAND Configuration Structure definition
Kojto 106:ba1f97679dad 227 */
Kojto 106:ba1f97679dad 228 typedef struct
Kojto 106:ba1f97679dad 229 {
Kojto 106:ba1f97679dad 230 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the PCCARD Memory device.
Kojto 106:ba1f97679dad 231 This parameter can be any value of @ref FSMC_Wait_feature */
Kojto 106:ba1f97679dad 232
Kojto 106:ba1f97679dad 233 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
Kojto 106:ba1f97679dad 234 delay between CLE low and RE low.
Kojto 106:ba1f97679dad 235 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 236
Kojto 106:ba1f97679dad 237 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
Kojto 106:ba1f97679dad 238 delay between ALE low and RE low.
Kojto 106:ba1f97679dad 239 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 240
Kojto 106:ba1f97679dad 241 }FSMC_PCCARD_InitTypeDef;
Kojto 106:ba1f97679dad 242 /**
Kojto 106:ba1f97679dad 243 * @}
Kojto 106:ba1f97679dad 244 */
Kojto 110:165afa46840b 245 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 246
Kojto 106:ba1f97679dad 247 /* Private constants ---------------------------------------------------------*/
Kojto 106:ba1f97679dad 248 /** @defgroup FSMC_LL_Private_Constants FSMC Private Constants
Kojto 106:ba1f97679dad 249 * @{
Kojto 106:ba1f97679dad 250 */
Kojto 106:ba1f97679dad 251
Kojto 106:ba1f97679dad 252 /** @defgroup FSMC_LL_NOR_SRAM_Controller FSMC NOR/SRAM Controller
Kojto 106:ba1f97679dad 253 * @{
Kojto 106:ba1f97679dad 254 */
Kojto 106:ba1f97679dad 255 /** @defgroup FSMC_NORSRAM_Bank FSMC NOR/SRAM Bank
Kojto 106:ba1f97679dad 256 * @{
Kojto 106:ba1f97679dad 257 */
Kojto 106:ba1f97679dad 258 #define FSMC_NORSRAM_BANK1 ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 259 #define FSMC_NORSRAM_BANK2 ((uint32_t)0x00000002)
Kojto 106:ba1f97679dad 260 #define FSMC_NORSRAM_BANK3 ((uint32_t)0x00000004)
Kojto 106:ba1f97679dad 261 #define FSMC_NORSRAM_BANK4 ((uint32_t)0x00000006)
Kojto 106:ba1f97679dad 262 /**
Kojto 106:ba1f97679dad 263 * @}
Kojto 106:ba1f97679dad 264 */
Kojto 106:ba1f97679dad 265
Kojto 106:ba1f97679dad 266 /** @defgroup FSMC_Data_Address_Bus_Multiplexing FSMC Data Address Bus Multiplexing
Kojto 106:ba1f97679dad 267 * @{
Kojto 106:ba1f97679dad 268 */
Kojto 106:ba1f97679dad 269 #define FSMC_DATA_ADDRESS_MUX_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 270 #define FSMC_DATA_ADDRESS_MUX_ENABLE ((uint32_t)0x00000002)
Kojto 106:ba1f97679dad 271 /**
Kojto 106:ba1f97679dad 272 * @}
Kojto 106:ba1f97679dad 273 */
Kojto 106:ba1f97679dad 274
Kojto 106:ba1f97679dad 275 /** @defgroup FSMC_Memory_Type FSMC Memory Type
Kojto 106:ba1f97679dad 276 * @{
Kojto 106:ba1f97679dad 277 */
Kojto 106:ba1f97679dad 278 #define FSMC_MEMORY_TYPE_SRAM ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 279 #define FSMC_MEMORY_TYPE_PSRAM ((uint32_t)0x00000004)
Kojto 106:ba1f97679dad 280 #define FSMC_MEMORY_TYPE_NOR ((uint32_t)0x00000008)
Kojto 106:ba1f97679dad 281 /**
Kojto 106:ba1f97679dad 282 * @}
Kojto 106:ba1f97679dad 283 */
Kojto 106:ba1f97679dad 284
Kojto 106:ba1f97679dad 285 /** @defgroup FSMC_NORSRAM_Data_Width FSMC NOR/SRAM Data Width
Kojto 106:ba1f97679dad 286 * @{
Kojto 106:ba1f97679dad 287 */
Kojto 106:ba1f97679dad 288 #define FSMC_NORSRAM_MEM_BUS_WIDTH_8 ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 289 #define FSMC_NORSRAM_MEM_BUS_WIDTH_16 ((uint32_t)0x00000010)
Kojto 106:ba1f97679dad 290 #define FSMC_NORSRAM_MEM_BUS_WIDTH_32 ((uint32_t)0x00000020)
Kojto 106:ba1f97679dad 291 /**
Kojto 106:ba1f97679dad 292 * @}
Kojto 106:ba1f97679dad 293 */
Kojto 106:ba1f97679dad 294
Kojto 106:ba1f97679dad 295 /** @defgroup FSMC_NORSRAM_Flash_Access FSMC NOR/SRAM Flash Access
Kojto 106:ba1f97679dad 296 * @{
Kojto 106:ba1f97679dad 297 */
Kojto 106:ba1f97679dad 298 #define FSMC_NORSRAM_FLASH_ACCESS_ENABLE ((uint32_t)0x00000040)
Kojto 106:ba1f97679dad 299 #define FSMC_NORSRAM_FLASH_ACCESS_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 300 /**
Kojto 106:ba1f97679dad 301 * @}
Kojto 106:ba1f97679dad 302 */
Kojto 106:ba1f97679dad 303
Kojto 106:ba1f97679dad 304 /** @defgroup FSMC_Burst_Access_Mode FSMC Burst Access Mode
Kojto 106:ba1f97679dad 305 * @{
Kojto 106:ba1f97679dad 306 */
Kojto 106:ba1f97679dad 307 #define FSMC_BURST_ACCESS_MODE_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 308 #define FSMC_BURST_ACCESS_MODE_ENABLE ((uint32_t)0x00000100)
Kojto 106:ba1f97679dad 309 /**
Kojto 106:ba1f97679dad 310 * @}
Kojto 106:ba1f97679dad 311 */
Kojto 106:ba1f97679dad 312
Kojto 106:ba1f97679dad 313 /** @defgroup FSMC_Wait_Signal_Polarity FSMC Wait Signal Polarity
Kojto 106:ba1f97679dad 314 * @{
Kojto 106:ba1f97679dad 315 */
Kojto 106:ba1f97679dad 316 #define FSMC_WAIT_SIGNAL_POLARITY_LOW ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 317 #define FSMC_WAIT_SIGNAL_POLARITY_HIGH ((uint32_t)0x00000200)
Kojto 106:ba1f97679dad 318 /**
Kojto 106:ba1f97679dad 319 * @}
Kojto 106:ba1f97679dad 320 */
Kojto 106:ba1f97679dad 321
Kojto 106:ba1f97679dad 322 /** @defgroup FSMC_Wrap_Mode FSMC Wrap Mode
Kojto 106:ba1f97679dad 323 * @{
Kojto 106:ba1f97679dad 324 */
Kojto 106:ba1f97679dad 325 #define FSMC_WRAP_MODE_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 326 #define FSMC_WRAP_MODE_ENABLE ((uint32_t)0x00000400)
Kojto 106:ba1f97679dad 327 /**
Kojto 106:ba1f97679dad 328 * @}
Kojto 106:ba1f97679dad 329 */
Kojto 106:ba1f97679dad 330
Kojto 106:ba1f97679dad 331 /** @defgroup FSMC_Wait_Timing FSMC Wait Timing
Kojto 106:ba1f97679dad 332 * @{
Kojto 106:ba1f97679dad 333 */
Kojto 106:ba1f97679dad 334 #define FSMC_WAIT_TIMING_BEFORE_WS ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 335 #define FSMC_WAIT_TIMING_DURING_WS ((uint32_t)0x00000800)
Kojto 106:ba1f97679dad 336 /**
Kojto 106:ba1f97679dad 337 * @}
Kojto 106:ba1f97679dad 338 */
Kojto 106:ba1f97679dad 339
Kojto 106:ba1f97679dad 340 /** @defgroup FSMC_Write_Operation FSMC Write Operation
Kojto 106:ba1f97679dad 341 * @{
Kojto 106:ba1f97679dad 342 */
Kojto 106:ba1f97679dad 343 #define FSMC_WRITE_OPERATION_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 344 #define FSMC_WRITE_OPERATION_ENABLE ((uint32_t)0x00001000)
Kojto 106:ba1f97679dad 345 /**
Kojto 106:ba1f97679dad 346 * @}
Kojto 106:ba1f97679dad 347 */
Kojto 106:ba1f97679dad 348
Kojto 106:ba1f97679dad 349 /** @defgroup FSMC_Wait_Signal FSMC Wait Signal
Kojto 106:ba1f97679dad 350 * @{
Kojto 106:ba1f97679dad 351 */
Kojto 106:ba1f97679dad 352 #define FSMC_WAIT_SIGNAL_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 353 #define FSMC_WAIT_SIGNAL_ENABLE ((uint32_t)0x00002000)
Kojto 106:ba1f97679dad 354 /**
Kojto 106:ba1f97679dad 355 * @}
Kojto 106:ba1f97679dad 356 */
Kojto 106:ba1f97679dad 357
Kojto 106:ba1f97679dad 358 /** @defgroup FSMC_Extended_Mode FSMC Extended Mode
Kojto 106:ba1f97679dad 359 * @{
Kojto 106:ba1f97679dad 360 */
Kojto 106:ba1f97679dad 361 #define FSMC_EXTENDED_MODE_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 362 #define FSMC_EXTENDED_MODE_ENABLE ((uint32_t)0x00004000)
Kojto 106:ba1f97679dad 363 /**
Kojto 106:ba1f97679dad 364 * @}
Kojto 106:ba1f97679dad 365 */
Kojto 106:ba1f97679dad 366
Kojto 106:ba1f97679dad 367 /** @defgroup FSMC_AsynchronousWait FSMC Asynchronous Wait
Kojto 106:ba1f97679dad 368 * @{
Kojto 106:ba1f97679dad 369 */
Kojto 106:ba1f97679dad 370 #define FSMC_ASYNCHRONOUS_WAIT_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 371 #define FSMC_ASYNCHRONOUS_WAIT_ENABLE ((uint32_t)0x00008000)
Kojto 106:ba1f97679dad 372 /**
Kojto 106:ba1f97679dad 373 * @}
Kojto 106:ba1f97679dad 374 */
Kojto 106:ba1f97679dad 375
Kojto 106:ba1f97679dad 376 /** @defgroup FSMC_Write_Burst FSMC Write Burst
Kojto 106:ba1f97679dad 377 * @{
Kojto 106:ba1f97679dad 378 */
Kojto 106:ba1f97679dad 379 #define FSMC_WRITE_BURST_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 380 #define FSMC_WRITE_BURST_ENABLE ((uint32_t)0x00080000)
Kojto 106:ba1f97679dad 381 /**
Kojto 106:ba1f97679dad 382 * @}
Kojto 106:ba1f97679dad 383 */
Kojto 106:ba1f97679dad 384
Kojto 106:ba1f97679dad 385 /** @defgroup FSMC_Continous_Clock FSMC Continous Clock
Kojto 106:ba1f97679dad 386 * @{
Kojto 106:ba1f97679dad 387 */
Kojto 106:ba1f97679dad 388 #define FSMC_CONTINUOUS_CLOCK_SYNC_ONLY ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 389 #define FSMC_CONTINUOUS_CLOCK_SYNC_ASYNC ((uint32_t)0x00100000)
Kojto 106:ba1f97679dad 390 /**
Kojto 106:ba1f97679dad 391 * @}
Kojto 106:ba1f97679dad 392 */
Kojto 106:ba1f97679dad 393
Kojto 106:ba1f97679dad 394 /** @defgroup FSMC_Access_Mode FSMC Access Mode
Kojto 106:ba1f97679dad 395 * @{
Kojto 106:ba1f97679dad 396 */
Kojto 106:ba1f97679dad 397 #define FSMC_ACCESS_MODE_A ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 398 #define FSMC_ACCESS_MODE_B ((uint32_t)0x10000000)
Kojto 106:ba1f97679dad 399 #define FSMC_ACCESS_MODE_C ((uint32_t)0x20000000)
Kojto 106:ba1f97679dad 400 #define FSMC_ACCESS_MODE_D ((uint32_t)0x30000000)
Kojto 106:ba1f97679dad 401 /**
Kojto 106:ba1f97679dad 402 * @}
Kojto 106:ba1f97679dad 403 */
Kojto 106:ba1f97679dad 404 /**
Kojto 106:ba1f97679dad 405 * @}
Kojto 106:ba1f97679dad 406 */
Kojto 106:ba1f97679dad 407
Kojto 110:165afa46840b 408 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 409 /** @defgroup FSMC_LL_NAND_Controller FSMC NAND and PCCARD Controller
Kojto 106:ba1f97679dad 410 * @{
Kojto 106:ba1f97679dad 411 */
Kojto 106:ba1f97679dad 412 /** @defgroup FSMC_NAND_Bank FSMC NAND Bank
Kojto 106:ba1f97679dad 413 * @{
Kojto 106:ba1f97679dad 414 */
Kojto 106:ba1f97679dad 415 #define FSMC_NAND_BANK2 ((uint32_t)0x00000010)
Kojto 106:ba1f97679dad 416 #define FSMC_NAND_BANK3 ((uint32_t)0x00000100)
Kojto 106:ba1f97679dad 417 /**
Kojto 106:ba1f97679dad 418 * @}
Kojto 106:ba1f97679dad 419 */
Kojto 106:ba1f97679dad 420
Kojto 106:ba1f97679dad 421 /** @defgroup FSMC_Wait_feature FSMC Wait feature
Kojto 106:ba1f97679dad 422 * @{
Kojto 106:ba1f97679dad 423 */
Kojto 106:ba1f97679dad 424 #define FSMC_NAND_PCC_WAIT_FEATURE_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 425 #define FSMC_NAND_PCC_WAIT_FEATURE_ENABLE ((uint32_t)0x00000002)
Kojto 106:ba1f97679dad 426 /**
Kojto 106:ba1f97679dad 427 * @}
Kojto 106:ba1f97679dad 428 */
Kojto 106:ba1f97679dad 429
Kojto 106:ba1f97679dad 430 /** @defgroup FSMC_PCR_Memory_Type FSMC PCR Memory Type
Kojto 106:ba1f97679dad 431 * @{
Kojto 106:ba1f97679dad 432 */
Kojto 106:ba1f97679dad 433 #define FSMC_PCR_MEMORY_TYPE_PCCARD ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 434 #define FSMC_PCR_MEMORY_TYPE_NAND ((uint32_t)0x00000008)
Kojto 106:ba1f97679dad 435 /**
Kojto 106:ba1f97679dad 436 * @}
Kojto 106:ba1f97679dad 437 */
Kojto 106:ba1f97679dad 438
Kojto 106:ba1f97679dad 439 /** @defgroup FSMC_NAND_Data_Width FSMC NAND Data Width
Kojto 106:ba1f97679dad 440 * @{
Kojto 106:ba1f97679dad 441 */
Kojto 106:ba1f97679dad 442 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_8 ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 443 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_16 ((uint32_t)0x00000010)
Kojto 106:ba1f97679dad 444 /**
Kojto 106:ba1f97679dad 445 * @}
Kojto 106:ba1f97679dad 446 */
Kojto 106:ba1f97679dad 447
Kojto 106:ba1f97679dad 448 /** @defgroup FSMC_ECC FSMC ECC
Kojto 106:ba1f97679dad 449 * @{
Kojto 106:ba1f97679dad 450 */
Kojto 106:ba1f97679dad 451 #define FSMC_NAND_ECC_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 452 #define FSMC_NAND_ECC_ENABLE ((uint32_t)0x00000040)
Kojto 106:ba1f97679dad 453 /**
Kojto 106:ba1f97679dad 454 * @}
Kojto 106:ba1f97679dad 455 */
Kojto 106:ba1f97679dad 456
Kojto 106:ba1f97679dad 457 /** @defgroup FSMC_ECC_Page_Size FSMC ECC Page Size
Kojto 106:ba1f97679dad 458 * @{
Kojto 106:ba1f97679dad 459 */
Kojto 106:ba1f97679dad 460 #define FSMC_NAND_ECC_PAGE_SIZE_256BYTE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 461 #define FSMC_NAND_ECC_PAGE_SIZE_512BYTE ((uint32_t)0x00020000)
Kojto 106:ba1f97679dad 462 #define FSMC_NAND_ECC_PAGE_SIZE_1024BYTE ((uint32_t)0x00040000)
Kojto 106:ba1f97679dad 463 #define FSMC_NAND_ECC_PAGE_SIZE_2048BYTE ((uint32_t)0x00060000)
Kojto 106:ba1f97679dad 464 #define FSMC_NAND_ECC_PAGE_SIZE_4096BYTE ((uint32_t)0x00080000)
Kojto 106:ba1f97679dad 465 #define FSMC_NAND_ECC_PAGE_SIZE_8192BYTE ((uint32_t)0x000A0000)
Kojto 106:ba1f97679dad 466 /**
Kojto 106:ba1f97679dad 467 * @}
Kojto 106:ba1f97679dad 468 */
Kojto 106:ba1f97679dad 469 /**
Kojto 106:ba1f97679dad 470 * @}
Kojto 106:ba1f97679dad 471 */
Kojto 110:165afa46840b 472 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 110:165afa46840b 473
Kojto 106:ba1f97679dad 474 /** @defgroup FSMC_LL_Interrupt_definition FSMC Interrupt definition
Kojto 106:ba1f97679dad 475 * @{
Kojto 106:ba1f97679dad 476 */
Kojto 106:ba1f97679dad 477 #define FSMC_IT_RISING_EDGE ((uint32_t)0x00000008)
Kojto 106:ba1f97679dad 478 #define FSMC_IT_LEVEL ((uint32_t)0x00000010)
Kojto 106:ba1f97679dad 479 #define FSMC_IT_FALLING_EDGE ((uint32_t)0x00000020)
Kojto 106:ba1f97679dad 480 #define FSMC_IT_REFRESH_ERROR ((uint32_t)0x00004000)
Kojto 106:ba1f97679dad 481 /**
Kojto 106:ba1f97679dad 482 * @}
Kojto 106:ba1f97679dad 483 */
Kojto 106:ba1f97679dad 484
Kojto 106:ba1f97679dad 485 /** @defgroup FSMC_LL_Flag_definition FSMC Flag definition
Kojto 106:ba1f97679dad 486 * @{
Kojto 106:ba1f97679dad 487 */
Kojto 106:ba1f97679dad 488 #define FSMC_FLAG_RISING_EDGE ((uint32_t)0x00000001)
Kojto 106:ba1f97679dad 489 #define FSMC_FLAG_LEVEL ((uint32_t)0x00000002)
Kojto 106:ba1f97679dad 490 #define FSMC_FLAG_FALLING_EDGE ((uint32_t)0x00000004)
Kojto 106:ba1f97679dad 491 #define FSMC_FLAG_FEMPT ((uint32_t)0x00000040)
Kojto 106:ba1f97679dad 492 /**
Kojto 106:ba1f97679dad 493 * @}
Kojto 106:ba1f97679dad 494 */
Kojto 106:ba1f97679dad 495
Kojto 106:ba1f97679dad 496 /** @defgroup FSMC_LL_Alias_definition FSMC Alias definition
Kojto 106:ba1f97679dad 497 * @{
Kojto 106:ba1f97679dad 498 */
Kojto 106:ba1f97679dad 499 #define FSMC_NORSRAM_TypeDef FSMC_Bank1_TypeDef
Kojto 106:ba1f97679dad 500 #define FSMC_NORSRAM_EXTENDED_TypeDef FSMC_Bank1E_TypeDef
Kojto 110:165afa46840b 501 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 502 #define FSMC_NAND_TypeDef FSMC_Bank2_3_TypeDef
Kojto 106:ba1f97679dad 503 #define FSMC_PCCARD_TypeDef FSMC_Bank4_TypeDef
Kojto 110:165afa46840b 504 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 505
Kojto 106:ba1f97679dad 506 #define FSMC_NORSRAM_DEVICE FSMC_Bank1
Kojto 106:ba1f97679dad 507 #define FSMC_NORSRAM_EXTENDED_DEVICE FSMC_Bank1E
Kojto 110:165afa46840b 508 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 509 #define FSMC_NAND_DEVICE FSMC_Bank2_3
Kojto 106:ba1f97679dad 510 #define FSMC_PCCARD_DEVICE FSMC_Bank4
Kojto 110:165afa46840b 511 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 512
Kojto 106:ba1f97679dad 513 #define FMC_NORSRAM_TypeDef FSMC_NORSRAM_TypeDef
Kojto 106:ba1f97679dad 514 #define FMC_NORSRAM_EXTENDED_TypeDef FSMC_NORSRAM_EXTENDED_TypeDef
Kojto 106:ba1f97679dad 515 #define FMC_NORSRAM_InitTypeDef FSMC_NORSRAM_InitTypeDef
Kojto 106:ba1f97679dad 516 #define FMC_NORSRAM_TimingTypeDef FSMC_NORSRAM_TimingTypeDef
Kojto 106:ba1f97679dad 517
Kojto 106:ba1f97679dad 518 #define FMC_NORSRAM_Init FSMC_NORSRAM_Init
Kojto 106:ba1f97679dad 519 #define FMC_NORSRAM_Timing_Init FSMC_NORSRAM_Timing_Init
Kojto 106:ba1f97679dad 520 #define FMC_NORSRAM_Extended_Timing_Init FSMC_NORSRAM_Extended_Timing_Init
Kojto 106:ba1f97679dad 521 #define FMC_NORSRAM_DeInit FSMC_NORSRAM_DeInit
Kojto 106:ba1f97679dad 522 #define FMC_NORSRAM_WriteOperation_Enable FSMC_NORSRAM_WriteOperation_Enable
Kojto 106:ba1f97679dad 523 #define FMC_NORSRAM_WriteOperation_Disable FSMC_NORSRAM_WriteOperation_Disable
Kojto 106:ba1f97679dad 524
Kojto 106:ba1f97679dad 525 #define __FMC_NORSRAM_ENABLE __FSMC_NORSRAM_ENABLE
Kojto 106:ba1f97679dad 526 #define __FMC_NORSRAM_DISABLE __FSMC_NORSRAM_DISABLE
Kojto 106:ba1f97679dad 527
Kojto 110:165afa46840b 528 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 529 #define FMC_NAND_InitTypeDef FSMC_NAND_InitTypeDef
Kojto 106:ba1f97679dad 530 #define FMC_PCCARD_InitTypeDef FSMC_PCCARD_InitTypeDef
Kojto 106:ba1f97679dad 531 #define FMC_NAND_PCC_TimingTypeDef FSMC_NAND_PCC_TimingTypeDef
Kojto 106:ba1f97679dad 532
Kojto 106:ba1f97679dad 533 #define FMC_NAND_Init FSMC_NAND_Init
Kojto 106:ba1f97679dad 534 #define FMC_NAND_CommonSpace_Timing_Init FSMC_NAND_CommonSpace_Timing_Init
Kojto 106:ba1f97679dad 535 #define FMC_NAND_AttributeSpace_Timing_Init FSMC_NAND_AttributeSpace_Timing_Init
Kojto 106:ba1f97679dad 536 #define FMC_NAND_DeInit FSMC_NAND_DeInit
Kojto 106:ba1f97679dad 537 #define FMC_NAND_ECC_Enable FSMC_NAND_ECC_Enable
Kojto 106:ba1f97679dad 538 #define FMC_NAND_ECC_Disable FSMC_NAND_ECC_Disable
Kojto 106:ba1f97679dad 539 #define FMC_NAND_GetECC FSMC_NAND_GetECC
Kojto 106:ba1f97679dad 540 #define FMC_PCCARD_Init FSMC_PCCARD_Init
Kojto 106:ba1f97679dad 541 #define FMC_PCCARD_CommonSpace_Timing_Init FSMC_PCCARD_CommonSpace_Timing_Init
Kojto 106:ba1f97679dad 542 #define FMC_PCCARD_AttributeSpace_Timing_Init FSMC_PCCARD_AttributeSpace_Timing_Init
Kojto 106:ba1f97679dad 543 #define FMC_PCCARD_IOSpace_Timing_Init FSMC_PCCARD_IOSpace_Timing_Init
Kojto 106:ba1f97679dad 544 #define FMC_PCCARD_DeInit FSMC_PCCARD_DeInit
Kojto 106:ba1f97679dad 545
Kojto 106:ba1f97679dad 546 #define __FMC_NAND_ENABLE __FSMC_NAND_ENABLE
Kojto 106:ba1f97679dad 547 #define __FMC_NAND_DISABLE __FSMC_NAND_DISABLE
Kojto 106:ba1f97679dad 548 #define __FMC_PCCARD_ENABLE __FSMC_PCCARD_ENABLE
Kojto 106:ba1f97679dad 549 #define __FMC_PCCARD_DISABLE __FSMC_PCCARD_DISABLE
Kojto 106:ba1f97679dad 550 #define __FMC_NAND_ENABLE_IT __FSMC_NAND_ENABLE_IT
Kojto 106:ba1f97679dad 551 #define __FMC_NAND_DISABLE_IT __FSMC_NAND_DISABLE_IT
Kojto 106:ba1f97679dad 552 #define __FMC_NAND_GET_FLAG __FSMC_NAND_GET_FLAG
Kojto 106:ba1f97679dad 553 #define __FMC_NAND_CLEAR_FLAG __FSMC_NAND_CLEAR_FLAG
Kojto 106:ba1f97679dad 554 #define __FMC_PCCARD_ENABLE_IT __FSMC_PCCARD_ENABLE_IT
Kojto 106:ba1f97679dad 555 #define __FMC_PCCARD_DISABLE_IT __FSMC_PCCARD_DISABLE_IT
Kojto 106:ba1f97679dad 556 #define __FMC_PCCARD_GET_FLAG __FSMC_PCCARD_GET_FLAG
Kojto 106:ba1f97679dad 557 #define __FMC_PCCARD_CLEAR_FLAG __FSMC_PCCARD_CLEAR_FLAG
Kojto 110:165afa46840b 558 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 559
Kojto 106:ba1f97679dad 560 #define FMC_NORSRAM_TypeDef FSMC_NORSRAM_TypeDef
Kojto 106:ba1f97679dad 561 #define FMC_NORSRAM_EXTENDED_TypeDef FSMC_NORSRAM_EXTENDED_TypeDef
Kojto 110:165afa46840b 562 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 563 #define FMC_NAND_TypeDef FSMC_NAND_TypeDef
Kojto 106:ba1f97679dad 564 #define FMC_PCCARD_TypeDef FSMC_PCCARD_TypeDef
Kojto 110:165afa46840b 565 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 566
Kojto 106:ba1f97679dad 567 #define FMC_NORSRAM_DEVICE FSMC_NORSRAM_DEVICE
Kojto 110:165afa46840b 568 #define FMC_NORSRAM_EXTENDED_DEVICE FSMC_NORSRAM_EXTENDED_DEVICE
Kojto 110:165afa46840b 569 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 570 #define FMC_NAND_DEVICE FSMC_NAND_DEVICE
Kojto 106:ba1f97679dad 571 #define FMC_PCCARD_DEVICE FSMC_PCCARD_DEVICE
Kojto 106:ba1f97679dad 572
Kojto 106:ba1f97679dad 573 #define FMC_NAND_BANK2 FSMC_NAND_BANK2
Kojto 110:165afa46840b 574 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 575
Kojto 106:ba1f97679dad 576 #define FMC_NORSRAM_BANK1 FSMC_NORSRAM_BANK1
Kojto 106:ba1f97679dad 577 #define FMC_NORSRAM_BANK2 FSMC_NORSRAM_BANK2
Kojto 106:ba1f97679dad 578 #define FMC_NORSRAM_BANK3 FSMC_NORSRAM_BANK3
Kojto 106:ba1f97679dad 579
Kojto 106:ba1f97679dad 580 #define FMC_IT_RISING_EDGE FSMC_IT_RISING_EDGE
Kojto 106:ba1f97679dad 581 #define FMC_IT_LEVEL FSMC_IT_LEVEL
Kojto 106:ba1f97679dad 582 #define FMC_IT_FALLING_EDGE FSMC_IT_FALLING_EDGE
Kojto 106:ba1f97679dad 583 #define FMC_IT_REFRESH_ERROR FSMC_IT_REFRESH_ERROR
Kojto 106:ba1f97679dad 584
Kojto 106:ba1f97679dad 585 #define FMC_FLAG_RISING_EDGE FSMC_FLAG_RISING_EDGE
Kojto 106:ba1f97679dad 586 #define FMC_FLAG_LEVEL FSMC_FLAG_LEVEL
Kojto 106:ba1f97679dad 587 #define FMC_FLAG_FALLING_EDGE FSMC_FLAG_FALLING_EDGE
Kojto 106:ba1f97679dad 588 #define FMC_FLAG_FEMPT FSMC_FLAG_FEMPT
Kojto 106:ba1f97679dad 589 /**
Kojto 106:ba1f97679dad 590 * @}
Kojto 106:ba1f97679dad 591 */
Kojto 106:ba1f97679dad 592
Kojto 106:ba1f97679dad 593 /**
Kojto 106:ba1f97679dad 594 * @}
Kojto 106:ba1f97679dad 595 */
Kojto 106:ba1f97679dad 596
Kojto 106:ba1f97679dad 597 /* Private macro -------------------------------------------------------------*/
Kojto 106:ba1f97679dad 598 /** @defgroup FSMC_LL_Private_Macros FSMC Private Macros
Kojto 106:ba1f97679dad 599 * @{
Kojto 106:ba1f97679dad 600 */
Kojto 106:ba1f97679dad 601
Kojto 106:ba1f97679dad 602 /** @defgroup FSMC_LL_NOR_Macros FSMC NOR/SRAM Exported Macros
Kojto 106:ba1f97679dad 603 * @brief macros to handle NOR device enable/disable and read/write operations
Kojto 106:ba1f97679dad 604 * @{
Kojto 106:ba1f97679dad 605 */
Kojto 106:ba1f97679dad 606 /**
Kojto 106:ba1f97679dad 607 * @brief Enable the NORSRAM device access.
Kojto 106:ba1f97679dad 608 * @param __INSTANCE__: FSMC_NORSRAM Instance
Kojto 106:ba1f97679dad 609 * @param __BANK__: FSMC_NORSRAM Bank
Kojto 106:ba1f97679dad 610 * @retval none
Kojto 106:ba1f97679dad 611 */
Kojto 106:ba1f97679dad 612 #define __FSMC_NORSRAM_ENABLE(__INSTANCE__, __BANK__) ((__INSTANCE__)->BTCR[(__BANK__)] |= FSMC_BCR1_MBKEN)
Kojto 106:ba1f97679dad 613
Kojto 106:ba1f97679dad 614 /**
Kojto 106:ba1f97679dad 615 * @brief Disable the NORSRAM device access.
Kojto 106:ba1f97679dad 616 * @param __INSTANCE__: FSMC_NORSRAM Instance
Kojto 106:ba1f97679dad 617 * @param __BANK__: FSMC_NORSRAM Bank
Kojto 106:ba1f97679dad 618 * @retval none
Kojto 106:ba1f97679dad 619 */
Kojto 106:ba1f97679dad 620 #define __FSMC_NORSRAM_DISABLE(__INSTANCE__, __BANK__) ((__INSTANCE__)->BTCR[(__BANK__)] &= ~FSMC_BCR1_MBKEN)
Kojto 106:ba1f97679dad 621 /**
Kojto 106:ba1f97679dad 622 * @}
Kojto 106:ba1f97679dad 623 */
Kojto 106:ba1f97679dad 624
Kojto 106:ba1f97679dad 625 /** @defgroup FSMC_LL_NAND_Macros FSMC NAND Macros
Kojto 106:ba1f97679dad 626 * @brief macros to handle NAND device enable/disable
Kojto 106:ba1f97679dad 627 * @{
Kojto 106:ba1f97679dad 628 */
Kojto 110:165afa46840b 629 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 630 /**
Kojto 106:ba1f97679dad 631 * @brief Enable the NAND device access.
Kojto 106:ba1f97679dad 632 * @param __INSTANCE__: FSMC_NAND Instance
Kojto 106:ba1f97679dad 633 * @param __BANK__: FSMC_NAND Bank
Kojto 106:ba1f97679dad 634 * @retval none
Kojto 106:ba1f97679dad 635 */
Kojto 106:ba1f97679dad 636 #define __FSMC_NAND_ENABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->PCR2 |= FSMC_PCR2_PBKEN): \
Kojto 106:ba1f97679dad 637 ((__INSTANCE__)->PCR3 |= FSMC_PCR3_PBKEN))
Kojto 106:ba1f97679dad 638
Kojto 106:ba1f97679dad 639 /**
Kojto 106:ba1f97679dad 640 * @brief Disable the NAND device access.
Kojto 106:ba1f97679dad 641 * @param __INSTANCE__: FSMC_NAND Instance
Kojto 106:ba1f97679dad 642 * @param __BANK__: FSMC_NAND Bank
Kojto 106:ba1f97679dad 643 * @retval none
Kojto 106:ba1f97679dad 644 */
Kojto 106:ba1f97679dad 645 #define __FSMC_NAND_DISABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->PCR2 &= ~FSMC_PCR2_PBKEN): \
Kojto 106:ba1f97679dad 646 ((__INSTANCE__)->PCR3 &= ~FSMC_PCR3_PBKEN))
Kojto 106:ba1f97679dad 647 /**
Kojto 106:ba1f97679dad 648 * @}
Kojto 106:ba1f97679dad 649 */
Kojto 106:ba1f97679dad 650
Kojto 106:ba1f97679dad 651 /** @defgroup FSMC_LL_PCCARD_Macros FSMC PCCARD Macros
Kojto 106:ba1f97679dad 652 * @brief macros to handle SRAM read/write operations
Kojto 106:ba1f97679dad 653 * @{
Kojto 106:ba1f97679dad 654 */
Kojto 106:ba1f97679dad 655 /**
Kojto 106:ba1f97679dad 656 * @brief Enable the PCCARD device access.
Kojto 106:ba1f97679dad 657 * @param __INSTANCE__: FSMC_PCCARD Instance
Kojto 106:ba1f97679dad 658 * @retval none
Kojto 106:ba1f97679dad 659 */
Kojto 106:ba1f97679dad 660 #define __FSMC_PCCARD_ENABLE(__INSTANCE__) ((__INSTANCE__)->PCR4 |= FSMC_PCR4_PBKEN)
Kojto 106:ba1f97679dad 661
Kojto 106:ba1f97679dad 662 /**
Kojto 106:ba1f97679dad 663 * @brief Disable the PCCARD device access.
Kojto 106:ba1f97679dad 664 * @param __INSTANCE__: FSMC_PCCARD Instance
Kojto 106:ba1f97679dad 665 * @retval none
Kojto 106:ba1f97679dad 666 */
Kojto 106:ba1f97679dad 667 #define __FSMC_PCCARD_DISABLE(__INSTANCE__) ((__INSTANCE__)->PCR4 &= ~FSMC_PCR4_PBKEN)
Kojto 106:ba1f97679dad 668 /**
Kojto 106:ba1f97679dad 669 * @}
Kojto 106:ba1f97679dad 670 */
Kojto 106:ba1f97679dad 671
Kojto 106:ba1f97679dad 672 /** @defgroup FSMC_LL_Flag_Interrupt_Macros FSMC Flag&Interrupt Macros
Kojto 106:ba1f97679dad 673 * @brief macros to handle FSMC flags and interrupts
Kojto 106:ba1f97679dad 674 * @{
Kojto 106:ba1f97679dad 675 */
Kojto 106:ba1f97679dad 676 /**
Kojto 106:ba1f97679dad 677 * @brief Enable the NAND device interrupt.
Kojto 106:ba1f97679dad 678 * @param __INSTANCE__: FSMC_NAND Instance
Kojto 106:ba1f97679dad 679 * @param __BANK__: FSMC_NAND Bank
Kojto 106:ba1f97679dad 680 * @param __INTERRUPT__: FSMC_NAND interrupt
Kojto 106:ba1f97679dad 681 * This parameter can be any combination of the following values:
Kojto 106:ba1f97679dad 682 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
Kojto 106:ba1f97679dad 683 * @arg FSMC_IT_LEVEL: Interrupt level.
Kojto 106:ba1f97679dad 684 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
Kojto 106:ba1f97679dad 685 * @retval None
Kojto 106:ba1f97679dad 686 */
Kojto 106:ba1f97679dad 687 #define __FSMC_NAND_ENABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->SR2 |= (__INTERRUPT__)): \
Kojto 106:ba1f97679dad 688 ((__INSTANCE__)->SR3 |= (__INTERRUPT__)))
Kojto 106:ba1f97679dad 689
Kojto 106:ba1f97679dad 690 /**
Kojto 106:ba1f97679dad 691 * @brief Disable the NAND device interrupt.
Kojto 106:ba1f97679dad 692 * @param __INSTANCE__: FSMC_NAND Instance
Kojto 106:ba1f97679dad 693 * @param __BANK__: FSMC_NAND Bank
Kojto 106:ba1f97679dad 694 * @param __INTERRUPT__: FSMC_NAND interrupt
Kojto 106:ba1f97679dad 695 * This parameter can be any combination of the following values:
Kojto 106:ba1f97679dad 696 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
Kojto 106:ba1f97679dad 697 * @arg FSMC_IT_LEVEL: Interrupt level.
Kojto 106:ba1f97679dad 698 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
Kojto 106:ba1f97679dad 699 * @retval None
Kojto 106:ba1f97679dad 700 */
Kojto 106:ba1f97679dad 701 #define __FSMC_NAND_DISABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->SR2 &= ~(__INTERRUPT__)): \
Kojto 106:ba1f97679dad 702 ((__INSTANCE__)->SR3 &= ~(__INTERRUPT__)))
Kojto 106:ba1f97679dad 703
Kojto 106:ba1f97679dad 704 /**
Kojto 106:ba1f97679dad 705 * @brief Get flag status of the NAND device.
Kojto 106:ba1f97679dad 706 * @param __INSTANCE__: FSMC_NAND Instance
Kojto 106:ba1f97679dad 707 * @param __BANK__ : FSMC_NAND Bank
Kojto 106:ba1f97679dad 708 * @param __FLAG__ : FSMC_NAND flag
Kojto 106:ba1f97679dad 709 * This parameter can be any combination of the following values:
Kojto 106:ba1f97679dad 710 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
Kojto 106:ba1f97679dad 711 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
Kojto 106:ba1f97679dad 712 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
Kojto 106:ba1f97679dad 713 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
Kojto 106:ba1f97679dad 714 * @retval The state of FLAG (SET or RESET).
Kojto 106:ba1f97679dad 715 */
Kojto 106:ba1f97679dad 716 #define __FSMC_NAND_GET_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? (((__INSTANCE__)->SR2 &(__FLAG__)) == (__FLAG__)): \
Kojto 106:ba1f97679dad 717 (((__INSTANCE__)->SR3 &(__FLAG__)) == (__FLAG__)))
Kojto 106:ba1f97679dad 718 /**
Kojto 106:ba1f97679dad 719 * @brief Clear flag status of the NAND device.
Kojto 106:ba1f97679dad 720 * @param __INSTANCE__: FSMC_NAND Instance
Kojto 106:ba1f97679dad 721 * @param __BANK__: FSMC_NAND Bank
Kojto 106:ba1f97679dad 722 * @param __FLAG__: FSMC_NAND flag
Kojto 106:ba1f97679dad 723 * This parameter can be any combination of the following values:
Kojto 106:ba1f97679dad 724 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
Kojto 106:ba1f97679dad 725 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
Kojto 106:ba1f97679dad 726 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
Kojto 106:ba1f97679dad 727 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
Kojto 106:ba1f97679dad 728 * @retval None
Kojto 106:ba1f97679dad 729 */
Kojto 106:ba1f97679dad 730 #define __FSMC_NAND_CLEAR_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->SR2 &= ~(__FLAG__)): \
Kojto 106:ba1f97679dad 731 ((__INSTANCE__)->SR3 &= ~(__FLAG__)))
Kojto 106:ba1f97679dad 732 /**
Kojto 106:ba1f97679dad 733 * @brief Enable the PCCARD device interrupt.
Kojto 106:ba1f97679dad 734 * @param __INSTANCE__: FSMC_PCCARD Instance
Kojto 106:ba1f97679dad 735 * @param __INTERRUPT__: FSMC_PCCARD interrupt
Kojto 106:ba1f97679dad 736 * This parameter can be any combination of the following values:
Kojto 106:ba1f97679dad 737 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
Kojto 106:ba1f97679dad 738 * @arg FSMC_IT_LEVEL: Interrupt level.
Kojto 106:ba1f97679dad 739 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
Kojto 106:ba1f97679dad 740 * @retval None
Kojto 106:ba1f97679dad 741 */
Kojto 106:ba1f97679dad 742 #define __FSMC_PCCARD_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->SR4 |= (__INTERRUPT__))
Kojto 106:ba1f97679dad 743
Kojto 106:ba1f97679dad 744 /**
Kojto 106:ba1f97679dad 745 * @brief Disable the PCCARD device interrupt.
Kojto 106:ba1f97679dad 746 * @param __INSTANCE__: FSMC_PCCARD Instance
Kojto 106:ba1f97679dad 747 * @param __INTERRUPT__: FSMC_PCCARD interrupt
Kojto 106:ba1f97679dad 748 * This parameter can be any combination of the following values:
Kojto 106:ba1f97679dad 749 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
Kojto 106:ba1f97679dad 750 * @arg FSMC_IT_LEVEL: Interrupt level.
Kojto 106:ba1f97679dad 751 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
Kojto 106:ba1f97679dad 752 * @retval None
Kojto 106:ba1f97679dad 753 */
Kojto 106:ba1f97679dad 754 #define __FSMC_PCCARD_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->SR4 &= ~(__INTERRUPT__))
Kojto 106:ba1f97679dad 755
Kojto 106:ba1f97679dad 756 /**
Kojto 106:ba1f97679dad 757 * @brief Get flag status of the PCCARD device.
Kojto 106:ba1f97679dad 758 * @param __INSTANCE__: FSMC_PCCARD Instance
Kojto 106:ba1f97679dad 759 * @param __FLAG__: FSMC_PCCARD flag
Kojto 106:ba1f97679dad 760 * This parameter can be any combination of the following values:
Kojto 106:ba1f97679dad 761 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
Kojto 106:ba1f97679dad 762 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
Kojto 106:ba1f97679dad 763 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
Kojto 106:ba1f97679dad 764 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
Kojto 106:ba1f97679dad 765 * @retval The state of FLAG (SET or RESET).
Kojto 106:ba1f97679dad 766 */
Kojto 106:ba1f97679dad 767 #define __FSMC_PCCARD_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->SR4 &(__FLAG__)) == (__FLAG__))
Kojto 106:ba1f97679dad 768
Kojto 106:ba1f97679dad 769 /**
Kojto 106:ba1f97679dad 770 * @brief Clear flag status of the PCCARD device.
Kojto 106:ba1f97679dad 771 * @param __INSTANCE__: FSMC_PCCARD Instance
Kojto 106:ba1f97679dad 772 * @param __FLAG__: FSMC_PCCARD flag
Kojto 106:ba1f97679dad 773 * This parameter can be any combination of the following values:
Kojto 106:ba1f97679dad 774 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
Kojto 106:ba1f97679dad 775 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
Kojto 106:ba1f97679dad 776 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
Kojto 106:ba1f97679dad 777 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
Kojto 106:ba1f97679dad 778 * @retval None
Kojto 106:ba1f97679dad 779 */
Kojto 106:ba1f97679dad 780 #define __FSMC_PCCARD_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->SR4 &= ~(__FLAG__))
Kojto 106:ba1f97679dad 781 /**
Kojto 106:ba1f97679dad 782 * @}
Kojto 106:ba1f97679dad 783 */
Kojto 110:165afa46840b 784 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 785
Kojto 106:ba1f97679dad 786 /** @defgroup FSMC_LL_Assert_Macros FSMC Assert Macros
Kojto 106:ba1f97679dad 787 * @{
Kojto 106:ba1f97679dad 788 */
Kojto 106:ba1f97679dad 789 #define IS_FSMC_NORSRAM_BANK(__BANK__) (((__BANK__) == FSMC_NORSRAM_BANK1) || \
Kojto 106:ba1f97679dad 790 ((__BANK__) == FSMC_NORSRAM_BANK2) || \
Kojto 106:ba1f97679dad 791 ((__BANK__) == FSMC_NORSRAM_BANK3) || \
Kojto 106:ba1f97679dad 792 ((__BANK__) == FSMC_NORSRAM_BANK4))
Kojto 106:ba1f97679dad 793
Kojto 106:ba1f97679dad 794 #define IS_FSMC_MUX(__MUX__) (((__MUX__) == FSMC_DATA_ADDRESS_MUX_DISABLE) || \
Kojto 106:ba1f97679dad 795 ((__MUX__) == FSMC_DATA_ADDRESS_MUX_ENABLE))
Kojto 106:ba1f97679dad 796
Kojto 106:ba1f97679dad 797 #define IS_FSMC_MEMORY(__MEMORY__) (((__MEMORY__) == FSMC_MEMORY_TYPE_SRAM) || \
Kojto 106:ba1f97679dad 798 ((__MEMORY__) == FSMC_MEMORY_TYPE_PSRAM)|| \
Kojto 106:ba1f97679dad 799 ((__MEMORY__) == FSMC_MEMORY_TYPE_NOR))
Kojto 106:ba1f97679dad 800
Kojto 106:ba1f97679dad 801 #define IS_FSMC_NORSRAM_MEMORY_WIDTH(__WIDTH__) (((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_8) || \
Kojto 106:ba1f97679dad 802 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_16) || \
Kojto 106:ba1f97679dad 803 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_32))
Kojto 106:ba1f97679dad 804
Kojto 106:ba1f97679dad 805 #define IS_FSMC_ACCESS_MODE(__MODE__) (((__MODE__) == FSMC_ACCESS_MODE_A) || \
Kojto 106:ba1f97679dad 806 ((__MODE__) == FSMC_ACCESS_MODE_B) || \
Kojto 106:ba1f97679dad 807 ((__MODE__) == FSMC_ACCESS_MODE_C) || \
Kojto 106:ba1f97679dad 808 ((__MODE__) == FSMC_ACCESS_MODE_D))
Kojto 106:ba1f97679dad 809
Kojto 106:ba1f97679dad 810 #define IS_FSMC_NAND_BANK(BANK) (((BANK) == FSMC_NAND_BANK2) || \
Kojto 106:ba1f97679dad 811 ((BANK) == FSMC_NAND_BANK3))
Kojto 106:ba1f97679dad 812
Kojto 106:ba1f97679dad 813 #define IS_FSMC_WAIT_FEATURE(FEATURE) (((FEATURE) == FSMC_NAND_PCC_WAIT_FEATURE_DISABLE) || \
Kojto 106:ba1f97679dad 814 ((FEATURE) == FSMC_NAND_PCC_WAIT_FEATURE_ENABLE))
Kojto 106:ba1f97679dad 815
Kojto 106:ba1f97679dad 816 #define IS_FSMC_NAND_MEMORY_WIDTH(WIDTH) (((WIDTH) == FSMC_NAND_PCC_MEM_BUS_WIDTH_8) || \
Kojto 106:ba1f97679dad 817 ((WIDTH) == FSMC_NAND_PCC_MEM_BUS_WIDTH_16))
Kojto 106:ba1f97679dad 818
Kojto 106:ba1f97679dad 819 #define IS_FSMC_ECC_STATE(STATE) (((STATE) == FSMC_NAND_ECC_DISABLE) || \
Kojto 106:ba1f97679dad 820 ((STATE) == FSMC_NAND_ECC_ENABLE))
Kojto 106:ba1f97679dad 821
Kojto 106:ba1f97679dad 822 #define IS_FSMC_ECCPAGE_SIZE(SIZE) (((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_256BYTE) || \
Kojto 106:ba1f97679dad 823 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_512BYTE) || \
Kojto 106:ba1f97679dad 824 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_1024BYTE) || \
Kojto 106:ba1f97679dad 825 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_2048BYTE) || \
Kojto 106:ba1f97679dad 826 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_4096BYTE) || \
Kojto 106:ba1f97679dad 827 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_8192BYTE))
Kojto 106:ba1f97679dad 828
Kojto 106:ba1f97679dad 829 #define IS_FSMC_TCLR_TIME(TIME) ((TIME) <= 255)
Kojto 106:ba1f97679dad 830
Kojto 106:ba1f97679dad 831 #define IS_FSMC_TAR_TIME(TIME) ((TIME) <= 255)
Kojto 106:ba1f97679dad 832
Kojto 106:ba1f97679dad 833 #define IS_FSMC_SETUP_TIME(TIME) ((TIME) <= 255)
Kojto 106:ba1f97679dad 834
Kojto 106:ba1f97679dad 835 #define IS_FSMC_WAIT_TIME(TIME) ((TIME) <= 255)
Kojto 106:ba1f97679dad 836
Kojto 106:ba1f97679dad 837 #define IS_FSMC_HOLD_TIME(TIME) ((TIME) <= 255)
Kojto 106:ba1f97679dad 838
Kojto 106:ba1f97679dad 839 #define IS_FSMC_HIZ_TIME(TIME) ((TIME) <= 255)
Kojto 106:ba1f97679dad 840
Kojto 106:ba1f97679dad 841 #define IS_FSMC_NORSRAM_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_DEVICE)
Kojto 106:ba1f97679dad 842
Kojto 106:ba1f97679dad 843 #define IS_FSMC_NORSRAM_EXTENDED_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_EXTENDED_DEVICE)
Kojto 106:ba1f97679dad 844
Kojto 106:ba1f97679dad 845 #define IS_FSMC_NAND_DEVICE(INSTANCE) ((INSTANCE) == FSMC_NAND_DEVICE)
Kojto 106:ba1f97679dad 846
Kojto 106:ba1f97679dad 847 #define IS_FSMC_PCCARD_DEVICE(INSTANCE) ((INSTANCE) == FSMC_PCCARD_DEVICE)
Kojto 106:ba1f97679dad 848
Kojto 106:ba1f97679dad 849 #define IS_FSMC_BURSTMODE(__STATE__) (((__STATE__) == FSMC_BURST_ACCESS_MODE_DISABLE) || \
Kojto 106:ba1f97679dad 850 ((__STATE__) == FSMC_BURST_ACCESS_MODE_ENABLE))
Kojto 106:ba1f97679dad 851
Kojto 106:ba1f97679dad 852 #define IS_FSMC_WAIT_POLARITY(__POLARITY__) (((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_LOW) || \
Kojto 106:ba1f97679dad 853 ((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_HIGH))
Kojto 106:ba1f97679dad 854
Kojto 106:ba1f97679dad 855 #define IS_FSMC_WRAP_MODE(__MODE__) (((__MODE__) == FSMC_WRAP_MODE_DISABLE) || \
Kojto 106:ba1f97679dad 856 ((__MODE__) == FSMC_WRAP_MODE_ENABLE))
Kojto 106:ba1f97679dad 857
Kojto 106:ba1f97679dad 858 #define IS_FSMC_WAIT_SIGNAL_ACTIVE(__ACTIVE__) (((__ACTIVE__) == FSMC_WAIT_TIMING_BEFORE_WS) || \
Kojto 106:ba1f97679dad 859 ((__ACTIVE__) == FSMC_WAIT_TIMING_DURING_WS))
Kojto 106:ba1f97679dad 860
Kojto 106:ba1f97679dad 861 #define IS_FSMC_WRITE_OPERATION(__OPERATION__) (((__OPERATION__) == FSMC_WRITE_OPERATION_DISABLE) || \
Kojto 106:ba1f97679dad 862 ((__OPERATION__) == FSMC_WRITE_OPERATION_ENABLE))
Kojto 106:ba1f97679dad 863
Kojto 106:ba1f97679dad 864 #define IS_FSMC_WAITE_SIGNAL(__SIGNAL__) (((__SIGNAL__) == FSMC_WAIT_SIGNAL_DISABLE) || \
Kojto 106:ba1f97679dad 865 ((__SIGNAL__) == FSMC_WAIT_SIGNAL_ENABLE))
Kojto 106:ba1f97679dad 866
Kojto 106:ba1f97679dad 867 #define IS_FSMC_EXTENDED_MODE(__MODE__) (((__MODE__) == FSMC_EXTENDED_MODE_DISABLE) || \
Kojto 106:ba1f97679dad 868 ((__MODE__) == FSMC_EXTENDED_MODE_ENABLE))
Kojto 106:ba1f97679dad 869
Kojto 106:ba1f97679dad 870 #define IS_FSMC_ASYNWAIT(__STATE__) (((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_DISABLE) || \
Kojto 106:ba1f97679dad 871 ((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_ENABLE))
Kojto 106:ba1f97679dad 872
Kojto 106:ba1f97679dad 873 #define IS_FSMC_DATA_LATENCY(__LATENCY__) (((__LATENCY__) > 1) && ((__LATENCY__) <= 17))
Kojto 106:ba1f97679dad 874
Kojto 106:ba1f97679dad 875 #define IS_FSMC_WRITE_BURST(__BURST__) (((__BURST__) == FSMC_WRITE_BURST_DISABLE) || \
Kojto 106:ba1f97679dad 876 ((__BURST__) == FSMC_WRITE_BURST_ENABLE))
Kojto 106:ba1f97679dad 877
Kojto 106:ba1f97679dad 878 #define IS_FSMC_ADDRESS_SETUP_TIME(__TIME__) ((__TIME__) <= 15)
Kojto 106:ba1f97679dad 879
Kojto 106:ba1f97679dad 880 #define IS_FSMC_ADDRESS_HOLD_TIME(__TIME__) (((__TIME__) > 0) && ((__TIME__) <= 15))
Kojto 106:ba1f97679dad 881
Kojto 106:ba1f97679dad 882 #define IS_FSMC_DATASETUP_TIME(__TIME__) (((__TIME__) > 0) && ((__TIME__) <= 255))
Kojto 106:ba1f97679dad 883
Kojto 106:ba1f97679dad 884 #define IS_FSMC_TURNAROUND_TIME(__TIME__) ((__TIME__) <= 15)
Kojto 106:ba1f97679dad 885
Kojto 106:ba1f97679dad 886 #define IS_FSMC_CONTINOUS_CLOCK(CCLOCK) (((CCLOCK) == FSMC_CONTINUOUS_CLOCK_SYNC_ONLY) || \
Kojto 106:ba1f97679dad 887 ((CCLOCK) == FSMC_CONTINUOUS_CLOCK_SYNC_ASYNC))
Kojto 106:ba1f97679dad 888
Kojto 106:ba1f97679dad 889 #define IS_FSMC_CLK_DIV(DIV) (((DIV) > 1) && ((DIV) <= 16))
Kojto 106:ba1f97679dad 890
Kojto 106:ba1f97679dad 891 /**
Kojto 106:ba1f97679dad 892 * @}
Kojto 106:ba1f97679dad 893 */
Kojto 106:ba1f97679dad 894 /**
Kojto 106:ba1f97679dad 895 * @}
Kojto 106:ba1f97679dad 896 */
Kojto 106:ba1f97679dad 897
Kojto 106:ba1f97679dad 898 /* Private functions ---------------------------------------------------------*/
Kojto 106:ba1f97679dad 899 /** @defgroup FSMC_LL_Private_Functions FSMC LL Private Functions
Kojto 106:ba1f97679dad 900 * @{
Kojto 106:ba1f97679dad 901 */
Kojto 106:ba1f97679dad 902
Kojto 106:ba1f97679dad 903 /** @defgroup FSMC_LL_NORSRAM NOR SRAM
Kojto 106:ba1f97679dad 904 * @{
Kojto 106:ba1f97679dad 905 */
Kojto 106:ba1f97679dad 906
Kojto 106:ba1f97679dad 907 /** @defgroup FSMC_LL_NORSRAM_Private_Functions_Group1 NOR SRAM Initialization/de-initialization functions
Kojto 106:ba1f97679dad 908 * @{
Kojto 106:ba1f97679dad 909 */
Kojto 106:ba1f97679dad 910 HAL_StatusTypeDef FSMC_NORSRAM_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_InitTypeDef *Init);
Kojto 106:ba1f97679dad 911 HAL_StatusTypeDef FSMC_NORSRAM_Timing_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank);
Kojto 106:ba1f97679dad 912 HAL_StatusTypeDef FSMC_NORSRAM_Extended_Timing_Init(FSMC_NORSRAM_EXTENDED_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank, uint32_t ExtendedMode);
Kojto 106:ba1f97679dad 913 HAL_StatusTypeDef FSMC_NORSRAM_DeInit(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_EXTENDED_TypeDef *ExDevice, uint32_t Bank);
Kojto 106:ba1f97679dad 914 /**
Kojto 106:ba1f97679dad 915 * @}
Kojto 106:ba1f97679dad 916 */
Kojto 106:ba1f97679dad 917
Kojto 106:ba1f97679dad 918 /** @defgroup FSMC_LL_NORSRAM_Private_Functions_Group2 NOR SRAM Control functions
Kojto 106:ba1f97679dad 919 * @{
Kojto 106:ba1f97679dad 920 */
Kojto 106:ba1f97679dad 921 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Enable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
Kojto 106:ba1f97679dad 922 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Disable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
Kojto 106:ba1f97679dad 923 /**
Kojto 106:ba1f97679dad 924 * @}
Kojto 106:ba1f97679dad 925 */
Kojto 106:ba1f97679dad 926 /**
Kojto 106:ba1f97679dad 927 * @}
Kojto 106:ba1f97679dad 928 */
Kojto 106:ba1f97679dad 929
Kojto 110:165afa46840b 930 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
Kojto 106:ba1f97679dad 931 /** @defgroup FSMC_LL_NAND NAND
Kojto 106:ba1f97679dad 932 * @{
Kojto 106:ba1f97679dad 933 */
Kojto 106:ba1f97679dad 934 /** @defgroup FSMC_LL_NAND_Private_Functions_Group1 NAND Initialization/de-initialization functions
Kojto 106:ba1f97679dad 935 * @{
Kojto 106:ba1f97679dad 936 */
Kojto 106:ba1f97679dad 937 HAL_StatusTypeDef FSMC_NAND_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_InitTypeDef *Init);
Kojto 106:ba1f97679dad 938 HAL_StatusTypeDef FSMC_NAND_CommonSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
Kojto 106:ba1f97679dad 939 HAL_StatusTypeDef FSMC_NAND_AttributeSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
Kojto 106:ba1f97679dad 940 HAL_StatusTypeDef FSMC_NAND_DeInit(FSMC_NAND_TypeDef *Device, uint32_t Bank);
Kojto 106:ba1f97679dad 941 /**
Kojto 106:ba1f97679dad 942 * @}
Kojto 106:ba1f97679dad 943 */
Kojto 106:ba1f97679dad 944
Kojto 106:ba1f97679dad 945 /** @defgroup FSMC_LL_NAND_Private_Functions_Group2 NAND Control functions
Kojto 106:ba1f97679dad 946 * @{
Kojto 106:ba1f97679dad 947 */
Kojto 106:ba1f97679dad 948 HAL_StatusTypeDef FSMC_NAND_ECC_Enable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
Kojto 106:ba1f97679dad 949 HAL_StatusTypeDef FSMC_NAND_ECC_Disable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
Kojto 106:ba1f97679dad 950 HAL_StatusTypeDef FSMC_NAND_GetECC(FSMC_NAND_TypeDef *Device, uint32_t *ECCval, uint32_t Bank, uint32_t Timeout);
Kojto 106:ba1f97679dad 951 /**
Kojto 106:ba1f97679dad 952 * @}
Kojto 106:ba1f97679dad 953 */
Kojto 106:ba1f97679dad 954 /**
Kojto 106:ba1f97679dad 955 * @}
Kojto 106:ba1f97679dad 956 */
Kojto 106:ba1f97679dad 957
Kojto 106:ba1f97679dad 958 /** @defgroup FSMC_LL_PCCARD PCCARD
Kojto 106:ba1f97679dad 959 * @{
Kojto 106:ba1f97679dad 960 */
Kojto 106:ba1f97679dad 961 /** @defgroup FSMC_LL_PCCARD_Private_Functions_Group1 PCCARD Initialization/de-initialization functions
Kojto 106:ba1f97679dad 962 * @{
Kojto 106:ba1f97679dad 963 */
Kojto 106:ba1f97679dad 964 HAL_StatusTypeDef FSMC_PCCARD_Init(FSMC_PCCARD_TypeDef *Device, FSMC_PCCARD_InitTypeDef *Init);
Kojto 106:ba1f97679dad 965 HAL_StatusTypeDef FSMC_PCCARD_CommonSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
Kojto 106:ba1f97679dad 966 HAL_StatusTypeDef FSMC_PCCARD_AttributeSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
Kojto 106:ba1f97679dad 967 HAL_StatusTypeDef FSMC_PCCARD_IOSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
Kojto 106:ba1f97679dad 968 HAL_StatusTypeDef FSMC_PCCARD_DeInit(FSMC_PCCARD_TypeDef *Device);
Kojto 106:ba1f97679dad 969 /**
Kojto 106:ba1f97679dad 970 * @}
Kojto 106:ba1f97679dad 971 */
Kojto 106:ba1f97679dad 972 /**
Kojto 106:ba1f97679dad 973 * @}
Kojto 106:ba1f97679dad 974 */
Kojto 110:165afa46840b 975 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 976
Kojto 106:ba1f97679dad 977 /**
Kojto 106:ba1f97679dad 978 * @}
Kojto 106:ba1f97679dad 979 */
Kojto 110:165afa46840b 980 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
Kojto 106:ba1f97679dad 981
Kojto 106:ba1f97679dad 982 /**
Kojto 106:ba1f97679dad 983 * @}
Kojto 106:ba1f97679dad 984 */
Kojto 106:ba1f97679dad 985
Kojto 106:ba1f97679dad 986 /**
Kojto 106:ba1f97679dad 987 * @}
Kojto 106:ba1f97679dad 988 */
Kojto 106:ba1f97679dad 989
Kojto 106:ba1f97679dad 990 #ifdef __cplusplus
Kojto 106:ba1f97679dad 991 }
Kojto 106:ba1f97679dad 992 #endif
Kojto 106:ba1f97679dad 993
Kojto 106:ba1f97679dad 994 #endif /* __STM32F4xx_LL_FSMC_H */
Kojto 106:ba1f97679dad 995
Kojto 106:ba1f97679dad 996 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/