mbed.h library with any bug fixes AV finds.
Dependents: micromouse4_encoder_testing PID_Test Lab1_Test WorkingPID ... more
targets/cmsis/TARGET_STM/TARGET_STM32F3XX/stm32f30x.h@1:ebce2ad32f95, 2015-11-02 (annotated)
- Committer:
- aravindsv
- Date:
- Mon Nov 02 03:07:12 2015 +0000
- Revision:
- 1:ebce2ad32f95
- Parent:
- 0:ba7650f404af
Changed the RCC timeout value to 500 ms, so total code startup time before program starts running is ~1s. Hopefully no side-effects from lower startup timeouts
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
aravindsv | 0:ba7650f404af | 1 | /** |
aravindsv | 0:ba7650f404af | 2 | ****************************************************************************** |
aravindsv | 0:ba7650f404af | 3 | * @file stm32f30x.h |
aravindsv | 0:ba7650f404af | 4 | * @author MCD Application Team |
aravindsv | 0:ba7650f404af | 5 | * @version V1.1.0 |
aravindsv | 0:ba7650f404af | 6 | * @date 27-February-2014 |
aravindsv | 0:ba7650f404af | 7 | * @brief CMSIS Cortex-M4 Device Peripheral Access Layer Header File. |
aravindsv | 0:ba7650f404af | 8 | * This file contains all the peripheral registers definitions, bits |
aravindsv | 0:ba7650f404af | 9 | * definitions and memory mapping for STM32F30x devices. |
aravindsv | 0:ba7650f404af | 10 | * |
aravindsv | 0:ba7650f404af | 11 | * The file is the unique include file that the application programmer |
aravindsv | 0:ba7650f404af | 12 | * is using in the C source code, usually in main.c. This file contains: |
aravindsv | 0:ba7650f404af | 13 | * - Configuration section that allows to select: |
aravindsv | 0:ba7650f404af | 14 | * - The device used in the target application |
aravindsv | 0:ba7650f404af | 15 | * - To use or not the peripherals drivers in application code(i.e. |
aravindsv | 0:ba7650f404af | 16 | * code will be based on direct access to peripherals registers |
aravindsv | 0:ba7650f404af | 17 | * rather than drivers API), this option is controlled by |
aravindsv | 0:ba7650f404af | 18 | * "#define USE_STDPERIPH_DRIVER" |
aravindsv | 0:ba7650f404af | 19 | * - To change few application-specific parameters such as the HSE |
aravindsv | 0:ba7650f404af | 20 | * crystal frequency |
aravindsv | 0:ba7650f404af | 21 | * - Data structures and the address mapping for all peripherals |
aravindsv | 0:ba7650f404af | 22 | * - Peripheral registers declarations and bits definition |
aravindsv | 0:ba7650f404af | 23 | * - Macros to access peripheral registers hardware |
aravindsv | 0:ba7650f404af | 24 | * |
aravindsv | 0:ba7650f404af | 25 | ****************************************************************************** |
aravindsv | 0:ba7650f404af | 26 | * @attention |
aravindsv | 0:ba7650f404af | 27 | * |
aravindsv | 0:ba7650f404af | 28 | * <h2><center>© COPYRIGHT(c) 2014 STMicroelectronics</center></h2> |
aravindsv | 0:ba7650f404af | 29 | * |
aravindsv | 0:ba7650f404af | 30 | * Redistribution and use in source and binary forms, with or without modification, |
aravindsv | 0:ba7650f404af | 31 | * are permitted provided that the following conditions are met: |
aravindsv | 0:ba7650f404af | 32 | * 1. Redistributions of source code must retain the above copyright notice, |
aravindsv | 0:ba7650f404af | 33 | * this list of conditions and the following disclaimer. |
aravindsv | 0:ba7650f404af | 34 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
aravindsv | 0:ba7650f404af | 35 | * this list of conditions and the following disclaimer in the documentation |
aravindsv | 0:ba7650f404af | 36 | * and/or other materials provided with the distribution. |
aravindsv | 0:ba7650f404af | 37 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
aravindsv | 0:ba7650f404af | 38 | * may be used to endorse or promote products derived from this software |
aravindsv | 0:ba7650f404af | 39 | * without specific prior written permission. |
aravindsv | 0:ba7650f404af | 40 | * |
aravindsv | 0:ba7650f404af | 41 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
aravindsv | 0:ba7650f404af | 42 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
aravindsv | 0:ba7650f404af | 43 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
aravindsv | 0:ba7650f404af | 44 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
aravindsv | 0:ba7650f404af | 45 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
aravindsv | 0:ba7650f404af | 46 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
aravindsv | 0:ba7650f404af | 47 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
aravindsv | 0:ba7650f404af | 48 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
aravindsv | 0:ba7650f404af | 49 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
aravindsv | 0:ba7650f404af | 50 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
aravindsv | 0:ba7650f404af | 51 | * |
aravindsv | 0:ba7650f404af | 52 | ****************************************************************************** |
aravindsv | 0:ba7650f404af | 53 | */ |
aravindsv | 0:ba7650f404af | 54 | |
aravindsv | 0:ba7650f404af | 55 | /** @addtogroup CMSIS |
aravindsv | 0:ba7650f404af | 56 | * @{ |
aravindsv | 0:ba7650f404af | 57 | */ |
aravindsv | 0:ba7650f404af | 58 | |
aravindsv | 0:ba7650f404af | 59 | /** @addtogroup stm32f30x |
aravindsv | 0:ba7650f404af | 60 | * @{ |
aravindsv | 0:ba7650f404af | 61 | */ |
aravindsv | 0:ba7650f404af | 62 | |
aravindsv | 0:ba7650f404af | 63 | #ifndef __STM32F30x_H |
aravindsv | 0:ba7650f404af | 64 | #define __STM32F30x_H |
aravindsv | 0:ba7650f404af | 65 | |
aravindsv | 0:ba7650f404af | 66 | #ifdef __cplusplus |
aravindsv | 0:ba7650f404af | 67 | extern "C" { |
aravindsv | 0:ba7650f404af | 68 | #endif /* __cplusplus */ |
aravindsv | 0:ba7650f404af | 69 | |
aravindsv | 0:ba7650f404af | 70 | /** @addtogroup Library_configuration_section |
aravindsv | 0:ba7650f404af | 71 | * @{ |
aravindsv | 0:ba7650f404af | 72 | */ |
aravindsv | 0:ba7650f404af | 73 | |
aravindsv | 0:ba7650f404af | 74 | /* Uncomment the line below according to the target STM32 device used in your |
aravindsv | 0:ba7650f404af | 75 | application |
aravindsv | 0:ba7650f404af | 76 | */ |
aravindsv | 0:ba7650f404af | 77 | |
aravindsv | 0:ba7650f404af | 78 | #if !defined (STM32F303xC) && !defined (STM32F334x8) && !defined (STM32F303x8) && !defined (STM32F301x8) && !defined (STM32F302x8) |
aravindsv | 0:ba7650f404af | 79 | #define STM32F303xC /*!< STM32F303CB, STM32F303CC, STM32F303RB, STM32F303RC, STM32F303VB and STM32F303VC Devices */ |
aravindsv | 0:ba7650f404af | 80 | /* #define STM32F334x8 */ /*!< STM32F334C4, STM32F334C6, STM32F334C8, STM32F334R4, STM32F334R6 and STM32F334R8 Devices */ |
aravindsv | 0:ba7650f404af | 81 | /* #define STM32F302x8 */ /*!< STM32F302K4, STM32F302K6, STM32F302K8, STM32F302C4, STM32F302C6, STM32F302C8, |
aravindsv | 0:ba7650f404af | 82 | STM32F302R4, STM32F302R6 and STM32F302R8 Devices */ |
aravindsv | 0:ba7650f404af | 83 | #endif |
aravindsv | 0:ba7650f404af | 84 | |
aravindsv | 0:ba7650f404af | 85 | /* Tip: To avoid modifying this file each time you need to switch between these |
aravindsv | 0:ba7650f404af | 86 | devices, you can define the device in your toolchain compiler preprocessor. |
aravindsv | 0:ba7650f404af | 87 | */ |
aravindsv | 0:ba7650f404af | 88 | |
aravindsv | 0:ba7650f404af | 89 | /* Old STM32F30X definition, maintained for legacy purpose */ |
aravindsv | 0:ba7650f404af | 90 | #if defined(STM32F30X) |
aravindsv | 0:ba7650f404af | 91 | #define STM32F303xC |
aravindsv | 0:ba7650f404af | 92 | #endif /* STM32F30X */ |
aravindsv | 0:ba7650f404af | 93 | |
aravindsv | 0:ba7650f404af | 94 | #if !defined (STM32F303xC) && !defined (STM32F334x8) && !defined (STM32F302x8) |
aravindsv | 0:ba7650f404af | 95 | #error "Please select first the target STM32F30X device used in your application (in stm32f30x.h file)" |
aravindsv | 0:ba7650f404af | 96 | #endif |
aravindsv | 0:ba7650f404af | 97 | |
aravindsv | 0:ba7650f404af | 98 | #if !defined (USE_STDPERIPH_DRIVER) |
aravindsv | 0:ba7650f404af | 99 | /** |
aravindsv | 0:ba7650f404af | 100 | * @brief Comment the line below if you will not use the peripherals drivers. |
aravindsv | 0:ba7650f404af | 101 | In this case, these drivers will not be included and the application code will |
aravindsv | 0:ba7650f404af | 102 | be based on direct access to peripherals registers |
aravindsv | 0:ba7650f404af | 103 | */ |
aravindsv | 0:ba7650f404af | 104 | #define USE_STDPERIPH_DRIVER |
aravindsv | 0:ba7650f404af | 105 | #endif /* USE_STDPERIPH_DRIVER */ |
aravindsv | 0:ba7650f404af | 106 | |
aravindsv | 0:ba7650f404af | 107 | /** |
aravindsv | 0:ba7650f404af | 108 | * @brief In the following line adjust the value of External High Speed oscillator (HSE) |
aravindsv | 0:ba7650f404af | 109 | used in your application |
aravindsv | 0:ba7650f404af | 110 | |
aravindsv | 0:ba7650f404af | 111 | Tip: To avoid modifying this file each time you need to use different HSE, you |
aravindsv | 0:ba7650f404af | 112 | can define the HSE value in your toolchain compiler preprocessor. |
aravindsv | 0:ba7650f404af | 113 | */ |
aravindsv | 0:ba7650f404af | 114 | #if !defined (HSE_VALUE) |
aravindsv | 0:ba7650f404af | 115 | #define HSE_VALUE ((uint32_t)8000000) /*!< Value of the External xtal in Hz */ |
aravindsv | 0:ba7650f404af | 116 | #endif /* HSE_VALUE */ |
aravindsv | 0:ba7650f404af | 117 | |
aravindsv | 0:ba7650f404af | 118 | /** |
aravindsv | 0:ba7650f404af | 119 | * @brief In the following line adjust the External High Speed oscillator (HSE) Startup |
aravindsv | 0:ba7650f404af | 120 | Timeout value |
aravindsv | 0:ba7650f404af | 121 | */ |
aravindsv | 0:ba7650f404af | 122 | #if !defined (HSE_STARTUP_TIMEOUT) |
aravindsv | 0:ba7650f404af | 123 | #define HSE_STARTUP_TIMEOUT ((uint16_t)0x5000) /*!< Time out for HSE start up */ |
aravindsv | 0:ba7650f404af | 124 | #endif /* HSE_STARTUP_TIMEOUT */ |
aravindsv | 0:ba7650f404af | 125 | |
aravindsv | 0:ba7650f404af | 126 | /** |
aravindsv | 0:ba7650f404af | 127 | * @brief In the following line adjust the Internal High Speed oscillator (HSI) Startup |
aravindsv | 0:ba7650f404af | 128 | Timeout value |
aravindsv | 0:ba7650f404af | 129 | */ |
aravindsv | 0:ba7650f404af | 130 | #if !defined (HSI_STARTUP_TIMEOUT) |
aravindsv | 0:ba7650f404af | 131 | #define HSI_STARTUP_TIMEOUT ((uint16_t)0x5000) /*!< Time out for HSI start up */ |
aravindsv | 0:ba7650f404af | 132 | #endif /* HSI_STARTUP_TIMEOUT */ |
aravindsv | 0:ba7650f404af | 133 | |
aravindsv | 0:ba7650f404af | 134 | #if !defined (HSI_VALUE) |
aravindsv | 0:ba7650f404af | 135 | #define HSI_VALUE ((uint32_t)8000000) |
aravindsv | 0:ba7650f404af | 136 | #endif /* HSI_VALUE */ /*!< Value of the Internal High Speed oscillator in Hz. |
aravindsv | 0:ba7650f404af | 137 | The real value may vary depending on the variations |
aravindsv | 0:ba7650f404af | 138 | in voltage and temperature. */ |
aravindsv | 0:ba7650f404af | 139 | #if !defined (LSI_VALUE) |
aravindsv | 0:ba7650f404af | 140 | #define LSI_VALUE ((uint32_t)40000) |
aravindsv | 0:ba7650f404af | 141 | #endif /* LSI_VALUE */ /*!< Value of the Internal Low Speed oscillator in Hz |
aravindsv | 0:ba7650f404af | 142 | The real value may vary depending on the variations |
aravindsv | 0:ba7650f404af | 143 | in voltage and temperature. */ |
aravindsv | 0:ba7650f404af | 144 | #if !defined (LSE_VALUE) |
aravindsv | 0:ba7650f404af | 145 | #define LSE_VALUE ((uint32_t)32768) /*!< Value of the External Low Speed oscillator in Hz */ |
aravindsv | 0:ba7650f404af | 146 | #endif /* LSE_VALUE */ |
aravindsv | 0:ba7650f404af | 147 | |
aravindsv | 0:ba7650f404af | 148 | |
aravindsv | 0:ba7650f404af | 149 | /** |
aravindsv | 0:ba7650f404af | 150 | * @brief STM32F30x Standard Peripherals Library version number V1.1.0 |
aravindsv | 0:ba7650f404af | 151 | */ |
aravindsv | 0:ba7650f404af | 152 | #define __STM32F30X_STDPERIPH_VERSION_MAIN (0x01) /*!< [31:24] main version */ |
aravindsv | 0:ba7650f404af | 153 | #define __STM32F30X_STDPERIPH_VERSION_SUB1 (0x01) /*!< [23:16] sub1 version */ |
aravindsv | 0:ba7650f404af | 154 | #define __STM32F30X_STDPERIPH_VERSION_SUB2 (0x00) /*!< [15:8] sub2 version */ |
aravindsv | 0:ba7650f404af | 155 | #define __STM32F30X_STDPERIPH_VERSION_RC (0x00) /*!< [7:0] release candidate */ |
aravindsv | 0:ba7650f404af | 156 | #define __STM32F30X_STDPERIPH_VERSION ( (__STM32F30X_STDPERIPH_VERSION_MAIN << 24)\ |
aravindsv | 0:ba7650f404af | 157 | |(__STM32F30X_STDPERIPH_VERSION_SUB1 << 16)\ |
aravindsv | 0:ba7650f404af | 158 | |(__STM32F30X_STDPERIPH_VERSION_SUB2 << 8)\ |
aravindsv | 0:ba7650f404af | 159 | |(__STM32F30X_STDPERIPH_VERSION_RC)) |
aravindsv | 0:ba7650f404af | 160 | |
aravindsv | 0:ba7650f404af | 161 | /** |
aravindsv | 0:ba7650f404af | 162 | * @} |
aravindsv | 0:ba7650f404af | 163 | */ |
aravindsv | 0:ba7650f404af | 164 | |
aravindsv | 0:ba7650f404af | 165 | /** @addtogroup Configuration_section_for_CMSIS |
aravindsv | 0:ba7650f404af | 166 | * @{ |
aravindsv | 0:ba7650f404af | 167 | */ |
aravindsv | 0:ba7650f404af | 168 | |
aravindsv | 0:ba7650f404af | 169 | /** |
aravindsv | 0:ba7650f404af | 170 | * @brief Configuration of the Cortex-M4 Processor and Core Peripherals |
aravindsv | 0:ba7650f404af | 171 | */ |
aravindsv | 0:ba7650f404af | 172 | #define __CM4_REV 0x0001 /*!< Core revision r0p1 */ |
aravindsv | 0:ba7650f404af | 173 | #define __MPU_PRESENT 1 /*!< STM32F30X provide an MPU */ |
aravindsv | 0:ba7650f404af | 174 | #define __NVIC_PRIO_BITS 4 /*!< STM32F30X uses 4 Bits for the Priority Levels */ |
aravindsv | 0:ba7650f404af | 175 | #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ |
aravindsv | 0:ba7650f404af | 176 | #define __FPU_PRESENT 1 /*!< STM32F30X provide an FPU */ |
aravindsv | 0:ba7650f404af | 177 | |
aravindsv | 0:ba7650f404af | 178 | |
aravindsv | 0:ba7650f404af | 179 | /** |
aravindsv | 0:ba7650f404af | 180 | * @brief STM32F30X Interrupt Number Definition, according to the selected device |
aravindsv | 0:ba7650f404af | 181 | * in @ref Library_configuration_section |
aravindsv | 0:ba7650f404af | 182 | */ |
aravindsv | 0:ba7650f404af | 183 | typedef enum IRQn |
aravindsv | 0:ba7650f404af | 184 | { |
aravindsv | 0:ba7650f404af | 185 | /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ |
aravindsv | 0:ba7650f404af | 186 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
aravindsv | 0:ba7650f404af | 187 | MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */ |
aravindsv | 0:ba7650f404af | 188 | BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */ |
aravindsv | 0:ba7650f404af | 189 | UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */ |
aravindsv | 0:ba7650f404af | 190 | SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */ |
aravindsv | 0:ba7650f404af | 191 | DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */ |
aravindsv | 0:ba7650f404af | 192 | PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */ |
aravindsv | 0:ba7650f404af | 193 | SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */ |
aravindsv | 0:ba7650f404af | 194 | /****** STM32 specific Interrupt Numbers **********************************************************************/ |
aravindsv | 0:ba7650f404af | 195 | #ifdef STM32F303xC |
aravindsv | 0:ba7650f404af | 196 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
aravindsv | 0:ba7650f404af | 197 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
aravindsv | 0:ba7650f404af | 198 | TAMPER_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts */ |
aravindsv | 0:ba7650f404af | 199 | RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI lines 17, 19 & 20 */ |
aravindsv | 0:ba7650f404af | 200 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
aravindsv | 0:ba7650f404af | 201 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
aravindsv | 0:ba7650f404af | 202 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
aravindsv | 0:ba7650f404af | 203 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
aravindsv | 0:ba7650f404af | 204 | EXTI2_TS_IRQn = 8, /*!< EXTI Line2 Interrupt and Touch Sense Interrupt */ |
aravindsv | 0:ba7650f404af | 205 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
aravindsv | 0:ba7650f404af | 206 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
aravindsv | 0:ba7650f404af | 207 | DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 Interrupt */ |
aravindsv | 0:ba7650f404af | 208 | DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 Interrupt */ |
aravindsv | 0:ba7650f404af | 209 | DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 Interrupt */ |
aravindsv | 0:ba7650f404af | 210 | DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 Interrupt */ |
aravindsv | 0:ba7650f404af | 211 | DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 Interrupt */ |
aravindsv | 0:ba7650f404af | 212 | DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 Interrupt */ |
aravindsv | 0:ba7650f404af | 213 | DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 Interrupt */ |
aravindsv | 0:ba7650f404af | 214 | ADC1_2_IRQn = 18, /*!< ADC1 & ADC2 Interrupts */ |
aravindsv | 0:ba7650f404af | 215 | USB_HP_CAN1_TX_IRQn = 19, /*!< USB Device High Priority or CAN1 TX Interrupts */ |
aravindsv | 0:ba7650f404af | 216 | USB_LP_CAN1_RX0_IRQn = 20, /*!< USB Device Low Priority or CAN1 RX0 Interrupts */ |
aravindsv | 0:ba7650f404af | 217 | CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */ |
aravindsv | 0:ba7650f404af | 218 | CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */ |
aravindsv | 0:ba7650f404af | 219 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
aravindsv | 0:ba7650f404af | 220 | TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break and TIM15 Interrupts */ |
aravindsv | 0:ba7650f404af | 221 | TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update and TIM16 Interrupts */ |
aravindsv | 0:ba7650f404af | 222 | TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Commutation and TIM17 Interrupt */ |
aravindsv | 0:ba7650f404af | 223 | TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ |
aravindsv | 0:ba7650f404af | 224 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 225 | TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 226 | TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ |
aravindsv | 0:ba7650f404af | 227 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
aravindsv | 0:ba7650f404af | 228 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
aravindsv | 0:ba7650f404af | 229 | I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ |
aravindsv | 0:ba7650f404af | 230 | I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ |
aravindsv | 0:ba7650f404af | 231 | SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ |
aravindsv | 0:ba7650f404af | 232 | SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 233 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
aravindsv | 0:ba7650f404af | 234 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 235 | USART3_IRQn = 39, /*!< USART3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 236 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
aravindsv | 0:ba7650f404af | 237 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ |
aravindsv | 0:ba7650f404af | 238 | USBWakeUp_IRQn = 42, /*!< USB Wakeup Interrupt */ |
aravindsv | 0:ba7650f404af | 239 | TIM8_BRK_IRQn = 43, /*!< TIM8 Break Interrupt */ |
aravindsv | 0:ba7650f404af | 240 | TIM8_UP_IRQn = 44, /*!< TIM8 Update Interrupt */ |
aravindsv | 0:ba7650f404af | 241 | TIM8_TRG_COM_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt */ |
aravindsv | 0:ba7650f404af | 242 | TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */ |
aravindsv | 0:ba7650f404af | 243 | ADC3_IRQn = 47, /*!< ADC3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 244 | SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 245 | UART4_IRQn = 52, /*!< UART4 global Interrupt */ |
aravindsv | 0:ba7650f404af | 246 | UART5_IRQn = 53, /*!< UART5 global Interrupt */ |
aravindsv | 0:ba7650f404af | 247 | TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */ |
aravindsv | 0:ba7650f404af | 248 | TIM7_IRQn = 55, /*!< TIM7 global Interrupt */ |
aravindsv | 0:ba7650f404af | 249 | DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */ |
aravindsv | 0:ba7650f404af | 250 | DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 251 | DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 252 | DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */ |
aravindsv | 0:ba7650f404af | 253 | DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */ |
aravindsv | 0:ba7650f404af | 254 | ADC4_IRQn = 61, /*!< ADC4 global Interrupt */ |
aravindsv | 0:ba7650f404af | 255 | COMP1_2_3_IRQn = 64, /*!< COMP1, COMP2 and COMP3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 256 | COMP4_5_6_IRQn = 65, /*!< COMP5, COMP6 and COMP4 global Interrupt */ |
aravindsv | 0:ba7650f404af | 257 | COMP7_IRQn = 66, /*!< COMP7 global Interrupt */ |
aravindsv | 0:ba7650f404af | 258 | USB_HP_IRQn = 74, /*!< USB High Priority global Interrupt remap */ |
aravindsv | 0:ba7650f404af | 259 | USB_LP_IRQn = 75, /*!< USB Low Priority global Interrupt remap */ |
aravindsv | 0:ba7650f404af | 260 | USBWakeUp_RMP_IRQn = 76, /*!< USB Wakeup Interrupt remap */ |
aravindsv | 0:ba7650f404af | 261 | FPU_IRQn = 81 /*!< Floating point Interrupt */ |
aravindsv | 0:ba7650f404af | 262 | #endif /* STM32F303xC */ |
aravindsv | 0:ba7650f404af | 263 | #ifdef STM32F334x8 |
aravindsv | 0:ba7650f404af | 264 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
aravindsv | 0:ba7650f404af | 265 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
aravindsv | 0:ba7650f404af | 266 | TAMPER_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts */ |
aravindsv | 0:ba7650f404af | 267 | RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI lines 17, 19 & 20 */ |
aravindsv | 0:ba7650f404af | 268 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
aravindsv | 0:ba7650f404af | 269 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
aravindsv | 0:ba7650f404af | 270 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
aravindsv | 0:ba7650f404af | 271 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
aravindsv | 0:ba7650f404af | 272 | EXTI2_TS_IRQn = 8, /*!< EXTI Line2 Interrupt and Touch Sense Interrupt */ |
aravindsv | 0:ba7650f404af | 273 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
aravindsv | 0:ba7650f404af | 274 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
aravindsv | 0:ba7650f404af | 275 | DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 Interrupt */ |
aravindsv | 0:ba7650f404af | 276 | DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 Interrupt */ |
aravindsv | 0:ba7650f404af | 277 | DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 Interrupt */ |
aravindsv | 0:ba7650f404af | 278 | DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 Interrupt */ |
aravindsv | 0:ba7650f404af | 279 | DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 Interrupt */ |
aravindsv | 0:ba7650f404af | 280 | DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 Interrupt */ |
aravindsv | 0:ba7650f404af | 281 | DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 Interrupt */ |
aravindsv | 0:ba7650f404af | 282 | ADC1_2_IRQn = 18, /*!< ADC1 & ADC2 Interrupts */ |
aravindsv | 0:ba7650f404af | 283 | CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupts */ |
aravindsv | 0:ba7650f404af | 284 | CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupts */ |
aravindsv | 0:ba7650f404af | 285 | CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */ |
aravindsv | 0:ba7650f404af | 286 | CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */ |
aravindsv | 0:ba7650f404af | 287 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
aravindsv | 0:ba7650f404af | 288 | TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break and TIM15 Interrupts */ |
aravindsv | 0:ba7650f404af | 289 | TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update and TIM16 Interrupts */ |
aravindsv | 0:ba7650f404af | 290 | TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Commutation and TIM17 Interrupt */ |
aravindsv | 0:ba7650f404af | 291 | TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ |
aravindsv | 0:ba7650f404af | 292 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 293 | TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 294 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
aravindsv | 0:ba7650f404af | 295 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
aravindsv | 0:ba7650f404af | 296 | SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ |
aravindsv | 0:ba7650f404af | 297 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
aravindsv | 0:ba7650f404af | 298 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 299 | USART3_IRQn = 39, /*!< USART3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 300 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
aravindsv | 0:ba7650f404af | 301 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ |
aravindsv | 0:ba7650f404af | 302 | TIM6_DAC1_IRQn = 54, /*!< TIM6 global and DAC1 underrun error interrupts */ |
aravindsv | 0:ba7650f404af | 303 | TIM7_DAC2_IRQn = 55, /*!< TIM7 global and DAC2 underrun error Interrupt */ |
aravindsv | 0:ba7650f404af | 304 | COMP2_IRQn = 64, /*!< COMP2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 305 | COMP4_6_IRQn = 65, /*!< COMP6 and COMP4 global Interrupt */ |
aravindsv | 0:ba7650f404af | 306 | HRTIM1_Master_IRQn = 67, /*!< HRTIM Master Timer global Interrupts */ |
aravindsv | 0:ba7650f404af | 307 | HRTIM1_TIMA_IRQn = 68, /*!< HRTIM Timer A global Interrupt */ |
aravindsv | 0:ba7650f404af | 308 | HRTIM1_TIMB_IRQn = 69, /*!< HRTIM Timer B global Interrupt */ |
aravindsv | 0:ba7650f404af | 309 | HRTIM1_TIMC_IRQn = 70, /*!< HRTIM Timer C global Interrupt */ |
aravindsv | 0:ba7650f404af | 310 | HRTIM1_TIMD_IRQn = 71, /*!< HRTIM Timer D global Interrupt */ |
aravindsv | 0:ba7650f404af | 311 | HRTIM1_TIME_IRQn = 72, /*!< HRTIM Timer E global Interrupt */ |
aravindsv | 0:ba7650f404af | 312 | HRTIM1_FLT_IRQn = 73, /*!< HRTIM Fault global Interrupt */ |
aravindsv | 0:ba7650f404af | 313 | FPU_IRQn = 81 /*!< Floating point Interrupt */ |
aravindsv | 0:ba7650f404af | 314 | #endif /* STM32F334x8 */ |
aravindsv | 0:ba7650f404af | 315 | #ifdef STM32F302x8 |
aravindsv | 0:ba7650f404af | 316 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
aravindsv | 0:ba7650f404af | 317 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
aravindsv | 0:ba7650f404af | 318 | TAMPER_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts */ |
aravindsv | 0:ba7650f404af | 319 | RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI lines 20 */ |
aravindsv | 0:ba7650f404af | 320 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
aravindsv | 0:ba7650f404af | 321 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
aravindsv | 0:ba7650f404af | 322 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
aravindsv | 0:ba7650f404af | 323 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
aravindsv | 0:ba7650f404af | 324 | EXTI2_TS_IRQn = 8, /*!< EXTI Line2 Interrupt and Touch Sense Interrupt */ |
aravindsv | 0:ba7650f404af | 325 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
aravindsv | 0:ba7650f404af | 326 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
aravindsv | 0:ba7650f404af | 327 | DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 Interrupt */ |
aravindsv | 0:ba7650f404af | 328 | DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 Interrupt */ |
aravindsv | 0:ba7650f404af | 329 | DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 Interrupt */ |
aravindsv | 0:ba7650f404af | 330 | DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 Interrupt */ |
aravindsv | 0:ba7650f404af | 331 | DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 Interrupt */ |
aravindsv | 0:ba7650f404af | 332 | DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 Interrupt */ |
aravindsv | 0:ba7650f404af | 333 | DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 Interrupt */ |
aravindsv | 0:ba7650f404af | 334 | ADC1_IRQn = 18, /*!< ADC1 Interrupts */ |
aravindsv | 0:ba7650f404af | 335 | USB_HP_CAN1_TX_IRQn = 19, /*!< USB Device High Priority or CAN1 TX Interrupts */ |
aravindsv | 0:ba7650f404af | 336 | USB_LP_CAN1_RX0_IRQn = 20, /*!< USB Device Low Priority or CAN1 RX0 Interrupts */ |
aravindsv | 0:ba7650f404af | 337 | CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */ |
aravindsv | 0:ba7650f404af | 338 | CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */ |
aravindsv | 0:ba7650f404af | 339 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
aravindsv | 0:ba7650f404af | 340 | TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break and TIM15 Interrupts */ |
aravindsv | 0:ba7650f404af | 341 | TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update and TIM16 Interrupts */ |
aravindsv | 0:ba7650f404af | 342 | TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Commutation and TIM17 Interrupt */ |
aravindsv | 0:ba7650f404af | 343 | TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ |
aravindsv | 0:ba7650f404af | 344 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 345 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
aravindsv | 0:ba7650f404af | 346 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
aravindsv | 0:ba7650f404af | 347 | I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ |
aravindsv | 0:ba7650f404af | 348 | I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ |
aravindsv | 0:ba7650f404af | 349 | SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 350 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
aravindsv | 0:ba7650f404af | 351 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 352 | USART3_IRQn = 39, /*!< USART3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 353 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
aravindsv | 0:ba7650f404af | 354 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ |
aravindsv | 0:ba7650f404af | 355 | USBWakeUp_IRQn = 42, /*!< USB Wakeup Interrupt */ |
aravindsv | 0:ba7650f404af | 356 | SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ |
aravindsv | 0:ba7650f404af | 357 | TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */ |
aravindsv | 0:ba7650f404af | 358 | COMP2_IRQn = 64, /*!< COMP2 global Interrupt */ |
aravindsv | 0:ba7650f404af | 359 | COMP4_6_IRQn = 65, /*!< COMP5, COMP6 and COMP4 global Interrupt */ |
aravindsv | 0:ba7650f404af | 360 | COMP7_IRQn = 66, /*!< COMP7 global Interrupt */ |
aravindsv | 0:ba7650f404af | 361 | I2C3_EV_IRQn = 72, /*!< I2C3 Event Interrupt */ |
aravindsv | 0:ba7650f404af | 362 | I2C3_ER_IRQn = 73, /*!< I2C3 Error Interrupt */ |
aravindsv | 0:ba7650f404af | 363 | USB_HP_IRQn = 74, /*!< USB High Priority global Interrupt remap */ |
aravindsv | 0:ba7650f404af | 364 | USB_LP_IRQn = 75, /*!< USB Low Priority global Interrupt remap */ |
aravindsv | 0:ba7650f404af | 365 | USBWakeUp_RMP_IRQn = 76, /*!< USB Wakeup Interrupt remap */ |
aravindsv | 0:ba7650f404af | 366 | FPU_IRQn = 81 /*!< Floating point Interrupt */ |
aravindsv | 0:ba7650f404af | 367 | #endif /* STM32F302x8 */ |
aravindsv | 0:ba7650f404af | 368 | } IRQn_Type; |
aravindsv | 0:ba7650f404af | 369 | |
aravindsv | 0:ba7650f404af | 370 | /** |
aravindsv | 0:ba7650f404af | 371 | * @} |
aravindsv | 0:ba7650f404af | 372 | */ |
aravindsv | 0:ba7650f404af | 373 | |
aravindsv | 0:ba7650f404af | 374 | #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ |
aravindsv | 0:ba7650f404af | 375 | #include "system_stm32f30x.h" /* STM32F30x System Header */ |
aravindsv | 0:ba7650f404af | 376 | #include <stdint.h> |
aravindsv | 0:ba7650f404af | 377 | |
aravindsv | 0:ba7650f404af | 378 | /** @addtogroup Exported_types |
aravindsv | 0:ba7650f404af | 379 | * @{ |
aravindsv | 0:ba7650f404af | 380 | */ |
aravindsv | 0:ba7650f404af | 381 | /*!< STM32F10x Standard Peripheral Library old types (maintained for legacy purpose) */ |
aravindsv | 0:ba7650f404af | 382 | typedef int32_t s32; |
aravindsv | 0:ba7650f404af | 383 | typedef int16_t s16; |
aravindsv | 0:ba7650f404af | 384 | typedef int8_t s8; |
aravindsv | 0:ba7650f404af | 385 | |
aravindsv | 0:ba7650f404af | 386 | typedef const int32_t sc32; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 387 | typedef const int16_t sc16; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 388 | typedef const int8_t sc8; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 389 | |
aravindsv | 0:ba7650f404af | 390 | typedef __IO int32_t vs32; |
aravindsv | 0:ba7650f404af | 391 | typedef __IO int16_t vs16; |
aravindsv | 0:ba7650f404af | 392 | typedef __IO int8_t vs8; |
aravindsv | 0:ba7650f404af | 393 | |
aravindsv | 0:ba7650f404af | 394 | typedef __I int32_t vsc32; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 395 | typedef __I int16_t vsc16; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 396 | typedef __I int8_t vsc8; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 397 | |
aravindsv | 0:ba7650f404af | 398 | typedef uint32_t u32; |
aravindsv | 0:ba7650f404af | 399 | typedef uint16_t u16; |
aravindsv | 0:ba7650f404af | 400 | typedef uint8_t u8; |
aravindsv | 0:ba7650f404af | 401 | |
aravindsv | 0:ba7650f404af | 402 | typedef const uint32_t uc32; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 403 | typedef const uint16_t uc16; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 404 | typedef const uint8_t uc8; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 405 | |
aravindsv | 0:ba7650f404af | 406 | typedef __IO uint32_t vu32; |
aravindsv | 0:ba7650f404af | 407 | typedef __IO uint16_t vu16; |
aravindsv | 0:ba7650f404af | 408 | typedef __IO uint8_t vu8; |
aravindsv | 0:ba7650f404af | 409 | |
aravindsv | 0:ba7650f404af | 410 | typedef __I uint32_t vuc32; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 411 | typedef __I uint16_t vuc16; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 412 | typedef __I uint8_t vuc8; /*!< Read Only */ |
aravindsv | 0:ba7650f404af | 413 | |
aravindsv | 0:ba7650f404af | 414 | typedef enum {RESET = 0, SET = !RESET} FlagStatus, ITStatus; |
aravindsv | 0:ba7650f404af | 415 | |
aravindsv | 0:ba7650f404af | 416 | typedef enum {DISABLE = 0, ENABLE = !DISABLE} FunctionalState; |
aravindsv | 0:ba7650f404af | 417 | #define IS_FUNCTIONAL_STATE(STATE) (((STATE) == DISABLE) || ((STATE) == ENABLE)) |
aravindsv | 0:ba7650f404af | 418 | |
aravindsv | 0:ba7650f404af | 419 | typedef enum {ERROR = 0, SUCCESS = !ERROR} ErrorStatus; |
aravindsv | 0:ba7650f404af | 420 | |
aravindsv | 0:ba7650f404af | 421 | /** |
aravindsv | 0:ba7650f404af | 422 | * @} |
aravindsv | 0:ba7650f404af | 423 | */ |
aravindsv | 0:ba7650f404af | 424 | |
aravindsv | 0:ba7650f404af | 425 | /** @addtogroup Peripheral_registers_structures |
aravindsv | 0:ba7650f404af | 426 | * @{ |
aravindsv | 0:ba7650f404af | 427 | */ |
aravindsv | 0:ba7650f404af | 428 | |
aravindsv | 0:ba7650f404af | 429 | /** |
aravindsv | 0:ba7650f404af | 430 | * @brief Analog to Digital Converter |
aravindsv | 0:ba7650f404af | 431 | */ |
aravindsv | 0:ba7650f404af | 432 | |
aravindsv | 0:ba7650f404af | 433 | typedef struct |
aravindsv | 0:ba7650f404af | 434 | { |
aravindsv | 0:ba7650f404af | 435 | __IO uint32_t ISR; /*!< ADC Interrupt and Status Register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 436 | __IO uint32_t IER; /*!< ADC Interrupt Enable Register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 437 | __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 438 | __IO uint32_t CFGR; /*!< ADC Configuration register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 439 | uint32_t RESERVED0; /*!< Reserved, 0x010 */ |
aravindsv | 0:ba7650f404af | 440 | __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 441 | __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 442 | uint32_t RESERVED1; /*!< Reserved, 0x01C */ |
aravindsv | 0:ba7650f404af | 443 | __IO uint32_t TR1; /*!< ADC watchdog threshold register 1, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 444 | __IO uint32_t TR2; /*!< ADC watchdog threshold register 2, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 445 | __IO uint32_t TR3; /*!< ADC watchdog threshold register 3, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 446 | uint32_t RESERVED2; /*!< Reserved, 0x02C */ |
aravindsv | 0:ba7650f404af | 447 | __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 448 | __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x34 */ |
aravindsv | 0:ba7650f404af | 449 | __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x38 */ |
aravindsv | 0:ba7650f404af | 450 | __IO uint32_t SQR4; /*!< ADC regular sequence register 4, Address offset: 0x3C */ |
aravindsv | 0:ba7650f404af | 451 | __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x40 */ |
aravindsv | 0:ba7650f404af | 452 | uint32_t RESERVED3; /*!< Reserved, 0x044 */ |
aravindsv | 0:ba7650f404af | 453 | uint32_t RESERVED4; /*!< Reserved, 0x048 */ |
aravindsv | 0:ba7650f404af | 454 | __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x4C */ |
aravindsv | 0:ba7650f404af | 455 | uint32_t RESERVED5[4]; /*!< Reserved, 0x050 - 0x05C */ |
aravindsv | 0:ba7650f404af | 456 | __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */ |
aravindsv | 0:ba7650f404af | 457 | __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */ |
aravindsv | 0:ba7650f404af | 458 | __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */ |
aravindsv | 0:ba7650f404af | 459 | __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */ |
aravindsv | 0:ba7650f404af | 460 | uint32_t RESERVED6[4]; /*!< Reserved, 0x070 - 0x07C */ |
aravindsv | 0:ba7650f404af | 461 | __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x80 */ |
aravindsv | 0:ba7650f404af | 462 | __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x84 */ |
aravindsv | 0:ba7650f404af | 463 | __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x88 */ |
aravindsv | 0:ba7650f404af | 464 | __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x8C */ |
aravindsv | 0:ba7650f404af | 465 | uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */ |
aravindsv | 0:ba7650f404af | 466 | __IO uint32_t AWD2CR; /*!< ADC Analog Watchdog 2 Configuration Register, Address offset: 0xA0 */ |
aravindsv | 0:ba7650f404af | 467 | __IO uint32_t AWD3CR; /*!< ADC Analog Watchdog 3 Configuration Register, Address offset: 0xA4 */ |
aravindsv | 0:ba7650f404af | 468 | uint32_t RESERVED8; /*!< Reserved, 0x0A8 */ |
aravindsv | 0:ba7650f404af | 469 | uint32_t RESERVED9; /*!< Reserved, 0x0AC */ |
aravindsv | 0:ba7650f404af | 470 | __IO uint32_t DIFSEL; /*!< ADC Differential Mode Selection Register, Address offset: 0xB0 */ |
aravindsv | 0:ba7650f404af | 471 | __IO uint32_t CALFACT; /*!< ADC Calibration Factors, Address offset: 0xB4 */ |
aravindsv | 0:ba7650f404af | 472 | |
aravindsv | 0:ba7650f404af | 473 | } ADC_TypeDef; |
aravindsv | 0:ba7650f404af | 474 | |
aravindsv | 0:ba7650f404af | 475 | typedef struct |
aravindsv | 0:ba7650f404af | 476 | { |
aravindsv | 0:ba7650f404af | 477 | __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1/3 base address + 0x300 */ |
aravindsv | 0:ba7650f404af | 478 | uint32_t RESERVED; /*!< Reserved, ADC1/3 base address + 0x304 */ |
aravindsv | 0:ba7650f404af | 479 | __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1/3 base address + 0x308 */ |
aravindsv | 0:ba7650f404af | 480 | __IO uint32_t CDR; /*!< ADC common regular data register for dual |
aravindsv | 0:ba7650f404af | 481 | modes, Address offset: ADC1/3 base address + 0x30A */ |
aravindsv | 0:ba7650f404af | 482 | } ADC_Common_TypeDef; |
aravindsv | 0:ba7650f404af | 483 | |
aravindsv | 0:ba7650f404af | 484 | |
aravindsv | 0:ba7650f404af | 485 | /** |
aravindsv | 0:ba7650f404af | 486 | * @brief Controller Area Network TxMailBox |
aravindsv | 0:ba7650f404af | 487 | */ |
aravindsv | 0:ba7650f404af | 488 | typedef struct |
aravindsv | 0:ba7650f404af | 489 | { |
aravindsv | 0:ba7650f404af | 490 | __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */ |
aravindsv | 0:ba7650f404af | 491 | __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */ |
aravindsv | 0:ba7650f404af | 492 | __IO uint32_t TDLR; /*!< CAN mailbox data low register */ |
aravindsv | 0:ba7650f404af | 493 | __IO uint32_t TDHR; /*!< CAN mailbox data high register */ |
aravindsv | 0:ba7650f404af | 494 | } CAN_TxMailBox_TypeDef; |
aravindsv | 0:ba7650f404af | 495 | |
aravindsv | 0:ba7650f404af | 496 | /** |
aravindsv | 0:ba7650f404af | 497 | * @brief Controller Area Network FIFOMailBox |
aravindsv | 0:ba7650f404af | 498 | */ |
aravindsv | 0:ba7650f404af | 499 | typedef struct |
aravindsv | 0:ba7650f404af | 500 | { |
aravindsv | 0:ba7650f404af | 501 | __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */ |
aravindsv | 0:ba7650f404af | 502 | __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */ |
aravindsv | 0:ba7650f404af | 503 | __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */ |
aravindsv | 0:ba7650f404af | 504 | __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */ |
aravindsv | 0:ba7650f404af | 505 | } CAN_FIFOMailBox_TypeDef; |
aravindsv | 0:ba7650f404af | 506 | |
aravindsv | 0:ba7650f404af | 507 | /** |
aravindsv | 0:ba7650f404af | 508 | * @brief Controller Area Network FilterRegister |
aravindsv | 0:ba7650f404af | 509 | */ |
aravindsv | 0:ba7650f404af | 510 | typedef struct |
aravindsv | 0:ba7650f404af | 511 | { |
aravindsv | 0:ba7650f404af | 512 | __IO uint32_t FR1; /*!< CAN Filter bank register 1 */ |
aravindsv | 0:ba7650f404af | 513 | __IO uint32_t FR2; /*!< CAN Filter bank register 1 */ |
aravindsv | 0:ba7650f404af | 514 | } CAN_FilterRegister_TypeDef; |
aravindsv | 0:ba7650f404af | 515 | |
aravindsv | 0:ba7650f404af | 516 | /** |
aravindsv | 0:ba7650f404af | 517 | * @brief Controller Area Network |
aravindsv | 0:ba7650f404af | 518 | */ |
aravindsv | 0:ba7650f404af | 519 | typedef struct |
aravindsv | 0:ba7650f404af | 520 | { |
aravindsv | 0:ba7650f404af | 521 | __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 522 | __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 523 | __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 524 | __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 525 | __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 526 | __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 527 | __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 528 | __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 529 | uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */ |
aravindsv | 0:ba7650f404af | 530 | CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */ |
aravindsv | 0:ba7650f404af | 531 | CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */ |
aravindsv | 0:ba7650f404af | 532 | uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */ |
aravindsv | 0:ba7650f404af | 533 | __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */ |
aravindsv | 0:ba7650f404af | 534 | __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */ |
aravindsv | 0:ba7650f404af | 535 | uint32_t RESERVED2; /*!< Reserved, 0x208 */ |
aravindsv | 0:ba7650f404af | 536 | __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */ |
aravindsv | 0:ba7650f404af | 537 | uint32_t RESERVED3; /*!< Reserved, 0x210 */ |
aravindsv | 0:ba7650f404af | 538 | __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ |
aravindsv | 0:ba7650f404af | 539 | uint32_t RESERVED4; /*!< Reserved, 0x218 */ |
aravindsv | 0:ba7650f404af | 540 | __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ |
aravindsv | 0:ba7650f404af | 541 | uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ |
aravindsv | 0:ba7650f404af | 542 | CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ |
aravindsv | 0:ba7650f404af | 543 | } CAN_TypeDef; |
aravindsv | 0:ba7650f404af | 544 | |
aravindsv | 0:ba7650f404af | 545 | |
aravindsv | 0:ba7650f404af | 546 | /** |
aravindsv | 0:ba7650f404af | 547 | * @brief Analog Comparators |
aravindsv | 0:ba7650f404af | 548 | */ |
aravindsv | 0:ba7650f404af | 549 | |
aravindsv | 0:ba7650f404af | 550 | typedef struct |
aravindsv | 0:ba7650f404af | 551 | { |
aravindsv | 0:ba7650f404af | 552 | __IO uint32_t CSR; /*!< Comparator control Status register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 553 | } COMP_TypeDef; |
aravindsv | 0:ba7650f404af | 554 | |
aravindsv | 0:ba7650f404af | 555 | /** |
aravindsv | 0:ba7650f404af | 556 | * @brief CRC calculation unit |
aravindsv | 0:ba7650f404af | 557 | */ |
aravindsv | 0:ba7650f404af | 558 | |
aravindsv | 0:ba7650f404af | 559 | typedef struct |
aravindsv | 0:ba7650f404af | 560 | { |
aravindsv | 0:ba7650f404af | 561 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 562 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 563 | uint8_t RESERVED0; /*!< Reserved, 0x05 */ |
aravindsv | 0:ba7650f404af | 564 | uint16_t RESERVED1; /*!< Reserved, 0x06 */ |
aravindsv | 0:ba7650f404af | 565 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 566 | uint32_t RESERVED2; /*!< Reserved, 0x0C */ |
aravindsv | 0:ba7650f404af | 567 | __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 568 | __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 569 | } CRC_TypeDef; |
aravindsv | 0:ba7650f404af | 570 | |
aravindsv | 0:ba7650f404af | 571 | /** |
aravindsv | 0:ba7650f404af | 572 | * @brief Digital to Analog Converter |
aravindsv | 0:ba7650f404af | 573 | */ |
aravindsv | 0:ba7650f404af | 574 | |
aravindsv | 0:ba7650f404af | 575 | typedef struct |
aravindsv | 0:ba7650f404af | 576 | { |
aravindsv | 0:ba7650f404af | 577 | __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 578 | __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 579 | __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 580 | __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 581 | __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 582 | __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 583 | __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 584 | __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 585 | __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 586 | __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 587 | __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 588 | __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 589 | __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 590 | __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ |
aravindsv | 0:ba7650f404af | 591 | } DAC_TypeDef; |
aravindsv | 0:ba7650f404af | 592 | |
aravindsv | 0:ba7650f404af | 593 | /** |
aravindsv | 0:ba7650f404af | 594 | * @brief Debug MCU |
aravindsv | 0:ba7650f404af | 595 | */ |
aravindsv | 0:ba7650f404af | 596 | |
aravindsv | 0:ba7650f404af | 597 | typedef struct |
aravindsv | 0:ba7650f404af | 598 | { |
aravindsv | 0:ba7650f404af | 599 | __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 600 | __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 601 | __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 602 | __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 603 | }DBGMCU_TypeDef; |
aravindsv | 0:ba7650f404af | 604 | |
aravindsv | 0:ba7650f404af | 605 | /** |
aravindsv | 0:ba7650f404af | 606 | * @brief DMA Controller |
aravindsv | 0:ba7650f404af | 607 | */ |
aravindsv | 0:ba7650f404af | 608 | |
aravindsv | 0:ba7650f404af | 609 | typedef struct |
aravindsv | 0:ba7650f404af | 610 | { |
aravindsv | 0:ba7650f404af | 611 | __IO uint32_t CCR; /*!< DMA channel x configuration register */ |
aravindsv | 0:ba7650f404af | 612 | __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ |
aravindsv | 0:ba7650f404af | 613 | __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ |
aravindsv | 0:ba7650f404af | 614 | __IO uint32_t CMAR; /*!< DMA channel x memory address register */ |
aravindsv | 0:ba7650f404af | 615 | } DMA_Channel_TypeDef; |
aravindsv | 0:ba7650f404af | 616 | |
aravindsv | 0:ba7650f404af | 617 | typedef struct |
aravindsv | 0:ba7650f404af | 618 | { |
aravindsv | 0:ba7650f404af | 619 | __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 620 | __IO uint32_t IFCR; /*!< DMA interrupt clear flag register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 621 | } DMA_TypeDef; |
aravindsv | 0:ba7650f404af | 622 | |
aravindsv | 0:ba7650f404af | 623 | /** |
aravindsv | 0:ba7650f404af | 624 | * @brief External Interrupt/Event Controller |
aravindsv | 0:ba7650f404af | 625 | */ |
aravindsv | 0:ba7650f404af | 626 | |
aravindsv | 0:ba7650f404af | 627 | typedef struct |
aravindsv | 0:ba7650f404af | 628 | { |
aravindsv | 0:ba7650f404af | 629 | __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 630 | __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 631 | __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 632 | __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 633 | __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 634 | __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 635 | uint32_t RESERVED1; /*!< Reserved, 0x18 */ |
aravindsv | 0:ba7650f404af | 636 | uint32_t RESERVED2; /*!< Reserved, 0x1C */ |
aravindsv | 0:ba7650f404af | 637 | __IO uint32_t IMR2; /*!< EXTI Interrupt mask register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 638 | __IO uint32_t EMR2; /*!< EXTI Event mask register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 639 | __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 640 | __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 641 | __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 642 | __IO uint32_t PR2; /*!< EXTI Pending register, Address offset: 0x34 */ |
aravindsv | 0:ba7650f404af | 643 | }EXTI_TypeDef; |
aravindsv | 0:ba7650f404af | 644 | |
aravindsv | 0:ba7650f404af | 645 | /** |
aravindsv | 0:ba7650f404af | 646 | * @brief FLASH Registers |
aravindsv | 0:ba7650f404af | 647 | */ |
aravindsv | 0:ba7650f404af | 648 | |
aravindsv | 0:ba7650f404af | 649 | typedef struct |
aravindsv | 0:ba7650f404af | 650 | { |
aravindsv | 0:ba7650f404af | 651 | __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 652 | __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 653 | __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 654 | __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 655 | __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 656 | __IO uint32_t AR; /*!< FLASH address register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 657 | uint32_t RESERVED; /*!< Reserved, 0x18 */ |
aravindsv | 0:ba7650f404af | 658 | __IO uint32_t OBR; /*!< FLASH Option byte register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 659 | __IO uint32_t WRPR; /*!< FLASH Write register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 660 | |
aravindsv | 0:ba7650f404af | 661 | } FLASH_TypeDef; |
aravindsv | 0:ba7650f404af | 662 | |
aravindsv | 0:ba7650f404af | 663 | /** |
aravindsv | 0:ba7650f404af | 664 | * @brief Option Bytes Registers |
aravindsv | 0:ba7650f404af | 665 | */ |
aravindsv | 0:ba7650f404af | 666 | typedef struct |
aravindsv | 0:ba7650f404af | 667 | { |
aravindsv | 0:ba7650f404af | 668 | __IO uint16_t RDP; /*!<FLASH option byte Read protection, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 669 | __IO uint16_t USER; /*!<FLASH option byte user options, Address offset: 0x02 */ |
aravindsv | 0:ba7650f404af | 670 | uint16_t RESERVED0; /*!< Reserved, 0x04 */ |
aravindsv | 0:ba7650f404af | 671 | uint16_t RESERVED1; /*!< Reserved, 0x06 */ |
aravindsv | 0:ba7650f404af | 672 | __IO uint16_t WRP0; /*!<FLASH option byte write protection 0, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 673 | __IO uint16_t WRP1; /*!<FLASH option byte write protection 1, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 674 | __IO uint16_t WRP2; /*!<FLASH option byte write protection 2, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 675 | __IO uint16_t WRP3; /*!<FLASH option byte write protection 3, Address offset: 0x12 */ |
aravindsv | 0:ba7650f404af | 676 | } OB_TypeDef; |
aravindsv | 0:ba7650f404af | 677 | |
aravindsv | 0:ba7650f404af | 678 | /** |
aravindsv | 0:ba7650f404af | 679 | * @brief General Purpose I/O |
aravindsv | 0:ba7650f404af | 680 | */ |
aravindsv | 0:ba7650f404af | 681 | |
aravindsv | 0:ba7650f404af | 682 | typedef struct |
aravindsv | 0:ba7650f404af | 683 | { |
aravindsv | 0:ba7650f404af | 684 | __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 685 | __IO uint16_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 686 | uint16_t RESERVED0; /*!< Reserved, 0x06 */ |
aravindsv | 0:ba7650f404af | 687 | __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 688 | __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 689 | __IO uint16_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 690 | uint16_t RESERVED1; /*!< Reserved, 0x12 */ |
aravindsv | 0:ba7650f404af | 691 | __IO uint16_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 692 | uint16_t RESERVED2; /*!< Reserved, 0x16 */ |
aravindsv | 0:ba7650f404af | 693 | __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 694 | __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 695 | __IO uint32_t AFR[2]; /*!< GPIO alternate function low register, Address offset: 0x20-0x24 */ |
aravindsv | 0:ba7650f404af | 696 | __IO uint16_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 697 | uint16_t RESERVED3; /*!< Reserved, 0x2A */ |
aravindsv | 0:ba7650f404af | 698 | }GPIO_TypeDef; |
aravindsv | 0:ba7650f404af | 699 | |
aravindsv | 0:ba7650f404af | 700 | /** |
aravindsv | 0:ba7650f404af | 701 | * @brief High resolution Timer (HRTIM) |
aravindsv | 0:ba7650f404af | 702 | */ |
aravindsv | 0:ba7650f404af | 703 | /* HRTIM master definition */ |
aravindsv | 0:ba7650f404af | 704 | typedef struct |
aravindsv | 0:ba7650f404af | 705 | { |
aravindsv | 0:ba7650f404af | 706 | __IO uint32_t MCR; /*!< HRTIM Master Timer control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 707 | __IO uint32_t MISR; /*!< HRTIM Master Timer interrupt status register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 708 | __IO uint32_t MICR; /*!< HRTIM Master Timer interupt clear register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 709 | __IO uint32_t MDIER; /*!< HRTIM Master Timer DMA/interrupt enable register Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 710 | __IO uint32_t MCNTR; /*!< HRTIM Master Timer counter register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 711 | __IO uint32_t MPER; /*!< HRTIM Master Timer period register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 712 | __IO uint32_t MREP; /*!< HRTIM Master Timer repetition register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 713 | __IO uint32_t MCMP1R; /*!< HRTIM Master Timer compare 1 register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 714 | uint32_t RESERVED0; /*!< Reserved, 0x20 */ |
aravindsv | 0:ba7650f404af | 715 | __IO uint32_t MCMP2R; /*!< HRTIM Master Timer compare 2 register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 716 | __IO uint32_t MCMP3R; /*!< HRTIM Master Timer compare 3 register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 717 | __IO uint32_t MCMP4R; /*!< HRTIM Master Timer compare 4 register, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 718 | }HRTIM_Master_TypeDef; |
aravindsv | 0:ba7650f404af | 719 | |
aravindsv | 0:ba7650f404af | 720 | /* HRTIM slave definition */ |
aravindsv | 0:ba7650f404af | 721 | typedef struct |
aravindsv | 0:ba7650f404af | 722 | { |
aravindsv | 0:ba7650f404af | 723 | __IO uint32_t TIMxCR; /*!< HRTIM Timerx control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 724 | __IO uint32_t TIMxISR; /*!< HRTIM Timerx interrupt status register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 725 | __IO uint32_t TIMxICR; /*!< HRTIM Timerx interrupt clear register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 726 | __IO uint32_t TIMxDIER; /*!< HRTIM Timerx DMA/interrupt enable register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 727 | __IO uint32_t CNTxR; /*!< HRTIM Timerx counter register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 728 | __IO uint32_t PERxR; /*!< HRTIM Timerx period register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 729 | __IO uint32_t REPxR; /*!< HRTIM Timerx repetition register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 730 | __IO uint32_t CMP1xR; /*!< HRTIM Timerx compare 1 register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 731 | __IO uint32_t CMP1CxR; /*!< HRTIM Timerx compare 1 compound register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 732 | __IO uint32_t CMP2xR; /*!< HRTIM Timerx compare 2 register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 733 | __IO uint32_t CMP3xR; /*!< HRTIM Timerx compare 3 register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 734 | __IO uint32_t CMP4xR; /*!< HRTIM Timerx compare 4 register, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 735 | __IO uint32_t CPT1xR; /*!< HRTIM Timerx capture 1 register, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 736 | __IO uint32_t CPT2xR; /*!< HRTIM Timerx capture 2 register, Address offset: 0x34 */ |
aravindsv | 0:ba7650f404af | 737 | __IO uint32_t DTxR; /*!< HRTIM Timerx dead time register, Address offset: 0x38 */ |
aravindsv | 0:ba7650f404af | 738 | __IO uint32_t SETx1R; /*!< HRTIM Timerx output 1 set register, Address offset: 0x3C */ |
aravindsv | 0:ba7650f404af | 739 | __IO uint32_t RSTx1R; /*!< HRTIM Timerx output 1 reset register, Address offset: 0x40 */ |
aravindsv | 0:ba7650f404af | 740 | __IO uint32_t SETx2R; /*!< HRTIM Timerx output 2 set register, Address offset: 0x44 */ |
aravindsv | 0:ba7650f404af | 741 | __IO uint32_t RSTx2R; /*!< HRTIM Timerx output 2 reset register, Address offset: 0x48 */ |
aravindsv | 0:ba7650f404af | 742 | __IO uint32_t EEFxR1; /*!< HRTIM Timerx external event filtering 1 register, Address offset: 0x4C */ |
aravindsv | 0:ba7650f404af | 743 | __IO uint32_t EEFxR2; /*!< HRTIM Timerx external event filtering 2 register, Address offset: 0x50 */ |
aravindsv | 0:ba7650f404af | 744 | __IO uint32_t RSTxR; /*!< HRTIM Timerx Reset register, Address offset: 0x54 */ |
aravindsv | 0:ba7650f404af | 745 | __IO uint32_t CHPxR; /*!< HRTIM Timerx Chopper register, Address offset: 0x58 */ |
aravindsv | 0:ba7650f404af | 746 | __IO uint32_t CPT1xCR; /*!< HRTIM Timerx Capture 1 register, Address offset: 0x5C */ |
aravindsv | 0:ba7650f404af | 747 | __IO uint32_t CPT2xCR; /*!< HRTIM Timerx Capture 2 register, Address offset: 0x60 */ |
aravindsv | 0:ba7650f404af | 748 | __IO uint32_t OUTxR; /*!< HRTIM Timerx Output register, Address offset: 0x64 */ |
aravindsv | 0:ba7650f404af | 749 | __IO uint32_t FLTxR; /*!< HRTIM Timerx Fault register, Address offset: 0x68 */ |
aravindsv | 0:ba7650f404af | 750 | uint32_t RESERVED0[5];/*!< Reserved, */ |
aravindsv | 0:ba7650f404af | 751 | }HRTIM_Timerx_TypeDef; |
aravindsv | 0:ba7650f404af | 752 | |
aravindsv | 0:ba7650f404af | 753 | /* HRTIM common register definition */ |
aravindsv | 0:ba7650f404af | 754 | typedef struct |
aravindsv | 0:ba7650f404af | 755 | { |
aravindsv | 0:ba7650f404af | 756 | __IO uint32_t CR1; /*!< HRTIM control register1, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 757 | __IO uint32_t CR2; /*!< HRTIM control register2, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 758 | __IO uint32_t ISR; /*!< HRTIM interrupt status register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 759 | __IO uint32_t ICR; /*!< HRTIM interrupt clear register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 760 | __IO uint32_t IER; /*!< HRTIM interrupt enable register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 761 | __IO uint32_t OENR; /*!< HRTIM Output enable register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 762 | __IO uint32_t DISR; /*!< HRTIM Output disable register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 763 | __IO uint32_t ODSR; /*!< HRTIM Output disable status register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 764 | __IO uint32_t BMCR; /*!< HRTIM Burst mode control register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 765 | __IO uint32_t BMTRGR; /*!< HRTIM Busrt mode trigger register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 766 | __IO uint32_t BMCMPR; /*!< HRTIM Burst mode compare register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 767 | __IO uint32_t BMPER; /*!< HRTIM Burst mode period register, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 768 | __IO uint32_t EECR1; /*!< HRTIM Timer external event control register1, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 769 | __IO uint32_t EECR2; /*!< HRTIM Timer external event control register2, Address offset: 0x34 */ |
aravindsv | 0:ba7650f404af | 770 | __IO uint32_t EECR3; /*!< HRTIM Timer external event control register3, Address offset: 0x38 */ |
aravindsv | 0:ba7650f404af | 771 | __IO uint32_t ADC1R; /*!< HRTIM ADC Trigger 1 register, Address offset: 0x3C */ |
aravindsv | 0:ba7650f404af | 772 | __IO uint32_t ADC2R; /*!< HRTIM ADC Trigger 2 register, Address offset: 0x40 */ |
aravindsv | 0:ba7650f404af | 773 | __IO uint32_t ADC3R; /*!< HRTIM ADC Trigger 3 register, Address offset: 0x44 */ |
aravindsv | 0:ba7650f404af | 774 | __IO uint32_t ADC4R; /*!< HRTIM ADC Trigger 4 register, Address offset: 0x48 */ |
aravindsv | 0:ba7650f404af | 775 | __IO uint32_t DLLCR; /*!< HRTIM DLL control register, Address offset: 0x4C */ |
aravindsv | 0:ba7650f404af | 776 | __IO uint32_t FLTINxR1; /*!< HRTIM Fault input register1, Address offset: 0x50 */ |
aravindsv | 0:ba7650f404af | 777 | __IO uint32_t FLTINxR2; /*!< HRTIM Fault input register2, Address offset: 0x54 */ |
aravindsv | 0:ba7650f404af | 778 | __IO uint32_t BDMUPDR; /*!< HRTIM Burst DMA Master Timer update register, Address offset: 0x58 */ |
aravindsv | 0:ba7650f404af | 779 | __IO uint32_t BDTAUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x5C */ |
aravindsv | 0:ba7650f404af | 780 | __IO uint32_t BDTBUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x60 */ |
aravindsv | 0:ba7650f404af | 781 | __IO uint32_t BDTCUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x64 */ |
aravindsv | 0:ba7650f404af | 782 | __IO uint32_t BDTDUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x68 */ |
aravindsv | 0:ba7650f404af | 783 | __IO uint32_t BDTEUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x6C */ |
aravindsv | 0:ba7650f404af | 784 | __IO uint32_t BDMADR; /*!< HRTIM Burst DMA Master Data register, Address offset: 0x70 */ |
aravindsv | 0:ba7650f404af | 785 | }HRTIM_Common_TypeDef; |
aravindsv | 0:ba7650f404af | 786 | |
aravindsv | 0:ba7650f404af | 787 | /* HRTIM register definition */ |
aravindsv | 0:ba7650f404af | 788 | typedef struct { |
aravindsv | 0:ba7650f404af | 789 | HRTIM_Master_TypeDef HRTIM_MASTER; |
aravindsv | 0:ba7650f404af | 790 | uint32_t RESERVED0[20]; |
aravindsv | 0:ba7650f404af | 791 | HRTIM_Timerx_TypeDef HRTIM_TIMERx[5]; |
aravindsv | 0:ba7650f404af | 792 | uint32_t RESERVED1[32]; |
aravindsv | 0:ba7650f404af | 793 | HRTIM_Common_TypeDef HRTIM_COMMON; |
aravindsv | 0:ba7650f404af | 794 | }HRTIM_TypeDef; |
aravindsv | 0:ba7650f404af | 795 | |
aravindsv | 0:ba7650f404af | 796 | /** |
aravindsv | 0:ba7650f404af | 797 | * @brief Operational Amplifier (OPAMP) |
aravindsv | 0:ba7650f404af | 798 | */ |
aravindsv | 0:ba7650f404af | 799 | |
aravindsv | 0:ba7650f404af | 800 | typedef struct |
aravindsv | 0:ba7650f404af | 801 | { |
aravindsv | 0:ba7650f404af | 802 | __IO uint32_t CSR; /*!< OPAMP control and status register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 803 | } OPAMP_TypeDef; |
aravindsv | 0:ba7650f404af | 804 | |
aravindsv | 0:ba7650f404af | 805 | |
aravindsv | 0:ba7650f404af | 806 | /** |
aravindsv | 0:ba7650f404af | 807 | * @brief System configuration controller |
aravindsv | 0:ba7650f404af | 808 | */ |
aravindsv | 0:ba7650f404af | 809 | |
aravindsv | 0:ba7650f404af | 810 | typedef struct |
aravindsv | 0:ba7650f404af | 811 | { |
aravindsv | 0:ba7650f404af | 812 | __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 813 | __IO uint32_t RCR; /*!< SYSCFG CCM SRAM protection register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 814 | __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x14-0x08 */ |
aravindsv | 0:ba7650f404af | 815 | __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 816 | __IO uint32_t RESERVED0; /*!< Reserved, 0x1C */ |
aravindsv | 0:ba7650f404af | 817 | __IO uint32_t RESERVED1; /*!< Reserved, 0x20 */ |
aravindsv | 0:ba7650f404af | 818 | __IO uint32_t RESERVED2; /*!< Reserved, 0x24 */ |
aravindsv | 0:ba7650f404af | 819 | __IO uint32_t RESERVED4; /*!< Reserved, 0x28 */ |
aravindsv | 0:ba7650f404af | 820 | __IO uint32_t RESERVED5; /*!< Reserved, 0x2C */ |
aravindsv | 0:ba7650f404af | 821 | __IO uint32_t RESERVED6; /*!< Reserved, 0x30 */ |
aravindsv | 0:ba7650f404af | 822 | __IO uint32_t RESERVED7; /*!< Reserved, 0x34 */ |
aravindsv | 0:ba7650f404af | 823 | __IO uint32_t RESERVED8; /*!< Reserved, 0x38 */ |
aravindsv | 0:ba7650f404af | 824 | __IO uint32_t RESERVED9; /*!< Reserved, 0x3C */ |
aravindsv | 0:ba7650f404af | 825 | __IO uint32_t RESERVED10; /*!< Reserved, 0x40 */ |
aravindsv | 0:ba7650f404af | 826 | __IO uint32_t RESERVED11; /*!< Reserved, 0x44 */ |
aravindsv | 0:ba7650f404af | 827 | __IO uint32_t RESERVED12; /*!< Reserved, 0x48 */ |
aravindsv | 0:ba7650f404af | 828 | __IO uint32_t RESERVED13; /*!< Reserved, 0x4C */ |
aravindsv | 0:ba7650f404af | 829 | __IO uint32_t CFGR3; /*!< SYSCFG configuration register 3, Address offset: 0x50 */ |
aravindsv | 0:ba7650f404af | 830 | } SYSCFG_TypeDef; |
aravindsv | 0:ba7650f404af | 831 | |
aravindsv | 0:ba7650f404af | 832 | /** |
aravindsv | 0:ba7650f404af | 833 | * @brief Inter-integrated Circuit Interface |
aravindsv | 0:ba7650f404af | 834 | */ |
aravindsv | 0:ba7650f404af | 835 | |
aravindsv | 0:ba7650f404af | 836 | typedef struct |
aravindsv | 0:ba7650f404af | 837 | { |
aravindsv | 0:ba7650f404af | 838 | __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 839 | __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 840 | __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 841 | __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 842 | __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 843 | __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 844 | __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 845 | __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 846 | __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 847 | __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 848 | __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 849 | }I2C_TypeDef; |
aravindsv | 0:ba7650f404af | 850 | |
aravindsv | 0:ba7650f404af | 851 | /** |
aravindsv | 0:ba7650f404af | 852 | * @brief Independent WATCHDOG |
aravindsv | 0:ba7650f404af | 853 | */ |
aravindsv | 0:ba7650f404af | 854 | |
aravindsv | 0:ba7650f404af | 855 | typedef struct |
aravindsv | 0:ba7650f404af | 856 | { |
aravindsv | 0:ba7650f404af | 857 | __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 858 | __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 859 | __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 860 | __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 861 | __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 862 | } IWDG_TypeDef; |
aravindsv | 0:ba7650f404af | 863 | |
aravindsv | 0:ba7650f404af | 864 | /** |
aravindsv | 0:ba7650f404af | 865 | * @brief Power Control |
aravindsv | 0:ba7650f404af | 866 | */ |
aravindsv | 0:ba7650f404af | 867 | |
aravindsv | 0:ba7650f404af | 868 | typedef struct |
aravindsv | 0:ba7650f404af | 869 | { |
aravindsv | 0:ba7650f404af | 870 | __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 871 | __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 872 | } PWR_TypeDef; |
aravindsv | 0:ba7650f404af | 873 | |
aravindsv | 0:ba7650f404af | 874 | /** |
aravindsv | 0:ba7650f404af | 875 | * @brief Reset and Clock Control |
aravindsv | 0:ba7650f404af | 876 | */ |
aravindsv | 0:ba7650f404af | 877 | typedef struct |
aravindsv | 0:ba7650f404af | 878 | { |
aravindsv | 0:ba7650f404af | 879 | __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 880 | __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 881 | __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 882 | __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 883 | __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 884 | __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 885 | __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 886 | __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 887 | __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 888 | __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 889 | __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 890 | __IO uint32_t CFGR2; /*!< RCC clock configuration register 2, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 891 | __IO uint32_t CFGR3; /*!< RCC clock configuration register 3, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 892 | } RCC_TypeDef; |
aravindsv | 0:ba7650f404af | 893 | |
aravindsv | 0:ba7650f404af | 894 | /** |
aravindsv | 0:ba7650f404af | 895 | * @brief Real-Time Clock |
aravindsv | 0:ba7650f404af | 896 | */ |
aravindsv | 0:ba7650f404af | 897 | |
aravindsv | 0:ba7650f404af | 898 | typedef struct |
aravindsv | 0:ba7650f404af | 899 | { |
aravindsv | 0:ba7650f404af | 900 | __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 901 | __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 902 | __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 903 | __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 904 | __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 905 | __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 906 | uint32_t RESERVED0; /*!< Reserved, 0x18 */ |
aravindsv | 0:ba7650f404af | 907 | __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 908 | __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 909 | __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 910 | __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 911 | __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 912 | __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 913 | __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ |
aravindsv | 0:ba7650f404af | 914 | __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ |
aravindsv | 0:ba7650f404af | 915 | __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ |
aravindsv | 0:ba7650f404af | 916 | __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ |
aravindsv | 0:ba7650f404af | 917 | __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ |
aravindsv | 0:ba7650f404af | 918 | __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ |
aravindsv | 0:ba7650f404af | 919 | uint32_t RESERVED7; /*!< Reserved, 0x4C */ |
aravindsv | 0:ba7650f404af | 920 | __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ |
aravindsv | 0:ba7650f404af | 921 | __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ |
aravindsv | 0:ba7650f404af | 922 | __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ |
aravindsv | 0:ba7650f404af | 923 | __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ |
aravindsv | 0:ba7650f404af | 924 | __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ |
aravindsv | 0:ba7650f404af | 925 | __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ |
aravindsv | 0:ba7650f404af | 926 | __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ |
aravindsv | 0:ba7650f404af | 927 | __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ |
aravindsv | 0:ba7650f404af | 928 | __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ |
aravindsv | 0:ba7650f404af | 929 | __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ |
aravindsv | 0:ba7650f404af | 930 | __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ |
aravindsv | 0:ba7650f404af | 931 | __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ |
aravindsv | 0:ba7650f404af | 932 | __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ |
aravindsv | 0:ba7650f404af | 933 | __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ |
aravindsv | 0:ba7650f404af | 934 | __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ |
aravindsv | 0:ba7650f404af | 935 | __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ |
aravindsv | 0:ba7650f404af | 936 | } RTC_TypeDef; |
aravindsv | 0:ba7650f404af | 937 | |
aravindsv | 0:ba7650f404af | 938 | |
aravindsv | 0:ba7650f404af | 939 | /** |
aravindsv | 0:ba7650f404af | 940 | * @brief Serial Peripheral Interface |
aravindsv | 0:ba7650f404af | 941 | */ |
aravindsv | 0:ba7650f404af | 942 | |
aravindsv | 0:ba7650f404af | 943 | typedef struct |
aravindsv | 0:ba7650f404af | 944 | { |
aravindsv | 0:ba7650f404af | 945 | __IO uint16_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 946 | uint16_t RESERVED0; /*!< Reserved, 0x02 */ |
aravindsv | 0:ba7650f404af | 947 | __IO uint16_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 948 | uint16_t RESERVED1; /*!< Reserved, 0x06 */ |
aravindsv | 0:ba7650f404af | 949 | __IO uint16_t SR; /*!< SPI Status register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 950 | uint16_t RESERVED2; /*!< Reserved, 0x0A */ |
aravindsv | 0:ba7650f404af | 951 | __IO uint16_t DR; /*!< SPI data register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 952 | uint16_t RESERVED3; /*!< Reserved, 0x0E */ |
aravindsv | 0:ba7650f404af | 953 | __IO uint16_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 954 | uint16_t RESERVED4; /*!< Reserved, 0x12 */ |
aravindsv | 0:ba7650f404af | 955 | __IO uint16_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 956 | uint16_t RESERVED5; /*!< Reserved, 0x16 */ |
aravindsv | 0:ba7650f404af | 957 | __IO uint16_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 958 | uint16_t RESERVED6; /*!< Reserved, 0x1A */ |
aravindsv | 0:ba7650f404af | 959 | __IO uint16_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 960 | uint16_t RESERVED7; /*!< Reserved, 0x1E */ |
aravindsv | 0:ba7650f404af | 961 | __IO uint16_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 962 | uint16_t RESERVED8; /*!< Reserved, 0x22 */ |
aravindsv | 0:ba7650f404af | 963 | } SPI_TypeDef; |
aravindsv | 0:ba7650f404af | 964 | |
aravindsv | 0:ba7650f404af | 965 | /** |
aravindsv | 0:ba7650f404af | 966 | * @brief TIM |
aravindsv | 0:ba7650f404af | 967 | */ |
aravindsv | 0:ba7650f404af | 968 | typedef struct |
aravindsv | 0:ba7650f404af | 969 | { |
aravindsv | 0:ba7650f404af | 970 | __IO uint16_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 971 | uint16_t RESERVED0; /*!< Reserved, 0x02 */ |
aravindsv | 0:ba7650f404af | 972 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 973 | __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 974 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 975 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 976 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 977 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 978 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 979 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 980 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 981 | __IO uint16_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 982 | uint16_t RESERVED9; /*!< Reserved, 0x2A */ |
aravindsv | 0:ba7650f404af | 983 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 984 | __IO uint16_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 985 | uint16_t RESERVED10; /*!< Reserved, 0x32 */ |
aravindsv | 0:ba7650f404af | 986 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
aravindsv | 0:ba7650f404af | 987 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
aravindsv | 0:ba7650f404af | 988 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
aravindsv | 0:ba7650f404af | 989 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
aravindsv | 0:ba7650f404af | 990 | __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ |
aravindsv | 0:ba7650f404af | 991 | __IO uint16_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
aravindsv | 0:ba7650f404af | 992 | uint16_t RESERVED12; /*!< Reserved, 0x4A */ |
aravindsv | 0:ba7650f404af | 993 | __IO uint16_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ |
aravindsv | 0:ba7650f404af | 994 | uint16_t RESERVED13; /*!< Reserved, 0x4E */ |
aravindsv | 0:ba7650f404af | 995 | __IO uint16_t OR; /*!< TIM option register, Address offset: 0x50 */ |
aravindsv | 0:ba7650f404af | 996 | __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */ |
aravindsv | 0:ba7650f404af | 997 | __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */ |
aravindsv | 0:ba7650f404af | 998 | __IO uint32_t CCR6; /*!< TIM capture/compare register 4, Address offset: 0x5C */ |
aravindsv | 0:ba7650f404af | 999 | } TIM_TypeDef; |
aravindsv | 0:ba7650f404af | 1000 | |
aravindsv | 0:ba7650f404af | 1001 | |
aravindsv | 0:ba7650f404af | 1002 | /** |
aravindsv | 0:ba7650f404af | 1003 | * @brief Touch Sensing Controller (TSC) |
aravindsv | 0:ba7650f404af | 1004 | */ |
aravindsv | 0:ba7650f404af | 1005 | typedef struct |
aravindsv | 0:ba7650f404af | 1006 | { |
aravindsv | 0:ba7650f404af | 1007 | __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 1008 | __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 1009 | __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 1010 | __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 1011 | __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 1012 | uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 1013 | __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 1014 | uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 1015 | __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 1016 | uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 1017 | __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 1018 | uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ |
aravindsv | 0:ba7650f404af | 1019 | __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ |
aravindsv | 0:ba7650f404af | 1020 | __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */ |
aravindsv | 0:ba7650f404af | 1021 | } TSC_TypeDef; |
aravindsv | 0:ba7650f404af | 1022 | |
aravindsv | 0:ba7650f404af | 1023 | /** |
aravindsv | 0:ba7650f404af | 1024 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
aravindsv | 0:ba7650f404af | 1025 | */ |
aravindsv | 0:ba7650f404af | 1026 | |
aravindsv | 0:ba7650f404af | 1027 | typedef struct |
aravindsv | 0:ba7650f404af | 1028 | { |
aravindsv | 0:ba7650f404af | 1029 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 1030 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 1031 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 1032 | __IO uint16_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ |
aravindsv | 0:ba7650f404af | 1033 | uint16_t RESERVED1; /*!< Reserved, 0x0E */ |
aravindsv | 0:ba7650f404af | 1034 | __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ |
aravindsv | 0:ba7650f404af | 1035 | uint16_t RESERVED2; /*!< Reserved, 0x12 */ |
aravindsv | 0:ba7650f404af | 1036 | __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ |
aravindsv | 0:ba7650f404af | 1037 | __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */ |
aravindsv | 0:ba7650f404af | 1038 | uint16_t RESERVED3; /*!< Reserved, 0x1A */ |
aravindsv | 0:ba7650f404af | 1039 | __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ |
aravindsv | 0:ba7650f404af | 1040 | __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ |
aravindsv | 0:ba7650f404af | 1041 | __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ |
aravindsv | 0:ba7650f404af | 1042 | uint16_t RESERVED4; /*!< Reserved, 0x26 */ |
aravindsv | 0:ba7650f404af | 1043 | __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ |
aravindsv | 0:ba7650f404af | 1044 | uint16_t RESERVED5; /*!< Reserved, 0x2A */ |
aravindsv | 0:ba7650f404af | 1045 | } USART_TypeDef; |
aravindsv | 0:ba7650f404af | 1046 | |
aravindsv | 0:ba7650f404af | 1047 | /** |
aravindsv | 0:ba7650f404af | 1048 | * @brief Window WATCHDOG |
aravindsv | 0:ba7650f404af | 1049 | */ |
aravindsv | 0:ba7650f404af | 1050 | typedef struct |
aravindsv | 0:ba7650f404af | 1051 | { |
aravindsv | 0:ba7650f404af | 1052 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
aravindsv | 0:ba7650f404af | 1053 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
aravindsv | 0:ba7650f404af | 1054 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
aravindsv | 0:ba7650f404af | 1055 | } WWDG_TypeDef; |
aravindsv | 0:ba7650f404af | 1056 | |
aravindsv | 0:ba7650f404af | 1057 | |
aravindsv | 0:ba7650f404af | 1058 | /** @addtogroup Peripheral_memory_map |
aravindsv | 0:ba7650f404af | 1059 | * @{ |
aravindsv | 0:ba7650f404af | 1060 | */ |
aravindsv | 0:ba7650f404af | 1061 | |
aravindsv | 0:ba7650f404af | 1062 | #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH base address in the alias region */ |
aravindsv | 0:ba7650f404af | 1063 | #define SRAM_BASE ((uint32_t)0x20000000) /*!< SRAM base address in the alias region */ |
aravindsv | 0:ba7650f404af | 1064 | #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */ |
aravindsv | 0:ba7650f404af | 1065 | |
aravindsv | 0:ba7650f404af | 1066 | #define SRAM_BB_BASE ((uint32_t)0x22000000) /*!< SRAM base address in the bit-band region */ |
aravindsv | 0:ba7650f404af | 1067 | #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */ |
aravindsv | 0:ba7650f404af | 1068 | |
aravindsv | 0:ba7650f404af | 1069 | |
aravindsv | 0:ba7650f404af | 1070 | /*!< Peripheral memory map */ |
aravindsv | 0:ba7650f404af | 1071 | #define APB1PERIPH_BASE PERIPH_BASE |
aravindsv | 0:ba7650f404af | 1072 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000) |
aravindsv | 0:ba7650f404af | 1073 | #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000) |
aravindsv | 0:ba7650f404af | 1074 | #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000) |
aravindsv | 0:ba7650f404af | 1075 | #define AHB3PERIPH_BASE (PERIPH_BASE + 0x10000000) |
aravindsv | 0:ba7650f404af | 1076 | |
aravindsv | 0:ba7650f404af | 1077 | /*!< APB1 peripherals */ |
aravindsv | 0:ba7650f404af | 1078 | #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000) |
aravindsv | 0:ba7650f404af | 1079 | #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400) |
aravindsv | 0:ba7650f404af | 1080 | #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800) |
aravindsv | 0:ba7650f404af | 1081 | #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000) |
aravindsv | 0:ba7650f404af | 1082 | #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400) |
aravindsv | 0:ba7650f404af | 1083 | #define RTC_BASE (APB1PERIPH_BASE + 0x00002800) |
aravindsv | 0:ba7650f404af | 1084 | #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00) |
aravindsv | 0:ba7650f404af | 1085 | #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000) |
aravindsv | 0:ba7650f404af | 1086 | #define I2S2ext_BASE (APB1PERIPH_BASE + 0x00003400) |
aravindsv | 0:ba7650f404af | 1087 | #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800) |
aravindsv | 0:ba7650f404af | 1088 | #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00) |
aravindsv | 0:ba7650f404af | 1089 | #define I2S3ext_BASE (APB1PERIPH_BASE + 0x00004000) |
aravindsv | 0:ba7650f404af | 1090 | #define USART2_BASE (APB1PERIPH_BASE + 0x00004400) |
aravindsv | 0:ba7650f404af | 1091 | #define USART3_BASE (APB1PERIPH_BASE + 0x00004800) |
aravindsv | 0:ba7650f404af | 1092 | #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00) |
aravindsv | 0:ba7650f404af | 1093 | #define UART5_BASE (APB1PERIPH_BASE + 0x00005000) |
aravindsv | 0:ba7650f404af | 1094 | #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400) |
aravindsv | 0:ba7650f404af | 1095 | #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800) |
aravindsv | 0:ba7650f404af | 1096 | #define CAN1_BASE (APB1PERIPH_BASE + 0x00006400) |
aravindsv | 0:ba7650f404af | 1097 | #define PWR_BASE (APB1PERIPH_BASE + 0x00007000) |
aravindsv | 0:ba7650f404af | 1098 | #define DAC1_BASE (APB1PERIPH_BASE + 0x00007400) |
aravindsv | 0:ba7650f404af | 1099 | #define I2C3_BASE (APB1PERIPH_BASE + 0x00007800) |
aravindsv | 0:ba7650f404af | 1100 | #define DAC2_BASE (APB1PERIPH_BASE + 0x00009800) |
aravindsv | 0:ba7650f404af | 1101 | #define DAC_BASE DAC1_BASE |
aravindsv | 0:ba7650f404af | 1102 | |
aravindsv | 0:ba7650f404af | 1103 | /*!< APB2 peripherals */ |
aravindsv | 0:ba7650f404af | 1104 | #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000) |
aravindsv | 0:ba7650f404af | 1105 | #define COMP_BASE (APB2PERIPH_BASE + 0x0000001C) |
aravindsv | 0:ba7650f404af | 1106 | #define COMP1_BASE (APB2PERIPH_BASE + 0x0000001C) |
aravindsv | 0:ba7650f404af | 1107 | #define COMP2_BASE (APB2PERIPH_BASE + 0x00000020) |
aravindsv | 0:ba7650f404af | 1108 | #define COMP3_BASE (APB2PERIPH_BASE + 0x00000024) |
aravindsv | 0:ba7650f404af | 1109 | #define COMP4_BASE (APB2PERIPH_BASE + 0x00000028) |
aravindsv | 0:ba7650f404af | 1110 | #define COMP5_BASE (APB2PERIPH_BASE + 0x0000002C) |
aravindsv | 0:ba7650f404af | 1111 | #define COMP6_BASE (APB2PERIPH_BASE + 0x00000030) |
aravindsv | 0:ba7650f404af | 1112 | #define COMP7_BASE (APB2PERIPH_BASE + 0x00000034) |
aravindsv | 0:ba7650f404af | 1113 | #define OPAMP_BASE (APB2PERIPH_BASE + 0x00000038) |
aravindsv | 0:ba7650f404af | 1114 | #define OPAMP1_BASE (APB2PERIPH_BASE + 0x00000038) |
aravindsv | 0:ba7650f404af | 1115 | #define OPAMP2_BASE (APB2PERIPH_BASE + 0x0000003C) |
aravindsv | 0:ba7650f404af | 1116 | #define OPAMP3_BASE (APB2PERIPH_BASE + 0x00000040) |
aravindsv | 0:ba7650f404af | 1117 | #define OPAMP4_BASE (APB2PERIPH_BASE + 0x00000044) |
aravindsv | 0:ba7650f404af | 1118 | #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400) |
aravindsv | 0:ba7650f404af | 1119 | #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00) |
aravindsv | 0:ba7650f404af | 1120 | #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000) |
aravindsv | 0:ba7650f404af | 1121 | #define TIM8_BASE (APB2PERIPH_BASE + 0x00003400) |
aravindsv | 0:ba7650f404af | 1122 | #define USART1_BASE (APB2PERIPH_BASE + 0x00003800) |
aravindsv | 0:ba7650f404af | 1123 | #define TIM15_BASE (APB2PERIPH_BASE + 0x00004000) |
aravindsv | 0:ba7650f404af | 1124 | #define TIM16_BASE (APB2PERIPH_BASE + 0x00004400) |
aravindsv | 0:ba7650f404af | 1125 | #define TIM17_BASE (APB2PERIPH_BASE + 0x00004800) |
aravindsv | 0:ba7650f404af | 1126 | #define HRTIM1_BASE (APB2PERIPH_BASE + 0x00007400) |
aravindsv | 0:ba7650f404af | 1127 | #define HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x00000080) |
aravindsv | 0:ba7650f404af | 1128 | #define HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x00000100) |
aravindsv | 0:ba7650f404af | 1129 | #define HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x00000180) |
aravindsv | 0:ba7650f404af | 1130 | #define HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x00000200) |
aravindsv | 0:ba7650f404af | 1131 | #define HRTIM1_TIME_BASE (HRTIM1_BASE + 0x00000280) |
aravindsv | 0:ba7650f404af | 1132 | #define HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x00000380) |
aravindsv | 0:ba7650f404af | 1133 | |
aravindsv | 0:ba7650f404af | 1134 | /*!< AHB1 peripherals */ |
aravindsv | 0:ba7650f404af | 1135 | #define DMA1_BASE (AHB1PERIPH_BASE + 0x00000000) |
aravindsv | 0:ba7650f404af | 1136 | #define DMA1_Channel1_BASE (AHB1PERIPH_BASE + 0x00000008) |
aravindsv | 0:ba7650f404af | 1137 | #define DMA1_Channel2_BASE (AHB1PERIPH_BASE + 0x0000001C) |
aravindsv | 0:ba7650f404af | 1138 | #define DMA1_Channel3_BASE (AHB1PERIPH_BASE + 0x00000030) |
aravindsv | 0:ba7650f404af | 1139 | #define DMA1_Channel4_BASE (AHB1PERIPH_BASE + 0x00000044) |
aravindsv | 0:ba7650f404af | 1140 | #define DMA1_Channel5_BASE (AHB1PERIPH_BASE + 0x00000058) |
aravindsv | 0:ba7650f404af | 1141 | #define DMA1_Channel6_BASE (AHB1PERIPH_BASE + 0x0000006C) |
aravindsv | 0:ba7650f404af | 1142 | #define DMA1_Channel7_BASE (AHB1PERIPH_BASE + 0x00000080) |
aravindsv | 0:ba7650f404af | 1143 | #define DMA2_BASE (AHB1PERIPH_BASE + 0x00000400) |
aravindsv | 0:ba7650f404af | 1144 | #define DMA2_Channel1_BASE (AHB1PERIPH_BASE + 0x00000408) |
aravindsv | 0:ba7650f404af | 1145 | #define DMA2_Channel2_BASE (AHB1PERIPH_BASE + 0x0000041C) |
aravindsv | 0:ba7650f404af | 1146 | #define DMA2_Channel3_BASE (AHB1PERIPH_BASE + 0x00000430) |
aravindsv | 0:ba7650f404af | 1147 | #define DMA2_Channel4_BASE (AHB1PERIPH_BASE + 0x00000444) |
aravindsv | 0:ba7650f404af | 1148 | #define DMA2_Channel5_BASE (AHB1PERIPH_BASE + 0x00000458) |
aravindsv | 0:ba7650f404af | 1149 | #define RCC_BASE (AHB1PERIPH_BASE + 0x00001000) |
aravindsv | 0:ba7650f404af | 1150 | #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x00002000) /*!< Flash registers base address */ |
aravindsv | 0:ba7650f404af | 1151 | #define OB_BASE ((uint32_t)0x1FFFF800) /*!< Flash Option Bytes base address */ |
aravindsv | 0:ba7650f404af | 1152 | #define CRC_BASE (AHB1PERIPH_BASE + 0x00003000) |
aravindsv | 0:ba7650f404af | 1153 | #define TSC_BASE (AHB1PERIPH_BASE + 0x00004000) |
aravindsv | 0:ba7650f404af | 1154 | |
aravindsv | 0:ba7650f404af | 1155 | /*!< AHB2 peripherals */ |
aravindsv | 0:ba7650f404af | 1156 | #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000) |
aravindsv | 0:ba7650f404af | 1157 | #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400) |
aravindsv | 0:ba7650f404af | 1158 | #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800) |
aravindsv | 0:ba7650f404af | 1159 | #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00) |
aravindsv | 0:ba7650f404af | 1160 | #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000) |
aravindsv | 0:ba7650f404af | 1161 | #define GPIOF_BASE (AHB2PERIPH_BASE + 0x1400) |
aravindsv | 0:ba7650f404af | 1162 | |
aravindsv | 0:ba7650f404af | 1163 | /*!< AHB3 peripherals */ |
aravindsv | 0:ba7650f404af | 1164 | #define ADC1_BASE (AHB3PERIPH_BASE + 0x0000) |
aravindsv | 0:ba7650f404af | 1165 | #define ADC2_BASE (AHB3PERIPH_BASE + 0x0100) |
aravindsv | 0:ba7650f404af | 1166 | #define ADC1_2_BASE (AHB3PERIPH_BASE + 0x0300) |
aravindsv | 0:ba7650f404af | 1167 | #define ADC3_BASE (AHB3PERIPH_BASE + 0x0400) |
aravindsv | 0:ba7650f404af | 1168 | #define ADC4_BASE (AHB3PERIPH_BASE + 0x0500) |
aravindsv | 0:ba7650f404af | 1169 | #define ADC3_4_BASE (AHB3PERIPH_BASE + 0x0700) |
aravindsv | 0:ba7650f404af | 1170 | |
aravindsv | 0:ba7650f404af | 1171 | #define DBGMCU_BASE ((uint32_t)0xE0042000) /*!< Debug MCU registers base address */ |
aravindsv | 0:ba7650f404af | 1172 | /** |
aravindsv | 0:ba7650f404af | 1173 | * @} |
aravindsv | 0:ba7650f404af | 1174 | */ |
aravindsv | 0:ba7650f404af | 1175 | |
aravindsv | 0:ba7650f404af | 1176 | /** @addtogroup Peripheral_declaration |
aravindsv | 0:ba7650f404af | 1177 | * @{ |
aravindsv | 0:ba7650f404af | 1178 | */ |
aravindsv | 0:ba7650f404af | 1179 | #define TIM2 ((TIM_TypeDef *) TIM2_BASE) |
aravindsv | 0:ba7650f404af | 1180 | #define TIM3 ((TIM_TypeDef *) TIM3_BASE) |
aravindsv | 0:ba7650f404af | 1181 | #define TIM4 ((TIM_TypeDef *) TIM4_BASE) |
aravindsv | 0:ba7650f404af | 1182 | #define TIM6 ((TIM_TypeDef *) TIM6_BASE) |
aravindsv | 0:ba7650f404af | 1183 | #define TIM7 ((TIM_TypeDef *) TIM7_BASE) |
aravindsv | 0:ba7650f404af | 1184 | #define RTC ((RTC_TypeDef *) RTC_BASE) |
aravindsv | 0:ba7650f404af | 1185 | #define WWDG ((WWDG_TypeDef *) WWDG_BASE) |
aravindsv | 0:ba7650f404af | 1186 | #define IWDG ((IWDG_TypeDef *) IWDG_BASE) |
aravindsv | 0:ba7650f404af | 1187 | #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE) |
aravindsv | 0:ba7650f404af | 1188 | #define SPI2 ((SPI_TypeDef *) SPI2_BASE) |
aravindsv | 0:ba7650f404af | 1189 | #define SPI3 ((SPI_TypeDef *) SPI3_BASE) |
aravindsv | 0:ba7650f404af | 1190 | #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE) |
aravindsv | 0:ba7650f404af | 1191 | #define USART2 ((USART_TypeDef *) USART2_BASE) |
aravindsv | 0:ba7650f404af | 1192 | #define USART3 ((USART_TypeDef *) USART3_BASE) |
aravindsv | 0:ba7650f404af | 1193 | #define UART4 ((USART_TypeDef *) UART4_BASE) |
aravindsv | 0:ba7650f404af | 1194 | #define UART5 ((USART_TypeDef *) UART5_BASE) |
aravindsv | 0:ba7650f404af | 1195 | #define I2C1 ((I2C_TypeDef *) I2C1_BASE) |
aravindsv | 0:ba7650f404af | 1196 | #define I2C2 ((I2C_TypeDef *) I2C2_BASE) |
aravindsv | 0:ba7650f404af | 1197 | #define I2C3 ((I2C_TypeDef *) I2C3_BASE) |
aravindsv | 0:ba7650f404af | 1198 | #define CAN1 ((CAN_TypeDef *) CAN1_BASE) |
aravindsv | 0:ba7650f404af | 1199 | #define PWR ((PWR_TypeDef *) PWR_BASE) |
aravindsv | 0:ba7650f404af | 1200 | #define DAC1 ((DAC_TypeDef *) DAC1_BASE) |
aravindsv | 0:ba7650f404af | 1201 | #define DAC2 ((DAC_TypeDef *) DAC2_BASE) |
aravindsv | 0:ba7650f404af | 1202 | #define DAC DAC1 |
aravindsv | 0:ba7650f404af | 1203 | #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) |
aravindsv | 0:ba7650f404af | 1204 | #define COMP ((COMP_TypeDef *) COMP_BASE) |
aravindsv | 0:ba7650f404af | 1205 | #define COMP1 ((COMP_TypeDef *) COMP1_BASE) |
aravindsv | 0:ba7650f404af | 1206 | #define COMP2 ((COMP_TypeDef *) COMP2_BASE) |
aravindsv | 0:ba7650f404af | 1207 | #define COMP3 ((COMP_TypeDef *) COMP3_BASE) |
aravindsv | 0:ba7650f404af | 1208 | #define COMP4 ((COMP_TypeDef *) COMP4_BASE) |
aravindsv | 0:ba7650f404af | 1209 | #define COMP5 ((COMP_TypeDef *) COMP5_BASE) |
aravindsv | 0:ba7650f404af | 1210 | #define COMP6 ((COMP_TypeDef *) COMP6_BASE) |
aravindsv | 0:ba7650f404af | 1211 | #define COMP7 ((COMP_TypeDef *) COMP7_BASE) |
aravindsv | 0:ba7650f404af | 1212 | #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE) |
aravindsv | 0:ba7650f404af | 1213 | #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE) |
aravindsv | 0:ba7650f404af | 1214 | #define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE) |
aravindsv | 0:ba7650f404af | 1215 | #define OPAMP3 ((OPAMP_TypeDef *) OPAMP3_BASE) |
aravindsv | 0:ba7650f404af | 1216 | #define OPAMP4 ((OPAMP_TypeDef *) OPAMP4_BASE) |
aravindsv | 0:ba7650f404af | 1217 | #define EXTI ((EXTI_TypeDef *) EXTI_BASE) |
aravindsv | 0:ba7650f404af | 1218 | #define TIM1 ((TIM_TypeDef *) TIM1_BASE) |
aravindsv | 0:ba7650f404af | 1219 | #define SPI1 ((SPI_TypeDef *) SPI1_BASE) |
aravindsv | 0:ba7650f404af | 1220 | #define TIM8 ((TIM_TypeDef *) TIM8_BASE) |
aravindsv | 0:ba7650f404af | 1221 | #define USART1 ((USART_TypeDef *) USART1_BASE) |
aravindsv | 0:ba7650f404af | 1222 | #define TIM15 ((TIM_TypeDef *) TIM15_BASE) |
aravindsv | 0:ba7650f404af | 1223 | #define TIM16 ((TIM_TypeDef *) TIM16_BASE) |
aravindsv | 0:ba7650f404af | 1224 | #define TIM17 ((TIM_TypeDef *) TIM17_BASE) |
aravindsv | 0:ba7650f404af | 1225 | #define HRTIM1 ((HRTIM_TypeDef *) HRTIM1_BASE) |
aravindsv | 0:ba7650f404af | 1226 | #define HRTIM1_TIMA ((HRTIM_TIM_TypeDef *) HRTIM1_TIMA_BASE) |
aravindsv | 0:ba7650f404af | 1227 | #define HRTIM1_TIMB ((HRTIM_TIM_TypeDef *) HRTIM1_TIMB_BASE) |
aravindsv | 0:ba7650f404af | 1228 | #define HRTIM1_TIMC ((HRTIM_TIM_TypeDef *) HRTIM1_TIMC_BASE) |
aravindsv | 0:ba7650f404af | 1229 | #define HRTIM1_TIMD ((HRTIM_TIM_TypeDef *) HRTIM1_TIMD_BASE) |
aravindsv | 0:ba7650f404af | 1230 | #define HRTIM1_TIME ((HRTIM_TIM_TypeDef *) HRTIM1_TIME_BASE) |
aravindsv | 0:ba7650f404af | 1231 | #define HRTIM1_COMMON ((HRTIM_Common_TypeDef *) HRTIM1_COMMON_BASE) |
aravindsv | 0:ba7650f404af | 1232 | #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) |
aravindsv | 0:ba7650f404af | 1233 | #define DMA1 ((DMA_TypeDef *) DMA1_BASE) |
aravindsv | 0:ba7650f404af | 1234 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) |
aravindsv | 0:ba7650f404af | 1235 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) |
aravindsv | 0:ba7650f404af | 1236 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) |
aravindsv | 0:ba7650f404af | 1237 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) |
aravindsv | 0:ba7650f404af | 1238 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) |
aravindsv | 0:ba7650f404af | 1239 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) |
aravindsv | 0:ba7650f404af | 1240 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) |
aravindsv | 0:ba7650f404af | 1241 | #define DMA2 ((DMA_TypeDef *) DMA2_BASE) |
aravindsv | 0:ba7650f404af | 1242 | #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) |
aravindsv | 0:ba7650f404af | 1243 | #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) |
aravindsv | 0:ba7650f404af | 1244 | #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) |
aravindsv | 0:ba7650f404af | 1245 | #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) |
aravindsv | 0:ba7650f404af | 1246 | #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) |
aravindsv | 0:ba7650f404af | 1247 | #define RCC ((RCC_TypeDef *) RCC_BASE) |
aravindsv | 0:ba7650f404af | 1248 | #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) |
aravindsv | 0:ba7650f404af | 1249 | #define OB ((OB_TypeDef *) OB_BASE) |
aravindsv | 0:ba7650f404af | 1250 | #define CRC ((CRC_TypeDef *) CRC_BASE) |
aravindsv | 0:ba7650f404af | 1251 | #define TSC ((TSC_TypeDef *) TSC_BASE) |
aravindsv | 0:ba7650f404af | 1252 | #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) |
aravindsv | 0:ba7650f404af | 1253 | #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) |
aravindsv | 0:ba7650f404af | 1254 | #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) |
aravindsv | 0:ba7650f404af | 1255 | #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) |
aravindsv | 0:ba7650f404af | 1256 | #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) |
aravindsv | 0:ba7650f404af | 1257 | #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) |
aravindsv | 0:ba7650f404af | 1258 | #define ADC1 ((ADC_TypeDef *) ADC1_BASE) |
aravindsv | 0:ba7650f404af | 1259 | #define ADC2 ((ADC_TypeDef *) ADC2_BASE) |
aravindsv | 0:ba7650f404af | 1260 | #define ADC3 ((ADC_TypeDef *) ADC3_BASE) |
aravindsv | 0:ba7650f404af | 1261 | #define ADC4 ((ADC_TypeDef *) ADC4_BASE) |
aravindsv | 0:ba7650f404af | 1262 | #define ADC1_2 ((ADC_Common_TypeDef *) ADC1_2_BASE) |
aravindsv | 0:ba7650f404af | 1263 | #define ADC3_4 ((ADC_Common_TypeDef *) ADC3_4_BASE) |
aravindsv | 0:ba7650f404af | 1264 | /** |
aravindsv | 0:ba7650f404af | 1265 | * @} |
aravindsv | 0:ba7650f404af | 1266 | */ |
aravindsv | 0:ba7650f404af | 1267 | |
aravindsv | 0:ba7650f404af | 1268 | /** @addtogroup Exported_constants |
aravindsv | 0:ba7650f404af | 1269 | * @{ |
aravindsv | 0:ba7650f404af | 1270 | */ |
aravindsv | 0:ba7650f404af | 1271 | |
aravindsv | 0:ba7650f404af | 1272 | /** @addtogroup Peripheral_Registers_Bits_Definition |
aravindsv | 0:ba7650f404af | 1273 | * @{ |
aravindsv | 0:ba7650f404af | 1274 | */ |
aravindsv | 0:ba7650f404af | 1275 | |
aravindsv | 0:ba7650f404af | 1276 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 1277 | /* Peripheral Registers_Bits_Definition */ |
aravindsv | 0:ba7650f404af | 1278 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 1279 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 1280 | /* */ |
aravindsv | 0:ba7650f404af | 1281 | /* High Resolution Timer (HRTIM) */ |
aravindsv | 0:ba7650f404af | 1282 | /* */ |
aravindsv | 0:ba7650f404af | 1283 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 1284 | /******************** Master Timer control register ***************************/ |
aravindsv | 0:ba7650f404af | 1285 | #define HRTIM_MCR_CK_PSC ((uint32_t)0x00000007) /*!< Prescaler mask */ |
aravindsv | 0:ba7650f404af | 1286 | #define HRTIM_MCR_CK_PSC_0 ((uint32_t)0x00000001) /*!< Prescaler bit 0 */ |
aravindsv | 0:ba7650f404af | 1287 | #define HRTIM_MCR_CK_PSC_1 ((uint32_t)0x00000002) /*!< Prescaler bit 1 */ |
aravindsv | 0:ba7650f404af | 1288 | #define HRTIM_MCR_CK_PSC_2 ((uint32_t)0x00000004) /*!< Prescaler bit 2 */ |
aravindsv | 0:ba7650f404af | 1289 | |
aravindsv | 0:ba7650f404af | 1290 | #define HRTIM_MCR_CONT ((uint32_t)0x00000008) /*!< Continuous mode */ |
aravindsv | 0:ba7650f404af | 1291 | #define HRTIM_MCR_RETRIG ((uint32_t)0x00000010) /*!< Rettrigreable mode */ |
aravindsv | 0:ba7650f404af | 1292 | #define HRTIM_MCR_HALF ((uint32_t)0x00000020) /*!< Half mode */ |
aravindsv | 0:ba7650f404af | 1293 | |
aravindsv | 0:ba7650f404af | 1294 | #define HRTIM_MCR_SYNC_IN ((uint32_t)0x00000300) /*!< Synchronization input master */ |
aravindsv | 0:ba7650f404af | 1295 | #define HRTIM_MCR_SYNC_IN_0 ((uint32_t)0x00000100) /*!< Synchronization input bit 0 */ |
aravindsv | 0:ba7650f404af | 1296 | #define HRTIM_MCR_SYNC_IN_1 ((uint32_t)0x00000200) /*!< Synchronization input bit 1 */ |
aravindsv | 0:ba7650f404af | 1297 | #define HRTIM_MCR_SYNCRSTM ((uint32_t)0x00000400) /*!< Synchronization reset master */ |
aravindsv | 0:ba7650f404af | 1298 | #define HRTIM_MCR_SYNCSTRTM ((uint32_t)0x00000800) /*!< Synchronization start master */ |
aravindsv | 0:ba7650f404af | 1299 | #define HRTIM_MCR_SYNC_OUT ((uint32_t)0x00003000) /*!< Synchronization output master */ |
aravindsv | 0:ba7650f404af | 1300 | #define HRTIM_MCR_SYNC_OUT_0 ((uint32_t)0x00001000) /*!< Synchronization output bit 0 */ |
aravindsv | 0:ba7650f404af | 1301 | #define HRTIM_MCR_SYNC_OUT_1 ((uint32_t)0x00002000) /*!< Synchronization output bit 1 */ |
aravindsv | 0:ba7650f404af | 1302 | #define HRTIM_MCR_SYNC_SRC ((uint32_t)0x0000C000) /*!< Synchronization source */ |
aravindsv | 0:ba7650f404af | 1303 | #define HRTIM_MCR_SYNC_SRC_0 ((uint32_t)0x00004000) /*!< Synchronization source bit 0 */ |
aravindsv | 0:ba7650f404af | 1304 | #define HRTIM_MCR_SYNC_SRC_1 ((uint32_t)0x00008000) /*!< Synchronization source bit 1 */ |
aravindsv | 0:ba7650f404af | 1305 | |
aravindsv | 0:ba7650f404af | 1306 | #define HRTIM_MCR_MCEN ((uint32_t)0x00010000) /*!< Master counter enable */ |
aravindsv | 0:ba7650f404af | 1307 | #define HRTIM_MCR_TACEN ((uint32_t)0x00020000) /*!< Timer A counter enable */ |
aravindsv | 0:ba7650f404af | 1308 | #define HRTIM_MCR_TBCEN ((uint32_t)0x00040000) /*!< Timer B counter enable */ |
aravindsv | 0:ba7650f404af | 1309 | #define HRTIM_MCR_TCCEN ((uint32_t)0x00080000) /*!< Timer C counter enable */ |
aravindsv | 0:ba7650f404af | 1310 | #define HRTIM_MCR_TDCEN ((uint32_t)0x00100000) /*!< Timer D counter enable */ |
aravindsv | 0:ba7650f404af | 1311 | #define HRTIM_MCR_TECEN ((uint32_t)0x00200000) /*!< Timer E counter enable */ |
aravindsv | 0:ba7650f404af | 1312 | |
aravindsv | 0:ba7650f404af | 1313 | #define HRTIM_MCR_DACSYNC ((uint32_t)0x06000000) /*!< DAC synchronization mask */ |
aravindsv | 0:ba7650f404af | 1314 | #define HRTIM_MCR_DACSYNC_0 ((uint32_t)0x02000000) /*!< DAC synchronization bit 0 */ |
aravindsv | 0:ba7650f404af | 1315 | #define HRTIM_MCR_DACSYNC_1 ((uint32_t)0x04000000) /*!< DAC synchronization bit 1 */ |
aravindsv | 0:ba7650f404af | 1316 | |
aravindsv | 0:ba7650f404af | 1317 | #define HRTIM_MCR_PREEN ((uint32_t)0x08000000) /*!< Master preload enable */ |
aravindsv | 0:ba7650f404af | 1318 | #define HRTIM_MCR_MREPU ((uint32_t)0x20000000) /*!< Master repetition update */ |
aravindsv | 0:ba7650f404af | 1319 | |
aravindsv | 0:ba7650f404af | 1320 | #define HRTIM_MCR_BRSTDMA ((uint32_t)0xC0000000) /*!< Burst DMA update */ |
aravindsv | 0:ba7650f404af | 1321 | #define HRTIM_MCR_BRSTDMA_0 ((uint32_t)0x40000000) /*!< Burst DMA update bit 0*/ |
aravindsv | 0:ba7650f404af | 1322 | #define HRTIM_MCR_BRSTDMA_1 ((uint32_t)0x80000000) /*!< Burst DMA update bit 1 */ |
aravindsv | 0:ba7650f404af | 1323 | |
aravindsv | 0:ba7650f404af | 1324 | /******************** Master Timer Interrupt status register ******************/ |
aravindsv | 0:ba7650f404af | 1325 | #define HRTIM_MISR_MCMP1 ((uint32_t)0x00000001) /*!< Master compare 1 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1326 | #define HRTIM_MISR_MCMP2 ((uint32_t)0x00000002) /*!< Master compare 2 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1327 | #define HRTIM_MISR_MCMP3 ((uint32_t)0x00000004) /*!< Master compare 3 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1328 | #define HRTIM_MISR_MCMP4 ((uint32_t)0x00000008) /*!< Master compare 4 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1329 | #define HRTIM_MISR_MREP ((uint32_t)0x00000010) /*!< Master Repetition interrupt flag */ |
aravindsv | 0:ba7650f404af | 1330 | #define HRTIM_MISR_SYNC ((uint32_t)0x00000020) /*!< Synchronization input interrupt flag */ |
aravindsv | 0:ba7650f404af | 1331 | #define HRTIM_MISR_MUPD ((uint32_t)0x00000040) /*!< Master update interrupt flag */ |
aravindsv | 0:ba7650f404af | 1332 | |
aravindsv | 0:ba7650f404af | 1333 | /******************** Master Timer Interrupt clear register *******************/ |
aravindsv | 0:ba7650f404af | 1334 | #define HRTIM_MICR_MCMP1 ((uint32_t)0x00000001) /*!< Master compare 1 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1335 | #define HRTIM_MICR_MCMP2 ((uint32_t)0x00000002) /*!< Master compare 2 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1336 | #define HRTIM_MICR_MCMP3 ((uint32_t)0x00000004) /*!< Master compare 3 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1337 | #define HRTIM_MICR_MCMP4 ((uint32_t)0x00000008) /*!< Master compare 4 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1338 | #define HRTIM_MICR_MREP ((uint32_t)0x00000010) /*!< Master Repetition interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1339 | #define HRTIM_MICR_SYNC ((uint32_t)0x00000020) /*!< Synchronization input interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1340 | #define HRTIM_MICR_MUPD ((uint32_t)0x00000040) /*!< Master update interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1341 | |
aravindsv | 0:ba7650f404af | 1342 | /******************** Master Timer DMA/Interrupt enable register **************/ |
aravindsv | 0:ba7650f404af | 1343 | #define HRTIM_MDIER_MCMP1IE ((uint32_t)0x00000001) /*!< Master compare 1 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1344 | #define HRTIM_MDIER_MCMP2IE ((uint32_t)0x00000002) /*!< Master compare 2 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1345 | #define HRTIM_MDIER_MCMP3IE ((uint32_t)0x00000004) /*!< Master compare 3 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1346 | #define HRTIM_MDIER_MCMP4IE ((uint32_t)0x00000008) /*!< Master compare 4 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1347 | #define HRTIM_MDIER_MREPIE ((uint32_t)0x00000010) /*!< Master Repetition interrupt enable */ |
aravindsv | 0:ba7650f404af | 1348 | #define HRTIM_MDIER_SYNCIE ((uint32_t)0x00000020) /*!< Synchronization input interrupt enable */ |
aravindsv | 0:ba7650f404af | 1349 | #define HRTIM_MDIER_MUPDIE ((uint32_t)0x00000040) /*!< Master update interrupt enable */ |
aravindsv | 0:ba7650f404af | 1350 | |
aravindsv | 0:ba7650f404af | 1351 | #define HRTIM_MDIER_MCMP1DE ((uint32_t)0x00010000) /*!< Master compare 1 DMA enable */ |
aravindsv | 0:ba7650f404af | 1352 | #define HRTIM_MDIER_MCMP2DE ((uint32_t)0x00020000) /*!< Master compare 2 DMA enable */ |
aravindsv | 0:ba7650f404af | 1353 | #define HRTIM_MDIER_MCMP3DE ((uint32_t)0x00040000) /*!< Master compare 3 DMA enable */ |
aravindsv | 0:ba7650f404af | 1354 | #define HRTIM_MDIER_MCMP4DE ((uint32_t)0x00080000) /*!< Master compare 4 DMA enable */ |
aravindsv | 0:ba7650f404af | 1355 | #define HRTIM_MDIER_MREPDE ((uint32_t)0x00100000) /*!< Master Repetition DMA enable */ |
aravindsv | 0:ba7650f404af | 1356 | #define HRTIM_MDIER_SYNCDE ((uint32_t)0x00200000) /*!< Synchronization input DMA enable */ |
aravindsv | 0:ba7650f404af | 1357 | #define HRTIM_MDIER_MUPDDE ((uint32_t)0x00400000) /*!< Master update DMA enable */ |
aravindsv | 0:ba7650f404af | 1358 | |
aravindsv | 0:ba7650f404af | 1359 | /******************* Bit definition for HRTIM_MCNTR register ****************/ |
aravindsv | 0:ba7650f404af | 1360 | #define HRTIM_MCNTR_MCNTR ((uint32_t)0xFFFFFFFF) /*!<Counter Value */ |
aravindsv | 0:ba7650f404af | 1361 | |
aravindsv | 0:ba7650f404af | 1362 | /******************* Bit definition for HRTIM_MPER register *****************/ |
aravindsv | 0:ba7650f404af | 1363 | #define HRTIM_MPER_MPER ((uint32_t)0xFFFFFFFF) /*!< Period Value */ |
aravindsv | 0:ba7650f404af | 1364 | |
aravindsv | 0:ba7650f404af | 1365 | /******************* Bit definition for HRTIM_MREP register *****************/ |
aravindsv | 0:ba7650f404af | 1366 | #define HRTIM_MREP_MREP ((uint32_t)0xFFFFFFFF) /*!<Repetition Value */ |
aravindsv | 0:ba7650f404af | 1367 | |
aravindsv | 0:ba7650f404af | 1368 | /******************* Bit definition for HRTIM_MCMP1R register *****************/ |
aravindsv | 0:ba7650f404af | 1369 | #define HRTIM_MCMP1R_MCMP1R ((uint32_t)0xFFFFFFFF) /*!<Compare Value */ |
aravindsv | 0:ba7650f404af | 1370 | |
aravindsv | 0:ba7650f404af | 1371 | /******************* Bit definition for HRTIM_MCMP2R register *****************/ |
aravindsv | 0:ba7650f404af | 1372 | #define HRTIM_MCMP1R_MCMP2R ((uint32_t)0xFFFFFFFF) /*!<Compare Value */ |
aravindsv | 0:ba7650f404af | 1373 | |
aravindsv | 0:ba7650f404af | 1374 | /******************* Bit definition for HRTIM_MCMP3R register *****************/ |
aravindsv | 0:ba7650f404af | 1375 | #define HRTIM_MCMP1R_MCMP3R ((uint32_t)0xFFFFFFFF) /*!<Compare Value */ |
aravindsv | 0:ba7650f404af | 1376 | |
aravindsv | 0:ba7650f404af | 1377 | /******************* Bit definition for HRTIM_MCMP4R register *****************/ |
aravindsv | 0:ba7650f404af | 1378 | #define HRTIM_MCMP1R_MCMP4R ((uint32_t)0xFFFFFFFF) /*!<Compare Value */ |
aravindsv | 0:ba7650f404af | 1379 | |
aravindsv | 0:ba7650f404af | 1380 | /******************** Slave control register **********************************/ |
aravindsv | 0:ba7650f404af | 1381 | #define HRTIM_TIMCR_CK_PSC ((uint32_t)0x00000007) /*!< Slave prescaler mask*/ |
aravindsv | 0:ba7650f404af | 1382 | #define HRTIM_TIMCR_CK_PSC_0 ((uint32_t)0x00000001) /*!< prescaler bit 0 */ |
aravindsv | 0:ba7650f404af | 1383 | #define HRTIM_TIMCR_CK_PSC_1 ((uint32_t)0x00000002) /*!< prescaler bit 1 */ |
aravindsv | 0:ba7650f404af | 1384 | #define HRTIM_TIMCR_CK_PSC_2 ((uint32_t)0x00000004) /*!< prescaler bit 2 */ |
aravindsv | 0:ba7650f404af | 1385 | |
aravindsv | 0:ba7650f404af | 1386 | #define HRTIM_TIMCR_CONT ((uint32_t)0x00000008) /*!< Slave continuous mode */ |
aravindsv | 0:ba7650f404af | 1387 | #define HRTIM_TIMCR_RETRIG ((uint32_t)0x00000010) /*!< Slave Retrigreable mode */ |
aravindsv | 0:ba7650f404af | 1388 | #define HRTIM_TIMCR_HALF ((uint32_t)0x00000020) /*!< Slave Half mode */ |
aravindsv | 0:ba7650f404af | 1389 | #define HRTIM_TIMCR_PSHPLL ((uint32_t)0x00000040) /*!< Slave push-pull mode */ |
aravindsv | 0:ba7650f404af | 1390 | |
aravindsv | 0:ba7650f404af | 1391 | #define HRTIM_TIMCR_SYNCRST ((uint32_t)0x00000400) /*!< Slave synchronization resets */ |
aravindsv | 0:ba7650f404af | 1392 | #define HRTIM_TIMCR_SYNCSTRT ((uint32_t)0x00000800) /*!< Slave synchronization starts */ |
aravindsv | 0:ba7650f404af | 1393 | |
aravindsv | 0:ba7650f404af | 1394 | #define HRTIM_TIMCR_DELCMP2 ((uint32_t)0x00003000) /*!< Slave delayed comparator 2 mode mask */ |
aravindsv | 0:ba7650f404af | 1395 | #define HRTIM_TIMCR_DELCMP2_0 ((uint32_t)0x00001000) /*!< Slave delayed comparator 2 bit 0 */ |
aravindsv | 0:ba7650f404af | 1396 | #define HRTIM_TIMCR_DELCMP2_1 ((uint32_t)0x00002000) /*!< Slave delayed comparator 2 bit 1 */ |
aravindsv | 0:ba7650f404af | 1397 | #define HRTIM_TIMCR_DELCMP4 ((uint32_t)0x0000C000) /*!< Slave delayed comparator 4 mode mask */ |
aravindsv | 0:ba7650f404af | 1398 | #define HRTIM_TIMCR_DELCMP4_0 ((uint32_t)0x00004000) /*!< Slave delayed comparator 4 bit 0 */ |
aravindsv | 0:ba7650f404af | 1399 | #define HRTIM_TIMCR_DELCMP4_1 ((uint32_t)0x00008000) /*!< Slave delayed comparator 4 bit 1 */ |
aravindsv | 0:ba7650f404af | 1400 | |
aravindsv | 0:ba7650f404af | 1401 | #define HRTIM_TIMCR_TREPU ((uint32_t)0x00020000) /*!< Slave repetition update */ |
aravindsv | 0:ba7650f404af | 1402 | #define HRTIM_TIMCR_TRSTU ((uint32_t)0x00040000) /*!< Slave reset update */ |
aravindsv | 0:ba7650f404af | 1403 | #define HRTIM_TIMCR_TAU ((uint32_t)0x00080000) /*!< Slave Timer A update reserved for TIM A */ |
aravindsv | 0:ba7650f404af | 1404 | #define HRTIM_TIMCR_TBU ((uint32_t)0x00100000) /*!< Slave Timer B update reserved for TIM B */ |
aravindsv | 0:ba7650f404af | 1405 | #define HRTIM_TIMCR_TCU ((uint32_t)0x00200000) /*!< Slave Timer C update reserved for TIM C */ |
aravindsv | 0:ba7650f404af | 1406 | #define HRTIM_TIMCR_TDU ((uint32_t)0x00400000) /*!< Slave Timer D update reserved for TIM D */ |
aravindsv | 0:ba7650f404af | 1407 | #define HRTIM_TIMCR_TEU ((uint32_t)0x00800000) /*!< Slave Timer E update reserved for TIM E */ |
aravindsv | 0:ba7650f404af | 1408 | #define HRTIM_TIMCR_MSTU ((uint32_t)0x01000000) /*!< Master Update */ |
aravindsv | 0:ba7650f404af | 1409 | |
aravindsv | 0:ba7650f404af | 1410 | #define HRTIM_TIMCR_DACSYNC ((uint32_t)0x06000000) /*!< DAC synchronization mask */ |
aravindsv | 0:ba7650f404af | 1411 | #define HRTIM_TIMCR_DACSYNC_0 ((uint32_t)0x02000000) /*!< DAC synchronization bit 0 */ |
aravindsv | 0:ba7650f404af | 1412 | #define HRTIM_TIMCR_DACSYNC_1 ((uint32_t)0x04000000) /*!< DAC synchronization bit 1 */ |
aravindsv | 0:ba7650f404af | 1413 | #define HRTIM_TIMCR_PREEN ((uint32_t)0x08000000) /*!< Slave preload enable */ |
aravindsv | 0:ba7650f404af | 1414 | |
aravindsv | 0:ba7650f404af | 1415 | #define HRTIM_TIMCR_UPDGAT ((uint32_t)0xF0000000) /*!< Slave update gating mask */ |
aravindsv | 0:ba7650f404af | 1416 | #define HRTIM_TIMCR_UPDGAT_0 ((uint32_t)0x10000000) /*!< Update gating bit 0 */ |
aravindsv | 0:ba7650f404af | 1417 | #define HRTIM_TIMCR_UPDGAT_1 ((uint32_t)0x20000000) /*!< Update gating bit 1 */ |
aravindsv | 0:ba7650f404af | 1418 | #define HRTIM_TIMCR_UPDGAT_2 ((uint32_t)0x40000000) /*!< Update gating bit 2 */ |
aravindsv | 0:ba7650f404af | 1419 | #define HRTIM_TIMCR_UPDGAT_3 ((uint32_t)0x80000000) /*!< Update gating bit 3 */ |
aravindsv | 0:ba7650f404af | 1420 | |
aravindsv | 0:ba7650f404af | 1421 | /******************** Slave Interrupt status register **************************/ |
aravindsv | 0:ba7650f404af | 1422 | #define HRTIM_TIMISR_CMP1 ((uint32_t)0x00000001) /*!< Slave compare 1 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1423 | #define HRTIM_TIMISR_CMP2 ((uint32_t)0x00000002) /*!< Slave compare 2 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1424 | #define HRTIM_TIMISR_CMP3 ((uint32_t)0x00000004) /*!< Slave compare 3 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1425 | #define HRTIM_TIMISR_CMP4 ((uint32_t)0x00000008) /*!< Slave compare 4 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1426 | #define HRTIM_TIMISR_REP ((uint32_t)0x00000010) /*!< Slave repetition interrupt flag */ |
aravindsv | 0:ba7650f404af | 1427 | #define HRTIM_TIMISR_UPD ((uint32_t)0x00000040) /*!< Slave update interrupt flag */ |
aravindsv | 0:ba7650f404af | 1428 | #define HRTIM_TIMISR_CPT1 ((uint32_t)0x00000080) /*!< Slave capture 1 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1429 | #define HRTIM_TIMISR_CPT2 ((uint32_t)0x00000100) /*!< Slave capture 2 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1430 | #define HRTIM_TIMISR_SET1 ((uint32_t)0x00000200) /*!< Slave output 1 set interrupt flag */ |
aravindsv | 0:ba7650f404af | 1431 | #define HRTIM_TIMISR_RST1 ((uint32_t)0x00000400) /*!< Slave output 1 reset interrupt flag */ |
aravindsv | 0:ba7650f404af | 1432 | #define HRTIM_TIMISR_SET2 ((uint32_t)0x00000800) /*!< Slave output 2 set interrupt flag */ |
aravindsv | 0:ba7650f404af | 1433 | #define HRTIM_TIMISR_RST2 ((uint32_t)0x00001000) /*!< Slave output 2 reset interrupt flag */ |
aravindsv | 0:ba7650f404af | 1434 | #define HRTIM_TIMISR_RST ((uint32_t)0x00002000) /*!< Slave reset interrupt flag */ |
aravindsv | 0:ba7650f404af | 1435 | #define HRTIM_TIMISR_DLYPRT ((uint32_t)0x00004000) /*!< Slave output 1 delay protection interrupt flag */ |
aravindsv | 0:ba7650f404af | 1436 | #define HRTIM_TIMISR_CPPSTAT ((uint32_t)0x00010000) /*!< Slave current push-pull flag */ |
aravindsv | 0:ba7650f404af | 1437 | #define HRTIM_TIMISR_IPPSTAT ((uint32_t)0x00020000) /*!< Slave idle push-pull flag */ |
aravindsv | 0:ba7650f404af | 1438 | #define HRTIM_TIMISR_O1STAT ((uint32_t)0x00040000) /*!< Slave output 1 state flag */ |
aravindsv | 0:ba7650f404af | 1439 | #define HRTIM_TIMISR_O2STAT ((uint32_t)0x00080000) /*!< Slave output 2 state flag */ |
aravindsv | 0:ba7650f404af | 1440 | #define HRTIM_TIMISR_O1CPY ((uint32_t)0x00100000) /*!< Slave output 1 copy flag */ |
aravindsv | 0:ba7650f404af | 1441 | #define HRTIM_TIMISR_O2CPY ((uint32_t)0x00200000) /*!< Slave output 2 copy flag */ |
aravindsv | 0:ba7650f404af | 1442 | |
aravindsv | 0:ba7650f404af | 1443 | /******************** Slave Interrupt clear register **************************/ |
aravindsv | 0:ba7650f404af | 1444 | #define HRTIM_TIMICR_CMP1C ((uint32_t)0x00000001) /*!< Slave compare 1 clear flag */ |
aravindsv | 0:ba7650f404af | 1445 | #define HRTIM_TIMICR_CMP2C ((uint32_t)0x00000002) /*!< Slave compare 2 clear flag */ |
aravindsv | 0:ba7650f404af | 1446 | #define HRTIM_TIMICR_CMP3C ((uint32_t)0x00000004) /*!< Slave compare 3 clear flag */ |
aravindsv | 0:ba7650f404af | 1447 | #define HRTIM_TIMICR_CMP4C ((uint32_t)0x00000008) /*!< Slave compare 4 clear flag */ |
aravindsv | 0:ba7650f404af | 1448 | #define HRTIM_TIMICR_REPC ((uint32_t)0x00000010) /*!< Slave repetition clear flag */ |
aravindsv | 0:ba7650f404af | 1449 | #define HRTIM_TIMICR_UPDC ((uint32_t)0x00000040) /*!< Slave update clear flag */ |
aravindsv | 0:ba7650f404af | 1450 | #define HRTIM_TIMICR_CPT1C ((uint32_t)0x00000080) /*!< Slave capture 1 clear flag */ |
aravindsv | 0:ba7650f404af | 1451 | #define HRTIM_TIMICR_CPT2C ((uint32_t)0x00000100) /*!< Slave capture 2 clear flag */ |
aravindsv | 0:ba7650f404af | 1452 | #define HRTIM_TIMICR_SET1C ((uint32_t)0x00000200) /*!< Slave output 1 set clear flag */ |
aravindsv | 0:ba7650f404af | 1453 | #define HRTIM_TIMICR_RST1C ((uint32_t)0x00000400) /*!< Slave output 1 reset clear flag */ |
aravindsv | 0:ba7650f404af | 1454 | #define HRTIM_TIMICR_SET2C ((uint32_t)0x00000800) /*!< Slave output 2 set clear flag */ |
aravindsv | 0:ba7650f404af | 1455 | #define HRTIM_TIMICR_RST2C ((uint32_t)0x00001000) /*!< Slave output 2 reset clear flag */ |
aravindsv | 0:ba7650f404af | 1456 | #define HRTIM_TIMICR_RSTC ((uint32_t)0x00002000) /*!< Slave reset clear flag */ |
aravindsv | 0:ba7650f404af | 1457 | #define HRTIM_TIMICR_DLYPRT1C ((uint32_t)0x00004000) /*!< Slave output 1 delay protection clear flag */ |
aravindsv | 0:ba7650f404af | 1458 | #define HRTIM_TIMICR_DLYPRT2C ((uint32_t)0x00008000) /*!< Slave output 2 delay protection clear flag */ |
aravindsv | 0:ba7650f404af | 1459 | |
aravindsv | 0:ba7650f404af | 1460 | /******************** Slave DMA/Interrupt enable register *********************/ |
aravindsv | 0:ba7650f404af | 1461 | #define HRTIM_TIMDIER_CMP1IE ((uint32_t)0x00000001) /*!< Slave compare 1 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1462 | #define HRTIM_TIMDIER_CMP2IE ((uint32_t)0x00000002) /*!< Slave compare 2 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1463 | #define HRTIM_TIMDIER_CMP3IE ((uint32_t)0x00000004) /*!< Slave compare 3 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1464 | #define HRTIM_TIMDIER_CMP4IE ((uint32_t)0x00000008) /*!< Slave compare 4 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1465 | #define HRTIM_TIMDIER_REPIE ((uint32_t)0x00000010) /*!< Slave repetition interrupt enable */ |
aravindsv | 0:ba7650f404af | 1466 | #define HRTIM_TIMDIER_UPDIE ((uint32_t)0x00000040) /*!< Slave update interrupt enable */ |
aravindsv | 0:ba7650f404af | 1467 | #define HRTIM_TIMDIER_CPT1IE ((uint32_t)0x00000080) /*!< Slave capture 1 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1468 | #define HRTIM_TIMDIER_CPT2IE ((uint32_t)0x00000100) /*!< Slave capture 2 interrupt enable */ |
aravindsv | 0:ba7650f404af | 1469 | #define HRTIM_TIMDIER_SET1IE ((uint32_t)0x00000200) /*!< Slave output 1 set interrupt enable */ |
aravindsv | 0:ba7650f404af | 1470 | #define HRTIM_TIMDIER_RST1IE ((uint32_t)0x00000400) /*!< Slave output 1 reset interrupt enable */ |
aravindsv | 0:ba7650f404af | 1471 | #define HRTIM_TIMDIER_SET2IE ((uint32_t)0x00000800) /*!< Slave output 2 set interrupt enable */ |
aravindsv | 0:ba7650f404af | 1472 | #define HRTIM_TIMDIER_RST2IE ((uint32_t)0x00001000) /*!< Slave output 2 reset interrupt enable */ |
aravindsv | 0:ba7650f404af | 1473 | #define HRTIM_TIMDIER_RSTIE ((uint32_t)0x00002000) /*!< Slave reset interrupt enable */ |
aravindsv | 0:ba7650f404af | 1474 | #define HRTIM_TIMDIER_DLYPRTIE ((uint32_t)0x00004000) /*!< Slave delay protection interrupt enable */ |
aravindsv | 0:ba7650f404af | 1475 | |
aravindsv | 0:ba7650f404af | 1476 | #define HRTIM_TIMDIER_CMP1DE ((uint32_t)0x00010000) /*!< Slave compare 1 request enable */ |
aravindsv | 0:ba7650f404af | 1477 | #define HRTIM_TIMDIER_CMP2DE ((uint32_t)0x00020000) /*!< Slave compare 2 request enable */ |
aravindsv | 0:ba7650f404af | 1478 | #define HRTIM_TIMDIER_CMP3DE ((uint32_t)0x00040000) /*!< Slave compare 3 request enable */ |
aravindsv | 0:ba7650f404af | 1479 | #define HRTIM_TIMDIER_CMP4DE ((uint32_t)0x00080000) /*!< Slave compare 4 request enable */ |
aravindsv | 0:ba7650f404af | 1480 | #define HRTIM_TIMDIER_REPDE ((uint32_t)0x00100000) /*!< Slave repetition request enable */ |
aravindsv | 0:ba7650f404af | 1481 | #define HRTIM_TIMDIER_UPDDE ((uint32_t)0x00400000) /*!< Slave update request enable */ |
aravindsv | 0:ba7650f404af | 1482 | #define HRTIM_TIMDIER_CPT1DE ((uint32_t)0x00800000) /*!< Slave capture 1 request enable */ |
aravindsv | 0:ba7650f404af | 1483 | #define HRTIM_TIMDIER_CPT2DE ((uint32_t)0x01000000) /*!< Slave capture 2 request enable */ |
aravindsv | 0:ba7650f404af | 1484 | #define HRTIM_TIMDIER_SET1DE ((uint32_t)0x02000000) /*!< Slave output 1 set request enable */ |
aravindsv | 0:ba7650f404af | 1485 | #define HRTIM_TIMDIER_RST1DE ((uint32_t)0x04000000) /*!< Slave output 1 reset request enable */ |
aravindsv | 0:ba7650f404af | 1486 | #define HRTIM_TIMDIER_SET2DE ((uint32_t)0x08000000) /*!< Slave output 2 set request enable */ |
aravindsv | 0:ba7650f404af | 1487 | #define HRTIM_TIMDIER_RST2DE ((uint32_t)0x10000000) /*!< Slave output 2 reset request enable */ |
aravindsv | 0:ba7650f404af | 1488 | #define HRTIM_TIMDIER_RSTDE ((uint32_t)0x20000000) /*!< Slave reset request enable */ |
aravindsv | 0:ba7650f404af | 1489 | #define HRTIM_TIMDIER_DLYPRTDE ((uint32_t)0x40000000) /*!< Slave delay protection request enable */ |
aravindsv | 0:ba7650f404af | 1490 | |
aravindsv | 0:ba7650f404af | 1491 | /****************** Bit definition for HRTIM_CNTR register ****************/ |
aravindsv | 0:ba7650f404af | 1492 | #define HRTIM_CNTR_CNTR ((uint32_t)0xFFFFFFFF) /*!< Counter Value */ |
aravindsv | 0:ba7650f404af | 1493 | |
aravindsv | 0:ba7650f404af | 1494 | /******************* Bit definition for HRTIM_PER register *****************/ |
aravindsv | 0:ba7650f404af | 1495 | #define HRTIM_PER_PER ((uint32_t)0xFFFFFFFF) /*!< Period Value */ |
aravindsv | 0:ba7650f404af | 1496 | |
aravindsv | 0:ba7650f404af | 1497 | /******************* Bit definition for HRTIM_REP register *****************/ |
aravindsv | 0:ba7650f404af | 1498 | #define HRTIM_REP_REP ((uint32_t)0xFFFFFFFF) /*!< Repetition Value */ |
aravindsv | 0:ba7650f404af | 1499 | |
aravindsv | 0:ba7650f404af | 1500 | /******************* Bit definition for HRTIM_CMP1R register *****************/ |
aravindsv | 0:ba7650f404af | 1501 | #define HRTIM_CMP1R_CMP1R ((uint32_t)0xFFFFFFFF) /*!< Compare Value */ |
aravindsv | 0:ba7650f404af | 1502 | |
aravindsv | 0:ba7650f404af | 1503 | /******************* Bit definition for HRTIM_CMP1CR register *****************/ |
aravindsv | 0:ba7650f404af | 1504 | #define HRTIM_CMP1CR_CMP1CR ((uint32_t)0xFFFFFFFF) /*!< Compare Value */ |
aravindsv | 0:ba7650f404af | 1505 | |
aravindsv | 0:ba7650f404af | 1506 | /******************* Bit definition for HRTIM_CMP2R register *****************/ |
aravindsv | 0:ba7650f404af | 1507 | #define HRTIM_CMP2R_CMP2R ((uint32_t)0xFFFFFFFF) /*!< Compare Value */ |
aravindsv | 0:ba7650f404af | 1508 | |
aravindsv | 0:ba7650f404af | 1509 | /******************* Bit definition for HRTIM_CMP3R register *****************/ |
aravindsv | 0:ba7650f404af | 1510 | #define HRTIM_CMP3R_CMP3R ((uint32_t)0xFFFFFFFF) /*!< Compare Value */ |
aravindsv | 0:ba7650f404af | 1511 | |
aravindsv | 0:ba7650f404af | 1512 | /******************* Bit definition for HRTIM_CMP4R register *****************/ |
aravindsv | 0:ba7650f404af | 1513 | #define HRTIM_CMP4R_CMP4R ((uint32_t)0xFFFFFFFF) /*!< Compare Value */ |
aravindsv | 0:ba7650f404af | 1514 | |
aravindsv | 0:ba7650f404af | 1515 | /******************* Bit definition for HRTIM_CPT1R register ****************/ |
aravindsv | 0:ba7650f404af | 1516 | #define HRTIM_CPT1R_CPT1R ((uint32_t)0xFFFFFFFF) /*!< Capture Value */ |
aravindsv | 0:ba7650f404af | 1517 | |
aravindsv | 0:ba7650f404af | 1518 | /******************* Bit definition for HRTIM_CPT2R register ****************/ |
aravindsv | 0:ba7650f404af | 1519 | #define HRTIM_CPT2R_CPT2R ((uint32_t)0xFFFFFFFF) /*!< Capture Value */ |
aravindsv | 0:ba7650f404af | 1520 | |
aravindsv | 0:ba7650f404af | 1521 | /******************** Bit definition for Slave Deadtime register **************/ |
aravindsv | 0:ba7650f404af | 1522 | #define HRTIM_DTR_DTR ((uint32_t)0x000001FF) /*!< Dead time rising value */ |
aravindsv | 0:ba7650f404af | 1523 | #define HRTIM_DTR_DTR_0 ((uint32_t)0x00000001) /*!< Dead time rising bit 0 */ |
aravindsv | 0:ba7650f404af | 1524 | #define HRTIM_DTR_DTR_1 ((uint32_t)0x00000002) /*!< Dead time rising bit 1 */ |
aravindsv | 0:ba7650f404af | 1525 | #define HRTIM_DTR_DTR_2 ((uint32_t)0x00000004) /*!< Dead time rising bit 2 */ |
aravindsv | 0:ba7650f404af | 1526 | #define HRTIM_DTR_DTR_3 ((uint32_t)0x00000008) /*!< Dead time rising bit 3 */ |
aravindsv | 0:ba7650f404af | 1527 | #define HRTIM_DTR_DTR_4 ((uint32_t)0x00000010) /*!< Dead time rising bit 4 */ |
aravindsv | 0:ba7650f404af | 1528 | #define HRTIM_DTR_DTR_5 ((uint32_t)0x00000020) /*!< Dead time rising bit 5 */ |
aravindsv | 0:ba7650f404af | 1529 | #define HRTIM_DTR_DTR_6 ((uint32_t)0x00000040) /*!< Dead time rising bit 6 */ |
aravindsv | 0:ba7650f404af | 1530 | #define HRTIM_DTR_DTR_7 ((uint32_t)0x00000080) /*!< Dead time rising bit 7 */ |
aravindsv | 0:ba7650f404af | 1531 | #define HRTIM_DTR_DTR_8 ((uint32_t)0x00000100) /*!< Dead time rising bit 8 */ |
aravindsv | 0:ba7650f404af | 1532 | #define HRTIM_DTR_SDTR ((uint32_t)0x00000200) /*!< Sign dead time rising value */ |
aravindsv | 0:ba7650f404af | 1533 | #define HRTIM_DTR_DTPRSC ((uint32_t)0x00001C00) /*!< Dead time prescaler */ |
aravindsv | 0:ba7650f404af | 1534 | #define HRTIM_DTR_DTPRSC_0 ((uint32_t)0x00000400) /*!< Dead time prescaler bit 0 */ |
aravindsv | 0:ba7650f404af | 1535 | #define HRTIM_DTR_DTPRSC_1 ((uint32_t)0x00000800) /*!< Dead time prescaler bit 1 */ |
aravindsv | 0:ba7650f404af | 1536 | #define HRTIM_DTR_DTPRSC_2 ((uint32_t)0x00001000) /*!< Dead time prescaler bit 2 */ |
aravindsv | 0:ba7650f404af | 1537 | #define HRTIM_DTR_DTRSLK ((uint32_t)0x00004000) /*!< Dead time rising sign lock */ |
aravindsv | 0:ba7650f404af | 1538 | #define HRTIM_DTR_DTRLK ((uint32_t)0x00008000) /*!< Dead time rising lock */ |
aravindsv | 0:ba7650f404af | 1539 | #define HRTIM_DTR_DTF ((uint32_t)0x01FF0000) /*!< Dead time falling value */ |
aravindsv | 0:ba7650f404af | 1540 | #define HRTIM_DTR_DTF_0 ((uint32_t)0x00010000) /*!< Dead time falling bit 0 */ |
aravindsv | 0:ba7650f404af | 1541 | #define HRTIM_DTR_DTF_1 ((uint32_t)0x00020000) /*!< Dead time falling bit 1 */ |
aravindsv | 0:ba7650f404af | 1542 | #define HRTIM_DTR_DTF_2 ((uint32_t)0x00040000) /*!< Dead time falling bit 2 */ |
aravindsv | 0:ba7650f404af | 1543 | #define HRTIM_DTR_DTF_3 ((uint32_t)0x00080000) /*!< Dead time falling bit 3 */ |
aravindsv | 0:ba7650f404af | 1544 | #define HRTIM_DTR_DTF_4 ((uint32_t)0x00100000) /*!< Dead time falling bit 4 */ |
aravindsv | 0:ba7650f404af | 1545 | #define HRTIM_DTR_DTF_5 ((uint32_t)0x00200000) /*!< Dead time falling bit 5 */ |
aravindsv | 0:ba7650f404af | 1546 | #define HRTIM_DTR_DTF_6 ((uint32_t)0x00400000) /*!< Dead time falling bit 6 */ |
aravindsv | 0:ba7650f404af | 1547 | #define HRTIM_DTR_DTF_7 ((uint32_t)0x00800000) /*!< Dead time falling bit 7 */ |
aravindsv | 0:ba7650f404af | 1548 | #define HRTIM_DTR_DTF_8 ((uint32_t)0x01000000) /*!< Dead time falling bit 8 */ |
aravindsv | 0:ba7650f404af | 1549 | #define HRTIM_DTR_SDTF ((uint32_t)0x02000000) /*!< Sign dead time falling value */ |
aravindsv | 0:ba7650f404af | 1550 | #define HRTIM_DTR_DTFSLK ((uint32_t)0x40000000) /*!< Dead time falling sign lock */ |
aravindsv | 0:ba7650f404af | 1551 | #define HRTIM_DTR_DTFLK ((uint32_t)0x80000000) /*!< Dead time falling lock */ |
aravindsv | 0:ba7650f404af | 1552 | |
aravindsv | 0:ba7650f404af | 1553 | /**** Bit definition for Slave Output 1 set register **************************/ |
aravindsv | 0:ba7650f404af | 1554 | #define HRTIM_SET1R_SST ((uint32_t)0x00000001) /*!< software set trigger */ |
aravindsv | 0:ba7650f404af | 1555 | #define HRTIM_SET1R_RESYNC ((uint32_t)0x00000002) /*!< Timer A resynchronization */ |
aravindsv | 0:ba7650f404af | 1556 | #define HRTIM_SET1R_PER ((uint32_t)0x00000004) /*!< Timer A period */ |
aravindsv | 0:ba7650f404af | 1557 | #define HRTIM_SET1R_CMP1 ((uint32_t)0x00000008) /*!< Timer A compare 1 */ |
aravindsv | 0:ba7650f404af | 1558 | #define HRTIM_SET1R_CMP2 ((uint32_t)0x00000010) /*!< Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 1559 | #define HRTIM_SET1R_CMP3 ((uint32_t)0x00000020) /*!< Timer A compare 3 */ |
aravindsv | 0:ba7650f404af | 1560 | #define HRTIM_SET1R_CMP4 ((uint32_t)0x00000040) /*!< Timer A compare 4 */ |
aravindsv | 0:ba7650f404af | 1561 | |
aravindsv | 0:ba7650f404af | 1562 | #define HRTIM_SET1R_MSTPER ((uint32_t)0x00000080) /*!< Master period */ |
aravindsv | 0:ba7650f404af | 1563 | #define HRTIM_SET1R_MSTCMP1 ((uint32_t)0x00000100) /*!< Master compare 1 */ |
aravindsv | 0:ba7650f404af | 1564 | #define HRTIM_SET1R_MSTCMP2 ((uint32_t)0x00000200) /*!< Master compare 2 */ |
aravindsv | 0:ba7650f404af | 1565 | #define HRTIM_SET1R_MSTCMP3 ((uint32_t)0x00000400) /*!< Master compare 3 */ |
aravindsv | 0:ba7650f404af | 1566 | #define HRTIM_SET1R_MSTCMP4 ((uint32_t)0x00000800) /*!< Master compare 4 */ |
aravindsv | 0:ba7650f404af | 1567 | |
aravindsv | 0:ba7650f404af | 1568 | #define HRTIM_SET1R_TIMEVNT1 ((uint32_t)0x00001000) /*!< Timer event 1 */ |
aravindsv | 0:ba7650f404af | 1569 | #define HRTIM_SET1R_TIMEVNT2 ((uint32_t)0x00002000) /*!< Timer event 2 */ |
aravindsv | 0:ba7650f404af | 1570 | #define HRTIM_SET1R_TIMEVNT3 ((uint32_t)0x00004000) /*!< Timer event 3 */ |
aravindsv | 0:ba7650f404af | 1571 | #define HRTIM_SET1R_TIMEVNT4 ((uint32_t)0x00008000) /*!< Timer event 4 */ |
aravindsv | 0:ba7650f404af | 1572 | #define HRTIM_SET1R_TIMEVNT5 ((uint32_t)0x00010000) /*!< Timer event 5 */ |
aravindsv | 0:ba7650f404af | 1573 | #define HRTIM_SET1R_TIMEVNT6 ((uint32_t)0x00020000) /*!< Timer event 6 */ |
aravindsv | 0:ba7650f404af | 1574 | #define HRTIM_SET1R_TIMEVNT7 ((uint32_t)0x00040000) /*!< Timer event 7 */ |
aravindsv | 0:ba7650f404af | 1575 | #define HRTIM_SET1R_TIMEVNT8 ((uint32_t)0x00080000) /*!< Timer event 8 */ |
aravindsv | 0:ba7650f404af | 1576 | #define HRTIM_SET1R_TIMEVNT9 ((uint32_t)0x00100000) /*!< Timer event 9 */ |
aravindsv | 0:ba7650f404af | 1577 | |
aravindsv | 0:ba7650f404af | 1578 | #define HRTIM_SET1R_EXTVNT1 ((uint32_t)0x00200000) /*!< External event 1 */ |
aravindsv | 0:ba7650f404af | 1579 | #define HRTIM_SET1R_EXTVNT2 ((uint32_t)0x00400000) /*!< External event 2 */ |
aravindsv | 0:ba7650f404af | 1580 | #define HRTIM_SET1R_EXTVNT3 ((uint32_t)0x00800000) /*!< External event 3 */ |
aravindsv | 0:ba7650f404af | 1581 | #define HRTIM_SET1R_EXTVNT4 ((uint32_t)0x01000000) /*!< External event 4 */ |
aravindsv | 0:ba7650f404af | 1582 | #define HRTIM_SET1R_EXTVNT5 ((uint32_t)0x02000000) /*!< External event 5 */ |
aravindsv | 0:ba7650f404af | 1583 | #define HRTIM_SET1R_EXTVNT6 ((uint32_t)0x04000000) /*!< External event 6 */ |
aravindsv | 0:ba7650f404af | 1584 | #define HRTIM_SET1R_EXTVNT7 ((uint32_t)0x08000000) /*!< External event 7 */ |
aravindsv | 0:ba7650f404af | 1585 | #define HRTIM_SET1R_EXTVNT8 ((uint32_t)0x10000000) /*!< External event 8 */ |
aravindsv | 0:ba7650f404af | 1586 | #define HRTIM_SET1R_EXTVNT9 ((uint32_t)0x20000000) /*!< External event 9 */ |
aravindsv | 0:ba7650f404af | 1587 | #define HRTIM_SET1R_EXTVNT10 ((uint32_t)0x40000000) /*!< External event 10 */ |
aravindsv | 0:ba7650f404af | 1588 | |
aravindsv | 0:ba7650f404af | 1589 | #define HRTIM_SET1R_UPDATE ((uint32_t)0x80000000) /*!< Register update (transfer preload to active) */ |
aravindsv | 0:ba7650f404af | 1590 | |
aravindsv | 0:ba7650f404af | 1591 | /**** Bit definition for Slave Output 1 reset register ************************/ |
aravindsv | 0:ba7650f404af | 1592 | #define HRTIM_RST1R_SRT ((uint32_t)0x00000001) /*!< software reset trigger */ |
aravindsv | 0:ba7650f404af | 1593 | #define HRTIM_RST1R_RESYNC ((uint32_t)0x00000002) /*!< Timer A resynchronization */ |
aravindsv | 0:ba7650f404af | 1594 | #define HRTIM_RST1R_PER ((uint32_t)0x00000004) /*!< Timer A period */ |
aravindsv | 0:ba7650f404af | 1595 | #define HRTIM_RST1R_CMP1 ((uint32_t)0x00000008) /*!< Timer A compare 1 */ |
aravindsv | 0:ba7650f404af | 1596 | #define HRTIM_RST1R_CMP2 ((uint32_t)0x00000010) /*!< Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 1597 | #define HRTIM_RST1R_CMP3 ((uint32_t)0x00000020) /*!< Timer A compare 3 */ |
aravindsv | 0:ba7650f404af | 1598 | #define HRTIM_RST1R_CMP4 ((uint32_t)0x00000040) /*!< Timer A compare 4 */ |
aravindsv | 0:ba7650f404af | 1599 | |
aravindsv | 0:ba7650f404af | 1600 | #define HRTIM_RST1R_MSTPER ((uint32_t)0x00000080) /*!< Master period */ |
aravindsv | 0:ba7650f404af | 1601 | #define HRTIM_RST1R_MSTCMP1 ((uint32_t)0x00000100) /*!< Master compare 1 */ |
aravindsv | 0:ba7650f404af | 1602 | #define HRTIM_RST1R_MSTCMP2 ((uint32_t)0x00000200) /*!< Master compare 2 */ |
aravindsv | 0:ba7650f404af | 1603 | #define HRTIM_RST1R_MSTCMP3 ((uint32_t)0x00000400) /*!< Master compare 3 */ |
aravindsv | 0:ba7650f404af | 1604 | #define HRTIM_RST1R_MSTCMP4 ((uint32_t)0x00000800) /*!< Master compare 4 */ |
aravindsv | 0:ba7650f404af | 1605 | |
aravindsv | 0:ba7650f404af | 1606 | #define HRTIM_RST1R_TIMEVNT1 ((uint32_t)0x00001000) /*!< Timer event 1 */ |
aravindsv | 0:ba7650f404af | 1607 | #define HRTIM_RST1R_TIMEVNT2 ((uint32_t)0x00002000) /*!< Timer event 2 */ |
aravindsv | 0:ba7650f404af | 1608 | #define HRTIM_RST1R_TIMEVNT3 ((uint32_t)0x00004000) /*!< Timer event 3 */ |
aravindsv | 0:ba7650f404af | 1609 | #define HRTIM_RST1R_TIMEVNT4 ((uint32_t)0x00008000) /*!< Timer event 4 */ |
aravindsv | 0:ba7650f404af | 1610 | #define HRTIM_RST1R_TIMEVNT5 ((uint32_t)0x00010000) /*!< Timer event 5 */ |
aravindsv | 0:ba7650f404af | 1611 | #define HRTIM_RST1R_TIMEVNT6 ((uint32_t)0x00020000) /*!< Timer event 6 */ |
aravindsv | 0:ba7650f404af | 1612 | #define HRTIM_RST1R_TIMEVNT7 ((uint32_t)0x00040000) /*!< Timer event 7 */ |
aravindsv | 0:ba7650f404af | 1613 | #define HRTIM_RST1R_TIMEVNT8 ((uint32_t)0x00080000) /*!< Timer event 8 */ |
aravindsv | 0:ba7650f404af | 1614 | #define HRTIM_RST1R_TIMEVNT9 ((uint32_t)0x00100000) /*!< Timer event 9 */ |
aravindsv | 0:ba7650f404af | 1615 | |
aravindsv | 0:ba7650f404af | 1616 | #define HRTIM_RST1R_EXTVNT1 ((uint32_t)0x00200000) /*!< External event 1 */ |
aravindsv | 0:ba7650f404af | 1617 | #define HRTIM_RST1R_EXTVNT2 ((uint32_t)0x00400000) /*!< External event 2 */ |
aravindsv | 0:ba7650f404af | 1618 | #define HRTIM_RST1R_EXTVNT3 ((uint32_t)0x00800000) /*!< External event 3 */ |
aravindsv | 0:ba7650f404af | 1619 | #define HRTIM_RST1R_EXTVNT4 ((uint32_t)0x01000000) /*!< External event 4 */ |
aravindsv | 0:ba7650f404af | 1620 | #define HRTIM_RST1R_EXTVNT5 ((uint32_t)0x02000000) /*!< External event 5 */ |
aravindsv | 0:ba7650f404af | 1621 | #define HRTIM_RST1R_EXTVNT6 ((uint32_t)0x04000000) /*!< External event 6 */ |
aravindsv | 0:ba7650f404af | 1622 | #define HRTIM_RST1R_EXTVNT7 ((uint32_t)0x08000000) /*!< External event 7 */ |
aravindsv | 0:ba7650f404af | 1623 | #define HRTIM_RST1R_EXTVNT8 ((uint32_t)0x10000000) /*!< External event 8 */ |
aravindsv | 0:ba7650f404af | 1624 | #define HRTIM_RST1R_EXTVNT9 ((uint32_t)0x20000000) /*!< External event 9 */ |
aravindsv | 0:ba7650f404af | 1625 | #define HRTIM_RST1R_EXTVNT10 ((uint32_t)0x40000000) /*!< External event 10 */ |
aravindsv | 0:ba7650f404af | 1626 | |
aravindsv | 0:ba7650f404af | 1627 | #define HRTIM_RST1R_UPDATE ((uint32_t)0x80000000) /*!< Register update (transfer preload to active) */ |
aravindsv | 0:ba7650f404af | 1628 | |
aravindsv | 0:ba7650f404af | 1629 | |
aravindsv | 0:ba7650f404af | 1630 | /**** Bit definition for Slave Output 2 set register **************************/ |
aravindsv | 0:ba7650f404af | 1631 | #define HRTIM_SET2R_SST ((uint32_t)0x00000001) /*!< software set trigger */ |
aravindsv | 0:ba7650f404af | 1632 | #define HRTIM_SET2R_RESYNC ((uint32_t)0x00000002) /*!< Timer A resynchronization */ |
aravindsv | 0:ba7650f404af | 1633 | #define HRTIM_SET2R_PER ((uint32_t)0x00000004) /*!< Timer A period */ |
aravindsv | 0:ba7650f404af | 1634 | #define HRTIM_SET2R_CMP1 ((uint32_t)0x00000008) /*!< Timer A compare 1 */ |
aravindsv | 0:ba7650f404af | 1635 | #define HRTIM_SET2R_CMP2 ((uint32_t)0x00000010) /*!< Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 1636 | #define HRTIM_SET2R_CMP3 ((uint32_t)0x00000020) /*!< Timer A compare 3 */ |
aravindsv | 0:ba7650f404af | 1637 | #define HRTIM_SET2R_CMP4 ((uint32_t)0x00000040) /*!< Timer A compare 4 */ |
aravindsv | 0:ba7650f404af | 1638 | |
aravindsv | 0:ba7650f404af | 1639 | #define HRTIM_SET2R_MSTPER ((uint32_t)0x00000080) /*!< Master period */ |
aravindsv | 0:ba7650f404af | 1640 | #define HRTIM_SET2R_MSTCMP1 ((uint32_t)0x00000100) /*!< Master compare 1 */ |
aravindsv | 0:ba7650f404af | 1641 | #define HRTIM_SET2R_MSTCMP2 ((uint32_t)0x00000200) /*!< Master compare 2 */ |
aravindsv | 0:ba7650f404af | 1642 | #define HRTIM_SET2R_MSTCMP3 ((uint32_t)0x00000400) /*!< Master compare 3 */ |
aravindsv | 0:ba7650f404af | 1643 | #define HRTIM_SET2R_MSTCMP4 ((uint32_t)0x00000800) /*!< Master compare 4 */ |
aravindsv | 0:ba7650f404af | 1644 | |
aravindsv | 0:ba7650f404af | 1645 | #define HRTIM_SET2R_TIMEVNT1 ((uint32_t)0x00001000) /*!< Timer event 1 */ |
aravindsv | 0:ba7650f404af | 1646 | #define HRTIM_SET2R_TIMEVNT2 ((uint32_t)0x00002000) /*!< Timer event 2 */ |
aravindsv | 0:ba7650f404af | 1647 | #define HRTIM_SET2R_TIMEVNT3 ((uint32_t)0x00004000) /*!< Timer event 3 */ |
aravindsv | 0:ba7650f404af | 1648 | #define HRTIM_SET2R_TIMEVNT4 ((uint32_t)0x00008000) /*!< Timer event 4 */ |
aravindsv | 0:ba7650f404af | 1649 | #define HRTIM_SET2R_TIMEVNT5 ((uint32_t)0x00010000) /*!< Timer event 5 */ |
aravindsv | 0:ba7650f404af | 1650 | #define HRTIM_SET2R_TIMEVNT6 ((uint32_t)0x00020000) /*!< Timer event 6 */ |
aravindsv | 0:ba7650f404af | 1651 | #define HRTIM_SET2R_TIMEVNT7 ((uint32_t)0x00040000) /*!< Timer event 7 */ |
aravindsv | 0:ba7650f404af | 1652 | #define HRTIM_SET2R_TIMEVNT8 ((uint32_t)0x00080000) /*!< Timer event 8 */ |
aravindsv | 0:ba7650f404af | 1653 | #define HRTIM_SET2R_TIMEVNT9 ((uint32_t)0x00100000) /*!< Timer event 9 */ |
aravindsv | 0:ba7650f404af | 1654 | |
aravindsv | 0:ba7650f404af | 1655 | #define HRTIM_SET2R_EXTVNT1 ((uint32_t)0x00200000) /*!< External event 1 */ |
aravindsv | 0:ba7650f404af | 1656 | #define HRTIM_SET2R_EXTVNT2 ((uint32_t)0x00400000) /*!< External event 2 */ |
aravindsv | 0:ba7650f404af | 1657 | #define HRTIM_SET2R_EXTVNT3 ((uint32_t)0x00800000) /*!< External event 3 */ |
aravindsv | 0:ba7650f404af | 1658 | #define HRTIM_SET2R_EXTVNT4 ((uint32_t)0x01000000) /*!< External event 4 */ |
aravindsv | 0:ba7650f404af | 1659 | #define HRTIM_SET2R_EXTVNT5 ((uint32_t)0x02000000) /*!< External event 5 */ |
aravindsv | 0:ba7650f404af | 1660 | #define HRTIM_SET2R_EXTVNT6 ((uint32_t)0x04000000) /*!< External event 6 */ |
aravindsv | 0:ba7650f404af | 1661 | #define HRTIM_SET2R_EXTVNT7 ((uint32_t)0x08000000) /*!< External event 7 */ |
aravindsv | 0:ba7650f404af | 1662 | #define HRTIM_SET2R_EXTVNT8 ((uint32_t)0x10000000) /*!< External event 8 */ |
aravindsv | 0:ba7650f404af | 1663 | #define HRTIM_SET2R_EXTVNT9 ((uint32_t)0x20000000) /*!< External event 9 */ |
aravindsv | 0:ba7650f404af | 1664 | #define HRTIM_SET2R_EXTVNT10 ((uint32_t)0x40000000) /*!< External event 10 */ |
aravindsv | 0:ba7650f404af | 1665 | |
aravindsv | 0:ba7650f404af | 1666 | #define HRTIM_SET2R_UPDATE ((uint32_t)0x80000000) /*!< Register update (transfer preload to active) */ |
aravindsv | 0:ba7650f404af | 1667 | |
aravindsv | 0:ba7650f404af | 1668 | /**** Bit definition for Slave Output 2 reset register ************************/ |
aravindsv | 0:ba7650f404af | 1669 | #define HRTIM_RST2R_SRT ((uint32_t)0x00000001) /*!< software reset trigger */ |
aravindsv | 0:ba7650f404af | 1670 | #define HRTIM_RST2R_RESYNC ((uint32_t)0x00000002) /*!< Timer A resynchronization */ |
aravindsv | 0:ba7650f404af | 1671 | #define HRTIM_RST2R_PER ((uint32_t)0x00000004) /*!< Timer A period */ |
aravindsv | 0:ba7650f404af | 1672 | #define HRTIM_RST2R_CMP1 ((uint32_t)0x00000008) /*!< Timer A compare 1 */ |
aravindsv | 0:ba7650f404af | 1673 | #define HRTIM_RST2R_CMP2 ((uint32_t)0x00000010) /*!< Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 1674 | #define HRTIM_RST2R_CMP3 ((uint32_t)0x00000020) /*!< Timer A compare 3 */ |
aravindsv | 0:ba7650f404af | 1675 | #define HRTIM_RST2R_CMP4 ((uint32_t)0x00000040) /*!< Timer A compare 4 */ |
aravindsv | 0:ba7650f404af | 1676 | |
aravindsv | 0:ba7650f404af | 1677 | #define HRTIM_RST2R_MSTPER ((uint32_t)0x00000080) /*!< Master period */ |
aravindsv | 0:ba7650f404af | 1678 | #define HRTIM_RST2R_MSTCMP1 ((uint32_t)0x00000100) /*!< Master compare 1 */ |
aravindsv | 0:ba7650f404af | 1679 | #define HRTIM_RST2R_MSTCMP2 ((uint32_t)0x00000200) /*!< Master compare 2 */ |
aravindsv | 0:ba7650f404af | 1680 | #define HRTIM_RST2R_MSTCMP3 ((uint32_t)0x00000400) /*!< Master compare 3 */ |
aravindsv | 0:ba7650f404af | 1681 | #define HRTIM_RST2R_MSTCMP4 ((uint32_t)0x00000800) /*!< Master compare 4 */ |
aravindsv | 0:ba7650f404af | 1682 | |
aravindsv | 0:ba7650f404af | 1683 | #define HRTIM_RST2R_TIMEVNT1 ((uint32_t)0x00001000) /*!< Timer event 1 */ |
aravindsv | 0:ba7650f404af | 1684 | #define HRTIM_RST2R_TIMEVNT2 ((uint32_t)0x00002000) /*!< Timer event 2 */ |
aravindsv | 0:ba7650f404af | 1685 | #define HRTIM_RST2R_TIMEVNT3 ((uint32_t)0x00004000) /*!< Timer event 3 */ |
aravindsv | 0:ba7650f404af | 1686 | #define HRTIM_RST2R_TIMEVNT4 ((uint32_t)0x00008000) /*!< Timer event 4 */ |
aravindsv | 0:ba7650f404af | 1687 | #define HRTIM_RST2R_TIMEVNT5 ((uint32_t)0x00010000) /*!< Timer event 5 */ |
aravindsv | 0:ba7650f404af | 1688 | #define HRTIM_RST2R_TIMEVNT6 ((uint32_t)0x00020000) /*!< Timer event 6 */ |
aravindsv | 0:ba7650f404af | 1689 | #define HRTIM_RST2R_TIMEVNT7 ((uint32_t)0x00040000) /*!< Timer event 7 */ |
aravindsv | 0:ba7650f404af | 1690 | #define HRTIM_RST2R_TIMEVNT8 ((uint32_t)0x00080000) /*!< Timer event 8 */ |
aravindsv | 0:ba7650f404af | 1691 | #define HRTIM_RST2R_TIMEVNT9 ((uint32_t)0x00100000) /*!< Timer event 9 */ |
aravindsv | 0:ba7650f404af | 1692 | |
aravindsv | 0:ba7650f404af | 1693 | #define HRTIM_RST2R_EXTVNT1 ((uint32_t)0x00200000) /*!< External event 1 */ |
aravindsv | 0:ba7650f404af | 1694 | #define HRTIM_RST2R_EXTVNT2 ((uint32_t)0x00400000) /*!< External event 2 */ |
aravindsv | 0:ba7650f404af | 1695 | #define HRTIM_RST2R_EXTVNT3 ((uint32_t)0x00800000) /*!< External event 3 */ |
aravindsv | 0:ba7650f404af | 1696 | #define HRTIM_RST2R_EXTVNT4 ((uint32_t)0x01000000) /*!< External event 4 */ |
aravindsv | 0:ba7650f404af | 1697 | #define HRTIM_RST2R_EXTVNT5 ((uint32_t)0x02000000) /*!< External event 5 */ |
aravindsv | 0:ba7650f404af | 1698 | #define HRTIM_RST2R_EXTVNT6 ((uint32_t)0x04000000) /*!< External event 6 */ |
aravindsv | 0:ba7650f404af | 1699 | #define HRTIM_RST2R_EXTVNT7 ((uint32_t)0x08000000) /*!< External event 7 */ |
aravindsv | 0:ba7650f404af | 1700 | #define HRTIM_RST2R_EXTVNT8 ((uint32_t)0x10000000) /*!< External event 8 */ |
aravindsv | 0:ba7650f404af | 1701 | #define HRTIM_RST2R_EXTVNT9 ((uint32_t)0x20000000) /*!< External event 9 */ |
aravindsv | 0:ba7650f404af | 1702 | #define HRTIM_RST2R_EXTVNT10 ((uint32_t)0x40000000) /*!< External event 10 */ |
aravindsv | 0:ba7650f404af | 1703 | |
aravindsv | 0:ba7650f404af | 1704 | #define HRTIM_RST2R_UPDATE ((uint32_t)0x80000000) /*!< Register update (transfer preload to active) */ |
aravindsv | 0:ba7650f404af | 1705 | |
aravindsv | 0:ba7650f404af | 1706 | /**** Bit definition for Slave external event filtering register 1 ***********/ |
aravindsv | 0:ba7650f404af | 1707 | #define HRTIM_EEFR1_EE1LTCH ((uint32_t)0x00000001) /*!< External Event 1 latch */ |
aravindsv | 0:ba7650f404af | 1708 | #define HRTIM_EEFR1_EE1FLTR ((uint32_t)0x0000001E) /*!< External Event 1 filter mask */ |
aravindsv | 0:ba7650f404af | 1709 | #define HRTIM_EEFR1_EE1FLTR_0 ((uint32_t)0x00000002) /*!< External Event 1 bit 0 */ |
aravindsv | 0:ba7650f404af | 1710 | #define HRTIM_EEFR1_EE1FLTR_1 ((uint32_t)0x00000004) /*!< External Event 1 bit 1*/ |
aravindsv | 0:ba7650f404af | 1711 | #define HRTIM_EEFR1_EE1FLTR_2 ((uint32_t)0x00000008) /*!< External Event 1 bit 2 */ |
aravindsv | 0:ba7650f404af | 1712 | #define HRTIM_EEFR1_EE1FLTR_3 ((uint32_t)0x00000010) /*!< External Event 1 bit 3 */ |
aravindsv | 0:ba7650f404af | 1713 | |
aravindsv | 0:ba7650f404af | 1714 | #define HRTIM_EEFR1_EE2LTCH ((uint32_t)0x00000040) /*!< External Event 2 latch */ |
aravindsv | 0:ba7650f404af | 1715 | #define HRTIM_EEFR1_EE2FLTR ((uint32_t)0x00000780) /*!< External Event 2 filter mask */ |
aravindsv | 0:ba7650f404af | 1716 | #define HRTIM_EEFR1_EE2FLTR_0 ((uint32_t)0x00000080) /*!< External Event 2 bit 0 */ |
aravindsv | 0:ba7650f404af | 1717 | #define HRTIM_EEFR1_EE2FLTR_1 ((uint32_t)0x00000100) /*!< External Event 2 bit 1*/ |
aravindsv | 0:ba7650f404af | 1718 | #define HRTIM_EEFR1_EE2FLTR_2 ((uint32_t)0x00000200) /*!< External Event 2 bit 2 */ |
aravindsv | 0:ba7650f404af | 1719 | #define HRTIM_EEFR1_EE2FLTR_3 ((uint32_t)0x00000400) /*!< External Event 2 bit 3 */ |
aravindsv | 0:ba7650f404af | 1720 | |
aravindsv | 0:ba7650f404af | 1721 | #define HRTIM_EEFR1_EE3LTCH ((uint32_t)0x00001000) /*!< External Event 3 latch */ |
aravindsv | 0:ba7650f404af | 1722 | #define HRTIM_EEFR1_EE3FLTR ((uint32_t)0x0001E000) /*!< External Event 3 filter mask */ |
aravindsv | 0:ba7650f404af | 1723 | #define HRTIM_EEFR1_EE3FLTR_0 ((uint32_t)0x00002000) /*!< External Event 3 bit 0 */ |
aravindsv | 0:ba7650f404af | 1724 | #define HRTIM_EEFR1_EE3FLTR_1 ((uint32_t)0x00004000) /*!< External Event 3 bit 1*/ |
aravindsv | 0:ba7650f404af | 1725 | #define HRTIM_EEFR1_EE3FLTR_2 ((uint32_t)0x00008000) /*!< External Event 3 bit 2 */ |
aravindsv | 0:ba7650f404af | 1726 | #define HRTIM_EEFR1_EE3FLTR_3 ((uint32_t)0x00010000) /*!< External Event 3 bit 3 */ |
aravindsv | 0:ba7650f404af | 1727 | |
aravindsv | 0:ba7650f404af | 1728 | #define HRTIM_EEFR1_EE4LTCH ((uint32_t)0x00040000) /*!< External Event 4 latch */ |
aravindsv | 0:ba7650f404af | 1729 | #define HRTIM_EEFR1_EE4FLTR ((uint32_t)0x00780000) /*!< External Event 4 filter mask */ |
aravindsv | 0:ba7650f404af | 1730 | #define HRTIM_EEFR1_EE4FLTR_0 ((uint32_t)0x00080000) /*!< External Event 4 bit 0 */ |
aravindsv | 0:ba7650f404af | 1731 | #define HRTIM_EEFR1_EE4FLTR_1 ((uint32_t)0x00100000) /*!< External Event 4 bit 1*/ |
aravindsv | 0:ba7650f404af | 1732 | #define HRTIM_EEFR1_EE4FLTR_2 ((uint32_t)0x00200000) /*!< External Event 4 bit 2 */ |
aravindsv | 0:ba7650f404af | 1733 | #define HRTIM_EEFR1_EE4FLTR_3 ((uint32_t)0x00400000) /*!< External Event 4 bit 3 */ |
aravindsv | 0:ba7650f404af | 1734 | |
aravindsv | 0:ba7650f404af | 1735 | #define HRTIM_EEFR1_EE5LTCH ((uint32_t)0x01000000) /*!< External Event 5 latch */ |
aravindsv | 0:ba7650f404af | 1736 | #define HRTIM_EEFR1_EE5FLTR ((uint32_t)0x1E000000) /*!< External Event 5 filter mask */ |
aravindsv | 0:ba7650f404af | 1737 | #define HRTIM_EEFR1_EE5FLTR_0 ((uint32_t)0x02000000) /*!< External Event 5 bit 0 */ |
aravindsv | 0:ba7650f404af | 1738 | #define HRTIM_EEFR1_EE5FLTR_1 ((uint32_t)0x04000000) /*!< External Event 5 bit 1*/ |
aravindsv | 0:ba7650f404af | 1739 | #define HRTIM_EEFR1_EE5FLTR_2 ((uint32_t)0x08000000) /*!< External Event 5 bit 2 */ |
aravindsv | 0:ba7650f404af | 1740 | #define HRTIM_EEFR1_EE5FLTR_3 ((uint32_t)0x10000000) /*!< External Event 5 bit 3 */ |
aravindsv | 0:ba7650f404af | 1741 | |
aravindsv | 0:ba7650f404af | 1742 | /**** Bit definition for Slave external event filtering register 2 ***********/ |
aravindsv | 0:ba7650f404af | 1743 | #define HRTIM_EEFR2_EE6LTCH ((uint32_t)0x00000001) /*!< External Event 6 latch */ |
aravindsv | 0:ba7650f404af | 1744 | #define HRTIM_EEFR2_EE6FLTR ((uint32_t)0x0000001E) /*!< External Event 6 filter mask */ |
aravindsv | 0:ba7650f404af | 1745 | #define HRTIM_EEFR2_EE6FLTR_0 ((uint32_t)0x00000002) /*!< External Event 6 bit 0 */ |
aravindsv | 0:ba7650f404af | 1746 | #define HRTIM_EEFR2_EE6FLTR_1 ((uint32_t)0x00000004) /*!< External Event 6 bit 1*/ |
aravindsv | 0:ba7650f404af | 1747 | #define HRTIM_EEFR2_EE6FLTR_2 ((uint32_t)0x00000008) /*!< External Event 6 bit 2 */ |
aravindsv | 0:ba7650f404af | 1748 | #define HRTIM_EEFR2_EE6FLTR_3 ((uint32_t)0x00000010) /*!< External Event 6 bit 3 */ |
aravindsv | 0:ba7650f404af | 1749 | |
aravindsv | 0:ba7650f404af | 1750 | #define HRTIM_EEFR2_EE7LTCH ((uint32_t)0x00000040) /*!< External Event 7 latch */ |
aravindsv | 0:ba7650f404af | 1751 | #define HRTIM_EEFR2_EE7FLTR ((uint32_t)0x00000780) /*!< External Event 7 filter mask */ |
aravindsv | 0:ba7650f404af | 1752 | #define HRTIM_EEFR2_EE7FLTR_0 ((uint32_t)0x00000080) /*!< External Event 7 bit 0 */ |
aravindsv | 0:ba7650f404af | 1753 | #define HRTIM_EEFR2_EE7FLTR_1 ((uint32_t)0x00000100) /*!< External Event 7 bit 1*/ |
aravindsv | 0:ba7650f404af | 1754 | #define HRTIM_EEFR2_EE7FLTR_2 ((uint32_t)0x00000200) /*!< External Event 7 bit 2 */ |
aravindsv | 0:ba7650f404af | 1755 | #define HRTIM_EEFR2_EE7FLTR_3 ((uint32_t)0x00000400) /*!< External Event 7 bit 3 */ |
aravindsv | 0:ba7650f404af | 1756 | |
aravindsv | 0:ba7650f404af | 1757 | #define HRTIM_EEFR2_EE8LTCH ((uint32_t)0x00001000) /*!< External Event 8 latch */ |
aravindsv | 0:ba7650f404af | 1758 | #define HRTIM_EEFR2_EE8FLTR ((uint32_t)0x0001E000) /*!< External Event 8 filter mask */ |
aravindsv | 0:ba7650f404af | 1759 | #define HRTIM_EEFR2_EE8FLTR_0 ((uint32_t)0x00002000) /*!< External Event 8 bit 0 */ |
aravindsv | 0:ba7650f404af | 1760 | #define HRTIM_EEFR2_EE8FLTR_1 ((uint32_t)0x00004000) /*!< External Event 8 bit 1*/ |
aravindsv | 0:ba7650f404af | 1761 | #define HRTIM_EEFR2_EE8FLTR_2 ((uint32_t)0x00008000) /*!< External Event 8 bit 2 */ |
aravindsv | 0:ba7650f404af | 1762 | #define HRTIM_EEFR2_EE8FLTR_3 ((uint32_t)0x00010000) /*!< External Event 8 bit 3 */ |
aravindsv | 0:ba7650f404af | 1763 | |
aravindsv | 0:ba7650f404af | 1764 | #define HRTIM_EEFR2_EE9LTCH ((uint32_t)0x00040000) /*!< External Event 9 latch */ |
aravindsv | 0:ba7650f404af | 1765 | #define HRTIM_EEFR2_EE9FLTR ((uint32_t)0x00780000) /*!< External Event 9 filter mask */ |
aravindsv | 0:ba7650f404af | 1766 | #define HRTIM_EEFR2_EE9FLTR_0 ((uint32_t)0x00080000) /*!< External Event 9 bit 0 */ |
aravindsv | 0:ba7650f404af | 1767 | #define HRTIM_EEFR2_EE9FLTR_1 ((uint32_t)0x00100000) /*!< External Event 9 bit 1*/ |
aravindsv | 0:ba7650f404af | 1768 | #define HRTIM_EEFR2_EE9FLTR_2 ((uint32_t)0x00200000) /*!< External Event 9 bit 2 */ |
aravindsv | 0:ba7650f404af | 1769 | #define HRTIM_EEFR2_EE9FLTR_3 ((uint32_t)0x00400000) /*!< External Event 9 bit 3 */ |
aravindsv | 0:ba7650f404af | 1770 | |
aravindsv | 0:ba7650f404af | 1771 | #define HRTIM_EEFR2_EE10LTCH ((uint32_t)0x01000000) /*!< External Event 10 latch */ |
aravindsv | 0:ba7650f404af | 1772 | #define HRTIM_EEFR2_EE10FLTR ((uint32_t)0x1E000000) /*!< External Event 10 filter mask */ |
aravindsv | 0:ba7650f404af | 1773 | #define HRTIM_EEFR2_EE10FLTR_0 ((uint32_t)0x02000000) /*!< External Event 10 bit 0 */ |
aravindsv | 0:ba7650f404af | 1774 | #define HRTIM_EEFR2_EE10FLTR_1 ((uint32_t)0x04000000) /*!< External Event 10 bit 1*/ |
aravindsv | 0:ba7650f404af | 1775 | #define HRTIM_EEFR2_EE10FLTR_2 ((uint32_t)0x08000000) /*!< External Event 10 bit 2 */ |
aravindsv | 0:ba7650f404af | 1776 | #define HRTIM_EEFR2_EE10FLTR_3 ((uint32_t)0x10000000) /*!< External Event 10 bit 3 */ |
aravindsv | 0:ba7650f404af | 1777 | |
aravindsv | 0:ba7650f404af | 1778 | /**** Bit definition for Slave Timer reset register ***************************/ |
aravindsv | 0:ba7650f404af | 1779 | #define HRTIM_RSTR_UPDATE ((uint32_t)0x00000002) /*!< Timer update */ |
aravindsv | 0:ba7650f404af | 1780 | #define HRTIM_RSTR_CMP2 ((uint32_t)0x00000004) /*!< Timer compare2 */ |
aravindsv | 0:ba7650f404af | 1781 | #define HRTIM_RSTR_CMP4 ((uint32_t)0x00000008) /*!< Timer compare4 */ |
aravindsv | 0:ba7650f404af | 1782 | |
aravindsv | 0:ba7650f404af | 1783 | #define HRTIM_RSTR_MSTPER ((uint32_t)0x00000010) /*!< Master period */ |
aravindsv | 0:ba7650f404af | 1784 | #define HRTIM_RSTR_MSTCMP1 ((uint32_t)0x00000020) /*!< Master compare1 */ |
aravindsv | 0:ba7650f404af | 1785 | #define HRTIM_RSTR_MSTCMP2 ((uint32_t)0x00000040) /*!< Master compare2 */ |
aravindsv | 0:ba7650f404af | 1786 | #define HRTIM_RSTR_MSTCMP3 ((uint32_t)0x00000080) /*!< Master compare3 */ |
aravindsv | 0:ba7650f404af | 1787 | #define HRTIM_RSTR_MSTCMP4 ((uint32_t)0x00000100) /*!< Master compare4 */ |
aravindsv | 0:ba7650f404af | 1788 | |
aravindsv | 0:ba7650f404af | 1789 | #define HRTIM_RSTR_EXTEVNT1 ((uint32_t)0x00000200) /*!< External event 1 */ |
aravindsv | 0:ba7650f404af | 1790 | #define HRTIM_RSTR_EXTEVNT2 ((uint32_t)0x00000400) /*!< External event 2 */ |
aravindsv | 0:ba7650f404af | 1791 | #define HRTIM_RSTR_EXTEVNT3 ((uint32_t)0x00000800) /*!< External event 3 */ |
aravindsv | 0:ba7650f404af | 1792 | #define HRTIM_RSTR_EXTEVNT4 ((uint32_t)0x00001000) /*!< External event 4 */ |
aravindsv | 0:ba7650f404af | 1793 | #define HRTIM_RSTR_EXTEVNT5 ((uint32_t)0x00002000) /*!< External event 5 */ |
aravindsv | 0:ba7650f404af | 1794 | #define HRTIM_RSTR_EXTEVNT6 ((uint32_t)0x00004000) /*!< External event 6 */ |
aravindsv | 0:ba7650f404af | 1795 | #define HRTIM_RSTR_EXTEVNT7 ((uint32_t)0x00008000) /*!< External event 7 */ |
aravindsv | 0:ba7650f404af | 1796 | #define HRTIM_RSTR_EXTEVNT8 ((uint32_t)0x00010000) /*!< External event 8 */ |
aravindsv | 0:ba7650f404af | 1797 | #define HRTIM_RSTR_EXTEVNT9 ((uint32_t)0x00020000) /*!< External event 9 */ |
aravindsv | 0:ba7650f404af | 1798 | #define HRTIM_RSTR_EXTEVNT10 ((uint32_t)0x00040000) /*!< External event 10 */ |
aravindsv | 0:ba7650f404af | 1799 | |
aravindsv | 0:ba7650f404af | 1800 | #define HRTIM_RSTR_TIMBCMP1 ((uint32_t)0x00080000) /*!< Timer B compare 1 */ |
aravindsv | 0:ba7650f404af | 1801 | #define HRTIM_RSTR_TIMBCMP2 ((uint32_t)0x00100000) /*!< Timer B compare 2 */ |
aravindsv | 0:ba7650f404af | 1802 | #define HRTIM_RSTR_TIMBCMP4 ((uint32_t)0x00200000) /*!< Timer B compare 4 */ |
aravindsv | 0:ba7650f404af | 1803 | |
aravindsv | 0:ba7650f404af | 1804 | #define HRTIM_RSTR_TIMCCMP1 ((uint32_t)0x00400000) /*!< Timer C compare 1 */ |
aravindsv | 0:ba7650f404af | 1805 | #define HRTIM_RSTR_TIMCCMP2 ((uint32_t)0x00800000) /*!< Timer C compare 2 */ |
aravindsv | 0:ba7650f404af | 1806 | #define HRTIM_RSTR_TIMCCMP4 ((uint32_t)0x01000000) /*!< Timer C compare 4 */ |
aravindsv | 0:ba7650f404af | 1807 | |
aravindsv | 0:ba7650f404af | 1808 | #define HRTIM_RSTR_TIMDCMP1 ((uint32_t)0x02000000) /*!< Timer D compare 1 */ |
aravindsv | 0:ba7650f404af | 1809 | #define HRTIM_RSTR_TIMDCMP2 ((uint32_t)0x04000000) /*!< Timer D compare 2 */ |
aravindsv | 0:ba7650f404af | 1810 | #define HRTIM_RSTR_TIMDCMP4 ((uint32_t)0x08000000) /*!< Timer D compare 4 */ |
aravindsv | 0:ba7650f404af | 1811 | |
aravindsv | 0:ba7650f404af | 1812 | #define HRTIM_RSTR_TIMECMP1 ((uint32_t)0x10000000) /*!< Timer E compare 1 */ |
aravindsv | 0:ba7650f404af | 1813 | #define HRTIM_RSTR_TIMECMP2 ((uint32_t)0x20000000) /*!< Timer E compare 2 */ |
aravindsv | 0:ba7650f404af | 1814 | #define HRTIM_RSTR_TIMECMP4 ((uint32_t)0x40000000) /*!< Timer E compare 4 */ |
aravindsv | 0:ba7650f404af | 1815 | |
aravindsv | 0:ba7650f404af | 1816 | /**** Bit definition for Slave Timer Chopper register *************************/ |
aravindsv | 0:ba7650f404af | 1817 | #define HRTIM_CHPR_CARFRQ ((uint32_t)0x0000000F) /*!< Timer carrier frequency value */ |
aravindsv | 0:ba7650f404af | 1818 | #define HRTIM_CHPR_CARFRQ_0 ((uint32_t)0x00000001) /*!< Timer carrier frequency value bit 0 */ |
aravindsv | 0:ba7650f404af | 1819 | #define HRTIM_CHPR_CARFRQ_1 ((uint32_t)0x00000002) /*!< Timer carrier frequency value bit 1 */ |
aravindsv | 0:ba7650f404af | 1820 | #define HRTIM_CHPR_CARFRQ_2 ((uint32_t)0x00000004) /*!< Timer carrier frequency value bit 2 */ |
aravindsv | 0:ba7650f404af | 1821 | #define HRTIM_CHPR_CARFRQ_3 ((uint32_t)0x00000008) /*!< Timer carrier frequency value bit 3 */ |
aravindsv | 0:ba7650f404af | 1822 | |
aravindsv | 0:ba7650f404af | 1823 | #define HRTIM_CHPR_CARDTY ((uint32_t)0x00000070) /*!< Timer chopper duty cycle value */ |
aravindsv | 0:ba7650f404af | 1824 | #define HRTIM_CHPR_CARDTY_0 ((uint32_t)0x00000010) /*!< Timer chopper duty cycle value bit 0 */ |
aravindsv | 0:ba7650f404af | 1825 | #define HRTIM_CHPR_CARDTY_1 ((uint32_t)0x00000020) /*!< Timer chopper duty cycle value bit 1 */ |
aravindsv | 0:ba7650f404af | 1826 | #define HRTIM_CHPR_CARDTY_2 ((uint32_t)0x00000040) /*!< Timer chopper duty cycle value bit 2 */ |
aravindsv | 0:ba7650f404af | 1827 | |
aravindsv | 0:ba7650f404af | 1828 | #define HRTIM_CHPR_STRPW ((uint32_t)0x00000780) /*!< Timer start pulse width value */ |
aravindsv | 0:ba7650f404af | 1829 | #define HRTIM_CHPR_STRPW_0 ((uint32_t)0x00000080) /*!< Timer start pulse width value bit 0 */ |
aravindsv | 0:ba7650f404af | 1830 | #define HRTIM_CHPR_STRPW_1 ((uint32_t)0x00000100) /*!< Timer start pulse width value bit 1 */ |
aravindsv | 0:ba7650f404af | 1831 | #define HRTIM_CHPR_STRPW_2 ((uint32_t)0x00000200) /*!< Timer start pulse width value bit 2 */ |
aravindsv | 0:ba7650f404af | 1832 | #define HRTIM_CHPR_STRPW_3 ((uint32_t)0x00000400) /*!< Timer start pulse width value bit 3 */ |
aravindsv | 0:ba7650f404af | 1833 | |
aravindsv | 0:ba7650f404af | 1834 | /**** Bit definition for Slave Timer Capture 1 control register ***************/ |
aravindsv | 0:ba7650f404af | 1835 | #define HRTIM_CPT1CR_SWCPT ((uint32_t)0x00000001) /*!< Software capture */ |
aravindsv | 0:ba7650f404af | 1836 | #define HRTIM_CPT1CR_UPDCPT ((uint32_t)0x00000002) /*!< Update capture */ |
aravindsv | 0:ba7650f404af | 1837 | #define HRTIM_CPT1CR_EXEV1CPT ((uint32_t)0x00000004) /*!< External event 1 capture */ |
aravindsv | 0:ba7650f404af | 1838 | #define HRTIM_CPT1CR_EXEV2CPT ((uint32_t)0x00000008) /*!< External event 2 capture */ |
aravindsv | 0:ba7650f404af | 1839 | #define HRTIM_CPT1CR_EXEV3CPT ((uint32_t)0x00000010) /*!< External event 3 capture */ |
aravindsv | 0:ba7650f404af | 1840 | #define HRTIM_CPT1CR_EXEV4CPT ((uint32_t)0x00000020) /*!< External event 4 capture */ |
aravindsv | 0:ba7650f404af | 1841 | #define HRTIM_CPT1CR_EXEV5CPT ((uint32_t)0x00000040) /*!< External event 5 capture */ |
aravindsv | 0:ba7650f404af | 1842 | #define HRTIM_CPT1CR_EXEV6CPT ((uint32_t)0x00000080) /*!< External event 6 capture */ |
aravindsv | 0:ba7650f404af | 1843 | #define HRTIM_CPT1CR_EXEV7CPT ((uint32_t)0x00000100) /*!< External event 7 capture */ |
aravindsv | 0:ba7650f404af | 1844 | #define HRTIM_CPT1CR_EXEV8CPT ((uint32_t)0x00000200) /*!< External event 8 capture */ |
aravindsv | 0:ba7650f404af | 1845 | #define HRTIM_CPT1CR_EXEV9CPT ((uint32_t)0x00000400) /*!< External event 9 capture */ |
aravindsv | 0:ba7650f404af | 1846 | #define HRTIM_CPT1CR_EXEV10CPT ((uint32_t)0x00000800) /*!< External event 10 capture */ |
aravindsv | 0:ba7650f404af | 1847 | |
aravindsv | 0:ba7650f404af | 1848 | #define HRTIM_CPT1CR_TA1SET ((uint32_t)0x00001000) /*!< Timer A output 1 set */ |
aravindsv | 0:ba7650f404af | 1849 | #define HRTIM_CPT1CR_TA1RST ((uint32_t)0x00002000) /*!< Timer A output 1 reset */ |
aravindsv | 0:ba7650f404af | 1850 | #define HRTIM_CPT1CR_TA1CMP1 ((uint32_t)0x00004000) /*!< Timer A compare 1 */ |
aravindsv | 0:ba7650f404af | 1851 | #define HRTIM_CPT1CR_TA1CMP2 ((uint32_t)0x00008000) /*!< Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 1852 | |
aravindsv | 0:ba7650f404af | 1853 | #define HRTIM_CPT1CR_TB1SET ((uint32_t)0x00010000) /*!< Timer B output 1 set */ |
aravindsv | 0:ba7650f404af | 1854 | #define HRTIM_CPT1CR_TB1RST ((uint32_t)0x00020000) /*!< Timer B output 1 reset */ |
aravindsv | 0:ba7650f404af | 1855 | #define HRTIM_CPT1CR_TB1CMP1 ((uint32_t)0x00040000) /*!< Timer B compare 1 */ |
aravindsv | 0:ba7650f404af | 1856 | #define HRTIM_CPT1CR_TB1CMP2 ((uint32_t)0x00080000) /*!< Timer B compare 2 */ |
aravindsv | 0:ba7650f404af | 1857 | |
aravindsv | 0:ba7650f404af | 1858 | #define HRTIM_CPT1CR_TC1SET ((uint32_t)0x00100000) /*!< Timer C output 1 set */ |
aravindsv | 0:ba7650f404af | 1859 | #define HRTIM_CPT1CR_TC1RST ((uint32_t)0x00200000) /*!< Timer C output 1 reset */ |
aravindsv | 0:ba7650f404af | 1860 | #define HRTIM_CPT1CR_TC1CMP1 ((uint32_t)0x00400000) /*!< Timer C compare 1 */ |
aravindsv | 0:ba7650f404af | 1861 | #define HRTIM_CPT1CR_TC1CMP2 ((uint32_t)0x00800000) /*!< Timer C compare 2 */ |
aravindsv | 0:ba7650f404af | 1862 | |
aravindsv | 0:ba7650f404af | 1863 | #define HRTIM_CPT1CR_TD1SET ((uint32_t)0x01000000) /*!< Timer D output 1 set */ |
aravindsv | 0:ba7650f404af | 1864 | #define HRTIM_CPT1CR_TD1RST ((uint32_t)0x02000000) /*!< Timer D output 1 reset */ |
aravindsv | 0:ba7650f404af | 1865 | #define HRTIM_CPT1CR_TD1CMP1 ((uint32_t)0x04000000) /*!< Timer D compare 1 */ |
aravindsv | 0:ba7650f404af | 1866 | #define HRTIM_CPT1CR_TD1CMP2 ((uint32_t)0x08000000) /*!< Timer D compare 2 */ |
aravindsv | 0:ba7650f404af | 1867 | |
aravindsv | 0:ba7650f404af | 1868 | #define HRTIM_CPT1CR_TE1SET ((uint32_t)0x10000000) /*!< Timer E output 1 set */ |
aravindsv | 0:ba7650f404af | 1869 | #define HRTIM_CPT1CR_TE1RST ((uint32_t)0x20000000) /*!< Timer E output 1 reset */ |
aravindsv | 0:ba7650f404af | 1870 | #define HRTIM_CPT1CR_TE1CMP1 ((uint32_t)0x40000000) /*!< Timer E compare 1 */ |
aravindsv | 0:ba7650f404af | 1871 | #define HRTIM_CPT1CR_TE1CMP2 ((uint32_t)0x80000000) /*!< Timer E compare 2 */ |
aravindsv | 0:ba7650f404af | 1872 | |
aravindsv | 0:ba7650f404af | 1873 | /**** Bit definition for Slave Timer Capture 2 control register ***************/ |
aravindsv | 0:ba7650f404af | 1874 | #define HRTIM_CPT2CR_SWCPT ((uint32_t)0x00000001) /*!< Software capture */ |
aravindsv | 0:ba7650f404af | 1875 | #define HRTIM_CPT2CR_UPDCPT ((uint32_t)0x00000002) /*!< Update capture */ |
aravindsv | 0:ba7650f404af | 1876 | #define HRTIM_CPT2CR_EXEV1CPT ((uint32_t)0x00000004) /*!< External event 1 capture */ |
aravindsv | 0:ba7650f404af | 1877 | #define HRTIM_CPT2CR_EXEV2CPT ((uint32_t)0x00000008) /*!< External event 2 capture */ |
aravindsv | 0:ba7650f404af | 1878 | #define HRTIM_CPT2CR_EXEV3CPT ((uint32_t)0x00000010) /*!< External event 3 capture */ |
aravindsv | 0:ba7650f404af | 1879 | #define HRTIM_CPT2CR_EXEV4CPT ((uint32_t)0x00000020) /*!< External event 4 capture */ |
aravindsv | 0:ba7650f404af | 1880 | #define HRTIM_CPT2CR_EXEV5CPT ((uint32_t)0x00000040) /*!< External event 5 capture */ |
aravindsv | 0:ba7650f404af | 1881 | #define HRTIM_CPT2CR_EXEV6CPT ((uint32_t)0x00000080) /*!< External event 6 capture */ |
aravindsv | 0:ba7650f404af | 1882 | #define HRTIM_CPT2CR_EXEV7CPT ((uint32_t)0x00000100) /*!< External event 7 capture */ |
aravindsv | 0:ba7650f404af | 1883 | #define HRTIM_CPT2CR_EXEV8CPT ((uint32_t)0x00000200) /*!< External event 8 capture */ |
aravindsv | 0:ba7650f404af | 1884 | #define HRTIM_CPT2CR_EXEV9CPT ((uint32_t)0x00000400) /*!< External event 9 capture */ |
aravindsv | 0:ba7650f404af | 1885 | #define HRTIM_CPT2CR_EXEV10CPT ((uint32_t)0x00000800) /*!< External event 10 capture */ |
aravindsv | 0:ba7650f404af | 1886 | |
aravindsv | 0:ba7650f404af | 1887 | #define HRTIM_CPT2CR_TA1SET ((uint32_t)0x00001000) /*!< Timer A output 1 set */ |
aravindsv | 0:ba7650f404af | 1888 | #define HRTIM_CPT2CR_TA1RST ((uint32_t)0x00002000) /*!< Timer A output 1 reset */ |
aravindsv | 0:ba7650f404af | 1889 | #define HRTIM_CPT2CR_TA1CMP1 ((uint32_t)0x00004000) /*!< Timer A compare 1 */ |
aravindsv | 0:ba7650f404af | 1890 | #define HRTIM_CPT2CR_TA1CMP2 ((uint32_t)0x00008000) /*!< Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 1891 | |
aravindsv | 0:ba7650f404af | 1892 | #define HRTIM_CPT2CR_TB1SET ((uint32_t)0x00010000) /*!< Timer B output 1 set */ |
aravindsv | 0:ba7650f404af | 1893 | #define HRTIM_CPT2CR_TB1RST ((uint32_t)0x00020000) /*!< Timer B output 1 reset */ |
aravindsv | 0:ba7650f404af | 1894 | #define HRTIM_CPT2CR_TB1CMP1 ((uint32_t)0x00040000) /*!< Timer B compare 1 */ |
aravindsv | 0:ba7650f404af | 1895 | #define HRTIM_CPT2CR_TB1CMP2 ((uint32_t)0x00080000) /*!< Timer B compare 2 */ |
aravindsv | 0:ba7650f404af | 1896 | |
aravindsv | 0:ba7650f404af | 1897 | #define HRTIM_CPT2CR_TC1SET ((uint32_t)0x00100000) /*!< Timer C output 1 set */ |
aravindsv | 0:ba7650f404af | 1898 | #define HRTIM_CPT2CR_TC1RST ((uint32_t)0x00200000) /*!< Timer C output 1 reset */ |
aravindsv | 0:ba7650f404af | 1899 | #define HRTIM_CPT2CR_TC1CMP1 ((uint32_t)0x00400000) /*!< Timer C compare 1 */ |
aravindsv | 0:ba7650f404af | 1900 | #define HRTIM_CPT2CR_TC1CMP2 ((uint32_t)0x00800000) /*!< Timer C compare 2 */ |
aravindsv | 0:ba7650f404af | 1901 | |
aravindsv | 0:ba7650f404af | 1902 | #define HRTIM_CPT2CR_TD1SET ((uint32_t)0x01000000) /*!< Timer D output 1 set */ |
aravindsv | 0:ba7650f404af | 1903 | #define HRTIM_CPT2CR_TD1RST ((uint32_t)0x02000000) /*!< Timer D output 1 reset */ |
aravindsv | 0:ba7650f404af | 1904 | #define HRTIM_CPT2CR_TD1CMP1 ((uint32_t)0x04000000) /*!< Timer D compare 1 */ |
aravindsv | 0:ba7650f404af | 1905 | #define HRTIM_CPT2CR_TD1CMP2 ((uint32_t)0x08000000) /*!< Timer D compare 2 */ |
aravindsv | 0:ba7650f404af | 1906 | |
aravindsv | 0:ba7650f404af | 1907 | #define HRTIM_CPT2CR_TE1SET ((uint32_t)0x10000000) /*!< Timer E output 1 set */ |
aravindsv | 0:ba7650f404af | 1908 | #define HRTIM_CPT2CR_TE1RST ((uint32_t)0x20000000) /*!< Timer E output 1 reset */ |
aravindsv | 0:ba7650f404af | 1909 | #define HRTIM_CPT2CR_TE1CMP1 ((uint32_t)0x40000000) /*!< Timer E compare 1 */ |
aravindsv | 0:ba7650f404af | 1910 | #define HRTIM_CPT2CR_TE1CMP2 ((uint32_t)0x80000000) /*!< Timer E compare 2 */ |
aravindsv | 0:ba7650f404af | 1911 | |
aravindsv | 0:ba7650f404af | 1912 | /**** Bit definition for Slave Timer Output register **************************/ |
aravindsv | 0:ba7650f404af | 1913 | #define HRTIM_OUTR_POL1 ((uint32_t)0x00000002) /*!< Slave output 1 polarity */ |
aravindsv | 0:ba7650f404af | 1914 | #define HRTIM_OUTR_IDLM1 ((uint32_t)0x00000004) /*!< Slave output 1 idle mode */ |
aravindsv | 0:ba7650f404af | 1915 | #define HRTIM_OUTR_IDLES1 ((uint32_t)0x00000008) /*!< Slave output 1 idle state */ |
aravindsv | 0:ba7650f404af | 1916 | #define HRTIM_OUTR_FAULT1 ((uint32_t)0x00000030) /*!< Slave output 1 fault state */ |
aravindsv | 0:ba7650f404af | 1917 | #define HRTIM_OUTR_FAULT1_0 ((uint32_t)0x00000010) /*!< Slave output 1 fault state bit 0 */ |
aravindsv | 0:ba7650f404af | 1918 | #define HRTIM_OUTR_FAULT1_1 ((uint32_t)0x00000020) /*!< Slave output 1 fault state bit 1 */ |
aravindsv | 0:ba7650f404af | 1919 | #define HRTIM_OUTR_CHP1 ((uint32_t)0x00000040) /*!< Slave output 1 chopper enable */ |
aravindsv | 0:ba7650f404af | 1920 | #define HRTIM_OUTR_DIDL1 ((uint32_t)0x00000080) /*!< Slave output 1 dead time idle */ |
aravindsv | 0:ba7650f404af | 1921 | |
aravindsv | 0:ba7650f404af | 1922 | #define HRTIM_OUTR_DTEN ((uint32_t)0x00000100) /*!< Slave output deadtime enable */ |
aravindsv | 0:ba7650f404af | 1923 | #define HRTIM_OUTR_DLYPRTEN ((uint32_t)0x00000200) /*!< Slave output delay protection enable */ |
aravindsv | 0:ba7650f404af | 1924 | #define HRTIM_OUTR_DLYPRT ((uint32_t)0x00001C00) /*!< Slave output delay protection */ |
aravindsv | 0:ba7650f404af | 1925 | #define HRTIM_OUTR_DLYPRT_0 ((uint32_t)0x00000400) /*!< Slave output delay protection bit 0 */ |
aravindsv | 0:ba7650f404af | 1926 | #define HRTIM_OUTR_DLYPRT_1 ((uint32_t)0x00000800) /*!< Slave output delay protection bit 1 */ |
aravindsv | 0:ba7650f404af | 1927 | #define HRTIM_OUTR_DLYPRT_2 ((uint32_t)0x00001000) /*!< Slave output delay protection bit 2 */ |
aravindsv | 0:ba7650f404af | 1928 | |
aravindsv | 0:ba7650f404af | 1929 | #define HRTIM_OUTR_POL2 ((uint32_t)0x00020000) /*!< Slave output 2 polarity */ |
aravindsv | 0:ba7650f404af | 1930 | #define HRTIM_OUTR_IDLM2 ((uint32_t)0x00040000) /*!< Slave output 2 idle mode */ |
aravindsv | 0:ba7650f404af | 1931 | #define HRTIM_OUTR_IDLES2 ((uint32_t)0x00080000) /*!< Slave output 2 idle state */ |
aravindsv | 0:ba7650f404af | 1932 | #define HRTIM_OUTR_FAULT2 ((uint32_t)0x00300000) /*!< Slave output 2 fault state */ |
aravindsv | 0:ba7650f404af | 1933 | #define HRTIM_OUTR_FAULT2_0 ((uint32_t)0x00100000) /*!< Slave output 2 fault state bit 0 */ |
aravindsv | 0:ba7650f404af | 1934 | #define HRTIM_OUTR_FAULT2_1 ((uint32_t)0x00200000) /*!< Slave output 2 fault state bit 1 */ |
aravindsv | 0:ba7650f404af | 1935 | #define HRTIM_OUTR_CHP2 ((uint32_t)0x00400000) /*!< Slave output 2 chopper enable */ |
aravindsv | 0:ba7650f404af | 1936 | #define HRTIM_OUTR_DIDL2 ((uint32_t)0x00800000) /*!< Slave output 2 dead time idle */ |
aravindsv | 0:ba7650f404af | 1937 | |
aravindsv | 0:ba7650f404af | 1938 | /**** Bit definition for Slave Timer Fault register ***************************/ |
aravindsv | 0:ba7650f404af | 1939 | #define HRTIM_FLTR_FLT1EN ((uint32_t)0x00000001) /*!< Fault 1 enable */ |
aravindsv | 0:ba7650f404af | 1940 | #define HRTIM_FLTR_FLT2EN ((uint32_t)0x00000002) /*!< Fault 2 enable */ |
aravindsv | 0:ba7650f404af | 1941 | #define HRTIM_FLTR_FLT3EN ((uint32_t)0x00000004) /*!< Fault 3 enable */ |
aravindsv | 0:ba7650f404af | 1942 | #define HRTIM_FLTR_FLT4EN ((uint32_t)0x00000008) /*!< Fault 4 enable */ |
aravindsv | 0:ba7650f404af | 1943 | #define HRTIM_FLTR_FLT5EN ((uint32_t)0x00000010) /*!< Fault 5 enable */ |
aravindsv | 0:ba7650f404af | 1944 | #define HRTIM_FLTR_FLTCLK ((uint32_t)0x80000000) /*!< Fault sources lock */ |
aravindsv | 0:ba7650f404af | 1945 | |
aravindsv | 0:ba7650f404af | 1946 | /**** Bit definition for Common HRTIM Timer control register 1 ****************/ |
aravindsv | 0:ba7650f404af | 1947 | #define HRTIM_CR1_MUDIS ((uint32_t)0x00000001) /*!< Master update disable*/ |
aravindsv | 0:ba7650f404af | 1948 | #define HRTIM_CR1_TAUDIS ((uint32_t)0x00000002) /*!< Timer A update disable*/ |
aravindsv | 0:ba7650f404af | 1949 | #define HRTIM_CR1_TBUDIS ((uint32_t)0x00000004) /*!< Timer B update disable*/ |
aravindsv | 0:ba7650f404af | 1950 | #define HRTIM_CR1_TCUDIS ((uint32_t)0x00000008) /*!< Timer C update disable*/ |
aravindsv | 0:ba7650f404af | 1951 | #define HRTIM_CR1_TDUDIS ((uint32_t)0x00000010) /*!< Timer D update disable*/ |
aravindsv | 0:ba7650f404af | 1952 | #define HRTIM_CR1_TEUDIS ((uint32_t)0x00000020) /*!< Timer E update disable*/ |
aravindsv | 0:ba7650f404af | 1953 | #define HRTIM_CR1_ADC1USRC ((uint32_t)0x00070000) /*!< ADC Trigger 1 update source */ |
aravindsv | 0:ba7650f404af | 1954 | #define HRTIM_CR1_ADC1USRC_0 ((uint32_t)0x00010000) /*!< ADC Trigger 1 update source bit 0 */ |
aravindsv | 0:ba7650f404af | 1955 | #define HRTIM_CR1_ADC1USRC_1 ((uint32_t)0x00020000) /*!< ADC Trigger 1 update source bit 1 */ |
aravindsv | 0:ba7650f404af | 1956 | #define HRTIM_CR1_ADC1USRC_2 ((uint32_t)0x00040000) /*!< ADC Trigger 1 update source bit 2 */ |
aravindsv | 0:ba7650f404af | 1957 | #define HRTIM_CR1_ADC2USRC ((uint32_t)0x00380000) /*!< ADC Trigger 2 update source */ |
aravindsv | 0:ba7650f404af | 1958 | #define HRTIM_CR1_ADC2USRC_0 ((uint32_t)0x00080000) /*!< ADC Trigger 2 update source bit 0 */ |
aravindsv | 0:ba7650f404af | 1959 | #define HRTIM_CR1_ADC2USRC_1 ((uint32_t)0x00100000) /*!< ADC Trigger 2 update source bit 1 */ |
aravindsv | 0:ba7650f404af | 1960 | #define HRTIM_CR1_ADC2USRC_2 ((uint32_t)0x00200000) /*!< ADC Trigger 2 update source bit 2 */ |
aravindsv | 0:ba7650f404af | 1961 | #define HRTIM_CR1_ADC3USRC ((uint32_t)0x01C00000) /*!< ADC Trigger 3 update source */ |
aravindsv | 0:ba7650f404af | 1962 | #define HRTIM_CR1_ADC3USRC_0 ((uint32_t)0x00400000) /*!< ADC Trigger 3 update source bit 0 */ |
aravindsv | 0:ba7650f404af | 1963 | #define HRTIM_CR1_ADC3USRC_1 ((uint32_t)0x00800000) /*!< ADC Trigger 3 update source bit 1 */ |
aravindsv | 0:ba7650f404af | 1964 | #define HRTIM_CR1_ADC3USRC_2 ((uint32_t)0x01000000) /*!< ADC Trigger 3 update source bit 2 */ |
aravindsv | 0:ba7650f404af | 1965 | #define HRTIM_CR1_ADC4USRC ((uint32_t)0x0E000000) /*!< ADC Trigger 4 update source */ |
aravindsv | 0:ba7650f404af | 1966 | #define HRTIM_CR1_ADC4USRC_0 ((uint32_t)0x02000000) /*!< ADC Trigger 4 update source bit 0 */ |
aravindsv | 0:ba7650f404af | 1967 | #define HRTIM_CR1_ADC4USRC_1 ((uint32_t)0x04000000) /*!< ADC Trigger 4 update source bit 1 */ |
aravindsv | 0:ba7650f404af | 1968 | #define HRTIM_CR1_ADC4USRC_2 ((uint32_t)0x0800000) /*!< ADC Trigger 4 update source bit 2 */ |
aravindsv | 0:ba7650f404af | 1969 | |
aravindsv | 0:ba7650f404af | 1970 | /**** Bit definition for Common HRTIM Timer control register 2 ****************/ |
aravindsv | 0:ba7650f404af | 1971 | #define HRTIM_CR2_MSWU ((uint32_t)0x00000001) /*!< Master software update */ |
aravindsv | 0:ba7650f404af | 1972 | #define HRTIM_CR2_TASWU ((uint32_t)0x00000002) /*!< Timer A software update */ |
aravindsv | 0:ba7650f404af | 1973 | #define HRTIM_CR2_TBSWU ((uint32_t)0x00000004) /*!< Timer B software update */ |
aravindsv | 0:ba7650f404af | 1974 | #define HRTIM_CR2_TCSWU ((uint32_t)0x00000008) /*!< Timer C software update */ |
aravindsv | 0:ba7650f404af | 1975 | #define HRTIM_CR2_TDSWU ((uint32_t)0x00000010) /*!< Timer D software update */ |
aravindsv | 0:ba7650f404af | 1976 | #define HRTIM_CR2_TESWU ((uint32_t)0x00000020) /*!< Timer E software update */ |
aravindsv | 0:ba7650f404af | 1977 | #define HRTIM_CR2_MRST ((uint32_t)0x00000100) /*!< Master count software reset */ |
aravindsv | 0:ba7650f404af | 1978 | #define HRTIM_CR2_TARST ((uint32_t)0x00000200) /*!< Timer A count software reset */ |
aravindsv | 0:ba7650f404af | 1979 | #define HRTIM_CR2_TBRST ((uint32_t)0x00000400) /*!< Timer B count software reset */ |
aravindsv | 0:ba7650f404af | 1980 | #define HRTIM_CR2_TCRST ((uint32_t)0x00000800) /*!< Timer C count software reset */ |
aravindsv | 0:ba7650f404af | 1981 | #define HRTIM_CR2_TDRST ((uint32_t)0x00001000) /*!< Timer D count software reset */ |
aravindsv | 0:ba7650f404af | 1982 | #define HRTIM_CR2_TERST ((uint32_t)0x00002000) /*!< Timer E count software reset */ |
aravindsv | 0:ba7650f404af | 1983 | |
aravindsv | 0:ba7650f404af | 1984 | /**** Bit definition for Common HRTIM Timer interrupt status register *********/ |
aravindsv | 0:ba7650f404af | 1985 | #define HRTIM_ISR_FLT1 ((uint32_t)0x00000001) /*!< Fault 1 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1986 | #define HRTIM_ISR_FLT2 ((uint32_t)0x00000002) /*!< Fault 2 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1987 | #define HRTIM_ISR_FLT3 ((uint32_t)0x00000004) /*!< Fault 3 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1988 | #define HRTIM_ISR_FLT4 ((uint32_t)0x00000008) /*!< Fault 4 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1989 | #define HRTIM_ISR_FLT5 ((uint32_t)0x00000010) /*!< Fault 5 interrupt flag */ |
aravindsv | 0:ba7650f404af | 1990 | #define HRTIM_ISR_SYSFLT ((uint32_t)0x00000020) /*!< System Fault interrupt flag */ |
aravindsv | 0:ba7650f404af | 1991 | #define HRTIM_ISR_DLLRDY ((uint32_t)0x00010000) /*!< DLL ready interrupt flag */ |
aravindsv | 0:ba7650f404af | 1992 | #define HRTIM_ISR_BMPER ((uint32_t)0x00020000) /*!< Burst mode period interrupt flag */ |
aravindsv | 0:ba7650f404af | 1993 | |
aravindsv | 0:ba7650f404af | 1994 | /**** Bit definition for Common HRTIM Timer interrupt clear register **********/ |
aravindsv | 0:ba7650f404af | 1995 | #define HRTIM_ICR_FLT1C ((uint32_t)0x00000001) /*!< Fault 1 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1996 | #define HRTIM_ICR_FLT2C ((uint32_t)0x00000002) /*!< Fault 2 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1997 | #define HRTIM_ICR_FLT3C ((uint32_t)0x00000004) /*!< Fault 3 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1998 | #define HRTIM_ICR_FLT4C ((uint32_t)0x00000008) /*!< Fault 4 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 1999 | #define HRTIM_ICR_FLT5C ((uint32_t)0x00000010) /*!< Fault 5 interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 2000 | #define HRTIM_ICR_SYSFLTC ((uint32_t)0x00000020) /*!< System Fault interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 2001 | #define HRTIM_ICR_DLLRDYC ((uint32_t)0x00010000) /*!< DLL ready interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 2002 | #define HRTIM_ICR_BMPERC ((uint32_t)0x00020000) /*!< Burst mode period interrupt flag clear */ |
aravindsv | 0:ba7650f404af | 2003 | |
aravindsv | 0:ba7650f404af | 2004 | /**** Bit definition for Common HRTIM Timer interrupt enable register *********/ |
aravindsv | 0:ba7650f404af | 2005 | #define HRTIM_IER_FLT1 ((uint32_t)0x00000001) /*!< Fault 1 interrupt enable */ |
aravindsv | 0:ba7650f404af | 2006 | #define HRTIM_IER_FLT2 ((uint32_t)0x00000002) /*!< Fault 2 interrupt enable */ |
aravindsv | 0:ba7650f404af | 2007 | #define HRTIM_IER_FLT3 ((uint32_t)0x00000004) /*!< Fault 3 interrupt enable */ |
aravindsv | 0:ba7650f404af | 2008 | #define HRTIM_IER_FLT4 ((uint32_t)0x00000008) /*!< Fault 4 interrupt enable */ |
aravindsv | 0:ba7650f404af | 2009 | #define HRTIM_IER_FLT5 ((uint32_t)0x00000010) /*!< Fault 5 interrupt enable */ |
aravindsv | 0:ba7650f404af | 2010 | #define HRTIM_IER_SYSFLT ((uint32_t)0x00000020) /*!< System Fault interrupt enable */ |
aravindsv | 0:ba7650f404af | 2011 | #define HRTIM_IER_DLLRDY ((uint32_t)0x00010000) /*!< DLL ready interrupt enable */ |
aravindsv | 0:ba7650f404af | 2012 | #define HRTIM_IER_BMPER ((uint32_t)0x00020000) /*!< Burst mode period interrupt enable */ |
aravindsv | 0:ba7650f404af | 2013 | |
aravindsv | 0:ba7650f404af | 2014 | /**** Bit definition for Common HRTIM Timer output enable register ************/ |
aravindsv | 0:ba7650f404af | 2015 | #define HRTIM_OENR_TA1OEN ((uint32_t)0x00000001) /*!< Timer A Output 1 enable */ |
aravindsv | 0:ba7650f404af | 2016 | #define HRTIM_OENR_TA2OEN ((uint32_t)0x00000002) /*!< Timer A Output 2 enable */ |
aravindsv | 0:ba7650f404af | 2017 | #define HRTIM_OENR_TB1OEN ((uint32_t)0x00000004) /*!< Timer B Output 1 enable */ |
aravindsv | 0:ba7650f404af | 2018 | #define HRTIM_OENR_TB2OEN ((uint32_t)0x00000008) /*!< Timer B Output 2 enable */ |
aravindsv | 0:ba7650f404af | 2019 | #define HRTIM_OENR_TC1OEN ((uint32_t)0x00000010) /*!< Timer C Output 1 enable */ |
aravindsv | 0:ba7650f404af | 2020 | #define HRTIM_OENR_TC2OEN ((uint32_t)0x00000020) /*!< Timer C Output 2 enable */ |
aravindsv | 0:ba7650f404af | 2021 | #define HRTIM_OENR_TD1OEN ((uint32_t)0x00000040) /*!< Timer D Output 1 enable */ |
aravindsv | 0:ba7650f404af | 2022 | #define HRTIM_OENR_TD2OEN ((uint32_t)0x00000080) /*!< Timer D Output 2 enable */ |
aravindsv | 0:ba7650f404af | 2023 | #define HRTIM_OENR_TE1OEN ((uint32_t)0x00000100) /*!< Timer E Output 1 enable */ |
aravindsv | 0:ba7650f404af | 2024 | #define HRTIM_OENR_TE2OEN ((uint32_t)0x00000200) /*!< Timer E Output 2 enable */ |
aravindsv | 0:ba7650f404af | 2025 | |
aravindsv | 0:ba7650f404af | 2026 | /**** Bit definition for Common HRTIM Timer output disable register ***********/ |
aravindsv | 0:ba7650f404af | 2027 | #define HRTIM_ODISR_TA1ODIS ((uint32_t)0x00000001) /*!< Timer A Output 1 disable */ |
aravindsv | 0:ba7650f404af | 2028 | #define HRTIM_ODISR_TA2ODIS ((uint32_t)0x00000002) /*!< Timer A Output 2 disable */ |
aravindsv | 0:ba7650f404af | 2029 | #define HRTIM_ODISR_TB1ODIS ((uint32_t)0x00000004) /*!< Timer B Output 1 disable */ |
aravindsv | 0:ba7650f404af | 2030 | #define HRTIM_ODISR_TB2ODIS ((uint32_t)0x00000008) /*!< Timer B Output 2 disable */ |
aravindsv | 0:ba7650f404af | 2031 | #define HRTIM_ODISR_TC1ODIS ((uint32_t)0x00000010) /*!< Timer C Output 1 disable */ |
aravindsv | 0:ba7650f404af | 2032 | #define HRTIM_ODISR_TC2ODIS ((uint32_t)0x00000020) /*!< Timer C Output 2 disable */ |
aravindsv | 0:ba7650f404af | 2033 | #define HRTIM_ODISR_TD1ODIS ((uint32_t)0x00000040) /*!< Timer D Output 1 disable */ |
aravindsv | 0:ba7650f404af | 2034 | #define HRTIM_ODISR_TD2ODIS ((uint32_t)0x00000080) /*!< Timer D Output 2 disable */ |
aravindsv | 0:ba7650f404af | 2035 | #define HRTIM_ODISR_TE1ODIS ((uint32_t)0x00000100) /*!< Timer E Output 1 disable */ |
aravindsv | 0:ba7650f404af | 2036 | #define HRTIM_ODISR_TE2ODIS ((uint32_t)0x00000200) /*!< Timer E Output 2 disable */ |
aravindsv | 0:ba7650f404af | 2037 | |
aravindsv | 0:ba7650f404af | 2038 | /**** Bit definition for Common HRTIM Timer output disable status register *****/ |
aravindsv | 0:ba7650f404af | 2039 | #define HRTIM_ODSR_TA1ODS ((uint32_t)0x00000001) /*!< Timer A Output 1 disable status */ |
aravindsv | 0:ba7650f404af | 2040 | #define HRTIM_ODSR_TA2ODS ((uint32_t)0x00000002) /*!< Timer A Output 2 disable status */ |
aravindsv | 0:ba7650f404af | 2041 | #define HRTIM_ODSR_TB1ODS ((uint32_t)0x00000004) /*!< Timer B Output 1 disable status */ |
aravindsv | 0:ba7650f404af | 2042 | #define HRTIM_ODSR_TB2ODS ((uint32_t)0x00000008) /*!< Timer B Output 2 disable status */ |
aravindsv | 0:ba7650f404af | 2043 | #define HRTIM_ODSR_TC1ODS ((uint32_t)0x00000010) /*!< Timer C Output 1 disable status */ |
aravindsv | 0:ba7650f404af | 2044 | #define HRTIM_ODSR_TC2ODS ((uint32_t)0x00000020) /*!< Timer C Output 2 disable status */ |
aravindsv | 0:ba7650f404af | 2045 | #define HRTIM_ODSR_TD1ODS ((uint32_t)0x00000040) /*!< Timer D Output 1 disable status */ |
aravindsv | 0:ba7650f404af | 2046 | #define HRTIM_ODSR_TD2ODS ((uint32_t)0x00000080) /*!< Timer D Output 2 disable status */ |
aravindsv | 0:ba7650f404af | 2047 | #define HRTIM_ODSR_TE1ODS ((uint32_t)0x00000100) /*!< Timer E Output 1 disable status */ |
aravindsv | 0:ba7650f404af | 2048 | #define HRTIM_ODSR_TE2ODS ((uint32_t)0x00000200) /*!< Timer E Output 2 disable status */ |
aravindsv | 0:ba7650f404af | 2049 | |
aravindsv | 0:ba7650f404af | 2050 | /**** Bit definition for Common HRTIM Timer Burst mode control register ********/ |
aravindsv | 0:ba7650f404af | 2051 | #define HRTIM_BMCR_BME ((uint32_t)0x00000001) /*!< Burst mode enable */ |
aravindsv | 0:ba7650f404af | 2052 | #define HRTIM_BMCR_BMOM ((uint32_t)0x00000002) /*!< Burst mode operating mode */ |
aravindsv | 0:ba7650f404af | 2053 | #define HRTIM_BMCR_BMCLK ((uint32_t)0x0000003C) /*!< Burst mode clock source */ |
aravindsv | 0:ba7650f404af | 2054 | #define HRTIM_BMCR_BMCLK_0 ((uint32_t)0x00000004) /*!< Burst mode clock source bit 0 */ |
aravindsv | 0:ba7650f404af | 2055 | #define HRTIM_BMCR_BMCLK_1 ((uint32_t)0x00000008) /*!< Burst mode clock source bit 1 */ |
aravindsv | 0:ba7650f404af | 2056 | #define HRTIM_BMCR_BMCLK_2 ((uint32_t)0x00000010) /*!< Burst mode clock source bit 2 */ |
aravindsv | 0:ba7650f404af | 2057 | #define HRTIM_BMCR_BMCLK_3 ((uint32_t)0x00000020) /*!< Burst mode clock source bit 3 */ |
aravindsv | 0:ba7650f404af | 2058 | #define HRTIM_BMCR_BMPSC ((uint32_t)0x000003C0) /*!< Burst mode prescaler */ |
aravindsv | 0:ba7650f404af | 2059 | #define HRTIM_BMCR_BMPSC_0 ((uint32_t)0x00000040) /*!< Burst mode prescaler bit 0 */ |
aravindsv | 0:ba7650f404af | 2060 | #define HRTIM_BMCR_BMPSC_1 ((uint32_t)0x00000080) /*!< Burst mode prescaler bit 1 */ |
aravindsv | 0:ba7650f404af | 2061 | #define HRTIM_BMCR_BMPSC_2 ((uint32_t)0x00000100) /*!< Burst mode prescaler bit 2 */ |
aravindsv | 0:ba7650f404af | 2062 | #define HRTIM_BMCR_BMPSC_3 ((uint32_t)0x00000200) /*!< Burst mode prescaler bit 3 */ |
aravindsv | 0:ba7650f404af | 2063 | #define HRTIM_BMCR_BMPREN ((uint32_t)0x00000400) /*!< Burst mode Preload bit */ |
aravindsv | 0:ba7650f404af | 2064 | #define HRTIM_BMCR_MTBM ((uint32_t)0x00010000) /*!< Master Timer Burst mode */ |
aravindsv | 0:ba7650f404af | 2065 | #define HRTIM_BMCR_TABM ((uint32_t)0x00020000) /*!< Timer A Burst mode */ |
aravindsv | 0:ba7650f404af | 2066 | #define HRTIM_BMCR_TBBM ((uint32_t)0x00040000) /*!< Timer B Burst mode */ |
aravindsv | 0:ba7650f404af | 2067 | #define HRTIM_BMCR_TCBM ((uint32_t)0x00080000) /*!< Timer C Burst mode */ |
aravindsv | 0:ba7650f404af | 2068 | #define HRTIM_BMCR_TDBM ((uint32_t)0x00100000) /*!< Timer D Burst mode */ |
aravindsv | 0:ba7650f404af | 2069 | #define HRTIM_BMCR_TEBM ((uint32_t)0x00200000) /*!< Timer E Burst mode */ |
aravindsv | 0:ba7650f404af | 2070 | #define HRTIM_BMCR_BMSTAT ((uint32_t)0x80000000) /*!< Burst mode status */ |
aravindsv | 0:ba7650f404af | 2071 | |
aravindsv | 0:ba7650f404af | 2072 | /**** Bit definition for Common HRTIM Timer Burst mode Trigger register *******/ |
aravindsv | 0:ba7650f404af | 2073 | #define HRTIM_BMTRGR_SW ((uint32_t)0x00000001) /*!< Software start */ |
aravindsv | 0:ba7650f404af | 2074 | #define HRTIM_BMTRGR_MSTRST ((uint32_t)0x00000002) /*!< Master reset */ |
aravindsv | 0:ba7650f404af | 2075 | #define HRTIM_BMTRGR_MSTREP ((uint32_t)0x00000004) /*!< Master repetition */ |
aravindsv | 0:ba7650f404af | 2076 | #define HRTIM_BMTRGR_MSTCMP1 ((uint32_t)0x00000008) /*!< Master compare 1 */ |
aravindsv | 0:ba7650f404af | 2077 | #define HRTIM_BMTRGR_MSTCMP2 ((uint32_t)0x00000010) /*!< Master compare 2 */ |
aravindsv | 0:ba7650f404af | 2078 | #define HRTIM_BMTRGR_MSTCMP3 ((uint32_t)0x00000020) /*!< Master compare 3 */ |
aravindsv | 0:ba7650f404af | 2079 | #define HRTIM_BMTRGR_MSTCMP4 ((uint32_t)0x00000040) /*!< Master compare 4 */ |
aravindsv | 0:ba7650f404af | 2080 | #define HRTIM_BMTRGR_TARST ((uint32_t)0x00000080) /*!< Timer A reset */ |
aravindsv | 0:ba7650f404af | 2081 | #define HRTIM_BMTRGR_TAREP ((uint32_t)0x00000100) /*!< Timer A repetition */ |
aravindsv | 0:ba7650f404af | 2082 | #define HRTIM_BMTRGR_TACMP1 ((uint32_t)0x00000200) /*!< Timer A compare 1 */ |
aravindsv | 0:ba7650f404af | 2083 | #define HRTIM_BMTRGR_TACMP2 ((uint32_t)0x00000400) /*!< Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 2084 | #define HRTIM_BMTRGR_TBRST ((uint32_t)0x00000800) /*!< Timer B reset */ |
aravindsv | 0:ba7650f404af | 2085 | #define HRTIM_BMTRGR_TBREP ((uint32_t)0x00001000) /*!< Timer B repetition */ |
aravindsv | 0:ba7650f404af | 2086 | #define HRTIM_BMTRGR_TBCMP1 ((uint32_t)0x00002000) /*!< Timer B compare 1 */ |
aravindsv | 0:ba7650f404af | 2087 | #define HRTIM_BMTRGR_TBCMP2 ((uint32_t)0x00004000) /*!< Timer B compare 2 */ |
aravindsv | 0:ba7650f404af | 2088 | #define HRTIM_BMTRGR_TCRST ((uint32_t)0x00008000) /*!< Timer C reset */ |
aravindsv | 0:ba7650f404af | 2089 | #define HRTIM_BMTRGR_TCREP ((uint32_t)0x00010000) /*!< Timer C repetition */ |
aravindsv | 0:ba7650f404af | 2090 | #define HRTIM_BMTRGR_TCCMP1 ((uint32_t)0x00020000) /*!< Timer C compare 1 */ |
aravindsv | 0:ba7650f404af | 2091 | #define HRTIM_BMTRGR_TCCMP2 ((uint32_t)0x00040000) /*!< Timer C compare 2 */ |
aravindsv | 0:ba7650f404af | 2092 | #define HRTIM_BMTRGR_TDRST ((uint32_t)0x00080000) /*!< Timer D reset */ |
aravindsv | 0:ba7650f404af | 2093 | #define HRTIM_BMTRGR_TDREP ((uint32_t)0x00100000) /*!< Timer D repetition */ |
aravindsv | 0:ba7650f404af | 2094 | #define HRTIM_BMTRGR_TDCMP1 ((uint32_t)0x00200000) /*!< Timer D compare 1 */ |
aravindsv | 0:ba7650f404af | 2095 | #define HRTIM_BMTRGR_TDCMP2 ((uint32_t)0x00400000) /*!< Timer D compare 2 */ |
aravindsv | 0:ba7650f404af | 2096 | #define HRTIM_BMTRGR_TERST ((uint32_t)0x00800000) /*!< Timer E reset */ |
aravindsv | 0:ba7650f404af | 2097 | #define HRTIM_BMTRGR_TEREP ((uint32_t)0x01000000) /*!< Timer E repetition */ |
aravindsv | 0:ba7650f404af | 2098 | #define HRTIM_BMTRGR_TECMP1 ((uint32_t)0x02000000) /*!< Timer E compare 1 */ |
aravindsv | 0:ba7650f404af | 2099 | #define HRTIM_BMTRGR_TECMP2 ((uint32_t)0x04000000) /*!< Timer E compare 2 */ |
aravindsv | 0:ba7650f404af | 2100 | #define HRTIM_BMTRGR_TAEEV7 ((uint32_t)0x08000000) /*!< Timer A period following External Event7 */ |
aravindsv | 0:ba7650f404af | 2101 | #define HRTIM_BMTRGR_TDEEV8 ((uint32_t)0x10000000) /*!< Timer D period following External Event8 */ |
aravindsv | 0:ba7650f404af | 2102 | #define HRTIM_BMTRGR_EEV7 ((uint32_t)0x20000000) /*!< External Event 7 */ |
aravindsv | 0:ba7650f404af | 2103 | #define HRTIM_BMTRGR_EEV8 ((uint32_t)0x40000000) /*!< External Event 8 */ |
aravindsv | 0:ba7650f404af | 2104 | #define HRTIM_BMTRGR_OCHPEV ((uint32_t)0x80000000) /*!< on-chip Event */ |
aravindsv | 0:ba7650f404af | 2105 | |
aravindsv | 0:ba7650f404af | 2106 | /******************* Bit definition for HRTIM_BMCMPR register ***************/ |
aravindsv | 0:ba7650f404af | 2107 | #define HRTIM_BMCMPR_BMCMPR ((uint32_t)0x0000FFFF) /*!<!<Burst Compare Value */ |
aravindsv | 0:ba7650f404af | 2108 | |
aravindsv | 0:ba7650f404af | 2109 | /******************* Bit definition for HRTIM_BMPER register ****************/ |
aravindsv | 0:ba7650f404af | 2110 | #define HRTIM_BMPER_BMPER ((uint32_t)0x0000FFFF) /*!<!<Burst period Value */ |
aravindsv | 0:ba7650f404af | 2111 | |
aravindsv | 0:ba7650f404af | 2112 | /******************* Bit definition for HRTIM_EECR1 register ****************/ |
aravindsv | 0:ba7650f404af | 2113 | #define HRTIM_EECR1_EE1SRC ((uint32_t)0x00000003) /*!< External event 1 source */ |
aravindsv | 0:ba7650f404af | 2114 | #define HRTIM_EECR1_EE1SRC_0 ((uint32_t)0x00000001) /*!< External event 1 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2115 | #define HRTIM_EECR1_EE1SRC_1 ((uint32_t)0x00000002) /*!< External event 1 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2116 | #define HRTIM_EECR1_EE1POL ((uint32_t)0x00000004) /*!< External event 1 Polarity */ |
aravindsv | 0:ba7650f404af | 2117 | #define HRTIM_EECR1_EE1SNS ((uint32_t)0x00000018) /*!< External event 1 sensitivity */ |
aravindsv | 0:ba7650f404af | 2118 | #define HRTIM_EECR1_EE1SNS_0 ((uint32_t)0x00000008) /*!< External event 1 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2119 | #define HRTIM_EECR1_EE1SNS_1 ((uint32_t)0x00000010) /*!< External event 1 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2120 | #define HRTIM_EECR1_EE1FAST ((uint32_t)0x00000020) /*!< External event 1 Fast mode */ |
aravindsv | 0:ba7650f404af | 2121 | |
aravindsv | 0:ba7650f404af | 2122 | #define HRTIM_EECR1_EE2SRC ((uint32_t)0x000000C0) /*!< External event 2 source */ |
aravindsv | 0:ba7650f404af | 2123 | #define HRTIM_EECR1_EE2SRC_0 ((uint32_t)0x00000040) /*!< External event 2 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2124 | #define HRTIM_EECR1_EE2SRC_1 ((uint32_t)0x00000080) /*!< External event 2 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2125 | #define HRTIM_EECR1_EE2POL ((uint32_t)0x00000100) /*!< External event 2 Polarity */ |
aravindsv | 0:ba7650f404af | 2126 | #define HRTIM_EECR1_EE2SNS ((uint32_t)0x00000600) /*!< External event 2 sensitivity */ |
aravindsv | 0:ba7650f404af | 2127 | #define HRTIM_EECR1_EE2SNS_0 ((uint32_t)0x00000200) /*!< External event 2 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2128 | #define HRTIM_EECR1_EE2SNS_1 ((uint32_t)0x00000400) /*!< External event 2 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2129 | #define HRTIM_EECR1_EE2FAST ((uint32_t)0x00000800) /*!< External event 2 Fast mode */ |
aravindsv | 0:ba7650f404af | 2130 | |
aravindsv | 0:ba7650f404af | 2131 | #define HRTIM_EECR1_EE3SRC ((uint32_t)0x00003000) /*!< External event 3 source */ |
aravindsv | 0:ba7650f404af | 2132 | #define HRTIM_EECR1_EE3SRC_0 ((uint32_t)0x00001000) /*!< External event 3 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2133 | #define HRTIM_EECR1_EE3SRC_1 ((uint32_t)0x00002000) /*!< External event 3 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2134 | #define HRTIM_EECR1_EE3POL ((uint32_t)0x00004000) /*!< External event 3 Polarity */ |
aravindsv | 0:ba7650f404af | 2135 | #define HRTIM_EECR1_EE3SNS ((uint32_t)0x00018000) /*!< External event 3 sensitivity */ |
aravindsv | 0:ba7650f404af | 2136 | #define HRTIM_EECR1_EE3SNS_0 ((uint32_t)0x00008000) /*!< External event 3 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2137 | #define HRTIM_EECR1_EE3SNS_1 ((uint32_t)0x00010000) /*!< External event 3 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2138 | #define HRTIM_EECR1_EE3FAST ((uint32_t)0x00020000) /*!< External event 3 Fast mode */ |
aravindsv | 0:ba7650f404af | 2139 | |
aravindsv | 0:ba7650f404af | 2140 | #define HRTIM_EECR1_EE4SRC ((uint32_t)0x000C0000) /*!< External event 4 source */ |
aravindsv | 0:ba7650f404af | 2141 | #define HRTIM_EECR1_EE4SRC_0 ((uint32_t)0x00040000) /*!< External event 4 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2142 | #define HRTIM_EECR1_EE4SRC_1 ((uint32_t)0x00080000) /*!< External event 4 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2143 | #define HRTIM_EECR1_EE4POL ((uint32_t)0x00100000) /*!< External event 4 Polarity */ |
aravindsv | 0:ba7650f404af | 2144 | #define HRTIM_EECR1_EE4SNS ((uint32_t)0x00600000) /*!< External event 4 sensitivity */ |
aravindsv | 0:ba7650f404af | 2145 | #define HRTIM_EECR1_EE4SNS_0 ((uint32_t)0x00200000) /*!< External event 4 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2146 | #define HRTIM_EECR1_EE4SNS_1 ((uint32_t)0x00400000) /*!< External event 4 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2147 | #define HRTIM_EECR1_EE4FAST ((uint32_t)0x00800000) /*!< External event 4 Fast mode */ |
aravindsv | 0:ba7650f404af | 2148 | |
aravindsv | 0:ba7650f404af | 2149 | #define HRTIM_EECR1_EE5SRC ((uint32_t)0x03000000) /*!< External event 5 source */ |
aravindsv | 0:ba7650f404af | 2150 | #define HRTIM_EECR1_EE5SRC_0 ((uint32_t)0x01000000) /*!< External event 5 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2151 | #define HRTIM_EECR1_EE5SRC_1 ((uint32_t)0x02000000) /*!< External event 5 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2152 | #define HRTIM_EECR1_EE5POL ((uint32_t)0x04000000) /*!< External event 5 Polarity */ |
aravindsv | 0:ba7650f404af | 2153 | #define HRTIM_EECR1_EE5SNS ((uint32_t)0x18000000) /*!< External event 5 sensitivity */ |
aravindsv | 0:ba7650f404af | 2154 | #define HRTIM_EECR1_EE5SNS_0 ((uint32_t)0x08000000) /*!< External event 5 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2155 | #define HRTIM_EECR1_EE5SNS_1 ((uint32_t)0x10000000) /*!< External event 5 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2156 | #define HRTIM_EECR1_EE5FAST ((uint32_t)0x20000000) /*!< External event 5 Fast mode */ |
aravindsv | 0:ba7650f404af | 2157 | |
aravindsv | 0:ba7650f404af | 2158 | /******************* Bit definition for HRTIM_EECR2 register ****************/ |
aravindsv | 0:ba7650f404af | 2159 | #define HRTIM_EECR2_EE6SRC ((uint32_t)0x00000003) /*!< External event 6 source */ |
aravindsv | 0:ba7650f404af | 2160 | #define HRTIM_EECR2_EE6SRC_0 ((uint32_t)0x00000001) /*!< External event 6 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2161 | #define HRTIM_EECR2_EE6SRC_1 ((uint32_t)0x00000002) /*!< External event 6 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2162 | #define HRTIM_EECR2_EE6POL ((uint32_t)0x00000004) /*!< External event 6 Polarity */ |
aravindsv | 0:ba7650f404af | 2163 | #define HRTIM_EECR2_EE6SNS ((uint32_t)0x00000018) /*!< External event 6 sensitivity */ |
aravindsv | 0:ba7650f404af | 2164 | #define HRTIM_EECR2_EE6SNS_0 ((uint32_t)0x00000008) /*!< External event 6 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2165 | #define HRTIM_EECR2_EE6SNS_1 ((uint32_t)0x00000010) /*!< External event 6 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2166 | |
aravindsv | 0:ba7650f404af | 2167 | #define HRTIM_EECR2_EE7SRC ((uint32_t)0x000000C0) /*!< External event 7 source */ |
aravindsv | 0:ba7650f404af | 2168 | #define HRTIM_EECR2_EE7SRC_0 ((uint32_t)0x00000040) /*!< External event 7 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2169 | #define HRTIM_EECR2_EE7SRC_1 ((uint32_t)0x00000080) /*!< External event 7 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2170 | #define HRTIM_EECR2_EE7POL ((uint32_t)0x00000100) /*!< External event 7 Polarity */ |
aravindsv | 0:ba7650f404af | 2171 | #define HRTIM_EECR2_EE7SNS ((uint32_t)0x00000600) /*!< External event 7 sensitivity */ |
aravindsv | 0:ba7650f404af | 2172 | #define HRTIM_EECR2_EE7SNS_0 ((uint32_t)0x00000200) /*!< External event 7 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2173 | #define HRTIM_EECR2_EE7SNS_1 ((uint32_t)0x00000400) /*!< External event 7 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2174 | |
aravindsv | 0:ba7650f404af | 2175 | #define HRTIM_EECR2_EE8SRC ((uint32_t)0x00003000) /*!< External event 8 source */ |
aravindsv | 0:ba7650f404af | 2176 | #define HRTIM_EECR2_EE8SRC_0 ((uint32_t)0x00001000) /*!< External event 8 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2177 | #define HRTIM_EECR2_EE8SRC_1 ((uint32_t)0x00002000) /*!< External event 8 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2178 | #define HRTIM_EECR2_EE8POL ((uint32_t)0x00004000) /*!< External event 8 Polarity */ |
aravindsv | 0:ba7650f404af | 2179 | #define HRTIM_EECR2_EE8SNS ((uint32_t)0x00018000) /*!< External event 8 sensitivity */ |
aravindsv | 0:ba7650f404af | 2180 | #define HRTIM_EECR2_EE8SNS_0 ((uint32_t)0x00008000) /*!< External event 8 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2181 | #define HRTIM_EECR2_EE8SNS_1 ((uint32_t)0x00010000) /*!< External event 8 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2182 | |
aravindsv | 0:ba7650f404af | 2183 | #define HRTIM_EECR2_EE9SRC ((uint32_t)0x000C0000) /*!< External event 9 source */ |
aravindsv | 0:ba7650f404af | 2184 | #define HRTIM_EECR2_EE9SRC_0 ((uint32_t)0x00040000) /*!< External event 9 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2185 | #define HRTIM_EECR2_EE9SRC_1 ((uint32_t)0x00080000) /*!< External event 9 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2186 | #define HRTIM_EECR2_EE9POL ((uint32_t)0x00100000) /*!< External event 9 Polarity */ |
aravindsv | 0:ba7650f404af | 2187 | #define HRTIM_EECR2_EE9SNS ((uint32_t)0x00600000) /*!< External event 9 sensitivity */ |
aravindsv | 0:ba7650f404af | 2188 | #define HRTIM_EECR2_EE9SNS_0 ((uint32_t)0x00200000) /*!< External event 9 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2189 | #define HRTIM_EECR2_EE9SNS_1 ((uint32_t)0x00400000) /*!< External event 9 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2190 | |
aravindsv | 0:ba7650f404af | 2191 | #define HRTIM_EECR2_EE10SRC ((uint32_t)0x03000000) /*!< External event 10 source */ |
aravindsv | 0:ba7650f404af | 2192 | #define HRTIM_EECR2_EE10SRC_0 ((uint32_t)0x01000000) /*!< External event 10 source bit 0 */ |
aravindsv | 0:ba7650f404af | 2193 | #define HRTIM_EECR2_EE10SRC_1 ((uint32_t)0x02000000) /*!< External event 10 source bit 1 */ |
aravindsv | 0:ba7650f404af | 2194 | #define HRTIM_EECR2_EE10POL ((uint32_t)0x04000000) /*!< External event 10 Polarity */ |
aravindsv | 0:ba7650f404af | 2195 | #define HRTIM_EECR2_EE10SNS ((uint32_t)0x18000000) /*!< External event 10 sensitivity */ |
aravindsv | 0:ba7650f404af | 2196 | #define HRTIM_EECR2_EE10SNS_0 ((uint32_t)0x08000000) /*!< External event 10 sensitivity bit 0 */ |
aravindsv | 0:ba7650f404af | 2197 | #define HRTIM_EECR2_EE10SNS_1 ((uint32_t)0x10000000) /*!< External event 10 sensitivity bit 1 */ |
aravindsv | 0:ba7650f404af | 2198 | |
aravindsv | 0:ba7650f404af | 2199 | /******************* Bit definition for HRTIM_EECR3 register ****************/ |
aravindsv | 0:ba7650f404af | 2200 | #define HRTIM_EECR3_EE6F ((uint32_t)0x0000000F) /*!< External event 6 filter */ |
aravindsv | 0:ba7650f404af | 2201 | #define HRTIM_EECR3_EE6F_0 ((uint32_t)0x00000001) /*!< External event 6 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2202 | #define HRTIM_EECR3_EE6F_1 ((uint32_t)0x00000002) /*!< External event 6 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2203 | #define HRTIM_EECR3_EE6F_2 ((uint32_t)0x00000004) /*!< External event 6 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2204 | #define HRTIM_EECR3_EE6F_3 ((uint32_t)0x00000008) /*!< External event 6 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2205 | #define HRTIM_EECR3_EE7F ((uint32_t)0x000003C0) /*!< External event 7 filter */ |
aravindsv | 0:ba7650f404af | 2206 | #define HRTIM_EECR3_EE7F_0 ((uint32_t)0x00000040) /*!< External event 7 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2207 | #define HRTIM_EECR3_EE7F_1 ((uint32_t)0x00000080) /*!< External event 7 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2208 | #define HRTIM_EECR3_EE7F_2 ((uint32_t)0x00000100) /*!< External event 7 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2209 | #define HRTIM_EECR3_EE7F_3 ((uint32_t)0x00000200) /*!< External event 7 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2210 | #define HRTIM_EECR3_EE8F ((uint32_t)0x0000F000) /*!< External event 8 filter */ |
aravindsv | 0:ba7650f404af | 2211 | #define HRTIM_EECR3_EE8F_0 ((uint32_t)0x00001000) /*!< External event 8 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2212 | #define HRTIM_EECR3_EE8F_1 ((uint32_t)0x00002000) /*!< External event 8 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2213 | #define HRTIM_EECR3_EE8F_2 ((uint32_t)0x00004000) /*!< External event 8 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2214 | #define HRTIM_EECR3_EE8F_3 ((uint32_t)0x00008000) /*!< External event 8 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2215 | #define HRTIM_EECR3_EE9F ((uint32_t)0x003C0000) /*!< External event 9 filter */ |
aravindsv | 0:ba7650f404af | 2216 | #define HRTIM_EECR3_EE9F_0 ((uint32_t)0x00040000) /*!< External event 9 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2217 | #define HRTIM_EECR3_EE9F_1 ((uint32_t)0x00080000) /*!< External event 9 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2218 | #define HRTIM_EECR3_EE9F_2 ((uint32_t)0x00100000) /*!< External event 9 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2219 | #define HRTIM_EECR3_EE9F_3 ((uint32_t)0x00200000) /*!< External event 9 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2220 | #define HRTIM_EECR3_EE10F ((uint32_t)0x0F000000) /*!< External event 10 filter */ |
aravindsv | 0:ba7650f404af | 2221 | #define HRTIM_EECR3_EE10F_0 ((uint32_t)0x01000000) /*!< External event 10 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2222 | #define HRTIM_EECR3_EE10F_1 ((uint32_t)0x02000000) /*!< External event 10 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2223 | #define HRTIM_EECR3_EE10F_2 ((uint32_t)0x04000000) /*!< External event 10 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2224 | #define HRTIM_EECR3_EE10F_3 ((uint32_t)0x08000000) /*!< External event 10 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2225 | #define HRTIM_EECR3_EEVSD ((uint32_t)0xC0000000) /*!< External event sampling clock division */ |
aravindsv | 0:ba7650f404af | 2226 | #define HRTIM_EECR3_EEVSD_0 ((uint32_t)0x40000000) /*!< External event sampling clock division bit 0 */ |
aravindsv | 0:ba7650f404af | 2227 | #define HRTIM_EECR3_EEVSD_1 ((uint32_t)0x80000000) /*!< External event sampling clock division bit 1 */ |
aravindsv | 0:ba7650f404af | 2228 | |
aravindsv | 0:ba7650f404af | 2229 | /******************* Bit definition for HRTIM_ADC1R register ****************/ |
aravindsv | 0:ba7650f404af | 2230 | #define HRTIM_ADC1R_AD1MC1 ((uint32_t)0x00000001) /*!< ADC Trigger 1 on master compare 1 */ |
aravindsv | 0:ba7650f404af | 2231 | #define HRTIM_ADC1R_AD1MC2 ((uint32_t)0x00000002) /*!< ADC Trigger 1 on master compare 2 */ |
aravindsv | 0:ba7650f404af | 2232 | #define HRTIM_ADC1R_AD1MC3 ((uint32_t)0x00000004) /*!< ADC Trigger 1 on master compare 3 */ |
aravindsv | 0:ba7650f404af | 2233 | #define HRTIM_ADC1R_AD1MC4 ((uint32_t)0x00000008) /*!< ADC Trigger 1 on master compare 4 */ |
aravindsv | 0:ba7650f404af | 2234 | #define HRTIM_ADC1R_AD1MPER ((uint32_t)0x00000010) /*!< ADC Trigger 1 on master period */ |
aravindsv | 0:ba7650f404af | 2235 | #define HRTIM_ADC1R_AD1EEV1 ((uint32_t)0x00000020) /*!< ADC Trigger 1 on external event 1 */ |
aravindsv | 0:ba7650f404af | 2236 | #define HRTIM_ADC1R_AD1EEV2 ((uint32_t)0x00000040) /*!< ADC Trigger 1 on external event 2 */ |
aravindsv | 0:ba7650f404af | 2237 | #define HRTIM_ADC1R_AD1EEV3 ((uint32_t)0x00000080) /*!< ADC Trigger 1 on external event 3 */ |
aravindsv | 0:ba7650f404af | 2238 | #define HRTIM_ADC1R_AD1EEV4 ((uint32_t)0x00000100) /*!< ADC Trigger 1 on external event 4 */ |
aravindsv | 0:ba7650f404af | 2239 | #define HRTIM_ADC1R_AD1EEV5 ((uint32_t)0x00000200) /*!< ADC Trigger 1 on external event 5 */ |
aravindsv | 0:ba7650f404af | 2240 | #define HRTIM_ADC1R_AD1TAC2 ((uint32_t)0x00000400) /*!< ADC Trigger 1 on Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 2241 | #define HRTIM_ADC1R_AD1TAC3 ((uint32_t)0x00000800) /*!< ADC Trigger 1 on Timer A compare 3 */ |
aravindsv | 0:ba7650f404af | 2242 | #define HRTIM_ADC1R_AD1TAC4 ((uint32_t)0x00001000) /*!< ADC Trigger 1 on Timer A compare 4 */ |
aravindsv | 0:ba7650f404af | 2243 | #define HRTIM_ADC1R_AD1TAPER ((uint32_t)0x00002000) /*!< ADC Trigger 1 on Timer A period */ |
aravindsv | 0:ba7650f404af | 2244 | #define HRTIM_ADC1R_AD1TARST ((uint32_t)0x00004000) /*!< ADC Trigger 1 on Timer A reset */ |
aravindsv | 0:ba7650f404af | 2245 | #define HRTIM_ADC1R_AD1TBC2 ((uint32_t)0x00008000) /*!< ADC Trigger 1 on Timer B compare 2 */ |
aravindsv | 0:ba7650f404af | 2246 | #define HRTIM_ADC1R_AD1TBC3 ((uint32_t)0x00010000) /*!< ADC Trigger 1 on Timer B compare 3 */ |
aravindsv | 0:ba7650f404af | 2247 | #define HRTIM_ADC1R_AD1TBC4 ((uint32_t)0x00020000) /*!< ADC Trigger 1 on Timer B compare 4 */ |
aravindsv | 0:ba7650f404af | 2248 | #define HRTIM_ADC1R_AD1TBPER ((uint32_t)0x00040000) /*!< ADC Trigger 1 on Timer B period */ |
aravindsv | 0:ba7650f404af | 2249 | #define HRTIM_ADC1R_AD1TBRST ((uint32_t)0x00080000) /*!< ADC Trigger 1 on Timer B reset */ |
aravindsv | 0:ba7650f404af | 2250 | #define HRTIM_ADC1R_AD1TCC2 ((uint32_t)0x00100000) /*!< ADC Trigger 1 on Timer C compare 2 */ |
aravindsv | 0:ba7650f404af | 2251 | #define HRTIM_ADC1R_AD1TCC3 ((uint32_t)0x00200000) /*!< ADC Trigger 1 on Timer C compare 3 */ |
aravindsv | 0:ba7650f404af | 2252 | #define HRTIM_ADC1R_AD1TCC4 ((uint32_t)0x00400000) /*!< ADC Trigger 1 on Timer C compare 4 */ |
aravindsv | 0:ba7650f404af | 2253 | #define HRTIM_ADC1R_AD1TCPER ((uint32_t)0x00800000) /*!< ADC Trigger 1 on Timer C period */ |
aravindsv | 0:ba7650f404af | 2254 | #define HRTIM_ADC1R_AD1TDC2 ((uint32_t)0x01000000) /*!< ADC Trigger 1 on Timer D compare 2 */ |
aravindsv | 0:ba7650f404af | 2255 | #define HRTIM_ADC1R_AD1TDC3 ((uint32_t)0x02000000) /*!< ADC Trigger 1 on Timer D compare 3 */ |
aravindsv | 0:ba7650f404af | 2256 | #define HRTIM_ADC1R_AD1TDC4 ((uint32_t)0x04000000) /*!< ADC Trigger 1 on Timer D compare 4 */ |
aravindsv | 0:ba7650f404af | 2257 | #define HRTIM_ADC1R_AD1TDPER ((uint32_t)0x08000000) /*!< ADC Trigger 1 on Timer D period */ |
aravindsv | 0:ba7650f404af | 2258 | #define HRTIM_ADC1R_AD1TEC2 ((uint32_t)0x10000000) /*!< ADC Trigger 1 on Timer E compare 2 */ |
aravindsv | 0:ba7650f404af | 2259 | #define HRTIM_ADC1R_AD1TEC3 ((uint32_t)0x20000000) /*!< ADC Trigger 1 on Timer E compare 3 */ |
aravindsv | 0:ba7650f404af | 2260 | #define HRTIM_ADC1R_AD1TEC4 ((uint32_t)0x40000000) /*!< ADC Trigger 1 on Timer E compare 4 */ |
aravindsv | 0:ba7650f404af | 2261 | #define HRTIM_ADC1R_AD1TEPER ((uint32_t)0x80000000) /*!< ADC Trigger 1 on Timer E period */ |
aravindsv | 0:ba7650f404af | 2262 | |
aravindsv | 0:ba7650f404af | 2263 | /******************* Bit definition for HRTIM_ADC2R register ****************/ |
aravindsv | 0:ba7650f404af | 2264 | #define HRTIM_ADC2R_AD2MC1 ((uint32_t)0x00000001) /*!< ADC Trigger 2 on master compare 1 */ |
aravindsv | 0:ba7650f404af | 2265 | #define HRTIM_ADC2R_AD2MC2 ((uint32_t)0x00000002) /*!< ADC Trigger 2 on master compare 2 */ |
aravindsv | 0:ba7650f404af | 2266 | #define HRTIM_ADC2R_AD2MC3 ((uint32_t)0x00000004) /*!< ADC Trigger 2 on master compare 3 */ |
aravindsv | 0:ba7650f404af | 2267 | #define HRTIM_ADC2R_AD2MC4 ((uint32_t)0x00000008) /*!< ADC Trigger 2 on master compare 4 */ |
aravindsv | 0:ba7650f404af | 2268 | #define HRTIM_ADC2R_AD2MPER ((uint32_t)0x00000010) /*!< ADC Trigger 2 on master period */ |
aravindsv | 0:ba7650f404af | 2269 | #define HRTIM_ADC2R_AD2EEV6 ((uint32_t)0x00000020) /*!< ADC Trigger 2 on external event 6 */ |
aravindsv | 0:ba7650f404af | 2270 | #define HRTIM_ADC2R_AD2EEV7 ((uint32_t)0x00000040) /*!< ADC Trigger 2 on external event 7 */ |
aravindsv | 0:ba7650f404af | 2271 | #define HRTIM_ADC2R_AD2EEV8 ((uint32_t)0x00000080) /*!< ADC Trigger 2 on external event 8 */ |
aravindsv | 0:ba7650f404af | 2272 | #define HRTIM_ADC2R_AD2EEV9 ((uint32_t)0x00000100) /*!< ADC Trigger 2 on external event 9 */ |
aravindsv | 0:ba7650f404af | 2273 | #define HRTIM_ADC2R_AD2EEV10 ((uint32_t)0x00000200) /*!< ADC Trigger 2 on external event 10 */ |
aravindsv | 0:ba7650f404af | 2274 | #define HRTIM_ADC2R_AD2TAC2 ((uint32_t)0x00000400) /*!< ADC Trigger 2 on Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 2275 | #define HRTIM_ADC2R_AD2TAC3 ((uint32_t)0x00000800) /*!< ADC Trigger 2 on Timer A compare 3 */ |
aravindsv | 0:ba7650f404af | 2276 | #define HRTIM_ADC2R_AD2TAC4 ((uint32_t)0x00001000) /*!< ADC Trigger 2 on Timer A compare 4*/ |
aravindsv | 0:ba7650f404af | 2277 | #define HRTIM_ADC2R_AD2TAPER ((uint32_t)0x00002000) /*!< ADC Trigger 2 on Timer A period */ |
aravindsv | 0:ba7650f404af | 2278 | #define HRTIM_ADC2R_AD2TBC2 ((uint32_t)0x00004000) /*!< ADC Trigger 2 on Timer B compare 2 */ |
aravindsv | 0:ba7650f404af | 2279 | #define HRTIM_ADC2R_AD2TBC3 ((uint32_t)0x00008000) /*!< ADC Trigger 2 on Timer B compare 3 */ |
aravindsv | 0:ba7650f404af | 2280 | #define HRTIM_ADC2R_AD2TBC4 ((uint32_t)0x00010000) /*!< ADC Trigger 2 on Timer B compare 4 */ |
aravindsv | 0:ba7650f404af | 2281 | #define HRTIM_ADC2R_AD2TBPER ((uint32_t)0x00020000) /*!< ADC Trigger 2 on Timer B period */ |
aravindsv | 0:ba7650f404af | 2282 | #define HRTIM_ADC2R_AD2TCC2 ((uint32_t)0x00040000) /*!< ADC Trigger 2 on Timer C compare 2 */ |
aravindsv | 0:ba7650f404af | 2283 | #define HRTIM_ADC2R_AD2TCC3 ((uint32_t)0x00080000) /*!< ADC Trigger 2 on Timer C compare 3 */ |
aravindsv | 0:ba7650f404af | 2284 | #define HRTIM_ADC2R_AD2TCC4 ((uint32_t)0x00100000) /*!< ADC Trigger 2 on Timer C compare 4 */ |
aravindsv | 0:ba7650f404af | 2285 | #define HRTIM_ADC2R_AD2TCPER ((uint32_t)0x00200000) /*!< ADC Trigger 2 on Timer C period */ |
aravindsv | 0:ba7650f404af | 2286 | #define HRTIM_ADC2R_AD2TCRST ((uint32_t)0x00400000) /*!< ADC Trigger 2 on Timer C reset */ |
aravindsv | 0:ba7650f404af | 2287 | #define HRTIM_ADC2R_AD2TDC2 ((uint32_t)0x00800000) /*!< ADC Trigger 2 on Timer D compare 2 */ |
aravindsv | 0:ba7650f404af | 2288 | #define HRTIM_ADC2R_AD2TDC3 ((uint32_t)0x01000000) /*!< ADC Trigger 2 on Timer D compare 3 */ |
aravindsv | 0:ba7650f404af | 2289 | #define HRTIM_ADC2R_AD2TDC4 ((uint32_t)0x02000000) /*!< ADC Trigger 2 on Timer D compare 4*/ |
aravindsv | 0:ba7650f404af | 2290 | #define HRTIM_ADC2R_AD2TDPER ((uint32_t)0x04000000) /*!< ADC Trigger 2 on Timer D period */ |
aravindsv | 0:ba7650f404af | 2291 | #define HRTIM_ADC2R_AD2TDRST ((uint32_t)0x08000000) /*!< ADC Trigger 2 on Timer D reset */ |
aravindsv | 0:ba7650f404af | 2292 | #define HRTIM_ADC2R_AD2TEC2 ((uint32_t)0x10000000) /*!< ADC Trigger 2 on Timer E compare 2 */ |
aravindsv | 0:ba7650f404af | 2293 | #define HRTIM_ADC2R_AD2TEC3 ((uint32_t)0x20000000) /*!< ADC Trigger 2 on Timer E compare 3 */ |
aravindsv | 0:ba7650f404af | 2294 | #define HRTIM_ADC2R_AD2TEC4 ((uint32_t)0x40000000) /*!< ADC Trigger 2 on Timer E compare 4 */ |
aravindsv | 0:ba7650f404af | 2295 | #define HRTIM_ADC2R_AD2TERST ((uint32_t)0x80000000) /*!< ADC Trigger 2 on Timer E reset */ |
aravindsv | 0:ba7650f404af | 2296 | |
aravindsv | 0:ba7650f404af | 2297 | /******************* Bit definition for HRTIM_ADC3R register ****************/ |
aravindsv | 0:ba7650f404af | 2298 | #define HRTIM_ADC3R_AD3MC1 ((uint32_t)0x00000001) /*!< ADC Trigger 3 on master compare 1 */ |
aravindsv | 0:ba7650f404af | 2299 | #define HRTIM_ADC3R_AD3MC2 ((uint32_t)0x00000002) /*!< ADC Trigger 3 on master compare 2 */ |
aravindsv | 0:ba7650f404af | 2300 | #define HRTIM_ADC3R_AD3MC3 ((uint32_t)0x00000004) /*!< ADC Trigger 3 on master compare 3 */ |
aravindsv | 0:ba7650f404af | 2301 | #define HRTIM_ADC3R_AD3MC4 ((uint32_t)0x00000008) /*!< ADC Trigger 3 on master compare 4 */ |
aravindsv | 0:ba7650f404af | 2302 | #define HRTIM_ADC3R_AD3MPER ((uint32_t)0x00000010) /*!< ADC Trigger 3 on master period */ |
aravindsv | 0:ba7650f404af | 2303 | #define HRTIM_ADC3R_AD3EEV1 ((uint32_t)0x00000020) /*!< ADC Trigger 3 on external event 1 */ |
aravindsv | 0:ba7650f404af | 2304 | #define HRTIM_ADC3R_AD3EEV2 ((uint32_t)0x00000040) /*!< ADC Trigger 3 on external event 2 */ |
aravindsv | 0:ba7650f404af | 2305 | #define HRTIM_ADC3R_AD3EEV3 ((uint32_t)0x00000080) /*!< ADC Trigger 3 on external event 3 */ |
aravindsv | 0:ba7650f404af | 2306 | #define HRTIM_ADC3R_AD3EEV4 ((uint32_t)0x00000100) /*!< ADC Trigger 3 on external event 4 */ |
aravindsv | 0:ba7650f404af | 2307 | #define HRTIM_ADC3R_AD3EEV5 ((uint32_t)0x00000200) /*!< ADC Trigger 3 on external event 5 */ |
aravindsv | 0:ba7650f404af | 2308 | #define HRTIM_ADC3R_AD3TAC2 ((uint32_t)0x00000400) /*!< ADC Trigger 3 on Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 2309 | #define HRTIM_ADC3R_AD3TAC3 ((uint32_t)0x00000800) /*!< ADC Trigger 3 on Timer A compare 3 */ |
aravindsv | 0:ba7650f404af | 2310 | #define HRTIM_ADC3R_AD3TAC4 ((uint32_t)0x00001000) /*!< ADC Trigger 3 on Timer A compare 4 */ |
aravindsv | 0:ba7650f404af | 2311 | #define HRTIM_ADC3R_AD3TAPER ((uint32_t)0x00002000) /*!< ADC Trigger 3 on Timer A period */ |
aravindsv | 0:ba7650f404af | 2312 | #define HRTIM_ADC3R_AD3TARST ((uint32_t)0x00004000) /*!< ADC Trigger 3 on Timer A reset */ |
aravindsv | 0:ba7650f404af | 2313 | #define HRTIM_ADC3R_AD3TBC2 ((uint32_t)0x00008000) /*!< ADC Trigger 3 on Timer B compare 2 */ |
aravindsv | 0:ba7650f404af | 2314 | #define HRTIM_ADC3R_AD3TBC3 ((uint32_t)0x00010000) /*!< ADC Trigger 3 on Timer B compare 3 */ |
aravindsv | 0:ba7650f404af | 2315 | #define HRTIM_ADC3R_AD3TBC4 ((uint32_t)0x00020000) /*!< ADC Trigger 3 on Timer B compare 4 */ |
aravindsv | 0:ba7650f404af | 2316 | #define HRTIM_ADC3R_AD3TBPER ((uint32_t)0x00040000) /*!< ADC Trigger 3 on Timer B period */ |
aravindsv | 0:ba7650f404af | 2317 | #define HRTIM_ADC3R_AD3TBRST ((uint32_t)0x00080000) /*!< ADC Trigger 3 on Timer B reset */ |
aravindsv | 0:ba7650f404af | 2318 | #define HRTIM_ADC3R_AD3TCC2 ((uint32_t)0x00100000) /*!< ADC Trigger 3 on Timer C compare 2 */ |
aravindsv | 0:ba7650f404af | 2319 | #define HRTIM_ADC3R_AD3TCC3 ((uint32_t)0x00200000) /*!< ADC Trigger 3 on Timer C compare 3 */ |
aravindsv | 0:ba7650f404af | 2320 | #define HRTIM_ADC3R_AD3TCC4 ((uint32_t)0x00400000) /*!< ADC Trigger 3 on Timer C compare 4 */ |
aravindsv | 0:ba7650f404af | 2321 | #define HRTIM_ADC3R_AD3TCPER ((uint32_t)0x00800000) /*!< ADC Trigger 3 on Timer C period */ |
aravindsv | 0:ba7650f404af | 2322 | #define HRTIM_ADC3R_AD3TDC2 ((uint32_t)0x01000000) /*!< ADC Trigger 3 on Timer D compare 2 */ |
aravindsv | 0:ba7650f404af | 2323 | #define HRTIM_ADC3R_AD3TDC3 ((uint32_t)0x02000000) /*!< ADC Trigger 3 on Timer D compare 3 */ |
aravindsv | 0:ba7650f404af | 2324 | #define HRTIM_ADC3R_AD3TDC4 ((uint32_t)0x04000000) /*!< ADC Trigger 3 on Timer D compare 4 */ |
aravindsv | 0:ba7650f404af | 2325 | #define HRTIM_ADC3R_AD3TDPER ((uint32_t)0x08000000) /*!< ADC Trigger 3 on Timer D period */ |
aravindsv | 0:ba7650f404af | 2326 | #define HRTIM_ADC3R_AD3TEC2 ((uint32_t)0x10000000) /*!< ADC Trigger 3 on Timer E compare 2 */ |
aravindsv | 0:ba7650f404af | 2327 | #define HRTIM_ADC3R_AD3TEC3 ((uint32_t)0x20000000) /*!< ADC Trigger 3 on Timer E compare 3 */ |
aravindsv | 0:ba7650f404af | 2328 | #define HRTIM_ADC3R_AD3TEC4 ((uint32_t)0x40000000) /*!< ADC Trigger 3 on Timer E compare 4 */ |
aravindsv | 0:ba7650f404af | 2329 | #define HRTIM_ADC3R_AD3TEPER ((uint32_t)0x80000000) /*!< ADC Trigger 3 on Timer E period */ |
aravindsv | 0:ba7650f404af | 2330 | |
aravindsv | 0:ba7650f404af | 2331 | /******************* Bit definition for HRTIM_ADC4R register ****************/ |
aravindsv | 0:ba7650f404af | 2332 | #define HRTIM_ADC4R_AD4MC1 ((uint32_t)0x00000001) /*!< ADC Trigger 4 on master compare 1 */ |
aravindsv | 0:ba7650f404af | 2333 | #define HRTIM_ADC4R_AD4MC2 ((uint32_t)0x00000002) /*!< ADC Trigger 4 on master compare 2 */ |
aravindsv | 0:ba7650f404af | 2334 | #define HRTIM_ADC4R_AD4MC3 ((uint32_t)0x00000004) /*!< ADC Trigger 4 on master compare 3 */ |
aravindsv | 0:ba7650f404af | 2335 | #define HRTIM_ADC4R_AD4MC4 ((uint32_t)0x00000008) /*!< ADC Trigger 4 on master compare 4 */ |
aravindsv | 0:ba7650f404af | 2336 | #define HRTIM_ADC4R_AD4MPER ((uint32_t)0x00000010) /*!< ADC Trigger 4 on master period */ |
aravindsv | 0:ba7650f404af | 2337 | #define HRTIM_ADC4R_AD4EEV6 ((uint32_t)0x00000020) /*!< ADC Trigger 4 on external event 6 */ |
aravindsv | 0:ba7650f404af | 2338 | #define HRTIM_ADC4R_AD4EEV7 ((uint32_t)0x00000040) /*!< ADC Trigger 4 on external event 7 */ |
aravindsv | 0:ba7650f404af | 2339 | #define HRTIM_ADC4R_AD4EEV8 ((uint32_t)0x00000080) /*!< ADC Trigger 4 on external event 8 */ |
aravindsv | 0:ba7650f404af | 2340 | #define HRTIM_ADC4R_AD4EEV9 ((uint32_t)0x00000100) /*!< ADC Trigger 4 on external event 9 */ |
aravindsv | 0:ba7650f404af | 2341 | #define HRTIM_ADC4R_AD4EEV10 ((uint32_t)0x00000200) /*!< ADC Trigger 4 on external event 10 */ |
aravindsv | 0:ba7650f404af | 2342 | #define HRTIM_ADC4R_AD4TAC2 ((uint32_t)0x00000400) /*!< ADC Trigger 4 on Timer A compare 2 */ |
aravindsv | 0:ba7650f404af | 2343 | #define HRTIM_ADC4R_AD4TAC3 ((uint32_t)0x00000800) /*!< ADC Trigger 4 on Timer A compare 3 */ |
aravindsv | 0:ba7650f404af | 2344 | #define HRTIM_ADC4R_AD4TAC4 ((uint32_t)0x00001000) /*!< ADC Trigger 4 on Timer A compare 4*/ |
aravindsv | 0:ba7650f404af | 2345 | #define HRTIM_ADC4R_AD4TAPER ((uint32_t)0x00002000) /*!< ADC Trigger 4 on Timer A period */ |
aravindsv | 0:ba7650f404af | 2346 | #define HRTIM_ADC4R_AD4TBC2 ((uint32_t)0x00004000) /*!< ADC Trigger 4 on Timer B compare 2 */ |
aravindsv | 0:ba7650f404af | 2347 | #define HRTIM_ADC4R_AD4TBC3 ((uint32_t)0x00008000) /*!< ADC Trigger 4 on Timer B compare 3 */ |
aravindsv | 0:ba7650f404af | 2348 | #define HRTIM_ADC4R_AD4TBC4 ((uint32_t)0x00010000) /*!< ADC Trigger 4 on Timer B compare 4 */ |
aravindsv | 0:ba7650f404af | 2349 | #define HRTIM_ADC4R_AD4TBPER ((uint32_t)0x00020000) /*!< ADC Trigger 4 on Timer B period */ |
aravindsv | 0:ba7650f404af | 2350 | #define HRTIM_ADC4R_AD4TCC2 ((uint32_t)0x00040000) /*!< ADC Trigger 4 on Timer C compare 2 */ |
aravindsv | 0:ba7650f404af | 2351 | #define HRTIM_ADC4R_AD4TCC3 ((uint32_t)0x00080000) /*!< ADC Trigger 4 on Timer C compare 3 */ |
aravindsv | 0:ba7650f404af | 2352 | #define HRTIM_ADC4R_AD4TCC4 ((uint32_t)0x00100000) /*!< ADC Trigger 4 on Timer C compare 4 */ |
aravindsv | 0:ba7650f404af | 2353 | #define HRTIM_ADC4R_AD4TCPER ((uint32_t)0x00200000) /*!< ADC Trigger 4 on Timer C period */ |
aravindsv | 0:ba7650f404af | 2354 | #define HRTIM_ADC4R_AD4TCRST ((uint32_t)0x00400000) /*!< ADC Trigger 4 on Timer C reset */ |
aravindsv | 0:ba7650f404af | 2355 | #define HRTIM_ADC4R_AD4TDC2 ((uint32_t)0x00800000) /*!< ADC Trigger 4 on Timer D compare 2 */ |
aravindsv | 0:ba7650f404af | 2356 | #define HRTIM_ADC4R_AD4TDC3 ((uint32_t)0x01000000) /*!< ADC Trigger 4 on Timer D compare 3 */ |
aravindsv | 0:ba7650f404af | 2357 | #define HRTIM_ADC4R_AD4TDC4 ((uint32_t)0x02000000) /*!< ADC Trigger 4 on Timer D compare 4*/ |
aravindsv | 0:ba7650f404af | 2358 | #define HRTIM_ADC4R_AD4TDPER ((uint32_t)0x04000000) /*!< ADC Trigger 4 on Timer D period */ |
aravindsv | 0:ba7650f404af | 2359 | #define HRTIM_ADC4R_AD4TDRST ((uint32_t)0x08000000) /*!< ADC Trigger 4 on Timer D reset */ |
aravindsv | 0:ba7650f404af | 2360 | #define HRTIM_ADC4R_AD4TEC2 ((uint32_t)0x10000000) /*!< ADC Trigger 4 on Timer E compare 2 */ |
aravindsv | 0:ba7650f404af | 2361 | #define HRTIM_ADC4R_AD4TEC3 ((uint32_t)0x20000000) /*!< ADC Trigger 4 on Timer E compare 3 */ |
aravindsv | 0:ba7650f404af | 2362 | #define HRTIM_ADC4R_AD4TEC4 ((uint32_t)0x40000000) /*!< ADC Trigger 4 on Timer E compare 4 */ |
aravindsv | 0:ba7650f404af | 2363 | #define HRTIM_ADC4R_AD4TERST ((uint32_t)0x80000000) /*!< ADC Trigger 4 on Timer E reset */ |
aravindsv | 0:ba7650f404af | 2364 | |
aravindsv | 0:ba7650f404af | 2365 | /******************* Bit definition for HRTIM_DLLCR register ****************/ |
aravindsv | 0:ba7650f404af | 2366 | #define HRTIM_DLLCR_CAL ((uint32_t)0x00000001) /*!< DLL calibration start */ |
aravindsv | 0:ba7650f404af | 2367 | #define HRTIM_DLLCR_CALEN ((uint32_t)0x00000002) /*!< DLL calibration enable */ |
aravindsv | 0:ba7650f404af | 2368 | #define HRTIM_DLLCR_CALRTE ((uint32_t)0x0000000C) /*!< DLL calibration rate */ |
aravindsv | 0:ba7650f404af | 2369 | #define HRTIM_DLLCR_CALRTE_0 ((uint32_t)0x00000004) /*!< DLL calibration rate bit 0 */ |
aravindsv | 0:ba7650f404af | 2370 | #define HRTIM_DLLCR_CALRTE_1 ((uint32_t)0x00000008) /*!< DLL calibration rate bit 1 */ |
aravindsv | 0:ba7650f404af | 2371 | |
aravindsv | 0:ba7650f404af | 2372 | /******************* Bit definition for HRTIM_FLTINR1 register ***************/ |
aravindsv | 0:ba7650f404af | 2373 | #define HRTIM_FLTINR1_FLT1E ((uint32_t)0x00000001) /*!< Fault 1 enable */ |
aravindsv | 0:ba7650f404af | 2374 | #define HRTIM_FLTINR1_FLT1P ((uint32_t)0x00000002) /*!< Fault 1 polarity */ |
aravindsv | 0:ba7650f404af | 2375 | #define HRTIM_FLTINR1_FLT1SRC ((uint32_t)0x00000004) /*!< Fault 1 source */ |
aravindsv | 0:ba7650f404af | 2376 | #define HRTIM_FLTINR1_FLT1F ((uint32_t)0x00000078) /*!< Fault 1 filter */ |
aravindsv | 0:ba7650f404af | 2377 | #define HRTIM_FLTINR1_FLT1F_0 ((uint32_t)0x00000008) /*!< Fault 1 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2378 | #define HRTIM_FLTINR1_FLT1F_1 ((uint32_t)0x00000010) /*!< Fault 1 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2379 | #define HRTIM_FLTINR1_FLT1F_2 ((uint32_t)0x00000020) /*!< Fault 1 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2380 | #define HRTIM_FLTINR1_FLT1F_3 ((uint32_t)0x00000040) /*!< Fault 1 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2381 | #define HRTIM_FLTINR1_FLT1LCK ((uint32_t)0x00000080) /*!< Fault 1 lock */ |
aravindsv | 0:ba7650f404af | 2382 | |
aravindsv | 0:ba7650f404af | 2383 | #define HRTIM_FLTINR1_FLT2E ((uint32_t)0x00000100) /*!< Fault 2 enable */ |
aravindsv | 0:ba7650f404af | 2384 | #define HRTIM_FLTINR1_FLT2P ((uint32_t)0x00000200) /*!< Fault 2 polarity */ |
aravindsv | 0:ba7650f404af | 2385 | #define HRTIM_FLTINR1_FLT2SRC ((uint32_t)0x00000400) /*!< Fault 2 source */ |
aravindsv | 0:ba7650f404af | 2386 | #define HRTIM_FLTINR1_FLT2F ((uint32_t)0x00007800) /*!< Fault 2 filter */ |
aravindsv | 0:ba7650f404af | 2387 | #define HRTIM_FLTINR1_FLT2F_0 ((uint32_t)0x00000800) /*!< Fault 2 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2388 | #define HRTIM_FLTINR1_FLT2F_1 ((uint32_t)0x00001000) /*!< Fault 2 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2389 | #define HRTIM_FLTINR1_FLT2F_2 ((uint32_t)0x00002000) /*!< Fault 2 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2390 | #define HRTIM_FLTINR1_FLT2F_3 ((uint32_t)0x00004000) /*!< Fault 2 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2391 | #define HRTIM_FLTINR1_FLT2LCK ((uint32_t)0x00008000) /*!< Fault 2 lock */ |
aravindsv | 0:ba7650f404af | 2392 | |
aravindsv | 0:ba7650f404af | 2393 | #define HRTIM_FLTINR1_FLT3E ((uint32_t)0x00010000) /*!< Fault 3 enable */ |
aravindsv | 0:ba7650f404af | 2394 | #define HRTIM_FLTINR1_FLT3P ((uint32_t)0x00020000) /*!< Fault 3 polarity */ |
aravindsv | 0:ba7650f404af | 2395 | #define HRTIM_FLTINR1_FLT3SRC ((uint32_t)0x00040000) /*!< Fault 3 source */ |
aravindsv | 0:ba7650f404af | 2396 | #define HRTIM_FLTINR1_FLT3F ((uint32_t)0x00780000) /*!< Fault 3 filter */ |
aravindsv | 0:ba7650f404af | 2397 | #define HRTIM_FLTINR1_FLT3F_0 ((uint32_t)0x00080000) /*!< Fault 3 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2398 | #define HRTIM_FLTINR1_FLT3F_1 ((uint32_t)0x00100000) /*!< Fault 3 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2399 | #define HRTIM_FLTINR1_FLT3F_2 ((uint32_t)0x00200000) /*!< Fault 3 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2400 | #define HRTIM_FLTINR1_FLT3F_3 ((uint32_t)0x00400000) /*!< Fault 3 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2401 | #define HRTIM_FLTINR1_FLT3LCK ((uint32_t)0x00800000) /*!< Fault 3 lock */ |
aravindsv | 0:ba7650f404af | 2402 | |
aravindsv | 0:ba7650f404af | 2403 | #define HRTIM_FLTINR1_FLT4E ((uint32_t)0x01000000) /*!< Fault 4 enable */ |
aravindsv | 0:ba7650f404af | 2404 | #define HRTIM_FLTINR1_FLT4P ((uint32_t)0x02000000) /*!< Fault 4 polarity */ |
aravindsv | 0:ba7650f404af | 2405 | #define HRTIM_FLTINR1_FLT4SRC ((uint32_t)0x04000000) /*!< Fault 4 source */ |
aravindsv | 0:ba7650f404af | 2406 | #define HRTIM_FLTINR1_FLT4F ((uint32_t)0x78000000) /*!< Fault 4 filter */ |
aravindsv | 0:ba7650f404af | 2407 | #define HRTIM_FLTINR1_FLT4F_0 ((uint32_t)0x08000000) /*!< Fault 4 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2408 | #define HRTIM_FLTINR1_FLT4F_1 ((uint32_t)0x10000000) /*!< Fault 4 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2409 | #define HRTIM_FLTINR1_FLT4F_2 ((uint32_t)0x20000000) /*!< Fault 4 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2410 | #define HRTIM_FLTINR1_FLT4F_3 ((uint32_t)0x40000000) /*!< Fault 4 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2411 | #define HRTIM_FLTINR1_FLT4LCK ((uint32_t)0x80000000) /*!< Fault 4 lock */ |
aravindsv | 0:ba7650f404af | 2412 | |
aravindsv | 0:ba7650f404af | 2413 | /******************* Bit definition for HRTIM_FLTINR2 register ***************/ |
aravindsv | 0:ba7650f404af | 2414 | #define HRTIM_FLTINR2_FLT5E ((uint32_t)0x00000001) /*!< Fault 5 enable */ |
aravindsv | 0:ba7650f404af | 2415 | #define HRTIM_FLTINR2_FLT5P ((uint32_t)0x00000002) /*!< Fault 5 polarity */ |
aravindsv | 0:ba7650f404af | 2416 | #define HRTIM_FLTINR2_FLT5SRC ((uint32_t)0x00000004) /*!< Fault 5 source */ |
aravindsv | 0:ba7650f404af | 2417 | #define HRTIM_FLTINR2_FLT5F ((uint32_t)0x00000078) /*!< Fault 5 filter */ |
aravindsv | 0:ba7650f404af | 2418 | #define HRTIM_FLTINR2_FLT5F_0 ((uint32_t)0x00000008) /*!< Fault 5 filter bit 0 */ |
aravindsv | 0:ba7650f404af | 2419 | #define HRTIM_FLTINR2_FLT5F_1 ((uint32_t)0x00000010) /*!< Fault 5 filter bit 1 */ |
aravindsv | 0:ba7650f404af | 2420 | #define HRTIM_FLTINR2_FLT5F_2 ((uint32_t)0x00000020) /*!< Fault 5 filter bit 2 */ |
aravindsv | 0:ba7650f404af | 2421 | #define HRTIM_FLTINR2_FLT5F_3 ((uint32_t)0x00000040) /*!< Fault 5 filter bit 3 */ |
aravindsv | 0:ba7650f404af | 2422 | #define HRTIM_FLTINR2_FLT5LCK ((uint32_t)0x00000080) /*!< Fault 5 lock */ |
aravindsv | 0:ba7650f404af | 2423 | #define HRTIM_FLTINR2_FLTSD ((uint32_t)0x03000000) /*!< Fault sampling clock division */ |
aravindsv | 0:ba7650f404af | 2424 | #define HRTIM_FLTINR2_FLTSD_0 ((uint32_t)0x01000000) /*!< Fault sampling clock division bit 0 */ |
aravindsv | 0:ba7650f404af | 2425 | #define HRTIM_FLTINR2_FLTSD_1 ((uint32_t)0x02000000) /*!< Fault sampling clock division bit 1 */ |
aravindsv | 0:ba7650f404af | 2426 | |
aravindsv | 0:ba7650f404af | 2427 | /******************* Bit definition for HRTIM_BDMUPR register ***************/ |
aravindsv | 0:ba7650f404af | 2428 | #define HRTIM_BDMUPR_MCR ((uint32_t)0x00000001) /*!< MCR register update enable */ |
aravindsv | 0:ba7650f404af | 2429 | #define HRTIM_BDMUPR_MICR ((uint32_t)0x00000002) /*!< MICR register update enable */ |
aravindsv | 0:ba7650f404af | 2430 | #define HRTIM_BDMUPR_MDIER ((uint32_t)0x00000004) /*!< MDIER register update enable */ |
aravindsv | 0:ba7650f404af | 2431 | #define HRTIM_BDMUPR_MCNT ((uint32_t)0x00000008) /*!< MCNT register update enable */ |
aravindsv | 0:ba7650f404af | 2432 | #define HRTIM_BDMUPR_MPER ((uint32_t)0x00000010) /*!< MPER register update enable */ |
aravindsv | 0:ba7650f404af | 2433 | #define HRTIM_BDMUPR_MREP ((uint32_t)0x00000020) /*!< MREP register update enable */ |
aravindsv | 0:ba7650f404af | 2434 | #define HRTIM_BDMUPR_MCMP1 ((uint32_t)0x00000040) /*!< MCMP1 register update enable */ |
aravindsv | 0:ba7650f404af | 2435 | #define HRTIM_BDMUPR_MCMP2 ((uint32_t)0x00000080) /*!< MCMP2 register update enable */ |
aravindsv | 0:ba7650f404af | 2436 | #define HRTIM_BDMUPR_MCMP3 ((uint32_t)0x00000100) /*!< MCMP3 register update enable */ |
aravindsv | 0:ba7650f404af | 2437 | #define HRTIM_BDMUPR_MCMP4 ((uint32_t)0x00000200) /*!< MPCMP4 register update enable */ |
aravindsv | 0:ba7650f404af | 2438 | |
aravindsv | 0:ba7650f404af | 2439 | /******************* Bit definition for HRTIM_BDTUPR register ***************/ |
aravindsv | 0:ba7650f404af | 2440 | #define HRTIM_BDTUPR_TIMCR ((uint32_t)0x00000001) /*!< TIMCR register update enable */ |
aravindsv | 0:ba7650f404af | 2441 | #define HRTIM_BDTUPR_TIMICR ((uint32_t)0x00000002) /*!< TIMICR register update enable */ |
aravindsv | 0:ba7650f404af | 2442 | #define HRTIM_BDTUPR_TIMDIER ((uint32_t)0x00000004) /*!< TIMDIER register update enable */ |
aravindsv | 0:ba7650f404af | 2443 | #define HRTIM_BDTUPR_TIMCNT ((uint32_t)0x00000008) /*!< TIMCNT register update enable */ |
aravindsv | 0:ba7650f404af | 2444 | #define HRTIM_BDTUPR_TIMPER ((uint32_t)0x00000010) /*!< TIMPER register update enable */ |
aravindsv | 0:ba7650f404af | 2445 | #define HRTIM_BDTUPR_TIMREP ((uint32_t)0x00000020) /*!< TIMREP register update enable */ |
aravindsv | 0:ba7650f404af | 2446 | #define HRTIM_BDTUPR_TIMCMP1 ((uint32_t)0x00000040) /*!< TIMCMP1 register update enable */ |
aravindsv | 0:ba7650f404af | 2447 | #define HRTIM_BDTUPR_TIMCMP2 ((uint32_t)0x00000080) /*!< TIMCMP2 register update enable */ |
aravindsv | 0:ba7650f404af | 2448 | #define HRTIM_BDTUPR_TIMCMP3 ((uint32_t)0x00000100) /*!< TIMCMP3 register update enable */ |
aravindsv | 0:ba7650f404af | 2449 | #define HRTIM_BDTUPR_TIMCMP4 ((uint32_t)0x00000200) /*!< TIMCMP4 register update enable */ |
aravindsv | 0:ba7650f404af | 2450 | #define HRTIM_BDTUPR_TIMDTR ((uint32_t)0x00000400) /*!< TIMDTR register update enable */ |
aravindsv | 0:ba7650f404af | 2451 | #define HRTIM_BDTUPR_TIMSET1R ((uint32_t)0x00000800) /*!< TIMSET1R register update enable */ |
aravindsv | 0:ba7650f404af | 2452 | #define HRTIM_BDTUPR_TIMRST1R ((uint32_t)0x00001000) /*!< TIMRST1R register update enable */ |
aravindsv | 0:ba7650f404af | 2453 | #define HRTIM_BDTUPR_TIMSET2R ((uint32_t)0x00002000) /*!< TIMSET2R register update enable */ |
aravindsv | 0:ba7650f404af | 2454 | #define HRTIM_BDTUPR_TIMRST2R ((uint32_t)0x00004000) /*!< TIMRST2R register update enable */ |
aravindsv | 0:ba7650f404af | 2455 | #define HRTIM_BDTUPR_TIMEEFR1 ((uint32_t)0x00008000) /*!< TIMEEFR1 register update enable */ |
aravindsv | 0:ba7650f404af | 2456 | #define HRTIM_BDTUPR_TIMEEFR2 ((uint32_t)0x00010000) /*!< TIMEEFR2 register update enable */ |
aravindsv | 0:ba7650f404af | 2457 | #define HRTIM_BDTUPR_TIMRSTR ((uint32_t)0x00020000) /*!< TIMRSTR register update enable */ |
aravindsv | 0:ba7650f404af | 2458 | #define HRTIM_BDTUPR_TIMCHPR ((uint32_t)0x00040000) /*!< TIMCHPR register update enable */ |
aravindsv | 0:ba7650f404af | 2459 | #define HRTIM_BDTUPR_TIMOUTR ((uint32_t)0x00080000) /*!< TIMOUTR register update enable */ |
aravindsv | 0:ba7650f404af | 2460 | #define HRTIM_BDTUPR_TIMFLTR ((uint32_t)0x00100000) /*!< TIMFLTR register update enable */ |
aravindsv | 0:ba7650f404af | 2461 | |
aravindsv | 0:ba7650f404af | 2462 | /******************* Bit definition for HRTIM_BDMADR register ***************/ |
aravindsv | 0:ba7650f404af | 2463 | #define HRTIM_BDMADR_BDMADR ((uint32_t)0xFFFFFFFF) /*!< Burst DMA Data register */ |
aravindsv | 0:ba7650f404af | 2464 | |
aravindsv | 0:ba7650f404af | 2465 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 2466 | /* */ |
aravindsv | 0:ba7650f404af | 2467 | /* Analog to Digital Converter SAR (ADC) */ |
aravindsv | 0:ba7650f404af | 2468 | /* */ |
aravindsv | 0:ba7650f404af | 2469 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 2470 | /******************** Bit definition for ADC_ISR register ********************/ |
aravindsv | 0:ba7650f404af | 2471 | #define ADC_ISR_ADRD ((uint32_t)0x00000001) /*!< ADC Ready (ADRDY) flag */ |
aravindsv | 0:ba7650f404af | 2472 | #define ADC_ISR_EOSMP ((uint32_t)0x00000002) /*!< ADC End of Sampling flag */ |
aravindsv | 0:ba7650f404af | 2473 | #define ADC_ISR_EOC ((uint32_t)0x00000004) /*!< ADC End of Regular Conversion flag */ |
aravindsv | 0:ba7650f404af | 2474 | #define ADC_ISR_EOS ((uint32_t)0x00000008) /*!< ADC End of Regular sequence of Conversions flag */ |
aravindsv | 0:ba7650f404af | 2475 | #define ADC_ISR_OVR ((uint32_t)0x00000010) /*!< ADC overrun flag */ |
aravindsv | 0:ba7650f404af | 2476 | #define ADC_ISR_JEOC ((uint32_t)0x00000020) /*!< ADC End of Injected Conversion flag */ |
aravindsv | 0:ba7650f404af | 2477 | #define ADC_ISR_JEOS ((uint32_t)0x00000040) /*!< ADC End of Injected sequence of Conversions flag */ |
aravindsv | 0:ba7650f404af | 2478 | #define ADC_ISR_AWD1 ((uint32_t)0x00000080) /*!< ADC Analog watchdog 1 flag */ |
aravindsv | 0:ba7650f404af | 2479 | #define ADC_ISR_AWD2 ((uint32_t)0x00000100) /*!< ADC Analog watchdog 2 flag */ |
aravindsv | 0:ba7650f404af | 2480 | #define ADC_ISR_AWD3 ((uint32_t)0x00000200) /*!< ADC Analog watchdog 3 flag */ |
aravindsv | 0:ba7650f404af | 2481 | #define ADC_ISR_JQOVF ((uint32_t)0x00000400) /*!< ADC Injected Context Queue Overflow flag */ |
aravindsv | 0:ba7650f404af | 2482 | |
aravindsv | 0:ba7650f404af | 2483 | /******************** Bit definition for ADC_IER register ********************/ |
aravindsv | 0:ba7650f404af | 2484 | #define ADC_IER_RDY ((uint32_t)0x00000001) /*!< ADC Ready (ADRDY) interrupt source */ |
aravindsv | 0:ba7650f404af | 2485 | #define ADC_IER_EOSMP ((uint32_t)0x00000002) /*!< ADC End of Sampling interrupt source */ |
aravindsv | 0:ba7650f404af | 2486 | #define ADC_IER_EOC ((uint32_t)0x00000004) /*!< ADC End of Regular Conversion interrupt source */ |
aravindsv | 0:ba7650f404af | 2487 | #define ADC_IER_EOS ((uint32_t)0x00000008) /*!< ADC End of Regular sequence of Conversions interrupt source */ |
aravindsv | 0:ba7650f404af | 2488 | #define ADC_IER_OVR ((uint32_t)0x00000010) /*!< ADC overrun interrupt source */ |
aravindsv | 0:ba7650f404af | 2489 | #define ADC_IER_JEOC ((uint32_t)0x00000020) /*!< ADC End of Injected Conversion interrupt source */ |
aravindsv | 0:ba7650f404af | 2490 | #define ADC_IER_JEOS ((uint32_t)0x00000040) /*!< ADC End of Injected sequence of Conversions interrupt source */ |
aravindsv | 0:ba7650f404af | 2491 | #define ADC_IER_AWD1 ((uint32_t)0x00000080) /*!< ADC Analog watchdog 1 interrupt source */ |
aravindsv | 0:ba7650f404af | 2492 | #define ADC_IER_AWD2 ((uint32_t)0x00000100) /*!< ADC Analog watchdog 2 interrupt source */ |
aravindsv | 0:ba7650f404af | 2493 | #define ADC_IER_AWD3 ((uint32_t)0x00000200) /*!< ADC Analog watchdog 3 interrupt source */ |
aravindsv | 0:ba7650f404af | 2494 | #define ADC_IER_JQOVF ((uint32_t)0x00000400) /*!< ADC Injected Context Queue Overflow interrupt source */ |
aravindsv | 0:ba7650f404af | 2495 | |
aravindsv | 0:ba7650f404af | 2496 | /******************** Bit definition for ADC_CR register ********************/ |
aravindsv | 0:ba7650f404af | 2497 | #define ADC_CR_ADEN ((uint32_t)0x00000001) /*!< ADC Enable control */ |
aravindsv | 0:ba7650f404af | 2498 | #define ADC_CR_ADDIS ((uint32_t)0x00000002) /*!< ADC Disable command */ |
aravindsv | 0:ba7650f404af | 2499 | #define ADC_CR_ADSTART ((uint32_t)0x00000004) /*!< ADC Start of Regular conversion */ |
aravindsv | 0:ba7650f404af | 2500 | #define ADC_CR_JADSTART ((uint32_t)0x00000008) /*!< ADC Start of injected conversion */ |
aravindsv | 0:ba7650f404af | 2501 | #define ADC_CR_ADSTP ((uint32_t)0x00000010) /*!< ADC Stop of Regular conversion */ |
aravindsv | 0:ba7650f404af | 2502 | #define ADC_CR_JADSTP ((uint32_t)0x00000020) /*!< ADC Stop of injected conversion */ |
aravindsv | 0:ba7650f404af | 2503 | #define ADC_CR_ADVREGEN ((uint32_t)0x30000000) /*!< ADC Voltage regulator Enable */ |
aravindsv | 0:ba7650f404af | 2504 | #define ADC_CR_ADVREGEN_0 ((uint32_t)0x10000000) /*!< ADC ADVREGEN bit 0 */ |
aravindsv | 0:ba7650f404af | 2505 | #define ADC_CR_ADVREGEN_1 ((uint32_t)0x20000000) /*!< ADC ADVREGEN bit 1 */ |
aravindsv | 0:ba7650f404af | 2506 | #define ADC_CR_ADCALDIF ((uint32_t)0x40000000) /*!< ADC Differential Mode for calibration */ |
aravindsv | 0:ba7650f404af | 2507 | #define ADC_CR_ADCAL ((uint32_t)0x80000000) /*!< ADC Calibration */ |
aravindsv | 0:ba7650f404af | 2508 | |
aravindsv | 0:ba7650f404af | 2509 | /******************** Bit definition for ADC_CFGR register ********************/ |
aravindsv | 0:ba7650f404af | 2510 | #define ADC_CFGR_DMAEN ((uint32_t)0x00000001) /*!< ADC DMA Enable */ |
aravindsv | 0:ba7650f404af | 2511 | #define ADC_CFGR_DMACFG ((uint32_t)0x00000002) /*!< ADC DMA configuration */ |
aravindsv | 0:ba7650f404af | 2512 | |
aravindsv | 0:ba7650f404af | 2513 | #define ADC_CFGR_RES ((uint32_t)0x00000018) /*!< ADC Data resolution */ |
aravindsv | 0:ba7650f404af | 2514 | #define ADC_CFGR_RES_0 ((uint32_t)0x00000008) /*!< ADC RES bit 0 */ |
aravindsv | 0:ba7650f404af | 2515 | #define ADC_CFGR_RES_1 ((uint32_t)0x00000010) /*!< ADC RES bit 1 */ |
aravindsv | 0:ba7650f404af | 2516 | |
aravindsv | 0:ba7650f404af | 2517 | #define ADC_CFGR_ALIGN ((uint32_t)0x00000020) /*!< ADC Data Alignment */ |
aravindsv | 0:ba7650f404af | 2518 | |
aravindsv | 0:ba7650f404af | 2519 | #define ADC_CFGR_EXTSEL ((uint32_t)0x000003C0) /*!< ADC External trigger selection for regular group */ |
aravindsv | 0:ba7650f404af | 2520 | #define ADC_CFGR_EXTSEL_0 ((uint32_t)0x00000040) /*!< ADC EXTSEL bit 0 */ |
aravindsv | 0:ba7650f404af | 2521 | #define ADC_CFGR_EXTSEL_1 ((uint32_t)0x00000080) /*!< ADC EXTSEL bit 1 */ |
aravindsv | 0:ba7650f404af | 2522 | #define ADC_CFGR_EXTSEL_2 ((uint32_t)0x00000100) /*!< ADC EXTSEL bit 2 */ |
aravindsv | 0:ba7650f404af | 2523 | #define ADC_CFGR_EXTSEL_3 ((uint32_t)0x00000200) /*!< ADC EXTSEL bit 3 */ |
aravindsv | 0:ba7650f404af | 2524 | |
aravindsv | 0:ba7650f404af | 2525 | #define ADC_CFGR_EXTEN ((uint32_t)0x00000C00) /*!< ADC External trigger enable and polarity selection for regular channels */ |
aravindsv | 0:ba7650f404af | 2526 | #define ADC_CFGR_EXTEN_0 ((uint32_t)0x00000400) /*!< ADC EXTEN bit 0 */ |
aravindsv | 0:ba7650f404af | 2527 | #define ADC_CFGR_EXTEN_1 ((uint32_t)0x00000800) /*!< ADC EXTEN bit 1 */ |
aravindsv | 0:ba7650f404af | 2528 | |
aravindsv | 0:ba7650f404af | 2529 | #define ADC_CFGR_OVRMOD ((uint32_t)0x00001000) /*!< ADC overrun mode */ |
aravindsv | 0:ba7650f404af | 2530 | #define ADC_CFGR_CONT ((uint32_t)0x00002000) /*!< ADC Single/continuous conversion mode for regular conversion */ |
aravindsv | 0:ba7650f404af | 2531 | #define ADC_CFGR_AUTDLY ((uint32_t)0x00004000) /*!< ADC Delayed conversion mode */ |
aravindsv | 0:ba7650f404af | 2532 | #define ADC_CFGR_DISCEN ((uint32_t)0x00010000) /*!< ADC Discontinuous mode for regular channels */ |
aravindsv | 0:ba7650f404af | 2533 | |
aravindsv | 0:ba7650f404af | 2534 | #define ADC_CFGR_DISCNUM ((uint32_t)0x000E0000) /*!< ADC Discontinuous mode channel count */ |
aravindsv | 0:ba7650f404af | 2535 | #define ADC_CFGR_DISCNUM_0 ((uint32_t)0x00020000) /*!< ADC DISCNUM bit 0 */ |
aravindsv | 0:ba7650f404af | 2536 | #define ADC_CFGR_DISCNUM_1 ((uint32_t)0x00040000) /*!< ADC DISCNUM bit 1 */ |
aravindsv | 0:ba7650f404af | 2537 | #define ADC_CFGR_DISCNUM_2 ((uint32_t)0x00080000) /*!< ADC DISCNUM bit 2 */ |
aravindsv | 0:ba7650f404af | 2538 | |
aravindsv | 0:ba7650f404af | 2539 | #define ADC_CFGR_JDISCEN ((uint32_t)0x00100000) /*!< ADC Discontinuous mode on injected channels */ |
aravindsv | 0:ba7650f404af | 2540 | #define ADC_CFGR_JQM ((uint32_t)0x00200000) /*!< ADC JSQR Queue mode */ |
aravindsv | 0:ba7650f404af | 2541 | #define ADC_CFGR_AWD1SGL ((uint32_t)0x00400000) /*!< Enable the watchdog 1 on a single channel or on all channels */ |
aravindsv | 0:ba7650f404af | 2542 | #define ADC_CFGR_AWD1EN ((uint32_t)0x00800000) /*!< ADC Analog watchdog 1 enable on regular Channels */ |
aravindsv | 0:ba7650f404af | 2543 | #define ADC_CFGR_JAWD1EN ((uint32_t)0x01000000) /*!< ADC Analog watchdog 1 enable on injected Channels */ |
aravindsv | 0:ba7650f404af | 2544 | #define ADC_CFGR_JAUTO ((uint32_t)0x02000000) /*!< ADC Automatic injected group conversion */ |
aravindsv | 0:ba7650f404af | 2545 | |
aravindsv | 0:ba7650f404af | 2546 | #define ADC_CFGR_AWD1CH ((uint32_t)0x7C000000) /*!< ADC Analog watchdog 1 Channel selection */ |
aravindsv | 0:ba7650f404af | 2547 | #define ADC_CFGR_AWD1CH_0 ((uint32_t)0x04000000) /*!< ADC AWD1CH bit 0 */ |
aravindsv | 0:ba7650f404af | 2548 | #define ADC_CFGR_AWD1CH_1 ((uint32_t)0x08000000) /*!< ADC AWD1CH bit 1 */ |
aravindsv | 0:ba7650f404af | 2549 | #define ADC_CFGR_AWD1CH_2 ((uint32_t)0x10000000) /*!< ADC AWD1CH bit 2 */ |
aravindsv | 0:ba7650f404af | 2550 | #define ADC_CFGR_AWD1CH_3 ((uint32_t)0x20000000) /*!< ADC AWD1CH bit 3 */ |
aravindsv | 0:ba7650f404af | 2551 | #define ADC_CFGR_AWD1CH_4 ((uint32_t)0x40000000) /*!< ADC AWD1CH bit 4 */ |
aravindsv | 0:ba7650f404af | 2552 | |
aravindsv | 0:ba7650f404af | 2553 | /******************** Bit definition for ADC_SMPR1 register ********************/ |
aravindsv | 0:ba7650f404af | 2554 | #define ADC_SMPR1_SMP0 ((uint32_t)0x00000007) /*!< ADC Channel 0 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2555 | #define ADC_SMPR1_SMP0_0 ((uint32_t)0x00000001) /*!< ADC SMP0 bit 0 */ |
aravindsv | 0:ba7650f404af | 2556 | #define ADC_SMPR1_SMP0_1 ((uint32_t)0x00000002) /*!< ADC SMP0 bit 1 */ |
aravindsv | 0:ba7650f404af | 2557 | #define ADC_SMPR1_SMP0_2 ((uint32_t)0x00000004) /*!< ADC SMP0 bit 2 */ |
aravindsv | 0:ba7650f404af | 2558 | |
aravindsv | 0:ba7650f404af | 2559 | #define ADC_SMPR1_SMP1 ((uint32_t)0x00000038) /*!< ADC Channel 1 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2560 | #define ADC_SMPR1_SMP1_0 ((uint32_t)0x00000008) /*!< ADC SMP1 bit 0 */ |
aravindsv | 0:ba7650f404af | 2561 | #define ADC_SMPR1_SMP1_1 ((uint32_t)0x00000010) /*!< ADC SMP1 bit 1 */ |
aravindsv | 0:ba7650f404af | 2562 | #define ADC_SMPR1_SMP1_2 ((uint32_t)0x00000020) /*!< ADC SMP1 bit 2 */ |
aravindsv | 0:ba7650f404af | 2563 | |
aravindsv | 0:ba7650f404af | 2564 | #define ADC_SMPR1_SMP2 ((uint32_t)0x000001C0) /*!< ADC Channel 2 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2565 | #define ADC_SMPR1_SMP2_0 ((uint32_t)0x00000040) /*!< ADC SMP2 bit 0 */ |
aravindsv | 0:ba7650f404af | 2566 | #define ADC_SMPR1_SMP2_1 ((uint32_t)0x00000080) /*!< ADC SMP2 bit 1 */ |
aravindsv | 0:ba7650f404af | 2567 | #define ADC_SMPR1_SMP2_2 ((uint32_t)0x00000100) /*!< ADC SMP2 bit 2 */ |
aravindsv | 0:ba7650f404af | 2568 | |
aravindsv | 0:ba7650f404af | 2569 | #define ADC_SMPR1_SMP3 ((uint32_t)0x00000E00) /*!< ADC Channel 3 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2570 | #define ADC_SMPR1_SMP3_0 ((uint32_t)0x00000200) /*!< ADC SMP3 bit 0 */ |
aravindsv | 0:ba7650f404af | 2571 | #define ADC_SMPR1_SMP3_1 ((uint32_t)0x00000400) /*!< ADC SMP3 bit 1 */ |
aravindsv | 0:ba7650f404af | 2572 | #define ADC_SMPR1_SMP3_2 ((uint32_t)0x00000800) /*!< ADC SMP3 bit 2 */ |
aravindsv | 0:ba7650f404af | 2573 | |
aravindsv | 0:ba7650f404af | 2574 | #define ADC_SMPR1_SMP4 ((uint32_t)0x00007000) /*!< ADC Channel 4 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2575 | #define ADC_SMPR1_SMP4_0 ((uint32_t)0x00001000) /*!< ADC SMP4 bit 0 */ |
aravindsv | 0:ba7650f404af | 2576 | #define ADC_SMPR1_SMP4_1 ((uint32_t)0x00002000) /*!< ADC SMP4 bit 1 */ |
aravindsv | 0:ba7650f404af | 2577 | #define ADC_SMPR1_SMP4_2 ((uint32_t)0x00004000) /*!< ADC SMP4 bit 2 */ |
aravindsv | 0:ba7650f404af | 2578 | |
aravindsv | 0:ba7650f404af | 2579 | #define ADC_SMPR1_SMP5 ((uint32_t)0x00038000) /*!< ADC Channel 5 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2580 | #define ADC_SMPR1_SMP5_0 ((uint32_t)0x00008000) /*!< ADC SMP5 bit 0 */ |
aravindsv | 0:ba7650f404af | 2581 | #define ADC_SMPR1_SMP5_1 ((uint32_t)0x00010000) /*!< ADC SMP5 bit 1 */ |
aravindsv | 0:ba7650f404af | 2582 | #define ADC_SMPR1_SMP5_2 ((uint32_t)0x00020000) /*!< ADC SMP5 bit 2 */ |
aravindsv | 0:ba7650f404af | 2583 | |
aravindsv | 0:ba7650f404af | 2584 | #define ADC_SMPR1_SMP6 ((uint32_t)0x001C0000) /*!< ADC Channel 6 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2585 | #define ADC_SMPR1_SMP6_0 ((uint32_t)0x00040000) /*!< ADC SMP6 bit 0 */ |
aravindsv | 0:ba7650f404af | 2586 | #define ADC_SMPR1_SMP6_1 ((uint32_t)0x00080000) /*!< ADC SMP6 bit 1 */ |
aravindsv | 0:ba7650f404af | 2587 | #define ADC_SMPR1_SMP6_2 ((uint32_t)0x00100000) /*!< ADC SMP6 bit 2 */ |
aravindsv | 0:ba7650f404af | 2588 | |
aravindsv | 0:ba7650f404af | 2589 | #define ADC_SMPR1_SMP7 ((uint32_t)0x00E00000) /*!< ADC Channel 7 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2590 | #define ADC_SMPR1_SMP7_0 ((uint32_t)0x00200000) /*!< ADC SMP7 bit 0 */ |
aravindsv | 0:ba7650f404af | 2591 | #define ADC_SMPR1_SMP7_1 ((uint32_t)0x00400000) /*!< ADC SMP7 bit 1 */ |
aravindsv | 0:ba7650f404af | 2592 | #define ADC_SMPR1_SMP7_2 ((uint32_t)0x00800000) /*!< ADC SMP7 bit 2 */ |
aravindsv | 0:ba7650f404af | 2593 | |
aravindsv | 0:ba7650f404af | 2594 | #define ADC_SMPR1_SMP8 ((uint32_t)0x07000000) /*!< ADC Channel 8 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2595 | #define ADC_SMPR1_SMP8_0 ((uint32_t)0x01000000) /*!< ADC SMP8 bit 0 */ |
aravindsv | 0:ba7650f404af | 2596 | #define ADC_SMPR1_SMP8_1 ((uint32_t)0x02000000) /*!< ADC SMP8 bit 1 */ |
aravindsv | 0:ba7650f404af | 2597 | #define ADC_SMPR1_SMP8_2 ((uint32_t)0x04000000) /*!< ADC SMP8 bit 2 */ |
aravindsv | 0:ba7650f404af | 2598 | |
aravindsv | 0:ba7650f404af | 2599 | #define ADC_SMPR1_SMP9 ((uint32_t)0x38000000) /*!< ADC Channel 9 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2600 | #define ADC_SMPR1_SMP9_0 ((uint32_t)0x08000000) /*!< ADC SMP9 bit 0 */ |
aravindsv | 0:ba7650f404af | 2601 | #define ADC_SMPR1_SMP9_1 ((uint32_t)0x10000000) /*!< ADC SMP9 bit 1 */ |
aravindsv | 0:ba7650f404af | 2602 | #define ADC_SMPR1_SMP9_2 ((uint32_t)0x20000000) /*!< ADC SMP9 bit 2 */ |
aravindsv | 0:ba7650f404af | 2603 | |
aravindsv | 0:ba7650f404af | 2604 | /******************** Bit definition for ADC_SMPR2 register ********************/ |
aravindsv | 0:ba7650f404af | 2605 | #define ADC_SMPR2_SMP10 ((uint32_t)0x00000007) /*!< ADC Channel 10 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2606 | #define ADC_SMPR2_SMP10_0 ((uint32_t)0x00000001) /*!< ADC SMP10 bit 0 */ |
aravindsv | 0:ba7650f404af | 2607 | #define ADC_SMPR2_SMP10_1 ((uint32_t)0x00000002) /*!< ADC SMP10 bit 1 */ |
aravindsv | 0:ba7650f404af | 2608 | #define ADC_SMPR2_SMP10_2 ((uint32_t)0x00000004) /*!< ADC SMP10 bit 2 */ |
aravindsv | 0:ba7650f404af | 2609 | |
aravindsv | 0:ba7650f404af | 2610 | #define ADC_SMPR2_SMP11 ((uint32_t)0x00000038) /*!< ADC Channel 11 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2611 | #define ADC_SMPR2_SMP11_0 ((uint32_t)0x00000008) /*!< ADC SMP11 bit 0 */ |
aravindsv | 0:ba7650f404af | 2612 | #define ADC_SMPR2_SMP11_1 ((uint32_t)0x00000010) /*!< ADC SMP11 bit 1 */ |
aravindsv | 0:ba7650f404af | 2613 | #define ADC_SMPR2_SMP11_2 ((uint32_t)0x00000020) /*!< ADC SMP11 bit 2 */ |
aravindsv | 0:ba7650f404af | 2614 | |
aravindsv | 0:ba7650f404af | 2615 | #define ADC_SMPR2_SMP12 ((uint32_t)0x000001C0) /*!< ADC Channel 12 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2616 | #define ADC_SMPR2_SMP12_0 ((uint32_t)0x00000040) /*!< ADC SMP12 bit 0 */ |
aravindsv | 0:ba7650f404af | 2617 | #define ADC_SMPR2_SMP12_1 ((uint32_t)0x00000080) /*!< ADC SMP12 bit 1 */ |
aravindsv | 0:ba7650f404af | 2618 | #define ADC_SMPR2_SMP12_2 ((uint32_t)0x00000100) /*!< ADC SMP12 bit 2 */ |
aravindsv | 0:ba7650f404af | 2619 | |
aravindsv | 0:ba7650f404af | 2620 | #define ADC_SMPR2_SMP13 ((uint32_t)0x00000E00) /*!< ADC Channel 13 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2621 | #define ADC_SMPR2_SMP13_0 ((uint32_t)0x00000200) /*!< ADC SMP13 bit 0 */ |
aravindsv | 0:ba7650f404af | 2622 | #define ADC_SMPR2_SMP13_1 ((uint32_t)0x00000400) /*!< ADC SMP13 bit 1 */ |
aravindsv | 0:ba7650f404af | 2623 | #define ADC_SMPR2_SMP13_2 ((uint32_t)0x00000800) /*!< ADC SMP13 bit 2 */ |
aravindsv | 0:ba7650f404af | 2624 | |
aravindsv | 0:ba7650f404af | 2625 | #define ADC_SMPR2_SMP14 ((uint32_t)0x00007000) /*!< ADC Channel 14 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2626 | #define ADC_SMPR2_SMP14_0 ((uint32_t)0x00001000) /*!< ADC SMP14 bit 0 */ |
aravindsv | 0:ba7650f404af | 2627 | #define ADC_SMPR2_SMP14_1 ((uint32_t)0x00002000) /*!< ADC SMP14 bit 1 */ |
aravindsv | 0:ba7650f404af | 2628 | #define ADC_SMPR2_SMP14_2 ((uint32_t)0x00004000) /*!< ADC SMP14 bit 2 */ |
aravindsv | 0:ba7650f404af | 2629 | |
aravindsv | 0:ba7650f404af | 2630 | #define ADC_SMPR2_SMP15 ((uint32_t)0x00038000) /*!< ADC Channel 15 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2631 | #define ADC_SMPR2_SMP15_0 ((uint32_t)0x00008000) /*!< ADC SMP15 bit 0 */ |
aravindsv | 0:ba7650f404af | 2632 | #define ADC_SMPR2_SMP15_1 ((uint32_t)0x00010000) /*!< ADC SMP15 bit 1 */ |
aravindsv | 0:ba7650f404af | 2633 | #define ADC_SMPR2_SMP15_2 ((uint32_t)0x00020000) /*!< ADC SMP15 bit 2 */ |
aravindsv | 0:ba7650f404af | 2634 | |
aravindsv | 0:ba7650f404af | 2635 | #define ADC_SMPR2_SMP16 ((uint32_t)0x001C0000) /*!< ADC Channel 16 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2636 | #define ADC_SMPR2_SMP16_0 ((uint32_t)0x00040000) /*!< ADC SMP16 bit 0 */ |
aravindsv | 0:ba7650f404af | 2637 | #define ADC_SMPR2_SMP16_1 ((uint32_t)0x00080000) /*!< ADC SMP16 bit 1 */ |
aravindsv | 0:ba7650f404af | 2638 | #define ADC_SMPR2_SMP16_2 ((uint32_t)0x00100000) /*!< ADC SMP16 bit 2 */ |
aravindsv | 0:ba7650f404af | 2639 | |
aravindsv | 0:ba7650f404af | 2640 | #define ADC_SMPR2_SMP17 ((uint32_t)0x00E00000) /*!< ADC Channel 17 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2641 | #define ADC_SMPR2_SMP17_0 ((uint32_t)0x00200000) /*!< ADC SMP17 bit 0 */ |
aravindsv | 0:ba7650f404af | 2642 | #define ADC_SMPR2_SMP17_1 ((uint32_t)0x00400000) /*!< ADC SMP17 bit 1 */ |
aravindsv | 0:ba7650f404af | 2643 | #define ADC_SMPR2_SMP17_2 ((uint32_t)0x00800000) /*!< ADC SMP17 bit 2 */ |
aravindsv | 0:ba7650f404af | 2644 | |
aravindsv | 0:ba7650f404af | 2645 | #define ADC_SMPR2_SMP18 ((uint32_t)0x07000000) /*!< ADC Channel 18 Sampling time selection */ |
aravindsv | 0:ba7650f404af | 2646 | #define ADC_SMPR2_SMP18_0 ((uint32_t)0x01000000) /*!< ADC SMP18 bit 0 */ |
aravindsv | 0:ba7650f404af | 2647 | #define ADC_SMPR2_SMP18_1 ((uint32_t)0x02000000) /*!< ADC SMP18 bit 1 */ |
aravindsv | 0:ba7650f404af | 2648 | #define ADC_SMPR2_SMP18_2 ((uint32_t)0x04000000) /*!< ADC SMP18 bit 2 */ |
aravindsv | 0:ba7650f404af | 2649 | |
aravindsv | 0:ba7650f404af | 2650 | /******************** Bit definition for ADC_TR1 register ********************/ |
aravindsv | 0:ba7650f404af | 2651 | #define ADC_TR1_LT1 ((uint32_t)0x00000FFF) /*!< ADC Analog watchdog 1 lower threshold */ |
aravindsv | 0:ba7650f404af | 2652 | #define ADC_TR1_LT1_0 ((uint32_t)0x00000001) /*!< ADC LT1 bit 0 */ |
aravindsv | 0:ba7650f404af | 2653 | #define ADC_TR1_LT1_1 ((uint32_t)0x00000002) /*!< ADC LT1 bit 1 */ |
aravindsv | 0:ba7650f404af | 2654 | #define ADC_TR1_LT1_2 ((uint32_t)0x00000004) /*!< ADC LT1 bit 2 */ |
aravindsv | 0:ba7650f404af | 2655 | #define ADC_TR1_LT1_3 ((uint32_t)0x00000008) /*!< ADC LT1 bit 3 */ |
aravindsv | 0:ba7650f404af | 2656 | #define ADC_TR1_LT1_4 ((uint32_t)0x00000010) /*!< ADC LT1 bit 4 */ |
aravindsv | 0:ba7650f404af | 2657 | #define ADC_TR1_LT1_5 ((uint32_t)0x00000020) /*!< ADC LT1 bit 5 */ |
aravindsv | 0:ba7650f404af | 2658 | #define ADC_TR1_LT1_6 ((uint32_t)0x00000040) /*!< ADC LT1 bit 6 */ |
aravindsv | 0:ba7650f404af | 2659 | #define ADC_TR1_LT1_7 ((uint32_t)0x00000080) /*!< ADC LT1 bit 7 */ |
aravindsv | 0:ba7650f404af | 2660 | #define ADC_TR1_LT1_8 ((uint32_t)0x00000100) /*!< ADC LT1 bit 8 */ |
aravindsv | 0:ba7650f404af | 2661 | #define ADC_TR1_LT1_9 ((uint32_t)0x00000200) /*!< ADC LT1 bit 9 */ |
aravindsv | 0:ba7650f404af | 2662 | #define ADC_TR1_LT1_10 ((uint32_t)0x00000400) /*!< ADC LT1 bit 10 */ |
aravindsv | 0:ba7650f404af | 2663 | #define ADC_TR1_LT1_11 ((uint32_t)0x00000800) /*!< ADC LT1 bit 11 */ |
aravindsv | 0:ba7650f404af | 2664 | |
aravindsv | 0:ba7650f404af | 2665 | #define ADC_TR1_HT1 ((uint32_t)0x0FFF0000) /*!< ADC Analog watchdog 1 higher threshold */ |
aravindsv | 0:ba7650f404af | 2666 | #define ADC_TR1_HT1_0 ((uint32_t)0x00010000) /*!< ADC HT1 bit 0 */ |
aravindsv | 0:ba7650f404af | 2667 | #define ADC_TR1_HT1_1 ((uint32_t)0x00020000) /*!< ADC HT1 bit 1 */ |
aravindsv | 0:ba7650f404af | 2668 | #define ADC_TR1_HT1_2 ((uint32_t)0x00040000) /*!< ADC HT1 bit 2 */ |
aravindsv | 0:ba7650f404af | 2669 | #define ADC_TR1_HT1_3 ((uint32_t)0x00080000) /*!< ADC HT1 bit 3 */ |
aravindsv | 0:ba7650f404af | 2670 | #define ADC_TR1_HT1_4 ((uint32_t)0x00100000) /*!< ADC HT1 bit 4 */ |
aravindsv | 0:ba7650f404af | 2671 | #define ADC_TR1_HT1_5 ((uint32_t)0x00200000) /*!< ADC HT1 bit 5 */ |
aravindsv | 0:ba7650f404af | 2672 | #define ADC_TR1_HT1_6 ((uint32_t)0x00400000) /*!< ADC HT1 bit 6 */ |
aravindsv | 0:ba7650f404af | 2673 | #define ADC_TR1_HT1_7 ((uint32_t)0x00800000) /*!< ADC HT1 bit 7 */ |
aravindsv | 0:ba7650f404af | 2674 | #define ADC_TR1_HT1_8 ((uint32_t)0x01000000) /*!< ADC HT1 bit 8 */ |
aravindsv | 0:ba7650f404af | 2675 | #define ADC_TR1_HT1_9 ((uint32_t)0x02000000) /*!< ADC HT1 bit 9 */ |
aravindsv | 0:ba7650f404af | 2676 | #define ADC_TR1_HT1_10 ((uint32_t)0x04000000) /*!< ADC HT1 bit 10 */ |
aravindsv | 0:ba7650f404af | 2677 | #define ADC_TR1_HT1_11 ((uint32_t)0x08000000) /*!< ADC HT1 bit 11 */ |
aravindsv | 0:ba7650f404af | 2678 | |
aravindsv | 0:ba7650f404af | 2679 | /******************** Bit definition for ADC_TR2 register ********************/ |
aravindsv | 0:ba7650f404af | 2680 | #define ADC_TR2_LT2 ((uint32_t)0x000000FF) /*!< ADC Analog watchdog 2 lower threshold */ |
aravindsv | 0:ba7650f404af | 2681 | #define ADC_TR2_LT2_0 ((uint32_t)0x00000001) /*!< ADC LT2 bit 0 */ |
aravindsv | 0:ba7650f404af | 2682 | #define ADC_TR2_LT2_1 ((uint32_t)0x00000002) /*!< ADC LT2 bit 1 */ |
aravindsv | 0:ba7650f404af | 2683 | #define ADC_TR2_LT2_2 ((uint32_t)0x00000004) /*!< ADC LT2 bit 2 */ |
aravindsv | 0:ba7650f404af | 2684 | #define ADC_TR2_LT2_3 ((uint32_t)0x00000008) /*!< ADC LT2 bit 3 */ |
aravindsv | 0:ba7650f404af | 2685 | #define ADC_TR2_LT2_4 ((uint32_t)0x00000010) /*!< ADC LT2 bit 4 */ |
aravindsv | 0:ba7650f404af | 2686 | #define ADC_TR2_LT2_5 ((uint32_t)0x00000020) /*!< ADC LT2 bit 5 */ |
aravindsv | 0:ba7650f404af | 2687 | #define ADC_TR2_LT2_6 ((uint32_t)0x00000040) /*!< ADC LT2 bit 6 */ |
aravindsv | 0:ba7650f404af | 2688 | #define ADC_TR2_LT2_7 ((uint32_t)0x00000080) /*!< ADC LT2 bit 7 */ |
aravindsv | 0:ba7650f404af | 2689 | |
aravindsv | 0:ba7650f404af | 2690 | #define ADC_TR2_HT2 ((uint32_t)0x00FF0000) /*!< ADC Analog watchdog 2 higher threshold */ |
aravindsv | 0:ba7650f404af | 2691 | #define ADC_TR2_HT2_0 ((uint32_t)0x00010000) /*!< ADC HT2 bit 0 */ |
aravindsv | 0:ba7650f404af | 2692 | #define ADC_TR2_HT2_1 ((uint32_t)0x00020000) /*!< ADC HT2 bit 1 */ |
aravindsv | 0:ba7650f404af | 2693 | #define ADC_TR2_HT2_2 ((uint32_t)0x00040000) /*!< ADC HT2 bit 2 */ |
aravindsv | 0:ba7650f404af | 2694 | #define ADC_TR2_HT2_3 ((uint32_t)0x00080000) /*!< ADC HT2 bit 3 */ |
aravindsv | 0:ba7650f404af | 2695 | #define ADC_TR2_HT2_4 ((uint32_t)0x00100000) /*!< ADC HT2 bit 4 */ |
aravindsv | 0:ba7650f404af | 2696 | #define ADC_TR2_HT2_5 ((uint32_t)0x00200000) /*!< ADC HT2 bit 5 */ |
aravindsv | 0:ba7650f404af | 2697 | #define ADC_TR2_HT2_6 ((uint32_t)0x00400000) /*!< ADC HT2 bit 6 */ |
aravindsv | 0:ba7650f404af | 2698 | #define ADC_TR2_HT2_7 ((uint32_t)0x00800000) /*!< ADC HT2 bit 7 */ |
aravindsv | 0:ba7650f404af | 2699 | |
aravindsv | 0:ba7650f404af | 2700 | /******************** Bit definition for ADC_TR3 register ********************/ |
aravindsv | 0:ba7650f404af | 2701 | #define ADC_TR3_LT3 ((uint32_t)0x000000FF) /*!< ADC Analog watchdog 3 lower threshold */ |
aravindsv | 0:ba7650f404af | 2702 | #define ADC_TR3_LT3_0 ((uint32_t)0x00000001) /*!< ADC LT3 bit 0 */ |
aravindsv | 0:ba7650f404af | 2703 | #define ADC_TR3_LT3_1 ((uint32_t)0x00000002) /*!< ADC LT3 bit 1 */ |
aravindsv | 0:ba7650f404af | 2704 | #define ADC_TR3_LT3_2 ((uint32_t)0x00000004) /*!< ADC LT3 bit 2 */ |
aravindsv | 0:ba7650f404af | 2705 | #define ADC_TR3_LT3_3 ((uint32_t)0x00000008) /*!< ADC LT3 bit 3 */ |
aravindsv | 0:ba7650f404af | 2706 | #define ADC_TR3_LT3_4 ((uint32_t)0x00000010) /*!< ADC LT3 bit 4 */ |
aravindsv | 0:ba7650f404af | 2707 | #define ADC_TR3_LT3_5 ((uint32_t)0x00000020) /*!< ADC LT3 bit 5 */ |
aravindsv | 0:ba7650f404af | 2708 | #define ADC_TR3_LT3_6 ((uint32_t)0x00000040) /*!< ADC LT3 bit 6 */ |
aravindsv | 0:ba7650f404af | 2709 | #define ADC_TR3_LT3_7 ((uint32_t)0x00000080) /*!< ADC LT3 bit 7 */ |
aravindsv | 0:ba7650f404af | 2710 | |
aravindsv | 0:ba7650f404af | 2711 | #define ADC_TR3_HT3 ((uint32_t)0x00FF0000) /*!< ADC Analog watchdog 3 higher threshold */ |
aravindsv | 0:ba7650f404af | 2712 | #define ADC_TR3_HT3_0 ((uint32_t)0x00010000) /*!< ADC HT3 bit 0 */ |
aravindsv | 0:ba7650f404af | 2713 | #define ADC_TR3_HT3_1 ((uint32_t)0x00020000) /*!< ADC HT3 bit 1 */ |
aravindsv | 0:ba7650f404af | 2714 | #define ADC_TR3_HT3_2 ((uint32_t)0x00040000) /*!< ADC HT3 bit 2 */ |
aravindsv | 0:ba7650f404af | 2715 | #define ADC_TR3_HT3_3 ((uint32_t)0x00080000) /*!< ADC HT3 bit 3 */ |
aravindsv | 0:ba7650f404af | 2716 | #define ADC_TR3_HT3_4 ((uint32_t)0x00100000) /*!< ADC HT3 bit 4 */ |
aravindsv | 0:ba7650f404af | 2717 | #define ADC_TR3_HT3_5 ((uint32_t)0x00200000) /*!< ADC HT3 bit 5 */ |
aravindsv | 0:ba7650f404af | 2718 | #define ADC_TR3_HT3_6 ((uint32_t)0x00400000) /*!< ADC HT3 bit 6 */ |
aravindsv | 0:ba7650f404af | 2719 | #define ADC_TR3_HT3_7 ((uint32_t)0x00800000) /*!< ADC HT3 bit 7 */ |
aravindsv | 0:ba7650f404af | 2720 | |
aravindsv | 0:ba7650f404af | 2721 | /******************** Bit definition for ADC_SQR1 register ********************/ |
aravindsv | 0:ba7650f404af | 2722 | #define ADC_SQR1_L ((uint32_t)0x0000000F) /*!< ADC regular channel sequence length */ |
aravindsv | 0:ba7650f404af | 2723 | #define ADC_SQR1_L_0 ((uint32_t)0x00000001) /*!< ADC L bit 0 */ |
aravindsv | 0:ba7650f404af | 2724 | #define ADC_SQR1_L_1 ((uint32_t)0x00000002) /*!< ADC L bit 1 */ |
aravindsv | 0:ba7650f404af | 2725 | #define ADC_SQR1_L_2 ((uint32_t)0x00000004) /*!< ADC L bit 2 */ |
aravindsv | 0:ba7650f404af | 2726 | #define ADC_SQR1_L_3 ((uint32_t)0x00000008) /*!< ADC L bit 3 */ |
aravindsv | 0:ba7650f404af | 2727 | |
aravindsv | 0:ba7650f404af | 2728 | #define ADC_SQR1_SQ1 ((uint32_t)0x000007C0) /*!< ADC 1st conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2729 | #define ADC_SQR1_SQ1_0 ((uint32_t)0x00000040) /*!< ADC SQ1 bit 0 */ |
aravindsv | 0:ba7650f404af | 2730 | #define ADC_SQR1_SQ1_1 ((uint32_t)0x00000080) /*!< ADC SQ1 bit 1 */ |
aravindsv | 0:ba7650f404af | 2731 | #define ADC_SQR1_SQ1_2 ((uint32_t)0x00000100) /*!< ADC SQ1 bit 2 */ |
aravindsv | 0:ba7650f404af | 2732 | #define ADC_SQR1_SQ1_3 ((uint32_t)0x00000200) /*!< ADC SQ1 bit 3 */ |
aravindsv | 0:ba7650f404af | 2733 | #define ADC_SQR1_SQ1_4 ((uint32_t)0x00000400) /*!< ADC SQ1 bit 4 */ |
aravindsv | 0:ba7650f404af | 2734 | |
aravindsv | 0:ba7650f404af | 2735 | #define ADC_SQR1_SQ2 ((uint32_t)0x0001F000) /*!< ADC 2nd conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2736 | #define ADC_SQR1_SQ2_0 ((uint32_t)0x00001000) /*!< ADC SQ2 bit 0 */ |
aravindsv | 0:ba7650f404af | 2737 | #define ADC_SQR1_SQ2_1 ((uint32_t)0x00002000) /*!< ADC SQ2 bit 1 */ |
aravindsv | 0:ba7650f404af | 2738 | #define ADC_SQR1_SQ2_2 ((uint32_t)0x00004000) /*!< ADC SQ2 bit 2 */ |
aravindsv | 0:ba7650f404af | 2739 | #define ADC_SQR1_SQ2_3 ((uint32_t)0x00008000) /*!< ADC SQ2 bit 3 */ |
aravindsv | 0:ba7650f404af | 2740 | #define ADC_SQR1_SQ2_4 ((uint32_t)0x00010000) /*!< ADC SQ2 bit 4 */ |
aravindsv | 0:ba7650f404af | 2741 | |
aravindsv | 0:ba7650f404af | 2742 | #define ADC_SQR1_SQ3 ((uint32_t)0x007C0000) /*!< ADC 3rd conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2743 | #define ADC_SQR1_SQ3_0 ((uint32_t)0x00040000) /*!< ADC SQ3 bit 0 */ |
aravindsv | 0:ba7650f404af | 2744 | #define ADC_SQR1_SQ3_1 ((uint32_t)0x00080000) /*!< ADC SQ3 bit 1 */ |
aravindsv | 0:ba7650f404af | 2745 | #define ADC_SQR1_SQ3_2 ((uint32_t)0x00100000) /*!< ADC SQ3 bit 2 */ |
aravindsv | 0:ba7650f404af | 2746 | #define ADC_SQR1_SQ3_3 ((uint32_t)0x00200000) /*!< ADC SQ3 bit 3 */ |
aravindsv | 0:ba7650f404af | 2747 | #define ADC_SQR1_SQ3_4 ((uint32_t)0x00400000) /*!< ADC SQ3 bit 4 */ |
aravindsv | 0:ba7650f404af | 2748 | |
aravindsv | 0:ba7650f404af | 2749 | #define ADC_SQR1_SQ4 ((uint32_t)0x1F000000) /*!< ADC 4th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2750 | #define ADC_SQR1_SQ4_0 ((uint32_t)0x01000000) /*!< ADC SQ4 bit 0 */ |
aravindsv | 0:ba7650f404af | 2751 | #define ADC_SQR1_SQ4_1 ((uint32_t)0x02000000) /*!< ADC SQ4 bit 1 */ |
aravindsv | 0:ba7650f404af | 2752 | #define ADC_SQR1_SQ4_2 ((uint32_t)0x04000000) /*!< ADC SQ4 bit 2 */ |
aravindsv | 0:ba7650f404af | 2753 | #define ADC_SQR1_SQ4_3 ((uint32_t)0x08000000) /*!< ADC SQ4 bit 3 */ |
aravindsv | 0:ba7650f404af | 2754 | #define ADC_SQR1_SQ4_4 ((uint32_t)0x10000000) /*!< ADC SQ4 bit 4 */ |
aravindsv | 0:ba7650f404af | 2755 | |
aravindsv | 0:ba7650f404af | 2756 | /******************** Bit definition for ADC_SQR2 register ********************/ |
aravindsv | 0:ba7650f404af | 2757 | #define ADC_SQR2_SQ5 ((uint32_t)0x0000001F) /*!< ADC 5th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2758 | #define ADC_SQR2_SQ5_0 ((uint32_t)0x00000001) /*!< ADC SQ5 bit 0 */ |
aravindsv | 0:ba7650f404af | 2759 | #define ADC_SQR2_SQ5_1 ((uint32_t)0x00000002) /*!< ADC SQ5 bit 1 */ |
aravindsv | 0:ba7650f404af | 2760 | #define ADC_SQR2_SQ5_2 ((uint32_t)0x00000004) /*!< ADC SQ5 bit 2 */ |
aravindsv | 0:ba7650f404af | 2761 | #define ADC_SQR2_SQ5_3 ((uint32_t)0x00000008) /*!< ADC SQ5 bit 3 */ |
aravindsv | 0:ba7650f404af | 2762 | #define ADC_SQR2_SQ5_4 ((uint32_t)0x00000010) /*!< ADC SQ5 bit 4 */ |
aravindsv | 0:ba7650f404af | 2763 | |
aravindsv | 0:ba7650f404af | 2764 | #define ADC_SQR2_SQ6 ((uint32_t)0x000007C0) /*!< ADC 6th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2765 | #define ADC_SQR2_SQ6_0 ((uint32_t)0x00000040) /*!< ADC SQ6 bit 0 */ |
aravindsv | 0:ba7650f404af | 2766 | #define ADC_SQR2_SQ6_1 ((uint32_t)0x00000080) /*!< ADC SQ6 bit 1 */ |
aravindsv | 0:ba7650f404af | 2767 | #define ADC_SQR2_SQ6_2 ((uint32_t)0x00000100) /*!< ADC SQ6 bit 2 */ |
aravindsv | 0:ba7650f404af | 2768 | #define ADC_SQR2_SQ6_3 ((uint32_t)0x00000200) /*!< ADC SQ6 bit 3 */ |
aravindsv | 0:ba7650f404af | 2769 | #define ADC_SQR2_SQ6_4 ((uint32_t)0x00000400) /*!< ADC SQ6 bit 4 */ |
aravindsv | 0:ba7650f404af | 2770 | |
aravindsv | 0:ba7650f404af | 2771 | #define ADC_SQR2_SQ7 ((uint32_t)0x0001F000) /*!< ADC 7th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2772 | #define ADC_SQR2_SQ7_0 ((uint32_t)0x00001000) /*!< ADC SQ7 bit 0 */ |
aravindsv | 0:ba7650f404af | 2773 | #define ADC_SQR2_SQ7_1 ((uint32_t)0x00002000) /*!< ADC SQ7 bit 1 */ |
aravindsv | 0:ba7650f404af | 2774 | #define ADC_SQR2_SQ7_2 ((uint32_t)0x00004000) /*!< ADC SQ7 bit 2 */ |
aravindsv | 0:ba7650f404af | 2775 | #define ADC_SQR2_SQ7_3 ((uint32_t)0x00008000) /*!< ADC SQ7 bit 3 */ |
aravindsv | 0:ba7650f404af | 2776 | #define ADC_SQR2_SQ7_4 ((uint32_t)0x00010000) /*!< ADC SQ7 bit 4 */ |
aravindsv | 0:ba7650f404af | 2777 | |
aravindsv | 0:ba7650f404af | 2778 | #define ADC_SQR2_SQ8 ((uint32_t)0x007C0000) /*!< ADC 8th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2779 | #define ADC_SQR2_SQ8_0 ((uint32_t)0x00040000) /*!< ADC SQ8 bit 0 */ |
aravindsv | 0:ba7650f404af | 2780 | #define ADC_SQR2_SQ8_1 ((uint32_t)0x00080000) /*!< ADC SQ8 bit 1 */ |
aravindsv | 0:ba7650f404af | 2781 | #define ADC_SQR2_SQ8_2 ((uint32_t)0x00100000) /*!< ADC SQ8 bit 2 */ |
aravindsv | 0:ba7650f404af | 2782 | #define ADC_SQR2_SQ8_3 ((uint32_t)0x00200000) /*!< ADC SQ8 bit 3 */ |
aravindsv | 0:ba7650f404af | 2783 | #define ADC_SQR2_SQ8_4 ((uint32_t)0x00400000) /*!< ADC SQ8 bit 4 */ |
aravindsv | 0:ba7650f404af | 2784 | |
aravindsv | 0:ba7650f404af | 2785 | #define ADC_SQR2_SQ9 ((uint32_t)0x1F000000) /*!< ADC 9th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2786 | #define ADC_SQR2_SQ9_0 ((uint32_t)0x01000000) /*!< ADC SQ9 bit 0 */ |
aravindsv | 0:ba7650f404af | 2787 | #define ADC_SQR2_SQ9_1 ((uint32_t)0x02000000) /*!< ADC SQ9 bit 1 */ |
aravindsv | 0:ba7650f404af | 2788 | #define ADC_SQR2_SQ9_2 ((uint32_t)0x04000000) /*!< ADC SQ9 bit 2 */ |
aravindsv | 0:ba7650f404af | 2789 | #define ADC_SQR2_SQ9_3 ((uint32_t)0x08000000) /*!< ADC SQ9 bit 3 */ |
aravindsv | 0:ba7650f404af | 2790 | #define ADC_SQR2_SQ9_4 ((uint32_t)0x10000000) /*!< ADC SQ9 bit 4 */ |
aravindsv | 0:ba7650f404af | 2791 | |
aravindsv | 0:ba7650f404af | 2792 | /******************** Bit definition for ADC_SQR3 register ********************/ |
aravindsv | 0:ba7650f404af | 2793 | #define ADC_SQR3_SQ10 ((uint32_t)0x0000001F) /*!< ADC 10th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2794 | #define ADC_SQR3_SQ10_0 ((uint32_t)0x00000001) /*!< ADC SQ10 bit 0 */ |
aravindsv | 0:ba7650f404af | 2795 | #define ADC_SQR3_SQ10_1 ((uint32_t)0x00000002) /*!< ADC SQ10 bit 1 */ |
aravindsv | 0:ba7650f404af | 2796 | #define ADC_SQR3_SQ10_2 ((uint32_t)0x00000004) /*!< ADC SQ10 bit 2 */ |
aravindsv | 0:ba7650f404af | 2797 | #define ADC_SQR3_SQ10_3 ((uint32_t)0x00000008) /*!< ADC SQ10 bit 3 */ |
aravindsv | 0:ba7650f404af | 2798 | #define ADC_SQR3_SQ10_4 ((uint32_t)0x00000010) /*!< ADC SQ10 bit 4 */ |
aravindsv | 0:ba7650f404af | 2799 | |
aravindsv | 0:ba7650f404af | 2800 | #define ADC_SQR3_SQ11 ((uint32_t)0x000007C0) /*!< ADC 11th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2801 | #define ADC_SQR3_SQ11_0 ((uint32_t)0x00000040) /*!< ADC SQ11 bit 0 */ |
aravindsv | 0:ba7650f404af | 2802 | #define ADC_SQR3_SQ11_1 ((uint32_t)0x00000080) /*!< ADC SQ11 bit 1 */ |
aravindsv | 0:ba7650f404af | 2803 | #define ADC_SQR3_SQ11_2 ((uint32_t)0x00000100) /*!< ADC SQ11 bit 2 */ |
aravindsv | 0:ba7650f404af | 2804 | #define ADC_SQR3_SQ11_3 ((uint32_t)0x00000200) /*!< ADC SQ11 bit 3 */ |
aravindsv | 0:ba7650f404af | 2805 | #define ADC_SQR3_SQ11_4 ((uint32_t)0x00000400) /*!< ADC SQ11 bit 4 */ |
aravindsv | 0:ba7650f404af | 2806 | |
aravindsv | 0:ba7650f404af | 2807 | #define ADC_SQR3_SQ12 ((uint32_t)0x0001F000) /*!< ADC 12th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2808 | #define ADC_SQR3_SQ12_0 ((uint32_t)0x00001000) /*!< ADC SQ12 bit 0 */ |
aravindsv | 0:ba7650f404af | 2809 | #define ADC_SQR3_SQ12_1 ((uint32_t)0x00002000) /*!< ADC SQ12 bit 1 */ |
aravindsv | 0:ba7650f404af | 2810 | #define ADC_SQR3_SQ12_2 ((uint32_t)0x00004000) /*!< ADC SQ12 bit 2 */ |
aravindsv | 0:ba7650f404af | 2811 | #define ADC_SQR3_SQ12_3 ((uint32_t)0x00008000) /*!< ADC SQ12 bit 3 */ |
aravindsv | 0:ba7650f404af | 2812 | #define ADC_SQR3_SQ12_4 ((uint32_t)0x00010000) /*!< ADC SQ12 bit 4 */ |
aravindsv | 0:ba7650f404af | 2813 | |
aravindsv | 0:ba7650f404af | 2814 | #define ADC_SQR3_SQ13 ((uint32_t)0x007C0000) /*!< ADC 13th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2815 | #define ADC_SQR3_SQ13_0 ((uint32_t)0x00040000) /*!< ADC SQ13 bit 0 */ |
aravindsv | 0:ba7650f404af | 2816 | #define ADC_SQR3_SQ13_1 ((uint32_t)0x00080000) /*!< ADC SQ13 bit 1 */ |
aravindsv | 0:ba7650f404af | 2817 | #define ADC_SQR3_SQ13_2 ((uint32_t)0x00100000) /*!< ADC SQ13 bit 2 */ |
aravindsv | 0:ba7650f404af | 2818 | #define ADC_SQR3_SQ13_3 ((uint32_t)0x00200000) /*!< ADC SQ13 bit 3 */ |
aravindsv | 0:ba7650f404af | 2819 | #define ADC_SQR3_SQ13_4 ((uint32_t)0x00400000) /*!< ADC SQ13 bit 4 */ |
aravindsv | 0:ba7650f404af | 2820 | |
aravindsv | 0:ba7650f404af | 2821 | #define ADC_SQR3_SQ14 ((uint32_t)0x1F000000) /*!< ADC 14th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2822 | #define ADC_SQR3_SQ14_0 ((uint32_t)0x01000000) /*!< ADC SQ14 bit 0 */ |
aravindsv | 0:ba7650f404af | 2823 | #define ADC_SQR3_SQ14_1 ((uint32_t)0x02000000) /*!< ADC SQ14 bit 1 */ |
aravindsv | 0:ba7650f404af | 2824 | #define ADC_SQR3_SQ14_2 ((uint32_t)0x04000000) /*!< ADC SQ14 bit 2 */ |
aravindsv | 0:ba7650f404af | 2825 | #define ADC_SQR3_SQ14_3 ((uint32_t)0x08000000) /*!< ADC SQ14 bit 3 */ |
aravindsv | 0:ba7650f404af | 2826 | #define ADC_SQR3_SQ14_4 ((uint32_t)0x10000000) /*!< ADC SQ14 bit 4 */ |
aravindsv | 0:ba7650f404af | 2827 | |
aravindsv | 0:ba7650f404af | 2828 | /******************** Bit definition for ADC_SQR4 register ********************/ |
aravindsv | 0:ba7650f404af | 2829 | #define ADC_SQR4_SQ15 ((uint32_t)0x0000001F) /*!< ADC 15th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2830 | #define ADC_SQR4_SQ15_0 ((uint32_t)0x00000001) /*!< ADC SQ15 bit 0 */ |
aravindsv | 0:ba7650f404af | 2831 | #define ADC_SQR4_SQ15_1 ((uint32_t)0x00000002) /*!< ADC SQ15 bit 1 */ |
aravindsv | 0:ba7650f404af | 2832 | #define ADC_SQR4_SQ15_2 ((uint32_t)0x00000004) /*!< ADC SQ15 bit 2 */ |
aravindsv | 0:ba7650f404af | 2833 | #define ADC_SQR4_SQ15_3 ((uint32_t)0x00000008) /*!< ADC SQ15 bit 3 */ |
aravindsv | 0:ba7650f404af | 2834 | #define ADC_SQR4_SQ15_4 ((uint32_t)0x00000010) /*!< ADC SQ105 bit 4 */ |
aravindsv | 0:ba7650f404af | 2835 | |
aravindsv | 0:ba7650f404af | 2836 | #define ADC_SQR4_SQ16 ((uint32_t)0x000007C0) /*!< ADC 16th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2837 | #define ADC_SQR4_SQ16_0 ((uint32_t)0x00000040) /*!< ADC SQ16 bit 0 */ |
aravindsv | 0:ba7650f404af | 2838 | #define ADC_SQR4_SQ16_1 ((uint32_t)0x00000080) /*!< ADC SQ16 bit 1 */ |
aravindsv | 0:ba7650f404af | 2839 | #define ADC_SQR4_SQ16_2 ((uint32_t)0x00000100) /*!< ADC SQ16 bit 2 */ |
aravindsv | 0:ba7650f404af | 2840 | #define ADC_SQR4_SQ16_3 ((uint32_t)0x00000200) /*!< ADC SQ16 bit 3 */ |
aravindsv | 0:ba7650f404af | 2841 | #define ADC_SQR4_SQ16_4 ((uint32_t)0x00000400) /*!< ADC SQ16 bit 4 */ |
aravindsv | 0:ba7650f404af | 2842 | |
aravindsv | 0:ba7650f404af | 2843 | /* these defines are maintained for legacy purpose */ |
aravindsv | 0:ba7650f404af | 2844 | #define ADC_SQR3_SQ15 ADC_SQR4_SQ15 /*!< ADC 15th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2845 | #define ADC_SQR3_SQ15_0 ADC_SQR4_SQ15_0 /*!< ADC SQ15 bit 0 */ |
aravindsv | 0:ba7650f404af | 2846 | #define ADC_SQR3_SQ15_1 ADC_SQR4_SQ15_1 /*!< ADC SQ15 bit 1 */ |
aravindsv | 0:ba7650f404af | 2847 | #define ADC_SQR3_SQ15_2 ADC_SQR4_SQ15_2 /*!< ADC SQ15 bit 2 */ |
aravindsv | 0:ba7650f404af | 2848 | #define ADC_SQR3_SQ15_3 ADC_SQR4_SQ15_3 /*!< ADC SQ15 bit 3 */ |
aravindsv | 0:ba7650f404af | 2849 | #define ADC_SQR3_SQ15_4 ADC_SQR4_SQ15_4 /*!< ADC SQ105 bit 4 */ |
aravindsv | 0:ba7650f404af | 2850 | |
aravindsv | 0:ba7650f404af | 2851 | #define ADC_SQR3_SQ16 ADC_SQR4_SQ16 /*!< ADC 16th conversion in regular sequence */ |
aravindsv | 0:ba7650f404af | 2852 | #define ADC_SQR3_SQ16_0 ADC_SQR4_SQ16_0 /*!< ADC SQ16 bit 0 */ |
aravindsv | 0:ba7650f404af | 2853 | #define ADC_SQR3_SQ16_1 ADC_SQR4_SQ16_1 /*!< ADC SQ16 bit 1 */ |
aravindsv | 0:ba7650f404af | 2854 | #define ADC_SQR3_SQ16_2 ADC_SQR4_SQ16_2 /*!< ADC SQ16 bit 2 */ |
aravindsv | 0:ba7650f404af | 2855 | #define ADC_SQR3_SQ16_3 ADC_SQR4_SQ16_3 /*!< ADC SQ16 bit 3 */ |
aravindsv | 0:ba7650f404af | 2856 | #define ADC_SQR3_SQ16_4 ADC_SQR4_SQ16_4 /*!< ADC SQ16 bit 4 */ |
aravindsv | 0:ba7650f404af | 2857 | /******************** Bit definition for ADC_DR register ********************/ |
aravindsv | 0:ba7650f404af | 2858 | #define ADC_DR_RDATA ((uint32_t)0x0000FFFF) /*!< ADC regular Data converted */ |
aravindsv | 0:ba7650f404af | 2859 | #define ADC_DR_RDATA_0 ((uint32_t)0x00000001) /*!< ADC RDATA bit 0 */ |
aravindsv | 0:ba7650f404af | 2860 | #define ADC_DR_RDATA_1 ((uint32_t)0x00000002) /*!< ADC RDATA bit 1 */ |
aravindsv | 0:ba7650f404af | 2861 | #define ADC_DR_RDATA_2 ((uint32_t)0x00000004) /*!< ADC RDATA bit 2 */ |
aravindsv | 0:ba7650f404af | 2862 | #define ADC_DR_RDATA_3 ((uint32_t)0x00000008) /*!< ADC RDATA bit 3 */ |
aravindsv | 0:ba7650f404af | 2863 | #define ADC_DR_RDATA_4 ((uint32_t)0x00000010) /*!< ADC RDATA bit 4 */ |
aravindsv | 0:ba7650f404af | 2864 | #define ADC_DR_RDATA_5 ((uint32_t)0x00000020) /*!< ADC RDATA bit 5 */ |
aravindsv | 0:ba7650f404af | 2865 | #define ADC_DR_RDATA_6 ((uint32_t)0x00000040) /*!< ADC RDATA bit 6 */ |
aravindsv | 0:ba7650f404af | 2866 | #define ADC_DR_RDATA_7 ((uint32_t)0x00000080) /*!< ADC RDATA bit 7 */ |
aravindsv | 0:ba7650f404af | 2867 | #define ADC_DR_RDATA_8 ((uint32_t)0x00000100) /*!< ADC RDATA bit 8 */ |
aravindsv | 0:ba7650f404af | 2868 | #define ADC_DR_RDATA_9 ((uint32_t)0x00000200) /*!< ADC RDATA bit 9 */ |
aravindsv | 0:ba7650f404af | 2869 | #define ADC_DR_RDATA_10 ((uint32_t)0x00000400) /*!< ADC RDATA bit 10 */ |
aravindsv | 0:ba7650f404af | 2870 | #define ADC_DR_RDATA_11 ((uint32_t)0x00000800) /*!< ADC RDATA bit 11 */ |
aravindsv | 0:ba7650f404af | 2871 | #define ADC_DR_RDATA_12 ((uint32_t)0x00001000) /*!< ADC RDATA bit 12 */ |
aravindsv | 0:ba7650f404af | 2872 | #define ADC_DR_RDATA_13 ((uint32_t)0x00002000) /*!< ADC RDATA bit 13 */ |
aravindsv | 0:ba7650f404af | 2873 | #define ADC_DR_RDATA_14 ((uint32_t)0x00004000) /*!< ADC RDATA bit 14 */ |
aravindsv | 0:ba7650f404af | 2874 | #define ADC_DR_RDATA_15 ((uint32_t)0x00008000) /*!< ADC RDATA bit 15 */ |
aravindsv | 0:ba7650f404af | 2875 | |
aravindsv | 0:ba7650f404af | 2876 | /******************** Bit definition for ADC_JSQR register ********************/ |
aravindsv | 0:ba7650f404af | 2877 | #define ADC_JSQR_JL ((uint32_t)0x00000003) /*!< ADC injected channel sequence length */ |
aravindsv | 0:ba7650f404af | 2878 | #define ADC_JSQR_JL_0 ((uint32_t)0x00000001) /*!< ADC JL bit 0 */ |
aravindsv | 0:ba7650f404af | 2879 | #define ADC_JSQR_JL_1 ((uint32_t)0x00000002) /*!< ADC JL bit 1 */ |
aravindsv | 0:ba7650f404af | 2880 | |
aravindsv | 0:ba7650f404af | 2881 | #define ADC_JSQR_JEXTSEL ((uint32_t)0x0000003C) /*!< ADC external trigger selection for injected group */ |
aravindsv | 0:ba7650f404af | 2882 | #define ADC_JSQR_JEXTSEL_0 ((uint32_t)0x00000004) /*!< ADC JEXTSEL bit 0 */ |
aravindsv | 0:ba7650f404af | 2883 | #define ADC_JSQR_JEXTSEL_1 ((uint32_t)0x00000008) /*!< ADC JEXTSEL bit 1 */ |
aravindsv | 0:ba7650f404af | 2884 | #define ADC_JSQR_JEXTSEL_2 ((uint32_t)0x00000010) /*!< ADC JEXTSEL bit 2 */ |
aravindsv | 0:ba7650f404af | 2885 | #define ADC_JSQR_JEXTSEL_3 ((uint32_t)0x00000020) /*!< ADC JEXTSEL bit 3 */ |
aravindsv | 0:ba7650f404af | 2886 | |
aravindsv | 0:ba7650f404af | 2887 | #define ADC_JSQR_JEXTEN ((uint32_t)0x000000C0) /*!< ADC external trigger enable and polarity selection for injected channels */ |
aravindsv | 0:ba7650f404af | 2888 | #define ADC_JSQR_JEXTEN_0 ((uint32_t)0x00000040) /*!< ADC JEXTEN bit 0 */ |
aravindsv | 0:ba7650f404af | 2889 | #define ADC_JSQR_JEXTEN_1 ((uint32_t)0x00000080) /*!< ADC JEXTEN bit 1 */ |
aravindsv | 0:ba7650f404af | 2890 | |
aravindsv | 0:ba7650f404af | 2891 | #define ADC_JSQR_JSQ1 ((uint32_t)0x00001F00) /*!< ADC 1st conversion in injected sequence */ |
aravindsv | 0:ba7650f404af | 2892 | #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000100) /*!< ADC JSQ1 bit 0 */ |
aravindsv | 0:ba7650f404af | 2893 | #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000200) /*!< ADC JSQ1 bit 1 */ |
aravindsv | 0:ba7650f404af | 2894 | #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000400) /*!< ADC JSQ1 bit 2 */ |
aravindsv | 0:ba7650f404af | 2895 | #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000800) /*!< ADC JSQ1 bit 3 */ |
aravindsv | 0:ba7650f404af | 2896 | #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00001000) /*!< ADC JSQ1 bit 4 */ |
aravindsv | 0:ba7650f404af | 2897 | |
aravindsv | 0:ba7650f404af | 2898 | #define ADC_JSQR_JSQ2 ((uint32_t)0x0007C000) /*!< ADC 2nd conversion in injected sequence */ |
aravindsv | 0:ba7650f404af | 2899 | #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00004000) /*!< ADC JSQ2 bit 0 */ |
aravindsv | 0:ba7650f404af | 2900 | #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00008000) /*!< ADC JSQ2 bit 1 */ |
aravindsv | 0:ba7650f404af | 2901 | #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00010000) /*!< ADC JSQ2 bit 2 */ |
aravindsv | 0:ba7650f404af | 2902 | #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00020000) /*!< ADC JSQ2 bit 3 */ |
aravindsv | 0:ba7650f404af | 2903 | #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00040000) /*!< ADC JSQ2 bit 4 */ |
aravindsv | 0:ba7650f404af | 2904 | |
aravindsv | 0:ba7650f404af | 2905 | #define ADC_JSQR_JSQ3 ((uint32_t)0x01F00000) /*!< ADC 3rd conversion in injected sequence */ |
aravindsv | 0:ba7650f404af | 2906 | #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00100000) /*!< ADC JSQ3 bit 0 */ |
aravindsv | 0:ba7650f404af | 2907 | #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00200000) /*!< ADC JSQ3 bit 1 */ |
aravindsv | 0:ba7650f404af | 2908 | #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00400000) /*!< ADC JSQ3 bit 2 */ |
aravindsv | 0:ba7650f404af | 2909 | #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00800000) /*!< ADC JSQ3 bit 3 */ |
aravindsv | 0:ba7650f404af | 2910 | #define ADC_JSQR_JSQ3_4 ((uint32_t)0x01000000) /*!< ADC JSQ3 bit 4 */ |
aravindsv | 0:ba7650f404af | 2911 | |
aravindsv | 0:ba7650f404af | 2912 | #define ADC_JSQR_JSQ4 ((uint32_t)0x7C000000) /*!< ADC 4th conversion in injected sequence */ |
aravindsv | 0:ba7650f404af | 2913 | #define ADC_JSQR_JSQ4_0 ((uint32_t)0x04000000) /*!< ADC JSQ4 bit 0 */ |
aravindsv | 0:ba7650f404af | 2914 | #define ADC_JSQR_JSQ4_1 ((uint32_t)0x08000000) /*!< ADC JSQ4 bit 1 */ |
aravindsv | 0:ba7650f404af | 2915 | #define ADC_JSQR_JSQ4_2 ((uint32_t)0x10000000) /*!< ADC JSQ4 bit 2 */ |
aravindsv | 0:ba7650f404af | 2916 | #define ADC_JSQR_JSQ4_3 ((uint32_t)0x20000000) /*!< ADC JSQ4 bit 3 */ |
aravindsv | 0:ba7650f404af | 2917 | #define ADC_JSQR_JSQ4_4 ((uint32_t)0x40000000) /*!< ADC JSQ4 bit 4 */ |
aravindsv | 0:ba7650f404af | 2918 | |
aravindsv | 0:ba7650f404af | 2919 | /******************** Bit definition for ADC_OFR1 register ********************/ |
aravindsv | 0:ba7650f404af | 2920 | #define ADC_OFR1_OFFSET1 ((uint32_t)0x00000FFF) /*!< ADC data offset 1 for channel programmed into bits OFFSET1_CH[4:0] */ |
aravindsv | 0:ba7650f404af | 2921 | #define ADC_OFR1_OFFSET1_0 ((uint32_t)0x00000001) /*!< ADC OFFSET1 bit 0 */ |
aravindsv | 0:ba7650f404af | 2922 | #define ADC_OFR1_OFFSET1_1 ((uint32_t)0x00000002) /*!< ADC OFFSET1 bit 1 */ |
aravindsv | 0:ba7650f404af | 2923 | #define ADC_OFR1_OFFSET1_2 ((uint32_t)0x00000004) /*!< ADC OFFSET1 bit 2 */ |
aravindsv | 0:ba7650f404af | 2924 | #define ADC_OFR1_OFFSET1_3 ((uint32_t)0x00000008) /*!< ADC OFFSET1 bit 3 */ |
aravindsv | 0:ba7650f404af | 2925 | #define ADC_OFR1_OFFSET1_4 ((uint32_t)0x00000010) /*!< ADC OFFSET1 bit 4 */ |
aravindsv | 0:ba7650f404af | 2926 | #define ADC_OFR1_OFFSET1_5 ((uint32_t)0x00000020) /*!< ADC OFFSET1 bit 5 */ |
aravindsv | 0:ba7650f404af | 2927 | #define ADC_OFR1_OFFSET1_6 ((uint32_t)0x00000040) /*!< ADC OFFSET1 bit 6 */ |
aravindsv | 0:ba7650f404af | 2928 | #define ADC_OFR1_OFFSET1_7 ((uint32_t)0x00000080) /*!< ADC OFFSET1 bit 7 */ |
aravindsv | 0:ba7650f404af | 2929 | #define ADC_OFR1_OFFSET1_8 ((uint32_t)0x00000100) /*!< ADC OFFSET1 bit 8 */ |
aravindsv | 0:ba7650f404af | 2930 | #define ADC_OFR1_OFFSET1_9 ((uint32_t)0x00000200) /*!< ADC OFFSET1 bit 9 */ |
aravindsv | 0:ba7650f404af | 2931 | #define ADC_OFR1_OFFSET1_10 ((uint32_t)0x00000400) /*!< ADC OFFSET1 bit 10 */ |
aravindsv | 0:ba7650f404af | 2932 | #define ADC_OFR1_OFFSET1_11 ((uint32_t)0x00000800) /*!< ADC OFFSET1 bit 11 */ |
aravindsv | 0:ba7650f404af | 2933 | |
aravindsv | 0:ba7650f404af | 2934 | #define ADC_OFR1_OFFSET1_CH ((uint32_t)0x7C000000) /*!< ADC Channel selection for the data offset 1 */ |
aravindsv | 0:ba7650f404af | 2935 | #define ADC_OFR1_OFFSET1_CH_0 ((uint32_t)0x04000000) /*!< ADC OFFSET1_CH bit 0 */ |
aravindsv | 0:ba7650f404af | 2936 | #define ADC_OFR1_OFFSET1_CH_1 ((uint32_t)0x08000000) /*!< ADC OFFSET1_CH bit 1 */ |
aravindsv | 0:ba7650f404af | 2937 | #define ADC_OFR1_OFFSET1_CH_2 ((uint32_t)0x10000000) /*!< ADC OFFSET1_CH bit 2 */ |
aravindsv | 0:ba7650f404af | 2938 | #define ADC_OFR1_OFFSET1_CH_3 ((uint32_t)0x20000000) /*!< ADC OFFSET1_CH bit 3 */ |
aravindsv | 0:ba7650f404af | 2939 | #define ADC_OFR1_OFFSET1_CH_4 ((uint32_t)0x40000000) /*!< ADC OFFSET1_CH bit 4 */ |
aravindsv | 0:ba7650f404af | 2940 | |
aravindsv | 0:ba7650f404af | 2941 | #define ADC_OFR1_OFFSET1_EN ((uint32_t)0x80000000) /*!< ADC offset 1 enable */ |
aravindsv | 0:ba7650f404af | 2942 | |
aravindsv | 0:ba7650f404af | 2943 | /******************** Bit definition for ADC_OFR2 register ********************/ |
aravindsv | 0:ba7650f404af | 2944 | #define ADC_OFR2_OFFSET2 ((uint32_t)0x00000FFF) /*!< ADC data offset 2 for channel programmed into bits OFFSET2_CH[4:0] */ |
aravindsv | 0:ba7650f404af | 2945 | #define ADC_OFR2_OFFSET2_0 ((uint32_t)0x00000001) /*!< ADC OFFSET2 bit 0 */ |
aravindsv | 0:ba7650f404af | 2946 | #define ADC_OFR2_OFFSET2_1 ((uint32_t)0x00000002) /*!< ADC OFFSET2 bit 1 */ |
aravindsv | 0:ba7650f404af | 2947 | #define ADC_OFR2_OFFSET2_2 ((uint32_t)0x00000004) /*!< ADC OFFSET2 bit 2 */ |
aravindsv | 0:ba7650f404af | 2948 | #define ADC_OFR2_OFFSET2_3 ((uint32_t)0x00000008) /*!< ADC OFFSET2 bit 3 */ |
aravindsv | 0:ba7650f404af | 2949 | #define ADC_OFR2_OFFSET2_4 ((uint32_t)0x00000010) /*!< ADC OFFSET2 bit 4 */ |
aravindsv | 0:ba7650f404af | 2950 | #define ADC_OFR2_OFFSET2_5 ((uint32_t)0x00000020) /*!< ADC OFFSET2 bit 5 */ |
aravindsv | 0:ba7650f404af | 2951 | #define ADC_OFR2_OFFSET2_6 ((uint32_t)0x00000040) /*!< ADC OFFSET2 bit 6 */ |
aravindsv | 0:ba7650f404af | 2952 | #define ADC_OFR2_OFFSET2_7 ((uint32_t)0x00000080) /*!< ADC OFFSET2 bit 7 */ |
aravindsv | 0:ba7650f404af | 2953 | #define ADC_OFR2_OFFSET2_8 ((uint32_t)0x00000100) /*!< ADC OFFSET2 bit 8 */ |
aravindsv | 0:ba7650f404af | 2954 | #define ADC_OFR2_OFFSET2_9 ((uint32_t)0x00000200) /*!< ADC OFFSET2 bit 9 */ |
aravindsv | 0:ba7650f404af | 2955 | #define ADC_OFR2_OFFSET2_10 ((uint32_t)0x00000400) /*!< ADC OFFSET2 bit 10 */ |
aravindsv | 0:ba7650f404af | 2956 | #define ADC_OFR2_OFFSET2_11 ((uint32_t)0x00000800) /*!< ADC OFFSET2 bit 11 */ |
aravindsv | 0:ba7650f404af | 2957 | |
aravindsv | 0:ba7650f404af | 2958 | #define ADC_OFR2_OFFSET2_CH ((uint32_t)0x7C000000) /*!< ADC Channel selection for the data offset 2 */ |
aravindsv | 0:ba7650f404af | 2959 | #define ADC_OFR2_OFFSET2_CH_0 ((uint32_t)0x04000000) /*!< ADC OFFSET2_CH bit 0 */ |
aravindsv | 0:ba7650f404af | 2960 | #define ADC_OFR2_OFFSET2_CH_1 ((uint32_t)0x08000000) /*!< ADC OFFSET2_CH bit 1 */ |
aravindsv | 0:ba7650f404af | 2961 | #define ADC_OFR2_OFFSET2_CH_2 ((uint32_t)0x10000000) /*!< ADC OFFSET2_CH bit 2 */ |
aravindsv | 0:ba7650f404af | 2962 | #define ADC_OFR2_OFFSET2_CH_3 ((uint32_t)0x20000000) /*!< ADC OFFSET2_CH bit 3 */ |
aravindsv | 0:ba7650f404af | 2963 | #define ADC_OFR2_OFFSET2_CH_4 ((uint32_t)0x40000000) /*!< ADC OFFSET2_CH bit 4 */ |
aravindsv | 0:ba7650f404af | 2964 | |
aravindsv | 0:ba7650f404af | 2965 | #define ADC_OFR2_OFFSET2_EN ((uint32_t)0x80000000) /*!< ADC offset 2 enable */ |
aravindsv | 0:ba7650f404af | 2966 | |
aravindsv | 0:ba7650f404af | 2967 | /******************** Bit definition for ADC_OFR3 register ********************/ |
aravindsv | 0:ba7650f404af | 2968 | #define ADC_OFR3_OFFSET3 ((uint32_t)0x00000FFF) /*!< ADC data offset 3 for channel programmed into bits OFFSET3_CH[4:0] */ |
aravindsv | 0:ba7650f404af | 2969 | #define ADC_OFR3_OFFSET3_0 ((uint32_t)0x00000001) /*!< ADC OFFSET3 bit 0 */ |
aravindsv | 0:ba7650f404af | 2970 | #define ADC_OFR3_OFFSET3_1 ((uint32_t)0x00000002) /*!< ADC OFFSET3 bit 1 */ |
aravindsv | 0:ba7650f404af | 2971 | #define ADC_OFR3_OFFSET3_2 ((uint32_t)0x00000004) /*!< ADC OFFSET3 bit 2 */ |
aravindsv | 0:ba7650f404af | 2972 | #define ADC_OFR3_OFFSET3_3 ((uint32_t)0x00000008) /*!< ADC OFFSET3 bit 3 */ |
aravindsv | 0:ba7650f404af | 2973 | #define ADC_OFR3_OFFSET3_4 ((uint32_t)0x00000010) /*!< ADC OFFSET3 bit 4 */ |
aravindsv | 0:ba7650f404af | 2974 | #define ADC_OFR3_OFFSET3_5 ((uint32_t)0x00000020) /*!< ADC OFFSET3 bit 5 */ |
aravindsv | 0:ba7650f404af | 2975 | #define ADC_OFR3_OFFSET3_6 ((uint32_t)0x00000040) /*!< ADC OFFSET3 bit 6 */ |
aravindsv | 0:ba7650f404af | 2976 | #define ADC_OFR3_OFFSET3_7 ((uint32_t)0x00000080) /*!< ADC OFFSET3 bit 7 */ |
aravindsv | 0:ba7650f404af | 2977 | #define ADC_OFR3_OFFSET3_8 ((uint32_t)0x00000100) /*!< ADC OFFSET3 bit 8 */ |
aravindsv | 0:ba7650f404af | 2978 | #define ADC_OFR3_OFFSET3_9 ((uint32_t)0x00000200) /*!< ADC OFFSET3 bit 9 */ |
aravindsv | 0:ba7650f404af | 2979 | #define ADC_OFR3_OFFSET3_10 ((uint32_t)0x00000400) /*!< ADC OFFSET3 bit 10 */ |
aravindsv | 0:ba7650f404af | 2980 | #define ADC_OFR3_OFFSET3_11 ((uint32_t)0x00000800) /*!< ADC OFFSET3 bit 11 */ |
aravindsv | 0:ba7650f404af | 2981 | |
aravindsv | 0:ba7650f404af | 2982 | #define ADC_OFR3_OFFSET3_CH ((uint32_t)0x7C000000) /*!< ADC Channel selection for the data offset 3 */ |
aravindsv | 0:ba7650f404af | 2983 | #define ADC_OFR3_OFFSET3_CH_0 ((uint32_t)0x04000000) /*!< ADC OFFSET3_CH bit 0 */ |
aravindsv | 0:ba7650f404af | 2984 | #define ADC_OFR3_OFFSET3_CH_1 ((uint32_t)0x08000000) /*!< ADC OFFSET3_CH bit 1 */ |
aravindsv | 0:ba7650f404af | 2985 | #define ADC_OFR3_OFFSET3_CH_2 ((uint32_t)0x10000000) /*!< ADC OFFSET3_CH bit 2 */ |
aravindsv | 0:ba7650f404af | 2986 | #define ADC_OFR3_OFFSET3_CH_3 ((uint32_t)0x20000000) /*!< ADC OFFSET3_CH bit 3 */ |
aravindsv | 0:ba7650f404af | 2987 | #define ADC_OFR3_OFFSET3_CH_4 ((uint32_t)0x40000000) /*!< ADC OFFSET3_CH bit 4 */ |
aravindsv | 0:ba7650f404af | 2988 | |
aravindsv | 0:ba7650f404af | 2989 | #define ADC_OFR3_OFFSET3_EN ((uint32_t)0x80000000) /*!< ADC offset 3 enable */ |
aravindsv | 0:ba7650f404af | 2990 | |
aravindsv | 0:ba7650f404af | 2991 | /******************** Bit definition for ADC_OFR4 register ********************/ |
aravindsv | 0:ba7650f404af | 2992 | #define ADC_OFR4_OFFSET4 ((uint32_t)0x00000FFF) /*!< ADC data offset 4 for channel programmed into bits OFFSET4_CH[4:0] */ |
aravindsv | 0:ba7650f404af | 2993 | #define ADC_OFR4_OFFSET4_0 ((uint32_t)0x00000001) /*!< ADC OFFSET4 bit 0 */ |
aravindsv | 0:ba7650f404af | 2994 | #define ADC_OFR4_OFFSET4_1 ((uint32_t)0x00000002) /*!< ADC OFFSET4 bit 1 */ |
aravindsv | 0:ba7650f404af | 2995 | #define ADC_OFR4_OFFSET4_2 ((uint32_t)0x00000004) /*!< ADC OFFSET4 bit 2 */ |
aravindsv | 0:ba7650f404af | 2996 | #define ADC_OFR4_OFFSET4_3 ((uint32_t)0x00000008) /*!< ADC OFFSET4 bit 3 */ |
aravindsv | 0:ba7650f404af | 2997 | #define ADC_OFR4_OFFSET4_4 ((uint32_t)0x00000010) /*!< ADC OFFSET4 bit 4 */ |
aravindsv | 0:ba7650f404af | 2998 | #define ADC_OFR4_OFFSET4_5 ((uint32_t)0x00000020) /*!< ADC OFFSET4 bit 5 */ |
aravindsv | 0:ba7650f404af | 2999 | #define ADC_OFR4_OFFSET4_6 ((uint32_t)0x00000040) /*!< ADC OFFSET4 bit 6 */ |
aravindsv | 0:ba7650f404af | 3000 | #define ADC_OFR4_OFFSET4_7 ((uint32_t)0x00000080) /*!< ADC OFFSET4 bit 7 */ |
aravindsv | 0:ba7650f404af | 3001 | #define ADC_OFR4_OFFSET4_8 ((uint32_t)0x00000100) /*!< ADC OFFSET4 bit 8 */ |
aravindsv | 0:ba7650f404af | 3002 | #define ADC_OFR4_OFFSET4_9 ((uint32_t)0x00000200) /*!< ADC OFFSET4 bit 9 */ |
aravindsv | 0:ba7650f404af | 3003 | #define ADC_OFR4_OFFSET4_10 ((uint32_t)0x00000400) /*!< ADC OFFSET4 bit 10 */ |
aravindsv | 0:ba7650f404af | 3004 | #define ADC_OFR4_OFFSET4_11 ((uint32_t)0x00000800) /*!< ADC OFFSET4 bit 11 */ |
aravindsv | 0:ba7650f404af | 3005 | |
aravindsv | 0:ba7650f404af | 3006 | #define ADC_OFR4_OFFSET4_CH ((uint32_t)0x7C000000) /*!< ADC Channel selection for the data offset 4 */ |
aravindsv | 0:ba7650f404af | 3007 | #define ADC_OFR4_OFFSET4_CH_0 ((uint32_t)0x04000000) /*!< ADC OFFSET4_CH bit 0 */ |
aravindsv | 0:ba7650f404af | 3008 | #define ADC_OFR4_OFFSET4_CH_1 ((uint32_t)0x08000000) /*!< ADC OFFSET4_CH bit 1 */ |
aravindsv | 0:ba7650f404af | 3009 | #define ADC_OFR4_OFFSET4_CH_2 ((uint32_t)0x10000000) /*!< ADC OFFSET4_CH bit 2 */ |
aravindsv | 0:ba7650f404af | 3010 | #define ADC_OFR4_OFFSET4_CH_3 ((uint32_t)0x20000000) /*!< ADC OFFSET4_CH bit 3 */ |
aravindsv | 0:ba7650f404af | 3011 | #define ADC_OFR4_OFFSET4_CH_4 ((uint32_t)0x40000000) /*!< ADC OFFSET4_CH bit 4 */ |
aravindsv | 0:ba7650f404af | 3012 | |
aravindsv | 0:ba7650f404af | 3013 | #define ADC_OFR4_OFFSET4_EN ((uint32_t)0x80000000) /*!< ADC offset 4 enable */ |
aravindsv | 0:ba7650f404af | 3014 | |
aravindsv | 0:ba7650f404af | 3015 | /******************** Bit definition for ADC_JDR1 register ********************/ |
aravindsv | 0:ba7650f404af | 3016 | #define ADC_JDR1_JDATA ((uint32_t)0x0000FFFF) /*!< ADC Injected DATA */ |
aravindsv | 0:ba7650f404af | 3017 | #define ADC_JDR1_JDATA_0 ((uint32_t)0x00000001) /*!< ADC JDATA bit 0 */ |
aravindsv | 0:ba7650f404af | 3018 | #define ADC_JDR1_JDATA_1 ((uint32_t)0x00000002) /*!< ADC JDATA bit 1 */ |
aravindsv | 0:ba7650f404af | 3019 | #define ADC_JDR1_JDATA_2 ((uint32_t)0x00000004) /*!< ADC JDATA bit 2 */ |
aravindsv | 0:ba7650f404af | 3020 | #define ADC_JDR1_JDATA_3 ((uint32_t)0x00000008) /*!< ADC JDATA bit 3 */ |
aravindsv | 0:ba7650f404af | 3021 | #define ADC_JDR1_JDATA_4 ((uint32_t)0x00000010) /*!< ADC JDATA bit 4 */ |
aravindsv | 0:ba7650f404af | 3022 | #define ADC_JDR1_JDATA_5 ((uint32_t)0x00000020) /*!< ADC JDATA bit 5 */ |
aravindsv | 0:ba7650f404af | 3023 | #define ADC_JDR1_JDATA_6 ((uint32_t)0x00000040) /*!< ADC JDATA bit 6 */ |
aravindsv | 0:ba7650f404af | 3024 | #define ADC_JDR1_JDATA_7 ((uint32_t)0x00000080) /*!< ADC JDATA bit 7 */ |
aravindsv | 0:ba7650f404af | 3025 | #define ADC_JDR1_JDATA_8 ((uint32_t)0x00000100) /*!< ADC JDATA bit 8 */ |
aravindsv | 0:ba7650f404af | 3026 | #define ADC_JDR1_JDATA_9 ((uint32_t)0x00000200) /*!< ADC JDATA bit 9 */ |
aravindsv | 0:ba7650f404af | 3027 | #define ADC_JDR1_JDATA_10 ((uint32_t)0x00000400) /*!< ADC JDATA bit 10 */ |
aravindsv | 0:ba7650f404af | 3028 | #define ADC_JDR1_JDATA_11 ((uint32_t)0x00000800) /*!< ADC JDATA bit 11 */ |
aravindsv | 0:ba7650f404af | 3029 | #define ADC_JDR1_JDATA_12 ((uint32_t)0x00001000) /*!< ADC JDATA bit 12 */ |
aravindsv | 0:ba7650f404af | 3030 | #define ADC_JDR1_JDATA_13 ((uint32_t)0x00002000) /*!< ADC JDATA bit 13 */ |
aravindsv | 0:ba7650f404af | 3031 | #define ADC_JDR1_JDATA_14 ((uint32_t)0x00004000) /*!< ADC JDATA bit 14 */ |
aravindsv | 0:ba7650f404af | 3032 | #define ADC_JDR1_JDATA_15 ((uint32_t)0x00008000) /*!< ADC JDATA bit 15 */ |
aravindsv | 0:ba7650f404af | 3033 | |
aravindsv | 0:ba7650f404af | 3034 | /******************** Bit definition for ADC_JDR2 register ********************/ |
aravindsv | 0:ba7650f404af | 3035 | #define ADC_JDR2_JDATA ((uint32_t)0x0000FFFF) /*!< ADC Injected DATA */ |
aravindsv | 0:ba7650f404af | 3036 | #define ADC_JDR2_JDATA_0 ((uint32_t)0x00000001) /*!< ADC JDATA bit 0 */ |
aravindsv | 0:ba7650f404af | 3037 | #define ADC_JDR2_JDATA_1 ((uint32_t)0x00000002) /*!< ADC JDATA bit 1 */ |
aravindsv | 0:ba7650f404af | 3038 | #define ADC_JDR2_JDATA_2 ((uint32_t)0x00000004) /*!< ADC JDATA bit 2 */ |
aravindsv | 0:ba7650f404af | 3039 | #define ADC_JDR2_JDATA_3 ((uint32_t)0x00000008) /*!< ADC JDATA bit 3 */ |
aravindsv | 0:ba7650f404af | 3040 | #define ADC_JDR2_JDATA_4 ((uint32_t)0x00000010) /*!< ADC JDATA bit 4 */ |
aravindsv | 0:ba7650f404af | 3041 | #define ADC_JDR2_JDATA_5 ((uint32_t)0x00000020) /*!< ADC JDATA bit 5 */ |
aravindsv | 0:ba7650f404af | 3042 | #define ADC_JDR2_JDATA_6 ((uint32_t)0x00000040) /*!< ADC JDATA bit 6 */ |
aravindsv | 0:ba7650f404af | 3043 | #define ADC_JDR2_JDATA_7 ((uint32_t)0x00000080) /*!< ADC JDATA bit 7 */ |
aravindsv | 0:ba7650f404af | 3044 | #define ADC_JDR2_JDATA_8 ((uint32_t)0x00000100) /*!< ADC JDATA bit 8 */ |
aravindsv | 0:ba7650f404af | 3045 | #define ADC_JDR2_JDATA_9 ((uint32_t)0x00000200) /*!< ADC JDATA bit 9 */ |
aravindsv | 0:ba7650f404af | 3046 | #define ADC_JDR2_JDATA_10 ((uint32_t)0x00000400) /*!< ADC JDATA bit 10 */ |
aravindsv | 0:ba7650f404af | 3047 | #define ADC_JDR2_JDATA_11 ((uint32_t)0x00000800) /*!< ADC JDATA bit 11 */ |
aravindsv | 0:ba7650f404af | 3048 | #define ADC_JDR2_JDATA_12 ((uint32_t)0x00001000) /*!< ADC JDATA bit 12 */ |
aravindsv | 0:ba7650f404af | 3049 | #define ADC_JDR2_JDATA_13 ((uint32_t)0x00002000) /*!< ADC JDATA bit 13 */ |
aravindsv | 0:ba7650f404af | 3050 | #define ADC_JDR2_JDATA_14 ((uint32_t)0x00004000) /*!< ADC JDATA bit 14 */ |
aravindsv | 0:ba7650f404af | 3051 | #define ADC_JDR2_JDATA_15 ((uint32_t)0x00008000) /*!< ADC JDATA bit 15 */ |
aravindsv | 0:ba7650f404af | 3052 | |
aravindsv | 0:ba7650f404af | 3053 | /******************** Bit definition for ADC_JDR3 register ********************/ |
aravindsv | 0:ba7650f404af | 3054 | #define ADC_JDR3_JDATA ((uint32_t)0x0000FFFF) /*!< ADC Injected DATA */ |
aravindsv | 0:ba7650f404af | 3055 | #define ADC_JDR3_JDATA_0 ((uint32_t)0x00000001) /*!< ADC JDATA bit 0 */ |
aravindsv | 0:ba7650f404af | 3056 | #define ADC_JDR3_JDATA_1 ((uint32_t)0x00000002) /*!< ADC JDATA bit 1 */ |
aravindsv | 0:ba7650f404af | 3057 | #define ADC_JDR3_JDATA_2 ((uint32_t)0x00000004) /*!< ADC JDATA bit 2 */ |
aravindsv | 0:ba7650f404af | 3058 | #define ADC_JDR3_JDATA_3 ((uint32_t)0x00000008) /*!< ADC JDATA bit 3 */ |
aravindsv | 0:ba7650f404af | 3059 | #define ADC_JDR3_JDATA_4 ((uint32_t)0x00000010) /*!< ADC JDATA bit 4 */ |
aravindsv | 0:ba7650f404af | 3060 | #define ADC_JDR3_JDATA_5 ((uint32_t)0x00000020) /*!< ADC JDATA bit 5 */ |
aravindsv | 0:ba7650f404af | 3061 | #define ADC_JDR3_JDATA_6 ((uint32_t)0x00000040) /*!< ADC JDATA bit 6 */ |
aravindsv | 0:ba7650f404af | 3062 | #define ADC_JDR3_JDATA_7 ((uint32_t)0x00000080) /*!< ADC JDATA bit 7 */ |
aravindsv | 0:ba7650f404af | 3063 | #define ADC_JDR3_JDATA_8 ((uint32_t)0x00000100) /*!< ADC JDATA bit 8 */ |
aravindsv | 0:ba7650f404af | 3064 | #define ADC_JDR3_JDATA_9 ((uint32_t)0x00000200) /*!< ADC JDATA bit 9 */ |
aravindsv | 0:ba7650f404af | 3065 | #define ADC_JDR3_JDATA_10 ((uint32_t)0x00000400) /*!< ADC JDATA bit 10 */ |
aravindsv | 0:ba7650f404af | 3066 | #define ADC_JDR3_JDATA_11 ((uint32_t)0x00000800) /*!< ADC JDATA bit 11 */ |
aravindsv | 0:ba7650f404af | 3067 | #define ADC_JDR3_JDATA_12 ((uint32_t)0x00001000) /*!< ADC JDATA bit 12 */ |
aravindsv | 0:ba7650f404af | 3068 | #define ADC_JDR3_JDATA_13 ((uint32_t)0x00002000) /*!< ADC JDATA bit 13 */ |
aravindsv | 0:ba7650f404af | 3069 | #define ADC_JDR3_JDATA_14 ((uint32_t)0x00004000) /*!< ADC JDATA bit 14 */ |
aravindsv | 0:ba7650f404af | 3070 | #define ADC_JDR3_JDATA_15 ((uint32_t)0x00008000) /*!< ADC JDATA bit 15 */ |
aravindsv | 0:ba7650f404af | 3071 | |
aravindsv | 0:ba7650f404af | 3072 | /******************** Bit definition for ADC_JDR4 register ********************/ |
aravindsv | 0:ba7650f404af | 3073 | #define ADC_JDR4_JDATA ((uint32_t)0x0000FFFF) /*!< ADC Injected DATA */ |
aravindsv | 0:ba7650f404af | 3074 | #define ADC_JDR4_JDATA_0 ((uint32_t)0x00000001) /*!< ADC JDATA bit 0 */ |
aravindsv | 0:ba7650f404af | 3075 | #define ADC_JDR4_JDATA_1 ((uint32_t)0x00000002) /*!< ADC JDATA bit 1 */ |
aravindsv | 0:ba7650f404af | 3076 | #define ADC_JDR4_JDATA_2 ((uint32_t)0x00000004) /*!< ADC JDATA bit 2 */ |
aravindsv | 0:ba7650f404af | 3077 | #define ADC_JDR4_JDATA_3 ((uint32_t)0x00000008) /*!< ADC JDATA bit 3 */ |
aravindsv | 0:ba7650f404af | 3078 | #define ADC_JDR4_JDATA_4 ((uint32_t)0x00000010) /*!< ADC JDATA bit 4 */ |
aravindsv | 0:ba7650f404af | 3079 | #define ADC_JDR4_JDATA_5 ((uint32_t)0x00000020) /*!< ADC JDATA bit 5 */ |
aravindsv | 0:ba7650f404af | 3080 | #define ADC_JDR4_JDATA_6 ((uint32_t)0x00000040) /*!< ADC JDATA bit 6 */ |
aravindsv | 0:ba7650f404af | 3081 | #define ADC_JDR4_JDATA_7 ((uint32_t)0x00000080) /*!< ADC JDATA bit 7 */ |
aravindsv | 0:ba7650f404af | 3082 | #define ADC_JDR4_JDATA_8 ((uint32_t)0x00000100) /*!< ADC JDATA bit 8 */ |
aravindsv | 0:ba7650f404af | 3083 | #define ADC_JDR4_JDATA_9 ((uint32_t)0x00000200) /*!< ADC JDATA bit 9 */ |
aravindsv | 0:ba7650f404af | 3084 | #define ADC_JDR4_JDATA_10 ((uint32_t)0x00000400) /*!< ADC JDATA bit 10 */ |
aravindsv | 0:ba7650f404af | 3085 | #define ADC_JDR4_JDATA_11 ((uint32_t)0x00000800) /*!< ADC JDATA bit 11 */ |
aravindsv | 0:ba7650f404af | 3086 | #define ADC_JDR4_JDATA_12 ((uint32_t)0x00001000) /*!< ADC JDATA bit 12 */ |
aravindsv | 0:ba7650f404af | 3087 | #define ADC_JDR4_JDATA_13 ((uint32_t)0x00002000) /*!< ADC JDATA bit 13 */ |
aravindsv | 0:ba7650f404af | 3088 | #define ADC_JDR4_JDATA_14 ((uint32_t)0x00004000) /*!< ADC JDATA bit 14 */ |
aravindsv | 0:ba7650f404af | 3089 | #define ADC_JDR4_JDATA_15 ((uint32_t)0x00008000) /*!< ADC JDATA bit 15 */ |
aravindsv | 0:ba7650f404af | 3090 | |
aravindsv | 0:ba7650f404af | 3091 | /******************** Bit definition for ADC_AWD2CR register ********************/ |
aravindsv | 0:ba7650f404af | 3092 | #define ADC_AWD2CR_AWD2CH ((uint32_t)0x0007FFFE) /*!< ADC Analog watchdog 2 channel selection */ |
aravindsv | 0:ba7650f404af | 3093 | #define ADC_AWD2CR_AWD2CH_0 ((uint32_t)0x00000002) /*!< ADC AWD2CH bit 0 */ |
aravindsv | 0:ba7650f404af | 3094 | #define ADC_AWD2CR_AWD2CH_1 ((uint32_t)0x00000004) /*!< ADC AWD2CH bit 1 */ |
aravindsv | 0:ba7650f404af | 3095 | #define ADC_AWD2CR_AWD2CH_2 ((uint32_t)0x00000008) /*!< ADC AWD2CH bit 2 */ |
aravindsv | 0:ba7650f404af | 3096 | #define ADC_AWD2CR_AWD2CH_3 ((uint32_t)0x00000010) /*!< ADC AWD2CH bit 3 */ |
aravindsv | 0:ba7650f404af | 3097 | #define ADC_AWD2CR_AWD2CH_4 ((uint32_t)0x00000020) /*!< ADC AWD2CH bit 4 */ |
aravindsv | 0:ba7650f404af | 3098 | #define ADC_AWD2CR_AWD2CH_5 ((uint32_t)0x00000040) /*!< ADC AWD2CH bit 5 */ |
aravindsv | 0:ba7650f404af | 3099 | #define ADC_AWD2CR_AWD2CH_6 ((uint32_t)0x00000080) /*!< ADC AWD2CH bit 6 */ |
aravindsv | 0:ba7650f404af | 3100 | #define ADC_AWD2CR_AWD2CH_7 ((uint32_t)0x00000100) /*!< ADC AWD2CH bit 7 */ |
aravindsv | 0:ba7650f404af | 3101 | #define ADC_AWD2CR_AWD2CH_8 ((uint32_t)0x00000200) /*!< ADC AWD2CH bit 8 */ |
aravindsv | 0:ba7650f404af | 3102 | #define ADC_AWD2CR_AWD2CH_9 ((uint32_t)0x00000400) /*!< ADC AWD2CH bit 9 */ |
aravindsv | 0:ba7650f404af | 3103 | #define ADC_AWD2CR_AWD2CH_10 ((uint32_t)0x00000800) /*!< ADC AWD2CH bit 10 */ |
aravindsv | 0:ba7650f404af | 3104 | #define ADC_AWD2CR_AWD2CH_11 ((uint32_t)0x00001000) /*!< ADC AWD2CH bit 11 */ |
aravindsv | 0:ba7650f404af | 3105 | #define ADC_AWD2CR_AWD2CH_12 ((uint32_t)0x00002000) /*!< ADC AWD2CH bit 12 */ |
aravindsv | 0:ba7650f404af | 3106 | #define ADC_AWD2CR_AWD2CH_13 ((uint32_t)0x00004000) /*!< ADC AWD2CH bit 13 */ |
aravindsv | 0:ba7650f404af | 3107 | #define ADC_AWD2CR_AWD2CH_14 ((uint32_t)0x00008000) /*!< ADC AWD2CH bit 14 */ |
aravindsv | 0:ba7650f404af | 3108 | #define ADC_AWD2CR_AWD2CH_15 ((uint32_t)0x00010000) /*!< ADC AWD2CH bit 15 */ |
aravindsv | 0:ba7650f404af | 3109 | #define ADC_AWD2CR_AWD2CH_16 ((uint32_t)0x00020000) /*!< ADC AWD2CH bit 16 */ |
aravindsv | 0:ba7650f404af | 3110 | #define ADC_AWD2CR_AWD2CH_17 ((uint32_t)0x00030000) /*!< ADC AWD2CH bit 17 */ |
aravindsv | 0:ba7650f404af | 3111 | |
aravindsv | 0:ba7650f404af | 3112 | /******************** Bit definition for ADC_AWD3CR register ********************/ |
aravindsv | 0:ba7650f404af | 3113 | #define ADC_AWD3CR_AWD3CH ((uint32_t)0x0007FFFE) /*!< ADC Analog watchdog 2 channel selection */ |
aravindsv | 0:ba7650f404af | 3114 | #define ADC_AWD3CR_AWD3CH_0 ((uint32_t)0x00000002) /*!< ADC AWD3CH bit 0 */ |
aravindsv | 0:ba7650f404af | 3115 | #define ADC_AWD3CR_AWD3CH_1 ((uint32_t)0x00000004) /*!< ADC AWD3CH bit 1 */ |
aravindsv | 0:ba7650f404af | 3116 | #define ADC_AWD3CR_AWD3CH_2 ((uint32_t)0x00000008) /*!< ADC AWD3CH bit 2 */ |
aravindsv | 0:ba7650f404af | 3117 | #define ADC_AWD3CR_AWD3CH_3 ((uint32_t)0x00000010) /*!< ADC AWD3CH bit 3 */ |
aravindsv | 0:ba7650f404af | 3118 | #define ADC_AWD3CR_AWD3CH_4 ((uint32_t)0x00000020) /*!< ADC AWD3CH bit 4 */ |
aravindsv | 0:ba7650f404af | 3119 | #define ADC_AWD3CR_AWD3CH_5 ((uint32_t)0x00000040) /*!< ADC AWD3CH bit 5 */ |
aravindsv | 0:ba7650f404af | 3120 | #define ADC_AWD3CR_AWD3CH_6 ((uint32_t)0x00000080) /*!< ADC AWD3CH bit 6 */ |
aravindsv | 0:ba7650f404af | 3121 | #define ADC_AWD3CR_AWD3CH_7 ((uint32_t)0x00000100) /*!< ADC AWD3CH bit 7 */ |
aravindsv | 0:ba7650f404af | 3122 | #define ADC_AWD3CR_AWD3CH_8 ((uint32_t)0x00000200) /*!< ADC AWD3CH bit 8 */ |
aravindsv | 0:ba7650f404af | 3123 | #define ADC_AWD3CR_AWD3CH_9 ((uint32_t)0x00000400) /*!< ADC AWD3CH bit 9 */ |
aravindsv | 0:ba7650f404af | 3124 | #define ADC_AWD3CR_AWD3CH_10 ((uint32_t)0x00000800) /*!< ADC AWD3CH bit 10 */ |
aravindsv | 0:ba7650f404af | 3125 | #define ADC_AWD3CR_AWD3CH_11 ((uint32_t)0x00001000) /*!< ADC AWD3CH bit 11 */ |
aravindsv | 0:ba7650f404af | 3126 | #define ADC_AWD3CR_AWD3CH_12 ((uint32_t)0x00002000) /*!< ADC AWD3CH bit 12 */ |
aravindsv | 0:ba7650f404af | 3127 | #define ADC_AWD3CR_AWD3CH_13 ((uint32_t)0x00004000) /*!< ADC AWD3CH bit 13 */ |
aravindsv | 0:ba7650f404af | 3128 | #define ADC_AWD3CR_AWD3CH_14 ((uint32_t)0x00008000) /*!< ADC AWD3CH bit 14 */ |
aravindsv | 0:ba7650f404af | 3129 | #define ADC_AWD3CR_AWD3CH_15 ((uint32_t)0x00010000) /*!< ADC AWD3CH bit 15 */ |
aravindsv | 0:ba7650f404af | 3130 | #define ADC_AWD3CR_AWD3CH_16 ((uint32_t)0x00020000) /*!< ADC AWD3CH bit 16 */ |
aravindsv | 0:ba7650f404af | 3131 | #define ADC_AWD3CR_AWD3CH_17 ((uint32_t)0x00030000) /*!< ADC AWD3CH bit 17 */ |
aravindsv | 0:ba7650f404af | 3132 | |
aravindsv | 0:ba7650f404af | 3133 | /******************** Bit definition for ADC_DIFSEL register ********************/ |
aravindsv | 0:ba7650f404af | 3134 | #define ADC_DIFSEL_DIFSEL ((uint32_t)0x0007FFFE) /*!< ADC differential modes for channels 1 to 18 */ |
aravindsv | 0:ba7650f404af | 3135 | #define ADC_DIFSEL_DIFSEL_0 ((uint32_t)0x00000002) /*!< ADC DIFSEL bit 0 */ |
aravindsv | 0:ba7650f404af | 3136 | #define ADC_DIFSEL_DIFSEL_1 ((uint32_t)0x00000004) /*!< ADC DIFSEL bit 1 */ |
aravindsv | 0:ba7650f404af | 3137 | #define ADC_DIFSEL_DIFSEL_2 ((uint32_t)0x00000008) /*!< ADC DIFSEL bit 2 */ |
aravindsv | 0:ba7650f404af | 3138 | #define ADC_DIFSEL_DIFSEL_3 ((uint32_t)0x00000010) /*!< ADC DIFSEL bit 3 */ |
aravindsv | 0:ba7650f404af | 3139 | #define ADC_DIFSEL_DIFSEL_4 ((uint32_t)0x00000020) /*!< ADC DIFSEL bit 4 */ |
aravindsv | 0:ba7650f404af | 3140 | #define ADC_DIFSEL_DIFSEL_5 ((uint32_t)0x00000040) /*!< ADC DIFSEL bit 5 */ |
aravindsv | 0:ba7650f404af | 3141 | #define ADC_DIFSEL_DIFSEL_6 ((uint32_t)0x00000080) /*!< ADC DIFSEL bit 6 */ |
aravindsv | 0:ba7650f404af | 3142 | #define ADC_DIFSEL_DIFSEL_7 ((uint32_t)0x00000100) /*!< ADC DIFSEL bit 7 */ |
aravindsv | 0:ba7650f404af | 3143 | #define ADC_DIFSEL_DIFSEL_8 ((uint32_t)0x00000200) /*!< ADC DIFSEL bit 8 */ |
aravindsv | 0:ba7650f404af | 3144 | #define ADC_DIFSEL_DIFSEL_9 ((uint32_t)0x00000400) /*!< ADC DIFSEL bit 9 */ |
aravindsv | 0:ba7650f404af | 3145 | #define ADC_DIFSEL_DIFSEL_10 ((uint32_t)0x00000800) /*!< ADC DIFSEL bit 10 */ |
aravindsv | 0:ba7650f404af | 3146 | #define ADC_DIFSEL_DIFSEL_11 ((uint32_t)0x00001000) /*!< ADC DIFSEL bit 11 */ |
aravindsv | 0:ba7650f404af | 3147 | #define ADC_DIFSEL_DIFSEL_12 ((uint32_t)0x00002000) /*!< ADC DIFSEL bit 12 */ |
aravindsv | 0:ba7650f404af | 3148 | #define ADC_DIFSEL_DIFSEL_13 ((uint32_t)0x00004000) /*!< ADC DIFSEL bit 13 */ |
aravindsv | 0:ba7650f404af | 3149 | #define ADC_DIFSEL_DIFSEL_14 ((uint32_t)0x00008000) /*!< ADC DIFSEL bit 14 */ |
aravindsv | 0:ba7650f404af | 3150 | #define ADC_DIFSEL_DIFSEL_15 ((uint32_t)0x00010000) /*!< ADC DIFSEL bit 15 */ |
aravindsv | 0:ba7650f404af | 3151 | #define ADC_DIFSEL_DIFSEL_16 ((uint32_t)0x00020000) /*!< ADC DIFSEL bit 16 */ |
aravindsv | 0:ba7650f404af | 3152 | #define ADC_DIFSEL_DIFSEL_17 ((uint32_t)0x00030000) /*!< ADC DIFSEL bit 17 */ |
aravindsv | 0:ba7650f404af | 3153 | |
aravindsv | 0:ba7650f404af | 3154 | /******************** Bit definition for ADC_CALFACT register ********************/ |
aravindsv | 0:ba7650f404af | 3155 | #define ADC_CALFACT_CALFACT_S ((uint32_t)0x0000007F) /*!< ADC calibration factors in single-ended mode */ |
aravindsv | 0:ba7650f404af | 3156 | #define ADC_CALFACT_CALFACT_S_0 ((uint32_t)0x00000001) /*!< ADC CALFACT_S bit 0 */ |
aravindsv | 0:ba7650f404af | 3157 | #define ADC_CALFACT_CALFACT_S_1 ((uint32_t)0x00000002) /*!< ADC CALFACT_S bit 1 */ |
aravindsv | 0:ba7650f404af | 3158 | #define ADC_CALFACT_CALFACT_S_2 ((uint32_t)0x00000004) /*!< ADC CALFACT_S bit 2 */ |
aravindsv | 0:ba7650f404af | 3159 | #define ADC_CALFACT_CALFACT_S_3 ((uint32_t)0x00000008) /*!< ADC CALFACT_S bit 3 */ |
aravindsv | 0:ba7650f404af | 3160 | #define ADC_CALFACT_CALFACT_S_4 ((uint32_t)0x00000010) /*!< ADC CALFACT_S bit 4 */ |
aravindsv | 0:ba7650f404af | 3161 | #define ADC_CALFACT_CALFACT_S_5 ((uint32_t)0x00000020) /*!< ADC CALFACT_S bit 5 */ |
aravindsv | 0:ba7650f404af | 3162 | #define ADC_CALFACT_CALFACT_S_6 ((uint32_t)0x00000040) /*!< ADC CALFACT_S bit 6 */ |
aravindsv | 0:ba7650f404af | 3163 | #define ADC_CALFACT_CALFACT_D ((uint32_t)0x007F0000) /*!< ADC calibration factors in differential mode */ |
aravindsv | 0:ba7650f404af | 3164 | #define ADC_CALFACT_CALFACT_D_0 ((uint32_t)0x00010000) /*!< ADC CALFACT_D bit 0 */ |
aravindsv | 0:ba7650f404af | 3165 | #define ADC_CALFACT_CALFACT_D_1 ((uint32_t)0x00020000) /*!< ADC CALFACT_D bit 1 */ |
aravindsv | 0:ba7650f404af | 3166 | #define ADC_CALFACT_CALFACT_D_2 ((uint32_t)0x00040000) /*!< ADC CALFACT_D bit 2 */ |
aravindsv | 0:ba7650f404af | 3167 | #define ADC_CALFACT_CALFACT_D_3 ((uint32_t)0x00080000) /*!< ADC CALFACT_D bit 3 */ |
aravindsv | 0:ba7650f404af | 3168 | #define ADC_CALFACT_CALFACT_D_4 ((uint32_t)0x00100000) /*!< ADC CALFACT_D bit 4 */ |
aravindsv | 0:ba7650f404af | 3169 | #define ADC_CALFACT_CALFACT_D_5 ((uint32_t)0x00200000) /*!< ADC CALFACT_D bit 5 */ |
aravindsv | 0:ba7650f404af | 3170 | #define ADC_CALFACT_CALFACT_D_6 ((uint32_t)0x00400000) /*!< ADC CALFACT_D bit 6 */ |
aravindsv | 0:ba7650f404af | 3171 | |
aravindsv | 0:ba7650f404af | 3172 | /************************* ADC Common registers *****************************/ |
aravindsv | 0:ba7650f404af | 3173 | /******************** Bit definition for ADC12_CSR register ********************/ |
aravindsv | 0:ba7650f404af | 3174 | #define ADC12_CSR_ADRDY_MST ((uint32_t)0x00000001) /*!< Master ADC ready */ |
aravindsv | 0:ba7650f404af | 3175 | #define ADC12_CSR_ADRDY_EOSMP_MST ((uint32_t)0x00000002) /*!< End of sampling phase flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3176 | #define ADC12_CSR_ADRDY_EOC_MST ((uint32_t)0x00000004) /*!< End of regular conversion of the master ADC */ |
aravindsv | 0:ba7650f404af | 3177 | #define ADC12_CSR_ADRDY_EOS_MST ((uint32_t)0x00000008) /*!< End of regular sequence flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3178 | #define ADC12_CSR_ADRDY_OVR_MST ((uint32_t)0x00000010) /*!< Overrun flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3179 | #define ADC12_CSR_ADRDY_JEOC_MST ((uint32_t)0x00000020) /*!< End of injected conversion of the master ADC */ |
aravindsv | 0:ba7650f404af | 3180 | #define ADC12_CSR_ADRDY_JEOS_MST ((uint32_t)0x00000040) /*!< End of injected sequence flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3181 | #define ADC12_CSR_AWD1_MST ((uint32_t)0x00000080) /*!< Analog watchdog 1 flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3182 | #define ADC12_CSR_AWD2_MST ((uint32_t)0x00000100) /*!< Analog watchdog 2 flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3183 | #define ADC12_CSR_AWD3_MST ((uint32_t)0x00000200) /*!< Analog watchdog 3 flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3184 | #define ADC12_CSR_JQOVF_MST ((uint32_t)0x00000400) /*!< Injected context queue overflow flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3185 | #define ADC12_CSR_ADRDY_SLV ((uint32_t)0x00010000) /*!< Slave ADC ready */ |
aravindsv | 0:ba7650f404af | 3186 | #define ADC12_CSR_ADRDY_EOSMP_SLV ((uint32_t)0x00020000) /*!< End of sampling phase flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3187 | #define ADC12_CSR_ADRDY_EOC_SLV ((uint32_t)0x00040000) /*!< End of regular conversion of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3188 | #define ADC12_CSR_ADRDY_EOS_SLV ((uint32_t)0x00080000) /*!< End of regular sequence flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3189 | #define ADC12_CSR_ADRDY_OVR_SLV ((uint32_t)0x00100000) /*!< Overrun flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3190 | #define ADC12_CSR_ADRDY_JEOC_SLV ((uint32_t)0x00200000) /*!< End of injected conversion of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3191 | #define ADC12_CSR_ADRDY_JEOS_SLV ((uint32_t)0x00400000) /*!< End of injected sequence flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3192 | #define ADC12_CSR_AWD1_SLV ((uint32_t)0x00800000) /*!< Analog watchdog 1 flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3193 | #define ADC12_CSR_AWD2_SLV ((uint32_t)0x01000000) /*!< Analog watchdog 2 flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3194 | #define ADC12_CSR_AWD3_SLV ((uint32_t)0x02000000) /*!< Analog watchdog 3 flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3195 | #define ADC12_CSR_JQOVF_SLV ((uint32_t)0x04000000) /*!< Injected context queue overflow flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3196 | |
aravindsv | 0:ba7650f404af | 3197 | /******************** Bit definition for ADC34_CSR register ********************/ |
aravindsv | 0:ba7650f404af | 3198 | #define ADC34_CSR_ADRDY_MST ((uint32_t)0x00000001) /*!< Master ADC ready */ |
aravindsv | 0:ba7650f404af | 3199 | #define ADC34_CSR_ADRDY_EOSMP_MST ((uint32_t)0x00000002) /*!< End of sampling phase flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3200 | #define ADC34_CSR_ADRDY_EOC_MST ((uint32_t)0x00000004) /*!< End of regular conversion of the master ADC */ |
aravindsv | 0:ba7650f404af | 3201 | #define ADC34_CSR_ADRDY_EOS_MST ((uint32_t)0x00000008) /*!< End of regular sequence flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3202 | #define ADC34_CSR_ADRDY_OVR_MST ((uint32_t)0x00000010) /*!< Overrun flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3203 | #define ADC34_CSR_ADRDY_JEOC_MST ((uint32_t)0x00000020) /*!< End of injected conversion of the master ADC */ |
aravindsv | 0:ba7650f404af | 3204 | #define ADC34_CSR_ADRDY_JEOS_MST ((uint32_t)0x00000040) /*!< End of injected sequence flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3205 | #define ADC34_CSR_AWD1_MST ((uint32_t)0x00000080) /*!< Analog watchdog 1 flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3206 | #define ADC34_CSR_AWD2_MST ((uint32_t)0x00000100) /*!< Analog watchdog 2 flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3207 | #define ADC34_CSR_AWD3_MST ((uint32_t)0x00000200) /*!< Analog watchdog 3 flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3208 | #define ADC34_CSR_JQOVF_MST ((uint32_t)0x00000400) /*!< Injected context queue overflow flag of the master ADC */ |
aravindsv | 0:ba7650f404af | 3209 | #define ADC34_CSR_ADRDY_SLV ((uint32_t)0x00010000) /*!< Slave ADC ready */ |
aravindsv | 0:ba7650f404af | 3210 | #define ADC34_CSR_ADRDY_EOSMP_SLV ((uint32_t)0x00020000) /*!< End of sampling phase flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3211 | #define ADC34_CSR_ADRDY_EOC_SLV ((uint32_t)0x00040000) /*!< End of regular conversion of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3212 | #define ADC34_CSR_ADRDY_EOS_SLV ((uint32_t)0x00080000) /*!< End of regular sequence flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3213 | #define ADC12_CSR_ADRDY_OVR_SLV ((uint32_t)0x00100000) /*!< Overrun flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3214 | #define ADC34_CSR_ADRDY_JEOC_SLV ((uint32_t)0x00200000) /*!< End of injected conversion of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3215 | #define ADC34_CSR_ADRDY_JEOS_SLV ((uint32_t)0x00400000) /*!< End of injected sequence flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3216 | #define ADC34_CSR_AWD1_SLV ((uint32_t)0x00800000) /*!< Analog watchdog 1 flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3217 | #define ADC34_CSR_AWD2_SLV ((uint32_t)0x01000000) /*!< Analog watchdog 2 flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3218 | #define ADC34_CSR_AWD3_SLV ((uint32_t)0x02000000) /*!< Analog watchdog 3 flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3219 | #define ADC34_CSR_JQOVF_SLV ((uint32_t)0x04000000) /*!< Injected context queue overflow flag of the slave ADC */ |
aravindsv | 0:ba7650f404af | 3220 | |
aravindsv | 0:ba7650f404af | 3221 | /******************** Bit definition for ADC_CCR register ********************/ |
aravindsv | 0:ba7650f404af | 3222 | #define ADC12_CCR_MULTI ((uint32_t)0x0000001F) /*!< Multi ADC mode selection */ |
aravindsv | 0:ba7650f404af | 3223 | #define ADC12_CCR_MULTI_0 ((uint32_t)0x00000001) /*!< MULTI bit 0 */ |
aravindsv | 0:ba7650f404af | 3224 | #define ADC12_CCR_MULTI_1 ((uint32_t)0x00000002) /*!< MULTI bit 1 */ |
aravindsv | 0:ba7650f404af | 3225 | #define ADC12_CCR_MULTI_2 ((uint32_t)0x00000004) /*!< MULTI bit 2 */ |
aravindsv | 0:ba7650f404af | 3226 | #define ADC12_CCR_MULTI_3 ((uint32_t)0x00000008) /*!< MULTI bit 3 */ |
aravindsv | 0:ba7650f404af | 3227 | #define ADC12_CCR_MULTI_4 ((uint32_t)0x00000010) /*!< MULTI bit 4 */ |
aravindsv | 0:ba7650f404af | 3228 | #define ADC12_CCR_DELAY ((uint32_t)0x00000F00) /*!< Delay between 2 sampling phases */ |
aravindsv | 0:ba7650f404af | 3229 | #define ADC12_CCR_DELAY_0 ((uint32_t)0x00000100) /*!< DELAY bit 0 */ |
aravindsv | 0:ba7650f404af | 3230 | #define ADC12_CCR_DELAY_1 ((uint32_t)0x00000200) /*!< DELAY bit 1 */ |
aravindsv | 0:ba7650f404af | 3231 | #define ADC12_CCR_DELAY_2 ((uint32_t)0x00000400) /*!< DELAY bit 2 */ |
aravindsv | 0:ba7650f404af | 3232 | #define ADC12_CCR_DELAY_3 ((uint32_t)0x00000800) /*!< DELAY bit 3 */ |
aravindsv | 0:ba7650f404af | 3233 | #define ADC12_CCR_DMACFG ((uint32_t)0x00002000) /*!< DMA configuration for multi-ADC mode */ |
aravindsv | 0:ba7650f404af | 3234 | #define ADC12_CCR_MDMA ((uint32_t)0x0000C000) /*!< DMA mode for multi-ADC mode */ |
aravindsv | 0:ba7650f404af | 3235 | #define ADC12_CCR_MDMA_0 ((uint32_t)0x00004000) /*!< MDMA bit 0 */ |
aravindsv | 0:ba7650f404af | 3236 | #define ADC12_CCR_MDMA_1 ((uint32_t)0x00008000) /*!< MDMA bit 1 */ |
aravindsv | 0:ba7650f404af | 3237 | #define ADC12_CCR_CKMODE ((uint32_t)0x00030000) /*!< ADC clock mode */ |
aravindsv | 0:ba7650f404af | 3238 | #define ADC12_CCR_CKMODE_0 ((uint32_t)0x00010000) /*!< CKMODE bit 0 */ |
aravindsv | 0:ba7650f404af | 3239 | #define ADC12_CCR_CKMODE_1 ((uint32_t)0x00020000) /*!< CKMODE bit 1 */ |
aravindsv | 0:ba7650f404af | 3240 | #define ADC12_CCR_VREFEN ((uint32_t)0x00400000) /*!< VREFINT enable */ |
aravindsv | 0:ba7650f404af | 3241 | #define ADC12_CCR_TSEN ((uint32_t)0x00800000) /*!< Temperature sensor enable */ |
aravindsv | 0:ba7650f404af | 3242 | #define ADC12_CCR_VBATEN ((uint32_t)0x01000000) /*!< VBAT enable */ |
aravindsv | 0:ba7650f404af | 3243 | |
aravindsv | 0:ba7650f404af | 3244 | /******************** Bit definition for ADC_CCR register ********************/ |
aravindsv | 0:ba7650f404af | 3245 | #define ADC34_CCR_MULTI ((uint32_t)0x0000001F) /*!< Multi ADC mode selection */ |
aravindsv | 0:ba7650f404af | 3246 | #define ADC34_CCR_MULTI_0 ((uint32_t)0x00000001) /*!< MULTI bit 0 */ |
aravindsv | 0:ba7650f404af | 3247 | #define ADC34_CCR_MULTI_1 ((uint32_t)0x00000002) /*!< MULTI bit 1 */ |
aravindsv | 0:ba7650f404af | 3248 | #define ADC34_CCR_MULTI_2 ((uint32_t)0x00000004) /*!< MULTI bit 2 */ |
aravindsv | 0:ba7650f404af | 3249 | #define ADC34_CCR_MULTI_3 ((uint32_t)0x00000008) /*!< MULTI bit 3 */ |
aravindsv | 0:ba7650f404af | 3250 | #define ADC34_CCR_MULTI_4 ((uint32_t)0x00000010) /*!< MULTI bit 4 */ |
aravindsv | 0:ba7650f404af | 3251 | |
aravindsv | 0:ba7650f404af | 3252 | #define ADC34_CCR_DELAY ((uint32_t)0x00000F00) /*!< Delay between 2 sampling phases */ |
aravindsv | 0:ba7650f404af | 3253 | #define ADC34_CCR_DELAY_0 ((uint32_t)0x00000100) /*!< DELAY bit 0 */ |
aravindsv | 0:ba7650f404af | 3254 | #define ADC34_CCR_DELAY_1 ((uint32_t)0x00000200) /*!< DELAY bit 1 */ |
aravindsv | 0:ba7650f404af | 3255 | #define ADC34_CCR_DELAY_2 ((uint32_t)0x00000400) /*!< DELAY bit 2 */ |
aravindsv | 0:ba7650f404af | 3256 | #define ADC34_CCR_DELAY_3 ((uint32_t)0x00000800) /*!< DELAY bit 3 */ |
aravindsv | 0:ba7650f404af | 3257 | |
aravindsv | 0:ba7650f404af | 3258 | #define ADC34_CCR_DMACFG ((uint32_t)0x00002000) /*!< DMA configuration for multi-ADC mode */ |
aravindsv | 0:ba7650f404af | 3259 | #define ADC34_CCR_MDMA ((uint32_t)0x0000C000) /*!< DMA mode for multi-ADC mode */ |
aravindsv | 0:ba7650f404af | 3260 | #define ADC34_CCR_MDMA_0 ((uint32_t)0x00004000) /*!< MDMA bit 0 */ |
aravindsv | 0:ba7650f404af | 3261 | #define ADC34_CCR_MDMA_1 ((uint32_t)0x00008000) /*!< MDMA bit 1 */ |
aravindsv | 0:ba7650f404af | 3262 | |
aravindsv | 0:ba7650f404af | 3263 | #define ADC34_CCR_CKMODE ((uint32_t)0x00030000) /*!< ADC clock mode */ |
aravindsv | 0:ba7650f404af | 3264 | #define ADC34_CCR_CKMODE_0 ((uint32_t)0x00010000) /*!< CKMODE bit 0 */ |
aravindsv | 0:ba7650f404af | 3265 | #define ADC34_CCR_CKMODE_1 ((uint32_t)0x00020000) /*!< CKMODE bit 1 */ |
aravindsv | 0:ba7650f404af | 3266 | |
aravindsv | 0:ba7650f404af | 3267 | #define ADC34_CCR_VREFEN ((uint32_t)0x00400000) /*!< VREFINT enable */ |
aravindsv | 0:ba7650f404af | 3268 | |
aravindsv | 0:ba7650f404af | 3269 | /******************** Bit definition for ADC_CDR register ********************/ |
aravindsv | 0:ba7650f404af | 3270 | #define ADC12_CDR_RDATA_MST ((uint32_t)0x0000FFFF) /*!< Regular Data of the master ADC */ |
aravindsv | 0:ba7650f404af | 3271 | #define ADC12_CDR_RDATA_MST_0 ((uint32_t)0x00000001) /*!< RDATA_MST bit 0 */ |
aravindsv | 0:ba7650f404af | 3272 | #define ADC12_CDR_RDATA_MST_1 ((uint32_t)0x00000002) /*!< RDATA_MST bit 1 */ |
aravindsv | 0:ba7650f404af | 3273 | #define ADC12_CDR_RDATA_MST_2 ((uint32_t)0x00000004) /*!< RDATA_MST bit 2 */ |
aravindsv | 0:ba7650f404af | 3274 | #define ADC12_CDR_RDATA_MST_3 ((uint32_t)0x00000008) /*!< RDATA_MST bit 3 */ |
aravindsv | 0:ba7650f404af | 3275 | #define ADC12_CDR_RDATA_MST_4 ((uint32_t)0x00000010) /*!< RDATA_MST bit 4 */ |
aravindsv | 0:ba7650f404af | 3276 | #define ADC12_CDR_RDATA_MST_5 ((uint32_t)0x00000020) /*!< RDATA_MST bit 5 */ |
aravindsv | 0:ba7650f404af | 3277 | #define ADC12_CDR_RDATA_MST_6 ((uint32_t)0x00000040) /*!< RDATA_MST bit 6 */ |
aravindsv | 0:ba7650f404af | 3278 | #define ADC12_CDR_RDATA_MST_7 ((uint32_t)0x00000080) /*!< RDATA_MST bit 7 */ |
aravindsv | 0:ba7650f404af | 3279 | #define ADC12_CDR_RDATA_MST_8 ((uint32_t)0x00000100) /*!< RDATA_MST bit 8 */ |
aravindsv | 0:ba7650f404af | 3280 | #define ADC12_CDR_RDATA_MST_9 ((uint32_t)0x00000200) /*!< RDATA_MST bit 9 */ |
aravindsv | 0:ba7650f404af | 3281 | #define ADC12_CDR_RDATA_MST_10 ((uint32_t)0x00000400) /*!< RDATA_MST bit 10 */ |
aravindsv | 0:ba7650f404af | 3282 | #define ADC12_CDR_RDATA_MST_11 ((uint32_t)0x00000800) /*!< RDATA_MST bit 11 */ |
aravindsv | 0:ba7650f404af | 3283 | #define ADC12_CDR_RDATA_MST_12 ((uint32_t)0x00001000) /*!< RDATA_MST bit 12 */ |
aravindsv | 0:ba7650f404af | 3284 | #define ADC12_CDR_RDATA_MST_13 ((uint32_t)0x00002000) /*!< RDATA_MST bit 13 */ |
aravindsv | 0:ba7650f404af | 3285 | #define ADC12_CDR_RDATA_MST_14 ((uint32_t)0x00004000) /*!< RDATA_MST bit 14 */ |
aravindsv | 0:ba7650f404af | 3286 | #define ADC12_CDR_RDATA_MST_15 ((uint32_t)0x00008000) /*!< RDATA_MST bit 15 */ |
aravindsv | 0:ba7650f404af | 3287 | |
aravindsv | 0:ba7650f404af | 3288 | #define ADC12_CDR_RDATA_SLV ((uint32_t)0xFFFF0000) /*!< Regular Data of the master ADC */ |
aravindsv | 0:ba7650f404af | 3289 | #define ADC12_CDR_RDATA_SLV_0 ((uint32_t)0x00010000) /*!< RDATA_SLV bit 0 */ |
aravindsv | 0:ba7650f404af | 3290 | #define ADC12_CDR_RDATA_SLV_1 ((uint32_t)0x00020000) /*!< RDATA_SLV bit 1 */ |
aravindsv | 0:ba7650f404af | 3291 | #define ADC12_CDR_RDATA_SLV_2 ((uint32_t)0x00040000) /*!< RDATA_SLV bit 2 */ |
aravindsv | 0:ba7650f404af | 3292 | #define ADC12_CDR_RDATA_SLV_3 ((uint32_t)0x00080000) /*!< RDATA_SLV bit 3 */ |
aravindsv | 0:ba7650f404af | 3293 | #define ADC12_CDR_RDATA_SLV_4 ((uint32_t)0x00100000) /*!< RDATA_SLV bit 4 */ |
aravindsv | 0:ba7650f404af | 3294 | #define ADC12_CDR_RDATA_SLV_5 ((uint32_t)0x00200000) /*!< RDATA_SLV bit 5 */ |
aravindsv | 0:ba7650f404af | 3295 | #define ADC12_CDR_RDATA_SLV_6 ((uint32_t)0x00400000) /*!< RDATA_SLV bit 6 */ |
aravindsv | 0:ba7650f404af | 3296 | #define ADC12_CDR_RDATA_SLV_7 ((uint32_t)0x00800000) /*!< RDATA_SLV bit 7 */ |
aravindsv | 0:ba7650f404af | 3297 | #define ADC12_CDR_RDATA_SLV_8 ((uint32_t)0x01000000) /*!< RDATA_SLV bit 8 */ |
aravindsv | 0:ba7650f404af | 3298 | #define ADC12_CDR_RDATA_SLV_9 ((uint32_t)0x02000000) /*!< RDATA_SLV bit 9 */ |
aravindsv | 0:ba7650f404af | 3299 | #define ADC12_CDR_RDATA_SLV_10 ((uint32_t)0x04000000) /*!< RDATA_SLV bit 10 */ |
aravindsv | 0:ba7650f404af | 3300 | #define ADC12_CDR_RDATA_SLV_11 ((uint32_t)0x08000000) /*!< RDATA_SLV bit 11 */ |
aravindsv | 0:ba7650f404af | 3301 | #define ADC12_CDR_RDATA_SLV_12 ((uint32_t)0x10000000) /*!< RDATA_SLV bit 12 */ |
aravindsv | 0:ba7650f404af | 3302 | #define ADC12_CDR_RDATA_SLV_13 ((uint32_t)0x20000000) /*!< RDATA_SLV bit 13 */ |
aravindsv | 0:ba7650f404af | 3303 | #define ADC12_CDR_RDATA_SLV_14 ((uint32_t)0x40000000) /*!< RDATA_SLV bit 14 */ |
aravindsv | 0:ba7650f404af | 3304 | #define ADC12_CDR_RDATA_SLV_15 ((uint32_t)0x80000000) /*!< RDATA_SLV bit 15 */ |
aravindsv | 0:ba7650f404af | 3305 | |
aravindsv | 0:ba7650f404af | 3306 | /******************** Bit definition for ADC_CDR register ********************/ |
aravindsv | 0:ba7650f404af | 3307 | #define ADC34_CDR_RDATA_MST ((uint32_t)0x0000FFFF) /*!< Regular Data of the master ADC */ |
aravindsv | 0:ba7650f404af | 3308 | #define ADC34_CDR_RDATA_MST_0 ((uint32_t)0x00000001) /*!< RDATA_MST bit 0 */ |
aravindsv | 0:ba7650f404af | 3309 | #define ADC34_CDR_RDATA_MST_1 ((uint32_t)0x00000002) /*!< RDATA_MST bit 1 */ |
aravindsv | 0:ba7650f404af | 3310 | #define ADC34_CDR_RDATA_MST_2 ((uint32_t)0x00000004) /*!< RDATA_MST bit 2 */ |
aravindsv | 0:ba7650f404af | 3311 | #define ADC34_CDR_RDATA_MST_3 ((uint32_t)0x00000008) /*!< RDATA_MST bit 3 */ |
aravindsv | 0:ba7650f404af | 3312 | #define ADC34_CDR_RDATA_MST_4 ((uint32_t)0x00000010) /*!< RDATA_MST bit 4 */ |
aravindsv | 0:ba7650f404af | 3313 | #define ADC34_CDR_RDATA_MST_5 ((uint32_t)0x00000020) /*!< RDATA_MST bit 5 */ |
aravindsv | 0:ba7650f404af | 3314 | #define ADC34_CDR_RDATA_MST_6 ((uint32_t)0x00000040) /*!< RDATA_MST bit 6 */ |
aravindsv | 0:ba7650f404af | 3315 | #define ADC34_CDR_RDATA_MST_7 ((uint32_t)0x00000080) /*!< RDATA_MST bit 7 */ |
aravindsv | 0:ba7650f404af | 3316 | #define ADC34_CDR_RDATA_MST_8 ((uint32_t)0x00000100) /*!< RDATA_MST bit 8 */ |
aravindsv | 0:ba7650f404af | 3317 | #define ADC34_CDR_RDATA_MST_9 ((uint32_t)0x00000200) /*!< RDATA_MST bit 9 */ |
aravindsv | 0:ba7650f404af | 3318 | #define ADC34_CDR_RDATA_MST_10 ((uint32_t)0x00000400) /*!< RDATA_MST bit 10 */ |
aravindsv | 0:ba7650f404af | 3319 | #define ADC34_CDR_RDATA_MST_11 ((uint32_t)0x00000800) /*!< RDATA_MST bit 11 */ |
aravindsv | 0:ba7650f404af | 3320 | #define ADC34_CDR_RDATA_MST_12 ((uint32_t)0x00001000) /*!< RDATA_MST bit 12 */ |
aravindsv | 0:ba7650f404af | 3321 | #define ADC34_CDR_RDATA_MST_13 ((uint32_t)0x00002000) /*!< RDATA_MST bit 13 */ |
aravindsv | 0:ba7650f404af | 3322 | #define ADC34_CDR_RDATA_MST_14 ((uint32_t)0x00004000) /*!< RDATA_MST bit 14 */ |
aravindsv | 0:ba7650f404af | 3323 | #define ADC34_CDR_RDATA_MST_15 ((uint32_t)0x00008000) /*!< RDATA_MST bit 15 */ |
aravindsv | 0:ba7650f404af | 3324 | |
aravindsv | 0:ba7650f404af | 3325 | #define ADC34_CDR_RDATA_SLV ((uint32_t)0xFFFF0000) /*!< Regular Data of the master ADC */ |
aravindsv | 0:ba7650f404af | 3326 | #define ADC34_CDR_RDATA_SLV_0 ((uint32_t)0x00010000) /*!< RDATA_SLV bit 0 */ |
aravindsv | 0:ba7650f404af | 3327 | #define ADC34_CDR_RDATA_SLV_1 ((uint32_t)0x00020000) /*!< RDATA_SLV bit 1 */ |
aravindsv | 0:ba7650f404af | 3328 | #define ADC34_CDR_RDATA_SLV_2 ((uint32_t)0x00040000) /*!< RDATA_SLV bit 2 */ |
aravindsv | 0:ba7650f404af | 3329 | #define ADC34_CDR_RDATA_SLV_3 ((uint32_t)0x00080000) /*!< RDATA_SLV bit 3 */ |
aravindsv | 0:ba7650f404af | 3330 | #define ADC34_CDR_RDATA_SLV_4 ((uint32_t)0x00100000) /*!< RDATA_SLV bit 4 */ |
aravindsv | 0:ba7650f404af | 3331 | #define ADC34_CDR_RDATA_SLV_5 ((uint32_t)0x00200000) /*!< RDATA_SLV bit 5 */ |
aravindsv | 0:ba7650f404af | 3332 | #define ADC34_CDR_RDATA_SLV_6 ((uint32_t)0x00400000) /*!< RDATA_SLV bit 6 */ |
aravindsv | 0:ba7650f404af | 3333 | #define ADC34_CDR_RDATA_SLV_7 ((uint32_t)0x00800000) /*!< RDATA_SLV bit 7 */ |
aravindsv | 0:ba7650f404af | 3334 | #define ADC34_CDR_RDATA_SLV_8 ((uint32_t)0x01000000) /*!< RDATA_SLV bit 8 */ |
aravindsv | 0:ba7650f404af | 3335 | #define ADC34_CDR_RDATA_SLV_9 ((uint32_t)0x02000000) /*!< RDATA_SLV bit 9 */ |
aravindsv | 0:ba7650f404af | 3336 | #define ADC34_CDR_RDATA_SLV_10 ((uint32_t)0x04000000) /*!< RDATA_SLV bit 10 */ |
aravindsv | 0:ba7650f404af | 3337 | #define ADC34_CDR_RDATA_SLV_11 ((uint32_t)0x08000000) /*!< RDATA_SLV bit 11 */ |
aravindsv | 0:ba7650f404af | 3338 | #define ADC34_CDR_RDATA_SLV_12 ((uint32_t)0x10000000) /*!< RDATA_SLV bit 12 */ |
aravindsv | 0:ba7650f404af | 3339 | #define ADC34_CDR_RDATA_SLV_13 ((uint32_t)0x20000000) /*!< RDATA_SLV bit 13 */ |
aravindsv | 0:ba7650f404af | 3340 | #define ADC34_CDR_RDATA_SLV_14 ((uint32_t)0x40000000) /*!< RDATA_SLV bit 14 */ |
aravindsv | 0:ba7650f404af | 3341 | #define ADC34_CDR_RDATA_SLV_15 ((uint32_t)0x80000000) /*!< RDATA_SLV bit 15 */ |
aravindsv | 0:ba7650f404af | 3342 | |
aravindsv | 0:ba7650f404af | 3343 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 3344 | /* */ |
aravindsv | 0:ba7650f404af | 3345 | /* Analog Comparators (COMP) */ |
aravindsv | 0:ba7650f404af | 3346 | /* */ |
aravindsv | 0:ba7650f404af | 3347 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 3348 | /********************** Bit definition for COMP1_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3349 | #define COMP1_CSR_COMP1EN ((uint32_t)0x00000001) /*!< COMP1 enable */ |
aravindsv | 0:ba7650f404af | 3350 | #define COMP1_CSR_COMP1SW1 ((uint32_t)0x00000002) /*!< COMP1 SW1 switch control */ |
aravindsv | 0:ba7650f404af | 3351 | #define COMP1_CSR_COMP1MODE ((uint32_t)0x0000000C) /*!< COMP1 power mode */ |
aravindsv | 0:ba7650f404af | 3352 | #define COMP1_CSR_COMP1MODE_0 ((uint32_t)0x00000004) /*!< COMP1 power mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3353 | #define COMP1_CSR_COMP1MODE_1 ((uint32_t)0x00000008) /*!< COMP1 power mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3354 | #define COMP1_CSR_COMP1INSEL ((uint32_t)0x00000070) /*!< COMP1 inverting input select */ |
aravindsv | 0:ba7650f404af | 3355 | #define COMP1_CSR_COMP1INSEL_0 ((uint32_t)0x00000010) /*!< COMP1 inverting input select bit 0 */ |
aravindsv | 0:ba7650f404af | 3356 | #define COMP1_CSR_COMP1INSEL_1 ((uint32_t)0x00000020) /*!< COMP1 inverting input select bit 1 */ |
aravindsv | 0:ba7650f404af | 3357 | #define COMP1_CSR_COMP1INSEL_2 ((uint32_t)0x00000040) /*!< COMP1 inverting input select bit 2 */ |
aravindsv | 0:ba7650f404af | 3358 | #define COMP1_CSR_COMP1NONINSEL ((uint32_t)0x00000080) /*!< COMP1 non inverting input select */ |
aravindsv | 0:ba7650f404af | 3359 | #define COMP1_CSR_COMP1OUTSEL ((uint32_t)0x00003C00) /*!< COMP1 output select */ |
aravindsv | 0:ba7650f404af | 3360 | #define COMP1_CSR_COMP1OUTSEL_0 ((uint32_t)0x00000400) /*!< COMP1 output select bit 0 */ |
aravindsv | 0:ba7650f404af | 3361 | #define COMP1_CSR_COMP1OUTSEL_1 ((uint32_t)0x00000800) /*!< COMP1 output select bit 1 */ |
aravindsv | 0:ba7650f404af | 3362 | #define COMP1_CSR_COMP1OUTSEL_2 ((uint32_t)0x00001000) /*!< COMP1 output select bit 2 */ |
aravindsv | 0:ba7650f404af | 3363 | #define COMP1_CSR_COMP1OUTSEL_3 ((uint32_t)0x00002000) /*!< COMP1 output select bit 3 */ |
aravindsv | 0:ba7650f404af | 3364 | #define COMP1_CSR_COMP1POL ((uint32_t)0x00008000) /*!< COMP1 output polarity */ |
aravindsv | 0:ba7650f404af | 3365 | #define COMP1_CSR_COMP1HYST ((uint32_t)0x00030000) /*!< COMP1 hysteresis */ |
aravindsv | 0:ba7650f404af | 3366 | #define COMP1_CSR_COMP1HYST_0 ((uint32_t)0x00010000) /*!< COMP1 hysteresis bit 0 */ |
aravindsv | 0:ba7650f404af | 3367 | #define COMP1_CSR_COMP1HYST_1 ((uint32_t)0x00020000) /*!< COMP1 hysteresis bit 1 */ |
aravindsv | 0:ba7650f404af | 3368 | #define COMP1_CSR_COMP1BLANKING ((uint32_t)0x000C0000) /*!< COMP1 blanking */ |
aravindsv | 0:ba7650f404af | 3369 | #define COMP1_CSR_COMP1BLANKING_0 ((uint32_t)0x00040000) /*!< COMP1 blanking bit 0 */ |
aravindsv | 0:ba7650f404af | 3370 | #define COMP1_CSR_COMP1BLANKING_1 ((uint32_t)0x00080000) /*!< COMP1 blanking bit 1 */ |
aravindsv | 0:ba7650f404af | 3371 | #define COMP1_CSR_COMP1BLANKING_2 ((uint32_t)0x00100000) /*!< COMP1 blanking bit 2 */ |
aravindsv | 0:ba7650f404af | 3372 | #define COMP1_CSR_COMP1OUT ((uint32_t)0x40000000) /*!< COMP1 output level */ |
aravindsv | 0:ba7650f404af | 3373 | #define COMP1_CSR_COMP1LOCK ((uint32_t)0x80000000) /*!< COMP1 lock */ |
aravindsv | 0:ba7650f404af | 3374 | |
aravindsv | 0:ba7650f404af | 3375 | /********************** Bit definition for COMP2_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3376 | #define COMP2_CSR_COMP2EN ((uint32_t)0x00000001) /*!< COMP2 enable */ |
aravindsv | 0:ba7650f404af | 3377 | #define COMP2_CSR_COMP2MODE ((uint32_t)0x0000000C) /*!< COMP2 power mode */ |
aravindsv | 0:ba7650f404af | 3378 | #define COMP2_CSR_COMP2MODE_0 ((uint32_t)0x00000004) /*!< COMP2 power mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3379 | #define COMP2_CSR_COMP2MODE_1 ((uint32_t)0x00000008) /*!< COMP2 power mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3380 | #define COMP2_CSR_COMP2INSEL ((uint32_t)0x00000070) /*!< COMP2 inverting input select */ |
aravindsv | 0:ba7650f404af | 3381 | #define COMP2_CSR_COMP2INSEL_0 ((uint32_t)0x00000010) /*!< COMP2 inverting input select bit 0 */ |
aravindsv | 0:ba7650f404af | 3382 | #define COMP2_CSR_COMP2INSEL_1 ((uint32_t)0x00000020) /*!< COMP2 inverting input select bit 1 */ |
aravindsv | 0:ba7650f404af | 3383 | #define COMP2_CSR_COMP2INSEL_2 ((uint32_t)0x00000040) /*!< COMP2 inverting input select bit 2 */ |
aravindsv | 0:ba7650f404af | 3384 | #define COMP2_CSR_COMP2NONINSEL ((uint32_t)0x00000080) /*!< COMP2 non inverting input select */ |
aravindsv | 0:ba7650f404af | 3385 | #define COMP2_CSR_COMP2WNDWEN ((uint32_t)0x00000200) /*!< COMP2 window mode enable */ |
aravindsv | 0:ba7650f404af | 3386 | #define COMP2_CSR_COMP2OUTSEL ((uint32_t)0x00003C00) /*!< COMP2 output select */ |
aravindsv | 0:ba7650f404af | 3387 | #define COMP2_CSR_COMP2OUTSEL_0 ((uint32_t)0x00000400) /*!< COMP2 output select bit 0 */ |
aravindsv | 0:ba7650f404af | 3388 | #define COMP2_CSR_COMP2OUTSEL_1 ((uint32_t)0x00000800) /*!< COMP2 output select bit 1 */ |
aravindsv | 0:ba7650f404af | 3389 | #define COMP2_CSR_COMP2OUTSEL_2 ((uint32_t)0x00001000) /*!< COMP2 output select bit 2 */ |
aravindsv | 0:ba7650f404af | 3390 | #define COMP2_CSR_COMP2OUTSEL_3 ((uint32_t)0x00002000) /*!< COMP2 output select bit 3 */ |
aravindsv | 0:ba7650f404af | 3391 | #define COMP2_CSR_COMP2POL ((uint32_t)0x00008000) /*!< COMP2 output polarity */ |
aravindsv | 0:ba7650f404af | 3392 | #define COMP2_CSR_COMP2HYST ((uint32_t)0x00030000) /*!< COMP2 hysteresis */ |
aravindsv | 0:ba7650f404af | 3393 | #define COMP2_CSR_COMP2HYST_0 ((uint32_t)0x00010000) /*!< COMP2 hysteresis bit 0 */ |
aravindsv | 0:ba7650f404af | 3394 | #define COMP2_CSR_COMP2HYST_1 ((uint32_t)0x00020000) /*!< COMP2 hysteresis bit 1 */ |
aravindsv | 0:ba7650f404af | 3395 | #define COMP2_CSR_COMP2BLANKING ((uint32_t)0x000C0000) /*!< COMP2 blanking */ |
aravindsv | 0:ba7650f404af | 3396 | #define COMP2_CSR_COMP2BLANKING_0 ((uint32_t)0x00040000) /*!< COMP2 blanking bit 0 */ |
aravindsv | 0:ba7650f404af | 3397 | #define COMP2_CSR_COMP2BLANKING_1 ((uint32_t)0x00080000) /*!< COMP2 blanking bit 1 */ |
aravindsv | 0:ba7650f404af | 3398 | #define COMP2_CSR_COMP2BLANKING_2 ((uint32_t)0x00100000) /*!< COMP2 blanking bit 2 */ |
aravindsv | 0:ba7650f404af | 3399 | #define COMP2_CSR_COMP2OUT ((uint32_t)0x40000000) /*!< COMP2 output level */ |
aravindsv | 0:ba7650f404af | 3400 | #define COMP2_CSR_COMP2LOCK ((uint32_t)0x80000000) /*!< COMP2 lock */ |
aravindsv | 0:ba7650f404af | 3401 | |
aravindsv | 0:ba7650f404af | 3402 | /********************** Bit definition for COMP3_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3403 | #define COMP3_CSR_COMP3EN ((uint32_t)0x00000001) /*!< COMP3 enable */ |
aravindsv | 0:ba7650f404af | 3404 | #define COMP3_CSR_COMP3MODE ((uint32_t)0x0000000C) /*!< COMP3 power mode */ |
aravindsv | 0:ba7650f404af | 3405 | #define COMP3_CSR_COMP3MODE_0 ((uint32_t)0x00000004) /*!< COMP3 power mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3406 | #define COMP3_CSR_COMP3MODE_1 ((uint32_t)0x00000008) /*!< COMP3 power mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3407 | #define COMP3_CSR_COMP3INSEL ((uint32_t)0x00000070) /*!< COMP3 inverting input select */ |
aravindsv | 0:ba7650f404af | 3408 | #define COMP3_CSR_COMP3INSEL_0 ((uint32_t)0x00000010) /*!< COMP3 inverting input select bit 0 */ |
aravindsv | 0:ba7650f404af | 3409 | #define COMP3_CSR_COMP3INSEL_1 ((uint32_t)0x00000020) /*!< COMP3 inverting input select bit 1 */ |
aravindsv | 0:ba7650f404af | 3410 | #define COMP3_CSR_COMP3INSEL_2 ((uint32_t)0x00000040) /*!< COMP3 inverting input select bit 2 */ |
aravindsv | 0:ba7650f404af | 3411 | #define COMP3_CSR_COMP3NONINSEL ((uint32_t)0x00000080) /*!< COMP3 non inverting input select */ |
aravindsv | 0:ba7650f404af | 3412 | #define COMP3_CSR_COMP3OUTSEL ((uint32_t)0x00003C00) /*!< COMP3 output select */ |
aravindsv | 0:ba7650f404af | 3413 | #define COMP3_CSR_COMP3OUTSEL_0 ((uint32_t)0x00000400) /*!< COMP3 output select bit 0 */ |
aravindsv | 0:ba7650f404af | 3414 | #define COMP3_CSR_COMP3OUTSEL_1 ((uint32_t)0x00000800) /*!< COMP3 output select bit 1 */ |
aravindsv | 0:ba7650f404af | 3415 | #define COMP3_CSR_COMP3OUTSEL_2 ((uint32_t)0x00001000) /*!< COMP3 output select bit 2 */ |
aravindsv | 0:ba7650f404af | 3416 | #define COMP3_CSR_COMP3OUTSEL_3 ((uint32_t)0x00002000) /*!< COMP3 output select bit 3 */ |
aravindsv | 0:ba7650f404af | 3417 | #define COMP3_CSR_COMP3POL ((uint32_t)0x00008000) /*!< COMP3 output polarity */ |
aravindsv | 0:ba7650f404af | 3418 | #define COMP3_CSR_COMP3HYST ((uint32_t)0x00030000) /*!< COMP3 hysteresis */ |
aravindsv | 0:ba7650f404af | 3419 | #define COMP3_CSR_COMP3HYST_0 ((uint32_t)0x00010000) /*!< COMP3 hysteresis bit 0 */ |
aravindsv | 0:ba7650f404af | 3420 | #define COMP3_CSR_COMP3HYST_1 ((uint32_t)0x00020000) /*!< COMP3 hysteresis bit 1 */ |
aravindsv | 0:ba7650f404af | 3421 | #define COMP3_CSR_COMP3BLANKING ((uint32_t)0x000C0000) /*!< COMP3 blanking */ |
aravindsv | 0:ba7650f404af | 3422 | #define COMP3_CSR_COMP3BLANKING_0 ((uint32_t)0x00040000) /*!< COMP3 blanking bit 0 */ |
aravindsv | 0:ba7650f404af | 3423 | #define COMP3_CSR_COMP3BLANKING_1 ((uint32_t)0x00080000) /*!< COMP3 blanking bit 1 */ |
aravindsv | 0:ba7650f404af | 3424 | #define COMP3_CSR_COMP3BLANKING_2 ((uint32_t)0x00100000) /*!< COMP3 blanking bit 2 */ |
aravindsv | 0:ba7650f404af | 3425 | #define COMP3_CSR_COMP3OUT ((uint32_t)0x40000000) /*!< COMP3 output level */ |
aravindsv | 0:ba7650f404af | 3426 | #define COMP3_CSR_COMP3LOCK ((uint32_t)0x80000000) /*!< COMP3 lock */ |
aravindsv | 0:ba7650f404af | 3427 | |
aravindsv | 0:ba7650f404af | 3428 | /********************** Bit definition for COMP4_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3429 | #define COMP4_CSR_COMP4EN ((uint32_t)0x00000001) /*!< COMP4 enable */ |
aravindsv | 0:ba7650f404af | 3430 | #define COMP4_CSR_COMP4MODE ((uint32_t)0x0000000C) /*!< COMP4 power mode */ |
aravindsv | 0:ba7650f404af | 3431 | #define COMP4_CSR_COMP4MODE_0 ((uint32_t)0x00000004) /*!< COMP4 power mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3432 | #define COMP4_CSR_COMP4MODE_1 ((uint32_t)0x00000008) /*!< COMP4 power mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3433 | #define COMP4_CSR_COMP4INSEL ((uint32_t)0x00000070) /*!< COMP4 inverting input select */ |
aravindsv | 0:ba7650f404af | 3434 | #define COMP4_CSR_COMP4INSEL_0 ((uint32_t)0x00000010) /*!< COMP4 inverting input select bit 0 */ |
aravindsv | 0:ba7650f404af | 3435 | #define COMP4_CSR_COMP4INSEL_1 ((uint32_t)0x00000020) /*!< COMP4 inverting input select bit 1 */ |
aravindsv | 0:ba7650f404af | 3436 | #define COMP4_CSR_COMP4INSEL_2 ((uint32_t)0x00000040) /*!< COMP4 inverting input select bit 2 */ |
aravindsv | 0:ba7650f404af | 3437 | #define COMP4_CSR_COMP4NONINSEL ((uint32_t)0x00000080) /*!< COMP4 non inverting input select */ |
aravindsv | 0:ba7650f404af | 3438 | #define COMP4_CSR_COMP4WNDWEN ((uint32_t)0x00000200) /*!< COMP4 window mode enable */ |
aravindsv | 0:ba7650f404af | 3439 | #define COMP4_CSR_COMP4OUTSEL ((uint32_t)0x00003C00) /*!< COMP4 output select */ |
aravindsv | 0:ba7650f404af | 3440 | #define COMP4_CSR_COMP4OUTSEL_0 ((uint32_t)0x00000400) /*!< COMP4 output select bit 0 */ |
aravindsv | 0:ba7650f404af | 3441 | #define COMP4_CSR_COMP4OUTSEL_1 ((uint32_t)0x00000800) /*!< COMP4 output select bit 1 */ |
aravindsv | 0:ba7650f404af | 3442 | #define COMP4_CSR_COMP4OUTSEL_2 ((uint32_t)0x00001000) /*!< COMP4 output select bit 2 */ |
aravindsv | 0:ba7650f404af | 3443 | #define COMP4_CSR_COMP4OUTSEL_3 ((uint32_t)0x00002000) /*!< COMP4 output select bit 3 */ |
aravindsv | 0:ba7650f404af | 3444 | #define COMP4_CSR_COMP4POL ((uint32_t)0x00008000) /*!< COMP4 output polarity */ |
aravindsv | 0:ba7650f404af | 3445 | #define COMP4_CSR_COMP4HYST ((uint32_t)0x00030000) /*!< COMP4 hysteresis */ |
aravindsv | 0:ba7650f404af | 3446 | #define COMP4_CSR_COMP4HYST_0 ((uint32_t)0x00010000) /*!< COMP4 hysteresis bit 0 */ |
aravindsv | 0:ba7650f404af | 3447 | #define COMP4_CSR_COMP4HYST_1 ((uint32_t)0x00020000) /*!< COMP4 hysteresis bit 1 */ |
aravindsv | 0:ba7650f404af | 3448 | #define COMP4_CSR_COMP4BLANKING ((uint32_t)0x000C0000) /*!< COMP4 blanking */ |
aravindsv | 0:ba7650f404af | 3449 | #define COMP4_CSR_COMP4BLANKING_0 ((uint32_t)0x00040000) /*!< COMP4 blanking bit 0 */ |
aravindsv | 0:ba7650f404af | 3450 | #define COMP4_CSR_COMP4BLANKING_1 ((uint32_t)0x00080000) /*!< COMP4 blanking bit 1 */ |
aravindsv | 0:ba7650f404af | 3451 | #define COMP4_CSR_COMP4BLANKING_2 ((uint32_t)0x00100000) /*!< COMP4 blanking bit 2 */ |
aravindsv | 0:ba7650f404af | 3452 | #define COMP4_CSR_COMP4OUT ((uint32_t)0x40000000) /*!< COMP4 output level */ |
aravindsv | 0:ba7650f404af | 3453 | #define COMP4_CSR_COMP4LOCK ((uint32_t)0x80000000) /*!< COMP4 lock */ |
aravindsv | 0:ba7650f404af | 3454 | |
aravindsv | 0:ba7650f404af | 3455 | /********************** Bit definition for COMP5_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3456 | #define COMP5_CSR_COMP5EN ((uint32_t)0x00000001) /*!< COMP5 enable */ |
aravindsv | 0:ba7650f404af | 3457 | #define COMP5_CSR_COMP5MODE ((uint32_t)0x0000000C) /*!< COMP5 power mode */ |
aravindsv | 0:ba7650f404af | 3458 | #define COMP5_CSR_COMP5MODE_0 ((uint32_t)0x00000004) /*!< COMP5 power mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3459 | #define COMP5_CSR_COMP5MODE_1 ((uint32_t)0x00000008) /*!< COMP5 power mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3460 | #define COMP5_CSR_COMP5INSEL ((uint32_t)0x00000070) /*!< COMP5 inverting input select */ |
aravindsv | 0:ba7650f404af | 3461 | #define COMP5_CSR_COMP5INSEL_0 ((uint32_t)0x00000010) /*!< COMP5 inverting input select bit 0 */ |
aravindsv | 0:ba7650f404af | 3462 | #define COMP5_CSR_COMP5INSEL_1 ((uint32_t)0x00000020) /*!< COMP5 inverting input select bit 1 */ |
aravindsv | 0:ba7650f404af | 3463 | #define COMP5_CSR_COMP5INSEL_2 ((uint32_t)0x00000040) /*!< COMP5 inverting input select bit 2 */ |
aravindsv | 0:ba7650f404af | 3464 | #define COMP5_CSR_COMP5NONINSEL ((uint32_t)0x00000080) /*!< COMP5 non inverting input select */ |
aravindsv | 0:ba7650f404af | 3465 | #define COMP5_CSR_COMP5OUTSEL ((uint32_t)0x00003C00) /*!< COMP5 output select */ |
aravindsv | 0:ba7650f404af | 3466 | #define COMP5_CSR_COMP5OUTSEL_0 ((uint32_t)0x00000400) /*!< COMP5 output select bit 0 */ |
aravindsv | 0:ba7650f404af | 3467 | #define COMP5_CSR_COMP5OUTSEL_1 ((uint32_t)0x00000800) /*!< COMP5 output select bit 1 */ |
aravindsv | 0:ba7650f404af | 3468 | #define COMP5_CSR_COMP5OUTSEL_2 ((uint32_t)0x00001000) /*!< COMP5 output select bit 2 */ |
aravindsv | 0:ba7650f404af | 3469 | #define COMP5_CSR_COMP5OUTSEL_3 ((uint32_t)0x00002000) /*!< COMP5 output select bit 3 */ |
aravindsv | 0:ba7650f404af | 3470 | #define COMP5_CSR_COMP5POL ((uint32_t)0x00008000) /*!< COMP5 output polarity */ |
aravindsv | 0:ba7650f404af | 3471 | #define COMP5_CSR_COMP5HYST ((uint32_t)0x00030000) /*!< COMP5 hysteresis */ |
aravindsv | 0:ba7650f404af | 3472 | #define COMP5_CSR_COMP5HYST_0 ((uint32_t)0x00010000) /*!< COMP5 hysteresis bit 0 */ |
aravindsv | 0:ba7650f404af | 3473 | #define COMP5_CSR_COMP5HYST_1 ((uint32_t)0x00020000) /*!< COMP5 hysteresis bit 1 */ |
aravindsv | 0:ba7650f404af | 3474 | #define COMP5_CSR_COMP5BLANKING ((uint32_t)0x000C0000) /*!< COMP5 blanking */ |
aravindsv | 0:ba7650f404af | 3475 | #define COMP5_CSR_COMP5BLANKING_0 ((uint32_t)0x00040000) /*!< COMP5 blanking bit 0 */ |
aravindsv | 0:ba7650f404af | 3476 | #define COMP5_CSR_COMP5BLANKING_1 ((uint32_t)0x00080000) /*!< COMP5 blanking bit 1 */ |
aravindsv | 0:ba7650f404af | 3477 | #define COMP5_CSR_COMP5BLANKING_2 ((uint32_t)0x00100000) /*!< COMP5 blanking bit 2 */ |
aravindsv | 0:ba7650f404af | 3478 | #define COMP5_CSR_COMP5OUT ((uint32_t)0x40000000) /*!< COMP5 output level */ |
aravindsv | 0:ba7650f404af | 3479 | #define COMP5_CSR_COMP5LOCK ((uint32_t)0x80000000) /*!< COMP5 lock */ |
aravindsv | 0:ba7650f404af | 3480 | |
aravindsv | 0:ba7650f404af | 3481 | /********************** Bit definition for COMP6_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3482 | #define COMP6_CSR_COMP6EN ((uint32_t)0x00000001) /*!< COMP6 enable */ |
aravindsv | 0:ba7650f404af | 3483 | #define COMP6_CSR_COMP6MODE ((uint32_t)0x0000000C) /*!< COMP6 power mode */ |
aravindsv | 0:ba7650f404af | 3484 | #define COMP6_CSR_COMP6MODE_0 ((uint32_t)0x00000004) /*!< COMP6 power mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3485 | #define COMP6_CSR_COMP6MODE_1 ((uint32_t)0x00000008) /*!< COMP6 power mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3486 | #define COMP6_CSR_COMP6INSEL ((uint32_t)0x00000070) /*!< COMP6 inverting input select */ |
aravindsv | 0:ba7650f404af | 3487 | #define COMP6_CSR_COMP6INSEL_0 ((uint32_t)0x00000010) /*!< COMP6 inverting input select bit 0 */ |
aravindsv | 0:ba7650f404af | 3488 | #define COMP6_CSR_COMP6INSEL_1 ((uint32_t)0x00000020) /*!< COMP6 inverting input select bit 1 */ |
aravindsv | 0:ba7650f404af | 3489 | #define COMP6_CSR_COMP6INSEL_2 ((uint32_t)0x00000040) /*!< COMP6 inverting input select bit 2 */ |
aravindsv | 0:ba7650f404af | 3490 | #define COMP6_CSR_COMP6NONINSEL ((uint32_t)0x00000080) /*!< COMP6 non inverting input select */ |
aravindsv | 0:ba7650f404af | 3491 | #define COMP6_CSR_COMP6WNDWEN ((uint32_t)0x00000200) /*!< COMP6 window mode enable */ |
aravindsv | 0:ba7650f404af | 3492 | #define COMP6_CSR_COMP6OUTSEL ((uint32_t)0x00003C00) /*!< COMP6 output select */ |
aravindsv | 0:ba7650f404af | 3493 | #define COMP6_CSR_COMP6OUTSEL_0 ((uint32_t)0x00000400) /*!< COMP6 output select bit 0 */ |
aravindsv | 0:ba7650f404af | 3494 | #define COMP6_CSR_COMP6OUTSEL_1 ((uint32_t)0x00000800) /*!< COMP6 output select bit 1 */ |
aravindsv | 0:ba7650f404af | 3495 | #define COMP6_CSR_COMP6OUTSEL_2 ((uint32_t)0x00001000) /*!< COMP6 output select bit 2 */ |
aravindsv | 0:ba7650f404af | 3496 | #define COMP6_CSR_COMP6OUTSEL_3 ((uint32_t)0x00002000) /*!< COMP6 output select bit 3 */ |
aravindsv | 0:ba7650f404af | 3497 | #define COMP6_CSR_COMP6POL ((uint32_t)0x00008000) /*!< COMP6 output polarity */ |
aravindsv | 0:ba7650f404af | 3498 | #define COMP6_CSR_COMP6HYST ((uint32_t)0x00030000) /*!< COMP6 hysteresis */ |
aravindsv | 0:ba7650f404af | 3499 | #define COMP6_CSR_COMP6HYST_0 ((uint32_t)0x00010000) /*!< COMP6 hysteresis bit 0 */ |
aravindsv | 0:ba7650f404af | 3500 | #define COMP6_CSR_COMP6HYST_1 ((uint32_t)0x00020000) /*!< COMP6 hysteresis bit 1 */ |
aravindsv | 0:ba7650f404af | 3501 | #define COMP6_CSR_COMP6BLANKING ((uint32_t)0x000C0000) /*!< COMP6 blanking */ |
aravindsv | 0:ba7650f404af | 3502 | #define COMP6_CSR_COMP6BLANKING_0 ((uint32_t)0x00040000) /*!< COMP6 blanking bit 0 */ |
aravindsv | 0:ba7650f404af | 3503 | #define COMP6_CSR_COMP6BLANKING_1 ((uint32_t)0x00080000) /*!< COMP6 blanking bit 1 */ |
aravindsv | 0:ba7650f404af | 3504 | #define COMP6_CSR_COMP6BLANKING_2 ((uint32_t)0x00100000) /*!< COMP6 blanking bit 2 */ |
aravindsv | 0:ba7650f404af | 3505 | #define COMP6_CSR_COMP6OUT ((uint32_t)0x40000000) /*!< COMP6 output level */ |
aravindsv | 0:ba7650f404af | 3506 | #define COMP6_CSR_COMP6LOCK ((uint32_t)0x80000000) /*!< COMP6 lock */ |
aravindsv | 0:ba7650f404af | 3507 | |
aravindsv | 0:ba7650f404af | 3508 | /********************** Bit definition for COMP7_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3509 | #define COMP7_CSR_COMP7EN ((uint32_t)0x00000001) /*!< COMP7 enable */ |
aravindsv | 0:ba7650f404af | 3510 | #define COMP7_CSR_COMP7MODE ((uint32_t)0x0000000C) /*!< COMP7 power mode */ |
aravindsv | 0:ba7650f404af | 3511 | #define COMP7_CSR_COMP7MODE_0 ((uint32_t)0x00000004) /*!< COMP7 power mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3512 | #define COMP7_CSR_COMP7MODE_1 ((uint32_t)0x00000008) /*!< COMP7 power mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3513 | #define COMP7_CSR_COMP7INSEL ((uint32_t)0x00000070) /*!< COMP7 inverting input select */ |
aravindsv | 0:ba7650f404af | 3514 | #define COMP7_CSR_COMP7INSEL_0 ((uint32_t)0x00000010) /*!< COMP7 inverting input select bit 0 */ |
aravindsv | 0:ba7650f404af | 3515 | #define COMP7_CSR_COMP7INSEL_1 ((uint32_t)0x00000020) /*!< COMP7 inverting input select bit 1 */ |
aravindsv | 0:ba7650f404af | 3516 | #define COMP7_CSR_COMP7INSEL_2 ((uint32_t)0x00000040) /*!< COMP7 inverting input select bit 2 */ |
aravindsv | 0:ba7650f404af | 3517 | #define COMP7_CSR_COMP7NONINSEL ((uint32_t)0x00000080) /*!< COMP7 non inverting input select */ |
aravindsv | 0:ba7650f404af | 3518 | #define COMP7_CSR_COMP7OUTSEL ((uint32_t)0x00003C00) /*!< COMP7 output select */ |
aravindsv | 0:ba7650f404af | 3519 | #define COMP7_CSR_COMP7OUTSEL_0 ((uint32_t)0x00000400) /*!< COMP7 output select bit 0 */ |
aravindsv | 0:ba7650f404af | 3520 | #define COMP7_CSR_COMP7OUTSEL_1 ((uint32_t)0x00000800) /*!< COMP7 output select bit 1 */ |
aravindsv | 0:ba7650f404af | 3521 | #define COMP7_CSR_COMP7OUTSEL_2 ((uint32_t)0x00001000) /*!< COMP7 output select bit 2 */ |
aravindsv | 0:ba7650f404af | 3522 | #define COMP7_CSR_COMP7OUTSEL_3 ((uint32_t)0x00002000) /*!< COMP7 output select bit 3 */ |
aravindsv | 0:ba7650f404af | 3523 | #define COMP7_CSR_COMP7POL ((uint32_t)0x00008000) /*!< COMP7 output polarity */ |
aravindsv | 0:ba7650f404af | 3524 | #define COMP7_CSR_COMP7HYST ((uint32_t)0x00030000) /*!< COMP7 hysteresis */ |
aravindsv | 0:ba7650f404af | 3525 | #define COMP7_CSR_COMP7HYST_0 ((uint32_t)0x00010000) /*!< COMP7 hysteresis bit 0 */ |
aravindsv | 0:ba7650f404af | 3526 | #define COMP7_CSR_COMP7HYST_1 ((uint32_t)0x00020000) /*!< COMP7 hysteresis bit 1 */ |
aravindsv | 0:ba7650f404af | 3527 | #define COMP7_CSR_COMP7BLANKING ((uint32_t)0x000C0000) /*!< COMP7 blanking */ |
aravindsv | 0:ba7650f404af | 3528 | #define COMP7_CSR_COMP7BLANKING_0 ((uint32_t)0x00040000) /*!< COMP7 blanking bit 0 */ |
aravindsv | 0:ba7650f404af | 3529 | #define COMP7_CSR_COMP7BLANKING_1 ((uint32_t)0x00080000) /*!< COMP7 blanking bit 1 */ |
aravindsv | 0:ba7650f404af | 3530 | #define COMP7_CSR_COMP7BLANKING_2 ((uint32_t)0x00100000) /*!< COMP7 blanking bit 2 */ |
aravindsv | 0:ba7650f404af | 3531 | #define COMP7_CSR_COMP7OUT ((uint32_t)0x40000000) /*!< COMP7 output level */ |
aravindsv | 0:ba7650f404af | 3532 | #define COMP7_CSR_COMP7LOCK ((uint32_t)0x80000000) /*!< COMP7 lock */ |
aravindsv | 0:ba7650f404af | 3533 | |
aravindsv | 0:ba7650f404af | 3534 | /********************** Bit definition for COMP_CSR register ****************/ |
aravindsv | 0:ba7650f404af | 3535 | #define COMP_CSR_COMPxEN ((uint32_t)0x00000001) /*!< COMPx enable */ |
aravindsv | 0:ba7650f404af | 3536 | #define COMP_CSR_COMP1SW1 ((uint32_t)0x00000002) /*!< COMP1 SW1 switch control */ |
aravindsv | 0:ba7650f404af | 3537 | #define COMP_CSR_COMPxMODE ((uint32_t)0x0000000C) /*!< COMPx power mode */ |
aravindsv | 0:ba7650f404af | 3538 | #define COMP_CSR_COMPxMODE_0 ((uint32_t)0x00000004) /*!< COMPx power mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3539 | #define COMP_CSR_COMPxMODE_1 ((uint32_t)0x00000008) /*!< COMPx power mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3540 | #define COMP_CSR_COMPxINSEL ((uint32_t)0x00000070) /*!< COMPx inverting input select */ |
aravindsv | 0:ba7650f404af | 3541 | #define COMP_CSR_COMPxINSEL_0 ((uint32_t)0x00000010) /*!< COMPx inverting input select bit 0 */ |
aravindsv | 0:ba7650f404af | 3542 | #define COMP_CSR_COMPxINSEL_1 ((uint32_t)0x00000020) /*!< COMPx inverting input select bit 1 */ |
aravindsv | 0:ba7650f404af | 3543 | #define COMP_CSR_COMPxINSEL_2 ((uint32_t)0x00000040) /*!< COMPx inverting input select bit 2 */ |
aravindsv | 0:ba7650f404af | 3544 | #define COMP_CSR_COMPxNONINSEL ((uint32_t)0x00000080) /*!< COMPx non inverting input select */ |
aravindsv | 0:ba7650f404af | 3545 | #define COMP_CSR_COMPxWNDWEN ((uint32_t)0x00000200) /*!< COMPx window mode enable */ |
aravindsv | 0:ba7650f404af | 3546 | #define COMP_CSR_COMPxOUTSEL ((uint32_t)0x00003C00) /*!< COMPx output select */ |
aravindsv | 0:ba7650f404af | 3547 | #define COMP_CSR_COMPxOUTSEL_0 ((uint32_t)0x00000400) /*!< COMPx output select bit 0 */ |
aravindsv | 0:ba7650f404af | 3548 | #define COMP_CSR_COMPxOUTSEL_1 ((uint32_t)0x00000800) /*!< COMPx output select bit 1 */ |
aravindsv | 0:ba7650f404af | 3549 | #define COMP_CSR_COMPxOUTSEL_2 ((uint32_t)0x00001000) /*!< COMPx output select bit 2 */ |
aravindsv | 0:ba7650f404af | 3550 | #define COMP_CSR_COMPxOUTSEL_3 ((uint32_t)0x00002000) /*!< COMPx output select bit 3 */ |
aravindsv | 0:ba7650f404af | 3551 | #define COMP_CSR_COMPxPOL ((uint32_t)0x00008000) /*!< COMPx output polarity */ |
aravindsv | 0:ba7650f404af | 3552 | #define COMP_CSR_COMPxHYST ((uint32_t)0x00030000) /*!< COMPx hysteresis */ |
aravindsv | 0:ba7650f404af | 3553 | #define COMP_CSR_COMPxHYST_0 ((uint32_t)0x00010000) /*!< COMPx hysteresis bit 0 */ |
aravindsv | 0:ba7650f404af | 3554 | #define COMP_CSR_COMPxHYST_1 ((uint32_t)0x00020000) /*!< COMPx hysteresis bit 1 */ |
aravindsv | 0:ba7650f404af | 3555 | #define COMP_CSR_COMPxBLANKING ((uint32_t)0x000C0000) /*!< COMPx blanking */ |
aravindsv | 0:ba7650f404af | 3556 | #define COMP_CSR_COMPxBLANKING_0 ((uint32_t)0x00040000) /*!< COMPx blanking bit 0 */ |
aravindsv | 0:ba7650f404af | 3557 | #define COMP_CSR_COMPxBLANKING_1 ((uint32_t)0x00080000) /*!< COMPx blanking bit 1 */ |
aravindsv | 0:ba7650f404af | 3558 | #define COMP_CSR_COMPxBLANKING_2 ((uint32_t)0x00100000) /*!< COMPx blanking bit 2 */ |
aravindsv | 0:ba7650f404af | 3559 | #define COMP_CSR_COMPxINSEL_3 ((uint32_t)0x00400000) /*!< COMPx inverting input select bit 3 */ |
aravindsv | 0:ba7650f404af | 3560 | #define COMP_CSR_COMPxOUT ((uint32_t)0x40000000) /*!< COMPx output level */ |
aravindsv | 0:ba7650f404af | 3561 | #define COMP_CSR_COMPxLOCK ((uint32_t)0x80000000) /*!< COMPx lock */ |
aravindsv | 0:ba7650f404af | 3562 | |
aravindsv | 0:ba7650f404af | 3563 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 3564 | /* */ |
aravindsv | 0:ba7650f404af | 3565 | /* Operational Amplifier (OPAMP) */ |
aravindsv | 0:ba7650f404af | 3566 | /* */ |
aravindsv | 0:ba7650f404af | 3567 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 3568 | /********************* Bit definition for OPAMP1_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3569 | #define OPAMP1_CSR_OPAMP1EN ((uint32_t)0x00000001) /*!< OPAMP1 enable */ |
aravindsv | 0:ba7650f404af | 3570 | #define OPAMP1_CSR_FORCEVP ((uint32_t)0x00000002) /*!< Connect the internal references to the plus input of the OPAMPX */ |
aravindsv | 0:ba7650f404af | 3571 | #define OPAMP1_CSR_VPSEL ((uint32_t)0x0000000C) /*!< Non inverting input selection */ |
aravindsv | 0:ba7650f404af | 3572 | #define OPAMP1_CSR_VPSEL_0 ((uint32_t)0x00000004) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3573 | #define OPAMP1_CSR_VPSEL_1 ((uint32_t)0x00000008) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3574 | #define OPAMP1_CSR_VMSEL ((uint32_t)0x00000060) /*!< Inverting input selection */ |
aravindsv | 0:ba7650f404af | 3575 | #define OPAMP1_CSR_VMSEL_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3576 | #define OPAMP1_CSR_VMSEL_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3577 | #define OPAMP1_CSR_TCMEN ((uint32_t)0x00000080) /*!< Timer-Controlled Mux mode enable */ |
aravindsv | 0:ba7650f404af | 3578 | #define OPAMP1_CSR_VMSSEL ((uint32_t)0x00000100) /*!< Inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3579 | #define OPAMP1_CSR_VPSSEL ((uint32_t)0x00000600) /*!< Non inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3580 | #define OPAMP1_CSR_VPSSEL_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3581 | #define OPAMP1_CSR_VPSSEL_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3582 | #define OPAMP1_CSR_CALON ((uint32_t)0x00000800) /*!< Calibration mode enable */ |
aravindsv | 0:ba7650f404af | 3583 | #define OPAMP1_CSR_CALSEL ((uint32_t)0x00003000) /*!< Calibration selection */ |
aravindsv | 0:ba7650f404af | 3584 | #define OPAMP1_CSR_CALSEL_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3585 | #define OPAMP1_CSR_CALSEL_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3586 | #define OPAMP1_CSR_PGGAIN ((uint32_t)0x0003C000) /*!< Gain in PGA mode */ |
aravindsv | 0:ba7650f404af | 3587 | #define OPAMP1_CSR_PGGAIN_0 ((uint32_t)0x00004000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3588 | #define OPAMP1_CSR_PGGAIN_1 ((uint32_t)0x00008000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3589 | #define OPAMP1_CSR_PGGAIN_2 ((uint32_t)0x00010000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 3590 | #define OPAMP1_CSR_PGGAIN_3 ((uint32_t)0x00020000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 3591 | #define OPAMP1_CSR_USERTRIM ((uint32_t)0x00040000) /*!< User trimming enable */ |
aravindsv | 0:ba7650f404af | 3592 | #define OPAMP1_CSR_TRIMOFFSETP ((uint32_t)0x00F80000) /*!< Offset trimming value (PMOS) */ |
aravindsv | 0:ba7650f404af | 3593 | #define OPAMP1_CSR_TRIMOFFSETN ((uint32_t)0x1F000000) /*!< Offset trimming value (NMOS) */ |
aravindsv | 0:ba7650f404af | 3594 | #define OPAMP1_CSR_TSTREF ((uint32_t)0x20000000) /*!< It enables the switch to put out the internal reference */ |
aravindsv | 0:ba7650f404af | 3595 | #define OPAMP1_CSR_OUTCAL ((uint32_t)0x40000000) /*!< OPAMP output status flag */ |
aravindsv | 0:ba7650f404af | 3596 | #define OPAMP1_CSR_LOCK ((uint32_t)0x80000000) /*!< OPAMP lock */ |
aravindsv | 0:ba7650f404af | 3597 | |
aravindsv | 0:ba7650f404af | 3598 | /********************* Bit definition for OPAMP2_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3599 | #define OPAMP2_CSR_OPAMP2EN ((uint32_t)0x00000001) /*!< OPAMP2 enable */ |
aravindsv | 0:ba7650f404af | 3600 | #define OPAMP2_CSR_FORCEVP ((uint32_t)0x00000002) /*!< Connect the internal references to the plus input of the OPAMPX */ |
aravindsv | 0:ba7650f404af | 3601 | #define OPAMP2_CSR_VPSEL ((uint32_t)0x0000000C) /*!< Non inverting input selection */ |
aravindsv | 0:ba7650f404af | 3602 | #define OPAMP2_CSR_VPSEL_0 ((uint32_t)0x00000004) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3603 | #define OPAMP2_CSR_VPSEL_1 ((uint32_t)0x00000008) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3604 | #define OPAMP2_CSR_VMSEL ((uint32_t)0x00000060) /*!< Inverting input selection */ |
aravindsv | 0:ba7650f404af | 3605 | #define OPAMP2_CSR_VMSEL_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3606 | #define OPAMP2_CSR_VMSEL_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3607 | #define OPAMP2_CSR_TCMEN ((uint32_t)0x00000080) /*!< Timer-Controlled Mux mode enable */ |
aravindsv | 0:ba7650f404af | 3608 | #define OPAMP2_CSR_VMSSEL ((uint32_t)0x00000100) /*!< Inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3609 | #define OPAMP2_CSR_VPSSEL ((uint32_t)0x00000600) /*!< Non inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3610 | #define OPAMP2_CSR_VPSSEL_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3611 | #define OPAMP2_CSR_VPSSEL_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3612 | #define OPAMP2_CSR_CALON ((uint32_t)0x00000800) /*!< Calibration mode enable */ |
aravindsv | 0:ba7650f404af | 3613 | #define OPAMP2_CSR_CALSEL ((uint32_t)0x00003000) /*!< Calibration selection */ |
aravindsv | 0:ba7650f404af | 3614 | #define OPAMP2_CSR_CALSEL_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3615 | #define OPAMP2_CSR_CALSEL_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3616 | #define OPAMP2_CSR_PGGAIN ((uint32_t)0x0003C000) /*!< Gain in PGA mode */ |
aravindsv | 0:ba7650f404af | 3617 | #define OPAMP2_CSR_PGGAIN_0 ((uint32_t)0x00004000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3618 | #define OPAMP2_CSR_PGGAIN_1 ((uint32_t)0x00008000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3619 | #define OPAMP2_CSR_PGGAIN_2 ((uint32_t)0x00010000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 3620 | #define OPAMP2_CSR_PGGAIN_3 ((uint32_t)0x00020000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 3621 | #define OPAMP2_CSR_USERTRIM ((uint32_t)0x00040000) /*!< User trimming enable */ |
aravindsv | 0:ba7650f404af | 3622 | #define OPAMP2_CSR_TRIMOFFSETP ((uint32_t)0x00F80000) /*!< Offset trimming value (PMOS) */ |
aravindsv | 0:ba7650f404af | 3623 | #define OPAMP2_CSR_TRIMOFFSETN ((uint32_t)0x1F000000) /*!< Offset trimming value (NMOS) */ |
aravindsv | 0:ba7650f404af | 3624 | #define OPAMP2_CSR_TSTREF ((uint32_t)0x20000000) /*!< It enables the switch to put out the internal reference */ |
aravindsv | 0:ba7650f404af | 3625 | #define OPAMP2_CSR_OUTCAL ((uint32_t)0x40000000) /*!< OPAMP output status flag */ |
aravindsv | 0:ba7650f404af | 3626 | #define OPAMP2_CSR_LOCK ((uint32_t)0x80000000) /*!< OPAMP lock */ |
aravindsv | 0:ba7650f404af | 3627 | |
aravindsv | 0:ba7650f404af | 3628 | /********************* Bit definition for OPAMP3_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3629 | #define OPAMP3_CSR_OPAMP3EN ((uint32_t)0x00000001) /*!< OPAMP3 enable */ |
aravindsv | 0:ba7650f404af | 3630 | #define OPAMP3_CSR_FORCEVP ((uint32_t)0x00000002) /*!< Connect the internal references to the plus input of the OPAMPX */ |
aravindsv | 0:ba7650f404af | 3631 | #define OPAMP3_CSR_VPSEL ((uint32_t)0x0000000C) /*!< Non inverting input selection */ |
aravindsv | 0:ba7650f404af | 3632 | #define OPAMP3_CSR_VPSEL_0 ((uint32_t)0x00000004) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3633 | #define OPAMP3_CSR_VPSEL_1 ((uint32_t)0x00000008) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3634 | #define OPAMP3_CSR_VMSEL ((uint32_t)0x00000060) /*!< Inverting input selection */ |
aravindsv | 0:ba7650f404af | 3635 | #define OPAMP3_CSR_VMSEL_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3636 | #define OPAMP3_CSR_VMSEL_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3637 | #define OPAMP3_CSR_TCMEN ((uint32_t)0x00000080) /*!< Timer-Controlled Mux mode enable */ |
aravindsv | 0:ba7650f404af | 3638 | #define OPAMP3_CSR_VMSSEL ((uint32_t)0x00000100) /*!< Inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3639 | #define OPAMP3_CSR_VPSSEL ((uint32_t)0x00000600) /*!< Non inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3640 | #define OPAMP3_CSR_VPSSEL_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3641 | #define OPAMP3_CSR_VPSSEL_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3642 | #define OPAMP3_CSR_CALON ((uint32_t)0x00000800) /*!< Calibration mode enable */ |
aravindsv | 0:ba7650f404af | 3643 | #define OPAMP3_CSR_CALSEL ((uint32_t)0x00003000) /*!< Calibration selection */ |
aravindsv | 0:ba7650f404af | 3644 | #define OPAMP3_CSR_CALSEL_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3645 | #define OPAMP3_CSR_CALSEL_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3646 | #define OPAMP3_CSR_PGGAIN ((uint32_t)0x0003C000) /*!< Gain in PGA mode */ |
aravindsv | 0:ba7650f404af | 3647 | #define OPAMP3_CSR_PGGAIN_0 ((uint32_t)0x00004000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3648 | #define OPAMP3_CSR_PGGAIN_1 ((uint32_t)0x00008000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3649 | #define OPAMP3_CSR_PGGAIN_2 ((uint32_t)0x00010000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 3650 | #define OPAMP3_CSR_PGGAIN_3 ((uint32_t)0x00020000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 3651 | #define OPAMP3_CSR_USERTRIM ((uint32_t)0x00040000) /*!< User trimming enable */ |
aravindsv | 0:ba7650f404af | 3652 | #define OPAMP3_CSR_TRIMOFFSETP ((uint32_t)0x00F80000) /*!< Offset trimming value (PMOS) */ |
aravindsv | 0:ba7650f404af | 3653 | #define OPAMP3_CSR_TRIMOFFSETN ((uint32_t)0x1F000000) /*!< Offset trimming value (NMOS) */ |
aravindsv | 0:ba7650f404af | 3654 | #define OPAMP3_CSR_TSTREF ((uint32_t)0x20000000) /*!< It enables the switch to put out the internal reference */ |
aravindsv | 0:ba7650f404af | 3655 | #define OPAMP3_CSR_OUTCAL ((uint32_t)0x40000000) /*!< OPAMP output status flag */ |
aravindsv | 0:ba7650f404af | 3656 | #define OPAMP3_CSR_LOCK ((uint32_t)0x80000000) /*!< OPAMP lock */ |
aravindsv | 0:ba7650f404af | 3657 | |
aravindsv | 0:ba7650f404af | 3658 | /********************* Bit definition for OPAMP4_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3659 | #define OPAMP4_CSR_OPAMP4EN ((uint32_t)0x00000001) /*!< OPAMP4 enable */ |
aravindsv | 0:ba7650f404af | 3660 | #define OPAMP4_CSR_FORCEVP ((uint32_t)0x00000002) /*!< Connect the internal references to the plus input of the OPAMPX */ |
aravindsv | 0:ba7650f404af | 3661 | #define OPAMP4_CSR_VPSEL ((uint32_t)0x0000000C) /*!< Non inverting input selection */ |
aravindsv | 0:ba7650f404af | 3662 | #define OPAMP4_CSR_VPSEL_0 ((uint32_t)0x00000004) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3663 | #define OPAMP4_CSR_VPSEL_1 ((uint32_t)0x00000008) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3664 | #define OPAMP4_CSR_VMSEL ((uint32_t)0x00000060) /*!< Inverting input selection */ |
aravindsv | 0:ba7650f404af | 3665 | #define OPAMP4_CSR_VMSEL_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3666 | #define OPAMP4_CSR_VMSEL_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3667 | #define OPAMP4_CSR_TCMEN ((uint32_t)0x00000080) /*!< Timer-Controlled Mux mode enable */ |
aravindsv | 0:ba7650f404af | 3668 | #define OPAMP4_CSR_VMSSEL ((uint32_t)0x00000100) /*!< Inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3669 | #define OPAMP4_CSR_VPSSEL ((uint32_t)0x00000600) /*!< Non inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3670 | #define OPAMP4_CSR_VPSSEL_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3671 | #define OPAMP4_CSR_VPSSEL_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3672 | #define OPAMP4_CSR_CALON ((uint32_t)0x00000800) /*!< Calibration mode enable */ |
aravindsv | 0:ba7650f404af | 3673 | #define OPAMP4_CSR_CALSEL ((uint32_t)0x00003000) /*!< Calibration selection */ |
aravindsv | 0:ba7650f404af | 3674 | #define OPAMP4_CSR_CALSEL_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3675 | #define OPAMP4_CSR_CALSEL_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3676 | #define OPAMP4_CSR_PGGAIN ((uint32_t)0x0003C000) /*!< Gain in PGA mode */ |
aravindsv | 0:ba7650f404af | 3677 | #define OPAMP4_CSR_PGGAIN_0 ((uint32_t)0x00004000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3678 | #define OPAMP4_CSR_PGGAIN_1 ((uint32_t)0x00008000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3679 | #define OPAMP4_CSR_PGGAIN_2 ((uint32_t)0x00010000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 3680 | #define OPAMP4_CSR_PGGAIN_3 ((uint32_t)0x00020000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 3681 | #define OPAMP4_CSR_USERTRIM ((uint32_t)0x00040000) /*!< User trimming enable */ |
aravindsv | 0:ba7650f404af | 3682 | #define OPAMP4_CSR_TRIMOFFSETP ((uint32_t)0x00F80000) /*!< Offset trimming value (PMOS) */ |
aravindsv | 0:ba7650f404af | 3683 | #define OPAMP4_CSR_TRIMOFFSETN ((uint32_t)0x1F000000) /*!< Offset trimming value (NMOS) */ |
aravindsv | 0:ba7650f404af | 3684 | #define OPAMP4_CSR_TSTREF ((uint32_t)0x20000000) /*!< It enables the switch to put out the internal reference */ |
aravindsv | 0:ba7650f404af | 3685 | #define OPAMP4_CSR_OUTCAL ((uint32_t)0x40000000) /*!< OPAMP output status flag */ |
aravindsv | 0:ba7650f404af | 3686 | #define OPAMP4_CSR_LOCK ((uint32_t)0x80000000) /*!< OPAMP lock */ |
aravindsv | 0:ba7650f404af | 3687 | |
aravindsv | 0:ba7650f404af | 3688 | /********************* Bit definition for OPAMPx_CSR register ***************/ |
aravindsv | 0:ba7650f404af | 3689 | #define OPAMP_CSR_OPAMPxEN ((uint32_t)0x00000001) /*!< OPAMP enable */ |
aravindsv | 0:ba7650f404af | 3690 | #define OPAMP_CSR_FORCEVP ((uint32_t)0x00000002) /*!< Connect the internal references to the plus input of the OPAMPX */ |
aravindsv | 0:ba7650f404af | 3691 | #define OPAMP_CSR_VPSEL ((uint32_t)0x0000000C) /*!< Non inverting input selection */ |
aravindsv | 0:ba7650f404af | 3692 | #define OPAMP_CSR_VPSEL_0 ((uint32_t)0x00000004) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3693 | #define OPAMP_CSR_VPSEL_1 ((uint32_t)0x00000008) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3694 | #define OPAMP_CSR_VMSEL ((uint32_t)0x00000060) /*!< Inverting input selection */ |
aravindsv | 0:ba7650f404af | 3695 | #define OPAMP_CSR_VMSEL_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3696 | #define OPAMP_CSR_VMSEL_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3697 | #define OPAMP_CSR_TCMEN ((uint32_t)0x00000080) /*!< Timer-Controlled Mux mode enable */ |
aravindsv | 0:ba7650f404af | 3698 | #define OPAMP_CSR_VMSSEL ((uint32_t)0x00000100) /*!< Inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3699 | #define OPAMP_CSR_VPSSEL ((uint32_t)0x00000600) /*!< Non inverting input secondary selection */ |
aravindsv | 0:ba7650f404af | 3700 | #define OPAMP_CSR_VPSSEL_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3701 | #define OPAMP_CSR_VPSSEL_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3702 | #define OPAMP_CSR_CALON ((uint32_t)0x00000800) /*!< Calibration mode enable */ |
aravindsv | 0:ba7650f404af | 3703 | #define OPAMP_CSR_CALSEL ((uint32_t)0x00003000) /*!< Calibration selection */ |
aravindsv | 0:ba7650f404af | 3704 | #define OPAMP_CSR_CALSEL_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3705 | #define OPAMP_CSR_CALSEL_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3706 | #define OPAMP_CSR_PGGAIN ((uint32_t)0x0003C000) /*!< Gain in PGA mode */ |
aravindsv | 0:ba7650f404af | 3707 | #define OPAMP_CSR_PGGAIN_0 ((uint32_t)0x00004000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 3708 | #define OPAMP_CSR_PGGAIN_1 ((uint32_t)0x00008000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 3709 | #define OPAMP_CSR_PGGAIN_2 ((uint32_t)0x00010000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 3710 | #define OPAMP_CSR_PGGAIN_3 ((uint32_t)0x00020000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 3711 | #define OPAMP_CSR_USERTRIM ((uint32_t)0x00040000) /*!< User trimming enable */ |
aravindsv | 0:ba7650f404af | 3712 | #define OPAMP_CSR_TRIMOFFSETP ((uint32_t)0x00F80000) /*!< Offset trimming value (PMOS) */ |
aravindsv | 0:ba7650f404af | 3713 | #define OPAMP_CSR_TRIMOFFSETN ((uint32_t)0x1F000000) /*!< Offset trimming value (NMOS) */ |
aravindsv | 0:ba7650f404af | 3714 | #define OPAMP_CSR_TSTREF ((uint32_t)0x20000000) /*!< It enables the switch to put out the internal reference */ |
aravindsv | 0:ba7650f404af | 3715 | #define OPAMP_CSR_OUTCAL ((uint32_t)0x40000000) /*!< OPAMP output status flag */ |
aravindsv | 0:ba7650f404af | 3716 | #define OPAMP_CSR_LOCK ((uint32_t)0x80000000) /*!< OPAMP lock */ |
aravindsv | 0:ba7650f404af | 3717 | |
aravindsv | 0:ba7650f404af | 3718 | |
aravindsv | 0:ba7650f404af | 3719 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 3720 | /* */ |
aravindsv | 0:ba7650f404af | 3721 | /* Controller Area Network (CAN ) */ |
aravindsv | 0:ba7650f404af | 3722 | /* */ |
aravindsv | 0:ba7650f404af | 3723 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 3724 | /*!<CAN control and status registers */ |
aravindsv | 0:ba7650f404af | 3725 | /******************* Bit definition for CAN_MCR register ********************/ |
aravindsv | 0:ba7650f404af | 3726 | #define CAN_MCR_INRQ ((uint16_t)0x0001) /*!<Initialization Request */ |
aravindsv | 0:ba7650f404af | 3727 | #define CAN_MCR_SLEEP ((uint16_t)0x0002) /*!<Sleep Mode Request */ |
aravindsv | 0:ba7650f404af | 3728 | #define CAN_MCR_TXFP ((uint16_t)0x0004) /*!<Transmit FIFO Priority */ |
aravindsv | 0:ba7650f404af | 3729 | #define CAN_MCR_RFLM ((uint16_t)0x0008) /*!<Receive FIFO Locked Mode */ |
aravindsv | 0:ba7650f404af | 3730 | #define CAN_MCR_NART ((uint16_t)0x0010) /*!<No Automatic Retransmission */ |
aravindsv | 0:ba7650f404af | 3731 | #define CAN_MCR_AWUM ((uint16_t)0x0020) /*!<Automatic Wakeup Mode */ |
aravindsv | 0:ba7650f404af | 3732 | #define CAN_MCR_ABOM ((uint16_t)0x0040) /*!<Automatic Bus-Off Management */ |
aravindsv | 0:ba7650f404af | 3733 | #define CAN_MCR_TTCM ((uint16_t)0x0080) /*!<Time Triggered Communication Mode */ |
aravindsv | 0:ba7650f404af | 3734 | #define CAN_MCR_RESET ((uint16_t)0x8000) /*!<bxCAN software master reset */ |
aravindsv | 0:ba7650f404af | 3735 | |
aravindsv | 0:ba7650f404af | 3736 | /******************* Bit definition for CAN_MSR register ********************/ |
aravindsv | 0:ba7650f404af | 3737 | #define CAN_MSR_INAK ((uint16_t)0x0001) /*!<Initialization Acknowledge */ |
aravindsv | 0:ba7650f404af | 3738 | #define CAN_MSR_SLAK ((uint16_t)0x0002) /*!<Sleep Acknowledge */ |
aravindsv | 0:ba7650f404af | 3739 | #define CAN_MSR_ERRI ((uint16_t)0x0004) /*!<Error Interrupt */ |
aravindsv | 0:ba7650f404af | 3740 | #define CAN_MSR_WKUI ((uint16_t)0x0008) /*!<Wakeup Interrupt */ |
aravindsv | 0:ba7650f404af | 3741 | #define CAN_MSR_SLAKI ((uint16_t)0x0010) /*!<Sleep Acknowledge Interrupt */ |
aravindsv | 0:ba7650f404af | 3742 | #define CAN_MSR_TXM ((uint16_t)0x0100) /*!<Transmit Mode */ |
aravindsv | 0:ba7650f404af | 3743 | #define CAN_MSR_RXM ((uint16_t)0x0200) /*!<Receive Mode */ |
aravindsv | 0:ba7650f404af | 3744 | #define CAN_MSR_SAMP ((uint16_t)0x0400) /*!<Last Sample Point */ |
aravindsv | 0:ba7650f404af | 3745 | #define CAN_MSR_RX ((uint16_t)0x0800) /*!<CAN Rx Signal */ |
aravindsv | 0:ba7650f404af | 3746 | |
aravindsv | 0:ba7650f404af | 3747 | /******************* Bit definition for CAN_TSR register ********************/ |
aravindsv | 0:ba7650f404af | 3748 | #define CAN_TSR_RQCP0 ((uint32_t)0x00000001) /*!<Request Completed Mailbox0 */ |
aravindsv | 0:ba7650f404af | 3749 | #define CAN_TSR_TXOK0 ((uint32_t)0x00000002) /*!<Transmission OK of Mailbox0 */ |
aravindsv | 0:ba7650f404af | 3750 | #define CAN_TSR_ALST0 ((uint32_t)0x00000004) /*!<Arbitration Lost for Mailbox0 */ |
aravindsv | 0:ba7650f404af | 3751 | #define CAN_TSR_TERR0 ((uint32_t)0x00000008) /*!<Transmission Error of Mailbox0 */ |
aravindsv | 0:ba7650f404af | 3752 | #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080) /*!<Abort Request for Mailbox0 */ |
aravindsv | 0:ba7650f404af | 3753 | #define CAN_TSR_RQCP1 ((uint32_t)0x00000100) /*!<Request Completed Mailbox1 */ |
aravindsv | 0:ba7650f404af | 3754 | #define CAN_TSR_TXOK1 ((uint32_t)0x00000200) /*!<Transmission OK of Mailbox1 */ |
aravindsv | 0:ba7650f404af | 3755 | #define CAN_TSR_ALST1 ((uint32_t)0x00000400) /*!<Arbitration Lost for Mailbox1 */ |
aravindsv | 0:ba7650f404af | 3756 | #define CAN_TSR_TERR1 ((uint32_t)0x00000800) /*!<Transmission Error of Mailbox1 */ |
aravindsv | 0:ba7650f404af | 3757 | #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000) /*!<Abort Request for Mailbox 1 */ |
aravindsv | 0:ba7650f404af | 3758 | #define CAN_TSR_RQCP2 ((uint32_t)0x00010000) /*!<Request Completed Mailbox2 */ |
aravindsv | 0:ba7650f404af | 3759 | #define CAN_TSR_TXOK2 ((uint32_t)0x00020000) /*!<Transmission OK of Mailbox 2 */ |
aravindsv | 0:ba7650f404af | 3760 | #define CAN_TSR_ALST2 ((uint32_t)0x00040000) /*!<Arbitration Lost for mailbox 2 */ |
aravindsv | 0:ba7650f404af | 3761 | #define CAN_TSR_TERR2 ((uint32_t)0x00080000) /*!<Transmission Error of Mailbox 2 */ |
aravindsv | 0:ba7650f404af | 3762 | #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000) /*!<Abort Request for Mailbox 2 */ |
aravindsv | 0:ba7650f404af | 3763 | #define CAN_TSR_CODE ((uint32_t)0x03000000) /*!<Mailbox Code */ |
aravindsv | 0:ba7650f404af | 3764 | |
aravindsv | 0:ba7650f404af | 3765 | #define CAN_TSR_TME ((uint32_t)0x1C000000) /*!<TME[2:0] bits */ |
aravindsv | 0:ba7650f404af | 3766 | #define CAN_TSR_TME0 ((uint32_t)0x04000000) /*!<Transmit Mailbox 0 Empty */ |
aravindsv | 0:ba7650f404af | 3767 | #define CAN_TSR_TME1 ((uint32_t)0x08000000) /*!<Transmit Mailbox 1 Empty */ |
aravindsv | 0:ba7650f404af | 3768 | #define CAN_TSR_TME2 ((uint32_t)0x10000000) /*!<Transmit Mailbox 2 Empty */ |
aravindsv | 0:ba7650f404af | 3769 | |
aravindsv | 0:ba7650f404af | 3770 | #define CAN_TSR_LOW ((uint32_t)0xE0000000) /*!<LOW[2:0] bits */ |
aravindsv | 0:ba7650f404af | 3771 | #define CAN_TSR_LOW0 ((uint32_t)0x20000000) /*!<Lowest Priority Flag for Mailbox 0 */ |
aravindsv | 0:ba7650f404af | 3772 | #define CAN_TSR_LOW1 ((uint32_t)0x40000000) /*!<Lowest Priority Flag for Mailbox 1 */ |
aravindsv | 0:ba7650f404af | 3773 | #define CAN_TSR_LOW2 ((uint32_t)0x80000000) /*!<Lowest Priority Flag for Mailbox 2 */ |
aravindsv | 0:ba7650f404af | 3774 | |
aravindsv | 0:ba7650f404af | 3775 | /******************* Bit definition for CAN_RF0R register *******************/ |
aravindsv | 0:ba7650f404af | 3776 | #define CAN_RF0R_FMP0 ((uint8_t)0x03) /*!<FIFO 0 Message Pending */ |
aravindsv | 0:ba7650f404af | 3777 | #define CAN_RF0R_FULL0 ((uint8_t)0x08) /*!<FIFO 0 Full */ |
aravindsv | 0:ba7650f404af | 3778 | #define CAN_RF0R_FOVR0 ((uint8_t)0x10) /*!<FIFO 0 Overrun */ |
aravindsv | 0:ba7650f404af | 3779 | #define CAN_RF0R_RFOM0 ((uint8_t)0x20) /*!<Release FIFO 0 Output Mailbox */ |
aravindsv | 0:ba7650f404af | 3780 | |
aravindsv | 0:ba7650f404af | 3781 | /******************* Bit definition for CAN_RF1R register *******************/ |
aravindsv | 0:ba7650f404af | 3782 | #define CAN_RF1R_FMP1 ((uint8_t)0x03) /*!<FIFO 1 Message Pending */ |
aravindsv | 0:ba7650f404af | 3783 | #define CAN_RF1R_FULL1 ((uint8_t)0x08) /*!<FIFO 1 Full */ |
aravindsv | 0:ba7650f404af | 3784 | #define CAN_RF1R_FOVR1 ((uint8_t)0x10) /*!<FIFO 1 Overrun */ |
aravindsv | 0:ba7650f404af | 3785 | #define CAN_RF1R_RFOM1 ((uint8_t)0x20) /*!<Release FIFO 1 Output Mailbox */ |
aravindsv | 0:ba7650f404af | 3786 | |
aravindsv | 0:ba7650f404af | 3787 | /******************** Bit definition for CAN_IER register *******************/ |
aravindsv | 0:ba7650f404af | 3788 | #define CAN_IER_TMEIE ((uint32_t)0x00000001) /*!<Transmit Mailbox Empty Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3789 | #define CAN_IER_FMPIE0 ((uint32_t)0x00000002) /*!<FIFO Message Pending Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3790 | #define CAN_IER_FFIE0 ((uint32_t)0x00000004) /*!<FIFO Full Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3791 | #define CAN_IER_FOVIE0 ((uint32_t)0x00000008) /*!<FIFO Overrun Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3792 | #define CAN_IER_FMPIE1 ((uint32_t)0x00000010) /*!<FIFO Message Pending Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3793 | #define CAN_IER_FFIE1 ((uint32_t)0x00000020) /*!<FIFO Full Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3794 | #define CAN_IER_FOVIE1 ((uint32_t)0x00000040) /*!<FIFO Overrun Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3795 | #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error Warning Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3796 | #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error Passive Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3797 | #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-Off Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3798 | #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last Error Code Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3799 | #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3800 | #define CAN_IER_WKUIE ((uint32_t)0x00010000) /*!<Wakeup Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3801 | #define CAN_IER_SLKIE ((uint32_t)0x00020000) /*!<Sleep Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 3802 | |
aravindsv | 0:ba7650f404af | 3803 | /******************** Bit definition for CAN_ESR register *******************/ |
aravindsv | 0:ba7650f404af | 3804 | #define CAN_ESR_EWGF ((uint32_t)0x00000001) /*!<Error Warning Flag */ |
aravindsv | 0:ba7650f404af | 3805 | #define CAN_ESR_EPVF ((uint32_t)0x00000002) /*!<Error Passive Flag */ |
aravindsv | 0:ba7650f404af | 3806 | #define CAN_ESR_BOFF ((uint32_t)0x00000004) /*!<Bus-Off Flag */ |
aravindsv | 0:ba7650f404af | 3807 | |
aravindsv | 0:ba7650f404af | 3808 | #define CAN_ESR_LEC ((uint32_t)0x00000070) /*!<LEC[2:0] bits (Last Error Code) */ |
aravindsv | 0:ba7650f404af | 3809 | #define CAN_ESR_LEC_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 3810 | #define CAN_ESR_LEC_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 3811 | #define CAN_ESR_LEC_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 3812 | |
aravindsv | 0:ba7650f404af | 3813 | #define CAN_ESR_TEC ((uint32_t)0x00FF0000) /*!<Least significant byte of the 9-bit Transmit Error Counter */ |
aravindsv | 0:ba7650f404af | 3814 | #define CAN_ESR_REC ((uint32_t)0xFF000000) /*!<Receive Error Counter */ |
aravindsv | 0:ba7650f404af | 3815 | |
aravindsv | 0:ba7650f404af | 3816 | /******************* Bit definition for CAN_BTR register ********************/ |
aravindsv | 0:ba7650f404af | 3817 | #define CAN_BTR_BRP ((uint32_t)0x000003FF) /*!<Baud Rate Prescaler */ |
aravindsv | 0:ba7650f404af | 3818 | #define CAN_BTR_TS1 ((uint32_t)0x000F0000) /*!<Time Segment 1 */ |
aravindsv | 0:ba7650f404af | 3819 | #define CAN_BTR_TS2 ((uint32_t)0x00700000) /*!<Time Segment 2 */ |
aravindsv | 0:ba7650f404af | 3820 | #define CAN_BTR_SJW ((uint32_t)0x03000000) /*!<Resynchronization Jump Width */ |
aravindsv | 0:ba7650f404af | 3821 | #define CAN_BTR_LBKM ((uint32_t)0x40000000) /*!<Loop Back Mode (Debug) */ |
aravindsv | 0:ba7650f404af | 3822 | #define CAN_BTR_SILM ((uint32_t)0x80000000) /*!<Silent Mode */ |
aravindsv | 0:ba7650f404af | 3823 | |
aravindsv | 0:ba7650f404af | 3824 | /*!<Mailbox registers */ |
aravindsv | 0:ba7650f404af | 3825 | /****************** Bit definition for CAN_TI0R register ********************/ |
aravindsv | 0:ba7650f404af | 3826 | #define CAN_TI0R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */ |
aravindsv | 0:ba7650f404af | 3827 | #define CAN_TI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ |
aravindsv | 0:ba7650f404af | 3828 | #define CAN_TI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ |
aravindsv | 0:ba7650f404af | 3829 | #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */ |
aravindsv | 0:ba7650f404af | 3830 | #define CAN_TI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ |
aravindsv | 0:ba7650f404af | 3831 | |
aravindsv | 0:ba7650f404af | 3832 | /****************** Bit definition for CAN_TDT0R register *******************/ |
aravindsv | 0:ba7650f404af | 3833 | #define CAN_TDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ |
aravindsv | 0:ba7650f404af | 3834 | #define CAN_TDT0R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */ |
aravindsv | 0:ba7650f404af | 3835 | #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ |
aravindsv | 0:ba7650f404af | 3836 | |
aravindsv | 0:ba7650f404af | 3837 | /****************** Bit definition for CAN_TDL0R register *******************/ |
aravindsv | 0:ba7650f404af | 3838 | #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ |
aravindsv | 0:ba7650f404af | 3839 | #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ |
aravindsv | 0:ba7650f404af | 3840 | #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ |
aravindsv | 0:ba7650f404af | 3841 | #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ |
aravindsv | 0:ba7650f404af | 3842 | |
aravindsv | 0:ba7650f404af | 3843 | /****************** Bit definition for CAN_TDH0R register *******************/ |
aravindsv | 0:ba7650f404af | 3844 | #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ |
aravindsv | 0:ba7650f404af | 3845 | #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ |
aravindsv | 0:ba7650f404af | 3846 | #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ |
aravindsv | 0:ba7650f404af | 3847 | #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ |
aravindsv | 0:ba7650f404af | 3848 | |
aravindsv | 0:ba7650f404af | 3849 | /******************* Bit definition for CAN_TI1R register *******************/ |
aravindsv | 0:ba7650f404af | 3850 | #define CAN_TI1R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */ |
aravindsv | 0:ba7650f404af | 3851 | #define CAN_TI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ |
aravindsv | 0:ba7650f404af | 3852 | #define CAN_TI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ |
aravindsv | 0:ba7650f404af | 3853 | #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */ |
aravindsv | 0:ba7650f404af | 3854 | #define CAN_TI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ |
aravindsv | 0:ba7650f404af | 3855 | |
aravindsv | 0:ba7650f404af | 3856 | /******************* Bit definition for CAN_TDT1R register ******************/ |
aravindsv | 0:ba7650f404af | 3857 | #define CAN_TDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ |
aravindsv | 0:ba7650f404af | 3858 | #define CAN_TDT1R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */ |
aravindsv | 0:ba7650f404af | 3859 | #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ |
aravindsv | 0:ba7650f404af | 3860 | |
aravindsv | 0:ba7650f404af | 3861 | /******************* Bit definition for CAN_TDL1R register ******************/ |
aravindsv | 0:ba7650f404af | 3862 | #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ |
aravindsv | 0:ba7650f404af | 3863 | #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ |
aravindsv | 0:ba7650f404af | 3864 | #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ |
aravindsv | 0:ba7650f404af | 3865 | #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ |
aravindsv | 0:ba7650f404af | 3866 | |
aravindsv | 0:ba7650f404af | 3867 | /******************* Bit definition for CAN_TDH1R register ******************/ |
aravindsv | 0:ba7650f404af | 3868 | #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ |
aravindsv | 0:ba7650f404af | 3869 | #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ |
aravindsv | 0:ba7650f404af | 3870 | #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ |
aravindsv | 0:ba7650f404af | 3871 | #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ |
aravindsv | 0:ba7650f404af | 3872 | |
aravindsv | 0:ba7650f404af | 3873 | /******************* Bit definition for CAN_TI2R register *******************/ |
aravindsv | 0:ba7650f404af | 3874 | #define CAN_TI2R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */ |
aravindsv | 0:ba7650f404af | 3875 | #define CAN_TI2R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ |
aravindsv | 0:ba7650f404af | 3876 | #define CAN_TI2R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ |
aravindsv | 0:ba7650f404af | 3877 | #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */ |
aravindsv | 0:ba7650f404af | 3878 | #define CAN_TI2R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ |
aravindsv | 0:ba7650f404af | 3879 | |
aravindsv | 0:ba7650f404af | 3880 | /******************* Bit definition for CAN_TDT2R register ******************/ |
aravindsv | 0:ba7650f404af | 3881 | #define CAN_TDT2R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ |
aravindsv | 0:ba7650f404af | 3882 | #define CAN_TDT2R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */ |
aravindsv | 0:ba7650f404af | 3883 | #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ |
aravindsv | 0:ba7650f404af | 3884 | |
aravindsv | 0:ba7650f404af | 3885 | /******************* Bit definition for CAN_TDL2R register ******************/ |
aravindsv | 0:ba7650f404af | 3886 | #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ |
aravindsv | 0:ba7650f404af | 3887 | #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ |
aravindsv | 0:ba7650f404af | 3888 | #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ |
aravindsv | 0:ba7650f404af | 3889 | #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ |
aravindsv | 0:ba7650f404af | 3890 | |
aravindsv | 0:ba7650f404af | 3891 | /******************* Bit definition for CAN_TDH2R register ******************/ |
aravindsv | 0:ba7650f404af | 3892 | #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ |
aravindsv | 0:ba7650f404af | 3893 | #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ |
aravindsv | 0:ba7650f404af | 3894 | #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ |
aravindsv | 0:ba7650f404af | 3895 | #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ |
aravindsv | 0:ba7650f404af | 3896 | |
aravindsv | 0:ba7650f404af | 3897 | /******************* Bit definition for CAN_RI0R register *******************/ |
aravindsv | 0:ba7650f404af | 3898 | #define CAN_RI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ |
aravindsv | 0:ba7650f404af | 3899 | #define CAN_RI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ |
aravindsv | 0:ba7650f404af | 3900 | #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */ |
aravindsv | 0:ba7650f404af | 3901 | #define CAN_RI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ |
aravindsv | 0:ba7650f404af | 3902 | |
aravindsv | 0:ba7650f404af | 3903 | /******************* Bit definition for CAN_RDT0R register ******************/ |
aravindsv | 0:ba7650f404af | 3904 | #define CAN_RDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ |
aravindsv | 0:ba7650f404af | 3905 | #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */ |
aravindsv | 0:ba7650f404af | 3906 | #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ |
aravindsv | 0:ba7650f404af | 3907 | |
aravindsv | 0:ba7650f404af | 3908 | /******************* Bit definition for CAN_RDL0R register ******************/ |
aravindsv | 0:ba7650f404af | 3909 | #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ |
aravindsv | 0:ba7650f404af | 3910 | #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ |
aravindsv | 0:ba7650f404af | 3911 | #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ |
aravindsv | 0:ba7650f404af | 3912 | #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ |
aravindsv | 0:ba7650f404af | 3913 | |
aravindsv | 0:ba7650f404af | 3914 | /******************* Bit definition for CAN_RDH0R register ******************/ |
aravindsv | 0:ba7650f404af | 3915 | #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ |
aravindsv | 0:ba7650f404af | 3916 | #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ |
aravindsv | 0:ba7650f404af | 3917 | #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ |
aravindsv | 0:ba7650f404af | 3918 | #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ |
aravindsv | 0:ba7650f404af | 3919 | |
aravindsv | 0:ba7650f404af | 3920 | /******************* Bit definition for CAN_RI1R register *******************/ |
aravindsv | 0:ba7650f404af | 3921 | #define CAN_RI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ |
aravindsv | 0:ba7650f404af | 3922 | #define CAN_RI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ |
aravindsv | 0:ba7650f404af | 3923 | #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */ |
aravindsv | 0:ba7650f404af | 3924 | #define CAN_RI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ |
aravindsv | 0:ba7650f404af | 3925 | |
aravindsv | 0:ba7650f404af | 3926 | /******************* Bit definition for CAN_RDT1R register ******************/ |
aravindsv | 0:ba7650f404af | 3927 | #define CAN_RDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ |
aravindsv | 0:ba7650f404af | 3928 | #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */ |
aravindsv | 0:ba7650f404af | 3929 | #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ |
aravindsv | 0:ba7650f404af | 3930 | |
aravindsv | 0:ba7650f404af | 3931 | /******************* Bit definition for CAN_RDL1R register ******************/ |
aravindsv | 0:ba7650f404af | 3932 | #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ |
aravindsv | 0:ba7650f404af | 3933 | #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ |
aravindsv | 0:ba7650f404af | 3934 | #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ |
aravindsv | 0:ba7650f404af | 3935 | #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ |
aravindsv | 0:ba7650f404af | 3936 | |
aravindsv | 0:ba7650f404af | 3937 | /******************* Bit definition for CAN_RDH1R register ******************/ |
aravindsv | 0:ba7650f404af | 3938 | #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ |
aravindsv | 0:ba7650f404af | 3939 | #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ |
aravindsv | 0:ba7650f404af | 3940 | #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ |
aravindsv | 0:ba7650f404af | 3941 | #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ |
aravindsv | 0:ba7650f404af | 3942 | |
aravindsv | 0:ba7650f404af | 3943 | /*!<CAN filter registers */ |
aravindsv | 0:ba7650f404af | 3944 | /******************* Bit definition for CAN_FMR register ********************/ |
aravindsv | 0:ba7650f404af | 3945 | #define CAN_FMR_FINIT ((uint8_t)0x01) /*!<Filter Init Mode */ |
aravindsv | 0:ba7650f404af | 3946 | |
aravindsv | 0:ba7650f404af | 3947 | /******************* Bit definition for CAN_FM1R register *******************/ |
aravindsv | 0:ba7650f404af | 3948 | #define CAN_FM1R_FBM ((uint16_t)0x3FFF) /*!<Filter Mode */ |
aravindsv | 0:ba7650f404af | 3949 | #define CAN_FM1R_FBM0 ((uint16_t)0x0001) /*!<Filter Init Mode bit 0 */ |
aravindsv | 0:ba7650f404af | 3950 | #define CAN_FM1R_FBM1 ((uint16_t)0x0002) /*!<Filter Init Mode bit 1 */ |
aravindsv | 0:ba7650f404af | 3951 | #define CAN_FM1R_FBM2 ((uint16_t)0x0004) /*!<Filter Init Mode bit 2 */ |
aravindsv | 0:ba7650f404af | 3952 | #define CAN_FM1R_FBM3 ((uint16_t)0x0008) /*!<Filter Init Mode bit 3 */ |
aravindsv | 0:ba7650f404af | 3953 | #define CAN_FM1R_FBM4 ((uint16_t)0x0010) /*!<Filter Init Mode bit 4 */ |
aravindsv | 0:ba7650f404af | 3954 | #define CAN_FM1R_FBM5 ((uint16_t)0x0020) /*!<Filter Init Mode bit 5 */ |
aravindsv | 0:ba7650f404af | 3955 | #define CAN_FM1R_FBM6 ((uint16_t)0x0040) /*!<Filter Init Mode bit 6 */ |
aravindsv | 0:ba7650f404af | 3956 | #define CAN_FM1R_FBM7 ((uint16_t)0x0080) /*!<Filter Init Mode bit 7 */ |
aravindsv | 0:ba7650f404af | 3957 | #define CAN_FM1R_FBM8 ((uint16_t)0x0100) /*!<Filter Init Mode bit 8 */ |
aravindsv | 0:ba7650f404af | 3958 | #define CAN_FM1R_FBM9 ((uint16_t)0x0200) /*!<Filter Init Mode bit 9 */ |
aravindsv | 0:ba7650f404af | 3959 | #define CAN_FM1R_FBM10 ((uint16_t)0x0400) /*!<Filter Init Mode bit 10 */ |
aravindsv | 0:ba7650f404af | 3960 | #define CAN_FM1R_FBM11 ((uint16_t)0x0800) /*!<Filter Init Mode bit 11 */ |
aravindsv | 0:ba7650f404af | 3961 | #define CAN_FM1R_FBM12 ((uint16_t)0x1000) /*!<Filter Init Mode bit 12 */ |
aravindsv | 0:ba7650f404af | 3962 | #define CAN_FM1R_FBM13 ((uint16_t)0x2000) /*!<Filter Init Mode bit 13 */ |
aravindsv | 0:ba7650f404af | 3963 | |
aravindsv | 0:ba7650f404af | 3964 | /******************* Bit definition for CAN_FS1R register *******************/ |
aravindsv | 0:ba7650f404af | 3965 | #define CAN_FS1R_FSC ((uint16_t)0x3FFF) /*!<Filter Scale Configuration */ |
aravindsv | 0:ba7650f404af | 3966 | #define CAN_FS1R_FSC0 ((uint16_t)0x0001) /*!<Filter Scale Configuration bit 0 */ |
aravindsv | 0:ba7650f404af | 3967 | #define CAN_FS1R_FSC1 ((uint16_t)0x0002) /*!<Filter Scale Configuration bit 1 */ |
aravindsv | 0:ba7650f404af | 3968 | #define CAN_FS1R_FSC2 ((uint16_t)0x0004) /*!<Filter Scale Configuration bit 2 */ |
aravindsv | 0:ba7650f404af | 3969 | #define CAN_FS1R_FSC3 ((uint16_t)0x0008) /*!<Filter Scale Configuration bit 3 */ |
aravindsv | 0:ba7650f404af | 3970 | #define CAN_FS1R_FSC4 ((uint16_t)0x0010) /*!<Filter Scale Configuration bit 4 */ |
aravindsv | 0:ba7650f404af | 3971 | #define CAN_FS1R_FSC5 ((uint16_t)0x0020) /*!<Filter Scale Configuration bit 5 */ |
aravindsv | 0:ba7650f404af | 3972 | #define CAN_FS1R_FSC6 ((uint16_t)0x0040) /*!<Filter Scale Configuration bit 6 */ |
aravindsv | 0:ba7650f404af | 3973 | #define CAN_FS1R_FSC7 ((uint16_t)0x0080) /*!<Filter Scale Configuration bit 7 */ |
aravindsv | 0:ba7650f404af | 3974 | #define CAN_FS1R_FSC8 ((uint16_t)0x0100) /*!<Filter Scale Configuration bit 8 */ |
aravindsv | 0:ba7650f404af | 3975 | #define CAN_FS1R_FSC9 ((uint16_t)0x0200) /*!<Filter Scale Configuration bit 9 */ |
aravindsv | 0:ba7650f404af | 3976 | #define CAN_FS1R_FSC10 ((uint16_t)0x0400) /*!<Filter Scale Configuration bit 10 */ |
aravindsv | 0:ba7650f404af | 3977 | #define CAN_FS1R_FSC11 ((uint16_t)0x0800) /*!<Filter Scale Configuration bit 11 */ |
aravindsv | 0:ba7650f404af | 3978 | #define CAN_FS1R_FSC12 ((uint16_t)0x1000) /*!<Filter Scale Configuration bit 12 */ |
aravindsv | 0:ba7650f404af | 3979 | #define CAN_FS1R_FSC13 ((uint16_t)0x2000) /*!<Filter Scale Configuration bit 13 */ |
aravindsv | 0:ba7650f404af | 3980 | |
aravindsv | 0:ba7650f404af | 3981 | /****************** Bit definition for CAN_FFA1R register *******************/ |
aravindsv | 0:ba7650f404af | 3982 | #define CAN_FFA1R_FFA ((uint16_t)0x3FFF) /*!<Filter FIFO Assignment */ |
aravindsv | 0:ba7650f404af | 3983 | #define CAN_FFA1R_FFA0 ((uint16_t)0x0001) /*!<Filter FIFO Assignment for Filter 0 */ |
aravindsv | 0:ba7650f404af | 3984 | #define CAN_FFA1R_FFA1 ((uint16_t)0x0002) /*!<Filter FIFO Assignment for Filter 1 */ |
aravindsv | 0:ba7650f404af | 3985 | #define CAN_FFA1R_FFA2 ((uint16_t)0x0004) /*!<Filter FIFO Assignment for Filter 2 */ |
aravindsv | 0:ba7650f404af | 3986 | #define CAN_FFA1R_FFA3 ((uint16_t)0x0008) /*!<Filter FIFO Assignment for Filter 3 */ |
aravindsv | 0:ba7650f404af | 3987 | #define CAN_FFA1R_FFA4 ((uint16_t)0x0010) /*!<Filter FIFO Assignment for Filter 4 */ |
aravindsv | 0:ba7650f404af | 3988 | #define CAN_FFA1R_FFA5 ((uint16_t)0x0020) /*!<Filter FIFO Assignment for Filter 5 */ |
aravindsv | 0:ba7650f404af | 3989 | #define CAN_FFA1R_FFA6 ((uint16_t)0x0040) /*!<Filter FIFO Assignment for Filter 6 */ |
aravindsv | 0:ba7650f404af | 3990 | #define CAN_FFA1R_FFA7 ((uint16_t)0x0080) /*!<Filter FIFO Assignment for Filter 7 */ |
aravindsv | 0:ba7650f404af | 3991 | #define CAN_FFA1R_FFA8 ((uint16_t)0x0100) /*!<Filter FIFO Assignment for Filter 8 */ |
aravindsv | 0:ba7650f404af | 3992 | #define CAN_FFA1R_FFA9 ((uint16_t)0x0200) /*!<Filter FIFO Assignment for Filter 9 */ |
aravindsv | 0:ba7650f404af | 3993 | #define CAN_FFA1R_FFA10 ((uint16_t)0x0400) /*!<Filter FIFO Assignment for Filter 10 */ |
aravindsv | 0:ba7650f404af | 3994 | #define CAN_FFA1R_FFA11 ((uint16_t)0x0800) /*!<Filter FIFO Assignment for Filter 11 */ |
aravindsv | 0:ba7650f404af | 3995 | #define CAN_FFA1R_FFA12 ((uint16_t)0x1000) /*!<Filter FIFO Assignment for Filter 12 */ |
aravindsv | 0:ba7650f404af | 3996 | #define CAN_FFA1R_FFA13 ((uint16_t)0x2000) /*!<Filter FIFO Assignment for Filter 13 */ |
aravindsv | 0:ba7650f404af | 3997 | |
aravindsv | 0:ba7650f404af | 3998 | /******************* Bit definition for CAN_FA1R register *******************/ |
aravindsv | 0:ba7650f404af | 3999 | #define CAN_FA1R_FACT ((uint16_t)0x3FFF) /*!<Filter Active */ |
aravindsv | 0:ba7650f404af | 4000 | #define CAN_FA1R_FACT0 ((uint16_t)0x0001) /*!<Filter 0 Active */ |
aravindsv | 0:ba7650f404af | 4001 | #define CAN_FA1R_FACT1 ((uint16_t)0x0002) /*!<Filter 1 Active */ |
aravindsv | 0:ba7650f404af | 4002 | #define CAN_FA1R_FACT2 ((uint16_t)0x0004) /*!<Filter 2 Active */ |
aravindsv | 0:ba7650f404af | 4003 | #define CAN_FA1R_FACT3 ((uint16_t)0x0008) /*!<Filter 3 Active */ |
aravindsv | 0:ba7650f404af | 4004 | #define CAN_FA1R_FACT4 ((uint16_t)0x0010) /*!<Filter 4 Active */ |
aravindsv | 0:ba7650f404af | 4005 | #define CAN_FA1R_FACT5 ((uint16_t)0x0020) /*!<Filter 5 Active */ |
aravindsv | 0:ba7650f404af | 4006 | #define CAN_FA1R_FACT6 ((uint16_t)0x0040) /*!<Filter 6 Active */ |
aravindsv | 0:ba7650f404af | 4007 | #define CAN_FA1R_FACT7 ((uint16_t)0x0080) /*!<Filter 7 Active */ |
aravindsv | 0:ba7650f404af | 4008 | #define CAN_FA1R_FACT8 ((uint16_t)0x0100) /*!<Filter 8 Active */ |
aravindsv | 0:ba7650f404af | 4009 | #define CAN_FA1R_FACT9 ((uint16_t)0x0200) /*!<Filter 9 Active */ |
aravindsv | 0:ba7650f404af | 4010 | #define CAN_FA1R_FACT10 ((uint16_t)0x0400) /*!<Filter 10 Active */ |
aravindsv | 0:ba7650f404af | 4011 | #define CAN_FA1R_FACT11 ((uint16_t)0x0800) /*!<Filter 11 Active */ |
aravindsv | 0:ba7650f404af | 4012 | #define CAN_FA1R_FACT12 ((uint16_t)0x1000) /*!<Filter 12 Active */ |
aravindsv | 0:ba7650f404af | 4013 | #define CAN_FA1R_FACT13 ((uint16_t)0x2000) /*!<Filter 13 Active */ |
aravindsv | 0:ba7650f404af | 4014 | |
aravindsv | 0:ba7650f404af | 4015 | /******************* Bit definition for CAN_F0R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4016 | #define CAN_F0R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4017 | #define CAN_F0R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4018 | #define CAN_F0R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4019 | #define CAN_F0R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4020 | #define CAN_F0R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4021 | #define CAN_F0R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4022 | #define CAN_F0R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4023 | #define CAN_F0R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4024 | #define CAN_F0R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4025 | #define CAN_F0R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4026 | #define CAN_F0R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4027 | #define CAN_F0R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4028 | #define CAN_F0R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4029 | #define CAN_F0R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4030 | #define CAN_F0R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4031 | #define CAN_F0R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4032 | #define CAN_F0R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4033 | #define CAN_F0R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4034 | #define CAN_F0R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4035 | #define CAN_F0R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4036 | #define CAN_F0R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4037 | #define CAN_F0R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4038 | #define CAN_F0R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4039 | #define CAN_F0R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4040 | #define CAN_F0R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4041 | #define CAN_F0R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4042 | #define CAN_F0R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4043 | #define CAN_F0R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4044 | #define CAN_F0R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4045 | #define CAN_F0R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4046 | #define CAN_F0R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4047 | #define CAN_F0R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4048 | |
aravindsv | 0:ba7650f404af | 4049 | /******************* Bit definition for CAN_F1R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4050 | #define CAN_F1R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4051 | #define CAN_F1R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4052 | #define CAN_F1R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4053 | #define CAN_F1R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4054 | #define CAN_F1R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4055 | #define CAN_F1R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4056 | #define CAN_F1R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4057 | #define CAN_F1R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4058 | #define CAN_F1R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4059 | #define CAN_F1R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4060 | #define CAN_F1R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4061 | #define CAN_F1R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4062 | #define CAN_F1R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4063 | #define CAN_F1R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4064 | #define CAN_F1R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4065 | #define CAN_F1R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4066 | #define CAN_F1R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4067 | #define CAN_F1R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4068 | #define CAN_F1R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4069 | #define CAN_F1R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4070 | #define CAN_F1R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4071 | #define CAN_F1R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4072 | #define CAN_F1R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4073 | #define CAN_F1R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4074 | #define CAN_F1R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4075 | #define CAN_F1R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4076 | #define CAN_F1R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4077 | #define CAN_F1R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4078 | #define CAN_F1R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4079 | #define CAN_F1R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4080 | #define CAN_F1R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4081 | #define CAN_F1R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4082 | |
aravindsv | 0:ba7650f404af | 4083 | /******************* Bit definition for CAN_F2R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4084 | #define CAN_F2R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4085 | #define CAN_F2R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4086 | #define CAN_F2R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4087 | #define CAN_F2R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4088 | #define CAN_F2R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4089 | #define CAN_F2R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4090 | #define CAN_F2R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4091 | #define CAN_F2R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4092 | #define CAN_F2R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4093 | #define CAN_F2R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4094 | #define CAN_F2R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4095 | #define CAN_F2R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4096 | #define CAN_F2R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4097 | #define CAN_F2R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4098 | #define CAN_F2R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4099 | #define CAN_F2R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4100 | #define CAN_F2R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4101 | #define CAN_F2R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4102 | #define CAN_F2R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4103 | #define CAN_F2R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4104 | #define CAN_F2R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4105 | #define CAN_F2R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4106 | #define CAN_F2R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4107 | #define CAN_F2R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4108 | #define CAN_F2R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4109 | #define CAN_F2R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4110 | #define CAN_F2R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4111 | #define CAN_F2R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4112 | #define CAN_F2R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4113 | #define CAN_F2R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4114 | #define CAN_F2R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4115 | #define CAN_F2R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4116 | |
aravindsv | 0:ba7650f404af | 4117 | /******************* Bit definition for CAN_F3R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4118 | #define CAN_F3R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4119 | #define CAN_F3R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4120 | #define CAN_F3R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4121 | #define CAN_F3R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4122 | #define CAN_F3R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4123 | #define CAN_F3R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4124 | #define CAN_F3R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4125 | #define CAN_F3R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4126 | #define CAN_F3R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4127 | #define CAN_F3R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4128 | #define CAN_F3R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4129 | #define CAN_F3R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4130 | #define CAN_F3R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4131 | #define CAN_F3R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4132 | #define CAN_F3R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4133 | #define CAN_F3R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4134 | #define CAN_F3R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4135 | #define CAN_F3R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4136 | #define CAN_F3R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4137 | #define CAN_F3R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4138 | #define CAN_F3R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4139 | #define CAN_F3R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4140 | #define CAN_F3R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4141 | #define CAN_F3R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4142 | #define CAN_F3R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4143 | #define CAN_F3R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4144 | #define CAN_F3R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4145 | #define CAN_F3R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4146 | #define CAN_F3R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4147 | #define CAN_F3R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4148 | #define CAN_F3R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4149 | #define CAN_F3R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4150 | |
aravindsv | 0:ba7650f404af | 4151 | /******************* Bit definition for CAN_F4R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4152 | #define CAN_F4R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4153 | #define CAN_F4R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4154 | #define CAN_F4R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4155 | #define CAN_F4R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4156 | #define CAN_F4R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4157 | #define CAN_F4R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4158 | #define CAN_F4R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4159 | #define CAN_F4R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4160 | #define CAN_F4R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4161 | #define CAN_F4R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4162 | #define CAN_F4R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4163 | #define CAN_F4R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4164 | #define CAN_F4R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4165 | #define CAN_F4R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4166 | #define CAN_F4R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4167 | #define CAN_F4R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4168 | #define CAN_F4R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4169 | #define CAN_F4R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4170 | #define CAN_F4R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4171 | #define CAN_F4R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4172 | #define CAN_F4R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4173 | #define CAN_F4R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4174 | #define CAN_F4R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4175 | #define CAN_F4R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4176 | #define CAN_F4R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4177 | #define CAN_F4R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4178 | #define CAN_F4R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4179 | #define CAN_F4R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4180 | #define CAN_F4R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4181 | #define CAN_F4R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4182 | #define CAN_F4R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4183 | #define CAN_F4R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4184 | |
aravindsv | 0:ba7650f404af | 4185 | /******************* Bit definition for CAN_F5R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4186 | #define CAN_F5R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4187 | #define CAN_F5R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4188 | #define CAN_F5R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4189 | #define CAN_F5R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4190 | #define CAN_F5R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4191 | #define CAN_F5R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4192 | #define CAN_F5R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4193 | #define CAN_F5R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4194 | #define CAN_F5R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4195 | #define CAN_F5R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4196 | #define CAN_F5R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4197 | #define CAN_F5R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4198 | #define CAN_F5R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4199 | #define CAN_F5R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4200 | #define CAN_F5R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4201 | #define CAN_F5R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4202 | #define CAN_F5R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4203 | #define CAN_F5R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4204 | #define CAN_F5R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4205 | #define CAN_F5R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4206 | #define CAN_F5R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4207 | #define CAN_F5R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4208 | #define CAN_F5R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4209 | #define CAN_F5R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4210 | #define CAN_F5R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4211 | #define CAN_F5R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4212 | #define CAN_F5R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4213 | #define CAN_F5R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4214 | #define CAN_F5R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4215 | #define CAN_F5R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4216 | #define CAN_F5R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4217 | #define CAN_F5R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4218 | |
aravindsv | 0:ba7650f404af | 4219 | /******************* Bit definition for CAN_F6R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4220 | #define CAN_F6R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4221 | #define CAN_F6R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4222 | #define CAN_F6R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4223 | #define CAN_F6R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4224 | #define CAN_F6R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4225 | #define CAN_F6R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4226 | #define CAN_F6R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4227 | #define CAN_F6R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4228 | #define CAN_F6R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4229 | #define CAN_F6R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4230 | #define CAN_F6R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4231 | #define CAN_F6R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4232 | #define CAN_F6R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4233 | #define CAN_F6R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4234 | #define CAN_F6R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4235 | #define CAN_F6R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4236 | #define CAN_F6R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4237 | #define CAN_F6R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4238 | #define CAN_F6R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4239 | #define CAN_F6R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4240 | #define CAN_F6R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4241 | #define CAN_F6R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4242 | #define CAN_F6R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4243 | #define CAN_F6R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4244 | #define CAN_F6R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4245 | #define CAN_F6R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4246 | #define CAN_F6R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4247 | #define CAN_F6R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4248 | #define CAN_F6R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4249 | #define CAN_F6R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4250 | #define CAN_F6R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4251 | #define CAN_F6R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4252 | |
aravindsv | 0:ba7650f404af | 4253 | /******************* Bit definition for CAN_F7R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4254 | #define CAN_F7R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4255 | #define CAN_F7R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4256 | #define CAN_F7R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4257 | #define CAN_F7R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4258 | #define CAN_F7R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4259 | #define CAN_F7R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4260 | #define CAN_F7R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4261 | #define CAN_F7R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4262 | #define CAN_F7R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4263 | #define CAN_F7R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4264 | #define CAN_F7R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4265 | #define CAN_F7R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4266 | #define CAN_F7R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4267 | #define CAN_F7R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4268 | #define CAN_F7R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4269 | #define CAN_F7R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4270 | #define CAN_F7R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4271 | #define CAN_F7R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4272 | #define CAN_F7R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4273 | #define CAN_F7R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4274 | #define CAN_F7R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4275 | #define CAN_F7R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4276 | #define CAN_F7R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4277 | #define CAN_F7R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4278 | #define CAN_F7R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4279 | #define CAN_F7R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4280 | #define CAN_F7R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4281 | #define CAN_F7R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4282 | #define CAN_F7R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4283 | #define CAN_F7R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4284 | #define CAN_F7R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4285 | #define CAN_F7R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4286 | |
aravindsv | 0:ba7650f404af | 4287 | /******************* Bit definition for CAN_F8R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4288 | #define CAN_F8R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4289 | #define CAN_F8R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4290 | #define CAN_F8R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4291 | #define CAN_F8R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4292 | #define CAN_F8R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4293 | #define CAN_F8R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4294 | #define CAN_F8R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4295 | #define CAN_F8R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4296 | #define CAN_F8R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4297 | #define CAN_F8R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4298 | #define CAN_F8R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4299 | #define CAN_F8R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4300 | #define CAN_F8R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4301 | #define CAN_F8R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4302 | #define CAN_F8R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4303 | #define CAN_F8R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4304 | #define CAN_F8R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4305 | #define CAN_F8R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4306 | #define CAN_F8R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4307 | #define CAN_F8R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4308 | #define CAN_F8R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4309 | #define CAN_F8R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4310 | #define CAN_F8R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4311 | #define CAN_F8R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4312 | #define CAN_F8R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4313 | #define CAN_F8R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4314 | #define CAN_F8R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4315 | #define CAN_F8R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4316 | #define CAN_F8R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4317 | #define CAN_F8R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4318 | #define CAN_F8R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4319 | #define CAN_F8R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4320 | |
aravindsv | 0:ba7650f404af | 4321 | /******************* Bit definition for CAN_F9R1 register *******************/ |
aravindsv | 0:ba7650f404af | 4322 | #define CAN_F9R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4323 | #define CAN_F9R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4324 | #define CAN_F9R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4325 | #define CAN_F9R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4326 | #define CAN_F9R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4327 | #define CAN_F9R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4328 | #define CAN_F9R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4329 | #define CAN_F9R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4330 | #define CAN_F9R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4331 | #define CAN_F9R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4332 | #define CAN_F9R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4333 | #define CAN_F9R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4334 | #define CAN_F9R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4335 | #define CAN_F9R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4336 | #define CAN_F9R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4337 | #define CAN_F9R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4338 | #define CAN_F9R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4339 | #define CAN_F9R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4340 | #define CAN_F9R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4341 | #define CAN_F9R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4342 | #define CAN_F9R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4343 | #define CAN_F9R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4344 | #define CAN_F9R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4345 | #define CAN_F9R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4346 | #define CAN_F9R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4347 | #define CAN_F9R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4348 | #define CAN_F9R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4349 | #define CAN_F9R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4350 | #define CAN_F9R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4351 | #define CAN_F9R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4352 | #define CAN_F9R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4353 | #define CAN_F9R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4354 | |
aravindsv | 0:ba7650f404af | 4355 | /******************* Bit definition for CAN_F10R1 register ******************/ |
aravindsv | 0:ba7650f404af | 4356 | #define CAN_F10R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4357 | #define CAN_F10R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4358 | #define CAN_F10R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4359 | #define CAN_F10R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4360 | #define CAN_F10R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4361 | #define CAN_F10R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4362 | #define CAN_F10R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4363 | #define CAN_F10R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4364 | #define CAN_F10R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4365 | #define CAN_F10R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4366 | #define CAN_F10R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4367 | #define CAN_F10R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4368 | #define CAN_F10R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4369 | #define CAN_F10R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4370 | #define CAN_F10R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4371 | #define CAN_F10R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4372 | #define CAN_F10R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4373 | #define CAN_F10R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4374 | #define CAN_F10R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4375 | #define CAN_F10R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4376 | #define CAN_F10R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4377 | #define CAN_F10R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4378 | #define CAN_F10R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4379 | #define CAN_F10R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4380 | #define CAN_F10R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4381 | #define CAN_F10R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4382 | #define CAN_F10R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4383 | #define CAN_F10R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4384 | #define CAN_F10R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4385 | #define CAN_F10R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4386 | #define CAN_F10R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4387 | #define CAN_F10R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4388 | |
aravindsv | 0:ba7650f404af | 4389 | /******************* Bit definition for CAN_F11R1 register ******************/ |
aravindsv | 0:ba7650f404af | 4390 | #define CAN_F11R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4391 | #define CAN_F11R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4392 | #define CAN_F11R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4393 | #define CAN_F11R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4394 | #define CAN_F11R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4395 | #define CAN_F11R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4396 | #define CAN_F11R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4397 | #define CAN_F11R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4398 | #define CAN_F11R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4399 | #define CAN_F11R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4400 | #define CAN_F11R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4401 | #define CAN_F11R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4402 | #define CAN_F11R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4403 | #define CAN_F11R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4404 | #define CAN_F11R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4405 | #define CAN_F11R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4406 | #define CAN_F11R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4407 | #define CAN_F11R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4408 | #define CAN_F11R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4409 | #define CAN_F11R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4410 | #define CAN_F11R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4411 | #define CAN_F11R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4412 | #define CAN_F11R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4413 | #define CAN_F11R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4414 | #define CAN_F11R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4415 | #define CAN_F11R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4416 | #define CAN_F11R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4417 | #define CAN_F11R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4418 | #define CAN_F11R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4419 | #define CAN_F11R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4420 | #define CAN_F11R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4421 | #define CAN_F11R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4422 | |
aravindsv | 0:ba7650f404af | 4423 | /******************* Bit definition for CAN_F12R1 register ******************/ |
aravindsv | 0:ba7650f404af | 4424 | #define CAN_F12R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4425 | #define CAN_F12R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4426 | #define CAN_F12R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4427 | #define CAN_F12R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4428 | #define CAN_F12R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4429 | #define CAN_F12R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4430 | #define CAN_F12R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4431 | #define CAN_F12R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4432 | #define CAN_F12R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4433 | #define CAN_F12R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4434 | #define CAN_F12R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4435 | #define CAN_F12R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4436 | #define CAN_F12R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4437 | #define CAN_F12R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4438 | #define CAN_F12R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4439 | #define CAN_F12R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4440 | #define CAN_F12R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4441 | #define CAN_F12R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4442 | #define CAN_F12R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4443 | #define CAN_F12R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4444 | #define CAN_F12R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4445 | #define CAN_F12R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4446 | #define CAN_F12R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4447 | #define CAN_F12R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4448 | #define CAN_F12R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4449 | #define CAN_F12R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4450 | #define CAN_F12R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4451 | #define CAN_F12R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4452 | #define CAN_F12R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4453 | #define CAN_F12R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4454 | #define CAN_F12R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4455 | #define CAN_F12R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4456 | |
aravindsv | 0:ba7650f404af | 4457 | /******************* Bit definition for CAN_F13R1 register ******************/ |
aravindsv | 0:ba7650f404af | 4458 | #define CAN_F13R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4459 | #define CAN_F13R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4460 | #define CAN_F13R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4461 | #define CAN_F13R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4462 | #define CAN_F13R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4463 | #define CAN_F13R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4464 | #define CAN_F13R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4465 | #define CAN_F13R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4466 | #define CAN_F13R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4467 | #define CAN_F13R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4468 | #define CAN_F13R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4469 | #define CAN_F13R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4470 | #define CAN_F13R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4471 | #define CAN_F13R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4472 | #define CAN_F13R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4473 | #define CAN_F13R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4474 | #define CAN_F13R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4475 | #define CAN_F13R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4476 | #define CAN_F13R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4477 | #define CAN_F13R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4478 | #define CAN_F13R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4479 | #define CAN_F13R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4480 | #define CAN_F13R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4481 | #define CAN_F13R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4482 | #define CAN_F13R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4483 | #define CAN_F13R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4484 | #define CAN_F13R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4485 | #define CAN_F13R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4486 | #define CAN_F13R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4487 | #define CAN_F13R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4488 | #define CAN_F13R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4489 | #define CAN_F13R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4490 | |
aravindsv | 0:ba7650f404af | 4491 | /******************* Bit definition for CAN_F0R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4492 | #define CAN_F0R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4493 | #define CAN_F0R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4494 | #define CAN_F0R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4495 | #define CAN_F0R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4496 | #define CAN_F0R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4497 | #define CAN_F0R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4498 | #define CAN_F0R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4499 | #define CAN_F0R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4500 | #define CAN_F0R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4501 | #define CAN_F0R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4502 | #define CAN_F0R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4503 | #define CAN_F0R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4504 | #define CAN_F0R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4505 | #define CAN_F0R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4506 | #define CAN_F0R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4507 | #define CAN_F0R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4508 | #define CAN_F0R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4509 | #define CAN_F0R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4510 | #define CAN_F0R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4511 | #define CAN_F0R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4512 | #define CAN_F0R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4513 | #define CAN_F0R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4514 | #define CAN_F0R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4515 | #define CAN_F0R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4516 | #define CAN_F0R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4517 | #define CAN_F0R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4518 | #define CAN_F0R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4519 | #define CAN_F0R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4520 | #define CAN_F0R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4521 | #define CAN_F0R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4522 | #define CAN_F0R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4523 | #define CAN_F0R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4524 | |
aravindsv | 0:ba7650f404af | 4525 | /******************* Bit definition for CAN_F1R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4526 | #define CAN_F1R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4527 | #define CAN_F1R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4528 | #define CAN_F1R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4529 | #define CAN_F1R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4530 | #define CAN_F1R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4531 | #define CAN_F1R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4532 | #define CAN_F1R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4533 | #define CAN_F1R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4534 | #define CAN_F1R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4535 | #define CAN_F1R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4536 | #define CAN_F1R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4537 | #define CAN_F1R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4538 | #define CAN_F1R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4539 | #define CAN_F1R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4540 | #define CAN_F1R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4541 | #define CAN_F1R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4542 | #define CAN_F1R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4543 | #define CAN_F1R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4544 | #define CAN_F1R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4545 | #define CAN_F1R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4546 | #define CAN_F1R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4547 | #define CAN_F1R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4548 | #define CAN_F1R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4549 | #define CAN_F1R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4550 | #define CAN_F1R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4551 | #define CAN_F1R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4552 | #define CAN_F1R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4553 | #define CAN_F1R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4554 | #define CAN_F1R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4555 | #define CAN_F1R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4556 | #define CAN_F1R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4557 | #define CAN_F1R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4558 | |
aravindsv | 0:ba7650f404af | 4559 | /******************* Bit definition for CAN_F2R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4560 | #define CAN_F2R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4561 | #define CAN_F2R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4562 | #define CAN_F2R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4563 | #define CAN_F2R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4564 | #define CAN_F2R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4565 | #define CAN_F2R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4566 | #define CAN_F2R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4567 | #define CAN_F2R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4568 | #define CAN_F2R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4569 | #define CAN_F2R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4570 | #define CAN_F2R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4571 | #define CAN_F2R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4572 | #define CAN_F2R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4573 | #define CAN_F2R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4574 | #define CAN_F2R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4575 | #define CAN_F2R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4576 | #define CAN_F2R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4577 | #define CAN_F2R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4578 | #define CAN_F2R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4579 | #define CAN_F2R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4580 | #define CAN_F2R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4581 | #define CAN_F2R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4582 | #define CAN_F2R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4583 | #define CAN_F2R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4584 | #define CAN_F2R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4585 | #define CAN_F2R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4586 | #define CAN_F2R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4587 | #define CAN_F2R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4588 | #define CAN_F2R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4589 | #define CAN_F2R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4590 | #define CAN_F2R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4591 | #define CAN_F2R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4592 | |
aravindsv | 0:ba7650f404af | 4593 | /******************* Bit definition for CAN_F3R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4594 | #define CAN_F3R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4595 | #define CAN_F3R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4596 | #define CAN_F3R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4597 | #define CAN_F3R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4598 | #define CAN_F3R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4599 | #define CAN_F3R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4600 | #define CAN_F3R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4601 | #define CAN_F3R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4602 | #define CAN_F3R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4603 | #define CAN_F3R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4604 | #define CAN_F3R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4605 | #define CAN_F3R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4606 | #define CAN_F3R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4607 | #define CAN_F3R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4608 | #define CAN_F3R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4609 | #define CAN_F3R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4610 | #define CAN_F3R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4611 | #define CAN_F3R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4612 | #define CAN_F3R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4613 | #define CAN_F3R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4614 | #define CAN_F3R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4615 | #define CAN_F3R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4616 | #define CAN_F3R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4617 | #define CAN_F3R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4618 | #define CAN_F3R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4619 | #define CAN_F3R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4620 | #define CAN_F3R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4621 | #define CAN_F3R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4622 | #define CAN_F3R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4623 | #define CAN_F3R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4624 | #define CAN_F3R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4625 | #define CAN_F3R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4626 | |
aravindsv | 0:ba7650f404af | 4627 | /******************* Bit definition for CAN_F4R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4628 | #define CAN_F4R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4629 | #define CAN_F4R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4630 | #define CAN_F4R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4631 | #define CAN_F4R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4632 | #define CAN_F4R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4633 | #define CAN_F4R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4634 | #define CAN_F4R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4635 | #define CAN_F4R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4636 | #define CAN_F4R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4637 | #define CAN_F4R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4638 | #define CAN_F4R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4639 | #define CAN_F4R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4640 | #define CAN_F4R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4641 | #define CAN_F4R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4642 | #define CAN_F4R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4643 | #define CAN_F4R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4644 | #define CAN_F4R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4645 | #define CAN_F4R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4646 | #define CAN_F4R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4647 | #define CAN_F4R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4648 | #define CAN_F4R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4649 | #define CAN_F4R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4650 | #define CAN_F4R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4651 | #define CAN_F4R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4652 | #define CAN_F4R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4653 | #define CAN_F4R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4654 | #define CAN_F4R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4655 | #define CAN_F4R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4656 | #define CAN_F4R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4657 | #define CAN_F4R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4658 | #define CAN_F4R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4659 | #define CAN_F4R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4660 | |
aravindsv | 0:ba7650f404af | 4661 | /******************* Bit definition for CAN_F5R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4662 | #define CAN_F5R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4663 | #define CAN_F5R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4664 | #define CAN_F5R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4665 | #define CAN_F5R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4666 | #define CAN_F5R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4667 | #define CAN_F5R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4668 | #define CAN_F5R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4669 | #define CAN_F5R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4670 | #define CAN_F5R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4671 | #define CAN_F5R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4672 | #define CAN_F5R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4673 | #define CAN_F5R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4674 | #define CAN_F5R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4675 | #define CAN_F5R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4676 | #define CAN_F5R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4677 | #define CAN_F5R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4678 | #define CAN_F5R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4679 | #define CAN_F5R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4680 | #define CAN_F5R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4681 | #define CAN_F5R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4682 | #define CAN_F5R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4683 | #define CAN_F5R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4684 | #define CAN_F5R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4685 | #define CAN_F5R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4686 | #define CAN_F5R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4687 | #define CAN_F5R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4688 | #define CAN_F5R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4689 | #define CAN_F5R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4690 | #define CAN_F5R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4691 | #define CAN_F5R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4692 | #define CAN_F5R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4693 | #define CAN_F5R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4694 | |
aravindsv | 0:ba7650f404af | 4695 | /******************* Bit definition for CAN_F6R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4696 | #define CAN_F6R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4697 | #define CAN_F6R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4698 | #define CAN_F6R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4699 | #define CAN_F6R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4700 | #define CAN_F6R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4701 | #define CAN_F6R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4702 | #define CAN_F6R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4703 | #define CAN_F6R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4704 | #define CAN_F6R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4705 | #define CAN_F6R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4706 | #define CAN_F6R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4707 | #define CAN_F6R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4708 | #define CAN_F6R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4709 | #define CAN_F6R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4710 | #define CAN_F6R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4711 | #define CAN_F6R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4712 | #define CAN_F6R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4713 | #define CAN_F6R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4714 | #define CAN_F6R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4715 | #define CAN_F6R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4716 | #define CAN_F6R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4717 | #define CAN_F6R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4718 | #define CAN_F6R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4719 | #define CAN_F6R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4720 | #define CAN_F6R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4721 | #define CAN_F6R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4722 | #define CAN_F6R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4723 | #define CAN_F6R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4724 | #define CAN_F6R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4725 | #define CAN_F6R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4726 | #define CAN_F6R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4727 | #define CAN_F6R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4728 | |
aravindsv | 0:ba7650f404af | 4729 | /******************* Bit definition for CAN_F7R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4730 | #define CAN_F7R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4731 | #define CAN_F7R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4732 | #define CAN_F7R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4733 | #define CAN_F7R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4734 | #define CAN_F7R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4735 | #define CAN_F7R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4736 | #define CAN_F7R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4737 | #define CAN_F7R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4738 | #define CAN_F7R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4739 | #define CAN_F7R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4740 | #define CAN_F7R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4741 | #define CAN_F7R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4742 | #define CAN_F7R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4743 | #define CAN_F7R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4744 | #define CAN_F7R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4745 | #define CAN_F7R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4746 | #define CAN_F7R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4747 | #define CAN_F7R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4748 | #define CAN_F7R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4749 | #define CAN_F7R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4750 | #define CAN_F7R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4751 | #define CAN_F7R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4752 | #define CAN_F7R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4753 | #define CAN_F7R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4754 | #define CAN_F7R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4755 | #define CAN_F7R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4756 | #define CAN_F7R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4757 | #define CAN_F7R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4758 | #define CAN_F7R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4759 | #define CAN_F7R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4760 | #define CAN_F7R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4761 | #define CAN_F7R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4762 | |
aravindsv | 0:ba7650f404af | 4763 | /******************* Bit definition for CAN_F8R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4764 | #define CAN_F8R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4765 | #define CAN_F8R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4766 | #define CAN_F8R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4767 | #define CAN_F8R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4768 | #define CAN_F8R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4769 | #define CAN_F8R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4770 | #define CAN_F8R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4771 | #define CAN_F8R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4772 | #define CAN_F8R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4773 | #define CAN_F8R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4774 | #define CAN_F8R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4775 | #define CAN_F8R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4776 | #define CAN_F8R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4777 | #define CAN_F8R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4778 | #define CAN_F8R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4779 | #define CAN_F8R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4780 | #define CAN_F8R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4781 | #define CAN_F8R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4782 | #define CAN_F8R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4783 | #define CAN_F8R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4784 | #define CAN_F8R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4785 | #define CAN_F8R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4786 | #define CAN_F8R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4787 | #define CAN_F8R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4788 | #define CAN_F8R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4789 | #define CAN_F8R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4790 | #define CAN_F8R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4791 | #define CAN_F8R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4792 | #define CAN_F8R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4793 | #define CAN_F8R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4794 | #define CAN_F8R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4795 | #define CAN_F8R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4796 | |
aravindsv | 0:ba7650f404af | 4797 | /******************* Bit definition for CAN_F9R2 register *******************/ |
aravindsv | 0:ba7650f404af | 4798 | #define CAN_F9R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4799 | #define CAN_F9R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4800 | #define CAN_F9R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4801 | #define CAN_F9R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4802 | #define CAN_F9R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4803 | #define CAN_F9R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4804 | #define CAN_F9R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4805 | #define CAN_F9R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4806 | #define CAN_F9R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4807 | #define CAN_F9R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4808 | #define CAN_F9R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4809 | #define CAN_F9R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4810 | #define CAN_F9R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4811 | #define CAN_F9R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4812 | #define CAN_F9R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4813 | #define CAN_F9R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4814 | #define CAN_F9R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4815 | #define CAN_F9R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4816 | #define CAN_F9R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4817 | #define CAN_F9R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4818 | #define CAN_F9R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4819 | #define CAN_F9R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4820 | #define CAN_F9R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4821 | #define CAN_F9R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4822 | #define CAN_F9R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4823 | #define CAN_F9R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4824 | #define CAN_F9R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4825 | #define CAN_F9R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4826 | #define CAN_F9R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4827 | #define CAN_F9R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4828 | #define CAN_F9R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4829 | #define CAN_F9R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4830 | |
aravindsv | 0:ba7650f404af | 4831 | /******************* Bit definition for CAN_F10R2 register ******************/ |
aravindsv | 0:ba7650f404af | 4832 | #define CAN_F10R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4833 | #define CAN_F10R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4834 | #define CAN_F10R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4835 | #define CAN_F10R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4836 | #define CAN_F10R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4837 | #define CAN_F10R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4838 | #define CAN_F10R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4839 | #define CAN_F10R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4840 | #define CAN_F10R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4841 | #define CAN_F10R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4842 | #define CAN_F10R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4843 | #define CAN_F10R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4844 | #define CAN_F10R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4845 | #define CAN_F10R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4846 | #define CAN_F10R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4847 | #define CAN_F10R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4848 | #define CAN_F10R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4849 | #define CAN_F10R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4850 | #define CAN_F10R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4851 | #define CAN_F10R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4852 | #define CAN_F10R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4853 | #define CAN_F10R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4854 | #define CAN_F10R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4855 | #define CAN_F10R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4856 | #define CAN_F10R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4857 | #define CAN_F10R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4858 | #define CAN_F10R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4859 | #define CAN_F10R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4860 | #define CAN_F10R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4861 | #define CAN_F10R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4862 | #define CAN_F10R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4863 | #define CAN_F10R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4864 | |
aravindsv | 0:ba7650f404af | 4865 | /******************* Bit definition for CAN_F11R2 register ******************/ |
aravindsv | 0:ba7650f404af | 4866 | #define CAN_F11R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4867 | #define CAN_F11R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4868 | #define CAN_F11R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4869 | #define CAN_F11R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4870 | #define CAN_F11R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4871 | #define CAN_F11R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4872 | #define CAN_F11R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4873 | #define CAN_F11R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4874 | #define CAN_F11R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4875 | #define CAN_F11R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4876 | #define CAN_F11R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4877 | #define CAN_F11R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4878 | #define CAN_F11R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4879 | #define CAN_F11R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4880 | #define CAN_F11R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4881 | #define CAN_F11R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4882 | #define CAN_F11R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4883 | #define CAN_F11R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4884 | #define CAN_F11R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4885 | #define CAN_F11R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4886 | #define CAN_F11R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4887 | #define CAN_F11R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4888 | #define CAN_F11R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4889 | #define CAN_F11R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4890 | #define CAN_F11R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4891 | #define CAN_F11R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4892 | #define CAN_F11R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4893 | #define CAN_F11R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4894 | #define CAN_F11R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4895 | #define CAN_F11R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4896 | #define CAN_F11R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4897 | #define CAN_F11R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4898 | |
aravindsv | 0:ba7650f404af | 4899 | /******************* Bit definition for CAN_F12R2 register ******************/ |
aravindsv | 0:ba7650f404af | 4900 | #define CAN_F12R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4901 | #define CAN_F12R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4902 | #define CAN_F12R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4903 | #define CAN_F12R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4904 | #define CAN_F12R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4905 | #define CAN_F12R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4906 | #define CAN_F12R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4907 | #define CAN_F12R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4908 | #define CAN_F12R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4909 | #define CAN_F12R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4910 | #define CAN_F12R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4911 | #define CAN_F12R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4912 | #define CAN_F12R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4913 | #define CAN_F12R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4914 | #define CAN_F12R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4915 | #define CAN_F12R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4916 | #define CAN_F12R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4917 | #define CAN_F12R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4918 | #define CAN_F12R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4919 | #define CAN_F12R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4920 | #define CAN_F12R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4921 | #define CAN_F12R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4922 | #define CAN_F12R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4923 | #define CAN_F12R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4924 | #define CAN_F12R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4925 | #define CAN_F12R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4926 | #define CAN_F12R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4927 | #define CAN_F12R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4928 | #define CAN_F12R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4929 | #define CAN_F12R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4930 | #define CAN_F12R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4931 | #define CAN_F12R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4932 | |
aravindsv | 0:ba7650f404af | 4933 | /******************* Bit definition for CAN_F13R2 register ******************/ |
aravindsv | 0:ba7650f404af | 4934 | #define CAN_F13R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ |
aravindsv | 0:ba7650f404af | 4935 | #define CAN_F13R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ |
aravindsv | 0:ba7650f404af | 4936 | #define CAN_F13R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ |
aravindsv | 0:ba7650f404af | 4937 | #define CAN_F13R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ |
aravindsv | 0:ba7650f404af | 4938 | #define CAN_F13R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ |
aravindsv | 0:ba7650f404af | 4939 | #define CAN_F13R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ |
aravindsv | 0:ba7650f404af | 4940 | #define CAN_F13R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ |
aravindsv | 0:ba7650f404af | 4941 | #define CAN_F13R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ |
aravindsv | 0:ba7650f404af | 4942 | #define CAN_F13R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ |
aravindsv | 0:ba7650f404af | 4943 | #define CAN_F13R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ |
aravindsv | 0:ba7650f404af | 4944 | #define CAN_F13R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ |
aravindsv | 0:ba7650f404af | 4945 | #define CAN_F13R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ |
aravindsv | 0:ba7650f404af | 4946 | #define CAN_F13R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ |
aravindsv | 0:ba7650f404af | 4947 | #define CAN_F13R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ |
aravindsv | 0:ba7650f404af | 4948 | #define CAN_F13R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ |
aravindsv | 0:ba7650f404af | 4949 | #define CAN_F13R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ |
aravindsv | 0:ba7650f404af | 4950 | #define CAN_F13R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ |
aravindsv | 0:ba7650f404af | 4951 | #define CAN_F13R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ |
aravindsv | 0:ba7650f404af | 4952 | #define CAN_F13R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ |
aravindsv | 0:ba7650f404af | 4953 | #define CAN_F13R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ |
aravindsv | 0:ba7650f404af | 4954 | #define CAN_F13R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ |
aravindsv | 0:ba7650f404af | 4955 | #define CAN_F13R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ |
aravindsv | 0:ba7650f404af | 4956 | #define CAN_F13R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ |
aravindsv | 0:ba7650f404af | 4957 | #define CAN_F13R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ |
aravindsv | 0:ba7650f404af | 4958 | #define CAN_F13R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ |
aravindsv | 0:ba7650f404af | 4959 | #define CAN_F13R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ |
aravindsv | 0:ba7650f404af | 4960 | #define CAN_F13R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ |
aravindsv | 0:ba7650f404af | 4961 | #define CAN_F13R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ |
aravindsv | 0:ba7650f404af | 4962 | #define CAN_F13R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ |
aravindsv | 0:ba7650f404af | 4963 | #define CAN_F13R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ |
aravindsv | 0:ba7650f404af | 4964 | #define CAN_F13R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ |
aravindsv | 0:ba7650f404af | 4965 | #define CAN_F13R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ |
aravindsv | 0:ba7650f404af | 4966 | |
aravindsv | 0:ba7650f404af | 4967 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 4968 | /* */ |
aravindsv | 0:ba7650f404af | 4969 | /* CRC calculation unit (CRC) */ |
aravindsv | 0:ba7650f404af | 4970 | /* */ |
aravindsv | 0:ba7650f404af | 4971 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 4972 | /******************* Bit definition for CRC_DR register *********************/ |
aravindsv | 0:ba7650f404af | 4973 | #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */ |
aravindsv | 0:ba7650f404af | 4974 | |
aravindsv | 0:ba7650f404af | 4975 | /******************* Bit definition for CRC_IDR register ********************/ |
aravindsv | 0:ba7650f404af | 4976 | #define CRC_IDR_IDR ((uint8_t)0xFF) /*!< General-purpose 8-bit data register bits */ |
aravindsv | 0:ba7650f404af | 4977 | |
aravindsv | 0:ba7650f404af | 4978 | /******************** Bit definition for CRC_CR register ********************/ |
aravindsv | 0:ba7650f404af | 4979 | #define CRC_CR_RESET ((uint32_t)0x00000001) /*!< RESET the CRC computation unit bit */ |
aravindsv | 0:ba7650f404af | 4980 | #define CRC_CR_POLSIZE ((uint32_t)0x00000018) /*!< Polynomial size bits */ |
aravindsv | 0:ba7650f404af | 4981 | #define CRC_CR_POLSIZE_0 ((uint32_t)0x00000008) /*!< Polynomial size bit 0 */ |
aravindsv | 0:ba7650f404af | 4982 | #define CRC_CR_POLSIZE_1 ((uint32_t)0x00000010) /*!< Polynomial size bit 1 */ |
aravindsv | 0:ba7650f404af | 4983 | #define CRC_CR_REV_IN ((uint32_t)0x00000060) /*!< REV_IN Reverse Input Data bits */ |
aravindsv | 0:ba7650f404af | 4984 | #define CRC_CR_REV_IN_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 4985 | #define CRC_CR_REV_IN_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 4986 | #define CRC_CR_REV_OUT ((uint32_t)0x00000080) /*!< REV_OUT Reverse Output Data bits */ |
aravindsv | 0:ba7650f404af | 4987 | |
aravindsv | 0:ba7650f404af | 4988 | /******************* Bit definition for CRC_INIT register *******************/ |
aravindsv | 0:ba7650f404af | 4989 | #define CRC_INIT_INIT ((uint32_t)0xFFFFFFFF) /*!< Initial CRC value bits */ |
aravindsv | 0:ba7650f404af | 4990 | |
aravindsv | 0:ba7650f404af | 4991 | /******************* Bit definition for CRC_POL register ********************/ |
aravindsv | 0:ba7650f404af | 4992 | #define CRC_POL_POL ((uint32_t)0xFFFFFFFF) /*!< Coefficients of the polynomial */ |
aravindsv | 0:ba7650f404af | 4993 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 4994 | /* */ |
aravindsv | 0:ba7650f404af | 4995 | /* Digital to Analog Converter (DAC) */ |
aravindsv | 0:ba7650f404af | 4996 | /* */ |
aravindsv | 0:ba7650f404af | 4997 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 4998 | /******************** Bit definition for DAC_CR register ********************/ |
aravindsv | 0:ba7650f404af | 4999 | #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!< DAC channel1 enable */ |
aravindsv | 0:ba7650f404af | 5000 | #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!< DAC channel1 output buffer disable */ |
aravindsv | 0:ba7650f404af | 5001 | #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!< DAC channel1 Trigger enable */ |
aravindsv | 0:ba7650f404af | 5002 | |
aravindsv | 0:ba7650f404af | 5003 | #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */ |
aravindsv | 0:ba7650f404af | 5004 | #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5005 | #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5006 | #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 5007 | |
aravindsv | 0:ba7650f404af | 5008 | #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
aravindsv | 0:ba7650f404af | 5009 | #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5010 | #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5011 | |
aravindsv | 0:ba7650f404af | 5012 | #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
aravindsv | 0:ba7650f404af | 5013 | #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5014 | #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5015 | #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 5016 | #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 5017 | |
aravindsv | 0:ba7650f404af | 5018 | #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!< DAC channel1 DMA enable */ |
aravindsv | 0:ba7650f404af | 5019 | #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!< DAC channel2 enable */ |
aravindsv | 0:ba7650f404af | 5020 | #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!< DAC channel2 output buffer disable */ |
aravindsv | 0:ba7650f404af | 5021 | #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!< DAC channel2 Trigger enable */ |
aravindsv | 0:ba7650f404af | 5022 | |
aravindsv | 0:ba7650f404af | 5023 | #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */ |
aravindsv | 0:ba7650f404af | 5024 | #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5025 | #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5026 | #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 5027 | |
aravindsv | 0:ba7650f404af | 5028 | #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
aravindsv | 0:ba7650f404af | 5029 | #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5030 | #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5031 | |
aravindsv | 0:ba7650f404af | 5032 | #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
aravindsv | 0:ba7650f404af | 5033 | #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5034 | #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5035 | #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 5036 | #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 5037 | |
aravindsv | 0:ba7650f404af | 5038 | #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!< DAC channel2 DMA enabled */ |
aravindsv | 0:ba7650f404af | 5039 | |
aravindsv | 0:ba7650f404af | 5040 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
aravindsv | 0:ba7650f404af | 5041 | #define DAC_SWTRIGR_SWTRIG1 ((uint8_t)0x01) /*!< DAC channel1 software trigger */ |
aravindsv | 0:ba7650f404af | 5042 | #define DAC_SWTRIGR_SWTRIG2 ((uint8_t)0x02) /*!< DAC channel2 software trigger */ |
aravindsv | 0:ba7650f404af | 5043 | |
aravindsv | 0:ba7650f404af | 5044 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
aravindsv | 0:ba7650f404af | 5045 | #define DAC_DHR12R1_DACC1DHR ((uint16_t)0x0FFF) /*!< DAC channel1 12-bit Right aligned data */ |
aravindsv | 0:ba7650f404af | 5046 | |
aravindsv | 0:ba7650f404af | 5047 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
aravindsv | 0:ba7650f404af | 5048 | #define DAC_DHR12L1_DACC1DHR ((uint16_t)0xFFF0) /*!< DAC channel1 12-bit Left aligned data */ |
aravindsv | 0:ba7650f404af | 5049 | |
aravindsv | 0:ba7650f404af | 5050 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
aravindsv | 0:ba7650f404af | 5051 | #define DAC_DHR8R1_DACC1DHR ((uint8_t)0xFF) /*!< DAC channel1 8-bit Right aligned data */ |
aravindsv | 0:ba7650f404af | 5052 | |
aravindsv | 0:ba7650f404af | 5053 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
aravindsv | 0:ba7650f404af | 5054 | #define DAC_DHR12R2_DACC2DHR ((uint16_t)0x0FFF) /*!< DAC channel2 12-bit Right aligned data */ |
aravindsv | 0:ba7650f404af | 5055 | |
aravindsv | 0:ba7650f404af | 5056 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
aravindsv | 0:ba7650f404af | 5057 | #define DAC_DHR12L2_DACC2DHR ((uint16_t)0xFFF0) /*!< DAC channel2 12-bit Left aligned data */ |
aravindsv | 0:ba7650f404af | 5058 | |
aravindsv | 0:ba7650f404af | 5059 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
aravindsv | 0:ba7650f404af | 5060 | #define DAC_DHR8R2_DACC2DHR ((uint8_t)0xFF) /*!< DAC channel2 8-bit Right aligned data */ |
aravindsv | 0:ba7650f404af | 5061 | |
aravindsv | 0:ba7650f404af | 5062 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
aravindsv | 0:ba7650f404af | 5063 | #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!< DAC channel1 12-bit Right aligned data */ |
aravindsv | 0:ba7650f404af | 5064 | #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!< DAC channel2 12-bit Right aligned data */ |
aravindsv | 0:ba7650f404af | 5065 | |
aravindsv | 0:ba7650f404af | 5066 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
aravindsv | 0:ba7650f404af | 5067 | #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!< DAC channel1 12-bit Left aligned data */ |
aravindsv | 0:ba7650f404af | 5068 | #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!< DAC channel2 12-bit Left aligned data */ |
aravindsv | 0:ba7650f404af | 5069 | |
aravindsv | 0:ba7650f404af | 5070 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
aravindsv | 0:ba7650f404af | 5071 | #define DAC_DHR8RD_DACC1DHR ((uint16_t)0x00FF) /*!< DAC channel1 8-bit Right aligned data */ |
aravindsv | 0:ba7650f404af | 5072 | #define DAC_DHR8RD_DACC2DHR ((uint16_t)0xFF00) /*!< DAC channel2 8-bit Right aligned data */ |
aravindsv | 0:ba7650f404af | 5073 | |
aravindsv | 0:ba7650f404af | 5074 | /******************* Bit definition for DAC_DOR1 register *******************/ |
aravindsv | 0:ba7650f404af | 5075 | #define DAC_DOR1_DACC1DOR ((uint16_t)0x0FFF) /*!< DAC channel1 data output */ |
aravindsv | 0:ba7650f404af | 5076 | |
aravindsv | 0:ba7650f404af | 5077 | /******************* Bit definition for DAC_DOR2 register *******************/ |
aravindsv | 0:ba7650f404af | 5078 | #define DAC_DOR2_DACC2DOR ((uint16_t)0x0FFF) /*!< DAC channel2 data output */ |
aravindsv | 0:ba7650f404af | 5079 | |
aravindsv | 0:ba7650f404af | 5080 | /******************** Bit definition for DAC_SR register ********************/ |
aravindsv | 0:ba7650f404af | 5081 | #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!< DAC channel1 DMA underrun flag */ |
aravindsv | 0:ba7650f404af | 5082 | #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!< DAC channel2 DMA underrun flag */ |
aravindsv | 0:ba7650f404af | 5083 | |
aravindsv | 0:ba7650f404af | 5084 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5085 | /* */ |
aravindsv | 0:ba7650f404af | 5086 | /* Debug MCU (DBGMCU) */ |
aravindsv | 0:ba7650f404af | 5087 | /* */ |
aravindsv | 0:ba7650f404af | 5088 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5089 | /******************** Bit definition for DBGMCU_IDCODE register *************/ |
aravindsv | 0:ba7650f404af | 5090 | #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF) |
aravindsv | 0:ba7650f404af | 5091 | #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000) |
aravindsv | 0:ba7650f404af | 5092 | |
aravindsv | 0:ba7650f404af | 5093 | /******************** Bit definition for DBGMCU_CR register *****************/ |
aravindsv | 0:ba7650f404af | 5094 | #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5095 | #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5096 | #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5097 | #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5098 | |
aravindsv | 0:ba7650f404af | 5099 | #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0) |
aravindsv | 0:ba7650f404af | 5100 | #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040)/*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 5101 | #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080)/*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 5102 | |
aravindsv | 0:ba7650f404af | 5103 | /******************** Bit definition for DBGMCU_APB1_FZ register ************/ |
aravindsv | 0:ba7650f404af | 5104 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5105 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5106 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5107 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5108 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5109 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5110 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5111 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5112 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 5113 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 5114 | #define DBGMCU_APB1_FZ_DBG_CAN1_STOP ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 5115 | |
aravindsv | 0:ba7650f404af | 5116 | /******************** Bit definition for DBGMCU_APB2_FZ register ************/ |
aravindsv | 0:ba7650f404af | 5117 | #define DBGMCU_APB2_FZ_DBG_TIM1_STOP ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5118 | #define DBGMCU_APB2_FZ_DBG_TIM8_STOP ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5119 | #define DBGMCU_APB2_FZ_DBG_TIM15_STOP ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5120 | #define DBGMCU_APB2_FZ_DBG_TIM16_STOP ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5121 | #define DBGMCU_APB2_FZ_DBG_TIM17_STOP ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5122 | |
aravindsv | 0:ba7650f404af | 5123 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5124 | /* */ |
aravindsv | 0:ba7650f404af | 5125 | /* DMA Controller (DMA) */ |
aravindsv | 0:ba7650f404af | 5126 | /* */ |
aravindsv | 0:ba7650f404af | 5127 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5128 | /******************* Bit definition for DMA_ISR register ********************/ |
aravindsv | 0:ba7650f404af | 5129 | #define DMA_ISR_GIF1 ((uint32_t)0x00000001) /*!< Channel 1 Global interrupt flag */ |
aravindsv | 0:ba7650f404af | 5130 | #define DMA_ISR_TCIF1 ((uint32_t)0x00000002) /*!< Channel 1 Transfer Complete flag */ |
aravindsv | 0:ba7650f404af | 5131 | #define DMA_ISR_HTIF1 ((uint32_t)0x00000004) /*!< Channel 1 Half Transfer flag */ |
aravindsv | 0:ba7650f404af | 5132 | #define DMA_ISR_TEIF1 ((uint32_t)0x00000008) /*!< Channel 1 Transfer Error flag */ |
aravindsv | 0:ba7650f404af | 5133 | #define DMA_ISR_GIF2 ((uint32_t)0x00000010) /*!< Channel 2 Global interrupt flag */ |
aravindsv | 0:ba7650f404af | 5134 | #define DMA_ISR_TCIF2 ((uint32_t)0x00000020) /*!< Channel 2 Transfer Complete flag */ |
aravindsv | 0:ba7650f404af | 5135 | #define DMA_ISR_HTIF2 ((uint32_t)0x00000040) /*!< Channel 2 Half Transfer flag */ |
aravindsv | 0:ba7650f404af | 5136 | #define DMA_ISR_TEIF2 ((uint32_t)0x00000080) /*!< Channel 2 Transfer Error flag */ |
aravindsv | 0:ba7650f404af | 5137 | #define DMA_ISR_GIF3 ((uint32_t)0x00000100) /*!< Channel 3 Global interrupt flag */ |
aravindsv | 0:ba7650f404af | 5138 | #define DMA_ISR_TCIF3 ((uint32_t)0x00000200) /*!< Channel 3 Transfer Complete flag */ |
aravindsv | 0:ba7650f404af | 5139 | #define DMA_ISR_HTIF3 ((uint32_t)0x00000400) /*!< Channel 3 Half Transfer flag */ |
aravindsv | 0:ba7650f404af | 5140 | #define DMA_ISR_TEIF3 ((uint32_t)0x00000800) /*!< Channel 3 Transfer Error flag */ |
aravindsv | 0:ba7650f404af | 5141 | #define DMA_ISR_GIF4 ((uint32_t)0x00001000) /*!< Channel 4 Global interrupt flag */ |
aravindsv | 0:ba7650f404af | 5142 | #define DMA_ISR_TCIF4 ((uint32_t)0x00002000) /*!< Channel 4 Transfer Complete flag */ |
aravindsv | 0:ba7650f404af | 5143 | #define DMA_ISR_HTIF4 ((uint32_t)0x00004000) /*!< Channel 4 Half Transfer flag */ |
aravindsv | 0:ba7650f404af | 5144 | #define DMA_ISR_TEIF4 ((uint32_t)0x00008000) /*!< Channel 4 Transfer Error flag */ |
aravindsv | 0:ba7650f404af | 5145 | #define DMA_ISR_GIF5 ((uint32_t)0x00010000) /*!< Channel 5 Global interrupt flag */ |
aravindsv | 0:ba7650f404af | 5146 | #define DMA_ISR_TCIF5 ((uint32_t)0x00020000) /*!< Channel 5 Transfer Complete flag */ |
aravindsv | 0:ba7650f404af | 5147 | #define DMA_ISR_HTIF5 ((uint32_t)0x00040000) /*!< Channel 5 Half Transfer flag */ |
aravindsv | 0:ba7650f404af | 5148 | #define DMA_ISR_TEIF5 ((uint32_t)0x00080000) /*!< Channel 5 Transfer Error flag */ |
aravindsv | 0:ba7650f404af | 5149 | #define DMA_ISR_GIF6 ((uint32_t)0x00100000) /*!< Channel 6 Global interrupt flag */ |
aravindsv | 0:ba7650f404af | 5150 | #define DMA_ISR_TCIF6 ((uint32_t)0x00200000) /*!< Channel 6 Transfer Complete flag */ |
aravindsv | 0:ba7650f404af | 5151 | #define DMA_ISR_HTIF6 ((uint32_t)0x00400000) /*!< Channel 6 Half Transfer flag */ |
aravindsv | 0:ba7650f404af | 5152 | #define DMA_ISR_TEIF6 ((uint32_t)0x00800000) /*!< Channel 6 Transfer Error flag */ |
aravindsv | 0:ba7650f404af | 5153 | #define DMA_ISR_GIF7 ((uint32_t)0x01000000) /*!< Channel 7 Global interrupt flag */ |
aravindsv | 0:ba7650f404af | 5154 | #define DMA_ISR_TCIF7 ((uint32_t)0x02000000) /*!< Channel 7 Transfer Complete flag */ |
aravindsv | 0:ba7650f404af | 5155 | #define DMA_ISR_HTIF7 ((uint32_t)0x04000000) /*!< Channel 7 Half Transfer flag */ |
aravindsv | 0:ba7650f404af | 5156 | #define DMA_ISR_TEIF7 ((uint32_t)0x08000000) /*!< Channel 7 Transfer Error flag */ |
aravindsv | 0:ba7650f404af | 5157 | |
aravindsv | 0:ba7650f404af | 5158 | /******************* Bit definition for DMA_IFCR register *******************/ |
aravindsv | 0:ba7650f404af | 5159 | #define DMA_IFCR_CGIF1 ((uint32_t)0x00000001) /*!< Channel 1 Global interrupt clear */ |
aravindsv | 0:ba7650f404af | 5160 | #define DMA_IFCR_CTCIF1 ((uint32_t)0x00000002) /*!< Channel 1 Transfer Complete clear */ |
aravindsv | 0:ba7650f404af | 5161 | #define DMA_IFCR_CHTIF1 ((uint32_t)0x00000004) /*!< Channel 1 Half Transfer clear */ |
aravindsv | 0:ba7650f404af | 5162 | #define DMA_IFCR_CTEIF1 ((uint32_t)0x00000008) /*!< Channel 1 Transfer Error clear */ |
aravindsv | 0:ba7650f404af | 5163 | #define DMA_IFCR_CGIF2 ((uint32_t)0x00000010) /*!< Channel 2 Global interrupt clear */ |
aravindsv | 0:ba7650f404af | 5164 | #define DMA_IFCR_CTCIF2 ((uint32_t)0x00000020) /*!< Channel 2 Transfer Complete clear */ |
aravindsv | 0:ba7650f404af | 5165 | #define DMA_IFCR_CHTIF2 ((uint32_t)0x00000040) /*!< Channel 2 Half Transfer clear */ |
aravindsv | 0:ba7650f404af | 5166 | #define DMA_IFCR_CTEIF2 ((uint32_t)0x00000080) /*!< Channel 2 Transfer Error clear */ |
aravindsv | 0:ba7650f404af | 5167 | #define DMA_IFCR_CGIF3 ((uint32_t)0x00000100) /*!< Channel 3 Global interrupt clear */ |
aravindsv | 0:ba7650f404af | 5168 | #define DMA_IFCR_CTCIF3 ((uint32_t)0x00000200) /*!< Channel 3 Transfer Complete clear */ |
aravindsv | 0:ba7650f404af | 5169 | #define DMA_IFCR_CHTIF3 ((uint32_t)0x00000400) /*!< Channel 3 Half Transfer clear */ |
aravindsv | 0:ba7650f404af | 5170 | #define DMA_IFCR_CTEIF3 ((uint32_t)0x00000800) /*!< Channel 3 Transfer Error clear */ |
aravindsv | 0:ba7650f404af | 5171 | #define DMA_IFCR_CGIF4 ((uint32_t)0x00001000) /*!< Channel 4 Global interrupt clear */ |
aravindsv | 0:ba7650f404af | 5172 | #define DMA_IFCR_CTCIF4 ((uint32_t)0x00002000) /*!< Channel 4 Transfer Complete clear */ |
aravindsv | 0:ba7650f404af | 5173 | #define DMA_IFCR_CHTIF4 ((uint32_t)0x00004000) /*!< Channel 4 Half Transfer clear */ |
aravindsv | 0:ba7650f404af | 5174 | #define DMA_IFCR_CTEIF4 ((uint32_t)0x00008000) /*!< Channel 4 Transfer Error clear */ |
aravindsv | 0:ba7650f404af | 5175 | #define DMA_IFCR_CGIF5 ((uint32_t)0x00010000) /*!< Channel 5 Global interrupt clear */ |
aravindsv | 0:ba7650f404af | 5176 | #define DMA_IFCR_CTCIF5 ((uint32_t)0x00020000) /*!< Channel 5 Transfer Complete clear */ |
aravindsv | 0:ba7650f404af | 5177 | #define DMA_IFCR_CHTIF5 ((uint32_t)0x00040000) /*!< Channel 5 Half Transfer clear */ |
aravindsv | 0:ba7650f404af | 5178 | #define DMA_IFCR_CTEIF5 ((uint32_t)0x00080000) /*!< Channel 5 Transfer Error clear */ |
aravindsv | 0:ba7650f404af | 5179 | #define DMA_IFCR_CGIF6 ((uint32_t)0x00100000) /*!< Channel 6 Global interrupt clear */ |
aravindsv | 0:ba7650f404af | 5180 | #define DMA_IFCR_CTCIF6 ((uint32_t)0x00200000) /*!< Channel 6 Transfer Complete clear */ |
aravindsv | 0:ba7650f404af | 5181 | #define DMA_IFCR_CHTIF6 ((uint32_t)0x00400000) /*!< Channel 6 Half Transfer clear */ |
aravindsv | 0:ba7650f404af | 5182 | #define DMA_IFCR_CTEIF6 ((uint32_t)0x00800000) /*!< Channel 6 Transfer Error clear */ |
aravindsv | 0:ba7650f404af | 5183 | #define DMA_IFCR_CGIF7 ((uint32_t)0x01000000) /*!< Channel 7 Global interrupt clear */ |
aravindsv | 0:ba7650f404af | 5184 | #define DMA_IFCR_CTCIF7 ((uint32_t)0x02000000) /*!< Channel 7 Transfer Complete clear */ |
aravindsv | 0:ba7650f404af | 5185 | #define DMA_IFCR_CHTIF7 ((uint32_t)0x04000000) /*!< Channel 7 Half Transfer clear */ |
aravindsv | 0:ba7650f404af | 5186 | #define DMA_IFCR_CTEIF7 ((uint32_t)0x08000000) /*!< Channel 7 Transfer Error clear */ |
aravindsv | 0:ba7650f404af | 5187 | |
aravindsv | 0:ba7650f404af | 5188 | /******************* Bit definition for DMA_CCR register ********************/ |
aravindsv | 0:ba7650f404af | 5189 | #define DMA_CCR_EN ((uint32_t)0x00000001) /*!< Channel enable */ |
aravindsv | 0:ba7650f404af | 5190 | #define DMA_CCR_TCIE ((uint32_t)0x00000002) /*!< Transfer complete interrupt enable */ |
aravindsv | 0:ba7650f404af | 5191 | #define DMA_CCR_HTIE ((uint32_t)0x00000004) /*!< Half Transfer interrupt enable */ |
aravindsv | 0:ba7650f404af | 5192 | #define DMA_CCR_TEIE ((uint32_t)0x00000008) /*!< Transfer error interrupt enable */ |
aravindsv | 0:ba7650f404af | 5193 | #define DMA_CCR_DIR ((uint32_t)0x00000010) /*!< Data transfer direction */ |
aravindsv | 0:ba7650f404af | 5194 | #define DMA_CCR_CIRC ((uint32_t)0x00000020) /*!< Circular mode */ |
aravindsv | 0:ba7650f404af | 5195 | #define DMA_CCR_PINC ((uint32_t)0x00000040) /*!< Peripheral increment mode */ |
aravindsv | 0:ba7650f404af | 5196 | #define DMA_CCR_MINC ((uint32_t)0x00000080) /*!< Memory increment mode */ |
aravindsv | 0:ba7650f404af | 5197 | |
aravindsv | 0:ba7650f404af | 5198 | #define DMA_CCR_PSIZE ((uint32_t)0x00000300) /*!< PSIZE[1:0] bits (Peripheral size) */ |
aravindsv | 0:ba7650f404af | 5199 | #define DMA_CCR_PSIZE_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5200 | #define DMA_CCR_PSIZE_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5201 | |
aravindsv | 0:ba7650f404af | 5202 | #define DMA_CCR_MSIZE ((uint32_t)0x00000C00) /*!< MSIZE[1:0] bits (Memory size) */ |
aravindsv | 0:ba7650f404af | 5203 | #define DMA_CCR_MSIZE_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5204 | #define DMA_CCR_MSIZE_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5205 | |
aravindsv | 0:ba7650f404af | 5206 | #define DMA_CCR_PL ((uint32_t)0x00003000) /*!< PL[1:0] bits(Channel Priority level)*/ |
aravindsv | 0:ba7650f404af | 5207 | #define DMA_CCR_PL_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5208 | #define DMA_CCR_PL_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5209 | |
aravindsv | 0:ba7650f404af | 5210 | #define DMA_CCR_MEM2MEM ((uint32_t)0x00004000) /*!< Memory to memory mode */ |
aravindsv | 0:ba7650f404af | 5211 | |
aravindsv | 0:ba7650f404af | 5212 | /****************** Bit definition for DMA_CNDTR register *******************/ |
aravindsv | 0:ba7650f404af | 5213 | #define DMA_CNDTR_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */ |
aravindsv | 0:ba7650f404af | 5214 | |
aravindsv | 0:ba7650f404af | 5215 | /****************** Bit definition for DMA_CPAR register ********************/ |
aravindsv | 0:ba7650f404af | 5216 | #define DMA_CPAR_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */ |
aravindsv | 0:ba7650f404af | 5217 | |
aravindsv | 0:ba7650f404af | 5218 | /****************** Bit definition for DMA_CMAR register ********************/ |
aravindsv | 0:ba7650f404af | 5219 | #define DMA_CMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */ |
aravindsv | 0:ba7650f404af | 5220 | |
aravindsv | 0:ba7650f404af | 5221 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5222 | /* */ |
aravindsv | 0:ba7650f404af | 5223 | /* External Interrupt/Event Controller (EXTI) */ |
aravindsv | 0:ba7650f404af | 5224 | /* */ |
aravindsv | 0:ba7650f404af | 5225 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5226 | /******************* Bit definition for EXTI_IMR register *******************/ |
aravindsv | 0:ba7650f404af | 5227 | #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */ |
aravindsv | 0:ba7650f404af | 5228 | #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */ |
aravindsv | 0:ba7650f404af | 5229 | #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */ |
aravindsv | 0:ba7650f404af | 5230 | #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */ |
aravindsv | 0:ba7650f404af | 5231 | #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */ |
aravindsv | 0:ba7650f404af | 5232 | #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */ |
aravindsv | 0:ba7650f404af | 5233 | #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */ |
aravindsv | 0:ba7650f404af | 5234 | #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */ |
aravindsv | 0:ba7650f404af | 5235 | #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */ |
aravindsv | 0:ba7650f404af | 5236 | #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */ |
aravindsv | 0:ba7650f404af | 5237 | #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */ |
aravindsv | 0:ba7650f404af | 5238 | #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */ |
aravindsv | 0:ba7650f404af | 5239 | #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */ |
aravindsv | 0:ba7650f404af | 5240 | #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */ |
aravindsv | 0:ba7650f404af | 5241 | #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */ |
aravindsv | 0:ba7650f404af | 5242 | #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */ |
aravindsv | 0:ba7650f404af | 5243 | #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */ |
aravindsv | 0:ba7650f404af | 5244 | #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */ |
aravindsv | 0:ba7650f404af | 5245 | #define EXTI_IMR_MR18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */ |
aravindsv | 0:ba7650f404af | 5246 | #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */ |
aravindsv | 0:ba7650f404af | 5247 | #define EXTI_IMR_MR20 ((uint32_t)0x00100000) /*!< Interrupt Mask on line 20 */ |
aravindsv | 0:ba7650f404af | 5248 | #define EXTI_IMR_MR21 ((uint32_t)0x00200000) /*!< Interrupt Mask on line 21 */ |
aravindsv | 0:ba7650f404af | 5249 | #define EXTI_IMR_MR22 ((uint32_t)0x00400000) /*!< Interrupt Mask on line 22 */ |
aravindsv | 0:ba7650f404af | 5250 | #define EXTI_IMR_MR23 ((uint32_t)0x00800000) /*!< Interrupt Mask on line 23 */ |
aravindsv | 0:ba7650f404af | 5251 | #define EXTI_IMR_MR24 ((uint32_t)0x01000000) /*!< Interrupt Mask on line 24 */ |
aravindsv | 0:ba7650f404af | 5252 | #define EXTI_IMR_MR25 ((uint32_t)0x02000000) /*!< Interrupt Mask on line 25 */ |
aravindsv | 0:ba7650f404af | 5253 | #define EXTI_IMR_MR26 ((uint32_t)0x04000000) /*!< Interrupt Mask on line 26 */ |
aravindsv | 0:ba7650f404af | 5254 | #define EXTI_IMR_MR27 ((uint32_t)0x08000000) /*!< Interrupt Mask on line 27 */ |
aravindsv | 0:ba7650f404af | 5255 | #define EXTI_IMR_MR28 ((uint32_t)0x10000000) /*!< Interrupt Mask on line 28 */ |
aravindsv | 0:ba7650f404af | 5256 | |
aravindsv | 0:ba7650f404af | 5257 | /******************* Bit definition for EXTI_EMR register *******************/ |
aravindsv | 0:ba7650f404af | 5258 | #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */ |
aravindsv | 0:ba7650f404af | 5259 | #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */ |
aravindsv | 0:ba7650f404af | 5260 | #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */ |
aravindsv | 0:ba7650f404af | 5261 | #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */ |
aravindsv | 0:ba7650f404af | 5262 | #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */ |
aravindsv | 0:ba7650f404af | 5263 | #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */ |
aravindsv | 0:ba7650f404af | 5264 | #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */ |
aravindsv | 0:ba7650f404af | 5265 | #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */ |
aravindsv | 0:ba7650f404af | 5266 | #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */ |
aravindsv | 0:ba7650f404af | 5267 | #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */ |
aravindsv | 0:ba7650f404af | 5268 | #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */ |
aravindsv | 0:ba7650f404af | 5269 | #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */ |
aravindsv | 0:ba7650f404af | 5270 | #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */ |
aravindsv | 0:ba7650f404af | 5271 | #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */ |
aravindsv | 0:ba7650f404af | 5272 | #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */ |
aravindsv | 0:ba7650f404af | 5273 | #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */ |
aravindsv | 0:ba7650f404af | 5274 | #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */ |
aravindsv | 0:ba7650f404af | 5275 | #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */ |
aravindsv | 0:ba7650f404af | 5276 | #define EXTI_EMR_MR18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */ |
aravindsv | 0:ba7650f404af | 5277 | #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */ |
aravindsv | 0:ba7650f404af | 5278 | #define EXTI_EMR_MR20 ((uint32_t)0x00100000) /*!< Event Mask on line 20 */ |
aravindsv | 0:ba7650f404af | 5279 | #define EXTI_EMR_MR21 ((uint32_t)0x00200000) /*!< Event Mask on line 21 */ |
aravindsv | 0:ba7650f404af | 5280 | #define EXTI_EMR_MR22 ((uint32_t)0x00400000) /*!< Event Mask on line 22 */ |
aravindsv | 0:ba7650f404af | 5281 | #define EXTI_EMR_MR23 ((uint32_t)0x00800000) /*!< Event Mask on line 23 */ |
aravindsv | 0:ba7650f404af | 5282 | #define EXTI_EMR_MR24 ((uint32_t)0x01000000) /*!< Event Mask on line 24 */ |
aravindsv | 0:ba7650f404af | 5283 | #define EXTI_EMR_MR25 ((uint32_t)0x02000000) /*!< Event Mask on line 25 */ |
aravindsv | 0:ba7650f404af | 5284 | #define EXTI_EMR_MR26 ((uint32_t)0x04000000) /*!< Event Mask on line 26 */ |
aravindsv | 0:ba7650f404af | 5285 | #define EXTI_EMR_MR27 ((uint32_t)0x08000000) /*!< Event Mask on line 27 */ |
aravindsv | 0:ba7650f404af | 5286 | #define EXTI_EMR_MR28 ((uint32_t)0x10000000) /*!< Event Mask on line 28 */ |
aravindsv | 0:ba7650f404af | 5287 | |
aravindsv | 0:ba7650f404af | 5288 | /****************** Bit definition for EXTI_RTSR register *******************/ |
aravindsv | 0:ba7650f404af | 5289 | #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */ |
aravindsv | 0:ba7650f404af | 5290 | #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */ |
aravindsv | 0:ba7650f404af | 5291 | #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */ |
aravindsv | 0:ba7650f404af | 5292 | #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */ |
aravindsv | 0:ba7650f404af | 5293 | #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */ |
aravindsv | 0:ba7650f404af | 5294 | #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */ |
aravindsv | 0:ba7650f404af | 5295 | #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */ |
aravindsv | 0:ba7650f404af | 5296 | #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */ |
aravindsv | 0:ba7650f404af | 5297 | #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */ |
aravindsv | 0:ba7650f404af | 5298 | #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */ |
aravindsv | 0:ba7650f404af | 5299 | #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */ |
aravindsv | 0:ba7650f404af | 5300 | #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */ |
aravindsv | 0:ba7650f404af | 5301 | #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */ |
aravindsv | 0:ba7650f404af | 5302 | #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */ |
aravindsv | 0:ba7650f404af | 5303 | #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */ |
aravindsv | 0:ba7650f404af | 5304 | #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */ |
aravindsv | 0:ba7650f404af | 5305 | #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */ |
aravindsv | 0:ba7650f404af | 5306 | #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */ |
aravindsv | 0:ba7650f404af | 5307 | #define EXTI_RTSR_TR18 ((uint32_t)0x00040000) /*!< Rising trigger event configuration bit of line 18 */ |
aravindsv | 0:ba7650f404af | 5308 | #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */ |
aravindsv | 0:ba7650f404af | 5309 | #define EXTI_RTSR_TR20 ((uint32_t)0x00100000) /*!< Rising trigger event configuration bit of line 20 */ |
aravindsv | 0:ba7650f404af | 5310 | #define EXTI_RTSR_TR21 ((uint32_t)0x00200000) /*!< Rising trigger event configuration bit of line 21 */ |
aravindsv | 0:ba7650f404af | 5311 | #define EXTI_RTSR_TR22 ((uint32_t)0x00400000) /*!< Rising trigger event configuration bit of line 22 */ |
aravindsv | 0:ba7650f404af | 5312 | #define EXTI_RTSR_TR23 ((uint32_t)0x00800000) /*!< Rising trigger event configuration bit of line 23 */ |
aravindsv | 0:ba7650f404af | 5313 | #define EXTI_RTSR_TR24 ((uint32_t)0x01000000) /*!< Rising trigger event configuration bit of line 24 */ |
aravindsv | 0:ba7650f404af | 5314 | #define EXTI_RTSR_TR25 ((uint32_t)0x02000000) /*!< Rising trigger event configuration bit of line 25 */ |
aravindsv | 0:ba7650f404af | 5315 | #define EXTI_RTSR_TR26 ((uint32_t)0x04000000) /*!< Rising trigger event configuration bit of line 26 */ |
aravindsv | 0:ba7650f404af | 5316 | #define EXTI_RTSR_TR27 ((uint32_t)0x08000000) /*!< Rising trigger event configuration bit of line 27 */ |
aravindsv | 0:ba7650f404af | 5317 | #define EXTI_RTSR_TR28 ((uint32_t)0x10000000) /*!< Rising trigger event configuration bit of line 28 */ |
aravindsv | 0:ba7650f404af | 5318 | |
aravindsv | 0:ba7650f404af | 5319 | /****************** Bit definition for EXTI_FTSR register *******************/ |
aravindsv | 0:ba7650f404af | 5320 | #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */ |
aravindsv | 0:ba7650f404af | 5321 | #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */ |
aravindsv | 0:ba7650f404af | 5322 | #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */ |
aravindsv | 0:ba7650f404af | 5323 | #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */ |
aravindsv | 0:ba7650f404af | 5324 | #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */ |
aravindsv | 0:ba7650f404af | 5325 | #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */ |
aravindsv | 0:ba7650f404af | 5326 | #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */ |
aravindsv | 0:ba7650f404af | 5327 | #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */ |
aravindsv | 0:ba7650f404af | 5328 | #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */ |
aravindsv | 0:ba7650f404af | 5329 | #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */ |
aravindsv | 0:ba7650f404af | 5330 | #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */ |
aravindsv | 0:ba7650f404af | 5331 | #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */ |
aravindsv | 0:ba7650f404af | 5332 | #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */ |
aravindsv | 0:ba7650f404af | 5333 | #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */ |
aravindsv | 0:ba7650f404af | 5334 | #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */ |
aravindsv | 0:ba7650f404af | 5335 | #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */ |
aravindsv | 0:ba7650f404af | 5336 | #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */ |
aravindsv | 0:ba7650f404af | 5337 | #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */ |
aravindsv | 0:ba7650f404af | 5338 | #define EXTI_FTSR_TR18 ((uint32_t)0x00040000) /*!< Falling trigger event configuration bit of line 18 */ |
aravindsv | 0:ba7650f404af | 5339 | #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */ |
aravindsv | 0:ba7650f404af | 5340 | #define EXTI_FTSR_TR20 ((uint32_t)0x00100000) /*!< Falling trigger event configuration bit of line 20 */ |
aravindsv | 0:ba7650f404af | 5341 | #define EXTI_FTSR_TR21 ((uint32_t)0x00200000) /*!< Falling trigger event configuration bit of line 21 */ |
aravindsv | 0:ba7650f404af | 5342 | #define EXTI_FTSR_TR22 ((uint32_t)0x00400000) /*!< Falling trigger event configuration bit of line 22 */ |
aravindsv | 0:ba7650f404af | 5343 | #define EXTI_FTSR_TR23 ((uint32_t)0x00800000) /*!< Falling trigger event configuration bit of line 23 */ |
aravindsv | 0:ba7650f404af | 5344 | #define EXTI_FTSR_TR24 ((uint32_t)0x01000000) /*!< Falling trigger event configuration bit of line 24 */ |
aravindsv | 0:ba7650f404af | 5345 | #define EXTI_FTSR_TR25 ((uint32_t)0x02000000) /*!< Falling trigger event configuration bit of line 25 */ |
aravindsv | 0:ba7650f404af | 5346 | #define EXTI_FTSR_TR26 ((uint32_t)0x04000000) /*!< Falling trigger event configuration bit of line 26 */ |
aravindsv | 0:ba7650f404af | 5347 | #define EXTI_FTSR_TR27 ((uint32_t)0x08000000) /*!< Falling trigger event configuration bit of line 27 */ |
aravindsv | 0:ba7650f404af | 5348 | #define EXTI_FTSR_TR28 ((uint32_t)0x10000000) /*!< Falling trigger event configuration bit of line 28 */ |
aravindsv | 0:ba7650f404af | 5349 | |
aravindsv | 0:ba7650f404af | 5350 | /****************** Bit definition for EXTI_SWIER register ******************/ |
aravindsv | 0:ba7650f404af | 5351 | #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */ |
aravindsv | 0:ba7650f404af | 5352 | #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */ |
aravindsv | 0:ba7650f404af | 5353 | #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */ |
aravindsv | 0:ba7650f404af | 5354 | #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */ |
aravindsv | 0:ba7650f404af | 5355 | #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */ |
aravindsv | 0:ba7650f404af | 5356 | #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */ |
aravindsv | 0:ba7650f404af | 5357 | #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */ |
aravindsv | 0:ba7650f404af | 5358 | #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */ |
aravindsv | 0:ba7650f404af | 5359 | #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */ |
aravindsv | 0:ba7650f404af | 5360 | #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */ |
aravindsv | 0:ba7650f404af | 5361 | #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */ |
aravindsv | 0:ba7650f404af | 5362 | #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */ |
aravindsv | 0:ba7650f404af | 5363 | #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */ |
aravindsv | 0:ba7650f404af | 5364 | #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */ |
aravindsv | 0:ba7650f404af | 5365 | #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */ |
aravindsv | 0:ba7650f404af | 5366 | #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */ |
aravindsv | 0:ba7650f404af | 5367 | #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */ |
aravindsv | 0:ba7650f404af | 5368 | #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */ |
aravindsv | 0:ba7650f404af | 5369 | #define EXTI_SWIER_SWIER18 ((uint32_t)0x00040000) /*!< Software Interrupt on line 18 */ |
aravindsv | 0:ba7650f404af | 5370 | #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */ |
aravindsv | 0:ba7650f404af | 5371 | #define EXTI_SWIER_SWIER20 ((uint32_t)0x00100000) /*!< Software Interrupt on line 20 */ |
aravindsv | 0:ba7650f404af | 5372 | #define EXTI_SWIER_SWIER21 ((uint32_t)0x00200000) /*!< Software Interrupt on line 21 */ |
aravindsv | 0:ba7650f404af | 5373 | #define EXTI_SWIER_SWIER22 ((uint32_t)0x00400000) /*!< Software Interrupt on line 22 */ |
aravindsv | 0:ba7650f404af | 5374 | #define EXTI_SWIER_SWIER23 ((uint32_t)0x00800000) /*!< Software Interrupt on line 23 */ |
aravindsv | 0:ba7650f404af | 5375 | #define EXTI_SWIER_SWIER24 ((uint32_t)0x01000000) /*!< Software Interrupt on line 24 */ |
aravindsv | 0:ba7650f404af | 5376 | #define EXTI_SWIER_SWIER25 ((uint32_t)0x02000000) /*!< Software Interrupt on line 25 */ |
aravindsv | 0:ba7650f404af | 5377 | #define EXTI_SWIER_SWIER26 ((uint32_t)0x04000000) /*!< Software Interrupt on line 26 */ |
aravindsv | 0:ba7650f404af | 5378 | #define EXTI_SWIER_SWIER27 ((uint32_t)0x08000000) /*!< Software Interrupt on line 27 */ |
aravindsv | 0:ba7650f404af | 5379 | #define EXTI_SWIER_SWIER28 ((uint32_t)0x10000000) /*!< Software Interrupt on line 28 */ |
aravindsv | 0:ba7650f404af | 5380 | |
aravindsv | 0:ba7650f404af | 5381 | /******************* Bit definition for EXTI_PR register ********************/ |
aravindsv | 0:ba7650f404af | 5382 | #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit for line 0 */ |
aravindsv | 0:ba7650f404af | 5383 | #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit for line 1 */ |
aravindsv | 0:ba7650f404af | 5384 | #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit for line 2 */ |
aravindsv | 0:ba7650f404af | 5385 | #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit for line 3 */ |
aravindsv | 0:ba7650f404af | 5386 | #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit for line 4 */ |
aravindsv | 0:ba7650f404af | 5387 | #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit for line 5 */ |
aravindsv | 0:ba7650f404af | 5388 | #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit for line 6 */ |
aravindsv | 0:ba7650f404af | 5389 | #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit for line 7 */ |
aravindsv | 0:ba7650f404af | 5390 | #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit for line 8 */ |
aravindsv | 0:ba7650f404af | 5391 | #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit for line 9 */ |
aravindsv | 0:ba7650f404af | 5392 | #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit for line 10 */ |
aravindsv | 0:ba7650f404af | 5393 | #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit for line 11 */ |
aravindsv | 0:ba7650f404af | 5394 | #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit for line 12 */ |
aravindsv | 0:ba7650f404af | 5395 | #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit for line 13 */ |
aravindsv | 0:ba7650f404af | 5396 | #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit for line 14 */ |
aravindsv | 0:ba7650f404af | 5397 | #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit for line 15 */ |
aravindsv | 0:ba7650f404af | 5398 | #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit for line 16 */ |
aravindsv | 0:ba7650f404af | 5399 | #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit for line 17 */ |
aravindsv | 0:ba7650f404af | 5400 | #define EXTI_PR_PR18 ((uint32_t)0x00040000) /*!< Pending bit for line 18 */ |
aravindsv | 0:ba7650f404af | 5401 | #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit for line 19 */ |
aravindsv | 0:ba7650f404af | 5402 | #define EXTI_PR_PR20 ((uint32_t)0x00100000) /*!< Pending bit for line 20 */ |
aravindsv | 0:ba7650f404af | 5403 | #define EXTI_PR_PR21 ((uint32_t)0x00200000) /*!< Pending bit for line 21 */ |
aravindsv | 0:ba7650f404af | 5404 | #define EXTI_PR_PR22 ((uint32_t)0x00400000) /*!< Pending bit for line 22 */ |
aravindsv | 0:ba7650f404af | 5405 | #define EXTI_PR_PR23 ((uint32_t)0x00800000) /*!< Pending bit for line 23 */ |
aravindsv | 0:ba7650f404af | 5406 | #define EXTI_PR_PR24 ((uint32_t)0x01000000) /*!< Pending bit for line 24 */ |
aravindsv | 0:ba7650f404af | 5407 | #define EXTI_PR_PR25 ((uint32_t)0x02000000) /*!< Pending bit for line 25 */ |
aravindsv | 0:ba7650f404af | 5408 | #define EXTI_PR_PR26 ((uint32_t)0x04000000) /*!< Pending bit for line 26 */ |
aravindsv | 0:ba7650f404af | 5409 | #define EXTI_PR_PR27 ((uint32_t)0x08000000) /*!< Pending bit for line 27 */ |
aravindsv | 0:ba7650f404af | 5410 | #define EXTI_PR_PR28 ((uint32_t)0x10000000) /*!< Pending bit for line 28 */ |
aravindsv | 0:ba7650f404af | 5411 | |
aravindsv | 0:ba7650f404af | 5412 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5413 | /* */ |
aravindsv | 0:ba7650f404af | 5414 | /* FLASH */ |
aravindsv | 0:ba7650f404af | 5415 | /* */ |
aravindsv | 0:ba7650f404af | 5416 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5417 | /******************* Bit definition for FLASH_ACR register ******************/ |
aravindsv | 0:ba7650f404af | 5418 | #define FLASH_ACR_LATENCY ((uint8_t)0x03) /*!< LATENCY[2:0] bits (Latency) */ |
aravindsv | 0:ba7650f404af | 5419 | #define FLASH_ACR_LATENCY_0 ((uint8_t)0x01) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5420 | #define FLASH_ACR_LATENCY_1 ((uint8_t)0x02) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5421 | |
aravindsv | 0:ba7650f404af | 5422 | #define FLASH_ACR_HLFCYA ((uint8_t)0x08) /*!< Flash Half Cycle Access Enable */ |
aravindsv | 0:ba7650f404af | 5423 | #define FLASH_ACR_PRFTBE ((uint8_t)0x10) /*!< Prefetch Buffer Enable */ |
aravindsv | 0:ba7650f404af | 5424 | #define FLASH_ACR_PRFTBS ((uint8_t)0x20) |
aravindsv | 0:ba7650f404af | 5425 | |
aravindsv | 0:ba7650f404af | 5426 | /****************** Bit definition for FLASH_KEYR register ******************/ |
aravindsv | 0:ba7650f404af | 5427 | #define FLASH_KEYR_FKEYR ((uint32_t)0xFFFFFFFF) /*!< FPEC Key */ |
aravindsv | 0:ba7650f404af | 5428 | |
aravindsv | 0:ba7650f404af | 5429 | #define RDP_KEY ((uint16_t)0x00A5) /*!< RDP Key */ |
aravindsv | 0:ba7650f404af | 5430 | #define FLASH_KEY1 ((uint32_t)0x45670123) /*!< FPEC Key1 */ |
aravindsv | 0:ba7650f404af | 5431 | #define FLASH_KEY2 ((uint32_t)0xCDEF89AB) /*!< FPEC Key2 */ |
aravindsv | 0:ba7650f404af | 5432 | |
aravindsv | 0:ba7650f404af | 5433 | /***************** Bit definition for FLASH_OPTKEYR register ****************/ |
aravindsv | 0:ba7650f404af | 5434 | #define FLASH_OPTKEYR_OPTKEYR ((uint32_t)0xFFFFFFFF) /*!< Option Byte Key */ |
aravindsv | 0:ba7650f404af | 5435 | |
aravindsv | 0:ba7650f404af | 5436 | #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */ |
aravindsv | 0:ba7650f404af | 5437 | #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */ |
aravindsv | 0:ba7650f404af | 5438 | |
aravindsv | 0:ba7650f404af | 5439 | /****************** Bit definition for FLASH_SR register *******************/ |
aravindsv | 0:ba7650f404af | 5440 | #define FLASH_SR_BSY ((uint32_t)0x00000001) /*!< Busy */ |
aravindsv | 0:ba7650f404af | 5441 | #define FLASH_SR_PGERR ((uint32_t)0x00000004) /*!< Programming Error */ |
aravindsv | 0:ba7650f404af | 5442 | #define FLASH_SR_WRPERR ((uint32_t)0x00000010) /*!< Write Protection Error */ |
aravindsv | 0:ba7650f404af | 5443 | #define FLASH_SR_EOP ((uint32_t)0x00000020) /*!< End of operation */ |
aravindsv | 0:ba7650f404af | 5444 | |
aravindsv | 0:ba7650f404af | 5445 | /******************* Bit definition for FLASH_CR register *******************/ |
aravindsv | 0:ba7650f404af | 5446 | #define FLASH_CR_PG ((uint32_t)0x00000001) /*!< Programming */ |
aravindsv | 0:ba7650f404af | 5447 | #define FLASH_CR_PER ((uint32_t)0x00000002) /*!< Page Erase */ |
aravindsv | 0:ba7650f404af | 5448 | #define FLASH_CR_MER ((uint32_t)0x00000004) /*!< Mass Erase */ |
aravindsv | 0:ba7650f404af | 5449 | #define FLASH_CR_OPTPG ((uint32_t)0x00000010) /*!< Option Byte Programming */ |
aravindsv | 0:ba7650f404af | 5450 | #define FLASH_CR_OPTER ((uint32_t)0x00000020) /*!< Option Byte Erase */ |
aravindsv | 0:ba7650f404af | 5451 | #define FLASH_CR_STRT ((uint32_t)0x00000040) /*!< Start */ |
aravindsv | 0:ba7650f404af | 5452 | #define FLASH_CR_LOCK ((uint32_t)0x00000080) /*!< Lock */ |
aravindsv | 0:ba7650f404af | 5453 | #define FLASH_CR_OPTWRE ((uint32_t)0x00000200) /*!< Option Bytes Write Enable */ |
aravindsv | 0:ba7650f404af | 5454 | #define FLASH_CR_ERRIE ((uint32_t)0x00000400) /*!< Error Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 5455 | #define FLASH_CR_EOPIE ((uint32_t)0x00001000) /*!< End of operation interrupt enable */ |
aravindsv | 0:ba7650f404af | 5456 | #define FLASH_CR_OBL_LAUNCH ((uint32_t)0x00002000) /*!< OptionBytes Loader Launch */ |
aravindsv | 0:ba7650f404af | 5457 | |
aravindsv | 0:ba7650f404af | 5458 | /******************* Bit definition for FLASH_AR register *******************/ |
aravindsv | 0:ba7650f404af | 5459 | #define FLASH_AR_FAR ((uint32_t)0xFFFFFFFF) /*!< Flash Address */ |
aravindsv | 0:ba7650f404af | 5460 | |
aravindsv | 0:ba7650f404af | 5461 | /****************** Bit definition for FLASH_OBR register *******************/ |
aravindsv | 0:ba7650f404af | 5462 | #define FLASH_OBR_OPTERR ((uint32_t)0x00000001) /*!< Option Byte Error */ |
aravindsv | 0:ba7650f404af | 5463 | #define FLASH_OBR_RDPRT1 ((uint32_t)0x00000002) /*!< Read protection Level 1 */ |
aravindsv | 0:ba7650f404af | 5464 | #define FLASH_OBR_RDPRT2 ((uint32_t)0x00000004) /*!< Read protection Level 2 */ |
aravindsv | 0:ba7650f404af | 5465 | |
aravindsv | 0:ba7650f404af | 5466 | #define FLASH_OBR_USER ((uint32_t)0x00003700) /*!< User Option Bytes */ |
aravindsv | 0:ba7650f404af | 5467 | #define FLASH_OBR_IWDG_SW ((uint32_t)0x00000100) /*!< IWDG SW */ |
aravindsv | 0:ba7650f404af | 5468 | #define FLASH_OBR_nRST_STOP ((uint32_t)0x00000200) /*!< nRST_STOP */ |
aravindsv | 0:ba7650f404af | 5469 | #define FLASH_OBR_nRST_STDBY ((uint32_t)0x00000400) /*!< nRST_STDBY */ |
aravindsv | 0:ba7650f404af | 5470 | |
aravindsv | 0:ba7650f404af | 5471 | /****************** Bit definition for FLASH_WRPR register ******************/ |
aravindsv | 0:ba7650f404af | 5472 | #define FLASH_WRPR_WRP ((uint32_t)0xFFFFFFFF) /*!< Write Protect */ |
aravindsv | 0:ba7650f404af | 5473 | |
aravindsv | 0:ba7650f404af | 5474 | /*----------------------------------------------------------------------------*/ |
aravindsv | 0:ba7650f404af | 5475 | |
aravindsv | 0:ba7650f404af | 5476 | /****************** Bit definition for OB_RDP register **********************/ |
aravindsv | 0:ba7650f404af | 5477 | #define OB_RDP_RDP ((uint32_t)0x000000FF) /*!< Read protection option byte */ |
aravindsv | 0:ba7650f404af | 5478 | #define OB_RDP_nRDP ((uint32_t)0x0000FF00) /*!< Read protection complemented option byte */ |
aravindsv | 0:ba7650f404af | 5479 | |
aravindsv | 0:ba7650f404af | 5480 | /****************** Bit definition for OB_USER register *********************/ |
aravindsv | 0:ba7650f404af | 5481 | #define OB_USER_USER ((uint32_t)0x00FF0000) /*!< User option byte */ |
aravindsv | 0:ba7650f404af | 5482 | #define OB_USER_nUSER ((uint32_t)0xFF000000) /*!< User complemented option byte */ |
aravindsv | 0:ba7650f404af | 5483 | |
aravindsv | 0:ba7650f404af | 5484 | /****************** Bit definition for FLASH_WRP0 register ******************/ |
aravindsv | 0:ba7650f404af | 5485 | #define OB_WRP0_WRP0 ((uint32_t)0x000000FF) /*!< Flash memory write protection option bytes */ |
aravindsv | 0:ba7650f404af | 5486 | #define OB_WRP0_nWRP0 ((uint32_t)0x0000FF00) /*!< Flash memory write protection complemented option bytes */ |
aravindsv | 0:ba7650f404af | 5487 | |
aravindsv | 0:ba7650f404af | 5488 | /****************** Bit definition for FLASH_WRP1 register ******************/ |
aravindsv | 0:ba7650f404af | 5489 | #define OB_WRP1_WRP1 ((uint32_t)0x00FF0000) /*!< Flash memory write protection option bytes */ |
aravindsv | 0:ba7650f404af | 5490 | #define OB_WRP1_nWRP1 ((uint32_t)0xFF000000) /*!< Flash memory write protection complemented option bytes */ |
aravindsv | 0:ba7650f404af | 5491 | |
aravindsv | 0:ba7650f404af | 5492 | /****************** Bit definition for FLASH_WRP2 register ******************/ |
aravindsv | 0:ba7650f404af | 5493 | #define OB_WRP2_WRP2 ((uint32_t)0x000000FF) /*!< Flash memory write protection option bytes */ |
aravindsv | 0:ba7650f404af | 5494 | #define OB_WRP2_nWRP2 ((uint32_t)0x0000FF00) /*!< Flash memory write protection complemented option bytes */ |
aravindsv | 0:ba7650f404af | 5495 | |
aravindsv | 0:ba7650f404af | 5496 | /****************** Bit definition for FLASH_WRP3 register ******************/ |
aravindsv | 0:ba7650f404af | 5497 | #define OB_WRP3_WRP3 ((uint32_t)0x00FF0000) /*!< Flash memory write protection option bytes */ |
aravindsv | 0:ba7650f404af | 5498 | #define OB_WRP3_nWRP3 ((uint32_t)0xFF000000) /*!< Flash memory write protection complemented option bytes */ |
aravindsv | 0:ba7650f404af | 5499 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5500 | /* */ |
aravindsv | 0:ba7650f404af | 5501 | /* General Purpose I/O (GPIO) */ |
aravindsv | 0:ba7650f404af | 5502 | /* */ |
aravindsv | 0:ba7650f404af | 5503 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5504 | /******************* Bit definition for GPIO_MODER register *****************/ |
aravindsv | 0:ba7650f404af | 5505 | #define GPIO_MODER_MODER0 ((uint32_t)0x00000003) |
aravindsv | 0:ba7650f404af | 5506 | #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5507 | #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5508 | #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C) |
aravindsv | 0:ba7650f404af | 5509 | #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5510 | #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5511 | #define GPIO_MODER_MODER2 ((uint32_t)0x00000030) |
aravindsv | 0:ba7650f404af | 5512 | #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5513 | #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5514 | #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0) |
aravindsv | 0:ba7650f404af | 5515 | #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5516 | #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5517 | #define GPIO_MODER_MODER4 ((uint32_t)0x00000300) |
aravindsv | 0:ba7650f404af | 5518 | #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5519 | #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5520 | #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00) |
aravindsv | 0:ba7650f404af | 5521 | #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5522 | #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5523 | #define GPIO_MODER_MODER6 ((uint32_t)0x00003000) |
aravindsv | 0:ba7650f404af | 5524 | #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5525 | #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5526 | #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000) |
aravindsv | 0:ba7650f404af | 5527 | #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5528 | #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5529 | #define GPIO_MODER_MODER8 ((uint32_t)0x00030000) |
aravindsv | 0:ba7650f404af | 5530 | #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 5531 | #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 5532 | #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000) |
aravindsv | 0:ba7650f404af | 5533 | #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 5534 | #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 5535 | #define GPIO_MODER_MODER10 ((uint32_t)0x00300000) |
aravindsv | 0:ba7650f404af | 5536 | #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 5537 | #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 5538 | #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000) |
aravindsv | 0:ba7650f404af | 5539 | #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 5540 | #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000) |
aravindsv | 0:ba7650f404af | 5541 | #define GPIO_MODER_MODER12 ((uint32_t)0x03000000) |
aravindsv | 0:ba7650f404af | 5542 | #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 5543 | #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 5544 | #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000) |
aravindsv | 0:ba7650f404af | 5545 | #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000) |
aravindsv | 0:ba7650f404af | 5546 | #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000) |
aravindsv | 0:ba7650f404af | 5547 | #define GPIO_MODER_MODER14 ((uint32_t)0x30000000) |
aravindsv | 0:ba7650f404af | 5548 | #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000) |
aravindsv | 0:ba7650f404af | 5549 | #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000) |
aravindsv | 0:ba7650f404af | 5550 | #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000) |
aravindsv | 0:ba7650f404af | 5551 | #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000) |
aravindsv | 0:ba7650f404af | 5552 | #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000) |
aravindsv | 0:ba7650f404af | 5553 | |
aravindsv | 0:ba7650f404af | 5554 | |
aravindsv | 0:ba7650f404af | 5555 | /****************** Bit definition for GPIO_OTYPER register *****************/ |
aravindsv | 0:ba7650f404af | 5556 | #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5557 | #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5558 | #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5559 | #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5560 | #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5561 | #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5562 | #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5563 | #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5564 | #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5565 | #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5566 | #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5567 | #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5568 | #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5569 | #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5570 | #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5571 | #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5572 | |
aravindsv | 0:ba7650f404af | 5573 | |
aravindsv | 0:ba7650f404af | 5574 | /**************** Bit definition for GPIO_OSPEEDR register ******************/ |
aravindsv | 0:ba7650f404af | 5575 | #define GPIO_OSPEEDER_OSPEEDR0 ((uint32_t)0x00000003) |
aravindsv | 0:ba7650f404af | 5576 | #define GPIO_OSPEEDER_OSPEEDR0_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5577 | #define GPIO_OSPEEDER_OSPEEDR0_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5578 | #define GPIO_OSPEEDER_OSPEEDR1 ((uint32_t)0x0000000C) |
aravindsv | 0:ba7650f404af | 5579 | #define GPIO_OSPEEDER_OSPEEDR1_0 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5580 | #define GPIO_OSPEEDER_OSPEEDR1_1 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5581 | #define GPIO_OSPEEDER_OSPEEDR2 ((uint32_t)0x00000030) |
aravindsv | 0:ba7650f404af | 5582 | #define GPIO_OSPEEDER_OSPEEDR2_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5583 | #define GPIO_OSPEEDER_OSPEEDR2_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5584 | #define GPIO_OSPEEDER_OSPEEDR3 ((uint32_t)0x000000C0) |
aravindsv | 0:ba7650f404af | 5585 | #define GPIO_OSPEEDER_OSPEEDR3_0 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5586 | #define GPIO_OSPEEDER_OSPEEDR3_1 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5587 | #define GPIO_OSPEEDER_OSPEEDR4 ((uint32_t)0x00000300) |
aravindsv | 0:ba7650f404af | 5588 | #define GPIO_OSPEEDER_OSPEEDR4_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5589 | #define GPIO_OSPEEDER_OSPEEDR4_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5590 | #define GPIO_OSPEEDER_OSPEEDR5 ((uint32_t)0x00000C00) |
aravindsv | 0:ba7650f404af | 5591 | #define GPIO_OSPEEDER_OSPEEDR5_0 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5592 | #define GPIO_OSPEEDER_OSPEEDR5_1 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5593 | #define GPIO_OSPEEDER_OSPEEDR6 ((uint32_t)0x00003000) |
aravindsv | 0:ba7650f404af | 5594 | #define GPIO_OSPEEDER_OSPEEDR6_0 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5595 | #define GPIO_OSPEEDER_OSPEEDR6_1 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5596 | #define GPIO_OSPEEDER_OSPEEDR7 ((uint32_t)0x0000C000) |
aravindsv | 0:ba7650f404af | 5597 | #define GPIO_OSPEEDER_OSPEEDR7_0 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5598 | #define GPIO_OSPEEDER_OSPEEDR7_1 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5599 | #define GPIO_OSPEEDER_OSPEEDR8 ((uint32_t)0x00030000) |
aravindsv | 0:ba7650f404af | 5600 | #define GPIO_OSPEEDER_OSPEEDR8_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 5601 | #define GPIO_OSPEEDER_OSPEEDR8_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 5602 | #define GPIO_OSPEEDER_OSPEEDR9 ((uint32_t)0x000C0000) |
aravindsv | 0:ba7650f404af | 5603 | #define GPIO_OSPEEDER_OSPEEDR9_0 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 5604 | #define GPIO_OSPEEDER_OSPEEDR9_1 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 5605 | #define GPIO_OSPEEDER_OSPEEDR10 ((uint32_t)0x00300000) |
aravindsv | 0:ba7650f404af | 5606 | #define GPIO_OSPEEDER_OSPEEDR10_0 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 5607 | #define GPIO_OSPEEDER_OSPEEDR10_1 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 5608 | #define GPIO_OSPEEDER_OSPEEDR11 ((uint32_t)0x00C00000) |
aravindsv | 0:ba7650f404af | 5609 | #define GPIO_OSPEEDER_OSPEEDR11_0 ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 5610 | #define GPIO_OSPEEDER_OSPEEDR11_1 ((uint32_t)0x00800000) |
aravindsv | 0:ba7650f404af | 5611 | #define GPIO_OSPEEDER_OSPEEDR12 ((uint32_t)0x03000000) |
aravindsv | 0:ba7650f404af | 5612 | #define GPIO_OSPEEDER_OSPEEDR12_0 ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 5613 | #define GPIO_OSPEEDER_OSPEEDR12_1 ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 5614 | #define GPIO_OSPEEDER_OSPEEDR13 ((uint32_t)0x0C000000) |
aravindsv | 0:ba7650f404af | 5615 | #define GPIO_OSPEEDER_OSPEEDR13_0 ((uint32_t)0x04000000) |
aravindsv | 0:ba7650f404af | 5616 | #define GPIO_OSPEEDER_OSPEEDR13_1 ((uint32_t)0x08000000) |
aravindsv | 0:ba7650f404af | 5617 | #define GPIO_OSPEEDER_OSPEEDR14 ((uint32_t)0x30000000) |
aravindsv | 0:ba7650f404af | 5618 | #define GPIO_OSPEEDER_OSPEEDR14_0 ((uint32_t)0x10000000) |
aravindsv | 0:ba7650f404af | 5619 | #define GPIO_OSPEEDER_OSPEEDR14_1 ((uint32_t)0x20000000) |
aravindsv | 0:ba7650f404af | 5620 | #define GPIO_OSPEEDER_OSPEEDR15 ((uint32_t)0xC0000000) |
aravindsv | 0:ba7650f404af | 5621 | #define GPIO_OSPEEDER_OSPEEDR15_0 ((uint32_t)0x40000000) |
aravindsv | 0:ba7650f404af | 5622 | #define GPIO_OSPEEDER_OSPEEDR15_1 ((uint32_t)0x80000000) |
aravindsv | 0:ba7650f404af | 5623 | |
aravindsv | 0:ba7650f404af | 5624 | /******************* Bit definition for GPIO_PUPDR register ******************/ |
aravindsv | 0:ba7650f404af | 5625 | #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003) |
aravindsv | 0:ba7650f404af | 5626 | #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5627 | #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5628 | #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C) |
aravindsv | 0:ba7650f404af | 5629 | #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5630 | #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5631 | #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030) |
aravindsv | 0:ba7650f404af | 5632 | #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5633 | #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5634 | #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0) |
aravindsv | 0:ba7650f404af | 5635 | #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5636 | #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5637 | #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300) |
aravindsv | 0:ba7650f404af | 5638 | #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5639 | #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5640 | #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00) |
aravindsv | 0:ba7650f404af | 5641 | #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5642 | #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5643 | #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000) |
aravindsv | 0:ba7650f404af | 5644 | #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5645 | #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5646 | #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000) |
aravindsv | 0:ba7650f404af | 5647 | #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5648 | #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5649 | #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000) |
aravindsv | 0:ba7650f404af | 5650 | #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 5651 | #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 5652 | #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000) |
aravindsv | 0:ba7650f404af | 5653 | #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 5654 | #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 5655 | #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000) |
aravindsv | 0:ba7650f404af | 5656 | #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 5657 | #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 5658 | #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000) |
aravindsv | 0:ba7650f404af | 5659 | #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 5660 | #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000) |
aravindsv | 0:ba7650f404af | 5661 | #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000) |
aravindsv | 0:ba7650f404af | 5662 | #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 5663 | #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 5664 | #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000) |
aravindsv | 0:ba7650f404af | 5665 | #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000) |
aravindsv | 0:ba7650f404af | 5666 | #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000) |
aravindsv | 0:ba7650f404af | 5667 | #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000) |
aravindsv | 0:ba7650f404af | 5668 | #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000) |
aravindsv | 0:ba7650f404af | 5669 | #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000) |
aravindsv | 0:ba7650f404af | 5670 | #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000) |
aravindsv | 0:ba7650f404af | 5671 | #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000) |
aravindsv | 0:ba7650f404af | 5672 | #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000) |
aravindsv | 0:ba7650f404af | 5673 | |
aravindsv | 0:ba7650f404af | 5674 | /******************* Bit definition for GPIO_IDR register *******************/ |
aravindsv | 0:ba7650f404af | 5675 | #define GPIO_IDR_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5676 | #define GPIO_IDR_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5677 | #define GPIO_IDR_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5678 | #define GPIO_IDR_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5679 | #define GPIO_IDR_4 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5680 | #define GPIO_IDR_5 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5681 | #define GPIO_IDR_6 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5682 | #define GPIO_IDR_7 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5683 | #define GPIO_IDR_8 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5684 | #define GPIO_IDR_9 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5685 | #define GPIO_IDR_10 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5686 | #define GPIO_IDR_11 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5687 | #define GPIO_IDR_12 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5688 | #define GPIO_IDR_13 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5689 | #define GPIO_IDR_14 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5690 | #define GPIO_IDR_15 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5691 | |
aravindsv | 0:ba7650f404af | 5692 | /****************** Bit definition for GPIO_ODR register ********************/ |
aravindsv | 0:ba7650f404af | 5693 | #define GPIO_ODR_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5694 | #define GPIO_ODR_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5695 | #define GPIO_ODR_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5696 | #define GPIO_ODR_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5697 | #define GPIO_ODR_4 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5698 | #define GPIO_ODR_5 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5699 | #define GPIO_ODR_6 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5700 | #define GPIO_ODR_7 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5701 | #define GPIO_ODR_8 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5702 | #define GPIO_ODR_9 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5703 | #define GPIO_ODR_10 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5704 | #define GPIO_ODR_11 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5705 | #define GPIO_ODR_12 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5706 | #define GPIO_ODR_13 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5707 | #define GPIO_ODR_14 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5708 | #define GPIO_ODR_15 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5709 | |
aravindsv | 0:ba7650f404af | 5710 | /****************** Bit definition for GPIO_BSRR register ********************/ |
aravindsv | 0:ba7650f404af | 5711 | #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5712 | #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5713 | #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5714 | #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5715 | #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5716 | #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5717 | #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5718 | #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5719 | #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5720 | #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5721 | #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5722 | #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5723 | #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5724 | #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5725 | #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5726 | #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5727 | #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 5728 | #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 5729 | #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 5730 | #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 5731 | #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 5732 | #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 5733 | #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 5734 | #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000) |
aravindsv | 0:ba7650f404af | 5735 | #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 5736 | #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 5737 | #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000) |
aravindsv | 0:ba7650f404af | 5738 | #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000) |
aravindsv | 0:ba7650f404af | 5739 | #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000) |
aravindsv | 0:ba7650f404af | 5740 | #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000) |
aravindsv | 0:ba7650f404af | 5741 | #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000) |
aravindsv | 0:ba7650f404af | 5742 | #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000) |
aravindsv | 0:ba7650f404af | 5743 | |
aravindsv | 0:ba7650f404af | 5744 | /****************** Bit definition for GPIO_LCKR register ********************/ |
aravindsv | 0:ba7650f404af | 5745 | #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5746 | #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5747 | #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5748 | #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5749 | #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5750 | #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5751 | #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5752 | #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5753 | #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5754 | #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5755 | #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5756 | #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5757 | #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5758 | #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5759 | #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5760 | #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5761 | #define GPIO_LCKR_LCKK ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 5762 | |
aravindsv | 0:ba7650f404af | 5763 | /****************** Bit definition for GPIO_AFRL register ********************/ |
aravindsv | 0:ba7650f404af | 5764 | #define GPIO_AFRL_AFRL0 ((uint32_t)0x0000000F) |
aravindsv | 0:ba7650f404af | 5765 | #define GPIO_AFRL_AFRL1 ((uint32_t)0x000000F0) |
aravindsv | 0:ba7650f404af | 5766 | #define GPIO_AFRL_AFRL2 ((uint32_t)0x00000F00) |
aravindsv | 0:ba7650f404af | 5767 | #define GPIO_AFRL_AFRL3 ((uint32_t)0x0000F000) |
aravindsv | 0:ba7650f404af | 5768 | #define GPIO_AFRL_AFRL4 ((uint32_t)0x000F0000) |
aravindsv | 0:ba7650f404af | 5769 | #define GPIO_AFRL_AFRL5 ((uint32_t)0x00F00000) |
aravindsv | 0:ba7650f404af | 5770 | #define GPIO_AFRL_AFRL6 ((uint32_t)0x0F000000) |
aravindsv | 0:ba7650f404af | 5771 | #define GPIO_AFRL_AFRL7 ((uint32_t)0xF0000000) |
aravindsv | 0:ba7650f404af | 5772 | |
aravindsv | 0:ba7650f404af | 5773 | /****************** Bit definition for GPIO_AFRH register ********************/ |
aravindsv | 0:ba7650f404af | 5774 | #define GPIO_AFRH_AFRH0 ((uint32_t)0x0000000F) |
aravindsv | 0:ba7650f404af | 5775 | #define GPIO_AFRH_AFRH1 ((uint32_t)0x000000F0) |
aravindsv | 0:ba7650f404af | 5776 | #define GPIO_AFRH_AFRH2 ((uint32_t)0x00000F00) |
aravindsv | 0:ba7650f404af | 5777 | #define GPIO_AFRH_AFRH3 ((uint32_t)0x0000F000) |
aravindsv | 0:ba7650f404af | 5778 | #define GPIO_AFRH_AFRH4 ((uint32_t)0x000F0000) |
aravindsv | 0:ba7650f404af | 5779 | #define GPIO_AFRH_AFRH5 ((uint32_t)0x00F00000) |
aravindsv | 0:ba7650f404af | 5780 | #define GPIO_AFRH_AFRH6 ((uint32_t)0x0F000000) |
aravindsv | 0:ba7650f404af | 5781 | #define GPIO_AFRH_AFRH7 ((uint32_t)0xF0000000) |
aravindsv | 0:ba7650f404af | 5782 | |
aravindsv | 0:ba7650f404af | 5783 | /****************** Bit definition for GPIO_BRR register *********************/ |
aravindsv | 0:ba7650f404af | 5784 | #define GPIO_BRR_BR_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5785 | #define GPIO_BRR_BR_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5786 | #define GPIO_BRR_BR_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 5787 | #define GPIO_BRR_BR_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 5788 | #define GPIO_BRR_BR_4 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 5789 | #define GPIO_BRR_BR_5 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 5790 | #define GPIO_BRR_BR_6 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 5791 | #define GPIO_BRR_BR_7 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 5792 | #define GPIO_BRR_BR_8 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 5793 | #define GPIO_BRR_BR_9 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 5794 | #define GPIO_BRR_BR_10 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 5795 | #define GPIO_BRR_BR_11 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 5796 | #define GPIO_BRR_BR_12 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 5797 | #define GPIO_BRR_BR_13 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 5798 | #define GPIO_BRR_BR_14 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 5799 | #define GPIO_BRR_BR_15 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 5800 | |
aravindsv | 0:ba7650f404af | 5801 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5802 | /* */ |
aravindsv | 0:ba7650f404af | 5803 | /* Inter-integrated Circuit Interface (I2C) */ |
aravindsv | 0:ba7650f404af | 5804 | /* */ |
aravindsv | 0:ba7650f404af | 5805 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5806 | /******************* Bit definition for I2C_CR1 register *******************/ |
aravindsv | 0:ba7650f404af | 5807 | #define I2C_CR1_PE ((uint32_t)0x00000001) /*!< Peripheral enable */ |
aravindsv | 0:ba7650f404af | 5808 | #define I2C_CR1_TXIE ((uint32_t)0x00000002) /*!< TX interrupt enable */ |
aravindsv | 0:ba7650f404af | 5809 | #define I2C_CR1_RXIE ((uint32_t)0x00000004) /*!< RX interrupt enable */ |
aravindsv | 0:ba7650f404af | 5810 | #define I2C_CR1_ADDRIE ((uint32_t)0x00000008) /*!< Address match interrupt enable */ |
aravindsv | 0:ba7650f404af | 5811 | #define I2C_CR1_NACKIE ((uint32_t)0x00000010) /*!< NACK received interrupt enable */ |
aravindsv | 0:ba7650f404af | 5812 | #define I2C_CR1_STOPIE ((uint32_t)0x00000020) /*!< STOP detection interrupt enable */ |
aravindsv | 0:ba7650f404af | 5813 | #define I2C_CR1_TCIE ((uint32_t)0x00000040) /*!< Transfer complete interrupt enable */ |
aravindsv | 0:ba7650f404af | 5814 | #define I2C_CR1_ERRIE ((uint32_t)0x00000080) /*!< Errors interrupt enable */ |
aravindsv | 0:ba7650f404af | 5815 | #define I2C_CR1_DFN ((uint32_t)0x00000F00) /*!< Digital noise filter */ |
aravindsv | 0:ba7650f404af | 5816 | #define I2C_CR1_ANFOFF ((uint32_t)0x00001000) /*!< Analog noise filter OFF */ |
aravindsv | 0:ba7650f404af | 5817 | #define I2C_CR1_SWRST ((uint32_t)0x00002000) /*!< Software reset */ |
aravindsv | 0:ba7650f404af | 5818 | #define I2C_CR1_TXDMAEN ((uint32_t)0x00004000) /*!< DMA transmission requests enable */ |
aravindsv | 0:ba7650f404af | 5819 | #define I2C_CR1_RXDMAEN ((uint32_t)0x00008000) /*!< DMA reception requests enable */ |
aravindsv | 0:ba7650f404af | 5820 | #define I2C_CR1_SBC ((uint32_t)0x00010000) /*!< Slave byte control */ |
aravindsv | 0:ba7650f404af | 5821 | #define I2C_CR1_NOSTRETCH ((uint32_t)0x00020000) /*!< Clock stretching disable */ |
aravindsv | 0:ba7650f404af | 5822 | #define I2C_CR1_WUPEN ((uint32_t)0x00040000) /*!< Wakeup from STOP enable */ |
aravindsv | 0:ba7650f404af | 5823 | #define I2C_CR1_GCEN ((uint32_t)0x00080000) /*!< General call enable */ |
aravindsv | 0:ba7650f404af | 5824 | #define I2C_CR1_SMBHEN ((uint32_t)0x00100000) /*!< SMBus host address enable */ |
aravindsv | 0:ba7650f404af | 5825 | #define I2C_CR1_SMBDEN ((uint32_t)0x00200000) /*!< SMBus device default address enable */ |
aravindsv | 0:ba7650f404af | 5826 | #define I2C_CR1_ALERTEN ((uint32_t)0x00400000) /*!< SMBus alert enable */ |
aravindsv | 0:ba7650f404af | 5827 | #define I2C_CR1_PECEN ((uint32_t)0x00800000) /*!< PEC enable */ |
aravindsv | 0:ba7650f404af | 5828 | |
aravindsv | 0:ba7650f404af | 5829 | /****************** Bit definition for I2C_CR2 register ********************/ |
aravindsv | 0:ba7650f404af | 5830 | #define I2C_CR2_SADD ((uint32_t)0x000003FF) /*!< Slave address (master mode) */ |
aravindsv | 0:ba7650f404af | 5831 | #define I2C_CR2_RD_WRN ((uint32_t)0x00000400) /*!< Transfer direction (master mode) */ |
aravindsv | 0:ba7650f404af | 5832 | #define I2C_CR2_ADD10 ((uint32_t)0x00000800) /*!< 10-bit addressing mode (master mode) */ |
aravindsv | 0:ba7650f404af | 5833 | #define I2C_CR2_HEAD10R ((uint32_t)0x00001000) /*!< 10-bit address header only read direction (master mode) */ |
aravindsv | 0:ba7650f404af | 5834 | #define I2C_CR2_START ((uint32_t)0x00002000) /*!< START generation */ |
aravindsv | 0:ba7650f404af | 5835 | #define I2C_CR2_STOP ((uint32_t)0x00004000) /*!< STOP generation (master mode) */ |
aravindsv | 0:ba7650f404af | 5836 | #define I2C_CR2_NACK ((uint32_t)0x00008000) /*!< NACK generation (slave mode) */ |
aravindsv | 0:ba7650f404af | 5837 | #define I2C_CR2_NBYTES ((uint32_t)0x00FF0000) /*!< Number of bytes */ |
aravindsv | 0:ba7650f404af | 5838 | #define I2C_CR2_RELOAD ((uint32_t)0x01000000) /*!< NBYTES reload mode */ |
aravindsv | 0:ba7650f404af | 5839 | #define I2C_CR2_AUTOEND ((uint32_t)0x02000000) /*!< Automatic end mode (master mode) */ |
aravindsv | 0:ba7650f404af | 5840 | #define I2C_CR2_PECBYTE ((uint32_t)0x04000000) /*!< Packet error checking byte */ |
aravindsv | 0:ba7650f404af | 5841 | |
aravindsv | 0:ba7650f404af | 5842 | /******************* Bit definition for I2C_OAR1 register ******************/ |
aravindsv | 0:ba7650f404af | 5843 | #define I2C_OAR1_OA1 ((uint32_t)0x000003FF) /*!< Interface own address 1 */ |
aravindsv | 0:ba7650f404af | 5844 | #define I2C_OAR1_OA1MODE ((uint32_t)0x00000400) /*!< Own address 1 10-bit mode */ |
aravindsv | 0:ba7650f404af | 5845 | #define I2C_OAR1_OA1EN ((uint32_t)0x00008000) /*!< Own address 1 enable */ |
aravindsv | 0:ba7650f404af | 5846 | |
aravindsv | 0:ba7650f404af | 5847 | /******************* Bit definition for I2C_OAR2 register *******************/ |
aravindsv | 0:ba7650f404af | 5848 | #define I2C_OAR2_OA2 ((uint32_t)0x000000FE) /*!< Interface own address 2 */ |
aravindsv | 0:ba7650f404af | 5849 | #define I2C_OAR2_OA2MSK ((uint32_t)0x00000700) /*!< Own address 2 masks */ |
aravindsv | 0:ba7650f404af | 5850 | #define I2C_OAR2_OA2EN ((uint32_t)0x00008000) /*!< Own address 2 enable */ |
aravindsv | 0:ba7650f404af | 5851 | |
aravindsv | 0:ba7650f404af | 5852 | /******************* Bit definition for I2C_TIMINGR register *****************/ |
aravindsv | 0:ba7650f404af | 5853 | #define I2C_TIMINGR_SCLL ((uint32_t)0x000000FF) /*!< SCL low period (master mode) */ |
aravindsv | 0:ba7650f404af | 5854 | #define I2C_TIMINGR_SCLH ((uint32_t)0x0000FF00) /*!< SCL high period (master mode) */ |
aravindsv | 0:ba7650f404af | 5855 | #define I2C_TIMINGR_SDADEL ((uint32_t)0x000F0000) /*!< Data hold time */ |
aravindsv | 0:ba7650f404af | 5856 | #define I2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000) /*!< Data setup time */ |
aravindsv | 0:ba7650f404af | 5857 | #define I2C_TIMINGR_PRESC ((uint32_t)0xF0000000) /*!< Timings prescaler */ |
aravindsv | 0:ba7650f404af | 5858 | |
aravindsv | 0:ba7650f404af | 5859 | /******************* Bit definition for I2C_TIMEOUTR register *****************/ |
aravindsv | 0:ba7650f404af | 5860 | #define I2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFF) /*!< Bus timeout A */ |
aravindsv | 0:ba7650f404af | 5861 | #define I2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000) /*!< Idle clock timeout detection */ |
aravindsv | 0:ba7650f404af | 5862 | #define I2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000) /*!< Clock timeout enable */ |
aravindsv | 0:ba7650f404af | 5863 | #define I2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000) /*!< Bus timeout B*/ |
aravindsv | 0:ba7650f404af | 5864 | #define I2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000) /*!< Extended clock timeout enable */ |
aravindsv | 0:ba7650f404af | 5865 | |
aravindsv | 0:ba7650f404af | 5866 | /****************** Bit definition for I2C_ISR register *********************/ |
aravindsv | 0:ba7650f404af | 5867 | #define I2C_ISR_TXE ((uint32_t)0x00000001) /*!< Transmit data register empty */ |
aravindsv | 0:ba7650f404af | 5868 | #define I2C_ISR_TXIS ((uint32_t)0x00000002) /*!< Transmit interrupt status */ |
aravindsv | 0:ba7650f404af | 5869 | #define I2C_ISR_RXNE ((uint32_t)0x00000004) /*!< Receive data register not empty */ |
aravindsv | 0:ba7650f404af | 5870 | #define I2C_ISR_ADDR ((uint32_t)0x00000008) /*!< Address matched (slave mode)*/ |
aravindsv | 0:ba7650f404af | 5871 | #define I2C_ISR_NACKF ((uint32_t)0x00000010) /*!< NACK received flag */ |
aravindsv | 0:ba7650f404af | 5872 | #define I2C_ISR_STOPF ((uint32_t)0x00000020) /*!< STOP detection flag */ |
aravindsv | 0:ba7650f404af | 5873 | #define I2C_ISR_TC ((uint32_t)0x00000040) /*!< Transfer complete (master mode) */ |
aravindsv | 0:ba7650f404af | 5874 | #define I2C_ISR_TCR ((uint32_t)0x00000080) /*!< Transfer complete reload */ |
aravindsv | 0:ba7650f404af | 5875 | #define I2C_ISR_BERR ((uint32_t)0x00000100) /*!< Bus error */ |
aravindsv | 0:ba7650f404af | 5876 | #define I2C_ISR_ARLO ((uint32_t)0x00000200) /*!< Arbitration lost */ |
aravindsv | 0:ba7650f404af | 5877 | #define I2C_ISR_OVR ((uint32_t)0x00000400) /*!< Overrun/Underrun */ |
aravindsv | 0:ba7650f404af | 5878 | #define I2C_ISR_PECERR ((uint32_t)0x00000800) /*!< PEC error in reception */ |
aravindsv | 0:ba7650f404af | 5879 | #define I2C_ISR_TIMEOUT ((uint32_t)0x00001000) /*!< Timeout or Tlow detection flag */ |
aravindsv | 0:ba7650f404af | 5880 | #define I2C_ISR_ALERT ((uint32_t)0x00002000) /*!< SMBus alert */ |
aravindsv | 0:ba7650f404af | 5881 | #define I2C_ISR_BUSY ((uint32_t)0x00008000) /*!< Bus busy */ |
aravindsv | 0:ba7650f404af | 5882 | #define I2C_ISR_DIR ((uint32_t)0x00010000) /*!< Transfer direction (slave mode) */ |
aravindsv | 0:ba7650f404af | 5883 | #define I2C_ISR_ADDCODE ((uint32_t)0x00FE0000) /*!< Address match code (slave mode) */ |
aravindsv | 0:ba7650f404af | 5884 | |
aravindsv | 0:ba7650f404af | 5885 | /****************** Bit definition for I2C_ICR register *********************/ |
aravindsv | 0:ba7650f404af | 5886 | #define I2C_ICR_ADDRCF ((uint32_t)0x00000008) /*!< Address matched clear flag */ |
aravindsv | 0:ba7650f404af | 5887 | #define I2C_ICR_NACKCF ((uint32_t)0x00000010) /*!< NACK clear flag */ |
aravindsv | 0:ba7650f404af | 5888 | #define I2C_ICR_STOPCF ((uint32_t)0x00000020) /*!< STOP detection clear flag */ |
aravindsv | 0:ba7650f404af | 5889 | #define I2C_ICR_BERRCF ((uint32_t)0x00000100) /*!< Bus error clear flag */ |
aravindsv | 0:ba7650f404af | 5890 | #define I2C_ICR_ARLOCF ((uint32_t)0x00000200) /*!< Arbitration lost clear flag */ |
aravindsv | 0:ba7650f404af | 5891 | #define I2C_ICR_OVRCF ((uint32_t)0x00000400) /*!< Overrun/Underrun clear flag */ |
aravindsv | 0:ba7650f404af | 5892 | #define I2C_ICR_PECCF ((uint32_t)0x00000800) /*!< PAC error clear flag */ |
aravindsv | 0:ba7650f404af | 5893 | #define I2C_ICR_TIMOUTCF ((uint32_t)0x00001000) /*!< Timeout clear flag */ |
aravindsv | 0:ba7650f404af | 5894 | #define I2C_ICR_ALERTCF ((uint32_t)0x00002000) /*!< Alert clear flag */ |
aravindsv | 0:ba7650f404af | 5895 | |
aravindsv | 0:ba7650f404af | 5896 | /****************** Bit definition for I2C_PECR register ********************/ |
aravindsv | 0:ba7650f404af | 5897 | #define I2C_PECR_PEC ((uint32_t)0x000000FF) /*!< PEC register */ |
aravindsv | 0:ba7650f404af | 5898 | |
aravindsv | 0:ba7650f404af | 5899 | /****************** Bit definition for I2C_RXDR register *********************/ |
aravindsv | 0:ba7650f404af | 5900 | #define I2C_RXDR_RXDATA ((uint32_t)0x000000FF) /*!< 8-bit receive data */ |
aravindsv | 0:ba7650f404af | 5901 | |
aravindsv | 0:ba7650f404af | 5902 | /****************** Bit definition for I2C_TXDR register *********************/ |
aravindsv | 0:ba7650f404af | 5903 | #define I2C_TXDR_TXDATA ((uint32_t)0x000000FF) /*!< 8-bit transmit data */ |
aravindsv | 0:ba7650f404af | 5904 | |
aravindsv | 0:ba7650f404af | 5905 | |
aravindsv | 0:ba7650f404af | 5906 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5907 | /* */ |
aravindsv | 0:ba7650f404af | 5908 | /* Independent WATCHDOG (IWDG) */ |
aravindsv | 0:ba7650f404af | 5909 | /* */ |
aravindsv | 0:ba7650f404af | 5910 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5911 | /******************* Bit definition for IWDG_KR register ********************/ |
aravindsv | 0:ba7650f404af | 5912 | #define IWDG_KR_KEY ((uint16_t)0xFFFF) /*!< Key value (write only, read 0000h) */ |
aravindsv | 0:ba7650f404af | 5913 | |
aravindsv | 0:ba7650f404af | 5914 | /******************* Bit definition for IWDG_PR register ********************/ |
aravindsv | 0:ba7650f404af | 5915 | #define IWDG_PR_PR ((uint8_t)0x07) /*!< PR[2:0] (Prescaler divider) */ |
aravindsv | 0:ba7650f404af | 5916 | #define IWDG_PR_PR_0 ((uint8_t)0x01) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5917 | #define IWDG_PR_PR_1 ((uint8_t)0x02) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5918 | #define IWDG_PR_PR_2 ((uint8_t)0x04) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 5919 | |
aravindsv | 0:ba7650f404af | 5920 | /******************* Bit definition for IWDG_RLR register *******************/ |
aravindsv | 0:ba7650f404af | 5921 | #define IWDG_RLR_RL ((uint16_t)0x0FFF) /*!< Watchdog counter reload value */ |
aravindsv | 0:ba7650f404af | 5922 | |
aravindsv | 0:ba7650f404af | 5923 | /******************* Bit definition for IWDG_SR register ********************/ |
aravindsv | 0:ba7650f404af | 5924 | #define IWDG_SR_PVU ((uint8_t)0x01) /*!< Watchdog prescaler value update */ |
aravindsv | 0:ba7650f404af | 5925 | #define IWDG_SR_RVU ((uint8_t)0x02) /*!< Watchdog counter reload value update */ |
aravindsv | 0:ba7650f404af | 5926 | #define IWDG_SR_WVU ((uint8_t)0x04) /*!< Watchdog counter window value update */ |
aravindsv | 0:ba7650f404af | 5927 | |
aravindsv | 0:ba7650f404af | 5928 | /******************* Bit definition for IWDG_KR register ********************/ |
aravindsv | 0:ba7650f404af | 5929 | #define IWDG_WINR_WIN ((uint16_t)0x0FFF) /*!< Watchdog counter window value */ |
aravindsv | 0:ba7650f404af | 5930 | |
aravindsv | 0:ba7650f404af | 5931 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5932 | /* */ |
aravindsv | 0:ba7650f404af | 5933 | /* Power Control */ |
aravindsv | 0:ba7650f404af | 5934 | /* */ |
aravindsv | 0:ba7650f404af | 5935 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5936 | /******************** Bit definition for PWR_CR register ********************/ |
aravindsv | 0:ba7650f404af | 5937 | #define PWR_CR_LPSDSR ((uint16_t)0x0001) /*!< Low-power deepsleep/sleep/low power run */ |
aravindsv | 0:ba7650f404af | 5938 | #define PWR_CR_PDDS ((uint16_t)0x0002) /*!< Power Down Deepsleep */ |
aravindsv | 0:ba7650f404af | 5939 | #define PWR_CR_CWUF ((uint16_t)0x0004) /*!< Clear Wakeup Flag */ |
aravindsv | 0:ba7650f404af | 5940 | #define PWR_CR_CSBF ((uint16_t)0x0008) /*!< Clear Standby Flag */ |
aravindsv | 0:ba7650f404af | 5941 | #define PWR_CR_PVDE ((uint16_t)0x0010) /*!< Power Voltage Detector Enable */ |
aravindsv | 0:ba7650f404af | 5942 | |
aravindsv | 0:ba7650f404af | 5943 | #define PWR_CR_PLS ((uint16_t)0x00E0) /*!< PLS[2:0] bits (PVD Level Selection) */ |
aravindsv | 0:ba7650f404af | 5944 | #define PWR_CR_PLS_0 ((uint16_t)0x0020) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 5945 | #define PWR_CR_PLS_1 ((uint16_t)0x0040) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 5946 | #define PWR_CR_PLS_2 ((uint16_t)0x0080) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 5947 | |
aravindsv | 0:ba7650f404af | 5948 | /*!< PVD level configuration */ |
aravindsv | 0:ba7650f404af | 5949 | #define PWR_CR_PLS_LEV0 ((uint16_t)0x0000) /*!< PVD level 0 */ |
aravindsv | 0:ba7650f404af | 5950 | #define PWR_CR_PLS_LEV1 ((uint16_t)0x0020) /*!< PVD level 1 */ |
aravindsv | 0:ba7650f404af | 5951 | #define PWR_CR_PLS_LEV2 ((uint16_t)0x0040) /*!< PVD level 2 */ |
aravindsv | 0:ba7650f404af | 5952 | #define PWR_CR_PLS_LEV3 ((uint16_t)0x0060) /*!< PVD level 3 */ |
aravindsv | 0:ba7650f404af | 5953 | #define PWR_CR_PLS_LEV4 ((uint16_t)0x0080) /*!< PVD level 4 */ |
aravindsv | 0:ba7650f404af | 5954 | #define PWR_CR_PLS_LEV5 ((uint16_t)0x00A0) /*!< PVD level 5 */ |
aravindsv | 0:ba7650f404af | 5955 | #define PWR_CR_PLS_LEV6 ((uint16_t)0x00C0) /*!< PVD level 6 */ |
aravindsv | 0:ba7650f404af | 5956 | #define PWR_CR_PLS_LEV7 ((uint16_t)0x00E0) /*!< PVD level 7 */ |
aravindsv | 0:ba7650f404af | 5957 | |
aravindsv | 0:ba7650f404af | 5958 | #define PWR_CR_DBP ((uint16_t)0x0100) /*!< Disable Backup Domain write protection */ |
aravindsv | 0:ba7650f404af | 5959 | |
aravindsv | 0:ba7650f404af | 5960 | /******************* Bit definition for PWR_CSR register ********************/ |
aravindsv | 0:ba7650f404af | 5961 | #define PWR_CSR_WUF ((uint16_t)0x0001) /*!< Wakeup Flag */ |
aravindsv | 0:ba7650f404af | 5962 | #define PWR_CSR_SBF ((uint16_t)0x0002) /*!< Standby Flag */ |
aravindsv | 0:ba7650f404af | 5963 | #define PWR_CSR_PVDO ((uint16_t)0x0004) /*!< PVD Output */ |
aravindsv | 0:ba7650f404af | 5964 | #define PWR_CSR_VREFINTRDYF ((uint16_t)0x0008) /*!< Internal voltage reference (VREFINT) ready flag */ |
aravindsv | 0:ba7650f404af | 5965 | |
aravindsv | 0:ba7650f404af | 5966 | #define PWR_CSR_EWUP1 ((uint16_t)0x0100) /*!< Enable WKUP pin 1 */ |
aravindsv | 0:ba7650f404af | 5967 | #define PWR_CSR_EWUP2 ((uint16_t)0x0200) /*!< Enable WKUP pin 2 */ |
aravindsv | 0:ba7650f404af | 5968 | #define PWR_CSR_EWUP3 ((uint16_t)0x0400) /*!< Enable WKUP pin 3 */ |
aravindsv | 0:ba7650f404af | 5969 | |
aravindsv | 0:ba7650f404af | 5970 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5971 | /* */ |
aravindsv | 0:ba7650f404af | 5972 | /* Reset and Clock Control */ |
aravindsv | 0:ba7650f404af | 5973 | /* */ |
aravindsv | 0:ba7650f404af | 5974 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 5975 | /******************** Bit definition for RCC_CR register ********************/ |
aravindsv | 0:ba7650f404af | 5976 | #define RCC_CR_HSION ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 5977 | #define RCC_CR_HSIRDY ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 5978 | |
aravindsv | 0:ba7650f404af | 5979 | #define RCC_CR_HSITRIM ((uint32_t)0x000000F8) |
aravindsv | 0:ba7650f404af | 5980 | #define RCC_CR_HSITRIM_0 ((uint32_t)0x00000008)/*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 5981 | #define RCC_CR_HSITRIM_1 ((uint32_t)0x00000010)/*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 5982 | #define RCC_CR_HSITRIM_2 ((uint32_t)0x00000020)/*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 5983 | #define RCC_CR_HSITRIM_3 ((uint32_t)0x00000040)/*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 5984 | #define RCC_CR_HSITRIM_4 ((uint32_t)0x00000080)/*!<Bit 4 */ |
aravindsv | 0:ba7650f404af | 5985 | |
aravindsv | 0:ba7650f404af | 5986 | #define RCC_CR_HSICAL ((uint32_t)0x0000FF00) |
aravindsv | 0:ba7650f404af | 5987 | #define RCC_CR_HSICAL_0 ((uint32_t)0x00000100)/*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 5988 | #define RCC_CR_HSICAL_1 ((uint32_t)0x00000200)/*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 5989 | #define RCC_CR_HSICAL_2 ((uint32_t)0x00000400)/*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 5990 | #define RCC_CR_HSICAL_3 ((uint32_t)0x00000800)/*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 5991 | #define RCC_CR_HSICAL_4 ((uint32_t)0x00001000)/*!<Bit 4 */ |
aravindsv | 0:ba7650f404af | 5992 | #define RCC_CR_HSICAL_5 ((uint32_t)0x00002000)/*!<Bit 5 */ |
aravindsv | 0:ba7650f404af | 5993 | #define RCC_CR_HSICAL_6 ((uint32_t)0x00004000)/*!<Bit 6 */ |
aravindsv | 0:ba7650f404af | 5994 | #define RCC_CR_HSICAL_7 ((uint32_t)0x00008000)/*!<Bit 7 */ |
aravindsv | 0:ba7650f404af | 5995 | |
aravindsv | 0:ba7650f404af | 5996 | #define RCC_CR_HSEON ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 5997 | #define RCC_CR_HSERDY ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 5998 | #define RCC_CR_HSEBYP ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 5999 | #define RCC_CR_CSSON ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 6000 | |
aravindsv | 0:ba7650f404af | 6001 | #define RCC_CR_PLLON ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 6002 | #define RCC_CR_PLLRDY ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 6003 | |
aravindsv | 0:ba7650f404af | 6004 | /******************** Bit definition for RCC_CFGR register ******************/ |
aravindsv | 0:ba7650f404af | 6005 | /*!< SW configuration */ |
aravindsv | 0:ba7650f404af | 6006 | #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */ |
aravindsv | 0:ba7650f404af | 6007 | #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6008 | #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6009 | |
aravindsv | 0:ba7650f404af | 6010 | #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */ |
aravindsv | 0:ba7650f404af | 6011 | #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */ |
aravindsv | 0:ba7650f404af | 6012 | #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */ |
aravindsv | 0:ba7650f404af | 6013 | |
aravindsv | 0:ba7650f404af | 6014 | /*!< SWS configuration */ |
aravindsv | 0:ba7650f404af | 6015 | #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */ |
aravindsv | 0:ba7650f404af | 6016 | #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6017 | #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6018 | |
aravindsv | 0:ba7650f404af | 6019 | #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */ |
aravindsv | 0:ba7650f404af | 6020 | #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */ |
aravindsv | 0:ba7650f404af | 6021 | #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */ |
aravindsv | 0:ba7650f404af | 6022 | |
aravindsv | 0:ba7650f404af | 6023 | /*!< HPRE configuration */ |
aravindsv | 0:ba7650f404af | 6024 | #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */ |
aravindsv | 0:ba7650f404af | 6025 | #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6026 | #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6027 | #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6028 | #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 6029 | |
aravindsv | 0:ba7650f404af | 6030 | #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */ |
aravindsv | 0:ba7650f404af | 6031 | #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */ |
aravindsv | 0:ba7650f404af | 6032 | #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */ |
aravindsv | 0:ba7650f404af | 6033 | #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */ |
aravindsv | 0:ba7650f404af | 6034 | #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */ |
aravindsv | 0:ba7650f404af | 6035 | #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */ |
aravindsv | 0:ba7650f404af | 6036 | #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */ |
aravindsv | 0:ba7650f404af | 6037 | #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */ |
aravindsv | 0:ba7650f404af | 6038 | #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */ |
aravindsv | 0:ba7650f404af | 6039 | |
aravindsv | 0:ba7650f404af | 6040 | /*!< PPRE1 configuration */ |
aravindsv | 0:ba7650f404af | 6041 | #define RCC_CFGR_PPRE1 ((uint32_t)0x00000700) /*!< PRE1[2:0] bits (APB1 prescaler) */ |
aravindsv | 0:ba7650f404af | 6042 | #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6043 | #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6044 | #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00000400) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6045 | |
aravindsv | 0:ba7650f404af | 6046 | #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */ |
aravindsv | 0:ba7650f404af | 6047 | #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400) /*!< HCLK divided by 2 */ |
aravindsv | 0:ba7650f404af | 6048 | #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500) /*!< HCLK divided by 4 */ |
aravindsv | 0:ba7650f404af | 6049 | #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600) /*!< HCLK divided by 8 */ |
aravindsv | 0:ba7650f404af | 6050 | #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700) /*!< HCLK divided by 16 */ |
aravindsv | 0:ba7650f404af | 6051 | |
aravindsv | 0:ba7650f404af | 6052 | /*!< PPRE2 configuration */ |
aravindsv | 0:ba7650f404af | 6053 | #define RCC_CFGR_PPRE2 ((uint32_t)0x00003800) /*!< PRE2[2:0] bits (APB2 prescaler) */ |
aravindsv | 0:ba7650f404af | 6054 | #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00000800) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6055 | #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00001000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6056 | #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00002000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6057 | |
aravindsv | 0:ba7650f404af | 6058 | #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */ |
aravindsv | 0:ba7650f404af | 6059 | #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000) /*!< HCLK divided by 2 */ |
aravindsv | 0:ba7650f404af | 6060 | #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800) /*!< HCLK divided by 4 */ |
aravindsv | 0:ba7650f404af | 6061 | #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000) /*!< HCLK divided by 8 */ |
aravindsv | 0:ba7650f404af | 6062 | #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800) /*!< HCLK divided by 16 */ |
aravindsv | 0:ba7650f404af | 6063 | |
aravindsv | 0:ba7650f404af | 6064 | #define RCC_CFGR_PLLSRC ((uint32_t)0x00010000) /*!< PLL entry clock source */ |
aravindsv | 0:ba7650f404af | 6065 | |
aravindsv | 0:ba7650f404af | 6066 | #define RCC_CFGR_PLLXTPRE ((uint32_t)0x00020000) /*!< HSE divider for PLL entry */ |
aravindsv | 0:ba7650f404af | 6067 | |
aravindsv | 0:ba7650f404af | 6068 | /*!< PLLMUL configuration */ |
aravindsv | 0:ba7650f404af | 6069 | #define RCC_CFGR_PLLMULL ((uint32_t)0x003C0000) /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
aravindsv | 0:ba7650f404af | 6070 | #define RCC_CFGR_PLLMULL_0 ((uint32_t)0x00040000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6071 | #define RCC_CFGR_PLLMULL_1 ((uint32_t)0x00080000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6072 | #define RCC_CFGR_PLLMULL_2 ((uint32_t)0x00100000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6073 | #define RCC_CFGR_PLLMULL_3 ((uint32_t)0x00200000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 6074 | |
aravindsv | 0:ba7650f404af | 6075 | #define RCC_CFGR_PLLSRC_HSI_Div2 ((uint32_t)0x00000000) /*!< HSI clock divided by 2 selected as PLL entry clock source */ |
aravindsv | 0:ba7650f404af | 6076 | #define RCC_CFGR_PLLSRC_PREDIV1 ((uint32_t)0x00010000) /*!< PREDIV1 clock selected as PLL entry clock source */ |
aravindsv | 0:ba7650f404af | 6077 | |
aravindsv | 0:ba7650f404af | 6078 | #define RCC_CFGR_PLLXTPRE_PREDIV1 ((uint32_t)0x00000000) /*!< PREDIV1 clock not divided for PLL entry */ |
aravindsv | 0:ba7650f404af | 6079 | #define RCC_CFGR_PLLXTPRE_PREDIV1_Div2 ((uint32_t)0x00020000) /*!< PREDIV1 clock divided by 2 for PLL entry */ |
aravindsv | 0:ba7650f404af | 6080 | |
aravindsv | 0:ba7650f404af | 6081 | #define RCC_CFGR_PLLMULL2 ((uint32_t)0x00000000) /*!< PLL input clock*2 */ |
aravindsv | 0:ba7650f404af | 6082 | #define RCC_CFGR_PLLMULL3 ((uint32_t)0x00040000) /*!< PLL input clock*3 */ |
aravindsv | 0:ba7650f404af | 6083 | #define RCC_CFGR_PLLMULL4 ((uint32_t)0x00080000) /*!< PLL input clock*4 */ |
aravindsv | 0:ba7650f404af | 6084 | #define RCC_CFGR_PLLMULL5 ((uint32_t)0x000C0000) /*!< PLL input clock*5 */ |
aravindsv | 0:ba7650f404af | 6085 | #define RCC_CFGR_PLLMULL6 ((uint32_t)0x00100000) /*!< PLL input clock*6 */ |
aravindsv | 0:ba7650f404af | 6086 | #define RCC_CFGR_PLLMULL7 ((uint32_t)0x00140000) /*!< PLL input clock*7 */ |
aravindsv | 0:ba7650f404af | 6087 | #define RCC_CFGR_PLLMULL8 ((uint32_t)0x00180000) /*!< PLL input clock*8 */ |
aravindsv | 0:ba7650f404af | 6088 | #define RCC_CFGR_PLLMULL9 ((uint32_t)0x001C0000) /*!< PLL input clock*9 */ |
aravindsv | 0:ba7650f404af | 6089 | #define RCC_CFGR_PLLMULL10 ((uint32_t)0x00200000) /*!< PLL input clock10 */ |
aravindsv | 0:ba7650f404af | 6090 | #define RCC_CFGR_PLLMULL11 ((uint32_t)0x00240000) /*!< PLL input clock*11 */ |
aravindsv | 0:ba7650f404af | 6091 | #define RCC_CFGR_PLLMULL12 ((uint32_t)0x00280000) /*!< PLL input clock*12 */ |
aravindsv | 0:ba7650f404af | 6092 | #define RCC_CFGR_PLLMULL13 ((uint32_t)0x002C0000) /*!< PLL input clock*13 */ |
aravindsv | 0:ba7650f404af | 6093 | #define RCC_CFGR_PLLMULL14 ((uint32_t)0x00300000) /*!< PLL input clock*14 */ |
aravindsv | 0:ba7650f404af | 6094 | #define RCC_CFGR_PLLMULL15 ((uint32_t)0x00340000) /*!< PLL input clock*15 */ |
aravindsv | 0:ba7650f404af | 6095 | #define RCC_CFGR_PLLMULL16 ((uint32_t)0x00380000) /*!< PLL input clock*16 */ |
aravindsv | 0:ba7650f404af | 6096 | |
aravindsv | 0:ba7650f404af | 6097 | /*!< USB configuration */ |
aravindsv | 0:ba7650f404af | 6098 | #define RCC_CFGR_USBPRE ((uint32_t)0x00400000) /*!< USB prescaler */ |
aravindsv | 0:ba7650f404af | 6099 | |
aravindsv | 0:ba7650f404af | 6100 | /*!< I2S configuration */ |
aravindsv | 0:ba7650f404af | 6101 | #define RCC_CFGR_I2SSRC ((uint32_t)0x00800000) /*!< I2S external clock source selection */ |
aravindsv | 0:ba7650f404af | 6102 | |
aravindsv | 0:ba7650f404af | 6103 | /*!< MCO configuration */ |
aravindsv | 0:ba7650f404af | 6104 | #define RCC_CFGR_MCO ((uint32_t)0x07000000) /*!< MCO[2:0] bits (Microcontroller Clock Output) */ |
aravindsv | 0:ba7650f404af | 6105 | #define RCC_CFGR_MCO_0 ((uint32_t)0x01000000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6106 | #define RCC_CFGR_MCO_1 ((uint32_t)0x02000000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6107 | #define RCC_CFGR_MCO_2 ((uint32_t)0x04000000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6108 | |
aravindsv | 0:ba7650f404af | 6109 | #define RCC_CFGR_MCO_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */ |
aravindsv | 0:ba7650f404af | 6110 | #define RCC_CFGR_MCO_LSI ((uint32_t)0x02000000) /*!< LSI clock selected as MCO source */ |
aravindsv | 0:ba7650f404af | 6111 | #define RCC_CFGR_MCO_LSE ((uint32_t)0x03000000) /*!< LSE clock selected as MCO source */ |
aravindsv | 0:ba7650f404af | 6112 | #define RCC_CFGR_MCO_SYSCLK ((uint32_t)0x04000000) /*!< System clock selected as MCO source */ |
aravindsv | 0:ba7650f404af | 6113 | #define RCC_CFGR_MCO_HSI ((uint32_t)0x05000000) /*!< HSI clock selected as MCO source */ |
aravindsv | 0:ba7650f404af | 6114 | #define RCC_CFGR_MCO_HSE ((uint32_t)0x06000000) /*!< HSE clock selected as MCO source */ |
aravindsv | 0:ba7650f404af | 6115 | #define RCC_CFGR_MCO_PLL ((uint32_t)0x07000000) /*!< PLL clock divided by 2 selected as MCO source */ |
aravindsv | 0:ba7650f404af | 6116 | |
aravindsv | 0:ba7650f404af | 6117 | #define RCC_CFGR_MCOF ((uint32_t)0x10000000) /*!< Microcontroller Clock Output Flag */ |
aravindsv | 0:ba7650f404af | 6118 | |
aravindsv | 0:ba7650f404af | 6119 | #define RCC_CFGR_MCO_PRE ((uint32_t)0x70000000) /*!< MCO prescaler */ |
aravindsv | 0:ba7650f404af | 6120 | #define RCC_CFGR_MCO_PRE_1 ((uint32_t)0x00000000) /*!< MCO is divided by 1 */ |
aravindsv | 0:ba7650f404af | 6121 | #define RCC_CFGR_MCO_PRE_2 ((uint32_t)0x10000000) /*!< MCO is divided by 2 */ |
aravindsv | 0:ba7650f404af | 6122 | #define RCC_CFGR_MCO_PRE_4 ((uint32_t)0x20000000) /*!< MCO is divided by 4 */ |
aravindsv | 0:ba7650f404af | 6123 | #define RCC_CFGR_MCO_PRE_8 ((uint32_t)0x30000000) /*!< MCO is divided by 8 */ |
aravindsv | 0:ba7650f404af | 6124 | #define RCC_CFGR_MCO_PRE_16 ((uint32_t)0x40000000) /*!< MCO is divided by 16 */ |
aravindsv | 0:ba7650f404af | 6125 | #define RCC_CFGR_MCO_PRE_32 ((uint32_t)0x50000000) /*!< MCO is divided by 32 */ |
aravindsv | 0:ba7650f404af | 6126 | #define RCC_CFGR_MCO_PRE_64 ((uint32_t)0x60000000) /*!< MCO is divided by 64 */ |
aravindsv | 0:ba7650f404af | 6127 | #define RCC_CFGR_MCO_PRE_128 ((uint32_t)0x70000000) /*!< MCO is divided by 128 */ |
aravindsv | 0:ba7650f404af | 6128 | |
aravindsv | 0:ba7650f404af | 6129 | #define RCC_CFGR_PLLNODIV ((uint32_t)0x80000000) /*!< PLL is not divided to MCO */ |
aravindsv | 0:ba7650f404af | 6130 | |
aravindsv | 0:ba7650f404af | 6131 | /********************* Bit definition for RCC_CIR register ********************/ |
aravindsv | 0:ba7650f404af | 6132 | #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001) /*!< LSI Ready Interrupt flag */ |
aravindsv | 0:ba7650f404af | 6133 | #define RCC_CIR_LSERDYF ((uint32_t)0x00000002) /*!< LSE Ready Interrupt flag */ |
aravindsv | 0:ba7650f404af | 6134 | #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004) /*!< HSI Ready Interrupt flag */ |
aravindsv | 0:ba7650f404af | 6135 | #define RCC_CIR_HSERDYF ((uint32_t)0x00000008) /*!< HSE Ready Interrupt flag */ |
aravindsv | 0:ba7650f404af | 6136 | #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010) /*!< PLL Ready Interrupt flag */ |
aravindsv | 0:ba7650f404af | 6137 | #define RCC_CIR_CSSF ((uint32_t)0x00000080) /*!< Clock Security System Interrupt flag */ |
aravindsv | 0:ba7650f404af | 6138 | #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100) /*!< LSI Ready Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6139 | #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200) /*!< LSE Ready Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6140 | #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400) /*!< HSI Ready Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6141 | #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800) /*!< HSE Ready Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6142 | #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000) /*!< PLL Ready Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6143 | #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000) /*!< LSI Ready Interrupt Clear */ |
aravindsv | 0:ba7650f404af | 6144 | #define RCC_CIR_LSERDYC ((uint32_t)0x00020000) /*!< LSE Ready Interrupt Clear */ |
aravindsv | 0:ba7650f404af | 6145 | #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000) /*!< HSI Ready Interrupt Clear */ |
aravindsv | 0:ba7650f404af | 6146 | #define RCC_CIR_HSERDYC ((uint32_t)0x00080000) /*!< HSE Ready Interrupt Clear */ |
aravindsv | 0:ba7650f404af | 6147 | #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000) /*!< PLL Ready Interrupt Clear */ |
aravindsv | 0:ba7650f404af | 6148 | #define RCC_CIR_CSSC ((uint32_t)0x00800000) /*!< Clock Security System Interrupt Clear */ |
aravindsv | 0:ba7650f404af | 6149 | |
aravindsv | 0:ba7650f404af | 6150 | /****************** Bit definition for RCC_APB2RSTR register *****************/ |
aravindsv | 0:ba7650f404af | 6151 | #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00000001) /*!< SYSCFG reset */ |
aravindsv | 0:ba7650f404af | 6152 | #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000200) /*!< TIM1 reset */ |
aravindsv | 0:ba7650f404af | 6153 | #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000) /*!< SPI1 reset */ |
aravindsv | 0:ba7650f404af | 6154 | #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00000200) /*!< TIM8 reset */ |
aravindsv | 0:ba7650f404af | 6155 | #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00004000) /*!< USART1 reset */ |
aravindsv | 0:ba7650f404af | 6156 | #define RCC_APB2RSTR_TIM15RST ((uint32_t)0x00010000) /*!< TIM15 reset */ |
aravindsv | 0:ba7650f404af | 6157 | #define RCC_APB2RSTR_TIM16RST ((uint32_t)0x00020000) /*!< TIM16 reset */ |
aravindsv | 0:ba7650f404af | 6158 | #define RCC_APB2RSTR_TIM17RST ((uint32_t)0x00040000) /*!< TIM17 reset */ |
aravindsv | 0:ba7650f404af | 6159 | #define RCC_APB2RSTR_HRTIM1RST ((uint32_t)0x20000000) /*!< HRTIM1 reset */ |
aravindsv | 0:ba7650f404af | 6160 | |
aravindsv | 0:ba7650f404af | 6161 | /****************** Bit definition for RCC_APB1RSTR register ******************/ |
aravindsv | 0:ba7650f404af | 6162 | #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001) /*!< Timer 2 reset */ |
aravindsv | 0:ba7650f404af | 6163 | #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002) /*!< Timer 3 reset */ |
aravindsv | 0:ba7650f404af | 6164 | #define RCC_APB1RSTR_TIM4RST ((uint32_t)0x00000004) /*!< Timer 4 reset */ |
aravindsv | 0:ba7650f404af | 6165 | #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010) /*!< Timer 6 reset */ |
aravindsv | 0:ba7650f404af | 6166 | #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020) /*!< Timer 7 reset */ |
aravindsv | 0:ba7650f404af | 6167 | #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800) /*!< Window Watchdog reset */ |
aravindsv | 0:ba7650f404af | 6168 | #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000) /*!< SPI2 reset */ |
aravindsv | 0:ba7650f404af | 6169 | #define RCC_APB1RSTR_SPI3RST ((uint32_t)0x00008000) /*!< SPI3 reset */ |
aravindsv | 0:ba7650f404af | 6170 | #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000) /*!< USART 2 reset */ |
aravindsv | 0:ba7650f404af | 6171 | #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000) /*!< USART 3 reset */ |
aravindsv | 0:ba7650f404af | 6172 | #define RCC_APB1RSTR_UART4RST ((uint32_t)0x00080000) /*!< UART 4 reset */ |
aravindsv | 0:ba7650f404af | 6173 | #define RCC_APB1RSTR_UART5RST ((uint32_t)0x00100000) /*!< UART 5 reset */ |
aravindsv | 0:ba7650f404af | 6174 | #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000) /*!< I2C 1 reset */ |
aravindsv | 0:ba7650f404af | 6175 | #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000) /*!< I2C 2 reset */ |
aravindsv | 0:ba7650f404af | 6176 | #define RCC_APB1RSTR_USBRST ((uint32_t)0x00800000) /*!< USB reset */ |
aravindsv | 0:ba7650f404af | 6177 | #define RCC_APB1RSTR_CAN1RST ((uint32_t)0x02000000) /*!< CAN reset */ |
aravindsv | 0:ba7650f404af | 6178 | #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000) /*!< PWR reset */ |
aravindsv | 0:ba7650f404af | 6179 | #define RCC_APB1RSTR_DAC1RST ((uint32_t)0x20000000) /*!< DAC 1 reset */ |
aravindsv | 0:ba7650f404af | 6180 | #define RCC_APB1RSTR_I2C3RST ((uint32_t)0x40000000) /*!< I2C 3 reset */ |
aravindsv | 0:ba7650f404af | 6181 | #define RCC_APB1RSTR_DAC2RST ((uint32_t)0x04000000) /*!< DAC 2 reset */ |
aravindsv | 0:ba7650f404af | 6182 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DAC1RST /*!< DAC reset */ |
aravindsv | 0:ba7650f404af | 6183 | |
aravindsv | 0:ba7650f404af | 6184 | /****************** Bit definition for RCC_AHBENR register ******************/ |
aravindsv | 0:ba7650f404af | 6185 | #define RCC_AHBENR_DMA1EN ((uint32_t)0x00000001) /*!< DMA1 clock enable */ |
aravindsv | 0:ba7650f404af | 6186 | #define RCC_AHBENR_DMA2EN ((uint32_t)0x00000002) /*!< DMA2 clock enable */ |
aravindsv | 0:ba7650f404af | 6187 | #define RCC_AHBENR_SRAMEN ((uint32_t)0x00000004) /*!< SRAM interface clock enable */ |
aravindsv | 0:ba7650f404af | 6188 | #define RCC_AHBENR_FLITFEN ((uint32_t)0x00000010) /*!< FLITF clock enable */ |
aravindsv | 0:ba7650f404af | 6189 | #define RCC_AHBENR_CRCEN ((uint32_t)0x00000040) /*!< CRC clock enable */ |
aravindsv | 0:ba7650f404af | 6190 | #define RCC_AHBENR_GPIOAEN ((uint32_t)0x00020000) /*!< GPIOA clock enable */ |
aravindsv | 0:ba7650f404af | 6191 | #define RCC_AHBENR_GPIOBEN ((uint32_t)0x00040000) /*!< GPIOB clock enable */ |
aravindsv | 0:ba7650f404af | 6192 | #define RCC_AHBENR_GPIOCEN ((uint32_t)0x00080000) /*!< GPIOC clock enable */ |
aravindsv | 0:ba7650f404af | 6193 | #define RCC_AHBENR_GPIODEN ((uint32_t)0x00100000) /*!< GPIOD clock enable */ |
aravindsv | 0:ba7650f404af | 6194 | #define RCC_AHBENR_GPIOEEN ((uint32_t)0x00200000) /*!< GPIOE clock enable */ |
aravindsv | 0:ba7650f404af | 6195 | #define RCC_AHBENR_GPIOFEN ((uint32_t)0x00400000) /*!< GPIOF clock enable */ |
aravindsv | 0:ba7650f404af | 6196 | #define RCC_AHBENR_TSEN ((uint32_t)0x01000000) /*!< TS clock enable */ |
aravindsv | 0:ba7650f404af | 6197 | #define RCC_AHBENR_ADC12EN ((uint32_t)0x10000000) /*!< ADC1/ ADC2 clock enable */ |
aravindsv | 0:ba7650f404af | 6198 | #define RCC_AHBENR_ADC34EN ((uint32_t)0x20000000) /*!< ADC1/ ADC2 clock enable */ |
aravindsv | 0:ba7650f404af | 6199 | |
aravindsv | 0:ba7650f404af | 6200 | /***************** Bit definition for RCC_APB2ENR register ******************/ |
aravindsv | 0:ba7650f404af | 6201 | #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00000001) /*!< SYSCFG clock enable */ |
aravindsv | 0:ba7650f404af | 6202 | #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000800) /*!< TIM1 clock enable */ |
aravindsv | 0:ba7650f404af | 6203 | #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000) /*!< SPI1 clock enable */ |
aravindsv | 0:ba7650f404af | 6204 | #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00002000) /*!< TIM8 clock enable */ |
aravindsv | 0:ba7650f404af | 6205 | #define RCC_APB2ENR_USART1EN ((uint32_t)0x00004000) /*!< USART1 clock enable */ |
aravindsv | 0:ba7650f404af | 6206 | #define RCC_APB2ENR_TIM15EN ((uint32_t)0x00010000) /*!< TIM15 clock enable */ |
aravindsv | 0:ba7650f404af | 6207 | #define RCC_APB2ENR_TIM16EN ((uint32_t)0x00020000) /*!< TIM16 clock enable */ |
aravindsv | 0:ba7650f404af | 6208 | #define RCC_APB2ENR_TIM17EN ((uint32_t)0x00040000) /*!< TIM17 clock enable */ |
aravindsv | 0:ba7650f404af | 6209 | #define RCC_APB2ENR_HRTIM1 ((uint32_t)0x20000000) /*!< HRTIM1 clock enable */ |
aravindsv | 0:ba7650f404af | 6210 | |
aravindsv | 0:ba7650f404af | 6211 | /****************** Bit definition for RCC_APB1ENR register ******************/ |
aravindsv | 0:ba7650f404af | 6212 | #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001) /*!< Timer 2 clock enable */ |
aravindsv | 0:ba7650f404af | 6213 | #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002) /*!< Timer 3 clock enable */ |
aravindsv | 0:ba7650f404af | 6214 | #define RCC_APB1ENR_TIM4EN ((uint32_t)0x00000004) /*!< Timer 4 clock enable */ |
aravindsv | 0:ba7650f404af | 6215 | #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010) /*!< Timer 6 clock enable */ |
aravindsv | 0:ba7650f404af | 6216 | #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020) /*!< Timer 7 clock enable */ |
aravindsv | 0:ba7650f404af | 6217 | #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800) /*!< Window Watchdog clock enable */ |
aravindsv | 0:ba7650f404af | 6218 | #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000) /*!< SPI2 clock enable */ |
aravindsv | 0:ba7650f404af | 6219 | #define RCC_APB1ENR_SPI3EN ((uint32_t)0x00008000) /*!< SPI3 clock enable */ |
aravindsv | 0:ba7650f404af | 6220 | #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000) /*!< USART 2 clock enable */ |
aravindsv | 0:ba7650f404af | 6221 | #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000) /*!< USART 3 clock enable */ |
aravindsv | 0:ba7650f404af | 6222 | #define RCC_APB1ENR_UART4EN ((uint32_t)0x00080000) /*!< UART 4 clock enable */ |
aravindsv | 0:ba7650f404af | 6223 | #define RCC_APB1ENR_UART5EN ((uint32_t)0x00100000) /*!< UART 5 clock enable */ |
aravindsv | 0:ba7650f404af | 6224 | #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000) /*!< I2C 1 clock enable */ |
aravindsv | 0:ba7650f404af | 6225 | #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000) /*!< I2C 2 clock enable */ |
aravindsv | 0:ba7650f404af | 6226 | #define RCC_APB1ENR_USBEN ((uint32_t)0x00800000) /*!< USB clock enable */ |
aravindsv | 0:ba7650f404af | 6227 | #define RCC_APB1ENR_CAN1EN ((uint32_t)0x02000000) /*!< CAN clock enable */ |
aravindsv | 0:ba7650f404af | 6228 | #define RCC_APB1ENR_DAC2EN ((uint32_t)0x04000000) /*!< DAC 2 clock enable */ |
aravindsv | 0:ba7650f404af | 6229 | #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000) /*!< PWR clock enable */ |
aravindsv | 0:ba7650f404af | 6230 | #define RCC_APB1ENR_DAC1EN ((uint32_t)0x20000000) /*!< DAC clock enable */ |
aravindsv | 0:ba7650f404af | 6231 | #define RCC_APB1ENR_I2C3EN ((uint32_t)0x40000000) /*!< I2C 3 clock enable */ |
aravindsv | 0:ba7650f404af | 6232 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DAC1EN |
aravindsv | 0:ba7650f404af | 6233 | |
aravindsv | 0:ba7650f404af | 6234 | /******************** Bit definition for RCC_BDCR register ******************/ |
aravindsv | 0:ba7650f404af | 6235 | #define RCC_BDCR_LSEON ((uint32_t)0x00000001) /*!< External Low Speed oscillator enable */ |
aravindsv | 0:ba7650f404af | 6236 | #define RCC_BDCR_LSERDY ((uint32_t)0x00000002) /*!< External Low Speed oscillator Ready */ |
aravindsv | 0:ba7650f404af | 6237 | #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004) /*!< External Low Speed oscillator Bypass */ |
aravindsv | 0:ba7650f404af | 6238 | |
aravindsv | 0:ba7650f404af | 6239 | #define RCC_BDCR_LSEDRV ((uint32_t)0x00000018) /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */ |
aravindsv | 0:ba7650f404af | 6240 | #define RCC_BDCR_LSEDRV_0 ((uint32_t)0x00000008) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6241 | #define RCC_BDCR_LSEDRV_1 ((uint32_t)0x00000010) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6242 | |
aravindsv | 0:ba7650f404af | 6243 | |
aravindsv | 0:ba7650f404af | 6244 | #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300) /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
aravindsv | 0:ba7650f404af | 6245 | #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6246 | #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6247 | |
aravindsv | 0:ba7650f404af | 6248 | /*!< RTC configuration */ |
aravindsv | 0:ba7650f404af | 6249 | #define RCC_BDCR_RTCSEL_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */ |
aravindsv | 0:ba7650f404af | 6250 | #define RCC_BDCR_RTCSEL_LSE ((uint32_t)0x00000100) /*!< LSE oscillator clock used as RTC clock */ |
aravindsv | 0:ba7650f404af | 6251 | #define RCC_BDCR_RTCSEL_LSI ((uint32_t)0x00000200) /*!< LSI oscillator clock used as RTC clock */ |
aravindsv | 0:ba7650f404af | 6252 | #define RCC_BDCR_RTCSEL_HSE ((uint32_t)0x00000300) /*!< HSE oscillator clock divided by 32 used as RTC clock */ |
aravindsv | 0:ba7650f404af | 6253 | |
aravindsv | 0:ba7650f404af | 6254 | #define RCC_BDCR_RTCEN ((uint32_t)0x00008000) /*!< RTC clock enable */ |
aravindsv | 0:ba7650f404af | 6255 | #define RCC_BDCR_BDRST ((uint32_t)0x00010000) /*!< Backup domain software reset */ |
aravindsv | 0:ba7650f404af | 6256 | |
aravindsv | 0:ba7650f404af | 6257 | /******************** Bit definition for RCC_CSR register *******************/ |
aravindsv | 0:ba7650f404af | 6258 | #define RCC_CSR_LSION ((uint32_t)0x00000001) /*!< Internal Low Speed oscillator enable */ |
aravindsv | 0:ba7650f404af | 6259 | #define RCC_CSR_LSIRDY ((uint32_t)0x00000002) /*!< Internal Low Speed oscillator Ready */ |
aravindsv | 0:ba7650f404af | 6260 | #define RCC_CSR_RMVF ((uint32_t)0x01000000) /*!< Remove reset flag */ |
aravindsv | 0:ba7650f404af | 6261 | #define RCC_CSR_OBLRSTF ((uint32_t)0x02000000) /*!< OBL reset flag */ |
aravindsv | 0:ba7650f404af | 6262 | #define RCC_CSR_PINRSTF ((uint32_t)0x04000000) /*!< PIN reset flag */ |
aravindsv | 0:ba7650f404af | 6263 | #define RCC_CSR_PORRSTF ((uint32_t)0x08000000) /*!< POR/PDR reset flag */ |
aravindsv | 0:ba7650f404af | 6264 | #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000) /*!< Software Reset flag */ |
aravindsv | 0:ba7650f404af | 6265 | #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000) /*!< Independent Watchdog reset flag */ |
aravindsv | 0:ba7650f404af | 6266 | #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000) /*!< Window watchdog reset flag */ |
aravindsv | 0:ba7650f404af | 6267 | #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000) /*!< Low-Power reset flag */ |
aravindsv | 0:ba7650f404af | 6268 | |
aravindsv | 0:ba7650f404af | 6269 | /******************* Bit definition for RCC_AHBRSTR register ****************/ |
aravindsv | 0:ba7650f404af | 6270 | #define RCC_AHBRSTR_GPIOARST ((uint32_t)0x00020000) /*!< GPIOA reset */ |
aravindsv | 0:ba7650f404af | 6271 | #define RCC_AHBRSTR_GPIOBRST ((uint32_t)0x00040000) /*!< GPIOB reset */ |
aravindsv | 0:ba7650f404af | 6272 | #define RCC_AHBRSTR_GPIOCRST ((uint32_t)0x00080000) /*!< GPIOC reset */ |
aravindsv | 0:ba7650f404af | 6273 | #define RCC_AHBRSTR_GPIODRST ((uint32_t)0x00010000) /*!< GPIOD reset */ |
aravindsv | 0:ba7650f404af | 6274 | #define RCC_AHBRSTR_GPIOFRST ((uint32_t)0x00040000) /*!< GPIOF reset */ |
aravindsv | 0:ba7650f404af | 6275 | #define RCC_AHBRSTR_TSRST ((uint32_t)0x00100000) /*!< TS reset */ |
aravindsv | 0:ba7650f404af | 6276 | #define RCC_AHBRSTR_ADC12RST ((uint32_t)0x01000000) /*!< ADC1 & ADC2 reset */ |
aravindsv | 0:ba7650f404af | 6277 | #define RCC_AHBRSTR_ADC34RST ((uint32_t)0x02000000) /*!< ADC3 & ADC4 reset */ |
aravindsv | 0:ba7650f404af | 6278 | |
aravindsv | 0:ba7650f404af | 6279 | /******************* Bit definition for RCC_CFGR2 register ******************/ |
aravindsv | 0:ba7650f404af | 6280 | /*!< PREDIV1 configuration */ |
aravindsv | 0:ba7650f404af | 6281 | #define RCC_CFGR2_PREDIV1 ((uint32_t)0x0000000F) /*!< PREDIV1[3:0] bits */ |
aravindsv | 0:ba7650f404af | 6282 | #define RCC_CFGR2_PREDIV1_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6283 | #define RCC_CFGR2_PREDIV1_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6284 | #define RCC_CFGR2_PREDIV1_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6285 | #define RCC_CFGR2_PREDIV1_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 6286 | |
aravindsv | 0:ba7650f404af | 6287 | #define RCC_CFGR2_PREDIV1_DIV1 ((uint32_t)0x00000000) /*!< PREDIV1 input clock not divided */ |
aravindsv | 0:ba7650f404af | 6288 | #define RCC_CFGR2_PREDIV1_DIV2 ((uint32_t)0x00000001) /*!< PREDIV1 input clock divided by 2 */ |
aravindsv | 0:ba7650f404af | 6289 | #define RCC_CFGR2_PREDIV1_DIV3 ((uint32_t)0x00000002) /*!< PREDIV1 input clock divided by 3 */ |
aravindsv | 0:ba7650f404af | 6290 | #define RCC_CFGR2_PREDIV1_DIV4 ((uint32_t)0x00000003) /*!< PREDIV1 input clock divided by 4 */ |
aravindsv | 0:ba7650f404af | 6291 | #define RCC_CFGR2_PREDIV1_DIV5 ((uint32_t)0x00000004) /*!< PREDIV1 input clock divided by 5 */ |
aravindsv | 0:ba7650f404af | 6292 | #define RCC_CFGR2_PREDIV1_DIV6 ((uint32_t)0x00000005) /*!< PREDIV1 input clock divided by 6 */ |
aravindsv | 0:ba7650f404af | 6293 | #define RCC_CFGR2_PREDIV1_DIV7 ((uint32_t)0x00000006) /*!< PREDIV1 input clock divided by 7 */ |
aravindsv | 0:ba7650f404af | 6294 | #define RCC_CFGR2_PREDIV1_DIV8 ((uint32_t)0x00000007) /*!< PREDIV1 input clock divided by 8 */ |
aravindsv | 0:ba7650f404af | 6295 | #define RCC_CFGR2_PREDIV1_DIV9 ((uint32_t)0x00000008) /*!< PREDIV1 input clock divided by 9 */ |
aravindsv | 0:ba7650f404af | 6296 | #define RCC_CFGR2_PREDIV1_DIV10 ((uint32_t)0x00000009) /*!< PREDIV1 input clock divided by 10 */ |
aravindsv | 0:ba7650f404af | 6297 | #define RCC_CFGR2_PREDIV1_DIV11 ((uint32_t)0x0000000A) /*!< PREDIV1 input clock divided by 11 */ |
aravindsv | 0:ba7650f404af | 6298 | #define RCC_CFGR2_PREDIV1_DIV12 ((uint32_t)0x0000000B) /*!< PREDIV1 input clock divided by 12 */ |
aravindsv | 0:ba7650f404af | 6299 | #define RCC_CFGR2_PREDIV1_DIV13 ((uint32_t)0x0000000C) /*!< PREDIV1 input clock divided by 13 */ |
aravindsv | 0:ba7650f404af | 6300 | #define RCC_CFGR2_PREDIV1_DIV14 ((uint32_t)0x0000000D) /*!< PREDIV1 input clock divided by 14 */ |
aravindsv | 0:ba7650f404af | 6301 | #define RCC_CFGR2_PREDIV1_DIV15 ((uint32_t)0x0000000E) /*!< PREDIV1 input clock divided by 15 */ |
aravindsv | 0:ba7650f404af | 6302 | #define RCC_CFGR2_PREDIV1_DIV16 ((uint32_t)0x0000000F) /*!< PREDIV1 input clock divided by 16 */ |
aravindsv | 0:ba7650f404af | 6303 | |
aravindsv | 0:ba7650f404af | 6304 | /*!< ADCPRE12 configuration */ |
aravindsv | 0:ba7650f404af | 6305 | #define RCC_CFGR2_ADCPRE12 ((uint32_t)0x000001F0) /*!< ADCPRE12[8:4] bits */ |
aravindsv | 0:ba7650f404af | 6306 | #define RCC_CFGR2_ADCPRE12_0 ((uint32_t)0x00000010) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6307 | #define RCC_CFGR2_ADCPRE12_1 ((uint32_t)0x00000020) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6308 | #define RCC_CFGR2_ADCPRE12_2 ((uint32_t)0x00000040) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6309 | #define RCC_CFGR2_ADCPRE12_3 ((uint32_t)0x00000080) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 6310 | #define RCC_CFGR2_ADCPRE12_4 ((uint32_t)0x00000100) /*!< Bit 4 */ |
aravindsv | 0:ba7650f404af | 6311 | |
aravindsv | 0:ba7650f404af | 6312 | #define RCC_CFGR2_ADCPRE12_NO ((uint32_t)0x00000000) /*!< ADC12 clock disabled, ADC12 can use AHB clock */ |
aravindsv | 0:ba7650f404af | 6313 | #define RCC_CFGR2_ADCPRE12_DIV1 ((uint32_t)0x00000100) /*!< ADC12 PLL clock divided by 1 */ |
aravindsv | 0:ba7650f404af | 6314 | #define RCC_CFGR2_ADCPRE12_DIV2 ((uint32_t)0x00000110) /*!< ADC12 PLL clock divided by 2 */ |
aravindsv | 0:ba7650f404af | 6315 | #define RCC_CFGR2_ADCPRE12_DIV4 ((uint32_t)0x00000120) /*!< ADC12 PLL clock divided by 4 */ |
aravindsv | 0:ba7650f404af | 6316 | #define RCC_CFGR2_ADCPRE12_DIV6 ((uint32_t)0x00000130) /*!< ADC12 PLL clock divided by 6 */ |
aravindsv | 0:ba7650f404af | 6317 | #define RCC_CFGR2_ADCPRE12_DIV8 ((uint32_t)0x00000140) /*!< ADC12 PLL clock divided by 8 */ |
aravindsv | 0:ba7650f404af | 6318 | #define RCC_CFGR2_ADCPRE12_DIV10 ((uint32_t)0x00000150) /*!< ADC12 PLL clock divided by 10 */ |
aravindsv | 0:ba7650f404af | 6319 | #define RCC_CFGR2_ADCPRE12_DIV12 ((uint32_t)0x00000160) /*!< ADC12 PLL clock divided by 12 */ |
aravindsv | 0:ba7650f404af | 6320 | #define RCC_CFGR2_ADCPRE12_DIV16 ((uint32_t)0x00000170) /*!< ADC12 PLL clock divided by 16 */ |
aravindsv | 0:ba7650f404af | 6321 | #define RCC_CFGR2_ADCPRE12_DIV32 ((uint32_t)0x00000180) /*!< ADC12 PLL clock divided by 32 */ |
aravindsv | 0:ba7650f404af | 6322 | #define RCC_CFGR2_ADCPRE12_DIV64 ((uint32_t)0x00000190) /*!< ADC12 PLL clock divided by 64 */ |
aravindsv | 0:ba7650f404af | 6323 | #define RCC_CFGR2_ADCPRE12_DIV128 ((uint32_t)0x000001A0) /*!< ADC12 PLL clock divided by 128 */ |
aravindsv | 0:ba7650f404af | 6324 | #define RCC_CFGR2_ADCPRE12_DIV256 ((uint32_t)0x000001B0) /*!< ADC12 PLL clock divided by 256 */ |
aravindsv | 0:ba7650f404af | 6325 | |
aravindsv | 0:ba7650f404af | 6326 | /*!< ADCPRE34 configuration */ |
aravindsv | 0:ba7650f404af | 6327 | #define RCC_CFGR2_ADCPRE34 ((uint32_t)0x00003E00) /*!< ADCPRE34[13:5] bits */ |
aravindsv | 0:ba7650f404af | 6328 | #define RCC_CFGR2_ADCPRE34_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6329 | #define RCC_CFGR2_ADCPRE34_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6330 | #define RCC_CFGR2_ADCPRE34_2 ((uint32_t)0x00000800) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6331 | #define RCC_CFGR2_ADCPRE34_3 ((uint32_t)0x00001000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 6332 | #define RCC_CFGR2_ADCPRE34_4 ((uint32_t)0x00002000) /*!< Bit 4 */ |
aravindsv | 0:ba7650f404af | 6333 | |
aravindsv | 0:ba7650f404af | 6334 | #define RCC_CFGR2_ADCPRE34_NO ((uint32_t)0x00000000) /*!< ADC34 clock disabled, ADC34 can use AHB clock */ |
aravindsv | 0:ba7650f404af | 6335 | #define RCC_CFGR2_ADCPRE34_DIV1 ((uint32_t)0x00002000) /*!< ADC34 PLL clock divided by 1 */ |
aravindsv | 0:ba7650f404af | 6336 | #define RCC_CFGR2_ADCPRE34_DIV2 ((uint32_t)0x00002200) /*!< ADC34 PLL clock divided by 2 */ |
aravindsv | 0:ba7650f404af | 6337 | #define RCC_CFGR2_ADCPRE34_DIV4 ((uint32_t)0x00002400) /*!< ADC34 PLL clock divided by 4 */ |
aravindsv | 0:ba7650f404af | 6338 | #define RCC_CFGR2_ADCPRE34_DIV6 ((uint32_t)0x00002600) /*!< ADC34 PLL clock divided by 6 */ |
aravindsv | 0:ba7650f404af | 6339 | #define RCC_CFGR2_ADCPRE34_DIV8 ((uint32_t)0x00002800) /*!< ADC34 PLL clock divided by 8 */ |
aravindsv | 0:ba7650f404af | 6340 | #define RCC_CFGR2_ADCPRE34_DIV10 ((uint32_t)0x00002A00) /*!< ADC34 PLL clock divided by 10 */ |
aravindsv | 0:ba7650f404af | 6341 | #define RCC_CFGR2_ADCPRE34_DIV12 ((uint32_t)0x00002C00) /*!< ADC34 PLL clock divided by 12 */ |
aravindsv | 0:ba7650f404af | 6342 | #define RCC_CFGR2_ADCPRE34_DIV16 ((uint32_t)0x00002E00) /*!< ADC34 PLL clock divided by 16 */ |
aravindsv | 0:ba7650f404af | 6343 | #define RCC_CFGR2_ADCPRE34_DIV32 ((uint32_t)0x00003000) /*!< ADC34 PLL clock divided by 32 */ |
aravindsv | 0:ba7650f404af | 6344 | #define RCC_CFGR2_ADCPRE34_DIV64 ((uint32_t)0x00003200) /*!< ADC34 PLL clock divided by 64 */ |
aravindsv | 0:ba7650f404af | 6345 | #define RCC_CFGR2_ADCPRE34_DIV128 ((uint32_t)0x00003400) /*!< ADC34 PLL clock divided by 128 */ |
aravindsv | 0:ba7650f404af | 6346 | #define RCC_CFGR2_ADCPRE34_DIV256 ((uint32_t)0x00003600) /*!< ADC34 PLL clock divided by 256 */ |
aravindsv | 0:ba7650f404af | 6347 | |
aravindsv | 0:ba7650f404af | 6348 | /******************* Bit definition for RCC_CFGR3 register ******************/ |
aravindsv | 0:ba7650f404af | 6349 | #define RCC_CFGR3_USART1SW ((uint32_t)0x00000003) /*!< USART1SW[1:0] bits */ |
aravindsv | 0:ba7650f404af | 6350 | #define RCC_CFGR3_USART1SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6351 | #define RCC_CFGR3_USART1SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6352 | |
aravindsv | 0:ba7650f404af | 6353 | #define RCC_CFGR3_I2CSW ((uint32_t)0x00000070) /*!< I2CSW bits */ |
aravindsv | 0:ba7650f404af | 6354 | #define RCC_CFGR3_I2C1SW ((uint32_t)0x00000010) /*!< I2C1SW bits */ |
aravindsv | 0:ba7650f404af | 6355 | #define RCC_CFGR3_I2C2SW ((uint32_t)0x00000020) /*!< I2C2SW bits */ |
aravindsv | 0:ba7650f404af | 6356 | #define RCC_CFGR3_I2C3SW ((uint32_t)0x00000040) /*!< I2C3SW bits */ |
aravindsv | 0:ba7650f404af | 6357 | |
aravindsv | 0:ba7650f404af | 6358 | #define RCC_CFGR3_TIMSW ((uint32_t)0x00002F00) /*!< TIMSW bits */ |
aravindsv | 0:ba7650f404af | 6359 | #define RCC_CFGR3_TIM1SW ((uint32_t)0x00000100) /*!< TIM1SW bits */ |
aravindsv | 0:ba7650f404af | 6360 | #define RCC_CFGR3_TIM8SW ((uint32_t)0x00000200) /*!< TIM8SW bits */ |
aravindsv | 0:ba7650f404af | 6361 | #define RCC_CFGR3_TIM15SW ((uint32_t)0x00000400) /*!< TIM15SW bits */ |
aravindsv | 0:ba7650f404af | 6362 | #define RCC_CFGR3_TIM16SW ((uint32_t)0x00000800) /*!< TIM16SW bits */ |
aravindsv | 0:ba7650f404af | 6363 | #define RCC_CFGR3_TIM17SW ((uint32_t)0x00002000) /*!< TIM17SW bits */ |
aravindsv | 0:ba7650f404af | 6364 | |
aravindsv | 0:ba7650f404af | 6365 | #define RCC_CFGR3_HRTIM1SW ((uint32_t)0x00001000) /*!< HRTIM1SW bits */ |
aravindsv | 0:ba7650f404af | 6366 | |
aravindsv | 0:ba7650f404af | 6367 | #define RCC_CFGR3_USART2SW ((uint32_t)0x00030000) /*!< USART2SW[1:0] bits */ |
aravindsv | 0:ba7650f404af | 6368 | #define RCC_CFGR3_USART2SW_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6369 | #define RCC_CFGR3_USART2SW_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6370 | |
aravindsv | 0:ba7650f404af | 6371 | #define RCC_CFGR3_USART3SW ((uint32_t)0x000C0000) /*!< USART3SW[1:0] bits */ |
aravindsv | 0:ba7650f404af | 6372 | #define RCC_CFGR3_USART3SW_0 ((uint32_t)0x00040000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6373 | #define RCC_CFGR3_USART3SW_1 ((uint32_t)0x00080000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6374 | |
aravindsv | 0:ba7650f404af | 6375 | #define RCC_CFGR3_UART4SW ((uint32_t)0x00300000) /*!< UART4SW[1:0] bits */ |
aravindsv | 0:ba7650f404af | 6376 | #define RCC_CFGR3_UART4SW_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6377 | #define RCC_CFGR3_UART4SW_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6378 | |
aravindsv | 0:ba7650f404af | 6379 | #define RCC_CFGR3_UART5SW ((uint32_t)0x00C00000) /*!< UART5SW[1:0] bits */ |
aravindsv | 0:ba7650f404af | 6380 | #define RCC_CFGR3_UART5SW_0 ((uint32_t)0x00400000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6381 | #define RCC_CFGR3_UART5SW_1 ((uint32_t)0x00800000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6382 | |
aravindsv | 0:ba7650f404af | 6383 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 6384 | /* */ |
aravindsv | 0:ba7650f404af | 6385 | /* Real-Time Clock (RTC) */ |
aravindsv | 0:ba7650f404af | 6386 | /* */ |
aravindsv | 0:ba7650f404af | 6387 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 6388 | /******************** Bits definition for RTC_TR register *******************/ |
aravindsv | 0:ba7650f404af | 6389 | #define RTC_TR_PM ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 6390 | #define RTC_TR_HT ((uint32_t)0x00300000) |
aravindsv | 0:ba7650f404af | 6391 | #define RTC_TR_HT_0 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 6392 | #define RTC_TR_HT_1 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 6393 | #define RTC_TR_HU ((uint32_t)0x000F0000) |
aravindsv | 0:ba7650f404af | 6394 | #define RTC_TR_HU_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 6395 | #define RTC_TR_HU_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 6396 | #define RTC_TR_HU_2 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 6397 | #define RTC_TR_HU_3 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 6398 | #define RTC_TR_MNT ((uint32_t)0x00007000) |
aravindsv | 0:ba7650f404af | 6399 | #define RTC_TR_MNT_0 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6400 | #define RTC_TR_MNT_1 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6401 | #define RTC_TR_MNT_2 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6402 | #define RTC_TR_MNU ((uint32_t)0x00000F00) |
aravindsv | 0:ba7650f404af | 6403 | #define RTC_TR_MNU_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6404 | #define RTC_TR_MNU_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6405 | #define RTC_TR_MNU_2 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6406 | #define RTC_TR_MNU_3 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6407 | #define RTC_TR_ST ((uint32_t)0x00000070) |
aravindsv | 0:ba7650f404af | 6408 | #define RTC_TR_ST_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6409 | #define RTC_TR_ST_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6410 | #define RTC_TR_ST_2 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 6411 | #define RTC_TR_SU ((uint32_t)0x0000000F) |
aravindsv | 0:ba7650f404af | 6412 | #define RTC_TR_SU_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6413 | #define RTC_TR_SU_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6414 | #define RTC_TR_SU_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6415 | #define RTC_TR_SU_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6416 | |
aravindsv | 0:ba7650f404af | 6417 | /******************** Bits definition for RTC_DR register *******************/ |
aravindsv | 0:ba7650f404af | 6418 | #define RTC_DR_YT ((uint32_t)0x00F00000) |
aravindsv | 0:ba7650f404af | 6419 | #define RTC_DR_YT_0 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 6420 | #define RTC_DR_YT_1 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 6421 | #define RTC_DR_YT_2 ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 6422 | #define RTC_DR_YT_3 ((uint32_t)0x00800000) |
aravindsv | 0:ba7650f404af | 6423 | #define RTC_DR_YU ((uint32_t)0x000F0000) |
aravindsv | 0:ba7650f404af | 6424 | #define RTC_DR_YU_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 6425 | #define RTC_DR_YU_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 6426 | #define RTC_DR_YU_2 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 6427 | #define RTC_DR_YU_3 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 6428 | #define RTC_DR_WDU ((uint32_t)0x0000E000) |
aravindsv | 0:ba7650f404af | 6429 | #define RTC_DR_WDU_0 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6430 | #define RTC_DR_WDU_1 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6431 | #define RTC_DR_WDU_2 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 6432 | #define RTC_DR_MT ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6433 | #define RTC_DR_MU ((uint32_t)0x00000F00) |
aravindsv | 0:ba7650f404af | 6434 | #define RTC_DR_MU_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6435 | #define RTC_DR_MU_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6436 | #define RTC_DR_MU_2 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6437 | #define RTC_DR_MU_3 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6438 | #define RTC_DR_DT ((uint32_t)0x00000030) |
aravindsv | 0:ba7650f404af | 6439 | #define RTC_DR_DT_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6440 | #define RTC_DR_DT_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6441 | #define RTC_DR_DU ((uint32_t)0x0000000F) |
aravindsv | 0:ba7650f404af | 6442 | #define RTC_DR_DU_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6443 | #define RTC_DR_DU_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6444 | #define RTC_DR_DU_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6445 | #define RTC_DR_DU_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6446 | |
aravindsv | 0:ba7650f404af | 6447 | /******************** Bits definition for RTC_CR register *******************/ |
aravindsv | 0:ba7650f404af | 6448 | #define RTC_CR_COE ((uint32_t)0x00800000) |
aravindsv | 0:ba7650f404af | 6449 | #define RTC_CR_OSEL ((uint32_t)0x00600000) |
aravindsv | 0:ba7650f404af | 6450 | #define RTC_CR_OSEL_0 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 6451 | #define RTC_CR_OSEL_1 ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 6452 | #define RTC_CR_POL ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 6453 | #define RTC_CR_COSEL ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 6454 | #define RTC_CR_BCK ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 6455 | #define RTC_CR_SUB1H ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 6456 | #define RTC_CR_ADD1H ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 6457 | #define RTC_CR_TSIE ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 6458 | #define RTC_CR_WUTIE ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6459 | #define RTC_CR_ALRBIE ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6460 | #define RTC_CR_ALRAIE ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6461 | #define RTC_CR_TSE ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6462 | #define RTC_CR_WUTE ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6463 | #define RTC_CR_ALRBE ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6464 | #define RTC_CR_ALRAE ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6465 | #define RTC_CR_FMT ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 6466 | #define RTC_CR_BYPSHAD ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6467 | #define RTC_CR_REFCKON ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6468 | #define RTC_CR_TSEDGE ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6469 | #define RTC_CR_WUCKSEL ((uint32_t)0x00000007) |
aravindsv | 0:ba7650f404af | 6470 | #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6471 | #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6472 | #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6473 | |
aravindsv | 0:ba7650f404af | 6474 | /******************** Bits definition for RTC_ISR register ******************/ |
aravindsv | 0:ba7650f404af | 6475 | #define RTC_ISR_RECALPF ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 6476 | #define RTC_ISR_TAMP3F ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 6477 | #define RTC_ISR_TAMP2F ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6478 | #define RTC_ISR_TAMP1F ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6479 | #define RTC_ISR_TSOVF ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6480 | #define RTC_ISR_TSF ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6481 | #define RTC_ISR_WUTF ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6482 | #define RTC_ISR_ALRBF ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6483 | #define RTC_ISR_ALRAF ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6484 | #define RTC_ISR_INIT ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 6485 | #define RTC_ISR_INITF ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 6486 | #define RTC_ISR_RSF ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6487 | #define RTC_ISR_INITS ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6488 | #define RTC_ISR_SHPF ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6489 | #define RTC_ISR_WUTWF ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6490 | #define RTC_ISR_ALRBWF ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6491 | #define RTC_ISR_ALRAWF ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6492 | |
aravindsv | 0:ba7650f404af | 6493 | /******************** Bits definition for RTC_PRER register *****************/ |
aravindsv | 0:ba7650f404af | 6494 | #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000) |
aravindsv | 0:ba7650f404af | 6495 | #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFF) |
aravindsv | 0:ba7650f404af | 6496 | |
aravindsv | 0:ba7650f404af | 6497 | /******************** Bits definition for RTC_WUTR register *****************/ |
aravindsv | 0:ba7650f404af | 6498 | #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF) |
aravindsv | 0:ba7650f404af | 6499 | |
aravindsv | 0:ba7650f404af | 6500 | /******************** Bits definition for RTC_ALRMAR register ***************/ |
aravindsv | 0:ba7650f404af | 6501 | #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000) |
aravindsv | 0:ba7650f404af | 6502 | #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000) |
aravindsv | 0:ba7650f404af | 6503 | #define RTC_ALRMAR_DT ((uint32_t)0x30000000) |
aravindsv | 0:ba7650f404af | 6504 | #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000) |
aravindsv | 0:ba7650f404af | 6505 | #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000) |
aravindsv | 0:ba7650f404af | 6506 | #define RTC_ALRMAR_DU ((uint32_t)0x0F000000) |
aravindsv | 0:ba7650f404af | 6507 | #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 6508 | #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 6509 | #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000) |
aravindsv | 0:ba7650f404af | 6510 | #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000) |
aravindsv | 0:ba7650f404af | 6511 | #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000) |
aravindsv | 0:ba7650f404af | 6512 | #define RTC_ALRMAR_PM ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 6513 | #define RTC_ALRMAR_HT ((uint32_t)0x00300000) |
aravindsv | 0:ba7650f404af | 6514 | #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 6515 | #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 6516 | #define RTC_ALRMAR_HU ((uint32_t)0x000F0000) |
aravindsv | 0:ba7650f404af | 6517 | #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 6518 | #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 6519 | #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 6520 | #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 6521 | #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 6522 | #define RTC_ALRMAR_MNT ((uint32_t)0x00007000) |
aravindsv | 0:ba7650f404af | 6523 | #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6524 | #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6525 | #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6526 | #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00) |
aravindsv | 0:ba7650f404af | 6527 | #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6528 | #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6529 | #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6530 | #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6531 | #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 6532 | #define RTC_ALRMAR_ST ((uint32_t)0x00000070) |
aravindsv | 0:ba7650f404af | 6533 | #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6534 | #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6535 | #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 6536 | #define RTC_ALRMAR_SU ((uint32_t)0x0000000F) |
aravindsv | 0:ba7650f404af | 6537 | #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6538 | #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6539 | #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6540 | #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6541 | |
aravindsv | 0:ba7650f404af | 6542 | /******************** Bits definition for RTC_ALRMBR register ***************/ |
aravindsv | 0:ba7650f404af | 6543 | #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000) |
aravindsv | 0:ba7650f404af | 6544 | #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000) |
aravindsv | 0:ba7650f404af | 6545 | #define RTC_ALRMBR_DT ((uint32_t)0x30000000) |
aravindsv | 0:ba7650f404af | 6546 | #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000) |
aravindsv | 0:ba7650f404af | 6547 | #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000) |
aravindsv | 0:ba7650f404af | 6548 | #define RTC_ALRMBR_DU ((uint32_t)0x0F000000) |
aravindsv | 0:ba7650f404af | 6549 | #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 6550 | #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 6551 | #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000) |
aravindsv | 0:ba7650f404af | 6552 | #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000) |
aravindsv | 0:ba7650f404af | 6553 | #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000) |
aravindsv | 0:ba7650f404af | 6554 | #define RTC_ALRMBR_PM ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 6555 | #define RTC_ALRMBR_HT ((uint32_t)0x00300000) |
aravindsv | 0:ba7650f404af | 6556 | #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 6557 | #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 6558 | #define RTC_ALRMBR_HU ((uint32_t)0x000F0000) |
aravindsv | 0:ba7650f404af | 6559 | #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 6560 | #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 6561 | #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 6562 | #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 6563 | #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 6564 | #define RTC_ALRMBR_MNT ((uint32_t)0x00007000) |
aravindsv | 0:ba7650f404af | 6565 | #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6566 | #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6567 | #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6568 | #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00) |
aravindsv | 0:ba7650f404af | 6569 | #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6570 | #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6571 | #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6572 | #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6573 | #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 6574 | #define RTC_ALRMBR_ST ((uint32_t)0x00000070) |
aravindsv | 0:ba7650f404af | 6575 | #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6576 | #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6577 | #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 6578 | #define RTC_ALRMBR_SU ((uint32_t)0x0000000F) |
aravindsv | 0:ba7650f404af | 6579 | #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6580 | #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6581 | #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6582 | #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6583 | |
aravindsv | 0:ba7650f404af | 6584 | /******************** Bits definition for RTC_WPR register ******************/ |
aravindsv | 0:ba7650f404af | 6585 | #define RTC_WPR_KEY ((uint32_t)0x000000FF) |
aravindsv | 0:ba7650f404af | 6586 | |
aravindsv | 0:ba7650f404af | 6587 | /******************** Bits definition for RTC_SSR register ******************/ |
aravindsv | 0:ba7650f404af | 6588 | #define RTC_SSR_SS ((uint32_t)0x0000FFFF) |
aravindsv | 0:ba7650f404af | 6589 | |
aravindsv | 0:ba7650f404af | 6590 | /******************** Bits definition for RTC_SHIFTR register ***************/ |
aravindsv | 0:ba7650f404af | 6591 | #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF) |
aravindsv | 0:ba7650f404af | 6592 | #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000) |
aravindsv | 0:ba7650f404af | 6593 | |
aravindsv | 0:ba7650f404af | 6594 | /******************** Bits definition for RTC_TSTR register *****************/ |
aravindsv | 0:ba7650f404af | 6595 | #define RTC_TSTR_PM ((uint32_t)0x00400000) |
aravindsv | 0:ba7650f404af | 6596 | #define RTC_TSTR_HT ((uint32_t)0x00300000) |
aravindsv | 0:ba7650f404af | 6597 | #define RTC_TSTR_HT_0 ((uint32_t)0x00100000) |
aravindsv | 0:ba7650f404af | 6598 | #define RTC_TSTR_HT_1 ((uint32_t)0x00200000) |
aravindsv | 0:ba7650f404af | 6599 | #define RTC_TSTR_HU ((uint32_t)0x000F0000) |
aravindsv | 0:ba7650f404af | 6600 | #define RTC_TSTR_HU_0 ((uint32_t)0x00010000) |
aravindsv | 0:ba7650f404af | 6601 | #define RTC_TSTR_HU_1 ((uint32_t)0x00020000) |
aravindsv | 0:ba7650f404af | 6602 | #define RTC_TSTR_HU_2 ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 6603 | #define RTC_TSTR_HU_3 ((uint32_t)0x00080000) |
aravindsv | 0:ba7650f404af | 6604 | #define RTC_TSTR_MNT ((uint32_t)0x00007000) |
aravindsv | 0:ba7650f404af | 6605 | #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6606 | #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6607 | #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6608 | #define RTC_TSTR_MNU ((uint32_t)0x00000F00) |
aravindsv | 0:ba7650f404af | 6609 | #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6610 | #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6611 | #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6612 | #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6613 | #define RTC_TSTR_ST ((uint32_t)0x00000070) |
aravindsv | 0:ba7650f404af | 6614 | #define RTC_TSTR_ST_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6615 | #define RTC_TSTR_ST_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6616 | #define RTC_TSTR_ST_2 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 6617 | #define RTC_TSTR_SU ((uint32_t)0x0000000F) |
aravindsv | 0:ba7650f404af | 6618 | #define RTC_TSTR_SU_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6619 | #define RTC_TSTR_SU_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6620 | #define RTC_TSTR_SU_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6621 | #define RTC_TSTR_SU_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6622 | |
aravindsv | 0:ba7650f404af | 6623 | /******************** Bits definition for RTC_TSDR register *****************/ |
aravindsv | 0:ba7650f404af | 6624 | #define RTC_TSDR_WDU ((uint32_t)0x0000E000) |
aravindsv | 0:ba7650f404af | 6625 | #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6626 | #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6627 | #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 6628 | #define RTC_TSDR_MT ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6629 | #define RTC_TSDR_MU ((uint32_t)0x00000F00) |
aravindsv | 0:ba7650f404af | 6630 | #define RTC_TSDR_MU_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6631 | #define RTC_TSDR_MU_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6632 | #define RTC_TSDR_MU_2 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6633 | #define RTC_TSDR_MU_3 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6634 | #define RTC_TSDR_DT ((uint32_t)0x00000030) |
aravindsv | 0:ba7650f404af | 6635 | #define RTC_TSDR_DT_0 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6636 | #define RTC_TSDR_DT_1 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6637 | #define RTC_TSDR_DU ((uint32_t)0x0000000F) |
aravindsv | 0:ba7650f404af | 6638 | #define RTC_TSDR_DU_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6639 | #define RTC_TSDR_DU_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6640 | #define RTC_TSDR_DU_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6641 | #define RTC_TSDR_DU_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6642 | |
aravindsv | 0:ba7650f404af | 6643 | /******************** Bits definition for RTC_TSSSR register ****************/ |
aravindsv | 0:ba7650f404af | 6644 | #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF) |
aravindsv | 0:ba7650f404af | 6645 | |
aravindsv | 0:ba7650f404af | 6646 | /******************** Bits definition for RTC_CAL register *****************/ |
aravindsv | 0:ba7650f404af | 6647 | #define RTC_CALR_CALP ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 6648 | #define RTC_CALR_CALW8 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6649 | #define RTC_CALR_CALW16 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6650 | #define RTC_CALR_CALM ((uint32_t)0x000001FF) |
aravindsv | 0:ba7650f404af | 6651 | #define RTC_CALR_CALM_0 ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6652 | #define RTC_CALR_CALM_1 ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6653 | #define RTC_CALR_CALM_2 ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6654 | #define RTC_CALR_CALM_3 ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6655 | #define RTC_CALR_CALM_4 ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6656 | #define RTC_CALR_CALM_5 ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6657 | #define RTC_CALR_CALM_6 ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 6658 | #define RTC_CALR_CALM_7 ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 6659 | #define RTC_CALR_CALM_8 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6660 | |
aravindsv | 0:ba7650f404af | 6661 | /******************** Bits definition for RTC_TAFCR register ****************/ |
aravindsv | 0:ba7650f404af | 6662 | #define RTC_TAFCR_ALARMOUTTYPE ((uint32_t)0x00040000) |
aravindsv | 0:ba7650f404af | 6663 | #define RTC_TAFCR_TAMPPUDIS ((uint32_t)0x00008000) |
aravindsv | 0:ba7650f404af | 6664 | #define RTC_TAFCR_TAMPPRCH ((uint32_t)0x00006000) |
aravindsv | 0:ba7650f404af | 6665 | #define RTC_TAFCR_TAMPPRCH_0 ((uint32_t)0x00002000) |
aravindsv | 0:ba7650f404af | 6666 | #define RTC_TAFCR_TAMPPRCH_1 ((uint32_t)0x00004000) |
aravindsv | 0:ba7650f404af | 6667 | #define RTC_TAFCR_TAMPFLT ((uint32_t)0x00001800) |
aravindsv | 0:ba7650f404af | 6668 | #define RTC_TAFCR_TAMPFLT_0 ((uint32_t)0x00000800) |
aravindsv | 0:ba7650f404af | 6669 | #define RTC_TAFCR_TAMPFLT_1 ((uint32_t)0x00001000) |
aravindsv | 0:ba7650f404af | 6670 | #define RTC_TAFCR_TAMPFREQ ((uint32_t)0x00000700) |
aravindsv | 0:ba7650f404af | 6671 | #define RTC_TAFCR_TAMPFREQ_0 ((uint32_t)0x00000100) |
aravindsv | 0:ba7650f404af | 6672 | #define RTC_TAFCR_TAMPFREQ_1 ((uint32_t)0x00000200) |
aravindsv | 0:ba7650f404af | 6673 | #define RTC_TAFCR_TAMPFREQ_2 ((uint32_t)0x00000400) |
aravindsv | 0:ba7650f404af | 6674 | #define RTC_TAFCR_TAMPTS ((uint32_t)0x00000080) |
aravindsv | 0:ba7650f404af | 6675 | #define RTC_TAFCR_TAMP3TRG ((uint32_t)0x00000040) |
aravindsv | 0:ba7650f404af | 6676 | #define RTC_TAFCR_TAMP3E ((uint32_t)0x00000020) |
aravindsv | 0:ba7650f404af | 6677 | #define RTC_TAFCR_TAMP2TRG ((uint32_t)0x00000010) |
aravindsv | 0:ba7650f404af | 6678 | #define RTC_TAFCR_TAMP2E ((uint32_t)0x00000008) |
aravindsv | 0:ba7650f404af | 6679 | #define RTC_TAFCR_TAMPIE ((uint32_t)0x00000004) |
aravindsv | 0:ba7650f404af | 6680 | #define RTC_TAFCR_TAMP1TRG ((uint32_t)0x00000002) |
aravindsv | 0:ba7650f404af | 6681 | #define RTC_TAFCR_TAMP1E ((uint32_t)0x00000001) |
aravindsv | 0:ba7650f404af | 6682 | |
aravindsv | 0:ba7650f404af | 6683 | /******************** Bits definition for RTC_ALRMASSR register *************/ |
aravindsv | 0:ba7650f404af | 6684 | #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000) |
aravindsv | 0:ba7650f404af | 6685 | #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 6686 | #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 6687 | #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000) |
aravindsv | 0:ba7650f404af | 6688 | #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000) |
aravindsv | 0:ba7650f404af | 6689 | #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF) |
aravindsv | 0:ba7650f404af | 6690 | |
aravindsv | 0:ba7650f404af | 6691 | /******************** Bits definition for RTC_ALRMBSSR register *************/ |
aravindsv | 0:ba7650f404af | 6692 | #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000) |
aravindsv | 0:ba7650f404af | 6693 | #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000) |
aravindsv | 0:ba7650f404af | 6694 | #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000) |
aravindsv | 0:ba7650f404af | 6695 | #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000) |
aravindsv | 0:ba7650f404af | 6696 | #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000) |
aravindsv | 0:ba7650f404af | 6697 | #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF) |
aravindsv | 0:ba7650f404af | 6698 | |
aravindsv | 0:ba7650f404af | 6699 | /******************** Bits definition for RTC_BKP0R register ****************/ |
aravindsv | 0:ba7650f404af | 6700 | #define RTC_BKP0R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6701 | |
aravindsv | 0:ba7650f404af | 6702 | /******************** Bits definition for RTC_BKP1R register ****************/ |
aravindsv | 0:ba7650f404af | 6703 | #define RTC_BKP1R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6704 | |
aravindsv | 0:ba7650f404af | 6705 | /******************** Bits definition for RTC_BKP2R register ****************/ |
aravindsv | 0:ba7650f404af | 6706 | #define RTC_BKP2R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6707 | |
aravindsv | 0:ba7650f404af | 6708 | /******************** Bits definition for RTC_BKP3R register ****************/ |
aravindsv | 0:ba7650f404af | 6709 | #define RTC_BKP3R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6710 | |
aravindsv | 0:ba7650f404af | 6711 | /******************** Bits definition for RTC_BKP4R register ****************/ |
aravindsv | 0:ba7650f404af | 6712 | #define RTC_BKP4R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6713 | |
aravindsv | 0:ba7650f404af | 6714 | /******************** Bits definition for RTC_BKP5R register ****************/ |
aravindsv | 0:ba7650f404af | 6715 | #define RTC_BKP5R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6716 | |
aravindsv | 0:ba7650f404af | 6717 | /******************** Bits definition for RTC_BKP6R register ****************/ |
aravindsv | 0:ba7650f404af | 6718 | #define RTC_BKP6R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6719 | |
aravindsv | 0:ba7650f404af | 6720 | /******************** Bits definition for RTC_BKP7R register ****************/ |
aravindsv | 0:ba7650f404af | 6721 | #define RTC_BKP7R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6722 | |
aravindsv | 0:ba7650f404af | 6723 | /******************** Bits definition for RTC_BKP8R register ****************/ |
aravindsv | 0:ba7650f404af | 6724 | #define RTC_BKP8R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6725 | |
aravindsv | 0:ba7650f404af | 6726 | /******************** Bits definition for RTC_BKP9R register ****************/ |
aravindsv | 0:ba7650f404af | 6727 | #define RTC_BKP9R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6728 | |
aravindsv | 0:ba7650f404af | 6729 | /******************** Bits definition for RTC_BKP10R register ***************/ |
aravindsv | 0:ba7650f404af | 6730 | #define RTC_BKP10R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6731 | |
aravindsv | 0:ba7650f404af | 6732 | /******************** Bits definition for RTC_BKP11R register ***************/ |
aravindsv | 0:ba7650f404af | 6733 | #define RTC_BKP11R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6734 | |
aravindsv | 0:ba7650f404af | 6735 | /******************** Bits definition for RTC_BKP12R register ***************/ |
aravindsv | 0:ba7650f404af | 6736 | #define RTC_BKP12R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6737 | |
aravindsv | 0:ba7650f404af | 6738 | /******************** Bits definition for RTC_BKP13R register ***************/ |
aravindsv | 0:ba7650f404af | 6739 | #define RTC_BKP13R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6740 | |
aravindsv | 0:ba7650f404af | 6741 | /******************** Bits definition for RTC_BKP14R register ***************/ |
aravindsv | 0:ba7650f404af | 6742 | #define RTC_BKP14R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6743 | |
aravindsv | 0:ba7650f404af | 6744 | /******************** Bits definition for RTC_BKP15R register ***************/ |
aravindsv | 0:ba7650f404af | 6745 | #define RTC_BKP15R ((uint32_t)0xFFFFFFFF) |
aravindsv | 0:ba7650f404af | 6746 | |
aravindsv | 0:ba7650f404af | 6747 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 6748 | /* */ |
aravindsv | 0:ba7650f404af | 6749 | /* Serial Peripheral Interface (SPI) */ |
aravindsv | 0:ba7650f404af | 6750 | /* */ |
aravindsv | 0:ba7650f404af | 6751 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 6752 | /******************* Bit definition for SPI_CR1 register ********************/ |
aravindsv | 0:ba7650f404af | 6753 | #define SPI_CR1_CPHA ((uint16_t)0x0001) /*!< Clock Phase */ |
aravindsv | 0:ba7650f404af | 6754 | #define SPI_CR1_CPOL ((uint16_t)0x0002) /*!< Clock Polarity */ |
aravindsv | 0:ba7650f404af | 6755 | #define SPI_CR1_MSTR ((uint16_t)0x0004) /*!< Master Selection */ |
aravindsv | 0:ba7650f404af | 6756 | |
aravindsv | 0:ba7650f404af | 6757 | #define SPI_CR1_BR ((uint16_t)0x0038) /*!< BR[2:0] bits (Baud Rate Control) */ |
aravindsv | 0:ba7650f404af | 6758 | #define SPI_CR1_BR_0 ((uint16_t)0x0008) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6759 | #define SPI_CR1_BR_1 ((uint16_t)0x0010) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6760 | #define SPI_CR1_BR_2 ((uint16_t)0x0020) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6761 | |
aravindsv | 0:ba7650f404af | 6762 | #define SPI_CR1_SPE ((uint16_t)0x0040) /*!< SPI Enable */ |
aravindsv | 0:ba7650f404af | 6763 | #define SPI_CR1_LSBFIRST ((uint16_t)0x0080) /*!< Frame Format */ |
aravindsv | 0:ba7650f404af | 6764 | #define SPI_CR1_SSI ((uint16_t)0x0100) /*!< Internal slave select */ |
aravindsv | 0:ba7650f404af | 6765 | #define SPI_CR1_SSM ((uint16_t)0x0200) /*!< Software slave management */ |
aravindsv | 0:ba7650f404af | 6766 | #define SPI_CR1_RXONLY ((uint16_t)0x0400) /*!< Receive only */ |
aravindsv | 0:ba7650f404af | 6767 | #define SPI_CR1_CRCL ((uint16_t)0x0800) /*!< CRC Length */ |
aravindsv | 0:ba7650f404af | 6768 | #define SPI_CR1_CRCNEXT ((uint16_t)0x1000) /*!< Transmit CRC next */ |
aravindsv | 0:ba7650f404af | 6769 | #define SPI_CR1_CRCEN ((uint16_t)0x2000) /*!< Hardware CRC calculation enable */ |
aravindsv | 0:ba7650f404af | 6770 | #define SPI_CR1_BIDIOE ((uint16_t)0x4000) /*!< Output enable in bidirectional mode */ |
aravindsv | 0:ba7650f404af | 6771 | #define SPI_CR1_BIDIMODE ((uint16_t)0x8000) /*!< Bidirectional data mode enable */ |
aravindsv | 0:ba7650f404af | 6772 | |
aravindsv | 0:ba7650f404af | 6773 | /******************* Bit definition for SPI_CR2 register ********************/ |
aravindsv | 0:ba7650f404af | 6774 | #define SPI_CR2_RXDMAEN ((uint16_t)0x0001) /*!< Rx Buffer DMA Enable */ |
aravindsv | 0:ba7650f404af | 6775 | #define SPI_CR2_TXDMAEN ((uint16_t)0x0002) /*!< Tx Buffer DMA Enable */ |
aravindsv | 0:ba7650f404af | 6776 | #define SPI_CR2_SSOE ((uint16_t)0x0004) /*!< SS Output Enable */ |
aravindsv | 0:ba7650f404af | 6777 | #define SPI_CR2_NSSP ((uint16_t)0x0008) /*!< NSS pulse management Enable */ |
aravindsv | 0:ba7650f404af | 6778 | #define SPI_CR2_FRF ((uint16_t)0x0010) /*!< Frame Format Enable */ |
aravindsv | 0:ba7650f404af | 6779 | #define SPI_CR2_ERRIE ((uint16_t)0x0020) /*!< Error Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6780 | #define SPI_CR2_RXNEIE ((uint16_t)0x0040) /*!< RX buffer Not Empty Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6781 | #define SPI_CR2_TXEIE ((uint16_t)0x0080) /*!< Tx buffer Empty Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6782 | |
aravindsv | 0:ba7650f404af | 6783 | #define SPI_CR2_DS ((uint16_t)0x0F00) /*!< DS[3:0] Data Size */ |
aravindsv | 0:ba7650f404af | 6784 | #define SPI_CR2_DS_0 ((uint16_t)0x0100) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6785 | #define SPI_CR2_DS_1 ((uint16_t)0x0200) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6786 | #define SPI_CR2_DS_2 ((uint16_t)0x0400) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 6787 | #define SPI_CR2_DS_3 ((uint16_t)0x0800) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 6788 | |
aravindsv | 0:ba7650f404af | 6789 | #define SPI_CR2_FRXTH ((uint16_t)0x1000) /*!< FIFO reception Threshold */ |
aravindsv | 0:ba7650f404af | 6790 | #define SPI_CR2_LDMARX ((uint16_t)0x2000) /*!< Last DMA transfer for reception */ |
aravindsv | 0:ba7650f404af | 6791 | #define SPI_CR2_LDMATX ((uint16_t)0x4000) /*!< Last DMA transfer for transmission */ |
aravindsv | 0:ba7650f404af | 6792 | |
aravindsv | 0:ba7650f404af | 6793 | /******************** Bit definition for SPI_SR register ********************/ |
aravindsv | 0:ba7650f404af | 6794 | #define SPI_SR_RXNE ((uint16_t)0x0001) /*!< Receive buffer Not Empty */ |
aravindsv | 0:ba7650f404af | 6795 | #define SPI_SR_TXE ((uint16_t)0x0002) /*!< Transmit buffer Empty */ |
aravindsv | 0:ba7650f404af | 6796 | #define SPI_SR_CRCERR ((uint16_t)0x0010) /*!< CRC Error flag */ |
aravindsv | 0:ba7650f404af | 6797 | #define SPI_SR_MODF ((uint16_t)0x0020) /*!< Mode fault */ |
aravindsv | 0:ba7650f404af | 6798 | #define SPI_SR_OVR ((uint16_t)0x0040) /*!< Overrun flag */ |
aravindsv | 0:ba7650f404af | 6799 | #define SPI_SR_BSY ((uint16_t)0x0080) /*!< Busy flag */ |
aravindsv | 0:ba7650f404af | 6800 | #define SPI_SR_FRE ((uint16_t)0x0100) /*!< TI frame format error */ |
aravindsv | 0:ba7650f404af | 6801 | #define SPI_SR_FRLVL ((uint16_t)0x0600) /*!< FIFO Reception Level */ |
aravindsv | 0:ba7650f404af | 6802 | #define SPI_SR_FRLVL_0 ((uint16_t)0x0200) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6803 | #define SPI_SR_FRLVL_1 ((uint16_t)0x0400) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6804 | #define SPI_SR_FTLVL ((uint16_t)0x1800) /*!< FIFO Transmission Level */ |
aravindsv | 0:ba7650f404af | 6805 | #define SPI_SR_FTLVL_0 ((uint16_t)0x0800) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6806 | #define SPI_SR_FTLVL_1 ((uint16_t)0x1000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6807 | |
aravindsv | 0:ba7650f404af | 6808 | /******************** Bit definition for SPI_DR register ********************/ |
aravindsv | 0:ba7650f404af | 6809 | #define SPI_DR_DR ((uint16_t)0xFFFF) /*!< Data Register */ |
aravindsv | 0:ba7650f404af | 6810 | |
aravindsv | 0:ba7650f404af | 6811 | /******************* Bit definition for SPI_CRCPR register ******************/ |
aravindsv | 0:ba7650f404af | 6812 | #define SPI_CRCPR_CRCPOLY ((uint16_t)0xFFFF) /*!< CRC polynomial register */ |
aravindsv | 0:ba7650f404af | 6813 | |
aravindsv | 0:ba7650f404af | 6814 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
aravindsv | 0:ba7650f404af | 6815 | #define SPI_RXCRCR_RXCRC ((uint16_t)0xFFFF) /*!< Rx CRC Register */ |
aravindsv | 0:ba7650f404af | 6816 | |
aravindsv | 0:ba7650f404af | 6817 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
aravindsv | 0:ba7650f404af | 6818 | #define SPI_TXCRCR_TXCRC ((uint16_t)0xFFFF) /*!< Tx CRC Register */ |
aravindsv | 0:ba7650f404af | 6819 | |
aravindsv | 0:ba7650f404af | 6820 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
aravindsv | 0:ba7650f404af | 6821 | #define SPI_I2SCFGR_CHLEN ((uint16_t)0x0001) /*!<Channel length (number of bits per audio channel) */ |
aravindsv | 0:ba7650f404af | 6822 | |
aravindsv | 0:ba7650f404af | 6823 | #define SPI_I2SCFGR_DATLEN ((uint16_t)0x0006) /*!<DATLEN[1:0] bits (Data length to be transferred) */ |
aravindsv | 0:ba7650f404af | 6824 | #define SPI_I2SCFGR_DATLEN_0 ((uint16_t)0x0002) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 6825 | #define SPI_I2SCFGR_DATLEN_1 ((uint16_t)0x0004) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 6826 | |
aravindsv | 0:ba7650f404af | 6827 | #define SPI_I2SCFGR_CKPOL ((uint16_t)0x0008) /*!<steady state clock polarity */ |
aravindsv | 0:ba7650f404af | 6828 | |
aravindsv | 0:ba7650f404af | 6829 | #define SPI_I2SCFGR_I2SSTD ((uint16_t)0x0030) /*!<I2SSTD[1:0] bits (I2S standard selection) */ |
aravindsv | 0:ba7650f404af | 6830 | #define SPI_I2SCFGR_I2SSTD_0 ((uint16_t)0x0010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 6831 | #define SPI_I2SCFGR_I2SSTD_1 ((uint16_t)0x0020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 6832 | |
aravindsv | 0:ba7650f404af | 6833 | #define SPI_I2SCFGR_PCMSYNC ((uint16_t)0x0080) /*!<PCM frame synchronization */ |
aravindsv | 0:ba7650f404af | 6834 | |
aravindsv | 0:ba7650f404af | 6835 | #define SPI_I2SCFGR_I2SCFG ((uint16_t)0x0300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */ |
aravindsv | 0:ba7650f404af | 6836 | #define SPI_I2SCFGR_I2SCFG_0 ((uint16_t)0x0100) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 6837 | #define SPI_I2SCFGR_I2SCFG_1 ((uint16_t)0x0200) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 6838 | |
aravindsv | 0:ba7650f404af | 6839 | #define SPI_I2SCFGR_I2SE ((uint16_t)0x0400) /*!<I2S Enable */ |
aravindsv | 0:ba7650f404af | 6840 | #define SPI_I2SCFGR_I2SMOD ((uint16_t)0x0800) /*!<I2S mode selection */ |
aravindsv | 0:ba7650f404af | 6841 | |
aravindsv | 0:ba7650f404af | 6842 | /****************** Bit definition for SPI_I2SPR register *******************/ |
aravindsv | 0:ba7650f404af | 6843 | #define SPI_I2SPR_I2SDIV ((uint16_t)0x00FF) /*!<I2S Linear prescaler */ |
aravindsv | 0:ba7650f404af | 6844 | #define SPI_I2SPR_ODD ((uint16_t)0x0100) /*!<Odd factor for the prescaler */ |
aravindsv | 0:ba7650f404af | 6845 | #define SPI_I2SPR_MCKOE ((uint16_t)0x0200) /*!<Master Clock Output Enable */ |
aravindsv | 0:ba7650f404af | 6846 | |
aravindsv | 0:ba7650f404af | 6847 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 6848 | /* */ |
aravindsv | 0:ba7650f404af | 6849 | /* System Configuration(SYSCFG) */ |
aravindsv | 0:ba7650f404af | 6850 | /* */ |
aravindsv | 0:ba7650f404af | 6851 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 6852 | /***************** Bit definition for SYSCFG_CFGR1 register *****************/ |
aravindsv | 0:ba7650f404af | 6853 | #define SYSCFG_CFGR1_MEM_MODE ((uint32_t)0x00000003) /*!< SYSCFG_Memory Remap Config */ |
aravindsv | 0:ba7650f404af | 6854 | #define SYSCFG_CFGR1_MEM_MODE_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 6855 | #define SYSCFG_CFGR1_MEM_MODE_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 6856 | #define SYSCFG_CFGR1_USB_IT_RMP ((uint32_t)0x00000020) /*!< USB interrupt remap */ |
aravindsv | 0:ba7650f404af | 6857 | #define SYSCFG_CFGR1_TIM1_ITR3_RMP ((uint32_t)0x00000040) /*!< Timer 1 ITR3 selection */ |
aravindsv | 0:ba7650f404af | 6858 | #define SYSCFG_CFGR1_DAC1_TRIG1_RMP ((uint32_t)0x00000080) /*!< DAC1 Trigger1 remap */ |
aravindsv | 0:ba7650f404af | 6859 | #define SYSCFG_CFGR1_ADC24_DMA_RMP ((uint32_t)0x00000100) /*!< ADC2 and ADC4 DMA remap */ |
aravindsv | 0:ba7650f404af | 6860 | #define SYSCFG_CFGR1_TIM16_DMA_RMP ((uint32_t)0x00000800) /*!< Timer 16 DMA remap */ |
aravindsv | 0:ba7650f404af | 6861 | #define SYSCFG_CFGR1_TIM17_DMA_RMP ((uint32_t)0x00001000) /*!< Timer 17 DMA remap */ |
aravindsv | 0:ba7650f404af | 6862 | #define SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP ((uint32_t)0x00002000) /*!< Timer 6 / DAC1 CH1 DMA remap */ |
aravindsv | 0:ba7650f404af | 6863 | #define SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP ((uint32_t)0x00004000) /*!< Timer 7 / DAC1 CH2 DMA remap */ |
aravindsv | 0:ba7650f404af | 6864 | #define SYSCFG_CFGR1_DAC2Ch1_DMA_RMP ((uint32_t)0x00008000) /*!< DAC2 CH1 DMA remap */ |
aravindsv | 0:ba7650f404af | 6865 | #define SYSCFG_CFGR1_I2C_PB6_FMP ((uint32_t)0x00010000) /*!< I2C PB6 Fast mode plus */ |
aravindsv | 0:ba7650f404af | 6866 | #define SYSCFG_CFGR1_I2C_PB7_FMP ((uint32_t)0x00020000) /*!< I2C PB7 Fast mode plus */ |
aravindsv | 0:ba7650f404af | 6867 | #define SYSCFG_CFGR1_I2C_PB8_FMP ((uint32_t)0x00040000) /*!< I2C PB8 Fast mode plus */ |
aravindsv | 0:ba7650f404af | 6868 | #define SYSCFG_CFGR1_I2C_PB9_FMP ((uint32_t)0x00080000) /*!< I2C PB9 Fast mode plus */ |
aravindsv | 0:ba7650f404af | 6869 | #define SYSCFG_CFGR1_I2C1_FMP ((uint32_t)0x00100000) /*!< I2C1 Fast mode plus */ |
aravindsv | 0:ba7650f404af | 6870 | #define SYSCFG_CFGR1_I2C2_FMP ((uint32_t)0x00200000) /*!< I2C2 Fast mode plus */ |
aravindsv | 0:ba7650f404af | 6871 | #define SYSCFG_CFGR1_ENCODER_MODE ((uint32_t)0x00C00000) /*!< Encoder Mode */ |
aravindsv | 0:ba7650f404af | 6872 | #define SYSCFG_CFGR1_ENCODER_MODE_0 ((uint32_t)0x00400000) /*!< Encoder Mode 0 */ |
aravindsv | 0:ba7650f404af | 6873 | #define SYSCFG_CFGR1_ENCODER_MODE_1 ((uint32_t)0x00800000) /*!< Encoder Mode 1 */ |
aravindsv | 0:ba7650f404af | 6874 | #define SYSCFG_CFGR1_FPU_IE ((uint32_t)0xFC000000) /*!< Floating Point Unit Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 6875 | #define SYSCFG_CFGR1_FPU_IE_0 ((uint32_t)0x04000000) /*!< Floating Point Unit Interrupt Enable 0 */ |
aravindsv | 0:ba7650f404af | 6876 | #define SYSCFG_CFGR1_FPU_IE_1 ((uint32_t)0x08000000) /*!< Floating Point Unit Interrupt Enable 1 */ |
aravindsv | 0:ba7650f404af | 6877 | #define SYSCFG_CFGR1_FPU_IE_2 ((uint32_t)0x10000000) /*!< Floating Point Unit Interrupt Enable 2 */ |
aravindsv | 0:ba7650f404af | 6878 | #define SYSCFG_CFGR1_FPU_IE_3 ((uint32_t)0x20000000) /*!< Floating Point Unit Interrupt Enable 3 */ |
aravindsv | 0:ba7650f404af | 6879 | #define SYSCFG_CFGR1_FPU_IE_4 ((uint32_t)0x40000000) /*!< Floating Point Unit Interrupt Enable 4 */ |
aravindsv | 0:ba7650f404af | 6880 | #define SYSCFG_CFGR1_FPU_IE_5 ((uint32_t)0x80000000) /*!< Floating Point Unit Interrupt Enable 5 */ |
aravindsv | 0:ba7650f404af | 6881 | #define SYSCFG_CFGR1_DAC_TRIG_RMP SYSCFG_CFGR1_DAC1_TRIG1_RMP /*!< Old define maintained for legacy purpose */ |
aravindsv | 0:ba7650f404af | 6882 | #define SYSCFG_CFGR1_TIM6DAC1 SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP /*!< Old define maintained for legacy purpose */ |
aravindsv | 0:ba7650f404af | 6883 | #define SYSCFG_CFGR1_TIM7DAC2 SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP /*!< Old define maintained for legacy purpose */ |
aravindsv | 0:ba7650f404af | 6884 | /***************** Bit definition for SYSCFG_RCR register *******************/ |
aravindsv | 0:ba7650f404af | 6885 | #define SYSCFG_RCR_PAGE0 ((uint32_t)0x00000001) /*!< ICODE SRAM Write protection page 0 */ |
aravindsv | 0:ba7650f404af | 6886 | #define SYSCFG_RCR_PAGE1 ((uint32_t)0x00000002) /*!< ICODE SRAM Write protection page 1 */ |
aravindsv | 0:ba7650f404af | 6887 | #define SYSCFG_RCR_PAGE2 ((uint32_t)0x00000004) /*!< ICODE SRAM Write protection page 2 */ |
aravindsv | 0:ba7650f404af | 6888 | #define SYSCFG_RCR_PAGE3 ((uint32_t)0x00000008) /*!< ICODE SRAM Write protection page 3 */ |
aravindsv | 0:ba7650f404af | 6889 | #define SYSCFG_RCR_PAGE4 ((uint32_t)0x00000010) /*!< ICODE SRAM Write protection page 4 */ |
aravindsv | 0:ba7650f404af | 6890 | #define SYSCFG_RCR_PAGE5 ((uint32_t)0x00000020) /*!< ICODE SRAM Write protection page 5 */ |
aravindsv | 0:ba7650f404af | 6891 | #define SYSCFG_RCR_PAGE6 ((uint32_t)0x00000040) /*!< ICODE SRAM Write protection page 6 */ |
aravindsv | 0:ba7650f404af | 6892 | #define SYSCFG_RCR_PAGE7 ((uint32_t)0x00000080) /*!< ICODE SRAM Write protection page 7 */ |
aravindsv | 0:ba7650f404af | 6893 | |
aravindsv | 0:ba7650f404af | 6894 | /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ |
aravindsv | 0:ba7650f404af | 6895 | #define SYSCFG_EXTICR1_EXTI0 ((uint16_t)0x000F) /*!< EXTI 0 configuration */ |
aravindsv | 0:ba7650f404af | 6896 | #define SYSCFG_EXTICR1_EXTI1 ((uint16_t)0x00F0) /*!< EXTI 1 configuration */ |
aravindsv | 0:ba7650f404af | 6897 | #define SYSCFG_EXTICR1_EXTI2 ((uint16_t)0x0F00) /*!< EXTI 2 configuration */ |
aravindsv | 0:ba7650f404af | 6898 | #define SYSCFG_EXTICR1_EXTI3 ((uint16_t)0xF000) /*!< EXTI 3 configuration */ |
aravindsv | 0:ba7650f404af | 6899 | |
aravindsv | 0:ba7650f404af | 6900 | /** |
aravindsv | 0:ba7650f404af | 6901 | * @brief EXTI0 configuration |
aravindsv | 0:ba7650f404af | 6902 | */ |
aravindsv | 0:ba7650f404af | 6903 | #define SYSCFG_EXTICR1_EXTI0_PA ((uint16_t)0x0000) /*!< PA[0] pin */ |
aravindsv | 0:ba7650f404af | 6904 | #define SYSCFG_EXTICR1_EXTI0_PB ((uint16_t)0x0001) /*!< PB[0] pin */ |
aravindsv | 0:ba7650f404af | 6905 | #define SYSCFG_EXTICR1_EXTI0_PC ((uint16_t)0x0002) /*!< PC[0] pin */ |
aravindsv | 0:ba7650f404af | 6906 | #define SYSCFG_EXTICR1_EXTI0_PD ((uint16_t)0x0003) /*!< PD[0] pin */ |
aravindsv | 0:ba7650f404af | 6907 | #define SYSCFG_EXTICR1_EXTI0_PE ((uint16_t)0x0004) /*!< PE[0] pin */ |
aravindsv | 0:ba7650f404af | 6908 | #define SYSCFG_EXTICR1_EXTI0_PF ((uint16_t)0x0005) /*!< PF[0] pin */ |
aravindsv | 0:ba7650f404af | 6909 | |
aravindsv | 0:ba7650f404af | 6910 | /** |
aravindsv | 0:ba7650f404af | 6911 | * @brief EXTI1 configuration |
aravindsv | 0:ba7650f404af | 6912 | */ |
aravindsv | 0:ba7650f404af | 6913 | #define SYSCFG_EXTICR1_EXTI1_PA ((uint16_t)0x0000) /*!< PA[1] pin */ |
aravindsv | 0:ba7650f404af | 6914 | #define SYSCFG_EXTICR1_EXTI1_PB ((uint16_t)0x0010) /*!< PB[1] pin */ |
aravindsv | 0:ba7650f404af | 6915 | #define SYSCFG_EXTICR1_EXTI1_PC ((uint16_t)0x0020) /*!< PC[1] pin */ |
aravindsv | 0:ba7650f404af | 6916 | #define SYSCFG_EXTICR1_EXTI1_PD ((uint16_t)0x0030) /*!< PD[1] pin */ |
aravindsv | 0:ba7650f404af | 6917 | #define SYSCFG_EXTICR1_EXTI1_PE ((uint16_t)0x0040) /*!< PE[1] pin */ |
aravindsv | 0:ba7650f404af | 6918 | #define SYSCFG_EXTICR1_EXTI1_PF ((uint16_t)0x0050) /*!< PF[1] pin */ |
aravindsv | 0:ba7650f404af | 6919 | |
aravindsv | 0:ba7650f404af | 6920 | /** |
aravindsv | 0:ba7650f404af | 6921 | * @brief EXTI2 configuration |
aravindsv | 0:ba7650f404af | 6922 | */ |
aravindsv | 0:ba7650f404af | 6923 | #define SYSCFG_EXTICR1_EXTI2_PA ((uint16_t)0x0000) /*!< PA[2] pin */ |
aravindsv | 0:ba7650f404af | 6924 | #define SYSCFG_EXTICR1_EXTI2_PB ((uint16_t)0x0100) /*!< PB[2] pin */ |
aravindsv | 0:ba7650f404af | 6925 | #define SYSCFG_EXTICR1_EXTI2_PC ((uint16_t)0x0200) /*!< PC[2] pin */ |
aravindsv | 0:ba7650f404af | 6926 | #define SYSCFG_EXTICR1_EXTI2_PD ((uint16_t)0x0300) /*!< PD[2] pin */ |
aravindsv | 0:ba7650f404af | 6927 | #define SYSCFG_EXTICR1_EXTI2_PE ((uint16_t)0x0400) /*!< PE[2] pin */ |
aravindsv | 0:ba7650f404af | 6928 | #define SYSCFG_EXTICR1_EXTI2_PF ((uint16_t)0x0500) /*!< PF[2] pin */ |
aravindsv | 0:ba7650f404af | 6929 | |
aravindsv | 0:ba7650f404af | 6930 | /** |
aravindsv | 0:ba7650f404af | 6931 | * @brief EXTI3 configuration |
aravindsv | 0:ba7650f404af | 6932 | */ |
aravindsv | 0:ba7650f404af | 6933 | #define SYSCFG_EXTICR1_EXTI3_PA ((uint16_t)0x0000) /*!< PA[3] pin */ |
aravindsv | 0:ba7650f404af | 6934 | #define SYSCFG_EXTICR1_EXTI3_PB ((uint16_t)0x1000) /*!< PB[3] pin */ |
aravindsv | 0:ba7650f404af | 6935 | #define SYSCFG_EXTICR1_EXTI3_PC ((uint16_t)0x2000) /*!< PC[3] pin */ |
aravindsv | 0:ba7650f404af | 6936 | #define SYSCFG_EXTICR1_EXTI3_PD ((uint16_t)0x3000) /*!< PD[3] pin */ |
aravindsv | 0:ba7650f404af | 6937 | #define SYSCFG_EXTICR1_EXTI3_PE ((uint16_t)0x4000) /*!< PE[3] pin */ |
aravindsv | 0:ba7650f404af | 6938 | |
aravindsv | 0:ba7650f404af | 6939 | /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ |
aravindsv | 0:ba7650f404af | 6940 | #define SYSCFG_EXTIRCR_EXTI4 ((uint16_t)0x000F) /*!< EXTI 4 configuration */ |
aravindsv | 0:ba7650f404af | 6941 | #define SYSCFG_EXTIRCR_EXTI5 ((uint16_t)0x00F0) /*!< EXTI 5 configuration */ |
aravindsv | 0:ba7650f404af | 6942 | #define SYSCFG_EXTIRCR_EXTI6 ((uint16_t)0x0F00) /*!< EXTI 6 configuration */ |
aravindsv | 0:ba7650f404af | 6943 | #define SYSCFG_EXTIRCR_EXTI7 ((uint16_t)0xF000) /*!< EXTI 7 configuration */ |
aravindsv | 0:ba7650f404af | 6944 | |
aravindsv | 0:ba7650f404af | 6945 | /** |
aravindsv | 0:ba7650f404af | 6946 | * @brief EXTI4 configuration |
aravindsv | 0:ba7650f404af | 6947 | */ |
aravindsv | 0:ba7650f404af | 6948 | #define SYSCFG_EXTIRCR_EXTI4_PA ((uint16_t)0x0000) /*!< PA[4] pin */ |
aravindsv | 0:ba7650f404af | 6949 | #define SYSCFG_EXTIRCR_EXTI4_PB ((uint16_t)0x0001) /*!< PB[4] pin */ |
aravindsv | 0:ba7650f404af | 6950 | #define SYSCFG_EXTIRCR_EXTI4_PC ((uint16_t)0x0002) /*!< PC[4] pin */ |
aravindsv | 0:ba7650f404af | 6951 | #define SYSCFG_EXTIRCR_EXTI4_PD ((uint16_t)0x0003) /*!< PD[4] pin */ |
aravindsv | 0:ba7650f404af | 6952 | #define SYSCFG_EXTIRCR_EXTI4_PE ((uint16_t)0x0004) /*!< PE[4] pin */ |
aravindsv | 0:ba7650f404af | 6953 | #define SYSCFG_EXTIRCR_EXTI4_PF ((uint16_t)0x0005) /*!< PF[4] pin */ |
aravindsv | 0:ba7650f404af | 6954 | |
aravindsv | 0:ba7650f404af | 6955 | /** |
aravindsv | 0:ba7650f404af | 6956 | * @brief EXTI5 configuration |
aravindsv | 0:ba7650f404af | 6957 | */ |
aravindsv | 0:ba7650f404af | 6958 | #define SYSCFG_EXTIRCR_EXTI5_PA ((uint16_t)0x0000) /*!< PA[5] pin */ |
aravindsv | 0:ba7650f404af | 6959 | #define SYSCFG_EXTIRCR_EXTI5_PB ((uint16_t)0x0010) /*!< PB[5] pin */ |
aravindsv | 0:ba7650f404af | 6960 | #define SYSCFG_EXTIRCR_EXTI5_PC ((uint16_t)0x0020) /*!< PC[5] pin */ |
aravindsv | 0:ba7650f404af | 6961 | #define SYSCFG_EXTIRCR_EXTI5_PD ((uint16_t)0x0030) /*!< PD[5] pin */ |
aravindsv | 0:ba7650f404af | 6962 | #define SYSCFG_EXTIRCR_EXTI5_PE ((uint16_t)0x0040) /*!< PE[5] pin */ |
aravindsv | 0:ba7650f404af | 6963 | #define SYSCFG_EXTIRCR_EXTI5_PF ((uint16_t)0x0050) /*!< PF[5] pin */ |
aravindsv | 0:ba7650f404af | 6964 | |
aravindsv | 0:ba7650f404af | 6965 | /** |
aravindsv | 0:ba7650f404af | 6966 | * @brief EXTI6 configuration |
aravindsv | 0:ba7650f404af | 6967 | */ |
aravindsv | 0:ba7650f404af | 6968 | #define SYSCFG_EXTIRCR_EXTI6_PA ((uint16_t)0x0000) /*!< PA[6] pin */ |
aravindsv | 0:ba7650f404af | 6969 | #define SYSCFG_EXTIRCR_EXTI6_PB ((uint16_t)0x0100) /*!< PB[6] pin */ |
aravindsv | 0:ba7650f404af | 6970 | #define SYSCFG_EXTIRCR_EXTI6_PC ((uint16_t)0x0200) /*!< PC[6] pin */ |
aravindsv | 0:ba7650f404af | 6971 | #define SYSCFG_EXTIRCR_EXTI6_PD ((uint16_t)0x0300) /*!< PD[6] pin */ |
aravindsv | 0:ba7650f404af | 6972 | #define SYSCFG_EXTIRCR_EXTI6_PE ((uint16_t)0x0400) /*!< PE[6] pin */ |
aravindsv | 0:ba7650f404af | 6973 | #define SYSCFG_EXTIRCR_EXTI6_PF ((uint16_t)0x0500) /*!< PF[6] pin */ |
aravindsv | 0:ba7650f404af | 6974 | |
aravindsv | 0:ba7650f404af | 6975 | /** |
aravindsv | 0:ba7650f404af | 6976 | * @brief EXTI7 configuration |
aravindsv | 0:ba7650f404af | 6977 | */ |
aravindsv | 0:ba7650f404af | 6978 | #define SYSCFG_EXTIRCR_EXTI7_PA ((uint16_t)0x0000) /*!< PA[7] pin */ |
aravindsv | 0:ba7650f404af | 6979 | #define SYSCFG_EXTIRCR_EXTI7_PB ((uint16_t)0x1000) /*!< PB[7] pin */ |
aravindsv | 0:ba7650f404af | 6980 | #define SYSCFG_EXTIRCR_EXTI7_PC ((uint16_t)0x2000) /*!< PC[7] pin */ |
aravindsv | 0:ba7650f404af | 6981 | #define SYSCFG_EXTIRCR_EXTI7_PD ((uint16_t)0x3000) /*!< PD[7] pin */ |
aravindsv | 0:ba7650f404af | 6982 | #define SYSCFG_EXTIRCR_EXTI7_PE ((uint16_t)0x4000) /*!< PE[7] pin */ |
aravindsv | 0:ba7650f404af | 6983 | |
aravindsv | 0:ba7650f404af | 6984 | /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ |
aravindsv | 0:ba7650f404af | 6985 | #define SYSCFG_EXTICR3_EXTI8 ((uint16_t)0x000F) /*!< EXTI 8 configuration */ |
aravindsv | 0:ba7650f404af | 6986 | #define SYSCFG_EXTICR3_EXTI9 ((uint16_t)0x00F0) /*!< EXTI 9 configuration */ |
aravindsv | 0:ba7650f404af | 6987 | #define SYSCFG_EXTICR3_EXTI10 ((uint16_t)0x0F00) /*!< EXTI 10 configuration */ |
aravindsv | 0:ba7650f404af | 6988 | #define SYSCFG_EXTICR3_EXTI11 ((uint16_t)0xF000) /*!< EXTI 11 configuration */ |
aravindsv | 0:ba7650f404af | 6989 | |
aravindsv | 0:ba7650f404af | 6990 | /** |
aravindsv | 0:ba7650f404af | 6991 | * @brief EXTI8 configuration |
aravindsv | 0:ba7650f404af | 6992 | */ |
aravindsv | 0:ba7650f404af | 6993 | #define SYSCFG_EXTICR3_EXTI8_PA ((uint16_t)0x0000) /*!< PA[8] pin */ |
aravindsv | 0:ba7650f404af | 6994 | #define SYSCFG_EXTICR3_EXTI8_PB ((uint16_t)0x0001) /*!< PB[8] pin */ |
aravindsv | 0:ba7650f404af | 6995 | #define SYSCFG_EXTICR3_EXTI8_PC ((uint16_t)0x0002) /*!< PC[8] pin */ |
aravindsv | 0:ba7650f404af | 6996 | #define SYSCFG_EXTICR3_EXTI8_PD ((uint16_t)0x0003) /*!< PD[8] pin */ |
aravindsv | 0:ba7650f404af | 6997 | #define SYSCFG_EXTICR3_EXTI8_PE ((uint16_t)0x0004) /*!< PE[8] pin */ |
aravindsv | 0:ba7650f404af | 6998 | |
aravindsv | 0:ba7650f404af | 6999 | /** |
aravindsv | 0:ba7650f404af | 7000 | * @brief EXTI9 configuration |
aravindsv | 0:ba7650f404af | 7001 | */ |
aravindsv | 0:ba7650f404af | 7002 | #define SYSCFG_EXTICR3_EXTI9_PA ((uint16_t)0x0000) /*!< PA[9] pin */ |
aravindsv | 0:ba7650f404af | 7003 | #define SYSCFG_EXTICR3_EXTI9_PB ((uint16_t)0x0010) /*!< PB[9] pin */ |
aravindsv | 0:ba7650f404af | 7004 | #define SYSCFG_EXTICR3_EXTI9_PC ((uint16_t)0x0020) /*!< PC[9] pin */ |
aravindsv | 0:ba7650f404af | 7005 | #define SYSCFG_EXTICR3_EXTI9_PD ((uint16_t)0x0030) /*!< PD[9] pin */ |
aravindsv | 0:ba7650f404af | 7006 | #define SYSCFG_EXTICR3_EXTI9_PE ((uint16_t)0x0040) /*!< PE[9] pin */ |
aravindsv | 0:ba7650f404af | 7007 | #define SYSCFG_EXTICR3_EXTI9_PF ((uint16_t)0x0050) /*!< PF[9] pin */ |
aravindsv | 0:ba7650f404af | 7008 | |
aravindsv | 0:ba7650f404af | 7009 | /** |
aravindsv | 0:ba7650f404af | 7010 | * @brief EXTI10 configuration |
aravindsv | 0:ba7650f404af | 7011 | */ |
aravindsv | 0:ba7650f404af | 7012 | #define SYSCFG_EXTICR3_EXTI10_PA ((uint16_t)0x0000) /*!< PA[10] pin */ |
aravindsv | 0:ba7650f404af | 7013 | #define SYSCFG_EXTICR3_EXTI10_PB ((uint16_t)0x0100) /*!< PB[10] pin */ |
aravindsv | 0:ba7650f404af | 7014 | #define SYSCFG_EXTICR3_EXTI10_PC ((uint16_t)0x0200) /*!< PC[10] pin */ |
aravindsv | 0:ba7650f404af | 7015 | #define SYSCFG_EXTICR3_EXTI10_PD ((uint16_t)0x0300) /*!< PD[10] pin */ |
aravindsv | 0:ba7650f404af | 7016 | #define SYSCFG_EXTICR3_EXTI10_PE ((uint16_t)0x0400) /*!< PE[10] pin */ |
aravindsv | 0:ba7650f404af | 7017 | #define SYSCFG_EXTICR3_EXTI10_PF ((uint16_t)0x0500) /*!< PF[10] pin */ |
aravindsv | 0:ba7650f404af | 7018 | |
aravindsv | 0:ba7650f404af | 7019 | /** |
aravindsv | 0:ba7650f404af | 7020 | * @brief EXTI11 configuration |
aravindsv | 0:ba7650f404af | 7021 | */ |
aravindsv | 0:ba7650f404af | 7022 | #define SYSCFG_EXTICR3_EXTI11_PA ((uint16_t)0x0000) /*!< PA[11] pin */ |
aravindsv | 0:ba7650f404af | 7023 | #define SYSCFG_EXTICR3_EXTI11_PB ((uint16_t)0x1000) /*!< PB[11] pin */ |
aravindsv | 0:ba7650f404af | 7024 | #define SYSCFG_EXTICR3_EXTI11_PC ((uint16_t)0x2000) /*!< PC[11] pin */ |
aravindsv | 0:ba7650f404af | 7025 | #define SYSCFG_EXTICR3_EXTI11_PD ((uint16_t)0x3000) /*!< PD[11] pin */ |
aravindsv | 0:ba7650f404af | 7026 | #define SYSCFG_EXTICR3_EXTI11_PE ((uint16_t)0x4000) /*!< PE[11] pin */ |
aravindsv | 0:ba7650f404af | 7027 | |
aravindsv | 0:ba7650f404af | 7028 | /***************** Bit definition for SYSCFG_EXTICR4 register *****************/ |
aravindsv | 0:ba7650f404af | 7029 | #define SYSCFG_EXTICR4_EXTI12 ((uint16_t)0x000F) /*!< EXTI 12 configuration */ |
aravindsv | 0:ba7650f404af | 7030 | #define SYSCFG_EXTICR4_EXTI13 ((uint16_t)0x00F0) /*!< EXTI 13 configuration */ |
aravindsv | 0:ba7650f404af | 7031 | #define SYSCFG_EXTICR4_EXTI14 ((uint16_t)0x0F00) /*!< EXTI 14 configuration */ |
aravindsv | 0:ba7650f404af | 7032 | #define SYSCFG_EXTICR4_EXTI15 ((uint16_t)0xF000) /*!< EXTI 15 configuration */ |
aravindsv | 0:ba7650f404af | 7033 | |
aravindsv | 0:ba7650f404af | 7034 | /** |
aravindsv | 0:ba7650f404af | 7035 | * @brief EXTI12 configuration |
aravindsv | 0:ba7650f404af | 7036 | */ |
aravindsv | 0:ba7650f404af | 7037 | #define SYSCFG_EXTICR4_EXTI12_PA ((uint16_t)0x0000) /*!< PA[12] pin */ |
aravindsv | 0:ba7650f404af | 7038 | #define SYSCFG_EXTICR4_EXTI12_PB ((uint16_t)0x0001) /*!< PB[12] pin */ |
aravindsv | 0:ba7650f404af | 7039 | #define SYSCFG_EXTICR4_EXTI12_PC ((uint16_t)0x0002) /*!< PC[12] pin */ |
aravindsv | 0:ba7650f404af | 7040 | #define SYSCFG_EXTICR4_EXTI12_PD ((uint16_t)0x0003) /*!< PD[12] pin */ |
aravindsv | 0:ba7650f404af | 7041 | #define SYSCFG_EXTICR4_EXTI12_PE ((uint16_t)0x0004) /*!< PE[12] pin */ |
aravindsv | 0:ba7650f404af | 7042 | |
aravindsv | 0:ba7650f404af | 7043 | /** |
aravindsv | 0:ba7650f404af | 7044 | * @brief EXTI13 configuration |
aravindsv | 0:ba7650f404af | 7045 | */ |
aravindsv | 0:ba7650f404af | 7046 | #define SYSCFG_EXTICR4_EXTI13_PA ((uint16_t)0x0000) /*!< PA[13] pin */ |
aravindsv | 0:ba7650f404af | 7047 | #define SYSCFG_EXTICR4_EXTI13_PB ((uint16_t)0x0010) /*!< PB[13] pin */ |
aravindsv | 0:ba7650f404af | 7048 | #define SYSCFG_EXTICR4_EXTI13_PC ((uint16_t)0x0020) /*!< PC[13] pin */ |
aravindsv | 0:ba7650f404af | 7049 | #define SYSCFG_EXTICR4_EXTI13_PD ((uint16_t)0x0030) /*!< PD[13] pin */ |
aravindsv | 0:ba7650f404af | 7050 | #define SYSCFG_EXTICR4_EXTI13_PE ((uint16_t)0x0040) /*!< PE[13] pin */ |
aravindsv | 0:ba7650f404af | 7051 | |
aravindsv | 0:ba7650f404af | 7052 | /** |
aravindsv | 0:ba7650f404af | 7053 | * @brief EXTI14 configuration |
aravindsv | 0:ba7650f404af | 7054 | */ |
aravindsv | 0:ba7650f404af | 7055 | #define SYSCFG_EXTICR4_EXTI14_PA ((uint16_t)0x0000) /*!< PA[14] pin */ |
aravindsv | 0:ba7650f404af | 7056 | #define SYSCFG_EXTICR4_EXTI14_PB ((uint16_t)0x0100) /*!< PB[14] pin */ |
aravindsv | 0:ba7650f404af | 7057 | #define SYSCFG_EXTICR4_EXTI14_PC ((uint16_t)0x0200) /*!< PC[14] pin */ |
aravindsv | 0:ba7650f404af | 7058 | #define SYSCFG_EXTICR4_EXTI14_PD ((uint16_t)0x0300) /*!< PD[14] pin */ |
aravindsv | 0:ba7650f404af | 7059 | #define SYSCFG_EXTICR4_EXTI14_PE ((uint16_t)0x0400) /*!< PE[14] pin */ |
aravindsv | 0:ba7650f404af | 7060 | |
aravindsv | 0:ba7650f404af | 7061 | /** |
aravindsv | 0:ba7650f404af | 7062 | * @brief EXTI15 configuration |
aravindsv | 0:ba7650f404af | 7063 | */ |
aravindsv | 0:ba7650f404af | 7064 | #define SYSCFG_EXTICR4_EXTI15_PA ((uint16_t)0x0000) /*!< PA[15] pin */ |
aravindsv | 0:ba7650f404af | 7065 | #define SYSCFG_EXTICR4_EXTI15_PB ((uint16_t)0x1000) /*!< PB[15] pin */ |
aravindsv | 0:ba7650f404af | 7066 | #define SYSCFG_EXTICR4_EXTI15_PC ((uint16_t)0x2000) /*!< PC[15] pin */ |
aravindsv | 0:ba7650f404af | 7067 | #define SYSCFG_EXTICR4_EXTI15_PD ((uint16_t)0x3000) /*!< PD[15] pin */ |
aravindsv | 0:ba7650f404af | 7068 | #define SYSCFG_EXTICR4_EXTI15_PE ((uint16_t)0x4000) /*!< PE[15] pin */ |
aravindsv | 0:ba7650f404af | 7069 | |
aravindsv | 0:ba7650f404af | 7070 | /***************** Bit definition for SYSCFG_CFGR2 register *****************/ |
aravindsv | 0:ba7650f404af | 7071 | #define SYSCFG_CFGR2_LOCKUP_LOCK ((uint32_t)0x00000001) /*!< Enables and locks the PVD connection with Timer1/8/15/16/17 Break Input and also the PVD_EN and PVDSEL[2:0] bits of the Power Control Interface */ |
aravindsv | 0:ba7650f404af | 7072 | #define SYSCFG_CFGR2_SRAM_PARITY_LOCK ((uint32_t)0x00000002) /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1/8/15/16/17 */ |
aravindsv | 0:ba7650f404af | 7073 | #define SYSCFG_CFGR2_PVD_LOCK ((uint32_t)0x00000004) /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM4 with Break Input of TIMER1/8/15/16/17 */ |
aravindsv | 0:ba7650f404af | 7074 | #define SYSCFG_CFGR2_BYP_ADDR_PAR ((uint32_t)0x00000010) /*!< Disables the address parity check on RAM */ |
aravindsv | 0:ba7650f404af | 7075 | #define SYSCFG_CFGR2_SRAM_PE ((uint32_t)0x00000100) /*!< SRAM Parity error flag */ |
aravindsv | 0:ba7650f404af | 7076 | |
aravindsv | 0:ba7650f404af | 7077 | /***************** Bit definition for SYSCFG_CFGR3 register *****************/ |
aravindsv | 0:ba7650f404af | 7078 | #define SYSCFG_CFGR3_SPI1_RX_DMA_RMP ((uint32_t)0x00000003) /*!< SPI1 RX DMA remap */ |
aravindsv | 0:ba7650f404af | 7079 | #define SYSCFG_CFGR3_SPI1_RX_DMA_RMP_0 ((uint32_t)0x00000001) /*!< SPI1 RX DMA remap bit 0 */ |
aravindsv | 0:ba7650f404af | 7080 | #define SYSCFG_CFGR3_SPI1_RX_DMA_RMP_1 ((uint32_t)0x00000002) /*!< SPI1 RX DMA remap bit 1 */ |
aravindsv | 0:ba7650f404af | 7081 | #define SYSCFG_CFGR3_SPI1_TX_DMA_RMP ((uint32_t)0x0000000C) /*!< SPI1 TX DMA remap */ |
aravindsv | 0:ba7650f404af | 7082 | #define SYSCFG_CFGR3_SPI1_TX_DMA_RMP_0 ((uint32_t)0x00000004) /*!< SPI1 TX DMA remap bit 0 */ |
aravindsv | 0:ba7650f404af | 7083 | #define SYSCFG_CFGR3_SPI1_TX_DMA_RMP_1 ((uint32_t)0x00000008) /*!< SPI1 TX DMA remap bit 1 */ |
aravindsv | 0:ba7650f404af | 7084 | #define SYSCFG_CFGR3_I2C1_RX_DMA_RMP ((uint32_t)0x00000030) /*!< I2C1 RX DMA remap */ |
aravindsv | 0:ba7650f404af | 7085 | #define SYSCFG_CFGR3_I2C1_RX_DMA_RMP_0 ((uint32_t)0x00000010) /*!< I2C1 RX DMA remap bit 0 */ |
aravindsv | 0:ba7650f404af | 7086 | #define SYSCFG_CFGR3_I2C1_RX_DMA_RMP_1 ((uint32_t)0x00000020) /*!< I2C1 RX DMA remap bit 1 */ |
aravindsv | 0:ba7650f404af | 7087 | #define SYSCFG_CFGR3_I2C1_TX_DMA_RMP ((uint32_t)0x000000C0) /*!< I2C1 RX DMA remap */ |
aravindsv | 0:ba7650f404af | 7088 | #define SYSCFG_CFGR3_I2C1_TX_DMA_RMP_0 ((uint32_t)0x00000040) /*!< I2C1 TX DMA remap bit 0 */ |
aravindsv | 0:ba7650f404af | 7089 | #define SYSCFG_CFGR3_I2C1_TX_DMA_RMP_1 ((uint32_t)0x00000080) /*!< I2C1 TX DMA remap bit 1 */ |
aravindsv | 0:ba7650f404af | 7090 | #define SYSCFG_CFGR3_ADC2_DMA_RMP ((uint32_t)0x00000300) /*!< ADC2 DMA remap */ |
aravindsv | 0:ba7650f404af | 7091 | #define SYSCFG_CFGR3_ADC2_DMA_RMP_0 ((uint32_t)0x00000100) /*!< ADC2 DMA remap bit 0 */ |
aravindsv | 0:ba7650f404af | 7092 | #define SYSCFG_CFGR3_ADC2_DMA_RMP_1 ((uint32_t)0x00000200) /*!< ADC2 DMA remap bit 1 */ |
aravindsv | 0:ba7650f404af | 7093 | #define SYSCFG_CFGR3_DAC1_TRG3_RMP ((uint32_t)0x00010000) /*!< DAC1 TRG3 remap */ |
aravindsv | 0:ba7650f404af | 7094 | #define SYSCFG_CFGR3_DAC1_TRG5_RMP ((uint32_t)0x00020000) /*!< DAC1 TRG5 remap */ |
aravindsv | 0:ba7650f404af | 7095 | |
aravindsv | 0:ba7650f404af | 7096 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 7097 | /* */ |
aravindsv | 0:ba7650f404af | 7098 | /* TIM */ |
aravindsv | 0:ba7650f404af | 7099 | /* */ |
aravindsv | 0:ba7650f404af | 7100 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 7101 | /******************* Bit definition for TIM_CR1 register ********************/ |
aravindsv | 0:ba7650f404af | 7102 | #define TIM_CR1_CEN ((uint16_t)0x0001) /*!<Counter enable */ |
aravindsv | 0:ba7650f404af | 7103 | #define TIM_CR1_UDIS ((uint16_t)0x0002) /*!<Update disable */ |
aravindsv | 0:ba7650f404af | 7104 | #define TIM_CR1_URS ((uint16_t)0x0004) /*!<Update request source */ |
aravindsv | 0:ba7650f404af | 7105 | #define TIM_CR1_OPM ((uint16_t)0x0008) /*!<One pulse mode */ |
aravindsv | 0:ba7650f404af | 7106 | #define TIM_CR1_DIR ((uint16_t)0x0010) /*!<Direction */ |
aravindsv | 0:ba7650f404af | 7107 | |
aravindsv | 0:ba7650f404af | 7108 | #define TIM_CR1_CMS ((uint16_t)0x0060) /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
aravindsv | 0:ba7650f404af | 7109 | #define TIM_CR1_CMS_0 ((uint16_t)0x0020) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7110 | #define TIM_CR1_CMS_1 ((uint16_t)0x0040) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7111 | |
aravindsv | 0:ba7650f404af | 7112 | #define TIM_CR1_ARPE ((uint16_t)0x0080) /*!<Auto-reload preload enable */ |
aravindsv | 0:ba7650f404af | 7113 | |
aravindsv | 0:ba7650f404af | 7114 | #define TIM_CR1_CKD ((uint16_t)0x0300) /*!<CKD[1:0] bits (clock division) */ |
aravindsv | 0:ba7650f404af | 7115 | #define TIM_CR1_CKD_0 ((uint16_t)0x0100) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7116 | #define TIM_CR1_CKD_1 ((uint16_t)0x0200) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7117 | |
aravindsv | 0:ba7650f404af | 7118 | #define TIM_CR1_UIFREMAP ((uint16_t)0x0800) /*!<Update interrupt flag remap */ |
aravindsv | 0:ba7650f404af | 7119 | |
aravindsv | 0:ba7650f404af | 7120 | /******************* Bit definition for TIM_CR2 register ********************/ |
aravindsv | 0:ba7650f404af | 7121 | #define TIM_CR2_CCPC ((uint32_t)0x00000001) /*!<Capture/Compare Preloaded Control */ |
aravindsv | 0:ba7650f404af | 7122 | #define TIM_CR2_CCUS ((uint32_t)0x00000004) /*!<Capture/Compare Control Update Selection */ |
aravindsv | 0:ba7650f404af | 7123 | #define TIM_CR2_CCDS ((uint32_t)0x00000008) /*!<Capture/Compare DMA Selection */ |
aravindsv | 0:ba7650f404af | 7124 | |
aravindsv | 0:ba7650f404af | 7125 | #define TIM_CR2_MMS ((uint32_t)0x00000070) /*!<MMS[2:0] bits (Master Mode Selection) */ |
aravindsv | 0:ba7650f404af | 7126 | #define TIM_CR2_MMS_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7127 | #define TIM_CR2_MMS_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7128 | #define TIM_CR2_MMS_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7129 | |
aravindsv | 0:ba7650f404af | 7130 | #define TIM_CR2_TI1S ((uint32_t)0x00000080) /*!<TI1 Selection */ |
aravindsv | 0:ba7650f404af | 7131 | #define TIM_CR2_OIS1 ((uint32_t)0x00000100) /*!<Output Idle state 1 (OC1 output) */ |
aravindsv | 0:ba7650f404af | 7132 | #define TIM_CR2_OIS1N ((uint32_t)0x00000200) /*!<Output Idle state 1 (OC1N output) */ |
aravindsv | 0:ba7650f404af | 7133 | #define TIM_CR2_OIS2 ((uint32_t)0x00000400) /*!<Output Idle state 2 (OC2 output) */ |
aravindsv | 0:ba7650f404af | 7134 | #define TIM_CR2_OIS2N ((uint32_t)0x00000800) /*!<Output Idle state 2 (OC2N output) */ |
aravindsv | 0:ba7650f404af | 7135 | #define TIM_CR2_OIS3 ((uint32_t)0x00001000) /*!<Output Idle state 3 (OC3 output) */ |
aravindsv | 0:ba7650f404af | 7136 | #define TIM_CR2_OIS3N ((uint32_t)0x00002000) /*!<Output Idle state 3 (OC3N output) */ |
aravindsv | 0:ba7650f404af | 7137 | #define TIM_CR2_OIS4 ((uint32_t)0x00004000) /*!<Output Idle state 4 (OC4 output) */ |
aravindsv | 0:ba7650f404af | 7138 | #define TIM_CR2_OIS5 ((uint32_t)0x00010000) /*!<Output Idle state 4 (OC4 output) */ |
aravindsv | 0:ba7650f404af | 7139 | #define TIM_CR2_OIS6 ((uint32_t)0x00020000) /*!<Output Idle state 4 (OC4 output) */ |
aravindsv | 0:ba7650f404af | 7140 | |
aravindsv | 0:ba7650f404af | 7141 | #define TIM_CR2_MMS2 ((uint32_t)0x00F00000) /*!<MMS[2:0] bits (Master Mode Selection) */ |
aravindsv | 0:ba7650f404af | 7142 | #define TIM_CR2_MMS2_0 ((uint32_t)0x00100000) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7143 | #define TIM_CR2_MMS2_1 ((uint32_t)0x00200000) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7144 | #define TIM_CR2_MMS2_2 ((uint32_t)0x00400000) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7145 | #define TIM_CR2_MMS2_3 ((uint32_t)0x00800000) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7146 | |
aravindsv | 0:ba7650f404af | 7147 | /******************* Bit definition for TIM_SMCR register *******************/ |
aravindsv | 0:ba7650f404af | 7148 | #define TIM_SMCR_SMS ((uint32_t)0x00010007) /*!<SMS[2:0] bits (Slave mode selection) */ |
aravindsv | 0:ba7650f404af | 7149 | #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7150 | #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7151 | #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7152 | #define TIM_SMCR_SMS_3 ((uint32_t)0x00010000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7153 | |
aravindsv | 0:ba7650f404af | 7154 | #define TIM_SMCR_OCCS ((uint32_t)0x00000008) /*!< OCREF clear selection */ |
aravindsv | 0:ba7650f404af | 7155 | |
aravindsv | 0:ba7650f404af | 7156 | #define TIM_SMCR_TS ((uint32_t)0x00000070) /*!<TS[2:0] bits (Trigger selection) */ |
aravindsv | 0:ba7650f404af | 7157 | #define TIM_SMCR_TS_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7158 | #define TIM_SMCR_TS_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7159 | #define TIM_SMCR_TS_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7160 | |
aravindsv | 0:ba7650f404af | 7161 | #define TIM_SMCR_MSM ((uint32_t)0x00000080) /*!<Master/slave mode */ |
aravindsv | 0:ba7650f404af | 7162 | |
aravindsv | 0:ba7650f404af | 7163 | #define TIM_SMCR_ETF ((uint32_t)0x00000F00) /*!<ETF[3:0] bits (External trigger filter) */ |
aravindsv | 0:ba7650f404af | 7164 | #define TIM_SMCR_ETF_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7165 | #define TIM_SMCR_ETF_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7166 | #define TIM_SMCR_ETF_2 ((uint32_t)0x00000400) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7167 | #define TIM_SMCR_ETF_3 ((uint32_t)0x00000800) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7168 | |
aravindsv | 0:ba7650f404af | 7169 | #define TIM_SMCR_ETPS ((uint32_t)0x00003000) /*!<ETPS[1:0] bits (External trigger prescaler) */ |
aravindsv | 0:ba7650f404af | 7170 | #define TIM_SMCR_ETPS_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7171 | #define TIM_SMCR_ETPS_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7172 | |
aravindsv | 0:ba7650f404af | 7173 | #define TIM_SMCR_ECE ((uint32_t)0x00004000) /*!<External clock enable */ |
aravindsv | 0:ba7650f404af | 7174 | #define TIM_SMCR_ETP ((uint32_t)0x00008000) /*!<External trigger polarity */ |
aravindsv | 0:ba7650f404af | 7175 | |
aravindsv | 0:ba7650f404af | 7176 | /******************* Bit definition for TIM_DIER register *******************/ |
aravindsv | 0:ba7650f404af | 7177 | #define TIM_DIER_UIE ((uint16_t)0x0001) /*!<Update interrupt enable */ |
aravindsv | 0:ba7650f404af | 7178 | #define TIM_DIER_CC1IE ((uint16_t)0x0002) /*!<Capture/Compare 1 interrupt enable */ |
aravindsv | 0:ba7650f404af | 7179 | #define TIM_DIER_CC2IE ((uint16_t)0x0004) /*!<Capture/Compare 2 interrupt enable */ |
aravindsv | 0:ba7650f404af | 7180 | #define TIM_DIER_CC3IE ((uint16_t)0x0008) /*!<Capture/Compare 3 interrupt enable */ |
aravindsv | 0:ba7650f404af | 7181 | #define TIM_DIER_CC4IE ((uint16_t)0x0010) /*!<Capture/Compare 4 interrupt enable */ |
aravindsv | 0:ba7650f404af | 7182 | #define TIM_DIER_COMIE ((uint16_t)0x0020) /*!<COM interrupt enable */ |
aravindsv | 0:ba7650f404af | 7183 | #define TIM_DIER_TIE ((uint16_t)0x0040) /*!<Trigger interrupt enable */ |
aravindsv | 0:ba7650f404af | 7184 | #define TIM_DIER_BIE ((uint16_t)0x0080) /*!<Break interrupt enable */ |
aravindsv | 0:ba7650f404af | 7185 | #define TIM_DIER_UDE ((uint16_t)0x0100) /*!<Update DMA request enable */ |
aravindsv | 0:ba7650f404af | 7186 | #define TIM_DIER_CC1DE ((uint16_t)0x0200) /*!<Capture/Compare 1 DMA request enable */ |
aravindsv | 0:ba7650f404af | 7187 | #define TIM_DIER_CC2DE ((uint16_t)0x0400) /*!<Capture/Compare 2 DMA request enable */ |
aravindsv | 0:ba7650f404af | 7188 | #define TIM_DIER_CC3DE ((uint16_t)0x0800) /*!<Capture/Compare 3 DMA request enable */ |
aravindsv | 0:ba7650f404af | 7189 | #define TIM_DIER_CC4DE ((uint16_t)0x1000) /*!<Capture/Compare 4 DMA request enable */ |
aravindsv | 0:ba7650f404af | 7190 | #define TIM_DIER_COMDE ((uint16_t)0x2000) /*!<COM DMA request enable */ |
aravindsv | 0:ba7650f404af | 7191 | #define TIM_DIER_TDE ((uint16_t)0x4000) /*!<Trigger DMA request enable */ |
aravindsv | 0:ba7650f404af | 7192 | |
aravindsv | 0:ba7650f404af | 7193 | /******************** Bit definition for TIM_SR register ********************/ |
aravindsv | 0:ba7650f404af | 7194 | #define TIM_SR_UIF ((uint32_t)0x00000001) /*!<Update interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7195 | #define TIM_SR_CC1IF ((uint32_t)0x00000002) /*!<Capture/Compare 1 interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7196 | #define TIM_SR_CC2IF ((uint32_t)0x00000004) /*!<Capture/Compare 2 interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7197 | #define TIM_SR_CC3IF ((uint32_t)0x00000008) /*!<Capture/Compare 3 interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7198 | #define TIM_SR_CC4IF ((uint32_t)0x00000010) /*!<Capture/Compare 4 interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7199 | #define TIM_SR_COMIF ((uint32_t)0x00000020) /*!<COM interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7200 | #define TIM_SR_TIF ((uint32_t)0x00000040) /*!<Trigger interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7201 | #define TIM_SR_BIF ((uint32_t)0x00000080) /*!<Break interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7202 | #define TIM_SR_B2IF ((uint32_t)0x00000100) /*!<Break2 interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7203 | #define TIM_SR_CC1OF ((uint32_t)0x00000200) /*!<Capture/Compare 1 Over capture Flag */ |
aravindsv | 0:ba7650f404af | 7204 | #define TIM_SR_CC2OF ((uint32_t)0x00000400) /*!<Capture/Compare 2 Over capture Flag */ |
aravindsv | 0:ba7650f404af | 7205 | #define TIM_SR_CC3OF ((uint32_t)0x00000800) /*!<Capture/Compare 3 Over capture Flag */ |
aravindsv | 0:ba7650f404af | 7206 | #define TIM_SR_CC4OF ((uint32_t)0x00001000) /*!<Capture/Compare 4 Over capture Flag */ |
aravindsv | 0:ba7650f404af | 7207 | #define TIM_SR_CC5IF ((uint32_t)0x00010000) /*!<Capture/Compare 5 interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7208 | #define TIM_SR_CC6IF ((uint32_t)0x00020000) /*!<Capture/Compare 6 interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7209 | |
aravindsv | 0:ba7650f404af | 7210 | |
aravindsv | 0:ba7650f404af | 7211 | /******************* Bit definition for TIM_EGR register ********************/ |
aravindsv | 0:ba7650f404af | 7212 | #define TIM_EGR_UG ((uint16_t)0x0001) /*!<Update Generation */ |
aravindsv | 0:ba7650f404af | 7213 | #define TIM_EGR_CC1G ((uint16_t)0x0002) /*!<Capture/Compare 1 Generation */ |
aravindsv | 0:ba7650f404af | 7214 | #define TIM_EGR_CC2G ((uint16_t)0x0004) /*!<Capture/Compare 2 Generation */ |
aravindsv | 0:ba7650f404af | 7215 | #define TIM_EGR_CC3G ((uint16_t)0x0008) /*!<Capture/Compare 3 Generation */ |
aravindsv | 0:ba7650f404af | 7216 | #define TIM_EGR_CC4G ((uint16_t)0x0010) /*!<Capture/Compare 4 Generation */ |
aravindsv | 0:ba7650f404af | 7217 | #define TIM_EGR_COMG ((uint16_t)0x0020) /*!<Capture/Compare Control Update Generation */ |
aravindsv | 0:ba7650f404af | 7218 | #define TIM_EGR_TG ((uint16_t)0x0040) /*!<Trigger Generation */ |
aravindsv | 0:ba7650f404af | 7219 | #define TIM_EGR_BG ((uint16_t)0x0080) /*!<Break Generation */ |
aravindsv | 0:ba7650f404af | 7220 | #define TIM_EGR_B2G ((uint16_t)0x0100) /*!<Break Generation */ |
aravindsv | 0:ba7650f404af | 7221 | |
aravindsv | 0:ba7650f404af | 7222 | |
aravindsv | 0:ba7650f404af | 7223 | /****************** Bit definition for TIM_CCMR1 register *******************/ |
aravindsv | 0:ba7650f404af | 7224 | #define TIM_CCMR1_CC1S ((uint32_t)0x00000003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
aravindsv | 0:ba7650f404af | 7225 | #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7226 | #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7227 | |
aravindsv | 0:ba7650f404af | 7228 | #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004) /*!<Output Compare 1 Fast enable */ |
aravindsv | 0:ba7650f404af | 7229 | #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008) /*!<Output Compare 1 Preload enable */ |
aravindsv | 0:ba7650f404af | 7230 | |
aravindsv | 0:ba7650f404af | 7231 | #define TIM_CCMR1_OC1M ((uint32_t)0x00010070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
aravindsv | 0:ba7650f404af | 7232 | #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7233 | #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7234 | #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7235 | #define TIM_CCMR1_OC1M_3 ((uint32_t)0x00010000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7236 | |
aravindsv | 0:ba7650f404af | 7237 | #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080) /*!<Output Compare 1Clear Enable */ |
aravindsv | 0:ba7650f404af | 7238 | |
aravindsv | 0:ba7650f404af | 7239 | #define TIM_CCMR1_CC2S ((uint32_t)0x00000300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
aravindsv | 0:ba7650f404af | 7240 | #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7241 | #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7242 | |
aravindsv | 0:ba7650f404af | 7243 | #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400) /*!<Output Compare 2 Fast enable */ |
aravindsv | 0:ba7650f404af | 7244 | #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800) /*!<Output Compare 2 Preload enable */ |
aravindsv | 0:ba7650f404af | 7245 | |
aravindsv | 0:ba7650f404af | 7246 | #define TIM_CCMR1_OC2M ((uint32_t)0x01007000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
aravindsv | 0:ba7650f404af | 7247 | #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7248 | #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7249 | #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7250 | #define TIM_CCMR1_OC2M_3 ((uint32_t)0x01000000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7251 | |
aravindsv | 0:ba7650f404af | 7252 | #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000) /*!<Output Compare 2 Clear Enable */ |
aravindsv | 0:ba7650f404af | 7253 | |
aravindsv | 0:ba7650f404af | 7254 | /*----------------------------------------------------------------------------*/ |
aravindsv | 0:ba7650f404af | 7255 | |
aravindsv | 0:ba7650f404af | 7256 | #define TIM_CCMR1_IC1PSC ((uint32_t)0x0000000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
aravindsv | 0:ba7650f404af | 7257 | #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x00000004) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7258 | #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x00000008) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7259 | |
aravindsv | 0:ba7650f404af | 7260 | #define TIM_CCMR1_IC1F ((uint32_t)0x000000F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
aravindsv | 0:ba7650f404af | 7261 | #define TIM_CCMR1_IC1F_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7262 | #define TIM_CCMR1_IC1F_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7263 | #define TIM_CCMR1_IC1F_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7264 | #define TIM_CCMR1_IC1F_3 ((uint32_t)0x00000080) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7265 | |
aravindsv | 0:ba7650f404af | 7266 | #define TIM_CCMR1_IC2PSC ((uint32_t)0x00000C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
aravindsv | 0:ba7650f404af | 7267 | #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x00000400) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7268 | #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x00000800) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7269 | |
aravindsv | 0:ba7650f404af | 7270 | #define TIM_CCMR1_IC2F ((uint32_t)0x0000F000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
aravindsv | 0:ba7650f404af | 7271 | #define TIM_CCMR1_IC2F_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7272 | #define TIM_CCMR1_IC2F_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7273 | #define TIM_CCMR1_IC2F_2 ((uint32_t)0x00004000) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7274 | #define TIM_CCMR1_IC2F_3 ((uint32_t)0x00008000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7275 | |
aravindsv | 0:ba7650f404af | 7276 | /****************** Bit definition for TIM_CCMR2 register *******************/ |
aravindsv | 0:ba7650f404af | 7277 | #define TIM_CCMR2_CC3S ((uint32_t)0x00000003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
aravindsv | 0:ba7650f404af | 7278 | #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7279 | #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7280 | |
aravindsv | 0:ba7650f404af | 7281 | #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004) /*!<Output Compare 3 Fast enable */ |
aravindsv | 0:ba7650f404af | 7282 | #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008) /*!<Output Compare 3 Preload enable */ |
aravindsv | 0:ba7650f404af | 7283 | |
aravindsv | 0:ba7650f404af | 7284 | #define TIM_CCMR2_OC3M ((uint32_t)0x00000070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
aravindsv | 0:ba7650f404af | 7285 | #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7286 | #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7287 | #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7288 | #define TIM_CCMR2_OC3M_3 ((uint32_t)0x00010000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7289 | |
aravindsv | 0:ba7650f404af | 7290 | #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080) /*!<Output Compare 3 Clear Enable */ |
aravindsv | 0:ba7650f404af | 7291 | |
aravindsv | 0:ba7650f404af | 7292 | #define TIM_CCMR2_CC4S ((uint32_t)0x00000300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
aravindsv | 0:ba7650f404af | 7293 | #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7294 | #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7295 | |
aravindsv | 0:ba7650f404af | 7296 | #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400) /*!<Output Compare 4 Fast enable */ |
aravindsv | 0:ba7650f404af | 7297 | #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800) /*!<Output Compare 4 Preload enable */ |
aravindsv | 0:ba7650f404af | 7298 | |
aravindsv | 0:ba7650f404af | 7299 | #define TIM_CCMR2_OC4M ((uint32_t)0x00007000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
aravindsv | 0:ba7650f404af | 7300 | #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7301 | #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7302 | #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7303 | #define TIM_CCMR2_OC4M_3 ((uint32_t)0x00100000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7304 | |
aravindsv | 0:ba7650f404af | 7305 | #define TIM_CCMR2_OC4CE ((uint32_t)0x00008000) /*!<Output Compare 4 Clear Enable */ |
aravindsv | 0:ba7650f404af | 7306 | |
aravindsv | 0:ba7650f404af | 7307 | /*----------------------------------------------------------------------------*/ |
aravindsv | 0:ba7650f404af | 7308 | |
aravindsv | 0:ba7650f404af | 7309 | #define TIM_CCMR2_IC3PSC ((uint16_t)0x0000000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
aravindsv | 0:ba7650f404af | 7310 | #define TIM_CCMR2_IC3PSC_0 ((uint16_t)0x00000004) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7311 | #define TIM_CCMR2_IC3PSC_1 ((uint16_t)0x00000008) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7312 | |
aravindsv | 0:ba7650f404af | 7313 | #define TIM_CCMR2_IC3F ((uint16_t)0x000000F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
aravindsv | 0:ba7650f404af | 7314 | #define TIM_CCMR2_IC3F_0 ((uint16_t)0x00000010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7315 | #define TIM_CCMR2_IC3F_1 ((uint16_t)0x00000020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7316 | #define TIM_CCMR2_IC3F_2 ((uint16_t)0x00000040) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7317 | #define TIM_CCMR2_IC3F_3 ((uint16_t)0x00000080) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7318 | |
aravindsv | 0:ba7650f404af | 7319 | #define TIM_CCMR2_IC4PSC ((uint16_t)0x00000C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
aravindsv | 0:ba7650f404af | 7320 | #define TIM_CCMR2_IC4PSC_0 ((uint16_t)0x00000400) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7321 | #define TIM_CCMR2_IC4PSC_1 ((uint16_t)0x00000800) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7322 | |
aravindsv | 0:ba7650f404af | 7323 | #define TIM_CCMR2_IC4F ((uint16_t)0x0000F000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
aravindsv | 0:ba7650f404af | 7324 | #define TIM_CCMR2_IC4F_0 ((uint16_t)0x00001000) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7325 | #define TIM_CCMR2_IC4F_1 ((uint16_t)0x00002000) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7326 | #define TIM_CCMR2_IC4F_2 ((uint16_t)0x00004000) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7327 | #define TIM_CCMR2_IC4F_3 ((uint16_t)0x00008000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7328 | |
aravindsv | 0:ba7650f404af | 7329 | /******************* Bit definition for TIM_CCER register *******************/ |
aravindsv | 0:ba7650f404af | 7330 | #define TIM_CCER_CC1E ((uint32_t)0x00000001) /*!<Capture/Compare 1 output enable */ |
aravindsv | 0:ba7650f404af | 7331 | #define TIM_CCER_CC1P ((uint32_t)0x00000002) /*!<Capture/Compare 1 output Polarity */ |
aravindsv | 0:ba7650f404af | 7332 | #define TIM_CCER_CC1NE ((uint32_t)0x00000004) /*!<Capture/Compare 1 Complementary output enable */ |
aravindsv | 0:ba7650f404af | 7333 | #define TIM_CCER_CC1NP ((uint32_t)0x00000008) /*!<Capture/Compare 1 Complementary output Polarity */ |
aravindsv | 0:ba7650f404af | 7334 | #define TIM_CCER_CC2E ((uint32_t)0x00000010) /*!<Capture/Compare 2 output enable */ |
aravindsv | 0:ba7650f404af | 7335 | #define TIM_CCER_CC2P ((uint32_t)0x00000020) /*!<Capture/Compare 2 output Polarity */ |
aravindsv | 0:ba7650f404af | 7336 | #define TIM_CCER_CC2NE ((uint32_t)0x00000040) /*!<Capture/Compare 2 Complementary output enable */ |
aravindsv | 0:ba7650f404af | 7337 | #define TIM_CCER_CC2NP ((uint32_t)0x00000080) /*!<Capture/Compare 2 Complementary output Polarity */ |
aravindsv | 0:ba7650f404af | 7338 | #define TIM_CCER_CC3E ((uint32_t)0x00000100) /*!<Capture/Compare 3 output enable */ |
aravindsv | 0:ba7650f404af | 7339 | #define TIM_CCER_CC3P ((uint32_t)0x00000200) /*!<Capture/Compare 3 output Polarity */ |
aravindsv | 0:ba7650f404af | 7340 | #define TIM_CCER_CC3NE ((uint32_t)0x00000400) /*!<Capture/Compare 3 Complementary output enable */ |
aravindsv | 0:ba7650f404af | 7341 | #define TIM_CCER_CC3NP ((uint32_t)0x00000800) /*!<Capture/Compare 3 Complementary output Polarity */ |
aravindsv | 0:ba7650f404af | 7342 | #define TIM_CCER_CC4E ((uint32_t)0x00001000) /*!<Capture/Compare 4 output enable */ |
aravindsv | 0:ba7650f404af | 7343 | #define TIM_CCER_CC4P ((uint32_t)0x00002000) /*!<Capture/Compare 4 output Polarity */ |
aravindsv | 0:ba7650f404af | 7344 | #define TIM_CCER_CC4NP ((uint32_t)0x00008000) /*!<Capture/Compare 4 Complementary output Polarity */ |
aravindsv | 0:ba7650f404af | 7345 | #define TIM_CCER_CC5E ((uint32_t)0x00010000) /*!<Capture/Compare 5 output enable */ |
aravindsv | 0:ba7650f404af | 7346 | #define TIM_CCER_CC5P ((uint32_t)0x00020000) /*!<Capture/Compare 5 output Polarity */ |
aravindsv | 0:ba7650f404af | 7347 | #define TIM_CCER_CC6E ((uint32_t)0x00100000) /*!<Capture/Compare 6 output enable */ |
aravindsv | 0:ba7650f404af | 7348 | #define TIM_CCER_CC6P ((uint32_t)0x00200000) /*!<Capture/Compare 6 output Polarity */ |
aravindsv | 0:ba7650f404af | 7349 | /******************* Bit definition for TIM_CNT register ********************/ |
aravindsv | 0:ba7650f404af | 7350 | #define TIM_CNT_CNT ((uint32_t)0xFFFFFFFF) /*!<Counter Value */ |
aravindsv | 0:ba7650f404af | 7351 | #define TIM_CNT_UIFCPY ((uint32_t)0x80000000) /*!<Update interrupt flag copy */ |
aravindsv | 0:ba7650f404af | 7352 | /******************* Bit definition for TIM_PSC register ********************/ |
aravindsv | 0:ba7650f404af | 7353 | #define TIM_PSC_PSC ((uint16_t)0xFFFF) /*!<Prescaler Value */ |
aravindsv | 0:ba7650f404af | 7354 | |
aravindsv | 0:ba7650f404af | 7355 | /******************* Bit definition for TIM_ARR register ********************/ |
aravindsv | 0:ba7650f404af | 7356 | #define TIM_ARR_ARR ((uint32_t)0xFFFFFFFF) /*!<actual auto-reload Value */ |
aravindsv | 0:ba7650f404af | 7357 | |
aravindsv | 0:ba7650f404af | 7358 | /******************* Bit definition for TIM_RCR register ********************/ |
aravindsv | 0:ba7650f404af | 7359 | #define TIM_RCR_REP ((uint8_t)0xFF) /*!<Repetition Counter Value */ |
aravindsv | 0:ba7650f404af | 7360 | |
aravindsv | 0:ba7650f404af | 7361 | /******************* Bit definition for TIM_CCR1 register *******************/ |
aravindsv | 0:ba7650f404af | 7362 | #define TIM_CCR1_CCR1 ((uint16_t)0xFFFF) /*!<Capture/Compare 1 Value */ |
aravindsv | 0:ba7650f404af | 7363 | |
aravindsv | 0:ba7650f404af | 7364 | /******************* Bit definition for TIM_CCR2 register *******************/ |
aravindsv | 0:ba7650f404af | 7365 | #define TIM_CCR2_CCR2 ((uint16_t)0xFFFF) /*!<Capture/Compare 2 Value */ |
aravindsv | 0:ba7650f404af | 7366 | |
aravindsv | 0:ba7650f404af | 7367 | /******************* Bit definition for TIM_CCR3 register *******************/ |
aravindsv | 0:ba7650f404af | 7368 | #define TIM_CCR3_CCR3 ((uint16_t)0xFFFF) /*!<Capture/Compare 3 Value */ |
aravindsv | 0:ba7650f404af | 7369 | |
aravindsv | 0:ba7650f404af | 7370 | /******************* Bit definition for TIM_CCR4 register *******************/ |
aravindsv | 0:ba7650f404af | 7371 | #define TIM_CCR4_CCR4 ((uint16_t)0xFFFF) /*!<Capture/Compare 4 Value */ |
aravindsv | 0:ba7650f404af | 7372 | |
aravindsv | 0:ba7650f404af | 7373 | /******************* Bit definition for TIM_CCR5 register *******************/ |
aravindsv | 0:ba7650f404af | 7374 | #define TIM_CCR5_CCR5 ((uint32_t)0xFFFFFFFF) /*!<Capture/Compare 5 Value */ |
aravindsv | 0:ba7650f404af | 7375 | #define TIM_CCR5_GC5C1 ((uint32_t)0x20000000) /*!<Group Channel 5 and Channel 1 */ |
aravindsv | 0:ba7650f404af | 7376 | #define TIM_CCR5_GC5C2 ((uint32_t)0x40000000) /*!<Group Channel 5 and Channel 2 */ |
aravindsv | 0:ba7650f404af | 7377 | #define TIM_CCR5_GC5C3 ((uint32_t)0x80000000) /*!<Group Channel 5 and Channel 3 */ |
aravindsv | 0:ba7650f404af | 7378 | |
aravindsv | 0:ba7650f404af | 7379 | /******************* Bit definition for TIM_CCR6 register *******************/ |
aravindsv | 0:ba7650f404af | 7380 | #define TIM_CCR6_CCR6 ((uint16_t)0xFFFF) /*!<Capture/Compare 6 Value */ |
aravindsv | 0:ba7650f404af | 7381 | |
aravindsv | 0:ba7650f404af | 7382 | /******************* Bit definition for TIM_BDTR register *******************/ |
aravindsv | 0:ba7650f404af | 7383 | #define TIM_BDTR_DTG ((uint32_t)0x000000FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ |
aravindsv | 0:ba7650f404af | 7384 | #define TIM_BDTR_DTG_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7385 | #define TIM_BDTR_DTG_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7386 | #define TIM_BDTR_DTG_2 ((uint32_t)0x00000004) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7387 | #define TIM_BDTR_DTG_3 ((uint32_t)0x00000008) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7388 | #define TIM_BDTR_DTG_4 ((uint32_t)0x00000010) /*!<Bit 4 */ |
aravindsv | 0:ba7650f404af | 7389 | #define TIM_BDTR_DTG_5 ((uint32_t)0x00000020) /*!<Bit 5 */ |
aravindsv | 0:ba7650f404af | 7390 | #define TIM_BDTR_DTG_6 ((uint32_t)0x00000040) /*!<Bit 6 */ |
aravindsv | 0:ba7650f404af | 7391 | #define TIM_BDTR_DTG_7 ((uint32_t)0x00000080) /*!<Bit 7 */ |
aravindsv | 0:ba7650f404af | 7392 | |
aravindsv | 0:ba7650f404af | 7393 | #define TIM_BDTR_LOCK ((uint32_t)0x00000300) /*!<LOCK[1:0] bits (Lock Configuration) */ |
aravindsv | 0:ba7650f404af | 7394 | #define TIM_BDTR_LOCK_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7395 | #define TIM_BDTR_LOCK_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7396 | |
aravindsv | 0:ba7650f404af | 7397 | #define TIM_BDTR_OSSI ((uint32_t)0x00000400) /*!<Off-State Selection for Idle mode */ |
aravindsv | 0:ba7650f404af | 7398 | #define TIM_BDTR_OSSR ((uint32_t)0x00000800) /*!<Off-State Selection for Run mode */ |
aravindsv | 0:ba7650f404af | 7399 | #define TIM_BDTR_BKE ((uint32_t)0x00001000) /*!<Break enable for Break1 */ |
aravindsv | 0:ba7650f404af | 7400 | #define TIM_BDTR_BKP ((uint32_t)0x00002000) /*!<Break Polarity for Break1 */ |
aravindsv | 0:ba7650f404af | 7401 | #define TIM_BDTR_AOE ((uint32_t)0x00004000) /*!<Automatic Output enable */ |
aravindsv | 0:ba7650f404af | 7402 | #define TIM_BDTR_MOE ((uint32_t)0x00008000) /*!<Main Output enable */ |
aravindsv | 0:ba7650f404af | 7403 | |
aravindsv | 0:ba7650f404af | 7404 | #define TIM_BDTR_BKF ((uint32_t)0x000F0000) /*!<Break Filter for Break1 */ |
aravindsv | 0:ba7650f404af | 7405 | #define TIM_BDTR_BK2F ((uint32_t)0x00F00000) /*!<Break Filter for Break2 */ |
aravindsv | 0:ba7650f404af | 7406 | |
aravindsv | 0:ba7650f404af | 7407 | #define TIM_BDTR_BK2E ((uint32_t)0x01000000) /*!<Break enable for Break2 */ |
aravindsv | 0:ba7650f404af | 7408 | #define TIM_BDTR_BK2P ((uint32_t)0x02000000) /*!<Break Polarity for Break2 */ |
aravindsv | 0:ba7650f404af | 7409 | |
aravindsv | 0:ba7650f404af | 7410 | /******************* Bit definition for TIM_DCR register ********************/ |
aravindsv | 0:ba7650f404af | 7411 | #define TIM_DCR_DBA ((uint16_t)0x001F) /*!<DBA[4:0] bits (DMA Base Address) */ |
aravindsv | 0:ba7650f404af | 7412 | #define TIM_DCR_DBA_0 ((uint16_t)0x0001) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7413 | #define TIM_DCR_DBA_1 ((uint16_t)0x0002) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7414 | #define TIM_DCR_DBA_2 ((uint16_t)0x0004) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7415 | #define TIM_DCR_DBA_3 ((uint16_t)0x0008) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7416 | #define TIM_DCR_DBA_4 ((uint16_t)0x0010) /*!<Bit 4 */ |
aravindsv | 0:ba7650f404af | 7417 | |
aravindsv | 0:ba7650f404af | 7418 | #define TIM_DCR_DBL ((uint16_t)0x1F00) /*!<DBL[4:0] bits (DMA Burst Length) */ |
aravindsv | 0:ba7650f404af | 7419 | #define TIM_DCR_DBL_0 ((uint16_t)0x0100) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7420 | #define TIM_DCR_DBL_1 ((uint16_t)0x0200) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7421 | #define TIM_DCR_DBL_2 ((uint16_t)0x0400) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7422 | #define TIM_DCR_DBL_3 ((uint16_t)0x0800) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7423 | #define TIM_DCR_DBL_4 ((uint16_t)0x1000) /*!<Bit 4 */ |
aravindsv | 0:ba7650f404af | 7424 | |
aravindsv | 0:ba7650f404af | 7425 | /******************* Bit definition for TIM_DMAR register *******************/ |
aravindsv | 0:ba7650f404af | 7426 | #define TIM_DMAR_DMAB ((uint16_t)0xFFFF) /*!<DMA register for burst accesses */ |
aravindsv | 0:ba7650f404af | 7427 | |
aravindsv | 0:ba7650f404af | 7428 | /******************* Bit definition for TIM16_OR register *********************/ |
aravindsv | 0:ba7650f404af | 7429 | #define TIM16_OR_TI1_RMP ((uint16_t)0x00C0) /*!<TI1_RMP[1:0] bits (TIM16 Input 1 remap) */ |
aravindsv | 0:ba7650f404af | 7430 | #define TIM16_OR_TI1_RMP_0 ((uint16_t)0x0040) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7431 | #define TIM16_OR_TI1_RMP_1 ((uint16_t)0x0080) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7432 | |
aravindsv | 0:ba7650f404af | 7433 | /******************* Bit definition for TIM1_OR register *********************/ |
aravindsv | 0:ba7650f404af | 7434 | #define TIM1_OR_ETR_RMP ((uint16_t)0x000F) /*!<ETR_RMP[3:0] bits (TIM1 ETR remap) */ |
aravindsv | 0:ba7650f404af | 7435 | #define TIM1_OR_ETR_RMP_0 ((uint16_t)0x0001) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7436 | #define TIM1_OR_ETR_RMP_1 ((uint16_t)0x0002) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7437 | #define TIM1_OR_ETR_RMP_2 ((uint16_t)0x0004) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7438 | #define TIM1_OR_ETR_RMP_3 ((uint16_t)0x0008) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7439 | |
aravindsv | 0:ba7650f404af | 7440 | /******************* Bit definition for TIM8_OR register *********************/ |
aravindsv | 0:ba7650f404af | 7441 | #define TIM8_OR_ETR_RMP ((uint16_t)0x000F) /*!<ETR_RMP[3:0] bits (TIM8 ETR remap) */ |
aravindsv | 0:ba7650f404af | 7442 | #define TIM8_OR_ETR_RMP_0 ((uint16_t)0x0001) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7443 | #define TIM8_OR_ETR_RMP_1 ((uint16_t)0x0002) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7444 | #define TIM8_OR_ETR_RMP_2 ((uint16_t)0x0004) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7445 | #define TIM8_OR_ETR_RMP_3 ((uint16_t)0x0008) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7446 | |
aravindsv | 0:ba7650f404af | 7447 | /****************** Bit definition for TIM_CCMR3 register *******************/ |
aravindsv | 0:ba7650f404af | 7448 | #define TIM_CCMR3_OC5FE ((uint32_t)0x00000004) /*!<Output Compare 5 Fast enable */ |
aravindsv | 0:ba7650f404af | 7449 | #define TIM_CCMR3_OC5PE ((uint32_t)0x00000008) /*!<Output Compare 5 Preload enable */ |
aravindsv | 0:ba7650f404af | 7450 | |
aravindsv | 0:ba7650f404af | 7451 | #define TIM_CCMR3_OC5M ((uint32_t)0x00000070) /*!<OC5M[2:0] bits (Output Compare 5 Mode) */ |
aravindsv | 0:ba7650f404af | 7452 | #define TIM_CCMR3_OC5M_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7453 | #define TIM_CCMR3_OC5M_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7454 | #define TIM_CCMR3_OC5M_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7455 | #define TIM_CCMR3_OC5M_3 ((uint32_t)0x00010000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7456 | |
aravindsv | 0:ba7650f404af | 7457 | #define TIM_CCMR3_OC5CE ((uint32_t)0x00000080) /*!<Output Compare 5 Clear Enable */ |
aravindsv | 0:ba7650f404af | 7458 | |
aravindsv | 0:ba7650f404af | 7459 | #define TIM_CCMR3_OC6FE ((uint32_t)0x00000400) /*!<Output Compare 4 Fast enable */ |
aravindsv | 0:ba7650f404af | 7460 | #define TIM_CCMR3_OC6PE ((uint32_t)0x00000800) /*!<Output Compare 4 Preload enable */ |
aravindsv | 0:ba7650f404af | 7461 | |
aravindsv | 0:ba7650f404af | 7462 | #define TIM_CCMR3_OC6M ((uint32_t)0x00007000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
aravindsv | 0:ba7650f404af | 7463 | #define TIM_CCMR3_OC6M_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7464 | #define TIM_CCMR3_OC6M_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7465 | #define TIM_CCMR3_OC6M_2 ((uint32_t)0x00004000) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7466 | #define TIM_CCMR3_OC6M_3 ((uint32_t)0x00100000) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7467 | |
aravindsv | 0:ba7650f404af | 7468 | #define TIM_CCMR3_OC6CE ((uint32_t)0x00008000) /*!<Output Compare 4 Clear Enable */ |
aravindsv | 0:ba7650f404af | 7469 | |
aravindsv | 0:ba7650f404af | 7470 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 7471 | /* */ |
aravindsv | 0:ba7650f404af | 7472 | /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ |
aravindsv | 0:ba7650f404af | 7473 | /* */ |
aravindsv | 0:ba7650f404af | 7474 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 7475 | /****************** Bit definition for USART_CR1 register *******************/ |
aravindsv | 0:ba7650f404af | 7476 | #define USART_CR1_UE ((uint32_t)0x00000001) /*!< USART Enable */ |
aravindsv | 0:ba7650f404af | 7477 | #define USART_CR1_UESM ((uint32_t)0x00000002) /*!< USART Enable in STOP Mode */ |
aravindsv | 0:ba7650f404af | 7478 | #define USART_CR1_RE ((uint32_t)0x00000004) /*!< Receiver Enable */ |
aravindsv | 0:ba7650f404af | 7479 | #define USART_CR1_TE ((uint32_t)0x00000008) /*!< Transmitter Enable */ |
aravindsv | 0:ba7650f404af | 7480 | #define USART_CR1_IDLEIE ((uint32_t)0x00000010) /*!< IDLE Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7481 | #define USART_CR1_RXNEIE ((uint32_t)0x00000020) /*!< RXNE Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7482 | #define USART_CR1_TCIE ((uint32_t)0x00000040) /*!< Transmission Complete Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7483 | #define USART_CR1_TXEIE ((uint32_t)0x00000080) /*!< TXE Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7484 | #define USART_CR1_PEIE ((uint32_t)0x00000100) /*!< PE Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7485 | #define USART_CR1_PS ((uint32_t)0x00000200) /*!< Parity Selection */ |
aravindsv | 0:ba7650f404af | 7486 | #define USART_CR1_PCE ((uint32_t)0x00000400) /*!< Parity Control Enable */ |
aravindsv | 0:ba7650f404af | 7487 | #define USART_CR1_WAKE ((uint32_t)0x00000800) /*!< Receiver Wakeup method */ |
aravindsv | 0:ba7650f404af | 7488 | #define USART_CR1_M ((uint32_t)0x00001000) /*!< Word length */ |
aravindsv | 0:ba7650f404af | 7489 | #define USART_CR1_MME ((uint32_t)0x00002000) /*!< Mute Mode Enable */ |
aravindsv | 0:ba7650f404af | 7490 | #define USART_CR1_CMIE ((uint32_t)0x00004000) /*!< Character match interrupt enable */ |
aravindsv | 0:ba7650f404af | 7491 | #define USART_CR1_OVER8 ((uint32_t)0x00008000) /*!< Oversampling by 8-bit or 16-bit mode */ |
aravindsv | 0:ba7650f404af | 7492 | #define USART_CR1_DEDT ((uint32_t)0x001F0000) /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ |
aravindsv | 0:ba7650f404af | 7493 | #define USART_CR1_DEDT_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 7494 | #define USART_CR1_DEDT_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 7495 | #define USART_CR1_DEDT_2 ((uint32_t)0x00040000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 7496 | #define USART_CR1_DEDT_3 ((uint32_t)0x00080000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 7497 | #define USART_CR1_DEDT_4 ((uint32_t)0x00100000) /*!< Bit 4 */ |
aravindsv | 0:ba7650f404af | 7498 | #define USART_CR1_DEAT ((uint32_t)0x03E00000) /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ |
aravindsv | 0:ba7650f404af | 7499 | #define USART_CR1_DEAT_0 ((uint32_t)0x00200000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 7500 | #define USART_CR1_DEAT_1 ((uint32_t)0x00400000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 7501 | #define USART_CR1_DEAT_2 ((uint32_t)0x00800000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 7502 | #define USART_CR1_DEAT_3 ((uint32_t)0x01000000) /*!< Bit 3 */ |
aravindsv | 0:ba7650f404af | 7503 | #define USART_CR1_DEAT_4 ((uint32_t)0x02000000) /*!< Bit 4 */ |
aravindsv | 0:ba7650f404af | 7504 | #define USART_CR1_RTOIE ((uint32_t)0x04000000) /*!< Receive Time Out interrupt enable */ |
aravindsv | 0:ba7650f404af | 7505 | #define USART_CR1_EOBIE ((uint32_t)0x08000000) /*!< End of Block interrupt enable */ |
aravindsv | 0:ba7650f404af | 7506 | |
aravindsv | 0:ba7650f404af | 7507 | /****************** Bit definition for USART_CR2 register *******************/ |
aravindsv | 0:ba7650f404af | 7508 | #define USART_CR2_ADDM7 ((uint32_t)0x00000010) /*!< 7-bit or 4-bit Address Detection */ |
aravindsv | 0:ba7650f404af | 7509 | #define USART_CR2_LBDL ((uint32_t)0x00000020) /*!< LIN Break Detection Length */ |
aravindsv | 0:ba7650f404af | 7510 | #define USART_CR2_LBDIE ((uint32_t)0x00000040) /*!< LIN Break Detection Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7511 | #define USART_CR2_LBCL ((uint32_t)0x00000100) /*!< Last Bit Clock pulse */ |
aravindsv | 0:ba7650f404af | 7512 | #define USART_CR2_CPHA ((uint32_t)0x00000200) /*!< Clock Phase */ |
aravindsv | 0:ba7650f404af | 7513 | #define USART_CR2_CPOL ((uint32_t)0x00000400) /*!< Clock Polarity */ |
aravindsv | 0:ba7650f404af | 7514 | #define USART_CR2_CLKEN ((uint32_t)0x00000800) /*!< Clock Enable */ |
aravindsv | 0:ba7650f404af | 7515 | #define USART_CR2_STOP ((uint32_t)0x00003000) /*!< STOP[1:0] bits (STOP bits) */ |
aravindsv | 0:ba7650f404af | 7516 | #define USART_CR2_STOP_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 7517 | #define USART_CR2_STOP_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 7518 | #define USART_CR2_LINEN ((uint32_t)0x00004000) /*!< LIN mode enable */ |
aravindsv | 0:ba7650f404af | 7519 | #define USART_CR2_SWAP ((uint32_t)0x00008000) /*!< SWAP TX/RX pins */ |
aravindsv | 0:ba7650f404af | 7520 | #define USART_CR2_RXINV ((uint32_t)0x00010000) /*!< RX pin active level inversion */ |
aravindsv | 0:ba7650f404af | 7521 | #define USART_CR2_TXINV ((uint32_t)0x00020000) /*!< TX pin active level inversion */ |
aravindsv | 0:ba7650f404af | 7522 | #define USART_CR2_DATAINV ((uint32_t)0x00040000) /*!< Binary data inversion */ |
aravindsv | 0:ba7650f404af | 7523 | #define USART_CR2_MSBFIRST ((uint32_t)0x00080000) /*!< Most Significant Bit First */ |
aravindsv | 0:ba7650f404af | 7524 | #define USART_CR2_ABREN ((uint32_t)0x00100000) /*!< Auto Baud-Rate Enable*/ |
aravindsv | 0:ba7650f404af | 7525 | #define USART_CR2_ABRMODE ((uint32_t)0x00600000) /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ |
aravindsv | 0:ba7650f404af | 7526 | #define USART_CR2_ABRMODE_0 ((uint32_t)0x00200000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 7527 | #define USART_CR2_ABRMODE_1 ((uint32_t)0x00400000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 7528 | #define USART_CR2_RTOEN ((uint32_t)0x00800000) /*!< Receiver Time-Out enable */ |
aravindsv | 0:ba7650f404af | 7529 | #define USART_CR2_ADD ((uint32_t)0xFF000000) /*!< Address of the USART node */ |
aravindsv | 0:ba7650f404af | 7530 | |
aravindsv | 0:ba7650f404af | 7531 | /****************** Bit definition for USART_CR3 register *******************/ |
aravindsv | 0:ba7650f404af | 7532 | #define USART_CR3_EIE ((uint32_t)0x00000001) /*!< Error Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7533 | #define USART_CR3_IREN ((uint32_t)0x00000002) /*!< IrDA mode Enable */ |
aravindsv | 0:ba7650f404af | 7534 | #define USART_CR3_IRLP ((uint32_t)0x00000004) /*!< IrDA Low-Power */ |
aravindsv | 0:ba7650f404af | 7535 | #define USART_CR3_HDSEL ((uint32_t)0x00000008) /*!< Half-Duplex Selection */ |
aravindsv | 0:ba7650f404af | 7536 | #define USART_CR3_NACK ((uint32_t)0x00000010) /*!< SmartCard NACK enable */ |
aravindsv | 0:ba7650f404af | 7537 | #define USART_CR3_SCEN ((uint32_t)0x00000020) /*!< SmartCard mode enable */ |
aravindsv | 0:ba7650f404af | 7538 | #define USART_CR3_DMAR ((uint32_t)0x00000040) /*!< DMA Enable Receiver */ |
aravindsv | 0:ba7650f404af | 7539 | #define USART_CR3_DMAT ((uint32_t)0x00000080) /*!< DMA Enable Transmitter */ |
aravindsv | 0:ba7650f404af | 7540 | #define USART_CR3_RTSE ((uint32_t)0x00000100) /*!< RTS Enable */ |
aravindsv | 0:ba7650f404af | 7541 | #define USART_CR3_CTSE ((uint32_t)0x00000200) /*!< CTS Enable */ |
aravindsv | 0:ba7650f404af | 7542 | #define USART_CR3_CTSIE ((uint32_t)0x00000400) /*!< CTS Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7543 | #define USART_CR3_ONEBIT ((uint32_t)0x00000800) /*!< One sample bit method enable */ |
aravindsv | 0:ba7650f404af | 7544 | #define USART_CR3_OVRDIS ((uint32_t)0x00001000) /*!< Overrun Disable */ |
aravindsv | 0:ba7650f404af | 7545 | #define USART_CR3_DDRE ((uint32_t)0x00002000) /*!< DMA Disable on Reception Error */ |
aravindsv | 0:ba7650f404af | 7546 | #define USART_CR3_DEM ((uint32_t)0x00004000) /*!< Driver Enable Mode */ |
aravindsv | 0:ba7650f404af | 7547 | #define USART_CR3_DEP ((uint32_t)0x00008000) /*!< Driver Enable Polarity Selection */ |
aravindsv | 0:ba7650f404af | 7548 | #define USART_CR3_SCARCNT ((uint32_t)0x000E0000) /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ |
aravindsv | 0:ba7650f404af | 7549 | #define USART_CR3_SCARCNT_0 ((uint32_t)0x00020000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 7550 | #define USART_CR3_SCARCNT_1 ((uint32_t)0x00040000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 7551 | #define USART_CR3_SCARCNT_2 ((uint32_t)0x00080000) /*!< Bit 2 */ |
aravindsv | 0:ba7650f404af | 7552 | #define USART_CR3_WUS ((uint32_t)0x00300000) /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ |
aravindsv | 0:ba7650f404af | 7553 | #define USART_CR3_WUS_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
aravindsv | 0:ba7650f404af | 7554 | #define USART_CR3_WUS_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
aravindsv | 0:ba7650f404af | 7555 | #define USART_CR3_WUFIE ((uint32_t)0x00400000) /*!< Wake Up Interrupt Enable */ |
aravindsv | 0:ba7650f404af | 7556 | |
aravindsv | 0:ba7650f404af | 7557 | /****************** Bit definition for USART_BRR register *******************/ |
aravindsv | 0:ba7650f404af | 7558 | #define USART_BRR_DIV_FRACTION ((uint16_t)0x000F) /*!< Fraction of USARTDIV */ |
aravindsv | 0:ba7650f404af | 7559 | #define USART_BRR_DIV_MANTISSA ((uint16_t)0xFFF0) /*!< Mantissa of USARTDIV */ |
aravindsv | 0:ba7650f404af | 7560 | |
aravindsv | 0:ba7650f404af | 7561 | /****************** Bit definition for USART_GTPR register ******************/ |
aravindsv | 0:ba7650f404af | 7562 | #define USART_GTPR_PSC ((uint16_t)0x00FF) /*!< PSC[7:0] bits (Prescaler value) */ |
aravindsv | 0:ba7650f404af | 7563 | #define USART_GTPR_GT ((uint16_t)0xFF00) /*!< GT[7:0] bits (Guard time value) */ |
aravindsv | 0:ba7650f404af | 7564 | |
aravindsv | 0:ba7650f404af | 7565 | |
aravindsv | 0:ba7650f404af | 7566 | /******************* Bit definition for USART_RTOR register *****************/ |
aravindsv | 0:ba7650f404af | 7567 | #define USART_RTOR_RTO ((uint32_t)0x00FFFFFF) /*!< Receiver Time Out Value */ |
aravindsv | 0:ba7650f404af | 7568 | #define USART_RTOR_BLEN ((uint32_t)0xFF000000) /*!< Block Length */ |
aravindsv | 0:ba7650f404af | 7569 | |
aravindsv | 0:ba7650f404af | 7570 | /******************* Bit definition for USART_RQR register ******************/ |
aravindsv | 0:ba7650f404af | 7571 | #define USART_RQR_ABRRQ ((uint16_t)0x0001) /*!< Auto-Baud Rate Request */ |
aravindsv | 0:ba7650f404af | 7572 | #define USART_RQR_SBKRQ ((uint16_t)0x0002) /*!< Send Break Request */ |
aravindsv | 0:ba7650f404af | 7573 | #define USART_RQR_MMRQ ((uint16_t)0x0004) /*!< Mute Mode Request */ |
aravindsv | 0:ba7650f404af | 7574 | #define USART_RQR_RXFRQ ((uint16_t)0x0008) /*!< Receive Data flush Request */ |
aravindsv | 0:ba7650f404af | 7575 | #define USART_RQR_TXFRQ ((uint16_t)0x0010) /*!< Transmit data flush Request */ |
aravindsv | 0:ba7650f404af | 7576 | |
aravindsv | 0:ba7650f404af | 7577 | /******************* Bit definition for USART_ISR register ******************/ |
aravindsv | 0:ba7650f404af | 7578 | #define USART_ISR_PE ((uint32_t)0x00000001) /*!< Parity Error */ |
aravindsv | 0:ba7650f404af | 7579 | #define USART_ISR_FE ((uint32_t)0x00000002) /*!< Framing Error */ |
aravindsv | 0:ba7650f404af | 7580 | #define USART_ISR_NE ((uint32_t)0x00000004) /*!< Noise detected Flag */ |
aravindsv | 0:ba7650f404af | 7581 | #define USART_ISR_ORE ((uint32_t)0x00000008) /*!< OverRun Error */ |
aravindsv | 0:ba7650f404af | 7582 | #define USART_ISR_IDLE ((uint32_t)0x00000010) /*!< IDLE line detected */ |
aravindsv | 0:ba7650f404af | 7583 | #define USART_ISR_RXNE ((uint32_t)0x00000020) /*!< Read Data Register Not Empty */ |
aravindsv | 0:ba7650f404af | 7584 | #define USART_ISR_TC ((uint32_t)0x00000040) /*!< Transmission Complete */ |
aravindsv | 0:ba7650f404af | 7585 | #define USART_ISR_TXE ((uint32_t)0x00000080) /*!< Transmit Data Register Empty */ |
aravindsv | 0:ba7650f404af | 7586 | #define USART_ISR_LBD ((uint32_t)0x00000100) /*!< LIN Break Detection Flag */ |
aravindsv | 0:ba7650f404af | 7587 | #define USART_ISR_CTSIF ((uint32_t)0x00000200) /*!< CTS interrupt flag */ |
aravindsv | 0:ba7650f404af | 7588 | #define USART_ISR_CTS ((uint32_t)0x00000400) /*!< CTS flag */ |
aravindsv | 0:ba7650f404af | 7589 | #define USART_ISR_RTOF ((uint32_t)0x00000800) /*!< Receiver Time Out */ |
aravindsv | 0:ba7650f404af | 7590 | #define USART_ISR_EOBF ((uint32_t)0x00001000) /*!< End Of Block Flag */ |
aravindsv | 0:ba7650f404af | 7591 | #define USART_ISR_ABRE ((uint32_t)0x00004000) /*!< Auto-Baud Rate Error */ |
aravindsv | 0:ba7650f404af | 7592 | #define USART_ISR_ABRF ((uint32_t)0x00008000) /*!< Auto-Baud Rate Flag */ |
aravindsv | 0:ba7650f404af | 7593 | #define USART_ISR_BUSY ((uint32_t)0x00010000) /*!< Busy Flag */ |
aravindsv | 0:ba7650f404af | 7594 | #define USART_ISR_CMF ((uint32_t)0x00020000) /*!< Character Match Flag */ |
aravindsv | 0:ba7650f404af | 7595 | #define USART_ISR_SBKF ((uint32_t)0x00040000) /*!< Send Break Flag */ |
aravindsv | 0:ba7650f404af | 7596 | #define USART_ISR_RWU ((uint32_t)0x00080000) /*!< Receive Wake Up from mute mode Flag */ |
aravindsv | 0:ba7650f404af | 7597 | #define USART_ISR_WUF ((uint32_t)0x00100000) /*!< Wake Up from stop mode Flag */ |
aravindsv | 0:ba7650f404af | 7598 | #define USART_ISR_TEACK ((uint32_t)0x00200000) /*!< Transmit Enable Acknowledge Flag */ |
aravindsv | 0:ba7650f404af | 7599 | #define USART_ISR_REACK ((uint32_t)0x00400000) /*!< Receive Enable Acknowledge Flag */ |
aravindsv | 0:ba7650f404af | 7600 | |
aravindsv | 0:ba7650f404af | 7601 | /******************* Bit definition for USART_ICR register ******************/ |
aravindsv | 0:ba7650f404af | 7602 | #define USART_ICR_PECF ((uint32_t)0x00000001) /*!< Parity Error Clear Flag */ |
aravindsv | 0:ba7650f404af | 7603 | #define USART_ICR_FECF ((uint32_t)0x00000002) /*!< Framing Error Clear Flag */ |
aravindsv | 0:ba7650f404af | 7604 | #define USART_ICR_NCF ((uint32_t)0x00000004) /*!< Noise detected Clear Flag */ |
aravindsv | 0:ba7650f404af | 7605 | #define USART_ICR_ORECF ((uint32_t)0x00000008) /*!< OverRun Error Clear Flag */ |
aravindsv | 0:ba7650f404af | 7606 | #define USART_ICR_IDLECF ((uint32_t)0x00000010) /*!< IDLE line detected Clear Flag */ |
aravindsv | 0:ba7650f404af | 7607 | #define USART_ICR_TCCF ((uint32_t)0x00000040) /*!< Transmission Complete Clear Flag */ |
aravindsv | 0:ba7650f404af | 7608 | #define USART_ICR_LBDCF ((uint32_t)0x00000100) /*!< LIN Break Detection Clear Flag */ |
aravindsv | 0:ba7650f404af | 7609 | #define USART_ICR_CTSCF ((uint32_t)0x00000200) /*!< CTS Interrupt Clear Flag */ |
aravindsv | 0:ba7650f404af | 7610 | #define USART_ICR_RTOCF ((uint32_t)0x00000800) /*!< Receiver Time Out Clear Flag */ |
aravindsv | 0:ba7650f404af | 7611 | #define USART_ICR_EOBCF ((uint32_t)0x00001000) /*!< End Of Block Clear Flag */ |
aravindsv | 0:ba7650f404af | 7612 | #define USART_ICR_CMCF ((uint32_t)0x00020000) /*!< Character Match Clear Flag */ |
aravindsv | 0:ba7650f404af | 7613 | #define USART_ICR_WUCF ((uint32_t)0x00100000) /*!< Wake Up from stop mode Clear Flag */ |
aravindsv | 0:ba7650f404af | 7614 | |
aravindsv | 0:ba7650f404af | 7615 | /******************* Bit definition for USART_RDR register ******************/ |
aravindsv | 0:ba7650f404af | 7616 | #define USART_RDR_RDR ((uint16_t)0x01FF) /*!< RDR[8:0] bits (Receive Data value) */ |
aravindsv | 0:ba7650f404af | 7617 | |
aravindsv | 0:ba7650f404af | 7618 | /******************* Bit definition for USART_TDR register ******************/ |
aravindsv | 0:ba7650f404af | 7619 | #define USART_TDR_TDR ((uint16_t)0x01FF) /*!< TDR[8:0] bits (Transmit Data value) */ |
aravindsv | 0:ba7650f404af | 7620 | |
aravindsv | 0:ba7650f404af | 7621 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 7622 | /* */ |
aravindsv | 0:ba7650f404af | 7623 | /* Window WATCHDOG */ |
aravindsv | 0:ba7650f404af | 7624 | /* */ |
aravindsv | 0:ba7650f404af | 7625 | /******************************************************************************/ |
aravindsv | 0:ba7650f404af | 7626 | /******************* Bit definition for WWDG_CR register ********************/ |
aravindsv | 0:ba7650f404af | 7627 | #define WWDG_CR_T ((uint8_t)0x7F) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
aravindsv | 0:ba7650f404af | 7628 | #define WWDG_CR_T0 ((uint8_t)0x01) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7629 | #define WWDG_CR_T1 ((uint8_t)0x02) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7630 | #define WWDG_CR_T2 ((uint8_t)0x04) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7631 | #define WWDG_CR_T3 ((uint8_t)0x08) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7632 | #define WWDG_CR_T4 ((uint8_t)0x10) /*!<Bit 4 */ |
aravindsv | 0:ba7650f404af | 7633 | #define WWDG_CR_T5 ((uint8_t)0x20) /*!<Bit 5 */ |
aravindsv | 0:ba7650f404af | 7634 | #define WWDG_CR_T6 ((uint8_t)0x40) /*!<Bit 6 */ |
aravindsv | 0:ba7650f404af | 7635 | |
aravindsv | 0:ba7650f404af | 7636 | #define WWDG_CR_WDGA ((uint8_t)0x80) /*!<Activation bit */ |
aravindsv | 0:ba7650f404af | 7637 | |
aravindsv | 0:ba7650f404af | 7638 | /******************* Bit definition for WWDG_CFR register *******************/ |
aravindsv | 0:ba7650f404af | 7639 | #define WWDG_CFR_W ((uint16_t)0x007F) /*!<W[6:0] bits (7-bit window value) */ |
aravindsv | 0:ba7650f404af | 7640 | #define WWDG_CFR_W0 ((uint16_t)0x0001) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7641 | #define WWDG_CFR_W1 ((uint16_t)0x0002) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7642 | #define WWDG_CFR_W2 ((uint16_t)0x0004) /*!<Bit 2 */ |
aravindsv | 0:ba7650f404af | 7643 | #define WWDG_CFR_W3 ((uint16_t)0x0008) /*!<Bit 3 */ |
aravindsv | 0:ba7650f404af | 7644 | #define WWDG_CFR_W4 ((uint16_t)0x0010) /*!<Bit 4 */ |
aravindsv | 0:ba7650f404af | 7645 | #define WWDG_CFR_W5 ((uint16_t)0x0020) /*!<Bit 5 */ |
aravindsv | 0:ba7650f404af | 7646 | #define WWDG_CFR_W6 ((uint16_t)0x0040) /*!<Bit 6 */ |
aravindsv | 0:ba7650f404af | 7647 | |
aravindsv | 0:ba7650f404af | 7648 | #define WWDG_CFR_WDGTB ((uint16_t)0x0180) /*!<WDGTB[1:0] bits (Timer Base) */ |
aravindsv | 0:ba7650f404af | 7649 | #define WWDG_CFR_WDGTB0 ((uint16_t)0x0080) /*!<Bit 0 */ |
aravindsv | 0:ba7650f404af | 7650 | #define WWDG_CFR_WDGTB1 ((uint16_t)0x0100) /*!<Bit 1 */ |
aravindsv | 0:ba7650f404af | 7651 | |
aravindsv | 0:ba7650f404af | 7652 | #define WWDG_CFR_EWI ((uint16_t)0x0200) /*!<Early Wakeup Interrupt */ |
aravindsv | 0:ba7650f404af | 7653 | |
aravindsv | 0:ba7650f404af | 7654 | /******************* Bit definition for WWDG_SR register ********************/ |
aravindsv | 0:ba7650f404af | 7655 | #define WWDG_SR_EWIF ((uint8_t)0x01) /*!<Early Wakeup Interrupt Flag */ |
aravindsv | 0:ba7650f404af | 7656 | |
aravindsv | 0:ba7650f404af | 7657 | /** |
aravindsv | 0:ba7650f404af | 7658 | * @} |
aravindsv | 0:ba7650f404af | 7659 | */ |
aravindsv | 0:ba7650f404af | 7660 | |
aravindsv | 0:ba7650f404af | 7661 | /** |
aravindsv | 0:ba7650f404af | 7662 | * @} |
aravindsv | 0:ba7650f404af | 7663 | */ |
aravindsv | 0:ba7650f404af | 7664 | |
aravindsv | 0:ba7650f404af | 7665 | #ifdef USE_STDPERIPH_DRIVER |
aravindsv | 0:ba7650f404af | 7666 | #include "stm32f30x_conf.h" |
aravindsv | 0:ba7650f404af | 7667 | #endif /*!< USE_STDPERIPH_DRIVER */ |
aravindsv | 0:ba7650f404af | 7668 | |
aravindsv | 0:ba7650f404af | 7669 | /** @addtogroup Exported_macro |
aravindsv | 0:ba7650f404af | 7670 | * @{ |
aravindsv | 0:ba7650f404af | 7671 | */ |
aravindsv | 0:ba7650f404af | 7672 | |
aravindsv | 0:ba7650f404af | 7673 | #define SET_BIT(REG, BIT) ((REG) |= (BIT)) |
aravindsv | 0:ba7650f404af | 7674 | |
aravindsv | 0:ba7650f404af | 7675 | #define CLEAR_BIT(REG, BIT) ((REG) &= ~(BIT)) |
aravindsv | 0:ba7650f404af | 7676 | |
aravindsv | 0:ba7650f404af | 7677 | #define READ_BIT(REG, BIT) ((REG) & (BIT)) |
aravindsv | 0:ba7650f404af | 7678 | |
aravindsv | 0:ba7650f404af | 7679 | #define CLEAR_REG(REG) ((REG) = (0x0)) |
aravindsv | 0:ba7650f404af | 7680 | |
aravindsv | 0:ba7650f404af | 7681 | #define WRITE_REG(REG, VAL) ((REG) = (VAL)) |
aravindsv | 0:ba7650f404af | 7682 | |
aravindsv | 0:ba7650f404af | 7683 | #define READ_REG(REG) ((REG)) |
aravindsv | 0:ba7650f404af | 7684 | |
aravindsv | 0:ba7650f404af | 7685 | #define MODIFY_REG(REG, CLEARMASK, SETMASK) WRITE_REG((REG), (((READ_REG(REG)) & (~(CLEARMASK))) | (SETMASK))) |
aravindsv | 0:ba7650f404af | 7686 | |
aravindsv | 0:ba7650f404af | 7687 | /** |
aravindsv | 0:ba7650f404af | 7688 | * @} |
aravindsv | 0:ba7650f404af | 7689 | */ |
aravindsv | 0:ba7650f404af | 7690 | |
aravindsv | 0:ba7650f404af | 7691 | #ifdef __cplusplus |
aravindsv | 0:ba7650f404af | 7692 | } |
aravindsv | 0:ba7650f404af | 7693 | #endif /* __cplusplus */ |
aravindsv | 0:ba7650f404af | 7694 | |
aravindsv | 0:ba7650f404af | 7695 | #endif /* __STM32F30x_H */ |
aravindsv | 0:ba7650f404af | 7696 | |
aravindsv | 0:ba7650f404af | 7697 | /** |
aravindsv | 0:ba7650f404af | 7698 | * @} |
aravindsv | 0:ba7650f404af | 7699 | */ |
aravindsv | 0:ba7650f404af | 7700 | |
aravindsv | 0:ba7650f404af | 7701 | /** |
aravindsv | 0:ba7650f404af | 7702 | * @} |
aravindsv | 0:ba7650f404af | 7703 | */ |
aravindsv | 0:ba7650f404af | 7704 | |
aravindsv | 0:ba7650f404af | 7705 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |