t
Fork of mbed-dev by
targets/TARGET_STM/TARGET_STM32F4/TARGET_DISCO_F429ZI/device/stm32f429xx.h@149:156823d33999, 2016-10-28 (annotated)
- Committer:
- <>
- Date:
- Fri Oct 28 11:17:30 2016 +0100
- Revision:
- 149:156823d33999
- Parent:
- targets/cmsis/TARGET_STM/TARGET_STM32F4/TARGET_DISCO_F429ZI/stm32f429xx.h@144:ef7eb2e8f9f7
This updates the lib to the mbed lib v128
NOTE: This release includes a restructuring of the file and directory locations and thus some
include paths in your code may need updating accordingly.
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
<> | 144:ef7eb2e8f9f7 | 1 | /** |
<> | 144:ef7eb2e8f9f7 | 2 | ****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 3 | * @file stm32f429xx.h |
<> | 144:ef7eb2e8f9f7 | 4 | * @author MCD Application Team |
<> | 144:ef7eb2e8f9f7 | 5 | * @version V2.5.0 |
<> | 144:ef7eb2e8f9f7 | 6 | * @date 22-April-2016 |
<> | 144:ef7eb2e8f9f7 | 7 | * @brief CMSIS STM32F429xx Device Peripheral Access Layer Header File. |
<> | 144:ef7eb2e8f9f7 | 8 | * |
<> | 144:ef7eb2e8f9f7 | 9 | * This file contains: |
<> | 144:ef7eb2e8f9f7 | 10 | * - Data structures and the address mapping for all peripherals |
<> | 144:ef7eb2e8f9f7 | 11 | * - peripherals registers declarations and bits definition |
<> | 144:ef7eb2e8f9f7 | 12 | * - Macros to access peripherals registers hardware |
<> | 144:ef7eb2e8f9f7 | 13 | * |
<> | 144:ef7eb2e8f9f7 | 14 | ****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 15 | * @attention |
<> | 144:ef7eb2e8f9f7 | 16 | * |
<> | 144:ef7eb2e8f9f7 | 17 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
<> | 144:ef7eb2e8f9f7 | 18 | * |
<> | 144:ef7eb2e8f9f7 | 19 | * Redistribution and use in source and binary forms, with or without modification, |
<> | 144:ef7eb2e8f9f7 | 20 | * are permitted provided that the following conditions are met: |
<> | 144:ef7eb2e8f9f7 | 21 | * 1. Redistributions of source code must retain the above copyright notice, |
<> | 144:ef7eb2e8f9f7 | 22 | * this list of conditions and the following disclaimer. |
<> | 144:ef7eb2e8f9f7 | 23 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
<> | 144:ef7eb2e8f9f7 | 24 | * this list of conditions and the following disclaimer in the documentation |
<> | 144:ef7eb2e8f9f7 | 25 | * and/or other materials provided with the distribution. |
<> | 144:ef7eb2e8f9f7 | 26 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
<> | 144:ef7eb2e8f9f7 | 27 | * may be used to endorse or promote products derived from this software |
<> | 144:ef7eb2e8f9f7 | 28 | * without specific prior written permission. |
<> | 144:ef7eb2e8f9f7 | 29 | * |
<> | 144:ef7eb2e8f9f7 | 30 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
<> | 144:ef7eb2e8f9f7 | 31 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
<> | 144:ef7eb2e8f9f7 | 32 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
<> | 144:ef7eb2e8f9f7 | 33 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
<> | 144:ef7eb2e8f9f7 | 34 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
<> | 144:ef7eb2e8f9f7 | 35 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
<> | 144:ef7eb2e8f9f7 | 36 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
<> | 144:ef7eb2e8f9f7 | 37 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
<> | 144:ef7eb2e8f9f7 | 38 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
<> | 144:ef7eb2e8f9f7 | 39 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
<> | 144:ef7eb2e8f9f7 | 40 | * |
<> | 144:ef7eb2e8f9f7 | 41 | ****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 42 | */ |
<> | 144:ef7eb2e8f9f7 | 43 | |
<> | 144:ef7eb2e8f9f7 | 44 | /** @addtogroup CMSIS_Device |
<> | 144:ef7eb2e8f9f7 | 45 | * @{ |
<> | 144:ef7eb2e8f9f7 | 46 | */ |
<> | 144:ef7eb2e8f9f7 | 47 | |
<> | 144:ef7eb2e8f9f7 | 48 | /** @addtogroup stm32f429xx |
<> | 144:ef7eb2e8f9f7 | 49 | * @{ |
<> | 144:ef7eb2e8f9f7 | 50 | */ |
<> | 144:ef7eb2e8f9f7 | 51 | |
<> | 144:ef7eb2e8f9f7 | 52 | #ifndef __STM32F429xx_H |
<> | 144:ef7eb2e8f9f7 | 53 | #define __STM32F429xx_H |
<> | 144:ef7eb2e8f9f7 | 54 | |
<> | 144:ef7eb2e8f9f7 | 55 | #ifdef __cplusplus |
<> | 144:ef7eb2e8f9f7 | 56 | extern "C" { |
<> | 144:ef7eb2e8f9f7 | 57 | #endif /* __cplusplus */ |
<> | 144:ef7eb2e8f9f7 | 58 | |
<> | 144:ef7eb2e8f9f7 | 59 | /** @addtogroup Configuration_section_for_CMSIS |
<> | 144:ef7eb2e8f9f7 | 60 | * @{ |
<> | 144:ef7eb2e8f9f7 | 61 | */ |
<> | 144:ef7eb2e8f9f7 | 62 | |
<> | 144:ef7eb2e8f9f7 | 63 | /** |
<> | 144:ef7eb2e8f9f7 | 64 | * @brief Configuration of the Cortex-M4 Processor and Core Peripherals |
<> | 144:ef7eb2e8f9f7 | 65 | */ |
<> | 144:ef7eb2e8f9f7 | 66 | #define __CM4_REV 0x0001U /*!< Core revision r0p1 */ |
<> | 144:ef7eb2e8f9f7 | 67 | #define __MPU_PRESENT 1U /*!< STM32F4XX provides an MPU */ |
<> | 144:ef7eb2e8f9f7 | 68 | #define __NVIC_PRIO_BITS 4U /*!< STM32F4XX uses 4 Bits for the Priority Levels */ |
<> | 144:ef7eb2e8f9f7 | 69 | #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ |
<> | 144:ef7eb2e8f9f7 | 70 | #ifndef __FPU_PRESENT |
<> | 144:ef7eb2e8f9f7 | 71 | #define __FPU_PRESENT 1U /*!< FPU present */ |
<> | 144:ef7eb2e8f9f7 | 72 | #endif /* __FPU_PRESENT */ |
<> | 144:ef7eb2e8f9f7 | 73 | |
<> | 144:ef7eb2e8f9f7 | 74 | /** |
<> | 144:ef7eb2e8f9f7 | 75 | * @} |
<> | 144:ef7eb2e8f9f7 | 76 | */ |
<> | 144:ef7eb2e8f9f7 | 77 | |
<> | 144:ef7eb2e8f9f7 | 78 | /** @addtogroup Peripheral_interrupt_number_definition |
<> | 144:ef7eb2e8f9f7 | 79 | * @{ |
<> | 144:ef7eb2e8f9f7 | 80 | */ |
<> | 144:ef7eb2e8f9f7 | 81 | |
<> | 144:ef7eb2e8f9f7 | 82 | /** |
<> | 144:ef7eb2e8f9f7 | 83 | * @brief STM32F4XX Interrupt Number Definition, according to the selected device |
<> | 144:ef7eb2e8f9f7 | 84 | * in @ref Library_configuration_section |
<> | 144:ef7eb2e8f9f7 | 85 | */ |
<> | 144:ef7eb2e8f9f7 | 86 | typedef enum |
<> | 144:ef7eb2e8f9f7 | 87 | { |
<> | 144:ef7eb2e8f9f7 | 88 | /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 89 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 90 | MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 91 | BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 92 | UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 93 | SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 94 | DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 95 | PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 96 | SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 97 | /****** STM32 specific Interrupt Numbers **********************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 98 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 99 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 100 | TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ |
<> | 144:ef7eb2e8f9f7 | 101 | RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */ |
<> | 144:ef7eb2e8f9f7 | 102 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 103 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 104 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 105 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 106 | EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 107 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 108 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 109 | DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 110 | DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 111 | DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 112 | DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 113 | DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 114 | DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 115 | DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 116 | ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */ |
<> | 144:ef7eb2e8f9f7 | 117 | CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 118 | CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 119 | CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 120 | CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 121 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
<> | 144:ef7eb2e8f9f7 | 122 | TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 123 | TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 124 | TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 125 | TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 126 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 127 | TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 128 | TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 129 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 130 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 131 | I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 132 | I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 133 | SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 134 | SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 135 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 136 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 137 | USART3_IRQn = 39, /*!< USART3 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 138 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
<> | 144:ef7eb2e8f9f7 | 139 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 140 | OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */ |
<> | 144:ef7eb2e8f9f7 | 141 | TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 142 | TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 143 | TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 144 | TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 145 | DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 146 | FMC_IRQn = 48, /*!< FMC global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 147 | SDIO_IRQn = 49, /*!< SDIO global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 148 | TIM5_IRQn = 50, /*!< TIM5 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 149 | SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 150 | UART4_IRQn = 52, /*!< UART4 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 151 | UART5_IRQn = 53, /*!< UART5 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 152 | TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */ |
<> | 144:ef7eb2e8f9f7 | 153 | TIM7_IRQn = 55, /*!< TIM7 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 154 | DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 155 | DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 156 | DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 157 | DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 158 | DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 159 | ETH_IRQn = 61, /*!< Ethernet global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 160 | ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 161 | CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 162 | CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 163 | CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 164 | CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 165 | OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 166 | DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 167 | DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 168 | DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 169 | USART6_IRQn = 71, /*!< USART6 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 170 | I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */ |
<> | 144:ef7eb2e8f9f7 | 171 | I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */ |
<> | 144:ef7eb2e8f9f7 | 172 | OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 173 | OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 174 | OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */ |
<> | 144:ef7eb2e8f9f7 | 175 | OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 176 | DCMI_IRQn = 78, /*!< DCMI global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 177 | HASH_RNG_IRQn = 80, /*!< Hash and RNG global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 178 | FPU_IRQn = 81, /*!< FPU global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 179 | UART7_IRQn = 82, /*!< UART7 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 180 | UART8_IRQn = 83, /*!< UART8 global interrupt */ |
<> | 144:ef7eb2e8f9f7 | 181 | SPI4_IRQn = 84, /*!< SPI4 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 182 | SPI5_IRQn = 85, /*!< SPI5 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 183 | SPI6_IRQn = 86, /*!< SPI6 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 184 | SAI1_IRQn = 87, /*!< SAI1 global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 185 | LTDC_IRQn = 88, /*!< LTDC global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 186 | LTDC_ER_IRQn = 89, /*!< LTDC Error global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 187 | DMA2D_IRQn = 90 /*!< DMA2D global Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 188 | } IRQn_Type; |
<> | 144:ef7eb2e8f9f7 | 189 | |
<> | 144:ef7eb2e8f9f7 | 190 | /** |
<> | 144:ef7eb2e8f9f7 | 191 | * @} |
<> | 144:ef7eb2e8f9f7 | 192 | */ |
<> | 144:ef7eb2e8f9f7 | 193 | |
<> | 144:ef7eb2e8f9f7 | 194 | #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ |
<> | 144:ef7eb2e8f9f7 | 195 | #include "system_stm32f4xx.h" |
<> | 144:ef7eb2e8f9f7 | 196 | #include <stdint.h> |
<> | 144:ef7eb2e8f9f7 | 197 | |
<> | 144:ef7eb2e8f9f7 | 198 | /** @addtogroup Peripheral_registers_structures |
<> | 144:ef7eb2e8f9f7 | 199 | * @{ |
<> | 144:ef7eb2e8f9f7 | 200 | */ |
<> | 144:ef7eb2e8f9f7 | 201 | |
<> | 144:ef7eb2e8f9f7 | 202 | /** |
<> | 144:ef7eb2e8f9f7 | 203 | * @brief Analog to Digital Converter |
<> | 144:ef7eb2e8f9f7 | 204 | */ |
<> | 144:ef7eb2e8f9f7 | 205 | |
<> | 144:ef7eb2e8f9f7 | 206 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 207 | { |
<> | 144:ef7eb2e8f9f7 | 208 | __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 209 | __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 210 | __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 211 | __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 212 | __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 213 | __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 214 | __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 215 | __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 216 | __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 217 | __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 218 | __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */ |
<> | 144:ef7eb2e8f9f7 | 219 | __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */ |
<> | 144:ef7eb2e8f9f7 | 220 | __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */ |
<> | 144:ef7eb2e8f9f7 | 221 | __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */ |
<> | 144:ef7eb2e8f9f7 | 222 | __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/ |
<> | 144:ef7eb2e8f9f7 | 223 | __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */ |
<> | 144:ef7eb2e8f9f7 | 224 | __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */ |
<> | 144:ef7eb2e8f9f7 | 225 | __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */ |
<> | 144:ef7eb2e8f9f7 | 226 | __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */ |
<> | 144:ef7eb2e8f9f7 | 227 | __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */ |
<> | 144:ef7eb2e8f9f7 | 228 | } ADC_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 229 | |
<> | 144:ef7eb2e8f9f7 | 230 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 231 | { |
<> | 144:ef7eb2e8f9f7 | 232 | __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */ |
<> | 144:ef7eb2e8f9f7 | 233 | __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */ |
<> | 144:ef7eb2e8f9f7 | 234 | __IO uint32_t CDR; /*!< ADC common regular data register for dual |
<> | 144:ef7eb2e8f9f7 | 235 | AND triple modes, Address offset: ADC1 base address + 0x308 */ |
<> | 144:ef7eb2e8f9f7 | 236 | } ADC_Common_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 237 | |
<> | 144:ef7eb2e8f9f7 | 238 | |
<> | 144:ef7eb2e8f9f7 | 239 | /** |
<> | 144:ef7eb2e8f9f7 | 240 | * @brief Controller Area Network TxMailBox |
<> | 144:ef7eb2e8f9f7 | 241 | */ |
<> | 144:ef7eb2e8f9f7 | 242 | |
<> | 144:ef7eb2e8f9f7 | 243 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 244 | { |
<> | 144:ef7eb2e8f9f7 | 245 | __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */ |
<> | 144:ef7eb2e8f9f7 | 246 | __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */ |
<> | 144:ef7eb2e8f9f7 | 247 | __IO uint32_t TDLR; /*!< CAN mailbox data low register */ |
<> | 144:ef7eb2e8f9f7 | 248 | __IO uint32_t TDHR; /*!< CAN mailbox data high register */ |
<> | 144:ef7eb2e8f9f7 | 249 | } CAN_TxMailBox_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 250 | |
<> | 144:ef7eb2e8f9f7 | 251 | /** |
<> | 144:ef7eb2e8f9f7 | 252 | * @brief Controller Area Network FIFOMailBox |
<> | 144:ef7eb2e8f9f7 | 253 | */ |
<> | 144:ef7eb2e8f9f7 | 254 | |
<> | 144:ef7eb2e8f9f7 | 255 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 256 | { |
<> | 144:ef7eb2e8f9f7 | 257 | __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */ |
<> | 144:ef7eb2e8f9f7 | 258 | __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */ |
<> | 144:ef7eb2e8f9f7 | 259 | __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */ |
<> | 144:ef7eb2e8f9f7 | 260 | __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */ |
<> | 144:ef7eb2e8f9f7 | 261 | } CAN_FIFOMailBox_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 262 | |
<> | 144:ef7eb2e8f9f7 | 263 | /** |
<> | 144:ef7eb2e8f9f7 | 264 | * @brief Controller Area Network FilterRegister |
<> | 144:ef7eb2e8f9f7 | 265 | */ |
<> | 144:ef7eb2e8f9f7 | 266 | |
<> | 144:ef7eb2e8f9f7 | 267 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 268 | { |
<> | 144:ef7eb2e8f9f7 | 269 | __IO uint32_t FR1; /*!< CAN Filter bank register 1 */ |
<> | 144:ef7eb2e8f9f7 | 270 | __IO uint32_t FR2; /*!< CAN Filter bank register 1 */ |
<> | 144:ef7eb2e8f9f7 | 271 | } CAN_FilterRegister_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 272 | |
<> | 144:ef7eb2e8f9f7 | 273 | /** |
<> | 144:ef7eb2e8f9f7 | 274 | * @brief Controller Area Network |
<> | 144:ef7eb2e8f9f7 | 275 | */ |
<> | 144:ef7eb2e8f9f7 | 276 | |
<> | 144:ef7eb2e8f9f7 | 277 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 278 | { |
<> | 144:ef7eb2e8f9f7 | 279 | __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 280 | __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 281 | __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 282 | __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 283 | __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 284 | __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 285 | __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 286 | __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 287 | uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */ |
<> | 144:ef7eb2e8f9f7 | 288 | CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */ |
<> | 144:ef7eb2e8f9f7 | 289 | CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */ |
<> | 144:ef7eb2e8f9f7 | 290 | uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */ |
<> | 144:ef7eb2e8f9f7 | 291 | __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */ |
<> | 144:ef7eb2e8f9f7 | 292 | __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */ |
<> | 144:ef7eb2e8f9f7 | 293 | uint32_t RESERVED2; /*!< Reserved, 0x208 */ |
<> | 144:ef7eb2e8f9f7 | 294 | __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */ |
<> | 144:ef7eb2e8f9f7 | 295 | uint32_t RESERVED3; /*!< Reserved, 0x210 */ |
<> | 144:ef7eb2e8f9f7 | 296 | __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ |
<> | 144:ef7eb2e8f9f7 | 297 | uint32_t RESERVED4; /*!< Reserved, 0x218 */ |
<> | 144:ef7eb2e8f9f7 | 298 | __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ |
<> | 144:ef7eb2e8f9f7 | 299 | uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ |
<> | 144:ef7eb2e8f9f7 | 300 | CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ |
<> | 144:ef7eb2e8f9f7 | 301 | } CAN_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 302 | |
<> | 144:ef7eb2e8f9f7 | 303 | /** |
<> | 144:ef7eb2e8f9f7 | 304 | * @brief CRC calculation unit |
<> | 144:ef7eb2e8f9f7 | 305 | */ |
<> | 144:ef7eb2e8f9f7 | 306 | |
<> | 144:ef7eb2e8f9f7 | 307 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 308 | { |
<> | 144:ef7eb2e8f9f7 | 309 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 310 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 311 | uint8_t RESERVED0; /*!< Reserved, 0x05 */ |
<> | 144:ef7eb2e8f9f7 | 312 | uint16_t RESERVED1; /*!< Reserved, 0x06 */ |
<> | 144:ef7eb2e8f9f7 | 313 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 314 | } CRC_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 315 | |
<> | 144:ef7eb2e8f9f7 | 316 | /** |
<> | 144:ef7eb2e8f9f7 | 317 | * @brief Digital to Analog Converter |
<> | 144:ef7eb2e8f9f7 | 318 | */ |
<> | 144:ef7eb2e8f9f7 | 319 | |
<> | 144:ef7eb2e8f9f7 | 320 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 321 | { |
<> | 144:ef7eb2e8f9f7 | 322 | __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 323 | __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 324 | __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 325 | __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 326 | __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 327 | __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 328 | __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 329 | __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 330 | __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 331 | __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 332 | __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ |
<> | 144:ef7eb2e8f9f7 | 333 | __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ |
<> | 144:ef7eb2e8f9f7 | 334 | __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ |
<> | 144:ef7eb2e8f9f7 | 335 | __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ |
<> | 144:ef7eb2e8f9f7 | 336 | } DAC_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 337 | |
<> | 144:ef7eb2e8f9f7 | 338 | /** |
<> | 144:ef7eb2e8f9f7 | 339 | * @brief Debug MCU |
<> | 144:ef7eb2e8f9f7 | 340 | */ |
<> | 144:ef7eb2e8f9f7 | 341 | |
<> | 144:ef7eb2e8f9f7 | 342 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 343 | { |
<> | 144:ef7eb2e8f9f7 | 344 | __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 345 | __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 346 | __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 347 | __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 348 | }DBGMCU_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 349 | |
<> | 144:ef7eb2e8f9f7 | 350 | /** |
<> | 144:ef7eb2e8f9f7 | 351 | * @brief DCMI |
<> | 144:ef7eb2e8f9f7 | 352 | */ |
<> | 144:ef7eb2e8f9f7 | 353 | |
<> | 144:ef7eb2e8f9f7 | 354 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 355 | { |
<> | 144:ef7eb2e8f9f7 | 356 | __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 357 | __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 358 | __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 359 | __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 360 | __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 361 | __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 362 | __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 363 | __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 364 | __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 365 | __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 366 | __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */ |
<> | 144:ef7eb2e8f9f7 | 367 | } DCMI_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 368 | |
<> | 144:ef7eb2e8f9f7 | 369 | /** |
<> | 144:ef7eb2e8f9f7 | 370 | * @brief DMA Controller |
<> | 144:ef7eb2e8f9f7 | 371 | */ |
<> | 144:ef7eb2e8f9f7 | 372 | |
<> | 144:ef7eb2e8f9f7 | 373 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 374 | { |
<> | 144:ef7eb2e8f9f7 | 375 | __IO uint32_t CR; /*!< DMA stream x configuration register */ |
<> | 144:ef7eb2e8f9f7 | 376 | __IO uint32_t NDTR; /*!< DMA stream x number of data register */ |
<> | 144:ef7eb2e8f9f7 | 377 | __IO uint32_t PAR; /*!< DMA stream x peripheral address register */ |
<> | 144:ef7eb2e8f9f7 | 378 | __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */ |
<> | 144:ef7eb2e8f9f7 | 379 | __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */ |
<> | 144:ef7eb2e8f9f7 | 380 | __IO uint32_t FCR; /*!< DMA stream x FIFO control register */ |
<> | 144:ef7eb2e8f9f7 | 381 | } DMA_Stream_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 382 | |
<> | 144:ef7eb2e8f9f7 | 383 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 384 | { |
<> | 144:ef7eb2e8f9f7 | 385 | __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 386 | __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 387 | __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 388 | __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 389 | } DMA_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 390 | |
<> | 144:ef7eb2e8f9f7 | 391 | /** |
<> | 144:ef7eb2e8f9f7 | 392 | * @brief DMA2D Controller |
<> | 144:ef7eb2e8f9f7 | 393 | */ |
<> | 144:ef7eb2e8f9f7 | 394 | |
<> | 144:ef7eb2e8f9f7 | 395 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 396 | { |
<> | 144:ef7eb2e8f9f7 | 397 | __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 398 | __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 399 | __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 400 | __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 401 | __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 402 | __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 403 | __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 404 | __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 405 | __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 406 | __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 407 | __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */ |
<> | 144:ef7eb2e8f9f7 | 408 | __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */ |
<> | 144:ef7eb2e8f9f7 | 409 | __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */ |
<> | 144:ef7eb2e8f9f7 | 410 | __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */ |
<> | 144:ef7eb2e8f9f7 | 411 | __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */ |
<> | 144:ef7eb2e8f9f7 | 412 | __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */ |
<> | 144:ef7eb2e8f9f7 | 413 | __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */ |
<> | 144:ef7eb2e8f9f7 | 414 | __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */ |
<> | 144:ef7eb2e8f9f7 | 415 | __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */ |
<> | 144:ef7eb2e8f9f7 | 416 | __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */ |
<> | 144:ef7eb2e8f9f7 | 417 | uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FF */ |
<> | 144:ef7eb2e8f9f7 | 418 | __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FF */ |
<> | 144:ef7eb2e8f9f7 | 419 | __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFF */ |
<> | 144:ef7eb2e8f9f7 | 420 | } DMA2D_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 421 | |
<> | 144:ef7eb2e8f9f7 | 422 | /** |
<> | 144:ef7eb2e8f9f7 | 423 | * @brief Ethernet MAC |
<> | 144:ef7eb2e8f9f7 | 424 | */ |
<> | 144:ef7eb2e8f9f7 | 425 | |
<> | 144:ef7eb2e8f9f7 | 426 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 427 | { |
<> | 144:ef7eb2e8f9f7 | 428 | __IO uint32_t MACCR; |
<> | 144:ef7eb2e8f9f7 | 429 | __IO uint32_t MACFFR; |
<> | 144:ef7eb2e8f9f7 | 430 | __IO uint32_t MACHTHR; |
<> | 144:ef7eb2e8f9f7 | 431 | __IO uint32_t MACHTLR; |
<> | 144:ef7eb2e8f9f7 | 432 | __IO uint32_t MACMIIAR; |
<> | 144:ef7eb2e8f9f7 | 433 | __IO uint32_t MACMIIDR; |
<> | 144:ef7eb2e8f9f7 | 434 | __IO uint32_t MACFCR; |
<> | 144:ef7eb2e8f9f7 | 435 | __IO uint32_t MACVLANTR; /* 8 */ |
<> | 144:ef7eb2e8f9f7 | 436 | uint32_t RESERVED0[2]; |
<> | 144:ef7eb2e8f9f7 | 437 | __IO uint32_t MACRWUFFR; /* 11 */ |
<> | 144:ef7eb2e8f9f7 | 438 | __IO uint32_t MACPMTCSR; |
<> | 144:ef7eb2e8f9f7 | 439 | uint32_t RESERVED1[2]; |
<> | 144:ef7eb2e8f9f7 | 440 | __IO uint32_t MACSR; /* 15 */ |
<> | 144:ef7eb2e8f9f7 | 441 | __IO uint32_t MACIMR; |
<> | 144:ef7eb2e8f9f7 | 442 | __IO uint32_t MACA0HR; |
<> | 144:ef7eb2e8f9f7 | 443 | __IO uint32_t MACA0LR; |
<> | 144:ef7eb2e8f9f7 | 444 | __IO uint32_t MACA1HR; |
<> | 144:ef7eb2e8f9f7 | 445 | __IO uint32_t MACA1LR; |
<> | 144:ef7eb2e8f9f7 | 446 | __IO uint32_t MACA2HR; |
<> | 144:ef7eb2e8f9f7 | 447 | __IO uint32_t MACA2LR; |
<> | 144:ef7eb2e8f9f7 | 448 | __IO uint32_t MACA3HR; |
<> | 144:ef7eb2e8f9f7 | 449 | __IO uint32_t MACA3LR; /* 24 */ |
<> | 144:ef7eb2e8f9f7 | 450 | uint32_t RESERVED2[40]; |
<> | 144:ef7eb2e8f9f7 | 451 | __IO uint32_t MMCCR; /* 65 */ |
<> | 144:ef7eb2e8f9f7 | 452 | __IO uint32_t MMCRIR; |
<> | 144:ef7eb2e8f9f7 | 453 | __IO uint32_t MMCTIR; |
<> | 144:ef7eb2e8f9f7 | 454 | __IO uint32_t MMCRIMR; |
<> | 144:ef7eb2e8f9f7 | 455 | __IO uint32_t MMCTIMR; /* 69 */ |
<> | 144:ef7eb2e8f9f7 | 456 | uint32_t RESERVED3[14]; |
<> | 144:ef7eb2e8f9f7 | 457 | __IO uint32_t MMCTGFSCCR; /* 84 */ |
<> | 144:ef7eb2e8f9f7 | 458 | __IO uint32_t MMCTGFMSCCR; |
<> | 144:ef7eb2e8f9f7 | 459 | uint32_t RESERVED4[5]; |
<> | 144:ef7eb2e8f9f7 | 460 | __IO uint32_t MMCTGFCR; |
<> | 144:ef7eb2e8f9f7 | 461 | uint32_t RESERVED5[10]; |
<> | 144:ef7eb2e8f9f7 | 462 | __IO uint32_t MMCRFCECR; |
<> | 144:ef7eb2e8f9f7 | 463 | __IO uint32_t MMCRFAECR; |
<> | 144:ef7eb2e8f9f7 | 464 | uint32_t RESERVED6[10]; |
<> | 144:ef7eb2e8f9f7 | 465 | __IO uint32_t MMCRGUFCR; |
<> | 144:ef7eb2e8f9f7 | 466 | uint32_t RESERVED7[334]; |
<> | 144:ef7eb2e8f9f7 | 467 | __IO uint32_t PTPTSCR; |
<> | 144:ef7eb2e8f9f7 | 468 | __IO uint32_t PTPSSIR; |
<> | 144:ef7eb2e8f9f7 | 469 | __IO uint32_t PTPTSHR; |
<> | 144:ef7eb2e8f9f7 | 470 | __IO uint32_t PTPTSLR; |
<> | 144:ef7eb2e8f9f7 | 471 | __IO uint32_t PTPTSHUR; |
<> | 144:ef7eb2e8f9f7 | 472 | __IO uint32_t PTPTSLUR; |
<> | 144:ef7eb2e8f9f7 | 473 | __IO uint32_t PTPTSAR; |
<> | 144:ef7eb2e8f9f7 | 474 | __IO uint32_t PTPTTHR; |
<> | 144:ef7eb2e8f9f7 | 475 | __IO uint32_t PTPTTLR; |
<> | 144:ef7eb2e8f9f7 | 476 | __IO uint32_t RESERVED8; |
<> | 144:ef7eb2e8f9f7 | 477 | __IO uint32_t PTPTSSR; |
<> | 144:ef7eb2e8f9f7 | 478 | uint32_t RESERVED9[565]; |
<> | 144:ef7eb2e8f9f7 | 479 | __IO uint32_t DMABMR; |
<> | 144:ef7eb2e8f9f7 | 480 | __IO uint32_t DMATPDR; |
<> | 144:ef7eb2e8f9f7 | 481 | __IO uint32_t DMARPDR; |
<> | 144:ef7eb2e8f9f7 | 482 | __IO uint32_t DMARDLAR; |
<> | 144:ef7eb2e8f9f7 | 483 | __IO uint32_t DMATDLAR; |
<> | 144:ef7eb2e8f9f7 | 484 | __IO uint32_t DMASR; |
<> | 144:ef7eb2e8f9f7 | 485 | __IO uint32_t DMAOMR; |
<> | 144:ef7eb2e8f9f7 | 486 | __IO uint32_t DMAIER; |
<> | 144:ef7eb2e8f9f7 | 487 | __IO uint32_t DMAMFBOCR; |
<> | 144:ef7eb2e8f9f7 | 488 | __IO uint32_t DMARSWTR; |
<> | 144:ef7eb2e8f9f7 | 489 | uint32_t RESERVED10[8]; |
<> | 144:ef7eb2e8f9f7 | 490 | __IO uint32_t DMACHTDR; |
<> | 144:ef7eb2e8f9f7 | 491 | __IO uint32_t DMACHRDR; |
<> | 144:ef7eb2e8f9f7 | 492 | __IO uint32_t DMACHTBAR; |
<> | 144:ef7eb2e8f9f7 | 493 | __IO uint32_t DMACHRBAR; |
<> | 144:ef7eb2e8f9f7 | 494 | } ETH_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 495 | |
<> | 144:ef7eb2e8f9f7 | 496 | /** |
<> | 144:ef7eb2e8f9f7 | 497 | * @brief External Interrupt/Event Controller |
<> | 144:ef7eb2e8f9f7 | 498 | */ |
<> | 144:ef7eb2e8f9f7 | 499 | |
<> | 144:ef7eb2e8f9f7 | 500 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 501 | { |
<> | 144:ef7eb2e8f9f7 | 502 | __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 503 | __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 504 | __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 505 | __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 506 | __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 507 | __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 508 | } EXTI_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 509 | |
<> | 144:ef7eb2e8f9f7 | 510 | /** |
<> | 144:ef7eb2e8f9f7 | 511 | * @brief FLASH Registers |
<> | 144:ef7eb2e8f9f7 | 512 | */ |
<> | 144:ef7eb2e8f9f7 | 513 | |
<> | 144:ef7eb2e8f9f7 | 514 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 515 | { |
<> | 144:ef7eb2e8f9f7 | 516 | __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 517 | __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 518 | __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 519 | __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 520 | __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 521 | __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 522 | __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 523 | } FLASH_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 524 | |
<> | 144:ef7eb2e8f9f7 | 525 | /** |
<> | 144:ef7eb2e8f9f7 | 526 | * @brief Flexible Memory Controller |
<> | 144:ef7eb2e8f9f7 | 527 | */ |
<> | 144:ef7eb2e8f9f7 | 528 | |
<> | 144:ef7eb2e8f9f7 | 529 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 530 | { |
<> | 144:ef7eb2e8f9f7 | 531 | __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */ |
<> | 144:ef7eb2e8f9f7 | 532 | } FMC_Bank1_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 533 | |
<> | 144:ef7eb2e8f9f7 | 534 | /** |
<> | 144:ef7eb2e8f9f7 | 535 | * @brief Flexible Memory Controller Bank1E |
<> | 144:ef7eb2e8f9f7 | 536 | */ |
<> | 144:ef7eb2e8f9f7 | 537 | |
<> | 144:ef7eb2e8f9f7 | 538 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 539 | { |
<> | 144:ef7eb2e8f9f7 | 540 | __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */ |
<> | 144:ef7eb2e8f9f7 | 541 | } FMC_Bank1E_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 542 | |
<> | 144:ef7eb2e8f9f7 | 543 | /** |
<> | 144:ef7eb2e8f9f7 | 544 | * @brief Flexible Memory Controller Bank2 |
<> | 144:ef7eb2e8f9f7 | 545 | */ |
<> | 144:ef7eb2e8f9f7 | 546 | |
<> | 144:ef7eb2e8f9f7 | 547 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 548 | { |
<> | 144:ef7eb2e8f9f7 | 549 | __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */ |
<> | 144:ef7eb2e8f9f7 | 550 | __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */ |
<> | 144:ef7eb2e8f9f7 | 551 | __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */ |
<> | 144:ef7eb2e8f9f7 | 552 | __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */ |
<> | 144:ef7eb2e8f9f7 | 553 | uint32_t RESERVED0; /*!< Reserved, 0x70 */ |
<> | 144:ef7eb2e8f9f7 | 554 | __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */ |
<> | 144:ef7eb2e8f9f7 | 555 | uint32_t RESERVED1; /*!< Reserved, 0x78 */ |
<> | 144:ef7eb2e8f9f7 | 556 | uint32_t RESERVED2; /*!< Reserved, 0x7C */ |
<> | 144:ef7eb2e8f9f7 | 557 | __IO uint32_t PCR3; /*!< NAND Flash control register 3, Address offset: 0x80 */ |
<> | 144:ef7eb2e8f9f7 | 558 | __IO uint32_t SR3; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */ |
<> | 144:ef7eb2e8f9f7 | 559 | __IO uint32_t PMEM3; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */ |
<> | 144:ef7eb2e8f9f7 | 560 | __IO uint32_t PATT3; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */ |
<> | 144:ef7eb2e8f9f7 | 561 | uint32_t RESERVED3; /*!< Reserved, 0x90 */ |
<> | 144:ef7eb2e8f9f7 | 562 | __IO uint32_t ECCR3; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */ |
<> | 144:ef7eb2e8f9f7 | 563 | } FMC_Bank2_3_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 564 | |
<> | 144:ef7eb2e8f9f7 | 565 | /** |
<> | 144:ef7eb2e8f9f7 | 566 | * @brief Flexible Memory Controller Bank4 |
<> | 144:ef7eb2e8f9f7 | 567 | */ |
<> | 144:ef7eb2e8f9f7 | 568 | |
<> | 144:ef7eb2e8f9f7 | 569 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 570 | { |
<> | 144:ef7eb2e8f9f7 | 571 | __IO uint32_t PCR4; /*!< PC Card control register 4, Address offset: 0xA0 */ |
<> | 144:ef7eb2e8f9f7 | 572 | __IO uint32_t SR4; /*!< PC Card FIFO status and interrupt register 4, Address offset: 0xA4 */ |
<> | 144:ef7eb2e8f9f7 | 573 | __IO uint32_t PMEM4; /*!< PC Card Common memory space timing register 4, Address offset: 0xA8 */ |
<> | 144:ef7eb2e8f9f7 | 574 | __IO uint32_t PATT4; /*!< PC Card Attribute memory space timing register 4, Address offset: 0xAC */ |
<> | 144:ef7eb2e8f9f7 | 575 | __IO uint32_t PIO4; /*!< PC Card I/O space timing register 4, Address offset: 0xB0 */ |
<> | 144:ef7eb2e8f9f7 | 576 | } FMC_Bank4_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 577 | |
<> | 144:ef7eb2e8f9f7 | 578 | /** |
<> | 144:ef7eb2e8f9f7 | 579 | * @brief Flexible Memory Controller Bank5_6 |
<> | 144:ef7eb2e8f9f7 | 580 | */ |
<> | 144:ef7eb2e8f9f7 | 581 | |
<> | 144:ef7eb2e8f9f7 | 582 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 583 | { |
<> | 144:ef7eb2e8f9f7 | 584 | __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */ |
<> | 144:ef7eb2e8f9f7 | 585 | __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */ |
<> | 144:ef7eb2e8f9f7 | 586 | __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */ |
<> | 144:ef7eb2e8f9f7 | 587 | __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */ |
<> | 144:ef7eb2e8f9f7 | 588 | __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */ |
<> | 144:ef7eb2e8f9f7 | 589 | } FMC_Bank5_6_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 590 | |
<> | 144:ef7eb2e8f9f7 | 591 | /** |
<> | 144:ef7eb2e8f9f7 | 592 | * @brief General Purpose I/O |
<> | 144:ef7eb2e8f9f7 | 593 | */ |
<> | 144:ef7eb2e8f9f7 | 594 | |
<> | 144:ef7eb2e8f9f7 | 595 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 596 | { |
<> | 144:ef7eb2e8f9f7 | 597 | __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 598 | __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 599 | __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 600 | __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 601 | __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 602 | __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 603 | __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 604 | __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 605 | __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ |
<> | 144:ef7eb2e8f9f7 | 606 | } GPIO_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 607 | |
<> | 144:ef7eb2e8f9f7 | 608 | /** |
<> | 144:ef7eb2e8f9f7 | 609 | * @brief System configuration controller |
<> | 144:ef7eb2e8f9f7 | 610 | */ |
<> | 144:ef7eb2e8f9f7 | 611 | |
<> | 144:ef7eb2e8f9f7 | 612 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 613 | { |
<> | 144:ef7eb2e8f9f7 | 614 | __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 615 | __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 616 | __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ |
<> | 144:ef7eb2e8f9f7 | 617 | uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */ |
<> | 144:ef7eb2e8f9f7 | 618 | __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 619 | } SYSCFG_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 620 | |
<> | 144:ef7eb2e8f9f7 | 621 | /** |
<> | 144:ef7eb2e8f9f7 | 622 | * @brief Inter-integrated Circuit Interface |
<> | 144:ef7eb2e8f9f7 | 623 | */ |
<> | 144:ef7eb2e8f9f7 | 624 | |
<> | 144:ef7eb2e8f9f7 | 625 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 626 | { |
<> | 144:ef7eb2e8f9f7 | 627 | __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 628 | __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 629 | __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 630 | __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 631 | __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 632 | __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 633 | __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 634 | __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 635 | __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 636 | __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 637 | } I2C_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 638 | |
<> | 144:ef7eb2e8f9f7 | 639 | /** |
<> | 144:ef7eb2e8f9f7 | 640 | * @brief Independent WATCHDOG |
<> | 144:ef7eb2e8f9f7 | 641 | */ |
<> | 144:ef7eb2e8f9f7 | 642 | |
<> | 144:ef7eb2e8f9f7 | 643 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 644 | { |
<> | 144:ef7eb2e8f9f7 | 645 | __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 646 | __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 647 | __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 648 | __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 649 | } IWDG_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 650 | |
<> | 144:ef7eb2e8f9f7 | 651 | /** |
<> | 144:ef7eb2e8f9f7 | 652 | * @brief LCD-TFT Display Controller |
<> | 144:ef7eb2e8f9f7 | 653 | */ |
<> | 144:ef7eb2e8f9f7 | 654 | |
<> | 144:ef7eb2e8f9f7 | 655 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 656 | { |
<> | 144:ef7eb2e8f9f7 | 657 | uint32_t RESERVED0[2]; /*!< Reserved, 0x00-0x04 */ |
<> | 144:ef7eb2e8f9f7 | 658 | __IO uint32_t SSCR; /*!< LTDC Synchronization Size Configuration Register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 659 | __IO uint32_t BPCR; /*!< LTDC Back Porch Configuration Register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 660 | __IO uint32_t AWCR; /*!< LTDC Active Width Configuration Register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 661 | __IO uint32_t TWCR; /*!< LTDC Total Width Configuration Register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 662 | __IO uint32_t GCR; /*!< LTDC Global Control Register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 663 | uint32_t RESERVED1[2]; /*!< Reserved, 0x1C-0x20 */ |
<> | 144:ef7eb2e8f9f7 | 664 | __IO uint32_t SRCR; /*!< LTDC Shadow Reload Configuration Register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 665 | uint32_t RESERVED2[1]; /*!< Reserved, 0x28 */ |
<> | 144:ef7eb2e8f9f7 | 666 | __IO uint32_t BCCR; /*!< LTDC Background Color Configuration Register, Address offset: 0x2C */ |
<> | 144:ef7eb2e8f9f7 | 667 | uint32_t RESERVED3[1]; /*!< Reserved, 0x30 */ |
<> | 144:ef7eb2e8f9f7 | 668 | __IO uint32_t IER; /*!< LTDC Interrupt Enable Register, Address offset: 0x34 */ |
<> | 144:ef7eb2e8f9f7 | 669 | __IO uint32_t ISR; /*!< LTDC Interrupt Status Register, Address offset: 0x38 */ |
<> | 144:ef7eb2e8f9f7 | 670 | __IO uint32_t ICR; /*!< LTDC Interrupt Clear Register, Address offset: 0x3C */ |
<> | 144:ef7eb2e8f9f7 | 671 | __IO uint32_t LIPCR; /*!< LTDC Line Interrupt Position Configuration Register, Address offset: 0x40 */ |
<> | 144:ef7eb2e8f9f7 | 672 | __IO uint32_t CPSR; /*!< LTDC Current Position Status Register, Address offset: 0x44 */ |
<> | 144:ef7eb2e8f9f7 | 673 | __IO uint32_t CDSR; /*!< LTDC Current Display Status Register, Address offset: 0x48 */ |
<> | 144:ef7eb2e8f9f7 | 674 | } LTDC_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 675 | |
<> | 144:ef7eb2e8f9f7 | 676 | /** |
<> | 144:ef7eb2e8f9f7 | 677 | * @brief LCD-TFT Display layer x Controller |
<> | 144:ef7eb2e8f9f7 | 678 | */ |
<> | 144:ef7eb2e8f9f7 | 679 | |
<> | 144:ef7eb2e8f9f7 | 680 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 681 | { |
<> | 144:ef7eb2e8f9f7 | 682 | __IO uint32_t CR; /*!< LTDC Layerx Control Register Address offset: 0x84 */ |
<> | 144:ef7eb2e8f9f7 | 683 | __IO uint32_t WHPCR; /*!< LTDC Layerx Window Horizontal Position Configuration Register Address offset: 0x88 */ |
<> | 144:ef7eb2e8f9f7 | 684 | __IO uint32_t WVPCR; /*!< LTDC Layerx Window Vertical Position Configuration Register Address offset: 0x8C */ |
<> | 144:ef7eb2e8f9f7 | 685 | __IO uint32_t CKCR; /*!< LTDC Layerx Color Keying Configuration Register Address offset: 0x90 */ |
<> | 144:ef7eb2e8f9f7 | 686 | __IO uint32_t PFCR; /*!< LTDC Layerx Pixel Format Configuration Register Address offset: 0x94 */ |
<> | 144:ef7eb2e8f9f7 | 687 | __IO uint32_t CACR; /*!< LTDC Layerx Constant Alpha Configuration Register Address offset: 0x98 */ |
<> | 144:ef7eb2e8f9f7 | 688 | __IO uint32_t DCCR; /*!< LTDC Layerx Default Color Configuration Register Address offset: 0x9C */ |
<> | 144:ef7eb2e8f9f7 | 689 | __IO uint32_t BFCR; /*!< LTDC Layerx Blending Factors Configuration Register Address offset: 0xA0 */ |
<> | 144:ef7eb2e8f9f7 | 690 | uint32_t RESERVED0[2]; /*!< Reserved */ |
<> | 144:ef7eb2e8f9f7 | 691 | __IO uint32_t CFBAR; /*!< LTDC Layerx Color Frame Buffer Address Register Address offset: 0xAC */ |
<> | 144:ef7eb2e8f9f7 | 692 | __IO uint32_t CFBLR; /*!< LTDC Layerx Color Frame Buffer Length Register Address offset: 0xB0 */ |
<> | 144:ef7eb2e8f9f7 | 693 | __IO uint32_t CFBLNR; /*!< LTDC Layerx ColorFrame Buffer Line Number Register Address offset: 0xB4 */ |
<> | 144:ef7eb2e8f9f7 | 694 | uint32_t RESERVED1[3]; /*!< Reserved */ |
<> | 144:ef7eb2e8f9f7 | 695 | __IO uint32_t CLUTWR; /*!< LTDC Layerx CLUT Write Register Address offset: 0x144 */ |
<> | 144:ef7eb2e8f9f7 | 696 | |
<> | 144:ef7eb2e8f9f7 | 697 | } LTDC_Layer_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 698 | |
<> | 144:ef7eb2e8f9f7 | 699 | /** |
<> | 144:ef7eb2e8f9f7 | 700 | * @brief Power Control |
<> | 144:ef7eb2e8f9f7 | 701 | */ |
<> | 144:ef7eb2e8f9f7 | 702 | |
<> | 144:ef7eb2e8f9f7 | 703 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 704 | { |
<> | 144:ef7eb2e8f9f7 | 705 | __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 706 | __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 707 | } PWR_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 708 | |
<> | 144:ef7eb2e8f9f7 | 709 | /** |
<> | 144:ef7eb2e8f9f7 | 710 | * @brief Reset and Clock Control |
<> | 144:ef7eb2e8f9f7 | 711 | */ |
<> | 144:ef7eb2e8f9f7 | 712 | |
<> | 144:ef7eb2e8f9f7 | 713 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 714 | { |
<> | 144:ef7eb2e8f9f7 | 715 | __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 716 | __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 717 | __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 718 | __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 719 | __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 720 | __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 721 | __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 722 | uint32_t RESERVED0; /*!< Reserved, 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 723 | __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 724 | __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 725 | uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */ |
<> | 144:ef7eb2e8f9f7 | 726 | __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */ |
<> | 144:ef7eb2e8f9f7 | 727 | __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */ |
<> | 144:ef7eb2e8f9f7 | 728 | __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */ |
<> | 144:ef7eb2e8f9f7 | 729 | uint32_t RESERVED2; /*!< Reserved, 0x3C */ |
<> | 144:ef7eb2e8f9f7 | 730 | __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */ |
<> | 144:ef7eb2e8f9f7 | 731 | __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */ |
<> | 144:ef7eb2e8f9f7 | 732 | uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */ |
<> | 144:ef7eb2e8f9f7 | 733 | __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */ |
<> | 144:ef7eb2e8f9f7 | 734 | __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */ |
<> | 144:ef7eb2e8f9f7 | 735 | __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */ |
<> | 144:ef7eb2e8f9f7 | 736 | uint32_t RESERVED4; /*!< Reserved, 0x5C */ |
<> | 144:ef7eb2e8f9f7 | 737 | __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */ |
<> | 144:ef7eb2e8f9f7 | 738 | __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */ |
<> | 144:ef7eb2e8f9f7 | 739 | uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */ |
<> | 144:ef7eb2e8f9f7 | 740 | __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */ |
<> | 144:ef7eb2e8f9f7 | 741 | __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */ |
<> | 144:ef7eb2e8f9f7 | 742 | uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */ |
<> | 144:ef7eb2e8f9f7 | 743 | __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */ |
<> | 144:ef7eb2e8f9f7 | 744 | __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */ |
<> | 144:ef7eb2e8f9f7 | 745 | __IO uint32_t PLLSAICFGR; /*!< RCC PLLSAI configuration register, Address offset: 0x88 */ |
<> | 144:ef7eb2e8f9f7 | 746 | __IO uint32_t DCKCFGR; /*!< RCC Dedicated Clocks configuration register, Address offset: 0x8C */ |
<> | 144:ef7eb2e8f9f7 | 747 | |
<> | 144:ef7eb2e8f9f7 | 748 | } RCC_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 749 | |
<> | 144:ef7eb2e8f9f7 | 750 | /** |
<> | 144:ef7eb2e8f9f7 | 751 | * @brief Real-Time Clock |
<> | 144:ef7eb2e8f9f7 | 752 | */ |
<> | 144:ef7eb2e8f9f7 | 753 | |
<> | 144:ef7eb2e8f9f7 | 754 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 755 | { |
<> | 144:ef7eb2e8f9f7 | 756 | __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 757 | __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 758 | __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 759 | __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 760 | __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 761 | __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 762 | __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 763 | __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 764 | __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 765 | __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 766 | __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ |
<> | 144:ef7eb2e8f9f7 | 767 | __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ |
<> | 144:ef7eb2e8f9f7 | 768 | __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ |
<> | 144:ef7eb2e8f9f7 | 769 | __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ |
<> | 144:ef7eb2e8f9f7 | 770 | __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ |
<> | 144:ef7eb2e8f9f7 | 771 | __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ |
<> | 144:ef7eb2e8f9f7 | 772 | __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ |
<> | 144:ef7eb2e8f9f7 | 773 | __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */ |
<> | 144:ef7eb2e8f9f7 | 774 | __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */ |
<> | 144:ef7eb2e8f9f7 | 775 | uint32_t RESERVED7; /*!< Reserved, 0x4C */ |
<> | 144:ef7eb2e8f9f7 | 776 | __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */ |
<> | 144:ef7eb2e8f9f7 | 777 | __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ |
<> | 144:ef7eb2e8f9f7 | 778 | __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ |
<> | 144:ef7eb2e8f9f7 | 779 | __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ |
<> | 144:ef7eb2e8f9f7 | 780 | __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ |
<> | 144:ef7eb2e8f9f7 | 781 | __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ |
<> | 144:ef7eb2e8f9f7 | 782 | __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ |
<> | 144:ef7eb2e8f9f7 | 783 | __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ |
<> | 144:ef7eb2e8f9f7 | 784 | __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ |
<> | 144:ef7eb2e8f9f7 | 785 | __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ |
<> | 144:ef7eb2e8f9f7 | 786 | __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ |
<> | 144:ef7eb2e8f9f7 | 787 | __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ |
<> | 144:ef7eb2e8f9f7 | 788 | __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ |
<> | 144:ef7eb2e8f9f7 | 789 | __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ |
<> | 144:ef7eb2e8f9f7 | 790 | __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ |
<> | 144:ef7eb2e8f9f7 | 791 | __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ |
<> | 144:ef7eb2e8f9f7 | 792 | __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ |
<> | 144:ef7eb2e8f9f7 | 793 | __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ |
<> | 144:ef7eb2e8f9f7 | 794 | __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ |
<> | 144:ef7eb2e8f9f7 | 795 | __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ |
<> | 144:ef7eb2e8f9f7 | 796 | } RTC_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 797 | |
<> | 144:ef7eb2e8f9f7 | 798 | /** |
<> | 144:ef7eb2e8f9f7 | 799 | * @brief Serial Audio Interface |
<> | 144:ef7eb2e8f9f7 | 800 | */ |
<> | 144:ef7eb2e8f9f7 | 801 | |
<> | 144:ef7eb2e8f9f7 | 802 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 803 | { |
<> | 144:ef7eb2e8f9f7 | 804 | __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 805 | } SAI_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 806 | |
<> | 144:ef7eb2e8f9f7 | 807 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 808 | { |
<> | 144:ef7eb2e8f9f7 | 809 | __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 810 | __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 811 | __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 812 | __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 813 | __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 814 | __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 815 | __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 816 | __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 817 | } SAI_Block_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 818 | |
<> | 144:ef7eb2e8f9f7 | 819 | /** |
<> | 144:ef7eb2e8f9f7 | 820 | * @brief SD host Interface |
<> | 144:ef7eb2e8f9f7 | 821 | */ |
<> | 144:ef7eb2e8f9f7 | 822 | |
<> | 144:ef7eb2e8f9f7 | 823 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 824 | { |
<> | 144:ef7eb2e8f9f7 | 825 | __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 826 | __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 827 | __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 828 | __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 829 | __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 830 | __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 831 | __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 832 | __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 833 | __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 834 | __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 835 | __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */ |
<> | 144:ef7eb2e8f9f7 | 836 | __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */ |
<> | 144:ef7eb2e8f9f7 | 837 | __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */ |
<> | 144:ef7eb2e8f9f7 | 838 | __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */ |
<> | 144:ef7eb2e8f9f7 | 839 | __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */ |
<> | 144:ef7eb2e8f9f7 | 840 | __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */ |
<> | 144:ef7eb2e8f9f7 | 841 | uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */ |
<> | 144:ef7eb2e8f9f7 | 842 | __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */ |
<> | 144:ef7eb2e8f9f7 | 843 | uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */ |
<> | 144:ef7eb2e8f9f7 | 844 | __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */ |
<> | 144:ef7eb2e8f9f7 | 845 | } SDIO_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 846 | |
<> | 144:ef7eb2e8f9f7 | 847 | /** |
<> | 144:ef7eb2e8f9f7 | 848 | * @brief Serial Peripheral Interface |
<> | 144:ef7eb2e8f9f7 | 849 | */ |
<> | 144:ef7eb2e8f9f7 | 850 | |
<> | 144:ef7eb2e8f9f7 | 851 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 852 | { |
<> | 144:ef7eb2e8f9f7 | 853 | __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 854 | __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 855 | __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 856 | __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 857 | __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 858 | __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 859 | __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 860 | __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 861 | __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 862 | } SPI_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 863 | |
<> | 144:ef7eb2e8f9f7 | 864 | /** |
<> | 144:ef7eb2e8f9f7 | 865 | * @brief TIM |
<> | 144:ef7eb2e8f9f7 | 866 | */ |
<> | 144:ef7eb2e8f9f7 | 867 | |
<> | 144:ef7eb2e8f9f7 | 868 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 869 | { |
<> | 144:ef7eb2e8f9f7 | 870 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 871 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 872 | __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 873 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 874 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 875 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 876 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 877 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
<> | 144:ef7eb2e8f9f7 | 878 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
<> | 144:ef7eb2e8f9f7 | 879 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
<> | 144:ef7eb2e8f9f7 | 880 | __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ |
<> | 144:ef7eb2e8f9f7 | 881 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
<> | 144:ef7eb2e8f9f7 | 882 | __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ |
<> | 144:ef7eb2e8f9f7 | 883 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
<> | 144:ef7eb2e8f9f7 | 884 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
<> | 144:ef7eb2e8f9f7 | 885 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
<> | 144:ef7eb2e8f9f7 | 886 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
<> | 144:ef7eb2e8f9f7 | 887 | __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ |
<> | 144:ef7eb2e8f9f7 | 888 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
<> | 144:ef7eb2e8f9f7 | 889 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ |
<> | 144:ef7eb2e8f9f7 | 890 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ |
<> | 144:ef7eb2e8f9f7 | 891 | } TIM_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 892 | |
<> | 144:ef7eb2e8f9f7 | 893 | /** |
<> | 144:ef7eb2e8f9f7 | 894 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
<> | 144:ef7eb2e8f9f7 | 895 | */ |
<> | 144:ef7eb2e8f9f7 | 896 | |
<> | 144:ef7eb2e8f9f7 | 897 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 898 | { |
<> | 144:ef7eb2e8f9f7 | 899 | __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 900 | __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 901 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 902 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ |
<> | 144:ef7eb2e8f9f7 | 903 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ |
<> | 144:ef7eb2e8f9f7 | 904 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ |
<> | 144:ef7eb2e8f9f7 | 905 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ |
<> | 144:ef7eb2e8f9f7 | 906 | } USART_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 907 | |
<> | 144:ef7eb2e8f9f7 | 908 | /** |
<> | 144:ef7eb2e8f9f7 | 909 | * @brief Window WATCHDOG |
<> | 144:ef7eb2e8f9f7 | 910 | */ |
<> | 144:ef7eb2e8f9f7 | 911 | |
<> | 144:ef7eb2e8f9f7 | 912 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 913 | { |
<> | 144:ef7eb2e8f9f7 | 914 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 915 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 916 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 917 | } WWDG_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 918 | |
<> | 144:ef7eb2e8f9f7 | 919 | |
<> | 144:ef7eb2e8f9f7 | 920 | /** |
<> | 144:ef7eb2e8f9f7 | 921 | * @brief RNG |
<> | 144:ef7eb2e8f9f7 | 922 | */ |
<> | 144:ef7eb2e8f9f7 | 923 | |
<> | 144:ef7eb2e8f9f7 | 924 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 925 | { |
<> | 144:ef7eb2e8f9f7 | 926 | __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ |
<> | 144:ef7eb2e8f9f7 | 927 | __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ |
<> | 144:ef7eb2e8f9f7 | 928 | __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ |
<> | 144:ef7eb2e8f9f7 | 929 | } RNG_TypeDef; |
<> | 144:ef7eb2e8f9f7 | 930 | |
<> | 144:ef7eb2e8f9f7 | 931 | |
<> | 144:ef7eb2e8f9f7 | 932 | /** |
<> | 144:ef7eb2e8f9f7 | 933 | * @brief __USB_OTG_Core_register |
<> | 144:ef7eb2e8f9f7 | 934 | */ |
<> | 144:ef7eb2e8f9f7 | 935 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 936 | { |
<> | 144:ef7eb2e8f9f7 | 937 | __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */ |
<> | 144:ef7eb2e8f9f7 | 938 | __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */ |
<> | 144:ef7eb2e8f9f7 | 939 | __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */ |
<> | 144:ef7eb2e8f9f7 | 940 | __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */ |
<> | 144:ef7eb2e8f9f7 | 941 | __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */ |
<> | 144:ef7eb2e8f9f7 | 942 | __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */ |
<> | 144:ef7eb2e8f9f7 | 943 | __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */ |
<> | 144:ef7eb2e8f9f7 | 944 | __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */ |
<> | 144:ef7eb2e8f9f7 | 945 | __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */ |
<> | 144:ef7eb2e8f9f7 | 946 | __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register 024h */ |
<> | 144:ef7eb2e8f9f7 | 947 | __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h*/ |
<> | 144:ef7eb2e8f9f7 | 948 | __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */ |
<> | 144:ef7eb2e8f9f7 | 949 | uint32_t Reserved30[2]; /* Reserved 030h*/ |
<> | 144:ef7eb2e8f9f7 | 950 | __IO uint32_t GCCFG; /* General Purpose IO Register 038h*/ |
<> | 144:ef7eb2e8f9f7 | 951 | __IO uint32_t CID; /* User ID Register 03Ch*/ |
<> | 144:ef7eb2e8f9f7 | 952 | uint32_t Reserved40[48]; /* Reserved 040h-0FFh*/ |
<> | 144:ef7eb2e8f9f7 | 953 | __IO uint32_t HPTXFSIZ; /* Host Periodic Tx FIFO Size Reg 100h*/ |
<> | 144:ef7eb2e8f9f7 | 954 | __IO uint32_t DIEPTXF[0x0F];/* dev Periodic Transmit FIFO */ |
<> | 144:ef7eb2e8f9f7 | 955 | } |
<> | 144:ef7eb2e8f9f7 | 956 | USB_OTG_GlobalTypeDef; |
<> | 144:ef7eb2e8f9f7 | 957 | |
<> | 144:ef7eb2e8f9f7 | 958 | |
<> | 144:ef7eb2e8f9f7 | 959 | /** |
<> | 144:ef7eb2e8f9f7 | 960 | * @brief __device_Registers |
<> | 144:ef7eb2e8f9f7 | 961 | */ |
<> | 144:ef7eb2e8f9f7 | 962 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 963 | { |
<> | 144:ef7eb2e8f9f7 | 964 | __IO uint32_t DCFG; /* dev Configuration Register 800h*/ |
<> | 144:ef7eb2e8f9f7 | 965 | __IO uint32_t DCTL; /* dev Control Register 804h*/ |
<> | 144:ef7eb2e8f9f7 | 966 | __IO uint32_t DSTS; /* dev Status Register (RO) 808h*/ |
<> | 144:ef7eb2e8f9f7 | 967 | uint32_t Reserved0C; /* Reserved 80Ch*/ |
<> | 144:ef7eb2e8f9f7 | 968 | __IO uint32_t DIEPMSK; /* dev IN Endpoint Mask 810h*/ |
<> | 144:ef7eb2e8f9f7 | 969 | __IO uint32_t DOEPMSK; /* dev OUT Endpoint Mask 814h*/ |
<> | 144:ef7eb2e8f9f7 | 970 | __IO uint32_t DAINT; /* dev All Endpoints Itr Reg 818h*/ |
<> | 144:ef7eb2e8f9f7 | 971 | __IO uint32_t DAINTMSK; /* dev All Endpoints Itr Mask 81Ch*/ |
<> | 144:ef7eb2e8f9f7 | 972 | uint32_t Reserved20; /* Reserved 820h*/ |
<> | 144:ef7eb2e8f9f7 | 973 | uint32_t Reserved9; /* Reserved 824h*/ |
<> | 144:ef7eb2e8f9f7 | 974 | __IO uint32_t DVBUSDIS; /* dev VBUS discharge Register 828h*/ |
<> | 144:ef7eb2e8f9f7 | 975 | __IO uint32_t DVBUSPULSE; /* dev VBUS Pulse Register 82Ch*/ |
<> | 144:ef7eb2e8f9f7 | 976 | __IO uint32_t DTHRCTL; /* dev thr 830h*/ |
<> | 144:ef7eb2e8f9f7 | 977 | __IO uint32_t DIEPEMPMSK; /* dev empty msk 834h*/ |
<> | 144:ef7eb2e8f9f7 | 978 | __IO uint32_t DEACHINT; /* dedicated EP interrupt 838h*/ |
<> | 144:ef7eb2e8f9f7 | 979 | __IO uint32_t DEACHMSK; /* dedicated EP msk 83Ch*/ |
<> | 144:ef7eb2e8f9f7 | 980 | uint32_t Reserved40; /* dedicated EP mask 840h*/ |
<> | 144:ef7eb2e8f9f7 | 981 | __IO uint32_t DINEP1MSK; /* dedicated EP mask 844h*/ |
<> | 144:ef7eb2e8f9f7 | 982 | uint32_t Reserved44[15]; /* Reserved 844-87Ch*/ |
<> | 144:ef7eb2e8f9f7 | 983 | __IO uint32_t DOUTEP1MSK; /* dedicated EP msk 884h*/ |
<> | 144:ef7eb2e8f9f7 | 984 | } |
<> | 144:ef7eb2e8f9f7 | 985 | USB_OTG_DeviceTypeDef; |
<> | 144:ef7eb2e8f9f7 | 986 | |
<> | 144:ef7eb2e8f9f7 | 987 | |
<> | 144:ef7eb2e8f9f7 | 988 | /** |
<> | 144:ef7eb2e8f9f7 | 989 | * @brief __IN_Endpoint-Specific_Register |
<> | 144:ef7eb2e8f9f7 | 990 | */ |
<> | 144:ef7eb2e8f9f7 | 991 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 992 | { |
<> | 144:ef7eb2e8f9f7 | 993 | __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h*/ |
<> | 144:ef7eb2e8f9f7 | 994 | uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h*/ |
<> | 144:ef7eb2e8f9f7 | 995 | __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h*/ |
<> | 144:ef7eb2e8f9f7 | 996 | uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch*/ |
<> | 144:ef7eb2e8f9f7 | 997 | __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h*/ |
<> | 144:ef7eb2e8f9f7 | 998 | __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h*/ |
<> | 144:ef7eb2e8f9f7 | 999 | __IO uint32_t DTXFSTS;/*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h*/ |
<> | 144:ef7eb2e8f9f7 | 1000 | uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch*/ |
<> | 144:ef7eb2e8f9f7 | 1001 | } |
<> | 144:ef7eb2e8f9f7 | 1002 | USB_OTG_INEndpointTypeDef; |
<> | 144:ef7eb2e8f9f7 | 1003 | |
<> | 144:ef7eb2e8f9f7 | 1004 | |
<> | 144:ef7eb2e8f9f7 | 1005 | /** |
<> | 144:ef7eb2e8f9f7 | 1006 | * @brief __OUT_Endpoint-Specific_Registers |
<> | 144:ef7eb2e8f9f7 | 1007 | */ |
<> | 144:ef7eb2e8f9f7 | 1008 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 1009 | { |
<> | 144:ef7eb2e8f9f7 | 1010 | __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/ |
<> | 144:ef7eb2e8f9f7 | 1011 | uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/ |
<> | 144:ef7eb2e8f9f7 | 1012 | __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/ |
<> | 144:ef7eb2e8f9f7 | 1013 | uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/ |
<> | 144:ef7eb2e8f9f7 | 1014 | __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/ |
<> | 144:ef7eb2e8f9f7 | 1015 | __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/ |
<> | 144:ef7eb2e8f9f7 | 1016 | uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/ |
<> | 144:ef7eb2e8f9f7 | 1017 | } |
<> | 144:ef7eb2e8f9f7 | 1018 | USB_OTG_OUTEndpointTypeDef; |
<> | 144:ef7eb2e8f9f7 | 1019 | |
<> | 144:ef7eb2e8f9f7 | 1020 | |
<> | 144:ef7eb2e8f9f7 | 1021 | /** |
<> | 144:ef7eb2e8f9f7 | 1022 | * @brief __Host_Mode_Register_Structures |
<> | 144:ef7eb2e8f9f7 | 1023 | */ |
<> | 144:ef7eb2e8f9f7 | 1024 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 1025 | { |
<> | 144:ef7eb2e8f9f7 | 1026 | __IO uint32_t HCFG; /* Host Configuration Register 400h*/ |
<> | 144:ef7eb2e8f9f7 | 1027 | __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/ |
<> | 144:ef7eb2e8f9f7 | 1028 | __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/ |
<> | 144:ef7eb2e8f9f7 | 1029 | uint32_t Reserved40C; /* Reserved 40Ch*/ |
<> | 144:ef7eb2e8f9f7 | 1030 | __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/ |
<> | 144:ef7eb2e8f9f7 | 1031 | __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/ |
<> | 144:ef7eb2e8f9f7 | 1032 | __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/ |
<> | 144:ef7eb2e8f9f7 | 1033 | } |
<> | 144:ef7eb2e8f9f7 | 1034 | USB_OTG_HostTypeDef; |
<> | 144:ef7eb2e8f9f7 | 1035 | |
<> | 144:ef7eb2e8f9f7 | 1036 | /** |
<> | 144:ef7eb2e8f9f7 | 1037 | * @brief __Host_Channel_Specific_Registers |
<> | 144:ef7eb2e8f9f7 | 1038 | */ |
<> | 144:ef7eb2e8f9f7 | 1039 | typedef struct |
<> | 144:ef7eb2e8f9f7 | 1040 | { |
<> | 144:ef7eb2e8f9f7 | 1041 | __IO uint32_t HCCHAR; |
<> | 144:ef7eb2e8f9f7 | 1042 | __IO uint32_t HCSPLT; |
<> | 144:ef7eb2e8f9f7 | 1043 | __IO uint32_t HCINT; |
<> | 144:ef7eb2e8f9f7 | 1044 | __IO uint32_t HCINTMSK; |
<> | 144:ef7eb2e8f9f7 | 1045 | __IO uint32_t HCTSIZ; |
<> | 144:ef7eb2e8f9f7 | 1046 | __IO uint32_t HCDMA; |
<> | 144:ef7eb2e8f9f7 | 1047 | uint32_t Reserved[2]; |
<> | 144:ef7eb2e8f9f7 | 1048 | } |
<> | 144:ef7eb2e8f9f7 | 1049 | USB_OTG_HostChannelTypeDef; |
<> | 144:ef7eb2e8f9f7 | 1050 | /** |
<> | 144:ef7eb2e8f9f7 | 1051 | * @} |
<> | 144:ef7eb2e8f9f7 | 1052 | */ |
<> | 144:ef7eb2e8f9f7 | 1053 | |
<> | 144:ef7eb2e8f9f7 | 1054 | /** @addtogroup Peripheral_memory_map |
<> | 144:ef7eb2e8f9f7 | 1055 | * @{ |
<> | 144:ef7eb2e8f9f7 | 1056 | */ |
<> | 144:ef7eb2e8f9f7 | 1057 | #define FLASH_BASE 0x08000000U /*!< FLASH(up to 2 MB) base address in the alias region */ |
<> | 144:ef7eb2e8f9f7 | 1058 | #define CCMDATARAM_BASE 0x10000000U /*!< CCM(core coupled memory) data RAM(64 KB) base address in the alias region */ |
<> | 144:ef7eb2e8f9f7 | 1059 | #define SRAM1_BASE 0x20000000U /*!< SRAM1(112 KB) base address in the alias region */ |
<> | 144:ef7eb2e8f9f7 | 1060 | #define SRAM2_BASE 0x2001C000U /*!< SRAM2(16 KB) base address in the alias region */ |
<> | 144:ef7eb2e8f9f7 | 1061 | #define SRAM3_BASE 0x20020000U /*!< SRAM3(64 KB) base address in the alias region */ |
<> | 144:ef7eb2e8f9f7 | 1062 | #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */ |
<> | 144:ef7eb2e8f9f7 | 1063 | #define BKPSRAM_BASE 0x40024000U /*!< Backup SRAM(4 KB) base address in the alias region */ |
<> | 144:ef7eb2e8f9f7 | 1064 | #define FMC_R_BASE 0xA0000000U /*!< FMC registers base address */ |
<> | 144:ef7eb2e8f9f7 | 1065 | #define SRAM1_BB_BASE 0x22000000U /*!< SRAM1(112 KB) base address in the bit-band region */ |
<> | 144:ef7eb2e8f9f7 | 1066 | #define SRAM2_BB_BASE 0x22380000U /*!< SRAM2(16 KB) base address in the bit-band region */ |
<> | 144:ef7eb2e8f9f7 | 1067 | #define SRAM3_BB_BASE 0x22400000U /*!< SRAM3(64 KB) base address in the bit-band region */ |
<> | 144:ef7eb2e8f9f7 | 1068 | #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */ |
<> | 144:ef7eb2e8f9f7 | 1069 | #define BKPSRAM_BB_BASE 0x42480000U /*!< Backup SRAM(4 KB) base address in the bit-band region */ |
<> | 144:ef7eb2e8f9f7 | 1070 | #define FLASH_END 0x081FFFFFU /*!< FLASH end address */ |
<> | 144:ef7eb2e8f9f7 | 1071 | #define CCMDATARAM_END 0x1000FFFFU /*!< CCM data RAM end address */ |
<> | 144:ef7eb2e8f9f7 | 1072 | |
<> | 144:ef7eb2e8f9f7 | 1073 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 1074 | #define SRAM_BASE SRAM1_BASE |
<> | 144:ef7eb2e8f9f7 | 1075 | #define SRAM_BB_BASE SRAM1_BB_BASE |
<> | 144:ef7eb2e8f9f7 | 1076 | |
<> | 144:ef7eb2e8f9f7 | 1077 | |
<> | 144:ef7eb2e8f9f7 | 1078 | /*!< Peripheral memory map */ |
<> | 144:ef7eb2e8f9f7 | 1079 | #define APB1PERIPH_BASE PERIPH_BASE |
<> | 144:ef7eb2e8f9f7 | 1080 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U) |
<> | 144:ef7eb2e8f9f7 | 1081 | #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U) |
<> | 144:ef7eb2e8f9f7 | 1082 | #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U) |
<> | 144:ef7eb2e8f9f7 | 1083 | |
<> | 144:ef7eb2e8f9f7 | 1084 | /*!< APB1 peripherals */ |
<> | 144:ef7eb2e8f9f7 | 1085 | #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U) |
<> | 144:ef7eb2e8f9f7 | 1086 | #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U) |
<> | 144:ef7eb2e8f9f7 | 1087 | #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U) |
<> | 144:ef7eb2e8f9f7 | 1088 | #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U) |
<> | 144:ef7eb2e8f9f7 | 1089 | #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U) |
<> | 144:ef7eb2e8f9f7 | 1090 | #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U) |
<> | 144:ef7eb2e8f9f7 | 1091 | #define TIM12_BASE (APB1PERIPH_BASE + 0x1800U) |
<> | 144:ef7eb2e8f9f7 | 1092 | #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00U) |
<> | 144:ef7eb2e8f9f7 | 1093 | #define TIM14_BASE (APB1PERIPH_BASE + 0x2000U) |
<> | 144:ef7eb2e8f9f7 | 1094 | #define RTC_BASE (APB1PERIPH_BASE + 0x2800U) |
<> | 144:ef7eb2e8f9f7 | 1095 | #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U) |
<> | 144:ef7eb2e8f9f7 | 1096 | #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U) |
<> | 144:ef7eb2e8f9f7 | 1097 | #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400U) |
<> | 144:ef7eb2e8f9f7 | 1098 | #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U) |
<> | 144:ef7eb2e8f9f7 | 1099 | #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U) |
<> | 144:ef7eb2e8f9f7 | 1100 | #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000U) |
<> | 144:ef7eb2e8f9f7 | 1101 | #define USART2_BASE (APB1PERIPH_BASE + 0x4400U) |
<> | 144:ef7eb2e8f9f7 | 1102 | #define USART3_BASE (APB1PERIPH_BASE + 0x4800U) |
<> | 144:ef7eb2e8f9f7 | 1103 | #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U) |
<> | 144:ef7eb2e8f9f7 | 1104 | #define UART5_BASE (APB1PERIPH_BASE + 0x5000U) |
<> | 144:ef7eb2e8f9f7 | 1105 | #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U) |
<> | 144:ef7eb2e8f9f7 | 1106 | #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U) |
<> | 144:ef7eb2e8f9f7 | 1107 | #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U) |
<> | 144:ef7eb2e8f9f7 | 1108 | #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U) |
<> | 144:ef7eb2e8f9f7 | 1109 | #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U) |
<> | 144:ef7eb2e8f9f7 | 1110 | #define PWR_BASE (APB1PERIPH_BASE + 0x7000U) |
<> | 144:ef7eb2e8f9f7 | 1111 | #define DAC_BASE (APB1PERIPH_BASE + 0x7400U) |
<> | 144:ef7eb2e8f9f7 | 1112 | #define UART7_BASE (APB1PERIPH_BASE + 0x7800U) |
<> | 144:ef7eb2e8f9f7 | 1113 | #define UART8_BASE (APB1PERIPH_BASE + 0x7C00U) |
<> | 144:ef7eb2e8f9f7 | 1114 | |
<> | 144:ef7eb2e8f9f7 | 1115 | /*!< APB2 peripherals */ |
<> | 144:ef7eb2e8f9f7 | 1116 | #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U) |
<> | 144:ef7eb2e8f9f7 | 1117 | #define TIM8_BASE (APB2PERIPH_BASE + 0x0400U) |
<> | 144:ef7eb2e8f9f7 | 1118 | #define USART1_BASE (APB2PERIPH_BASE + 0x1000U) |
<> | 144:ef7eb2e8f9f7 | 1119 | #define USART6_BASE (APB2PERIPH_BASE + 0x1400U) |
<> | 144:ef7eb2e8f9f7 | 1120 | #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U) |
<> | 144:ef7eb2e8f9f7 | 1121 | #define ADC2_BASE (APB2PERIPH_BASE + 0x2100U) |
<> | 144:ef7eb2e8f9f7 | 1122 | #define ADC3_BASE (APB2PERIPH_BASE + 0x2200U) |
<> | 144:ef7eb2e8f9f7 | 1123 | #define ADC_BASE (APB2PERIPH_BASE + 0x2300U) |
<> | 144:ef7eb2e8f9f7 | 1124 | #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00U) |
<> | 144:ef7eb2e8f9f7 | 1125 | #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U) |
<> | 144:ef7eb2e8f9f7 | 1126 | #define SPI4_BASE (APB2PERIPH_BASE + 0x3400U) |
<> | 144:ef7eb2e8f9f7 | 1127 | #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U) |
<> | 144:ef7eb2e8f9f7 | 1128 | #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U) |
<> | 144:ef7eb2e8f9f7 | 1129 | #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U) |
<> | 144:ef7eb2e8f9f7 | 1130 | #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U) |
<> | 144:ef7eb2e8f9f7 | 1131 | #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U) |
<> | 144:ef7eb2e8f9f7 | 1132 | #define SPI5_BASE (APB2PERIPH_BASE + 0x5000U) |
<> | 144:ef7eb2e8f9f7 | 1133 | #define SPI6_BASE (APB2PERIPH_BASE + 0x5400U) |
<> | 144:ef7eb2e8f9f7 | 1134 | #define SAI1_BASE (APB2PERIPH_BASE + 0x5800U) |
<> | 144:ef7eb2e8f9f7 | 1135 | #define SAI1_Block_A_BASE (SAI1_BASE + 0x004U) |
<> | 144:ef7eb2e8f9f7 | 1136 | #define SAI1_Block_B_BASE (SAI1_BASE + 0x024U) |
<> | 144:ef7eb2e8f9f7 | 1137 | #define LTDC_BASE (APB2PERIPH_BASE + 0x6800U) |
<> | 144:ef7eb2e8f9f7 | 1138 | #define LTDC_Layer1_BASE (LTDC_BASE + 0x84U) |
<> | 144:ef7eb2e8f9f7 | 1139 | #define LTDC_Layer2_BASE (LTDC_BASE + 0x104U) |
<> | 144:ef7eb2e8f9f7 | 1140 | |
<> | 144:ef7eb2e8f9f7 | 1141 | /*!< AHB1 peripherals */ |
<> | 144:ef7eb2e8f9f7 | 1142 | #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U) |
<> | 144:ef7eb2e8f9f7 | 1143 | #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U) |
<> | 144:ef7eb2e8f9f7 | 1144 | #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U) |
<> | 144:ef7eb2e8f9f7 | 1145 | #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U) |
<> | 144:ef7eb2e8f9f7 | 1146 | #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U) |
<> | 144:ef7eb2e8f9f7 | 1147 | #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400U) |
<> | 144:ef7eb2e8f9f7 | 1148 | #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800U) |
<> | 144:ef7eb2e8f9f7 | 1149 | #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U) |
<> | 144:ef7eb2e8f9f7 | 1150 | #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000U) |
<> | 144:ef7eb2e8f9f7 | 1151 | #define GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400U) |
<> | 144:ef7eb2e8f9f7 | 1152 | #define GPIOK_BASE (AHB1PERIPH_BASE + 0x2800U) |
<> | 144:ef7eb2e8f9f7 | 1153 | #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U) |
<> | 144:ef7eb2e8f9f7 | 1154 | #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U) |
<> | 144:ef7eb2e8f9f7 | 1155 | #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U) |
<> | 144:ef7eb2e8f9f7 | 1156 | #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U) |
<> | 144:ef7eb2e8f9f7 | 1157 | #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U) |
<> | 144:ef7eb2e8f9f7 | 1158 | #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U) |
<> | 144:ef7eb2e8f9f7 | 1159 | #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U) |
<> | 144:ef7eb2e8f9f7 | 1160 | #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U) |
<> | 144:ef7eb2e8f9f7 | 1161 | #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U) |
<> | 144:ef7eb2e8f9f7 | 1162 | #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U) |
<> | 144:ef7eb2e8f9f7 | 1163 | #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U) |
<> | 144:ef7eb2e8f9f7 | 1164 | #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U) |
<> | 144:ef7eb2e8f9f7 | 1165 | #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U) |
<> | 144:ef7eb2e8f9f7 | 1166 | #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U) |
<> | 144:ef7eb2e8f9f7 | 1167 | #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U) |
<> | 144:ef7eb2e8f9f7 | 1168 | #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U) |
<> | 144:ef7eb2e8f9f7 | 1169 | #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U) |
<> | 144:ef7eb2e8f9f7 | 1170 | #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U) |
<> | 144:ef7eb2e8f9f7 | 1171 | #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U) |
<> | 144:ef7eb2e8f9f7 | 1172 | #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U) |
<> | 144:ef7eb2e8f9f7 | 1173 | #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U) |
<> | 144:ef7eb2e8f9f7 | 1174 | #define ETH_BASE (AHB1PERIPH_BASE + 0x8000U) |
<> | 144:ef7eb2e8f9f7 | 1175 | #define ETH_MAC_BASE (ETH_BASE) |
<> | 144:ef7eb2e8f9f7 | 1176 | #define ETH_MMC_BASE (ETH_BASE + 0x0100U) |
<> | 144:ef7eb2e8f9f7 | 1177 | #define ETH_PTP_BASE (ETH_BASE + 0x0700U) |
<> | 144:ef7eb2e8f9f7 | 1178 | #define ETH_DMA_BASE (ETH_BASE + 0x1000U) |
<> | 144:ef7eb2e8f9f7 | 1179 | #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000U) |
<> | 144:ef7eb2e8f9f7 | 1180 | |
<> | 144:ef7eb2e8f9f7 | 1181 | /*!< AHB2 peripherals */ |
<> | 144:ef7eb2e8f9f7 | 1182 | #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000U) |
<> | 144:ef7eb2e8f9f7 | 1183 | #define RNG_BASE (AHB2PERIPH_BASE + 0x60800U) |
<> | 144:ef7eb2e8f9f7 | 1184 | |
<> | 144:ef7eb2e8f9f7 | 1185 | /*!< FMC Bankx registers base address */ |
<> | 144:ef7eb2e8f9f7 | 1186 | #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U) |
<> | 144:ef7eb2e8f9f7 | 1187 | #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U) |
<> | 144:ef7eb2e8f9f7 | 1188 | #define FMC_Bank2_3_R_BASE (FMC_R_BASE + 0x0060U) |
<> | 144:ef7eb2e8f9f7 | 1189 | #define FMC_Bank4_R_BASE (FMC_R_BASE + 0x00A0U) |
<> | 144:ef7eb2e8f9f7 | 1190 | #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140U) |
<> | 144:ef7eb2e8f9f7 | 1191 | |
<> | 144:ef7eb2e8f9f7 | 1192 | /* Debug MCU registers base address */ |
<> | 144:ef7eb2e8f9f7 | 1193 | #define DBGMCU_BASE 0xE0042000U |
<> | 144:ef7eb2e8f9f7 | 1194 | |
<> | 144:ef7eb2e8f9f7 | 1195 | /*!< USB registers base address */ |
<> | 144:ef7eb2e8f9f7 | 1196 | #define USB_OTG_HS_PERIPH_BASE 0x40040000U |
<> | 144:ef7eb2e8f9f7 | 1197 | #define USB_OTG_FS_PERIPH_BASE 0x50000000U |
<> | 144:ef7eb2e8f9f7 | 1198 | |
<> | 144:ef7eb2e8f9f7 | 1199 | #define USB_OTG_GLOBAL_BASE 0x000U |
<> | 144:ef7eb2e8f9f7 | 1200 | #define USB_OTG_DEVICE_BASE 0x800U |
<> | 144:ef7eb2e8f9f7 | 1201 | #define USB_OTG_IN_ENDPOINT_BASE 0x900U |
<> | 144:ef7eb2e8f9f7 | 1202 | #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U |
<> | 144:ef7eb2e8f9f7 | 1203 | #define USB_OTG_EP_REG_SIZE 0x20U |
<> | 144:ef7eb2e8f9f7 | 1204 | #define USB_OTG_HOST_BASE 0x400U |
<> | 144:ef7eb2e8f9f7 | 1205 | #define USB_OTG_HOST_PORT_BASE 0x440U |
<> | 144:ef7eb2e8f9f7 | 1206 | #define USB_OTG_HOST_CHANNEL_BASE 0x500U |
<> | 144:ef7eb2e8f9f7 | 1207 | #define USB_OTG_HOST_CHANNEL_SIZE 0x20U |
<> | 144:ef7eb2e8f9f7 | 1208 | #define USB_OTG_PCGCCTL_BASE 0xE00U |
<> | 144:ef7eb2e8f9f7 | 1209 | #define USB_OTG_FIFO_BASE 0x1000U |
<> | 144:ef7eb2e8f9f7 | 1210 | #define USB_OTG_FIFO_SIZE 0x1000U |
<> | 144:ef7eb2e8f9f7 | 1211 | |
<> | 144:ef7eb2e8f9f7 | 1212 | /** |
<> | 144:ef7eb2e8f9f7 | 1213 | * @} |
<> | 144:ef7eb2e8f9f7 | 1214 | */ |
<> | 144:ef7eb2e8f9f7 | 1215 | |
<> | 144:ef7eb2e8f9f7 | 1216 | /** @addtogroup Peripheral_declaration |
<> | 144:ef7eb2e8f9f7 | 1217 | * @{ |
<> | 144:ef7eb2e8f9f7 | 1218 | */ |
<> | 144:ef7eb2e8f9f7 | 1219 | #define TIM2 ((TIM_TypeDef *) TIM2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1220 | #define TIM3 ((TIM_TypeDef *) TIM3_BASE) |
<> | 144:ef7eb2e8f9f7 | 1221 | #define TIM4 ((TIM_TypeDef *) TIM4_BASE) |
<> | 144:ef7eb2e8f9f7 | 1222 | #define TIM5 ((TIM_TypeDef *) TIM5_BASE) |
<> | 144:ef7eb2e8f9f7 | 1223 | #define TIM6 ((TIM_TypeDef *) TIM6_BASE) |
<> | 144:ef7eb2e8f9f7 | 1224 | #define TIM7 ((TIM_TypeDef *) TIM7_BASE) |
<> | 144:ef7eb2e8f9f7 | 1225 | #define TIM12 ((TIM_TypeDef *) TIM12_BASE) |
<> | 144:ef7eb2e8f9f7 | 1226 | #define TIM13 ((TIM_TypeDef *) TIM13_BASE) |
<> | 144:ef7eb2e8f9f7 | 1227 | #define TIM14 ((TIM_TypeDef *) TIM14_BASE) |
<> | 144:ef7eb2e8f9f7 | 1228 | #define RTC ((RTC_TypeDef *) RTC_BASE) |
<> | 144:ef7eb2e8f9f7 | 1229 | #define WWDG ((WWDG_TypeDef *) WWDG_BASE) |
<> | 144:ef7eb2e8f9f7 | 1230 | #define IWDG ((IWDG_TypeDef *) IWDG_BASE) |
<> | 144:ef7eb2e8f9f7 | 1231 | #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE) |
<> | 144:ef7eb2e8f9f7 | 1232 | #define SPI2 ((SPI_TypeDef *) SPI2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1233 | #define SPI3 ((SPI_TypeDef *) SPI3_BASE) |
<> | 144:ef7eb2e8f9f7 | 1234 | #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE) |
<> | 144:ef7eb2e8f9f7 | 1235 | #define USART2 ((USART_TypeDef *) USART2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1236 | #define USART3 ((USART_TypeDef *) USART3_BASE) |
<> | 144:ef7eb2e8f9f7 | 1237 | #define UART4 ((USART_TypeDef *) UART4_BASE) |
<> | 144:ef7eb2e8f9f7 | 1238 | #define UART5 ((USART_TypeDef *) UART5_BASE) |
<> | 144:ef7eb2e8f9f7 | 1239 | #define I2C1 ((I2C_TypeDef *) I2C1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1240 | #define I2C2 ((I2C_TypeDef *) I2C2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1241 | #define I2C3 ((I2C_TypeDef *) I2C3_BASE) |
<> | 144:ef7eb2e8f9f7 | 1242 | #define CAN1 ((CAN_TypeDef *) CAN1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1243 | #define CAN2 ((CAN_TypeDef *) CAN2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1244 | #define PWR ((PWR_TypeDef *) PWR_BASE) |
<> | 144:ef7eb2e8f9f7 | 1245 | #define DAC ((DAC_TypeDef *) DAC_BASE) |
<> | 144:ef7eb2e8f9f7 | 1246 | #define UART7 ((USART_TypeDef *) UART7_BASE) |
<> | 144:ef7eb2e8f9f7 | 1247 | #define UART8 ((USART_TypeDef *) UART8_BASE) |
<> | 144:ef7eb2e8f9f7 | 1248 | #define TIM1 ((TIM_TypeDef *) TIM1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1249 | #define TIM8 ((TIM_TypeDef *) TIM8_BASE) |
<> | 144:ef7eb2e8f9f7 | 1250 | #define USART1 ((USART_TypeDef *) USART1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1251 | #define USART6 ((USART_TypeDef *) USART6_BASE) |
<> | 144:ef7eb2e8f9f7 | 1252 | #define ADC ((ADC_Common_TypeDef *) ADC_BASE) |
<> | 144:ef7eb2e8f9f7 | 1253 | #define ADC1 ((ADC_TypeDef *) ADC1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1254 | #define ADC2 ((ADC_TypeDef *) ADC2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1255 | #define ADC3 ((ADC_TypeDef *) ADC3_BASE) |
<> | 144:ef7eb2e8f9f7 | 1256 | #define SDIO ((SDIO_TypeDef *) SDIO_BASE) |
<> | 144:ef7eb2e8f9f7 | 1257 | #define SPI1 ((SPI_TypeDef *) SPI1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1258 | #define SPI4 ((SPI_TypeDef *) SPI4_BASE) |
<> | 144:ef7eb2e8f9f7 | 1259 | #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) |
<> | 144:ef7eb2e8f9f7 | 1260 | #define EXTI ((EXTI_TypeDef *) EXTI_BASE) |
<> | 144:ef7eb2e8f9f7 | 1261 | #define TIM9 ((TIM_TypeDef *) TIM9_BASE) |
<> | 144:ef7eb2e8f9f7 | 1262 | #define TIM10 ((TIM_TypeDef *) TIM10_BASE) |
<> | 144:ef7eb2e8f9f7 | 1263 | #define TIM11 ((TIM_TypeDef *) TIM11_BASE) |
<> | 144:ef7eb2e8f9f7 | 1264 | #define SPI5 ((SPI_TypeDef *) SPI5_BASE) |
<> | 144:ef7eb2e8f9f7 | 1265 | #define SPI6 ((SPI_TypeDef *) SPI6_BASE) |
<> | 144:ef7eb2e8f9f7 | 1266 | #define SAI1 ((SAI_TypeDef *) SAI1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1267 | #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE) |
<> | 144:ef7eb2e8f9f7 | 1268 | #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE) |
<> | 144:ef7eb2e8f9f7 | 1269 | #define LTDC ((LTDC_TypeDef *)LTDC_BASE) |
<> | 144:ef7eb2e8f9f7 | 1270 | #define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1271 | #define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1272 | |
<> | 144:ef7eb2e8f9f7 | 1273 | #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) |
<> | 144:ef7eb2e8f9f7 | 1274 | #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) |
<> | 144:ef7eb2e8f9f7 | 1275 | #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) |
<> | 144:ef7eb2e8f9f7 | 1276 | #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) |
<> | 144:ef7eb2e8f9f7 | 1277 | #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) |
<> | 144:ef7eb2e8f9f7 | 1278 | #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) |
<> | 144:ef7eb2e8f9f7 | 1279 | #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE) |
<> | 144:ef7eb2e8f9f7 | 1280 | #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) |
<> | 144:ef7eb2e8f9f7 | 1281 | #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE) |
<> | 144:ef7eb2e8f9f7 | 1282 | #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE) |
<> | 144:ef7eb2e8f9f7 | 1283 | #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE) |
<> | 144:ef7eb2e8f9f7 | 1284 | #define CRC ((CRC_TypeDef *) CRC_BASE) |
<> | 144:ef7eb2e8f9f7 | 1285 | #define RCC ((RCC_TypeDef *) RCC_BASE) |
<> | 144:ef7eb2e8f9f7 | 1286 | #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) |
<> | 144:ef7eb2e8f9f7 | 1287 | #define DMA1 ((DMA_TypeDef *) DMA1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1288 | #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE) |
<> | 144:ef7eb2e8f9f7 | 1289 | #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1290 | #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1291 | #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE) |
<> | 144:ef7eb2e8f9f7 | 1292 | #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE) |
<> | 144:ef7eb2e8f9f7 | 1293 | #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE) |
<> | 144:ef7eb2e8f9f7 | 1294 | #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE) |
<> | 144:ef7eb2e8f9f7 | 1295 | #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE) |
<> | 144:ef7eb2e8f9f7 | 1296 | #define DMA2 ((DMA_TypeDef *) DMA2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1297 | #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE) |
<> | 144:ef7eb2e8f9f7 | 1298 | #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE) |
<> | 144:ef7eb2e8f9f7 | 1299 | #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE) |
<> | 144:ef7eb2e8f9f7 | 1300 | #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE) |
<> | 144:ef7eb2e8f9f7 | 1301 | #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE) |
<> | 144:ef7eb2e8f9f7 | 1302 | #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE) |
<> | 144:ef7eb2e8f9f7 | 1303 | #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE) |
<> | 144:ef7eb2e8f9f7 | 1304 | #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE) |
<> | 144:ef7eb2e8f9f7 | 1305 | #define ETH ((ETH_TypeDef *) ETH_BASE) |
<> | 144:ef7eb2e8f9f7 | 1306 | #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE) |
<> | 144:ef7eb2e8f9f7 | 1307 | #define DCMI ((DCMI_TypeDef *) DCMI_BASE) |
<> | 144:ef7eb2e8f9f7 | 1308 | #define RNG ((RNG_TypeDef *) RNG_BASE) |
<> | 144:ef7eb2e8f9f7 | 1309 | #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE) |
<> | 144:ef7eb2e8f9f7 | 1310 | #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE) |
<> | 144:ef7eb2e8f9f7 | 1311 | #define FMC_Bank2_3 ((FMC_Bank2_3_TypeDef *) FMC_Bank2_3_R_BASE) |
<> | 144:ef7eb2e8f9f7 | 1312 | #define FMC_Bank4 ((FMC_Bank4_TypeDef *) FMC_Bank4_R_BASE) |
<> | 144:ef7eb2e8f9f7 | 1313 | #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE) |
<> | 144:ef7eb2e8f9f7 | 1314 | |
<> | 144:ef7eb2e8f9f7 | 1315 | #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) |
<> | 144:ef7eb2e8f9f7 | 1316 | |
<> | 144:ef7eb2e8f9f7 | 1317 | #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE) |
<> | 144:ef7eb2e8f9f7 | 1318 | #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE) |
<> | 144:ef7eb2e8f9f7 | 1319 | |
<> | 144:ef7eb2e8f9f7 | 1320 | /** |
<> | 144:ef7eb2e8f9f7 | 1321 | * @} |
<> | 144:ef7eb2e8f9f7 | 1322 | */ |
<> | 144:ef7eb2e8f9f7 | 1323 | |
<> | 144:ef7eb2e8f9f7 | 1324 | /** @addtogroup Exported_constants |
<> | 144:ef7eb2e8f9f7 | 1325 | * @{ |
<> | 144:ef7eb2e8f9f7 | 1326 | */ |
<> | 144:ef7eb2e8f9f7 | 1327 | |
<> | 144:ef7eb2e8f9f7 | 1328 | /** @addtogroup Peripheral_Registers_Bits_Definition |
<> | 144:ef7eb2e8f9f7 | 1329 | * @{ |
<> | 144:ef7eb2e8f9f7 | 1330 | */ |
<> | 144:ef7eb2e8f9f7 | 1331 | |
<> | 144:ef7eb2e8f9f7 | 1332 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 1333 | /* Peripheral Registers_Bits_Definition */ |
<> | 144:ef7eb2e8f9f7 | 1334 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 1335 | |
<> | 144:ef7eb2e8f9f7 | 1336 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 1337 | /* */ |
<> | 144:ef7eb2e8f9f7 | 1338 | /* Analog to Digital Converter */ |
<> | 144:ef7eb2e8f9f7 | 1339 | /* */ |
<> | 144:ef7eb2e8f9f7 | 1340 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 1341 | /******************** Bit definition for ADC_SR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1342 | #define ADC_SR_AWD 0x00000001U /*!<Analog watchdog flag */ |
<> | 144:ef7eb2e8f9f7 | 1343 | #define ADC_SR_EOC 0x00000002U /*!<End of conversion */ |
<> | 144:ef7eb2e8f9f7 | 1344 | #define ADC_SR_JEOC 0x00000004U /*!<Injected channel end of conversion */ |
<> | 144:ef7eb2e8f9f7 | 1345 | #define ADC_SR_JSTRT 0x00000008U /*!<Injected channel Start flag */ |
<> | 144:ef7eb2e8f9f7 | 1346 | #define ADC_SR_STRT 0x00000010U /*!<Regular channel Start flag */ |
<> | 144:ef7eb2e8f9f7 | 1347 | #define ADC_SR_OVR 0x00000020U /*!<Overrun flag */ |
<> | 144:ef7eb2e8f9f7 | 1348 | |
<> | 144:ef7eb2e8f9f7 | 1349 | /******************* Bit definition for ADC_CR1 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1350 | #define ADC_CR1_AWDCH 0x0000001FU /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */ |
<> | 144:ef7eb2e8f9f7 | 1351 | #define ADC_CR1_AWDCH_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1352 | #define ADC_CR1_AWDCH_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1353 | #define ADC_CR1_AWDCH_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1354 | #define ADC_CR1_AWDCH_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1355 | #define ADC_CR1_AWDCH_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1356 | #define ADC_CR1_EOCIE 0x00000020U /*!<Interrupt enable for EOC */ |
<> | 144:ef7eb2e8f9f7 | 1357 | #define ADC_CR1_AWDIE 0x00000040U /*!<AAnalog Watchdog interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 1358 | #define ADC_CR1_JEOCIE 0x00000080U /*!<Interrupt enable for injected channels */ |
<> | 144:ef7eb2e8f9f7 | 1359 | #define ADC_CR1_SCAN 0x00000100U /*!<Scan mode */ |
<> | 144:ef7eb2e8f9f7 | 1360 | #define ADC_CR1_AWDSGL 0x00000200U /*!<Enable the watchdog on a single channel in scan mode */ |
<> | 144:ef7eb2e8f9f7 | 1361 | #define ADC_CR1_JAUTO 0x00000400U /*!<Automatic injected group conversion */ |
<> | 144:ef7eb2e8f9f7 | 1362 | #define ADC_CR1_DISCEN 0x00000800U /*!<Discontinuous mode on regular channels */ |
<> | 144:ef7eb2e8f9f7 | 1363 | #define ADC_CR1_JDISCEN 0x00001000U /*!<Discontinuous mode on injected channels */ |
<> | 144:ef7eb2e8f9f7 | 1364 | #define ADC_CR1_DISCNUM 0x0000E000U /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */ |
<> | 144:ef7eb2e8f9f7 | 1365 | #define ADC_CR1_DISCNUM_0 0x00002000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1366 | #define ADC_CR1_DISCNUM_1 0x00004000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1367 | #define ADC_CR1_DISCNUM_2 0x00008000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1368 | #define ADC_CR1_JAWDEN 0x00400000U /*!<Analog watchdog enable on injected channels */ |
<> | 144:ef7eb2e8f9f7 | 1369 | #define ADC_CR1_AWDEN 0x00800000U /*!<Analog watchdog enable on regular channels */ |
<> | 144:ef7eb2e8f9f7 | 1370 | #define ADC_CR1_RES 0x03000000U /*!<RES[2:0] bits (Resolution) */ |
<> | 144:ef7eb2e8f9f7 | 1371 | #define ADC_CR1_RES_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1372 | #define ADC_CR1_RES_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1373 | #define ADC_CR1_OVRIE 0x04000000U /*!<overrun interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 1374 | |
<> | 144:ef7eb2e8f9f7 | 1375 | /******************* Bit definition for ADC_CR2 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1376 | #define ADC_CR2_ADON 0x00000001U /*!<A/D Converter ON / OFF */ |
<> | 144:ef7eb2e8f9f7 | 1377 | #define ADC_CR2_CONT 0x00000002U /*!<Continuous Conversion */ |
<> | 144:ef7eb2e8f9f7 | 1378 | #define ADC_CR2_DMA 0x00000100U /*!<Direct Memory access mode */ |
<> | 144:ef7eb2e8f9f7 | 1379 | #define ADC_CR2_DDS 0x00000200U /*!<DMA disable selection (Single ADC) */ |
<> | 144:ef7eb2e8f9f7 | 1380 | #define ADC_CR2_EOCS 0x00000400U /*!<End of conversion selection */ |
<> | 144:ef7eb2e8f9f7 | 1381 | #define ADC_CR2_ALIGN 0x00000800U /*!<Data Alignment */ |
<> | 144:ef7eb2e8f9f7 | 1382 | #define ADC_CR2_JEXTSEL 0x000F0000U /*!<JEXTSEL[3:0] bits (External event select for injected group) */ |
<> | 144:ef7eb2e8f9f7 | 1383 | #define ADC_CR2_JEXTSEL_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1384 | #define ADC_CR2_JEXTSEL_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1385 | #define ADC_CR2_JEXTSEL_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1386 | #define ADC_CR2_JEXTSEL_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1387 | #define ADC_CR2_JEXTEN 0x00300000U /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */ |
<> | 144:ef7eb2e8f9f7 | 1388 | #define ADC_CR2_JEXTEN_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1389 | #define ADC_CR2_JEXTEN_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1390 | #define ADC_CR2_JSWSTART 0x00400000U /*!<Start Conversion of injected channels */ |
<> | 144:ef7eb2e8f9f7 | 1391 | #define ADC_CR2_EXTSEL 0x0F000000U /*!<EXTSEL[3:0] bits (External Event Select for regular group) */ |
<> | 144:ef7eb2e8f9f7 | 1392 | #define ADC_CR2_EXTSEL_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1393 | #define ADC_CR2_EXTSEL_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1394 | #define ADC_CR2_EXTSEL_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1395 | #define ADC_CR2_EXTSEL_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1396 | #define ADC_CR2_EXTEN 0x30000000U /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */ |
<> | 144:ef7eb2e8f9f7 | 1397 | #define ADC_CR2_EXTEN_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1398 | #define ADC_CR2_EXTEN_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1399 | #define ADC_CR2_SWSTART 0x40000000U /*!<Start Conversion of regular channels */ |
<> | 144:ef7eb2e8f9f7 | 1400 | |
<> | 144:ef7eb2e8f9f7 | 1401 | /****************** Bit definition for ADC_SMPR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1402 | #define ADC_SMPR1_SMP10 0x00000007U /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1403 | #define ADC_SMPR1_SMP10_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1404 | #define ADC_SMPR1_SMP10_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1405 | #define ADC_SMPR1_SMP10_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1406 | #define ADC_SMPR1_SMP11 0x00000038U /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1407 | #define ADC_SMPR1_SMP11_0 0x00000008U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1408 | #define ADC_SMPR1_SMP11_1 0x00000010U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1409 | #define ADC_SMPR1_SMP11_2 0x00000020U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1410 | #define ADC_SMPR1_SMP12 0x000001C0U /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1411 | #define ADC_SMPR1_SMP12_0 0x00000040U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1412 | #define ADC_SMPR1_SMP12_1 0x00000080U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1413 | #define ADC_SMPR1_SMP12_2 0x00000100U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1414 | #define ADC_SMPR1_SMP13 0x00000E00U /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1415 | #define ADC_SMPR1_SMP13_0 0x00000200U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1416 | #define ADC_SMPR1_SMP13_1 0x00000400U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1417 | #define ADC_SMPR1_SMP13_2 0x00000800U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1418 | #define ADC_SMPR1_SMP14 0x00007000U /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1419 | #define ADC_SMPR1_SMP14_0 0x00001000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1420 | #define ADC_SMPR1_SMP14_1 0x00002000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1421 | #define ADC_SMPR1_SMP14_2 0x00004000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1422 | #define ADC_SMPR1_SMP15 0x00038000U /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1423 | #define ADC_SMPR1_SMP15_0 0x00008000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1424 | #define ADC_SMPR1_SMP15_1 0x00010000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1425 | #define ADC_SMPR1_SMP15_2 0x00020000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1426 | #define ADC_SMPR1_SMP16 0x001C0000U /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1427 | #define ADC_SMPR1_SMP16_0 0x00040000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1428 | #define ADC_SMPR1_SMP16_1 0x00080000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1429 | #define ADC_SMPR1_SMP16_2 0x00100000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1430 | #define ADC_SMPR1_SMP17 0x00E00000U /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1431 | #define ADC_SMPR1_SMP17_0 0x00200000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1432 | #define ADC_SMPR1_SMP17_1 0x00400000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1433 | #define ADC_SMPR1_SMP17_2 0x00800000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1434 | #define ADC_SMPR1_SMP18 0x07000000U /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1435 | #define ADC_SMPR1_SMP18_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1436 | #define ADC_SMPR1_SMP18_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1437 | #define ADC_SMPR1_SMP18_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1438 | |
<> | 144:ef7eb2e8f9f7 | 1439 | /****************** Bit definition for ADC_SMPR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1440 | #define ADC_SMPR2_SMP0 0x00000007U /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1441 | #define ADC_SMPR2_SMP0_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1442 | #define ADC_SMPR2_SMP0_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1443 | #define ADC_SMPR2_SMP0_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1444 | #define ADC_SMPR2_SMP1 0x00000038U /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1445 | #define ADC_SMPR2_SMP1_0 0x00000008U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1446 | #define ADC_SMPR2_SMP1_1 0x00000010U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1447 | #define ADC_SMPR2_SMP1_2 0x00000020U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1448 | #define ADC_SMPR2_SMP2 0x000001C0U /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1449 | #define ADC_SMPR2_SMP2_0 0x00000040U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1450 | #define ADC_SMPR2_SMP2_1 0x00000080U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1451 | #define ADC_SMPR2_SMP2_2 0x00000100U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1452 | #define ADC_SMPR2_SMP3 0x00000E00U /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1453 | #define ADC_SMPR2_SMP3_0 0x00000200U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1454 | #define ADC_SMPR2_SMP3_1 0x00000400U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1455 | #define ADC_SMPR2_SMP3_2 0x00000800U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1456 | #define ADC_SMPR2_SMP4 0x00007000U /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1457 | #define ADC_SMPR2_SMP4_0 0x00001000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1458 | #define ADC_SMPR2_SMP4_1 0x00002000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1459 | #define ADC_SMPR2_SMP4_2 0x00004000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1460 | #define ADC_SMPR2_SMP5 0x00038000U /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1461 | #define ADC_SMPR2_SMP5_0 0x00008000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1462 | #define ADC_SMPR2_SMP5_1 0x00010000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1463 | #define ADC_SMPR2_SMP5_2 0x00020000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1464 | #define ADC_SMPR2_SMP6 0x001C0000U /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1465 | #define ADC_SMPR2_SMP6_0 0x00040000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1466 | #define ADC_SMPR2_SMP6_1 0x00080000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1467 | #define ADC_SMPR2_SMP6_2 0x00100000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1468 | #define ADC_SMPR2_SMP7 0x00E00000U /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1469 | #define ADC_SMPR2_SMP7_0 0x00200000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1470 | #define ADC_SMPR2_SMP7_1 0x00400000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1471 | #define ADC_SMPR2_SMP7_2 0x00800000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1472 | #define ADC_SMPR2_SMP8 0x07000000U /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1473 | #define ADC_SMPR2_SMP8_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1474 | #define ADC_SMPR2_SMP8_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1475 | #define ADC_SMPR2_SMP8_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1476 | #define ADC_SMPR2_SMP9 0x38000000U /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */ |
<> | 144:ef7eb2e8f9f7 | 1477 | #define ADC_SMPR2_SMP9_0 0x08000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1478 | #define ADC_SMPR2_SMP9_1 0x10000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1479 | #define ADC_SMPR2_SMP9_2 0x20000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1480 | |
<> | 144:ef7eb2e8f9f7 | 1481 | /****************** Bit definition for ADC_JOFR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1482 | #define ADC_JOFR1_JOFFSET1 0x0FFFU /*!<Data offset for injected channel 1 */ |
<> | 144:ef7eb2e8f9f7 | 1483 | |
<> | 144:ef7eb2e8f9f7 | 1484 | /****************** Bit definition for ADC_JOFR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1485 | #define ADC_JOFR2_JOFFSET2 0x0FFFU /*!<Data offset for injected channel 2 */ |
<> | 144:ef7eb2e8f9f7 | 1486 | |
<> | 144:ef7eb2e8f9f7 | 1487 | /****************** Bit definition for ADC_JOFR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1488 | #define ADC_JOFR3_JOFFSET3 0x0FFFU /*!<Data offset for injected channel 3 */ |
<> | 144:ef7eb2e8f9f7 | 1489 | |
<> | 144:ef7eb2e8f9f7 | 1490 | /****************** Bit definition for ADC_JOFR4 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1491 | #define ADC_JOFR4_JOFFSET4 0x0FFFU /*!<Data offset for injected channel 4 */ |
<> | 144:ef7eb2e8f9f7 | 1492 | |
<> | 144:ef7eb2e8f9f7 | 1493 | /******************* Bit definition for ADC_HTR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1494 | #define ADC_HTR_HT 0x0FFFU /*!<Analog watchdog high threshold */ |
<> | 144:ef7eb2e8f9f7 | 1495 | |
<> | 144:ef7eb2e8f9f7 | 1496 | /******************* Bit definition for ADC_LTR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1497 | #define ADC_LTR_LT 0x0FFFU /*!<Analog watchdog low threshold */ |
<> | 144:ef7eb2e8f9f7 | 1498 | |
<> | 144:ef7eb2e8f9f7 | 1499 | /******************* Bit definition for ADC_SQR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1500 | #define ADC_SQR1_SQ13 0x0000001FU /*!<SQ13[4:0] bits (13th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1501 | #define ADC_SQR1_SQ13_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1502 | #define ADC_SQR1_SQ13_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1503 | #define ADC_SQR1_SQ13_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1504 | #define ADC_SQR1_SQ13_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1505 | #define ADC_SQR1_SQ13_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1506 | #define ADC_SQR1_SQ14 0x000003E0U /*!<SQ14[4:0] bits (14th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1507 | #define ADC_SQR1_SQ14_0 0x00000020U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1508 | #define ADC_SQR1_SQ14_1 0x00000040U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1509 | #define ADC_SQR1_SQ14_2 0x00000080U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1510 | #define ADC_SQR1_SQ14_3 0x00000100U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1511 | #define ADC_SQR1_SQ14_4 0x00000200U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1512 | #define ADC_SQR1_SQ15 0x00007C00U /*!<SQ15[4:0] bits (15th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1513 | #define ADC_SQR1_SQ15_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1514 | #define ADC_SQR1_SQ15_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1515 | #define ADC_SQR1_SQ15_2 0x00001000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1516 | #define ADC_SQR1_SQ15_3 0x00002000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1517 | #define ADC_SQR1_SQ15_4 0x00004000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1518 | #define ADC_SQR1_SQ16 0x000F8000U /*!<SQ16[4:0] bits (16th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1519 | #define ADC_SQR1_SQ16_0 0x00008000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1520 | #define ADC_SQR1_SQ16_1 0x00010000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1521 | #define ADC_SQR1_SQ16_2 0x00020000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1522 | #define ADC_SQR1_SQ16_3 0x00040000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1523 | #define ADC_SQR1_SQ16_4 0x00080000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1524 | #define ADC_SQR1_L 0x00F00000U /*!<L[3:0] bits (Regular channel sequence length) */ |
<> | 144:ef7eb2e8f9f7 | 1525 | #define ADC_SQR1_L_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1526 | #define ADC_SQR1_L_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1527 | #define ADC_SQR1_L_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1528 | #define ADC_SQR1_L_3 0x00800000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1529 | |
<> | 144:ef7eb2e8f9f7 | 1530 | /******************* Bit definition for ADC_SQR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1531 | #define ADC_SQR2_SQ7 0x0000001FU /*!<SQ7[4:0] bits (7th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1532 | #define ADC_SQR2_SQ7_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1533 | #define ADC_SQR2_SQ7_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1534 | #define ADC_SQR2_SQ7_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1535 | #define ADC_SQR2_SQ7_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1536 | #define ADC_SQR2_SQ7_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1537 | #define ADC_SQR2_SQ8 0x000003E0U /*!<SQ8[4:0] bits (8th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1538 | #define ADC_SQR2_SQ8_0 0x00000020U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1539 | #define ADC_SQR2_SQ8_1 0x00000040U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1540 | #define ADC_SQR2_SQ8_2 0x00000080U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1541 | #define ADC_SQR2_SQ8_3 0x00000100U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1542 | #define ADC_SQR2_SQ8_4 0x00000200U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1543 | #define ADC_SQR2_SQ9 0x00007C00U /*!<SQ9[4:0] bits (9th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1544 | #define ADC_SQR2_SQ9_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1545 | #define ADC_SQR2_SQ9_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1546 | #define ADC_SQR2_SQ9_2 0x00001000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1547 | #define ADC_SQR2_SQ9_3 0x00002000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1548 | #define ADC_SQR2_SQ9_4 0x00004000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1549 | #define ADC_SQR2_SQ10 0x000F8000U /*!<SQ10[4:0] bits (10th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1550 | #define ADC_SQR2_SQ10_0 0x00008000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1551 | #define ADC_SQR2_SQ10_1 0x00010000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1552 | #define ADC_SQR2_SQ10_2 0x00020000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1553 | #define ADC_SQR2_SQ10_3 0x00040000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1554 | #define ADC_SQR2_SQ10_4 0x00080000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1555 | #define ADC_SQR2_SQ11 0x01F00000U /*!<SQ11[4:0] bits (11th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1556 | #define ADC_SQR2_SQ11_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1557 | #define ADC_SQR2_SQ11_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1558 | #define ADC_SQR2_SQ11_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1559 | #define ADC_SQR2_SQ11_3 0x00800000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1560 | #define ADC_SQR2_SQ11_4 0x01000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1561 | #define ADC_SQR2_SQ12 0x3E000000U /*!<SQ12[4:0] bits (12th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1562 | #define ADC_SQR2_SQ12_0 0x02000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1563 | #define ADC_SQR2_SQ12_1 0x04000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1564 | #define ADC_SQR2_SQ12_2 0x08000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1565 | #define ADC_SQR2_SQ12_3 0x10000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1566 | #define ADC_SQR2_SQ12_4 0x20000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1567 | |
<> | 144:ef7eb2e8f9f7 | 1568 | /******************* Bit definition for ADC_SQR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1569 | #define ADC_SQR3_SQ1 0x0000001FU /*!<SQ1[4:0] bits (1st conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1570 | #define ADC_SQR3_SQ1_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1571 | #define ADC_SQR3_SQ1_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1572 | #define ADC_SQR3_SQ1_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1573 | #define ADC_SQR3_SQ1_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1574 | #define ADC_SQR3_SQ1_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1575 | #define ADC_SQR3_SQ2 0x000003E0U /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1576 | #define ADC_SQR3_SQ2_0 0x00000020U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1577 | #define ADC_SQR3_SQ2_1 0x00000040U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1578 | #define ADC_SQR3_SQ2_2 0x00000080U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1579 | #define ADC_SQR3_SQ2_3 0x00000100U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1580 | #define ADC_SQR3_SQ2_4 0x00000200U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1581 | #define ADC_SQR3_SQ3 0x00007C00U /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1582 | #define ADC_SQR3_SQ3_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1583 | #define ADC_SQR3_SQ3_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1584 | #define ADC_SQR3_SQ3_2 0x00001000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1585 | #define ADC_SQR3_SQ3_3 0x00002000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1586 | #define ADC_SQR3_SQ3_4 0x00004000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1587 | #define ADC_SQR3_SQ4 0x000F8000U /*!<SQ4[4:0] bits (4th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1588 | #define ADC_SQR3_SQ4_0 0x00008000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1589 | #define ADC_SQR3_SQ4_1 0x00010000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1590 | #define ADC_SQR3_SQ4_2 0x00020000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1591 | #define ADC_SQR3_SQ4_3 0x00040000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1592 | #define ADC_SQR3_SQ4_4 0x00080000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1593 | #define ADC_SQR3_SQ5 0x01F00000U /*!<SQ5[4:0] bits (5th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1594 | #define ADC_SQR3_SQ5_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1595 | #define ADC_SQR3_SQ5_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1596 | #define ADC_SQR3_SQ5_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1597 | #define ADC_SQR3_SQ5_3 0x00800000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1598 | #define ADC_SQR3_SQ5_4 0x01000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1599 | #define ADC_SQR3_SQ6 0x3E000000U /*!<SQ6[4:0] bits (6th conversion in regular sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1600 | #define ADC_SQR3_SQ6_0 0x02000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1601 | #define ADC_SQR3_SQ6_1 0x04000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1602 | #define ADC_SQR3_SQ6_2 0x08000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1603 | #define ADC_SQR3_SQ6_3 0x10000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1604 | #define ADC_SQR3_SQ6_4 0x20000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1605 | |
<> | 144:ef7eb2e8f9f7 | 1606 | /******************* Bit definition for ADC_JSQR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1607 | #define ADC_JSQR_JSQ1 0x0000001FU /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1608 | #define ADC_JSQR_JSQ1_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1609 | #define ADC_JSQR_JSQ1_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1610 | #define ADC_JSQR_JSQ1_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1611 | #define ADC_JSQR_JSQ1_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1612 | #define ADC_JSQR_JSQ1_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1613 | #define ADC_JSQR_JSQ2 0x000003E0U /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1614 | #define ADC_JSQR_JSQ2_0 0x00000020U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1615 | #define ADC_JSQR_JSQ2_1 0x00000040U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1616 | #define ADC_JSQR_JSQ2_2 0x00000080U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1617 | #define ADC_JSQR_JSQ2_3 0x00000100U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1618 | #define ADC_JSQR_JSQ2_4 0x00000200U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1619 | #define ADC_JSQR_JSQ3 0x00007C00U /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1620 | #define ADC_JSQR_JSQ3_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1621 | #define ADC_JSQR_JSQ3_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1622 | #define ADC_JSQR_JSQ3_2 0x00001000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1623 | #define ADC_JSQR_JSQ3_3 0x00002000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1624 | #define ADC_JSQR_JSQ3_4 0x00004000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1625 | #define ADC_JSQR_JSQ4 0x000F8000U /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */ |
<> | 144:ef7eb2e8f9f7 | 1626 | #define ADC_JSQR_JSQ4_0 0x00008000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1627 | #define ADC_JSQR_JSQ4_1 0x00010000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1628 | #define ADC_JSQR_JSQ4_2 0x00020000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1629 | #define ADC_JSQR_JSQ4_3 0x00040000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1630 | #define ADC_JSQR_JSQ4_4 0x00080000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1631 | #define ADC_JSQR_JL 0x00300000U /*!<JL[1:0] bits (Injected Sequence length) */ |
<> | 144:ef7eb2e8f9f7 | 1632 | #define ADC_JSQR_JL_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1633 | #define ADC_JSQR_JL_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1634 | |
<> | 144:ef7eb2e8f9f7 | 1635 | /******************* Bit definition for ADC_JDR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1636 | #define ADC_JDR1_JDATA 0xFFFFU /*!<Injected data */ |
<> | 144:ef7eb2e8f9f7 | 1637 | |
<> | 144:ef7eb2e8f9f7 | 1638 | /******************* Bit definition for ADC_JDR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1639 | #define ADC_JDR2_JDATA 0xFFFFU /*!<Injected data */ |
<> | 144:ef7eb2e8f9f7 | 1640 | |
<> | 144:ef7eb2e8f9f7 | 1641 | /******************* Bit definition for ADC_JDR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1642 | #define ADC_JDR3_JDATA 0xFFFFU /*!<Injected data */ |
<> | 144:ef7eb2e8f9f7 | 1643 | |
<> | 144:ef7eb2e8f9f7 | 1644 | /******************* Bit definition for ADC_JDR4 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1645 | #define ADC_JDR4_JDATA 0xFFFFU /*!<Injected data */ |
<> | 144:ef7eb2e8f9f7 | 1646 | |
<> | 144:ef7eb2e8f9f7 | 1647 | /******************** Bit definition for ADC_DR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1648 | #define ADC_DR_DATA 0x0000FFFFU /*!<Regular data */ |
<> | 144:ef7eb2e8f9f7 | 1649 | #define ADC_DR_ADC2DATA 0xFFFF0000U /*!<ADC2 data */ |
<> | 144:ef7eb2e8f9f7 | 1650 | |
<> | 144:ef7eb2e8f9f7 | 1651 | /******************* Bit definition for ADC_CSR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1652 | #define ADC_CSR_AWD1 0x00000001U /*!<ADC1 Analog watchdog flag */ |
<> | 144:ef7eb2e8f9f7 | 1653 | #define ADC_CSR_EOC1 0x00000002U /*!<ADC1 End of conversion */ |
<> | 144:ef7eb2e8f9f7 | 1654 | #define ADC_CSR_JEOC1 0x00000004U /*!<ADC1 Injected channel end of conversion */ |
<> | 144:ef7eb2e8f9f7 | 1655 | #define ADC_CSR_JSTRT1 0x00000008U /*!<ADC1 Injected channel Start flag */ |
<> | 144:ef7eb2e8f9f7 | 1656 | #define ADC_CSR_STRT1 0x00000010U /*!<ADC1 Regular channel Start flag */ |
<> | 144:ef7eb2e8f9f7 | 1657 | #define ADC_CSR_OVR1 0x00000020U /*!<ADC1 DMA overrun flag */ |
<> | 144:ef7eb2e8f9f7 | 1658 | #define ADC_CSR_AWD2 0x00000100U /*!<ADC2 Analog watchdog flag */ |
<> | 144:ef7eb2e8f9f7 | 1659 | #define ADC_CSR_EOC2 0x00000200U /*!<ADC2 End of conversion */ |
<> | 144:ef7eb2e8f9f7 | 1660 | #define ADC_CSR_JEOC2 0x00000400U /*!<ADC2 Injected channel end of conversion */ |
<> | 144:ef7eb2e8f9f7 | 1661 | #define ADC_CSR_JSTRT2 0x00000800U /*!<ADC2 Injected channel Start flag */ |
<> | 144:ef7eb2e8f9f7 | 1662 | #define ADC_CSR_STRT2 0x00001000U /*!<ADC2 Regular channel Start flag */ |
<> | 144:ef7eb2e8f9f7 | 1663 | #define ADC_CSR_OVR2 0x00002000U /*!<ADC2 DMA overrun flag */ |
<> | 144:ef7eb2e8f9f7 | 1664 | #define ADC_CSR_AWD3 0x00010000U /*!<ADC3 Analog watchdog flag */ |
<> | 144:ef7eb2e8f9f7 | 1665 | #define ADC_CSR_EOC3 0x00020000U /*!<ADC3 End of conversion */ |
<> | 144:ef7eb2e8f9f7 | 1666 | #define ADC_CSR_JEOC3 0x00040000U /*!<ADC3 Injected channel end of conversion */ |
<> | 144:ef7eb2e8f9f7 | 1667 | #define ADC_CSR_JSTRT3 0x00080000U /*!<ADC3 Injected channel Start flag */ |
<> | 144:ef7eb2e8f9f7 | 1668 | #define ADC_CSR_STRT3 0x00100000U /*!<ADC3 Regular channel Start flag */ |
<> | 144:ef7eb2e8f9f7 | 1669 | #define ADC_CSR_OVR3 0x00200000U /*!<ADC3 DMA overrun flag */ |
<> | 144:ef7eb2e8f9f7 | 1670 | |
<> | 144:ef7eb2e8f9f7 | 1671 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 1672 | #define ADC_CSR_DOVR1 ADC_CSR_OVR1 |
<> | 144:ef7eb2e8f9f7 | 1673 | #define ADC_CSR_DOVR2 ADC_CSR_OVR2 |
<> | 144:ef7eb2e8f9f7 | 1674 | #define ADC_CSR_DOVR3 ADC_CSR_OVR3 |
<> | 144:ef7eb2e8f9f7 | 1675 | |
<> | 144:ef7eb2e8f9f7 | 1676 | /******************* Bit definition for ADC_CCR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1677 | #define ADC_CCR_MULTI 0x0000001FU /*!<MULTI[4:0] bits (Multi-ADC mode selection) */ |
<> | 144:ef7eb2e8f9f7 | 1678 | #define ADC_CCR_MULTI_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1679 | #define ADC_CCR_MULTI_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1680 | #define ADC_CCR_MULTI_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1681 | #define ADC_CCR_MULTI_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1682 | #define ADC_CCR_MULTI_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1683 | #define ADC_CCR_DELAY 0x00000F00U /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */ |
<> | 144:ef7eb2e8f9f7 | 1684 | #define ADC_CCR_DELAY_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1685 | #define ADC_CCR_DELAY_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1686 | #define ADC_CCR_DELAY_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1687 | #define ADC_CCR_DELAY_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1688 | #define ADC_CCR_DDS 0x00002000U /*!<DMA disable selection (Multi-ADC mode) */ |
<> | 144:ef7eb2e8f9f7 | 1689 | #define ADC_CCR_DMA 0x0000C000U /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */ |
<> | 144:ef7eb2e8f9f7 | 1690 | #define ADC_CCR_DMA_0 0x00004000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1691 | #define ADC_CCR_DMA_1 0x00008000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1692 | #define ADC_CCR_ADCPRE 0x00030000U /*!<ADCPRE[1:0] bits (ADC prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 1693 | #define ADC_CCR_ADCPRE_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1694 | #define ADC_CCR_ADCPRE_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1695 | #define ADC_CCR_VBATE 0x00400000U /*!<VBAT Enable */ |
<> | 144:ef7eb2e8f9f7 | 1696 | #define ADC_CCR_TSVREFE 0x00800000U /*!<Temperature Sensor and VREFINT Enable */ |
<> | 144:ef7eb2e8f9f7 | 1697 | |
<> | 144:ef7eb2e8f9f7 | 1698 | /******************* Bit definition for ADC_CDR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1699 | #define ADC_CDR_DATA1 0x0000FFFFU /*!<1st data of a pair of regular conversions */ |
<> | 144:ef7eb2e8f9f7 | 1700 | #define ADC_CDR_DATA2 0xFFFF0000U /*!<2nd data of a pair of regular conversions */ |
<> | 144:ef7eb2e8f9f7 | 1701 | |
<> | 144:ef7eb2e8f9f7 | 1702 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 1703 | /* */ |
<> | 144:ef7eb2e8f9f7 | 1704 | /* Controller Area Network */ |
<> | 144:ef7eb2e8f9f7 | 1705 | /* */ |
<> | 144:ef7eb2e8f9f7 | 1706 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 1707 | /*!<CAN control and status registers */ |
<> | 144:ef7eb2e8f9f7 | 1708 | /******************* Bit definition for CAN_MCR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1709 | #define CAN_MCR_INRQ 0x00000001U /*!<Initialization Request */ |
<> | 144:ef7eb2e8f9f7 | 1710 | #define CAN_MCR_SLEEP 0x00000002U /*!<Sleep Mode Request */ |
<> | 144:ef7eb2e8f9f7 | 1711 | #define CAN_MCR_TXFP 0x00000004U /*!<Transmit FIFO Priority */ |
<> | 144:ef7eb2e8f9f7 | 1712 | #define CAN_MCR_RFLM 0x00000008U /*!<Receive FIFO Locked Mode */ |
<> | 144:ef7eb2e8f9f7 | 1713 | #define CAN_MCR_NART 0x00000010U /*!<No Automatic Retransmission */ |
<> | 144:ef7eb2e8f9f7 | 1714 | #define CAN_MCR_AWUM 0x00000020U /*!<Automatic Wakeup Mode */ |
<> | 144:ef7eb2e8f9f7 | 1715 | #define CAN_MCR_ABOM 0x00000040U /*!<Automatic Bus-Off Management */ |
<> | 144:ef7eb2e8f9f7 | 1716 | #define CAN_MCR_TTCM 0x00000080U /*!<Time Triggered Communication Mode */ |
<> | 144:ef7eb2e8f9f7 | 1717 | #define CAN_MCR_RESET 0x00008000U /*!<bxCAN software master reset */ |
<> | 144:ef7eb2e8f9f7 | 1718 | #define CAN_MCR_DBF 0x00010000U /*!<bxCAN Debug freeze */ |
<> | 144:ef7eb2e8f9f7 | 1719 | /******************* Bit definition for CAN_MSR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1720 | #define CAN_MSR_INAK 0x0001U /*!<Initialization Acknowledge */ |
<> | 144:ef7eb2e8f9f7 | 1721 | #define CAN_MSR_SLAK 0x0002U /*!<Sleep Acknowledge */ |
<> | 144:ef7eb2e8f9f7 | 1722 | #define CAN_MSR_ERRI 0x0004U /*!<Error Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 1723 | #define CAN_MSR_WKUI 0x0008U /*!<Wakeup Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 1724 | #define CAN_MSR_SLAKI 0x0010U /*!<Sleep Acknowledge Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 1725 | #define CAN_MSR_TXM 0x0100U /*!<Transmit Mode */ |
<> | 144:ef7eb2e8f9f7 | 1726 | #define CAN_MSR_RXM 0x0200U /*!<Receive Mode */ |
<> | 144:ef7eb2e8f9f7 | 1727 | #define CAN_MSR_SAMP 0x0400U /*!<Last Sample Point */ |
<> | 144:ef7eb2e8f9f7 | 1728 | #define CAN_MSR_RX 0x0800U /*!<CAN Rx Signal */ |
<> | 144:ef7eb2e8f9f7 | 1729 | |
<> | 144:ef7eb2e8f9f7 | 1730 | /******************* Bit definition for CAN_TSR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1731 | #define CAN_TSR_RQCP0 0x00000001U /*!<Request Completed Mailbox0 */ |
<> | 144:ef7eb2e8f9f7 | 1732 | #define CAN_TSR_TXOK0 0x00000002U /*!<Transmission OK of Mailbox0 */ |
<> | 144:ef7eb2e8f9f7 | 1733 | #define CAN_TSR_ALST0 0x00000004U /*!<Arbitration Lost for Mailbox0 */ |
<> | 144:ef7eb2e8f9f7 | 1734 | #define CAN_TSR_TERR0 0x00000008U /*!<Transmission Error of Mailbox0 */ |
<> | 144:ef7eb2e8f9f7 | 1735 | #define CAN_TSR_ABRQ0 0x00000080U /*!<Abort Request for Mailbox0 */ |
<> | 144:ef7eb2e8f9f7 | 1736 | #define CAN_TSR_RQCP1 0x00000100U /*!<Request Completed Mailbox1 */ |
<> | 144:ef7eb2e8f9f7 | 1737 | #define CAN_TSR_TXOK1 0x00000200U /*!<Transmission OK of Mailbox1 */ |
<> | 144:ef7eb2e8f9f7 | 1738 | #define CAN_TSR_ALST1 0x00000400U /*!<Arbitration Lost for Mailbox1 */ |
<> | 144:ef7eb2e8f9f7 | 1739 | #define CAN_TSR_TERR1 0x00000800U /*!<Transmission Error of Mailbox1 */ |
<> | 144:ef7eb2e8f9f7 | 1740 | #define CAN_TSR_ABRQ1 0x00008000U /*!<Abort Request for Mailbox 1 */ |
<> | 144:ef7eb2e8f9f7 | 1741 | #define CAN_TSR_RQCP2 0x00010000U /*!<Request Completed Mailbox2 */ |
<> | 144:ef7eb2e8f9f7 | 1742 | #define CAN_TSR_TXOK2 0x00020000U /*!<Transmission OK of Mailbox 2 */ |
<> | 144:ef7eb2e8f9f7 | 1743 | #define CAN_TSR_ALST2 0x00040000U /*!<Arbitration Lost for mailbox 2 */ |
<> | 144:ef7eb2e8f9f7 | 1744 | #define CAN_TSR_TERR2 0x00080000U /*!<Transmission Error of Mailbox 2 */ |
<> | 144:ef7eb2e8f9f7 | 1745 | #define CAN_TSR_ABRQ2 0x00800000U /*!<Abort Request for Mailbox 2 */ |
<> | 144:ef7eb2e8f9f7 | 1746 | #define CAN_TSR_CODE 0x03000000U /*!<Mailbox Code */ |
<> | 144:ef7eb2e8f9f7 | 1747 | |
<> | 144:ef7eb2e8f9f7 | 1748 | #define CAN_TSR_TME 0x1C000000U /*!<TME[2:0] bits */ |
<> | 144:ef7eb2e8f9f7 | 1749 | #define CAN_TSR_TME0 0x04000000U /*!<Transmit Mailbox 0 Empty */ |
<> | 144:ef7eb2e8f9f7 | 1750 | #define CAN_TSR_TME1 0x08000000U /*!<Transmit Mailbox 1 Empty */ |
<> | 144:ef7eb2e8f9f7 | 1751 | #define CAN_TSR_TME2 0x10000000U /*!<Transmit Mailbox 2 Empty */ |
<> | 144:ef7eb2e8f9f7 | 1752 | |
<> | 144:ef7eb2e8f9f7 | 1753 | #define CAN_TSR_LOW 0xE0000000U /*!<LOW[2:0] bits */ |
<> | 144:ef7eb2e8f9f7 | 1754 | #define CAN_TSR_LOW0 0x20000000U /*!<Lowest Priority Flag for Mailbox 0 */ |
<> | 144:ef7eb2e8f9f7 | 1755 | #define CAN_TSR_LOW1 0x40000000U /*!<Lowest Priority Flag for Mailbox 1 */ |
<> | 144:ef7eb2e8f9f7 | 1756 | #define CAN_TSR_LOW2 0x80000000U /*!<Lowest Priority Flag for Mailbox 2 */ |
<> | 144:ef7eb2e8f9f7 | 1757 | |
<> | 144:ef7eb2e8f9f7 | 1758 | /******************* Bit definition for CAN_RF0R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1759 | #define CAN_RF0R_FMP0 0x03U /*!<FIFO 0 Message Pending */ |
<> | 144:ef7eb2e8f9f7 | 1760 | #define CAN_RF0R_FULL0 0x08U /*!<FIFO 0 Full */ |
<> | 144:ef7eb2e8f9f7 | 1761 | #define CAN_RF0R_FOVR0 0x10U /*!<FIFO 0 Overrun */ |
<> | 144:ef7eb2e8f9f7 | 1762 | #define CAN_RF0R_RFOM0 0x20U /*!<Release FIFO 0 Output Mailbox */ |
<> | 144:ef7eb2e8f9f7 | 1763 | |
<> | 144:ef7eb2e8f9f7 | 1764 | /******************* Bit definition for CAN_RF1R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1765 | #define CAN_RF1R_FMP1 0x03U /*!<FIFO 1 Message Pending */ |
<> | 144:ef7eb2e8f9f7 | 1766 | #define CAN_RF1R_FULL1 0x08U /*!<FIFO 1 Full */ |
<> | 144:ef7eb2e8f9f7 | 1767 | #define CAN_RF1R_FOVR1 0x10U /*!<FIFO 1 Overrun */ |
<> | 144:ef7eb2e8f9f7 | 1768 | #define CAN_RF1R_RFOM1 0x20U /*!<Release FIFO 1 Output Mailbox */ |
<> | 144:ef7eb2e8f9f7 | 1769 | |
<> | 144:ef7eb2e8f9f7 | 1770 | /******************** Bit definition for CAN_IER register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1771 | #define CAN_IER_TMEIE 0x00000001U /*!<Transmit Mailbox Empty Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1772 | #define CAN_IER_FMPIE0 0x00000002U /*!<FIFO Message Pending Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1773 | #define CAN_IER_FFIE0 0x00000004U /*!<FIFO Full Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1774 | #define CAN_IER_FOVIE0 0x00000008U /*!<FIFO Overrun Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1775 | #define CAN_IER_FMPIE1 0x00000010U /*!<FIFO Message Pending Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1776 | #define CAN_IER_FFIE1 0x00000020U /*!<FIFO Full Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1777 | #define CAN_IER_FOVIE1 0x00000040U /*!<FIFO Overrun Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1778 | #define CAN_IER_EWGIE 0x00000100U /*!<Error Warning Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1779 | #define CAN_IER_EPVIE 0x00000200U /*!<Error Passive Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1780 | #define CAN_IER_BOFIE 0x00000400U /*!<Bus-Off Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1781 | #define CAN_IER_LECIE 0x00000800U /*!<Last Error Code Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1782 | #define CAN_IER_ERRIE 0x00008000U /*!<Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1783 | #define CAN_IER_WKUIE 0x00010000U /*!<Wakeup Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1784 | #define CAN_IER_SLKIE 0x00020000U /*!<Sleep Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 1785 | #define CAN_IER_EWGIE 0x00000100U /*!<Error warning interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 1786 | #define CAN_IER_EPVIE 0x00000200U /*!<Error passive interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 1787 | #define CAN_IER_BOFIE 0x00000400U /*!<Bus-off interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 1788 | #define CAN_IER_LECIE 0x00000800U /*!<Last error code interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 1789 | #define CAN_IER_ERRIE 0x00008000U /*!<Error interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 1790 | |
<> | 144:ef7eb2e8f9f7 | 1791 | |
<> | 144:ef7eb2e8f9f7 | 1792 | /******************** Bit definition for CAN_ESR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1793 | #define CAN_ESR_EWGF 0x00000001U /*!<Error Warning Flag */ |
<> | 144:ef7eb2e8f9f7 | 1794 | #define CAN_ESR_EPVF 0x00000002U /*!<Error Passive Flag */ |
<> | 144:ef7eb2e8f9f7 | 1795 | #define CAN_ESR_BOFF 0x00000004U /*!<Bus-Off Flag */ |
<> | 144:ef7eb2e8f9f7 | 1796 | |
<> | 144:ef7eb2e8f9f7 | 1797 | #define CAN_ESR_LEC 0x00000070U /*!<LEC[2:0] bits (Last Error Code) */ |
<> | 144:ef7eb2e8f9f7 | 1798 | #define CAN_ESR_LEC_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1799 | #define CAN_ESR_LEC_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1800 | #define CAN_ESR_LEC_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1801 | |
<> | 144:ef7eb2e8f9f7 | 1802 | #define CAN_ESR_TEC 0x00FF0000U /*!<Least significant byte of the 9-bit Transmit Error Counter */ |
<> | 144:ef7eb2e8f9f7 | 1803 | #define CAN_ESR_REC 0xFF000000U /*!<Receive Error Counter */ |
<> | 144:ef7eb2e8f9f7 | 1804 | |
<> | 144:ef7eb2e8f9f7 | 1805 | /******************* Bit definition for CAN_BTR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1806 | #define CAN_BTR_BRP 0x000003FFU /*!<Baud Rate Prescaler */ |
<> | 144:ef7eb2e8f9f7 | 1807 | #define CAN_BTR_TS1 0x000F0000U /*!<Time Segment 1 */ |
<> | 144:ef7eb2e8f9f7 | 1808 | #define CAN_BTR_TS1_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1809 | #define CAN_BTR_TS1_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1810 | #define CAN_BTR_TS1_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1811 | #define CAN_BTR_TS1_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1812 | #define CAN_BTR_TS2 0x00700000U /*!<Time Segment 2 */ |
<> | 144:ef7eb2e8f9f7 | 1813 | #define CAN_BTR_TS2_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1814 | #define CAN_BTR_TS2_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1815 | #define CAN_BTR_TS2_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1816 | #define CAN_BTR_SJW 0x03000000U /*!<Resynchronization Jump Width */ |
<> | 144:ef7eb2e8f9f7 | 1817 | #define CAN_BTR_SJW_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1818 | #define CAN_BTR_SJW_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1819 | #define CAN_BTR_LBKM 0x40000000U /*!<Loop Back Mode (Debug) */ |
<> | 144:ef7eb2e8f9f7 | 1820 | #define CAN_BTR_SILM 0x80000000U /*!<Silent Mode */ |
<> | 144:ef7eb2e8f9f7 | 1821 | |
<> | 144:ef7eb2e8f9f7 | 1822 | |
<> | 144:ef7eb2e8f9f7 | 1823 | /*!<Mailbox registers */ |
<> | 144:ef7eb2e8f9f7 | 1824 | /****************** Bit definition for CAN_TI0R register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1825 | #define CAN_TI0R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */ |
<> | 144:ef7eb2e8f9f7 | 1826 | #define CAN_TI0R_RTR 0x00000002U /*!<Remote Transmission Request */ |
<> | 144:ef7eb2e8f9f7 | 1827 | #define CAN_TI0R_IDE 0x00000004U /*!<Identifier Extension */ |
<> | 144:ef7eb2e8f9f7 | 1828 | #define CAN_TI0R_EXID 0x001FFFF8U /*!<Extended Identifier */ |
<> | 144:ef7eb2e8f9f7 | 1829 | #define CAN_TI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */ |
<> | 144:ef7eb2e8f9f7 | 1830 | |
<> | 144:ef7eb2e8f9f7 | 1831 | /****************** Bit definition for CAN_TDT0R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1832 | #define CAN_TDT0R_DLC 0x0000000FU /*!<Data Length Code */ |
<> | 144:ef7eb2e8f9f7 | 1833 | #define CAN_TDT0R_TGT 0x00000100U /*!<Transmit Global Time */ |
<> | 144:ef7eb2e8f9f7 | 1834 | #define CAN_TDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */ |
<> | 144:ef7eb2e8f9f7 | 1835 | |
<> | 144:ef7eb2e8f9f7 | 1836 | /****************** Bit definition for CAN_TDL0R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1837 | #define CAN_TDL0R_DATA0 0x000000FFU /*!<Data byte 0 */ |
<> | 144:ef7eb2e8f9f7 | 1838 | #define CAN_TDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */ |
<> | 144:ef7eb2e8f9f7 | 1839 | #define CAN_TDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */ |
<> | 144:ef7eb2e8f9f7 | 1840 | #define CAN_TDL0R_DATA3 0xFF000000U /*!<Data byte 3 */ |
<> | 144:ef7eb2e8f9f7 | 1841 | |
<> | 144:ef7eb2e8f9f7 | 1842 | /****************** Bit definition for CAN_TDH0R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1843 | #define CAN_TDH0R_DATA4 0x000000FFU /*!<Data byte 4 */ |
<> | 144:ef7eb2e8f9f7 | 1844 | #define CAN_TDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */ |
<> | 144:ef7eb2e8f9f7 | 1845 | #define CAN_TDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */ |
<> | 144:ef7eb2e8f9f7 | 1846 | #define CAN_TDH0R_DATA7 0xFF000000U /*!<Data byte 7 */ |
<> | 144:ef7eb2e8f9f7 | 1847 | |
<> | 144:ef7eb2e8f9f7 | 1848 | /******************* Bit definition for CAN_TI1R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1849 | #define CAN_TI1R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */ |
<> | 144:ef7eb2e8f9f7 | 1850 | #define CAN_TI1R_RTR 0x00000002U /*!<Remote Transmission Request */ |
<> | 144:ef7eb2e8f9f7 | 1851 | #define CAN_TI1R_IDE 0x00000004U /*!<Identifier Extension */ |
<> | 144:ef7eb2e8f9f7 | 1852 | #define CAN_TI1R_EXID 0x001FFFF8U /*!<Extended Identifier */ |
<> | 144:ef7eb2e8f9f7 | 1853 | #define CAN_TI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */ |
<> | 144:ef7eb2e8f9f7 | 1854 | |
<> | 144:ef7eb2e8f9f7 | 1855 | /******************* Bit definition for CAN_TDT1R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1856 | #define CAN_TDT1R_DLC 0x0000000FU /*!<Data Length Code */ |
<> | 144:ef7eb2e8f9f7 | 1857 | #define CAN_TDT1R_TGT 0x00000100U /*!<Transmit Global Time */ |
<> | 144:ef7eb2e8f9f7 | 1858 | #define CAN_TDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */ |
<> | 144:ef7eb2e8f9f7 | 1859 | |
<> | 144:ef7eb2e8f9f7 | 1860 | /******************* Bit definition for CAN_TDL1R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1861 | #define CAN_TDL1R_DATA0 0x000000FFU /*!<Data byte 0 */ |
<> | 144:ef7eb2e8f9f7 | 1862 | #define CAN_TDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */ |
<> | 144:ef7eb2e8f9f7 | 1863 | #define CAN_TDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */ |
<> | 144:ef7eb2e8f9f7 | 1864 | #define CAN_TDL1R_DATA3 0xFF000000U /*!<Data byte 3 */ |
<> | 144:ef7eb2e8f9f7 | 1865 | |
<> | 144:ef7eb2e8f9f7 | 1866 | /******************* Bit definition for CAN_TDH1R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1867 | #define CAN_TDH1R_DATA4 0x000000FFU /*!<Data byte 4 */ |
<> | 144:ef7eb2e8f9f7 | 1868 | #define CAN_TDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */ |
<> | 144:ef7eb2e8f9f7 | 1869 | #define CAN_TDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */ |
<> | 144:ef7eb2e8f9f7 | 1870 | #define CAN_TDH1R_DATA7 0xFF000000U /*!<Data byte 7 */ |
<> | 144:ef7eb2e8f9f7 | 1871 | |
<> | 144:ef7eb2e8f9f7 | 1872 | /******************* Bit definition for CAN_TI2R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1873 | #define CAN_TI2R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */ |
<> | 144:ef7eb2e8f9f7 | 1874 | #define CAN_TI2R_RTR 0x00000002U /*!<Remote Transmission Request */ |
<> | 144:ef7eb2e8f9f7 | 1875 | #define CAN_TI2R_IDE 0x00000004U /*!<Identifier Extension */ |
<> | 144:ef7eb2e8f9f7 | 1876 | #define CAN_TI2R_EXID 0x001FFFF8U /*!<Extended identifier */ |
<> | 144:ef7eb2e8f9f7 | 1877 | #define CAN_TI2R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */ |
<> | 144:ef7eb2e8f9f7 | 1878 | |
<> | 144:ef7eb2e8f9f7 | 1879 | /******************* Bit definition for CAN_TDT2R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1880 | #define CAN_TDT2R_DLC 0x0000000FU /*!<Data Length Code */ |
<> | 144:ef7eb2e8f9f7 | 1881 | #define CAN_TDT2R_TGT 0x00000100U /*!<Transmit Global Time */ |
<> | 144:ef7eb2e8f9f7 | 1882 | #define CAN_TDT2R_TIME 0xFFFF0000U /*!<Message Time Stamp */ |
<> | 144:ef7eb2e8f9f7 | 1883 | |
<> | 144:ef7eb2e8f9f7 | 1884 | /******************* Bit definition for CAN_TDL2R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1885 | #define CAN_TDL2R_DATA0 0x000000FFU /*!<Data byte 0 */ |
<> | 144:ef7eb2e8f9f7 | 1886 | #define CAN_TDL2R_DATA1 0x0000FF00U /*!<Data byte 1 */ |
<> | 144:ef7eb2e8f9f7 | 1887 | #define CAN_TDL2R_DATA2 0x00FF0000U /*!<Data byte 2 */ |
<> | 144:ef7eb2e8f9f7 | 1888 | #define CAN_TDL2R_DATA3 0xFF000000U /*!<Data byte 3 */ |
<> | 144:ef7eb2e8f9f7 | 1889 | |
<> | 144:ef7eb2e8f9f7 | 1890 | /******************* Bit definition for CAN_TDH2R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1891 | #define CAN_TDH2R_DATA4 0x000000FFU /*!<Data byte 4 */ |
<> | 144:ef7eb2e8f9f7 | 1892 | #define CAN_TDH2R_DATA5 0x0000FF00U /*!<Data byte 5 */ |
<> | 144:ef7eb2e8f9f7 | 1893 | #define CAN_TDH2R_DATA6 0x00FF0000U /*!<Data byte 6 */ |
<> | 144:ef7eb2e8f9f7 | 1894 | #define CAN_TDH2R_DATA7 0xFF000000U /*!<Data byte 7 */ |
<> | 144:ef7eb2e8f9f7 | 1895 | |
<> | 144:ef7eb2e8f9f7 | 1896 | /******************* Bit definition for CAN_RI0R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1897 | #define CAN_RI0R_RTR 0x00000002U /*!<Remote Transmission Request */ |
<> | 144:ef7eb2e8f9f7 | 1898 | #define CAN_RI0R_IDE 0x00000004U /*!<Identifier Extension */ |
<> | 144:ef7eb2e8f9f7 | 1899 | #define CAN_RI0R_EXID 0x001FFFF8U /*!<Extended Identifier */ |
<> | 144:ef7eb2e8f9f7 | 1900 | #define CAN_RI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */ |
<> | 144:ef7eb2e8f9f7 | 1901 | |
<> | 144:ef7eb2e8f9f7 | 1902 | /******************* Bit definition for CAN_RDT0R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1903 | #define CAN_RDT0R_DLC 0x0000000FU /*!<Data Length Code */ |
<> | 144:ef7eb2e8f9f7 | 1904 | #define CAN_RDT0R_FMI 0x0000FF00U /*!<Filter Match Index */ |
<> | 144:ef7eb2e8f9f7 | 1905 | #define CAN_RDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */ |
<> | 144:ef7eb2e8f9f7 | 1906 | |
<> | 144:ef7eb2e8f9f7 | 1907 | /******************* Bit definition for CAN_RDL0R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1908 | #define CAN_RDL0R_DATA0 0x000000FFU /*!<Data byte 0 */ |
<> | 144:ef7eb2e8f9f7 | 1909 | #define CAN_RDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */ |
<> | 144:ef7eb2e8f9f7 | 1910 | #define CAN_RDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */ |
<> | 144:ef7eb2e8f9f7 | 1911 | #define CAN_RDL0R_DATA3 0xFF000000U /*!<Data byte 3 */ |
<> | 144:ef7eb2e8f9f7 | 1912 | |
<> | 144:ef7eb2e8f9f7 | 1913 | /******************* Bit definition for CAN_RDH0R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1914 | #define CAN_RDH0R_DATA4 0x000000FFU /*!<Data byte 4 */ |
<> | 144:ef7eb2e8f9f7 | 1915 | #define CAN_RDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */ |
<> | 144:ef7eb2e8f9f7 | 1916 | #define CAN_RDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */ |
<> | 144:ef7eb2e8f9f7 | 1917 | #define CAN_RDH0R_DATA7 0xFF000000U /*!<Data byte 7 */ |
<> | 144:ef7eb2e8f9f7 | 1918 | |
<> | 144:ef7eb2e8f9f7 | 1919 | /******************* Bit definition for CAN_RI1R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1920 | #define CAN_RI1R_RTR 0x00000002U /*!<Remote Transmission Request */ |
<> | 144:ef7eb2e8f9f7 | 1921 | #define CAN_RI1R_IDE 0x00000004U /*!<Identifier Extension */ |
<> | 144:ef7eb2e8f9f7 | 1922 | #define CAN_RI1R_EXID 0x001FFFF8U /*!<Extended identifier */ |
<> | 144:ef7eb2e8f9f7 | 1923 | #define CAN_RI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */ |
<> | 144:ef7eb2e8f9f7 | 1924 | |
<> | 144:ef7eb2e8f9f7 | 1925 | /******************* Bit definition for CAN_RDT1R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1926 | #define CAN_RDT1R_DLC 0x0000000FU /*!<Data Length Code */ |
<> | 144:ef7eb2e8f9f7 | 1927 | #define CAN_RDT1R_FMI 0x0000FF00U /*!<Filter Match Index */ |
<> | 144:ef7eb2e8f9f7 | 1928 | #define CAN_RDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */ |
<> | 144:ef7eb2e8f9f7 | 1929 | |
<> | 144:ef7eb2e8f9f7 | 1930 | /******************* Bit definition for CAN_RDL1R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1931 | #define CAN_RDL1R_DATA0 0x000000FFU /*!<Data byte 0 */ |
<> | 144:ef7eb2e8f9f7 | 1932 | #define CAN_RDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */ |
<> | 144:ef7eb2e8f9f7 | 1933 | #define CAN_RDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */ |
<> | 144:ef7eb2e8f9f7 | 1934 | #define CAN_RDL1R_DATA3 0xFF000000U /*!<Data byte 3 */ |
<> | 144:ef7eb2e8f9f7 | 1935 | |
<> | 144:ef7eb2e8f9f7 | 1936 | /******************* Bit definition for CAN_RDH1R register ******************/ |
<> | 144:ef7eb2e8f9f7 | 1937 | #define CAN_RDH1R_DATA4 0x000000FFU /*!<Data byte 4 */ |
<> | 144:ef7eb2e8f9f7 | 1938 | #define CAN_RDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */ |
<> | 144:ef7eb2e8f9f7 | 1939 | #define CAN_RDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */ |
<> | 144:ef7eb2e8f9f7 | 1940 | #define CAN_RDH1R_DATA7 0xFF000000U /*!<Data byte 7 */ |
<> | 144:ef7eb2e8f9f7 | 1941 | |
<> | 144:ef7eb2e8f9f7 | 1942 | /*!<CAN filter registers */ |
<> | 144:ef7eb2e8f9f7 | 1943 | /******************* Bit definition for CAN_FMR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 1944 | #define CAN_FMR_FINIT 0x01U /*!<Filter Init Mode */ |
<> | 144:ef7eb2e8f9f7 | 1945 | #define CAN_FMR_CAN2SB 0x00003F00U /*!<CAN2 start bank */ |
<> | 144:ef7eb2e8f9f7 | 1946 | |
<> | 144:ef7eb2e8f9f7 | 1947 | /******************* Bit definition for CAN_FM1R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1948 | #define CAN_FM1R_FBM 0x0FFFFFFFU /*!<Filter Mode */ |
<> | 144:ef7eb2e8f9f7 | 1949 | #define CAN_FM1R_FBM0 0x00000001U /*!<Filter Init Mode bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1950 | #define CAN_FM1R_FBM1 0x00000002U /*!<Filter Init Mode bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1951 | #define CAN_FM1R_FBM2 0x00000004U /*!<Filter Init Mode bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1952 | #define CAN_FM1R_FBM3 0x00000008U /*!<Filter Init Mode bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1953 | #define CAN_FM1R_FBM4 0x00000010U /*!<Filter Init Mode bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1954 | #define CAN_FM1R_FBM5 0x00000020U /*!<Filter Init Mode bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 1955 | #define CAN_FM1R_FBM6 0x00000040U /*!<Filter Init Mode bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 1956 | #define CAN_FM1R_FBM7 0x00000080U /*!<Filter Init Mode bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 1957 | #define CAN_FM1R_FBM8 0x00000100U /*!<Filter Init Mode bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 1958 | #define CAN_FM1R_FBM9 0x00000200U /*!<Filter Init Mode bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 1959 | #define CAN_FM1R_FBM10 0x00000400U /*!<Filter Init Mode bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 1960 | #define CAN_FM1R_FBM11 0x00000800U /*!<Filter Init Mode bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 1961 | #define CAN_FM1R_FBM12 0x00001000U /*!<Filter Init Mode bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 1962 | #define CAN_FM1R_FBM13 0x00002000U /*!<Filter Init Mode bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 1963 | #define CAN_FM1R_FBM14 0x00004000U /*!<Filter Init Mode bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 1964 | #define CAN_FM1R_FBM15 0x00008000U /*!<Filter Init Mode bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 1965 | #define CAN_FM1R_FBM16 0x00010000U /*!<Filter Init Mode bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 1966 | #define CAN_FM1R_FBM17 0x00020000U /*!<Filter Init Mode bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 1967 | #define CAN_FM1R_FBM18 0x00040000U /*!<Filter Init Mode bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 1968 | #define CAN_FM1R_FBM19 0x00080000U /*!<Filter Init Mode bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 1969 | #define CAN_FM1R_FBM20 0x00100000U /*!<Filter Init Mode bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 1970 | #define CAN_FM1R_FBM21 0x00200000U /*!<Filter Init Mode bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 1971 | #define CAN_FM1R_FBM22 0x00400000U /*!<Filter Init Mode bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 1972 | #define CAN_FM1R_FBM23 0x00800000U /*!<Filter Init Mode bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 1973 | #define CAN_FM1R_FBM24 0x01000000U /*!<Filter Init Mode bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 1974 | #define CAN_FM1R_FBM25 0x02000000U /*!<Filter Init Mode bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 1975 | #define CAN_FM1R_FBM26 0x04000000U /*!<Filter Init Mode bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 1976 | #define CAN_FM1R_FBM27 0x08000000U /*!<Filter Init Mode bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 1977 | |
<> | 144:ef7eb2e8f9f7 | 1978 | /******************* Bit definition for CAN_FS1R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 1979 | #define CAN_FS1R_FSC 0x0FFFFFFFU /*!<Filter Scale Configuration */ |
<> | 144:ef7eb2e8f9f7 | 1980 | #define CAN_FS1R_FSC0 0x00000001U /*!<Filter Scale Configuration bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 1981 | #define CAN_FS1R_FSC1 0x00000002U /*!<Filter Scale Configuration bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 1982 | #define CAN_FS1R_FSC2 0x00000004U /*!<Filter Scale Configuration bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 1983 | #define CAN_FS1R_FSC3 0x00000008U /*!<Filter Scale Configuration bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 1984 | #define CAN_FS1R_FSC4 0x00000010U /*!<Filter Scale Configuration bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 1985 | #define CAN_FS1R_FSC5 0x00000020U /*!<Filter Scale Configuration bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 1986 | #define CAN_FS1R_FSC6 0x00000040U /*!<Filter Scale Configuration bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 1987 | #define CAN_FS1R_FSC7 0x00000080U /*!<Filter Scale Configuration bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 1988 | #define CAN_FS1R_FSC8 0x00000100U /*!<Filter Scale Configuration bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 1989 | #define CAN_FS1R_FSC9 0x00000200U /*!<Filter Scale Configuration bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 1990 | #define CAN_FS1R_FSC10 0x00000400U /*!<Filter Scale Configuration bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 1991 | #define CAN_FS1R_FSC11 0x00000800U /*!<Filter Scale Configuration bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 1992 | #define CAN_FS1R_FSC12 0x00001000U /*!<Filter Scale Configuration bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 1993 | #define CAN_FS1R_FSC13 0x00002000U /*!<Filter Scale Configuration bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 1994 | #define CAN_FS1R_FSC14 0x00004000U /*!<Filter Scale Configuration bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 1995 | #define CAN_FS1R_FSC15 0x00008000U /*!<Filter Scale Configuration bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 1996 | #define CAN_FS1R_FSC16 0x00010000U /*!<Filter Scale Configuration bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 1997 | #define CAN_FS1R_FSC17 0x00020000U /*!<Filter Scale Configuration bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 1998 | #define CAN_FS1R_FSC18 0x00040000U /*!<Filter Scale Configuration bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 1999 | #define CAN_FS1R_FSC19 0x00080000U /*!<Filter Scale Configuration bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2000 | #define CAN_FS1R_FSC20 0x00100000U /*!<Filter Scale Configuration bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2001 | #define CAN_FS1R_FSC21 0x00200000U /*!<Filter Scale Configuration bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2002 | #define CAN_FS1R_FSC22 0x00400000U /*!<Filter Scale Configuration bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2003 | #define CAN_FS1R_FSC23 0x00800000U /*!<Filter Scale Configuration bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2004 | #define CAN_FS1R_FSC24 0x01000000U /*!<Filter Scale Configuration bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2005 | #define CAN_FS1R_FSC25 0x02000000U /*!<Filter Scale Configuration bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2006 | #define CAN_FS1R_FSC26 0x04000000U /*!<Filter Scale Configuration bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2007 | #define CAN_FS1R_FSC27 0x08000000U /*!<Filter Scale Configuration bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2008 | |
<> | 144:ef7eb2e8f9f7 | 2009 | /****************** Bit definition for CAN_FFA1R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2010 | #define CAN_FFA1R_FFA 0x0FFFFFFFU /*!<Filter FIFO Assignment */ |
<> | 144:ef7eb2e8f9f7 | 2011 | #define CAN_FFA1R_FFA0 0x00000001U /*!<Filter FIFO Assignment bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2012 | #define CAN_FFA1R_FFA1 0x00000002U /*!<Filter FIFO Assignment bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2013 | #define CAN_FFA1R_FFA2 0x00000004U /*!<Filter FIFO Assignment bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2014 | #define CAN_FFA1R_FFA3 0x00000008U /*!<Filter FIFO Assignment bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2015 | #define CAN_FFA1R_FFA4 0x00000010U /*!<Filter FIFO Assignment bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2016 | #define CAN_FFA1R_FFA5 0x00000020U /*!<Filter FIFO Assignment bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2017 | #define CAN_FFA1R_FFA6 0x00000040U /*!<Filter FIFO Assignment bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2018 | #define CAN_FFA1R_FFA7 0x00000080U /*!<Filter FIFO Assignment bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2019 | #define CAN_FFA1R_FFA8 0x00000100U /*!<Filter FIFO Assignment bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2020 | #define CAN_FFA1R_FFA9 0x00000200U /*!<Filter FIFO Assignment bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2021 | #define CAN_FFA1R_FFA10 0x00000400U /*!<Filter FIFO Assignment bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2022 | #define CAN_FFA1R_FFA11 0x00000800U /*!<Filter FIFO Assignment bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2023 | #define CAN_FFA1R_FFA12 0x00001000U /*!<Filter FIFO Assignment bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2024 | #define CAN_FFA1R_FFA13 0x00002000U /*!<Filter FIFO Assignment bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2025 | #define CAN_FFA1R_FFA14 0x00004000U /*!<Filter FIFO Assignment bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2026 | #define CAN_FFA1R_FFA15 0x00008000U /*!<Filter FIFO Assignment bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2027 | #define CAN_FFA1R_FFA16 0x00010000U /*!<Filter FIFO Assignment bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2028 | #define CAN_FFA1R_FFA17 0x00020000U /*!<Filter FIFO Assignment bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2029 | #define CAN_FFA1R_FFA18 0x00040000U /*!<Filter FIFO Assignment bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2030 | #define CAN_FFA1R_FFA19 0x00080000U /*!<Filter FIFO Assignment bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2031 | #define CAN_FFA1R_FFA20 0x00100000U /*!<Filter FIFO Assignment bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2032 | #define CAN_FFA1R_FFA21 0x00200000U /*!<Filter FIFO Assignment bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2033 | #define CAN_FFA1R_FFA22 0x00400000U /*!<Filter FIFO Assignment bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2034 | #define CAN_FFA1R_FFA23 0x00800000U /*!<Filter FIFO Assignment bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2035 | #define CAN_FFA1R_FFA24 0x01000000U /*!<Filter FIFO Assignment bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2036 | #define CAN_FFA1R_FFA25 0x02000000U /*!<Filter FIFO Assignment bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2037 | #define CAN_FFA1R_FFA26 0x04000000U /*!<Filter FIFO Assignment bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2038 | #define CAN_FFA1R_FFA27 0x08000000U /*!<Filter FIFO Assignment bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2039 | |
<> | 144:ef7eb2e8f9f7 | 2040 | /******************* Bit definition for CAN_FA1R register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2041 | #define CAN_FA1R_FACT 0x0FFFFFFFU /*!<Filter Active */ |
<> | 144:ef7eb2e8f9f7 | 2042 | #define CAN_FA1R_FACT0 0x00000001U /*!<Filter Active bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2043 | #define CAN_FA1R_FACT1 0x00000002U /*!<Filter Active bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2044 | #define CAN_FA1R_FACT2 0x00000004U /*!<Filter Active bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2045 | #define CAN_FA1R_FACT3 0x00000008U /*!<Filter Active bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2046 | #define CAN_FA1R_FACT4 0x00000010U /*!<Filter Active bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2047 | #define CAN_FA1R_FACT5 0x00000020U /*!<Filter Active bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2048 | #define CAN_FA1R_FACT6 0x00000040U /*!<Filter Active bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2049 | #define CAN_FA1R_FACT7 0x00000080U /*!<Filter Active bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2050 | #define CAN_FA1R_FACT8 0x00000100U /*!<Filter Active bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2051 | #define CAN_FA1R_FACT9 0x00000200U /*!<Filter Active bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2052 | #define CAN_FA1R_FACT10 0x00000400U /*!<Filter Active bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2053 | #define CAN_FA1R_FACT11 0x00000800U /*!<Filter Active bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2054 | #define CAN_FA1R_FACT12 0x00001000U /*!<Filter Active bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2055 | #define CAN_FA1R_FACT13 0x00002000U /*!<Filter Active bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2056 | #define CAN_FA1R_FACT14 0x00004000U /*!<Filter Active bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2057 | #define CAN_FA1R_FACT15 0x00008000U /*!<Filter Active bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2058 | #define CAN_FA1R_FACT16 0x00010000U /*!<Filter Active bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2059 | #define CAN_FA1R_FACT17 0x00020000U /*!<Filter Active bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2060 | #define CAN_FA1R_FACT18 0x00040000U /*!<Filter Active bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2061 | #define CAN_FA1R_FACT19 0x00080000U /*!<Filter Active bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2062 | #define CAN_FA1R_FACT20 0x00100000U /*!<Filter Active bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2063 | #define CAN_FA1R_FACT21 0x00200000U /*!<Filter Active bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2064 | #define CAN_FA1R_FACT22 0x00400000U /*!<Filter Active bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2065 | #define CAN_FA1R_FACT23 0x00800000U /*!<Filter Active bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2066 | #define CAN_FA1R_FACT24 0x01000000U /*!<Filter Active bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2067 | #define CAN_FA1R_FACT25 0x02000000U /*!<Filter Active bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2068 | #define CAN_FA1R_FACT26 0x04000000U /*!<Filter Active bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2069 | #define CAN_FA1R_FACT27 0x08000000U /*!<Filter Active bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2070 | |
<> | 144:ef7eb2e8f9f7 | 2071 | /******************* Bit definition for CAN_F0R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2072 | #define CAN_F0R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2073 | #define CAN_F0R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2074 | #define CAN_F0R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2075 | #define CAN_F0R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2076 | #define CAN_F0R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2077 | #define CAN_F0R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2078 | #define CAN_F0R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2079 | #define CAN_F0R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2080 | #define CAN_F0R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2081 | #define CAN_F0R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2082 | #define CAN_F0R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2083 | #define CAN_F0R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2084 | #define CAN_F0R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2085 | #define CAN_F0R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2086 | #define CAN_F0R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2087 | #define CAN_F0R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2088 | #define CAN_F0R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2089 | #define CAN_F0R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2090 | #define CAN_F0R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2091 | #define CAN_F0R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2092 | #define CAN_F0R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2093 | #define CAN_F0R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2094 | #define CAN_F0R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2095 | #define CAN_F0R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2096 | #define CAN_F0R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2097 | #define CAN_F0R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2098 | #define CAN_F0R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2099 | #define CAN_F0R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2100 | #define CAN_F0R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2101 | #define CAN_F0R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2102 | #define CAN_F0R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2103 | #define CAN_F0R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2104 | |
<> | 144:ef7eb2e8f9f7 | 2105 | /******************* Bit definition for CAN_F1R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2106 | #define CAN_F1R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2107 | #define CAN_F1R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2108 | #define CAN_F1R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2109 | #define CAN_F1R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2110 | #define CAN_F1R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2111 | #define CAN_F1R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2112 | #define CAN_F1R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2113 | #define CAN_F1R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2114 | #define CAN_F1R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2115 | #define CAN_F1R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2116 | #define CAN_F1R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2117 | #define CAN_F1R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2118 | #define CAN_F1R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2119 | #define CAN_F1R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2120 | #define CAN_F1R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2121 | #define CAN_F1R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2122 | #define CAN_F1R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2123 | #define CAN_F1R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2124 | #define CAN_F1R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2125 | #define CAN_F1R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2126 | #define CAN_F1R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2127 | #define CAN_F1R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2128 | #define CAN_F1R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2129 | #define CAN_F1R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2130 | #define CAN_F1R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2131 | #define CAN_F1R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2132 | #define CAN_F1R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2133 | #define CAN_F1R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2134 | #define CAN_F1R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2135 | #define CAN_F1R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2136 | #define CAN_F1R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2137 | #define CAN_F1R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2138 | |
<> | 144:ef7eb2e8f9f7 | 2139 | /******************* Bit definition for CAN_F2R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2140 | #define CAN_F2R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2141 | #define CAN_F2R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2142 | #define CAN_F2R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2143 | #define CAN_F2R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2144 | #define CAN_F2R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2145 | #define CAN_F2R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2146 | #define CAN_F2R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2147 | #define CAN_F2R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2148 | #define CAN_F2R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2149 | #define CAN_F2R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2150 | #define CAN_F2R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2151 | #define CAN_F2R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2152 | #define CAN_F2R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2153 | #define CAN_F2R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2154 | #define CAN_F2R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2155 | #define CAN_F2R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2156 | #define CAN_F2R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2157 | #define CAN_F2R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2158 | #define CAN_F2R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2159 | #define CAN_F2R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2160 | #define CAN_F2R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2161 | #define CAN_F2R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2162 | #define CAN_F2R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2163 | #define CAN_F2R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2164 | #define CAN_F2R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2165 | #define CAN_F2R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2166 | #define CAN_F2R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2167 | #define CAN_F2R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2168 | #define CAN_F2R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2169 | #define CAN_F2R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2170 | #define CAN_F2R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2171 | #define CAN_F2R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2172 | |
<> | 144:ef7eb2e8f9f7 | 2173 | /******************* Bit definition for CAN_F3R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2174 | #define CAN_F3R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2175 | #define CAN_F3R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2176 | #define CAN_F3R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2177 | #define CAN_F3R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2178 | #define CAN_F3R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2179 | #define CAN_F3R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2180 | #define CAN_F3R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2181 | #define CAN_F3R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2182 | #define CAN_F3R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2183 | #define CAN_F3R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2184 | #define CAN_F3R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2185 | #define CAN_F3R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2186 | #define CAN_F3R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2187 | #define CAN_F3R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2188 | #define CAN_F3R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2189 | #define CAN_F3R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2190 | #define CAN_F3R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2191 | #define CAN_F3R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2192 | #define CAN_F3R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2193 | #define CAN_F3R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2194 | #define CAN_F3R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2195 | #define CAN_F3R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2196 | #define CAN_F3R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2197 | #define CAN_F3R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2198 | #define CAN_F3R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2199 | #define CAN_F3R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2200 | #define CAN_F3R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2201 | #define CAN_F3R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2202 | #define CAN_F3R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2203 | #define CAN_F3R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2204 | #define CAN_F3R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2205 | #define CAN_F3R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2206 | |
<> | 144:ef7eb2e8f9f7 | 2207 | /******************* Bit definition for CAN_F4R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2208 | #define CAN_F4R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2209 | #define CAN_F4R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2210 | #define CAN_F4R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2211 | #define CAN_F4R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2212 | #define CAN_F4R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2213 | #define CAN_F4R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2214 | #define CAN_F4R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2215 | #define CAN_F4R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2216 | #define CAN_F4R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2217 | #define CAN_F4R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2218 | #define CAN_F4R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2219 | #define CAN_F4R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2220 | #define CAN_F4R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2221 | #define CAN_F4R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2222 | #define CAN_F4R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2223 | #define CAN_F4R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2224 | #define CAN_F4R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2225 | #define CAN_F4R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2226 | #define CAN_F4R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2227 | #define CAN_F4R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2228 | #define CAN_F4R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2229 | #define CAN_F4R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2230 | #define CAN_F4R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2231 | #define CAN_F4R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2232 | #define CAN_F4R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2233 | #define CAN_F4R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2234 | #define CAN_F4R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2235 | #define CAN_F4R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2236 | #define CAN_F4R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2237 | #define CAN_F4R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2238 | #define CAN_F4R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2239 | #define CAN_F4R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2240 | |
<> | 144:ef7eb2e8f9f7 | 2241 | /******************* Bit definition for CAN_F5R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2242 | #define CAN_F5R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2243 | #define CAN_F5R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2244 | #define CAN_F5R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2245 | #define CAN_F5R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2246 | #define CAN_F5R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2247 | #define CAN_F5R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2248 | #define CAN_F5R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2249 | #define CAN_F5R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2250 | #define CAN_F5R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2251 | #define CAN_F5R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2252 | #define CAN_F5R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2253 | #define CAN_F5R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2254 | #define CAN_F5R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2255 | #define CAN_F5R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2256 | #define CAN_F5R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2257 | #define CAN_F5R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2258 | #define CAN_F5R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2259 | #define CAN_F5R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2260 | #define CAN_F5R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2261 | #define CAN_F5R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2262 | #define CAN_F5R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2263 | #define CAN_F5R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2264 | #define CAN_F5R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2265 | #define CAN_F5R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2266 | #define CAN_F5R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2267 | #define CAN_F5R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2268 | #define CAN_F5R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2269 | #define CAN_F5R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2270 | #define CAN_F5R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2271 | #define CAN_F5R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2272 | #define CAN_F5R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2273 | #define CAN_F5R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2274 | |
<> | 144:ef7eb2e8f9f7 | 2275 | /******************* Bit definition for CAN_F6R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2276 | #define CAN_F6R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2277 | #define CAN_F6R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2278 | #define CAN_F6R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2279 | #define CAN_F6R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2280 | #define CAN_F6R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2281 | #define CAN_F6R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2282 | #define CAN_F6R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2283 | #define CAN_F6R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2284 | #define CAN_F6R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2285 | #define CAN_F6R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2286 | #define CAN_F6R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2287 | #define CAN_F6R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2288 | #define CAN_F6R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2289 | #define CAN_F6R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2290 | #define CAN_F6R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2291 | #define CAN_F6R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2292 | #define CAN_F6R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2293 | #define CAN_F6R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2294 | #define CAN_F6R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2295 | #define CAN_F6R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2296 | #define CAN_F6R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2297 | #define CAN_F6R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2298 | #define CAN_F6R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2299 | #define CAN_F6R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2300 | #define CAN_F6R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2301 | #define CAN_F6R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2302 | #define CAN_F6R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2303 | #define CAN_F6R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2304 | #define CAN_F6R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2305 | #define CAN_F6R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2306 | #define CAN_F6R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2307 | #define CAN_F6R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2308 | |
<> | 144:ef7eb2e8f9f7 | 2309 | /******************* Bit definition for CAN_F7R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2310 | #define CAN_F7R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2311 | #define CAN_F7R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2312 | #define CAN_F7R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2313 | #define CAN_F7R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2314 | #define CAN_F7R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2315 | #define CAN_F7R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2316 | #define CAN_F7R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2317 | #define CAN_F7R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2318 | #define CAN_F7R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2319 | #define CAN_F7R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2320 | #define CAN_F7R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2321 | #define CAN_F7R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2322 | #define CAN_F7R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2323 | #define CAN_F7R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2324 | #define CAN_F7R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2325 | #define CAN_F7R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2326 | #define CAN_F7R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2327 | #define CAN_F7R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2328 | #define CAN_F7R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2329 | #define CAN_F7R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2330 | #define CAN_F7R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2331 | #define CAN_F7R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2332 | #define CAN_F7R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2333 | #define CAN_F7R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2334 | #define CAN_F7R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2335 | #define CAN_F7R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2336 | #define CAN_F7R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2337 | #define CAN_F7R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2338 | #define CAN_F7R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2339 | #define CAN_F7R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2340 | #define CAN_F7R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2341 | #define CAN_F7R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2342 | |
<> | 144:ef7eb2e8f9f7 | 2343 | /******************* Bit definition for CAN_F8R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2344 | #define CAN_F8R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2345 | #define CAN_F8R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2346 | #define CAN_F8R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2347 | #define CAN_F8R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2348 | #define CAN_F8R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2349 | #define CAN_F8R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2350 | #define CAN_F8R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2351 | #define CAN_F8R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2352 | #define CAN_F8R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2353 | #define CAN_F8R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2354 | #define CAN_F8R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2355 | #define CAN_F8R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2356 | #define CAN_F8R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2357 | #define CAN_F8R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2358 | #define CAN_F8R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2359 | #define CAN_F8R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2360 | #define CAN_F8R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2361 | #define CAN_F8R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2362 | #define CAN_F8R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2363 | #define CAN_F8R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2364 | #define CAN_F8R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2365 | #define CAN_F8R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2366 | #define CAN_F8R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2367 | #define CAN_F8R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2368 | #define CAN_F8R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2369 | #define CAN_F8R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2370 | #define CAN_F8R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2371 | #define CAN_F8R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2372 | #define CAN_F8R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2373 | #define CAN_F8R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2374 | #define CAN_F8R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2375 | #define CAN_F8R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2376 | |
<> | 144:ef7eb2e8f9f7 | 2377 | /******************* Bit definition for CAN_F9R1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2378 | #define CAN_F9R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2379 | #define CAN_F9R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2380 | #define CAN_F9R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2381 | #define CAN_F9R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2382 | #define CAN_F9R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2383 | #define CAN_F9R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2384 | #define CAN_F9R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2385 | #define CAN_F9R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2386 | #define CAN_F9R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2387 | #define CAN_F9R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2388 | #define CAN_F9R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2389 | #define CAN_F9R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2390 | #define CAN_F9R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2391 | #define CAN_F9R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2392 | #define CAN_F9R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2393 | #define CAN_F9R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2394 | #define CAN_F9R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2395 | #define CAN_F9R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2396 | #define CAN_F9R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2397 | #define CAN_F9R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2398 | #define CAN_F9R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2399 | #define CAN_F9R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2400 | #define CAN_F9R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2401 | #define CAN_F9R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2402 | #define CAN_F9R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2403 | #define CAN_F9R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2404 | #define CAN_F9R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2405 | #define CAN_F9R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2406 | #define CAN_F9R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2407 | #define CAN_F9R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2408 | #define CAN_F9R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2409 | #define CAN_F9R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2410 | |
<> | 144:ef7eb2e8f9f7 | 2411 | /******************* Bit definition for CAN_F10R1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 2412 | #define CAN_F10R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2413 | #define CAN_F10R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2414 | #define CAN_F10R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2415 | #define CAN_F10R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2416 | #define CAN_F10R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2417 | #define CAN_F10R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2418 | #define CAN_F10R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2419 | #define CAN_F10R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2420 | #define CAN_F10R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2421 | #define CAN_F10R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2422 | #define CAN_F10R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2423 | #define CAN_F10R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2424 | #define CAN_F10R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2425 | #define CAN_F10R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2426 | #define CAN_F10R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2427 | #define CAN_F10R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2428 | #define CAN_F10R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2429 | #define CAN_F10R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2430 | #define CAN_F10R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2431 | #define CAN_F10R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2432 | #define CAN_F10R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2433 | #define CAN_F10R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2434 | #define CAN_F10R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2435 | #define CAN_F10R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2436 | #define CAN_F10R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2437 | #define CAN_F10R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2438 | #define CAN_F10R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2439 | #define CAN_F10R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2440 | #define CAN_F10R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2441 | #define CAN_F10R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2442 | #define CAN_F10R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2443 | #define CAN_F10R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2444 | |
<> | 144:ef7eb2e8f9f7 | 2445 | /******************* Bit definition for CAN_F11R1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 2446 | #define CAN_F11R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2447 | #define CAN_F11R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2448 | #define CAN_F11R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2449 | #define CAN_F11R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2450 | #define CAN_F11R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2451 | #define CAN_F11R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2452 | #define CAN_F11R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2453 | #define CAN_F11R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2454 | #define CAN_F11R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2455 | #define CAN_F11R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2456 | #define CAN_F11R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2457 | #define CAN_F11R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2458 | #define CAN_F11R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2459 | #define CAN_F11R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2460 | #define CAN_F11R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2461 | #define CAN_F11R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2462 | #define CAN_F11R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2463 | #define CAN_F11R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2464 | #define CAN_F11R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2465 | #define CAN_F11R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2466 | #define CAN_F11R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2467 | #define CAN_F11R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2468 | #define CAN_F11R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2469 | #define CAN_F11R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2470 | #define CAN_F11R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2471 | #define CAN_F11R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2472 | #define CAN_F11R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2473 | #define CAN_F11R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2474 | #define CAN_F11R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2475 | #define CAN_F11R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2476 | #define CAN_F11R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2477 | #define CAN_F11R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2478 | |
<> | 144:ef7eb2e8f9f7 | 2479 | /******************* Bit definition for CAN_F12R1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 2480 | #define CAN_F12R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2481 | #define CAN_F12R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2482 | #define CAN_F12R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2483 | #define CAN_F12R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2484 | #define CAN_F12R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2485 | #define CAN_F12R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2486 | #define CAN_F12R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2487 | #define CAN_F12R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2488 | #define CAN_F12R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2489 | #define CAN_F12R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2490 | #define CAN_F12R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2491 | #define CAN_F12R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2492 | #define CAN_F12R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2493 | #define CAN_F12R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2494 | #define CAN_F12R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2495 | #define CAN_F12R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2496 | #define CAN_F12R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2497 | #define CAN_F12R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2498 | #define CAN_F12R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2499 | #define CAN_F12R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2500 | #define CAN_F12R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2501 | #define CAN_F12R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2502 | #define CAN_F12R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2503 | #define CAN_F12R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2504 | #define CAN_F12R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2505 | #define CAN_F12R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2506 | #define CAN_F12R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2507 | #define CAN_F12R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2508 | #define CAN_F12R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2509 | #define CAN_F12R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2510 | #define CAN_F12R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2511 | #define CAN_F12R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2512 | |
<> | 144:ef7eb2e8f9f7 | 2513 | /******************* Bit definition for CAN_F13R1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 2514 | #define CAN_F13R1_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2515 | #define CAN_F13R1_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2516 | #define CAN_F13R1_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2517 | #define CAN_F13R1_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2518 | #define CAN_F13R1_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2519 | #define CAN_F13R1_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2520 | #define CAN_F13R1_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2521 | #define CAN_F13R1_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2522 | #define CAN_F13R1_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2523 | #define CAN_F13R1_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2524 | #define CAN_F13R1_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2525 | #define CAN_F13R1_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2526 | #define CAN_F13R1_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2527 | #define CAN_F13R1_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2528 | #define CAN_F13R1_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2529 | #define CAN_F13R1_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2530 | #define CAN_F13R1_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2531 | #define CAN_F13R1_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2532 | #define CAN_F13R1_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2533 | #define CAN_F13R1_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2534 | #define CAN_F13R1_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2535 | #define CAN_F13R1_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2536 | #define CAN_F13R1_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2537 | #define CAN_F13R1_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2538 | #define CAN_F13R1_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2539 | #define CAN_F13R1_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2540 | #define CAN_F13R1_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2541 | #define CAN_F13R1_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2542 | #define CAN_F13R1_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2543 | #define CAN_F13R1_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2544 | #define CAN_F13R1_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2545 | #define CAN_F13R1_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2546 | |
<> | 144:ef7eb2e8f9f7 | 2547 | /******************* Bit definition for CAN_F0R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2548 | #define CAN_F0R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2549 | #define CAN_F0R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2550 | #define CAN_F0R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2551 | #define CAN_F0R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2552 | #define CAN_F0R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2553 | #define CAN_F0R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2554 | #define CAN_F0R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2555 | #define CAN_F0R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2556 | #define CAN_F0R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2557 | #define CAN_F0R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2558 | #define CAN_F0R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2559 | #define CAN_F0R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2560 | #define CAN_F0R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2561 | #define CAN_F0R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2562 | #define CAN_F0R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2563 | #define CAN_F0R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2564 | #define CAN_F0R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2565 | #define CAN_F0R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2566 | #define CAN_F0R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2567 | #define CAN_F0R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2568 | #define CAN_F0R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2569 | #define CAN_F0R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2570 | #define CAN_F0R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2571 | #define CAN_F0R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2572 | #define CAN_F0R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2573 | #define CAN_F0R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2574 | #define CAN_F0R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2575 | #define CAN_F0R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2576 | #define CAN_F0R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2577 | #define CAN_F0R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2578 | #define CAN_F0R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2579 | #define CAN_F0R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2580 | |
<> | 144:ef7eb2e8f9f7 | 2581 | /******************* Bit definition for CAN_F1R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2582 | #define CAN_F1R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2583 | #define CAN_F1R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2584 | #define CAN_F1R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2585 | #define CAN_F1R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2586 | #define CAN_F1R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2587 | #define CAN_F1R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2588 | #define CAN_F1R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2589 | #define CAN_F1R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2590 | #define CAN_F1R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2591 | #define CAN_F1R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2592 | #define CAN_F1R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2593 | #define CAN_F1R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2594 | #define CAN_F1R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2595 | #define CAN_F1R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2596 | #define CAN_F1R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2597 | #define CAN_F1R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2598 | #define CAN_F1R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2599 | #define CAN_F1R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2600 | #define CAN_F1R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2601 | #define CAN_F1R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2602 | #define CAN_F1R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2603 | #define CAN_F1R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2604 | #define CAN_F1R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2605 | #define CAN_F1R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2606 | #define CAN_F1R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2607 | #define CAN_F1R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2608 | #define CAN_F1R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2609 | #define CAN_F1R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2610 | #define CAN_F1R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2611 | #define CAN_F1R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2612 | #define CAN_F1R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2613 | #define CAN_F1R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2614 | |
<> | 144:ef7eb2e8f9f7 | 2615 | /******************* Bit definition for CAN_F2R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2616 | #define CAN_F2R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2617 | #define CAN_F2R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2618 | #define CAN_F2R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2619 | #define CAN_F2R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2620 | #define CAN_F2R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2621 | #define CAN_F2R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2622 | #define CAN_F2R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2623 | #define CAN_F2R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2624 | #define CAN_F2R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2625 | #define CAN_F2R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2626 | #define CAN_F2R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2627 | #define CAN_F2R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2628 | #define CAN_F2R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2629 | #define CAN_F2R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2630 | #define CAN_F2R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2631 | #define CAN_F2R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2632 | #define CAN_F2R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2633 | #define CAN_F2R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2634 | #define CAN_F2R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2635 | #define CAN_F2R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2636 | #define CAN_F2R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2637 | #define CAN_F2R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2638 | #define CAN_F2R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2639 | #define CAN_F2R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2640 | #define CAN_F2R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2641 | #define CAN_F2R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2642 | #define CAN_F2R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2643 | #define CAN_F2R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2644 | #define CAN_F2R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2645 | #define CAN_F2R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2646 | #define CAN_F2R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2647 | #define CAN_F2R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2648 | |
<> | 144:ef7eb2e8f9f7 | 2649 | /******************* Bit definition for CAN_F3R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2650 | #define CAN_F3R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2651 | #define CAN_F3R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2652 | #define CAN_F3R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2653 | #define CAN_F3R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2654 | #define CAN_F3R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2655 | #define CAN_F3R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2656 | #define CAN_F3R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2657 | #define CAN_F3R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2658 | #define CAN_F3R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2659 | #define CAN_F3R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2660 | #define CAN_F3R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2661 | #define CAN_F3R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2662 | #define CAN_F3R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2663 | #define CAN_F3R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2664 | #define CAN_F3R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2665 | #define CAN_F3R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2666 | #define CAN_F3R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2667 | #define CAN_F3R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2668 | #define CAN_F3R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2669 | #define CAN_F3R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2670 | #define CAN_F3R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2671 | #define CAN_F3R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2672 | #define CAN_F3R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2673 | #define CAN_F3R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2674 | #define CAN_F3R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2675 | #define CAN_F3R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2676 | #define CAN_F3R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2677 | #define CAN_F3R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2678 | #define CAN_F3R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2679 | #define CAN_F3R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2680 | #define CAN_F3R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2681 | #define CAN_F3R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2682 | |
<> | 144:ef7eb2e8f9f7 | 2683 | /******************* Bit definition for CAN_F4R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2684 | #define CAN_F4R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2685 | #define CAN_F4R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2686 | #define CAN_F4R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2687 | #define CAN_F4R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2688 | #define CAN_F4R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2689 | #define CAN_F4R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2690 | #define CAN_F4R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2691 | #define CAN_F4R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2692 | #define CAN_F4R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2693 | #define CAN_F4R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2694 | #define CAN_F4R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2695 | #define CAN_F4R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2696 | #define CAN_F4R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2697 | #define CAN_F4R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2698 | #define CAN_F4R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2699 | #define CAN_F4R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2700 | #define CAN_F4R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2701 | #define CAN_F4R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2702 | #define CAN_F4R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2703 | #define CAN_F4R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2704 | #define CAN_F4R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2705 | #define CAN_F4R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2706 | #define CAN_F4R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2707 | #define CAN_F4R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2708 | #define CAN_F4R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2709 | #define CAN_F4R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2710 | #define CAN_F4R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2711 | #define CAN_F4R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2712 | #define CAN_F4R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2713 | #define CAN_F4R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2714 | #define CAN_F4R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2715 | #define CAN_F4R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2716 | |
<> | 144:ef7eb2e8f9f7 | 2717 | /******************* Bit definition for CAN_F5R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2718 | #define CAN_F5R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2719 | #define CAN_F5R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2720 | #define CAN_F5R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2721 | #define CAN_F5R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2722 | #define CAN_F5R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2723 | #define CAN_F5R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2724 | #define CAN_F5R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2725 | #define CAN_F5R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2726 | #define CAN_F5R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2727 | #define CAN_F5R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2728 | #define CAN_F5R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2729 | #define CAN_F5R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2730 | #define CAN_F5R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2731 | #define CAN_F5R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2732 | #define CAN_F5R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2733 | #define CAN_F5R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2734 | #define CAN_F5R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2735 | #define CAN_F5R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2736 | #define CAN_F5R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2737 | #define CAN_F5R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2738 | #define CAN_F5R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2739 | #define CAN_F5R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2740 | #define CAN_F5R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2741 | #define CAN_F5R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2742 | #define CAN_F5R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2743 | #define CAN_F5R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2744 | #define CAN_F5R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2745 | #define CAN_F5R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2746 | #define CAN_F5R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2747 | #define CAN_F5R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2748 | #define CAN_F5R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2749 | #define CAN_F5R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2750 | |
<> | 144:ef7eb2e8f9f7 | 2751 | /******************* Bit definition for CAN_F6R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2752 | #define CAN_F6R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2753 | #define CAN_F6R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2754 | #define CAN_F6R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2755 | #define CAN_F6R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2756 | #define CAN_F6R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2757 | #define CAN_F6R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2758 | #define CAN_F6R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2759 | #define CAN_F6R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2760 | #define CAN_F6R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2761 | #define CAN_F6R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2762 | #define CAN_F6R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2763 | #define CAN_F6R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2764 | #define CAN_F6R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2765 | #define CAN_F6R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2766 | #define CAN_F6R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2767 | #define CAN_F6R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2768 | #define CAN_F6R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2769 | #define CAN_F6R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2770 | #define CAN_F6R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2771 | #define CAN_F6R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2772 | #define CAN_F6R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2773 | #define CAN_F6R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2774 | #define CAN_F6R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2775 | #define CAN_F6R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2776 | #define CAN_F6R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2777 | #define CAN_F6R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2778 | #define CAN_F6R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2779 | #define CAN_F6R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2780 | #define CAN_F6R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2781 | #define CAN_F6R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2782 | #define CAN_F6R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2783 | #define CAN_F6R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2784 | |
<> | 144:ef7eb2e8f9f7 | 2785 | /******************* Bit definition for CAN_F7R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2786 | #define CAN_F7R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2787 | #define CAN_F7R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2788 | #define CAN_F7R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2789 | #define CAN_F7R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2790 | #define CAN_F7R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2791 | #define CAN_F7R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2792 | #define CAN_F7R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2793 | #define CAN_F7R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2794 | #define CAN_F7R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2795 | #define CAN_F7R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2796 | #define CAN_F7R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2797 | #define CAN_F7R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2798 | #define CAN_F7R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2799 | #define CAN_F7R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2800 | #define CAN_F7R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2801 | #define CAN_F7R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2802 | #define CAN_F7R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2803 | #define CAN_F7R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2804 | #define CAN_F7R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2805 | #define CAN_F7R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2806 | #define CAN_F7R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2807 | #define CAN_F7R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2808 | #define CAN_F7R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2809 | #define CAN_F7R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2810 | #define CAN_F7R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2811 | #define CAN_F7R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2812 | #define CAN_F7R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2813 | #define CAN_F7R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2814 | #define CAN_F7R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2815 | #define CAN_F7R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2816 | #define CAN_F7R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2817 | #define CAN_F7R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2818 | |
<> | 144:ef7eb2e8f9f7 | 2819 | /******************* Bit definition for CAN_F8R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2820 | #define CAN_F8R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2821 | #define CAN_F8R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2822 | #define CAN_F8R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2823 | #define CAN_F8R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2824 | #define CAN_F8R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2825 | #define CAN_F8R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2826 | #define CAN_F8R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2827 | #define CAN_F8R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2828 | #define CAN_F8R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2829 | #define CAN_F8R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2830 | #define CAN_F8R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2831 | #define CAN_F8R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2832 | #define CAN_F8R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2833 | #define CAN_F8R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2834 | #define CAN_F8R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2835 | #define CAN_F8R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2836 | #define CAN_F8R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2837 | #define CAN_F8R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2838 | #define CAN_F8R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2839 | #define CAN_F8R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2840 | #define CAN_F8R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2841 | #define CAN_F8R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2842 | #define CAN_F8R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2843 | #define CAN_F8R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2844 | #define CAN_F8R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2845 | #define CAN_F8R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2846 | #define CAN_F8R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2847 | #define CAN_F8R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2848 | #define CAN_F8R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2849 | #define CAN_F8R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2850 | #define CAN_F8R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2851 | #define CAN_F8R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2852 | |
<> | 144:ef7eb2e8f9f7 | 2853 | /******************* Bit definition for CAN_F9R2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 2854 | #define CAN_F9R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2855 | #define CAN_F9R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2856 | #define CAN_F9R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2857 | #define CAN_F9R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2858 | #define CAN_F9R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2859 | #define CAN_F9R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2860 | #define CAN_F9R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2861 | #define CAN_F9R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2862 | #define CAN_F9R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2863 | #define CAN_F9R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2864 | #define CAN_F9R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2865 | #define CAN_F9R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2866 | #define CAN_F9R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2867 | #define CAN_F9R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2868 | #define CAN_F9R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2869 | #define CAN_F9R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2870 | #define CAN_F9R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2871 | #define CAN_F9R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2872 | #define CAN_F9R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2873 | #define CAN_F9R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2874 | #define CAN_F9R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2875 | #define CAN_F9R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2876 | #define CAN_F9R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2877 | #define CAN_F9R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2878 | #define CAN_F9R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2879 | #define CAN_F9R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2880 | #define CAN_F9R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2881 | #define CAN_F9R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2882 | #define CAN_F9R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2883 | #define CAN_F9R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2884 | #define CAN_F9R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2885 | #define CAN_F9R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2886 | |
<> | 144:ef7eb2e8f9f7 | 2887 | /******************* Bit definition for CAN_F10R2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 2888 | #define CAN_F10R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2889 | #define CAN_F10R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2890 | #define CAN_F10R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2891 | #define CAN_F10R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2892 | #define CAN_F10R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2893 | #define CAN_F10R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2894 | #define CAN_F10R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2895 | #define CAN_F10R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2896 | #define CAN_F10R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2897 | #define CAN_F10R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2898 | #define CAN_F10R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2899 | #define CAN_F10R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2900 | #define CAN_F10R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2901 | #define CAN_F10R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2902 | #define CAN_F10R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2903 | #define CAN_F10R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2904 | #define CAN_F10R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2905 | #define CAN_F10R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2906 | #define CAN_F10R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2907 | #define CAN_F10R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2908 | #define CAN_F10R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2909 | #define CAN_F10R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2910 | #define CAN_F10R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2911 | #define CAN_F10R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2912 | #define CAN_F10R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2913 | #define CAN_F10R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2914 | #define CAN_F10R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2915 | #define CAN_F10R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2916 | #define CAN_F10R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2917 | #define CAN_F10R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2918 | #define CAN_F10R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2919 | #define CAN_F10R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2920 | |
<> | 144:ef7eb2e8f9f7 | 2921 | /******************* Bit definition for CAN_F11R2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 2922 | #define CAN_F11R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2923 | #define CAN_F11R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2924 | #define CAN_F11R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2925 | #define CAN_F11R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2926 | #define CAN_F11R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2927 | #define CAN_F11R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2928 | #define CAN_F11R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2929 | #define CAN_F11R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2930 | #define CAN_F11R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2931 | #define CAN_F11R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2932 | #define CAN_F11R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2933 | #define CAN_F11R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2934 | #define CAN_F11R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2935 | #define CAN_F11R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2936 | #define CAN_F11R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2937 | #define CAN_F11R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2938 | #define CAN_F11R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2939 | #define CAN_F11R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2940 | #define CAN_F11R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2941 | #define CAN_F11R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2942 | #define CAN_F11R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2943 | #define CAN_F11R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2944 | #define CAN_F11R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2945 | #define CAN_F11R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2946 | #define CAN_F11R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2947 | #define CAN_F11R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2948 | #define CAN_F11R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2949 | #define CAN_F11R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2950 | #define CAN_F11R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2951 | #define CAN_F11R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2952 | #define CAN_F11R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2953 | #define CAN_F11R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2954 | |
<> | 144:ef7eb2e8f9f7 | 2955 | /******************* Bit definition for CAN_F12R2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 2956 | #define CAN_F12R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2957 | #define CAN_F12R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2958 | #define CAN_F12R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2959 | #define CAN_F12R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2960 | #define CAN_F12R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2961 | #define CAN_F12R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2962 | #define CAN_F12R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2963 | #define CAN_F12R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2964 | #define CAN_F12R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2965 | #define CAN_F12R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 2966 | #define CAN_F12R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 2967 | #define CAN_F12R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 2968 | #define CAN_F12R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 2969 | #define CAN_F12R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 2970 | #define CAN_F12R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 2971 | #define CAN_F12R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 2972 | #define CAN_F12R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 2973 | #define CAN_F12R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 2974 | #define CAN_F12R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 2975 | #define CAN_F12R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 2976 | #define CAN_F12R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 2977 | #define CAN_F12R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 2978 | #define CAN_F12R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 2979 | #define CAN_F12R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 2980 | #define CAN_F12R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 2981 | #define CAN_F12R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 2982 | #define CAN_F12R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 2983 | #define CAN_F12R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 2984 | #define CAN_F12R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 2985 | #define CAN_F12R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 2986 | #define CAN_F12R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 2987 | #define CAN_F12R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 2988 | |
<> | 144:ef7eb2e8f9f7 | 2989 | /******************* Bit definition for CAN_F13R2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 2990 | #define CAN_F13R2_FB0 0x00000001U /*!<Filter bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 2991 | #define CAN_F13R2_FB1 0x00000002U /*!<Filter bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 2992 | #define CAN_F13R2_FB2 0x00000004U /*!<Filter bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 2993 | #define CAN_F13R2_FB3 0x00000008U /*!<Filter bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 2994 | #define CAN_F13R2_FB4 0x00000010U /*!<Filter bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 2995 | #define CAN_F13R2_FB5 0x00000020U /*!<Filter bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 2996 | #define CAN_F13R2_FB6 0x00000040U /*!<Filter bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 2997 | #define CAN_F13R2_FB7 0x00000080U /*!<Filter bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 2998 | #define CAN_F13R2_FB8 0x00000100U /*!<Filter bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 2999 | #define CAN_F13R2_FB9 0x00000200U /*!<Filter bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 3000 | #define CAN_F13R2_FB10 0x00000400U /*!<Filter bit 10 */ |
<> | 144:ef7eb2e8f9f7 | 3001 | #define CAN_F13R2_FB11 0x00000800U /*!<Filter bit 11 */ |
<> | 144:ef7eb2e8f9f7 | 3002 | #define CAN_F13R2_FB12 0x00001000U /*!<Filter bit 12 */ |
<> | 144:ef7eb2e8f9f7 | 3003 | #define CAN_F13R2_FB13 0x00002000U /*!<Filter bit 13 */ |
<> | 144:ef7eb2e8f9f7 | 3004 | #define CAN_F13R2_FB14 0x00004000U /*!<Filter bit 14 */ |
<> | 144:ef7eb2e8f9f7 | 3005 | #define CAN_F13R2_FB15 0x00008000U /*!<Filter bit 15 */ |
<> | 144:ef7eb2e8f9f7 | 3006 | #define CAN_F13R2_FB16 0x00010000U /*!<Filter bit 16 */ |
<> | 144:ef7eb2e8f9f7 | 3007 | #define CAN_F13R2_FB17 0x00020000U /*!<Filter bit 17 */ |
<> | 144:ef7eb2e8f9f7 | 3008 | #define CAN_F13R2_FB18 0x00040000U /*!<Filter bit 18 */ |
<> | 144:ef7eb2e8f9f7 | 3009 | #define CAN_F13R2_FB19 0x00080000U /*!<Filter bit 19 */ |
<> | 144:ef7eb2e8f9f7 | 3010 | #define CAN_F13R2_FB20 0x00100000U /*!<Filter bit 20 */ |
<> | 144:ef7eb2e8f9f7 | 3011 | #define CAN_F13R2_FB21 0x00200000U /*!<Filter bit 21 */ |
<> | 144:ef7eb2e8f9f7 | 3012 | #define CAN_F13R2_FB22 0x00400000U /*!<Filter bit 22 */ |
<> | 144:ef7eb2e8f9f7 | 3013 | #define CAN_F13R2_FB23 0x00800000U /*!<Filter bit 23 */ |
<> | 144:ef7eb2e8f9f7 | 3014 | #define CAN_F13R2_FB24 0x01000000U /*!<Filter bit 24 */ |
<> | 144:ef7eb2e8f9f7 | 3015 | #define CAN_F13R2_FB25 0x02000000U /*!<Filter bit 25 */ |
<> | 144:ef7eb2e8f9f7 | 3016 | #define CAN_F13R2_FB26 0x04000000U /*!<Filter bit 26 */ |
<> | 144:ef7eb2e8f9f7 | 3017 | #define CAN_F13R2_FB27 0x08000000U /*!<Filter bit 27 */ |
<> | 144:ef7eb2e8f9f7 | 3018 | #define CAN_F13R2_FB28 0x10000000U /*!<Filter bit 28 */ |
<> | 144:ef7eb2e8f9f7 | 3019 | #define CAN_F13R2_FB29 0x20000000U /*!<Filter bit 29 */ |
<> | 144:ef7eb2e8f9f7 | 3020 | #define CAN_F13R2_FB30 0x40000000U /*!<Filter bit 30 */ |
<> | 144:ef7eb2e8f9f7 | 3021 | #define CAN_F13R2_FB31 0x80000000U /*!<Filter bit 31 */ |
<> | 144:ef7eb2e8f9f7 | 3022 | |
<> | 144:ef7eb2e8f9f7 | 3023 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3024 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3025 | /* CRC calculation unit */ |
<> | 144:ef7eb2e8f9f7 | 3026 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3027 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3028 | /******************* Bit definition for CRC_DR register *********************/ |
<> | 144:ef7eb2e8f9f7 | 3029 | #define CRC_DR_DR 0xFFFFFFFFU /*!< Data register bits */ |
<> | 144:ef7eb2e8f9f7 | 3030 | |
<> | 144:ef7eb2e8f9f7 | 3031 | |
<> | 144:ef7eb2e8f9f7 | 3032 | /******************* Bit definition for CRC_IDR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 3033 | #define CRC_IDR_IDR 0xFFU /*!< General-purpose 8-bit data register bits */ |
<> | 144:ef7eb2e8f9f7 | 3034 | |
<> | 144:ef7eb2e8f9f7 | 3035 | |
<> | 144:ef7eb2e8f9f7 | 3036 | /******************** Bit definition for CRC_CR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 3037 | #define CRC_CR_RESET 0x01U /*!< RESET bit */ |
<> | 144:ef7eb2e8f9f7 | 3038 | |
<> | 144:ef7eb2e8f9f7 | 3039 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3040 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3041 | /* Digital to Analog Converter */ |
<> | 144:ef7eb2e8f9f7 | 3042 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3043 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3044 | /******************** Bit definition for DAC_CR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 3045 | #define DAC_CR_EN1 0x00000001U /*!<DAC channel1 enable */ |
<> | 144:ef7eb2e8f9f7 | 3046 | #define DAC_CR_BOFF1 0x00000002U /*!<DAC channel1 output buffer disable */ |
<> | 144:ef7eb2e8f9f7 | 3047 | #define DAC_CR_TEN1 0x00000004U /*!<DAC channel1 Trigger enable */ |
<> | 144:ef7eb2e8f9f7 | 3048 | |
<> | 144:ef7eb2e8f9f7 | 3049 | #define DAC_CR_TSEL1 0x00000038U /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ |
<> | 144:ef7eb2e8f9f7 | 3050 | #define DAC_CR_TSEL1_0 0x00000008U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3051 | #define DAC_CR_TSEL1_1 0x00000010U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3052 | #define DAC_CR_TSEL1_2 0x00000020U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3053 | |
<> | 144:ef7eb2e8f9f7 | 3054 | #define DAC_CR_WAVE1 0x000000C0U /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
<> | 144:ef7eb2e8f9f7 | 3055 | #define DAC_CR_WAVE1_0 0x00000040U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3056 | #define DAC_CR_WAVE1_1 0x00000080U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3057 | |
<> | 144:ef7eb2e8f9f7 | 3058 | #define DAC_CR_MAMP1 0x00000F00U /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
<> | 144:ef7eb2e8f9f7 | 3059 | #define DAC_CR_MAMP1_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3060 | #define DAC_CR_MAMP1_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3061 | #define DAC_CR_MAMP1_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3062 | #define DAC_CR_MAMP1_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3063 | |
<> | 144:ef7eb2e8f9f7 | 3064 | #define DAC_CR_DMAEN1 0x00001000U /*!<DAC channel1 DMA enable */ |
<> | 144:ef7eb2e8f9f7 | 3065 | #define DAC_CR_DMAUDRIE1 0x00002000U /*!<DAC channel1 DMA underrun interrupt enable*/ |
<> | 144:ef7eb2e8f9f7 | 3066 | #define DAC_CR_EN2 0x00010000U /*!<DAC channel2 enable */ |
<> | 144:ef7eb2e8f9f7 | 3067 | #define DAC_CR_BOFF2 0x00020000U /*!<DAC channel2 output buffer disable */ |
<> | 144:ef7eb2e8f9f7 | 3068 | #define DAC_CR_TEN2 0x00040000U /*!<DAC channel2 Trigger enable */ |
<> | 144:ef7eb2e8f9f7 | 3069 | |
<> | 144:ef7eb2e8f9f7 | 3070 | #define DAC_CR_TSEL2 0x00380000U /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ |
<> | 144:ef7eb2e8f9f7 | 3071 | #define DAC_CR_TSEL2_0 0x00080000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3072 | #define DAC_CR_TSEL2_1 0x00100000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3073 | #define DAC_CR_TSEL2_2 0x00200000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3074 | |
<> | 144:ef7eb2e8f9f7 | 3075 | #define DAC_CR_WAVE2 0x00C00000U /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
<> | 144:ef7eb2e8f9f7 | 3076 | #define DAC_CR_WAVE2_0 0x00400000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3077 | #define DAC_CR_WAVE2_1 0x00800000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3078 | |
<> | 144:ef7eb2e8f9f7 | 3079 | #define DAC_CR_MAMP2 0x0F000000U /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
<> | 144:ef7eb2e8f9f7 | 3080 | #define DAC_CR_MAMP2_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3081 | #define DAC_CR_MAMP2_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3082 | #define DAC_CR_MAMP2_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3083 | #define DAC_CR_MAMP2_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3084 | |
<> | 144:ef7eb2e8f9f7 | 3085 | #define DAC_CR_DMAEN2 0x10000000U /*!<DAC channel2 DMA enabled */ |
<> | 144:ef7eb2e8f9f7 | 3086 | #define DAC_CR_DMAUDRIE2 0x20000000U /*!<DAC channel2 DMA underrun interrupt enable*/ |
<> | 144:ef7eb2e8f9f7 | 3087 | |
<> | 144:ef7eb2e8f9f7 | 3088 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3089 | #define DAC_SWTRIGR_SWTRIG1 0x01U /*!<DAC channel1 software trigger */ |
<> | 144:ef7eb2e8f9f7 | 3090 | #define DAC_SWTRIGR_SWTRIG2 0x02U /*!<DAC channel2 software trigger */ |
<> | 144:ef7eb2e8f9f7 | 3091 | |
<> | 144:ef7eb2e8f9f7 | 3092 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3093 | #define DAC_DHR12R1_DACC1DHR 0x0FFFU /*!<DAC channel1 12-bit Right aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3094 | |
<> | 144:ef7eb2e8f9f7 | 3095 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3096 | #define DAC_DHR12L1_DACC1DHR 0xFFF0U /*!<DAC channel1 12-bit Left aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3097 | |
<> | 144:ef7eb2e8f9f7 | 3098 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3099 | #define DAC_DHR8R1_DACC1DHR 0xFFU /*!<DAC channel1 8-bit Right aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3100 | |
<> | 144:ef7eb2e8f9f7 | 3101 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3102 | #define DAC_DHR12R2_DACC2DHR 0x0FFFU /*!<DAC channel2 12-bit Right aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3103 | |
<> | 144:ef7eb2e8f9f7 | 3104 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3105 | #define DAC_DHR12L2_DACC2DHR 0xFFF0U /*!<DAC channel2 12-bit Left aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3106 | |
<> | 144:ef7eb2e8f9f7 | 3107 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3108 | #define DAC_DHR8R2_DACC2DHR 0xFFU /*!<DAC channel2 8-bit Right aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3109 | |
<> | 144:ef7eb2e8f9f7 | 3110 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3111 | #define DAC_DHR12RD_DACC1DHR 0x00000FFFU /*!<DAC channel1 12-bit Right aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3112 | #define DAC_DHR12RD_DACC2DHR 0x0FFF0000U /*!<DAC channel2 12-bit Right aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3113 | |
<> | 144:ef7eb2e8f9f7 | 3114 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3115 | #define DAC_DHR12LD_DACC1DHR 0x0000FFF0U /*!<DAC channel1 12-bit Left aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3116 | #define DAC_DHR12LD_DACC2DHR 0xFFF00000U /*!<DAC channel2 12-bit Left aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3117 | |
<> | 144:ef7eb2e8f9f7 | 3118 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3119 | #define DAC_DHR8RD_DACC1DHR 0x00FFU /*!<DAC channel1 8-bit Right aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3120 | #define DAC_DHR8RD_DACC2DHR 0xFF00U /*!<DAC channel2 8-bit Right aligned data */ |
<> | 144:ef7eb2e8f9f7 | 3121 | |
<> | 144:ef7eb2e8f9f7 | 3122 | /******************* Bit definition for DAC_DOR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3123 | #define DAC_DOR1_DACC1DOR 0x0FFFU /*!<DAC channel1 data output */ |
<> | 144:ef7eb2e8f9f7 | 3124 | |
<> | 144:ef7eb2e8f9f7 | 3125 | /******************* Bit definition for DAC_DOR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3126 | #define DAC_DOR2_DACC2DOR 0x0FFFU /*!<DAC channel2 data output */ |
<> | 144:ef7eb2e8f9f7 | 3127 | |
<> | 144:ef7eb2e8f9f7 | 3128 | /******************** Bit definition for DAC_SR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 3129 | #define DAC_SR_DMAUDR1 0x00002000U /*!<DAC channel1 DMA underrun flag */ |
<> | 144:ef7eb2e8f9f7 | 3130 | #define DAC_SR_DMAUDR2 0x20000000U /*!<DAC channel2 DMA underrun flag */ |
<> | 144:ef7eb2e8f9f7 | 3131 | |
<> | 144:ef7eb2e8f9f7 | 3132 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3133 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3134 | /* Debug MCU */ |
<> | 144:ef7eb2e8f9f7 | 3135 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3136 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3137 | |
<> | 144:ef7eb2e8f9f7 | 3138 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3139 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3140 | /* DCMI */ |
<> | 144:ef7eb2e8f9f7 | 3141 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3142 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3143 | /******************** Bits definition for DCMI_CR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3144 | #define DCMI_CR_CAPTURE 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3145 | #define DCMI_CR_CM 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3146 | #define DCMI_CR_CROP 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3147 | #define DCMI_CR_JPEG 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3148 | #define DCMI_CR_ESS 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3149 | #define DCMI_CR_PCKPOL 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3150 | #define DCMI_CR_HSPOL 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3151 | #define DCMI_CR_VSPOL 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 3152 | #define DCMI_CR_FCRC_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3153 | #define DCMI_CR_FCRC_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3154 | #define DCMI_CR_EDM_0 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3155 | #define DCMI_CR_EDM_1 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3156 | #define DCMI_CR_CRE 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 3157 | #define DCMI_CR_ENABLE 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 3158 | |
<> | 144:ef7eb2e8f9f7 | 3159 | /******************** Bits definition for DCMI_SR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3160 | #define DCMI_SR_HSYNC 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3161 | #define DCMI_SR_VSYNC 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3162 | #define DCMI_SR_FNE 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3163 | |
<> | 144:ef7eb2e8f9f7 | 3164 | /******************** Bits definition for DCMI_RIS register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3165 | #define DCMI_RIS_FRAME_RIS 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3166 | #define DCMI_RIS_OVR_RIS 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3167 | #define DCMI_RIS_ERR_RIS 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3168 | #define DCMI_RIS_VSYNC_RIS 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3169 | #define DCMI_RIS_LINE_RIS 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3170 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 3171 | #define DCMI_RISR_FRAME_RIS DCMI_RIS_FRAME_RIS |
<> | 144:ef7eb2e8f9f7 | 3172 | #define DCMI_RISR_OVR_RIS DCMI_RIS_OVR_RIS |
<> | 144:ef7eb2e8f9f7 | 3173 | #define DCMI_RISR_ERR_RIS DCMI_RIS_ERR_RIS |
<> | 144:ef7eb2e8f9f7 | 3174 | #define DCMI_RISR_VSYNC_RIS DCMI_RIS_VSYNC_RIS |
<> | 144:ef7eb2e8f9f7 | 3175 | #define DCMI_RISR_LINE_RIS DCMI_RIS_LINE_RIS |
<> | 144:ef7eb2e8f9f7 | 3176 | #define DCMI_RISR_OVF_RIS DCMI_RIS_OVR_RIS |
<> | 144:ef7eb2e8f9f7 | 3177 | |
<> | 144:ef7eb2e8f9f7 | 3178 | /******************** Bits definition for DCMI_IER register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3179 | #define DCMI_IER_FRAME_IE 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3180 | #define DCMI_IER_OVR_IE 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3181 | #define DCMI_IER_ERR_IE 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3182 | #define DCMI_IER_VSYNC_IE 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3183 | #define DCMI_IER_LINE_IE 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3184 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 3185 | #define DCMI_IER_OVF_IE DCMI_IER_OVR_IE |
<> | 144:ef7eb2e8f9f7 | 3186 | |
<> | 144:ef7eb2e8f9f7 | 3187 | /******************** Bits definition for DCMI_MIS register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3188 | #define DCMI_MIS_FRAME_MIS 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3189 | #define DCMI_MIS_OVR_MIS 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3190 | #define DCMI_MIS_ERR_MIS 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3191 | #define DCMI_MIS_VSYNC_MIS 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3192 | #define DCMI_MIS_LINE_MIS 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3193 | |
<> | 144:ef7eb2e8f9f7 | 3194 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 3195 | #define DCMI_MISR_FRAME_MIS DCMI_MIS_FRAME_MIS |
<> | 144:ef7eb2e8f9f7 | 3196 | #define DCMI_MISR_OVF_MIS DCMI_MIS_OVR_MIS |
<> | 144:ef7eb2e8f9f7 | 3197 | #define DCMI_MISR_ERR_MIS DCMI_MIS_ERR_MIS |
<> | 144:ef7eb2e8f9f7 | 3198 | #define DCMI_MISR_VSYNC_MIS DCMI_MIS_VSYNC_MIS |
<> | 144:ef7eb2e8f9f7 | 3199 | #define DCMI_MISR_LINE_MIS DCMI_MIS_LINE_MIS |
<> | 144:ef7eb2e8f9f7 | 3200 | |
<> | 144:ef7eb2e8f9f7 | 3201 | /******************** Bits definition for DCMI_ICR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3202 | #define DCMI_ICR_FRAME_ISC 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3203 | #define DCMI_ICR_OVR_ISC 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3204 | #define DCMI_ICR_ERR_ISC 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3205 | #define DCMI_ICR_VSYNC_ISC 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3206 | #define DCMI_ICR_LINE_ISC 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3207 | |
<> | 144:ef7eb2e8f9f7 | 3208 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 3209 | #define DCMI_ICR_OVF_ISC DCMI_ICR_OVR_ISC |
<> | 144:ef7eb2e8f9f7 | 3210 | |
<> | 144:ef7eb2e8f9f7 | 3211 | /******************** Bits definition for DCMI_ESCR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3212 | #define DCMI_ESCR_FSC 0x000000FFU |
<> | 144:ef7eb2e8f9f7 | 3213 | #define DCMI_ESCR_LSC 0x0000FF00U |
<> | 144:ef7eb2e8f9f7 | 3214 | #define DCMI_ESCR_LEC 0x00FF0000U |
<> | 144:ef7eb2e8f9f7 | 3215 | #define DCMI_ESCR_FEC 0xFF000000U |
<> | 144:ef7eb2e8f9f7 | 3216 | |
<> | 144:ef7eb2e8f9f7 | 3217 | /******************** Bits definition for DCMI_ESUR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3218 | #define DCMI_ESUR_FSU 0x000000FFU |
<> | 144:ef7eb2e8f9f7 | 3219 | #define DCMI_ESUR_LSU 0x0000FF00U |
<> | 144:ef7eb2e8f9f7 | 3220 | #define DCMI_ESUR_LEU 0x00FF0000U |
<> | 144:ef7eb2e8f9f7 | 3221 | #define DCMI_ESUR_FEU 0xFF000000U |
<> | 144:ef7eb2e8f9f7 | 3222 | |
<> | 144:ef7eb2e8f9f7 | 3223 | /******************** Bits definition for DCMI_CWSTRT register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3224 | #define DCMI_CWSTRT_HOFFCNT 0x00003FFFU |
<> | 144:ef7eb2e8f9f7 | 3225 | #define DCMI_CWSTRT_VST 0x1FFF0000U |
<> | 144:ef7eb2e8f9f7 | 3226 | |
<> | 144:ef7eb2e8f9f7 | 3227 | /******************** Bits definition for DCMI_CWSIZE register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3228 | #define DCMI_CWSIZE_CAPCNT 0x00003FFFU |
<> | 144:ef7eb2e8f9f7 | 3229 | #define DCMI_CWSIZE_VLINE 0x3FFF0000U |
<> | 144:ef7eb2e8f9f7 | 3230 | |
<> | 144:ef7eb2e8f9f7 | 3231 | /******************** Bits definition for DCMI_DR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3232 | #define DCMI_DR_BYTE0 0x000000FFU |
<> | 144:ef7eb2e8f9f7 | 3233 | #define DCMI_DR_BYTE1 0x0000FF00U |
<> | 144:ef7eb2e8f9f7 | 3234 | #define DCMI_DR_BYTE2 0x00FF0000U |
<> | 144:ef7eb2e8f9f7 | 3235 | #define DCMI_DR_BYTE3 0xFF000000U |
<> | 144:ef7eb2e8f9f7 | 3236 | |
<> | 144:ef7eb2e8f9f7 | 3237 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3238 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3239 | /* DMA Controller */ |
<> | 144:ef7eb2e8f9f7 | 3240 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3241 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3242 | /******************** Bits definition for DMA_SxCR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3243 | #define DMA_SxCR_CHSEL 0x0E000000U |
<> | 144:ef7eb2e8f9f7 | 3244 | #define DMA_SxCR_CHSEL_0 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 3245 | #define DMA_SxCR_CHSEL_1 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 3246 | #define DMA_SxCR_CHSEL_2 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 3247 | #define DMA_SxCR_MBURST 0x01800000U |
<> | 144:ef7eb2e8f9f7 | 3248 | #define DMA_SxCR_MBURST_0 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 3249 | #define DMA_SxCR_MBURST_1 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 3250 | #define DMA_SxCR_PBURST 0x00600000U |
<> | 144:ef7eb2e8f9f7 | 3251 | #define DMA_SxCR_PBURST_0 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 3252 | #define DMA_SxCR_PBURST_1 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 3253 | #define DMA_SxCR_CT 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 3254 | #define DMA_SxCR_DBM 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 3255 | #define DMA_SxCR_PL 0x00030000U |
<> | 144:ef7eb2e8f9f7 | 3256 | #define DMA_SxCR_PL_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3257 | #define DMA_SxCR_PL_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 3258 | #define DMA_SxCR_PINCOS 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 3259 | #define DMA_SxCR_MSIZE 0x00006000U |
<> | 144:ef7eb2e8f9f7 | 3260 | #define DMA_SxCR_MSIZE_0 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 3261 | #define DMA_SxCR_MSIZE_1 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 3262 | #define DMA_SxCR_PSIZE 0x00001800U |
<> | 144:ef7eb2e8f9f7 | 3263 | #define DMA_SxCR_PSIZE_0 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3264 | #define DMA_SxCR_PSIZE_1 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 3265 | #define DMA_SxCR_MINC 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3266 | #define DMA_SxCR_PINC 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3267 | #define DMA_SxCR_CIRC 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3268 | #define DMA_SxCR_DIR 0x000000C0U |
<> | 144:ef7eb2e8f9f7 | 3269 | #define DMA_SxCR_DIR_0 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3270 | #define DMA_SxCR_DIR_1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 3271 | #define DMA_SxCR_PFCTRL 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3272 | #define DMA_SxCR_TCIE 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3273 | #define DMA_SxCR_HTIE 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3274 | #define DMA_SxCR_TEIE 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3275 | #define DMA_SxCR_DMEIE 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3276 | #define DMA_SxCR_EN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3277 | |
<> | 144:ef7eb2e8f9f7 | 3278 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 3279 | #define DMA_SxCR_ACK 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 3280 | |
<> | 144:ef7eb2e8f9f7 | 3281 | /******************** Bits definition for DMA_SxCNDTR register **************/ |
<> | 144:ef7eb2e8f9f7 | 3282 | #define DMA_SxNDT 0x0000FFFFU |
<> | 144:ef7eb2e8f9f7 | 3283 | #define DMA_SxNDT_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3284 | #define DMA_SxNDT_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3285 | #define DMA_SxNDT_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3286 | #define DMA_SxNDT_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3287 | #define DMA_SxNDT_4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3288 | #define DMA_SxNDT_5 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3289 | #define DMA_SxNDT_6 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3290 | #define DMA_SxNDT_7 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 3291 | #define DMA_SxNDT_8 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3292 | #define DMA_SxNDT_9 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3293 | #define DMA_SxNDT_10 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3294 | #define DMA_SxNDT_11 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3295 | #define DMA_SxNDT_12 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 3296 | #define DMA_SxNDT_13 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 3297 | #define DMA_SxNDT_14 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 3298 | #define DMA_SxNDT_15 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 3299 | |
<> | 144:ef7eb2e8f9f7 | 3300 | /******************** Bits definition for DMA_SxFCR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 3301 | #define DMA_SxFCR_FEIE 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 3302 | #define DMA_SxFCR_FS 0x00000038U |
<> | 144:ef7eb2e8f9f7 | 3303 | #define DMA_SxFCR_FS_0 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3304 | #define DMA_SxFCR_FS_1 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3305 | #define DMA_SxFCR_FS_2 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3306 | #define DMA_SxFCR_DMDIS 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3307 | #define DMA_SxFCR_FTH 0x00000003U |
<> | 144:ef7eb2e8f9f7 | 3308 | #define DMA_SxFCR_FTH_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3309 | #define DMA_SxFCR_FTH_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3310 | |
<> | 144:ef7eb2e8f9f7 | 3311 | /******************** Bits definition for DMA_LISR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3312 | #define DMA_LISR_TCIF3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 3313 | #define DMA_LISR_HTIF3 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 3314 | #define DMA_LISR_TEIF3 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 3315 | #define DMA_LISR_DMEIF3 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 3316 | #define DMA_LISR_FEIF3 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 3317 | #define DMA_LISR_TCIF2 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 3318 | #define DMA_LISR_HTIF2 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 3319 | #define DMA_LISR_TEIF2 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 3320 | #define DMA_LISR_DMEIF2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 3321 | #define DMA_LISR_FEIF2 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3322 | #define DMA_LISR_TCIF1 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3323 | #define DMA_LISR_HTIF1 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3324 | #define DMA_LISR_TEIF1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3325 | #define DMA_LISR_DMEIF1 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3326 | #define DMA_LISR_FEIF1 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3327 | #define DMA_LISR_TCIF0 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3328 | #define DMA_LISR_HTIF0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3329 | #define DMA_LISR_TEIF0 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3330 | #define DMA_LISR_DMEIF0 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3331 | #define DMA_LISR_FEIF0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3332 | |
<> | 144:ef7eb2e8f9f7 | 3333 | /******************** Bits definition for DMA_HISR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3334 | #define DMA_HISR_TCIF7 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 3335 | #define DMA_HISR_HTIF7 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 3336 | #define DMA_HISR_TEIF7 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 3337 | #define DMA_HISR_DMEIF7 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 3338 | #define DMA_HISR_FEIF7 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 3339 | #define DMA_HISR_TCIF6 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 3340 | #define DMA_HISR_HTIF6 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 3341 | #define DMA_HISR_TEIF6 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 3342 | #define DMA_HISR_DMEIF6 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 3343 | #define DMA_HISR_FEIF6 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3344 | #define DMA_HISR_TCIF5 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3345 | #define DMA_HISR_HTIF5 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3346 | #define DMA_HISR_TEIF5 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3347 | #define DMA_HISR_DMEIF5 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3348 | #define DMA_HISR_FEIF5 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3349 | #define DMA_HISR_TCIF4 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3350 | #define DMA_HISR_HTIF4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3351 | #define DMA_HISR_TEIF4 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3352 | #define DMA_HISR_DMEIF4 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3353 | #define DMA_HISR_FEIF4 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3354 | |
<> | 144:ef7eb2e8f9f7 | 3355 | /******************** Bits definition for DMA_LIFCR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 3356 | #define DMA_LIFCR_CTCIF3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 3357 | #define DMA_LIFCR_CHTIF3 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 3358 | #define DMA_LIFCR_CTEIF3 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 3359 | #define DMA_LIFCR_CDMEIF3 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 3360 | #define DMA_LIFCR_CFEIF3 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 3361 | #define DMA_LIFCR_CTCIF2 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 3362 | #define DMA_LIFCR_CHTIF2 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 3363 | #define DMA_LIFCR_CTEIF2 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 3364 | #define DMA_LIFCR_CDMEIF2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 3365 | #define DMA_LIFCR_CFEIF2 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3366 | #define DMA_LIFCR_CTCIF1 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3367 | #define DMA_LIFCR_CHTIF1 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3368 | #define DMA_LIFCR_CTEIF1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3369 | #define DMA_LIFCR_CDMEIF1 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3370 | #define DMA_LIFCR_CFEIF1 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3371 | #define DMA_LIFCR_CTCIF0 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3372 | #define DMA_LIFCR_CHTIF0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3373 | #define DMA_LIFCR_CTEIF0 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3374 | #define DMA_LIFCR_CDMEIF0 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3375 | #define DMA_LIFCR_CFEIF0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3376 | |
<> | 144:ef7eb2e8f9f7 | 3377 | /******************** Bits definition for DMA_HIFCR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 3378 | #define DMA_HIFCR_CTCIF7 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 3379 | #define DMA_HIFCR_CHTIF7 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 3380 | #define DMA_HIFCR_CTEIF7 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 3381 | #define DMA_HIFCR_CDMEIF7 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 3382 | #define DMA_HIFCR_CFEIF7 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 3383 | #define DMA_HIFCR_CTCIF6 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 3384 | #define DMA_HIFCR_CHTIF6 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 3385 | #define DMA_HIFCR_CTEIF6 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 3386 | #define DMA_HIFCR_CDMEIF6 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 3387 | #define DMA_HIFCR_CFEIF6 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3388 | #define DMA_HIFCR_CTCIF5 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3389 | #define DMA_HIFCR_CHTIF5 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3390 | #define DMA_HIFCR_CTEIF5 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3391 | #define DMA_HIFCR_CDMEIF5 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3392 | #define DMA_HIFCR_CFEIF5 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3393 | #define DMA_HIFCR_CTCIF4 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3394 | #define DMA_HIFCR_CHTIF4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3395 | #define DMA_HIFCR_CTEIF4 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3396 | #define DMA_HIFCR_CDMEIF4 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3397 | #define DMA_HIFCR_CFEIF4 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3398 | |
<> | 144:ef7eb2e8f9f7 | 3399 | |
<> | 144:ef7eb2e8f9f7 | 3400 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3401 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3402 | /* AHB Master DMA2D Controller (DMA2D) */ |
<> | 144:ef7eb2e8f9f7 | 3403 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3404 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3405 | |
<> | 144:ef7eb2e8f9f7 | 3406 | /******************** Bit definition for DMA2D_CR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3407 | |
<> | 144:ef7eb2e8f9f7 | 3408 | #define DMA2D_CR_START 0x00000001U /*!< Start transfer */ |
<> | 144:ef7eb2e8f9f7 | 3409 | #define DMA2D_CR_SUSP 0x00000002U /*!< Suspend transfer */ |
<> | 144:ef7eb2e8f9f7 | 3410 | #define DMA2D_CR_ABORT 0x00000004U /*!< Abort transfer */ |
<> | 144:ef7eb2e8f9f7 | 3411 | #define DMA2D_CR_TEIE 0x00000100U /*!< Transfer Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 3412 | #define DMA2D_CR_TCIE 0x00000200U /*!< Transfer Complete Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 3413 | #define DMA2D_CR_TWIE 0x00000400U /*!< Transfer Watermark Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 3414 | #define DMA2D_CR_CAEIE 0x00000800U /*!< CLUT Access Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 3415 | #define DMA2D_CR_CTCIE 0x00001000U /*!< CLUT Transfer Complete Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 3416 | #define DMA2D_CR_CEIE 0x00002000U /*!< Configuration Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 3417 | #define DMA2D_CR_MODE 0x00030000U /*!< DMA2D Mode[1:0] */ |
<> | 144:ef7eb2e8f9f7 | 3418 | #define DMA2D_CR_MODE_0 0x00010000U /*!< DMA2D Mode bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3419 | #define DMA2D_CR_MODE_1 0x00020000U /*!< DMA2D Mode bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3420 | |
<> | 144:ef7eb2e8f9f7 | 3421 | /******************** Bit definition for DMA2D_ISR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3422 | |
<> | 144:ef7eb2e8f9f7 | 3423 | #define DMA2D_ISR_TEIF 0x00000001U /*!< Transfer Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3424 | #define DMA2D_ISR_TCIF 0x00000002U /*!< Transfer Complete Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3425 | #define DMA2D_ISR_TWIF 0x00000004U /*!< Transfer Watermark Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3426 | #define DMA2D_ISR_CAEIF 0x00000008U /*!< CLUT Access Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3427 | #define DMA2D_ISR_CTCIF 0x00000010U /*!< CLUT Transfer Complete Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3428 | #define DMA2D_ISR_CEIF 0x00000020U /*!< Configuration Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3429 | |
<> | 144:ef7eb2e8f9f7 | 3430 | /******************** Bit definition for DMA2D_IFCR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 3431 | |
<> | 144:ef7eb2e8f9f7 | 3432 | #define DMA2D_IFCR_CTEIF 0x00000001U /*!< Clears Transfer Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3433 | #define DMA2D_IFCR_CTCIF 0x00000002U /*!< Clears Transfer Complete Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3434 | #define DMA2D_IFCR_CTWIF 0x00000004U /*!< Clears Transfer Watermark Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3435 | #define DMA2D_IFCR_CAECIF 0x00000008U /*!< Clears CLUT Access Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3436 | #define DMA2D_IFCR_CCTCIF 0x00000010U /*!< Clears CLUT Transfer Complete Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3437 | #define DMA2D_IFCR_CCEIF 0x00000020U /*!< Clears Configuration Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3438 | |
<> | 144:ef7eb2e8f9f7 | 3439 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 3440 | #define DMA2D_IFSR_CTEIF DMA2D_IFCR_CTEIF /*!< Clears Transfer Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3441 | #define DMA2D_IFSR_CTCIF DMA2D_IFCR_CTCIF /*!< Clears Transfer Complete Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3442 | #define DMA2D_IFSR_CTWIF DMA2D_IFCR_CTWIF /*!< Clears Transfer Watermark Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3443 | #define DMA2D_IFSR_CCAEIF DMA2D_IFCR_CAECIF /*!< Clears CLUT Access Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3444 | #define DMA2D_IFSR_CCTCIF DMA2D_IFCR_CCTCIF /*!< Clears CLUT Transfer Complete Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3445 | #define DMA2D_IFSR_CCEIF DMA2D_IFCR_CCEIF /*!< Clears Configuration Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 3446 | |
<> | 144:ef7eb2e8f9f7 | 3447 | /******************** Bit definition for DMA2D_FGMAR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 3448 | |
<> | 144:ef7eb2e8f9f7 | 3449 | #define DMA2D_FGMAR_MA 0xFFFFFFFFU /*!< Memory Address */ |
<> | 144:ef7eb2e8f9f7 | 3450 | |
<> | 144:ef7eb2e8f9f7 | 3451 | /******************** Bit definition for DMA2D_FGOR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 3452 | |
<> | 144:ef7eb2e8f9f7 | 3453 | #define DMA2D_FGOR_LO 0x00003FFFU /*!< Line Offset */ |
<> | 144:ef7eb2e8f9f7 | 3454 | |
<> | 144:ef7eb2e8f9f7 | 3455 | /******************** Bit definition for DMA2D_BGMAR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 3456 | |
<> | 144:ef7eb2e8f9f7 | 3457 | #define DMA2D_BGMAR_MA 0xFFFFFFFFU /*!< Memory Address */ |
<> | 144:ef7eb2e8f9f7 | 3458 | |
<> | 144:ef7eb2e8f9f7 | 3459 | /******************** Bit definition for DMA2D_BGOR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 3460 | |
<> | 144:ef7eb2e8f9f7 | 3461 | #define DMA2D_BGOR_LO 0x00003FFFU /*!< Line Offset */ |
<> | 144:ef7eb2e8f9f7 | 3462 | |
<> | 144:ef7eb2e8f9f7 | 3463 | /******************** Bit definition for DMA2D_FGPFCCR register *************/ |
<> | 144:ef7eb2e8f9f7 | 3464 | |
<> | 144:ef7eb2e8f9f7 | 3465 | #define DMA2D_FGPFCCR_CM 0x0000000FU /*!< Input color mode CM[3:0] */ |
<> | 144:ef7eb2e8f9f7 | 3466 | #define DMA2D_FGPFCCR_CM_0 0x00000001U /*!< Input color mode CM bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3467 | #define DMA2D_FGPFCCR_CM_1 0x00000002U /*!< Input color mode CM bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3468 | #define DMA2D_FGPFCCR_CM_2 0x00000004U /*!< Input color mode CM bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3469 | #define DMA2D_FGPFCCR_CM_3 0x00000008U /*!< Input color mode CM bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3470 | #define DMA2D_FGPFCCR_CCM 0x00000010U /*!< CLUT Color mode */ |
<> | 144:ef7eb2e8f9f7 | 3471 | #define DMA2D_FGPFCCR_START 0x00000020U /*!< Start */ |
<> | 144:ef7eb2e8f9f7 | 3472 | #define DMA2D_FGPFCCR_CS 0x0000FF00U /*!< CLUT size */ |
<> | 144:ef7eb2e8f9f7 | 3473 | #define DMA2D_FGPFCCR_AM 0x00030000U /*!< Alpha mode AM[1:0] */ |
<> | 144:ef7eb2e8f9f7 | 3474 | #define DMA2D_FGPFCCR_AM_0 0x00010000U /*!< Alpha mode AM bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3475 | #define DMA2D_FGPFCCR_AM_1 0x00020000U /*!< Alpha mode AM bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3476 | #define DMA2D_FGPFCCR_ALPHA 0xFF000000U /*!< Alpha value */ |
<> | 144:ef7eb2e8f9f7 | 3477 | |
<> | 144:ef7eb2e8f9f7 | 3478 | /******************** Bit definition for DMA2D_FGCOLR register **************/ |
<> | 144:ef7eb2e8f9f7 | 3479 | |
<> | 144:ef7eb2e8f9f7 | 3480 | #define DMA2D_FGCOLR_BLUE 0x000000FFU /*!< Blue Value */ |
<> | 144:ef7eb2e8f9f7 | 3481 | #define DMA2D_FGCOLR_GREEN 0x0000FF00U /*!< Green Value */ |
<> | 144:ef7eb2e8f9f7 | 3482 | #define DMA2D_FGCOLR_RED 0x00FF0000U /*!< Red Value */ |
<> | 144:ef7eb2e8f9f7 | 3483 | |
<> | 144:ef7eb2e8f9f7 | 3484 | /******************** Bit definition for DMA2D_BGPFCCR register *************/ |
<> | 144:ef7eb2e8f9f7 | 3485 | |
<> | 144:ef7eb2e8f9f7 | 3486 | #define DMA2D_BGPFCCR_CM 0x0000000FU /*!< Input color mode CM[3:0] */ |
<> | 144:ef7eb2e8f9f7 | 3487 | #define DMA2D_BGPFCCR_CM_0 0x00000001U /*!< Input color mode CM bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3488 | #define DMA2D_BGPFCCR_CM_1 0x00000002U /*!< Input color mode CM bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3489 | #define DMA2D_BGPFCCR_CM_2 0x00000004U /*!< Input color mode CM bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3490 | #define DMA2D_FGPFCCR_CM_3 0x00000008U /*!< Input color mode CM bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3491 | #define DMA2D_BGPFCCR_CCM 0x00000010U /*!< CLUT Color mode */ |
<> | 144:ef7eb2e8f9f7 | 3492 | #define DMA2D_BGPFCCR_START 0x00000020U /*!< Start */ |
<> | 144:ef7eb2e8f9f7 | 3493 | #define DMA2D_BGPFCCR_CS 0x0000FF00U /*!< CLUT size */ |
<> | 144:ef7eb2e8f9f7 | 3494 | #define DMA2D_BGPFCCR_AM 0x00030000U /*!< Alpha mode AM[1:0] */ |
<> | 144:ef7eb2e8f9f7 | 3495 | #define DMA2D_BGPFCCR_AM_0 0x00010000U /*!< Alpha mode AM bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3496 | #define DMA2D_BGPFCCR_AM_1 0x00020000U /*!< Alpha mode AM bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3497 | #define DMA2D_BGPFCCR_ALPHA 0xFF000000U /*!< background Input Alpha value */ |
<> | 144:ef7eb2e8f9f7 | 3498 | |
<> | 144:ef7eb2e8f9f7 | 3499 | /******************** Bit definition for DMA2D_BGCOLR register **************/ |
<> | 144:ef7eb2e8f9f7 | 3500 | |
<> | 144:ef7eb2e8f9f7 | 3501 | #define DMA2D_BGCOLR_BLUE 0x000000FFU /*!< Blue Value */ |
<> | 144:ef7eb2e8f9f7 | 3502 | #define DMA2D_BGCOLR_GREEN 0x0000FF00U /*!< Green Value */ |
<> | 144:ef7eb2e8f9f7 | 3503 | #define DMA2D_BGCOLR_RED 0x00FF0000U /*!< Red Value */ |
<> | 144:ef7eb2e8f9f7 | 3504 | |
<> | 144:ef7eb2e8f9f7 | 3505 | /******************** Bit definition for DMA2D_FGCMAR register **************/ |
<> | 144:ef7eb2e8f9f7 | 3506 | |
<> | 144:ef7eb2e8f9f7 | 3507 | #define DMA2D_FGCMAR_MA 0xFFFFFFFFU /*!< Memory Address */ |
<> | 144:ef7eb2e8f9f7 | 3508 | |
<> | 144:ef7eb2e8f9f7 | 3509 | /******************** Bit definition for DMA2D_BGCMAR register **************/ |
<> | 144:ef7eb2e8f9f7 | 3510 | |
<> | 144:ef7eb2e8f9f7 | 3511 | #define DMA2D_BGCMAR_MA 0xFFFFFFFFU /*!< Memory Address */ |
<> | 144:ef7eb2e8f9f7 | 3512 | |
<> | 144:ef7eb2e8f9f7 | 3513 | /******************** Bit definition for DMA2D_OPFCCR register **************/ |
<> | 144:ef7eb2e8f9f7 | 3514 | |
<> | 144:ef7eb2e8f9f7 | 3515 | #define DMA2D_OPFCCR_CM 0x00000007U /*!< Color mode CM[2:0] */ |
<> | 144:ef7eb2e8f9f7 | 3516 | #define DMA2D_OPFCCR_CM_0 0x00000001U /*!< Color mode CM bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3517 | #define DMA2D_OPFCCR_CM_1 0x00000002U /*!< Color mode CM bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3518 | #define DMA2D_OPFCCR_CM_2 0x00000004U /*!< Color mode CM bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3519 | |
<> | 144:ef7eb2e8f9f7 | 3520 | /******************** Bit definition for DMA2D_OCOLR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 3521 | |
<> | 144:ef7eb2e8f9f7 | 3522 | /*!<Mode_ARGB8888/RGB888 */ |
<> | 144:ef7eb2e8f9f7 | 3523 | |
<> | 144:ef7eb2e8f9f7 | 3524 | #define DMA2D_OCOLR_BLUE_1 0x000000FFU /*!< BLUE Value */ |
<> | 144:ef7eb2e8f9f7 | 3525 | #define DMA2D_OCOLR_GREEN_1 0x0000FF00U /*!< GREEN Value */ |
<> | 144:ef7eb2e8f9f7 | 3526 | #define DMA2D_OCOLR_RED_1 0x00FF0000U /*!< Red Value */ |
<> | 144:ef7eb2e8f9f7 | 3527 | #define DMA2D_OCOLR_ALPHA_1 0xFF000000U /*!< Alpha Channel Value */ |
<> | 144:ef7eb2e8f9f7 | 3528 | |
<> | 144:ef7eb2e8f9f7 | 3529 | /*!<Mode_RGB565 */ |
<> | 144:ef7eb2e8f9f7 | 3530 | #define DMA2D_OCOLR_BLUE_2 0x0000001FU /*!< BLUE Value */ |
<> | 144:ef7eb2e8f9f7 | 3531 | #define DMA2D_OCOLR_GREEN_2 0x000007E0U /*!< GREEN Value */ |
<> | 144:ef7eb2e8f9f7 | 3532 | #define DMA2D_OCOLR_RED_2 0x0000F800U /*!< Red Value */ |
<> | 144:ef7eb2e8f9f7 | 3533 | |
<> | 144:ef7eb2e8f9f7 | 3534 | /*!<Mode_ARGB1555 */ |
<> | 144:ef7eb2e8f9f7 | 3535 | #define DMA2D_OCOLR_BLUE_3 0x0000001FU /*!< BLUE Value */ |
<> | 144:ef7eb2e8f9f7 | 3536 | #define DMA2D_OCOLR_GREEN_3 0x000003E0U /*!< GREEN Value */ |
<> | 144:ef7eb2e8f9f7 | 3537 | #define DMA2D_OCOLR_RED_3 0x00007C00U /*!< Red Value */ |
<> | 144:ef7eb2e8f9f7 | 3538 | #define DMA2D_OCOLR_ALPHA_3 0x00008000U /*!< Alpha Channel Value */ |
<> | 144:ef7eb2e8f9f7 | 3539 | |
<> | 144:ef7eb2e8f9f7 | 3540 | /*!<Mode_ARGB4444 */ |
<> | 144:ef7eb2e8f9f7 | 3541 | #define DMA2D_OCOLR_BLUE_4 0x0000000FU /*!< BLUE Value */ |
<> | 144:ef7eb2e8f9f7 | 3542 | #define DMA2D_OCOLR_GREEN_4 0x000000F0U /*!< GREEN Value */ |
<> | 144:ef7eb2e8f9f7 | 3543 | #define DMA2D_OCOLR_RED_4 0x00000F00U /*!< Red Value */ |
<> | 144:ef7eb2e8f9f7 | 3544 | #define DMA2D_OCOLR_ALPHA_4 0x0000F000U /*!< Alpha Channel Value */ |
<> | 144:ef7eb2e8f9f7 | 3545 | |
<> | 144:ef7eb2e8f9f7 | 3546 | /******************** Bit definition for DMA2D_OMAR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 3547 | |
<> | 144:ef7eb2e8f9f7 | 3548 | #define DMA2D_OMAR_MA 0xFFFFFFFFU /*!< Memory Address */ |
<> | 144:ef7eb2e8f9f7 | 3549 | |
<> | 144:ef7eb2e8f9f7 | 3550 | /******************** Bit definition for DMA2D_OOR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3551 | |
<> | 144:ef7eb2e8f9f7 | 3552 | #define DMA2D_OOR_LO 0x00003FFFU /*!< Line Offset */ |
<> | 144:ef7eb2e8f9f7 | 3553 | |
<> | 144:ef7eb2e8f9f7 | 3554 | /******************** Bit definition for DMA2D_NLR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3555 | |
<> | 144:ef7eb2e8f9f7 | 3556 | #define DMA2D_NLR_NL 0x0000FFFFU /*!< Number of Lines */ |
<> | 144:ef7eb2e8f9f7 | 3557 | #define DMA2D_NLR_PL 0x3FFF0000U /*!< Pixel per Lines */ |
<> | 144:ef7eb2e8f9f7 | 3558 | |
<> | 144:ef7eb2e8f9f7 | 3559 | /******************** Bit definition for DMA2D_LWR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3560 | |
<> | 144:ef7eb2e8f9f7 | 3561 | #define DMA2D_LWR_LW 0x0000FFFFU /*!< Line Watermark */ |
<> | 144:ef7eb2e8f9f7 | 3562 | |
<> | 144:ef7eb2e8f9f7 | 3563 | /******************** Bit definition for DMA2D_AMTCR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 3564 | |
<> | 144:ef7eb2e8f9f7 | 3565 | #define DMA2D_AMTCR_EN 0x00000001U /*!< Enable */ |
<> | 144:ef7eb2e8f9f7 | 3566 | #define DMA2D_AMTCR_DT 0x0000FF00U /*!< Dead Time */ |
<> | 144:ef7eb2e8f9f7 | 3567 | |
<> | 144:ef7eb2e8f9f7 | 3568 | /******************** Bit definition for DMA2D_FGCLUT register **************/ |
<> | 144:ef7eb2e8f9f7 | 3569 | |
<> | 144:ef7eb2e8f9f7 | 3570 | /******************** Bit definition for DMA2D_BGCLUT register **************/ |
<> | 144:ef7eb2e8f9f7 | 3571 | |
<> | 144:ef7eb2e8f9f7 | 3572 | |
<> | 144:ef7eb2e8f9f7 | 3573 | |
<> | 144:ef7eb2e8f9f7 | 3574 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3575 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3576 | /* External Interrupt/Event Controller */ |
<> | 144:ef7eb2e8f9f7 | 3577 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3578 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3579 | /******************* Bit definition for EXTI_IMR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3580 | #define EXTI_IMR_MR0 0x00000001U /*!< Interrupt Mask on line 0 */ |
<> | 144:ef7eb2e8f9f7 | 3581 | #define EXTI_IMR_MR1 0x00000002U /*!< Interrupt Mask on line 1 */ |
<> | 144:ef7eb2e8f9f7 | 3582 | #define EXTI_IMR_MR2 0x00000004U /*!< Interrupt Mask on line 2 */ |
<> | 144:ef7eb2e8f9f7 | 3583 | #define EXTI_IMR_MR3 0x00000008U /*!< Interrupt Mask on line 3 */ |
<> | 144:ef7eb2e8f9f7 | 3584 | #define EXTI_IMR_MR4 0x00000010U /*!< Interrupt Mask on line 4 */ |
<> | 144:ef7eb2e8f9f7 | 3585 | #define EXTI_IMR_MR5 0x00000020U /*!< Interrupt Mask on line 5 */ |
<> | 144:ef7eb2e8f9f7 | 3586 | #define EXTI_IMR_MR6 0x00000040U /*!< Interrupt Mask on line 6 */ |
<> | 144:ef7eb2e8f9f7 | 3587 | #define EXTI_IMR_MR7 0x00000080U /*!< Interrupt Mask on line 7 */ |
<> | 144:ef7eb2e8f9f7 | 3588 | #define EXTI_IMR_MR8 0x00000100U /*!< Interrupt Mask on line 8 */ |
<> | 144:ef7eb2e8f9f7 | 3589 | #define EXTI_IMR_MR9 0x00000200U /*!< Interrupt Mask on line 9 */ |
<> | 144:ef7eb2e8f9f7 | 3590 | #define EXTI_IMR_MR10 0x00000400U /*!< Interrupt Mask on line 10 */ |
<> | 144:ef7eb2e8f9f7 | 3591 | #define EXTI_IMR_MR11 0x00000800U /*!< Interrupt Mask on line 11 */ |
<> | 144:ef7eb2e8f9f7 | 3592 | #define EXTI_IMR_MR12 0x00001000U /*!< Interrupt Mask on line 12 */ |
<> | 144:ef7eb2e8f9f7 | 3593 | #define EXTI_IMR_MR13 0x00002000U /*!< Interrupt Mask on line 13 */ |
<> | 144:ef7eb2e8f9f7 | 3594 | #define EXTI_IMR_MR14 0x00004000U /*!< Interrupt Mask on line 14 */ |
<> | 144:ef7eb2e8f9f7 | 3595 | #define EXTI_IMR_MR15 0x00008000U /*!< Interrupt Mask on line 15 */ |
<> | 144:ef7eb2e8f9f7 | 3596 | #define EXTI_IMR_MR16 0x00010000U /*!< Interrupt Mask on line 16 */ |
<> | 144:ef7eb2e8f9f7 | 3597 | #define EXTI_IMR_MR17 0x00020000U /*!< Interrupt Mask on line 17 */ |
<> | 144:ef7eb2e8f9f7 | 3598 | #define EXTI_IMR_MR18 0x00040000U /*!< Interrupt Mask on line 18 */ |
<> | 144:ef7eb2e8f9f7 | 3599 | #define EXTI_IMR_MR19 0x00080000U /*!< Interrupt Mask on line 19 */ |
<> | 144:ef7eb2e8f9f7 | 3600 | #define EXTI_IMR_MR20 0x00100000U /*!< Interrupt Mask on line 20 */ |
<> | 144:ef7eb2e8f9f7 | 3601 | #define EXTI_IMR_MR21 0x00200000U /*!< Interrupt Mask on line 21 */ |
<> | 144:ef7eb2e8f9f7 | 3602 | #define EXTI_IMR_MR22 0x00400000U /*!< Interrupt Mask on line 22 */ |
<> | 144:ef7eb2e8f9f7 | 3603 | |
<> | 144:ef7eb2e8f9f7 | 3604 | /******************* Bit definition for EXTI_EMR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3605 | #define EXTI_EMR_MR0 0x00000001U /*!< Event Mask on line 0 */ |
<> | 144:ef7eb2e8f9f7 | 3606 | #define EXTI_EMR_MR1 0x00000002U /*!< Event Mask on line 1 */ |
<> | 144:ef7eb2e8f9f7 | 3607 | #define EXTI_EMR_MR2 0x00000004U /*!< Event Mask on line 2 */ |
<> | 144:ef7eb2e8f9f7 | 3608 | #define EXTI_EMR_MR3 0x00000008U /*!< Event Mask on line 3 */ |
<> | 144:ef7eb2e8f9f7 | 3609 | #define EXTI_EMR_MR4 0x00000010U /*!< Event Mask on line 4 */ |
<> | 144:ef7eb2e8f9f7 | 3610 | #define EXTI_EMR_MR5 0x00000020U /*!< Event Mask on line 5 */ |
<> | 144:ef7eb2e8f9f7 | 3611 | #define EXTI_EMR_MR6 0x00000040U /*!< Event Mask on line 6 */ |
<> | 144:ef7eb2e8f9f7 | 3612 | #define EXTI_EMR_MR7 0x00000080U /*!< Event Mask on line 7 */ |
<> | 144:ef7eb2e8f9f7 | 3613 | #define EXTI_EMR_MR8 0x00000100U /*!< Event Mask on line 8 */ |
<> | 144:ef7eb2e8f9f7 | 3614 | #define EXTI_EMR_MR9 0x00000200U /*!< Event Mask on line 9 */ |
<> | 144:ef7eb2e8f9f7 | 3615 | #define EXTI_EMR_MR10 0x00000400U /*!< Event Mask on line 10 */ |
<> | 144:ef7eb2e8f9f7 | 3616 | #define EXTI_EMR_MR11 0x00000800U /*!< Event Mask on line 11 */ |
<> | 144:ef7eb2e8f9f7 | 3617 | #define EXTI_EMR_MR12 0x00001000U /*!< Event Mask on line 12 */ |
<> | 144:ef7eb2e8f9f7 | 3618 | #define EXTI_EMR_MR13 0x00002000U /*!< Event Mask on line 13 */ |
<> | 144:ef7eb2e8f9f7 | 3619 | #define EXTI_EMR_MR14 0x00004000U /*!< Event Mask on line 14 */ |
<> | 144:ef7eb2e8f9f7 | 3620 | #define EXTI_EMR_MR15 0x00008000U /*!< Event Mask on line 15 */ |
<> | 144:ef7eb2e8f9f7 | 3621 | #define EXTI_EMR_MR16 0x00010000U /*!< Event Mask on line 16 */ |
<> | 144:ef7eb2e8f9f7 | 3622 | #define EXTI_EMR_MR17 0x00020000U /*!< Event Mask on line 17 */ |
<> | 144:ef7eb2e8f9f7 | 3623 | #define EXTI_EMR_MR18 0x00040000U /*!< Event Mask on line 18 */ |
<> | 144:ef7eb2e8f9f7 | 3624 | #define EXTI_EMR_MR19 0x00080000U /*!< Event Mask on line 19 */ |
<> | 144:ef7eb2e8f9f7 | 3625 | #define EXTI_EMR_MR20 0x00100000U /*!< Event Mask on line 20 */ |
<> | 144:ef7eb2e8f9f7 | 3626 | #define EXTI_EMR_MR21 0x00200000U /*!< Event Mask on line 21 */ |
<> | 144:ef7eb2e8f9f7 | 3627 | #define EXTI_EMR_MR22 0x00400000U /*!< Event Mask on line 22 */ |
<> | 144:ef7eb2e8f9f7 | 3628 | |
<> | 144:ef7eb2e8f9f7 | 3629 | /****************** Bit definition for EXTI_RTSR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3630 | #define EXTI_RTSR_TR0 0x00000001U /*!< Rising trigger event configuration bit of line 0 */ |
<> | 144:ef7eb2e8f9f7 | 3631 | #define EXTI_RTSR_TR1 0x00000002U /*!< Rising trigger event configuration bit of line 1 */ |
<> | 144:ef7eb2e8f9f7 | 3632 | #define EXTI_RTSR_TR2 0x00000004U /*!< Rising trigger event configuration bit of line 2 */ |
<> | 144:ef7eb2e8f9f7 | 3633 | #define EXTI_RTSR_TR3 0x00000008U /*!< Rising trigger event configuration bit of line 3 */ |
<> | 144:ef7eb2e8f9f7 | 3634 | #define EXTI_RTSR_TR4 0x00000010U /*!< Rising trigger event configuration bit of line 4 */ |
<> | 144:ef7eb2e8f9f7 | 3635 | #define EXTI_RTSR_TR5 0x00000020U /*!< Rising trigger event configuration bit of line 5 */ |
<> | 144:ef7eb2e8f9f7 | 3636 | #define EXTI_RTSR_TR6 0x00000040U /*!< Rising trigger event configuration bit of line 6 */ |
<> | 144:ef7eb2e8f9f7 | 3637 | #define EXTI_RTSR_TR7 0x00000080U /*!< Rising trigger event configuration bit of line 7 */ |
<> | 144:ef7eb2e8f9f7 | 3638 | #define EXTI_RTSR_TR8 0x00000100U /*!< Rising trigger event configuration bit of line 8 */ |
<> | 144:ef7eb2e8f9f7 | 3639 | #define EXTI_RTSR_TR9 0x00000200U /*!< Rising trigger event configuration bit of line 9 */ |
<> | 144:ef7eb2e8f9f7 | 3640 | #define EXTI_RTSR_TR10 0x00000400U /*!< Rising trigger event configuration bit of line 10 */ |
<> | 144:ef7eb2e8f9f7 | 3641 | #define EXTI_RTSR_TR11 0x00000800U /*!< Rising trigger event configuration bit of line 11 */ |
<> | 144:ef7eb2e8f9f7 | 3642 | #define EXTI_RTSR_TR12 0x00001000U /*!< Rising trigger event configuration bit of line 12 */ |
<> | 144:ef7eb2e8f9f7 | 3643 | #define EXTI_RTSR_TR13 0x00002000U /*!< Rising trigger event configuration bit of line 13 */ |
<> | 144:ef7eb2e8f9f7 | 3644 | #define EXTI_RTSR_TR14 0x00004000U /*!< Rising trigger event configuration bit of line 14 */ |
<> | 144:ef7eb2e8f9f7 | 3645 | #define EXTI_RTSR_TR15 0x00008000U /*!< Rising trigger event configuration bit of line 15 */ |
<> | 144:ef7eb2e8f9f7 | 3646 | #define EXTI_RTSR_TR16 0x00010000U /*!< Rising trigger event configuration bit of line 16 */ |
<> | 144:ef7eb2e8f9f7 | 3647 | #define EXTI_RTSR_TR17 0x00020000U /*!< Rising trigger event configuration bit of line 17 */ |
<> | 144:ef7eb2e8f9f7 | 3648 | #define EXTI_RTSR_TR18 0x00040000U /*!< Rising trigger event configuration bit of line 18 */ |
<> | 144:ef7eb2e8f9f7 | 3649 | #define EXTI_RTSR_TR19 0x00080000U /*!< Rising trigger event configuration bit of line 19 */ |
<> | 144:ef7eb2e8f9f7 | 3650 | #define EXTI_RTSR_TR20 0x00100000U /*!< Rising trigger event configuration bit of line 20 */ |
<> | 144:ef7eb2e8f9f7 | 3651 | #define EXTI_RTSR_TR21 0x00200000U /*!< Rising trigger event configuration bit of line 21 */ |
<> | 144:ef7eb2e8f9f7 | 3652 | #define EXTI_RTSR_TR22 0x00400000U /*!< Rising trigger event configuration bit of line 22 */ |
<> | 144:ef7eb2e8f9f7 | 3653 | |
<> | 144:ef7eb2e8f9f7 | 3654 | /****************** Bit definition for EXTI_FTSR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3655 | #define EXTI_FTSR_TR0 0x00000001U /*!< Falling trigger event configuration bit of line 0 */ |
<> | 144:ef7eb2e8f9f7 | 3656 | #define EXTI_FTSR_TR1 0x00000002U /*!< Falling trigger event configuration bit of line 1 */ |
<> | 144:ef7eb2e8f9f7 | 3657 | #define EXTI_FTSR_TR2 0x00000004U /*!< Falling trigger event configuration bit of line 2 */ |
<> | 144:ef7eb2e8f9f7 | 3658 | #define EXTI_FTSR_TR3 0x00000008U /*!< Falling trigger event configuration bit of line 3 */ |
<> | 144:ef7eb2e8f9f7 | 3659 | #define EXTI_FTSR_TR4 0x00000010U /*!< Falling trigger event configuration bit of line 4 */ |
<> | 144:ef7eb2e8f9f7 | 3660 | #define EXTI_FTSR_TR5 0x00000020U /*!< Falling trigger event configuration bit of line 5 */ |
<> | 144:ef7eb2e8f9f7 | 3661 | #define EXTI_FTSR_TR6 0x00000040U /*!< Falling trigger event configuration bit of line 6 */ |
<> | 144:ef7eb2e8f9f7 | 3662 | #define EXTI_FTSR_TR7 0x00000080U /*!< Falling trigger event configuration bit of line 7 */ |
<> | 144:ef7eb2e8f9f7 | 3663 | #define EXTI_FTSR_TR8 0x00000100U /*!< Falling trigger event configuration bit of line 8 */ |
<> | 144:ef7eb2e8f9f7 | 3664 | #define EXTI_FTSR_TR9 0x00000200U /*!< Falling trigger event configuration bit of line 9 */ |
<> | 144:ef7eb2e8f9f7 | 3665 | #define EXTI_FTSR_TR10 0x00000400U /*!< Falling trigger event configuration bit of line 10 */ |
<> | 144:ef7eb2e8f9f7 | 3666 | #define EXTI_FTSR_TR11 0x00000800U /*!< Falling trigger event configuration bit of line 11 */ |
<> | 144:ef7eb2e8f9f7 | 3667 | #define EXTI_FTSR_TR12 0x00001000U /*!< Falling trigger event configuration bit of line 12 */ |
<> | 144:ef7eb2e8f9f7 | 3668 | #define EXTI_FTSR_TR13 0x00002000U /*!< Falling trigger event configuration bit of line 13 */ |
<> | 144:ef7eb2e8f9f7 | 3669 | #define EXTI_FTSR_TR14 0x00004000U /*!< Falling trigger event configuration bit of line 14 */ |
<> | 144:ef7eb2e8f9f7 | 3670 | #define EXTI_FTSR_TR15 0x00008000U /*!< Falling trigger event configuration bit of line 15 */ |
<> | 144:ef7eb2e8f9f7 | 3671 | #define EXTI_FTSR_TR16 0x00010000U /*!< Falling trigger event configuration bit of line 16 */ |
<> | 144:ef7eb2e8f9f7 | 3672 | #define EXTI_FTSR_TR17 0x00020000U /*!< Falling trigger event configuration bit of line 17 */ |
<> | 144:ef7eb2e8f9f7 | 3673 | #define EXTI_FTSR_TR18 0x00040000U /*!< Falling trigger event configuration bit of line 18 */ |
<> | 144:ef7eb2e8f9f7 | 3674 | #define EXTI_FTSR_TR19 0x00080000U /*!< Falling trigger event configuration bit of line 19 */ |
<> | 144:ef7eb2e8f9f7 | 3675 | #define EXTI_FTSR_TR20 0x00100000U /*!< Falling trigger event configuration bit of line 20 */ |
<> | 144:ef7eb2e8f9f7 | 3676 | #define EXTI_FTSR_TR21 0x00200000U /*!< Falling trigger event configuration bit of line 21 */ |
<> | 144:ef7eb2e8f9f7 | 3677 | #define EXTI_FTSR_TR22 0x00400000U /*!< Falling trigger event configuration bit of line 22 */ |
<> | 144:ef7eb2e8f9f7 | 3678 | |
<> | 144:ef7eb2e8f9f7 | 3679 | /****************** Bit definition for EXTI_SWIER register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3680 | #define EXTI_SWIER_SWIER0 0x00000001U /*!< Software Interrupt on line 0 */ |
<> | 144:ef7eb2e8f9f7 | 3681 | #define EXTI_SWIER_SWIER1 0x00000002U /*!< Software Interrupt on line 1 */ |
<> | 144:ef7eb2e8f9f7 | 3682 | #define EXTI_SWIER_SWIER2 0x00000004U /*!< Software Interrupt on line 2 */ |
<> | 144:ef7eb2e8f9f7 | 3683 | #define EXTI_SWIER_SWIER3 0x00000008U /*!< Software Interrupt on line 3 */ |
<> | 144:ef7eb2e8f9f7 | 3684 | #define EXTI_SWIER_SWIER4 0x00000010U /*!< Software Interrupt on line 4 */ |
<> | 144:ef7eb2e8f9f7 | 3685 | #define EXTI_SWIER_SWIER5 0x00000020U /*!< Software Interrupt on line 5 */ |
<> | 144:ef7eb2e8f9f7 | 3686 | #define EXTI_SWIER_SWIER6 0x00000040U /*!< Software Interrupt on line 6 */ |
<> | 144:ef7eb2e8f9f7 | 3687 | #define EXTI_SWIER_SWIER7 0x00000080U /*!< Software Interrupt on line 7 */ |
<> | 144:ef7eb2e8f9f7 | 3688 | #define EXTI_SWIER_SWIER8 0x00000100U /*!< Software Interrupt on line 8 */ |
<> | 144:ef7eb2e8f9f7 | 3689 | #define EXTI_SWIER_SWIER9 0x00000200U /*!< Software Interrupt on line 9 */ |
<> | 144:ef7eb2e8f9f7 | 3690 | #define EXTI_SWIER_SWIER10 0x00000400U /*!< Software Interrupt on line 10 */ |
<> | 144:ef7eb2e8f9f7 | 3691 | #define EXTI_SWIER_SWIER11 0x00000800U /*!< Software Interrupt on line 11 */ |
<> | 144:ef7eb2e8f9f7 | 3692 | #define EXTI_SWIER_SWIER12 0x00001000U /*!< Software Interrupt on line 12 */ |
<> | 144:ef7eb2e8f9f7 | 3693 | #define EXTI_SWIER_SWIER13 0x00002000U /*!< Software Interrupt on line 13 */ |
<> | 144:ef7eb2e8f9f7 | 3694 | #define EXTI_SWIER_SWIER14 0x00004000U /*!< Software Interrupt on line 14 */ |
<> | 144:ef7eb2e8f9f7 | 3695 | #define EXTI_SWIER_SWIER15 0x00008000U /*!< Software Interrupt on line 15 */ |
<> | 144:ef7eb2e8f9f7 | 3696 | #define EXTI_SWIER_SWIER16 0x00010000U /*!< Software Interrupt on line 16 */ |
<> | 144:ef7eb2e8f9f7 | 3697 | #define EXTI_SWIER_SWIER17 0x00020000U /*!< Software Interrupt on line 17 */ |
<> | 144:ef7eb2e8f9f7 | 3698 | #define EXTI_SWIER_SWIER18 0x00040000U /*!< Software Interrupt on line 18 */ |
<> | 144:ef7eb2e8f9f7 | 3699 | #define EXTI_SWIER_SWIER19 0x00080000U /*!< Software Interrupt on line 19 */ |
<> | 144:ef7eb2e8f9f7 | 3700 | #define EXTI_SWIER_SWIER20 0x00100000U /*!< Software Interrupt on line 20 */ |
<> | 144:ef7eb2e8f9f7 | 3701 | #define EXTI_SWIER_SWIER21 0x00200000U /*!< Software Interrupt on line 21 */ |
<> | 144:ef7eb2e8f9f7 | 3702 | #define EXTI_SWIER_SWIER22 0x00400000U /*!< Software Interrupt on line 22 */ |
<> | 144:ef7eb2e8f9f7 | 3703 | |
<> | 144:ef7eb2e8f9f7 | 3704 | /******************* Bit definition for EXTI_PR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 3705 | #define EXTI_PR_PR0 0x00000001U /*!< Pending bit for line 0 */ |
<> | 144:ef7eb2e8f9f7 | 3706 | #define EXTI_PR_PR1 0x00000002U /*!< Pending bit for line 1 */ |
<> | 144:ef7eb2e8f9f7 | 3707 | #define EXTI_PR_PR2 0x00000004U /*!< Pending bit for line 2 */ |
<> | 144:ef7eb2e8f9f7 | 3708 | #define EXTI_PR_PR3 0x00000008U /*!< Pending bit for line 3 */ |
<> | 144:ef7eb2e8f9f7 | 3709 | #define EXTI_PR_PR4 0x00000010U /*!< Pending bit for line 4 */ |
<> | 144:ef7eb2e8f9f7 | 3710 | #define EXTI_PR_PR5 0x00000020U /*!< Pending bit for line 5 */ |
<> | 144:ef7eb2e8f9f7 | 3711 | #define EXTI_PR_PR6 0x00000040U /*!< Pending bit for line 6 */ |
<> | 144:ef7eb2e8f9f7 | 3712 | #define EXTI_PR_PR7 0x00000080U /*!< Pending bit for line 7 */ |
<> | 144:ef7eb2e8f9f7 | 3713 | #define EXTI_PR_PR8 0x00000100U /*!< Pending bit for line 8 */ |
<> | 144:ef7eb2e8f9f7 | 3714 | #define EXTI_PR_PR9 0x00000200U /*!< Pending bit for line 9 */ |
<> | 144:ef7eb2e8f9f7 | 3715 | #define EXTI_PR_PR10 0x00000400U /*!< Pending bit for line 10 */ |
<> | 144:ef7eb2e8f9f7 | 3716 | #define EXTI_PR_PR11 0x00000800U /*!< Pending bit for line 11 */ |
<> | 144:ef7eb2e8f9f7 | 3717 | #define EXTI_PR_PR12 0x00001000U /*!< Pending bit for line 12 */ |
<> | 144:ef7eb2e8f9f7 | 3718 | #define EXTI_PR_PR13 0x00002000U /*!< Pending bit for line 13 */ |
<> | 144:ef7eb2e8f9f7 | 3719 | #define EXTI_PR_PR14 0x00004000U /*!< Pending bit for line 14 */ |
<> | 144:ef7eb2e8f9f7 | 3720 | #define EXTI_PR_PR15 0x00008000U /*!< Pending bit for line 15 */ |
<> | 144:ef7eb2e8f9f7 | 3721 | #define EXTI_PR_PR16 0x00010000U /*!< Pending bit for line 16 */ |
<> | 144:ef7eb2e8f9f7 | 3722 | #define EXTI_PR_PR17 0x00020000U /*!< Pending bit for line 17 */ |
<> | 144:ef7eb2e8f9f7 | 3723 | #define EXTI_PR_PR18 0x00040000U /*!< Pending bit for line 18 */ |
<> | 144:ef7eb2e8f9f7 | 3724 | #define EXTI_PR_PR19 0x00080000U /*!< Pending bit for line 19 */ |
<> | 144:ef7eb2e8f9f7 | 3725 | #define EXTI_PR_PR20 0x00100000U /*!< Pending bit for line 20 */ |
<> | 144:ef7eb2e8f9f7 | 3726 | #define EXTI_PR_PR21 0x00200000U /*!< Pending bit for line 21 */ |
<> | 144:ef7eb2e8f9f7 | 3727 | #define EXTI_PR_PR22 0x00400000U /*!< Pending bit for line 22 */ |
<> | 144:ef7eb2e8f9f7 | 3728 | |
<> | 144:ef7eb2e8f9f7 | 3729 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3730 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3731 | /* FLASH */ |
<> | 144:ef7eb2e8f9f7 | 3732 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3733 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3734 | /******************* Bits definition for FLASH_ACR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 3735 | #define FLASH_ACR_LATENCY 0x0000000FU |
<> | 144:ef7eb2e8f9f7 | 3736 | #define FLASH_ACR_LATENCY_0WS 0x00000000U |
<> | 144:ef7eb2e8f9f7 | 3737 | #define FLASH_ACR_LATENCY_1WS 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3738 | #define FLASH_ACR_LATENCY_2WS 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3739 | #define FLASH_ACR_LATENCY_3WS 0x00000003U |
<> | 144:ef7eb2e8f9f7 | 3740 | #define FLASH_ACR_LATENCY_4WS 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3741 | #define FLASH_ACR_LATENCY_5WS 0x00000005U |
<> | 144:ef7eb2e8f9f7 | 3742 | #define FLASH_ACR_LATENCY_6WS 0x00000006U |
<> | 144:ef7eb2e8f9f7 | 3743 | #define FLASH_ACR_LATENCY_7WS 0x00000007U |
<> | 144:ef7eb2e8f9f7 | 3744 | #define FLASH_ACR_LATENCY_8WS 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3745 | #define FLASH_ACR_LATENCY_9WS 0x00000009U |
<> | 144:ef7eb2e8f9f7 | 3746 | #define FLASH_ACR_LATENCY_10WS 0x0000000AU |
<> | 144:ef7eb2e8f9f7 | 3747 | #define FLASH_ACR_LATENCY_11WS 0x0000000BU |
<> | 144:ef7eb2e8f9f7 | 3748 | #define FLASH_ACR_LATENCY_12WS 0x0000000CU |
<> | 144:ef7eb2e8f9f7 | 3749 | #define FLASH_ACR_LATENCY_13WS 0x0000000DU |
<> | 144:ef7eb2e8f9f7 | 3750 | #define FLASH_ACR_LATENCY_14WS 0x0000000EU |
<> | 144:ef7eb2e8f9f7 | 3751 | #define FLASH_ACR_LATENCY_15WS 0x0000000FU |
<> | 144:ef7eb2e8f9f7 | 3752 | #define FLASH_ACR_PRFTEN 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3753 | #define FLASH_ACR_ICEN 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3754 | #define FLASH_ACR_DCEN 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3755 | #define FLASH_ACR_ICRST 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3756 | #define FLASH_ACR_DCRST 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 3757 | #define FLASH_ACR_BYTE0_ADDRESS 0x40023C00U |
<> | 144:ef7eb2e8f9f7 | 3758 | #define FLASH_ACR_BYTE2_ADDRESS 0x40023C03U |
<> | 144:ef7eb2e8f9f7 | 3759 | |
<> | 144:ef7eb2e8f9f7 | 3760 | /******************* Bits definition for FLASH_SR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3761 | #define FLASH_SR_EOP 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3762 | #define FLASH_SR_SOP 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3763 | #define FLASH_SR_WRPERR 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3764 | #define FLASH_SR_PGAERR 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3765 | #define FLASH_SR_PGPERR 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3766 | #define FLASH_SR_PGSERR 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 3767 | #define FLASH_SR_BSY 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3768 | |
<> | 144:ef7eb2e8f9f7 | 3769 | /******************* Bits definition for FLASH_CR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3770 | #define FLASH_CR_PG 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3771 | #define FLASH_CR_SER 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3772 | #define FLASH_CR_MER 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3773 | #define FLASH_CR_MER1 FLASH_CR_MER |
<> | 144:ef7eb2e8f9f7 | 3774 | #define FLASH_CR_SNB 0x000000F8U |
<> | 144:ef7eb2e8f9f7 | 3775 | #define FLASH_CR_SNB_0 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3776 | #define FLASH_CR_SNB_1 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3777 | #define FLASH_CR_SNB_2 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3778 | #define FLASH_CR_SNB_3 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3779 | #define FLASH_CR_SNB_4 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 3780 | #define FLASH_CR_PSIZE 0x00000300U |
<> | 144:ef7eb2e8f9f7 | 3781 | #define FLASH_CR_PSIZE_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3782 | #define FLASH_CR_PSIZE_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3783 | #define FLASH_CR_MER2 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 3784 | #define FLASH_CR_STRT 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3785 | #define FLASH_CR_EOPIE 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 3786 | #define FLASH_CR_LOCK 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 3787 | |
<> | 144:ef7eb2e8f9f7 | 3788 | /******************* Bits definition for FLASH_OPTCR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 3789 | #define FLASH_OPTCR_OPTLOCK 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 3790 | #define FLASH_OPTCR_OPTSTRT 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 3791 | #define FLASH_OPTCR_BOR_LEV_0 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 3792 | #define FLASH_OPTCR_BOR_LEV_1 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 3793 | #define FLASH_OPTCR_BOR_LEV 0x0000000CU |
<> | 144:ef7eb2e8f9f7 | 3794 | #define FLASH_OPTCR_BFB2 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 3795 | #define FLASH_OPTCR_WDG_SW 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 3796 | #define FLASH_OPTCR_nRST_STOP 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 3797 | #define FLASH_OPTCR_nRST_STDBY 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 3798 | #define FLASH_OPTCR_RDP 0x0000FF00U |
<> | 144:ef7eb2e8f9f7 | 3799 | #define FLASH_OPTCR_RDP_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 3800 | #define FLASH_OPTCR_RDP_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 3801 | #define FLASH_OPTCR_RDP_2 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 3802 | #define FLASH_OPTCR_RDP_3 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 3803 | #define FLASH_OPTCR_RDP_4 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 3804 | #define FLASH_OPTCR_RDP_5 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 3805 | #define FLASH_OPTCR_RDP_6 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 3806 | #define FLASH_OPTCR_RDP_7 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 3807 | #define FLASH_OPTCR_nWRP 0x0FFF0000U |
<> | 144:ef7eb2e8f9f7 | 3808 | #define FLASH_OPTCR_nWRP_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3809 | #define FLASH_OPTCR_nWRP_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 3810 | #define FLASH_OPTCR_nWRP_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 3811 | #define FLASH_OPTCR_nWRP_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 3812 | #define FLASH_OPTCR_nWRP_4 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 3813 | #define FLASH_OPTCR_nWRP_5 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 3814 | #define FLASH_OPTCR_nWRP_6 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 3815 | #define FLASH_OPTCR_nWRP_7 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 3816 | #define FLASH_OPTCR_nWRP_8 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 3817 | #define FLASH_OPTCR_nWRP_9 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 3818 | #define FLASH_OPTCR_nWRP_10 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 3819 | #define FLASH_OPTCR_nWRP_11 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 3820 | #define FLASH_OPTCR_DB1M 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 3821 | #define FLASH_OPTCR_SPRMOD 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 3822 | |
<> | 144:ef7eb2e8f9f7 | 3823 | /****************** Bits definition for FLASH_OPTCR1 register ***************/ |
<> | 144:ef7eb2e8f9f7 | 3824 | #define FLASH_OPTCR1_nWRP 0x0FFF0000U |
<> | 144:ef7eb2e8f9f7 | 3825 | #define FLASH_OPTCR1_nWRP_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 3826 | #define FLASH_OPTCR1_nWRP_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 3827 | #define FLASH_OPTCR1_nWRP_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 3828 | #define FLASH_OPTCR1_nWRP_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 3829 | #define FLASH_OPTCR1_nWRP_4 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 3830 | #define FLASH_OPTCR1_nWRP_5 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 3831 | #define FLASH_OPTCR1_nWRP_6 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 3832 | #define FLASH_OPTCR1_nWRP_7 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 3833 | #define FLASH_OPTCR1_nWRP_8 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 3834 | #define FLASH_OPTCR1_nWRP_9 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 3835 | #define FLASH_OPTCR1_nWRP_10 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 3836 | #define FLASH_OPTCR1_nWRP_11 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 3837 | |
<> | 144:ef7eb2e8f9f7 | 3838 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3839 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3840 | /* Flexible Memory Controller */ |
<> | 144:ef7eb2e8f9f7 | 3841 | /* */ |
<> | 144:ef7eb2e8f9f7 | 3842 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 3843 | /****************** Bit definition for FMC_BCR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3844 | #define FMC_BCR1_MBKEN 0x00000001U /*!<Memory bank enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3845 | #define FMC_BCR1_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3846 | |
<> | 144:ef7eb2e8f9f7 | 3847 | #define FMC_BCR1_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */ |
<> | 144:ef7eb2e8f9f7 | 3848 | #define FMC_BCR1_MTYP_0 0x00000004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3849 | #define FMC_BCR1_MTYP_1 0x00000008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3850 | |
<> | 144:ef7eb2e8f9f7 | 3851 | #define FMC_BCR1_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */ |
<> | 144:ef7eb2e8f9f7 | 3852 | #define FMC_BCR1_MWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3853 | #define FMC_BCR1_MWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3854 | |
<> | 144:ef7eb2e8f9f7 | 3855 | #define FMC_BCR1_FACCEN 0x00000040U /*!<Flash access enable */ |
<> | 144:ef7eb2e8f9f7 | 3856 | #define FMC_BCR1_BURSTEN 0x00000100U /*!<Burst enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3857 | #define FMC_BCR1_WAITPOL 0x00000200U /*!<Wait signal polarity bit */ |
<> | 144:ef7eb2e8f9f7 | 3858 | #define FMC_BCR1_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */ |
<> | 144:ef7eb2e8f9f7 | 3859 | #define FMC_BCR1_WAITCFG 0x00000800U /*!<Wait timing configuration */ |
<> | 144:ef7eb2e8f9f7 | 3860 | #define FMC_BCR1_WREN 0x00001000U /*!<Write enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3861 | #define FMC_BCR1_WAITEN 0x00002000U /*!<Wait enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3862 | #define FMC_BCR1_EXTMOD 0x00004000U /*!<Extended mode enable */ |
<> | 144:ef7eb2e8f9f7 | 3863 | #define FMC_BCR1_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */ |
<> | 144:ef7eb2e8f9f7 | 3864 | #define FMC_BCR1_CPSIZE 0x00070000U /*!<CRAM page size */ |
<> | 144:ef7eb2e8f9f7 | 3865 | #define FMC_BCR1_CPSIZE_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3866 | #define FMC_BCR1_CPSIZE_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3867 | #define FMC_BCR1_CPSIZE_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3868 | #define FMC_BCR1_CBURSTRW 0x00080000U /*!<Write burst enable */ |
<> | 144:ef7eb2e8f9f7 | 3869 | #define FMC_BCR1_CCLKEN 0x00100000U /*!<Continous clock enable */ |
<> | 144:ef7eb2e8f9f7 | 3870 | |
<> | 144:ef7eb2e8f9f7 | 3871 | /****************** Bit definition for FMC_BCR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3872 | #define FMC_BCR2_MBKEN 0x00000001U /*!<Memory bank enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3873 | #define FMC_BCR2_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3874 | |
<> | 144:ef7eb2e8f9f7 | 3875 | #define FMC_BCR2_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */ |
<> | 144:ef7eb2e8f9f7 | 3876 | #define FMC_BCR2_MTYP_0 0x00000004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3877 | #define FMC_BCR2_MTYP_1 0x00000008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3878 | |
<> | 144:ef7eb2e8f9f7 | 3879 | #define FMC_BCR2_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */ |
<> | 144:ef7eb2e8f9f7 | 3880 | #define FMC_BCR2_MWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3881 | #define FMC_BCR2_MWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3882 | |
<> | 144:ef7eb2e8f9f7 | 3883 | #define FMC_BCR2_FACCEN 0x00000040U /*!<Flash access enable */ |
<> | 144:ef7eb2e8f9f7 | 3884 | #define FMC_BCR2_BURSTEN 0x00000100U /*!<Burst enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3885 | #define FMC_BCR2_WAITPOL 0x00000200U /*!<Wait signal polarity bit */ |
<> | 144:ef7eb2e8f9f7 | 3886 | #define FMC_BCR2_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */ |
<> | 144:ef7eb2e8f9f7 | 3887 | #define FMC_BCR2_WAITCFG 0x00000800U /*!<Wait timing configuration */ |
<> | 144:ef7eb2e8f9f7 | 3888 | #define FMC_BCR2_WREN 0x00001000U /*!<Write enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3889 | #define FMC_BCR2_WAITEN 0x00002000U /*!<Wait enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3890 | #define FMC_BCR2_EXTMOD 0x00004000U /*!<Extended mode enable */ |
<> | 144:ef7eb2e8f9f7 | 3891 | #define FMC_BCR2_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */ |
<> | 144:ef7eb2e8f9f7 | 3892 | #define FMC_BCR2_CPSIZE 0x00070000U /*!<CRAM page size */ |
<> | 144:ef7eb2e8f9f7 | 3893 | #define FMC_BCR2_CPSIZE_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3894 | #define FMC_BCR2_CPSIZE_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3895 | #define FMC_BCR2_CPSIZE_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3896 | #define FMC_BCR2_CBURSTRW 0x00080000U /*!<Write burst enable */ |
<> | 144:ef7eb2e8f9f7 | 3897 | |
<> | 144:ef7eb2e8f9f7 | 3898 | /****************** Bit definition for FMC_BCR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3899 | #define FMC_BCR3_MBKEN 0x00000001U /*!<Memory bank enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3900 | #define FMC_BCR3_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3901 | |
<> | 144:ef7eb2e8f9f7 | 3902 | #define FMC_BCR3_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */ |
<> | 144:ef7eb2e8f9f7 | 3903 | #define FMC_BCR3_MTYP_0 0x00000004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3904 | #define FMC_BCR3_MTYP_1 0x00000008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3905 | |
<> | 144:ef7eb2e8f9f7 | 3906 | #define FMC_BCR3_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */ |
<> | 144:ef7eb2e8f9f7 | 3907 | #define FMC_BCR3_MWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3908 | #define FMC_BCR3_MWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3909 | |
<> | 144:ef7eb2e8f9f7 | 3910 | #define FMC_BCR3_FACCEN 0x00000040U /*!<Flash access enable */ |
<> | 144:ef7eb2e8f9f7 | 3911 | #define FMC_BCR3_BURSTEN 0x00000100U /*!<Burst enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3912 | #define FMC_BCR3_WAITPOL 0x00000200U /*!<Wait signal polarity bit */ |
<> | 144:ef7eb2e8f9f7 | 3913 | #define FMC_BCR3_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */ |
<> | 144:ef7eb2e8f9f7 | 3914 | #define FMC_BCR3_WAITCFG 0x00000800U /*!<Wait timing configuration */ |
<> | 144:ef7eb2e8f9f7 | 3915 | #define FMC_BCR3_WREN 0x00001000U /*!<Write enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3916 | #define FMC_BCR3_WAITEN 0x00002000U /*!<Wait enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3917 | #define FMC_BCR3_EXTMOD 0x00004000U /*!<Extended mode enable */ |
<> | 144:ef7eb2e8f9f7 | 3918 | #define FMC_BCR3_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */ |
<> | 144:ef7eb2e8f9f7 | 3919 | #define FMC_BCR3_CPSIZE 0x00070000U /*!<CRAM page size */ |
<> | 144:ef7eb2e8f9f7 | 3920 | #define FMC_BCR3_CPSIZE_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3921 | #define FMC_BCR3_CPSIZE_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3922 | #define FMC_BCR3_CPSIZE_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3923 | #define FMC_BCR3_CBURSTRW 0x00080000U /*!<Write burst enable */ |
<> | 144:ef7eb2e8f9f7 | 3924 | |
<> | 144:ef7eb2e8f9f7 | 3925 | /****************** Bit definition for FMC_BCR4 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3926 | #define FMC_BCR4_MBKEN 0x00000001U /*!<Memory bank enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3927 | #define FMC_BCR4_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3928 | |
<> | 144:ef7eb2e8f9f7 | 3929 | #define FMC_BCR4_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */ |
<> | 144:ef7eb2e8f9f7 | 3930 | #define FMC_BCR4_MTYP_0 0x00000004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3931 | #define FMC_BCR4_MTYP_1 0x00000008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3932 | |
<> | 144:ef7eb2e8f9f7 | 3933 | #define FMC_BCR4_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */ |
<> | 144:ef7eb2e8f9f7 | 3934 | #define FMC_BCR4_MWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3935 | #define FMC_BCR4_MWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3936 | |
<> | 144:ef7eb2e8f9f7 | 3937 | #define FMC_BCR4_FACCEN 0x00000040U /*!<Flash access enable */ |
<> | 144:ef7eb2e8f9f7 | 3938 | #define FMC_BCR4_BURSTEN 0x00000100U /*!<Burst enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3939 | #define FMC_BCR4_WAITPOL 0x00000200U /*!<Wait signal polarity bit */ |
<> | 144:ef7eb2e8f9f7 | 3940 | #define FMC_BCR4_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */ |
<> | 144:ef7eb2e8f9f7 | 3941 | #define FMC_BCR4_WAITCFG 0x00000800U /*!<Wait timing configuration */ |
<> | 144:ef7eb2e8f9f7 | 3942 | #define FMC_BCR4_WREN 0x00001000U /*!<Write enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3943 | #define FMC_BCR4_WAITEN 0x00002000U /*!<Wait enable bit */ |
<> | 144:ef7eb2e8f9f7 | 3944 | #define FMC_BCR4_EXTMOD 0x00004000U /*!<Extended mode enable */ |
<> | 144:ef7eb2e8f9f7 | 3945 | #define FMC_BCR4_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */ |
<> | 144:ef7eb2e8f9f7 | 3946 | #define FMC_BCR4_CPSIZE 0x00070000U /*!<CRAM page size */ |
<> | 144:ef7eb2e8f9f7 | 3947 | #define FMC_BCR4_CPSIZE_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3948 | #define FMC_BCR4_CPSIZE_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3949 | #define FMC_BCR4_CPSIZE_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3950 | #define FMC_BCR4_CBURSTRW 0x00080000U /*!<Write burst enable */ |
<> | 144:ef7eb2e8f9f7 | 3951 | |
<> | 144:ef7eb2e8f9f7 | 3952 | /****************** Bit definition for FMC_BTR1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 3953 | #define FMC_BTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 3954 | #define FMC_BTR1_ADDSET_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3955 | #define FMC_BTR1_ADDSET_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3956 | #define FMC_BTR1_ADDSET_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3957 | #define FMC_BTR1_ADDSET_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3958 | |
<> | 144:ef7eb2e8f9f7 | 3959 | #define FMC_BTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 3960 | #define FMC_BTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3961 | #define FMC_BTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3962 | #define FMC_BTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3963 | #define FMC_BTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3964 | |
<> | 144:ef7eb2e8f9f7 | 3965 | #define FMC_BTR1_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 3966 | #define FMC_BTR1_DATAST_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3967 | #define FMC_BTR1_DATAST_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3968 | #define FMC_BTR1_DATAST_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3969 | #define FMC_BTR1_DATAST_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3970 | #define FMC_BTR1_DATAST_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 3971 | #define FMC_BTR1_DATAST_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 3972 | #define FMC_BTR1_DATAST_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 3973 | #define FMC_BTR1_DATAST_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 3974 | |
<> | 144:ef7eb2e8f9f7 | 3975 | #define FMC_BTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 3976 | #define FMC_BTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3977 | #define FMC_BTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3978 | #define FMC_BTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3979 | #define FMC_BTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3980 | |
<> | 144:ef7eb2e8f9f7 | 3981 | #define FMC_BTR1_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */ |
<> | 144:ef7eb2e8f9f7 | 3982 | #define FMC_BTR1_CLKDIV_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3983 | #define FMC_BTR1_CLKDIV_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3984 | #define FMC_BTR1_CLKDIV_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3985 | #define FMC_BTR1_CLKDIV_3 0x00800000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3986 | |
<> | 144:ef7eb2e8f9f7 | 3987 | #define FMC_BTR1_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */ |
<> | 144:ef7eb2e8f9f7 | 3988 | #define FMC_BTR1_DATLAT_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3989 | #define FMC_BTR1_DATLAT_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3990 | #define FMC_BTR1_DATLAT_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 3991 | #define FMC_BTR1_DATLAT_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 3992 | |
<> | 144:ef7eb2e8f9f7 | 3993 | #define FMC_BTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */ |
<> | 144:ef7eb2e8f9f7 | 3994 | #define FMC_BTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 3995 | #define FMC_BTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 3996 | |
<> | 144:ef7eb2e8f9f7 | 3997 | /****************** Bit definition for FMC_BTR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 3998 | #define FMC_BTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 3999 | #define FMC_BTR2_ADDSET_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4000 | #define FMC_BTR2_ADDSET_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4001 | #define FMC_BTR2_ADDSET_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4002 | #define FMC_BTR2_ADDSET_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4003 | |
<> | 144:ef7eb2e8f9f7 | 4004 | #define FMC_BTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4005 | #define FMC_BTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4006 | #define FMC_BTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4007 | #define FMC_BTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4008 | #define FMC_BTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4009 | |
<> | 144:ef7eb2e8f9f7 | 4010 | #define FMC_BTR2_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4011 | #define FMC_BTR2_DATAST_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4012 | #define FMC_BTR2_DATAST_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4013 | #define FMC_BTR2_DATAST_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4014 | #define FMC_BTR2_DATAST_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4015 | #define FMC_BTR2_DATAST_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4016 | #define FMC_BTR2_DATAST_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4017 | #define FMC_BTR2_DATAST_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4018 | #define FMC_BTR2_DATAST_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4019 | |
<> | 144:ef7eb2e8f9f7 | 4020 | #define FMC_BTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4021 | #define FMC_BTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4022 | #define FMC_BTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4023 | #define FMC_BTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4024 | #define FMC_BTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4025 | |
<> | 144:ef7eb2e8f9f7 | 4026 | #define FMC_BTR2_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */ |
<> | 144:ef7eb2e8f9f7 | 4027 | #define FMC_BTR2_CLKDIV_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4028 | #define FMC_BTR2_CLKDIV_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4029 | #define FMC_BTR2_CLKDIV_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4030 | #define FMC_BTR2_CLKDIV_3 0x00800000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4031 | |
<> | 144:ef7eb2e8f9f7 | 4032 | #define FMC_BTR2_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */ |
<> | 144:ef7eb2e8f9f7 | 4033 | #define FMC_BTR2_DATLAT_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4034 | #define FMC_BTR2_DATLAT_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4035 | #define FMC_BTR2_DATLAT_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4036 | #define FMC_BTR2_DATLAT_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4037 | |
<> | 144:ef7eb2e8f9f7 | 4038 | #define FMC_BTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */ |
<> | 144:ef7eb2e8f9f7 | 4039 | #define FMC_BTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4040 | #define FMC_BTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4041 | |
<> | 144:ef7eb2e8f9f7 | 4042 | /******************* Bit definition for FMC_BTR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4043 | #define FMC_BTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4044 | #define FMC_BTR3_ADDSET_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4045 | #define FMC_BTR3_ADDSET_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4046 | #define FMC_BTR3_ADDSET_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4047 | #define FMC_BTR3_ADDSET_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4048 | |
<> | 144:ef7eb2e8f9f7 | 4049 | #define FMC_BTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4050 | #define FMC_BTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4051 | #define FMC_BTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4052 | #define FMC_BTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4053 | #define FMC_BTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4054 | |
<> | 144:ef7eb2e8f9f7 | 4055 | #define FMC_BTR3_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4056 | #define FMC_BTR3_DATAST_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4057 | #define FMC_BTR3_DATAST_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4058 | #define FMC_BTR3_DATAST_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4059 | #define FMC_BTR3_DATAST_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4060 | #define FMC_BTR3_DATAST_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4061 | #define FMC_BTR3_DATAST_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4062 | #define FMC_BTR3_DATAST_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4063 | #define FMC_BTR3_DATAST_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4064 | |
<> | 144:ef7eb2e8f9f7 | 4065 | #define FMC_BTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4066 | #define FMC_BTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4067 | #define FMC_BTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4068 | #define FMC_BTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4069 | #define FMC_BTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4070 | |
<> | 144:ef7eb2e8f9f7 | 4071 | #define FMC_BTR3_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */ |
<> | 144:ef7eb2e8f9f7 | 4072 | #define FMC_BTR3_CLKDIV_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4073 | #define FMC_BTR3_CLKDIV_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4074 | #define FMC_BTR3_CLKDIV_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4075 | #define FMC_BTR3_CLKDIV_3 0x00800000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4076 | |
<> | 144:ef7eb2e8f9f7 | 4077 | #define FMC_BTR3_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */ |
<> | 144:ef7eb2e8f9f7 | 4078 | #define FMC_BTR3_DATLAT_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4079 | #define FMC_BTR3_DATLAT_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4080 | #define FMC_BTR3_DATLAT_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4081 | #define FMC_BTR3_DATLAT_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4082 | |
<> | 144:ef7eb2e8f9f7 | 4083 | #define FMC_BTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */ |
<> | 144:ef7eb2e8f9f7 | 4084 | #define FMC_BTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4085 | #define FMC_BTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4086 | |
<> | 144:ef7eb2e8f9f7 | 4087 | /****************** Bit definition for FMC_BTR4 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4088 | #define FMC_BTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4089 | #define FMC_BTR4_ADDSET_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4090 | #define FMC_BTR4_ADDSET_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4091 | #define FMC_BTR4_ADDSET_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4092 | #define FMC_BTR4_ADDSET_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4093 | |
<> | 144:ef7eb2e8f9f7 | 4094 | #define FMC_BTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4095 | #define FMC_BTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4096 | #define FMC_BTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4097 | #define FMC_BTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4098 | #define FMC_BTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4099 | |
<> | 144:ef7eb2e8f9f7 | 4100 | #define FMC_BTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4101 | #define FMC_BTR4_DATAST_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4102 | #define FMC_BTR4_DATAST_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4103 | #define FMC_BTR4_DATAST_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4104 | #define FMC_BTR4_DATAST_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4105 | #define FMC_BTR4_DATAST_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4106 | #define FMC_BTR4_DATAST_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4107 | #define FMC_BTR4_DATAST_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4108 | #define FMC_BTR4_DATAST_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4109 | |
<> | 144:ef7eb2e8f9f7 | 4110 | #define FMC_BTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4111 | #define FMC_BTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4112 | #define FMC_BTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4113 | #define FMC_BTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4114 | #define FMC_BTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4115 | |
<> | 144:ef7eb2e8f9f7 | 4116 | #define FMC_BTR4_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */ |
<> | 144:ef7eb2e8f9f7 | 4117 | #define FMC_BTR4_CLKDIV_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4118 | #define FMC_BTR4_CLKDIV_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4119 | #define FMC_BTR4_CLKDIV_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4120 | #define FMC_BTR4_CLKDIV_3 0x00800000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4121 | |
<> | 144:ef7eb2e8f9f7 | 4122 | #define FMC_BTR4_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */ |
<> | 144:ef7eb2e8f9f7 | 4123 | #define FMC_BTR4_DATLAT_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4124 | #define FMC_BTR4_DATLAT_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4125 | #define FMC_BTR4_DATLAT_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4126 | #define FMC_BTR4_DATLAT_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4127 | |
<> | 144:ef7eb2e8f9f7 | 4128 | #define FMC_BTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */ |
<> | 144:ef7eb2e8f9f7 | 4129 | #define FMC_BTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4130 | #define FMC_BTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4131 | |
<> | 144:ef7eb2e8f9f7 | 4132 | /****************** Bit definition for FMC_BWTR1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4133 | #define FMC_BWTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4134 | #define FMC_BWTR1_ADDSET_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4135 | #define FMC_BWTR1_ADDSET_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4136 | #define FMC_BWTR1_ADDSET_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4137 | #define FMC_BWTR1_ADDSET_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4138 | |
<> | 144:ef7eb2e8f9f7 | 4139 | #define FMC_BWTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4140 | #define FMC_BWTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4141 | #define FMC_BWTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4142 | #define FMC_BWTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4143 | #define FMC_BWTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4144 | |
<> | 144:ef7eb2e8f9f7 | 4145 | #define FMC_BWTR1_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4146 | #define FMC_BWTR1_DATAST_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4147 | #define FMC_BWTR1_DATAST_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4148 | #define FMC_BWTR1_DATAST_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4149 | #define FMC_BWTR1_DATAST_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4150 | #define FMC_BWTR1_DATAST_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4151 | #define FMC_BWTR1_DATAST_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4152 | #define FMC_BWTR1_DATAST_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4153 | #define FMC_BWTR1_DATAST_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4154 | |
<> | 144:ef7eb2e8f9f7 | 4155 | #define FMC_BWTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */ |
<> | 144:ef7eb2e8f9f7 | 4156 | #define FMC_BWTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4157 | #define FMC_BWTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4158 | #define FMC_BWTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4159 | #define FMC_BWTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4160 | |
<> | 144:ef7eb2e8f9f7 | 4161 | #define FMC_BWTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */ |
<> | 144:ef7eb2e8f9f7 | 4162 | #define FMC_BWTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4163 | #define FMC_BWTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4164 | |
<> | 144:ef7eb2e8f9f7 | 4165 | /****************** Bit definition for FMC_BWTR2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4166 | #define FMC_BWTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4167 | #define FMC_BWTR2_ADDSET_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4168 | #define FMC_BWTR2_ADDSET_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4169 | #define FMC_BWTR2_ADDSET_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4170 | #define FMC_BWTR2_ADDSET_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4171 | |
<> | 144:ef7eb2e8f9f7 | 4172 | #define FMC_BWTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4173 | #define FMC_BWTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4174 | #define FMC_BWTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4175 | #define FMC_BWTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4176 | #define FMC_BWTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4177 | |
<> | 144:ef7eb2e8f9f7 | 4178 | #define FMC_BWTR2_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4179 | #define FMC_BWTR2_DATAST_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4180 | #define FMC_BWTR2_DATAST_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4181 | #define FMC_BWTR2_DATAST_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4182 | #define FMC_BWTR2_DATAST_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4183 | #define FMC_BWTR2_DATAST_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4184 | #define FMC_BWTR2_DATAST_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4185 | #define FMC_BWTR2_DATAST_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4186 | #define FMC_BWTR2_DATAST_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4187 | |
<> | 144:ef7eb2e8f9f7 | 4188 | #define FMC_BWTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */ |
<> | 144:ef7eb2e8f9f7 | 4189 | #define FMC_BWTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4190 | #define FMC_BWTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4191 | #define FMC_BWTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4192 | #define FMC_BWTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4193 | |
<> | 144:ef7eb2e8f9f7 | 4194 | #define FMC_BWTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */ |
<> | 144:ef7eb2e8f9f7 | 4195 | #define FMC_BWTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4196 | #define FMC_BWTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4197 | |
<> | 144:ef7eb2e8f9f7 | 4198 | /****************** Bit definition for FMC_BWTR3 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4199 | #define FMC_BWTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4200 | #define FMC_BWTR3_ADDSET_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4201 | #define FMC_BWTR3_ADDSET_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4202 | #define FMC_BWTR3_ADDSET_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4203 | #define FMC_BWTR3_ADDSET_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4204 | |
<> | 144:ef7eb2e8f9f7 | 4205 | #define FMC_BWTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4206 | #define FMC_BWTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4207 | #define FMC_BWTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4208 | #define FMC_BWTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4209 | #define FMC_BWTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4210 | |
<> | 144:ef7eb2e8f9f7 | 4211 | #define FMC_BWTR3_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4212 | #define FMC_BWTR3_DATAST_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4213 | #define FMC_BWTR3_DATAST_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4214 | #define FMC_BWTR3_DATAST_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4215 | #define FMC_BWTR3_DATAST_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4216 | #define FMC_BWTR3_DATAST_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4217 | #define FMC_BWTR3_DATAST_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4218 | #define FMC_BWTR3_DATAST_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4219 | #define FMC_BWTR3_DATAST_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4220 | |
<> | 144:ef7eb2e8f9f7 | 4221 | #define FMC_BWTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */ |
<> | 144:ef7eb2e8f9f7 | 4222 | #define FMC_BWTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4223 | #define FMC_BWTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4224 | #define FMC_BWTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4225 | #define FMC_BWTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4226 | |
<> | 144:ef7eb2e8f9f7 | 4227 | #define FMC_BWTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */ |
<> | 144:ef7eb2e8f9f7 | 4228 | #define FMC_BWTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4229 | #define FMC_BWTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4230 | |
<> | 144:ef7eb2e8f9f7 | 4231 | /****************** Bit definition for FMC_BWTR4 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4232 | #define FMC_BWTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4233 | #define FMC_BWTR4_ADDSET_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4234 | #define FMC_BWTR4_ADDSET_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4235 | #define FMC_BWTR4_ADDSET_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4236 | #define FMC_BWTR4_ADDSET_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4237 | |
<> | 144:ef7eb2e8f9f7 | 4238 | #define FMC_BWTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4239 | #define FMC_BWTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4240 | #define FMC_BWTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4241 | #define FMC_BWTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4242 | #define FMC_BWTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4243 | |
<> | 144:ef7eb2e8f9f7 | 4244 | #define FMC_BWTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */ |
<> | 144:ef7eb2e8f9f7 | 4245 | #define FMC_BWTR4_DATAST_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4246 | #define FMC_BWTR4_DATAST_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4247 | #define FMC_BWTR4_DATAST_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4248 | #define FMC_BWTR4_DATAST_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4249 | #define FMC_BWTR4_DATAST_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4250 | #define FMC_BWTR4_DATAST_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4251 | #define FMC_BWTR4_DATAST_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4252 | #define FMC_BWTR4_DATAST_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4253 | |
<> | 144:ef7eb2e8f9f7 | 4254 | #define FMC_BWTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */ |
<> | 144:ef7eb2e8f9f7 | 4255 | #define FMC_BWTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4256 | #define FMC_BWTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4257 | #define FMC_BWTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4258 | #define FMC_BWTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4259 | |
<> | 144:ef7eb2e8f9f7 | 4260 | #define FMC_BWTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */ |
<> | 144:ef7eb2e8f9f7 | 4261 | #define FMC_BWTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4262 | #define FMC_BWTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4263 | |
<> | 144:ef7eb2e8f9f7 | 4264 | /****************** Bit definition for FMC_PCR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4265 | #define FMC_PCR2_PWAITEN 0x00000002U /*!<Wait feature enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4266 | #define FMC_PCR2_PBKEN 0x00000004U /*!<PC Card/NAND Flash memory bank enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4267 | #define FMC_PCR2_PTYP 0x00000008U /*!<Memory type */ |
<> | 144:ef7eb2e8f9f7 | 4268 | |
<> | 144:ef7eb2e8f9f7 | 4269 | #define FMC_PCR2_PWID 0x00000030U /*!<PWID[1:0] bits (NAND Flash databus width) */ |
<> | 144:ef7eb2e8f9f7 | 4270 | #define FMC_PCR2_PWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4271 | #define FMC_PCR2_PWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4272 | |
<> | 144:ef7eb2e8f9f7 | 4273 | #define FMC_PCR2_ECCEN 0x00000040U /*!<ECC computation logic enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4274 | |
<> | 144:ef7eb2e8f9f7 | 4275 | #define FMC_PCR2_TCLR 0x00001E00U /*!<TCLR[3:0] bits (CLE to RE delay) */ |
<> | 144:ef7eb2e8f9f7 | 4276 | #define FMC_PCR2_TCLR_0 0x00000200U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4277 | #define FMC_PCR2_TCLR_1 0x00000400U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4278 | #define FMC_PCR2_TCLR_2 0x00000800U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4279 | #define FMC_PCR2_TCLR_3 0x00001000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4280 | |
<> | 144:ef7eb2e8f9f7 | 4281 | #define FMC_PCR2_TAR 0x0001E000U /*!<TAR[3:0] bits (ALE to RE delay) */ |
<> | 144:ef7eb2e8f9f7 | 4282 | #define FMC_PCR2_TAR_0 0x00002000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4283 | #define FMC_PCR2_TAR_1 0x00004000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4284 | #define FMC_PCR2_TAR_2 0x00008000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4285 | #define FMC_PCR2_TAR_3 0x00010000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4286 | |
<> | 144:ef7eb2e8f9f7 | 4287 | #define FMC_PCR2_ECCPS 0x000E0000U /*!<ECCPS[1:0] bits (ECC page size) */ |
<> | 144:ef7eb2e8f9f7 | 4288 | #define FMC_PCR2_ECCPS_0 0x00020000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4289 | #define FMC_PCR2_ECCPS_1 0x00040000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4290 | #define FMC_PCR2_ECCPS_2 0x00080000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4291 | |
<> | 144:ef7eb2e8f9f7 | 4292 | /****************** Bit definition for FMC_PCR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4293 | #define FMC_PCR3_PWAITEN 0x00000002U /*!<Wait feature enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4294 | #define FMC_PCR3_PBKEN 0x00000004U /*!<PC Card/NAND Flash memory bank enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4295 | #define FMC_PCR3_PTYP 0x00000008U /*!<Memory type */ |
<> | 144:ef7eb2e8f9f7 | 4296 | |
<> | 144:ef7eb2e8f9f7 | 4297 | #define FMC_PCR3_PWID 0x00000030U /*!<PWID[1:0] bits (NAND Flash databus width) */ |
<> | 144:ef7eb2e8f9f7 | 4298 | #define FMC_PCR3_PWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4299 | #define FMC_PCR3_PWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4300 | |
<> | 144:ef7eb2e8f9f7 | 4301 | #define FMC_PCR3_ECCEN 0x00000040U /*!<ECC computation logic enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4302 | |
<> | 144:ef7eb2e8f9f7 | 4303 | #define FMC_PCR3_TCLR 0x00001E00U /*!<TCLR[3:0] bits (CLE to RE delay) */ |
<> | 144:ef7eb2e8f9f7 | 4304 | #define FMC_PCR3_TCLR_0 0x00000200U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4305 | #define FMC_PCR3_TCLR_1 0x00000400U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4306 | #define FMC_PCR3_TCLR_2 0x00000800U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4307 | #define FMC_PCR3_TCLR_3 0x00001000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4308 | |
<> | 144:ef7eb2e8f9f7 | 4309 | #define FMC_PCR3_TAR 0x0001E000U /*!<TAR[3:0] bits (ALE to RE delay) */ |
<> | 144:ef7eb2e8f9f7 | 4310 | #define FMC_PCR3_TAR_0 0x00002000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4311 | #define FMC_PCR3_TAR_1 0x00004000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4312 | #define FMC_PCR3_TAR_2 0x00008000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4313 | #define FMC_PCR3_TAR_3 0x00010000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4314 | |
<> | 144:ef7eb2e8f9f7 | 4315 | #define FMC_PCR3_ECCPS 0x000E0000U /*!<ECCPS[2:0] bits (ECC page size) */ |
<> | 144:ef7eb2e8f9f7 | 4316 | #define FMC_PCR3_ECCPS_0 0x00020000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4317 | #define FMC_PCR3_ECCPS_1 0x00040000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4318 | #define FMC_PCR3_ECCPS_2 0x00080000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4319 | |
<> | 144:ef7eb2e8f9f7 | 4320 | /****************** Bit definition for FMC_PCR4 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4321 | #define FMC_PCR4_PWAITEN 0x00000002U /*!<Wait feature enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4322 | #define FMC_PCR4_PBKEN 0x00000004U /*!<PC Card/NAND Flash memory bank enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4323 | #define FMC_PCR4_PTYP 0x00000008U /*!<Memory type */ |
<> | 144:ef7eb2e8f9f7 | 4324 | |
<> | 144:ef7eb2e8f9f7 | 4325 | #define FMC_PCR4_PWID 0x00000030U /*!<PWID[1:0] bits (NAND Flash databus width) */ |
<> | 144:ef7eb2e8f9f7 | 4326 | #define FMC_PCR4_PWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4327 | #define FMC_PCR4_PWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4328 | |
<> | 144:ef7eb2e8f9f7 | 4329 | #define FMC_PCR4_ECCEN 0x00000040U /*!<ECC computation logic enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4330 | |
<> | 144:ef7eb2e8f9f7 | 4331 | #define FMC_PCR4_TCLR 0x00001E00U /*!<TCLR[3:0] bits (CLE to RE delay) */ |
<> | 144:ef7eb2e8f9f7 | 4332 | #define FMC_PCR4_TCLR_0 0x00000200U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4333 | #define FMC_PCR4_TCLR_1 0x00000400U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4334 | #define FMC_PCR4_TCLR_2 0x00000800U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4335 | #define FMC_PCR4_TCLR_3 0x00001000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4336 | |
<> | 144:ef7eb2e8f9f7 | 4337 | #define FMC_PCR4_TAR 0x0001E000U /*!<TAR[3:0] bits (ALE to RE delay) */ |
<> | 144:ef7eb2e8f9f7 | 4338 | #define FMC_PCR4_TAR_0 0x00002000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4339 | #define FMC_PCR4_TAR_1 0x00004000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4340 | #define FMC_PCR4_TAR_2 0x00008000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4341 | #define FMC_PCR4_TAR_3 0x00010000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4342 | |
<> | 144:ef7eb2e8f9f7 | 4343 | #define FMC_PCR4_ECCPS 0x000E0000U /*!<ECCPS[2:0] bits (ECC page size) */ |
<> | 144:ef7eb2e8f9f7 | 4344 | #define FMC_PCR4_ECCPS_0 0x00020000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4345 | #define FMC_PCR4_ECCPS_1 0x00040000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4346 | #define FMC_PCR4_ECCPS_2 0x00080000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4347 | |
<> | 144:ef7eb2e8f9f7 | 4348 | /******************* Bit definition for FMC_SR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4349 | #define FMC_SR2_IRS 0x01U /*!<Interrupt Rising Edge status */ |
<> | 144:ef7eb2e8f9f7 | 4350 | #define FMC_SR2_ILS 0x02U /*!<Interrupt Level status */ |
<> | 144:ef7eb2e8f9f7 | 4351 | #define FMC_SR2_IFS 0x04U /*!<Interrupt Falling Edge status */ |
<> | 144:ef7eb2e8f9f7 | 4352 | #define FMC_SR2_IREN 0x08U /*!<Interrupt Rising Edge detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4353 | #define FMC_SR2_ILEN 0x10U /*!<Interrupt Level detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4354 | #define FMC_SR2_IFEN 0x20U /*!<Interrupt Falling Edge detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4355 | #define FMC_SR2_FEMPT 0x40U /*!<FIFO empty */ |
<> | 144:ef7eb2e8f9f7 | 4356 | |
<> | 144:ef7eb2e8f9f7 | 4357 | /******************* Bit definition for FMC_SR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4358 | #define FMC_SR3_IRS 0x01U /*!<Interrupt Rising Edge status */ |
<> | 144:ef7eb2e8f9f7 | 4359 | #define FMC_SR3_ILS 0x02U /*!<Interrupt Level status */ |
<> | 144:ef7eb2e8f9f7 | 4360 | #define FMC_SR3_IFS 0x04U /*!<Interrupt Falling Edge status */ |
<> | 144:ef7eb2e8f9f7 | 4361 | #define FMC_SR3_IREN 0x08U /*!<Interrupt Rising Edge detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4362 | #define FMC_SR3_ILEN 0x10U /*!<Interrupt Level detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4363 | #define FMC_SR3_IFEN 0x20U /*!<Interrupt Falling Edge detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4364 | #define FMC_SR3_FEMPT 0x40U /*!<FIFO empty */ |
<> | 144:ef7eb2e8f9f7 | 4365 | |
<> | 144:ef7eb2e8f9f7 | 4366 | /******************* Bit definition for FMC_SR4 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4367 | #define FMC_SR4_IRS 0x01U /*!<Interrupt Rising Edge status */ |
<> | 144:ef7eb2e8f9f7 | 4368 | #define FMC_SR4_ILS 0x02U /*!<Interrupt Level status */ |
<> | 144:ef7eb2e8f9f7 | 4369 | #define FMC_SR4_IFS 0x04U /*!<Interrupt Falling Edge status */ |
<> | 144:ef7eb2e8f9f7 | 4370 | #define FMC_SR4_IREN 0x08U /*!<Interrupt Rising Edge detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4371 | #define FMC_SR4_ILEN 0x10U /*!<Interrupt Level detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4372 | #define FMC_SR4_IFEN 0x20U /*!<Interrupt Falling Edge detection Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 4373 | #define FMC_SR4_FEMPT 0x40U /*!<FIFO empty */ |
<> | 144:ef7eb2e8f9f7 | 4374 | |
<> | 144:ef7eb2e8f9f7 | 4375 | /****************** Bit definition for FMC_PMEM2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4376 | #define FMC_PMEM2_MEMSET2 0x000000FFU /*!<MEMSET2[7:0] bits (Common memory 2 setup time) */ |
<> | 144:ef7eb2e8f9f7 | 4377 | #define FMC_PMEM2_MEMSET2_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4378 | #define FMC_PMEM2_MEMSET2_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4379 | #define FMC_PMEM2_MEMSET2_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4380 | #define FMC_PMEM2_MEMSET2_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4381 | #define FMC_PMEM2_MEMSET2_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4382 | #define FMC_PMEM2_MEMSET2_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4383 | #define FMC_PMEM2_MEMSET2_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4384 | #define FMC_PMEM2_MEMSET2_7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4385 | |
<> | 144:ef7eb2e8f9f7 | 4386 | #define FMC_PMEM2_MEMWAIT2 0x0000FF00U /*!<MEMWAIT2[7:0] bits (Common memory 2 wait time) */ |
<> | 144:ef7eb2e8f9f7 | 4387 | #define FMC_PMEM2_MEMWAIT2_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4388 | #define FMC_PMEM2_MEMWAIT2_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4389 | #define FMC_PMEM2_MEMWAIT2_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4390 | #define FMC_PMEM2_MEMWAIT2_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4391 | #define FMC_PMEM2_MEMWAIT2_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4392 | #define FMC_PMEM2_MEMWAIT2_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4393 | #define FMC_PMEM2_MEMWAIT2_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4394 | #define FMC_PMEM2_MEMWAIT2_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4395 | |
<> | 144:ef7eb2e8f9f7 | 4396 | #define FMC_PMEM2_MEMHOLD2 0x00FF0000U /*!<MEMHOLD2[7:0] bits (Common memory 2 hold time) */ |
<> | 144:ef7eb2e8f9f7 | 4397 | #define FMC_PMEM2_MEMHOLD2_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4398 | #define FMC_PMEM2_MEMHOLD2_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4399 | #define FMC_PMEM2_MEMHOLD2_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4400 | #define FMC_PMEM2_MEMHOLD2_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4401 | #define FMC_PMEM2_MEMHOLD2_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4402 | #define FMC_PMEM2_MEMHOLD2_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4403 | #define FMC_PMEM2_MEMHOLD2_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4404 | #define FMC_PMEM2_MEMHOLD2_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4405 | |
<> | 144:ef7eb2e8f9f7 | 4406 | #define FMC_PMEM2_MEMHIZ2 0xFF000000U /*!<MEMHIZ2[7:0] bits (Common memory 2 databus HiZ time) */ |
<> | 144:ef7eb2e8f9f7 | 4407 | #define FMC_PMEM2_MEMHIZ2_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4408 | #define FMC_PMEM2_MEMHIZ2_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4409 | #define FMC_PMEM2_MEMHIZ2_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4410 | #define FMC_PMEM2_MEMHIZ2_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4411 | #define FMC_PMEM2_MEMHIZ2_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4412 | #define FMC_PMEM2_MEMHIZ2_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4413 | #define FMC_PMEM2_MEMHIZ2_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4414 | #define FMC_PMEM2_MEMHIZ2_7 0x80000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4415 | |
<> | 144:ef7eb2e8f9f7 | 4416 | /****************** Bit definition for FMC_PMEM3 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4417 | #define FMC_PMEM3_MEMSET3 0x000000FFU /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */ |
<> | 144:ef7eb2e8f9f7 | 4418 | #define FMC_PMEM3_MEMSET3_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4419 | #define FMC_PMEM3_MEMSET3_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4420 | #define FMC_PMEM3_MEMSET3_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4421 | #define FMC_PMEM3_MEMSET3_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4422 | #define FMC_PMEM3_MEMSET3_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4423 | #define FMC_PMEM3_MEMSET3_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4424 | #define FMC_PMEM3_MEMSET3_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4425 | #define FMC_PMEM3_MEMSET3_7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4426 | |
<> | 144:ef7eb2e8f9f7 | 4427 | #define FMC_PMEM3_MEMWAIT3 0x0000FF00U /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */ |
<> | 144:ef7eb2e8f9f7 | 4428 | #define FMC_PMEM3_MEMWAIT3_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4429 | #define FMC_PMEM3_MEMWAIT3_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4430 | #define FMC_PMEM3_MEMWAIT3_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4431 | #define FMC_PMEM3_MEMWAIT3_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4432 | #define FMC_PMEM3_MEMWAIT3_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4433 | #define FMC_PMEM3_MEMWAIT3_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4434 | #define FMC_PMEM3_MEMWAIT3_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4435 | #define FMC_PMEM3_MEMWAIT3_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4436 | |
<> | 144:ef7eb2e8f9f7 | 4437 | #define FMC_PMEM3_MEMHOLD3 0x00FF0000U /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */ |
<> | 144:ef7eb2e8f9f7 | 4438 | #define FMC_PMEM3_MEMHOLD3_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4439 | #define FMC_PMEM3_MEMHOLD3_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4440 | #define FMC_PMEM3_MEMHOLD3_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4441 | #define FMC_PMEM3_MEMHOLD3_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4442 | #define FMC_PMEM3_MEMHOLD3_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4443 | #define FMC_PMEM3_MEMHOLD3_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4444 | #define FMC_PMEM3_MEMHOLD3_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4445 | #define FMC_PMEM3_MEMHOLD3_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4446 | |
<> | 144:ef7eb2e8f9f7 | 4447 | #define FMC_PMEM3_MEMHIZ3 0xFF000000U /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */ |
<> | 144:ef7eb2e8f9f7 | 4448 | #define FMC_PMEM3_MEMHIZ3_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4449 | #define FMC_PMEM3_MEMHIZ3_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4450 | #define FMC_PMEM3_MEMHIZ3_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4451 | #define FMC_PMEM3_MEMHIZ3_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4452 | #define FMC_PMEM3_MEMHIZ3_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4453 | #define FMC_PMEM3_MEMHIZ3_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4454 | #define FMC_PMEM3_MEMHIZ3_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4455 | #define FMC_PMEM3_MEMHIZ3_7 0x80000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4456 | |
<> | 144:ef7eb2e8f9f7 | 4457 | /****************** Bit definition for FMC_PMEM4 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4458 | #define FMC_PMEM4_MEMSET4 0x000000FFU /*!<MEMSET4[7:0] bits (Common memory 4 setup time) */ |
<> | 144:ef7eb2e8f9f7 | 4459 | #define FMC_PMEM4_MEMSET4_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4460 | #define FMC_PMEM4_MEMSET4_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4461 | #define FMC_PMEM4_MEMSET4_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4462 | #define FMC_PMEM4_MEMSET4_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4463 | #define FMC_PMEM4_MEMSET4_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4464 | #define FMC_PMEM4_MEMSET4_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4465 | #define FMC_PMEM4_MEMSET4_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4466 | #define FMC_PMEM4_MEMSET4_7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4467 | |
<> | 144:ef7eb2e8f9f7 | 4468 | #define FMC_PMEM4_MEMWAIT4 0x0000FF00U /*!<MEMWAIT4[7:0] bits (Common memory 4 wait time) */ |
<> | 144:ef7eb2e8f9f7 | 4469 | #define FMC_PMEM4_MEMWAIT4_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4470 | #define FMC_PMEM4_MEMWAIT4_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4471 | #define FMC_PMEM4_MEMWAIT4_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4472 | #define FMC_PMEM4_MEMWAIT4_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4473 | #define FMC_PMEM4_MEMWAIT4_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4474 | #define FMC_PMEM4_MEMWAIT4_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4475 | #define FMC_PMEM4_MEMWAIT4_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4476 | #define FMC_PMEM4_MEMWAIT4_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4477 | |
<> | 144:ef7eb2e8f9f7 | 4478 | #define FMC_PMEM4_MEMHOLD4 0x00FF0000U /*!<MEMHOLD4[7:0] bits (Common memory 4 hold time) */ |
<> | 144:ef7eb2e8f9f7 | 4479 | #define FMC_PMEM4_MEMHOLD4_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4480 | #define FMC_PMEM4_MEMHOLD4_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4481 | #define FMC_PMEM4_MEMHOLD4_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4482 | #define FMC_PMEM4_MEMHOLD4_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4483 | #define FMC_PMEM4_MEMHOLD4_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4484 | #define FMC_PMEM4_MEMHOLD4_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4485 | #define FMC_PMEM4_MEMHOLD4_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4486 | #define FMC_PMEM4_MEMHOLD4_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4487 | |
<> | 144:ef7eb2e8f9f7 | 4488 | #define FMC_PMEM4_MEMHIZ4 0xFF000000U /*!<MEMHIZ4[7:0] bits (Common memory 4 databus HiZ time) */ |
<> | 144:ef7eb2e8f9f7 | 4489 | #define FMC_PMEM4_MEMHIZ4_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4490 | #define FMC_PMEM4_MEMHIZ4_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4491 | #define FMC_PMEM4_MEMHIZ4_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4492 | #define FMC_PMEM4_MEMHIZ4_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4493 | #define FMC_PMEM4_MEMHIZ4_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4494 | #define FMC_PMEM4_MEMHIZ4_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4495 | #define FMC_PMEM4_MEMHIZ4_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4496 | #define FMC_PMEM4_MEMHIZ4_7 0x80000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4497 | |
<> | 144:ef7eb2e8f9f7 | 4498 | /****************** Bit definition for FMC_PATT2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4499 | #define FMC_PATT2_ATTSET2 0x000000FFU /*!<ATTSET2[7:0] bits (Attribute memory 2 setup time) */ |
<> | 144:ef7eb2e8f9f7 | 4500 | #define FMC_PATT2_ATTSET2_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4501 | #define FMC_PATT2_ATTSET2_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4502 | #define FMC_PATT2_ATTSET2_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4503 | #define FMC_PATT2_ATTSET2_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4504 | #define FMC_PATT2_ATTSET2_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4505 | #define FMC_PATT2_ATTSET2_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4506 | #define FMC_PATT2_ATTSET2_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4507 | #define FMC_PATT2_ATTSET2_7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4508 | |
<> | 144:ef7eb2e8f9f7 | 4509 | #define FMC_PATT2_ATTWAIT2 0x0000FF00U /*!<ATTWAIT2[7:0] bits (Attribute memory 2 wait time) */ |
<> | 144:ef7eb2e8f9f7 | 4510 | #define FMC_PATT2_ATTWAIT2_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4511 | #define FMC_PATT2_ATTWAIT2_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4512 | #define FMC_PATT2_ATTWAIT2_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4513 | #define FMC_PATT2_ATTWAIT2_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4514 | #define FMC_PATT2_ATTWAIT2_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4515 | #define FMC_PATT2_ATTWAIT2_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4516 | #define FMC_PATT2_ATTWAIT2_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4517 | #define FMC_PATT2_ATTWAIT2_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4518 | |
<> | 144:ef7eb2e8f9f7 | 4519 | #define FMC_PATT2_ATTHOLD2 0x00FF0000U /*!<ATTHOLD2[7:0] bits (Attribute memory 2 hold time) */ |
<> | 144:ef7eb2e8f9f7 | 4520 | #define FMC_PATT2_ATTHOLD2_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4521 | #define FMC_PATT2_ATTHOLD2_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4522 | #define FMC_PATT2_ATTHOLD2_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4523 | #define FMC_PATT2_ATTHOLD2_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4524 | #define FMC_PATT2_ATTHOLD2_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4525 | #define FMC_PATT2_ATTHOLD2_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4526 | #define FMC_PATT2_ATTHOLD2_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4527 | #define FMC_PATT2_ATTHOLD2_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4528 | |
<> | 144:ef7eb2e8f9f7 | 4529 | #define FMC_PATT2_ATTHIZ2 0xFF000000U /*!<ATTHIZ2[7:0] bits (Attribute memory 2 databus HiZ time) */ |
<> | 144:ef7eb2e8f9f7 | 4530 | #define FMC_PATT2_ATTHIZ2_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4531 | #define FMC_PATT2_ATTHIZ2_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4532 | #define FMC_PATT2_ATTHIZ2_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4533 | #define FMC_PATT2_ATTHIZ2_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4534 | #define FMC_PATT2_ATTHIZ2_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4535 | #define FMC_PATT2_ATTHIZ2_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4536 | #define FMC_PATT2_ATTHIZ2_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4537 | #define FMC_PATT2_ATTHIZ2_7 0x80000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4538 | |
<> | 144:ef7eb2e8f9f7 | 4539 | /****************** Bit definition for FMC_PATT3 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4540 | #define FMC_PATT3_ATTSET3 0x000000FFU /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */ |
<> | 144:ef7eb2e8f9f7 | 4541 | #define FMC_PATT3_ATTSET3_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4542 | #define FMC_PATT3_ATTSET3_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4543 | #define FMC_PATT3_ATTSET3_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4544 | #define FMC_PATT3_ATTSET3_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4545 | #define FMC_PATT3_ATTSET3_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4546 | #define FMC_PATT3_ATTSET3_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4547 | #define FMC_PATT3_ATTSET3_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4548 | #define FMC_PATT3_ATTSET3_7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4549 | |
<> | 144:ef7eb2e8f9f7 | 4550 | #define FMC_PATT3_ATTWAIT3 0x0000FF00U /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */ |
<> | 144:ef7eb2e8f9f7 | 4551 | #define FMC_PATT3_ATTWAIT3_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4552 | #define FMC_PATT3_ATTWAIT3_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4553 | #define FMC_PATT3_ATTWAIT3_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4554 | #define FMC_PATT3_ATTWAIT3_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4555 | #define FMC_PATT3_ATTWAIT3_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4556 | #define FMC_PATT3_ATTWAIT3_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4557 | #define FMC_PATT3_ATTWAIT3_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4558 | #define FMC_PATT3_ATTWAIT3_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4559 | |
<> | 144:ef7eb2e8f9f7 | 4560 | #define FMC_PATT3_ATTHOLD3 0x00FF0000U /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */ |
<> | 144:ef7eb2e8f9f7 | 4561 | #define FMC_PATT3_ATTHOLD3_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4562 | #define FMC_PATT3_ATTHOLD3_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4563 | #define FMC_PATT3_ATTHOLD3_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4564 | #define FMC_PATT3_ATTHOLD3_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4565 | #define FMC_PATT3_ATTHOLD3_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4566 | #define FMC_PATT3_ATTHOLD3_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4567 | #define FMC_PATT3_ATTHOLD3_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4568 | #define FMC_PATT3_ATTHOLD3_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4569 | |
<> | 144:ef7eb2e8f9f7 | 4570 | #define FMC_PATT3_ATTHIZ3 0xFF000000U /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */ |
<> | 144:ef7eb2e8f9f7 | 4571 | #define FMC_PATT3_ATTHIZ3_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4572 | #define FMC_PATT3_ATTHIZ3_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4573 | #define FMC_PATT3_ATTHIZ3_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4574 | #define FMC_PATT3_ATTHIZ3_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4575 | #define FMC_PATT3_ATTHIZ3_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4576 | #define FMC_PATT3_ATTHIZ3_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4577 | #define FMC_PATT3_ATTHIZ3_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4578 | #define FMC_PATT3_ATTHIZ3_7 0x80000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4579 | |
<> | 144:ef7eb2e8f9f7 | 4580 | /****************** Bit definition for FMC_PATT4 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4581 | #define FMC_PATT4_ATTSET4 0x000000FFU /*!<ATTSET4[7:0] bits (Attribute memory 4 setup time) */ |
<> | 144:ef7eb2e8f9f7 | 4582 | #define FMC_PATT4_ATTSET4_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4583 | #define FMC_PATT4_ATTSET4_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4584 | #define FMC_PATT4_ATTSET4_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4585 | #define FMC_PATT4_ATTSET4_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4586 | #define FMC_PATT4_ATTSET4_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4587 | #define FMC_PATT4_ATTSET4_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4588 | #define FMC_PATT4_ATTSET4_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4589 | #define FMC_PATT4_ATTSET4_7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4590 | |
<> | 144:ef7eb2e8f9f7 | 4591 | #define FMC_PATT4_ATTWAIT4 0x0000FF00U /*!<ATTWAIT4[7:0] bits (Attribute memory 4 wait time) */ |
<> | 144:ef7eb2e8f9f7 | 4592 | #define FMC_PATT4_ATTWAIT4_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4593 | #define FMC_PATT4_ATTWAIT4_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4594 | #define FMC_PATT4_ATTWAIT4_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4595 | #define FMC_PATT4_ATTWAIT4_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4596 | #define FMC_PATT4_ATTWAIT4_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4597 | #define FMC_PATT4_ATTWAIT4_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4598 | #define FMC_PATT4_ATTWAIT4_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4599 | #define FMC_PATT4_ATTWAIT4_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4600 | |
<> | 144:ef7eb2e8f9f7 | 4601 | #define FMC_PATT4_ATTHOLD4 0x00FF0000U /*!<ATTHOLD4[7:0] bits (Attribute memory 4 hold time) */ |
<> | 144:ef7eb2e8f9f7 | 4602 | #define FMC_PATT4_ATTHOLD4_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4603 | #define FMC_PATT4_ATTHOLD4_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4604 | #define FMC_PATT4_ATTHOLD4_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4605 | #define FMC_PATT4_ATTHOLD4_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4606 | #define FMC_PATT4_ATTHOLD4_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4607 | #define FMC_PATT4_ATTHOLD4_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4608 | #define FMC_PATT4_ATTHOLD4_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4609 | #define FMC_PATT4_ATTHOLD4_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4610 | |
<> | 144:ef7eb2e8f9f7 | 4611 | #define FMC_PATT4_ATTHIZ4 0xFF000000U /*!<ATTHIZ4[7:0] bits (Attribute memory 4 databus HiZ time) */ |
<> | 144:ef7eb2e8f9f7 | 4612 | #define FMC_PATT4_ATTHIZ4_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4613 | #define FMC_PATT4_ATTHIZ4_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4614 | #define FMC_PATT4_ATTHIZ4_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4615 | #define FMC_PATT4_ATTHIZ4_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4616 | #define FMC_PATT4_ATTHIZ4_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4617 | #define FMC_PATT4_ATTHIZ4_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4618 | #define FMC_PATT4_ATTHIZ4_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4619 | #define FMC_PATT4_ATTHIZ4_7 0x80000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4620 | |
<> | 144:ef7eb2e8f9f7 | 4621 | /****************** Bit definition for FMC_PIO4 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 4622 | #define FMC_PIO4_IOSET4 0x000000FFU /*!<IOSET4[7:0] bits (I/O 4 setup time) */ |
<> | 144:ef7eb2e8f9f7 | 4623 | #define FMC_PIO4_IOSET4_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4624 | #define FMC_PIO4_IOSET4_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4625 | #define FMC_PIO4_IOSET4_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4626 | #define FMC_PIO4_IOSET4_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4627 | #define FMC_PIO4_IOSET4_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4628 | #define FMC_PIO4_IOSET4_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4629 | #define FMC_PIO4_IOSET4_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4630 | #define FMC_PIO4_IOSET4_7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4631 | |
<> | 144:ef7eb2e8f9f7 | 4632 | #define FMC_PIO4_IOWAIT4 0x0000FF00U /*!<IOWAIT4[7:0] bits (I/O 4 wait time) */ |
<> | 144:ef7eb2e8f9f7 | 4633 | #define FMC_PIO4_IOWAIT4_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4634 | #define FMC_PIO4_IOWAIT4_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4635 | #define FMC_PIO4_IOWAIT4_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4636 | #define FMC_PIO4_IOWAIT4_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4637 | #define FMC_PIO4_IOWAIT4_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4638 | #define FMC_PIO4_IOWAIT4_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4639 | #define FMC_PIO4_IOWAIT4_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4640 | #define FMC_PIO4_IOWAIT4_7 0x00008000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4641 | |
<> | 144:ef7eb2e8f9f7 | 4642 | #define FMC_PIO4_IOHOLD4 0x00FF0000U /*!<IOHOLD4[7:0] bits (I/O 4 hold time) */ |
<> | 144:ef7eb2e8f9f7 | 4643 | #define FMC_PIO4_IOHOLD4_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4644 | #define FMC_PIO4_IOHOLD4_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4645 | #define FMC_PIO4_IOHOLD4_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4646 | #define FMC_PIO4_IOHOLD4_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4647 | #define FMC_PIO4_IOHOLD4_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4648 | #define FMC_PIO4_IOHOLD4_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4649 | #define FMC_PIO4_IOHOLD4_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4650 | #define FMC_PIO4_IOHOLD4_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4651 | |
<> | 144:ef7eb2e8f9f7 | 4652 | #define FMC_PIO4_IOHIZ4 0xFF000000U /*!<IOHIZ4[7:0] bits (I/O 4 databus HiZ time) */ |
<> | 144:ef7eb2e8f9f7 | 4653 | #define FMC_PIO4_IOHIZ4_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4654 | #define FMC_PIO4_IOHIZ4_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4655 | #define FMC_PIO4_IOHIZ4_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4656 | #define FMC_PIO4_IOHIZ4_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4657 | #define FMC_PIO4_IOHIZ4_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 4658 | #define FMC_PIO4_IOHIZ4_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 4659 | #define FMC_PIO4_IOHIZ4_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 4660 | #define FMC_PIO4_IOHIZ4_7 0x80000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 4661 | |
<> | 144:ef7eb2e8f9f7 | 4662 | /****************** Bit definition for FMC_ECCR2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4663 | #define FMC_ECCR2_ECC2 0xFFFFFFFFU /*!<ECC result */ |
<> | 144:ef7eb2e8f9f7 | 4664 | |
<> | 144:ef7eb2e8f9f7 | 4665 | /****************** Bit definition for FMC_ECCR3 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4666 | #define FMC_ECCR3_ECC3 0xFFFFFFFFU /*!<ECC result */ |
<> | 144:ef7eb2e8f9f7 | 4667 | |
<> | 144:ef7eb2e8f9f7 | 4668 | /****************** Bit definition for FMC_SDCR1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4669 | #define FMC_SDCR1_NC 0x00000003U /*!<NC[1:0] bits (Number of column bits) */ |
<> | 144:ef7eb2e8f9f7 | 4670 | #define FMC_SDCR1_NC_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4671 | #define FMC_SDCR1_NC_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4672 | |
<> | 144:ef7eb2e8f9f7 | 4673 | #define FMC_SDCR1_NR 0x0000000CU /*!<NR[1:0] bits (Number of row bits) */ |
<> | 144:ef7eb2e8f9f7 | 4674 | #define FMC_SDCR1_NR_0 0x00000004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4675 | #define FMC_SDCR1_NR_1 0x00000008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4676 | |
<> | 144:ef7eb2e8f9f7 | 4677 | #define FMC_SDCR1_MWID 0x00000030U /*!<NR[1:0] bits (Number of row bits) */ |
<> | 144:ef7eb2e8f9f7 | 4678 | #define FMC_SDCR1_MWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4679 | #define FMC_SDCR1_MWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4680 | |
<> | 144:ef7eb2e8f9f7 | 4681 | #define FMC_SDCR1_NB 0x00000040U /*!<Number of internal bank */ |
<> | 144:ef7eb2e8f9f7 | 4682 | |
<> | 144:ef7eb2e8f9f7 | 4683 | #define FMC_SDCR1_CAS 0x00000180U /*!<CAS[1:0] bits (CAS latency) */ |
<> | 144:ef7eb2e8f9f7 | 4684 | #define FMC_SDCR1_CAS_0 0x00000080U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4685 | #define FMC_SDCR1_CAS_1 0x00000100U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4686 | |
<> | 144:ef7eb2e8f9f7 | 4687 | #define FMC_SDCR1_WP 0x00000200U /*!<Write protection */ |
<> | 144:ef7eb2e8f9f7 | 4688 | |
<> | 144:ef7eb2e8f9f7 | 4689 | #define FMC_SDCR1_SDCLK 0x00000C00U /*!<SDRAM clock configuration */ |
<> | 144:ef7eb2e8f9f7 | 4690 | #define FMC_SDCR1_SDCLK_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4691 | #define FMC_SDCR1_SDCLK_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4692 | |
<> | 144:ef7eb2e8f9f7 | 4693 | #define FMC_SDCR1_RBURST 0x00001000U /*!<Read burst */ |
<> | 144:ef7eb2e8f9f7 | 4694 | |
<> | 144:ef7eb2e8f9f7 | 4695 | #define FMC_SDCR1_RPIPE 0x00006000U /*!<Write protection */ |
<> | 144:ef7eb2e8f9f7 | 4696 | #define FMC_SDCR1_RPIPE_0 0x00002000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4697 | #define FMC_SDCR1_RPIPE_1 0x00004000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4698 | |
<> | 144:ef7eb2e8f9f7 | 4699 | /****************** Bit definition for FMC_SDCR2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4700 | #define FMC_SDCR2_NC 0x00000003U /*!<NC[1:0] bits (Number of column bits) */ |
<> | 144:ef7eb2e8f9f7 | 4701 | #define FMC_SDCR2_NC_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4702 | #define FMC_SDCR2_NC_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4703 | |
<> | 144:ef7eb2e8f9f7 | 4704 | #define FMC_SDCR2_NR 0x0000000CU /*!<NR[1:0] bits (Number of row bits) */ |
<> | 144:ef7eb2e8f9f7 | 4705 | #define FMC_SDCR2_NR_0 0x00000004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4706 | #define FMC_SDCR2_NR_1 0x00000008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4707 | |
<> | 144:ef7eb2e8f9f7 | 4708 | #define FMC_SDCR2_MWID 0x00000030U /*!<NR[1:0] bits (Number of row bits) */ |
<> | 144:ef7eb2e8f9f7 | 4709 | #define FMC_SDCR2_MWID_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4710 | #define FMC_SDCR2_MWID_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4711 | |
<> | 144:ef7eb2e8f9f7 | 4712 | #define FMC_SDCR2_NB 0x00000040U /*!<Number of internal bank */ |
<> | 144:ef7eb2e8f9f7 | 4713 | |
<> | 144:ef7eb2e8f9f7 | 4714 | #define FMC_SDCR2_CAS 0x00000180U /*!<CAS[1:0] bits (CAS latency) */ |
<> | 144:ef7eb2e8f9f7 | 4715 | #define FMC_SDCR2_CAS_0 0x00000080U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4716 | #define FMC_SDCR2_CAS_1 0x00000100U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4717 | |
<> | 144:ef7eb2e8f9f7 | 4718 | #define FMC_SDCR2_WP 0x00000200U /*!<Write protection */ |
<> | 144:ef7eb2e8f9f7 | 4719 | |
<> | 144:ef7eb2e8f9f7 | 4720 | #define FMC_SDCR2_SDCLK 0x00000C00U /*!<SDCLK[1:0] (SDRAM clock configuration) */ |
<> | 144:ef7eb2e8f9f7 | 4721 | #define FMC_SDCR2_SDCLK_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4722 | #define FMC_SDCR2_SDCLK_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4723 | |
<> | 144:ef7eb2e8f9f7 | 4724 | #define FMC_SDCR2_RBURST 0x00001000U /*!<Read burst */ |
<> | 144:ef7eb2e8f9f7 | 4725 | |
<> | 144:ef7eb2e8f9f7 | 4726 | #define FMC_SDCR2_RPIPE 0x00006000U /*!<RPIPE[1:0](Read pipe) */ |
<> | 144:ef7eb2e8f9f7 | 4727 | #define FMC_SDCR2_RPIPE_0 0x00002000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4728 | #define FMC_SDCR2_RPIPE_1 0x00004000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4729 | |
<> | 144:ef7eb2e8f9f7 | 4730 | /****************** Bit definition for FMC_SDTR1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4731 | #define FMC_SDTR1_TMRD 0x0000000FU /*!<TMRD[3:0] bits (Load mode register to active) */ |
<> | 144:ef7eb2e8f9f7 | 4732 | #define FMC_SDTR1_TMRD_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4733 | #define FMC_SDTR1_TMRD_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4734 | #define FMC_SDTR1_TMRD_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4735 | #define FMC_SDTR1_TMRD_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4736 | |
<> | 144:ef7eb2e8f9f7 | 4737 | #define FMC_SDTR1_TXSR 0x000000F0U /*!<TXSR[3:0] bits (Exit self refresh) */ |
<> | 144:ef7eb2e8f9f7 | 4738 | #define FMC_SDTR1_TXSR_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4739 | #define FMC_SDTR1_TXSR_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4740 | #define FMC_SDTR1_TXSR_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4741 | #define FMC_SDTR1_TXSR_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4742 | |
<> | 144:ef7eb2e8f9f7 | 4743 | #define FMC_SDTR1_TRAS 0x00000F00U /*!<TRAS[3:0] bits (Self refresh time) */ |
<> | 144:ef7eb2e8f9f7 | 4744 | #define FMC_SDTR1_TRAS_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4745 | #define FMC_SDTR1_TRAS_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4746 | #define FMC_SDTR1_TRAS_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4747 | #define FMC_SDTR1_TRAS_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4748 | |
<> | 144:ef7eb2e8f9f7 | 4749 | #define FMC_SDTR1_TRC 0x0000F000U /*!<TRC[2:0] bits (Row cycle delay) */ |
<> | 144:ef7eb2e8f9f7 | 4750 | #define FMC_SDTR1_TRC_0 0x00001000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4751 | #define FMC_SDTR1_TRC_1 0x00002000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4752 | #define FMC_SDTR1_TRC_2 0x00004000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4753 | |
<> | 144:ef7eb2e8f9f7 | 4754 | #define FMC_SDTR1_TWR 0x000F0000U /*!<TRC[2:0] bits (Write recovery delay) */ |
<> | 144:ef7eb2e8f9f7 | 4755 | #define FMC_SDTR1_TWR_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4756 | #define FMC_SDTR1_TWR_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4757 | #define FMC_SDTR1_TWR_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4758 | |
<> | 144:ef7eb2e8f9f7 | 4759 | #define FMC_SDTR1_TRP 0x00F00000U /*!<TRP[2:0] bits (Row precharge delay) */ |
<> | 144:ef7eb2e8f9f7 | 4760 | #define FMC_SDTR1_TRP_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4761 | #define FMC_SDTR1_TRP_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4762 | #define FMC_SDTR1_TRP_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4763 | |
<> | 144:ef7eb2e8f9f7 | 4764 | #define FMC_SDTR1_TRCD 0x0F000000U /*!<TRP[2:0] bits (Row to column delay) */ |
<> | 144:ef7eb2e8f9f7 | 4765 | #define FMC_SDTR1_TRCD_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4766 | #define FMC_SDTR1_TRCD_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4767 | #define FMC_SDTR1_TRCD_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4768 | |
<> | 144:ef7eb2e8f9f7 | 4769 | /****************** Bit definition for FMC_SDTR2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4770 | #define FMC_SDTR2_TMRD 0x0000000FU /*!<TMRD[3:0] bits (Load mode register to active) */ |
<> | 144:ef7eb2e8f9f7 | 4771 | #define FMC_SDTR2_TMRD_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4772 | #define FMC_SDTR2_TMRD_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4773 | #define FMC_SDTR2_TMRD_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4774 | #define FMC_SDTR2_TMRD_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4775 | |
<> | 144:ef7eb2e8f9f7 | 4776 | #define FMC_SDTR2_TXSR 0x000000F0U /*!<TXSR[3:0] bits (Exit self refresh) */ |
<> | 144:ef7eb2e8f9f7 | 4777 | #define FMC_SDTR2_TXSR_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4778 | #define FMC_SDTR2_TXSR_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4779 | #define FMC_SDTR2_TXSR_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4780 | #define FMC_SDTR2_TXSR_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4781 | |
<> | 144:ef7eb2e8f9f7 | 4782 | #define FMC_SDTR2_TRAS 0x00000F00U /*!<TRAS[3:0] bits (Self refresh time) */ |
<> | 144:ef7eb2e8f9f7 | 4783 | #define FMC_SDTR2_TRAS_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4784 | #define FMC_SDTR2_TRAS_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4785 | #define FMC_SDTR2_TRAS_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4786 | #define FMC_SDTR2_TRAS_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4787 | |
<> | 144:ef7eb2e8f9f7 | 4788 | #define FMC_SDTR2_TRC 0x0000F000U /*!<TRC[2:0] bits (Row cycle delay) */ |
<> | 144:ef7eb2e8f9f7 | 4789 | #define FMC_SDTR2_TRC_0 0x00001000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4790 | #define FMC_SDTR2_TRC_1 0x00002000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4791 | #define FMC_SDTR2_TRC_2 0x00004000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4792 | |
<> | 144:ef7eb2e8f9f7 | 4793 | #define FMC_SDTR2_TWR 0x000F0000U /*!<TRC[2:0] bits (Write recovery delay) */ |
<> | 144:ef7eb2e8f9f7 | 4794 | #define FMC_SDTR2_TWR_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4795 | #define FMC_SDTR2_TWR_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4796 | #define FMC_SDTR2_TWR_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4797 | |
<> | 144:ef7eb2e8f9f7 | 4798 | #define FMC_SDTR2_TRP 0x00F00000U /*!<TRP[2:0] bits (Row precharge delay) */ |
<> | 144:ef7eb2e8f9f7 | 4799 | #define FMC_SDTR2_TRP_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4800 | #define FMC_SDTR2_TRP_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4801 | #define FMC_SDTR2_TRP_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4802 | |
<> | 144:ef7eb2e8f9f7 | 4803 | #define FMC_SDTR2_TRCD 0x0F000000U /*!<TRP[2:0] bits (Row to column delay) */ |
<> | 144:ef7eb2e8f9f7 | 4804 | #define FMC_SDTR2_TRCD_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4805 | #define FMC_SDTR2_TRCD_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4806 | #define FMC_SDTR2_TRCD_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4807 | |
<> | 144:ef7eb2e8f9f7 | 4808 | /****************** Bit definition for FMC_SDCMR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4809 | #define FMC_SDCMR_MODE 0x00000007U /*!<MODE[2:0] bits (Command mode) */ |
<> | 144:ef7eb2e8f9f7 | 4810 | #define FMC_SDCMR_MODE_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4811 | #define FMC_SDCMR_MODE_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4812 | #define FMC_SDCMR_MODE_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4813 | |
<> | 144:ef7eb2e8f9f7 | 4814 | #define FMC_SDCMR_CTB2 0x00000008U /*!<Command target 2 */ |
<> | 144:ef7eb2e8f9f7 | 4815 | |
<> | 144:ef7eb2e8f9f7 | 4816 | #define FMC_SDCMR_CTB1 0x00000010U /*!<Command target 1 */ |
<> | 144:ef7eb2e8f9f7 | 4817 | |
<> | 144:ef7eb2e8f9f7 | 4818 | #define FMC_SDCMR_NRFS 0x000001E0U /*!<NRFS[3:0] bits (Number of auto-refresh) */ |
<> | 144:ef7eb2e8f9f7 | 4819 | #define FMC_SDCMR_NRFS_0 0x00000020U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4820 | #define FMC_SDCMR_NRFS_1 0x00000040U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4821 | #define FMC_SDCMR_NRFS_2 0x00000080U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 4822 | #define FMC_SDCMR_NRFS_3 0x00000100U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 4823 | |
<> | 144:ef7eb2e8f9f7 | 4824 | #define FMC_SDCMR_MRD 0x003FFE00U /*!<MRD[12:0] bits (Mode register definition) */ |
<> | 144:ef7eb2e8f9f7 | 4825 | |
<> | 144:ef7eb2e8f9f7 | 4826 | /****************** Bit definition for FMC_SDRTR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4827 | #define FMC_SDRTR_CRE 0x00000001U /*!<Clear refresh error flag */ |
<> | 144:ef7eb2e8f9f7 | 4828 | |
<> | 144:ef7eb2e8f9f7 | 4829 | #define FMC_SDRTR_COUNT 0x00003FFEU /*!<COUNT[12:0] bits (Refresh timer count) */ |
<> | 144:ef7eb2e8f9f7 | 4830 | |
<> | 144:ef7eb2e8f9f7 | 4831 | #define FMC_SDRTR_REIE 0x00004000U /*!<RES interupt enable */ |
<> | 144:ef7eb2e8f9f7 | 4832 | |
<> | 144:ef7eb2e8f9f7 | 4833 | /****************** Bit definition for FMC_SDSR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 4834 | #define FMC_SDSR_RE 0x00000001U /*!<Refresh error flag */ |
<> | 144:ef7eb2e8f9f7 | 4835 | |
<> | 144:ef7eb2e8f9f7 | 4836 | #define FMC_SDSR_MODES1 0x00000006U /*!<MODES1[1:0]bits (Status mode for bank 1) */ |
<> | 144:ef7eb2e8f9f7 | 4837 | #define FMC_SDSR_MODES1_0 0x00000002U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4838 | #define FMC_SDSR_MODES1_1 0x00000004U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4839 | |
<> | 144:ef7eb2e8f9f7 | 4840 | #define FMC_SDSR_MODES2 0x00000018U /*!<MODES2[1:0]bits (Status mode for bank 2) */ |
<> | 144:ef7eb2e8f9f7 | 4841 | #define FMC_SDSR_MODES2_0 0x00000008U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 4842 | #define FMC_SDSR_MODES2_1 0x00000010U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 4843 | #define FMC_SDSR_BUSY 0x00000020U /*!<Busy status */ |
<> | 144:ef7eb2e8f9f7 | 4844 | |
<> | 144:ef7eb2e8f9f7 | 4845 | |
<> | 144:ef7eb2e8f9f7 | 4846 | |
<> | 144:ef7eb2e8f9f7 | 4847 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 4848 | /* */ |
<> | 144:ef7eb2e8f9f7 | 4849 | /* General Purpose I/O */ |
<> | 144:ef7eb2e8f9f7 | 4850 | /* */ |
<> | 144:ef7eb2e8f9f7 | 4851 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 4852 | /****************** Bits definition for GPIO_MODER register *****************/ |
<> | 144:ef7eb2e8f9f7 | 4853 | #define GPIO_MODER_MODER0 0x00000003U |
<> | 144:ef7eb2e8f9f7 | 4854 | #define GPIO_MODER_MODER0_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 4855 | #define GPIO_MODER_MODER0_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 4856 | |
<> | 144:ef7eb2e8f9f7 | 4857 | #define GPIO_MODER_MODER1 0x0000000CU |
<> | 144:ef7eb2e8f9f7 | 4858 | #define GPIO_MODER_MODER1_0 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 4859 | #define GPIO_MODER_MODER1_1 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 4860 | |
<> | 144:ef7eb2e8f9f7 | 4861 | #define GPIO_MODER_MODER2 0x00000030U |
<> | 144:ef7eb2e8f9f7 | 4862 | #define GPIO_MODER_MODER2_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 4863 | #define GPIO_MODER_MODER2_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 4864 | |
<> | 144:ef7eb2e8f9f7 | 4865 | #define GPIO_MODER_MODER3 0x000000C0U |
<> | 144:ef7eb2e8f9f7 | 4866 | #define GPIO_MODER_MODER3_0 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 4867 | #define GPIO_MODER_MODER3_1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 4868 | |
<> | 144:ef7eb2e8f9f7 | 4869 | #define GPIO_MODER_MODER4 0x00000300U |
<> | 144:ef7eb2e8f9f7 | 4870 | #define GPIO_MODER_MODER4_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 4871 | #define GPIO_MODER_MODER4_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 4872 | |
<> | 144:ef7eb2e8f9f7 | 4873 | #define GPIO_MODER_MODER5 0x00000C00U |
<> | 144:ef7eb2e8f9f7 | 4874 | #define GPIO_MODER_MODER5_0 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 4875 | #define GPIO_MODER_MODER5_1 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 4876 | |
<> | 144:ef7eb2e8f9f7 | 4877 | #define GPIO_MODER_MODER6 0x00003000U |
<> | 144:ef7eb2e8f9f7 | 4878 | #define GPIO_MODER_MODER6_0 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 4879 | #define GPIO_MODER_MODER6_1 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 4880 | |
<> | 144:ef7eb2e8f9f7 | 4881 | #define GPIO_MODER_MODER7 0x0000C000U |
<> | 144:ef7eb2e8f9f7 | 4882 | #define GPIO_MODER_MODER7_0 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 4883 | #define GPIO_MODER_MODER7_1 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 4884 | |
<> | 144:ef7eb2e8f9f7 | 4885 | #define GPIO_MODER_MODER8 0x00030000U |
<> | 144:ef7eb2e8f9f7 | 4886 | #define GPIO_MODER_MODER8_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 4887 | #define GPIO_MODER_MODER8_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 4888 | |
<> | 144:ef7eb2e8f9f7 | 4889 | #define GPIO_MODER_MODER9 0x000C0000U |
<> | 144:ef7eb2e8f9f7 | 4890 | #define GPIO_MODER_MODER9_0 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 4891 | #define GPIO_MODER_MODER9_1 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 4892 | |
<> | 144:ef7eb2e8f9f7 | 4893 | #define GPIO_MODER_MODER10 0x00300000U |
<> | 144:ef7eb2e8f9f7 | 4894 | #define GPIO_MODER_MODER10_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 4895 | #define GPIO_MODER_MODER10_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 4896 | |
<> | 144:ef7eb2e8f9f7 | 4897 | #define GPIO_MODER_MODER11 0x00C00000U |
<> | 144:ef7eb2e8f9f7 | 4898 | #define GPIO_MODER_MODER11_0 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 4899 | #define GPIO_MODER_MODER11_1 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 4900 | |
<> | 144:ef7eb2e8f9f7 | 4901 | #define GPIO_MODER_MODER12 0x03000000U |
<> | 144:ef7eb2e8f9f7 | 4902 | #define GPIO_MODER_MODER12_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 4903 | #define GPIO_MODER_MODER12_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 4904 | |
<> | 144:ef7eb2e8f9f7 | 4905 | #define GPIO_MODER_MODER13 0x0C000000U |
<> | 144:ef7eb2e8f9f7 | 4906 | #define GPIO_MODER_MODER13_0 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 4907 | #define GPIO_MODER_MODER13_1 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 4908 | |
<> | 144:ef7eb2e8f9f7 | 4909 | #define GPIO_MODER_MODER14 0x30000000U |
<> | 144:ef7eb2e8f9f7 | 4910 | #define GPIO_MODER_MODER14_0 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 4911 | #define GPIO_MODER_MODER14_1 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 4912 | |
<> | 144:ef7eb2e8f9f7 | 4913 | #define GPIO_MODER_MODER15 0xC0000000U |
<> | 144:ef7eb2e8f9f7 | 4914 | #define GPIO_MODER_MODER15_0 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 4915 | #define GPIO_MODER_MODER15_1 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 4916 | |
<> | 144:ef7eb2e8f9f7 | 4917 | /****************** Bits definition for GPIO_OTYPER register ****************/ |
<> | 144:ef7eb2e8f9f7 | 4918 | #define GPIO_OTYPER_OT_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 4919 | #define GPIO_OTYPER_OT_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 4920 | #define GPIO_OTYPER_OT_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 4921 | #define GPIO_OTYPER_OT_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 4922 | #define GPIO_OTYPER_OT_4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 4923 | #define GPIO_OTYPER_OT_5 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 4924 | #define GPIO_OTYPER_OT_6 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 4925 | #define GPIO_OTYPER_OT_7 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 4926 | #define GPIO_OTYPER_OT_8 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 4927 | #define GPIO_OTYPER_OT_9 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 4928 | #define GPIO_OTYPER_OT_10 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 4929 | #define GPIO_OTYPER_OT_11 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 4930 | #define GPIO_OTYPER_OT_12 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 4931 | #define GPIO_OTYPER_OT_13 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 4932 | #define GPIO_OTYPER_OT_14 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 4933 | #define GPIO_OTYPER_OT_15 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 4934 | |
<> | 144:ef7eb2e8f9f7 | 4935 | /****************** Bits definition for GPIO_OSPEEDR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 4936 | #define GPIO_OSPEEDER_OSPEEDR0 0x00000003U |
<> | 144:ef7eb2e8f9f7 | 4937 | #define GPIO_OSPEEDER_OSPEEDR0_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 4938 | #define GPIO_OSPEEDER_OSPEEDR0_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 4939 | |
<> | 144:ef7eb2e8f9f7 | 4940 | #define GPIO_OSPEEDER_OSPEEDR1 0x0000000CU |
<> | 144:ef7eb2e8f9f7 | 4941 | #define GPIO_OSPEEDER_OSPEEDR1_0 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 4942 | #define GPIO_OSPEEDER_OSPEEDR1_1 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 4943 | |
<> | 144:ef7eb2e8f9f7 | 4944 | #define GPIO_OSPEEDER_OSPEEDR2 0x00000030U |
<> | 144:ef7eb2e8f9f7 | 4945 | #define GPIO_OSPEEDER_OSPEEDR2_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 4946 | #define GPIO_OSPEEDER_OSPEEDR2_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 4947 | |
<> | 144:ef7eb2e8f9f7 | 4948 | #define GPIO_OSPEEDER_OSPEEDR3 0x000000C0U |
<> | 144:ef7eb2e8f9f7 | 4949 | #define GPIO_OSPEEDER_OSPEEDR3_0 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 4950 | #define GPIO_OSPEEDER_OSPEEDR3_1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 4951 | |
<> | 144:ef7eb2e8f9f7 | 4952 | #define GPIO_OSPEEDER_OSPEEDR4 0x00000300U |
<> | 144:ef7eb2e8f9f7 | 4953 | #define GPIO_OSPEEDER_OSPEEDR4_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 4954 | #define GPIO_OSPEEDER_OSPEEDR4_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 4955 | |
<> | 144:ef7eb2e8f9f7 | 4956 | #define GPIO_OSPEEDER_OSPEEDR5 0x00000C00U |
<> | 144:ef7eb2e8f9f7 | 4957 | #define GPIO_OSPEEDER_OSPEEDR5_0 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 4958 | #define GPIO_OSPEEDER_OSPEEDR5_1 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 4959 | |
<> | 144:ef7eb2e8f9f7 | 4960 | #define GPIO_OSPEEDER_OSPEEDR6 0x00003000U |
<> | 144:ef7eb2e8f9f7 | 4961 | #define GPIO_OSPEEDER_OSPEEDR6_0 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 4962 | #define GPIO_OSPEEDER_OSPEEDR6_1 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 4963 | |
<> | 144:ef7eb2e8f9f7 | 4964 | #define GPIO_OSPEEDER_OSPEEDR7 0x0000C000U |
<> | 144:ef7eb2e8f9f7 | 4965 | #define GPIO_OSPEEDER_OSPEEDR7_0 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 4966 | #define GPIO_OSPEEDER_OSPEEDR7_1 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 4967 | |
<> | 144:ef7eb2e8f9f7 | 4968 | #define GPIO_OSPEEDER_OSPEEDR8 0x00030000U |
<> | 144:ef7eb2e8f9f7 | 4969 | #define GPIO_OSPEEDER_OSPEEDR8_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 4970 | #define GPIO_OSPEEDER_OSPEEDR8_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 4971 | |
<> | 144:ef7eb2e8f9f7 | 4972 | #define GPIO_OSPEEDER_OSPEEDR9 0x000C0000U |
<> | 144:ef7eb2e8f9f7 | 4973 | #define GPIO_OSPEEDER_OSPEEDR9_0 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 4974 | #define GPIO_OSPEEDER_OSPEEDR9_1 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 4975 | |
<> | 144:ef7eb2e8f9f7 | 4976 | #define GPIO_OSPEEDER_OSPEEDR10 0x00300000U |
<> | 144:ef7eb2e8f9f7 | 4977 | #define GPIO_OSPEEDER_OSPEEDR10_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 4978 | #define GPIO_OSPEEDER_OSPEEDR10_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 4979 | |
<> | 144:ef7eb2e8f9f7 | 4980 | #define GPIO_OSPEEDER_OSPEEDR11 0x00C00000U |
<> | 144:ef7eb2e8f9f7 | 4981 | #define GPIO_OSPEEDER_OSPEEDR11_0 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 4982 | #define GPIO_OSPEEDER_OSPEEDR11_1 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 4983 | |
<> | 144:ef7eb2e8f9f7 | 4984 | #define GPIO_OSPEEDER_OSPEEDR12 0x03000000U |
<> | 144:ef7eb2e8f9f7 | 4985 | #define GPIO_OSPEEDER_OSPEEDR12_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 4986 | #define GPIO_OSPEEDER_OSPEEDR12_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 4987 | |
<> | 144:ef7eb2e8f9f7 | 4988 | #define GPIO_OSPEEDER_OSPEEDR13 0x0C000000U |
<> | 144:ef7eb2e8f9f7 | 4989 | #define GPIO_OSPEEDER_OSPEEDR13_0 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 4990 | #define GPIO_OSPEEDER_OSPEEDR13_1 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 4991 | |
<> | 144:ef7eb2e8f9f7 | 4992 | #define GPIO_OSPEEDER_OSPEEDR14 0x30000000U |
<> | 144:ef7eb2e8f9f7 | 4993 | #define GPIO_OSPEEDER_OSPEEDR14_0 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 4994 | #define GPIO_OSPEEDER_OSPEEDR14_1 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 4995 | |
<> | 144:ef7eb2e8f9f7 | 4996 | #define GPIO_OSPEEDER_OSPEEDR15 0xC0000000U |
<> | 144:ef7eb2e8f9f7 | 4997 | #define GPIO_OSPEEDER_OSPEEDR15_0 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 4998 | #define GPIO_OSPEEDER_OSPEEDR15_1 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 4999 | |
<> | 144:ef7eb2e8f9f7 | 5000 | /****************** Bits definition for GPIO_PUPDR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5001 | #define GPIO_PUPDR_PUPDR0 0x00000003U |
<> | 144:ef7eb2e8f9f7 | 5002 | #define GPIO_PUPDR_PUPDR0_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5003 | #define GPIO_PUPDR_PUPDR0_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5004 | |
<> | 144:ef7eb2e8f9f7 | 5005 | #define GPIO_PUPDR_PUPDR1 0x0000000CU |
<> | 144:ef7eb2e8f9f7 | 5006 | #define GPIO_PUPDR_PUPDR1_0 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5007 | #define GPIO_PUPDR_PUPDR1_1 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5008 | |
<> | 144:ef7eb2e8f9f7 | 5009 | #define GPIO_PUPDR_PUPDR2 0x00000030U |
<> | 144:ef7eb2e8f9f7 | 5010 | #define GPIO_PUPDR_PUPDR2_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5011 | #define GPIO_PUPDR_PUPDR2_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5012 | |
<> | 144:ef7eb2e8f9f7 | 5013 | #define GPIO_PUPDR_PUPDR3 0x000000C0U |
<> | 144:ef7eb2e8f9f7 | 5014 | #define GPIO_PUPDR_PUPDR3_0 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5015 | #define GPIO_PUPDR_PUPDR3_1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5016 | |
<> | 144:ef7eb2e8f9f7 | 5017 | #define GPIO_PUPDR_PUPDR4 0x00000300U |
<> | 144:ef7eb2e8f9f7 | 5018 | #define GPIO_PUPDR_PUPDR4_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5019 | #define GPIO_PUPDR_PUPDR4_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5020 | |
<> | 144:ef7eb2e8f9f7 | 5021 | #define GPIO_PUPDR_PUPDR5 0x00000C00U |
<> | 144:ef7eb2e8f9f7 | 5022 | #define GPIO_PUPDR_PUPDR5_0 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5023 | #define GPIO_PUPDR_PUPDR5_1 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5024 | |
<> | 144:ef7eb2e8f9f7 | 5025 | #define GPIO_PUPDR_PUPDR6 0x00003000U |
<> | 144:ef7eb2e8f9f7 | 5026 | #define GPIO_PUPDR_PUPDR6_0 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5027 | #define GPIO_PUPDR_PUPDR6_1 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5028 | |
<> | 144:ef7eb2e8f9f7 | 5029 | #define GPIO_PUPDR_PUPDR7 0x0000C000U |
<> | 144:ef7eb2e8f9f7 | 5030 | #define GPIO_PUPDR_PUPDR7_0 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5031 | #define GPIO_PUPDR_PUPDR7_1 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5032 | |
<> | 144:ef7eb2e8f9f7 | 5033 | #define GPIO_PUPDR_PUPDR8 0x00030000U |
<> | 144:ef7eb2e8f9f7 | 5034 | #define GPIO_PUPDR_PUPDR8_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5035 | #define GPIO_PUPDR_PUPDR8_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5036 | |
<> | 144:ef7eb2e8f9f7 | 5037 | #define GPIO_PUPDR_PUPDR9 0x000C0000U |
<> | 144:ef7eb2e8f9f7 | 5038 | #define GPIO_PUPDR_PUPDR9_0 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5039 | #define GPIO_PUPDR_PUPDR9_1 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5040 | |
<> | 144:ef7eb2e8f9f7 | 5041 | #define GPIO_PUPDR_PUPDR10 0x00300000U |
<> | 144:ef7eb2e8f9f7 | 5042 | #define GPIO_PUPDR_PUPDR10_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5043 | #define GPIO_PUPDR_PUPDR10_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5044 | |
<> | 144:ef7eb2e8f9f7 | 5045 | #define GPIO_PUPDR_PUPDR11 0x00C00000U |
<> | 144:ef7eb2e8f9f7 | 5046 | #define GPIO_PUPDR_PUPDR11_0 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5047 | #define GPIO_PUPDR_PUPDR11_1 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5048 | |
<> | 144:ef7eb2e8f9f7 | 5049 | #define GPIO_PUPDR_PUPDR12 0x03000000U |
<> | 144:ef7eb2e8f9f7 | 5050 | #define GPIO_PUPDR_PUPDR12_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 5051 | #define GPIO_PUPDR_PUPDR12_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5052 | |
<> | 144:ef7eb2e8f9f7 | 5053 | #define GPIO_PUPDR_PUPDR13 0x0C000000U |
<> | 144:ef7eb2e8f9f7 | 5054 | #define GPIO_PUPDR_PUPDR13_0 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5055 | #define GPIO_PUPDR_PUPDR13_1 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5056 | |
<> | 144:ef7eb2e8f9f7 | 5057 | #define GPIO_PUPDR_PUPDR14 0x30000000U |
<> | 144:ef7eb2e8f9f7 | 5058 | #define GPIO_PUPDR_PUPDR14_0 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5059 | #define GPIO_PUPDR_PUPDR14_1 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5060 | |
<> | 144:ef7eb2e8f9f7 | 5061 | #define GPIO_PUPDR_PUPDR15 0xC0000000U |
<> | 144:ef7eb2e8f9f7 | 5062 | #define GPIO_PUPDR_PUPDR15_0 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5063 | #define GPIO_PUPDR_PUPDR15_1 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 5064 | |
<> | 144:ef7eb2e8f9f7 | 5065 | /****************** Bits definition for GPIO_IDR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5066 | #define GPIO_IDR_IDR_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5067 | #define GPIO_IDR_IDR_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5068 | #define GPIO_IDR_IDR_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5069 | #define GPIO_IDR_IDR_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5070 | #define GPIO_IDR_IDR_4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5071 | #define GPIO_IDR_IDR_5 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5072 | #define GPIO_IDR_IDR_6 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5073 | #define GPIO_IDR_IDR_7 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5074 | #define GPIO_IDR_IDR_8 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5075 | #define GPIO_IDR_IDR_9 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5076 | #define GPIO_IDR_IDR_10 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5077 | #define GPIO_IDR_IDR_11 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5078 | #define GPIO_IDR_IDR_12 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5079 | #define GPIO_IDR_IDR_13 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5080 | #define GPIO_IDR_IDR_14 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5081 | #define GPIO_IDR_IDR_15 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5082 | /* Old GPIO_IDR register bits definition, maintained for legacy purpose */ |
<> | 144:ef7eb2e8f9f7 | 5083 | #define GPIO_OTYPER_IDR_0 GPIO_IDR_IDR_0 |
<> | 144:ef7eb2e8f9f7 | 5084 | #define GPIO_OTYPER_IDR_1 GPIO_IDR_IDR_1 |
<> | 144:ef7eb2e8f9f7 | 5085 | #define GPIO_OTYPER_IDR_2 GPIO_IDR_IDR_2 |
<> | 144:ef7eb2e8f9f7 | 5086 | #define GPIO_OTYPER_IDR_3 GPIO_IDR_IDR_3 |
<> | 144:ef7eb2e8f9f7 | 5087 | #define GPIO_OTYPER_IDR_4 GPIO_IDR_IDR_4 |
<> | 144:ef7eb2e8f9f7 | 5088 | #define GPIO_OTYPER_IDR_5 GPIO_IDR_IDR_5 |
<> | 144:ef7eb2e8f9f7 | 5089 | #define GPIO_OTYPER_IDR_6 GPIO_IDR_IDR_6 |
<> | 144:ef7eb2e8f9f7 | 5090 | #define GPIO_OTYPER_IDR_7 GPIO_IDR_IDR_7 |
<> | 144:ef7eb2e8f9f7 | 5091 | #define GPIO_OTYPER_IDR_8 GPIO_IDR_IDR_8 |
<> | 144:ef7eb2e8f9f7 | 5092 | #define GPIO_OTYPER_IDR_9 GPIO_IDR_IDR_9 |
<> | 144:ef7eb2e8f9f7 | 5093 | #define GPIO_OTYPER_IDR_10 GPIO_IDR_IDR_10 |
<> | 144:ef7eb2e8f9f7 | 5094 | #define GPIO_OTYPER_IDR_11 GPIO_IDR_IDR_11 |
<> | 144:ef7eb2e8f9f7 | 5095 | #define GPIO_OTYPER_IDR_12 GPIO_IDR_IDR_12 |
<> | 144:ef7eb2e8f9f7 | 5096 | #define GPIO_OTYPER_IDR_13 GPIO_IDR_IDR_13 |
<> | 144:ef7eb2e8f9f7 | 5097 | #define GPIO_OTYPER_IDR_14 GPIO_IDR_IDR_14 |
<> | 144:ef7eb2e8f9f7 | 5098 | #define GPIO_OTYPER_IDR_15 GPIO_IDR_IDR_15 |
<> | 144:ef7eb2e8f9f7 | 5099 | |
<> | 144:ef7eb2e8f9f7 | 5100 | /****************** Bits definition for GPIO_ODR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5101 | #define GPIO_ODR_ODR_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5102 | #define GPIO_ODR_ODR_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5103 | #define GPIO_ODR_ODR_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5104 | #define GPIO_ODR_ODR_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5105 | #define GPIO_ODR_ODR_4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5106 | #define GPIO_ODR_ODR_5 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5107 | #define GPIO_ODR_ODR_6 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5108 | #define GPIO_ODR_ODR_7 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5109 | #define GPIO_ODR_ODR_8 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5110 | #define GPIO_ODR_ODR_9 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5111 | #define GPIO_ODR_ODR_10 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5112 | #define GPIO_ODR_ODR_11 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5113 | #define GPIO_ODR_ODR_12 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5114 | #define GPIO_ODR_ODR_13 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5115 | #define GPIO_ODR_ODR_14 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5116 | #define GPIO_ODR_ODR_15 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5117 | /* Old GPIO_ODR register bits definition, maintained for legacy purpose */ |
<> | 144:ef7eb2e8f9f7 | 5118 | #define GPIO_OTYPER_ODR_0 GPIO_ODR_ODR_0 |
<> | 144:ef7eb2e8f9f7 | 5119 | #define GPIO_OTYPER_ODR_1 GPIO_ODR_ODR_1 |
<> | 144:ef7eb2e8f9f7 | 5120 | #define GPIO_OTYPER_ODR_2 GPIO_ODR_ODR_2 |
<> | 144:ef7eb2e8f9f7 | 5121 | #define GPIO_OTYPER_ODR_3 GPIO_ODR_ODR_3 |
<> | 144:ef7eb2e8f9f7 | 5122 | #define GPIO_OTYPER_ODR_4 GPIO_ODR_ODR_4 |
<> | 144:ef7eb2e8f9f7 | 5123 | #define GPIO_OTYPER_ODR_5 GPIO_ODR_ODR_5 |
<> | 144:ef7eb2e8f9f7 | 5124 | #define GPIO_OTYPER_ODR_6 GPIO_ODR_ODR_6 |
<> | 144:ef7eb2e8f9f7 | 5125 | #define GPIO_OTYPER_ODR_7 GPIO_ODR_ODR_7 |
<> | 144:ef7eb2e8f9f7 | 5126 | #define GPIO_OTYPER_ODR_8 GPIO_ODR_ODR_8 |
<> | 144:ef7eb2e8f9f7 | 5127 | #define GPIO_OTYPER_ODR_9 GPIO_ODR_ODR_9 |
<> | 144:ef7eb2e8f9f7 | 5128 | #define GPIO_OTYPER_ODR_10 GPIO_ODR_ODR_10 |
<> | 144:ef7eb2e8f9f7 | 5129 | #define GPIO_OTYPER_ODR_11 GPIO_ODR_ODR_11 |
<> | 144:ef7eb2e8f9f7 | 5130 | #define GPIO_OTYPER_ODR_12 GPIO_ODR_ODR_12 |
<> | 144:ef7eb2e8f9f7 | 5131 | #define GPIO_OTYPER_ODR_13 GPIO_ODR_ODR_13 |
<> | 144:ef7eb2e8f9f7 | 5132 | #define GPIO_OTYPER_ODR_14 GPIO_ODR_ODR_14 |
<> | 144:ef7eb2e8f9f7 | 5133 | #define GPIO_OTYPER_ODR_15 GPIO_ODR_ODR_15 |
<> | 144:ef7eb2e8f9f7 | 5134 | |
<> | 144:ef7eb2e8f9f7 | 5135 | /****************** Bits definition for GPIO_BSRR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 5136 | #define GPIO_BSRR_BS_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5137 | #define GPIO_BSRR_BS_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5138 | #define GPIO_BSRR_BS_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5139 | #define GPIO_BSRR_BS_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5140 | #define GPIO_BSRR_BS_4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5141 | #define GPIO_BSRR_BS_5 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5142 | #define GPIO_BSRR_BS_6 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5143 | #define GPIO_BSRR_BS_7 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5144 | #define GPIO_BSRR_BS_8 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5145 | #define GPIO_BSRR_BS_9 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5146 | #define GPIO_BSRR_BS_10 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5147 | #define GPIO_BSRR_BS_11 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5148 | #define GPIO_BSRR_BS_12 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5149 | #define GPIO_BSRR_BS_13 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5150 | #define GPIO_BSRR_BS_14 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5151 | #define GPIO_BSRR_BS_15 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5152 | #define GPIO_BSRR_BR_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5153 | #define GPIO_BSRR_BR_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5154 | #define GPIO_BSRR_BR_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5155 | #define GPIO_BSRR_BR_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5156 | #define GPIO_BSRR_BR_4 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5157 | #define GPIO_BSRR_BR_5 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5158 | #define GPIO_BSRR_BR_6 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5159 | #define GPIO_BSRR_BR_7 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5160 | #define GPIO_BSRR_BR_8 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 5161 | #define GPIO_BSRR_BR_9 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5162 | #define GPIO_BSRR_BR_10 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5163 | #define GPIO_BSRR_BR_11 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5164 | #define GPIO_BSRR_BR_12 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5165 | #define GPIO_BSRR_BR_13 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5166 | #define GPIO_BSRR_BR_14 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5167 | #define GPIO_BSRR_BR_15 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 5168 | |
<> | 144:ef7eb2e8f9f7 | 5169 | /****************** Bit definition for GPIO_LCKR register *********************/ |
<> | 144:ef7eb2e8f9f7 | 5170 | #define GPIO_LCKR_LCK0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5171 | #define GPIO_LCKR_LCK1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5172 | #define GPIO_LCKR_LCK2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5173 | #define GPIO_LCKR_LCK3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5174 | #define GPIO_LCKR_LCK4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5175 | #define GPIO_LCKR_LCK5 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5176 | #define GPIO_LCKR_LCK6 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5177 | #define GPIO_LCKR_LCK7 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5178 | #define GPIO_LCKR_LCK8 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5179 | #define GPIO_LCKR_LCK9 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5180 | #define GPIO_LCKR_LCK10 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5181 | #define GPIO_LCKR_LCK11 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5182 | #define GPIO_LCKR_LCK12 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5183 | #define GPIO_LCKR_LCK13 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5184 | #define GPIO_LCKR_LCK14 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5185 | #define GPIO_LCKR_LCK15 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5186 | #define GPIO_LCKR_LCKK 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5187 | |
<> | 144:ef7eb2e8f9f7 | 5188 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5189 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5190 | /* Inter-integrated Circuit Interface */ |
<> | 144:ef7eb2e8f9f7 | 5191 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5192 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5193 | /******************* Bit definition for I2C_CR1 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5194 | #define I2C_CR1_PE 0x00000001U /*!<Peripheral Enable */ |
<> | 144:ef7eb2e8f9f7 | 5195 | #define I2C_CR1_SMBUS 0x00000002U /*!<SMBus Mode */ |
<> | 144:ef7eb2e8f9f7 | 5196 | #define I2C_CR1_SMBTYPE 0x00000008U /*!<SMBus Type */ |
<> | 144:ef7eb2e8f9f7 | 5197 | #define I2C_CR1_ENARP 0x00000010U /*!<ARP Enable */ |
<> | 144:ef7eb2e8f9f7 | 5198 | #define I2C_CR1_ENPEC 0x00000020U /*!<PEC Enable */ |
<> | 144:ef7eb2e8f9f7 | 5199 | #define I2C_CR1_ENGC 0x00000040U /*!<General Call Enable */ |
<> | 144:ef7eb2e8f9f7 | 5200 | #define I2C_CR1_NOSTRETCH 0x00000080U /*!<Clock Stretching Disable (Slave mode) */ |
<> | 144:ef7eb2e8f9f7 | 5201 | #define I2C_CR1_START 0x00000100U /*!<Start Generation */ |
<> | 144:ef7eb2e8f9f7 | 5202 | #define I2C_CR1_STOP 0x00000200U /*!<Stop Generation */ |
<> | 144:ef7eb2e8f9f7 | 5203 | #define I2C_CR1_ACK 0x00000400U /*!<Acknowledge Enable */ |
<> | 144:ef7eb2e8f9f7 | 5204 | #define I2C_CR1_POS 0x00000800U /*!<Acknowledge/PEC Position (for data reception) */ |
<> | 144:ef7eb2e8f9f7 | 5205 | #define I2C_CR1_PEC 0x00001000U /*!<Packet Error Checking */ |
<> | 144:ef7eb2e8f9f7 | 5206 | #define I2C_CR1_ALERT 0x00002000U /*!<SMBus Alert */ |
<> | 144:ef7eb2e8f9f7 | 5207 | #define I2C_CR1_SWRST 0x00008000U /*!<Software Reset */ |
<> | 144:ef7eb2e8f9f7 | 5208 | |
<> | 144:ef7eb2e8f9f7 | 5209 | /******************* Bit definition for I2C_CR2 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5210 | #define I2C_CR2_FREQ 0x0000003FU /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */ |
<> | 144:ef7eb2e8f9f7 | 5211 | #define I2C_CR2_FREQ_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5212 | #define I2C_CR2_FREQ_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5213 | #define I2C_CR2_FREQ_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5214 | #define I2C_CR2_FREQ_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 5215 | #define I2C_CR2_FREQ_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 5216 | #define I2C_CR2_FREQ_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 5217 | |
<> | 144:ef7eb2e8f9f7 | 5218 | #define I2C_CR2_ITERREN 0x00000100U /*!<Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 5219 | #define I2C_CR2_ITEVTEN 0x00000200U /*!<Event Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 5220 | #define I2C_CR2_ITBUFEN 0x00000400U /*!<Buffer Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 5221 | #define I2C_CR2_DMAEN 0x00000800U /*!<DMA Requests Enable */ |
<> | 144:ef7eb2e8f9f7 | 5222 | #define I2C_CR2_LAST 0x00001000U /*!<DMA Last Transfer */ |
<> | 144:ef7eb2e8f9f7 | 5223 | |
<> | 144:ef7eb2e8f9f7 | 5224 | /******************* Bit definition for I2C_OAR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5225 | #define I2C_OAR1_ADD1_7 0x000000FEU /*!<Interface Address */ |
<> | 144:ef7eb2e8f9f7 | 5226 | #define I2C_OAR1_ADD8_9 0x00000300U /*!<Interface Address */ |
<> | 144:ef7eb2e8f9f7 | 5227 | |
<> | 144:ef7eb2e8f9f7 | 5228 | #define I2C_OAR1_ADD0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5229 | #define I2C_OAR1_ADD1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5230 | #define I2C_OAR1_ADD2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5231 | #define I2C_OAR1_ADD3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 5232 | #define I2C_OAR1_ADD4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 5233 | #define I2C_OAR1_ADD5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 5234 | #define I2C_OAR1_ADD6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 5235 | #define I2C_OAR1_ADD7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 5236 | #define I2C_OAR1_ADD8 0x00000100U /*!<Bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 5237 | #define I2C_OAR1_ADD9 0x00000200U /*!<Bit 9 */ |
<> | 144:ef7eb2e8f9f7 | 5238 | |
<> | 144:ef7eb2e8f9f7 | 5239 | #define I2C_OAR1_ADDMODE 0x00008000U /*!<Addressing Mode (Slave mode) */ |
<> | 144:ef7eb2e8f9f7 | 5240 | |
<> | 144:ef7eb2e8f9f7 | 5241 | /******************* Bit definition for I2C_OAR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5242 | #define I2C_OAR2_ENDUAL 0x00000001U /*!<Dual addressing mode enable */ |
<> | 144:ef7eb2e8f9f7 | 5243 | #define I2C_OAR2_ADD2 0x000000FEU /*!<Interface address */ |
<> | 144:ef7eb2e8f9f7 | 5244 | |
<> | 144:ef7eb2e8f9f7 | 5245 | /******************** Bit definition for I2C_DR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5246 | #define I2C_DR_DR 0x000000FFU /*!<8-bit Data Register */ |
<> | 144:ef7eb2e8f9f7 | 5247 | |
<> | 144:ef7eb2e8f9f7 | 5248 | /******************* Bit definition for I2C_SR1 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5249 | #define I2C_SR1_SB 0x00000001U /*!<Start Bit (Master mode) */ |
<> | 144:ef7eb2e8f9f7 | 5250 | #define I2C_SR1_ADDR 0x00000002U /*!<Address sent (master mode)/matched (slave mode) */ |
<> | 144:ef7eb2e8f9f7 | 5251 | #define I2C_SR1_BTF 0x00000004U /*!<Byte Transfer Finished */ |
<> | 144:ef7eb2e8f9f7 | 5252 | #define I2C_SR1_ADD10 0x00000008U /*!<10-bit header sent (Master mode) */ |
<> | 144:ef7eb2e8f9f7 | 5253 | #define I2C_SR1_STOPF 0x00000010U /*!<Stop detection (Slave mode) */ |
<> | 144:ef7eb2e8f9f7 | 5254 | #define I2C_SR1_RXNE 0x00000040U /*!<Data Register not Empty (receivers) */ |
<> | 144:ef7eb2e8f9f7 | 5255 | #define I2C_SR1_TXE 0x00000080U /*!<Data Register Empty (transmitters) */ |
<> | 144:ef7eb2e8f9f7 | 5256 | #define I2C_SR1_BERR 0x00000100U /*!<Bus Error */ |
<> | 144:ef7eb2e8f9f7 | 5257 | #define I2C_SR1_ARLO 0x00000200U /*!<Arbitration Lost (master mode) */ |
<> | 144:ef7eb2e8f9f7 | 5258 | #define I2C_SR1_AF 0x00000400U /*!<Acknowledge Failure */ |
<> | 144:ef7eb2e8f9f7 | 5259 | #define I2C_SR1_OVR 0x00000800U /*!<Overrun/Underrun */ |
<> | 144:ef7eb2e8f9f7 | 5260 | #define I2C_SR1_PECERR 0x00001000U /*!<PEC Error in reception */ |
<> | 144:ef7eb2e8f9f7 | 5261 | #define I2C_SR1_TIMEOUT 0x00004000U /*!<Timeout or Tlow Error */ |
<> | 144:ef7eb2e8f9f7 | 5262 | #define I2C_SR1_SMBALERT 0x00008000U /*!<SMBus Alert */ |
<> | 144:ef7eb2e8f9f7 | 5263 | |
<> | 144:ef7eb2e8f9f7 | 5264 | /******************* Bit definition for I2C_SR2 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5265 | #define I2C_SR2_MSL 0x00000001U /*!<Master/Slave */ |
<> | 144:ef7eb2e8f9f7 | 5266 | #define I2C_SR2_BUSY 0x00000002U /*!<Bus Busy */ |
<> | 144:ef7eb2e8f9f7 | 5267 | #define I2C_SR2_TRA 0x00000004U /*!<Transmitter/Receiver */ |
<> | 144:ef7eb2e8f9f7 | 5268 | #define I2C_SR2_GENCALL 0x00000010U /*!<General Call Address (Slave mode) */ |
<> | 144:ef7eb2e8f9f7 | 5269 | #define I2C_SR2_SMBDEFAULT 0x00000020U /*!<SMBus Device Default Address (Slave mode) */ |
<> | 144:ef7eb2e8f9f7 | 5270 | #define I2C_SR2_SMBHOST 0x00000040U /*!<SMBus Host Header (Slave mode) */ |
<> | 144:ef7eb2e8f9f7 | 5271 | #define I2C_SR2_DUALF 0x00000080U /*!<Dual Flag (Slave mode) */ |
<> | 144:ef7eb2e8f9f7 | 5272 | #define I2C_SR2_PEC 0x0000FF00U /*!<Packet Error Checking Register */ |
<> | 144:ef7eb2e8f9f7 | 5273 | |
<> | 144:ef7eb2e8f9f7 | 5274 | /******************* Bit definition for I2C_CCR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5275 | #define I2C_CCR_CCR 0x00000FFFU /*!<Clock Control Register in Fast/Standard mode (Master mode) */ |
<> | 144:ef7eb2e8f9f7 | 5276 | #define I2C_CCR_DUTY 0x00004000U /*!<Fast Mode Duty Cycle */ |
<> | 144:ef7eb2e8f9f7 | 5277 | #define I2C_CCR_FS 0x00008000U /*!<I2C Master Mode Selection */ |
<> | 144:ef7eb2e8f9f7 | 5278 | |
<> | 144:ef7eb2e8f9f7 | 5279 | /****************** Bit definition for I2C_TRISE register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5280 | #define I2C_TRISE_TRISE 0x0000003FU /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */ |
<> | 144:ef7eb2e8f9f7 | 5281 | |
<> | 144:ef7eb2e8f9f7 | 5282 | /****************** Bit definition for I2C_FLTR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5283 | #define I2C_FLTR_DNF 0x0000000FU /*!<Digital Noise Filter */ |
<> | 144:ef7eb2e8f9f7 | 5284 | #define I2C_FLTR_ANOFF 0x00000010U /*!<Analog Noise Filter OFF */ |
<> | 144:ef7eb2e8f9f7 | 5285 | |
<> | 144:ef7eb2e8f9f7 | 5286 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5287 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5288 | /* Independent WATCHDOG */ |
<> | 144:ef7eb2e8f9f7 | 5289 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5290 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5291 | /******************* Bit definition for IWDG_KR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5292 | #define IWDG_KR_KEY 0xFFFFU /*!<Key value (write only, read 0000h) */ |
<> | 144:ef7eb2e8f9f7 | 5293 | |
<> | 144:ef7eb2e8f9f7 | 5294 | /******************* Bit definition for IWDG_PR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5295 | #define IWDG_PR_PR 0x07U /*!<PR[2:0] (Prescaler divider) */ |
<> | 144:ef7eb2e8f9f7 | 5296 | #define IWDG_PR_PR_0 0x01U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5297 | #define IWDG_PR_PR_1 0x02U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5298 | #define IWDG_PR_PR_2 0x04U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5299 | |
<> | 144:ef7eb2e8f9f7 | 5300 | /******************* Bit definition for IWDG_RLR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5301 | #define IWDG_RLR_RL 0x0FFFU /*!<Watchdog counter reload value */ |
<> | 144:ef7eb2e8f9f7 | 5302 | |
<> | 144:ef7eb2e8f9f7 | 5303 | /******************* Bit definition for IWDG_SR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5304 | #define IWDG_SR_PVU 0x01U /*!<Watchdog prescaler value update */ |
<> | 144:ef7eb2e8f9f7 | 5305 | #define IWDG_SR_RVU 0x02U /*!<Watchdog counter reload value update */ |
<> | 144:ef7eb2e8f9f7 | 5306 | |
<> | 144:ef7eb2e8f9f7 | 5307 | |
<> | 144:ef7eb2e8f9f7 | 5308 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5309 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5310 | /* LCD-TFT Display Controller (LTDC) */ |
<> | 144:ef7eb2e8f9f7 | 5311 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5312 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5313 | |
<> | 144:ef7eb2e8f9f7 | 5314 | /******************** Bit definition for LTDC_SSCR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5315 | |
<> | 144:ef7eb2e8f9f7 | 5316 | #define LTDC_SSCR_VSH 0x000007FFU /*!< Vertical Synchronization Height */ |
<> | 144:ef7eb2e8f9f7 | 5317 | #define LTDC_SSCR_HSW 0x0FFF0000U /*!< Horizontal Synchronization Width */ |
<> | 144:ef7eb2e8f9f7 | 5318 | |
<> | 144:ef7eb2e8f9f7 | 5319 | /******************** Bit definition for LTDC_BPCR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5320 | |
<> | 144:ef7eb2e8f9f7 | 5321 | #define LTDC_BPCR_AVBP 0x000007FFU /*!< Accumulated Vertical Back Porch */ |
<> | 144:ef7eb2e8f9f7 | 5322 | #define LTDC_BPCR_AHBP 0x0FFF0000U /*!< Accumulated Horizontal Back Porch */ |
<> | 144:ef7eb2e8f9f7 | 5323 | |
<> | 144:ef7eb2e8f9f7 | 5324 | /******************** Bit definition for LTDC_AWCR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5325 | |
<> | 144:ef7eb2e8f9f7 | 5326 | #define LTDC_AWCR_AAH 0x000007FFU /*!< Accumulated Active heigh */ |
<> | 144:ef7eb2e8f9f7 | 5327 | #define LTDC_AWCR_AAW 0x0FFF0000U /*!< Accumulated Active Width */ |
<> | 144:ef7eb2e8f9f7 | 5328 | |
<> | 144:ef7eb2e8f9f7 | 5329 | /******************** Bit definition for LTDC_TWCR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5330 | |
<> | 144:ef7eb2e8f9f7 | 5331 | #define LTDC_TWCR_TOTALH 0x000007FFU /*!< Total Heigh */ |
<> | 144:ef7eb2e8f9f7 | 5332 | #define LTDC_TWCR_TOTALW 0x0FFF0000U /*!< Total Width */ |
<> | 144:ef7eb2e8f9f7 | 5333 | |
<> | 144:ef7eb2e8f9f7 | 5334 | /******************** Bit definition for LTDC_GCR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 5335 | |
<> | 144:ef7eb2e8f9f7 | 5336 | #define LTDC_GCR_LTDCEN 0x00000001U /*!< LCD-TFT controller enable bit */ |
<> | 144:ef7eb2e8f9f7 | 5337 | #define LTDC_GCR_DBW 0x00000070U /*!< Dither Blue Width */ |
<> | 144:ef7eb2e8f9f7 | 5338 | #define LTDC_GCR_DGW 0x00000700U /*!< Dither Green Width */ |
<> | 144:ef7eb2e8f9f7 | 5339 | #define LTDC_GCR_DRW 0x00007000U /*!< Dither Red Width */ |
<> | 144:ef7eb2e8f9f7 | 5340 | #define LTDC_GCR_DEN 0x00010000U /*!< Dither Enable */ |
<> | 144:ef7eb2e8f9f7 | 5341 | #define LTDC_GCR_PCPOL 0x10000000U /*!< Pixel Clock Polarity */ |
<> | 144:ef7eb2e8f9f7 | 5342 | #define LTDC_GCR_DEPOL 0x20000000U /*!< Data Enable Polarity */ |
<> | 144:ef7eb2e8f9f7 | 5343 | #define LTDC_GCR_VSPOL 0x40000000U /*!< Vertical Synchronization Polarity */ |
<> | 144:ef7eb2e8f9f7 | 5344 | #define LTDC_GCR_HSPOL 0x80000000U /*!< Horizontal Synchronization Polarity */ |
<> | 144:ef7eb2e8f9f7 | 5345 | |
<> | 144:ef7eb2e8f9f7 | 5346 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 5347 | #define LTDC_GCR_DTEN LTDC_GCR_DEN |
<> | 144:ef7eb2e8f9f7 | 5348 | |
<> | 144:ef7eb2e8f9f7 | 5349 | /******************** Bit definition for LTDC_SRCR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5350 | |
<> | 144:ef7eb2e8f9f7 | 5351 | #define LTDC_SRCR_IMR 0x00000001U /*!< Immediate Reload */ |
<> | 144:ef7eb2e8f9f7 | 5352 | #define LTDC_SRCR_VBR 0x00000002U /*!< Vertical Blanking Reload */ |
<> | 144:ef7eb2e8f9f7 | 5353 | |
<> | 144:ef7eb2e8f9f7 | 5354 | /******************** Bit definition for LTDC_BCCR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5355 | |
<> | 144:ef7eb2e8f9f7 | 5356 | #define LTDC_BCCR_BCBLUE 0x000000FFU /*!< Background Blue value */ |
<> | 144:ef7eb2e8f9f7 | 5357 | #define LTDC_BCCR_BCGREEN 0x0000FF00U /*!< Background Green value */ |
<> | 144:ef7eb2e8f9f7 | 5358 | #define LTDC_BCCR_BCRED 0x00FF0000U /*!< Background Red value */ |
<> | 144:ef7eb2e8f9f7 | 5359 | |
<> | 144:ef7eb2e8f9f7 | 5360 | /******************** Bit definition for LTDC_IER register ******************/ |
<> | 144:ef7eb2e8f9f7 | 5361 | |
<> | 144:ef7eb2e8f9f7 | 5362 | #define LTDC_IER_LIE 0x00000001U /*!< Line Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 5363 | #define LTDC_IER_FUIE 0x00000002U /*!< FIFO Underrun Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 5364 | #define LTDC_IER_TERRIE 0x00000004U /*!< Transfer Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 5365 | #define LTDC_IER_RRIE 0x00000008U /*!< Register Reload interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 5366 | |
<> | 144:ef7eb2e8f9f7 | 5367 | /******************** Bit definition for LTDC_ISR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 5368 | |
<> | 144:ef7eb2e8f9f7 | 5369 | #define LTDC_ISR_LIF 0x00000001U /*!< Line Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 5370 | #define LTDC_ISR_FUIF 0x00000002U /*!< FIFO Underrun Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 5371 | #define LTDC_ISR_TERRIF 0x00000004U /*!< Transfer Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 5372 | #define LTDC_ISR_RRIF 0x00000008U /*!< Register Reload interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 5373 | |
<> | 144:ef7eb2e8f9f7 | 5374 | /******************** Bit definition for LTDC_ICR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 5375 | |
<> | 144:ef7eb2e8f9f7 | 5376 | #define LTDC_ICR_CLIF 0x00000001U /*!< Clears the Line Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 5377 | #define LTDC_ICR_CFUIF 0x00000002U /*!< Clears the FIFO Underrun Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 5378 | #define LTDC_ICR_CTERRIF 0x00000004U /*!< Clears the Transfer Error Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 5379 | #define LTDC_ICR_CRRIF 0x00000008U /*!< Clears Register Reload interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 5380 | |
<> | 144:ef7eb2e8f9f7 | 5381 | /******************** Bit definition for LTDC_LIPCR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 5382 | |
<> | 144:ef7eb2e8f9f7 | 5383 | #define LTDC_LIPCR_LIPOS 0x000007FFU /*!< Line Interrupt Position */ |
<> | 144:ef7eb2e8f9f7 | 5384 | |
<> | 144:ef7eb2e8f9f7 | 5385 | /******************** Bit definition for LTDC_CPSR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5386 | |
<> | 144:ef7eb2e8f9f7 | 5387 | #define LTDC_CPSR_CYPOS 0x0000FFFFU /*!< Current Y Position */ |
<> | 144:ef7eb2e8f9f7 | 5388 | #define LTDC_CPSR_CXPOS 0xFFFF0000U /*!< Current X Position */ |
<> | 144:ef7eb2e8f9f7 | 5389 | |
<> | 144:ef7eb2e8f9f7 | 5390 | /******************** Bit definition for LTDC_CDSR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5391 | |
<> | 144:ef7eb2e8f9f7 | 5392 | #define LTDC_CDSR_VDES 0x00000001U /*!< Vertical Data Enable Status */ |
<> | 144:ef7eb2e8f9f7 | 5393 | #define LTDC_CDSR_HDES 0x00000002U /*!< Horizontal Data Enable Status */ |
<> | 144:ef7eb2e8f9f7 | 5394 | #define LTDC_CDSR_VSYNCS 0x00000004U /*!< Vertical Synchronization Status */ |
<> | 144:ef7eb2e8f9f7 | 5395 | #define LTDC_CDSR_HSYNCS 0x00000008U /*!< Horizontal Synchronization Status */ |
<> | 144:ef7eb2e8f9f7 | 5396 | |
<> | 144:ef7eb2e8f9f7 | 5397 | /******************** Bit definition for LTDC_LxCR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5398 | |
<> | 144:ef7eb2e8f9f7 | 5399 | #define LTDC_LxCR_LEN 0x00000001U /*!< Layer Enable */ |
<> | 144:ef7eb2e8f9f7 | 5400 | #define LTDC_LxCR_COLKEN 0x00000002U /*!< Color Keying Enable */ |
<> | 144:ef7eb2e8f9f7 | 5401 | #define LTDC_LxCR_CLUTEN 0x00000010U /*!< Color Lockup Table Enable */ |
<> | 144:ef7eb2e8f9f7 | 5402 | |
<> | 144:ef7eb2e8f9f7 | 5403 | /******************** Bit definition for LTDC_LxWHPCR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5404 | |
<> | 144:ef7eb2e8f9f7 | 5405 | #define LTDC_LxWHPCR_WHSTPOS 0x00000FFFU /*!< Window Horizontal Start Position */ |
<> | 144:ef7eb2e8f9f7 | 5406 | #define LTDC_LxWHPCR_WHSPPOS 0xFFFF0000U /*!< Window Horizontal Stop Position */ |
<> | 144:ef7eb2e8f9f7 | 5407 | |
<> | 144:ef7eb2e8f9f7 | 5408 | /******************** Bit definition for LTDC_LxWVPCR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5409 | |
<> | 144:ef7eb2e8f9f7 | 5410 | #define LTDC_LxWVPCR_WVSTPOS 0x00000FFFU /*!< Window Vertical Start Position */ |
<> | 144:ef7eb2e8f9f7 | 5411 | #define LTDC_LxWVPCR_WVSPPOS 0xFFFF0000U /*!< Window Vertical Stop Position */ |
<> | 144:ef7eb2e8f9f7 | 5412 | |
<> | 144:ef7eb2e8f9f7 | 5413 | /******************** Bit definition for LTDC_LxCKCR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5414 | |
<> | 144:ef7eb2e8f9f7 | 5415 | #define LTDC_LxCKCR_CKBLUE 0x000000FFU /*!< Color Key Blue value */ |
<> | 144:ef7eb2e8f9f7 | 5416 | #define LTDC_LxCKCR_CKGREEN 0x0000FF00U /*!< Color Key Green value */ |
<> | 144:ef7eb2e8f9f7 | 5417 | #define LTDC_LxCKCR_CKRED 0x00FF0000U /*!< Color Key Red value */ |
<> | 144:ef7eb2e8f9f7 | 5418 | |
<> | 144:ef7eb2e8f9f7 | 5419 | /******************** Bit definition for LTDC_LxPFCR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5420 | |
<> | 144:ef7eb2e8f9f7 | 5421 | #define LTDC_LxPFCR_PF 0x00000007U /*!< Pixel Format */ |
<> | 144:ef7eb2e8f9f7 | 5422 | |
<> | 144:ef7eb2e8f9f7 | 5423 | /******************** Bit definition for LTDC_LxCACR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5424 | |
<> | 144:ef7eb2e8f9f7 | 5425 | #define LTDC_LxCACR_CONSTA 0x000000FFU /*!< Constant Alpha */ |
<> | 144:ef7eb2e8f9f7 | 5426 | |
<> | 144:ef7eb2e8f9f7 | 5427 | /******************** Bit definition for LTDC_LxDCCR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5428 | |
<> | 144:ef7eb2e8f9f7 | 5429 | #define LTDC_LxDCCR_DCBLUE 0x000000FFU /*!< Default Color Blue */ |
<> | 144:ef7eb2e8f9f7 | 5430 | #define LTDC_LxDCCR_DCGREEN 0x0000FF00U /*!< Default Color Green */ |
<> | 144:ef7eb2e8f9f7 | 5431 | #define LTDC_LxDCCR_DCRED 0x00FF0000U /*!< Default Color Red */ |
<> | 144:ef7eb2e8f9f7 | 5432 | #define LTDC_LxDCCR_DCALPHA 0xFF000000U /*!< Default Color Alpha */ |
<> | 144:ef7eb2e8f9f7 | 5433 | |
<> | 144:ef7eb2e8f9f7 | 5434 | /******************** Bit definition for LTDC_LxBFCR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5435 | |
<> | 144:ef7eb2e8f9f7 | 5436 | #define LTDC_LxBFCR_BF2 0x00000007U /*!< Blending Factor 2 */ |
<> | 144:ef7eb2e8f9f7 | 5437 | #define LTDC_LxBFCR_BF1 0x00000700U /*!< Blending Factor 1 */ |
<> | 144:ef7eb2e8f9f7 | 5438 | |
<> | 144:ef7eb2e8f9f7 | 5439 | /******************** Bit definition for LTDC_LxCFBAR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5440 | |
<> | 144:ef7eb2e8f9f7 | 5441 | #define LTDC_LxCFBAR_CFBADD 0xFFFFFFFFU /*!< Color Frame Buffer Start Address */ |
<> | 144:ef7eb2e8f9f7 | 5442 | |
<> | 144:ef7eb2e8f9f7 | 5443 | /******************** Bit definition for LTDC_LxCFBLR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5444 | |
<> | 144:ef7eb2e8f9f7 | 5445 | #define LTDC_LxCFBLR_CFBLL 0x00001FFFU /*!< Color Frame Buffer Line Length */ |
<> | 144:ef7eb2e8f9f7 | 5446 | #define LTDC_LxCFBLR_CFBP 0x1FFF0000U /*!< Color Frame Buffer Pitch in bytes */ |
<> | 144:ef7eb2e8f9f7 | 5447 | |
<> | 144:ef7eb2e8f9f7 | 5448 | /******************** Bit definition for LTDC_LxCFBLNR register *************/ |
<> | 144:ef7eb2e8f9f7 | 5449 | |
<> | 144:ef7eb2e8f9f7 | 5450 | #define LTDC_LxCFBLNR_CFBLNBR 0x000007FFU /*!< Frame Buffer Line Number */ |
<> | 144:ef7eb2e8f9f7 | 5451 | |
<> | 144:ef7eb2e8f9f7 | 5452 | /******************** Bit definition for LTDC_LxCLUTWR register *************/ |
<> | 144:ef7eb2e8f9f7 | 5453 | |
<> | 144:ef7eb2e8f9f7 | 5454 | #define LTDC_LxCLUTWR_BLUE 0x000000FFU /*!< Blue value */ |
<> | 144:ef7eb2e8f9f7 | 5455 | #define LTDC_LxCLUTWR_GREEN 0x0000FF00U /*!< Green value */ |
<> | 144:ef7eb2e8f9f7 | 5456 | #define LTDC_LxCLUTWR_RED 0x00FF0000U /*!< Red value */ |
<> | 144:ef7eb2e8f9f7 | 5457 | #define LTDC_LxCLUTWR_CLUTADD 0xFF000000U /*!< CLUT address */ |
<> | 144:ef7eb2e8f9f7 | 5458 | |
<> | 144:ef7eb2e8f9f7 | 5459 | |
<> | 144:ef7eb2e8f9f7 | 5460 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5461 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5462 | /* Power Control */ |
<> | 144:ef7eb2e8f9f7 | 5463 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5464 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5465 | /******************** Bit definition for PWR_CR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5466 | #define PWR_CR_LPDS 0x00000001U /*!< Low-Power Deepsleep */ |
<> | 144:ef7eb2e8f9f7 | 5467 | #define PWR_CR_PDDS 0x00000002U /*!< Power Down Deepsleep */ |
<> | 144:ef7eb2e8f9f7 | 5468 | #define PWR_CR_CWUF 0x00000004U /*!< Clear Wakeup Flag */ |
<> | 144:ef7eb2e8f9f7 | 5469 | #define PWR_CR_CSBF 0x00000008U /*!< Clear Standby Flag */ |
<> | 144:ef7eb2e8f9f7 | 5470 | #define PWR_CR_PVDE 0x00000010U /*!< Power Voltage Detector Enable */ |
<> | 144:ef7eb2e8f9f7 | 5471 | |
<> | 144:ef7eb2e8f9f7 | 5472 | #define PWR_CR_PLS 0x000000E0U /*!< PLS[2:0] bits (PVD Level Selection) */ |
<> | 144:ef7eb2e8f9f7 | 5473 | #define PWR_CR_PLS_0 0x00000020U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5474 | #define PWR_CR_PLS_1 0x00000040U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5475 | #define PWR_CR_PLS_2 0x00000080U /*!< Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5476 | |
<> | 144:ef7eb2e8f9f7 | 5477 | /*!< PVD level configuration */ |
<> | 144:ef7eb2e8f9f7 | 5478 | #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 0 */ |
<> | 144:ef7eb2e8f9f7 | 5479 | #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 1 */ |
<> | 144:ef7eb2e8f9f7 | 5480 | #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2 */ |
<> | 144:ef7eb2e8f9f7 | 5481 | #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 3 */ |
<> | 144:ef7eb2e8f9f7 | 5482 | #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 4 */ |
<> | 144:ef7eb2e8f9f7 | 5483 | #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 5 */ |
<> | 144:ef7eb2e8f9f7 | 5484 | #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 6 */ |
<> | 144:ef7eb2e8f9f7 | 5485 | #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 7 */ |
<> | 144:ef7eb2e8f9f7 | 5486 | #define PWR_CR_DBP 0x00000100U /*!< Disable Backup Domain write protection */ |
<> | 144:ef7eb2e8f9f7 | 5487 | #define PWR_CR_FPDS 0x00000200U /*!< Flash power down in Stop mode */ |
<> | 144:ef7eb2e8f9f7 | 5488 | #define PWR_CR_LPLVDS 0x00000400U /*!< Low-Power Regulator Low Voltage Scaling in Stop mode */ |
<> | 144:ef7eb2e8f9f7 | 5489 | #define PWR_CR_MRLVDS 0x00000800U /*!< Main regulator Low Voltage Scaling in Stop mode */ |
<> | 144:ef7eb2e8f9f7 | 5490 | #define PWR_CR_ADCDC1 0x00002000U /*!< Refer to AN4073 on how to use this bit */ |
<> | 144:ef7eb2e8f9f7 | 5491 | #define PWR_CR_VOS 0x0000C000U /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */ |
<> | 144:ef7eb2e8f9f7 | 5492 | #define PWR_CR_VOS_0 0x00004000U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5493 | #define PWR_CR_VOS_1 0x00008000U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5494 | #define PWR_CR_ODEN 0x00010000U /*!< Over Drive enable */ |
<> | 144:ef7eb2e8f9f7 | 5495 | #define PWR_CR_ODSWEN 0x00020000U /*!< Over Drive switch enabled */ |
<> | 144:ef7eb2e8f9f7 | 5496 | #define PWR_CR_UDEN 0x000C0000U /*!< Under Drive enable in stop mode */ |
<> | 144:ef7eb2e8f9f7 | 5497 | #define PWR_CR_UDEN_0 0x00040000U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5498 | #define PWR_CR_UDEN_1 0x00080000U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5499 | |
<> | 144:ef7eb2e8f9f7 | 5500 | /* Legacy define */ |
<> | 144:ef7eb2e8f9f7 | 5501 | #define PWR_CR_PMODE PWR_CR_VOS |
<> | 144:ef7eb2e8f9f7 | 5502 | #define PWR_CR_LPUDS PWR_CR_LPLVDS /*!< Low-Power Regulator in deepsleep under-drive mode */ |
<> | 144:ef7eb2e8f9f7 | 5503 | #define PWR_CR_MRUDS PWR_CR_MRLVDS /*!< Main regulator in deepsleep under-drive mode */ |
<> | 144:ef7eb2e8f9f7 | 5504 | |
<> | 144:ef7eb2e8f9f7 | 5505 | /******************* Bit definition for PWR_CSR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5506 | #define PWR_CSR_WUF 0x00000001U /*!< Wakeup Flag */ |
<> | 144:ef7eb2e8f9f7 | 5507 | #define PWR_CSR_SBF 0x00000002U /*!< Standby Flag */ |
<> | 144:ef7eb2e8f9f7 | 5508 | #define PWR_CSR_PVDO 0x00000004U /*!< PVD Output */ |
<> | 144:ef7eb2e8f9f7 | 5509 | #define PWR_CSR_BRR 0x00000008U /*!< Backup regulator ready */ |
<> | 144:ef7eb2e8f9f7 | 5510 | #define PWR_CSR_EWUP 0x00000100U /*!< Enable WKUP pin */ |
<> | 144:ef7eb2e8f9f7 | 5511 | #define PWR_CSR_BRE 0x00000200U /*!< Backup regulator enable */ |
<> | 144:ef7eb2e8f9f7 | 5512 | #define PWR_CSR_VOSRDY 0x00004000U /*!< Regulator voltage scaling output selection ready */ |
<> | 144:ef7eb2e8f9f7 | 5513 | #define PWR_CSR_ODRDY 0x00010000U /*!< Over Drive generator ready */ |
<> | 144:ef7eb2e8f9f7 | 5514 | #define PWR_CSR_ODSWRDY 0x00020000U /*!< Over Drive Switch ready */ |
<> | 144:ef7eb2e8f9f7 | 5515 | #define PWR_CSR_UDSWRDY 0x000C0000U /*!< Under Drive ready */ |
<> | 144:ef7eb2e8f9f7 | 5516 | |
<> | 144:ef7eb2e8f9f7 | 5517 | /* Legacy define */ |
<> | 144:ef7eb2e8f9f7 | 5518 | #define PWR_CSR_REGRDY PWR_CSR_VOSRDY |
<> | 144:ef7eb2e8f9f7 | 5519 | |
<> | 144:ef7eb2e8f9f7 | 5520 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5521 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5522 | /* Reset and Clock Control */ |
<> | 144:ef7eb2e8f9f7 | 5523 | /* */ |
<> | 144:ef7eb2e8f9f7 | 5524 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 5525 | /******************** Bit definition for RCC_CR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 5526 | #define RCC_CR_HSION 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5527 | #define RCC_CR_HSIRDY 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5528 | |
<> | 144:ef7eb2e8f9f7 | 5529 | #define RCC_CR_HSITRIM 0x000000F8U |
<> | 144:ef7eb2e8f9f7 | 5530 | #define RCC_CR_HSITRIM_0 0x00000008U/*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5531 | #define RCC_CR_HSITRIM_1 0x00000010U/*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5532 | #define RCC_CR_HSITRIM_2 0x00000020U/*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5533 | #define RCC_CR_HSITRIM_3 0x00000040U/*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 5534 | #define RCC_CR_HSITRIM_4 0x00000080U/*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 5535 | |
<> | 144:ef7eb2e8f9f7 | 5536 | #define RCC_CR_HSICAL 0x0000FF00U |
<> | 144:ef7eb2e8f9f7 | 5537 | #define RCC_CR_HSICAL_0 0x00000100U/*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5538 | #define RCC_CR_HSICAL_1 0x00000200U/*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5539 | #define RCC_CR_HSICAL_2 0x00000400U/*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5540 | #define RCC_CR_HSICAL_3 0x00000800U/*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 5541 | #define RCC_CR_HSICAL_4 0x00001000U/*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 5542 | #define RCC_CR_HSICAL_5 0x00002000U/*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 5543 | #define RCC_CR_HSICAL_6 0x00004000U/*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 5544 | #define RCC_CR_HSICAL_7 0x00008000U/*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 5545 | |
<> | 144:ef7eb2e8f9f7 | 5546 | #define RCC_CR_HSEON 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5547 | #define RCC_CR_HSERDY 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5548 | #define RCC_CR_HSEBYP 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5549 | #define RCC_CR_CSSON 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5550 | #define RCC_CR_PLLON 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 5551 | #define RCC_CR_PLLRDY 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5552 | #define RCC_CR_PLLI2SON 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5553 | #define RCC_CR_PLLI2SRDY 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5554 | #define RCC_CR_PLLSAION 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5555 | #define RCC_CR_PLLSAIRDY 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5556 | |
<> | 144:ef7eb2e8f9f7 | 5557 | /******************** Bit definition for RCC_PLLCFGR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5558 | #define RCC_PLLCFGR_PLLM 0x0000003FU |
<> | 144:ef7eb2e8f9f7 | 5559 | #define RCC_PLLCFGR_PLLM_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5560 | #define RCC_PLLCFGR_PLLM_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5561 | #define RCC_PLLCFGR_PLLM_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5562 | #define RCC_PLLCFGR_PLLM_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5563 | #define RCC_PLLCFGR_PLLM_4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5564 | #define RCC_PLLCFGR_PLLM_5 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5565 | |
<> | 144:ef7eb2e8f9f7 | 5566 | #define RCC_PLLCFGR_PLLN 0x00007FC0U |
<> | 144:ef7eb2e8f9f7 | 5567 | #define RCC_PLLCFGR_PLLN_0 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5568 | #define RCC_PLLCFGR_PLLN_1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5569 | #define RCC_PLLCFGR_PLLN_2 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5570 | #define RCC_PLLCFGR_PLLN_3 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5571 | #define RCC_PLLCFGR_PLLN_4 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5572 | #define RCC_PLLCFGR_PLLN_5 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5573 | #define RCC_PLLCFGR_PLLN_6 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5574 | #define RCC_PLLCFGR_PLLN_7 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5575 | #define RCC_PLLCFGR_PLLN_8 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5576 | |
<> | 144:ef7eb2e8f9f7 | 5577 | #define RCC_PLLCFGR_PLLP 0x00030000U |
<> | 144:ef7eb2e8f9f7 | 5578 | #define RCC_PLLCFGR_PLLP_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5579 | #define RCC_PLLCFGR_PLLP_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5580 | |
<> | 144:ef7eb2e8f9f7 | 5581 | #define RCC_PLLCFGR_PLLSRC 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5582 | #define RCC_PLLCFGR_PLLSRC_HSE 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5583 | #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U |
<> | 144:ef7eb2e8f9f7 | 5584 | |
<> | 144:ef7eb2e8f9f7 | 5585 | #define RCC_PLLCFGR_PLLQ 0x0F000000U |
<> | 144:ef7eb2e8f9f7 | 5586 | #define RCC_PLLCFGR_PLLQ_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 5587 | #define RCC_PLLCFGR_PLLQ_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5588 | #define RCC_PLLCFGR_PLLQ_2 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5589 | #define RCC_PLLCFGR_PLLQ_3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5590 | |
<> | 144:ef7eb2e8f9f7 | 5591 | /******************** Bit definition for RCC_CFGR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 5592 | /*!< SW configuration */ |
<> | 144:ef7eb2e8f9f7 | 5593 | #define RCC_CFGR_SW 0x00000003U /*!< SW[1:0] bits (System clock Switch) */ |
<> | 144:ef7eb2e8f9f7 | 5594 | #define RCC_CFGR_SW_0 0x00000001U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5595 | #define RCC_CFGR_SW_1 0x00000002U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5596 | |
<> | 144:ef7eb2e8f9f7 | 5597 | #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */ |
<> | 144:ef7eb2e8f9f7 | 5598 | #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */ |
<> | 144:ef7eb2e8f9f7 | 5599 | #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */ |
<> | 144:ef7eb2e8f9f7 | 5600 | |
<> | 144:ef7eb2e8f9f7 | 5601 | /*!< SWS configuration */ |
<> | 144:ef7eb2e8f9f7 | 5602 | #define RCC_CFGR_SWS 0x0000000CU /*!< SWS[1:0] bits (System Clock Switch Status) */ |
<> | 144:ef7eb2e8f9f7 | 5603 | #define RCC_CFGR_SWS_0 0x00000004U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5604 | #define RCC_CFGR_SWS_1 0x00000008U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5605 | |
<> | 144:ef7eb2e8f9f7 | 5606 | #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */ |
<> | 144:ef7eb2e8f9f7 | 5607 | #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */ |
<> | 144:ef7eb2e8f9f7 | 5608 | #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */ |
<> | 144:ef7eb2e8f9f7 | 5609 | |
<> | 144:ef7eb2e8f9f7 | 5610 | /*!< HPRE configuration */ |
<> | 144:ef7eb2e8f9f7 | 5611 | #define RCC_CFGR_HPRE 0x000000F0U /*!< HPRE[3:0] bits (AHB prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 5612 | #define RCC_CFGR_HPRE_0 0x00000010U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5613 | #define RCC_CFGR_HPRE_1 0x00000020U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5614 | #define RCC_CFGR_HPRE_2 0x00000040U /*!< Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5615 | #define RCC_CFGR_HPRE_3 0x00000080U /*!< Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 5616 | |
<> | 144:ef7eb2e8f9f7 | 5617 | #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */ |
<> | 144:ef7eb2e8f9f7 | 5618 | #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */ |
<> | 144:ef7eb2e8f9f7 | 5619 | #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */ |
<> | 144:ef7eb2e8f9f7 | 5620 | #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */ |
<> | 144:ef7eb2e8f9f7 | 5621 | #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */ |
<> | 144:ef7eb2e8f9f7 | 5622 | #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */ |
<> | 144:ef7eb2e8f9f7 | 5623 | #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */ |
<> | 144:ef7eb2e8f9f7 | 5624 | #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */ |
<> | 144:ef7eb2e8f9f7 | 5625 | #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */ |
<> | 144:ef7eb2e8f9f7 | 5626 | |
<> | 144:ef7eb2e8f9f7 | 5627 | /*!< PPRE1 configuration */ |
<> | 144:ef7eb2e8f9f7 | 5628 | #define RCC_CFGR_PPRE1 0x00001C00U /*!< PRE1[2:0] bits (APB1 prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 5629 | #define RCC_CFGR_PPRE1_0 0x00000400U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5630 | #define RCC_CFGR_PPRE1_1 0x00000800U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5631 | #define RCC_CFGR_PPRE1_2 0x00001000U /*!< Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5632 | |
<> | 144:ef7eb2e8f9f7 | 5633 | #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */ |
<> | 144:ef7eb2e8f9f7 | 5634 | #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */ |
<> | 144:ef7eb2e8f9f7 | 5635 | #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */ |
<> | 144:ef7eb2e8f9f7 | 5636 | #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */ |
<> | 144:ef7eb2e8f9f7 | 5637 | #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */ |
<> | 144:ef7eb2e8f9f7 | 5638 | |
<> | 144:ef7eb2e8f9f7 | 5639 | /*!< PPRE2 configuration */ |
<> | 144:ef7eb2e8f9f7 | 5640 | #define RCC_CFGR_PPRE2 0x0000E000U /*!< PRE2[2:0] bits (APB2 prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 5641 | #define RCC_CFGR_PPRE2_0 0x00002000U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 5642 | #define RCC_CFGR_PPRE2_1 0x00004000U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 5643 | #define RCC_CFGR_PPRE2_2 0x00008000U /*!< Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 5644 | |
<> | 144:ef7eb2e8f9f7 | 5645 | #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */ |
<> | 144:ef7eb2e8f9f7 | 5646 | #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */ |
<> | 144:ef7eb2e8f9f7 | 5647 | #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */ |
<> | 144:ef7eb2e8f9f7 | 5648 | #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */ |
<> | 144:ef7eb2e8f9f7 | 5649 | #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */ |
<> | 144:ef7eb2e8f9f7 | 5650 | |
<> | 144:ef7eb2e8f9f7 | 5651 | /*!< RTCPRE configuration */ |
<> | 144:ef7eb2e8f9f7 | 5652 | #define RCC_CFGR_RTCPRE 0x001F0000U |
<> | 144:ef7eb2e8f9f7 | 5653 | #define RCC_CFGR_RTCPRE_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5654 | #define RCC_CFGR_RTCPRE_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5655 | #define RCC_CFGR_RTCPRE_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5656 | #define RCC_CFGR_RTCPRE_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5657 | #define RCC_CFGR_RTCPRE_4 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5658 | |
<> | 144:ef7eb2e8f9f7 | 5659 | /*!< MCO1 configuration */ |
<> | 144:ef7eb2e8f9f7 | 5660 | #define RCC_CFGR_MCO1 0x00600000U |
<> | 144:ef7eb2e8f9f7 | 5661 | #define RCC_CFGR_MCO1_0 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5662 | #define RCC_CFGR_MCO1_1 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5663 | |
<> | 144:ef7eb2e8f9f7 | 5664 | #define RCC_CFGR_I2SSRC 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5665 | |
<> | 144:ef7eb2e8f9f7 | 5666 | #define RCC_CFGR_MCO1PRE 0x07000000U |
<> | 144:ef7eb2e8f9f7 | 5667 | #define RCC_CFGR_MCO1PRE_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 5668 | #define RCC_CFGR_MCO1PRE_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5669 | #define RCC_CFGR_MCO1PRE_2 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5670 | |
<> | 144:ef7eb2e8f9f7 | 5671 | #define RCC_CFGR_MCO2PRE 0x38000000U |
<> | 144:ef7eb2e8f9f7 | 5672 | #define RCC_CFGR_MCO2PRE_0 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5673 | #define RCC_CFGR_MCO2PRE_1 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5674 | #define RCC_CFGR_MCO2PRE_2 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5675 | |
<> | 144:ef7eb2e8f9f7 | 5676 | #define RCC_CFGR_MCO2 0xC0000000U |
<> | 144:ef7eb2e8f9f7 | 5677 | #define RCC_CFGR_MCO2_0 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5678 | #define RCC_CFGR_MCO2_1 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 5679 | |
<> | 144:ef7eb2e8f9f7 | 5680 | /******************** Bit definition for RCC_CIR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5681 | #define RCC_CIR_LSIRDYF 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5682 | #define RCC_CIR_LSERDYF 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5683 | #define RCC_CIR_HSIRDYF 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5684 | #define RCC_CIR_HSERDYF 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5685 | #define RCC_CIR_PLLRDYF 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5686 | #define RCC_CIR_PLLI2SRDYF 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5687 | #define RCC_CIR_PLLSAIRDYF 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5688 | #define RCC_CIR_CSSF 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5689 | #define RCC_CIR_LSIRDYIE 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5690 | #define RCC_CIR_LSERDYIE 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5691 | #define RCC_CIR_HSIRDYIE 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5692 | #define RCC_CIR_HSERDYIE 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5693 | #define RCC_CIR_PLLRDYIE 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5694 | #define RCC_CIR_PLLI2SRDYIE 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5695 | #define RCC_CIR_PLLSAIRDYIE 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5696 | #define RCC_CIR_LSIRDYC 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5697 | #define RCC_CIR_LSERDYC 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5698 | #define RCC_CIR_HSIRDYC 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5699 | #define RCC_CIR_HSERDYC 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5700 | #define RCC_CIR_PLLRDYC 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5701 | #define RCC_CIR_PLLI2SRDYC 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5702 | #define RCC_CIR_PLLSAIRDYC 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5703 | #define RCC_CIR_CSSC 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5704 | |
<> | 144:ef7eb2e8f9f7 | 5705 | /******************** Bit definition for RCC_AHB1RSTR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5706 | #define RCC_AHB1RSTR_GPIOARST 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5707 | #define RCC_AHB1RSTR_GPIOBRST 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5708 | #define RCC_AHB1RSTR_GPIOCRST 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5709 | #define RCC_AHB1RSTR_GPIODRST 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5710 | #define RCC_AHB1RSTR_GPIOERST 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5711 | #define RCC_AHB1RSTR_GPIOFRST 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5712 | #define RCC_AHB1RSTR_GPIOGRST 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5713 | #define RCC_AHB1RSTR_GPIOHRST 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5714 | #define RCC_AHB1RSTR_GPIOIRST 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5715 | #define RCC_AHB1RSTR_GPIOJRST 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5716 | #define RCC_AHB1RSTR_GPIOKRST 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5717 | #define RCC_AHB1RSTR_CRCRST 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5718 | #define RCC_AHB1RSTR_DMA1RST 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5719 | #define RCC_AHB1RSTR_DMA2RST 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5720 | #define RCC_AHB1RSTR_DMA2DRST 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5721 | #define RCC_AHB1RSTR_ETHMACRST 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5722 | #define RCC_AHB1RSTR_OTGHRST 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5723 | |
<> | 144:ef7eb2e8f9f7 | 5724 | /******************** Bit definition for RCC_AHB2RSTR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5725 | #define RCC_AHB2RSTR_DCMIRST 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5726 | #define RCC_AHB2RSTR_RNGRST 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5727 | #define RCC_AHB2RSTR_OTGFSRST 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5728 | |
<> | 144:ef7eb2e8f9f7 | 5729 | /******************** Bit definition for RCC_AHB3RSTR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5730 | #define RCC_AHB3RSTR_FMCRST 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5731 | |
<> | 144:ef7eb2e8f9f7 | 5732 | /******************** Bit definition for RCC_APB1RSTR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5733 | #define RCC_APB1RSTR_TIM2RST 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5734 | #define RCC_APB1RSTR_TIM3RST 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5735 | #define RCC_APB1RSTR_TIM4RST 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5736 | #define RCC_APB1RSTR_TIM5RST 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5737 | #define RCC_APB1RSTR_TIM6RST 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5738 | #define RCC_APB1RSTR_TIM7RST 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5739 | #define RCC_APB1RSTR_TIM12RST 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5740 | #define RCC_APB1RSTR_TIM13RST 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5741 | #define RCC_APB1RSTR_TIM14RST 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5742 | #define RCC_APB1RSTR_WWDGRST 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5743 | #define RCC_APB1RSTR_SPI2RST 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5744 | #define RCC_APB1RSTR_SPI3RST 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5745 | #define RCC_APB1RSTR_USART2RST 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5746 | #define RCC_APB1RSTR_USART3RST 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5747 | #define RCC_APB1RSTR_UART4RST 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5748 | #define RCC_APB1RSTR_UART5RST 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5749 | #define RCC_APB1RSTR_I2C1RST 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5750 | #define RCC_APB1RSTR_I2C2RST 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5751 | #define RCC_APB1RSTR_I2C3RST 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5752 | #define RCC_APB1RSTR_CAN1RST 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5753 | #define RCC_APB1RSTR_CAN2RST 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5754 | #define RCC_APB1RSTR_PWRRST 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5755 | #define RCC_APB1RSTR_DACRST 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5756 | #define RCC_APB1RSTR_UART7RST 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5757 | #define RCC_APB1RSTR_UART8RST 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 5758 | |
<> | 144:ef7eb2e8f9f7 | 5759 | /******************** Bit definition for RCC_APB2RSTR register **************/ |
<> | 144:ef7eb2e8f9f7 | 5760 | #define RCC_APB2RSTR_TIM1RST 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5761 | #define RCC_APB2RSTR_TIM8RST 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5762 | #define RCC_APB2RSTR_USART1RST 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5763 | #define RCC_APB2RSTR_USART6RST 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5764 | #define RCC_APB2RSTR_ADCRST 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5765 | #define RCC_APB2RSTR_SDIORST 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5766 | #define RCC_APB2RSTR_SPI1RST 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5767 | #define RCC_APB2RSTR_SPI4RST 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5768 | #define RCC_APB2RSTR_SYSCFGRST 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5769 | #define RCC_APB2RSTR_TIM9RST 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5770 | #define RCC_APB2RSTR_TIM10RST 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5771 | #define RCC_APB2RSTR_TIM11RST 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5772 | #define RCC_APB2RSTR_SPI5RST 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5773 | #define RCC_APB2RSTR_SPI6RST 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5774 | #define RCC_APB2RSTR_SAI1RST 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5775 | #define RCC_APB2RSTR_LTDCRST 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5776 | |
<> | 144:ef7eb2e8f9f7 | 5777 | /* Old SPI1RST bit definition, maintained for legacy purpose */ |
<> | 144:ef7eb2e8f9f7 | 5778 | #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST |
<> | 144:ef7eb2e8f9f7 | 5779 | |
<> | 144:ef7eb2e8f9f7 | 5780 | /******************** Bit definition for RCC_AHB1ENR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5781 | #define RCC_AHB1ENR_GPIOAEN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5782 | #define RCC_AHB1ENR_GPIOBEN 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5783 | #define RCC_AHB1ENR_GPIOCEN 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5784 | #define RCC_AHB1ENR_GPIODEN 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5785 | #define RCC_AHB1ENR_GPIOEEN 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5786 | #define RCC_AHB1ENR_GPIOFEN 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5787 | #define RCC_AHB1ENR_GPIOGEN 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5788 | #define RCC_AHB1ENR_GPIOHEN 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5789 | #define RCC_AHB1ENR_GPIOIEN 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5790 | #define RCC_AHB1ENR_GPIOJEN 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5791 | #define RCC_AHB1ENR_GPIOKEN 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5792 | |
<> | 144:ef7eb2e8f9f7 | 5793 | #define RCC_AHB1ENR_CRCEN 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5794 | #define RCC_AHB1ENR_BKPSRAMEN 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5795 | #define RCC_AHB1ENR_CCMDATARAMEN 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5796 | #define RCC_AHB1ENR_DMA1EN 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5797 | #define RCC_AHB1ENR_DMA2EN 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5798 | #define RCC_AHB1ENR_DMA2DEN 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5799 | |
<> | 144:ef7eb2e8f9f7 | 5800 | #define RCC_AHB1ENR_ETHMACEN 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5801 | #define RCC_AHB1ENR_ETHMACTXEN 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5802 | #define RCC_AHB1ENR_ETHMACRXEN 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5803 | #define RCC_AHB1ENR_ETHMACPTPEN 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5804 | #define RCC_AHB1ENR_OTGHSEN 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5805 | #define RCC_AHB1ENR_OTGHSULPIEN 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5806 | |
<> | 144:ef7eb2e8f9f7 | 5807 | /******************** Bit definition for RCC_AHB2ENR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5808 | #define RCC_AHB2ENR_DCMIEN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5809 | #define RCC_AHB2ENR_RNGEN 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5810 | #define RCC_AHB2ENR_OTGFSEN 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5811 | |
<> | 144:ef7eb2e8f9f7 | 5812 | /******************** Bit definition for RCC_AHB3ENR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5813 | #define RCC_AHB3ENR_FMCEN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5814 | |
<> | 144:ef7eb2e8f9f7 | 5815 | /******************** Bit definition for RCC_APB1ENR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5816 | #define RCC_APB1ENR_TIM2EN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5817 | #define RCC_APB1ENR_TIM3EN 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5818 | #define RCC_APB1ENR_TIM4EN 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5819 | #define RCC_APB1ENR_TIM5EN 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5820 | #define RCC_APB1ENR_TIM6EN 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5821 | #define RCC_APB1ENR_TIM7EN 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5822 | #define RCC_APB1ENR_TIM12EN 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5823 | #define RCC_APB1ENR_TIM13EN 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5824 | #define RCC_APB1ENR_TIM14EN 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5825 | #define RCC_APB1ENR_WWDGEN 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5826 | #define RCC_APB1ENR_SPI2EN 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5827 | #define RCC_APB1ENR_SPI3EN 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5828 | #define RCC_APB1ENR_USART2EN 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5829 | #define RCC_APB1ENR_USART3EN 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5830 | #define RCC_APB1ENR_UART4EN 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5831 | #define RCC_APB1ENR_UART5EN 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5832 | #define RCC_APB1ENR_I2C1EN 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5833 | #define RCC_APB1ENR_I2C2EN 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5834 | #define RCC_APB1ENR_I2C3EN 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5835 | #define RCC_APB1ENR_CAN1EN 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5836 | #define RCC_APB1ENR_CAN2EN 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5837 | #define RCC_APB1ENR_PWREN 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5838 | #define RCC_APB1ENR_DACEN 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5839 | #define RCC_APB1ENR_UART7EN 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5840 | #define RCC_APB1ENR_UART8EN 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 5841 | |
<> | 144:ef7eb2e8f9f7 | 5842 | /******************** Bit definition for RCC_APB2ENR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 5843 | #define RCC_APB2ENR_TIM1EN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5844 | #define RCC_APB2ENR_TIM8EN 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5845 | #define RCC_APB2ENR_USART1EN 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5846 | #define RCC_APB2ENR_USART6EN 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5847 | #define RCC_APB2ENR_ADC1EN 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5848 | #define RCC_APB2ENR_ADC2EN 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5849 | #define RCC_APB2ENR_ADC3EN 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5850 | #define RCC_APB2ENR_SDIOEN 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5851 | #define RCC_APB2ENR_SPI1EN 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5852 | #define RCC_APB2ENR_SPI4EN 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5853 | #define RCC_APB2ENR_SYSCFGEN 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5854 | #define RCC_APB2ENR_TIM9EN 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5855 | #define RCC_APB2ENR_TIM10EN 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5856 | #define RCC_APB2ENR_TIM11EN 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5857 | #define RCC_APB2ENR_SPI5EN 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5858 | #define RCC_APB2ENR_SPI6EN 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5859 | #define RCC_APB2ENR_SAI1EN 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5860 | #define RCC_APB2ENR_LTDCEN 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5861 | |
<> | 144:ef7eb2e8f9f7 | 5862 | /******************** Bit definition for RCC_AHB1LPENR register *************/ |
<> | 144:ef7eb2e8f9f7 | 5863 | #define RCC_AHB1LPENR_GPIOALPEN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5864 | #define RCC_AHB1LPENR_GPIOBLPEN 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5865 | #define RCC_AHB1LPENR_GPIOCLPEN 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5866 | #define RCC_AHB1LPENR_GPIODLPEN 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5867 | #define RCC_AHB1LPENR_GPIOELPEN 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5868 | #define RCC_AHB1LPENR_GPIOFLPEN 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5869 | #define RCC_AHB1LPENR_GPIOGLPEN 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5870 | #define RCC_AHB1LPENR_GPIOHLPEN 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5871 | #define RCC_AHB1LPENR_GPIOILPEN 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5872 | #define RCC_AHB1LPENR_GPIOJLPEN 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5873 | #define RCC_AHB1LPENR_GPIOKLPEN 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5874 | |
<> | 144:ef7eb2e8f9f7 | 5875 | #define RCC_AHB1LPENR_CRCLPEN 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5876 | #define RCC_AHB1LPENR_FLITFLPEN 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5877 | #define RCC_AHB1LPENR_SRAM1LPEN 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5878 | #define RCC_AHB1LPENR_SRAM2LPEN 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5879 | #define RCC_AHB1LPENR_BKPSRAMLPEN 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5880 | #define RCC_AHB1LPENR_SRAM3LPEN 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5881 | #define RCC_AHB1LPENR_DMA1LPEN 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5882 | #define RCC_AHB1LPENR_DMA2LPEN 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5883 | #define RCC_AHB1LPENR_DMA2DLPEN 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5884 | |
<> | 144:ef7eb2e8f9f7 | 5885 | #define RCC_AHB1LPENR_ETHMACLPEN 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5886 | #define RCC_AHB1LPENR_ETHMACTXLPEN 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5887 | #define RCC_AHB1LPENR_ETHMACRXLPEN 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5888 | #define RCC_AHB1LPENR_ETHMACPTPLPEN 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5889 | #define RCC_AHB1LPENR_OTGHSLPEN 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5890 | #define RCC_AHB1LPENR_OTGHSULPILPEN 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5891 | |
<> | 144:ef7eb2e8f9f7 | 5892 | /******************** Bit definition for RCC_AHB2LPENR register *************/ |
<> | 144:ef7eb2e8f9f7 | 5893 | #define RCC_AHB2LPENR_DCMILPEN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5894 | #define RCC_AHB2LPENR_RNGLPEN 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5895 | #define RCC_AHB2LPENR_OTGFSLPEN 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5896 | |
<> | 144:ef7eb2e8f9f7 | 5897 | /******************** Bit definition for RCC_AHB3LPENR register *************/ |
<> | 144:ef7eb2e8f9f7 | 5898 | #define RCC_AHB3LPENR_FMCLPEN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5899 | |
<> | 144:ef7eb2e8f9f7 | 5900 | /******************** Bit definition for RCC_APB1LPENR register *************/ |
<> | 144:ef7eb2e8f9f7 | 5901 | #define RCC_APB1LPENR_TIM2LPEN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5902 | #define RCC_APB1LPENR_TIM3LPEN 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5903 | #define RCC_APB1LPENR_TIM4LPEN 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5904 | #define RCC_APB1LPENR_TIM5LPEN 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 5905 | #define RCC_APB1LPENR_TIM6LPEN 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5906 | #define RCC_APB1LPENR_TIM7LPEN 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5907 | #define RCC_APB1LPENR_TIM12LPEN 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5908 | #define RCC_APB1LPENR_TIM13LPEN 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5909 | #define RCC_APB1LPENR_TIM14LPEN 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5910 | #define RCC_APB1LPENR_WWDGLPEN 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5911 | #define RCC_APB1LPENR_SPI2LPEN 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5912 | #define RCC_APB1LPENR_SPI3LPEN 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5913 | #define RCC_APB1LPENR_USART2LPEN 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5914 | #define RCC_APB1LPENR_USART3LPEN 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5915 | #define RCC_APB1LPENR_UART4LPEN 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 5916 | #define RCC_APB1LPENR_UART5LPEN 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5917 | #define RCC_APB1LPENR_I2C1LPEN 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5918 | #define RCC_APB1LPENR_I2C2LPEN 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5919 | #define RCC_APB1LPENR_I2C3LPEN 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 5920 | #define RCC_APB1LPENR_CAN1LPEN 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5921 | #define RCC_APB1LPENR_CAN2LPEN 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5922 | #define RCC_APB1LPENR_PWRLPEN 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5923 | #define RCC_APB1LPENR_DACLPEN 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5924 | #define RCC_APB1LPENR_UART7LPEN 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5925 | #define RCC_APB1LPENR_UART8LPEN 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 5926 | |
<> | 144:ef7eb2e8f9f7 | 5927 | /******************** Bit definition for RCC_APB2LPENR register *************/ |
<> | 144:ef7eb2e8f9f7 | 5928 | #define RCC_APB2LPENR_TIM1LPEN 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5929 | #define RCC_APB2LPENR_TIM8LPEN 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5930 | #define RCC_APB2LPENR_USART1LPEN 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 5931 | #define RCC_APB2LPENR_USART6LPEN 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 5932 | #define RCC_APB2LPENR_ADC1LPEN 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5933 | #define RCC_APB2LPENR_ADC2LPEN 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5934 | #define RCC_APB2LPENR_ADC3LPEN 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5935 | #define RCC_APB2LPENR_SDIOLPEN 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5936 | #define RCC_APB2LPENR_SPI1LPEN 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5937 | #define RCC_APB2LPENR_SPI4LPEN 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5938 | #define RCC_APB2LPENR_SYSCFGLPEN 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5939 | #define RCC_APB2LPENR_TIM9LPEN 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5940 | #define RCC_APB2LPENR_TIM10LPEN 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 5941 | #define RCC_APB2LPENR_TIM11LPEN 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 5942 | #define RCC_APB2LPENR_SPI5LPEN 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 5943 | #define RCC_APB2LPENR_SPI6LPEN 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 5944 | #define RCC_APB2LPENR_SAI1LPEN 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 5945 | #define RCC_APB2LPENR_LTDCLPEN 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5946 | |
<> | 144:ef7eb2e8f9f7 | 5947 | /******************** Bit definition for RCC_BDCR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 5948 | #define RCC_BDCR_LSEON 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5949 | #define RCC_BDCR_LSERDY 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5950 | #define RCC_BDCR_LSEBYP 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 5951 | |
<> | 144:ef7eb2e8f9f7 | 5952 | #define RCC_BDCR_RTCSEL 0x00000300U |
<> | 144:ef7eb2e8f9f7 | 5953 | #define RCC_BDCR_RTCSEL_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5954 | #define RCC_BDCR_RTCSEL_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5955 | |
<> | 144:ef7eb2e8f9f7 | 5956 | #define RCC_BDCR_RTCEN 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 5957 | #define RCC_BDCR_BDRST 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 5958 | |
<> | 144:ef7eb2e8f9f7 | 5959 | /******************** Bit definition for RCC_CSR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 5960 | #define RCC_CSR_LSION 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 5961 | #define RCC_CSR_LSIRDY 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 5962 | #define RCC_CSR_RMVF 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 5963 | #define RCC_CSR_BORRSTF 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5964 | #define RCC_CSR_PADRSTF 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5965 | #define RCC_CSR_PORRSTF 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5966 | #define RCC_CSR_SFTRSTF 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5967 | #define RCC_CSR_WDGRSTF 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5968 | #define RCC_CSR_WWDGRSTF 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5969 | #define RCC_CSR_LPWRRSTF 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 5970 | |
<> | 144:ef7eb2e8f9f7 | 5971 | /******************** Bit definition for RCC_SSCGR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 5972 | #define RCC_SSCGR_MODPER 0x00001FFFU |
<> | 144:ef7eb2e8f9f7 | 5973 | #define RCC_SSCGR_INCSTEP 0x0FFFE000U |
<> | 144:ef7eb2e8f9f7 | 5974 | #define RCC_SSCGR_SPREADSEL 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5975 | #define RCC_SSCGR_SSCGEN 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 5976 | |
<> | 144:ef7eb2e8f9f7 | 5977 | /******************** Bit definition for RCC_PLLI2SCFGR register ************/ |
<> | 144:ef7eb2e8f9f7 | 5978 | #define RCC_PLLI2SCFGR_PLLI2SN 0x00007FC0U |
<> | 144:ef7eb2e8f9f7 | 5979 | #define RCC_PLLI2SCFGR_PLLI2SN_0 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 5980 | #define RCC_PLLI2SCFGR_PLLI2SN_1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 5981 | #define RCC_PLLI2SCFGR_PLLI2SN_2 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 5982 | #define RCC_PLLI2SCFGR_PLLI2SN_3 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 5983 | #define RCC_PLLI2SCFGR_PLLI2SN_4 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 5984 | #define RCC_PLLI2SCFGR_PLLI2SN_5 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 5985 | #define RCC_PLLI2SCFGR_PLLI2SN_6 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 5986 | #define RCC_PLLI2SCFGR_PLLI2SN_7 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 5987 | #define RCC_PLLI2SCFGR_PLLI2SN_8 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 5988 | |
<> | 144:ef7eb2e8f9f7 | 5989 | #define RCC_PLLI2SCFGR_PLLI2SQ 0x0F000000U |
<> | 144:ef7eb2e8f9f7 | 5990 | #define RCC_PLLI2SCFGR_PLLI2SQ_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 5991 | #define RCC_PLLI2SCFGR_PLLI2SQ_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 5992 | #define RCC_PLLI2SCFGR_PLLI2SQ_2 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 5993 | #define RCC_PLLI2SCFGR_PLLI2SQ_3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 5994 | |
<> | 144:ef7eb2e8f9f7 | 5995 | #define RCC_PLLI2SCFGR_PLLI2SR 0x70000000U |
<> | 144:ef7eb2e8f9f7 | 5996 | #define RCC_PLLI2SCFGR_PLLI2SR_0 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 5997 | #define RCC_PLLI2SCFGR_PLLI2SR_1 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 5998 | #define RCC_PLLI2SCFGR_PLLI2SR_2 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 5999 | |
<> | 144:ef7eb2e8f9f7 | 6000 | |
<> | 144:ef7eb2e8f9f7 | 6001 | /******************** Bit definition for RCC_PLLSAICFGR register ************/ |
<> | 144:ef7eb2e8f9f7 | 6002 | #define RCC_PLLSAICFGR_PLLSAIN 0x00007FC0U |
<> | 144:ef7eb2e8f9f7 | 6003 | #define RCC_PLLSAICFGR_PLLSAIN_0 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6004 | #define RCC_PLLSAICFGR_PLLSAIN_1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 6005 | #define RCC_PLLSAICFGR_PLLSAIN_2 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6006 | #define RCC_PLLSAICFGR_PLLSAIN_3 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6007 | #define RCC_PLLSAICFGR_PLLSAIN_4 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6008 | #define RCC_PLLSAICFGR_PLLSAIN_5 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6009 | #define RCC_PLLSAICFGR_PLLSAIN_6 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6010 | #define RCC_PLLSAICFGR_PLLSAIN_7 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6011 | #define RCC_PLLSAICFGR_PLLSAIN_8 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6012 | |
<> | 144:ef7eb2e8f9f7 | 6013 | #define RCC_PLLSAICFGR_PLLSAIQ 0x0F000000U |
<> | 144:ef7eb2e8f9f7 | 6014 | #define RCC_PLLSAICFGR_PLLSAIQ_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 6015 | #define RCC_PLLSAICFGR_PLLSAIQ_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 6016 | #define RCC_PLLSAICFGR_PLLSAIQ_2 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 6017 | #define RCC_PLLSAICFGR_PLLSAIQ_3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 6018 | |
<> | 144:ef7eb2e8f9f7 | 6019 | #define RCC_PLLSAICFGR_PLLSAIR 0x70000000U |
<> | 144:ef7eb2e8f9f7 | 6020 | #define RCC_PLLSAICFGR_PLLSAIR_0 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 6021 | #define RCC_PLLSAICFGR_PLLSAIR_1 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 6022 | #define RCC_PLLSAICFGR_PLLSAIR_2 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 6023 | |
<> | 144:ef7eb2e8f9f7 | 6024 | /******************** Bit definition for RCC_DCKCFGR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6025 | #define RCC_DCKCFGR_PLLI2SDIVQ 0x0000001FU |
<> | 144:ef7eb2e8f9f7 | 6026 | #define RCC_DCKCFGR_PLLSAIDIVQ 0x00001F00U |
<> | 144:ef7eb2e8f9f7 | 6027 | #define RCC_DCKCFGR_PLLSAIDIVR 0x00030000U |
<> | 144:ef7eb2e8f9f7 | 6028 | #define RCC_DCKCFGR_SAI1ASRC 0x00300000U |
<> | 144:ef7eb2e8f9f7 | 6029 | #define RCC_DCKCFGR_SAI1ASRC_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 6030 | #define RCC_DCKCFGR_SAI1ASRC_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 6031 | #define RCC_DCKCFGR_SAI1BSRC 0x00C00000U |
<> | 144:ef7eb2e8f9f7 | 6032 | #define RCC_DCKCFGR_SAI1BSRC_0 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 6033 | #define RCC_DCKCFGR_SAI1BSRC_1 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 6034 | #define RCC_DCKCFGR_TIMPRE 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 6035 | |
<> | 144:ef7eb2e8f9f7 | 6036 | |
<> | 144:ef7eb2e8f9f7 | 6037 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6038 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6039 | /* RNG */ |
<> | 144:ef7eb2e8f9f7 | 6040 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6041 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6042 | /******************** Bits definition for RNG_CR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6043 | #define RNG_CR_RNGEN 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6044 | #define RNG_CR_IE 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6045 | |
<> | 144:ef7eb2e8f9f7 | 6046 | /******************** Bits definition for RNG_SR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6047 | #define RNG_SR_DRDY 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6048 | #define RNG_SR_CECS 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6049 | #define RNG_SR_SECS 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6050 | #define RNG_SR_CEIS 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6051 | #define RNG_SR_SEIS 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6052 | |
<> | 144:ef7eb2e8f9f7 | 6053 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6054 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6055 | /* Real-Time Clock (RTC) */ |
<> | 144:ef7eb2e8f9f7 | 6056 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6057 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6058 | /******************** Bits definition for RTC_TR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6059 | #define RTC_TR_PM 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 6060 | #define RTC_TR_HT 0x00300000U |
<> | 144:ef7eb2e8f9f7 | 6061 | #define RTC_TR_HT_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 6062 | #define RTC_TR_HT_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 6063 | #define RTC_TR_HU 0x000F0000U |
<> | 144:ef7eb2e8f9f7 | 6064 | #define RTC_TR_HU_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 6065 | #define RTC_TR_HU_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 6066 | #define RTC_TR_HU_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 6067 | #define RTC_TR_HU_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 6068 | #define RTC_TR_MNT 0x00007000U |
<> | 144:ef7eb2e8f9f7 | 6069 | #define RTC_TR_MNT_0 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6070 | #define RTC_TR_MNT_1 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6071 | #define RTC_TR_MNT_2 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6072 | #define RTC_TR_MNU 0x00000F00U |
<> | 144:ef7eb2e8f9f7 | 6073 | #define RTC_TR_MNU_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6074 | #define RTC_TR_MNU_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6075 | #define RTC_TR_MNU_2 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6076 | #define RTC_TR_MNU_3 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6077 | #define RTC_TR_ST 0x00000070U |
<> | 144:ef7eb2e8f9f7 | 6078 | #define RTC_TR_ST_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6079 | #define RTC_TR_ST_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6080 | #define RTC_TR_ST_2 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6081 | #define RTC_TR_SU 0x0000000FU |
<> | 144:ef7eb2e8f9f7 | 6082 | #define RTC_TR_SU_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6083 | #define RTC_TR_SU_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6084 | #define RTC_TR_SU_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6085 | #define RTC_TR_SU_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6086 | |
<> | 144:ef7eb2e8f9f7 | 6087 | /******************** Bits definition for RTC_DR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6088 | #define RTC_DR_YT 0x00F00000U |
<> | 144:ef7eb2e8f9f7 | 6089 | #define RTC_DR_YT_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 6090 | #define RTC_DR_YT_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 6091 | #define RTC_DR_YT_2 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 6092 | #define RTC_DR_YT_3 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 6093 | #define RTC_DR_YU 0x000F0000U |
<> | 144:ef7eb2e8f9f7 | 6094 | #define RTC_DR_YU_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 6095 | #define RTC_DR_YU_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 6096 | #define RTC_DR_YU_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 6097 | #define RTC_DR_YU_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 6098 | #define RTC_DR_WDU 0x0000E000U |
<> | 144:ef7eb2e8f9f7 | 6099 | #define RTC_DR_WDU_0 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6100 | #define RTC_DR_WDU_1 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6101 | #define RTC_DR_WDU_2 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 6102 | #define RTC_DR_MT 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6103 | #define RTC_DR_MU 0x00000F00U |
<> | 144:ef7eb2e8f9f7 | 6104 | #define RTC_DR_MU_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6105 | #define RTC_DR_MU_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6106 | #define RTC_DR_MU_2 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6107 | #define RTC_DR_MU_3 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6108 | #define RTC_DR_DT 0x00000030U |
<> | 144:ef7eb2e8f9f7 | 6109 | #define RTC_DR_DT_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6110 | #define RTC_DR_DT_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6111 | #define RTC_DR_DU 0x0000000FU |
<> | 144:ef7eb2e8f9f7 | 6112 | #define RTC_DR_DU_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6113 | #define RTC_DR_DU_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6114 | #define RTC_DR_DU_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6115 | #define RTC_DR_DU_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6116 | |
<> | 144:ef7eb2e8f9f7 | 6117 | /******************** Bits definition for RTC_CR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6118 | #define RTC_CR_COE 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 6119 | #define RTC_CR_OSEL 0x00600000U |
<> | 144:ef7eb2e8f9f7 | 6120 | #define RTC_CR_OSEL_0 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 6121 | #define RTC_CR_OSEL_1 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 6122 | #define RTC_CR_POL 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 6123 | #define RTC_CR_COSEL 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 6124 | #define RTC_CR_BCK 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 6125 | #define RTC_CR_SUB1H 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 6126 | #define RTC_CR_ADD1H 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 6127 | #define RTC_CR_TSIE 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 6128 | #define RTC_CR_WUTIE 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6129 | #define RTC_CR_ALRBIE 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6130 | #define RTC_CR_ALRAIE 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6131 | #define RTC_CR_TSE 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6132 | #define RTC_CR_WUTE 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6133 | #define RTC_CR_ALRBE 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6134 | #define RTC_CR_ALRAE 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6135 | #define RTC_CR_DCE 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 6136 | #define RTC_CR_FMT 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6137 | #define RTC_CR_BYPSHAD 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6138 | #define RTC_CR_REFCKON 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6139 | #define RTC_CR_TSEDGE 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6140 | #define RTC_CR_WUCKSEL 0x00000007U |
<> | 144:ef7eb2e8f9f7 | 6141 | #define RTC_CR_WUCKSEL_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6142 | #define RTC_CR_WUCKSEL_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6143 | #define RTC_CR_WUCKSEL_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6144 | |
<> | 144:ef7eb2e8f9f7 | 6145 | /******************** Bits definition for RTC_ISR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6146 | #define RTC_ISR_RECALPF 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 6147 | #define RTC_ISR_TAMP1F 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6148 | #define RTC_ISR_TAMP2F 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6149 | #define RTC_ISR_TSOVF 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6150 | #define RTC_ISR_TSF 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6151 | #define RTC_ISR_WUTF 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6152 | #define RTC_ISR_ALRBF 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6153 | #define RTC_ISR_ALRAF 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6154 | #define RTC_ISR_INIT 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 6155 | #define RTC_ISR_INITF 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6156 | #define RTC_ISR_RSF 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6157 | #define RTC_ISR_INITS 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6158 | #define RTC_ISR_SHPF 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6159 | #define RTC_ISR_WUTWF 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6160 | #define RTC_ISR_ALRBWF 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6161 | #define RTC_ISR_ALRAWF 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6162 | |
<> | 144:ef7eb2e8f9f7 | 6163 | /******************** Bits definition for RTC_PRER register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6164 | #define RTC_PRER_PREDIV_A 0x007F0000U |
<> | 144:ef7eb2e8f9f7 | 6165 | #define RTC_PRER_PREDIV_S 0x00007FFFU |
<> | 144:ef7eb2e8f9f7 | 6166 | |
<> | 144:ef7eb2e8f9f7 | 6167 | /******************** Bits definition for RTC_WUTR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6168 | #define RTC_WUTR_WUT 0x0000FFFFU |
<> | 144:ef7eb2e8f9f7 | 6169 | |
<> | 144:ef7eb2e8f9f7 | 6170 | /******************** Bits definition for RTC_CALIBR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6171 | #define RTC_CALIBR_DCS 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 6172 | #define RTC_CALIBR_DC 0x0000001FU |
<> | 144:ef7eb2e8f9f7 | 6173 | |
<> | 144:ef7eb2e8f9f7 | 6174 | /******************** Bits definition for RTC_ALRMAR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6175 | #define RTC_ALRMAR_MSK4 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 6176 | #define RTC_ALRMAR_WDSEL 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 6177 | #define RTC_ALRMAR_DT 0x30000000U |
<> | 144:ef7eb2e8f9f7 | 6178 | #define RTC_ALRMAR_DT_0 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 6179 | #define RTC_ALRMAR_DT_1 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 6180 | #define RTC_ALRMAR_DU 0x0F000000U |
<> | 144:ef7eb2e8f9f7 | 6181 | #define RTC_ALRMAR_DU_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 6182 | #define RTC_ALRMAR_DU_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 6183 | #define RTC_ALRMAR_DU_2 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 6184 | #define RTC_ALRMAR_DU_3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 6185 | #define RTC_ALRMAR_MSK3 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 6186 | #define RTC_ALRMAR_PM 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 6187 | #define RTC_ALRMAR_HT 0x00300000U |
<> | 144:ef7eb2e8f9f7 | 6188 | #define RTC_ALRMAR_HT_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 6189 | #define RTC_ALRMAR_HT_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 6190 | #define RTC_ALRMAR_HU 0x000F0000U |
<> | 144:ef7eb2e8f9f7 | 6191 | #define RTC_ALRMAR_HU_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 6192 | #define RTC_ALRMAR_HU_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 6193 | #define RTC_ALRMAR_HU_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 6194 | #define RTC_ALRMAR_HU_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 6195 | #define RTC_ALRMAR_MSK2 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 6196 | #define RTC_ALRMAR_MNT 0x00007000U |
<> | 144:ef7eb2e8f9f7 | 6197 | #define RTC_ALRMAR_MNT_0 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6198 | #define RTC_ALRMAR_MNT_1 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6199 | #define RTC_ALRMAR_MNT_2 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6200 | #define RTC_ALRMAR_MNU 0x00000F00U |
<> | 144:ef7eb2e8f9f7 | 6201 | #define RTC_ALRMAR_MNU_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6202 | #define RTC_ALRMAR_MNU_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6203 | #define RTC_ALRMAR_MNU_2 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6204 | #define RTC_ALRMAR_MNU_3 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6205 | #define RTC_ALRMAR_MSK1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 6206 | #define RTC_ALRMAR_ST 0x00000070U |
<> | 144:ef7eb2e8f9f7 | 6207 | #define RTC_ALRMAR_ST_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6208 | #define RTC_ALRMAR_ST_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6209 | #define RTC_ALRMAR_ST_2 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6210 | #define RTC_ALRMAR_SU 0x0000000FU |
<> | 144:ef7eb2e8f9f7 | 6211 | #define RTC_ALRMAR_SU_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6212 | #define RTC_ALRMAR_SU_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6213 | #define RTC_ALRMAR_SU_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6214 | #define RTC_ALRMAR_SU_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6215 | |
<> | 144:ef7eb2e8f9f7 | 6216 | /******************** Bits definition for RTC_ALRMBR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6217 | #define RTC_ALRMBR_MSK4 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 6218 | #define RTC_ALRMBR_WDSEL 0x40000000U |
<> | 144:ef7eb2e8f9f7 | 6219 | #define RTC_ALRMBR_DT 0x30000000U |
<> | 144:ef7eb2e8f9f7 | 6220 | #define RTC_ALRMBR_DT_0 0x10000000U |
<> | 144:ef7eb2e8f9f7 | 6221 | #define RTC_ALRMBR_DT_1 0x20000000U |
<> | 144:ef7eb2e8f9f7 | 6222 | #define RTC_ALRMBR_DU 0x0F000000U |
<> | 144:ef7eb2e8f9f7 | 6223 | #define RTC_ALRMBR_DU_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 6224 | #define RTC_ALRMBR_DU_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 6225 | #define RTC_ALRMBR_DU_2 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 6226 | #define RTC_ALRMBR_DU_3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 6227 | #define RTC_ALRMBR_MSK3 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 6228 | #define RTC_ALRMBR_PM 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 6229 | #define RTC_ALRMBR_HT 0x00300000U |
<> | 144:ef7eb2e8f9f7 | 6230 | #define RTC_ALRMBR_HT_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 6231 | #define RTC_ALRMBR_HT_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 6232 | #define RTC_ALRMBR_HU 0x000F0000U |
<> | 144:ef7eb2e8f9f7 | 6233 | #define RTC_ALRMBR_HU_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 6234 | #define RTC_ALRMBR_HU_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 6235 | #define RTC_ALRMBR_HU_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 6236 | #define RTC_ALRMBR_HU_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 6237 | #define RTC_ALRMBR_MSK2 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 6238 | #define RTC_ALRMBR_MNT 0x00007000U |
<> | 144:ef7eb2e8f9f7 | 6239 | #define RTC_ALRMBR_MNT_0 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6240 | #define RTC_ALRMBR_MNT_1 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6241 | #define RTC_ALRMBR_MNT_2 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6242 | #define RTC_ALRMBR_MNU 0x00000F00U |
<> | 144:ef7eb2e8f9f7 | 6243 | #define RTC_ALRMBR_MNU_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6244 | #define RTC_ALRMBR_MNU_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6245 | #define RTC_ALRMBR_MNU_2 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6246 | #define RTC_ALRMBR_MNU_3 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6247 | #define RTC_ALRMBR_MSK1 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 6248 | #define RTC_ALRMBR_ST 0x00000070U |
<> | 144:ef7eb2e8f9f7 | 6249 | #define RTC_ALRMBR_ST_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6250 | #define RTC_ALRMBR_ST_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6251 | #define RTC_ALRMBR_ST_2 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6252 | #define RTC_ALRMBR_SU 0x0000000FU |
<> | 144:ef7eb2e8f9f7 | 6253 | #define RTC_ALRMBR_SU_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6254 | #define RTC_ALRMBR_SU_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6255 | #define RTC_ALRMBR_SU_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6256 | #define RTC_ALRMBR_SU_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6257 | |
<> | 144:ef7eb2e8f9f7 | 6258 | /******************** Bits definition for RTC_WPR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6259 | #define RTC_WPR_KEY 0x000000FFU |
<> | 144:ef7eb2e8f9f7 | 6260 | |
<> | 144:ef7eb2e8f9f7 | 6261 | /******************** Bits definition for RTC_SSR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6262 | #define RTC_SSR_SS 0x0000FFFFU |
<> | 144:ef7eb2e8f9f7 | 6263 | |
<> | 144:ef7eb2e8f9f7 | 6264 | /******************** Bits definition for RTC_SHIFTR register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6265 | #define RTC_SHIFTR_SUBFS 0x00007FFFU |
<> | 144:ef7eb2e8f9f7 | 6266 | #define RTC_SHIFTR_ADD1S 0x80000000U |
<> | 144:ef7eb2e8f9f7 | 6267 | |
<> | 144:ef7eb2e8f9f7 | 6268 | /******************** Bits definition for RTC_TSTR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6269 | #define RTC_TSTR_PM 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 6270 | #define RTC_TSTR_HT 0x00300000U |
<> | 144:ef7eb2e8f9f7 | 6271 | #define RTC_TSTR_HT_0 0x00100000U |
<> | 144:ef7eb2e8f9f7 | 6272 | #define RTC_TSTR_HT_1 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 6273 | #define RTC_TSTR_HU 0x000F0000U |
<> | 144:ef7eb2e8f9f7 | 6274 | #define RTC_TSTR_HU_0 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 6275 | #define RTC_TSTR_HU_1 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 6276 | #define RTC_TSTR_HU_2 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 6277 | #define RTC_TSTR_HU_3 0x00080000U |
<> | 144:ef7eb2e8f9f7 | 6278 | #define RTC_TSTR_MNT 0x00007000U |
<> | 144:ef7eb2e8f9f7 | 6279 | #define RTC_TSTR_MNT_0 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6280 | #define RTC_TSTR_MNT_1 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6281 | #define RTC_TSTR_MNT_2 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6282 | #define RTC_TSTR_MNU 0x00000F00U |
<> | 144:ef7eb2e8f9f7 | 6283 | #define RTC_TSTR_MNU_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6284 | #define RTC_TSTR_MNU_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6285 | #define RTC_TSTR_MNU_2 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6286 | #define RTC_TSTR_MNU_3 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6287 | #define RTC_TSTR_ST 0x00000070U |
<> | 144:ef7eb2e8f9f7 | 6288 | #define RTC_TSTR_ST_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6289 | #define RTC_TSTR_ST_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6290 | #define RTC_TSTR_ST_2 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6291 | #define RTC_TSTR_SU 0x0000000FU |
<> | 144:ef7eb2e8f9f7 | 6292 | #define RTC_TSTR_SU_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6293 | #define RTC_TSTR_SU_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6294 | #define RTC_TSTR_SU_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6295 | #define RTC_TSTR_SU_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6296 | |
<> | 144:ef7eb2e8f9f7 | 6297 | /******************** Bits definition for RTC_TSDR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6298 | #define RTC_TSDR_WDU 0x0000E000U |
<> | 144:ef7eb2e8f9f7 | 6299 | #define RTC_TSDR_WDU_0 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6300 | #define RTC_TSDR_WDU_1 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6301 | #define RTC_TSDR_WDU_2 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 6302 | #define RTC_TSDR_MT 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6303 | #define RTC_TSDR_MU 0x00000F00U |
<> | 144:ef7eb2e8f9f7 | 6304 | #define RTC_TSDR_MU_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6305 | #define RTC_TSDR_MU_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6306 | #define RTC_TSDR_MU_2 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6307 | #define RTC_TSDR_MU_3 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6308 | #define RTC_TSDR_DT 0x00000030U |
<> | 144:ef7eb2e8f9f7 | 6309 | #define RTC_TSDR_DT_0 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6310 | #define RTC_TSDR_DT_1 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6311 | #define RTC_TSDR_DU 0x0000000FU |
<> | 144:ef7eb2e8f9f7 | 6312 | #define RTC_TSDR_DU_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6313 | #define RTC_TSDR_DU_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6314 | #define RTC_TSDR_DU_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6315 | #define RTC_TSDR_DU_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6316 | |
<> | 144:ef7eb2e8f9f7 | 6317 | /******************** Bits definition for RTC_TSSSR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6318 | #define RTC_TSSSR_SS 0x0000FFFFU |
<> | 144:ef7eb2e8f9f7 | 6319 | |
<> | 144:ef7eb2e8f9f7 | 6320 | /******************** Bits definition for RTC_CAL register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6321 | #define RTC_CALR_CALP 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 6322 | #define RTC_CALR_CALW8 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6323 | #define RTC_CALR_CALW16 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6324 | #define RTC_CALR_CALM 0x000001FFU |
<> | 144:ef7eb2e8f9f7 | 6325 | #define RTC_CALR_CALM_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6326 | #define RTC_CALR_CALM_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6327 | #define RTC_CALR_CALM_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6328 | #define RTC_CALR_CALM_3 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6329 | #define RTC_CALR_CALM_4 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6330 | #define RTC_CALR_CALM_5 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 6331 | #define RTC_CALR_CALM_6 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 6332 | #define RTC_CALR_CALM_7 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 6333 | #define RTC_CALR_CALM_8 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6334 | |
<> | 144:ef7eb2e8f9f7 | 6335 | /******************** Bits definition for RTC_TAFCR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6336 | #define RTC_TAFCR_ALARMOUTTYPE 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 6337 | #define RTC_TAFCR_TSINSEL 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 6338 | #define RTC_TAFCR_TAMPINSEL 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 6339 | #define RTC_TAFCR_TAMPPUDIS 0x00008000U |
<> | 144:ef7eb2e8f9f7 | 6340 | #define RTC_TAFCR_TAMPPRCH 0x00006000U |
<> | 144:ef7eb2e8f9f7 | 6341 | #define RTC_TAFCR_TAMPPRCH_0 0x00002000U |
<> | 144:ef7eb2e8f9f7 | 6342 | #define RTC_TAFCR_TAMPPRCH_1 0x00004000U |
<> | 144:ef7eb2e8f9f7 | 6343 | #define RTC_TAFCR_TAMPFLT 0x00001800U |
<> | 144:ef7eb2e8f9f7 | 6344 | #define RTC_TAFCR_TAMPFLT_0 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 6345 | #define RTC_TAFCR_TAMPFLT_1 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 6346 | #define RTC_TAFCR_TAMPFREQ 0x00000700U |
<> | 144:ef7eb2e8f9f7 | 6347 | #define RTC_TAFCR_TAMPFREQ_0 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 6348 | #define RTC_TAFCR_TAMPFREQ_1 0x00000200U |
<> | 144:ef7eb2e8f9f7 | 6349 | #define RTC_TAFCR_TAMPFREQ_2 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 6350 | #define RTC_TAFCR_TAMPTS 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 6351 | #define RTC_TAFCR_TAMP2TRG 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 6352 | #define RTC_TAFCR_TAMP2E 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 6353 | #define RTC_TAFCR_TAMPIE 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6354 | #define RTC_TAFCR_TAMP1TRG 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6355 | #define RTC_TAFCR_TAMP1E 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6356 | |
<> | 144:ef7eb2e8f9f7 | 6357 | /******************** Bits definition for RTC_ALRMASSR register *************/ |
<> | 144:ef7eb2e8f9f7 | 6358 | #define RTC_ALRMASSR_MASKSS 0x0F000000U |
<> | 144:ef7eb2e8f9f7 | 6359 | #define RTC_ALRMASSR_MASKSS_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 6360 | #define RTC_ALRMASSR_MASKSS_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 6361 | #define RTC_ALRMASSR_MASKSS_2 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 6362 | #define RTC_ALRMASSR_MASKSS_3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 6363 | #define RTC_ALRMASSR_SS 0x00007FFFU |
<> | 144:ef7eb2e8f9f7 | 6364 | |
<> | 144:ef7eb2e8f9f7 | 6365 | /******************** Bits definition for RTC_ALRMBSSR register *************/ |
<> | 144:ef7eb2e8f9f7 | 6366 | #define RTC_ALRMBSSR_MASKSS 0x0F000000U |
<> | 144:ef7eb2e8f9f7 | 6367 | #define RTC_ALRMBSSR_MASKSS_0 0x01000000U |
<> | 144:ef7eb2e8f9f7 | 6368 | #define RTC_ALRMBSSR_MASKSS_1 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 6369 | #define RTC_ALRMBSSR_MASKSS_2 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 6370 | #define RTC_ALRMBSSR_MASKSS_3 0x08000000U |
<> | 144:ef7eb2e8f9f7 | 6371 | #define RTC_ALRMBSSR_SS 0x00007FFFU |
<> | 144:ef7eb2e8f9f7 | 6372 | |
<> | 144:ef7eb2e8f9f7 | 6373 | /******************** Bits definition for RTC_BKP0R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6374 | #define RTC_BKP0R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6375 | |
<> | 144:ef7eb2e8f9f7 | 6376 | /******************** Bits definition for RTC_BKP1R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6377 | #define RTC_BKP1R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6378 | |
<> | 144:ef7eb2e8f9f7 | 6379 | /******************** Bits definition for RTC_BKP2R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6380 | #define RTC_BKP2R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6381 | |
<> | 144:ef7eb2e8f9f7 | 6382 | /******************** Bits definition for RTC_BKP3R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6383 | #define RTC_BKP3R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6384 | |
<> | 144:ef7eb2e8f9f7 | 6385 | /******************** Bits definition for RTC_BKP4R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6386 | #define RTC_BKP4R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6387 | |
<> | 144:ef7eb2e8f9f7 | 6388 | /******************** Bits definition for RTC_BKP5R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6389 | #define RTC_BKP5R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6390 | |
<> | 144:ef7eb2e8f9f7 | 6391 | /******************** Bits definition for RTC_BKP6R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6392 | #define RTC_BKP6R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6393 | |
<> | 144:ef7eb2e8f9f7 | 6394 | /******************** Bits definition for RTC_BKP7R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6395 | #define RTC_BKP7R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6396 | |
<> | 144:ef7eb2e8f9f7 | 6397 | /******************** Bits definition for RTC_BKP8R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6398 | #define RTC_BKP8R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6399 | |
<> | 144:ef7eb2e8f9f7 | 6400 | /******************** Bits definition for RTC_BKP9R register ****************/ |
<> | 144:ef7eb2e8f9f7 | 6401 | #define RTC_BKP9R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6402 | |
<> | 144:ef7eb2e8f9f7 | 6403 | /******************** Bits definition for RTC_BKP10R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6404 | #define RTC_BKP10R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6405 | |
<> | 144:ef7eb2e8f9f7 | 6406 | /******************** Bits definition for RTC_BKP11R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6407 | #define RTC_BKP11R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6408 | |
<> | 144:ef7eb2e8f9f7 | 6409 | /******************** Bits definition for RTC_BKP12R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6410 | #define RTC_BKP12R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6411 | |
<> | 144:ef7eb2e8f9f7 | 6412 | /******************** Bits definition for RTC_BKP13R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6413 | #define RTC_BKP13R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6414 | |
<> | 144:ef7eb2e8f9f7 | 6415 | /******************** Bits definition for RTC_BKP14R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6416 | #define RTC_BKP14R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6417 | |
<> | 144:ef7eb2e8f9f7 | 6418 | /******************** Bits definition for RTC_BKP15R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6419 | #define RTC_BKP15R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6420 | |
<> | 144:ef7eb2e8f9f7 | 6421 | /******************** Bits definition for RTC_BKP16R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6422 | #define RTC_BKP16R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6423 | |
<> | 144:ef7eb2e8f9f7 | 6424 | /******************** Bits definition for RTC_BKP17R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6425 | #define RTC_BKP17R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6426 | |
<> | 144:ef7eb2e8f9f7 | 6427 | /******************** Bits definition for RTC_BKP18R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6428 | #define RTC_BKP18R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6429 | |
<> | 144:ef7eb2e8f9f7 | 6430 | /******************** Bits definition for RTC_BKP19R register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6431 | #define RTC_BKP19R 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6432 | |
<> | 144:ef7eb2e8f9f7 | 6433 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6434 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6435 | /* Serial Audio Interface */ |
<> | 144:ef7eb2e8f9f7 | 6436 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6437 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6438 | /******************** Bit definition for SAI_GCR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6439 | #define SAI_GCR_SYNCIN 0x00000003U /*!<SYNCIN[1:0] bits (Synchronization Inputs) */ |
<> | 144:ef7eb2e8f9f7 | 6440 | #define SAI_GCR_SYNCIN_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6441 | #define SAI_GCR_SYNCIN_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6442 | |
<> | 144:ef7eb2e8f9f7 | 6443 | #define SAI_GCR_SYNCOUT 0x00000030U /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */ |
<> | 144:ef7eb2e8f9f7 | 6444 | #define SAI_GCR_SYNCOUT_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6445 | #define SAI_GCR_SYNCOUT_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6446 | |
<> | 144:ef7eb2e8f9f7 | 6447 | /******************* Bit definition for SAI_xCR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6448 | #define SAI_xCR1_MODE 0x00000003U /*!<MODE[1:0] bits (Audio Block Mode) */ |
<> | 144:ef7eb2e8f9f7 | 6449 | #define SAI_xCR1_MODE_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6450 | #define SAI_xCR1_MODE_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6451 | |
<> | 144:ef7eb2e8f9f7 | 6452 | #define SAI_xCR1_PRTCFG 0x0000000CU /*!<PRTCFG[1:0] bits (Protocol Configuration) */ |
<> | 144:ef7eb2e8f9f7 | 6453 | #define SAI_xCR1_PRTCFG_0 0x00000004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6454 | #define SAI_xCR1_PRTCFG_1 0x00000008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6455 | |
<> | 144:ef7eb2e8f9f7 | 6456 | #define SAI_xCR1_DS 0x000000E0U /*!<DS[1:0] bits (Data Size) */ |
<> | 144:ef7eb2e8f9f7 | 6457 | #define SAI_xCR1_DS_0 0x00000020U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6458 | #define SAI_xCR1_DS_1 0x00000040U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6459 | #define SAI_xCR1_DS_2 0x00000080U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6460 | |
<> | 144:ef7eb2e8f9f7 | 6461 | #define SAI_xCR1_LSBFIRST 0x00000100U /*!<LSB First Configuration */ |
<> | 144:ef7eb2e8f9f7 | 6462 | #define SAI_xCR1_CKSTR 0x00000200U /*!<ClocK STRobing edge */ |
<> | 144:ef7eb2e8f9f7 | 6463 | |
<> | 144:ef7eb2e8f9f7 | 6464 | #define SAI_xCR1_SYNCEN 0x00000C00U /*!<SYNCEN[1:0](SYNChronization ENable) */ |
<> | 144:ef7eb2e8f9f7 | 6465 | #define SAI_xCR1_SYNCEN_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6466 | #define SAI_xCR1_SYNCEN_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6467 | |
<> | 144:ef7eb2e8f9f7 | 6468 | #define SAI_xCR1_MONO 0x00001000U /*!<Mono mode */ |
<> | 144:ef7eb2e8f9f7 | 6469 | #define SAI_xCR1_OUTDRIV 0x00002000U /*!<Output Drive */ |
<> | 144:ef7eb2e8f9f7 | 6470 | #define SAI_xCR1_SAIEN 0x00010000U /*!<Audio Block enable */ |
<> | 144:ef7eb2e8f9f7 | 6471 | #define SAI_xCR1_DMAEN 0x00020000U /*!<DMA enable */ |
<> | 144:ef7eb2e8f9f7 | 6472 | #define SAI_xCR1_NODIV 0x00080000U /*!<No Divider Configuration */ |
<> | 144:ef7eb2e8f9f7 | 6473 | |
<> | 144:ef7eb2e8f9f7 | 6474 | #define SAI_xCR1_MCKDIV 0x00F00000U /*!<MCKDIV[3:0] (Master ClocK Divider) */ |
<> | 144:ef7eb2e8f9f7 | 6475 | #define SAI_xCR1_MCKDIV_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6476 | #define SAI_xCR1_MCKDIV_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6477 | #define SAI_xCR1_MCKDIV_2 0x00400000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6478 | #define SAI_xCR1_MCKDIV_3 0x00800000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 6479 | |
<> | 144:ef7eb2e8f9f7 | 6480 | /******************* Bit definition for SAI_xCR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6481 | #define SAI_xCR2_FTH 0x00000007U /*!<FTH[2:0](Fifo THreshold) */ |
<> | 144:ef7eb2e8f9f7 | 6482 | #define SAI_xCR2_FTH_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6483 | #define SAI_xCR2_FTH_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6484 | #define SAI_xCR2_FTH_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6485 | |
<> | 144:ef7eb2e8f9f7 | 6486 | #define SAI_xCR2_FFLUSH 0x00000008U /*!<Fifo FLUSH */ |
<> | 144:ef7eb2e8f9f7 | 6487 | #define SAI_xCR2_TRIS 0x00000010U /*!<TRIState Management on data line */ |
<> | 144:ef7eb2e8f9f7 | 6488 | #define SAI_xCR2_MUTE 0x00000020U /*!<Mute mode */ |
<> | 144:ef7eb2e8f9f7 | 6489 | #define SAI_xCR2_MUTEVAL 0x00000040U /*!<Muate value */ |
<> | 144:ef7eb2e8f9f7 | 6490 | |
<> | 144:ef7eb2e8f9f7 | 6491 | #define SAI_xCR2_MUTECNT 0x00001F80U /*!<MUTECNT[5:0] (MUTE counter) */ |
<> | 144:ef7eb2e8f9f7 | 6492 | #define SAI_xCR2_MUTECNT_0 0x00000080U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6493 | #define SAI_xCR2_MUTECNT_1 0x00000100U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6494 | #define SAI_xCR2_MUTECNT_2 0x00000200U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6495 | #define SAI_xCR2_MUTECNT_3 0x00000400U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 6496 | #define SAI_xCR2_MUTECNT_4 0x00000800U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 6497 | #define SAI_xCR2_MUTECNT_5 0x00001000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 6498 | |
<> | 144:ef7eb2e8f9f7 | 6499 | #define SAI_xCR2_CPL 0x00002000U /*!< Complement Bit */ |
<> | 144:ef7eb2e8f9f7 | 6500 | |
<> | 144:ef7eb2e8f9f7 | 6501 | #define SAI_xCR2_COMP 0x0000C000U /*!<COMP[1:0] (Companding mode) */ |
<> | 144:ef7eb2e8f9f7 | 6502 | #define SAI_xCR2_COMP_0 0x00004000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6503 | #define SAI_xCR2_COMP_1 0x00008000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6504 | |
<> | 144:ef7eb2e8f9f7 | 6505 | /****************** Bit definition for SAI_xFRCR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6506 | #define SAI_xFRCR_FRL 0x000000FFU /*!<FRL[1:0](Frame length) */ |
<> | 144:ef7eb2e8f9f7 | 6507 | #define SAI_xFRCR_FRL_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6508 | #define SAI_xFRCR_FRL_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6509 | #define SAI_xFRCR_FRL_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6510 | #define SAI_xFRCR_FRL_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 6511 | #define SAI_xFRCR_FRL_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 6512 | #define SAI_xFRCR_FRL_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 6513 | #define SAI_xFRCR_FRL_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 6514 | #define SAI_xFRCR_FRL_7 0x00000080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 6515 | |
<> | 144:ef7eb2e8f9f7 | 6516 | #define SAI_xFRCR_FSALL 0x00007F00U /*!<FRL[1:0] (Frame synchronization active level length) */ |
<> | 144:ef7eb2e8f9f7 | 6517 | #define SAI_xFRCR_FSALL_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6518 | #define SAI_xFRCR_FSALL_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6519 | #define SAI_xFRCR_FSALL_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6520 | #define SAI_xFRCR_FSALL_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 6521 | #define SAI_xFRCR_FSALL_4 0x00001000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 6522 | #define SAI_xFRCR_FSALL_5 0x00002000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 6523 | #define SAI_xFRCR_FSALL_6 0x00004000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 6524 | |
<> | 144:ef7eb2e8f9f7 | 6525 | #define SAI_xFRCR_FSDEF 0x00010000U /*!< Frame Synchronization Definition */ |
<> | 144:ef7eb2e8f9f7 | 6526 | #define SAI_xFRCR_FSPOL 0x00020000U /*!<Frame Synchronization POLarity */ |
<> | 144:ef7eb2e8f9f7 | 6527 | #define SAI_xFRCR_FSOFF 0x00040000U /*!<Frame Synchronization OFFset */ |
<> | 144:ef7eb2e8f9f7 | 6528 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 6529 | #define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL |
<> | 144:ef7eb2e8f9f7 | 6530 | |
<> | 144:ef7eb2e8f9f7 | 6531 | /****************** Bit definition for SAI_xSLOTR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6532 | #define SAI_xSLOTR_FBOFF 0x0000001FU /*!<FRL[4:0](First Bit Offset) */ |
<> | 144:ef7eb2e8f9f7 | 6533 | #define SAI_xSLOTR_FBOFF_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6534 | #define SAI_xSLOTR_FBOFF_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6535 | #define SAI_xSLOTR_FBOFF_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6536 | #define SAI_xSLOTR_FBOFF_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 6537 | #define SAI_xSLOTR_FBOFF_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 6538 | |
<> | 144:ef7eb2e8f9f7 | 6539 | #define SAI_xSLOTR_SLOTSZ 0x000000C0U /*!<SLOTSZ[1:0] (Slot size) */ |
<> | 144:ef7eb2e8f9f7 | 6540 | #define SAI_xSLOTR_SLOTSZ_0 0x00000040U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6541 | #define SAI_xSLOTR_SLOTSZ_1 0x00000080U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6542 | |
<> | 144:ef7eb2e8f9f7 | 6543 | #define SAI_xSLOTR_NBSLOT 0x00000F00U /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */ |
<> | 144:ef7eb2e8f9f7 | 6544 | #define SAI_xSLOTR_NBSLOT_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6545 | #define SAI_xSLOTR_NBSLOT_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6546 | #define SAI_xSLOTR_NBSLOT_2 0x00000400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6547 | #define SAI_xSLOTR_NBSLOT_3 0x00000800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 6548 | |
<> | 144:ef7eb2e8f9f7 | 6549 | #define SAI_xSLOTR_SLOTEN 0xFFFF0000U /*!<SLOTEN[15:0] (Slot Enable) */ |
<> | 144:ef7eb2e8f9f7 | 6550 | |
<> | 144:ef7eb2e8f9f7 | 6551 | /******************* Bit definition for SAI_xIMR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6552 | #define SAI_xIMR_OVRUDRIE 0x00000001U /*!<Overrun underrun interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 6553 | #define SAI_xIMR_MUTEDETIE 0x00000002U /*!<Mute detection interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 6554 | #define SAI_xIMR_WCKCFGIE 0x00000004U /*!<Wrong Clock Configuration interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 6555 | #define SAI_xIMR_FREQIE 0x00000008U /*!<FIFO request interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 6556 | #define SAI_xIMR_CNRDYIE 0x00000010U /*!<Codec not ready interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 6557 | #define SAI_xIMR_AFSDETIE 0x00000020U /*!<Anticipated frame synchronization detection interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 6558 | #define SAI_xIMR_LFSDETIE 0x00000040U /*!<Late frame synchronization detection interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 6559 | |
<> | 144:ef7eb2e8f9f7 | 6560 | /******************** Bit definition for SAI_xSR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6561 | #define SAI_xSR_OVRUDR 0x00000001U /*!<Overrun underrun */ |
<> | 144:ef7eb2e8f9f7 | 6562 | #define SAI_xSR_MUTEDET 0x00000002U /*!<Mute detection */ |
<> | 144:ef7eb2e8f9f7 | 6563 | #define SAI_xSR_WCKCFG 0x00000004U /*!<Wrong Clock Configuration */ |
<> | 144:ef7eb2e8f9f7 | 6564 | #define SAI_xSR_FREQ 0x00000008U /*!<FIFO request */ |
<> | 144:ef7eb2e8f9f7 | 6565 | #define SAI_xSR_CNRDY 0x00000010U /*!<Codec not ready */ |
<> | 144:ef7eb2e8f9f7 | 6566 | #define SAI_xSR_AFSDET 0x00000020U /*!<Anticipated frame synchronization detection */ |
<> | 144:ef7eb2e8f9f7 | 6567 | #define SAI_xSR_LFSDET 0x00000040U /*!<Late frame synchronization detection */ |
<> | 144:ef7eb2e8f9f7 | 6568 | |
<> | 144:ef7eb2e8f9f7 | 6569 | #define SAI_xSR_FLVL 0x00070000U /*!<FLVL[2:0] (FIFO Level Threshold) */ |
<> | 144:ef7eb2e8f9f7 | 6570 | #define SAI_xSR_FLVL_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6571 | #define SAI_xSR_FLVL_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6572 | #define SAI_xSR_FLVL_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6573 | |
<> | 144:ef7eb2e8f9f7 | 6574 | /****************** Bit definition for SAI_xCLRFR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6575 | #define SAI_xCLRFR_COVRUDR 0x00000001U /*!<Clear Overrun underrun */ |
<> | 144:ef7eb2e8f9f7 | 6576 | #define SAI_xCLRFR_CMUTEDET 0x00000002U /*!<Clear Mute detection */ |
<> | 144:ef7eb2e8f9f7 | 6577 | #define SAI_xCLRFR_CWCKCFG 0x00000004U /*!<Clear Wrong Clock Configuration */ |
<> | 144:ef7eb2e8f9f7 | 6578 | #define SAI_xCLRFR_CFREQ 0x00000008U /*!<Clear FIFO request */ |
<> | 144:ef7eb2e8f9f7 | 6579 | #define SAI_xCLRFR_CCNRDY 0x00000010U /*!<Clear Codec not ready */ |
<> | 144:ef7eb2e8f9f7 | 6580 | #define SAI_xCLRFR_CAFSDET 0x00000020U /*!<Clear Anticipated frame synchronization detection */ |
<> | 144:ef7eb2e8f9f7 | 6581 | #define SAI_xCLRFR_CLFSDET 0x00000040U /*!<Clear Late frame synchronization detection */ |
<> | 144:ef7eb2e8f9f7 | 6582 | |
<> | 144:ef7eb2e8f9f7 | 6583 | /****************** Bit definition for SAI_xDR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6584 | #define SAI_xDR_DATA 0xFFFFFFFFU |
<> | 144:ef7eb2e8f9f7 | 6585 | |
<> | 144:ef7eb2e8f9f7 | 6586 | |
<> | 144:ef7eb2e8f9f7 | 6587 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6588 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6589 | /* SD host Interface */ |
<> | 144:ef7eb2e8f9f7 | 6590 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6591 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6592 | /****************** Bit definition for SDIO_POWER register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6593 | #define SDIO_POWER_PWRCTRL 0x03U /*!<PWRCTRL[1:0] bits (Power supply control bits) */ |
<> | 144:ef7eb2e8f9f7 | 6594 | #define SDIO_POWER_PWRCTRL_0 0x01U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6595 | #define SDIO_POWER_PWRCTRL_1 0x02U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6596 | |
<> | 144:ef7eb2e8f9f7 | 6597 | /****************** Bit definition for SDIO_CLKCR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6598 | #define SDIO_CLKCR_CLKDIV 0x00FFU /*!<Clock divide factor */ |
<> | 144:ef7eb2e8f9f7 | 6599 | #define SDIO_CLKCR_CLKEN 0x0100U /*!<Clock enable bit */ |
<> | 144:ef7eb2e8f9f7 | 6600 | #define SDIO_CLKCR_PWRSAV 0x0200U /*!<Power saving configuration bit */ |
<> | 144:ef7eb2e8f9f7 | 6601 | #define SDIO_CLKCR_BYPASS 0x0400U /*!<Clock divider bypass enable bit */ |
<> | 144:ef7eb2e8f9f7 | 6602 | |
<> | 144:ef7eb2e8f9f7 | 6603 | #define SDIO_CLKCR_WIDBUS 0x1800U /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */ |
<> | 144:ef7eb2e8f9f7 | 6604 | #define SDIO_CLKCR_WIDBUS_0 0x0800U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6605 | #define SDIO_CLKCR_WIDBUS_1 0x1000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6606 | |
<> | 144:ef7eb2e8f9f7 | 6607 | #define SDIO_CLKCR_NEGEDGE 0x2000U /*!<SDIO_CK dephasing selection bit */ |
<> | 144:ef7eb2e8f9f7 | 6608 | #define SDIO_CLKCR_HWFC_EN 0x4000U /*!<HW Flow Control enable */ |
<> | 144:ef7eb2e8f9f7 | 6609 | |
<> | 144:ef7eb2e8f9f7 | 6610 | /******************* Bit definition for SDIO_ARG register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6611 | #define SDIO_ARG_CMDARG 0xFFFFFFFFU /*!<Command argument */ |
<> | 144:ef7eb2e8f9f7 | 6612 | |
<> | 144:ef7eb2e8f9f7 | 6613 | /******************* Bit definition for SDIO_CMD register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6614 | #define SDIO_CMD_CMDINDEX 0x003FU /*!<Command Index */ |
<> | 144:ef7eb2e8f9f7 | 6615 | |
<> | 144:ef7eb2e8f9f7 | 6616 | #define SDIO_CMD_WAITRESP 0x00C0U /*!<WAITRESP[1:0] bits (Wait for response bits) */ |
<> | 144:ef7eb2e8f9f7 | 6617 | #define SDIO_CMD_WAITRESP_0 0x0040U /*!< Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6618 | #define SDIO_CMD_WAITRESP_1 0x0080U /*!< Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6619 | |
<> | 144:ef7eb2e8f9f7 | 6620 | #define SDIO_CMD_WAITINT 0x0100U /*!<CPSM Waits for Interrupt Request */ |
<> | 144:ef7eb2e8f9f7 | 6621 | #define SDIO_CMD_WAITPEND 0x0200U /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */ |
<> | 144:ef7eb2e8f9f7 | 6622 | #define SDIO_CMD_CPSMEN 0x0400U /*!<Command path state machine (CPSM) Enable bit */ |
<> | 144:ef7eb2e8f9f7 | 6623 | #define SDIO_CMD_SDIOSUSPEND 0x0800U /*!<SD I/O suspend command */ |
<> | 144:ef7eb2e8f9f7 | 6624 | #define SDIO_CMD_ENCMDCOMPL 0x1000U /*!<Enable CMD completion */ |
<> | 144:ef7eb2e8f9f7 | 6625 | #define SDIO_CMD_NIEN 0x2000U /*!<Not Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6626 | #define SDIO_CMD_CEATACMD 0x4000U /*!<CE-ATA command */ |
<> | 144:ef7eb2e8f9f7 | 6627 | |
<> | 144:ef7eb2e8f9f7 | 6628 | /***************** Bit definition for SDIO_RESPCMD register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6629 | #define SDIO_RESPCMD_RESPCMD 0x3FU /*!<Response command index */ |
<> | 144:ef7eb2e8f9f7 | 6630 | |
<> | 144:ef7eb2e8f9f7 | 6631 | /****************** Bit definition for SDIO_RESP0 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6632 | #define SDIO_RESP0_CARDSTATUS0 0xFFFFFFFFU /*!<Card Status */ |
<> | 144:ef7eb2e8f9f7 | 6633 | |
<> | 144:ef7eb2e8f9f7 | 6634 | /****************** Bit definition for SDIO_RESP1 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6635 | #define SDIO_RESP1_CARDSTATUS1 0xFFFFFFFFU /*!<Card Status */ |
<> | 144:ef7eb2e8f9f7 | 6636 | |
<> | 144:ef7eb2e8f9f7 | 6637 | /****************** Bit definition for SDIO_RESP2 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6638 | #define SDIO_RESP2_CARDSTATUS2 0xFFFFFFFFU /*!<Card Status */ |
<> | 144:ef7eb2e8f9f7 | 6639 | |
<> | 144:ef7eb2e8f9f7 | 6640 | /****************** Bit definition for SDIO_RESP3 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6641 | #define SDIO_RESP3_CARDSTATUS3 0xFFFFFFFFU /*!<Card Status */ |
<> | 144:ef7eb2e8f9f7 | 6642 | |
<> | 144:ef7eb2e8f9f7 | 6643 | /****************** Bit definition for SDIO_RESP4 register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6644 | #define SDIO_RESP4_CARDSTATUS4 0xFFFFFFFFU /*!<Card Status */ |
<> | 144:ef7eb2e8f9f7 | 6645 | |
<> | 144:ef7eb2e8f9f7 | 6646 | /****************** Bit definition for SDIO_DTIMER register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6647 | #define SDIO_DTIMER_DATATIME 0xFFFFFFFFU /*!<Data timeout period. */ |
<> | 144:ef7eb2e8f9f7 | 6648 | |
<> | 144:ef7eb2e8f9f7 | 6649 | /****************** Bit definition for SDIO_DLEN register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6650 | #define SDIO_DLEN_DATALENGTH 0x01FFFFFFU /*!<Data length value */ |
<> | 144:ef7eb2e8f9f7 | 6651 | |
<> | 144:ef7eb2e8f9f7 | 6652 | /****************** Bit definition for SDIO_DCTRL register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6653 | #define SDIO_DCTRL_DTEN 0x0001U /*!<Data transfer enabled bit */ |
<> | 144:ef7eb2e8f9f7 | 6654 | #define SDIO_DCTRL_DTDIR 0x0002U /*!<Data transfer direction selection */ |
<> | 144:ef7eb2e8f9f7 | 6655 | #define SDIO_DCTRL_DTMODE 0x0004U /*!<Data transfer mode selection */ |
<> | 144:ef7eb2e8f9f7 | 6656 | #define SDIO_DCTRL_DMAEN 0x0008U /*!<DMA enabled bit */ |
<> | 144:ef7eb2e8f9f7 | 6657 | |
<> | 144:ef7eb2e8f9f7 | 6658 | #define SDIO_DCTRL_DBLOCKSIZE 0x00F0U /*!<DBLOCKSIZE[3:0] bits (Data block size) */ |
<> | 144:ef7eb2e8f9f7 | 6659 | #define SDIO_DCTRL_DBLOCKSIZE_0 0x0010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6660 | #define SDIO_DCTRL_DBLOCKSIZE_1 0x0020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6661 | #define SDIO_DCTRL_DBLOCKSIZE_2 0x0040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6662 | #define SDIO_DCTRL_DBLOCKSIZE_3 0x0080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 6663 | |
<> | 144:ef7eb2e8f9f7 | 6664 | #define SDIO_DCTRL_RWSTART 0x0100U /*!<Read wait start */ |
<> | 144:ef7eb2e8f9f7 | 6665 | #define SDIO_DCTRL_RWSTOP 0x0200U /*!<Read wait stop */ |
<> | 144:ef7eb2e8f9f7 | 6666 | #define SDIO_DCTRL_RWMOD 0x0400U /*!<Read wait mode */ |
<> | 144:ef7eb2e8f9f7 | 6667 | #define SDIO_DCTRL_SDIOEN 0x0800U /*!<SD I/O enable functions */ |
<> | 144:ef7eb2e8f9f7 | 6668 | |
<> | 144:ef7eb2e8f9f7 | 6669 | /****************** Bit definition for SDIO_DCOUNT register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6670 | #define SDIO_DCOUNT_DATACOUNT 0x01FFFFFFU /*!<Data count value */ |
<> | 144:ef7eb2e8f9f7 | 6671 | |
<> | 144:ef7eb2e8f9f7 | 6672 | /****************** Bit definition for SDIO_STA register ********************/ |
<> | 144:ef7eb2e8f9f7 | 6673 | #define SDIO_STA_CCRCFAIL 0x00000001U /*!<Command response received (CRC check failed) */ |
<> | 144:ef7eb2e8f9f7 | 6674 | #define SDIO_STA_DCRCFAIL 0x00000002U /*!<Data block sent/received (CRC check failed) */ |
<> | 144:ef7eb2e8f9f7 | 6675 | #define SDIO_STA_CTIMEOUT 0x00000004U /*!<Command response timeout */ |
<> | 144:ef7eb2e8f9f7 | 6676 | #define SDIO_STA_DTIMEOUT 0x00000008U /*!<Data timeout */ |
<> | 144:ef7eb2e8f9f7 | 6677 | #define SDIO_STA_TXUNDERR 0x00000010U /*!<Transmit FIFO underrun error */ |
<> | 144:ef7eb2e8f9f7 | 6678 | #define SDIO_STA_RXOVERR 0x00000020U /*!<Received FIFO overrun error */ |
<> | 144:ef7eb2e8f9f7 | 6679 | #define SDIO_STA_CMDREND 0x00000040U /*!<Command response received (CRC check passed) */ |
<> | 144:ef7eb2e8f9f7 | 6680 | #define SDIO_STA_CMDSENT 0x00000080U /*!<Command sent (no response required) */ |
<> | 144:ef7eb2e8f9f7 | 6681 | #define SDIO_STA_DATAEND 0x00000100U /*!<Data end (data counter, SDIDCOUNT, is zero) */ |
<> | 144:ef7eb2e8f9f7 | 6682 | #define SDIO_STA_STBITERR 0x00000200U /*!<Start bit not detected on all data signals in wide bus mode */ |
<> | 144:ef7eb2e8f9f7 | 6683 | #define SDIO_STA_DBCKEND 0x00000400U /*!<Data block sent/received (CRC check passed) */ |
<> | 144:ef7eb2e8f9f7 | 6684 | #define SDIO_STA_CMDACT 0x00000800U /*!<Command transfer in progress */ |
<> | 144:ef7eb2e8f9f7 | 6685 | #define SDIO_STA_TXACT 0x00001000U /*!<Data transmit in progress */ |
<> | 144:ef7eb2e8f9f7 | 6686 | #define SDIO_STA_RXACT 0x00002000U /*!<Data receive in progress */ |
<> | 144:ef7eb2e8f9f7 | 6687 | #define SDIO_STA_TXFIFOHE 0x00004000U /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */ |
<> | 144:ef7eb2e8f9f7 | 6688 | #define SDIO_STA_RXFIFOHF 0x00008000U /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */ |
<> | 144:ef7eb2e8f9f7 | 6689 | #define SDIO_STA_TXFIFOF 0x00010000U /*!<Transmit FIFO full */ |
<> | 144:ef7eb2e8f9f7 | 6690 | #define SDIO_STA_RXFIFOF 0x00020000U /*!<Receive FIFO full */ |
<> | 144:ef7eb2e8f9f7 | 6691 | #define SDIO_STA_TXFIFOE 0x00040000U /*!<Transmit FIFO empty */ |
<> | 144:ef7eb2e8f9f7 | 6692 | #define SDIO_STA_RXFIFOE 0x00080000U /*!<Receive FIFO empty */ |
<> | 144:ef7eb2e8f9f7 | 6693 | #define SDIO_STA_TXDAVL 0x00100000U /*!<Data available in transmit FIFO */ |
<> | 144:ef7eb2e8f9f7 | 6694 | #define SDIO_STA_RXDAVL 0x00200000U /*!<Data available in receive FIFO */ |
<> | 144:ef7eb2e8f9f7 | 6695 | #define SDIO_STA_SDIOIT 0x00400000U /*!<SDIO interrupt received */ |
<> | 144:ef7eb2e8f9f7 | 6696 | #define SDIO_STA_CEATAEND 0x00800000U /*!<CE-ATA command completion signal received for CMD61 */ |
<> | 144:ef7eb2e8f9f7 | 6697 | |
<> | 144:ef7eb2e8f9f7 | 6698 | /******************* Bit definition for SDIO_ICR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6699 | #define SDIO_ICR_CCRCFAILC 0x00000001U /*!<CCRCFAIL flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6700 | #define SDIO_ICR_DCRCFAILC 0x00000002U /*!<DCRCFAIL flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6701 | #define SDIO_ICR_CTIMEOUTC 0x00000004U /*!<CTIMEOUT flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6702 | #define SDIO_ICR_DTIMEOUTC 0x00000008U /*!<DTIMEOUT flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6703 | #define SDIO_ICR_TXUNDERRC 0x00000010U /*!<TXUNDERR flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6704 | #define SDIO_ICR_RXOVERRC 0x00000020U /*!<RXOVERR flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6705 | #define SDIO_ICR_CMDRENDC 0x00000040U /*!<CMDREND flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6706 | #define SDIO_ICR_CMDSENTC 0x00000080U /*!<CMDSENT flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6707 | #define SDIO_ICR_DATAENDC 0x00000100U /*!<DATAEND flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6708 | #define SDIO_ICR_STBITERRC 0x00000200U /*!<STBITERR flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6709 | #define SDIO_ICR_DBCKENDC 0x00000400U /*!<DBCKEND flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6710 | #define SDIO_ICR_SDIOITC 0x00400000U /*!<SDIOIT flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6711 | #define SDIO_ICR_CEATAENDC 0x00800000U /*!<CEATAEND flag clear bit */ |
<> | 144:ef7eb2e8f9f7 | 6712 | |
<> | 144:ef7eb2e8f9f7 | 6713 | /****************** Bit definition for SDIO_MASK register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6714 | #define SDIO_MASK_CCRCFAILIE 0x00000001U /*!<Command CRC Fail Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6715 | #define SDIO_MASK_DCRCFAILIE 0x00000002U /*!<Data CRC Fail Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6716 | #define SDIO_MASK_CTIMEOUTIE 0x00000004U /*!<Command TimeOut Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6717 | #define SDIO_MASK_DTIMEOUTIE 0x00000008U /*!<Data TimeOut Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6718 | #define SDIO_MASK_TXUNDERRIE 0x00000010U /*!<Tx FIFO UnderRun Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6719 | #define SDIO_MASK_RXOVERRIE 0x00000020U /*!<Rx FIFO OverRun Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6720 | #define SDIO_MASK_CMDRENDIE 0x00000040U /*!<Command Response Received Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6721 | #define SDIO_MASK_CMDSENTIE 0x00000080U /*!<Command Sent Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6722 | #define SDIO_MASK_DATAENDIE 0x00000100U /*!<Data End Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6723 | #define SDIO_MASK_STBITERRIE 0x00000200U /*!<Start Bit Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6724 | #define SDIO_MASK_DBCKENDIE 0x00000400U /*!<Data Block End Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6725 | #define SDIO_MASK_CMDACTIE 0x00000800U /*!<CCommand Acting Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6726 | #define SDIO_MASK_TXACTIE 0x00001000U /*!<Data Transmit Acting Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6727 | #define SDIO_MASK_RXACTIE 0x00002000U /*!<Data receive acting interrupt enabled */ |
<> | 144:ef7eb2e8f9f7 | 6728 | #define SDIO_MASK_TXFIFOHEIE 0x00004000U /*!<Tx FIFO Half Empty interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6729 | #define SDIO_MASK_RXFIFOHFIE 0x00008000U /*!<Rx FIFO Half Full interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6730 | #define SDIO_MASK_TXFIFOFIE 0x00010000U /*!<Tx FIFO Full interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6731 | #define SDIO_MASK_RXFIFOFIE 0x00020000U /*!<Rx FIFO Full interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6732 | #define SDIO_MASK_TXFIFOEIE 0x00040000U /*!<Tx FIFO Empty interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6733 | #define SDIO_MASK_RXFIFOEIE 0x00080000U /*!<Rx FIFO Empty interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6734 | #define SDIO_MASK_TXDAVLIE 0x00100000U /*!<Data available in Tx FIFO interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6735 | #define SDIO_MASK_RXDAVLIE 0x00200000U /*!<Data available in Rx FIFO interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6736 | #define SDIO_MASK_SDIOITIE 0x00400000U /*!<SDIO Mode Interrupt Received interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6737 | #define SDIO_MASK_CEATAENDIE 0x00800000U /*!<CE-ATA command completion signal received Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6738 | |
<> | 144:ef7eb2e8f9f7 | 6739 | /***************** Bit definition for SDIO_FIFOCNT register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6740 | #define SDIO_FIFOCNT_FIFOCOUNT 0x00FFFFFFU /*!<Remaining number of words to be written to or read from the FIFO */ |
<> | 144:ef7eb2e8f9f7 | 6741 | |
<> | 144:ef7eb2e8f9f7 | 6742 | /****************** Bit definition for SDIO_FIFO register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6743 | #define SDIO_FIFO_FIFODATA 0xFFFFFFFFU /*!<Receive and transmit FIFO data */ |
<> | 144:ef7eb2e8f9f7 | 6744 | |
<> | 144:ef7eb2e8f9f7 | 6745 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6746 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6747 | /* Serial Peripheral Interface */ |
<> | 144:ef7eb2e8f9f7 | 6748 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6749 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6750 | /******************* Bit definition for SPI_CR1 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 6751 | #define SPI_CR1_CPHA 0x00000001U /*!<Clock Phase */ |
<> | 144:ef7eb2e8f9f7 | 6752 | #define SPI_CR1_CPOL 0x00000002U /*!<Clock Polarity */ |
<> | 144:ef7eb2e8f9f7 | 6753 | #define SPI_CR1_MSTR 0x00000004U /*!<Master Selection */ |
<> | 144:ef7eb2e8f9f7 | 6754 | |
<> | 144:ef7eb2e8f9f7 | 6755 | #define SPI_CR1_BR 0x00000038U /*!<BR[2:0] bits (Baud Rate Control) */ |
<> | 144:ef7eb2e8f9f7 | 6756 | #define SPI_CR1_BR_0 0x00000008U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6757 | #define SPI_CR1_BR_1 0x00000010U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6758 | #define SPI_CR1_BR_2 0x00000020U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 6759 | |
<> | 144:ef7eb2e8f9f7 | 6760 | #define SPI_CR1_SPE 0x00000040U /*!<SPI Enable */ |
<> | 144:ef7eb2e8f9f7 | 6761 | #define SPI_CR1_LSBFIRST 0x00000080U /*!<Frame Format */ |
<> | 144:ef7eb2e8f9f7 | 6762 | #define SPI_CR1_SSI 0x00000100U /*!<Internal slave select */ |
<> | 144:ef7eb2e8f9f7 | 6763 | #define SPI_CR1_SSM 0x00000200U /*!<Software slave management */ |
<> | 144:ef7eb2e8f9f7 | 6764 | #define SPI_CR1_RXONLY 0x00000400U /*!<Receive only */ |
<> | 144:ef7eb2e8f9f7 | 6765 | #define SPI_CR1_DFF 0x00000800U /*!<Data Frame Format */ |
<> | 144:ef7eb2e8f9f7 | 6766 | #define SPI_CR1_CRCNEXT 0x00001000U /*!<Transmit CRC next */ |
<> | 144:ef7eb2e8f9f7 | 6767 | #define SPI_CR1_CRCEN 0x00002000U /*!<Hardware CRC calculation enable */ |
<> | 144:ef7eb2e8f9f7 | 6768 | #define SPI_CR1_BIDIOE 0x00004000U /*!<Output enable in bidirectional mode */ |
<> | 144:ef7eb2e8f9f7 | 6769 | #define SPI_CR1_BIDIMODE 0x00008000U /*!<Bidirectional data mode enable */ |
<> | 144:ef7eb2e8f9f7 | 6770 | |
<> | 144:ef7eb2e8f9f7 | 6771 | /******************* Bit definition for SPI_CR2 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 6772 | #define SPI_CR2_RXDMAEN 0x00000001U /*!<Rx Buffer DMA Enable */ |
<> | 144:ef7eb2e8f9f7 | 6773 | #define SPI_CR2_TXDMAEN 0x00000002U /*!<Tx Buffer DMA Enable */ |
<> | 144:ef7eb2e8f9f7 | 6774 | #define SPI_CR2_SSOE 0x00000004U /*!<SS Output Enable */ |
<> | 144:ef7eb2e8f9f7 | 6775 | #define SPI_CR2_FRF 0x00000010U /*!<Frame Format */ |
<> | 144:ef7eb2e8f9f7 | 6776 | #define SPI_CR2_ERRIE 0x00000020U /*!<Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6777 | #define SPI_CR2_RXNEIE 0x00000040U /*!<RX buffer Not Empty Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6778 | #define SPI_CR2_TXEIE 0x00000080U /*!<Tx buffer Empty Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 6779 | |
<> | 144:ef7eb2e8f9f7 | 6780 | /******************** Bit definition for SPI_SR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 6781 | #define SPI_SR_RXNE 0x00000001U /*!<Receive buffer Not Empty */ |
<> | 144:ef7eb2e8f9f7 | 6782 | #define SPI_SR_TXE 0x00000002U /*!<Transmit buffer Empty */ |
<> | 144:ef7eb2e8f9f7 | 6783 | #define SPI_SR_CHSIDE 0x00000004U /*!<Channel side */ |
<> | 144:ef7eb2e8f9f7 | 6784 | #define SPI_SR_UDR 0x00000008U /*!<Underrun flag */ |
<> | 144:ef7eb2e8f9f7 | 6785 | #define SPI_SR_CRCERR 0x00000010U /*!<CRC Error flag */ |
<> | 144:ef7eb2e8f9f7 | 6786 | #define SPI_SR_MODF 0x00000020U /*!<Mode fault */ |
<> | 144:ef7eb2e8f9f7 | 6787 | #define SPI_SR_OVR 0x00000040U /*!<Overrun flag */ |
<> | 144:ef7eb2e8f9f7 | 6788 | #define SPI_SR_BSY 0x00000080U /*!<Busy flag */ |
<> | 144:ef7eb2e8f9f7 | 6789 | #define SPI_SR_FRE 0x00000100U /*!<Frame format error flag */ |
<> | 144:ef7eb2e8f9f7 | 6790 | |
<> | 144:ef7eb2e8f9f7 | 6791 | /******************** Bit definition for SPI_DR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 6792 | #define SPI_DR_DR 0x0000FFFFU /*!<Data Register */ |
<> | 144:ef7eb2e8f9f7 | 6793 | |
<> | 144:ef7eb2e8f9f7 | 6794 | /******************* Bit definition for SPI_CRCPR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6795 | #define SPI_CRCPR_CRCPOLY 0x0000FFFFU /*!<CRC polynomial register */ |
<> | 144:ef7eb2e8f9f7 | 6796 | |
<> | 144:ef7eb2e8f9f7 | 6797 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6798 | #define SPI_RXCRCR_RXCRC 0x0000FFFFU /*!<Rx CRC Register */ |
<> | 144:ef7eb2e8f9f7 | 6799 | |
<> | 144:ef7eb2e8f9f7 | 6800 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6801 | #define SPI_TXCRCR_TXCRC 0x0000FFFFU /*!<Tx CRC Register */ |
<> | 144:ef7eb2e8f9f7 | 6802 | |
<> | 144:ef7eb2e8f9f7 | 6803 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 6804 | #define SPI_I2SCFGR_CHLEN 0x00000001U /*!<Channel length (number of bits per audio channel) */ |
<> | 144:ef7eb2e8f9f7 | 6805 | |
<> | 144:ef7eb2e8f9f7 | 6806 | #define SPI_I2SCFGR_DATLEN 0x00000006U /*!<DATLEN[1:0] bits (Data length to be transferred) */ |
<> | 144:ef7eb2e8f9f7 | 6807 | #define SPI_I2SCFGR_DATLEN_0 0x00000002U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6808 | #define SPI_I2SCFGR_DATLEN_1 0x00000004U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6809 | |
<> | 144:ef7eb2e8f9f7 | 6810 | #define SPI_I2SCFGR_CKPOL 0x00000008U /*!<steady state clock polarity */ |
<> | 144:ef7eb2e8f9f7 | 6811 | |
<> | 144:ef7eb2e8f9f7 | 6812 | #define SPI_I2SCFGR_I2SSTD 0x00000030U /*!<I2SSTD[1:0] bits (I2S standard selection) */ |
<> | 144:ef7eb2e8f9f7 | 6813 | #define SPI_I2SCFGR_I2SSTD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6814 | #define SPI_I2SCFGR_I2SSTD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6815 | |
<> | 144:ef7eb2e8f9f7 | 6816 | #define SPI_I2SCFGR_PCMSYNC 0x00000080U /*!<PCM frame synchronization */ |
<> | 144:ef7eb2e8f9f7 | 6817 | |
<> | 144:ef7eb2e8f9f7 | 6818 | #define SPI_I2SCFGR_I2SCFG 0x00000300U /*!<I2SCFG[1:0] bits (I2S configuration mode) */ |
<> | 144:ef7eb2e8f9f7 | 6819 | #define SPI_I2SCFGR_I2SCFG_0 0x00000100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 6820 | #define SPI_I2SCFGR_I2SCFG_1 0x00000200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 6821 | |
<> | 144:ef7eb2e8f9f7 | 6822 | #define SPI_I2SCFGR_I2SE 0x00000400U /*!<I2S Enable */ |
<> | 144:ef7eb2e8f9f7 | 6823 | #define SPI_I2SCFGR_I2SMOD 0x00000800U /*!<I2S mode selection */ |
<> | 144:ef7eb2e8f9f7 | 6824 | |
<> | 144:ef7eb2e8f9f7 | 6825 | /****************** Bit definition for SPI_I2SPR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 6826 | #define SPI_I2SPR_I2SDIV 0x000000FFU /*!<I2S Linear prescaler */ |
<> | 144:ef7eb2e8f9f7 | 6827 | #define SPI_I2SPR_ODD 0x00000100U /*!<Odd factor for the prescaler */ |
<> | 144:ef7eb2e8f9f7 | 6828 | #define SPI_I2SPR_MCKOE 0x00000200U /*!<Master Clock Output Enable */ |
<> | 144:ef7eb2e8f9f7 | 6829 | |
<> | 144:ef7eb2e8f9f7 | 6830 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6831 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6832 | /* SYSCFG */ |
<> | 144:ef7eb2e8f9f7 | 6833 | /* */ |
<> | 144:ef7eb2e8f9f7 | 6834 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 6835 | /****************** Bit definition for SYSCFG_MEMRMP register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6836 | #define SYSCFG_MEMRMP_MEM_MODE 0x00000007U /*!< SYSCFG_Memory Remap Config */ |
<> | 144:ef7eb2e8f9f7 | 6837 | #define SYSCFG_MEMRMP_MEM_MODE_0 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 6838 | #define SYSCFG_MEMRMP_MEM_MODE_1 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 6839 | #define SYSCFG_MEMRMP_MEM_MODE_2 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 6840 | |
<> | 144:ef7eb2e8f9f7 | 6841 | #define SYSCFG_MEMRMP_UFB_MODE 0x00000100U /*!< User Flash Bank mode */ |
<> | 144:ef7eb2e8f9f7 | 6842 | #define SYSCFG_SWP_FMC 0x00000C00U /*!< FMC memory mapping swap */ |
<> | 144:ef7eb2e8f9f7 | 6843 | |
<> | 144:ef7eb2e8f9f7 | 6844 | /****************** Bit definition for SYSCFG_PMC register ******************/ |
<> | 144:ef7eb2e8f9f7 | 6845 | #define SYSCFG_PMC_ADCxDC2 0x00070000U /*!< Refer to AN4073 on how to use this bit */ |
<> | 144:ef7eb2e8f9f7 | 6846 | #define SYSCFG_PMC_ADC1DC2 0x00010000U /*!< Refer to AN4073 on how to use this bit */ |
<> | 144:ef7eb2e8f9f7 | 6847 | #define SYSCFG_PMC_ADC2DC2 0x00020000U /*!< Refer to AN4073 on how to use this bit */ |
<> | 144:ef7eb2e8f9f7 | 6848 | #define SYSCFG_PMC_ADC3DC2 0x00040000U /*!< Refer to AN4073 on how to use this bit */ |
<> | 144:ef7eb2e8f9f7 | 6849 | |
<> | 144:ef7eb2e8f9f7 | 6850 | #define SYSCFG_PMC_MII_RMII_SEL 0x00800000U /*!<Ethernet PHY interface selection */ |
<> | 144:ef7eb2e8f9f7 | 6851 | /* Old MII_RMII_SEL bit definition, maintained for legacy purpose */ |
<> | 144:ef7eb2e8f9f7 | 6852 | #define SYSCFG_PMC_MII_RMII SYSCFG_PMC_MII_RMII_SEL |
<> | 144:ef7eb2e8f9f7 | 6853 | |
<> | 144:ef7eb2e8f9f7 | 6854 | /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6855 | #define SYSCFG_EXTICR1_EXTI0 0x000FU /*!<EXTI 0 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6856 | #define SYSCFG_EXTICR1_EXTI1 0x00F0U /*!<EXTI 1 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6857 | #define SYSCFG_EXTICR1_EXTI2 0x0F00U /*!<EXTI 2 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6858 | #define SYSCFG_EXTICR1_EXTI3 0xF000U /*!<EXTI 3 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6859 | /** |
<> | 144:ef7eb2e8f9f7 | 6860 | * @brief EXTI0 configuration |
<> | 144:ef7eb2e8f9f7 | 6861 | */ |
<> | 144:ef7eb2e8f9f7 | 6862 | #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6863 | #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6864 | #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6865 | #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6866 | #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6867 | #define SYSCFG_EXTICR1_EXTI0_PF 0x0005U /*!<PF[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6868 | #define SYSCFG_EXTICR1_EXTI0_PG 0x0006U /*!<PG[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6869 | #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6870 | #define SYSCFG_EXTICR1_EXTI0_PI 0x0008U /*!<PI[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6871 | #define SYSCFG_EXTICR1_EXTI0_PJ 0x0009U /*!<PJ[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6872 | #define SYSCFG_EXTICR1_EXTI0_PK 0x000AU /*!<PK[0] pin */ |
<> | 144:ef7eb2e8f9f7 | 6873 | |
<> | 144:ef7eb2e8f9f7 | 6874 | /** |
<> | 144:ef7eb2e8f9f7 | 6875 | * @brief EXTI1 configuration |
<> | 144:ef7eb2e8f9f7 | 6876 | */ |
<> | 144:ef7eb2e8f9f7 | 6877 | #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6878 | #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6879 | #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6880 | #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6881 | #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6882 | #define SYSCFG_EXTICR1_EXTI1_PF 0x0050U /*!<PF[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6883 | #define SYSCFG_EXTICR1_EXTI1_PG 0x0060U /*!<PG[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6884 | #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6885 | #define SYSCFG_EXTICR1_EXTI1_PI 0x0080U /*!<PI[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6886 | #define SYSCFG_EXTICR1_EXTI1_PJ 0x0090U /*!<PJ[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6887 | #define SYSCFG_EXTICR1_EXTI1_PK 0x00A0U /*!<PK[1] pin */ |
<> | 144:ef7eb2e8f9f7 | 6888 | |
<> | 144:ef7eb2e8f9f7 | 6889 | |
<> | 144:ef7eb2e8f9f7 | 6890 | /** |
<> | 144:ef7eb2e8f9f7 | 6891 | * @brief EXTI2 configuration |
<> | 144:ef7eb2e8f9f7 | 6892 | */ |
<> | 144:ef7eb2e8f9f7 | 6893 | #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6894 | #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6895 | #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6896 | #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6897 | #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6898 | #define SYSCFG_EXTICR1_EXTI2_PF 0x0500U /*!<PF[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6899 | #define SYSCFG_EXTICR1_EXTI2_PG 0x0600U /*!<PG[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6900 | #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6901 | #define SYSCFG_EXTICR1_EXTI2_PI 0x0800U /*!<PI[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6902 | #define SYSCFG_EXTICR1_EXTI2_PJ 0x0900U /*!<PJ[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6903 | #define SYSCFG_EXTICR1_EXTI2_PK 0x0A00U /*!<PK[2] pin */ |
<> | 144:ef7eb2e8f9f7 | 6904 | |
<> | 144:ef7eb2e8f9f7 | 6905 | |
<> | 144:ef7eb2e8f9f7 | 6906 | /** |
<> | 144:ef7eb2e8f9f7 | 6907 | * @brief EXTI3 configuration |
<> | 144:ef7eb2e8f9f7 | 6908 | */ |
<> | 144:ef7eb2e8f9f7 | 6909 | #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6910 | #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6911 | #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6912 | #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6913 | #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6914 | #define SYSCFG_EXTICR1_EXTI3_PF 0x5000U /*!<PF[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6915 | #define SYSCFG_EXTICR1_EXTI3_PG 0x6000U /*!<PG[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6916 | #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6917 | #define SYSCFG_EXTICR1_EXTI3_PI 0x8000U /*!<PI[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6918 | #define SYSCFG_EXTICR1_EXTI3_PJ 0x9000U /*!<PJ[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6919 | #define SYSCFG_EXTICR1_EXTI3_PK 0xA000U /*!<PK[3] pin */ |
<> | 144:ef7eb2e8f9f7 | 6920 | |
<> | 144:ef7eb2e8f9f7 | 6921 | |
<> | 144:ef7eb2e8f9f7 | 6922 | /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6923 | #define SYSCFG_EXTICR2_EXTI4 0x000FU /*!<EXTI 4 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6924 | #define SYSCFG_EXTICR2_EXTI5 0x00F0U /*!<EXTI 5 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6925 | #define SYSCFG_EXTICR2_EXTI6 0x0F00U /*!<EXTI 6 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6926 | #define SYSCFG_EXTICR2_EXTI7 0xF000U /*!<EXTI 7 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6927 | /** |
<> | 144:ef7eb2e8f9f7 | 6928 | * @brief EXTI4 configuration |
<> | 144:ef7eb2e8f9f7 | 6929 | */ |
<> | 144:ef7eb2e8f9f7 | 6930 | #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6931 | #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6932 | #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6933 | #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6934 | #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6935 | #define SYSCFG_EXTICR2_EXTI4_PF 0x0005U /*!<PF[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6936 | #define SYSCFG_EXTICR2_EXTI4_PG 0x0006U /*!<PG[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6937 | #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6938 | #define SYSCFG_EXTICR2_EXTI4_PI 0x0008U /*!<PI[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6939 | #define SYSCFG_EXTICR2_EXTI4_PJ 0x0009U /*!<PJ[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6940 | #define SYSCFG_EXTICR2_EXTI4_PK 0x000AU /*!<PK[4] pin */ |
<> | 144:ef7eb2e8f9f7 | 6941 | |
<> | 144:ef7eb2e8f9f7 | 6942 | /** |
<> | 144:ef7eb2e8f9f7 | 6943 | * @brief EXTI5 configuration |
<> | 144:ef7eb2e8f9f7 | 6944 | */ |
<> | 144:ef7eb2e8f9f7 | 6945 | #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6946 | #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6947 | #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6948 | #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6949 | #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6950 | #define SYSCFG_EXTICR2_EXTI5_PF 0x0050U /*!<PF[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6951 | #define SYSCFG_EXTICR2_EXTI5_PG 0x0060U /*!<PG[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6952 | #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6953 | #define SYSCFG_EXTICR2_EXTI5_PI 0x0080U /*!<PI[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6954 | #define SYSCFG_EXTICR2_EXTI5_PJ 0x0090U /*!<PJ[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6955 | #define SYSCFG_EXTICR2_EXTI5_PK 0x00A0U /*!<PK[5] pin */ |
<> | 144:ef7eb2e8f9f7 | 6956 | |
<> | 144:ef7eb2e8f9f7 | 6957 | /** |
<> | 144:ef7eb2e8f9f7 | 6958 | * @brief EXTI6 configuration |
<> | 144:ef7eb2e8f9f7 | 6959 | */ |
<> | 144:ef7eb2e8f9f7 | 6960 | #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6961 | #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6962 | #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6963 | #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6964 | #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6965 | #define SYSCFG_EXTICR2_EXTI6_PF 0x0500U /*!<PF[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6966 | #define SYSCFG_EXTICR2_EXTI6_PG 0x0600U /*!<PG[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6967 | #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6968 | #define SYSCFG_EXTICR2_EXTI6_PI 0x0800U /*!<PI[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6969 | #define SYSCFG_EXTICR2_EXTI6_PJ 0x0900U /*!<PJ[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6970 | #define SYSCFG_EXTICR2_EXTI6_PK 0x0A00U /*!<PK[6] pin */ |
<> | 144:ef7eb2e8f9f7 | 6971 | |
<> | 144:ef7eb2e8f9f7 | 6972 | |
<> | 144:ef7eb2e8f9f7 | 6973 | /** |
<> | 144:ef7eb2e8f9f7 | 6974 | * @brief EXTI7 configuration |
<> | 144:ef7eb2e8f9f7 | 6975 | */ |
<> | 144:ef7eb2e8f9f7 | 6976 | #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6977 | #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6978 | #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6979 | #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6980 | #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6981 | #define SYSCFG_EXTICR2_EXTI7_PF 0x5000U /*!<PF[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6982 | #define SYSCFG_EXTICR2_EXTI7_PG 0x6000U /*!<PG[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6983 | #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6984 | #define SYSCFG_EXTICR2_EXTI7_PI 0x8000U /*!<PI[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6985 | #define SYSCFG_EXTICR2_EXTI7_PJ 0x9000U /*!<PJ[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6986 | #define SYSCFG_EXTICR2_EXTI7_PK 0xA000U /*!<PK[7] pin */ |
<> | 144:ef7eb2e8f9f7 | 6987 | |
<> | 144:ef7eb2e8f9f7 | 6988 | /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ |
<> | 144:ef7eb2e8f9f7 | 6989 | #define SYSCFG_EXTICR3_EXTI8 0x000FU /*!<EXTI 8 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6990 | #define SYSCFG_EXTICR3_EXTI9 0x00F0U /*!<EXTI 9 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6991 | #define SYSCFG_EXTICR3_EXTI10 0x0F00U /*!<EXTI 10 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6992 | #define SYSCFG_EXTICR3_EXTI11 0xF000U /*!<EXTI 11 configuration */ |
<> | 144:ef7eb2e8f9f7 | 6993 | |
<> | 144:ef7eb2e8f9f7 | 6994 | /** |
<> | 144:ef7eb2e8f9f7 | 6995 | * @brief EXTI8 configuration |
<> | 144:ef7eb2e8f9f7 | 6996 | */ |
<> | 144:ef7eb2e8f9f7 | 6997 | #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 6998 | #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 6999 | #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 7000 | #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 7001 | #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 7002 | #define SYSCFG_EXTICR3_EXTI8_PF 0x0005U /*!<PF[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 7003 | #define SYSCFG_EXTICR3_EXTI8_PG 0x0006U /*!<PG[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 7004 | #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 7005 | #define SYSCFG_EXTICR3_EXTI8_PI 0x0008U /*!<PI[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 7006 | #define SYSCFG_EXTICR3_EXTI8_PJ 0x0009U /*!<PJ[8] pin */ |
<> | 144:ef7eb2e8f9f7 | 7007 | |
<> | 144:ef7eb2e8f9f7 | 7008 | /** |
<> | 144:ef7eb2e8f9f7 | 7009 | * @brief EXTI9 configuration |
<> | 144:ef7eb2e8f9f7 | 7010 | */ |
<> | 144:ef7eb2e8f9f7 | 7011 | #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7012 | #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7013 | #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7014 | #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7015 | #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7016 | #define SYSCFG_EXTICR3_EXTI9_PF 0x0050U /*!<PF[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7017 | #define SYSCFG_EXTICR3_EXTI9_PG 0x0060U /*!<PG[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7018 | #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7019 | #define SYSCFG_EXTICR3_EXTI9_PI 0x0080U /*!<PI[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7020 | #define SYSCFG_EXTICR3_EXTI9_PJ 0x0090U /*!<PJ[9] pin */ |
<> | 144:ef7eb2e8f9f7 | 7021 | |
<> | 144:ef7eb2e8f9f7 | 7022 | |
<> | 144:ef7eb2e8f9f7 | 7023 | /** |
<> | 144:ef7eb2e8f9f7 | 7024 | * @brief EXTI10 configuration |
<> | 144:ef7eb2e8f9f7 | 7025 | */ |
<> | 144:ef7eb2e8f9f7 | 7026 | #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7027 | #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7028 | #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7029 | #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7030 | #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7031 | #define SYSCFG_EXTICR3_EXTI10_PF 0x0500U /*!<PF[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7032 | #define SYSCFG_EXTICR3_EXTI10_PG 0x0600U /*!<PG[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7033 | #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7034 | #define SYSCFG_EXTICR3_EXTI10_PI 0x0800U /*!<PI[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7035 | #define SYSCFG_EXTICR3_EXTI10_PJ 0x0900U /*!<PJ[10] pin */ |
<> | 144:ef7eb2e8f9f7 | 7036 | |
<> | 144:ef7eb2e8f9f7 | 7037 | |
<> | 144:ef7eb2e8f9f7 | 7038 | /** |
<> | 144:ef7eb2e8f9f7 | 7039 | * @brief EXTI11 configuration |
<> | 144:ef7eb2e8f9f7 | 7040 | */ |
<> | 144:ef7eb2e8f9f7 | 7041 | #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7042 | #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7043 | #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7044 | #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7045 | #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7046 | #define SYSCFG_EXTICR3_EXTI11_PF 0x5000U /*!<PF[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7047 | #define SYSCFG_EXTICR3_EXTI11_PG 0x6000U /*!<PG[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7048 | #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7049 | #define SYSCFG_EXTICR3_EXTI11_PI 0x8000U /*!<PI[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7050 | #define SYSCFG_EXTICR3_EXTI11_PJ 0x9000U /*!<PJ[11] pin */ |
<> | 144:ef7eb2e8f9f7 | 7051 | |
<> | 144:ef7eb2e8f9f7 | 7052 | |
<> | 144:ef7eb2e8f9f7 | 7053 | /***************** Bit definition for SYSCFG_EXTICR4 register ***************/ |
<> | 144:ef7eb2e8f9f7 | 7054 | #define SYSCFG_EXTICR4_EXTI12 0x000FU /*!<EXTI 12 configuration */ |
<> | 144:ef7eb2e8f9f7 | 7055 | #define SYSCFG_EXTICR4_EXTI13 0x00F0U /*!<EXTI 13 configuration */ |
<> | 144:ef7eb2e8f9f7 | 7056 | #define SYSCFG_EXTICR4_EXTI14 0x0F00U /*!<EXTI 14 configuration */ |
<> | 144:ef7eb2e8f9f7 | 7057 | #define SYSCFG_EXTICR4_EXTI15 0xF000U /*!<EXTI 15 configuration */ |
<> | 144:ef7eb2e8f9f7 | 7058 | /** |
<> | 144:ef7eb2e8f9f7 | 7059 | * @brief EXTI12 configuration |
<> | 144:ef7eb2e8f9f7 | 7060 | */ |
<> | 144:ef7eb2e8f9f7 | 7061 | #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7062 | #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7063 | #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7064 | #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7065 | #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7066 | #define SYSCFG_EXTICR4_EXTI12_PF 0x0005U /*!<PF[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7067 | #define SYSCFG_EXTICR4_EXTI12_PG 0x0006U /*!<PG[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7068 | #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7069 | #define SYSCFG_EXTICR4_EXTI12_PI 0x0008U /*!<PI[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7070 | #define SYSCFG_EXTICR4_EXTI12_PJ 0x0009U /*!<PJ[12] pin */ |
<> | 144:ef7eb2e8f9f7 | 7071 | |
<> | 144:ef7eb2e8f9f7 | 7072 | |
<> | 144:ef7eb2e8f9f7 | 7073 | /** |
<> | 144:ef7eb2e8f9f7 | 7074 | * @brief EXTI13 configuration |
<> | 144:ef7eb2e8f9f7 | 7075 | */ |
<> | 144:ef7eb2e8f9f7 | 7076 | #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7077 | #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7078 | #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7079 | #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7080 | #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7081 | #define SYSCFG_EXTICR4_EXTI13_PF 0x0050U /*!<PF[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7082 | #define SYSCFG_EXTICR4_EXTI13_PG 0x0060U /*!<PG[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7083 | #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7084 | #define SYSCFG_EXTICR4_EXTI13_PI 0x0008U /*!<PI[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7085 | #define SYSCFG_EXTICR4_EXTI13_PJ 0x0009U /*!<PJ[13] pin */ |
<> | 144:ef7eb2e8f9f7 | 7086 | |
<> | 144:ef7eb2e8f9f7 | 7087 | |
<> | 144:ef7eb2e8f9f7 | 7088 | /** |
<> | 144:ef7eb2e8f9f7 | 7089 | * @brief EXTI14 configuration |
<> | 144:ef7eb2e8f9f7 | 7090 | */ |
<> | 144:ef7eb2e8f9f7 | 7091 | #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7092 | #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7093 | #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7094 | #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7095 | #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7096 | #define SYSCFG_EXTICR4_EXTI14_PF 0x0500U /*!<PF[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7097 | #define SYSCFG_EXTICR4_EXTI14_PG 0x0600U /*!<PG[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7098 | #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7099 | #define SYSCFG_EXTICR4_EXTI14_PI 0x0800U /*!<PI[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7100 | #define SYSCFG_EXTICR4_EXTI14_PJ 0x0900U /*!<PJ[14] pin */ |
<> | 144:ef7eb2e8f9f7 | 7101 | |
<> | 144:ef7eb2e8f9f7 | 7102 | |
<> | 144:ef7eb2e8f9f7 | 7103 | /** |
<> | 144:ef7eb2e8f9f7 | 7104 | * @brief EXTI15 configuration |
<> | 144:ef7eb2e8f9f7 | 7105 | */ |
<> | 144:ef7eb2e8f9f7 | 7106 | #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7107 | #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7108 | #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7109 | #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7110 | #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7111 | #define SYSCFG_EXTICR4_EXTI15_PF 0x5000U /*!<PF[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7112 | #define SYSCFG_EXTICR4_EXTI15_PG 0x6000U /*!<PG[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7113 | #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7114 | #define SYSCFG_EXTICR4_EXTI15_PI 0x8000U /*!<PI[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7115 | #define SYSCFG_EXTICR4_EXTI15_PJ 0x9000U /*!<PJ[15] pin */ |
<> | 144:ef7eb2e8f9f7 | 7116 | |
<> | 144:ef7eb2e8f9f7 | 7117 | /****************** Bit definition for SYSCFG_CMPCR register ****************/ |
<> | 144:ef7eb2e8f9f7 | 7118 | #define SYSCFG_CMPCR_CMP_PD 0x00000001U /*!<Compensation cell ready flag */ |
<> | 144:ef7eb2e8f9f7 | 7119 | #define SYSCFG_CMPCR_READY 0x00000100U /*!<Compensation cell power-down */ |
<> | 144:ef7eb2e8f9f7 | 7120 | |
<> | 144:ef7eb2e8f9f7 | 7121 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7122 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7123 | /* TIM */ |
<> | 144:ef7eb2e8f9f7 | 7124 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7125 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7126 | /******************* Bit definition for TIM_CR1 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7127 | #define TIM_CR1_CEN 0x0001U /*!<Counter enable */ |
<> | 144:ef7eb2e8f9f7 | 7128 | #define TIM_CR1_UDIS 0x0002U /*!<Update disable */ |
<> | 144:ef7eb2e8f9f7 | 7129 | #define TIM_CR1_URS 0x0004U /*!<Update request source */ |
<> | 144:ef7eb2e8f9f7 | 7130 | #define TIM_CR1_OPM 0x0008U /*!<One pulse mode */ |
<> | 144:ef7eb2e8f9f7 | 7131 | #define TIM_CR1_DIR 0x0010U /*!<Direction */ |
<> | 144:ef7eb2e8f9f7 | 7132 | |
<> | 144:ef7eb2e8f9f7 | 7133 | #define TIM_CR1_CMS 0x0060U /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
<> | 144:ef7eb2e8f9f7 | 7134 | #define TIM_CR1_CMS_0 0x0020U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7135 | #define TIM_CR1_CMS_1 0x0040U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7136 | |
<> | 144:ef7eb2e8f9f7 | 7137 | #define TIM_CR1_ARPE 0x0080U /*!<Auto-reload preload enable */ |
<> | 144:ef7eb2e8f9f7 | 7138 | |
<> | 144:ef7eb2e8f9f7 | 7139 | #define TIM_CR1_CKD 0x0300U /*!<CKD[1:0] bits (clock division) */ |
<> | 144:ef7eb2e8f9f7 | 7140 | #define TIM_CR1_CKD_0 0x0100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7141 | #define TIM_CR1_CKD_1 0x0200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7142 | |
<> | 144:ef7eb2e8f9f7 | 7143 | /******************* Bit definition for TIM_CR2 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7144 | #define TIM_CR2_CCPC 0x0001U /*!<Capture/Compare Preloaded Control */ |
<> | 144:ef7eb2e8f9f7 | 7145 | #define TIM_CR2_CCUS 0x0004U /*!<Capture/Compare Control Update Selection */ |
<> | 144:ef7eb2e8f9f7 | 7146 | #define TIM_CR2_CCDS 0x0008U /*!<Capture/Compare DMA Selection */ |
<> | 144:ef7eb2e8f9f7 | 7147 | |
<> | 144:ef7eb2e8f9f7 | 7148 | #define TIM_CR2_MMS 0x0070U /*!<MMS[2:0] bits (Master Mode Selection) */ |
<> | 144:ef7eb2e8f9f7 | 7149 | #define TIM_CR2_MMS_0 0x0010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7150 | #define TIM_CR2_MMS_1 0x0020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7151 | #define TIM_CR2_MMS_2 0x0040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7152 | |
<> | 144:ef7eb2e8f9f7 | 7153 | #define TIM_CR2_TI1S 0x0080U /*!<TI1 Selection */ |
<> | 144:ef7eb2e8f9f7 | 7154 | #define TIM_CR2_OIS1 0x0100U /*!<Output Idle state 1 (OC1 output) */ |
<> | 144:ef7eb2e8f9f7 | 7155 | #define TIM_CR2_OIS1N 0x0200U /*!<Output Idle state 1 (OC1N output) */ |
<> | 144:ef7eb2e8f9f7 | 7156 | #define TIM_CR2_OIS2 0x0400U /*!<Output Idle state 2 (OC2 output) */ |
<> | 144:ef7eb2e8f9f7 | 7157 | #define TIM_CR2_OIS2N 0x0800U /*!<Output Idle state 2 (OC2N output) */ |
<> | 144:ef7eb2e8f9f7 | 7158 | #define TIM_CR2_OIS3 0x1000U /*!<Output Idle state 3 (OC3 output) */ |
<> | 144:ef7eb2e8f9f7 | 7159 | #define TIM_CR2_OIS3N 0x2000U /*!<Output Idle state 3 (OC3N output) */ |
<> | 144:ef7eb2e8f9f7 | 7160 | #define TIM_CR2_OIS4 0x4000U /*!<Output Idle state 4 (OC4 output) */ |
<> | 144:ef7eb2e8f9f7 | 7161 | |
<> | 144:ef7eb2e8f9f7 | 7162 | /******************* Bit definition for TIM_SMCR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7163 | #define TIM_SMCR_SMS 0x0007U /*!<SMS[2:0] bits (Slave mode selection) */ |
<> | 144:ef7eb2e8f9f7 | 7164 | #define TIM_SMCR_SMS_0 0x0001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7165 | #define TIM_SMCR_SMS_1 0x0002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7166 | #define TIM_SMCR_SMS_2 0x0004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7167 | |
<> | 144:ef7eb2e8f9f7 | 7168 | #define TIM_SMCR_TS 0x0070U /*!<TS[2:0] bits (Trigger selection) */ |
<> | 144:ef7eb2e8f9f7 | 7169 | #define TIM_SMCR_TS_0 0x0010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7170 | #define TIM_SMCR_TS_1 0x0020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7171 | #define TIM_SMCR_TS_2 0x0040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7172 | |
<> | 144:ef7eb2e8f9f7 | 7173 | #define TIM_SMCR_MSM 0x0080U /*!<Master/slave mode */ |
<> | 144:ef7eb2e8f9f7 | 7174 | |
<> | 144:ef7eb2e8f9f7 | 7175 | #define TIM_SMCR_ETF 0x0F00U /*!<ETF[3:0] bits (External trigger filter) */ |
<> | 144:ef7eb2e8f9f7 | 7176 | #define TIM_SMCR_ETF_0 0x0100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7177 | #define TIM_SMCR_ETF_1 0x0200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7178 | #define TIM_SMCR_ETF_2 0x0400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7179 | #define TIM_SMCR_ETF_3 0x0800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7180 | |
<> | 144:ef7eb2e8f9f7 | 7181 | #define TIM_SMCR_ETPS 0x3000U /*!<ETPS[1:0] bits (External trigger prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 7182 | #define TIM_SMCR_ETPS_0 0x1000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7183 | #define TIM_SMCR_ETPS_1 0x2000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7184 | |
<> | 144:ef7eb2e8f9f7 | 7185 | #define TIM_SMCR_ECE 0x4000U /*!<External clock enable */ |
<> | 144:ef7eb2e8f9f7 | 7186 | #define TIM_SMCR_ETP 0x8000U /*!<External trigger polarity */ |
<> | 144:ef7eb2e8f9f7 | 7187 | |
<> | 144:ef7eb2e8f9f7 | 7188 | /******************* Bit definition for TIM_DIER register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7189 | #define TIM_DIER_UIE 0x0001U /*!<Update interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 7190 | #define TIM_DIER_CC1IE 0x0002U /*!<Capture/Compare 1 interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 7191 | #define TIM_DIER_CC2IE 0x0004U /*!<Capture/Compare 2 interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 7192 | #define TIM_DIER_CC3IE 0x0008U /*!<Capture/Compare 3 interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 7193 | #define TIM_DIER_CC4IE 0x0010U /*!<Capture/Compare 4 interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 7194 | #define TIM_DIER_COMIE 0x0020U /*!<COM interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 7195 | #define TIM_DIER_TIE 0x0040U /*!<Trigger interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 7196 | #define TIM_DIER_BIE 0x0080U /*!<Break interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 7197 | #define TIM_DIER_UDE 0x0100U /*!<Update DMA request enable */ |
<> | 144:ef7eb2e8f9f7 | 7198 | #define TIM_DIER_CC1DE 0x0200U /*!<Capture/Compare 1 DMA request enable */ |
<> | 144:ef7eb2e8f9f7 | 7199 | #define TIM_DIER_CC2DE 0x0400U /*!<Capture/Compare 2 DMA request enable */ |
<> | 144:ef7eb2e8f9f7 | 7200 | #define TIM_DIER_CC3DE 0x0800U /*!<Capture/Compare 3 DMA request enable */ |
<> | 144:ef7eb2e8f9f7 | 7201 | #define TIM_DIER_CC4DE 0x1000U /*!<Capture/Compare 4 DMA request enable */ |
<> | 144:ef7eb2e8f9f7 | 7202 | #define TIM_DIER_COMDE 0x2000U /*!<COM DMA request enable */ |
<> | 144:ef7eb2e8f9f7 | 7203 | #define TIM_DIER_TDE 0x4000U /*!<Trigger DMA request enable */ |
<> | 144:ef7eb2e8f9f7 | 7204 | |
<> | 144:ef7eb2e8f9f7 | 7205 | /******************** Bit definition for TIM_SR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7206 | #define TIM_SR_UIF 0x0001U /*!<Update interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7207 | #define TIM_SR_CC1IF 0x0002U /*!<Capture/Compare 1 interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7208 | #define TIM_SR_CC2IF 0x0004U /*!<Capture/Compare 2 interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7209 | #define TIM_SR_CC3IF 0x0008U /*!<Capture/Compare 3 interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7210 | #define TIM_SR_CC4IF 0x0010U /*!<Capture/Compare 4 interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7211 | #define TIM_SR_COMIF 0x0020U /*!<COM interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7212 | #define TIM_SR_TIF 0x0040U /*!<Trigger interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7213 | #define TIM_SR_BIF 0x0080U /*!<Break interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7214 | #define TIM_SR_CC1OF 0x0200U /*!<Capture/Compare 1 Overcapture Flag */ |
<> | 144:ef7eb2e8f9f7 | 7215 | #define TIM_SR_CC2OF 0x0400U /*!<Capture/Compare 2 Overcapture Flag */ |
<> | 144:ef7eb2e8f9f7 | 7216 | #define TIM_SR_CC3OF 0x0800U /*!<Capture/Compare 3 Overcapture Flag */ |
<> | 144:ef7eb2e8f9f7 | 7217 | #define TIM_SR_CC4OF 0x1000U /*!<Capture/Compare 4 Overcapture Flag */ |
<> | 144:ef7eb2e8f9f7 | 7218 | |
<> | 144:ef7eb2e8f9f7 | 7219 | /******************* Bit definition for TIM_EGR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7220 | #define TIM_EGR_UG 0x01U /*!<Update Generation */ |
<> | 144:ef7eb2e8f9f7 | 7221 | #define TIM_EGR_CC1G 0x02U /*!<Capture/Compare 1 Generation */ |
<> | 144:ef7eb2e8f9f7 | 7222 | #define TIM_EGR_CC2G 0x04U /*!<Capture/Compare 2 Generation */ |
<> | 144:ef7eb2e8f9f7 | 7223 | #define TIM_EGR_CC3G 0x08U /*!<Capture/Compare 3 Generation */ |
<> | 144:ef7eb2e8f9f7 | 7224 | #define TIM_EGR_CC4G 0x10U /*!<Capture/Compare 4 Generation */ |
<> | 144:ef7eb2e8f9f7 | 7225 | #define TIM_EGR_COMG 0x20U /*!<Capture/Compare Control Update Generation */ |
<> | 144:ef7eb2e8f9f7 | 7226 | #define TIM_EGR_TG 0x40U /*!<Trigger Generation */ |
<> | 144:ef7eb2e8f9f7 | 7227 | #define TIM_EGR_BG 0x80U /*!<Break Generation */ |
<> | 144:ef7eb2e8f9f7 | 7228 | |
<> | 144:ef7eb2e8f9f7 | 7229 | /****************** Bit definition for TIM_CCMR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7230 | #define TIM_CCMR1_CC1S 0x0003U /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
<> | 144:ef7eb2e8f9f7 | 7231 | #define TIM_CCMR1_CC1S_0 0x0001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7232 | #define TIM_CCMR1_CC1S_1 0x0002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7233 | |
<> | 144:ef7eb2e8f9f7 | 7234 | #define TIM_CCMR1_OC1FE 0x0004U /*!<Output Compare 1 Fast enable */ |
<> | 144:ef7eb2e8f9f7 | 7235 | #define TIM_CCMR1_OC1PE 0x0008U /*!<Output Compare 1 Preload enable */ |
<> | 144:ef7eb2e8f9f7 | 7236 | |
<> | 144:ef7eb2e8f9f7 | 7237 | #define TIM_CCMR1_OC1M 0x0070U /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
<> | 144:ef7eb2e8f9f7 | 7238 | #define TIM_CCMR1_OC1M_0 0x0010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7239 | #define TIM_CCMR1_OC1M_1 0x0020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7240 | #define TIM_CCMR1_OC1M_2 0x0040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7241 | |
<> | 144:ef7eb2e8f9f7 | 7242 | #define TIM_CCMR1_OC1CE 0x0080U /*!<Output Compare 1Clear Enable */ |
<> | 144:ef7eb2e8f9f7 | 7243 | |
<> | 144:ef7eb2e8f9f7 | 7244 | #define TIM_CCMR1_CC2S 0x0300U /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
<> | 144:ef7eb2e8f9f7 | 7245 | #define TIM_CCMR1_CC2S_0 0x0100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7246 | #define TIM_CCMR1_CC2S_1 0x0200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7247 | |
<> | 144:ef7eb2e8f9f7 | 7248 | #define TIM_CCMR1_OC2FE 0x0400U /*!<Output Compare 2 Fast enable */ |
<> | 144:ef7eb2e8f9f7 | 7249 | #define TIM_CCMR1_OC2PE 0x0800U /*!<Output Compare 2 Preload enable */ |
<> | 144:ef7eb2e8f9f7 | 7250 | |
<> | 144:ef7eb2e8f9f7 | 7251 | #define TIM_CCMR1_OC2M 0x7000U /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
<> | 144:ef7eb2e8f9f7 | 7252 | #define TIM_CCMR1_OC2M_0 0x1000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7253 | #define TIM_CCMR1_OC2M_1 0x2000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7254 | #define TIM_CCMR1_OC2M_2 0x4000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7255 | |
<> | 144:ef7eb2e8f9f7 | 7256 | #define TIM_CCMR1_OC2CE 0x8000U /*!<Output Compare 2 Clear Enable */ |
<> | 144:ef7eb2e8f9f7 | 7257 | |
<> | 144:ef7eb2e8f9f7 | 7258 | /*----------------------------------------------------------------------------*/ |
<> | 144:ef7eb2e8f9f7 | 7259 | |
<> | 144:ef7eb2e8f9f7 | 7260 | #define TIM_CCMR1_IC1PSC 0x000CU /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 7261 | #define TIM_CCMR1_IC1PSC_0 0x0004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7262 | #define TIM_CCMR1_IC1PSC_1 0x0008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7263 | |
<> | 144:ef7eb2e8f9f7 | 7264 | #define TIM_CCMR1_IC1F 0x00F0U /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
<> | 144:ef7eb2e8f9f7 | 7265 | #define TIM_CCMR1_IC1F_0 0x0010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7266 | #define TIM_CCMR1_IC1F_1 0x0020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7267 | #define TIM_CCMR1_IC1F_2 0x0040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7268 | #define TIM_CCMR1_IC1F_3 0x0080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7269 | |
<> | 144:ef7eb2e8f9f7 | 7270 | #define TIM_CCMR1_IC2PSC 0x0C00U /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 7271 | #define TIM_CCMR1_IC2PSC_0 0x0400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7272 | #define TIM_CCMR1_IC2PSC_1 0x0800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7273 | |
<> | 144:ef7eb2e8f9f7 | 7274 | #define TIM_CCMR1_IC2F 0xF000U /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
<> | 144:ef7eb2e8f9f7 | 7275 | #define TIM_CCMR1_IC2F_0 0x1000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7276 | #define TIM_CCMR1_IC2F_1 0x2000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7277 | #define TIM_CCMR1_IC2F_2 0x4000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7278 | #define TIM_CCMR1_IC2F_3 0x8000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7279 | |
<> | 144:ef7eb2e8f9f7 | 7280 | /****************** Bit definition for TIM_CCMR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7281 | #define TIM_CCMR2_CC3S 0x0003U /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
<> | 144:ef7eb2e8f9f7 | 7282 | #define TIM_CCMR2_CC3S_0 0x0001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7283 | #define TIM_CCMR2_CC3S_1 0x0002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7284 | |
<> | 144:ef7eb2e8f9f7 | 7285 | #define TIM_CCMR2_OC3FE 0x0004U /*!<Output Compare 3 Fast enable */ |
<> | 144:ef7eb2e8f9f7 | 7286 | #define TIM_CCMR2_OC3PE 0x0008U /*!<Output Compare 3 Preload enable */ |
<> | 144:ef7eb2e8f9f7 | 7287 | |
<> | 144:ef7eb2e8f9f7 | 7288 | #define TIM_CCMR2_OC3M 0x0070U /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
<> | 144:ef7eb2e8f9f7 | 7289 | #define TIM_CCMR2_OC3M_0 0x0010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7290 | #define TIM_CCMR2_OC3M_1 0x0020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7291 | #define TIM_CCMR2_OC3M_2 0x0040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7292 | |
<> | 144:ef7eb2e8f9f7 | 7293 | #define TIM_CCMR2_OC3CE 0x0080U /*!<Output Compare 3 Clear Enable */ |
<> | 144:ef7eb2e8f9f7 | 7294 | |
<> | 144:ef7eb2e8f9f7 | 7295 | #define TIM_CCMR2_CC4S 0x0300U /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
<> | 144:ef7eb2e8f9f7 | 7296 | #define TIM_CCMR2_CC4S_0 0x0100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7297 | #define TIM_CCMR2_CC4S_1 0x0200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7298 | |
<> | 144:ef7eb2e8f9f7 | 7299 | #define TIM_CCMR2_OC4FE 0x0400U /*!<Output Compare 4 Fast enable */ |
<> | 144:ef7eb2e8f9f7 | 7300 | #define TIM_CCMR2_OC4PE 0x0800U /*!<Output Compare 4 Preload enable */ |
<> | 144:ef7eb2e8f9f7 | 7301 | |
<> | 144:ef7eb2e8f9f7 | 7302 | #define TIM_CCMR2_OC4M 0x7000U /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
<> | 144:ef7eb2e8f9f7 | 7303 | #define TIM_CCMR2_OC4M_0 0x1000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7304 | #define TIM_CCMR2_OC4M_1 0x2000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7305 | #define TIM_CCMR2_OC4M_2 0x4000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7306 | |
<> | 144:ef7eb2e8f9f7 | 7307 | #define TIM_CCMR2_OC4CE 0x8000U /*!<Output Compare 4 Clear Enable */ |
<> | 144:ef7eb2e8f9f7 | 7308 | |
<> | 144:ef7eb2e8f9f7 | 7309 | /*----------------------------------------------------------------------------*/ |
<> | 144:ef7eb2e8f9f7 | 7310 | |
<> | 144:ef7eb2e8f9f7 | 7311 | #define TIM_CCMR2_IC3PSC 0x000CU /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 7312 | #define TIM_CCMR2_IC3PSC_0 0x0004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7313 | #define TIM_CCMR2_IC3PSC_1 0x0008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7314 | |
<> | 144:ef7eb2e8f9f7 | 7315 | #define TIM_CCMR2_IC3F 0x00F0U /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
<> | 144:ef7eb2e8f9f7 | 7316 | #define TIM_CCMR2_IC3F_0 0x0010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7317 | #define TIM_CCMR2_IC3F_1 0x0020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7318 | #define TIM_CCMR2_IC3F_2 0x0040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7319 | #define TIM_CCMR2_IC3F_3 0x0080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7320 | |
<> | 144:ef7eb2e8f9f7 | 7321 | #define TIM_CCMR2_IC4PSC 0x0C00U /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
<> | 144:ef7eb2e8f9f7 | 7322 | #define TIM_CCMR2_IC4PSC_0 0x0400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7323 | #define TIM_CCMR2_IC4PSC_1 0x0800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7324 | |
<> | 144:ef7eb2e8f9f7 | 7325 | #define TIM_CCMR2_IC4F 0xF000U /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
<> | 144:ef7eb2e8f9f7 | 7326 | #define TIM_CCMR2_IC4F_0 0x1000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7327 | #define TIM_CCMR2_IC4F_1 0x2000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7328 | #define TIM_CCMR2_IC4F_2 0x4000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7329 | #define TIM_CCMR2_IC4F_3 0x8000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7330 | |
<> | 144:ef7eb2e8f9f7 | 7331 | /******************* Bit definition for TIM_CCER register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7332 | #define TIM_CCER_CC1E 0x0001U /*!<Capture/Compare 1 output enable */ |
<> | 144:ef7eb2e8f9f7 | 7333 | #define TIM_CCER_CC1P 0x0002U /*!<Capture/Compare 1 output Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7334 | #define TIM_CCER_CC1NE 0x0004U /*!<Capture/Compare 1 Complementary output enable */ |
<> | 144:ef7eb2e8f9f7 | 7335 | #define TIM_CCER_CC1NP 0x0008U /*!<Capture/Compare 1 Complementary output Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7336 | #define TIM_CCER_CC2E 0x0010U /*!<Capture/Compare 2 output enable */ |
<> | 144:ef7eb2e8f9f7 | 7337 | #define TIM_CCER_CC2P 0x0020U /*!<Capture/Compare 2 output Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7338 | #define TIM_CCER_CC2NE 0x0040U /*!<Capture/Compare 2 Complementary output enable */ |
<> | 144:ef7eb2e8f9f7 | 7339 | #define TIM_CCER_CC2NP 0x0080U /*!<Capture/Compare 2 Complementary output Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7340 | #define TIM_CCER_CC3E 0x0100U /*!<Capture/Compare 3 output enable */ |
<> | 144:ef7eb2e8f9f7 | 7341 | #define TIM_CCER_CC3P 0x0200U /*!<Capture/Compare 3 output Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7342 | #define TIM_CCER_CC3NE 0x0400U /*!<Capture/Compare 3 Complementary output enable */ |
<> | 144:ef7eb2e8f9f7 | 7343 | #define TIM_CCER_CC3NP 0x0800U /*!<Capture/Compare 3 Complementary output Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7344 | #define TIM_CCER_CC4E 0x1000U /*!<Capture/Compare 4 output enable */ |
<> | 144:ef7eb2e8f9f7 | 7345 | #define TIM_CCER_CC4P 0x2000U /*!<Capture/Compare 4 output Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7346 | #define TIM_CCER_CC4NP 0x8000U /*!<Capture/Compare 4 Complementary output Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7347 | |
<> | 144:ef7eb2e8f9f7 | 7348 | /******************* Bit definition for TIM_CNT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7349 | #define TIM_CNT_CNT 0xFFFFU /*!<Counter Value */ |
<> | 144:ef7eb2e8f9f7 | 7350 | |
<> | 144:ef7eb2e8f9f7 | 7351 | /******************* Bit definition for TIM_PSC register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7352 | #define TIM_PSC_PSC 0xFFFFU /*!<Prescaler Value */ |
<> | 144:ef7eb2e8f9f7 | 7353 | |
<> | 144:ef7eb2e8f9f7 | 7354 | /******************* Bit definition for TIM_ARR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7355 | #define TIM_ARR_ARR 0xFFFFU /*!<actual auto-reload Value */ |
<> | 144:ef7eb2e8f9f7 | 7356 | |
<> | 144:ef7eb2e8f9f7 | 7357 | /******************* Bit definition for TIM_RCR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7358 | #define TIM_RCR_REP 0xFFU /*!<Repetition Counter Value */ |
<> | 144:ef7eb2e8f9f7 | 7359 | |
<> | 144:ef7eb2e8f9f7 | 7360 | /******************* Bit definition for TIM_CCR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7361 | #define TIM_CCR1_CCR1 0xFFFFU /*!<Capture/Compare 1 Value */ |
<> | 144:ef7eb2e8f9f7 | 7362 | |
<> | 144:ef7eb2e8f9f7 | 7363 | /******************* Bit definition for TIM_CCR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7364 | #define TIM_CCR2_CCR2 0xFFFFU /*!<Capture/Compare 2 Value */ |
<> | 144:ef7eb2e8f9f7 | 7365 | |
<> | 144:ef7eb2e8f9f7 | 7366 | /******************* Bit definition for TIM_CCR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7367 | #define TIM_CCR3_CCR3 0xFFFFU /*!<Capture/Compare 3 Value */ |
<> | 144:ef7eb2e8f9f7 | 7368 | |
<> | 144:ef7eb2e8f9f7 | 7369 | /******************* Bit definition for TIM_CCR4 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7370 | #define TIM_CCR4_CCR4 0xFFFFU /*!<Capture/Compare 4 Value */ |
<> | 144:ef7eb2e8f9f7 | 7371 | |
<> | 144:ef7eb2e8f9f7 | 7372 | /******************* Bit definition for TIM_BDTR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7373 | #define TIM_BDTR_DTG 0x00FFU /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ |
<> | 144:ef7eb2e8f9f7 | 7374 | #define TIM_BDTR_DTG_0 0x0001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7375 | #define TIM_BDTR_DTG_1 0x0002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7376 | #define TIM_BDTR_DTG_2 0x0004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7377 | #define TIM_BDTR_DTG_3 0x0008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7378 | #define TIM_BDTR_DTG_4 0x0010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 7379 | #define TIM_BDTR_DTG_5 0x0020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 7380 | #define TIM_BDTR_DTG_6 0x0040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 7381 | #define TIM_BDTR_DTG_7 0x0080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 7382 | |
<> | 144:ef7eb2e8f9f7 | 7383 | #define TIM_BDTR_LOCK 0x0300U /*!<LOCK[1:0] bits (Lock Configuration) */ |
<> | 144:ef7eb2e8f9f7 | 7384 | #define TIM_BDTR_LOCK_0 0x0100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7385 | #define TIM_BDTR_LOCK_1 0x0200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7386 | |
<> | 144:ef7eb2e8f9f7 | 7387 | #define TIM_BDTR_OSSI 0x0400U /*!<Off-State Selection for Idle mode */ |
<> | 144:ef7eb2e8f9f7 | 7388 | #define TIM_BDTR_OSSR 0x0800U /*!<Off-State Selection for Run mode */ |
<> | 144:ef7eb2e8f9f7 | 7389 | #define TIM_BDTR_BKE 0x1000U /*!<Break enable */ |
<> | 144:ef7eb2e8f9f7 | 7390 | #define TIM_BDTR_BKP 0x2000U /*!<Break Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7391 | #define TIM_BDTR_AOE 0x4000U /*!<Automatic Output enable */ |
<> | 144:ef7eb2e8f9f7 | 7392 | #define TIM_BDTR_MOE 0x8000U /*!<Main Output enable */ |
<> | 144:ef7eb2e8f9f7 | 7393 | |
<> | 144:ef7eb2e8f9f7 | 7394 | /******************* Bit definition for TIM_DCR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7395 | #define TIM_DCR_DBA 0x001FU /*!<DBA[4:0] bits (DMA Base Address) */ |
<> | 144:ef7eb2e8f9f7 | 7396 | #define TIM_DCR_DBA_0 0x0001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7397 | #define TIM_DCR_DBA_1 0x0002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7398 | #define TIM_DCR_DBA_2 0x0004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7399 | #define TIM_DCR_DBA_3 0x0008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7400 | #define TIM_DCR_DBA_4 0x0010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 7401 | |
<> | 144:ef7eb2e8f9f7 | 7402 | #define TIM_DCR_DBL 0x1F00U /*!<DBL[4:0] bits (DMA Burst Length) */ |
<> | 144:ef7eb2e8f9f7 | 7403 | #define TIM_DCR_DBL_0 0x0100U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7404 | #define TIM_DCR_DBL_1 0x0200U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7405 | #define TIM_DCR_DBL_2 0x0400U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7406 | #define TIM_DCR_DBL_3 0x0800U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7407 | #define TIM_DCR_DBL_4 0x1000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 7408 | |
<> | 144:ef7eb2e8f9f7 | 7409 | /******************* Bit definition for TIM_DMAR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7410 | #define TIM_DMAR_DMAB 0xFFFFU /*!<DMA register for burst accesses */ |
<> | 144:ef7eb2e8f9f7 | 7411 | |
<> | 144:ef7eb2e8f9f7 | 7412 | /******************* Bit definition for TIM_OR register *********************/ |
<> | 144:ef7eb2e8f9f7 | 7413 | #define TIM_OR_TI4_RMP 0x00C0U /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */ |
<> | 144:ef7eb2e8f9f7 | 7414 | #define TIM_OR_TI4_RMP_0 0x0040U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7415 | #define TIM_OR_TI4_RMP_1 0x0080U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7416 | #define TIM_OR_ITR1_RMP 0x0C00U /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */ |
<> | 144:ef7eb2e8f9f7 | 7417 | #define TIM_OR_ITR1_RMP_0 0x0400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7418 | #define TIM_OR_ITR1_RMP_1 0x0800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7419 | |
<> | 144:ef7eb2e8f9f7 | 7420 | |
<> | 144:ef7eb2e8f9f7 | 7421 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7422 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7423 | /* Universal Synchronous Asynchronous Receiver Transmitter */ |
<> | 144:ef7eb2e8f9f7 | 7424 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7425 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7426 | /******************* Bit definition for USART_SR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7427 | #define USART_SR_PE 0x0001U /*!<Parity Error */ |
<> | 144:ef7eb2e8f9f7 | 7428 | #define USART_SR_FE 0x0002U /*!<Framing Error */ |
<> | 144:ef7eb2e8f9f7 | 7429 | #define USART_SR_NE 0x0004U /*!<Noise Error Flag */ |
<> | 144:ef7eb2e8f9f7 | 7430 | #define USART_SR_ORE 0x0008U /*!<OverRun Error */ |
<> | 144:ef7eb2e8f9f7 | 7431 | #define USART_SR_IDLE 0x0010U /*!<IDLE line detected */ |
<> | 144:ef7eb2e8f9f7 | 7432 | #define USART_SR_RXNE 0x0020U /*!<Read Data Register Not Empty */ |
<> | 144:ef7eb2e8f9f7 | 7433 | #define USART_SR_TC 0x0040U /*!<Transmission Complete */ |
<> | 144:ef7eb2e8f9f7 | 7434 | #define USART_SR_TXE 0x0080U /*!<Transmit Data Register Empty */ |
<> | 144:ef7eb2e8f9f7 | 7435 | #define USART_SR_LBD 0x0100U /*!<LIN Break Detection Flag */ |
<> | 144:ef7eb2e8f9f7 | 7436 | #define USART_SR_CTS 0x0200U /*!<CTS Flag */ |
<> | 144:ef7eb2e8f9f7 | 7437 | |
<> | 144:ef7eb2e8f9f7 | 7438 | /******************* Bit definition for USART_DR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7439 | #define USART_DR_DR 0x01FFU /*!<Data value */ |
<> | 144:ef7eb2e8f9f7 | 7440 | |
<> | 144:ef7eb2e8f9f7 | 7441 | /****************** Bit definition for USART_BRR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7442 | #define USART_BRR_DIV_Fraction 0x000FU /*!<Fraction of USARTDIV */ |
<> | 144:ef7eb2e8f9f7 | 7443 | #define USART_BRR_DIV_Mantissa 0xFFF0U /*!<Mantissa of USARTDIV */ |
<> | 144:ef7eb2e8f9f7 | 7444 | |
<> | 144:ef7eb2e8f9f7 | 7445 | /****************** Bit definition for USART_CR1 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7446 | #define USART_CR1_SBK 0x0001U /*!<Send Break */ |
<> | 144:ef7eb2e8f9f7 | 7447 | #define USART_CR1_RWU 0x0002U /*!<Receiver wakeup */ |
<> | 144:ef7eb2e8f9f7 | 7448 | #define USART_CR1_RE 0x0004U /*!<Receiver Enable */ |
<> | 144:ef7eb2e8f9f7 | 7449 | #define USART_CR1_TE 0x0008U /*!<Transmitter Enable */ |
<> | 144:ef7eb2e8f9f7 | 7450 | #define USART_CR1_IDLEIE 0x0010U /*!<IDLE Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 7451 | #define USART_CR1_RXNEIE 0x0020U /*!<RXNE Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 7452 | #define USART_CR1_TCIE 0x0040U /*!<Transmission Complete Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 7453 | #define USART_CR1_TXEIE 0x0080U /*!<PE Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 7454 | #define USART_CR1_PEIE 0x0100U /*!<PE Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 7455 | #define USART_CR1_PS 0x0200U /*!<Parity Selection */ |
<> | 144:ef7eb2e8f9f7 | 7456 | #define USART_CR1_PCE 0x0400U /*!<Parity Control Enable */ |
<> | 144:ef7eb2e8f9f7 | 7457 | #define USART_CR1_WAKE 0x0800U /*!<Wakeup method */ |
<> | 144:ef7eb2e8f9f7 | 7458 | #define USART_CR1_M 0x1000U /*!<Word length */ |
<> | 144:ef7eb2e8f9f7 | 7459 | #define USART_CR1_UE 0x2000U /*!<USART Enable */ |
<> | 144:ef7eb2e8f9f7 | 7460 | #define USART_CR1_OVER8 0x8000U /*!<USART Oversampling by 8 enable */ |
<> | 144:ef7eb2e8f9f7 | 7461 | |
<> | 144:ef7eb2e8f9f7 | 7462 | /****************** Bit definition for USART_CR2 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7463 | #define USART_CR2_ADD 0x000FU /*!<Address of the USART node */ |
<> | 144:ef7eb2e8f9f7 | 7464 | #define USART_CR2_LBDL 0x0020U /*!<LIN Break Detection Length */ |
<> | 144:ef7eb2e8f9f7 | 7465 | #define USART_CR2_LBDIE 0x0040U /*!<LIN Break Detection Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 7466 | #define USART_CR2_LBCL 0x0100U /*!<Last Bit Clock pulse */ |
<> | 144:ef7eb2e8f9f7 | 7467 | #define USART_CR2_CPHA 0x0200U /*!<Clock Phase */ |
<> | 144:ef7eb2e8f9f7 | 7468 | #define USART_CR2_CPOL 0x0400U /*!<Clock Polarity */ |
<> | 144:ef7eb2e8f9f7 | 7469 | #define USART_CR2_CLKEN 0x0800U /*!<Clock Enable */ |
<> | 144:ef7eb2e8f9f7 | 7470 | |
<> | 144:ef7eb2e8f9f7 | 7471 | #define USART_CR2_STOP 0x3000U /*!<STOP[1:0] bits (STOP bits) */ |
<> | 144:ef7eb2e8f9f7 | 7472 | #define USART_CR2_STOP_0 0x1000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7473 | #define USART_CR2_STOP_1 0x2000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7474 | |
<> | 144:ef7eb2e8f9f7 | 7475 | #define USART_CR2_LINEN 0x4000U /*!<LIN mode enable */ |
<> | 144:ef7eb2e8f9f7 | 7476 | |
<> | 144:ef7eb2e8f9f7 | 7477 | /****************** Bit definition for USART_CR3 register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7478 | #define USART_CR3_EIE 0x0001U /*!<Error Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 7479 | #define USART_CR3_IREN 0x0002U /*!<IrDA mode Enable */ |
<> | 144:ef7eb2e8f9f7 | 7480 | #define USART_CR3_IRLP 0x0004U /*!<IrDA Low-Power */ |
<> | 144:ef7eb2e8f9f7 | 7481 | #define USART_CR3_HDSEL 0x0008U /*!<Half-Duplex Selection */ |
<> | 144:ef7eb2e8f9f7 | 7482 | #define USART_CR3_NACK 0x0010U /*!<Smartcard NACK enable */ |
<> | 144:ef7eb2e8f9f7 | 7483 | #define USART_CR3_SCEN 0x0020U /*!<Smartcard mode enable */ |
<> | 144:ef7eb2e8f9f7 | 7484 | #define USART_CR3_DMAR 0x0040U /*!<DMA Enable Receiver */ |
<> | 144:ef7eb2e8f9f7 | 7485 | #define USART_CR3_DMAT 0x0080U /*!<DMA Enable Transmitter */ |
<> | 144:ef7eb2e8f9f7 | 7486 | #define USART_CR3_RTSE 0x0100U /*!<RTS Enable */ |
<> | 144:ef7eb2e8f9f7 | 7487 | #define USART_CR3_CTSE 0x0200U /*!<CTS Enable */ |
<> | 144:ef7eb2e8f9f7 | 7488 | #define USART_CR3_CTSIE 0x0400U /*!<CTS Interrupt Enable */ |
<> | 144:ef7eb2e8f9f7 | 7489 | #define USART_CR3_ONEBIT 0x0800U /*!<USART One bit method enable */ |
<> | 144:ef7eb2e8f9f7 | 7490 | |
<> | 144:ef7eb2e8f9f7 | 7491 | /****************** Bit definition for USART_GTPR register ******************/ |
<> | 144:ef7eb2e8f9f7 | 7492 | #define USART_GTPR_PSC 0x00FFU /*!<PSC[7:0] bits (Prescaler value) */ |
<> | 144:ef7eb2e8f9f7 | 7493 | #define USART_GTPR_PSC_0 0x0001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7494 | #define USART_GTPR_PSC_1 0x0002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7495 | #define USART_GTPR_PSC_2 0x0004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7496 | #define USART_GTPR_PSC_3 0x0008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7497 | #define USART_GTPR_PSC_4 0x0010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 7498 | #define USART_GTPR_PSC_5 0x0020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 7499 | #define USART_GTPR_PSC_6 0x0040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 7500 | #define USART_GTPR_PSC_7 0x0080U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 7501 | |
<> | 144:ef7eb2e8f9f7 | 7502 | #define USART_GTPR_GT 0xFF00U /*!<Guard time value */ |
<> | 144:ef7eb2e8f9f7 | 7503 | |
<> | 144:ef7eb2e8f9f7 | 7504 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7505 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7506 | /* Window WATCHDOG */ |
<> | 144:ef7eb2e8f9f7 | 7507 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7508 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7509 | /******************* Bit definition for WWDG_CR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7510 | #define WWDG_CR_T 0x7FU /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
<> | 144:ef7eb2e8f9f7 | 7511 | #define WWDG_CR_T_0 0x01U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7512 | #define WWDG_CR_T_1 0x02U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7513 | #define WWDG_CR_T_2 0x04U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7514 | #define WWDG_CR_T_3 0x08U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7515 | #define WWDG_CR_T_4 0x10U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 7516 | #define WWDG_CR_T_5 0x20U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 7517 | #define WWDG_CR_T_6 0x40U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 7518 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 7519 | #define WWDG_CR_T0 WWDG_CR_T_0 |
<> | 144:ef7eb2e8f9f7 | 7520 | #define WWDG_CR_T1 WWDG_CR_T_1 |
<> | 144:ef7eb2e8f9f7 | 7521 | #define WWDG_CR_T2 WWDG_CR_T_2 |
<> | 144:ef7eb2e8f9f7 | 7522 | #define WWDG_CR_T3 WWDG_CR_T_3 |
<> | 144:ef7eb2e8f9f7 | 7523 | #define WWDG_CR_T4 WWDG_CR_T_4 |
<> | 144:ef7eb2e8f9f7 | 7524 | #define WWDG_CR_T5 WWDG_CR_T_5 |
<> | 144:ef7eb2e8f9f7 | 7525 | #define WWDG_CR_T6 WWDG_CR_T_6 |
<> | 144:ef7eb2e8f9f7 | 7526 | |
<> | 144:ef7eb2e8f9f7 | 7527 | #define WWDG_CR_WDGA 0x80U /*!<Activation bit */ |
<> | 144:ef7eb2e8f9f7 | 7528 | |
<> | 144:ef7eb2e8f9f7 | 7529 | /******************* Bit definition for WWDG_CFR register *******************/ |
<> | 144:ef7eb2e8f9f7 | 7530 | #define WWDG_CFR_W 0x007FU /*!<W[6:0] bits (7-bit window value) */ |
<> | 144:ef7eb2e8f9f7 | 7531 | #define WWDG_CFR_W_0 0x0001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7532 | #define WWDG_CFR_W_1 0x0002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7533 | #define WWDG_CFR_W_2 0x0004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 7534 | #define WWDG_CFR_W_3 0x0008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 7535 | #define WWDG_CFR_W_4 0x0010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 7536 | #define WWDG_CFR_W_5 0x0020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 7537 | #define WWDG_CFR_W_6 0x0040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 7538 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 7539 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
<> | 144:ef7eb2e8f9f7 | 7540 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
<> | 144:ef7eb2e8f9f7 | 7541 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
<> | 144:ef7eb2e8f9f7 | 7542 | #define WWDG_CFR_W3 WWDG_CFR_W_3 |
<> | 144:ef7eb2e8f9f7 | 7543 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
<> | 144:ef7eb2e8f9f7 | 7544 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
<> | 144:ef7eb2e8f9f7 | 7545 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
<> | 144:ef7eb2e8f9f7 | 7546 | |
<> | 144:ef7eb2e8f9f7 | 7547 | #define WWDG_CFR_WDGTB 0x0180U /*!<WDGTB[1:0] bits (Timer Base) */ |
<> | 144:ef7eb2e8f9f7 | 7548 | #define WWDG_CFR_WDGTB_0 0x0080U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7549 | #define WWDG_CFR_WDGTB_1 0x0100U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7550 | /* Legacy defines */ |
<> | 144:ef7eb2e8f9f7 | 7551 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
<> | 144:ef7eb2e8f9f7 | 7552 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
<> | 144:ef7eb2e8f9f7 | 7553 | |
<> | 144:ef7eb2e8f9f7 | 7554 | #define WWDG_CFR_EWI 0x0200U /*!<Early Wakeup Interrupt */ |
<> | 144:ef7eb2e8f9f7 | 7555 | |
<> | 144:ef7eb2e8f9f7 | 7556 | /******************* Bit definition for WWDG_SR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 7557 | #define WWDG_SR_EWIF 0x01U /*!<Early Wakeup Interrupt Flag */ |
<> | 144:ef7eb2e8f9f7 | 7558 | |
<> | 144:ef7eb2e8f9f7 | 7559 | |
<> | 144:ef7eb2e8f9f7 | 7560 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7561 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7562 | /* DBG */ |
<> | 144:ef7eb2e8f9f7 | 7563 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7564 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7565 | /******************** Bit definition for DBGMCU_IDCODE register *************/ |
<> | 144:ef7eb2e8f9f7 | 7566 | #define DBGMCU_IDCODE_DEV_ID 0x00000FFFU |
<> | 144:ef7eb2e8f9f7 | 7567 | #define DBGMCU_IDCODE_REV_ID 0xFFFF0000U |
<> | 144:ef7eb2e8f9f7 | 7568 | |
<> | 144:ef7eb2e8f9f7 | 7569 | /******************** Bit definition for DBGMCU_CR register *****************/ |
<> | 144:ef7eb2e8f9f7 | 7570 | #define DBGMCU_CR_DBG_SLEEP 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 7571 | #define DBGMCU_CR_DBG_STOP 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 7572 | #define DBGMCU_CR_DBG_STANDBY 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 7573 | #define DBGMCU_CR_TRACE_IOEN 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 7574 | |
<> | 144:ef7eb2e8f9f7 | 7575 | #define DBGMCU_CR_TRACE_MODE 0x000000C0U |
<> | 144:ef7eb2e8f9f7 | 7576 | #define DBGMCU_CR_TRACE_MODE_0 0x00000040U/*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 7577 | #define DBGMCU_CR_TRACE_MODE_1 0x00000080U/*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 7578 | |
<> | 144:ef7eb2e8f9f7 | 7579 | /******************** Bit definition for DBGMCU_APB1_FZ register ************/ |
<> | 144:ef7eb2e8f9f7 | 7580 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 7581 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 7582 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP 0x00000004U |
<> | 144:ef7eb2e8f9f7 | 7583 | #define DBGMCU_APB1_FZ_DBG_TIM5_STOP 0x00000008U |
<> | 144:ef7eb2e8f9f7 | 7584 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP 0x00000010U |
<> | 144:ef7eb2e8f9f7 | 7585 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP 0x00000020U |
<> | 144:ef7eb2e8f9f7 | 7586 | #define DBGMCU_APB1_FZ_DBG_TIM12_STOP 0x00000040U |
<> | 144:ef7eb2e8f9f7 | 7587 | #define DBGMCU_APB1_FZ_DBG_TIM13_STOP 0x00000080U |
<> | 144:ef7eb2e8f9f7 | 7588 | #define DBGMCU_APB1_FZ_DBG_TIM14_STOP 0x00000100U |
<> | 144:ef7eb2e8f9f7 | 7589 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP 0x00000400U |
<> | 144:ef7eb2e8f9f7 | 7590 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP 0x00000800U |
<> | 144:ef7eb2e8f9f7 | 7591 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP 0x00001000U |
<> | 144:ef7eb2e8f9f7 | 7592 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT 0x00200000U |
<> | 144:ef7eb2e8f9f7 | 7593 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT 0x00400000U |
<> | 144:ef7eb2e8f9f7 | 7594 | #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT 0x00800000U |
<> | 144:ef7eb2e8f9f7 | 7595 | #define DBGMCU_APB1_FZ_DBG_CAN1_STOP 0x02000000U |
<> | 144:ef7eb2e8f9f7 | 7596 | #define DBGMCU_APB1_FZ_DBG_CAN2_STOP 0x04000000U |
<> | 144:ef7eb2e8f9f7 | 7597 | /* Old IWDGSTOP bit definition, maintained for legacy purpose */ |
<> | 144:ef7eb2e8f9f7 | 7598 | #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP |
<> | 144:ef7eb2e8f9f7 | 7599 | |
<> | 144:ef7eb2e8f9f7 | 7600 | /******************** Bit definition for DBGMCU_APB2_FZ register ************/ |
<> | 144:ef7eb2e8f9f7 | 7601 | #define DBGMCU_APB2_FZ_DBG_TIM1_STOP 0x00000001U |
<> | 144:ef7eb2e8f9f7 | 7602 | #define DBGMCU_APB2_FZ_DBG_TIM8_STOP 0x00000002U |
<> | 144:ef7eb2e8f9f7 | 7603 | #define DBGMCU_APB2_FZ_DBG_TIM9_STOP 0x00010000U |
<> | 144:ef7eb2e8f9f7 | 7604 | #define DBGMCU_APB2_FZ_DBG_TIM10_STOP 0x00020000U |
<> | 144:ef7eb2e8f9f7 | 7605 | #define DBGMCU_APB2_FZ_DBG_TIM11_STOP 0x00040000U |
<> | 144:ef7eb2e8f9f7 | 7606 | |
<> | 144:ef7eb2e8f9f7 | 7607 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7608 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7609 | /* Ethernet MAC Registers bits definitions */ |
<> | 144:ef7eb2e8f9f7 | 7610 | /* */ |
<> | 144:ef7eb2e8f9f7 | 7611 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7612 | /* Bit definition for Ethernet MAC Control Register register */ |
<> | 144:ef7eb2e8f9f7 | 7613 | #define ETH_MACCR_WD 0x00800000U /* Watchdog disable */ |
<> | 144:ef7eb2e8f9f7 | 7614 | #define ETH_MACCR_JD 0x00400000U /* Jabber disable */ |
<> | 144:ef7eb2e8f9f7 | 7615 | #define ETH_MACCR_IFG 0x000E0000U /* Inter-frame gap */ |
<> | 144:ef7eb2e8f9f7 | 7616 | #define ETH_MACCR_IFG_96Bit 0x00000000U /* Minimum IFG between frames during transmission is 96Bit */ |
<> | 144:ef7eb2e8f9f7 | 7617 | #define ETH_MACCR_IFG_88Bit 0x00020000U /* Minimum IFG between frames during transmission is 88Bit */ |
<> | 144:ef7eb2e8f9f7 | 7618 | #define ETH_MACCR_IFG_80Bit 0x00040000U /* Minimum IFG between frames during transmission is 80Bit */ |
<> | 144:ef7eb2e8f9f7 | 7619 | #define ETH_MACCR_IFG_72Bit 0x00060000U /* Minimum IFG between frames during transmission is 72Bit */ |
<> | 144:ef7eb2e8f9f7 | 7620 | #define ETH_MACCR_IFG_64Bit 0x00080000U /* Minimum IFG between frames during transmission is 64Bit */ |
<> | 144:ef7eb2e8f9f7 | 7621 | #define ETH_MACCR_IFG_56Bit 0x000A0000U /* Minimum IFG between frames during transmission is 56Bit */ |
<> | 144:ef7eb2e8f9f7 | 7622 | #define ETH_MACCR_IFG_48Bit 0x000C0000U /* Minimum IFG between frames during transmission is 48Bit */ |
<> | 144:ef7eb2e8f9f7 | 7623 | #define ETH_MACCR_IFG_40Bit 0x000E0000U /* Minimum IFG between frames during transmission is 40Bit */ |
<> | 144:ef7eb2e8f9f7 | 7624 | #define ETH_MACCR_CSD 0x00010000U /* Carrier sense disable (during transmission) */ |
<> | 144:ef7eb2e8f9f7 | 7625 | #define ETH_MACCR_FES 0x00004000U /* Fast ethernet speed */ |
<> | 144:ef7eb2e8f9f7 | 7626 | #define ETH_MACCR_ROD 0x00002000U /* Receive own disable */ |
<> | 144:ef7eb2e8f9f7 | 7627 | #define ETH_MACCR_LM 0x00001000U /* loopback mode */ |
<> | 144:ef7eb2e8f9f7 | 7628 | #define ETH_MACCR_DM 0x00000800U /* Duplex mode */ |
<> | 144:ef7eb2e8f9f7 | 7629 | #define ETH_MACCR_IPCO 0x00000400U /* IP Checksum offload */ |
<> | 144:ef7eb2e8f9f7 | 7630 | #define ETH_MACCR_RD 0x00000200U /* Retry disable */ |
<> | 144:ef7eb2e8f9f7 | 7631 | #define ETH_MACCR_APCS 0x00000080U /* Automatic Pad/CRC stripping */ |
<> | 144:ef7eb2e8f9f7 | 7632 | #define ETH_MACCR_BL 0x00000060U /* Back-off limit: random integer number (r) of slot time delays before rescheduling |
<> | 144:ef7eb2e8f9f7 | 7633 | a transmission attempt during retries after a collision: 0 =< r <2^k */ |
<> | 144:ef7eb2e8f9f7 | 7634 | #define ETH_MACCR_BL_10 0x00000000U /* k = min (n, 10) */ |
<> | 144:ef7eb2e8f9f7 | 7635 | #define ETH_MACCR_BL_8 0x00000020U /* k = min (n, 8) */ |
<> | 144:ef7eb2e8f9f7 | 7636 | #define ETH_MACCR_BL_4 0x00000040U /* k = min (n, 4) */ |
<> | 144:ef7eb2e8f9f7 | 7637 | #define ETH_MACCR_BL_1 0x00000060U /* k = min (n, 1) */ |
<> | 144:ef7eb2e8f9f7 | 7638 | #define ETH_MACCR_DC 0x00000010U /* Defferal check */ |
<> | 144:ef7eb2e8f9f7 | 7639 | #define ETH_MACCR_TE 0x00000008U /* Transmitter enable */ |
<> | 144:ef7eb2e8f9f7 | 7640 | #define ETH_MACCR_RE 0x00000004U /* Receiver enable */ |
<> | 144:ef7eb2e8f9f7 | 7641 | |
<> | 144:ef7eb2e8f9f7 | 7642 | /* Bit definition for Ethernet MAC Frame Filter Register */ |
<> | 144:ef7eb2e8f9f7 | 7643 | #define ETH_MACFFR_RA 0x80000000U /* Receive all */ |
<> | 144:ef7eb2e8f9f7 | 7644 | #define ETH_MACFFR_HPF 0x00000400U /* Hash or perfect filter */ |
<> | 144:ef7eb2e8f9f7 | 7645 | #define ETH_MACFFR_SAF 0x00000200U /* Source address filter enable */ |
<> | 144:ef7eb2e8f9f7 | 7646 | #define ETH_MACFFR_SAIF 0x00000100U /* SA inverse filtering */ |
<> | 144:ef7eb2e8f9f7 | 7647 | #define ETH_MACFFR_PCF 0x000000C0U /* Pass control frames: 3 cases */ |
<> | 144:ef7eb2e8f9f7 | 7648 | #define ETH_MACFFR_PCF_BlockAll 0x00000040U /* MAC filters all control frames from reaching the application */ |
<> | 144:ef7eb2e8f9f7 | 7649 | #define ETH_MACFFR_PCF_ForwardAll 0x00000080U /* MAC forwards all control frames to application even if they fail the Address Filter */ |
<> | 144:ef7eb2e8f9f7 | 7650 | #define ETH_MACFFR_PCF_ForwardPassedAddrFilter 0x000000C0U /* MAC forwards control frames that pass the Address Filter. */ |
<> | 144:ef7eb2e8f9f7 | 7651 | #define ETH_MACFFR_BFD 0x00000020U /* Broadcast frame disable */ |
<> | 144:ef7eb2e8f9f7 | 7652 | #define ETH_MACFFR_PAM 0x00000010U /* Pass all mutlicast */ |
<> | 144:ef7eb2e8f9f7 | 7653 | #define ETH_MACFFR_DAIF 0x00000008U /* DA Inverse filtering */ |
<> | 144:ef7eb2e8f9f7 | 7654 | #define ETH_MACFFR_HM 0x00000004U /* Hash multicast */ |
<> | 144:ef7eb2e8f9f7 | 7655 | #define ETH_MACFFR_HU 0x00000002U /* Hash unicast */ |
<> | 144:ef7eb2e8f9f7 | 7656 | #define ETH_MACFFR_PM 0x00000001U /* Promiscuous mode */ |
<> | 144:ef7eb2e8f9f7 | 7657 | |
<> | 144:ef7eb2e8f9f7 | 7658 | /* Bit definition for Ethernet MAC Hash Table High Register */ |
<> | 144:ef7eb2e8f9f7 | 7659 | #define ETH_MACHTHR_HTH 0xFFFFFFFFU /* Hash table high */ |
<> | 144:ef7eb2e8f9f7 | 7660 | |
<> | 144:ef7eb2e8f9f7 | 7661 | /* Bit definition for Ethernet MAC Hash Table Low Register */ |
<> | 144:ef7eb2e8f9f7 | 7662 | #define ETH_MACHTLR_HTL 0xFFFFFFFFU /* Hash table low */ |
<> | 144:ef7eb2e8f9f7 | 7663 | |
<> | 144:ef7eb2e8f9f7 | 7664 | /* Bit definition for Ethernet MAC MII Address Register */ |
<> | 144:ef7eb2e8f9f7 | 7665 | #define ETH_MACMIIAR_PA 0x0000F800U /* Physical layer address */ |
<> | 144:ef7eb2e8f9f7 | 7666 | #define ETH_MACMIIAR_MR 0x000007C0U /* MII register in the selected PHY */ |
<> | 144:ef7eb2e8f9f7 | 7667 | #define ETH_MACMIIAR_CR 0x0000001CU /* CR clock range: 6 cases */ |
<> | 144:ef7eb2e8f9f7 | 7668 | #define ETH_MACMIIAR_CR_Div42 0x00000000U /* HCLK:60-100 MHz; MDC clock= HCLK/42 */ |
<> | 144:ef7eb2e8f9f7 | 7669 | #define ETH_MACMIIAR_CR_Div62 0x00000004U /* HCLK:100-150 MHz; MDC clock= HCLK/62 */ |
<> | 144:ef7eb2e8f9f7 | 7670 | #define ETH_MACMIIAR_CR_Div16 0x00000008U /* HCLK:20-35 MHz; MDC clock= HCLK/16 */ |
<> | 144:ef7eb2e8f9f7 | 7671 | #define ETH_MACMIIAR_CR_Div26 0x0000000CU /* HCLK:35-60 MHz; MDC clock= HCLK/26 */ |
<> | 144:ef7eb2e8f9f7 | 7672 | #define ETH_MACMIIAR_CR_Div102 0x00000010U /* HCLK:150-168 MHz; MDC clock= HCLK/102 */ |
<> | 144:ef7eb2e8f9f7 | 7673 | #define ETH_MACMIIAR_MW 0x00000002U /* MII write */ |
<> | 144:ef7eb2e8f9f7 | 7674 | #define ETH_MACMIIAR_MB 0x00000001U /* MII busy */ |
<> | 144:ef7eb2e8f9f7 | 7675 | |
<> | 144:ef7eb2e8f9f7 | 7676 | /* Bit definition for Ethernet MAC MII Data Register */ |
<> | 144:ef7eb2e8f9f7 | 7677 | #define ETH_MACMIIDR_MD 0x0000FFFFU /* MII data: read/write data from/to PHY */ |
<> | 144:ef7eb2e8f9f7 | 7678 | |
<> | 144:ef7eb2e8f9f7 | 7679 | /* Bit definition for Ethernet MAC Flow Control Register */ |
<> | 144:ef7eb2e8f9f7 | 7680 | #define ETH_MACFCR_PT 0xFFFF0000U /* Pause time */ |
<> | 144:ef7eb2e8f9f7 | 7681 | #define ETH_MACFCR_ZQPD 0x00000080U /* Zero-quanta pause disable */ |
<> | 144:ef7eb2e8f9f7 | 7682 | #define ETH_MACFCR_PLT 0x00000030U /* Pause low threshold: 4 cases */ |
<> | 144:ef7eb2e8f9f7 | 7683 | #define ETH_MACFCR_PLT_Minus4 0x00000000U /* Pause time minus 4 slot times */ |
<> | 144:ef7eb2e8f9f7 | 7684 | #define ETH_MACFCR_PLT_Minus28 0x00000010U /* Pause time minus 28 slot times */ |
<> | 144:ef7eb2e8f9f7 | 7685 | #define ETH_MACFCR_PLT_Minus144 0x00000020U /* Pause time minus 144 slot times */ |
<> | 144:ef7eb2e8f9f7 | 7686 | #define ETH_MACFCR_PLT_Minus256 0x00000030U /* Pause time minus 256 slot times */ |
<> | 144:ef7eb2e8f9f7 | 7687 | #define ETH_MACFCR_UPFD 0x00000008U /* Unicast pause frame detect */ |
<> | 144:ef7eb2e8f9f7 | 7688 | #define ETH_MACFCR_RFCE 0x00000004U /* Receive flow control enable */ |
<> | 144:ef7eb2e8f9f7 | 7689 | #define ETH_MACFCR_TFCE 0x00000002U /* Transmit flow control enable */ |
<> | 144:ef7eb2e8f9f7 | 7690 | #define ETH_MACFCR_FCBBPA 0x00000001U /* Flow control busy/backpressure activate */ |
<> | 144:ef7eb2e8f9f7 | 7691 | |
<> | 144:ef7eb2e8f9f7 | 7692 | /* Bit definition for Ethernet MAC VLAN Tag Register */ |
<> | 144:ef7eb2e8f9f7 | 7693 | #define ETH_MACVLANTR_VLANTC 0x00010000U /* 12-bit VLAN tag comparison */ |
<> | 144:ef7eb2e8f9f7 | 7694 | #define ETH_MACVLANTR_VLANTI 0x0000FFFFU /* VLAN tag identifier (for receive frames) */ |
<> | 144:ef7eb2e8f9f7 | 7695 | |
<> | 144:ef7eb2e8f9f7 | 7696 | /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */ |
<> | 144:ef7eb2e8f9f7 | 7697 | #define ETH_MACRWUFFR_D 0xFFFFFFFFU /* Wake-up frame filter register data */ |
<> | 144:ef7eb2e8f9f7 | 7698 | /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers. |
<> | 144:ef7eb2e8f9f7 | 7699 | Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */ |
<> | 144:ef7eb2e8f9f7 | 7700 | /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask |
<> | 144:ef7eb2e8f9f7 | 7701 | Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask |
<> | 144:ef7eb2e8f9f7 | 7702 | Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask |
<> | 144:ef7eb2e8f9f7 | 7703 | Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask |
<> | 144:ef7eb2e8f9f7 | 7704 | Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command - |
<> | 144:ef7eb2e8f9f7 | 7705 | RSVD - Filter1 Command - RSVD - Filter0 Command |
<> | 144:ef7eb2e8f9f7 | 7706 | Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset |
<> | 144:ef7eb2e8f9f7 | 7707 | Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16 |
<> | 144:ef7eb2e8f9f7 | 7708 | Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */ |
<> | 144:ef7eb2e8f9f7 | 7709 | |
<> | 144:ef7eb2e8f9f7 | 7710 | /* Bit definition for Ethernet MAC PMT Control and Status Register */ |
<> | 144:ef7eb2e8f9f7 | 7711 | #define ETH_MACPMTCSR_WFFRPR 0x80000000U /* Wake-Up Frame Filter Register Pointer Reset */ |
<> | 144:ef7eb2e8f9f7 | 7712 | #define ETH_MACPMTCSR_GU 0x00000200U /* Global Unicast */ |
<> | 144:ef7eb2e8f9f7 | 7713 | #define ETH_MACPMTCSR_WFR 0x00000040U /* Wake-Up Frame Received */ |
<> | 144:ef7eb2e8f9f7 | 7714 | #define ETH_MACPMTCSR_MPR 0x00000020U /* Magic Packet Received */ |
<> | 144:ef7eb2e8f9f7 | 7715 | #define ETH_MACPMTCSR_WFE 0x00000004U /* Wake-Up Frame Enable */ |
<> | 144:ef7eb2e8f9f7 | 7716 | #define ETH_MACPMTCSR_MPE 0x00000002U /* Magic Packet Enable */ |
<> | 144:ef7eb2e8f9f7 | 7717 | #define ETH_MACPMTCSR_PD 0x00000001U /* Power Down */ |
<> | 144:ef7eb2e8f9f7 | 7718 | |
<> | 144:ef7eb2e8f9f7 | 7719 | /* Bit definition for Ethernet MAC Status Register */ |
<> | 144:ef7eb2e8f9f7 | 7720 | #define ETH_MACSR_TSTS 0x00000200U /* Time stamp trigger status */ |
<> | 144:ef7eb2e8f9f7 | 7721 | #define ETH_MACSR_MMCTS 0x00000040U /* MMC transmit status */ |
<> | 144:ef7eb2e8f9f7 | 7722 | #define ETH_MACSR_MMMCRS 0x00000020U /* MMC receive status */ |
<> | 144:ef7eb2e8f9f7 | 7723 | #define ETH_MACSR_MMCS 0x00000010U /* MMC status */ |
<> | 144:ef7eb2e8f9f7 | 7724 | #define ETH_MACSR_PMTS 0x00000008U /* PMT status */ |
<> | 144:ef7eb2e8f9f7 | 7725 | |
<> | 144:ef7eb2e8f9f7 | 7726 | /* Bit definition for Ethernet MAC Interrupt Mask Register */ |
<> | 144:ef7eb2e8f9f7 | 7727 | #define ETH_MACIMR_TSTIM 0x00000200U /* Time stamp trigger interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 7728 | #define ETH_MACIMR_PMTIM 0x00000008U /* PMT interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 7729 | |
<> | 144:ef7eb2e8f9f7 | 7730 | /* Bit definition for Ethernet MAC Address0 High Register */ |
<> | 144:ef7eb2e8f9f7 | 7731 | #define ETH_MACA0HR_MACA0H 0x0000FFFFU /* MAC address0 high */ |
<> | 144:ef7eb2e8f9f7 | 7732 | |
<> | 144:ef7eb2e8f9f7 | 7733 | /* Bit definition for Ethernet MAC Address0 Low Register */ |
<> | 144:ef7eb2e8f9f7 | 7734 | #define ETH_MACA0LR_MACA0L 0xFFFFFFFFU /* MAC address0 low */ |
<> | 144:ef7eb2e8f9f7 | 7735 | |
<> | 144:ef7eb2e8f9f7 | 7736 | /* Bit definition for Ethernet MAC Address1 High Register */ |
<> | 144:ef7eb2e8f9f7 | 7737 | #define ETH_MACA1HR_AE 0x80000000U /* Address enable */ |
<> | 144:ef7eb2e8f9f7 | 7738 | #define ETH_MACA1HR_SA 0x40000000U /* Source address */ |
<> | 144:ef7eb2e8f9f7 | 7739 | #define ETH_MACA1HR_MBC 0x3F000000U /* Mask byte control: bits to mask for comparison of the MAC Address bytes */ |
<> | 144:ef7eb2e8f9f7 | 7740 | #define ETH_MACA1HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */ |
<> | 144:ef7eb2e8f9f7 | 7741 | #define ETH_MACA1HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */ |
<> | 144:ef7eb2e8f9f7 | 7742 | #define ETH_MACA1HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */ |
<> | 144:ef7eb2e8f9f7 | 7743 | #define ETH_MACA1HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */ |
<> | 144:ef7eb2e8f9f7 | 7744 | #define ETH_MACA1HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */ |
<> | 144:ef7eb2e8f9f7 | 7745 | #define ETH_MACA1HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [7:0] */ |
<> | 144:ef7eb2e8f9f7 | 7746 | #define ETH_MACA1HR_MACA1H 0x0000FFFFU /* MAC address1 high */ |
<> | 144:ef7eb2e8f9f7 | 7747 | |
<> | 144:ef7eb2e8f9f7 | 7748 | /* Bit definition for Ethernet MAC Address1 Low Register */ |
<> | 144:ef7eb2e8f9f7 | 7749 | #define ETH_MACA1LR_MACA1L 0xFFFFFFFFU /* MAC address1 low */ |
<> | 144:ef7eb2e8f9f7 | 7750 | |
<> | 144:ef7eb2e8f9f7 | 7751 | /* Bit definition for Ethernet MAC Address2 High Register */ |
<> | 144:ef7eb2e8f9f7 | 7752 | #define ETH_MACA2HR_AE 0x80000000U /* Address enable */ |
<> | 144:ef7eb2e8f9f7 | 7753 | #define ETH_MACA2HR_SA 0x40000000U /* Source address */ |
<> | 144:ef7eb2e8f9f7 | 7754 | #define ETH_MACA2HR_MBC 0x3F000000U /* Mask byte control */ |
<> | 144:ef7eb2e8f9f7 | 7755 | #define ETH_MACA2HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */ |
<> | 144:ef7eb2e8f9f7 | 7756 | #define ETH_MACA2HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */ |
<> | 144:ef7eb2e8f9f7 | 7757 | #define ETH_MACA2HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */ |
<> | 144:ef7eb2e8f9f7 | 7758 | #define ETH_MACA2HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */ |
<> | 144:ef7eb2e8f9f7 | 7759 | #define ETH_MACA2HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */ |
<> | 144:ef7eb2e8f9f7 | 7760 | #define ETH_MACA2HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */ |
<> | 144:ef7eb2e8f9f7 | 7761 | #define ETH_MACA2HR_MACA2H 0x0000FFFFU /* MAC address1 high */ |
<> | 144:ef7eb2e8f9f7 | 7762 | |
<> | 144:ef7eb2e8f9f7 | 7763 | /* Bit definition for Ethernet MAC Address2 Low Register */ |
<> | 144:ef7eb2e8f9f7 | 7764 | #define ETH_MACA2LR_MACA2L 0xFFFFFFFFU /* MAC address2 low */ |
<> | 144:ef7eb2e8f9f7 | 7765 | |
<> | 144:ef7eb2e8f9f7 | 7766 | /* Bit definition for Ethernet MAC Address3 High Register */ |
<> | 144:ef7eb2e8f9f7 | 7767 | #define ETH_MACA3HR_AE 0x80000000U /* Address enable */ |
<> | 144:ef7eb2e8f9f7 | 7768 | #define ETH_MACA3HR_SA 0x40000000U /* Source address */ |
<> | 144:ef7eb2e8f9f7 | 7769 | #define ETH_MACA3HR_MBC 0x3F000000U /* Mask byte control */ |
<> | 144:ef7eb2e8f9f7 | 7770 | #define ETH_MACA3HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */ |
<> | 144:ef7eb2e8f9f7 | 7771 | #define ETH_MACA3HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */ |
<> | 144:ef7eb2e8f9f7 | 7772 | #define ETH_MACA3HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */ |
<> | 144:ef7eb2e8f9f7 | 7773 | #define ETH_MACA3HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */ |
<> | 144:ef7eb2e8f9f7 | 7774 | #define ETH_MACA3HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */ |
<> | 144:ef7eb2e8f9f7 | 7775 | #define ETH_MACA3HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */ |
<> | 144:ef7eb2e8f9f7 | 7776 | #define ETH_MACA3HR_MACA3H 0x0000FFFFU /* MAC address3 high */ |
<> | 144:ef7eb2e8f9f7 | 7777 | |
<> | 144:ef7eb2e8f9f7 | 7778 | /* Bit definition for Ethernet MAC Address3 Low Register */ |
<> | 144:ef7eb2e8f9f7 | 7779 | #define ETH_MACA3LR_MACA3L 0xFFFFFFFFU /* MAC address3 low */ |
<> | 144:ef7eb2e8f9f7 | 7780 | |
<> | 144:ef7eb2e8f9f7 | 7781 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7782 | /* Ethernet MMC Registers bits definition */ |
<> | 144:ef7eb2e8f9f7 | 7783 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7784 | |
<> | 144:ef7eb2e8f9f7 | 7785 | /* Bit definition for Ethernet MMC Contol Register */ |
<> | 144:ef7eb2e8f9f7 | 7786 | #define ETH_MMCCR_MCFHP 0x00000020U /* MMC counter Full-Half preset */ |
<> | 144:ef7eb2e8f9f7 | 7787 | #define ETH_MMCCR_MCP 0x00000010U /* MMC counter preset */ |
<> | 144:ef7eb2e8f9f7 | 7788 | #define ETH_MMCCR_MCF 0x00000008U /* MMC Counter Freeze */ |
<> | 144:ef7eb2e8f9f7 | 7789 | #define ETH_MMCCR_ROR 0x00000004U /* Reset on Read */ |
<> | 144:ef7eb2e8f9f7 | 7790 | #define ETH_MMCCR_CSR 0x00000002U /* Counter Stop Rollover */ |
<> | 144:ef7eb2e8f9f7 | 7791 | #define ETH_MMCCR_CR 0x00000001U /* Counters Reset */ |
<> | 144:ef7eb2e8f9f7 | 7792 | |
<> | 144:ef7eb2e8f9f7 | 7793 | /* Bit definition for Ethernet MMC Receive Interrupt Register */ |
<> | 144:ef7eb2e8f9f7 | 7794 | #define ETH_MMCRIR_RGUFS 0x00020000U /* Set when Rx good unicast frames counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7795 | #define ETH_MMCRIR_RFAES 0x00000040U /* Set when Rx alignment error counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7796 | #define ETH_MMCRIR_RFCES 0x00000020U /* Set when Rx crc error counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7797 | |
<> | 144:ef7eb2e8f9f7 | 7798 | /* Bit definition for Ethernet MMC Transmit Interrupt Register */ |
<> | 144:ef7eb2e8f9f7 | 7799 | #define ETH_MMCTIR_TGFS 0x00200000U /* Set when Tx good frame count counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7800 | #define ETH_MMCTIR_TGFMSCS 0x00008000U /* Set when Tx good multi col counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7801 | #define ETH_MMCTIR_TGFSCS 0x00004000U /* Set when Tx good single col counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7802 | |
<> | 144:ef7eb2e8f9f7 | 7803 | /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */ |
<> | 144:ef7eb2e8f9f7 | 7804 | #define ETH_MMCRIMR_RGUFM 0x00020000U /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7805 | #define ETH_MMCRIMR_RFAEM 0x00000040U /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7806 | #define ETH_MMCRIMR_RFCEM 0x00000020U /* Mask the interrupt when Rx crc error counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7807 | |
<> | 144:ef7eb2e8f9f7 | 7808 | /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */ |
<> | 144:ef7eb2e8f9f7 | 7809 | #define ETH_MMCTIMR_TGFM 0x00200000U /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7810 | #define ETH_MMCTIMR_TGFMSCM 0x00008000U /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7811 | #define ETH_MMCTIMR_TGFSCM 0x00004000U /* Mask the interrupt when Tx good single col counter reaches half the maximum value */ |
<> | 144:ef7eb2e8f9f7 | 7812 | |
<> | 144:ef7eb2e8f9f7 | 7813 | /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */ |
<> | 144:ef7eb2e8f9f7 | 7814 | #define ETH_MMCTGFSCCR_TGFSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */ |
<> | 144:ef7eb2e8f9f7 | 7815 | |
<> | 144:ef7eb2e8f9f7 | 7816 | /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */ |
<> | 144:ef7eb2e8f9f7 | 7817 | #define ETH_MMCTGFMSCCR_TGFMSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */ |
<> | 144:ef7eb2e8f9f7 | 7818 | |
<> | 144:ef7eb2e8f9f7 | 7819 | /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */ |
<> | 144:ef7eb2e8f9f7 | 7820 | #define ETH_MMCTGFCR_TGFC 0xFFFFFFFFU /* Number of good frames transmitted. */ |
<> | 144:ef7eb2e8f9f7 | 7821 | |
<> | 144:ef7eb2e8f9f7 | 7822 | /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */ |
<> | 144:ef7eb2e8f9f7 | 7823 | #define ETH_MMCRFCECR_RFCEC 0xFFFFFFFFU /* Number of frames received with CRC error. */ |
<> | 144:ef7eb2e8f9f7 | 7824 | |
<> | 144:ef7eb2e8f9f7 | 7825 | /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */ |
<> | 144:ef7eb2e8f9f7 | 7826 | #define ETH_MMCRFAECR_RFAEC 0xFFFFFFFFU /* Number of frames received with alignment (dribble) error */ |
<> | 144:ef7eb2e8f9f7 | 7827 | |
<> | 144:ef7eb2e8f9f7 | 7828 | /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */ |
<> | 144:ef7eb2e8f9f7 | 7829 | #define ETH_MMCRGUFCR_RGUFC 0xFFFFFFFFU /* Number of good unicast frames received. */ |
<> | 144:ef7eb2e8f9f7 | 7830 | |
<> | 144:ef7eb2e8f9f7 | 7831 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7832 | /* Ethernet PTP Registers bits definition */ |
<> | 144:ef7eb2e8f9f7 | 7833 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7834 | |
<> | 144:ef7eb2e8f9f7 | 7835 | /* Bit definition for Ethernet PTP Time Stamp Contol Register */ |
<> | 144:ef7eb2e8f9f7 | 7836 | #define ETH_PTPTSCR_TSCNT 0x00030000U /* Time stamp clock node type */ |
<> | 144:ef7eb2e8f9f7 | 7837 | #define ETH_PTPTSSR_TSSMRME 0x00008000U /* Time stamp snapshot for message relevant to master enable */ |
<> | 144:ef7eb2e8f9f7 | 7838 | #define ETH_PTPTSSR_TSSEME 0x00004000U /* Time stamp snapshot for event message enable */ |
<> | 144:ef7eb2e8f9f7 | 7839 | #define ETH_PTPTSSR_TSSIPV4FE 0x00002000U /* Time stamp snapshot for IPv4 frames enable */ |
<> | 144:ef7eb2e8f9f7 | 7840 | #define ETH_PTPTSSR_TSSIPV6FE 0x00001000U /* Time stamp snapshot for IPv6 frames enable */ |
<> | 144:ef7eb2e8f9f7 | 7841 | #define ETH_PTPTSSR_TSSPTPOEFE 0x00000800U /* Time stamp snapshot for PTP over ethernet frames enable */ |
<> | 144:ef7eb2e8f9f7 | 7842 | #define ETH_PTPTSSR_TSPTPPSV2E 0x00000400U /* Time stamp PTP packet snooping for version2 format enable */ |
<> | 144:ef7eb2e8f9f7 | 7843 | #define ETH_PTPTSSR_TSSSR 0x00000200U /* Time stamp Sub-seconds rollover */ |
<> | 144:ef7eb2e8f9f7 | 7844 | #define ETH_PTPTSSR_TSSARFE 0x00000100U /* Time stamp snapshot for all received frames enable */ |
<> | 144:ef7eb2e8f9f7 | 7845 | |
<> | 144:ef7eb2e8f9f7 | 7846 | #define ETH_PTPTSCR_TSARU 0x00000020U /* Addend register update */ |
<> | 144:ef7eb2e8f9f7 | 7847 | #define ETH_PTPTSCR_TSITE 0x00000010U /* Time stamp interrupt trigger enable */ |
<> | 144:ef7eb2e8f9f7 | 7848 | #define ETH_PTPTSCR_TSSTU 0x00000008U /* Time stamp update */ |
<> | 144:ef7eb2e8f9f7 | 7849 | #define ETH_PTPTSCR_TSSTI 0x00000004U /* Time stamp initialize */ |
<> | 144:ef7eb2e8f9f7 | 7850 | #define ETH_PTPTSCR_TSFCU 0x00000002U /* Time stamp fine or coarse update */ |
<> | 144:ef7eb2e8f9f7 | 7851 | #define ETH_PTPTSCR_TSE 0x00000001U /* Time stamp enable */ |
<> | 144:ef7eb2e8f9f7 | 7852 | |
<> | 144:ef7eb2e8f9f7 | 7853 | /* Bit definition for Ethernet PTP Sub-Second Increment Register */ |
<> | 144:ef7eb2e8f9f7 | 7854 | #define ETH_PTPSSIR_STSSI 0x000000FFU /* System time Sub-second increment value */ |
<> | 144:ef7eb2e8f9f7 | 7855 | |
<> | 144:ef7eb2e8f9f7 | 7856 | /* Bit definition for Ethernet PTP Time Stamp High Register */ |
<> | 144:ef7eb2e8f9f7 | 7857 | #define ETH_PTPTSHR_STS 0xFFFFFFFFU /* System Time second */ |
<> | 144:ef7eb2e8f9f7 | 7858 | |
<> | 144:ef7eb2e8f9f7 | 7859 | /* Bit definition for Ethernet PTP Time Stamp Low Register */ |
<> | 144:ef7eb2e8f9f7 | 7860 | #define ETH_PTPTSLR_STPNS 0x80000000U /* System Time Positive or negative time */ |
<> | 144:ef7eb2e8f9f7 | 7861 | #define ETH_PTPTSLR_STSS 0x7FFFFFFFU /* System Time sub-seconds */ |
<> | 144:ef7eb2e8f9f7 | 7862 | |
<> | 144:ef7eb2e8f9f7 | 7863 | /* Bit definition for Ethernet PTP Time Stamp High Update Register */ |
<> | 144:ef7eb2e8f9f7 | 7864 | #define ETH_PTPTSHUR_TSUS 0xFFFFFFFFU /* Time stamp update seconds */ |
<> | 144:ef7eb2e8f9f7 | 7865 | |
<> | 144:ef7eb2e8f9f7 | 7866 | /* Bit definition for Ethernet PTP Time Stamp Low Update Register */ |
<> | 144:ef7eb2e8f9f7 | 7867 | #define ETH_PTPTSLUR_TSUPNS 0x80000000U /* Time stamp update Positive or negative time */ |
<> | 144:ef7eb2e8f9f7 | 7868 | #define ETH_PTPTSLUR_TSUSS 0x7FFFFFFFU /* Time stamp update sub-seconds */ |
<> | 144:ef7eb2e8f9f7 | 7869 | |
<> | 144:ef7eb2e8f9f7 | 7870 | /* Bit definition for Ethernet PTP Time Stamp Addend Register */ |
<> | 144:ef7eb2e8f9f7 | 7871 | #define ETH_PTPTSAR_TSA 0xFFFFFFFFU /* Time stamp addend */ |
<> | 144:ef7eb2e8f9f7 | 7872 | |
<> | 144:ef7eb2e8f9f7 | 7873 | /* Bit definition for Ethernet PTP Target Time High Register */ |
<> | 144:ef7eb2e8f9f7 | 7874 | #define ETH_PTPTTHR_TTSH 0xFFFFFFFFU /* Target time stamp high */ |
<> | 144:ef7eb2e8f9f7 | 7875 | |
<> | 144:ef7eb2e8f9f7 | 7876 | /* Bit definition for Ethernet PTP Target Time Low Register */ |
<> | 144:ef7eb2e8f9f7 | 7877 | #define ETH_PTPTTLR_TTSL 0xFFFFFFFFU /* Target time stamp low */ |
<> | 144:ef7eb2e8f9f7 | 7878 | |
<> | 144:ef7eb2e8f9f7 | 7879 | /* Bit definition for Ethernet PTP Time Stamp Status Register */ |
<> | 144:ef7eb2e8f9f7 | 7880 | #define ETH_PTPTSSR_TSTTR 0x00000020U /* Time stamp target time reached */ |
<> | 144:ef7eb2e8f9f7 | 7881 | #define ETH_PTPTSSR_TSSO 0x00000010U /* Time stamp seconds overflow */ |
<> | 144:ef7eb2e8f9f7 | 7882 | |
<> | 144:ef7eb2e8f9f7 | 7883 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7884 | /* Ethernet DMA Registers bits definition */ |
<> | 144:ef7eb2e8f9f7 | 7885 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 7886 | |
<> | 144:ef7eb2e8f9f7 | 7887 | /* Bit definition for Ethernet DMA Bus Mode Register */ |
<> | 144:ef7eb2e8f9f7 | 7888 | #define ETH_DMABMR_AAB 0x02000000U /* Address-Aligned beats */ |
<> | 144:ef7eb2e8f9f7 | 7889 | #define ETH_DMABMR_FPM 0x01000000U /* 4xPBL mode */ |
<> | 144:ef7eb2e8f9f7 | 7890 | #define ETH_DMABMR_USP 0x00800000U /* Use separate PBL */ |
<> | 144:ef7eb2e8f9f7 | 7891 | #define ETH_DMABMR_RDP 0x007E0000U /* RxDMA PBL */ |
<> | 144:ef7eb2e8f9f7 | 7892 | #define ETH_DMABMR_RDP_1Beat 0x00020000U /* maximum number of beats to be transferred in one RxDMA transaction is 1 */ |
<> | 144:ef7eb2e8f9f7 | 7893 | #define ETH_DMABMR_RDP_2Beat 0x00040000U /* maximum number of beats to be transferred in one RxDMA transaction is 2 */ |
<> | 144:ef7eb2e8f9f7 | 7894 | #define ETH_DMABMR_RDP_4Beat 0x00080000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */ |
<> | 144:ef7eb2e8f9f7 | 7895 | #define ETH_DMABMR_RDP_8Beat 0x00100000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */ |
<> | 144:ef7eb2e8f9f7 | 7896 | #define ETH_DMABMR_RDP_16Beat 0x00200000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */ |
<> | 144:ef7eb2e8f9f7 | 7897 | #define ETH_DMABMR_RDP_32Beat 0x00400000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */ |
<> | 144:ef7eb2e8f9f7 | 7898 | #define ETH_DMABMR_RDP_4xPBL_4Beat 0x01020000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */ |
<> | 144:ef7eb2e8f9f7 | 7899 | #define ETH_DMABMR_RDP_4xPBL_8Beat 0x01040000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */ |
<> | 144:ef7eb2e8f9f7 | 7900 | #define ETH_DMABMR_RDP_4xPBL_16Beat 0x01080000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */ |
<> | 144:ef7eb2e8f9f7 | 7901 | #define ETH_DMABMR_RDP_4xPBL_32Beat 0x01100000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */ |
<> | 144:ef7eb2e8f9f7 | 7902 | #define ETH_DMABMR_RDP_4xPBL_64Beat 0x01200000U /* maximum number of beats to be transferred in one RxDMA transaction is 64 */ |
<> | 144:ef7eb2e8f9f7 | 7903 | #define ETH_DMABMR_RDP_4xPBL_128Beat 0x01400000U /* maximum number of beats to be transferred in one RxDMA transaction is 128 */ |
<> | 144:ef7eb2e8f9f7 | 7904 | #define ETH_DMABMR_FB 0x00010000U /* Fixed Burst */ |
<> | 144:ef7eb2e8f9f7 | 7905 | #define ETH_DMABMR_RTPR 0x0000C000U /* Rx Tx priority ratio */ |
<> | 144:ef7eb2e8f9f7 | 7906 | #define ETH_DMABMR_RTPR_1_1 0x00000000U /* Rx Tx priority ratio */ |
<> | 144:ef7eb2e8f9f7 | 7907 | #define ETH_DMABMR_RTPR_2_1 0x00004000U /* Rx Tx priority ratio */ |
<> | 144:ef7eb2e8f9f7 | 7908 | #define ETH_DMABMR_RTPR_3_1 0x00008000U /* Rx Tx priority ratio */ |
<> | 144:ef7eb2e8f9f7 | 7909 | #define ETH_DMABMR_RTPR_4_1 0x0000C000U /* Rx Tx priority ratio */ |
<> | 144:ef7eb2e8f9f7 | 7910 | #define ETH_DMABMR_PBL 0x00003F00U /* Programmable burst length */ |
<> | 144:ef7eb2e8f9f7 | 7911 | #define ETH_DMABMR_PBL_1Beat 0x00000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */ |
<> | 144:ef7eb2e8f9f7 | 7912 | #define ETH_DMABMR_PBL_2Beat 0x00000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */ |
<> | 144:ef7eb2e8f9f7 | 7913 | #define ETH_DMABMR_PBL_4Beat 0x00000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */ |
<> | 144:ef7eb2e8f9f7 | 7914 | #define ETH_DMABMR_PBL_8Beat 0x00000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */ |
<> | 144:ef7eb2e8f9f7 | 7915 | #define ETH_DMABMR_PBL_16Beat 0x00001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */ |
<> | 144:ef7eb2e8f9f7 | 7916 | #define ETH_DMABMR_PBL_32Beat 0x00002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */ |
<> | 144:ef7eb2e8f9f7 | 7917 | #define ETH_DMABMR_PBL_4xPBL_4Beat 0x01000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */ |
<> | 144:ef7eb2e8f9f7 | 7918 | #define ETH_DMABMR_PBL_4xPBL_8Beat 0x01000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */ |
<> | 144:ef7eb2e8f9f7 | 7919 | #define ETH_DMABMR_PBL_4xPBL_16Beat 0x01000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */ |
<> | 144:ef7eb2e8f9f7 | 7920 | #define ETH_DMABMR_PBL_4xPBL_32Beat 0x01000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */ |
<> | 144:ef7eb2e8f9f7 | 7921 | #define ETH_DMABMR_PBL_4xPBL_64Beat 0x01001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */ |
<> | 144:ef7eb2e8f9f7 | 7922 | #define ETH_DMABMR_PBL_4xPBL_128Beat 0x01002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */ |
<> | 144:ef7eb2e8f9f7 | 7923 | #define ETH_DMABMR_EDE 0x00000080U /* Enhanced Descriptor Enable */ |
<> | 144:ef7eb2e8f9f7 | 7924 | #define ETH_DMABMR_DSL 0x0000007CU /* Descriptor Skip Length */ |
<> | 144:ef7eb2e8f9f7 | 7925 | #define ETH_DMABMR_DA 0x00000002U /* DMA arbitration scheme */ |
<> | 144:ef7eb2e8f9f7 | 7926 | #define ETH_DMABMR_SR 0x00000001U /* Software reset */ |
<> | 144:ef7eb2e8f9f7 | 7927 | |
<> | 144:ef7eb2e8f9f7 | 7928 | /* Bit definition for Ethernet DMA Transmit Poll Demand Register */ |
<> | 144:ef7eb2e8f9f7 | 7929 | #define ETH_DMATPDR_TPD 0xFFFFFFFFU /* Transmit poll demand */ |
<> | 144:ef7eb2e8f9f7 | 7930 | |
<> | 144:ef7eb2e8f9f7 | 7931 | /* Bit definition for Ethernet DMA Receive Poll Demand Register */ |
<> | 144:ef7eb2e8f9f7 | 7932 | #define ETH_DMARPDR_RPD 0xFFFFFFFFU /* Receive poll demand */ |
<> | 144:ef7eb2e8f9f7 | 7933 | |
<> | 144:ef7eb2e8f9f7 | 7934 | /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */ |
<> | 144:ef7eb2e8f9f7 | 7935 | #define ETH_DMARDLAR_SRL 0xFFFFFFFFU /* Start of receive list */ |
<> | 144:ef7eb2e8f9f7 | 7936 | |
<> | 144:ef7eb2e8f9f7 | 7937 | /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */ |
<> | 144:ef7eb2e8f9f7 | 7938 | #define ETH_DMATDLAR_STL 0xFFFFFFFFU /* Start of transmit list */ |
<> | 144:ef7eb2e8f9f7 | 7939 | |
<> | 144:ef7eb2e8f9f7 | 7940 | /* Bit definition for Ethernet DMA Status Register */ |
<> | 144:ef7eb2e8f9f7 | 7941 | #define ETH_DMASR_TSTS 0x20000000U /* Time-stamp trigger status */ |
<> | 144:ef7eb2e8f9f7 | 7942 | #define ETH_DMASR_PMTS 0x10000000U /* PMT status */ |
<> | 144:ef7eb2e8f9f7 | 7943 | #define ETH_DMASR_MMCS 0x08000000U /* MMC status */ |
<> | 144:ef7eb2e8f9f7 | 7944 | #define ETH_DMASR_EBS 0x03800000U /* Error bits status */ |
<> | 144:ef7eb2e8f9f7 | 7945 | /* combination with EBS[2:0] for GetFlagStatus function */ |
<> | 144:ef7eb2e8f9f7 | 7946 | #define ETH_DMASR_EBS_DescAccess 0x02000000U /* Error bits 0-data buffer, 1-desc. access */ |
<> | 144:ef7eb2e8f9f7 | 7947 | #define ETH_DMASR_EBS_ReadTransf 0x01000000U /* Error bits 0-write trnsf, 1-read transfr */ |
<> | 144:ef7eb2e8f9f7 | 7948 | #define ETH_DMASR_EBS_DataTransfTx 0x00800000U /* Error bits 0-Rx DMA, 1-Tx DMA */ |
<> | 144:ef7eb2e8f9f7 | 7949 | #define ETH_DMASR_TPS 0x00700000U /* Transmit process state */ |
<> | 144:ef7eb2e8f9f7 | 7950 | #define ETH_DMASR_TPS_Stopped 0x00000000U /* Stopped - Reset or Stop Tx Command issued */ |
<> | 144:ef7eb2e8f9f7 | 7951 | #define ETH_DMASR_TPS_Fetching 0x00100000U /* Running - fetching the Tx descriptor */ |
<> | 144:ef7eb2e8f9f7 | 7952 | #define ETH_DMASR_TPS_Waiting 0x00200000U /* Running - waiting for status */ |
<> | 144:ef7eb2e8f9f7 | 7953 | #define ETH_DMASR_TPS_Reading 0x00300000U /* Running - reading the data from host memory */ |
<> | 144:ef7eb2e8f9f7 | 7954 | #define ETH_DMASR_TPS_Suspended 0x00600000U /* Suspended - Tx Descriptor unavailabe */ |
<> | 144:ef7eb2e8f9f7 | 7955 | #define ETH_DMASR_TPS_Closing 0x00700000U /* Running - closing Rx descriptor */ |
<> | 144:ef7eb2e8f9f7 | 7956 | #define ETH_DMASR_RPS 0x000E0000U /* Receive process state */ |
<> | 144:ef7eb2e8f9f7 | 7957 | #define ETH_DMASR_RPS_Stopped 0x00000000U /* Stopped - Reset or Stop Rx Command issued */ |
<> | 144:ef7eb2e8f9f7 | 7958 | #define ETH_DMASR_RPS_Fetching 0x00020000U /* Running - fetching the Rx descriptor */ |
<> | 144:ef7eb2e8f9f7 | 7959 | #define ETH_DMASR_RPS_Waiting 0x00060000U /* Running - waiting for packet */ |
<> | 144:ef7eb2e8f9f7 | 7960 | #define ETH_DMASR_RPS_Suspended 0x00080000U /* Suspended - Rx Descriptor unavailable */ |
<> | 144:ef7eb2e8f9f7 | 7961 | #define ETH_DMASR_RPS_Closing 0x000A0000U /* Running - closing descriptor */ |
<> | 144:ef7eb2e8f9f7 | 7962 | #define ETH_DMASR_RPS_Queuing 0x000E0000U /* Running - queuing the recieve frame into host memory */ |
<> | 144:ef7eb2e8f9f7 | 7963 | #define ETH_DMASR_NIS 0x00010000U /* Normal interrupt summary */ |
<> | 144:ef7eb2e8f9f7 | 7964 | #define ETH_DMASR_AIS 0x00008000U /* Abnormal interrupt summary */ |
<> | 144:ef7eb2e8f9f7 | 7965 | #define ETH_DMASR_ERS 0x00004000U /* Early receive status */ |
<> | 144:ef7eb2e8f9f7 | 7966 | #define ETH_DMASR_FBES 0x00002000U /* Fatal bus error status */ |
<> | 144:ef7eb2e8f9f7 | 7967 | #define ETH_DMASR_ETS 0x00000400U /* Early transmit status */ |
<> | 144:ef7eb2e8f9f7 | 7968 | #define ETH_DMASR_RWTS 0x00000200U /* Receive watchdog timeout status */ |
<> | 144:ef7eb2e8f9f7 | 7969 | #define ETH_DMASR_RPSS 0x00000100U /* Receive process stopped status */ |
<> | 144:ef7eb2e8f9f7 | 7970 | #define ETH_DMASR_RBUS 0x00000080U /* Receive buffer unavailable status */ |
<> | 144:ef7eb2e8f9f7 | 7971 | #define ETH_DMASR_RS 0x00000040U /* Receive status */ |
<> | 144:ef7eb2e8f9f7 | 7972 | #define ETH_DMASR_TUS 0x00000020U /* Transmit underflow status */ |
<> | 144:ef7eb2e8f9f7 | 7973 | #define ETH_DMASR_ROS 0x00000010U /* Receive overflow status */ |
<> | 144:ef7eb2e8f9f7 | 7974 | #define ETH_DMASR_TJTS 0x00000008U /* Transmit jabber timeout status */ |
<> | 144:ef7eb2e8f9f7 | 7975 | #define ETH_DMASR_TBUS 0x00000004U /* Transmit buffer unavailable status */ |
<> | 144:ef7eb2e8f9f7 | 7976 | #define ETH_DMASR_TPSS 0x00000002U /* Transmit process stopped status */ |
<> | 144:ef7eb2e8f9f7 | 7977 | #define ETH_DMASR_TS 0x00000001U /* Transmit status */ |
<> | 144:ef7eb2e8f9f7 | 7978 | |
<> | 144:ef7eb2e8f9f7 | 7979 | /* Bit definition for Ethernet DMA Operation Mode Register */ |
<> | 144:ef7eb2e8f9f7 | 7980 | #define ETH_DMAOMR_DTCEFD 0x04000000U /* Disable Dropping of TCP/IP checksum error frames */ |
<> | 144:ef7eb2e8f9f7 | 7981 | #define ETH_DMAOMR_RSF 0x02000000U /* Receive store and forward */ |
<> | 144:ef7eb2e8f9f7 | 7982 | #define ETH_DMAOMR_DFRF 0x01000000U /* Disable flushing of received frames */ |
<> | 144:ef7eb2e8f9f7 | 7983 | #define ETH_DMAOMR_TSF 0x00200000U /* Transmit store and forward */ |
<> | 144:ef7eb2e8f9f7 | 7984 | #define ETH_DMAOMR_FTF 0x00100000U /* Flush transmit FIFO */ |
<> | 144:ef7eb2e8f9f7 | 7985 | #define ETH_DMAOMR_TTC 0x0001C000U /* Transmit threshold control */ |
<> | 144:ef7eb2e8f9f7 | 7986 | #define ETH_DMAOMR_TTC_64Bytes 0x00000000U /* threshold level of the MTL Transmit FIFO is 64 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7987 | #define ETH_DMAOMR_TTC_128Bytes 0x00004000U /* threshold level of the MTL Transmit FIFO is 128 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7988 | #define ETH_DMAOMR_TTC_192Bytes 0x00008000U /* threshold level of the MTL Transmit FIFO is 192 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7989 | #define ETH_DMAOMR_TTC_256Bytes 0x0000C000U /* threshold level of the MTL Transmit FIFO is 256 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7990 | #define ETH_DMAOMR_TTC_40Bytes 0x00010000U /* threshold level of the MTL Transmit FIFO is 40 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7991 | #define ETH_DMAOMR_TTC_32Bytes 0x00014000U /* threshold level of the MTL Transmit FIFO is 32 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7992 | #define ETH_DMAOMR_TTC_24Bytes 0x00018000U /* threshold level of the MTL Transmit FIFO is 24 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7993 | #define ETH_DMAOMR_TTC_16Bytes 0x0001C000U /* threshold level of the MTL Transmit FIFO is 16 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7994 | #define ETH_DMAOMR_ST 0x00002000U /* Start/stop transmission command */ |
<> | 144:ef7eb2e8f9f7 | 7995 | #define ETH_DMAOMR_FEF 0x00000080U /* Forward error frames */ |
<> | 144:ef7eb2e8f9f7 | 7996 | #define ETH_DMAOMR_FUGF 0x00000040U /* Forward undersized good frames */ |
<> | 144:ef7eb2e8f9f7 | 7997 | #define ETH_DMAOMR_RTC 0x00000018U /* receive threshold control */ |
<> | 144:ef7eb2e8f9f7 | 7998 | #define ETH_DMAOMR_RTC_64Bytes 0x00000000U /* threshold level of the MTL Receive FIFO is 64 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 7999 | #define ETH_DMAOMR_RTC_32Bytes 0x00000008U /* threshold level of the MTL Receive FIFO is 32 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 8000 | #define ETH_DMAOMR_RTC_96Bytes 0x00000010U /* threshold level of the MTL Receive FIFO is 96 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 8001 | #define ETH_DMAOMR_RTC_128Bytes 0x00000018U /* threshold level of the MTL Receive FIFO is 128 Bytes */ |
<> | 144:ef7eb2e8f9f7 | 8002 | #define ETH_DMAOMR_OSF 0x00000004U /* operate on second frame */ |
<> | 144:ef7eb2e8f9f7 | 8003 | #define ETH_DMAOMR_SR 0x00000002U /* Start/stop receive */ |
<> | 144:ef7eb2e8f9f7 | 8004 | |
<> | 144:ef7eb2e8f9f7 | 8005 | /* Bit definition for Ethernet DMA Interrupt Enable Register */ |
<> | 144:ef7eb2e8f9f7 | 8006 | #define ETH_DMAIER_NISE 0x00010000U /* Normal interrupt summary enable */ |
<> | 144:ef7eb2e8f9f7 | 8007 | #define ETH_DMAIER_AISE 0x00008000U /* Abnormal interrupt summary enable */ |
<> | 144:ef7eb2e8f9f7 | 8008 | #define ETH_DMAIER_ERIE 0x00004000U /* Early receive interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8009 | #define ETH_DMAIER_FBEIE 0x00002000U /* Fatal bus error interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8010 | #define ETH_DMAIER_ETIE 0x00000400U /* Early transmit interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8011 | #define ETH_DMAIER_RWTIE 0x00000200U /* Receive watchdog timeout interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8012 | #define ETH_DMAIER_RPSIE 0x00000100U /* Receive process stopped interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8013 | #define ETH_DMAIER_RBUIE 0x00000080U /* Receive buffer unavailable interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8014 | #define ETH_DMAIER_RIE 0x00000040U /* Receive interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8015 | #define ETH_DMAIER_TUIE 0x00000020U /* Transmit Underflow interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8016 | #define ETH_DMAIER_ROIE 0x00000010U /* Receive Overflow interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8017 | #define ETH_DMAIER_TJTIE 0x00000008U /* Transmit jabber timeout interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8018 | #define ETH_DMAIER_TBUIE 0x00000004U /* Transmit buffer unavailable interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8019 | #define ETH_DMAIER_TPSIE 0x00000002U /* Transmit process stopped interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8020 | #define ETH_DMAIER_TIE 0x00000001U /* Transmit interrupt enable */ |
<> | 144:ef7eb2e8f9f7 | 8021 | |
<> | 144:ef7eb2e8f9f7 | 8022 | /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */ |
<> | 144:ef7eb2e8f9f7 | 8023 | #define ETH_DMAMFBOCR_OFOC 0x10000000U /* Overflow bit for FIFO overflow counter */ |
<> | 144:ef7eb2e8f9f7 | 8024 | #define ETH_DMAMFBOCR_MFA 0x0FFE0000U /* Number of frames missed by the application */ |
<> | 144:ef7eb2e8f9f7 | 8025 | #define ETH_DMAMFBOCR_OMFC 0x00010000U /* Overflow bit for missed frame counter */ |
<> | 144:ef7eb2e8f9f7 | 8026 | #define ETH_DMAMFBOCR_MFC 0x0000FFFFU /* Number of frames missed by the controller */ |
<> | 144:ef7eb2e8f9f7 | 8027 | |
<> | 144:ef7eb2e8f9f7 | 8028 | /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */ |
<> | 144:ef7eb2e8f9f7 | 8029 | #define ETH_DMACHTDR_HTDAP 0xFFFFFFFFU /* Host transmit descriptor address pointer */ |
<> | 144:ef7eb2e8f9f7 | 8030 | |
<> | 144:ef7eb2e8f9f7 | 8031 | /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */ |
<> | 144:ef7eb2e8f9f7 | 8032 | #define ETH_DMACHRDR_HRDAP 0xFFFFFFFFU /* Host receive descriptor address pointer */ |
<> | 144:ef7eb2e8f9f7 | 8033 | |
<> | 144:ef7eb2e8f9f7 | 8034 | /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */ |
<> | 144:ef7eb2e8f9f7 | 8035 | #define ETH_DMACHTBAR_HTBAP 0xFFFFFFFFU /* Host transmit buffer address pointer */ |
<> | 144:ef7eb2e8f9f7 | 8036 | |
<> | 144:ef7eb2e8f9f7 | 8037 | /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */ |
<> | 144:ef7eb2e8f9f7 | 8038 | #define ETH_DMACHRBAR_HRBAP 0xFFFFFFFFU /* Host receive buffer address pointer */ |
<> | 144:ef7eb2e8f9f7 | 8039 | |
<> | 144:ef7eb2e8f9f7 | 8040 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 8041 | /* */ |
<> | 144:ef7eb2e8f9f7 | 8042 | /* USB_OTG */ |
<> | 144:ef7eb2e8f9f7 | 8043 | /* */ |
<> | 144:ef7eb2e8f9f7 | 8044 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 8045 | /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8046 | #define USB_OTG_GOTGCTL_SRQSCS 0x00000001U /*!< Session request success */ |
<> | 144:ef7eb2e8f9f7 | 8047 | #define USB_OTG_GOTGCTL_SRQ 0x00000002U /*!< Session request */ |
<> | 144:ef7eb2e8f9f7 | 8048 | #define USB_OTG_GOTGCTL_HNGSCS 0x00000100U /*!< Host negotiation success */ |
<> | 144:ef7eb2e8f9f7 | 8049 | #define USB_OTG_GOTGCTL_HNPRQ 0x00000200U /*!< HNP request */ |
<> | 144:ef7eb2e8f9f7 | 8050 | #define USB_OTG_GOTGCTL_HSHNPEN 0x00000400U /*!< Host set HNP enable */ |
<> | 144:ef7eb2e8f9f7 | 8051 | #define USB_OTG_GOTGCTL_DHNPEN 0x00000800U /*!< Device HNP enabled */ |
<> | 144:ef7eb2e8f9f7 | 8052 | #define USB_OTG_GOTGCTL_CIDSTS 0x00010000U /*!< Connector ID status */ |
<> | 144:ef7eb2e8f9f7 | 8053 | #define USB_OTG_GOTGCTL_DBCT 0x00020000U /*!< Long/short debounce time */ |
<> | 144:ef7eb2e8f9f7 | 8054 | #define USB_OTG_GOTGCTL_ASVLD 0x00040000U /*!< A-session valid */ |
<> | 144:ef7eb2e8f9f7 | 8055 | #define USB_OTG_GOTGCTL_BSVLD 0x00080000U /*!< B-session valid */ |
<> | 144:ef7eb2e8f9f7 | 8056 | |
<> | 144:ef7eb2e8f9f7 | 8057 | /******************** Bit definition forUSB_OTG_HCFG register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8058 | |
<> | 144:ef7eb2e8f9f7 | 8059 | #define USB_OTG_HCFG_FSLSPCS 0x00000003U /*!< FS/LS PHY clock select */ |
<> | 144:ef7eb2e8f9f7 | 8060 | #define USB_OTG_HCFG_FSLSPCS_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8061 | #define USB_OTG_HCFG_FSLSPCS_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8062 | #define USB_OTG_HCFG_FSLSS 0x00000004U /*!< FS- and LS-only support */ |
<> | 144:ef7eb2e8f9f7 | 8063 | |
<> | 144:ef7eb2e8f9f7 | 8064 | /******************** Bit definition forUSB_OTG_DCFG register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8065 | |
<> | 144:ef7eb2e8f9f7 | 8066 | #define USB_OTG_DCFG_DSPD 0x00000003U /*!< Device speed */ |
<> | 144:ef7eb2e8f9f7 | 8067 | #define USB_OTG_DCFG_DSPD_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8068 | #define USB_OTG_DCFG_DSPD_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8069 | #define USB_OTG_DCFG_NZLSOHSK 0x00000004U /*!< Nonzero-length status OUT handshake */ |
<> | 144:ef7eb2e8f9f7 | 8070 | |
<> | 144:ef7eb2e8f9f7 | 8071 | #define USB_OTG_DCFG_DAD 0x000007F0U /*!< Device address */ |
<> | 144:ef7eb2e8f9f7 | 8072 | #define USB_OTG_DCFG_DAD_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8073 | #define USB_OTG_DCFG_DAD_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8074 | #define USB_OTG_DCFG_DAD_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8075 | #define USB_OTG_DCFG_DAD_3 0x00000080U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8076 | #define USB_OTG_DCFG_DAD_4 0x00000100U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8077 | #define USB_OTG_DCFG_DAD_5 0x00000200U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8078 | #define USB_OTG_DCFG_DAD_6 0x00000400U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8079 | |
<> | 144:ef7eb2e8f9f7 | 8080 | #define USB_OTG_DCFG_PFIVL 0x00001800U /*!< Periodic (micro)frame interval */ |
<> | 144:ef7eb2e8f9f7 | 8081 | #define USB_OTG_DCFG_PFIVL_0 0x00000800U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8082 | #define USB_OTG_DCFG_PFIVL_1 0x00001000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8083 | |
<> | 144:ef7eb2e8f9f7 | 8084 | #define USB_OTG_DCFG_PERSCHIVL 0x03000000U /*!< Periodic scheduling interval */ |
<> | 144:ef7eb2e8f9f7 | 8085 | #define USB_OTG_DCFG_PERSCHIVL_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8086 | #define USB_OTG_DCFG_PERSCHIVL_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8087 | |
<> | 144:ef7eb2e8f9f7 | 8088 | /******************** Bit definition forUSB_OTG_PCGCR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8089 | #define USB_OTG_PCGCR_STPPCLK 0x00000001U /*!< Stop PHY clock */ |
<> | 144:ef7eb2e8f9f7 | 8090 | #define USB_OTG_PCGCR_GATEHCLK 0x00000002U /*!< Gate HCLK */ |
<> | 144:ef7eb2e8f9f7 | 8091 | #define USB_OTG_PCGCR_PHYSUSP 0x00000010U /*!< PHY suspended */ |
<> | 144:ef7eb2e8f9f7 | 8092 | |
<> | 144:ef7eb2e8f9f7 | 8093 | /******************** Bit definition forUSB_OTG_GOTGINT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8094 | #define USB_OTG_GOTGINT_SEDET 0x00000004U /*!< Session end detected */ |
<> | 144:ef7eb2e8f9f7 | 8095 | #define USB_OTG_GOTGINT_SRSSCHG 0x00000100U /*!< Session request success status change */ |
<> | 144:ef7eb2e8f9f7 | 8096 | #define USB_OTG_GOTGINT_HNSSCHG 0x00000200U /*!< Host negotiation success status change */ |
<> | 144:ef7eb2e8f9f7 | 8097 | #define USB_OTG_GOTGINT_HNGDET 0x00020000U /*!< Host negotiation detected */ |
<> | 144:ef7eb2e8f9f7 | 8098 | #define USB_OTG_GOTGINT_ADTOCHG 0x00040000U /*!< A-device timeout change */ |
<> | 144:ef7eb2e8f9f7 | 8099 | #define USB_OTG_GOTGINT_DBCDNE 0x00080000U /*!< Debounce done */ |
<> | 144:ef7eb2e8f9f7 | 8100 | |
<> | 144:ef7eb2e8f9f7 | 8101 | /******************** Bit definition forUSB_OTG_DCTL register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8102 | #define USB_OTG_DCTL_RWUSIG 0x00000001U /*!< Remote wakeup signaling */ |
<> | 144:ef7eb2e8f9f7 | 8103 | #define USB_OTG_DCTL_SDIS 0x00000002U /*!< Soft disconnect */ |
<> | 144:ef7eb2e8f9f7 | 8104 | #define USB_OTG_DCTL_GINSTS 0x00000004U /*!< Global IN NAK status */ |
<> | 144:ef7eb2e8f9f7 | 8105 | #define USB_OTG_DCTL_GONSTS 0x00000008U /*!< Global OUT NAK status */ |
<> | 144:ef7eb2e8f9f7 | 8106 | |
<> | 144:ef7eb2e8f9f7 | 8107 | #define USB_OTG_DCTL_TCTL 0x00000070U /*!< Test control */ |
<> | 144:ef7eb2e8f9f7 | 8108 | #define USB_OTG_DCTL_TCTL_0 0x00000010U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8109 | #define USB_OTG_DCTL_TCTL_1 0x00000020U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8110 | #define USB_OTG_DCTL_TCTL_2 0x00000040U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8111 | #define USB_OTG_DCTL_SGINAK 0x00000080U /*!< Set global IN NAK */ |
<> | 144:ef7eb2e8f9f7 | 8112 | #define USB_OTG_DCTL_CGINAK 0x00000100U /*!< Clear global IN NAK */ |
<> | 144:ef7eb2e8f9f7 | 8113 | #define USB_OTG_DCTL_SGONAK 0x00000200U /*!< Set global OUT NAK */ |
<> | 144:ef7eb2e8f9f7 | 8114 | #define USB_OTG_DCTL_CGONAK 0x00000400U /*!< Clear global OUT NAK */ |
<> | 144:ef7eb2e8f9f7 | 8115 | #define USB_OTG_DCTL_POPRGDNE 0x00000800U /*!< Power-on programming done */ |
<> | 144:ef7eb2e8f9f7 | 8116 | |
<> | 144:ef7eb2e8f9f7 | 8117 | /******************** Bit definition forUSB_OTG_HFIR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8118 | #define USB_OTG_HFIR_FRIVL 0x0000FFFFU /*!< Frame interval */ |
<> | 144:ef7eb2e8f9f7 | 8119 | |
<> | 144:ef7eb2e8f9f7 | 8120 | /******************** Bit definition forUSB_OTG_HFNUM register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8121 | #define USB_OTG_HFNUM_FRNUM 0x0000FFFFU /*!< Frame number */ |
<> | 144:ef7eb2e8f9f7 | 8122 | #define USB_OTG_HFNUM_FTREM 0xFFFF0000U /*!< Frame time remaining */ |
<> | 144:ef7eb2e8f9f7 | 8123 | |
<> | 144:ef7eb2e8f9f7 | 8124 | /******************** Bit definition forUSB_OTG_DSTS register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8125 | #define USB_OTG_DSTS_SUSPSTS 0x00000001U /*!< Suspend status */ |
<> | 144:ef7eb2e8f9f7 | 8126 | |
<> | 144:ef7eb2e8f9f7 | 8127 | #define USB_OTG_DSTS_ENUMSPD 0x00000006U /*!< Enumerated speed */ |
<> | 144:ef7eb2e8f9f7 | 8128 | #define USB_OTG_DSTS_ENUMSPD_0 0x00000002U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8129 | #define USB_OTG_DSTS_ENUMSPD_1 0x00000004U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8130 | #define USB_OTG_DSTS_EERR 0x00000008U /*!< Erratic error */ |
<> | 144:ef7eb2e8f9f7 | 8131 | #define USB_OTG_DSTS_FNSOF 0x003FFF00U /*!< Frame number of the received SOF */ |
<> | 144:ef7eb2e8f9f7 | 8132 | |
<> | 144:ef7eb2e8f9f7 | 8133 | /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8134 | #define USB_OTG_GAHBCFG_GINT 0x00000001U /*!< Global interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8135 | |
<> | 144:ef7eb2e8f9f7 | 8136 | #define USB_OTG_GAHBCFG_HBSTLEN 0x0000001EU /*!< Burst length/type */ |
<> | 144:ef7eb2e8f9f7 | 8137 | #define USB_OTG_GAHBCFG_HBSTLEN_0 0x00000002U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8138 | #define USB_OTG_GAHBCFG_HBSTLEN_1 0x00000004U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8139 | #define USB_OTG_GAHBCFG_HBSTLEN_2 0x00000008U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8140 | #define USB_OTG_GAHBCFG_HBSTLEN_3 0x00000010U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8141 | #define USB_OTG_GAHBCFG_DMAEN 0x00000020U /*!< DMA enable */ |
<> | 144:ef7eb2e8f9f7 | 8142 | #define USB_OTG_GAHBCFG_TXFELVL 0x00000080U /*!< TxFIFO empty level */ |
<> | 144:ef7eb2e8f9f7 | 8143 | #define USB_OTG_GAHBCFG_PTXFELVL 0x00000100U /*!< Periodic TxFIFO empty level */ |
<> | 144:ef7eb2e8f9f7 | 8144 | |
<> | 144:ef7eb2e8f9f7 | 8145 | /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8146 | |
<> | 144:ef7eb2e8f9f7 | 8147 | #define USB_OTG_GUSBCFG_TOCAL 0x00000007U /*!< FS timeout calibration */ |
<> | 144:ef7eb2e8f9f7 | 8148 | #define USB_OTG_GUSBCFG_TOCAL_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8149 | #define USB_OTG_GUSBCFG_TOCAL_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8150 | #define USB_OTG_GUSBCFG_TOCAL_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8151 | #define USB_OTG_GUSBCFG_PHYSEL 0x00000040U /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */ |
<> | 144:ef7eb2e8f9f7 | 8152 | #define USB_OTG_GUSBCFG_SRPCAP 0x00000100U /*!< SRP-capable */ |
<> | 144:ef7eb2e8f9f7 | 8153 | #define USB_OTG_GUSBCFG_HNPCAP 0x00000200U /*!< HNP-capable */ |
<> | 144:ef7eb2e8f9f7 | 8154 | |
<> | 144:ef7eb2e8f9f7 | 8155 | #define USB_OTG_GUSBCFG_TRDT 0x00003C00U /*!< USB turnaround time */ |
<> | 144:ef7eb2e8f9f7 | 8156 | #define USB_OTG_GUSBCFG_TRDT_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8157 | #define USB_OTG_GUSBCFG_TRDT_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8158 | #define USB_OTG_GUSBCFG_TRDT_2 0x00001000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8159 | #define USB_OTG_GUSBCFG_TRDT_3 0x00002000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8160 | #define USB_OTG_GUSBCFG_PHYLPCS 0x00008000U /*!< PHY Low-power clock select */ |
<> | 144:ef7eb2e8f9f7 | 8161 | #define USB_OTG_GUSBCFG_ULPIFSLS 0x00020000U /*!< ULPI FS/LS select */ |
<> | 144:ef7eb2e8f9f7 | 8162 | #define USB_OTG_GUSBCFG_ULPIAR 0x00040000U /*!< ULPI Auto-resume */ |
<> | 144:ef7eb2e8f9f7 | 8163 | #define USB_OTG_GUSBCFG_ULPICSM 0x00080000U /*!< ULPI Clock SuspendM */ |
<> | 144:ef7eb2e8f9f7 | 8164 | #define USB_OTG_GUSBCFG_ULPIEVBUSD 0x00100000U /*!< ULPI External VBUS Drive */ |
<> | 144:ef7eb2e8f9f7 | 8165 | #define USB_OTG_GUSBCFG_ULPIEVBUSI 0x00200000U /*!< ULPI external VBUS indicator */ |
<> | 144:ef7eb2e8f9f7 | 8166 | #define USB_OTG_GUSBCFG_TSDPS 0x00400000U /*!< TermSel DLine pulsing selection */ |
<> | 144:ef7eb2e8f9f7 | 8167 | #define USB_OTG_GUSBCFG_PCCI 0x00800000U /*!< Indicator complement */ |
<> | 144:ef7eb2e8f9f7 | 8168 | #define USB_OTG_GUSBCFG_PTCI 0x01000000U /*!< Indicator pass through */ |
<> | 144:ef7eb2e8f9f7 | 8169 | #define USB_OTG_GUSBCFG_ULPIIPD 0x02000000U /*!< ULPI interface protect disable */ |
<> | 144:ef7eb2e8f9f7 | 8170 | #define USB_OTG_GUSBCFG_FHMOD 0x20000000U /*!< Forced host mode */ |
<> | 144:ef7eb2e8f9f7 | 8171 | #define USB_OTG_GUSBCFG_FDMOD 0x40000000U /*!< Forced peripheral mode */ |
<> | 144:ef7eb2e8f9f7 | 8172 | #define USB_OTG_GUSBCFG_CTXPKT 0x80000000U /*!< Corrupt Tx packet */ |
<> | 144:ef7eb2e8f9f7 | 8173 | |
<> | 144:ef7eb2e8f9f7 | 8174 | /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8175 | #define USB_OTG_GRSTCTL_CSRST 0x00000001U /*!< Core soft reset */ |
<> | 144:ef7eb2e8f9f7 | 8176 | #define USB_OTG_GRSTCTL_HSRST 0x00000002U /*!< HCLK soft reset */ |
<> | 144:ef7eb2e8f9f7 | 8177 | #define USB_OTG_GRSTCTL_FCRST 0x00000004U /*!< Host frame counter reset */ |
<> | 144:ef7eb2e8f9f7 | 8178 | #define USB_OTG_GRSTCTL_RXFFLSH 0x00000010U /*!< RxFIFO flush */ |
<> | 144:ef7eb2e8f9f7 | 8179 | #define USB_OTG_GRSTCTL_TXFFLSH 0x00000020U /*!< TxFIFO flush */ |
<> | 144:ef7eb2e8f9f7 | 8180 | |
<> | 144:ef7eb2e8f9f7 | 8181 | #define USB_OTG_GRSTCTL_TXFNUM 0x000007C0U /*!< TxFIFO number */ |
<> | 144:ef7eb2e8f9f7 | 8182 | #define USB_OTG_GRSTCTL_TXFNUM_0 0x00000040U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8183 | #define USB_OTG_GRSTCTL_TXFNUM_1 0x00000080U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8184 | #define USB_OTG_GRSTCTL_TXFNUM_2 0x00000100U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8185 | #define USB_OTG_GRSTCTL_TXFNUM_3 0x00000200U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8186 | #define USB_OTG_GRSTCTL_TXFNUM_4 0x00000400U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8187 | #define USB_OTG_GRSTCTL_DMAREQ 0x40000000U /*!< DMA request signal */ |
<> | 144:ef7eb2e8f9f7 | 8188 | #define USB_OTG_GRSTCTL_AHBIDL 0x80000000U /*!< AHB master idle */ |
<> | 144:ef7eb2e8f9f7 | 8189 | |
<> | 144:ef7eb2e8f9f7 | 8190 | /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8191 | #define USB_OTG_DIEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8192 | #define USB_OTG_DIEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8193 | #define USB_OTG_DIEPMSK_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */ |
<> | 144:ef7eb2e8f9f7 | 8194 | #define USB_OTG_DIEPMSK_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */ |
<> | 144:ef7eb2e8f9f7 | 8195 | #define USB_OTG_DIEPMSK_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */ |
<> | 144:ef7eb2e8f9f7 | 8196 | #define USB_OTG_DIEPMSK_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */ |
<> | 144:ef7eb2e8f9f7 | 8197 | #define USB_OTG_DIEPMSK_TXFURM 0x00000100U /*!< FIFO underrun mask */ |
<> | 144:ef7eb2e8f9f7 | 8198 | #define USB_OTG_DIEPMSK_BIM 0x00000200U /*!< BNA interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8199 | |
<> | 144:ef7eb2e8f9f7 | 8200 | /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8201 | #define USB_OTG_HPTXSTS_PTXFSAVL 0x0000FFFFU /*!< Periodic transmit data FIFO space available */ |
<> | 144:ef7eb2e8f9f7 | 8202 | |
<> | 144:ef7eb2e8f9f7 | 8203 | #define USB_OTG_HPTXSTS_PTXQSAV 0x00FF0000U /*!< Periodic transmit request queue space available */ |
<> | 144:ef7eb2e8f9f7 | 8204 | #define USB_OTG_HPTXSTS_PTXQSAV_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8205 | #define USB_OTG_HPTXSTS_PTXQSAV_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8206 | #define USB_OTG_HPTXSTS_PTXQSAV_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8207 | #define USB_OTG_HPTXSTS_PTXQSAV_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8208 | #define USB_OTG_HPTXSTS_PTXQSAV_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8209 | #define USB_OTG_HPTXSTS_PTXQSAV_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8210 | #define USB_OTG_HPTXSTS_PTXQSAV_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8211 | #define USB_OTG_HPTXSTS_PTXQSAV_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 8212 | |
<> | 144:ef7eb2e8f9f7 | 8213 | #define USB_OTG_HPTXSTS_PTXQTOP 0xFF000000U /*!< Top of the periodic transmit request queue */ |
<> | 144:ef7eb2e8f9f7 | 8214 | #define USB_OTG_HPTXSTS_PTXQTOP_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8215 | #define USB_OTG_HPTXSTS_PTXQTOP_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8216 | #define USB_OTG_HPTXSTS_PTXQTOP_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8217 | #define USB_OTG_HPTXSTS_PTXQTOP_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8218 | #define USB_OTG_HPTXSTS_PTXQTOP_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8219 | #define USB_OTG_HPTXSTS_PTXQTOP_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8220 | #define USB_OTG_HPTXSTS_PTXQTOP_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8221 | #define USB_OTG_HPTXSTS_PTXQTOP_7 0x80000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 8222 | |
<> | 144:ef7eb2e8f9f7 | 8223 | /******************** Bit definition forUSB_OTG_HAINT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8224 | #define USB_OTG_HAINT_HAINT 0x0000FFFFU /*!< Channel interrupts */ |
<> | 144:ef7eb2e8f9f7 | 8225 | |
<> | 144:ef7eb2e8f9f7 | 8226 | /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8227 | #define USB_OTG_DOEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8228 | #define USB_OTG_DOEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8229 | #define USB_OTG_DOEPMSK_STUPM 0x00000008U /*!< SETUP phase done mask */ |
<> | 144:ef7eb2e8f9f7 | 8230 | #define USB_OTG_DOEPMSK_OTEPDM 0x00000010U /*!< OUT token received when endpoint disabled mask */ |
<> | 144:ef7eb2e8f9f7 | 8231 | #define USB_OTG_DOEPMSK_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received mask */ |
<> | 144:ef7eb2e8f9f7 | 8232 | #define USB_OTG_DOEPMSK_OPEM 0x00000100U /*!< OUT packet error mask */ |
<> | 144:ef7eb2e8f9f7 | 8233 | #define USB_OTG_DOEPMSK_BOIM 0x00000200U /*!< BNA interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8234 | |
<> | 144:ef7eb2e8f9f7 | 8235 | /******************** Bit definition forUSB_OTG_GINTSTS register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8236 | #define USB_OTG_GINTSTS_CMOD 0x00000001U /*!< Current mode of operation */ |
<> | 144:ef7eb2e8f9f7 | 8237 | #define USB_OTG_GINTSTS_MMIS 0x00000002U /*!< Mode mismatch interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8238 | #define USB_OTG_GINTSTS_OTGINT 0x00000004U /*!< OTG interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8239 | #define USB_OTG_GINTSTS_SOF 0x00000008U /*!< Start of frame */ |
<> | 144:ef7eb2e8f9f7 | 8240 | #define USB_OTG_GINTSTS_RXFLVL 0x00000010U /*!< RxFIFO nonempty */ |
<> | 144:ef7eb2e8f9f7 | 8241 | #define USB_OTG_GINTSTS_NPTXFE 0x00000020U /*!< Nonperiodic TxFIFO empty */ |
<> | 144:ef7eb2e8f9f7 | 8242 | #define USB_OTG_GINTSTS_GINAKEFF 0x00000040U /*!< Global IN nonperiodic NAK effective */ |
<> | 144:ef7eb2e8f9f7 | 8243 | #define USB_OTG_GINTSTS_BOUTNAKEFF 0x00000080U /*!< Global OUT NAK effective */ |
<> | 144:ef7eb2e8f9f7 | 8244 | #define USB_OTG_GINTSTS_ESUSP 0x00000400U /*!< Early suspend */ |
<> | 144:ef7eb2e8f9f7 | 8245 | #define USB_OTG_GINTSTS_USBSUSP 0x00000800U /*!< USB suspend */ |
<> | 144:ef7eb2e8f9f7 | 8246 | #define USB_OTG_GINTSTS_USBRST 0x00001000U /*!< USB reset */ |
<> | 144:ef7eb2e8f9f7 | 8247 | #define USB_OTG_GINTSTS_ENUMDNE 0x00002000U /*!< Enumeration done */ |
<> | 144:ef7eb2e8f9f7 | 8248 | #define USB_OTG_GINTSTS_ISOODRP 0x00004000U /*!< Isochronous OUT packet dropped interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8249 | #define USB_OTG_GINTSTS_EOPF 0x00008000U /*!< End of periodic frame interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8250 | #define USB_OTG_GINTSTS_IEPINT 0x00040000U /*!< IN endpoint interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8251 | #define USB_OTG_GINTSTS_OEPINT 0x00080000U /*!< OUT endpoint interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8252 | #define USB_OTG_GINTSTS_IISOIXFR 0x00100000U /*!< Incomplete isochronous IN transfer */ |
<> | 144:ef7eb2e8f9f7 | 8253 | #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT 0x00200000U /*!< Incomplete periodic transfer */ |
<> | 144:ef7eb2e8f9f7 | 8254 | #define USB_OTG_GINTSTS_DATAFSUSP 0x00400000U /*!< Data fetch suspended */ |
<> | 144:ef7eb2e8f9f7 | 8255 | #define USB_OTG_GINTSTS_HPRTINT 0x01000000U /*!< Host port interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8256 | #define USB_OTG_GINTSTS_HCINT 0x02000000U /*!< Host channels interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8257 | #define USB_OTG_GINTSTS_PTXFE 0x04000000U /*!< Periodic TxFIFO empty */ |
<> | 144:ef7eb2e8f9f7 | 8258 | #define USB_OTG_GINTSTS_CIDSCHG 0x10000000U /*!< Connector ID status change */ |
<> | 144:ef7eb2e8f9f7 | 8259 | #define USB_OTG_GINTSTS_DISCINT 0x20000000U /*!< Disconnect detected interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8260 | #define USB_OTG_GINTSTS_SRQINT 0x40000000U /*!< Session request/new session detected interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8261 | #define USB_OTG_GINTSTS_WKUINT 0x80000000U /*!< Resume/remote wakeup detected interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8262 | |
<> | 144:ef7eb2e8f9f7 | 8263 | /******************** Bit definition forUSB_OTG_GINTMSK register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8264 | #define USB_OTG_GINTMSK_MMISM 0x00000002U /*!< Mode mismatch interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8265 | #define USB_OTG_GINTMSK_OTGINT 0x00000004U /*!< OTG interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8266 | #define USB_OTG_GINTMSK_SOFM 0x00000008U /*!< Start of frame mask */ |
<> | 144:ef7eb2e8f9f7 | 8267 | #define USB_OTG_GINTMSK_RXFLVLM 0x00000010U /*!< Receive FIFO nonempty mask */ |
<> | 144:ef7eb2e8f9f7 | 8268 | #define USB_OTG_GINTMSK_NPTXFEM 0x00000020U /*!< Nonperiodic TxFIFO empty mask */ |
<> | 144:ef7eb2e8f9f7 | 8269 | #define USB_OTG_GINTMSK_GINAKEFFM 0x00000040U /*!< Global nonperiodic IN NAK effective mask */ |
<> | 144:ef7eb2e8f9f7 | 8270 | #define USB_OTG_GINTMSK_GONAKEFFM 0x00000080U /*!< Global OUT NAK effective mask */ |
<> | 144:ef7eb2e8f9f7 | 8271 | #define USB_OTG_GINTMSK_ESUSPM 0x00000400U /*!< Early suspend mask */ |
<> | 144:ef7eb2e8f9f7 | 8272 | #define USB_OTG_GINTMSK_USBSUSPM 0x00000800U /*!< USB suspend mask */ |
<> | 144:ef7eb2e8f9f7 | 8273 | #define USB_OTG_GINTMSK_USBRST 0x00001000U /*!< USB reset mask */ |
<> | 144:ef7eb2e8f9f7 | 8274 | #define USB_OTG_GINTMSK_ENUMDNEM 0x00002000U /*!< Enumeration done mask */ |
<> | 144:ef7eb2e8f9f7 | 8275 | #define USB_OTG_GINTMSK_ISOODRPM 0x00004000U /*!< Isochronous OUT packet dropped interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8276 | #define USB_OTG_GINTMSK_EOPFM 0x00008000U /*!< End of periodic frame interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8277 | #define USB_OTG_GINTMSK_EPMISM 0x00020000U /*!< Endpoint mismatch interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8278 | #define USB_OTG_GINTMSK_IEPINT 0x00040000U /*!< IN endpoints interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8279 | #define USB_OTG_GINTMSK_OEPINT 0x00080000U /*!< OUT endpoints interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8280 | #define USB_OTG_GINTMSK_IISOIXFRM 0x00100000U /*!< Incomplete isochronous IN transfer mask */ |
<> | 144:ef7eb2e8f9f7 | 8281 | #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM 0x00200000U /*!< Incomplete periodic transfer mask */ |
<> | 144:ef7eb2e8f9f7 | 8282 | #define USB_OTG_GINTMSK_FSUSPM 0x00400000U /*!< Data fetch suspended mask */ |
<> | 144:ef7eb2e8f9f7 | 8283 | #define USB_OTG_GINTMSK_PRTIM 0x01000000U /*!< Host port interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8284 | #define USB_OTG_GINTMSK_HCIM 0x02000000U /*!< Host channels interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8285 | #define USB_OTG_GINTMSK_PTXFEM 0x04000000U /*!< Periodic TxFIFO empty mask */ |
<> | 144:ef7eb2e8f9f7 | 8286 | #define USB_OTG_GINTMSK_CIDSCHGM 0x10000000U /*!< Connector ID status change mask */ |
<> | 144:ef7eb2e8f9f7 | 8287 | #define USB_OTG_GINTMSK_DISCINT 0x20000000U /*!< Disconnect detected interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8288 | #define USB_OTG_GINTMSK_SRQIM 0x40000000U /*!< Session request/new session detected interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8289 | #define USB_OTG_GINTMSK_WUIM 0x80000000U /*!< Resume/remote wakeup detected interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8290 | |
<> | 144:ef7eb2e8f9f7 | 8291 | /******************** Bit definition forUSB_OTG_DAINT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8292 | #define USB_OTG_DAINT_IEPINT 0x0000FFFFU /*!< IN endpoint interrupt bits */ |
<> | 144:ef7eb2e8f9f7 | 8293 | #define USB_OTG_DAINT_OEPINT 0xFFFF0000U /*!< OUT endpoint interrupt bits */ |
<> | 144:ef7eb2e8f9f7 | 8294 | |
<> | 144:ef7eb2e8f9f7 | 8295 | /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8296 | #define USB_OTG_HAINTMSK_HAINTM 0x0000FFFFU /*!< Channel interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8297 | |
<> | 144:ef7eb2e8f9f7 | 8298 | /******************** Bit definition for USB_OTG_GRXSTSP register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8299 | #define USB_OTG_GRXSTSP_EPNUM 0x0000000FU /*!< IN EP interrupt mask bits */ |
<> | 144:ef7eb2e8f9f7 | 8300 | #define USB_OTG_GRXSTSP_BCNT 0x00007FF0U /*!< OUT EP interrupt mask bits */ |
<> | 144:ef7eb2e8f9f7 | 8301 | #define USB_OTG_GRXSTSP_DPID 0x00018000U /*!< OUT EP interrupt mask bits */ |
<> | 144:ef7eb2e8f9f7 | 8302 | #define USB_OTG_GRXSTSP_PKTSTS 0x001E0000U /*!< OUT EP interrupt mask bits */ |
<> | 144:ef7eb2e8f9f7 | 8303 | |
<> | 144:ef7eb2e8f9f7 | 8304 | /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8305 | #define USB_OTG_DAINTMSK_IEPM 0x0000FFFFU /*!< IN EP interrupt mask bits */ |
<> | 144:ef7eb2e8f9f7 | 8306 | #define USB_OTG_DAINTMSK_OEPM 0xFFFF0000U /*!< OUT EP interrupt mask bits */ |
<> | 144:ef7eb2e8f9f7 | 8307 | |
<> | 144:ef7eb2e8f9f7 | 8308 | /******************** Bit definition for OTG register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8309 | |
<> | 144:ef7eb2e8f9f7 | 8310 | #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */ |
<> | 144:ef7eb2e8f9f7 | 8311 | #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8312 | #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8313 | #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8314 | #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8315 | #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */ |
<> | 144:ef7eb2e8f9f7 | 8316 | |
<> | 144:ef7eb2e8f9f7 | 8317 | #define USB_OTG_DPID 0x00018000U /*!< Data PID */ |
<> | 144:ef7eb2e8f9f7 | 8318 | #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8319 | #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8320 | |
<> | 144:ef7eb2e8f9f7 | 8321 | #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */ |
<> | 144:ef7eb2e8f9f7 | 8322 | #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8323 | #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8324 | #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8325 | #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8326 | |
<> | 144:ef7eb2e8f9f7 | 8327 | #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */ |
<> | 144:ef7eb2e8f9f7 | 8328 | #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8329 | #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8330 | #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8331 | #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8332 | |
<> | 144:ef7eb2e8f9f7 | 8333 | #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */ |
<> | 144:ef7eb2e8f9f7 | 8334 | #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8335 | #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8336 | #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8337 | #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8338 | |
<> | 144:ef7eb2e8f9f7 | 8339 | /******************** Bit definition for OTG register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8340 | |
<> | 144:ef7eb2e8f9f7 | 8341 | #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */ |
<> | 144:ef7eb2e8f9f7 | 8342 | #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8343 | #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8344 | #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8345 | #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8346 | #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */ |
<> | 144:ef7eb2e8f9f7 | 8347 | |
<> | 144:ef7eb2e8f9f7 | 8348 | #define USB_OTG_DPID 0x00018000U /*!< Data PID */ |
<> | 144:ef7eb2e8f9f7 | 8349 | #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8350 | #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8351 | |
<> | 144:ef7eb2e8f9f7 | 8352 | #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */ |
<> | 144:ef7eb2e8f9f7 | 8353 | #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8354 | #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8355 | #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8356 | #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8357 | |
<> | 144:ef7eb2e8f9f7 | 8358 | #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */ |
<> | 144:ef7eb2e8f9f7 | 8359 | #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8360 | #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8361 | #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8362 | #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8363 | |
<> | 144:ef7eb2e8f9f7 | 8364 | #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */ |
<> | 144:ef7eb2e8f9f7 | 8365 | #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8366 | #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8367 | #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8368 | #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8369 | |
<> | 144:ef7eb2e8f9f7 | 8370 | /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8371 | #define USB_OTG_GRXFSIZ_RXFD 0x0000FFFFU /*!< RxFIFO depth */ |
<> | 144:ef7eb2e8f9f7 | 8372 | |
<> | 144:ef7eb2e8f9f7 | 8373 | /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8374 | #define USB_OTG_DVBUSDIS_VBUSDT 0x0000FFFFU /*!< Device VBUS discharge time */ |
<> | 144:ef7eb2e8f9f7 | 8375 | |
<> | 144:ef7eb2e8f9f7 | 8376 | /******************** Bit definition for OTG register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8377 | #define USB_OTG_NPTXFSA 0x0000FFFFU /*!< Nonperiodic transmit RAM start address */ |
<> | 144:ef7eb2e8f9f7 | 8378 | #define USB_OTG_NPTXFD 0xFFFF0000U /*!< Nonperiodic TxFIFO depth */ |
<> | 144:ef7eb2e8f9f7 | 8379 | #define USB_OTG_TX0FSA 0x0000FFFFU /*!< Endpoint 0 transmit RAM start address */ |
<> | 144:ef7eb2e8f9f7 | 8380 | #define USB_OTG_TX0FD 0xFFFF0000U /*!< Endpoint 0 TxFIFO depth */ |
<> | 144:ef7eb2e8f9f7 | 8381 | |
<> | 144:ef7eb2e8f9f7 | 8382 | /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8383 | #define USB_OTG_DVBUSPULSE_DVBUSP 0x00000FFFU /*!< Device VBUS pulsing time */ |
<> | 144:ef7eb2e8f9f7 | 8384 | |
<> | 144:ef7eb2e8f9f7 | 8385 | /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8386 | #define USB_OTG_GNPTXSTS_NPTXFSAV 0x0000FFFFU /*!< Nonperiodic TxFIFO space available */ |
<> | 144:ef7eb2e8f9f7 | 8387 | |
<> | 144:ef7eb2e8f9f7 | 8388 | #define USB_OTG_GNPTXSTS_NPTQXSAV 0x00FF0000U /*!< Nonperiodic transmit request queue space available */ |
<> | 144:ef7eb2e8f9f7 | 8389 | #define USB_OTG_GNPTXSTS_NPTQXSAV_0 0x00010000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8390 | #define USB_OTG_GNPTXSTS_NPTQXSAV_1 0x00020000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8391 | #define USB_OTG_GNPTXSTS_NPTQXSAV_2 0x00040000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8392 | #define USB_OTG_GNPTXSTS_NPTQXSAV_3 0x00080000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8393 | #define USB_OTG_GNPTXSTS_NPTQXSAV_4 0x00100000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8394 | #define USB_OTG_GNPTXSTS_NPTQXSAV_5 0x00200000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8395 | #define USB_OTG_GNPTXSTS_NPTQXSAV_6 0x00400000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8396 | #define USB_OTG_GNPTXSTS_NPTQXSAV_7 0x00800000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 8397 | |
<> | 144:ef7eb2e8f9f7 | 8398 | #define USB_OTG_GNPTXSTS_NPTXQTOP 0x7F000000U /*!< Top of the nonperiodic transmit request queue */ |
<> | 144:ef7eb2e8f9f7 | 8399 | #define USB_OTG_GNPTXSTS_NPTXQTOP_0 0x01000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8400 | #define USB_OTG_GNPTXSTS_NPTXQTOP_1 0x02000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8401 | #define USB_OTG_GNPTXSTS_NPTXQTOP_2 0x04000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8402 | #define USB_OTG_GNPTXSTS_NPTXQTOP_3 0x08000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8403 | #define USB_OTG_GNPTXSTS_NPTXQTOP_4 0x10000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8404 | #define USB_OTG_GNPTXSTS_NPTXQTOP_5 0x20000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8405 | #define USB_OTG_GNPTXSTS_NPTXQTOP_6 0x40000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8406 | |
<> | 144:ef7eb2e8f9f7 | 8407 | /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8408 | #define USB_OTG_DTHRCTL_NONISOTHREN 0x00000001U /*!< Nonisochronous IN endpoints threshold enable */ |
<> | 144:ef7eb2e8f9f7 | 8409 | #define USB_OTG_DTHRCTL_ISOTHREN 0x00000002U /*!< ISO IN endpoint threshold enable */ |
<> | 144:ef7eb2e8f9f7 | 8410 | |
<> | 144:ef7eb2e8f9f7 | 8411 | #define USB_OTG_DTHRCTL_TXTHRLEN 0x000007FCU /*!< Transmit threshold length */ |
<> | 144:ef7eb2e8f9f7 | 8412 | #define USB_OTG_DTHRCTL_TXTHRLEN_0 0x00000004U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8413 | #define USB_OTG_DTHRCTL_TXTHRLEN_1 0x00000008U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8414 | #define USB_OTG_DTHRCTL_TXTHRLEN_2 0x00000010U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8415 | #define USB_OTG_DTHRCTL_TXTHRLEN_3 0x00000020U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8416 | #define USB_OTG_DTHRCTL_TXTHRLEN_4 0x00000040U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8417 | #define USB_OTG_DTHRCTL_TXTHRLEN_5 0x00000080U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8418 | #define USB_OTG_DTHRCTL_TXTHRLEN_6 0x00000100U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8419 | #define USB_OTG_DTHRCTL_TXTHRLEN_7 0x00000200U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 8420 | #define USB_OTG_DTHRCTL_TXTHRLEN_8 0x00000400U /*!<Bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 8421 | #define USB_OTG_DTHRCTL_RXTHREN 0x00010000U /*!< Receive threshold enable */ |
<> | 144:ef7eb2e8f9f7 | 8422 | |
<> | 144:ef7eb2e8f9f7 | 8423 | #define USB_OTG_DTHRCTL_RXTHRLEN 0x03FE0000U /*!< Receive threshold length */ |
<> | 144:ef7eb2e8f9f7 | 8424 | #define USB_OTG_DTHRCTL_RXTHRLEN_0 0x00020000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8425 | #define USB_OTG_DTHRCTL_RXTHRLEN_1 0x00040000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8426 | #define USB_OTG_DTHRCTL_RXTHRLEN_2 0x00080000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8427 | #define USB_OTG_DTHRCTL_RXTHRLEN_3 0x00100000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8428 | #define USB_OTG_DTHRCTL_RXTHRLEN_4 0x00200000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8429 | #define USB_OTG_DTHRCTL_RXTHRLEN_5 0x00400000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8430 | #define USB_OTG_DTHRCTL_RXTHRLEN_6 0x00800000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8431 | #define USB_OTG_DTHRCTL_RXTHRLEN_7 0x01000000U /*!<Bit 7 */ |
<> | 144:ef7eb2e8f9f7 | 8432 | #define USB_OTG_DTHRCTL_RXTHRLEN_8 0x02000000U /*!<Bit 8 */ |
<> | 144:ef7eb2e8f9f7 | 8433 | #define USB_OTG_DTHRCTL_ARPEN 0x08000000U /*!< Arbiter parking enable */ |
<> | 144:ef7eb2e8f9f7 | 8434 | |
<> | 144:ef7eb2e8f9f7 | 8435 | /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8436 | #define USB_OTG_DIEPEMPMSK_INEPTXFEM 0x0000FFFFU /*!< IN EP Tx FIFO empty interrupt mask bits */ |
<> | 144:ef7eb2e8f9f7 | 8437 | |
<> | 144:ef7eb2e8f9f7 | 8438 | /******************** Bit definition forUSB_OTG_DEACHINT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8439 | #define USB_OTG_DEACHINT_IEP1INT 0x00000002U /*!< IN endpoint 1interrupt bit */ |
<> | 144:ef7eb2e8f9f7 | 8440 | #define USB_OTG_DEACHINT_OEP1INT 0x00020000U /*!< OUT endpoint 1 interrupt bit */ |
<> | 144:ef7eb2e8f9f7 | 8441 | |
<> | 144:ef7eb2e8f9f7 | 8442 | /******************** Bit definition forUSB_OTG_GCCFG register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8443 | #define USB_OTG_GCCFG_PWRDWN 0x00010000U /*!< Power down */ |
<> | 144:ef7eb2e8f9f7 | 8444 | #define USB_OTG_GCCFG_I2CPADEN 0x00020000U /*!< Enable I2C bus connection for the external I2C PHY interface */ |
<> | 144:ef7eb2e8f9f7 | 8445 | #define USB_OTG_GCCFG_VBUSASEN 0x00040000U /*!< Enable the VBUS sensing device */ |
<> | 144:ef7eb2e8f9f7 | 8446 | #define USB_OTG_GCCFG_VBUSBSEN 0x00080000U /*!< Enable the VBUS sensing device */ |
<> | 144:ef7eb2e8f9f7 | 8447 | #define USB_OTG_GCCFG_SOFOUTEN 0x00100000U /*!< SOF output enable */ |
<> | 144:ef7eb2e8f9f7 | 8448 | #define USB_OTG_GCCFG_NOVBUSSENS 0x00200000U /*!< VBUS sensing disable option */ |
<> | 144:ef7eb2e8f9f7 | 8449 | |
<> | 144:ef7eb2e8f9f7 | 8450 | /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8451 | #define USB_OTG_DEACHINTMSK_IEP1INTM 0x00000002U /*!< IN Endpoint 1 interrupt mask bit */ |
<> | 144:ef7eb2e8f9f7 | 8452 | #define USB_OTG_DEACHINTMSK_OEP1INTM 0x00020000U /*!< OUT Endpoint 1 interrupt mask bit */ |
<> | 144:ef7eb2e8f9f7 | 8453 | |
<> | 144:ef7eb2e8f9f7 | 8454 | /******************** Bit definition forUSB_OTG_CID register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8455 | #define USB_OTG_CID_PRODUCT_ID 0xFFFFFFFFU /*!< Product ID field */ |
<> | 144:ef7eb2e8f9f7 | 8456 | |
<> | 144:ef7eb2e8f9f7 | 8457 | /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8458 | #define USB_OTG_DIEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8459 | #define USB_OTG_DIEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8460 | #define USB_OTG_DIEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */ |
<> | 144:ef7eb2e8f9f7 | 8461 | #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */ |
<> | 144:ef7eb2e8f9f7 | 8462 | #define USB_OTG_DIEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */ |
<> | 144:ef7eb2e8f9f7 | 8463 | #define USB_OTG_DIEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */ |
<> | 144:ef7eb2e8f9f7 | 8464 | #define USB_OTG_DIEPEACHMSK1_TXFURM 0x00000100U /*!< FIFO underrun mask */ |
<> | 144:ef7eb2e8f9f7 | 8465 | #define USB_OTG_DIEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8466 | #define USB_OTG_DIEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8467 | |
<> | 144:ef7eb2e8f9f7 | 8468 | /******************** Bit definition forUSB_OTG_HPRT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8469 | #define USB_OTG_HPRT_PCSTS 0x00000001U /*!< Port connect status */ |
<> | 144:ef7eb2e8f9f7 | 8470 | #define USB_OTG_HPRT_PCDET 0x00000002U /*!< Port connect detected */ |
<> | 144:ef7eb2e8f9f7 | 8471 | #define USB_OTG_HPRT_PENA 0x00000004U /*!< Port enable */ |
<> | 144:ef7eb2e8f9f7 | 8472 | #define USB_OTG_HPRT_PENCHNG 0x00000008U /*!< Port enable/disable change */ |
<> | 144:ef7eb2e8f9f7 | 8473 | #define USB_OTG_HPRT_POCA 0x00000010U /*!< Port overcurrent active */ |
<> | 144:ef7eb2e8f9f7 | 8474 | #define USB_OTG_HPRT_POCCHNG 0x00000020U /*!< Port overcurrent change */ |
<> | 144:ef7eb2e8f9f7 | 8475 | #define USB_OTG_HPRT_PRES 0x00000040U /*!< Port resume */ |
<> | 144:ef7eb2e8f9f7 | 8476 | #define USB_OTG_HPRT_PSUSP 0x00000080U /*!< Port suspend */ |
<> | 144:ef7eb2e8f9f7 | 8477 | #define USB_OTG_HPRT_PRST 0x00000100U /*!< Port reset */ |
<> | 144:ef7eb2e8f9f7 | 8478 | |
<> | 144:ef7eb2e8f9f7 | 8479 | #define USB_OTG_HPRT_PLSTS 0x00000C00U /*!< Port line status */ |
<> | 144:ef7eb2e8f9f7 | 8480 | #define USB_OTG_HPRT_PLSTS_0 0x00000400U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8481 | #define USB_OTG_HPRT_PLSTS_1 0x00000800U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8482 | #define USB_OTG_HPRT_PPWR 0x00001000U /*!< Port power */ |
<> | 144:ef7eb2e8f9f7 | 8483 | |
<> | 144:ef7eb2e8f9f7 | 8484 | #define USB_OTG_HPRT_PTCTL 0x0001E000U /*!< Port test control */ |
<> | 144:ef7eb2e8f9f7 | 8485 | #define USB_OTG_HPRT_PTCTL_0 0x00002000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8486 | #define USB_OTG_HPRT_PTCTL_1 0x00004000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8487 | #define USB_OTG_HPRT_PTCTL_2 0x00008000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8488 | #define USB_OTG_HPRT_PTCTL_3 0x00010000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8489 | |
<> | 144:ef7eb2e8f9f7 | 8490 | #define USB_OTG_HPRT_PSPD 0x00060000U /*!< Port speed */ |
<> | 144:ef7eb2e8f9f7 | 8491 | #define USB_OTG_HPRT_PSPD_0 0x00020000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8492 | #define USB_OTG_HPRT_PSPD_1 0x00040000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8493 | |
<> | 144:ef7eb2e8f9f7 | 8494 | /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8495 | #define USB_OTG_DOEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8496 | #define USB_OTG_DOEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8497 | #define USB_OTG_DOEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask */ |
<> | 144:ef7eb2e8f9f7 | 8498 | #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */ |
<> | 144:ef7eb2e8f9f7 | 8499 | #define USB_OTG_DOEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */ |
<> | 144:ef7eb2e8f9f7 | 8500 | #define USB_OTG_DOEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */ |
<> | 144:ef7eb2e8f9f7 | 8501 | #define USB_OTG_DOEPEACHMSK1_TXFURM 0x00000100U /*!< OUT packet error mask */ |
<> | 144:ef7eb2e8f9f7 | 8502 | #define USB_OTG_DOEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8503 | #define USB_OTG_DOEPEACHMSK1_BERRM 0x00001000U /*!< Bubble error interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8504 | #define USB_OTG_DOEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8505 | #define USB_OTG_DOEPEACHMSK1_NYETM 0x00004000U /*!< NYET interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8506 | |
<> | 144:ef7eb2e8f9f7 | 8507 | /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8508 | #define USB_OTG_HPTXFSIZ_PTXSA 0x0000FFFFU /*!< Host periodic TxFIFO start address */ |
<> | 144:ef7eb2e8f9f7 | 8509 | #define USB_OTG_HPTXFSIZ_PTXFD 0xFFFF0000U /*!< Host periodic TxFIFO depth */ |
<> | 144:ef7eb2e8f9f7 | 8510 | |
<> | 144:ef7eb2e8f9f7 | 8511 | /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8512 | #define USB_OTG_DIEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */ |
<> | 144:ef7eb2e8f9f7 | 8513 | #define USB_OTG_DIEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */ |
<> | 144:ef7eb2e8f9f7 | 8514 | #define USB_OTG_DIEPCTL_EONUM_DPID 0x00010000U /*!< Even/odd frame */ |
<> | 144:ef7eb2e8f9f7 | 8515 | #define USB_OTG_DIEPCTL_NAKSTS 0x00020000U /*!< NAK status */ |
<> | 144:ef7eb2e8f9f7 | 8516 | |
<> | 144:ef7eb2e8f9f7 | 8517 | #define USB_OTG_DIEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */ |
<> | 144:ef7eb2e8f9f7 | 8518 | #define USB_OTG_DIEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8519 | #define USB_OTG_DIEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8520 | #define USB_OTG_DIEPCTL_STALL 0x00200000U /*!< STALL handshake */ |
<> | 144:ef7eb2e8f9f7 | 8521 | |
<> | 144:ef7eb2e8f9f7 | 8522 | #define USB_OTG_DIEPCTL_TXFNUM 0x03C00000U /*!< TxFIFO number */ |
<> | 144:ef7eb2e8f9f7 | 8523 | #define USB_OTG_DIEPCTL_TXFNUM_0 0x00400000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8524 | #define USB_OTG_DIEPCTL_TXFNUM_1 0x00800000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8525 | #define USB_OTG_DIEPCTL_TXFNUM_2 0x01000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8526 | #define USB_OTG_DIEPCTL_TXFNUM_3 0x02000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8527 | #define USB_OTG_DIEPCTL_CNAK 0x04000000U /*!< Clear NAK */ |
<> | 144:ef7eb2e8f9f7 | 8528 | #define USB_OTG_DIEPCTL_SNAK 0x08000000U /*!< Set NAK */ |
<> | 144:ef7eb2e8f9f7 | 8529 | #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */ |
<> | 144:ef7eb2e8f9f7 | 8530 | #define USB_OTG_DIEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */ |
<> | 144:ef7eb2e8f9f7 | 8531 | #define USB_OTG_DIEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */ |
<> | 144:ef7eb2e8f9f7 | 8532 | #define USB_OTG_DIEPCTL_EPENA 0x80000000U /*!< Endpoint enable */ |
<> | 144:ef7eb2e8f9f7 | 8533 | |
<> | 144:ef7eb2e8f9f7 | 8534 | /******************** Bit definition forUSB_OTG_HCCHAR register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8535 | #define USB_OTG_HCCHAR_MPSIZ 0x000007FFU /*!< Maximum packet size */ |
<> | 144:ef7eb2e8f9f7 | 8536 | |
<> | 144:ef7eb2e8f9f7 | 8537 | #define USB_OTG_HCCHAR_EPNUM 0x00007800U /*!< Endpoint number */ |
<> | 144:ef7eb2e8f9f7 | 8538 | #define USB_OTG_HCCHAR_EPNUM_0 0x00000800U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8539 | #define USB_OTG_HCCHAR_EPNUM_1 0x00001000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8540 | #define USB_OTG_HCCHAR_EPNUM_2 0x00002000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8541 | #define USB_OTG_HCCHAR_EPNUM_3 0x00004000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8542 | #define USB_OTG_HCCHAR_EPDIR 0x00008000U /*!< Endpoint direction */ |
<> | 144:ef7eb2e8f9f7 | 8543 | #define USB_OTG_HCCHAR_LSDEV 0x00020000U /*!< Low-speed device */ |
<> | 144:ef7eb2e8f9f7 | 8544 | |
<> | 144:ef7eb2e8f9f7 | 8545 | #define USB_OTG_HCCHAR_EPTYP 0x000C0000U /*!< Endpoint type */ |
<> | 144:ef7eb2e8f9f7 | 8546 | #define USB_OTG_HCCHAR_EPTYP_0 0x00040000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8547 | #define USB_OTG_HCCHAR_EPTYP_1 0x00080000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8548 | |
<> | 144:ef7eb2e8f9f7 | 8549 | #define USB_OTG_HCCHAR_MC 0x00300000U /*!< Multi Count (MC) / Error Count (EC) */ |
<> | 144:ef7eb2e8f9f7 | 8550 | #define USB_OTG_HCCHAR_MC_0 0x00100000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8551 | #define USB_OTG_HCCHAR_MC_1 0x00200000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8552 | |
<> | 144:ef7eb2e8f9f7 | 8553 | #define USB_OTG_HCCHAR_DAD 0x1FC00000U /*!< Device address */ |
<> | 144:ef7eb2e8f9f7 | 8554 | #define USB_OTG_HCCHAR_DAD_0 0x00400000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8555 | #define USB_OTG_HCCHAR_DAD_1 0x00800000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8556 | #define USB_OTG_HCCHAR_DAD_2 0x01000000U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8557 | #define USB_OTG_HCCHAR_DAD_3 0x02000000U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8558 | #define USB_OTG_HCCHAR_DAD_4 0x04000000U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8559 | #define USB_OTG_HCCHAR_DAD_5 0x08000000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8560 | #define USB_OTG_HCCHAR_DAD_6 0x10000000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8561 | #define USB_OTG_HCCHAR_ODDFRM 0x20000000U /*!< Odd frame */ |
<> | 144:ef7eb2e8f9f7 | 8562 | #define USB_OTG_HCCHAR_CHDIS 0x40000000U /*!< Channel disable */ |
<> | 144:ef7eb2e8f9f7 | 8563 | #define USB_OTG_HCCHAR_CHENA 0x80000000U /*!< Channel enable */ |
<> | 144:ef7eb2e8f9f7 | 8564 | |
<> | 144:ef7eb2e8f9f7 | 8565 | /******************** Bit definition forUSB_OTG_HCSPLT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8566 | |
<> | 144:ef7eb2e8f9f7 | 8567 | #define USB_OTG_HCSPLT_PRTADDR 0x0000007FU /*!< Port address */ |
<> | 144:ef7eb2e8f9f7 | 8568 | #define USB_OTG_HCSPLT_PRTADDR_0 0x00000001U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8569 | #define USB_OTG_HCSPLT_PRTADDR_1 0x00000002U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8570 | #define USB_OTG_HCSPLT_PRTADDR_2 0x00000004U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8571 | #define USB_OTG_HCSPLT_PRTADDR_3 0x00000008U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8572 | #define USB_OTG_HCSPLT_PRTADDR_4 0x00000010U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8573 | #define USB_OTG_HCSPLT_PRTADDR_5 0x00000020U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8574 | #define USB_OTG_HCSPLT_PRTADDR_6 0x00000040U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8575 | |
<> | 144:ef7eb2e8f9f7 | 8576 | #define USB_OTG_HCSPLT_HUBADDR 0x00003F80U /*!< Hub address */ |
<> | 144:ef7eb2e8f9f7 | 8577 | #define USB_OTG_HCSPLT_HUBADDR_0 0x00000080U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8578 | #define USB_OTG_HCSPLT_HUBADDR_1 0x00000100U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8579 | #define USB_OTG_HCSPLT_HUBADDR_2 0x00000200U /*!<Bit 2 */ |
<> | 144:ef7eb2e8f9f7 | 8580 | #define USB_OTG_HCSPLT_HUBADDR_3 0x00000400U /*!<Bit 3 */ |
<> | 144:ef7eb2e8f9f7 | 8581 | #define USB_OTG_HCSPLT_HUBADDR_4 0x00000800U /*!<Bit 4 */ |
<> | 144:ef7eb2e8f9f7 | 8582 | #define USB_OTG_HCSPLT_HUBADDR_5 0x00001000U /*!<Bit 5 */ |
<> | 144:ef7eb2e8f9f7 | 8583 | #define USB_OTG_HCSPLT_HUBADDR_6 0x00002000U /*!<Bit 6 */ |
<> | 144:ef7eb2e8f9f7 | 8584 | |
<> | 144:ef7eb2e8f9f7 | 8585 | #define USB_OTG_HCSPLT_XACTPOS 0x0000C000U /*!< XACTPOS */ |
<> | 144:ef7eb2e8f9f7 | 8586 | #define USB_OTG_HCSPLT_XACTPOS_0 0x00004000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8587 | #define USB_OTG_HCSPLT_XACTPOS_1 0x00008000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8588 | #define USB_OTG_HCSPLT_COMPLSPLT 0x00010000U /*!< Do complete split */ |
<> | 144:ef7eb2e8f9f7 | 8589 | #define USB_OTG_HCSPLT_SPLITEN 0x80000000U /*!< Split enable */ |
<> | 144:ef7eb2e8f9f7 | 8590 | |
<> | 144:ef7eb2e8f9f7 | 8591 | /******************** Bit definition forUSB_OTG_HCINT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8592 | #define USB_OTG_HCINT_XFRC 0x00000001U /*!< Transfer completed */ |
<> | 144:ef7eb2e8f9f7 | 8593 | #define USB_OTG_HCINT_CHH 0x00000002U /*!< Channel halted */ |
<> | 144:ef7eb2e8f9f7 | 8594 | #define USB_OTG_HCINT_AHBERR 0x00000004U /*!< AHB error */ |
<> | 144:ef7eb2e8f9f7 | 8595 | #define USB_OTG_HCINT_STALL 0x00000008U /*!< STALL response received interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8596 | #define USB_OTG_HCINT_NAK 0x00000010U /*!< NAK response received interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8597 | #define USB_OTG_HCINT_ACK 0x00000020U /*!< ACK response received/transmitted interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8598 | #define USB_OTG_HCINT_NYET 0x00000040U /*!< Response received interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8599 | #define USB_OTG_HCINT_TXERR 0x00000080U /*!< Transaction error */ |
<> | 144:ef7eb2e8f9f7 | 8600 | #define USB_OTG_HCINT_BBERR 0x00000100U /*!< Babble error */ |
<> | 144:ef7eb2e8f9f7 | 8601 | #define USB_OTG_HCINT_FRMOR 0x00000200U /*!< Frame overrun */ |
<> | 144:ef7eb2e8f9f7 | 8602 | #define USB_OTG_HCINT_DTERR 0x00000400U /*!< Data toggle error */ |
<> | 144:ef7eb2e8f9f7 | 8603 | |
<> | 144:ef7eb2e8f9f7 | 8604 | /******************** Bit definition forUSB_OTG_DIEPINT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8605 | #define USB_OTG_DIEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8606 | #define USB_OTG_DIEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8607 | #define USB_OTG_DIEPINT_TOC 0x00000008U /*!< Timeout condition */ |
<> | 144:ef7eb2e8f9f7 | 8608 | #define USB_OTG_DIEPINT_ITTXFE 0x00000010U /*!< IN token received when TxFIFO is empty */ |
<> | 144:ef7eb2e8f9f7 | 8609 | #define USB_OTG_DIEPINT_INEPNE 0x00000040U /*!< IN endpoint NAK effective */ |
<> | 144:ef7eb2e8f9f7 | 8610 | #define USB_OTG_DIEPINT_TXFE 0x00000080U /*!< Transmit FIFO empty */ |
<> | 144:ef7eb2e8f9f7 | 8611 | #define USB_OTG_DIEPINT_TXFIFOUDRN 0x00000100U /*!< Transmit Fifo Underrun */ |
<> | 144:ef7eb2e8f9f7 | 8612 | #define USB_OTG_DIEPINT_BNA 0x00000200U /*!< Buffer not available interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8613 | #define USB_OTG_DIEPINT_PKTDRPSTS 0x00000800U /*!< Packet dropped status */ |
<> | 144:ef7eb2e8f9f7 | 8614 | #define USB_OTG_DIEPINT_BERR 0x00001000U /*!< Babble error interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8615 | #define USB_OTG_DIEPINT_NAK 0x00002000U /*!< NAK interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8616 | |
<> | 144:ef7eb2e8f9f7 | 8617 | /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8618 | #define USB_OTG_HCINTMSK_XFRCM 0x00000001U /*!< Transfer completed mask */ |
<> | 144:ef7eb2e8f9f7 | 8619 | #define USB_OTG_HCINTMSK_CHHM 0x00000002U /*!< Channel halted mask */ |
<> | 144:ef7eb2e8f9f7 | 8620 | #define USB_OTG_HCINTMSK_AHBERR 0x00000004U /*!< AHB error */ |
<> | 144:ef7eb2e8f9f7 | 8621 | #define USB_OTG_HCINTMSK_STALLM 0x00000008U /*!< STALL response received interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8622 | #define USB_OTG_HCINTMSK_NAKM 0x00000010U /*!< NAK response received interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8623 | #define USB_OTG_HCINTMSK_ACKM 0x00000020U /*!< ACK response received/transmitted interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8624 | #define USB_OTG_HCINTMSK_NYET 0x00000040U /*!< response received interrupt mask */ |
<> | 144:ef7eb2e8f9f7 | 8625 | #define USB_OTG_HCINTMSK_TXERRM 0x00000080U /*!< Transaction error mask */ |
<> | 144:ef7eb2e8f9f7 | 8626 | #define USB_OTG_HCINTMSK_BBERRM 0x00000100U /*!< Babble error mask */ |
<> | 144:ef7eb2e8f9f7 | 8627 | #define USB_OTG_HCINTMSK_FRMORM 0x00000200U /*!< Frame overrun mask */ |
<> | 144:ef7eb2e8f9f7 | 8628 | #define USB_OTG_HCINTMSK_DTERRM 0x00000400U /*!< Data toggle error mask */ |
<> | 144:ef7eb2e8f9f7 | 8629 | |
<> | 144:ef7eb2e8f9f7 | 8630 | /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8631 | |
<> | 144:ef7eb2e8f9f7 | 8632 | #define USB_OTG_DIEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */ |
<> | 144:ef7eb2e8f9f7 | 8633 | #define USB_OTG_DIEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */ |
<> | 144:ef7eb2e8f9f7 | 8634 | #define USB_OTG_DIEPTSIZ_MULCNT 0x60000000U /*!< Packet count */ |
<> | 144:ef7eb2e8f9f7 | 8635 | /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8636 | #define USB_OTG_HCTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */ |
<> | 144:ef7eb2e8f9f7 | 8637 | #define USB_OTG_HCTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */ |
<> | 144:ef7eb2e8f9f7 | 8638 | #define USB_OTG_HCTSIZ_DOPING 0x80000000U /*!< Do PING */ |
<> | 144:ef7eb2e8f9f7 | 8639 | #define USB_OTG_HCTSIZ_DPID 0x60000000U /*!< Data PID */ |
<> | 144:ef7eb2e8f9f7 | 8640 | #define USB_OTG_HCTSIZ_DPID_0 0x20000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8641 | #define USB_OTG_HCTSIZ_DPID_1 0x40000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8642 | |
<> | 144:ef7eb2e8f9f7 | 8643 | /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8644 | #define USB_OTG_DIEPDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */ |
<> | 144:ef7eb2e8f9f7 | 8645 | |
<> | 144:ef7eb2e8f9f7 | 8646 | /******************** Bit definition forUSB_OTG_HCDMA register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8647 | #define USB_OTG_HCDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */ |
<> | 144:ef7eb2e8f9f7 | 8648 | |
<> | 144:ef7eb2e8f9f7 | 8649 | /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8650 | #define USB_OTG_DTXFSTS_INEPTFSAV 0x0000FFFFU /*!< IN endpoint TxFIFO space available */ |
<> | 144:ef7eb2e8f9f7 | 8651 | |
<> | 144:ef7eb2e8f9f7 | 8652 | /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8653 | #define USB_OTG_DIEPTXF_INEPTXSA 0x0000FFFFU /*!< IN endpoint FIFOx transmit RAM start address */ |
<> | 144:ef7eb2e8f9f7 | 8654 | #define USB_OTG_DIEPTXF_INEPTXFD 0xFFFF0000U /*!< IN endpoint TxFIFO depth */ |
<> | 144:ef7eb2e8f9f7 | 8655 | |
<> | 144:ef7eb2e8f9f7 | 8656 | /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8657 | |
<> | 144:ef7eb2e8f9f7 | 8658 | #define USB_OTG_DOEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */ /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8659 | #define USB_OTG_DOEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */ |
<> | 144:ef7eb2e8f9f7 | 8660 | #define USB_OTG_DOEPCTL_NAKSTS 0x00020000U /*!< NAK status */ |
<> | 144:ef7eb2e8f9f7 | 8661 | #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */ |
<> | 144:ef7eb2e8f9f7 | 8662 | #define USB_OTG_DOEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */ |
<> | 144:ef7eb2e8f9f7 | 8663 | #define USB_OTG_DOEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */ |
<> | 144:ef7eb2e8f9f7 | 8664 | #define USB_OTG_DOEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8665 | #define USB_OTG_DOEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8666 | #define USB_OTG_DOEPCTL_SNPM 0x00100000U /*!< Snoop mode */ |
<> | 144:ef7eb2e8f9f7 | 8667 | #define USB_OTG_DOEPCTL_STALL 0x00200000U /*!< STALL handshake */ |
<> | 144:ef7eb2e8f9f7 | 8668 | #define USB_OTG_DOEPCTL_CNAK 0x04000000U /*!< Clear NAK */ |
<> | 144:ef7eb2e8f9f7 | 8669 | #define USB_OTG_DOEPCTL_SNAK 0x08000000U /*!< Set NAK */ |
<> | 144:ef7eb2e8f9f7 | 8670 | #define USB_OTG_DOEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */ |
<> | 144:ef7eb2e8f9f7 | 8671 | #define USB_OTG_DOEPCTL_EPENA 0x80000000U /*!< Endpoint enable */ |
<> | 144:ef7eb2e8f9f7 | 8672 | |
<> | 144:ef7eb2e8f9f7 | 8673 | /******************** Bit definition forUSB_OTG_DOEPINT register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8674 | #define USB_OTG_DOEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8675 | #define USB_OTG_DOEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8676 | #define USB_OTG_DOEPINT_STUP 0x00000008U /*!< SETUP phase done */ |
<> | 144:ef7eb2e8f9f7 | 8677 | #define USB_OTG_DOEPINT_OTEPDIS 0x00000010U /*!< OUT token received when endpoint disabled */ |
<> | 144:ef7eb2e8f9f7 | 8678 | #define USB_OTG_DOEPINT_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received */ |
<> | 144:ef7eb2e8f9f7 | 8679 | #define USB_OTG_DOEPINT_NYET 0x00004000U /*!< NYET interrupt */ |
<> | 144:ef7eb2e8f9f7 | 8680 | |
<> | 144:ef7eb2e8f9f7 | 8681 | /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8682 | |
<> | 144:ef7eb2e8f9f7 | 8683 | #define USB_OTG_DOEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */ |
<> | 144:ef7eb2e8f9f7 | 8684 | #define USB_OTG_DOEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */ |
<> | 144:ef7eb2e8f9f7 | 8685 | |
<> | 144:ef7eb2e8f9f7 | 8686 | #define USB_OTG_DOEPTSIZ_STUPCNT 0x60000000U /*!< SETUP packet count */ |
<> | 144:ef7eb2e8f9f7 | 8687 | #define USB_OTG_DOEPTSIZ_STUPCNT_0 0x20000000U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8688 | #define USB_OTG_DOEPTSIZ_STUPCNT_1 0x40000000U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8689 | |
<> | 144:ef7eb2e8f9f7 | 8690 | /******************** Bit definition for PCGCCTL register ********************/ |
<> | 144:ef7eb2e8f9f7 | 8691 | #define USB_OTG_PCGCCTL_STOPCLK 0x00000001U /*!< SETUP packet count */ |
<> | 144:ef7eb2e8f9f7 | 8692 | #define USB_OTG_PCGCCTL_GATECLK 0x00000002U /*!<Bit 0 */ |
<> | 144:ef7eb2e8f9f7 | 8693 | #define USB_OTG_PCGCCTL_PHYSUSP 0x00000010U /*!<Bit 1 */ |
<> | 144:ef7eb2e8f9f7 | 8694 | |
<> | 144:ef7eb2e8f9f7 | 8695 | |
<> | 144:ef7eb2e8f9f7 | 8696 | /** |
<> | 144:ef7eb2e8f9f7 | 8697 | * @} |
<> | 144:ef7eb2e8f9f7 | 8698 | */ |
<> | 144:ef7eb2e8f9f7 | 8699 | |
<> | 144:ef7eb2e8f9f7 | 8700 | /** |
<> | 144:ef7eb2e8f9f7 | 8701 | * @} |
<> | 144:ef7eb2e8f9f7 | 8702 | */ |
<> | 144:ef7eb2e8f9f7 | 8703 | |
<> | 144:ef7eb2e8f9f7 | 8704 | /** @addtogroup Exported_macros |
<> | 144:ef7eb2e8f9f7 | 8705 | * @{ |
<> | 144:ef7eb2e8f9f7 | 8706 | */ |
<> | 144:ef7eb2e8f9f7 | 8707 | |
<> | 144:ef7eb2e8f9f7 | 8708 | /******************************* ADC Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 8709 | #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \ |
<> | 144:ef7eb2e8f9f7 | 8710 | ((INSTANCE) == ADC2) || \ |
<> | 144:ef7eb2e8f9f7 | 8711 | ((INSTANCE) == ADC3)) |
<> | 144:ef7eb2e8f9f7 | 8712 | |
<> | 144:ef7eb2e8f9f7 | 8713 | /******************************* CAN Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 8714 | #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \ |
<> | 144:ef7eb2e8f9f7 | 8715 | ((INSTANCE) == CAN2)) |
<> | 144:ef7eb2e8f9f7 | 8716 | |
<> | 144:ef7eb2e8f9f7 | 8717 | /******************************* CRC Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 8718 | #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) |
<> | 144:ef7eb2e8f9f7 | 8719 | |
<> | 144:ef7eb2e8f9f7 | 8720 | /******************************* DAC Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 8721 | #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC) |
<> | 144:ef7eb2e8f9f7 | 8722 | |
<> | 144:ef7eb2e8f9f7 | 8723 | /******************************* DCMI Instances *******************************/ |
<> | 144:ef7eb2e8f9f7 | 8724 | #define IS_DCMI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DCMI) |
<> | 144:ef7eb2e8f9f7 | 8725 | |
<> | 144:ef7eb2e8f9f7 | 8726 | /******************************* DMA2D Instances *******************************/ |
<> | 144:ef7eb2e8f9f7 | 8727 | #define IS_DMA2D_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMA2D) |
<> | 144:ef7eb2e8f9f7 | 8728 | |
<> | 144:ef7eb2e8f9f7 | 8729 | /******************************** DMA Instances *******************************/ |
<> | 144:ef7eb2e8f9f7 | 8730 | #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \ |
<> | 144:ef7eb2e8f9f7 | 8731 | ((INSTANCE) == DMA1_Stream1) || \ |
<> | 144:ef7eb2e8f9f7 | 8732 | ((INSTANCE) == DMA1_Stream2) || \ |
<> | 144:ef7eb2e8f9f7 | 8733 | ((INSTANCE) == DMA1_Stream3) || \ |
<> | 144:ef7eb2e8f9f7 | 8734 | ((INSTANCE) == DMA1_Stream4) || \ |
<> | 144:ef7eb2e8f9f7 | 8735 | ((INSTANCE) == DMA1_Stream5) || \ |
<> | 144:ef7eb2e8f9f7 | 8736 | ((INSTANCE) == DMA1_Stream6) || \ |
<> | 144:ef7eb2e8f9f7 | 8737 | ((INSTANCE) == DMA1_Stream7) || \ |
<> | 144:ef7eb2e8f9f7 | 8738 | ((INSTANCE) == DMA2_Stream0) || \ |
<> | 144:ef7eb2e8f9f7 | 8739 | ((INSTANCE) == DMA2_Stream1) || \ |
<> | 144:ef7eb2e8f9f7 | 8740 | ((INSTANCE) == DMA2_Stream2) || \ |
<> | 144:ef7eb2e8f9f7 | 8741 | ((INSTANCE) == DMA2_Stream3) || \ |
<> | 144:ef7eb2e8f9f7 | 8742 | ((INSTANCE) == DMA2_Stream4) || \ |
<> | 144:ef7eb2e8f9f7 | 8743 | ((INSTANCE) == DMA2_Stream5) || \ |
<> | 144:ef7eb2e8f9f7 | 8744 | ((INSTANCE) == DMA2_Stream6) || \ |
<> | 144:ef7eb2e8f9f7 | 8745 | ((INSTANCE) == DMA2_Stream7)) |
<> | 144:ef7eb2e8f9f7 | 8746 | |
<> | 144:ef7eb2e8f9f7 | 8747 | /******************************* GPIO Instances *******************************/ |
<> | 144:ef7eb2e8f9f7 | 8748 | #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
<> | 144:ef7eb2e8f9f7 | 8749 | ((INSTANCE) == GPIOB) || \ |
<> | 144:ef7eb2e8f9f7 | 8750 | ((INSTANCE) == GPIOC) || \ |
<> | 144:ef7eb2e8f9f7 | 8751 | ((INSTANCE) == GPIOD) || \ |
<> | 144:ef7eb2e8f9f7 | 8752 | ((INSTANCE) == GPIOE) || \ |
<> | 144:ef7eb2e8f9f7 | 8753 | ((INSTANCE) == GPIOF) || \ |
<> | 144:ef7eb2e8f9f7 | 8754 | ((INSTANCE) == GPIOG) || \ |
<> | 144:ef7eb2e8f9f7 | 8755 | ((INSTANCE) == GPIOH) || \ |
<> | 144:ef7eb2e8f9f7 | 8756 | ((INSTANCE) == GPIOI) || \ |
<> | 144:ef7eb2e8f9f7 | 8757 | ((INSTANCE) == GPIOJ) || \ |
<> | 144:ef7eb2e8f9f7 | 8758 | ((INSTANCE) == GPIOK)) |
<> | 144:ef7eb2e8f9f7 | 8759 | |
<> | 144:ef7eb2e8f9f7 | 8760 | /******************************** I2C Instances *******************************/ |
<> | 144:ef7eb2e8f9f7 | 8761 | #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
<> | 144:ef7eb2e8f9f7 | 8762 | ((INSTANCE) == I2C2) || \ |
<> | 144:ef7eb2e8f9f7 | 8763 | ((INSTANCE) == I2C3)) |
<> | 144:ef7eb2e8f9f7 | 8764 | |
<> | 144:ef7eb2e8f9f7 | 8765 | /******************************** I2S Instances *******************************/ |
<> | 144:ef7eb2e8f9f7 | 8766 | #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \ |
<> | 144:ef7eb2e8f9f7 | 8767 | ((INSTANCE) == SPI3)) |
<> | 144:ef7eb2e8f9f7 | 8768 | |
<> | 144:ef7eb2e8f9f7 | 8769 | /*************************** I2S Extended Instances ***************************/ |
<> | 144:ef7eb2e8f9f7 | 8770 | #define IS_I2S_ALL_INSTANCE_EXT(PERIPH) (((INSTANCE) == SPI2) || \ |
<> | 144:ef7eb2e8f9f7 | 8771 | ((INSTANCE) == SPI3) || \ |
<> | 144:ef7eb2e8f9f7 | 8772 | ((INSTANCE) == I2S2ext) || \ |
<> | 144:ef7eb2e8f9f7 | 8773 | ((INSTANCE) == I2S3ext)) |
<> | 144:ef7eb2e8f9f7 | 8774 | |
<> | 144:ef7eb2e8f9f7 | 8775 | /****************************** LTDC Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 8776 | #define IS_LTDC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LTDC) |
<> | 144:ef7eb2e8f9f7 | 8777 | |
<> | 144:ef7eb2e8f9f7 | 8778 | /******************************* RNG Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 8779 | #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG) |
<> | 144:ef7eb2e8f9f7 | 8780 | |
<> | 144:ef7eb2e8f9f7 | 8781 | /****************************** RTC Instances *********************************/ |
<> | 144:ef7eb2e8f9f7 | 8782 | #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) |
<> | 144:ef7eb2e8f9f7 | 8783 | |
<> | 144:ef7eb2e8f9f7 | 8784 | /******************************* SAI Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 8785 | #define IS_SAI_ALL_INSTANCE(PERIPH) (((PERIPH) == SAI1_Block_A) || \ |
<> | 144:ef7eb2e8f9f7 | 8786 | ((PERIPH) == SAI1_Block_B)) |
<> | 144:ef7eb2e8f9f7 | 8787 | /* Legacy define */ |
<> | 144:ef7eb2e8f9f7 | 8788 | #define IS_SAI_BLOCK_PERIPH IS_SAI_ALL_INSTANCE |
<> | 144:ef7eb2e8f9f7 | 8789 | |
<> | 144:ef7eb2e8f9f7 | 8790 | /******************************** SPI Instances *******************************/ |
<> | 144:ef7eb2e8f9f7 | 8791 | #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
<> | 144:ef7eb2e8f9f7 | 8792 | ((INSTANCE) == SPI2) || \ |
<> | 144:ef7eb2e8f9f7 | 8793 | ((INSTANCE) == SPI3) || \ |
<> | 144:ef7eb2e8f9f7 | 8794 | ((INSTANCE) == SPI4) || \ |
<> | 144:ef7eb2e8f9f7 | 8795 | ((INSTANCE) == SPI5) || \ |
<> | 144:ef7eb2e8f9f7 | 8796 | ((INSTANCE) == SPI6)) |
<> | 144:ef7eb2e8f9f7 | 8797 | |
<> | 144:ef7eb2e8f9f7 | 8798 | /*************************** SPI Extended Instances ***************************/ |
<> | 144:ef7eb2e8f9f7 | 8799 | #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) (((INSTANCE) == SPI1) || \ |
<> | 144:ef7eb2e8f9f7 | 8800 | ((INSTANCE) == SPI2) || \ |
<> | 144:ef7eb2e8f9f7 | 8801 | ((INSTANCE) == SPI3) || \ |
<> | 144:ef7eb2e8f9f7 | 8802 | ((INSTANCE) == SPI4) || \ |
<> | 144:ef7eb2e8f9f7 | 8803 | ((INSTANCE) == SPI5) || \ |
<> | 144:ef7eb2e8f9f7 | 8804 | ((INSTANCE) == SPI6) || \ |
<> | 144:ef7eb2e8f9f7 | 8805 | ((INSTANCE) == I2S2ext) || \ |
<> | 144:ef7eb2e8f9f7 | 8806 | ((INSTANCE) == I2S3ext)) |
<> | 144:ef7eb2e8f9f7 | 8807 | |
<> | 144:ef7eb2e8f9f7 | 8808 | /****************** TIM Instances : All supported instances *******************/ |
<> | 144:ef7eb2e8f9f7 | 8809 | #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8810 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8811 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8812 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8813 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8814 | ((INSTANCE) == TIM6) || \ |
<> | 144:ef7eb2e8f9f7 | 8815 | ((INSTANCE) == TIM7) || \ |
<> | 144:ef7eb2e8f9f7 | 8816 | ((INSTANCE) == TIM8) || \ |
<> | 144:ef7eb2e8f9f7 | 8817 | ((INSTANCE) == TIM9) || \ |
<> | 144:ef7eb2e8f9f7 | 8818 | ((INSTANCE) == TIM10) || \ |
<> | 144:ef7eb2e8f9f7 | 8819 | ((INSTANCE) == TIM11) || \ |
<> | 144:ef7eb2e8f9f7 | 8820 | ((INSTANCE) == TIM12) || \ |
<> | 144:ef7eb2e8f9f7 | 8821 | ((INSTANCE) == TIM13) || \ |
<> | 144:ef7eb2e8f9f7 | 8822 | ((INSTANCE) == TIM14)) |
<> | 144:ef7eb2e8f9f7 | 8823 | |
<> | 144:ef7eb2e8f9f7 | 8824 | /************* TIM Instances : at least 1 capture/compare channel *************/ |
<> | 144:ef7eb2e8f9f7 | 8825 | #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8826 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8827 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8828 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8829 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8830 | ((INSTANCE) == TIM8) || \ |
<> | 144:ef7eb2e8f9f7 | 8831 | ((INSTANCE) == TIM9) || \ |
<> | 144:ef7eb2e8f9f7 | 8832 | ((INSTANCE) == TIM10) || \ |
<> | 144:ef7eb2e8f9f7 | 8833 | ((INSTANCE) == TIM11) || \ |
<> | 144:ef7eb2e8f9f7 | 8834 | ((INSTANCE) == TIM12) || \ |
<> | 144:ef7eb2e8f9f7 | 8835 | ((INSTANCE) == TIM13) || \ |
<> | 144:ef7eb2e8f9f7 | 8836 | ((INSTANCE) == TIM14)) |
<> | 144:ef7eb2e8f9f7 | 8837 | |
<> | 144:ef7eb2e8f9f7 | 8838 | /************ TIM Instances : at least 2 capture/compare channels *************/ |
<> | 144:ef7eb2e8f9f7 | 8839 | #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8840 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8841 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8842 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8843 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8844 | ((INSTANCE) == TIM8) || \ |
<> | 144:ef7eb2e8f9f7 | 8845 | ((INSTANCE) == TIM9) || \ |
<> | 144:ef7eb2e8f9f7 | 8846 | ((INSTANCE) == TIM12)) |
<> | 144:ef7eb2e8f9f7 | 8847 | |
<> | 144:ef7eb2e8f9f7 | 8848 | /************ TIM Instances : at least 3 capture/compare channels *************/ |
<> | 144:ef7eb2e8f9f7 | 8849 | #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8850 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8851 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8852 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8853 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8854 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8855 | |
<> | 144:ef7eb2e8f9f7 | 8856 | /************ TIM Instances : at least 4 capture/compare channels *************/ |
<> | 144:ef7eb2e8f9f7 | 8857 | #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8858 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8859 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8860 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8861 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8862 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8863 | |
<> | 144:ef7eb2e8f9f7 | 8864 | /******************** TIM Instances : Advanced-control timers *****************/ |
<> | 144:ef7eb2e8f9f7 | 8865 | #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8866 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8867 | |
<> | 144:ef7eb2e8f9f7 | 8868 | /******************* TIM Instances : Timer input XOR function *****************/ |
<> | 144:ef7eb2e8f9f7 | 8869 | #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8870 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8871 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8872 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8873 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8874 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8875 | |
<> | 144:ef7eb2e8f9f7 | 8876 | /****************** TIM Instances : DMA requests generation (UDE) *************/ |
<> | 144:ef7eb2e8f9f7 | 8877 | #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8878 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8879 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8880 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8881 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8882 | ((INSTANCE) == TIM6) || \ |
<> | 144:ef7eb2e8f9f7 | 8883 | ((INSTANCE) == TIM7) || \ |
<> | 144:ef7eb2e8f9f7 | 8884 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8885 | |
<> | 144:ef7eb2e8f9f7 | 8886 | /************ TIM Instances : DMA requests generation (CCxDE) *****************/ |
<> | 144:ef7eb2e8f9f7 | 8887 | #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8888 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8889 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8890 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8891 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8892 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8893 | |
<> | 144:ef7eb2e8f9f7 | 8894 | /************ TIM Instances : DMA requests generation (COMDE) *****************/ |
<> | 144:ef7eb2e8f9f7 | 8895 | #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8896 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8897 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8898 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8899 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8900 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8901 | |
<> | 144:ef7eb2e8f9f7 | 8902 | /******************** TIM Instances : DMA burst feature ***********************/ |
<> | 144:ef7eb2e8f9f7 | 8903 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8904 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8905 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8906 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8907 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8908 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8909 | |
<> | 144:ef7eb2e8f9f7 | 8910 | /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/ |
<> | 144:ef7eb2e8f9f7 | 8911 | #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8912 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8913 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8914 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8915 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8916 | ((INSTANCE) == TIM6) || \ |
<> | 144:ef7eb2e8f9f7 | 8917 | ((INSTANCE) == TIM7) || \ |
<> | 144:ef7eb2e8f9f7 | 8918 | ((INSTANCE) == TIM8) || \ |
<> | 144:ef7eb2e8f9f7 | 8919 | ((INSTANCE) == TIM9) || \ |
<> | 144:ef7eb2e8f9f7 | 8920 | ((INSTANCE) == TIM12)) |
<> | 144:ef7eb2e8f9f7 | 8921 | |
<> | 144:ef7eb2e8f9f7 | 8922 | /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ |
<> | 144:ef7eb2e8f9f7 | 8923 | #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8924 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8925 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8926 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8927 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8928 | ((INSTANCE) == TIM8) || \ |
<> | 144:ef7eb2e8f9f7 | 8929 | ((INSTANCE) == TIM9) || \ |
<> | 144:ef7eb2e8f9f7 | 8930 | ((INSTANCE) == TIM12)) |
<> | 144:ef7eb2e8f9f7 | 8931 | |
<> | 144:ef7eb2e8f9f7 | 8932 | /********************** TIM Instances : 32 bit Counter ************************/ |
<> | 144:ef7eb2e8f9f7 | 8933 | #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8934 | ((INSTANCE) == TIM5)) |
<> | 144:ef7eb2e8f9f7 | 8935 | |
<> | 144:ef7eb2e8f9f7 | 8936 | /***************** TIM Instances : external trigger input availabe ************/ |
<> | 144:ef7eb2e8f9f7 | 8937 | #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ |
<> | 144:ef7eb2e8f9f7 | 8938 | ((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8939 | ((INSTANCE) == TIM3) || \ |
<> | 144:ef7eb2e8f9f7 | 8940 | ((INSTANCE) == TIM4) || \ |
<> | 144:ef7eb2e8f9f7 | 8941 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8942 | ((INSTANCE) == TIM8)) |
<> | 144:ef7eb2e8f9f7 | 8943 | |
<> | 144:ef7eb2e8f9f7 | 8944 | /****************** TIM Instances : remapping capability **********************/ |
<> | 144:ef7eb2e8f9f7 | 8945 | #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
<> | 144:ef7eb2e8f9f7 | 8946 | ((INSTANCE) == TIM5) || \ |
<> | 144:ef7eb2e8f9f7 | 8947 | ((INSTANCE) == TIM11)) |
<> | 144:ef7eb2e8f9f7 | 8948 | |
<> | 144:ef7eb2e8f9f7 | 8949 | /******************* TIM Instances : output(s) available **********************/ |
<> | 144:ef7eb2e8f9f7 | 8950 | #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ |
<> | 144:ef7eb2e8f9f7 | 8951 | ((((INSTANCE) == TIM1) && \ |
<> | 144:ef7eb2e8f9f7 | 8952 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 8953 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
<> | 144:ef7eb2e8f9f7 | 8954 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
<> | 144:ef7eb2e8f9f7 | 8955 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
<> | 144:ef7eb2e8f9f7 | 8956 | || \ |
<> | 144:ef7eb2e8f9f7 | 8957 | (((INSTANCE) == TIM2) && \ |
<> | 144:ef7eb2e8f9f7 | 8958 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 8959 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
<> | 144:ef7eb2e8f9f7 | 8960 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
<> | 144:ef7eb2e8f9f7 | 8961 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
<> | 144:ef7eb2e8f9f7 | 8962 | || \ |
<> | 144:ef7eb2e8f9f7 | 8963 | (((INSTANCE) == TIM3) && \ |
<> | 144:ef7eb2e8f9f7 | 8964 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 8965 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
<> | 144:ef7eb2e8f9f7 | 8966 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
<> | 144:ef7eb2e8f9f7 | 8967 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
<> | 144:ef7eb2e8f9f7 | 8968 | || \ |
<> | 144:ef7eb2e8f9f7 | 8969 | (((INSTANCE) == TIM4) && \ |
<> | 144:ef7eb2e8f9f7 | 8970 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 8971 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
<> | 144:ef7eb2e8f9f7 | 8972 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
<> | 144:ef7eb2e8f9f7 | 8973 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
<> | 144:ef7eb2e8f9f7 | 8974 | || \ |
<> | 144:ef7eb2e8f9f7 | 8975 | (((INSTANCE) == TIM5) && \ |
<> | 144:ef7eb2e8f9f7 | 8976 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 8977 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
<> | 144:ef7eb2e8f9f7 | 8978 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
<> | 144:ef7eb2e8f9f7 | 8979 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
<> | 144:ef7eb2e8f9f7 | 8980 | || \ |
<> | 144:ef7eb2e8f9f7 | 8981 | (((INSTANCE) == TIM8) && \ |
<> | 144:ef7eb2e8f9f7 | 8982 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 8983 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
<> | 144:ef7eb2e8f9f7 | 8984 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
<> | 144:ef7eb2e8f9f7 | 8985 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
<> | 144:ef7eb2e8f9f7 | 8986 | || \ |
<> | 144:ef7eb2e8f9f7 | 8987 | (((INSTANCE) == TIM9) && \ |
<> | 144:ef7eb2e8f9f7 | 8988 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 8989 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
<> | 144:ef7eb2e8f9f7 | 8990 | || \ |
<> | 144:ef7eb2e8f9f7 | 8991 | (((INSTANCE) == TIM10) && \ |
<> | 144:ef7eb2e8f9f7 | 8992 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
<> | 144:ef7eb2e8f9f7 | 8993 | || \ |
<> | 144:ef7eb2e8f9f7 | 8994 | (((INSTANCE) == TIM11) && \ |
<> | 144:ef7eb2e8f9f7 | 8995 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
<> | 144:ef7eb2e8f9f7 | 8996 | || \ |
<> | 144:ef7eb2e8f9f7 | 8997 | (((INSTANCE) == TIM12) && \ |
<> | 144:ef7eb2e8f9f7 | 8998 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 8999 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
<> | 144:ef7eb2e8f9f7 | 9000 | || \ |
<> | 144:ef7eb2e8f9f7 | 9001 | (((INSTANCE) == TIM13) && \ |
<> | 144:ef7eb2e8f9f7 | 9002 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
<> | 144:ef7eb2e8f9f7 | 9003 | || \ |
<> | 144:ef7eb2e8f9f7 | 9004 | (((INSTANCE) == TIM14) && \ |
<> | 144:ef7eb2e8f9f7 | 9005 | (((CHANNEL) == TIM_CHANNEL_1)))) |
<> | 144:ef7eb2e8f9f7 | 9006 | |
<> | 144:ef7eb2e8f9f7 | 9007 | /************ TIM Instances : complementary output(s) available ***************/ |
<> | 144:ef7eb2e8f9f7 | 9008 | #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ |
<> | 144:ef7eb2e8f9f7 | 9009 | ((((INSTANCE) == TIM1) && \ |
<> | 144:ef7eb2e8f9f7 | 9010 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 9011 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
<> | 144:ef7eb2e8f9f7 | 9012 | ((CHANNEL) == TIM_CHANNEL_3))) \ |
<> | 144:ef7eb2e8f9f7 | 9013 | || \ |
<> | 144:ef7eb2e8f9f7 | 9014 | (((INSTANCE) == TIM8) && \ |
<> | 144:ef7eb2e8f9f7 | 9015 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
<> | 144:ef7eb2e8f9f7 | 9016 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
<> | 144:ef7eb2e8f9f7 | 9017 | ((CHANNEL) == TIM_CHANNEL_3)))) |
<> | 144:ef7eb2e8f9f7 | 9018 | |
<> | 144:ef7eb2e8f9f7 | 9019 | /******************** USART Instances : Synchronous mode **********************/ |
<> | 144:ef7eb2e8f9f7 | 9020 | #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
<> | 144:ef7eb2e8f9f7 | 9021 | ((INSTANCE) == USART2) || \ |
<> | 144:ef7eb2e8f9f7 | 9022 | ((INSTANCE) == USART3) || \ |
<> | 144:ef7eb2e8f9f7 | 9023 | ((INSTANCE) == USART6)) |
<> | 144:ef7eb2e8f9f7 | 9024 | |
<> | 144:ef7eb2e8f9f7 | 9025 | /******************** UART Instances : Asynchronous mode **********************/ |
<> | 144:ef7eb2e8f9f7 | 9026 | #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
<> | 144:ef7eb2e8f9f7 | 9027 | ((INSTANCE) == USART2) || \ |
<> | 144:ef7eb2e8f9f7 | 9028 | ((INSTANCE) == USART3) || \ |
<> | 144:ef7eb2e8f9f7 | 9029 | ((INSTANCE) == UART4) || \ |
<> | 144:ef7eb2e8f9f7 | 9030 | ((INSTANCE) == UART5) || \ |
<> | 144:ef7eb2e8f9f7 | 9031 | ((INSTANCE) == USART6) || \ |
<> | 144:ef7eb2e8f9f7 | 9032 | ((INSTANCE) == UART7) || \ |
<> | 144:ef7eb2e8f9f7 | 9033 | ((INSTANCE) == UART8)) |
<> | 144:ef7eb2e8f9f7 | 9034 | |
<> | 144:ef7eb2e8f9f7 | 9035 | /****************** UART Instances : Hardware Flow control ********************/ |
<> | 144:ef7eb2e8f9f7 | 9036 | #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
<> | 144:ef7eb2e8f9f7 | 9037 | ((INSTANCE) == USART2) || \ |
<> | 144:ef7eb2e8f9f7 | 9038 | ((INSTANCE) == USART3) || \ |
<> | 144:ef7eb2e8f9f7 | 9039 | ((INSTANCE) == USART6)) |
<> | 144:ef7eb2e8f9f7 | 9040 | |
<> | 144:ef7eb2e8f9f7 | 9041 | /********************* UART Instances : Smard card mode ***********************/ |
<> | 144:ef7eb2e8f9f7 | 9042 | #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
<> | 144:ef7eb2e8f9f7 | 9043 | ((INSTANCE) == USART2) || \ |
<> | 144:ef7eb2e8f9f7 | 9044 | ((INSTANCE) == USART3) || \ |
<> | 144:ef7eb2e8f9f7 | 9045 | ((INSTANCE) == USART6)) |
<> | 144:ef7eb2e8f9f7 | 9046 | |
<> | 144:ef7eb2e8f9f7 | 9047 | /*********************** UART Instances : IRDA mode ***************************/ |
<> | 144:ef7eb2e8f9f7 | 9048 | #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
<> | 144:ef7eb2e8f9f7 | 9049 | ((INSTANCE) == USART2) || \ |
<> | 144:ef7eb2e8f9f7 | 9050 | ((INSTANCE) == USART3) || \ |
<> | 144:ef7eb2e8f9f7 | 9051 | ((INSTANCE) == UART4) || \ |
<> | 144:ef7eb2e8f9f7 | 9052 | ((INSTANCE) == UART5) || \ |
<> | 144:ef7eb2e8f9f7 | 9053 | ((INSTANCE) == USART6) || \ |
<> | 144:ef7eb2e8f9f7 | 9054 | ((INSTANCE) == UART7) || \ |
<> | 144:ef7eb2e8f9f7 | 9055 | ((INSTANCE) == UART8)) |
<> | 144:ef7eb2e8f9f7 | 9056 | |
<> | 144:ef7eb2e8f9f7 | 9057 | /*********************** PCD Instances ****************************************/ |
<> | 144:ef7eb2e8f9f7 | 9058 | #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS) || \ |
<> | 144:ef7eb2e8f9f7 | 9059 | ((INSTANCE) == USB_OTG_HS)) |
<> | 144:ef7eb2e8f9f7 | 9060 | |
<> | 144:ef7eb2e8f9f7 | 9061 | /*********************** HCD Instances ****************************************/ |
<> | 144:ef7eb2e8f9f7 | 9062 | #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS) || \ |
<> | 144:ef7eb2e8f9f7 | 9063 | ((INSTANCE) == USB_OTG_HS)) |
<> | 144:ef7eb2e8f9f7 | 9064 | |
<> | 144:ef7eb2e8f9f7 | 9065 | |
<> | 144:ef7eb2e8f9f7 | 9066 | /****************************** IWDG Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 9067 | #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) |
<> | 144:ef7eb2e8f9f7 | 9068 | |
<> | 144:ef7eb2e8f9f7 | 9069 | /****************************** WWDG Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 9070 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
<> | 144:ef7eb2e8f9f7 | 9071 | |
<> | 144:ef7eb2e8f9f7 | 9072 | /****************************** SDIO Instances ********************************/ |
<> | 144:ef7eb2e8f9f7 | 9073 | #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO) |
<> | 144:ef7eb2e8f9f7 | 9074 | |
<> | 144:ef7eb2e8f9f7 | 9075 | /****************************** USB Exported Constants ************************/ |
<> | 144:ef7eb2e8f9f7 | 9076 | #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 8U |
<> | 144:ef7eb2e8f9f7 | 9077 | #define USB_OTG_FS_MAX_IN_ENDPOINTS 4U /* Including EP0 */ |
<> | 144:ef7eb2e8f9f7 | 9078 | #define USB_OTG_FS_MAX_OUT_ENDPOINTS 4U /* Including EP0 */ |
<> | 144:ef7eb2e8f9f7 | 9079 | #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280U /* in Bytes */ |
<> | 144:ef7eb2e8f9f7 | 9080 | |
<> | 144:ef7eb2e8f9f7 | 9081 | #define USB_OTG_HS_HOST_MAX_CHANNEL_NBR 12U |
<> | 144:ef7eb2e8f9f7 | 9082 | #define USB_OTG_HS_MAX_IN_ENDPOINTS 6U /* Including EP0 */ |
<> | 144:ef7eb2e8f9f7 | 9083 | #define USB_OTG_HS_MAX_OUT_ENDPOINTS 6U /* Including EP0 */ |
<> | 144:ef7eb2e8f9f7 | 9084 | #define USB_OTG_HS_TOTAL_FIFO_SIZE 4096U /* in Bytes */ |
<> | 144:ef7eb2e8f9f7 | 9085 | |
<> | 144:ef7eb2e8f9f7 | 9086 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 9087 | /* For a painless codes migration between the STM32F4xx device product */ |
<> | 144:ef7eb2e8f9f7 | 9088 | /* lines, the aliases defined below are put in place to overcome the */ |
<> | 144:ef7eb2e8f9f7 | 9089 | /* differences in the interrupt handlers and IRQn definitions. */ |
<> | 144:ef7eb2e8f9f7 | 9090 | /* No need to update developed interrupt code when moving across */ |
<> | 144:ef7eb2e8f9f7 | 9091 | /* product lines within the same STM32F4 Family */ |
<> | 144:ef7eb2e8f9f7 | 9092 | /******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 9093 | |
<> | 144:ef7eb2e8f9f7 | 9094 | /* Aliases for __IRQn */ |
<> | 144:ef7eb2e8f9f7 | 9095 | #define FSMC_IRQn FMC_IRQn |
<> | 144:ef7eb2e8f9f7 | 9096 | |
<> | 144:ef7eb2e8f9f7 | 9097 | /* Aliases for __IRQHandler */ |
<> | 144:ef7eb2e8f9f7 | 9098 | #define FSMC_IRQHandler FMC_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 9099 | |
<> | 144:ef7eb2e8f9f7 | 9100 | /** |
<> | 144:ef7eb2e8f9f7 | 9101 | * @} |
<> | 144:ef7eb2e8f9f7 | 9102 | */ |
<> | 144:ef7eb2e8f9f7 | 9103 | |
<> | 144:ef7eb2e8f9f7 | 9104 | /** |
<> | 144:ef7eb2e8f9f7 | 9105 | * @} |
<> | 144:ef7eb2e8f9f7 | 9106 | */ |
<> | 144:ef7eb2e8f9f7 | 9107 | |
<> | 144:ef7eb2e8f9f7 | 9108 | /** |
<> | 144:ef7eb2e8f9f7 | 9109 | * @} |
<> | 144:ef7eb2e8f9f7 | 9110 | */ |
<> | 144:ef7eb2e8f9f7 | 9111 | |
<> | 144:ef7eb2e8f9f7 | 9112 | #ifdef __cplusplus |
<> | 144:ef7eb2e8f9f7 | 9113 | } |
<> | 144:ef7eb2e8f9f7 | 9114 | #endif /* __cplusplus */ |
<> | 144:ef7eb2e8f9f7 | 9115 | |
<> | 144:ef7eb2e8f9f7 | 9116 | #endif /* __STM32F429xx_H */ |
<> | 144:ef7eb2e8f9f7 | 9117 | |
<> | 144:ef7eb2e8f9f7 | 9118 | |
<> | 144:ef7eb2e8f9f7 | 9119 | |
<> | 144:ef7eb2e8f9f7 | 9120 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |