Vybhav Kadaba
/
EV-PRO-MW1001_Development_code_cleaup
Removed unwanted enums and unused functions
inc/admw1001/ADMW1001_REGISTERS.h@6:9d393a9677f4, 2019-06-15 (annotated)
- Committer:
- Vkadaba
- Date:
- Sat Jun 15 14:30:49 2019 +0000
- Revision:
- 6:9d393a9677f4
- Parent:
- 5:0728bde67bdb
- Child:
- 8:2f2775c34640
Register map is updated and sensor config files are modified
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
Vkadaba | 5:0728bde67bdb | 1 | /* ================================================================================ |
Vkadaba | 5:0728bde67bdb | 2 | |
Vkadaba | 6:9d393a9677f4 | 3 | Project : ADMW1001_REGISTERS |
Vkadaba | 6:9d393a9677f4 | 4 | File : ADMW1001_REGISTERS.h |
Vkadaba | 5:0728bde67bdb | 5 | Description : Register Definitions |
Vkadaba | 5:0728bde67bdb | 6 | |
Vkadaba | 6:9d393a9677f4 | 7 | Date : Apr 30, 2019 |
Vkadaba | 5:0728bde67bdb | 8 | |
Vkadaba | 6:9d393a9677f4 | 9 | Copyright (c) 2019 Analog Devices, Inc. All Rights Reserved. |
Vkadaba | 5:0728bde67bdb | 10 | This software is proprietary and confidential to Analog Devices, Inc. and |
Vkadaba | 5:0728bde67bdb | 11 | its licensors. |
Vkadaba | 5:0728bde67bdb | 12 | |
Vkadaba | 5:0728bde67bdb | 13 | This file was auto-generated. Do not make local changes to this file. |
Vkadaba | 5:0728bde67bdb | 14 | |
Vkadaba | 5:0728bde67bdb | 15 | ================================================================================ */ |
Vkadaba | 5:0728bde67bdb | 16 | |
Vkadaba | 5:0728bde67bdb | 17 | #ifndef _DEF_ADMW1001_REGISTERS_H |
Vkadaba | 5:0728bde67bdb | 18 | #define _DEF_ADMW1001_REGISTERS_H |
Vkadaba | 5:0728bde67bdb | 19 | |
Vkadaba | 5:0728bde67bdb | 20 | #if defined(_LANGUAGE_C) || (defined(__GNUC__) && !defined(__ASSEMBLER__)) |
Vkadaba | 5:0728bde67bdb | 21 | #include <stdint.h> |
Vkadaba | 5:0728bde67bdb | 22 | #endif /* _LANGUAGE_C */ |
Vkadaba | 5:0728bde67bdb | 23 | |
Vkadaba | 5:0728bde67bdb | 24 | #ifndef __ADI_GENERATED_DEF_HEADERS__ |
Vkadaba | 5:0728bde67bdb | 25 | #define __ADI_GENERATED_DEF_HEADERS__ 1 |
Vkadaba | 5:0728bde67bdb | 26 | #endif |
Vkadaba | 5:0728bde67bdb | 27 | |
Vkadaba | 6:9d393a9677f4 | 28 | #define __ADI_HAS_CORE__ 1 |
Vkadaba | 6:9d393a9677f4 | 29 | #define __ADI_HAS_SPI__ 1 |
Vkadaba | 6:9d393a9677f4 | 30 | #define __ADI_HASTEST__ 1 |
Vkadaba | 5:0728bde67bdb | 31 | |
Vkadaba | 5:0728bde67bdb | 32 | /* ============================================================================================================================ |
Vkadaba | 5:0728bde67bdb | 33 | |
Vkadaba | 5:0728bde67bdb | 34 | ============================================================================================================================ */ |
Vkadaba | 5:0728bde67bdb | 35 | |
Vkadaba | 5:0728bde67bdb | 36 | /* ============================================================================================================================ |
Vkadaba | 6:9d393a9677f4 | 37 | SPI |
Vkadaba | 5:0728bde67bdb | 38 | ============================================================================================================================ */ |
Vkadaba | 6:9d393a9677f4 | 39 | #define REG_SPI_INTERFACE_CONFIG_A_RESET 0x00000030 /* Reset Value for Interface_Config_A */ |
Vkadaba | 6:9d393a9677f4 | 40 | #define REG_SPI_INTERFACE_CONFIG_A 0x00000000 /* SPI Interface Configuration A */ |
Vkadaba | 6:9d393a9677f4 | 41 | #define REG_SPI_INTERFACE_CONFIG_B_RESET 0x00000000 /* Reset Value for Interface_Config_B */ |
Vkadaba | 6:9d393a9677f4 | 42 | #define REG_SPI_INTERFACE_CONFIG_B 0x00000001 /* SPI Interface Configuration B */ |
Vkadaba | 6:9d393a9677f4 | 43 | #define REG_SPI_DEVICE_CONFIG_RESET 0x00000000 /* Reset Value for Device_Config */ |
Vkadaba | 6:9d393a9677f4 | 44 | #define REG_SPI_DEVICE_CONFIG 0x00000002 /* SPI Device Configuration */ |
Vkadaba | 6:9d393a9677f4 | 45 | #define REG_SPI_CHIP_TYPE_RESET 0x00000007 /* Reset Value for Chip_Type */ |
Vkadaba | 6:9d393a9677f4 | 46 | #define REG_SPI_CHIP_TYPE 0x00000003 /* SPI Chip Type */ |
Vkadaba | 6:9d393a9677f4 | 47 | #define REG_SPI_PRODUCT_ID_L_RESET 0x00000020 /* Reset Value for Product_ID_L */ |
Vkadaba | 6:9d393a9677f4 | 48 | #define REG_SPI_PRODUCT_ID_L 0x00000004 /* SPI Product ID Low */ |
Vkadaba | 6:9d393a9677f4 | 49 | #define REG_SPI_PRODUCT_ID_H_RESET 0x00000000 /* Reset Value for Product_ID_H */ |
Vkadaba | 6:9d393a9677f4 | 50 | #define REG_SPI_PRODUCT_ID_H 0x00000005 /* SPI Product ID High */ |
Vkadaba | 6:9d393a9677f4 | 51 | #define REG_SPI_CHIP_GRADE_RESET 0x00000000 /* Reset Value for Chip_Grade */ |
Vkadaba | 6:9d393a9677f4 | 52 | #define REG_SPI_CHIP_GRADE 0x00000006 /* SPI Chip Grade */ |
Vkadaba | 6:9d393a9677f4 | 53 | #define REG_SPI_SCRATCH_PAD_RESET 0x00000000 /* Reset Value for Scratch_Pad */ |
Vkadaba | 6:9d393a9677f4 | 54 | #define REG_SPI_SCRATCH_PAD 0x0000000A /* SPI Scratch Pad */ |
Vkadaba | 6:9d393a9677f4 | 55 | #define REG_SPI_SPI_REVISION_RESET 0x00000082 /* Reset Value for SPI_Revision */ |
Vkadaba | 6:9d393a9677f4 | 56 | #define REG_SPI_SPI_REVISION 0x0000000B /* SPI SPI Revision */ |
Vkadaba | 6:9d393a9677f4 | 57 | #define REG_SPI_VENDOR_L_RESET 0x00000056 /* Reset Value for Vendor_L */ |
Vkadaba | 6:9d393a9677f4 | 58 | #define REG_SPI_VENDOR_L 0x0000000C /* SPI Vendor ID Low */ |
Vkadaba | 6:9d393a9677f4 | 59 | #define REG_SPI_VENDOR_H_RESET 0x00000004 /* Reset Value for Vendor_H */ |
Vkadaba | 6:9d393a9677f4 | 60 | #define REG_SPI_VENDOR_H 0x0000000D /* SPI Vendor ID High */ |
Vkadaba | 6:9d393a9677f4 | 61 | #define REG_SPI_STREAM_MODE_RESET 0x00000000 /* Reset Value for Stream_Mode */ |
Vkadaba | 6:9d393a9677f4 | 62 | #define REG_SPI_STREAM_MODE 0x0000000E /* SPI Stream Mode */ |
Vkadaba | 6:9d393a9677f4 | 63 | #define REG_SPI_TRANSFER_CONFIG_RESET 0x00000000 /* Reset Value for Transfer_Config */ |
Vkadaba | 6:9d393a9677f4 | 64 | #define REG_SPI_TRANSFER_CONFIG 0x0000000F /* SPI Transfer Config */ |
Vkadaba | 6:9d393a9677f4 | 65 | #define REG_SPI_INTERFACE_CONFIG_C_RESET 0x00000033 /* Reset Value for Interface_Config_C */ |
Vkadaba | 6:9d393a9677f4 | 66 | #define REG_SPI_INTERFACE_CONFIG_C 0x00000010 /* SPI Interface Configuration C */ |
Vkadaba | 6:9d393a9677f4 | 67 | #define REG_SPI_INTERFACE_STATUS_A_RESET 0x00000000 /* Reset Value for Interface_Status_A */ |
Vkadaba | 6:9d393a9677f4 | 68 | #define REG_SPI_INTERFACE_STATUS_A 0x00000011 /* SPI Interface Status A */ |
Vkadaba | 5:0728bde67bdb | 69 | |
Vkadaba | 5:0728bde67bdb | 70 | /* ============================================================================================================================ |
Vkadaba | 6:9d393a9677f4 | 71 | SPI Register BitMasks, Positions & Enumerations |
Vkadaba | 5:0728bde67bdb | 72 | ============================================================================================================================ */ |
Vkadaba | 5:0728bde67bdb | 73 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 74 | SPI_INTERFACE_CONFIG_A Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 75 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 76 | #define BITP_SPI_INTERFACE_CONFIG_A_SW_RESET 7 /* First of Two of SW_RESET Bits. */ |
Vkadaba | 5:0728bde67bdb | 77 | #define BITP_SPI_INTERFACE_CONFIG_A_ADDR_ASCENSION 5 /* Determines Sequential Addressing Behavior */ |
Vkadaba | 5:0728bde67bdb | 78 | #define BITP_SPI_INTERFACE_CONFIG_A_SDO_ENABLE 4 /* SDO Pin Enable */ |
Vkadaba | 5:0728bde67bdb | 79 | #define BITP_SPI_INTERFACE_CONFIG_A_SW_RESETX 0 /* Second of Two of SW_RESET Bits. */ |
Vkadaba | 5:0728bde67bdb | 80 | #define BITM_SPI_INTERFACE_CONFIG_A_SW_RESET 0x00000080 /* First of Two of SW_RESET Bits. */ |
Vkadaba | 5:0728bde67bdb | 81 | #define BITM_SPI_INTERFACE_CONFIG_A_ADDR_ASCENSION 0x00000020 /* Determines Sequential Addressing Behavior */ |
Vkadaba | 5:0728bde67bdb | 82 | #define BITM_SPI_INTERFACE_CONFIG_A_SDO_ENABLE 0x00000010 /* SDO Pin Enable */ |
Vkadaba | 5:0728bde67bdb | 83 | #define BITM_SPI_INTERFACE_CONFIG_A_SW_RESETX 0x00000001 /* Second of Two of SW_RESET Bits. */ |
Vkadaba | 6:9d393a9677f4 | 84 | #define ENUM_SPI_INTERFACE_CONFIG_A_DESCEND 0x00000000 /* Addr_Ascension: Address accessed is decremented by one for each data byte when streaming */ |
Vkadaba | 6:9d393a9677f4 | 85 | #define ENUM_SPI_INTERFACE_CONFIG_A_ASCEND 0x00000020 /* Addr_Ascension: Address accessed is incremented by one for each data byte when streaming */ |
Vkadaba | 5:0728bde67bdb | 86 | |
Vkadaba | 5:0728bde67bdb | 87 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 88 | SPI_INTERFACE_CONFIG_B Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 89 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 90 | #define BITP_SPI_INTERFACE_CONFIG_B_SINGLE_INST 7 /* Select Streaming or Single Instruction Mode */ |
Vkadaba | 5:0728bde67bdb | 91 | #define BITM_SPI_INTERFACE_CONFIG_B_SINGLE_INST 0x00000080 /* Select Streaming or Single Instruction Mode */ |
Vkadaba | 5:0728bde67bdb | 92 | #define ENUM_SPI_INTERFACE_CONFIG_B_STREAMING_MODE 0x00000000 /* Single_Inst: Streaming mode is enabled */ |
Vkadaba | 5:0728bde67bdb | 93 | #define ENUM_SPI_INTERFACE_CONFIG_B_SINGLE_INSTRUCTION_MODE 0x00000080 /* Single_Inst: Single Instruction mode is enabled */ |
Vkadaba | 5:0728bde67bdb | 94 | |
Vkadaba | 5:0728bde67bdb | 95 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 96 | SPI_DEVICE_CONFIG Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 97 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 98 | #define BITP_SPI_DEVICE_CONFIG_OPERATING_MODES 0 /* Power Modes */ |
Vkadaba | 5:0728bde67bdb | 99 | #define BITM_SPI_DEVICE_CONFIG_OPERATING_MODES 0x00000003 /* Power Modes */ |
Vkadaba | 6:9d393a9677f4 | 100 | #define ENUM_SPI_DEVICE_CONFIG_NORMAL 0x00000000 /* Operating_Modes: Normal Operating Mode */ |
Vkadaba | 6:9d393a9677f4 | 101 | #define ENUM_SPI_DEVICE_CONFIG_SLEEP 0x00000003 /* Operating_Modes: Low Power Mode */ |
Vkadaba | 5:0728bde67bdb | 102 | |
Vkadaba | 5:0728bde67bdb | 103 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 104 | SPI_CHIP_TYPE Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 105 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 106 | #define BITP_SPI_CHIP_TYPE_CHIP_TYPE 0 /* Precision ADC */ |
Vkadaba | 6:9d393a9677f4 | 107 | #define BITM_SPI_CHIP_TYPE_CHIP_TYPE 0x0000000F /* Precision ADC */ |
Vkadaba | 5:0728bde67bdb | 108 | |
Vkadaba | 5:0728bde67bdb | 109 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 110 | SPI_PRODUCT_ID_L Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 111 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 112 | #define BITP_SPI_PRODUCT_ID_L_PRODUCT_ID 0 /* This is Device Chip Type/Family */ |
Vkadaba | 6:9d393a9677f4 | 113 | #define BITM_SPI_PRODUCT_ID_L_PRODUCT_ID 0x000000FF /* This is Device Chip Type/Family */ |
Vkadaba | 5:0728bde67bdb | 114 | |
Vkadaba | 5:0728bde67bdb | 115 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 116 | SPI_PRODUCT_ID_H Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 117 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 118 | #define BITP_SPI_PRODUCT_ID_H_PRODUCT_ID 0 /* This is Device Chip Type/Family */ |
Vkadaba | 6:9d393a9677f4 | 119 | #define BITM_SPI_PRODUCT_ID_H_PRODUCT_ID 0x000000FF /* This is Device Chip Type/Family */ |
Vkadaba | 5:0728bde67bdb | 120 | |
Vkadaba | 5:0728bde67bdb | 121 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 122 | SPI_CHIP_GRADE Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 123 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 124 | #define BITP_SPI_CHIP_GRADE_GRADE 4 /* This is the Device Performance Grade */ |
Vkadaba | 6:9d393a9677f4 | 125 | #define BITP_SPI_CHIP_GRADE_DEVICE_REVISION 0 /* This is the Device Hardware Revision */ |
Vkadaba | 6:9d393a9677f4 | 126 | #define BITM_SPI_CHIP_GRADE_GRADE 0x000000F0 /* This is the Device Performance Grade */ |
Vkadaba | 6:9d393a9677f4 | 127 | #define BITM_SPI_CHIP_GRADE_DEVICE_REVISION 0x0000000F /* This is the Device Hardware Revision */ |
Vkadaba | 5:0728bde67bdb | 128 | |
Vkadaba | 5:0728bde67bdb | 129 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 130 | SPI_SCRATCH_PAD Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 131 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 132 | #define BITP_SPI_SCRATCH_PAD_SCRATCH_VALUE 0 /* Software Scratchpad */ |
Vkadaba | 6:9d393a9677f4 | 133 | #define BITM_SPI_SCRATCH_PAD_SCRATCH_VALUE 0x000000FF /* Software Scratchpad */ |
Vkadaba | 5:0728bde67bdb | 134 | |
Vkadaba | 5:0728bde67bdb | 135 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 136 | SPI_SPI_REVISION Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 137 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 138 | #define BITP_SPI_SPI_REVISION_SPI_TYPE 6 /* Always Reads as 0x2 */ |
Vkadaba | 6:9d393a9677f4 | 139 | #define BITP_SPI_SPI_REVISION_VERSION 0 /* SPI Version */ |
Vkadaba | 6:9d393a9677f4 | 140 | #define BITM_SPI_SPI_REVISION_SPI_TYPE 0x000000C0 /* Always Reads as 0x2 */ |
Vkadaba | 6:9d393a9677f4 | 141 | #define BITM_SPI_SPI_REVISION_VERSION 0x0000003F /* SPI Version */ |
Vkadaba | 6:9d393a9677f4 | 142 | #define ENUM_SPI_SPI_REVISION_ADI_SPI 0x00000000 |
Vkadaba | 6:9d393a9677f4 | 143 | #define ENUM_SPI_SPI_REVISION_LPT_SPI 0x00000080 |
Vkadaba | 6:9d393a9677f4 | 144 | #define ENUM_SPI_SPI_REVISION_REV1_0 0x00000002 /* Version: Revision 1.0 */ |
Vkadaba | 5:0728bde67bdb | 145 | |
Vkadaba | 5:0728bde67bdb | 146 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 147 | SPI_VENDOR_L Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 148 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 149 | #define BITP_SPI_VENDOR_L_VID 0 /* Analog Devices Vendor ID */ |
Vkadaba | 6:9d393a9677f4 | 150 | #define BITM_SPI_VENDOR_L_VID 0x000000FF /* Analog Devices Vendor ID */ |
Vkadaba | 5:0728bde67bdb | 151 | |
Vkadaba | 5:0728bde67bdb | 152 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 153 | SPI_VENDOR_H Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 154 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 155 | #define BITP_SPI_VENDOR_H_VID 0 /* Analog Devices Vendor ID */ |
Vkadaba | 6:9d393a9677f4 | 156 | #define BITM_SPI_VENDOR_H_VID 0x000000FF /* Analog Devices Vendor ID */ |
Vkadaba | 5:0728bde67bdb | 157 | |
Vkadaba | 5:0728bde67bdb | 158 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 159 | SPI_STREAM_MODE Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 160 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 161 | #define BITP_SPI_STREAM_MODE_LOOP_COUNT 0 /* Sets the Data Byte Count Before Looping to Start Address */ |
Vkadaba | 6:9d393a9677f4 | 162 | #define BITM_SPI_STREAM_MODE_LOOP_COUNT 0x000000FF /* Sets the Data Byte Count Before Looping to Start Address */ |
Vkadaba | 5:0728bde67bdb | 163 | |
Vkadaba | 5:0728bde67bdb | 164 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 165 | SPI_TRANSFER_CONFIG Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 166 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 167 | #define BITP_SPI_TRANSFER_CONFIG_STREAM_MODE 1 /* When Streaming, Controls Master-Slave Transfer */ |
Vkadaba | 5:0728bde67bdb | 168 | #define BITM_SPI_TRANSFER_CONFIG_STREAM_MODE 0x00000002 /* When Streaming, Controls Master-Slave Transfer */ |
Vkadaba | 5:0728bde67bdb | 169 | #define ENUM_SPI_TRANSFER_CONFIG_UPDATE_ON_WRITE 0x00000000 /* Stream_Mode: Transfers after each byte/mulit-byte register */ |
Vkadaba | 5:0728bde67bdb | 170 | #define ENUM_SPI_TRANSFER_CONFIG_UPDATE_ON_ADDRESS_LOOP 0x00000002 /* Stream_Mode: Transfers when address loops */ |
Vkadaba | 5:0728bde67bdb | 171 | |
Vkadaba | 5:0728bde67bdb | 172 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 173 | SPI_INTERFACE_CONFIG_C Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 174 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 175 | #define BITP_SPI_INTERFACE_CONFIG_C_CRC_ENABLE 6 /* CRC Enable */ |
Vkadaba | 5:0728bde67bdb | 176 | #define BITP_SPI_INTERFACE_CONFIG_C_STRICT_REGISTER_ACCESS 5 /* Multi-byte Registers Must Be Read/Written in Full */ |
Vkadaba | 5:0728bde67bdb | 177 | #define BITP_SPI_INTERFACE_CONFIG_C_SEND_STATUS 4 /* Enables Sending of Status in 4-wire Mode */ |
Vkadaba | 5:0728bde67bdb | 178 | #define BITP_SPI_INTERFACE_CONFIG_C_CRC_ENABLEB 0 /* Inverted CRC Enable */ |
Vkadaba | 5:0728bde67bdb | 179 | #define BITM_SPI_INTERFACE_CONFIG_C_CRC_ENABLE 0x000000C0 /* CRC Enable */ |
Vkadaba | 5:0728bde67bdb | 180 | #define BITM_SPI_INTERFACE_CONFIG_C_STRICT_REGISTER_ACCESS 0x00000020 /* Multi-byte Registers Must Be Read/Written in Full */ |
Vkadaba | 5:0728bde67bdb | 181 | #define BITM_SPI_INTERFACE_CONFIG_C_SEND_STATUS 0x00000010 /* Enables Sending of Status in 4-wire Mode */ |
Vkadaba | 5:0728bde67bdb | 182 | #define BITM_SPI_INTERFACE_CONFIG_C_CRC_ENABLEB 0x00000003 /* Inverted CRC Enable */ |
Vkadaba | 5:0728bde67bdb | 183 | #define ENUM_SPI_INTERFACE_CONFIG_C_DISABLED 0x00000000 /* CRC_Enable: CRC Disabled */ |
Vkadaba | 6:9d393a9677f4 | 184 | #define ENUM_SPI_INTERFACE_CONFIG_C_ENABLED 0x00000040 /* CRC_Enable: CRC Enabled */ |
Vkadaba | 5:0728bde67bdb | 185 | #define ENUM_SPI_INTERFACE_CONFIG_C_NORMAL_ACCESS 0x00000000 /* Strict_Register_Access: Normal mode, no access restrictions */ |
Vkadaba | 5:0728bde67bdb | 186 | #define ENUM_SPI_INTERFACE_CONFIG_C_STRICT_ACCESS 0x00000020 /* Strict_Register_Access: Strict mode, multi-byte registers require all bytes read/written */ |
Vkadaba | 5:0728bde67bdb | 187 | |
Vkadaba | 5:0728bde67bdb | 188 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 189 | SPI_INTERFACE_STATUS_A Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 190 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 191 | #define BITP_SPI_INTERFACE_STATUS_A_NOT_READY_ERROR 7 /* Device Not Ready for Transaction */ |
Vkadaba | 5:0728bde67bdb | 192 | #define BITP_SPI_INTERFACE_STATUS_A_CLOCK_COUNT_ERROR 4 /* Incorrect Number of Clocks Detected in a Transaction */ |
Vkadaba | 5:0728bde67bdb | 193 | #define BITP_SPI_INTERFACE_STATUS_A_CRC_ERROR 3 /* Invalid/No CRC Received */ |
Vkadaba | 5:0728bde67bdb | 194 | #define BITP_SPI_INTERFACE_STATUS_A_WR_TO_RD_ONLY_REG_ERROR 2 /* Write to Read-Only Register Attempted */ |
Vkadaba | 5:0728bde67bdb | 195 | #define BITP_SPI_INTERFACE_STATUS_A_REGISTER_PARTIAL_ACCESS_ERROR 1 /* Set When Fewer Than Expected Number of Bytes Read/Written */ |
Vkadaba | 5:0728bde67bdb | 196 | #define BITP_SPI_INTERFACE_STATUS_A_ADDRESS_INVALID_ERROR 0 /* Attempt to Read/Write Non-existent Register Address */ |
Vkadaba | 5:0728bde67bdb | 197 | #define BITM_SPI_INTERFACE_STATUS_A_NOT_READY_ERROR 0x00000080 /* Device Not Ready for Transaction */ |
Vkadaba | 5:0728bde67bdb | 198 | #define BITM_SPI_INTERFACE_STATUS_A_CLOCK_COUNT_ERROR 0x00000010 /* Incorrect Number of Clocks Detected in a Transaction */ |
Vkadaba | 5:0728bde67bdb | 199 | #define BITM_SPI_INTERFACE_STATUS_A_CRC_ERROR 0x00000008 /* Invalid/No CRC Received */ |
Vkadaba | 5:0728bde67bdb | 200 | #define BITM_SPI_INTERFACE_STATUS_A_WR_TO_RD_ONLY_REG_ERROR 0x00000004 /* Write to Read-Only Register Attempted */ |
Vkadaba | 5:0728bde67bdb | 201 | #define BITM_SPI_INTERFACE_STATUS_A_REGISTER_PARTIAL_ACCESS_ERROR 0x00000002 /* Set When Fewer Than Expected Number of Bytes Read/Written */ |
Vkadaba | 5:0728bde67bdb | 202 | #define BITM_SPI_INTERFACE_STATUS_A_ADDRESS_INVALID_ERROR 0x00000001 /* Attempt to Read/Write Non-existent Register Address */ |
Vkadaba | 5:0728bde67bdb | 203 | |
Vkadaba | 5:0728bde67bdb | 204 | |
Vkadaba | 5:0728bde67bdb | 205 | /* ============================================================================================================================ |
Vkadaba | 6:9d393a9677f4 | 206 | ADISENSE1000 Core Registers |
Vkadaba | 5:0728bde67bdb | 207 | ============================================================================================================================ */ |
Vkadaba | 5:0728bde67bdb | 208 | |
Vkadaba | 5:0728bde67bdb | 209 | /* ============================================================================================================================ |
Vkadaba | 6:9d393a9677f4 | 210 | CORE |
Vkadaba | 5:0728bde67bdb | 211 | ============================================================================================================================ */ |
Vkadaba | 6:9d393a9677f4 | 212 | #define REG_CORE_COMMAND_RESET 0x00000000 /* Reset Value for Command */ |
Vkadaba | 6:9d393a9677f4 | 213 | #define REG_CORE_COMMAND 0x00000014 /* CORE Special Command */ |
Vkadaba | 6:9d393a9677f4 | 214 | #define REG_CORE_MODE_RESET 0x00000000 /* Reset Value for Mode */ |
Vkadaba | 6:9d393a9677f4 | 215 | #define REG_CORE_MODE 0x00000016 /* CORE Operating Mode and DRDY Control */ |
Vkadaba | 6:9d393a9677f4 | 216 | #define REG_CORE_POWER_CONFIG_RESET 0x00000000 /* Reset Value for Power_Config */ |
Vkadaba | 6:9d393a9677f4 | 217 | #define REG_CORE_POWER_CONFIG 0x00000017 /* CORE General Configuration */ |
Vkadaba | 6:9d393a9677f4 | 218 | #define REG_CORE_CYCLE_CONTROL_RESET 0x00000000 /* Reset Value for Cycle_Control */ |
Vkadaba | 6:9d393a9677f4 | 219 | #define REG_CORE_CYCLE_CONTROL 0x00000018 /* CORE Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 220 | #define REG_CORE_FIFO_NUM_CYCLES_RESET 0x00000001 /* Reset Value for Fifo_Num_Cycles */ |
Vkadaba | 6:9d393a9677f4 | 221 | #define REG_CORE_FIFO_NUM_CYCLES 0x0000001A /* CORE Number of Measurement Cycles to Store in FIFO */ |
Vkadaba | 5:0728bde67bdb | 222 | #define REG_CORE_MULTI_CYCLE_REPEAT_INTERVAL_RESET 0x00000000 /* Reset Value for Multi_Cycle_Repeat_Interval */ |
Vkadaba | 6:9d393a9677f4 | 223 | #define REG_CORE_MULTI_CYCLE_REPEAT_INTERVAL 0x0000001C /* CORE Time Between Repeats of Multi-Cycle Conversions.... */ |
Vkadaba | 6:9d393a9677f4 | 224 | #define REG_CORE_STATUS_RESET 0x00000000 /* Reset Value for Status */ |
Vkadaba | 6:9d393a9677f4 | 225 | #define REG_CORE_STATUS 0x00000020 /* CORE General Status */ |
Vkadaba | 6:9d393a9677f4 | 226 | #define REG_CORE_DIAGNOSTICS_STATUS_RESET 0x00000000 /* Reset Value for Diagnostics_Status */ |
Vkadaba | 6:9d393a9677f4 | 227 | #define REG_CORE_DIAGNOSTICS_STATUS 0x00000024 /* CORE Diagnostics Status */ |
Vkadaba | 6:9d393a9677f4 | 228 | #define REG_CORE_CHANNEL_ALERT_STATUS_RESET 0x00000000 /* Reset Value for Channel_Alert_Status */ |
Vkadaba | 6:9d393a9677f4 | 229 | #define REG_CORE_CHANNEL_ALERT_STATUS 0x00000026 /* CORE Alert Status Summary */ |
Vkadaba | 6:9d393a9677f4 | 230 | #define REG_CORE_ALERT_STATUS_2_RESET 0x00000000 /* Reset Value for Alert_Status_2 */ |
Vkadaba | 6:9d393a9677f4 | 231 | #define REG_CORE_ALERT_STATUS_2 0x00000028 /* CORE Additional Alert Status Information */ |
Vkadaba | 6:9d393a9677f4 | 232 | #define REG_CORE_ALERT_DETAIL_CHn_RESET 0x00000000 /* Reset Value for Alert_Detail_Ch[n] */ |
Vkadaba | 6:9d393a9677f4 | 233 | #define REG_CORE_ALERT_DETAIL_CH0_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH0 */ |
Vkadaba | 6:9d393a9677f4 | 234 | #define REG_CORE_ALERT_DETAIL_CH1_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH1 */ |
Vkadaba | 6:9d393a9677f4 | 235 | #define REG_CORE_ALERT_DETAIL_CH2_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH2 */ |
Vkadaba | 6:9d393a9677f4 | 236 | #define REG_CORE_ALERT_DETAIL_CH3_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH3 */ |
Vkadaba | 6:9d393a9677f4 | 237 | #define REG_CORE_ALERT_DETAIL_CH4_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH4 */ |
Vkadaba | 6:9d393a9677f4 | 238 | #define REG_CORE_ALERT_DETAIL_CH5_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH5 */ |
Vkadaba | 6:9d393a9677f4 | 239 | #define REG_CORE_ALERT_DETAIL_CH6_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH6 */ |
Vkadaba | 6:9d393a9677f4 | 240 | #define REG_CORE_ALERT_DETAIL_CH7_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH7 */ |
Vkadaba | 6:9d393a9677f4 | 241 | #define REG_CORE_ALERT_DETAIL_CH8_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH8 */ |
Vkadaba | 6:9d393a9677f4 | 242 | #define REG_CORE_ALERT_DETAIL_CH9_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH9 */ |
Vkadaba | 6:9d393a9677f4 | 243 | #define REG_CORE_ALERT_DETAIL_CH10_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH10 */ |
Vkadaba | 6:9d393a9677f4 | 244 | #define REG_CORE_ALERT_DETAIL_CH11_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH11 */ |
Vkadaba | 6:9d393a9677f4 | 245 | #define REG_CORE_ALERT_DETAIL_CH12_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH12 */ |
Vkadaba | 6:9d393a9677f4 | 246 | #define REG_CORE_ALERT_DETAIL_CH13_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH13 */ |
Vkadaba | 6:9d393a9677f4 | 247 | #define REG_CORE_ALERT_DETAIL_CH14_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH14 */ |
Vkadaba | 6:9d393a9677f4 | 248 | #define REG_CORE_ALERT_DETAIL_CH15_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_DETAIL_CH15 */ |
Vkadaba | 6:9d393a9677f4 | 249 | #define REG_CORE_ALERT_DETAIL_CH0 0x0000002A /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 250 | #define REG_CORE_ALERT_DETAIL_CH1 0x0000002C /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 251 | #define REG_CORE_ALERT_DETAIL_CH2 0x0000002E /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 252 | #define REG_CORE_ALERT_DETAIL_CH3 0x00000030 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 253 | #define REG_CORE_ALERT_DETAIL_CH4 0x00000032 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 254 | #define REG_CORE_ALERT_DETAIL_CH5 0x00000034 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 255 | #define REG_CORE_ALERT_DETAIL_CH6 0x00000036 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 256 | #define REG_CORE_ALERT_DETAIL_CH7 0x00000038 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 257 | #define REG_CORE_ALERT_DETAIL_CH8 0x0000003A /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 258 | #define REG_CORE_ALERT_DETAIL_CH9 0x0000003C /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 259 | #define REG_CORE_ALERT_DETAIL_CH10 0x0000003E /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 260 | #define REG_CORE_ALERT_DETAIL_CH11 0x00000040 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 261 | #define REG_CORE_ALERT_DETAIL_CH12 0x00000042 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 262 | #define REG_CORE_ALERT_DETAIL_CH13 0x00000044 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 263 | #define REG_CORE_ALERT_DETAIL_CH14 0x00000046 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 264 | #define REG_CORE_ALERT_DETAIL_CH15 0x00000048 /* CORE Detailed Error Information */ |
Vkadaba | 6:9d393a9677f4 | 265 | #define REG_CORE_ALERT_DETAIL_CHn(i) (REG_CORE_ALERT_DETAIL_CH0 + ((i) * 2)) |
Vkadaba | 6:9d393a9677f4 | 266 | #define REG_CORE_ALERT_DETAIL_CHn_COUNT 16 |
Vkadaba | 6:9d393a9677f4 | 267 | #define REG_CORE_ERROR_CODE_RESET 0x00000000 /* Reset Value for Error_Code */ |
Vkadaba | 6:9d393a9677f4 | 268 | #define REG_CORE_ERROR_CODE 0x0000004C /* CORE Code Indicating Source of Error */ |
Vkadaba | 6:9d393a9677f4 | 269 | #define REG_CORE_ALERT_CODE_RESET 0x00000000 /* Reset Value for Alert_Code */ |
Vkadaba | 6:9d393a9677f4 | 270 | #define REG_CORE_ALERT_CODE 0x0000004E /* CORE Code Indicating Source of Alert */ |
Vkadaba | 6:9d393a9677f4 | 271 | #define REG_CORE_EXTERNAL_REFERENCE_RESISTOR_RESET 0x447A0000 /* Reset Value for External_Reference_Resistor */ |
Vkadaba | 6:9d393a9677f4 | 272 | #define REG_CORE_EXTERNAL_REFERENCE_RESISTOR 0x00000050 /* CORE External Reference Information */ |
Vkadaba | 6:9d393a9677f4 | 273 | #define REG_CORE_EXTERNAL_VOLTAGE_REFERENCE_RESET 0x40200000 /* Reset Value for External_Voltage_Reference */ |
Vkadaba | 6:9d393a9677f4 | 274 | #define REG_CORE_EXTERNAL_VOLTAGE_REFERENCE 0x00000054 /* CORE External Reference Information */ |
Vkadaba | 6:9d393a9677f4 | 275 | #define REG_CORE_DIAGNOSTICS_CONTROL_RESET 0x00000000 /* Reset Value for Diagnostics_Control */ |
Vkadaba | 6:9d393a9677f4 | 276 | #define REG_CORE_DIAGNOSTICS_CONTROL 0x0000005C /* CORE Diagnostic Control */ |
Vkadaba | 6:9d393a9677f4 | 277 | #define REG_CORE_DATA_FIFO_RESET 0x00000000 /* Reset Value for Data_FIFO */ |
Vkadaba | 6:9d393a9677f4 | 278 | #define REG_CORE_DATA_FIFO 0x00000060 /* CORE FIFO Buffer of Sensor Results */ |
Vkadaba | 6:9d393a9677f4 | 279 | #define REG_CORE_DEBUG_CODE_RESET 0x00000000 /* Reset Value for Debug_Code */ |
Vkadaba | 6:9d393a9677f4 | 280 | #define REG_CORE_DEBUG_CODE 0x00000064 /* CORE Additional Information on Source of Alert or Errors */ |
Vkadaba | 5:0728bde67bdb | 281 | #define REG_CORE_ADVANCED_SENSOR_ACCESS_RESET 0x00000000 /* Reset Value for Advanced_Sensor_Access */ |
Vkadaba | 6:9d393a9677f4 | 282 | #define REG_CORE_ADVANCED_SENSOR_ACCESS 0x0000006E /* CORE Enables Access to Advanced Sensor Configuration */ |
Vkadaba | 6:9d393a9677f4 | 283 | #define REG_CORE_LUT_SELECT_RESET 0x00000000 /* Reset Value for LUT_Select */ |
Vkadaba | 6:9d393a9677f4 | 284 | #define REG_CORE_LUT_SELECT 0x00000070 /* CORE Read/Write Strobe */ |
Vkadaba | 6:9d393a9677f4 | 285 | #define REG_CORE_LUT_OFFSET_RESET 0x00000000 /* Reset Value for LUT_Offset */ |
Vkadaba | 6:9d393a9677f4 | 286 | #define REG_CORE_LUT_OFFSET 0x00000072 /* CORE Offset into Selected LUT */ |
Vkadaba | 6:9d393a9677f4 | 287 | #define REG_CORE_LUT_DATA_RESET 0x00000000 /* Reset Value for LUT_Data */ |
Vkadaba | 6:9d393a9677f4 | 288 | #define REG_CORE_LUT_DATA 0x00000074 /* CORE Data to Read/Write from Addressed LUT Entry */ |
Vkadaba | 6:9d393a9677f4 | 289 | #define REG_CORE_REVISION_RESET 0x00000000 /* Reset Value for Revision */ |
Vkadaba | 6:9d393a9677f4 | 290 | #define REG_CORE_REVISION 0x0000008C /* CORE Hardware, Firmware Revision */ |
Vkadaba | 6:9d393a9677f4 | 291 | #define REG_CORE_CHANNEL_COUNTn_RESET 0x00000000 /* Reset Value for Channel_Count[n] */ |
Vkadaba | 6:9d393a9677f4 | 292 | #define REG_CORE_CHANNEL_COUNT0_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT0 */ |
Vkadaba | 6:9d393a9677f4 | 293 | #define REG_CORE_CHANNEL_COUNT1_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT1 */ |
Vkadaba | 6:9d393a9677f4 | 294 | #define REG_CORE_CHANNEL_COUNT2_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT2 */ |
Vkadaba | 6:9d393a9677f4 | 295 | #define REG_CORE_CHANNEL_COUNT3_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT3 */ |
Vkadaba | 6:9d393a9677f4 | 296 | #define REG_CORE_CHANNEL_COUNT4_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT4 */ |
Vkadaba | 6:9d393a9677f4 | 297 | #define REG_CORE_CHANNEL_COUNT5_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT5 */ |
Vkadaba | 6:9d393a9677f4 | 298 | #define REG_CORE_CHANNEL_COUNT6_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT6 */ |
Vkadaba | 6:9d393a9677f4 | 299 | #define REG_CORE_CHANNEL_COUNT7_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT7 */ |
Vkadaba | 6:9d393a9677f4 | 300 | #define REG_CORE_CHANNEL_COUNT8_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT8 */ |
Vkadaba | 6:9d393a9677f4 | 301 | #define REG_CORE_CHANNEL_COUNT9_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT9 */ |
Vkadaba | 6:9d393a9677f4 | 302 | #define REG_CORE_CHANNEL_COUNT10_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_COUNT10 */ |
Vkadaba | 6:9d393a9677f4 | 303 | #define REG_CORE_CHANNEL_COUNT0 0x00000090 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 304 | #define REG_CORE_CHANNEL_COUNT1 0x000000D0 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 305 | #define REG_CORE_CHANNEL_COUNT2 0x00000110 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 306 | #define REG_CORE_CHANNEL_COUNT3 0x00000150 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 307 | #define REG_CORE_CHANNEL_COUNT4 0x00000190 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 308 | #define REG_CORE_CHANNEL_COUNT5 0x000001D0 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 309 | #define REG_CORE_CHANNEL_COUNT6 0x00000210 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 310 | #define REG_CORE_CHANNEL_COUNT7 0x00000250 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 311 | #define REG_CORE_CHANNEL_COUNT8 0x00000290 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 312 | #define REG_CORE_CHANNEL_COUNT9 0x000002D0 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 313 | #define REG_CORE_CHANNEL_COUNT10 0x00000310 /* CORE Number of Channel Occurrences per Measurement Cycle */ |
Vkadaba | 6:9d393a9677f4 | 314 | #define REG_CORE_CHANNEL_COUNTn(i) (REG_CORE_CHANNEL_COUNT0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 315 | #define REG_CORE_CHANNEL_COUNTn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 316 | #define REG_CORE_CHANNEL_OPTIONSn_RESET 0x00000000 /* Reset Value for Channel_Options[n] */ |
Vkadaba | 6:9d393a9677f4 | 317 | #define REG_CORE_CHANNEL_OPTIONS0_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS0 */ |
Vkadaba | 6:9d393a9677f4 | 318 | #define REG_CORE_CHANNEL_OPTIONS1_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS1 */ |
Vkadaba | 6:9d393a9677f4 | 319 | #define REG_CORE_CHANNEL_OPTIONS2_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS2 */ |
Vkadaba | 6:9d393a9677f4 | 320 | #define REG_CORE_CHANNEL_OPTIONS3_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS3 */ |
Vkadaba | 6:9d393a9677f4 | 321 | #define REG_CORE_CHANNEL_OPTIONS4_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS4 */ |
Vkadaba | 6:9d393a9677f4 | 322 | #define REG_CORE_CHANNEL_OPTIONS5_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS5 */ |
Vkadaba | 6:9d393a9677f4 | 323 | #define REG_CORE_CHANNEL_OPTIONS6_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS6 */ |
Vkadaba | 6:9d393a9677f4 | 324 | #define REG_CORE_CHANNEL_OPTIONS7_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS7 */ |
Vkadaba | 6:9d393a9677f4 | 325 | #define REG_CORE_CHANNEL_OPTIONS8_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS8 */ |
Vkadaba | 6:9d393a9677f4 | 326 | #define REG_CORE_CHANNEL_OPTIONS9_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS9 */ |
Vkadaba | 6:9d393a9677f4 | 327 | #define REG_CORE_CHANNEL_OPTIONS10_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_OPTIONS10 */ |
Vkadaba | 6:9d393a9677f4 | 328 | #define REG_CORE_CHANNEL_OPTIONS0 0x00000091 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 329 | #define REG_CORE_CHANNEL_OPTIONS1 0x000000D1 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 330 | #define REG_CORE_CHANNEL_OPTIONS2 0x00000111 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 331 | #define REG_CORE_CHANNEL_OPTIONS3 0x00000151 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 332 | #define REG_CORE_CHANNEL_OPTIONS4 0x00000191 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 333 | #define REG_CORE_CHANNEL_OPTIONS5 0x000001D1 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 334 | #define REG_CORE_CHANNEL_OPTIONS6 0x00000211 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 335 | #define REG_CORE_CHANNEL_OPTIONS7 0x00000251 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 336 | #define REG_CORE_CHANNEL_OPTIONS8 0x00000291 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 337 | #define REG_CORE_CHANNEL_OPTIONS9 0x000002D1 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 338 | #define REG_CORE_CHANNEL_OPTIONS10 0x00000311 /* CORE Position of Channel Within Sequence and Enable for FFT */ |
Vkadaba | 6:9d393a9677f4 | 339 | #define REG_CORE_CHANNEL_OPTIONSn(i) (REG_CORE_CHANNEL_OPTIONS0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 340 | #define REG_CORE_CHANNEL_OPTIONSn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 341 | #define REG_CORE_SENSOR_TYPEn_RESET 0x00000000 /* Reset Value for Sensor_Type[n] */ |
Vkadaba | 6:9d393a9677f4 | 342 | #define REG_CORE_SENSOR_TYPE0_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE0 */ |
Vkadaba | 6:9d393a9677f4 | 343 | #define REG_CORE_SENSOR_TYPE1_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE1 */ |
Vkadaba | 6:9d393a9677f4 | 344 | #define REG_CORE_SENSOR_TYPE2_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE2 */ |
Vkadaba | 6:9d393a9677f4 | 345 | #define REG_CORE_SENSOR_TYPE3_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE3 */ |
Vkadaba | 6:9d393a9677f4 | 346 | #define REG_CORE_SENSOR_TYPE4_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE4 */ |
Vkadaba | 6:9d393a9677f4 | 347 | #define REG_CORE_SENSOR_TYPE5_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE5 */ |
Vkadaba | 6:9d393a9677f4 | 348 | #define REG_CORE_SENSOR_TYPE6_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE6 */ |
Vkadaba | 6:9d393a9677f4 | 349 | #define REG_CORE_SENSOR_TYPE7_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE7 */ |
Vkadaba | 6:9d393a9677f4 | 350 | #define REG_CORE_SENSOR_TYPE8_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE8 */ |
Vkadaba | 6:9d393a9677f4 | 351 | #define REG_CORE_SENSOR_TYPE9_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE9 */ |
Vkadaba | 6:9d393a9677f4 | 352 | #define REG_CORE_SENSOR_TYPE10_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_TYPE10 */ |
Vkadaba | 6:9d393a9677f4 | 353 | #define REG_CORE_SENSOR_TYPE0 0x00000092 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 354 | #define REG_CORE_SENSOR_TYPE1 0x000000D2 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 355 | #define REG_CORE_SENSOR_TYPE2 0x00000112 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 356 | #define REG_CORE_SENSOR_TYPE3 0x00000152 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 357 | #define REG_CORE_SENSOR_TYPE4 0x00000192 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 358 | #define REG_CORE_SENSOR_TYPE5 0x000001D2 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 359 | #define REG_CORE_SENSOR_TYPE6 0x00000212 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 360 | #define REG_CORE_SENSOR_TYPE7 0x00000252 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 361 | #define REG_CORE_SENSOR_TYPE8 0x00000292 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 362 | #define REG_CORE_SENSOR_TYPE9 0x000002D2 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 363 | #define REG_CORE_SENSOR_TYPE10 0x00000312 /* CORE Sensor Select */ |
Vkadaba | 6:9d393a9677f4 | 364 | #define REG_CORE_SENSOR_TYPEn(i) (REG_CORE_SENSOR_TYPE0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 365 | #define REG_CORE_SENSOR_TYPEn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 366 | #define REG_CORE_SENSOR_DETAILSn_RESET 0x000000F0 /* Reset Value for Sensor_Details[n] */ |
Vkadaba | 6:9d393a9677f4 | 367 | #define REG_CORE_SENSOR_DETAILS0_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS0 */ |
Vkadaba | 6:9d393a9677f4 | 368 | #define REG_CORE_SENSOR_DETAILS1_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS1 */ |
Vkadaba | 6:9d393a9677f4 | 369 | #define REG_CORE_SENSOR_DETAILS2_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS2 */ |
Vkadaba | 6:9d393a9677f4 | 370 | #define REG_CORE_SENSOR_DETAILS3_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS3 */ |
Vkadaba | 6:9d393a9677f4 | 371 | #define REG_CORE_SENSOR_DETAILS4_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS4 */ |
Vkadaba | 6:9d393a9677f4 | 372 | #define REG_CORE_SENSOR_DETAILS5_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS5 */ |
Vkadaba | 6:9d393a9677f4 | 373 | #define REG_CORE_SENSOR_DETAILS6_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS6 */ |
Vkadaba | 6:9d393a9677f4 | 374 | #define REG_CORE_SENSOR_DETAILS7_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS7 */ |
Vkadaba | 6:9d393a9677f4 | 375 | #define REG_CORE_SENSOR_DETAILS8_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS8 */ |
Vkadaba | 6:9d393a9677f4 | 376 | #define REG_CORE_SENSOR_DETAILS9_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS9 */ |
Vkadaba | 6:9d393a9677f4 | 377 | #define REG_CORE_SENSOR_DETAILS10_RESET 0x000000F0 /* Reset Value for REG_CORE_SENSOR_DETAILS10 */ |
Vkadaba | 6:9d393a9677f4 | 378 | #define REG_CORE_SENSOR_DETAILS0 0x00000094 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 379 | #define REG_CORE_SENSOR_DETAILS1 0x000000D4 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 380 | #define REG_CORE_SENSOR_DETAILS2 0x00000114 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 381 | #define REG_CORE_SENSOR_DETAILS3 0x00000154 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 382 | #define REG_CORE_SENSOR_DETAILS4 0x00000194 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 383 | #define REG_CORE_SENSOR_DETAILS5 0x000001D4 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 384 | #define REG_CORE_SENSOR_DETAILS6 0x00000214 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 385 | #define REG_CORE_SENSOR_DETAILS7 0x00000254 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 386 | #define REG_CORE_SENSOR_DETAILS8 0x00000294 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 387 | #define REG_CORE_SENSOR_DETAILS9 0x000002D4 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 388 | #define REG_CORE_SENSOR_DETAILS10 0x00000314 /* CORE Sensor Details */ |
Vkadaba | 6:9d393a9677f4 | 389 | #define REG_CORE_SENSOR_DETAILSn(i) (REG_CORE_SENSOR_DETAILS0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 390 | #define REG_CORE_SENSOR_DETAILSn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 391 | #define REG_CORE_CHANNEL_EXCITATIONn_RESET 0x00000000 /* Reset Value for Channel_Excitation[n] */ |
Vkadaba | 6:9d393a9677f4 | 392 | #define REG_CORE_CHANNEL_EXCITATION0_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION0 */ |
Vkadaba | 6:9d393a9677f4 | 393 | #define REG_CORE_CHANNEL_EXCITATION1_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION1 */ |
Vkadaba | 6:9d393a9677f4 | 394 | #define REG_CORE_CHANNEL_EXCITATION2_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION2 */ |
Vkadaba | 6:9d393a9677f4 | 395 | #define REG_CORE_CHANNEL_EXCITATION3_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION3 */ |
Vkadaba | 6:9d393a9677f4 | 396 | #define REG_CORE_CHANNEL_EXCITATION4_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION4 */ |
Vkadaba | 6:9d393a9677f4 | 397 | #define REG_CORE_CHANNEL_EXCITATION5_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION5 */ |
Vkadaba | 6:9d393a9677f4 | 398 | #define REG_CORE_CHANNEL_EXCITATION6_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION6 */ |
Vkadaba | 6:9d393a9677f4 | 399 | #define REG_CORE_CHANNEL_EXCITATION7_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION7 */ |
Vkadaba | 6:9d393a9677f4 | 400 | #define REG_CORE_CHANNEL_EXCITATION8_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION8 */ |
Vkadaba | 6:9d393a9677f4 | 401 | #define REG_CORE_CHANNEL_EXCITATION9_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION9 */ |
Vkadaba | 6:9d393a9677f4 | 402 | #define REG_CORE_CHANNEL_EXCITATION10_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_EXCITATION10 */ |
Vkadaba | 6:9d393a9677f4 | 403 | #define REG_CORE_CHANNEL_EXCITATION0 0x00000098 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 404 | #define REG_CORE_CHANNEL_EXCITATION1 0x000000D8 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 405 | #define REG_CORE_CHANNEL_EXCITATION2 0x00000118 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 406 | #define REG_CORE_CHANNEL_EXCITATION3 0x00000158 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 407 | #define REG_CORE_CHANNEL_EXCITATION4 0x00000198 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 408 | #define REG_CORE_CHANNEL_EXCITATION5 0x000001D8 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 409 | #define REG_CORE_CHANNEL_EXCITATION6 0x00000218 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 410 | #define REG_CORE_CHANNEL_EXCITATION7 0x00000258 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 411 | #define REG_CORE_CHANNEL_EXCITATION8 0x00000298 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 412 | #define REG_CORE_CHANNEL_EXCITATION9 0x000002D8 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 413 | #define REG_CORE_CHANNEL_EXCITATION10 0x00000318 /* CORE Excitation Current */ |
Vkadaba | 6:9d393a9677f4 | 414 | #define REG_CORE_CHANNEL_EXCITATIONn(i) (REG_CORE_CHANNEL_EXCITATION0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 415 | #define REG_CORE_CHANNEL_EXCITATIONn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 416 | #define REG_CORE_SETTLING_TIMEn_RESET 0x00000000 /* Reset Value for Settling_Time[n] */ |
Vkadaba | 6:9d393a9677f4 | 417 | #define REG_CORE_SETTLING_TIME0_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME0 */ |
Vkadaba | 6:9d393a9677f4 | 418 | #define REG_CORE_SETTLING_TIME1_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME1 */ |
Vkadaba | 6:9d393a9677f4 | 419 | #define REG_CORE_SETTLING_TIME2_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME2 */ |
Vkadaba | 6:9d393a9677f4 | 420 | #define REG_CORE_SETTLING_TIME3_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME3 */ |
Vkadaba | 6:9d393a9677f4 | 421 | #define REG_CORE_SETTLING_TIME4_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME4 */ |
Vkadaba | 6:9d393a9677f4 | 422 | #define REG_CORE_SETTLING_TIME5_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME5 */ |
Vkadaba | 6:9d393a9677f4 | 423 | #define REG_CORE_SETTLING_TIME6_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME6 */ |
Vkadaba | 6:9d393a9677f4 | 424 | #define REG_CORE_SETTLING_TIME7_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME7 */ |
Vkadaba | 6:9d393a9677f4 | 425 | #define REG_CORE_SETTLING_TIME8_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME8 */ |
Vkadaba | 6:9d393a9677f4 | 426 | #define REG_CORE_SETTLING_TIME9_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME9 */ |
Vkadaba | 6:9d393a9677f4 | 427 | #define REG_CORE_SETTLING_TIME10_RESET 0x00000000 /* Reset Value for REG_CORE_SETTLING_TIME10 */ |
Vkadaba | 6:9d393a9677f4 | 428 | #define REG_CORE_SETTLING_TIME0 0x0000009A /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 429 | #define REG_CORE_SETTLING_TIME1 0x000000DA /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 430 | #define REG_CORE_SETTLING_TIME2 0x0000011A /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 431 | #define REG_CORE_SETTLING_TIME3 0x0000015A /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 432 | #define REG_CORE_SETTLING_TIME4 0x0000019A /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 433 | #define REG_CORE_SETTLING_TIME5 0x000001DA /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 434 | #define REG_CORE_SETTLING_TIME6 0x0000021A /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 435 | #define REG_CORE_SETTLING_TIME7 0x0000025A /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 436 | #define REG_CORE_SETTLING_TIME8 0x0000029A /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 437 | #define REG_CORE_SETTLING_TIME9 0x000002DA /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 438 | #define REG_CORE_SETTLING_TIME10 0x0000031A /* CORE Settling Time */ |
Vkadaba | 6:9d393a9677f4 | 439 | #define REG_CORE_SETTLING_TIMEn(i) (REG_CORE_SETTLING_TIME0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 440 | #define REG_CORE_SETTLING_TIMEn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 441 | #define REG_CORE_MEASUREMENT_SETUPn_RESET 0x00000000 /* Reset Value for Measurement_Setup[n] */ |
Vkadaba | 6:9d393a9677f4 | 442 | #define REG_CORE_MEASUREMENT_SETUP0_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP0 */ |
Vkadaba | 6:9d393a9677f4 | 443 | #define REG_CORE_MEASUREMENT_SETUP1_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP1 */ |
Vkadaba | 6:9d393a9677f4 | 444 | #define REG_CORE_MEASUREMENT_SETUP2_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP2 */ |
Vkadaba | 6:9d393a9677f4 | 445 | #define REG_CORE_MEASUREMENT_SETUP3_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP3 */ |
Vkadaba | 6:9d393a9677f4 | 446 | #define REG_CORE_MEASUREMENT_SETUP4_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP4 */ |
Vkadaba | 6:9d393a9677f4 | 447 | #define REG_CORE_MEASUREMENT_SETUP5_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP5 */ |
Vkadaba | 6:9d393a9677f4 | 448 | #define REG_CORE_MEASUREMENT_SETUP6_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP6 */ |
Vkadaba | 6:9d393a9677f4 | 449 | #define REG_CORE_MEASUREMENT_SETUP7_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP7 */ |
Vkadaba | 6:9d393a9677f4 | 450 | #define REG_CORE_MEASUREMENT_SETUP8_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP8 */ |
Vkadaba | 6:9d393a9677f4 | 451 | #define REG_CORE_MEASUREMENT_SETUP9_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP9 */ |
Vkadaba | 6:9d393a9677f4 | 452 | #define REG_CORE_MEASUREMENT_SETUP10_RESET 0x00000000 /* Reset Value for REG_CORE_MEASUREMENT_SETUP10 */ |
Vkadaba | 6:9d393a9677f4 | 453 | #define REG_CORE_MEASUREMENT_SETUP0 0x0000009C /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 454 | #define REG_CORE_MEASUREMENT_SETUP1 0x000000DC /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 455 | #define REG_CORE_MEASUREMENT_SETUP2 0x0000011C /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 456 | #define REG_CORE_MEASUREMENT_SETUP3 0x0000015C /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 457 | #define REG_CORE_MEASUREMENT_SETUP4 0x0000019C /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 458 | #define REG_CORE_MEASUREMENT_SETUP5 0x000001DC /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 459 | #define REG_CORE_MEASUREMENT_SETUP6 0x0000021C /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 460 | #define REG_CORE_MEASUREMENT_SETUP7 0x0000025C /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 461 | #define REG_CORE_MEASUREMENT_SETUP8 0x0000029C /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 462 | #define REG_CORE_MEASUREMENT_SETUP9 0x000002DC /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 463 | #define REG_CORE_MEASUREMENT_SETUP10 0x0000031C /* CORE ADC Digital Filter Selection */ |
Vkadaba | 6:9d393a9677f4 | 464 | #define REG_CORE_MEASUREMENT_SETUPn(i) (REG_CORE_MEASUREMENT_SETUP0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 465 | #define REG_CORE_MEASUREMENT_SETUPn_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 466 | #define REG_CORE_HIGH_THRESHOLD_LIMITn_RESET 0x7F800000 /* Reset Value for High_Threshold_Limit[n] */ |
Vkadaba | 5:0728bde67bdb | 467 | #define REG_CORE_HIGH_THRESHOLD_LIMIT0_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT0 */ |
Vkadaba | 5:0728bde67bdb | 468 | #define REG_CORE_HIGH_THRESHOLD_LIMIT1_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT1 */ |
Vkadaba | 5:0728bde67bdb | 469 | #define REG_CORE_HIGH_THRESHOLD_LIMIT2_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT2 */ |
Vkadaba | 5:0728bde67bdb | 470 | #define REG_CORE_HIGH_THRESHOLD_LIMIT3_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT3 */ |
Vkadaba | 5:0728bde67bdb | 471 | #define REG_CORE_HIGH_THRESHOLD_LIMIT4_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT4 */ |
Vkadaba | 5:0728bde67bdb | 472 | #define REG_CORE_HIGH_THRESHOLD_LIMIT5_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT5 */ |
Vkadaba | 5:0728bde67bdb | 473 | #define REG_CORE_HIGH_THRESHOLD_LIMIT6_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT6 */ |
Vkadaba | 5:0728bde67bdb | 474 | #define REG_CORE_HIGH_THRESHOLD_LIMIT7_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT7 */ |
Vkadaba | 5:0728bde67bdb | 475 | #define REG_CORE_HIGH_THRESHOLD_LIMIT8_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT8 */ |
Vkadaba | 5:0728bde67bdb | 476 | #define REG_CORE_HIGH_THRESHOLD_LIMIT9_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT9 */ |
Vkadaba | 5:0728bde67bdb | 477 | #define REG_CORE_HIGH_THRESHOLD_LIMIT10_RESET 0x7F800000 /* Reset Value for REG_CORE_HIGH_THRESHOLD_LIMIT10 */ |
Vkadaba | 6:9d393a9677f4 | 478 | #define REG_CORE_HIGH_THRESHOLD_LIMIT0 0x000000A0 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 479 | #define REG_CORE_HIGH_THRESHOLD_LIMIT1 0x000000E0 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 480 | #define REG_CORE_HIGH_THRESHOLD_LIMIT2 0x00000120 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 481 | #define REG_CORE_HIGH_THRESHOLD_LIMIT3 0x00000160 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 482 | #define REG_CORE_HIGH_THRESHOLD_LIMIT4 0x000001A0 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 483 | #define REG_CORE_HIGH_THRESHOLD_LIMIT5 0x000001E0 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 484 | #define REG_CORE_HIGH_THRESHOLD_LIMIT6 0x00000220 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 485 | #define REG_CORE_HIGH_THRESHOLD_LIMIT7 0x00000260 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 486 | #define REG_CORE_HIGH_THRESHOLD_LIMIT8 0x000002A0 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 487 | #define REG_CORE_HIGH_THRESHOLD_LIMIT9 0x000002E0 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 488 | #define REG_CORE_HIGH_THRESHOLD_LIMIT10 0x00000320 /* CORE High Threshold */ |
Vkadaba | 6:9d393a9677f4 | 489 | #define REG_CORE_HIGH_THRESHOLD_LIMITn(i) (REG_CORE_HIGH_THRESHOLD_LIMIT0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 490 | #define REG_CORE_HIGH_THRESHOLD_LIMITn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 491 | #define REG_CORE_LOW_THRESHOLD_LIMITn_RESET 0xFF800000 /* Reset Value for Low_Threshold_Limit[n] */ |
Vkadaba | 6:9d393a9677f4 | 492 | #define REG_CORE_LOW_THRESHOLD_LIMIT0_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT0 */ |
Vkadaba | 6:9d393a9677f4 | 493 | #define REG_CORE_LOW_THRESHOLD_LIMIT1_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT1 */ |
Vkadaba | 6:9d393a9677f4 | 494 | #define REG_CORE_LOW_THRESHOLD_LIMIT2_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT2 */ |
Vkadaba | 6:9d393a9677f4 | 495 | #define REG_CORE_LOW_THRESHOLD_LIMIT3_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT3 */ |
Vkadaba | 6:9d393a9677f4 | 496 | #define REG_CORE_LOW_THRESHOLD_LIMIT4_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT4 */ |
Vkadaba | 6:9d393a9677f4 | 497 | #define REG_CORE_LOW_THRESHOLD_LIMIT5_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT5 */ |
Vkadaba | 6:9d393a9677f4 | 498 | #define REG_CORE_LOW_THRESHOLD_LIMIT6_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT6 */ |
Vkadaba | 6:9d393a9677f4 | 499 | #define REG_CORE_LOW_THRESHOLD_LIMIT7_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT7 */ |
Vkadaba | 6:9d393a9677f4 | 500 | #define REG_CORE_LOW_THRESHOLD_LIMIT8_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT8 */ |
Vkadaba | 6:9d393a9677f4 | 501 | #define REG_CORE_LOW_THRESHOLD_LIMIT9_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT9 */ |
Vkadaba | 5:0728bde67bdb | 502 | #define REG_CORE_LOW_THRESHOLD_LIMIT10_RESET 0xFF800000 /* Reset Value for REG_CORE_LOW_THRESHOLD_LIMIT10 */ |
Vkadaba | 6:9d393a9677f4 | 503 | #define REG_CORE_LOW_THRESHOLD_LIMIT0 0x000000A4 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 504 | #define REG_CORE_LOW_THRESHOLD_LIMIT1 0x000000E4 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 505 | #define REG_CORE_LOW_THRESHOLD_LIMIT2 0x00000124 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 506 | #define REG_CORE_LOW_THRESHOLD_LIMIT3 0x00000164 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 507 | #define REG_CORE_LOW_THRESHOLD_LIMIT4 0x000001A4 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 508 | #define REG_CORE_LOW_THRESHOLD_LIMIT5 0x000001E4 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 509 | #define REG_CORE_LOW_THRESHOLD_LIMIT6 0x00000224 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 510 | #define REG_CORE_LOW_THRESHOLD_LIMIT7 0x00000264 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 511 | #define REG_CORE_LOW_THRESHOLD_LIMIT8 0x000002A4 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 512 | #define REG_CORE_LOW_THRESHOLD_LIMIT9 0x000002E4 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 513 | #define REG_CORE_LOW_THRESHOLD_LIMIT10 0x00000324 /* CORE Low Threshold */ |
Vkadaba | 6:9d393a9677f4 | 514 | #define REG_CORE_LOW_THRESHOLD_LIMITn(i) (REG_CORE_LOW_THRESHOLD_LIMIT0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 515 | #define REG_CORE_LOW_THRESHOLD_LIMITn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 516 | #define REG_CORE_SENSOR_OFFSETn_RESET 0x00000000 /* Reset Value for Sensor_Offset[n] */ |
Vkadaba | 6:9d393a9677f4 | 517 | #define REG_CORE_SENSOR_OFFSET0_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET0 */ |
Vkadaba | 6:9d393a9677f4 | 518 | #define REG_CORE_SENSOR_OFFSET1_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET1 */ |
Vkadaba | 6:9d393a9677f4 | 519 | #define REG_CORE_SENSOR_OFFSET2_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET2 */ |
Vkadaba | 6:9d393a9677f4 | 520 | #define REG_CORE_SENSOR_OFFSET3_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET3 */ |
Vkadaba | 6:9d393a9677f4 | 521 | #define REG_CORE_SENSOR_OFFSET4_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET4 */ |
Vkadaba | 6:9d393a9677f4 | 522 | #define REG_CORE_SENSOR_OFFSET5_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET5 */ |
Vkadaba | 6:9d393a9677f4 | 523 | #define REG_CORE_SENSOR_OFFSET6_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET6 */ |
Vkadaba | 6:9d393a9677f4 | 524 | #define REG_CORE_SENSOR_OFFSET7_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET7 */ |
Vkadaba | 6:9d393a9677f4 | 525 | #define REG_CORE_SENSOR_OFFSET8_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET8 */ |
Vkadaba | 6:9d393a9677f4 | 526 | #define REG_CORE_SENSOR_OFFSET9_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET9 */ |
Vkadaba | 6:9d393a9677f4 | 527 | #define REG_CORE_SENSOR_OFFSET10_RESET 0x00000000 /* Reset Value for REG_CORE_SENSOR_OFFSET10 */ |
Vkadaba | 6:9d393a9677f4 | 528 | #define REG_CORE_SENSOR_OFFSET0 0x000000A8 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 529 | #define REG_CORE_SENSOR_OFFSET1 0x000000E8 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 530 | #define REG_CORE_SENSOR_OFFSET2 0x00000128 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 531 | #define REG_CORE_SENSOR_OFFSET3 0x00000168 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 532 | #define REG_CORE_SENSOR_OFFSET4 0x000001A8 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 533 | #define REG_CORE_SENSOR_OFFSET5 0x000001E8 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 534 | #define REG_CORE_SENSOR_OFFSET6 0x00000228 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 535 | #define REG_CORE_SENSOR_OFFSET7 0x00000268 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 536 | #define REG_CORE_SENSOR_OFFSET8 0x000002A8 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 537 | #define REG_CORE_SENSOR_OFFSET9 0x000002E8 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 538 | #define REG_CORE_SENSOR_OFFSET10 0x00000328 /* CORE Sensor Offset Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 539 | #define REG_CORE_SENSOR_OFFSETn(i) (REG_CORE_SENSOR_OFFSET0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 540 | #define REG_CORE_SENSOR_OFFSETn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 541 | #define REG_CORE_SENSOR_GAINn_RESET 0x3F800000 /* Reset Value for Sensor_Gain[n] */ |
Vkadaba | 6:9d393a9677f4 | 542 | #define REG_CORE_SENSOR_GAIN0_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN0 */ |
Vkadaba | 6:9d393a9677f4 | 543 | #define REG_CORE_SENSOR_GAIN1_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN1 */ |
Vkadaba | 6:9d393a9677f4 | 544 | #define REG_CORE_SENSOR_GAIN2_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN2 */ |
Vkadaba | 6:9d393a9677f4 | 545 | #define REG_CORE_SENSOR_GAIN3_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN3 */ |
Vkadaba | 6:9d393a9677f4 | 546 | #define REG_CORE_SENSOR_GAIN4_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN4 */ |
Vkadaba | 6:9d393a9677f4 | 547 | #define REG_CORE_SENSOR_GAIN5_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN5 */ |
Vkadaba | 6:9d393a9677f4 | 548 | #define REG_CORE_SENSOR_GAIN6_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN6 */ |
Vkadaba | 6:9d393a9677f4 | 549 | #define REG_CORE_SENSOR_GAIN7_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN7 */ |
Vkadaba | 6:9d393a9677f4 | 550 | #define REG_CORE_SENSOR_GAIN8_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN8 */ |
Vkadaba | 6:9d393a9677f4 | 551 | #define REG_CORE_SENSOR_GAIN9_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN9 */ |
Vkadaba | 6:9d393a9677f4 | 552 | #define REG_CORE_SENSOR_GAIN10_RESET 0x3F800000 /* Reset Value for REG_CORE_SENSOR_GAIN10 */ |
Vkadaba | 6:9d393a9677f4 | 553 | #define REG_CORE_SENSOR_GAIN0 0x000000AC /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 554 | #define REG_CORE_SENSOR_GAIN1 0x000000EC /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 555 | #define REG_CORE_SENSOR_GAIN2 0x0000012C /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 556 | #define REG_CORE_SENSOR_GAIN3 0x0000016C /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 557 | #define REG_CORE_SENSOR_GAIN4 0x000001AC /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 558 | #define REG_CORE_SENSOR_GAIN5 0x000001EC /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 559 | #define REG_CORE_SENSOR_GAIN6 0x0000022C /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 560 | #define REG_CORE_SENSOR_GAIN7 0x0000026C /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 561 | #define REG_CORE_SENSOR_GAIN8 0x000002AC /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 562 | #define REG_CORE_SENSOR_GAIN9 0x000002EC /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 563 | #define REG_CORE_SENSOR_GAIN10 0x0000032C /* CORE Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 564 | #define REG_CORE_SENSOR_GAINn(i) (REG_CORE_SENSOR_GAIN0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 565 | #define REG_CORE_SENSOR_GAINn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 566 | #define REG_CORE_ALERT_CODE_CHn_RESET 0x00000000 /* Reset Value for Alert_Code_Ch[n] */ |
Vkadaba | 6:9d393a9677f4 | 567 | #define REG_CORE_ALERT_CODE_CH0_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH0 */ |
Vkadaba | 6:9d393a9677f4 | 568 | #define REG_CORE_ALERT_CODE_CH1_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH1 */ |
Vkadaba | 6:9d393a9677f4 | 569 | #define REG_CORE_ALERT_CODE_CH2_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH2 */ |
Vkadaba | 6:9d393a9677f4 | 570 | #define REG_CORE_ALERT_CODE_CH3_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH3 */ |
Vkadaba | 6:9d393a9677f4 | 571 | #define REG_CORE_ALERT_CODE_CH4_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH4 */ |
Vkadaba | 6:9d393a9677f4 | 572 | #define REG_CORE_ALERT_CODE_CH5_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH5 */ |
Vkadaba | 6:9d393a9677f4 | 573 | #define REG_CORE_ALERT_CODE_CH6_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH6 */ |
Vkadaba | 6:9d393a9677f4 | 574 | #define REG_CORE_ALERT_CODE_CH7_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH7 */ |
Vkadaba | 6:9d393a9677f4 | 575 | #define REG_CORE_ALERT_CODE_CH8_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH8 */ |
Vkadaba | 6:9d393a9677f4 | 576 | #define REG_CORE_ALERT_CODE_CH9_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH9 */ |
Vkadaba | 6:9d393a9677f4 | 577 | #define REG_CORE_ALERT_CODE_CH10_RESET 0x00000000 /* Reset Value for REG_CORE_ALERT_CODE_CH10 */ |
Vkadaba | 6:9d393a9677f4 | 578 | #define REG_CORE_ALERT_CODE_CH0 0x000000B0 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 579 | #define REG_CORE_ALERT_CODE_CH1 0x000000F0 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 580 | #define REG_CORE_ALERT_CODE_CH2 0x00000130 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 581 | #define REG_CORE_ALERT_CODE_CH3 0x00000170 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 582 | #define REG_CORE_ALERT_CODE_CH4 0x000001B0 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 583 | #define REG_CORE_ALERT_CODE_CH5 0x000001F0 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 584 | #define REG_CORE_ALERT_CODE_CH6 0x00000230 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 585 | #define REG_CORE_ALERT_CODE_CH7 0x00000270 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 586 | #define REG_CORE_ALERT_CODE_CH8 0x000002B0 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 587 | #define REG_CORE_ALERT_CODE_CH9 0x000002F0 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 588 | #define REG_CORE_ALERT_CODE_CH10 0x00000330 /* CORE Per-Channel Detailed Alert-Code Information */ |
Vkadaba | 6:9d393a9677f4 | 589 | #define REG_CORE_ALERT_CODE_CHn(i) (REG_CORE_ALERT_CODE_CH0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 590 | #define REG_CORE_ALERT_CODE_CHn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 591 | #define REG_CORE_CHANNEL_SKIPn_RESET 0x00000000 /* Reset Value for Channel_Skip[n] */ |
Vkadaba | 6:9d393a9677f4 | 592 | #define REG_CORE_CHANNEL_SKIP0_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP0 */ |
Vkadaba | 6:9d393a9677f4 | 593 | #define REG_CORE_CHANNEL_SKIP1_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP1 */ |
Vkadaba | 6:9d393a9677f4 | 594 | #define REG_CORE_CHANNEL_SKIP2_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP2 */ |
Vkadaba | 6:9d393a9677f4 | 595 | #define REG_CORE_CHANNEL_SKIP3_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP3 */ |
Vkadaba | 6:9d393a9677f4 | 596 | #define REG_CORE_CHANNEL_SKIP4_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP4 */ |
Vkadaba | 6:9d393a9677f4 | 597 | #define REG_CORE_CHANNEL_SKIP5_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP5 */ |
Vkadaba | 6:9d393a9677f4 | 598 | #define REG_CORE_CHANNEL_SKIP6_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP6 */ |
Vkadaba | 6:9d393a9677f4 | 599 | #define REG_CORE_CHANNEL_SKIP7_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP7 */ |
Vkadaba | 6:9d393a9677f4 | 600 | #define REG_CORE_CHANNEL_SKIP8_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP8 */ |
Vkadaba | 6:9d393a9677f4 | 601 | #define REG_CORE_CHANNEL_SKIP9_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP9 */ |
Vkadaba | 6:9d393a9677f4 | 602 | #define REG_CORE_CHANNEL_SKIP10_RESET 0x00000000 /* Reset Value for REG_CORE_CHANNEL_SKIP10 */ |
Vkadaba | 6:9d393a9677f4 | 603 | #define REG_CORE_CHANNEL_SKIP0 0x000000B2 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 604 | #define REG_CORE_CHANNEL_SKIP1 0x000000F2 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 605 | #define REG_CORE_CHANNEL_SKIP2 0x00000132 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 606 | #define REG_CORE_CHANNEL_SKIP3 0x00000172 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 607 | #define REG_CORE_CHANNEL_SKIP4 0x000001B2 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 608 | #define REG_CORE_CHANNEL_SKIP5 0x000001F2 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 609 | #define REG_CORE_CHANNEL_SKIP6 0x00000232 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 610 | #define REG_CORE_CHANNEL_SKIP7 0x00000272 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 611 | #define REG_CORE_CHANNEL_SKIP8 0x000002B2 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 612 | #define REG_CORE_CHANNEL_SKIP9 0x000002F2 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 613 | #define REG_CORE_CHANNEL_SKIP10 0x00000332 /* CORE Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 614 | #define REG_CORE_CHANNEL_SKIPn(i) (REG_CORE_CHANNEL_SKIP0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 615 | #define REG_CORE_CHANNEL_SKIPn_COUNT 11 |
Vkadaba | 6:9d393a9677f4 | 616 | #define REG_CORE_SENSOR_PARAMETERn_RESET 0x7FC00000 /* Reset Value for Sensor_Parameter[n] */ |
Vkadaba | 6:9d393a9677f4 | 617 | #define REG_CORE_SENSOR_PARAMETER0_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER0 */ |
Vkadaba | 6:9d393a9677f4 | 618 | #define REG_CORE_SENSOR_PARAMETER1_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER1 */ |
Vkadaba | 6:9d393a9677f4 | 619 | #define REG_CORE_SENSOR_PARAMETER2_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER2 */ |
Vkadaba | 6:9d393a9677f4 | 620 | #define REG_CORE_SENSOR_PARAMETER3_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER3 */ |
Vkadaba | 6:9d393a9677f4 | 621 | #define REG_CORE_SENSOR_PARAMETER4_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER4 */ |
Vkadaba | 6:9d393a9677f4 | 622 | #define REG_CORE_SENSOR_PARAMETER5_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER5 */ |
Vkadaba | 6:9d393a9677f4 | 623 | #define REG_CORE_SENSOR_PARAMETER6_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER6 */ |
Vkadaba | 6:9d393a9677f4 | 624 | #define REG_CORE_SENSOR_PARAMETER7_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER7 */ |
Vkadaba | 6:9d393a9677f4 | 625 | #define REG_CORE_SENSOR_PARAMETER8_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER8 */ |
Vkadaba | 6:9d393a9677f4 | 626 | #define REG_CORE_SENSOR_PARAMETER9_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER9 */ |
Vkadaba | 6:9d393a9677f4 | 627 | #define REG_CORE_SENSOR_PARAMETER10_RESET 0x7FC00000 /* Reset Value for REG_CORE_SENSOR_PARAMETER10 */ |
Vkadaba | 6:9d393a9677f4 | 628 | #define REG_CORE_SENSOR_PARAMETER0 0x000000B4 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 629 | #define REG_CORE_SENSOR_PARAMETER1 0x000000F4 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 630 | #define REG_CORE_SENSOR_PARAMETER2 0x00000134 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 631 | #define REG_CORE_SENSOR_PARAMETER3 0x00000174 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 632 | #define REG_CORE_SENSOR_PARAMETER4 0x000001B4 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 633 | #define REG_CORE_SENSOR_PARAMETER5 0x000001F4 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 634 | #define REG_CORE_SENSOR_PARAMETER6 0x00000234 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 635 | #define REG_CORE_SENSOR_PARAMETER7 0x00000274 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 636 | #define REG_CORE_SENSOR_PARAMETER8 0x000002B4 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 637 | #define REG_CORE_SENSOR_PARAMETER9 0x000002F4 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 638 | #define REG_CORE_SENSOR_PARAMETER10 0x00000334 /* CORE Sensor Parameter Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 639 | #define REG_CORE_SENSOR_PARAMETERn(i) (REG_CORE_SENSOR_PARAMETER0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 640 | #define REG_CORE_SENSOR_PARAMETERn_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 641 | #define REG_CORE_CALIBRATION_PARAMETERn_RESET 0x00000000 /* Reset Value for Calibration_Parameter[n] */ |
Vkadaba | 5:0728bde67bdb | 642 | #define REG_CORE_CALIBRATION_PARAMETER0_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER0 */ |
Vkadaba | 5:0728bde67bdb | 643 | #define REG_CORE_CALIBRATION_PARAMETER1_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER1 */ |
Vkadaba | 5:0728bde67bdb | 644 | #define REG_CORE_CALIBRATION_PARAMETER2_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER2 */ |
Vkadaba | 5:0728bde67bdb | 645 | #define REG_CORE_CALIBRATION_PARAMETER3_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER3 */ |
Vkadaba | 5:0728bde67bdb | 646 | #define REG_CORE_CALIBRATION_PARAMETER4_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER4 */ |
Vkadaba | 5:0728bde67bdb | 647 | #define REG_CORE_CALIBRATION_PARAMETER5_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER5 */ |
Vkadaba | 5:0728bde67bdb | 648 | #define REG_CORE_CALIBRATION_PARAMETER6_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER6 */ |
Vkadaba | 5:0728bde67bdb | 649 | #define REG_CORE_CALIBRATION_PARAMETER7_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER7 */ |
Vkadaba | 5:0728bde67bdb | 650 | #define REG_CORE_CALIBRATION_PARAMETER8_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER8 */ |
Vkadaba | 5:0728bde67bdb | 651 | #define REG_CORE_CALIBRATION_PARAMETER9_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER9 */ |
Vkadaba | 5:0728bde67bdb | 652 | #define REG_CORE_CALIBRATION_PARAMETER10_RESET 0x00000000 /* Reset Value for REG_CORE_CALIBRATION_PARAMETER10 */ |
Vkadaba | 6:9d393a9677f4 | 653 | #define REG_CORE_CALIBRATION_PARAMETER0 0x000000B8 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 654 | #define REG_CORE_CALIBRATION_PARAMETER1 0x000000F8 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 655 | #define REG_CORE_CALIBRATION_PARAMETER2 0x00000138 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 656 | #define REG_CORE_CALIBRATION_PARAMETER3 0x00000178 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 657 | #define REG_CORE_CALIBRATION_PARAMETER4 0x000001B8 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 658 | #define REG_CORE_CALIBRATION_PARAMETER5 0x000001F8 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 659 | #define REG_CORE_CALIBRATION_PARAMETER6 0x00000238 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 660 | #define REG_CORE_CALIBRATION_PARAMETER7 0x00000278 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 661 | #define REG_CORE_CALIBRATION_PARAMETER8 0x000002B8 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 662 | #define REG_CORE_CALIBRATION_PARAMETER9 0x000002F8 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 663 | #define REG_CORE_CALIBRATION_PARAMETER10 0x00000338 /* CORE Calibration Parameter Value */ |
Vkadaba | 6:9d393a9677f4 | 664 | #define REG_CORE_CALIBRATION_PARAMETERn(i) (REG_CORE_CALIBRATION_PARAMETER0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 665 | #define REG_CORE_CALIBRATION_PARAMETERn_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 666 | #define REG_CORE_DIGITAL_SENSOR_CONFIGn_RESET 0x00000000 /* Reset Value for Digital_Sensor_Config[n] */ |
Vkadaba | 5:0728bde67bdb | 667 | #define REG_CORE_DIGITAL_SENSOR_CONFIG0_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG0 */ |
Vkadaba | 5:0728bde67bdb | 668 | #define REG_CORE_DIGITAL_SENSOR_CONFIG1_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG1 */ |
Vkadaba | 5:0728bde67bdb | 669 | #define REG_CORE_DIGITAL_SENSOR_CONFIG2_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG2 */ |
Vkadaba | 5:0728bde67bdb | 670 | #define REG_CORE_DIGITAL_SENSOR_CONFIG3_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG3 */ |
Vkadaba | 5:0728bde67bdb | 671 | #define REG_CORE_DIGITAL_SENSOR_CONFIG4_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG4 */ |
Vkadaba | 5:0728bde67bdb | 672 | #define REG_CORE_DIGITAL_SENSOR_CONFIG5_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG5 */ |
Vkadaba | 5:0728bde67bdb | 673 | #define REG_CORE_DIGITAL_SENSOR_CONFIG6_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG6 */ |
Vkadaba | 5:0728bde67bdb | 674 | #define REG_CORE_DIGITAL_SENSOR_CONFIG7_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG7 */ |
Vkadaba | 5:0728bde67bdb | 675 | #define REG_CORE_DIGITAL_SENSOR_CONFIG8_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG8 */ |
Vkadaba | 5:0728bde67bdb | 676 | #define REG_CORE_DIGITAL_SENSOR_CONFIG9_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG9 */ |
Vkadaba | 5:0728bde67bdb | 677 | #define REG_CORE_DIGITAL_SENSOR_CONFIG10_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_CONFIG10 */ |
Vkadaba | 6:9d393a9677f4 | 678 | #define REG_CORE_DIGITAL_SENSOR_CONFIG0 0x000000BC /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 679 | #define REG_CORE_DIGITAL_SENSOR_CONFIG1 0x000000FC /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 680 | #define REG_CORE_DIGITAL_SENSOR_CONFIG2 0x0000013C /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 681 | #define REG_CORE_DIGITAL_SENSOR_CONFIG3 0x0000017C /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 682 | #define REG_CORE_DIGITAL_SENSOR_CONFIG4 0x000001BC /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 683 | #define REG_CORE_DIGITAL_SENSOR_CONFIG5 0x000001FC /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 684 | #define REG_CORE_DIGITAL_SENSOR_CONFIG6 0x0000023C /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 685 | #define REG_CORE_DIGITAL_SENSOR_CONFIG7 0x0000027C /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 686 | #define REG_CORE_DIGITAL_SENSOR_CONFIG8 0x000002BC /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 687 | #define REG_CORE_DIGITAL_SENSOR_CONFIG9 0x000002FC /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 688 | #define REG_CORE_DIGITAL_SENSOR_CONFIG10 0x0000033C /* CORE Digital Sensor Data Coding */ |
Vkadaba | 6:9d393a9677f4 | 689 | #define REG_CORE_DIGITAL_SENSOR_CONFIGn(i) (REG_CORE_DIGITAL_SENSOR_CONFIG0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 690 | #define REG_CORE_DIGITAL_SENSOR_CONFIGn_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 691 | #define REG_CORE_DIGITAL_SENSOR_ADDRESSn_RESET 0x00000000 /* Reset Value for Digital_Sensor_Address[n] */ |
Vkadaba | 5:0728bde67bdb | 692 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS0_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS0 */ |
Vkadaba | 5:0728bde67bdb | 693 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS1_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS1 */ |
Vkadaba | 5:0728bde67bdb | 694 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS2_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS2 */ |
Vkadaba | 5:0728bde67bdb | 695 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS3_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS3 */ |
Vkadaba | 5:0728bde67bdb | 696 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS4_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS4 */ |
Vkadaba | 5:0728bde67bdb | 697 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS5_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS5 */ |
Vkadaba | 5:0728bde67bdb | 698 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS6_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS6 */ |
Vkadaba | 5:0728bde67bdb | 699 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS7_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS7 */ |
Vkadaba | 5:0728bde67bdb | 700 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS8_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS8 */ |
Vkadaba | 5:0728bde67bdb | 701 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS9_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS9 */ |
Vkadaba | 5:0728bde67bdb | 702 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS10_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_ADDRESS10 */ |
Vkadaba | 6:9d393a9677f4 | 703 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS0 0x000000BE /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 704 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS1 0x000000FE /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 705 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS2 0x0000013E /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 706 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS3 0x0000017E /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 707 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS4 0x000001BE /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 708 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS5 0x000001FE /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 709 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS6 0x0000023E /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 710 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS7 0x0000027E /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 711 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS8 0x000002BE /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 712 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS9 0x000002FE /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 713 | #define REG_CORE_DIGITAL_SENSOR_ADDRESS10 0x0000033E /* CORE Sensor Address */ |
Vkadaba | 6:9d393a9677f4 | 714 | #define REG_CORE_DIGITAL_SENSOR_ADDRESSn(i) (REG_CORE_DIGITAL_SENSOR_ADDRESS0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 715 | #define REG_CORE_DIGITAL_SENSOR_ADDRESSn_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 716 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDSn_RESET 0x00000000 /* Reset Value for Digital_Sensor_Num_Cmds[n] */ |
Vkadaba | 5:0728bde67bdb | 717 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS0_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS0 */ |
Vkadaba | 5:0728bde67bdb | 718 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS1_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS1 */ |
Vkadaba | 5:0728bde67bdb | 719 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS2_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS2 */ |
Vkadaba | 5:0728bde67bdb | 720 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS3_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS3 */ |
Vkadaba | 5:0728bde67bdb | 721 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS4_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS4 */ |
Vkadaba | 5:0728bde67bdb | 722 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS5_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS5 */ |
Vkadaba | 5:0728bde67bdb | 723 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS6_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS6 */ |
Vkadaba | 5:0728bde67bdb | 724 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS7_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS7 */ |
Vkadaba | 5:0728bde67bdb | 725 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS8_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS8 */ |
Vkadaba | 5:0728bde67bdb | 726 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS9_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS9 */ |
Vkadaba | 5:0728bde67bdb | 727 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS10_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_NUM_CMDS10 */ |
Vkadaba | 6:9d393a9677f4 | 728 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS0 0x000000BF /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 729 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS1 0x000000FF /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 730 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS2 0x0000013F /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 731 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS3 0x0000017F /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 732 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS4 0x000001BF /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 733 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS5 0x000001FF /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 734 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS6 0x0000023F /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 735 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS7 0x0000027F /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 736 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS8 0x000002BF /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 737 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS9 0x000002FF /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 6:9d393a9677f4 | 738 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDS10 0x0000033F /* CORE Number of Configuration, Read Commands for Digital Sensors */ |
Vkadaba | 5:0728bde67bdb | 739 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDSn(i) (REG_CORE_DIGITAL_SENSOR_NUM_CMDS0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 740 | #define REG_CORE_DIGITAL_SENSOR_NUM_CMDSn_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 741 | #define REG_CORE_DIGITAL_SENSOR_COMMSn_RESET 0x00000006 /* Reset Value for Digital_Sensor_Comms[n] */ |
Vkadaba | 5:0728bde67bdb | 742 | #define REG_CORE_DIGITAL_SENSOR_COMMS0_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS0 */ |
Vkadaba | 5:0728bde67bdb | 743 | #define REG_CORE_DIGITAL_SENSOR_COMMS1_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS1 */ |
Vkadaba | 5:0728bde67bdb | 744 | #define REG_CORE_DIGITAL_SENSOR_COMMS2_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS2 */ |
Vkadaba | 5:0728bde67bdb | 745 | #define REG_CORE_DIGITAL_SENSOR_COMMS3_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS3 */ |
Vkadaba | 5:0728bde67bdb | 746 | #define REG_CORE_DIGITAL_SENSOR_COMMS4_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS4 */ |
Vkadaba | 5:0728bde67bdb | 747 | #define REG_CORE_DIGITAL_SENSOR_COMMS5_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS5 */ |
Vkadaba | 5:0728bde67bdb | 748 | #define REG_CORE_DIGITAL_SENSOR_COMMS6_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS6 */ |
Vkadaba | 5:0728bde67bdb | 749 | #define REG_CORE_DIGITAL_SENSOR_COMMS7_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS7 */ |
Vkadaba | 5:0728bde67bdb | 750 | #define REG_CORE_DIGITAL_SENSOR_COMMS8_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS8 */ |
Vkadaba | 5:0728bde67bdb | 751 | #define REG_CORE_DIGITAL_SENSOR_COMMS9_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS9 */ |
Vkadaba | 5:0728bde67bdb | 752 | #define REG_CORE_DIGITAL_SENSOR_COMMS10_RESET 0x00000006 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMS10 */ |
Vkadaba | 6:9d393a9677f4 | 753 | #define REG_CORE_DIGITAL_SENSOR_COMMS0 0x000000C0 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 754 | #define REG_CORE_DIGITAL_SENSOR_COMMS1 0x00000100 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 755 | #define REG_CORE_DIGITAL_SENSOR_COMMS2 0x00000140 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 756 | #define REG_CORE_DIGITAL_SENSOR_COMMS3 0x00000180 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 757 | #define REG_CORE_DIGITAL_SENSOR_COMMS4 0x000001C0 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 758 | #define REG_CORE_DIGITAL_SENSOR_COMMS5 0x00000200 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 759 | #define REG_CORE_DIGITAL_SENSOR_COMMS6 0x00000240 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 760 | #define REG_CORE_DIGITAL_SENSOR_COMMS7 0x00000280 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 761 | #define REG_CORE_DIGITAL_SENSOR_COMMS8 0x000002C0 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 762 | #define REG_CORE_DIGITAL_SENSOR_COMMS9 0x00000300 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 763 | #define REG_CORE_DIGITAL_SENSOR_COMMS10 0x00000340 /* CORE Digital Sensor Communication Clock Configuration */ |
Vkadaba | 6:9d393a9677f4 | 764 | #define REG_CORE_DIGITAL_SENSOR_COMMSn(i) (REG_CORE_DIGITAL_SENSOR_COMMS0 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 765 | #define REG_CORE_DIGITAL_SENSOR_COMMSn_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 766 | #define REG_CORE_DIGITAL_SENSOR_COMMAND1n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Command1[n] */ |
Vkadaba | 5:0728bde67bdb | 767 | #define REG_CORE_DIGITAL_SENSOR_COMMAND10_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND10 */ |
Vkadaba | 5:0728bde67bdb | 768 | #define REG_CORE_DIGITAL_SENSOR_COMMAND11_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND11 */ |
Vkadaba | 5:0728bde67bdb | 769 | #define REG_CORE_DIGITAL_SENSOR_COMMAND12_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND12 */ |
Vkadaba | 5:0728bde67bdb | 770 | #define REG_CORE_DIGITAL_SENSOR_COMMAND13_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND13 */ |
Vkadaba | 5:0728bde67bdb | 771 | #define REG_CORE_DIGITAL_SENSOR_COMMAND14_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND14 */ |
Vkadaba | 5:0728bde67bdb | 772 | #define REG_CORE_DIGITAL_SENSOR_COMMAND15_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND15 */ |
Vkadaba | 5:0728bde67bdb | 773 | #define REG_CORE_DIGITAL_SENSOR_COMMAND16_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND16 */ |
Vkadaba | 5:0728bde67bdb | 774 | #define REG_CORE_DIGITAL_SENSOR_COMMAND17_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND17 */ |
Vkadaba | 5:0728bde67bdb | 775 | #define REG_CORE_DIGITAL_SENSOR_COMMAND18_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND18 */ |
Vkadaba | 5:0728bde67bdb | 776 | #define REG_CORE_DIGITAL_SENSOR_COMMAND19_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND19 */ |
Vkadaba | 5:0728bde67bdb | 777 | #define REG_CORE_DIGITAL_SENSOR_COMMAND110_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND110 */ |
Vkadaba | 6:9d393a9677f4 | 778 | #define REG_CORE_DIGITAL_SENSOR_COMMAND10 0x000000C2 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 779 | #define REG_CORE_DIGITAL_SENSOR_COMMAND11 0x00000102 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 780 | #define REG_CORE_DIGITAL_SENSOR_COMMAND12 0x00000142 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 781 | #define REG_CORE_DIGITAL_SENSOR_COMMAND13 0x00000182 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 782 | #define REG_CORE_DIGITAL_SENSOR_COMMAND14 0x000001C2 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 783 | #define REG_CORE_DIGITAL_SENSOR_COMMAND15 0x00000202 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 784 | #define REG_CORE_DIGITAL_SENSOR_COMMAND16 0x00000242 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 785 | #define REG_CORE_DIGITAL_SENSOR_COMMAND17 0x00000282 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 786 | #define REG_CORE_DIGITAL_SENSOR_COMMAND18 0x000002C2 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 787 | #define REG_CORE_DIGITAL_SENSOR_COMMAND19 0x00000302 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 6:9d393a9677f4 | 788 | #define REG_CORE_DIGITAL_SENSOR_COMMAND110 0x00000342 /* CORE Sensor Configuration Command1 */ |
Vkadaba | 5:0728bde67bdb | 789 | #define REG_CORE_DIGITAL_SENSOR_COMMAND1n(i) (REG_CORE_DIGITAL_SENSOR_COMMAND10 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 790 | #define REG_CORE_DIGITAL_SENSOR_COMMAND1n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 791 | #define REG_CORE_DIGITAL_SENSOR_COMMAND2n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Command2[n] */ |
Vkadaba | 5:0728bde67bdb | 792 | #define REG_CORE_DIGITAL_SENSOR_COMMAND20_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND20 */ |
Vkadaba | 5:0728bde67bdb | 793 | #define REG_CORE_DIGITAL_SENSOR_COMMAND21_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND21 */ |
Vkadaba | 5:0728bde67bdb | 794 | #define REG_CORE_DIGITAL_SENSOR_COMMAND22_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND22 */ |
Vkadaba | 5:0728bde67bdb | 795 | #define REG_CORE_DIGITAL_SENSOR_COMMAND23_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND23 */ |
Vkadaba | 5:0728bde67bdb | 796 | #define REG_CORE_DIGITAL_SENSOR_COMMAND24_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND24 */ |
Vkadaba | 5:0728bde67bdb | 797 | #define REG_CORE_DIGITAL_SENSOR_COMMAND25_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND25 */ |
Vkadaba | 5:0728bde67bdb | 798 | #define REG_CORE_DIGITAL_SENSOR_COMMAND26_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND26 */ |
Vkadaba | 5:0728bde67bdb | 799 | #define REG_CORE_DIGITAL_SENSOR_COMMAND27_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND27 */ |
Vkadaba | 5:0728bde67bdb | 800 | #define REG_CORE_DIGITAL_SENSOR_COMMAND28_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND28 */ |
Vkadaba | 5:0728bde67bdb | 801 | #define REG_CORE_DIGITAL_SENSOR_COMMAND29_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND29 */ |
Vkadaba | 5:0728bde67bdb | 802 | #define REG_CORE_DIGITAL_SENSOR_COMMAND210_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND210 */ |
Vkadaba | 6:9d393a9677f4 | 803 | #define REG_CORE_DIGITAL_SENSOR_COMMAND20 0x000000C3 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 804 | #define REG_CORE_DIGITAL_SENSOR_COMMAND21 0x00000103 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 805 | #define REG_CORE_DIGITAL_SENSOR_COMMAND22 0x00000143 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 806 | #define REG_CORE_DIGITAL_SENSOR_COMMAND23 0x00000183 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 807 | #define REG_CORE_DIGITAL_SENSOR_COMMAND24 0x000001C3 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 808 | #define REG_CORE_DIGITAL_SENSOR_COMMAND25 0x00000203 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 809 | #define REG_CORE_DIGITAL_SENSOR_COMMAND26 0x00000243 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 810 | #define REG_CORE_DIGITAL_SENSOR_COMMAND27 0x00000283 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 811 | #define REG_CORE_DIGITAL_SENSOR_COMMAND28 0x000002C3 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 812 | #define REG_CORE_DIGITAL_SENSOR_COMMAND29 0x00000303 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 6:9d393a9677f4 | 813 | #define REG_CORE_DIGITAL_SENSOR_COMMAND210 0x00000343 /* CORE Sensor Configuration Command2 */ |
Vkadaba | 5:0728bde67bdb | 814 | #define REG_CORE_DIGITAL_SENSOR_COMMAND2n(i) (REG_CORE_DIGITAL_SENSOR_COMMAND20 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 815 | #define REG_CORE_DIGITAL_SENSOR_COMMAND2n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 816 | #define REG_CORE_DIGITAL_SENSOR_COMMAND3n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Command3[n] */ |
Vkadaba | 5:0728bde67bdb | 817 | #define REG_CORE_DIGITAL_SENSOR_COMMAND30_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND30 */ |
Vkadaba | 5:0728bde67bdb | 818 | #define REG_CORE_DIGITAL_SENSOR_COMMAND31_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND31 */ |
Vkadaba | 5:0728bde67bdb | 819 | #define REG_CORE_DIGITAL_SENSOR_COMMAND32_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND32 */ |
Vkadaba | 5:0728bde67bdb | 820 | #define REG_CORE_DIGITAL_SENSOR_COMMAND33_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND33 */ |
Vkadaba | 5:0728bde67bdb | 821 | #define REG_CORE_DIGITAL_SENSOR_COMMAND34_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND34 */ |
Vkadaba | 5:0728bde67bdb | 822 | #define REG_CORE_DIGITAL_SENSOR_COMMAND35_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND35 */ |
Vkadaba | 5:0728bde67bdb | 823 | #define REG_CORE_DIGITAL_SENSOR_COMMAND36_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND36 */ |
Vkadaba | 5:0728bde67bdb | 824 | #define REG_CORE_DIGITAL_SENSOR_COMMAND37_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND37 */ |
Vkadaba | 5:0728bde67bdb | 825 | #define REG_CORE_DIGITAL_SENSOR_COMMAND38_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND38 */ |
Vkadaba | 5:0728bde67bdb | 826 | #define REG_CORE_DIGITAL_SENSOR_COMMAND39_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND39 */ |
Vkadaba | 5:0728bde67bdb | 827 | #define REG_CORE_DIGITAL_SENSOR_COMMAND310_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND310 */ |
Vkadaba | 6:9d393a9677f4 | 828 | #define REG_CORE_DIGITAL_SENSOR_COMMAND30 0x000000C4 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 829 | #define REG_CORE_DIGITAL_SENSOR_COMMAND31 0x00000104 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 830 | #define REG_CORE_DIGITAL_SENSOR_COMMAND32 0x00000144 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 831 | #define REG_CORE_DIGITAL_SENSOR_COMMAND33 0x00000184 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 832 | #define REG_CORE_DIGITAL_SENSOR_COMMAND34 0x000001C4 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 833 | #define REG_CORE_DIGITAL_SENSOR_COMMAND35 0x00000204 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 834 | #define REG_CORE_DIGITAL_SENSOR_COMMAND36 0x00000244 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 835 | #define REG_CORE_DIGITAL_SENSOR_COMMAND37 0x00000284 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 836 | #define REG_CORE_DIGITAL_SENSOR_COMMAND38 0x000002C4 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 837 | #define REG_CORE_DIGITAL_SENSOR_COMMAND39 0x00000304 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 6:9d393a9677f4 | 838 | #define REG_CORE_DIGITAL_SENSOR_COMMAND310 0x00000344 /* CORE Sensor Configuration Command3 */ |
Vkadaba | 5:0728bde67bdb | 839 | #define REG_CORE_DIGITAL_SENSOR_COMMAND3n(i) (REG_CORE_DIGITAL_SENSOR_COMMAND30 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 840 | #define REG_CORE_DIGITAL_SENSOR_COMMAND3n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 841 | #define REG_CORE_DIGITAL_SENSOR_COMMAND4n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Command4[n] */ |
Vkadaba | 5:0728bde67bdb | 842 | #define REG_CORE_DIGITAL_SENSOR_COMMAND40_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND40 */ |
Vkadaba | 5:0728bde67bdb | 843 | #define REG_CORE_DIGITAL_SENSOR_COMMAND41_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND41 */ |
Vkadaba | 5:0728bde67bdb | 844 | #define REG_CORE_DIGITAL_SENSOR_COMMAND42_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND42 */ |
Vkadaba | 5:0728bde67bdb | 845 | #define REG_CORE_DIGITAL_SENSOR_COMMAND43_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND43 */ |
Vkadaba | 5:0728bde67bdb | 846 | #define REG_CORE_DIGITAL_SENSOR_COMMAND44_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND44 */ |
Vkadaba | 5:0728bde67bdb | 847 | #define REG_CORE_DIGITAL_SENSOR_COMMAND45_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND45 */ |
Vkadaba | 5:0728bde67bdb | 848 | #define REG_CORE_DIGITAL_SENSOR_COMMAND46_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND46 */ |
Vkadaba | 5:0728bde67bdb | 849 | #define REG_CORE_DIGITAL_SENSOR_COMMAND47_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND47 */ |
Vkadaba | 5:0728bde67bdb | 850 | #define REG_CORE_DIGITAL_SENSOR_COMMAND48_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND48 */ |
Vkadaba | 5:0728bde67bdb | 851 | #define REG_CORE_DIGITAL_SENSOR_COMMAND49_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND49 */ |
Vkadaba | 5:0728bde67bdb | 852 | #define REG_CORE_DIGITAL_SENSOR_COMMAND410_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND410 */ |
Vkadaba | 6:9d393a9677f4 | 853 | #define REG_CORE_DIGITAL_SENSOR_COMMAND40 0x000000C5 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 854 | #define REG_CORE_DIGITAL_SENSOR_COMMAND41 0x00000105 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 855 | #define REG_CORE_DIGITAL_SENSOR_COMMAND42 0x00000145 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 856 | #define REG_CORE_DIGITAL_SENSOR_COMMAND43 0x00000185 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 857 | #define REG_CORE_DIGITAL_SENSOR_COMMAND44 0x000001C5 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 858 | #define REG_CORE_DIGITAL_SENSOR_COMMAND45 0x00000205 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 859 | #define REG_CORE_DIGITAL_SENSOR_COMMAND46 0x00000245 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 860 | #define REG_CORE_DIGITAL_SENSOR_COMMAND47 0x00000285 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 861 | #define REG_CORE_DIGITAL_SENSOR_COMMAND48 0x000002C5 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 862 | #define REG_CORE_DIGITAL_SENSOR_COMMAND49 0x00000305 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 6:9d393a9677f4 | 863 | #define REG_CORE_DIGITAL_SENSOR_COMMAND410 0x00000345 /* CORE Sensor Configuration Command4 */ |
Vkadaba | 5:0728bde67bdb | 864 | #define REG_CORE_DIGITAL_SENSOR_COMMAND4n(i) (REG_CORE_DIGITAL_SENSOR_COMMAND40 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 865 | #define REG_CORE_DIGITAL_SENSOR_COMMAND4n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 866 | #define REG_CORE_DIGITAL_SENSOR_COMMAND5n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Command5[n] */ |
Vkadaba | 5:0728bde67bdb | 867 | #define REG_CORE_DIGITAL_SENSOR_COMMAND50_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND50 */ |
Vkadaba | 5:0728bde67bdb | 868 | #define REG_CORE_DIGITAL_SENSOR_COMMAND51_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND51 */ |
Vkadaba | 5:0728bde67bdb | 869 | #define REG_CORE_DIGITAL_SENSOR_COMMAND52_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND52 */ |
Vkadaba | 5:0728bde67bdb | 870 | #define REG_CORE_DIGITAL_SENSOR_COMMAND53_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND53 */ |
Vkadaba | 5:0728bde67bdb | 871 | #define REG_CORE_DIGITAL_SENSOR_COMMAND54_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND54 */ |
Vkadaba | 5:0728bde67bdb | 872 | #define REG_CORE_DIGITAL_SENSOR_COMMAND55_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND55 */ |
Vkadaba | 5:0728bde67bdb | 873 | #define REG_CORE_DIGITAL_SENSOR_COMMAND56_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND56 */ |
Vkadaba | 5:0728bde67bdb | 874 | #define REG_CORE_DIGITAL_SENSOR_COMMAND57_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND57 */ |
Vkadaba | 5:0728bde67bdb | 875 | #define REG_CORE_DIGITAL_SENSOR_COMMAND58_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND58 */ |
Vkadaba | 5:0728bde67bdb | 876 | #define REG_CORE_DIGITAL_SENSOR_COMMAND59_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND59 */ |
Vkadaba | 5:0728bde67bdb | 877 | #define REG_CORE_DIGITAL_SENSOR_COMMAND510_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND510 */ |
Vkadaba | 6:9d393a9677f4 | 878 | #define REG_CORE_DIGITAL_SENSOR_COMMAND50 0x000000C6 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 879 | #define REG_CORE_DIGITAL_SENSOR_COMMAND51 0x00000106 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 880 | #define REG_CORE_DIGITAL_SENSOR_COMMAND52 0x00000146 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 881 | #define REG_CORE_DIGITAL_SENSOR_COMMAND53 0x00000186 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 882 | #define REG_CORE_DIGITAL_SENSOR_COMMAND54 0x000001C6 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 883 | #define REG_CORE_DIGITAL_SENSOR_COMMAND55 0x00000206 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 884 | #define REG_CORE_DIGITAL_SENSOR_COMMAND56 0x00000246 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 885 | #define REG_CORE_DIGITAL_SENSOR_COMMAND57 0x00000286 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 886 | #define REG_CORE_DIGITAL_SENSOR_COMMAND58 0x000002C6 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 887 | #define REG_CORE_DIGITAL_SENSOR_COMMAND59 0x00000306 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 6:9d393a9677f4 | 888 | #define REG_CORE_DIGITAL_SENSOR_COMMAND510 0x00000346 /* CORE Sensor Configuration Command5 */ |
Vkadaba | 5:0728bde67bdb | 889 | #define REG_CORE_DIGITAL_SENSOR_COMMAND5n(i) (REG_CORE_DIGITAL_SENSOR_COMMAND50 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 890 | #define REG_CORE_DIGITAL_SENSOR_COMMAND5n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 891 | #define REG_CORE_DIGITAL_SENSOR_COMMAND6n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Command6[n] */ |
Vkadaba | 5:0728bde67bdb | 892 | #define REG_CORE_DIGITAL_SENSOR_COMMAND60_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND60 */ |
Vkadaba | 5:0728bde67bdb | 893 | #define REG_CORE_DIGITAL_SENSOR_COMMAND61_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND61 */ |
Vkadaba | 5:0728bde67bdb | 894 | #define REG_CORE_DIGITAL_SENSOR_COMMAND62_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND62 */ |
Vkadaba | 5:0728bde67bdb | 895 | #define REG_CORE_DIGITAL_SENSOR_COMMAND63_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND63 */ |
Vkadaba | 5:0728bde67bdb | 896 | #define REG_CORE_DIGITAL_SENSOR_COMMAND64_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND64 */ |
Vkadaba | 5:0728bde67bdb | 897 | #define REG_CORE_DIGITAL_SENSOR_COMMAND65_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND65 */ |
Vkadaba | 5:0728bde67bdb | 898 | #define REG_CORE_DIGITAL_SENSOR_COMMAND66_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND66 */ |
Vkadaba | 5:0728bde67bdb | 899 | #define REG_CORE_DIGITAL_SENSOR_COMMAND67_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND67 */ |
Vkadaba | 5:0728bde67bdb | 900 | #define REG_CORE_DIGITAL_SENSOR_COMMAND68_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND68 */ |
Vkadaba | 5:0728bde67bdb | 901 | #define REG_CORE_DIGITAL_SENSOR_COMMAND69_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND69 */ |
Vkadaba | 5:0728bde67bdb | 902 | #define REG_CORE_DIGITAL_SENSOR_COMMAND610_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND610 */ |
Vkadaba | 6:9d393a9677f4 | 903 | #define REG_CORE_DIGITAL_SENSOR_COMMAND60 0x000000C7 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 904 | #define REG_CORE_DIGITAL_SENSOR_COMMAND61 0x00000107 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 905 | #define REG_CORE_DIGITAL_SENSOR_COMMAND62 0x00000147 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 906 | #define REG_CORE_DIGITAL_SENSOR_COMMAND63 0x00000187 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 907 | #define REG_CORE_DIGITAL_SENSOR_COMMAND64 0x000001C7 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 908 | #define REG_CORE_DIGITAL_SENSOR_COMMAND65 0x00000207 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 909 | #define REG_CORE_DIGITAL_SENSOR_COMMAND66 0x00000247 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 910 | #define REG_CORE_DIGITAL_SENSOR_COMMAND67 0x00000287 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 911 | #define REG_CORE_DIGITAL_SENSOR_COMMAND68 0x000002C7 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 912 | #define REG_CORE_DIGITAL_SENSOR_COMMAND69 0x00000307 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 6:9d393a9677f4 | 913 | #define REG_CORE_DIGITAL_SENSOR_COMMAND610 0x00000347 /* CORE Sensor Configuration Command6 */ |
Vkadaba | 5:0728bde67bdb | 914 | #define REG_CORE_DIGITAL_SENSOR_COMMAND6n(i) (REG_CORE_DIGITAL_SENSOR_COMMAND60 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 915 | #define REG_CORE_DIGITAL_SENSOR_COMMAND6n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 916 | #define REG_CORE_DIGITAL_SENSOR_COMMAND7n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Command7[n] */ |
Vkadaba | 5:0728bde67bdb | 917 | #define REG_CORE_DIGITAL_SENSOR_COMMAND70_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND70 */ |
Vkadaba | 5:0728bde67bdb | 918 | #define REG_CORE_DIGITAL_SENSOR_COMMAND71_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND71 */ |
Vkadaba | 5:0728bde67bdb | 919 | #define REG_CORE_DIGITAL_SENSOR_COMMAND72_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND72 */ |
Vkadaba | 5:0728bde67bdb | 920 | #define REG_CORE_DIGITAL_SENSOR_COMMAND73_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND73 */ |
Vkadaba | 5:0728bde67bdb | 921 | #define REG_CORE_DIGITAL_SENSOR_COMMAND74_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND74 */ |
Vkadaba | 5:0728bde67bdb | 922 | #define REG_CORE_DIGITAL_SENSOR_COMMAND75_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND75 */ |
Vkadaba | 5:0728bde67bdb | 923 | #define REG_CORE_DIGITAL_SENSOR_COMMAND76_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND76 */ |
Vkadaba | 5:0728bde67bdb | 924 | #define REG_CORE_DIGITAL_SENSOR_COMMAND77_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND77 */ |
Vkadaba | 5:0728bde67bdb | 925 | #define REG_CORE_DIGITAL_SENSOR_COMMAND78_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND78 */ |
Vkadaba | 5:0728bde67bdb | 926 | #define REG_CORE_DIGITAL_SENSOR_COMMAND79_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND79 */ |
Vkadaba | 5:0728bde67bdb | 927 | #define REG_CORE_DIGITAL_SENSOR_COMMAND710_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_COMMAND710 */ |
Vkadaba | 6:9d393a9677f4 | 928 | #define REG_CORE_DIGITAL_SENSOR_COMMAND70 0x000000C8 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 929 | #define REG_CORE_DIGITAL_SENSOR_COMMAND71 0x00000108 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 930 | #define REG_CORE_DIGITAL_SENSOR_COMMAND72 0x00000148 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 931 | #define REG_CORE_DIGITAL_SENSOR_COMMAND73 0x00000188 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 932 | #define REG_CORE_DIGITAL_SENSOR_COMMAND74 0x000001C8 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 933 | #define REG_CORE_DIGITAL_SENSOR_COMMAND75 0x00000208 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 934 | #define REG_CORE_DIGITAL_SENSOR_COMMAND76 0x00000248 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 935 | #define REG_CORE_DIGITAL_SENSOR_COMMAND77 0x00000288 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 936 | #define REG_CORE_DIGITAL_SENSOR_COMMAND78 0x000002C8 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 937 | #define REG_CORE_DIGITAL_SENSOR_COMMAND79 0x00000308 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 6:9d393a9677f4 | 938 | #define REG_CORE_DIGITAL_SENSOR_COMMAND710 0x00000348 /* CORE Sensor Configuration Command7 */ |
Vkadaba | 5:0728bde67bdb | 939 | #define REG_CORE_DIGITAL_SENSOR_COMMAND7n(i) (REG_CORE_DIGITAL_SENSOR_COMMAND70 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 940 | #define REG_CORE_DIGITAL_SENSOR_COMMAND7n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 941 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD1n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Read_Cmd1[n] */ |
Vkadaba | 5:0728bde67bdb | 942 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD10_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD10 */ |
Vkadaba | 5:0728bde67bdb | 943 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD11_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD11 */ |
Vkadaba | 5:0728bde67bdb | 944 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD12_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD12 */ |
Vkadaba | 5:0728bde67bdb | 945 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD13_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD13 */ |
Vkadaba | 5:0728bde67bdb | 946 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD14_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD14 */ |
Vkadaba | 5:0728bde67bdb | 947 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD15_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD15 */ |
Vkadaba | 5:0728bde67bdb | 948 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD16_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD16 */ |
Vkadaba | 5:0728bde67bdb | 949 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD17_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD17 */ |
Vkadaba | 5:0728bde67bdb | 950 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD18_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD18 */ |
Vkadaba | 5:0728bde67bdb | 951 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD19_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD19 */ |
Vkadaba | 5:0728bde67bdb | 952 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD110_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD110 */ |
Vkadaba | 6:9d393a9677f4 | 953 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD10 0x000000C9 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 954 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD11 0x00000109 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 955 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD12 0x00000149 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 956 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD13 0x00000189 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 957 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD14 0x000001C9 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 958 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD15 0x00000209 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 959 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD16 0x00000249 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 960 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD17 0x00000289 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 961 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD18 0x000002C9 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 962 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD19 0x00000309 /* CORE Sensor Read Command1 */ |
Vkadaba | 6:9d393a9677f4 | 963 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD110 0x00000349 /* CORE Sensor Read Command1 */ |
Vkadaba | 5:0728bde67bdb | 964 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD1n(i) (REG_CORE_DIGITAL_SENSOR_READ_CMD10 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 965 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD1n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 966 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD2n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Read_Cmd2[n] */ |
Vkadaba | 5:0728bde67bdb | 967 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD20_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD20 */ |
Vkadaba | 5:0728bde67bdb | 968 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD21_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD21 */ |
Vkadaba | 5:0728bde67bdb | 969 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD22_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD22 */ |
Vkadaba | 5:0728bde67bdb | 970 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD23_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD23 */ |
Vkadaba | 5:0728bde67bdb | 971 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD24_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD24 */ |
Vkadaba | 5:0728bde67bdb | 972 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD25_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD25 */ |
Vkadaba | 5:0728bde67bdb | 973 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD26_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD26 */ |
Vkadaba | 5:0728bde67bdb | 974 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD27_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD27 */ |
Vkadaba | 5:0728bde67bdb | 975 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD28_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD28 */ |
Vkadaba | 5:0728bde67bdb | 976 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD29_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD29 */ |
Vkadaba | 5:0728bde67bdb | 977 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD210_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD210 */ |
Vkadaba | 6:9d393a9677f4 | 978 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD20 0x000000CA /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 979 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD21 0x0000010A /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 980 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD22 0x0000014A /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 981 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD23 0x0000018A /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 982 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD24 0x000001CA /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 983 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD25 0x0000020A /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 984 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD26 0x0000024A /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 985 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD27 0x0000028A /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 986 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD28 0x000002CA /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 987 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD29 0x0000030A /* CORE Sensor Read Command2 */ |
Vkadaba | 6:9d393a9677f4 | 988 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD210 0x0000034A /* CORE Sensor Read Command2 */ |
Vkadaba | 5:0728bde67bdb | 989 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD2n(i) (REG_CORE_DIGITAL_SENSOR_READ_CMD20 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 990 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD2n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 991 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD3n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Read_Cmd3[n] */ |
Vkadaba | 5:0728bde67bdb | 992 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD30_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD30 */ |
Vkadaba | 5:0728bde67bdb | 993 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD31_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD31 */ |
Vkadaba | 5:0728bde67bdb | 994 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD32_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD32 */ |
Vkadaba | 5:0728bde67bdb | 995 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD33_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD33 */ |
Vkadaba | 5:0728bde67bdb | 996 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD34_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD34 */ |
Vkadaba | 5:0728bde67bdb | 997 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD35_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD35 */ |
Vkadaba | 5:0728bde67bdb | 998 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD36_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD36 */ |
Vkadaba | 5:0728bde67bdb | 999 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD37_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD37 */ |
Vkadaba | 5:0728bde67bdb | 1000 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD38_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD38 */ |
Vkadaba | 5:0728bde67bdb | 1001 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD39_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD39 */ |
Vkadaba | 5:0728bde67bdb | 1002 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD310_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD310 */ |
Vkadaba | 6:9d393a9677f4 | 1003 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD30 0x000000CB /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1004 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD31 0x0000010B /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1005 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD32 0x0000014B /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1006 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD33 0x0000018B /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1007 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD34 0x000001CB /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1008 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD35 0x0000020B /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1009 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD36 0x0000024B /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1010 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD37 0x0000028B /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1011 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD38 0x000002CB /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1012 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD39 0x0000030B /* CORE Sensor Read Command3 */ |
Vkadaba | 6:9d393a9677f4 | 1013 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD310 0x0000034B /* CORE Sensor Read Command3 */ |
Vkadaba | 5:0728bde67bdb | 1014 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD3n(i) (REG_CORE_DIGITAL_SENSOR_READ_CMD30 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 1015 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD3n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 1016 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD4n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Read_Cmd4[n] */ |
Vkadaba | 5:0728bde67bdb | 1017 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD40_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD40 */ |
Vkadaba | 5:0728bde67bdb | 1018 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD41_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD41 */ |
Vkadaba | 5:0728bde67bdb | 1019 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD42_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD42 */ |
Vkadaba | 5:0728bde67bdb | 1020 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD43_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD43 */ |
Vkadaba | 5:0728bde67bdb | 1021 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD44_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD44 */ |
Vkadaba | 5:0728bde67bdb | 1022 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD45_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD45 */ |
Vkadaba | 5:0728bde67bdb | 1023 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD46_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD46 */ |
Vkadaba | 5:0728bde67bdb | 1024 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD47_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD47 */ |
Vkadaba | 5:0728bde67bdb | 1025 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD48_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD48 */ |
Vkadaba | 5:0728bde67bdb | 1026 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD49_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD49 */ |
Vkadaba | 5:0728bde67bdb | 1027 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD410_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD410 */ |
Vkadaba | 6:9d393a9677f4 | 1028 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD40 0x000000CC /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1029 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD41 0x0000010C /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1030 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD42 0x0000014C /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1031 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD43 0x0000018C /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1032 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD44 0x000001CC /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1033 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD45 0x0000020C /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1034 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD46 0x0000024C /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1035 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD47 0x0000028C /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1036 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD48 0x000002CC /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1037 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD49 0x0000030C /* CORE Sensor Read Command4 */ |
Vkadaba | 6:9d393a9677f4 | 1038 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD410 0x0000034C /* CORE Sensor Read Command4 */ |
Vkadaba | 5:0728bde67bdb | 1039 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD4n(i) (REG_CORE_DIGITAL_SENSOR_READ_CMD40 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 1040 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD4n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 1041 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD5n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Read_Cmd5[n] */ |
Vkadaba | 5:0728bde67bdb | 1042 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD50_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD50 */ |
Vkadaba | 5:0728bde67bdb | 1043 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD51_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD51 */ |
Vkadaba | 5:0728bde67bdb | 1044 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD52_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD52 */ |
Vkadaba | 5:0728bde67bdb | 1045 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD53_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD53 */ |
Vkadaba | 5:0728bde67bdb | 1046 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD54_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD54 */ |
Vkadaba | 5:0728bde67bdb | 1047 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD55_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD55 */ |
Vkadaba | 5:0728bde67bdb | 1048 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD56_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD56 */ |
Vkadaba | 5:0728bde67bdb | 1049 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD57_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD57 */ |
Vkadaba | 5:0728bde67bdb | 1050 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD58_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD58 */ |
Vkadaba | 5:0728bde67bdb | 1051 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD59_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD59 */ |
Vkadaba | 5:0728bde67bdb | 1052 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD510_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD510 */ |
Vkadaba | 6:9d393a9677f4 | 1053 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD50 0x000000CD /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1054 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD51 0x0000010D /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1055 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD52 0x0000014D /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1056 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD53 0x0000018D /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1057 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD54 0x000001CD /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1058 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD55 0x0000020D /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1059 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD56 0x0000024D /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1060 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD57 0x0000028D /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1061 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD58 0x000002CD /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1062 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD59 0x0000030D /* CORE Sensor Read Command5 */ |
Vkadaba | 6:9d393a9677f4 | 1063 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD510 0x0000034D /* CORE Sensor Read Command5 */ |
Vkadaba | 5:0728bde67bdb | 1064 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD5n(i) (REG_CORE_DIGITAL_SENSOR_READ_CMD50 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 1065 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD5n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 1066 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD6n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Read_Cmd6[n] */ |
Vkadaba | 5:0728bde67bdb | 1067 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD60_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD60 */ |
Vkadaba | 5:0728bde67bdb | 1068 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD61_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD61 */ |
Vkadaba | 5:0728bde67bdb | 1069 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD62_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD62 */ |
Vkadaba | 5:0728bde67bdb | 1070 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD63_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD63 */ |
Vkadaba | 5:0728bde67bdb | 1071 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD64_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD64 */ |
Vkadaba | 5:0728bde67bdb | 1072 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD65_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD65 */ |
Vkadaba | 5:0728bde67bdb | 1073 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD66_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD66 */ |
Vkadaba | 5:0728bde67bdb | 1074 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD67_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD67 */ |
Vkadaba | 5:0728bde67bdb | 1075 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD68_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD68 */ |
Vkadaba | 5:0728bde67bdb | 1076 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD69_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD69 */ |
Vkadaba | 5:0728bde67bdb | 1077 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD610_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD610 */ |
Vkadaba | 6:9d393a9677f4 | 1078 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD60 0x000000CE /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1079 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD61 0x0000010E /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1080 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD62 0x0000014E /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1081 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD63 0x0000018E /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1082 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD64 0x000001CE /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1083 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD65 0x0000020E /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1084 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD66 0x0000024E /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1085 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD67 0x0000028E /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1086 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD68 0x000002CE /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1087 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD69 0x0000030E /* CORE Sensor Read Command6 */ |
Vkadaba | 6:9d393a9677f4 | 1088 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD610 0x0000034E /* CORE Sensor Read Command6 */ |
Vkadaba | 5:0728bde67bdb | 1089 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD6n(i) (REG_CORE_DIGITAL_SENSOR_READ_CMD60 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 1090 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD6n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 1091 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD7n_RESET 0x00000000 /* Reset Value for Digital_Sensor_Read_Cmd7[n] */ |
Vkadaba | 5:0728bde67bdb | 1092 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD70_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD70 */ |
Vkadaba | 5:0728bde67bdb | 1093 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD71_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD71 */ |
Vkadaba | 5:0728bde67bdb | 1094 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD72_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD72 */ |
Vkadaba | 5:0728bde67bdb | 1095 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD73_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD73 */ |
Vkadaba | 5:0728bde67bdb | 1096 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD74_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD74 */ |
Vkadaba | 5:0728bde67bdb | 1097 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD75_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD75 */ |
Vkadaba | 5:0728bde67bdb | 1098 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD76_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD76 */ |
Vkadaba | 5:0728bde67bdb | 1099 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD77_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD77 */ |
Vkadaba | 5:0728bde67bdb | 1100 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD78_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD78 */ |
Vkadaba | 5:0728bde67bdb | 1101 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD79_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD79 */ |
Vkadaba | 5:0728bde67bdb | 1102 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD710_RESET 0x00000000 /* Reset Value for REG_CORE_DIGITAL_SENSOR_READ_CMD710 */ |
Vkadaba | 6:9d393a9677f4 | 1103 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD70 0x000000CF /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1104 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD71 0x0000010F /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1105 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD72 0x0000014F /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1106 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD73 0x0000018F /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1107 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD74 0x000001CF /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1108 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD75 0x0000020F /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1109 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD76 0x0000024F /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1110 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD77 0x0000028F /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1111 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD78 0x000002CF /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1112 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD79 0x0000030F /* CORE Sensor Read Command7 */ |
Vkadaba | 6:9d393a9677f4 | 1113 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD710 0x0000034F /* CORE Sensor Read Command7 */ |
Vkadaba | 5:0728bde67bdb | 1114 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD7n(i) (REG_CORE_DIGITAL_SENSOR_READ_CMD70 + ((i) * 64)) |
Vkadaba | 6:9d393a9677f4 | 1115 | #define REG_CORE_DIGITAL_SENSOR_READ_CMD7n_COUNT 11 |
Vkadaba | 5:0728bde67bdb | 1116 | |
Vkadaba | 5:0728bde67bdb | 1117 | /* ============================================================================================================================ |
Vkadaba | 6:9d393a9677f4 | 1118 | CORE Register BitMasks, Positions & Enumerations |
Vkadaba | 5:0728bde67bdb | 1119 | ============================================================================================================================ */ |
Vkadaba | 5:0728bde67bdb | 1120 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1121 | CORE_COMMAND Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1122 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1123 | #define BITP_CORE_COMMAND_SPECIAL_COMMAND 0 /* Special Command */ |
Vkadaba | 6:9d393a9677f4 | 1124 | #define BITM_CORE_COMMAND_SPECIAL_COMMAND 0x000000FF /* Special Command */ |
Vkadaba | 6:9d393a9677f4 | 1125 | #define ENUM_CORE_COMMAND_NOP 0x00000000 /* Special_Command: No Command */ |
Vkadaba | 6:9d393a9677f4 | 1126 | #define ENUM_CORE_COMMAND_CONVERT 0x00000001 /* Special_Command: Start ADC Conversions */ |
Vkadaba | 6:9d393a9677f4 | 1127 | #define ENUM_CORE_COMMAND_CONVERT_WITH_RAW 0x00000002 /* Special_Command: Start Conversions with Added RAW ADC Data */ |
Vkadaba | 6:9d393a9677f4 | 1128 | #define ENUM_CORE_COMMAND_LATCH_CONFIG 0x00000007 /* Special_Command: Latch Configuration. */ |
Vkadaba | 6:9d393a9677f4 | 1129 | #define ENUM_CORE_COMMAND_LOAD_LUT 0x00000008 /* Special_Command: Load LUT from FLASH */ |
Vkadaba | 6:9d393a9677f4 | 1130 | #define ENUM_CORE_COMMAND_SAVE_LUT 0x00000009 /* Special_Command: Save LUT to FLASH */ |
Vkadaba | 6:9d393a9677f4 | 1131 | #define ENUM_CORE_COMMAND_POWER_DOWN 0x00000014 /* Special_Command: Enter Low Power State */ |
Vkadaba | 6:9d393a9677f4 | 1132 | #define ENUM_CORE_COMMAND_LOAD_CONFIG_1 0x00000018 /* Special_Command: Load Registers with Configuration#1 from FLASH */ |
Vkadaba | 6:9d393a9677f4 | 1133 | #define ENUM_CORE_COMMAND_SAVE_CONFIG_1 0x00000019 /* Special_Command: Store Current Registers to FLASH Configuration#1 */ |
Vkadaba | 6:9d393a9677f4 | 1134 | #define ENUM_CORE_COMMAND_CALIBRATE_DIGITAL 0x00000020 /* Special_Command: Performs a Calibration of Digital Sensor, if Supported & Enabled. */ |
Vkadaba | 5:0728bde67bdb | 1135 | |
Vkadaba | 5:0728bde67bdb | 1136 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1137 | CORE_MODE Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1138 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1139 | #define BITP_CORE_MODE_DRDY_MODE 2 /* Indicates Behavior of DRDY with Respect to FIFO State */ |
Vkadaba | 6:9d393a9677f4 | 1140 | #define BITP_CORE_MODE_CONVERSION_MODE 0 /* Conversion Mode */ |
Vkadaba | 6:9d393a9677f4 | 1141 | #define BITM_CORE_MODE_DRDY_MODE 0x0000000C /* Indicates Behavior of DRDY with Respect to FIFO State */ |
Vkadaba | 6:9d393a9677f4 | 1142 | #define BITM_CORE_MODE_CONVERSION_MODE 0x00000003 /* Conversion Mode */ |
Vkadaba | 6:9d393a9677f4 | 1143 | #define ENUM_CORE_MODE_DRDY_PER_CONVERSION 0x00000000 /* Drdy_Mode: Data Ready Per Conversion */ |
Vkadaba | 6:9d393a9677f4 | 1144 | #define ENUM_CORE_MODE_DRDY_PER_CYCLE 0x00000004 /* Drdy_Mode: Data Ready Per Cycle */ |
Vkadaba | 6:9d393a9677f4 | 1145 | #define ENUM_CORE_MODE_DRDY_PER_FIFO_FILL 0x00000008 /* Drdy_Mode: Data Ready Per FIFO Fill / Multi-Cycle Burst */ |
Vkadaba | 6:9d393a9677f4 | 1146 | #define ENUM_CORE_MODE_SINGLECYCLE 0x00000000 /* Conversion_Mode: Single Cycle */ |
Vkadaba | 6:9d393a9677f4 | 1147 | #define ENUM_CORE_MODE_MULTICYCLE 0x00000001 /* Conversion_Mode: Multi Cycle */ |
Vkadaba | 6:9d393a9677f4 | 1148 | #define ENUM_CORE_MODE_CONTINUOUS 0x00000002 /* Conversion_Mode: Continuous Conversion */ |
Vkadaba | 5:0728bde67bdb | 1149 | |
Vkadaba | 5:0728bde67bdb | 1150 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1151 | CORE_POWER_CONFIG Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1152 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1153 | #define BITP_CORE_POWER_CONFIG_POWER_MODE_MCU 0 /* MCU Power Mode */ |
Vkadaba | 6:9d393a9677f4 | 1154 | #define BITM_CORE_POWER_CONFIG_POWER_MODE_MCU 0x00000001 /* MCU Power Mode */ |
Vkadaba | 6:9d393a9677f4 | 1155 | #define ENUM_CORE_POWER_CONFIG_ACTIVE_MODE 0x00000000 /* Power_Mode_MCU: Part is fully powered up and either cycling through a sequence or awaiting a configuration */ |
Vkadaba | 6:9d393a9677f4 | 1156 | #define ENUM_CORE_POWER_CONFIG_HIBERNATION 0x00000001 /* Power_Mode_MCU: module has entede hibernation mode. All analog circuitry is disabled. All peripherals disabled apart from the Wake-up pin functionality. */ |
Vkadaba | 5:0728bde67bdb | 1157 | |
Vkadaba | 5:0728bde67bdb | 1158 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1159 | CORE_CYCLE_CONTROL Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1160 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1161 | #define BITP_CORE_CYCLE_CONTROL_CYCLE_TIME_UNITS 14 /* Units for Cycle Time */ |
Vkadaba | 6:9d393a9677f4 | 1162 | #define BITP_CORE_CYCLE_CONTROL_CYCLE_TIME 0 /* Duration of a Full Measurement Cycle */ |
Vkadaba | 5:0728bde67bdb | 1163 | #define BITM_CORE_CYCLE_CONTROL_CYCLE_TIME_UNITS 0x0000C000 /* Units for Cycle Time */ |
Vkadaba | 6:9d393a9677f4 | 1164 | #define BITM_CORE_CYCLE_CONTROL_CYCLE_TIME 0x00000FFF /* Duration of a Full Measurement Cycle */ |
Vkadaba | 5:0728bde67bdb | 1165 | #define ENUM_CORE_CYCLE_CONTROL_MICROSECONDS 0x00000000 /* Cycle_Time_Units: Micro-Seconds */ |
Vkadaba | 5:0728bde67bdb | 1166 | #define ENUM_CORE_CYCLE_CONTROL_MILLISECONDS 0x00004000 /* Cycle_Time_Units: Milli-Seconds */ |
Vkadaba | 6:9d393a9677f4 | 1167 | #define ENUM_CORE_CYCLE_CONTROL_SECONDS 0x00008000 /* Cycle_Time_Units: Seconds */ |
Vkadaba | 5:0728bde67bdb | 1168 | |
Vkadaba | 5:0728bde67bdb | 1169 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1170 | CORE_FIFO_NUM_CYCLES Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1171 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1172 | #define BITP_CORE_FIFO_NUM_CYCLES_FIFO_NUM_CYCLES 0 /* How Many Cycles to Fill FIFO */ |
Vkadaba | 5:0728bde67bdb | 1173 | #define BITM_CORE_FIFO_NUM_CYCLES_FIFO_NUM_CYCLES 0x000000FF /* How Many Cycles to Fill FIFO */ |
Vkadaba | 5:0728bde67bdb | 1174 | |
Vkadaba | 5:0728bde67bdb | 1175 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1176 | CORE_MULTI_CYCLE_REPEAT_INTERVAL Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1177 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1178 | #define BITP_CORE_MULTI_CYCLE_REPEAT_INTERVAL_MULTI_CYCLE_REPEAT_INTERVAL 0 /* Defines Time Between Repetitions of Measurement Cycles. */ |
Vkadaba | 5:0728bde67bdb | 1179 | #define BITM_CORE_MULTI_CYCLE_REPEAT_INTERVAL_MULTI_CYCLE_REPEAT_INTERVAL 0x00FFFFFF /* Defines Time Between Repetitions of Measurement Cycles. */ |
Vkadaba | 5:0728bde67bdb | 1180 | |
Vkadaba | 5:0728bde67bdb | 1181 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1182 | CORE_STATUS Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1183 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1184 | #define BITP_CORE_STATUS_FIFO_ERROR 5 /* Indicates Error with FIFO */ |
Vkadaba | 6:9d393a9677f4 | 1185 | #define BITP_CORE_STATUS_CMD_RUNNING 4 /* Indicates a Special Command is Active */ |
Vkadaba | 6:9d393a9677f4 | 1186 | #define BITP_CORE_STATUS_DRDY 3 /* Indicates a New Sensor Result is Available to Be Read */ |
Vkadaba | 6:9d393a9677f4 | 1187 | #define BITP_CORE_STATUS_ERROR 2 /* Indicates an Error */ |
Vkadaba | 6:9d393a9677f4 | 1188 | #define BITP_CORE_STATUS_ALERT_ACTIVE 1 /* Indicates One or More Sensors Alerts are Active */ |
Vkadaba | 6:9d393a9677f4 | 1189 | #define BITM_CORE_STATUS_FIFO_ERROR 0x00000020 /* Indicates Error with FIFO */ |
Vkadaba | 6:9d393a9677f4 | 1190 | #define BITM_CORE_STATUS_CMD_RUNNING 0x00000010 /* Indicates a Special Command is Active */ |
Vkadaba | 6:9d393a9677f4 | 1191 | #define BITM_CORE_STATUS_DRDY 0x00000008 /* Indicates a New Sensor Result is Available to Be Read */ |
Vkadaba | 6:9d393a9677f4 | 1192 | #define BITM_CORE_STATUS_ERROR 0x00000004 /* Indicates an Error */ |
Vkadaba | 6:9d393a9677f4 | 1193 | #define BITM_CORE_STATUS_ALERT_ACTIVE 0x00000002 /* Indicates One or More Sensors Alerts are Active */ |
Vkadaba | 5:0728bde67bdb | 1194 | |
Vkadaba | 5:0728bde67bdb | 1195 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1196 | CORE_DIAGNOSTICS_STATUS Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1197 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1198 | #define BITP_CORE_DIAGNOSTICS_STATUS_DIAG_CALIBRATION_ERROR 13 /* Indicates Error During Internal Device Calibrations */ |
Vkadaba | 5:0728bde67bdb | 1199 | #define BITP_CORE_DIAGNOSTICS_STATUS_DIAG_CONVERSION_ERROR 12 /* Indicates Error During Internal ADC Conversions */ |
Vkadaba | 6:9d393a9677f4 | 1200 | #define BITP_CORE_DIAGNOSTICS_STATUS_DIAG_AINP_OV_ERROR 11 /* Indicates Over-Voltage Error on Positive Analog Input */ |
Vkadaba | 6:9d393a9677f4 | 1201 | #define BITP_CORE_DIAGNOSTICS_STATUS_DIAG_AINP_UV_ERROR 10 /* Indicates Under-Voltage Error on Positive Analog Input */ |
Vkadaba | 6:9d393a9677f4 | 1202 | #define BITP_CORE_DIAGNOSTICS_STATUS_DIAG_AINM_OV_ERROR 9 /* Indicates Over-Voltage Error on Negative Analog Input */ |
Vkadaba | 6:9d393a9677f4 | 1203 | #define BITP_CORE_DIAGNOSTICS_STATUS_DIAG_AINM_UV_ERROR 8 /* Indicates Under-Voltage Error on Negative Analog Input */ |
Vkadaba | 5:0728bde67bdb | 1204 | #define BITP_CORE_DIAGNOSTICS_STATUS_DIAG_CHECKSUM_ERROR 0 /* Indicates Error on Internal Checksum Calculations */ |
Vkadaba | 5:0728bde67bdb | 1205 | #define BITM_CORE_DIAGNOSTICS_STATUS_DIAG_CALIBRATION_ERROR 0x00002000 /* Indicates Error During Internal Device Calibrations */ |
Vkadaba | 5:0728bde67bdb | 1206 | #define BITM_CORE_DIAGNOSTICS_STATUS_DIAG_CONVERSION_ERROR 0x00001000 /* Indicates Error During Internal ADC Conversions */ |
Vkadaba | 6:9d393a9677f4 | 1207 | #define BITM_CORE_DIAGNOSTICS_STATUS_DIAG_AINP_OV_ERROR 0x00000800 /* Indicates Over-Voltage Error on Positive Analog Input */ |
Vkadaba | 6:9d393a9677f4 | 1208 | #define BITM_CORE_DIAGNOSTICS_STATUS_DIAG_AINP_UV_ERROR 0x00000400 /* Indicates Under-Voltage Error on Positive Analog Input */ |
Vkadaba | 6:9d393a9677f4 | 1209 | #define BITM_CORE_DIAGNOSTICS_STATUS_DIAG_AINM_OV_ERROR 0x00000200 /* Indicates Over-Voltage Error on Negative Analog Input */ |
Vkadaba | 6:9d393a9677f4 | 1210 | #define BITM_CORE_DIAGNOSTICS_STATUS_DIAG_AINM_UV_ERROR 0x00000100 /* Indicates Under-Voltage Error on Negative Analog Input */ |
Vkadaba | 5:0728bde67bdb | 1211 | #define BITM_CORE_DIAGNOSTICS_STATUS_DIAG_CHECKSUM_ERROR 0x00000001 /* Indicates Error on Internal Checksum Calculations */ |
Vkadaba | 5:0728bde67bdb | 1212 | |
Vkadaba | 5:0728bde67bdb | 1213 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1214 | CORE_CHANNEL_ALERT_STATUS Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1215 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1216 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH11 11 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1217 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH10 10 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1218 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH9 9 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1219 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH8 8 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1220 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH7 7 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1221 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH6 6 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1222 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH5 5 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1223 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH4 4 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1224 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH3 3 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1225 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH2 2 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1226 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH1 1 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1227 | #define BITP_CORE_CHANNEL_ALERT_STATUS_ALERT_CH0 0 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1228 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH11 0x00000800 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1229 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH10 0x00000400 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1230 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH9 0x00000200 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1231 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH8 0x00000100 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1232 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH7 0x00000080 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1233 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH6 0x00000040 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1234 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH5 0x00000020 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1235 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH4 0x00000010 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1236 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH3 0x00000008 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1237 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH2 0x00000004 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1238 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH1 0x00000002 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1239 | #define BITM_CORE_CHANNEL_ALERT_STATUS_ALERT_CH0 0x00000001 /* Indicates Channel Alert is Active */ |
Vkadaba | 5:0728bde67bdb | 1240 | |
Vkadaba | 5:0728bde67bdb | 1241 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1242 | CORE_ALERT_STATUS_2 Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1243 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1244 | #define BITP_CORE_ALERT_STATUS_2_CONFIGURATION_ERROR 2 /* Indicates Error with Programmed Configuration */ |
Vkadaba | 6:9d393a9677f4 | 1245 | #define BITP_CORE_ALERT_STATUS_2_LUT_ERROR 1 /* Indicates Error with One or More Look-Up-Tables */ |
Vkadaba | 5:0728bde67bdb | 1246 | #define BITM_CORE_ALERT_STATUS_2_CONFIGURATION_ERROR 0x00000004 /* Indicates Error with Programmed Configuration */ |
Vkadaba | 6:9d393a9677f4 | 1247 | #define BITM_CORE_ALERT_STATUS_2_LUT_ERROR 0x00000002 /* Indicates Error with One or More Look-Up-Tables */ |
Vkadaba | 5:0728bde67bdb | 1248 | |
Vkadaba | 5:0728bde67bdb | 1249 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1250 | CORE_ALERT_DETAIL_CH[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1251 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1252 | #define BITP_CORE_ALERT_DETAIL_CH_COMP_NOT_READY 15 /* Indicates Compensation Channel Not Ready When Required */ |
Vkadaba | 5:0728bde67bdb | 1253 | #define BITP_CORE_ALERT_DETAIL_CH_SENSOR_NOT_READY 14 /* Indicates Digital Sensor Not Ready When Read */ |
Vkadaba | 5:0728bde67bdb | 1254 | #define BITP_CORE_ALERT_DETAIL_CH_CORRECTION_OVERRANGE 13 /* Indicates Result Larger Than LUT/Equation Range */ |
Vkadaba | 5:0728bde67bdb | 1255 | #define BITP_CORE_ALERT_DETAIL_CH_CORRECTION_UNDERRANGE 12 /* Indicates Result Less Than LUT/Equation Range */ |
Vkadaba | 5:0728bde67bdb | 1256 | #define BITP_CORE_ALERT_DETAIL_CH_OVER_VOLTAGE 11 /* Indicates Channel Over-Voltage */ |
Vkadaba | 5:0728bde67bdb | 1257 | #define BITP_CORE_ALERT_DETAIL_CH_UNDER_VOLTAGE 10 /* Indicates Channel Under-Voltage */ |
Vkadaba | 5:0728bde67bdb | 1258 | #define BITP_CORE_ALERT_DETAIL_CH_LUT_ERROR_CH 9 /* Indicates Error with Channel Look-Up-Table */ |
Vkadaba | 5:0728bde67bdb | 1259 | #define BITP_CORE_ALERT_DETAIL_CH_CONFIG_ERR 8 /* Indicates Configuration Error on Channel */ |
Vkadaba | 5:0728bde67bdb | 1260 | #define BITP_CORE_ALERT_DETAIL_CH_CALIBRATION_INVALID 7 /* Indicates Problem During Calibration of Channel */ |
Vkadaba | 5:0728bde67bdb | 1261 | #define BITP_CORE_ALERT_DETAIL_CH_REF_DETECT 6 /* Indicates Whether ADC Reference is Valid */ |
Vkadaba | 5:0728bde67bdb | 1262 | #define BITP_CORE_ALERT_DETAIL_CH_SENSOR_OPEN 5 /* Indicates Sensor Input is Open Circuit */ |
Vkadaba | 5:0728bde67bdb | 1263 | #define BITP_CORE_ALERT_DETAIL_CH_HIGH_LIMIT 4 /* Indicates Sensor Result is Greater Than High Limit */ |
Vkadaba | 6:9d393a9677f4 | 1264 | #define BITP_CORE_ALERT_DETAIL_CH_LOW_LIMIT 3 /* Indicates Sensor Result is Less Than Low Limit */ |
Vkadaba | 5:0728bde67bdb | 1265 | #define BITP_CORE_ALERT_DETAIL_CH_OVER_RANGE 2 /* Indicates Channel Over-Range */ |
Vkadaba | 5:0728bde67bdb | 1266 | #define BITP_CORE_ALERT_DETAIL_CH_UNDER_RANGE 1 /* Indicates Channel Under-Range */ |
Vkadaba | 6:9d393a9677f4 | 1267 | #define BITP_CORE_ALERT_DETAIL_CH_TIME_OUT 0 /* Indicates Time-Out Error from Digital Sensor */ |
Vkadaba | 5:0728bde67bdb | 1268 | #define BITM_CORE_ALERT_DETAIL_CH_COMP_NOT_READY 0x00008000 /* Indicates Compensation Channel Not Ready When Required */ |
Vkadaba | 5:0728bde67bdb | 1269 | #define BITM_CORE_ALERT_DETAIL_CH_SENSOR_NOT_READY 0x00004000 /* Indicates Digital Sensor Not Ready When Read */ |
Vkadaba | 5:0728bde67bdb | 1270 | #define BITM_CORE_ALERT_DETAIL_CH_CORRECTION_OVERRANGE 0x00002000 /* Indicates Result Larger Than LUT/Equation Range */ |
Vkadaba | 5:0728bde67bdb | 1271 | #define BITM_CORE_ALERT_DETAIL_CH_CORRECTION_UNDERRANGE 0x00001000 /* Indicates Result Less Than LUT/Equation Range */ |
Vkadaba | 5:0728bde67bdb | 1272 | #define BITM_CORE_ALERT_DETAIL_CH_OVER_VOLTAGE 0x00000800 /* Indicates Channel Over-Voltage */ |
Vkadaba | 5:0728bde67bdb | 1273 | #define BITM_CORE_ALERT_DETAIL_CH_UNDER_VOLTAGE 0x00000400 /* Indicates Channel Under-Voltage */ |
Vkadaba | 5:0728bde67bdb | 1274 | #define BITM_CORE_ALERT_DETAIL_CH_LUT_ERROR_CH 0x00000200 /* Indicates Error with Channel Look-Up-Table */ |
Vkadaba | 5:0728bde67bdb | 1275 | #define BITM_CORE_ALERT_DETAIL_CH_CONFIG_ERR 0x00000100 /* Indicates Configuration Error on Channel */ |
Vkadaba | 5:0728bde67bdb | 1276 | #define BITM_CORE_ALERT_DETAIL_CH_CALIBRATION_INVALID 0x00000080 /* Indicates Problem During Calibration of Channel */ |
Vkadaba | 5:0728bde67bdb | 1277 | #define BITM_CORE_ALERT_DETAIL_CH_REF_DETECT 0x00000040 /* Indicates Whether ADC Reference is Valid */ |
Vkadaba | 5:0728bde67bdb | 1278 | #define BITM_CORE_ALERT_DETAIL_CH_SENSOR_OPEN 0x00000020 /* Indicates Sensor Input is Open Circuit */ |
Vkadaba | 5:0728bde67bdb | 1279 | #define BITM_CORE_ALERT_DETAIL_CH_HIGH_LIMIT 0x00000010 /* Indicates Sensor Result is Greater Than High Limit */ |
Vkadaba | 6:9d393a9677f4 | 1280 | #define BITM_CORE_ALERT_DETAIL_CH_LOW_LIMIT 0x00000008 /* Indicates Sensor Result is Less Than Low Limit */ |
Vkadaba | 5:0728bde67bdb | 1281 | #define BITM_CORE_ALERT_DETAIL_CH_OVER_RANGE 0x00000004 /* Indicates Channel Over-Range */ |
Vkadaba | 5:0728bde67bdb | 1282 | #define BITM_CORE_ALERT_DETAIL_CH_UNDER_RANGE 0x00000002 /* Indicates Channel Under-Range */ |
Vkadaba | 6:9d393a9677f4 | 1283 | #define BITM_CORE_ALERT_DETAIL_CH_TIME_OUT 0x00000001 /* Indicates Time-Out Error from Digital Sensor */ |
Vkadaba | 5:0728bde67bdb | 1284 | |
Vkadaba | 5:0728bde67bdb | 1285 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1286 | CORE_ERROR_CODE Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1287 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1288 | #define BITP_CORE_ERROR_CODE_ERROR_CODE 0 /* Code Indicating Type of Error */ |
Vkadaba | 6:9d393a9677f4 | 1289 | #define BITM_CORE_ERROR_CODE_ERROR_CODE 0x0000FFFF /* Code Indicating Type of Error */ |
Vkadaba | 5:0728bde67bdb | 1290 | |
Vkadaba | 5:0728bde67bdb | 1291 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1292 | CORE_ALERT_CODE Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1293 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1294 | #define BITP_CORE_ALERT_CODE_ALERT_CODE 0 /* Code Indicating Type of Alert */ |
Vkadaba | 6:9d393a9677f4 | 1295 | #define BITM_CORE_ALERT_CODE_ALERT_CODE 0x0000FFFF /* Code Indicating Type of Alert */ |
Vkadaba | 5:0728bde67bdb | 1296 | |
Vkadaba | 5:0728bde67bdb | 1297 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1298 | CORE_EXTERNAL_REFERENCE_RESISTOR Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1299 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1300 | #define BITP_CORE_EXTERNAL_REFERENCE_RESISTOR_EXT_REFIN1_VALUE 0 /* Refin1 Value */ |
Vkadaba | 6:9d393a9677f4 | 1301 | #define BITM_CORE_EXTERNAL_REFERENCE_RESISTOR_EXT_REFIN1_VALUE 0xFFFFFFFF /* Refin1 Value */ |
Vkadaba | 5:0728bde67bdb | 1302 | |
Vkadaba | 5:0728bde67bdb | 1303 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1304 | CORE_EXTERNAL_VOLTAGE_REFERENCE Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1305 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1306 | #define BITP_CORE_EXTERNAL_VOLTAGE_REFERENCE_EXT_REFIN2_VALUE 0 /* Refin2 Value */ |
Vkadaba | 6:9d393a9677f4 | 1307 | #define BITM_CORE_EXTERNAL_VOLTAGE_REFERENCE_EXT_REFIN2_VALUE 0xFFFFFFFF /* Refin2 Value */ |
Vkadaba | 5:0728bde67bdb | 1308 | |
Vkadaba | 5:0728bde67bdb | 1309 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1310 | CORE_DIAGNOSTICS_CONTROL Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1311 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1312 | #define BITP_CORE_DIAGNOSTICS_CONTROL_DIAG_OSD_FREQ 2 /* Diagnostics Open Sensor Detect Frequency */ |
Vkadaba | 5:0728bde67bdb | 1313 | #define BITP_CORE_DIAGNOSTICS_CONTROL_DIAG_MEAS_EN 1 /* Diagnostics Measure Enable */ |
Vkadaba | 5:0728bde67bdb | 1314 | #define BITP_CORE_DIAGNOSTICS_CONTROL_DIAG_GLOBAL_EN 0 /* Diagnostics Global Enable */ |
Vkadaba | 5:0728bde67bdb | 1315 | #define BITM_CORE_DIAGNOSTICS_CONTROL_DIAG_OSD_FREQ 0x0000000C /* Diagnostics Open Sensor Detect Frequency */ |
Vkadaba | 5:0728bde67bdb | 1316 | #define BITM_CORE_DIAGNOSTICS_CONTROL_DIAG_MEAS_EN 0x00000002 /* Diagnostics Measure Enable */ |
Vkadaba | 5:0728bde67bdb | 1317 | #define BITM_CORE_DIAGNOSTICS_CONTROL_DIAG_GLOBAL_EN 0x00000001 /* Diagnostics Global Enable */ |
Vkadaba | 5:0728bde67bdb | 1318 | #define ENUM_CORE_DIAGNOSTICS_CONTROL_OCD_OFF 0x00000000 /* Diag_OSD_Freq: No Open-Circuit Detection During Measurement */ |
Vkadaba | 5:0728bde67bdb | 1319 | #define ENUM_CORE_DIAGNOSTICS_CONTROL_OCD_PER_1_CYCLE 0x00000004 /* Diag_OSD_Freq: Open-Circuit Detection Performed Once Per Measurement Cycle */ |
Vkadaba | 5:0728bde67bdb | 1320 | #define ENUM_CORE_DIAGNOSTICS_CONTROL_OCD_PER_100_CYCLES 0x00000008 /* Diag_OSD_Freq: Open-Circuit Detection Performed Once Per Hundred Measurement Cycles */ |
Vkadaba | 5:0728bde67bdb | 1321 | #define ENUM_CORE_DIAGNOSTICS_CONTROL_OCD_PER_1000_CYCLES 0x0000000C /* Diag_OSD_Freq: Open-Circuit Detection Performed Once Per Thousand Measurement Cycles */ |
Vkadaba | 5:0728bde67bdb | 1322 | |
Vkadaba | 5:0728bde67bdb | 1323 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1324 | CORE_DATA_FIFO Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1325 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1326 | #define BITP_CORE_DATA_FIFO_DATA_FIFO 0 /* Fifo Buffer of Sensor Results */ |
Vkadaba | 6:9d393a9677f4 | 1327 | #define BITM_CORE_DATA_FIFO_DATA_FIFO 0x000000FF /* Fifo Buffer of Sensor Results */ |
Vkadaba | 5:0728bde67bdb | 1328 | |
Vkadaba | 5:0728bde67bdb | 1329 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1330 | CORE_DEBUG_CODE Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1331 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1332 | #define BITP_CORE_DEBUG_CODE_DEBUG_CODE 0 /* Additional Information on Source of Alert or Errors */ |
Vkadaba | 6:9d393a9677f4 | 1333 | #define BITM_CORE_DEBUG_CODE_DEBUG_CODE 0xFFFFFFFF /* Additional Information on Source of Alert or Errors */ |
Vkadaba | 5:0728bde67bdb | 1334 | |
Vkadaba | 5:0728bde67bdb | 1335 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1336 | CORE_ADVANCED_SENSOR_ACCESS Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1337 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1338 | #define BITP_CORE_ADVANCED_SENSOR_ACCESS_ADVANCED_SENSOR_ACCESS 0 /* Write Specific Key Value to Access Advanced Sensors */ |
Vkadaba | 5:0728bde67bdb | 1339 | #define BITM_CORE_ADVANCED_SENSOR_ACCESS_ADVANCED_SENSOR_ACCESS 0x0000FFFF /* Write Specific Key Value to Access Advanced Sensors */ |
Vkadaba | 5:0728bde67bdb | 1340 | |
Vkadaba | 5:0728bde67bdb | 1341 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1342 | CORE_LUT_SELECT Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1343 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1344 | #define BITP_CORE_LUT_SELECT_LUT_RW 7 /* Read or Write LUT Data */ |
Vkadaba | 6:9d393a9677f4 | 1345 | #define BITM_CORE_LUT_SELECT_LUT_RW 0x00000080 /* Read or Write LUT Data */ |
Vkadaba | 6:9d393a9677f4 | 1346 | #define ENUM_CORE_LUT_SELECT_LUT_READ 0x00000000 /* LUT_RW: Read Addressed LUT Data */ |
Vkadaba | 6:9d393a9677f4 | 1347 | #define ENUM_CORE_LUT_SELECT_LUT_WRITE 0x00000080 /* LUT_RW: Write Addressed LUT Data */ |
Vkadaba | 5:0728bde67bdb | 1348 | |
Vkadaba | 5:0728bde67bdb | 1349 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1350 | CORE_LUT_OFFSET Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1351 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1352 | #define BITP_CORE_LUT_OFFSET_LUT_OFFSET 0 /* Offset into Look-Up-Table */ |
Vkadaba | 6:9d393a9677f4 | 1353 | #define BITM_CORE_LUT_OFFSET_LUT_OFFSET 0x00003FFF /* Offset into Look-Up-Table */ |
Vkadaba | 5:0728bde67bdb | 1354 | |
Vkadaba | 5:0728bde67bdb | 1355 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1356 | CORE_LUT_DATA Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1357 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1358 | #define BITP_CORE_LUT_DATA_LUT_DATA 0 /* Data Byte to Write to / Read from Look-Up-Table */ |
Vkadaba | 6:9d393a9677f4 | 1359 | #define BITM_CORE_LUT_DATA_LUT_DATA 0x000000FF /* Data Byte to Write to / Read from Look-Up-Table */ |
Vkadaba | 5:0728bde67bdb | 1360 | |
Vkadaba | 5:0728bde67bdb | 1361 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1362 | CORE_REVISION Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1363 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1364 | #define BITP_CORE_REVISION_REV_MAJOR 24 /* Major Revision Information */ |
Vkadaba | 6:9d393a9677f4 | 1365 | #define BITP_CORE_REVISION_REV_MINOR 16 /* Minor Revision Information */ |
Vkadaba | 6:9d393a9677f4 | 1366 | #define BITP_CORE_REVISION_REV_PATCH 0 /* Patch Revision Information */ |
Vkadaba | 6:9d393a9677f4 | 1367 | #define BITM_CORE_REVISION_REV_MAJOR 0xFF000000 /* Major Revision Information */ |
Vkadaba | 6:9d393a9677f4 | 1368 | #define BITM_CORE_REVISION_REV_MINOR 0x00FF0000 /* Minor Revision Information */ |
Vkadaba | 6:9d393a9677f4 | 1369 | #define BITM_CORE_REVISION_REV_PATCH 0x0000FFFF /* Patch Revision Information */ |
Vkadaba | 5:0728bde67bdb | 1370 | |
Vkadaba | 5:0728bde67bdb | 1371 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1372 | CORE_CHANNEL_COUNT[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1373 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1374 | #define BITP_CORE_CHANNEL_COUNT_CHANNEL_ENABLE 7 /* Enable Channel in Measurement Cycle */ |
Vkadaba | 5:0728bde67bdb | 1375 | #define BITP_CORE_CHANNEL_COUNT_CHANNEL_COUNT 0 /* How Many Times Channel Should Appear in One Cycle */ |
Vkadaba | 5:0728bde67bdb | 1376 | #define BITM_CORE_CHANNEL_COUNT_CHANNEL_ENABLE 0x00000080 /* Enable Channel in Measurement Cycle */ |
Vkadaba | 5:0728bde67bdb | 1377 | #define BITM_CORE_CHANNEL_COUNT_CHANNEL_COUNT 0x0000007F /* How Many Times Channel Should Appear in One Cycle */ |
Vkadaba | 5:0728bde67bdb | 1378 | |
Vkadaba | 5:0728bde67bdb | 1379 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1380 | CORE_CHANNEL_OPTIONS[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1381 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1382 | #define BITP_CORE_CHANNEL_OPTIONS_CHANNEL_PRIORITY 0 /* Indicates Priority or Position of This Channel in Sequence */ |
Vkadaba | 5:0728bde67bdb | 1383 | #define BITM_CORE_CHANNEL_OPTIONS_CHANNEL_PRIORITY 0x0000000F /* Indicates Priority or Position of This Channel in Sequence */ |
Vkadaba | 5:0728bde67bdb | 1384 | |
Vkadaba | 5:0728bde67bdb | 1385 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1386 | CORE_SENSOR_TYPE[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1387 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1388 | #define BITP_CORE_SENSOR_TYPE_SENSOR_TYPE 0 /* Sensor Type */ |
Vkadaba | 6:9d393a9677f4 | 1389 | #define BITM_CORE_SENSOR_TYPE_SENSOR_TYPE 0x00000FFF /* Sensor Type */ |
Vkadaba | 6:9d393a9677f4 | 1390 | #define ENUM_CORE_SENSOR_TYPE_THERMOCOUPLE_T 0x00000000 /* Sensor_Type: Thermocouple T-Type Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1391 | #define ENUM_CORE_SENSOR_TYPE_THERMOCOUPLE_J 0x00000001 /* Sensor_Type: Thermocouple J-Type Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1392 | #define ENUM_CORE_SENSOR_TYPE_THERMOCOUPLE_K 0x00000002 /* Sensor_Type: Thermocouple K-Type Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1393 | #define ENUM_CORE_SENSOR_TYPE_RTD_2W_PT100 0x00000020 /* Sensor_Type: RTD 2 Wire PT100 Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1394 | #define ENUM_CORE_SENSOR_TYPE_RTD_2W_PT1000 0x00000021 /* Sensor_Type: RTD 2 Wire PT1000 Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1395 | #define ENUM_CORE_SENSOR_TYPE_RTD_3W_PT100 0x00000040 /* Sensor_Type: RTD 3 Wire PT100 Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1396 | #define ENUM_CORE_SENSOR_TYPE_RTD_3W_PT1000 0x00000041 /* Sensor_Type: RTD 3 Wire PT1000 Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1397 | #define ENUM_CORE_SENSOR_TYPE_RTD_4W_PT100 0x00000060 /* Sensor_Type: RTD 4 Wire PT100 Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1398 | #define ENUM_CORE_SENSOR_TYPE_RTD_4W_PT1000 0x00000061 /* Sensor_Type: RTD 4 Wire PT1000 Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1399 | #define ENUM_CORE_SENSOR_TYPE_THERMISTOR_A_10K 0x00000080 /* Sensor_Type: Thermistor Type A 10kOhm Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1400 | #define ENUM_CORE_SENSOR_TYPE_THERMISTOR_B_10K 0x00000081 /* Sensor_Type: Thermistor Type B 10kOhm Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1401 | #define ENUM_CORE_SENSOR_TYPE_BRIDGE_4W_2 0x000000A9 /* Sensor_Type: Bridge 4 Wire Sensor 2 Defined Level 2 */ |
Vkadaba | 6:9d393a9677f4 | 1402 | #define ENUM_CORE_SENSOR_TYPE_BRIDGE_6W_1 0x000000C8 /* Sensor_Type: Bridge 6 Wire Sensor 1 Defined Level 2 */ |
Vkadaba | 6:9d393a9677f4 | 1403 | #define ENUM_CORE_SENSOR_TYPE_BRIDGE_6W_2 0x000000C9 /* Sensor_Type: Bridge 6 Wire Sensor 2 Defined Level 2 */ |
Vkadaba | 6:9d393a9677f4 | 1404 | #define ENUM_CORE_SENSOR_TYPE_DIODE_2C_TYPEA 0x000000E0 /* Sensor_Type: Diode 2 Current Type A Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1405 | #define ENUM_CORE_SENSOR_TYPE_DIODE_3C_TYPEA 0x000000E1 /* Sensor_Type: Diode 3 Current Type A Sensor Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1406 | #define ENUM_CORE_SENSOR_TYPE_DIODE_2C_1 0x000000E8 /* Sensor_Type: Diode 2 Current Sensor 1 Defined Level 2 */ |
Vkadaba | 6:9d393a9677f4 | 1407 | #define ENUM_CORE_SENSOR_TYPE_DIODE_3C_1 0x000000E9 /* Sensor_Type: Diode 3 Current Sensor 1 Defined Level 2 */ |
Vkadaba | 6:9d393a9677f4 | 1408 | #define ENUM_CORE_SENSOR_TYPE_VOLTAGE 0x00000200 /* Sensor_Type: Voltage Input */ |
Vkadaba | 6:9d393a9677f4 | 1409 | #define ENUM_CORE_SENSOR_TYPE_VOLTAGE_PRESSURE_A 0x00000220 /* Sensor_Type: Voltage Output Pressure Sensor A Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1410 | #define ENUM_CORE_SENSOR_TYPE_VOLTAGE_PRESSURE_B 0x00000221 /* Sensor_Type: Voltage Output Pressure Sensor B Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1411 | #define ENUM_CORE_SENSOR_TYPE_CURRENT 0x00000300 /* Sensor_Type: Current Input */ |
Vkadaba | 6:9d393a9677f4 | 1412 | #define ENUM_CORE_SENSOR_TYPE_I2C_PRESSURE_A 0x00000800 /* Sensor_Type: I2C Pressure Sensor A Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1413 | #define ENUM_CORE_SENSOR_TYPE_I2C_PRESSURE_B 0x00000801 /* Sensor_Type: I2C Pressure Sensor B Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1414 | #define ENUM_CORE_SENSOR_TYPE_I2C_HUMIDITY_A 0x00000840 /* Sensor_Type: I2C Humidity Sensor A Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1415 | #define ENUM_CORE_SENSOR_TYPE_I2C_HUMIDITY_B 0x00000841 /* Sensor_Type: I2C Humidity Sensor B Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1416 | #define ENUM_CORE_SENSOR_TYPE_SPI_ACCELEROMETER_A 0x00000C80 /* Sensor_Type: SPI Accelerometer Sensor A 3-Axis Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1417 | #define ENUM_CORE_SENSOR_TYPE_SPI_ACCELEROMETER_B 0x00000C81 /* Sensor_Type: SPI Accelerometer Sensor B 3-Axis Defined Level 1 */ |
Vkadaba | 6:9d393a9677f4 | 1418 | #define ENUM_CORE_SENSOR_TYPE_CO2_A_DEF 0x00000E00 /* Sensor_Type: CO2 Sensor A Defined Level 1 */ |
Vkadaba | 5:0728bde67bdb | 1419 | |
Vkadaba | 5:0728bde67bdb | 1420 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1421 | CORE_SENSOR_DETAILS[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1422 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1423 | #define BITP_CORE_SENSOR_DETAILS_COMPENSATION_DISABLE 31 /* Indicates Compensation Data Should Not Be Used */ |
Vkadaba | 6:9d393a9677f4 | 1424 | #define BITP_CORE_SENSOR_DETAILS_RTD_CURVE 27 /* Select RTD Curve for Linearisation */ |
Vkadaba | 6:9d393a9677f4 | 1425 | #define BITP_CORE_SENSOR_DETAILS_PGA_GAIN 24 /* PGA Gain */ |
Vkadaba | 5:0728bde67bdb | 1426 | #define BITP_CORE_SENSOR_DETAILS_REFERENCE_SELECT 20 /* Reference Selection */ |
Vkadaba | 6:9d393a9677f4 | 1427 | #define BITP_CORE_SENSOR_DETAILS_VBIAS 19 /* Controls ADC Vbias Output */ |
Vkadaba | 5:0728bde67bdb | 1428 | #define BITP_CORE_SENSOR_DETAILS_DO_NOT_PUBLISH 17 /* Do Not Publish Channel Result */ |
Vkadaba | 5:0728bde67bdb | 1429 | #define BITP_CORE_SENSOR_DETAILS_UNITY_LUT_SELECT 16 /* Selects Unity Transfer Function Instead of Sensor Default */ |
Vkadaba | 5:0728bde67bdb | 1430 | #define BITP_CORE_SENSOR_DETAILS_COMPENSATION_CHANNEL 4 /* Indicates Which Channel is Used to Compensate Sensor Result */ |
Vkadaba | 5:0728bde67bdb | 1431 | #define BITP_CORE_SENSOR_DETAILS_MEASUREMENT_UNITS 0 /* Units of Sensor Measurement */ |
Vkadaba | 5:0728bde67bdb | 1432 | #define BITM_CORE_SENSOR_DETAILS_COMPENSATION_DISABLE 0x80000000 /* Indicates Compensation Data Should Not Be Used */ |
Vkadaba | 6:9d393a9677f4 | 1433 | #define BITM_CORE_SENSOR_DETAILS_RTD_CURVE 0x18000000 /* Select RTD Curve for Linearisation */ |
Vkadaba | 6:9d393a9677f4 | 1434 | #define BITM_CORE_SENSOR_DETAILS_PGA_GAIN 0x07000000 /* PGA Gain */ |
Vkadaba | 5:0728bde67bdb | 1435 | #define BITM_CORE_SENSOR_DETAILS_REFERENCE_SELECT 0x00F00000 /* Reference Selection */ |
Vkadaba | 6:9d393a9677f4 | 1436 | #define BITM_CORE_SENSOR_DETAILS_VBIAS 0x00080000 /* Controls ADC Vbias Output */ |
Vkadaba | 5:0728bde67bdb | 1437 | #define BITM_CORE_SENSOR_DETAILS_DO_NOT_PUBLISH 0x00020000 /* Do Not Publish Channel Result */ |
Vkadaba | 5:0728bde67bdb | 1438 | #define BITM_CORE_SENSOR_DETAILS_UNITY_LUT_SELECT 0x00010000 /* Selects Unity Transfer Function Instead of Sensor Default */ |
Vkadaba | 5:0728bde67bdb | 1439 | #define BITM_CORE_SENSOR_DETAILS_COMPENSATION_CHANNEL 0x000000F0 /* Indicates Which Channel is Used to Compensate Sensor Result */ |
Vkadaba | 5:0728bde67bdb | 1440 | #define BITM_CORE_SENSOR_DETAILS_MEASUREMENT_UNITS 0x0000000F /* Units of Sensor Measurement */ |
Vkadaba | 6:9d393a9677f4 | 1441 | #define ENUM_CORE_SENSOR_DETAILS_EUROPEAN_CURVE 0x00000000 /* RTD_Curve: European Curve */ |
Vkadaba | 6:9d393a9677f4 | 1442 | #define ENUM_CORE_SENSOR_DETAILS_AMERICAN_CURVE 0x08000000 /* RTD_Curve: American Curve */ |
Vkadaba | 6:9d393a9677f4 | 1443 | #define ENUM_CORE_SENSOR_DETAILS_JAPANESE_CURVE 0x10000000 /* RTD_Curve: Japanese Curve */ |
Vkadaba | 6:9d393a9677f4 | 1444 | #define ENUM_CORE_SENSOR_DETAILS_ITS90_CURVE 0x18000000 /* RTD_Curve: ITS-90 Curve */ |
Vkadaba | 6:9d393a9677f4 | 1445 | #define ENUM_CORE_SENSOR_DETAILS_PGA_GAIN_1 0x00000000 /* PGA_Gain: Gain of 1 */ |
Vkadaba | 6:9d393a9677f4 | 1446 | #define ENUM_CORE_SENSOR_DETAILS_PGA_GAIN_2 0x01000000 /* PGA_Gain: Gain of 2 */ |
Vkadaba | 6:9d393a9677f4 | 1447 | #define ENUM_CORE_SENSOR_DETAILS_PGA_GAIN_4 0x02000000 /* PGA_Gain: Gain of 4 */ |
Vkadaba | 6:9d393a9677f4 | 1448 | #define ENUM_CORE_SENSOR_DETAILS_PGA_GAIN_8 0x03000000 /* PGA_Gain: Gain of 8 */ |
Vkadaba | 5:0728bde67bdb | 1449 | #define ENUM_CORE_SENSOR_DETAILS_PGA_GAIN_16 0x04000000 /* PGA_Gain: Gain of 16 */ |
Vkadaba | 5:0728bde67bdb | 1450 | #define ENUM_CORE_SENSOR_DETAILS_PGA_GAIN_32 0x05000000 /* PGA_Gain: Gain of 32 */ |
Vkadaba | 5:0728bde67bdb | 1451 | #define ENUM_CORE_SENSOR_DETAILS_PGA_GAIN_64 0x06000000 /* PGA_Gain: Gain of 64 */ |
Vkadaba | 5:0728bde67bdb | 1452 | #define ENUM_CORE_SENSOR_DETAILS_PGA_GAIN_128 0x07000000 /* PGA_Gain: Gain of 128 */ |
Vkadaba | 6:9d393a9677f4 | 1453 | #define ENUM_CORE_SENSOR_DETAILS_REF_VINT 0x00000000 /* Reference_Select: Internal voltage reference (1.2V) */ |
Vkadaba | 6:9d393a9677f4 | 1454 | #define ENUM_CORE_SENSOR_DETAILS_REF_VEXT1 0x00100000 /* Reference_Select: External Voltage reference applied to VERF+ and VREF- */ |
Vkadaba | 6:9d393a9677f4 | 1455 | #define ENUM_CORE_SENSOR_DETAILS_REF_REXT 0x00200000 /* Reference_Select: External Reference Resistor Applied Across RSENSE+/-, Reference Resistor Register Used to Specify Value */ |
Vkadaba | 6:9d393a9677f4 | 1456 | #define ENUM_CORE_SENSOR_DETAILS_REF_AVDD 0x00300000 /* Reference_Select: AVDD Supply Used as Excitation and Internally applied as Reference */ |
Vkadaba | 5:0728bde67bdb | 1457 | #define ENUM_CORE_SENSOR_DETAILS_UNITS_UNSPECIFIED 0x00000000 /* Measurement_Units: Not Specified */ |
Vkadaba | 5:0728bde67bdb | 1458 | #define ENUM_CORE_SENSOR_DETAILS_UNITS_RESERVED 0x00000001 /* Measurement_Units: Reserved */ |
Vkadaba | 6:9d393a9677f4 | 1459 | #define ENUM_CORE_SENSOR_DETAILS_UNITS_DEGC 0x00000002 /* Measurement_Units: Degrees C */ |
Vkadaba | 6:9d393a9677f4 | 1460 | #define ENUM_CORE_SENSOR_DETAILS_UNITS_DEGF 0x00000003 /* Measurement_Units: Degrees F */ |
Vkadaba | 5:0728bde67bdb | 1461 | |
Vkadaba | 5:0728bde67bdb | 1462 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1463 | CORE_CHANNEL_EXCITATION[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1464 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1465 | #define BITP_CORE_CHANNEL_EXCITATION_IOUT_DIODE_RATIO 6 /* Modify Current Ratios Used for Diode Sensor */ |
Vkadaba | 5:0728bde67bdb | 1466 | #define BITP_CORE_CHANNEL_EXCITATION_IOUT_EXCITATION_CURRENT 0 /* Current Source Value */ |
Vkadaba | 6:9d393a9677f4 | 1467 | #define BITM_CORE_CHANNEL_EXCITATION_IOUT_DIODE_RATIO 0x000001C0 /* Modify Current Ratios Used for Diode Sensor */ |
Vkadaba | 6:9d393a9677f4 | 1468 | #define BITM_CORE_CHANNEL_EXCITATION_IOUT_EXCITATION_CURRENT 0x0000000F /* Current Source Value */ |
Vkadaba | 6:9d393a9677f4 | 1469 | #define ENUM_CORE_CHANNEL_EXCITATION_DIODE_2PT_10UA_100UA 0x00000000 /* IOUT_Diode_Ratio: 2 Current measurement 10uA 100uA */ |
Vkadaba | 6:9d393a9677f4 | 1470 | #define ENUM_CORE_CHANNEL_EXCITATION_DIODE_2PT_20UA_160UA 0x00000040 /* IOUT_Diode_Ratio: 2 Current measurement 20uA 160uA */ |
Vkadaba | 6:9d393a9677f4 | 1471 | #define ENUM_CORE_CHANNEL_EXCITATION_DIODE_2PT_50UA_300UA 0x00000080 /* IOUT_Diode_Ratio: 2 Current measurement 50uA 300uA */ |
Vkadaba | 6:9d393a9677f4 | 1472 | #define ENUM_CORE_CHANNEL_EXCITATION_DIODE_2PT_100UA_600UA 0x000000C0 /* IOUT_Diode_Ratio: 2 Current measurement 100uA 600uA */ |
Vkadaba | 6:9d393a9677f4 | 1473 | #define ENUM_CORE_CHANNEL_EXCITATION_DIODE_3PT_10UA_50UA_100UA 0x00000100 /* IOUT_Diode_Ratio: 3 current measuremet 10uA 50uA 100uA */ |
Vkadaba | 6:9d393a9677f4 | 1474 | #define ENUM_CORE_CHANNEL_EXCITATION_DIODE_3PT_20UA_100UA_160UA 0x00000140 /* IOUT_Diode_Ratio: 3 current measuremet 20uA 100uA 160uA */ |
Vkadaba | 6:9d393a9677f4 | 1475 | #define ENUM_CORE_CHANNEL_EXCITATION_DIODE_3PT_50UA_150UA_300UA 0x00000180 /* IOUT_Diode_Ratio: 3 current measuremet 50uA 150uA 300uA */ |
Vkadaba | 6:9d393a9677f4 | 1476 | #define ENUM_CORE_CHANNEL_EXCITATION_DIODE_3PT_100UA_300UA_600UA 0x000001C0 /* IOUT_Diode_Ratio: 3 current measuremet 100uA 300uA 600uA */ |
Vkadaba | 6:9d393a9677f4 | 1477 | #define ENUM_CORE_CHANNEL_EXCITATION_EXTERNAL 0x00000000 /* IOUT_Excitation_Current: External Current Sourced */ |
Vkadaba | 6:9d393a9677f4 | 1478 | #define ENUM_CORE_CHANNEL_EXCITATION_RESERVED 0x00000001 /* IOUT_Excitation_Current: Reserved */ |
Vkadaba | 6:9d393a9677f4 | 1479 | #define ENUM_CORE_CHANNEL_EXCITATION_IEXC_10UA 0x00000002 /* IOUT_Excitation_Current: 10 \mu;A */ |
Vkadaba | 6:9d393a9677f4 | 1480 | #define ENUM_CORE_CHANNEL_EXCITATION_RESERVED2 0x00000003 /* IOUT_Excitation_Current: Reserved */ |
Vkadaba | 6:9d393a9677f4 | 1481 | #define ENUM_CORE_CHANNEL_EXCITATION_IEXC_50UA 0x00000004 /* IOUT_Excitation_Current: 50 \mu;A */ |
Vkadaba | 6:9d393a9677f4 | 1482 | #define ENUM_CORE_CHANNEL_EXCITATION_IEXC_100UA 0x00000005 /* IOUT_Excitation_Current: 100 \mu;A */ |
Vkadaba | 6:9d393a9677f4 | 1483 | #define ENUM_CORE_CHANNEL_EXCITATION_IEXC_250UA 0x00000006 /* IOUT_Excitation_Current: 250 \mu;A */ |
Vkadaba | 6:9d393a9677f4 | 1484 | #define ENUM_CORE_CHANNEL_EXCITATION_IEXC_500UA 0x00000007 /* IOUT_Excitation_Current: 500 \mu;A */ |
Vkadaba | 6:9d393a9677f4 | 1485 | #define ENUM_CORE_CHANNEL_EXCITATION_IEXC_1000UA 0x00000008 /* IOUT_Excitation_Current: 1000 \mu;A */ |
Vkadaba | 5:0728bde67bdb | 1486 | |
Vkadaba | 5:0728bde67bdb | 1487 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1488 | CORE_SETTLING_TIME[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1489 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1490 | #define BITP_CORE_SETTLING_TIME_SETTLING_TIME_UNITS 14 /* Units for Settling Time */ |
Vkadaba | 5:0728bde67bdb | 1491 | #define BITP_CORE_SETTLING_TIME_SETTLING_TIME 0 /* Settling Time to Allow When Switching to Channel */ |
Vkadaba | 5:0728bde67bdb | 1492 | #define BITM_CORE_SETTLING_TIME_SETTLING_TIME_UNITS 0x0000C000 /* Units for Settling Time */ |
Vkadaba | 5:0728bde67bdb | 1493 | #define BITM_CORE_SETTLING_TIME_SETTLING_TIME 0x00003FFF /* Settling Time to Allow When Switching to Channel */ |
Vkadaba | 5:0728bde67bdb | 1494 | #define ENUM_CORE_SETTLING_TIME_MICROSECONDS 0x00000000 /* Settling_Time_Units: Micro-Seconds */ |
Vkadaba | 5:0728bde67bdb | 1495 | #define ENUM_CORE_SETTLING_TIME_MILLISECONDS 0x00004000 /* Settling_Time_Units: Milli-Seconds */ |
Vkadaba | 6:9d393a9677f4 | 1496 | #define ENUM_CORE_SETTLING_TIME_SECONDS 0x00008000 /* Settling_Time_Units: Seconds */ |
Vkadaba | 5:0728bde67bdb | 1497 | |
Vkadaba | 5:0728bde67bdb | 1498 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1499 | CORE_MEASUREMENT_SETUP[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1500 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1501 | #define BITP_CORE_MEASUREMENT_SETUP_GND_SW 13 /* GND_SW */ |
Vkadaba | 6:9d393a9677f4 | 1502 | #define BITP_CORE_MEASUREMENT_SETUP_ADC_FILTER_TYPE 12 /* ADC Digital Filter Type */ |
Vkadaba | 6:9d393a9677f4 | 1503 | #define BITP_CORE_MEASUREMENT_SETUP_CHOP_MODE 10 /* Enabled and Disable Chop Mode */ |
Vkadaba | 6:9d393a9677f4 | 1504 | #define BITP_CORE_MEASUREMENT_SETUP_PST_MEAS_EXC_CTRL 9 /* Disabled Current Sources After Measurement Has Been Complete */ |
Vkadaba | 6:9d393a9677f4 | 1505 | #define BITP_CORE_MEASUREMENT_SETUP_NOTCH_EN_2 8 /* Enable Notch 2 Filter Mode */ |
Vkadaba | 6:9d393a9677f4 | 1506 | #define BITP_CORE_MEASUREMENT_SETUP_CUSTOM_CALIBRATION 7 /* Enables Custom Calibration for Selected Sensor */ |
Vkadaba | 6:9d393a9677f4 | 1507 | #define BITP_CORE_MEASUREMENT_SETUP_ADC_SF 0 /* ADC Digital Filter Select */ |
Vkadaba | 6:9d393a9677f4 | 1508 | #define BITM_CORE_MEASUREMENT_SETUP_GND_SW 0x00006000 /* GND_SW */ |
Vkadaba | 6:9d393a9677f4 | 1509 | #define BITM_CORE_MEASUREMENT_SETUP_ADC_FILTER_TYPE 0x00001000 /* ADC Digital Filter Type */ |
Vkadaba | 6:9d393a9677f4 | 1510 | #define BITM_CORE_MEASUREMENT_SETUP_CHOP_MODE 0x00000C00 /* Enabled and Disable Chop Mode */ |
Vkadaba | 6:9d393a9677f4 | 1511 | #define BITM_CORE_MEASUREMENT_SETUP_PST_MEAS_EXC_CTRL 0x00000200 /* Disabled Current Sources After Measurement Has Been Complete */ |
Vkadaba | 6:9d393a9677f4 | 1512 | #define BITM_CORE_MEASUREMENT_SETUP_NOTCH_EN_2 0x00000100 /* Enable Notch 2 Filter Mode */ |
Vkadaba | 6:9d393a9677f4 | 1513 | #define BITM_CORE_MEASUREMENT_SETUP_CUSTOM_CALIBRATION 0x00000080 /* Enables Custom Calibration for Selected Sensor */ |
Vkadaba | 6:9d393a9677f4 | 1514 | #define BITM_CORE_MEASUREMENT_SETUP_ADC_SF 0x0000007F /* ADC Digital Filter Select */ |
Vkadaba | 6:9d393a9677f4 | 1515 | #define ENUM_CORE_MEASUREMENT_SETUP_GND_SW_OPEN 0x00000000 /* GND_SW: GND_SW Open. The GND SW is not enabled for the sensor measurement */ |
Vkadaba | 6:9d393a9677f4 | 1516 | #define ENUM_CORE_MEASUREMENT_SETUP_GND_SW_CLOSED 0x00002000 /* GND_SW: GND_SW Closed. The GND SW is enabled for the sensor measurement, bit wiil Remain Closed After the Measurement */ |
Vkadaba | 6:9d393a9677f4 | 1517 | #define ENUM_CORE_MEASUREMENT_SETUP_ENABLE_SINC4 0x00000000 /* ADC_Filter_Type: Enabled SINC4 Filter */ |
Vkadaba | 6:9d393a9677f4 | 1518 | #define ENUM_CORE_MEASUREMENT_SETUP_ENABLE_SINC3 0x00001000 /* ADC_Filter_Type: Enabled SINC3 Filter */ |
Vkadaba | 6:9d393a9677f4 | 1519 | #define ENUM_CORE_MEASUREMENT_SETUP_DISABLE_CHOP 0x00000000 /* Chop_Mode: Chop Mode Disabled */ |
Vkadaba | 6:9d393a9677f4 | 1520 | #define ENUM_CORE_MEASUREMENT_SETUP_ENABLE_CHOP 0x00000800 /* Chop_Mode: Chop Mode Enabled */ |
Vkadaba | 6:9d393a9677f4 | 1521 | #define ENUM_CORE_MEASUREMENT_SETUP_NOTCH_DIS 0x00000000 /* NOTCH_EN_2: Disable Notch Filter */ |
Vkadaba | 6:9d393a9677f4 | 1522 | #define ENUM_CORE_MEASUREMENT_SETUP_NOTCH_EN 0x00000100 /* NOTCH_EN_2: Enable Notch 2 Filter option. Places a addtional notch at 1.2X ODR. Can be used for 50 and 60Hz rejection simultaneously */ |
Vkadaba | 6:9d393a9677f4 | 1523 | #define ENUM_CORE_MEASUREMENT_SETUP_INTERNAL_CALIBRATION 0x00000000 |
Vkadaba | 6:9d393a9677f4 | 1524 | #define ENUM_CORE_MEASUREMENT_SETUP_CUSTOM_CALIBRATION 0x00000080 |
Vkadaba | 5:0728bde67bdb | 1525 | |
Vkadaba | 5:0728bde67bdb | 1526 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1527 | CORE_HIGH_THRESHOLD_LIMIT[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1528 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1529 | #define BITP_CORE_HIGH_THRESHOLD_LIMIT_HIGH_THRESHOLD 0 /* Upper Limit for Sensor Alert Comparison */ |
Vkadaba | 5:0728bde67bdb | 1530 | #define BITM_CORE_HIGH_THRESHOLD_LIMIT_HIGH_THRESHOLD 0xFFFFFFFF /* Upper Limit for Sensor Alert Comparison */ |
Vkadaba | 5:0728bde67bdb | 1531 | |
Vkadaba | 5:0728bde67bdb | 1532 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1533 | CORE_LOW_THRESHOLD_LIMIT[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1534 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1535 | #define BITP_CORE_LOW_THRESHOLD_LIMIT_LOW_THRESHOLD 0 /* Lower Limit for Sensor Alert Comparison */ |
Vkadaba | 5:0728bde67bdb | 1536 | #define BITM_CORE_LOW_THRESHOLD_LIMIT_LOW_THRESHOLD 0xFFFFFFFF /* Lower Limit for Sensor Alert Comparison */ |
Vkadaba | 5:0728bde67bdb | 1537 | |
Vkadaba | 5:0728bde67bdb | 1538 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1539 | CORE_SENSOR_OFFSET[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1540 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1541 | #define BITP_CORE_SENSOR_OFFSET_SENSOR_OFFSET 0 /* Sensor Offset Adjustment */ |
Vkadaba | 5:0728bde67bdb | 1542 | #define BITM_CORE_SENSOR_OFFSET_SENSOR_OFFSET 0xFFFFFFFF /* Sensor Offset Adjustment */ |
Vkadaba | 5:0728bde67bdb | 1543 | |
Vkadaba | 5:0728bde67bdb | 1544 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1545 | CORE_SENSOR_GAIN[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1546 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1547 | #define BITP_CORE_SENSOR_GAIN_SENSOR_GAIN 0 /* Sensor Gain Adjustment */ |
Vkadaba | 6:9d393a9677f4 | 1548 | #define BITM_CORE_SENSOR_GAIN_SENSOR_GAIN 0xFFFFFFFF /* Sensor Gain Adjustment */ |
Vkadaba | 5:0728bde67bdb | 1549 | |
Vkadaba | 5:0728bde67bdb | 1550 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1551 | CORE_ALERT_CODE_CH[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1552 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1553 | #define BITP_CORE_ALERT_CODE_CH_ALERT_CODE_CH 0 /* Per-Channel Code Indicating Type of Alert */ |
Vkadaba | 5:0728bde67bdb | 1554 | #define BITM_CORE_ALERT_CODE_CH_ALERT_CODE_CH 0x0000FFFF /* Per-Channel Code Indicating Type of Alert */ |
Vkadaba | 5:0728bde67bdb | 1555 | |
Vkadaba | 5:0728bde67bdb | 1556 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1557 | CORE_CHANNEL_SKIP[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1558 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 6:9d393a9677f4 | 1559 | #define BITP_CORE_CHANNEL_SKIP_CHANNEL_SKIP 0 /* Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 6:9d393a9677f4 | 1560 | #define BITM_CORE_CHANNEL_SKIP_CHANNEL_SKIP 0x000000FF /* Indicates If Channel Will Skip Some Measurement Cycles */ |
Vkadaba | 5:0728bde67bdb | 1561 | |
Vkadaba | 5:0728bde67bdb | 1562 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1563 | CORE_SENSOR_PARAMETER[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1564 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1565 | #define BITP_CORE_SENSOR_PARAMETER_SENSOR_PARAMETER 0 /* Sensor Parameter Adjustment */ |
Vkadaba | 5:0728bde67bdb | 1566 | #define BITM_CORE_SENSOR_PARAMETER_SENSOR_PARAMETER 0xFFFFFFFF /* Sensor Parameter Adjustment */ |
Vkadaba | 5:0728bde67bdb | 1567 | |
Vkadaba | 5:0728bde67bdb | 1568 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1569 | CORE_CALIBRATION_PARAMETER[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1570 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1571 | #define BITP_CORE_CALIBRATION_PARAMETER_CALIBRATION_PARAMETER_ENABLE 24 /* Enables Use of Calibration_Parameter */ |
Vkadaba | 5:0728bde67bdb | 1572 | #define BITP_CORE_CALIBRATION_PARAMETER_CALIBRATION_PARAMETER 0 /* Calibration Parameter Value */ |
Vkadaba | 5:0728bde67bdb | 1573 | #define BITM_CORE_CALIBRATION_PARAMETER_CALIBRATION_PARAMETER_ENABLE 0x01000000 /* Enables Use of Calibration_Parameter */ |
Vkadaba | 5:0728bde67bdb | 1574 | #define BITM_CORE_CALIBRATION_PARAMETER_CALIBRATION_PARAMETER 0x00FFFFFF /* Calibration Parameter Value */ |
Vkadaba | 5:0728bde67bdb | 1575 | |
Vkadaba | 5:0728bde67bdb | 1576 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1577 | CORE_DIGITAL_SENSOR_CONFIG[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1578 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1579 | #define BITP_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_DATA_BITS 11 /* Number of Relevant Data Bits */ |
Vkadaba | 5:0728bde67bdb | 1580 | #define BITP_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_READ_BYTES 8 /* Number of Bytes to Read from the Sensor */ |
Vkadaba | 5:0728bde67bdb | 1581 | #define BITP_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_BIT_OFFSET 4 /* Data Bit Offset, Relative to Alignment */ |
Vkadaba | 5:0728bde67bdb | 1582 | #define BITP_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_LEFT_ALIGNED 3 /* Data Alignment Within the Data Frame */ |
Vkadaba | 5:0728bde67bdb | 1583 | #define BITP_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_LITTLE_ENDIAN 2 /* Data Endianness of Sensor Result */ |
Vkadaba | 5:0728bde67bdb | 1584 | #define BITP_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_CODING 0 /* Data Encoding of Sensor Result */ |
Vkadaba | 5:0728bde67bdb | 1585 | #define BITM_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_DATA_BITS 0x0000F800 /* Number of Relevant Data Bits */ |
Vkadaba | 5:0728bde67bdb | 1586 | #define BITM_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_READ_BYTES 0x00000700 /* Number of Bytes to Read from the Sensor */ |
Vkadaba | 5:0728bde67bdb | 1587 | #define BITM_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_BIT_OFFSET 0x000000F0 /* Data Bit Offset, Relative to Alignment */ |
Vkadaba | 5:0728bde67bdb | 1588 | #define BITM_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_LEFT_ALIGNED 0x00000008 /* Data Alignment Within the Data Frame */ |
Vkadaba | 5:0728bde67bdb | 1589 | #define BITM_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_LITTLE_ENDIAN 0x00000004 /* Data Endianness of Sensor Result */ |
Vkadaba | 5:0728bde67bdb | 1590 | #define BITM_CORE_DIGITAL_SENSOR_CONFIG_DIGITAL_SENSOR_CODING 0x00000003 /* Data Encoding of Sensor Result */ |
Vkadaba | 5:0728bde67bdb | 1591 | #define ENUM_CORE_DIGITAL_SENSOR_CONFIG_CODING_NONE 0x00000000 /* Digital_Sensor_Coding: None/Invalid */ |
Vkadaba | 5:0728bde67bdb | 1592 | #define ENUM_CORE_DIGITAL_SENSOR_CONFIG_CODING_UNIPOLAR 0x00000001 /* Digital_Sensor_Coding: Unipolar */ |
Vkadaba | 5:0728bde67bdb | 1593 | #define ENUM_CORE_DIGITAL_SENSOR_CONFIG_CODING_TWOS_COMPL 0x00000002 /* Digital_Sensor_Coding: Twos Complement */ |
Vkadaba | 5:0728bde67bdb | 1594 | #define ENUM_CORE_DIGITAL_SENSOR_CONFIG_CODING_OFFSET_BINARY 0x00000003 /* Digital_Sensor_Coding: Offset Binary */ |
Vkadaba | 5:0728bde67bdb | 1595 | |
Vkadaba | 5:0728bde67bdb | 1596 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1597 | CORE_DIGITAL_SENSOR_ADDRESS[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1598 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1599 | #define BITP_CORE_DIGITAL_SENSOR_ADDRESS_DIGITAL_SENSOR_ADDRESS 0 /* I2C Address or Write Address Command for SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1600 | #define BITM_CORE_DIGITAL_SENSOR_ADDRESS_DIGITAL_SENSOR_ADDRESS 0x000000FF /* I2C Address or Write Address Command for SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1601 | |
Vkadaba | 5:0728bde67bdb | 1602 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1603 | CORE_DIGITAL_SENSOR_NUM_CMDS[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1604 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1605 | #define BITP_CORE_DIGITAL_SENSOR_NUM_CMDS_DIGITAL_SENSOR_NUM_READ_CMDS 4 /* Number of Read Commands for Digital Sensor */ |
Vkadaba | 5:0728bde67bdb | 1606 | #define BITP_CORE_DIGITAL_SENSOR_NUM_CMDS_DIGITAL_SENSOR_NUM_CFG_CMDS 0 /* Number of Configuration Commands for Digital Sensor */ |
Vkadaba | 5:0728bde67bdb | 1607 | #define BITM_CORE_DIGITAL_SENSOR_NUM_CMDS_DIGITAL_SENSOR_NUM_READ_CMDS 0x00000070 /* Number of Read Commands for Digital Sensor */ |
Vkadaba | 5:0728bde67bdb | 1608 | #define BITM_CORE_DIGITAL_SENSOR_NUM_CMDS_DIGITAL_SENSOR_NUM_CFG_CMDS 0x00000007 /* Number of Configuration Commands for Digital Sensor */ |
Vkadaba | 5:0728bde67bdb | 1609 | |
Vkadaba | 5:0728bde67bdb | 1610 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1611 | CORE_DIGITAL_SENSOR_COMMS[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1612 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1613 | #define BITP_CORE_DIGITAL_SENSOR_COMMS_SPI_MODE 10 /* Configuration for Sensor SPI Protocol */ |
Vkadaba | 5:0728bde67bdb | 1614 | #define BITP_CORE_DIGITAL_SENSOR_COMMS_I2C_CLOCK 5 /* Controls SCLK Frequency for I2C Sensors */ |
Vkadaba | 5:0728bde67bdb | 1615 | #define BITP_CORE_DIGITAL_SENSOR_COMMS_SPI_CLOCK 1 /* Controls Clock Frequency for SPI Sensors */ |
Vkadaba | 5:0728bde67bdb | 1616 | #define BITP_CORE_DIGITAL_SENSOR_COMMS_DIGITAL_SENSOR_COMMS_EN 0 /* Enable Digital Sensor Comms Register Parameters */ |
Vkadaba | 5:0728bde67bdb | 1617 | #define BITM_CORE_DIGITAL_SENSOR_COMMS_SPI_MODE 0x00000C00 /* Configuration for Sensor SPI Protocol */ |
Vkadaba | 5:0728bde67bdb | 1618 | #define BITM_CORE_DIGITAL_SENSOR_COMMS_I2C_CLOCK 0x00000060 /* Controls SCLK Frequency for I2C Sensors */ |
Vkadaba | 5:0728bde67bdb | 1619 | #define BITM_CORE_DIGITAL_SENSOR_COMMS_SPI_CLOCK 0x0000001E /* Controls Clock Frequency for SPI Sensors */ |
Vkadaba | 5:0728bde67bdb | 1620 | #define BITM_CORE_DIGITAL_SENSOR_COMMS_DIGITAL_SENSOR_COMMS_EN 0x00000001 /* Enable Digital Sensor Comms Register Parameters */ |
Vkadaba | 5:0728bde67bdb | 1621 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_MODE_0 0x00000000 /* SPI_Mode: Clock Polarity = 0 Clock Phase = 0 */ |
Vkadaba | 5:0728bde67bdb | 1622 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_MODE_1 0x00000400 /* SPI_Mode: Clock Polarity = 0 Clock Phase = 1 */ |
Vkadaba | 5:0728bde67bdb | 1623 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_MODE_2 0x00000800 /* SPI_Mode: Clock Polarity = 1 Clock Phase = 0 */ |
Vkadaba | 5:0728bde67bdb | 1624 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_MODE_3 0x00000C00 /* SPI_Mode: Clock Polarity = 1 Clock Phase = 1 */ |
Vkadaba | 5:0728bde67bdb | 1625 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_I2C_100K 0x00000000 /* I2C_Clock: 100kHz SCL */ |
Vkadaba | 5:0728bde67bdb | 1626 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_I2C_400K 0x00000020 /* I2C_Clock: 400kHz SCL */ |
Vkadaba | 5:0728bde67bdb | 1627 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_I2C_RESERVED1 0x00000040 /* I2C_Clock: Reserved */ |
Vkadaba | 5:0728bde67bdb | 1628 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_I2C_RESERVED2 0x00000060 /* I2C_Clock: Reserved */ |
Vkadaba | 6:9d393a9677f4 | 1629 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_8MHZ 0x00000000 /* SPI_Clock: 8MHz */ |
Vkadaba | 6:9d393a9677f4 | 1630 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_4MHZ 0x00000002 /* SPI_Clock: 4MHz */ |
Vkadaba | 6:9d393a9677f4 | 1631 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_2MHZ 0x00000004 /* SPI_Clock: 2MHz */ |
Vkadaba | 6:9d393a9677f4 | 1632 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_1MHZ 0x00000006 /* SPI_Clock: 1MHz */ |
Vkadaba | 6:9d393a9677f4 | 1633 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_500KHZ 0x00000008 /* SPI_Clock: 500kHz */ |
Vkadaba | 6:9d393a9677f4 | 1634 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_250KHZ 0x0000000A /* SPI_Clock: 250kHz */ |
Vkadaba | 6:9d393a9677f4 | 1635 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_125KHZ 0x0000000C /* SPI_Clock: 125kHz */ |
Vkadaba | 6:9d393a9677f4 | 1636 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_62P5KHZ 0x0000000E /* SPI_Clock: 62.5kHz */ |
Vkadaba | 6:9d393a9677f4 | 1637 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_31P3KHZ 0x00000010 /* SPI_Clock: 31.25kHz */ |
Vkadaba | 6:9d393a9677f4 | 1638 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_15P6KHZ 0x00000012 /* SPI_Clock: 15.625kHz */ |
Vkadaba | 6:9d393a9677f4 | 1639 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_7P8KHZ 0x00000014 /* SPI_Clock: 7.8kHz */ |
Vkadaba | 6:9d393a9677f4 | 1640 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_3P9KHZ 0x00000016 /* SPI_Clock: 3.9kHz */ |
Vkadaba | 6:9d393a9677f4 | 1641 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_1P9KHZ 0x00000018 /* SPI_Clock: 1.95kHz */ |
Vkadaba | 6:9d393a9677f4 | 1642 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_488HZ 0x0000001C /* SPI_Clock: 488Hz */ |
Vkadaba | 6:9d393a9677f4 | 1643 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_244HZ 0x0000001E /* SPI_Clock: 244Hz */ |
Vkadaba | 6:9d393a9677f4 | 1644 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_SPI_977HZ 0x0000001A /* SPI_Clock: 977Hz */ |
Vkadaba | 5:0728bde67bdb | 1645 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_DIGITAL_COMMS_DEFAULT 0x00000000 /* Digital_Sensor_Comms_En: Default Parameters Used for Digital Sensor Communications */ |
Vkadaba | 5:0728bde67bdb | 1646 | #define ENUM_CORE_DIGITAL_SENSOR_COMMS_DIGITAL_COMMS_USER 0x00000001 /* Digital_Sensor_Comms_En: User Supplied Parameters Used for Digital Sensor Communications */ |
Vkadaba | 5:0728bde67bdb | 1647 | |
Vkadaba | 5:0728bde67bdb | 1648 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1649 | CORE_DIGITAL_SENSOR_COMMAND1[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1650 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1651 | #define BITP_CORE_DIGITAL_SENSOR_COMMAND1_DIGITAL_SENSOR_COMMAND1 0 /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1652 | #define BITM_CORE_DIGITAL_SENSOR_COMMAND1_DIGITAL_SENSOR_COMMAND1 0x000000FF /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1653 | |
Vkadaba | 5:0728bde67bdb | 1654 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1655 | CORE_DIGITAL_SENSOR_COMMAND2[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1656 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1657 | #define BITP_CORE_DIGITAL_SENSOR_COMMAND2_DIGITAL_SENSOR_COMMAND2 0 /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1658 | #define BITM_CORE_DIGITAL_SENSOR_COMMAND2_DIGITAL_SENSOR_COMMAND2 0x000000FF /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1659 | |
Vkadaba | 5:0728bde67bdb | 1660 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1661 | CORE_DIGITAL_SENSOR_COMMAND3[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1662 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1663 | #define BITP_CORE_DIGITAL_SENSOR_COMMAND3_DIGITAL_SENSOR_COMMAND3 0 /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1664 | #define BITM_CORE_DIGITAL_SENSOR_COMMAND3_DIGITAL_SENSOR_COMMAND3 0x000000FF /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1665 | |
Vkadaba | 5:0728bde67bdb | 1666 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1667 | CORE_DIGITAL_SENSOR_COMMAND4[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1668 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1669 | #define BITP_CORE_DIGITAL_SENSOR_COMMAND4_DIGITAL_SENSOR_COMMAND4 0 /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1670 | #define BITM_CORE_DIGITAL_SENSOR_COMMAND4_DIGITAL_SENSOR_COMMAND4 0x000000FF /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1671 | |
Vkadaba | 5:0728bde67bdb | 1672 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1673 | CORE_DIGITAL_SENSOR_COMMAND5[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1674 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1675 | #define BITP_CORE_DIGITAL_SENSOR_COMMAND5_DIGITAL_SENSOR_COMMAND5 0 /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1676 | #define BITM_CORE_DIGITAL_SENSOR_COMMAND5_DIGITAL_SENSOR_COMMAND5 0x000000FF /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1677 | |
Vkadaba | 5:0728bde67bdb | 1678 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1679 | CORE_DIGITAL_SENSOR_COMMAND6[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1680 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1681 | #define BITP_CORE_DIGITAL_SENSOR_COMMAND6_DIGITAL_SENSOR_COMMAND6 0 /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1682 | #define BITM_CORE_DIGITAL_SENSOR_COMMAND6_DIGITAL_SENSOR_COMMAND6 0x000000FF /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1683 | |
Vkadaba | 5:0728bde67bdb | 1684 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1685 | CORE_DIGITAL_SENSOR_COMMAND7[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1686 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1687 | #define BITP_CORE_DIGITAL_SENSOR_COMMAND7_DIGITAL_SENSOR_COMMAND7 0 /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1688 | #define BITM_CORE_DIGITAL_SENSOR_COMMAND7_DIGITAL_SENSOR_COMMAND7 0x000000FF /* Configuration Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1689 | |
Vkadaba | 5:0728bde67bdb | 1690 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1691 | CORE_DIGITAL_SENSOR_READ_CMD1[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1692 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1693 | #define BITP_CORE_DIGITAL_SENSOR_READ_CMD1_DIGITAL_SENSOR_READ_CMD1 0 /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1694 | #define BITM_CORE_DIGITAL_SENSOR_READ_CMD1_DIGITAL_SENSOR_READ_CMD1 0x000000FF /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1695 | |
Vkadaba | 5:0728bde67bdb | 1696 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1697 | CORE_DIGITAL_SENSOR_READ_CMD2[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1698 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1699 | #define BITP_CORE_DIGITAL_SENSOR_READ_CMD2_DIGITAL_SENSOR_READ_CMD2 0 /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1700 | #define BITM_CORE_DIGITAL_SENSOR_READ_CMD2_DIGITAL_SENSOR_READ_CMD2 0x000000FF /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1701 | |
Vkadaba | 5:0728bde67bdb | 1702 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1703 | CORE_DIGITAL_SENSOR_READ_CMD3[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1704 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1705 | #define BITP_CORE_DIGITAL_SENSOR_READ_CMD3_DIGITAL_SENSOR_READ_CMD3 0 /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1706 | #define BITM_CORE_DIGITAL_SENSOR_READ_CMD3_DIGITAL_SENSOR_READ_CMD3 0x000000FF /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1707 | |
Vkadaba | 5:0728bde67bdb | 1708 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1709 | CORE_DIGITAL_SENSOR_READ_CMD4[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1710 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1711 | #define BITP_CORE_DIGITAL_SENSOR_READ_CMD4_DIGITAL_SENSOR_READ_CMD4 0 /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1712 | #define BITM_CORE_DIGITAL_SENSOR_READ_CMD4_DIGITAL_SENSOR_READ_CMD4 0x000000FF /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1713 | |
Vkadaba | 5:0728bde67bdb | 1714 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1715 | CORE_DIGITAL_SENSOR_READ_CMD5[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1716 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1717 | #define BITP_CORE_DIGITAL_SENSOR_READ_CMD5_DIGITAL_SENSOR_READ_CMD5 0 /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1718 | #define BITM_CORE_DIGITAL_SENSOR_READ_CMD5_DIGITAL_SENSOR_READ_CMD5 0x000000FF /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1719 | |
Vkadaba | 5:0728bde67bdb | 1720 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1721 | CORE_DIGITAL_SENSOR_READ_CMD6[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1722 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1723 | #define BITP_CORE_DIGITAL_SENSOR_READ_CMD6_DIGITAL_SENSOR_READ_CMD6 0 /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1724 | #define BITM_CORE_DIGITAL_SENSOR_READ_CMD6_DIGITAL_SENSOR_READ_CMD6 0x000000FF /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1725 | |
Vkadaba | 5:0728bde67bdb | 1726 | /* ------------------------------------------------------------------------------------------------------------------------- |
Vkadaba | 6:9d393a9677f4 | 1727 | CORE_DIGITAL_SENSOR_READ_CMD7[n] Pos/Masks Description |
Vkadaba | 5:0728bde67bdb | 1728 | ------------------------------------------------------------------------------------------------------------------------- */ |
Vkadaba | 5:0728bde67bdb | 1729 | #define BITP_CORE_DIGITAL_SENSOR_READ_CMD7_DIGITAL_SENSOR_READ_CMD7 0 /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1730 | #define BITM_CORE_DIGITAL_SENSOR_READ_CMD7_DIGITAL_SENSOR_READ_CMD7 0x000000FF /* Per Conversion Command to Send to Digital I2C/SPI Sensor */ |
Vkadaba | 5:0728bde67bdb | 1731 | |
Vkadaba | 5:0728bde67bdb | 1732 | |
Vkadaba | 6:9d393a9677f4 | 1733 | #endif /* end ifndef _DEF_ADMW1001_REGISTERS_H */ |