Webserver+3d print
cyclone_tcp/drivers/rx63n_eth.h
- Committer:
- Sergunb
- Date:
- 2017-02-04
- Revision:
- 0:8918a71cdbe9
File content as of revision 0:8918a71cdbe9:
/** * @file rx63n_eth.h * @brief Renesas RX63N Ethernet MAC controller * * @section License * * Copyright (C) 2010-2017 Oryx Embedded SARL. All rights reserved. * * This file is part of CycloneTCP Open. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License * as published by the Free Software Foundation; either version 2 * of the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software Foundation, * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. * * @author Oryx Embedded SARL (www.oryx-embedded.com) * @version 1.7.6 **/ #ifndef _RX63N_ETH_H #define _RX63N_ETH_H //Dependencies #include "core/nic.h" //Number of TX buffers #ifndef RX63N_ETH_TX_BUFFER_COUNT #define RX63N_ETH_TX_BUFFER_COUNT 3 #elif (RX63N_ETH_TX_BUFFER_COUNT < 1) #error RX63N_ETH_TX_BUFFER_COUNT parameter is not valid #endif //TX buffer size #ifndef RX63N_ETH_TX_BUFFER_SIZE #define RX63N_ETH_TX_BUFFER_SIZE 1536 #elif (RX63N_ETH_TX_BUFFER_SIZE != 1536) #error RX63N_ETH_TX_BUFFER_SIZE parameter is not valid #endif //Number of RX buffers #ifndef RX63N_ETH_RX_BUFFER_COUNT #define RX63N_ETH_RX_BUFFER_COUNT 6 #elif (RX63N_ETH_RX_BUFFER_COUNT < 1) #error RX63N_ETH_RX_BUFFER_COUNT parameter is not valid #endif //RX buffer size #ifndef RX63N_ETH_RX_BUFFER_SIZE #define RX63N_ETH_RX_BUFFER_SIZE 1536 #elif (RX63N_ETH_RX_BUFFER_SIZE != 1536) #error RX63N_ETH_RX_BUFFER_SIZE parameter is not valid #endif //Ethernet interrupt priority #ifndef RX63N_ETH_IRQ_PRIORITY #define RX63N_ETH_IRQ_PRIORITY 2 #elif (RX63N_ETH_IRQ_PRIORITY < 0) #error RX63N_ETH_IRQ_PRIORITY parameter is not valid #endif //EESR register #define EDMAC_EESR_TWB 0x40000000 #define EDMAC_EESR_TABT 0x04000000 #define EDMAC_EESR_RABT 0x02000000 #define EDMAC_EESR_RFCOF 0x01000000 #define EDMAC_EESR_ADE 0x00800000 #define EDMAC_EESR_ECI 0x00400000 #define EDMAC_EESR_TC 0x00200000 #define EDMAC_EESR_TDE 0x00100000 #define EDMAC_EESR_TFUF 0x00080000 #define EDMAC_EESR_FR 0x00040000 #define EDMAC_EESR_RDE 0x00020000 #define EDMAC_EESR_RFOF 0x00010000 #define EDMAC_EESR_CND 0x00000800 #define EDMAC_EESR_DLC 0x00000400 #define EDMAC_EESR_CD 0x00000200 #define EDMAC_EESR_TRO 0x00000100 #define EDMAC_EESR_RMAF 0x00000080 #define EDMAC_EESR_RRF 0x00000010 #define EDMAC_EESR_RTLF 0x00000008 #define EDMAC_EESR_RTSF 0x00000004 #define EDMAC_EESR_PRE 0x00000002 #define EDMAC_EESR_CERF 0x00000001 //Transmit DMA descriptor flags #define EDMAC_TD0_TACT 0x80000000 #define EDMAC_TD0_TDLE 0x40000000 #define EDMAC_TD0_TFP_SOF 0x20000000 #define EDMAC_TD0_TFP_EOF 0x10000000 #define EDMAC_TD0_TFE 0x08000000 #define EDMAC_TD0_TWBI 0x04000000 #define EDMAC_TD0_TFS_MASK 0x0000010F #define EDMAC_TD0_TFS_TABT 0x00000100 #define EDMAC_TD0_TFS_CND 0x00000008 #define EDMAC_TD0_TFS_DLC 0x00000004 #define EDMAC_TD0_TFS_CD 0x00000002 #define EDMAC_TD0_TFS_TRO 0x00000001 #define EDMAC_TD1_TBL 0xFFFF0000 #define EDMAC_TD2_TBA 0xFFFFFFFF //Receive DMA descriptor flags #define EDMAC_RD0_RACT 0x80000000 #define EDMAC_RD0_RDLE 0x40000000 #define EDMAC_RD0_RFP_SOF 0x20000000 #define EDMAC_RD0_RFP_EOF 0x10000000 #define EDMAC_RD0_RFE 0x08000000 #define EDMAC_RD0_RFS_MASK 0x0000039F #define EDMAC_RD0_RFS_RFOF 0x00000200 #define EDMAC_RD0_RFS_RABT 0x00000100 #define EDMAC_RD0_RFS_RMAF 0x00000080 #define EDMAC_RD0_RFS_RRF 0x00000010 #define EDMAC_RD0_RFS_RTLF 0x00000008 #define EDMAC_RD0_RFS_RTSF 0x00000004 #define EDMAC_RD0_RFS_PRE 0x00000002 #define EDMAC_RD0_RFS_CERF 0x00000001 #define EDMAC_RD1_RBL 0xFFFF0000 #define EDMAC_RD1_RFL 0x0000FFFF #define EDMAC_RD2_RBA 0xFFFFFFFF //Serial Management Interface #define SMI_SYNC 0xFFFFFFFF #define SMI_START 0x00000001 #define SMI_WRITE 0x00000001 #define SMI_READ 0x00000002 #define SMI_TA 0x00000002 /** * @brief Transmit DMA descriptor **/ typedef struct { uint32_t td0; uint32_t td1; uint32_t td2; uint32_t padding; } Rx63nTxDmaDesc; /** * @brief Receive DMA descriptor **/ typedef struct { uint32_t rd0; uint32_t rd1; uint32_t rd2; uint32_t padding; } Rx63nRxDmaDesc; //RX63N Ethernet MAC driver extern const NicDriver rx63nEthDriver; //RX63N Ethernet MAC related functions error_t rx63nEthInit(NetInterface *interface); void rx63nEthInitGpio(NetInterface *interface); void rx63nEthInitDmaDesc(NetInterface *interface); void rx63nEthTick(NetInterface *interface); void rx63nEthEnableIrq(NetInterface *interface); void rx63nEthDisableIrq(NetInterface *interface); void rx63nEthEventHandler(NetInterface *interface); error_t rx63nEthSendPacket(NetInterface *interface, const NetBuffer *buffer, size_t offset); error_t rx63nEthReceivePacket(NetInterface *interface); error_t rx63nEthSetMulticastFilter(NetInterface *interface); error_t rx63nEthUpdateMacConfig(NetInterface *interface); void rx63nEthWritePhyReg(uint8_t phyAddr, uint8_t regAddr, uint16_t data); uint16_t rx63nEthReadPhyReg(uint8_t phyAddr, uint8_t regAddr); void rx63nEthWriteSmi(uint32_t data, uint_t length); uint32_t rx63nEthReadSmi(uint_t length); #endif