Webserver+3d print
cyclone_tcp/drivers/pic32mx_eth.h
- Committer:
- Sergunb
- Date:
- 2017-02-04
- Revision:
- 0:8918a71cdbe9
File content as of revision 0:8918a71cdbe9:
/** * @file pic32mx_eth.h * @brief PIC32MX Ethernet MAC controller * * @section License * * Copyright (C) 2010-2017 Oryx Embedded SARL. All rights reserved. * * This file is part of CycloneTCP Open. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License * as published by the Free Software Foundation; either version 2 * of the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software Foundation, * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. * * @author Oryx Embedded SARL (www.oryx-embedded.com) * @version 1.7.6 **/ #ifndef _PIC32MX_ETH_H #define _PIC32MX_ETH_H //Dependencies #include "core/nic.h" //Number of TX buffers #ifndef PIC32MX_ETH_TX_BUFFER_COUNT #define PIC32MX_ETH_TX_BUFFER_COUNT 2 #elif (PIC32MX_ETH_TX_BUFFER_COUNT < 1) #error PIC32MX_ETH_TX_BUFFER_COUNT parameter is not valid #endif //TX buffer size #ifndef PIC32MX_ETH_TX_BUFFER_SIZE #define PIC32MX_ETH_TX_BUFFER_SIZE 1536 #elif (PIC32MX_ETH_TX_BUFFER_SIZE != 1536) #error PIC32MX_ETH_TX_BUFFER_SIZE parameter is not valid #endif //Number of RX buffers #ifndef PIC32MX_ETH_RX_BUFFER_COUNT #define PIC32MX_ETH_RX_BUFFER_COUNT 4 #elif (PIC32MX_ETH_RX_BUFFER_COUNT < 1) #error PIC32MX_ETH_RX_BUFFER_COUNT parameter is not valid #endif //RX buffer size #ifndef PIC32MX_ETH_RX_BUFFER_SIZE #define PIC32MX_ETH_RX_BUFFER_SIZE 1536 #elif (PIC32MX_ETH_RX_BUFFER_SIZE != 1536) #error PIC32MX_ETH_RX_BUFFER_SIZE parameter is not valid #endif //Ethernet interrupt priority #ifndef PIC32MX_ETH_IRQ_PRIORITY #define PIC32MX_ETH_IRQ_PRIORITY 2 #elif (PIC32MX_ETH_IRQ_PRIORITY < 0) #error PIC32MX_ETH_IRQ_PRIORITY parameter is not valid #endif //Ethernet interrupt subpriority #ifndef PIC32MX_ETH_IRQ_SUB_PRIORITY #define PIC32MX_ETH_IRQ_SUB_PRIORITY 0 #elif (PIC32MX_ETH_IRQ_SUB_PRIORITY < 0) #error PIC32MX_ETH_IRQ_SUB_PRIORITY parameter is not valid #endif //EMAC1MCFG register #define _EMAC1MCFG_CLKSEL_DIV4 (0 << _EMAC1MCFG_CLKSEL_POSITION) #define _EMAC1MCFG_CLKSEL_DIV6 (2 << _EMAC1MCFG_CLKSEL_POSITION) #define _EMAC1MCFG_CLKSEL_DIV8 (3 << _EMAC1MCFG_CLKSEL_POSITION) #define _EMAC1MCFG_CLKSEL_DIV10 (4 << _EMAC1MCFG_CLKSEL_POSITION) #define _EMAC1MCFG_CLKSEL_DIV14 (5 << _EMAC1MCFG_CLKSEL_POSITION) #define _EMAC1MCFG_CLKSEL_DIV20 (6 << _EMAC1MCFG_CLKSEL_POSITION) #define _EMAC1MCFG_CLKSEL_DIV28 (7 << _EMAC1MCFG_CLKSEL_POSITION) #define _EMAC1MCFG_CLKSEL_DIV40 (8 << _EMAC1MCFG_CLKSEL_POSITION) //Transmit buffer descriptor flags #define ETH_TX_CTRL_SOP 0x80000000 #define ETH_TX_CTRL_EOP 0x40000000 #define ETH_TX_CTRL_BYTE_COUNT 0x07FF0000 #define ETH_TX_CTRL_NPV 0x00000100 #define ETH_TX_CTRL_EOWN 0x00000080 #define ETH_TX_STATUS1_VLAN 0x00080000 #define ETH_TX_STATUS1_BACKPRESSURE 0x00040000 #define ETH_TX_STATUS1_PAUSE 0x00020000 #define ETH_TX_STATUS1_CONTROL 0x00010000 #define ETH_TX_STATUS1_TOTAL_BYTES 0x0000FFFF #define ETH_TX_STATUS2_UNDERRUN 0x80000000 #define ETH_TX_STATUS2_GIANT 0x40000000 #define ETH_TX_STATUS2_LATE_COL 0x20000000 #define ETH_TX_STATUS2_MAX_COL 0x10000000 #define ETH_TX_STATUS2_EXCESSIVE_DEFER 0x08000000 #define ETH_TX_STATUS2_PACKET_DEFER 0x04000000 #define ETH_TX_STATUS2_BROADCAST 0x02000000 #define ETH_TX_STATUS2_MULTICAST 0x01000000 #define ETH_TX_STATUS2_DONE 0x00800000 #define ETH_TX_STATUS2_LEN_OUT_OF_RANGE 0x00400000 #define ETH_TX_STATUS2_LEN_CHECK_ERROR 0x00200000 #define ETH_TX_STATUS2_CRC_ERROR 0x00100000 #define ETH_TX_STATUS2_COL_COUNT 0x000F0000 #define ETH_TX_STATUS2_BYTE_COUNT 0x0000FFFF //Receive buffer descriptor flags #define ETH_RX_CTRL_SOP 0x80000000 #define ETH_RX_CTRL_EOP 0x40000000 #define ETH_RX_CTRL_BYTE_COUNT 0x07FF0000 #define ETH_RX_CTRL_NPV 0x00000100 #define ETH_RX_CTRL_EOWN 0x00000080 #define ETH_RX_STATUS1_MULTICAST_MATCH 0x80000000 #define ETH_RX_STATUS1_BROADCAST_MATCH 0x40000000 #define ETH_RX_STATUS1_UNICAST_MATCH 0x20000000 #define ETH_RX_STATUS1_PATTERN_MATCH 0x10000000 #define ETH_RX_STATUS1_MAGIC_PACKET_MATCH 0x08000000 #define ETH_RX_STATUS1_HASH_TABLE_MATCH 0x04000000 #define ETH_RX_STATUS1_NOT_MATCH 0x02000000 #define ETH_RX_STATUS1_RUNT_PACKET 0x01000000 #define ETH_RX_STATUS1_PACKET_CHECKSUM 0x0000FFFF #define ETH_RX_STATUS2_VLAN 0x40000000 #define ETH_RX_STATUS2_UNKNOWN_OP_CODE 0x20000000 #define ETH_RX_STATUS2_PAUSE 0x10000000 #define ETH_RX_STATUS2_CONTROL 0x08000000 #define ETH_RX_STATUS2_DRIBBLE_NIBBLE 0x04000000 #define ETH_RX_STATUS2_BROADCAST 0x02000000 #define ETH_RX_STATUS2_MULTICAST 0x01000000 #define ETH_RX_STATUS2_OK 0x00800000 #define ETH_RX_STATUS2_LEN_OUT_OF_RANGE 0x00400000 #define ETH_RX_STATUS2_LEN_CHECK_ERROR 0x00200000 #define ETH_RX_STATUS2_CRC_ERROR 0x00100000 #define ETH_RX_STATUS2_CODE_VIOLATION 0x00080000 #define ETH_RX_STATUS2_CARRIER_EVENT 0x00040000 #define ETH_RX_STATUS2_RXDV_EVENT 0x00020000 #define ETH_RX_STATUS2_LONG_EVENT 0x00010000 #define ETH_RX_STATUS2_BYTE_COUNT 0x0000FFFF /** * @brief TX buffer descriptor **/ typedef struct { uint32_t control; uint32_t address; uint32_t status1; uint32_t status2; uint32_t next; } Pic32mxTxBufferDesc; /** * @brief RX buffer descriptor **/ typedef struct { uint32_t control; uint32_t address; uint32_t status1; uint32_t status2; uint32_t next; } Pic32mxRxBufferDesc; //PIC32MX Ethernet MAC driver extern const NicDriver pic32mxEthDriver; //PIC32MX Ethernet MAC related functions error_t pic32mxEthInit(NetInterface *interface); void pic32mxEthInitGpio(NetInterface *interface); void pic32mxEthInitBufferDesc(NetInterface *interface); void pic32mxEthTick(NetInterface *interface); void pic32mxEthEnableIrq(NetInterface *interface); void pic32mxEthDisableIrq(NetInterface *interface); void pic32mxEthIrqHandler(void); void pic32mxEthEventHandler(NetInterface *interface); error_t pic32mxEthSendPacket(NetInterface *interface, const NetBuffer *buffer, size_t offset); error_t pic32mxEthReceivePacket(NetInterface *interface); error_t pic32mxEthSetMulticastFilter(NetInterface *interface); error_t pic32mxEthUpdateMacConfig(NetInterface *interface); void pic32mxEthWritePhyReg(uint8_t phyAddr, uint8_t regAddr, uint16_t data); uint16_t pic32mxEthReadPhyReg(uint8_t phyAddr, uint8_t regAddr); uint32_t pic32mxEthCalcCrc(const void *data, size_t length); #endif