Minsu Lee / mbed-src

Dependents:   WizFi250_AP_HelloWorld

Fork of mbed-src by DongEun Koak

Committer:
mbed_official
Date:
Thu Mar 12 14:30:49 2015 +0000
Revision:
489:119543c9f674
Synchronized with git revision 051854181516992fb498d51f9ee6e70cbad9e083

Full URL: https://github.com/mbedmicro/mbed/commit/051854181516992fb498d51f9ee6e70cbad9e083/

Fix ksdk mcu HAL - stopbit

Who changed what in which revision?

UserRevisionLine numberNew contents of line
mbed_official 489:119543c9f674 1 /**
mbed_official 489:119543c9f674 2 ******************************************************************************
mbed_official 489:119543c9f674 3 * @file stm32f1xx_hal_gpio_ex.h
mbed_official 489:119543c9f674 4 * @author MCD Application Team
mbed_official 489:119543c9f674 5 * @version V1.0.0
mbed_official 489:119543c9f674 6 * @date 15-December-2014
mbed_official 489:119543c9f674 7 * @brief Header file of GPIO HAL Extension module.
mbed_official 489:119543c9f674 8 ******************************************************************************
mbed_official 489:119543c9f674 9 * @attention
mbed_official 489:119543c9f674 10 *
mbed_official 489:119543c9f674 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
mbed_official 489:119543c9f674 12 *
mbed_official 489:119543c9f674 13 * Redistribution and use in source and binary forms, with or without modification,
mbed_official 489:119543c9f674 14 * are permitted provided that the following conditions are met:
mbed_official 489:119543c9f674 15 * 1. Redistributions of source code must retain the above copyright notice,
mbed_official 489:119543c9f674 16 * this list of conditions and the following disclaimer.
mbed_official 489:119543c9f674 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
mbed_official 489:119543c9f674 18 * this list of conditions and the following disclaimer in the documentation
mbed_official 489:119543c9f674 19 * and/or other materials provided with the distribution.
mbed_official 489:119543c9f674 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
mbed_official 489:119543c9f674 21 * may be used to endorse or promote products derived from this software
mbed_official 489:119543c9f674 22 * without specific prior written permission.
mbed_official 489:119543c9f674 23 *
mbed_official 489:119543c9f674 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
mbed_official 489:119543c9f674 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
mbed_official 489:119543c9f674 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
mbed_official 489:119543c9f674 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
mbed_official 489:119543c9f674 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
mbed_official 489:119543c9f674 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
mbed_official 489:119543c9f674 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
mbed_official 489:119543c9f674 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
mbed_official 489:119543c9f674 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
mbed_official 489:119543c9f674 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
mbed_official 489:119543c9f674 34 *
mbed_official 489:119543c9f674 35 ******************************************************************************
mbed_official 489:119543c9f674 36 */
mbed_official 489:119543c9f674 37
mbed_official 489:119543c9f674 38 /* Define to prevent recursive inclusion -------------------------------------*/
mbed_official 489:119543c9f674 39 #ifndef __STM32F1xx_HAL_GPIO_EX_H
mbed_official 489:119543c9f674 40 #define __STM32F1xx_HAL_GPIO_EX_H
mbed_official 489:119543c9f674 41
mbed_official 489:119543c9f674 42 #ifdef __cplusplus
mbed_official 489:119543c9f674 43 extern "C" {
mbed_official 489:119543c9f674 44 #endif
mbed_official 489:119543c9f674 45
mbed_official 489:119543c9f674 46 /* Includes ------------------------------------------------------------------*/
mbed_official 489:119543c9f674 47 #include "stm32f1xx_hal_def.h"
mbed_official 489:119543c9f674 48
mbed_official 489:119543c9f674 49 /** @addtogroup STM32F1xx_HAL_Driver
mbed_official 489:119543c9f674 50 * @{
mbed_official 489:119543c9f674 51 */
mbed_official 489:119543c9f674 52
mbed_official 489:119543c9f674 53 /** @defgroup GPIOEx GPIOEx
mbed_official 489:119543c9f674 54 * @{
mbed_official 489:119543c9f674 55 */
mbed_official 489:119543c9f674 56
mbed_official 489:119543c9f674 57 /* Exported types ------------------------------------------------------------*/
mbed_official 489:119543c9f674 58
mbed_official 489:119543c9f674 59 /* Exported constants --------------------------------------------------------*/
mbed_official 489:119543c9f674 60
mbed_official 489:119543c9f674 61 /** @defgroup GPIOEx_Exported_Constants GPIOEx Exported Constants
mbed_official 489:119543c9f674 62 * @{
mbed_official 489:119543c9f674 63 */
mbed_official 489:119543c9f674 64
mbed_official 489:119543c9f674 65 /** @defgroup GPIOEx_EVENTOUT EVENTOUT Cortex Configuration
mbed_official 489:119543c9f674 66 * @brief This section propose definition to use the Cortex EVENTOUT signal.
mbed_official 489:119543c9f674 67 * @{
mbed_official 489:119543c9f674 68 */
mbed_official 489:119543c9f674 69
mbed_official 489:119543c9f674 70 /** @defgroup GPIOEx_EVENTOUT_PIN EVENTOUT Pin
mbed_official 489:119543c9f674 71 * @{
mbed_official 489:119543c9f674 72 */
mbed_official 489:119543c9f674 73
mbed_official 489:119543c9f674 74 #define AFIO_EVENTOUT_PIN_0 AFIO_EVCR_PIN_PX0 /*!< EVENTOUT on pin 0 */
mbed_official 489:119543c9f674 75 #define AFIO_EVENTOUT_PIN_1 AFIO_EVCR_PIN_PX1 /*!< EVENTOUT on pin 1 */
mbed_official 489:119543c9f674 76 #define AFIO_EVENTOUT_PIN_2 AFIO_EVCR_PIN_PX2 /*!< EVENTOUT on pin 2 */
mbed_official 489:119543c9f674 77 #define AFIO_EVENTOUT_PIN_3 AFIO_EVCR_PIN_PX3 /*!< EVENTOUT on pin 3 */
mbed_official 489:119543c9f674 78 #define AFIO_EVENTOUT_PIN_4 AFIO_EVCR_PIN_PX4 /*!< EVENTOUT on pin 4 */
mbed_official 489:119543c9f674 79 #define AFIO_EVENTOUT_PIN_5 AFIO_EVCR_PIN_PX5 /*!< EVENTOUT on pin 5 */
mbed_official 489:119543c9f674 80 #define AFIO_EVENTOUT_PIN_6 AFIO_EVCR_PIN_PX6 /*!< EVENTOUT on pin 6 */
mbed_official 489:119543c9f674 81 #define AFIO_EVENTOUT_PIN_7 AFIO_EVCR_PIN_PX7 /*!< EVENTOUT on pin 7 */
mbed_official 489:119543c9f674 82 #define AFIO_EVENTOUT_PIN_8 AFIO_EVCR_PIN_PX8 /*!< EVENTOUT on pin 8 */
mbed_official 489:119543c9f674 83 #define AFIO_EVENTOUT_PIN_9 AFIO_EVCR_PIN_PX9 /*!< EVENTOUT on pin 9 */
mbed_official 489:119543c9f674 84 #define AFIO_EVENTOUT_PIN_10 AFIO_EVCR_PIN_PX10 /*!< EVENTOUT on pin 10 */
mbed_official 489:119543c9f674 85 #define AFIO_EVENTOUT_PIN_11 AFIO_EVCR_PIN_PX11 /*!< EVENTOUT on pin 11 */
mbed_official 489:119543c9f674 86 #define AFIO_EVENTOUT_PIN_12 AFIO_EVCR_PIN_PX12 /*!< EVENTOUT on pin 12 */
mbed_official 489:119543c9f674 87 #define AFIO_EVENTOUT_PIN_13 AFIO_EVCR_PIN_PX13 /*!< EVENTOUT on pin 13 */
mbed_official 489:119543c9f674 88 #define AFIO_EVENTOUT_PIN_14 AFIO_EVCR_PIN_PX14 /*!< EVENTOUT on pin 14 */
mbed_official 489:119543c9f674 89 #define AFIO_EVENTOUT_PIN_15 AFIO_EVCR_PIN_PX15 /*!< EVENTOUT on pin 15 */
mbed_official 489:119543c9f674 90
mbed_official 489:119543c9f674 91 #define IS_AFIO_EVENTOUT_PIN(__PIN__) (((__PIN__) == AFIO_EVENTOUT_PIN_0) || \
mbed_official 489:119543c9f674 92 ((__PIN__) == AFIO_EVENTOUT_PIN_1) || \
mbed_official 489:119543c9f674 93 ((__PIN__) == AFIO_EVENTOUT_PIN_2) || \
mbed_official 489:119543c9f674 94 ((__PIN__) == AFIO_EVENTOUT_PIN_3) || \
mbed_official 489:119543c9f674 95 ((__PIN__) == AFIO_EVENTOUT_PIN_4) || \
mbed_official 489:119543c9f674 96 ((__PIN__) == AFIO_EVENTOUT_PIN_5) || \
mbed_official 489:119543c9f674 97 ((__PIN__) == AFIO_EVENTOUT_PIN_6) || \
mbed_official 489:119543c9f674 98 ((__PIN__) == AFIO_EVENTOUT_PIN_7) || \
mbed_official 489:119543c9f674 99 ((__PIN__) == AFIO_EVENTOUT_PIN_8) || \
mbed_official 489:119543c9f674 100 ((__PIN__) == AFIO_EVENTOUT_PIN_9) || \
mbed_official 489:119543c9f674 101 ((__PIN__) == AFIO_EVENTOUT_PIN_10) || \
mbed_official 489:119543c9f674 102 ((__PIN__) == AFIO_EVENTOUT_PIN_11) || \
mbed_official 489:119543c9f674 103 ((__PIN__) == AFIO_EVENTOUT_PIN_12) || \
mbed_official 489:119543c9f674 104 ((__PIN__) == AFIO_EVENTOUT_PIN_13) || \
mbed_official 489:119543c9f674 105 ((__PIN__) == AFIO_EVENTOUT_PIN_14) || \
mbed_official 489:119543c9f674 106 ((__PIN__) == AFIO_EVENTOUT_PIN_15))
mbed_official 489:119543c9f674 107 /**
mbed_official 489:119543c9f674 108 * @}
mbed_official 489:119543c9f674 109 */
mbed_official 489:119543c9f674 110
mbed_official 489:119543c9f674 111 /** @defgroup GPIOEx_EVENTOUT_PORT EVENTOUT Port
mbed_official 489:119543c9f674 112 * @{
mbed_official 489:119543c9f674 113 */
mbed_official 489:119543c9f674 114
mbed_official 489:119543c9f674 115 #define AFIO_EVENTOUT_PORT_A AFIO_EVCR_PORT_PA /*!< EVENTOUT on port A */
mbed_official 489:119543c9f674 116 #define AFIO_EVENTOUT_PORT_B AFIO_EVCR_PORT_PB /*!< EVENTOUT on port B */
mbed_official 489:119543c9f674 117 #define AFIO_EVENTOUT_PORT_C AFIO_EVCR_PORT_PC /*!< EVENTOUT on port C */
mbed_official 489:119543c9f674 118 #define AFIO_EVENTOUT_PORT_D AFIO_EVCR_PORT_PD /*!< EVENTOUT on port D */
mbed_official 489:119543c9f674 119 #define AFIO_EVENTOUT_PORT_E AFIO_EVCR_PORT_PE /*!< EVENTOUT on port E */
mbed_official 489:119543c9f674 120
mbed_official 489:119543c9f674 121 #define IS_AFIO_EVENTOUT_PORT(__PORT__) (((__PORT__) == AFIO_EVENTOUT_PORT_A) || \
mbed_official 489:119543c9f674 122 ((__PORT__) == AFIO_EVENTOUT_PORT_B) || \
mbed_official 489:119543c9f674 123 ((__PORT__) == AFIO_EVENTOUT_PORT_C) || \
mbed_official 489:119543c9f674 124 ((__PORT__) == AFIO_EVENTOUT_PORT_D) || \
mbed_official 489:119543c9f674 125 ((__PORT__) == AFIO_EVENTOUT_PORT_E))
mbed_official 489:119543c9f674 126 /**
mbed_official 489:119543c9f674 127 * @}
mbed_official 489:119543c9f674 128 */
mbed_official 489:119543c9f674 129
mbed_official 489:119543c9f674 130 /**
mbed_official 489:119543c9f674 131 * @}
mbed_official 489:119543c9f674 132 */
mbed_official 489:119543c9f674 133
mbed_official 489:119543c9f674 134 /** @defgroup GPIOEx_AFIO_AF_REMAPPING Alternate Function Remapping
mbed_official 489:119543c9f674 135 * @brief This section propose definition to remap the alternate function to some other port/pins.
mbed_official 489:119543c9f674 136 * @{
mbed_official 489:119543c9f674 137 */
mbed_official 489:119543c9f674 138
mbed_official 489:119543c9f674 139 /**
mbed_official 489:119543c9f674 140 * @brief Enable the remapping of SPI1 alternate function NSS, SCK, MISO and MOSI.
mbed_official 489:119543c9f674 141 * @note ENABLE: Remap (NSS/PA15, SCK/PB3, MISO/PB4, MOSI/PB5)
mbed_official 489:119543c9f674 142 * @retval None
mbed_official 489:119543c9f674 143 */
mbed_official 489:119543c9f674 144 #define __HAL_AFIO_REMAP_SPI1_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_SPI1_REMAP)
mbed_official 489:119543c9f674 145
mbed_official 489:119543c9f674 146 /**
mbed_official 489:119543c9f674 147 * @brief Disable the remapping of SPI1 alternate function NSS, SCK, MISO and MOSI.
mbed_official 489:119543c9f674 148 * @note DISABLE: No remap (NSS/PA4, SCK/PA5, MISO/PA6, MOSI/PA7)
mbed_official 489:119543c9f674 149 * @retval None
mbed_official 489:119543c9f674 150 */
mbed_official 489:119543c9f674 151 #define __HAL_AFIO_REMAP_SPI1_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_SPI1_REMAP)
mbed_official 489:119543c9f674 152
mbed_official 489:119543c9f674 153 /**
mbed_official 489:119543c9f674 154 * @brief Enable the remapping of I2C1 alternate function SCL and SDA.
mbed_official 489:119543c9f674 155 * @note ENABLE: Remap (SCL/PB8, SDA/PB9)
mbed_official 489:119543c9f674 156 * @retval None
mbed_official 489:119543c9f674 157 */
mbed_official 489:119543c9f674 158 #define __HAL_AFIO_REMAP_I2C1_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_I2C1_REMAP)
mbed_official 489:119543c9f674 159
mbed_official 489:119543c9f674 160 /**
mbed_official 489:119543c9f674 161 * @brief Disable the remapping of I2C1 alternate function SCL and SDA.
mbed_official 489:119543c9f674 162 * @note DISABLE: No remap (SCL/PB6, SDA/PB7)
mbed_official 489:119543c9f674 163 * @retval None
mbed_official 489:119543c9f674 164 */
mbed_official 489:119543c9f674 165 #define __HAL_AFIO_REMAP_I2C1_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_I2C1_REMAP)
mbed_official 489:119543c9f674 166
mbed_official 489:119543c9f674 167 /**
mbed_official 489:119543c9f674 168 * @brief Enable the remapping of USART1 alternate function TX and RX.
mbed_official 489:119543c9f674 169 * @note ENABLE: Remap (TX/PB6, RX/PB7)
mbed_official 489:119543c9f674 170 * @retval None
mbed_official 489:119543c9f674 171 */
mbed_official 489:119543c9f674 172 #define __HAL_AFIO_REMAP_USART1_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_USART1_REMAP)
mbed_official 489:119543c9f674 173
mbed_official 489:119543c9f674 174 /**
mbed_official 489:119543c9f674 175 * @brief Disable the remapping of USART1 alternate function TX and RX.
mbed_official 489:119543c9f674 176 * @note DISABLE: No remap (TX/PA9, RX/PA10)
mbed_official 489:119543c9f674 177 * @retval None
mbed_official 489:119543c9f674 178 */
mbed_official 489:119543c9f674 179 #define __HAL_AFIO_REMAP_USART1_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_USART1_REMAP)
mbed_official 489:119543c9f674 180
mbed_official 489:119543c9f674 181 /**
mbed_official 489:119543c9f674 182 * @brief Enable the remapping of USART2 alternate function CTS, RTS, CK, TX and RX.
mbed_official 489:119543c9f674 183 * @note ENABLE: Remap (CTS/PD3, RTS/PD4, TX/PD5, RX/PD6, CK/PD7)
mbed_official 489:119543c9f674 184 * @retval None
mbed_official 489:119543c9f674 185 */
mbed_official 489:119543c9f674 186 #define __HAL_AFIO_REMAP_USART2_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_USART2_REMAP)
mbed_official 489:119543c9f674 187
mbed_official 489:119543c9f674 188 /**
mbed_official 489:119543c9f674 189 * @brief Disable the remapping of USART2 alternate function CTS, RTS, CK, TX and RX.
mbed_official 489:119543c9f674 190 * @note DISABLE: No remap (CTS/PA0, RTS/PA1, TX/PA2, RX/PA3, CK/PA4)
mbed_official 489:119543c9f674 191 * @retval None
mbed_official 489:119543c9f674 192 */
mbed_official 489:119543c9f674 193 #define __HAL_AFIO_REMAP_USART2_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_USART2_REMAP)
mbed_official 489:119543c9f674 194
mbed_official 489:119543c9f674 195 /**
mbed_official 489:119543c9f674 196 * @brief Enable the remapping of USART3 alternate function CTS, RTS, CK, TX and RX.
mbed_official 489:119543c9f674 197 * @note ENABLE: Full remap (TX/PD8, RX/PD9, CK/PD10, CTS/PD11, RTS/PD12)
mbed_official 489:119543c9f674 198 * @retval None
mbed_official 489:119543c9f674 199 */
mbed_official 489:119543c9f674 200 #define __HAL_AFIO_REMAP_USART3_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_USART3_REMAP, AFIO_MAPR_USART3_REMAP_FULLREMAP)
mbed_official 489:119543c9f674 201
mbed_official 489:119543c9f674 202 /**
mbed_official 489:119543c9f674 203 * @brief Enable the remapping of USART3 alternate function CTS, RTS, CK, TX and RX.
mbed_official 489:119543c9f674 204 * @note PARTIAL: Partial remap (TX/PC10, RX/PC11, CK/PC12, CTS/PB13, RTS/PB14)
mbed_official 489:119543c9f674 205 * @retval None
mbed_official 489:119543c9f674 206 */
mbed_official 489:119543c9f674 207 #define __HAL_AFIO_REMAP_USART3_PARTIAL() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_USART3_REMAP, AFIO_MAPR_USART3_REMAP_PARTIALREMAP)
mbed_official 489:119543c9f674 208
mbed_official 489:119543c9f674 209 /**
mbed_official 489:119543c9f674 210 * @brief Disable the remapping of USART3 alternate function CTS, RTS, CK, TX and RX.
mbed_official 489:119543c9f674 211 * @note DISABLE: No remap (TX/PB10, RX/PB11, CK/PB12, CTS/PB13, RTS/PB14)
mbed_official 489:119543c9f674 212 * @retval None
mbed_official 489:119543c9f674 213 */
mbed_official 489:119543c9f674 214 #define __HAL_AFIO_REMAP_USART3_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_USART3_REMAP, AFIO_MAPR_USART3_REMAP_NOREMAP)
mbed_official 489:119543c9f674 215
mbed_official 489:119543c9f674 216 /**
mbed_official 489:119543c9f674 217 * @brief Enable the remapping of TIM1 alternate function channels 1 to 4, 1N to 3N, external trigger (ETR) and Break input (BKIN)
mbed_official 489:119543c9f674 218 * @note ENABLE: Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12)
mbed_official 489:119543c9f674 219 * @retval None
mbed_official 489:119543c9f674 220 */
mbed_official 489:119543c9f674 221 #define __HAL_AFIO_REMAP_TIM1_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM1_REMAP, AFIO_MAPR_TIM1_REMAP_FULLREMAP)
mbed_official 489:119543c9f674 222
mbed_official 489:119543c9f674 223 /**
mbed_official 489:119543c9f674 224 * @brief Enable the remapping of TIM1 alternate function channels 1 to 4, 1N to 3N, external trigger (ETR) and Break input (BKIN)
mbed_official 489:119543c9f674 225 * @note PARTIAL: Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1)
mbed_official 489:119543c9f674 226 * @retval None
mbed_official 489:119543c9f674 227 */
mbed_official 489:119543c9f674 228 #define __HAL_AFIO_REMAP_TIM1_PARTIAL() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM1_REMAP, AFIO_MAPR_TIM1_REMAP_PARTIALREMAP)
mbed_official 489:119543c9f674 229
mbed_official 489:119543c9f674 230 /**
mbed_official 489:119543c9f674 231 * @brief Disable the remapping of TIM1 alternate function channels 1 to 4, 1N to 3N, external trigger (ETR) and Break input (BKIN)
mbed_official 489:119543c9f674 232 * @note DISABLE: No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15)
mbed_official 489:119543c9f674 233 * @retval None
mbed_official 489:119543c9f674 234 */
mbed_official 489:119543c9f674 235 #define __HAL_AFIO_REMAP_TIM1_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM1_REMAP, AFIO_MAPR_TIM1_REMAP_NOREMAP)
mbed_official 489:119543c9f674 236
mbed_official 489:119543c9f674 237 /**
mbed_official 489:119543c9f674 238 * @brief Enable the remapping of TIM2 alternate function channels 1 to 4 and external trigger (ETR)
mbed_official 489:119543c9f674 239 * @note ENABLE: Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11)
mbed_official 489:119543c9f674 240 * @retval None
mbed_official 489:119543c9f674 241 */
mbed_official 489:119543c9f674 242 #define __HAL_AFIO_REMAP_TIM2_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM2_REMAP, AFIO_MAPR_TIM2_REMAP_FULLREMAP)
mbed_official 489:119543c9f674 243
mbed_official 489:119543c9f674 244 /**
mbed_official 489:119543c9f674 245 * @brief Enable the remapping of TIM2 alternate function channels 1 to 4 and external trigger (ETR)
mbed_official 489:119543c9f674 246 * @note PARTIAL_2: Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11)
mbed_official 489:119543c9f674 247 * @retval None
mbed_official 489:119543c9f674 248 */
mbed_official 489:119543c9f674 249 #define __HAL_AFIO_REMAP_TIM2_PARTIAL_2() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM2_REMAP, AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2)
mbed_official 489:119543c9f674 250
mbed_official 489:119543c9f674 251 /**
mbed_official 489:119543c9f674 252 * @brief Enable the remapping of TIM2 alternate function channels 1 to 4 and external trigger (ETR)
mbed_official 489:119543c9f674 253 * @note PARTIAL_1: Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3)
mbed_official 489:119543c9f674 254 * @retval None
mbed_official 489:119543c9f674 255 */
mbed_official 489:119543c9f674 256 #define __HAL_AFIO_REMAP_TIM2_PARTIAL_1() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM2_REMAP, AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1)
mbed_official 489:119543c9f674 257
mbed_official 489:119543c9f674 258 /**
mbed_official 489:119543c9f674 259 * @brief Disable the remapping of TIM2 alternate function channels 1 to 4 and external trigger (ETR)
mbed_official 489:119543c9f674 260 * @note DISABLE: No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3)
mbed_official 489:119543c9f674 261 * @retval None
mbed_official 489:119543c9f674 262 */
mbed_official 489:119543c9f674 263 #define __HAL_AFIO_REMAP_TIM2_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM2_REMAP, AFIO_MAPR_TIM2_REMAP_NOREMAP)
mbed_official 489:119543c9f674 264
mbed_official 489:119543c9f674 265 /**
mbed_official 489:119543c9f674 266 * @brief Enable the remapping of TIM3 alternate function channels 1 to 4
mbed_official 489:119543c9f674 267 * @note ENABLE: Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9)
mbed_official 489:119543c9f674 268 * @note TIM3_ETR on PE0 is not re-mapped.
mbed_official 489:119543c9f674 269 * @retval None
mbed_official 489:119543c9f674 270 */
mbed_official 489:119543c9f674 271 #define __HAL_AFIO_REMAP_TIM3_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM3_REMAP, AFIO_MAPR_TIM3_REMAP_FULLREMAP)
mbed_official 489:119543c9f674 272
mbed_official 489:119543c9f674 273 /**
mbed_official 489:119543c9f674 274 * @brief Enable the remapping of TIM3 alternate function channels 1 to 4
mbed_official 489:119543c9f674 275 * @note PARTIAL: Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1)
mbed_official 489:119543c9f674 276 * @note TIM3_ETR on PE0 is not re-mapped.
mbed_official 489:119543c9f674 277 * @retval None
mbed_official 489:119543c9f674 278 */
mbed_official 489:119543c9f674 279 #define __HAL_AFIO_REMAP_TIM3_PARTIAL() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM3_REMAP, AFIO_MAPR_TIM3_REMAP_PARTIALREMAP)
mbed_official 489:119543c9f674 280
mbed_official 489:119543c9f674 281 /**
mbed_official 489:119543c9f674 282 * @brief Disable the remapping of TIM3 alternate function channels 1 to 4
mbed_official 489:119543c9f674 283 * @note DISABLE: No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1)
mbed_official 489:119543c9f674 284 * @note TIM3_ETR on PE0 is not re-mapped.
mbed_official 489:119543c9f674 285 * @retval None
mbed_official 489:119543c9f674 286 */
mbed_official 489:119543c9f674 287 #define __HAL_AFIO_REMAP_TIM3_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM3_REMAP, AFIO_MAPR_TIM3_REMAP_NOREMAP)
mbed_official 489:119543c9f674 288
mbed_official 489:119543c9f674 289 /**
mbed_official 489:119543c9f674 290 * @brief Enable the remapping of TIM4 alternate function channels 1 to 4.
mbed_official 489:119543c9f674 291 * @note ENABLE: Full remap (TIM4_CH1/PD12, TIM4_CH2/PD13, TIM4_CH3/PD14, TIM4_CH4/PD15)
mbed_official 489:119543c9f674 292 * @note TIM4_ETR on PE0 is not re-mapped.
mbed_official 489:119543c9f674 293 * @retval None
mbed_official 489:119543c9f674 294 */
mbed_official 489:119543c9f674 295 #define __HAL_AFIO_REMAP_TIM4_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_TIM4_REMAP)
mbed_official 489:119543c9f674 296
mbed_official 489:119543c9f674 297 /**
mbed_official 489:119543c9f674 298 * @brief Disable the remapping of TIM4 alternate function channels 1 to 4.
mbed_official 489:119543c9f674 299 * @note DISABLE: No remap (TIM4_CH1/PB6, TIM4_CH2/PB7, TIM4_CH3/PB8, TIM4_CH4/PB9)
mbed_official 489:119543c9f674 300 * @note TIM4_ETR on PE0 is not re-mapped.
mbed_official 489:119543c9f674 301 * @retval None
mbed_official 489:119543c9f674 302 */
mbed_official 489:119543c9f674 303 #define __HAL_AFIO_REMAP_TIM4_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_TIM4_REMAP)
mbed_official 489:119543c9f674 304
mbed_official 489:119543c9f674 305 #if defined(AFIO_MAPR_CAN_REMAP_REMAP1)
mbed_official 489:119543c9f674 306
mbed_official 489:119543c9f674 307 /**
mbed_official 489:119543c9f674 308 * @brief Enable or disable the remapping of CAN alternate function CAN_RX and CAN_TX in devices with a single CAN interface.
mbed_official 489:119543c9f674 309 * @note CASE 1: CAN_RX mapped to PA11, CAN_TX mapped to PA12
mbed_official 489:119543c9f674 310 * @retval None
mbed_official 489:119543c9f674 311 */
mbed_official 489:119543c9f674 312 #define __HAL_AFIO_REMAP_CAN1_1() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_CAN_REMAP, AFIO_MAPR_CAN_REMAP_REMAP1)
mbed_official 489:119543c9f674 313
mbed_official 489:119543c9f674 314 /**
mbed_official 489:119543c9f674 315 * @brief Enable or disable the remapping of CAN alternate function CAN_RX and CAN_TX in devices with a single CAN interface.
mbed_official 489:119543c9f674 316 * @note CASE 2: CAN_RX mapped to PB8, CAN_TX mapped to PB9 (not available on 36-pin package)
mbed_official 489:119543c9f674 317 * @retval None
mbed_official 489:119543c9f674 318 */
mbed_official 489:119543c9f674 319 #define __HAL_AFIO_REMAP_CAN1_2() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_CAN_REMAP, AFIO_MAPR_CAN_REMAP_REMAP2)
mbed_official 489:119543c9f674 320
mbed_official 489:119543c9f674 321 /**
mbed_official 489:119543c9f674 322 * @brief Enable or disable the remapping of CAN alternate function CAN_RX and CAN_TX in devices with a single CAN interface.
mbed_official 489:119543c9f674 323 * @note CASE 3: CAN_RX mapped to PD0, CAN_TX mapped to PD1
mbed_official 489:119543c9f674 324 * @retval None
mbed_official 489:119543c9f674 325 */
mbed_official 489:119543c9f674 326 #define __HAL_AFIO_REMAP_CAN1_3() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_CAN_REMAP, AFIO_MAPR_CAN_REMAP_REMAP3)
mbed_official 489:119543c9f674 327 #endif
mbed_official 489:119543c9f674 328
mbed_official 489:119543c9f674 329 /**
mbed_official 489:119543c9f674 330 * @brief Enable the remapping of PD0 and PD1. When the HSE oscillator is not used
mbed_official 489:119543c9f674 331 * (application running on internal 8 MHz RC) PD0 and PD1 can be mapped on OSC_IN and
mbed_official 489:119543c9f674 332 * OSC_OUT. This is available only on 36, 48 and 64 pins packages (PD0 and PD1 are available
mbed_official 489:119543c9f674 333 * on 100-pin and 144-pin packages, no need for remapping).
mbed_official 489:119543c9f674 334 * @note ENABLE: PD0 remapped on OSC_IN, PD1 remapped on OSC_OUT.
mbed_official 489:119543c9f674 335 * @retval None
mbed_official 489:119543c9f674 336 */
mbed_official 489:119543c9f674 337 #define __HAL_AFIO_REMAP_PD01_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_PD01_REMAP)
mbed_official 489:119543c9f674 338
mbed_official 489:119543c9f674 339 /**
mbed_official 489:119543c9f674 340 * @brief Disable the remapping of PD0 and PD1. When the HSE oscillator is not used
mbed_official 489:119543c9f674 341 * (application running on internal 8 MHz RC) PD0 and PD1 can be mapped on OSC_IN and
mbed_official 489:119543c9f674 342 * OSC_OUT. This is available only on 36, 48 and 64 pins packages (PD0 and PD1 are available
mbed_official 489:119543c9f674 343 * on 100-pin and 144-pin packages, no need for remapping).
mbed_official 489:119543c9f674 344 * @note DISABLE: No remapping of PD0 and PD1
mbed_official 489:119543c9f674 345 * @retval None
mbed_official 489:119543c9f674 346 */
mbed_official 489:119543c9f674 347 #define __HAL_AFIO_REMAP_PD01_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_PD01_REMAP)
mbed_official 489:119543c9f674 348
mbed_official 489:119543c9f674 349 #if defined(AFIO_MAPR_TIM5CH4_IREMAP)
mbed_official 489:119543c9f674 350 /**
mbed_official 489:119543c9f674 351 * @brief Enable the remapping of TIM5CH4.
mbed_official 489:119543c9f674 352 * @note ENABLE: LSI internal clock is connected to TIM5_CH4 input for calibration purpose.
mbed_official 489:119543c9f674 353 * @note This function is available only in high density value line devices.
mbed_official 489:119543c9f674 354 * @retval None
mbed_official 489:119543c9f674 355 */
mbed_official 489:119543c9f674 356 #define __HAL_AFIO_REMAP_TIM5CH4_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_TIM5CH4_IREMAP)
mbed_official 489:119543c9f674 357
mbed_official 489:119543c9f674 358 /**
mbed_official 489:119543c9f674 359 * @brief Disable the remapping of TIM5CH4.
mbed_official 489:119543c9f674 360 * @note DISABLE: TIM5_CH4 is connected to PA3
mbed_official 489:119543c9f674 361 * @note This function is available only in high density value line devices.
mbed_official 489:119543c9f674 362 * @retval None
mbed_official 489:119543c9f674 363 */
mbed_official 489:119543c9f674 364 #define __HAL_AFIO_REMAP_TIM5CH4_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_TIM5CH4_IREMAP)
mbed_official 489:119543c9f674 365 #endif
mbed_official 489:119543c9f674 366
mbed_official 489:119543c9f674 367 #if defined(AFIO_MAPR_ETH_REMAP)
mbed_official 489:119543c9f674 368 /**
mbed_official 489:119543c9f674 369 * @brief Enable the remapping of Ethernet MAC connections with the PHY.
mbed_official 489:119543c9f674 370 * @note ENABLE: Remap (RX_DV-CRS_DV/PD8, RXD0/PD9, RXD1/PD10, RXD2/PD11, RXD3/PD12)
mbed_official 489:119543c9f674 371 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 372 * @retval None
mbed_official 489:119543c9f674 373 */
mbed_official 489:119543c9f674 374 #define __HAL_AFIO_REMAP_ETH_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ETH_REMAP)
mbed_official 489:119543c9f674 375
mbed_official 489:119543c9f674 376 /**
mbed_official 489:119543c9f674 377 * @brief Disable the remapping of Ethernet MAC connections with the PHY.
mbed_official 489:119543c9f674 378 * @note DISABLE: No remap (RX_DV-CRS_DV/PA7, RXD0/PC4, RXD1/PC5, RXD2/PB0, RXD3/PB1)
mbed_official 489:119543c9f674 379 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 380 * @retval None
mbed_official 489:119543c9f674 381 */
mbed_official 489:119543c9f674 382 #define __HAL_AFIO_REMAP_ETH_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ETH_REMAP)
mbed_official 489:119543c9f674 383 #endif
mbed_official 489:119543c9f674 384
mbed_official 489:119543c9f674 385 #if defined(AFIO_MAPR_CAN2_REMAP)
mbed_official 489:119543c9f674 386
mbed_official 489:119543c9f674 387 /**
mbed_official 489:119543c9f674 388 * @brief Enable the remapping of CAN2 alternate function CAN2_RX and CAN2_TX.
mbed_official 489:119543c9f674 389 * @note ENABLE: Remap (CAN2_RX/PB5, CAN2_TX/PB6)
mbed_official 489:119543c9f674 390 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 391 * @retval None
mbed_official 489:119543c9f674 392 */
mbed_official 489:119543c9f674 393 #define __HAL_AFIO_REMAP_CAN2_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_CAN2_REMAP)
mbed_official 489:119543c9f674 394
mbed_official 489:119543c9f674 395 /**
mbed_official 489:119543c9f674 396 * @brief Disable the remapping of CAN2 alternate function CAN2_RX and CAN2_TX.
mbed_official 489:119543c9f674 397 * @note DISABLE: No remap (CAN2_RX/PB12, CAN2_TX/PB13)
mbed_official 489:119543c9f674 398 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 399 * @retval None
mbed_official 489:119543c9f674 400 */
mbed_official 489:119543c9f674 401 #define __HAL_AFIO_REMAP_CAN2_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_CAN2_REMAP)
mbed_official 489:119543c9f674 402 #endif
mbed_official 489:119543c9f674 403
mbed_official 489:119543c9f674 404 #if defined(AFIO_MAPR_MII_RMII_SEL)
mbed_official 489:119543c9f674 405 /**
mbed_official 489:119543c9f674 406 * @brief Configures the Ethernet MAC internally for use with an external MII or RMII PHY.
mbed_official 489:119543c9f674 407 * @note ETH_RMII: Configure Ethernet MAC for connection with an RMII PHY
mbed_official 489:119543c9f674 408 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 409 * @retval None
mbed_official 489:119543c9f674 410 */
mbed_official 489:119543c9f674 411 #define __HAL_AFIO_ETH_RMII() SET_BIT(AFIO->MAPR, AFIO_MAPR_MII_RMII_SEL)
mbed_official 489:119543c9f674 412
mbed_official 489:119543c9f674 413 /**
mbed_official 489:119543c9f674 414 * @brief Configures the Ethernet MAC internally for use with an external MII or RMII PHY.
mbed_official 489:119543c9f674 415 * @note ETH_MII: Configure Ethernet MAC for connection with an MII PHY
mbed_official 489:119543c9f674 416 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 417 * @retval None
mbed_official 489:119543c9f674 418 */
mbed_official 489:119543c9f674 419 #define __HAL_AFIO_ETH_MII() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_MII_RMII_SEL)
mbed_official 489:119543c9f674 420 #endif
mbed_official 489:119543c9f674 421
mbed_official 489:119543c9f674 422 /**
mbed_official 489:119543c9f674 423 * @brief Enable the remapping of ADC1_ETRGINJ (ADC 1 External trigger injected conversion).
mbed_official 489:119543c9f674 424 * @note ENABLE: ADC1 External Event injected conversion is connected to TIM8 Channel4.
mbed_official 489:119543c9f674 425 * @retval None
mbed_official 489:119543c9f674 426 */
mbed_official 489:119543c9f674 427 #define __HAL_AFIO_REMAP_ADC1_ETRGINJ_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ADC1_ETRGINJ_REMAP)
mbed_official 489:119543c9f674 428
mbed_official 489:119543c9f674 429 /**
mbed_official 489:119543c9f674 430 * @brief Disable the remapping of ADC1_ETRGINJ (ADC 1 External trigger injected conversion).
mbed_official 489:119543c9f674 431 * @note DISABLE: ADC1 External trigger injected conversion is connected to EXTI15
mbed_official 489:119543c9f674 432 * @retval None
mbed_official 489:119543c9f674 433 */
mbed_official 489:119543c9f674 434 #define __HAL_AFIO_REMAP_ADC1_ETRGINJ_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ADC1_ETRGINJ_REMAP)
mbed_official 489:119543c9f674 435
mbed_official 489:119543c9f674 436 /**
mbed_official 489:119543c9f674 437 * @brief Enable the remapping of ADC1_ETRGREG (ADC 1 External trigger regular conversion).
mbed_official 489:119543c9f674 438 * @note ENABLE: ADC1 External Event regular conversion is connected to TIM8 TRG0.
mbed_official 489:119543c9f674 439 * @retval None
mbed_official 489:119543c9f674 440 */
mbed_official 489:119543c9f674 441 #define __HAL_AFIO_REMAP_ADC1_ETRGREG_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ADC1_ETRGREG_REMAP)
mbed_official 489:119543c9f674 442
mbed_official 489:119543c9f674 443 /**
mbed_official 489:119543c9f674 444 * @brief Disable the remapping of ADC1_ETRGREG (ADC 1 External trigger regular conversion).
mbed_official 489:119543c9f674 445 * @note DISABLE: ADC1 External trigger regular conversion is connected to EXTI11
mbed_official 489:119543c9f674 446 * @retval None
mbed_official 489:119543c9f674 447 */
mbed_official 489:119543c9f674 448 #define __HAL_AFIO_REMAP_ADC1_ETRGREG_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ADC1_ETRGREG_REMAP)
mbed_official 489:119543c9f674 449
mbed_official 489:119543c9f674 450 #if defined(AFIO_MAPR_ADC2_ETRGINJ_REMAP)
mbed_official 489:119543c9f674 451
mbed_official 489:119543c9f674 452 /**
mbed_official 489:119543c9f674 453 * @brief Enable the remapping of ADC2_ETRGREG (ADC 2 External trigger injected conversion).
mbed_official 489:119543c9f674 454 * @note ENABLE: ADC2 External Event injected conversion is connected to TIM8 Channel4.
mbed_official 489:119543c9f674 455 * @retval None
mbed_official 489:119543c9f674 456 */
mbed_official 489:119543c9f674 457 #define __HAL_AFIO_REMAP_ADC2_ETRGINJ_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ADC2_ETRGINJ_REMAP)
mbed_official 489:119543c9f674 458
mbed_official 489:119543c9f674 459 /**
mbed_official 489:119543c9f674 460 * @brief Disable the remapping of ADC2_ETRGREG (ADC 2 External trigger injected conversion).
mbed_official 489:119543c9f674 461 * @note DISABLE: ADC2 External trigger injected conversion is connected to EXTI15
mbed_official 489:119543c9f674 462 * @retval None
mbed_official 489:119543c9f674 463 */
mbed_official 489:119543c9f674 464 #define __HAL_AFIO_REMAP_ADC2_ETRGINJ_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ADC2_ETRGINJ_REMAP)
mbed_official 489:119543c9f674 465 #endif
mbed_official 489:119543c9f674 466
mbed_official 489:119543c9f674 467 #if defined (AFIO_MAPR_ADC2_ETRGREG_REMAP)
mbed_official 489:119543c9f674 468
mbed_official 489:119543c9f674 469 /**
mbed_official 489:119543c9f674 470 * @brief Enable the remapping of ADC2_ETRGREG (ADC 2 External trigger regular conversion).
mbed_official 489:119543c9f674 471 * @note ENABLE: ADC2 External Event regular conversion is connected to TIM8 TRG0.
mbed_official 489:119543c9f674 472 * @retval None
mbed_official 489:119543c9f674 473 */
mbed_official 489:119543c9f674 474 #define __HAL_AFIO_REMAP_ADC2_ETRGREG_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ADC2_ETRGREG_REMAP)
mbed_official 489:119543c9f674 475
mbed_official 489:119543c9f674 476 /**
mbed_official 489:119543c9f674 477 * @brief Disable the remapping of ADC2_ETRGREG (ADC 2 External trigger regular conversion).
mbed_official 489:119543c9f674 478 * @note DISABLE: ADC2 External trigger regular conversion is connected to EXTI11
mbed_official 489:119543c9f674 479 * @retval None
mbed_official 489:119543c9f674 480 */
mbed_official 489:119543c9f674 481 #define __HAL_AFIO_REMAP_ADC2_ETRGREG_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ADC2_ETRGREG_REMAP)
mbed_official 489:119543c9f674 482 #endif
mbed_official 489:119543c9f674 483
mbed_official 489:119543c9f674 484 /**
mbed_official 489:119543c9f674 485 * @brief Enable the Serial wire JTAG configuration
mbed_official 489:119543c9f674 486 * @note ENABLE: Full SWJ (JTAG-DP + SW-DP): Reset State
mbed_official 489:119543c9f674 487 * @retval None
mbed_official 489:119543c9f674 488 */
mbed_official 489:119543c9f674 489 #define __HAL_AFIO_REMAP_SWJ_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_SWJ_CFG, AFIO_MAPR_SWJ_CFG_RESET)
mbed_official 489:119543c9f674 490
mbed_official 489:119543c9f674 491 /**
mbed_official 489:119543c9f674 492 * @brief Enable the Serial wire JTAG configuration
mbed_official 489:119543c9f674 493 * @note NONJTRST: Full SWJ (JTAG-DP + SW-DP) but without NJTRST
mbed_official 489:119543c9f674 494 * @retval None
mbed_official 489:119543c9f674 495 */
mbed_official 489:119543c9f674 496 #define __HAL_AFIO_REMAP_SWJ_NONJTRST() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_SWJ_CFG, AFIO_MAPR_SWJ_CFG_NOJNTRST)
mbed_official 489:119543c9f674 497
mbed_official 489:119543c9f674 498 /**
mbed_official 489:119543c9f674 499 * @brief Enable the Serial wire JTAG configuration
mbed_official 489:119543c9f674 500 * @note NOJTAG: JTAG-DP Disabled and SW-DP Enabled
mbed_official 489:119543c9f674 501 * @retval None
mbed_official 489:119543c9f674 502 */
mbed_official 489:119543c9f674 503 #define __HAL_AFIO_REMAP_SWJ_NOJTAG() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_SWJ_CFG, AFIO_MAPR_SWJ_CFG_JTAGDISABLE)
mbed_official 489:119543c9f674 504
mbed_official 489:119543c9f674 505 /**
mbed_official 489:119543c9f674 506 * @brief Disable the Serial wire JTAG configuration
mbed_official 489:119543c9f674 507 * @note DISABLE: JTAG-DP Disabled and SW-DP Disabled
mbed_official 489:119543c9f674 508 * @retval None
mbed_official 489:119543c9f674 509 */
mbed_official 489:119543c9f674 510 #define __HAL_AFIO_REMAP_SWJ_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_SWJ_CFG, AFIO_MAPR_SWJ_CFG_DISABLE)
mbed_official 489:119543c9f674 511
mbed_official 489:119543c9f674 512 #if defined(AFIO_MAPR_SPI3_REMAP)
mbed_official 489:119543c9f674 513
mbed_official 489:119543c9f674 514 /**
mbed_official 489:119543c9f674 515 * @brief Enable the remapping of SPI3 alternate functions SPI3_NSS/I2S3_WS, SPI3_SCK/I2S3_CK, SPI3_MISO, SPI3_MOSI/I2S3_SD.
mbed_official 489:119543c9f674 516 * @note ENABLE: Remap (SPI3_NSS-I2S3_WS/PA4, SPI3_SCK-I2S3_CK/PC10, SPI3_MISO/PC11, SPI3_MOSI-I2S3_SD/PC12)
mbed_official 489:119543c9f674 517 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 518 * @retval None
mbed_official 489:119543c9f674 519 */
mbed_official 489:119543c9f674 520 #define __HAL_AFIO_REMAP_SPI3_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_SPI3_REMAP)
mbed_official 489:119543c9f674 521
mbed_official 489:119543c9f674 522 /**
mbed_official 489:119543c9f674 523 * @brief Disable the remapping of SPI3 alternate functions SPI3_NSS/I2S3_WS, SPI3_SCK/I2S3_CK, SPI3_MISO, SPI3_MOSI/I2S3_SD.
mbed_official 489:119543c9f674 524 * @note DISABLE: No remap (SPI3_NSS-I2S3_WS/PA15, SPI3_SCK-I2S3_CK/PB3, SPI3_MISO/PB4, SPI3_MOSI-I2S3_SD/PB5).
mbed_official 489:119543c9f674 525 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 526 * @retval None
mbed_official 489:119543c9f674 527 */
mbed_official 489:119543c9f674 528 #define __HAL_AFIO_REMAP_SPI3_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_SPI3_REMAP)
mbed_official 489:119543c9f674 529 #endif
mbed_official 489:119543c9f674 530
mbed_official 489:119543c9f674 531 #if defined(AFIO_MAPR_TIM2ITR1_IREMAP)
mbed_official 489:119543c9f674 532
mbed_official 489:119543c9f674 533 /**
mbed_official 489:119543c9f674 534 * @brief Control of TIM2_ITR1 internal mapping.
mbed_official 489:119543c9f674 535 * @note TO_USB: Connect USB OTG SOF (Start of Frame) output to TIM2_ITR1 for calibration purposes.
mbed_official 489:119543c9f674 536 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 537 * @retval None
mbed_official 489:119543c9f674 538 */
mbed_official 489:119543c9f674 539 #define __HAL_AFIO_TIM2ITR1_TO_USB() SET_BIT(AFIO->MAPR, AFIO_MAPR_TIM2ITR1_IREMAP)
mbed_official 489:119543c9f674 540
mbed_official 489:119543c9f674 541 /**
mbed_official 489:119543c9f674 542 * @brief Control of TIM2_ITR1 internal mapping.
mbed_official 489:119543c9f674 543 * @note TO_ETH: Connect TIM2_ITR1 internally to the Ethernet PTP output for calibration purposes.
mbed_official 489:119543c9f674 544 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 545 * @retval None
mbed_official 489:119543c9f674 546 */
mbed_official 489:119543c9f674 547 #define __HAL_AFIO_TIM2ITR1_TO_ETH() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_TIM2ITR1_IREMAP)
mbed_official 489:119543c9f674 548 #endif
mbed_official 489:119543c9f674 549
mbed_official 489:119543c9f674 550 #if defined(AFIO_MAPR_PTP_PPS_REMAP)
mbed_official 489:119543c9f674 551
mbed_official 489:119543c9f674 552 /**
mbed_official 489:119543c9f674 553 * @brief Enable the remapping of ADC2_ETRGREG (ADC 2 External trigger regular conversion).
mbed_official 489:119543c9f674 554 * @note ENABLE: PTP_PPS is output on PB5 pin.
mbed_official 489:119543c9f674 555 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 556 * @retval None
mbed_official 489:119543c9f674 557 */
mbed_official 489:119543c9f674 558 #define __HAL_AFIO_ETH_PTP_PPS_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_PTP_PPS_REMAP)
mbed_official 489:119543c9f674 559
mbed_official 489:119543c9f674 560 /**
mbed_official 489:119543c9f674 561 * @brief Disable the remapping of ADC2_ETRGREG (ADC 2 External trigger regular conversion).
mbed_official 489:119543c9f674 562 * @note DISABLE: PTP_PPS not output on PB5 pin.
mbed_official 489:119543c9f674 563 * @note This bit is available only in connectivity line devices and is reserved otherwise.
mbed_official 489:119543c9f674 564 * @retval None
mbed_official 489:119543c9f674 565 */
mbed_official 489:119543c9f674 566 #define __HAL_AFIO_ETH_PTP_PPS_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_PTP_PPS_REMAP)
mbed_official 489:119543c9f674 567 #endif
mbed_official 489:119543c9f674 568
mbed_official 489:119543c9f674 569 #if defined(AFIO_MAPR2_TIM9_REMAP)
mbed_official 489:119543c9f674 570
mbed_official 489:119543c9f674 571 /**
mbed_official 489:119543c9f674 572 * @brief Enable the remapping of TIM9_CH1 and TIM9_CH2.
mbed_official 489:119543c9f674 573 * @note ENABLE: Remap (TIM9_CH1 on PE5 and TIM9_CH2 on PE6).
mbed_official 489:119543c9f674 574 * @retval None
mbed_official 489:119543c9f674 575 */
mbed_official 489:119543c9f674 576 #define __HAL_AFIO_REMAP_TIM9_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM9_REMAP)
mbed_official 489:119543c9f674 577
mbed_official 489:119543c9f674 578 /**
mbed_official 489:119543c9f674 579 * @brief Disable the remapping of TIM9_CH1 and TIM9_CH2.
mbed_official 489:119543c9f674 580 * @note DISABLE: No remap (TIM9_CH1 on PA2 and TIM9_CH2 on PA3).
mbed_official 489:119543c9f674 581 * @retval None
mbed_official 489:119543c9f674 582 */
mbed_official 489:119543c9f674 583 #define __HAL_AFIO_REMAP_TIM9_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM9_REMAP)
mbed_official 489:119543c9f674 584 #endif
mbed_official 489:119543c9f674 585
mbed_official 489:119543c9f674 586 #if defined(AFIO_MAPR2_TIM10_REMAP)
mbed_official 489:119543c9f674 587
mbed_official 489:119543c9f674 588 /**
mbed_official 489:119543c9f674 589 * @brief Enable the remapping of TIM10_CH1.
mbed_official 489:119543c9f674 590 * @note ENABLE: Remap (TIM10_CH1 on PF6).
mbed_official 489:119543c9f674 591 * @retval None
mbed_official 489:119543c9f674 592 */
mbed_official 489:119543c9f674 593 #define __HAL_AFIO_REMAP_TIM10_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM10_REMAP)
mbed_official 489:119543c9f674 594
mbed_official 489:119543c9f674 595 /**
mbed_official 489:119543c9f674 596 * @brief Disable the remapping of TIM10_CH1.
mbed_official 489:119543c9f674 597 * @note DISABLE: No remap (TIM10_CH1 on PB8).
mbed_official 489:119543c9f674 598 * @retval None
mbed_official 489:119543c9f674 599 */
mbed_official 489:119543c9f674 600 #define __HAL_AFIO_REMAP_TIM10_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM10_REMAP)
mbed_official 489:119543c9f674 601 #endif
mbed_official 489:119543c9f674 602
mbed_official 489:119543c9f674 603 #if defined(AFIO_MAPR2_TIM11_REMAP)
mbed_official 489:119543c9f674 604 /**
mbed_official 489:119543c9f674 605 * @brief Enable the remapping of TIM11_CH1.
mbed_official 489:119543c9f674 606 * @note ENABLE: Remap (TIM11_CH1 on PF7).
mbed_official 489:119543c9f674 607 * @retval None
mbed_official 489:119543c9f674 608 */
mbed_official 489:119543c9f674 609 #define __HAL_AFIO_REMAP_TIM11_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM11_REMAP)
mbed_official 489:119543c9f674 610
mbed_official 489:119543c9f674 611 /**
mbed_official 489:119543c9f674 612 * @brief Disable the remapping of TIM11_CH1.
mbed_official 489:119543c9f674 613 * @note DISABLE: No remap (TIM11_CH1 on PB9).
mbed_official 489:119543c9f674 614 * @retval None
mbed_official 489:119543c9f674 615 */
mbed_official 489:119543c9f674 616 #define __HAL_AFIO_REMAP_TIM11_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM11_REMAP)
mbed_official 489:119543c9f674 617 #endif
mbed_official 489:119543c9f674 618
mbed_official 489:119543c9f674 619 #if defined(AFIO_MAPR2_TIM13_REMAP)
mbed_official 489:119543c9f674 620
mbed_official 489:119543c9f674 621 /**
mbed_official 489:119543c9f674 622 * @brief Enable the remapping of TIM13_CH1.
mbed_official 489:119543c9f674 623 * @note ENABLE: Remap STM32F100:(TIM13_CH1 on PF8). Others:(TIM13_CH1 on PB0).
mbed_official 489:119543c9f674 624 * @retval None
mbed_official 489:119543c9f674 625 */
mbed_official 489:119543c9f674 626 #define __HAL_AFIO_REMAP_TIM13_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM13_REMAP)
mbed_official 489:119543c9f674 627
mbed_official 489:119543c9f674 628 /**
mbed_official 489:119543c9f674 629 * @brief Disable the remapping of TIM13_CH1.
mbed_official 489:119543c9f674 630 * @note DISABLE: No remap STM32F100:(TIM13_CH1 on PA6). Others:(TIM13_CH1 on PC8).
mbed_official 489:119543c9f674 631 * @retval None
mbed_official 489:119543c9f674 632 */
mbed_official 489:119543c9f674 633 #define __HAL_AFIO_REMAP_TIM13_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM13_REMAP)
mbed_official 489:119543c9f674 634 #endif
mbed_official 489:119543c9f674 635
mbed_official 489:119543c9f674 636 #if defined(AFIO_MAPR2_TIM14_REMAP)
mbed_official 489:119543c9f674 637
mbed_official 489:119543c9f674 638 /**
mbed_official 489:119543c9f674 639 * @brief Enable the remapping of TIM14_CH1.
mbed_official 489:119543c9f674 640 * @note ENABLE: Remap STM32F100:(TIM14_CH1 on PB1). Others:(TIM14_CH1 on PF9).
mbed_official 489:119543c9f674 641 * @retval None
mbed_official 489:119543c9f674 642 */
mbed_official 489:119543c9f674 643 #define __HAL_AFIO_REMAP_TIM14_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM14_REMAP)
mbed_official 489:119543c9f674 644
mbed_official 489:119543c9f674 645 /**
mbed_official 489:119543c9f674 646 * @brief Disable the remapping of TIM14_CH1.
mbed_official 489:119543c9f674 647 * @note DISABLE: No remap STM32F100:(TIM14_CH1 on PC9). Others:(TIM14_CH1 on PA7).
mbed_official 489:119543c9f674 648 * @retval None
mbed_official 489:119543c9f674 649 */
mbed_official 489:119543c9f674 650 #define __HAL_AFIO_REMAP_TIM14_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM14_REMAP)
mbed_official 489:119543c9f674 651 #endif
mbed_official 489:119543c9f674 652
mbed_official 489:119543c9f674 653 #if defined(AFIO_MAPR2_FSMC_NADV_REMAP)
mbed_official 489:119543c9f674 654
mbed_official 489:119543c9f674 655 /**
mbed_official 489:119543c9f674 656 * @brief Controls the use of the optional FSMC_NADV signal.
mbed_official 489:119543c9f674 657 * @note DISCONNECTED: The NADV signal is not connected. The I/O pin can be used by another peripheral.
mbed_official 489:119543c9f674 658 * @retval None
mbed_official 489:119543c9f674 659 */
mbed_official 489:119543c9f674 660 #define __HAL_AFIO_FSMCNADV_DISCONNECTED() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_FSMC_NADV_REMAP)
mbed_official 489:119543c9f674 661
mbed_official 489:119543c9f674 662 /**
mbed_official 489:119543c9f674 663 * @brief Controls the use of the optional FSMC_NADV signal.
mbed_official 489:119543c9f674 664 * @note CONNECTED: The NADV signal is connected to the output (default).
mbed_official 489:119543c9f674 665 * @retval None
mbed_official 489:119543c9f674 666 */
mbed_official 489:119543c9f674 667 #define __HAL_AFIO_FSMCNADV_CONNECTED() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_FSMC_NADV_REMAP)
mbed_official 489:119543c9f674 668 #endif
mbed_official 489:119543c9f674 669
mbed_official 489:119543c9f674 670 #if defined(AFIO_MAPR2_TIM15_REMAP)
mbed_official 489:119543c9f674 671
mbed_official 489:119543c9f674 672 /**
mbed_official 489:119543c9f674 673 * @brief Enable the remapping of TIM15_CH1 and TIM15_CH2.
mbed_official 489:119543c9f674 674 * @note ENABLE: Remap (TIM15_CH1 on PB14 and TIM15_CH2 on PB15).
mbed_official 489:119543c9f674 675 * @retval None
mbed_official 489:119543c9f674 676 */
mbed_official 489:119543c9f674 677 #define __HAL_AFIO_REMAP_TIM15_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM15_REMAP)
mbed_official 489:119543c9f674 678
mbed_official 489:119543c9f674 679 /**
mbed_official 489:119543c9f674 680 * @brief Disable the remapping of TIM15_CH1 and TIM15_CH2.
mbed_official 489:119543c9f674 681 * @note DISABLE: No remap (TIM15_CH1 on PA2 and TIM15_CH2 on PA3).
mbed_official 489:119543c9f674 682 * @retval None
mbed_official 489:119543c9f674 683 */
mbed_official 489:119543c9f674 684 #define __HAL_AFIO_REMAP_TIM15_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM15_REMAP)
mbed_official 489:119543c9f674 685 #endif
mbed_official 489:119543c9f674 686
mbed_official 489:119543c9f674 687 #if defined(AFIO_MAPR2_TIM16_REMAP)
mbed_official 489:119543c9f674 688
mbed_official 489:119543c9f674 689 /**
mbed_official 489:119543c9f674 690 * @brief Enable the remapping of TIM16_CH1.
mbed_official 489:119543c9f674 691 * @note ENABLE: Remap (TIM16_CH1 on PA6).
mbed_official 489:119543c9f674 692 * @retval None
mbed_official 489:119543c9f674 693 */
mbed_official 489:119543c9f674 694 #define __HAL_AFIO_REMAP_TIM16_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM16_REMAP)
mbed_official 489:119543c9f674 695
mbed_official 489:119543c9f674 696 /**
mbed_official 489:119543c9f674 697 * @brief Disable the remapping of TIM16_CH1.
mbed_official 489:119543c9f674 698 * @note DISABLE: No remap (TIM16_CH1 on PB8).
mbed_official 489:119543c9f674 699 * @retval None
mbed_official 489:119543c9f674 700 */
mbed_official 489:119543c9f674 701 #define __HAL_AFIO_REMAP_TIM16_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM16_REMAP)
mbed_official 489:119543c9f674 702 #endif
mbed_official 489:119543c9f674 703
mbed_official 489:119543c9f674 704 #if defined(AFIO_MAPR2_TIM17_REMAP)
mbed_official 489:119543c9f674 705
mbed_official 489:119543c9f674 706 /**
mbed_official 489:119543c9f674 707 * @brief Enable the remapping of TIM17_CH1.
mbed_official 489:119543c9f674 708 * @note ENABLE: Remap (TIM17_CH1 on PA7).
mbed_official 489:119543c9f674 709 * @retval None
mbed_official 489:119543c9f674 710 */
mbed_official 489:119543c9f674 711 #define __HAL_AFIO_REMAP_TIM17_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM17_REMAP)
mbed_official 489:119543c9f674 712
mbed_official 489:119543c9f674 713 /**
mbed_official 489:119543c9f674 714 * @brief Disable the remapping of TIM17_CH1.
mbed_official 489:119543c9f674 715 * @note DISABLE: No remap (TIM17_CH1 on PB9).
mbed_official 489:119543c9f674 716 * @retval None
mbed_official 489:119543c9f674 717 */
mbed_official 489:119543c9f674 718 #define __HAL_AFIO_REMAP_TIM17_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM17_REMAP)
mbed_official 489:119543c9f674 719 #endif
mbed_official 489:119543c9f674 720
mbed_official 489:119543c9f674 721 #if defined(AFIO_MAPR2_CEC_REMAP)
mbed_official 489:119543c9f674 722
mbed_official 489:119543c9f674 723 /**
mbed_official 489:119543c9f674 724 * @brief Enable the remapping of CEC.
mbed_official 489:119543c9f674 725 * @note ENABLE: Remap (CEC on PB10).
mbed_official 489:119543c9f674 726 * @retval None
mbed_official 489:119543c9f674 727 */
mbed_official 489:119543c9f674 728 #define __HAL_AFIO_REMAP_CEC_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_CEC_REMAP)
mbed_official 489:119543c9f674 729
mbed_official 489:119543c9f674 730 /**
mbed_official 489:119543c9f674 731 * @brief Disable the remapping of CEC.
mbed_official 489:119543c9f674 732 * @note DISABLE: No remap (CEC on PB8).
mbed_official 489:119543c9f674 733 * @retval None
mbed_official 489:119543c9f674 734 */
mbed_official 489:119543c9f674 735 #define __HAL_AFIO_REMAP_CEC_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_CEC_REMAP)
mbed_official 489:119543c9f674 736 #endif
mbed_official 489:119543c9f674 737
mbed_official 489:119543c9f674 738 #if defined(AFIO_MAPR2_TIM1_DMA_REMAP)
mbed_official 489:119543c9f674 739
mbed_official 489:119543c9f674 740 /**
mbed_official 489:119543c9f674 741 * @brief Controls the mapping of the TIM1_CH1 TIM1_CH2 DMA requests onto the DMA1 channels.
mbed_official 489:119543c9f674 742 * @note ENABLE: Remap (TIM1_CH1 DMA request/DMA1 Channel6, TIM1_CH2 DMA request/DMA1 Channel6)
mbed_official 489:119543c9f674 743 * @retval None
mbed_official 489:119543c9f674 744 */
mbed_official 489:119543c9f674 745 #define __HAL_AFIO_REMAP_TIM1DMA_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM1_DMA_REMAP)
mbed_official 489:119543c9f674 746
mbed_official 489:119543c9f674 747 /**
mbed_official 489:119543c9f674 748 * @brief Controls the mapping of the TIM1_CH1 TIM1_CH2 DMA requests onto the DMA1 channels.
mbed_official 489:119543c9f674 749 * @note DISABLE: No remap (TIM1_CH1 DMA request/DMA1 Channel2, TIM1_CH2 DMA request/DMA1 Channel3).
mbed_official 489:119543c9f674 750 * @retval None
mbed_official 489:119543c9f674 751 */
mbed_official 489:119543c9f674 752 #define __HAL_AFIO_REMAP_TIM1DMA_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM1_DMA_REMAP)
mbed_official 489:119543c9f674 753 #endif
mbed_official 489:119543c9f674 754
mbed_official 489:119543c9f674 755 #if defined(AFIO_MAPR2_TIM67_DAC_DMA_REMAP)
mbed_official 489:119543c9f674 756
mbed_official 489:119543c9f674 757 /**
mbed_official 489:119543c9f674 758 * @brief Controls the mapping of the TIM6_DAC1 and TIM7_DAC2 DMA requests onto the DMA1 channels.
mbed_official 489:119543c9f674 759 * @note ENABLE: Remap (TIM6_DAC1 DMA request/DMA1 Channel3, TIM7_DAC2 DMA request/DMA1 Channel4)
mbed_official 489:119543c9f674 760 * @retval None
mbed_official 489:119543c9f674 761 */
mbed_official 489:119543c9f674 762 #define __HAL_AFIO_REMAP_TIM67DACDMA_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM67_DAC_DMA_REMAP)
mbed_official 489:119543c9f674 763
mbed_official 489:119543c9f674 764 /**
mbed_official 489:119543c9f674 765 * @brief Controls the mapping of the TIM6_DAC1 and TIM7_DAC2 DMA requests onto the DMA1 channels.
mbed_official 489:119543c9f674 766 * @note DISABLE: No remap (TIM6_DAC1 DMA request/DMA2 Channel3, TIM7_DAC2 DMA request/DMA2 Channel4)
mbed_official 489:119543c9f674 767 * @retval None
mbed_official 489:119543c9f674 768 */
mbed_official 489:119543c9f674 769 #define __HAL_AFIO_REMAP_TIM67DACDMA_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM67_DAC_DMA_REMAP)
mbed_official 489:119543c9f674 770 #endif
mbed_official 489:119543c9f674 771
mbed_official 489:119543c9f674 772 #if defined(AFIO_MAPR2_TIM12_REMAP)
mbed_official 489:119543c9f674 773
mbed_official 489:119543c9f674 774 /**
mbed_official 489:119543c9f674 775 * @brief Enable the remapping of TIM12_CH1 and TIM12_CH2.
mbed_official 489:119543c9f674 776 * @note ENABLE: Remap (TIM12_CH1 on PB12 and TIM12_CH2 on PB13).
mbed_official 489:119543c9f674 777 * @note This bit is available only in high density value line devices.
mbed_official 489:119543c9f674 778 * @retval None
mbed_official 489:119543c9f674 779 */
mbed_official 489:119543c9f674 780 #define __HAL_AFIO_REMAP_TIM12_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM12_REMAP)
mbed_official 489:119543c9f674 781
mbed_official 489:119543c9f674 782 /**
mbed_official 489:119543c9f674 783 * @brief Disable the remapping of TIM12_CH1 and TIM12_CH2.
mbed_official 489:119543c9f674 784 * @note DISABLE: No remap (TIM12_CH1 on PC4 and TIM12_CH2 on PC5).
mbed_official 489:119543c9f674 785 * @note This bit is available only in high density value line devices.
mbed_official 489:119543c9f674 786 * @retval None
mbed_official 489:119543c9f674 787 */
mbed_official 489:119543c9f674 788 #define __HAL_AFIO_REMAP_TIM12_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM12_REMAP)
mbed_official 489:119543c9f674 789 #endif
mbed_official 489:119543c9f674 790
mbed_official 489:119543c9f674 791 #if defined(AFIO_MAPR2_MISC_REMAP)
mbed_official 489:119543c9f674 792
mbed_official 489:119543c9f674 793 /**
mbed_official 489:119543c9f674 794 * @brief Miscellaneous features remapping.
mbed_official 489:119543c9f674 795 * This bit is set and cleared by software. It controls miscellaneous features.
mbed_official 489:119543c9f674 796 * The DMA2 channel 5 interrupt position in the vector table.
mbed_official 489:119543c9f674 797 * The timer selection for DAC trigger 3 (TSEL[2:0] = 011, for more details refer to the DAC_CR register).
mbed_official 489:119543c9f674 798 * @note ENABLE: DMA2 channel 5 interrupt is mapped separately at position 60 and TIM15 TRGO event is
mbed_official 489:119543c9f674 799 * selected as DAC Trigger 3, TIM15 triggers TIM1/3.
mbed_official 489:119543c9f674 800 * @note This bit is available only in high density value line devices.
mbed_official 489:119543c9f674 801 * @retval None
mbed_official 489:119543c9f674 802 */
mbed_official 489:119543c9f674 803 #define __HAL_AFIO_REMAP_MISC_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_MISC_REMAP)
mbed_official 489:119543c9f674 804
mbed_official 489:119543c9f674 805 /**
mbed_official 489:119543c9f674 806 * @brief Miscellaneous features remapping.
mbed_official 489:119543c9f674 807 * This bit is set and cleared by software. It controls miscellaneous features.
mbed_official 489:119543c9f674 808 * The DMA2 channel 5 interrupt position in the vector table.
mbed_official 489:119543c9f674 809 * The timer selection for DAC trigger 3 (TSEL[2:0] = 011, for more details refer to the DAC_CR register).
mbed_official 489:119543c9f674 810 * @note DISABLE: DMA2 channel 5 interrupt is mapped with DMA2 channel 4 at position 59, TIM5 TRGO
mbed_official 489:119543c9f674 811 * event is selected as DAC Trigger 3, TIM5 triggers TIM1/3.
mbed_official 489:119543c9f674 812 * @note This bit is available only in high density value line devices.
mbed_official 489:119543c9f674 813 * @retval None
mbed_official 489:119543c9f674 814 */
mbed_official 489:119543c9f674 815 #define __HAL_AFIO_REMAP_MISC_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_MISC_REMAP)
mbed_official 489:119543c9f674 816 #endif
mbed_official 489:119543c9f674 817
mbed_official 489:119543c9f674 818 /**
mbed_official 489:119543c9f674 819 * @}
mbed_official 489:119543c9f674 820 */
mbed_official 489:119543c9f674 821
mbed_official 489:119543c9f674 822 /**
mbed_official 489:119543c9f674 823 * @}
mbed_official 489:119543c9f674 824 */
mbed_official 489:119543c9f674 825
mbed_official 489:119543c9f674 826 /** @defgroup GPIOEx_Private_Macros GPIOEx Private Macros
mbed_official 489:119543c9f674 827 * @{
mbed_official 489:119543c9f674 828 */
mbed_official 489:119543c9f674 829 #if defined(STM32F101x6) || defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)
mbed_official 489:119543c9f674 830 #define GPIO_GET_INDEX(__GPIOx__) (((__GPIOx__) == (GPIOA))? 0U :\
mbed_official 489:119543c9f674 831 ((__GPIOx__) == (GPIOB))? 1U :\
mbed_official 489:119543c9f674 832 ((__GPIOx__) == (GPIOC))? 2U :3U)
mbed_official 489:119543c9f674 833 #elif defined(STM32F100xB) || defined(STM32F101xB) || defined(STM32F103xB) || defined(STM32F105xC) || defined(STM32F107xC)
mbed_official 489:119543c9f674 834 #define GPIO_GET_INDEX(__GPIOx__) (((__GPIOx__) == (GPIOA))? 0U :\
mbed_official 489:119543c9f674 835 ((__GPIOx__) == (GPIOB))? 1U :\
mbed_official 489:119543c9f674 836 ((__GPIOx__) == (GPIOC))? 2U :\
mbed_official 489:119543c9f674 837 ((__GPIOx__) == (GPIOD))? 3U :4U)
mbed_official 489:119543c9f674 838 #elif defined(STM32F100xE) || defined(STM32F101xE) || defined(STM32F101xG) || defined(STM32F103xE) || defined(STM32F103xG)
mbed_official 489:119543c9f674 839 #define GPIO_GET_INDEX(__GPIOx__) (((__GPIOx__) == (GPIOA))? 0U :\
mbed_official 489:119543c9f674 840 ((__GPIOx__) == (GPIOB))? 1U :\
mbed_official 489:119543c9f674 841 ((__GPIOx__) == (GPIOC))? 2U :\
mbed_official 489:119543c9f674 842 ((__GPIOx__) == (GPIOD))? 3U :\
mbed_official 489:119543c9f674 843 ((__GPIOx__) == (GPIOE))? 4U :\
mbed_official 489:119543c9f674 844 ((__GPIOx__) == (GPIOF))? 5U :6U)
mbed_official 489:119543c9f674 845 #endif
mbed_official 489:119543c9f674 846
mbed_official 489:119543c9f674 847 /**
mbed_official 489:119543c9f674 848 * @}
mbed_official 489:119543c9f674 849 */
mbed_official 489:119543c9f674 850
mbed_official 489:119543c9f674 851 /* Exported macro ------------------------------------------------------------*/
mbed_official 489:119543c9f674 852 /* Exported functions --------------------------------------------------------*/
mbed_official 489:119543c9f674 853
mbed_official 489:119543c9f674 854 /** @addtogroup GPIOEx_Exported_Functions
mbed_official 489:119543c9f674 855 * @{
mbed_official 489:119543c9f674 856 */
mbed_official 489:119543c9f674 857
mbed_official 489:119543c9f674 858 /** @addtogroup GPIOEx_Exported_Functions_Group1
mbed_official 489:119543c9f674 859 * @{
mbed_official 489:119543c9f674 860 */
mbed_official 489:119543c9f674 861 void HAL_GPIOEx_ConfigEventout(uint32_t GPIO_PortSource, uint32_t GPIO_PinSource);
mbed_official 489:119543c9f674 862 void HAL_GPIOEx_EnableEventout(void);
mbed_official 489:119543c9f674 863 void HAL_GPIOEx_DisableEventout(void);
mbed_official 489:119543c9f674 864
mbed_official 489:119543c9f674 865 /**
mbed_official 489:119543c9f674 866 * @}
mbed_official 489:119543c9f674 867 */
mbed_official 489:119543c9f674 868
mbed_official 489:119543c9f674 869 /**
mbed_official 489:119543c9f674 870 * @}
mbed_official 489:119543c9f674 871 */
mbed_official 489:119543c9f674 872
mbed_official 489:119543c9f674 873 /**
mbed_official 489:119543c9f674 874 * @}
mbed_official 489:119543c9f674 875 */
mbed_official 489:119543c9f674 876
mbed_official 489:119543c9f674 877 /**
mbed_official 489:119543c9f674 878 * @}
mbed_official 489:119543c9f674 879 */
mbed_official 489:119543c9f674 880
mbed_official 489:119543c9f674 881 #ifdef __cplusplus
mbed_official 489:119543c9f674 882 }
mbed_official 489:119543c9f674 883 #endif
mbed_official 489:119543c9f674 884
mbed_official 489:119543c9f674 885 #endif /* __STM32F1xx_HAL_GPIO_EX_H */
mbed_official 489:119543c9f674 886
mbed_official 489:119543c9f674 887 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/