added prescaler for 16 bit pwm in LPC1347 target

Fork of mbed-dev by mbed official

Committer:
JojoS
Date:
Sat Sep 10 15:32:04 2016 +0000
Revision:
147:ba84b7dc41a7
Parent:
144:ef7eb2e8f9f7
added prescaler for 16 bit timers (solution as in LPC11xx), default prescaler 31 for max 28 ms period time

Who changed what in which revision?

UserRevisionLine numberNew contents of line
<> 144:ef7eb2e8f9f7 1 #! armcc -E
<> 144:ef7eb2e8f9f7 2 /*
<> 144:ef7eb2e8f9f7 3 ** ###################################################################
<> 144:ef7eb2e8f9f7 4 ** Processors: MK64FN1M0VDC12
<> 144:ef7eb2e8f9f7 5 ** MK64FN1M0VLL12
<> 144:ef7eb2e8f9f7 6 ** MK64FN1M0VLQ12
<> 144:ef7eb2e8f9f7 7 ** MK64FN1M0VMD12
<> 144:ef7eb2e8f9f7 8 **
<> 144:ef7eb2e8f9f7 9 ** Compiler: Keil ARM C/C++ Compiler
<> 144:ef7eb2e8f9f7 10 ** Reference manual: K64P144M120SF5RM, Rev.2, January 2014
<> 144:ef7eb2e8f9f7 11 ** Version: rev. 2.8, 2015-02-19
<> 144:ef7eb2e8f9f7 12 ** Build: b151009
<> 144:ef7eb2e8f9f7 13 **
<> 144:ef7eb2e8f9f7 14 ** Abstract:
<> 144:ef7eb2e8f9f7 15 ** Linker file for the Keil ARM C/C++ Compiler
<> 144:ef7eb2e8f9f7 16 **
<> 144:ef7eb2e8f9f7 17 ** Copyright (c) 2015 Freescale Semiconductor, Inc.
<> 144:ef7eb2e8f9f7 18 ** All rights reserved.
<> 144:ef7eb2e8f9f7 19 **
<> 144:ef7eb2e8f9f7 20 ** Redistribution and use in source and binary forms, with or without modification,
<> 144:ef7eb2e8f9f7 21 ** are permitted provided that the following conditions are met:
<> 144:ef7eb2e8f9f7 22 **
<> 144:ef7eb2e8f9f7 23 ** o Redistributions of source code must retain the above copyright notice, this list
<> 144:ef7eb2e8f9f7 24 ** of conditions and the following disclaimer.
<> 144:ef7eb2e8f9f7 25 **
<> 144:ef7eb2e8f9f7 26 ** o Redistributions in binary form must reproduce the above copyright notice, this
<> 144:ef7eb2e8f9f7 27 ** list of conditions and the following disclaimer in the documentation and/or
<> 144:ef7eb2e8f9f7 28 ** other materials provided with the distribution.
<> 144:ef7eb2e8f9f7 29 **
<> 144:ef7eb2e8f9f7 30 ** o Neither the name of Freescale Semiconductor, Inc. nor the names of its
<> 144:ef7eb2e8f9f7 31 ** contributors may be used to endorse or promote products derived from this
<> 144:ef7eb2e8f9f7 32 ** software without specific prior written permission.
<> 144:ef7eb2e8f9f7 33 **
<> 144:ef7eb2e8f9f7 34 ** THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
<> 144:ef7eb2e8f9f7 35 ** ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
<> 144:ef7eb2e8f9f7 36 ** WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
<> 144:ef7eb2e8f9f7 37 ** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
<> 144:ef7eb2e8f9f7 38 ** ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
<> 144:ef7eb2e8f9f7 39 ** (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
<> 144:ef7eb2e8f9f7 40 ** LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
<> 144:ef7eb2e8f9f7 41 ** ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
<> 144:ef7eb2e8f9f7 42 ** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
<> 144:ef7eb2e8f9f7 43 ** SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
<> 144:ef7eb2e8f9f7 44 **
<> 144:ef7eb2e8f9f7 45 ** http: www.freescale.com
<> 144:ef7eb2e8f9f7 46 ** mail: support@freescale.com
<> 144:ef7eb2e8f9f7 47 **
<> 144:ef7eb2e8f9f7 48 ** ###################################################################
<> 144:ef7eb2e8f9f7 49 */
<> 144:ef7eb2e8f9f7 50 #define __ram_vector_table__ 1
<> 144:ef7eb2e8f9f7 51
<> 144:ef7eb2e8f9f7 52 #if (defined(__ram_vector_table__))
<> 144:ef7eb2e8f9f7 53 #define __ram_vector_table_size__ 0x00000400
<> 144:ef7eb2e8f9f7 54 #else
<> 144:ef7eb2e8f9f7 55 #define __ram_vector_table_size__ 0x00000000
<> 144:ef7eb2e8f9f7 56 #endif
<> 144:ef7eb2e8f9f7 57
<> 144:ef7eb2e8f9f7 58 #define m_interrupts_start 0x00000000
<> 144:ef7eb2e8f9f7 59 #define m_interrupts_size 0x00000400
<> 144:ef7eb2e8f9f7 60
<> 144:ef7eb2e8f9f7 61 #define m_flash_config_start 0x00000400
<> 144:ef7eb2e8f9f7 62 #define m_flash_config_size 0x00000010
<> 144:ef7eb2e8f9f7 63
<> 144:ef7eb2e8f9f7 64 #define m_text_start 0x00000410
<> 144:ef7eb2e8f9f7 65 #define m_text_size 0x000FFBF0
<> 144:ef7eb2e8f9f7 66
<> 144:ef7eb2e8f9f7 67 #define m_interrupts_ram_start 0x1FFF0000
<> 144:ef7eb2e8f9f7 68 #define m_interrupts_ram_size __ram_vector_table_size__
<> 144:ef7eb2e8f9f7 69
<> 144:ef7eb2e8f9f7 70 #define m_data_start (m_interrupts_ram_start + m_interrupts_ram_size)
<> 144:ef7eb2e8f9f7 71 #define m_data_size (0x00010000 - m_interrupts_ram_size)
<> 144:ef7eb2e8f9f7 72
<> 144:ef7eb2e8f9f7 73 #define m_data_2_start 0x20000000
<> 144:ef7eb2e8f9f7 74 #define m_data_2_size 0x00030000
<> 144:ef7eb2e8f9f7 75
<> 144:ef7eb2e8f9f7 76
<> 144:ef7eb2e8f9f7 77 LR_m_text m_interrupts_start m_text_size+m_interrupts_size+m_flash_config_size { ; load region size_region
<> 144:ef7eb2e8f9f7 78 VECTOR_ROM m_interrupts_start m_interrupts_size { ; load address = execution address
<> 144:ef7eb2e8f9f7 79 * (RESET,+FIRST)
<> 144:ef7eb2e8f9f7 80 }
<> 144:ef7eb2e8f9f7 81 ER_m_flash_config m_flash_config_start m_flash_config_size { ; load address = execution address
<> 144:ef7eb2e8f9f7 82 * (FlashConfig)
<> 144:ef7eb2e8f9f7 83 }
<> 144:ef7eb2e8f9f7 84 ER_m_text m_text_start m_text_size { ; load address = execution address
<> 144:ef7eb2e8f9f7 85 * (InRoot$$Sections)
<> 144:ef7eb2e8f9f7 86 .ANY (+RO)
<> 144:ef7eb2e8f9f7 87 }
<> 144:ef7eb2e8f9f7 88 RW_m_data m_data_start m_data_size { ; RW data
<> 144:ef7eb2e8f9f7 89 .ANY (+RW +ZI)
<> 144:ef7eb2e8f9f7 90 }
<> 144:ef7eb2e8f9f7 91 RW_IRAM1 m_data_2_start m_data_2_size { ; RW data
<> 144:ef7eb2e8f9f7 92 .ANY (+RW +ZI)
<> 144:ef7eb2e8f9f7 93 }
<> 144:ef7eb2e8f9f7 94 VECTOR_RAM m_interrupts_ram_start EMPTY m_interrupts_ram_size {
<> 144:ef7eb2e8f9f7 95 }
<> 144:ef7eb2e8f9f7 96 }