added prescaler for 16 bit pwm in LPC1347 target
Fork of mbed-dev by
targets/hal/TARGET_NXP/TARGET_LPC43XX/port_api.c@0:9b334a45a8ff, 2015-10-01 (annotated)
- Committer:
- bogdanm
- Date:
- Thu Oct 01 15:25:22 2015 +0300
- Revision:
- 0:9b334a45a8ff
- Child:
- 144:ef7eb2e8f9f7
Initial commit on mbed-dev
Replaces mbed-src (now inactive)
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
bogdanm | 0:9b334a45a8ff | 1 | /* mbed Microcontroller Library |
bogdanm | 0:9b334a45a8ff | 2 | * Copyright (c) 2006-2013 ARM Limited |
bogdanm | 0:9b334a45a8ff | 3 | * |
bogdanm | 0:9b334a45a8ff | 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
bogdanm | 0:9b334a45a8ff | 5 | * you may not use this file except in compliance with the License. |
bogdanm | 0:9b334a45a8ff | 6 | * You may obtain a copy of the License at |
bogdanm | 0:9b334a45a8ff | 7 | * |
bogdanm | 0:9b334a45a8ff | 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
bogdanm | 0:9b334a45a8ff | 9 | * |
bogdanm | 0:9b334a45a8ff | 10 | * Unless required by applicable law or agreed to in writing, software |
bogdanm | 0:9b334a45a8ff | 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
bogdanm | 0:9b334a45a8ff | 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
bogdanm | 0:9b334a45a8ff | 13 | * See the License for the specific language governing permissions and |
bogdanm | 0:9b334a45a8ff | 14 | * limitations under the License. |
bogdanm | 0:9b334a45a8ff | 15 | * |
bogdanm | 0:9b334a45a8ff | 16 | * Ported to NXP LPC43XX by Micromint USA <support@micromint.com> |
bogdanm | 0:9b334a45a8ff | 17 | */ |
bogdanm | 0:9b334a45a8ff | 18 | #include "mbed_assert.h" |
bogdanm | 0:9b334a45a8ff | 19 | #include "port_api.h" |
bogdanm | 0:9b334a45a8ff | 20 | #include "pinmap.h" |
bogdanm | 0:9b334a45a8ff | 21 | #include "gpio_api.h" |
bogdanm | 0:9b334a45a8ff | 22 | |
bogdanm | 0:9b334a45a8ff | 23 | // Lookup table to determine SCU offset for GPIO [port][pin] |
bogdanm | 0:9b334a45a8ff | 24 | // Supports eight 16-bit ports to limit table size |
bogdanm | 0:9b334a45a8ff | 25 | #define _SO(MBED_PIN) (MBED_PIN >> 18) |
bogdanm | 0:9b334a45a8ff | 26 | |
bogdanm | 0:9b334a45a8ff | 27 | static const uint8_t _scu_off[][16] = |
bogdanm | 0:9b334a45a8ff | 28 | { // GPIO0 to GPIO3 |
bogdanm | 0:9b334a45a8ff | 29 | { _SO(GPIO0_0), _SO(GPIO0_1), _SO(GPIO0_2), _SO(GPIO0_3), |
bogdanm | 0:9b334a45a8ff | 30 | _SO(GPIO0_4), _SO(GPIO0_5), _SO(GPIO0_6), _SO(GPIO0_7), |
bogdanm | 0:9b334a45a8ff | 31 | _SO(GPIO0_8), _SO(GPIO0_9), _SO(GPIO0_10), _SO(GPIO0_11), |
bogdanm | 0:9b334a45a8ff | 32 | _SO(GPIO0_12), _SO(GPIO0_13), _SO(GPIO0_14), _SO(GPIO0_15) |
bogdanm | 0:9b334a45a8ff | 33 | }, |
bogdanm | 0:9b334a45a8ff | 34 | { _SO(GPIO1_0), _SO(GPIO1_1), _SO(GPIO1_2), _SO(GPIO1_3), |
bogdanm | 0:9b334a45a8ff | 35 | _SO(GPIO1_4), _SO(GPIO1_5), _SO(GPIO1_6), _SO(GPIO1_7), |
bogdanm | 0:9b334a45a8ff | 36 | _SO(GPIO1_8), _SO(GPIO1_9), _SO(GPIO1_10), _SO(GPIO1_11), |
bogdanm | 0:9b334a45a8ff | 37 | _SO(GPIO1_12), _SO(GPIO1_13), _SO(GPIO1_14), _SO(GPIO1_15) |
bogdanm | 0:9b334a45a8ff | 38 | }, |
bogdanm | 0:9b334a45a8ff | 39 | { _SO(GPIO2_0), _SO(GPIO2_1), _SO(GPIO2_2), _SO(GPIO2_3), |
bogdanm | 0:9b334a45a8ff | 40 | _SO(GPIO2_4), _SO(GPIO2_5), _SO(GPIO2_6), _SO(GPIO2_7), |
bogdanm | 0:9b334a45a8ff | 41 | _SO(GPIO2_8), _SO(GPIO2_9), _SO(GPIO2_10), _SO(GPIO2_11), |
bogdanm | 0:9b334a45a8ff | 42 | _SO(GPIO2_12), _SO(GPIO2_13), _SO(GPIO2_14), _SO(GPIO2_15) |
bogdanm | 0:9b334a45a8ff | 43 | }, |
bogdanm | 0:9b334a45a8ff | 44 | { _SO(GPIO3_0), _SO(GPIO3_1), _SO(GPIO3_2), _SO(GPIO3_3), |
bogdanm | 0:9b334a45a8ff | 45 | _SO(GPIO3_4), _SO(GPIO3_5), _SO(GPIO3_6), _SO(GPIO3_7), |
bogdanm | 0:9b334a45a8ff | 46 | _SO(GPIO3_8), _SO(GPIO3_9), _SO(GPIO3_10), _SO(GPIO3_11), |
bogdanm | 0:9b334a45a8ff | 47 | _SO(GPIO3_12), _SO(GPIO3_13), _SO(GPIO3_14), _SO(GPIO3_15) |
bogdanm | 0:9b334a45a8ff | 48 | }, |
bogdanm | 0:9b334a45a8ff | 49 | }; |
bogdanm | 0:9b334a45a8ff | 50 | |
bogdanm | 0:9b334a45a8ff | 51 | // Use alternate encoding for ports 4 to 7 so lookup stays within uint8 |
bogdanm | 0:9b334a45a8ff | 52 | #define _S2(MBED_PIN) (((MBED_PIN >> 19) & 0xf0) | ((MBED_PIN >> 18) & 0x0f)) |
bogdanm | 0:9b334a45a8ff | 53 | |
bogdanm | 0:9b334a45a8ff | 54 | static const uint8_t _scu_off2[][16] = |
bogdanm | 0:9b334a45a8ff | 55 | { // GPIO4 to GPIO7 |
bogdanm | 0:9b334a45a8ff | 56 | { _S2(GPIO4_0), _S2(GPIO4_1), _S2(GPIO4_2), _S2(GPIO4_3), |
bogdanm | 0:9b334a45a8ff | 57 | _S2(GPIO4_4), _S2(GPIO4_5), _S2(GPIO4_6), _S2(GPIO4_7), |
bogdanm | 0:9b334a45a8ff | 58 | _S2(GPIO4_8), _S2(GPIO4_9), _S2(GPIO4_10), _S2(GPIO4_11), |
bogdanm | 0:9b334a45a8ff | 59 | _S2(GPIO4_12), _S2(GPIO4_13), _S2(GPIO4_14), _S2(GPIO4_15) |
bogdanm | 0:9b334a45a8ff | 60 | }, |
bogdanm | 0:9b334a45a8ff | 61 | { _S2(GPIO5_0), _S2(GPIO5_1), _S2(GPIO5_2), _S2(GPIO5_3), |
bogdanm | 0:9b334a45a8ff | 62 | _S2(GPIO5_4), _S2(GPIO5_5), _S2(GPIO5_6), _S2(GPIO5_7), |
bogdanm | 0:9b334a45a8ff | 63 | _S2(GPIO5_8), _S2(GPIO5_9), _S2(GPIO5_10), _S2(GPIO5_11), |
bogdanm | 0:9b334a45a8ff | 64 | _S2(GPIO5_12), _S2(GPIO5_13), _S2(GPIO5_14), _S2(GPIO5_15) |
bogdanm | 0:9b334a45a8ff | 65 | }, |
bogdanm | 0:9b334a45a8ff | 66 | { _S2(GPIO6_0), _S2(GPIO6_1), _S2(GPIO6_2), _S2(GPIO6_3), |
bogdanm | 0:9b334a45a8ff | 67 | _S2(GPIO6_4), _S2(GPIO6_5), _S2(GPIO6_6), _S2(GPIO6_7), |
bogdanm | 0:9b334a45a8ff | 68 | _S2(GPIO6_8), _S2(GPIO6_9), _S2(GPIO6_10), _S2(GPIO6_11), |
bogdanm | 0:9b334a45a8ff | 69 | _S2(GPIO6_12), _S2(GPIO6_13), _S2(GPIO6_14), _S2(GPIO6_15) |
bogdanm | 0:9b334a45a8ff | 70 | }, |
bogdanm | 0:9b334a45a8ff | 71 | { _S2(GPIO7_0), _S2(GPIO7_1), _S2(GPIO7_2), _S2(GPIO7_3), |
bogdanm | 0:9b334a45a8ff | 72 | _S2(GPIO7_4), _S2(GPIO7_5), _S2(GPIO7_6), _S2(GPIO7_7), |
bogdanm | 0:9b334a45a8ff | 73 | _S2(GPIO7_8), _S2(GPIO7_9), _S2(GPIO7_10), _S2(GPIO7_11), |
bogdanm | 0:9b334a45a8ff | 74 | _S2(GPIO7_12), _S2(GPIO7_13), _S2(GPIO7_14), _S2(GPIO7_15) |
bogdanm | 0:9b334a45a8ff | 75 | }, |
bogdanm | 0:9b334a45a8ff | 76 | }; |
bogdanm | 0:9b334a45a8ff | 77 | |
bogdanm | 0:9b334a45a8ff | 78 | PinName port_pin(PortName port, int pin_n) { |
bogdanm | 0:9b334a45a8ff | 79 | MBED_ASSERT((port <= Port7) && (pin_n < 32)); |
bogdanm | 0:9b334a45a8ff | 80 | int offset = 0; |
bogdanm | 0:9b334a45a8ff | 81 | |
bogdanm | 0:9b334a45a8ff | 82 | // Lookup table only maps pins 0 to 15 |
bogdanm | 0:9b334a45a8ff | 83 | if (pin_n > 15) { |
bogdanm | 0:9b334a45a8ff | 84 | return NC; |
bogdanm | 0:9b334a45a8ff | 85 | } |
bogdanm | 0:9b334a45a8ff | 86 | |
bogdanm | 0:9b334a45a8ff | 87 | // Lookup SCU offset |
bogdanm | 0:9b334a45a8ff | 88 | if (port < Port4) { |
bogdanm | 0:9b334a45a8ff | 89 | offset = _scu_off[port][pin_n]; |
bogdanm | 0:9b334a45a8ff | 90 | } else { |
bogdanm | 0:9b334a45a8ff | 91 | offset = _scu_off2[port - Port4][pin_n]; |
bogdanm | 0:9b334a45a8ff | 92 | offset = ((offset & 0xf0) << 1) | (offset & 0x0f); |
bogdanm | 0:9b334a45a8ff | 93 | } |
bogdanm | 0:9b334a45a8ff | 94 | |
bogdanm | 0:9b334a45a8ff | 95 | // Return pin name |
bogdanm | 0:9b334a45a8ff | 96 | return (PinName)((offset << 18) | GPIO_OFF(port, pin_n)); |
bogdanm | 0:9b334a45a8ff | 97 | } |
bogdanm | 0:9b334a45a8ff | 98 | |
bogdanm | 0:9b334a45a8ff | 99 | void port_init(port_t *obj, PortName port, int mask, PinDirection dir) { |
bogdanm | 0:9b334a45a8ff | 100 | obj->port = port; |
bogdanm | 0:9b334a45a8ff | 101 | obj->mask = mask; |
bogdanm | 0:9b334a45a8ff | 102 | |
bogdanm | 0:9b334a45a8ff | 103 | LPC_GPIO_T *port_reg = (LPC_GPIO_T *)(LPC_GPIO_PORT_BASE); |
bogdanm | 0:9b334a45a8ff | 104 | |
bogdanm | 0:9b334a45a8ff | 105 | // Do not use masking, because it prevents the use of the unmasked pins |
bogdanm | 0:9b334a45a8ff | 106 | // port_reg->MASK[port] = ~mask; |
bogdanm | 0:9b334a45a8ff | 107 | |
bogdanm | 0:9b334a45a8ff | 108 | obj->reg_out = &port_reg->PIN[port]; |
bogdanm | 0:9b334a45a8ff | 109 | obj->reg_in = &port_reg->PIN[port]; |
bogdanm | 0:9b334a45a8ff | 110 | obj->reg_dir = &port_reg->DIR[port]; |
bogdanm | 0:9b334a45a8ff | 111 | |
bogdanm | 0:9b334a45a8ff | 112 | uint32_t i; |
bogdanm | 0:9b334a45a8ff | 113 | // The function is set per pin: reuse gpio logic |
bogdanm | 0:9b334a45a8ff | 114 | for (i=0; i<32; i++) { |
bogdanm | 0:9b334a45a8ff | 115 | if (obj->mask & (1<<i)) { |
bogdanm | 0:9b334a45a8ff | 116 | gpio_set(port_pin(obj->port, i)); |
bogdanm | 0:9b334a45a8ff | 117 | } |
bogdanm | 0:9b334a45a8ff | 118 | } |
bogdanm | 0:9b334a45a8ff | 119 | |
bogdanm | 0:9b334a45a8ff | 120 | port_dir(obj, dir); |
bogdanm | 0:9b334a45a8ff | 121 | } |
bogdanm | 0:9b334a45a8ff | 122 | |
bogdanm | 0:9b334a45a8ff | 123 | void port_mode(port_t *obj, PinMode mode) { |
bogdanm | 0:9b334a45a8ff | 124 | uint32_t i; |
bogdanm | 0:9b334a45a8ff | 125 | // The mode is set per pin: reuse pinmap logic |
bogdanm | 0:9b334a45a8ff | 126 | for (i=0; i<32; i++) { |
bogdanm | 0:9b334a45a8ff | 127 | if (obj->mask & (1<<i)) { |
bogdanm | 0:9b334a45a8ff | 128 | pin_mode(port_pin(obj->port, i), mode); |
bogdanm | 0:9b334a45a8ff | 129 | } |
bogdanm | 0:9b334a45a8ff | 130 | } |
bogdanm | 0:9b334a45a8ff | 131 | } |
bogdanm | 0:9b334a45a8ff | 132 | |
bogdanm | 0:9b334a45a8ff | 133 | void port_dir(port_t *obj, PinDirection dir) { |
bogdanm | 0:9b334a45a8ff | 134 | switch (dir) { |
bogdanm | 0:9b334a45a8ff | 135 | case PIN_INPUT : *obj->reg_dir &= ~obj->mask; break; |
bogdanm | 0:9b334a45a8ff | 136 | case PIN_OUTPUT: *obj->reg_dir |= obj->mask; break; |
bogdanm | 0:9b334a45a8ff | 137 | } |
bogdanm | 0:9b334a45a8ff | 138 | } |
bogdanm | 0:9b334a45a8ff | 139 | |
bogdanm | 0:9b334a45a8ff | 140 | void port_write(port_t *obj, int value) { |
bogdanm | 0:9b334a45a8ff | 141 | *obj->reg_out = (*obj->reg_in & ~obj->mask) | (value & obj->mask); |
bogdanm | 0:9b334a45a8ff | 142 | } |
bogdanm | 0:9b334a45a8ff | 143 | |
bogdanm | 0:9b334a45a8ff | 144 | int port_read(port_t *obj) { |
bogdanm | 0:9b334a45a8ff | 145 | return (*obj->reg_in & obj->mask); |
bogdanm | 0:9b334a45a8ff | 146 | } |