change some io settings for TWR-K22F-120M

Dependents:   twr_helloworld

Committer:
Jasper_lee
Date:
Tue Dec 23 03:35:08 2014 +0000
Revision:
0:b16d94660a33
change some io setting used in TWR-K22F120M

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Jasper_lee 0:b16d94660a33 1 /*
Jasper_lee 0:b16d94660a33 2 ** ###################################################################
Jasper_lee 0:b16d94660a33 3 ** Processors: MKL05Z32FK4
Jasper_lee 0:b16d94660a33 4 ** MKL05Z32LC4
Jasper_lee 0:b16d94660a33 5 ** MKL05Z32VLF4
Jasper_lee 0:b16d94660a33 6 **
Jasper_lee 0:b16d94660a33 7 ** Compilers: ARM Compiler
Jasper_lee 0:b16d94660a33 8 ** Freescale C/C++ for Embedded ARM
Jasper_lee 0:b16d94660a33 9 ** GNU C Compiler
Jasper_lee 0:b16d94660a33 10 ** IAR ANSI C/C++ Compiler for ARM
Jasper_lee 0:b16d94660a33 11 **
Jasper_lee 0:b16d94660a33 12 ** Reference manual: KL05P48M48SF1RM, Rev.3, Sep 2012
Jasper_lee 0:b16d94660a33 13 ** Version: rev. 1.3, 2012-10-04
Jasper_lee 0:b16d94660a33 14 **
Jasper_lee 0:b16d94660a33 15 ** Abstract:
Jasper_lee 0:b16d94660a33 16 ** CMSIS Peripheral Access Layer for MKL05Z4
Jasper_lee 0:b16d94660a33 17 **
Jasper_lee 0:b16d94660a33 18 ** Copyright: 1997 - 2012 Freescale, Inc. All Rights Reserved.
Jasper_lee 0:b16d94660a33 19 **
Jasper_lee 0:b16d94660a33 20 ** http: www.freescale.com
Jasper_lee 0:b16d94660a33 21 ** mail: support@freescale.com
Jasper_lee 0:b16d94660a33 22 **
Jasper_lee 0:b16d94660a33 23 ** Revisions:
Jasper_lee 0:b16d94660a33 24 ** - rev. 1.0 (2012-06-08)
Jasper_lee 0:b16d94660a33 25 ** Initial version.
Jasper_lee 0:b16d94660a33 26 ** - rev. 1.1 (2012-06-21)
Jasper_lee 0:b16d94660a33 27 ** Update according to reference manual rev. 1.
Jasper_lee 0:b16d94660a33 28 ** - rev. 1.2 (2012-08-01)
Jasper_lee 0:b16d94660a33 29 ** Device type UARTLP changed to UART0.
Jasper_lee 0:b16d94660a33 30 ** Missing PORTB_IRQn interrupt number definition added.
Jasper_lee 0:b16d94660a33 31 ** - rev. 1.3 (2012-10-04)
Jasper_lee 0:b16d94660a33 32 ** Update according to reference manual rev. 3.
Jasper_lee 0:b16d94660a33 33 **
Jasper_lee 0:b16d94660a33 34 ** ###################################################################
Jasper_lee 0:b16d94660a33 35 */
Jasper_lee 0:b16d94660a33 36
Jasper_lee 0:b16d94660a33 37 /**
Jasper_lee 0:b16d94660a33 38 * @file MKL05Z4.h
Jasper_lee 0:b16d94660a33 39 * @version 1.3
Jasper_lee 0:b16d94660a33 40 * @date 2012-10-04
Jasper_lee 0:b16d94660a33 41 * @brief CMSIS Peripheral Access Layer for MKL05Z4
Jasper_lee 0:b16d94660a33 42 *
Jasper_lee 0:b16d94660a33 43 * CMSIS Peripheral Access Layer for MKL05Z4
Jasper_lee 0:b16d94660a33 44 */
Jasper_lee 0:b16d94660a33 45
Jasper_lee 0:b16d94660a33 46 #if !defined(MKL05Z4_H_)
Jasper_lee 0:b16d94660a33 47 #define MKL05Z4_H_ /**< Symbol preventing repeated inclusion */
Jasper_lee 0:b16d94660a33 48
Jasper_lee 0:b16d94660a33 49 /** Memory map major version (memory maps with equal major version number are
Jasper_lee 0:b16d94660a33 50 * compatible) */
Jasper_lee 0:b16d94660a33 51 #define MCU_MEM_MAP_VERSION 0x0100u
Jasper_lee 0:b16d94660a33 52 /** Memory map minor version */
Jasper_lee 0:b16d94660a33 53 #define MCU_MEM_MAP_VERSION_MINOR 0x0003u
Jasper_lee 0:b16d94660a33 54
Jasper_lee 0:b16d94660a33 55
Jasper_lee 0:b16d94660a33 56 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 57 -- Interrupt vector numbers
Jasper_lee 0:b16d94660a33 58 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 59
Jasper_lee 0:b16d94660a33 60 /**
Jasper_lee 0:b16d94660a33 61 * @addtogroup Interrupt_vector_numbers Interrupt vector numbers
Jasper_lee 0:b16d94660a33 62 * @{
Jasper_lee 0:b16d94660a33 63 */
Jasper_lee 0:b16d94660a33 64
Jasper_lee 0:b16d94660a33 65 /** Interrupt Number Definitions */
Jasper_lee 0:b16d94660a33 66 typedef enum IRQn {
Jasper_lee 0:b16d94660a33 67 /* Core interrupts */
Jasper_lee 0:b16d94660a33 68 NonMaskableInt_IRQn = -14, /**< Non Maskable Interrupt */
Jasper_lee 0:b16d94660a33 69 HardFault_IRQn = -13, /**< Cortex-M0 SV Hard Fault Interrupt */
Jasper_lee 0:b16d94660a33 70 SVCall_IRQn = -5, /**< Cortex-M0 SV Call Interrupt */
Jasper_lee 0:b16d94660a33 71 PendSV_IRQn = -2, /**< Cortex-M0 Pend SV Interrupt */
Jasper_lee 0:b16d94660a33 72 SysTick_IRQn = -1, /**< Cortex-M0 System Tick Interrupt */
Jasper_lee 0:b16d94660a33 73
Jasper_lee 0:b16d94660a33 74 /* Device specific interrupts */
Jasper_lee 0:b16d94660a33 75 DMA0_IRQn = 0, /**< DMA channel 0 transfer complete/error interrupt */
Jasper_lee 0:b16d94660a33 76 DMA1_IRQn = 1, /**< DMA channel 1 transfer complete/error interrupt */
Jasper_lee 0:b16d94660a33 77 DMA2_IRQn = 2, /**< DMA channel 2 transfer complete/error interrupt */
Jasper_lee 0:b16d94660a33 78 DMA3_IRQn = 3, /**< DMA channel 3 transfer complete/error interrupt */
Jasper_lee 0:b16d94660a33 79 Reserved20_IRQn = 4, /**< Reserved interrupt 20 */
Jasper_lee 0:b16d94660a33 80 FTFA_IRQn = 5, /**< FTFA command complete/read collision interrupt */
Jasper_lee 0:b16d94660a33 81 LVD_LVW_IRQn = 6, /**< Low Voltage Detect, Low Voltage Warning */
Jasper_lee 0:b16d94660a33 82 LLW_IRQn = 7, /**< Low Leakage Wakeup */
Jasper_lee 0:b16d94660a33 83 I2C0_IRQn = 8, /**< I2C0 interrupt */
Jasper_lee 0:b16d94660a33 84 Reserved25_IRQn = 9, /**< Reserved interrupt 25 */
Jasper_lee 0:b16d94660a33 85 SPI0_IRQn = 10, /**< SPI0 interrupt */
Jasper_lee 0:b16d94660a33 86 Reserved27_IRQn = 11, /**< Reserved interrupt 27 */
Jasper_lee 0:b16d94660a33 87 UART0_IRQn = 12, /**< UART0 status/error interrupt */
Jasper_lee 0:b16d94660a33 88 Reserved29_IRQn = 13, /**< Reserved interrupt 29 */
Jasper_lee 0:b16d94660a33 89 Reserved30_IRQn = 14, /**< Reserved interrupt 30 */
Jasper_lee 0:b16d94660a33 90 ADC0_IRQn = 15, /**< ADC0 interrupt */
Jasper_lee 0:b16d94660a33 91 CMP0_IRQn = 16, /**< CMP0 interrupt */
Jasper_lee 0:b16d94660a33 92 TPM0_IRQn = 17, /**< TPM0 fault, overflow and channels interrupt */
Jasper_lee 0:b16d94660a33 93 TPM1_IRQn = 18, /**< TPM1 fault, overflow and channels interrupt */
Jasper_lee 0:b16d94660a33 94 Reserved35_IRQn = 19, /**< Reserved interrupt 35 */
Jasper_lee 0:b16d94660a33 95 RTC_IRQn = 20, /**< RTC interrupt */
Jasper_lee 0:b16d94660a33 96 RTC_Seconds_IRQn = 21, /**< RTC seconds interrupt */
Jasper_lee 0:b16d94660a33 97 PIT_IRQn = 22, /**< PIT timer interrupt */
Jasper_lee 0:b16d94660a33 98 Reserved39_IRQn = 23, /**< Reserved interrupt 39 */
Jasper_lee 0:b16d94660a33 99 Reserved40_IRQn = 24, /**< Reserved interrupt 40 */
Jasper_lee 0:b16d94660a33 100 DAC0_IRQn = 25, /**< DAC0 interrupt */
Jasper_lee 0:b16d94660a33 101 TSI0_IRQn = 26, /**< TSI0 interrupt */
Jasper_lee 0:b16d94660a33 102 MCG_IRQn = 27, /**< MCG interrupt */
Jasper_lee 0:b16d94660a33 103 LPTimer_IRQn = 28, /**< LPTimer interrupt */
Jasper_lee 0:b16d94660a33 104 Reserved45_IRQn = 29, /**< Reserved interrupt 45 */
Jasper_lee 0:b16d94660a33 105 PORTA_IRQn = 30, /**< Port A interrupt */
Jasper_lee 0:b16d94660a33 106 PORTB_IRQn = 31 /**< Port B interrupt */
Jasper_lee 0:b16d94660a33 107 } IRQn_Type;
Jasper_lee 0:b16d94660a33 108
Jasper_lee 0:b16d94660a33 109 /**
Jasper_lee 0:b16d94660a33 110 * @}
Jasper_lee 0:b16d94660a33 111 */ /* end of group Interrupt_vector_numbers */
Jasper_lee 0:b16d94660a33 112
Jasper_lee 0:b16d94660a33 113
Jasper_lee 0:b16d94660a33 114 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 115 -- Cortex M0 Core Configuration
Jasper_lee 0:b16d94660a33 116 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 117
Jasper_lee 0:b16d94660a33 118 /**
Jasper_lee 0:b16d94660a33 119 * @addtogroup Cortex_Core_Configuration Cortex M0 Core Configuration
Jasper_lee 0:b16d94660a33 120 * @{
Jasper_lee 0:b16d94660a33 121 */
Jasper_lee 0:b16d94660a33 122
Jasper_lee 0:b16d94660a33 123 #define __CM0PLUS_REV 0x0000 /**< Core revision r0p0 */
Jasper_lee 0:b16d94660a33 124 #define __MPU_PRESENT 0 /**< Defines if an MPU is present or not */
Jasper_lee 0:b16d94660a33 125 #define __VTOR_PRESENT 1 /**< Defines if an MPU is present or not */
Jasper_lee 0:b16d94660a33 126 #define __NVIC_PRIO_BITS 2 /**< Number of priority bits implemented in the NVIC */
Jasper_lee 0:b16d94660a33 127 #define __Vendor_SysTickConfig 0 /**< Vendor specific implementation of SysTickConfig is defined */
Jasper_lee 0:b16d94660a33 128
Jasper_lee 0:b16d94660a33 129 #include "core_cm0plus.h" /* Core Peripheral Access Layer */
Jasper_lee 0:b16d94660a33 130 #include "system_MKL05Z4.h" /* Device specific configuration file */
Jasper_lee 0:b16d94660a33 131
Jasper_lee 0:b16d94660a33 132 /**
Jasper_lee 0:b16d94660a33 133 * @}
Jasper_lee 0:b16d94660a33 134 */ /* end of group Cortex_Core_Configuration */
Jasper_lee 0:b16d94660a33 135
Jasper_lee 0:b16d94660a33 136
Jasper_lee 0:b16d94660a33 137 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 138 -- Device Peripheral Access Layer
Jasper_lee 0:b16d94660a33 139 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 140
Jasper_lee 0:b16d94660a33 141 /**
Jasper_lee 0:b16d94660a33 142 * @addtogroup Peripheral_access_layer Device Peripheral Access Layer
Jasper_lee 0:b16d94660a33 143 * @{
Jasper_lee 0:b16d94660a33 144 */
Jasper_lee 0:b16d94660a33 145
Jasper_lee 0:b16d94660a33 146
Jasper_lee 0:b16d94660a33 147 /*
Jasper_lee 0:b16d94660a33 148 ** Start of section using anonymous unions
Jasper_lee 0:b16d94660a33 149 */
Jasper_lee 0:b16d94660a33 150
Jasper_lee 0:b16d94660a33 151 #if defined(__ARMCC_VERSION)
Jasper_lee 0:b16d94660a33 152 #pragma push
Jasper_lee 0:b16d94660a33 153 #pragma anon_unions
Jasper_lee 0:b16d94660a33 154 #elif defined(__CWCC__)
Jasper_lee 0:b16d94660a33 155 #pragma push
Jasper_lee 0:b16d94660a33 156 #pragma cpp_extensions on
Jasper_lee 0:b16d94660a33 157 #elif defined(__GNUC__)
Jasper_lee 0:b16d94660a33 158 /* anonymous unions are enabled by default */
Jasper_lee 0:b16d94660a33 159 #elif defined(__IAR_SYSTEMS_ICC__)
Jasper_lee 0:b16d94660a33 160 #pragma language=extended
Jasper_lee 0:b16d94660a33 161 #else
Jasper_lee 0:b16d94660a33 162 #error Not supported compiler type
Jasper_lee 0:b16d94660a33 163 #endif
Jasper_lee 0:b16d94660a33 164
Jasper_lee 0:b16d94660a33 165 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 166 -- ADC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 167 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 168
Jasper_lee 0:b16d94660a33 169 /**
Jasper_lee 0:b16d94660a33 170 * @addtogroup ADC_Peripheral_Access_Layer ADC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 171 * @{
Jasper_lee 0:b16d94660a33 172 */
Jasper_lee 0:b16d94660a33 173
Jasper_lee 0:b16d94660a33 174 /** ADC - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 175 typedef struct {
Jasper_lee 0:b16d94660a33 176 __IO uint32_t SC1[2]; /**< ADC Status and Control Registers 1, array offset: 0x0, array step: 0x4 */
Jasper_lee 0:b16d94660a33 177 __IO uint32_t CFG1; /**< ADC Configuration Register 1, offset: 0x8 */
Jasper_lee 0:b16d94660a33 178 __IO uint32_t CFG2; /**< ADC Configuration Register 2, offset: 0xC */
Jasper_lee 0:b16d94660a33 179 __I uint32_t R[2]; /**< ADC Data Result Register, array offset: 0x10, array step: 0x4 */
Jasper_lee 0:b16d94660a33 180 __IO uint32_t CV1; /**< Compare Value Registers, offset: 0x18 */
Jasper_lee 0:b16d94660a33 181 __IO uint32_t CV2; /**< Compare Value Registers, offset: 0x1C */
Jasper_lee 0:b16d94660a33 182 __IO uint32_t SC2; /**< Status and Control Register 2, offset: 0x20 */
Jasper_lee 0:b16d94660a33 183 __IO uint32_t SC3; /**< Status and Control Register 3, offset: 0x24 */
Jasper_lee 0:b16d94660a33 184 __IO uint32_t OFS; /**< ADC Offset Correction Register, offset: 0x28 */
Jasper_lee 0:b16d94660a33 185 __IO uint32_t PG; /**< ADC Plus-Side Gain Register, offset: 0x2C */
Jasper_lee 0:b16d94660a33 186 uint8_t RESERVED_0[4];
Jasper_lee 0:b16d94660a33 187 __IO uint32_t CLPD; /**< ADC Plus-Side General Calibration Value Register, offset: 0x34 */
Jasper_lee 0:b16d94660a33 188 __IO uint32_t CLPS; /**< ADC Plus-Side General Calibration Value Register, offset: 0x38 */
Jasper_lee 0:b16d94660a33 189 __IO uint32_t CLP4; /**< ADC Plus-Side General Calibration Value Register, offset: 0x3C */
Jasper_lee 0:b16d94660a33 190 __IO uint32_t CLP3; /**< ADC Plus-Side General Calibration Value Register, offset: 0x40 */
Jasper_lee 0:b16d94660a33 191 __IO uint32_t CLP2; /**< ADC Plus-Side General Calibration Value Register, offset: 0x44 */
Jasper_lee 0:b16d94660a33 192 __IO uint32_t CLP1; /**< ADC Plus-Side General Calibration Value Register, offset: 0x48 */
Jasper_lee 0:b16d94660a33 193 __IO uint32_t CLP0; /**< ADC Plus-Side General Calibration Value Register, offset: 0x4C */
Jasper_lee 0:b16d94660a33 194 } ADC_Type;
Jasper_lee 0:b16d94660a33 195
Jasper_lee 0:b16d94660a33 196 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 197 -- ADC Register Masks
Jasper_lee 0:b16d94660a33 198 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 199
Jasper_lee 0:b16d94660a33 200 /**
Jasper_lee 0:b16d94660a33 201 * @addtogroup ADC_Register_Masks ADC Register Masks
Jasper_lee 0:b16d94660a33 202 * @{
Jasper_lee 0:b16d94660a33 203 */
Jasper_lee 0:b16d94660a33 204
Jasper_lee 0:b16d94660a33 205 /* SC1 Bit Fields */
Jasper_lee 0:b16d94660a33 206 #define ADC_SC1_ADCH_MASK 0x1Fu
Jasper_lee 0:b16d94660a33 207 #define ADC_SC1_ADCH_SHIFT 0
Jasper_lee 0:b16d94660a33 208 #define ADC_SC1_ADCH(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC1_ADCH_SHIFT))&ADC_SC1_ADCH_MASK)
Jasper_lee 0:b16d94660a33 209 #define ADC_SC1_AIEN_MASK 0x40u
Jasper_lee 0:b16d94660a33 210 #define ADC_SC1_AIEN_SHIFT 6
Jasper_lee 0:b16d94660a33 211 #define ADC_SC1_COCO_MASK 0x80u
Jasper_lee 0:b16d94660a33 212 #define ADC_SC1_COCO_SHIFT 7
Jasper_lee 0:b16d94660a33 213 /* CFG1 Bit Fields */
Jasper_lee 0:b16d94660a33 214 #define ADC_CFG1_ADICLK_MASK 0x3u
Jasper_lee 0:b16d94660a33 215 #define ADC_CFG1_ADICLK_SHIFT 0
Jasper_lee 0:b16d94660a33 216 #define ADC_CFG1_ADICLK(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADICLK_SHIFT))&ADC_CFG1_ADICLK_MASK)
Jasper_lee 0:b16d94660a33 217 #define ADC_CFG1_MODE_MASK 0xCu
Jasper_lee 0:b16d94660a33 218 #define ADC_CFG1_MODE_SHIFT 2
Jasper_lee 0:b16d94660a33 219 #define ADC_CFG1_MODE(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_MODE_SHIFT))&ADC_CFG1_MODE_MASK)
Jasper_lee 0:b16d94660a33 220 #define ADC_CFG1_ADLSMP_MASK 0x10u
Jasper_lee 0:b16d94660a33 221 #define ADC_CFG1_ADLSMP_SHIFT 4
Jasper_lee 0:b16d94660a33 222 #define ADC_CFG1_ADIV_MASK 0x60u
Jasper_lee 0:b16d94660a33 223 #define ADC_CFG1_ADIV_SHIFT 5
Jasper_lee 0:b16d94660a33 224 #define ADC_CFG1_ADIV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADIV_SHIFT))&ADC_CFG1_ADIV_MASK)
Jasper_lee 0:b16d94660a33 225 #define ADC_CFG1_ADLPC_MASK 0x80u
Jasper_lee 0:b16d94660a33 226 #define ADC_CFG1_ADLPC_SHIFT 7
Jasper_lee 0:b16d94660a33 227 /* CFG2 Bit Fields */
Jasper_lee 0:b16d94660a33 228 #define ADC_CFG2_ADLSTS_MASK 0x3u
Jasper_lee 0:b16d94660a33 229 #define ADC_CFG2_ADLSTS_SHIFT 0
Jasper_lee 0:b16d94660a33 230 #define ADC_CFG2_ADLSTS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG2_ADLSTS_SHIFT))&ADC_CFG2_ADLSTS_MASK)
Jasper_lee 0:b16d94660a33 231 #define ADC_CFG2_ADHSC_MASK 0x4u
Jasper_lee 0:b16d94660a33 232 #define ADC_CFG2_ADHSC_SHIFT 2
Jasper_lee 0:b16d94660a33 233 #define ADC_CFG2_ADACKEN_MASK 0x8u
Jasper_lee 0:b16d94660a33 234 #define ADC_CFG2_ADACKEN_SHIFT 3
Jasper_lee 0:b16d94660a33 235 #define ADC_CFG2_MUXSEL_MASK 0x10u
Jasper_lee 0:b16d94660a33 236 #define ADC_CFG2_MUXSEL_SHIFT 4
Jasper_lee 0:b16d94660a33 237 /* R Bit Fields */
Jasper_lee 0:b16d94660a33 238 #define ADC_R_D_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 239 #define ADC_R_D_SHIFT 0
Jasper_lee 0:b16d94660a33 240 #define ADC_R_D(x) (((uint32_t)(((uint32_t)(x))<<ADC_R_D_SHIFT))&ADC_R_D_MASK)
Jasper_lee 0:b16d94660a33 241 /* CV1 Bit Fields */
Jasper_lee 0:b16d94660a33 242 #define ADC_CV1_CV_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 243 #define ADC_CV1_CV_SHIFT 0
Jasper_lee 0:b16d94660a33 244 #define ADC_CV1_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV1_CV_SHIFT))&ADC_CV1_CV_MASK)
Jasper_lee 0:b16d94660a33 245 /* CV2 Bit Fields */
Jasper_lee 0:b16d94660a33 246 #define ADC_CV2_CV_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 247 #define ADC_CV2_CV_SHIFT 0
Jasper_lee 0:b16d94660a33 248 #define ADC_CV2_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV2_CV_SHIFT))&ADC_CV2_CV_MASK)
Jasper_lee 0:b16d94660a33 249 /* SC2 Bit Fields */
Jasper_lee 0:b16d94660a33 250 #define ADC_SC2_REFSEL_MASK 0x3u
Jasper_lee 0:b16d94660a33 251 #define ADC_SC2_REFSEL_SHIFT 0
Jasper_lee 0:b16d94660a33 252 #define ADC_SC2_REFSEL(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_REFSEL_SHIFT))&ADC_SC2_REFSEL_MASK)
Jasper_lee 0:b16d94660a33 253 #define ADC_SC2_DMAEN_MASK 0x4u
Jasper_lee 0:b16d94660a33 254 #define ADC_SC2_DMAEN_SHIFT 2
Jasper_lee 0:b16d94660a33 255 #define ADC_SC2_ACREN_MASK 0x8u
Jasper_lee 0:b16d94660a33 256 #define ADC_SC2_ACREN_SHIFT 3
Jasper_lee 0:b16d94660a33 257 #define ADC_SC2_ACFGT_MASK 0x10u
Jasper_lee 0:b16d94660a33 258 #define ADC_SC2_ACFGT_SHIFT 4
Jasper_lee 0:b16d94660a33 259 #define ADC_SC2_ACFE_MASK 0x20u
Jasper_lee 0:b16d94660a33 260 #define ADC_SC2_ACFE_SHIFT 5
Jasper_lee 0:b16d94660a33 261 #define ADC_SC2_ADTRG_MASK 0x40u
Jasper_lee 0:b16d94660a33 262 #define ADC_SC2_ADTRG_SHIFT 6
Jasper_lee 0:b16d94660a33 263 #define ADC_SC2_ADACT_MASK 0x80u
Jasper_lee 0:b16d94660a33 264 #define ADC_SC2_ADACT_SHIFT 7
Jasper_lee 0:b16d94660a33 265 /* SC3 Bit Fields */
Jasper_lee 0:b16d94660a33 266 #define ADC_SC3_AVGS_MASK 0x3u
Jasper_lee 0:b16d94660a33 267 #define ADC_SC3_AVGS_SHIFT 0
Jasper_lee 0:b16d94660a33 268 #define ADC_SC3_AVGS(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_AVGS_SHIFT))&ADC_SC3_AVGS_MASK)
Jasper_lee 0:b16d94660a33 269 #define ADC_SC3_AVGE_MASK 0x4u
Jasper_lee 0:b16d94660a33 270 #define ADC_SC3_AVGE_SHIFT 2
Jasper_lee 0:b16d94660a33 271 #define ADC_SC3_ADCO_MASK 0x8u
Jasper_lee 0:b16d94660a33 272 #define ADC_SC3_ADCO_SHIFT 3
Jasper_lee 0:b16d94660a33 273 #define ADC_SC3_CALF_MASK 0x40u
Jasper_lee 0:b16d94660a33 274 #define ADC_SC3_CALF_SHIFT 6
Jasper_lee 0:b16d94660a33 275 #define ADC_SC3_CAL_MASK 0x80u
Jasper_lee 0:b16d94660a33 276 #define ADC_SC3_CAL_SHIFT 7
Jasper_lee 0:b16d94660a33 277 /* OFS Bit Fields */
Jasper_lee 0:b16d94660a33 278 #define ADC_OFS_OFS_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 279 #define ADC_OFS_OFS_SHIFT 0
Jasper_lee 0:b16d94660a33 280 #define ADC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x))<<ADC_OFS_OFS_SHIFT))&ADC_OFS_OFS_MASK)
Jasper_lee 0:b16d94660a33 281 /* PG Bit Fields */
Jasper_lee 0:b16d94660a33 282 #define ADC_PG_PG_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 283 #define ADC_PG_PG_SHIFT 0
Jasper_lee 0:b16d94660a33 284 #define ADC_PG_PG(x) (((uint32_t)(((uint32_t)(x))<<ADC_PG_PG_SHIFT))&ADC_PG_PG_MASK)
Jasper_lee 0:b16d94660a33 285 /* CLPD Bit Fields */
Jasper_lee 0:b16d94660a33 286 #define ADC_CLPD_CLPD_MASK 0x3Fu
Jasper_lee 0:b16d94660a33 287 #define ADC_CLPD_CLPD_SHIFT 0
Jasper_lee 0:b16d94660a33 288 #define ADC_CLPD_CLPD(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPD_CLPD_SHIFT))&ADC_CLPD_CLPD_MASK)
Jasper_lee 0:b16d94660a33 289 /* CLPS Bit Fields */
Jasper_lee 0:b16d94660a33 290 #define ADC_CLPS_CLPS_MASK 0x3Fu
Jasper_lee 0:b16d94660a33 291 #define ADC_CLPS_CLPS_SHIFT 0
Jasper_lee 0:b16d94660a33 292 #define ADC_CLPS_CLPS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPS_CLPS_SHIFT))&ADC_CLPS_CLPS_MASK)
Jasper_lee 0:b16d94660a33 293 /* CLP4 Bit Fields */
Jasper_lee 0:b16d94660a33 294 #define ADC_CLP4_CLP4_MASK 0x3FFu
Jasper_lee 0:b16d94660a33 295 #define ADC_CLP4_CLP4_SHIFT 0
Jasper_lee 0:b16d94660a33 296 #define ADC_CLP4_CLP4(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP4_CLP4_SHIFT))&ADC_CLP4_CLP4_MASK)
Jasper_lee 0:b16d94660a33 297 /* CLP3 Bit Fields */
Jasper_lee 0:b16d94660a33 298 #define ADC_CLP3_CLP3_MASK 0x1FFu
Jasper_lee 0:b16d94660a33 299 #define ADC_CLP3_CLP3_SHIFT 0
Jasper_lee 0:b16d94660a33 300 #define ADC_CLP3_CLP3(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP3_CLP3_SHIFT))&ADC_CLP3_CLP3_MASK)
Jasper_lee 0:b16d94660a33 301 /* CLP2 Bit Fields */
Jasper_lee 0:b16d94660a33 302 #define ADC_CLP2_CLP2_MASK 0xFFu
Jasper_lee 0:b16d94660a33 303 #define ADC_CLP2_CLP2_SHIFT 0
Jasper_lee 0:b16d94660a33 304 #define ADC_CLP2_CLP2(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP2_CLP2_SHIFT))&ADC_CLP2_CLP2_MASK)
Jasper_lee 0:b16d94660a33 305 /* CLP1 Bit Fields */
Jasper_lee 0:b16d94660a33 306 #define ADC_CLP1_CLP1_MASK 0x7Fu
Jasper_lee 0:b16d94660a33 307 #define ADC_CLP1_CLP1_SHIFT 0
Jasper_lee 0:b16d94660a33 308 #define ADC_CLP1_CLP1(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP1_CLP1_SHIFT))&ADC_CLP1_CLP1_MASK)
Jasper_lee 0:b16d94660a33 309 /* CLP0 Bit Fields */
Jasper_lee 0:b16d94660a33 310 #define ADC_CLP0_CLP0_MASK 0x3Fu
Jasper_lee 0:b16d94660a33 311 #define ADC_CLP0_CLP0_SHIFT 0
Jasper_lee 0:b16d94660a33 312 #define ADC_CLP0_CLP0(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP0_CLP0_SHIFT))&ADC_CLP0_CLP0_MASK)
Jasper_lee 0:b16d94660a33 313
Jasper_lee 0:b16d94660a33 314 /**
Jasper_lee 0:b16d94660a33 315 * @}
Jasper_lee 0:b16d94660a33 316 */ /* end of group ADC_Register_Masks */
Jasper_lee 0:b16d94660a33 317
Jasper_lee 0:b16d94660a33 318
Jasper_lee 0:b16d94660a33 319 /* ADC - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 320 /** Peripheral ADC0 base address */
Jasper_lee 0:b16d94660a33 321 #define ADC0_BASE (0x4003B000u)
Jasper_lee 0:b16d94660a33 322 /** Peripheral ADC0 base pointer */
Jasper_lee 0:b16d94660a33 323 #define ADC0 ((ADC_Type *)ADC0_BASE)
Jasper_lee 0:b16d94660a33 324 /** Array initializer of ADC peripheral base pointers */
Jasper_lee 0:b16d94660a33 325 #define ADC_BASES { ADC0 }
Jasper_lee 0:b16d94660a33 326
Jasper_lee 0:b16d94660a33 327 /**
Jasper_lee 0:b16d94660a33 328 * @}
Jasper_lee 0:b16d94660a33 329 */ /* end of group ADC_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 330
Jasper_lee 0:b16d94660a33 331
Jasper_lee 0:b16d94660a33 332 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 333 -- CMP Peripheral Access Layer
Jasper_lee 0:b16d94660a33 334 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 335
Jasper_lee 0:b16d94660a33 336 /**
Jasper_lee 0:b16d94660a33 337 * @addtogroup CMP_Peripheral_Access_Layer CMP Peripheral Access Layer
Jasper_lee 0:b16d94660a33 338 * @{
Jasper_lee 0:b16d94660a33 339 */
Jasper_lee 0:b16d94660a33 340
Jasper_lee 0:b16d94660a33 341 /** CMP - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 342 typedef struct {
Jasper_lee 0:b16d94660a33 343 __IO uint8_t CR0; /**< CMP Control Register 0, offset: 0x0 */
Jasper_lee 0:b16d94660a33 344 __IO uint8_t CR1; /**< CMP Control Register 1, offset: 0x1 */
Jasper_lee 0:b16d94660a33 345 __IO uint8_t FPR; /**< CMP Filter Period Register, offset: 0x2 */
Jasper_lee 0:b16d94660a33 346 __IO uint8_t SCR; /**< CMP Status and Control Register, offset: 0x3 */
Jasper_lee 0:b16d94660a33 347 __IO uint8_t DACCR; /**< DAC Control Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 348 __IO uint8_t MUXCR; /**< MUX Control Register, offset: 0x5 */
Jasper_lee 0:b16d94660a33 349 } CMP_Type;
Jasper_lee 0:b16d94660a33 350
Jasper_lee 0:b16d94660a33 351 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 352 -- CMP Register Masks
Jasper_lee 0:b16d94660a33 353 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 354
Jasper_lee 0:b16d94660a33 355 /**
Jasper_lee 0:b16d94660a33 356 * @addtogroup CMP_Register_Masks CMP Register Masks
Jasper_lee 0:b16d94660a33 357 * @{
Jasper_lee 0:b16d94660a33 358 */
Jasper_lee 0:b16d94660a33 359
Jasper_lee 0:b16d94660a33 360 /* CR0 Bit Fields */
Jasper_lee 0:b16d94660a33 361 #define CMP_CR0_HYSTCTR_MASK 0x3u
Jasper_lee 0:b16d94660a33 362 #define CMP_CR0_HYSTCTR_SHIFT 0
Jasper_lee 0:b16d94660a33 363 #define CMP_CR0_HYSTCTR(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_HYSTCTR_SHIFT))&CMP_CR0_HYSTCTR_MASK)
Jasper_lee 0:b16d94660a33 364 #define CMP_CR0_FILTER_CNT_MASK 0x70u
Jasper_lee 0:b16d94660a33 365 #define CMP_CR0_FILTER_CNT_SHIFT 4
Jasper_lee 0:b16d94660a33 366 #define CMP_CR0_FILTER_CNT(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_FILTER_CNT_SHIFT))&CMP_CR0_FILTER_CNT_MASK)
Jasper_lee 0:b16d94660a33 367 /* CR1 Bit Fields */
Jasper_lee 0:b16d94660a33 368 #define CMP_CR1_EN_MASK 0x1u
Jasper_lee 0:b16d94660a33 369 #define CMP_CR1_EN_SHIFT 0
Jasper_lee 0:b16d94660a33 370 #define CMP_CR1_OPE_MASK 0x2u
Jasper_lee 0:b16d94660a33 371 #define CMP_CR1_OPE_SHIFT 1
Jasper_lee 0:b16d94660a33 372 #define CMP_CR1_COS_MASK 0x4u
Jasper_lee 0:b16d94660a33 373 #define CMP_CR1_COS_SHIFT 2
Jasper_lee 0:b16d94660a33 374 #define CMP_CR1_INV_MASK 0x8u
Jasper_lee 0:b16d94660a33 375 #define CMP_CR1_INV_SHIFT 3
Jasper_lee 0:b16d94660a33 376 #define CMP_CR1_PMODE_MASK 0x10u
Jasper_lee 0:b16d94660a33 377 #define CMP_CR1_PMODE_SHIFT 4
Jasper_lee 0:b16d94660a33 378 #define CMP_CR1_TRIGM_MASK 0x20u
Jasper_lee 0:b16d94660a33 379 #define CMP_CR1_TRIGM_SHIFT 5
Jasper_lee 0:b16d94660a33 380 #define CMP_CR1_WE_MASK 0x40u
Jasper_lee 0:b16d94660a33 381 #define CMP_CR1_WE_SHIFT 6
Jasper_lee 0:b16d94660a33 382 #define CMP_CR1_SE_MASK 0x80u
Jasper_lee 0:b16d94660a33 383 #define CMP_CR1_SE_SHIFT 7
Jasper_lee 0:b16d94660a33 384 /* FPR Bit Fields */
Jasper_lee 0:b16d94660a33 385 #define CMP_FPR_FILT_PER_MASK 0xFFu
Jasper_lee 0:b16d94660a33 386 #define CMP_FPR_FILT_PER_SHIFT 0
Jasper_lee 0:b16d94660a33 387 #define CMP_FPR_FILT_PER(x) (((uint8_t)(((uint8_t)(x))<<CMP_FPR_FILT_PER_SHIFT))&CMP_FPR_FILT_PER_MASK)
Jasper_lee 0:b16d94660a33 388 /* SCR Bit Fields */
Jasper_lee 0:b16d94660a33 389 #define CMP_SCR_COUT_MASK 0x1u
Jasper_lee 0:b16d94660a33 390 #define CMP_SCR_COUT_SHIFT 0
Jasper_lee 0:b16d94660a33 391 #define CMP_SCR_CFF_MASK 0x2u
Jasper_lee 0:b16d94660a33 392 #define CMP_SCR_CFF_SHIFT 1
Jasper_lee 0:b16d94660a33 393 #define CMP_SCR_CFR_MASK 0x4u
Jasper_lee 0:b16d94660a33 394 #define CMP_SCR_CFR_SHIFT 2
Jasper_lee 0:b16d94660a33 395 #define CMP_SCR_IEF_MASK 0x8u
Jasper_lee 0:b16d94660a33 396 #define CMP_SCR_IEF_SHIFT 3
Jasper_lee 0:b16d94660a33 397 #define CMP_SCR_IER_MASK 0x10u
Jasper_lee 0:b16d94660a33 398 #define CMP_SCR_IER_SHIFT 4
Jasper_lee 0:b16d94660a33 399 #define CMP_SCR_DMAEN_MASK 0x40u
Jasper_lee 0:b16d94660a33 400 #define CMP_SCR_DMAEN_SHIFT 6
Jasper_lee 0:b16d94660a33 401 /* DACCR Bit Fields */
Jasper_lee 0:b16d94660a33 402 #define CMP_DACCR_VOSEL_MASK 0x3Fu
Jasper_lee 0:b16d94660a33 403 #define CMP_DACCR_VOSEL_SHIFT 0
Jasper_lee 0:b16d94660a33 404 #define CMP_DACCR_VOSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_DACCR_VOSEL_SHIFT))&CMP_DACCR_VOSEL_MASK)
Jasper_lee 0:b16d94660a33 405 #define CMP_DACCR_VRSEL_MASK 0x40u
Jasper_lee 0:b16d94660a33 406 #define CMP_DACCR_VRSEL_SHIFT 6
Jasper_lee 0:b16d94660a33 407 #define CMP_DACCR_DACEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 408 #define CMP_DACCR_DACEN_SHIFT 7
Jasper_lee 0:b16d94660a33 409 /* MUXCR Bit Fields */
Jasper_lee 0:b16d94660a33 410 #define CMP_MUXCR_MSEL_MASK 0x7u
Jasper_lee 0:b16d94660a33 411 #define CMP_MUXCR_MSEL_SHIFT 0
Jasper_lee 0:b16d94660a33 412 #define CMP_MUXCR_MSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_MSEL_SHIFT))&CMP_MUXCR_MSEL_MASK)
Jasper_lee 0:b16d94660a33 413 #define CMP_MUXCR_PSEL_MASK 0x38u
Jasper_lee 0:b16d94660a33 414 #define CMP_MUXCR_PSEL_SHIFT 3
Jasper_lee 0:b16d94660a33 415 #define CMP_MUXCR_PSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_PSEL_SHIFT))&CMP_MUXCR_PSEL_MASK)
Jasper_lee 0:b16d94660a33 416 #define CMP_MUXCR_PSTM_MASK 0x80u
Jasper_lee 0:b16d94660a33 417 #define CMP_MUXCR_PSTM_SHIFT 7
Jasper_lee 0:b16d94660a33 418
Jasper_lee 0:b16d94660a33 419 /**
Jasper_lee 0:b16d94660a33 420 * @}
Jasper_lee 0:b16d94660a33 421 */ /* end of group CMP_Register_Masks */
Jasper_lee 0:b16d94660a33 422
Jasper_lee 0:b16d94660a33 423
Jasper_lee 0:b16d94660a33 424 /* CMP - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 425 /** Peripheral CMP0 base address */
Jasper_lee 0:b16d94660a33 426 #define CMP0_BASE (0x40073000u)
Jasper_lee 0:b16d94660a33 427 /** Peripheral CMP0 base pointer */
Jasper_lee 0:b16d94660a33 428 #define CMP0 ((CMP_Type *)CMP0_BASE)
Jasper_lee 0:b16d94660a33 429 /** Array initializer of CMP peripheral base pointers */
Jasper_lee 0:b16d94660a33 430 #define CMP_BASES { CMP0 }
Jasper_lee 0:b16d94660a33 431
Jasper_lee 0:b16d94660a33 432 /**
Jasper_lee 0:b16d94660a33 433 * @}
Jasper_lee 0:b16d94660a33 434 */ /* end of group CMP_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 435
Jasper_lee 0:b16d94660a33 436
Jasper_lee 0:b16d94660a33 437 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 438 -- DAC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 439 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 440
Jasper_lee 0:b16d94660a33 441 /**
Jasper_lee 0:b16d94660a33 442 * @addtogroup DAC_Peripheral_Access_Layer DAC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 443 * @{
Jasper_lee 0:b16d94660a33 444 */
Jasper_lee 0:b16d94660a33 445
Jasper_lee 0:b16d94660a33 446 /** DAC - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 447 typedef struct {
Jasper_lee 0:b16d94660a33 448 struct { /* offset: 0x0, array step: 0x2 */
Jasper_lee 0:b16d94660a33 449 __IO uint8_t DATL; /**< DAC Data Low Register, array offset: 0x0, array step: 0x2 */
Jasper_lee 0:b16d94660a33 450 __IO uint8_t DATH; /**< DAC Data High Register, array offset: 0x1, array step: 0x2 */
Jasper_lee 0:b16d94660a33 451 } DAT[2];
Jasper_lee 0:b16d94660a33 452 uint8_t RESERVED_0[28];
Jasper_lee 0:b16d94660a33 453 __IO uint8_t SR; /**< DAC Status Register, offset: 0x20 */
Jasper_lee 0:b16d94660a33 454 __IO uint8_t C0; /**< DAC Control Register, offset: 0x21 */
Jasper_lee 0:b16d94660a33 455 __IO uint8_t C1; /**< DAC Control Register 1, offset: 0x22 */
Jasper_lee 0:b16d94660a33 456 __IO uint8_t C2; /**< DAC Control Register 2, offset: 0x23 */
Jasper_lee 0:b16d94660a33 457 } DAC_Type;
Jasper_lee 0:b16d94660a33 458
Jasper_lee 0:b16d94660a33 459 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 460 -- DAC Register Masks
Jasper_lee 0:b16d94660a33 461 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 462
Jasper_lee 0:b16d94660a33 463 /**
Jasper_lee 0:b16d94660a33 464 * @addtogroup DAC_Register_Masks DAC Register Masks
Jasper_lee 0:b16d94660a33 465 * @{
Jasper_lee 0:b16d94660a33 466 */
Jasper_lee 0:b16d94660a33 467
Jasper_lee 0:b16d94660a33 468 /* DATL Bit Fields */
Jasper_lee 0:b16d94660a33 469 #define DAC_DATL_DATA0_MASK 0xFFu
Jasper_lee 0:b16d94660a33 470 #define DAC_DATL_DATA0_SHIFT 0
Jasper_lee 0:b16d94660a33 471 #define DAC_DATL_DATA0(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATL_DATA0_SHIFT))&DAC_DATL_DATA0_MASK)
Jasper_lee 0:b16d94660a33 472 /* DATH Bit Fields */
Jasper_lee 0:b16d94660a33 473 #define DAC_DATH_DATA1_MASK 0xFu
Jasper_lee 0:b16d94660a33 474 #define DAC_DATH_DATA1_SHIFT 0
Jasper_lee 0:b16d94660a33 475 #define DAC_DATH_DATA1(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATH_DATA1_SHIFT))&DAC_DATH_DATA1_MASK)
Jasper_lee 0:b16d94660a33 476 /* SR Bit Fields */
Jasper_lee 0:b16d94660a33 477 #define DAC_SR_DACBFRPBF_MASK 0x1u
Jasper_lee 0:b16d94660a33 478 #define DAC_SR_DACBFRPBF_SHIFT 0
Jasper_lee 0:b16d94660a33 479 #define DAC_SR_DACBFRPTF_MASK 0x2u
Jasper_lee 0:b16d94660a33 480 #define DAC_SR_DACBFRPTF_SHIFT 1
Jasper_lee 0:b16d94660a33 481 /* C0 Bit Fields */
Jasper_lee 0:b16d94660a33 482 #define DAC_C0_DACBBIEN_MASK 0x1u
Jasper_lee 0:b16d94660a33 483 #define DAC_C0_DACBBIEN_SHIFT 0
Jasper_lee 0:b16d94660a33 484 #define DAC_C0_DACBTIEN_MASK 0x2u
Jasper_lee 0:b16d94660a33 485 #define DAC_C0_DACBTIEN_SHIFT 1
Jasper_lee 0:b16d94660a33 486 #define DAC_C0_LPEN_MASK 0x8u
Jasper_lee 0:b16d94660a33 487 #define DAC_C0_LPEN_SHIFT 3
Jasper_lee 0:b16d94660a33 488 #define DAC_C0_DACSWTRG_MASK 0x10u
Jasper_lee 0:b16d94660a33 489 #define DAC_C0_DACSWTRG_SHIFT 4
Jasper_lee 0:b16d94660a33 490 #define DAC_C0_DACTRGSEL_MASK 0x20u
Jasper_lee 0:b16d94660a33 491 #define DAC_C0_DACTRGSEL_SHIFT 5
Jasper_lee 0:b16d94660a33 492 #define DAC_C0_DACRFS_MASK 0x40u
Jasper_lee 0:b16d94660a33 493 #define DAC_C0_DACRFS_SHIFT 6
Jasper_lee 0:b16d94660a33 494 #define DAC_C0_DACEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 495 #define DAC_C0_DACEN_SHIFT 7
Jasper_lee 0:b16d94660a33 496 /* C1 Bit Fields */
Jasper_lee 0:b16d94660a33 497 #define DAC_C1_DACBFEN_MASK 0x1u
Jasper_lee 0:b16d94660a33 498 #define DAC_C1_DACBFEN_SHIFT 0
Jasper_lee 0:b16d94660a33 499 #define DAC_C1_DACBFMD_MASK 0x4u
Jasper_lee 0:b16d94660a33 500 #define DAC_C1_DACBFMD_SHIFT 2
Jasper_lee 0:b16d94660a33 501 #define DAC_C1_DMAEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 502 #define DAC_C1_DMAEN_SHIFT 7
Jasper_lee 0:b16d94660a33 503 /* C2 Bit Fields */
Jasper_lee 0:b16d94660a33 504 #define DAC_C2_DACBFUP_MASK 0x1u
Jasper_lee 0:b16d94660a33 505 #define DAC_C2_DACBFUP_SHIFT 0
Jasper_lee 0:b16d94660a33 506 #define DAC_C2_DACBFRP_MASK 0x10u
Jasper_lee 0:b16d94660a33 507 #define DAC_C2_DACBFRP_SHIFT 4
Jasper_lee 0:b16d94660a33 508
Jasper_lee 0:b16d94660a33 509 /**
Jasper_lee 0:b16d94660a33 510 * @}
Jasper_lee 0:b16d94660a33 511 */ /* end of group DAC_Register_Masks */
Jasper_lee 0:b16d94660a33 512
Jasper_lee 0:b16d94660a33 513
Jasper_lee 0:b16d94660a33 514 /* DAC - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 515 /** Peripheral DAC0 base address */
Jasper_lee 0:b16d94660a33 516 #define DAC0_BASE (0x4003F000u)
Jasper_lee 0:b16d94660a33 517 /** Peripheral DAC0 base pointer */
Jasper_lee 0:b16d94660a33 518 #define DAC0 ((DAC_Type *)DAC0_BASE)
Jasper_lee 0:b16d94660a33 519 /** Array initializer of DAC peripheral base pointers */
Jasper_lee 0:b16d94660a33 520 #define DAC_BASES { DAC0 }
Jasper_lee 0:b16d94660a33 521
Jasper_lee 0:b16d94660a33 522 /**
Jasper_lee 0:b16d94660a33 523 * @}
Jasper_lee 0:b16d94660a33 524 */ /* end of group DAC_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 525
Jasper_lee 0:b16d94660a33 526
Jasper_lee 0:b16d94660a33 527 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 528 -- DMA Peripheral Access Layer
Jasper_lee 0:b16d94660a33 529 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 530
Jasper_lee 0:b16d94660a33 531 /**
Jasper_lee 0:b16d94660a33 532 * @addtogroup DMA_Peripheral_Access_Layer DMA Peripheral Access Layer
Jasper_lee 0:b16d94660a33 533 * @{
Jasper_lee 0:b16d94660a33 534 */
Jasper_lee 0:b16d94660a33 535
Jasper_lee 0:b16d94660a33 536 /** DMA - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 537 typedef struct {
Jasper_lee 0:b16d94660a33 538 uint8_t RESERVED_0[256];
Jasper_lee 0:b16d94660a33 539 struct { /* offset: 0x100, array step: 0x10 */
Jasper_lee 0:b16d94660a33 540 __IO uint32_t SAR; /**< Source Address Register, array offset: 0x100, array step: 0x10 */
Jasper_lee 0:b16d94660a33 541 __IO uint32_t DAR; /**< Destination Address Register, array offset: 0x104, array step: 0x10 */
Jasper_lee 0:b16d94660a33 542 union { /* offset: 0x108, array step: 0x10 */
Jasper_lee 0:b16d94660a33 543 __IO uint32_t DSR_BCR; /**< DMA Status Register / Byte Count Register, array offset: 0x108, array step: 0x10 */
Jasper_lee 0:b16d94660a33 544 struct { /* offset: 0x108, array step: 0x10 */
Jasper_lee 0:b16d94660a33 545 uint8_t RESERVED_0[3];
Jasper_lee 0:b16d94660a33 546 __IO uint8_t DSR; /**< DMA_DSR0 register...DMA_DSR3 register., array offset: 0x10B, array step: 0x10 */
Jasper_lee 0:b16d94660a33 547 } DMA_DSR_ACCESS8BIT;
Jasper_lee 0:b16d94660a33 548 };
Jasper_lee 0:b16d94660a33 549 __IO uint32_t DCR; /**< DMA Control Register, array offset: 0x10C, array step: 0x10 */
Jasper_lee 0:b16d94660a33 550 } DMA[4];
Jasper_lee 0:b16d94660a33 551 } DMA_Type;
Jasper_lee 0:b16d94660a33 552
Jasper_lee 0:b16d94660a33 553 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 554 -- DMA Register Masks
Jasper_lee 0:b16d94660a33 555 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 556
Jasper_lee 0:b16d94660a33 557 /**
Jasper_lee 0:b16d94660a33 558 * @addtogroup DMA_Register_Masks DMA Register Masks
Jasper_lee 0:b16d94660a33 559 * @{
Jasper_lee 0:b16d94660a33 560 */
Jasper_lee 0:b16d94660a33 561
Jasper_lee 0:b16d94660a33 562 /* SAR Bit Fields */
Jasper_lee 0:b16d94660a33 563 #define DMA_SAR_SAR_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 564 #define DMA_SAR_SAR_SHIFT 0
Jasper_lee 0:b16d94660a33 565 #define DMA_SAR_SAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_SAR_SAR_SHIFT))&DMA_SAR_SAR_MASK)
Jasper_lee 0:b16d94660a33 566 /* DAR Bit Fields */
Jasper_lee 0:b16d94660a33 567 #define DMA_DAR_DAR_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 568 #define DMA_DAR_DAR_SHIFT 0
Jasper_lee 0:b16d94660a33 569 #define DMA_DAR_DAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DAR_DAR_SHIFT))&DMA_DAR_DAR_MASK)
Jasper_lee 0:b16d94660a33 570 /* DSR_BCR Bit Fields */
Jasper_lee 0:b16d94660a33 571 #define DMA_DSR_BCR_BCR_MASK 0xFFFFFFu
Jasper_lee 0:b16d94660a33 572 #define DMA_DSR_BCR_BCR_SHIFT 0
Jasper_lee 0:b16d94660a33 573 #define DMA_DSR_BCR_BCR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_BCR_SHIFT))&DMA_DSR_BCR_BCR_MASK)
Jasper_lee 0:b16d94660a33 574 #define DMA_DSR_BCR_DONE_MASK 0x1000000u
Jasper_lee 0:b16d94660a33 575 #define DMA_DSR_BCR_DONE_SHIFT 24
Jasper_lee 0:b16d94660a33 576 #define DMA_DSR_BCR_BSY_MASK 0x2000000u
Jasper_lee 0:b16d94660a33 577 #define DMA_DSR_BCR_BSY_SHIFT 25
Jasper_lee 0:b16d94660a33 578 #define DMA_DSR_BCR_REQ_MASK 0x4000000u
Jasper_lee 0:b16d94660a33 579 #define DMA_DSR_BCR_REQ_SHIFT 26
Jasper_lee 0:b16d94660a33 580 #define DMA_DSR_BCR_BED_MASK 0x10000000u
Jasper_lee 0:b16d94660a33 581 #define DMA_DSR_BCR_BED_SHIFT 28
Jasper_lee 0:b16d94660a33 582 #define DMA_DSR_BCR_BES_MASK 0x20000000u
Jasper_lee 0:b16d94660a33 583 #define DMA_DSR_BCR_BES_SHIFT 29
Jasper_lee 0:b16d94660a33 584 #define DMA_DSR_BCR_CE_MASK 0x40000000u
Jasper_lee 0:b16d94660a33 585 #define DMA_DSR_BCR_CE_SHIFT 30
Jasper_lee 0:b16d94660a33 586 /* DCR Bit Fields */
Jasper_lee 0:b16d94660a33 587 #define DMA_DCR_LCH2_MASK 0x3u
Jasper_lee 0:b16d94660a33 588 #define DMA_DCR_LCH2_SHIFT 0
Jasper_lee 0:b16d94660a33 589 #define DMA_DCR_LCH2(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH2_SHIFT))&DMA_DCR_LCH2_MASK)
Jasper_lee 0:b16d94660a33 590 #define DMA_DCR_LCH1_MASK 0xCu
Jasper_lee 0:b16d94660a33 591 #define DMA_DCR_LCH1_SHIFT 2
Jasper_lee 0:b16d94660a33 592 #define DMA_DCR_LCH1(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH1_SHIFT))&DMA_DCR_LCH1_MASK)
Jasper_lee 0:b16d94660a33 593 #define DMA_DCR_LINKCC_MASK 0x30u
Jasper_lee 0:b16d94660a33 594 #define DMA_DCR_LINKCC_SHIFT 4
Jasper_lee 0:b16d94660a33 595 #define DMA_DCR_LINKCC(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LINKCC_SHIFT))&DMA_DCR_LINKCC_MASK)
Jasper_lee 0:b16d94660a33 596 #define DMA_DCR_D_REQ_MASK 0x80u
Jasper_lee 0:b16d94660a33 597 #define DMA_DCR_D_REQ_SHIFT 7
Jasper_lee 0:b16d94660a33 598 #define DMA_DCR_DMOD_MASK 0xF00u
Jasper_lee 0:b16d94660a33 599 #define DMA_DCR_DMOD_SHIFT 8
Jasper_lee 0:b16d94660a33 600 #define DMA_DCR_DMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DMOD_SHIFT))&DMA_DCR_DMOD_MASK)
Jasper_lee 0:b16d94660a33 601 #define DMA_DCR_SMOD_MASK 0xF000u
Jasper_lee 0:b16d94660a33 602 #define DMA_DCR_SMOD_SHIFT 12
Jasper_lee 0:b16d94660a33 603 #define DMA_DCR_SMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SMOD_SHIFT))&DMA_DCR_SMOD_MASK)
Jasper_lee 0:b16d94660a33 604 #define DMA_DCR_START_MASK 0x10000u
Jasper_lee 0:b16d94660a33 605 #define DMA_DCR_START_SHIFT 16
Jasper_lee 0:b16d94660a33 606 #define DMA_DCR_DSIZE_MASK 0x60000u
Jasper_lee 0:b16d94660a33 607 #define DMA_DCR_DSIZE_SHIFT 17
Jasper_lee 0:b16d94660a33 608 #define DMA_DCR_DSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DSIZE_SHIFT))&DMA_DCR_DSIZE_MASK)
Jasper_lee 0:b16d94660a33 609 #define DMA_DCR_DINC_MASK 0x80000u
Jasper_lee 0:b16d94660a33 610 #define DMA_DCR_DINC_SHIFT 19
Jasper_lee 0:b16d94660a33 611 #define DMA_DCR_SSIZE_MASK 0x300000u
Jasper_lee 0:b16d94660a33 612 #define DMA_DCR_SSIZE_SHIFT 20
Jasper_lee 0:b16d94660a33 613 #define DMA_DCR_SSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SSIZE_SHIFT))&DMA_DCR_SSIZE_MASK)
Jasper_lee 0:b16d94660a33 614 #define DMA_DCR_SINC_MASK 0x400000u
Jasper_lee 0:b16d94660a33 615 #define DMA_DCR_SINC_SHIFT 22
Jasper_lee 0:b16d94660a33 616 #define DMA_DCR_EADREQ_MASK 0x800000u
Jasper_lee 0:b16d94660a33 617 #define DMA_DCR_EADREQ_SHIFT 23
Jasper_lee 0:b16d94660a33 618 #define DMA_DCR_AA_MASK 0x10000000u
Jasper_lee 0:b16d94660a33 619 #define DMA_DCR_AA_SHIFT 28
Jasper_lee 0:b16d94660a33 620 #define DMA_DCR_CS_MASK 0x20000000u
Jasper_lee 0:b16d94660a33 621 #define DMA_DCR_CS_SHIFT 29
Jasper_lee 0:b16d94660a33 622 #define DMA_DCR_ERQ_MASK 0x40000000u
Jasper_lee 0:b16d94660a33 623 #define DMA_DCR_ERQ_SHIFT 30
Jasper_lee 0:b16d94660a33 624 #define DMA_DCR_EINT_MASK 0x80000000u
Jasper_lee 0:b16d94660a33 625 #define DMA_DCR_EINT_SHIFT 31
Jasper_lee 0:b16d94660a33 626
Jasper_lee 0:b16d94660a33 627 /**
Jasper_lee 0:b16d94660a33 628 * @}
Jasper_lee 0:b16d94660a33 629 */ /* end of group DMA_Register_Masks */
Jasper_lee 0:b16d94660a33 630
Jasper_lee 0:b16d94660a33 631
Jasper_lee 0:b16d94660a33 632 /* DMA - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 633 /** Peripheral DMA base address */
Jasper_lee 0:b16d94660a33 634 #define DMA_BASE (0x40008000u)
Jasper_lee 0:b16d94660a33 635 /** Peripheral DMA base pointer */
Jasper_lee 0:b16d94660a33 636 #define DMA0 ((DMA_Type *)DMA_BASE)
Jasper_lee 0:b16d94660a33 637 /** Array initializer of DMA peripheral base pointers */
Jasper_lee 0:b16d94660a33 638 #define DMA_BASES { DMA0 }
Jasper_lee 0:b16d94660a33 639
Jasper_lee 0:b16d94660a33 640 /**
Jasper_lee 0:b16d94660a33 641 * @}
Jasper_lee 0:b16d94660a33 642 */ /* end of group DMA_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 643
Jasper_lee 0:b16d94660a33 644
Jasper_lee 0:b16d94660a33 645 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 646 -- DMAMUX Peripheral Access Layer
Jasper_lee 0:b16d94660a33 647 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 648
Jasper_lee 0:b16d94660a33 649 /**
Jasper_lee 0:b16d94660a33 650 * @addtogroup DMAMUX_Peripheral_Access_Layer DMAMUX Peripheral Access Layer
Jasper_lee 0:b16d94660a33 651 * @{
Jasper_lee 0:b16d94660a33 652 */
Jasper_lee 0:b16d94660a33 653
Jasper_lee 0:b16d94660a33 654 /** DMAMUX - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 655 typedef struct {
Jasper_lee 0:b16d94660a33 656 __IO uint8_t CHCFG[4]; /**< Channel Configuration register, array offset: 0x0, array step: 0x1 */
Jasper_lee 0:b16d94660a33 657 } DMAMUX_Type;
Jasper_lee 0:b16d94660a33 658
Jasper_lee 0:b16d94660a33 659 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 660 -- DMAMUX Register Masks
Jasper_lee 0:b16d94660a33 661 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 662
Jasper_lee 0:b16d94660a33 663 /**
Jasper_lee 0:b16d94660a33 664 * @addtogroup DMAMUX_Register_Masks DMAMUX Register Masks
Jasper_lee 0:b16d94660a33 665 * @{
Jasper_lee 0:b16d94660a33 666 */
Jasper_lee 0:b16d94660a33 667
Jasper_lee 0:b16d94660a33 668 /* CHCFG Bit Fields */
Jasper_lee 0:b16d94660a33 669 #define DMAMUX_CHCFG_SOURCE_MASK 0x3Fu
Jasper_lee 0:b16d94660a33 670 #define DMAMUX_CHCFG_SOURCE_SHIFT 0
Jasper_lee 0:b16d94660a33 671 #define DMAMUX_CHCFG_SOURCE(x) (((uint8_t)(((uint8_t)(x))<<DMAMUX_CHCFG_SOURCE_SHIFT))&DMAMUX_CHCFG_SOURCE_MASK)
Jasper_lee 0:b16d94660a33 672 #define DMAMUX_CHCFG_TRIG_MASK 0x40u
Jasper_lee 0:b16d94660a33 673 #define DMAMUX_CHCFG_TRIG_SHIFT 6
Jasper_lee 0:b16d94660a33 674 #define DMAMUX_CHCFG_ENBL_MASK 0x80u
Jasper_lee 0:b16d94660a33 675 #define DMAMUX_CHCFG_ENBL_SHIFT 7
Jasper_lee 0:b16d94660a33 676
Jasper_lee 0:b16d94660a33 677 /**
Jasper_lee 0:b16d94660a33 678 * @}
Jasper_lee 0:b16d94660a33 679 */ /* end of group DMAMUX_Register_Masks */
Jasper_lee 0:b16d94660a33 680
Jasper_lee 0:b16d94660a33 681
Jasper_lee 0:b16d94660a33 682 /* DMAMUX - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 683 /** Peripheral DMAMUX0 base address */
Jasper_lee 0:b16d94660a33 684 #define DMAMUX0_BASE (0x40021000u)
Jasper_lee 0:b16d94660a33 685 /** Peripheral DMAMUX0 base pointer */
Jasper_lee 0:b16d94660a33 686 #define DMAMUX0 ((DMAMUX_Type *)DMAMUX0_BASE)
Jasper_lee 0:b16d94660a33 687 /** Array initializer of DMAMUX peripheral base pointers */
Jasper_lee 0:b16d94660a33 688 #define DMAMUX_BASES { DMAMUX0 }
Jasper_lee 0:b16d94660a33 689
Jasper_lee 0:b16d94660a33 690 /**
Jasper_lee 0:b16d94660a33 691 * @}
Jasper_lee 0:b16d94660a33 692 */ /* end of group DMAMUX_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 693
Jasper_lee 0:b16d94660a33 694
Jasper_lee 0:b16d94660a33 695 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 696 -- FGPIO Peripheral Access Layer
Jasper_lee 0:b16d94660a33 697 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 698
Jasper_lee 0:b16d94660a33 699 /**
Jasper_lee 0:b16d94660a33 700 * @addtogroup FGPIO_Peripheral_Access_Layer FGPIO Peripheral Access Layer
Jasper_lee 0:b16d94660a33 701 * @{
Jasper_lee 0:b16d94660a33 702 */
Jasper_lee 0:b16d94660a33 703
Jasper_lee 0:b16d94660a33 704 /** FGPIO - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 705 typedef struct {
Jasper_lee 0:b16d94660a33 706 __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 707 __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 708 __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 709 __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
Jasper_lee 0:b16d94660a33 710 __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
Jasper_lee 0:b16d94660a33 711 __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
Jasper_lee 0:b16d94660a33 712 } FGPIO_Type;
Jasper_lee 0:b16d94660a33 713
Jasper_lee 0:b16d94660a33 714 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 715 -- FGPIO Register Masks
Jasper_lee 0:b16d94660a33 716 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 717
Jasper_lee 0:b16d94660a33 718 /**
Jasper_lee 0:b16d94660a33 719 * @addtogroup FGPIO_Register_Masks FGPIO Register Masks
Jasper_lee 0:b16d94660a33 720 * @{
Jasper_lee 0:b16d94660a33 721 */
Jasper_lee 0:b16d94660a33 722
Jasper_lee 0:b16d94660a33 723 /* PDOR Bit Fields */
Jasper_lee 0:b16d94660a33 724 #define FGPIO_PDOR_PDO_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 725 #define FGPIO_PDOR_PDO_SHIFT 0
Jasper_lee 0:b16d94660a33 726 #define FGPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDOR_PDO_SHIFT))&FGPIO_PDOR_PDO_MASK)
Jasper_lee 0:b16d94660a33 727 /* PSOR Bit Fields */
Jasper_lee 0:b16d94660a33 728 #define FGPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 729 #define FGPIO_PSOR_PTSO_SHIFT 0
Jasper_lee 0:b16d94660a33 730 #define FGPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PSOR_PTSO_SHIFT))&FGPIO_PSOR_PTSO_MASK)
Jasper_lee 0:b16d94660a33 731 /* PCOR Bit Fields */
Jasper_lee 0:b16d94660a33 732 #define FGPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 733 #define FGPIO_PCOR_PTCO_SHIFT 0
Jasper_lee 0:b16d94660a33 734 #define FGPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PCOR_PTCO_SHIFT))&FGPIO_PCOR_PTCO_MASK)
Jasper_lee 0:b16d94660a33 735 /* PTOR Bit Fields */
Jasper_lee 0:b16d94660a33 736 #define FGPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 737 #define FGPIO_PTOR_PTTO_SHIFT 0
Jasper_lee 0:b16d94660a33 738 #define FGPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PTOR_PTTO_SHIFT))&FGPIO_PTOR_PTTO_MASK)
Jasper_lee 0:b16d94660a33 739 /* PDIR Bit Fields */
Jasper_lee 0:b16d94660a33 740 #define FGPIO_PDIR_PDI_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 741 #define FGPIO_PDIR_PDI_SHIFT 0
Jasper_lee 0:b16d94660a33 742 #define FGPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDIR_PDI_SHIFT))&FGPIO_PDIR_PDI_MASK)
Jasper_lee 0:b16d94660a33 743 /* PDDR Bit Fields */
Jasper_lee 0:b16d94660a33 744 #define FGPIO_PDDR_PDD_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 745 #define FGPIO_PDDR_PDD_SHIFT 0
Jasper_lee 0:b16d94660a33 746 #define FGPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDDR_PDD_SHIFT))&FGPIO_PDDR_PDD_MASK)
Jasper_lee 0:b16d94660a33 747
Jasper_lee 0:b16d94660a33 748 /**
Jasper_lee 0:b16d94660a33 749 * @}
Jasper_lee 0:b16d94660a33 750 */ /* end of group FGPIO_Register_Masks */
Jasper_lee 0:b16d94660a33 751
Jasper_lee 0:b16d94660a33 752
Jasper_lee 0:b16d94660a33 753 /* FGPIO - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 754 /** Peripheral FPTA base address */
Jasper_lee 0:b16d94660a33 755 #define FPTA_BASE (0xF80FF000u)
Jasper_lee 0:b16d94660a33 756 /** Peripheral FPTA base pointer */
Jasper_lee 0:b16d94660a33 757 #define FPTA ((FGPIO_Type *)FPTA_BASE)
Jasper_lee 0:b16d94660a33 758 /** Peripheral FPTB base address */
Jasper_lee 0:b16d94660a33 759 #define FPTB_BASE (0xF80FF040u)
Jasper_lee 0:b16d94660a33 760 /** Peripheral FPTB base pointer */
Jasper_lee 0:b16d94660a33 761 #define FPTB ((FGPIO_Type *)FPTB_BASE)
Jasper_lee 0:b16d94660a33 762 /** Array initializer of FGPIO peripheral base pointers */
Jasper_lee 0:b16d94660a33 763 #define FGPIO_BASES { FPTA, FPTB }
Jasper_lee 0:b16d94660a33 764
Jasper_lee 0:b16d94660a33 765 /**
Jasper_lee 0:b16d94660a33 766 * @}
Jasper_lee 0:b16d94660a33 767 */ /* end of group FGPIO_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 768
Jasper_lee 0:b16d94660a33 769
Jasper_lee 0:b16d94660a33 770 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 771 -- FTFA Peripheral Access Layer
Jasper_lee 0:b16d94660a33 772 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 773
Jasper_lee 0:b16d94660a33 774 /**
Jasper_lee 0:b16d94660a33 775 * @addtogroup FTFA_Peripheral_Access_Layer FTFA Peripheral Access Layer
Jasper_lee 0:b16d94660a33 776 * @{
Jasper_lee 0:b16d94660a33 777 */
Jasper_lee 0:b16d94660a33 778
Jasper_lee 0:b16d94660a33 779 /** FTFA - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 780 typedef struct {
Jasper_lee 0:b16d94660a33 781 __IO uint8_t FSTAT; /**< Flash Status Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 782 __IO uint8_t FCNFG; /**< Flash Configuration Register, offset: 0x1 */
Jasper_lee 0:b16d94660a33 783 __I uint8_t FSEC; /**< Flash Security Register, offset: 0x2 */
Jasper_lee 0:b16d94660a33 784 __I uint8_t FOPT; /**< Flash Option Register, offset: 0x3 */
Jasper_lee 0:b16d94660a33 785 __IO uint8_t FCCOB3; /**< Flash Common Command Object Registers, offset: 0x4 */
Jasper_lee 0:b16d94660a33 786 __IO uint8_t FCCOB2; /**< Flash Common Command Object Registers, offset: 0x5 */
Jasper_lee 0:b16d94660a33 787 __IO uint8_t FCCOB1; /**< Flash Common Command Object Registers, offset: 0x6 */
Jasper_lee 0:b16d94660a33 788 __IO uint8_t FCCOB0; /**< Flash Common Command Object Registers, offset: 0x7 */
Jasper_lee 0:b16d94660a33 789 __IO uint8_t FCCOB7; /**< Flash Common Command Object Registers, offset: 0x8 */
Jasper_lee 0:b16d94660a33 790 __IO uint8_t FCCOB6; /**< Flash Common Command Object Registers, offset: 0x9 */
Jasper_lee 0:b16d94660a33 791 __IO uint8_t FCCOB5; /**< Flash Common Command Object Registers, offset: 0xA */
Jasper_lee 0:b16d94660a33 792 __IO uint8_t FCCOB4; /**< Flash Common Command Object Registers, offset: 0xB */
Jasper_lee 0:b16d94660a33 793 __IO uint8_t FCCOBB; /**< Flash Common Command Object Registers, offset: 0xC */
Jasper_lee 0:b16d94660a33 794 __IO uint8_t FCCOBA; /**< Flash Common Command Object Registers, offset: 0xD */
Jasper_lee 0:b16d94660a33 795 __IO uint8_t FCCOB9; /**< Flash Common Command Object Registers, offset: 0xE */
Jasper_lee 0:b16d94660a33 796 __IO uint8_t FCCOB8; /**< Flash Common Command Object Registers, offset: 0xF */
Jasper_lee 0:b16d94660a33 797 __IO uint8_t FPROT3; /**< Program Flash Protection Registers, offset: 0x10 */
Jasper_lee 0:b16d94660a33 798 __IO uint8_t FPROT2; /**< Program Flash Protection Registers, offset: 0x11 */
Jasper_lee 0:b16d94660a33 799 __IO uint8_t FPROT1; /**< Program Flash Protection Registers, offset: 0x12 */
Jasper_lee 0:b16d94660a33 800 __IO uint8_t FPROT0; /**< Program Flash Protection Registers, offset: 0x13 */
Jasper_lee 0:b16d94660a33 801 } FTFA_Type;
Jasper_lee 0:b16d94660a33 802
Jasper_lee 0:b16d94660a33 803 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 804 -- FTFA Register Masks
Jasper_lee 0:b16d94660a33 805 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 806
Jasper_lee 0:b16d94660a33 807 /**
Jasper_lee 0:b16d94660a33 808 * @addtogroup FTFA_Register_Masks FTFA Register Masks
Jasper_lee 0:b16d94660a33 809 * @{
Jasper_lee 0:b16d94660a33 810 */
Jasper_lee 0:b16d94660a33 811
Jasper_lee 0:b16d94660a33 812 /* FSTAT Bit Fields */
Jasper_lee 0:b16d94660a33 813 #define FTFA_FSTAT_MGSTAT0_MASK 0x1u
Jasper_lee 0:b16d94660a33 814 #define FTFA_FSTAT_MGSTAT0_SHIFT 0
Jasper_lee 0:b16d94660a33 815 #define FTFA_FSTAT_FPVIOL_MASK 0x10u
Jasper_lee 0:b16d94660a33 816 #define FTFA_FSTAT_FPVIOL_SHIFT 4
Jasper_lee 0:b16d94660a33 817 #define FTFA_FSTAT_ACCERR_MASK 0x20u
Jasper_lee 0:b16d94660a33 818 #define FTFA_FSTAT_ACCERR_SHIFT 5
Jasper_lee 0:b16d94660a33 819 #define FTFA_FSTAT_RDCOLERR_MASK 0x40u
Jasper_lee 0:b16d94660a33 820 #define FTFA_FSTAT_RDCOLERR_SHIFT 6
Jasper_lee 0:b16d94660a33 821 #define FTFA_FSTAT_CCIF_MASK 0x80u
Jasper_lee 0:b16d94660a33 822 #define FTFA_FSTAT_CCIF_SHIFT 7
Jasper_lee 0:b16d94660a33 823 /* FCNFG Bit Fields */
Jasper_lee 0:b16d94660a33 824 #define FTFA_FCNFG_ERSSUSP_MASK 0x10u
Jasper_lee 0:b16d94660a33 825 #define FTFA_FCNFG_ERSSUSP_SHIFT 4
Jasper_lee 0:b16d94660a33 826 #define FTFA_FCNFG_ERSAREQ_MASK 0x20u
Jasper_lee 0:b16d94660a33 827 #define FTFA_FCNFG_ERSAREQ_SHIFT 5
Jasper_lee 0:b16d94660a33 828 #define FTFA_FCNFG_RDCOLLIE_MASK 0x40u
Jasper_lee 0:b16d94660a33 829 #define FTFA_FCNFG_RDCOLLIE_SHIFT 6
Jasper_lee 0:b16d94660a33 830 #define FTFA_FCNFG_CCIE_MASK 0x80u
Jasper_lee 0:b16d94660a33 831 #define FTFA_FCNFG_CCIE_SHIFT 7
Jasper_lee 0:b16d94660a33 832 /* FSEC Bit Fields */
Jasper_lee 0:b16d94660a33 833 #define FTFA_FSEC_SEC_MASK 0x3u
Jasper_lee 0:b16d94660a33 834 #define FTFA_FSEC_SEC_SHIFT 0
Jasper_lee 0:b16d94660a33 835 #define FTFA_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_SEC_SHIFT))&FTFA_FSEC_SEC_MASK)
Jasper_lee 0:b16d94660a33 836 #define FTFA_FSEC_FSLACC_MASK 0xCu
Jasper_lee 0:b16d94660a33 837 #define FTFA_FSEC_FSLACC_SHIFT 2
Jasper_lee 0:b16d94660a33 838 #define FTFA_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_FSLACC_SHIFT))&FTFA_FSEC_FSLACC_MASK)
Jasper_lee 0:b16d94660a33 839 #define FTFA_FSEC_MEEN_MASK 0x30u
Jasper_lee 0:b16d94660a33 840 #define FTFA_FSEC_MEEN_SHIFT 4
Jasper_lee 0:b16d94660a33 841 #define FTFA_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_MEEN_SHIFT))&FTFA_FSEC_MEEN_MASK)
Jasper_lee 0:b16d94660a33 842 #define FTFA_FSEC_KEYEN_MASK 0xC0u
Jasper_lee 0:b16d94660a33 843 #define FTFA_FSEC_KEYEN_SHIFT 6
Jasper_lee 0:b16d94660a33 844 #define FTFA_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_KEYEN_SHIFT))&FTFA_FSEC_KEYEN_MASK)
Jasper_lee 0:b16d94660a33 845 /* FOPT Bit Fields */
Jasper_lee 0:b16d94660a33 846 #define FTFA_FOPT_OPT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 847 #define FTFA_FOPT_OPT_SHIFT 0
Jasper_lee 0:b16d94660a33 848 #define FTFA_FOPT_OPT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FOPT_OPT_SHIFT))&FTFA_FOPT_OPT_MASK)
Jasper_lee 0:b16d94660a33 849 /* FCCOB3 Bit Fields */
Jasper_lee 0:b16d94660a33 850 #define FTFA_FCCOB3_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 851 #define FTFA_FCCOB3_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 852 #define FTFA_FCCOB3_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB3_CCOBn_SHIFT))&FTFA_FCCOB3_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 853 /* FCCOB2 Bit Fields */
Jasper_lee 0:b16d94660a33 854 #define FTFA_FCCOB2_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 855 #define FTFA_FCCOB2_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 856 #define FTFA_FCCOB2_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB2_CCOBn_SHIFT))&FTFA_FCCOB2_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 857 /* FCCOB1 Bit Fields */
Jasper_lee 0:b16d94660a33 858 #define FTFA_FCCOB1_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 859 #define FTFA_FCCOB1_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 860 #define FTFA_FCCOB1_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB1_CCOBn_SHIFT))&FTFA_FCCOB1_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 861 /* FCCOB0 Bit Fields */
Jasper_lee 0:b16d94660a33 862 #define FTFA_FCCOB0_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 863 #define FTFA_FCCOB0_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 864 #define FTFA_FCCOB0_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB0_CCOBn_SHIFT))&FTFA_FCCOB0_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 865 /* FCCOB7 Bit Fields */
Jasper_lee 0:b16d94660a33 866 #define FTFA_FCCOB7_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 867 #define FTFA_FCCOB7_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 868 #define FTFA_FCCOB7_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB7_CCOBn_SHIFT))&FTFA_FCCOB7_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 869 /* FCCOB6 Bit Fields */
Jasper_lee 0:b16d94660a33 870 #define FTFA_FCCOB6_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 871 #define FTFA_FCCOB6_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 872 #define FTFA_FCCOB6_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB6_CCOBn_SHIFT))&FTFA_FCCOB6_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 873 /* FCCOB5 Bit Fields */
Jasper_lee 0:b16d94660a33 874 #define FTFA_FCCOB5_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 875 #define FTFA_FCCOB5_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 876 #define FTFA_FCCOB5_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB5_CCOBn_SHIFT))&FTFA_FCCOB5_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 877 /* FCCOB4 Bit Fields */
Jasper_lee 0:b16d94660a33 878 #define FTFA_FCCOB4_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 879 #define FTFA_FCCOB4_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 880 #define FTFA_FCCOB4_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB4_CCOBn_SHIFT))&FTFA_FCCOB4_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 881 /* FCCOBB Bit Fields */
Jasper_lee 0:b16d94660a33 882 #define FTFA_FCCOBB_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 883 #define FTFA_FCCOBB_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 884 #define FTFA_FCCOBB_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBB_CCOBn_SHIFT))&FTFA_FCCOBB_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 885 /* FCCOBA Bit Fields */
Jasper_lee 0:b16d94660a33 886 #define FTFA_FCCOBA_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 887 #define FTFA_FCCOBA_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 888 #define FTFA_FCCOBA_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBA_CCOBn_SHIFT))&FTFA_FCCOBA_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 889 /* FCCOB9 Bit Fields */
Jasper_lee 0:b16d94660a33 890 #define FTFA_FCCOB9_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 891 #define FTFA_FCCOB9_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 892 #define FTFA_FCCOB9_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB9_CCOBn_SHIFT))&FTFA_FCCOB9_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 893 /* FCCOB8 Bit Fields */
Jasper_lee 0:b16d94660a33 894 #define FTFA_FCCOB8_CCOBn_MASK 0xFFu
Jasper_lee 0:b16d94660a33 895 #define FTFA_FCCOB8_CCOBn_SHIFT 0
Jasper_lee 0:b16d94660a33 896 #define FTFA_FCCOB8_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB8_CCOBn_SHIFT))&FTFA_FCCOB8_CCOBn_MASK)
Jasper_lee 0:b16d94660a33 897 /* FPROT3 Bit Fields */
Jasper_lee 0:b16d94660a33 898 #define FTFA_FPROT3_PROT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 899 #define FTFA_FPROT3_PROT_SHIFT 0
Jasper_lee 0:b16d94660a33 900 #define FTFA_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT3_PROT_SHIFT))&FTFA_FPROT3_PROT_MASK)
Jasper_lee 0:b16d94660a33 901 /* FPROT2 Bit Fields */
Jasper_lee 0:b16d94660a33 902 #define FTFA_FPROT2_PROT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 903 #define FTFA_FPROT2_PROT_SHIFT 0
Jasper_lee 0:b16d94660a33 904 #define FTFA_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT2_PROT_SHIFT))&FTFA_FPROT2_PROT_MASK)
Jasper_lee 0:b16d94660a33 905 /* FPROT1 Bit Fields */
Jasper_lee 0:b16d94660a33 906 #define FTFA_FPROT1_PROT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 907 #define FTFA_FPROT1_PROT_SHIFT 0
Jasper_lee 0:b16d94660a33 908 #define FTFA_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT1_PROT_SHIFT))&FTFA_FPROT1_PROT_MASK)
Jasper_lee 0:b16d94660a33 909 /* FPROT0 Bit Fields */
Jasper_lee 0:b16d94660a33 910 #define FTFA_FPROT0_PROT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 911 #define FTFA_FPROT0_PROT_SHIFT 0
Jasper_lee 0:b16d94660a33 912 #define FTFA_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT0_PROT_SHIFT))&FTFA_FPROT0_PROT_MASK)
Jasper_lee 0:b16d94660a33 913
Jasper_lee 0:b16d94660a33 914 /**
Jasper_lee 0:b16d94660a33 915 * @}
Jasper_lee 0:b16d94660a33 916 */ /* end of group FTFA_Register_Masks */
Jasper_lee 0:b16d94660a33 917
Jasper_lee 0:b16d94660a33 918
Jasper_lee 0:b16d94660a33 919 /* FTFA - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 920 /** Peripheral FTFA base address */
Jasper_lee 0:b16d94660a33 921 #define FTFA_BASE (0x40020000u)
Jasper_lee 0:b16d94660a33 922 /** Peripheral FTFA base pointer */
Jasper_lee 0:b16d94660a33 923 #define FTFA ((FTFA_Type *)FTFA_BASE)
Jasper_lee 0:b16d94660a33 924 /** Array initializer of FTFA peripheral base pointers */
Jasper_lee 0:b16d94660a33 925 #define FTFA_BASES { FTFA }
Jasper_lee 0:b16d94660a33 926
Jasper_lee 0:b16d94660a33 927 /**
Jasper_lee 0:b16d94660a33 928 * @}
Jasper_lee 0:b16d94660a33 929 */ /* end of group FTFA_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 930
Jasper_lee 0:b16d94660a33 931
Jasper_lee 0:b16d94660a33 932 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 933 -- GPIO Peripheral Access Layer
Jasper_lee 0:b16d94660a33 934 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 935
Jasper_lee 0:b16d94660a33 936 /**
Jasper_lee 0:b16d94660a33 937 * @addtogroup GPIO_Peripheral_Access_Layer GPIO Peripheral Access Layer
Jasper_lee 0:b16d94660a33 938 * @{
Jasper_lee 0:b16d94660a33 939 */
Jasper_lee 0:b16d94660a33 940
Jasper_lee 0:b16d94660a33 941 /** GPIO - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 942 typedef struct {
Jasper_lee 0:b16d94660a33 943 __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 944 __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 945 __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 946 __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
Jasper_lee 0:b16d94660a33 947 __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
Jasper_lee 0:b16d94660a33 948 __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
Jasper_lee 0:b16d94660a33 949 } GPIO_Type;
Jasper_lee 0:b16d94660a33 950
Jasper_lee 0:b16d94660a33 951 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 952 -- GPIO Register Masks
Jasper_lee 0:b16d94660a33 953 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 954
Jasper_lee 0:b16d94660a33 955 /**
Jasper_lee 0:b16d94660a33 956 * @addtogroup GPIO_Register_Masks GPIO Register Masks
Jasper_lee 0:b16d94660a33 957 * @{
Jasper_lee 0:b16d94660a33 958 */
Jasper_lee 0:b16d94660a33 959
Jasper_lee 0:b16d94660a33 960 /* PDOR Bit Fields */
Jasper_lee 0:b16d94660a33 961 #define GPIO_PDOR_PDO_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 962 #define GPIO_PDOR_PDO_SHIFT 0
Jasper_lee 0:b16d94660a33 963 #define GPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDOR_PDO_SHIFT))&GPIO_PDOR_PDO_MASK)
Jasper_lee 0:b16d94660a33 964 /* PSOR Bit Fields */
Jasper_lee 0:b16d94660a33 965 #define GPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 966 #define GPIO_PSOR_PTSO_SHIFT 0
Jasper_lee 0:b16d94660a33 967 #define GPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PSOR_PTSO_SHIFT))&GPIO_PSOR_PTSO_MASK)
Jasper_lee 0:b16d94660a33 968 /* PCOR Bit Fields */
Jasper_lee 0:b16d94660a33 969 #define GPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 970 #define GPIO_PCOR_PTCO_SHIFT 0
Jasper_lee 0:b16d94660a33 971 #define GPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PCOR_PTCO_SHIFT))&GPIO_PCOR_PTCO_MASK)
Jasper_lee 0:b16d94660a33 972 /* PTOR Bit Fields */
Jasper_lee 0:b16d94660a33 973 #define GPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 974 #define GPIO_PTOR_PTTO_SHIFT 0
Jasper_lee 0:b16d94660a33 975 #define GPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PTOR_PTTO_SHIFT))&GPIO_PTOR_PTTO_MASK)
Jasper_lee 0:b16d94660a33 976 /* PDIR Bit Fields */
Jasper_lee 0:b16d94660a33 977 #define GPIO_PDIR_PDI_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 978 #define GPIO_PDIR_PDI_SHIFT 0
Jasper_lee 0:b16d94660a33 979 #define GPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDIR_PDI_SHIFT))&GPIO_PDIR_PDI_MASK)
Jasper_lee 0:b16d94660a33 980 /* PDDR Bit Fields */
Jasper_lee 0:b16d94660a33 981 #define GPIO_PDDR_PDD_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 982 #define GPIO_PDDR_PDD_SHIFT 0
Jasper_lee 0:b16d94660a33 983 #define GPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDDR_PDD_SHIFT))&GPIO_PDDR_PDD_MASK)
Jasper_lee 0:b16d94660a33 984
Jasper_lee 0:b16d94660a33 985 /**
Jasper_lee 0:b16d94660a33 986 * @}
Jasper_lee 0:b16d94660a33 987 */ /* end of group GPIO_Register_Masks */
Jasper_lee 0:b16d94660a33 988
Jasper_lee 0:b16d94660a33 989
Jasper_lee 0:b16d94660a33 990 /* GPIO - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 991 /** Peripheral PTA base address */
Jasper_lee 0:b16d94660a33 992 #define PTA_BASE (0x400FF000u)
Jasper_lee 0:b16d94660a33 993 /** Peripheral PTA base pointer */
Jasper_lee 0:b16d94660a33 994 #define PTA ((GPIO_Type *)PTA_BASE)
Jasper_lee 0:b16d94660a33 995 /** Peripheral PTB base address */
Jasper_lee 0:b16d94660a33 996 #define PTB_BASE (0x400FF040u)
Jasper_lee 0:b16d94660a33 997 /** Peripheral PTB base pointer */
Jasper_lee 0:b16d94660a33 998 #define PTB ((GPIO_Type *)PTB_BASE)
Jasper_lee 0:b16d94660a33 999 /** Array initializer of GPIO peripheral base pointers */
Jasper_lee 0:b16d94660a33 1000 #define GPIO_BASES { PTA, PTB }
Jasper_lee 0:b16d94660a33 1001
Jasper_lee 0:b16d94660a33 1002 /**
Jasper_lee 0:b16d94660a33 1003 * @}
Jasper_lee 0:b16d94660a33 1004 */ /* end of group GPIO_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1005
Jasper_lee 0:b16d94660a33 1006
Jasper_lee 0:b16d94660a33 1007 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1008 -- I2C Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1009 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1010
Jasper_lee 0:b16d94660a33 1011 /**
Jasper_lee 0:b16d94660a33 1012 * @addtogroup I2C_Peripheral_Access_Layer I2C Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1013 * @{
Jasper_lee 0:b16d94660a33 1014 */
Jasper_lee 0:b16d94660a33 1015
Jasper_lee 0:b16d94660a33 1016 /** I2C - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1017 typedef struct {
Jasper_lee 0:b16d94660a33 1018 __IO uint8_t A1; /**< I2C Address Register 1, offset: 0x0 */
Jasper_lee 0:b16d94660a33 1019 __IO uint8_t F; /**< I2C Frequency Divider register, offset: 0x1 */
Jasper_lee 0:b16d94660a33 1020 __IO uint8_t C1; /**< I2C Control Register 1, offset: 0x2 */
Jasper_lee 0:b16d94660a33 1021 __IO uint8_t S; /**< I2C Status register, offset: 0x3 */
Jasper_lee 0:b16d94660a33 1022 __IO uint8_t D; /**< I2C Data I/O register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 1023 __IO uint8_t C2; /**< I2C Control Register 2, offset: 0x5 */
Jasper_lee 0:b16d94660a33 1024 __IO uint8_t FLT; /**< I2C Programmable Input Glitch Filter register, offset: 0x6 */
Jasper_lee 0:b16d94660a33 1025 __IO uint8_t RA; /**< I2C Range Address register, offset: 0x7 */
Jasper_lee 0:b16d94660a33 1026 __IO uint8_t SMB; /**< I2C SMBus Control and Status register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 1027 __IO uint8_t A2; /**< I2C Address Register 2, offset: 0x9 */
Jasper_lee 0:b16d94660a33 1028 __IO uint8_t SLTH; /**< I2C SCL Low Timeout Register High, offset: 0xA */
Jasper_lee 0:b16d94660a33 1029 __IO uint8_t SLTL; /**< I2C SCL Low Timeout Register Low, offset: 0xB */
Jasper_lee 0:b16d94660a33 1030 } I2C_Type;
Jasper_lee 0:b16d94660a33 1031
Jasper_lee 0:b16d94660a33 1032 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1033 -- I2C Register Masks
Jasper_lee 0:b16d94660a33 1034 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1035
Jasper_lee 0:b16d94660a33 1036 /**
Jasper_lee 0:b16d94660a33 1037 * @addtogroup I2C_Register_Masks I2C Register Masks
Jasper_lee 0:b16d94660a33 1038 * @{
Jasper_lee 0:b16d94660a33 1039 */
Jasper_lee 0:b16d94660a33 1040
Jasper_lee 0:b16d94660a33 1041 /* A1 Bit Fields */
Jasper_lee 0:b16d94660a33 1042 #define I2C_A1_AD_MASK 0xFEu
Jasper_lee 0:b16d94660a33 1043 #define I2C_A1_AD_SHIFT 1
Jasper_lee 0:b16d94660a33 1044 #define I2C_A1_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A1_AD_SHIFT))&I2C_A1_AD_MASK)
Jasper_lee 0:b16d94660a33 1045 /* F Bit Fields */
Jasper_lee 0:b16d94660a33 1046 #define I2C_F_ICR_MASK 0x3Fu
Jasper_lee 0:b16d94660a33 1047 #define I2C_F_ICR_SHIFT 0
Jasper_lee 0:b16d94660a33 1048 #define I2C_F_ICR(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_ICR_SHIFT))&I2C_F_ICR_MASK)
Jasper_lee 0:b16d94660a33 1049 #define I2C_F_MULT_MASK 0xC0u
Jasper_lee 0:b16d94660a33 1050 #define I2C_F_MULT_SHIFT 6
Jasper_lee 0:b16d94660a33 1051 #define I2C_F_MULT(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_MULT_SHIFT))&I2C_F_MULT_MASK)
Jasper_lee 0:b16d94660a33 1052 /* C1 Bit Fields */
Jasper_lee 0:b16d94660a33 1053 #define I2C_C1_DMAEN_MASK 0x1u
Jasper_lee 0:b16d94660a33 1054 #define I2C_C1_DMAEN_SHIFT 0
Jasper_lee 0:b16d94660a33 1055 #define I2C_C1_WUEN_MASK 0x2u
Jasper_lee 0:b16d94660a33 1056 #define I2C_C1_WUEN_SHIFT 1
Jasper_lee 0:b16d94660a33 1057 #define I2C_C1_RSTA_MASK 0x4u
Jasper_lee 0:b16d94660a33 1058 #define I2C_C1_RSTA_SHIFT 2
Jasper_lee 0:b16d94660a33 1059 #define I2C_C1_TXAK_MASK 0x8u
Jasper_lee 0:b16d94660a33 1060 #define I2C_C1_TXAK_SHIFT 3
Jasper_lee 0:b16d94660a33 1061 #define I2C_C1_TX_MASK 0x10u
Jasper_lee 0:b16d94660a33 1062 #define I2C_C1_TX_SHIFT 4
Jasper_lee 0:b16d94660a33 1063 #define I2C_C1_MST_MASK 0x20u
Jasper_lee 0:b16d94660a33 1064 #define I2C_C1_MST_SHIFT 5
Jasper_lee 0:b16d94660a33 1065 #define I2C_C1_IICIE_MASK 0x40u
Jasper_lee 0:b16d94660a33 1066 #define I2C_C1_IICIE_SHIFT 6
Jasper_lee 0:b16d94660a33 1067 #define I2C_C1_IICEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 1068 #define I2C_C1_IICEN_SHIFT 7
Jasper_lee 0:b16d94660a33 1069 /* S Bit Fields */
Jasper_lee 0:b16d94660a33 1070 #define I2C_S_RXAK_MASK 0x1u
Jasper_lee 0:b16d94660a33 1071 #define I2C_S_RXAK_SHIFT 0
Jasper_lee 0:b16d94660a33 1072 #define I2C_S_IICIF_MASK 0x2u
Jasper_lee 0:b16d94660a33 1073 #define I2C_S_IICIF_SHIFT 1
Jasper_lee 0:b16d94660a33 1074 #define I2C_S_SRW_MASK 0x4u
Jasper_lee 0:b16d94660a33 1075 #define I2C_S_SRW_SHIFT 2
Jasper_lee 0:b16d94660a33 1076 #define I2C_S_RAM_MASK 0x8u
Jasper_lee 0:b16d94660a33 1077 #define I2C_S_RAM_SHIFT 3
Jasper_lee 0:b16d94660a33 1078 #define I2C_S_ARBL_MASK 0x10u
Jasper_lee 0:b16d94660a33 1079 #define I2C_S_ARBL_SHIFT 4
Jasper_lee 0:b16d94660a33 1080 #define I2C_S_BUSY_MASK 0x20u
Jasper_lee 0:b16d94660a33 1081 #define I2C_S_BUSY_SHIFT 5
Jasper_lee 0:b16d94660a33 1082 #define I2C_S_IAAS_MASK 0x40u
Jasper_lee 0:b16d94660a33 1083 #define I2C_S_IAAS_SHIFT 6
Jasper_lee 0:b16d94660a33 1084 #define I2C_S_TCF_MASK 0x80u
Jasper_lee 0:b16d94660a33 1085 #define I2C_S_TCF_SHIFT 7
Jasper_lee 0:b16d94660a33 1086 /* D Bit Fields */
Jasper_lee 0:b16d94660a33 1087 #define I2C_D_DATA_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1088 #define I2C_D_DATA_SHIFT 0
Jasper_lee 0:b16d94660a33 1089 #define I2C_D_DATA(x) (((uint8_t)(((uint8_t)(x))<<I2C_D_DATA_SHIFT))&I2C_D_DATA_MASK)
Jasper_lee 0:b16d94660a33 1090 /* C2 Bit Fields */
Jasper_lee 0:b16d94660a33 1091 #define I2C_C2_AD_MASK 0x7u
Jasper_lee 0:b16d94660a33 1092 #define I2C_C2_AD_SHIFT 0
Jasper_lee 0:b16d94660a33 1093 #define I2C_C2_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_AD_SHIFT))&I2C_C2_AD_MASK)
Jasper_lee 0:b16d94660a33 1094 #define I2C_C2_RMEN_MASK 0x8u
Jasper_lee 0:b16d94660a33 1095 #define I2C_C2_RMEN_SHIFT 3
Jasper_lee 0:b16d94660a33 1096 #define I2C_C2_SBRC_MASK 0x10u
Jasper_lee 0:b16d94660a33 1097 #define I2C_C2_SBRC_SHIFT 4
Jasper_lee 0:b16d94660a33 1098 #define I2C_C2_HDRS_MASK 0x20u
Jasper_lee 0:b16d94660a33 1099 #define I2C_C2_HDRS_SHIFT 5
Jasper_lee 0:b16d94660a33 1100 #define I2C_C2_ADEXT_MASK 0x40u
Jasper_lee 0:b16d94660a33 1101 #define I2C_C2_ADEXT_SHIFT 6
Jasper_lee 0:b16d94660a33 1102 #define I2C_C2_GCAEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 1103 #define I2C_C2_GCAEN_SHIFT 7
Jasper_lee 0:b16d94660a33 1104 /* FLT Bit Fields */
Jasper_lee 0:b16d94660a33 1105 #define I2C_FLT_FLT_MASK 0x1Fu
Jasper_lee 0:b16d94660a33 1106 #define I2C_FLT_FLT_SHIFT 0
Jasper_lee 0:b16d94660a33 1107 #define I2C_FLT_FLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_FLT_FLT_SHIFT))&I2C_FLT_FLT_MASK)
Jasper_lee 0:b16d94660a33 1108 #define I2C_FLT_STOPIE_MASK 0x20u
Jasper_lee 0:b16d94660a33 1109 #define I2C_FLT_STOPIE_SHIFT 5
Jasper_lee 0:b16d94660a33 1110 #define I2C_FLT_STOPF_MASK 0x40u
Jasper_lee 0:b16d94660a33 1111 #define I2C_FLT_STOPF_SHIFT 6
Jasper_lee 0:b16d94660a33 1112 #define I2C_FLT_SHEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 1113 #define I2C_FLT_SHEN_SHIFT 7
Jasper_lee 0:b16d94660a33 1114 /* RA Bit Fields */
Jasper_lee 0:b16d94660a33 1115 #define I2C_RA_RAD_MASK 0xFEu
Jasper_lee 0:b16d94660a33 1116 #define I2C_RA_RAD_SHIFT 1
Jasper_lee 0:b16d94660a33 1117 #define I2C_RA_RAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_RA_RAD_SHIFT))&I2C_RA_RAD_MASK)
Jasper_lee 0:b16d94660a33 1118 /* SMB Bit Fields */
Jasper_lee 0:b16d94660a33 1119 #define I2C_SMB_SHTF2IE_MASK 0x1u
Jasper_lee 0:b16d94660a33 1120 #define I2C_SMB_SHTF2IE_SHIFT 0
Jasper_lee 0:b16d94660a33 1121 #define I2C_SMB_SHTF2_MASK 0x2u
Jasper_lee 0:b16d94660a33 1122 #define I2C_SMB_SHTF2_SHIFT 1
Jasper_lee 0:b16d94660a33 1123 #define I2C_SMB_SHTF1_MASK 0x4u
Jasper_lee 0:b16d94660a33 1124 #define I2C_SMB_SHTF1_SHIFT 2
Jasper_lee 0:b16d94660a33 1125 #define I2C_SMB_SLTF_MASK 0x8u
Jasper_lee 0:b16d94660a33 1126 #define I2C_SMB_SLTF_SHIFT 3
Jasper_lee 0:b16d94660a33 1127 #define I2C_SMB_TCKSEL_MASK 0x10u
Jasper_lee 0:b16d94660a33 1128 #define I2C_SMB_TCKSEL_SHIFT 4
Jasper_lee 0:b16d94660a33 1129 #define I2C_SMB_SIICAEN_MASK 0x20u
Jasper_lee 0:b16d94660a33 1130 #define I2C_SMB_SIICAEN_SHIFT 5
Jasper_lee 0:b16d94660a33 1131 #define I2C_SMB_ALERTEN_MASK 0x40u
Jasper_lee 0:b16d94660a33 1132 #define I2C_SMB_ALERTEN_SHIFT 6
Jasper_lee 0:b16d94660a33 1133 #define I2C_SMB_FACK_MASK 0x80u
Jasper_lee 0:b16d94660a33 1134 #define I2C_SMB_FACK_SHIFT 7
Jasper_lee 0:b16d94660a33 1135 /* A2 Bit Fields */
Jasper_lee 0:b16d94660a33 1136 #define I2C_A2_SAD_MASK 0xFEu
Jasper_lee 0:b16d94660a33 1137 #define I2C_A2_SAD_SHIFT 1
Jasper_lee 0:b16d94660a33 1138 #define I2C_A2_SAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A2_SAD_SHIFT))&I2C_A2_SAD_MASK)
Jasper_lee 0:b16d94660a33 1139 /* SLTH Bit Fields */
Jasper_lee 0:b16d94660a33 1140 #define I2C_SLTH_SSLT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1141 #define I2C_SLTH_SSLT_SHIFT 0
Jasper_lee 0:b16d94660a33 1142 #define I2C_SLTH_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTH_SSLT_SHIFT))&I2C_SLTH_SSLT_MASK)
Jasper_lee 0:b16d94660a33 1143 /* SLTL Bit Fields */
Jasper_lee 0:b16d94660a33 1144 #define I2C_SLTL_SSLT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1145 #define I2C_SLTL_SSLT_SHIFT 0
Jasper_lee 0:b16d94660a33 1146 #define I2C_SLTL_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTL_SSLT_SHIFT))&I2C_SLTL_SSLT_MASK)
Jasper_lee 0:b16d94660a33 1147
Jasper_lee 0:b16d94660a33 1148 /**
Jasper_lee 0:b16d94660a33 1149 * @}
Jasper_lee 0:b16d94660a33 1150 */ /* end of group I2C_Register_Masks */
Jasper_lee 0:b16d94660a33 1151
Jasper_lee 0:b16d94660a33 1152
Jasper_lee 0:b16d94660a33 1153 /* I2C - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 1154 /** Peripheral I2C0 base address */
Jasper_lee 0:b16d94660a33 1155 #define I2C0_BASE (0x40066000u)
Jasper_lee 0:b16d94660a33 1156 /** Peripheral I2C0 base pointer */
Jasper_lee 0:b16d94660a33 1157 #define I2C0 ((I2C_Type *)I2C0_BASE)
Jasper_lee 0:b16d94660a33 1158 /** Array initializer of I2C peripheral base pointers */
Jasper_lee 0:b16d94660a33 1159 #define I2C_BASES { I2C0 }
Jasper_lee 0:b16d94660a33 1160
Jasper_lee 0:b16d94660a33 1161 /**
Jasper_lee 0:b16d94660a33 1162 * @}
Jasper_lee 0:b16d94660a33 1163 */ /* end of group I2C_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1164
Jasper_lee 0:b16d94660a33 1165
Jasper_lee 0:b16d94660a33 1166 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1167 -- LLWU Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1168 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1169
Jasper_lee 0:b16d94660a33 1170 /**
Jasper_lee 0:b16d94660a33 1171 * @addtogroup LLWU_Peripheral_Access_Layer LLWU Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1172 * @{
Jasper_lee 0:b16d94660a33 1173 */
Jasper_lee 0:b16d94660a33 1174
Jasper_lee 0:b16d94660a33 1175 /** LLWU - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1176 typedef struct {
Jasper_lee 0:b16d94660a33 1177 __IO uint8_t PE1; /**< LLWU Pin Enable 1 register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 1178 __IO uint8_t PE2; /**< LLWU Pin Enable 2 register, offset: 0x1 */
Jasper_lee 0:b16d94660a33 1179 __IO uint8_t ME; /**< LLWU Module Enable register, offset: 0x2 */
Jasper_lee 0:b16d94660a33 1180 __IO uint8_t F1; /**< LLWU Flag 1 register, offset: 0x3 */
Jasper_lee 0:b16d94660a33 1181 __I uint8_t F3; /**< LLWU Flag 3 register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 1182 __IO uint8_t FILT1; /**< LLWU Pin Filter 1 register, offset: 0x5 */
Jasper_lee 0:b16d94660a33 1183 __IO uint8_t FILT2; /**< LLWU Pin Filter 2 register, offset: 0x6 */
Jasper_lee 0:b16d94660a33 1184 } LLWU_Type;
Jasper_lee 0:b16d94660a33 1185
Jasper_lee 0:b16d94660a33 1186 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1187 -- LLWU Register Masks
Jasper_lee 0:b16d94660a33 1188 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1189
Jasper_lee 0:b16d94660a33 1190 /**
Jasper_lee 0:b16d94660a33 1191 * @addtogroup LLWU_Register_Masks LLWU Register Masks
Jasper_lee 0:b16d94660a33 1192 * @{
Jasper_lee 0:b16d94660a33 1193 */
Jasper_lee 0:b16d94660a33 1194
Jasper_lee 0:b16d94660a33 1195 /* PE1 Bit Fields */
Jasper_lee 0:b16d94660a33 1196 #define LLWU_PE1_WUPE0_MASK 0x3u
Jasper_lee 0:b16d94660a33 1197 #define LLWU_PE1_WUPE0_SHIFT 0
Jasper_lee 0:b16d94660a33 1198 #define LLWU_PE1_WUPE0(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE0_SHIFT))&LLWU_PE1_WUPE0_MASK)
Jasper_lee 0:b16d94660a33 1199 #define LLWU_PE1_WUPE1_MASK 0xCu
Jasper_lee 0:b16d94660a33 1200 #define LLWU_PE1_WUPE1_SHIFT 2
Jasper_lee 0:b16d94660a33 1201 #define LLWU_PE1_WUPE1(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE1_SHIFT))&LLWU_PE1_WUPE1_MASK)
Jasper_lee 0:b16d94660a33 1202 #define LLWU_PE1_WUPE2_MASK 0x30u
Jasper_lee 0:b16d94660a33 1203 #define LLWU_PE1_WUPE2_SHIFT 4
Jasper_lee 0:b16d94660a33 1204 #define LLWU_PE1_WUPE2(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE2_SHIFT))&LLWU_PE1_WUPE2_MASK)
Jasper_lee 0:b16d94660a33 1205 #define LLWU_PE1_WUPE3_MASK 0xC0u
Jasper_lee 0:b16d94660a33 1206 #define LLWU_PE1_WUPE3_SHIFT 6
Jasper_lee 0:b16d94660a33 1207 #define LLWU_PE1_WUPE3(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE3_SHIFT))&LLWU_PE1_WUPE3_MASK)
Jasper_lee 0:b16d94660a33 1208 /* PE2 Bit Fields */
Jasper_lee 0:b16d94660a33 1209 #define LLWU_PE2_WUPE4_MASK 0x3u
Jasper_lee 0:b16d94660a33 1210 #define LLWU_PE2_WUPE4_SHIFT 0
Jasper_lee 0:b16d94660a33 1211 #define LLWU_PE2_WUPE4(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE4_SHIFT))&LLWU_PE2_WUPE4_MASK)
Jasper_lee 0:b16d94660a33 1212 #define LLWU_PE2_WUPE5_MASK 0xCu
Jasper_lee 0:b16d94660a33 1213 #define LLWU_PE2_WUPE5_SHIFT 2
Jasper_lee 0:b16d94660a33 1214 #define LLWU_PE2_WUPE5(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE5_SHIFT))&LLWU_PE2_WUPE5_MASK)
Jasper_lee 0:b16d94660a33 1215 #define LLWU_PE2_WUPE6_MASK 0x30u
Jasper_lee 0:b16d94660a33 1216 #define LLWU_PE2_WUPE6_SHIFT 4
Jasper_lee 0:b16d94660a33 1217 #define LLWU_PE2_WUPE6(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE6_SHIFT))&LLWU_PE2_WUPE6_MASK)
Jasper_lee 0:b16d94660a33 1218 #define LLWU_PE2_WUPE7_MASK 0xC0u
Jasper_lee 0:b16d94660a33 1219 #define LLWU_PE2_WUPE7_SHIFT 6
Jasper_lee 0:b16d94660a33 1220 #define LLWU_PE2_WUPE7(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE7_SHIFT))&LLWU_PE2_WUPE7_MASK)
Jasper_lee 0:b16d94660a33 1221 /* ME Bit Fields */
Jasper_lee 0:b16d94660a33 1222 #define LLWU_ME_WUME0_MASK 0x1u
Jasper_lee 0:b16d94660a33 1223 #define LLWU_ME_WUME0_SHIFT 0
Jasper_lee 0:b16d94660a33 1224 #define LLWU_ME_WUME1_MASK 0x2u
Jasper_lee 0:b16d94660a33 1225 #define LLWU_ME_WUME1_SHIFT 1
Jasper_lee 0:b16d94660a33 1226 #define LLWU_ME_WUME2_MASK 0x4u
Jasper_lee 0:b16d94660a33 1227 #define LLWU_ME_WUME2_SHIFT 2
Jasper_lee 0:b16d94660a33 1228 #define LLWU_ME_WUME3_MASK 0x8u
Jasper_lee 0:b16d94660a33 1229 #define LLWU_ME_WUME3_SHIFT 3
Jasper_lee 0:b16d94660a33 1230 #define LLWU_ME_WUME4_MASK 0x10u
Jasper_lee 0:b16d94660a33 1231 #define LLWU_ME_WUME4_SHIFT 4
Jasper_lee 0:b16d94660a33 1232 #define LLWU_ME_WUME5_MASK 0x20u
Jasper_lee 0:b16d94660a33 1233 #define LLWU_ME_WUME5_SHIFT 5
Jasper_lee 0:b16d94660a33 1234 #define LLWU_ME_WUME6_MASK 0x40u
Jasper_lee 0:b16d94660a33 1235 #define LLWU_ME_WUME6_SHIFT 6
Jasper_lee 0:b16d94660a33 1236 #define LLWU_ME_WUME7_MASK 0x80u
Jasper_lee 0:b16d94660a33 1237 #define LLWU_ME_WUME7_SHIFT 7
Jasper_lee 0:b16d94660a33 1238 /* F1 Bit Fields */
Jasper_lee 0:b16d94660a33 1239 #define LLWU_F1_WUF0_MASK 0x1u
Jasper_lee 0:b16d94660a33 1240 #define LLWU_F1_WUF0_SHIFT 0
Jasper_lee 0:b16d94660a33 1241 #define LLWU_F1_WUF1_MASK 0x2u
Jasper_lee 0:b16d94660a33 1242 #define LLWU_F1_WUF1_SHIFT 1
Jasper_lee 0:b16d94660a33 1243 #define LLWU_F1_WUF2_MASK 0x4u
Jasper_lee 0:b16d94660a33 1244 #define LLWU_F1_WUF2_SHIFT 2
Jasper_lee 0:b16d94660a33 1245 #define LLWU_F1_WUF3_MASK 0x8u
Jasper_lee 0:b16d94660a33 1246 #define LLWU_F1_WUF3_SHIFT 3
Jasper_lee 0:b16d94660a33 1247 #define LLWU_F1_WUF4_MASK 0x10u
Jasper_lee 0:b16d94660a33 1248 #define LLWU_F1_WUF4_SHIFT 4
Jasper_lee 0:b16d94660a33 1249 #define LLWU_F1_WUF5_MASK 0x20u
Jasper_lee 0:b16d94660a33 1250 #define LLWU_F1_WUF5_SHIFT 5
Jasper_lee 0:b16d94660a33 1251 #define LLWU_F1_WUF6_MASK 0x40u
Jasper_lee 0:b16d94660a33 1252 #define LLWU_F1_WUF6_SHIFT 6
Jasper_lee 0:b16d94660a33 1253 #define LLWU_F1_WUF7_MASK 0x80u
Jasper_lee 0:b16d94660a33 1254 #define LLWU_F1_WUF7_SHIFT 7
Jasper_lee 0:b16d94660a33 1255 /* F3 Bit Fields */
Jasper_lee 0:b16d94660a33 1256 #define LLWU_F3_MWUF0_MASK 0x1u
Jasper_lee 0:b16d94660a33 1257 #define LLWU_F3_MWUF0_SHIFT 0
Jasper_lee 0:b16d94660a33 1258 #define LLWU_F3_MWUF1_MASK 0x2u
Jasper_lee 0:b16d94660a33 1259 #define LLWU_F3_MWUF1_SHIFT 1
Jasper_lee 0:b16d94660a33 1260 #define LLWU_F3_MWUF2_MASK 0x4u
Jasper_lee 0:b16d94660a33 1261 #define LLWU_F3_MWUF2_SHIFT 2
Jasper_lee 0:b16d94660a33 1262 #define LLWU_F3_MWUF3_MASK 0x8u
Jasper_lee 0:b16d94660a33 1263 #define LLWU_F3_MWUF3_SHIFT 3
Jasper_lee 0:b16d94660a33 1264 #define LLWU_F3_MWUF4_MASK 0x10u
Jasper_lee 0:b16d94660a33 1265 #define LLWU_F3_MWUF4_SHIFT 4
Jasper_lee 0:b16d94660a33 1266 #define LLWU_F3_MWUF5_MASK 0x20u
Jasper_lee 0:b16d94660a33 1267 #define LLWU_F3_MWUF5_SHIFT 5
Jasper_lee 0:b16d94660a33 1268 #define LLWU_F3_MWUF6_MASK 0x40u
Jasper_lee 0:b16d94660a33 1269 #define LLWU_F3_MWUF6_SHIFT 6
Jasper_lee 0:b16d94660a33 1270 #define LLWU_F3_MWUF7_MASK 0x80u
Jasper_lee 0:b16d94660a33 1271 #define LLWU_F3_MWUF7_SHIFT 7
Jasper_lee 0:b16d94660a33 1272 /* FILT1 Bit Fields */
Jasper_lee 0:b16d94660a33 1273 #define LLWU_FILT1_FILTSEL_MASK 0xFu
Jasper_lee 0:b16d94660a33 1274 #define LLWU_FILT1_FILTSEL_SHIFT 0
Jasper_lee 0:b16d94660a33 1275 #define LLWU_FILT1_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTSEL_SHIFT))&LLWU_FILT1_FILTSEL_MASK)
Jasper_lee 0:b16d94660a33 1276 #define LLWU_FILT1_FILTE_MASK 0x60u
Jasper_lee 0:b16d94660a33 1277 #define LLWU_FILT1_FILTE_SHIFT 5
Jasper_lee 0:b16d94660a33 1278 #define LLWU_FILT1_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTE_SHIFT))&LLWU_FILT1_FILTE_MASK)
Jasper_lee 0:b16d94660a33 1279 #define LLWU_FILT1_FILTF_MASK 0x80u
Jasper_lee 0:b16d94660a33 1280 #define LLWU_FILT1_FILTF_SHIFT 7
Jasper_lee 0:b16d94660a33 1281 /* FILT2 Bit Fields */
Jasper_lee 0:b16d94660a33 1282 #define LLWU_FILT2_FILTSEL_MASK 0xFu
Jasper_lee 0:b16d94660a33 1283 #define LLWU_FILT2_FILTSEL_SHIFT 0
Jasper_lee 0:b16d94660a33 1284 #define LLWU_FILT2_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTSEL_SHIFT))&LLWU_FILT2_FILTSEL_MASK)
Jasper_lee 0:b16d94660a33 1285 #define LLWU_FILT2_FILTE_MASK 0x60u
Jasper_lee 0:b16d94660a33 1286 #define LLWU_FILT2_FILTE_SHIFT 5
Jasper_lee 0:b16d94660a33 1287 #define LLWU_FILT2_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTE_SHIFT))&LLWU_FILT2_FILTE_MASK)
Jasper_lee 0:b16d94660a33 1288 #define LLWU_FILT2_FILTF_MASK 0x80u
Jasper_lee 0:b16d94660a33 1289 #define LLWU_FILT2_FILTF_SHIFT 7
Jasper_lee 0:b16d94660a33 1290
Jasper_lee 0:b16d94660a33 1291 /**
Jasper_lee 0:b16d94660a33 1292 * @}
Jasper_lee 0:b16d94660a33 1293 */ /* end of group LLWU_Register_Masks */
Jasper_lee 0:b16d94660a33 1294
Jasper_lee 0:b16d94660a33 1295
Jasper_lee 0:b16d94660a33 1296 /* LLWU - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 1297 /** Peripheral LLWU base address */
Jasper_lee 0:b16d94660a33 1298 #define LLWU_BASE (0x4007C000u)
Jasper_lee 0:b16d94660a33 1299 /** Peripheral LLWU base pointer */
Jasper_lee 0:b16d94660a33 1300 #define LLWU ((LLWU_Type *)LLWU_BASE)
Jasper_lee 0:b16d94660a33 1301 /** Array initializer of LLWU peripheral base pointers */
Jasper_lee 0:b16d94660a33 1302 #define LLWU_BASES { LLWU }
Jasper_lee 0:b16d94660a33 1303
Jasper_lee 0:b16d94660a33 1304 /**
Jasper_lee 0:b16d94660a33 1305 * @}
Jasper_lee 0:b16d94660a33 1306 */ /* end of group LLWU_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1307
Jasper_lee 0:b16d94660a33 1308
Jasper_lee 0:b16d94660a33 1309 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1310 -- LPTMR Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1311 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1312
Jasper_lee 0:b16d94660a33 1313 /**
Jasper_lee 0:b16d94660a33 1314 * @addtogroup LPTMR_Peripheral_Access_Layer LPTMR Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1315 * @{
Jasper_lee 0:b16d94660a33 1316 */
Jasper_lee 0:b16d94660a33 1317
Jasper_lee 0:b16d94660a33 1318 /** LPTMR - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1319 typedef struct {
Jasper_lee 0:b16d94660a33 1320 __IO uint32_t CSR; /**< Low Power Timer Control Status Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 1321 __IO uint32_t PSR; /**< Low Power Timer Prescale Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 1322 __IO uint32_t CMR; /**< Low Power Timer Compare Register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 1323 __I uint32_t CNR; /**< Low Power Timer Counter Register, offset: 0xC */
Jasper_lee 0:b16d94660a33 1324 } LPTMR_Type;
Jasper_lee 0:b16d94660a33 1325
Jasper_lee 0:b16d94660a33 1326 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1327 -- LPTMR Register Masks
Jasper_lee 0:b16d94660a33 1328 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1329
Jasper_lee 0:b16d94660a33 1330 /**
Jasper_lee 0:b16d94660a33 1331 * @addtogroup LPTMR_Register_Masks LPTMR Register Masks
Jasper_lee 0:b16d94660a33 1332 * @{
Jasper_lee 0:b16d94660a33 1333 */
Jasper_lee 0:b16d94660a33 1334
Jasper_lee 0:b16d94660a33 1335 /* CSR Bit Fields */
Jasper_lee 0:b16d94660a33 1336 #define LPTMR_CSR_TEN_MASK 0x1u
Jasper_lee 0:b16d94660a33 1337 #define LPTMR_CSR_TEN_SHIFT 0
Jasper_lee 0:b16d94660a33 1338 #define LPTMR_CSR_TMS_MASK 0x2u
Jasper_lee 0:b16d94660a33 1339 #define LPTMR_CSR_TMS_SHIFT 1
Jasper_lee 0:b16d94660a33 1340 #define LPTMR_CSR_TFC_MASK 0x4u
Jasper_lee 0:b16d94660a33 1341 #define LPTMR_CSR_TFC_SHIFT 2
Jasper_lee 0:b16d94660a33 1342 #define LPTMR_CSR_TPP_MASK 0x8u
Jasper_lee 0:b16d94660a33 1343 #define LPTMR_CSR_TPP_SHIFT 3
Jasper_lee 0:b16d94660a33 1344 #define LPTMR_CSR_TPS_MASK 0x30u
Jasper_lee 0:b16d94660a33 1345 #define LPTMR_CSR_TPS_SHIFT 4
Jasper_lee 0:b16d94660a33 1346 #define LPTMR_CSR_TPS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TPS_SHIFT))&LPTMR_CSR_TPS_MASK)
Jasper_lee 0:b16d94660a33 1347 #define LPTMR_CSR_TIE_MASK 0x40u
Jasper_lee 0:b16d94660a33 1348 #define LPTMR_CSR_TIE_SHIFT 6
Jasper_lee 0:b16d94660a33 1349 #define LPTMR_CSR_TCF_MASK 0x80u
Jasper_lee 0:b16d94660a33 1350 #define LPTMR_CSR_TCF_SHIFT 7
Jasper_lee 0:b16d94660a33 1351 /* PSR Bit Fields */
Jasper_lee 0:b16d94660a33 1352 #define LPTMR_PSR_PCS_MASK 0x3u
Jasper_lee 0:b16d94660a33 1353 #define LPTMR_PSR_PCS_SHIFT 0
Jasper_lee 0:b16d94660a33 1354 #define LPTMR_PSR_PCS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PCS_SHIFT))&LPTMR_PSR_PCS_MASK)
Jasper_lee 0:b16d94660a33 1355 #define LPTMR_PSR_PBYP_MASK 0x4u
Jasper_lee 0:b16d94660a33 1356 #define LPTMR_PSR_PBYP_SHIFT 2
Jasper_lee 0:b16d94660a33 1357 #define LPTMR_PSR_PRESCALE_MASK 0x78u
Jasper_lee 0:b16d94660a33 1358 #define LPTMR_PSR_PRESCALE_SHIFT 3
Jasper_lee 0:b16d94660a33 1359 #define LPTMR_PSR_PRESCALE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PRESCALE_SHIFT))&LPTMR_PSR_PRESCALE_MASK)
Jasper_lee 0:b16d94660a33 1360 /* CMR Bit Fields */
Jasper_lee 0:b16d94660a33 1361 #define LPTMR_CMR_COMPARE_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 1362 #define LPTMR_CMR_COMPARE_SHIFT 0
Jasper_lee 0:b16d94660a33 1363 #define LPTMR_CMR_COMPARE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CMR_COMPARE_SHIFT))&LPTMR_CMR_COMPARE_MASK)
Jasper_lee 0:b16d94660a33 1364 /* CNR Bit Fields */
Jasper_lee 0:b16d94660a33 1365 #define LPTMR_CNR_COUNTER_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 1366 #define LPTMR_CNR_COUNTER_SHIFT 0
Jasper_lee 0:b16d94660a33 1367 #define LPTMR_CNR_COUNTER(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CNR_COUNTER_SHIFT))&LPTMR_CNR_COUNTER_MASK)
Jasper_lee 0:b16d94660a33 1368
Jasper_lee 0:b16d94660a33 1369 /**
Jasper_lee 0:b16d94660a33 1370 * @}
Jasper_lee 0:b16d94660a33 1371 */ /* end of group LPTMR_Register_Masks */
Jasper_lee 0:b16d94660a33 1372
Jasper_lee 0:b16d94660a33 1373
Jasper_lee 0:b16d94660a33 1374 /* LPTMR - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 1375 /** Peripheral LPTMR0 base address */
Jasper_lee 0:b16d94660a33 1376 #define LPTMR0_BASE (0x40040000u)
Jasper_lee 0:b16d94660a33 1377 /** Peripheral LPTMR0 base pointer */
Jasper_lee 0:b16d94660a33 1378 #define LPTMR0 ((LPTMR_Type *)LPTMR0_BASE)
Jasper_lee 0:b16d94660a33 1379 /** Array initializer of LPTMR peripheral base pointers */
Jasper_lee 0:b16d94660a33 1380 #define LPTMR_BASES { LPTMR0 }
Jasper_lee 0:b16d94660a33 1381
Jasper_lee 0:b16d94660a33 1382 /**
Jasper_lee 0:b16d94660a33 1383 * @}
Jasper_lee 0:b16d94660a33 1384 */ /* end of group LPTMR_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1385
Jasper_lee 0:b16d94660a33 1386
Jasper_lee 0:b16d94660a33 1387 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1388 -- MCG Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1389 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1390
Jasper_lee 0:b16d94660a33 1391 /**
Jasper_lee 0:b16d94660a33 1392 * @addtogroup MCG_Peripheral_Access_Layer MCG Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1393 * @{
Jasper_lee 0:b16d94660a33 1394 */
Jasper_lee 0:b16d94660a33 1395
Jasper_lee 0:b16d94660a33 1396 /** MCG - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1397 typedef struct {
Jasper_lee 0:b16d94660a33 1398 __IO uint8_t C1; /**< MCG Control 1 Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 1399 __IO uint8_t C2; /**< MCG Control 2 Register, offset: 0x1 */
Jasper_lee 0:b16d94660a33 1400 __IO uint8_t C3; /**< MCG Control 3 Register, offset: 0x2 */
Jasper_lee 0:b16d94660a33 1401 __IO uint8_t C4; /**< MCG Control 4 Register, offset: 0x3 */
Jasper_lee 0:b16d94660a33 1402 __I uint8_t C5; /**< MCG Control 5 Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 1403 __IO uint8_t C6; /**< MCG Control 6 Register, offset: 0x5 */
Jasper_lee 0:b16d94660a33 1404 __I uint8_t S; /**< MCG Status Register, offset: 0x6 */
Jasper_lee 0:b16d94660a33 1405 uint8_t RESERVED_0[1];
Jasper_lee 0:b16d94660a33 1406 __IO uint8_t SC; /**< MCG Status and Control Register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 1407 uint8_t RESERVED_1[1];
Jasper_lee 0:b16d94660a33 1408 __IO uint8_t ATCVH; /**< MCG Auto Trim Compare Value High Register, offset: 0xA */
Jasper_lee 0:b16d94660a33 1409 __IO uint8_t ATCVL; /**< MCG Auto Trim Compare Value Low Register, offset: 0xB */
Jasper_lee 0:b16d94660a33 1410 } MCG_Type;
Jasper_lee 0:b16d94660a33 1411
Jasper_lee 0:b16d94660a33 1412 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1413 -- MCG Register Masks
Jasper_lee 0:b16d94660a33 1414 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1415
Jasper_lee 0:b16d94660a33 1416 /**
Jasper_lee 0:b16d94660a33 1417 * @addtogroup MCG_Register_Masks MCG Register Masks
Jasper_lee 0:b16d94660a33 1418 * @{
Jasper_lee 0:b16d94660a33 1419 */
Jasper_lee 0:b16d94660a33 1420
Jasper_lee 0:b16d94660a33 1421 /* C1 Bit Fields */
Jasper_lee 0:b16d94660a33 1422 #define MCG_C1_IREFSTEN_MASK 0x1u
Jasper_lee 0:b16d94660a33 1423 #define MCG_C1_IREFSTEN_SHIFT 0
Jasper_lee 0:b16d94660a33 1424 #define MCG_C1_IRCLKEN_MASK 0x2u
Jasper_lee 0:b16d94660a33 1425 #define MCG_C1_IRCLKEN_SHIFT 1
Jasper_lee 0:b16d94660a33 1426 #define MCG_C1_IREFS_MASK 0x4u
Jasper_lee 0:b16d94660a33 1427 #define MCG_C1_IREFS_SHIFT 2
Jasper_lee 0:b16d94660a33 1428 #define MCG_C1_FRDIV_MASK 0x38u
Jasper_lee 0:b16d94660a33 1429 #define MCG_C1_FRDIV_SHIFT 3
Jasper_lee 0:b16d94660a33 1430 #define MCG_C1_FRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_FRDIV_SHIFT))&MCG_C1_FRDIV_MASK)
Jasper_lee 0:b16d94660a33 1431 #define MCG_C1_CLKS_MASK 0xC0u
Jasper_lee 0:b16d94660a33 1432 #define MCG_C1_CLKS_SHIFT 6
Jasper_lee 0:b16d94660a33 1433 #define MCG_C1_CLKS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_CLKS_SHIFT))&MCG_C1_CLKS_MASK)
Jasper_lee 0:b16d94660a33 1434 /* C2 Bit Fields */
Jasper_lee 0:b16d94660a33 1435 #define MCG_C2_IRCS_MASK 0x1u
Jasper_lee 0:b16d94660a33 1436 #define MCG_C2_IRCS_SHIFT 0
Jasper_lee 0:b16d94660a33 1437 #define MCG_C2_LP_MASK 0x2u
Jasper_lee 0:b16d94660a33 1438 #define MCG_C2_LP_SHIFT 1
Jasper_lee 0:b16d94660a33 1439 #define MCG_C2_EREFS0_MASK 0x4u
Jasper_lee 0:b16d94660a33 1440 #define MCG_C2_EREFS0_SHIFT 2
Jasper_lee 0:b16d94660a33 1441 #define MCG_C2_HGO0_MASK 0x8u
Jasper_lee 0:b16d94660a33 1442 #define MCG_C2_HGO0_SHIFT 3
Jasper_lee 0:b16d94660a33 1443 #define MCG_C2_RANGE0_MASK 0x30u
Jasper_lee 0:b16d94660a33 1444 #define MCG_C2_RANGE0_SHIFT 4
Jasper_lee 0:b16d94660a33 1445 #define MCG_C2_RANGE0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_RANGE0_SHIFT))&MCG_C2_RANGE0_MASK)
Jasper_lee 0:b16d94660a33 1446 #define MCG_C2_LOCRE0_MASK 0x80u
Jasper_lee 0:b16d94660a33 1447 #define MCG_C2_LOCRE0_SHIFT 7
Jasper_lee 0:b16d94660a33 1448 /* C3 Bit Fields */
Jasper_lee 0:b16d94660a33 1449 #define MCG_C3_SCTRIM_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1450 #define MCG_C3_SCTRIM_SHIFT 0
Jasper_lee 0:b16d94660a33 1451 #define MCG_C3_SCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C3_SCTRIM_SHIFT))&MCG_C3_SCTRIM_MASK)
Jasper_lee 0:b16d94660a33 1452 /* C4 Bit Fields */
Jasper_lee 0:b16d94660a33 1453 #define MCG_C4_SCFTRIM_MASK 0x1u
Jasper_lee 0:b16d94660a33 1454 #define MCG_C4_SCFTRIM_SHIFT 0
Jasper_lee 0:b16d94660a33 1455 #define MCG_C4_FCTRIM_MASK 0x1Eu
Jasper_lee 0:b16d94660a33 1456 #define MCG_C4_FCTRIM_SHIFT 1
Jasper_lee 0:b16d94660a33 1457 #define MCG_C4_FCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_FCTRIM_SHIFT))&MCG_C4_FCTRIM_MASK)
Jasper_lee 0:b16d94660a33 1458 #define MCG_C4_DRST_DRS_MASK 0x60u
Jasper_lee 0:b16d94660a33 1459 #define MCG_C4_DRST_DRS_SHIFT 5
Jasper_lee 0:b16d94660a33 1460 #define MCG_C4_DRST_DRS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_DRST_DRS_SHIFT))&MCG_C4_DRST_DRS_MASK)
Jasper_lee 0:b16d94660a33 1461 #define MCG_C4_DMX32_MASK 0x80u
Jasper_lee 0:b16d94660a33 1462 #define MCG_C4_DMX32_SHIFT 7
Jasper_lee 0:b16d94660a33 1463 /* C6 Bit Fields */
Jasper_lee 0:b16d94660a33 1464 #define MCG_C6_CME_MASK 0x20u
Jasper_lee 0:b16d94660a33 1465 #define MCG_C6_CME_SHIFT 5
Jasper_lee 0:b16d94660a33 1466 /* S Bit Fields */
Jasper_lee 0:b16d94660a33 1467 #define MCG_S_IRCST_MASK 0x1u
Jasper_lee 0:b16d94660a33 1468 #define MCG_S_IRCST_SHIFT 0
Jasper_lee 0:b16d94660a33 1469 #define MCG_S_OSCINIT0_MASK 0x2u
Jasper_lee 0:b16d94660a33 1470 #define MCG_S_OSCINIT0_SHIFT 1
Jasper_lee 0:b16d94660a33 1471 #define MCG_S_CLKST_MASK 0xCu
Jasper_lee 0:b16d94660a33 1472 #define MCG_S_CLKST_SHIFT 2
Jasper_lee 0:b16d94660a33 1473 #define MCG_S_CLKST(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_CLKST_SHIFT))&MCG_S_CLKST_MASK)
Jasper_lee 0:b16d94660a33 1474 #define MCG_S_IREFST_MASK 0x10u
Jasper_lee 0:b16d94660a33 1475 #define MCG_S_IREFST_SHIFT 4
Jasper_lee 0:b16d94660a33 1476 /* SC Bit Fields */
Jasper_lee 0:b16d94660a33 1477 #define MCG_SC_LOCS0_MASK 0x1u
Jasper_lee 0:b16d94660a33 1478 #define MCG_SC_LOCS0_SHIFT 0
Jasper_lee 0:b16d94660a33 1479 #define MCG_SC_FCRDIV_MASK 0xEu
Jasper_lee 0:b16d94660a33 1480 #define MCG_SC_FCRDIV_SHIFT 1
Jasper_lee 0:b16d94660a33 1481 #define MCG_SC_FCRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_FCRDIV_SHIFT))&MCG_SC_FCRDIV_MASK)
Jasper_lee 0:b16d94660a33 1482 #define MCG_SC_FLTPRSRV_MASK 0x10u
Jasper_lee 0:b16d94660a33 1483 #define MCG_SC_FLTPRSRV_SHIFT 4
Jasper_lee 0:b16d94660a33 1484 #define MCG_SC_ATMF_MASK 0x20u
Jasper_lee 0:b16d94660a33 1485 #define MCG_SC_ATMF_SHIFT 5
Jasper_lee 0:b16d94660a33 1486 #define MCG_SC_ATMS_MASK 0x40u
Jasper_lee 0:b16d94660a33 1487 #define MCG_SC_ATMS_SHIFT 6
Jasper_lee 0:b16d94660a33 1488 #define MCG_SC_ATME_MASK 0x80u
Jasper_lee 0:b16d94660a33 1489 #define MCG_SC_ATME_SHIFT 7
Jasper_lee 0:b16d94660a33 1490 /* ATCVH Bit Fields */
Jasper_lee 0:b16d94660a33 1491 #define MCG_ATCVH_ATCVH_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1492 #define MCG_ATCVH_ATCVH_SHIFT 0
Jasper_lee 0:b16d94660a33 1493 #define MCG_ATCVH_ATCVH(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVH_ATCVH_SHIFT))&MCG_ATCVH_ATCVH_MASK)
Jasper_lee 0:b16d94660a33 1494 /* ATCVL Bit Fields */
Jasper_lee 0:b16d94660a33 1495 #define MCG_ATCVL_ATCVL_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1496 #define MCG_ATCVL_ATCVL_SHIFT 0
Jasper_lee 0:b16d94660a33 1497 #define MCG_ATCVL_ATCVL(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVL_ATCVL_SHIFT))&MCG_ATCVL_ATCVL_MASK)
Jasper_lee 0:b16d94660a33 1498
Jasper_lee 0:b16d94660a33 1499 /**
Jasper_lee 0:b16d94660a33 1500 * @}
Jasper_lee 0:b16d94660a33 1501 */ /* end of group MCG_Register_Masks */
Jasper_lee 0:b16d94660a33 1502
Jasper_lee 0:b16d94660a33 1503
Jasper_lee 0:b16d94660a33 1504 /* MCG - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 1505 /** Peripheral MCG base address */
Jasper_lee 0:b16d94660a33 1506 #define MCG_BASE (0x40064000u)
Jasper_lee 0:b16d94660a33 1507 /** Peripheral MCG base pointer */
Jasper_lee 0:b16d94660a33 1508 #define MCG ((MCG_Type *)MCG_BASE)
Jasper_lee 0:b16d94660a33 1509 /** Array initializer of MCG peripheral base pointers */
Jasper_lee 0:b16d94660a33 1510 #define MCG_BASES { MCG }
Jasper_lee 0:b16d94660a33 1511
Jasper_lee 0:b16d94660a33 1512 /**
Jasper_lee 0:b16d94660a33 1513 * @}
Jasper_lee 0:b16d94660a33 1514 */ /* end of group MCG_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1515
Jasper_lee 0:b16d94660a33 1516
Jasper_lee 0:b16d94660a33 1517 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1518 -- MCM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1519 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1520
Jasper_lee 0:b16d94660a33 1521 /**
Jasper_lee 0:b16d94660a33 1522 * @addtogroup MCM_Peripheral_Access_Layer MCM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1523 * @{
Jasper_lee 0:b16d94660a33 1524 */
Jasper_lee 0:b16d94660a33 1525
Jasper_lee 0:b16d94660a33 1526 /** MCM - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1527 typedef struct {
Jasper_lee 0:b16d94660a33 1528 uint8_t RESERVED_0[8];
Jasper_lee 0:b16d94660a33 1529 __I uint16_t PLASC; /**< Crossbar Switch (AXBS) Slave Configuration, offset: 0x8 */
Jasper_lee 0:b16d94660a33 1530 __I uint16_t PLAMC; /**< Crossbar Switch (AXBS) Master Configuration, offset: 0xA */
Jasper_lee 0:b16d94660a33 1531 __IO uint32_t PLACR; /**< Platform Control Register, offset: 0xC */
Jasper_lee 0:b16d94660a33 1532 uint8_t RESERVED_1[48];
Jasper_lee 0:b16d94660a33 1533 __IO uint32_t CPO; /**< Compute Operation Control Register, offset: 0x40 */
Jasper_lee 0:b16d94660a33 1534 } MCM_Type;
Jasper_lee 0:b16d94660a33 1535
Jasper_lee 0:b16d94660a33 1536 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1537 -- MCM Register Masks
Jasper_lee 0:b16d94660a33 1538 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1539
Jasper_lee 0:b16d94660a33 1540 /**
Jasper_lee 0:b16d94660a33 1541 * @addtogroup MCM_Register_Masks MCM Register Masks
Jasper_lee 0:b16d94660a33 1542 * @{
Jasper_lee 0:b16d94660a33 1543 */
Jasper_lee 0:b16d94660a33 1544
Jasper_lee 0:b16d94660a33 1545 /* PLASC Bit Fields */
Jasper_lee 0:b16d94660a33 1546 #define MCM_PLASC_ASC_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1547 #define MCM_PLASC_ASC_SHIFT 0
Jasper_lee 0:b16d94660a33 1548 #define MCM_PLASC_ASC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLASC_ASC_SHIFT))&MCM_PLASC_ASC_MASK)
Jasper_lee 0:b16d94660a33 1549 /* PLAMC Bit Fields */
Jasper_lee 0:b16d94660a33 1550 #define MCM_PLAMC_AMC_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1551 #define MCM_PLAMC_AMC_SHIFT 0
Jasper_lee 0:b16d94660a33 1552 #define MCM_PLAMC_AMC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLAMC_AMC_SHIFT))&MCM_PLAMC_AMC_MASK)
Jasper_lee 0:b16d94660a33 1553 /* PLACR Bit Fields */
Jasper_lee 0:b16d94660a33 1554 #define MCM_PLACR_ARB_MASK 0x200u
Jasper_lee 0:b16d94660a33 1555 #define MCM_PLACR_ARB_SHIFT 9
Jasper_lee 0:b16d94660a33 1556 #define MCM_PLACR_CFCC_MASK 0x400u
Jasper_lee 0:b16d94660a33 1557 #define MCM_PLACR_CFCC_SHIFT 10
Jasper_lee 0:b16d94660a33 1558 #define MCM_PLACR_DFCDA_MASK 0x800u
Jasper_lee 0:b16d94660a33 1559 #define MCM_PLACR_DFCDA_SHIFT 11
Jasper_lee 0:b16d94660a33 1560 #define MCM_PLACR_DFCIC_MASK 0x1000u
Jasper_lee 0:b16d94660a33 1561 #define MCM_PLACR_DFCIC_SHIFT 12
Jasper_lee 0:b16d94660a33 1562 #define MCM_PLACR_DFCC_MASK 0x2000u
Jasper_lee 0:b16d94660a33 1563 #define MCM_PLACR_DFCC_SHIFT 13
Jasper_lee 0:b16d94660a33 1564 #define MCM_PLACR_EFDS_MASK 0x4000u
Jasper_lee 0:b16d94660a33 1565 #define MCM_PLACR_EFDS_SHIFT 14
Jasper_lee 0:b16d94660a33 1566 #define MCM_PLACR_DFCS_MASK 0x8000u
Jasper_lee 0:b16d94660a33 1567 #define MCM_PLACR_DFCS_SHIFT 15
Jasper_lee 0:b16d94660a33 1568 #define MCM_PLACR_ESFC_MASK 0x10000u
Jasper_lee 0:b16d94660a33 1569 #define MCM_PLACR_ESFC_SHIFT 16
Jasper_lee 0:b16d94660a33 1570 /* CPO Bit Fields */
Jasper_lee 0:b16d94660a33 1571 #define MCM_CPO_CPOREQ_MASK 0x1u
Jasper_lee 0:b16d94660a33 1572 #define MCM_CPO_CPOREQ_SHIFT 0
Jasper_lee 0:b16d94660a33 1573 #define MCM_CPO_CPOACK_MASK 0x2u
Jasper_lee 0:b16d94660a33 1574 #define MCM_CPO_CPOACK_SHIFT 1
Jasper_lee 0:b16d94660a33 1575 #define MCM_CPO_CPOWOI_MASK 0x4u
Jasper_lee 0:b16d94660a33 1576 #define MCM_CPO_CPOWOI_SHIFT 2
Jasper_lee 0:b16d94660a33 1577
Jasper_lee 0:b16d94660a33 1578 /**
Jasper_lee 0:b16d94660a33 1579 * @}
Jasper_lee 0:b16d94660a33 1580 */ /* end of group MCM_Register_Masks */
Jasper_lee 0:b16d94660a33 1581
Jasper_lee 0:b16d94660a33 1582
Jasper_lee 0:b16d94660a33 1583 /* MCM - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 1584 /** Peripheral MCM base address */
Jasper_lee 0:b16d94660a33 1585 #define MCM_BASE (0xF0003000u)
Jasper_lee 0:b16d94660a33 1586 /** Peripheral MCM base pointer */
Jasper_lee 0:b16d94660a33 1587 #define MCM ((MCM_Type *)MCM_BASE)
Jasper_lee 0:b16d94660a33 1588 /** Array initializer of MCM peripheral base pointers */
Jasper_lee 0:b16d94660a33 1589 #define MCM_BASES { MCM }
Jasper_lee 0:b16d94660a33 1590
Jasper_lee 0:b16d94660a33 1591 /**
Jasper_lee 0:b16d94660a33 1592 * @}
Jasper_lee 0:b16d94660a33 1593 */ /* end of group MCM_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1594
Jasper_lee 0:b16d94660a33 1595
Jasper_lee 0:b16d94660a33 1596 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1597 -- MTB Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1598 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1599
Jasper_lee 0:b16d94660a33 1600 /**
Jasper_lee 0:b16d94660a33 1601 * @addtogroup MTB_Peripheral_Access_Layer MTB Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1602 * @{
Jasper_lee 0:b16d94660a33 1603 */
Jasper_lee 0:b16d94660a33 1604
Jasper_lee 0:b16d94660a33 1605 /** MTB - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1606 typedef struct {
Jasper_lee 0:b16d94660a33 1607 __IO uint32_t POSITION; /**< MTB Position Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 1608 __IO uint32_t MASTER; /**< MTB Master Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 1609 __IO uint32_t FLOW; /**< MTB Flow Register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 1610 __I uint32_t BASE; /**< MTB Base Register, offset: 0xC */
Jasper_lee 0:b16d94660a33 1611 uint8_t RESERVED_0[3824];
Jasper_lee 0:b16d94660a33 1612 __I uint32_t MODECTRL; /**< Integration Mode Control Register, offset: 0xF00 */
Jasper_lee 0:b16d94660a33 1613 uint8_t RESERVED_1[156];
Jasper_lee 0:b16d94660a33 1614 __I uint32_t TAGSET; /**< Claim TAG Set Register, offset: 0xFA0 */
Jasper_lee 0:b16d94660a33 1615 __I uint32_t TAGCLEAR; /**< Claim TAG Clear Register, offset: 0xFA4 */
Jasper_lee 0:b16d94660a33 1616 uint8_t RESERVED_2[8];
Jasper_lee 0:b16d94660a33 1617 __I uint32_t LOCKACCESS; /**< Lock Access Register, offset: 0xFB0 */
Jasper_lee 0:b16d94660a33 1618 __I uint32_t LOCKSTAT; /**< Lock Status Register, offset: 0xFB4 */
Jasper_lee 0:b16d94660a33 1619 __I uint32_t AUTHSTAT; /**< Authentication Status Register, offset: 0xFB8 */
Jasper_lee 0:b16d94660a33 1620 __I uint32_t DEVICEARCH; /**< Device Architecture Register, offset: 0xFBC */
Jasper_lee 0:b16d94660a33 1621 uint8_t RESERVED_3[8];
Jasper_lee 0:b16d94660a33 1622 __I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
Jasper_lee 0:b16d94660a33 1623 __I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
Jasper_lee 0:b16d94660a33 1624 __I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
Jasper_lee 0:b16d94660a33 1625 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
Jasper_lee 0:b16d94660a33 1626 } MTB_Type;
Jasper_lee 0:b16d94660a33 1627
Jasper_lee 0:b16d94660a33 1628 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1629 -- MTB Register Masks
Jasper_lee 0:b16d94660a33 1630 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1631
Jasper_lee 0:b16d94660a33 1632 /**
Jasper_lee 0:b16d94660a33 1633 * @addtogroup MTB_Register_Masks MTB Register Masks
Jasper_lee 0:b16d94660a33 1634 * @{
Jasper_lee 0:b16d94660a33 1635 */
Jasper_lee 0:b16d94660a33 1636
Jasper_lee 0:b16d94660a33 1637 /* POSITION Bit Fields */
Jasper_lee 0:b16d94660a33 1638 #define MTB_POSITION_WRAP_MASK 0x4u
Jasper_lee 0:b16d94660a33 1639 #define MTB_POSITION_WRAP_SHIFT 2
Jasper_lee 0:b16d94660a33 1640 #define MTB_POSITION_POINTER_MASK 0xFFFFFFF8u
Jasper_lee 0:b16d94660a33 1641 #define MTB_POSITION_POINTER_SHIFT 3
Jasper_lee 0:b16d94660a33 1642 #define MTB_POSITION_POINTER(x) (((uint32_t)(((uint32_t)(x))<<MTB_POSITION_POINTER_SHIFT))&MTB_POSITION_POINTER_MASK)
Jasper_lee 0:b16d94660a33 1643 /* MASTER Bit Fields */
Jasper_lee 0:b16d94660a33 1644 #define MTB_MASTER_MASK_MASK 0x1Fu
Jasper_lee 0:b16d94660a33 1645 #define MTB_MASTER_MASK_SHIFT 0
Jasper_lee 0:b16d94660a33 1646 #define MTB_MASTER_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_MASK_SHIFT))&MTB_MASTER_MASK_MASK)
Jasper_lee 0:b16d94660a33 1647 #define MTB_MASTER_TSTARTEN_MASK 0x20u
Jasper_lee 0:b16d94660a33 1648 #define MTB_MASTER_TSTARTEN_SHIFT 5
Jasper_lee 0:b16d94660a33 1649 #define MTB_MASTER_TSTOPEN_MASK 0x40u
Jasper_lee 0:b16d94660a33 1650 #define MTB_MASTER_TSTOPEN_SHIFT 6
Jasper_lee 0:b16d94660a33 1651 #define MTB_MASTER_SFRWPRIV_MASK 0x80u
Jasper_lee 0:b16d94660a33 1652 #define MTB_MASTER_SFRWPRIV_SHIFT 7
Jasper_lee 0:b16d94660a33 1653 #define MTB_MASTER_RAMPRIV_MASK 0x100u
Jasper_lee 0:b16d94660a33 1654 #define MTB_MASTER_RAMPRIV_SHIFT 8
Jasper_lee 0:b16d94660a33 1655 #define MTB_MASTER_HALTREQ_MASK 0x200u
Jasper_lee 0:b16d94660a33 1656 #define MTB_MASTER_HALTREQ_SHIFT 9
Jasper_lee 0:b16d94660a33 1657 #define MTB_MASTER_EN_MASK 0x80000000u
Jasper_lee 0:b16d94660a33 1658 #define MTB_MASTER_EN_SHIFT 31
Jasper_lee 0:b16d94660a33 1659 /* FLOW Bit Fields */
Jasper_lee 0:b16d94660a33 1660 #define MTB_FLOW_AUTOSTOP_MASK 0x1u
Jasper_lee 0:b16d94660a33 1661 #define MTB_FLOW_AUTOSTOP_SHIFT 0
Jasper_lee 0:b16d94660a33 1662 #define MTB_FLOW_AUTOHALT_MASK 0x2u
Jasper_lee 0:b16d94660a33 1663 #define MTB_FLOW_AUTOHALT_SHIFT 1
Jasper_lee 0:b16d94660a33 1664 #define MTB_FLOW_WATERMARK_MASK 0xFFFFFFF8u
Jasper_lee 0:b16d94660a33 1665 #define MTB_FLOW_WATERMARK_SHIFT 3
Jasper_lee 0:b16d94660a33 1666 #define MTB_FLOW_WATERMARK(x) (((uint32_t)(((uint32_t)(x))<<MTB_FLOW_WATERMARK_SHIFT))&MTB_FLOW_WATERMARK_MASK)
Jasper_lee 0:b16d94660a33 1667 /* BASE Bit Fields */
Jasper_lee 0:b16d94660a33 1668 #define MTB_BASE_BASEADDR_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1669 #define MTB_BASE_BASEADDR_SHIFT 0
Jasper_lee 0:b16d94660a33 1670 #define MTB_BASE_BASEADDR(x) (((uint32_t)(((uint32_t)(x))<<MTB_BASE_BASEADDR_SHIFT))&MTB_BASE_BASEADDR_MASK)
Jasper_lee 0:b16d94660a33 1671 /* MODECTRL Bit Fields */
Jasper_lee 0:b16d94660a33 1672 #define MTB_MODECTRL_MODECTRL_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1673 #define MTB_MODECTRL_MODECTRL_SHIFT 0
Jasper_lee 0:b16d94660a33 1674 #define MTB_MODECTRL_MODECTRL(x) (((uint32_t)(((uint32_t)(x))<<MTB_MODECTRL_MODECTRL_SHIFT))&MTB_MODECTRL_MODECTRL_MASK)
Jasper_lee 0:b16d94660a33 1675 /* TAGSET Bit Fields */
Jasper_lee 0:b16d94660a33 1676 #define MTB_TAGSET_TAGSET_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1677 #define MTB_TAGSET_TAGSET_SHIFT 0
Jasper_lee 0:b16d94660a33 1678 #define MTB_TAGSET_TAGSET(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGSET_TAGSET_SHIFT))&MTB_TAGSET_TAGSET_MASK)
Jasper_lee 0:b16d94660a33 1679 /* TAGCLEAR Bit Fields */
Jasper_lee 0:b16d94660a33 1680 #define MTB_TAGCLEAR_TAGCLEAR_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1681 #define MTB_TAGCLEAR_TAGCLEAR_SHIFT 0
Jasper_lee 0:b16d94660a33 1682 #define MTB_TAGCLEAR_TAGCLEAR(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGCLEAR_TAGCLEAR_SHIFT))&MTB_TAGCLEAR_TAGCLEAR_MASK)
Jasper_lee 0:b16d94660a33 1683 /* LOCKACCESS Bit Fields */
Jasper_lee 0:b16d94660a33 1684 #define MTB_LOCKACCESS_LOCKACCESS_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1685 #define MTB_LOCKACCESS_LOCKACCESS_SHIFT 0
Jasper_lee 0:b16d94660a33 1686 #define MTB_LOCKACCESS_LOCKACCESS(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKACCESS_LOCKACCESS_SHIFT))&MTB_LOCKACCESS_LOCKACCESS_MASK)
Jasper_lee 0:b16d94660a33 1687 /* LOCKSTAT Bit Fields */
Jasper_lee 0:b16d94660a33 1688 #define MTB_LOCKSTAT_LOCKSTAT_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1689 #define MTB_LOCKSTAT_LOCKSTAT_SHIFT 0
Jasper_lee 0:b16d94660a33 1690 #define MTB_LOCKSTAT_LOCKSTAT(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKSTAT_LOCKSTAT_SHIFT))&MTB_LOCKSTAT_LOCKSTAT_MASK)
Jasper_lee 0:b16d94660a33 1691 /* AUTHSTAT Bit Fields */
Jasper_lee 0:b16d94660a33 1692 #define MTB_AUTHSTAT_BIT0_MASK 0x1u
Jasper_lee 0:b16d94660a33 1693 #define MTB_AUTHSTAT_BIT0_SHIFT 0
Jasper_lee 0:b16d94660a33 1694 #define MTB_AUTHSTAT_BIT1_MASK 0x2u
Jasper_lee 0:b16d94660a33 1695 #define MTB_AUTHSTAT_BIT1_SHIFT 1
Jasper_lee 0:b16d94660a33 1696 #define MTB_AUTHSTAT_BIT2_MASK 0x4u
Jasper_lee 0:b16d94660a33 1697 #define MTB_AUTHSTAT_BIT2_SHIFT 2
Jasper_lee 0:b16d94660a33 1698 #define MTB_AUTHSTAT_BIT3_MASK 0x8u
Jasper_lee 0:b16d94660a33 1699 #define MTB_AUTHSTAT_BIT3_SHIFT 3
Jasper_lee 0:b16d94660a33 1700 /* DEVICEARCH Bit Fields */
Jasper_lee 0:b16d94660a33 1701 #define MTB_DEVICEARCH_DEVICEARCH_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1702 #define MTB_DEVICEARCH_DEVICEARCH_SHIFT 0
Jasper_lee 0:b16d94660a33 1703 #define MTB_DEVICEARCH_DEVICEARCH(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICEARCH_DEVICEARCH_SHIFT))&MTB_DEVICEARCH_DEVICEARCH_MASK)
Jasper_lee 0:b16d94660a33 1704 /* DEVICECFG Bit Fields */
Jasper_lee 0:b16d94660a33 1705 #define MTB_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1706 #define MTB_DEVICECFG_DEVICECFG_SHIFT 0
Jasper_lee 0:b16d94660a33 1707 #define MTB_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICECFG_DEVICECFG_SHIFT))&MTB_DEVICECFG_DEVICECFG_MASK)
Jasper_lee 0:b16d94660a33 1708 /* DEVICETYPID Bit Fields */
Jasper_lee 0:b16d94660a33 1709 #define MTB_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1710 #define MTB_DEVICETYPID_DEVICETYPID_SHIFT 0
Jasper_lee 0:b16d94660a33 1711 #define MTB_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICETYPID_DEVICETYPID_SHIFT))&MTB_DEVICETYPID_DEVICETYPID_MASK)
Jasper_lee 0:b16d94660a33 1712 /* PERIPHID Bit Fields */
Jasper_lee 0:b16d94660a33 1713 #define MTB_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1714 #define MTB_PERIPHID_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 1715 #define MTB_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTB_PERIPHID_PERIPHID_SHIFT))&MTB_PERIPHID_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 1716 /* COMPID Bit Fields */
Jasper_lee 0:b16d94660a33 1717 #define MTB_COMPID_COMPID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1718 #define MTB_COMPID_COMPID_SHIFT 0
Jasper_lee 0:b16d94660a33 1719 #define MTB_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_COMPID_COMPID_SHIFT))&MTB_COMPID_COMPID_MASK)
Jasper_lee 0:b16d94660a33 1720
Jasper_lee 0:b16d94660a33 1721 /**
Jasper_lee 0:b16d94660a33 1722 * @}
Jasper_lee 0:b16d94660a33 1723 */ /* end of group MTB_Register_Masks */
Jasper_lee 0:b16d94660a33 1724
Jasper_lee 0:b16d94660a33 1725
Jasper_lee 0:b16d94660a33 1726 /* MTB - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 1727 /** Peripheral MTB base address */
Jasper_lee 0:b16d94660a33 1728 #define MTB_BASE (0xF0000000u)
Jasper_lee 0:b16d94660a33 1729 /** Peripheral MTB base pointer */
Jasper_lee 0:b16d94660a33 1730 #define MTB ((MTB_Type *)MTB_BASE)
Jasper_lee 0:b16d94660a33 1731 /** Array initializer of MTB peripheral base pointers */
Jasper_lee 0:b16d94660a33 1732 #define MTB_BASES { MTB }
Jasper_lee 0:b16d94660a33 1733
Jasper_lee 0:b16d94660a33 1734 /**
Jasper_lee 0:b16d94660a33 1735 * @}
Jasper_lee 0:b16d94660a33 1736 */ /* end of group MTB_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1737
Jasper_lee 0:b16d94660a33 1738
Jasper_lee 0:b16d94660a33 1739 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1740 -- MTBDWT Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1741 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1742
Jasper_lee 0:b16d94660a33 1743 /**
Jasper_lee 0:b16d94660a33 1744 * @addtogroup MTBDWT_Peripheral_Access_Layer MTBDWT Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1745 * @{
Jasper_lee 0:b16d94660a33 1746 */
Jasper_lee 0:b16d94660a33 1747
Jasper_lee 0:b16d94660a33 1748 /** MTBDWT - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1749 typedef struct {
Jasper_lee 0:b16d94660a33 1750 __I uint32_t CTRL; /**< MTB DWT Control Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 1751 uint8_t RESERVED_0[28];
Jasper_lee 0:b16d94660a33 1752 struct { /* offset: 0x20, array step: 0x10 */
Jasper_lee 0:b16d94660a33 1753 __IO uint32_t COMP; /**< MTB_DWT Comparator Register, array offset: 0x20, array step: 0x10 */
Jasper_lee 0:b16d94660a33 1754 __IO uint32_t MASK; /**< MTB_DWT Comparator Mask Register, array offset: 0x24, array step: 0x10 */
Jasper_lee 0:b16d94660a33 1755 __IO uint32_t FCT; /**< MTB_DWT Comparator Function Register 0..MTB_DWT Comparator Function Register 1, array offset: 0x28, array step: 0x10 */
Jasper_lee 0:b16d94660a33 1756 uint8_t RESERVED_0[4];
Jasper_lee 0:b16d94660a33 1757 } COMPARATOR[2];
Jasper_lee 0:b16d94660a33 1758 uint8_t RESERVED_1[448];
Jasper_lee 0:b16d94660a33 1759 __IO uint32_t TBCTRL; /**< MTB_DWT Trace Buffer Control Register, offset: 0x200 */
Jasper_lee 0:b16d94660a33 1760 uint8_t RESERVED_2[3524];
Jasper_lee 0:b16d94660a33 1761 __I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
Jasper_lee 0:b16d94660a33 1762 __I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
Jasper_lee 0:b16d94660a33 1763 __I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
Jasper_lee 0:b16d94660a33 1764 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
Jasper_lee 0:b16d94660a33 1765 } MTBDWT_Type;
Jasper_lee 0:b16d94660a33 1766
Jasper_lee 0:b16d94660a33 1767 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1768 -- MTBDWT Register Masks
Jasper_lee 0:b16d94660a33 1769 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1770
Jasper_lee 0:b16d94660a33 1771 /**
Jasper_lee 0:b16d94660a33 1772 * @addtogroup MTBDWT_Register_Masks MTBDWT Register Masks
Jasper_lee 0:b16d94660a33 1773 * @{
Jasper_lee 0:b16d94660a33 1774 */
Jasper_lee 0:b16d94660a33 1775
Jasper_lee 0:b16d94660a33 1776 /* CTRL Bit Fields */
Jasper_lee 0:b16d94660a33 1777 #define MTBDWT_CTRL_DWTCFGCTRL_MASK 0xFFFFFFFu
Jasper_lee 0:b16d94660a33 1778 #define MTBDWT_CTRL_DWTCFGCTRL_SHIFT 0
Jasper_lee 0:b16d94660a33 1779 #define MTBDWT_CTRL_DWTCFGCTRL(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_DWTCFGCTRL_SHIFT))&MTBDWT_CTRL_DWTCFGCTRL_MASK)
Jasper_lee 0:b16d94660a33 1780 #define MTBDWT_CTRL_NUMCMP_MASK 0xF0000000u
Jasper_lee 0:b16d94660a33 1781 #define MTBDWT_CTRL_NUMCMP_SHIFT 28
Jasper_lee 0:b16d94660a33 1782 #define MTBDWT_CTRL_NUMCMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_NUMCMP_SHIFT))&MTBDWT_CTRL_NUMCMP_MASK)
Jasper_lee 0:b16d94660a33 1783 /* COMP Bit Fields */
Jasper_lee 0:b16d94660a33 1784 #define MTBDWT_COMP_COMP_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1785 #define MTBDWT_COMP_COMP_SHIFT 0
Jasper_lee 0:b16d94660a33 1786 #define MTBDWT_COMP_COMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMP_COMP_SHIFT))&MTBDWT_COMP_COMP_MASK)
Jasper_lee 0:b16d94660a33 1787 /* MASK Bit Fields */
Jasper_lee 0:b16d94660a33 1788 #define MTBDWT_MASK_MASK_MASK 0x1Fu
Jasper_lee 0:b16d94660a33 1789 #define MTBDWT_MASK_MASK_SHIFT 0
Jasper_lee 0:b16d94660a33 1790 #define MTBDWT_MASK_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_MASK_MASK_SHIFT))&MTBDWT_MASK_MASK_MASK)
Jasper_lee 0:b16d94660a33 1791 /* FCT Bit Fields */
Jasper_lee 0:b16d94660a33 1792 #define MTBDWT_FCT_FUNCTION_MASK 0xFu
Jasper_lee 0:b16d94660a33 1793 #define MTBDWT_FCT_FUNCTION_SHIFT 0
Jasper_lee 0:b16d94660a33 1794 #define MTBDWT_FCT_FUNCTION(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_FUNCTION_SHIFT))&MTBDWT_FCT_FUNCTION_MASK)
Jasper_lee 0:b16d94660a33 1795 #define MTBDWT_FCT_DATAVMATCH_MASK 0x100u
Jasper_lee 0:b16d94660a33 1796 #define MTBDWT_FCT_DATAVMATCH_SHIFT 8
Jasper_lee 0:b16d94660a33 1797 #define MTBDWT_FCT_DATAVSIZE_MASK 0xC00u
Jasper_lee 0:b16d94660a33 1798 #define MTBDWT_FCT_DATAVSIZE_SHIFT 10
Jasper_lee 0:b16d94660a33 1799 #define MTBDWT_FCT_DATAVSIZE(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVSIZE_SHIFT))&MTBDWT_FCT_DATAVSIZE_MASK)
Jasper_lee 0:b16d94660a33 1800 #define MTBDWT_FCT_DATAVADDR0_MASK 0xF000u
Jasper_lee 0:b16d94660a33 1801 #define MTBDWT_FCT_DATAVADDR0_SHIFT 12
Jasper_lee 0:b16d94660a33 1802 #define MTBDWT_FCT_DATAVADDR0(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVADDR0_SHIFT))&MTBDWT_FCT_DATAVADDR0_MASK)
Jasper_lee 0:b16d94660a33 1803 #define MTBDWT_FCT_MATCHED_MASK 0x1000000u
Jasper_lee 0:b16d94660a33 1804 #define MTBDWT_FCT_MATCHED_SHIFT 24
Jasper_lee 0:b16d94660a33 1805 /* TBCTRL Bit Fields */
Jasper_lee 0:b16d94660a33 1806 #define MTBDWT_TBCTRL_ACOMP0_MASK 0x1u
Jasper_lee 0:b16d94660a33 1807 #define MTBDWT_TBCTRL_ACOMP0_SHIFT 0
Jasper_lee 0:b16d94660a33 1808 #define MTBDWT_TBCTRL_ACOMP1_MASK 0x2u
Jasper_lee 0:b16d94660a33 1809 #define MTBDWT_TBCTRL_ACOMP1_SHIFT 1
Jasper_lee 0:b16d94660a33 1810 #define MTBDWT_TBCTRL_NUMCOMP_MASK 0xF0000000u
Jasper_lee 0:b16d94660a33 1811 #define MTBDWT_TBCTRL_NUMCOMP_SHIFT 28
Jasper_lee 0:b16d94660a33 1812 #define MTBDWT_TBCTRL_NUMCOMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_TBCTRL_NUMCOMP_SHIFT))&MTBDWT_TBCTRL_NUMCOMP_MASK)
Jasper_lee 0:b16d94660a33 1813 /* DEVICECFG Bit Fields */
Jasper_lee 0:b16d94660a33 1814 #define MTBDWT_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1815 #define MTBDWT_DEVICECFG_DEVICECFG_SHIFT 0
Jasper_lee 0:b16d94660a33 1816 #define MTBDWT_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICECFG_DEVICECFG_SHIFT))&MTBDWT_DEVICECFG_DEVICECFG_MASK)
Jasper_lee 0:b16d94660a33 1817 /* DEVICETYPID Bit Fields */
Jasper_lee 0:b16d94660a33 1818 #define MTBDWT_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1819 #define MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT 0
Jasper_lee 0:b16d94660a33 1820 #define MTBDWT_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT))&MTBDWT_DEVICETYPID_DEVICETYPID_MASK)
Jasper_lee 0:b16d94660a33 1821 /* PERIPHID Bit Fields */
Jasper_lee 0:b16d94660a33 1822 #define MTBDWT_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1823 #define MTBDWT_PERIPHID_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 1824 #define MTBDWT_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_PERIPHID_PERIPHID_SHIFT))&MTBDWT_PERIPHID_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 1825 /* COMPID Bit Fields */
Jasper_lee 0:b16d94660a33 1826 #define MTBDWT_COMPID_COMPID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 1827 #define MTBDWT_COMPID_COMPID_SHIFT 0
Jasper_lee 0:b16d94660a33 1828 #define MTBDWT_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMPID_COMPID_SHIFT))&MTBDWT_COMPID_COMPID_MASK)
Jasper_lee 0:b16d94660a33 1829
Jasper_lee 0:b16d94660a33 1830 /**
Jasper_lee 0:b16d94660a33 1831 * @}
Jasper_lee 0:b16d94660a33 1832 */ /* end of group MTBDWT_Register_Masks */
Jasper_lee 0:b16d94660a33 1833
Jasper_lee 0:b16d94660a33 1834
Jasper_lee 0:b16d94660a33 1835 /* MTBDWT - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 1836 /** Peripheral MTBDWT base address */
Jasper_lee 0:b16d94660a33 1837 #define MTBDWT_BASE (0xF0001000u)
Jasper_lee 0:b16d94660a33 1838 /** Peripheral MTBDWT base pointer */
Jasper_lee 0:b16d94660a33 1839 #define MTBDWT ((MTBDWT_Type *)MTBDWT_BASE)
Jasper_lee 0:b16d94660a33 1840 /** Array initializer of MTBDWT peripheral base pointers */
Jasper_lee 0:b16d94660a33 1841 #define MTBDWT_BASES { MTBDWT }
Jasper_lee 0:b16d94660a33 1842
Jasper_lee 0:b16d94660a33 1843 /**
Jasper_lee 0:b16d94660a33 1844 * @}
Jasper_lee 0:b16d94660a33 1845 */ /* end of group MTBDWT_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1846
Jasper_lee 0:b16d94660a33 1847
Jasper_lee 0:b16d94660a33 1848 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1849 -- NV Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1850 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1851
Jasper_lee 0:b16d94660a33 1852 /**
Jasper_lee 0:b16d94660a33 1853 * @addtogroup NV_Peripheral_Access_Layer NV Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1854 * @{
Jasper_lee 0:b16d94660a33 1855 */
Jasper_lee 0:b16d94660a33 1856
Jasper_lee 0:b16d94660a33 1857 /** NV - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1858 typedef struct {
Jasper_lee 0:b16d94660a33 1859 __I uint8_t BACKKEY3; /**< Backdoor Comparison Key 3., offset: 0x0 */
Jasper_lee 0:b16d94660a33 1860 __I uint8_t BACKKEY2; /**< Backdoor Comparison Key 2., offset: 0x1 */
Jasper_lee 0:b16d94660a33 1861 __I uint8_t BACKKEY1; /**< Backdoor Comparison Key 1., offset: 0x2 */
Jasper_lee 0:b16d94660a33 1862 __I uint8_t BACKKEY0; /**< Backdoor Comparison Key 0., offset: 0x3 */
Jasper_lee 0:b16d94660a33 1863 __I uint8_t BACKKEY7; /**< Backdoor Comparison Key 7., offset: 0x4 */
Jasper_lee 0:b16d94660a33 1864 __I uint8_t BACKKEY6; /**< Backdoor Comparison Key 6., offset: 0x5 */
Jasper_lee 0:b16d94660a33 1865 __I uint8_t BACKKEY5; /**< Backdoor Comparison Key 5., offset: 0x6 */
Jasper_lee 0:b16d94660a33 1866 __I uint8_t BACKKEY4; /**< Backdoor Comparison Key 4., offset: 0x7 */
Jasper_lee 0:b16d94660a33 1867 __I uint8_t FPROT3; /**< Non-volatile P-Flash Protection 1 - Low Register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 1868 __I uint8_t FPROT2; /**< Non-volatile P-Flash Protection 1 - High Register, offset: 0x9 */
Jasper_lee 0:b16d94660a33 1869 __I uint8_t FPROT1; /**< Non-volatile P-Flash Protection 0 - Low Register, offset: 0xA */
Jasper_lee 0:b16d94660a33 1870 __I uint8_t FPROT0; /**< Non-volatile P-Flash Protection 0 - High Register, offset: 0xB */
Jasper_lee 0:b16d94660a33 1871 __I uint8_t FSEC; /**< Non-volatile Flash Security Register, offset: 0xC */
Jasper_lee 0:b16d94660a33 1872 __I uint8_t FOPT; /**< Non-volatile Flash Option Register, offset: 0xD */
Jasper_lee 0:b16d94660a33 1873 } NV_Type;
Jasper_lee 0:b16d94660a33 1874
Jasper_lee 0:b16d94660a33 1875 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1876 -- NV Register Masks
Jasper_lee 0:b16d94660a33 1877 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1878
Jasper_lee 0:b16d94660a33 1879 /**
Jasper_lee 0:b16d94660a33 1880 * @addtogroup NV_Register_Masks NV Register Masks
Jasper_lee 0:b16d94660a33 1881 * @{
Jasper_lee 0:b16d94660a33 1882 */
Jasper_lee 0:b16d94660a33 1883
Jasper_lee 0:b16d94660a33 1884 /* BACKKEY3 Bit Fields */
Jasper_lee 0:b16d94660a33 1885 #define NV_BACKKEY3_KEY_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1886 #define NV_BACKKEY3_KEY_SHIFT 0
Jasper_lee 0:b16d94660a33 1887 #define NV_BACKKEY3_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY3_KEY_SHIFT))&NV_BACKKEY3_KEY_MASK)
Jasper_lee 0:b16d94660a33 1888 /* BACKKEY2 Bit Fields */
Jasper_lee 0:b16d94660a33 1889 #define NV_BACKKEY2_KEY_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1890 #define NV_BACKKEY2_KEY_SHIFT 0
Jasper_lee 0:b16d94660a33 1891 #define NV_BACKKEY2_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY2_KEY_SHIFT))&NV_BACKKEY2_KEY_MASK)
Jasper_lee 0:b16d94660a33 1892 /* BACKKEY1 Bit Fields */
Jasper_lee 0:b16d94660a33 1893 #define NV_BACKKEY1_KEY_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1894 #define NV_BACKKEY1_KEY_SHIFT 0
Jasper_lee 0:b16d94660a33 1895 #define NV_BACKKEY1_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY1_KEY_SHIFT))&NV_BACKKEY1_KEY_MASK)
Jasper_lee 0:b16d94660a33 1896 /* BACKKEY0 Bit Fields */
Jasper_lee 0:b16d94660a33 1897 #define NV_BACKKEY0_KEY_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1898 #define NV_BACKKEY0_KEY_SHIFT 0
Jasper_lee 0:b16d94660a33 1899 #define NV_BACKKEY0_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY0_KEY_SHIFT))&NV_BACKKEY0_KEY_MASK)
Jasper_lee 0:b16d94660a33 1900 /* BACKKEY7 Bit Fields */
Jasper_lee 0:b16d94660a33 1901 #define NV_BACKKEY7_KEY_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1902 #define NV_BACKKEY7_KEY_SHIFT 0
Jasper_lee 0:b16d94660a33 1903 #define NV_BACKKEY7_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY7_KEY_SHIFT))&NV_BACKKEY7_KEY_MASK)
Jasper_lee 0:b16d94660a33 1904 /* BACKKEY6 Bit Fields */
Jasper_lee 0:b16d94660a33 1905 #define NV_BACKKEY6_KEY_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1906 #define NV_BACKKEY6_KEY_SHIFT 0
Jasper_lee 0:b16d94660a33 1907 #define NV_BACKKEY6_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY6_KEY_SHIFT))&NV_BACKKEY6_KEY_MASK)
Jasper_lee 0:b16d94660a33 1908 /* BACKKEY5 Bit Fields */
Jasper_lee 0:b16d94660a33 1909 #define NV_BACKKEY5_KEY_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1910 #define NV_BACKKEY5_KEY_SHIFT 0
Jasper_lee 0:b16d94660a33 1911 #define NV_BACKKEY5_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY5_KEY_SHIFT))&NV_BACKKEY5_KEY_MASK)
Jasper_lee 0:b16d94660a33 1912 /* BACKKEY4 Bit Fields */
Jasper_lee 0:b16d94660a33 1913 #define NV_BACKKEY4_KEY_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1914 #define NV_BACKKEY4_KEY_SHIFT 0
Jasper_lee 0:b16d94660a33 1915 #define NV_BACKKEY4_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY4_KEY_SHIFT))&NV_BACKKEY4_KEY_MASK)
Jasper_lee 0:b16d94660a33 1916 /* FPROT3 Bit Fields */
Jasper_lee 0:b16d94660a33 1917 #define NV_FPROT3_PROT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1918 #define NV_FPROT3_PROT_SHIFT 0
Jasper_lee 0:b16d94660a33 1919 #define NV_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT3_PROT_SHIFT))&NV_FPROT3_PROT_MASK)
Jasper_lee 0:b16d94660a33 1920 /* FPROT2 Bit Fields */
Jasper_lee 0:b16d94660a33 1921 #define NV_FPROT2_PROT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1922 #define NV_FPROT2_PROT_SHIFT 0
Jasper_lee 0:b16d94660a33 1923 #define NV_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT2_PROT_SHIFT))&NV_FPROT2_PROT_MASK)
Jasper_lee 0:b16d94660a33 1924 /* FPROT1 Bit Fields */
Jasper_lee 0:b16d94660a33 1925 #define NV_FPROT1_PROT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1926 #define NV_FPROT1_PROT_SHIFT 0
Jasper_lee 0:b16d94660a33 1927 #define NV_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT1_PROT_SHIFT))&NV_FPROT1_PROT_MASK)
Jasper_lee 0:b16d94660a33 1928 /* FPROT0 Bit Fields */
Jasper_lee 0:b16d94660a33 1929 #define NV_FPROT0_PROT_MASK 0xFFu
Jasper_lee 0:b16d94660a33 1930 #define NV_FPROT0_PROT_SHIFT 0
Jasper_lee 0:b16d94660a33 1931 #define NV_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT0_PROT_SHIFT))&NV_FPROT0_PROT_MASK)
Jasper_lee 0:b16d94660a33 1932 /* FSEC Bit Fields */
Jasper_lee 0:b16d94660a33 1933 #define NV_FSEC_SEC_MASK 0x3u
Jasper_lee 0:b16d94660a33 1934 #define NV_FSEC_SEC_SHIFT 0
Jasper_lee 0:b16d94660a33 1935 #define NV_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_SEC_SHIFT))&NV_FSEC_SEC_MASK)
Jasper_lee 0:b16d94660a33 1936 #define NV_FSEC_FSLACC_MASK 0xCu
Jasper_lee 0:b16d94660a33 1937 #define NV_FSEC_FSLACC_SHIFT 2
Jasper_lee 0:b16d94660a33 1938 #define NV_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_FSLACC_SHIFT))&NV_FSEC_FSLACC_MASK)
Jasper_lee 0:b16d94660a33 1939 #define NV_FSEC_MEEN_MASK 0x30u
Jasper_lee 0:b16d94660a33 1940 #define NV_FSEC_MEEN_SHIFT 4
Jasper_lee 0:b16d94660a33 1941 #define NV_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_MEEN_SHIFT))&NV_FSEC_MEEN_MASK)
Jasper_lee 0:b16d94660a33 1942 #define NV_FSEC_KEYEN_MASK 0xC0u
Jasper_lee 0:b16d94660a33 1943 #define NV_FSEC_KEYEN_SHIFT 6
Jasper_lee 0:b16d94660a33 1944 #define NV_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_KEYEN_SHIFT))&NV_FSEC_KEYEN_MASK)
Jasper_lee 0:b16d94660a33 1945 /* FOPT Bit Fields */
Jasper_lee 0:b16d94660a33 1946 #define NV_FOPT_LPBOOT0_MASK 0x1u
Jasper_lee 0:b16d94660a33 1947 #define NV_FOPT_LPBOOT0_SHIFT 0
Jasper_lee 0:b16d94660a33 1948 #define NV_FOPT_EZPORT_DIS_MASK 0x2u
Jasper_lee 0:b16d94660a33 1949 #define NV_FOPT_EZPORT_DIS_SHIFT 1
Jasper_lee 0:b16d94660a33 1950 #define NV_FOPT_NMI_DIS_MASK 0x4u
Jasper_lee 0:b16d94660a33 1951 #define NV_FOPT_NMI_DIS_SHIFT 2
Jasper_lee 0:b16d94660a33 1952 #define NV_FOPT_RESET_PIN_CFG_MASK 0x8u
Jasper_lee 0:b16d94660a33 1953 #define NV_FOPT_RESET_PIN_CFG_SHIFT 3
Jasper_lee 0:b16d94660a33 1954 #define NV_FOPT_LPBOOT1_MASK 0x10u
Jasper_lee 0:b16d94660a33 1955 #define NV_FOPT_LPBOOT1_SHIFT 4
Jasper_lee 0:b16d94660a33 1956 #define NV_FOPT_FAST_INIT_MASK 0x20u
Jasper_lee 0:b16d94660a33 1957 #define NV_FOPT_FAST_INIT_SHIFT 5
Jasper_lee 0:b16d94660a33 1958
Jasper_lee 0:b16d94660a33 1959 /**
Jasper_lee 0:b16d94660a33 1960 * @}
Jasper_lee 0:b16d94660a33 1961 */ /* end of group NV_Register_Masks */
Jasper_lee 0:b16d94660a33 1962
Jasper_lee 0:b16d94660a33 1963
Jasper_lee 0:b16d94660a33 1964 /* NV - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 1965 /** Peripheral FTFA_FlashConfig base address */
Jasper_lee 0:b16d94660a33 1966 #define FTFA_FlashConfig_BASE (0x400u)
Jasper_lee 0:b16d94660a33 1967 /** Peripheral FTFA_FlashConfig base pointer */
Jasper_lee 0:b16d94660a33 1968 #define FTFA_FlashConfig ((NV_Type *)FTFA_FlashConfig_BASE)
Jasper_lee 0:b16d94660a33 1969 /** Array initializer of NV peripheral base pointers */
Jasper_lee 0:b16d94660a33 1970 #define NV_BASES { FTFA_FlashConfig }
Jasper_lee 0:b16d94660a33 1971
Jasper_lee 0:b16d94660a33 1972 /**
Jasper_lee 0:b16d94660a33 1973 * @}
Jasper_lee 0:b16d94660a33 1974 */ /* end of group NV_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 1975
Jasper_lee 0:b16d94660a33 1976
Jasper_lee 0:b16d94660a33 1977 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1978 -- OSC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1979 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1980
Jasper_lee 0:b16d94660a33 1981 /**
Jasper_lee 0:b16d94660a33 1982 * @addtogroup OSC_Peripheral_Access_Layer OSC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 1983 * @{
Jasper_lee 0:b16d94660a33 1984 */
Jasper_lee 0:b16d94660a33 1985
Jasper_lee 0:b16d94660a33 1986 /** OSC - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 1987 typedef struct {
Jasper_lee 0:b16d94660a33 1988 __IO uint8_t CR; /**< OSC Control Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 1989 } OSC_Type;
Jasper_lee 0:b16d94660a33 1990
Jasper_lee 0:b16d94660a33 1991 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 1992 -- OSC Register Masks
Jasper_lee 0:b16d94660a33 1993 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 1994
Jasper_lee 0:b16d94660a33 1995 /**
Jasper_lee 0:b16d94660a33 1996 * @addtogroup OSC_Register_Masks OSC Register Masks
Jasper_lee 0:b16d94660a33 1997 * @{
Jasper_lee 0:b16d94660a33 1998 */
Jasper_lee 0:b16d94660a33 1999
Jasper_lee 0:b16d94660a33 2000 /* CR Bit Fields */
Jasper_lee 0:b16d94660a33 2001 #define OSC_CR_SC16P_MASK 0x1u
Jasper_lee 0:b16d94660a33 2002 #define OSC_CR_SC16P_SHIFT 0
Jasper_lee 0:b16d94660a33 2003 #define OSC_CR_SC8P_MASK 0x2u
Jasper_lee 0:b16d94660a33 2004 #define OSC_CR_SC8P_SHIFT 1
Jasper_lee 0:b16d94660a33 2005 #define OSC_CR_SC4P_MASK 0x4u
Jasper_lee 0:b16d94660a33 2006 #define OSC_CR_SC4P_SHIFT 2
Jasper_lee 0:b16d94660a33 2007 #define OSC_CR_SC2P_MASK 0x8u
Jasper_lee 0:b16d94660a33 2008 #define OSC_CR_SC2P_SHIFT 3
Jasper_lee 0:b16d94660a33 2009 #define OSC_CR_EREFSTEN_MASK 0x20u
Jasper_lee 0:b16d94660a33 2010 #define OSC_CR_EREFSTEN_SHIFT 5
Jasper_lee 0:b16d94660a33 2011 #define OSC_CR_ERCLKEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 2012 #define OSC_CR_ERCLKEN_SHIFT 7
Jasper_lee 0:b16d94660a33 2013
Jasper_lee 0:b16d94660a33 2014 /**
Jasper_lee 0:b16d94660a33 2015 * @}
Jasper_lee 0:b16d94660a33 2016 */ /* end of group OSC_Register_Masks */
Jasper_lee 0:b16d94660a33 2017
Jasper_lee 0:b16d94660a33 2018
Jasper_lee 0:b16d94660a33 2019 /* OSC - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2020 /** Peripheral OSC0 base address */
Jasper_lee 0:b16d94660a33 2021 #define OSC0_BASE (0x40065000u)
Jasper_lee 0:b16d94660a33 2022 /** Peripheral OSC0 base pointer */
Jasper_lee 0:b16d94660a33 2023 #define OSC0 ((OSC_Type *)OSC0_BASE)
Jasper_lee 0:b16d94660a33 2024 /** Array initializer of OSC peripheral base pointers */
Jasper_lee 0:b16d94660a33 2025 #define OSC_BASES { OSC0 }
Jasper_lee 0:b16d94660a33 2026
Jasper_lee 0:b16d94660a33 2027 /**
Jasper_lee 0:b16d94660a33 2028 * @}
Jasper_lee 0:b16d94660a33 2029 */ /* end of group OSC_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2030
Jasper_lee 0:b16d94660a33 2031
Jasper_lee 0:b16d94660a33 2032 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2033 -- PIT Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2034 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2035
Jasper_lee 0:b16d94660a33 2036 /**
Jasper_lee 0:b16d94660a33 2037 * @addtogroup PIT_Peripheral_Access_Layer PIT Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2038 * @{
Jasper_lee 0:b16d94660a33 2039 */
Jasper_lee 0:b16d94660a33 2040
Jasper_lee 0:b16d94660a33 2041 /** PIT - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2042 typedef struct {
Jasper_lee 0:b16d94660a33 2043 __IO uint32_t MCR; /**< PIT Module Control Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 2044 uint8_t RESERVED_0[220];
Jasper_lee 0:b16d94660a33 2045 __I uint32_t LTMR64H; /**< PIT Upper Lifetime Timer Register, offset: 0xE0 */
Jasper_lee 0:b16d94660a33 2046 __I uint32_t LTMR64L; /**< PIT Lower Lifetime Timer Register, offset: 0xE4 */
Jasper_lee 0:b16d94660a33 2047 uint8_t RESERVED_1[24];
Jasper_lee 0:b16d94660a33 2048 struct { /* offset: 0x100, array step: 0x10 */
Jasper_lee 0:b16d94660a33 2049 __IO uint32_t LDVAL; /**< Timer Load Value Register, array offset: 0x100, array step: 0x10 */
Jasper_lee 0:b16d94660a33 2050 __I uint32_t CVAL; /**< Current Timer Value Register, array offset: 0x104, array step: 0x10 */
Jasper_lee 0:b16d94660a33 2051 __IO uint32_t TCTRL; /**< Timer Control Register, array offset: 0x108, array step: 0x10 */
Jasper_lee 0:b16d94660a33 2052 __IO uint32_t TFLG; /**< Timer Flag Register, array offset: 0x10C, array step: 0x10 */
Jasper_lee 0:b16d94660a33 2053 } CHANNEL[2];
Jasper_lee 0:b16d94660a33 2054 } PIT_Type;
Jasper_lee 0:b16d94660a33 2055
Jasper_lee 0:b16d94660a33 2056 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2057 -- PIT Register Masks
Jasper_lee 0:b16d94660a33 2058 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2059
Jasper_lee 0:b16d94660a33 2060 /**
Jasper_lee 0:b16d94660a33 2061 * @addtogroup PIT_Register_Masks PIT Register Masks
Jasper_lee 0:b16d94660a33 2062 * @{
Jasper_lee 0:b16d94660a33 2063 */
Jasper_lee 0:b16d94660a33 2064
Jasper_lee 0:b16d94660a33 2065 /* MCR Bit Fields */
Jasper_lee 0:b16d94660a33 2066 #define PIT_MCR_FRZ_MASK 0x1u
Jasper_lee 0:b16d94660a33 2067 #define PIT_MCR_FRZ_SHIFT 0
Jasper_lee 0:b16d94660a33 2068 #define PIT_MCR_MDIS_MASK 0x2u
Jasper_lee 0:b16d94660a33 2069 #define PIT_MCR_MDIS_SHIFT 1
Jasper_lee 0:b16d94660a33 2070 /* LTMR64H Bit Fields */
Jasper_lee 0:b16d94660a33 2071 #define PIT_LTMR64H_LTH_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2072 #define PIT_LTMR64H_LTH_SHIFT 0
Jasper_lee 0:b16d94660a33 2073 #define PIT_LTMR64H_LTH(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64H_LTH_SHIFT))&PIT_LTMR64H_LTH_MASK)
Jasper_lee 0:b16d94660a33 2074 /* LTMR64L Bit Fields */
Jasper_lee 0:b16d94660a33 2075 #define PIT_LTMR64L_LTL_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2076 #define PIT_LTMR64L_LTL_SHIFT 0
Jasper_lee 0:b16d94660a33 2077 #define PIT_LTMR64L_LTL(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64L_LTL_SHIFT))&PIT_LTMR64L_LTL_MASK)
Jasper_lee 0:b16d94660a33 2078 /* LDVAL Bit Fields */
Jasper_lee 0:b16d94660a33 2079 #define PIT_LDVAL_TSV_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2080 #define PIT_LDVAL_TSV_SHIFT 0
Jasper_lee 0:b16d94660a33 2081 #define PIT_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x))<<PIT_LDVAL_TSV_SHIFT))&PIT_LDVAL_TSV_MASK)
Jasper_lee 0:b16d94660a33 2082 /* CVAL Bit Fields */
Jasper_lee 0:b16d94660a33 2083 #define PIT_CVAL_TVL_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2084 #define PIT_CVAL_TVL_SHIFT 0
Jasper_lee 0:b16d94660a33 2085 #define PIT_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x))<<PIT_CVAL_TVL_SHIFT))&PIT_CVAL_TVL_MASK)
Jasper_lee 0:b16d94660a33 2086 /* TCTRL Bit Fields */
Jasper_lee 0:b16d94660a33 2087 #define PIT_TCTRL_TEN_MASK 0x1u
Jasper_lee 0:b16d94660a33 2088 #define PIT_TCTRL_TEN_SHIFT 0
Jasper_lee 0:b16d94660a33 2089 #define PIT_TCTRL_TIE_MASK 0x2u
Jasper_lee 0:b16d94660a33 2090 #define PIT_TCTRL_TIE_SHIFT 1
Jasper_lee 0:b16d94660a33 2091 #define PIT_TCTRL_CHN_MASK 0x4u
Jasper_lee 0:b16d94660a33 2092 #define PIT_TCTRL_CHN_SHIFT 2
Jasper_lee 0:b16d94660a33 2093 /* TFLG Bit Fields */
Jasper_lee 0:b16d94660a33 2094 #define PIT_TFLG_TIF_MASK 0x1u
Jasper_lee 0:b16d94660a33 2095 #define PIT_TFLG_TIF_SHIFT 0
Jasper_lee 0:b16d94660a33 2096
Jasper_lee 0:b16d94660a33 2097 /**
Jasper_lee 0:b16d94660a33 2098 * @}
Jasper_lee 0:b16d94660a33 2099 */ /* end of group PIT_Register_Masks */
Jasper_lee 0:b16d94660a33 2100
Jasper_lee 0:b16d94660a33 2101
Jasper_lee 0:b16d94660a33 2102 /* PIT - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2103 /** Peripheral PIT base address */
Jasper_lee 0:b16d94660a33 2104 #define PIT_BASE (0x40037000u)
Jasper_lee 0:b16d94660a33 2105 /** Peripheral PIT base pointer */
Jasper_lee 0:b16d94660a33 2106 #define PIT ((PIT_Type *)PIT_BASE)
Jasper_lee 0:b16d94660a33 2107 /** Array initializer of PIT peripheral base pointers */
Jasper_lee 0:b16d94660a33 2108 #define PIT_BASES { PIT }
Jasper_lee 0:b16d94660a33 2109
Jasper_lee 0:b16d94660a33 2110 /**
Jasper_lee 0:b16d94660a33 2111 * @}
Jasper_lee 0:b16d94660a33 2112 */ /* end of group PIT_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2113
Jasper_lee 0:b16d94660a33 2114
Jasper_lee 0:b16d94660a33 2115 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2116 -- PMC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2117 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2118
Jasper_lee 0:b16d94660a33 2119 /**
Jasper_lee 0:b16d94660a33 2120 * @addtogroup PMC_Peripheral_Access_Layer PMC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2121 * @{
Jasper_lee 0:b16d94660a33 2122 */
Jasper_lee 0:b16d94660a33 2123
Jasper_lee 0:b16d94660a33 2124 /** PMC - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2125 typedef struct {
Jasper_lee 0:b16d94660a33 2126 __IO uint8_t LVDSC1; /**< Low Voltage Detect Status And Control 1 register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 2127 __IO uint8_t LVDSC2; /**< Low Voltage Detect Status And Control 2 register, offset: 0x1 */
Jasper_lee 0:b16d94660a33 2128 __IO uint8_t REGSC; /**< Regulator Status And Control register, offset: 0x2 */
Jasper_lee 0:b16d94660a33 2129 } PMC_Type;
Jasper_lee 0:b16d94660a33 2130
Jasper_lee 0:b16d94660a33 2131 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2132 -- PMC Register Masks
Jasper_lee 0:b16d94660a33 2133 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2134
Jasper_lee 0:b16d94660a33 2135 /**
Jasper_lee 0:b16d94660a33 2136 * @addtogroup PMC_Register_Masks PMC Register Masks
Jasper_lee 0:b16d94660a33 2137 * @{
Jasper_lee 0:b16d94660a33 2138 */
Jasper_lee 0:b16d94660a33 2139
Jasper_lee 0:b16d94660a33 2140 /* LVDSC1 Bit Fields */
Jasper_lee 0:b16d94660a33 2141 #define PMC_LVDSC1_LVDV_MASK 0x3u
Jasper_lee 0:b16d94660a33 2142 #define PMC_LVDSC1_LVDV_SHIFT 0
Jasper_lee 0:b16d94660a33 2143 #define PMC_LVDSC1_LVDV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDV_SHIFT))&PMC_LVDSC1_LVDV_MASK)
Jasper_lee 0:b16d94660a33 2144 #define PMC_LVDSC1_LVDRE_MASK 0x10u
Jasper_lee 0:b16d94660a33 2145 #define PMC_LVDSC1_LVDRE_SHIFT 4
Jasper_lee 0:b16d94660a33 2146 #define PMC_LVDSC1_LVDIE_MASK 0x20u
Jasper_lee 0:b16d94660a33 2147 #define PMC_LVDSC1_LVDIE_SHIFT 5
Jasper_lee 0:b16d94660a33 2148 #define PMC_LVDSC1_LVDACK_MASK 0x40u
Jasper_lee 0:b16d94660a33 2149 #define PMC_LVDSC1_LVDACK_SHIFT 6
Jasper_lee 0:b16d94660a33 2150 #define PMC_LVDSC1_LVDF_MASK 0x80u
Jasper_lee 0:b16d94660a33 2151 #define PMC_LVDSC1_LVDF_SHIFT 7
Jasper_lee 0:b16d94660a33 2152 /* LVDSC2 Bit Fields */
Jasper_lee 0:b16d94660a33 2153 #define PMC_LVDSC2_LVWV_MASK 0x3u
Jasper_lee 0:b16d94660a33 2154 #define PMC_LVDSC2_LVWV_SHIFT 0
Jasper_lee 0:b16d94660a33 2155 #define PMC_LVDSC2_LVWV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC2_LVWV_SHIFT))&PMC_LVDSC2_LVWV_MASK)
Jasper_lee 0:b16d94660a33 2156 #define PMC_LVDSC2_LVWIE_MASK 0x20u
Jasper_lee 0:b16d94660a33 2157 #define PMC_LVDSC2_LVWIE_SHIFT 5
Jasper_lee 0:b16d94660a33 2158 #define PMC_LVDSC2_LVWACK_MASK 0x40u
Jasper_lee 0:b16d94660a33 2159 #define PMC_LVDSC2_LVWACK_SHIFT 6
Jasper_lee 0:b16d94660a33 2160 #define PMC_LVDSC2_LVWF_MASK 0x80u
Jasper_lee 0:b16d94660a33 2161 #define PMC_LVDSC2_LVWF_SHIFT 7
Jasper_lee 0:b16d94660a33 2162 /* REGSC Bit Fields */
Jasper_lee 0:b16d94660a33 2163 #define PMC_REGSC_BGBE_MASK 0x1u
Jasper_lee 0:b16d94660a33 2164 #define PMC_REGSC_BGBE_SHIFT 0
Jasper_lee 0:b16d94660a33 2165 #define PMC_REGSC_REGONS_MASK 0x4u
Jasper_lee 0:b16d94660a33 2166 #define PMC_REGSC_REGONS_SHIFT 2
Jasper_lee 0:b16d94660a33 2167 #define PMC_REGSC_ACKISO_MASK 0x8u
Jasper_lee 0:b16d94660a33 2168 #define PMC_REGSC_ACKISO_SHIFT 3
Jasper_lee 0:b16d94660a33 2169 #define PMC_REGSC_BGEN_MASK 0x10u
Jasper_lee 0:b16d94660a33 2170 #define PMC_REGSC_BGEN_SHIFT 4
Jasper_lee 0:b16d94660a33 2171
Jasper_lee 0:b16d94660a33 2172 /**
Jasper_lee 0:b16d94660a33 2173 * @}
Jasper_lee 0:b16d94660a33 2174 */ /* end of group PMC_Register_Masks */
Jasper_lee 0:b16d94660a33 2175
Jasper_lee 0:b16d94660a33 2176
Jasper_lee 0:b16d94660a33 2177 /* PMC - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2178 /** Peripheral PMC base address */
Jasper_lee 0:b16d94660a33 2179 #define PMC_BASE (0x4007D000u)
Jasper_lee 0:b16d94660a33 2180 /** Peripheral PMC base pointer */
Jasper_lee 0:b16d94660a33 2181 #define PMC ((PMC_Type *)PMC_BASE)
Jasper_lee 0:b16d94660a33 2182 /** Array initializer of PMC peripheral base pointers */
Jasper_lee 0:b16d94660a33 2183 #define PMC_BASES { PMC }
Jasper_lee 0:b16d94660a33 2184
Jasper_lee 0:b16d94660a33 2185 /**
Jasper_lee 0:b16d94660a33 2186 * @}
Jasper_lee 0:b16d94660a33 2187 */ /* end of group PMC_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2188
Jasper_lee 0:b16d94660a33 2189
Jasper_lee 0:b16d94660a33 2190 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2191 -- PORT Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2192 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2193
Jasper_lee 0:b16d94660a33 2194 /**
Jasper_lee 0:b16d94660a33 2195 * @addtogroup PORT_Peripheral_Access_Layer PORT Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2196 * @{
Jasper_lee 0:b16d94660a33 2197 */
Jasper_lee 0:b16d94660a33 2198
Jasper_lee 0:b16d94660a33 2199 /** PORT - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2200 typedef struct {
Jasper_lee 0:b16d94660a33 2201 __IO uint32_t PCR[32]; /**< Pin Control Register n, array offset: 0x0, array step: 0x4 */
Jasper_lee 0:b16d94660a33 2202 __O uint32_t GPCLR; /**< Global Pin Control Low Register, offset: 0x80 */
Jasper_lee 0:b16d94660a33 2203 __O uint32_t GPCHR; /**< Global Pin Control High Register, offset: 0x84 */
Jasper_lee 0:b16d94660a33 2204 uint8_t RESERVED_0[24];
Jasper_lee 0:b16d94660a33 2205 __IO uint32_t ISFR; /**< Interrupt Status Flag Register, offset: 0xA0 */
Jasper_lee 0:b16d94660a33 2206 } PORT_Type;
Jasper_lee 0:b16d94660a33 2207
Jasper_lee 0:b16d94660a33 2208 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2209 -- PORT Register Masks
Jasper_lee 0:b16d94660a33 2210 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2211
Jasper_lee 0:b16d94660a33 2212 /**
Jasper_lee 0:b16d94660a33 2213 * @addtogroup PORT_Register_Masks PORT Register Masks
Jasper_lee 0:b16d94660a33 2214 * @{
Jasper_lee 0:b16d94660a33 2215 */
Jasper_lee 0:b16d94660a33 2216
Jasper_lee 0:b16d94660a33 2217 /* PCR Bit Fields */
Jasper_lee 0:b16d94660a33 2218 #define PORT_PCR_PS_MASK 0x1u
Jasper_lee 0:b16d94660a33 2219 #define PORT_PCR_PS_SHIFT 0
Jasper_lee 0:b16d94660a33 2220 #define PORT_PCR_PE_MASK 0x2u
Jasper_lee 0:b16d94660a33 2221 #define PORT_PCR_PE_SHIFT 1
Jasper_lee 0:b16d94660a33 2222 #define PORT_PCR_SRE_MASK 0x4u
Jasper_lee 0:b16d94660a33 2223 #define PORT_PCR_SRE_SHIFT 2
Jasper_lee 0:b16d94660a33 2224 #define PORT_PCR_PFE_MASK 0x10u
Jasper_lee 0:b16d94660a33 2225 #define PORT_PCR_PFE_SHIFT 4
Jasper_lee 0:b16d94660a33 2226 #define PORT_PCR_DSE_MASK 0x40u
Jasper_lee 0:b16d94660a33 2227 #define PORT_PCR_DSE_SHIFT 6
Jasper_lee 0:b16d94660a33 2228 #define PORT_PCR_MUX_MASK 0x700u
Jasper_lee 0:b16d94660a33 2229 #define PORT_PCR_MUX_SHIFT 8
Jasper_lee 0:b16d94660a33 2230 #define PORT_PCR_MUX(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_MUX_SHIFT))&PORT_PCR_MUX_MASK)
Jasper_lee 0:b16d94660a33 2231 #define PORT_PCR_IRQC_MASK 0xF0000u
Jasper_lee 0:b16d94660a33 2232 #define PORT_PCR_IRQC_SHIFT 16
Jasper_lee 0:b16d94660a33 2233 #define PORT_PCR_IRQC(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_IRQC_SHIFT))&PORT_PCR_IRQC_MASK)
Jasper_lee 0:b16d94660a33 2234 #define PORT_PCR_ISF_MASK 0x1000000u
Jasper_lee 0:b16d94660a33 2235 #define PORT_PCR_ISF_SHIFT 24
Jasper_lee 0:b16d94660a33 2236 /* GPCLR Bit Fields */
Jasper_lee 0:b16d94660a33 2237 #define PORT_GPCLR_GPWD_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 2238 #define PORT_GPCLR_GPWD_SHIFT 0
Jasper_lee 0:b16d94660a33 2239 #define PORT_GPCLR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWD_SHIFT))&PORT_GPCLR_GPWD_MASK)
Jasper_lee 0:b16d94660a33 2240 #define PORT_GPCLR_GPWE_MASK 0xFFFF0000u
Jasper_lee 0:b16d94660a33 2241 #define PORT_GPCLR_GPWE_SHIFT 16
Jasper_lee 0:b16d94660a33 2242 #define PORT_GPCLR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWE_SHIFT))&PORT_GPCLR_GPWE_MASK)
Jasper_lee 0:b16d94660a33 2243 /* GPCHR Bit Fields */
Jasper_lee 0:b16d94660a33 2244 #define PORT_GPCHR_GPWD_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 2245 #define PORT_GPCHR_GPWD_SHIFT 0
Jasper_lee 0:b16d94660a33 2246 #define PORT_GPCHR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWD_SHIFT))&PORT_GPCHR_GPWD_MASK)
Jasper_lee 0:b16d94660a33 2247 #define PORT_GPCHR_GPWE_MASK 0xFFFF0000u
Jasper_lee 0:b16d94660a33 2248 #define PORT_GPCHR_GPWE_SHIFT 16
Jasper_lee 0:b16d94660a33 2249 #define PORT_GPCHR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWE_SHIFT))&PORT_GPCHR_GPWE_MASK)
Jasper_lee 0:b16d94660a33 2250 /* ISFR Bit Fields */
Jasper_lee 0:b16d94660a33 2251 #define PORT_ISFR_ISF_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2252 #define PORT_ISFR_ISF_SHIFT 0
Jasper_lee 0:b16d94660a33 2253 #define PORT_ISFR_ISF(x) (((uint32_t)(((uint32_t)(x))<<PORT_ISFR_ISF_SHIFT))&PORT_ISFR_ISF_MASK)
Jasper_lee 0:b16d94660a33 2254
Jasper_lee 0:b16d94660a33 2255 /**
Jasper_lee 0:b16d94660a33 2256 * @}
Jasper_lee 0:b16d94660a33 2257 */ /* end of group PORT_Register_Masks */
Jasper_lee 0:b16d94660a33 2258
Jasper_lee 0:b16d94660a33 2259
Jasper_lee 0:b16d94660a33 2260 /* PORT - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2261 /** Peripheral PORTA base address */
Jasper_lee 0:b16d94660a33 2262 #define PORTA_BASE (0x40049000u)
Jasper_lee 0:b16d94660a33 2263 /** Peripheral PORTA base pointer */
Jasper_lee 0:b16d94660a33 2264 #define PORTA ((PORT_Type *)PORTA_BASE)
Jasper_lee 0:b16d94660a33 2265 /** Peripheral PORTB base address */
Jasper_lee 0:b16d94660a33 2266 #define PORTB_BASE (0x4004A000u)
Jasper_lee 0:b16d94660a33 2267 /** Peripheral PORTB base pointer */
Jasper_lee 0:b16d94660a33 2268 #define PORTB ((PORT_Type *)PORTB_BASE)
Jasper_lee 0:b16d94660a33 2269 /** Array initializer of PORT peripheral base pointers */
Jasper_lee 0:b16d94660a33 2270 #define PORT_BASES { PORTA, PORTB }
Jasper_lee 0:b16d94660a33 2271
Jasper_lee 0:b16d94660a33 2272 /**
Jasper_lee 0:b16d94660a33 2273 * @}
Jasper_lee 0:b16d94660a33 2274 */ /* end of group PORT_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2275
Jasper_lee 0:b16d94660a33 2276
Jasper_lee 0:b16d94660a33 2277 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2278 -- RCM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2279 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2280
Jasper_lee 0:b16d94660a33 2281 /**
Jasper_lee 0:b16d94660a33 2282 * @addtogroup RCM_Peripheral_Access_Layer RCM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2283 * @{
Jasper_lee 0:b16d94660a33 2284 */
Jasper_lee 0:b16d94660a33 2285
Jasper_lee 0:b16d94660a33 2286 /** RCM - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2287 typedef struct {
Jasper_lee 0:b16d94660a33 2288 __I uint8_t SRS0; /**< System Reset Status Register 0, offset: 0x0 */
Jasper_lee 0:b16d94660a33 2289 __I uint8_t SRS1; /**< System Reset Status Register 1, offset: 0x1 */
Jasper_lee 0:b16d94660a33 2290 uint8_t RESERVED_0[2];
Jasper_lee 0:b16d94660a33 2291 __IO uint8_t RPFC; /**< Reset Pin Filter Control register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 2292 __IO uint8_t RPFW; /**< Reset Pin Filter Width register, offset: 0x5 */
Jasper_lee 0:b16d94660a33 2293 } RCM_Type;
Jasper_lee 0:b16d94660a33 2294
Jasper_lee 0:b16d94660a33 2295 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2296 -- RCM Register Masks
Jasper_lee 0:b16d94660a33 2297 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2298
Jasper_lee 0:b16d94660a33 2299 /**
Jasper_lee 0:b16d94660a33 2300 * @addtogroup RCM_Register_Masks RCM Register Masks
Jasper_lee 0:b16d94660a33 2301 * @{
Jasper_lee 0:b16d94660a33 2302 */
Jasper_lee 0:b16d94660a33 2303
Jasper_lee 0:b16d94660a33 2304 /* SRS0 Bit Fields */
Jasper_lee 0:b16d94660a33 2305 #define RCM_SRS0_WAKEUP_MASK 0x1u
Jasper_lee 0:b16d94660a33 2306 #define RCM_SRS0_WAKEUP_SHIFT 0
Jasper_lee 0:b16d94660a33 2307 #define RCM_SRS0_LVD_MASK 0x2u
Jasper_lee 0:b16d94660a33 2308 #define RCM_SRS0_LVD_SHIFT 1
Jasper_lee 0:b16d94660a33 2309 #define RCM_SRS0_LOC_MASK 0x4u
Jasper_lee 0:b16d94660a33 2310 #define RCM_SRS0_LOC_SHIFT 2
Jasper_lee 0:b16d94660a33 2311 #define RCM_SRS0_WDOG_MASK 0x20u
Jasper_lee 0:b16d94660a33 2312 #define RCM_SRS0_WDOG_SHIFT 5
Jasper_lee 0:b16d94660a33 2313 #define RCM_SRS0_PIN_MASK 0x40u
Jasper_lee 0:b16d94660a33 2314 #define RCM_SRS0_PIN_SHIFT 6
Jasper_lee 0:b16d94660a33 2315 #define RCM_SRS0_POR_MASK 0x80u
Jasper_lee 0:b16d94660a33 2316 #define RCM_SRS0_POR_SHIFT 7
Jasper_lee 0:b16d94660a33 2317 /* SRS1 Bit Fields */
Jasper_lee 0:b16d94660a33 2318 #define RCM_SRS1_LOCKUP_MASK 0x2u
Jasper_lee 0:b16d94660a33 2319 #define RCM_SRS1_LOCKUP_SHIFT 1
Jasper_lee 0:b16d94660a33 2320 #define RCM_SRS1_SW_MASK 0x4u
Jasper_lee 0:b16d94660a33 2321 #define RCM_SRS1_SW_SHIFT 2
Jasper_lee 0:b16d94660a33 2322 #define RCM_SRS1_MDM_AP_MASK 0x8u
Jasper_lee 0:b16d94660a33 2323 #define RCM_SRS1_MDM_AP_SHIFT 3
Jasper_lee 0:b16d94660a33 2324 #define RCM_SRS1_SACKERR_MASK 0x20u
Jasper_lee 0:b16d94660a33 2325 #define RCM_SRS1_SACKERR_SHIFT 5
Jasper_lee 0:b16d94660a33 2326 /* RPFC Bit Fields */
Jasper_lee 0:b16d94660a33 2327 #define RCM_RPFC_RSTFLTSRW_MASK 0x3u
Jasper_lee 0:b16d94660a33 2328 #define RCM_RPFC_RSTFLTSRW_SHIFT 0
Jasper_lee 0:b16d94660a33 2329 #define RCM_RPFC_RSTFLTSRW(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFC_RSTFLTSRW_SHIFT))&RCM_RPFC_RSTFLTSRW_MASK)
Jasper_lee 0:b16d94660a33 2330 #define RCM_RPFC_RSTFLTSS_MASK 0x4u
Jasper_lee 0:b16d94660a33 2331 #define RCM_RPFC_RSTFLTSS_SHIFT 2
Jasper_lee 0:b16d94660a33 2332 /* RPFW Bit Fields */
Jasper_lee 0:b16d94660a33 2333 #define RCM_RPFW_RSTFLTSEL_MASK 0x1Fu
Jasper_lee 0:b16d94660a33 2334 #define RCM_RPFW_RSTFLTSEL_SHIFT 0
Jasper_lee 0:b16d94660a33 2335 #define RCM_RPFW_RSTFLTSEL(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFW_RSTFLTSEL_SHIFT))&RCM_RPFW_RSTFLTSEL_MASK)
Jasper_lee 0:b16d94660a33 2336
Jasper_lee 0:b16d94660a33 2337 /**
Jasper_lee 0:b16d94660a33 2338 * @}
Jasper_lee 0:b16d94660a33 2339 */ /* end of group RCM_Register_Masks */
Jasper_lee 0:b16d94660a33 2340
Jasper_lee 0:b16d94660a33 2341
Jasper_lee 0:b16d94660a33 2342 /* RCM - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2343 /** Peripheral RCM base address */
Jasper_lee 0:b16d94660a33 2344 #define RCM_BASE (0x4007F000u)
Jasper_lee 0:b16d94660a33 2345 /** Peripheral RCM base pointer */
Jasper_lee 0:b16d94660a33 2346 #define RCM ((RCM_Type *)RCM_BASE)
Jasper_lee 0:b16d94660a33 2347 /** Array initializer of RCM peripheral base pointers */
Jasper_lee 0:b16d94660a33 2348 #define RCM_BASES { RCM }
Jasper_lee 0:b16d94660a33 2349
Jasper_lee 0:b16d94660a33 2350 /**
Jasper_lee 0:b16d94660a33 2351 * @}
Jasper_lee 0:b16d94660a33 2352 */ /* end of group RCM_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2353
Jasper_lee 0:b16d94660a33 2354
Jasper_lee 0:b16d94660a33 2355 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2356 -- ROM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2357 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2358
Jasper_lee 0:b16d94660a33 2359 /**
Jasper_lee 0:b16d94660a33 2360 * @addtogroup ROM_Peripheral_Access_Layer ROM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2361 * @{
Jasper_lee 0:b16d94660a33 2362 */
Jasper_lee 0:b16d94660a33 2363
Jasper_lee 0:b16d94660a33 2364 /** ROM - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2365 typedef struct {
Jasper_lee 0:b16d94660a33 2366 __I uint32_t ENTRY[3]; /**< Entry, array offset: 0x0, array step: 0x4 */
Jasper_lee 0:b16d94660a33 2367 __I uint32_t TABLEMARK; /**< End of Table Marker Register, offset: 0xC */
Jasper_lee 0:b16d94660a33 2368 uint8_t RESERVED_0[4028];
Jasper_lee 0:b16d94660a33 2369 __I uint32_t SYSACCESS; /**< System Access Register, offset: 0xFCC */
Jasper_lee 0:b16d94660a33 2370 __I uint32_t PERIPHID4; /**< Peripheral ID Register, offset: 0xFD0 */
Jasper_lee 0:b16d94660a33 2371 __I uint32_t PERIPHID5; /**< Peripheral ID Register, offset: 0xFD4 */
Jasper_lee 0:b16d94660a33 2372 __I uint32_t PERIPHID6; /**< Peripheral ID Register, offset: 0xFD8 */
Jasper_lee 0:b16d94660a33 2373 __I uint32_t PERIPHID7; /**< Peripheral ID Register, offset: 0xFDC */
Jasper_lee 0:b16d94660a33 2374 __I uint32_t PERIPHID0; /**< Peripheral ID Register, offset: 0xFE0 */
Jasper_lee 0:b16d94660a33 2375 __I uint32_t PERIPHID1; /**< Peripheral ID Register, offset: 0xFE4 */
Jasper_lee 0:b16d94660a33 2376 __I uint32_t PERIPHID2; /**< Peripheral ID Register, offset: 0xFE8 */
Jasper_lee 0:b16d94660a33 2377 __I uint32_t PERIPHID3; /**< Peripheral ID Register, offset: 0xFEC */
Jasper_lee 0:b16d94660a33 2378 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
Jasper_lee 0:b16d94660a33 2379 } ROM_Type;
Jasper_lee 0:b16d94660a33 2380
Jasper_lee 0:b16d94660a33 2381 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2382 -- ROM Register Masks
Jasper_lee 0:b16d94660a33 2383 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2384
Jasper_lee 0:b16d94660a33 2385 /**
Jasper_lee 0:b16d94660a33 2386 * @addtogroup ROM_Register_Masks ROM Register Masks
Jasper_lee 0:b16d94660a33 2387 * @{
Jasper_lee 0:b16d94660a33 2388 */
Jasper_lee 0:b16d94660a33 2389
Jasper_lee 0:b16d94660a33 2390 /* ENTRY Bit Fields */
Jasper_lee 0:b16d94660a33 2391 #define ROM_ENTRY_ENTRY_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2392 #define ROM_ENTRY_ENTRY_SHIFT 0
Jasper_lee 0:b16d94660a33 2393 #define ROM_ENTRY_ENTRY(x) (((uint32_t)(((uint32_t)(x))<<ROM_ENTRY_ENTRY_SHIFT))&ROM_ENTRY_ENTRY_MASK)
Jasper_lee 0:b16d94660a33 2394 /* TABLEMARK Bit Fields */
Jasper_lee 0:b16d94660a33 2395 #define ROM_TABLEMARK_MARK_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2396 #define ROM_TABLEMARK_MARK_SHIFT 0
Jasper_lee 0:b16d94660a33 2397 #define ROM_TABLEMARK_MARK(x) (((uint32_t)(((uint32_t)(x))<<ROM_TABLEMARK_MARK_SHIFT))&ROM_TABLEMARK_MARK_MASK)
Jasper_lee 0:b16d94660a33 2398 /* SYSACCESS Bit Fields */
Jasper_lee 0:b16d94660a33 2399 #define ROM_SYSACCESS_SYSACCESS_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2400 #define ROM_SYSACCESS_SYSACCESS_SHIFT 0
Jasper_lee 0:b16d94660a33 2401 #define ROM_SYSACCESS_SYSACCESS(x) (((uint32_t)(((uint32_t)(x))<<ROM_SYSACCESS_SYSACCESS_SHIFT))&ROM_SYSACCESS_SYSACCESS_MASK)
Jasper_lee 0:b16d94660a33 2402 /* PERIPHID4 Bit Fields */
Jasper_lee 0:b16d94660a33 2403 #define ROM_PERIPHID4_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2404 #define ROM_PERIPHID4_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 2405 #define ROM_PERIPHID4_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID4_PERIPHID_SHIFT))&ROM_PERIPHID4_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 2406 /* PERIPHID5 Bit Fields */
Jasper_lee 0:b16d94660a33 2407 #define ROM_PERIPHID5_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2408 #define ROM_PERIPHID5_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 2409 #define ROM_PERIPHID5_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID5_PERIPHID_SHIFT))&ROM_PERIPHID5_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 2410 /* PERIPHID6 Bit Fields */
Jasper_lee 0:b16d94660a33 2411 #define ROM_PERIPHID6_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2412 #define ROM_PERIPHID6_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 2413 #define ROM_PERIPHID6_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID6_PERIPHID_SHIFT))&ROM_PERIPHID6_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 2414 /* PERIPHID7 Bit Fields */
Jasper_lee 0:b16d94660a33 2415 #define ROM_PERIPHID7_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2416 #define ROM_PERIPHID7_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 2417 #define ROM_PERIPHID7_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID7_PERIPHID_SHIFT))&ROM_PERIPHID7_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 2418 /* PERIPHID0 Bit Fields */
Jasper_lee 0:b16d94660a33 2419 #define ROM_PERIPHID0_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2420 #define ROM_PERIPHID0_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 2421 #define ROM_PERIPHID0_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID0_PERIPHID_SHIFT))&ROM_PERIPHID0_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 2422 /* PERIPHID1 Bit Fields */
Jasper_lee 0:b16d94660a33 2423 #define ROM_PERIPHID1_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2424 #define ROM_PERIPHID1_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 2425 #define ROM_PERIPHID1_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID1_PERIPHID_SHIFT))&ROM_PERIPHID1_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 2426 /* PERIPHID2 Bit Fields */
Jasper_lee 0:b16d94660a33 2427 #define ROM_PERIPHID2_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2428 #define ROM_PERIPHID2_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 2429 #define ROM_PERIPHID2_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID2_PERIPHID_SHIFT))&ROM_PERIPHID2_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 2430 /* PERIPHID3 Bit Fields */
Jasper_lee 0:b16d94660a33 2431 #define ROM_PERIPHID3_PERIPHID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2432 #define ROM_PERIPHID3_PERIPHID_SHIFT 0
Jasper_lee 0:b16d94660a33 2433 #define ROM_PERIPHID3_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID3_PERIPHID_SHIFT))&ROM_PERIPHID3_PERIPHID_MASK)
Jasper_lee 0:b16d94660a33 2434 /* COMPID Bit Fields */
Jasper_lee 0:b16d94660a33 2435 #define ROM_COMPID_COMPID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2436 #define ROM_COMPID_COMPID_SHIFT 0
Jasper_lee 0:b16d94660a33 2437 #define ROM_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<ROM_COMPID_COMPID_SHIFT))&ROM_COMPID_COMPID_MASK)
Jasper_lee 0:b16d94660a33 2438
Jasper_lee 0:b16d94660a33 2439 /**
Jasper_lee 0:b16d94660a33 2440 * @}
Jasper_lee 0:b16d94660a33 2441 */ /* end of group ROM_Register_Masks */
Jasper_lee 0:b16d94660a33 2442
Jasper_lee 0:b16d94660a33 2443
Jasper_lee 0:b16d94660a33 2444 /* ROM - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2445 /** Peripheral ROM base address */
Jasper_lee 0:b16d94660a33 2446 #define ROM_BASE (0xF0002000u)
Jasper_lee 0:b16d94660a33 2447 /** Peripheral ROM base pointer */
Jasper_lee 0:b16d94660a33 2448 #define ROM ((ROM_Type *)ROM_BASE)
Jasper_lee 0:b16d94660a33 2449 /** Array initializer of ROM peripheral base pointers */
Jasper_lee 0:b16d94660a33 2450 #define ROM_BASES { ROM }
Jasper_lee 0:b16d94660a33 2451
Jasper_lee 0:b16d94660a33 2452 /**
Jasper_lee 0:b16d94660a33 2453 * @}
Jasper_lee 0:b16d94660a33 2454 */ /* end of group ROM_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2455
Jasper_lee 0:b16d94660a33 2456
Jasper_lee 0:b16d94660a33 2457 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2458 -- RTC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2459 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2460
Jasper_lee 0:b16d94660a33 2461 /**
Jasper_lee 0:b16d94660a33 2462 * @addtogroup RTC_Peripheral_Access_Layer RTC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2463 * @{
Jasper_lee 0:b16d94660a33 2464 */
Jasper_lee 0:b16d94660a33 2465
Jasper_lee 0:b16d94660a33 2466 /** RTC - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2467 typedef struct {
Jasper_lee 0:b16d94660a33 2468 __IO uint32_t TSR; /**< RTC Time Seconds Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 2469 __IO uint32_t TPR; /**< RTC Time Prescaler Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 2470 __IO uint32_t TAR; /**< RTC Time Alarm Register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 2471 __IO uint32_t TCR; /**< RTC Time Compensation Register, offset: 0xC */
Jasper_lee 0:b16d94660a33 2472 __IO uint32_t CR; /**< RTC Control Register, offset: 0x10 */
Jasper_lee 0:b16d94660a33 2473 __IO uint32_t SR; /**< RTC Status Register, offset: 0x14 */
Jasper_lee 0:b16d94660a33 2474 __IO uint32_t LR; /**< RTC Lock Register, offset: 0x18 */
Jasper_lee 0:b16d94660a33 2475 __IO uint32_t IER; /**< RTC Interrupt Enable Register, offset: 0x1C */
Jasper_lee 0:b16d94660a33 2476 } RTC_Type;
Jasper_lee 0:b16d94660a33 2477
Jasper_lee 0:b16d94660a33 2478 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2479 -- RTC Register Masks
Jasper_lee 0:b16d94660a33 2480 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2481
Jasper_lee 0:b16d94660a33 2482 /**
Jasper_lee 0:b16d94660a33 2483 * @addtogroup RTC_Register_Masks RTC Register Masks
Jasper_lee 0:b16d94660a33 2484 * @{
Jasper_lee 0:b16d94660a33 2485 */
Jasper_lee 0:b16d94660a33 2486
Jasper_lee 0:b16d94660a33 2487 /* TSR Bit Fields */
Jasper_lee 0:b16d94660a33 2488 #define RTC_TSR_TSR_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2489 #define RTC_TSR_TSR_SHIFT 0
Jasper_lee 0:b16d94660a33 2490 #define RTC_TSR_TSR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TSR_TSR_SHIFT))&RTC_TSR_TSR_MASK)
Jasper_lee 0:b16d94660a33 2491 /* TPR Bit Fields */
Jasper_lee 0:b16d94660a33 2492 #define RTC_TPR_TPR_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 2493 #define RTC_TPR_TPR_SHIFT 0
Jasper_lee 0:b16d94660a33 2494 #define RTC_TPR_TPR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TPR_TPR_SHIFT))&RTC_TPR_TPR_MASK)
Jasper_lee 0:b16d94660a33 2495 /* TAR Bit Fields */
Jasper_lee 0:b16d94660a33 2496 #define RTC_TAR_TAR_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2497 #define RTC_TAR_TAR_SHIFT 0
Jasper_lee 0:b16d94660a33 2498 #define RTC_TAR_TAR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TAR_TAR_SHIFT))&RTC_TAR_TAR_MASK)
Jasper_lee 0:b16d94660a33 2499 /* TCR Bit Fields */
Jasper_lee 0:b16d94660a33 2500 #define RTC_TCR_TCR_MASK 0xFFu
Jasper_lee 0:b16d94660a33 2501 #define RTC_TCR_TCR_SHIFT 0
Jasper_lee 0:b16d94660a33 2502 #define RTC_TCR_TCR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCR_SHIFT))&RTC_TCR_TCR_MASK)
Jasper_lee 0:b16d94660a33 2503 #define RTC_TCR_CIR_MASK 0xFF00u
Jasper_lee 0:b16d94660a33 2504 #define RTC_TCR_CIR_SHIFT 8
Jasper_lee 0:b16d94660a33 2505 #define RTC_TCR_CIR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIR_SHIFT))&RTC_TCR_CIR_MASK)
Jasper_lee 0:b16d94660a33 2506 #define RTC_TCR_TCV_MASK 0xFF0000u
Jasper_lee 0:b16d94660a33 2507 #define RTC_TCR_TCV_SHIFT 16
Jasper_lee 0:b16d94660a33 2508 #define RTC_TCR_TCV(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCV_SHIFT))&RTC_TCR_TCV_MASK)
Jasper_lee 0:b16d94660a33 2509 #define RTC_TCR_CIC_MASK 0xFF000000u
Jasper_lee 0:b16d94660a33 2510 #define RTC_TCR_CIC_SHIFT 24
Jasper_lee 0:b16d94660a33 2511 #define RTC_TCR_CIC(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIC_SHIFT))&RTC_TCR_CIC_MASK)
Jasper_lee 0:b16d94660a33 2512 /* CR Bit Fields */
Jasper_lee 0:b16d94660a33 2513 #define RTC_CR_SWR_MASK 0x1u
Jasper_lee 0:b16d94660a33 2514 #define RTC_CR_SWR_SHIFT 0
Jasper_lee 0:b16d94660a33 2515 #define RTC_CR_WPE_MASK 0x2u
Jasper_lee 0:b16d94660a33 2516 #define RTC_CR_WPE_SHIFT 1
Jasper_lee 0:b16d94660a33 2517 #define RTC_CR_SUP_MASK 0x4u
Jasper_lee 0:b16d94660a33 2518 #define RTC_CR_SUP_SHIFT 2
Jasper_lee 0:b16d94660a33 2519 #define RTC_CR_UM_MASK 0x8u
Jasper_lee 0:b16d94660a33 2520 #define RTC_CR_UM_SHIFT 3
Jasper_lee 0:b16d94660a33 2521 #define RTC_CR_OSCE_MASK 0x100u
Jasper_lee 0:b16d94660a33 2522 #define RTC_CR_OSCE_SHIFT 8
Jasper_lee 0:b16d94660a33 2523 #define RTC_CR_CLKO_MASK 0x200u
Jasper_lee 0:b16d94660a33 2524 #define RTC_CR_CLKO_SHIFT 9
Jasper_lee 0:b16d94660a33 2525 #define RTC_CR_SC16P_MASK 0x400u
Jasper_lee 0:b16d94660a33 2526 #define RTC_CR_SC16P_SHIFT 10
Jasper_lee 0:b16d94660a33 2527 #define RTC_CR_SC8P_MASK 0x800u
Jasper_lee 0:b16d94660a33 2528 #define RTC_CR_SC8P_SHIFT 11
Jasper_lee 0:b16d94660a33 2529 #define RTC_CR_SC4P_MASK 0x1000u
Jasper_lee 0:b16d94660a33 2530 #define RTC_CR_SC4P_SHIFT 12
Jasper_lee 0:b16d94660a33 2531 #define RTC_CR_SC2P_MASK 0x2000u
Jasper_lee 0:b16d94660a33 2532 #define RTC_CR_SC2P_SHIFT 13
Jasper_lee 0:b16d94660a33 2533 /* SR Bit Fields */
Jasper_lee 0:b16d94660a33 2534 #define RTC_SR_TIF_MASK 0x1u
Jasper_lee 0:b16d94660a33 2535 #define RTC_SR_TIF_SHIFT 0
Jasper_lee 0:b16d94660a33 2536 #define RTC_SR_TOF_MASK 0x2u
Jasper_lee 0:b16d94660a33 2537 #define RTC_SR_TOF_SHIFT 1
Jasper_lee 0:b16d94660a33 2538 #define RTC_SR_TAF_MASK 0x4u
Jasper_lee 0:b16d94660a33 2539 #define RTC_SR_TAF_SHIFT 2
Jasper_lee 0:b16d94660a33 2540 #define RTC_SR_TCE_MASK 0x10u
Jasper_lee 0:b16d94660a33 2541 #define RTC_SR_TCE_SHIFT 4
Jasper_lee 0:b16d94660a33 2542 /* LR Bit Fields */
Jasper_lee 0:b16d94660a33 2543 #define RTC_LR_TCL_MASK 0x8u
Jasper_lee 0:b16d94660a33 2544 #define RTC_LR_TCL_SHIFT 3
Jasper_lee 0:b16d94660a33 2545 #define RTC_LR_CRL_MASK 0x10u
Jasper_lee 0:b16d94660a33 2546 #define RTC_LR_CRL_SHIFT 4
Jasper_lee 0:b16d94660a33 2547 #define RTC_LR_SRL_MASK 0x20u
Jasper_lee 0:b16d94660a33 2548 #define RTC_LR_SRL_SHIFT 5
Jasper_lee 0:b16d94660a33 2549 #define RTC_LR_LRL_MASK 0x40u
Jasper_lee 0:b16d94660a33 2550 #define RTC_LR_LRL_SHIFT 6
Jasper_lee 0:b16d94660a33 2551 /* IER Bit Fields */
Jasper_lee 0:b16d94660a33 2552 #define RTC_IER_TIIE_MASK 0x1u
Jasper_lee 0:b16d94660a33 2553 #define RTC_IER_TIIE_SHIFT 0
Jasper_lee 0:b16d94660a33 2554 #define RTC_IER_TOIE_MASK 0x2u
Jasper_lee 0:b16d94660a33 2555 #define RTC_IER_TOIE_SHIFT 1
Jasper_lee 0:b16d94660a33 2556 #define RTC_IER_TAIE_MASK 0x4u
Jasper_lee 0:b16d94660a33 2557 #define RTC_IER_TAIE_SHIFT 2
Jasper_lee 0:b16d94660a33 2558 #define RTC_IER_TSIE_MASK 0x10u
Jasper_lee 0:b16d94660a33 2559 #define RTC_IER_TSIE_SHIFT 4
Jasper_lee 0:b16d94660a33 2560 #define RTC_IER_WPON_MASK 0x80u
Jasper_lee 0:b16d94660a33 2561 #define RTC_IER_WPON_SHIFT 7
Jasper_lee 0:b16d94660a33 2562
Jasper_lee 0:b16d94660a33 2563 /**
Jasper_lee 0:b16d94660a33 2564 * @}
Jasper_lee 0:b16d94660a33 2565 */ /* end of group RTC_Register_Masks */
Jasper_lee 0:b16d94660a33 2566
Jasper_lee 0:b16d94660a33 2567
Jasper_lee 0:b16d94660a33 2568 /* RTC - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2569 /** Peripheral RTC base address */
Jasper_lee 0:b16d94660a33 2570 #define RTC_BASE (0x4003D000u)
Jasper_lee 0:b16d94660a33 2571 /** Peripheral RTC base pointer */
Jasper_lee 0:b16d94660a33 2572 #define RTC ((RTC_Type *)RTC_BASE)
Jasper_lee 0:b16d94660a33 2573 /** Array initializer of RTC peripheral base pointers */
Jasper_lee 0:b16d94660a33 2574 #define RTC_BASES { RTC }
Jasper_lee 0:b16d94660a33 2575
Jasper_lee 0:b16d94660a33 2576 /**
Jasper_lee 0:b16d94660a33 2577 * @}
Jasper_lee 0:b16d94660a33 2578 */ /* end of group RTC_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2579
Jasper_lee 0:b16d94660a33 2580
Jasper_lee 0:b16d94660a33 2581 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2582 -- SIM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2583 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2584
Jasper_lee 0:b16d94660a33 2585 /**
Jasper_lee 0:b16d94660a33 2586 * @addtogroup SIM_Peripheral_Access_Layer SIM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2587 * @{
Jasper_lee 0:b16d94660a33 2588 */
Jasper_lee 0:b16d94660a33 2589
Jasper_lee 0:b16d94660a33 2590 /** SIM - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2591 typedef struct {
Jasper_lee 0:b16d94660a33 2592 __IO uint32_t SOPT1; /**< System Options Register 1, offset: 0x0 */
Jasper_lee 0:b16d94660a33 2593 __I uint32_t SOPT1CFG; /**< SOPT1 Configuration Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 2594 uint8_t RESERVED_0[4092];
Jasper_lee 0:b16d94660a33 2595 __IO uint32_t SOPT2; /**< System Options Register 2, offset: 0x1004 */
Jasper_lee 0:b16d94660a33 2596 uint8_t RESERVED_1[4];
Jasper_lee 0:b16d94660a33 2597 __IO uint32_t SOPT4; /**< System Options Register 4, offset: 0x100C */
Jasper_lee 0:b16d94660a33 2598 __IO uint32_t SOPT5; /**< System Options Register 5, offset: 0x1010 */
Jasper_lee 0:b16d94660a33 2599 uint8_t RESERVED_2[4];
Jasper_lee 0:b16d94660a33 2600 __IO uint32_t SOPT7; /**< System Options Register 7, offset: 0x1018 */
Jasper_lee 0:b16d94660a33 2601 uint8_t RESERVED_3[8];
Jasper_lee 0:b16d94660a33 2602 __I uint32_t SDID; /**< System Device Identification Register, offset: 0x1024 */
Jasper_lee 0:b16d94660a33 2603 uint8_t RESERVED_4[12];
Jasper_lee 0:b16d94660a33 2604 __IO uint32_t SCGC4; /**< System Clock Gating Control Register 4, offset: 0x1034 */
Jasper_lee 0:b16d94660a33 2605 __IO uint32_t SCGC5; /**< System Clock Gating Control Register 5, offset: 0x1038 */
Jasper_lee 0:b16d94660a33 2606 __IO uint32_t SCGC6; /**< System Clock Gating Control Register 6, offset: 0x103C */
Jasper_lee 0:b16d94660a33 2607 __IO uint32_t SCGC7; /**< System Clock Gating Control Register 7, offset: 0x1040 */
Jasper_lee 0:b16d94660a33 2608 __IO uint32_t CLKDIV1; /**< System Clock Divider Register 1, offset: 0x1044 */
Jasper_lee 0:b16d94660a33 2609 uint8_t RESERVED_5[4];
Jasper_lee 0:b16d94660a33 2610 __IO uint32_t FCFG1; /**< Flash Configuration Register 1, offset: 0x104C */
Jasper_lee 0:b16d94660a33 2611 __I uint32_t FCFG2; /**< Flash Configuration Register 2, offset: 0x1050 */
Jasper_lee 0:b16d94660a33 2612 uint8_t RESERVED_6[4];
Jasper_lee 0:b16d94660a33 2613 __I uint32_t UIDMH; /**< Unique Identification Register Mid-High, offset: 0x1058 */
Jasper_lee 0:b16d94660a33 2614 __I uint32_t UIDML; /**< Unique Identification Register Mid Low, offset: 0x105C */
Jasper_lee 0:b16d94660a33 2615 __I uint32_t UIDL; /**< Unique Identification Register Low, offset: 0x1060 */
Jasper_lee 0:b16d94660a33 2616 uint8_t RESERVED_7[156];
Jasper_lee 0:b16d94660a33 2617 __IO uint32_t COPC; /**< COP Control Register, offset: 0x1100 */
Jasper_lee 0:b16d94660a33 2618 __O uint32_t SRVCOP; /**< Service COP Register, offset: 0x1104 */
Jasper_lee 0:b16d94660a33 2619 } SIM_Type;
Jasper_lee 0:b16d94660a33 2620
Jasper_lee 0:b16d94660a33 2621 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2622 -- SIM Register Masks
Jasper_lee 0:b16d94660a33 2623 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2624
Jasper_lee 0:b16d94660a33 2625 /**
Jasper_lee 0:b16d94660a33 2626 * @addtogroup SIM_Register_Masks SIM Register Masks
Jasper_lee 0:b16d94660a33 2627 * @{
Jasper_lee 0:b16d94660a33 2628 */
Jasper_lee 0:b16d94660a33 2629
Jasper_lee 0:b16d94660a33 2630 /* SOPT1 Bit Fields */
Jasper_lee 0:b16d94660a33 2631 #define SIM_SOPT1_OSC32KSEL_MASK 0xC0000u
Jasper_lee 0:b16d94660a33 2632 #define SIM_SOPT1_OSC32KSEL_SHIFT 18
Jasper_lee 0:b16d94660a33 2633 #define SIM_SOPT1_OSC32KSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1_OSC32KSEL_SHIFT))&SIM_SOPT1_OSC32KSEL_MASK)
Jasper_lee 0:b16d94660a33 2634 /* SOPT2 Bit Fields */
Jasper_lee 0:b16d94660a33 2635 #define SIM_SOPT2_RTCCLKOUTSEL_MASK 0x10u
Jasper_lee 0:b16d94660a33 2636 #define SIM_SOPT2_RTCCLKOUTSEL_SHIFT 4
Jasper_lee 0:b16d94660a33 2637 #define SIM_SOPT2_CLKOUTSEL_MASK 0xE0u
Jasper_lee 0:b16d94660a33 2638 #define SIM_SOPT2_CLKOUTSEL_SHIFT 5
Jasper_lee 0:b16d94660a33 2639 #define SIM_SOPT2_CLKOUTSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_CLKOUTSEL_SHIFT))&SIM_SOPT2_CLKOUTSEL_MASK)
Jasper_lee 0:b16d94660a33 2640 #define SIM_SOPT2_TPMSRC_MASK 0x3000000u
Jasper_lee 0:b16d94660a33 2641 #define SIM_SOPT2_TPMSRC_SHIFT 24
Jasper_lee 0:b16d94660a33 2642 #define SIM_SOPT2_TPMSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_TPMSRC_SHIFT))&SIM_SOPT2_TPMSRC_MASK)
Jasper_lee 0:b16d94660a33 2643 #define SIM_SOPT2_UART0SRC_MASK 0xC000000u
Jasper_lee 0:b16d94660a33 2644 #define SIM_SOPT2_UART0SRC_SHIFT 26
Jasper_lee 0:b16d94660a33 2645 #define SIM_SOPT2_UART0SRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_UART0SRC_SHIFT))&SIM_SOPT2_UART0SRC_MASK)
Jasper_lee 0:b16d94660a33 2646 /* SOPT4 Bit Fields */
Jasper_lee 0:b16d94660a33 2647 #define SIM_SOPT4_TPM1CH0SRC_MASK 0x40000u
Jasper_lee 0:b16d94660a33 2648 #define SIM_SOPT4_TPM1CH0SRC_SHIFT 18
Jasper_lee 0:b16d94660a33 2649 #define SIM_SOPT4_TPM0CLKSEL_MASK 0x1000000u
Jasper_lee 0:b16d94660a33 2650 #define SIM_SOPT4_TPM0CLKSEL_SHIFT 24
Jasper_lee 0:b16d94660a33 2651 #define SIM_SOPT4_TPM1CLKSEL_MASK 0x2000000u
Jasper_lee 0:b16d94660a33 2652 #define SIM_SOPT4_TPM1CLKSEL_SHIFT 25
Jasper_lee 0:b16d94660a33 2653 /* SOPT5 Bit Fields */
Jasper_lee 0:b16d94660a33 2654 #define SIM_SOPT5_UART0TXSRC_MASK 0x1u
Jasper_lee 0:b16d94660a33 2655 #define SIM_SOPT5_UART0TXSRC_SHIFT 0
Jasper_lee 0:b16d94660a33 2656 #define SIM_SOPT5_UART0RXSRC_MASK 0x4u
Jasper_lee 0:b16d94660a33 2657 #define SIM_SOPT5_UART0RXSRC_SHIFT 2
Jasper_lee 0:b16d94660a33 2658 #define SIM_SOPT5_UART0ODE_MASK 0x10000u
Jasper_lee 0:b16d94660a33 2659 #define SIM_SOPT5_UART0ODE_SHIFT 16
Jasper_lee 0:b16d94660a33 2660 /* SOPT7 Bit Fields */
Jasper_lee 0:b16d94660a33 2661 #define SIM_SOPT7_ADC0TRGSEL_MASK 0xFu
Jasper_lee 0:b16d94660a33 2662 #define SIM_SOPT7_ADC0TRGSEL_SHIFT 0
Jasper_lee 0:b16d94660a33 2663 #define SIM_SOPT7_ADC0TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT7_ADC0TRGSEL_SHIFT))&SIM_SOPT7_ADC0TRGSEL_MASK)
Jasper_lee 0:b16d94660a33 2664 #define SIM_SOPT7_ADC0PRETRGSEL_MASK 0x10u
Jasper_lee 0:b16d94660a33 2665 #define SIM_SOPT7_ADC0PRETRGSEL_SHIFT 4
Jasper_lee 0:b16d94660a33 2666 #define SIM_SOPT7_ADC0ALTTRGEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 2667 #define SIM_SOPT7_ADC0ALTTRGEN_SHIFT 7
Jasper_lee 0:b16d94660a33 2668 /* SDID Bit Fields */
Jasper_lee 0:b16d94660a33 2669 #define SIM_SDID_PINID_MASK 0xFu
Jasper_lee 0:b16d94660a33 2670 #define SIM_SDID_PINID_SHIFT 0
Jasper_lee 0:b16d94660a33 2671 #define SIM_SDID_PINID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_PINID_SHIFT))&SIM_SDID_PINID_MASK)
Jasper_lee 0:b16d94660a33 2672 #define SIM_SDID_DIEID_MASK 0xF80u
Jasper_lee 0:b16d94660a33 2673 #define SIM_SDID_DIEID_SHIFT 7
Jasper_lee 0:b16d94660a33 2674 #define SIM_SDID_DIEID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_DIEID_SHIFT))&SIM_SDID_DIEID_MASK)
Jasper_lee 0:b16d94660a33 2675 #define SIM_SDID_REVID_MASK 0xF000u
Jasper_lee 0:b16d94660a33 2676 #define SIM_SDID_REVID_SHIFT 12
Jasper_lee 0:b16d94660a33 2677 #define SIM_SDID_REVID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_REVID_SHIFT))&SIM_SDID_REVID_MASK)
Jasper_lee 0:b16d94660a33 2678 #define SIM_SDID_SRAMSIZE_MASK 0xF0000u
Jasper_lee 0:b16d94660a33 2679 #define SIM_SDID_SRAMSIZE_SHIFT 16
Jasper_lee 0:b16d94660a33 2680 #define SIM_SDID_SRAMSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SRAMSIZE_SHIFT))&SIM_SDID_SRAMSIZE_MASK)
Jasper_lee 0:b16d94660a33 2681 #define SIM_SDID_SERIESID_MASK 0xF00000u
Jasper_lee 0:b16d94660a33 2682 #define SIM_SDID_SERIESID_SHIFT 20
Jasper_lee 0:b16d94660a33 2683 #define SIM_SDID_SERIESID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SERIESID_SHIFT))&SIM_SDID_SERIESID_MASK)
Jasper_lee 0:b16d94660a33 2684 #define SIM_SDID_SUBFAMID_MASK 0xF000000u
Jasper_lee 0:b16d94660a33 2685 #define SIM_SDID_SUBFAMID_SHIFT 24
Jasper_lee 0:b16d94660a33 2686 #define SIM_SDID_SUBFAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SUBFAMID_SHIFT))&SIM_SDID_SUBFAMID_MASK)
Jasper_lee 0:b16d94660a33 2687 #define SIM_SDID_FAMID_MASK 0xF0000000u
Jasper_lee 0:b16d94660a33 2688 #define SIM_SDID_FAMID_SHIFT 28
Jasper_lee 0:b16d94660a33 2689 #define SIM_SDID_FAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_FAMID_SHIFT))&SIM_SDID_FAMID_MASK)
Jasper_lee 0:b16d94660a33 2690 /* SCGC4 Bit Fields */
Jasper_lee 0:b16d94660a33 2691 #define SIM_SCGC4_I2C0_MASK 0x40u
Jasper_lee 0:b16d94660a33 2692 #define SIM_SCGC4_I2C0_SHIFT 6
Jasper_lee 0:b16d94660a33 2693 #define SIM_SCGC4_UART0_MASK 0x400u
Jasper_lee 0:b16d94660a33 2694 #define SIM_SCGC4_UART0_SHIFT 10
Jasper_lee 0:b16d94660a33 2695 #define SIM_SCGC4_CMP_MASK 0x80000u
Jasper_lee 0:b16d94660a33 2696 #define SIM_SCGC4_CMP_SHIFT 19
Jasper_lee 0:b16d94660a33 2697 #define SIM_SCGC4_SPI0_MASK 0x400000u
Jasper_lee 0:b16d94660a33 2698 #define SIM_SCGC4_SPI0_SHIFT 22
Jasper_lee 0:b16d94660a33 2699 /* SCGC5 Bit Fields */
Jasper_lee 0:b16d94660a33 2700 #define SIM_SCGC5_LPTMR_MASK 0x1u
Jasper_lee 0:b16d94660a33 2701 #define SIM_SCGC5_LPTMR_SHIFT 0
Jasper_lee 0:b16d94660a33 2702 #define SIM_SCGC5_TSI_MASK 0x20u
Jasper_lee 0:b16d94660a33 2703 #define SIM_SCGC5_TSI_SHIFT 5
Jasper_lee 0:b16d94660a33 2704 #define SIM_SCGC5_PORTA_MASK 0x200u
Jasper_lee 0:b16d94660a33 2705 #define SIM_SCGC5_PORTA_SHIFT 9
Jasper_lee 0:b16d94660a33 2706 #define SIM_SCGC5_PORTB_MASK 0x400u
Jasper_lee 0:b16d94660a33 2707 #define SIM_SCGC5_PORTB_SHIFT 10
Jasper_lee 0:b16d94660a33 2708 /* SCGC6 Bit Fields */
Jasper_lee 0:b16d94660a33 2709 #define SIM_SCGC6_FTF_MASK 0x1u
Jasper_lee 0:b16d94660a33 2710 #define SIM_SCGC6_FTF_SHIFT 0
Jasper_lee 0:b16d94660a33 2711 #define SIM_SCGC6_DMAMUX_MASK 0x2u
Jasper_lee 0:b16d94660a33 2712 #define SIM_SCGC6_DMAMUX_SHIFT 1
Jasper_lee 0:b16d94660a33 2713 #define SIM_SCGC6_PIT_MASK 0x800000u
Jasper_lee 0:b16d94660a33 2714 #define SIM_SCGC6_PIT_SHIFT 23
Jasper_lee 0:b16d94660a33 2715 #define SIM_SCGC6_TPM0_MASK 0x1000000u
Jasper_lee 0:b16d94660a33 2716 #define SIM_SCGC6_TPM0_SHIFT 24
Jasper_lee 0:b16d94660a33 2717 #define SIM_SCGC6_TPM1_MASK 0x2000000u
Jasper_lee 0:b16d94660a33 2718 #define SIM_SCGC6_TPM1_SHIFT 25
Jasper_lee 0:b16d94660a33 2719 #define SIM_SCGC6_ADC0_MASK 0x8000000u
Jasper_lee 0:b16d94660a33 2720 #define SIM_SCGC6_ADC0_SHIFT 27
Jasper_lee 0:b16d94660a33 2721 #define SIM_SCGC6_RTC_MASK 0x20000000u
Jasper_lee 0:b16d94660a33 2722 #define SIM_SCGC6_RTC_SHIFT 29
Jasper_lee 0:b16d94660a33 2723 #define SIM_SCGC6_DAC0_MASK 0x80000000u
Jasper_lee 0:b16d94660a33 2724 #define SIM_SCGC6_DAC0_SHIFT 31
Jasper_lee 0:b16d94660a33 2725 /* SCGC7 Bit Fields */
Jasper_lee 0:b16d94660a33 2726 #define SIM_SCGC7_DMA_MASK 0x100u
Jasper_lee 0:b16d94660a33 2727 #define SIM_SCGC7_DMA_SHIFT 8
Jasper_lee 0:b16d94660a33 2728 /* CLKDIV1 Bit Fields */
Jasper_lee 0:b16d94660a33 2729 #define SIM_CLKDIV1_OUTDIV4_MASK 0x70000u
Jasper_lee 0:b16d94660a33 2730 #define SIM_CLKDIV1_OUTDIV4_SHIFT 16
Jasper_lee 0:b16d94660a33 2731 #define SIM_CLKDIV1_OUTDIV4(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV4_SHIFT))&SIM_CLKDIV1_OUTDIV4_MASK)
Jasper_lee 0:b16d94660a33 2732 #define SIM_CLKDIV1_OUTDIV1_MASK 0xF0000000u
Jasper_lee 0:b16d94660a33 2733 #define SIM_CLKDIV1_OUTDIV1_SHIFT 28
Jasper_lee 0:b16d94660a33 2734 #define SIM_CLKDIV1_OUTDIV1(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV1_SHIFT))&SIM_CLKDIV1_OUTDIV1_MASK)
Jasper_lee 0:b16d94660a33 2735 /* FCFG1 Bit Fields */
Jasper_lee 0:b16d94660a33 2736 #define SIM_FCFG1_FLASHDIS_MASK 0x1u
Jasper_lee 0:b16d94660a33 2737 #define SIM_FCFG1_FLASHDIS_SHIFT 0
Jasper_lee 0:b16d94660a33 2738 #define SIM_FCFG1_FLASHDOZE_MASK 0x2u
Jasper_lee 0:b16d94660a33 2739 #define SIM_FCFG1_FLASHDOZE_SHIFT 1
Jasper_lee 0:b16d94660a33 2740 #define SIM_FCFG1_PFSIZE_MASK 0xF000000u
Jasper_lee 0:b16d94660a33 2741 #define SIM_FCFG1_PFSIZE_SHIFT 24
Jasper_lee 0:b16d94660a33 2742 #define SIM_FCFG1_PFSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG1_PFSIZE_SHIFT))&SIM_FCFG1_PFSIZE_MASK)
Jasper_lee 0:b16d94660a33 2743 /* FCFG2 Bit Fields */
Jasper_lee 0:b16d94660a33 2744 #define SIM_FCFG2_MAXADDR0_MASK 0x7F000000u
Jasper_lee 0:b16d94660a33 2745 #define SIM_FCFG2_MAXADDR0_SHIFT 24
Jasper_lee 0:b16d94660a33 2746 #define SIM_FCFG2_MAXADDR0(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG2_MAXADDR0_SHIFT))&SIM_FCFG2_MAXADDR0_MASK)
Jasper_lee 0:b16d94660a33 2747 /* UIDMH Bit Fields */
Jasper_lee 0:b16d94660a33 2748 #define SIM_UIDMH_UID_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 2749 #define SIM_UIDMH_UID_SHIFT 0
Jasper_lee 0:b16d94660a33 2750 #define SIM_UIDMH_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDMH_UID_SHIFT))&SIM_UIDMH_UID_MASK)
Jasper_lee 0:b16d94660a33 2751 /* UIDML Bit Fields */
Jasper_lee 0:b16d94660a33 2752 #define SIM_UIDML_UID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2753 #define SIM_UIDML_UID_SHIFT 0
Jasper_lee 0:b16d94660a33 2754 #define SIM_UIDML_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDML_UID_SHIFT))&SIM_UIDML_UID_MASK)
Jasper_lee 0:b16d94660a33 2755 /* UIDL Bit Fields */
Jasper_lee 0:b16d94660a33 2756 #define SIM_UIDL_UID_MASK 0xFFFFFFFFu
Jasper_lee 0:b16d94660a33 2757 #define SIM_UIDL_UID_SHIFT 0
Jasper_lee 0:b16d94660a33 2758 #define SIM_UIDL_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDL_UID_SHIFT))&SIM_UIDL_UID_MASK)
Jasper_lee 0:b16d94660a33 2759 /* COPC Bit Fields */
Jasper_lee 0:b16d94660a33 2760 #define SIM_COPC_COPW_MASK 0x1u
Jasper_lee 0:b16d94660a33 2761 #define SIM_COPC_COPW_SHIFT 0
Jasper_lee 0:b16d94660a33 2762 #define SIM_COPC_COPCLKS_MASK 0x2u
Jasper_lee 0:b16d94660a33 2763 #define SIM_COPC_COPCLKS_SHIFT 1
Jasper_lee 0:b16d94660a33 2764 #define SIM_COPC_COPT_MASK 0xCu
Jasper_lee 0:b16d94660a33 2765 #define SIM_COPC_COPT_SHIFT 2
Jasper_lee 0:b16d94660a33 2766 #define SIM_COPC_COPT(x) (((uint32_t)(((uint32_t)(x))<<SIM_COPC_COPT_SHIFT))&SIM_COPC_COPT_MASK)
Jasper_lee 0:b16d94660a33 2767 /* SRVCOP Bit Fields */
Jasper_lee 0:b16d94660a33 2768 #define SIM_SRVCOP_SRVCOP_MASK 0xFFu
Jasper_lee 0:b16d94660a33 2769 #define SIM_SRVCOP_SRVCOP_SHIFT 0
Jasper_lee 0:b16d94660a33 2770 #define SIM_SRVCOP_SRVCOP(x) (((uint32_t)(((uint32_t)(x))<<SIM_SRVCOP_SRVCOP_SHIFT))&SIM_SRVCOP_SRVCOP_MASK)
Jasper_lee 0:b16d94660a33 2771
Jasper_lee 0:b16d94660a33 2772 /**
Jasper_lee 0:b16d94660a33 2773 * @}
Jasper_lee 0:b16d94660a33 2774 */ /* end of group SIM_Register_Masks */
Jasper_lee 0:b16d94660a33 2775
Jasper_lee 0:b16d94660a33 2776
Jasper_lee 0:b16d94660a33 2777 /* SIM - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2778 /** Peripheral SIM base address */
Jasper_lee 0:b16d94660a33 2779 #define SIM_BASE (0x40047000u)
Jasper_lee 0:b16d94660a33 2780 /** Peripheral SIM base pointer */
Jasper_lee 0:b16d94660a33 2781 #define SIM ((SIM_Type *)SIM_BASE)
Jasper_lee 0:b16d94660a33 2782 /** Array initializer of SIM peripheral base pointers */
Jasper_lee 0:b16d94660a33 2783 #define SIM_BASES { SIM }
Jasper_lee 0:b16d94660a33 2784
Jasper_lee 0:b16d94660a33 2785 /**
Jasper_lee 0:b16d94660a33 2786 * @}
Jasper_lee 0:b16d94660a33 2787 */ /* end of group SIM_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2788
Jasper_lee 0:b16d94660a33 2789
Jasper_lee 0:b16d94660a33 2790 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2791 -- SMC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2792 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2793
Jasper_lee 0:b16d94660a33 2794 /**
Jasper_lee 0:b16d94660a33 2795 * @addtogroup SMC_Peripheral_Access_Layer SMC Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2796 * @{
Jasper_lee 0:b16d94660a33 2797 */
Jasper_lee 0:b16d94660a33 2798
Jasper_lee 0:b16d94660a33 2799 /** SMC - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2800 typedef struct {
Jasper_lee 0:b16d94660a33 2801 __IO uint8_t PMPROT; /**< Power Mode Protection register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 2802 __IO uint8_t PMCTRL; /**< Power Mode Control register, offset: 0x1 */
Jasper_lee 0:b16d94660a33 2803 __IO uint8_t STOPCTRL; /**< Stop Control Register, offset: 0x2 */
Jasper_lee 0:b16d94660a33 2804 __I uint8_t PMSTAT; /**< Power Mode Status register, offset: 0x3 */
Jasper_lee 0:b16d94660a33 2805 } SMC_Type;
Jasper_lee 0:b16d94660a33 2806
Jasper_lee 0:b16d94660a33 2807 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2808 -- SMC Register Masks
Jasper_lee 0:b16d94660a33 2809 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2810
Jasper_lee 0:b16d94660a33 2811 /**
Jasper_lee 0:b16d94660a33 2812 * @addtogroup SMC_Register_Masks SMC Register Masks
Jasper_lee 0:b16d94660a33 2813 * @{
Jasper_lee 0:b16d94660a33 2814 */
Jasper_lee 0:b16d94660a33 2815
Jasper_lee 0:b16d94660a33 2816 /* PMPROT Bit Fields */
Jasper_lee 0:b16d94660a33 2817 #define SMC_PMPROT_AVLLS_MASK 0x2u
Jasper_lee 0:b16d94660a33 2818 #define SMC_PMPROT_AVLLS_SHIFT 1
Jasper_lee 0:b16d94660a33 2819 #define SMC_PMPROT_ALLS_MASK 0x8u
Jasper_lee 0:b16d94660a33 2820 #define SMC_PMPROT_ALLS_SHIFT 3
Jasper_lee 0:b16d94660a33 2821 #define SMC_PMPROT_AVLP_MASK 0x20u
Jasper_lee 0:b16d94660a33 2822 #define SMC_PMPROT_AVLP_SHIFT 5
Jasper_lee 0:b16d94660a33 2823 /* PMCTRL Bit Fields */
Jasper_lee 0:b16d94660a33 2824 #define SMC_PMCTRL_STOPM_MASK 0x7u
Jasper_lee 0:b16d94660a33 2825 #define SMC_PMCTRL_STOPM_SHIFT 0
Jasper_lee 0:b16d94660a33 2826 #define SMC_PMCTRL_STOPM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_STOPM_SHIFT))&SMC_PMCTRL_STOPM_MASK)
Jasper_lee 0:b16d94660a33 2827 #define SMC_PMCTRL_STOPA_MASK 0x8u
Jasper_lee 0:b16d94660a33 2828 #define SMC_PMCTRL_STOPA_SHIFT 3
Jasper_lee 0:b16d94660a33 2829 #define SMC_PMCTRL_RUNM_MASK 0x60u
Jasper_lee 0:b16d94660a33 2830 #define SMC_PMCTRL_RUNM_SHIFT 5
Jasper_lee 0:b16d94660a33 2831 #define SMC_PMCTRL_RUNM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_RUNM_SHIFT))&SMC_PMCTRL_RUNM_MASK)
Jasper_lee 0:b16d94660a33 2832 /* STOPCTRL Bit Fields */
Jasper_lee 0:b16d94660a33 2833 #define SMC_STOPCTRL_VLLSM_MASK 0x7u
Jasper_lee 0:b16d94660a33 2834 #define SMC_STOPCTRL_VLLSM_SHIFT 0
Jasper_lee 0:b16d94660a33 2835 #define SMC_STOPCTRL_VLLSM(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_VLLSM_SHIFT))&SMC_STOPCTRL_VLLSM_MASK)
Jasper_lee 0:b16d94660a33 2836 #define SMC_STOPCTRL_PORPO_MASK 0x20u
Jasper_lee 0:b16d94660a33 2837 #define SMC_STOPCTRL_PORPO_SHIFT 5
Jasper_lee 0:b16d94660a33 2838 #define SMC_STOPCTRL_PSTOPO_MASK 0xC0u
Jasper_lee 0:b16d94660a33 2839 #define SMC_STOPCTRL_PSTOPO_SHIFT 6
Jasper_lee 0:b16d94660a33 2840 #define SMC_STOPCTRL_PSTOPO(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_PSTOPO_SHIFT))&SMC_STOPCTRL_PSTOPO_MASK)
Jasper_lee 0:b16d94660a33 2841 /* PMSTAT Bit Fields */
Jasper_lee 0:b16d94660a33 2842 #define SMC_PMSTAT_PMSTAT_MASK 0x7Fu
Jasper_lee 0:b16d94660a33 2843 #define SMC_PMSTAT_PMSTAT_SHIFT 0
Jasper_lee 0:b16d94660a33 2844 #define SMC_PMSTAT_PMSTAT(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMSTAT_PMSTAT_SHIFT))&SMC_PMSTAT_PMSTAT_MASK)
Jasper_lee 0:b16d94660a33 2845
Jasper_lee 0:b16d94660a33 2846 /**
Jasper_lee 0:b16d94660a33 2847 * @}
Jasper_lee 0:b16d94660a33 2848 */ /* end of group SMC_Register_Masks */
Jasper_lee 0:b16d94660a33 2849
Jasper_lee 0:b16d94660a33 2850
Jasper_lee 0:b16d94660a33 2851 /* SMC - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2852 /** Peripheral SMC base address */
Jasper_lee 0:b16d94660a33 2853 #define SMC_BASE (0x4007E000u)
Jasper_lee 0:b16d94660a33 2854 /** Peripheral SMC base pointer */
Jasper_lee 0:b16d94660a33 2855 #define SMC ((SMC_Type *)SMC_BASE)
Jasper_lee 0:b16d94660a33 2856 /** Array initializer of SMC peripheral base pointers */
Jasper_lee 0:b16d94660a33 2857 #define SMC_BASES { SMC }
Jasper_lee 0:b16d94660a33 2858
Jasper_lee 0:b16d94660a33 2859 /**
Jasper_lee 0:b16d94660a33 2860 * @}
Jasper_lee 0:b16d94660a33 2861 */ /* end of group SMC_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2862
Jasper_lee 0:b16d94660a33 2863
Jasper_lee 0:b16d94660a33 2864 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2865 -- SPI Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2866 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2867
Jasper_lee 0:b16d94660a33 2868 /**
Jasper_lee 0:b16d94660a33 2869 * @addtogroup SPI_Peripheral_Access_Layer SPI Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2870 * @{
Jasper_lee 0:b16d94660a33 2871 */
Jasper_lee 0:b16d94660a33 2872
Jasper_lee 0:b16d94660a33 2873 /** SPI - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2874 typedef struct {
Jasper_lee 0:b16d94660a33 2875 __IO uint8_t C1; /**< SPI control register 1, offset: 0x0 */
Jasper_lee 0:b16d94660a33 2876 __IO uint8_t C2; /**< SPI control register 2, offset: 0x1 */
Jasper_lee 0:b16d94660a33 2877 __IO uint8_t BR; /**< SPI baud rate register, offset: 0x2 */
Jasper_lee 0:b16d94660a33 2878 __I uint8_t S; /**< SPI status register, offset: 0x3 */
Jasper_lee 0:b16d94660a33 2879 uint8_t RESERVED_0[1];
Jasper_lee 0:b16d94660a33 2880 __IO uint8_t D; /**< SPI data register, offset: 0x5 */
Jasper_lee 0:b16d94660a33 2881 uint8_t RESERVED_1[1];
Jasper_lee 0:b16d94660a33 2882 __IO uint8_t M; /**< SPI match register, offset: 0x7 */
Jasper_lee 0:b16d94660a33 2883 } SPI_Type;
Jasper_lee 0:b16d94660a33 2884
Jasper_lee 0:b16d94660a33 2885 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2886 -- SPI Register Masks
Jasper_lee 0:b16d94660a33 2887 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2888
Jasper_lee 0:b16d94660a33 2889 /**
Jasper_lee 0:b16d94660a33 2890 * @addtogroup SPI_Register_Masks SPI Register Masks
Jasper_lee 0:b16d94660a33 2891 * @{
Jasper_lee 0:b16d94660a33 2892 */
Jasper_lee 0:b16d94660a33 2893
Jasper_lee 0:b16d94660a33 2894 /* C1 Bit Fields */
Jasper_lee 0:b16d94660a33 2895 #define SPI_C1_LSBFE_MASK 0x1u
Jasper_lee 0:b16d94660a33 2896 #define SPI_C1_LSBFE_SHIFT 0
Jasper_lee 0:b16d94660a33 2897 #define SPI_C1_SSOE_MASK 0x2u
Jasper_lee 0:b16d94660a33 2898 #define SPI_C1_SSOE_SHIFT 1
Jasper_lee 0:b16d94660a33 2899 #define SPI_C1_CPHA_MASK 0x4u
Jasper_lee 0:b16d94660a33 2900 #define SPI_C1_CPHA_SHIFT 2
Jasper_lee 0:b16d94660a33 2901 #define SPI_C1_CPOL_MASK 0x8u
Jasper_lee 0:b16d94660a33 2902 #define SPI_C1_CPOL_SHIFT 3
Jasper_lee 0:b16d94660a33 2903 #define SPI_C1_MSTR_MASK 0x10u
Jasper_lee 0:b16d94660a33 2904 #define SPI_C1_MSTR_SHIFT 4
Jasper_lee 0:b16d94660a33 2905 #define SPI_C1_SPTIE_MASK 0x20u
Jasper_lee 0:b16d94660a33 2906 #define SPI_C1_SPTIE_SHIFT 5
Jasper_lee 0:b16d94660a33 2907 #define SPI_C1_SPE_MASK 0x40u
Jasper_lee 0:b16d94660a33 2908 #define SPI_C1_SPE_SHIFT 6
Jasper_lee 0:b16d94660a33 2909 #define SPI_C1_SPIE_MASK 0x80u
Jasper_lee 0:b16d94660a33 2910 #define SPI_C1_SPIE_SHIFT 7
Jasper_lee 0:b16d94660a33 2911 /* C2 Bit Fields */
Jasper_lee 0:b16d94660a33 2912 #define SPI_C2_SPC0_MASK 0x1u
Jasper_lee 0:b16d94660a33 2913 #define SPI_C2_SPC0_SHIFT 0
Jasper_lee 0:b16d94660a33 2914 #define SPI_C2_SPISWAI_MASK 0x2u
Jasper_lee 0:b16d94660a33 2915 #define SPI_C2_SPISWAI_SHIFT 1
Jasper_lee 0:b16d94660a33 2916 #define SPI_C2_RXDMAE_MASK 0x4u
Jasper_lee 0:b16d94660a33 2917 #define SPI_C2_RXDMAE_SHIFT 2
Jasper_lee 0:b16d94660a33 2918 #define SPI_C2_BIDIROE_MASK 0x8u
Jasper_lee 0:b16d94660a33 2919 #define SPI_C2_BIDIROE_SHIFT 3
Jasper_lee 0:b16d94660a33 2920 #define SPI_C2_MODFEN_MASK 0x10u
Jasper_lee 0:b16d94660a33 2921 #define SPI_C2_MODFEN_SHIFT 4
Jasper_lee 0:b16d94660a33 2922 #define SPI_C2_TXDMAE_MASK 0x20u
Jasper_lee 0:b16d94660a33 2923 #define SPI_C2_TXDMAE_SHIFT 5
Jasper_lee 0:b16d94660a33 2924 #define SPI_C2_SPMIE_MASK 0x80u
Jasper_lee 0:b16d94660a33 2925 #define SPI_C2_SPMIE_SHIFT 7
Jasper_lee 0:b16d94660a33 2926 /* BR Bit Fields */
Jasper_lee 0:b16d94660a33 2927 #define SPI_BR_SPR_MASK 0xFu
Jasper_lee 0:b16d94660a33 2928 #define SPI_BR_SPR_SHIFT 0
Jasper_lee 0:b16d94660a33 2929 #define SPI_BR_SPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPR_SHIFT))&SPI_BR_SPR_MASK)
Jasper_lee 0:b16d94660a33 2930 #define SPI_BR_SPPR_MASK 0x70u
Jasper_lee 0:b16d94660a33 2931 #define SPI_BR_SPPR_SHIFT 4
Jasper_lee 0:b16d94660a33 2932 #define SPI_BR_SPPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPPR_SHIFT))&SPI_BR_SPPR_MASK)
Jasper_lee 0:b16d94660a33 2933 /* S Bit Fields */
Jasper_lee 0:b16d94660a33 2934 #define SPI_S_MODF_MASK 0x10u
Jasper_lee 0:b16d94660a33 2935 #define SPI_S_MODF_SHIFT 4
Jasper_lee 0:b16d94660a33 2936 #define SPI_S_SPTEF_MASK 0x20u
Jasper_lee 0:b16d94660a33 2937 #define SPI_S_SPTEF_SHIFT 5
Jasper_lee 0:b16d94660a33 2938 #define SPI_S_SPMF_MASK 0x40u
Jasper_lee 0:b16d94660a33 2939 #define SPI_S_SPMF_SHIFT 6
Jasper_lee 0:b16d94660a33 2940 #define SPI_S_SPRF_MASK 0x80u
Jasper_lee 0:b16d94660a33 2941 #define SPI_S_SPRF_SHIFT 7
Jasper_lee 0:b16d94660a33 2942 /* D Bit Fields */
Jasper_lee 0:b16d94660a33 2943 #define SPI_D_Bits_MASK 0xFFu
Jasper_lee 0:b16d94660a33 2944 #define SPI_D_Bits_SHIFT 0
Jasper_lee 0:b16d94660a33 2945 #define SPI_D_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_D_Bits_SHIFT))&SPI_D_Bits_MASK)
Jasper_lee 0:b16d94660a33 2946 /* M Bit Fields */
Jasper_lee 0:b16d94660a33 2947 #define SPI_M_Bits_MASK 0xFFu
Jasper_lee 0:b16d94660a33 2948 #define SPI_M_Bits_SHIFT 0
Jasper_lee 0:b16d94660a33 2949 #define SPI_M_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_M_Bits_SHIFT))&SPI_M_Bits_MASK)
Jasper_lee 0:b16d94660a33 2950
Jasper_lee 0:b16d94660a33 2951 /**
Jasper_lee 0:b16d94660a33 2952 * @}
Jasper_lee 0:b16d94660a33 2953 */ /* end of group SPI_Register_Masks */
Jasper_lee 0:b16d94660a33 2954
Jasper_lee 0:b16d94660a33 2955
Jasper_lee 0:b16d94660a33 2956 /* SPI - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 2957 /** Peripheral SPI0 base address */
Jasper_lee 0:b16d94660a33 2958 #define SPI0_BASE (0x40076000u)
Jasper_lee 0:b16d94660a33 2959 /** Peripheral SPI0 base pointer */
Jasper_lee 0:b16d94660a33 2960 #define SPI0 ((SPI_Type *)SPI0_BASE)
Jasper_lee 0:b16d94660a33 2961 /** Array initializer of SPI peripheral base pointers */
Jasper_lee 0:b16d94660a33 2962 #define SPI_BASES { SPI0 }
Jasper_lee 0:b16d94660a33 2963
Jasper_lee 0:b16d94660a33 2964 /**
Jasper_lee 0:b16d94660a33 2965 * @}
Jasper_lee 0:b16d94660a33 2966 */ /* end of group SPI_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 2967
Jasper_lee 0:b16d94660a33 2968
Jasper_lee 0:b16d94660a33 2969 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2970 -- TPM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2971 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2972
Jasper_lee 0:b16d94660a33 2973 /**
Jasper_lee 0:b16d94660a33 2974 * @addtogroup TPM_Peripheral_Access_Layer TPM Peripheral Access Layer
Jasper_lee 0:b16d94660a33 2975 * @{
Jasper_lee 0:b16d94660a33 2976 */
Jasper_lee 0:b16d94660a33 2977
Jasper_lee 0:b16d94660a33 2978 /** TPM - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 2979 typedef struct {
Jasper_lee 0:b16d94660a33 2980 __IO uint32_t SC; /**< Status and Control, offset: 0x0 */
Jasper_lee 0:b16d94660a33 2981 __IO uint32_t CNT; /**< Counter, offset: 0x4 */
Jasper_lee 0:b16d94660a33 2982 __IO uint32_t MOD; /**< Modulo, offset: 0x8 */
Jasper_lee 0:b16d94660a33 2983 struct { /* offset: 0xC, array step: 0x8 */
Jasper_lee 0:b16d94660a33 2984 __IO uint32_t CnSC; /**< Channel (n) Status and Control, array offset: 0xC, array step: 0x8 */
Jasper_lee 0:b16d94660a33 2985 __IO uint32_t CnV; /**< Channel (n) Value, array offset: 0x10, array step: 0x8 */
Jasper_lee 0:b16d94660a33 2986 } CONTROLS[6];
Jasper_lee 0:b16d94660a33 2987 uint8_t RESERVED_0[20];
Jasper_lee 0:b16d94660a33 2988 __IO uint32_t STATUS; /**< Capture and Compare Status, offset: 0x50 */
Jasper_lee 0:b16d94660a33 2989 uint8_t RESERVED_1[48];
Jasper_lee 0:b16d94660a33 2990 __IO uint32_t CONF; /**< Configuration, offset: 0x84 */
Jasper_lee 0:b16d94660a33 2991 } TPM_Type;
Jasper_lee 0:b16d94660a33 2992
Jasper_lee 0:b16d94660a33 2993 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 2994 -- TPM Register Masks
Jasper_lee 0:b16d94660a33 2995 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 2996
Jasper_lee 0:b16d94660a33 2997 /**
Jasper_lee 0:b16d94660a33 2998 * @addtogroup TPM_Register_Masks TPM Register Masks
Jasper_lee 0:b16d94660a33 2999 * @{
Jasper_lee 0:b16d94660a33 3000 */
Jasper_lee 0:b16d94660a33 3001
Jasper_lee 0:b16d94660a33 3002 /* SC Bit Fields */
Jasper_lee 0:b16d94660a33 3003 #define TPM_SC_PS_MASK 0x7u
Jasper_lee 0:b16d94660a33 3004 #define TPM_SC_PS_SHIFT 0
Jasper_lee 0:b16d94660a33 3005 #define TPM_SC_PS(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_PS_SHIFT))&TPM_SC_PS_MASK)
Jasper_lee 0:b16d94660a33 3006 #define TPM_SC_CMOD_MASK 0x18u
Jasper_lee 0:b16d94660a33 3007 #define TPM_SC_CMOD_SHIFT 3
Jasper_lee 0:b16d94660a33 3008 #define TPM_SC_CMOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_CMOD_SHIFT))&TPM_SC_CMOD_MASK)
Jasper_lee 0:b16d94660a33 3009 #define TPM_SC_CPWMS_MASK 0x20u
Jasper_lee 0:b16d94660a33 3010 #define TPM_SC_CPWMS_SHIFT 5
Jasper_lee 0:b16d94660a33 3011 #define TPM_SC_TOIE_MASK 0x40u
Jasper_lee 0:b16d94660a33 3012 #define TPM_SC_TOIE_SHIFT 6
Jasper_lee 0:b16d94660a33 3013 #define TPM_SC_TOF_MASK 0x80u
Jasper_lee 0:b16d94660a33 3014 #define TPM_SC_TOF_SHIFT 7
Jasper_lee 0:b16d94660a33 3015 #define TPM_SC_DMA_MASK 0x100u
Jasper_lee 0:b16d94660a33 3016 #define TPM_SC_DMA_SHIFT 8
Jasper_lee 0:b16d94660a33 3017 /* CNT Bit Fields */
Jasper_lee 0:b16d94660a33 3018 #define TPM_CNT_COUNT_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 3019 #define TPM_CNT_COUNT_SHIFT 0
Jasper_lee 0:b16d94660a33 3020 #define TPM_CNT_COUNT(x) (((uint32_t)(((uint32_t)(x))<<TPM_CNT_COUNT_SHIFT))&TPM_CNT_COUNT_MASK)
Jasper_lee 0:b16d94660a33 3021 /* MOD Bit Fields */
Jasper_lee 0:b16d94660a33 3022 #define TPM_MOD_MOD_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 3023 #define TPM_MOD_MOD_SHIFT 0
Jasper_lee 0:b16d94660a33 3024 #define TPM_MOD_MOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_MOD_MOD_SHIFT))&TPM_MOD_MOD_MASK)
Jasper_lee 0:b16d94660a33 3025 /* CnSC Bit Fields */
Jasper_lee 0:b16d94660a33 3026 #define TPM_CnSC_DMA_MASK 0x1u
Jasper_lee 0:b16d94660a33 3027 #define TPM_CnSC_DMA_SHIFT 0
Jasper_lee 0:b16d94660a33 3028 #define TPM_CnSC_ELSA_MASK 0x4u
Jasper_lee 0:b16d94660a33 3029 #define TPM_CnSC_ELSA_SHIFT 2
Jasper_lee 0:b16d94660a33 3030 #define TPM_CnSC_ELSB_MASK 0x8u
Jasper_lee 0:b16d94660a33 3031 #define TPM_CnSC_ELSB_SHIFT 3
Jasper_lee 0:b16d94660a33 3032 #define TPM_CnSC_MSA_MASK 0x10u
Jasper_lee 0:b16d94660a33 3033 #define TPM_CnSC_MSA_SHIFT 4
Jasper_lee 0:b16d94660a33 3034 #define TPM_CnSC_MSB_MASK 0x20u
Jasper_lee 0:b16d94660a33 3035 #define TPM_CnSC_MSB_SHIFT 5
Jasper_lee 0:b16d94660a33 3036 #define TPM_CnSC_CHIE_MASK 0x40u
Jasper_lee 0:b16d94660a33 3037 #define TPM_CnSC_CHIE_SHIFT 6
Jasper_lee 0:b16d94660a33 3038 #define TPM_CnSC_CHF_MASK 0x80u
Jasper_lee 0:b16d94660a33 3039 #define TPM_CnSC_CHF_SHIFT 7
Jasper_lee 0:b16d94660a33 3040 /* CnV Bit Fields */
Jasper_lee 0:b16d94660a33 3041 #define TPM_CnV_VAL_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 3042 #define TPM_CnV_VAL_SHIFT 0
Jasper_lee 0:b16d94660a33 3043 #define TPM_CnV_VAL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnV_VAL_SHIFT))&TPM_CnV_VAL_MASK)
Jasper_lee 0:b16d94660a33 3044 /* STATUS Bit Fields */
Jasper_lee 0:b16d94660a33 3045 #define TPM_STATUS_CH0F_MASK 0x1u
Jasper_lee 0:b16d94660a33 3046 #define TPM_STATUS_CH0F_SHIFT 0
Jasper_lee 0:b16d94660a33 3047 #define TPM_STATUS_CH1F_MASK 0x2u
Jasper_lee 0:b16d94660a33 3048 #define TPM_STATUS_CH1F_SHIFT 1
Jasper_lee 0:b16d94660a33 3049 #define TPM_STATUS_CH2F_MASK 0x4u
Jasper_lee 0:b16d94660a33 3050 #define TPM_STATUS_CH2F_SHIFT 2
Jasper_lee 0:b16d94660a33 3051 #define TPM_STATUS_CH3F_MASK 0x8u
Jasper_lee 0:b16d94660a33 3052 #define TPM_STATUS_CH3F_SHIFT 3
Jasper_lee 0:b16d94660a33 3053 #define TPM_STATUS_CH4F_MASK 0x10u
Jasper_lee 0:b16d94660a33 3054 #define TPM_STATUS_CH4F_SHIFT 4
Jasper_lee 0:b16d94660a33 3055 #define TPM_STATUS_CH5F_MASK 0x20u
Jasper_lee 0:b16d94660a33 3056 #define TPM_STATUS_CH5F_SHIFT 5
Jasper_lee 0:b16d94660a33 3057 #define TPM_STATUS_TOF_MASK 0x100u
Jasper_lee 0:b16d94660a33 3058 #define TPM_STATUS_TOF_SHIFT 8
Jasper_lee 0:b16d94660a33 3059 /* CONF Bit Fields */
Jasper_lee 0:b16d94660a33 3060 #define TPM_CONF_DOZEEN_MASK 0x20u
Jasper_lee 0:b16d94660a33 3061 #define TPM_CONF_DOZEEN_SHIFT 5
Jasper_lee 0:b16d94660a33 3062 #define TPM_CONF_DBGMODE_MASK 0xC0u
Jasper_lee 0:b16d94660a33 3063 #define TPM_CONF_DBGMODE_SHIFT 6
Jasper_lee 0:b16d94660a33 3064 #define TPM_CONF_DBGMODE(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_DBGMODE_SHIFT))&TPM_CONF_DBGMODE_MASK)
Jasper_lee 0:b16d94660a33 3065 #define TPM_CONF_GTBEEN_MASK 0x200u
Jasper_lee 0:b16d94660a33 3066 #define TPM_CONF_GTBEEN_SHIFT 9
Jasper_lee 0:b16d94660a33 3067 #define TPM_CONF_CSOT_MASK 0x10000u
Jasper_lee 0:b16d94660a33 3068 #define TPM_CONF_CSOT_SHIFT 16
Jasper_lee 0:b16d94660a33 3069 #define TPM_CONF_CSOO_MASK 0x20000u
Jasper_lee 0:b16d94660a33 3070 #define TPM_CONF_CSOO_SHIFT 17
Jasper_lee 0:b16d94660a33 3071 #define TPM_CONF_CROT_MASK 0x40000u
Jasper_lee 0:b16d94660a33 3072 #define TPM_CONF_CROT_SHIFT 18
Jasper_lee 0:b16d94660a33 3073 #define TPM_CONF_TRGSEL_MASK 0xF000000u
Jasper_lee 0:b16d94660a33 3074 #define TPM_CONF_TRGSEL_SHIFT 24
Jasper_lee 0:b16d94660a33 3075 #define TPM_CONF_TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_TRGSEL_SHIFT))&TPM_CONF_TRGSEL_MASK)
Jasper_lee 0:b16d94660a33 3076
Jasper_lee 0:b16d94660a33 3077 /**
Jasper_lee 0:b16d94660a33 3078 * @}
Jasper_lee 0:b16d94660a33 3079 */ /* end of group TPM_Register_Masks */
Jasper_lee 0:b16d94660a33 3080
Jasper_lee 0:b16d94660a33 3081
Jasper_lee 0:b16d94660a33 3082 /* TPM - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 3083 /** Peripheral TPM0 base address */
Jasper_lee 0:b16d94660a33 3084 #define TPM0_BASE (0x40038000u)
Jasper_lee 0:b16d94660a33 3085 /** Peripheral TPM0 base pointer */
Jasper_lee 0:b16d94660a33 3086 #define TPM0 ((TPM_Type *)TPM0_BASE)
Jasper_lee 0:b16d94660a33 3087 /** Peripheral TPM1 base address */
Jasper_lee 0:b16d94660a33 3088 #define TPM1_BASE (0x40039000u)
Jasper_lee 0:b16d94660a33 3089 /** Peripheral TPM1 base pointer */
Jasper_lee 0:b16d94660a33 3090 #define TPM1 ((TPM_Type *)TPM1_BASE)
Jasper_lee 0:b16d94660a33 3091 /** Array initializer of TPM peripheral base pointers */
Jasper_lee 0:b16d94660a33 3092 #define TPM_BASES { TPM0, TPM1 }
Jasper_lee 0:b16d94660a33 3093
Jasper_lee 0:b16d94660a33 3094 /**
Jasper_lee 0:b16d94660a33 3095 * @}
Jasper_lee 0:b16d94660a33 3096 */ /* end of group TPM_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 3097
Jasper_lee 0:b16d94660a33 3098
Jasper_lee 0:b16d94660a33 3099 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 3100 -- TSI Peripheral Access Layer
Jasper_lee 0:b16d94660a33 3101 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 3102
Jasper_lee 0:b16d94660a33 3103 /**
Jasper_lee 0:b16d94660a33 3104 * @addtogroup TSI_Peripheral_Access_Layer TSI Peripheral Access Layer
Jasper_lee 0:b16d94660a33 3105 * @{
Jasper_lee 0:b16d94660a33 3106 */
Jasper_lee 0:b16d94660a33 3107
Jasper_lee 0:b16d94660a33 3108 /** TSI - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 3109 typedef struct {
Jasper_lee 0:b16d94660a33 3110 __IO uint32_t GENCS; /**< TSI General Control and Status Register, offset: 0x0 */
Jasper_lee 0:b16d94660a33 3111 __IO uint32_t DATA; /**< TSI DATA Register, offset: 0x4 */
Jasper_lee 0:b16d94660a33 3112 __IO uint32_t TSHD; /**< TSI Threshold Register, offset: 0x8 */
Jasper_lee 0:b16d94660a33 3113 } TSI_Type;
Jasper_lee 0:b16d94660a33 3114
Jasper_lee 0:b16d94660a33 3115 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 3116 -- TSI Register Masks
Jasper_lee 0:b16d94660a33 3117 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 3118
Jasper_lee 0:b16d94660a33 3119 /**
Jasper_lee 0:b16d94660a33 3120 * @addtogroup TSI_Register_Masks TSI Register Masks
Jasper_lee 0:b16d94660a33 3121 * @{
Jasper_lee 0:b16d94660a33 3122 */
Jasper_lee 0:b16d94660a33 3123
Jasper_lee 0:b16d94660a33 3124 /* GENCS Bit Fields */
Jasper_lee 0:b16d94660a33 3125 #define TSI_GENCS_CURSW_MASK 0x2u
Jasper_lee 0:b16d94660a33 3126 #define TSI_GENCS_CURSW_SHIFT 1
Jasper_lee 0:b16d94660a33 3127 #define TSI_GENCS_EOSF_MASK 0x4u
Jasper_lee 0:b16d94660a33 3128 #define TSI_GENCS_EOSF_SHIFT 2
Jasper_lee 0:b16d94660a33 3129 #define TSI_GENCS_SCNIP_MASK 0x8u
Jasper_lee 0:b16d94660a33 3130 #define TSI_GENCS_SCNIP_SHIFT 3
Jasper_lee 0:b16d94660a33 3131 #define TSI_GENCS_STM_MASK 0x10u
Jasper_lee 0:b16d94660a33 3132 #define TSI_GENCS_STM_SHIFT 4
Jasper_lee 0:b16d94660a33 3133 #define TSI_GENCS_STPE_MASK 0x20u
Jasper_lee 0:b16d94660a33 3134 #define TSI_GENCS_STPE_SHIFT 5
Jasper_lee 0:b16d94660a33 3135 #define TSI_GENCS_TSIIEN_MASK 0x40u
Jasper_lee 0:b16d94660a33 3136 #define TSI_GENCS_TSIIEN_SHIFT 6
Jasper_lee 0:b16d94660a33 3137 #define TSI_GENCS_TSIEN_MASK 0x80u
Jasper_lee 0:b16d94660a33 3138 #define TSI_GENCS_TSIEN_SHIFT 7
Jasper_lee 0:b16d94660a33 3139 #define TSI_GENCS_NSCN_MASK 0x1F00u
Jasper_lee 0:b16d94660a33 3140 #define TSI_GENCS_NSCN_SHIFT 8
Jasper_lee 0:b16d94660a33 3141 #define TSI_GENCS_NSCN(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_NSCN_SHIFT))&TSI_GENCS_NSCN_MASK)
Jasper_lee 0:b16d94660a33 3142 #define TSI_GENCS_PS_MASK 0xE000u
Jasper_lee 0:b16d94660a33 3143 #define TSI_GENCS_PS_SHIFT 13
Jasper_lee 0:b16d94660a33 3144 #define TSI_GENCS_PS(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_PS_SHIFT))&TSI_GENCS_PS_MASK)
Jasper_lee 0:b16d94660a33 3145 #define TSI_GENCS_EXTCHRG_MASK 0x70000u
Jasper_lee 0:b16d94660a33 3146 #define TSI_GENCS_EXTCHRG_SHIFT 16
Jasper_lee 0:b16d94660a33 3147 #define TSI_GENCS_EXTCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_EXTCHRG_SHIFT))&TSI_GENCS_EXTCHRG_MASK)
Jasper_lee 0:b16d94660a33 3148 #define TSI_GENCS_DVOLT_MASK 0x180000u
Jasper_lee 0:b16d94660a33 3149 #define TSI_GENCS_DVOLT_SHIFT 19
Jasper_lee 0:b16d94660a33 3150 #define TSI_GENCS_DVOLT(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_DVOLT_SHIFT))&TSI_GENCS_DVOLT_MASK)
Jasper_lee 0:b16d94660a33 3151 #define TSI_GENCS_REFCHRG_MASK 0xE00000u
Jasper_lee 0:b16d94660a33 3152 #define TSI_GENCS_REFCHRG_SHIFT 21
Jasper_lee 0:b16d94660a33 3153 #define TSI_GENCS_REFCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_REFCHRG_SHIFT))&TSI_GENCS_REFCHRG_MASK)
Jasper_lee 0:b16d94660a33 3154 #define TSI_GENCS_MODE_MASK 0xF000000u
Jasper_lee 0:b16d94660a33 3155 #define TSI_GENCS_MODE_SHIFT 24
Jasper_lee 0:b16d94660a33 3156 #define TSI_GENCS_MODE(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_MODE_SHIFT))&TSI_GENCS_MODE_MASK)
Jasper_lee 0:b16d94660a33 3157 #define TSI_GENCS_ESOR_MASK 0x10000000u
Jasper_lee 0:b16d94660a33 3158 #define TSI_GENCS_ESOR_SHIFT 28
Jasper_lee 0:b16d94660a33 3159 #define TSI_GENCS_OUTRGF_MASK 0x80000000u
Jasper_lee 0:b16d94660a33 3160 #define TSI_GENCS_OUTRGF_SHIFT 31
Jasper_lee 0:b16d94660a33 3161 /* DATA Bit Fields */
Jasper_lee 0:b16d94660a33 3162 #define TSI_DATA_TSICNT_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 3163 #define TSI_DATA_TSICNT_SHIFT 0
Jasper_lee 0:b16d94660a33 3164 #define TSI_DATA_TSICNT(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICNT_SHIFT))&TSI_DATA_TSICNT_MASK)
Jasper_lee 0:b16d94660a33 3165 #define TSI_DATA_SWTS_MASK 0x400000u
Jasper_lee 0:b16d94660a33 3166 #define TSI_DATA_SWTS_SHIFT 22
Jasper_lee 0:b16d94660a33 3167 #define TSI_DATA_DMAEN_MASK 0x800000u
Jasper_lee 0:b16d94660a33 3168 #define TSI_DATA_DMAEN_SHIFT 23
Jasper_lee 0:b16d94660a33 3169 #define TSI_DATA_TSICH_MASK 0xF0000000u
Jasper_lee 0:b16d94660a33 3170 #define TSI_DATA_TSICH_SHIFT 28
Jasper_lee 0:b16d94660a33 3171 #define TSI_DATA_TSICH(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICH_SHIFT))&TSI_DATA_TSICH_MASK)
Jasper_lee 0:b16d94660a33 3172 /* TSHD Bit Fields */
Jasper_lee 0:b16d94660a33 3173 #define TSI_TSHD_THRESL_MASK 0xFFFFu
Jasper_lee 0:b16d94660a33 3174 #define TSI_TSHD_THRESL_SHIFT 0
Jasper_lee 0:b16d94660a33 3175 #define TSI_TSHD_THRESL(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESL_SHIFT))&TSI_TSHD_THRESL_MASK)
Jasper_lee 0:b16d94660a33 3176 #define TSI_TSHD_THRESH_MASK 0xFFFF0000u
Jasper_lee 0:b16d94660a33 3177 #define TSI_TSHD_THRESH_SHIFT 16
Jasper_lee 0:b16d94660a33 3178 #define TSI_TSHD_THRESH(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESH_SHIFT))&TSI_TSHD_THRESH_MASK)
Jasper_lee 0:b16d94660a33 3179
Jasper_lee 0:b16d94660a33 3180 /**
Jasper_lee 0:b16d94660a33 3181 * @}
Jasper_lee 0:b16d94660a33 3182 */ /* end of group TSI_Register_Masks */
Jasper_lee 0:b16d94660a33 3183
Jasper_lee 0:b16d94660a33 3184
Jasper_lee 0:b16d94660a33 3185 /* TSI - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 3186 /** Peripheral TSI0 base address */
Jasper_lee 0:b16d94660a33 3187 #define TSI0_BASE (0x40045000u)
Jasper_lee 0:b16d94660a33 3188 /** Peripheral TSI0 base pointer */
Jasper_lee 0:b16d94660a33 3189 #define TSI0 ((TSI_Type *)TSI0_BASE)
Jasper_lee 0:b16d94660a33 3190 /** Array initializer of TSI peripheral base pointers */
Jasper_lee 0:b16d94660a33 3191 #define TSI_BASES { TSI0 }
Jasper_lee 0:b16d94660a33 3192
Jasper_lee 0:b16d94660a33 3193 /**
Jasper_lee 0:b16d94660a33 3194 * @}
Jasper_lee 0:b16d94660a33 3195 */ /* end of group TSI_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 3196
Jasper_lee 0:b16d94660a33 3197
Jasper_lee 0:b16d94660a33 3198 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 3199 -- UART0 Peripheral Access Layer
Jasper_lee 0:b16d94660a33 3200 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 3201
Jasper_lee 0:b16d94660a33 3202 /**
Jasper_lee 0:b16d94660a33 3203 * @addtogroup UART0_Peripheral_Access_Layer UART0 Peripheral Access Layer
Jasper_lee 0:b16d94660a33 3204 * @{
Jasper_lee 0:b16d94660a33 3205 */
Jasper_lee 0:b16d94660a33 3206
Jasper_lee 0:b16d94660a33 3207 /** UART0 - Register Layout Typedef */
Jasper_lee 0:b16d94660a33 3208 typedef struct {
Jasper_lee 0:b16d94660a33 3209 __IO uint8_t BDH; /**< UART Baud Rate Register High, offset: 0x0 */
Jasper_lee 0:b16d94660a33 3210 __IO uint8_t BDL; /**< UART Baud Rate Register Low, offset: 0x1 */
Jasper_lee 0:b16d94660a33 3211 __IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
Jasper_lee 0:b16d94660a33 3212 __IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
Jasper_lee 0:b16d94660a33 3213 __IO uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
Jasper_lee 0:b16d94660a33 3214 __IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
Jasper_lee 0:b16d94660a33 3215 __IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
Jasper_lee 0:b16d94660a33 3216 __IO uint8_t D; /**< UART Data Register, offset: 0x7 */
Jasper_lee 0:b16d94660a33 3217 __IO uint8_t MA1; /**< UART Match Address Registers 1, offset: 0x8 */
Jasper_lee 0:b16d94660a33 3218 __IO uint8_t MA2; /**< UART Match Address Registers 2, offset: 0x9 */
Jasper_lee 0:b16d94660a33 3219 __IO uint8_t C4; /**< UART Control Register 4, offset: 0xA */
Jasper_lee 0:b16d94660a33 3220 __IO uint8_t C5; /**< UART Control Register 5, offset: 0xB */
Jasper_lee 0:b16d94660a33 3221 } UART0_Type;
Jasper_lee 0:b16d94660a33 3222
Jasper_lee 0:b16d94660a33 3223 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 3224 -- UART0 Register Masks
Jasper_lee 0:b16d94660a33 3225 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 3226
Jasper_lee 0:b16d94660a33 3227 /**
Jasper_lee 0:b16d94660a33 3228 * @addtogroup UART0_Register_Masks UART0 Register Masks
Jasper_lee 0:b16d94660a33 3229 * @{
Jasper_lee 0:b16d94660a33 3230 */
Jasper_lee 0:b16d94660a33 3231
Jasper_lee 0:b16d94660a33 3232 /* BDH Bit Fields */
Jasper_lee 0:b16d94660a33 3233 #define UART0_BDH_SBR_MASK 0x1Fu
Jasper_lee 0:b16d94660a33 3234 #define UART0_BDH_SBR_SHIFT 0
Jasper_lee 0:b16d94660a33 3235 #define UART0_BDH_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDH_SBR_SHIFT))&UART0_BDH_SBR_MASK)
Jasper_lee 0:b16d94660a33 3236 #define UART0_BDH_SBNS_MASK 0x20u
Jasper_lee 0:b16d94660a33 3237 #define UART0_BDH_SBNS_SHIFT 5
Jasper_lee 0:b16d94660a33 3238 #define UART0_BDH_RXEDGIE_MASK 0x40u
Jasper_lee 0:b16d94660a33 3239 #define UART0_BDH_RXEDGIE_SHIFT 6
Jasper_lee 0:b16d94660a33 3240 #define UART0_BDH_LBKDIE_MASK 0x80u
Jasper_lee 0:b16d94660a33 3241 #define UART0_BDH_LBKDIE_SHIFT 7
Jasper_lee 0:b16d94660a33 3242 /* BDL Bit Fields */
Jasper_lee 0:b16d94660a33 3243 #define UART0_BDL_SBR_MASK 0xFFu
Jasper_lee 0:b16d94660a33 3244 #define UART0_BDL_SBR_SHIFT 0
Jasper_lee 0:b16d94660a33 3245 #define UART0_BDL_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDL_SBR_SHIFT))&UART0_BDL_SBR_MASK)
Jasper_lee 0:b16d94660a33 3246 /* C1 Bit Fields */
Jasper_lee 0:b16d94660a33 3247 #define UART0_C1_PT_MASK 0x1u
Jasper_lee 0:b16d94660a33 3248 #define UART0_C1_PT_SHIFT 0
Jasper_lee 0:b16d94660a33 3249 #define UART0_C1_PE_MASK 0x2u
Jasper_lee 0:b16d94660a33 3250 #define UART0_C1_PE_SHIFT 1
Jasper_lee 0:b16d94660a33 3251 #define UART0_C1_ILT_MASK 0x4u
Jasper_lee 0:b16d94660a33 3252 #define UART0_C1_ILT_SHIFT 2
Jasper_lee 0:b16d94660a33 3253 #define UART0_C1_WAKE_MASK 0x8u
Jasper_lee 0:b16d94660a33 3254 #define UART0_C1_WAKE_SHIFT 3
Jasper_lee 0:b16d94660a33 3255 #define UART0_C1_M_MASK 0x10u
Jasper_lee 0:b16d94660a33 3256 #define UART0_C1_M_SHIFT 4
Jasper_lee 0:b16d94660a33 3257 #define UART0_C1_RSRC_MASK 0x20u
Jasper_lee 0:b16d94660a33 3258 #define UART0_C1_RSRC_SHIFT 5
Jasper_lee 0:b16d94660a33 3259 #define UART0_C1_DOZEEN_MASK 0x40u
Jasper_lee 0:b16d94660a33 3260 #define UART0_C1_DOZEEN_SHIFT 6
Jasper_lee 0:b16d94660a33 3261 #define UART0_C1_LOOPS_MASK 0x80u
Jasper_lee 0:b16d94660a33 3262 #define UART0_C1_LOOPS_SHIFT 7
Jasper_lee 0:b16d94660a33 3263 /* C2 Bit Fields */
Jasper_lee 0:b16d94660a33 3264 #define UART0_C2_SBK_MASK 0x1u
Jasper_lee 0:b16d94660a33 3265 #define UART0_C2_SBK_SHIFT 0
Jasper_lee 0:b16d94660a33 3266 #define UART0_C2_RWU_MASK 0x2u
Jasper_lee 0:b16d94660a33 3267 #define UART0_C2_RWU_SHIFT 1
Jasper_lee 0:b16d94660a33 3268 #define UART0_C2_RE_MASK 0x4u
Jasper_lee 0:b16d94660a33 3269 #define UART0_C2_RE_SHIFT 2
Jasper_lee 0:b16d94660a33 3270 #define UART0_C2_TE_MASK 0x8u
Jasper_lee 0:b16d94660a33 3271 #define UART0_C2_TE_SHIFT 3
Jasper_lee 0:b16d94660a33 3272 #define UART0_C2_ILIE_MASK 0x10u
Jasper_lee 0:b16d94660a33 3273 #define UART0_C2_ILIE_SHIFT 4
Jasper_lee 0:b16d94660a33 3274 #define UART0_C2_RIE_MASK 0x20u
Jasper_lee 0:b16d94660a33 3275 #define UART0_C2_RIE_SHIFT 5
Jasper_lee 0:b16d94660a33 3276 #define UART0_C2_TCIE_MASK 0x40u
Jasper_lee 0:b16d94660a33 3277 #define UART0_C2_TCIE_SHIFT 6
Jasper_lee 0:b16d94660a33 3278 #define UART0_C2_TIE_MASK 0x80u
Jasper_lee 0:b16d94660a33 3279 #define UART0_C2_TIE_SHIFT 7
Jasper_lee 0:b16d94660a33 3280 /* S1 Bit Fields */
Jasper_lee 0:b16d94660a33 3281 #define UART0_S1_PF_MASK 0x1u
Jasper_lee 0:b16d94660a33 3282 #define UART0_S1_PF_SHIFT 0
Jasper_lee 0:b16d94660a33 3283 #define UART0_S1_FE_MASK 0x2u
Jasper_lee 0:b16d94660a33 3284 #define UART0_S1_FE_SHIFT 1
Jasper_lee 0:b16d94660a33 3285 #define UART0_S1_NF_MASK 0x4u
Jasper_lee 0:b16d94660a33 3286 #define UART0_S1_NF_SHIFT 2
Jasper_lee 0:b16d94660a33 3287 #define UART0_S1_OR_MASK 0x8u
Jasper_lee 0:b16d94660a33 3288 #define UART0_S1_OR_SHIFT 3
Jasper_lee 0:b16d94660a33 3289 #define UART0_S1_IDLE_MASK 0x10u
Jasper_lee 0:b16d94660a33 3290 #define UART0_S1_IDLE_SHIFT 4
Jasper_lee 0:b16d94660a33 3291 #define UART0_S1_RDRF_MASK 0x20u
Jasper_lee 0:b16d94660a33 3292 #define UART0_S1_RDRF_SHIFT 5
Jasper_lee 0:b16d94660a33 3293 #define UART0_S1_TC_MASK 0x40u
Jasper_lee 0:b16d94660a33 3294 #define UART0_S1_TC_SHIFT 6
Jasper_lee 0:b16d94660a33 3295 #define UART0_S1_TDRE_MASK 0x80u
Jasper_lee 0:b16d94660a33 3296 #define UART0_S1_TDRE_SHIFT 7
Jasper_lee 0:b16d94660a33 3297 /* S2 Bit Fields */
Jasper_lee 0:b16d94660a33 3298 #define UART0_S2_RAF_MASK 0x1u
Jasper_lee 0:b16d94660a33 3299 #define UART0_S2_RAF_SHIFT 0
Jasper_lee 0:b16d94660a33 3300 #define UART0_S2_LBKDE_MASK 0x2u
Jasper_lee 0:b16d94660a33 3301 #define UART0_S2_LBKDE_SHIFT 1
Jasper_lee 0:b16d94660a33 3302 #define UART0_S2_BRK13_MASK 0x4u
Jasper_lee 0:b16d94660a33 3303 #define UART0_S2_BRK13_SHIFT 2
Jasper_lee 0:b16d94660a33 3304 #define UART0_S2_RWUID_MASK 0x8u
Jasper_lee 0:b16d94660a33 3305 #define UART0_S2_RWUID_SHIFT 3
Jasper_lee 0:b16d94660a33 3306 #define UART0_S2_RXINV_MASK 0x10u
Jasper_lee 0:b16d94660a33 3307 #define UART0_S2_RXINV_SHIFT 4
Jasper_lee 0:b16d94660a33 3308 #define UART0_S2_MSBF_MASK 0x20u
Jasper_lee 0:b16d94660a33 3309 #define UART0_S2_MSBF_SHIFT 5
Jasper_lee 0:b16d94660a33 3310 #define UART0_S2_RXEDGIF_MASK 0x40u
Jasper_lee 0:b16d94660a33 3311 #define UART0_S2_RXEDGIF_SHIFT 6
Jasper_lee 0:b16d94660a33 3312 #define UART0_S2_LBKDIF_MASK 0x80u
Jasper_lee 0:b16d94660a33 3313 #define UART0_S2_LBKDIF_SHIFT 7
Jasper_lee 0:b16d94660a33 3314 /* C3 Bit Fields */
Jasper_lee 0:b16d94660a33 3315 #define UART0_C3_PEIE_MASK 0x1u
Jasper_lee 0:b16d94660a33 3316 #define UART0_C3_PEIE_SHIFT 0
Jasper_lee 0:b16d94660a33 3317 #define UART0_C3_FEIE_MASK 0x2u
Jasper_lee 0:b16d94660a33 3318 #define UART0_C3_FEIE_SHIFT 1
Jasper_lee 0:b16d94660a33 3319 #define UART0_C3_NEIE_MASK 0x4u
Jasper_lee 0:b16d94660a33 3320 #define UART0_C3_NEIE_SHIFT 2
Jasper_lee 0:b16d94660a33 3321 #define UART0_C3_ORIE_MASK 0x8u
Jasper_lee 0:b16d94660a33 3322 #define UART0_C3_ORIE_SHIFT 3
Jasper_lee 0:b16d94660a33 3323 #define UART0_C3_TXINV_MASK 0x10u
Jasper_lee 0:b16d94660a33 3324 #define UART0_C3_TXINV_SHIFT 4
Jasper_lee 0:b16d94660a33 3325 #define UART0_C3_TXDIR_MASK 0x20u
Jasper_lee 0:b16d94660a33 3326 #define UART0_C3_TXDIR_SHIFT 5
Jasper_lee 0:b16d94660a33 3327 #define UART0_C3_R9T8_MASK 0x40u
Jasper_lee 0:b16d94660a33 3328 #define UART0_C3_R9T8_SHIFT 6
Jasper_lee 0:b16d94660a33 3329 #define UART0_C3_R8T9_MASK 0x80u
Jasper_lee 0:b16d94660a33 3330 #define UART0_C3_R8T9_SHIFT 7
Jasper_lee 0:b16d94660a33 3331 /* D Bit Fields */
Jasper_lee 0:b16d94660a33 3332 #define UART0_D_R0T0_MASK 0x1u
Jasper_lee 0:b16d94660a33 3333 #define UART0_D_R0T0_SHIFT 0
Jasper_lee 0:b16d94660a33 3334 #define UART0_D_R1T1_MASK 0x2u
Jasper_lee 0:b16d94660a33 3335 #define UART0_D_R1T1_SHIFT 1
Jasper_lee 0:b16d94660a33 3336 #define UART0_D_R2T2_MASK 0x4u
Jasper_lee 0:b16d94660a33 3337 #define UART0_D_R2T2_SHIFT 2
Jasper_lee 0:b16d94660a33 3338 #define UART0_D_R3T3_MASK 0x8u
Jasper_lee 0:b16d94660a33 3339 #define UART0_D_R3T3_SHIFT 3
Jasper_lee 0:b16d94660a33 3340 #define UART0_D_R4T4_MASK 0x10u
Jasper_lee 0:b16d94660a33 3341 #define UART0_D_R4T4_SHIFT 4
Jasper_lee 0:b16d94660a33 3342 #define UART0_D_R5T5_MASK 0x20u
Jasper_lee 0:b16d94660a33 3343 #define UART0_D_R5T5_SHIFT 5
Jasper_lee 0:b16d94660a33 3344 #define UART0_D_R6T6_MASK 0x40u
Jasper_lee 0:b16d94660a33 3345 #define UART0_D_R6T6_SHIFT 6
Jasper_lee 0:b16d94660a33 3346 #define UART0_D_R7T7_MASK 0x80u
Jasper_lee 0:b16d94660a33 3347 #define UART0_D_R7T7_SHIFT 7
Jasper_lee 0:b16d94660a33 3348 /* MA1 Bit Fields */
Jasper_lee 0:b16d94660a33 3349 #define UART0_MA1_MA_MASK 0xFFu
Jasper_lee 0:b16d94660a33 3350 #define UART0_MA1_MA_SHIFT 0
Jasper_lee 0:b16d94660a33 3351 #define UART0_MA1_MA(x) (((uint8_t)(((uint8_t)(x))<<UART0_MA1_MA_SHIFT))&UART0_MA1_MA_MASK)
Jasper_lee 0:b16d94660a33 3352 /* MA2 Bit Fields */
Jasper_lee 0:b16d94660a33 3353 #define UART0_MA2_MA_MASK 0xFFu
Jasper_lee 0:b16d94660a33 3354 #define UART0_MA2_MA_SHIFT 0
Jasper_lee 0:b16d94660a33 3355 #define UART0_MA2_MA(x) (((uint8_t)(((uint8_t)(x))<<UART0_MA2_MA_SHIFT))&UART0_MA2_MA_MASK)
Jasper_lee 0:b16d94660a33 3356 /* C4 Bit Fields */
Jasper_lee 0:b16d94660a33 3357 #define UART0_C4_OSR_MASK 0x1Fu
Jasper_lee 0:b16d94660a33 3358 #define UART0_C4_OSR_SHIFT 0
Jasper_lee 0:b16d94660a33 3359 #define UART0_C4_OSR(x) (((uint8_t)(((uint8_t)(x))<<UART0_C4_OSR_SHIFT))&UART0_C4_OSR_MASK)
Jasper_lee 0:b16d94660a33 3360 #define UART0_C4_M10_MASK 0x20u
Jasper_lee 0:b16d94660a33 3361 #define UART0_C4_M10_SHIFT 5
Jasper_lee 0:b16d94660a33 3362 #define UART0_C4_MAEN2_MASK 0x40u
Jasper_lee 0:b16d94660a33 3363 #define UART0_C4_MAEN2_SHIFT 6
Jasper_lee 0:b16d94660a33 3364 #define UART0_C4_MAEN1_MASK 0x80u
Jasper_lee 0:b16d94660a33 3365 #define UART0_C4_MAEN1_SHIFT 7
Jasper_lee 0:b16d94660a33 3366 /* C5 Bit Fields */
Jasper_lee 0:b16d94660a33 3367 #define UART0_C5_RESYNCDIS_MASK 0x1u
Jasper_lee 0:b16d94660a33 3368 #define UART0_C5_RESYNCDIS_SHIFT 0
Jasper_lee 0:b16d94660a33 3369 #define UART0_C5_BOTHEDGE_MASK 0x2u
Jasper_lee 0:b16d94660a33 3370 #define UART0_C5_BOTHEDGE_SHIFT 1
Jasper_lee 0:b16d94660a33 3371 #define UART0_C5_RDMAE_MASK 0x20u
Jasper_lee 0:b16d94660a33 3372 #define UART0_C5_RDMAE_SHIFT 5
Jasper_lee 0:b16d94660a33 3373 #define UART0_C5_TDMAE_MASK 0x80u
Jasper_lee 0:b16d94660a33 3374 #define UART0_C5_TDMAE_SHIFT 7
Jasper_lee 0:b16d94660a33 3375
Jasper_lee 0:b16d94660a33 3376 /**
Jasper_lee 0:b16d94660a33 3377 * @}
Jasper_lee 0:b16d94660a33 3378 */ /* end of group UART0_Register_Masks */
Jasper_lee 0:b16d94660a33 3379
Jasper_lee 0:b16d94660a33 3380
Jasper_lee 0:b16d94660a33 3381 /* UART0 - Peripheral instance base addresses */
Jasper_lee 0:b16d94660a33 3382 /** Peripheral UART0 base address */
Jasper_lee 0:b16d94660a33 3383 #define UART0_BASE (0x4006A000u)
Jasper_lee 0:b16d94660a33 3384 /** Peripheral UART0 base pointer */
Jasper_lee 0:b16d94660a33 3385 #define UART0 ((UART0_Type *)UART0_BASE)
Jasper_lee 0:b16d94660a33 3386 /** Array initializer of UART0 peripheral base pointers */
Jasper_lee 0:b16d94660a33 3387 #define UART0_BASES { UART0 }
Jasper_lee 0:b16d94660a33 3388
Jasper_lee 0:b16d94660a33 3389 /**
Jasper_lee 0:b16d94660a33 3390 * @}
Jasper_lee 0:b16d94660a33 3391 */ /* end of group UART0_Peripheral_Access_Layer */
Jasper_lee 0:b16d94660a33 3392
Jasper_lee 0:b16d94660a33 3393
Jasper_lee 0:b16d94660a33 3394 /*
Jasper_lee 0:b16d94660a33 3395 ** End of section using anonymous unions
Jasper_lee 0:b16d94660a33 3396 */
Jasper_lee 0:b16d94660a33 3397
Jasper_lee 0:b16d94660a33 3398 #if defined(__ARMCC_VERSION)
Jasper_lee 0:b16d94660a33 3399 #pragma pop
Jasper_lee 0:b16d94660a33 3400 #elif defined(__CWCC__)
Jasper_lee 0:b16d94660a33 3401 #pragma pop
Jasper_lee 0:b16d94660a33 3402 #elif defined(__GNUC__)
Jasper_lee 0:b16d94660a33 3403 /* leave anonymous unions enabled */
Jasper_lee 0:b16d94660a33 3404 #elif defined(__IAR_SYSTEMS_ICC__)
Jasper_lee 0:b16d94660a33 3405 #pragma language=default
Jasper_lee 0:b16d94660a33 3406 #else
Jasper_lee 0:b16d94660a33 3407 #error Not supported compiler type
Jasper_lee 0:b16d94660a33 3408 #endif
Jasper_lee 0:b16d94660a33 3409
Jasper_lee 0:b16d94660a33 3410 /**
Jasper_lee 0:b16d94660a33 3411 * @}
Jasper_lee 0:b16d94660a33 3412 */ /* end of group Peripheral_access_layer */
Jasper_lee 0:b16d94660a33 3413
Jasper_lee 0:b16d94660a33 3414
Jasper_lee 0:b16d94660a33 3415 /* ----------------------------------------------------------------------------
Jasper_lee 0:b16d94660a33 3416 -- Backward Compatibility
Jasper_lee 0:b16d94660a33 3417 ---------------------------------------------------------------------------- */
Jasper_lee 0:b16d94660a33 3418
Jasper_lee 0:b16d94660a33 3419 /**
Jasper_lee 0:b16d94660a33 3420 * @addtogroup Backward_Compatibility_Symbols Backward Compatibility
Jasper_lee 0:b16d94660a33 3421 * @{
Jasper_lee 0:b16d94660a33 3422 */
Jasper_lee 0:b16d94660a33 3423
Jasper_lee 0:b16d94660a33 3424 #define DMA_REQC_ARR_DMAC_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3425 #define DMA_REQC_ARR_DMAC_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3426 #define DMA_REQC_ARR_DMAC(x) This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3427 #define DMA_REQC_ARR_CFSM_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3428 #define DMA_REQC_ARR_CFSM_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3429 #define DMA_REQC0 This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3430 #define DMA_REQC1 This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3431 #define DMA_REQC2 This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3432 #define DMA_REQC3 This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3433 #define MCG_C6_CME0_MASK MCG_C6_CME_MASK
Jasper_lee 0:b16d94660a33 3434 #define MCG_C6_CME0_SHIFT MCG_C6_CME_SHIFT
Jasper_lee 0:b16d94660a33 3435 #define MCM_MATCR_ATC0_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3436 #define MCM_MATCR_ATC0_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3437 #define MCM_MATCR_ATC0(x) This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3438 #define MCM_MATCR_RO0_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3439 #define MCM_MATCR_RO0_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3440 #define MCM_MATCR_ATC1_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3441 #define MCM_MATCR_ATC1_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3442 #define MCM_MATCR_ATC1(x) This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3443 #define MCM_MATCR_RO1_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3444 #define MCM_MATCR_RO1_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3445 #define MCM_MATCR_ATC2_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3446 #define MCM_MATCR_ATC2_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3447 #define MCM_MATCR_ATC2(x) This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3448 #define MCM_MATCR_RO2_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3449 #define MCM_MATCR_RO2_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3450 #define MCM_MATCR_ATC3_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3451 #define MCM_MATCR_ATC3_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3452 #define MCM_MATCR_ATC3(x) This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3453 #define MCM_MATCR_RO3_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3454 #define MCM_MATCR_RO3_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3455 #define SIM_FCFG2_MAXADDR_MASK SIM_FCFG2_MAXADDR0_MASK
Jasper_lee 0:b16d94660a33 3456 #define SIM_FCFG2_MAXADDR_SHIFT SIM_FCFG2_MAXADDR0_SHIFT
Jasper_lee 0:b16d94660a33 3457 #define SIM_FCFG2_MAXADDR SIM_FCFG2_MAXADDR0
Jasper_lee 0:b16d94660a33 3458 #define SPI_C2_SPLPIE_MASK This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3459 #define SPI_C2_SPLPIE_SHIFT This_symbol_has_been_deprecated
Jasper_lee 0:b16d94660a33 3460 #define UARTLP_Type UART0_Type
Jasper_lee 0:b16d94660a33 3461 #define UARTLP_BDH_REG UART0_BDH_REG
Jasper_lee 0:b16d94660a33 3462 #define UARTLP_BDL_REG UART0_BDL_REG
Jasper_lee 0:b16d94660a33 3463 #define UARTLP_C1_REG UART0_C1_REG
Jasper_lee 0:b16d94660a33 3464 #define UARTLP_C2_REG UART0_C2_REG
Jasper_lee 0:b16d94660a33 3465 #define UARTLP_S1_REG UART0_S1_REG
Jasper_lee 0:b16d94660a33 3466 #define UARTLP_S2_REG UART0_S2_REG
Jasper_lee 0:b16d94660a33 3467 #define UARTLP_C3_REG UART0_C3_REG
Jasper_lee 0:b16d94660a33 3468 #define UARTLP_D_REG UART0_D_REG
Jasper_lee 0:b16d94660a33 3469 #define UARTLP_MA1_REG UART0_MA1_REG
Jasper_lee 0:b16d94660a33 3470 #define UARTLP_MA2_REG UART0_MA2_REG
Jasper_lee 0:b16d94660a33 3471 #define UARTLP_C4_REG UART0_C4_REG
Jasper_lee 0:b16d94660a33 3472 #define UARTLP_C5_REG UART0_C5_REG
Jasper_lee 0:b16d94660a33 3473 #define UARTLP_BDH_SBR_MASK UART0_BDH_SBR_MASK
Jasper_lee 0:b16d94660a33 3474 #define UARTLP_BDH_SBR_SHIFT UART0_BDH_SBR_SHIFT
Jasper_lee 0:b16d94660a33 3475 #define UARTLP_BDH_SBR(x) UART0_BDH_SBR(x)
Jasper_lee 0:b16d94660a33 3476 #define UARTLP_BDH_SBNS_MASK UART0_BDH_SBNS_MASK
Jasper_lee 0:b16d94660a33 3477 #define UARTLP_BDH_SBNS_SHIFT UART0_BDH_SBNS_SHIFT
Jasper_lee 0:b16d94660a33 3478 #define UARTLP_BDH_RXEDGIE_MASK UART0_BDH_RXEDGIE_MASK
Jasper_lee 0:b16d94660a33 3479 #define UARTLP_BDH_RXEDGIE_SHIFT UART0_BDH_RXEDGIE_SHIFT
Jasper_lee 0:b16d94660a33 3480 #define UARTLP_BDH_LBKDIE_MASK UART0_BDH_LBKDIE_MASK
Jasper_lee 0:b16d94660a33 3481 #define UARTLP_BDH_LBKDIE_SHIFT UART0_BDH_LBKDIE_SHIFT
Jasper_lee 0:b16d94660a33 3482 #define UARTLP_BDL_SBR_MASK UART0_BDL_SBR_MASK
Jasper_lee 0:b16d94660a33 3483 #define UARTLP_BDL_SBR_SHIFT UART0_BDL_SBR_SHIFT
Jasper_lee 0:b16d94660a33 3484 #define UARTLP_BDL_SBR(x) UART0_BDL_SBR(x)
Jasper_lee 0:b16d94660a33 3485 #define UARTLP_C1_PT_MASK UART0_C1_PT_MASK
Jasper_lee 0:b16d94660a33 3486 #define UARTLP_C1_PT_SHIFT UART0_C1_PT_SHIFT
Jasper_lee 0:b16d94660a33 3487 #define UARTLP_C1_PE_MASK UART0_C1_PE_MASK
Jasper_lee 0:b16d94660a33 3488 #define UARTLP_C1_PE_SHIFT UART0_C1_PE_SHIFT
Jasper_lee 0:b16d94660a33 3489 #define UARTLP_C1_ILT_MASK UART0_C1_ILT_MASK
Jasper_lee 0:b16d94660a33 3490 #define UARTLP_C1_ILT_SHIFT UART0_C1_ILT_SHIFT
Jasper_lee 0:b16d94660a33 3491 #define UARTLP_C1_WAKE_MASK UART0_C1_WAKE_MASK
Jasper_lee 0:b16d94660a33 3492 #define UARTLP_C1_WAKE_SHIFT UART0_C1_WAKE_SHIFT
Jasper_lee 0:b16d94660a33 3493 #define UARTLP_C1_M_MASK UART0_C1_M_MASK
Jasper_lee 0:b16d94660a33 3494 #define UARTLP_C1_M_SHIFT UART0_C1_M_SHIFT
Jasper_lee 0:b16d94660a33 3495 #define UARTLP_C1_RSRC_MASK UART0_C1_RSRC_MASK
Jasper_lee 0:b16d94660a33 3496 #define UARTLP_C1_RSRC_SHIFT UART0_C1_RSRC_SHIFT
Jasper_lee 0:b16d94660a33 3497 #define UARTLP_C1_DOZEEN_MASK UART0_C1_DOZEEN_MASK
Jasper_lee 0:b16d94660a33 3498 #define UARTLP_C1_DOZEEN_SHIFT UART0_C1_DOZEEN_SHIFT
Jasper_lee 0:b16d94660a33 3499 #define UARTLP_C1_LOOPS_MASK UART0_C1_LOOPS_MASK
Jasper_lee 0:b16d94660a33 3500 #define UARTLP_C1_LOOPS_SHIFT UART0_C1_LOOPS_SHIFT
Jasper_lee 0:b16d94660a33 3501 #define UARTLP_C2_SBK_MASK UART0_C2_SBK_MASK
Jasper_lee 0:b16d94660a33 3502 #define UARTLP_C2_SBK_SHIFT UART0_C2_SBK_SHIFT
Jasper_lee 0:b16d94660a33 3503 #define UARTLP_C2_RWU_MASK UART0_C2_RWU_MASK
Jasper_lee 0:b16d94660a33 3504 #define UARTLP_C2_RWU_SHIFT UART0_C2_RWU_SHIFT
Jasper_lee 0:b16d94660a33 3505 #define UARTLP_C2_RE_MASK UART0_C2_RE_MASK
Jasper_lee 0:b16d94660a33 3506 #define UARTLP_C2_RE_SHIFT UART0_C2_RE_SHIFT
Jasper_lee 0:b16d94660a33 3507 #define UARTLP_C2_TE_MASK UART0_C2_TE_MASK
Jasper_lee 0:b16d94660a33 3508 #define UARTLP_C2_TE_SHIFT UART0_C2_TE_SHIFT
Jasper_lee 0:b16d94660a33 3509 #define UARTLP_C2_ILIE_MASK UART0_C2_ILIE_MASK
Jasper_lee 0:b16d94660a33 3510 #define UARTLP_C2_ILIE_SHIFT UART0_C2_ILIE_SHIFT
Jasper_lee 0:b16d94660a33 3511 #define UARTLP_C2_RIE_MASK UART0_C2_RIE_MASK
Jasper_lee 0:b16d94660a33 3512 #define UARTLP_C2_RIE_SHIFT UART0_C2_RIE_SHIFT
Jasper_lee 0:b16d94660a33 3513 #define UARTLP_C2_TCIE_MASK UART0_C2_TCIE_MASK
Jasper_lee 0:b16d94660a33 3514 #define UARTLP_C2_TCIE_SHIFT UART0_C2_TCIE_SHIFT
Jasper_lee 0:b16d94660a33 3515 #define UARTLP_C2_TIE_MASK UART0_C2_TIE_MASK
Jasper_lee 0:b16d94660a33 3516 #define UARTLP_C2_TIE_SHIFT UART0_C2_TIE_SHIFT
Jasper_lee 0:b16d94660a33 3517 #define UARTLP_S1_PF_MASK UART0_S1_PF_MASK
Jasper_lee 0:b16d94660a33 3518 #define UARTLP_S1_PF_SHIFT UART0_S1_PF_SHIFT
Jasper_lee 0:b16d94660a33 3519 #define UARTLP_S1_FE_MASK UART0_S1_FE_MASK
Jasper_lee 0:b16d94660a33 3520 #define UARTLP_S1_FE_SHIFT UART0_S1_FE_SHIFT
Jasper_lee 0:b16d94660a33 3521 #define UARTLP_S1_NF_MASK UART0_S1_NF_MASK
Jasper_lee 0:b16d94660a33 3522 #define UARTLP_S1_NF_SHIFT UART0_S1_NF_SHIFT
Jasper_lee 0:b16d94660a33 3523 #define UARTLP_S1_OR_MASK UART0_S1_OR_MASK
Jasper_lee 0:b16d94660a33 3524 #define UARTLP_S1_OR_SHIFT UART0_S1_OR_SHIFT
Jasper_lee 0:b16d94660a33 3525 #define UARTLP_S1_IDLE_MASK UART0_S1_IDLE_MASK
Jasper_lee 0:b16d94660a33 3526 #define UARTLP_S1_IDLE_SHIFT UART0_S1_IDLE_SHIFT
Jasper_lee 0:b16d94660a33 3527 #define UARTLP_S1_RDRF_MASK UART0_S1_RDRF_MASK
Jasper_lee 0:b16d94660a33 3528 #define UARTLP_S1_RDRF_SHIFT UART0_S1_RDRF_SHIFT
Jasper_lee 0:b16d94660a33 3529 #define UARTLP_S1_TC_MASK UART0_S1_TC_MASK
Jasper_lee 0:b16d94660a33 3530 #define UARTLP_S1_TC_SHIFT UART0_S1_TC_SHIFT
Jasper_lee 0:b16d94660a33 3531 #define UARTLP_S1_TDRE_MASK UART0_S1_TDRE_MASK
Jasper_lee 0:b16d94660a33 3532 #define UARTLP_S1_TDRE_SHIFT UART0_S1_TDRE_SHIFT
Jasper_lee 0:b16d94660a33 3533 #define UARTLP_S2_RAF_MASK UART0_S2_RAF_MASK
Jasper_lee 0:b16d94660a33 3534 #define UARTLP_S2_RAF_SHIFT UART0_S2_RAF_SHIFT
Jasper_lee 0:b16d94660a33 3535 #define UARTLP_S2_LBKDE_MASK UART0_S2_LBKDE_MASK
Jasper_lee 0:b16d94660a33 3536 #define UARTLP_S2_LBKDE_SHIFT UART0_S2_LBKDE_SHIFT
Jasper_lee 0:b16d94660a33 3537 #define UARTLP_S2_BRK13_MASK UART0_S2_BRK13_MASK
Jasper_lee 0:b16d94660a33 3538 #define UARTLP_S2_BRK13_SHIFT UART0_S2_BRK13_SHIFT
Jasper_lee 0:b16d94660a33 3539 #define UARTLP_S2_RWUID_MASK UART0_S2_RWUID_MASK
Jasper_lee 0:b16d94660a33 3540 #define UARTLP_S2_RWUID_SHIFT UART0_S2_RWUID_SHIFT
Jasper_lee 0:b16d94660a33 3541 #define UARTLP_S2_RXINV_MASK UART0_S2_RXINV_MASK
Jasper_lee 0:b16d94660a33 3542 #define UARTLP_S2_RXINV_SHIFT UART0_S2_RXINV_SHIFT
Jasper_lee 0:b16d94660a33 3543 #define UARTLP_S2_MSBF_MASK UART0_S2_MSBF_MASK
Jasper_lee 0:b16d94660a33 3544 #define UARTLP_S2_MSBF_SHIFT UART0_S2_MSBF_SHIFT
Jasper_lee 0:b16d94660a33 3545 #define UARTLP_S2_RXEDGIF_MASK UART0_S2_RXEDGIF_MASK
Jasper_lee 0:b16d94660a33 3546 #define UARTLP_S2_RXEDGIF_SHIFT UART0_S2_RXEDGIF_SHIFT
Jasper_lee 0:b16d94660a33 3547 #define UARTLP_S2_LBKDIF_MASK UART0_S2_LBKDIF_MASK
Jasper_lee 0:b16d94660a33 3548 #define UARTLP_S2_LBKDIF_SHIFT UART0_S2_LBKDIF_SHIFT
Jasper_lee 0:b16d94660a33 3549 #define UARTLP_C3_PEIE_MASK UART0_C3_PEIE_MASK
Jasper_lee 0:b16d94660a33 3550 #define UARTLP_C3_PEIE_SHIFT UART0_C3_PEIE_SHIFT
Jasper_lee 0:b16d94660a33 3551 #define UARTLP_C3_FEIE_MASK UART0_C3_FEIE_MASK
Jasper_lee 0:b16d94660a33 3552 #define UARTLP_C3_FEIE_SHIFT UART0_C3_FEIE_SHIFT
Jasper_lee 0:b16d94660a33 3553 #define UARTLP_C3_NEIE_MASK UART0_C3_NEIE_MASK
Jasper_lee 0:b16d94660a33 3554 #define UARTLP_C3_NEIE_SHIFT UART0_C3_NEIE_SHIFT
Jasper_lee 0:b16d94660a33 3555 #define UARTLP_C3_ORIE_MASK UART0_C3_ORIE_MASK
Jasper_lee 0:b16d94660a33 3556 #define UARTLP_C3_ORIE_SHIFT UART0_C3_ORIE_SHIFT
Jasper_lee 0:b16d94660a33 3557 #define UARTLP_C3_TXINV_MASK UART0_C3_TXINV_MASK
Jasper_lee 0:b16d94660a33 3558 #define UARTLP_C3_TXINV_SHIFT UART0_C3_TXINV_SHIFT
Jasper_lee 0:b16d94660a33 3559 #define UARTLP_C3_TXDIR_MASK UART0_C3_TXDIR_MASK
Jasper_lee 0:b16d94660a33 3560 #define UARTLP_C3_TXDIR_SHIFT UART0_C3_TXDIR_SHIFT
Jasper_lee 0:b16d94660a33 3561 #define UARTLP_C3_R9T8_MASK UART0_C3_R9T8_MASK
Jasper_lee 0:b16d94660a33 3562 #define UARTLP_C3_R9T8_SHIFT UART0_C3_R9T8_SHIFT
Jasper_lee 0:b16d94660a33 3563 #define UARTLP_C3_R8T9_MASK UART0_C3_R8T9_MASK
Jasper_lee 0:b16d94660a33 3564 #define UARTLP_C3_R8T9_SHIFT UART0_C3_R8T9_SHIFT
Jasper_lee 0:b16d94660a33 3565 #define UARTLP_D_R0T0_MASK UART0_D_R0T0_MASK
Jasper_lee 0:b16d94660a33 3566 #define UARTLP_D_R0T0_SHIFT UART0_D_R0T0_SHIFT
Jasper_lee 0:b16d94660a33 3567 #define UARTLP_D_R1T1_MASK UART0_D_R1T1_MASK
Jasper_lee 0:b16d94660a33 3568 #define UARTLP_D_R1T1_SHIFT UART0_D_R1T1_SHIFT
Jasper_lee 0:b16d94660a33 3569 #define UARTLP_D_R2T2_MASK UART0_D_R2T2_MASK
Jasper_lee 0:b16d94660a33 3570 #define UARTLP_D_R2T2_SHIFT UART0_D_R2T2_SHIFT
Jasper_lee 0:b16d94660a33 3571 #define UARTLP_D_R3T3_MASK UART0_D_R3T3_MASK
Jasper_lee 0:b16d94660a33 3572 #define UARTLP_D_R3T3_SHIFT UART0_D_R3T3_SHIFT
Jasper_lee 0:b16d94660a33 3573 #define UARTLP_D_R4T4_MASK UART0_D_R4T4_MASK
Jasper_lee 0:b16d94660a33 3574 #define UARTLP_D_R4T4_SHIFT UART0_D_R4T4_SHIFT
Jasper_lee 0:b16d94660a33 3575 #define UARTLP_D_R5T5_MASK UART0_D_R5T5_MASK
Jasper_lee 0:b16d94660a33 3576 #define UARTLP_D_R5T5_SHIFT UART0_D_R5T5_SHIFT
Jasper_lee 0:b16d94660a33 3577 #define UARTLP_D_R6T6_MASK UART0_D_R6T6_MASK
Jasper_lee 0:b16d94660a33 3578 #define UARTLP_D_R6T6_SHIFT UART0_D_R6T6_SHIFT
Jasper_lee 0:b16d94660a33 3579 #define UARTLP_D_R7T7_MASK UART0_D_R7T7_MASK
Jasper_lee 0:b16d94660a33 3580 #define UARTLP_D_R7T7_SHIFT UART0_D_R7T7_SHIFT
Jasper_lee 0:b16d94660a33 3581 #define UARTLP_MA1_MA_MASK UART0_MA1_MA_MASK
Jasper_lee 0:b16d94660a33 3582 #define UARTLP_MA1_MA_SHIFT UART0_MA1_MA_SHIFT
Jasper_lee 0:b16d94660a33 3583 #define UARTLP_MA1_MA(x) UART0_MA1_MA(x)
Jasper_lee 0:b16d94660a33 3584 #define UARTLP_MA2_MA_MASK UART0_MA2_MA_MASK
Jasper_lee 0:b16d94660a33 3585 #define UARTLP_MA2_MA_SHIFT UART0_MA2_MA_SHIFT
Jasper_lee 0:b16d94660a33 3586 #define UARTLP_MA2_MA(x) UART0_MA2_MA(x)
Jasper_lee 0:b16d94660a33 3587 #define UARTLP_C4_OSR_MASK UART0_C4_OSR_MASK
Jasper_lee 0:b16d94660a33 3588 #define UARTLP_C4_OSR_SHIFT UART0_C4_OSR_SHIFT
Jasper_lee 0:b16d94660a33 3589 #define UARTLP_C4_OSR(x) UART0_C4_OSR(x)
Jasper_lee 0:b16d94660a33 3590 #define UARTLP_C4_M10_MASK UART0_C4_M10_MASK
Jasper_lee 0:b16d94660a33 3591 #define UARTLP_C4_M10_SHIFT UART0_C4_M10_SHIFT
Jasper_lee 0:b16d94660a33 3592 #define UARTLP_C4_MAEN2_MASK UART0_C4_MAEN2_MASK
Jasper_lee 0:b16d94660a33 3593 #define UARTLP_C4_MAEN2_SHIFT UART0_C4_MAEN2_SHIFT
Jasper_lee 0:b16d94660a33 3594 #define UARTLP_C4_MAEN1_MASK UART0_C4_MAEN1_MASK
Jasper_lee 0:b16d94660a33 3595 #define UARTLP_C4_MAEN1_SHIFT UART0_C4_MAEN1_SHIFT
Jasper_lee 0:b16d94660a33 3596 #define UARTLP_C5_RESYNCDIS_MASK UART0_C5_RESYNCDIS_MASK
Jasper_lee 0:b16d94660a33 3597 #define UARTLP_C5_RESYNCDIS_SHIFT UART0_C5_RESYNCDIS_SHIFT
Jasper_lee 0:b16d94660a33 3598 #define UARTLP_C5_BOTHEDGE_MASK UART0_C5_BOTHEDGE_MASK
Jasper_lee 0:b16d94660a33 3599 #define UARTLP_C5_BOTHEDGE_SHIFT UART0_C5_BOTHEDGE_SHIFT
Jasper_lee 0:b16d94660a33 3600 #define UARTLP_C5_RDMAE_MASK UART0_C5_RDMAE_MASK
Jasper_lee 0:b16d94660a33 3601 #define UARTLP_C5_RDMAE_SHIFT UART0_C5_RDMAE_SHIFT
Jasper_lee 0:b16d94660a33 3602 #define UARTLP_C5_TDMAE_MASK UART0_C5_TDMAE_MASK
Jasper_lee 0:b16d94660a33 3603 #define UARTLP_C5_TDMAE_SHIFT UART0_C5_TDMAE_SHIFT
Jasper_lee 0:b16d94660a33 3604 #define UARTLP_BASES UARTLP_BASES
Jasper_lee 0:b16d94660a33 3605
Jasper_lee 0:b16d94660a33 3606 /**
Jasper_lee 0:b16d94660a33 3607 * @}
Jasper_lee 0:b16d94660a33 3608 */ /* end of group Backward_Compatibility_Symbols */
Jasper_lee 0:b16d94660a33 3609
Jasper_lee 0:b16d94660a33 3610
Jasper_lee 0:b16d94660a33 3611 #endif /* #if !defined(MKL05Z4_H_) */
Jasper_lee 0:b16d94660a33 3612
Jasper_lee 0:b16d94660a33 3613 /* MKL05Z4.h, eof. */