b luo / mbed-dev

Fork of mbed-dev by mbed official

Committer:
mbed_official
Date:
Mon Nov 09 13:30:11 2015 +0000
Revision:
18:da299f395b9e
Synchronized with git revision f605825f66bb2e462ff7dbc5fb4ed2dbe979d1c3

Full URL: https://github.com/mbedmicro/mbed/commit/f605825f66bb2e462ff7dbc5fb4ed2dbe979d1c3/

Added support for SAML21

Who changed what in which revision?

UserRevisionLine numberNew contents of line
mbed_official 18:da299f395b9e 1 /**
mbed_official 18:da299f395b9e 2 * \file
mbed_official 18:da299f395b9e 3 *
mbed_official 18:da299f395b9e 4 * \brief Peripheral I/O description for SAML21E16A
mbed_official 18:da299f395b9e 5 *
mbed_official 18:da299f395b9e 6 * Copyright (c) 2014-2015 Atmel Corporation. All rights reserved.
mbed_official 18:da299f395b9e 7 *
mbed_official 18:da299f395b9e 8 * \asf_license_start
mbed_official 18:da299f395b9e 9 *
mbed_official 18:da299f395b9e 10 * \page License
mbed_official 18:da299f395b9e 11 *
mbed_official 18:da299f395b9e 12 * Redistribution and use in source and binary forms, with or without
mbed_official 18:da299f395b9e 13 * modification, are permitted provided that the following conditions are met:
mbed_official 18:da299f395b9e 14 *
mbed_official 18:da299f395b9e 15 * 1. Redistributions of source code must retain the above copyright notice,
mbed_official 18:da299f395b9e 16 * this list of conditions and the following disclaimer.
mbed_official 18:da299f395b9e 17 *
mbed_official 18:da299f395b9e 18 * 2. Redistributions in binary form must reproduce the above copyright notice,
mbed_official 18:da299f395b9e 19 * this list of conditions and the following disclaimer in the documentation
mbed_official 18:da299f395b9e 20 * and/or other materials provided with the distribution.
mbed_official 18:da299f395b9e 21 *
mbed_official 18:da299f395b9e 22 * 3. The name of Atmel may not be used to endorse or promote products derived
mbed_official 18:da299f395b9e 23 * from this software without specific prior written permission.
mbed_official 18:da299f395b9e 24 *
mbed_official 18:da299f395b9e 25 * 4. This software may only be redistributed and used in connection with an
mbed_official 18:da299f395b9e 26 * Atmel microcontroller product.
mbed_official 18:da299f395b9e 27 *
mbed_official 18:da299f395b9e 28 * THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
mbed_official 18:da299f395b9e 29 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
mbed_official 18:da299f395b9e 30 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
mbed_official 18:da299f395b9e 31 * EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
mbed_official 18:da299f395b9e 32 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
mbed_official 18:da299f395b9e 33 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
mbed_official 18:da299f395b9e 34 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
mbed_official 18:da299f395b9e 35 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
mbed_official 18:da299f395b9e 36 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
mbed_official 18:da299f395b9e 37 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
mbed_official 18:da299f395b9e 38 * POSSIBILITY OF SUCH DAMAGE.
mbed_official 18:da299f395b9e 39 *
mbed_official 18:da299f395b9e 40 * \asf_license_stop
mbed_official 18:da299f395b9e 41 *
mbed_official 18:da299f395b9e 42 */
mbed_official 18:da299f395b9e 43 /*
mbed_official 18:da299f395b9e 44 * Support and FAQ: visit <a href="http://www.atmel.com/design-support/">Atmel Support</a>
mbed_official 18:da299f395b9e 45 */
mbed_official 18:da299f395b9e 46
mbed_official 18:da299f395b9e 47 #ifndef _SAML21E16A_PIO_
mbed_official 18:da299f395b9e 48 #define _SAML21E16A_PIO_
mbed_official 18:da299f395b9e 49
mbed_official 18:da299f395b9e 50 #define PIN_PA00 0 /**< \brief Pin Number for PA00 */
mbed_official 18:da299f395b9e 51 #define PORT_PA00 (1ul << 0) /**< \brief PORT Mask for PA00 */
mbed_official 18:da299f395b9e 52 #define PIN_PA01 1 /**< \brief Pin Number for PA01 */
mbed_official 18:da299f395b9e 53 #define PORT_PA01 (1ul << 1) /**< \brief PORT Mask for PA01 */
mbed_official 18:da299f395b9e 54 #define PIN_PA02 2 /**< \brief Pin Number for PA02 */
mbed_official 18:da299f395b9e 55 #define PORT_PA02 (1ul << 2) /**< \brief PORT Mask for PA02 */
mbed_official 18:da299f395b9e 56 #define PIN_PA03 3 /**< \brief Pin Number for PA03 */
mbed_official 18:da299f395b9e 57 #define PORT_PA03 (1ul << 3) /**< \brief PORT Mask for PA03 */
mbed_official 18:da299f395b9e 58 #define PIN_PA04 4 /**< \brief Pin Number for PA04 */
mbed_official 18:da299f395b9e 59 #define PORT_PA04 (1ul << 4) /**< \brief PORT Mask for PA04 */
mbed_official 18:da299f395b9e 60 #define PIN_PA05 5 /**< \brief Pin Number for PA05 */
mbed_official 18:da299f395b9e 61 #define PORT_PA05 (1ul << 5) /**< \brief PORT Mask for PA05 */
mbed_official 18:da299f395b9e 62 #define PIN_PA06 6 /**< \brief Pin Number for PA06 */
mbed_official 18:da299f395b9e 63 #define PORT_PA06 (1ul << 6) /**< \brief PORT Mask for PA06 */
mbed_official 18:da299f395b9e 64 #define PIN_PA07 7 /**< \brief Pin Number for PA07 */
mbed_official 18:da299f395b9e 65 #define PORT_PA07 (1ul << 7) /**< \brief PORT Mask for PA07 */
mbed_official 18:da299f395b9e 66 #define PIN_PA08 8 /**< \brief Pin Number for PA08 */
mbed_official 18:da299f395b9e 67 #define PORT_PA08 (1ul << 8) /**< \brief PORT Mask for PA08 */
mbed_official 18:da299f395b9e 68 #define PIN_PA09 9 /**< \brief Pin Number for PA09 */
mbed_official 18:da299f395b9e 69 #define PORT_PA09 (1ul << 9) /**< \brief PORT Mask for PA09 */
mbed_official 18:da299f395b9e 70 #define PIN_PA10 10 /**< \brief Pin Number for PA10 */
mbed_official 18:da299f395b9e 71 #define PORT_PA10 (1ul << 10) /**< \brief PORT Mask for PA10 */
mbed_official 18:da299f395b9e 72 #define PIN_PA11 11 /**< \brief Pin Number for PA11 */
mbed_official 18:da299f395b9e 73 #define PORT_PA11 (1ul << 11) /**< \brief PORT Mask for PA11 */
mbed_official 18:da299f395b9e 74 #define PIN_PA14 14 /**< \brief Pin Number for PA14 */
mbed_official 18:da299f395b9e 75 #define PORT_PA14 (1ul << 14) /**< \brief PORT Mask for PA14 */
mbed_official 18:da299f395b9e 76 #define PIN_PA15 15 /**< \brief Pin Number for PA15 */
mbed_official 18:da299f395b9e 77 #define PORT_PA15 (1ul << 15) /**< \brief PORT Mask for PA15 */
mbed_official 18:da299f395b9e 78 #define PIN_PA16 16 /**< \brief Pin Number for PA16 */
mbed_official 18:da299f395b9e 79 #define PORT_PA16 (1ul << 16) /**< \brief PORT Mask for PA16 */
mbed_official 18:da299f395b9e 80 #define PIN_PA17 17 /**< \brief Pin Number for PA17 */
mbed_official 18:da299f395b9e 81 #define PORT_PA17 (1ul << 17) /**< \brief PORT Mask for PA17 */
mbed_official 18:da299f395b9e 82 #define PIN_PA18 18 /**< \brief Pin Number for PA18 */
mbed_official 18:da299f395b9e 83 #define PORT_PA18 (1ul << 18) /**< \brief PORT Mask for PA18 */
mbed_official 18:da299f395b9e 84 #define PIN_PA19 19 /**< \brief Pin Number for PA19 */
mbed_official 18:da299f395b9e 85 #define PORT_PA19 (1ul << 19) /**< \brief PORT Mask for PA19 */
mbed_official 18:da299f395b9e 86 #define PIN_PA22 22 /**< \brief Pin Number for PA22 */
mbed_official 18:da299f395b9e 87 #define PORT_PA22 (1ul << 22) /**< \brief PORT Mask for PA22 */
mbed_official 18:da299f395b9e 88 #define PIN_PA23 23 /**< \brief Pin Number for PA23 */
mbed_official 18:da299f395b9e 89 #define PORT_PA23 (1ul << 23) /**< \brief PORT Mask for PA23 */
mbed_official 18:da299f395b9e 90 #define PIN_PA24 24 /**< \brief Pin Number for PA24 */
mbed_official 18:da299f395b9e 91 #define PORT_PA24 (1ul << 24) /**< \brief PORT Mask for PA24 */
mbed_official 18:da299f395b9e 92 #define PIN_PA25 25 /**< \brief Pin Number for PA25 */
mbed_official 18:da299f395b9e 93 #define PORT_PA25 (1ul << 25) /**< \brief PORT Mask for PA25 */
mbed_official 18:da299f395b9e 94 #define PIN_PA27 27 /**< \brief Pin Number for PA27 */
mbed_official 18:da299f395b9e 95 #define PORT_PA27 (1ul << 27) /**< \brief PORT Mask for PA27 */
mbed_official 18:da299f395b9e 96 #define PIN_PA30 30 /**< \brief Pin Number for PA30 */
mbed_official 18:da299f395b9e 97 #define PORT_PA30 (1ul << 30) /**< \brief PORT Mask for PA30 */
mbed_official 18:da299f395b9e 98 #define PIN_PA31 31 /**< \brief Pin Number for PA31 */
mbed_official 18:da299f395b9e 99 #define PORT_PA31 (1ul << 31) /**< \brief PORT Mask for PA31 */
mbed_official 18:da299f395b9e 100 /* ========== PORT definition for RSTC peripheral ========== */
mbed_official 18:da299f395b9e 101 #define PIN_PA00A_RSTC_EXTWAKE0 0L /**< \brief RSTC signal: EXTWAKE0 on PA00 mux A */
mbed_official 18:da299f395b9e 102 #define MUX_PA00A_RSTC_EXTWAKE0 0L
mbed_official 18:da299f395b9e 103 #define PINMUX_PA00A_RSTC_EXTWAKE0 ((PIN_PA00A_RSTC_EXTWAKE0 << 16) | MUX_PA00A_RSTC_EXTWAKE0)
mbed_official 18:da299f395b9e 104 #define PORT_PA00A_RSTC_EXTWAKE0 (1ul << 0)
mbed_official 18:da299f395b9e 105 #define PIN_PA01A_RSTC_EXTWAKE1 1L /**< \brief RSTC signal: EXTWAKE1 on PA01 mux A */
mbed_official 18:da299f395b9e 106 #define MUX_PA01A_RSTC_EXTWAKE1 0L
mbed_official 18:da299f395b9e 107 #define PINMUX_PA01A_RSTC_EXTWAKE1 ((PIN_PA01A_RSTC_EXTWAKE1 << 16) | MUX_PA01A_RSTC_EXTWAKE1)
mbed_official 18:da299f395b9e 108 #define PORT_PA01A_RSTC_EXTWAKE1 (1ul << 1)
mbed_official 18:da299f395b9e 109 #define PIN_PA02A_RSTC_EXTWAKE2 2L /**< \brief RSTC signal: EXTWAKE2 on PA02 mux A */
mbed_official 18:da299f395b9e 110 #define MUX_PA02A_RSTC_EXTWAKE2 0L
mbed_official 18:da299f395b9e 111 #define PINMUX_PA02A_RSTC_EXTWAKE2 ((PIN_PA02A_RSTC_EXTWAKE2 << 16) | MUX_PA02A_RSTC_EXTWAKE2)
mbed_official 18:da299f395b9e 112 #define PORT_PA02A_RSTC_EXTWAKE2 (1ul << 2)
mbed_official 18:da299f395b9e 113 #define PIN_PA03A_RSTC_EXTWAKE3 3L /**< \brief RSTC signal: EXTWAKE3 on PA03 mux A */
mbed_official 18:da299f395b9e 114 #define MUX_PA03A_RSTC_EXTWAKE3 0L
mbed_official 18:da299f395b9e 115 #define PINMUX_PA03A_RSTC_EXTWAKE3 ((PIN_PA03A_RSTC_EXTWAKE3 << 16) | MUX_PA03A_RSTC_EXTWAKE3)
mbed_official 18:da299f395b9e 116 #define PORT_PA03A_RSTC_EXTWAKE3 (1ul << 3)
mbed_official 18:da299f395b9e 117 #define PIN_PA04A_RSTC_EXTWAKE4 4L /**< \brief RSTC signal: EXTWAKE4 on PA04 mux A */
mbed_official 18:da299f395b9e 118 #define MUX_PA04A_RSTC_EXTWAKE4 0L
mbed_official 18:da299f395b9e 119 #define PINMUX_PA04A_RSTC_EXTWAKE4 ((PIN_PA04A_RSTC_EXTWAKE4 << 16) | MUX_PA04A_RSTC_EXTWAKE4)
mbed_official 18:da299f395b9e 120 #define PORT_PA04A_RSTC_EXTWAKE4 (1ul << 4)
mbed_official 18:da299f395b9e 121 #define PIN_PA05A_RSTC_EXTWAKE5 5L /**< \brief RSTC signal: EXTWAKE5 on PA05 mux A */
mbed_official 18:da299f395b9e 122 #define MUX_PA05A_RSTC_EXTWAKE5 0L
mbed_official 18:da299f395b9e 123 #define PINMUX_PA05A_RSTC_EXTWAKE5 ((PIN_PA05A_RSTC_EXTWAKE5 << 16) | MUX_PA05A_RSTC_EXTWAKE5)
mbed_official 18:da299f395b9e 124 #define PORT_PA05A_RSTC_EXTWAKE5 (1ul << 5)
mbed_official 18:da299f395b9e 125 #define PIN_PA06A_RSTC_EXTWAKE6 6L /**< \brief RSTC signal: EXTWAKE6 on PA06 mux A */
mbed_official 18:da299f395b9e 126 #define MUX_PA06A_RSTC_EXTWAKE6 0L
mbed_official 18:da299f395b9e 127 #define PINMUX_PA06A_RSTC_EXTWAKE6 ((PIN_PA06A_RSTC_EXTWAKE6 << 16) | MUX_PA06A_RSTC_EXTWAKE6)
mbed_official 18:da299f395b9e 128 #define PORT_PA06A_RSTC_EXTWAKE6 (1ul << 6)
mbed_official 18:da299f395b9e 129 #define PIN_PA07A_RSTC_EXTWAKE7 7L /**< \brief RSTC signal: EXTWAKE7 on PA07 mux A */
mbed_official 18:da299f395b9e 130 #define MUX_PA07A_RSTC_EXTWAKE7 0L
mbed_official 18:da299f395b9e 131 #define PINMUX_PA07A_RSTC_EXTWAKE7 ((PIN_PA07A_RSTC_EXTWAKE7 << 16) | MUX_PA07A_RSTC_EXTWAKE7)
mbed_official 18:da299f395b9e 132 #define PORT_PA07A_RSTC_EXTWAKE7 (1ul << 7)
mbed_official 18:da299f395b9e 133 /* ========== PORT definition for GCLK peripheral ========== */
mbed_official 18:da299f395b9e 134 #define PIN_PA14H_GCLK_IO0 14L /**< \brief GCLK signal: IO0 on PA14 mux H */
mbed_official 18:da299f395b9e 135 #define MUX_PA14H_GCLK_IO0 7L
mbed_official 18:da299f395b9e 136 #define PINMUX_PA14H_GCLK_IO0 ((PIN_PA14H_GCLK_IO0 << 16) | MUX_PA14H_GCLK_IO0)
mbed_official 18:da299f395b9e 137 #define PORT_PA14H_GCLK_IO0 (1ul << 14)
mbed_official 18:da299f395b9e 138 #define PIN_PA27H_GCLK_IO0 27L /**< \brief GCLK signal: IO0 on PA27 mux H */
mbed_official 18:da299f395b9e 139 #define MUX_PA27H_GCLK_IO0 7L
mbed_official 18:da299f395b9e 140 #define PINMUX_PA27H_GCLK_IO0 ((PIN_PA27H_GCLK_IO0 << 16) | MUX_PA27H_GCLK_IO0)
mbed_official 18:da299f395b9e 141 #define PORT_PA27H_GCLK_IO0 (1ul << 27)
mbed_official 18:da299f395b9e 142 #define PIN_PA30H_GCLK_IO0 30L /**< \brief GCLK signal: IO0 on PA30 mux H */
mbed_official 18:da299f395b9e 143 #define MUX_PA30H_GCLK_IO0 7L
mbed_official 18:da299f395b9e 144 #define PINMUX_PA30H_GCLK_IO0 ((PIN_PA30H_GCLK_IO0 << 16) | MUX_PA30H_GCLK_IO0)
mbed_official 18:da299f395b9e 145 #define PORT_PA30H_GCLK_IO0 (1ul << 30)
mbed_official 18:da299f395b9e 146 #define PIN_PA15H_GCLK_IO1 15L /**< \brief GCLK signal: IO1 on PA15 mux H */
mbed_official 18:da299f395b9e 147 #define MUX_PA15H_GCLK_IO1 7L
mbed_official 18:da299f395b9e 148 #define PINMUX_PA15H_GCLK_IO1 ((PIN_PA15H_GCLK_IO1 << 16) | MUX_PA15H_GCLK_IO1)
mbed_official 18:da299f395b9e 149 #define PORT_PA15H_GCLK_IO1 (1ul << 15)
mbed_official 18:da299f395b9e 150 #define PIN_PA16H_GCLK_IO2 16L /**< \brief GCLK signal: IO2 on PA16 mux H */
mbed_official 18:da299f395b9e 151 #define MUX_PA16H_GCLK_IO2 7L
mbed_official 18:da299f395b9e 152 #define PINMUX_PA16H_GCLK_IO2 ((PIN_PA16H_GCLK_IO2 << 16) | MUX_PA16H_GCLK_IO2)
mbed_official 18:da299f395b9e 153 #define PORT_PA16H_GCLK_IO2 (1ul << 16)
mbed_official 18:da299f395b9e 154 #define PIN_PA17H_GCLK_IO3 17L /**< \brief GCLK signal: IO3 on PA17 mux H */
mbed_official 18:da299f395b9e 155 #define MUX_PA17H_GCLK_IO3 7L
mbed_official 18:da299f395b9e 156 #define PINMUX_PA17H_GCLK_IO3 ((PIN_PA17H_GCLK_IO3 << 16) | MUX_PA17H_GCLK_IO3)
mbed_official 18:da299f395b9e 157 #define PORT_PA17H_GCLK_IO3 (1ul << 17)
mbed_official 18:da299f395b9e 158 #define PIN_PA10H_GCLK_IO4 10L /**< \brief GCLK signal: IO4 on PA10 mux H */
mbed_official 18:da299f395b9e 159 #define MUX_PA10H_GCLK_IO4 7L
mbed_official 18:da299f395b9e 160 #define PINMUX_PA10H_GCLK_IO4 ((PIN_PA10H_GCLK_IO4 << 16) | MUX_PA10H_GCLK_IO4)
mbed_official 18:da299f395b9e 161 #define PORT_PA10H_GCLK_IO4 (1ul << 10)
mbed_official 18:da299f395b9e 162 #define PIN_PA11H_GCLK_IO5 11L /**< \brief GCLK signal: IO5 on PA11 mux H */
mbed_official 18:da299f395b9e 163 #define MUX_PA11H_GCLK_IO5 7L
mbed_official 18:da299f395b9e 164 #define PINMUX_PA11H_GCLK_IO5 ((PIN_PA11H_GCLK_IO5 << 16) | MUX_PA11H_GCLK_IO5)
mbed_official 18:da299f395b9e 165 #define PORT_PA11H_GCLK_IO5 (1ul << 11)
mbed_official 18:da299f395b9e 166 #define PIN_PA22H_GCLK_IO6 22L /**< \brief GCLK signal: IO6 on PA22 mux H */
mbed_official 18:da299f395b9e 167 #define MUX_PA22H_GCLK_IO6 7L
mbed_official 18:da299f395b9e 168 #define PINMUX_PA22H_GCLK_IO6 ((PIN_PA22H_GCLK_IO6 << 16) | MUX_PA22H_GCLK_IO6)
mbed_official 18:da299f395b9e 169 #define PORT_PA22H_GCLK_IO6 (1ul << 22)
mbed_official 18:da299f395b9e 170 #define PIN_PA23H_GCLK_IO7 23L /**< \brief GCLK signal: IO7 on PA23 mux H */
mbed_official 18:da299f395b9e 171 #define MUX_PA23H_GCLK_IO7 7L
mbed_official 18:da299f395b9e 172 #define PINMUX_PA23H_GCLK_IO7 ((PIN_PA23H_GCLK_IO7 << 16) | MUX_PA23H_GCLK_IO7)
mbed_official 18:da299f395b9e 173 #define PORT_PA23H_GCLK_IO7 (1ul << 23)
mbed_official 18:da299f395b9e 174 /* ========== PORT definition for EIC peripheral ========== */
mbed_official 18:da299f395b9e 175 #define PIN_PA16A_EIC_EXTINT0 16L /**< \brief EIC signal: EXTINT0 on PA16 mux A */
mbed_official 18:da299f395b9e 176 #define MUX_PA16A_EIC_EXTINT0 0L
mbed_official 18:da299f395b9e 177 #define PINMUX_PA16A_EIC_EXTINT0 ((PIN_PA16A_EIC_EXTINT0 << 16) | MUX_PA16A_EIC_EXTINT0)
mbed_official 18:da299f395b9e 178 #define PORT_PA16A_EIC_EXTINT0 (1ul << 16)
mbed_official 18:da299f395b9e 179 #define PIN_PA00A_EIC_EXTINT0 0L /**< \brief EIC signal: EXTINT0 on PA00 mux A */
mbed_official 18:da299f395b9e 180 #define MUX_PA00A_EIC_EXTINT0 0L
mbed_official 18:da299f395b9e 181 #define PINMUX_PA00A_EIC_EXTINT0 ((PIN_PA00A_EIC_EXTINT0 << 16) | MUX_PA00A_EIC_EXTINT0)
mbed_official 18:da299f395b9e 182 #define PORT_PA00A_EIC_EXTINT0 (1ul << 0)
mbed_official 18:da299f395b9e 183 #define PIN_PA17A_EIC_EXTINT1 17L /**< \brief EIC signal: EXTINT1 on PA17 mux A */
mbed_official 18:da299f395b9e 184 #define MUX_PA17A_EIC_EXTINT1 0L
mbed_official 18:da299f395b9e 185 #define PINMUX_PA17A_EIC_EXTINT1 ((PIN_PA17A_EIC_EXTINT1 << 16) | MUX_PA17A_EIC_EXTINT1)
mbed_official 18:da299f395b9e 186 #define PORT_PA17A_EIC_EXTINT1 (1ul << 17)
mbed_official 18:da299f395b9e 187 #define PIN_PA01A_EIC_EXTINT1 1L /**< \brief EIC signal: EXTINT1 on PA01 mux A */
mbed_official 18:da299f395b9e 188 #define MUX_PA01A_EIC_EXTINT1 0L
mbed_official 18:da299f395b9e 189 #define PINMUX_PA01A_EIC_EXTINT1 ((PIN_PA01A_EIC_EXTINT1 << 16) | MUX_PA01A_EIC_EXTINT1)
mbed_official 18:da299f395b9e 190 #define PORT_PA01A_EIC_EXTINT1 (1ul << 1)
mbed_official 18:da299f395b9e 191 #define PIN_PA02A_EIC_EXTINT2 2L /**< \brief EIC signal: EXTINT2 on PA02 mux A */
mbed_official 18:da299f395b9e 192 #define MUX_PA02A_EIC_EXTINT2 0L
mbed_official 18:da299f395b9e 193 #define PINMUX_PA02A_EIC_EXTINT2 ((PIN_PA02A_EIC_EXTINT2 << 16) | MUX_PA02A_EIC_EXTINT2)
mbed_official 18:da299f395b9e 194 #define PORT_PA02A_EIC_EXTINT2 (1ul << 2)
mbed_official 18:da299f395b9e 195 #define PIN_PA18A_EIC_EXTINT2 18L /**< \brief EIC signal: EXTINT2 on PA18 mux A */
mbed_official 18:da299f395b9e 196 #define MUX_PA18A_EIC_EXTINT2 0L
mbed_official 18:da299f395b9e 197 #define PINMUX_PA18A_EIC_EXTINT2 ((PIN_PA18A_EIC_EXTINT2 << 16) | MUX_PA18A_EIC_EXTINT2)
mbed_official 18:da299f395b9e 198 #define PORT_PA18A_EIC_EXTINT2 (1ul << 18)
mbed_official 18:da299f395b9e 199 #define PIN_PA03A_EIC_EXTINT3 3L /**< \brief EIC signal: EXTINT3 on PA03 mux A */
mbed_official 18:da299f395b9e 200 #define MUX_PA03A_EIC_EXTINT3 0L
mbed_official 18:da299f395b9e 201 #define PINMUX_PA03A_EIC_EXTINT3 ((PIN_PA03A_EIC_EXTINT3 << 16) | MUX_PA03A_EIC_EXTINT3)
mbed_official 18:da299f395b9e 202 #define PORT_PA03A_EIC_EXTINT3 (1ul << 3)
mbed_official 18:da299f395b9e 203 #define PIN_PA19A_EIC_EXTINT3 19L /**< \brief EIC signal: EXTINT3 on PA19 mux A */
mbed_official 18:da299f395b9e 204 #define MUX_PA19A_EIC_EXTINT3 0L
mbed_official 18:da299f395b9e 205 #define PINMUX_PA19A_EIC_EXTINT3 ((PIN_PA19A_EIC_EXTINT3 << 16) | MUX_PA19A_EIC_EXTINT3)
mbed_official 18:da299f395b9e 206 #define PORT_PA19A_EIC_EXTINT3 (1ul << 19)
mbed_official 18:da299f395b9e 207 #define PIN_PA04A_EIC_EXTINT4 4L /**< \brief EIC signal: EXTINT4 on PA04 mux A */
mbed_official 18:da299f395b9e 208 #define MUX_PA04A_EIC_EXTINT4 0L
mbed_official 18:da299f395b9e 209 #define PINMUX_PA04A_EIC_EXTINT4 ((PIN_PA04A_EIC_EXTINT4 << 16) | MUX_PA04A_EIC_EXTINT4)
mbed_official 18:da299f395b9e 210 #define PORT_PA04A_EIC_EXTINT4 (1ul << 4)
mbed_official 18:da299f395b9e 211 #define PIN_PA05A_EIC_EXTINT5 5L /**< \brief EIC signal: EXTINT5 on PA05 mux A */
mbed_official 18:da299f395b9e 212 #define MUX_PA05A_EIC_EXTINT5 0L
mbed_official 18:da299f395b9e 213 #define PINMUX_PA05A_EIC_EXTINT5 ((PIN_PA05A_EIC_EXTINT5 << 16) | MUX_PA05A_EIC_EXTINT5)
mbed_official 18:da299f395b9e 214 #define PORT_PA05A_EIC_EXTINT5 (1ul << 5)
mbed_official 18:da299f395b9e 215 #define PIN_PA06A_EIC_EXTINT6 6L /**< \brief EIC signal: EXTINT6 on PA06 mux A */
mbed_official 18:da299f395b9e 216 #define MUX_PA06A_EIC_EXTINT6 0L
mbed_official 18:da299f395b9e 217 #define PINMUX_PA06A_EIC_EXTINT6 ((PIN_PA06A_EIC_EXTINT6 << 16) | MUX_PA06A_EIC_EXTINT6)
mbed_official 18:da299f395b9e 218 #define PORT_PA06A_EIC_EXTINT6 (1ul << 6)
mbed_official 18:da299f395b9e 219 #define PIN_PA22A_EIC_EXTINT6 22L /**< \brief EIC signal: EXTINT6 on PA22 mux A */
mbed_official 18:da299f395b9e 220 #define MUX_PA22A_EIC_EXTINT6 0L
mbed_official 18:da299f395b9e 221 #define PINMUX_PA22A_EIC_EXTINT6 ((PIN_PA22A_EIC_EXTINT6 << 16) | MUX_PA22A_EIC_EXTINT6)
mbed_official 18:da299f395b9e 222 #define PORT_PA22A_EIC_EXTINT6 (1ul << 22)
mbed_official 18:da299f395b9e 223 #define PIN_PA07A_EIC_EXTINT7 7L /**< \brief EIC signal: EXTINT7 on PA07 mux A */
mbed_official 18:da299f395b9e 224 #define MUX_PA07A_EIC_EXTINT7 0L
mbed_official 18:da299f395b9e 225 #define PINMUX_PA07A_EIC_EXTINT7 ((PIN_PA07A_EIC_EXTINT7 << 16) | MUX_PA07A_EIC_EXTINT7)
mbed_official 18:da299f395b9e 226 #define PORT_PA07A_EIC_EXTINT7 (1ul << 7)
mbed_official 18:da299f395b9e 227 #define PIN_PA23A_EIC_EXTINT7 23L /**< \brief EIC signal: EXTINT7 on PA23 mux A */
mbed_official 18:da299f395b9e 228 #define MUX_PA23A_EIC_EXTINT7 0L
mbed_official 18:da299f395b9e 229 #define PINMUX_PA23A_EIC_EXTINT7 ((PIN_PA23A_EIC_EXTINT7 << 16) | MUX_PA23A_EIC_EXTINT7)
mbed_official 18:da299f395b9e 230 #define PORT_PA23A_EIC_EXTINT7 (1ul << 23)
mbed_official 18:da299f395b9e 231 #define PIN_PA09A_EIC_EXTINT9 9L /**< \brief EIC signal: EXTINT9 on PA09 mux A */
mbed_official 18:da299f395b9e 232 #define MUX_PA09A_EIC_EXTINT9 0L
mbed_official 18:da299f395b9e 233 #define PINMUX_PA09A_EIC_EXTINT9 ((PIN_PA09A_EIC_EXTINT9 << 16) | MUX_PA09A_EIC_EXTINT9)
mbed_official 18:da299f395b9e 234 #define PORT_PA09A_EIC_EXTINT9 (1ul << 9)
mbed_official 18:da299f395b9e 235 #define PIN_PA10A_EIC_EXTINT10 10L /**< \brief EIC signal: EXTINT10 on PA10 mux A */
mbed_official 18:da299f395b9e 236 #define MUX_PA10A_EIC_EXTINT10 0L
mbed_official 18:da299f395b9e 237 #define PINMUX_PA10A_EIC_EXTINT10 ((PIN_PA10A_EIC_EXTINT10 << 16) | MUX_PA10A_EIC_EXTINT10)
mbed_official 18:da299f395b9e 238 #define PORT_PA10A_EIC_EXTINT10 (1ul << 10)
mbed_official 18:da299f395b9e 239 #define PIN_PA30A_EIC_EXTINT10 30L /**< \brief EIC signal: EXTINT10 on PA30 mux A */
mbed_official 18:da299f395b9e 240 #define MUX_PA30A_EIC_EXTINT10 0L
mbed_official 18:da299f395b9e 241 #define PINMUX_PA30A_EIC_EXTINT10 ((PIN_PA30A_EIC_EXTINT10 << 16) | MUX_PA30A_EIC_EXTINT10)
mbed_official 18:da299f395b9e 242 #define PORT_PA30A_EIC_EXTINT10 (1ul << 30)
mbed_official 18:da299f395b9e 243 #define PIN_PA11A_EIC_EXTINT11 11L /**< \brief EIC signal: EXTINT11 on PA11 mux A */
mbed_official 18:da299f395b9e 244 #define MUX_PA11A_EIC_EXTINT11 0L
mbed_official 18:da299f395b9e 245 #define PINMUX_PA11A_EIC_EXTINT11 ((PIN_PA11A_EIC_EXTINT11 << 16) | MUX_PA11A_EIC_EXTINT11)
mbed_official 18:da299f395b9e 246 #define PORT_PA11A_EIC_EXTINT11 (1ul << 11)
mbed_official 18:da299f395b9e 247 #define PIN_PA31A_EIC_EXTINT11 31L /**< \brief EIC signal: EXTINT11 on PA31 mux A */
mbed_official 18:da299f395b9e 248 #define MUX_PA31A_EIC_EXTINT11 0L
mbed_official 18:da299f395b9e 249 #define PINMUX_PA31A_EIC_EXTINT11 ((PIN_PA31A_EIC_EXTINT11 << 16) | MUX_PA31A_EIC_EXTINT11)
mbed_official 18:da299f395b9e 250 #define PORT_PA31A_EIC_EXTINT11 (1ul << 31)
mbed_official 18:da299f395b9e 251 #define PIN_PA24A_EIC_EXTINT12 24L /**< \brief EIC signal: EXTINT12 on PA24 mux A */
mbed_official 18:da299f395b9e 252 #define MUX_PA24A_EIC_EXTINT12 0L
mbed_official 18:da299f395b9e 253 #define PINMUX_PA24A_EIC_EXTINT12 ((PIN_PA24A_EIC_EXTINT12 << 16) | MUX_PA24A_EIC_EXTINT12)
mbed_official 18:da299f395b9e 254 #define PORT_PA24A_EIC_EXTINT12 (1ul << 24)
mbed_official 18:da299f395b9e 255 #define PIN_PA25A_EIC_EXTINT13 25L /**< \brief EIC signal: EXTINT13 on PA25 mux A */
mbed_official 18:da299f395b9e 256 #define MUX_PA25A_EIC_EXTINT13 0L
mbed_official 18:da299f395b9e 257 #define PINMUX_PA25A_EIC_EXTINT13 ((PIN_PA25A_EIC_EXTINT13 << 16) | MUX_PA25A_EIC_EXTINT13)
mbed_official 18:da299f395b9e 258 #define PORT_PA25A_EIC_EXTINT13 (1ul << 25)
mbed_official 18:da299f395b9e 259 #define PIN_PA14A_EIC_EXTINT14 14L /**< \brief EIC signal: EXTINT14 on PA14 mux A */
mbed_official 18:da299f395b9e 260 #define MUX_PA14A_EIC_EXTINT14 0L
mbed_official 18:da299f395b9e 261 #define PINMUX_PA14A_EIC_EXTINT14 ((PIN_PA14A_EIC_EXTINT14 << 16) | MUX_PA14A_EIC_EXTINT14)
mbed_official 18:da299f395b9e 262 #define PORT_PA14A_EIC_EXTINT14 (1ul << 14)
mbed_official 18:da299f395b9e 263 #define PIN_PA27A_EIC_EXTINT15 27L /**< \brief EIC signal: EXTINT15 on PA27 mux A */
mbed_official 18:da299f395b9e 264 #define MUX_PA27A_EIC_EXTINT15 0L
mbed_official 18:da299f395b9e 265 #define PINMUX_PA27A_EIC_EXTINT15 ((PIN_PA27A_EIC_EXTINT15 << 16) | MUX_PA27A_EIC_EXTINT15)
mbed_official 18:da299f395b9e 266 #define PORT_PA27A_EIC_EXTINT15 (1ul << 27)
mbed_official 18:da299f395b9e 267 #define PIN_PA15A_EIC_EXTINT15 15L /**< \brief EIC signal: EXTINT15 on PA15 mux A */
mbed_official 18:da299f395b9e 268 #define MUX_PA15A_EIC_EXTINT15 0L
mbed_official 18:da299f395b9e 269 #define PINMUX_PA15A_EIC_EXTINT15 ((PIN_PA15A_EIC_EXTINT15 << 16) | MUX_PA15A_EIC_EXTINT15)
mbed_official 18:da299f395b9e 270 #define PORT_PA15A_EIC_EXTINT15 (1ul << 15)
mbed_official 18:da299f395b9e 271 #define PIN_PA08A_EIC_NMI 8L /**< \brief EIC signal: NMI on PA08 mux A */
mbed_official 18:da299f395b9e 272 #define MUX_PA08A_EIC_NMI 0L
mbed_official 18:da299f395b9e 273 #define PINMUX_PA08A_EIC_NMI ((PIN_PA08A_EIC_NMI << 16) | MUX_PA08A_EIC_NMI)
mbed_official 18:da299f395b9e 274 #define PORT_PA08A_EIC_NMI (1ul << 8)
mbed_official 18:da299f395b9e 275 /* ========== PORT definition for TAL peripheral ========== */
mbed_official 18:da299f395b9e 276 #define PIN_PA27G_TAL_BRK 27L /**< \brief TAL signal: BRK on PA27 mux G */
mbed_official 18:da299f395b9e 277 #define MUX_PA27G_TAL_BRK 6L
mbed_official 18:da299f395b9e 278 #define PINMUX_PA27G_TAL_BRK ((PIN_PA27G_TAL_BRK << 16) | MUX_PA27G_TAL_BRK)
mbed_official 18:da299f395b9e 279 #define PORT_PA27G_TAL_BRK (1ul << 27)
mbed_official 18:da299f395b9e 280 /* ========== PORT definition for USB peripheral ========== */
mbed_official 18:da299f395b9e 281 #define PIN_PA24G_USB_DM 24L /**< \brief USB signal: DM on PA24 mux G */
mbed_official 18:da299f395b9e 282 #define MUX_PA24G_USB_DM 6L
mbed_official 18:da299f395b9e 283 #define PINMUX_PA24G_USB_DM ((PIN_PA24G_USB_DM << 16) | MUX_PA24G_USB_DM)
mbed_official 18:da299f395b9e 284 #define PORT_PA24G_USB_DM (1ul << 24)
mbed_official 18:da299f395b9e 285 #define PIN_PA25G_USB_DP 25L /**< \brief USB signal: DP on PA25 mux G */
mbed_official 18:da299f395b9e 286 #define MUX_PA25G_USB_DP 6L
mbed_official 18:da299f395b9e 287 #define PINMUX_PA25G_USB_DP ((PIN_PA25G_USB_DP << 16) | MUX_PA25G_USB_DP)
mbed_official 18:da299f395b9e 288 #define PORT_PA25G_USB_DP (1ul << 25)
mbed_official 18:da299f395b9e 289 #define PIN_PA23G_USB_SOF_1KHZ 23L /**< \brief USB signal: SOF_1KHZ on PA23 mux G */
mbed_official 18:da299f395b9e 290 #define MUX_PA23G_USB_SOF_1KHZ 6L
mbed_official 18:da299f395b9e 291 #define PINMUX_PA23G_USB_SOF_1KHZ ((PIN_PA23G_USB_SOF_1KHZ << 16) | MUX_PA23G_USB_SOF_1KHZ)
mbed_official 18:da299f395b9e 292 #define PORT_PA23G_USB_SOF_1KHZ (1ul << 23)
mbed_official 18:da299f395b9e 293 /* ========== PORT definition for SERCOM0 peripheral ========== */
mbed_official 18:da299f395b9e 294 #define PIN_PA04D_SERCOM0_PAD0 4L /**< \brief SERCOM0 signal: PAD0 on PA04 mux D */
mbed_official 18:da299f395b9e 295 #define MUX_PA04D_SERCOM0_PAD0 3L
mbed_official 18:da299f395b9e 296 #define PINMUX_PA04D_SERCOM0_PAD0 ((PIN_PA04D_SERCOM0_PAD0 << 16) | MUX_PA04D_SERCOM0_PAD0)
mbed_official 18:da299f395b9e 297 #define PORT_PA04D_SERCOM0_PAD0 (1ul << 4)
mbed_official 18:da299f395b9e 298 #define PIN_PA08C_SERCOM0_PAD0 8L /**< \brief SERCOM0 signal: PAD0 on PA08 mux C */
mbed_official 18:da299f395b9e 299 #define MUX_PA08C_SERCOM0_PAD0 2L
mbed_official 18:da299f395b9e 300 #define PINMUX_PA08C_SERCOM0_PAD0 ((PIN_PA08C_SERCOM0_PAD0 << 16) | MUX_PA08C_SERCOM0_PAD0)
mbed_official 18:da299f395b9e 301 #define PORT_PA08C_SERCOM0_PAD0 (1ul << 8)
mbed_official 18:da299f395b9e 302 #define PIN_PA05D_SERCOM0_PAD1 5L /**< \brief SERCOM0 signal: PAD1 on PA05 mux D */
mbed_official 18:da299f395b9e 303 #define MUX_PA05D_SERCOM0_PAD1 3L
mbed_official 18:da299f395b9e 304 #define PINMUX_PA05D_SERCOM0_PAD1 ((PIN_PA05D_SERCOM0_PAD1 << 16) | MUX_PA05D_SERCOM0_PAD1)
mbed_official 18:da299f395b9e 305 #define PORT_PA05D_SERCOM0_PAD1 (1ul << 5)
mbed_official 18:da299f395b9e 306 #define PIN_PA09C_SERCOM0_PAD1 9L /**< \brief SERCOM0 signal: PAD1 on PA09 mux C */
mbed_official 18:da299f395b9e 307 #define MUX_PA09C_SERCOM0_PAD1 2L
mbed_official 18:da299f395b9e 308 #define PINMUX_PA09C_SERCOM0_PAD1 ((PIN_PA09C_SERCOM0_PAD1 << 16) | MUX_PA09C_SERCOM0_PAD1)
mbed_official 18:da299f395b9e 309 #define PORT_PA09C_SERCOM0_PAD1 (1ul << 9)
mbed_official 18:da299f395b9e 310 #define PIN_PA06D_SERCOM0_PAD2 6L /**< \brief SERCOM0 signal: PAD2 on PA06 mux D */
mbed_official 18:da299f395b9e 311 #define MUX_PA06D_SERCOM0_PAD2 3L
mbed_official 18:da299f395b9e 312 #define PINMUX_PA06D_SERCOM0_PAD2 ((PIN_PA06D_SERCOM0_PAD2 << 16) | MUX_PA06D_SERCOM0_PAD2)
mbed_official 18:da299f395b9e 313 #define PORT_PA06D_SERCOM0_PAD2 (1ul << 6)
mbed_official 18:da299f395b9e 314 #define PIN_PA10C_SERCOM0_PAD2 10L /**< \brief SERCOM0 signal: PAD2 on PA10 mux C */
mbed_official 18:da299f395b9e 315 #define MUX_PA10C_SERCOM0_PAD2 2L
mbed_official 18:da299f395b9e 316 #define PINMUX_PA10C_SERCOM0_PAD2 ((PIN_PA10C_SERCOM0_PAD2 << 16) | MUX_PA10C_SERCOM0_PAD2)
mbed_official 18:da299f395b9e 317 #define PORT_PA10C_SERCOM0_PAD2 (1ul << 10)
mbed_official 18:da299f395b9e 318 #define PIN_PA07D_SERCOM0_PAD3 7L /**< \brief SERCOM0 signal: PAD3 on PA07 mux D */
mbed_official 18:da299f395b9e 319 #define MUX_PA07D_SERCOM0_PAD3 3L
mbed_official 18:da299f395b9e 320 #define PINMUX_PA07D_SERCOM0_PAD3 ((PIN_PA07D_SERCOM0_PAD3 << 16) | MUX_PA07D_SERCOM0_PAD3)
mbed_official 18:da299f395b9e 321 #define PORT_PA07D_SERCOM0_PAD3 (1ul << 7)
mbed_official 18:da299f395b9e 322 #define PIN_PA11C_SERCOM0_PAD3 11L /**< \brief SERCOM0 signal: PAD3 on PA11 mux C */
mbed_official 18:da299f395b9e 323 #define MUX_PA11C_SERCOM0_PAD3 2L
mbed_official 18:da299f395b9e 324 #define PINMUX_PA11C_SERCOM0_PAD3 ((PIN_PA11C_SERCOM0_PAD3 << 16) | MUX_PA11C_SERCOM0_PAD3)
mbed_official 18:da299f395b9e 325 #define PORT_PA11C_SERCOM0_PAD3 (1ul << 11)
mbed_official 18:da299f395b9e 326 /* ========== PORT definition for SERCOM1 peripheral ========== */
mbed_official 18:da299f395b9e 327 #define PIN_PA16C_SERCOM1_PAD0 16L /**< \brief SERCOM1 signal: PAD0 on PA16 mux C */
mbed_official 18:da299f395b9e 328 #define MUX_PA16C_SERCOM1_PAD0 2L
mbed_official 18:da299f395b9e 329 #define PINMUX_PA16C_SERCOM1_PAD0 ((PIN_PA16C_SERCOM1_PAD0 << 16) | MUX_PA16C_SERCOM1_PAD0)
mbed_official 18:da299f395b9e 330 #define PORT_PA16C_SERCOM1_PAD0 (1ul << 16)
mbed_official 18:da299f395b9e 331 #define PIN_PA00D_SERCOM1_PAD0 0L /**< \brief SERCOM1 signal: PAD0 on PA00 mux D */
mbed_official 18:da299f395b9e 332 #define MUX_PA00D_SERCOM1_PAD0 3L
mbed_official 18:da299f395b9e 333 #define PINMUX_PA00D_SERCOM1_PAD0 ((PIN_PA00D_SERCOM1_PAD0 << 16) | MUX_PA00D_SERCOM1_PAD0)
mbed_official 18:da299f395b9e 334 #define PORT_PA00D_SERCOM1_PAD0 (1ul << 0)
mbed_official 18:da299f395b9e 335 #define PIN_PA17C_SERCOM1_PAD1 17L /**< \brief SERCOM1 signal: PAD1 on PA17 mux C */
mbed_official 18:da299f395b9e 336 #define MUX_PA17C_SERCOM1_PAD1 2L
mbed_official 18:da299f395b9e 337 #define PINMUX_PA17C_SERCOM1_PAD1 ((PIN_PA17C_SERCOM1_PAD1 << 16) | MUX_PA17C_SERCOM1_PAD1)
mbed_official 18:da299f395b9e 338 #define PORT_PA17C_SERCOM1_PAD1 (1ul << 17)
mbed_official 18:da299f395b9e 339 #define PIN_PA01D_SERCOM1_PAD1 1L /**< \brief SERCOM1 signal: PAD1 on PA01 mux D */
mbed_official 18:da299f395b9e 340 #define MUX_PA01D_SERCOM1_PAD1 3L
mbed_official 18:da299f395b9e 341 #define PINMUX_PA01D_SERCOM1_PAD1 ((PIN_PA01D_SERCOM1_PAD1 << 16) | MUX_PA01D_SERCOM1_PAD1)
mbed_official 18:da299f395b9e 342 #define PORT_PA01D_SERCOM1_PAD1 (1ul << 1)
mbed_official 18:da299f395b9e 343 #define PIN_PA30D_SERCOM1_PAD2 30L /**< \brief SERCOM1 signal: PAD2 on PA30 mux D */
mbed_official 18:da299f395b9e 344 #define MUX_PA30D_SERCOM1_PAD2 3L
mbed_official 18:da299f395b9e 345 #define PINMUX_PA30D_SERCOM1_PAD2 ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2)
mbed_official 18:da299f395b9e 346 #define PORT_PA30D_SERCOM1_PAD2 (1ul << 30)
mbed_official 18:da299f395b9e 347 #define PIN_PA18C_SERCOM1_PAD2 18L /**< \brief SERCOM1 signal: PAD2 on PA18 mux C */
mbed_official 18:da299f395b9e 348 #define MUX_PA18C_SERCOM1_PAD2 2L
mbed_official 18:da299f395b9e 349 #define PINMUX_PA18C_SERCOM1_PAD2 ((PIN_PA18C_SERCOM1_PAD2 << 16) | MUX_PA18C_SERCOM1_PAD2)
mbed_official 18:da299f395b9e 350 #define PORT_PA18C_SERCOM1_PAD2 (1ul << 18)
mbed_official 18:da299f395b9e 351 #define PIN_PA31D_SERCOM1_PAD3 31L /**< \brief SERCOM1 signal: PAD3 on PA31 mux D */
mbed_official 18:da299f395b9e 352 #define MUX_PA31D_SERCOM1_PAD3 3L
mbed_official 18:da299f395b9e 353 #define PINMUX_PA31D_SERCOM1_PAD3 ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3)
mbed_official 18:da299f395b9e 354 #define PORT_PA31D_SERCOM1_PAD3 (1ul << 31)
mbed_official 18:da299f395b9e 355 #define PIN_PA19C_SERCOM1_PAD3 19L /**< \brief SERCOM1 signal: PAD3 on PA19 mux C */
mbed_official 18:da299f395b9e 356 #define MUX_PA19C_SERCOM1_PAD3 2L
mbed_official 18:da299f395b9e 357 #define PINMUX_PA19C_SERCOM1_PAD3 ((PIN_PA19C_SERCOM1_PAD3 << 16) | MUX_PA19C_SERCOM1_PAD3)
mbed_official 18:da299f395b9e 358 #define PORT_PA19C_SERCOM1_PAD3 (1ul << 19)
mbed_official 18:da299f395b9e 359 /* ========== PORT definition for SERCOM2 peripheral ========== */
mbed_official 18:da299f395b9e 360 #define PIN_PA08D_SERCOM2_PAD0 8L /**< \brief SERCOM2 signal: PAD0 on PA08 mux D */
mbed_official 18:da299f395b9e 361 #define MUX_PA08D_SERCOM2_PAD0 3L
mbed_official 18:da299f395b9e 362 #define PINMUX_PA08D_SERCOM2_PAD0 ((PIN_PA08D_SERCOM2_PAD0 << 16) | MUX_PA08D_SERCOM2_PAD0)
mbed_official 18:da299f395b9e 363 #define PORT_PA08D_SERCOM2_PAD0 (1ul << 8)
mbed_official 18:da299f395b9e 364 #define PIN_PA09D_SERCOM2_PAD1 9L /**< \brief SERCOM2 signal: PAD1 on PA09 mux D */
mbed_official 18:da299f395b9e 365 #define MUX_PA09D_SERCOM2_PAD1 3L
mbed_official 18:da299f395b9e 366 #define PINMUX_PA09D_SERCOM2_PAD1 ((PIN_PA09D_SERCOM2_PAD1 << 16) | MUX_PA09D_SERCOM2_PAD1)
mbed_official 18:da299f395b9e 367 #define PORT_PA09D_SERCOM2_PAD1 (1ul << 9)
mbed_official 18:da299f395b9e 368 #define PIN_PA10D_SERCOM2_PAD2 10L /**< \brief SERCOM2 signal: PAD2 on PA10 mux D */
mbed_official 18:da299f395b9e 369 #define MUX_PA10D_SERCOM2_PAD2 3L
mbed_official 18:da299f395b9e 370 #define PINMUX_PA10D_SERCOM2_PAD2 ((PIN_PA10D_SERCOM2_PAD2 << 16) | MUX_PA10D_SERCOM2_PAD2)
mbed_official 18:da299f395b9e 371 #define PORT_PA10D_SERCOM2_PAD2 (1ul << 10)
mbed_official 18:da299f395b9e 372 #define PIN_PA14C_SERCOM2_PAD2 14L /**< \brief SERCOM2 signal: PAD2 on PA14 mux C */
mbed_official 18:da299f395b9e 373 #define MUX_PA14C_SERCOM2_PAD2 2L
mbed_official 18:da299f395b9e 374 #define PINMUX_PA14C_SERCOM2_PAD2 ((PIN_PA14C_SERCOM2_PAD2 << 16) | MUX_PA14C_SERCOM2_PAD2)
mbed_official 18:da299f395b9e 375 #define PORT_PA14C_SERCOM2_PAD2 (1ul << 14)
mbed_official 18:da299f395b9e 376 #define PIN_PA11D_SERCOM2_PAD3 11L /**< \brief SERCOM2 signal: PAD3 on PA11 mux D */
mbed_official 18:da299f395b9e 377 #define MUX_PA11D_SERCOM2_PAD3 3L
mbed_official 18:da299f395b9e 378 #define PINMUX_PA11D_SERCOM2_PAD3 ((PIN_PA11D_SERCOM2_PAD3 << 16) | MUX_PA11D_SERCOM2_PAD3)
mbed_official 18:da299f395b9e 379 #define PORT_PA11D_SERCOM2_PAD3 (1ul << 11)
mbed_official 18:da299f395b9e 380 #define PIN_PA15C_SERCOM2_PAD3 15L /**< \brief SERCOM2 signal: PAD3 on PA15 mux C */
mbed_official 18:da299f395b9e 381 #define MUX_PA15C_SERCOM2_PAD3 2L
mbed_official 18:da299f395b9e 382 #define PINMUX_PA15C_SERCOM2_PAD3 ((PIN_PA15C_SERCOM2_PAD3 << 16) | MUX_PA15C_SERCOM2_PAD3)
mbed_official 18:da299f395b9e 383 #define PORT_PA15C_SERCOM2_PAD3 (1ul << 15)
mbed_official 18:da299f395b9e 384 /* ========== PORT definition for SERCOM3 peripheral ========== */
mbed_official 18:da299f395b9e 385 #define PIN_PA16D_SERCOM3_PAD0 16L /**< \brief SERCOM3 signal: PAD0 on PA16 mux D */
mbed_official 18:da299f395b9e 386 #define MUX_PA16D_SERCOM3_PAD0 3L
mbed_official 18:da299f395b9e 387 #define PINMUX_PA16D_SERCOM3_PAD0 ((PIN_PA16D_SERCOM3_PAD0 << 16) | MUX_PA16D_SERCOM3_PAD0)
mbed_official 18:da299f395b9e 388 #define PORT_PA16D_SERCOM3_PAD0 (1ul << 16)
mbed_official 18:da299f395b9e 389 #define PIN_PA22C_SERCOM3_PAD0 22L /**< \brief SERCOM3 signal: PAD0 on PA22 mux C */
mbed_official 18:da299f395b9e 390 #define MUX_PA22C_SERCOM3_PAD0 2L
mbed_official 18:da299f395b9e 391 #define PINMUX_PA22C_SERCOM3_PAD0 ((PIN_PA22C_SERCOM3_PAD0 << 16) | MUX_PA22C_SERCOM3_PAD0)
mbed_official 18:da299f395b9e 392 #define PORT_PA22C_SERCOM3_PAD0 (1ul << 22)
mbed_official 18:da299f395b9e 393 #define PIN_PA27F_SERCOM3_PAD0 27L /**< \brief SERCOM3 signal: PAD0 on PA27 mux F */
mbed_official 18:da299f395b9e 394 #define MUX_PA27F_SERCOM3_PAD0 5L
mbed_official 18:da299f395b9e 395 #define PINMUX_PA27F_SERCOM3_PAD0 ((PIN_PA27F_SERCOM3_PAD0 << 16) | MUX_PA27F_SERCOM3_PAD0)
mbed_official 18:da299f395b9e 396 #define PORT_PA27F_SERCOM3_PAD0 (1ul << 27)
mbed_official 18:da299f395b9e 397 #define PIN_PA17D_SERCOM3_PAD1 17L /**< \brief SERCOM3 signal: PAD1 on PA17 mux D */
mbed_official 18:da299f395b9e 398 #define MUX_PA17D_SERCOM3_PAD1 3L
mbed_official 18:da299f395b9e 399 #define PINMUX_PA17D_SERCOM3_PAD1 ((PIN_PA17D_SERCOM3_PAD1 << 16) | MUX_PA17D_SERCOM3_PAD1)
mbed_official 18:da299f395b9e 400 #define PORT_PA17D_SERCOM3_PAD1 (1ul << 17)
mbed_official 18:da299f395b9e 401 #define PIN_PA23C_SERCOM3_PAD1 23L /**< \brief SERCOM3 signal: PAD1 on PA23 mux C */
mbed_official 18:da299f395b9e 402 #define MUX_PA23C_SERCOM3_PAD1 2L
mbed_official 18:da299f395b9e 403 #define PINMUX_PA23C_SERCOM3_PAD1 ((PIN_PA23C_SERCOM3_PAD1 << 16) | MUX_PA23C_SERCOM3_PAD1)
mbed_official 18:da299f395b9e 404 #define PORT_PA23C_SERCOM3_PAD1 (1ul << 23)
mbed_official 18:da299f395b9e 405 #define PIN_PA18D_SERCOM3_PAD2 18L /**< \brief SERCOM3 signal: PAD2 on PA18 mux D */
mbed_official 18:da299f395b9e 406 #define MUX_PA18D_SERCOM3_PAD2 3L
mbed_official 18:da299f395b9e 407 #define PINMUX_PA18D_SERCOM3_PAD2 ((PIN_PA18D_SERCOM3_PAD2 << 16) | MUX_PA18D_SERCOM3_PAD2)
mbed_official 18:da299f395b9e 408 #define PORT_PA18D_SERCOM3_PAD2 (1ul << 18)
mbed_official 18:da299f395b9e 409 #define PIN_PA24C_SERCOM3_PAD2 24L /**< \brief SERCOM3 signal: PAD2 on PA24 mux C */
mbed_official 18:da299f395b9e 410 #define MUX_PA24C_SERCOM3_PAD2 2L
mbed_official 18:da299f395b9e 411 #define PINMUX_PA24C_SERCOM3_PAD2 ((PIN_PA24C_SERCOM3_PAD2 << 16) | MUX_PA24C_SERCOM3_PAD2)
mbed_official 18:da299f395b9e 412 #define PORT_PA24C_SERCOM3_PAD2 (1ul << 24)
mbed_official 18:da299f395b9e 413 #define PIN_PA19D_SERCOM3_PAD3 19L /**< \brief SERCOM3 signal: PAD3 on PA19 mux D */
mbed_official 18:da299f395b9e 414 #define MUX_PA19D_SERCOM3_PAD3 3L
mbed_official 18:da299f395b9e 415 #define PINMUX_PA19D_SERCOM3_PAD3 ((PIN_PA19D_SERCOM3_PAD3 << 16) | MUX_PA19D_SERCOM3_PAD3)
mbed_official 18:da299f395b9e 416 #define PORT_PA19D_SERCOM3_PAD3 (1ul << 19)
mbed_official 18:da299f395b9e 417 #define PIN_PA25C_SERCOM3_PAD3 25L /**< \brief SERCOM3 signal: PAD3 on PA25 mux C */
mbed_official 18:da299f395b9e 418 #define MUX_PA25C_SERCOM3_PAD3 2L
mbed_official 18:da299f395b9e 419 #define PINMUX_PA25C_SERCOM3_PAD3 ((PIN_PA25C_SERCOM3_PAD3 << 16) | MUX_PA25C_SERCOM3_PAD3)
mbed_official 18:da299f395b9e 420 #define PORT_PA25C_SERCOM3_PAD3 (1ul << 25)
mbed_official 18:da299f395b9e 421 /* ========== PORT definition for TCC0 peripheral ========== */
mbed_official 18:da299f395b9e 422 #define PIN_PA04E_TCC0_WO0 4L /**< \brief TCC0 signal: WO0 on PA04 mux E */
mbed_official 18:da299f395b9e 423 #define MUX_PA04E_TCC0_WO0 4L
mbed_official 18:da299f395b9e 424 #define PINMUX_PA04E_TCC0_WO0 ((PIN_PA04E_TCC0_WO0 << 16) | MUX_PA04E_TCC0_WO0)
mbed_official 18:da299f395b9e 425 #define PORT_PA04E_TCC0_WO0 (1ul << 4)
mbed_official 18:da299f395b9e 426 #define PIN_PA08E_TCC0_WO0 8L /**< \brief TCC0 signal: WO0 on PA08 mux E */
mbed_official 18:da299f395b9e 427 #define MUX_PA08E_TCC0_WO0 4L
mbed_official 18:da299f395b9e 428 #define PINMUX_PA08E_TCC0_WO0 ((PIN_PA08E_TCC0_WO0 << 16) | MUX_PA08E_TCC0_WO0)
mbed_official 18:da299f395b9e 429 #define PORT_PA08E_TCC0_WO0 (1ul << 8)
mbed_official 18:da299f395b9e 430 #define PIN_PA16F_TCC0_WO0 16L /**< \brief TCC0 signal: WO0 on PA16 mux F */
mbed_official 18:da299f395b9e 431 #define MUX_PA16F_TCC0_WO0 5L
mbed_official 18:da299f395b9e 432 #define PINMUX_PA16F_TCC0_WO0 ((PIN_PA16F_TCC0_WO0 << 16) | MUX_PA16F_TCC0_WO0)
mbed_official 18:da299f395b9e 433 #define PORT_PA16F_TCC0_WO0 (1ul << 16)
mbed_official 18:da299f395b9e 434 #define PIN_PA05E_TCC0_WO1 5L /**< \brief TCC0 signal: WO1 on PA05 mux E */
mbed_official 18:da299f395b9e 435 #define MUX_PA05E_TCC0_WO1 4L
mbed_official 18:da299f395b9e 436 #define PINMUX_PA05E_TCC0_WO1 ((PIN_PA05E_TCC0_WO1 << 16) | MUX_PA05E_TCC0_WO1)
mbed_official 18:da299f395b9e 437 #define PORT_PA05E_TCC0_WO1 (1ul << 5)
mbed_official 18:da299f395b9e 438 #define PIN_PA09E_TCC0_WO1 9L /**< \brief TCC0 signal: WO1 on PA09 mux E */
mbed_official 18:da299f395b9e 439 #define MUX_PA09E_TCC0_WO1 4L
mbed_official 18:da299f395b9e 440 #define PINMUX_PA09E_TCC0_WO1 ((PIN_PA09E_TCC0_WO1 << 16) | MUX_PA09E_TCC0_WO1)
mbed_official 18:da299f395b9e 441 #define PORT_PA09E_TCC0_WO1 (1ul << 9)
mbed_official 18:da299f395b9e 442 #define PIN_PA17F_TCC0_WO1 17L /**< \brief TCC0 signal: WO1 on PA17 mux F */
mbed_official 18:da299f395b9e 443 #define MUX_PA17F_TCC0_WO1 5L
mbed_official 18:da299f395b9e 444 #define PINMUX_PA17F_TCC0_WO1 ((PIN_PA17F_TCC0_WO1 << 16) | MUX_PA17F_TCC0_WO1)
mbed_official 18:da299f395b9e 445 #define PORT_PA17F_TCC0_WO1 (1ul << 17)
mbed_official 18:da299f395b9e 446 #define PIN_PA10F_TCC0_WO2 10L /**< \brief TCC0 signal: WO2 on PA10 mux F */
mbed_official 18:da299f395b9e 447 #define MUX_PA10F_TCC0_WO2 5L
mbed_official 18:da299f395b9e 448 #define PINMUX_PA10F_TCC0_WO2 ((PIN_PA10F_TCC0_WO2 << 16) | MUX_PA10F_TCC0_WO2)
mbed_official 18:da299f395b9e 449 #define PORT_PA10F_TCC0_WO2 (1ul << 10)
mbed_official 18:da299f395b9e 450 #define PIN_PA18F_TCC0_WO2 18L /**< \brief TCC0 signal: WO2 on PA18 mux F */
mbed_official 18:da299f395b9e 451 #define MUX_PA18F_TCC0_WO2 5L
mbed_official 18:da299f395b9e 452 #define PINMUX_PA18F_TCC0_WO2 ((PIN_PA18F_TCC0_WO2 << 16) | MUX_PA18F_TCC0_WO2)
mbed_official 18:da299f395b9e 453 #define PORT_PA18F_TCC0_WO2 (1ul << 18)
mbed_official 18:da299f395b9e 454 #define PIN_PA11F_TCC0_WO3 11L /**< \brief TCC0 signal: WO3 on PA11 mux F */
mbed_official 18:da299f395b9e 455 #define MUX_PA11F_TCC0_WO3 5L
mbed_official 18:da299f395b9e 456 #define PINMUX_PA11F_TCC0_WO3 ((PIN_PA11F_TCC0_WO3 << 16) | MUX_PA11F_TCC0_WO3)
mbed_official 18:da299f395b9e 457 #define PORT_PA11F_TCC0_WO3 (1ul << 11)
mbed_official 18:da299f395b9e 458 #define PIN_PA19F_TCC0_WO3 19L /**< \brief TCC0 signal: WO3 on PA19 mux F */
mbed_official 18:da299f395b9e 459 #define MUX_PA19F_TCC0_WO3 5L
mbed_official 18:da299f395b9e 460 #define PINMUX_PA19F_TCC0_WO3 ((PIN_PA19F_TCC0_WO3 << 16) | MUX_PA19F_TCC0_WO3)
mbed_official 18:da299f395b9e 461 #define PORT_PA19F_TCC0_WO3 (1ul << 19)
mbed_official 18:da299f395b9e 462 #define PIN_PA22F_TCC0_WO4 22L /**< \brief TCC0 signal: WO4 on PA22 mux F */
mbed_official 18:da299f395b9e 463 #define MUX_PA22F_TCC0_WO4 5L
mbed_official 18:da299f395b9e 464 #define PINMUX_PA22F_TCC0_WO4 ((PIN_PA22F_TCC0_WO4 << 16) | MUX_PA22F_TCC0_WO4)
mbed_official 18:da299f395b9e 465 #define PORT_PA22F_TCC0_WO4 (1ul << 22)
mbed_official 18:da299f395b9e 466 #define PIN_PA14F_TCC0_WO4 14L /**< \brief TCC0 signal: WO4 on PA14 mux F */
mbed_official 18:da299f395b9e 467 #define MUX_PA14F_TCC0_WO4 5L
mbed_official 18:da299f395b9e 468 #define PINMUX_PA14F_TCC0_WO4 ((PIN_PA14F_TCC0_WO4 << 16) | MUX_PA14F_TCC0_WO4)
mbed_official 18:da299f395b9e 469 #define PORT_PA14F_TCC0_WO4 (1ul << 14)
mbed_official 18:da299f395b9e 470 #define PIN_PA15F_TCC0_WO5 15L /**< \brief TCC0 signal: WO5 on PA15 mux F */
mbed_official 18:da299f395b9e 471 #define MUX_PA15F_TCC0_WO5 5L
mbed_official 18:da299f395b9e 472 #define PINMUX_PA15F_TCC0_WO5 ((PIN_PA15F_TCC0_WO5 << 16) | MUX_PA15F_TCC0_WO5)
mbed_official 18:da299f395b9e 473 #define PORT_PA15F_TCC0_WO5 (1ul << 15)
mbed_official 18:da299f395b9e 474 #define PIN_PA23F_TCC0_WO5 23L /**< \brief TCC0 signal: WO5 on PA23 mux F */
mbed_official 18:da299f395b9e 475 #define MUX_PA23F_TCC0_WO5 5L
mbed_official 18:da299f395b9e 476 #define PINMUX_PA23F_TCC0_WO5 ((PIN_PA23F_TCC0_WO5 << 16) | MUX_PA23F_TCC0_WO5)
mbed_official 18:da299f395b9e 477 #define PORT_PA23F_TCC0_WO5 (1ul << 23)
mbed_official 18:da299f395b9e 478 #define PIN_PA16F_TCC0_WO6 16L /**< \brief TCC0 signal: WO6 on PA16 mux F */
mbed_official 18:da299f395b9e 479 #define MUX_PA16F_TCC0_WO6 5L
mbed_official 18:da299f395b9e 480 #define PINMUX_PA16F_TCC0_WO6 ((PIN_PA16F_TCC0_WO6 << 16) | MUX_PA16F_TCC0_WO6)
mbed_official 18:da299f395b9e 481 #define PORT_PA16F_TCC0_WO6 (1ul << 16)
mbed_official 18:da299f395b9e 482 #define PIN_PA17F_TCC0_WO7 17L /**< \brief TCC0 signal: WO7 on PA17 mux F */
mbed_official 18:da299f395b9e 483 #define MUX_PA17F_TCC0_WO7 5L
mbed_official 18:da299f395b9e 484 #define PINMUX_PA17F_TCC0_WO7 ((PIN_PA17F_TCC0_WO7 << 16) | MUX_PA17F_TCC0_WO7)
mbed_official 18:da299f395b9e 485 #define PORT_PA17F_TCC0_WO7 (1ul << 17)
mbed_official 18:da299f395b9e 486 /* ========== PORT definition for TCC1 peripheral ========== */
mbed_official 18:da299f395b9e 487 #define PIN_PA06E_TCC1_WO0 6L /**< \brief TCC1 signal: WO0 on PA06 mux E */
mbed_official 18:da299f395b9e 488 #define MUX_PA06E_TCC1_WO0 4L
mbed_official 18:da299f395b9e 489 #define PINMUX_PA06E_TCC1_WO0 ((PIN_PA06E_TCC1_WO0 << 16) | MUX_PA06E_TCC1_WO0)
mbed_official 18:da299f395b9e 490 #define PORT_PA06E_TCC1_WO0 (1ul << 6)
mbed_official 18:da299f395b9e 491 #define PIN_PA10E_TCC1_WO0 10L /**< \brief TCC1 signal: WO0 on PA10 mux E */
mbed_official 18:da299f395b9e 492 #define MUX_PA10E_TCC1_WO0 4L
mbed_official 18:da299f395b9e 493 #define PINMUX_PA10E_TCC1_WO0 ((PIN_PA10E_TCC1_WO0 << 16) | MUX_PA10E_TCC1_WO0)
mbed_official 18:da299f395b9e 494 #define PORT_PA10E_TCC1_WO0 (1ul << 10)
mbed_official 18:da299f395b9e 495 #define PIN_PA30E_TCC1_WO0 30L /**< \brief TCC1 signal: WO0 on PA30 mux E */
mbed_official 18:da299f395b9e 496 #define MUX_PA30E_TCC1_WO0 4L
mbed_official 18:da299f395b9e 497 #define PINMUX_PA30E_TCC1_WO0 ((PIN_PA30E_TCC1_WO0 << 16) | MUX_PA30E_TCC1_WO0)
mbed_official 18:da299f395b9e 498 #define PORT_PA30E_TCC1_WO0 (1ul << 30)
mbed_official 18:da299f395b9e 499 #define PIN_PA07E_TCC1_WO1 7L /**< \brief TCC1 signal: WO1 on PA07 mux E */
mbed_official 18:da299f395b9e 500 #define MUX_PA07E_TCC1_WO1 4L
mbed_official 18:da299f395b9e 501 #define PINMUX_PA07E_TCC1_WO1 ((PIN_PA07E_TCC1_WO1 << 16) | MUX_PA07E_TCC1_WO1)
mbed_official 18:da299f395b9e 502 #define PORT_PA07E_TCC1_WO1 (1ul << 7)
mbed_official 18:da299f395b9e 503 #define PIN_PA11E_TCC1_WO1 11L /**< \brief TCC1 signal: WO1 on PA11 mux E */
mbed_official 18:da299f395b9e 504 #define MUX_PA11E_TCC1_WO1 4L
mbed_official 18:da299f395b9e 505 #define PINMUX_PA11E_TCC1_WO1 ((PIN_PA11E_TCC1_WO1 << 16) | MUX_PA11E_TCC1_WO1)
mbed_official 18:da299f395b9e 506 #define PORT_PA11E_TCC1_WO1 (1ul << 11)
mbed_official 18:da299f395b9e 507 #define PIN_PA31E_TCC1_WO1 31L /**< \brief TCC1 signal: WO1 on PA31 mux E */
mbed_official 18:da299f395b9e 508 #define MUX_PA31E_TCC1_WO1 4L
mbed_official 18:da299f395b9e 509 #define PINMUX_PA31E_TCC1_WO1 ((PIN_PA31E_TCC1_WO1 << 16) | MUX_PA31E_TCC1_WO1)
mbed_official 18:da299f395b9e 510 #define PORT_PA31E_TCC1_WO1 (1ul << 31)
mbed_official 18:da299f395b9e 511 #define PIN_PA08F_TCC1_WO2 8L /**< \brief TCC1 signal: WO2 on PA08 mux F */
mbed_official 18:da299f395b9e 512 #define MUX_PA08F_TCC1_WO2 5L
mbed_official 18:da299f395b9e 513 #define PINMUX_PA08F_TCC1_WO2 ((PIN_PA08F_TCC1_WO2 << 16) | MUX_PA08F_TCC1_WO2)
mbed_official 18:da299f395b9e 514 #define PORT_PA08F_TCC1_WO2 (1ul << 8)
mbed_official 18:da299f395b9e 515 #define PIN_PA24F_TCC1_WO2 24L /**< \brief TCC1 signal: WO2 on PA24 mux F */
mbed_official 18:da299f395b9e 516 #define MUX_PA24F_TCC1_WO2 5L
mbed_official 18:da299f395b9e 517 #define PINMUX_PA24F_TCC1_WO2 ((PIN_PA24F_TCC1_WO2 << 16) | MUX_PA24F_TCC1_WO2)
mbed_official 18:da299f395b9e 518 #define PORT_PA24F_TCC1_WO2 (1ul << 24)
mbed_official 18:da299f395b9e 519 #define PIN_PA09F_TCC1_WO3 9L /**< \brief TCC1 signal: WO3 on PA09 mux F */
mbed_official 18:da299f395b9e 520 #define MUX_PA09F_TCC1_WO3 5L
mbed_official 18:da299f395b9e 521 #define PINMUX_PA09F_TCC1_WO3 ((PIN_PA09F_TCC1_WO3 << 16) | MUX_PA09F_TCC1_WO3)
mbed_official 18:da299f395b9e 522 #define PORT_PA09F_TCC1_WO3 (1ul << 9)
mbed_official 18:da299f395b9e 523 #define PIN_PA25F_TCC1_WO3 25L /**< \brief TCC1 signal: WO3 on PA25 mux F */
mbed_official 18:da299f395b9e 524 #define MUX_PA25F_TCC1_WO3 5L
mbed_official 18:da299f395b9e 525 #define PINMUX_PA25F_TCC1_WO3 ((PIN_PA25F_TCC1_WO3 << 16) | MUX_PA25F_TCC1_WO3)
mbed_official 18:da299f395b9e 526 #define PORT_PA25F_TCC1_WO3 (1ul << 25)
mbed_official 18:da299f395b9e 527 /* ========== PORT definition for TCC2 peripheral ========== */
mbed_official 18:da299f395b9e 528 #define PIN_PA16E_TCC2_WO0 16L /**< \brief TCC2 signal: WO0 on PA16 mux E */
mbed_official 18:da299f395b9e 529 #define MUX_PA16E_TCC2_WO0 4L
mbed_official 18:da299f395b9e 530 #define PINMUX_PA16E_TCC2_WO0 ((PIN_PA16E_TCC2_WO0 << 16) | MUX_PA16E_TCC2_WO0)
mbed_official 18:da299f395b9e 531 #define PORT_PA16E_TCC2_WO0 (1ul << 16)
mbed_official 18:da299f395b9e 532 #define PIN_PA00E_TCC2_WO0 0L /**< \brief TCC2 signal: WO0 on PA00 mux E */
mbed_official 18:da299f395b9e 533 #define MUX_PA00E_TCC2_WO0 4L
mbed_official 18:da299f395b9e 534 #define PINMUX_PA00E_TCC2_WO0 ((PIN_PA00E_TCC2_WO0 << 16) | MUX_PA00E_TCC2_WO0)
mbed_official 18:da299f395b9e 535 #define PORT_PA00E_TCC2_WO0 (1ul << 0)
mbed_official 18:da299f395b9e 536 #define PIN_PA17E_TCC2_WO1 17L /**< \brief TCC2 signal: WO1 on PA17 mux E */
mbed_official 18:da299f395b9e 537 #define MUX_PA17E_TCC2_WO1 4L
mbed_official 18:da299f395b9e 538 #define PINMUX_PA17E_TCC2_WO1 ((PIN_PA17E_TCC2_WO1 << 16) | MUX_PA17E_TCC2_WO1)
mbed_official 18:da299f395b9e 539 #define PORT_PA17E_TCC2_WO1 (1ul << 17)
mbed_official 18:da299f395b9e 540 #define PIN_PA01E_TCC2_WO1 1L /**< \brief TCC2 signal: WO1 on PA01 mux E */
mbed_official 18:da299f395b9e 541 #define MUX_PA01E_TCC2_WO1 4L
mbed_official 18:da299f395b9e 542 #define PINMUX_PA01E_TCC2_WO1 ((PIN_PA01E_TCC2_WO1 << 16) | MUX_PA01E_TCC2_WO1)
mbed_official 18:da299f395b9e 543 #define PORT_PA01E_TCC2_WO1 (1ul << 1)
mbed_official 18:da299f395b9e 544 /* ========== PORT definition for TC0 peripheral ========== */
mbed_official 18:da299f395b9e 545 #define PIN_PA22E_TC0_WO0 22L /**< \brief TC0 signal: WO0 on PA22 mux E */
mbed_official 18:da299f395b9e 546 #define MUX_PA22E_TC0_WO0 4L
mbed_official 18:da299f395b9e 547 #define PINMUX_PA22E_TC0_WO0 ((PIN_PA22E_TC0_WO0 << 16) | MUX_PA22E_TC0_WO0)
mbed_official 18:da299f395b9e 548 #define PORT_PA22E_TC0_WO0 (1ul << 22)
mbed_official 18:da299f395b9e 549 #define PIN_PA23E_TC0_WO1 23L /**< \brief TC0 signal: WO1 on PA23 mux E */
mbed_official 18:da299f395b9e 550 #define MUX_PA23E_TC0_WO1 4L
mbed_official 18:da299f395b9e 551 #define PINMUX_PA23E_TC0_WO1 ((PIN_PA23E_TC0_WO1 << 16) | MUX_PA23E_TC0_WO1)
mbed_official 18:da299f395b9e 552 #define PORT_PA23E_TC0_WO1 (1ul << 23)
mbed_official 18:da299f395b9e 553 /* ========== PORT definition for TC1 peripheral ========== */
mbed_official 18:da299f395b9e 554 #define PIN_PA24E_TC1_WO0 24L /**< \brief TC1 signal: WO0 on PA24 mux E */
mbed_official 18:da299f395b9e 555 #define MUX_PA24E_TC1_WO0 4L
mbed_official 18:da299f395b9e 556 #define PINMUX_PA24E_TC1_WO0 ((PIN_PA24E_TC1_WO0 << 16) | MUX_PA24E_TC1_WO0)
mbed_official 18:da299f395b9e 557 #define PORT_PA24E_TC1_WO0 (1ul << 24)
mbed_official 18:da299f395b9e 558 #define PIN_PA25E_TC1_WO1 25L /**< \brief TC1 signal: WO1 on PA25 mux E */
mbed_official 18:da299f395b9e 559 #define MUX_PA25E_TC1_WO1 4L
mbed_official 18:da299f395b9e 560 #define PINMUX_PA25E_TC1_WO1 ((PIN_PA25E_TC1_WO1 << 16) | MUX_PA25E_TC1_WO1)
mbed_official 18:da299f395b9e 561 #define PORT_PA25E_TC1_WO1 (1ul << 25)
mbed_official 18:da299f395b9e 562 /* ========== PORT definition for DAC peripheral ========== */
mbed_official 18:da299f395b9e 563 #define PIN_PA02B_DAC_VOUT0 2L /**< \brief DAC signal: VOUT0 on PA02 mux B */
mbed_official 18:da299f395b9e 564 #define MUX_PA02B_DAC_VOUT0 1L
mbed_official 18:da299f395b9e 565 #define PINMUX_PA02B_DAC_VOUT0 ((PIN_PA02B_DAC_VOUT0 << 16) | MUX_PA02B_DAC_VOUT0)
mbed_official 18:da299f395b9e 566 #define PORT_PA02B_DAC_VOUT0 (1ul << 2)
mbed_official 18:da299f395b9e 567 #define PIN_PA05B_DAC_VOUT1 5L /**< \brief DAC signal: VOUT1 on PA05 mux B */
mbed_official 18:da299f395b9e 568 #define MUX_PA05B_DAC_VOUT1 1L
mbed_official 18:da299f395b9e 569 #define PINMUX_PA05B_DAC_VOUT1 ((PIN_PA05B_DAC_VOUT1 << 16) | MUX_PA05B_DAC_VOUT1)
mbed_official 18:da299f395b9e 570 #define PORT_PA05B_DAC_VOUT1 (1ul << 5)
mbed_official 18:da299f395b9e 571 #define PIN_PA03B_DAC_VREFP 3L /**< \brief DAC signal: VREFP on PA03 mux B */
mbed_official 18:da299f395b9e 572 #define MUX_PA03B_DAC_VREFP 1L
mbed_official 18:da299f395b9e 573 #define PINMUX_PA03B_DAC_VREFP ((PIN_PA03B_DAC_VREFP << 16) | MUX_PA03B_DAC_VREFP)
mbed_official 18:da299f395b9e 574 #define PORT_PA03B_DAC_VREFP (1ul << 3)
mbed_official 18:da299f395b9e 575 /* ========== PORT definition for TC4 peripheral ========== */
mbed_official 18:da299f395b9e 576 #define PIN_PA18E_TC4_WO0 18L /**< \brief TC4 signal: WO0 on PA18 mux E */
mbed_official 18:da299f395b9e 577 #define MUX_PA18E_TC4_WO0 4L
mbed_official 18:da299f395b9e 578 #define PINMUX_PA18E_TC4_WO0 ((PIN_PA18E_TC4_WO0 << 16) | MUX_PA18E_TC4_WO0)
mbed_official 18:da299f395b9e 579 #define PORT_PA18E_TC4_WO0 (1ul << 18)
mbed_official 18:da299f395b9e 580 #define PIN_PA14E_TC4_WO0 14L /**< \brief TC4 signal: WO0 on PA14 mux E */
mbed_official 18:da299f395b9e 581 #define MUX_PA14E_TC4_WO0 4L
mbed_official 18:da299f395b9e 582 #define PINMUX_PA14E_TC4_WO0 ((PIN_PA14E_TC4_WO0 << 16) | MUX_PA14E_TC4_WO0)
mbed_official 18:da299f395b9e 583 #define PORT_PA14E_TC4_WO0 (1ul << 14)
mbed_official 18:da299f395b9e 584 #define PIN_PA19E_TC4_WO1 19L /**< \brief TC4 signal: WO1 on PA19 mux E */
mbed_official 18:da299f395b9e 585 #define MUX_PA19E_TC4_WO1 4L
mbed_official 18:da299f395b9e 586 #define PINMUX_PA19E_TC4_WO1 ((PIN_PA19E_TC4_WO1 << 16) | MUX_PA19E_TC4_WO1)
mbed_official 18:da299f395b9e 587 #define PORT_PA19E_TC4_WO1 (1ul << 19)
mbed_official 18:da299f395b9e 588 #define PIN_PA15E_TC4_WO1 15L /**< \brief TC4 signal: WO1 on PA15 mux E */
mbed_official 18:da299f395b9e 589 #define MUX_PA15E_TC4_WO1 4L
mbed_official 18:da299f395b9e 590 #define PINMUX_PA15E_TC4_WO1 ((PIN_PA15E_TC4_WO1 << 16) | MUX_PA15E_TC4_WO1)
mbed_official 18:da299f395b9e 591 #define PORT_PA15E_TC4_WO1 (1ul << 15)
mbed_official 18:da299f395b9e 592 /* ========== PORT definition for ADC peripheral ========== */
mbed_official 18:da299f395b9e 593 #define PIN_PA02B_ADC_AIN0 2L /**< \brief ADC signal: AIN0 on PA02 mux B */
mbed_official 18:da299f395b9e 594 #define MUX_PA02B_ADC_AIN0 1L
mbed_official 18:da299f395b9e 595 #define PINMUX_PA02B_ADC_AIN0 ((PIN_PA02B_ADC_AIN0 << 16) | MUX_PA02B_ADC_AIN0)
mbed_official 18:da299f395b9e 596 #define PORT_PA02B_ADC_AIN0 (1ul << 2)
mbed_official 18:da299f395b9e 597 #define PIN_PA03B_ADC_AIN1 3L /**< \brief ADC signal: AIN1 on PA03 mux B */
mbed_official 18:da299f395b9e 598 #define MUX_PA03B_ADC_AIN1 1L
mbed_official 18:da299f395b9e 599 #define PINMUX_PA03B_ADC_AIN1 ((PIN_PA03B_ADC_AIN1 << 16) | MUX_PA03B_ADC_AIN1)
mbed_official 18:da299f395b9e 600 #define PORT_PA03B_ADC_AIN1 (1ul << 3)
mbed_official 18:da299f395b9e 601 #define PIN_PA04B_ADC_AIN4 4L /**< \brief ADC signal: AIN4 on PA04 mux B */
mbed_official 18:da299f395b9e 602 #define MUX_PA04B_ADC_AIN4 1L
mbed_official 18:da299f395b9e 603 #define PINMUX_PA04B_ADC_AIN4 ((PIN_PA04B_ADC_AIN4 << 16) | MUX_PA04B_ADC_AIN4)
mbed_official 18:da299f395b9e 604 #define PORT_PA04B_ADC_AIN4 (1ul << 4)
mbed_official 18:da299f395b9e 605 #define PIN_PA05B_ADC_AIN5 5L /**< \brief ADC signal: AIN5 on PA05 mux B */
mbed_official 18:da299f395b9e 606 #define MUX_PA05B_ADC_AIN5 1L
mbed_official 18:da299f395b9e 607 #define PINMUX_PA05B_ADC_AIN5 ((PIN_PA05B_ADC_AIN5 << 16) | MUX_PA05B_ADC_AIN5)
mbed_official 18:da299f395b9e 608 #define PORT_PA05B_ADC_AIN5 (1ul << 5)
mbed_official 18:da299f395b9e 609 #define PIN_PA06B_ADC_AIN6 6L /**< \brief ADC signal: AIN6 on PA06 mux B */
mbed_official 18:da299f395b9e 610 #define MUX_PA06B_ADC_AIN6 1L
mbed_official 18:da299f395b9e 611 #define PINMUX_PA06B_ADC_AIN6 ((PIN_PA06B_ADC_AIN6 << 16) | MUX_PA06B_ADC_AIN6)
mbed_official 18:da299f395b9e 612 #define PORT_PA06B_ADC_AIN6 (1ul << 6)
mbed_official 18:da299f395b9e 613 #define PIN_PA07B_ADC_AIN7 7L /**< \brief ADC signal: AIN7 on PA07 mux B */
mbed_official 18:da299f395b9e 614 #define MUX_PA07B_ADC_AIN7 1L
mbed_official 18:da299f395b9e 615 #define PINMUX_PA07B_ADC_AIN7 ((PIN_PA07B_ADC_AIN7 << 16) | MUX_PA07B_ADC_AIN7)
mbed_official 18:da299f395b9e 616 #define PORT_PA07B_ADC_AIN7 (1ul << 7)
mbed_official 18:da299f395b9e 617 #define PIN_PA08B_ADC_AIN16 8L /**< \brief ADC signal: AIN16 on PA08 mux B */
mbed_official 18:da299f395b9e 618 #define MUX_PA08B_ADC_AIN16 1L
mbed_official 18:da299f395b9e 619 #define PINMUX_PA08B_ADC_AIN16 ((PIN_PA08B_ADC_AIN16 << 16) | MUX_PA08B_ADC_AIN16)
mbed_official 18:da299f395b9e 620 #define PORT_PA08B_ADC_AIN16 (1ul << 8)
mbed_official 18:da299f395b9e 621 #define PIN_PA09B_ADC_AIN17 9L /**< \brief ADC signal: AIN17 on PA09 mux B */
mbed_official 18:da299f395b9e 622 #define MUX_PA09B_ADC_AIN17 1L
mbed_official 18:da299f395b9e 623 #define PINMUX_PA09B_ADC_AIN17 ((PIN_PA09B_ADC_AIN17 << 16) | MUX_PA09B_ADC_AIN17)
mbed_official 18:da299f395b9e 624 #define PORT_PA09B_ADC_AIN17 (1ul << 9)
mbed_official 18:da299f395b9e 625 #define PIN_PA10B_ADC_AIN18 10L /**< \brief ADC signal: AIN18 on PA10 mux B */
mbed_official 18:da299f395b9e 626 #define MUX_PA10B_ADC_AIN18 1L
mbed_official 18:da299f395b9e 627 #define PINMUX_PA10B_ADC_AIN18 ((PIN_PA10B_ADC_AIN18 << 16) | MUX_PA10B_ADC_AIN18)
mbed_official 18:da299f395b9e 628 #define PORT_PA10B_ADC_AIN18 (1ul << 10)
mbed_official 18:da299f395b9e 629 #define PIN_PA11B_ADC_AIN19 11L /**< \brief ADC signal: AIN19 on PA11 mux B */
mbed_official 18:da299f395b9e 630 #define MUX_PA11B_ADC_AIN19 1L
mbed_official 18:da299f395b9e 631 #define PINMUX_PA11B_ADC_AIN19 ((PIN_PA11B_ADC_AIN19 << 16) | MUX_PA11B_ADC_AIN19)
mbed_official 18:da299f395b9e 632 #define PORT_PA11B_ADC_AIN19 (1ul << 11)
mbed_official 18:da299f395b9e 633 #define PIN_PA04B_ADC_VREFP 4L /**< \brief ADC signal: VREFP on PA04 mux B */
mbed_official 18:da299f395b9e 634 #define MUX_PA04B_ADC_VREFP 1L
mbed_official 18:da299f395b9e 635 #define PINMUX_PA04B_ADC_VREFP ((PIN_PA04B_ADC_VREFP << 16) | MUX_PA04B_ADC_VREFP)
mbed_official 18:da299f395b9e 636 #define PORT_PA04B_ADC_VREFP (1ul << 4)
mbed_official 18:da299f395b9e 637 /* ========== PORT definition for AC peripheral ========== */
mbed_official 18:da299f395b9e 638 #define PIN_PA04B_AC_AIN0 4L /**< \brief AC signal: AIN0 on PA04 mux B */
mbed_official 18:da299f395b9e 639 #define MUX_PA04B_AC_AIN0 1L
mbed_official 18:da299f395b9e 640 #define PINMUX_PA04B_AC_AIN0 ((PIN_PA04B_AC_AIN0 << 16) | MUX_PA04B_AC_AIN0)
mbed_official 18:da299f395b9e 641 #define PORT_PA04B_AC_AIN0 (1ul << 4)
mbed_official 18:da299f395b9e 642 #define PIN_PA05B_AC_AIN1 5L /**< \brief AC signal: AIN1 on PA05 mux B */
mbed_official 18:da299f395b9e 643 #define MUX_PA05B_AC_AIN1 1L
mbed_official 18:da299f395b9e 644 #define PINMUX_PA05B_AC_AIN1 ((PIN_PA05B_AC_AIN1 << 16) | MUX_PA05B_AC_AIN1)
mbed_official 18:da299f395b9e 645 #define PORT_PA05B_AC_AIN1 (1ul << 5)
mbed_official 18:da299f395b9e 646 #define PIN_PA06B_AC_AIN2 6L /**< \brief AC signal: AIN2 on PA06 mux B */
mbed_official 18:da299f395b9e 647 #define MUX_PA06B_AC_AIN2 1L
mbed_official 18:da299f395b9e 648 #define PINMUX_PA06B_AC_AIN2 ((PIN_PA06B_AC_AIN2 << 16) | MUX_PA06B_AC_AIN2)
mbed_official 18:da299f395b9e 649 #define PORT_PA06B_AC_AIN2 (1ul << 6)
mbed_official 18:da299f395b9e 650 #define PIN_PA07B_AC_AIN3 7L /**< \brief AC signal: AIN3 on PA07 mux B */
mbed_official 18:da299f395b9e 651 #define MUX_PA07B_AC_AIN3 1L
mbed_official 18:da299f395b9e 652 #define PINMUX_PA07B_AC_AIN3 ((PIN_PA07B_AC_AIN3 << 16) | MUX_PA07B_AC_AIN3)
mbed_official 18:da299f395b9e 653 #define PORT_PA07B_AC_AIN3 (1ul << 7)
mbed_official 18:da299f395b9e 654 #define PIN_PA18H_AC_CMP0 18L /**< \brief AC signal: CMP0 on PA18 mux H */
mbed_official 18:da299f395b9e 655 #define MUX_PA18H_AC_CMP0 7L
mbed_official 18:da299f395b9e 656 #define PINMUX_PA18H_AC_CMP0 ((PIN_PA18H_AC_CMP0 << 16) | MUX_PA18H_AC_CMP0)
mbed_official 18:da299f395b9e 657 #define PORT_PA18H_AC_CMP0 (1ul << 18)
mbed_official 18:da299f395b9e 658 #define PIN_PA19H_AC_CMP1 19L /**< \brief AC signal: CMP1 on PA19 mux H */
mbed_official 18:da299f395b9e 659 #define MUX_PA19H_AC_CMP1 7L
mbed_official 18:da299f395b9e 660 #define PINMUX_PA19H_AC_CMP1 ((PIN_PA19H_AC_CMP1 << 16) | MUX_PA19H_AC_CMP1)
mbed_official 18:da299f395b9e 661 #define PORT_PA19H_AC_CMP1 (1ul << 19)
mbed_official 18:da299f395b9e 662 /* ========== PORT definition for OPAMP peripheral ========== */
mbed_official 18:da299f395b9e 663 #define PIN_PA02B_OPAMP_OANEG0 2L /**< \brief OPAMP signal: OANEG0 on PA02 mux B */
mbed_official 18:da299f395b9e 664 #define MUX_PA02B_OPAMP_OANEG0 1L
mbed_official 18:da299f395b9e 665 #define PINMUX_PA02B_OPAMP_OANEG0 ((PIN_PA02B_OPAMP_OANEG0 << 16) | MUX_PA02B_OPAMP_OANEG0)
mbed_official 18:da299f395b9e 666 #define PORT_PA02B_OPAMP_OANEG0 (1ul << 2)
mbed_official 18:da299f395b9e 667 #define PIN_PA07B_OPAMP_OAOUT0 7L /**< \brief OPAMP signal: OAOUT0 on PA07 mux B */
mbed_official 18:da299f395b9e 668 #define MUX_PA07B_OPAMP_OAOUT0 1L
mbed_official 18:da299f395b9e 669 #define PINMUX_PA07B_OPAMP_OAOUT0 ((PIN_PA07B_OPAMP_OAOUT0 << 16) | MUX_PA07B_OPAMP_OAOUT0)
mbed_official 18:da299f395b9e 670 #define PORT_PA07B_OPAMP_OAOUT0 (1ul << 7)
mbed_official 18:da299f395b9e 671 #define PIN_PA04B_OPAMP_OAOUT2 4L /**< \brief OPAMP signal: OAOUT2 on PA04 mux B */
mbed_official 18:da299f395b9e 672 #define MUX_PA04B_OPAMP_OAOUT2 1L
mbed_official 18:da299f395b9e 673 #define PINMUX_PA04B_OPAMP_OAOUT2 ((PIN_PA04B_OPAMP_OAOUT2 << 16) | MUX_PA04B_OPAMP_OAOUT2)
mbed_official 18:da299f395b9e 674 #define PORT_PA04B_OPAMP_OAOUT2 (1ul << 4)
mbed_official 18:da299f395b9e 675 #define PIN_PA06B_OPAMP_OAPOS0 6L /**< \brief OPAMP signal: OAPOS0 on PA06 mux B */
mbed_official 18:da299f395b9e 676 #define MUX_PA06B_OPAMP_OAPOS0 1L
mbed_official 18:da299f395b9e 677 #define PINMUX_PA06B_OPAMP_OAPOS0 ((PIN_PA06B_OPAMP_OAPOS0 << 16) | MUX_PA06B_OPAMP_OAPOS0)
mbed_official 18:da299f395b9e 678 #define PORT_PA06B_OPAMP_OAPOS0 (1ul << 6)
mbed_official 18:da299f395b9e 679 #define PIN_PA05B_OPAMP_OAPOS2 5L /**< \brief OPAMP signal: OAPOS2 on PA05 mux B */
mbed_official 18:da299f395b9e 680 #define MUX_PA05B_OPAMP_OAPOS2 1L
mbed_official 18:da299f395b9e 681 #define PINMUX_PA05B_OPAMP_OAPOS2 ((PIN_PA05B_OPAMP_OAPOS2 << 16) | MUX_PA05B_OPAMP_OAPOS2)
mbed_official 18:da299f395b9e 682 #define PORT_PA05B_OPAMP_OAPOS2 (1ul << 5)
mbed_official 18:da299f395b9e 683 /* ========== PORT definition for CCL peripheral ========== */
mbed_official 18:da299f395b9e 684 #define PIN_PA04I_CCL_IN0 4L /**< \brief CCL signal: IN0 on PA04 mux I */
mbed_official 18:da299f395b9e 685 #define MUX_PA04I_CCL_IN0 8L
mbed_official 18:da299f395b9e 686 #define PINMUX_PA04I_CCL_IN0 ((PIN_PA04I_CCL_IN0 << 16) | MUX_PA04I_CCL_IN0)
mbed_official 18:da299f395b9e 687 #define PORT_PA04I_CCL_IN0 (1ul << 4)
mbed_official 18:da299f395b9e 688 #define PIN_PA16I_CCL_IN0 16L /**< \brief CCL signal: IN0 on PA16 mux I */
mbed_official 18:da299f395b9e 689 #define MUX_PA16I_CCL_IN0 8L
mbed_official 18:da299f395b9e 690 #define PINMUX_PA16I_CCL_IN0 ((PIN_PA16I_CCL_IN0 << 16) | MUX_PA16I_CCL_IN0)
mbed_official 18:da299f395b9e 691 #define PORT_PA16I_CCL_IN0 (1ul << 16)
mbed_official 18:da299f395b9e 692 #define PIN_PA05I_CCL_IN1 5L /**< \brief CCL signal: IN1 on PA05 mux I */
mbed_official 18:da299f395b9e 693 #define MUX_PA05I_CCL_IN1 8L
mbed_official 18:da299f395b9e 694 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
mbed_official 18:da299f395b9e 695 #define PORT_PA05I_CCL_IN1 (1ul << 5)
mbed_official 18:da299f395b9e 696 #define PIN_PA17I_CCL_IN1 17L /**< \brief CCL signal: IN1 on PA17 mux I */
mbed_official 18:da299f395b9e 697 #define MUX_PA17I_CCL_IN1 8L
mbed_official 18:da299f395b9e 698 #define PINMUX_PA17I_CCL_IN1 ((PIN_PA17I_CCL_IN1 << 16) | MUX_PA17I_CCL_IN1)
mbed_official 18:da299f395b9e 699 #define PORT_PA17I_CCL_IN1 (1ul << 17)
mbed_official 18:da299f395b9e 700 #define PIN_PA06I_CCL_IN2 6L /**< \brief CCL signal: IN2 on PA06 mux I */
mbed_official 18:da299f395b9e 701 #define MUX_PA06I_CCL_IN2 8L
mbed_official 18:da299f395b9e 702 #define PINMUX_PA06I_CCL_IN2 ((PIN_PA06I_CCL_IN2 << 16) | MUX_PA06I_CCL_IN2)
mbed_official 18:da299f395b9e 703 #define PORT_PA06I_CCL_IN2 (1ul << 6)
mbed_official 18:da299f395b9e 704 #define PIN_PA18I_CCL_IN2 18L /**< \brief CCL signal: IN2 on PA18 mux I */
mbed_official 18:da299f395b9e 705 #define MUX_PA18I_CCL_IN2 8L
mbed_official 18:da299f395b9e 706 #define PINMUX_PA18I_CCL_IN2 ((PIN_PA18I_CCL_IN2 << 16) | MUX_PA18I_CCL_IN2)
mbed_official 18:da299f395b9e 707 #define PORT_PA18I_CCL_IN2 (1ul << 18)
mbed_official 18:da299f395b9e 708 #define PIN_PA08I_CCL_IN3 8L /**< \brief CCL signal: IN3 on PA08 mux I */
mbed_official 18:da299f395b9e 709 #define MUX_PA08I_CCL_IN3 8L
mbed_official 18:da299f395b9e 710 #define PINMUX_PA08I_CCL_IN3 ((PIN_PA08I_CCL_IN3 << 16) | MUX_PA08I_CCL_IN3)
mbed_official 18:da299f395b9e 711 #define PORT_PA08I_CCL_IN3 (1ul << 8)
mbed_official 18:da299f395b9e 712 #define PIN_PA30I_CCL_IN3 30L /**< \brief CCL signal: IN3 on PA30 mux I */
mbed_official 18:da299f395b9e 713 #define MUX_PA30I_CCL_IN3 8L
mbed_official 18:da299f395b9e 714 #define PINMUX_PA30I_CCL_IN3 ((PIN_PA30I_CCL_IN3 << 16) | MUX_PA30I_CCL_IN3)
mbed_official 18:da299f395b9e 715 #define PORT_PA30I_CCL_IN3 (1ul << 30)
mbed_official 18:da299f395b9e 716 #define PIN_PA09I_CCL_IN4 9L /**< \brief CCL signal: IN4 on PA09 mux I */
mbed_official 18:da299f395b9e 717 #define MUX_PA09I_CCL_IN4 8L
mbed_official 18:da299f395b9e 718 #define PINMUX_PA09I_CCL_IN4 ((PIN_PA09I_CCL_IN4 << 16) | MUX_PA09I_CCL_IN4)
mbed_official 18:da299f395b9e 719 #define PORT_PA09I_CCL_IN4 (1ul << 9)
mbed_official 18:da299f395b9e 720 #define PIN_PA10I_CCL_IN5 10L /**< \brief CCL signal: IN5 on PA10 mux I */
mbed_official 18:da299f395b9e 721 #define MUX_PA10I_CCL_IN5 8L
mbed_official 18:da299f395b9e 722 #define PINMUX_PA10I_CCL_IN5 ((PIN_PA10I_CCL_IN5 << 16) | MUX_PA10I_CCL_IN5)
mbed_official 18:da299f395b9e 723 #define PORT_PA10I_CCL_IN5 (1ul << 10)
mbed_official 18:da299f395b9e 724 #define PIN_PA22I_CCL_IN6 22L /**< \brief CCL signal: IN6 on PA22 mux I */
mbed_official 18:da299f395b9e 725 #define MUX_PA22I_CCL_IN6 8L
mbed_official 18:da299f395b9e 726 #define PINMUX_PA22I_CCL_IN6 ((PIN_PA22I_CCL_IN6 << 16) | MUX_PA22I_CCL_IN6)
mbed_official 18:da299f395b9e 727 #define PORT_PA22I_CCL_IN6 (1ul << 22)
mbed_official 18:da299f395b9e 728 #define PIN_PA23I_CCL_IN7 23L /**< \brief CCL signal: IN7 on PA23 mux I */
mbed_official 18:da299f395b9e 729 #define MUX_PA23I_CCL_IN7 8L
mbed_official 18:da299f395b9e 730 #define PINMUX_PA23I_CCL_IN7 ((PIN_PA23I_CCL_IN7 << 16) | MUX_PA23I_CCL_IN7)
mbed_official 18:da299f395b9e 731 #define PORT_PA23I_CCL_IN7 (1ul << 23)
mbed_official 18:da299f395b9e 732 #define PIN_PA24I_CCL_IN8 24L /**< \brief CCL signal: IN8 on PA24 mux I */
mbed_official 18:da299f395b9e 733 #define MUX_PA24I_CCL_IN8 8L
mbed_official 18:da299f395b9e 734 #define PINMUX_PA24I_CCL_IN8 ((PIN_PA24I_CCL_IN8 << 16) | MUX_PA24I_CCL_IN8)
mbed_official 18:da299f395b9e 735 #define PORT_PA24I_CCL_IN8 (1ul << 24)
mbed_official 18:da299f395b9e 736 #define PIN_PA07I_CCL_OUT0 7L /**< \brief CCL signal: OUT0 on PA07 mux I */
mbed_official 18:da299f395b9e 737 #define MUX_PA07I_CCL_OUT0 8L
mbed_official 18:da299f395b9e 738 #define PINMUX_PA07I_CCL_OUT0 ((PIN_PA07I_CCL_OUT0 << 16) | MUX_PA07I_CCL_OUT0)
mbed_official 18:da299f395b9e 739 #define PORT_PA07I_CCL_OUT0 (1ul << 7)
mbed_official 18:da299f395b9e 740 #define PIN_PA19I_CCL_OUT0 19L /**< \brief CCL signal: OUT0 on PA19 mux I */
mbed_official 18:da299f395b9e 741 #define MUX_PA19I_CCL_OUT0 8L
mbed_official 18:da299f395b9e 742 #define PINMUX_PA19I_CCL_OUT0 ((PIN_PA19I_CCL_OUT0 << 16) | MUX_PA19I_CCL_OUT0)
mbed_official 18:da299f395b9e 743 #define PORT_PA19I_CCL_OUT0 (1ul << 19)
mbed_official 18:da299f395b9e 744 #define PIN_PA11I_CCL_OUT1 11L /**< \brief CCL signal: OUT1 on PA11 mux I */
mbed_official 18:da299f395b9e 745 #define MUX_PA11I_CCL_OUT1 8L
mbed_official 18:da299f395b9e 746 #define PINMUX_PA11I_CCL_OUT1 ((PIN_PA11I_CCL_OUT1 << 16) | MUX_PA11I_CCL_OUT1)
mbed_official 18:da299f395b9e 747 #define PORT_PA11I_CCL_OUT1 (1ul << 11)
mbed_official 18:da299f395b9e 748 #define PIN_PA31I_CCL_OUT1 31L /**< \brief CCL signal: OUT1 on PA31 mux I */
mbed_official 18:da299f395b9e 749 #define MUX_PA31I_CCL_OUT1 8L
mbed_official 18:da299f395b9e 750 #define PINMUX_PA31I_CCL_OUT1 ((PIN_PA31I_CCL_OUT1 << 16) | MUX_PA31I_CCL_OUT1)
mbed_official 18:da299f395b9e 751 #define PORT_PA31I_CCL_OUT1 (1ul << 31)
mbed_official 18:da299f395b9e 752 #define PIN_PA25I_CCL_OUT2 25L /**< \brief CCL signal: OUT2 on PA25 mux I */
mbed_official 18:da299f395b9e 753 #define MUX_PA25I_CCL_OUT2 8L
mbed_official 18:da299f395b9e 754 #define PINMUX_PA25I_CCL_OUT2 ((PIN_PA25I_CCL_OUT2 << 16) | MUX_PA25I_CCL_OUT2)
mbed_official 18:da299f395b9e 755 #define PORT_PA25I_CCL_OUT2 (1ul << 25)
mbed_official 18:da299f395b9e 756
mbed_official 18:da299f395b9e 757 #endif /* _SAML21E16A_PIO_ */