Important changes to repositories hosted on mbed.com
Mbed hosted mercurial repositories are deprecated and are due to be permanently deleted in July 2026.
To keep a copy of this software download the repository Zip archive or clone locally using Mercurial.
It is also possible to export all your personal repositories from the account settings page.
Dependents: Nucleo_L432KC_Quadrature_Decoder_with_ADC_and_DAC
Fork of mbed-dev by
targets/cmsis/TARGET_STM/TARGET_STM32L4/TARGET_NUCLEO_L476RG/TOOLCHAIN_GCC_ARM/startup_stm32l476xx.s@144:ef7eb2e8f9f7, 2016-09-02 (annotated)
- Committer:
- <>
- Date:
- Fri Sep 02 15:07:44 2016 +0100
- Revision:
- 144:ef7eb2e8f9f7
- Parent:
- 0:9b334a45a8ff
This updates the lib to the mbed lib v125
Who changed what in which revision?
| User | Revision | Line number | New contents of line |
|---|---|---|---|
| <> | 144:ef7eb2e8f9f7 | 1 | /** |
| <> | 144:ef7eb2e8f9f7 | 2 | ****************************************************************************** |
| <> | 144:ef7eb2e8f9f7 | 3 | * @file startup_stm32l476xx.s |
| <> | 144:ef7eb2e8f9f7 | 4 | * @author MCD Application Team |
| <> | 144:ef7eb2e8f9f7 | 5 | * @version V1.1.1 |
| <> | 144:ef7eb2e8f9f7 | 6 | * @date 29-April-2016 |
| <> | 144:ef7eb2e8f9f7 | 7 | * @brief STM32L476xx devices vector table GCC toolchain. |
| <> | 144:ef7eb2e8f9f7 | 8 | * This module performs: |
| <> | 144:ef7eb2e8f9f7 | 9 | * - Set the initial SP |
| <> | 144:ef7eb2e8f9f7 | 10 | * - Set the initial PC == Reset_Handler, |
| <> | 144:ef7eb2e8f9f7 | 11 | * - Set the vector table entries with the exceptions ISR address, |
| <> | 144:ef7eb2e8f9f7 | 12 | * - Configure the clock system |
| <> | 144:ef7eb2e8f9f7 | 13 | * - Branches to main in the C library (which eventually |
| <> | 144:ef7eb2e8f9f7 | 14 | * calls main()). |
| <> | 144:ef7eb2e8f9f7 | 15 | * After Reset the Cortex-M4 processor is in Thread mode, |
| <> | 144:ef7eb2e8f9f7 | 16 | * priority is Privileged, and the Stack is set to Main. |
| <> | 144:ef7eb2e8f9f7 | 17 | ****************************************************************************** |
| <> | 144:ef7eb2e8f9f7 | 18 | * @attention |
| <> | 144:ef7eb2e8f9f7 | 19 | * |
| <> | 144:ef7eb2e8f9f7 | 20 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
| <> | 144:ef7eb2e8f9f7 | 21 | * |
| <> | 144:ef7eb2e8f9f7 | 22 | * Redistribution and use in source and binary forms, with or without modification, |
| <> | 144:ef7eb2e8f9f7 | 23 | * are permitted provided that the following conditions are met: |
| <> | 144:ef7eb2e8f9f7 | 24 | * 1. Redistributions of source code must retain the above copyright notice, |
| <> | 144:ef7eb2e8f9f7 | 25 | * this list of conditions and the following disclaimer. |
| <> | 144:ef7eb2e8f9f7 | 26 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
| <> | 144:ef7eb2e8f9f7 | 27 | * this list of conditions and the following disclaimer in the documentation |
| <> | 144:ef7eb2e8f9f7 | 28 | * and/or other materials provided with the distribution. |
| <> | 144:ef7eb2e8f9f7 | 29 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
| <> | 144:ef7eb2e8f9f7 | 30 | * may be used to endorse or promote products derived from this software |
| <> | 144:ef7eb2e8f9f7 | 31 | * without specific prior written permission. |
| <> | 144:ef7eb2e8f9f7 | 32 | * |
| <> | 144:ef7eb2e8f9f7 | 33 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| <> | 144:ef7eb2e8f9f7 | 34 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| <> | 144:ef7eb2e8f9f7 | 35 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
| <> | 144:ef7eb2e8f9f7 | 36 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
| <> | 144:ef7eb2e8f9f7 | 37 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
| <> | 144:ef7eb2e8f9f7 | 38 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
| <> | 144:ef7eb2e8f9f7 | 39 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
| <> | 144:ef7eb2e8f9f7 | 40 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
| <> | 144:ef7eb2e8f9f7 | 41 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| <> | 144:ef7eb2e8f9f7 | 42 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| <> | 144:ef7eb2e8f9f7 | 43 | * |
| <> | 144:ef7eb2e8f9f7 | 44 | ****************************************************************************** |
| <> | 144:ef7eb2e8f9f7 | 45 | */ |
| <> | 144:ef7eb2e8f9f7 | 46 | |
| <> | 144:ef7eb2e8f9f7 | 47 | .syntax unified |
| <> | 144:ef7eb2e8f9f7 | 48 | .cpu cortex-m4 |
| <> | 144:ef7eb2e8f9f7 | 49 | .fpu softvfp |
| <> | 144:ef7eb2e8f9f7 | 50 | .thumb |
| <> | 144:ef7eb2e8f9f7 | 51 | |
| <> | 144:ef7eb2e8f9f7 | 52 | .global g_pfnVectors |
| <> | 144:ef7eb2e8f9f7 | 53 | .global Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 54 | |
| <> | 144:ef7eb2e8f9f7 | 55 | /* start address for the initialization values of the .data section. |
| <> | 144:ef7eb2e8f9f7 | 56 | defined in linker script */ |
| <> | 144:ef7eb2e8f9f7 | 57 | .word _sidata |
| <> | 144:ef7eb2e8f9f7 | 58 | /* start address for the .data section. defined in linker script */ |
| <> | 144:ef7eb2e8f9f7 | 59 | .word _sdata |
| <> | 144:ef7eb2e8f9f7 | 60 | /* end address for the .data section. defined in linker script */ |
| <> | 144:ef7eb2e8f9f7 | 61 | .word _edata |
| <> | 144:ef7eb2e8f9f7 | 62 | /* start address for the .bss section. defined in linker script */ |
| <> | 144:ef7eb2e8f9f7 | 63 | .word _sbss |
| <> | 144:ef7eb2e8f9f7 | 64 | /* end address for the .bss section. defined in linker script */ |
| <> | 144:ef7eb2e8f9f7 | 65 | .word _ebss |
| <> | 144:ef7eb2e8f9f7 | 66 | |
| <> | 144:ef7eb2e8f9f7 | 67 | .equ BootRAM, 0xF1E0F85F |
| <> | 144:ef7eb2e8f9f7 | 68 | /** |
| <> | 144:ef7eb2e8f9f7 | 69 | * @brief This is the code that gets called when the processor first |
| <> | 144:ef7eb2e8f9f7 | 70 | * starts execution following a reset event. Only the absolutely |
| <> | 144:ef7eb2e8f9f7 | 71 | * necessary set is performed, after which the application |
| <> | 144:ef7eb2e8f9f7 | 72 | * supplied main() routine is called. |
| <> | 144:ef7eb2e8f9f7 | 73 | * @param None |
| <> | 144:ef7eb2e8f9f7 | 74 | * @retval : None |
| <> | 144:ef7eb2e8f9f7 | 75 | */ |
| <> | 144:ef7eb2e8f9f7 | 76 | |
| <> | 144:ef7eb2e8f9f7 | 77 | .section .text.Reset_Handler |
| <> | 144:ef7eb2e8f9f7 | 78 | .weak Reset_Handler |
| <> | 144:ef7eb2e8f9f7 | 79 | .type Reset_Handler, %function |
| <> | 144:ef7eb2e8f9f7 | 80 | Reset_Handler: |
| <> | 144:ef7eb2e8f9f7 | 81 | ldr sp, =_estack /* Atollic update: set stack pointer */ |
| <> | 144:ef7eb2e8f9f7 | 82 | |
| <> | 144:ef7eb2e8f9f7 | 83 | /* Copy the data segment initializers from flash to SRAM */ |
| <> | 144:ef7eb2e8f9f7 | 84 | movs r1, #0 |
| <> | 144:ef7eb2e8f9f7 | 85 | b LoopCopyDataInit |
| <> | 144:ef7eb2e8f9f7 | 86 | |
| <> | 144:ef7eb2e8f9f7 | 87 | CopyDataInit: |
| <> | 144:ef7eb2e8f9f7 | 88 | ldr r3, =_sidata |
| <> | 144:ef7eb2e8f9f7 | 89 | ldr r3, [r3, r1] |
| <> | 144:ef7eb2e8f9f7 | 90 | str r3, [r0, r1] |
| <> | 144:ef7eb2e8f9f7 | 91 | adds r1, r1, #4 |
| <> | 144:ef7eb2e8f9f7 | 92 | |
| <> | 144:ef7eb2e8f9f7 | 93 | LoopCopyDataInit: |
| <> | 144:ef7eb2e8f9f7 | 94 | ldr r0, =_sdata |
| <> | 144:ef7eb2e8f9f7 | 95 | ldr r3, =_edata |
| <> | 144:ef7eb2e8f9f7 | 96 | adds r2, r0, r1 |
| <> | 144:ef7eb2e8f9f7 | 97 | cmp r2, r3 |
| <> | 144:ef7eb2e8f9f7 | 98 | bcc CopyDataInit |
| <> | 144:ef7eb2e8f9f7 | 99 | ldr r2, =_sbss |
| <> | 144:ef7eb2e8f9f7 | 100 | b LoopFillZerobss |
| <> | 144:ef7eb2e8f9f7 | 101 | /* Zero fill the bss segment. */ |
| <> | 144:ef7eb2e8f9f7 | 102 | FillZerobss: |
| <> | 144:ef7eb2e8f9f7 | 103 | movs r3, #0 |
| <> | 144:ef7eb2e8f9f7 | 104 | str r3, [r2], #4 |
| <> | 144:ef7eb2e8f9f7 | 105 | |
| <> | 144:ef7eb2e8f9f7 | 106 | LoopFillZerobss: |
| <> | 144:ef7eb2e8f9f7 | 107 | ldr r3, = _ebss |
| <> | 144:ef7eb2e8f9f7 | 108 | cmp r2, r3 |
| <> | 144:ef7eb2e8f9f7 | 109 | bcc FillZerobss |
| <> | 144:ef7eb2e8f9f7 | 110 | |
| <> | 144:ef7eb2e8f9f7 | 111 | /* Call the clock system intitialization function.*/ |
| <> | 144:ef7eb2e8f9f7 | 112 | bl SystemInit |
| <> | 144:ef7eb2e8f9f7 | 113 | /* Call static constructors */ |
| <> | 144:ef7eb2e8f9f7 | 114 | //bl __libc_init_array |
| <> | 144:ef7eb2e8f9f7 | 115 | /* Call the application's entry point.*/ |
| <> | 144:ef7eb2e8f9f7 | 116 | //bl main |
| <> | 144:ef7eb2e8f9f7 | 117 | // Calling the crt0 'cold-start' entry point. There __libc_init_array is called |
| <> | 144:ef7eb2e8f9f7 | 118 | // and when existing hardware_init_hook() and software_init_hook() before |
| <> | 144:ef7eb2e8f9f7 | 119 | // starting main(). software_init_hook() is available and has to be called due |
| <> | 144:ef7eb2e8f9f7 | 120 | // to initializsation when using rtos. |
| <> | 144:ef7eb2e8f9f7 | 121 | bl _start |
| <> | 144:ef7eb2e8f9f7 | 122 | bx lr |
| <> | 144:ef7eb2e8f9f7 | 123 | .size Reset_Handler, .-Reset_Handler |
| <> | 144:ef7eb2e8f9f7 | 124 | |
| <> | 144:ef7eb2e8f9f7 | 125 | /** |
| <> | 144:ef7eb2e8f9f7 | 126 | * @brief This is the code that gets called when the processor receives an |
| <> | 144:ef7eb2e8f9f7 | 127 | * unexpected interrupt. This simply enters an infinite loop, preserving |
| <> | 144:ef7eb2e8f9f7 | 128 | * the system state for examination by a debugger. |
| <> | 144:ef7eb2e8f9f7 | 129 | * |
| <> | 144:ef7eb2e8f9f7 | 130 | * @param None |
| <> | 144:ef7eb2e8f9f7 | 131 | * @retval : None |
| <> | 144:ef7eb2e8f9f7 | 132 | */ |
| <> | 144:ef7eb2e8f9f7 | 133 | .section .text.Default_Handler,"ax",%progbits |
| <> | 144:ef7eb2e8f9f7 | 134 | Default_Handler: |
| <> | 144:ef7eb2e8f9f7 | 135 | Infinite_Loop: |
| <> | 144:ef7eb2e8f9f7 | 136 | b Infinite_Loop |
| <> | 144:ef7eb2e8f9f7 | 137 | .size Default_Handler, .-Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 138 | /****************************************************************************** |
| <> | 144:ef7eb2e8f9f7 | 139 | * |
| <> | 144:ef7eb2e8f9f7 | 140 | * The minimal vector table for a Cortex-M4. Note that the proper constructs |
| <> | 144:ef7eb2e8f9f7 | 141 | * must be placed on this to ensure that it ends up at physical address |
| <> | 144:ef7eb2e8f9f7 | 142 | * 0x0000.0000. |
| <> | 144:ef7eb2e8f9f7 | 143 | * |
| <> | 144:ef7eb2e8f9f7 | 144 | ******************************************************************************/ |
| <> | 144:ef7eb2e8f9f7 | 145 | .section .isr_vector,"a",%progbits |
| <> | 144:ef7eb2e8f9f7 | 146 | .type g_pfnVectors, %object |
| <> | 144:ef7eb2e8f9f7 | 147 | .size g_pfnVectors, .-g_pfnVectors |
| <> | 144:ef7eb2e8f9f7 | 148 | |
| <> | 144:ef7eb2e8f9f7 | 149 | |
| <> | 144:ef7eb2e8f9f7 | 150 | g_pfnVectors: |
| <> | 144:ef7eb2e8f9f7 | 151 | .word _estack |
| <> | 144:ef7eb2e8f9f7 | 152 | .word Reset_Handler |
| <> | 144:ef7eb2e8f9f7 | 153 | .word NMI_Handler |
| <> | 144:ef7eb2e8f9f7 | 154 | .word HardFault_Handler |
| <> | 144:ef7eb2e8f9f7 | 155 | .word MemManage_Handler |
| <> | 144:ef7eb2e8f9f7 | 156 | .word BusFault_Handler |
| <> | 144:ef7eb2e8f9f7 | 157 | .word UsageFault_Handler |
| <> | 144:ef7eb2e8f9f7 | 158 | .word 0 |
| <> | 144:ef7eb2e8f9f7 | 159 | .word 0 |
| <> | 144:ef7eb2e8f9f7 | 160 | .word 0 |
| <> | 144:ef7eb2e8f9f7 | 161 | .word 0 |
| <> | 144:ef7eb2e8f9f7 | 162 | .word SVC_Handler |
| <> | 144:ef7eb2e8f9f7 | 163 | .word DebugMon_Handler |
| <> | 144:ef7eb2e8f9f7 | 164 | .word 0 |
| <> | 144:ef7eb2e8f9f7 | 165 | .word PendSV_Handler |
| <> | 144:ef7eb2e8f9f7 | 166 | .word SysTick_Handler |
| <> | 144:ef7eb2e8f9f7 | 167 | .word WWDG_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 168 | .word PVD_PVM_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 169 | .word TAMP_STAMP_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 170 | .word RTC_WKUP_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 171 | .word FLASH_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 172 | .word RCC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 173 | .word EXTI0_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 174 | .word EXTI1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 175 | .word EXTI2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 176 | .word EXTI3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 177 | .word EXTI4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 178 | .word DMA1_Channel1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 179 | .word DMA1_Channel2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 180 | .word DMA1_Channel3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 181 | .word DMA1_Channel4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 182 | .word DMA1_Channel5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 183 | .word DMA1_Channel6_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 184 | .word DMA1_Channel7_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 185 | .word ADC1_2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 186 | .word CAN1_TX_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 187 | .word CAN1_RX0_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 188 | .word CAN1_RX1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 189 | .word CAN1_SCE_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 190 | .word EXTI9_5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 191 | .word TIM1_BRK_TIM15_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 192 | .word TIM1_UP_TIM16_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 193 | .word TIM1_TRG_COM_TIM17_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 194 | .word TIM1_CC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 195 | .word TIM2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 196 | .word TIM3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 197 | .word TIM4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 198 | .word I2C1_EV_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 199 | .word I2C1_ER_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 200 | .word I2C2_EV_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 201 | .word I2C2_ER_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 202 | .word SPI1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 203 | .word SPI2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 204 | .word USART1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 205 | .word USART2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 206 | .word USART3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 207 | .word EXTI15_10_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 208 | .word RTC_Alarm_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 209 | .word DFSDM1_FLT3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 210 | .word TIM8_BRK_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 211 | .word TIM8_UP_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 212 | .word TIM8_TRG_COM_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 213 | .word TIM8_CC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 214 | .word ADC3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 215 | .word FMC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 216 | .word SDMMC1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 217 | .word TIM5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 218 | .word SPI3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 219 | .word UART4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 220 | .word UART5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 221 | .word TIM6_DAC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 222 | .word TIM7_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 223 | .word DMA2_Channel1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 224 | .word DMA2_Channel2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 225 | .word DMA2_Channel3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 226 | .word DMA2_Channel4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 227 | .word DMA2_Channel5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 228 | .word DFSDM1_FLT0_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 229 | .word DFSDM1_FLT1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 230 | .word DFSDM1_FLT2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 231 | .word COMP_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 232 | .word LPTIM1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 233 | .word LPTIM2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 234 | .word OTG_FS_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 235 | .word DMA2_Channel6_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 236 | .word DMA2_Channel7_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 237 | .word LPUART1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 238 | .word QUADSPI_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 239 | .word I2C3_EV_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 240 | .word I2C3_ER_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 241 | .word SAI1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 242 | .word SAI2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 243 | .word SWPMI1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 244 | .word TSC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 245 | .word LCD_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 246 | .word 0 |
| <> | 144:ef7eb2e8f9f7 | 247 | .word RNG_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 248 | .word FPU_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 249 | |
| <> | 144:ef7eb2e8f9f7 | 250 | |
| <> | 144:ef7eb2e8f9f7 | 251 | /******************************************************************************* |
| <> | 144:ef7eb2e8f9f7 | 252 | * |
| <> | 144:ef7eb2e8f9f7 | 253 | * Provide weak aliases for each Exception handler to the Default_Handler. |
| <> | 144:ef7eb2e8f9f7 | 254 | * As they are weak aliases, any function with the same name will override |
| <> | 144:ef7eb2e8f9f7 | 255 | * this definition. |
| <> | 144:ef7eb2e8f9f7 | 256 | * |
| <> | 144:ef7eb2e8f9f7 | 257 | *******************************************************************************/ |
| <> | 144:ef7eb2e8f9f7 | 258 | |
| <> | 144:ef7eb2e8f9f7 | 259 | .weak NMI_Handler |
| <> | 144:ef7eb2e8f9f7 | 260 | .thumb_set NMI_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 261 | |
| <> | 144:ef7eb2e8f9f7 | 262 | .weak HardFault_Handler |
| <> | 144:ef7eb2e8f9f7 | 263 | .thumb_set HardFault_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 264 | |
| <> | 144:ef7eb2e8f9f7 | 265 | .weak MemManage_Handler |
| <> | 144:ef7eb2e8f9f7 | 266 | .thumb_set MemManage_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 267 | |
| <> | 144:ef7eb2e8f9f7 | 268 | .weak BusFault_Handler |
| <> | 144:ef7eb2e8f9f7 | 269 | .thumb_set BusFault_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 270 | |
| <> | 144:ef7eb2e8f9f7 | 271 | .weak UsageFault_Handler |
| <> | 144:ef7eb2e8f9f7 | 272 | .thumb_set UsageFault_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 273 | |
| <> | 144:ef7eb2e8f9f7 | 274 | .weak SVC_Handler |
| <> | 144:ef7eb2e8f9f7 | 275 | .thumb_set SVC_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 276 | |
| <> | 144:ef7eb2e8f9f7 | 277 | .weak DebugMon_Handler |
| <> | 144:ef7eb2e8f9f7 | 278 | .thumb_set DebugMon_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 279 | |
| <> | 144:ef7eb2e8f9f7 | 280 | .weak PendSV_Handler |
| <> | 144:ef7eb2e8f9f7 | 281 | .thumb_set PendSV_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 282 | |
| <> | 144:ef7eb2e8f9f7 | 283 | .weak SysTick_Handler |
| <> | 144:ef7eb2e8f9f7 | 284 | .thumb_set SysTick_Handler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 285 | |
| <> | 144:ef7eb2e8f9f7 | 286 | .weak WWDG_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 287 | .thumb_set WWDG_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 288 | |
| <> | 144:ef7eb2e8f9f7 | 289 | .weak PVD_PVM_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 290 | .thumb_set PVD_PVM_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 291 | |
| <> | 144:ef7eb2e8f9f7 | 292 | .weak TAMP_STAMP_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 293 | .thumb_set TAMP_STAMP_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 294 | |
| <> | 144:ef7eb2e8f9f7 | 295 | .weak RTC_WKUP_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 296 | .thumb_set RTC_WKUP_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 297 | |
| <> | 144:ef7eb2e8f9f7 | 298 | .weak FLASH_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 299 | .thumb_set FLASH_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 300 | |
| <> | 144:ef7eb2e8f9f7 | 301 | .weak RCC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 302 | .thumb_set RCC_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 303 | |
| <> | 144:ef7eb2e8f9f7 | 304 | .weak EXTI0_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 305 | .thumb_set EXTI0_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 306 | |
| <> | 144:ef7eb2e8f9f7 | 307 | .weak EXTI1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 308 | .thumb_set EXTI1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 309 | |
| <> | 144:ef7eb2e8f9f7 | 310 | .weak EXTI2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 311 | .thumb_set EXTI2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 312 | |
| <> | 144:ef7eb2e8f9f7 | 313 | .weak EXTI3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 314 | .thumb_set EXTI3_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 315 | |
| <> | 144:ef7eb2e8f9f7 | 316 | .weak EXTI4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 317 | .thumb_set EXTI4_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 318 | |
| <> | 144:ef7eb2e8f9f7 | 319 | .weak DMA1_Channel1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 320 | .thumb_set DMA1_Channel1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 321 | |
| <> | 144:ef7eb2e8f9f7 | 322 | .weak DMA1_Channel2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 323 | .thumb_set DMA1_Channel2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 324 | |
| <> | 144:ef7eb2e8f9f7 | 325 | .weak DMA1_Channel3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 326 | .thumb_set DMA1_Channel3_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 327 | |
| <> | 144:ef7eb2e8f9f7 | 328 | .weak DMA1_Channel4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 329 | .thumb_set DMA1_Channel4_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 330 | |
| <> | 144:ef7eb2e8f9f7 | 331 | .weak DMA1_Channel5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 332 | .thumb_set DMA1_Channel5_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 333 | |
| <> | 144:ef7eb2e8f9f7 | 334 | .weak DMA1_Channel6_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 335 | .thumb_set DMA1_Channel6_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 336 | |
| <> | 144:ef7eb2e8f9f7 | 337 | .weak DMA1_Channel7_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 338 | .thumb_set DMA1_Channel7_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 339 | |
| <> | 144:ef7eb2e8f9f7 | 340 | .weak ADC1_2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 341 | .thumb_set ADC1_2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 342 | |
| <> | 144:ef7eb2e8f9f7 | 343 | .weak CAN1_TX_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 344 | .thumb_set CAN1_TX_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 345 | |
| <> | 144:ef7eb2e8f9f7 | 346 | .weak CAN1_RX0_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 347 | .thumb_set CAN1_RX0_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 348 | |
| <> | 144:ef7eb2e8f9f7 | 349 | .weak CAN1_RX1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 350 | .thumb_set CAN1_RX1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 351 | |
| <> | 144:ef7eb2e8f9f7 | 352 | .weak CAN1_SCE_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 353 | .thumb_set CAN1_SCE_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 354 | |
| <> | 144:ef7eb2e8f9f7 | 355 | .weak EXTI9_5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 356 | .thumb_set EXTI9_5_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 357 | |
| <> | 144:ef7eb2e8f9f7 | 358 | .weak TIM1_BRK_TIM15_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 359 | .thumb_set TIM1_BRK_TIM15_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 360 | |
| <> | 144:ef7eb2e8f9f7 | 361 | .weak TIM1_UP_TIM16_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 362 | .thumb_set TIM1_UP_TIM16_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 363 | |
| <> | 144:ef7eb2e8f9f7 | 364 | .weak TIM1_TRG_COM_TIM17_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 365 | .thumb_set TIM1_TRG_COM_TIM17_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 366 | |
| <> | 144:ef7eb2e8f9f7 | 367 | .weak TIM1_CC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 368 | .thumb_set TIM1_CC_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 369 | |
| <> | 144:ef7eb2e8f9f7 | 370 | .weak TIM2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 371 | .thumb_set TIM2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 372 | |
| <> | 144:ef7eb2e8f9f7 | 373 | .weak TIM3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 374 | .thumb_set TIM3_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 375 | |
| <> | 144:ef7eb2e8f9f7 | 376 | .weak TIM4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 377 | .thumb_set TIM4_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 378 | |
| <> | 144:ef7eb2e8f9f7 | 379 | .weak I2C1_EV_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 380 | .thumb_set I2C1_EV_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 381 | |
| <> | 144:ef7eb2e8f9f7 | 382 | .weak I2C1_ER_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 383 | .thumb_set I2C1_ER_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 384 | |
| <> | 144:ef7eb2e8f9f7 | 385 | .weak I2C2_EV_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 386 | .thumb_set I2C2_EV_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 387 | |
| <> | 144:ef7eb2e8f9f7 | 388 | .weak I2C2_ER_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 389 | .thumb_set I2C2_ER_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 390 | |
| <> | 144:ef7eb2e8f9f7 | 391 | .weak SPI1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 392 | .thumb_set SPI1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 393 | |
| <> | 144:ef7eb2e8f9f7 | 394 | .weak SPI2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 395 | .thumb_set SPI2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 396 | |
| <> | 144:ef7eb2e8f9f7 | 397 | .weak USART1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 398 | .thumb_set USART1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 399 | |
| <> | 144:ef7eb2e8f9f7 | 400 | .weak USART2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 401 | .thumb_set USART2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 402 | |
| <> | 144:ef7eb2e8f9f7 | 403 | .weak USART3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 404 | .thumb_set USART3_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 405 | |
| <> | 144:ef7eb2e8f9f7 | 406 | .weak EXTI15_10_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 407 | .thumb_set EXTI15_10_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 408 | |
| <> | 144:ef7eb2e8f9f7 | 409 | .weak RTC_Alarm_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 410 | .thumb_set RTC_Alarm_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 411 | |
| <> | 144:ef7eb2e8f9f7 | 412 | .weak DFSDM1_FLT3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 413 | .thumb_set DFSDM1_FLT3_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 414 | |
| <> | 144:ef7eb2e8f9f7 | 415 | .weak TIM8_BRK_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 416 | .thumb_set TIM8_BRK_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 417 | |
| <> | 144:ef7eb2e8f9f7 | 418 | .weak TIM8_UP_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 419 | .thumb_set TIM8_UP_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 420 | |
| <> | 144:ef7eb2e8f9f7 | 421 | .weak TIM8_TRG_COM_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 422 | .thumb_set TIM8_TRG_COM_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 423 | |
| <> | 144:ef7eb2e8f9f7 | 424 | .weak TIM8_CC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 425 | .thumb_set TIM8_CC_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 426 | |
| <> | 144:ef7eb2e8f9f7 | 427 | .weak ADC3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 428 | .thumb_set ADC3_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 429 | |
| <> | 144:ef7eb2e8f9f7 | 430 | .weak FMC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 431 | .thumb_set FMC_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 432 | |
| <> | 144:ef7eb2e8f9f7 | 433 | .weak SDMMC1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 434 | .thumb_set SDMMC1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 435 | |
| <> | 144:ef7eb2e8f9f7 | 436 | .weak TIM5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 437 | .thumb_set TIM5_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 438 | |
| <> | 144:ef7eb2e8f9f7 | 439 | .weak SPI3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 440 | .thumb_set SPI3_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 441 | |
| <> | 144:ef7eb2e8f9f7 | 442 | .weak UART4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 443 | .thumb_set UART4_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 444 | |
| <> | 144:ef7eb2e8f9f7 | 445 | .weak UART5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 446 | .thumb_set UART5_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 447 | |
| <> | 144:ef7eb2e8f9f7 | 448 | .weak TIM6_DAC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 449 | .thumb_set TIM6_DAC_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 450 | |
| <> | 144:ef7eb2e8f9f7 | 451 | .weak TIM7_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 452 | .thumb_set TIM7_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 453 | |
| <> | 144:ef7eb2e8f9f7 | 454 | .weak DMA2_Channel1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 455 | .thumb_set DMA2_Channel1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 456 | |
| <> | 144:ef7eb2e8f9f7 | 457 | .weak DMA2_Channel2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 458 | .thumb_set DMA2_Channel2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 459 | |
| <> | 144:ef7eb2e8f9f7 | 460 | .weak DMA2_Channel3_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 461 | .thumb_set DMA2_Channel3_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 462 | |
| <> | 144:ef7eb2e8f9f7 | 463 | .weak DMA2_Channel4_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 464 | .thumb_set DMA2_Channel4_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 465 | |
| <> | 144:ef7eb2e8f9f7 | 466 | .weak DMA2_Channel5_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 467 | .thumb_set DMA2_Channel5_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 468 | |
| <> | 144:ef7eb2e8f9f7 | 469 | .weak DFSDM1_FLT0_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 470 | .thumb_set DFSDM1_FLT0_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 471 | |
| <> | 144:ef7eb2e8f9f7 | 472 | .weak DFSDM1_FLT1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 473 | .thumb_set DFSDM1_FLT1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 474 | |
| <> | 144:ef7eb2e8f9f7 | 475 | .weak DFSDM1_FLT2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 476 | .thumb_set DFSDM1_FLT2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 477 | |
| <> | 144:ef7eb2e8f9f7 | 478 | .weak COMP_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 479 | .thumb_set COMP_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 480 | |
| <> | 144:ef7eb2e8f9f7 | 481 | .weak LPTIM1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 482 | .thumb_set LPTIM1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 483 | |
| <> | 144:ef7eb2e8f9f7 | 484 | .weak LPTIM2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 485 | .thumb_set LPTIM2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 486 | |
| <> | 144:ef7eb2e8f9f7 | 487 | .weak OTG_FS_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 488 | .thumb_set OTG_FS_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 489 | |
| <> | 144:ef7eb2e8f9f7 | 490 | .weak DMA2_Channel6_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 491 | .thumb_set DMA2_Channel6_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 492 | |
| <> | 144:ef7eb2e8f9f7 | 493 | .weak DMA2_Channel7_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 494 | .thumb_set DMA2_Channel7_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 495 | |
| <> | 144:ef7eb2e8f9f7 | 496 | .weak LPUART1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 497 | .thumb_set LPUART1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 498 | |
| <> | 144:ef7eb2e8f9f7 | 499 | .weak QUADSPI_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 500 | .thumb_set QUADSPI_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 501 | |
| <> | 144:ef7eb2e8f9f7 | 502 | .weak I2C3_EV_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 503 | .thumb_set I2C3_EV_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 504 | |
| <> | 144:ef7eb2e8f9f7 | 505 | .weak I2C3_ER_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 506 | .thumb_set I2C3_ER_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 507 | |
| <> | 144:ef7eb2e8f9f7 | 508 | .weak SAI1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 509 | .thumb_set SAI1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 510 | |
| <> | 144:ef7eb2e8f9f7 | 511 | .weak SAI2_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 512 | .thumb_set SAI2_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 513 | |
| <> | 144:ef7eb2e8f9f7 | 514 | .weak SWPMI1_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 515 | .thumb_set SWPMI1_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 516 | |
| <> | 144:ef7eb2e8f9f7 | 517 | .weak TSC_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 518 | .thumb_set TSC_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 519 | |
| <> | 144:ef7eb2e8f9f7 | 520 | .weak LCD_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 521 | .thumb_set LCD_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 522 | |
| <> | 144:ef7eb2e8f9f7 | 523 | .weak RNG_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 524 | .thumb_set RNG_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 525 | |
| <> | 144:ef7eb2e8f9f7 | 526 | .weak FPU_IRQHandler |
| <> | 144:ef7eb2e8f9f7 | 527 | .thumb_set FPU_IRQHandler,Default_Handler |
| <> | 144:ef7eb2e8f9f7 | 528 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
