Important changes to repositories hosted on mbed.com
Mbed hosted mercurial repositories are deprecated and are due to be permanently deleted in July 2026.
To keep a copy of this software download the repository Zip archive or clone locally using Mercurial.
It is also possible to export all your personal repositories from the account settings page.
Dependents: mbed-TFT-example-NCS36510 mbed-Accelerometer-example-NCS36510 mbed-Accelerometer-example-NCS36510
targets/TARGET_Maxim/TARGET_MAX32625/device/aes_regs.h@1:f30bdcd2b33b, 2017-02-27 (annotated)
- Committer:
- jacobjohnson
- Date:
- Mon Feb 27 17:45:05 2017 +0000
- Revision:
- 1:f30bdcd2b33b
- Parent:
- 0:098463de4c5d
changed the inputscale from 1 to 7 in analogin_api.c. This will need to be changed later, and accessed from the main level, but for now this allows the adc to read a value from 0 to 3.7V, instead of just up to 1V.;
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
group-onsemi | 0:098463de4c5d | 1 | /******************************************************************************* |
group-onsemi | 0:098463de4c5d | 2 | * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved. |
group-onsemi | 0:098463de4c5d | 3 | * |
group-onsemi | 0:098463de4c5d | 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
group-onsemi | 0:098463de4c5d | 5 | * copy of this software and associated documentation files (the "Software"), |
group-onsemi | 0:098463de4c5d | 6 | * to deal in the Software without restriction, including without limitation |
group-onsemi | 0:098463de4c5d | 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
group-onsemi | 0:098463de4c5d | 8 | * and/or sell copies of the Software, and to permit persons to whom the |
group-onsemi | 0:098463de4c5d | 9 | * Software is furnished to do so, subject to the following conditions: |
group-onsemi | 0:098463de4c5d | 10 | * |
group-onsemi | 0:098463de4c5d | 11 | * The above copyright notice and this permission notice shall be included |
group-onsemi | 0:098463de4c5d | 12 | * in all copies or substantial portions of the Software. |
group-onsemi | 0:098463de4c5d | 13 | * |
group-onsemi | 0:098463de4c5d | 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
group-onsemi | 0:098463de4c5d | 15 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
group-onsemi | 0:098463de4c5d | 16 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. |
group-onsemi | 0:098463de4c5d | 17 | * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES |
group-onsemi | 0:098463de4c5d | 18 | * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
group-onsemi | 0:098463de4c5d | 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
group-onsemi | 0:098463de4c5d | 20 | * OTHER DEALINGS IN THE SOFTWARE. |
group-onsemi | 0:098463de4c5d | 21 | * |
group-onsemi | 0:098463de4c5d | 22 | * Except as contained in this notice, the name of Maxim Integrated |
group-onsemi | 0:098463de4c5d | 23 | * Products, Inc. shall not be used except as stated in the Maxim Integrated |
group-onsemi | 0:098463de4c5d | 24 | * Products, Inc. Branding Policy. |
group-onsemi | 0:098463de4c5d | 25 | * |
group-onsemi | 0:098463de4c5d | 26 | * The mere transfer of this software does not imply any licenses |
group-onsemi | 0:098463de4c5d | 27 | * of trade secrets, proprietary technology, copyrights, patents, |
group-onsemi | 0:098463de4c5d | 28 | * trademarks, maskwork rights, or any other form of intellectual |
group-onsemi | 0:098463de4c5d | 29 | * property whatsoever. Maxim Integrated Products, Inc. retains all |
group-onsemi | 0:098463de4c5d | 30 | * ownership rights. |
group-onsemi | 0:098463de4c5d | 31 | ******************************************************************************/ |
group-onsemi | 0:098463de4c5d | 32 | |
group-onsemi | 0:098463de4c5d | 33 | #ifndef _MXC_AES_REGS_H_ |
group-onsemi | 0:098463de4c5d | 34 | #define _MXC_AES_REGS_H_ |
group-onsemi | 0:098463de4c5d | 35 | |
group-onsemi | 0:098463de4c5d | 36 | #ifdef __cplusplus |
group-onsemi | 0:098463de4c5d | 37 | extern "C" { |
group-onsemi | 0:098463de4c5d | 38 | #endif |
group-onsemi | 0:098463de4c5d | 39 | |
group-onsemi | 0:098463de4c5d | 40 | #include <stdint.h> |
group-onsemi | 0:098463de4c5d | 41 | #include "mxc_device.h" |
group-onsemi | 0:098463de4c5d | 42 | |
group-onsemi | 0:098463de4c5d | 43 | /* |
group-onsemi | 0:098463de4c5d | 44 | If types are not defined elsewhere (CMSIS) define them here |
group-onsemi | 0:098463de4c5d | 45 | */ |
group-onsemi | 0:098463de4c5d | 46 | #ifndef __IO |
group-onsemi | 0:098463de4c5d | 47 | #define __IO volatile |
group-onsemi | 0:098463de4c5d | 48 | #endif |
group-onsemi | 0:098463de4c5d | 49 | #ifndef __I |
group-onsemi | 0:098463de4c5d | 50 | #define __I volatile const |
group-onsemi | 0:098463de4c5d | 51 | #endif |
group-onsemi | 0:098463de4c5d | 52 | #ifndef __O |
group-onsemi | 0:098463de4c5d | 53 | #define __O volatile |
group-onsemi | 0:098463de4c5d | 54 | #endif |
group-onsemi | 0:098463de4c5d | 55 | |
group-onsemi | 0:098463de4c5d | 56 | |
group-onsemi | 0:098463de4c5d | 57 | /* |
group-onsemi | 0:098463de4c5d | 58 | Typedefed structure(s) for module registers (per instance or section) with direct 32-bit |
group-onsemi | 0:098463de4c5d | 59 | access to each register in module. |
group-onsemi | 0:098463de4c5d | 60 | */ |
group-onsemi | 0:098463de4c5d | 61 | |
group-onsemi | 0:098463de4c5d | 62 | /* Offset Register Description |
group-onsemi | 0:098463de4c5d | 63 | ============= ============================================================================ */ |
group-onsemi | 0:098463de4c5d | 64 | typedef struct { |
group-onsemi | 0:098463de4c5d | 65 | __IO uint32_t ctrl; /* 0x0000 AES Control and Status */ |
group-onsemi | 0:098463de4c5d | 66 | __I uint32_t rsv004; /* 0x0004 */ |
group-onsemi | 0:098463de4c5d | 67 | __IO uint32_t erase_all; /* 0x0008 Write to Trigger AES Memory Erase */ |
group-onsemi | 0:098463de4c5d | 68 | } mxc_aes_regs_t; |
group-onsemi | 0:098463de4c5d | 69 | |
group-onsemi | 0:098463de4c5d | 70 | |
group-onsemi | 0:098463de4c5d | 71 | /* Offset Register Description |
group-onsemi | 0:098463de4c5d | 72 | ============= ============================================================================ */ |
group-onsemi | 0:098463de4c5d | 73 | typedef struct { |
group-onsemi | 0:098463de4c5d | 74 | __IO uint32_t inp[4]; /* 0x0000-0x000C AES Input (128 bits) */ |
group-onsemi | 0:098463de4c5d | 75 | __IO uint32_t key[8]; /* 0x0010-0x002C AES Symmetric Key (up to 256 bits) */ |
group-onsemi | 0:098463de4c5d | 76 | __IO uint32_t out[4]; /* 0x0030-0x003C AES Output Data (128 bits) */ |
group-onsemi | 0:098463de4c5d | 77 | __IO uint32_t expkey[8]; /* 0x0040-0x005C AES Expanded Key Data (256 bits) */ |
group-onsemi | 0:098463de4c5d | 78 | } mxc_aes_mem_regs_t; |
group-onsemi | 0:098463de4c5d | 79 | |
group-onsemi | 0:098463de4c5d | 80 | |
group-onsemi | 0:098463de4c5d | 81 | /* |
group-onsemi | 0:098463de4c5d | 82 | Register offsets for module AES. |
group-onsemi | 0:098463de4c5d | 83 | */ |
group-onsemi | 0:098463de4c5d | 84 | |
group-onsemi | 0:098463de4c5d | 85 | #define MXC_R_AES_OFFS_CTRL ((uint32_t)0x00000000UL) |
group-onsemi | 0:098463de4c5d | 86 | #define MXC_R_AES_OFFS_ERASE_ALL ((uint32_t)0x00000008UL) |
group-onsemi | 0:098463de4c5d | 87 | #define MXC_R_AES_MEM_OFFS_INP0 ((uint32_t)0x00000000UL) |
group-onsemi | 0:098463de4c5d | 88 | #define MXC_R_AES_MEM_OFFS_INP1 ((uint32_t)0x00000004UL) |
group-onsemi | 0:098463de4c5d | 89 | #define MXC_R_AES_MEM_OFFS_INP2 ((uint32_t)0x00000008UL) |
group-onsemi | 0:098463de4c5d | 90 | #define MXC_R_AES_MEM_OFFS_INP3 ((uint32_t)0x0000000CUL) |
group-onsemi | 0:098463de4c5d | 91 | #define MXC_R_AES_MEM_OFFS_KEY0 ((uint32_t)0x00000010UL) |
group-onsemi | 0:098463de4c5d | 92 | #define MXC_R_AES_MEM_OFFS_KEY1 ((uint32_t)0x00000014UL) |
group-onsemi | 0:098463de4c5d | 93 | #define MXC_R_AES_MEM_OFFS_KEY2 ((uint32_t)0x00000018UL) |
group-onsemi | 0:098463de4c5d | 94 | #define MXC_R_AES_MEM_OFFS_KEY3 ((uint32_t)0x0000001CUL) |
group-onsemi | 0:098463de4c5d | 95 | #define MXC_R_AES_MEM_OFFS_KEY4 ((uint32_t)0x00000020UL) |
group-onsemi | 0:098463de4c5d | 96 | #define MXC_R_AES_MEM_OFFS_KEY5 ((uint32_t)0x00000024UL) |
group-onsemi | 0:098463de4c5d | 97 | #define MXC_R_AES_MEM_OFFS_KEY6 ((uint32_t)0x00000028UL) |
group-onsemi | 0:098463de4c5d | 98 | #define MXC_R_AES_MEM_OFFS_KEY7 ((uint32_t)0x0000002CUL) |
group-onsemi | 0:098463de4c5d | 99 | #define MXC_R_AES_MEM_OFFS_OUT0 ((uint32_t)0x00000030UL) |
group-onsemi | 0:098463de4c5d | 100 | #define MXC_R_AES_MEM_OFFS_OUT1 ((uint32_t)0x00000034UL) |
group-onsemi | 0:098463de4c5d | 101 | #define MXC_R_AES_MEM_OFFS_OUT2 ((uint32_t)0x00000038UL) |
group-onsemi | 0:098463de4c5d | 102 | #define MXC_R_AES_MEM_OFFS_OUT3 ((uint32_t)0x0000003CUL) |
group-onsemi | 0:098463de4c5d | 103 | #define MXC_R_AES_MEM_OFFS_EXPKEY0 ((uint32_t)0x00000040UL) |
group-onsemi | 0:098463de4c5d | 104 | #define MXC_R_AES_MEM_OFFS_EXPKEY1 ((uint32_t)0x00000044UL) |
group-onsemi | 0:098463de4c5d | 105 | #define MXC_R_AES_MEM_OFFS_EXPKEY2 ((uint32_t)0x00000048UL) |
group-onsemi | 0:098463de4c5d | 106 | #define MXC_R_AES_MEM_OFFS_EXPKEY3 ((uint32_t)0x0000004CUL) |
group-onsemi | 0:098463de4c5d | 107 | #define MXC_R_AES_MEM_OFFS_EXPKEY4 ((uint32_t)0x00000050UL) |
group-onsemi | 0:098463de4c5d | 108 | #define MXC_R_AES_MEM_OFFS_EXPKEY5 ((uint32_t)0x00000054UL) |
group-onsemi | 0:098463de4c5d | 109 | #define MXC_R_AES_MEM_OFFS_EXPKEY6 ((uint32_t)0x00000058UL) |
group-onsemi | 0:098463de4c5d | 110 | #define MXC_R_AES_MEM_OFFS_EXPKEY7 ((uint32_t)0x0000005CUL) |
group-onsemi | 0:098463de4c5d | 111 | |
group-onsemi | 0:098463de4c5d | 112 | |
group-onsemi | 0:098463de4c5d | 113 | /* |
group-onsemi | 0:098463de4c5d | 114 | Field positions and masks for module AES. |
group-onsemi | 0:098463de4c5d | 115 | */ |
group-onsemi | 0:098463de4c5d | 116 | |
group-onsemi | 0:098463de4c5d | 117 | #define MXC_F_AES_CTRL_START_POS 0 |
group-onsemi | 0:098463de4c5d | 118 | #define MXC_F_AES_CTRL_START ((uint32_t)(0x00000001UL << MXC_F_AES_CTRL_START_POS)) |
group-onsemi | 0:098463de4c5d | 119 | #define MXC_F_AES_CTRL_CRYPT_MODE_POS 1 |
group-onsemi | 0:098463de4c5d | 120 | #define MXC_F_AES_CTRL_CRYPT_MODE ((uint32_t)(0x00000001UL << MXC_F_AES_CTRL_CRYPT_MODE_POS)) |
group-onsemi | 0:098463de4c5d | 121 | #define MXC_F_AES_CTRL_EXP_KEY_MODE_POS 2 |
group-onsemi | 0:098463de4c5d | 122 | #define MXC_F_AES_CTRL_EXP_KEY_MODE ((uint32_t)(0x00000001UL << MXC_F_AES_CTRL_EXP_KEY_MODE_POS)) |
group-onsemi | 0:098463de4c5d | 123 | #define MXC_F_AES_CTRL_KEY_SIZE_POS 3 |
group-onsemi | 0:098463de4c5d | 124 | #define MXC_F_AES_CTRL_KEY_SIZE ((uint32_t)(0x00000003UL << MXC_F_AES_CTRL_KEY_SIZE_POS)) |
group-onsemi | 0:098463de4c5d | 125 | #define MXC_F_AES_CTRL_INTEN_POS 5 |
group-onsemi | 0:098463de4c5d | 126 | #define MXC_F_AES_CTRL_INTEN ((uint32_t)(0x00000001UL << MXC_F_AES_CTRL_INTEN_POS)) |
group-onsemi | 0:098463de4c5d | 127 | #define MXC_F_AES_CTRL_INTFL_POS 6 |
group-onsemi | 0:098463de4c5d | 128 | #define MXC_F_AES_CTRL_INTFL ((uint32_t)(0x00000001UL << MXC_F_AES_CTRL_INTFL_POS)) |
group-onsemi | 0:098463de4c5d | 129 | #define MXC_F_AES_CTRL_LOAD_HW_KEY_POS 7 |
group-onsemi | 0:098463de4c5d | 130 | #define MXC_F_AES_CTRL_LOAD_HW_KEY ((uint32_t)(0x00000001UL << MXC_F_AES_CTRL_LOAD_HW_KEY_POS)) |
group-onsemi | 0:098463de4c5d | 131 | |
group-onsemi | 0:098463de4c5d | 132 | |
group-onsemi | 0:098463de4c5d | 133 | |
group-onsemi | 0:098463de4c5d | 134 | /* |
group-onsemi | 0:098463de4c5d | 135 | Field values and shifted values for module AES. |
group-onsemi | 0:098463de4c5d | 136 | */ |
group-onsemi | 0:098463de4c5d | 137 | |
group-onsemi | 0:098463de4c5d | 138 | #define MXC_V_AES_CTRL_ENCRYPT_MODE ((uint32_t)(0x00000000UL)) |
group-onsemi | 0:098463de4c5d | 139 | #define MXC_V_AES_CTRL_DECRYPT_MODE ((uint32_t)(0x00000001UL)) |
group-onsemi | 0:098463de4c5d | 140 | |
group-onsemi | 0:098463de4c5d | 141 | #define MXC_S_AES_CTRL_ENCRYPT_MODE ((uint32_t)(MXC_V_AES_CTRL_ENCRYPT_MODE << MXC_F_AES_CTRL_CRYPT_MODE_POS)) |
group-onsemi | 0:098463de4c5d | 142 | #define MXC_S_AES_CTRL_DECRYPT_MODE ((uint32_t)(MXC_V_AES_CTRL_DECRYPT_MODE << MXC_F_AES_CTRL_CRYPT_MODE_POS)) |
group-onsemi | 0:098463de4c5d | 143 | |
group-onsemi | 0:098463de4c5d | 144 | #define MXC_V_AES_CTRL_CALC_NEW_EXP_KEY ((uint32_t)(0x00000000UL)) |
group-onsemi | 0:098463de4c5d | 145 | #define MXC_V_AES_CTRL_USE_LAST_EXP_KEY ((uint32_t)(0x00000001UL)) |
group-onsemi | 0:098463de4c5d | 146 | |
group-onsemi | 0:098463de4c5d | 147 | #define MXC_S_AES_CTRL_CALC_NEW_EXP_KEY ((uint32_t)(MXC_V_AES_CTRL_CALC_NEW_EXP_KEY << MXC_F_AES_CTRL_EXP_KEY_MODE_POS)) |
group-onsemi | 0:098463de4c5d | 148 | #define MXC_S_AES_CTRL_USE_LAST_EXP_KEY ((uint32_t)(MXC_V_AES_CTRL_USE_LAST_EXP_KEY << MXC_F_AES_CTRL_EXP_KEY_MODE_POS)) |
group-onsemi | 0:098463de4c5d | 149 | |
group-onsemi | 0:098463de4c5d | 150 | #define MXC_V_AES_CTRL_KEY_SIZE_128 ((uint32_t)(0x00000000UL)) |
group-onsemi | 0:098463de4c5d | 151 | #define MXC_V_AES_CTRL_KEY_SIZE_192 ((uint32_t)(0x00000001UL)) |
group-onsemi | 0:098463de4c5d | 152 | #define MXC_V_AES_CTRL_KEY_SIZE_256 ((uint32_t)(0x00000002UL)) |
group-onsemi | 0:098463de4c5d | 153 | |
group-onsemi | 0:098463de4c5d | 154 | #define MXC_S_AES_CTRL_KEY_SIZE_128 ((uint32_t)(MXC_V_AES_CTRL_KEY_SIZE_128 << MXC_F_AES_CTRL_KEY_SIZE_POS)) |
group-onsemi | 0:098463de4c5d | 155 | #define MXC_S_AES_CTRL_KEY_SIZE_192 ((uint32_t)(MXC_V_AES_CTRL_KEY_SIZE_192 << MXC_F_AES_CTRL_KEY_SIZE_POS)) |
group-onsemi | 0:098463de4c5d | 156 | #define MXC_S_AES_CTRL_KEY_SIZE_256 ((uint32_t)(MXC_V_AES_CTRL_KEY_SIZE_256 << MXC_F_AES_CTRL_KEY_SIZE_POS)) |
group-onsemi | 0:098463de4c5d | 157 | |
group-onsemi | 0:098463de4c5d | 158 | |
group-onsemi | 0:098463de4c5d | 159 | |
group-onsemi | 0:098463de4c5d | 160 | #ifdef __cplusplus |
group-onsemi | 0:098463de4c5d | 161 | } |
group-onsemi | 0:098463de4c5d | 162 | #endif |
group-onsemi | 0:098463de4c5d | 163 | |
group-onsemi | 0:098463de4c5d | 164 | #endif /* _MXC_AES_REGS_H_ */ |
group-onsemi | 0:098463de4c5d | 165 |