TUKS MCU Introductory course / TUKS-COURSE-TIMER
Committer:
elmot
Date:
Fri Feb 24 21:13:56 2017 +0000
Revision:
1:d0dfbce63a89
Ready-to-copy

Who changed what in which revision?

UserRevisionLine numberNew contents of line
elmot 1:d0dfbce63a89 1 /**
elmot 1:d0dfbce63a89 2 ******************************************************************************
elmot 1:d0dfbce63a89 3 * @file stm32l4xx_hal_dfsdm.h
elmot 1:d0dfbce63a89 4 * @author MCD Application Team
elmot 1:d0dfbce63a89 5 * @version V1.5.1
elmot 1:d0dfbce63a89 6 * @date 31-May-2016
elmot 1:d0dfbce63a89 7 * @brief Header file of DFSDM HAL module.
elmot 1:d0dfbce63a89 8 ******************************************************************************
elmot 1:d0dfbce63a89 9 * @attention
elmot 1:d0dfbce63a89 10 *
elmot 1:d0dfbce63a89 11 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
elmot 1:d0dfbce63a89 12 *
elmot 1:d0dfbce63a89 13 * Redistribution and use in source and binary forms, with or without modification,
elmot 1:d0dfbce63a89 14 * are permitted provided that the following conditions are met:
elmot 1:d0dfbce63a89 15 * 1. Redistributions of source code must retain the above copyright notice,
elmot 1:d0dfbce63a89 16 * this list of conditions and the following disclaimer.
elmot 1:d0dfbce63a89 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
elmot 1:d0dfbce63a89 18 * this list of conditions and the following disclaimer in the documentation
elmot 1:d0dfbce63a89 19 * and/or other materials provided with the distribution.
elmot 1:d0dfbce63a89 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
elmot 1:d0dfbce63a89 21 * may be used to endorse or promote products derived from this software
elmot 1:d0dfbce63a89 22 * without specific prior written permission.
elmot 1:d0dfbce63a89 23 *
elmot 1:d0dfbce63a89 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
elmot 1:d0dfbce63a89 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
elmot 1:d0dfbce63a89 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
elmot 1:d0dfbce63a89 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
elmot 1:d0dfbce63a89 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
elmot 1:d0dfbce63a89 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
elmot 1:d0dfbce63a89 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
elmot 1:d0dfbce63a89 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
elmot 1:d0dfbce63a89 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
elmot 1:d0dfbce63a89 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
elmot 1:d0dfbce63a89 34 *
elmot 1:d0dfbce63a89 35 ******************************************************************************
elmot 1:d0dfbce63a89 36 */
elmot 1:d0dfbce63a89 37
elmot 1:d0dfbce63a89 38 /* Define to prevent recursive inclusion -------------------------------------*/
elmot 1:d0dfbce63a89 39 #ifndef __STM32L4xx_HAL_DFSDM_H
elmot 1:d0dfbce63a89 40 #define __STM32L4xx_HAL_DFSDM_H
elmot 1:d0dfbce63a89 41
elmot 1:d0dfbce63a89 42 #ifdef __cplusplus
elmot 1:d0dfbce63a89 43 extern "C" {
elmot 1:d0dfbce63a89 44 #endif
elmot 1:d0dfbce63a89 45
elmot 1:d0dfbce63a89 46 #if defined(STM32L471xx) || defined(STM32L475xx) || defined(STM32L476xx) || defined(STM32L485xx) || defined(STM32L486xx)
elmot 1:d0dfbce63a89 47 /* Includes ------------------------------------------------------------------*/
elmot 1:d0dfbce63a89 48 #include "stm32l4xx_hal_def.h"
elmot 1:d0dfbce63a89 49
elmot 1:d0dfbce63a89 50 /** @addtogroup STM32L4xx_HAL_Driver
elmot 1:d0dfbce63a89 51 * @{
elmot 1:d0dfbce63a89 52 */
elmot 1:d0dfbce63a89 53
elmot 1:d0dfbce63a89 54 /** @addtogroup DFSDM
elmot 1:d0dfbce63a89 55 * @{
elmot 1:d0dfbce63a89 56 */
elmot 1:d0dfbce63a89 57
elmot 1:d0dfbce63a89 58 /* Exported types ------------------------------------------------------------*/
elmot 1:d0dfbce63a89 59 /** @defgroup DFSDM_Exported_Types DFSDM Exported Types
elmot 1:d0dfbce63a89 60 * @{
elmot 1:d0dfbce63a89 61 */
elmot 1:d0dfbce63a89 62
elmot 1:d0dfbce63a89 63 /**
elmot 1:d0dfbce63a89 64 * @brief HAL DFSDM Channel states definition
elmot 1:d0dfbce63a89 65 */
elmot 1:d0dfbce63a89 66 typedef enum
elmot 1:d0dfbce63a89 67 {
elmot 1:d0dfbce63a89 68 HAL_DFSDM_CHANNEL_STATE_RESET = 0x00U, /*!< DFSDM channel not initialized */
elmot 1:d0dfbce63a89 69 HAL_DFSDM_CHANNEL_STATE_READY = 0x01U, /*!< DFSDM channel initialized and ready for use */
elmot 1:d0dfbce63a89 70 HAL_DFSDM_CHANNEL_STATE_ERROR = 0xFFU /*!< DFSDM channel state error */
elmot 1:d0dfbce63a89 71 }HAL_DFSDM_Channel_StateTypeDef;
elmot 1:d0dfbce63a89 72
elmot 1:d0dfbce63a89 73 /**
elmot 1:d0dfbce63a89 74 * @brief DFSDM channel output clock structure definition
elmot 1:d0dfbce63a89 75 */
elmot 1:d0dfbce63a89 76 typedef struct
elmot 1:d0dfbce63a89 77 {
elmot 1:d0dfbce63a89 78 FunctionalState Activation; /*!< Output clock enable/disable */
elmot 1:d0dfbce63a89 79 uint32_t Selection; /*!< Output clock is system clock or audio clock.
elmot 1:d0dfbce63a89 80 This parameter can be a value of @ref DFSDM_Channel_OuputClock */
elmot 1:d0dfbce63a89 81 uint32_t Divider; /*!< Output clock divider.
elmot 1:d0dfbce63a89 82 This parameter must be a number between Min_Data = 2 and Max_Data = 256 */
elmot 1:d0dfbce63a89 83 }DFSDM_Channel_OutputClockTypeDef;
elmot 1:d0dfbce63a89 84
elmot 1:d0dfbce63a89 85 /**
elmot 1:d0dfbce63a89 86 * @brief DFSDM channel input structure definition
elmot 1:d0dfbce63a89 87 */
elmot 1:d0dfbce63a89 88 typedef struct
elmot 1:d0dfbce63a89 89 {
elmot 1:d0dfbce63a89 90 uint32_t Multiplexer; /*!< Input is external serial inputs or internal register.
elmot 1:d0dfbce63a89 91 This parameter can be a value of @ref DFSDM_Channel_InputMultiplexer */
elmot 1:d0dfbce63a89 92 uint32_t DataPacking; /*!< Standard, interleaved or dual mode for internal register.
elmot 1:d0dfbce63a89 93 This parameter can be a value of @ref DFSDM_Channel_DataPacking */
elmot 1:d0dfbce63a89 94 uint32_t Pins; /*!< Input pins are taken from same or following channel.
elmot 1:d0dfbce63a89 95 This parameter can be a value of @ref DFSDM_Channel_InputPins */
elmot 1:d0dfbce63a89 96 }DFSDM_Channel_InputTypeDef;
elmot 1:d0dfbce63a89 97
elmot 1:d0dfbce63a89 98 /**
elmot 1:d0dfbce63a89 99 * @brief DFSDM channel serial interface structure definition
elmot 1:d0dfbce63a89 100 */
elmot 1:d0dfbce63a89 101 typedef struct
elmot 1:d0dfbce63a89 102 {
elmot 1:d0dfbce63a89 103 uint32_t Type; /*!< SPI or Manchester modes.
elmot 1:d0dfbce63a89 104 This parameter can be a value of @ref DFSDM_Channel_SerialInterfaceType */
elmot 1:d0dfbce63a89 105 uint32_t SpiClock; /*!< SPI clock select (external or internal with different sampling point).
elmot 1:d0dfbce63a89 106 This parameter can be a value of @ref DFSDM_Channel_SpiClock */
elmot 1:d0dfbce63a89 107 }DFSDM_Channel_SerialInterfaceTypeDef;
elmot 1:d0dfbce63a89 108
elmot 1:d0dfbce63a89 109 /**
elmot 1:d0dfbce63a89 110 * @brief DFSDM channel analog watchdog structure definition
elmot 1:d0dfbce63a89 111 */
elmot 1:d0dfbce63a89 112 typedef struct
elmot 1:d0dfbce63a89 113 {
elmot 1:d0dfbce63a89 114 uint32_t FilterOrder; /*!< Analog watchdog Sinc filter order.
elmot 1:d0dfbce63a89 115 This parameter can be a value of @ref DFSDM_Channel_AwdFilterOrder */
elmot 1:d0dfbce63a89 116 uint32_t Oversampling; /*!< Analog watchdog filter oversampling ratio.
elmot 1:d0dfbce63a89 117 This parameter must be a number between Min_Data = 1 and Max_Data = 32 */
elmot 1:d0dfbce63a89 118 }DFSDM_Channel_AwdTypeDef;
elmot 1:d0dfbce63a89 119
elmot 1:d0dfbce63a89 120 /**
elmot 1:d0dfbce63a89 121 * @brief DFSDM channel init structure definition
elmot 1:d0dfbce63a89 122 */
elmot 1:d0dfbce63a89 123 typedef struct
elmot 1:d0dfbce63a89 124 {
elmot 1:d0dfbce63a89 125 DFSDM_Channel_OutputClockTypeDef OutputClock; /*!< DFSDM channel output clock parameters */
elmot 1:d0dfbce63a89 126 DFSDM_Channel_InputTypeDef Input; /*!< DFSDM channel input parameters */
elmot 1:d0dfbce63a89 127 DFSDM_Channel_SerialInterfaceTypeDef SerialInterface; /*!< DFSDM channel serial interface parameters */
elmot 1:d0dfbce63a89 128 DFSDM_Channel_AwdTypeDef Awd; /*!< DFSDM channel analog watchdog parameters */
elmot 1:d0dfbce63a89 129 int32_t Offset; /*!< DFSDM channel offset.
elmot 1:d0dfbce63a89 130 This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
elmot 1:d0dfbce63a89 131 uint32_t RightBitShift; /*!< DFSDM channel right bit shift.
elmot 1:d0dfbce63a89 132 This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x1F */
elmot 1:d0dfbce63a89 133 }DFSDM_Channel_InitTypeDef;
elmot 1:d0dfbce63a89 134
elmot 1:d0dfbce63a89 135 /**
elmot 1:d0dfbce63a89 136 * @brief DFSDM channel handle structure definition
elmot 1:d0dfbce63a89 137 */
elmot 1:d0dfbce63a89 138 typedef struct
elmot 1:d0dfbce63a89 139 {
elmot 1:d0dfbce63a89 140 DFSDM_Channel_TypeDef *Instance; /*!< DFSDM channel instance */
elmot 1:d0dfbce63a89 141 DFSDM_Channel_InitTypeDef Init; /*!< DFSDM channel init parameters */
elmot 1:d0dfbce63a89 142 HAL_DFSDM_Channel_StateTypeDef State; /*!< DFSDM channel state */
elmot 1:d0dfbce63a89 143 }DFSDM_Channel_HandleTypeDef;
elmot 1:d0dfbce63a89 144
elmot 1:d0dfbce63a89 145 /**
elmot 1:d0dfbce63a89 146 * @brief HAL DFSDM Filter states definition
elmot 1:d0dfbce63a89 147 */
elmot 1:d0dfbce63a89 148 typedef enum
elmot 1:d0dfbce63a89 149 {
elmot 1:d0dfbce63a89 150 HAL_DFSDM_FILTER_STATE_RESET = 0x00U, /*!< DFSDM filter not initialized */
elmot 1:d0dfbce63a89 151 HAL_DFSDM_FILTER_STATE_READY = 0x01U, /*!< DFSDM filter initialized and ready for use */
elmot 1:d0dfbce63a89 152 HAL_DFSDM_FILTER_STATE_REG = 0x02U, /*!< DFSDM filter regular conversion in progress */
elmot 1:d0dfbce63a89 153 HAL_DFSDM_FILTER_STATE_INJ = 0x03U, /*!< DFSDM filter injected conversion in progress */
elmot 1:d0dfbce63a89 154 HAL_DFSDM_FILTER_STATE_REG_INJ = 0x04U, /*!< DFSDM filter regular and injected conversions in progress */
elmot 1:d0dfbce63a89 155 HAL_DFSDM_FILTER_STATE_ERROR = 0xFFU /*!< DFSDM filter state error */
elmot 1:d0dfbce63a89 156 }HAL_DFSDM_Filter_StateTypeDef;
elmot 1:d0dfbce63a89 157
elmot 1:d0dfbce63a89 158 /**
elmot 1:d0dfbce63a89 159 * @brief DFSDM filter regular conversion parameters structure definition
elmot 1:d0dfbce63a89 160 */
elmot 1:d0dfbce63a89 161 typedef struct
elmot 1:d0dfbce63a89 162 {
elmot 1:d0dfbce63a89 163 uint32_t Trigger; /*!< Trigger used to start regular conversion: software or synchronous.
elmot 1:d0dfbce63a89 164 This parameter can be a value of @ref DFSDM_Filter_Trigger */
elmot 1:d0dfbce63a89 165 FunctionalState FastMode; /*!< Enable/disable fast mode for regular conversion */
elmot 1:d0dfbce63a89 166 FunctionalState DmaMode; /*!< Enable/disable DMA for regular conversion */
elmot 1:d0dfbce63a89 167 }DFSDM_Filter_RegularParamTypeDef;
elmot 1:d0dfbce63a89 168
elmot 1:d0dfbce63a89 169 /**
elmot 1:d0dfbce63a89 170 * @brief DFSDM filter injected conversion parameters structure definition
elmot 1:d0dfbce63a89 171 */
elmot 1:d0dfbce63a89 172 typedef struct
elmot 1:d0dfbce63a89 173 {
elmot 1:d0dfbce63a89 174 uint32_t Trigger; /*!< Trigger used to start injected conversion: software, external or synchronous.
elmot 1:d0dfbce63a89 175 This parameter can be a value of @ref DFSDM_Filter_Trigger */
elmot 1:d0dfbce63a89 176 FunctionalState ScanMode; /*!< Enable/disable scanning mode for injected conversion */
elmot 1:d0dfbce63a89 177 FunctionalState DmaMode; /*!< Enable/disable DMA for injected conversion */
elmot 1:d0dfbce63a89 178 uint32_t ExtTrigger; /*!< External trigger.
elmot 1:d0dfbce63a89 179 This parameter can be a value of @ref DFSDM_Filter_ExtTrigger */
elmot 1:d0dfbce63a89 180 uint32_t ExtTriggerEdge; /*!< External trigger edge: rising, falling or both.
elmot 1:d0dfbce63a89 181 This parameter can be a value of @ref DFSDM_Filter_ExtTriggerEdge */
elmot 1:d0dfbce63a89 182 }DFSDM_Filter_InjectedParamTypeDef;
elmot 1:d0dfbce63a89 183
elmot 1:d0dfbce63a89 184 /**
elmot 1:d0dfbce63a89 185 * @brief DFSDM filter parameters structure definition
elmot 1:d0dfbce63a89 186 */
elmot 1:d0dfbce63a89 187 typedef struct
elmot 1:d0dfbce63a89 188 {
elmot 1:d0dfbce63a89 189 uint32_t SincOrder; /*!< Sinc filter order.
elmot 1:d0dfbce63a89 190 This parameter can be a value of @ref DFSDM_Filter_SincOrder */
elmot 1:d0dfbce63a89 191 uint32_t Oversampling; /*!< Filter oversampling ratio.
elmot 1:d0dfbce63a89 192 This parameter must be a number between Min_Data = 1 and Max_Data = 1024 */
elmot 1:d0dfbce63a89 193 uint32_t IntOversampling; /*!< Integrator oversampling ratio.
elmot 1:d0dfbce63a89 194 This parameter must be a number between Min_Data = 1 and Max_Data = 256 */
elmot 1:d0dfbce63a89 195 }DFSDM_Filter_FilterParamTypeDef;
elmot 1:d0dfbce63a89 196
elmot 1:d0dfbce63a89 197 /**
elmot 1:d0dfbce63a89 198 * @brief DFSDM filter init structure definition
elmot 1:d0dfbce63a89 199 */
elmot 1:d0dfbce63a89 200 typedef struct
elmot 1:d0dfbce63a89 201 {
elmot 1:d0dfbce63a89 202 DFSDM_Filter_RegularParamTypeDef RegularParam; /*!< DFSDM regular conversion parameters */
elmot 1:d0dfbce63a89 203 DFSDM_Filter_InjectedParamTypeDef InjectedParam; /*!< DFSDM injected conversion parameters */
elmot 1:d0dfbce63a89 204 DFSDM_Filter_FilterParamTypeDef FilterParam; /*!< DFSDM filter parameters */
elmot 1:d0dfbce63a89 205 }DFSDM_Filter_InitTypeDef;
elmot 1:d0dfbce63a89 206
elmot 1:d0dfbce63a89 207 /**
elmot 1:d0dfbce63a89 208 * @brief DFSDM filter handle structure definition
elmot 1:d0dfbce63a89 209 */
elmot 1:d0dfbce63a89 210 typedef struct
elmot 1:d0dfbce63a89 211 {
elmot 1:d0dfbce63a89 212 DFSDM_Filter_TypeDef *Instance; /*!< DFSDM filter instance */
elmot 1:d0dfbce63a89 213 DFSDM_Filter_InitTypeDef Init; /*!< DFSDM filter init parameters */
elmot 1:d0dfbce63a89 214 DMA_HandleTypeDef *hdmaReg; /*!< Pointer on DMA handler for regular conversions */
elmot 1:d0dfbce63a89 215 DMA_HandleTypeDef *hdmaInj; /*!< Pointer on DMA handler for injected conversions */
elmot 1:d0dfbce63a89 216 uint32_t RegularContMode; /*!< Regular conversion continuous mode */
elmot 1:d0dfbce63a89 217 uint32_t RegularTrigger; /*!< Trigger used for regular conversion */
elmot 1:d0dfbce63a89 218 uint32_t InjectedTrigger; /*!< Trigger used for injected conversion */
elmot 1:d0dfbce63a89 219 uint32_t ExtTriggerEdge; /*!< Rising, falling or both edges selected */
elmot 1:d0dfbce63a89 220 FunctionalState InjectedScanMode; /*!< Injected scanning mode */
elmot 1:d0dfbce63a89 221 uint32_t InjectedChannelsNbr; /*!< Number of channels in injected sequence */
elmot 1:d0dfbce63a89 222 uint32_t InjConvRemaining; /*!< Injected conversions remaining */
elmot 1:d0dfbce63a89 223 HAL_DFSDM_Filter_StateTypeDef State; /*!< DFSDM filter state */
elmot 1:d0dfbce63a89 224 uint32_t ErrorCode; /*!< DFSDM filter error code */
elmot 1:d0dfbce63a89 225 }DFSDM_Filter_HandleTypeDef;
elmot 1:d0dfbce63a89 226
elmot 1:d0dfbce63a89 227 /**
elmot 1:d0dfbce63a89 228 * @brief DFSDM filter analog watchdog parameters structure definition
elmot 1:d0dfbce63a89 229 */
elmot 1:d0dfbce63a89 230 typedef struct
elmot 1:d0dfbce63a89 231 {
elmot 1:d0dfbce63a89 232 uint32_t DataSource; /*!< Values from digital filter or from channel watchdog filter.
elmot 1:d0dfbce63a89 233 This parameter can be a value of @ref DFSDM_Filter_AwdDataSource */
elmot 1:d0dfbce63a89 234 uint32_t Channel; /*!< Analog watchdog channel selection.
elmot 1:d0dfbce63a89 235 This parameter can be a values combination of @ref DFSDM_Channel_Selection */
elmot 1:d0dfbce63a89 236 int32_t HighThreshold; /*!< High threshold for the analog watchdog.
elmot 1:d0dfbce63a89 237 This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
elmot 1:d0dfbce63a89 238 int32_t LowThreshold; /*!< Low threshold for the analog watchdog.
elmot 1:d0dfbce63a89 239 This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
elmot 1:d0dfbce63a89 240 uint32_t HighBreakSignal; /*!< Break signal assigned to analog watchdog high threshold event.
elmot 1:d0dfbce63a89 241 This parameter can be a values combination of @ref DFSDM_BreakSignals */
elmot 1:d0dfbce63a89 242 uint32_t LowBreakSignal; /*!< Break signal assigned to analog watchdog low threshold event.
elmot 1:d0dfbce63a89 243 This parameter can be a values combination of @ref DFSDM_BreakSignals */
elmot 1:d0dfbce63a89 244 }DFSDM_Filter_AwdParamTypeDef;
elmot 1:d0dfbce63a89 245
elmot 1:d0dfbce63a89 246 /**
elmot 1:d0dfbce63a89 247 * @}
elmot 1:d0dfbce63a89 248 */
elmot 1:d0dfbce63a89 249 /* End of exported types -----------------------------------------------------*/
elmot 1:d0dfbce63a89 250
elmot 1:d0dfbce63a89 251 /* Exported constants --------------------------------------------------------*/
elmot 1:d0dfbce63a89 252 /** @defgroup DFSDM_Exported_Constants DFSDM Exported Constants
elmot 1:d0dfbce63a89 253 * @{
elmot 1:d0dfbce63a89 254 */
elmot 1:d0dfbce63a89 255
elmot 1:d0dfbce63a89 256 /** @defgroup DFSDM_Channel_OuputClock DFSDM channel output clock selection
elmot 1:d0dfbce63a89 257 * @{
elmot 1:d0dfbce63a89 258 */
elmot 1:d0dfbce63a89 259 #define DFSDM_CHANNEL_OUTPUT_CLOCK_SYSTEM ((uint32_t)0x00000000U) /*!< Source for ouput clock is system clock */
elmot 1:d0dfbce63a89 260 #define DFSDM_CHANNEL_OUTPUT_CLOCK_AUDIO DFSDM_CHCFGR1_CKOUTSRC /*!< Source for ouput clock is audio clock */
elmot 1:d0dfbce63a89 261 /**
elmot 1:d0dfbce63a89 262 * @}
elmot 1:d0dfbce63a89 263 */
elmot 1:d0dfbce63a89 264
elmot 1:d0dfbce63a89 265 /** @defgroup DFSDM_Channel_InputMultiplexer DFSDM channel input multiplexer
elmot 1:d0dfbce63a89 266 * @{
elmot 1:d0dfbce63a89 267 */
elmot 1:d0dfbce63a89 268 #define DFSDM_CHANNEL_EXTERNAL_INPUTS ((uint32_t)0x00000000U) /*!< Data are taken from external inputs */
elmot 1:d0dfbce63a89 269 #define DFSDM_CHANNEL_INTERNAL_REGISTER DFSDM_CHCFGR1_DATMPX_1 /*!< Data are taken from internal register */
elmot 1:d0dfbce63a89 270 /**
elmot 1:d0dfbce63a89 271 * @}
elmot 1:d0dfbce63a89 272 */
elmot 1:d0dfbce63a89 273
elmot 1:d0dfbce63a89 274 /** @defgroup DFSDM_Channel_DataPacking DFSDM channel input data packing
elmot 1:d0dfbce63a89 275 * @{
elmot 1:d0dfbce63a89 276 */
elmot 1:d0dfbce63a89 277 #define DFSDM_CHANNEL_STANDARD_MODE ((uint32_t)0x00000000U) /*!< Standard data packing mode */
elmot 1:d0dfbce63a89 278 #define DFSDM_CHANNEL_INTERLEAVED_MODE DFSDM_CHCFGR1_DATPACK_0 /*!< Interleaved data packing mode */
elmot 1:d0dfbce63a89 279 #define DFSDM_CHANNEL_DUAL_MODE DFSDM_CHCFGR1_DATPACK_1 /*!< Dual data packing mode */
elmot 1:d0dfbce63a89 280 /**
elmot 1:d0dfbce63a89 281 * @}
elmot 1:d0dfbce63a89 282 */
elmot 1:d0dfbce63a89 283
elmot 1:d0dfbce63a89 284 /** @defgroup DFSDM_Channel_InputPins DFSDM channel input pins
elmot 1:d0dfbce63a89 285 * @{
elmot 1:d0dfbce63a89 286 */
elmot 1:d0dfbce63a89 287 #define DFSDM_CHANNEL_SAME_CHANNEL_PINS ((uint32_t)0x00000000U) /*!< Input from pins on same channel */
elmot 1:d0dfbce63a89 288 #define DFSDM_CHANNEL_FOLLOWING_CHANNEL_PINS DFSDM_CHCFGR1_CHINSEL /*!< Input from pins on following channel */
elmot 1:d0dfbce63a89 289 /**
elmot 1:d0dfbce63a89 290 * @}
elmot 1:d0dfbce63a89 291 */
elmot 1:d0dfbce63a89 292
elmot 1:d0dfbce63a89 293 /** @defgroup DFSDM_Channel_SerialInterfaceType DFSDM channel serial interface type
elmot 1:d0dfbce63a89 294 * @{
elmot 1:d0dfbce63a89 295 */
elmot 1:d0dfbce63a89 296 #define DFSDM_CHANNEL_SPI_RISING ((uint32_t)0x00000000U) /*!< SPI with rising edge */
elmot 1:d0dfbce63a89 297 #define DFSDM_CHANNEL_SPI_FALLING DFSDM_CHCFGR1_SITP_0 /*!< SPI with falling edge */
elmot 1:d0dfbce63a89 298 #define DFSDM_CHANNEL_MANCHESTER_RISING DFSDM_CHCFGR1_SITP_1 /*!< Manchester with rising edge */
elmot 1:d0dfbce63a89 299 #define DFSDM_CHANNEL_MANCHESTER_FALLING DFSDM_CHCFGR1_SITP /*!< Manchester with falling edge */
elmot 1:d0dfbce63a89 300 /**
elmot 1:d0dfbce63a89 301 * @}
elmot 1:d0dfbce63a89 302 */
elmot 1:d0dfbce63a89 303
elmot 1:d0dfbce63a89 304 /** @defgroup DFSDM_Channel_SpiClock DFSDM channel SPI clock selection
elmot 1:d0dfbce63a89 305 * @{
elmot 1:d0dfbce63a89 306 */
elmot 1:d0dfbce63a89 307 #define DFSDM_CHANNEL_SPI_CLOCK_EXTERNAL ((uint32_t)0x00000000U) /*!< External SPI clock */
elmot 1:d0dfbce63a89 308 #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL DFSDM_CHCFGR1_SPICKSEL_0 /*!< Internal SPI clock */
elmot 1:d0dfbce63a89 309 #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_FALLING DFSDM_CHCFGR1_SPICKSEL_1 /*!< Internal SPI clock divided by 2, falling edge */
elmot 1:d0dfbce63a89 310 #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_RISING DFSDM_CHCFGR1_SPICKSEL /*!< Internal SPI clock divided by 2, rising edge */
elmot 1:d0dfbce63a89 311 /**
elmot 1:d0dfbce63a89 312 * @}
elmot 1:d0dfbce63a89 313 */
elmot 1:d0dfbce63a89 314
elmot 1:d0dfbce63a89 315 /** @defgroup DFSDM_Channel_AwdFilterOrder DFSDM channel analog watchdog filter order
elmot 1:d0dfbce63a89 316 * @{
elmot 1:d0dfbce63a89 317 */
elmot 1:d0dfbce63a89 318 #define DFSDM_CHANNEL_FASTSINC_ORDER ((uint32_t)0x00000000U) /*!< FastSinc filter type */
elmot 1:d0dfbce63a89 319 #define DFSDM_CHANNEL_SINC1_ORDER DFSDM_CHAWSCDR_AWFORD_0 /*!< Sinc 1 filter type */
elmot 1:d0dfbce63a89 320 #define DFSDM_CHANNEL_SINC2_ORDER DFSDM_CHAWSCDR_AWFORD_1 /*!< Sinc 2 filter type */
elmot 1:d0dfbce63a89 321 #define DFSDM_CHANNEL_SINC3_ORDER DFSDM_CHAWSCDR_AWFORD /*!< Sinc 3 filter type */
elmot 1:d0dfbce63a89 322 /**
elmot 1:d0dfbce63a89 323 * @}
elmot 1:d0dfbce63a89 324 */
elmot 1:d0dfbce63a89 325
elmot 1:d0dfbce63a89 326 /** @defgroup DFSDM_Filter_Trigger DFSDM filter conversion trigger
elmot 1:d0dfbce63a89 327 * @{
elmot 1:d0dfbce63a89 328 */
elmot 1:d0dfbce63a89 329 #define DFSDM_FILTER_SW_TRIGGER ((uint32_t)0x00000000U) /*!< Software trigger */
elmot 1:d0dfbce63a89 330 #define DFSDM_FILTER_SYNC_TRIGGER ((uint32_t)0x00000001U) /*!< Synchronous with DFSDM_FLT0 */
elmot 1:d0dfbce63a89 331 #define DFSDM_FILTER_EXT_TRIGGER ((uint32_t)0x00000002U) /*!< External trigger (only for injected conversion) */
elmot 1:d0dfbce63a89 332 /**
elmot 1:d0dfbce63a89 333 * @}
elmot 1:d0dfbce63a89 334 */
elmot 1:d0dfbce63a89 335
elmot 1:d0dfbce63a89 336 /** @defgroup DFSDM_Filter_ExtTrigger DFSDM filter external trigger
elmot 1:d0dfbce63a89 337 * @{
elmot 1:d0dfbce63a89 338 */
elmot 1:d0dfbce63a89 339 #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO ((uint32_t)0x00000000U) /*!< For DFSDM filter 0, 1, 2 and 3 */
elmot 1:d0dfbce63a89 340 #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO2 DFSDM_FLTCR1_JEXTSEL_0 /*!< For DFSDM filter 0, 1, 2 and 3 */
elmot 1:d0dfbce63a89 341 #define DFSDM_FILTER_EXT_TRIG_TIM8_TRGO DFSDM_FLTCR1_JEXTSEL_1 /*!< For DFSDM filter 0, 1, 2 and 3 */
elmot 1:d0dfbce63a89 342 #define DFSDM_FILTER_EXT_TRIG_TIM8_TRGO2 (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For DFSDM filter 0, 1 and 2 */
elmot 1:d0dfbce63a89 343 #define DFSDM_FILTER_EXT_TRIG_TIM3_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For DFSDM filter 3 */
elmot 1:d0dfbce63a89 344 #define DFSDM_FILTER_EXT_TRIG_TIM4_TRGO DFSDM_FLTCR1_JEXTSEL_2 /*!< For DFSDM filter 0, 1 and 2 */
elmot 1:d0dfbce63a89 345 #define DFSDM_FILTER_EXT_TRIG_TIM16_OC1 DFSDM_FLTCR1_JEXTSEL_2 /*!< For DFSDM filter 3 */
elmot 1:d0dfbce63a89 346 #define DFSDM_FILTER_EXT_TRIG_TIM6_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM filter 0 and 1 */
elmot 1:d0dfbce63a89 347 #define DFSDM_FILTER_EXT_TRIG_TIM7_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM filter 2 and 3 */
elmot 1:d0dfbce63a89 348 #define DFSDM_FILTER_EXT_TRIG_EXTI11 (DFSDM_FLTCR1_JEXTSEL_1 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM filter 0, 1, 2 and 3 */
elmot 1:d0dfbce63a89 349 #define DFSDM_FILTER_EXT_TRIG_EXTI15 DFSDM_FLTCR1_JEXTSEL /*!< For DFSDM filter 0, 1, 2 and 3 */
elmot 1:d0dfbce63a89 350 /**
elmot 1:d0dfbce63a89 351 * @}
elmot 1:d0dfbce63a89 352 */
elmot 1:d0dfbce63a89 353
elmot 1:d0dfbce63a89 354 /** @defgroup DFSDM_Filter_ExtTriggerEdge DFSDM filter external trigger edge
elmot 1:d0dfbce63a89 355 * @{
elmot 1:d0dfbce63a89 356 */
elmot 1:d0dfbce63a89 357 #define DFSDM_FILTER_EXT_TRIG_RISING_EDGE DFSDM_FLTCR1_JEXTEN_0 /*!< External rising edge */
elmot 1:d0dfbce63a89 358 #define DFSDM_FILTER_EXT_TRIG_FALLING_EDGE DFSDM_FLTCR1_JEXTEN_1 /*!< External falling edge */
elmot 1:d0dfbce63a89 359 #define DFSDM_FILTER_EXT_TRIG_BOTH_EDGES DFSDM_FLTCR1_JEXTEN /*!< External rising and falling edges */
elmot 1:d0dfbce63a89 360 /**
elmot 1:d0dfbce63a89 361 * @}
elmot 1:d0dfbce63a89 362 */
elmot 1:d0dfbce63a89 363
elmot 1:d0dfbce63a89 364 /** @defgroup DFSDM_Filter_SincOrder DFSDM filter sinc order
elmot 1:d0dfbce63a89 365 * @{
elmot 1:d0dfbce63a89 366 */
elmot 1:d0dfbce63a89 367 #define DFSDM_FILTER_FASTSINC_ORDER ((uint32_t)0x00000000U) /*!< FastSinc filter type */
elmot 1:d0dfbce63a89 368 #define DFSDM_FILTER_SINC1_ORDER DFSDM_FLTFCR_FORD_0 /*!< Sinc 1 filter type */
elmot 1:d0dfbce63a89 369 #define DFSDM_FILTER_SINC2_ORDER DFSDM_FLTFCR_FORD_1 /*!< Sinc 2 filter type */
elmot 1:d0dfbce63a89 370 #define DFSDM_FILTER_SINC3_ORDER (DFSDM_FLTFCR_FORD_0 | DFSDM_FLTFCR_FORD_1) /*!< Sinc 3 filter type */
elmot 1:d0dfbce63a89 371 #define DFSDM_FILTER_SINC4_ORDER DFSDM_FLTFCR_FORD_2 /*!< Sinc 4 filter type */
elmot 1:d0dfbce63a89 372 #define DFSDM_FILTER_SINC5_ORDER (DFSDM_FLTFCR_FORD_0 | DFSDM_FLTFCR_FORD_2) /*!< Sinc 5 filter type */
elmot 1:d0dfbce63a89 373 /**
elmot 1:d0dfbce63a89 374 * @}
elmot 1:d0dfbce63a89 375 */
elmot 1:d0dfbce63a89 376
elmot 1:d0dfbce63a89 377 /** @defgroup DFSDM_Filter_AwdDataSource DFSDM filter analog watchdog data source
elmot 1:d0dfbce63a89 378 * @{
elmot 1:d0dfbce63a89 379 */
elmot 1:d0dfbce63a89 380 #define DFSDM_FILTER_AWD_FILTER_DATA ((uint32_t)0x00000000U) /*!< From digital filter */
elmot 1:d0dfbce63a89 381 #define DFSDM_FILTER_AWD_CHANNEL_DATA DFSDM_FLTCR1_AWFSEL /*!< From analog watchdog channel */
elmot 1:d0dfbce63a89 382 /**
elmot 1:d0dfbce63a89 383 * @}
elmot 1:d0dfbce63a89 384 */
elmot 1:d0dfbce63a89 385
elmot 1:d0dfbce63a89 386 /** @defgroup DFSDM_Filter_ErrorCode DFSDM filter error code
elmot 1:d0dfbce63a89 387 * @{
elmot 1:d0dfbce63a89 388 */
elmot 1:d0dfbce63a89 389 #define DFSDM_FILTER_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */
elmot 1:d0dfbce63a89 390 #define DFSDM_FILTER_ERROR_REGULAR_OVERRUN ((uint32_t)0x00000001U) /*!< Overrun occurs during regular conversion */
elmot 1:d0dfbce63a89 391 #define DFSDM_FILTER_ERROR_INJECTED_OVERRUN ((uint32_t)0x00000002U) /*!< Overrun occurs during injected conversion */
elmot 1:d0dfbce63a89 392 #define DFSDM_FILTER_ERROR_DMA ((uint32_t)0x00000003U) /*!< DMA error occurs */
elmot 1:d0dfbce63a89 393 /**
elmot 1:d0dfbce63a89 394 * @}
elmot 1:d0dfbce63a89 395 */
elmot 1:d0dfbce63a89 396
elmot 1:d0dfbce63a89 397 /** @defgroup DFSDM_BreakSignals DFSDM break signals
elmot 1:d0dfbce63a89 398 * @{
elmot 1:d0dfbce63a89 399 */
elmot 1:d0dfbce63a89 400 #define DFSDM_NO_BREAK_SIGNAL ((uint32_t)0x00000000U) /*!< No break signal */
elmot 1:d0dfbce63a89 401 #define DFSDM_BREAK_SIGNAL_0 ((uint32_t)0x00000001U) /*!< Break signal 0 */
elmot 1:d0dfbce63a89 402 #define DFSDM_BREAK_SIGNAL_1 ((uint32_t)0x00000002U) /*!< Break signal 1 */
elmot 1:d0dfbce63a89 403 #define DFSDM_BREAK_SIGNAL_2 ((uint32_t)0x00000004U) /*!< Break signal 2 */
elmot 1:d0dfbce63a89 404 #define DFSDM_BREAK_SIGNAL_3 ((uint32_t)0x00000008U) /*!< Break signal 3 */
elmot 1:d0dfbce63a89 405 /**
elmot 1:d0dfbce63a89 406 * @}
elmot 1:d0dfbce63a89 407 */
elmot 1:d0dfbce63a89 408
elmot 1:d0dfbce63a89 409 /** @defgroup DFSDM_Channel_Selection DFSDM Channel Selection
elmot 1:d0dfbce63a89 410 * @{
elmot 1:d0dfbce63a89 411 */
elmot 1:d0dfbce63a89 412 /* DFSDM Channels ------------------------------------------------------------*/
elmot 1:d0dfbce63a89 413 /* The DFSDM channels are defined as follows:
elmot 1:d0dfbce63a89 414 - in 16-bit LSB the channel mask is set
elmot 1:d0dfbce63a89 415 - in 16-bit MSB the channel number is set
elmot 1:d0dfbce63a89 416 e.g. for channel 5 definition:
elmot 1:d0dfbce63a89 417 - the channel mask is 0x00000020 (bit 5 is set)
elmot 1:d0dfbce63a89 418 - the channel number 5 is 0x00050000
elmot 1:d0dfbce63a89 419 --> Consequently, channel 5 definition is 0x00000020 | 0x00050000 = 0x00050020 */
elmot 1:d0dfbce63a89 420 #define DFSDM_CHANNEL_0 ((uint32_t)0x00000001U)
elmot 1:d0dfbce63a89 421 #define DFSDM_CHANNEL_1 ((uint32_t)0x00010002U)
elmot 1:d0dfbce63a89 422 #define DFSDM_CHANNEL_2 ((uint32_t)0x00020004U)
elmot 1:d0dfbce63a89 423 #define DFSDM_CHANNEL_3 ((uint32_t)0x00030008U)
elmot 1:d0dfbce63a89 424 #define DFSDM_CHANNEL_4 ((uint32_t)0x00040010U)
elmot 1:d0dfbce63a89 425 #define DFSDM_CHANNEL_5 ((uint32_t)0x00050020U)
elmot 1:d0dfbce63a89 426 #define DFSDM_CHANNEL_6 ((uint32_t)0x00060040U)
elmot 1:d0dfbce63a89 427 #define DFSDM_CHANNEL_7 ((uint32_t)0x00070080U)
elmot 1:d0dfbce63a89 428 /**
elmot 1:d0dfbce63a89 429 * @}
elmot 1:d0dfbce63a89 430 */
elmot 1:d0dfbce63a89 431
elmot 1:d0dfbce63a89 432 /** @defgroup DFSDM_ContinuousMode DFSDM Continuous Mode
elmot 1:d0dfbce63a89 433 * @{
elmot 1:d0dfbce63a89 434 */
elmot 1:d0dfbce63a89 435 #define DFSDM_CONTINUOUS_CONV_OFF ((uint32_t)0x00000000U) /*!< Conversion are not continuous */
elmot 1:d0dfbce63a89 436 #define DFSDM_CONTINUOUS_CONV_ON ((uint32_t)0x00000001U) /*!< Conversion are continuous */
elmot 1:d0dfbce63a89 437 /**
elmot 1:d0dfbce63a89 438 * @}
elmot 1:d0dfbce63a89 439 */
elmot 1:d0dfbce63a89 440
elmot 1:d0dfbce63a89 441 /** @defgroup DFSDM_AwdThreshold DFSDM analog watchdog threshold
elmot 1:d0dfbce63a89 442 * @{
elmot 1:d0dfbce63a89 443 */
elmot 1:d0dfbce63a89 444 #define DFSDM_AWD_HIGH_THRESHOLD ((uint32_t)0x00000000U) /*!< Analog watchdog high threshold */
elmot 1:d0dfbce63a89 445 #define DFSDM_AWD_LOW_THRESHOLD ((uint32_t)0x00000001U) /*!< Analog watchdog low threshold */
elmot 1:d0dfbce63a89 446 /**
elmot 1:d0dfbce63a89 447 * @}
elmot 1:d0dfbce63a89 448 */
elmot 1:d0dfbce63a89 449
elmot 1:d0dfbce63a89 450 /**
elmot 1:d0dfbce63a89 451 * @}
elmot 1:d0dfbce63a89 452 */
elmot 1:d0dfbce63a89 453 /* End of exported constants -------------------------------------------------*/
elmot 1:d0dfbce63a89 454
elmot 1:d0dfbce63a89 455 /* Exported macros -----------------------------------------------------------*/
elmot 1:d0dfbce63a89 456 /** @defgroup DFSDM_Exported_Macros DFSDM Exported Macros
elmot 1:d0dfbce63a89 457 * @{
elmot 1:d0dfbce63a89 458 */
elmot 1:d0dfbce63a89 459
elmot 1:d0dfbce63a89 460 /** @brief Reset DFSDM channel handle state.
elmot 1:d0dfbce63a89 461 * @param __HANDLE__: DFSDM channel handle.
elmot 1:d0dfbce63a89 462 * @retval None
elmot 1:d0dfbce63a89 463 */
elmot 1:d0dfbce63a89 464 #define __HAL_DFSDM_CHANNEL_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DFSDM_CHANNEL_STATE_RESET)
elmot 1:d0dfbce63a89 465
elmot 1:d0dfbce63a89 466 /** @brief Reset DFSDM filter handle state.
elmot 1:d0dfbce63a89 467 * @param __HANDLE__: DFSDM filter handle.
elmot 1:d0dfbce63a89 468 * @retval None
elmot 1:d0dfbce63a89 469 */
elmot 1:d0dfbce63a89 470 #define __HAL_DFSDM_FILTER_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DFSDM_FILTER_STATE_RESET)
elmot 1:d0dfbce63a89 471
elmot 1:d0dfbce63a89 472 /**
elmot 1:d0dfbce63a89 473 * @}
elmot 1:d0dfbce63a89 474 */
elmot 1:d0dfbce63a89 475 /* End of exported macros ----------------------------------------------------*/
elmot 1:d0dfbce63a89 476
elmot 1:d0dfbce63a89 477 /* Exported functions --------------------------------------------------------*/
elmot 1:d0dfbce63a89 478 /** @addtogroup DFSDM_Exported_Functions DFSDM Exported Functions
elmot 1:d0dfbce63a89 479 * @{
elmot 1:d0dfbce63a89 480 */
elmot 1:d0dfbce63a89 481
elmot 1:d0dfbce63a89 482 /** @addtogroup DFSDM_Exported_Functions_Group1_Channel Channel initialization and de-initialization functions
elmot 1:d0dfbce63a89 483 * @{
elmot 1:d0dfbce63a89 484 */
elmot 1:d0dfbce63a89 485 /* Channel initialization and de-initialization functions *********************/
elmot 1:d0dfbce63a89 486 HAL_StatusTypeDef HAL_DFSDM_ChannelInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 487 HAL_StatusTypeDef HAL_DFSDM_ChannelDeInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 488 void HAL_DFSDM_ChannelMspInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 489 void HAL_DFSDM_ChannelMspDeInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 490 /**
elmot 1:d0dfbce63a89 491 * @}
elmot 1:d0dfbce63a89 492 */
elmot 1:d0dfbce63a89 493
elmot 1:d0dfbce63a89 494 /** @addtogroup DFSDM_Exported_Functions_Group2_Channel Channel operation functions
elmot 1:d0dfbce63a89 495 * @{
elmot 1:d0dfbce63a89 496 */
elmot 1:d0dfbce63a89 497 /* Channel operation functions ************************************************/
elmot 1:d0dfbce63a89 498 HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStart(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 499 HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStart_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 500 HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStop(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 501 HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStop_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 502
elmot 1:d0dfbce63a89 503 HAL_StatusTypeDef HAL_DFSDM_ChannelScdStart(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Threshold, uint32_t BreakSignal);
elmot 1:d0dfbce63a89 504 HAL_StatusTypeDef HAL_DFSDM_ChannelScdStart_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Threshold, uint32_t BreakSignal);
elmot 1:d0dfbce63a89 505 HAL_StatusTypeDef HAL_DFSDM_ChannelScdStop(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 506 HAL_StatusTypeDef HAL_DFSDM_ChannelScdStop_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 507
elmot 1:d0dfbce63a89 508 int16_t HAL_DFSDM_ChannelGetAwdValue(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 509 HAL_StatusTypeDef HAL_DFSDM_ChannelModifyOffset(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, int32_t Offset);
elmot 1:d0dfbce63a89 510
elmot 1:d0dfbce63a89 511 HAL_StatusTypeDef HAL_DFSDM_ChannelPollForCkab(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Timeout);
elmot 1:d0dfbce63a89 512 HAL_StatusTypeDef HAL_DFSDM_ChannelPollForScd(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Timeout);
elmot 1:d0dfbce63a89 513
elmot 1:d0dfbce63a89 514 void HAL_DFSDM_ChannelCkabCallback(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 515 void HAL_DFSDM_ChannelScdCallback(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 516 /**
elmot 1:d0dfbce63a89 517 * @}
elmot 1:d0dfbce63a89 518 */
elmot 1:d0dfbce63a89 519
elmot 1:d0dfbce63a89 520 /** @defgroup DFSDM_Exported_Functions_Group3_Channel Channel state function
elmot 1:d0dfbce63a89 521 * @{
elmot 1:d0dfbce63a89 522 */
elmot 1:d0dfbce63a89 523 /* Channel state function *****************************************************/
elmot 1:d0dfbce63a89 524 HAL_DFSDM_Channel_StateTypeDef HAL_DFSDM_ChannelGetState(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
elmot 1:d0dfbce63a89 525 /**
elmot 1:d0dfbce63a89 526 * @}
elmot 1:d0dfbce63a89 527 */
elmot 1:d0dfbce63a89 528
elmot 1:d0dfbce63a89 529 /** @addtogroup DFSDM_Exported_Functions_Group1_Filter Filter initialization and de-initialization functions
elmot 1:d0dfbce63a89 530 * @{
elmot 1:d0dfbce63a89 531 */
elmot 1:d0dfbce63a89 532 /* Filter initialization and de-initialization functions *********************/
elmot 1:d0dfbce63a89 533 HAL_StatusTypeDef HAL_DFSDM_FilterInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 534 HAL_StatusTypeDef HAL_DFSDM_FilterDeInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 535 void HAL_DFSDM_FilterMspInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 536 void HAL_DFSDM_FilterMspDeInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 537 /**
elmot 1:d0dfbce63a89 538 * @}
elmot 1:d0dfbce63a89 539 */
elmot 1:d0dfbce63a89 540
elmot 1:d0dfbce63a89 541 /** @addtogroup DFSDM_Exported_Functions_Group2_Filter Filter control functions
elmot 1:d0dfbce63a89 542 * @{
elmot 1:d0dfbce63a89 543 */
elmot 1:d0dfbce63a89 544 /* Filter control functions *********************/
elmot 1:d0dfbce63a89 545 HAL_StatusTypeDef HAL_DFSDM_FilterConfigRegChannel(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
elmot 1:d0dfbce63a89 546 uint32_t Channel,
elmot 1:d0dfbce63a89 547 uint32_t ContinuousMode);
elmot 1:d0dfbce63a89 548 HAL_StatusTypeDef HAL_DFSDM_FilterConfigInjChannel(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
elmot 1:d0dfbce63a89 549 uint32_t Channel);
elmot 1:d0dfbce63a89 550 /**
elmot 1:d0dfbce63a89 551 * @}
elmot 1:d0dfbce63a89 552 */
elmot 1:d0dfbce63a89 553
elmot 1:d0dfbce63a89 554 /** @addtogroup DFSDM_Exported_Functions_Group3_Filter Filter operation functions
elmot 1:d0dfbce63a89 555 * @{
elmot 1:d0dfbce63a89 556 */
elmot 1:d0dfbce63a89 557 /* Filter operation functions *********************/
elmot 1:d0dfbce63a89 558 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 559 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 560 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int32_t *pData, uint32_t Length);
elmot 1:d0dfbce63a89 561 HAL_StatusTypeDef HAL_DFSDM_FilterRegularMsbStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int16_t *pData, uint32_t Length);
elmot 1:d0dfbce63a89 562 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 563 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 564 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 565 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 566 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 567 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int32_t *pData, uint32_t Length);
elmot 1:d0dfbce63a89 568 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedMsbStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int16_t *pData, uint32_t Length);
elmot 1:d0dfbce63a89 569 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 570 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 571 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 572 HAL_StatusTypeDef HAL_DFSDM_FilterAwdStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
elmot 1:d0dfbce63a89 573 DFSDM_Filter_AwdParamTypeDef* awdParam);
elmot 1:d0dfbce63a89 574 HAL_StatusTypeDef HAL_DFSDM_FilterAwdStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 575 HAL_StatusTypeDef HAL_DFSDM_FilterExdStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Channel);
elmot 1:d0dfbce63a89 576 HAL_StatusTypeDef HAL_DFSDM_FilterExdStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 577
elmot 1:d0dfbce63a89 578 int32_t HAL_DFSDM_FilterGetRegularValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
elmot 1:d0dfbce63a89 579 int32_t HAL_DFSDM_FilterGetInjectedValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
elmot 1:d0dfbce63a89 580 int32_t HAL_DFSDM_FilterGetExdMaxValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
elmot 1:d0dfbce63a89 581 int32_t HAL_DFSDM_FilterGetExdMinValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
elmot 1:d0dfbce63a89 582 uint32_t HAL_DFSDM_FilterGetConvTimeValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 583
elmot 1:d0dfbce63a89 584 void HAL_DFSDM_IRQHandler(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 585
elmot 1:d0dfbce63a89 586 HAL_StatusTypeDef HAL_DFSDM_FilterPollForRegConversion(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Timeout);
elmot 1:d0dfbce63a89 587 HAL_StatusTypeDef HAL_DFSDM_FilterPollForInjConversion(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Timeout);
elmot 1:d0dfbce63a89 588
elmot 1:d0dfbce63a89 589 void HAL_DFSDM_FilterRegConvCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 590 void HAL_DFSDM_FilterRegConvHalfCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 591 void HAL_DFSDM_FilterInjConvCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 592 void HAL_DFSDM_FilterInjConvHalfCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 593 void HAL_DFSDM_FilterAwdCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Channel, uint32_t Threshold);
elmot 1:d0dfbce63a89 594 void HAL_DFSDM_FilterErrorCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 595 /**
elmot 1:d0dfbce63a89 596 * @}
elmot 1:d0dfbce63a89 597 */
elmot 1:d0dfbce63a89 598
elmot 1:d0dfbce63a89 599 /** @defgroup DFSDM_Exported_Functions_Group4_Filter Filter state functions
elmot 1:d0dfbce63a89 600 * @{
elmot 1:d0dfbce63a89 601 */
elmot 1:d0dfbce63a89 602 /* Filter state functions *****************************************************/
elmot 1:d0dfbce63a89 603 HAL_DFSDM_Filter_StateTypeDef HAL_DFSDM_FilterGetState(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 604 uint32_t HAL_DFSDM_FilterGetError(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
elmot 1:d0dfbce63a89 605 /**
elmot 1:d0dfbce63a89 606 * @}
elmot 1:d0dfbce63a89 607 */
elmot 1:d0dfbce63a89 608
elmot 1:d0dfbce63a89 609 /**
elmot 1:d0dfbce63a89 610 * @}
elmot 1:d0dfbce63a89 611 */
elmot 1:d0dfbce63a89 612 /* End of exported functions -------------------------------------------------*/
elmot 1:d0dfbce63a89 613
elmot 1:d0dfbce63a89 614 /* Private macros ------------------------------------------------------------*/
elmot 1:d0dfbce63a89 615 /** @defgroup DFSDM_Private_Macros DFSDM Private Macros
elmot 1:d0dfbce63a89 616 * @{
elmot 1:d0dfbce63a89 617 */
elmot 1:d0dfbce63a89 618 #define IS_DFSDM_CHANNEL_OUTPUT_CLOCK(CLOCK) (((CLOCK) == DFSDM_CHANNEL_OUTPUT_CLOCK_SYSTEM) || \
elmot 1:d0dfbce63a89 619 ((CLOCK) == DFSDM_CHANNEL_OUTPUT_CLOCK_AUDIO))
elmot 1:d0dfbce63a89 620 #define IS_DFSDM_CHANNEL_OUTPUT_CLOCK_DIVIDER(DIVIDER) ((2 <= (DIVIDER)) && ((DIVIDER) <= 256))
elmot 1:d0dfbce63a89 621 #define IS_DFSDM_CHANNEL_INPUT(INPUT) (((INPUT) == DFSDM_CHANNEL_EXTERNAL_INPUTS) || \
elmot 1:d0dfbce63a89 622 ((INPUT) == DFSDM_CHANNEL_INTERNAL_REGISTER))
elmot 1:d0dfbce63a89 623 #define IS_DFSDM_CHANNEL_DATA_PACKING(MODE) (((MODE) == DFSDM_CHANNEL_STANDARD_MODE) || \
elmot 1:d0dfbce63a89 624 ((MODE) == DFSDM_CHANNEL_INTERLEAVED_MODE) || \
elmot 1:d0dfbce63a89 625 ((MODE) == DFSDM_CHANNEL_DUAL_MODE))
elmot 1:d0dfbce63a89 626 #define IS_DFSDM_CHANNEL_INPUT_PINS(PINS) (((PINS) == DFSDM_CHANNEL_SAME_CHANNEL_PINS) || \
elmot 1:d0dfbce63a89 627 ((PINS) == DFSDM_CHANNEL_FOLLOWING_CHANNEL_PINS))
elmot 1:d0dfbce63a89 628 #define IS_DFSDM_CHANNEL_SERIAL_INTERFACE_TYPE(MODE) (((MODE) == DFSDM_CHANNEL_SPI_RISING) || \
elmot 1:d0dfbce63a89 629 ((MODE) == DFSDM_CHANNEL_SPI_FALLING) || \
elmot 1:d0dfbce63a89 630 ((MODE) == DFSDM_CHANNEL_MANCHESTER_RISING) || \
elmot 1:d0dfbce63a89 631 ((MODE) == DFSDM_CHANNEL_MANCHESTER_FALLING))
elmot 1:d0dfbce63a89 632 #define IS_DFSDM_CHANNEL_SPI_CLOCK(TYPE) (((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_EXTERNAL) || \
elmot 1:d0dfbce63a89 633 ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL) || \
elmot 1:d0dfbce63a89 634 ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_FALLING) || \
elmot 1:d0dfbce63a89 635 ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_RISING))
elmot 1:d0dfbce63a89 636 #define IS_DFSDM_CHANNEL_FILTER_ORDER(ORDER) (((ORDER) == DFSDM_CHANNEL_FASTSINC_ORDER) || \
elmot 1:d0dfbce63a89 637 ((ORDER) == DFSDM_CHANNEL_SINC1_ORDER) || \
elmot 1:d0dfbce63a89 638 ((ORDER) == DFSDM_CHANNEL_SINC2_ORDER) || \
elmot 1:d0dfbce63a89 639 ((ORDER) == DFSDM_CHANNEL_SINC3_ORDER))
elmot 1:d0dfbce63a89 640 #define IS_DFSDM_CHANNEL_FILTER_OVS_RATIO(RATIO) ((1 <= (RATIO)) && ((RATIO) <= 32))
elmot 1:d0dfbce63a89 641 #define IS_DFSDM_CHANNEL_OFFSET(VALUE) ((-8388608 <= (VALUE)) && ((VALUE) <= 8388607))
elmot 1:d0dfbce63a89 642 #define IS_DFSDM_CHANNEL_RIGHT_BIT_SHIFT(VALUE) ((VALUE) <= 0x1F)
elmot 1:d0dfbce63a89 643 #define IS_DFSDM_CHANNEL_SCD_THRESHOLD(VALUE) ((VALUE) <= 0xFF)
elmot 1:d0dfbce63a89 644 #define IS_DFSDM_FILTER_REG_TRIGGER(TRIG) (((TRIG) == DFSDM_FILTER_SW_TRIGGER) || \
elmot 1:d0dfbce63a89 645 ((TRIG) == DFSDM_FILTER_SYNC_TRIGGER))
elmot 1:d0dfbce63a89 646 #define IS_DFSDM_FILTER_INJ_TRIGGER(TRIG) (((TRIG) == DFSDM_FILTER_SW_TRIGGER) || \
elmot 1:d0dfbce63a89 647 ((TRIG) == DFSDM_FILTER_SYNC_TRIGGER) || \
elmot 1:d0dfbce63a89 648 ((TRIG) == DFSDM_FILTER_EXT_TRIGGER))
elmot 1:d0dfbce63a89 649 #define IS_DFSDM_FILTER_EXT_TRIG(TRIG) (((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO) || \
elmot 1:d0dfbce63a89 650 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO2) || \
elmot 1:d0dfbce63a89 651 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM8_TRGO) || \
elmot 1:d0dfbce63a89 652 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM8_TRGO2) || \
elmot 1:d0dfbce63a89 653 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM3_TRGO) || \
elmot 1:d0dfbce63a89 654 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM4_TRGO) || \
elmot 1:d0dfbce63a89 655 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM16_OC1) || \
elmot 1:d0dfbce63a89 656 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM6_TRGO) || \
elmot 1:d0dfbce63a89 657 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM7_TRGO) || \
elmot 1:d0dfbce63a89 658 ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI11) || \
elmot 1:d0dfbce63a89 659 ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI15))
elmot 1:d0dfbce63a89 660 #define IS_DFSDM_FILTER_EXT_TRIG_EDGE(EDGE) (((EDGE) == DFSDM_FILTER_EXT_TRIG_RISING_EDGE) || \
elmot 1:d0dfbce63a89 661 ((EDGE) == DFSDM_FILTER_EXT_TRIG_FALLING_EDGE) || \
elmot 1:d0dfbce63a89 662 ((EDGE) == DFSDM_FILTER_EXT_TRIG_BOTH_EDGES))
elmot 1:d0dfbce63a89 663 #define IS_DFSDM_FILTER_SINC_ORDER(ORDER) (((ORDER) == DFSDM_FILTER_FASTSINC_ORDER) || \
elmot 1:d0dfbce63a89 664 ((ORDER) == DFSDM_FILTER_SINC1_ORDER) || \
elmot 1:d0dfbce63a89 665 ((ORDER) == DFSDM_FILTER_SINC2_ORDER) || \
elmot 1:d0dfbce63a89 666 ((ORDER) == DFSDM_FILTER_SINC3_ORDER) || \
elmot 1:d0dfbce63a89 667 ((ORDER) == DFSDM_FILTER_SINC4_ORDER) || \
elmot 1:d0dfbce63a89 668 ((ORDER) == DFSDM_FILTER_SINC5_ORDER))
elmot 1:d0dfbce63a89 669 #define IS_DFSDM_FILTER_OVS_RATIO(RATIO) ((1 <= (RATIO)) && ((RATIO) <= 1024))
elmot 1:d0dfbce63a89 670 #define IS_DFSDM_FILTER_INTEGRATOR_OVS_RATIO(RATIO) ((1 <= (RATIO)) && ((RATIO) <= 256))
elmot 1:d0dfbce63a89 671 #define IS_DFSDM_FILTER_AWD_DATA_SOURCE(DATA) (((DATA) == DFSDM_FILTER_AWD_FILTER_DATA) || \
elmot 1:d0dfbce63a89 672 ((DATA) == DFSDM_FILTER_AWD_CHANNEL_DATA))
elmot 1:d0dfbce63a89 673 #define IS_DFSDM_FILTER_AWD_THRESHOLD(VALUE) ((-8388608 <= (VALUE)) && ((VALUE) <= 8388607))
elmot 1:d0dfbce63a89 674 #define IS_DFSDM_BREAK_SIGNALS(VALUE) ((VALUE) <= 0xFU)
elmot 1:d0dfbce63a89 675 #define IS_DFSDM_REGULAR_CHANNEL(CHANNEL) (((CHANNEL) == DFSDM_CHANNEL_0) || \
elmot 1:d0dfbce63a89 676 ((CHANNEL) == DFSDM_CHANNEL_1) || \
elmot 1:d0dfbce63a89 677 ((CHANNEL) == DFSDM_CHANNEL_2) || \
elmot 1:d0dfbce63a89 678 ((CHANNEL) == DFSDM_CHANNEL_3) || \
elmot 1:d0dfbce63a89 679 ((CHANNEL) == DFSDM_CHANNEL_4) || \
elmot 1:d0dfbce63a89 680 ((CHANNEL) == DFSDM_CHANNEL_5) || \
elmot 1:d0dfbce63a89 681 ((CHANNEL) == DFSDM_CHANNEL_6) || \
elmot 1:d0dfbce63a89 682 ((CHANNEL) == DFSDM_CHANNEL_7))
elmot 1:d0dfbce63a89 683 #define IS_DFSDM_INJECTED_CHANNEL(CHANNEL) (((CHANNEL) != 0) && ((CHANNEL) <= 0x000F00FFU))
elmot 1:d0dfbce63a89 684 #define IS_DFSDM_CONTINUOUS_MODE(MODE) (((MODE) == DFSDM_CONTINUOUS_CONV_OFF) || \
elmot 1:d0dfbce63a89 685 ((MODE) == DFSDM_CONTINUOUS_CONV_ON))
elmot 1:d0dfbce63a89 686 /**
elmot 1:d0dfbce63a89 687 * @}
elmot 1:d0dfbce63a89 688 */
elmot 1:d0dfbce63a89 689 /* End of private macros -----------------------------------------------------*/
elmot 1:d0dfbce63a89 690
elmot 1:d0dfbce63a89 691 /**
elmot 1:d0dfbce63a89 692 * @}
elmot 1:d0dfbce63a89 693 */
elmot 1:d0dfbce63a89 694
elmot 1:d0dfbce63a89 695 /**
elmot 1:d0dfbce63a89 696 * @}
elmot 1:d0dfbce63a89 697 */
elmot 1:d0dfbce63a89 698 #endif /* STM32L471xx || STM32L475xx || STM32L476xx || STM32L485xx || STM32L486xx */
elmot 1:d0dfbce63a89 699 #ifdef __cplusplus
elmot 1:d0dfbce63a89 700 }
elmot 1:d0dfbce63a89 701 #endif
elmot 1:d0dfbce63a89 702
elmot 1:d0dfbce63a89 703 #endif /* __STM32L4xx_HAL_DFSDM_H */
elmot 1:d0dfbce63a89 704
elmot 1:d0dfbce63a89 705 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/