To get started with Seeed Tiny BLE, include detecting motion, button and battery level.

Dependencies:   BLE_API eMPL_MPU6050 mbed nRF51822

Committer:
yihui
Date:
Wed Apr 22 07:47:17 2015 +0000
Revision:
1:fc2f9d636751
update libraries; ; delete nRF51822/nordic-sdk/components/gpiote/app_gpiote.c to solve GPIOTE_IRQHandler multiply defined issue. temperarily change nRF51822 library to folder

Who changed what in which revision?

UserRevisionLine numberNew contents of line
yihui 1:fc2f9d636751 1 /* Copyright (c) 2013, Nordic Semiconductor ASA
yihui 1:fc2f9d636751 2 * All rights reserved.
yihui 1:fc2f9d636751 3 *
yihui 1:fc2f9d636751 4 * Redistribution and use in source and binary forms, with or without
yihui 1:fc2f9d636751 5 * modification, are permitted provided that the following conditions are met:
yihui 1:fc2f9d636751 6 *
yihui 1:fc2f9d636751 7 * * Redistributions of source code must retain the above copyright notice, this
yihui 1:fc2f9d636751 8 * list of conditions and the following disclaimer.
yihui 1:fc2f9d636751 9 *
yihui 1:fc2f9d636751 10 * * Redistributions in binary form must reproduce the above copyright notice,
yihui 1:fc2f9d636751 11 * this list of conditions and the following disclaimer in the documentation
yihui 1:fc2f9d636751 12 * and/or other materials provided with the distribution.
yihui 1:fc2f9d636751 13 *
yihui 1:fc2f9d636751 14 * * Neither the name of Nordic Semiconductor ASA nor the names of its
yihui 1:fc2f9d636751 15 * contributors may be used to endorse or promote products derived from
yihui 1:fc2f9d636751 16 * this software without specific prior written permission.
yihui 1:fc2f9d636751 17 *
yihui 1:fc2f9d636751 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
yihui 1:fc2f9d636751 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
yihui 1:fc2f9d636751 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
yihui 1:fc2f9d636751 21 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
yihui 1:fc2f9d636751 22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
yihui 1:fc2f9d636751 23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
yihui 1:fc2f9d636751 24 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
yihui 1:fc2f9d636751 25 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
yihui 1:fc2f9d636751 26 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
yihui 1:fc2f9d636751 27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
yihui 1:fc2f9d636751 28 *
yihui 1:fc2f9d636751 29 */
yihui 1:fc2f9d636751 30 #ifndef NRF51_DEPRECATED_H
yihui 1:fc2f9d636751 31 #define NRF51_DEPRECATED_H
yihui 1:fc2f9d636751 32
yihui 1:fc2f9d636751 33 /*lint ++flb "Enter library region */
yihui 1:fc2f9d636751 34
yihui 1:fc2f9d636751 35 /* This file is given to prevent your SW from not compiling with the updates made to nrf51.h and
yihui 1:fc2f9d636751 36 * nrf51_bitfields.h. The macros defined in this file were available previously. Do not use these
yihui 1:fc2f9d636751 37 * macros on purpose. Use the ones defined in nrf51.h and nrf51_bitfields.h instead.
yihui 1:fc2f9d636751 38 */
yihui 1:fc2f9d636751 39
yihui 1:fc2f9d636751 40 /* NVMC */
yihui 1:fc2f9d636751 41 /* The register ERASEPROTECTEDPAGE is called ERASEPCR0 in the documentation. */
yihui 1:fc2f9d636751 42 #define ERASEPCR0 ERASEPROTECTEDPAGE
yihui 1:fc2f9d636751 43 /* The register ERASEPAGE is also called ERASEPCR1 in the documentation. */
yihui 1:fc2f9d636751 44 #define ERASEPCR1 ERASEPAGE
yihui 1:fc2f9d636751 45
yihui 1:fc2f9d636751 46 /* LPCOMP */
yihui 1:fc2f9d636751 47 /* The interrupt ISR was renamed. Adding old name to the macros. */
yihui 1:fc2f9d636751 48 #define LPCOMP_COMP_IRQHandler LPCOMP_IRQHandler
yihui 1:fc2f9d636751 49
yihui 1:fc2f9d636751 50
yihui 1:fc2f9d636751 51 /* MPU */
yihui 1:fc2f9d636751 52 /* The field MPU.PERR0.LPCOMP_COMP was renamed. Added into deprecated in case somebody was using the macros defined for it. */
yihui 1:fc2f9d636751 53 #define MPU_PERR0_LPCOMP_COMP_Pos MPU_PERR0_LPCOMP_Pos
yihui 1:fc2f9d636751 54 #define MPU_PERR0_LPCOMP_COMP_Msk MPU_PERR0_LPCOMP_Msk
yihui 1:fc2f9d636751 55 #define MPU_PERR0_LPCOMP_COMP_InRegion1 MPU_PERR0_LPCOMP_InRegion1
yihui 1:fc2f9d636751 56 #define MPU_PERR0_LPCOMP_COMP_InRegion0 MPU_PERR0_LPCOMP_InRegion0
yihui 1:fc2f9d636751 57
yihui 1:fc2f9d636751 58
yihui 1:fc2f9d636751 59 /* POWER */
yihui 1:fc2f9d636751 60 /* The field POWER.RAMON.OFFRAM3 was eliminated. Added into deprecated in case somebody was using the macros defined for it. */
yihui 1:fc2f9d636751 61 #define POWER_RAMON_OFFRAM3_Pos (19UL)
yihui 1:fc2f9d636751 62 #define POWER_RAMON_OFFRAM3_Msk (0x1UL << POWER_RAMON_OFFRAM3_Pos)
yihui 1:fc2f9d636751 63 #define POWER_RAMON_OFFRAM3_RAM3Off (0UL)
yihui 1:fc2f9d636751 64 #define POWER_RAMON_OFFRAM3_RAM3On (1UL)
yihui 1:fc2f9d636751 65 /* The field POWER.RAMON.OFFRAM2 was eliminated. Added into deprecated in case somebody was using the macros defined for it. */
yihui 1:fc2f9d636751 66 #define POWER_RAMON_OFFRAM2_Pos (18UL)
yihui 1:fc2f9d636751 67 #define POWER_RAMON_OFFRAM2_Msk (0x1UL << POWER_RAMON_OFFRAM2_Pos)
yihui 1:fc2f9d636751 68 #define POWER_RAMON_OFFRAM2_RAM2Off (0UL)
yihui 1:fc2f9d636751 69 #define POWER_RAMON_OFFRAM2_RAM2On (1UL)
yihui 1:fc2f9d636751 70 /* The field POWER.RAMON.ONRAM3 was eliminated. Added into deprecated in case somebody was using the macros defined for it. */
yihui 1:fc2f9d636751 71 #define POWER_RAMON_ONRAM3_Pos (3UL)
yihui 1:fc2f9d636751 72 #define POWER_RAMON_ONRAM3_Msk (0x1UL << POWER_RAMON_ONRAM3_Pos)
yihui 1:fc2f9d636751 73 #define POWER_RAMON_ONRAM3_RAM3Off (0UL)
yihui 1:fc2f9d636751 74 #define POWER_RAMON_ONRAM3_RAM3On (1UL)
yihui 1:fc2f9d636751 75 /* The field POWER.RAMON.ONRAM2 was eliminated. Added into deprecated in case somebody was using the macros defined for it. */
yihui 1:fc2f9d636751 76 #define POWER_RAMON_ONRAM2_Pos (2UL)
yihui 1:fc2f9d636751 77 #define POWER_RAMON_ONRAM2_Msk (0x1UL << POWER_RAMON_ONRAM2_Pos)
yihui 1:fc2f9d636751 78 #define POWER_RAMON_ONRAM2_RAM2Off (0UL)
yihui 1:fc2f9d636751 79 #define POWER_RAMON_ONRAM2_RAM2On (1UL)
yihui 1:fc2f9d636751 80
yihui 1:fc2f9d636751 81
yihui 1:fc2f9d636751 82 /* RADIO */
yihui 1:fc2f9d636751 83 /* The enumerated value RADIO.TXPOWER.TXPOWER.Neg40dBm was renamed. Added into deprecated with the new macro name. */
yihui 1:fc2f9d636751 84 #define RADIO_TXPOWER_TXPOWER_Neg40dBm RADIO_TXPOWER_TXPOWER_Neg30dBm
yihui 1:fc2f9d636751 85 /* The name of the field SKIPADDR was corrected. Old macros added for compatibility. */
yihui 1:fc2f9d636751 86 #define RADIO_CRCCNF_SKIP_ADDR_Pos RADIO_CRCCNF_SKIPADDR_Pos
yihui 1:fc2f9d636751 87 #define RADIO_CRCCNF_SKIP_ADDR_Msk RADIO_CRCCNF_SKIPADDR_Msk
yihui 1:fc2f9d636751 88 #define RADIO_CRCCNF_SKIP_ADDR_Include RADIO_CRCCNF_SKIPADDR_Include
yihui 1:fc2f9d636751 89 #define RADIO_CRCCNF_SKIP_ADDR_Skip RADIO_CRCCNF_SKIPADDR_Skip
yihui 1:fc2f9d636751 90 /* The name of the field PLLLOCK was corrected. Old macros added for compatibility. */
yihui 1:fc2f9d636751 91 #define RADIO_TEST_PLL_LOCK_Pos RADIO_TEST_PLLLOCK_Pos
yihui 1:fc2f9d636751 92 #define RADIO_TEST_PLL_LOCK_Msk RADIO_TEST_PLLLOCK_Msk
yihui 1:fc2f9d636751 93 #define RADIO_TEST_PLL_LOCK_Disabled RADIO_TEST_PLLLOCK_Disabled
yihui 1:fc2f9d636751 94 #define RADIO_TEST_PLL_LOCK_Enabled RADIO_TEST_PLLLOCK_Enabled
yihui 1:fc2f9d636751 95 /* The name of the field CONSTCARRIER was corrected. Old macros added for compatibility. */
yihui 1:fc2f9d636751 96 #define RADIO_TEST_CONST_CARRIER_Pos RADIO_TEST_CONSTCARRIER_Pos
yihui 1:fc2f9d636751 97 #define RADIO_TEST_CONST_CARRIER_Msk RADIO_TEST_CONSTCARRIER_Msk
yihui 1:fc2f9d636751 98 #define RADIO_TEST_CONST_CARRIER_Disabled RADIO_TEST_CONSTCARRIER_Disabled
yihui 1:fc2f9d636751 99 #define RADIO_TEST_CONST_CARRIER_Enabled RADIO_TEST_CONSTCARRIER_Enabled
yihui 1:fc2f9d636751 100
yihui 1:fc2f9d636751 101
yihui 1:fc2f9d636751 102 /* FICR */
yihui 1:fc2f9d636751 103 /* The registers FICR.SIZERAMBLOCK0, FICR.SIZERAMBLOCK1, FICR.SIZERAMBLOCK2 and FICR.SIZERAMBLOCK3 were renamed into an array. */
yihui 1:fc2f9d636751 104 #define SIZERAMBLOCK0 SIZERAMBLOCKS
yihui 1:fc2f9d636751 105 #define SIZERAMBLOCK1 SIZERAMBLOCKS
yihui 1:fc2f9d636751 106 #define SIZERAMBLOCK2 SIZERAMBLOCK[2] /*!< Note that this macro will disapear when SIZERAMBLOCK array is eliminated. SIZERAMBLOCK is a deprecated array. */
yihui 1:fc2f9d636751 107 #define SIZERAMBLOCK3 SIZERAMBLOCK[3] /*!< Note that this macro will disapear when SIZERAMBLOCK array is eliminated. SIZERAMBLOCK is a deprecated array. */
yihui 1:fc2f9d636751 108 /* The registers FICR.DEVICEID0 and FICR.DEVICEID1 were renamed into an array. */
yihui 1:fc2f9d636751 109 #define DEVICEID0 DEVICEID[0]
yihui 1:fc2f9d636751 110 #define DEVICEID1 DEVICEID[1]
yihui 1:fc2f9d636751 111 /* The registers FICR.ER0, FICR.ER1, FICR.ER2 and FICR.ER3 were renamed into an array. */
yihui 1:fc2f9d636751 112 #define ER0 ER[0]
yihui 1:fc2f9d636751 113 #define ER1 ER[1]
yihui 1:fc2f9d636751 114 #define ER2 ER[2]
yihui 1:fc2f9d636751 115 #define ER3 ER[3]
yihui 1:fc2f9d636751 116 /* The registers FICR.IR0, FICR.IR1, FICR.IR2 and FICR.IR3 were renamed into an array. */
yihui 1:fc2f9d636751 117 #define IR0 IR[0]
yihui 1:fc2f9d636751 118 #define IR1 IR[1]
yihui 1:fc2f9d636751 119 #define IR2 IR[2]
yihui 1:fc2f9d636751 120 #define IR3 IR[3]
yihui 1:fc2f9d636751 121 /* The registers FICR.DEVICEADDR0 and FICR.DEVICEADDR1 were renamed into an array. */
yihui 1:fc2f9d636751 122 #define DEVICEADDR0 DEVICEADDR[0]
yihui 1:fc2f9d636751 123 #define DEVICEADDR1 DEVICEADDR[1]
yihui 1:fc2f9d636751 124
yihui 1:fc2f9d636751 125
yihui 1:fc2f9d636751 126 /* PPI */
yihui 1:fc2f9d636751 127 /* The tasks PPI.TASKS_CHGxEN and PPI.TASKS_CHGxDIS were renamed into an array of structs. */
yihui 1:fc2f9d636751 128 #define TASKS_CHG0EN TASKS_CHG[0].EN
yihui 1:fc2f9d636751 129 #define TASKS_CHG0DIS TASKS_CHG[0].DIS
yihui 1:fc2f9d636751 130 #define TASKS_CHG1EN TASKS_CHG[1].EN
yihui 1:fc2f9d636751 131 #define TASKS_CHG1DIS TASKS_CHG[1].DIS
yihui 1:fc2f9d636751 132 #define TASKS_CHG2EN TASKS_CHG[2].EN
yihui 1:fc2f9d636751 133 #define TASKS_CHG2DIS TASKS_CHG[2].DIS
yihui 1:fc2f9d636751 134 #define TASKS_CHG3EN TASKS_CHG[3].EN
yihui 1:fc2f9d636751 135 #define TASKS_CHG3DIS TASKS_CHG[3].DIS
yihui 1:fc2f9d636751 136 /* The registers PPI.CHx_EEP and PPI.CHx_TEP were renamed into an array of structs. */
yihui 1:fc2f9d636751 137 #define CH0_EEP CH[0].EEP
yihui 1:fc2f9d636751 138 #define CH0_TEP CH[0].TEP
yihui 1:fc2f9d636751 139 #define CH1_EEP CH[1].EEP
yihui 1:fc2f9d636751 140 #define CH1_TEP CH[1].TEP
yihui 1:fc2f9d636751 141 #define CH2_EEP CH[2].EEP
yihui 1:fc2f9d636751 142 #define CH2_TEP CH[2].TEP
yihui 1:fc2f9d636751 143 #define CH3_EEP CH[3].EEP
yihui 1:fc2f9d636751 144 #define CH3_TEP CH[3].TEP
yihui 1:fc2f9d636751 145 #define CH4_EEP CH[4].EEP
yihui 1:fc2f9d636751 146 #define CH4_TEP CH[4].TEP
yihui 1:fc2f9d636751 147 #define CH5_EEP CH[5].EEP
yihui 1:fc2f9d636751 148 #define CH5_TEP CH[5].TEP
yihui 1:fc2f9d636751 149 #define CH6_EEP CH[6].EEP
yihui 1:fc2f9d636751 150 #define CH6_TEP CH[6].TEP
yihui 1:fc2f9d636751 151 #define CH7_EEP CH[7].EEP
yihui 1:fc2f9d636751 152 #define CH7_TEP CH[7].TEP
yihui 1:fc2f9d636751 153 #define CH8_EEP CH[8].EEP
yihui 1:fc2f9d636751 154 #define CH8_TEP CH[8].TEP
yihui 1:fc2f9d636751 155 #define CH9_EEP CH[9].EEP
yihui 1:fc2f9d636751 156 #define CH9_TEP CH[9].TEP
yihui 1:fc2f9d636751 157 #define CH10_EEP CH[10].EEP
yihui 1:fc2f9d636751 158 #define CH10_TEP CH[10].TEP
yihui 1:fc2f9d636751 159 #define CH11_EEP CH[11].EEP
yihui 1:fc2f9d636751 160 #define CH11_TEP CH[11].TEP
yihui 1:fc2f9d636751 161 #define CH12_EEP CH[12].EEP
yihui 1:fc2f9d636751 162 #define CH12_TEP CH[12].TEP
yihui 1:fc2f9d636751 163 #define CH13_EEP CH[13].EEP
yihui 1:fc2f9d636751 164 #define CH13_TEP CH[13].TEP
yihui 1:fc2f9d636751 165 #define CH14_EEP CH[14].EEP
yihui 1:fc2f9d636751 166 #define CH14_TEP CH[14].TEP
yihui 1:fc2f9d636751 167 #define CH15_EEP CH[15].EEP
yihui 1:fc2f9d636751 168 #define CH15_TEP CH[15].TEP
yihui 1:fc2f9d636751 169 /* The registers PPI.CHG0, PPI.CHG1, PPI.CHG2 and PPI.CHG3 were renamed into an array. */
yihui 1:fc2f9d636751 170 #define CHG0 CHG[0]
yihui 1:fc2f9d636751 171 #define CHG1 CHG[1]
yihui 1:fc2f9d636751 172 #define CHG2 CHG[2]
yihui 1:fc2f9d636751 173 #define CHG3 CHG[3]
yihui 1:fc2f9d636751 174 /* All bitfield macros for the CHGx registers therefore changed name. */
yihui 1:fc2f9d636751 175 #define PPI_CHG0_CH15_Pos PPI_CHG_CH15_Pos
yihui 1:fc2f9d636751 176 #define PPI_CHG0_CH15_Msk PPI_CHG_CH15_Msk
yihui 1:fc2f9d636751 177 #define PPI_CHG0_CH15_Excluded PPI_CHG_CH15_Excluded
yihui 1:fc2f9d636751 178 #define PPI_CHG0_CH15_Included PPI_CHG_CH15_Included
yihui 1:fc2f9d636751 179 #define PPI_CHG0_CH14_Pos PPI_CHG_CH14_Pos
yihui 1:fc2f9d636751 180 #define PPI_CHG0_CH14_Msk PPI_CHG_CH14_Msk
yihui 1:fc2f9d636751 181 #define PPI_CHG0_CH14_Excluded PPI_CHG_CH14_Excluded
yihui 1:fc2f9d636751 182 #define PPI_CHG0_CH14_Included PPI_CHG_CH14_Included
yihui 1:fc2f9d636751 183 #define PPI_CHG0_CH13_Pos PPI_CHG_CH13_Pos
yihui 1:fc2f9d636751 184 #define PPI_CHG0_CH13_Msk PPI_CHG_CH13_Msk
yihui 1:fc2f9d636751 185 #define PPI_CHG0_CH13_Excluded PPI_CHG_CH13_Excluded
yihui 1:fc2f9d636751 186 #define PPI_CHG0_CH13_Included PPI_CHG_CH13_Included
yihui 1:fc2f9d636751 187 #define PPI_CHG0_CH12_Pos PPI_CHG_CH12_Pos
yihui 1:fc2f9d636751 188 #define PPI_CHG0_CH12_Msk PPI_CHG_CH12_Msk
yihui 1:fc2f9d636751 189 #define PPI_CHG0_CH12_Excluded PPI_CHG_CH12_Excluded
yihui 1:fc2f9d636751 190 #define PPI_CHG0_CH12_Included PPI_CHG_CH12_Included
yihui 1:fc2f9d636751 191 #define PPI_CHG0_CH11_Pos PPI_CHG_CH11_Pos
yihui 1:fc2f9d636751 192 #define PPI_CHG0_CH11_Msk PPI_CHG_CH11_Msk
yihui 1:fc2f9d636751 193 #define PPI_CHG0_CH11_Excluded PPI_CHG_CH11_Excluded
yihui 1:fc2f9d636751 194 #define PPI_CHG0_CH11_Included PPI_CHG_CH11_Included
yihui 1:fc2f9d636751 195 #define PPI_CHG0_CH10_Pos PPI_CHG_CH10_Pos
yihui 1:fc2f9d636751 196 #define PPI_CHG0_CH10_Msk PPI_CHG_CH10_Msk
yihui 1:fc2f9d636751 197 #define PPI_CHG0_CH10_Excluded PPI_CHG_CH10_Excluded
yihui 1:fc2f9d636751 198 #define PPI_CHG0_CH10_Included PPI_CHG_CH10_Included
yihui 1:fc2f9d636751 199 #define PPI_CHG0_CH9_Pos PPI_CHG_CH9_Pos
yihui 1:fc2f9d636751 200 #define PPI_CHG0_CH9_Msk PPI_CHG_CH9_Msk
yihui 1:fc2f9d636751 201 #define PPI_CHG0_CH9_Excluded PPI_CHG_CH9_Excluded
yihui 1:fc2f9d636751 202 #define PPI_CHG0_CH9_Included PPI_CHG_CH9_Included
yihui 1:fc2f9d636751 203 #define PPI_CHG0_CH8_Pos PPI_CHG_CH8_Pos
yihui 1:fc2f9d636751 204 #define PPI_CHG0_CH8_Msk PPI_CHG_CH8_Msk
yihui 1:fc2f9d636751 205 #define PPI_CHG0_CH8_Excluded PPI_CHG_CH8_Excluded
yihui 1:fc2f9d636751 206 #define PPI_CHG0_CH8_Included PPI_CHG_CH8_Included
yihui 1:fc2f9d636751 207 #define PPI_CHG0_CH7_Pos PPI_CHG_CH7_Pos
yihui 1:fc2f9d636751 208 #define PPI_CHG0_CH7_Msk PPI_CHG_CH7_Msk
yihui 1:fc2f9d636751 209 #define PPI_CHG0_CH7_Excluded PPI_CHG_CH7_Excluded
yihui 1:fc2f9d636751 210 #define PPI_CHG0_CH7_Included PPI_CHG_CH7_Included
yihui 1:fc2f9d636751 211 #define PPI_CHG0_CH6_Pos PPI_CHG_CH6_Pos
yihui 1:fc2f9d636751 212 #define PPI_CHG0_CH6_Msk PPI_CHG_CH6_Msk
yihui 1:fc2f9d636751 213 #define PPI_CHG0_CH6_Excluded PPI_CHG_CH6_Excluded
yihui 1:fc2f9d636751 214 #define PPI_CHG0_CH6_Included PPI_CHG_CH6_Included
yihui 1:fc2f9d636751 215 #define PPI_CHG0_CH5_Pos PPI_CHG_CH5_Pos
yihui 1:fc2f9d636751 216 #define PPI_CHG0_CH5_Msk PPI_CHG_CH5_Msk
yihui 1:fc2f9d636751 217 #define PPI_CHG0_CH5_Excluded PPI_CHG_CH5_Excluded
yihui 1:fc2f9d636751 218 #define PPI_CHG0_CH5_Included PPI_CHG_CH5_Included
yihui 1:fc2f9d636751 219 #define PPI_CHG0_CH4_Pos PPI_CHG_CH4_Pos
yihui 1:fc2f9d636751 220 #define PPI_CHG0_CH4_Msk PPI_CHG_CH4_Msk
yihui 1:fc2f9d636751 221 #define PPI_CHG0_CH4_Excluded PPI_CHG_CH4_Excluded
yihui 1:fc2f9d636751 222 #define PPI_CHG0_CH4_Included PPI_CHG_CH4_Included
yihui 1:fc2f9d636751 223 #define PPI_CHG0_CH3_Pos PPI_CHG_CH3_Pos
yihui 1:fc2f9d636751 224 #define PPI_CHG0_CH3_Msk PPI_CHG_CH3_Msk
yihui 1:fc2f9d636751 225 #define PPI_CHG0_CH3_Excluded PPI_CHG_CH3_Excluded
yihui 1:fc2f9d636751 226 #define PPI_CHG0_CH3_Included PPI_CHG_CH3_Included
yihui 1:fc2f9d636751 227 #define PPI_CHG0_CH2_Pos PPI_CHG_CH2_Pos
yihui 1:fc2f9d636751 228 #define PPI_CHG0_CH2_Msk PPI_CHG_CH2_Msk
yihui 1:fc2f9d636751 229 #define PPI_CHG0_CH2_Excluded PPI_CHG_CH2_Excluded
yihui 1:fc2f9d636751 230 #define PPI_CHG0_CH2_Included PPI_CHG_CH2_Included
yihui 1:fc2f9d636751 231 #define PPI_CHG0_CH1_Pos PPI_CHG_CH1_Pos
yihui 1:fc2f9d636751 232 #define PPI_CHG0_CH1_Msk PPI_CHG_CH1_Msk
yihui 1:fc2f9d636751 233 #define PPI_CHG0_CH1_Excluded PPI_CHG_CH1_Excluded
yihui 1:fc2f9d636751 234 #define PPI_CHG0_CH1_Included PPI_CHG_CH1_Included
yihui 1:fc2f9d636751 235 #define PPI_CHG0_CH0_Pos PPI_CHG_CH0_Pos
yihui 1:fc2f9d636751 236 #define PPI_CHG0_CH0_Msk PPI_CHG_CH0_Msk
yihui 1:fc2f9d636751 237 #define PPI_CHG0_CH0_Excluded PPI_CHG_CH0_Excluded
yihui 1:fc2f9d636751 238 #define PPI_CHG0_CH0_Included PPI_CHG_CH0_Included
yihui 1:fc2f9d636751 239 #define PPI_CHG1_CH15_Pos PPI_CHG_CH15_Pos
yihui 1:fc2f9d636751 240 #define PPI_CHG1_CH15_Msk PPI_CHG_CH15_Msk
yihui 1:fc2f9d636751 241 #define PPI_CHG1_CH15_Excluded PPI_CHG_CH15_Excluded
yihui 1:fc2f9d636751 242 #define PPI_CHG1_CH15_Included PPI_CHG_CH15_Included
yihui 1:fc2f9d636751 243 #define PPI_CHG1_CH14_Pos PPI_CHG_CH14_Pos
yihui 1:fc2f9d636751 244 #define PPI_CHG1_CH14_Msk PPI_CHG_CH14_Msk
yihui 1:fc2f9d636751 245 #define PPI_CHG1_CH14_Excluded PPI_CHG_CH14_Excluded
yihui 1:fc2f9d636751 246 #define PPI_CHG1_CH14_Included PPI_CHG_CH14_Included
yihui 1:fc2f9d636751 247 #define PPI_CHG1_CH13_Pos PPI_CHG_CH13_Pos
yihui 1:fc2f9d636751 248 #define PPI_CHG1_CH13_Msk PPI_CHG_CH13_Msk
yihui 1:fc2f9d636751 249 #define PPI_CHG1_CH13_Excluded PPI_CHG_CH13_Excluded
yihui 1:fc2f9d636751 250 #define PPI_CHG1_CH13_Included PPI_CHG_CH13_Included
yihui 1:fc2f9d636751 251 #define PPI_CHG1_CH12_Pos PPI_CHG_CH12_Pos
yihui 1:fc2f9d636751 252 #define PPI_CHG1_CH12_Msk PPI_CHG_CH12_Msk
yihui 1:fc2f9d636751 253 #define PPI_CHG1_CH12_Excluded PPI_CHG_CH12_Excluded
yihui 1:fc2f9d636751 254 #define PPI_CHG1_CH12_Included PPI_CHG_CH12_Included
yihui 1:fc2f9d636751 255 #define PPI_CHG1_CH11_Pos PPI_CHG_CH11_Pos
yihui 1:fc2f9d636751 256 #define PPI_CHG1_CH11_Msk PPI_CHG_CH11_Msk
yihui 1:fc2f9d636751 257 #define PPI_CHG1_CH11_Excluded PPI_CHG_CH11_Excluded
yihui 1:fc2f9d636751 258 #define PPI_CHG1_CH11_Included PPI_CHG_CH11_Included
yihui 1:fc2f9d636751 259 #define PPI_CHG1_CH10_Pos PPI_CHG_CH10_Pos
yihui 1:fc2f9d636751 260 #define PPI_CHG1_CH10_Msk PPI_CHG_CH10_Msk
yihui 1:fc2f9d636751 261 #define PPI_CHG1_CH10_Excluded PPI_CHG_CH10_Excluded
yihui 1:fc2f9d636751 262 #define PPI_CHG1_CH10_Included PPI_CHG_CH10_Included
yihui 1:fc2f9d636751 263 #define PPI_CHG1_CH9_Pos PPI_CHG_CH9_Pos
yihui 1:fc2f9d636751 264 #define PPI_CHG1_CH9_Msk PPI_CHG_CH9_Msk
yihui 1:fc2f9d636751 265 #define PPI_CHG1_CH9_Excluded PPI_CHG_CH9_Excluded
yihui 1:fc2f9d636751 266 #define PPI_CHG1_CH9_Included PPI_CHG_CH9_Included
yihui 1:fc2f9d636751 267 #define PPI_CHG1_CH8_Pos PPI_CHG_CH8_Pos
yihui 1:fc2f9d636751 268 #define PPI_CHG1_CH8_Msk PPI_CHG_CH8_Msk
yihui 1:fc2f9d636751 269 #define PPI_CHG1_CH8_Excluded PPI_CHG_CH8_Excluded
yihui 1:fc2f9d636751 270 #define PPI_CHG1_CH8_Included PPI_CHG_CH8_Included
yihui 1:fc2f9d636751 271 #define PPI_CHG1_CH7_Pos PPI_CHG_CH7_Pos
yihui 1:fc2f9d636751 272 #define PPI_CHG1_CH7_Msk PPI_CHG_CH7_Msk
yihui 1:fc2f9d636751 273 #define PPI_CHG1_CH7_Excluded PPI_CHG_CH7_Excluded
yihui 1:fc2f9d636751 274 #define PPI_CHG1_CH7_Included PPI_CHG_CH7_Included
yihui 1:fc2f9d636751 275 #define PPI_CHG1_CH6_Pos PPI_CHG_CH6_Pos
yihui 1:fc2f9d636751 276 #define PPI_CHG1_CH6_Msk PPI_CHG_CH6_Msk
yihui 1:fc2f9d636751 277 #define PPI_CHG1_CH6_Excluded PPI_CHG_CH6_Excluded
yihui 1:fc2f9d636751 278 #define PPI_CHG1_CH6_Included PPI_CHG_CH6_Included
yihui 1:fc2f9d636751 279 #define PPI_CHG1_CH5_Pos PPI_CHG_CH5_Pos
yihui 1:fc2f9d636751 280 #define PPI_CHG1_CH5_Msk PPI_CHG_CH5_Msk
yihui 1:fc2f9d636751 281 #define PPI_CHG1_CH5_Excluded PPI_CHG_CH5_Excluded
yihui 1:fc2f9d636751 282 #define PPI_CHG1_CH5_Included PPI_CHG_CH5_Included
yihui 1:fc2f9d636751 283 #define PPI_CHG1_CH4_Pos PPI_CHG_CH4_Pos
yihui 1:fc2f9d636751 284 #define PPI_CHG1_CH4_Msk PPI_CHG_CH4_Msk
yihui 1:fc2f9d636751 285 #define PPI_CHG1_CH4_Excluded PPI_CHG_CH4_Excluded
yihui 1:fc2f9d636751 286 #define PPI_CHG1_CH4_Included PPI_CHG_CH4_Included
yihui 1:fc2f9d636751 287 #define PPI_CHG1_CH3_Pos PPI_CHG_CH3_Pos
yihui 1:fc2f9d636751 288 #define PPI_CHG1_CH3_Msk PPI_CHG_CH3_Msk
yihui 1:fc2f9d636751 289 #define PPI_CHG1_CH3_Excluded PPI_CHG_CH3_Excluded
yihui 1:fc2f9d636751 290 #define PPI_CHG1_CH3_Included PPI_CHG_CH3_Included
yihui 1:fc2f9d636751 291 #define PPI_CHG1_CH2_Pos PPI_CHG_CH2_Pos
yihui 1:fc2f9d636751 292 #define PPI_CHG1_CH2_Msk PPI_CHG_CH2_Msk
yihui 1:fc2f9d636751 293 #define PPI_CHG1_CH2_Excluded PPI_CHG_CH2_Excluded
yihui 1:fc2f9d636751 294 #define PPI_CHG1_CH2_Included PPI_CHG_CH2_Included
yihui 1:fc2f9d636751 295 #define PPI_CHG1_CH1_Pos PPI_CHG_CH1_Pos
yihui 1:fc2f9d636751 296 #define PPI_CHG1_CH1_Msk PPI_CHG_CH1_Msk
yihui 1:fc2f9d636751 297 #define PPI_CHG1_CH1_Excluded PPI_CHG_CH1_Excluded
yihui 1:fc2f9d636751 298 #define PPI_CHG1_CH1_Included PPI_CHG_CH1_Included
yihui 1:fc2f9d636751 299 #define PPI_CHG1_CH0_Pos PPI_CHG_CH0_Pos
yihui 1:fc2f9d636751 300 #define PPI_CHG1_CH0_Msk PPI_CHG_CH0_Msk
yihui 1:fc2f9d636751 301 #define PPI_CHG1_CH0_Excluded PPI_CHG_CH0_Excluded
yihui 1:fc2f9d636751 302 #define PPI_CHG1_CH0_Included PPI_CHG_CH0_Included
yihui 1:fc2f9d636751 303 #define PPI_CHG2_CH15_Pos PPI_CHG_CH15_Pos
yihui 1:fc2f9d636751 304 #define PPI_CHG2_CH15_Msk PPI_CHG_CH15_Msk
yihui 1:fc2f9d636751 305 #define PPI_CHG2_CH15_Excluded PPI_CHG_CH15_Excluded
yihui 1:fc2f9d636751 306 #define PPI_CHG2_CH15_Included PPI_CHG_CH15_Included
yihui 1:fc2f9d636751 307 #define PPI_CHG2_CH14_Pos PPI_CHG_CH14_Pos
yihui 1:fc2f9d636751 308 #define PPI_CHG2_CH14_Msk PPI_CHG_CH14_Msk
yihui 1:fc2f9d636751 309 #define PPI_CHG2_CH14_Excluded PPI_CHG_CH14_Excluded
yihui 1:fc2f9d636751 310 #define PPI_CHG2_CH14_Included PPI_CHG_CH14_Included
yihui 1:fc2f9d636751 311 #define PPI_CHG2_CH13_Pos PPI_CHG_CH13_Pos
yihui 1:fc2f9d636751 312 #define PPI_CHG2_CH13_Msk PPI_CHG_CH13_Msk
yihui 1:fc2f9d636751 313 #define PPI_CHG2_CH13_Excluded PPI_CHG_CH13_Excluded
yihui 1:fc2f9d636751 314 #define PPI_CHG2_CH13_Included PPI_CHG_CH13_Included
yihui 1:fc2f9d636751 315 #define PPI_CHG2_CH12_Pos PPI_CHG_CH12_Pos
yihui 1:fc2f9d636751 316 #define PPI_CHG2_CH12_Msk PPI_CHG_CH12_Msk
yihui 1:fc2f9d636751 317 #define PPI_CHG2_CH12_Excluded PPI_CHG_CH12_Excluded
yihui 1:fc2f9d636751 318 #define PPI_CHG2_CH12_Included PPI_CHG_CH12_Included
yihui 1:fc2f9d636751 319 #define PPI_CHG2_CH11_Pos PPI_CHG_CH11_Pos
yihui 1:fc2f9d636751 320 #define PPI_CHG2_CH11_Msk PPI_CHG_CH11_Msk
yihui 1:fc2f9d636751 321 #define PPI_CHG2_CH11_Excluded PPI_CHG_CH11_Excluded
yihui 1:fc2f9d636751 322 #define PPI_CHG2_CH11_Included PPI_CHG_CH11_Included
yihui 1:fc2f9d636751 323 #define PPI_CHG2_CH10_Pos PPI_CHG_CH10_Pos
yihui 1:fc2f9d636751 324 #define PPI_CHG2_CH10_Msk PPI_CHG_CH10_Msk
yihui 1:fc2f9d636751 325 #define PPI_CHG2_CH10_Excluded PPI_CHG_CH10_Excluded
yihui 1:fc2f9d636751 326 #define PPI_CHG2_CH10_Included PPI_CHG_CH10_Included
yihui 1:fc2f9d636751 327 #define PPI_CHG2_CH9_Pos PPI_CHG_CH9_Pos
yihui 1:fc2f9d636751 328 #define PPI_CHG2_CH9_Msk PPI_CHG_CH9_Msk
yihui 1:fc2f9d636751 329 #define PPI_CHG2_CH9_Excluded PPI_CHG_CH9_Excluded
yihui 1:fc2f9d636751 330 #define PPI_CHG2_CH9_Included PPI_CHG_CH9_Included
yihui 1:fc2f9d636751 331 #define PPI_CHG2_CH8_Pos PPI_CHG_CH8_Pos
yihui 1:fc2f9d636751 332 #define PPI_CHG2_CH8_Msk PPI_CHG_CH8_Msk
yihui 1:fc2f9d636751 333 #define PPI_CHG2_CH8_Excluded PPI_CHG_CH8_Excluded
yihui 1:fc2f9d636751 334 #define PPI_CHG2_CH8_Included PPI_CHG_CH8_Included
yihui 1:fc2f9d636751 335 #define PPI_CHG2_CH7_Pos PPI_CHG_CH7_Pos
yihui 1:fc2f9d636751 336 #define PPI_CHG2_CH7_Msk PPI_CHG_CH7_Msk
yihui 1:fc2f9d636751 337 #define PPI_CHG2_CH7_Excluded PPI_CHG_CH7_Excluded
yihui 1:fc2f9d636751 338 #define PPI_CHG2_CH7_Included PPI_CHG_CH7_Included
yihui 1:fc2f9d636751 339 #define PPI_CHG2_CH6_Pos PPI_CHG_CH6_Pos
yihui 1:fc2f9d636751 340 #define PPI_CHG2_CH6_Msk PPI_CHG_CH6_Msk
yihui 1:fc2f9d636751 341 #define PPI_CHG2_CH6_Excluded PPI_CHG_CH6_Excluded
yihui 1:fc2f9d636751 342 #define PPI_CHG2_CH6_Included PPI_CHG_CH6_Included
yihui 1:fc2f9d636751 343 #define PPI_CHG2_CH5_Pos PPI_CHG_CH5_Pos
yihui 1:fc2f9d636751 344 #define PPI_CHG2_CH5_Msk PPI_CHG_CH5_Msk
yihui 1:fc2f9d636751 345 #define PPI_CHG2_CH5_Excluded PPI_CHG_CH5_Excluded
yihui 1:fc2f9d636751 346 #define PPI_CHG2_CH5_Included PPI_CHG_CH5_Included
yihui 1:fc2f9d636751 347 #define PPI_CHG2_CH4_Pos PPI_CHG_CH4_Pos
yihui 1:fc2f9d636751 348 #define PPI_CHG2_CH4_Msk PPI_CHG_CH4_Msk
yihui 1:fc2f9d636751 349 #define PPI_CHG2_CH4_Excluded PPI_CHG_CH4_Excluded
yihui 1:fc2f9d636751 350 #define PPI_CHG2_CH4_Included PPI_CHG_CH4_Included
yihui 1:fc2f9d636751 351 #define PPI_CHG2_CH3_Pos PPI_CHG_CH3_Pos
yihui 1:fc2f9d636751 352 #define PPI_CHG2_CH3_Msk PPI_CHG_CH3_Msk
yihui 1:fc2f9d636751 353 #define PPI_CHG2_CH3_Excluded PPI_CHG_CH3_Excluded
yihui 1:fc2f9d636751 354 #define PPI_CHG2_CH3_Included PPI_CHG_CH3_Included
yihui 1:fc2f9d636751 355 #define PPI_CHG2_CH2_Pos PPI_CHG_CH2_Pos
yihui 1:fc2f9d636751 356 #define PPI_CHG2_CH2_Msk PPI_CHG_CH2_Msk
yihui 1:fc2f9d636751 357 #define PPI_CHG2_CH2_Excluded PPI_CHG_CH2_Excluded
yihui 1:fc2f9d636751 358 #define PPI_CHG2_CH2_Included PPI_CHG_CH2_Included
yihui 1:fc2f9d636751 359 #define PPI_CHG2_CH1_Pos PPI_CHG_CH1_Pos
yihui 1:fc2f9d636751 360 #define PPI_CHG2_CH1_Msk PPI_CHG_CH1_Msk
yihui 1:fc2f9d636751 361 #define PPI_CHG2_CH1_Excluded PPI_CHG_CH1_Excluded
yihui 1:fc2f9d636751 362 #define PPI_CHG2_CH1_Included PPI_CHG_CH1_Included
yihui 1:fc2f9d636751 363 #define PPI_CHG2_CH0_Pos PPI_CHG_CH0_Pos
yihui 1:fc2f9d636751 364 #define PPI_CHG2_CH0_Msk PPI_CHG_CH0_Msk
yihui 1:fc2f9d636751 365 #define PPI_CHG2_CH0_Excluded PPI_CHG_CH0_Excluded
yihui 1:fc2f9d636751 366 #define PPI_CHG2_CH0_Included PPI_CHG_CH0_Included
yihui 1:fc2f9d636751 367 #define PPI_CHG3_CH15_Pos PPI_CHG_CH15_Pos
yihui 1:fc2f9d636751 368 #define PPI_CHG3_CH15_Msk PPI_CHG_CH15_Msk
yihui 1:fc2f9d636751 369 #define PPI_CHG3_CH15_Excluded PPI_CHG_CH15_Excluded
yihui 1:fc2f9d636751 370 #define PPI_CHG3_CH15_Included PPI_CHG_CH15_Included
yihui 1:fc2f9d636751 371 #define PPI_CHG3_CH14_Pos PPI_CHG_CH14_Pos
yihui 1:fc2f9d636751 372 #define PPI_CHG3_CH14_Msk PPI_CHG_CH14_Msk
yihui 1:fc2f9d636751 373 #define PPI_CHG3_CH14_Excluded PPI_CHG_CH14_Excluded
yihui 1:fc2f9d636751 374 #define PPI_CHG3_CH14_Included PPI_CHG_CH14_Included
yihui 1:fc2f9d636751 375 #define PPI_CHG3_CH13_Pos PPI_CHG_CH13_Pos
yihui 1:fc2f9d636751 376 #define PPI_CHG3_CH13_Msk PPI_CHG_CH13_Msk
yihui 1:fc2f9d636751 377 #define PPI_CHG3_CH13_Excluded PPI_CHG_CH13_Excluded
yihui 1:fc2f9d636751 378 #define PPI_CHG3_CH13_Included PPI_CHG_CH13_Included
yihui 1:fc2f9d636751 379 #define PPI_CHG3_CH12_Pos PPI_CHG_CH12_Pos
yihui 1:fc2f9d636751 380 #define PPI_CHG3_CH12_Msk PPI_CHG_CH12_Msk
yihui 1:fc2f9d636751 381 #define PPI_CHG3_CH12_Excluded PPI_CHG_CH12_Excluded
yihui 1:fc2f9d636751 382 #define PPI_CHG3_CH12_Included PPI_CHG_CH12_Included
yihui 1:fc2f9d636751 383 #define PPI_CHG3_CH11_Pos PPI_CHG_CH11_Pos
yihui 1:fc2f9d636751 384 #define PPI_CHG3_CH11_Msk PPI_CHG_CH11_Msk
yihui 1:fc2f9d636751 385 #define PPI_CHG3_CH11_Excluded PPI_CHG_CH11_Excluded
yihui 1:fc2f9d636751 386 #define PPI_CHG3_CH11_Included PPI_CHG_CH11_Included
yihui 1:fc2f9d636751 387 #define PPI_CHG3_CH10_Pos PPI_CHG_CH10_Pos
yihui 1:fc2f9d636751 388 #define PPI_CHG3_CH10_Msk PPI_CHG_CH10_Msk
yihui 1:fc2f9d636751 389 #define PPI_CHG3_CH10_Excluded PPI_CHG_CH10_Excluded
yihui 1:fc2f9d636751 390 #define PPI_CHG3_CH10_Included PPI_CHG_CH10_Included
yihui 1:fc2f9d636751 391 #define PPI_CHG3_CH9_Pos PPI_CHG_CH9_Pos
yihui 1:fc2f9d636751 392 #define PPI_CHG3_CH9_Msk PPI_CHG_CH9_Msk
yihui 1:fc2f9d636751 393 #define PPI_CHG3_CH9_Excluded PPI_CHG_CH9_Excluded
yihui 1:fc2f9d636751 394 #define PPI_CHG3_CH9_Included PPI_CHG_CH9_Included
yihui 1:fc2f9d636751 395 #define PPI_CHG3_CH8_Pos PPI_CHG_CH8_Pos
yihui 1:fc2f9d636751 396 #define PPI_CHG3_CH8_Msk PPI_CHG_CH8_Msk
yihui 1:fc2f9d636751 397 #define PPI_CHG3_CH8_Excluded PPI_CHG_CH8_Excluded
yihui 1:fc2f9d636751 398 #define PPI_CHG3_CH8_Included PPI_CHG_CH8_Included
yihui 1:fc2f9d636751 399 #define PPI_CHG3_CH7_Pos PPI_CHG_CH7_Pos
yihui 1:fc2f9d636751 400 #define PPI_CHG3_CH7_Msk PPI_CHG_CH7_Msk
yihui 1:fc2f9d636751 401 #define PPI_CHG3_CH7_Excluded PPI_CHG_CH7_Excluded
yihui 1:fc2f9d636751 402 #define PPI_CHG3_CH7_Included PPI_CHG_CH7_Included
yihui 1:fc2f9d636751 403 #define PPI_CHG3_CH6_Pos PPI_CHG_CH6_Pos
yihui 1:fc2f9d636751 404 #define PPI_CHG3_CH6_Msk PPI_CHG_CH6_Msk
yihui 1:fc2f9d636751 405 #define PPI_CHG3_CH6_Excluded PPI_CHG_CH6_Excluded
yihui 1:fc2f9d636751 406 #define PPI_CHG3_CH6_Included PPI_CHG_CH6_Included
yihui 1:fc2f9d636751 407 #define PPI_CHG3_CH5_Pos PPI_CHG_CH5_Pos
yihui 1:fc2f9d636751 408 #define PPI_CHG3_CH5_Msk PPI_CHG_CH5_Msk
yihui 1:fc2f9d636751 409 #define PPI_CHG3_CH5_Excluded PPI_CHG_CH5_Excluded
yihui 1:fc2f9d636751 410 #define PPI_CHG3_CH5_Included PPI_CHG_CH5_Included
yihui 1:fc2f9d636751 411 #define PPI_CHG3_CH4_Pos PPI_CHG_CH4_Pos
yihui 1:fc2f9d636751 412 #define PPI_CHG3_CH4_Msk PPI_CHG_CH4_Msk
yihui 1:fc2f9d636751 413 #define PPI_CHG3_CH4_Excluded PPI_CHG_CH4_Excluded
yihui 1:fc2f9d636751 414 #define PPI_CHG3_CH4_Included PPI_CHG_CH4_Included
yihui 1:fc2f9d636751 415 #define PPI_CHG3_CH3_Pos PPI_CHG_CH3_Pos
yihui 1:fc2f9d636751 416 #define PPI_CHG3_CH3_Msk PPI_CHG_CH3_Msk
yihui 1:fc2f9d636751 417 #define PPI_CHG3_CH3_Excluded PPI_CHG_CH3_Excluded
yihui 1:fc2f9d636751 418 #define PPI_CHG3_CH3_Included PPI_CHG_CH3_Included
yihui 1:fc2f9d636751 419 #define PPI_CHG3_CH2_Pos PPI_CHG_CH2_Pos
yihui 1:fc2f9d636751 420 #define PPI_CHG3_CH2_Msk PPI_CHG_CH2_Msk
yihui 1:fc2f9d636751 421 #define PPI_CHG3_CH2_Excluded PPI_CHG_CH2_Excluded
yihui 1:fc2f9d636751 422 #define PPI_CHG3_CH2_Included PPI_CHG_CH2_Included
yihui 1:fc2f9d636751 423 #define PPI_CHG3_CH1_Pos PPI_CHG_CH1_Pos
yihui 1:fc2f9d636751 424 #define PPI_CHG3_CH1_Msk PPI_CHG_CH1_Msk
yihui 1:fc2f9d636751 425 #define PPI_CHG3_CH1_Excluded PPI_CHG_CH1_Excluded
yihui 1:fc2f9d636751 426 #define PPI_CHG3_CH1_Included PPI_CHG_CH1_Included
yihui 1:fc2f9d636751 427 #define PPI_CHG3_CH0_Pos PPI_CHG_CH0_Pos
yihui 1:fc2f9d636751 428 #define PPI_CHG3_CH0_Msk PPI_CHG_CH0_Msk
yihui 1:fc2f9d636751 429 #define PPI_CHG3_CH0_Excluded PPI_CHG_CH0_Excluded
yihui 1:fc2f9d636751 430 #define PPI_CHG3_CH0_Included PPI_CHG_CH0_Included
yihui 1:fc2f9d636751 431
yihui 1:fc2f9d636751 432
yihui 1:fc2f9d636751 433
yihui 1:fc2f9d636751 434 /*lint --flb "Leave library region" */
yihui 1:fc2f9d636751 435
yihui 1:fc2f9d636751 436 #endif /* NRF51_DEPRECATED_H */
yihui 1:fc2f9d636751 437