PokittoLib with changes to lcd refresh etc.

Dependents:   Pokittris

Fork of Pokitto by Pokitto Community Team

This is a fork by user @Spinal, and is used in Pokittris for testing. Do not import this to your own program.

Committer:
Pokitto
Date:
Sat Oct 07 21:31:12 2017 +0000
Revision:
5:7e5c566b1760
mbed-pokitto integrated

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Pokitto 5:7e5c566b1760 1 /**************************************************************************//**
Pokitto 5:7e5c566b1760 2 * @file core_cm7.h
Pokitto 5:7e5c566b1760 3 * @brief CMSIS Cortex-M7 Core Peripheral Access Layer Header File
Pokitto 5:7e5c566b1760 4 * @version V4.10
Pokitto 5:7e5c566b1760 5 * @date 18. March 2015
Pokitto 5:7e5c566b1760 6 *
Pokitto 5:7e5c566b1760 7 * @note
Pokitto 5:7e5c566b1760 8 *
Pokitto 5:7e5c566b1760 9 ******************************************************************************/
Pokitto 5:7e5c566b1760 10 /* Copyright (c) 2009 - 2015 ARM LIMITED
Pokitto 5:7e5c566b1760 11
Pokitto 5:7e5c566b1760 12 All rights reserved.
Pokitto 5:7e5c566b1760 13 Redistribution and use in source and binary forms, with or without
Pokitto 5:7e5c566b1760 14 modification, are permitted provided that the following conditions are met:
Pokitto 5:7e5c566b1760 15 - Redistributions of source code must retain the above copyright
Pokitto 5:7e5c566b1760 16 notice, this list of conditions and the following disclaimer.
Pokitto 5:7e5c566b1760 17 - Redistributions in binary form must reproduce the above copyright
Pokitto 5:7e5c566b1760 18 notice, this list of conditions and the following disclaimer in the
Pokitto 5:7e5c566b1760 19 documentation and/or other materials provided with the distribution.
Pokitto 5:7e5c566b1760 20 - Neither the name of ARM nor the names of its contributors may be used
Pokitto 5:7e5c566b1760 21 to endorse or promote products derived from this software without
Pokitto 5:7e5c566b1760 22 specific prior written permission.
Pokitto 5:7e5c566b1760 23 *
Pokitto 5:7e5c566b1760 24 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Pokitto 5:7e5c566b1760 25 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Pokitto 5:7e5c566b1760 26 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Pokitto 5:7e5c566b1760 27 ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
Pokitto 5:7e5c566b1760 28 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
Pokitto 5:7e5c566b1760 29 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
Pokitto 5:7e5c566b1760 30 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
Pokitto 5:7e5c566b1760 31 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
Pokitto 5:7e5c566b1760 32 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
Pokitto 5:7e5c566b1760 33 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
Pokitto 5:7e5c566b1760 34 POSSIBILITY OF SUCH DAMAGE.
Pokitto 5:7e5c566b1760 35 ---------------------------------------------------------------------------*/
Pokitto 5:7e5c566b1760 36
Pokitto 5:7e5c566b1760 37
Pokitto 5:7e5c566b1760 38 #if defined ( __ICCARM__ )
Pokitto 5:7e5c566b1760 39 #pragma system_include /* treat file as system include file for MISRA check */
Pokitto 5:7e5c566b1760 40 #endif
Pokitto 5:7e5c566b1760 41
Pokitto 5:7e5c566b1760 42 #ifndef __CORE_CM7_H_GENERIC
Pokitto 5:7e5c566b1760 43 #define __CORE_CM7_H_GENERIC
Pokitto 5:7e5c566b1760 44
Pokitto 5:7e5c566b1760 45 #ifdef __cplusplus
Pokitto 5:7e5c566b1760 46 extern "C" {
Pokitto 5:7e5c566b1760 47 #endif
Pokitto 5:7e5c566b1760 48
Pokitto 5:7e5c566b1760 49 /** \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
Pokitto 5:7e5c566b1760 50 CMSIS violates the following MISRA-C:2004 rules:
Pokitto 5:7e5c566b1760 51
Pokitto 5:7e5c566b1760 52 \li Required Rule 8.5, object/function definition in header file.<br>
Pokitto 5:7e5c566b1760 53 Function definitions in header files are used to allow 'inlining'.
Pokitto 5:7e5c566b1760 54
Pokitto 5:7e5c566b1760 55 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
Pokitto 5:7e5c566b1760 56 Unions are used for effective representation of core registers.
Pokitto 5:7e5c566b1760 57
Pokitto 5:7e5c566b1760 58 \li Advisory Rule 19.7, Function-like macro defined.<br>
Pokitto 5:7e5c566b1760 59 Function-like macros are used to allow more efficient code.
Pokitto 5:7e5c566b1760 60 */
Pokitto 5:7e5c566b1760 61
Pokitto 5:7e5c566b1760 62
Pokitto 5:7e5c566b1760 63 /*******************************************************************************
Pokitto 5:7e5c566b1760 64 * CMSIS definitions
Pokitto 5:7e5c566b1760 65 ******************************************************************************/
Pokitto 5:7e5c566b1760 66 /** \ingroup Cortex_M7
Pokitto 5:7e5c566b1760 67 @{
Pokitto 5:7e5c566b1760 68 */
Pokitto 5:7e5c566b1760 69
Pokitto 5:7e5c566b1760 70 /* CMSIS CM7 definitions */
Pokitto 5:7e5c566b1760 71 #define __CM7_CMSIS_VERSION_MAIN (0x04) /*!< [31:16] CMSIS HAL main version */
Pokitto 5:7e5c566b1760 72 #define __CM7_CMSIS_VERSION_SUB (0x00) /*!< [15:0] CMSIS HAL sub version */
Pokitto 5:7e5c566b1760 73 #define __CM7_CMSIS_VERSION ((__CM7_CMSIS_VERSION_MAIN << 16) | \
Pokitto 5:7e5c566b1760 74 __CM7_CMSIS_VERSION_SUB ) /*!< CMSIS HAL version number */
Pokitto 5:7e5c566b1760 75
Pokitto 5:7e5c566b1760 76 #define __CORTEX_M (0x07) /*!< Cortex-M Core */
Pokitto 5:7e5c566b1760 77
Pokitto 5:7e5c566b1760 78
Pokitto 5:7e5c566b1760 79 #if defined ( __CC_ARM )
Pokitto 5:7e5c566b1760 80 #define __ASM __asm /*!< asm keyword for ARM Compiler */
Pokitto 5:7e5c566b1760 81 #define __INLINE __inline /*!< inline keyword for ARM Compiler */
Pokitto 5:7e5c566b1760 82 #define __STATIC_INLINE static __inline
Pokitto 5:7e5c566b1760 83
Pokitto 5:7e5c566b1760 84 #elif defined ( __GNUC__ )
Pokitto 5:7e5c566b1760 85 #define __ASM __asm /*!< asm keyword for GNU Compiler */
Pokitto 5:7e5c566b1760 86 #define __INLINE inline /*!< inline keyword for GNU Compiler */
Pokitto 5:7e5c566b1760 87 #define __STATIC_INLINE static inline
Pokitto 5:7e5c566b1760 88
Pokitto 5:7e5c566b1760 89 #elif defined ( __ICCARM__ )
Pokitto 5:7e5c566b1760 90 #define __ASM __asm /*!< asm keyword for IAR Compiler */
Pokitto 5:7e5c566b1760 91 #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
Pokitto 5:7e5c566b1760 92 #define __STATIC_INLINE static inline
Pokitto 5:7e5c566b1760 93
Pokitto 5:7e5c566b1760 94 #elif defined ( __TMS470__ )
Pokitto 5:7e5c566b1760 95 #define __ASM __asm /*!< asm keyword for TI CCS Compiler */
Pokitto 5:7e5c566b1760 96 #define __STATIC_INLINE static inline
Pokitto 5:7e5c566b1760 97
Pokitto 5:7e5c566b1760 98 #elif defined ( __TASKING__ )
Pokitto 5:7e5c566b1760 99 #define __ASM __asm /*!< asm keyword for TASKING Compiler */
Pokitto 5:7e5c566b1760 100 #define __INLINE inline /*!< inline keyword for TASKING Compiler */
Pokitto 5:7e5c566b1760 101 #define __STATIC_INLINE static inline
Pokitto 5:7e5c566b1760 102
Pokitto 5:7e5c566b1760 103 #elif defined ( __CSMC__ )
Pokitto 5:7e5c566b1760 104 #define __packed
Pokitto 5:7e5c566b1760 105 #define __ASM _asm /*!< asm keyword for COSMIC Compiler */
Pokitto 5:7e5c566b1760 106 #define __INLINE inline /*use -pc99 on compile line !< inline keyword for COSMIC Compiler */
Pokitto 5:7e5c566b1760 107 #define __STATIC_INLINE static inline
Pokitto 5:7e5c566b1760 108
Pokitto 5:7e5c566b1760 109 #endif
Pokitto 5:7e5c566b1760 110
Pokitto 5:7e5c566b1760 111 /** __FPU_USED indicates whether an FPU is used or not.
Pokitto 5:7e5c566b1760 112 For this, __FPU_PRESENT has to be checked prior to making use of FPU specific registers and functions.
Pokitto 5:7e5c566b1760 113 */
Pokitto 5:7e5c566b1760 114 #if defined ( __CC_ARM )
Pokitto 5:7e5c566b1760 115 #if defined __TARGET_FPU_VFP
Pokitto 5:7e5c566b1760 116 #if (__FPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 117 #define __FPU_USED 1
Pokitto 5:7e5c566b1760 118 #else
Pokitto 5:7e5c566b1760 119 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
Pokitto 5:7e5c566b1760 120 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 121 #endif
Pokitto 5:7e5c566b1760 122 #else
Pokitto 5:7e5c566b1760 123 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 124 #endif
Pokitto 5:7e5c566b1760 125
Pokitto 5:7e5c566b1760 126 #elif defined ( __GNUC__ )
Pokitto 5:7e5c566b1760 127 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
Pokitto 5:7e5c566b1760 128 #if (__FPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 129 #define __FPU_USED 1
Pokitto 5:7e5c566b1760 130 #else
Pokitto 5:7e5c566b1760 131 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
Pokitto 5:7e5c566b1760 132 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 133 #endif
Pokitto 5:7e5c566b1760 134 #else
Pokitto 5:7e5c566b1760 135 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 136 #endif
Pokitto 5:7e5c566b1760 137
Pokitto 5:7e5c566b1760 138 #elif defined ( __ICCARM__ )
Pokitto 5:7e5c566b1760 139 #if defined __ARMVFP__
Pokitto 5:7e5c566b1760 140 #if (__FPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 141 #define __FPU_USED 1
Pokitto 5:7e5c566b1760 142 #else
Pokitto 5:7e5c566b1760 143 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
Pokitto 5:7e5c566b1760 144 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 145 #endif
Pokitto 5:7e5c566b1760 146 #else
Pokitto 5:7e5c566b1760 147 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 148 #endif
Pokitto 5:7e5c566b1760 149
Pokitto 5:7e5c566b1760 150 #elif defined ( __TMS470__ )
Pokitto 5:7e5c566b1760 151 #if defined __TI_VFP_SUPPORT__
Pokitto 5:7e5c566b1760 152 #if (__FPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 153 #define __FPU_USED 1
Pokitto 5:7e5c566b1760 154 #else
Pokitto 5:7e5c566b1760 155 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
Pokitto 5:7e5c566b1760 156 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 157 #endif
Pokitto 5:7e5c566b1760 158 #else
Pokitto 5:7e5c566b1760 159 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 160 #endif
Pokitto 5:7e5c566b1760 161
Pokitto 5:7e5c566b1760 162 #elif defined ( __TASKING__ )
Pokitto 5:7e5c566b1760 163 #if defined __FPU_VFP__
Pokitto 5:7e5c566b1760 164 #if (__FPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 165 #define __FPU_USED 1
Pokitto 5:7e5c566b1760 166 #else
Pokitto 5:7e5c566b1760 167 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
Pokitto 5:7e5c566b1760 168 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 169 #endif
Pokitto 5:7e5c566b1760 170 #else
Pokitto 5:7e5c566b1760 171 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 172 #endif
Pokitto 5:7e5c566b1760 173
Pokitto 5:7e5c566b1760 174 #elif defined ( __CSMC__ ) /* Cosmic */
Pokitto 5:7e5c566b1760 175 #if ( __CSMC__ & 0x400) // FPU present for parser
Pokitto 5:7e5c566b1760 176 #if (__FPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 177 #define __FPU_USED 1
Pokitto 5:7e5c566b1760 178 #else
Pokitto 5:7e5c566b1760 179 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
Pokitto 5:7e5c566b1760 180 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 181 #endif
Pokitto 5:7e5c566b1760 182 #else
Pokitto 5:7e5c566b1760 183 #define __FPU_USED 0
Pokitto 5:7e5c566b1760 184 #endif
Pokitto 5:7e5c566b1760 185 #endif
Pokitto 5:7e5c566b1760 186
Pokitto 5:7e5c566b1760 187 #include <stdint.h> /* standard types definitions */
Pokitto 5:7e5c566b1760 188 #include <core_cmInstr.h> /* Core Instruction Access */
Pokitto 5:7e5c566b1760 189 #include <core_cmFunc.h> /* Core Function Access */
Pokitto 5:7e5c566b1760 190 #include <core_cmSimd.h> /* Compiler specific SIMD Intrinsics */
Pokitto 5:7e5c566b1760 191
Pokitto 5:7e5c566b1760 192 #ifdef __cplusplus
Pokitto 5:7e5c566b1760 193 }
Pokitto 5:7e5c566b1760 194 #endif
Pokitto 5:7e5c566b1760 195
Pokitto 5:7e5c566b1760 196 #endif /* __CORE_CM7_H_GENERIC */
Pokitto 5:7e5c566b1760 197
Pokitto 5:7e5c566b1760 198 #ifndef __CMSIS_GENERIC
Pokitto 5:7e5c566b1760 199
Pokitto 5:7e5c566b1760 200 #ifndef __CORE_CM7_H_DEPENDANT
Pokitto 5:7e5c566b1760 201 #define __CORE_CM7_H_DEPENDANT
Pokitto 5:7e5c566b1760 202
Pokitto 5:7e5c566b1760 203 #ifdef __cplusplus
Pokitto 5:7e5c566b1760 204 extern "C" {
Pokitto 5:7e5c566b1760 205 #endif
Pokitto 5:7e5c566b1760 206
Pokitto 5:7e5c566b1760 207 /* check device defines and use defaults */
Pokitto 5:7e5c566b1760 208 #if defined __CHECK_DEVICE_DEFINES
Pokitto 5:7e5c566b1760 209 #ifndef __CM7_REV
Pokitto 5:7e5c566b1760 210 #define __CM7_REV 0x0000
Pokitto 5:7e5c566b1760 211 #warning "__CM7_REV not defined in device header file; using default!"
Pokitto 5:7e5c566b1760 212 #endif
Pokitto 5:7e5c566b1760 213
Pokitto 5:7e5c566b1760 214 #ifndef __FPU_PRESENT
Pokitto 5:7e5c566b1760 215 #define __FPU_PRESENT 0
Pokitto 5:7e5c566b1760 216 #warning "__FPU_PRESENT not defined in device header file; using default!"
Pokitto 5:7e5c566b1760 217 #endif
Pokitto 5:7e5c566b1760 218
Pokitto 5:7e5c566b1760 219 #ifndef __MPU_PRESENT
Pokitto 5:7e5c566b1760 220 #define __MPU_PRESENT 0
Pokitto 5:7e5c566b1760 221 #warning "__MPU_PRESENT not defined in device header file; using default!"
Pokitto 5:7e5c566b1760 222 #endif
Pokitto 5:7e5c566b1760 223
Pokitto 5:7e5c566b1760 224 #ifndef __ICACHE_PRESENT
Pokitto 5:7e5c566b1760 225 #define __ICACHE_PRESENT 0
Pokitto 5:7e5c566b1760 226 #warning "__ICACHE_PRESENT not defined in device header file; using default!"
Pokitto 5:7e5c566b1760 227 #endif
Pokitto 5:7e5c566b1760 228
Pokitto 5:7e5c566b1760 229 #ifndef __DCACHE_PRESENT
Pokitto 5:7e5c566b1760 230 #define __DCACHE_PRESENT 0
Pokitto 5:7e5c566b1760 231 #warning "__DCACHE_PRESENT not defined in device header file; using default!"
Pokitto 5:7e5c566b1760 232 #endif
Pokitto 5:7e5c566b1760 233
Pokitto 5:7e5c566b1760 234 #ifndef __DTCM_PRESENT
Pokitto 5:7e5c566b1760 235 #define __DTCM_PRESENT 0
Pokitto 5:7e5c566b1760 236 #warning "__DTCM_PRESENT not defined in device header file; using default!"
Pokitto 5:7e5c566b1760 237 #endif
Pokitto 5:7e5c566b1760 238
Pokitto 5:7e5c566b1760 239 #ifndef __NVIC_PRIO_BITS
Pokitto 5:7e5c566b1760 240 #define __NVIC_PRIO_BITS 3
Pokitto 5:7e5c566b1760 241 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
Pokitto 5:7e5c566b1760 242 #endif
Pokitto 5:7e5c566b1760 243
Pokitto 5:7e5c566b1760 244 #ifndef __Vendor_SysTickConfig
Pokitto 5:7e5c566b1760 245 #define __Vendor_SysTickConfig 0
Pokitto 5:7e5c566b1760 246 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
Pokitto 5:7e5c566b1760 247 #endif
Pokitto 5:7e5c566b1760 248 #endif
Pokitto 5:7e5c566b1760 249
Pokitto 5:7e5c566b1760 250 /* IO definitions (access restrictions to peripheral registers) */
Pokitto 5:7e5c566b1760 251 /**
Pokitto 5:7e5c566b1760 252 \defgroup CMSIS_glob_defs CMSIS Global Defines
Pokitto 5:7e5c566b1760 253
Pokitto 5:7e5c566b1760 254 <strong>IO Type Qualifiers</strong> are used
Pokitto 5:7e5c566b1760 255 \li to specify the access to peripheral variables.
Pokitto 5:7e5c566b1760 256 \li for automatic generation of peripheral register debug information.
Pokitto 5:7e5c566b1760 257 */
Pokitto 5:7e5c566b1760 258 #ifdef __cplusplus
Pokitto 5:7e5c566b1760 259 #define __I volatile /*!< Defines 'read only' permissions */
Pokitto 5:7e5c566b1760 260 #else
Pokitto 5:7e5c566b1760 261 #define __I volatile const /*!< Defines 'read only' permissions */
Pokitto 5:7e5c566b1760 262 #endif
Pokitto 5:7e5c566b1760 263 #define __O volatile /*!< Defines 'write only' permissions */
Pokitto 5:7e5c566b1760 264 #define __IO volatile /*!< Defines 'read / write' permissions */
Pokitto 5:7e5c566b1760 265
Pokitto 5:7e5c566b1760 266 /*@} end of group Cortex_M7 */
Pokitto 5:7e5c566b1760 267
Pokitto 5:7e5c566b1760 268
Pokitto 5:7e5c566b1760 269
Pokitto 5:7e5c566b1760 270 /*******************************************************************************
Pokitto 5:7e5c566b1760 271 * Register Abstraction
Pokitto 5:7e5c566b1760 272 Core Register contain:
Pokitto 5:7e5c566b1760 273 - Core Register
Pokitto 5:7e5c566b1760 274 - Core NVIC Register
Pokitto 5:7e5c566b1760 275 - Core SCB Register
Pokitto 5:7e5c566b1760 276 - Core SysTick Register
Pokitto 5:7e5c566b1760 277 - Core Debug Register
Pokitto 5:7e5c566b1760 278 - Core MPU Register
Pokitto 5:7e5c566b1760 279 - Core FPU Register
Pokitto 5:7e5c566b1760 280 ******************************************************************************/
Pokitto 5:7e5c566b1760 281 /** \defgroup CMSIS_core_register Defines and Type Definitions
Pokitto 5:7e5c566b1760 282 \brief Type definitions and defines for Cortex-M processor based devices.
Pokitto 5:7e5c566b1760 283 */
Pokitto 5:7e5c566b1760 284
Pokitto 5:7e5c566b1760 285 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 286 \defgroup CMSIS_CORE Status and Control Registers
Pokitto 5:7e5c566b1760 287 \brief Core Register type definitions.
Pokitto 5:7e5c566b1760 288 @{
Pokitto 5:7e5c566b1760 289 */
Pokitto 5:7e5c566b1760 290
Pokitto 5:7e5c566b1760 291 /** \brief Union type to access the Application Program Status Register (APSR).
Pokitto 5:7e5c566b1760 292 */
Pokitto 5:7e5c566b1760 293 typedef union
Pokitto 5:7e5c566b1760 294 {
Pokitto 5:7e5c566b1760 295 struct
Pokitto 5:7e5c566b1760 296 {
Pokitto 5:7e5c566b1760 297 uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
Pokitto 5:7e5c566b1760 298 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
Pokitto 5:7e5c566b1760 299 uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
Pokitto 5:7e5c566b1760 300 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
Pokitto 5:7e5c566b1760 301 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
Pokitto 5:7e5c566b1760 302 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
Pokitto 5:7e5c566b1760 303 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
Pokitto 5:7e5c566b1760 304 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
Pokitto 5:7e5c566b1760 305 } b; /*!< Structure used for bit access */
Pokitto 5:7e5c566b1760 306 uint32_t w; /*!< Type used for word access */
Pokitto 5:7e5c566b1760 307 } APSR_Type;
Pokitto 5:7e5c566b1760 308
Pokitto 5:7e5c566b1760 309 /* APSR Register Definitions */
Pokitto 5:7e5c566b1760 310 #define APSR_N_Pos 31 /*!< APSR: N Position */
Pokitto 5:7e5c566b1760 311 #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */
Pokitto 5:7e5c566b1760 312
Pokitto 5:7e5c566b1760 313 #define APSR_Z_Pos 30 /*!< APSR: Z Position */
Pokitto 5:7e5c566b1760 314 #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */
Pokitto 5:7e5c566b1760 315
Pokitto 5:7e5c566b1760 316 #define APSR_C_Pos 29 /*!< APSR: C Position */
Pokitto 5:7e5c566b1760 317 #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */
Pokitto 5:7e5c566b1760 318
Pokitto 5:7e5c566b1760 319 #define APSR_V_Pos 28 /*!< APSR: V Position */
Pokitto 5:7e5c566b1760 320 #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */
Pokitto 5:7e5c566b1760 321
Pokitto 5:7e5c566b1760 322 #define APSR_Q_Pos 27 /*!< APSR: Q Position */
Pokitto 5:7e5c566b1760 323 #define APSR_Q_Msk (1UL << APSR_Q_Pos) /*!< APSR: Q Mask */
Pokitto 5:7e5c566b1760 324
Pokitto 5:7e5c566b1760 325 #define APSR_GE_Pos 16 /*!< APSR: GE Position */
Pokitto 5:7e5c566b1760 326 #define APSR_GE_Msk (0xFUL << APSR_GE_Pos) /*!< APSR: GE Mask */
Pokitto 5:7e5c566b1760 327
Pokitto 5:7e5c566b1760 328
Pokitto 5:7e5c566b1760 329 /** \brief Union type to access the Interrupt Program Status Register (IPSR).
Pokitto 5:7e5c566b1760 330 */
Pokitto 5:7e5c566b1760 331 typedef union
Pokitto 5:7e5c566b1760 332 {
Pokitto 5:7e5c566b1760 333 struct
Pokitto 5:7e5c566b1760 334 {
Pokitto 5:7e5c566b1760 335 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
Pokitto 5:7e5c566b1760 336 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
Pokitto 5:7e5c566b1760 337 } b; /*!< Structure used for bit access */
Pokitto 5:7e5c566b1760 338 uint32_t w; /*!< Type used for word access */
Pokitto 5:7e5c566b1760 339 } IPSR_Type;
Pokitto 5:7e5c566b1760 340
Pokitto 5:7e5c566b1760 341 /* IPSR Register Definitions */
Pokitto 5:7e5c566b1760 342 #define IPSR_ISR_Pos 0 /*!< IPSR: ISR Position */
Pokitto 5:7e5c566b1760 343 #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */
Pokitto 5:7e5c566b1760 344
Pokitto 5:7e5c566b1760 345
Pokitto 5:7e5c566b1760 346 /** \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
Pokitto 5:7e5c566b1760 347 */
Pokitto 5:7e5c566b1760 348 typedef union
Pokitto 5:7e5c566b1760 349 {
Pokitto 5:7e5c566b1760 350 struct
Pokitto 5:7e5c566b1760 351 {
Pokitto 5:7e5c566b1760 352 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
Pokitto 5:7e5c566b1760 353 uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
Pokitto 5:7e5c566b1760 354 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
Pokitto 5:7e5c566b1760 355 uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
Pokitto 5:7e5c566b1760 356 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
Pokitto 5:7e5c566b1760 357 uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
Pokitto 5:7e5c566b1760 358 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
Pokitto 5:7e5c566b1760 359 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
Pokitto 5:7e5c566b1760 360 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
Pokitto 5:7e5c566b1760 361 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
Pokitto 5:7e5c566b1760 362 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
Pokitto 5:7e5c566b1760 363 } b; /*!< Structure used for bit access */
Pokitto 5:7e5c566b1760 364 uint32_t w; /*!< Type used for word access */
Pokitto 5:7e5c566b1760 365 } xPSR_Type;
Pokitto 5:7e5c566b1760 366
Pokitto 5:7e5c566b1760 367 /* xPSR Register Definitions */
Pokitto 5:7e5c566b1760 368 #define xPSR_N_Pos 31 /*!< xPSR: N Position */
Pokitto 5:7e5c566b1760 369 #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */
Pokitto 5:7e5c566b1760 370
Pokitto 5:7e5c566b1760 371 #define xPSR_Z_Pos 30 /*!< xPSR: Z Position */
Pokitto 5:7e5c566b1760 372 #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */
Pokitto 5:7e5c566b1760 373
Pokitto 5:7e5c566b1760 374 #define xPSR_C_Pos 29 /*!< xPSR: C Position */
Pokitto 5:7e5c566b1760 375 #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */
Pokitto 5:7e5c566b1760 376
Pokitto 5:7e5c566b1760 377 #define xPSR_V_Pos 28 /*!< xPSR: V Position */
Pokitto 5:7e5c566b1760 378 #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */
Pokitto 5:7e5c566b1760 379
Pokitto 5:7e5c566b1760 380 #define xPSR_Q_Pos 27 /*!< xPSR: Q Position */
Pokitto 5:7e5c566b1760 381 #define xPSR_Q_Msk (1UL << xPSR_Q_Pos) /*!< xPSR: Q Mask */
Pokitto 5:7e5c566b1760 382
Pokitto 5:7e5c566b1760 383 #define xPSR_IT_Pos 25 /*!< xPSR: IT Position */
Pokitto 5:7e5c566b1760 384 #define xPSR_IT_Msk (3UL << xPSR_IT_Pos) /*!< xPSR: IT Mask */
Pokitto 5:7e5c566b1760 385
Pokitto 5:7e5c566b1760 386 #define xPSR_T_Pos 24 /*!< xPSR: T Position */
Pokitto 5:7e5c566b1760 387 #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */
Pokitto 5:7e5c566b1760 388
Pokitto 5:7e5c566b1760 389 #define xPSR_GE_Pos 16 /*!< xPSR: GE Position */
Pokitto 5:7e5c566b1760 390 #define xPSR_GE_Msk (0xFUL << xPSR_GE_Pos) /*!< xPSR: GE Mask */
Pokitto 5:7e5c566b1760 391
Pokitto 5:7e5c566b1760 392 #define xPSR_ISR_Pos 0 /*!< xPSR: ISR Position */
Pokitto 5:7e5c566b1760 393 #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */
Pokitto 5:7e5c566b1760 394
Pokitto 5:7e5c566b1760 395
Pokitto 5:7e5c566b1760 396 /** \brief Union type to access the Control Registers (CONTROL).
Pokitto 5:7e5c566b1760 397 */
Pokitto 5:7e5c566b1760 398 typedef union
Pokitto 5:7e5c566b1760 399 {
Pokitto 5:7e5c566b1760 400 struct
Pokitto 5:7e5c566b1760 401 {
Pokitto 5:7e5c566b1760 402 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
Pokitto 5:7e5c566b1760 403 uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
Pokitto 5:7e5c566b1760 404 uint32_t FPCA:1; /*!< bit: 2 FP extension active flag */
Pokitto 5:7e5c566b1760 405 uint32_t _reserved0:29; /*!< bit: 3..31 Reserved */
Pokitto 5:7e5c566b1760 406 } b; /*!< Structure used for bit access */
Pokitto 5:7e5c566b1760 407 uint32_t w; /*!< Type used for word access */
Pokitto 5:7e5c566b1760 408 } CONTROL_Type;
Pokitto 5:7e5c566b1760 409
Pokitto 5:7e5c566b1760 410 /* CONTROL Register Definitions */
Pokitto 5:7e5c566b1760 411 #define CONTROL_FPCA_Pos 2 /*!< CONTROL: FPCA Position */
Pokitto 5:7e5c566b1760 412 #define CONTROL_FPCA_Msk (1UL << CONTROL_FPCA_Pos) /*!< CONTROL: FPCA Mask */
Pokitto 5:7e5c566b1760 413
Pokitto 5:7e5c566b1760 414 #define CONTROL_SPSEL_Pos 1 /*!< CONTROL: SPSEL Position */
Pokitto 5:7e5c566b1760 415 #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */
Pokitto 5:7e5c566b1760 416
Pokitto 5:7e5c566b1760 417 #define CONTROL_nPRIV_Pos 0 /*!< CONTROL: nPRIV Position */
Pokitto 5:7e5c566b1760 418 #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */
Pokitto 5:7e5c566b1760 419
Pokitto 5:7e5c566b1760 420 /*@} end of group CMSIS_CORE */
Pokitto 5:7e5c566b1760 421
Pokitto 5:7e5c566b1760 422
Pokitto 5:7e5c566b1760 423 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 424 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
Pokitto 5:7e5c566b1760 425 \brief Type definitions for the NVIC Registers
Pokitto 5:7e5c566b1760 426 @{
Pokitto 5:7e5c566b1760 427 */
Pokitto 5:7e5c566b1760 428
Pokitto 5:7e5c566b1760 429 /** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
Pokitto 5:7e5c566b1760 430 */
Pokitto 5:7e5c566b1760 431 typedef struct
Pokitto 5:7e5c566b1760 432 {
Pokitto 5:7e5c566b1760 433 __IO uint32_t ISER[8]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
Pokitto 5:7e5c566b1760 434 uint32_t RESERVED0[24];
Pokitto 5:7e5c566b1760 435 __IO uint32_t ICER[8]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
Pokitto 5:7e5c566b1760 436 uint32_t RSERVED1[24];
Pokitto 5:7e5c566b1760 437 __IO uint32_t ISPR[8]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
Pokitto 5:7e5c566b1760 438 uint32_t RESERVED2[24];
Pokitto 5:7e5c566b1760 439 __IO uint32_t ICPR[8]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
Pokitto 5:7e5c566b1760 440 uint32_t RESERVED3[24];
Pokitto 5:7e5c566b1760 441 __IO uint32_t IABR[8]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */
Pokitto 5:7e5c566b1760 442 uint32_t RESERVED4[56];
Pokitto 5:7e5c566b1760 443 __IO uint8_t IP[240]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */
Pokitto 5:7e5c566b1760 444 uint32_t RESERVED5[644];
Pokitto 5:7e5c566b1760 445 __O uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register */
Pokitto 5:7e5c566b1760 446 } NVIC_Type;
Pokitto 5:7e5c566b1760 447
Pokitto 5:7e5c566b1760 448 /* Software Triggered Interrupt Register Definitions */
Pokitto 5:7e5c566b1760 449 #define NVIC_STIR_INTID_Pos 0 /*!< STIR: INTLINESNUM Position */
Pokitto 5:7e5c566b1760 450 #define NVIC_STIR_INTID_Msk (0x1FFUL /*<< NVIC_STIR_INTID_Pos*/) /*!< STIR: INTLINESNUM Mask */
Pokitto 5:7e5c566b1760 451
Pokitto 5:7e5c566b1760 452 /*@} end of group CMSIS_NVIC */
Pokitto 5:7e5c566b1760 453
Pokitto 5:7e5c566b1760 454
Pokitto 5:7e5c566b1760 455 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 456 \defgroup CMSIS_SCB System Control Block (SCB)
Pokitto 5:7e5c566b1760 457 \brief Type definitions for the System Control Block Registers
Pokitto 5:7e5c566b1760 458 @{
Pokitto 5:7e5c566b1760 459 */
Pokitto 5:7e5c566b1760 460
Pokitto 5:7e5c566b1760 461 /** \brief Structure type to access the System Control Block (SCB).
Pokitto 5:7e5c566b1760 462 */
Pokitto 5:7e5c566b1760 463 typedef struct
Pokitto 5:7e5c566b1760 464 {
Pokitto 5:7e5c566b1760 465 __I uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
Pokitto 5:7e5c566b1760 466 __IO uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
Pokitto 5:7e5c566b1760 467 __IO uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
Pokitto 5:7e5c566b1760 468 __IO uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
Pokitto 5:7e5c566b1760 469 __IO uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
Pokitto 5:7e5c566b1760 470 __IO uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
Pokitto 5:7e5c566b1760 471 __IO uint8_t SHPR[12]; /*!< Offset: 0x018 (R/W) System Handlers Priority Registers (4-7, 8-11, 12-15) */
Pokitto 5:7e5c566b1760 472 __IO uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
Pokitto 5:7e5c566b1760 473 __IO uint32_t CFSR; /*!< Offset: 0x028 (R/W) Configurable Fault Status Register */
Pokitto 5:7e5c566b1760 474 __IO uint32_t HFSR; /*!< Offset: 0x02C (R/W) HardFault Status Register */
Pokitto 5:7e5c566b1760 475 __IO uint32_t DFSR; /*!< Offset: 0x030 (R/W) Debug Fault Status Register */
Pokitto 5:7e5c566b1760 476 __IO uint32_t MMFAR; /*!< Offset: 0x034 (R/W) MemManage Fault Address Register */
Pokitto 5:7e5c566b1760 477 __IO uint32_t BFAR; /*!< Offset: 0x038 (R/W) BusFault Address Register */
Pokitto 5:7e5c566b1760 478 __IO uint32_t AFSR; /*!< Offset: 0x03C (R/W) Auxiliary Fault Status Register */
Pokitto 5:7e5c566b1760 479 __I uint32_t ID_PFR[2]; /*!< Offset: 0x040 (R/ ) Processor Feature Register */
Pokitto 5:7e5c566b1760 480 __I uint32_t ID_DFR; /*!< Offset: 0x048 (R/ ) Debug Feature Register */
Pokitto 5:7e5c566b1760 481 __I uint32_t ID_AFR; /*!< Offset: 0x04C (R/ ) Auxiliary Feature Register */
Pokitto 5:7e5c566b1760 482 __I uint32_t ID_MFR[4]; /*!< Offset: 0x050 (R/ ) Memory Model Feature Register */
Pokitto 5:7e5c566b1760 483 __I uint32_t ID_ISAR[5]; /*!< Offset: 0x060 (R/ ) Instruction Set Attributes Register */
Pokitto 5:7e5c566b1760 484 uint32_t RESERVED0[1];
Pokitto 5:7e5c566b1760 485 __I uint32_t CLIDR; /*!< Offset: 0x078 (R/ ) Cache Level ID register */
Pokitto 5:7e5c566b1760 486 __I uint32_t CTR; /*!< Offset: 0x07C (R/ ) Cache Type register */
Pokitto 5:7e5c566b1760 487 __I uint32_t CCSIDR; /*!< Offset: 0x080 (R/ ) Cache Size ID Register */
Pokitto 5:7e5c566b1760 488 __IO uint32_t CSSELR; /*!< Offset: 0x084 (R/W) Cache Size Selection Register */
Pokitto 5:7e5c566b1760 489 __IO uint32_t CPACR; /*!< Offset: 0x088 (R/W) Coprocessor Access Control Register */
Pokitto 5:7e5c566b1760 490 uint32_t RESERVED3[93];
Pokitto 5:7e5c566b1760 491 __O uint32_t STIR; /*!< Offset: 0x200 ( /W) Software Triggered Interrupt Register */
Pokitto 5:7e5c566b1760 492 uint32_t RESERVED4[15];
Pokitto 5:7e5c566b1760 493 __I uint32_t MVFR0; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
Pokitto 5:7e5c566b1760 494 __I uint32_t MVFR1; /*!< Offset: 0x244 (R/ ) Media and VFP Feature Register 1 */
Pokitto 5:7e5c566b1760 495 __I uint32_t MVFR2; /*!< Offset: 0x248 (R/ ) Media and VFP Feature Register 1 */
Pokitto 5:7e5c566b1760 496 uint32_t RESERVED5[1];
Pokitto 5:7e5c566b1760 497 __O uint32_t ICIALLU; /*!< Offset: 0x250 ( /W) I-Cache Invalidate All to PoU */
Pokitto 5:7e5c566b1760 498 uint32_t RESERVED6[1];
Pokitto 5:7e5c566b1760 499 __O uint32_t ICIMVAU; /*!< Offset: 0x258 ( /W) I-Cache Invalidate by MVA to PoU */
Pokitto 5:7e5c566b1760 500 __O uint32_t DCIMVAC; /*!< Offset: 0x25C ( /W) D-Cache Invalidate by MVA to PoC */
Pokitto 5:7e5c566b1760 501 __O uint32_t DCISW; /*!< Offset: 0x260 ( /W) D-Cache Invalidate by Set-way */
Pokitto 5:7e5c566b1760 502 __O uint32_t DCCMVAU; /*!< Offset: 0x264 ( /W) D-Cache Clean by MVA to PoU */
Pokitto 5:7e5c566b1760 503 __O uint32_t DCCMVAC; /*!< Offset: 0x268 ( /W) D-Cache Clean by MVA to PoC */
Pokitto 5:7e5c566b1760 504 __O uint32_t DCCSW; /*!< Offset: 0x26C ( /W) D-Cache Clean by Set-way */
Pokitto 5:7e5c566b1760 505 __O uint32_t DCCIMVAC; /*!< Offset: 0x270 ( /W) D-Cache Clean and Invalidate by MVA to PoC */
Pokitto 5:7e5c566b1760 506 __O uint32_t DCCISW; /*!< Offset: 0x274 ( /W) D-Cache Clean and Invalidate by Set-way */
Pokitto 5:7e5c566b1760 507 uint32_t RESERVED7[6];
Pokitto 5:7e5c566b1760 508 __IO uint32_t ITCMCR; /*!< Offset: 0x290 (R/W) Instruction Tightly-Coupled Memory Control Register */
Pokitto 5:7e5c566b1760 509 __IO uint32_t DTCMCR; /*!< Offset: 0x294 (R/W) Data Tightly-Coupled Memory Control Registers */
Pokitto 5:7e5c566b1760 510 __IO uint32_t AHBPCR; /*!< Offset: 0x298 (R/W) AHBP Control Register */
Pokitto 5:7e5c566b1760 511 __IO uint32_t CACR; /*!< Offset: 0x29C (R/W) L1 Cache Control Register */
Pokitto 5:7e5c566b1760 512 __IO uint32_t AHBSCR; /*!< Offset: 0x2A0 (R/W) AHB Slave Control Register */
Pokitto 5:7e5c566b1760 513 uint32_t RESERVED8[1];
Pokitto 5:7e5c566b1760 514 __IO uint32_t ABFSR; /*!< Offset: 0x2A8 (R/W) Auxiliary Bus Fault Status Register */
Pokitto 5:7e5c566b1760 515 } SCB_Type;
Pokitto 5:7e5c566b1760 516
Pokitto 5:7e5c566b1760 517 /* SCB CPUID Register Definitions */
Pokitto 5:7e5c566b1760 518 #define SCB_CPUID_IMPLEMENTER_Pos 24 /*!< SCB CPUID: IMPLEMENTER Position */
Pokitto 5:7e5c566b1760 519 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
Pokitto 5:7e5c566b1760 520
Pokitto 5:7e5c566b1760 521 #define SCB_CPUID_VARIANT_Pos 20 /*!< SCB CPUID: VARIANT Position */
Pokitto 5:7e5c566b1760 522 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
Pokitto 5:7e5c566b1760 523
Pokitto 5:7e5c566b1760 524 #define SCB_CPUID_ARCHITECTURE_Pos 16 /*!< SCB CPUID: ARCHITECTURE Position */
Pokitto 5:7e5c566b1760 525 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
Pokitto 5:7e5c566b1760 526
Pokitto 5:7e5c566b1760 527 #define SCB_CPUID_PARTNO_Pos 4 /*!< SCB CPUID: PARTNO Position */
Pokitto 5:7e5c566b1760 528 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
Pokitto 5:7e5c566b1760 529
Pokitto 5:7e5c566b1760 530 #define SCB_CPUID_REVISION_Pos 0 /*!< SCB CPUID: REVISION Position */
Pokitto 5:7e5c566b1760 531 #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */
Pokitto 5:7e5c566b1760 532
Pokitto 5:7e5c566b1760 533 /* SCB Interrupt Control State Register Definitions */
Pokitto 5:7e5c566b1760 534 #define SCB_ICSR_NMIPENDSET_Pos 31 /*!< SCB ICSR: NMIPENDSET Position */
Pokitto 5:7e5c566b1760 535 #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
Pokitto 5:7e5c566b1760 536
Pokitto 5:7e5c566b1760 537 #define SCB_ICSR_PENDSVSET_Pos 28 /*!< SCB ICSR: PENDSVSET Position */
Pokitto 5:7e5c566b1760 538 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
Pokitto 5:7e5c566b1760 539
Pokitto 5:7e5c566b1760 540 #define SCB_ICSR_PENDSVCLR_Pos 27 /*!< SCB ICSR: PENDSVCLR Position */
Pokitto 5:7e5c566b1760 541 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
Pokitto 5:7e5c566b1760 542
Pokitto 5:7e5c566b1760 543 #define SCB_ICSR_PENDSTSET_Pos 26 /*!< SCB ICSR: PENDSTSET Position */
Pokitto 5:7e5c566b1760 544 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
Pokitto 5:7e5c566b1760 545
Pokitto 5:7e5c566b1760 546 #define SCB_ICSR_PENDSTCLR_Pos 25 /*!< SCB ICSR: PENDSTCLR Position */
Pokitto 5:7e5c566b1760 547 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
Pokitto 5:7e5c566b1760 548
Pokitto 5:7e5c566b1760 549 #define SCB_ICSR_ISRPREEMPT_Pos 23 /*!< SCB ICSR: ISRPREEMPT Position */
Pokitto 5:7e5c566b1760 550 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
Pokitto 5:7e5c566b1760 551
Pokitto 5:7e5c566b1760 552 #define SCB_ICSR_ISRPENDING_Pos 22 /*!< SCB ICSR: ISRPENDING Position */
Pokitto 5:7e5c566b1760 553 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
Pokitto 5:7e5c566b1760 554
Pokitto 5:7e5c566b1760 555 #define SCB_ICSR_VECTPENDING_Pos 12 /*!< SCB ICSR: VECTPENDING Position */
Pokitto 5:7e5c566b1760 556 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
Pokitto 5:7e5c566b1760 557
Pokitto 5:7e5c566b1760 558 #define SCB_ICSR_RETTOBASE_Pos 11 /*!< SCB ICSR: RETTOBASE Position */
Pokitto 5:7e5c566b1760 559 #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */
Pokitto 5:7e5c566b1760 560
Pokitto 5:7e5c566b1760 561 #define SCB_ICSR_VECTACTIVE_Pos 0 /*!< SCB ICSR: VECTACTIVE Position */
Pokitto 5:7e5c566b1760 562 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */
Pokitto 5:7e5c566b1760 563
Pokitto 5:7e5c566b1760 564 /* SCB Vector Table Offset Register Definitions */
Pokitto 5:7e5c566b1760 565 #define SCB_VTOR_TBLOFF_Pos 7 /*!< SCB VTOR: TBLOFF Position */
Pokitto 5:7e5c566b1760 566 #define SCB_VTOR_TBLOFF_Msk (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
Pokitto 5:7e5c566b1760 567
Pokitto 5:7e5c566b1760 568 /* SCB Application Interrupt and Reset Control Register Definitions */
Pokitto 5:7e5c566b1760 569 #define SCB_AIRCR_VECTKEY_Pos 16 /*!< SCB AIRCR: VECTKEY Position */
Pokitto 5:7e5c566b1760 570 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
Pokitto 5:7e5c566b1760 571
Pokitto 5:7e5c566b1760 572 #define SCB_AIRCR_VECTKEYSTAT_Pos 16 /*!< SCB AIRCR: VECTKEYSTAT Position */
Pokitto 5:7e5c566b1760 573 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
Pokitto 5:7e5c566b1760 574
Pokitto 5:7e5c566b1760 575 #define SCB_AIRCR_ENDIANESS_Pos 15 /*!< SCB AIRCR: ENDIANESS Position */
Pokitto 5:7e5c566b1760 576 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
Pokitto 5:7e5c566b1760 577
Pokitto 5:7e5c566b1760 578 #define SCB_AIRCR_PRIGROUP_Pos 8 /*!< SCB AIRCR: PRIGROUP Position */
Pokitto 5:7e5c566b1760 579 #define SCB_AIRCR_PRIGROUP_Msk (7UL << SCB_AIRCR_PRIGROUP_Pos) /*!< SCB AIRCR: PRIGROUP Mask */
Pokitto 5:7e5c566b1760 580
Pokitto 5:7e5c566b1760 581 #define SCB_AIRCR_SYSRESETREQ_Pos 2 /*!< SCB AIRCR: SYSRESETREQ Position */
Pokitto 5:7e5c566b1760 582 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
Pokitto 5:7e5c566b1760 583
Pokitto 5:7e5c566b1760 584 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1 /*!< SCB AIRCR: VECTCLRACTIVE Position */
Pokitto 5:7e5c566b1760 585 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
Pokitto 5:7e5c566b1760 586
Pokitto 5:7e5c566b1760 587 #define SCB_AIRCR_VECTRESET_Pos 0 /*!< SCB AIRCR: VECTRESET Position */
Pokitto 5:7e5c566b1760 588 #define SCB_AIRCR_VECTRESET_Msk (1UL /*<< SCB_AIRCR_VECTRESET_Pos*/) /*!< SCB AIRCR: VECTRESET Mask */
Pokitto 5:7e5c566b1760 589
Pokitto 5:7e5c566b1760 590 /* SCB System Control Register Definitions */
Pokitto 5:7e5c566b1760 591 #define SCB_SCR_SEVONPEND_Pos 4 /*!< SCB SCR: SEVONPEND Position */
Pokitto 5:7e5c566b1760 592 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
Pokitto 5:7e5c566b1760 593
Pokitto 5:7e5c566b1760 594 #define SCB_SCR_SLEEPDEEP_Pos 2 /*!< SCB SCR: SLEEPDEEP Position */
Pokitto 5:7e5c566b1760 595 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
Pokitto 5:7e5c566b1760 596
Pokitto 5:7e5c566b1760 597 #define SCB_SCR_SLEEPONEXIT_Pos 1 /*!< SCB SCR: SLEEPONEXIT Position */
Pokitto 5:7e5c566b1760 598 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
Pokitto 5:7e5c566b1760 599
Pokitto 5:7e5c566b1760 600 /* SCB Configuration Control Register Definitions */
Pokitto 5:7e5c566b1760 601 #define SCB_CCR_BP_Pos 18 /*!< SCB CCR: Branch prediction enable bit Position */
Pokitto 5:7e5c566b1760 602 #define SCB_CCR_BP_Msk (1UL << SCB_CCR_BP_Pos) /*!< SCB CCR: Branch prediction enable bit Mask */
Pokitto 5:7e5c566b1760 603
Pokitto 5:7e5c566b1760 604 #define SCB_CCR_IC_Pos 17 /*!< SCB CCR: Instruction cache enable bit Position */
Pokitto 5:7e5c566b1760 605 #define SCB_CCR_IC_Msk (1UL << SCB_CCR_IC_Pos) /*!< SCB CCR: Instruction cache enable bit Mask */
Pokitto 5:7e5c566b1760 606
Pokitto 5:7e5c566b1760 607 #define SCB_CCR_DC_Pos 16 /*!< SCB CCR: Cache enable bit Position */
Pokitto 5:7e5c566b1760 608 #define SCB_CCR_DC_Msk (1UL << SCB_CCR_DC_Pos) /*!< SCB CCR: Cache enable bit Mask */
Pokitto 5:7e5c566b1760 609
Pokitto 5:7e5c566b1760 610 #define SCB_CCR_STKALIGN_Pos 9 /*!< SCB CCR: STKALIGN Position */
Pokitto 5:7e5c566b1760 611 #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
Pokitto 5:7e5c566b1760 612
Pokitto 5:7e5c566b1760 613 #define SCB_CCR_BFHFNMIGN_Pos 8 /*!< SCB CCR: BFHFNMIGN Position */
Pokitto 5:7e5c566b1760 614 #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */
Pokitto 5:7e5c566b1760 615
Pokitto 5:7e5c566b1760 616 #define SCB_CCR_DIV_0_TRP_Pos 4 /*!< SCB CCR: DIV_0_TRP Position */
Pokitto 5:7e5c566b1760 617 #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */
Pokitto 5:7e5c566b1760 618
Pokitto 5:7e5c566b1760 619 #define SCB_CCR_UNALIGN_TRP_Pos 3 /*!< SCB CCR: UNALIGN_TRP Position */
Pokitto 5:7e5c566b1760 620 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
Pokitto 5:7e5c566b1760 621
Pokitto 5:7e5c566b1760 622 #define SCB_CCR_USERSETMPEND_Pos 1 /*!< SCB CCR: USERSETMPEND Position */
Pokitto 5:7e5c566b1760 623 #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */
Pokitto 5:7e5c566b1760 624
Pokitto 5:7e5c566b1760 625 #define SCB_CCR_NONBASETHRDENA_Pos 0 /*!< SCB CCR: NONBASETHRDENA Position */
Pokitto 5:7e5c566b1760 626 #define SCB_CCR_NONBASETHRDENA_Msk (1UL /*<< SCB_CCR_NONBASETHRDENA_Pos*/) /*!< SCB CCR: NONBASETHRDENA Mask */
Pokitto 5:7e5c566b1760 627
Pokitto 5:7e5c566b1760 628 /* SCB System Handler Control and State Register Definitions */
Pokitto 5:7e5c566b1760 629 #define SCB_SHCSR_USGFAULTENA_Pos 18 /*!< SCB SHCSR: USGFAULTENA Position */
Pokitto 5:7e5c566b1760 630 #define SCB_SHCSR_USGFAULTENA_Msk (1UL << SCB_SHCSR_USGFAULTENA_Pos) /*!< SCB SHCSR: USGFAULTENA Mask */
Pokitto 5:7e5c566b1760 631
Pokitto 5:7e5c566b1760 632 #define SCB_SHCSR_BUSFAULTENA_Pos 17 /*!< SCB SHCSR: BUSFAULTENA Position */
Pokitto 5:7e5c566b1760 633 #define SCB_SHCSR_BUSFAULTENA_Msk (1UL << SCB_SHCSR_BUSFAULTENA_Pos) /*!< SCB SHCSR: BUSFAULTENA Mask */
Pokitto 5:7e5c566b1760 634
Pokitto 5:7e5c566b1760 635 #define SCB_SHCSR_MEMFAULTENA_Pos 16 /*!< SCB SHCSR: MEMFAULTENA Position */
Pokitto 5:7e5c566b1760 636 #define SCB_SHCSR_MEMFAULTENA_Msk (1UL << SCB_SHCSR_MEMFAULTENA_Pos) /*!< SCB SHCSR: MEMFAULTENA Mask */
Pokitto 5:7e5c566b1760 637
Pokitto 5:7e5c566b1760 638 #define SCB_SHCSR_SVCALLPENDED_Pos 15 /*!< SCB SHCSR: SVCALLPENDED Position */
Pokitto 5:7e5c566b1760 639 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
Pokitto 5:7e5c566b1760 640
Pokitto 5:7e5c566b1760 641 #define SCB_SHCSR_BUSFAULTPENDED_Pos 14 /*!< SCB SHCSR: BUSFAULTPENDED Position */
Pokitto 5:7e5c566b1760 642 #define SCB_SHCSR_BUSFAULTPENDED_Msk (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos) /*!< SCB SHCSR: BUSFAULTPENDED Mask */
Pokitto 5:7e5c566b1760 643
Pokitto 5:7e5c566b1760 644 #define SCB_SHCSR_MEMFAULTPENDED_Pos 13 /*!< SCB SHCSR: MEMFAULTPENDED Position */
Pokitto 5:7e5c566b1760 645 #define SCB_SHCSR_MEMFAULTPENDED_Msk (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos) /*!< SCB SHCSR: MEMFAULTPENDED Mask */
Pokitto 5:7e5c566b1760 646
Pokitto 5:7e5c566b1760 647 #define SCB_SHCSR_USGFAULTPENDED_Pos 12 /*!< SCB SHCSR: USGFAULTPENDED Position */
Pokitto 5:7e5c566b1760 648 #define SCB_SHCSR_USGFAULTPENDED_Msk (1UL << SCB_SHCSR_USGFAULTPENDED_Pos) /*!< SCB SHCSR: USGFAULTPENDED Mask */
Pokitto 5:7e5c566b1760 649
Pokitto 5:7e5c566b1760 650 #define SCB_SHCSR_SYSTICKACT_Pos 11 /*!< SCB SHCSR: SYSTICKACT Position */
Pokitto 5:7e5c566b1760 651 #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */
Pokitto 5:7e5c566b1760 652
Pokitto 5:7e5c566b1760 653 #define SCB_SHCSR_PENDSVACT_Pos 10 /*!< SCB SHCSR: PENDSVACT Position */
Pokitto 5:7e5c566b1760 654 #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */
Pokitto 5:7e5c566b1760 655
Pokitto 5:7e5c566b1760 656 #define SCB_SHCSR_MONITORACT_Pos 8 /*!< SCB SHCSR: MONITORACT Position */
Pokitto 5:7e5c566b1760 657 #define SCB_SHCSR_MONITORACT_Msk (1UL << SCB_SHCSR_MONITORACT_Pos) /*!< SCB SHCSR: MONITORACT Mask */
Pokitto 5:7e5c566b1760 658
Pokitto 5:7e5c566b1760 659 #define SCB_SHCSR_SVCALLACT_Pos 7 /*!< SCB SHCSR: SVCALLACT Position */
Pokitto 5:7e5c566b1760 660 #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */
Pokitto 5:7e5c566b1760 661
Pokitto 5:7e5c566b1760 662 #define SCB_SHCSR_USGFAULTACT_Pos 3 /*!< SCB SHCSR: USGFAULTACT Position */
Pokitto 5:7e5c566b1760 663 #define SCB_SHCSR_USGFAULTACT_Msk (1UL << SCB_SHCSR_USGFAULTACT_Pos) /*!< SCB SHCSR: USGFAULTACT Mask */
Pokitto 5:7e5c566b1760 664
Pokitto 5:7e5c566b1760 665 #define SCB_SHCSR_BUSFAULTACT_Pos 1 /*!< SCB SHCSR: BUSFAULTACT Position */
Pokitto 5:7e5c566b1760 666 #define SCB_SHCSR_BUSFAULTACT_Msk (1UL << SCB_SHCSR_BUSFAULTACT_Pos) /*!< SCB SHCSR: BUSFAULTACT Mask */
Pokitto 5:7e5c566b1760 667
Pokitto 5:7e5c566b1760 668 #define SCB_SHCSR_MEMFAULTACT_Pos 0 /*!< SCB SHCSR: MEMFAULTACT Position */
Pokitto 5:7e5c566b1760 669 #define SCB_SHCSR_MEMFAULTACT_Msk (1UL /*<< SCB_SHCSR_MEMFAULTACT_Pos*/) /*!< SCB SHCSR: MEMFAULTACT Mask */
Pokitto 5:7e5c566b1760 670
Pokitto 5:7e5c566b1760 671 /* SCB Configurable Fault Status Registers Definitions */
Pokitto 5:7e5c566b1760 672 #define SCB_CFSR_USGFAULTSR_Pos 16 /*!< SCB CFSR: Usage Fault Status Register Position */
Pokitto 5:7e5c566b1760 673 #define SCB_CFSR_USGFAULTSR_Msk (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos) /*!< SCB CFSR: Usage Fault Status Register Mask */
Pokitto 5:7e5c566b1760 674
Pokitto 5:7e5c566b1760 675 #define SCB_CFSR_BUSFAULTSR_Pos 8 /*!< SCB CFSR: Bus Fault Status Register Position */
Pokitto 5:7e5c566b1760 676 #define SCB_CFSR_BUSFAULTSR_Msk (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos) /*!< SCB CFSR: Bus Fault Status Register Mask */
Pokitto 5:7e5c566b1760 677
Pokitto 5:7e5c566b1760 678 #define SCB_CFSR_MEMFAULTSR_Pos 0 /*!< SCB CFSR: Memory Manage Fault Status Register Position */
Pokitto 5:7e5c566b1760 679 #define SCB_CFSR_MEMFAULTSR_Msk (0xFFUL /*<< SCB_CFSR_MEMFAULTSR_Pos*/) /*!< SCB CFSR: Memory Manage Fault Status Register Mask */
Pokitto 5:7e5c566b1760 680
Pokitto 5:7e5c566b1760 681 /* SCB Hard Fault Status Registers Definitions */
Pokitto 5:7e5c566b1760 682 #define SCB_HFSR_DEBUGEVT_Pos 31 /*!< SCB HFSR: DEBUGEVT Position */
Pokitto 5:7e5c566b1760 683 #define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB HFSR: DEBUGEVT Mask */
Pokitto 5:7e5c566b1760 684
Pokitto 5:7e5c566b1760 685 #define SCB_HFSR_FORCED_Pos 30 /*!< SCB HFSR: FORCED Position */
Pokitto 5:7e5c566b1760 686 #define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB HFSR: FORCED Mask */
Pokitto 5:7e5c566b1760 687
Pokitto 5:7e5c566b1760 688 #define SCB_HFSR_VECTTBL_Pos 1 /*!< SCB HFSR: VECTTBL Position */
Pokitto 5:7e5c566b1760 689 #define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB HFSR: VECTTBL Mask */
Pokitto 5:7e5c566b1760 690
Pokitto 5:7e5c566b1760 691 /* SCB Debug Fault Status Register Definitions */
Pokitto 5:7e5c566b1760 692 #define SCB_DFSR_EXTERNAL_Pos 4 /*!< SCB DFSR: EXTERNAL Position */
Pokitto 5:7e5c566b1760 693 #define SCB_DFSR_EXTERNAL_Msk (1UL << SCB_DFSR_EXTERNAL_Pos) /*!< SCB DFSR: EXTERNAL Mask */
Pokitto 5:7e5c566b1760 694
Pokitto 5:7e5c566b1760 695 #define SCB_DFSR_VCATCH_Pos 3 /*!< SCB DFSR: VCATCH Position */
Pokitto 5:7e5c566b1760 696 #define SCB_DFSR_VCATCH_Msk (1UL << SCB_DFSR_VCATCH_Pos) /*!< SCB DFSR: VCATCH Mask */
Pokitto 5:7e5c566b1760 697
Pokitto 5:7e5c566b1760 698 #define SCB_DFSR_DWTTRAP_Pos 2 /*!< SCB DFSR: DWTTRAP Position */
Pokitto 5:7e5c566b1760 699 #define SCB_DFSR_DWTTRAP_Msk (1UL << SCB_DFSR_DWTTRAP_Pos) /*!< SCB DFSR: DWTTRAP Mask */
Pokitto 5:7e5c566b1760 700
Pokitto 5:7e5c566b1760 701 #define SCB_DFSR_BKPT_Pos 1 /*!< SCB DFSR: BKPT Position */
Pokitto 5:7e5c566b1760 702 #define SCB_DFSR_BKPT_Msk (1UL << SCB_DFSR_BKPT_Pos) /*!< SCB DFSR: BKPT Mask */
Pokitto 5:7e5c566b1760 703
Pokitto 5:7e5c566b1760 704 #define SCB_DFSR_HALTED_Pos 0 /*!< SCB DFSR: HALTED Position */
Pokitto 5:7e5c566b1760 705 #define SCB_DFSR_HALTED_Msk (1UL /*<< SCB_DFSR_HALTED_Pos*/) /*!< SCB DFSR: HALTED Mask */
Pokitto 5:7e5c566b1760 706
Pokitto 5:7e5c566b1760 707 /* Cache Level ID register */
Pokitto 5:7e5c566b1760 708 #define SCB_CLIDR_LOUU_Pos 27 /*!< SCB CLIDR: LoUU Position */
Pokitto 5:7e5c566b1760 709 #define SCB_CLIDR_LOUU_Msk (7UL << SCB_CLIDR_LOUU_Pos) /*!< SCB CLIDR: LoUU Mask */
Pokitto 5:7e5c566b1760 710
Pokitto 5:7e5c566b1760 711 #define SCB_CLIDR_LOC_Pos 24 /*!< SCB CLIDR: LoC Position */
Pokitto 5:7e5c566b1760 712 #define SCB_CLIDR_LOC_Msk (7UL << SCB_CLIDR_FORMAT_Pos) /*!< SCB CLIDR: LoC Mask */
Pokitto 5:7e5c566b1760 713
Pokitto 5:7e5c566b1760 714 /* Cache Type register */
Pokitto 5:7e5c566b1760 715 #define SCB_CTR_FORMAT_Pos 29 /*!< SCB CTR: Format Position */
Pokitto 5:7e5c566b1760 716 #define SCB_CTR_FORMAT_Msk (7UL << SCB_CTR_FORMAT_Pos) /*!< SCB CTR: Format Mask */
Pokitto 5:7e5c566b1760 717
Pokitto 5:7e5c566b1760 718 #define SCB_CTR_CWG_Pos 24 /*!< SCB CTR: CWG Position */
Pokitto 5:7e5c566b1760 719 #define SCB_CTR_CWG_Msk (0xFUL << SCB_CTR_CWG_Pos) /*!< SCB CTR: CWG Mask */
Pokitto 5:7e5c566b1760 720
Pokitto 5:7e5c566b1760 721 #define SCB_CTR_ERG_Pos 20 /*!< SCB CTR: ERG Position */
Pokitto 5:7e5c566b1760 722 #define SCB_CTR_ERG_Msk (0xFUL << SCB_CTR_ERG_Pos) /*!< SCB CTR: ERG Mask */
Pokitto 5:7e5c566b1760 723
Pokitto 5:7e5c566b1760 724 #define SCB_CTR_DMINLINE_Pos 16 /*!< SCB CTR: DminLine Position */
Pokitto 5:7e5c566b1760 725 #define SCB_CTR_DMINLINE_Msk (0xFUL << SCB_CTR_DMINLINE_Pos) /*!< SCB CTR: DminLine Mask */
Pokitto 5:7e5c566b1760 726
Pokitto 5:7e5c566b1760 727 #define SCB_CTR_IMINLINE_Pos 0 /*!< SCB CTR: ImInLine Position */
Pokitto 5:7e5c566b1760 728 #define SCB_CTR_IMINLINE_Msk (0xFUL /*<< SCB_CTR_IMINLINE_Pos*/) /*!< SCB CTR: ImInLine Mask */
Pokitto 5:7e5c566b1760 729
Pokitto 5:7e5c566b1760 730 /* Cache Size ID Register */
Pokitto 5:7e5c566b1760 731 #define SCB_CCSIDR_WT_Pos 31 /*!< SCB CCSIDR: WT Position */
Pokitto 5:7e5c566b1760 732 #define SCB_CCSIDR_WT_Msk (7UL << SCB_CCSIDR_WT_Pos) /*!< SCB CCSIDR: WT Mask */
Pokitto 5:7e5c566b1760 733
Pokitto 5:7e5c566b1760 734 #define SCB_CCSIDR_WB_Pos 30 /*!< SCB CCSIDR: WB Position */
Pokitto 5:7e5c566b1760 735 #define SCB_CCSIDR_WB_Msk (7UL << SCB_CCSIDR_WB_Pos) /*!< SCB CCSIDR: WB Mask */
Pokitto 5:7e5c566b1760 736
Pokitto 5:7e5c566b1760 737 #define SCB_CCSIDR_RA_Pos 29 /*!< SCB CCSIDR: RA Position */
Pokitto 5:7e5c566b1760 738 #define SCB_CCSIDR_RA_Msk (7UL << SCB_CCSIDR_RA_Pos) /*!< SCB CCSIDR: RA Mask */
Pokitto 5:7e5c566b1760 739
Pokitto 5:7e5c566b1760 740 #define SCB_CCSIDR_WA_Pos 28 /*!< SCB CCSIDR: WA Position */
Pokitto 5:7e5c566b1760 741 #define SCB_CCSIDR_WA_Msk (7UL << SCB_CCSIDR_WA_Pos) /*!< SCB CCSIDR: WA Mask */
Pokitto 5:7e5c566b1760 742
Pokitto 5:7e5c566b1760 743 #define SCB_CCSIDR_NUMSETS_Pos 13 /*!< SCB CCSIDR: NumSets Position */
Pokitto 5:7e5c566b1760 744 #define SCB_CCSIDR_NUMSETS_Msk (0x7FFFUL << SCB_CCSIDR_NUMSETS_Pos) /*!< SCB CCSIDR: NumSets Mask */
Pokitto 5:7e5c566b1760 745
Pokitto 5:7e5c566b1760 746 #define SCB_CCSIDR_ASSOCIATIVITY_Pos 3 /*!< SCB CCSIDR: Associativity Position */
Pokitto 5:7e5c566b1760 747 #define SCB_CCSIDR_ASSOCIATIVITY_Msk (0x3FFUL << SCB_CCSIDR_ASSOCIATIVITY_Pos) /*!< SCB CCSIDR: Associativity Mask */
Pokitto 5:7e5c566b1760 748
Pokitto 5:7e5c566b1760 749 #define SCB_CCSIDR_LINESIZE_Pos 0 /*!< SCB CCSIDR: LineSize Position */
Pokitto 5:7e5c566b1760 750 #define SCB_CCSIDR_LINESIZE_Msk (7UL /*<< SCB_CCSIDR_LINESIZE_Pos*/) /*!< SCB CCSIDR: LineSize Mask */
Pokitto 5:7e5c566b1760 751
Pokitto 5:7e5c566b1760 752 /* Cache Size Selection Register */
Pokitto 5:7e5c566b1760 753 #define SCB_CSSELR_LEVEL_Pos 1 /*!< SCB CSSELR: Level Position */
Pokitto 5:7e5c566b1760 754 #define SCB_CSSELR_LEVEL_Msk (7UL << SCB_CSSELR_LEVEL_Pos) /*!< SCB CSSELR: Level Mask */
Pokitto 5:7e5c566b1760 755
Pokitto 5:7e5c566b1760 756 #define SCB_CSSELR_IND_Pos 0 /*!< SCB CSSELR: InD Position */
Pokitto 5:7e5c566b1760 757 #define SCB_CSSELR_IND_Msk (1UL /*<< SCB_CSSELR_IND_Pos*/) /*!< SCB CSSELR: InD Mask */
Pokitto 5:7e5c566b1760 758
Pokitto 5:7e5c566b1760 759 /* SCB Software Triggered Interrupt Register */
Pokitto 5:7e5c566b1760 760 #define SCB_STIR_INTID_Pos 0 /*!< SCB STIR: INTID Position */
Pokitto 5:7e5c566b1760 761 #define SCB_STIR_INTID_Msk (0x1FFUL /*<< SCB_STIR_INTID_Pos*/) /*!< SCB STIR: INTID Mask */
Pokitto 5:7e5c566b1760 762
Pokitto 5:7e5c566b1760 763 /* Instruction Tightly-Coupled Memory Control Register*/
Pokitto 5:7e5c566b1760 764 #define SCB_ITCMCR_SZ_Pos 3 /*!< SCB ITCMCR: SZ Position */
Pokitto 5:7e5c566b1760 765 #define SCB_ITCMCR_SZ_Msk (0xFUL << SCB_ITCMCR_SZ_Pos) /*!< SCB ITCMCR: SZ Mask */
Pokitto 5:7e5c566b1760 766
Pokitto 5:7e5c566b1760 767 #define SCB_ITCMCR_RETEN_Pos 2 /*!< SCB ITCMCR: RETEN Position */
Pokitto 5:7e5c566b1760 768 #define SCB_ITCMCR_RETEN_Msk (1UL << SCB_ITCMCR_RETEN_Pos) /*!< SCB ITCMCR: RETEN Mask */
Pokitto 5:7e5c566b1760 769
Pokitto 5:7e5c566b1760 770 #define SCB_ITCMCR_RMW_Pos 1 /*!< SCB ITCMCR: RMW Position */
Pokitto 5:7e5c566b1760 771 #define SCB_ITCMCR_RMW_Msk (1UL << SCB_ITCMCR_RMW_Pos) /*!< SCB ITCMCR: RMW Mask */
Pokitto 5:7e5c566b1760 772
Pokitto 5:7e5c566b1760 773 #define SCB_ITCMCR_EN_Pos 0 /*!< SCB ITCMCR: EN Position */
Pokitto 5:7e5c566b1760 774 #define SCB_ITCMCR_EN_Msk (1UL /*<< SCB_ITCMCR_EN_Pos*/) /*!< SCB ITCMCR: EN Mask */
Pokitto 5:7e5c566b1760 775
Pokitto 5:7e5c566b1760 776 /* Data Tightly-Coupled Memory Control Registers */
Pokitto 5:7e5c566b1760 777 #define SCB_DTCMCR_SZ_Pos 3 /*!< SCB DTCMCR: SZ Position */
Pokitto 5:7e5c566b1760 778 #define SCB_DTCMCR_SZ_Msk (0xFUL << SCB_DTCMCR_SZ_Pos) /*!< SCB DTCMCR: SZ Mask */
Pokitto 5:7e5c566b1760 779
Pokitto 5:7e5c566b1760 780 #define SCB_DTCMCR_RETEN_Pos 2 /*!< SCB DTCMCR: RETEN Position */
Pokitto 5:7e5c566b1760 781 #define SCB_DTCMCR_RETEN_Msk (1UL << SCB_DTCMCR_RETEN_Pos) /*!< SCB DTCMCR: RETEN Mask */
Pokitto 5:7e5c566b1760 782
Pokitto 5:7e5c566b1760 783 #define SCB_DTCMCR_RMW_Pos 1 /*!< SCB DTCMCR: RMW Position */
Pokitto 5:7e5c566b1760 784 #define SCB_DTCMCR_RMW_Msk (1UL << SCB_DTCMCR_RMW_Pos) /*!< SCB DTCMCR: RMW Mask */
Pokitto 5:7e5c566b1760 785
Pokitto 5:7e5c566b1760 786 #define SCB_DTCMCR_EN_Pos 0 /*!< SCB DTCMCR: EN Position */
Pokitto 5:7e5c566b1760 787 #define SCB_DTCMCR_EN_Msk (1UL /*<< SCB_DTCMCR_EN_Pos*/) /*!< SCB DTCMCR: EN Mask */
Pokitto 5:7e5c566b1760 788
Pokitto 5:7e5c566b1760 789 /* AHBP Control Register */
Pokitto 5:7e5c566b1760 790 #define SCB_AHBPCR_SZ_Pos 1 /*!< SCB AHBPCR: SZ Position */
Pokitto 5:7e5c566b1760 791 #define SCB_AHBPCR_SZ_Msk (7UL << SCB_AHBPCR_SZ_Pos) /*!< SCB AHBPCR: SZ Mask */
Pokitto 5:7e5c566b1760 792
Pokitto 5:7e5c566b1760 793 #define SCB_AHBPCR_EN_Pos 0 /*!< SCB AHBPCR: EN Position */
Pokitto 5:7e5c566b1760 794 #define SCB_AHBPCR_EN_Msk (1UL /*<< SCB_AHBPCR_EN_Pos*/) /*!< SCB AHBPCR: EN Mask */
Pokitto 5:7e5c566b1760 795
Pokitto 5:7e5c566b1760 796 /* L1 Cache Control Register */
Pokitto 5:7e5c566b1760 797 #define SCB_CACR_FORCEWT_Pos 2 /*!< SCB CACR: FORCEWT Position */
Pokitto 5:7e5c566b1760 798 #define SCB_CACR_FORCEWT_Msk (1UL << SCB_CACR_FORCEWT_Pos) /*!< SCB CACR: FORCEWT Mask */
Pokitto 5:7e5c566b1760 799
Pokitto 5:7e5c566b1760 800 #define SCB_CACR_ECCEN_Pos 1 /*!< SCB CACR: ECCEN Position */
Pokitto 5:7e5c566b1760 801 #define SCB_CACR_ECCEN_Msk (1UL << SCB_CACR_ECCEN_Pos) /*!< SCB CACR: ECCEN Mask */
Pokitto 5:7e5c566b1760 802
Pokitto 5:7e5c566b1760 803 #define SCB_CACR_SIWT_Pos 0 /*!< SCB CACR: SIWT Position */
Pokitto 5:7e5c566b1760 804 #define SCB_CACR_SIWT_Msk (1UL /*<< SCB_CACR_SIWT_Pos*/) /*!< SCB CACR: SIWT Mask */
Pokitto 5:7e5c566b1760 805
Pokitto 5:7e5c566b1760 806 /* AHBS control register */
Pokitto 5:7e5c566b1760 807 #define SCB_AHBSCR_INITCOUNT_Pos 11 /*!< SCB AHBSCR: INITCOUNT Position */
Pokitto 5:7e5c566b1760 808 #define SCB_AHBSCR_INITCOUNT_Msk (0x1FUL << SCB_AHBPCR_INITCOUNT_Pos) /*!< SCB AHBSCR: INITCOUNT Mask */
Pokitto 5:7e5c566b1760 809
Pokitto 5:7e5c566b1760 810 #define SCB_AHBSCR_TPRI_Pos 2 /*!< SCB AHBSCR: TPRI Position */
Pokitto 5:7e5c566b1760 811 #define SCB_AHBSCR_TPRI_Msk (0x1FFUL << SCB_AHBPCR_TPRI_Pos) /*!< SCB AHBSCR: TPRI Mask */
Pokitto 5:7e5c566b1760 812
Pokitto 5:7e5c566b1760 813 #define SCB_AHBSCR_CTL_Pos 0 /*!< SCB AHBSCR: CTL Position*/
Pokitto 5:7e5c566b1760 814 #define SCB_AHBSCR_CTL_Msk (3UL /*<< SCB_AHBPCR_CTL_Pos*/) /*!< SCB AHBSCR: CTL Mask */
Pokitto 5:7e5c566b1760 815
Pokitto 5:7e5c566b1760 816 /* Auxiliary Bus Fault Status Register */
Pokitto 5:7e5c566b1760 817 #define SCB_ABFSR_AXIMTYPE_Pos 8 /*!< SCB ABFSR: AXIMTYPE Position*/
Pokitto 5:7e5c566b1760 818 #define SCB_ABFSR_AXIMTYPE_Msk (3UL << SCB_ABFSR_AXIMTYPE_Pos) /*!< SCB ABFSR: AXIMTYPE Mask */
Pokitto 5:7e5c566b1760 819
Pokitto 5:7e5c566b1760 820 #define SCB_ABFSR_EPPB_Pos 4 /*!< SCB ABFSR: EPPB Position*/
Pokitto 5:7e5c566b1760 821 #define SCB_ABFSR_EPPB_Msk (1UL << SCB_ABFSR_EPPB_Pos) /*!< SCB ABFSR: EPPB Mask */
Pokitto 5:7e5c566b1760 822
Pokitto 5:7e5c566b1760 823 #define SCB_ABFSR_AXIM_Pos 3 /*!< SCB ABFSR: AXIM Position*/
Pokitto 5:7e5c566b1760 824 #define SCB_ABFSR_AXIM_Msk (1UL << SCB_ABFSR_AXIM_Pos) /*!< SCB ABFSR: AXIM Mask */
Pokitto 5:7e5c566b1760 825
Pokitto 5:7e5c566b1760 826 #define SCB_ABFSR_AHBP_Pos 2 /*!< SCB ABFSR: AHBP Position*/
Pokitto 5:7e5c566b1760 827 #define SCB_ABFSR_AHBP_Msk (1UL << SCB_ABFSR_AHBP_Pos) /*!< SCB ABFSR: AHBP Mask */
Pokitto 5:7e5c566b1760 828
Pokitto 5:7e5c566b1760 829 #define SCB_ABFSR_DTCM_Pos 1 /*!< SCB ABFSR: DTCM Position*/
Pokitto 5:7e5c566b1760 830 #define SCB_ABFSR_DTCM_Msk (1UL << SCB_ABFSR_DTCM_Pos) /*!< SCB ABFSR: DTCM Mask */
Pokitto 5:7e5c566b1760 831
Pokitto 5:7e5c566b1760 832 #define SCB_ABFSR_ITCM_Pos 0 /*!< SCB ABFSR: ITCM Position*/
Pokitto 5:7e5c566b1760 833 #define SCB_ABFSR_ITCM_Msk (1UL /*<< SCB_ABFSR_ITCM_Pos*/) /*!< SCB ABFSR: ITCM Mask */
Pokitto 5:7e5c566b1760 834
Pokitto 5:7e5c566b1760 835 /*@} end of group CMSIS_SCB */
Pokitto 5:7e5c566b1760 836
Pokitto 5:7e5c566b1760 837
Pokitto 5:7e5c566b1760 838 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 839 \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB)
Pokitto 5:7e5c566b1760 840 \brief Type definitions for the System Control and ID Register not in the SCB
Pokitto 5:7e5c566b1760 841 @{
Pokitto 5:7e5c566b1760 842 */
Pokitto 5:7e5c566b1760 843
Pokitto 5:7e5c566b1760 844 /** \brief Structure type to access the System Control and ID Register not in the SCB.
Pokitto 5:7e5c566b1760 845 */
Pokitto 5:7e5c566b1760 846 typedef struct
Pokitto 5:7e5c566b1760 847 {
Pokitto 5:7e5c566b1760 848 uint32_t RESERVED0[1];
Pokitto 5:7e5c566b1760 849 __I uint32_t ICTR; /*!< Offset: 0x004 (R/ ) Interrupt Controller Type Register */
Pokitto 5:7e5c566b1760 850 __IO uint32_t ACTLR; /*!< Offset: 0x008 (R/W) Auxiliary Control Register */
Pokitto 5:7e5c566b1760 851 } SCnSCB_Type;
Pokitto 5:7e5c566b1760 852
Pokitto 5:7e5c566b1760 853 /* Interrupt Controller Type Register Definitions */
Pokitto 5:7e5c566b1760 854 #define SCnSCB_ICTR_INTLINESNUM_Pos 0 /*!< ICTR: INTLINESNUM Position */
Pokitto 5:7e5c566b1760 855 #define SCnSCB_ICTR_INTLINESNUM_Msk (0xFUL /*<< SCnSCB_ICTR_INTLINESNUM_Pos*/) /*!< ICTR: INTLINESNUM Mask */
Pokitto 5:7e5c566b1760 856
Pokitto 5:7e5c566b1760 857 /* Auxiliary Control Register Definitions */
Pokitto 5:7e5c566b1760 858 #define SCnSCB_ACTLR_DISITMATBFLUSH_Pos 12 /*!< ACTLR: DISITMATBFLUSH Position */
Pokitto 5:7e5c566b1760 859 #define SCnSCB_ACTLR_DISITMATBFLUSH_Msk (1UL << SCnSCB_ACTLR_DISITMATBFLUSH_Pos) /*!< ACTLR: DISITMATBFLUSH Mask */
Pokitto 5:7e5c566b1760 860
Pokitto 5:7e5c566b1760 861 #define SCnSCB_ACTLR_DISRAMODE_Pos 11 /*!< ACTLR: DISRAMODE Position */
Pokitto 5:7e5c566b1760 862 #define SCnSCB_ACTLR_DISRAMODE_Msk (1UL << SCnSCB_ACTLR_DISRAMODE_Pos) /*!< ACTLR: DISRAMODE Mask */
Pokitto 5:7e5c566b1760 863
Pokitto 5:7e5c566b1760 864 #define SCnSCB_ACTLR_FPEXCODIS_Pos 10 /*!< ACTLR: FPEXCODIS Position */
Pokitto 5:7e5c566b1760 865 #define SCnSCB_ACTLR_FPEXCODIS_Msk (1UL << SCnSCB_ACTLR_FPEXCODIS_Pos) /*!< ACTLR: FPEXCODIS Mask */
Pokitto 5:7e5c566b1760 866
Pokitto 5:7e5c566b1760 867 #define SCnSCB_ACTLR_DISFOLD_Pos 2 /*!< ACTLR: DISFOLD Position */
Pokitto 5:7e5c566b1760 868 #define SCnSCB_ACTLR_DISFOLD_Msk (1UL << SCnSCB_ACTLR_DISFOLD_Pos) /*!< ACTLR: DISFOLD Mask */
Pokitto 5:7e5c566b1760 869
Pokitto 5:7e5c566b1760 870 #define SCnSCB_ACTLR_DISMCYCINT_Pos 0 /*!< ACTLR: DISMCYCINT Position */
Pokitto 5:7e5c566b1760 871 #define SCnSCB_ACTLR_DISMCYCINT_Msk (1UL /*<< SCnSCB_ACTLR_DISMCYCINT_Pos*/) /*!< ACTLR: DISMCYCINT Mask */
Pokitto 5:7e5c566b1760 872
Pokitto 5:7e5c566b1760 873 /*@} end of group CMSIS_SCnotSCB */
Pokitto 5:7e5c566b1760 874
Pokitto 5:7e5c566b1760 875
Pokitto 5:7e5c566b1760 876 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 877 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
Pokitto 5:7e5c566b1760 878 \brief Type definitions for the System Timer Registers.
Pokitto 5:7e5c566b1760 879 @{
Pokitto 5:7e5c566b1760 880 */
Pokitto 5:7e5c566b1760 881
Pokitto 5:7e5c566b1760 882 /** \brief Structure type to access the System Timer (SysTick).
Pokitto 5:7e5c566b1760 883 */
Pokitto 5:7e5c566b1760 884 typedef struct
Pokitto 5:7e5c566b1760 885 {
Pokitto 5:7e5c566b1760 886 __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
Pokitto 5:7e5c566b1760 887 __IO uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
Pokitto 5:7e5c566b1760 888 __IO uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
Pokitto 5:7e5c566b1760 889 __I uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
Pokitto 5:7e5c566b1760 890 } SysTick_Type;
Pokitto 5:7e5c566b1760 891
Pokitto 5:7e5c566b1760 892 /* SysTick Control / Status Register Definitions */
Pokitto 5:7e5c566b1760 893 #define SysTick_CTRL_COUNTFLAG_Pos 16 /*!< SysTick CTRL: COUNTFLAG Position */
Pokitto 5:7e5c566b1760 894 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
Pokitto 5:7e5c566b1760 895
Pokitto 5:7e5c566b1760 896 #define SysTick_CTRL_CLKSOURCE_Pos 2 /*!< SysTick CTRL: CLKSOURCE Position */
Pokitto 5:7e5c566b1760 897 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
Pokitto 5:7e5c566b1760 898
Pokitto 5:7e5c566b1760 899 #define SysTick_CTRL_TICKINT_Pos 1 /*!< SysTick CTRL: TICKINT Position */
Pokitto 5:7e5c566b1760 900 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
Pokitto 5:7e5c566b1760 901
Pokitto 5:7e5c566b1760 902 #define SysTick_CTRL_ENABLE_Pos 0 /*!< SysTick CTRL: ENABLE Position */
Pokitto 5:7e5c566b1760 903 #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */
Pokitto 5:7e5c566b1760 904
Pokitto 5:7e5c566b1760 905 /* SysTick Reload Register Definitions */
Pokitto 5:7e5c566b1760 906 #define SysTick_LOAD_RELOAD_Pos 0 /*!< SysTick LOAD: RELOAD Position */
Pokitto 5:7e5c566b1760 907 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */
Pokitto 5:7e5c566b1760 908
Pokitto 5:7e5c566b1760 909 /* SysTick Current Register Definitions */
Pokitto 5:7e5c566b1760 910 #define SysTick_VAL_CURRENT_Pos 0 /*!< SysTick VAL: CURRENT Position */
Pokitto 5:7e5c566b1760 911 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */
Pokitto 5:7e5c566b1760 912
Pokitto 5:7e5c566b1760 913 /* SysTick Calibration Register Definitions */
Pokitto 5:7e5c566b1760 914 #define SysTick_CALIB_NOREF_Pos 31 /*!< SysTick CALIB: NOREF Position */
Pokitto 5:7e5c566b1760 915 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
Pokitto 5:7e5c566b1760 916
Pokitto 5:7e5c566b1760 917 #define SysTick_CALIB_SKEW_Pos 30 /*!< SysTick CALIB: SKEW Position */
Pokitto 5:7e5c566b1760 918 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
Pokitto 5:7e5c566b1760 919
Pokitto 5:7e5c566b1760 920 #define SysTick_CALIB_TENMS_Pos 0 /*!< SysTick CALIB: TENMS Position */
Pokitto 5:7e5c566b1760 921 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */
Pokitto 5:7e5c566b1760 922
Pokitto 5:7e5c566b1760 923 /*@} end of group CMSIS_SysTick */
Pokitto 5:7e5c566b1760 924
Pokitto 5:7e5c566b1760 925
Pokitto 5:7e5c566b1760 926 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 927 \defgroup CMSIS_ITM Instrumentation Trace Macrocell (ITM)
Pokitto 5:7e5c566b1760 928 \brief Type definitions for the Instrumentation Trace Macrocell (ITM)
Pokitto 5:7e5c566b1760 929 @{
Pokitto 5:7e5c566b1760 930 */
Pokitto 5:7e5c566b1760 931
Pokitto 5:7e5c566b1760 932 /** \brief Structure type to access the Instrumentation Trace Macrocell Register (ITM).
Pokitto 5:7e5c566b1760 933 */
Pokitto 5:7e5c566b1760 934 typedef struct
Pokitto 5:7e5c566b1760 935 {
Pokitto 5:7e5c566b1760 936 __O union
Pokitto 5:7e5c566b1760 937 {
Pokitto 5:7e5c566b1760 938 __O uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit */
Pokitto 5:7e5c566b1760 939 __O uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit */
Pokitto 5:7e5c566b1760 940 __O uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit */
Pokitto 5:7e5c566b1760 941 } PORT [32]; /*!< Offset: 0x000 ( /W) ITM Stimulus Port Registers */
Pokitto 5:7e5c566b1760 942 uint32_t RESERVED0[864];
Pokitto 5:7e5c566b1760 943 __IO uint32_t TER; /*!< Offset: 0xE00 (R/W) ITM Trace Enable Register */
Pokitto 5:7e5c566b1760 944 uint32_t RESERVED1[15];
Pokitto 5:7e5c566b1760 945 __IO uint32_t TPR; /*!< Offset: 0xE40 (R/W) ITM Trace Privilege Register */
Pokitto 5:7e5c566b1760 946 uint32_t RESERVED2[15];
Pokitto 5:7e5c566b1760 947 __IO uint32_t TCR; /*!< Offset: 0xE80 (R/W) ITM Trace Control Register */
Pokitto 5:7e5c566b1760 948 uint32_t RESERVED3[29];
Pokitto 5:7e5c566b1760 949 __O uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register */
Pokitto 5:7e5c566b1760 950 __I uint32_t IRR; /*!< Offset: 0xEFC (R/ ) ITM Integration Read Register */
Pokitto 5:7e5c566b1760 951 __IO uint32_t IMCR; /*!< Offset: 0xF00 (R/W) ITM Integration Mode Control Register */
Pokitto 5:7e5c566b1760 952 uint32_t RESERVED4[43];
Pokitto 5:7e5c566b1760 953 __O uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register */
Pokitto 5:7e5c566b1760 954 __I uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) ITM Lock Status Register */
Pokitto 5:7e5c566b1760 955 uint32_t RESERVED5[6];
Pokitto 5:7e5c566b1760 956 __I uint32_t PID4; /*!< Offset: 0xFD0 (R/ ) ITM Peripheral Identification Register #4 */
Pokitto 5:7e5c566b1760 957 __I uint32_t PID5; /*!< Offset: 0xFD4 (R/ ) ITM Peripheral Identification Register #5 */
Pokitto 5:7e5c566b1760 958 __I uint32_t PID6; /*!< Offset: 0xFD8 (R/ ) ITM Peripheral Identification Register #6 */
Pokitto 5:7e5c566b1760 959 __I uint32_t PID7; /*!< Offset: 0xFDC (R/ ) ITM Peripheral Identification Register #7 */
Pokitto 5:7e5c566b1760 960 __I uint32_t PID0; /*!< Offset: 0xFE0 (R/ ) ITM Peripheral Identification Register #0 */
Pokitto 5:7e5c566b1760 961 __I uint32_t PID1; /*!< Offset: 0xFE4 (R/ ) ITM Peripheral Identification Register #1 */
Pokitto 5:7e5c566b1760 962 __I uint32_t PID2; /*!< Offset: 0xFE8 (R/ ) ITM Peripheral Identification Register #2 */
Pokitto 5:7e5c566b1760 963 __I uint32_t PID3; /*!< Offset: 0xFEC (R/ ) ITM Peripheral Identification Register #3 */
Pokitto 5:7e5c566b1760 964 __I uint32_t CID0; /*!< Offset: 0xFF0 (R/ ) ITM Component Identification Register #0 */
Pokitto 5:7e5c566b1760 965 __I uint32_t CID1; /*!< Offset: 0xFF4 (R/ ) ITM Component Identification Register #1 */
Pokitto 5:7e5c566b1760 966 __I uint32_t CID2; /*!< Offset: 0xFF8 (R/ ) ITM Component Identification Register #2 */
Pokitto 5:7e5c566b1760 967 __I uint32_t CID3; /*!< Offset: 0xFFC (R/ ) ITM Component Identification Register #3 */
Pokitto 5:7e5c566b1760 968 } ITM_Type;
Pokitto 5:7e5c566b1760 969
Pokitto 5:7e5c566b1760 970 /* ITM Trace Privilege Register Definitions */
Pokitto 5:7e5c566b1760 971 #define ITM_TPR_PRIVMASK_Pos 0 /*!< ITM TPR: PRIVMASK Position */
Pokitto 5:7e5c566b1760 972 #define ITM_TPR_PRIVMASK_Msk (0xFUL /*<< ITM_TPR_PRIVMASK_Pos*/) /*!< ITM TPR: PRIVMASK Mask */
Pokitto 5:7e5c566b1760 973
Pokitto 5:7e5c566b1760 974 /* ITM Trace Control Register Definitions */
Pokitto 5:7e5c566b1760 975 #define ITM_TCR_BUSY_Pos 23 /*!< ITM TCR: BUSY Position */
Pokitto 5:7e5c566b1760 976 #define ITM_TCR_BUSY_Msk (1UL << ITM_TCR_BUSY_Pos) /*!< ITM TCR: BUSY Mask */
Pokitto 5:7e5c566b1760 977
Pokitto 5:7e5c566b1760 978 #define ITM_TCR_TraceBusID_Pos 16 /*!< ITM TCR: ATBID Position */
Pokitto 5:7e5c566b1760 979 #define ITM_TCR_TraceBusID_Msk (0x7FUL << ITM_TCR_TraceBusID_Pos) /*!< ITM TCR: ATBID Mask */
Pokitto 5:7e5c566b1760 980
Pokitto 5:7e5c566b1760 981 #define ITM_TCR_GTSFREQ_Pos 10 /*!< ITM TCR: Global timestamp frequency Position */
Pokitto 5:7e5c566b1760 982 #define ITM_TCR_GTSFREQ_Msk (3UL << ITM_TCR_GTSFREQ_Pos) /*!< ITM TCR: Global timestamp frequency Mask */
Pokitto 5:7e5c566b1760 983
Pokitto 5:7e5c566b1760 984 #define ITM_TCR_TSPrescale_Pos 8 /*!< ITM TCR: TSPrescale Position */
Pokitto 5:7e5c566b1760 985 #define ITM_TCR_TSPrescale_Msk (3UL << ITM_TCR_TSPrescale_Pos) /*!< ITM TCR: TSPrescale Mask */
Pokitto 5:7e5c566b1760 986
Pokitto 5:7e5c566b1760 987 #define ITM_TCR_SWOENA_Pos 4 /*!< ITM TCR: SWOENA Position */
Pokitto 5:7e5c566b1760 988 #define ITM_TCR_SWOENA_Msk (1UL << ITM_TCR_SWOENA_Pos) /*!< ITM TCR: SWOENA Mask */
Pokitto 5:7e5c566b1760 989
Pokitto 5:7e5c566b1760 990 #define ITM_TCR_DWTENA_Pos 3 /*!< ITM TCR: DWTENA Position */
Pokitto 5:7e5c566b1760 991 #define ITM_TCR_DWTENA_Msk (1UL << ITM_TCR_DWTENA_Pos) /*!< ITM TCR: DWTENA Mask */
Pokitto 5:7e5c566b1760 992
Pokitto 5:7e5c566b1760 993 #define ITM_TCR_SYNCENA_Pos 2 /*!< ITM TCR: SYNCENA Position */
Pokitto 5:7e5c566b1760 994 #define ITM_TCR_SYNCENA_Msk (1UL << ITM_TCR_SYNCENA_Pos) /*!< ITM TCR: SYNCENA Mask */
Pokitto 5:7e5c566b1760 995
Pokitto 5:7e5c566b1760 996 #define ITM_TCR_TSENA_Pos 1 /*!< ITM TCR: TSENA Position */
Pokitto 5:7e5c566b1760 997 #define ITM_TCR_TSENA_Msk (1UL << ITM_TCR_TSENA_Pos) /*!< ITM TCR: TSENA Mask */
Pokitto 5:7e5c566b1760 998
Pokitto 5:7e5c566b1760 999 #define ITM_TCR_ITMENA_Pos 0 /*!< ITM TCR: ITM Enable bit Position */
Pokitto 5:7e5c566b1760 1000 #define ITM_TCR_ITMENA_Msk (1UL /*<< ITM_TCR_ITMENA_Pos*/) /*!< ITM TCR: ITM Enable bit Mask */
Pokitto 5:7e5c566b1760 1001
Pokitto 5:7e5c566b1760 1002 /* ITM Integration Write Register Definitions */
Pokitto 5:7e5c566b1760 1003 #define ITM_IWR_ATVALIDM_Pos 0 /*!< ITM IWR: ATVALIDM Position */
Pokitto 5:7e5c566b1760 1004 #define ITM_IWR_ATVALIDM_Msk (1UL /*<< ITM_IWR_ATVALIDM_Pos*/) /*!< ITM IWR: ATVALIDM Mask */
Pokitto 5:7e5c566b1760 1005
Pokitto 5:7e5c566b1760 1006 /* ITM Integration Read Register Definitions */
Pokitto 5:7e5c566b1760 1007 #define ITM_IRR_ATREADYM_Pos 0 /*!< ITM IRR: ATREADYM Position */
Pokitto 5:7e5c566b1760 1008 #define ITM_IRR_ATREADYM_Msk (1UL /*<< ITM_IRR_ATREADYM_Pos*/) /*!< ITM IRR: ATREADYM Mask */
Pokitto 5:7e5c566b1760 1009
Pokitto 5:7e5c566b1760 1010 /* ITM Integration Mode Control Register Definitions */
Pokitto 5:7e5c566b1760 1011 #define ITM_IMCR_INTEGRATION_Pos 0 /*!< ITM IMCR: INTEGRATION Position */
Pokitto 5:7e5c566b1760 1012 #define ITM_IMCR_INTEGRATION_Msk (1UL /*<< ITM_IMCR_INTEGRATION_Pos*/) /*!< ITM IMCR: INTEGRATION Mask */
Pokitto 5:7e5c566b1760 1013
Pokitto 5:7e5c566b1760 1014 /* ITM Lock Status Register Definitions */
Pokitto 5:7e5c566b1760 1015 #define ITM_LSR_ByteAcc_Pos 2 /*!< ITM LSR: ByteAcc Position */
Pokitto 5:7e5c566b1760 1016 #define ITM_LSR_ByteAcc_Msk (1UL << ITM_LSR_ByteAcc_Pos) /*!< ITM LSR: ByteAcc Mask */
Pokitto 5:7e5c566b1760 1017
Pokitto 5:7e5c566b1760 1018 #define ITM_LSR_Access_Pos 1 /*!< ITM LSR: Access Position */
Pokitto 5:7e5c566b1760 1019 #define ITM_LSR_Access_Msk (1UL << ITM_LSR_Access_Pos) /*!< ITM LSR: Access Mask */
Pokitto 5:7e5c566b1760 1020
Pokitto 5:7e5c566b1760 1021 #define ITM_LSR_Present_Pos 0 /*!< ITM LSR: Present Position */
Pokitto 5:7e5c566b1760 1022 #define ITM_LSR_Present_Msk (1UL /*<< ITM_LSR_Present_Pos*/) /*!< ITM LSR: Present Mask */
Pokitto 5:7e5c566b1760 1023
Pokitto 5:7e5c566b1760 1024 /*@}*/ /* end of group CMSIS_ITM */
Pokitto 5:7e5c566b1760 1025
Pokitto 5:7e5c566b1760 1026
Pokitto 5:7e5c566b1760 1027 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 1028 \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT)
Pokitto 5:7e5c566b1760 1029 \brief Type definitions for the Data Watchpoint and Trace (DWT)
Pokitto 5:7e5c566b1760 1030 @{
Pokitto 5:7e5c566b1760 1031 */
Pokitto 5:7e5c566b1760 1032
Pokitto 5:7e5c566b1760 1033 /** \brief Structure type to access the Data Watchpoint and Trace Register (DWT).
Pokitto 5:7e5c566b1760 1034 */
Pokitto 5:7e5c566b1760 1035 typedef struct
Pokitto 5:7e5c566b1760 1036 {
Pokitto 5:7e5c566b1760 1037 __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */
Pokitto 5:7e5c566b1760 1038 __IO uint32_t CYCCNT; /*!< Offset: 0x004 (R/W) Cycle Count Register */
Pokitto 5:7e5c566b1760 1039 __IO uint32_t CPICNT; /*!< Offset: 0x008 (R/W) CPI Count Register */
Pokitto 5:7e5c566b1760 1040 __IO uint32_t EXCCNT; /*!< Offset: 0x00C (R/W) Exception Overhead Count Register */
Pokitto 5:7e5c566b1760 1041 __IO uint32_t SLEEPCNT; /*!< Offset: 0x010 (R/W) Sleep Count Register */
Pokitto 5:7e5c566b1760 1042 __IO uint32_t LSUCNT; /*!< Offset: 0x014 (R/W) LSU Count Register */
Pokitto 5:7e5c566b1760 1043 __IO uint32_t FOLDCNT; /*!< Offset: 0x018 (R/W) Folded-instruction Count Register */
Pokitto 5:7e5c566b1760 1044 __I uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */
Pokitto 5:7e5c566b1760 1045 __IO uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */
Pokitto 5:7e5c566b1760 1046 __IO uint32_t MASK0; /*!< Offset: 0x024 (R/W) Mask Register 0 */
Pokitto 5:7e5c566b1760 1047 __IO uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */
Pokitto 5:7e5c566b1760 1048 uint32_t RESERVED0[1];
Pokitto 5:7e5c566b1760 1049 __IO uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */
Pokitto 5:7e5c566b1760 1050 __IO uint32_t MASK1; /*!< Offset: 0x034 (R/W) Mask Register 1 */
Pokitto 5:7e5c566b1760 1051 __IO uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */
Pokitto 5:7e5c566b1760 1052 uint32_t RESERVED1[1];
Pokitto 5:7e5c566b1760 1053 __IO uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */
Pokitto 5:7e5c566b1760 1054 __IO uint32_t MASK2; /*!< Offset: 0x044 (R/W) Mask Register 2 */
Pokitto 5:7e5c566b1760 1055 __IO uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */
Pokitto 5:7e5c566b1760 1056 uint32_t RESERVED2[1];
Pokitto 5:7e5c566b1760 1057 __IO uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */
Pokitto 5:7e5c566b1760 1058 __IO uint32_t MASK3; /*!< Offset: 0x054 (R/W) Mask Register 3 */
Pokitto 5:7e5c566b1760 1059 __IO uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */
Pokitto 5:7e5c566b1760 1060 uint32_t RESERVED3[981];
Pokitto 5:7e5c566b1760 1061 __O uint32_t LAR; /*!< Offset: 0xFB0 ( W) Lock Access Register */
Pokitto 5:7e5c566b1760 1062 __I uint32_t LSR; /*!< Offset: 0xFB4 (R ) Lock Status Register */
Pokitto 5:7e5c566b1760 1063 } DWT_Type;
Pokitto 5:7e5c566b1760 1064
Pokitto 5:7e5c566b1760 1065 /* DWT Control Register Definitions */
Pokitto 5:7e5c566b1760 1066 #define DWT_CTRL_NUMCOMP_Pos 28 /*!< DWT CTRL: NUMCOMP Position */
Pokitto 5:7e5c566b1760 1067 #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */
Pokitto 5:7e5c566b1760 1068
Pokitto 5:7e5c566b1760 1069 #define DWT_CTRL_NOTRCPKT_Pos 27 /*!< DWT CTRL: NOTRCPKT Position */
Pokitto 5:7e5c566b1760 1070 #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */
Pokitto 5:7e5c566b1760 1071
Pokitto 5:7e5c566b1760 1072 #define DWT_CTRL_NOEXTTRIG_Pos 26 /*!< DWT CTRL: NOEXTTRIG Position */
Pokitto 5:7e5c566b1760 1073 #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */
Pokitto 5:7e5c566b1760 1074
Pokitto 5:7e5c566b1760 1075 #define DWT_CTRL_NOCYCCNT_Pos 25 /*!< DWT CTRL: NOCYCCNT Position */
Pokitto 5:7e5c566b1760 1076 #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */
Pokitto 5:7e5c566b1760 1077
Pokitto 5:7e5c566b1760 1078 #define DWT_CTRL_NOPRFCNT_Pos 24 /*!< DWT CTRL: NOPRFCNT Position */
Pokitto 5:7e5c566b1760 1079 #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */
Pokitto 5:7e5c566b1760 1080
Pokitto 5:7e5c566b1760 1081 #define DWT_CTRL_CYCEVTENA_Pos 22 /*!< DWT CTRL: CYCEVTENA Position */
Pokitto 5:7e5c566b1760 1082 #define DWT_CTRL_CYCEVTENA_Msk (0x1UL << DWT_CTRL_CYCEVTENA_Pos) /*!< DWT CTRL: CYCEVTENA Mask */
Pokitto 5:7e5c566b1760 1083
Pokitto 5:7e5c566b1760 1084 #define DWT_CTRL_FOLDEVTENA_Pos 21 /*!< DWT CTRL: FOLDEVTENA Position */
Pokitto 5:7e5c566b1760 1085 #define DWT_CTRL_FOLDEVTENA_Msk (0x1UL << DWT_CTRL_FOLDEVTENA_Pos) /*!< DWT CTRL: FOLDEVTENA Mask */
Pokitto 5:7e5c566b1760 1086
Pokitto 5:7e5c566b1760 1087 #define DWT_CTRL_LSUEVTENA_Pos 20 /*!< DWT CTRL: LSUEVTENA Position */
Pokitto 5:7e5c566b1760 1088 #define DWT_CTRL_LSUEVTENA_Msk (0x1UL << DWT_CTRL_LSUEVTENA_Pos) /*!< DWT CTRL: LSUEVTENA Mask */
Pokitto 5:7e5c566b1760 1089
Pokitto 5:7e5c566b1760 1090 #define DWT_CTRL_SLEEPEVTENA_Pos 19 /*!< DWT CTRL: SLEEPEVTENA Position */
Pokitto 5:7e5c566b1760 1091 #define DWT_CTRL_SLEEPEVTENA_Msk (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos) /*!< DWT CTRL: SLEEPEVTENA Mask */
Pokitto 5:7e5c566b1760 1092
Pokitto 5:7e5c566b1760 1093 #define DWT_CTRL_EXCEVTENA_Pos 18 /*!< DWT CTRL: EXCEVTENA Position */
Pokitto 5:7e5c566b1760 1094 #define DWT_CTRL_EXCEVTENA_Msk (0x1UL << DWT_CTRL_EXCEVTENA_Pos) /*!< DWT CTRL: EXCEVTENA Mask */
Pokitto 5:7e5c566b1760 1095
Pokitto 5:7e5c566b1760 1096 #define DWT_CTRL_CPIEVTENA_Pos 17 /*!< DWT CTRL: CPIEVTENA Position */
Pokitto 5:7e5c566b1760 1097 #define DWT_CTRL_CPIEVTENA_Msk (0x1UL << DWT_CTRL_CPIEVTENA_Pos) /*!< DWT CTRL: CPIEVTENA Mask */
Pokitto 5:7e5c566b1760 1098
Pokitto 5:7e5c566b1760 1099 #define DWT_CTRL_EXCTRCENA_Pos 16 /*!< DWT CTRL: EXCTRCENA Position */
Pokitto 5:7e5c566b1760 1100 #define DWT_CTRL_EXCTRCENA_Msk (0x1UL << DWT_CTRL_EXCTRCENA_Pos) /*!< DWT CTRL: EXCTRCENA Mask */
Pokitto 5:7e5c566b1760 1101
Pokitto 5:7e5c566b1760 1102 #define DWT_CTRL_PCSAMPLENA_Pos 12 /*!< DWT CTRL: PCSAMPLENA Position */
Pokitto 5:7e5c566b1760 1103 #define DWT_CTRL_PCSAMPLENA_Msk (0x1UL << DWT_CTRL_PCSAMPLENA_Pos) /*!< DWT CTRL: PCSAMPLENA Mask */
Pokitto 5:7e5c566b1760 1104
Pokitto 5:7e5c566b1760 1105 #define DWT_CTRL_SYNCTAP_Pos 10 /*!< DWT CTRL: SYNCTAP Position */
Pokitto 5:7e5c566b1760 1106 #define DWT_CTRL_SYNCTAP_Msk (0x3UL << DWT_CTRL_SYNCTAP_Pos) /*!< DWT CTRL: SYNCTAP Mask */
Pokitto 5:7e5c566b1760 1107
Pokitto 5:7e5c566b1760 1108 #define DWT_CTRL_CYCTAP_Pos 9 /*!< DWT CTRL: CYCTAP Position */
Pokitto 5:7e5c566b1760 1109 #define DWT_CTRL_CYCTAP_Msk (0x1UL << DWT_CTRL_CYCTAP_Pos) /*!< DWT CTRL: CYCTAP Mask */
Pokitto 5:7e5c566b1760 1110
Pokitto 5:7e5c566b1760 1111 #define DWT_CTRL_POSTINIT_Pos 5 /*!< DWT CTRL: POSTINIT Position */
Pokitto 5:7e5c566b1760 1112 #define DWT_CTRL_POSTINIT_Msk (0xFUL << DWT_CTRL_POSTINIT_Pos) /*!< DWT CTRL: POSTINIT Mask */
Pokitto 5:7e5c566b1760 1113
Pokitto 5:7e5c566b1760 1114 #define DWT_CTRL_POSTPRESET_Pos 1 /*!< DWT CTRL: POSTPRESET Position */
Pokitto 5:7e5c566b1760 1115 #define DWT_CTRL_POSTPRESET_Msk (0xFUL << DWT_CTRL_POSTPRESET_Pos) /*!< DWT CTRL: POSTPRESET Mask */
Pokitto 5:7e5c566b1760 1116
Pokitto 5:7e5c566b1760 1117 #define DWT_CTRL_CYCCNTENA_Pos 0 /*!< DWT CTRL: CYCCNTENA Position */
Pokitto 5:7e5c566b1760 1118 #define DWT_CTRL_CYCCNTENA_Msk (0x1UL /*<< DWT_CTRL_CYCCNTENA_Pos*/) /*!< DWT CTRL: CYCCNTENA Mask */
Pokitto 5:7e5c566b1760 1119
Pokitto 5:7e5c566b1760 1120 /* DWT CPI Count Register Definitions */
Pokitto 5:7e5c566b1760 1121 #define DWT_CPICNT_CPICNT_Pos 0 /*!< DWT CPICNT: CPICNT Position */
Pokitto 5:7e5c566b1760 1122 #define DWT_CPICNT_CPICNT_Msk (0xFFUL /*<< DWT_CPICNT_CPICNT_Pos*/) /*!< DWT CPICNT: CPICNT Mask */
Pokitto 5:7e5c566b1760 1123
Pokitto 5:7e5c566b1760 1124 /* DWT Exception Overhead Count Register Definitions */
Pokitto 5:7e5c566b1760 1125 #define DWT_EXCCNT_EXCCNT_Pos 0 /*!< DWT EXCCNT: EXCCNT Position */
Pokitto 5:7e5c566b1760 1126 #define DWT_EXCCNT_EXCCNT_Msk (0xFFUL /*<< DWT_EXCCNT_EXCCNT_Pos*/) /*!< DWT EXCCNT: EXCCNT Mask */
Pokitto 5:7e5c566b1760 1127
Pokitto 5:7e5c566b1760 1128 /* DWT Sleep Count Register Definitions */
Pokitto 5:7e5c566b1760 1129 #define DWT_SLEEPCNT_SLEEPCNT_Pos 0 /*!< DWT SLEEPCNT: SLEEPCNT Position */
Pokitto 5:7e5c566b1760 1130 #define DWT_SLEEPCNT_SLEEPCNT_Msk (0xFFUL /*<< DWT_SLEEPCNT_SLEEPCNT_Pos*/) /*!< DWT SLEEPCNT: SLEEPCNT Mask */
Pokitto 5:7e5c566b1760 1131
Pokitto 5:7e5c566b1760 1132 /* DWT LSU Count Register Definitions */
Pokitto 5:7e5c566b1760 1133 #define DWT_LSUCNT_LSUCNT_Pos 0 /*!< DWT LSUCNT: LSUCNT Position */
Pokitto 5:7e5c566b1760 1134 #define DWT_LSUCNT_LSUCNT_Msk (0xFFUL /*<< DWT_LSUCNT_LSUCNT_Pos*/) /*!< DWT LSUCNT: LSUCNT Mask */
Pokitto 5:7e5c566b1760 1135
Pokitto 5:7e5c566b1760 1136 /* DWT Folded-instruction Count Register Definitions */
Pokitto 5:7e5c566b1760 1137 #define DWT_FOLDCNT_FOLDCNT_Pos 0 /*!< DWT FOLDCNT: FOLDCNT Position */
Pokitto 5:7e5c566b1760 1138 #define DWT_FOLDCNT_FOLDCNT_Msk (0xFFUL /*<< DWT_FOLDCNT_FOLDCNT_Pos*/) /*!< DWT FOLDCNT: FOLDCNT Mask */
Pokitto 5:7e5c566b1760 1139
Pokitto 5:7e5c566b1760 1140 /* DWT Comparator Mask Register Definitions */
Pokitto 5:7e5c566b1760 1141 #define DWT_MASK_MASK_Pos 0 /*!< DWT MASK: MASK Position */
Pokitto 5:7e5c566b1760 1142 #define DWT_MASK_MASK_Msk (0x1FUL /*<< DWT_MASK_MASK_Pos*/) /*!< DWT MASK: MASK Mask */
Pokitto 5:7e5c566b1760 1143
Pokitto 5:7e5c566b1760 1144 /* DWT Comparator Function Register Definitions */
Pokitto 5:7e5c566b1760 1145 #define DWT_FUNCTION_MATCHED_Pos 24 /*!< DWT FUNCTION: MATCHED Position */
Pokitto 5:7e5c566b1760 1146 #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */
Pokitto 5:7e5c566b1760 1147
Pokitto 5:7e5c566b1760 1148 #define DWT_FUNCTION_DATAVADDR1_Pos 16 /*!< DWT FUNCTION: DATAVADDR1 Position */
Pokitto 5:7e5c566b1760 1149 #define DWT_FUNCTION_DATAVADDR1_Msk (0xFUL << DWT_FUNCTION_DATAVADDR1_Pos) /*!< DWT FUNCTION: DATAVADDR1 Mask */
Pokitto 5:7e5c566b1760 1150
Pokitto 5:7e5c566b1760 1151 #define DWT_FUNCTION_DATAVADDR0_Pos 12 /*!< DWT FUNCTION: DATAVADDR0 Position */
Pokitto 5:7e5c566b1760 1152 #define DWT_FUNCTION_DATAVADDR0_Msk (0xFUL << DWT_FUNCTION_DATAVADDR0_Pos) /*!< DWT FUNCTION: DATAVADDR0 Mask */
Pokitto 5:7e5c566b1760 1153
Pokitto 5:7e5c566b1760 1154 #define DWT_FUNCTION_DATAVSIZE_Pos 10 /*!< DWT FUNCTION: DATAVSIZE Position */
Pokitto 5:7e5c566b1760 1155 #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */
Pokitto 5:7e5c566b1760 1156
Pokitto 5:7e5c566b1760 1157 #define DWT_FUNCTION_LNK1ENA_Pos 9 /*!< DWT FUNCTION: LNK1ENA Position */
Pokitto 5:7e5c566b1760 1158 #define DWT_FUNCTION_LNK1ENA_Msk (0x1UL << DWT_FUNCTION_LNK1ENA_Pos) /*!< DWT FUNCTION: LNK1ENA Mask */
Pokitto 5:7e5c566b1760 1159
Pokitto 5:7e5c566b1760 1160 #define DWT_FUNCTION_DATAVMATCH_Pos 8 /*!< DWT FUNCTION: DATAVMATCH Position */
Pokitto 5:7e5c566b1760 1161 #define DWT_FUNCTION_DATAVMATCH_Msk (0x1UL << DWT_FUNCTION_DATAVMATCH_Pos) /*!< DWT FUNCTION: DATAVMATCH Mask */
Pokitto 5:7e5c566b1760 1162
Pokitto 5:7e5c566b1760 1163 #define DWT_FUNCTION_CYCMATCH_Pos 7 /*!< DWT FUNCTION: CYCMATCH Position */
Pokitto 5:7e5c566b1760 1164 #define DWT_FUNCTION_CYCMATCH_Msk (0x1UL << DWT_FUNCTION_CYCMATCH_Pos) /*!< DWT FUNCTION: CYCMATCH Mask */
Pokitto 5:7e5c566b1760 1165
Pokitto 5:7e5c566b1760 1166 #define DWT_FUNCTION_EMITRANGE_Pos 5 /*!< DWT FUNCTION: EMITRANGE Position */
Pokitto 5:7e5c566b1760 1167 #define DWT_FUNCTION_EMITRANGE_Msk (0x1UL << DWT_FUNCTION_EMITRANGE_Pos) /*!< DWT FUNCTION: EMITRANGE Mask */
Pokitto 5:7e5c566b1760 1168
Pokitto 5:7e5c566b1760 1169 #define DWT_FUNCTION_FUNCTION_Pos 0 /*!< DWT FUNCTION: FUNCTION Position */
Pokitto 5:7e5c566b1760 1170 #define DWT_FUNCTION_FUNCTION_Msk (0xFUL /*<< DWT_FUNCTION_FUNCTION_Pos*/) /*!< DWT FUNCTION: FUNCTION Mask */
Pokitto 5:7e5c566b1760 1171
Pokitto 5:7e5c566b1760 1172 /*@}*/ /* end of group CMSIS_DWT */
Pokitto 5:7e5c566b1760 1173
Pokitto 5:7e5c566b1760 1174
Pokitto 5:7e5c566b1760 1175 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 1176 \defgroup CMSIS_TPI Trace Port Interface (TPI)
Pokitto 5:7e5c566b1760 1177 \brief Type definitions for the Trace Port Interface (TPI)
Pokitto 5:7e5c566b1760 1178 @{
Pokitto 5:7e5c566b1760 1179 */
Pokitto 5:7e5c566b1760 1180
Pokitto 5:7e5c566b1760 1181 /** \brief Structure type to access the Trace Port Interface Register (TPI).
Pokitto 5:7e5c566b1760 1182 */
Pokitto 5:7e5c566b1760 1183 typedef struct
Pokitto 5:7e5c566b1760 1184 {
Pokitto 5:7e5c566b1760 1185 __IO uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Size Register */
Pokitto 5:7e5c566b1760 1186 __IO uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Size Register */
Pokitto 5:7e5c566b1760 1187 uint32_t RESERVED0[2];
Pokitto 5:7e5c566b1760 1188 __IO uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */
Pokitto 5:7e5c566b1760 1189 uint32_t RESERVED1[55];
Pokitto 5:7e5c566b1760 1190 __IO uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */
Pokitto 5:7e5c566b1760 1191 uint32_t RESERVED2[131];
Pokitto 5:7e5c566b1760 1192 __I uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */
Pokitto 5:7e5c566b1760 1193 __IO uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */
Pokitto 5:7e5c566b1760 1194 __I uint32_t FSCR; /*!< Offset: 0x308 (R/ ) Formatter Synchronization Counter Register */
Pokitto 5:7e5c566b1760 1195 uint32_t RESERVED3[759];
Pokitto 5:7e5c566b1760 1196 __I uint32_t TRIGGER; /*!< Offset: 0xEE8 (R/ ) TRIGGER */
Pokitto 5:7e5c566b1760 1197 __I uint32_t FIFO0; /*!< Offset: 0xEEC (R/ ) Integration ETM Data */
Pokitto 5:7e5c566b1760 1198 __I uint32_t ITATBCTR2; /*!< Offset: 0xEF0 (R/ ) ITATBCTR2 */
Pokitto 5:7e5c566b1760 1199 uint32_t RESERVED4[1];
Pokitto 5:7e5c566b1760 1200 __I uint32_t ITATBCTR0; /*!< Offset: 0xEF8 (R/ ) ITATBCTR0 */
Pokitto 5:7e5c566b1760 1201 __I uint32_t FIFO1; /*!< Offset: 0xEFC (R/ ) Integration ITM Data */
Pokitto 5:7e5c566b1760 1202 __IO uint32_t ITCTRL; /*!< Offset: 0xF00 (R/W) Integration Mode Control */
Pokitto 5:7e5c566b1760 1203 uint32_t RESERVED5[39];
Pokitto 5:7e5c566b1760 1204 __IO uint32_t CLAIMSET; /*!< Offset: 0xFA0 (R/W) Claim tag set */
Pokitto 5:7e5c566b1760 1205 __IO uint32_t CLAIMCLR; /*!< Offset: 0xFA4 (R/W) Claim tag clear */
Pokitto 5:7e5c566b1760 1206 uint32_t RESERVED7[8];
Pokitto 5:7e5c566b1760 1207 __I uint32_t DEVID; /*!< Offset: 0xFC8 (R/ ) TPIU_DEVID */
Pokitto 5:7e5c566b1760 1208 __I uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) TPIU_DEVTYPE */
Pokitto 5:7e5c566b1760 1209 } TPI_Type;
Pokitto 5:7e5c566b1760 1210
Pokitto 5:7e5c566b1760 1211 /* TPI Asynchronous Clock Prescaler Register Definitions */
Pokitto 5:7e5c566b1760 1212 #define TPI_ACPR_PRESCALER_Pos 0 /*!< TPI ACPR: PRESCALER Position */
Pokitto 5:7e5c566b1760 1213 #define TPI_ACPR_PRESCALER_Msk (0x1FFFUL /*<< TPI_ACPR_PRESCALER_Pos*/) /*!< TPI ACPR: PRESCALER Mask */
Pokitto 5:7e5c566b1760 1214
Pokitto 5:7e5c566b1760 1215 /* TPI Selected Pin Protocol Register Definitions */
Pokitto 5:7e5c566b1760 1216 #define TPI_SPPR_TXMODE_Pos 0 /*!< TPI SPPR: TXMODE Position */
Pokitto 5:7e5c566b1760 1217 #define TPI_SPPR_TXMODE_Msk (0x3UL /*<< TPI_SPPR_TXMODE_Pos*/) /*!< TPI SPPR: TXMODE Mask */
Pokitto 5:7e5c566b1760 1218
Pokitto 5:7e5c566b1760 1219 /* TPI Formatter and Flush Status Register Definitions */
Pokitto 5:7e5c566b1760 1220 #define TPI_FFSR_FtNonStop_Pos 3 /*!< TPI FFSR: FtNonStop Position */
Pokitto 5:7e5c566b1760 1221 #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */
Pokitto 5:7e5c566b1760 1222
Pokitto 5:7e5c566b1760 1223 #define TPI_FFSR_TCPresent_Pos 2 /*!< TPI FFSR: TCPresent Position */
Pokitto 5:7e5c566b1760 1224 #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */
Pokitto 5:7e5c566b1760 1225
Pokitto 5:7e5c566b1760 1226 #define TPI_FFSR_FtStopped_Pos 1 /*!< TPI FFSR: FtStopped Position */
Pokitto 5:7e5c566b1760 1227 #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */
Pokitto 5:7e5c566b1760 1228
Pokitto 5:7e5c566b1760 1229 #define TPI_FFSR_FlInProg_Pos 0 /*!< TPI FFSR: FlInProg Position */
Pokitto 5:7e5c566b1760 1230 #define TPI_FFSR_FlInProg_Msk (0x1UL /*<< TPI_FFSR_FlInProg_Pos*/) /*!< TPI FFSR: FlInProg Mask */
Pokitto 5:7e5c566b1760 1231
Pokitto 5:7e5c566b1760 1232 /* TPI Formatter and Flush Control Register Definitions */
Pokitto 5:7e5c566b1760 1233 #define TPI_FFCR_TrigIn_Pos 8 /*!< TPI FFCR: TrigIn Position */
Pokitto 5:7e5c566b1760 1234 #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */
Pokitto 5:7e5c566b1760 1235
Pokitto 5:7e5c566b1760 1236 #define TPI_FFCR_EnFCont_Pos 1 /*!< TPI FFCR: EnFCont Position */
Pokitto 5:7e5c566b1760 1237 #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */
Pokitto 5:7e5c566b1760 1238
Pokitto 5:7e5c566b1760 1239 /* TPI TRIGGER Register Definitions */
Pokitto 5:7e5c566b1760 1240 #define TPI_TRIGGER_TRIGGER_Pos 0 /*!< TPI TRIGGER: TRIGGER Position */
Pokitto 5:7e5c566b1760 1241 #define TPI_TRIGGER_TRIGGER_Msk (0x1UL /*<< TPI_TRIGGER_TRIGGER_Pos*/) /*!< TPI TRIGGER: TRIGGER Mask */
Pokitto 5:7e5c566b1760 1242
Pokitto 5:7e5c566b1760 1243 /* TPI Integration ETM Data Register Definitions (FIFO0) */
Pokitto 5:7e5c566b1760 1244 #define TPI_FIFO0_ITM_ATVALID_Pos 29 /*!< TPI FIFO0: ITM_ATVALID Position */
Pokitto 5:7e5c566b1760 1245 #define TPI_FIFO0_ITM_ATVALID_Msk (0x3UL << TPI_FIFO0_ITM_ATVALID_Pos) /*!< TPI FIFO0: ITM_ATVALID Mask */
Pokitto 5:7e5c566b1760 1246
Pokitto 5:7e5c566b1760 1247 #define TPI_FIFO0_ITM_bytecount_Pos 27 /*!< TPI FIFO0: ITM_bytecount Position */
Pokitto 5:7e5c566b1760 1248 #define TPI_FIFO0_ITM_bytecount_Msk (0x3UL << TPI_FIFO0_ITM_bytecount_Pos) /*!< TPI FIFO0: ITM_bytecount Mask */
Pokitto 5:7e5c566b1760 1249
Pokitto 5:7e5c566b1760 1250 #define TPI_FIFO0_ETM_ATVALID_Pos 26 /*!< TPI FIFO0: ETM_ATVALID Position */
Pokitto 5:7e5c566b1760 1251 #define TPI_FIFO0_ETM_ATVALID_Msk (0x3UL << TPI_FIFO0_ETM_ATVALID_Pos) /*!< TPI FIFO0: ETM_ATVALID Mask */
Pokitto 5:7e5c566b1760 1252
Pokitto 5:7e5c566b1760 1253 #define TPI_FIFO0_ETM_bytecount_Pos 24 /*!< TPI FIFO0: ETM_bytecount Position */
Pokitto 5:7e5c566b1760 1254 #define TPI_FIFO0_ETM_bytecount_Msk (0x3UL << TPI_FIFO0_ETM_bytecount_Pos) /*!< TPI FIFO0: ETM_bytecount Mask */
Pokitto 5:7e5c566b1760 1255
Pokitto 5:7e5c566b1760 1256 #define TPI_FIFO0_ETM2_Pos 16 /*!< TPI FIFO0: ETM2 Position */
Pokitto 5:7e5c566b1760 1257 #define TPI_FIFO0_ETM2_Msk (0xFFUL << TPI_FIFO0_ETM2_Pos) /*!< TPI FIFO0: ETM2 Mask */
Pokitto 5:7e5c566b1760 1258
Pokitto 5:7e5c566b1760 1259 #define TPI_FIFO0_ETM1_Pos 8 /*!< TPI FIFO0: ETM1 Position */
Pokitto 5:7e5c566b1760 1260 #define TPI_FIFO0_ETM1_Msk (0xFFUL << TPI_FIFO0_ETM1_Pos) /*!< TPI FIFO0: ETM1 Mask */
Pokitto 5:7e5c566b1760 1261
Pokitto 5:7e5c566b1760 1262 #define TPI_FIFO0_ETM0_Pos 0 /*!< TPI FIFO0: ETM0 Position */
Pokitto 5:7e5c566b1760 1263 #define TPI_FIFO0_ETM0_Msk (0xFFUL /*<< TPI_FIFO0_ETM0_Pos*/) /*!< TPI FIFO0: ETM0 Mask */
Pokitto 5:7e5c566b1760 1264
Pokitto 5:7e5c566b1760 1265 /* TPI ITATBCTR2 Register Definitions */
Pokitto 5:7e5c566b1760 1266 #define TPI_ITATBCTR2_ATREADY_Pos 0 /*!< TPI ITATBCTR2: ATREADY Position */
Pokitto 5:7e5c566b1760 1267 #define TPI_ITATBCTR2_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR2_ATREADY_Pos*/) /*!< TPI ITATBCTR2: ATREADY Mask */
Pokitto 5:7e5c566b1760 1268
Pokitto 5:7e5c566b1760 1269 /* TPI Integration ITM Data Register Definitions (FIFO1) */
Pokitto 5:7e5c566b1760 1270 #define TPI_FIFO1_ITM_ATVALID_Pos 29 /*!< TPI FIFO1: ITM_ATVALID Position */
Pokitto 5:7e5c566b1760 1271 #define TPI_FIFO1_ITM_ATVALID_Msk (0x3UL << TPI_FIFO1_ITM_ATVALID_Pos) /*!< TPI FIFO1: ITM_ATVALID Mask */
Pokitto 5:7e5c566b1760 1272
Pokitto 5:7e5c566b1760 1273 #define TPI_FIFO1_ITM_bytecount_Pos 27 /*!< TPI FIFO1: ITM_bytecount Position */
Pokitto 5:7e5c566b1760 1274 #define TPI_FIFO1_ITM_bytecount_Msk (0x3UL << TPI_FIFO1_ITM_bytecount_Pos) /*!< TPI FIFO1: ITM_bytecount Mask */
Pokitto 5:7e5c566b1760 1275
Pokitto 5:7e5c566b1760 1276 #define TPI_FIFO1_ETM_ATVALID_Pos 26 /*!< TPI FIFO1: ETM_ATVALID Position */
Pokitto 5:7e5c566b1760 1277 #define TPI_FIFO1_ETM_ATVALID_Msk (0x3UL << TPI_FIFO1_ETM_ATVALID_Pos) /*!< TPI FIFO1: ETM_ATVALID Mask */
Pokitto 5:7e5c566b1760 1278
Pokitto 5:7e5c566b1760 1279 #define TPI_FIFO1_ETM_bytecount_Pos 24 /*!< TPI FIFO1: ETM_bytecount Position */
Pokitto 5:7e5c566b1760 1280 #define TPI_FIFO1_ETM_bytecount_Msk (0x3UL << TPI_FIFO1_ETM_bytecount_Pos) /*!< TPI FIFO1: ETM_bytecount Mask */
Pokitto 5:7e5c566b1760 1281
Pokitto 5:7e5c566b1760 1282 #define TPI_FIFO1_ITM2_Pos 16 /*!< TPI FIFO1: ITM2 Position */
Pokitto 5:7e5c566b1760 1283 #define TPI_FIFO1_ITM2_Msk (0xFFUL << TPI_FIFO1_ITM2_Pos) /*!< TPI FIFO1: ITM2 Mask */
Pokitto 5:7e5c566b1760 1284
Pokitto 5:7e5c566b1760 1285 #define TPI_FIFO1_ITM1_Pos 8 /*!< TPI FIFO1: ITM1 Position */
Pokitto 5:7e5c566b1760 1286 #define TPI_FIFO1_ITM1_Msk (0xFFUL << TPI_FIFO1_ITM1_Pos) /*!< TPI FIFO1: ITM1 Mask */
Pokitto 5:7e5c566b1760 1287
Pokitto 5:7e5c566b1760 1288 #define TPI_FIFO1_ITM0_Pos 0 /*!< TPI FIFO1: ITM0 Position */
Pokitto 5:7e5c566b1760 1289 #define TPI_FIFO1_ITM0_Msk (0xFFUL /*<< TPI_FIFO1_ITM0_Pos*/) /*!< TPI FIFO1: ITM0 Mask */
Pokitto 5:7e5c566b1760 1290
Pokitto 5:7e5c566b1760 1291 /* TPI ITATBCTR0 Register Definitions */
Pokitto 5:7e5c566b1760 1292 #define TPI_ITATBCTR0_ATREADY_Pos 0 /*!< TPI ITATBCTR0: ATREADY Position */
Pokitto 5:7e5c566b1760 1293 #define TPI_ITATBCTR0_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR0_ATREADY_Pos*/) /*!< TPI ITATBCTR0: ATREADY Mask */
Pokitto 5:7e5c566b1760 1294
Pokitto 5:7e5c566b1760 1295 /* TPI Integration Mode Control Register Definitions */
Pokitto 5:7e5c566b1760 1296 #define TPI_ITCTRL_Mode_Pos 0 /*!< TPI ITCTRL: Mode Position */
Pokitto 5:7e5c566b1760 1297 #define TPI_ITCTRL_Mode_Msk (0x1UL /*<< TPI_ITCTRL_Mode_Pos*/) /*!< TPI ITCTRL: Mode Mask */
Pokitto 5:7e5c566b1760 1298
Pokitto 5:7e5c566b1760 1299 /* TPI DEVID Register Definitions */
Pokitto 5:7e5c566b1760 1300 #define TPI_DEVID_NRZVALID_Pos 11 /*!< TPI DEVID: NRZVALID Position */
Pokitto 5:7e5c566b1760 1301 #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */
Pokitto 5:7e5c566b1760 1302
Pokitto 5:7e5c566b1760 1303 #define TPI_DEVID_MANCVALID_Pos 10 /*!< TPI DEVID: MANCVALID Position */
Pokitto 5:7e5c566b1760 1304 #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */
Pokitto 5:7e5c566b1760 1305
Pokitto 5:7e5c566b1760 1306 #define TPI_DEVID_PTINVALID_Pos 9 /*!< TPI DEVID: PTINVALID Position */
Pokitto 5:7e5c566b1760 1307 #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */
Pokitto 5:7e5c566b1760 1308
Pokitto 5:7e5c566b1760 1309 #define TPI_DEVID_MinBufSz_Pos 6 /*!< TPI DEVID: MinBufSz Position */
Pokitto 5:7e5c566b1760 1310 #define TPI_DEVID_MinBufSz_Msk (0x7UL << TPI_DEVID_MinBufSz_Pos) /*!< TPI DEVID: MinBufSz Mask */
Pokitto 5:7e5c566b1760 1311
Pokitto 5:7e5c566b1760 1312 #define TPI_DEVID_AsynClkIn_Pos 5 /*!< TPI DEVID: AsynClkIn Position */
Pokitto 5:7e5c566b1760 1313 #define TPI_DEVID_AsynClkIn_Msk (0x1UL << TPI_DEVID_AsynClkIn_Pos) /*!< TPI DEVID: AsynClkIn Mask */
Pokitto 5:7e5c566b1760 1314
Pokitto 5:7e5c566b1760 1315 #define TPI_DEVID_NrTraceInput_Pos 0 /*!< TPI DEVID: NrTraceInput Position */
Pokitto 5:7e5c566b1760 1316 #define TPI_DEVID_NrTraceInput_Msk (0x1FUL /*<< TPI_DEVID_NrTraceInput_Pos*/) /*!< TPI DEVID: NrTraceInput Mask */
Pokitto 5:7e5c566b1760 1317
Pokitto 5:7e5c566b1760 1318 /* TPI DEVTYPE Register Definitions */
Pokitto 5:7e5c566b1760 1319 #define TPI_DEVTYPE_MajorType_Pos 4 /*!< TPI DEVTYPE: MajorType Position */
Pokitto 5:7e5c566b1760 1320 #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */
Pokitto 5:7e5c566b1760 1321
Pokitto 5:7e5c566b1760 1322 #define TPI_DEVTYPE_SubType_Pos 0 /*!< TPI DEVTYPE: SubType Position */
Pokitto 5:7e5c566b1760 1323 #define TPI_DEVTYPE_SubType_Msk (0xFUL /*<< TPI_DEVTYPE_SubType_Pos*/) /*!< TPI DEVTYPE: SubType Mask */
Pokitto 5:7e5c566b1760 1324
Pokitto 5:7e5c566b1760 1325 /*@}*/ /* end of group CMSIS_TPI */
Pokitto 5:7e5c566b1760 1326
Pokitto 5:7e5c566b1760 1327
Pokitto 5:7e5c566b1760 1328 #if (__MPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 1329 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 1330 \defgroup CMSIS_MPU Memory Protection Unit (MPU)
Pokitto 5:7e5c566b1760 1331 \brief Type definitions for the Memory Protection Unit (MPU)
Pokitto 5:7e5c566b1760 1332 @{
Pokitto 5:7e5c566b1760 1333 */
Pokitto 5:7e5c566b1760 1334
Pokitto 5:7e5c566b1760 1335 /** \brief Structure type to access the Memory Protection Unit (MPU).
Pokitto 5:7e5c566b1760 1336 */
Pokitto 5:7e5c566b1760 1337 typedef struct
Pokitto 5:7e5c566b1760 1338 {
Pokitto 5:7e5c566b1760 1339 __I uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
Pokitto 5:7e5c566b1760 1340 __IO uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
Pokitto 5:7e5c566b1760 1341 __IO uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */
Pokitto 5:7e5c566b1760 1342 __IO uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
Pokitto 5:7e5c566b1760 1343 __IO uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */
Pokitto 5:7e5c566b1760 1344 __IO uint32_t RBAR_A1; /*!< Offset: 0x014 (R/W) MPU Alias 1 Region Base Address Register */
Pokitto 5:7e5c566b1760 1345 __IO uint32_t RASR_A1; /*!< Offset: 0x018 (R/W) MPU Alias 1 Region Attribute and Size Register */
Pokitto 5:7e5c566b1760 1346 __IO uint32_t RBAR_A2; /*!< Offset: 0x01C (R/W) MPU Alias 2 Region Base Address Register */
Pokitto 5:7e5c566b1760 1347 __IO uint32_t RASR_A2; /*!< Offset: 0x020 (R/W) MPU Alias 2 Region Attribute and Size Register */
Pokitto 5:7e5c566b1760 1348 __IO uint32_t RBAR_A3; /*!< Offset: 0x024 (R/W) MPU Alias 3 Region Base Address Register */
Pokitto 5:7e5c566b1760 1349 __IO uint32_t RASR_A3; /*!< Offset: 0x028 (R/W) MPU Alias 3 Region Attribute and Size Register */
Pokitto 5:7e5c566b1760 1350 } MPU_Type;
Pokitto 5:7e5c566b1760 1351
Pokitto 5:7e5c566b1760 1352 /* MPU Type Register */
Pokitto 5:7e5c566b1760 1353 #define MPU_TYPE_IREGION_Pos 16 /*!< MPU TYPE: IREGION Position */
Pokitto 5:7e5c566b1760 1354 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
Pokitto 5:7e5c566b1760 1355
Pokitto 5:7e5c566b1760 1356 #define MPU_TYPE_DREGION_Pos 8 /*!< MPU TYPE: DREGION Position */
Pokitto 5:7e5c566b1760 1357 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
Pokitto 5:7e5c566b1760 1358
Pokitto 5:7e5c566b1760 1359 #define MPU_TYPE_SEPARATE_Pos 0 /*!< MPU TYPE: SEPARATE Position */
Pokitto 5:7e5c566b1760 1360 #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */
Pokitto 5:7e5c566b1760 1361
Pokitto 5:7e5c566b1760 1362 /* MPU Control Register */
Pokitto 5:7e5c566b1760 1363 #define MPU_CTRL_PRIVDEFENA_Pos 2 /*!< MPU CTRL: PRIVDEFENA Position */
Pokitto 5:7e5c566b1760 1364 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
Pokitto 5:7e5c566b1760 1365
Pokitto 5:7e5c566b1760 1366 #define MPU_CTRL_HFNMIENA_Pos 1 /*!< MPU CTRL: HFNMIENA Position */
Pokitto 5:7e5c566b1760 1367 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
Pokitto 5:7e5c566b1760 1368
Pokitto 5:7e5c566b1760 1369 #define MPU_CTRL_ENABLE_Pos 0 /*!< MPU CTRL: ENABLE Position */
Pokitto 5:7e5c566b1760 1370 #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */
Pokitto 5:7e5c566b1760 1371
Pokitto 5:7e5c566b1760 1372 /* MPU Region Number Register */
Pokitto 5:7e5c566b1760 1373 #define MPU_RNR_REGION_Pos 0 /*!< MPU RNR: REGION Position */
Pokitto 5:7e5c566b1760 1374 #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */
Pokitto 5:7e5c566b1760 1375
Pokitto 5:7e5c566b1760 1376 /* MPU Region Base Address Register */
Pokitto 5:7e5c566b1760 1377 #define MPU_RBAR_ADDR_Pos 5 /*!< MPU RBAR: ADDR Position */
Pokitto 5:7e5c566b1760 1378 #define MPU_RBAR_ADDR_Msk (0x7FFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */
Pokitto 5:7e5c566b1760 1379
Pokitto 5:7e5c566b1760 1380 #define MPU_RBAR_VALID_Pos 4 /*!< MPU RBAR: VALID Position */
Pokitto 5:7e5c566b1760 1381 #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */
Pokitto 5:7e5c566b1760 1382
Pokitto 5:7e5c566b1760 1383 #define MPU_RBAR_REGION_Pos 0 /*!< MPU RBAR: REGION Position */
Pokitto 5:7e5c566b1760 1384 #define MPU_RBAR_REGION_Msk (0xFUL /*<< MPU_RBAR_REGION_Pos*/) /*!< MPU RBAR: REGION Mask */
Pokitto 5:7e5c566b1760 1385
Pokitto 5:7e5c566b1760 1386 /* MPU Region Attribute and Size Register */
Pokitto 5:7e5c566b1760 1387 #define MPU_RASR_ATTRS_Pos 16 /*!< MPU RASR: MPU Region Attribute field Position */
Pokitto 5:7e5c566b1760 1388 #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */
Pokitto 5:7e5c566b1760 1389
Pokitto 5:7e5c566b1760 1390 #define MPU_RASR_XN_Pos 28 /*!< MPU RASR: ATTRS.XN Position */
Pokitto 5:7e5c566b1760 1391 #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */
Pokitto 5:7e5c566b1760 1392
Pokitto 5:7e5c566b1760 1393 #define MPU_RASR_AP_Pos 24 /*!< MPU RASR: ATTRS.AP Position */
Pokitto 5:7e5c566b1760 1394 #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */
Pokitto 5:7e5c566b1760 1395
Pokitto 5:7e5c566b1760 1396 #define MPU_RASR_TEX_Pos 19 /*!< MPU RASR: ATTRS.TEX Position */
Pokitto 5:7e5c566b1760 1397 #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */
Pokitto 5:7e5c566b1760 1398
Pokitto 5:7e5c566b1760 1399 #define MPU_RASR_S_Pos 18 /*!< MPU RASR: ATTRS.S Position */
Pokitto 5:7e5c566b1760 1400 #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */
Pokitto 5:7e5c566b1760 1401
Pokitto 5:7e5c566b1760 1402 #define MPU_RASR_C_Pos 17 /*!< MPU RASR: ATTRS.C Position */
Pokitto 5:7e5c566b1760 1403 #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */
Pokitto 5:7e5c566b1760 1404
Pokitto 5:7e5c566b1760 1405 #define MPU_RASR_B_Pos 16 /*!< MPU RASR: ATTRS.B Position */
Pokitto 5:7e5c566b1760 1406 #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */
Pokitto 5:7e5c566b1760 1407
Pokitto 5:7e5c566b1760 1408 #define MPU_RASR_SRD_Pos 8 /*!< MPU RASR: Sub-Region Disable Position */
Pokitto 5:7e5c566b1760 1409 #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */
Pokitto 5:7e5c566b1760 1410
Pokitto 5:7e5c566b1760 1411 #define MPU_RASR_SIZE_Pos 1 /*!< MPU RASR: Region Size Field Position */
Pokitto 5:7e5c566b1760 1412 #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */
Pokitto 5:7e5c566b1760 1413
Pokitto 5:7e5c566b1760 1414 #define MPU_RASR_ENABLE_Pos 0 /*!< MPU RASR: Region enable bit Position */
Pokitto 5:7e5c566b1760 1415 #define MPU_RASR_ENABLE_Msk (1UL /*<< MPU_RASR_ENABLE_Pos*/) /*!< MPU RASR: Region enable bit Disable Mask */
Pokitto 5:7e5c566b1760 1416
Pokitto 5:7e5c566b1760 1417 /*@} end of group CMSIS_MPU */
Pokitto 5:7e5c566b1760 1418 #endif
Pokitto 5:7e5c566b1760 1419
Pokitto 5:7e5c566b1760 1420
Pokitto 5:7e5c566b1760 1421 #if (__FPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 1422 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 1423 \defgroup CMSIS_FPU Floating Point Unit (FPU)
Pokitto 5:7e5c566b1760 1424 \brief Type definitions for the Floating Point Unit (FPU)
Pokitto 5:7e5c566b1760 1425 @{
Pokitto 5:7e5c566b1760 1426 */
Pokitto 5:7e5c566b1760 1427
Pokitto 5:7e5c566b1760 1428 /** \brief Structure type to access the Floating Point Unit (FPU).
Pokitto 5:7e5c566b1760 1429 */
Pokitto 5:7e5c566b1760 1430 typedef struct
Pokitto 5:7e5c566b1760 1431 {
Pokitto 5:7e5c566b1760 1432 uint32_t RESERVED0[1];
Pokitto 5:7e5c566b1760 1433 __IO uint32_t FPCCR; /*!< Offset: 0x004 (R/W) Floating-Point Context Control Register */
Pokitto 5:7e5c566b1760 1434 __IO uint32_t FPCAR; /*!< Offset: 0x008 (R/W) Floating-Point Context Address Register */
Pokitto 5:7e5c566b1760 1435 __IO uint32_t FPDSCR; /*!< Offset: 0x00C (R/W) Floating-Point Default Status Control Register */
Pokitto 5:7e5c566b1760 1436 __I uint32_t MVFR0; /*!< Offset: 0x010 (R/ ) Media and FP Feature Register 0 */
Pokitto 5:7e5c566b1760 1437 __I uint32_t MVFR1; /*!< Offset: 0x014 (R/ ) Media and FP Feature Register 1 */
Pokitto 5:7e5c566b1760 1438 __I uint32_t MVFR2; /*!< Offset: 0x018 (R/ ) Media and FP Feature Register 2 */
Pokitto 5:7e5c566b1760 1439 } FPU_Type;
Pokitto 5:7e5c566b1760 1440
Pokitto 5:7e5c566b1760 1441 /* Floating-Point Context Control Register */
Pokitto 5:7e5c566b1760 1442 #define FPU_FPCCR_ASPEN_Pos 31 /*!< FPCCR: ASPEN bit Position */
Pokitto 5:7e5c566b1760 1443 #define FPU_FPCCR_ASPEN_Msk (1UL << FPU_FPCCR_ASPEN_Pos) /*!< FPCCR: ASPEN bit Mask */
Pokitto 5:7e5c566b1760 1444
Pokitto 5:7e5c566b1760 1445 #define FPU_FPCCR_LSPEN_Pos 30 /*!< FPCCR: LSPEN Position */
Pokitto 5:7e5c566b1760 1446 #define FPU_FPCCR_LSPEN_Msk (1UL << FPU_FPCCR_LSPEN_Pos) /*!< FPCCR: LSPEN bit Mask */
Pokitto 5:7e5c566b1760 1447
Pokitto 5:7e5c566b1760 1448 #define FPU_FPCCR_MONRDY_Pos 8 /*!< FPCCR: MONRDY Position */
Pokitto 5:7e5c566b1760 1449 #define FPU_FPCCR_MONRDY_Msk (1UL << FPU_FPCCR_MONRDY_Pos) /*!< FPCCR: MONRDY bit Mask */
Pokitto 5:7e5c566b1760 1450
Pokitto 5:7e5c566b1760 1451 #define FPU_FPCCR_BFRDY_Pos 6 /*!< FPCCR: BFRDY Position */
Pokitto 5:7e5c566b1760 1452 #define FPU_FPCCR_BFRDY_Msk (1UL << FPU_FPCCR_BFRDY_Pos) /*!< FPCCR: BFRDY bit Mask */
Pokitto 5:7e5c566b1760 1453
Pokitto 5:7e5c566b1760 1454 #define FPU_FPCCR_MMRDY_Pos 5 /*!< FPCCR: MMRDY Position */
Pokitto 5:7e5c566b1760 1455 #define FPU_FPCCR_MMRDY_Msk (1UL << FPU_FPCCR_MMRDY_Pos) /*!< FPCCR: MMRDY bit Mask */
Pokitto 5:7e5c566b1760 1456
Pokitto 5:7e5c566b1760 1457 #define FPU_FPCCR_HFRDY_Pos 4 /*!< FPCCR: HFRDY Position */
Pokitto 5:7e5c566b1760 1458 #define FPU_FPCCR_HFRDY_Msk (1UL << FPU_FPCCR_HFRDY_Pos) /*!< FPCCR: HFRDY bit Mask */
Pokitto 5:7e5c566b1760 1459
Pokitto 5:7e5c566b1760 1460 #define FPU_FPCCR_THREAD_Pos 3 /*!< FPCCR: processor mode bit Position */
Pokitto 5:7e5c566b1760 1461 #define FPU_FPCCR_THREAD_Msk (1UL << FPU_FPCCR_THREAD_Pos) /*!< FPCCR: processor mode active bit Mask */
Pokitto 5:7e5c566b1760 1462
Pokitto 5:7e5c566b1760 1463 #define FPU_FPCCR_USER_Pos 1 /*!< FPCCR: privilege level bit Position */
Pokitto 5:7e5c566b1760 1464 #define FPU_FPCCR_USER_Msk (1UL << FPU_FPCCR_USER_Pos) /*!< FPCCR: privilege level bit Mask */
Pokitto 5:7e5c566b1760 1465
Pokitto 5:7e5c566b1760 1466 #define FPU_FPCCR_LSPACT_Pos 0 /*!< FPCCR: Lazy state preservation active bit Position */
Pokitto 5:7e5c566b1760 1467 #define FPU_FPCCR_LSPACT_Msk (1UL /*<< FPU_FPCCR_LSPACT_Pos*/) /*!< FPCCR: Lazy state preservation active bit Mask */
Pokitto 5:7e5c566b1760 1468
Pokitto 5:7e5c566b1760 1469 /* Floating-Point Context Address Register */
Pokitto 5:7e5c566b1760 1470 #define FPU_FPCAR_ADDRESS_Pos 3 /*!< FPCAR: ADDRESS bit Position */
Pokitto 5:7e5c566b1760 1471 #define FPU_FPCAR_ADDRESS_Msk (0x1FFFFFFFUL << FPU_FPCAR_ADDRESS_Pos) /*!< FPCAR: ADDRESS bit Mask */
Pokitto 5:7e5c566b1760 1472
Pokitto 5:7e5c566b1760 1473 /* Floating-Point Default Status Control Register */
Pokitto 5:7e5c566b1760 1474 #define FPU_FPDSCR_AHP_Pos 26 /*!< FPDSCR: AHP bit Position */
Pokitto 5:7e5c566b1760 1475 #define FPU_FPDSCR_AHP_Msk (1UL << FPU_FPDSCR_AHP_Pos) /*!< FPDSCR: AHP bit Mask */
Pokitto 5:7e5c566b1760 1476
Pokitto 5:7e5c566b1760 1477 #define FPU_FPDSCR_DN_Pos 25 /*!< FPDSCR: DN bit Position */
Pokitto 5:7e5c566b1760 1478 #define FPU_FPDSCR_DN_Msk (1UL << FPU_FPDSCR_DN_Pos) /*!< FPDSCR: DN bit Mask */
Pokitto 5:7e5c566b1760 1479
Pokitto 5:7e5c566b1760 1480 #define FPU_FPDSCR_FZ_Pos 24 /*!< FPDSCR: FZ bit Position */
Pokitto 5:7e5c566b1760 1481 #define FPU_FPDSCR_FZ_Msk (1UL << FPU_FPDSCR_FZ_Pos) /*!< FPDSCR: FZ bit Mask */
Pokitto 5:7e5c566b1760 1482
Pokitto 5:7e5c566b1760 1483 #define FPU_FPDSCR_RMode_Pos 22 /*!< FPDSCR: RMode bit Position */
Pokitto 5:7e5c566b1760 1484 #define FPU_FPDSCR_RMode_Msk (3UL << FPU_FPDSCR_RMode_Pos) /*!< FPDSCR: RMode bit Mask */
Pokitto 5:7e5c566b1760 1485
Pokitto 5:7e5c566b1760 1486 /* Media and FP Feature Register 0 */
Pokitto 5:7e5c566b1760 1487 #define FPU_MVFR0_FP_rounding_modes_Pos 28 /*!< MVFR0: FP rounding modes bits Position */
Pokitto 5:7e5c566b1760 1488 #define FPU_MVFR0_FP_rounding_modes_Msk (0xFUL << FPU_MVFR0_FP_rounding_modes_Pos) /*!< MVFR0: FP rounding modes bits Mask */
Pokitto 5:7e5c566b1760 1489
Pokitto 5:7e5c566b1760 1490 #define FPU_MVFR0_Short_vectors_Pos 24 /*!< MVFR0: Short vectors bits Position */
Pokitto 5:7e5c566b1760 1491 #define FPU_MVFR0_Short_vectors_Msk (0xFUL << FPU_MVFR0_Short_vectors_Pos) /*!< MVFR0: Short vectors bits Mask */
Pokitto 5:7e5c566b1760 1492
Pokitto 5:7e5c566b1760 1493 #define FPU_MVFR0_Square_root_Pos 20 /*!< MVFR0: Square root bits Position */
Pokitto 5:7e5c566b1760 1494 #define FPU_MVFR0_Square_root_Msk (0xFUL << FPU_MVFR0_Square_root_Pos) /*!< MVFR0: Square root bits Mask */
Pokitto 5:7e5c566b1760 1495
Pokitto 5:7e5c566b1760 1496 #define FPU_MVFR0_Divide_Pos 16 /*!< MVFR0: Divide bits Position */
Pokitto 5:7e5c566b1760 1497 #define FPU_MVFR0_Divide_Msk (0xFUL << FPU_MVFR0_Divide_Pos) /*!< MVFR0: Divide bits Mask */
Pokitto 5:7e5c566b1760 1498
Pokitto 5:7e5c566b1760 1499 #define FPU_MVFR0_FP_excep_trapping_Pos 12 /*!< MVFR0: FP exception trapping bits Position */
Pokitto 5:7e5c566b1760 1500 #define FPU_MVFR0_FP_excep_trapping_Msk (0xFUL << FPU_MVFR0_FP_excep_trapping_Pos) /*!< MVFR0: FP exception trapping bits Mask */
Pokitto 5:7e5c566b1760 1501
Pokitto 5:7e5c566b1760 1502 #define FPU_MVFR0_Double_precision_Pos 8 /*!< MVFR0: Double-precision bits Position */
Pokitto 5:7e5c566b1760 1503 #define FPU_MVFR0_Double_precision_Msk (0xFUL << FPU_MVFR0_Double_precision_Pos) /*!< MVFR0: Double-precision bits Mask */
Pokitto 5:7e5c566b1760 1504
Pokitto 5:7e5c566b1760 1505 #define FPU_MVFR0_Single_precision_Pos 4 /*!< MVFR0: Single-precision bits Position */
Pokitto 5:7e5c566b1760 1506 #define FPU_MVFR0_Single_precision_Msk (0xFUL << FPU_MVFR0_Single_precision_Pos) /*!< MVFR0: Single-precision bits Mask */
Pokitto 5:7e5c566b1760 1507
Pokitto 5:7e5c566b1760 1508 #define FPU_MVFR0_A_SIMD_registers_Pos 0 /*!< MVFR0: A_SIMD registers bits Position */
Pokitto 5:7e5c566b1760 1509 #define FPU_MVFR0_A_SIMD_registers_Msk (0xFUL /*<< FPU_MVFR0_A_SIMD_registers_Pos*/) /*!< MVFR0: A_SIMD registers bits Mask */
Pokitto 5:7e5c566b1760 1510
Pokitto 5:7e5c566b1760 1511 /* Media and FP Feature Register 1 */
Pokitto 5:7e5c566b1760 1512 #define FPU_MVFR1_FP_fused_MAC_Pos 28 /*!< MVFR1: FP fused MAC bits Position */
Pokitto 5:7e5c566b1760 1513 #define FPU_MVFR1_FP_fused_MAC_Msk (0xFUL << FPU_MVFR1_FP_fused_MAC_Pos) /*!< MVFR1: FP fused MAC bits Mask */
Pokitto 5:7e5c566b1760 1514
Pokitto 5:7e5c566b1760 1515 #define FPU_MVFR1_FP_HPFP_Pos 24 /*!< MVFR1: FP HPFP bits Position */
Pokitto 5:7e5c566b1760 1516 #define FPU_MVFR1_FP_HPFP_Msk (0xFUL << FPU_MVFR1_FP_HPFP_Pos) /*!< MVFR1: FP HPFP bits Mask */
Pokitto 5:7e5c566b1760 1517
Pokitto 5:7e5c566b1760 1518 #define FPU_MVFR1_D_NaN_mode_Pos 4 /*!< MVFR1: D_NaN mode bits Position */
Pokitto 5:7e5c566b1760 1519 #define FPU_MVFR1_D_NaN_mode_Msk (0xFUL << FPU_MVFR1_D_NaN_mode_Pos) /*!< MVFR1: D_NaN mode bits Mask */
Pokitto 5:7e5c566b1760 1520
Pokitto 5:7e5c566b1760 1521 #define FPU_MVFR1_FtZ_mode_Pos 0 /*!< MVFR1: FtZ mode bits Position */
Pokitto 5:7e5c566b1760 1522 #define FPU_MVFR1_FtZ_mode_Msk (0xFUL /*<< FPU_MVFR1_FtZ_mode_Pos*/) /*!< MVFR1: FtZ mode bits Mask */
Pokitto 5:7e5c566b1760 1523
Pokitto 5:7e5c566b1760 1524 /* Media and FP Feature Register 2 */
Pokitto 5:7e5c566b1760 1525
Pokitto 5:7e5c566b1760 1526 /*@} end of group CMSIS_FPU */
Pokitto 5:7e5c566b1760 1527 #endif
Pokitto 5:7e5c566b1760 1528
Pokitto 5:7e5c566b1760 1529
Pokitto 5:7e5c566b1760 1530 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 1531 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
Pokitto 5:7e5c566b1760 1532 \brief Type definitions for the Core Debug Registers
Pokitto 5:7e5c566b1760 1533 @{
Pokitto 5:7e5c566b1760 1534 */
Pokitto 5:7e5c566b1760 1535
Pokitto 5:7e5c566b1760 1536 /** \brief Structure type to access the Core Debug Register (CoreDebug).
Pokitto 5:7e5c566b1760 1537 */
Pokitto 5:7e5c566b1760 1538 typedef struct
Pokitto 5:7e5c566b1760 1539 {
Pokitto 5:7e5c566b1760 1540 __IO uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */
Pokitto 5:7e5c566b1760 1541 __O uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */
Pokitto 5:7e5c566b1760 1542 __IO uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */
Pokitto 5:7e5c566b1760 1543 __IO uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */
Pokitto 5:7e5c566b1760 1544 } CoreDebug_Type;
Pokitto 5:7e5c566b1760 1545
Pokitto 5:7e5c566b1760 1546 /* Debug Halting Control and Status Register */
Pokitto 5:7e5c566b1760 1547 #define CoreDebug_DHCSR_DBGKEY_Pos 16 /*!< CoreDebug DHCSR: DBGKEY Position */
Pokitto 5:7e5c566b1760 1548 #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */
Pokitto 5:7e5c566b1760 1549
Pokitto 5:7e5c566b1760 1550 #define CoreDebug_DHCSR_S_RESET_ST_Pos 25 /*!< CoreDebug DHCSR: S_RESET_ST Position */
Pokitto 5:7e5c566b1760 1551 #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */
Pokitto 5:7e5c566b1760 1552
Pokitto 5:7e5c566b1760 1553 #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24 /*!< CoreDebug DHCSR: S_RETIRE_ST Position */
Pokitto 5:7e5c566b1760 1554 #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */
Pokitto 5:7e5c566b1760 1555
Pokitto 5:7e5c566b1760 1556 #define CoreDebug_DHCSR_S_LOCKUP_Pos 19 /*!< CoreDebug DHCSR: S_LOCKUP Position */
Pokitto 5:7e5c566b1760 1557 #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */
Pokitto 5:7e5c566b1760 1558
Pokitto 5:7e5c566b1760 1559 #define CoreDebug_DHCSR_S_SLEEP_Pos 18 /*!< CoreDebug DHCSR: S_SLEEP Position */
Pokitto 5:7e5c566b1760 1560 #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */
Pokitto 5:7e5c566b1760 1561
Pokitto 5:7e5c566b1760 1562 #define CoreDebug_DHCSR_S_HALT_Pos 17 /*!< CoreDebug DHCSR: S_HALT Position */
Pokitto 5:7e5c566b1760 1563 #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */
Pokitto 5:7e5c566b1760 1564
Pokitto 5:7e5c566b1760 1565 #define CoreDebug_DHCSR_S_REGRDY_Pos 16 /*!< CoreDebug DHCSR: S_REGRDY Position */
Pokitto 5:7e5c566b1760 1566 #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */
Pokitto 5:7e5c566b1760 1567
Pokitto 5:7e5c566b1760 1568 #define CoreDebug_DHCSR_C_SNAPSTALL_Pos 5 /*!< CoreDebug DHCSR: C_SNAPSTALL Position */
Pokitto 5:7e5c566b1760 1569 #define CoreDebug_DHCSR_C_SNAPSTALL_Msk (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos) /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */
Pokitto 5:7e5c566b1760 1570
Pokitto 5:7e5c566b1760 1571 #define CoreDebug_DHCSR_C_MASKINTS_Pos 3 /*!< CoreDebug DHCSR: C_MASKINTS Position */
Pokitto 5:7e5c566b1760 1572 #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */
Pokitto 5:7e5c566b1760 1573
Pokitto 5:7e5c566b1760 1574 #define CoreDebug_DHCSR_C_STEP_Pos 2 /*!< CoreDebug DHCSR: C_STEP Position */
Pokitto 5:7e5c566b1760 1575 #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */
Pokitto 5:7e5c566b1760 1576
Pokitto 5:7e5c566b1760 1577 #define CoreDebug_DHCSR_C_HALT_Pos 1 /*!< CoreDebug DHCSR: C_HALT Position */
Pokitto 5:7e5c566b1760 1578 #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */
Pokitto 5:7e5c566b1760 1579
Pokitto 5:7e5c566b1760 1580 #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0 /*!< CoreDebug DHCSR: C_DEBUGEN Position */
Pokitto 5:7e5c566b1760 1581 #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL /*<< CoreDebug_DHCSR_C_DEBUGEN_Pos*/) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */
Pokitto 5:7e5c566b1760 1582
Pokitto 5:7e5c566b1760 1583 /* Debug Core Register Selector Register */
Pokitto 5:7e5c566b1760 1584 #define CoreDebug_DCRSR_REGWnR_Pos 16 /*!< CoreDebug DCRSR: REGWnR Position */
Pokitto 5:7e5c566b1760 1585 #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */
Pokitto 5:7e5c566b1760 1586
Pokitto 5:7e5c566b1760 1587 #define CoreDebug_DCRSR_REGSEL_Pos 0 /*!< CoreDebug DCRSR: REGSEL Position */
Pokitto 5:7e5c566b1760 1588 #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL /*<< CoreDebug_DCRSR_REGSEL_Pos*/) /*!< CoreDebug DCRSR: REGSEL Mask */
Pokitto 5:7e5c566b1760 1589
Pokitto 5:7e5c566b1760 1590 /* Debug Exception and Monitor Control Register */
Pokitto 5:7e5c566b1760 1591 #define CoreDebug_DEMCR_TRCENA_Pos 24 /*!< CoreDebug DEMCR: TRCENA Position */
Pokitto 5:7e5c566b1760 1592 #define CoreDebug_DEMCR_TRCENA_Msk (1UL << CoreDebug_DEMCR_TRCENA_Pos) /*!< CoreDebug DEMCR: TRCENA Mask */
Pokitto 5:7e5c566b1760 1593
Pokitto 5:7e5c566b1760 1594 #define CoreDebug_DEMCR_MON_REQ_Pos 19 /*!< CoreDebug DEMCR: MON_REQ Position */
Pokitto 5:7e5c566b1760 1595 #define CoreDebug_DEMCR_MON_REQ_Msk (1UL << CoreDebug_DEMCR_MON_REQ_Pos) /*!< CoreDebug DEMCR: MON_REQ Mask */
Pokitto 5:7e5c566b1760 1596
Pokitto 5:7e5c566b1760 1597 #define CoreDebug_DEMCR_MON_STEP_Pos 18 /*!< CoreDebug DEMCR: MON_STEP Position */
Pokitto 5:7e5c566b1760 1598 #define CoreDebug_DEMCR_MON_STEP_Msk (1UL << CoreDebug_DEMCR_MON_STEP_Pos) /*!< CoreDebug DEMCR: MON_STEP Mask */
Pokitto 5:7e5c566b1760 1599
Pokitto 5:7e5c566b1760 1600 #define CoreDebug_DEMCR_MON_PEND_Pos 17 /*!< CoreDebug DEMCR: MON_PEND Position */
Pokitto 5:7e5c566b1760 1601 #define CoreDebug_DEMCR_MON_PEND_Msk (1UL << CoreDebug_DEMCR_MON_PEND_Pos) /*!< CoreDebug DEMCR: MON_PEND Mask */
Pokitto 5:7e5c566b1760 1602
Pokitto 5:7e5c566b1760 1603 #define CoreDebug_DEMCR_MON_EN_Pos 16 /*!< CoreDebug DEMCR: MON_EN Position */
Pokitto 5:7e5c566b1760 1604 #define CoreDebug_DEMCR_MON_EN_Msk (1UL << CoreDebug_DEMCR_MON_EN_Pos) /*!< CoreDebug DEMCR: MON_EN Mask */
Pokitto 5:7e5c566b1760 1605
Pokitto 5:7e5c566b1760 1606 #define CoreDebug_DEMCR_VC_HARDERR_Pos 10 /*!< CoreDebug DEMCR: VC_HARDERR Position */
Pokitto 5:7e5c566b1760 1607 #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */
Pokitto 5:7e5c566b1760 1608
Pokitto 5:7e5c566b1760 1609 #define CoreDebug_DEMCR_VC_INTERR_Pos 9 /*!< CoreDebug DEMCR: VC_INTERR Position */
Pokitto 5:7e5c566b1760 1610 #define CoreDebug_DEMCR_VC_INTERR_Msk (1UL << CoreDebug_DEMCR_VC_INTERR_Pos) /*!< CoreDebug DEMCR: VC_INTERR Mask */
Pokitto 5:7e5c566b1760 1611
Pokitto 5:7e5c566b1760 1612 #define CoreDebug_DEMCR_VC_BUSERR_Pos 8 /*!< CoreDebug DEMCR: VC_BUSERR Position */
Pokitto 5:7e5c566b1760 1613 #define CoreDebug_DEMCR_VC_BUSERR_Msk (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos) /*!< CoreDebug DEMCR: VC_BUSERR Mask */
Pokitto 5:7e5c566b1760 1614
Pokitto 5:7e5c566b1760 1615 #define CoreDebug_DEMCR_VC_STATERR_Pos 7 /*!< CoreDebug DEMCR: VC_STATERR Position */
Pokitto 5:7e5c566b1760 1616 #define CoreDebug_DEMCR_VC_STATERR_Msk (1UL << CoreDebug_DEMCR_VC_STATERR_Pos) /*!< CoreDebug DEMCR: VC_STATERR Mask */
Pokitto 5:7e5c566b1760 1617
Pokitto 5:7e5c566b1760 1618 #define CoreDebug_DEMCR_VC_CHKERR_Pos 6 /*!< CoreDebug DEMCR: VC_CHKERR Position */
Pokitto 5:7e5c566b1760 1619 #define CoreDebug_DEMCR_VC_CHKERR_Msk (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos) /*!< CoreDebug DEMCR: VC_CHKERR Mask */
Pokitto 5:7e5c566b1760 1620
Pokitto 5:7e5c566b1760 1621 #define CoreDebug_DEMCR_VC_NOCPERR_Pos 5 /*!< CoreDebug DEMCR: VC_NOCPERR Position */
Pokitto 5:7e5c566b1760 1622 #define CoreDebug_DEMCR_VC_NOCPERR_Msk (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos) /*!< CoreDebug DEMCR: VC_NOCPERR Mask */
Pokitto 5:7e5c566b1760 1623
Pokitto 5:7e5c566b1760 1624 #define CoreDebug_DEMCR_VC_MMERR_Pos 4 /*!< CoreDebug DEMCR: VC_MMERR Position */
Pokitto 5:7e5c566b1760 1625 #define CoreDebug_DEMCR_VC_MMERR_Msk (1UL << CoreDebug_DEMCR_VC_MMERR_Pos) /*!< CoreDebug DEMCR: VC_MMERR Mask */
Pokitto 5:7e5c566b1760 1626
Pokitto 5:7e5c566b1760 1627 #define CoreDebug_DEMCR_VC_CORERESET_Pos 0 /*!< CoreDebug DEMCR: VC_CORERESET Position */
Pokitto 5:7e5c566b1760 1628 #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL /*<< CoreDebug_DEMCR_VC_CORERESET_Pos*/) /*!< CoreDebug DEMCR: VC_CORERESET Mask */
Pokitto 5:7e5c566b1760 1629
Pokitto 5:7e5c566b1760 1630 /*@} end of group CMSIS_CoreDebug */
Pokitto 5:7e5c566b1760 1631
Pokitto 5:7e5c566b1760 1632
Pokitto 5:7e5c566b1760 1633 /** \ingroup CMSIS_core_register
Pokitto 5:7e5c566b1760 1634 \defgroup CMSIS_core_base Core Definitions
Pokitto 5:7e5c566b1760 1635 \brief Definitions for base addresses, unions, and structures.
Pokitto 5:7e5c566b1760 1636 @{
Pokitto 5:7e5c566b1760 1637 */
Pokitto 5:7e5c566b1760 1638
Pokitto 5:7e5c566b1760 1639 /* Memory mapping of Cortex-M4 Hardware */
Pokitto 5:7e5c566b1760 1640 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
Pokitto 5:7e5c566b1760 1641 #define ITM_BASE (0xE0000000UL) /*!< ITM Base Address */
Pokitto 5:7e5c566b1760 1642 #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */
Pokitto 5:7e5c566b1760 1643 #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */
Pokitto 5:7e5c566b1760 1644 #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */
Pokitto 5:7e5c566b1760 1645 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
Pokitto 5:7e5c566b1760 1646 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
Pokitto 5:7e5c566b1760 1647 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
Pokitto 5:7e5c566b1760 1648
Pokitto 5:7e5c566b1760 1649 #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */
Pokitto 5:7e5c566b1760 1650 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
Pokitto 5:7e5c566b1760 1651 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
Pokitto 5:7e5c566b1760 1652 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
Pokitto 5:7e5c566b1760 1653 #define ITM ((ITM_Type *) ITM_BASE ) /*!< ITM configuration struct */
Pokitto 5:7e5c566b1760 1654 #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */
Pokitto 5:7e5c566b1760 1655 #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */
Pokitto 5:7e5c566b1760 1656 #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE) /*!< Core Debug configuration struct */
Pokitto 5:7e5c566b1760 1657
Pokitto 5:7e5c566b1760 1658 #if (__MPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 1659 #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
Pokitto 5:7e5c566b1760 1660 #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
Pokitto 5:7e5c566b1760 1661 #endif
Pokitto 5:7e5c566b1760 1662
Pokitto 5:7e5c566b1760 1663 #if (__FPU_PRESENT == 1)
Pokitto 5:7e5c566b1760 1664 #define FPU_BASE (SCS_BASE + 0x0F30UL) /*!< Floating Point Unit */
Pokitto 5:7e5c566b1760 1665 #define FPU ((FPU_Type *) FPU_BASE ) /*!< Floating Point Unit */
Pokitto 5:7e5c566b1760 1666 #endif
Pokitto 5:7e5c566b1760 1667
Pokitto 5:7e5c566b1760 1668 /*@} */
Pokitto 5:7e5c566b1760 1669
Pokitto 5:7e5c566b1760 1670
Pokitto 5:7e5c566b1760 1671
Pokitto 5:7e5c566b1760 1672 /*******************************************************************************
Pokitto 5:7e5c566b1760 1673 * Hardware Abstraction Layer
Pokitto 5:7e5c566b1760 1674 Core Function Interface contains:
Pokitto 5:7e5c566b1760 1675 - Core NVIC Functions
Pokitto 5:7e5c566b1760 1676 - Core SysTick Functions
Pokitto 5:7e5c566b1760 1677 - Core Debug Functions
Pokitto 5:7e5c566b1760 1678 - Core Register Access Functions
Pokitto 5:7e5c566b1760 1679 ******************************************************************************/
Pokitto 5:7e5c566b1760 1680 /** \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
Pokitto 5:7e5c566b1760 1681 */
Pokitto 5:7e5c566b1760 1682
Pokitto 5:7e5c566b1760 1683
Pokitto 5:7e5c566b1760 1684
Pokitto 5:7e5c566b1760 1685 /* ########################## NVIC functions #################################### */
Pokitto 5:7e5c566b1760 1686 /** \ingroup CMSIS_Core_FunctionInterface
Pokitto 5:7e5c566b1760 1687 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
Pokitto 5:7e5c566b1760 1688 \brief Functions that manage interrupts and exceptions via the NVIC.
Pokitto 5:7e5c566b1760 1689 @{
Pokitto 5:7e5c566b1760 1690 */
Pokitto 5:7e5c566b1760 1691
Pokitto 5:7e5c566b1760 1692 /** \brief Set Priority Grouping
Pokitto 5:7e5c566b1760 1693
Pokitto 5:7e5c566b1760 1694 The function sets the priority grouping field using the required unlock sequence.
Pokitto 5:7e5c566b1760 1695 The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
Pokitto 5:7e5c566b1760 1696 Only values from 0..7 are used.
Pokitto 5:7e5c566b1760 1697 In case of a conflict between priority grouping and available
Pokitto 5:7e5c566b1760 1698 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
Pokitto 5:7e5c566b1760 1699
Pokitto 5:7e5c566b1760 1700 \param [in] PriorityGroup Priority grouping field.
Pokitto 5:7e5c566b1760 1701 */
Pokitto 5:7e5c566b1760 1702 __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
Pokitto 5:7e5c566b1760 1703 {
Pokitto 5:7e5c566b1760 1704 uint32_t reg_value;
Pokitto 5:7e5c566b1760 1705 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
Pokitto 5:7e5c566b1760 1706
Pokitto 5:7e5c566b1760 1707 reg_value = SCB->AIRCR; /* read old register configuration */
Pokitto 5:7e5c566b1760 1708 reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
Pokitto 5:7e5c566b1760 1709 reg_value = (reg_value |
Pokitto 5:7e5c566b1760 1710 ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
Pokitto 5:7e5c566b1760 1711 (PriorityGroupTmp << 8) ); /* Insert write key and priorty group */
Pokitto 5:7e5c566b1760 1712 SCB->AIRCR = reg_value;
Pokitto 5:7e5c566b1760 1713 }
Pokitto 5:7e5c566b1760 1714
Pokitto 5:7e5c566b1760 1715
Pokitto 5:7e5c566b1760 1716 /** \brief Get Priority Grouping
Pokitto 5:7e5c566b1760 1717
Pokitto 5:7e5c566b1760 1718 The function reads the priority grouping field from the NVIC Interrupt Controller.
Pokitto 5:7e5c566b1760 1719
Pokitto 5:7e5c566b1760 1720 \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
Pokitto 5:7e5c566b1760 1721 */
Pokitto 5:7e5c566b1760 1722 __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
Pokitto 5:7e5c566b1760 1723 {
Pokitto 5:7e5c566b1760 1724 return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
Pokitto 5:7e5c566b1760 1725 }
Pokitto 5:7e5c566b1760 1726
Pokitto 5:7e5c566b1760 1727
Pokitto 5:7e5c566b1760 1728 /** \brief Enable External Interrupt
Pokitto 5:7e5c566b1760 1729
Pokitto 5:7e5c566b1760 1730 The function enables a device-specific interrupt in the NVIC interrupt controller.
Pokitto 5:7e5c566b1760 1731
Pokitto 5:7e5c566b1760 1732 \param [in] IRQn External interrupt number. Value cannot be negative.
Pokitto 5:7e5c566b1760 1733 */
Pokitto 5:7e5c566b1760 1734 __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
Pokitto 5:7e5c566b1760 1735 {
Pokitto 5:7e5c566b1760 1736 NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
Pokitto 5:7e5c566b1760 1737 }
Pokitto 5:7e5c566b1760 1738
Pokitto 5:7e5c566b1760 1739
Pokitto 5:7e5c566b1760 1740 /** \brief Disable External Interrupt
Pokitto 5:7e5c566b1760 1741
Pokitto 5:7e5c566b1760 1742 The function disables a device-specific interrupt in the NVIC interrupt controller.
Pokitto 5:7e5c566b1760 1743
Pokitto 5:7e5c566b1760 1744 \param [in] IRQn External interrupt number. Value cannot be negative.
Pokitto 5:7e5c566b1760 1745 */
Pokitto 5:7e5c566b1760 1746 __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
Pokitto 5:7e5c566b1760 1747 {
Pokitto 5:7e5c566b1760 1748 NVIC->ICER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
Pokitto 5:7e5c566b1760 1749 }
Pokitto 5:7e5c566b1760 1750
Pokitto 5:7e5c566b1760 1751
Pokitto 5:7e5c566b1760 1752 /** \brief Get Pending Interrupt
Pokitto 5:7e5c566b1760 1753
Pokitto 5:7e5c566b1760 1754 The function reads the pending register in the NVIC and returns the pending bit
Pokitto 5:7e5c566b1760 1755 for the specified interrupt.
Pokitto 5:7e5c566b1760 1756
Pokitto 5:7e5c566b1760 1757 \param [in] IRQn Interrupt number.
Pokitto 5:7e5c566b1760 1758
Pokitto 5:7e5c566b1760 1759 \return 0 Interrupt status is not pending.
Pokitto 5:7e5c566b1760 1760 \return 1 Interrupt status is pending.
Pokitto 5:7e5c566b1760 1761 */
Pokitto 5:7e5c566b1760 1762 __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
Pokitto 5:7e5c566b1760 1763 {
Pokitto 5:7e5c566b1760 1764 return((uint32_t)(((NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
Pokitto 5:7e5c566b1760 1765 }
Pokitto 5:7e5c566b1760 1766
Pokitto 5:7e5c566b1760 1767
Pokitto 5:7e5c566b1760 1768 /** \brief Set Pending Interrupt
Pokitto 5:7e5c566b1760 1769
Pokitto 5:7e5c566b1760 1770 The function sets the pending bit of an external interrupt.
Pokitto 5:7e5c566b1760 1771
Pokitto 5:7e5c566b1760 1772 \param [in] IRQn Interrupt number. Value cannot be negative.
Pokitto 5:7e5c566b1760 1773 */
Pokitto 5:7e5c566b1760 1774 __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
Pokitto 5:7e5c566b1760 1775 {
Pokitto 5:7e5c566b1760 1776 NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
Pokitto 5:7e5c566b1760 1777 }
Pokitto 5:7e5c566b1760 1778
Pokitto 5:7e5c566b1760 1779
Pokitto 5:7e5c566b1760 1780 /** \brief Clear Pending Interrupt
Pokitto 5:7e5c566b1760 1781
Pokitto 5:7e5c566b1760 1782 The function clears the pending bit of an external interrupt.
Pokitto 5:7e5c566b1760 1783
Pokitto 5:7e5c566b1760 1784 \param [in] IRQn External interrupt number. Value cannot be negative.
Pokitto 5:7e5c566b1760 1785 */
Pokitto 5:7e5c566b1760 1786 __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
Pokitto 5:7e5c566b1760 1787 {
Pokitto 5:7e5c566b1760 1788 NVIC->ICPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
Pokitto 5:7e5c566b1760 1789 }
Pokitto 5:7e5c566b1760 1790
Pokitto 5:7e5c566b1760 1791
Pokitto 5:7e5c566b1760 1792 /** \brief Get Active Interrupt
Pokitto 5:7e5c566b1760 1793
Pokitto 5:7e5c566b1760 1794 The function reads the active register in NVIC and returns the active bit.
Pokitto 5:7e5c566b1760 1795
Pokitto 5:7e5c566b1760 1796 \param [in] IRQn Interrupt number.
Pokitto 5:7e5c566b1760 1797
Pokitto 5:7e5c566b1760 1798 \return 0 Interrupt status is not active.
Pokitto 5:7e5c566b1760 1799 \return 1 Interrupt status is active.
Pokitto 5:7e5c566b1760 1800 */
Pokitto 5:7e5c566b1760 1801 __STATIC_INLINE uint32_t NVIC_GetActive(IRQn_Type IRQn)
Pokitto 5:7e5c566b1760 1802 {
Pokitto 5:7e5c566b1760 1803 return((uint32_t)(((NVIC->IABR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
Pokitto 5:7e5c566b1760 1804 }
Pokitto 5:7e5c566b1760 1805
Pokitto 5:7e5c566b1760 1806
Pokitto 5:7e5c566b1760 1807 /** \brief Set Interrupt Priority
Pokitto 5:7e5c566b1760 1808
Pokitto 5:7e5c566b1760 1809 The function sets the priority of an interrupt.
Pokitto 5:7e5c566b1760 1810
Pokitto 5:7e5c566b1760 1811 \note The priority cannot be set for every core interrupt.
Pokitto 5:7e5c566b1760 1812
Pokitto 5:7e5c566b1760 1813 \param [in] IRQn Interrupt number.
Pokitto 5:7e5c566b1760 1814 \param [in] priority Priority to set.
Pokitto 5:7e5c566b1760 1815 */
Pokitto 5:7e5c566b1760 1816 __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
Pokitto 5:7e5c566b1760 1817 {
Pokitto 5:7e5c566b1760 1818 if((int32_t)IRQn < 0) {
Pokitto 5:7e5c566b1760 1819 SCB->SHPR[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8 - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
Pokitto 5:7e5c566b1760 1820 }
Pokitto 5:7e5c566b1760 1821 else {
Pokitto 5:7e5c566b1760 1822 NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8 - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
Pokitto 5:7e5c566b1760 1823 }
Pokitto 5:7e5c566b1760 1824 }
Pokitto 5:7e5c566b1760 1825
Pokitto 5:7e5c566b1760 1826
Pokitto 5:7e5c566b1760 1827 /** \brief Get Interrupt Priority
Pokitto 5:7e5c566b1760 1828
Pokitto 5:7e5c566b1760 1829 The function reads the priority of an interrupt. The interrupt
Pokitto 5:7e5c566b1760 1830 number can be positive to specify an external (device specific)
Pokitto 5:7e5c566b1760 1831 interrupt, or negative to specify an internal (core) interrupt.
Pokitto 5:7e5c566b1760 1832
Pokitto 5:7e5c566b1760 1833
Pokitto 5:7e5c566b1760 1834 \param [in] IRQn Interrupt number.
Pokitto 5:7e5c566b1760 1835 \return Interrupt Priority. Value is aligned automatically to the implemented
Pokitto 5:7e5c566b1760 1836 priority bits of the microcontroller.
Pokitto 5:7e5c566b1760 1837 */
Pokitto 5:7e5c566b1760 1838 __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
Pokitto 5:7e5c566b1760 1839 {
Pokitto 5:7e5c566b1760 1840
Pokitto 5:7e5c566b1760 1841 if((int32_t)IRQn < 0) {
Pokitto 5:7e5c566b1760 1842 return(((uint32_t)SCB->SHPR[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] >> (8 - __NVIC_PRIO_BITS)));
Pokitto 5:7e5c566b1760 1843 }
Pokitto 5:7e5c566b1760 1844 else {
Pokitto 5:7e5c566b1760 1845 return(((uint32_t)NVIC->IP[((uint32_t)(int32_t)IRQn)] >> (8 - __NVIC_PRIO_BITS)));
Pokitto 5:7e5c566b1760 1846 }
Pokitto 5:7e5c566b1760 1847 }
Pokitto 5:7e5c566b1760 1848
Pokitto 5:7e5c566b1760 1849
Pokitto 5:7e5c566b1760 1850 /** \brief Encode Priority
Pokitto 5:7e5c566b1760 1851
Pokitto 5:7e5c566b1760 1852 The function encodes the priority for an interrupt with the given priority group,
Pokitto 5:7e5c566b1760 1853 preemptive priority value, and subpriority value.
Pokitto 5:7e5c566b1760 1854 In case of a conflict between priority grouping and available
Pokitto 5:7e5c566b1760 1855 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
Pokitto 5:7e5c566b1760 1856
Pokitto 5:7e5c566b1760 1857 \param [in] PriorityGroup Used priority group.
Pokitto 5:7e5c566b1760 1858 \param [in] PreemptPriority Preemptive priority value (starting from 0).
Pokitto 5:7e5c566b1760 1859 \param [in] SubPriority Subpriority value (starting from 0).
Pokitto 5:7e5c566b1760 1860 \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
Pokitto 5:7e5c566b1760 1861 */
Pokitto 5:7e5c566b1760 1862 __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
Pokitto 5:7e5c566b1760 1863 {
Pokitto 5:7e5c566b1760 1864 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
Pokitto 5:7e5c566b1760 1865 uint32_t PreemptPriorityBits;
Pokitto 5:7e5c566b1760 1866 uint32_t SubPriorityBits;
Pokitto 5:7e5c566b1760 1867
Pokitto 5:7e5c566b1760 1868 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
Pokitto 5:7e5c566b1760 1869 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
Pokitto 5:7e5c566b1760 1870
Pokitto 5:7e5c566b1760 1871 return (
Pokitto 5:7e5c566b1760 1872 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
Pokitto 5:7e5c566b1760 1873 ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
Pokitto 5:7e5c566b1760 1874 );
Pokitto 5:7e5c566b1760 1875 }
Pokitto 5:7e5c566b1760 1876
Pokitto 5:7e5c566b1760 1877
Pokitto 5:7e5c566b1760 1878 /** \brief Decode Priority
Pokitto 5:7e5c566b1760 1879
Pokitto 5:7e5c566b1760 1880 The function decodes an interrupt priority value with a given priority group to
Pokitto 5:7e5c566b1760 1881 preemptive priority value and subpriority value.
Pokitto 5:7e5c566b1760 1882 In case of a conflict between priority grouping and available
Pokitto 5:7e5c566b1760 1883 priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set.
Pokitto 5:7e5c566b1760 1884
Pokitto 5:7e5c566b1760 1885 \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
Pokitto 5:7e5c566b1760 1886 \param [in] PriorityGroup Used priority group.
Pokitto 5:7e5c566b1760 1887 \param [out] pPreemptPriority Preemptive priority value (starting from 0).
Pokitto 5:7e5c566b1760 1888 \param [out] pSubPriority Subpriority value (starting from 0).
Pokitto 5:7e5c566b1760 1889 */
Pokitto 5:7e5c566b1760 1890 __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority)
Pokitto 5:7e5c566b1760 1891 {
Pokitto 5:7e5c566b1760 1892 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
Pokitto 5:7e5c566b1760 1893 uint32_t PreemptPriorityBits;
Pokitto 5:7e5c566b1760 1894 uint32_t SubPriorityBits;
Pokitto 5:7e5c566b1760 1895
Pokitto 5:7e5c566b1760 1896 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
Pokitto 5:7e5c566b1760 1897 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
Pokitto 5:7e5c566b1760 1898
Pokitto 5:7e5c566b1760 1899 *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL);
Pokitto 5:7e5c566b1760 1900 *pSubPriority = (Priority ) & (uint32_t)((1UL << (SubPriorityBits )) - 1UL);
Pokitto 5:7e5c566b1760 1901 }
Pokitto 5:7e5c566b1760 1902
Pokitto 5:7e5c566b1760 1903
Pokitto 5:7e5c566b1760 1904 /** \brief System Reset
Pokitto 5:7e5c566b1760 1905
Pokitto 5:7e5c566b1760 1906 The function initiates a system reset request to reset the MCU.
Pokitto 5:7e5c566b1760 1907 */
Pokitto 5:7e5c566b1760 1908 __STATIC_INLINE void NVIC_SystemReset(void)
Pokitto 5:7e5c566b1760 1909 {
Pokitto 5:7e5c566b1760 1910 __DSB(); /* Ensure all outstanding memory accesses included
Pokitto 5:7e5c566b1760 1911 buffered write are completed before reset */
Pokitto 5:7e5c566b1760 1912 SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
Pokitto 5:7e5c566b1760 1913 (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
Pokitto 5:7e5c566b1760 1914 SCB_AIRCR_SYSRESETREQ_Msk ); /* Keep priority group unchanged */
Pokitto 5:7e5c566b1760 1915 __DSB(); /* Ensure completion of memory access */
Pokitto 5:7e5c566b1760 1916 while(1) { __NOP(); } /* wait until reset */
Pokitto 5:7e5c566b1760 1917 }
Pokitto 5:7e5c566b1760 1918
Pokitto 5:7e5c566b1760 1919 /*@} end of CMSIS_Core_NVICFunctions */
Pokitto 5:7e5c566b1760 1920
Pokitto 5:7e5c566b1760 1921
Pokitto 5:7e5c566b1760 1922 /* ########################## FPU functions #################################### */
Pokitto 5:7e5c566b1760 1923 /** \ingroup CMSIS_Core_FunctionInterface
Pokitto 5:7e5c566b1760 1924 \defgroup CMSIS_Core_FpuFunctions FPU Functions
Pokitto 5:7e5c566b1760 1925 \brief Function that provides FPU type.
Pokitto 5:7e5c566b1760 1926 @{
Pokitto 5:7e5c566b1760 1927 */
Pokitto 5:7e5c566b1760 1928
Pokitto 5:7e5c566b1760 1929 /**
Pokitto 5:7e5c566b1760 1930 \fn uint32_t SCB_GetFPUType(void)
Pokitto 5:7e5c566b1760 1931 \brief get FPU type
Pokitto 5:7e5c566b1760 1932 \returns
Pokitto 5:7e5c566b1760 1933 - \b 0: No FPU
Pokitto 5:7e5c566b1760 1934 - \b 1: Single precision FPU
Pokitto 5:7e5c566b1760 1935 - \b 2: Double + Single precision FPU
Pokitto 5:7e5c566b1760 1936 */
Pokitto 5:7e5c566b1760 1937 __STATIC_INLINE uint32_t SCB_GetFPUType(void)
Pokitto 5:7e5c566b1760 1938 {
Pokitto 5:7e5c566b1760 1939 uint32_t mvfr0;
Pokitto 5:7e5c566b1760 1940
Pokitto 5:7e5c566b1760 1941 mvfr0 = SCB->MVFR0;
Pokitto 5:7e5c566b1760 1942 if ((mvfr0 & 0x00000FF0UL) == 0x220UL) {
Pokitto 5:7e5c566b1760 1943 return 2UL; // Double + Single precision FPU
Pokitto 5:7e5c566b1760 1944 } else if ((mvfr0 & 0x00000FF0UL) == 0x020UL) {
Pokitto 5:7e5c566b1760 1945 return 1UL; // Single precision FPU
Pokitto 5:7e5c566b1760 1946 } else {
Pokitto 5:7e5c566b1760 1947 return 0UL; // No FPU
Pokitto 5:7e5c566b1760 1948 }
Pokitto 5:7e5c566b1760 1949 }
Pokitto 5:7e5c566b1760 1950
Pokitto 5:7e5c566b1760 1951
Pokitto 5:7e5c566b1760 1952 /*@} end of CMSIS_Core_FpuFunctions */
Pokitto 5:7e5c566b1760 1953
Pokitto 5:7e5c566b1760 1954
Pokitto 5:7e5c566b1760 1955
Pokitto 5:7e5c566b1760 1956 /* ########################## Cache functions #################################### */
Pokitto 5:7e5c566b1760 1957 /** \ingroup CMSIS_Core_FunctionInterface
Pokitto 5:7e5c566b1760 1958 \defgroup CMSIS_Core_CacheFunctions Cache Functions
Pokitto 5:7e5c566b1760 1959 \brief Functions that configure Instruction and Data cache.
Pokitto 5:7e5c566b1760 1960 @{
Pokitto 5:7e5c566b1760 1961 */
Pokitto 5:7e5c566b1760 1962
Pokitto 5:7e5c566b1760 1963 /* Cache Size ID Register Macros */
Pokitto 5:7e5c566b1760 1964 #define CCSIDR_WAYS(x) (((x) & SCB_CCSIDR_ASSOCIATIVITY_Msk) >> SCB_CCSIDR_ASSOCIATIVITY_Pos)
Pokitto 5:7e5c566b1760 1965 #define CCSIDR_SETS(x) (((x) & SCB_CCSIDR_NUMSETS_Msk ) >> SCB_CCSIDR_NUMSETS_Pos )
Pokitto 5:7e5c566b1760 1966 #define CCSIDR_LSSHIFT(x) (((x) & SCB_CCSIDR_LINESIZE_Msk ) /*>> SCB_CCSIDR_LINESIZE_Pos*/ )
Pokitto 5:7e5c566b1760 1967
Pokitto 5:7e5c566b1760 1968
Pokitto 5:7e5c566b1760 1969 /** \brief Enable I-Cache
Pokitto 5:7e5c566b1760 1970
Pokitto 5:7e5c566b1760 1971 The function turns on I-Cache
Pokitto 5:7e5c566b1760 1972 */
Pokitto 5:7e5c566b1760 1973 __STATIC_INLINE void SCB_EnableICache (void)
Pokitto 5:7e5c566b1760 1974 {
Pokitto 5:7e5c566b1760 1975 #if (__ICACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 1976 __DSB();
Pokitto 5:7e5c566b1760 1977 __ISB();
Pokitto 5:7e5c566b1760 1978 SCB->ICIALLU = 0UL; // invalidate I-Cache
Pokitto 5:7e5c566b1760 1979 SCB->CCR |= (uint32_t)SCB_CCR_IC_Msk; // enable I-Cache
Pokitto 5:7e5c566b1760 1980 __DSB();
Pokitto 5:7e5c566b1760 1981 __ISB();
Pokitto 5:7e5c566b1760 1982 #endif
Pokitto 5:7e5c566b1760 1983 }
Pokitto 5:7e5c566b1760 1984
Pokitto 5:7e5c566b1760 1985
Pokitto 5:7e5c566b1760 1986 /** \brief Disable I-Cache
Pokitto 5:7e5c566b1760 1987
Pokitto 5:7e5c566b1760 1988 The function turns off I-Cache
Pokitto 5:7e5c566b1760 1989 */
Pokitto 5:7e5c566b1760 1990 __STATIC_INLINE void SCB_DisableICache (void)
Pokitto 5:7e5c566b1760 1991 {
Pokitto 5:7e5c566b1760 1992 #if (__ICACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 1993 __DSB();
Pokitto 5:7e5c566b1760 1994 __ISB();
Pokitto 5:7e5c566b1760 1995 SCB->CCR &= ~(uint32_t)SCB_CCR_IC_Msk; // disable I-Cache
Pokitto 5:7e5c566b1760 1996 SCB->ICIALLU = 0UL; // invalidate I-Cache
Pokitto 5:7e5c566b1760 1997 __DSB();
Pokitto 5:7e5c566b1760 1998 __ISB();
Pokitto 5:7e5c566b1760 1999 #endif
Pokitto 5:7e5c566b1760 2000 }
Pokitto 5:7e5c566b1760 2001
Pokitto 5:7e5c566b1760 2002
Pokitto 5:7e5c566b1760 2003 /** \brief Invalidate I-Cache
Pokitto 5:7e5c566b1760 2004
Pokitto 5:7e5c566b1760 2005 The function invalidates I-Cache
Pokitto 5:7e5c566b1760 2006 */
Pokitto 5:7e5c566b1760 2007 __STATIC_INLINE void SCB_InvalidateICache (void)
Pokitto 5:7e5c566b1760 2008 {
Pokitto 5:7e5c566b1760 2009 #if (__ICACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2010 __DSB();
Pokitto 5:7e5c566b1760 2011 __ISB();
Pokitto 5:7e5c566b1760 2012 SCB->ICIALLU = 0UL;
Pokitto 5:7e5c566b1760 2013 __DSB();
Pokitto 5:7e5c566b1760 2014 __ISB();
Pokitto 5:7e5c566b1760 2015 #endif
Pokitto 5:7e5c566b1760 2016 }
Pokitto 5:7e5c566b1760 2017
Pokitto 5:7e5c566b1760 2018
Pokitto 5:7e5c566b1760 2019 /** \brief Enable D-Cache
Pokitto 5:7e5c566b1760 2020
Pokitto 5:7e5c566b1760 2021 The function turns on D-Cache
Pokitto 5:7e5c566b1760 2022 */
Pokitto 5:7e5c566b1760 2023 __STATIC_INLINE void SCB_EnableDCache (void)
Pokitto 5:7e5c566b1760 2024 {
Pokitto 5:7e5c566b1760 2025 #if (__DCACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2026 uint32_t ccsidr, sshift, wshift, sw;
Pokitto 5:7e5c566b1760 2027 uint32_t sets, ways;
Pokitto 5:7e5c566b1760 2028
Pokitto 5:7e5c566b1760 2029 SCB->CSSELR = (0UL << 1) | 0UL; // Level 1 data cache
Pokitto 5:7e5c566b1760 2030 ccsidr = SCB->CCSIDR;
Pokitto 5:7e5c566b1760 2031 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
Pokitto 5:7e5c566b1760 2032 sshift = (uint32_t)(CCSIDR_LSSHIFT(ccsidr) + 4UL);
Pokitto 5:7e5c566b1760 2033 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
Pokitto 5:7e5c566b1760 2034 wshift = (uint32_t)((uint32_t)__CLZ(ways) & 0x1FUL);
Pokitto 5:7e5c566b1760 2035
Pokitto 5:7e5c566b1760 2036 __DSB();
Pokitto 5:7e5c566b1760 2037
Pokitto 5:7e5c566b1760 2038 do { // invalidate D-Cache
Pokitto 5:7e5c566b1760 2039 uint32_t tmpways = ways;
Pokitto 5:7e5c566b1760 2040 do {
Pokitto 5:7e5c566b1760 2041 sw = ((tmpways << wshift) | (sets << sshift));
Pokitto 5:7e5c566b1760 2042 SCB->DCISW = sw;
Pokitto 5:7e5c566b1760 2043 } while(tmpways--);
Pokitto 5:7e5c566b1760 2044 } while(sets--);
Pokitto 5:7e5c566b1760 2045 __DSB();
Pokitto 5:7e5c566b1760 2046
Pokitto 5:7e5c566b1760 2047 SCB->CCR |= (uint32_t)SCB_CCR_DC_Msk; // enable D-Cache
Pokitto 5:7e5c566b1760 2048
Pokitto 5:7e5c566b1760 2049 __DSB();
Pokitto 5:7e5c566b1760 2050 __ISB();
Pokitto 5:7e5c566b1760 2051 #endif
Pokitto 5:7e5c566b1760 2052 }
Pokitto 5:7e5c566b1760 2053
Pokitto 5:7e5c566b1760 2054
Pokitto 5:7e5c566b1760 2055 /** \brief Disable D-Cache
Pokitto 5:7e5c566b1760 2056
Pokitto 5:7e5c566b1760 2057 The function turns off D-Cache
Pokitto 5:7e5c566b1760 2058 */
Pokitto 5:7e5c566b1760 2059 __STATIC_INLINE void SCB_DisableDCache (void)
Pokitto 5:7e5c566b1760 2060 {
Pokitto 5:7e5c566b1760 2061 #if (__DCACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2062 uint32_t ccsidr, sshift, wshift, sw;
Pokitto 5:7e5c566b1760 2063 uint32_t sets, ways;
Pokitto 5:7e5c566b1760 2064
Pokitto 5:7e5c566b1760 2065 SCB->CSSELR = (0UL << 1) | 0UL; // Level 1 data cache
Pokitto 5:7e5c566b1760 2066 ccsidr = SCB->CCSIDR;
Pokitto 5:7e5c566b1760 2067 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
Pokitto 5:7e5c566b1760 2068 sshift = (uint32_t)(CCSIDR_LSSHIFT(ccsidr) + 4UL);
Pokitto 5:7e5c566b1760 2069 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
Pokitto 5:7e5c566b1760 2070 wshift = (uint32_t)((uint32_t)__CLZ(ways) & 0x1FUL);
Pokitto 5:7e5c566b1760 2071
Pokitto 5:7e5c566b1760 2072 __DSB();
Pokitto 5:7e5c566b1760 2073
Pokitto 5:7e5c566b1760 2074 SCB->CCR &= ~(uint32_t)SCB_CCR_DC_Msk; // disable D-Cache
Pokitto 5:7e5c566b1760 2075
Pokitto 5:7e5c566b1760 2076 do { // clean & invalidate D-Cache
Pokitto 5:7e5c566b1760 2077 uint32_t tmpways = ways;
Pokitto 5:7e5c566b1760 2078 do {
Pokitto 5:7e5c566b1760 2079 sw = ((tmpways << wshift) | (sets << sshift));
Pokitto 5:7e5c566b1760 2080 SCB->DCCISW = sw;
Pokitto 5:7e5c566b1760 2081 } while(tmpways--);
Pokitto 5:7e5c566b1760 2082 } while(sets--);
Pokitto 5:7e5c566b1760 2083
Pokitto 5:7e5c566b1760 2084
Pokitto 5:7e5c566b1760 2085 __DSB();
Pokitto 5:7e5c566b1760 2086 __ISB();
Pokitto 5:7e5c566b1760 2087 #endif
Pokitto 5:7e5c566b1760 2088 }
Pokitto 5:7e5c566b1760 2089
Pokitto 5:7e5c566b1760 2090
Pokitto 5:7e5c566b1760 2091 /** \brief Invalidate D-Cache
Pokitto 5:7e5c566b1760 2092
Pokitto 5:7e5c566b1760 2093 The function invalidates D-Cache
Pokitto 5:7e5c566b1760 2094 */
Pokitto 5:7e5c566b1760 2095 __STATIC_INLINE void SCB_InvalidateDCache (void)
Pokitto 5:7e5c566b1760 2096 {
Pokitto 5:7e5c566b1760 2097 #if (__DCACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2098 uint32_t ccsidr, sshift, wshift, sw;
Pokitto 5:7e5c566b1760 2099 uint32_t sets, ways;
Pokitto 5:7e5c566b1760 2100
Pokitto 5:7e5c566b1760 2101 SCB->CSSELR = (0UL << 1) | 0UL; // Level 1 data cache
Pokitto 5:7e5c566b1760 2102 ccsidr = SCB->CCSIDR;
Pokitto 5:7e5c566b1760 2103 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
Pokitto 5:7e5c566b1760 2104 sshift = (uint32_t)(CCSIDR_LSSHIFT(ccsidr) + 4UL);
Pokitto 5:7e5c566b1760 2105 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
Pokitto 5:7e5c566b1760 2106 wshift = (uint32_t)((uint32_t)__CLZ(ways) & 0x1FUL);
Pokitto 5:7e5c566b1760 2107
Pokitto 5:7e5c566b1760 2108 __DSB();
Pokitto 5:7e5c566b1760 2109
Pokitto 5:7e5c566b1760 2110 do { // invalidate D-Cache
Pokitto 5:7e5c566b1760 2111 uint32_t tmpways = ways;
Pokitto 5:7e5c566b1760 2112 do {
Pokitto 5:7e5c566b1760 2113 sw = ((tmpways << wshift) | (sets << sshift));
Pokitto 5:7e5c566b1760 2114 SCB->DCISW = sw;
Pokitto 5:7e5c566b1760 2115 } while(tmpways--);
Pokitto 5:7e5c566b1760 2116 } while(sets--);
Pokitto 5:7e5c566b1760 2117
Pokitto 5:7e5c566b1760 2118 __DSB();
Pokitto 5:7e5c566b1760 2119 __ISB();
Pokitto 5:7e5c566b1760 2120 #endif
Pokitto 5:7e5c566b1760 2121 }
Pokitto 5:7e5c566b1760 2122
Pokitto 5:7e5c566b1760 2123
Pokitto 5:7e5c566b1760 2124 /** \brief Clean D-Cache
Pokitto 5:7e5c566b1760 2125
Pokitto 5:7e5c566b1760 2126 The function cleans D-Cache
Pokitto 5:7e5c566b1760 2127 */
Pokitto 5:7e5c566b1760 2128 __STATIC_INLINE void SCB_CleanDCache (void)
Pokitto 5:7e5c566b1760 2129 {
Pokitto 5:7e5c566b1760 2130 #if (__DCACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2131 uint32_t ccsidr, sshift, wshift, sw;
Pokitto 5:7e5c566b1760 2132 uint32_t sets, ways;
Pokitto 5:7e5c566b1760 2133
Pokitto 5:7e5c566b1760 2134 SCB->CSSELR = (0UL << 1) | 0UL; // Level 1 data cache
Pokitto 5:7e5c566b1760 2135 ccsidr = SCB->CCSIDR;
Pokitto 5:7e5c566b1760 2136 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
Pokitto 5:7e5c566b1760 2137 sshift = (uint32_t)(CCSIDR_LSSHIFT(ccsidr) + 4UL);
Pokitto 5:7e5c566b1760 2138 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
Pokitto 5:7e5c566b1760 2139 wshift = (uint32_t)((uint32_t)__CLZ(ways) & 0x1FUL);
Pokitto 5:7e5c566b1760 2140
Pokitto 5:7e5c566b1760 2141 __DSB();
Pokitto 5:7e5c566b1760 2142
Pokitto 5:7e5c566b1760 2143 do { // clean D-Cache
Pokitto 5:7e5c566b1760 2144 uint32_t tmpways = ways;
Pokitto 5:7e5c566b1760 2145 do {
Pokitto 5:7e5c566b1760 2146 sw = ((tmpways << wshift) | (sets << sshift));
Pokitto 5:7e5c566b1760 2147 SCB->DCCSW = sw;
Pokitto 5:7e5c566b1760 2148 } while(tmpways--);
Pokitto 5:7e5c566b1760 2149 } while(sets--);
Pokitto 5:7e5c566b1760 2150
Pokitto 5:7e5c566b1760 2151 __DSB();
Pokitto 5:7e5c566b1760 2152 __ISB();
Pokitto 5:7e5c566b1760 2153 #endif
Pokitto 5:7e5c566b1760 2154 }
Pokitto 5:7e5c566b1760 2155
Pokitto 5:7e5c566b1760 2156
Pokitto 5:7e5c566b1760 2157 /** \brief Clean & Invalidate D-Cache
Pokitto 5:7e5c566b1760 2158
Pokitto 5:7e5c566b1760 2159 The function cleans and Invalidates D-Cache
Pokitto 5:7e5c566b1760 2160 */
Pokitto 5:7e5c566b1760 2161 __STATIC_INLINE void SCB_CleanInvalidateDCache (void)
Pokitto 5:7e5c566b1760 2162 {
Pokitto 5:7e5c566b1760 2163 #if (__DCACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2164 uint32_t ccsidr, sshift, wshift, sw;
Pokitto 5:7e5c566b1760 2165 uint32_t sets, ways;
Pokitto 5:7e5c566b1760 2166
Pokitto 5:7e5c566b1760 2167 SCB->CSSELR = (0UL << 1) | 0UL; // Level 1 data cache
Pokitto 5:7e5c566b1760 2168 ccsidr = SCB->CCSIDR;
Pokitto 5:7e5c566b1760 2169 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
Pokitto 5:7e5c566b1760 2170 sshift = (uint32_t)(CCSIDR_LSSHIFT(ccsidr) + 4UL);
Pokitto 5:7e5c566b1760 2171 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
Pokitto 5:7e5c566b1760 2172 wshift = (uint32_t)((uint32_t)__CLZ(ways) & 0x1FUL);
Pokitto 5:7e5c566b1760 2173
Pokitto 5:7e5c566b1760 2174 __DSB();
Pokitto 5:7e5c566b1760 2175
Pokitto 5:7e5c566b1760 2176 do { // clean & invalidate D-Cache
Pokitto 5:7e5c566b1760 2177 uint32_t tmpways = ways;
Pokitto 5:7e5c566b1760 2178 do {
Pokitto 5:7e5c566b1760 2179 sw = ((tmpways << wshift) | (sets << sshift));
Pokitto 5:7e5c566b1760 2180 SCB->DCCISW = sw;
Pokitto 5:7e5c566b1760 2181 } while(tmpways--);
Pokitto 5:7e5c566b1760 2182 } while(sets--);
Pokitto 5:7e5c566b1760 2183
Pokitto 5:7e5c566b1760 2184 __DSB();
Pokitto 5:7e5c566b1760 2185 __ISB();
Pokitto 5:7e5c566b1760 2186 #endif
Pokitto 5:7e5c566b1760 2187 }
Pokitto 5:7e5c566b1760 2188
Pokitto 5:7e5c566b1760 2189
Pokitto 5:7e5c566b1760 2190 /**
Pokitto 5:7e5c566b1760 2191 \fn void SCB_InvalidateDCache_by_Addr(volatile uint32_t *addr, int32_t dsize)
Pokitto 5:7e5c566b1760 2192 \brief D-Cache Invalidate by address
Pokitto 5:7e5c566b1760 2193 \param[in] addr address (aligned to 32-byte boundary)
Pokitto 5:7e5c566b1760 2194 \param[in] dsize size of memory block (in number of bytes)
Pokitto 5:7e5c566b1760 2195 */
Pokitto 5:7e5c566b1760 2196 __STATIC_INLINE void SCB_InvalidateDCache_by_Addr (uint32_t *addr, int32_t dsize)
Pokitto 5:7e5c566b1760 2197 {
Pokitto 5:7e5c566b1760 2198 #if (__DCACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2199 int32_t op_size = dsize;
Pokitto 5:7e5c566b1760 2200 uint32_t op_addr = (uint32_t)addr;
Pokitto 5:7e5c566b1760 2201 uint32_t linesize = 32UL; // in Cortex-M7 size of cache line is fixed to 8 words (32 bytes)
Pokitto 5:7e5c566b1760 2202
Pokitto 5:7e5c566b1760 2203 __DSB();
Pokitto 5:7e5c566b1760 2204
Pokitto 5:7e5c566b1760 2205 while (op_size > 0) {
Pokitto 5:7e5c566b1760 2206 SCB->DCIMVAC = op_addr;
Pokitto 5:7e5c566b1760 2207 op_addr += linesize;
Pokitto 5:7e5c566b1760 2208 op_size -= (int32_t)linesize;
Pokitto 5:7e5c566b1760 2209 }
Pokitto 5:7e5c566b1760 2210
Pokitto 5:7e5c566b1760 2211 __DSB();
Pokitto 5:7e5c566b1760 2212 __ISB();
Pokitto 5:7e5c566b1760 2213 #endif
Pokitto 5:7e5c566b1760 2214 }
Pokitto 5:7e5c566b1760 2215
Pokitto 5:7e5c566b1760 2216
Pokitto 5:7e5c566b1760 2217 /**
Pokitto 5:7e5c566b1760 2218 \fn void SCB_CleanDCache_by_Addr(volatile uint32_t *addr, int32_t dsize)
Pokitto 5:7e5c566b1760 2219 \brief D-Cache Clean by address
Pokitto 5:7e5c566b1760 2220 \param[in] addr address (aligned to 32-byte boundary)
Pokitto 5:7e5c566b1760 2221 \param[in] dsize size of memory block (in number of bytes)
Pokitto 5:7e5c566b1760 2222 */
Pokitto 5:7e5c566b1760 2223 __STATIC_INLINE void SCB_CleanDCache_by_Addr (uint32_t *addr, int32_t dsize)
Pokitto 5:7e5c566b1760 2224 {
Pokitto 5:7e5c566b1760 2225 #if (__DCACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2226 int32_t op_size = dsize;
Pokitto 5:7e5c566b1760 2227 uint32_t op_addr = (uint32_t) addr;
Pokitto 5:7e5c566b1760 2228 uint32_t linesize = 32UL; // in Cortex-M7 size of cache line is fixed to 8 words (32 bytes)
Pokitto 5:7e5c566b1760 2229
Pokitto 5:7e5c566b1760 2230 __DSB();
Pokitto 5:7e5c566b1760 2231
Pokitto 5:7e5c566b1760 2232 while (op_size > 0) {
Pokitto 5:7e5c566b1760 2233 SCB->DCCMVAC = op_addr;
Pokitto 5:7e5c566b1760 2234 op_addr += linesize;
Pokitto 5:7e5c566b1760 2235 op_size -= (int32_t)linesize;
Pokitto 5:7e5c566b1760 2236 }
Pokitto 5:7e5c566b1760 2237
Pokitto 5:7e5c566b1760 2238 __DSB();
Pokitto 5:7e5c566b1760 2239 __ISB();
Pokitto 5:7e5c566b1760 2240 #endif
Pokitto 5:7e5c566b1760 2241 }
Pokitto 5:7e5c566b1760 2242
Pokitto 5:7e5c566b1760 2243
Pokitto 5:7e5c566b1760 2244 /**
Pokitto 5:7e5c566b1760 2245 \fn void SCB_CleanInvalidateDCache_by_Addr(volatile uint32_t *addr, int32_t dsize)
Pokitto 5:7e5c566b1760 2246 \brief D-Cache Clean and Invalidate by address
Pokitto 5:7e5c566b1760 2247 \param[in] addr address (aligned to 32-byte boundary)
Pokitto 5:7e5c566b1760 2248 \param[in] dsize size of memory block (in number of bytes)
Pokitto 5:7e5c566b1760 2249 */
Pokitto 5:7e5c566b1760 2250 __STATIC_INLINE void SCB_CleanInvalidateDCache_by_Addr (uint32_t *addr, int32_t dsize)
Pokitto 5:7e5c566b1760 2251 {
Pokitto 5:7e5c566b1760 2252 #if (__DCACHE_PRESENT == 1)
Pokitto 5:7e5c566b1760 2253 int32_t op_size = dsize;
Pokitto 5:7e5c566b1760 2254 uint32_t op_addr = (uint32_t) addr;
Pokitto 5:7e5c566b1760 2255 uint32_t linesize = 32UL; // in Cortex-M7 size of cache line is fixed to 8 words (32 bytes)
Pokitto 5:7e5c566b1760 2256
Pokitto 5:7e5c566b1760 2257 __DSB();
Pokitto 5:7e5c566b1760 2258
Pokitto 5:7e5c566b1760 2259 while (op_size > 0) {
Pokitto 5:7e5c566b1760 2260 SCB->DCCIMVAC = op_addr;
Pokitto 5:7e5c566b1760 2261 op_addr += linesize;
Pokitto 5:7e5c566b1760 2262 op_size -= (int32_t)linesize;
Pokitto 5:7e5c566b1760 2263 }
Pokitto 5:7e5c566b1760 2264
Pokitto 5:7e5c566b1760 2265 __DSB();
Pokitto 5:7e5c566b1760 2266 __ISB();
Pokitto 5:7e5c566b1760 2267 #endif
Pokitto 5:7e5c566b1760 2268 }
Pokitto 5:7e5c566b1760 2269
Pokitto 5:7e5c566b1760 2270
Pokitto 5:7e5c566b1760 2271 /*@} end of CMSIS_Core_CacheFunctions */
Pokitto 5:7e5c566b1760 2272
Pokitto 5:7e5c566b1760 2273
Pokitto 5:7e5c566b1760 2274
Pokitto 5:7e5c566b1760 2275 /* ################################## SysTick function ############################################ */
Pokitto 5:7e5c566b1760 2276 /** \ingroup CMSIS_Core_FunctionInterface
Pokitto 5:7e5c566b1760 2277 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
Pokitto 5:7e5c566b1760 2278 \brief Functions that configure the System.
Pokitto 5:7e5c566b1760 2279 @{
Pokitto 5:7e5c566b1760 2280 */
Pokitto 5:7e5c566b1760 2281
Pokitto 5:7e5c566b1760 2282 #if (__Vendor_SysTickConfig == 0)
Pokitto 5:7e5c566b1760 2283
Pokitto 5:7e5c566b1760 2284 /** \brief System Tick Configuration
Pokitto 5:7e5c566b1760 2285
Pokitto 5:7e5c566b1760 2286 The function initializes the System Timer and its interrupt, and starts the System Tick Timer.
Pokitto 5:7e5c566b1760 2287 Counter is in free running mode to generate periodic interrupts.
Pokitto 5:7e5c566b1760 2288
Pokitto 5:7e5c566b1760 2289 \param [in] ticks Number of ticks between two interrupts.
Pokitto 5:7e5c566b1760 2290
Pokitto 5:7e5c566b1760 2291 \return 0 Function succeeded.
Pokitto 5:7e5c566b1760 2292 \return 1 Function failed.
Pokitto 5:7e5c566b1760 2293
Pokitto 5:7e5c566b1760 2294 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
Pokitto 5:7e5c566b1760 2295 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
Pokitto 5:7e5c566b1760 2296 must contain a vendor-specific implementation of this function.
Pokitto 5:7e5c566b1760 2297
Pokitto 5:7e5c566b1760 2298 */
Pokitto 5:7e5c566b1760 2299 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
Pokitto 5:7e5c566b1760 2300 {
Pokitto 5:7e5c566b1760 2301 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk) { return (1UL); } /* Reload value impossible */
Pokitto 5:7e5c566b1760 2302
Pokitto 5:7e5c566b1760 2303 SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
Pokitto 5:7e5c566b1760 2304 NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
Pokitto 5:7e5c566b1760 2305 SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
Pokitto 5:7e5c566b1760 2306 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
Pokitto 5:7e5c566b1760 2307 SysTick_CTRL_TICKINT_Msk |
Pokitto 5:7e5c566b1760 2308 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
Pokitto 5:7e5c566b1760 2309 return (0UL); /* Function successful */
Pokitto 5:7e5c566b1760 2310 }
Pokitto 5:7e5c566b1760 2311
Pokitto 5:7e5c566b1760 2312 #endif
Pokitto 5:7e5c566b1760 2313
Pokitto 5:7e5c566b1760 2314 /*@} end of CMSIS_Core_SysTickFunctions */
Pokitto 5:7e5c566b1760 2315
Pokitto 5:7e5c566b1760 2316
Pokitto 5:7e5c566b1760 2317
Pokitto 5:7e5c566b1760 2318 /* ##################################### Debug In/Output function ########################################### */
Pokitto 5:7e5c566b1760 2319 /** \ingroup CMSIS_Core_FunctionInterface
Pokitto 5:7e5c566b1760 2320 \defgroup CMSIS_core_DebugFunctions ITM Functions
Pokitto 5:7e5c566b1760 2321 \brief Functions that access the ITM debug interface.
Pokitto 5:7e5c566b1760 2322 @{
Pokitto 5:7e5c566b1760 2323 */
Pokitto 5:7e5c566b1760 2324
Pokitto 5:7e5c566b1760 2325 extern volatile int32_t ITM_RxBuffer; /*!< External variable to receive characters. */
Pokitto 5:7e5c566b1760 2326 #define ITM_RXBUFFER_EMPTY 0x5AA55AA5 /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */
Pokitto 5:7e5c566b1760 2327
Pokitto 5:7e5c566b1760 2328
Pokitto 5:7e5c566b1760 2329 /** \brief ITM Send Character
Pokitto 5:7e5c566b1760 2330
Pokitto 5:7e5c566b1760 2331 The function transmits a character via the ITM channel 0, and
Pokitto 5:7e5c566b1760 2332 \li Just returns when no debugger is connected that has booked the output.
Pokitto 5:7e5c566b1760 2333 \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted.
Pokitto 5:7e5c566b1760 2334
Pokitto 5:7e5c566b1760 2335 \param [in] ch Character to transmit.
Pokitto 5:7e5c566b1760 2336
Pokitto 5:7e5c566b1760 2337 \returns Character to transmit.
Pokitto 5:7e5c566b1760 2338 */
Pokitto 5:7e5c566b1760 2339 __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch)
Pokitto 5:7e5c566b1760 2340 {
Pokitto 5:7e5c566b1760 2341 if (((ITM->TCR & ITM_TCR_ITMENA_Msk) != 0UL) && /* ITM enabled */
Pokitto 5:7e5c566b1760 2342 ((ITM->TER & 1UL ) != 0UL) ) /* ITM Port #0 enabled */
Pokitto 5:7e5c566b1760 2343 {
Pokitto 5:7e5c566b1760 2344 while (ITM->PORT[0].u32 == 0UL) { __NOP(); }
Pokitto 5:7e5c566b1760 2345 ITM->PORT[0].u8 = (uint8_t)ch;
Pokitto 5:7e5c566b1760 2346 }
Pokitto 5:7e5c566b1760 2347 return (ch);
Pokitto 5:7e5c566b1760 2348 }
Pokitto 5:7e5c566b1760 2349
Pokitto 5:7e5c566b1760 2350
Pokitto 5:7e5c566b1760 2351 /** \brief ITM Receive Character
Pokitto 5:7e5c566b1760 2352
Pokitto 5:7e5c566b1760 2353 The function inputs a character via the external variable \ref ITM_RxBuffer.
Pokitto 5:7e5c566b1760 2354
Pokitto 5:7e5c566b1760 2355 \return Received character.
Pokitto 5:7e5c566b1760 2356 \return -1 No character pending.
Pokitto 5:7e5c566b1760 2357 */
Pokitto 5:7e5c566b1760 2358 __STATIC_INLINE int32_t ITM_ReceiveChar (void) {
Pokitto 5:7e5c566b1760 2359 int32_t ch = -1; /* no character available */
Pokitto 5:7e5c566b1760 2360
Pokitto 5:7e5c566b1760 2361 if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY) {
Pokitto 5:7e5c566b1760 2362 ch = ITM_RxBuffer;
Pokitto 5:7e5c566b1760 2363 ITM_RxBuffer = ITM_RXBUFFER_EMPTY; /* ready for next character */
Pokitto 5:7e5c566b1760 2364 }
Pokitto 5:7e5c566b1760 2365
Pokitto 5:7e5c566b1760 2366 return (ch);
Pokitto 5:7e5c566b1760 2367 }
Pokitto 5:7e5c566b1760 2368
Pokitto 5:7e5c566b1760 2369
Pokitto 5:7e5c566b1760 2370 /** \brief ITM Check Character
Pokitto 5:7e5c566b1760 2371
Pokitto 5:7e5c566b1760 2372 The function checks whether a character is pending for reading in the variable \ref ITM_RxBuffer.
Pokitto 5:7e5c566b1760 2373
Pokitto 5:7e5c566b1760 2374 \return 0 No character available.
Pokitto 5:7e5c566b1760 2375 \return 1 Character available.
Pokitto 5:7e5c566b1760 2376 */
Pokitto 5:7e5c566b1760 2377 __STATIC_INLINE int32_t ITM_CheckChar (void) {
Pokitto 5:7e5c566b1760 2378
Pokitto 5:7e5c566b1760 2379 if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY) {
Pokitto 5:7e5c566b1760 2380 return (0); /* no character available */
Pokitto 5:7e5c566b1760 2381 } else {
Pokitto 5:7e5c566b1760 2382 return (1); /* character available */
Pokitto 5:7e5c566b1760 2383 }
Pokitto 5:7e5c566b1760 2384 }
Pokitto 5:7e5c566b1760 2385
Pokitto 5:7e5c566b1760 2386 /*@} end of CMSIS_core_DebugFunctions */
Pokitto 5:7e5c566b1760 2387
Pokitto 5:7e5c566b1760 2388
Pokitto 5:7e5c566b1760 2389
Pokitto 5:7e5c566b1760 2390
Pokitto 5:7e5c566b1760 2391 #ifdef __cplusplus
Pokitto 5:7e5c566b1760 2392 }
Pokitto 5:7e5c566b1760 2393 #endif
Pokitto 5:7e5c566b1760 2394
Pokitto 5:7e5c566b1760 2395 #endif /* __CORE_CM7_H_DEPENDANT */
Pokitto 5:7e5c566b1760 2396
Pokitto 5:7e5c566b1760 2397 #endif /* __CMSIS_GENERIC */