Mouse code for the MacroRat
mbed-dev/targets/TARGET_STM/TARGET_STM32F4/TARGET_STM32F411xE/TARGET_ELMO_F411RE/system_stm32f4xx.c@18:6a4db94011d3, 2017-05-14 (annotated)
- Committer:
- sahilmgandhi
- Date:
- Sun May 14 23:18:57 2017 +0000
- Revision:
- 18:6a4db94011d3
Publishing again
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
sahilmgandhi | 18:6a4db94011d3 | 1 | /** |
sahilmgandhi | 18:6a4db94011d3 | 2 | ****************************************************************************** |
sahilmgandhi | 18:6a4db94011d3 | 3 | * @file system_stm32f4xx.c |
sahilmgandhi | 18:6a4db94011d3 | 4 | * @author MCD Application Team |
sahilmgandhi | 18:6a4db94011d3 | 5 | * @version V2.5.0 |
sahilmgandhi | 18:6a4db94011d3 | 6 | * @date 22-April-2016 |
sahilmgandhi | 18:6a4db94011d3 | 7 | * @brief CMSIS Cortex-M4 Device Peripheral Access Layer System Source File. |
sahilmgandhi | 18:6a4db94011d3 | 8 | * |
sahilmgandhi | 18:6a4db94011d3 | 9 | * This file provides two functions and one global variable to be called from |
sahilmgandhi | 18:6a4db94011d3 | 10 | * user application: |
sahilmgandhi | 18:6a4db94011d3 | 11 | * - SystemInit(): This function is called at startup just after reset and |
sahilmgandhi | 18:6a4db94011d3 | 12 | * before branch to main program. This call is made inside |
sahilmgandhi | 18:6a4db94011d3 | 13 | * the "startup_stm32f4xx.s" file. |
sahilmgandhi | 18:6a4db94011d3 | 14 | * |
sahilmgandhi | 18:6a4db94011d3 | 15 | * - SystemCoreClock variable: Contains the core clock (HCLK), it can be used |
sahilmgandhi | 18:6a4db94011d3 | 16 | * by the user application to setup the SysTick |
sahilmgandhi | 18:6a4db94011d3 | 17 | * timer or configure other parameters. |
sahilmgandhi | 18:6a4db94011d3 | 18 | * |
sahilmgandhi | 18:6a4db94011d3 | 19 | * - SystemCoreClockUpdate(): Updates the variable SystemCoreClock and must |
sahilmgandhi | 18:6a4db94011d3 | 20 | * be called whenever the core clock is changed |
sahilmgandhi | 18:6a4db94011d3 | 21 | * during program execution. |
sahilmgandhi | 18:6a4db94011d3 | 22 | * |
sahilmgandhi | 18:6a4db94011d3 | 23 | * This file configures the system clock as follows: |
sahilmgandhi | 18:6a4db94011d3 | 24 | *----------------------------------------------------------------------------- |
sahilmgandhi | 18:6a4db94011d3 | 25 | * System clock source | 1- PLL_HSE_EXTC | 3- PLL_HSI |
sahilmgandhi | 18:6a4db94011d3 | 26 | * | (external 8 MHz clock) | (internal 16 MHz) |
sahilmgandhi | 18:6a4db94011d3 | 27 | * | 2- PLL_HSE_XTAL | |
sahilmgandhi | 18:6a4db94011d3 | 28 | * | (external 8 MHz xtal) | |
sahilmgandhi | 18:6a4db94011d3 | 29 | *----------------------------------------------------------------------------- |
sahilmgandhi | 18:6a4db94011d3 | 30 | * SYSCLK(MHz) | 96 | 96 |
sahilmgandhi | 18:6a4db94011d3 | 31 | *----------------------------------------------------------------------------- |
sahilmgandhi | 18:6a4db94011d3 | 32 | * AHBCLK (MHz) | 96 | 96 |
sahilmgandhi | 18:6a4db94011d3 | 33 | *----------------------------------------------------------------------------- |
sahilmgandhi | 18:6a4db94011d3 | 34 | * APB1CLK (MHz) | 48 | 48 |
sahilmgandhi | 18:6a4db94011d3 | 35 | *----------------------------------------------------------------------------- |
sahilmgandhi | 18:6a4db94011d3 | 36 | * APB2CLK (MHz) | 96 | 96 |
sahilmgandhi | 18:6a4db94011d3 | 37 | *----------------------------------------------------------------------------- |
sahilmgandhi | 18:6a4db94011d3 | 38 | * USB capable (48 MHz precise clock) | YES | YES |
sahilmgandhi | 18:6a4db94011d3 | 39 | *----------------------------------------------------------------------------- |
sahilmgandhi | 18:6a4db94011d3 | 40 | ****************************************************************************** |
sahilmgandhi | 18:6a4db94011d3 | 41 | * @attention |
sahilmgandhi | 18:6a4db94011d3 | 42 | * |
sahilmgandhi | 18:6a4db94011d3 | 43 | * <h2><center>© COPYRIGHT 2016 STMicroelectronics</center></h2> |
sahilmgandhi | 18:6a4db94011d3 | 44 | * |
sahilmgandhi | 18:6a4db94011d3 | 45 | * Redistribution and use in source and binary forms, with or without modification, |
sahilmgandhi | 18:6a4db94011d3 | 46 | * are permitted provided that the following conditions are met: |
sahilmgandhi | 18:6a4db94011d3 | 47 | * 1. Redistributions of source code must retain the above copyright notice, |
sahilmgandhi | 18:6a4db94011d3 | 48 | * this list of conditions and the following disclaimer. |
sahilmgandhi | 18:6a4db94011d3 | 49 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
sahilmgandhi | 18:6a4db94011d3 | 50 | * this list of conditions and the following disclaimer in the documentation |
sahilmgandhi | 18:6a4db94011d3 | 51 | * and/or other materials provided with the distribution. |
sahilmgandhi | 18:6a4db94011d3 | 52 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
sahilmgandhi | 18:6a4db94011d3 | 53 | * may be used to endorse or promote products derived from this software |
sahilmgandhi | 18:6a4db94011d3 | 54 | * without specific prior written permission. |
sahilmgandhi | 18:6a4db94011d3 | 55 | * |
sahilmgandhi | 18:6a4db94011d3 | 56 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
sahilmgandhi | 18:6a4db94011d3 | 57 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
sahilmgandhi | 18:6a4db94011d3 | 58 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
sahilmgandhi | 18:6a4db94011d3 | 59 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
sahilmgandhi | 18:6a4db94011d3 | 60 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
sahilmgandhi | 18:6a4db94011d3 | 61 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
sahilmgandhi | 18:6a4db94011d3 | 62 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
sahilmgandhi | 18:6a4db94011d3 | 63 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
sahilmgandhi | 18:6a4db94011d3 | 64 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
sahilmgandhi | 18:6a4db94011d3 | 65 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
sahilmgandhi | 18:6a4db94011d3 | 66 | * |
sahilmgandhi | 18:6a4db94011d3 | 67 | ****************************************************************************** |
sahilmgandhi | 18:6a4db94011d3 | 68 | */ |
sahilmgandhi | 18:6a4db94011d3 | 69 | |
sahilmgandhi | 18:6a4db94011d3 | 70 | /** @addtogroup CMSIS |
sahilmgandhi | 18:6a4db94011d3 | 71 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 72 | */ |
sahilmgandhi | 18:6a4db94011d3 | 73 | |
sahilmgandhi | 18:6a4db94011d3 | 74 | /** @addtogroup stm32f4xx_system |
sahilmgandhi | 18:6a4db94011d3 | 75 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 76 | */ |
sahilmgandhi | 18:6a4db94011d3 | 77 | |
sahilmgandhi | 18:6a4db94011d3 | 78 | /** @addtogroup STM32F4xx_System_Private_Includes |
sahilmgandhi | 18:6a4db94011d3 | 79 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 80 | */ |
sahilmgandhi | 18:6a4db94011d3 | 81 | |
sahilmgandhi | 18:6a4db94011d3 | 82 | |
sahilmgandhi | 18:6a4db94011d3 | 83 | #include "stm32f4xx.h" |
sahilmgandhi | 18:6a4db94011d3 | 84 | #include "hal_tick.h" |
sahilmgandhi | 18:6a4db94011d3 | 85 | |
sahilmgandhi | 18:6a4db94011d3 | 86 | #if !defined (HSE_VALUE) |
sahilmgandhi | 18:6a4db94011d3 | 87 | #define HSE_VALUE ((uint32_t)25000000) /*!< Default value of the External oscillator in Hz */ |
sahilmgandhi | 18:6a4db94011d3 | 88 | #endif /* HSE_VALUE */ |
sahilmgandhi | 18:6a4db94011d3 | 89 | |
sahilmgandhi | 18:6a4db94011d3 | 90 | #if !defined (HSI_VALUE) |
sahilmgandhi | 18:6a4db94011d3 | 91 | #define HSI_VALUE ((uint32_t)16000000) /*!< Value of the Internal oscillator in Hz*/ |
sahilmgandhi | 18:6a4db94011d3 | 92 | #endif /* HSI_VALUE */ |
sahilmgandhi | 18:6a4db94011d3 | 93 | |
sahilmgandhi | 18:6a4db94011d3 | 94 | /** |
sahilmgandhi | 18:6a4db94011d3 | 95 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 96 | */ |
sahilmgandhi | 18:6a4db94011d3 | 97 | |
sahilmgandhi | 18:6a4db94011d3 | 98 | /** @addtogroup STM32F4xx_System_Private_TypesDefinitions |
sahilmgandhi | 18:6a4db94011d3 | 99 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 100 | */ |
sahilmgandhi | 18:6a4db94011d3 | 101 | |
sahilmgandhi | 18:6a4db94011d3 | 102 | /** |
sahilmgandhi | 18:6a4db94011d3 | 103 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 104 | */ |
sahilmgandhi | 18:6a4db94011d3 | 105 | |
sahilmgandhi | 18:6a4db94011d3 | 106 | /** @addtogroup STM32F4xx_System_Private_Defines |
sahilmgandhi | 18:6a4db94011d3 | 107 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 108 | */ |
sahilmgandhi | 18:6a4db94011d3 | 109 | |
sahilmgandhi | 18:6a4db94011d3 | 110 | /************************* Miscellaneous Configuration ************************/ |
sahilmgandhi | 18:6a4db94011d3 | 111 | /*!< Uncomment the following line if you need to use external SRAM or SDRAM as data memory */ |
sahilmgandhi | 18:6a4db94011d3 | 112 | #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)\ |
sahilmgandhi | 18:6a4db94011d3 | 113 | || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx)\ |
sahilmgandhi | 18:6a4db94011d3 | 114 | || defined(STM32F469xx) || defined(STM32F479xx) || defined(STM32F412Zx) || defined(STM32F412Vx) |
sahilmgandhi | 18:6a4db94011d3 | 115 | /* #define DATA_IN_ExtSRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 116 | #endif /* STM32F40xxx || STM32F41xxx || STM32F42xxx || STM32F43xxx || STM32F469xx || STM32F479xx ||\ |
sahilmgandhi | 18:6a4db94011d3 | 117 | STM32F412Zx || STM32F412Vx */ |
sahilmgandhi | 18:6a4db94011d3 | 118 | |
sahilmgandhi | 18:6a4db94011d3 | 119 | #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx)\ |
sahilmgandhi | 18:6a4db94011d3 | 120 | || defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx) |
sahilmgandhi | 18:6a4db94011d3 | 121 | /* #define DATA_IN_ExtSDRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 122 | #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx ||\ |
sahilmgandhi | 18:6a4db94011d3 | 123 | STM32F479xx */ |
sahilmgandhi | 18:6a4db94011d3 | 124 | |
sahilmgandhi | 18:6a4db94011d3 | 125 | /*!< Uncomment the following line if you need to relocate your vector Table in |
sahilmgandhi | 18:6a4db94011d3 | 126 | Internal SRAM. */ |
sahilmgandhi | 18:6a4db94011d3 | 127 | /* #define VECT_TAB_SRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 128 | #define VECT_TAB_OFFSET 0x00 /*!< Vector Table base offset field. |
sahilmgandhi | 18:6a4db94011d3 | 129 | This value must be a multiple of 0x200. */ |
sahilmgandhi | 18:6a4db94011d3 | 130 | /******************************************************************************/ |
sahilmgandhi | 18:6a4db94011d3 | 131 | |
sahilmgandhi | 18:6a4db94011d3 | 132 | /** |
sahilmgandhi | 18:6a4db94011d3 | 133 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 134 | */ |
sahilmgandhi | 18:6a4db94011d3 | 135 | |
sahilmgandhi | 18:6a4db94011d3 | 136 | /** @addtogroup STM32F4xx_System_Private_Macros |
sahilmgandhi | 18:6a4db94011d3 | 137 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 138 | */ |
sahilmgandhi | 18:6a4db94011d3 | 139 | |
sahilmgandhi | 18:6a4db94011d3 | 140 | /* Select the clock sources (other than HSI) to start with (0=OFF, 1=ON) */ |
sahilmgandhi | 18:6a4db94011d3 | 141 | #define USE_PLL_HSE_EXTC (0) /* Use external clock */ |
sahilmgandhi | 18:6a4db94011d3 | 142 | #define USE_PLL_HSE_XTAL (1) /* Use external xtal */ |
sahilmgandhi | 18:6a4db94011d3 | 143 | |
sahilmgandhi | 18:6a4db94011d3 | 144 | /** |
sahilmgandhi | 18:6a4db94011d3 | 145 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 146 | */ |
sahilmgandhi | 18:6a4db94011d3 | 147 | |
sahilmgandhi | 18:6a4db94011d3 | 148 | /** @addtogroup STM32F4xx_System_Private_Variables |
sahilmgandhi | 18:6a4db94011d3 | 149 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 150 | */ |
sahilmgandhi | 18:6a4db94011d3 | 151 | /* This variable is updated in three ways: |
sahilmgandhi | 18:6a4db94011d3 | 152 | 1) by calling CMSIS function SystemCoreClockUpdate() |
sahilmgandhi | 18:6a4db94011d3 | 153 | 2) by calling HAL API function HAL_RCC_GetHCLKFreq() |
sahilmgandhi | 18:6a4db94011d3 | 154 | 3) each time HAL_RCC_ClockConfig() is called to configure the system clock frequency |
sahilmgandhi | 18:6a4db94011d3 | 155 | Note: If you use this function to configure the system clock; then there |
sahilmgandhi | 18:6a4db94011d3 | 156 | is no need to call the 2 first functions listed above, since SystemCoreClock |
sahilmgandhi | 18:6a4db94011d3 | 157 | variable is updated automatically. |
sahilmgandhi | 18:6a4db94011d3 | 158 | */ |
sahilmgandhi | 18:6a4db94011d3 | 159 | uint32_t SystemCoreClock = 16000000; |
sahilmgandhi | 18:6a4db94011d3 | 160 | const uint8_t AHBPrescTable[16] = {0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9}; |
sahilmgandhi | 18:6a4db94011d3 | 161 | |
sahilmgandhi | 18:6a4db94011d3 | 162 | /** |
sahilmgandhi | 18:6a4db94011d3 | 163 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 164 | */ |
sahilmgandhi | 18:6a4db94011d3 | 165 | |
sahilmgandhi | 18:6a4db94011d3 | 166 | /** @addtogroup STM32F4xx_System_Private_FunctionPrototypes |
sahilmgandhi | 18:6a4db94011d3 | 167 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 168 | */ |
sahilmgandhi | 18:6a4db94011d3 | 169 | |
sahilmgandhi | 18:6a4db94011d3 | 170 | #if defined (DATA_IN_ExtSRAM) || defined (DATA_IN_ExtSDRAM) |
sahilmgandhi | 18:6a4db94011d3 | 171 | static void SystemInit_ExtMemCtl(void); |
sahilmgandhi | 18:6a4db94011d3 | 172 | #endif /* DATA_IN_ExtSRAM || DATA_IN_ExtSDRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 173 | |
sahilmgandhi | 18:6a4db94011d3 | 174 | #if (USE_PLL_HSE_XTAL != 0) || (USE_PLL_HSE_EXTC != 0) |
sahilmgandhi | 18:6a4db94011d3 | 175 | uint8_t SetSysClock_PLL_HSE(uint8_t bypass); |
sahilmgandhi | 18:6a4db94011d3 | 176 | #endif |
sahilmgandhi | 18:6a4db94011d3 | 177 | |
sahilmgandhi | 18:6a4db94011d3 | 178 | uint8_t SetSysClock_PLL_HSI(void); |
sahilmgandhi | 18:6a4db94011d3 | 179 | |
sahilmgandhi | 18:6a4db94011d3 | 180 | /** |
sahilmgandhi | 18:6a4db94011d3 | 181 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 182 | */ |
sahilmgandhi | 18:6a4db94011d3 | 183 | |
sahilmgandhi | 18:6a4db94011d3 | 184 | /** @addtogroup STM32F4xx_System_Private_Functions |
sahilmgandhi | 18:6a4db94011d3 | 185 | * @{ |
sahilmgandhi | 18:6a4db94011d3 | 186 | */ |
sahilmgandhi | 18:6a4db94011d3 | 187 | |
sahilmgandhi | 18:6a4db94011d3 | 188 | /** |
sahilmgandhi | 18:6a4db94011d3 | 189 | * @brief Setup the microcontroller system |
sahilmgandhi | 18:6a4db94011d3 | 190 | * Initialize the FPU setting, vector table location and External memory |
sahilmgandhi | 18:6a4db94011d3 | 191 | * configuration. |
sahilmgandhi | 18:6a4db94011d3 | 192 | * @param None |
sahilmgandhi | 18:6a4db94011d3 | 193 | * @retval None |
sahilmgandhi | 18:6a4db94011d3 | 194 | */ |
sahilmgandhi | 18:6a4db94011d3 | 195 | void SystemInit(void) |
sahilmgandhi | 18:6a4db94011d3 | 196 | { |
sahilmgandhi | 18:6a4db94011d3 | 197 | /* FPU settings ------------------------------------------------------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 198 | #if (__FPU_PRESENT == 1) && (__FPU_USED == 1) |
sahilmgandhi | 18:6a4db94011d3 | 199 | SCB->CPACR |= ((3UL << 10*2)|(3UL << 11*2)); /* set CP10 and CP11 Full Access */ |
sahilmgandhi | 18:6a4db94011d3 | 200 | #endif |
sahilmgandhi | 18:6a4db94011d3 | 201 | /* Reset the RCC clock configuration to the default reset state ------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 202 | /* Set HSION bit */ |
sahilmgandhi | 18:6a4db94011d3 | 203 | RCC->CR |= (uint32_t)0x00000001; |
sahilmgandhi | 18:6a4db94011d3 | 204 | |
sahilmgandhi | 18:6a4db94011d3 | 205 | /* Reset CFGR register */ |
sahilmgandhi | 18:6a4db94011d3 | 206 | RCC->CFGR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 207 | |
sahilmgandhi | 18:6a4db94011d3 | 208 | /* Reset HSEON, CSSON and PLLON bits */ |
sahilmgandhi | 18:6a4db94011d3 | 209 | RCC->CR &= (uint32_t)0xFEF6FFFF; |
sahilmgandhi | 18:6a4db94011d3 | 210 | |
sahilmgandhi | 18:6a4db94011d3 | 211 | /* Reset PLLCFGR register */ |
sahilmgandhi | 18:6a4db94011d3 | 212 | RCC->PLLCFGR = 0x24003010; |
sahilmgandhi | 18:6a4db94011d3 | 213 | |
sahilmgandhi | 18:6a4db94011d3 | 214 | /* Reset HSEBYP bit */ |
sahilmgandhi | 18:6a4db94011d3 | 215 | RCC->CR &= (uint32_t)0xFFFBFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 216 | |
sahilmgandhi | 18:6a4db94011d3 | 217 | /* Disable all interrupts */ |
sahilmgandhi | 18:6a4db94011d3 | 218 | RCC->CIR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 219 | |
sahilmgandhi | 18:6a4db94011d3 | 220 | #if defined (DATA_IN_ExtSRAM) || defined (DATA_IN_ExtSDRAM) |
sahilmgandhi | 18:6a4db94011d3 | 221 | SystemInit_ExtMemCtl(); |
sahilmgandhi | 18:6a4db94011d3 | 222 | #endif /* DATA_IN_ExtSRAM || DATA_IN_ExtSDRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 223 | |
sahilmgandhi | 18:6a4db94011d3 | 224 | /* Configure the Vector Table location add offset address ------------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 225 | #ifdef VECT_TAB_SRAM |
sahilmgandhi | 18:6a4db94011d3 | 226 | SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 227 | #else |
sahilmgandhi | 18:6a4db94011d3 | 228 | SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH */ |
sahilmgandhi | 18:6a4db94011d3 | 229 | #endif |
sahilmgandhi | 18:6a4db94011d3 | 230 | |
sahilmgandhi | 18:6a4db94011d3 | 231 | /* Configure the Cube driver */ |
sahilmgandhi | 18:6a4db94011d3 | 232 | SystemCoreClock = 16000000; // At this stage the HSI is used as system clock |
sahilmgandhi | 18:6a4db94011d3 | 233 | HAL_Init(); |
sahilmgandhi | 18:6a4db94011d3 | 234 | |
sahilmgandhi | 18:6a4db94011d3 | 235 | /* Configure the System clock source, PLL Multiplier and Divider factors, |
sahilmgandhi | 18:6a4db94011d3 | 236 | AHB/APBx prescalers and Flash settings */ |
sahilmgandhi | 18:6a4db94011d3 | 237 | SetSysClock(); |
sahilmgandhi | 18:6a4db94011d3 | 238 | |
sahilmgandhi | 18:6a4db94011d3 | 239 | /* Reset the timer to avoid issues after the RAM initialization */ |
sahilmgandhi | 18:6a4db94011d3 | 240 | TIM_MST_RESET_ON; |
sahilmgandhi | 18:6a4db94011d3 | 241 | TIM_MST_RESET_OFF; |
sahilmgandhi | 18:6a4db94011d3 | 242 | } |
sahilmgandhi | 18:6a4db94011d3 | 243 | |
sahilmgandhi | 18:6a4db94011d3 | 244 | /** |
sahilmgandhi | 18:6a4db94011d3 | 245 | * @brief Update SystemCoreClock variable according to Clock Register Values. |
sahilmgandhi | 18:6a4db94011d3 | 246 | * The SystemCoreClock variable contains the core clock (HCLK), it can |
sahilmgandhi | 18:6a4db94011d3 | 247 | * be used by the user application to setup the SysTick timer or configure |
sahilmgandhi | 18:6a4db94011d3 | 248 | * other parameters. |
sahilmgandhi | 18:6a4db94011d3 | 249 | * |
sahilmgandhi | 18:6a4db94011d3 | 250 | * @note Each time the core clock (HCLK) changes, this function must be called |
sahilmgandhi | 18:6a4db94011d3 | 251 | * to update SystemCoreClock variable value. Otherwise, any configuration |
sahilmgandhi | 18:6a4db94011d3 | 252 | * based on this variable will be incorrect. |
sahilmgandhi | 18:6a4db94011d3 | 253 | * |
sahilmgandhi | 18:6a4db94011d3 | 254 | * @note - The system frequency computed by this function is not the real |
sahilmgandhi | 18:6a4db94011d3 | 255 | * frequency in the chip. It is calculated based on the predefined |
sahilmgandhi | 18:6a4db94011d3 | 256 | * constant and the selected clock source: |
sahilmgandhi | 18:6a4db94011d3 | 257 | * |
sahilmgandhi | 18:6a4db94011d3 | 258 | * - If SYSCLK source is HSI, SystemCoreClock will contain the HSI_VALUE(*) |
sahilmgandhi | 18:6a4db94011d3 | 259 | * |
sahilmgandhi | 18:6a4db94011d3 | 260 | * - If SYSCLK source is HSE, SystemCoreClock will contain the HSE_VALUE(**) |
sahilmgandhi | 18:6a4db94011d3 | 261 | * |
sahilmgandhi | 18:6a4db94011d3 | 262 | * - If SYSCLK source is PLL, SystemCoreClock will contain the HSE_VALUE(**) |
sahilmgandhi | 18:6a4db94011d3 | 263 | * or HSI_VALUE(*) multiplied/divided by the PLL factors. |
sahilmgandhi | 18:6a4db94011d3 | 264 | * |
sahilmgandhi | 18:6a4db94011d3 | 265 | * (*) HSI_VALUE is a constant defined in stm32f4xx_hal_conf.h file (default value |
sahilmgandhi | 18:6a4db94011d3 | 266 | * 16 MHz) but the real value may vary depending on the variations |
sahilmgandhi | 18:6a4db94011d3 | 267 | * in voltage and temperature. |
sahilmgandhi | 18:6a4db94011d3 | 268 | * |
sahilmgandhi | 18:6a4db94011d3 | 269 | * (**) HSE_VALUE is a constant defined in stm32f4xx_hal_conf.h file (its value |
sahilmgandhi | 18:6a4db94011d3 | 270 | * depends on the application requirements), user has to ensure that HSE_VALUE |
sahilmgandhi | 18:6a4db94011d3 | 271 | * is same as the real frequency of the crystal used. Otherwise, this function |
sahilmgandhi | 18:6a4db94011d3 | 272 | * may have wrong result. |
sahilmgandhi | 18:6a4db94011d3 | 273 | * |
sahilmgandhi | 18:6a4db94011d3 | 274 | * - The result of this function could be not correct when using fractional |
sahilmgandhi | 18:6a4db94011d3 | 275 | * value for HSE crystal. |
sahilmgandhi | 18:6a4db94011d3 | 276 | * |
sahilmgandhi | 18:6a4db94011d3 | 277 | * @param None |
sahilmgandhi | 18:6a4db94011d3 | 278 | * @retval None |
sahilmgandhi | 18:6a4db94011d3 | 279 | */ |
sahilmgandhi | 18:6a4db94011d3 | 280 | void SystemCoreClockUpdate(void) |
sahilmgandhi | 18:6a4db94011d3 | 281 | { |
sahilmgandhi | 18:6a4db94011d3 | 282 | uint32_t tmp = 0, pllvco = 0, pllp = 2, pllsource = 0, pllm = 2; |
sahilmgandhi | 18:6a4db94011d3 | 283 | |
sahilmgandhi | 18:6a4db94011d3 | 284 | /* Get SYSCLK source -------------------------------------------------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 285 | tmp = RCC->CFGR & RCC_CFGR_SWS; |
sahilmgandhi | 18:6a4db94011d3 | 286 | |
sahilmgandhi | 18:6a4db94011d3 | 287 | switch (tmp) |
sahilmgandhi | 18:6a4db94011d3 | 288 | { |
sahilmgandhi | 18:6a4db94011d3 | 289 | case 0x00: /* HSI used as system clock source */ |
sahilmgandhi | 18:6a4db94011d3 | 290 | SystemCoreClock = HSI_VALUE; |
sahilmgandhi | 18:6a4db94011d3 | 291 | break; |
sahilmgandhi | 18:6a4db94011d3 | 292 | case 0x04: /* HSE used as system clock source */ |
sahilmgandhi | 18:6a4db94011d3 | 293 | SystemCoreClock = HSE_VALUE; |
sahilmgandhi | 18:6a4db94011d3 | 294 | break; |
sahilmgandhi | 18:6a4db94011d3 | 295 | case 0x08: /* PLL used as system clock source */ |
sahilmgandhi | 18:6a4db94011d3 | 296 | |
sahilmgandhi | 18:6a4db94011d3 | 297 | /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLL_M) * PLL_N |
sahilmgandhi | 18:6a4db94011d3 | 298 | SYSCLK = PLL_VCO / PLL_P |
sahilmgandhi | 18:6a4db94011d3 | 299 | */ |
sahilmgandhi | 18:6a4db94011d3 | 300 | pllsource = (RCC->PLLCFGR & RCC_PLLCFGR_PLLSRC) >> 22; |
sahilmgandhi | 18:6a4db94011d3 | 301 | pllm = RCC->PLLCFGR & RCC_PLLCFGR_PLLM; |
sahilmgandhi | 18:6a4db94011d3 | 302 | |
sahilmgandhi | 18:6a4db94011d3 | 303 | if (pllsource != 0) |
sahilmgandhi | 18:6a4db94011d3 | 304 | { |
sahilmgandhi | 18:6a4db94011d3 | 305 | /* HSE used as PLL clock source */ |
sahilmgandhi | 18:6a4db94011d3 | 306 | pllvco = (HSE_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6); |
sahilmgandhi | 18:6a4db94011d3 | 307 | } |
sahilmgandhi | 18:6a4db94011d3 | 308 | else |
sahilmgandhi | 18:6a4db94011d3 | 309 | { |
sahilmgandhi | 18:6a4db94011d3 | 310 | /* HSI used as PLL clock source */ |
sahilmgandhi | 18:6a4db94011d3 | 311 | pllvco = (HSI_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6); |
sahilmgandhi | 18:6a4db94011d3 | 312 | } |
sahilmgandhi | 18:6a4db94011d3 | 313 | |
sahilmgandhi | 18:6a4db94011d3 | 314 | pllp = (((RCC->PLLCFGR & RCC_PLLCFGR_PLLP) >>16) + 1 ) *2; |
sahilmgandhi | 18:6a4db94011d3 | 315 | SystemCoreClock = pllvco/pllp; |
sahilmgandhi | 18:6a4db94011d3 | 316 | break; |
sahilmgandhi | 18:6a4db94011d3 | 317 | default: |
sahilmgandhi | 18:6a4db94011d3 | 318 | SystemCoreClock = HSI_VALUE; |
sahilmgandhi | 18:6a4db94011d3 | 319 | break; |
sahilmgandhi | 18:6a4db94011d3 | 320 | } |
sahilmgandhi | 18:6a4db94011d3 | 321 | /* Compute HCLK frequency --------------------------------------------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 322 | /* Get HCLK prescaler */ |
sahilmgandhi | 18:6a4db94011d3 | 323 | tmp = AHBPrescTable[((RCC->CFGR & RCC_CFGR_HPRE) >> 4)]; |
sahilmgandhi | 18:6a4db94011d3 | 324 | /* HCLK frequency */ |
sahilmgandhi | 18:6a4db94011d3 | 325 | SystemCoreClock >>= tmp; |
sahilmgandhi | 18:6a4db94011d3 | 326 | } |
sahilmgandhi | 18:6a4db94011d3 | 327 | |
sahilmgandhi | 18:6a4db94011d3 | 328 | #if defined (DATA_IN_ExtSRAM) && defined (DATA_IN_ExtSDRAM) |
sahilmgandhi | 18:6a4db94011d3 | 329 | #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\ |
sahilmgandhi | 18:6a4db94011d3 | 330 | defined(STM32F469xx) || defined(STM32F479xx) |
sahilmgandhi | 18:6a4db94011d3 | 331 | /** |
sahilmgandhi | 18:6a4db94011d3 | 332 | * @brief Setup the external memory controller. |
sahilmgandhi | 18:6a4db94011d3 | 333 | * Called in startup_stm32f4xx.s before jump to main. |
sahilmgandhi | 18:6a4db94011d3 | 334 | * This function configures the external memories (SRAM/SDRAM) |
sahilmgandhi | 18:6a4db94011d3 | 335 | * This SRAM/SDRAM will be used as program data memory (including heap and stack). |
sahilmgandhi | 18:6a4db94011d3 | 336 | * @param None |
sahilmgandhi | 18:6a4db94011d3 | 337 | * @retval None |
sahilmgandhi | 18:6a4db94011d3 | 338 | */ |
sahilmgandhi | 18:6a4db94011d3 | 339 | void SystemInit_ExtMemCtl(void) |
sahilmgandhi | 18:6a4db94011d3 | 340 | { |
sahilmgandhi | 18:6a4db94011d3 | 341 | __IO uint32_t tmp = 0x00; |
sahilmgandhi | 18:6a4db94011d3 | 342 | |
sahilmgandhi | 18:6a4db94011d3 | 343 | register uint32_t tmpreg = 0, timeout = 0xFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 344 | register __IO uint32_t index; |
sahilmgandhi | 18:6a4db94011d3 | 345 | |
sahilmgandhi | 18:6a4db94011d3 | 346 | /* Enable GPIOC, GPIOD, GPIOE, GPIOF, GPIOG, GPIOH and GPIOI interface clock */ |
sahilmgandhi | 18:6a4db94011d3 | 347 | RCC->AHB1ENR |= 0x000001F8; |
sahilmgandhi | 18:6a4db94011d3 | 348 | |
sahilmgandhi | 18:6a4db94011d3 | 349 | /* Delay after an RCC peripheral clock enabling */ |
sahilmgandhi | 18:6a4db94011d3 | 350 | tmp = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOCEN); |
sahilmgandhi | 18:6a4db94011d3 | 351 | |
sahilmgandhi | 18:6a4db94011d3 | 352 | /* Connect PDx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 353 | GPIOD->AFR[0] = 0x00CCC0CC; |
sahilmgandhi | 18:6a4db94011d3 | 354 | GPIOD->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 355 | /* Configure PDx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 356 | GPIOD->MODER = 0xAAAA0A8A; |
sahilmgandhi | 18:6a4db94011d3 | 357 | /* Configure PDx pins speed to 100 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 358 | GPIOD->OSPEEDR = 0xFFFF0FCF; |
sahilmgandhi | 18:6a4db94011d3 | 359 | /* Configure PDx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 360 | GPIOD->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 361 | /* No pull-up, pull-down for PDx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 362 | GPIOD->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 363 | |
sahilmgandhi | 18:6a4db94011d3 | 364 | /* Connect PEx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 365 | GPIOE->AFR[0] = 0xC00CC0CC; |
sahilmgandhi | 18:6a4db94011d3 | 366 | GPIOE->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 367 | /* Configure PEx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 368 | GPIOE->MODER = 0xAAAA828A; |
sahilmgandhi | 18:6a4db94011d3 | 369 | /* Configure PEx pins speed to 100 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 370 | GPIOE->OSPEEDR = 0xFFFFC3CF; |
sahilmgandhi | 18:6a4db94011d3 | 371 | /* Configure PEx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 372 | GPIOE->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 373 | /* No pull-up, pull-down for PEx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 374 | GPIOE->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 375 | |
sahilmgandhi | 18:6a4db94011d3 | 376 | /* Connect PFx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 377 | GPIOF->AFR[0] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 378 | GPIOF->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 379 | /* Configure PFx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 380 | GPIOF->MODER = 0xAA800AAA; |
sahilmgandhi | 18:6a4db94011d3 | 381 | /* Configure PFx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 382 | GPIOF->OSPEEDR = 0xAA800AAA; |
sahilmgandhi | 18:6a4db94011d3 | 383 | /* Configure PFx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 384 | GPIOF->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 385 | /* No pull-up, pull-down for PFx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 386 | GPIOF->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 387 | |
sahilmgandhi | 18:6a4db94011d3 | 388 | /* Connect PGx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 389 | GPIOG->AFR[0] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 390 | GPIOG->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 391 | /* Configure PGx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 392 | GPIOG->MODER = 0xAAAAAAAA; |
sahilmgandhi | 18:6a4db94011d3 | 393 | /* Configure PGx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 394 | GPIOG->OSPEEDR = 0xAAAAAAAA; |
sahilmgandhi | 18:6a4db94011d3 | 395 | /* Configure PGx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 396 | GPIOG->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 397 | /* No pull-up, pull-down for PGx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 398 | GPIOG->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 399 | |
sahilmgandhi | 18:6a4db94011d3 | 400 | /* Connect PHx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 401 | GPIOH->AFR[0] = 0x00C0CC00; |
sahilmgandhi | 18:6a4db94011d3 | 402 | GPIOH->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 403 | /* Configure PHx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 404 | GPIOH->MODER = 0xAAAA08A0; |
sahilmgandhi | 18:6a4db94011d3 | 405 | /* Configure PHx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 406 | GPIOH->OSPEEDR = 0xAAAA08A0; |
sahilmgandhi | 18:6a4db94011d3 | 407 | /* Configure PHx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 408 | GPIOH->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 409 | /* No pull-up, pull-down for PHx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 410 | GPIOH->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 411 | |
sahilmgandhi | 18:6a4db94011d3 | 412 | /* Connect PIx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 413 | GPIOI->AFR[0] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 414 | GPIOI->AFR[1] = 0x00000CC0; |
sahilmgandhi | 18:6a4db94011d3 | 415 | /* Configure PIx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 416 | GPIOI->MODER = 0x0028AAAA; |
sahilmgandhi | 18:6a4db94011d3 | 417 | /* Configure PIx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 418 | GPIOI->OSPEEDR = 0x0028AAAA; |
sahilmgandhi | 18:6a4db94011d3 | 419 | /* Configure PIx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 420 | GPIOI->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 421 | /* No pull-up, pull-down for PIx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 422 | GPIOI->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 423 | |
sahilmgandhi | 18:6a4db94011d3 | 424 | /*-- FMC Configuration -------------------------------------------------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 425 | /* Enable the FMC interface clock */ |
sahilmgandhi | 18:6a4db94011d3 | 426 | RCC->AHB3ENR |= 0x00000001; |
sahilmgandhi | 18:6a4db94011d3 | 427 | /* Delay after an RCC peripheral clock enabling */ |
sahilmgandhi | 18:6a4db94011d3 | 428 | tmp = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FMCEN); |
sahilmgandhi | 18:6a4db94011d3 | 429 | |
sahilmgandhi | 18:6a4db94011d3 | 430 | FMC_Bank5_6->SDCR[0] = 0x000019E4; |
sahilmgandhi | 18:6a4db94011d3 | 431 | FMC_Bank5_6->SDTR[0] = 0x01115351; |
sahilmgandhi | 18:6a4db94011d3 | 432 | |
sahilmgandhi | 18:6a4db94011d3 | 433 | /* SDRAM initialization sequence */ |
sahilmgandhi | 18:6a4db94011d3 | 434 | /* Clock enable command */ |
sahilmgandhi | 18:6a4db94011d3 | 435 | FMC_Bank5_6->SDCMR = 0x00000011; |
sahilmgandhi | 18:6a4db94011d3 | 436 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 437 | while((tmpreg != 0) && (timeout-- > 0)) |
sahilmgandhi | 18:6a4db94011d3 | 438 | { |
sahilmgandhi | 18:6a4db94011d3 | 439 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 440 | } |
sahilmgandhi | 18:6a4db94011d3 | 441 | |
sahilmgandhi | 18:6a4db94011d3 | 442 | /* Delay */ |
sahilmgandhi | 18:6a4db94011d3 | 443 | for (index = 0; index<1000; index++); |
sahilmgandhi | 18:6a4db94011d3 | 444 | |
sahilmgandhi | 18:6a4db94011d3 | 445 | /* PALL command */ |
sahilmgandhi | 18:6a4db94011d3 | 446 | FMC_Bank5_6->SDCMR = 0x00000012; |
sahilmgandhi | 18:6a4db94011d3 | 447 | timeout = 0xFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 448 | while((tmpreg != 0) && (timeout-- > 0)) |
sahilmgandhi | 18:6a4db94011d3 | 449 | { |
sahilmgandhi | 18:6a4db94011d3 | 450 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 451 | } |
sahilmgandhi | 18:6a4db94011d3 | 452 | |
sahilmgandhi | 18:6a4db94011d3 | 453 | /* Auto refresh command */ |
sahilmgandhi | 18:6a4db94011d3 | 454 | FMC_Bank5_6->SDCMR = 0x00000073; |
sahilmgandhi | 18:6a4db94011d3 | 455 | timeout = 0xFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 456 | while((tmpreg != 0) && (timeout-- > 0)) |
sahilmgandhi | 18:6a4db94011d3 | 457 | { |
sahilmgandhi | 18:6a4db94011d3 | 458 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 459 | } |
sahilmgandhi | 18:6a4db94011d3 | 460 | |
sahilmgandhi | 18:6a4db94011d3 | 461 | /* MRD register program */ |
sahilmgandhi | 18:6a4db94011d3 | 462 | FMC_Bank5_6->SDCMR = 0x00046014; |
sahilmgandhi | 18:6a4db94011d3 | 463 | timeout = 0xFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 464 | while((tmpreg != 0) && (timeout-- > 0)) |
sahilmgandhi | 18:6a4db94011d3 | 465 | { |
sahilmgandhi | 18:6a4db94011d3 | 466 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 467 | } |
sahilmgandhi | 18:6a4db94011d3 | 468 | |
sahilmgandhi | 18:6a4db94011d3 | 469 | /* Set refresh count */ |
sahilmgandhi | 18:6a4db94011d3 | 470 | tmpreg = FMC_Bank5_6->SDRTR; |
sahilmgandhi | 18:6a4db94011d3 | 471 | FMC_Bank5_6->SDRTR = (tmpreg | (0x0000027C<<1)); |
sahilmgandhi | 18:6a4db94011d3 | 472 | |
sahilmgandhi | 18:6a4db94011d3 | 473 | /* Disable write protection */ |
sahilmgandhi | 18:6a4db94011d3 | 474 | tmpreg = FMC_Bank5_6->SDCR[0]; |
sahilmgandhi | 18:6a4db94011d3 | 475 | FMC_Bank5_6->SDCR[0] = (tmpreg & 0xFFFFFDFF); |
sahilmgandhi | 18:6a4db94011d3 | 476 | |
sahilmgandhi | 18:6a4db94011d3 | 477 | #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) |
sahilmgandhi | 18:6a4db94011d3 | 478 | /* Configure and enable Bank1_SRAM2 */ |
sahilmgandhi | 18:6a4db94011d3 | 479 | FMC_Bank1->BTCR[2] = 0x00001011; |
sahilmgandhi | 18:6a4db94011d3 | 480 | FMC_Bank1->BTCR[3] = 0x00000201; |
sahilmgandhi | 18:6a4db94011d3 | 481 | FMC_Bank1E->BWTR[2] = 0x0fffffff; |
sahilmgandhi | 18:6a4db94011d3 | 482 | #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */ |
sahilmgandhi | 18:6a4db94011d3 | 483 | #if defined(STM32F469xx) || defined(STM32F479xx) |
sahilmgandhi | 18:6a4db94011d3 | 484 | /* Configure and enable Bank1_SRAM2 */ |
sahilmgandhi | 18:6a4db94011d3 | 485 | FMC_Bank1->BTCR[2] = 0x00001091; |
sahilmgandhi | 18:6a4db94011d3 | 486 | FMC_Bank1->BTCR[3] = 0x00110212; |
sahilmgandhi | 18:6a4db94011d3 | 487 | FMC_Bank1E->BWTR[2] = 0x0fffffff; |
sahilmgandhi | 18:6a4db94011d3 | 488 | #endif /* STM32F469xx || STM32F479xx */ |
sahilmgandhi | 18:6a4db94011d3 | 489 | |
sahilmgandhi | 18:6a4db94011d3 | 490 | (void)(tmp); |
sahilmgandhi | 18:6a4db94011d3 | 491 | } |
sahilmgandhi | 18:6a4db94011d3 | 492 | #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F469xx || STM32F479xx */ |
sahilmgandhi | 18:6a4db94011d3 | 493 | #elif defined (DATA_IN_ExtSRAM) || defined (DATA_IN_ExtSDRAM) |
sahilmgandhi | 18:6a4db94011d3 | 494 | /** |
sahilmgandhi | 18:6a4db94011d3 | 495 | * @brief Setup the external memory controller. |
sahilmgandhi | 18:6a4db94011d3 | 496 | * Called in startup_stm32f4xx.s before jump to main. |
sahilmgandhi | 18:6a4db94011d3 | 497 | * This function configures the external memories (SRAM/SDRAM) |
sahilmgandhi | 18:6a4db94011d3 | 498 | * This SRAM/SDRAM will be used as program data memory (including heap and stack). |
sahilmgandhi | 18:6a4db94011d3 | 499 | * @param None |
sahilmgandhi | 18:6a4db94011d3 | 500 | * @retval None |
sahilmgandhi | 18:6a4db94011d3 | 501 | */ |
sahilmgandhi | 18:6a4db94011d3 | 502 | void SystemInit_ExtMemCtl(void) |
sahilmgandhi | 18:6a4db94011d3 | 503 | { |
sahilmgandhi | 18:6a4db94011d3 | 504 | __IO uint32_t tmp = 0x00; |
sahilmgandhi | 18:6a4db94011d3 | 505 | #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx)\ |
sahilmgandhi | 18:6a4db94011d3 | 506 | || defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx) |
sahilmgandhi | 18:6a4db94011d3 | 507 | #if defined (DATA_IN_ExtSDRAM) |
sahilmgandhi | 18:6a4db94011d3 | 508 | register uint32_t tmpreg = 0, timeout = 0xFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 509 | register __IO uint32_t index; |
sahilmgandhi | 18:6a4db94011d3 | 510 | |
sahilmgandhi | 18:6a4db94011d3 | 511 | #if defined(STM32F446xx) |
sahilmgandhi | 18:6a4db94011d3 | 512 | /* Enable GPIOA, GPIOC, GPIOD, GPIOE, GPIOF, GPIOG interface |
sahilmgandhi | 18:6a4db94011d3 | 513 | clock */ |
sahilmgandhi | 18:6a4db94011d3 | 514 | RCC->AHB1ENR |= 0x0000007D; |
sahilmgandhi | 18:6a4db94011d3 | 515 | #else |
sahilmgandhi | 18:6a4db94011d3 | 516 | /* Enable GPIOC, GPIOD, GPIOE, GPIOF, GPIOG, GPIOH and GPIOI interface |
sahilmgandhi | 18:6a4db94011d3 | 517 | clock */ |
sahilmgandhi | 18:6a4db94011d3 | 518 | RCC->AHB1ENR |= 0x000001F8; |
sahilmgandhi | 18:6a4db94011d3 | 519 | #endif /* STM32F446xx */ |
sahilmgandhi | 18:6a4db94011d3 | 520 | /* Delay after an RCC peripheral clock enabling */ |
sahilmgandhi | 18:6a4db94011d3 | 521 | tmp = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOCEN); |
sahilmgandhi | 18:6a4db94011d3 | 522 | |
sahilmgandhi | 18:6a4db94011d3 | 523 | #if defined(STM32F446xx) |
sahilmgandhi | 18:6a4db94011d3 | 524 | /* Connect PAx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 525 | GPIOA->AFR[0] |= 0xC0000000; |
sahilmgandhi | 18:6a4db94011d3 | 526 | GPIOA->AFR[1] |= 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 527 | /* Configure PDx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 528 | GPIOA->MODER |= 0x00008000; |
sahilmgandhi | 18:6a4db94011d3 | 529 | /* Configure PDx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 530 | GPIOA->OSPEEDR |= 0x00008000; |
sahilmgandhi | 18:6a4db94011d3 | 531 | /* Configure PDx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 532 | GPIOA->OTYPER |= 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 533 | /* No pull-up, pull-down for PDx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 534 | GPIOA->PUPDR |= 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 535 | |
sahilmgandhi | 18:6a4db94011d3 | 536 | /* Connect PCx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 537 | GPIOC->AFR[0] |= 0x00CC0000; |
sahilmgandhi | 18:6a4db94011d3 | 538 | GPIOC->AFR[1] |= 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 539 | /* Configure PDx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 540 | GPIOC->MODER |= 0x00000A00; |
sahilmgandhi | 18:6a4db94011d3 | 541 | /* Configure PDx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 542 | GPIOC->OSPEEDR |= 0x00000A00; |
sahilmgandhi | 18:6a4db94011d3 | 543 | /* Configure PDx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 544 | GPIOC->OTYPER |= 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 545 | /* No pull-up, pull-down for PDx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 546 | GPIOC->PUPDR |= 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 547 | #endif /* STM32F446xx */ |
sahilmgandhi | 18:6a4db94011d3 | 548 | |
sahilmgandhi | 18:6a4db94011d3 | 549 | /* Connect PDx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 550 | GPIOD->AFR[0] = 0x000000CC; |
sahilmgandhi | 18:6a4db94011d3 | 551 | GPIOD->AFR[1] = 0xCC000CCC; |
sahilmgandhi | 18:6a4db94011d3 | 552 | /* Configure PDx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 553 | GPIOD->MODER = 0xA02A000A; |
sahilmgandhi | 18:6a4db94011d3 | 554 | /* Configure PDx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 555 | GPIOD->OSPEEDR = 0xA02A000A; |
sahilmgandhi | 18:6a4db94011d3 | 556 | /* Configure PDx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 557 | GPIOD->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 558 | /* No pull-up, pull-down for PDx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 559 | GPIOD->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 560 | |
sahilmgandhi | 18:6a4db94011d3 | 561 | /* Connect PEx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 562 | GPIOE->AFR[0] = 0xC00000CC; |
sahilmgandhi | 18:6a4db94011d3 | 563 | GPIOE->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 564 | /* Configure PEx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 565 | GPIOE->MODER = 0xAAAA800A; |
sahilmgandhi | 18:6a4db94011d3 | 566 | /* Configure PEx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 567 | GPIOE->OSPEEDR = 0xAAAA800A; |
sahilmgandhi | 18:6a4db94011d3 | 568 | /* Configure PEx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 569 | GPIOE->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 570 | /* No pull-up, pull-down for PEx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 571 | GPIOE->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 572 | |
sahilmgandhi | 18:6a4db94011d3 | 573 | /* Connect PFx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 574 | GPIOF->AFR[0] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 575 | GPIOF->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 576 | /* Configure PFx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 577 | GPIOF->MODER = 0xAA800AAA; |
sahilmgandhi | 18:6a4db94011d3 | 578 | /* Configure PFx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 579 | GPIOF->OSPEEDR = 0xAA800AAA; |
sahilmgandhi | 18:6a4db94011d3 | 580 | /* Configure PFx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 581 | GPIOF->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 582 | /* No pull-up, pull-down for PFx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 583 | GPIOF->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 584 | |
sahilmgandhi | 18:6a4db94011d3 | 585 | /* Connect PGx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 586 | GPIOG->AFR[0] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 587 | GPIOG->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 588 | /* Configure PGx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 589 | GPIOG->MODER = 0xAAAAAAAA; |
sahilmgandhi | 18:6a4db94011d3 | 590 | /* Configure PGx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 591 | GPIOG->OSPEEDR = 0xAAAAAAAA; |
sahilmgandhi | 18:6a4db94011d3 | 592 | /* Configure PGx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 593 | GPIOG->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 594 | /* No pull-up, pull-down for PGx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 595 | GPIOG->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 596 | |
sahilmgandhi | 18:6a4db94011d3 | 597 | #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx)\ |
sahilmgandhi | 18:6a4db94011d3 | 598 | || defined(STM32F469xx) || defined(STM32F479xx) |
sahilmgandhi | 18:6a4db94011d3 | 599 | /* Connect PHx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 600 | GPIOH->AFR[0] = 0x00C0CC00; |
sahilmgandhi | 18:6a4db94011d3 | 601 | GPIOH->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 602 | /* Configure PHx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 603 | GPIOH->MODER = 0xAAAA08A0; |
sahilmgandhi | 18:6a4db94011d3 | 604 | /* Configure PHx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 605 | GPIOH->OSPEEDR = 0xAAAA08A0; |
sahilmgandhi | 18:6a4db94011d3 | 606 | /* Configure PHx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 607 | GPIOH->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 608 | /* No pull-up, pull-down for PHx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 609 | GPIOH->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 610 | |
sahilmgandhi | 18:6a4db94011d3 | 611 | /* Connect PIx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 612 | GPIOI->AFR[0] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 613 | GPIOI->AFR[1] = 0x00000CC0; |
sahilmgandhi | 18:6a4db94011d3 | 614 | /* Configure PIx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 615 | GPIOI->MODER = 0x0028AAAA; |
sahilmgandhi | 18:6a4db94011d3 | 616 | /* Configure PIx pins speed to 50 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 617 | GPIOI->OSPEEDR = 0x0028AAAA; |
sahilmgandhi | 18:6a4db94011d3 | 618 | /* Configure PIx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 619 | GPIOI->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 620 | /* No pull-up, pull-down for PIx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 621 | GPIOI->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 622 | #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F469xx || STM32F479xx */ |
sahilmgandhi | 18:6a4db94011d3 | 623 | |
sahilmgandhi | 18:6a4db94011d3 | 624 | /*-- FMC Configuration -------------------------------------------------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 625 | /* Enable the FMC interface clock */ |
sahilmgandhi | 18:6a4db94011d3 | 626 | RCC->AHB3ENR |= 0x00000001; |
sahilmgandhi | 18:6a4db94011d3 | 627 | /* Delay after an RCC peripheral clock enabling */ |
sahilmgandhi | 18:6a4db94011d3 | 628 | tmp = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FMCEN); |
sahilmgandhi | 18:6a4db94011d3 | 629 | |
sahilmgandhi | 18:6a4db94011d3 | 630 | /* Configure and enable SDRAM bank1 */ |
sahilmgandhi | 18:6a4db94011d3 | 631 | #if defined(STM32F446xx) |
sahilmgandhi | 18:6a4db94011d3 | 632 | FMC_Bank5_6->SDCR[0] = 0x00001954; |
sahilmgandhi | 18:6a4db94011d3 | 633 | #else |
sahilmgandhi | 18:6a4db94011d3 | 634 | FMC_Bank5_6->SDCR[0] = 0x000019E4; |
sahilmgandhi | 18:6a4db94011d3 | 635 | #endif /* STM32F446xx */ |
sahilmgandhi | 18:6a4db94011d3 | 636 | FMC_Bank5_6->SDTR[0] = 0x01115351; |
sahilmgandhi | 18:6a4db94011d3 | 637 | |
sahilmgandhi | 18:6a4db94011d3 | 638 | /* SDRAM initialization sequence */ |
sahilmgandhi | 18:6a4db94011d3 | 639 | /* Clock enable command */ |
sahilmgandhi | 18:6a4db94011d3 | 640 | FMC_Bank5_6->SDCMR = 0x00000011; |
sahilmgandhi | 18:6a4db94011d3 | 641 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 642 | while((tmpreg != 0) && (timeout-- > 0)) |
sahilmgandhi | 18:6a4db94011d3 | 643 | { |
sahilmgandhi | 18:6a4db94011d3 | 644 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 645 | } |
sahilmgandhi | 18:6a4db94011d3 | 646 | |
sahilmgandhi | 18:6a4db94011d3 | 647 | /* Delay */ |
sahilmgandhi | 18:6a4db94011d3 | 648 | for (index = 0; index<1000; index++); |
sahilmgandhi | 18:6a4db94011d3 | 649 | |
sahilmgandhi | 18:6a4db94011d3 | 650 | /* PALL command */ |
sahilmgandhi | 18:6a4db94011d3 | 651 | FMC_Bank5_6->SDCMR = 0x00000012; |
sahilmgandhi | 18:6a4db94011d3 | 652 | timeout = 0xFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 653 | while((tmpreg != 0) && (timeout-- > 0)) |
sahilmgandhi | 18:6a4db94011d3 | 654 | { |
sahilmgandhi | 18:6a4db94011d3 | 655 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 656 | } |
sahilmgandhi | 18:6a4db94011d3 | 657 | |
sahilmgandhi | 18:6a4db94011d3 | 658 | /* Auto refresh command */ |
sahilmgandhi | 18:6a4db94011d3 | 659 | #if defined(STM32F446xx) |
sahilmgandhi | 18:6a4db94011d3 | 660 | FMC_Bank5_6->SDCMR = 0x000000F3; |
sahilmgandhi | 18:6a4db94011d3 | 661 | #else |
sahilmgandhi | 18:6a4db94011d3 | 662 | FMC_Bank5_6->SDCMR = 0x00000073; |
sahilmgandhi | 18:6a4db94011d3 | 663 | #endif /* STM32F446xx */ |
sahilmgandhi | 18:6a4db94011d3 | 664 | timeout = 0xFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 665 | while((tmpreg != 0) && (timeout-- > 0)) |
sahilmgandhi | 18:6a4db94011d3 | 666 | { |
sahilmgandhi | 18:6a4db94011d3 | 667 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 668 | } |
sahilmgandhi | 18:6a4db94011d3 | 669 | |
sahilmgandhi | 18:6a4db94011d3 | 670 | /* MRD register program */ |
sahilmgandhi | 18:6a4db94011d3 | 671 | #if defined(STM32F446xx) |
sahilmgandhi | 18:6a4db94011d3 | 672 | FMC_Bank5_6->SDCMR = 0x00044014; |
sahilmgandhi | 18:6a4db94011d3 | 673 | #else |
sahilmgandhi | 18:6a4db94011d3 | 674 | FMC_Bank5_6->SDCMR = 0x00046014; |
sahilmgandhi | 18:6a4db94011d3 | 675 | #endif /* STM32F446xx */ |
sahilmgandhi | 18:6a4db94011d3 | 676 | timeout = 0xFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 677 | while((tmpreg != 0) && (timeout-- > 0)) |
sahilmgandhi | 18:6a4db94011d3 | 678 | { |
sahilmgandhi | 18:6a4db94011d3 | 679 | tmpreg = FMC_Bank5_6->SDSR & 0x00000020; |
sahilmgandhi | 18:6a4db94011d3 | 680 | } |
sahilmgandhi | 18:6a4db94011d3 | 681 | |
sahilmgandhi | 18:6a4db94011d3 | 682 | /* Set refresh count */ |
sahilmgandhi | 18:6a4db94011d3 | 683 | tmpreg = FMC_Bank5_6->SDRTR; |
sahilmgandhi | 18:6a4db94011d3 | 684 | #if defined(STM32F446xx) |
sahilmgandhi | 18:6a4db94011d3 | 685 | FMC_Bank5_6->SDRTR = (tmpreg | (0x0000050C<<1)); |
sahilmgandhi | 18:6a4db94011d3 | 686 | #else |
sahilmgandhi | 18:6a4db94011d3 | 687 | FMC_Bank5_6->SDRTR = (tmpreg | (0x0000027C<<1)); |
sahilmgandhi | 18:6a4db94011d3 | 688 | #endif /* STM32F446xx */ |
sahilmgandhi | 18:6a4db94011d3 | 689 | |
sahilmgandhi | 18:6a4db94011d3 | 690 | /* Disable write protection */ |
sahilmgandhi | 18:6a4db94011d3 | 691 | tmpreg = FMC_Bank5_6->SDCR[0]; |
sahilmgandhi | 18:6a4db94011d3 | 692 | FMC_Bank5_6->SDCR[0] = (tmpreg & 0xFFFFFDFF); |
sahilmgandhi | 18:6a4db94011d3 | 693 | #endif /* DATA_IN_ExtSDRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 694 | #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx || STM32F479xx */ |
sahilmgandhi | 18:6a4db94011d3 | 695 | |
sahilmgandhi | 18:6a4db94011d3 | 696 | #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)\ |
sahilmgandhi | 18:6a4db94011d3 | 697 | || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx)\ |
sahilmgandhi | 18:6a4db94011d3 | 698 | || defined(STM32F469xx) || defined(STM32F479xx) || defined(STM32F412Zx) || defined(STM32F412Vx) |
sahilmgandhi | 18:6a4db94011d3 | 699 | |
sahilmgandhi | 18:6a4db94011d3 | 700 | #if defined(DATA_IN_ExtSRAM) |
sahilmgandhi | 18:6a4db94011d3 | 701 | /*-- GPIOs Configuration -----------------------------------------------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 702 | /* Enable GPIOD, GPIOE, GPIOF and GPIOG interface clock */ |
sahilmgandhi | 18:6a4db94011d3 | 703 | RCC->AHB1ENR |= 0x00000078; |
sahilmgandhi | 18:6a4db94011d3 | 704 | /* Delay after an RCC peripheral clock enabling */ |
sahilmgandhi | 18:6a4db94011d3 | 705 | tmp = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIODEN); |
sahilmgandhi | 18:6a4db94011d3 | 706 | |
sahilmgandhi | 18:6a4db94011d3 | 707 | /* Connect PDx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 708 | GPIOD->AFR[0] = 0x00CCC0CC; |
sahilmgandhi | 18:6a4db94011d3 | 709 | GPIOD->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 710 | /* Configure PDx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 711 | GPIOD->MODER = 0xAAAA0A8A; |
sahilmgandhi | 18:6a4db94011d3 | 712 | /* Configure PDx pins speed to 100 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 713 | GPIOD->OSPEEDR = 0xFFFF0FCF; |
sahilmgandhi | 18:6a4db94011d3 | 714 | /* Configure PDx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 715 | GPIOD->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 716 | /* No pull-up, pull-down for PDx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 717 | GPIOD->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 718 | |
sahilmgandhi | 18:6a4db94011d3 | 719 | /* Connect PEx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 720 | GPIOE->AFR[0] = 0xC00CC0CC; |
sahilmgandhi | 18:6a4db94011d3 | 721 | GPIOE->AFR[1] = 0xCCCCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 722 | /* Configure PEx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 723 | GPIOE->MODER = 0xAAAA828A; |
sahilmgandhi | 18:6a4db94011d3 | 724 | /* Configure PEx pins speed to 100 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 725 | GPIOE->OSPEEDR = 0xFFFFC3CF; |
sahilmgandhi | 18:6a4db94011d3 | 726 | /* Configure PEx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 727 | GPIOE->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 728 | /* No pull-up, pull-down for PEx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 729 | GPIOE->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 730 | |
sahilmgandhi | 18:6a4db94011d3 | 731 | /* Connect PFx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 732 | GPIOF->AFR[0] = 0x00CCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 733 | GPIOF->AFR[1] = 0xCCCC0000; |
sahilmgandhi | 18:6a4db94011d3 | 734 | /* Configure PFx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 735 | GPIOF->MODER = 0xAA000AAA; |
sahilmgandhi | 18:6a4db94011d3 | 736 | /* Configure PFx pins speed to 100 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 737 | GPIOF->OSPEEDR = 0xFF000FFF; |
sahilmgandhi | 18:6a4db94011d3 | 738 | /* Configure PFx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 739 | GPIOF->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 740 | /* No pull-up, pull-down for PFx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 741 | GPIOF->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 742 | |
sahilmgandhi | 18:6a4db94011d3 | 743 | /* Connect PGx pins to FMC Alternate function */ |
sahilmgandhi | 18:6a4db94011d3 | 744 | GPIOG->AFR[0] = 0x00CCCCCC; |
sahilmgandhi | 18:6a4db94011d3 | 745 | GPIOG->AFR[1] = 0x000000C0; |
sahilmgandhi | 18:6a4db94011d3 | 746 | /* Configure PGx pins in Alternate function mode */ |
sahilmgandhi | 18:6a4db94011d3 | 747 | GPIOG->MODER = 0x00085AAA; |
sahilmgandhi | 18:6a4db94011d3 | 748 | /* Configure PGx pins speed to 100 MHz */ |
sahilmgandhi | 18:6a4db94011d3 | 749 | GPIOG->OSPEEDR = 0x000CAFFF; |
sahilmgandhi | 18:6a4db94011d3 | 750 | /* Configure PGx pins Output type to push-pull */ |
sahilmgandhi | 18:6a4db94011d3 | 751 | GPIOG->OTYPER = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 752 | /* No pull-up, pull-down for PGx pins */ |
sahilmgandhi | 18:6a4db94011d3 | 753 | GPIOG->PUPDR = 0x00000000; |
sahilmgandhi | 18:6a4db94011d3 | 754 | |
sahilmgandhi | 18:6a4db94011d3 | 755 | /*-- FMC/FSMC Configuration --------------------------------------------------*/ |
sahilmgandhi | 18:6a4db94011d3 | 756 | /* Enable the FMC/FSMC interface clock */ |
sahilmgandhi | 18:6a4db94011d3 | 757 | RCC->AHB3ENR |= 0x00000001; |
sahilmgandhi | 18:6a4db94011d3 | 758 | |
sahilmgandhi | 18:6a4db94011d3 | 759 | #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) |
sahilmgandhi | 18:6a4db94011d3 | 760 | /* Delay after an RCC peripheral clock enabling */ |
sahilmgandhi | 18:6a4db94011d3 | 761 | tmp = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FMCEN); |
sahilmgandhi | 18:6a4db94011d3 | 762 | /* Configure and enable Bank1_SRAM2 */ |
sahilmgandhi | 18:6a4db94011d3 | 763 | FMC_Bank1->BTCR[2] = 0x00001011; |
sahilmgandhi | 18:6a4db94011d3 | 764 | FMC_Bank1->BTCR[3] = 0x00000201; |
sahilmgandhi | 18:6a4db94011d3 | 765 | FMC_Bank1E->BWTR[2] = 0x0fffffff; |
sahilmgandhi | 18:6a4db94011d3 | 766 | #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */ |
sahilmgandhi | 18:6a4db94011d3 | 767 | #if defined(STM32F469xx) || defined(STM32F479xx) |
sahilmgandhi | 18:6a4db94011d3 | 768 | /* Delay after an RCC peripheral clock enabling */ |
sahilmgandhi | 18:6a4db94011d3 | 769 | tmp = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FMCEN); |
sahilmgandhi | 18:6a4db94011d3 | 770 | /* Configure and enable Bank1_SRAM2 */ |
sahilmgandhi | 18:6a4db94011d3 | 771 | FMC_Bank1->BTCR[2] = 0x00001091; |
sahilmgandhi | 18:6a4db94011d3 | 772 | FMC_Bank1->BTCR[3] = 0x00110212; |
sahilmgandhi | 18:6a4db94011d3 | 773 | FMC_Bank1E->BWTR[2] = 0x0fffffff; |
sahilmgandhi | 18:6a4db94011d3 | 774 | #endif /* STM32F469xx || STM32F479xx */ |
sahilmgandhi | 18:6a4db94011d3 | 775 | #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx)|| defined(STM32F417xx)\ |
sahilmgandhi | 18:6a4db94011d3 | 776 | || defined(STM32F412Zx) || defined(STM32F412Vx) |
sahilmgandhi | 18:6a4db94011d3 | 777 | /* Delay after an RCC peripheral clock enabling */ |
sahilmgandhi | 18:6a4db94011d3 | 778 | tmp = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FSMCEN); |
sahilmgandhi | 18:6a4db94011d3 | 779 | /* Configure and enable Bank1_SRAM2 */ |
sahilmgandhi | 18:6a4db94011d3 | 780 | FSMC_Bank1->BTCR[2] = 0x00001011; |
sahilmgandhi | 18:6a4db94011d3 | 781 | FSMC_Bank1->BTCR[3] = 0x00000201; |
sahilmgandhi | 18:6a4db94011d3 | 782 | FSMC_Bank1E->BWTR[2] = 0x0FFFFFFF; |
sahilmgandhi | 18:6a4db94011d3 | 783 | #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F412Zx || STM32F412Vx */ |
sahilmgandhi | 18:6a4db94011d3 | 784 | |
sahilmgandhi | 18:6a4db94011d3 | 785 | #endif /* DATA_IN_ExtSRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 786 | #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx ||\ |
sahilmgandhi | 18:6a4db94011d3 | 787 | STM32F429xx || STM32F439xx || STM32F469xx || STM32F479xx || STM32F412Zx || STM32F412Vx */ |
sahilmgandhi | 18:6a4db94011d3 | 788 | (void)(tmp); |
sahilmgandhi | 18:6a4db94011d3 | 789 | } |
sahilmgandhi | 18:6a4db94011d3 | 790 | #endif /* DATA_IN_ExtSRAM && DATA_IN_ExtSDRAM */ |
sahilmgandhi | 18:6a4db94011d3 | 791 | |
sahilmgandhi | 18:6a4db94011d3 | 792 | /** |
sahilmgandhi | 18:6a4db94011d3 | 793 | * @brief Configures the System clock source, PLL Multiplier and Divider factors, |
sahilmgandhi | 18:6a4db94011d3 | 794 | * AHB/APBx prescalers and Flash settings |
sahilmgandhi | 18:6a4db94011d3 | 795 | * @note This function should be called only once the RCC clock configuration |
sahilmgandhi | 18:6a4db94011d3 | 796 | * is reset to the default reset state (done in SystemInit() function). |
sahilmgandhi | 18:6a4db94011d3 | 797 | * @param None |
sahilmgandhi | 18:6a4db94011d3 | 798 | * @retval None |
sahilmgandhi | 18:6a4db94011d3 | 799 | */ |
sahilmgandhi | 18:6a4db94011d3 | 800 | void SetSysClock(void) |
sahilmgandhi | 18:6a4db94011d3 | 801 | { |
sahilmgandhi | 18:6a4db94011d3 | 802 | /* 1- Try to start with HSE and external clock */ |
sahilmgandhi | 18:6a4db94011d3 | 803 | #if USE_PLL_HSE_EXTC != 0 |
sahilmgandhi | 18:6a4db94011d3 | 804 | if (SetSysClock_PLL_HSE(1) == 0) |
sahilmgandhi | 18:6a4db94011d3 | 805 | #endif |
sahilmgandhi | 18:6a4db94011d3 | 806 | { |
sahilmgandhi | 18:6a4db94011d3 | 807 | /* 2- If fail try to start with HSE and external xtal */ |
sahilmgandhi | 18:6a4db94011d3 | 808 | #if USE_PLL_HSE_XTAL != 0 |
sahilmgandhi | 18:6a4db94011d3 | 809 | if (SetSysClock_PLL_HSE(0) == 0) |
sahilmgandhi | 18:6a4db94011d3 | 810 | #endif |
sahilmgandhi | 18:6a4db94011d3 | 811 | { |
sahilmgandhi | 18:6a4db94011d3 | 812 | /* 3- If fail start with HSI clock */ |
sahilmgandhi | 18:6a4db94011d3 | 813 | if (SetSysClock_PLL_HSI() == 0) |
sahilmgandhi | 18:6a4db94011d3 | 814 | { |
sahilmgandhi | 18:6a4db94011d3 | 815 | while(1) |
sahilmgandhi | 18:6a4db94011d3 | 816 | { |
sahilmgandhi | 18:6a4db94011d3 | 817 | // [TODO] Put something here to tell the user that a problem occured... |
sahilmgandhi | 18:6a4db94011d3 | 818 | } |
sahilmgandhi | 18:6a4db94011d3 | 819 | } |
sahilmgandhi | 18:6a4db94011d3 | 820 | } |
sahilmgandhi | 18:6a4db94011d3 | 821 | } |
sahilmgandhi | 18:6a4db94011d3 | 822 | |
sahilmgandhi | 18:6a4db94011d3 | 823 | /* Output clock on MCO2 pin(PC9) for debugging purpose */ |
sahilmgandhi | 18:6a4db94011d3 | 824 | //HAL_RCC_MCOConfig(RCC_MCO2, RCC_MCO2SOURCE_SYSCLK, RCC_MCODIV_4); // 100 MHz / 4 = 25 MHz |
sahilmgandhi | 18:6a4db94011d3 | 825 | } |
sahilmgandhi | 18:6a4db94011d3 | 826 | |
sahilmgandhi | 18:6a4db94011d3 | 827 | #if (USE_PLL_HSE_XTAL != 0) || (USE_PLL_HSE_EXTC != 0) |
sahilmgandhi | 18:6a4db94011d3 | 828 | /******************************************************************************/ |
sahilmgandhi | 18:6a4db94011d3 | 829 | /* PLL (clocked by HSE) used as System clock source */ |
sahilmgandhi | 18:6a4db94011d3 | 830 | /******************************************************************************/ |
sahilmgandhi | 18:6a4db94011d3 | 831 | uint8_t SetSysClock_PLL_HSE(uint8_t bypass) |
sahilmgandhi | 18:6a4db94011d3 | 832 | { |
sahilmgandhi | 18:6a4db94011d3 | 833 | RCC_ClkInitTypeDef RCC_ClkInitStruct; |
sahilmgandhi | 18:6a4db94011d3 | 834 | RCC_OscInitTypeDef RCC_OscInitStruct; |
sahilmgandhi | 18:6a4db94011d3 | 835 | |
sahilmgandhi | 18:6a4db94011d3 | 836 | /* The voltage scaling allows optimizing the power consumption when the device is |
sahilmgandhi | 18:6a4db94011d3 | 837 | clocked below the maximum system frequency, to update the voltage scaling value |
sahilmgandhi | 18:6a4db94011d3 | 838 | regarding system frequency refer to product datasheet. */ |
sahilmgandhi | 18:6a4db94011d3 | 839 | __PWR_CLK_ENABLE(); |
sahilmgandhi | 18:6a4db94011d3 | 840 | __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE2); |
sahilmgandhi | 18:6a4db94011d3 | 841 | |
sahilmgandhi | 18:6a4db94011d3 | 842 | /* Enable HSE oscillator and activate PLL with HSE as source */ |
sahilmgandhi | 18:6a4db94011d3 | 843 | RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE; |
sahilmgandhi | 18:6a4db94011d3 | 844 | if (bypass == 0) |
sahilmgandhi | 18:6a4db94011d3 | 845 | { |
sahilmgandhi | 18:6a4db94011d3 | 846 | RCC_OscInitStruct.HSEState = RCC_HSE_ON; /* External 8 MHz xtal on OSC_IN/OSC_OUT */ |
sahilmgandhi | 18:6a4db94011d3 | 847 | } |
sahilmgandhi | 18:6a4db94011d3 | 848 | else |
sahilmgandhi | 18:6a4db94011d3 | 849 | { |
sahilmgandhi | 18:6a4db94011d3 | 850 | RCC_OscInitStruct.HSEState = RCC_HSE_BYPASS; /* External 8 MHz clock on OSC_IN */ |
sahilmgandhi | 18:6a4db94011d3 | 851 | } |
sahilmgandhi | 18:6a4db94011d3 | 852 | RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON; |
sahilmgandhi | 18:6a4db94011d3 | 853 | RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE; |
sahilmgandhi | 18:6a4db94011d3 | 854 | //RCC_OscInitStruct.PLL.PLLM = 8; // VCO input clock = 1 MHz (8 MHz / 8) |
sahilmgandhi | 18:6a4db94011d3 | 855 | //RCC_OscInitStruct.PLL.PLLN = 384; // VCO output clock = 384 MHz (1 MHz * 384) |
sahilmgandhi | 18:6a4db94011d3 | 856 | //RCC_OscInitStruct.PLL.PLLM = 4; // VCO input clock = 2 MHz (8 MHz / 4) |
sahilmgandhi | 18:6a4db94011d3 | 857 | //RCC_OscInitStruct.PLL.PLLN = 192; // VCO output clock = 384 MHz (2 MHz * 192) |
sahilmgandhi | 18:6a4db94011d3 | 858 | |
sahilmgandhi | 18:6a4db94011d3 | 859 | RCC_OscInitStruct.PLL.PLLM = 25; // VCO input clock = 2 MHz (8 MHz / 4) |
sahilmgandhi | 18:6a4db94011d3 | 860 | RCC_OscInitStruct.PLL.PLLN = 384; // VCO output clock = 384 MHz (2 MHz * 192) |
sahilmgandhi | 18:6a4db94011d3 | 861 | |
sahilmgandhi | 18:6a4db94011d3 | 862 | |
sahilmgandhi | 18:6a4db94011d3 | 863 | RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV4; // PLLCLK = 96 MHz (384 MHz / 4) |
sahilmgandhi | 18:6a4db94011d3 | 864 | RCC_OscInitStruct.PLL.PLLQ = 8; // USB clock = 48 MHz (384 MHz / 8) --> Good for USB |
sahilmgandhi | 18:6a4db94011d3 | 865 | if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK) |
sahilmgandhi | 18:6a4db94011d3 | 866 | { |
sahilmgandhi | 18:6a4db94011d3 | 867 | return 0; // FAIL |
sahilmgandhi | 18:6a4db94011d3 | 868 | } |
sahilmgandhi | 18:6a4db94011d3 | 869 | |
sahilmgandhi | 18:6a4db94011d3 | 870 | /* Select PLL as system clock source and configure the HCLK, PCLK1 and PCLK2 clocks dividers */ |
sahilmgandhi | 18:6a4db94011d3 | 871 | RCC_ClkInitStruct.ClockType = (RCC_CLOCKTYPE_SYSCLK | RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2); |
sahilmgandhi | 18:6a4db94011d3 | 872 | RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK; // 96 MHz |
sahilmgandhi | 18:6a4db94011d3 | 873 | RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1; // 96 MHz |
sahilmgandhi | 18:6a4db94011d3 | 874 | RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2; // 48 MHz |
sahilmgandhi | 18:6a4db94011d3 | 875 | RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1; // 96 MHz |
sahilmgandhi | 18:6a4db94011d3 | 876 | if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_3) != HAL_OK) |
sahilmgandhi | 18:6a4db94011d3 | 877 | { |
sahilmgandhi | 18:6a4db94011d3 | 878 | return 0; // FAIL |
sahilmgandhi | 18:6a4db94011d3 | 879 | } |
sahilmgandhi | 18:6a4db94011d3 | 880 | |
sahilmgandhi | 18:6a4db94011d3 | 881 | /* Output clock on MCO1 pin(PA8) for debugging purpose */ |
sahilmgandhi | 18:6a4db94011d3 | 882 | |
sahilmgandhi | 18:6a4db94011d3 | 883 | //if (bypass == 0) |
sahilmgandhi | 18:6a4db94011d3 | 884 | // HAL_RCC_MCOConfig(RCC_MCO1, RCC_MCO1SOURCE_HSE, RCC_MCODIV_2); // 4 MHz with xtal |
sahilmgandhi | 18:6a4db94011d3 | 885 | //else |
sahilmgandhi | 18:6a4db94011d3 | 886 | // HAL_RCC_MCOConfig(RCC_MCO1, RCC_MCO1SOURCE_HSE, RCC_MCODIV_1); // 8 MHz with external clock |
sahilmgandhi | 18:6a4db94011d3 | 887 | |
sahilmgandhi | 18:6a4db94011d3 | 888 | return 1; // OK |
sahilmgandhi | 18:6a4db94011d3 | 889 | } |
sahilmgandhi | 18:6a4db94011d3 | 890 | #endif |
sahilmgandhi | 18:6a4db94011d3 | 891 | |
sahilmgandhi | 18:6a4db94011d3 | 892 | /******************************************************************************/ |
sahilmgandhi | 18:6a4db94011d3 | 893 | /* PLL (clocked by HSI) used as System clock source */ |
sahilmgandhi | 18:6a4db94011d3 | 894 | /******************************************************************************/ |
sahilmgandhi | 18:6a4db94011d3 | 895 | uint8_t SetSysClock_PLL_HSI(void) |
sahilmgandhi | 18:6a4db94011d3 | 896 | { |
sahilmgandhi | 18:6a4db94011d3 | 897 | RCC_ClkInitTypeDef RCC_ClkInitStruct; |
sahilmgandhi | 18:6a4db94011d3 | 898 | RCC_OscInitTypeDef RCC_OscInitStruct; |
sahilmgandhi | 18:6a4db94011d3 | 899 | |
sahilmgandhi | 18:6a4db94011d3 | 900 | /* The voltage scaling allows optimizing the power consumption when the device is |
sahilmgandhi | 18:6a4db94011d3 | 901 | clocked below the maximum system frequency, to update the voltage scaling value |
sahilmgandhi | 18:6a4db94011d3 | 902 | regarding system frequency refer to product datasheet. */ |
sahilmgandhi | 18:6a4db94011d3 | 903 | __PWR_CLK_ENABLE(); |
sahilmgandhi | 18:6a4db94011d3 | 904 | __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE2); |
sahilmgandhi | 18:6a4db94011d3 | 905 | |
sahilmgandhi | 18:6a4db94011d3 | 906 | /* Enable HSI oscillator and activate PLL with HSI as source */ |
sahilmgandhi | 18:6a4db94011d3 | 907 | RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI | RCC_OSCILLATORTYPE_HSE; |
sahilmgandhi | 18:6a4db94011d3 | 908 | RCC_OscInitStruct.HSIState = RCC_HSI_ON; |
sahilmgandhi | 18:6a4db94011d3 | 909 | RCC_OscInitStruct.HSEState = RCC_HSE_OFF; |
sahilmgandhi | 18:6a4db94011d3 | 910 | RCC_OscInitStruct.HSICalibrationValue = 16; |
sahilmgandhi | 18:6a4db94011d3 | 911 | RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON; |
sahilmgandhi | 18:6a4db94011d3 | 912 | RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI; |
sahilmgandhi | 18:6a4db94011d3 | 913 | //RCC_OscInitStruct.PLL.PLLM = 16; // VCO input clock = 1 MHz (16 MHz / 16) |
sahilmgandhi | 18:6a4db94011d3 | 914 | //RCC_OscInitStruct.PLL.PLLN = 384; // VCO output clock = 384 MHz (1 MHz * 384) |
sahilmgandhi | 18:6a4db94011d3 | 915 | RCC_OscInitStruct.PLL.PLLM = 8; // VCO input clock = 2 MHz (16 MHz / 8) |
sahilmgandhi | 18:6a4db94011d3 | 916 | RCC_OscInitStruct.PLL.PLLN = 192; // VCO output clock = 384 MHz (2 MHz * 192) |
sahilmgandhi | 18:6a4db94011d3 | 917 | RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV4; // PLLCLK = 96 MHz (384 MHz / 4) |
sahilmgandhi | 18:6a4db94011d3 | 918 | RCC_OscInitStruct.PLL.PLLQ = 8; // USB clock = 48 MHz (384 MHz / 8) --> Good for USB |
sahilmgandhi | 18:6a4db94011d3 | 919 | if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK) |
sahilmgandhi | 18:6a4db94011d3 | 920 | { |
sahilmgandhi | 18:6a4db94011d3 | 921 | return 0; // FAIL |
sahilmgandhi | 18:6a4db94011d3 | 922 | } |
sahilmgandhi | 18:6a4db94011d3 | 923 | |
sahilmgandhi | 18:6a4db94011d3 | 924 | /* Select PLL as system clock source and configure the HCLK, PCLK1 and PCLK2 clocks dividers */ |
sahilmgandhi | 18:6a4db94011d3 | 925 | RCC_ClkInitStruct.ClockType = (RCC_CLOCKTYPE_SYSCLK | RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2); |
sahilmgandhi | 18:6a4db94011d3 | 926 | RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK; // 96 MHz |
sahilmgandhi | 18:6a4db94011d3 | 927 | RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1; // 96 MHz |
sahilmgandhi | 18:6a4db94011d3 | 928 | RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2; // 48 MHz |
sahilmgandhi | 18:6a4db94011d3 | 929 | RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1; // 96 MHz |
sahilmgandhi | 18:6a4db94011d3 | 930 | if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_3) != HAL_OK) |
sahilmgandhi | 18:6a4db94011d3 | 931 | { |
sahilmgandhi | 18:6a4db94011d3 | 932 | return 0; // FAIL |
sahilmgandhi | 18:6a4db94011d3 | 933 | } |
sahilmgandhi | 18:6a4db94011d3 | 934 | |
sahilmgandhi | 18:6a4db94011d3 | 935 | /* Output clock on MCO1 pin(PA8) for debugging purpose */ |
sahilmgandhi | 18:6a4db94011d3 | 936 | //HAL_RCC_MCOConfig(RCC_MCO1, RCC_MCO1SOURCE_HSI, RCC_MCODIV_1); // 16 MHz |
sahilmgandhi | 18:6a4db94011d3 | 937 | |
sahilmgandhi | 18:6a4db94011d3 | 938 | return 1; // OK |
sahilmgandhi | 18:6a4db94011d3 | 939 | } |
sahilmgandhi | 18:6a4db94011d3 | 940 | |
sahilmgandhi | 18:6a4db94011d3 | 941 | /** |
sahilmgandhi | 18:6a4db94011d3 | 942 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 943 | */ |
sahilmgandhi | 18:6a4db94011d3 | 944 | |
sahilmgandhi | 18:6a4db94011d3 | 945 | /** |
sahilmgandhi | 18:6a4db94011d3 | 946 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 947 | */ |
sahilmgandhi | 18:6a4db94011d3 | 948 | |
sahilmgandhi | 18:6a4db94011d3 | 949 | /** |
sahilmgandhi | 18:6a4db94011d3 | 950 | * @} |
sahilmgandhi | 18:6a4db94011d3 | 951 | */ |
sahilmgandhi | 18:6a4db94011d3 | 952 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |