Repostiory containing DAPLink source code with Reset Pin workaround for HANI_IOT board.
Upstream: https://github.com/ARMmbed/DAPLink
source/hic_hal/maxim/max32620/rtc_regs.h
- Committer:
- Pawel Zarembski
- Date:
- 2020-04-07
- Revision:
- 0:01f31e923fe2
File content as of revision 0:01f31e923fe2:
/******************************************************************************* * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included * in all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. * * Except as contained in this notice, the name of Maxim Integrated * Products, Inc. shall not be used except as stated in the Maxim Integrated * Products, Inc. Branding Policy. * * The mere transfer of this software does not imply any licenses * of trade secrets, proprietary technology, copyrights, patents, * trademarks, maskwork rights, or any other form of intellectual * property whatsoever. Maxim Integrated Products, Inc. retains all * ownership rights. * ******************************************************************************/ #ifndef _MXC_RTC_REGS_H_ #define _MXC_RTC_REGS_H_ #ifdef __cplusplus extern "C" { #endif #include <stdint.h> /* If types are not defined elsewhere (CMSIS) define them here */ #ifndef __IO #define __IO volatile #endif #ifndef __I #define __I volatile const #endif #ifndef __O #define __O volatile #endif #ifndef __R #define __R volatile const #endif /* Typedefed structure(s) for module registers (per instance or section) with direct 32-bit access to each register in module. */ /* Offset Register Description ============= ============================================================================ */ typedef struct { __IO uint32_t ctrl; /* 0x0000 RTC Timer Control */ __IO uint32_t timer; /* 0x0004 RTC Timer Count Value */ __IO uint32_t comp[2]; /* 0x0008-0x000C RTC Time of Day Alarm [0..1] Compare Register */ __IO uint32_t flags; /* 0x0010 CPU Interrupt and RTC Domain Flags */ __IO uint32_t snz_val; /* 0x0014 RTC Timer Alarm Snooze Value */ __IO uint32_t inten; /* 0x0018 Interrupt Enable Controls */ __IO uint32_t prescale; /* 0x001C RTC Timer Prescale Setting */ __R uint32_t rsv020; /* 0x0020 */ __IO uint32_t prescale_mask; /* 0x0024 RTC Timer Prescale Compare Mask */ __IO uint32_t trim_ctrl; /* 0x0028 RTC Timer Trim Controls */ __IO uint32_t trim_value; /* 0x002C RTC Timer Trim Adjustment Interval */ } mxc_rtctmr_regs_t; /* Offset Register Description ============= ============================================================================ */ typedef struct { __IO uint32_t nano_cntr; /* 0x0000 Nano Oscillator Counter Read Register */ __IO uint32_t clk_ctrl; /* 0x0004 RTC Clock Control Settings */ __R uint32_t rsv008; /* 0x0008 */ __IO uint32_t osc_ctrl; /* 0x000C RTC Oscillator Control */ } mxc_rtccfg_regs_t; /* Register offsets for module RTC. */ #define MXC_R_RTCTMR_OFFS_CTRL ((uint32_t)0x00000000UL) #define MXC_R_RTCTMR_OFFS_TIMER ((uint32_t)0x00000004UL) #define MXC_R_RTCTMR_OFFS_COMP0 ((uint32_t)0x00000008UL) #define MXC_R_RTCTMR_OFFS_COMP1 ((uint32_t)0x0000000CUL) #define MXC_R_RTCTMR_OFFS_FLAGS ((uint32_t)0x00000010UL) #define MXC_R_RTCTMR_OFFS_SNZ_VAL ((uint32_t)0x00000014UL) #define MXC_R_RTCTMR_OFFS_INTEN ((uint32_t)0x00000018UL) #define MXC_R_RTCTMR_OFFS_PRESCALE ((uint32_t)0x0000001CUL) #define MXC_R_RTCTMR_OFFS_PRESCALE_MASK ((uint32_t)0x00000024UL) #define MXC_R_RTCTMR_OFFS_TRIM_CTRL ((uint32_t)0x00000028UL) #define MXC_R_RTCTMR_OFFS_TRIM_VALUE ((uint32_t)0x0000002CUL) #define MXC_R_RTCCFG_OFFS_NANO_CNTR ((uint32_t)0x00000000UL) #define MXC_R_RTCCFG_OFFS_CLK_CTRL ((uint32_t)0x00000004UL) #define MXC_R_RTCCFG_OFFS_OSC_CTRL ((uint32_t)0x0000000CUL) /* Field positions and masks for module RTC. */ #define MXC_F_RTC_CTRL_ENABLE_POS 0 #define MXC_F_RTC_CTRL_ENABLE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_ENABLE_POS)) #define MXC_F_RTC_CTRL_CLEAR_POS 1 #define MXC_F_RTC_CTRL_CLEAR ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_CLEAR_POS)) #define MXC_F_RTC_CTRL_PENDING_POS 2 #define MXC_F_RTC_CTRL_PENDING ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_PENDING_POS)) #define MXC_F_RTC_CTRL_USE_ASYNC_FLAGS_POS 3 #define MXC_F_RTC_CTRL_USE_ASYNC_FLAGS ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_USE_ASYNC_FLAGS_POS)) #define MXC_F_RTC_CTRL_AGGRESSIVE_RST_POS 4 #define MXC_F_RTC_CTRL_AGGRESSIVE_RST ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_AGGRESSIVE_RST_POS)) #define MXC_F_RTC_CTRL_AUTO_UPDATE_DISABLE_POS 5 #define MXC_F_RTC_CTRL_AUTO_UPDATE_DISABLE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_AUTO_UPDATE_DISABLE_POS)) #define MXC_F_RTC_CTRL_SNOOZE_ENABLE_POS 6 #define MXC_F_RTC_CTRL_SNOOZE_ENABLE ((uint32_t)(0x00000003UL << MXC_F_RTC_CTRL_SNOOZE_ENABLE_POS)) #define MXC_F_RTC_CTRL_RTC_ENABLE_ACTIVE_POS 16 #define MXC_F_RTC_CTRL_RTC_ENABLE_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_RTC_ENABLE_ACTIVE_POS)) #define MXC_F_RTC_CTRL_OSC_GOTO_LOW_ACTIVE_POS 17 #define MXC_F_RTC_CTRL_OSC_GOTO_LOW_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_OSC_GOTO_LOW_ACTIVE_POS)) #define MXC_F_RTC_CTRL_OSC_FRCE_SM_EN_ACTIVE_POS 18 #define MXC_F_RTC_CTRL_OSC_FRCE_SM_EN_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_OSC_FRCE_SM_EN_ACTIVE_POS)) #define MXC_F_RTC_CTRL_OSC_FRCE_ST_ACTIVE_POS 19 #define MXC_F_RTC_CTRL_OSC_FRCE_ST_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_OSC_FRCE_ST_ACTIVE_POS)) #define MXC_F_RTC_CTRL_RTC_SET_ACTIVE_POS 20 #define MXC_F_RTC_CTRL_RTC_SET_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_RTC_SET_ACTIVE_POS)) #define MXC_F_RTC_CTRL_RTC_CLR_ACTIVE_POS 21 #define MXC_F_RTC_CTRL_RTC_CLR_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_RTC_CLR_ACTIVE_POS)) #define MXC_F_RTC_CTRL_ROLLOVER_CLR_ACTIVE_POS 22 #define MXC_F_RTC_CTRL_ROLLOVER_CLR_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_ROLLOVER_CLR_ACTIVE_POS)) #define MXC_F_RTC_CTRL_PRESCALE_CMPR0_ACTIVE_POS 23 #define MXC_F_RTC_CTRL_PRESCALE_CMPR0_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_PRESCALE_CMPR0_ACTIVE_POS)) #define MXC_F_RTC_CTRL_PRESCALE_UPDATE_ACTIVE_POS 24 #define MXC_F_RTC_CTRL_PRESCALE_UPDATE_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_PRESCALE_UPDATE_ACTIVE_POS)) #define MXC_F_RTC_CTRL_CMPR1_CLR_ACTIVE_POS 25 #define MXC_F_RTC_CTRL_CMPR1_CLR_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_CMPR1_CLR_ACTIVE_POS)) #define MXC_F_RTC_CTRL_CMPR0_CLR_ACTIVE_POS 26 #define MXC_F_RTC_CTRL_CMPR0_CLR_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_CMPR0_CLR_ACTIVE_POS)) #define MXC_F_RTC_CTRL_TRIM_ENABLE_ACTIVE_POS 27 #define MXC_F_RTC_CTRL_TRIM_ENABLE_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_TRIM_ENABLE_ACTIVE_POS)) #define MXC_F_RTC_CTRL_TRIM_SLOWER_ACTIVE_POS 28 #define MXC_F_RTC_CTRL_TRIM_SLOWER_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_TRIM_SLOWER_ACTIVE_POS)) #define MXC_F_RTC_CTRL_TRIM_CLR_ACTIVE_POS 29 #define MXC_F_RTC_CTRL_TRIM_CLR_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_TRIM_CLR_ACTIVE_POS)) #define MXC_F_RTC_CTRL_ACTIVE_TRANS_0_POS 30 #define MXC_F_RTC_CTRL_ACTIVE_TRANS_0 ((uint32_t)(0x00000001UL << MXC_F_RTC_CTRL_ACTIVE_TRANS_0_POS)) #define MXC_F_RTC_FLAGS_COMP0_POS 0 #define MXC_F_RTC_FLAGS_COMP0 ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_COMP0_POS)) #define MXC_F_RTC_FLAGS_COMP1_POS 1 #define MXC_F_RTC_FLAGS_COMP1 ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_COMP1_POS)) #define MXC_F_RTC_FLAGS_PRESCALE_COMP_POS 2 #define MXC_F_RTC_FLAGS_PRESCALE_COMP ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_PRESCALE_COMP_POS)) #define MXC_F_RTC_FLAGS_OVERFLOW_POS 3 #define MXC_F_RTC_FLAGS_OVERFLOW ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_OVERFLOW_POS)) #define MXC_F_RTC_FLAGS_TRIM_POS 4 #define MXC_F_RTC_FLAGS_TRIM ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_TRIM_POS)) #define MXC_F_RTC_FLAGS_SNOOZE_POS 5 #define MXC_F_RTC_FLAGS_SNOOZE ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_SNOOZE_POS)) #define MXC_F_RTC_FLAGS_COMP0_FLAG_A_POS 8 #define MXC_F_RTC_FLAGS_COMP0_FLAG_A ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_COMP0_FLAG_A_POS)) #define MXC_F_RTC_FLAGS_COMP1_FLAG_A_POS 9 #define MXC_F_RTC_FLAGS_COMP1_FLAG_A ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_COMP1_FLAG_A_POS)) #define MXC_F_RTC_FLAGS_PRESCL_FLAG_A_POS 10 #define MXC_F_RTC_FLAGS_PRESCL_FLAG_A ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_PRESCL_FLAG_A_POS)) #define MXC_F_RTC_FLAGS_OVERFLOW_FLAG_A_POS 11 #define MXC_F_RTC_FLAGS_OVERFLOW_FLAG_A ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_OVERFLOW_FLAG_A_POS)) #define MXC_F_RTC_FLAGS_TRIM_FLAG_A_POS 12 #define MXC_F_RTC_FLAGS_TRIM_FLAG_A ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_TRIM_FLAG_A_POS)) #define MXC_F_RTC_FLAGS_SNOOZE_A_POS 28 #define MXC_F_RTC_FLAGS_SNOOZE_A ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_SNOOZE_A_POS)) #define MXC_F_RTC_FLAGS_SNOOZE_B_POS 29 #define MXC_F_RTC_FLAGS_SNOOZE_B ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_SNOOZE_B_POS)) #define MXC_F_RTC_FLAGS_ASYNC_CLR_FLAGS_POS 31 #define MXC_F_RTC_FLAGS_ASYNC_CLR_FLAGS ((uint32_t)(0x00000001UL << MXC_F_RTC_FLAGS_ASYNC_CLR_FLAGS_POS)) #define MXC_F_RTC_SNZ_VAL_VALUE_POS 0 #define MXC_F_RTC_SNZ_VAL_VALUE ((uint32_t)(0x000003FFUL << MXC_F_RTC_SNZ_VAL_VALUE_POS)) #define MXC_F_RTC_INTEN_COMP0_POS 0 #define MXC_F_RTC_INTEN_COMP0 ((uint32_t)(0x00000001UL << MXC_F_RTC_INTEN_COMP0_POS)) #define MXC_F_RTC_INTEN_COMP1_POS 1 #define MXC_F_RTC_INTEN_COMP1 ((uint32_t)(0x00000001UL << MXC_F_RTC_INTEN_COMP1_POS)) #define MXC_F_RTC_INTEN_PRESCALE_COMP_POS 2 #define MXC_F_RTC_INTEN_PRESCALE_COMP ((uint32_t)(0x00000001UL << MXC_F_RTC_INTEN_PRESCALE_COMP_POS)) #define MXC_F_RTC_INTEN_OVERFLOW_POS 3 #define MXC_F_RTC_INTEN_OVERFLOW ((uint32_t)(0x00000001UL << MXC_F_RTC_INTEN_OVERFLOW_POS)) #define MXC_F_RTC_INTEN_TRIM_POS 4 #define MXC_F_RTC_INTEN_TRIM ((uint32_t)(0x00000001UL << MXC_F_RTC_INTEN_TRIM_POS)) #define MXC_F_RTC_PRESCALE_PRESCALE_POS 0 #define MXC_F_RTC_PRESCALE_PRESCALE ((uint32_t)(0x0000000FUL << MXC_F_RTC_PRESCALE_PRESCALE_POS)) #define MXC_F_RTC_PRESCALE_MASK_PRESCALE_MASK_POS 0 #define MXC_F_RTC_PRESCALE_MASK_PRESCALE_MASK ((uint32_t)(0x0000000FUL << MXC_F_RTC_PRESCALE_MASK_PRESCALE_MASK_POS)) #define MXC_F_RTC_TRIM_CTRL_TRIM_ENABLE_R_POS 0 #define MXC_F_RTC_TRIM_CTRL_TRIM_ENABLE_R ((uint32_t)(0x00000001UL << MXC_F_RTC_TRIM_CTRL_TRIM_ENABLE_R_POS)) #define MXC_F_RTC_TRIM_CTRL_TRIM_FASTER_OVR_R_POS 1 #define MXC_F_RTC_TRIM_CTRL_TRIM_FASTER_OVR_R ((uint32_t)(0x00000001UL << MXC_F_RTC_TRIM_CTRL_TRIM_FASTER_OVR_R_POS)) #define MXC_F_RTC_TRIM_CTRL_TRIM_SLOWER_R_POS 2 #define MXC_F_RTC_TRIM_CTRL_TRIM_SLOWER_R ((uint32_t)(0x00000001UL << MXC_F_RTC_TRIM_CTRL_TRIM_SLOWER_R_POS)) #define MXC_F_RTC_TRIM_VALUE_TRIM_VALUE_POS 0 #define MXC_F_RTC_TRIM_VALUE_TRIM_VALUE ((uint32_t)(0x0003FFFFUL << MXC_F_RTC_TRIM_VALUE_TRIM_VALUE_POS)) #define MXC_F_RTC_TRIM_VALUE_TRIM_SLOWER_CONTROL_POS 18 #define MXC_F_RTC_TRIM_VALUE_TRIM_SLOWER_CONTROL ((uint32_t)(0x00000001UL << MXC_F_RTC_TRIM_VALUE_TRIM_SLOWER_CONTROL_POS)) #define MXC_F_RTC_NANO_CNTR_NANORING_COUNTER_POS 0 #define MXC_F_RTC_NANO_CNTR_NANORING_COUNTER ((uint32_t)(0x0000FFFFUL << MXC_F_RTC_NANO_CNTR_NANORING_COUNTER_POS)) #define MXC_F_RTC_CLK_CTRL_OSC1_EN_POS 0 #define MXC_F_RTC_CLK_CTRL_OSC1_EN ((uint32_t)(0x00000001UL << MXC_F_RTC_CLK_CTRL_OSC1_EN_POS)) #define MXC_F_RTC_CLK_CTRL_OSC2_EN_POS 1 #define MXC_F_RTC_CLK_CTRL_OSC2_EN ((uint32_t)(0x00000001UL << MXC_F_RTC_CLK_CTRL_OSC2_EN_POS)) #define MXC_F_RTC_CLK_CTRL_NANO_EN_POS 2 #define MXC_F_RTC_CLK_CTRL_NANO_EN ((uint32_t)(0x00000001UL << MXC_F_RTC_CLK_CTRL_NANO_EN_POS)) #define MXC_F_RTC_OSC_CTRL_OSC_BYPASS_POS 0 #define MXC_F_RTC_OSC_CTRL_OSC_BYPASS ((uint32_t)(0x00000001UL << MXC_F_RTC_OSC_CTRL_OSC_BYPASS_POS)) #define MXC_F_RTC_OSC_CTRL_OSC_DISABLE_R_POS 1 #define MXC_F_RTC_OSC_CTRL_OSC_DISABLE_R ((uint32_t)(0x00000001UL << MXC_F_RTC_OSC_CTRL_OSC_DISABLE_R_POS)) #define MXC_F_RTC_OSC_CTRL_OSC_DISABLE_SEL_POS 2 #define MXC_F_RTC_OSC_CTRL_OSC_DISABLE_SEL ((uint32_t)(0x00000001UL << MXC_F_RTC_OSC_CTRL_OSC_DISABLE_SEL_POS)) #define MXC_F_RTC_OSC_CTRL_OSC_DISABLE_O_POS 3 #define MXC_F_RTC_OSC_CTRL_OSC_DISABLE_O ((uint32_t)(0x00000001UL << MXC_F_RTC_OSC_CTRL_OSC_DISABLE_O_POS)) #define MXC_F_RTC_OSC_CTRL_OSC_WARMUP_ENABLE_POS 14 #define MXC_F_RTC_OSC_CTRL_OSC_WARMUP_ENABLE ((uint32_t)(0x00000001UL << MXC_F_RTC_OSC_CTRL_OSC_WARMUP_ENABLE_POS)) /* Field values */ #define MXC_V_RTC_CTRL_SNOOZE_DISABLE ((uint32_t)(0x00000000UL)) #define MXC_V_RTC_CTRL_SNOOZE_MODE_A ((uint32_t)(0x00000001UL)) #define MXC_V_RTC_CTRL_SNOOZE_MODE_B ((uint32_t)(0x00000002UL)) #define MXC_V_RTC_PRESCALE_DIV_2_0 ((uint32_t)(0x00000000UL)) #define MXC_V_RTC_PRESCALE_DIV_2_1 ((uint32_t)(0x00000001UL)) #define MXC_V_RTC_PRESCALE_DIV_2_2 ((uint32_t)(0x00000002UL)) #define MXC_V_RTC_PRESCALE_DIV_2_3 ((uint32_t)(0x00000003UL)) #define MXC_V_RTC_PRESCALE_DIV_2_4 ((uint32_t)(0x00000004UL)) #define MXC_V_RTC_PRESCALE_DIV_2_5 ((uint32_t)(0x00000005UL)) #define MXC_V_RTC_PRESCALE_DIV_2_6 ((uint32_t)(0x00000006UL)) #define MXC_V_RTC_PRESCALE_DIV_2_7 ((uint32_t)(0x00000007UL)) #define MXC_V_RTC_PRESCALE_DIV_2_8 ((uint32_t)(0x00000008UL)) #define MXC_V_RTC_PRESCALE_DIV_2_9 ((uint32_t)(0x00000009UL)) #define MXC_V_RTC_PRESCALE_DIV_2_10 ((uint32_t)(0x0000000AUL)) #define MXC_V_RTC_PRESCALE_DIV_2_11 ((uint32_t)(0x0000000BUL)) #define MXC_V_RTC_PRESCALE_DIV_2_12 ((uint32_t)(0x0000000CUL)) #ifdef __cplusplus } #endif #endif /* _MXC_RTC_REGS_H_ */