Repostiory containing DAPLink source code with Reset Pin workaround for HANI_IOT board.

Upstream: https://github.com/ARMmbed/DAPLink

Committer:
Pawel Zarembski
Date:
Tue Apr 07 12:55:42 2020 +0200
Revision:
0:01f31e923fe2
hani: DAPLink with reset workaround

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Pawel Zarembski 0:01f31e923fe2 1 /* ---------------------------------------------------------------------------- */
Pawel Zarembski 0:01f31e923fe2 2 /* Atmel Microcontroller Software Support */
Pawel Zarembski 0:01f31e923fe2 3 /* SAM Software Package License */
Pawel Zarembski 0:01f31e923fe2 4 /* ---------------------------------------------------------------------------- */
Pawel Zarembski 0:01f31e923fe2 5 /* Copyright (c) %copyright_year%, Atmel Corporation */
Pawel Zarembski 0:01f31e923fe2 6 /* */
Pawel Zarembski 0:01f31e923fe2 7 /* All rights reserved. */
Pawel Zarembski 0:01f31e923fe2 8 /* */
Pawel Zarembski 0:01f31e923fe2 9 /* Redistribution and use in source and binary forms, with or without */
Pawel Zarembski 0:01f31e923fe2 10 /* modification, are permitted provided that the following condition is met: */
Pawel Zarembski 0:01f31e923fe2 11 /* */
Pawel Zarembski 0:01f31e923fe2 12 /* - Redistributions of source code must retain the above copyright notice, */
Pawel Zarembski 0:01f31e923fe2 13 /* this list of conditions and the disclaimer below. */
Pawel Zarembski 0:01f31e923fe2 14 /* */
Pawel Zarembski 0:01f31e923fe2 15 /* Atmel's name may not be used to endorse or promote products derived from */
Pawel Zarembski 0:01f31e923fe2 16 /* this software without specific prior written permission. */
Pawel Zarembski 0:01f31e923fe2 17 /* */
Pawel Zarembski 0:01f31e923fe2 18 /* DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR */
Pawel Zarembski 0:01f31e923fe2 19 /* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
Pawel Zarembski 0:01f31e923fe2 20 /* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE */
Pawel Zarembski 0:01f31e923fe2 21 /* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, */
Pawel Zarembski 0:01f31e923fe2 22 /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT */
Pawel Zarembski 0:01f31e923fe2 23 /* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, */
Pawel Zarembski 0:01f31e923fe2 24 /* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF */
Pawel Zarembski 0:01f31e923fe2 25 /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING */
Pawel Zarembski 0:01f31e923fe2 26 /* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, */
Pawel Zarembski 0:01f31e923fe2 27 /* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */
Pawel Zarembski 0:01f31e923fe2 28 /* ---------------------------------------------------------------------------- */
Pawel Zarembski 0:01f31e923fe2 29
Pawel Zarembski 0:01f31e923fe2 30 #ifndef _SAM3U_SSC_INSTANCE_
Pawel Zarembski 0:01f31e923fe2 31 #define _SAM3U_SSC_INSTANCE_
Pawel Zarembski 0:01f31e923fe2 32
Pawel Zarembski 0:01f31e923fe2 33 /* ========== Register definition for SSC peripheral ========== */
Pawel Zarembski 0:01f31e923fe2 34 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
Pawel Zarembski 0:01f31e923fe2 35 #define REG_SSC_CR (0x40004000U) /**< \brief (SSC) Control Register */
Pawel Zarembski 0:01f31e923fe2 36 #define REG_SSC_CMR (0x40004004U) /**< \brief (SSC) Clock Mode Register */
Pawel Zarembski 0:01f31e923fe2 37 #define REG_SSC_RCMR (0x40004010U) /**< \brief (SSC) Receive Clock Mode Register */
Pawel Zarembski 0:01f31e923fe2 38 #define REG_SSC_RFMR (0x40004014U) /**< \brief (SSC) Receive Frame Mode Register */
Pawel Zarembski 0:01f31e923fe2 39 #define REG_SSC_TCMR (0x40004018U) /**< \brief (SSC) Transmit Clock Mode Register */
Pawel Zarembski 0:01f31e923fe2 40 #define REG_SSC_TFMR (0x4000401CU) /**< \brief (SSC) Transmit Frame Mode Register */
Pawel Zarembski 0:01f31e923fe2 41 #define REG_SSC_RHR (0x40004020U) /**< \brief (SSC) Receive Holding Register */
Pawel Zarembski 0:01f31e923fe2 42 #define REG_SSC_THR (0x40004024U) /**< \brief (SSC) Transmit Holding Register */
Pawel Zarembski 0:01f31e923fe2 43 #define REG_SSC_RSHR (0x40004030U) /**< \brief (SSC) Receive Sync. Holding Register */
Pawel Zarembski 0:01f31e923fe2 44 #define REG_SSC_TSHR (0x40004034U) /**< \brief (SSC) Transmit Sync. Holding Register */
Pawel Zarembski 0:01f31e923fe2 45 #define REG_SSC_RC0R (0x40004038U) /**< \brief (SSC) Receive Compare 0 Register */
Pawel Zarembski 0:01f31e923fe2 46 #define REG_SSC_RC1R (0x4000403CU) /**< \brief (SSC) Receive Compare 1 Register */
Pawel Zarembski 0:01f31e923fe2 47 #define REG_SSC_SR (0x40004040U) /**< \brief (SSC) Status Register */
Pawel Zarembski 0:01f31e923fe2 48 #define REG_SSC_IER (0x40004044U) /**< \brief (SSC) Interrupt Enable Register */
Pawel Zarembski 0:01f31e923fe2 49 #define REG_SSC_IDR (0x40004048U) /**< \brief (SSC) Interrupt Disable Register */
Pawel Zarembski 0:01f31e923fe2 50 #define REG_SSC_IMR (0x4000404CU) /**< \brief (SSC) Interrupt Mask Register */
Pawel Zarembski 0:01f31e923fe2 51 #define REG_SSC_WPMR (0x400040E4U) /**< \brief (SSC) Write Protect Mode Register */
Pawel Zarembski 0:01f31e923fe2 52 #define REG_SSC_WPSR (0x400040E8U) /**< \brief (SSC) Write Protect Status Register */
Pawel Zarembski 0:01f31e923fe2 53 #else
Pawel Zarembski 0:01f31e923fe2 54 #define REG_SSC_CR (*(WoReg*)0x40004000U) /**< \brief (SSC) Control Register */
Pawel Zarembski 0:01f31e923fe2 55 #define REG_SSC_CMR (*(RwReg*)0x40004004U) /**< \brief (SSC) Clock Mode Register */
Pawel Zarembski 0:01f31e923fe2 56 #define REG_SSC_RCMR (*(RwReg*)0x40004010U) /**< \brief (SSC) Receive Clock Mode Register */
Pawel Zarembski 0:01f31e923fe2 57 #define REG_SSC_RFMR (*(RwReg*)0x40004014U) /**< \brief (SSC) Receive Frame Mode Register */
Pawel Zarembski 0:01f31e923fe2 58 #define REG_SSC_TCMR (*(RwReg*)0x40004018U) /**< \brief (SSC) Transmit Clock Mode Register */
Pawel Zarembski 0:01f31e923fe2 59 #define REG_SSC_TFMR (*(RwReg*)0x4000401CU) /**< \brief (SSC) Transmit Frame Mode Register */
Pawel Zarembski 0:01f31e923fe2 60 #define REG_SSC_RHR (*(RoReg*)0x40004020U) /**< \brief (SSC) Receive Holding Register */
Pawel Zarembski 0:01f31e923fe2 61 #define REG_SSC_THR (*(WoReg*)0x40004024U) /**< \brief (SSC) Transmit Holding Register */
Pawel Zarembski 0:01f31e923fe2 62 #define REG_SSC_RSHR (*(RoReg*)0x40004030U) /**< \brief (SSC) Receive Sync. Holding Register */
Pawel Zarembski 0:01f31e923fe2 63 #define REG_SSC_TSHR (*(RwReg*)0x40004034U) /**< \brief (SSC) Transmit Sync. Holding Register */
Pawel Zarembski 0:01f31e923fe2 64 #define REG_SSC_RC0R (*(RwReg*)0x40004038U) /**< \brief (SSC) Receive Compare 0 Register */
Pawel Zarembski 0:01f31e923fe2 65 #define REG_SSC_RC1R (*(RwReg*)0x4000403CU) /**< \brief (SSC) Receive Compare 1 Register */
Pawel Zarembski 0:01f31e923fe2 66 #define REG_SSC_SR (*(RoReg*)0x40004040U) /**< \brief (SSC) Status Register */
Pawel Zarembski 0:01f31e923fe2 67 #define REG_SSC_IER (*(WoReg*)0x40004044U) /**< \brief (SSC) Interrupt Enable Register */
Pawel Zarembski 0:01f31e923fe2 68 #define REG_SSC_IDR (*(WoReg*)0x40004048U) /**< \brief (SSC) Interrupt Disable Register */
Pawel Zarembski 0:01f31e923fe2 69 #define REG_SSC_IMR (*(RoReg*)0x4000404CU) /**< \brief (SSC) Interrupt Mask Register */
Pawel Zarembski 0:01f31e923fe2 70 #define REG_SSC_WPMR (*(RwReg*)0x400040E4U) /**< \brief (SSC) Write Protect Mode Register */
Pawel Zarembski 0:01f31e923fe2 71 #define REG_SSC_WPSR (*(RoReg*)0x400040E8U) /**< \brief (SSC) Write Protect Status Register */
Pawel Zarembski 0:01f31e923fe2 72 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
Pawel Zarembski 0:01f31e923fe2 73
Pawel Zarembski 0:01f31e923fe2 74 #endif /* _SAM3U_SSC_INSTANCE_ */