mbed library sources for airmote

Fork of mbed-src by mbed official

Committer:
zskdan
Date:
Tue Nov 24 14:02:46 2015 +0000
Revision:
625:88d3fa07e462
Parent:
390:35c2c1cf29cd
remove unused service

Who changed what in which revision?

UserRevisionLine numberNew contents of line
mbed_official 390:35c2c1cf29cd 1 /*******************************************************************************
mbed_official 390:35c2c1cf29cd 2 * DISCLAIMER
mbed_official 390:35c2c1cf29cd 3 * This software is supplied by Renesas Electronics Corporation and is only
mbed_official 390:35c2c1cf29cd 4 * intended for use with Renesas products. No other uses are authorized. This
mbed_official 390:35c2c1cf29cd 5 * software is owned by Renesas Electronics Corporation and is protected under
mbed_official 390:35c2c1cf29cd 6 * all applicable laws, including copyright laws.
mbed_official 390:35c2c1cf29cd 7 * THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES REGARDING
mbed_official 390:35c2c1cf29cd 8 * THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY, INCLUDING BUT NOT
mbed_official 390:35c2c1cf29cd 9 * LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE
mbed_official 390:35c2c1cf29cd 10 * AND NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY DISCLAIMED.
mbed_official 390:35c2c1cf29cd 11 * TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY LAW, NEITHER RENESAS
mbed_official 390:35c2c1cf29cd 12 * ELECTRONICS CORPORATION NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE
mbed_official 390:35c2c1cf29cd 13 * FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES FOR
mbed_official 390:35c2c1cf29cd 14 * ANY REASON RELATED TO THIS SOFTWARE, EVEN IF RENESAS OR ITS AFFILIATES HAVE
mbed_official 390:35c2c1cf29cd 15 * BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
mbed_official 390:35c2c1cf29cd 16 * Renesas reserves the right, without notice, to make changes to this software
mbed_official 390:35c2c1cf29cd 17 * and to discontinue the availability of this software. By using this software,
mbed_official 390:35c2c1cf29cd 18 * you agree to the additional terms and conditions found by accessing the
mbed_official 390:35c2c1cf29cd 19 * following link:
mbed_official 390:35c2c1cf29cd 20 * http://www.renesas.com/disclaimer
mbed_official 390:35c2c1cf29cd 21 * Copyright (C) 2012 - 2014 Renesas Electronics Corporation. All rights reserved.
mbed_official 390:35c2c1cf29cd 22 *******************************************************************************/
mbed_official 390:35c2c1cf29cd 23 /*******************************************************************************
mbed_official 390:35c2c1cf29cd 24 * File Name : riic_iobitmask.h
mbed_official 390:35c2c1cf29cd 25 * $Rev: 1114 $
mbed_official 390:35c2c1cf29cd 26 * $Date:: 2014-07-09 14:56:39 +0900#$
mbed_official 390:35c2c1cf29cd 27 * Description : RIIC register define header
mbed_official 390:35c2c1cf29cd 28 *******************************************************************************/
mbed_official 390:35c2c1cf29cd 29 #ifndef RIIC_IOBITMASK_H
mbed_official 390:35c2c1cf29cd 30 #define RIIC_IOBITMASK_H
mbed_official 390:35c2c1cf29cd 31
mbed_official 390:35c2c1cf29cd 32
mbed_official 390:35c2c1cf29cd 33 /* ==== Mask values for IO registers ==== */
mbed_official 390:35c2c1cf29cd 34 #define RIICn_RIICnCR1_SDAI (0x01u)
mbed_official 390:35c2c1cf29cd 35 #define RIICn_RIICnCR1_SCLI (0x02u)
mbed_official 390:35c2c1cf29cd 36 #define RIICn_RIICnCR1_SDAO (0x04u)
mbed_official 390:35c2c1cf29cd 37 #define RIICn_RIICnCR1_SCLO (0x08u)
mbed_official 390:35c2c1cf29cd 38 #define RIICn_RIICnCR1_SOWP (0x10u)
mbed_official 390:35c2c1cf29cd 39 #define RIICn_RIICnCR1_CLO (0x20u)
mbed_official 390:35c2c1cf29cd 40 #define RIICn_RIICnCR1_IICRST (0x40u)
mbed_official 390:35c2c1cf29cd 41 #define RIICn_RIICnCR1_ICE (0x80u)
mbed_official 390:35c2c1cf29cd 42
mbed_official 390:35c2c1cf29cd 43 #define RIICn_RIICnCR2_ST (0x02u)
mbed_official 390:35c2c1cf29cd 44 #define RIICn_RIICnCR2_RS (0x04u)
mbed_official 390:35c2c1cf29cd 45 #define RIICn_RIICnCR2_SP (0x08u)
mbed_official 390:35c2c1cf29cd 46 #define RIICn_RIICnCR2_TRS (0x20u)
mbed_official 390:35c2c1cf29cd 47 #define RIICn_RIICnCR2_MST (0x40u)
mbed_official 390:35c2c1cf29cd 48 #define RIICn_RIICnCR2_BBSY (0x80u)
mbed_official 390:35c2c1cf29cd 49
mbed_official 390:35c2c1cf29cd 50 #define RIICn_RIICnMR1_BC (0x07u)
mbed_official 390:35c2c1cf29cd 51 #define RIICn_RIICnMR1_BCWP (0x08u)
mbed_official 390:35c2c1cf29cd 52 #define RIICn_RIICnMR1_CKS (0x70u)
mbed_official 390:35c2c1cf29cd 53 #define RIICn_RIICnMR1_MTWP (0x80u)
mbed_official 390:35c2c1cf29cd 54
mbed_official 390:35c2c1cf29cd 55 #define RIICn_RIICnMR2_TMOS (0x01u)
mbed_official 390:35c2c1cf29cd 56 #define RIICn_RIICnMR2_TMOL (0x02u)
mbed_official 390:35c2c1cf29cd 57 #define RIICn_RIICnMR2_TMOH (0x04u)
mbed_official 390:35c2c1cf29cd 58 #define RIICn_RIICnMR2_SDDL (0x70u)
mbed_official 390:35c2c1cf29cd 59 #define RIICn_RIICnMR2_DLCS (0x80u)
mbed_official 390:35c2c1cf29cd 60
mbed_official 390:35c2c1cf29cd 61 #define RIICn_RIICnMR3_NF (0x03u)
mbed_official 390:35c2c1cf29cd 62 #define RIICn_RIICnMR3_ACKBR (0x04u)
mbed_official 390:35c2c1cf29cd 63 #define RIICn_RIICnMR3_ACKBT (0x08u)
mbed_official 390:35c2c1cf29cd 64 #define RIICn_RIICnMR3_ACKWP (0x10u)
mbed_official 390:35c2c1cf29cd 65 #define RIICn_RIICnMR3_RDRFS (0x20u)
mbed_official 390:35c2c1cf29cd 66 #define RIICn_RIICnMR3_WAIT (0x40u)
mbed_official 390:35c2c1cf29cd 67 #define RIICn_RIICnMR3_SMBS (0x80u)
mbed_official 390:35c2c1cf29cd 68
mbed_official 390:35c2c1cf29cd 69 #define RIICn_RIICnFER_TMOE (0x01u)
mbed_official 390:35c2c1cf29cd 70 #define RIICn_RIICnFER_MALE (0x02u)
mbed_official 390:35c2c1cf29cd 71 #define RIICn_RIICnFER_NALE (0x04u)
mbed_official 390:35c2c1cf29cd 72 #define RIICn_RIICnFER_SALE (0x08u)
mbed_official 390:35c2c1cf29cd 73 #define RIICn_RIICnFER_NACKE (0x10u)
mbed_official 390:35c2c1cf29cd 74 #define RIICn_RIICnFER_NFE (0x20u)
mbed_official 390:35c2c1cf29cd 75 #define RIICn_RIICnFER_SCLE (0x40u)
mbed_official 390:35c2c1cf29cd 76 #define RIICn_RIICnFER_FMPE (0x80u)
mbed_official 390:35c2c1cf29cd 77
mbed_official 390:35c2c1cf29cd 78 #define RIICn_RIICnSER_SAR0E (0x01u)
mbed_official 390:35c2c1cf29cd 79 #define RIICn_RIICnSER_SAR1E (0x02u)
mbed_official 390:35c2c1cf29cd 80 #define RIICn_RIICnSER_SAR2E (0x04u)
mbed_official 390:35c2c1cf29cd 81 #define RIICn_RIICnSER_GCAE (0x08u)
mbed_official 390:35c2c1cf29cd 82 #define RIICn_RIICnSER_DIDE (0x20u)
mbed_official 390:35c2c1cf29cd 83 #define RIICn_RIICnSER_HOAE (0x80u)
mbed_official 390:35c2c1cf29cd 84
mbed_official 390:35c2c1cf29cd 85 #define RIICn_RIICnIER_TMOIE (0x01u)
mbed_official 390:35c2c1cf29cd 86 #define RIICn_RIICnIER_ALIE (0x02u)
mbed_official 390:35c2c1cf29cd 87 #define RIICn_RIICnIER_STIE (0x04u)
mbed_official 390:35c2c1cf29cd 88 #define RIICn_RIICnIER_SPIE (0x08u)
mbed_official 390:35c2c1cf29cd 89 #define RIICn_RIICnIER_NAKIE (0x10u)
mbed_official 390:35c2c1cf29cd 90 #define RIICn_RIICnIER_RIE (0x20u)
mbed_official 390:35c2c1cf29cd 91 #define RIICn_RIICnIER_TEIE (0x40u)
mbed_official 390:35c2c1cf29cd 92 #define RIICn_RIICnIER_TIE (0x80u)
mbed_official 390:35c2c1cf29cd 93
mbed_official 390:35c2c1cf29cd 94 #define RIICn_RIICnSR1_AAS0 (0x01u)
mbed_official 390:35c2c1cf29cd 95 #define RIICn_RIICnSR1_AAS1 (0x02u)
mbed_official 390:35c2c1cf29cd 96 #define RIICn_RIICnSR1_AAS2 (0x04u)
mbed_official 390:35c2c1cf29cd 97 #define RIICn_RIICnSR1_GCA (0x08u)
mbed_official 390:35c2c1cf29cd 98 #define RIICn_RIICnSR1_DID (0x20u)
mbed_official 390:35c2c1cf29cd 99 #define RIICn_RIICnSR1_HOA (0x80u)
mbed_official 390:35c2c1cf29cd 100
mbed_official 390:35c2c1cf29cd 101 #define RIICn_RIICnSR2_TMOF (0x01u)
mbed_official 390:35c2c1cf29cd 102 #define RIICn_RIICnSR2_AL (0x02u)
mbed_official 390:35c2c1cf29cd 103 #define RIICn_RIICnSR2_START (0x04u)
mbed_official 390:35c2c1cf29cd 104 #define RIICn_RIICnSR2_STOP (0x08u)
mbed_official 390:35c2c1cf29cd 105 #define RIICn_RIICnSR2_NACKF (0x10u)
mbed_official 390:35c2c1cf29cd 106 #define RIICn_RIICnSR2_RDRF (0x20u)
mbed_official 390:35c2c1cf29cd 107 #define RIICn_RIICnSR2_TEND (0x40u)
mbed_official 390:35c2c1cf29cd 108 #define RIICn_RIICnSR2_TDRE (0x80u)
mbed_official 390:35c2c1cf29cd 109
mbed_official 390:35c2c1cf29cd 110 #define RIICn_RIICnSAR0_SVA0 (0x0001u)
mbed_official 390:35c2c1cf29cd 111 #define RIICn_RIICnSAR0_SVA (0x03FEu)
mbed_official 390:35c2c1cf29cd 112 #define RIICn_RIICnSAR0_FSy (0x8000u)
mbed_official 390:35c2c1cf29cd 113
mbed_official 390:35c2c1cf29cd 114 #define RIICn_RIICnSAR1_SVA0 (0x0001u)
mbed_official 390:35c2c1cf29cd 115 #define RIICn_RIICnSAR1_SVA (0x03FEu)
mbed_official 390:35c2c1cf29cd 116 #define RIICn_RIICnSAR1_FSy (0x8000u)
mbed_official 390:35c2c1cf29cd 117
mbed_official 390:35c2c1cf29cd 118 #define RIICn_RIICnSAR2_SVA0 (0x0001u)
mbed_official 390:35c2c1cf29cd 119 #define RIICn_RIICnSAR2_SVA (0x03FEu)
mbed_official 390:35c2c1cf29cd 120 #define RIICn_RIICnSAR2_FSy (0x8000u)
mbed_official 390:35c2c1cf29cd 121
mbed_official 390:35c2c1cf29cd 122 #define RIICn_RIICnBRL_BRL (0x1Fu)
mbed_official 390:35c2c1cf29cd 123
mbed_official 390:35c2c1cf29cd 124 #define RIICn_RIICnBRH_BRH (0x1Fu)
mbed_official 390:35c2c1cf29cd 125
mbed_official 390:35c2c1cf29cd 126 #define RIICn_RIICnDRT_DRT (0xFFu)
mbed_official 390:35c2c1cf29cd 127
mbed_official 390:35c2c1cf29cd 128 #define RIICn_RIICnDRR_DRR (0xFFu)
mbed_official 390:35c2c1cf29cd 129
mbed_official 390:35c2c1cf29cd 130
mbed_official 390:35c2c1cf29cd 131 /* ==== Shift values for IO registers ==== */
mbed_official 390:35c2c1cf29cd 132 #define RIICn_RIICnCR1_SDAI_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 133 #define RIICn_RIICnCR1_SCLI_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 134 #define RIICn_RIICnCR1_SDAO_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 135 #define RIICn_RIICnCR1_SCLO_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 136 #define RIICn_RIICnCR1_SOWP_SHIFT (4u)
mbed_official 390:35c2c1cf29cd 137 #define RIICn_RIICnCR1_CLO_SHIFT (5u)
mbed_official 390:35c2c1cf29cd 138 #define RIICn_RIICnCR1_IICRST_SHIFT (6u)
mbed_official 390:35c2c1cf29cd 139 #define RIICn_RIICnCR1_ICE_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 140
mbed_official 390:35c2c1cf29cd 141 #define RIICn_RIICnCR2_ST_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 142 #define RIICn_RIICnCR2_RS_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 143 #define RIICn_RIICnCR2_SP_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 144 #define RIICn_RIICnCR2_TRS_SHIFT (5u)
mbed_official 390:35c2c1cf29cd 145 #define RIICn_RIICnCR2_MST_SHIFT (6u)
mbed_official 390:35c2c1cf29cd 146 #define RIICn_RIICnCR2_BBSY_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 147
mbed_official 390:35c2c1cf29cd 148 #define RIICn_RIICnMR1_BC_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 149 #define RIICn_RIICnMR1_BCWP_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 150 #define RIICn_RIICnMR1_CKS_SHIFT (4u)
mbed_official 390:35c2c1cf29cd 151 #define RIICn_RIICnMR1_MTWP_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 152
mbed_official 390:35c2c1cf29cd 153 #define RIICn_RIICnMR2_TMOS_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 154 #define RIICn_RIICnMR2_TMOL_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 155 #define RIICn_RIICnMR2_TMOH_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 156 #define RIICn_RIICnMR2_SDDL_SHIFT (4u)
mbed_official 390:35c2c1cf29cd 157 #define RIICn_RIICnMR2_DLCS_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 158
mbed_official 390:35c2c1cf29cd 159 #define RIICn_RIICnMR3_NF_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 160 #define RIICn_RIICnMR3_ACKBR_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 161 #define RIICn_RIICnMR3_ACKBT_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 162 #define RIICn_RIICnMR3_ACKWP_SHIFT (4u)
mbed_official 390:35c2c1cf29cd 163 #define RIICn_RIICnMR3_RDRFS_SHIFT (5u)
mbed_official 390:35c2c1cf29cd 164 #define RIICn_RIICnMR3_WAIT_SHIFT (6u)
mbed_official 390:35c2c1cf29cd 165 #define RIICn_RIICnMR3_SMBS_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 166
mbed_official 390:35c2c1cf29cd 167 #define RIICn_RIICnFER_TMOE_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 168 #define RIICn_RIICnFER_MALE_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 169 #define RIICn_RIICnFER_NALE_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 170 #define RIICn_RIICnFER_SALE_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 171 #define RIICn_RIICnFER_NACKE_SHIFT (4u)
mbed_official 390:35c2c1cf29cd 172 #define RIICn_RIICnFER_NFE_SHIFT (5u)
mbed_official 390:35c2c1cf29cd 173 #define RIICn_RIICnFER_SCLE_SHIFT (6u)
mbed_official 390:35c2c1cf29cd 174 #define RIICn_RIICnFER_FMPE_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 175
mbed_official 390:35c2c1cf29cd 176 #define RIICn_RIICnSER_SAR0E_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 177 #define RIICn_RIICnSER_SAR1E_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 178 #define RIICn_RIICnSER_SAR2E_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 179 #define RIICn_RIICnSER_GCAE_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 180 #define RIICn_RIICnSER_DIDE_SHIFT (5u)
mbed_official 390:35c2c1cf29cd 181 #define RIICn_RIICnSER_HOAE_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 182
mbed_official 390:35c2c1cf29cd 183 #define RIICn_RIICnIER_TMOIE_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 184 #define RIICn_RIICnIER_ALIE_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 185 #define RIICn_RIICnIER_STIE_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 186 #define RIICn_RIICnIER_SPIE_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 187 #define RIICn_RIICnIER_NAKIE_SHIFT (4u)
mbed_official 390:35c2c1cf29cd 188 #define RIICn_RIICnIER_RIE_SHIFT (5u)
mbed_official 390:35c2c1cf29cd 189 #define RIICn_RIICnIER_TEIE_SHIFT (6u)
mbed_official 390:35c2c1cf29cd 190 #define RIICn_RIICnIER_TIE_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 191
mbed_official 390:35c2c1cf29cd 192 #define RIICn_RIICnSR1_AAS0_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 193 #define RIICn_RIICnSR1_AAS1_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 194 #define RIICn_RIICnSR1_AAS2_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 195 #define RIICn_RIICnSR1_GCA_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 196 #define RIICn_RIICnSR1_DID_SHIFT (5u)
mbed_official 390:35c2c1cf29cd 197 #define RIICn_RIICnSR1_HOA_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 198
mbed_official 390:35c2c1cf29cd 199 #define RIICn_RIICnSR2_TMOF_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 200 #define RIICn_RIICnSR2_AL_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 201 #define RIICn_RIICnSR2_START_SHIFT (2u)
mbed_official 390:35c2c1cf29cd 202 #define RIICn_RIICnSR2_STOP_SHIFT (3u)
mbed_official 390:35c2c1cf29cd 203 #define RIICn_RIICnSR2_NACKF_SHIFT (4u)
mbed_official 390:35c2c1cf29cd 204 #define RIICn_RIICnSR2_RDRF_SHIFT (5u)
mbed_official 390:35c2c1cf29cd 205 #define RIICn_RIICnSR2_TEND_SHIFT (6u)
mbed_official 390:35c2c1cf29cd 206 #define RIICn_RIICnSR2_TDRE_SHIFT (7u)
mbed_official 390:35c2c1cf29cd 207
mbed_official 390:35c2c1cf29cd 208 #define RIICn_RIICnSAR0_SVA0_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 209 #define RIICn_RIICnSAR0_SVA_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 210 #define RIICn_RIICnSAR0_FSy_SHIFT (15u)
mbed_official 390:35c2c1cf29cd 211
mbed_official 390:35c2c1cf29cd 212 #define RIICn_RIICnSAR1_SVA0_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 213 #define RIICn_RIICnSAR1_SVA_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 214 #define RIICn_RIICnSAR1_FSy_SHIFT (15u)
mbed_official 390:35c2c1cf29cd 215
mbed_official 390:35c2c1cf29cd 216 #define RIICn_RIICnSAR2_SVA0_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 217 #define RIICn_RIICnSAR2_SVA_SHIFT (1u)
mbed_official 390:35c2c1cf29cd 218 #define RIICn_RIICnSAR2_FSy_SHIFT (15u)
mbed_official 390:35c2c1cf29cd 219
mbed_official 390:35c2c1cf29cd 220 #define RIICn_RIICnBRL_BRL_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 221
mbed_official 390:35c2c1cf29cd 222 #define RIICn_RIICnBRH_BRH_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 223
mbed_official 390:35c2c1cf29cd 224 #define RIICn_RIICnDRT_DRT_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 225
mbed_official 390:35c2c1cf29cd 226 #define RIICn_RIICnDRR_DRR_SHIFT (0u)
mbed_official 390:35c2c1cf29cd 227
mbed_official 390:35c2c1cf29cd 228
mbed_official 390:35c2c1cf29cd 229 #endif /* RIIC_IOBITMASK_H */
mbed_official 390:35c2c1cf29cd 230
mbed_official 390:35c2c1cf29cd 231 /* End of File */