A simple 128x32 graphical LCD program to quickstart with LCD on ARM mbed IoT Starter Kit. This requires mbed Applciation Shield with FRDM-K64F platform.

Dependencies:   C12832

Committer:
tushki7
Date:
Sun Apr 12 15:45:52 2015 +0000
Revision:
1:eb68c94a8ee5
Parent:
0:60d829a0353a
A simple 128x32 LCD program with ARM mbed IoT Starter Kit;

Who changed what in which revision?

UserRevisionLine numberNew contents of line
tushki7 0:60d829a0353a 1 /**
tushki7 0:60d829a0353a 2 ******************************************************************************
tushki7 0:60d829a0353a 3 * @file stm32f4xx_hal_i2s.h
tushki7 0:60d829a0353a 4 * @author MCD Application Team
tushki7 0:60d829a0353a 5 * @version V1.1.0
tushki7 0:60d829a0353a 6 * @date 19-June-2014
tushki7 0:60d829a0353a 7 * @brief Header file of I2S HAL module.
tushki7 0:60d829a0353a 8 ******************************************************************************
tushki7 0:60d829a0353a 9 * @attention
tushki7 0:60d829a0353a 10 *
tushki7 0:60d829a0353a 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
tushki7 0:60d829a0353a 12 *
tushki7 0:60d829a0353a 13 * Redistribution and use in source and binary forms, with or without modification,
tushki7 0:60d829a0353a 14 * are permitted provided that the following conditions are met:
tushki7 0:60d829a0353a 15 * 1. Redistributions of source code must retain the above copyright notice,
tushki7 0:60d829a0353a 16 * this list of conditions and the following disclaimer.
tushki7 0:60d829a0353a 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
tushki7 0:60d829a0353a 18 * this list of conditions and the following disclaimer in the documentation
tushki7 0:60d829a0353a 19 * and/or other materials provided with the distribution.
tushki7 0:60d829a0353a 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
tushki7 0:60d829a0353a 21 * may be used to endorse or promote products derived from this software
tushki7 0:60d829a0353a 22 * without specific prior written permission.
tushki7 0:60d829a0353a 23 *
tushki7 0:60d829a0353a 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
tushki7 0:60d829a0353a 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
tushki7 0:60d829a0353a 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
tushki7 0:60d829a0353a 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
tushki7 0:60d829a0353a 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
tushki7 0:60d829a0353a 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
tushki7 0:60d829a0353a 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
tushki7 0:60d829a0353a 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
tushki7 0:60d829a0353a 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
tushki7 0:60d829a0353a 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
tushki7 0:60d829a0353a 34 *
tushki7 0:60d829a0353a 35 ******************************************************************************
tushki7 0:60d829a0353a 36 */
tushki7 0:60d829a0353a 37
tushki7 0:60d829a0353a 38 /* Define to prevent recursive inclusion -------------------------------------*/
tushki7 0:60d829a0353a 39 #ifndef __STM32F4xx_HAL_I2S_H
tushki7 0:60d829a0353a 40 #define __STM32F4xx_HAL_I2S_H
tushki7 0:60d829a0353a 41
tushki7 0:60d829a0353a 42 #ifdef __cplusplus
tushki7 0:60d829a0353a 43 extern "C" {
tushki7 0:60d829a0353a 44 #endif
tushki7 0:60d829a0353a 45
tushki7 0:60d829a0353a 46 /* Includes ------------------------------------------------------------------*/
tushki7 0:60d829a0353a 47 #include "stm32f4xx_hal_def.h"
tushki7 0:60d829a0353a 48
tushki7 0:60d829a0353a 49 /** @addtogroup STM32F4xx_HAL_Driver
tushki7 0:60d829a0353a 50 * @{
tushki7 0:60d829a0353a 51 */
tushki7 0:60d829a0353a 52
tushki7 0:60d829a0353a 53 /** @addtogroup I2S
tushki7 0:60d829a0353a 54 * @{
tushki7 0:60d829a0353a 55 */
tushki7 0:60d829a0353a 56
tushki7 0:60d829a0353a 57 /* Exported types ------------------------------------------------------------*/
tushki7 0:60d829a0353a 58 /**
tushki7 0:60d829a0353a 59 * @brief I2S Init structure definition
tushki7 0:60d829a0353a 60 */
tushki7 0:60d829a0353a 61 typedef struct
tushki7 0:60d829a0353a 62 {
tushki7 0:60d829a0353a 63 uint32_t Mode; /*!< Specifies the I2S operating mode.
tushki7 0:60d829a0353a 64 This parameter can be a value of @ref I2S_Mode */
tushki7 0:60d829a0353a 65
tushki7 0:60d829a0353a 66 uint32_t Standard; /*!< Specifies the standard used for the I2S communication.
tushki7 0:60d829a0353a 67 This parameter can be a value of @ref I2S_Standard */
tushki7 0:60d829a0353a 68
tushki7 0:60d829a0353a 69 uint32_t DataFormat; /*!< Specifies the data format for the I2S communication.
tushki7 0:60d829a0353a 70 This parameter can be a value of @ref I2S_Data_Format */
tushki7 0:60d829a0353a 71
tushki7 0:60d829a0353a 72 uint32_t MCLKOutput; /*!< Specifies whether the I2S MCLK output is enabled or not.
tushki7 0:60d829a0353a 73 This parameter can be a value of @ref I2S_MCLK_Output */
tushki7 0:60d829a0353a 74
tushki7 0:60d829a0353a 75 uint32_t AudioFreq; /*!< Specifies the frequency selected for the I2S communication.
tushki7 0:60d829a0353a 76 This parameter can be a value of @ref I2S_Audio_Frequency */
tushki7 0:60d829a0353a 77
tushki7 0:60d829a0353a 78 uint32_t CPOL; /*!< Specifies the idle state of the I2S clock.
tushki7 0:60d829a0353a 79 This parameter can be a value of @ref I2S_Clock_Polarity */
tushki7 0:60d829a0353a 80
tushki7 0:60d829a0353a 81 uint32_t ClockSource; /*!< Specifies the I2S Clock Source.
tushki7 0:60d829a0353a 82 This parameter can be a value of @ref I2S_Clock_Source */
tushki7 0:60d829a0353a 83
tushki7 0:60d829a0353a 84 uint32_t FullDuplexMode; /*!< Specifies the I2S FullDuplex mode.
tushki7 0:60d829a0353a 85 This parameter can be a value of @ref I2S_FullDuplex_Mode */
tushki7 0:60d829a0353a 86
tushki7 0:60d829a0353a 87 }I2S_InitTypeDef;
tushki7 0:60d829a0353a 88
tushki7 0:60d829a0353a 89 /**
tushki7 0:60d829a0353a 90 * @brief HAL State structures definition
tushki7 0:60d829a0353a 91 */
tushki7 0:60d829a0353a 92 typedef enum
tushki7 0:60d829a0353a 93 {
tushki7 0:60d829a0353a 94 HAL_I2S_STATE_RESET = 0x00, /*!< I2S not yet initialized or disabled */
tushki7 0:60d829a0353a 95 HAL_I2S_STATE_READY = 0x01, /*!< I2S initialized and ready for use */
tushki7 0:60d829a0353a 96 HAL_I2S_STATE_BUSY = 0x02, /*!< I2S internal process is ongoing */
tushki7 0:60d829a0353a 97 HAL_I2S_STATE_BUSY_TX = 0x12, /*!< Data Transmission process is ongoing */
tushki7 0:60d829a0353a 98 HAL_I2S_STATE_BUSY_RX = 0x22, /*!< Data Reception process is ongoing */
tushki7 0:60d829a0353a 99 HAL_I2S_STATE_BUSY_TX_RX = 0x32, /*!< Data Transmission and Reception process is ongoing */
tushki7 0:60d829a0353a 100 HAL_I2S_STATE_TIMEOUT = 0x03, /*!< I2S timeout state */
tushki7 0:60d829a0353a 101 HAL_I2S_STATE_ERROR = 0x04 /*!< I2S error state */
tushki7 0:60d829a0353a 102
tushki7 0:60d829a0353a 103 }HAL_I2S_StateTypeDef;
tushki7 0:60d829a0353a 104
tushki7 0:60d829a0353a 105 /**
tushki7 0:60d829a0353a 106 * @brief HAL I2S Error Code structure definition
tushki7 0:60d829a0353a 107 */
tushki7 0:60d829a0353a 108 typedef enum
tushki7 0:60d829a0353a 109 {
tushki7 0:60d829a0353a 110 HAL_I2S_ERROR_NONE = 0x00, /*!< No error */
tushki7 0:60d829a0353a 111 HAL_I2S_ERROR_UDR = 0x01, /*!< I2S Underrun error */
tushki7 0:60d829a0353a 112 HAL_I2S_ERROR_OVR = 0x02, /*!< I2S Overrun error */
tushki7 0:60d829a0353a 113 HAL_I2SEX_ERROR_UDR = 0x04, /*!< I2S extended Underrun error */
tushki7 0:60d829a0353a 114 HAL_I2SEX_ERROR_OVR = 0x08, /*!< I2S extended Overrun error */
tushki7 0:60d829a0353a 115 HAL_I2S_ERROR_FRE = 0x10, /*!< I2S Frame format error */
tushki7 0:60d829a0353a 116 HAL_I2S_ERROR_DMA = 0x20 /*!< DMA transfer error */
tushki7 0:60d829a0353a 117 }HAL_I2S_ErrorTypeDef;
tushki7 0:60d829a0353a 118
tushki7 0:60d829a0353a 119 /**
tushki7 0:60d829a0353a 120 * @brief I2S handle Structure definition
tushki7 0:60d829a0353a 121 */
tushki7 0:60d829a0353a 122 typedef struct
tushki7 0:60d829a0353a 123 {
tushki7 0:60d829a0353a 124 SPI_TypeDef *Instance; /* I2S registers base address */
tushki7 0:60d829a0353a 125
tushki7 0:60d829a0353a 126 I2S_InitTypeDef Init; /* I2S communication parameters */
tushki7 0:60d829a0353a 127
tushki7 0:60d829a0353a 128 uint16_t *pTxBuffPtr; /* Pointer to I2S Tx transfer buffer */
tushki7 0:60d829a0353a 129
tushki7 0:60d829a0353a 130 __IO uint16_t TxXferSize; /* I2S Tx transfer size */
tushki7 0:60d829a0353a 131
tushki7 0:60d829a0353a 132 __IO uint16_t TxXferCount; /* I2S Tx transfer Counter */
tushki7 0:60d829a0353a 133
tushki7 0:60d829a0353a 134 uint16_t *pRxBuffPtr; /* Pointer to I2S Rx transfer buffer */
tushki7 0:60d829a0353a 135
tushki7 0:60d829a0353a 136 __IO uint16_t RxXferSize; /* I2S Rx transfer size */
tushki7 0:60d829a0353a 137
tushki7 0:60d829a0353a 138 __IO uint16_t RxXferCount; /* I2S Rx transfer counter */
tushki7 0:60d829a0353a 139
tushki7 0:60d829a0353a 140 DMA_HandleTypeDef *hdmatx; /* I2S Tx DMA handle parameters */
tushki7 0:60d829a0353a 141
tushki7 0:60d829a0353a 142 DMA_HandleTypeDef *hdmarx; /* I2S Rx DMA handle parameters */
tushki7 0:60d829a0353a 143
tushki7 0:60d829a0353a 144 __IO HAL_LockTypeDef Lock; /* I2S locking object */
tushki7 0:60d829a0353a 145
tushki7 0:60d829a0353a 146 __IO HAL_I2S_StateTypeDef State; /* I2S communication state */
tushki7 0:60d829a0353a 147
tushki7 0:60d829a0353a 148 __IO HAL_I2S_ErrorTypeDef ErrorCode; /* I2S Error code */
tushki7 0:60d829a0353a 149
tushki7 0:60d829a0353a 150 }I2S_HandleTypeDef;
tushki7 0:60d829a0353a 151
tushki7 0:60d829a0353a 152 /* Exported constants --------------------------------------------------------*/
tushki7 0:60d829a0353a 153
tushki7 0:60d829a0353a 154 /** @defgroup I2S_Exported_Constants
tushki7 0:60d829a0353a 155 * @{
tushki7 0:60d829a0353a 156 */
tushki7 0:60d829a0353a 157 #define I2SxEXT(__INSTANCE__) ((__INSTANCE__) == (SPI2)? (SPI_TypeDef *)(I2S2ext_BASE): (SPI_TypeDef *)(I2S3ext_BASE))
tushki7 0:60d829a0353a 158
tushki7 0:60d829a0353a 159 /** @defgroup I2S_Clock_Source
tushki7 0:60d829a0353a 160 * @{
tushki7 0:60d829a0353a 161 */
tushki7 0:60d829a0353a 162 #define I2S_CLOCK_PLL ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 163 #define I2S_CLOCK_EXTERNAL ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 164
tushki7 0:60d829a0353a 165 #define IS_I2S_CLOCKSOURCE(CLOCK) (((CLOCK) == I2S_CLOCK_EXTERNAL) || \
tushki7 0:60d829a0353a 166 ((CLOCK) == I2S_CLOCK_PLL))
tushki7 0:60d829a0353a 167 /**
tushki7 0:60d829a0353a 168 * @}
tushki7 0:60d829a0353a 169 */
tushki7 0:60d829a0353a 170
tushki7 0:60d829a0353a 171 /** @defgroup I2S_Mode
tushki7 0:60d829a0353a 172 * @{
tushki7 0:60d829a0353a 173 */
tushki7 0:60d829a0353a 174 #define I2S_MODE_SLAVE_TX ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 175 #define I2S_MODE_SLAVE_RX ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 176 #define I2S_MODE_MASTER_TX ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 177 #define I2S_MODE_MASTER_RX ((uint32_t)0x00000300)
tushki7 0:60d829a0353a 178
tushki7 0:60d829a0353a 179 #define IS_I2S_MODE(MODE) (((MODE) == I2S_MODE_SLAVE_TX) || \
tushki7 0:60d829a0353a 180 ((MODE) == I2S_MODE_SLAVE_RX) || \
tushki7 0:60d829a0353a 181 ((MODE) == I2S_MODE_MASTER_TX) || \
tushki7 0:60d829a0353a 182 ((MODE) == I2S_MODE_MASTER_RX))
tushki7 0:60d829a0353a 183 /**
tushki7 0:60d829a0353a 184 * @}
tushki7 0:60d829a0353a 185 */
tushki7 0:60d829a0353a 186
tushki7 0:60d829a0353a 187 /** @defgroup I2S_Standard
tushki7 0:60d829a0353a 188 * @{
tushki7 0:60d829a0353a 189 */
tushki7 0:60d829a0353a 190 #define I2S_STANDARD_PHILIPS ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 191 #define I2S_STANDARD_MSB ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 192 #define I2S_STANDARD_LSB ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 193 #define I2S_STANDARD_PCM_SHORT ((uint32_t)0x00000030)
tushki7 0:60d829a0353a 194 #define I2S_STANDARD_PCM_LONG ((uint32_t)0x000000B0)
tushki7 0:60d829a0353a 195
tushki7 0:60d829a0353a 196 #define IS_I2S_STANDARD(STANDARD) (((STANDARD) == I2S_STANDARD_PHILIPS) || \
tushki7 0:60d829a0353a 197 ((STANDARD) == I2S_STANDARD_MSB) || \
tushki7 0:60d829a0353a 198 ((STANDARD) == I2S_STANDARD_LSB) || \
tushki7 0:60d829a0353a 199 ((STANDARD) == I2S_STANDARD_PCM_SHORT) || \
tushki7 0:60d829a0353a 200 ((STANDARD) == I2S_STANDARD_PCM_LONG))
tushki7 0:60d829a0353a 201 /** @defgroup I2S_Legacy
tushki7 0:60d829a0353a 202 * @{
tushki7 0:60d829a0353a 203 */
tushki7 0:60d829a0353a 204 #define I2S_STANDARD_PHILLIPS I2S_STANDARD_PHILIPS
tushki7 0:60d829a0353a 205 /**
tushki7 0:60d829a0353a 206 * @}
tushki7 0:60d829a0353a 207 */
tushki7 0:60d829a0353a 208
tushki7 0:60d829a0353a 209 /**
tushki7 0:60d829a0353a 210 * @}
tushki7 0:60d829a0353a 211 */
tushki7 0:60d829a0353a 212
tushki7 0:60d829a0353a 213 /** @defgroup I2S_Data_Format
tushki7 0:60d829a0353a 214 * @{
tushki7 0:60d829a0353a 215 */
tushki7 0:60d829a0353a 216 #define I2S_DATAFORMAT_16B ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 217 #define I2S_DATAFORMAT_16B_EXTENDED ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 218 #define I2S_DATAFORMAT_24B ((uint32_t)0x00000003)
tushki7 0:60d829a0353a 219 #define I2S_DATAFORMAT_32B ((uint32_t)0x00000005)
tushki7 0:60d829a0353a 220
tushki7 0:60d829a0353a 221 #define IS_I2S_DATA_FORMAT(FORMAT) (((FORMAT) == I2S_DATAFORMAT_16B) || \
tushki7 0:60d829a0353a 222 ((FORMAT) == I2S_DATAFORMAT_16B_EXTENDED) || \
tushki7 0:60d829a0353a 223 ((FORMAT) == I2S_DATAFORMAT_24B) || \
tushki7 0:60d829a0353a 224 ((FORMAT) == I2S_DATAFORMAT_32B))
tushki7 0:60d829a0353a 225 /**
tushki7 0:60d829a0353a 226 * @}
tushki7 0:60d829a0353a 227 */
tushki7 0:60d829a0353a 228
tushki7 0:60d829a0353a 229 /** @defgroup I2S_MCLK_Output
tushki7 0:60d829a0353a 230 * @{
tushki7 0:60d829a0353a 231 */
tushki7 0:60d829a0353a 232 #define I2S_MCLKOUTPUT_ENABLE ((uint32_t)SPI_I2SPR_MCKOE)
tushki7 0:60d829a0353a 233 #define I2S_MCLKOUTPUT_DISABLE ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 234
tushki7 0:60d829a0353a 235 #define IS_I2S_MCLK_OUTPUT(OUTPUT) (((OUTPUT) == I2S_MCLKOUTPUT_ENABLE) || \
tushki7 0:60d829a0353a 236 ((OUTPUT) == I2S_MCLKOUTPUT_DISABLE))
tushki7 0:60d829a0353a 237 /**
tushki7 0:60d829a0353a 238 * @}
tushki7 0:60d829a0353a 239 */
tushki7 0:60d829a0353a 240
tushki7 0:60d829a0353a 241 /** @defgroup I2S_Audio_Frequency
tushki7 0:60d829a0353a 242 * @{
tushki7 0:60d829a0353a 243 */
tushki7 0:60d829a0353a 244 #define I2S_AUDIOFREQ_192K ((uint32_t)192000)
tushki7 0:60d829a0353a 245 #define I2S_AUDIOFREQ_96K ((uint32_t)96000)
tushki7 0:60d829a0353a 246 #define I2S_AUDIOFREQ_48K ((uint32_t)48000)
tushki7 0:60d829a0353a 247 #define I2S_AUDIOFREQ_44K ((uint32_t)44100)
tushki7 0:60d829a0353a 248 #define I2S_AUDIOFREQ_32K ((uint32_t)32000)
tushki7 0:60d829a0353a 249 #define I2S_AUDIOFREQ_22K ((uint32_t)22050)
tushki7 0:60d829a0353a 250 #define I2S_AUDIOFREQ_16K ((uint32_t)16000)
tushki7 0:60d829a0353a 251 #define I2S_AUDIOFREQ_11K ((uint32_t)11025)
tushki7 0:60d829a0353a 252 #define I2S_AUDIOFREQ_8K ((uint32_t)8000)
tushki7 0:60d829a0353a 253 #define I2S_AUDIOFREQ_DEFAULT ((uint32_t)2)
tushki7 0:60d829a0353a 254
tushki7 0:60d829a0353a 255 #define IS_I2S_AUDIO_FREQ(FREQ) ((((FREQ) >= I2S_AUDIOFREQ_8K) && \
tushki7 0:60d829a0353a 256 ((FREQ) <= I2S_AUDIOFREQ_192K)) || \
tushki7 0:60d829a0353a 257 ((FREQ) == I2S_AUDIOFREQ_DEFAULT))
tushki7 0:60d829a0353a 258 /**
tushki7 0:60d829a0353a 259 * @}
tushki7 0:60d829a0353a 260 */
tushki7 0:60d829a0353a 261
tushki7 0:60d829a0353a 262 /** @defgroup I2S_FullDuplex_Mode
tushki7 0:60d829a0353a 263 * @{
tushki7 0:60d829a0353a 264 */
tushki7 0:60d829a0353a 265 #define I2S_FULLDUPLEXMODE_DISABLE ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 266 #define I2S_FULLDUPLEXMODE_ENABLE ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 267
tushki7 0:60d829a0353a 268 #define IS_I2S_FULLDUPLEX_MODE(MODE) (((MODE) == I2S_FULLDUPLEXMODE_DISABLE) || \
tushki7 0:60d829a0353a 269 ((MODE) == I2S_FULLDUPLEXMODE_ENABLE))
tushki7 0:60d829a0353a 270 /**
tushki7 0:60d829a0353a 271 * @}
tushki7 0:60d829a0353a 272 */
tushki7 0:60d829a0353a 273
tushki7 0:60d829a0353a 274 /** @defgroup I2S_Clock_Polarity
tushki7 0:60d829a0353a 275 * @{
tushki7 0:60d829a0353a 276 */
tushki7 0:60d829a0353a 277 #define I2S_CPOL_LOW ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 278 #define I2S_CPOL_HIGH ((uint32_t)SPI_I2SCFGR_CKPOL)
tushki7 0:60d829a0353a 279
tushki7 0:60d829a0353a 280 #define IS_I2S_CPOL(CPOL) (((CPOL) == I2S_CPOL_LOW) || \
tushki7 0:60d829a0353a 281 ((CPOL) == I2S_CPOL_HIGH))
tushki7 0:60d829a0353a 282 /**
tushki7 0:60d829a0353a 283 * @}
tushki7 0:60d829a0353a 284 */
tushki7 0:60d829a0353a 285
tushki7 0:60d829a0353a 286 /** @defgroup I2S_Interrupt_configuration_definition
tushki7 0:60d829a0353a 287 * @{
tushki7 0:60d829a0353a 288 */
tushki7 0:60d829a0353a 289 #define I2S_IT_TXE SPI_CR2_TXEIE
tushki7 0:60d829a0353a 290 #define I2S_IT_RXNE SPI_CR2_RXNEIE
tushki7 0:60d829a0353a 291 #define I2S_IT_ERR SPI_CR2_ERRIE
tushki7 0:60d829a0353a 292 /**
tushki7 0:60d829a0353a 293 * @}
tushki7 0:60d829a0353a 294 */
tushki7 0:60d829a0353a 295
tushki7 0:60d829a0353a 296 /** @defgroup I2S_Flag_definition
tushki7 0:60d829a0353a 297 * @{
tushki7 0:60d829a0353a 298 */
tushki7 0:60d829a0353a 299 #define I2S_FLAG_TXE SPI_SR_TXE
tushki7 0:60d829a0353a 300 #define I2S_FLAG_RXNE SPI_SR_RXNE
tushki7 0:60d829a0353a 301
tushki7 0:60d829a0353a 302 #define I2S_FLAG_UDR SPI_SR_UDR
tushki7 0:60d829a0353a 303 #define I2S_FLAG_OVR SPI_SR_OVR
tushki7 0:60d829a0353a 304 #define I2S_FLAG_FRE SPI_SR_FRE
tushki7 0:60d829a0353a 305
tushki7 0:60d829a0353a 306 #define I2S_FLAG_CHSIDE SPI_SR_CHSIDE
tushki7 0:60d829a0353a 307 #define I2S_FLAG_BSY SPI_SR_BSY
tushki7 0:60d829a0353a 308 /**
tushki7 0:60d829a0353a 309 * @}
tushki7 0:60d829a0353a 310 */
tushki7 0:60d829a0353a 311
tushki7 0:60d829a0353a 312 /**
tushki7 0:60d829a0353a 313 * @}
tushki7 0:60d829a0353a 314 */
tushki7 0:60d829a0353a 315
tushki7 0:60d829a0353a 316 /* Exported macro ------------------------------------------------------------*/
tushki7 0:60d829a0353a 317
tushki7 0:60d829a0353a 318
tushki7 0:60d829a0353a 319 /** @brief Reset I2S handle state
tushki7 0:60d829a0353a 320 * @param __HANDLE__: specifies the I2S Handle.
tushki7 0:60d829a0353a 321 * @retval None
tushki7 0:60d829a0353a 322 */
tushki7 0:60d829a0353a 323 #define __HAL_I2S_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_I2S_STATE_RESET)
tushki7 0:60d829a0353a 324
tushki7 0:60d829a0353a 325 /** @brief Enable or disable the specified SPI peripheral (in I2S mode).
tushki7 0:60d829a0353a 326 * @param __HANDLE__: specifies the I2S Handle.
tushki7 0:60d829a0353a 327 * @retval None
tushki7 0:60d829a0353a 328 */
tushki7 0:60d829a0353a 329 #define __HAL_I2S_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->I2SCFGR |= SPI_I2SCFGR_I2SE)
tushki7 0:60d829a0353a 330 #define __HAL_I2S_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->I2SCFGR &= ~SPI_I2SCFGR_I2SE)
tushki7 0:60d829a0353a 331
tushki7 0:60d829a0353a 332 /** @brief Enable or disable the specified I2S interrupts.
tushki7 0:60d829a0353a 333 * @param __HANDLE__: specifies the I2S Handle.
tushki7 0:60d829a0353a 334 * @param __INTERRUPT__: specifies the interrupt source to enable or disable.
tushki7 0:60d829a0353a 335 * This parameter can be one of the following values:
tushki7 0:60d829a0353a 336 * @arg I2S_IT_TXE: Tx buffer empty interrupt enable
tushki7 0:60d829a0353a 337 * @arg I2S_IT_RXNE: RX buffer not empty interrupt enable
tushki7 0:60d829a0353a 338 * @arg I2S_IT_ERR: Error interrupt enable
tushki7 0:60d829a0353a 339 * @retval None
tushki7 0:60d829a0353a 340 */
tushki7 0:60d829a0353a 341 #define __HAL_I2S_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR2 |= (__INTERRUPT__))
tushki7 0:60d829a0353a 342 #define __HAL_I2S_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR2 &= ~(__INTERRUPT__))
tushki7 0:60d829a0353a 343
tushki7 0:60d829a0353a 344 /** @brief Checks if the specified I2S interrupt source is enabled or disabled.
tushki7 0:60d829a0353a 345 * @param __HANDLE__: specifies the I2S Handle.
tushki7 0:60d829a0353a 346 * This parameter can be I2S where x: 1, 2, or 3 to select the I2S peripheral.
tushki7 0:60d829a0353a 347 * @param __INTERRUPT__: specifies the I2S interrupt source to check.
tushki7 0:60d829a0353a 348 * This parameter can be one of the following values:
tushki7 0:60d829a0353a 349 * @arg I2S_IT_TXE: Tx buffer empty interrupt enable
tushki7 0:60d829a0353a 350 * @arg I2S_IT_RXNE: RX buffer not empty interrupt enable
tushki7 0:60d829a0353a 351 * @arg I2S_IT_ERR: Error interrupt enable
tushki7 0:60d829a0353a 352 * @retval The new state of __IT__ (TRUE or FALSE).
tushki7 0:60d829a0353a 353 */
tushki7 0:60d829a0353a 354 #define __HAL_I2S_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
tushki7 0:60d829a0353a 355
tushki7 0:60d829a0353a 356 /** @brief Checks whether the specified I2S flag is set or not.
tushki7 0:60d829a0353a 357 * @param __HANDLE__: specifies the I2S Handle.
tushki7 0:60d829a0353a 358 * @param __FLAG__: specifies the flag to check.
tushki7 0:60d829a0353a 359 * This parameter can be one of the following values:
tushki7 0:60d829a0353a 360 * @arg I2S_FLAG_RXNE: Receive buffer not empty flag
tushki7 0:60d829a0353a 361 * @arg I2S_FLAG_TXE: Transmit buffer empty flag
tushki7 0:60d829a0353a 362 * @arg I2S_FLAG_UDR: Underrun flag
tushki7 0:60d829a0353a 363 * @arg I2S_FLAG_OVR: Overrun flag
tushki7 0:60d829a0353a 364 * @arg I2S_FLAG_FRE: Frame error flag
tushki7 0:60d829a0353a 365 * @arg I2S_FLAG_CHSIDE: Channel Side flag
tushki7 0:60d829a0353a 366 * @arg I2S_FLAG_BSY: Busy flag
tushki7 0:60d829a0353a 367 * @retval The new state of __FLAG__ (TRUE or FALSE).
tushki7 0:60d829a0353a 368 */
tushki7 0:60d829a0353a 369 #define __HAL_I2S_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
tushki7 0:60d829a0353a 370
tushki7 0:60d829a0353a 371 /** @brief Clears the I2S OVR pending flag.
tushki7 0:60d829a0353a 372 * @param __HANDLE__: specifies the I2S Handle.
tushki7 0:60d829a0353a 373 * @retval None
tushki7 0:60d829a0353a 374 */
tushki7 0:60d829a0353a 375 #define __HAL_I2S_CLEAR_OVRFLAG(__HANDLE__) do{(__HANDLE__)->Instance->DR;\
tushki7 0:60d829a0353a 376 (__HANDLE__)->Instance->SR;}while(0)
tushki7 0:60d829a0353a 377 /** @brief Clears the I2S UDR pending flag.
tushki7 0:60d829a0353a 378 * @param __HANDLE__: specifies the I2S Handle.
tushki7 0:60d829a0353a 379 * @retval None
tushki7 0:60d829a0353a 380 */
tushki7 0:60d829a0353a 381 #define __HAL_I2S_CLEAR_UDRFLAG(__HANDLE__)((__HANDLE__)->Instance->SR)
tushki7 0:60d829a0353a 382
tushki7 0:60d829a0353a 383 /* Include I2S Extension module */
tushki7 0:60d829a0353a 384 #include "stm32f4xx_hal_i2s_ex.h"
tushki7 0:60d829a0353a 385
tushki7 0:60d829a0353a 386 /* Exported functions --------------------------------------------------------*/
tushki7 0:60d829a0353a 387
tushki7 0:60d829a0353a 388 /* Initialization/de-initialization functions **********************************/
tushki7 0:60d829a0353a 389 HAL_StatusTypeDef HAL_I2S_Init(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 390 HAL_StatusTypeDef HAL_I2S_DeInit (I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 391 void HAL_I2S_MspInit(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 392 void HAL_I2S_MspDeInit(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 393
tushki7 0:60d829a0353a 394 /* I/O operation functions *****************************************************/
tushki7 0:60d829a0353a 395 /* Blocking mode: Polling */
tushki7 0:60d829a0353a 396 HAL_StatusTypeDef HAL_I2S_Transmit(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout);
tushki7 0:60d829a0353a 397 HAL_StatusTypeDef HAL_I2S_Receive(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout);
tushki7 0:60d829a0353a 398
tushki7 0:60d829a0353a 399 /* Non-Blocking mode: Interrupt */
tushki7 0:60d829a0353a 400 HAL_StatusTypeDef HAL_I2S_Transmit_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
tushki7 0:60d829a0353a 401 HAL_StatusTypeDef HAL_I2S_Receive_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
tushki7 0:60d829a0353a 402 void HAL_I2S_IRQHandler(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 403
tushki7 0:60d829a0353a 404 /* Non-Blocking mode: DMA */
tushki7 0:60d829a0353a 405 HAL_StatusTypeDef HAL_I2S_Transmit_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
tushki7 0:60d829a0353a 406 HAL_StatusTypeDef HAL_I2S_Receive_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
tushki7 0:60d829a0353a 407
tushki7 0:60d829a0353a 408 HAL_StatusTypeDef HAL_I2S_DMAPause(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 409 HAL_StatusTypeDef HAL_I2S_DMAResume(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 410 HAL_StatusTypeDef HAL_I2S_DMAStop(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 411
tushki7 0:60d829a0353a 412 /* Peripheral Control and State functions **************************************/
tushki7 0:60d829a0353a 413 HAL_I2S_StateTypeDef HAL_I2S_GetState(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 414 HAL_I2S_ErrorTypeDef HAL_I2S_GetError(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 415
tushki7 0:60d829a0353a 416 /* Callbacks used in non blocking modes (Interrupt and DMA) *******************/
tushki7 0:60d829a0353a 417 void HAL_I2S_TxHalfCpltCallback(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 418 void HAL_I2S_TxCpltCallback(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 419 void HAL_I2S_RxHalfCpltCallback(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 420 void HAL_I2S_RxCpltCallback(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 421 void HAL_I2S_ErrorCallback(I2S_HandleTypeDef *hi2s);
tushki7 0:60d829a0353a 422
tushki7 0:60d829a0353a 423 void I2S_DMATxCplt(DMA_HandleTypeDef *hdma);
tushki7 0:60d829a0353a 424 void I2S_DMATxHalfCplt(DMA_HandleTypeDef *hdma);
tushki7 0:60d829a0353a 425 void I2S_DMARxCplt(DMA_HandleTypeDef *hdma);
tushki7 0:60d829a0353a 426 void I2S_DMARxHalfCplt(DMA_HandleTypeDef *hdma);
tushki7 0:60d829a0353a 427 void I2S_DMAError(DMA_HandleTypeDef *hdma);
tushki7 0:60d829a0353a 428 HAL_StatusTypeDef I2S_WaitFlagStateUntilTimeout(I2S_HandleTypeDef *hi2s, uint32_t Flag, uint32_t Status, uint32_t Timeout);
tushki7 0:60d829a0353a 429
tushki7 0:60d829a0353a 430 /**
tushki7 0:60d829a0353a 431 * @}
tushki7 0:60d829a0353a 432 */
tushki7 0:60d829a0353a 433
tushki7 0:60d829a0353a 434 /**
tushki7 0:60d829a0353a 435 * @}
tushki7 0:60d829a0353a 436 */
tushki7 0:60d829a0353a 437
tushki7 0:60d829a0353a 438 #ifdef __cplusplus
tushki7 0:60d829a0353a 439 }
tushki7 0:60d829a0353a 440 #endif
tushki7 0:60d829a0353a 441
tushki7 0:60d829a0353a 442
tushki7 0:60d829a0353a 443 #endif /* __STM32F4xx_HAL_I2S_H */
tushki7 0:60d829a0353a 444
tushki7 0:60d829a0353a 445 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/