A simple 128x32 graphical LCD program to quickstart with LCD on ARM mbed IoT Starter Kit. This requires mbed Applciation Shield with FRDM-K64F platform.

Dependencies:   C12832

Committer:
tushki7
Date:
Sun Apr 12 15:45:52 2015 +0000
Revision:
1:eb68c94a8ee5
Parent:
0:60d829a0353a
A simple 128x32 LCD program with ARM mbed IoT Starter Kit;

Who changed what in which revision?

UserRevisionLine numberNew contents of line
tushki7 0:60d829a0353a 1 /**
tushki7 0:60d829a0353a 2 ******************************************************************************
tushki7 0:60d829a0353a 3 * @file stm32f4xx_hal_adc.h
tushki7 0:60d829a0353a 4 * @author MCD Application Team
tushki7 0:60d829a0353a 5 * @version V1.1.0
tushki7 0:60d829a0353a 6 * @date 19-June-2014
tushki7 0:60d829a0353a 7 * @brief Header file of ADC HAL extension module.
tushki7 0:60d829a0353a 8 ******************************************************************************
tushki7 0:60d829a0353a 9 * @attention
tushki7 0:60d829a0353a 10 *
tushki7 0:60d829a0353a 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
tushki7 0:60d829a0353a 12 *
tushki7 0:60d829a0353a 13 * Redistribution and use in source and binary forms, with or without modification,
tushki7 0:60d829a0353a 14 * are permitted provided that the following conditions are met:
tushki7 0:60d829a0353a 15 * 1. Redistributions of source code must retain the above copyright notice,
tushki7 0:60d829a0353a 16 * this list of conditions and the following disclaimer.
tushki7 0:60d829a0353a 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
tushki7 0:60d829a0353a 18 * this list of conditions and the following disclaimer in the documentation
tushki7 0:60d829a0353a 19 * and/or other materials provided with the distribution.
tushki7 0:60d829a0353a 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
tushki7 0:60d829a0353a 21 * may be used to endorse or promote products derived from this software
tushki7 0:60d829a0353a 22 * without specific prior written permission.
tushki7 0:60d829a0353a 23 *
tushki7 0:60d829a0353a 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
tushki7 0:60d829a0353a 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
tushki7 0:60d829a0353a 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
tushki7 0:60d829a0353a 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
tushki7 0:60d829a0353a 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
tushki7 0:60d829a0353a 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
tushki7 0:60d829a0353a 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
tushki7 0:60d829a0353a 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
tushki7 0:60d829a0353a 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
tushki7 0:60d829a0353a 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
tushki7 0:60d829a0353a 34 *
tushki7 0:60d829a0353a 35 ******************************************************************************
tushki7 0:60d829a0353a 36 */
tushki7 0:60d829a0353a 37
tushki7 0:60d829a0353a 38 /* Define to prevent recursive inclusion -------------------------------------*/
tushki7 0:60d829a0353a 39 #ifndef __STM32F4xx_ADC_H
tushki7 0:60d829a0353a 40 #define __STM32F4xx_ADC_H
tushki7 0:60d829a0353a 41
tushki7 0:60d829a0353a 42 #ifdef __cplusplus
tushki7 0:60d829a0353a 43 extern "C" {
tushki7 0:60d829a0353a 44 #endif
tushki7 0:60d829a0353a 45
tushki7 0:60d829a0353a 46 /* Includes ------------------------------------------------------------------*/
tushki7 0:60d829a0353a 47 #include "stm32f4xx_hal_def.h"
tushki7 0:60d829a0353a 48
tushki7 0:60d829a0353a 49 /** @addtogroup STM32F4xx_HAL_Driver
tushki7 0:60d829a0353a 50 * @{
tushki7 0:60d829a0353a 51 */
tushki7 0:60d829a0353a 52
tushki7 0:60d829a0353a 53 /** @addtogroup ADC
tushki7 0:60d829a0353a 54 * @{
tushki7 0:60d829a0353a 55 */
tushki7 0:60d829a0353a 56
tushki7 0:60d829a0353a 57 /* Exported types ------------------------------------------------------------*/
tushki7 0:60d829a0353a 58
tushki7 0:60d829a0353a 59 /**
tushki7 0:60d829a0353a 60 * @brief HAL State structures definition
tushki7 0:60d829a0353a 61 */
tushki7 0:60d829a0353a 62 typedef enum
tushki7 0:60d829a0353a 63 {
tushki7 0:60d829a0353a 64 HAL_ADC_STATE_RESET = 0x00, /*!< ADC not yet initialized or disabled */
tushki7 0:60d829a0353a 65 HAL_ADC_STATE_READY = 0x01, /*!< ADC peripheral ready for use */
tushki7 0:60d829a0353a 66 HAL_ADC_STATE_BUSY = 0x02, /*!< An internal process is ongoing */
tushki7 0:60d829a0353a 67 HAL_ADC_STATE_BUSY_REG = 0x12, /*!< Regular conversion is ongoing */
tushki7 0:60d829a0353a 68 HAL_ADC_STATE_BUSY_INJ = 0x22, /*!< Injected conversion is ongoing */
tushki7 0:60d829a0353a 69 HAL_ADC_STATE_BUSY_INJ_REG = 0x32, /*!< Injected and regular conversion are ongoing */
tushki7 0:60d829a0353a 70 HAL_ADC_STATE_TIMEOUT = 0x03, /*!< Timeout state */
tushki7 0:60d829a0353a 71 HAL_ADC_STATE_ERROR = 0x04, /*!< ADC state error */
tushki7 0:60d829a0353a 72 HAL_ADC_STATE_EOC = 0x05, /*!< Conversion is completed */
tushki7 0:60d829a0353a 73 HAL_ADC_STATE_EOC_REG = 0x15, /*!< Regular conversion is completed */
tushki7 0:60d829a0353a 74 HAL_ADC_STATE_EOC_INJ = 0x25, /*!< Injected conversion is completed */
tushki7 0:60d829a0353a 75 HAL_ADC_STATE_EOC_INJ_REG = 0x35, /*!< Injected and regular conversion are completed */
tushki7 0:60d829a0353a 76 HAL_ADC_STATE_AWD = 0x06 /*!< ADC state analog watchdog */
tushki7 0:60d829a0353a 77
tushki7 0:60d829a0353a 78 }HAL_ADC_StateTypeDef;
tushki7 0:60d829a0353a 79
tushki7 0:60d829a0353a 80 /**
tushki7 0:60d829a0353a 81 * @brief ADC Init structure definition
tushki7 0:60d829a0353a 82 */
tushki7 0:60d829a0353a 83 typedef struct
tushki7 0:60d829a0353a 84 {
tushki7 0:60d829a0353a 85 uint32_t ClockPrescaler; /*!< Select the frequency of the clock to the ADC. The clock is common for
tushki7 0:60d829a0353a 86 all the ADCs.
tushki7 0:60d829a0353a 87 This parameter can be a value of @ref ADC_ClockPrescaler */
tushki7 0:60d829a0353a 88 uint32_t Resolution; /*!< Configures the ADC resolution dual mode.
tushki7 0:60d829a0353a 89 This parameter can be a value of @ref ADC_Resolution */
tushki7 0:60d829a0353a 90 uint32_t DataAlign; /*!< Specifies whether the ADC data alignment is left or right.
tushki7 0:60d829a0353a 91 This parameter can be a value of @ref ADC_data_align */
tushki7 0:60d829a0353a 92 uint32_t ScanConvMode; /*!< Specifies whether the conversion is performed in Scan (multi channels) or
tushki7 0:60d829a0353a 93 Single (one channel) mode.
tushki7 0:60d829a0353a 94 This parameter can be set to ENABLE or DISABLE */
tushki7 0:60d829a0353a 95 uint32_t EOCSelection; /*!< Specifies whether the EOC flag is set
tushki7 0:60d829a0353a 96 at the end of single channel conversion or at the end of all conversions.
tushki7 0:60d829a0353a 97 This parameter can be a value of @ref ADC_EOCSelection */
tushki7 0:60d829a0353a 98 uint32_t ContinuousConvMode; /*!< Specifies whether the conversion is performed in Continuous or Single mode.
tushki7 0:60d829a0353a 99 This parameter can be set to ENABLE or DISABLE. */
tushki7 0:60d829a0353a 100 uint32_t DMAContinuousRequests; /*!< Specifies whether the DMA requests is performed in Continuous or in Single mode.
tushki7 0:60d829a0353a 101 This parameter can be set to ENABLE or DISABLE. */
tushki7 0:60d829a0353a 102 uint32_t NbrOfConversion; /*!< Specifies the number of ADC conversions that will be done using the sequencer for
tushki7 0:60d829a0353a 103 regular channel group.
tushki7 0:60d829a0353a 104 This parameter must be a number between Min_Data = 1 and Max_Data = 16. */
tushki7 0:60d829a0353a 105 uint32_t DiscontinuousConvMode; /*!< Specifies whether the conversion is performed in Discontinuous or not
tushki7 0:60d829a0353a 106 for regular channels.
tushki7 0:60d829a0353a 107 This parameter can be set to ENABLE or DISABLE. */
tushki7 0:60d829a0353a 108 uint32_t NbrOfDiscConversion; /*!< Specifies the number of ADC discontinuous conversions that will be done
tushki7 0:60d829a0353a 109 using the sequencer for regular channel group.
tushki7 0:60d829a0353a 110 This parameter must be a number between Min_Data = 1 and Max_Data = 8. */
tushki7 0:60d829a0353a 111 uint32_t ExternalTrigConvEdge; /*!< Select the external trigger edge and enable the trigger of a regular group.
tushki7 0:60d829a0353a 112 This parameter can be a value of @ref ADC_External_trigger_edge_Regular */
tushki7 0:60d829a0353a 113 uint32_t ExternalTrigConv; /*!< Select the external event used to trigger the start of conversion of a regular group.
tushki7 0:60d829a0353a 114 This parameter can be a value of @ref ADC_External_trigger_Source_Regular */
tushki7 0:60d829a0353a 115 }ADC_InitTypeDef;
tushki7 0:60d829a0353a 116
tushki7 0:60d829a0353a 117 /**
tushki7 0:60d829a0353a 118 * @brief ADC handle Structure definition
tushki7 0:60d829a0353a 119 */
tushki7 0:60d829a0353a 120 typedef struct
tushki7 0:60d829a0353a 121 {
tushki7 0:60d829a0353a 122 ADC_TypeDef *Instance; /*!< Register base address */
tushki7 0:60d829a0353a 123
tushki7 0:60d829a0353a 124 ADC_InitTypeDef Init; /*!< ADC required parameters */
tushki7 0:60d829a0353a 125
tushki7 0:60d829a0353a 126 __IO uint32_t NbrOfCurrentConversionRank; /*!< ADC number of current conversion rank */
tushki7 0:60d829a0353a 127
tushki7 0:60d829a0353a 128 DMA_HandleTypeDef *DMA_Handle; /*!< Pointer DMA Handler */
tushki7 0:60d829a0353a 129
tushki7 0:60d829a0353a 130 HAL_LockTypeDef Lock; /*!< ADC locking object */
tushki7 0:60d829a0353a 131
tushki7 0:60d829a0353a 132 __IO HAL_ADC_StateTypeDef State; /*!< ADC communication state */
tushki7 0:60d829a0353a 133
tushki7 0:60d829a0353a 134 __IO uint32_t ErrorCode; /*!< ADC Error code */
tushki7 0:60d829a0353a 135 }ADC_HandleTypeDef;
tushki7 0:60d829a0353a 136
tushki7 0:60d829a0353a 137 /**
tushki7 0:60d829a0353a 138 * @brief ADC Configuration regular Channel structure definition
tushki7 0:60d829a0353a 139 */
tushki7 0:60d829a0353a 140 typedef struct
tushki7 0:60d829a0353a 141 {
tushki7 0:60d829a0353a 142 uint32_t Channel; /*!< The ADC channel to configure.
tushki7 0:60d829a0353a 143 This parameter can be a value of @ref ADC_channels */
tushki7 0:60d829a0353a 144 uint32_t Rank; /*!< The rank in the regular group sequencer.
tushki7 0:60d829a0353a 145 This parameter must be a number between Min_Data = 1 and Max_Data = 16 */
tushki7 0:60d829a0353a 146 uint32_t SamplingTime; /*!< The sample time value to be set for the selected channel.
tushki7 0:60d829a0353a 147 This parameter can be a value of @ref ADC_sampling_times */
tushki7 0:60d829a0353a 148 uint32_t Offset; /*!< Reserved for future use, can be set to 0 */
tushki7 0:60d829a0353a 149 }ADC_ChannelConfTypeDef;
tushki7 0:60d829a0353a 150
tushki7 0:60d829a0353a 151 /**
tushki7 0:60d829a0353a 152 * @brief ADC Configuration multi-mode structure definition
tushki7 0:60d829a0353a 153 */
tushki7 0:60d829a0353a 154 typedef struct
tushki7 0:60d829a0353a 155 {
tushki7 0:60d829a0353a 156 uint32_t WatchdogMode; /*!< Configures the ADC analog watchdog mode.
tushki7 0:60d829a0353a 157 This parameter can be a value of @ref ADC_analog_watchdog_selection */
tushki7 0:60d829a0353a 158 uint32_t HighThreshold; /*!< Configures the ADC analog watchdog High threshold value.
tushki7 0:60d829a0353a 159 This parameter must be a 12-bit value. */
tushki7 0:60d829a0353a 160 uint32_t LowThreshold; /*!< Configures the ADC analog watchdog High threshold value.
tushki7 0:60d829a0353a 161 This parameter must be a 12-bit value. */
tushki7 0:60d829a0353a 162 uint32_t Channel; /*!< Configures ADC channel for the analog watchdog.
tushki7 0:60d829a0353a 163 This parameter has an effect only if watchdog mode is configured on single channel
tushki7 0:60d829a0353a 164 This parameter can be a value of @ref ADC_channels */
tushki7 0:60d829a0353a 165 uint32_t ITMode; /*!< Specifies whether the analog watchdog is configured
tushki7 0:60d829a0353a 166 is interrupt mode or in polling mode.
tushki7 0:60d829a0353a 167 This parameter can be set to ENABLE or DISABLE */
tushki7 0:60d829a0353a 168 uint32_t WatchdogNumber; /*!< Reserved for future use, can be set to 0 */
tushki7 0:60d829a0353a 169 }ADC_AnalogWDGConfTypeDef;
tushki7 0:60d829a0353a 170
tushki7 0:60d829a0353a 171 /* Exported constants --------------------------------------------------------*/
tushki7 0:60d829a0353a 172
tushki7 0:60d829a0353a 173 /** @defgroup ADC_Exported_Constants
tushki7 0:60d829a0353a 174 * @{
tushki7 0:60d829a0353a 175 */
tushki7 0:60d829a0353a 176
tushki7 0:60d829a0353a 177
tushki7 0:60d829a0353a 178 /** @defgroup ADC_Error_Code
tushki7 0:60d829a0353a 179 * @{
tushki7 0:60d829a0353a 180 */
tushki7 0:60d829a0353a 181
tushki7 0:60d829a0353a 182 #define HAL_ADC_ERROR_NONE ((uint32_t)0x00) /*!< No error */
tushki7 0:60d829a0353a 183 #define HAL_ADC_ERROR_OVR ((uint32_t)0x01) /*!< OVR error */
tushki7 0:60d829a0353a 184 #define HAL_ADC_ERROR_DMA ((uint32_t)0x02) /*!< DMA transfer error */
tushki7 0:60d829a0353a 185 /**
tushki7 0:60d829a0353a 186 * @}
tushki7 0:60d829a0353a 187 */
tushki7 0:60d829a0353a 188
tushki7 0:60d829a0353a 189
tushki7 0:60d829a0353a 190 /** @defgroup ADC_ClockPrescaler
tushki7 0:60d829a0353a 191 * @{
tushki7 0:60d829a0353a 192 */
tushki7 0:60d829a0353a 193 #define ADC_CLOCKPRESCALER_PCLK_DIV2 ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 194 #define ADC_CLOCKPRESCALER_PCLK_DIV4 ((uint32_t)ADC_CCR_ADCPRE_0)
tushki7 0:60d829a0353a 195 #define ADC_CLOCKPRESCALER_PCLK_DIV6 ((uint32_t)ADC_CCR_ADCPRE_1)
tushki7 0:60d829a0353a 196 #define ADC_CLOCKPRESCALER_PCLK_DIV8 ((uint32_t)ADC_CCR_ADCPRE)
tushki7 0:60d829a0353a 197 #define IS_ADC_CLOCKPRESCALER(ADC_CLOCK) (((ADC_CLOCK) == ADC_CLOCKPRESCALER_PCLK_DIV2) || \
tushki7 0:60d829a0353a 198 ((ADC_CLOCK) == ADC_CLOCKPRESCALER_PCLK_DIV4) || \
tushki7 0:60d829a0353a 199 ((ADC_CLOCK) == ADC_CLOCKPRESCALER_PCLK_DIV6) || \
tushki7 0:60d829a0353a 200 ((ADC_CLOCK) == ADC_CLOCKPRESCALER_PCLK_DIV8))
tushki7 0:60d829a0353a 201 /**
tushki7 0:60d829a0353a 202 * @}
tushki7 0:60d829a0353a 203 */
tushki7 0:60d829a0353a 204
tushki7 0:60d829a0353a 205 /** @defgroup ADC_delay_between_2_sampling_phases
tushki7 0:60d829a0353a 206 * @{
tushki7 0:60d829a0353a 207 */
tushki7 0:60d829a0353a 208 #define ADC_TWOSAMPLINGDELAY_5CYCLES ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 209 #define ADC_TWOSAMPLINGDELAY_6CYCLES ((uint32_t)ADC_CCR_DELAY_0)
tushki7 0:60d829a0353a 210 #define ADC_TWOSAMPLINGDELAY_7CYCLES ((uint32_t)ADC_CCR_DELAY_1)
tushki7 0:60d829a0353a 211 #define ADC_TWOSAMPLINGDELAY_8CYCLES ((uint32_t)(ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0))
tushki7 0:60d829a0353a 212 #define ADC_TWOSAMPLINGDELAY_9CYCLES ((uint32_t)ADC_CCR_DELAY_2)
tushki7 0:60d829a0353a 213 #define ADC_TWOSAMPLINGDELAY_10CYCLES ((uint32_t)(ADC_CCR_DELAY_2 | ADC_CCR_DELAY_0))
tushki7 0:60d829a0353a 214 #define ADC_TWOSAMPLINGDELAY_11CYCLES ((uint32_t)(ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1))
tushki7 0:60d829a0353a 215 #define ADC_TWOSAMPLINGDELAY_12CYCLES ((uint32_t)(ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0))
tushki7 0:60d829a0353a 216 #define ADC_TWOSAMPLINGDELAY_13CYCLES ((uint32_t)ADC_CCR_DELAY_3)
tushki7 0:60d829a0353a 217 #define ADC_TWOSAMPLINGDELAY_14CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_0))
tushki7 0:60d829a0353a 218 #define ADC_TWOSAMPLINGDELAY_15CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_1))
tushki7 0:60d829a0353a 219 #define ADC_TWOSAMPLINGDELAY_16CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0))
tushki7 0:60d829a0353a 220 #define ADC_TWOSAMPLINGDELAY_17CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2))
tushki7 0:60d829a0353a 221 #define ADC_TWOSAMPLINGDELAY_18CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2 | ADC_CCR_DELAY_0))
tushki7 0:60d829a0353a 222 #define ADC_TWOSAMPLINGDELAY_19CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1))
tushki7 0:60d829a0353a 223 #define ADC_TWOSAMPLINGDELAY_20CYCLES ((uint32_t)ADC_CCR_DELAY)
tushki7 0:60d829a0353a 224
tushki7 0:60d829a0353a 225 #define IS_ADC_SAMPLING_DELAY(DELAY) (((DELAY) == ADC_TWOSAMPLINGDELAY_5CYCLES) || \
tushki7 0:60d829a0353a 226 ((DELAY) == ADC_TWOSAMPLINGDELAY_6CYCLES) || \
tushki7 0:60d829a0353a 227 ((DELAY) == ADC_TWOSAMPLINGDELAY_7CYCLES) || \
tushki7 0:60d829a0353a 228 ((DELAY) == ADC_TWOSAMPLINGDELAY_8CYCLES) || \
tushki7 0:60d829a0353a 229 ((DELAY) == ADC_TWOSAMPLINGDELAY_9CYCLES) || \
tushki7 0:60d829a0353a 230 ((DELAY) == ADC_TWOSAMPLINGDELAY_10CYCLES) || \
tushki7 0:60d829a0353a 231 ((DELAY) == ADC_TWOSAMPLINGDELAY_11CYCLES) || \
tushki7 0:60d829a0353a 232 ((DELAY) == ADC_TWOSAMPLINGDELAY_12CYCLES) || \
tushki7 0:60d829a0353a 233 ((DELAY) == ADC_TWOSAMPLINGDELAY_13CYCLES) || \
tushki7 0:60d829a0353a 234 ((DELAY) == ADC_TWOSAMPLINGDELAY_14CYCLES) || \
tushki7 0:60d829a0353a 235 ((DELAY) == ADC_TWOSAMPLINGDELAY_15CYCLES) || \
tushki7 0:60d829a0353a 236 ((DELAY) == ADC_TWOSAMPLINGDELAY_16CYCLES) || \
tushki7 0:60d829a0353a 237 ((DELAY) == ADC_TWOSAMPLINGDELAY_17CYCLES) || \
tushki7 0:60d829a0353a 238 ((DELAY) == ADC_TWOSAMPLINGDELAY_18CYCLES) || \
tushki7 0:60d829a0353a 239 ((DELAY) == ADC_TWOSAMPLINGDELAY_19CYCLES) || \
tushki7 0:60d829a0353a 240 ((DELAY) == ADC_TWOSAMPLINGDELAY_20CYCLES))
tushki7 0:60d829a0353a 241 /**
tushki7 0:60d829a0353a 242 * @}
tushki7 0:60d829a0353a 243 */
tushki7 0:60d829a0353a 244
tushki7 0:60d829a0353a 245 /** @defgroup ADC_Resolution
tushki7 0:60d829a0353a 246 * @{
tushki7 0:60d829a0353a 247 */
tushki7 0:60d829a0353a 248 #define ADC_RESOLUTION12b ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 249 #define ADC_RESOLUTION10b ((uint32_t)ADC_CR1_RES_0)
tushki7 0:60d829a0353a 250 #define ADC_RESOLUTION8b ((uint32_t)ADC_CR1_RES_1)
tushki7 0:60d829a0353a 251 #define ADC_RESOLUTION6b ((uint32_t)ADC_CR1_RES)
tushki7 0:60d829a0353a 252
tushki7 0:60d829a0353a 253 #define IS_ADC_RESOLUTION(RESOLUTION) (((RESOLUTION) == ADC_RESOLUTION12b) || \
tushki7 0:60d829a0353a 254 ((RESOLUTION) == ADC_RESOLUTION10b) || \
tushki7 0:60d829a0353a 255 ((RESOLUTION) == ADC_RESOLUTION8b) || \
tushki7 0:60d829a0353a 256 ((RESOLUTION) == ADC_RESOLUTION6b))
tushki7 0:60d829a0353a 257 /**
tushki7 0:60d829a0353a 258 * @}
tushki7 0:60d829a0353a 259 */
tushki7 0:60d829a0353a 260
tushki7 0:60d829a0353a 261 /** @defgroup ADC_External_trigger_edge_Regular
tushki7 0:60d829a0353a 262 * @{
tushki7 0:60d829a0353a 263 */
tushki7 0:60d829a0353a 264 #define ADC_EXTERNALTRIGCONVEDGE_NONE ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 265 #define ADC_EXTERNALTRIGCONVEDGE_RISING ((uint32_t)ADC_CR2_EXTEN_0)
tushki7 0:60d829a0353a 266 #define ADC_EXTERNALTRIGCONVEDGE_FALLING ((uint32_t)ADC_CR2_EXTEN_1)
tushki7 0:60d829a0353a 267 #define ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING ((uint32_t)ADC_CR2_EXTEN)
tushki7 0:60d829a0353a 268
tushki7 0:60d829a0353a 269 #define IS_ADC_EXT_TRIG_EDGE(EDGE) (((EDGE) == ADC_EXTERNALTRIGCONVEDGE_NONE) || \
tushki7 0:60d829a0353a 270 ((EDGE) == ADC_EXTERNALTRIGCONVEDGE_RISING) || \
tushki7 0:60d829a0353a 271 ((EDGE) == ADC_EXTERNALTRIGCONVEDGE_FALLING) || \
tushki7 0:60d829a0353a 272 ((EDGE) == ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING))
tushki7 0:60d829a0353a 273 /**
tushki7 0:60d829a0353a 274 * @}
tushki7 0:60d829a0353a 275 */
tushki7 0:60d829a0353a 276
tushki7 0:60d829a0353a 277 /** @defgroup ADC_External_trigger_Source_Regular
tushki7 0:60d829a0353a 278 * @{
tushki7 0:60d829a0353a 279 */
tushki7 0:60d829a0353a 280 #define ADC_EXTERNALTRIGCONV_T1_CC1 ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 281 #define ADC_EXTERNALTRIGCONV_T1_CC2 ((uint32_t)ADC_CR2_EXTSEL_0)
tushki7 0:60d829a0353a 282 #define ADC_EXTERNALTRIGCONV_T1_CC3 ((uint32_t)ADC_CR2_EXTSEL_1)
tushki7 0:60d829a0353a 283 #define ADC_EXTERNALTRIGCONV_T2_CC2 ((uint32_t)(ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0))
tushki7 0:60d829a0353a 284 #define ADC_EXTERNALTRIGCONV_T2_CC3 ((uint32_t)ADC_CR2_EXTSEL_2)
tushki7 0:60d829a0353a 285 #define ADC_EXTERNALTRIGCONV_T2_CC4 ((uint32_t)(ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_0))
tushki7 0:60d829a0353a 286 #define ADC_EXTERNALTRIGCONV_T2_TRGO ((uint32_t)(ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1))
tushki7 0:60d829a0353a 287 #define ADC_EXTERNALTRIGCONV_T3_CC1 ((uint32_t)(ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0))
tushki7 0:60d829a0353a 288 #define ADC_EXTERNALTRIGCONV_T3_TRGO ((uint32_t)ADC_CR2_EXTSEL_3)
tushki7 0:60d829a0353a 289 #define ADC_EXTERNALTRIGCONV_T4_CC4 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_0))
tushki7 0:60d829a0353a 290 #define ADC_EXTERNALTRIGCONV_T5_CC1 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_1))
tushki7 0:60d829a0353a 291 #define ADC_EXTERNALTRIGCONV_T5_CC2 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0))
tushki7 0:60d829a0353a 292 #define ADC_EXTERNALTRIGCONV_T5_CC3 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2))
tushki7 0:60d829a0353a 293 #define ADC_EXTERNALTRIGCONV_T8_CC1 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_0))
tushki7 0:60d829a0353a 294 #define ADC_EXTERNALTRIGCONV_T8_TRGO ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1))
tushki7 0:60d829a0353a 295 #define ADC_EXTERNALTRIGCONV_Ext_IT11 ((uint32_t)ADC_CR2_EXTSEL)
tushki7 0:60d829a0353a 296
tushki7 0:60d829a0353a 297 #define IS_ADC_EXT_TRIG(REGTRIG) (((REGTRIG) == ADC_EXTERNALTRIGCONV_T1_CC1) || \
tushki7 0:60d829a0353a 298 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T1_CC2) || \
tushki7 0:60d829a0353a 299 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T1_CC3) || \
tushki7 0:60d829a0353a 300 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T2_CC2) || \
tushki7 0:60d829a0353a 301 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T2_CC3) || \
tushki7 0:60d829a0353a 302 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T2_CC4) || \
tushki7 0:60d829a0353a 303 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T2_TRGO) || \
tushki7 0:60d829a0353a 304 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T3_CC1) || \
tushki7 0:60d829a0353a 305 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T3_TRGO) || \
tushki7 0:60d829a0353a 306 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T4_CC4) || \
tushki7 0:60d829a0353a 307 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T5_CC1) || \
tushki7 0:60d829a0353a 308 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T5_CC2) || \
tushki7 0:60d829a0353a 309 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T5_CC3) || \
tushki7 0:60d829a0353a 310 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T8_CC1) || \
tushki7 0:60d829a0353a 311 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T8_TRGO) || \
tushki7 0:60d829a0353a 312 ((REGTRIG) == ADC_EXTERNALTRIGCONV_Ext_IT11))
tushki7 0:60d829a0353a 313 /**
tushki7 0:60d829a0353a 314 * @}
tushki7 0:60d829a0353a 315 */
tushki7 0:60d829a0353a 316
tushki7 0:60d829a0353a 317 /** @defgroup ADC_data_align
tushki7 0:60d829a0353a 318 * @{
tushki7 0:60d829a0353a 319 */
tushki7 0:60d829a0353a 320 #define ADC_DATAALIGN_RIGHT ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 321 #define ADC_DATAALIGN_LEFT ((uint32_t)ADC_CR2_ALIGN)
tushki7 0:60d829a0353a 322
tushki7 0:60d829a0353a 323 #define IS_ADC_DATA_ALIGN(ALIGN) (((ALIGN) == ADC_DATAALIGN_RIGHT) || \
tushki7 0:60d829a0353a 324 ((ALIGN) == ADC_DATAALIGN_LEFT))
tushki7 0:60d829a0353a 325 /**
tushki7 0:60d829a0353a 326 * @}
tushki7 0:60d829a0353a 327 */
tushki7 0:60d829a0353a 328
tushki7 0:60d829a0353a 329 /** @defgroup ADC_channels
tushki7 0:60d829a0353a 330 * @{
tushki7 0:60d829a0353a 331 */
tushki7 0:60d829a0353a 332 #define ADC_CHANNEL_0 ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 333 #define ADC_CHANNEL_1 ((uint32_t)ADC_CR1_AWDCH_0)
tushki7 0:60d829a0353a 334 #define ADC_CHANNEL_2 ((uint32_t)ADC_CR1_AWDCH_1)
tushki7 0:60d829a0353a 335 #define ADC_CHANNEL_3 ((uint32_t)(ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0))
tushki7 0:60d829a0353a 336 #define ADC_CHANNEL_4 ((uint32_t)ADC_CR1_AWDCH_2)
tushki7 0:60d829a0353a 337 #define ADC_CHANNEL_5 ((uint32_t)(ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_0))
tushki7 0:60d829a0353a 338 #define ADC_CHANNEL_6 ((uint32_t)(ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1))
tushki7 0:60d829a0353a 339 #define ADC_CHANNEL_7 ((uint32_t)(ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0))
tushki7 0:60d829a0353a 340 #define ADC_CHANNEL_8 ((uint32_t)ADC_CR1_AWDCH_3)
tushki7 0:60d829a0353a 341 #define ADC_CHANNEL_9 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_0))
tushki7 0:60d829a0353a 342 #define ADC_CHANNEL_10 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_1))
tushki7 0:60d829a0353a 343 #define ADC_CHANNEL_11 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0))
tushki7 0:60d829a0353a 344 #define ADC_CHANNEL_12 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2))
tushki7 0:60d829a0353a 345 #define ADC_CHANNEL_13 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_0))
tushki7 0:60d829a0353a 346 #define ADC_CHANNEL_14 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1))
tushki7 0:60d829a0353a 347 #define ADC_CHANNEL_15 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0))
tushki7 0:60d829a0353a 348 #define ADC_CHANNEL_16 ((uint32_t)ADC_CR1_AWDCH_4)
tushki7 0:60d829a0353a 349 #define ADC_CHANNEL_17 ((uint32_t)(ADC_CR1_AWDCH_4 | ADC_CR1_AWDCH_0))
tushki7 0:60d829a0353a 350 #define ADC_CHANNEL_18 ((uint32_t)(ADC_CR1_AWDCH_4 | ADC_CR1_AWDCH_1))
tushki7 0:60d829a0353a 351
tushki7 0:60d829a0353a 352 #define ADC_CHANNEL_TEMPSENSOR ((uint32_t)ADC_CHANNEL_16)
tushki7 0:60d829a0353a 353 #define ADC_CHANNEL_VREFINT ((uint32_t)ADC_CHANNEL_17)
tushki7 0:60d829a0353a 354 #define ADC_CHANNEL_VBAT ((uint32_t)ADC_CHANNEL_18)
tushki7 0:60d829a0353a 355
tushki7 0:60d829a0353a 356 #define IS_ADC_CHANNEL(CHANNEL) (((CHANNEL) == ADC_CHANNEL_0) || \
tushki7 0:60d829a0353a 357 ((CHANNEL) == ADC_CHANNEL_1) || \
tushki7 0:60d829a0353a 358 ((CHANNEL) == ADC_CHANNEL_2) || \
tushki7 0:60d829a0353a 359 ((CHANNEL) == ADC_CHANNEL_3) || \
tushki7 0:60d829a0353a 360 ((CHANNEL) == ADC_CHANNEL_4) || \
tushki7 0:60d829a0353a 361 ((CHANNEL) == ADC_CHANNEL_5) || \
tushki7 0:60d829a0353a 362 ((CHANNEL) == ADC_CHANNEL_6) || \
tushki7 0:60d829a0353a 363 ((CHANNEL) == ADC_CHANNEL_7) || \
tushki7 0:60d829a0353a 364 ((CHANNEL) == ADC_CHANNEL_8) || \
tushki7 0:60d829a0353a 365 ((CHANNEL) == ADC_CHANNEL_9) || \
tushki7 0:60d829a0353a 366 ((CHANNEL) == ADC_CHANNEL_10) || \
tushki7 0:60d829a0353a 367 ((CHANNEL) == ADC_CHANNEL_11) || \
tushki7 0:60d829a0353a 368 ((CHANNEL) == ADC_CHANNEL_12) || \
tushki7 0:60d829a0353a 369 ((CHANNEL) == ADC_CHANNEL_13) || \
tushki7 0:60d829a0353a 370 ((CHANNEL) == ADC_CHANNEL_14) || \
tushki7 0:60d829a0353a 371 ((CHANNEL) == ADC_CHANNEL_15) || \
tushki7 0:60d829a0353a 372 ((CHANNEL) == ADC_CHANNEL_16) || \
tushki7 0:60d829a0353a 373 ((CHANNEL) == ADC_CHANNEL_17) || \
tushki7 0:60d829a0353a 374 ((CHANNEL) == ADC_CHANNEL_18))
tushki7 0:60d829a0353a 375 /**
tushki7 0:60d829a0353a 376 * @}
tushki7 0:60d829a0353a 377 */
tushki7 0:60d829a0353a 378
tushki7 0:60d829a0353a 379 /** @defgroup ADC_sampling_times
tushki7 0:60d829a0353a 380 * @{
tushki7 0:60d829a0353a 381 */
tushki7 0:60d829a0353a 382 #define ADC_SAMPLETIME_3CYCLES ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 383 #define ADC_SAMPLETIME_15CYCLES ((uint32_t)ADC_SMPR1_SMP10_0)
tushki7 0:60d829a0353a 384 #define ADC_SAMPLETIME_28CYCLES ((uint32_t)ADC_SMPR1_SMP10_1)
tushki7 0:60d829a0353a 385 #define ADC_SAMPLETIME_56CYCLES ((uint32_t)(ADC_SMPR1_SMP10_1 | ADC_SMPR1_SMP10_0))
tushki7 0:60d829a0353a 386 #define ADC_SAMPLETIME_84CYCLES ((uint32_t)ADC_SMPR1_SMP10_2)
tushki7 0:60d829a0353a 387 #define ADC_SAMPLETIME_112CYCLES ((uint32_t)(ADC_SMPR1_SMP10_2 | ADC_SMPR1_SMP10_0))
tushki7 0:60d829a0353a 388 #define ADC_SAMPLETIME_144CYCLES ((uint32_t)(ADC_SMPR1_SMP10_2 | ADC_SMPR1_SMP10_1))
tushki7 0:60d829a0353a 389 #define ADC_SAMPLETIME_480CYCLES ((uint32_t)ADC_SMPR1_SMP10)
tushki7 0:60d829a0353a 390
tushki7 0:60d829a0353a 391 #define IS_ADC_SAMPLE_TIME(TIME) (((TIME) == ADC_SAMPLETIME_3CYCLES) || \
tushki7 0:60d829a0353a 392 ((TIME) == ADC_SAMPLETIME_15CYCLES) || \
tushki7 0:60d829a0353a 393 ((TIME) == ADC_SAMPLETIME_28CYCLES) || \
tushki7 0:60d829a0353a 394 ((TIME) == ADC_SAMPLETIME_56CYCLES) || \
tushki7 0:60d829a0353a 395 ((TIME) == ADC_SAMPLETIME_84CYCLES) || \
tushki7 0:60d829a0353a 396 ((TIME) == ADC_SAMPLETIME_112CYCLES) || \
tushki7 0:60d829a0353a 397 ((TIME) == ADC_SAMPLETIME_144CYCLES) || \
tushki7 0:60d829a0353a 398 ((TIME) == ADC_SAMPLETIME_480CYCLES))
tushki7 0:60d829a0353a 399 /**
tushki7 0:60d829a0353a 400 * @}
tushki7 0:60d829a0353a 401 */
tushki7 0:60d829a0353a 402
tushki7 0:60d829a0353a 403 /** @defgroup ADC_EOCSelection
tushki7 0:60d829a0353a 404 * @{
tushki7 0:60d829a0353a 405 */
tushki7 0:60d829a0353a 406 #define EOC_SEQ_CONV ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 407 #define EOC_SINGLE_CONV ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 408 #define EOC_SINGLE_SEQ_CONV ((uint32_t)0x00000002) /*!< reserved for future use */
tushki7 0:60d829a0353a 409
tushki7 0:60d829a0353a 410 #define IS_ADC_EOCSelection(EOCSelection) (((EOCSelection) == EOC_SINGLE_CONV) || \
tushki7 0:60d829a0353a 411 ((EOCSelection) == EOC_SEQ_CONV) || \
tushki7 0:60d829a0353a 412 ((EOCSelection) == EOC_SINGLE_SEQ_CONV))
tushki7 0:60d829a0353a 413 /**
tushki7 0:60d829a0353a 414 * @}
tushki7 0:60d829a0353a 415 */
tushki7 0:60d829a0353a 416
tushki7 0:60d829a0353a 417 /** @defgroup ADC_Event_type
tushki7 0:60d829a0353a 418 * @{
tushki7 0:60d829a0353a 419 */
tushki7 0:60d829a0353a 420 #define AWD_EVENT ((uint32_t)ADC_FLAG_AWD)
tushki7 0:60d829a0353a 421 #define OVR_EVENT ((uint32_t)ADC_FLAG_OVR)
tushki7 0:60d829a0353a 422
tushki7 0:60d829a0353a 423 #define IS_ADC_EVENT_TYPE(EVENT) (((EVENT) == AWD_EVENT) || \
tushki7 0:60d829a0353a 424 ((EVENT) == OVR_EVENT))
tushki7 0:60d829a0353a 425 /**
tushki7 0:60d829a0353a 426 * @}
tushki7 0:60d829a0353a 427 */
tushki7 0:60d829a0353a 428
tushki7 0:60d829a0353a 429 /** @defgroup ADC_analog_watchdog_selection
tushki7 0:60d829a0353a 430 * @{
tushki7 0:60d829a0353a 431 */
tushki7 0:60d829a0353a 432 #define ADC_ANALOGWATCHDOG_SINGLE_REG ((uint32_t)(ADC_CR1_AWDSGL | ADC_CR1_AWDEN))
tushki7 0:60d829a0353a 433 #define ADC_ANALOGWATCHDOG_SINGLE_INJEC ((uint32_t)(ADC_CR1_AWDSGL | ADC_CR1_JAWDEN))
tushki7 0:60d829a0353a 434 #define ADC_ANALOGWATCHDOG_SINGLE_REGINJEC ((uint32_t)(ADC_CR1_AWDSGL | ADC_CR1_AWDEN | ADC_CR1_JAWDEN))
tushki7 0:60d829a0353a 435 #define ADC_ANALOGWATCHDOG_ALL_REG ((uint32_t)ADC_CR1_AWDEN)
tushki7 0:60d829a0353a 436 #define ADC_ANALOGWATCHDOG_ALL_INJEC ((uint32_t)ADC_CR1_JAWDEN)
tushki7 0:60d829a0353a 437 #define ADC_ANALOGWATCHDOG_ALL_REGINJEC ((uint32_t)(ADC_CR1_AWDEN | ADC_CR1_JAWDEN))
tushki7 0:60d829a0353a 438 #define ADC_ANALOGWATCHDOG_NONE ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 439
tushki7 0:60d829a0353a 440 #define IS_ADC_ANALOG_WATCHDOG(WATCHDOG) (((WATCHDOG) == ADC_ANALOGWATCHDOG_SINGLE_REG) || \
tushki7 0:60d829a0353a 441 ((WATCHDOG) == ADC_ANALOGWATCHDOG_SINGLE_INJEC) || \
tushki7 0:60d829a0353a 442 ((WATCHDOG) == ADC_ANALOGWATCHDOG_SINGLE_REGINJEC) || \
tushki7 0:60d829a0353a 443 ((WATCHDOG) == ADC_ANALOGWATCHDOG_ALL_REG) || \
tushki7 0:60d829a0353a 444 ((WATCHDOG) == ADC_ANALOGWATCHDOG_ALL_INJEC) || \
tushki7 0:60d829a0353a 445 ((WATCHDOG) == ADC_ANALOGWATCHDOG_ALL_REGINJEC) || \
tushki7 0:60d829a0353a 446 ((WATCHDOG) == ADC_ANALOGWATCHDOG_NONE))
tushki7 0:60d829a0353a 447 /**
tushki7 0:60d829a0353a 448 * @}
tushki7 0:60d829a0353a 449 */
tushki7 0:60d829a0353a 450
tushki7 0:60d829a0353a 451 /** @defgroup ADC_interrupts_definition
tushki7 0:60d829a0353a 452 * @{
tushki7 0:60d829a0353a 453 */
tushki7 0:60d829a0353a 454 #define ADC_IT_EOC ((uint32_t)ADC_CR1_EOCIE)
tushki7 0:60d829a0353a 455 #define ADC_IT_AWD ((uint32_t)ADC_CR1_AWDIE)
tushki7 0:60d829a0353a 456 #define ADC_IT_JEOC ((uint32_t)ADC_CR1_JEOCIE)
tushki7 0:60d829a0353a 457 #define ADC_IT_OVR ((uint32_t)ADC_CR1_OVRIE)
tushki7 0:60d829a0353a 458
tushki7 0:60d829a0353a 459 #define IS_ADC_IT(IT) (((IT) == ADC_IT_EOC) || ((IT) == ADC_IT_AWD) || \
tushki7 0:60d829a0353a 460 ((IT) == ADC_IT_JEOC)|| ((IT) == ADC_IT_OVR))
tushki7 0:60d829a0353a 461 /**
tushki7 0:60d829a0353a 462 * @}
tushki7 0:60d829a0353a 463 */
tushki7 0:60d829a0353a 464
tushki7 0:60d829a0353a 465 /** @defgroup ADC_flags_definition
tushki7 0:60d829a0353a 466 * @{
tushki7 0:60d829a0353a 467 */
tushki7 0:60d829a0353a 468 #define ADC_FLAG_AWD ((uint32_t)ADC_SR_AWD)
tushki7 0:60d829a0353a 469 #define ADC_FLAG_EOC ((uint32_t)ADC_SR_EOC)
tushki7 0:60d829a0353a 470 #define ADC_FLAG_JEOC ((uint32_t)ADC_SR_JEOC)
tushki7 0:60d829a0353a 471 #define ADC_FLAG_JSTRT ((uint32_t)ADC_SR_JSTRT)
tushki7 0:60d829a0353a 472 #define ADC_FLAG_STRT ((uint32_t)ADC_SR_STRT)
tushki7 0:60d829a0353a 473 #define ADC_FLAG_OVR ((uint32_t)ADC_SR_OVR)
tushki7 0:60d829a0353a 474 /**
tushki7 0:60d829a0353a 475 * @}
tushki7 0:60d829a0353a 476 */
tushki7 0:60d829a0353a 477
tushki7 0:60d829a0353a 478 /** @defgroup ADC_channels_type
tushki7 0:60d829a0353a 479 * @{
tushki7 0:60d829a0353a 480 */
tushki7 0:60d829a0353a 481 #define ALL_CHANNELS ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 482 #define REGULAR_CHANNELS ((uint32_t)0x00000002) /*!< reserved for future use */
tushki7 0:60d829a0353a 483 #define INJECTED_CHANNELS ((uint32_t)0x00000003) /*!< reserved for future use */
tushki7 0:60d829a0353a 484
tushki7 0:60d829a0353a 485 #define IS_ADC_CHANNELS_TYPE(CHANNEL_TYPE) (((CHANNEL_TYPE) == ALL_CHANNELS) || \
tushki7 0:60d829a0353a 486 ((CHANNEL_TYPE) == REGULAR_CHANNELS) || \
tushki7 0:60d829a0353a 487 ((CHANNEL_TYPE) == INJECTED_CHANNELS))
tushki7 0:60d829a0353a 488 /**
tushki7 0:60d829a0353a 489 * @}
tushki7 0:60d829a0353a 490 */
tushki7 0:60d829a0353a 491
tushki7 0:60d829a0353a 492 /** @defgroup ADC_thresholds
tushki7 0:60d829a0353a 493 * @{
tushki7 0:60d829a0353a 494 */
tushki7 0:60d829a0353a 495 #define IS_ADC_THRESHOLD(THRESHOLD) ((THRESHOLD) <= ((uint32_t)0xFFF))
tushki7 0:60d829a0353a 496 /**
tushki7 0:60d829a0353a 497 * @}
tushki7 0:60d829a0353a 498 */
tushki7 0:60d829a0353a 499
tushki7 0:60d829a0353a 500 /** @defgroup ADC_regular_length
tushki7 0:60d829a0353a 501 * @{
tushki7 0:60d829a0353a 502 */
tushki7 0:60d829a0353a 503 #define IS_ADC_REGULAR_LENGTH(LENGTH) (((LENGTH) >= ((uint32_t)1)) && ((LENGTH) <= ((uint32_t)16)))
tushki7 0:60d829a0353a 504 /**
tushki7 0:60d829a0353a 505 * @}
tushki7 0:60d829a0353a 506 */
tushki7 0:60d829a0353a 507
tushki7 0:60d829a0353a 508 /** @defgroup ADC_regular_rank
tushki7 0:60d829a0353a 509 * @{
tushki7 0:60d829a0353a 510 */
tushki7 0:60d829a0353a 511 #define IS_ADC_REGULAR_RANK(RANK) (((RANK) >= ((uint32_t)1)) && ((RANK) <= ((uint32_t)16)))
tushki7 0:60d829a0353a 512 /**
tushki7 0:60d829a0353a 513 * @}
tushki7 0:60d829a0353a 514 */
tushki7 0:60d829a0353a 515
tushki7 0:60d829a0353a 516 /** @defgroup ADC_regular_discontinuous_mode_number
tushki7 0:60d829a0353a 517 * @{
tushki7 0:60d829a0353a 518 */
tushki7 0:60d829a0353a 519 #define IS_ADC_REGULAR_DISC_NUMBER(NUMBER) (((NUMBER) >= ((uint32_t)1)) && ((NUMBER) <= ((uint32_t)8)))
tushki7 0:60d829a0353a 520 /**
tushki7 0:60d829a0353a 521 * @}
tushki7 0:60d829a0353a 522 */
tushki7 0:60d829a0353a 523
tushki7 0:60d829a0353a 524 /** @defgroup ADC_range_verification
tushki7 0:60d829a0353a 525 * @{
tushki7 0:60d829a0353a 526 */
tushki7 0:60d829a0353a 527 #define IS_ADC_RANGE(RESOLUTION, ADC_VALUE) \
tushki7 0:60d829a0353a 528 ((((RESOLUTION) == ADC_RESOLUTION12b) && ((ADC_VALUE) <= ((uint32_t)0x0FFF))) || \
tushki7 0:60d829a0353a 529 (((RESOLUTION) == ADC_RESOLUTION10b) && ((ADC_VALUE) <= ((uint32_t)0x03FF))) || \
tushki7 0:60d829a0353a 530 (((RESOLUTION) == ADC_RESOLUTION8b) && ((ADC_VALUE) <= ((uint32_t)0x00FF))) || \
tushki7 0:60d829a0353a 531 (((RESOLUTION) == ADC_RESOLUTION6b) && ((ADC_VALUE) <= ((uint32_t)0x003F))))
tushki7 0:60d829a0353a 532 /**
tushki7 0:60d829a0353a 533 * @}
tushki7 0:60d829a0353a 534 */
tushki7 0:60d829a0353a 535
tushki7 0:60d829a0353a 536 /**
tushki7 0:60d829a0353a 537 * @}
tushki7 0:60d829a0353a 538 */
tushki7 0:60d829a0353a 539
tushki7 0:60d829a0353a 540 /* Exported macro ------------------------------------------------------------*/
tushki7 0:60d829a0353a 541
tushki7 0:60d829a0353a 542 /** @brief Reset ADC handle state
tushki7 0:60d829a0353a 543 * @param __HANDLE__: ADC handle
tushki7 0:60d829a0353a 544 * @retval None
tushki7 0:60d829a0353a 545 */
tushki7 0:60d829a0353a 546 #define __HAL_ADC_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_ADC_STATE_RESET)
tushki7 0:60d829a0353a 547
tushki7 0:60d829a0353a 548 /**
tushki7 0:60d829a0353a 549 * @brief Enable the ADC peripheral.
tushki7 0:60d829a0353a 550 * @param __HANDLE__: ADC handle
tushki7 0:60d829a0353a 551 * @retval None
tushki7 0:60d829a0353a 552 */
tushki7 0:60d829a0353a 553 #define __HAL_ADC_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR2 |= ADC_CR2_ADON)
tushki7 0:60d829a0353a 554
tushki7 0:60d829a0353a 555 /**
tushki7 0:60d829a0353a 556 * @brief Disable the ADC peripheral.
tushki7 0:60d829a0353a 557 * @param __HANDLE__: ADC handle
tushki7 0:60d829a0353a 558 * @retval None
tushki7 0:60d829a0353a 559 */
tushki7 0:60d829a0353a 560 #define __HAL_ADC_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR2 &= ~ADC_CR2_ADON)
tushki7 0:60d829a0353a 561
tushki7 0:60d829a0353a 562 /**
tushki7 0:60d829a0353a 563 * @brief Set ADC Regular channel sequence length.
tushki7 0:60d829a0353a 564 * @param _NbrOfConversion_: Regular channel sequence length.
tushki7 0:60d829a0353a 565 * @retval None
tushki7 0:60d829a0353a 566 */
tushki7 0:60d829a0353a 567 #define __HAL_ADC_SQR1(_NbrOfConversion_) (((_NbrOfConversion_) - (uint8_t)1) << 20)
tushki7 0:60d829a0353a 568
tushki7 0:60d829a0353a 569 /**
tushki7 0:60d829a0353a 570 * @brief Set the ADC's sample time for channel numbers between 10 and 18.
tushki7 0:60d829a0353a 571 * @param _SAMPLETIME_: Sample time parameter.
tushki7 0:60d829a0353a 572 * @param _CHANNELNB_: Channel number.
tushki7 0:60d829a0353a 573 * @retval None
tushki7 0:60d829a0353a 574 */
tushki7 0:60d829a0353a 575 #define __HAL_ADC_SMPR1(_SAMPLETIME_, _CHANNELNB_) ((_SAMPLETIME_) << (3 * ((_CHANNELNB_) - 10)))
tushki7 0:60d829a0353a 576
tushki7 0:60d829a0353a 577 /**
tushki7 0:60d829a0353a 578 * @brief Set the ADC's sample time for channel numbers between 0 and 9.
tushki7 0:60d829a0353a 579 * @param _SAMPLETIME_: Sample time parameter.
tushki7 0:60d829a0353a 580 * @param _CHANNELNB_: Channel number.
tushki7 0:60d829a0353a 581 * @retval None
tushki7 0:60d829a0353a 582 */
tushki7 0:60d829a0353a 583 #define __HAL_ADC_SMPR2(_SAMPLETIME_, _CHANNELNB_) ((_SAMPLETIME_) << (3 * (_CHANNELNB_)))
tushki7 0:60d829a0353a 584
tushki7 0:60d829a0353a 585 /**
tushki7 0:60d829a0353a 586 * @brief Set the selected regular channel rank for rank between 1 and 6.
tushki7 0:60d829a0353a 587 * @param _CHANNELNB_: Channel number.
tushki7 0:60d829a0353a 588 * @param _RANKNB_: Rank number.
tushki7 0:60d829a0353a 589 * @retval None
tushki7 0:60d829a0353a 590 */
tushki7 0:60d829a0353a 591 #define __HAL_ADC_SQR3_RK(_CHANNELNB_, _RANKNB_) ((_CHANNELNB_) << (5 * ((_RANKNB_) - 1)))
tushki7 0:60d829a0353a 592
tushki7 0:60d829a0353a 593 /**
tushki7 0:60d829a0353a 594 * @brief Set the selected regular channel rank for rank between 7 and 12.
tushki7 0:60d829a0353a 595 * @param _CHANNELNB_: Channel number.
tushki7 0:60d829a0353a 596 * @param _RANKNB_: Rank number.
tushki7 0:60d829a0353a 597 * @retval None
tushki7 0:60d829a0353a 598 */
tushki7 0:60d829a0353a 599 #define __HAL_ADC_SQR2_RK(_CHANNELNB_, _RANKNB_) ((_CHANNELNB_) << (5 * ((_RANKNB_) - 7)))
tushki7 0:60d829a0353a 600
tushki7 0:60d829a0353a 601 /**
tushki7 0:60d829a0353a 602 * @brief Set the selected regular channel rank for rank between 13 and 16.
tushki7 0:60d829a0353a 603 * @param _CHANNELNB_: Channel number.
tushki7 0:60d829a0353a 604 * @param _RANKNB_: Rank number.
tushki7 0:60d829a0353a 605 * @retval None
tushki7 0:60d829a0353a 606 */
tushki7 0:60d829a0353a 607 #define __HAL_ADC_SQR1_RK(_CHANNELNB_, _RANKNB_) ((_CHANNELNB_) << (5 * ((_RANKNB_) - 13)))
tushki7 0:60d829a0353a 608
tushki7 0:60d829a0353a 609 /**
tushki7 0:60d829a0353a 610 * @brief Enable ADC continuous conversion mode.
tushki7 0:60d829a0353a 611 * @param _CONTINUOUS_MODE_: Continuous mode.
tushki7 0:60d829a0353a 612 * @retval None
tushki7 0:60d829a0353a 613 */
tushki7 0:60d829a0353a 614 #define __HAL_ADC_CR2_CONTINUOUS(_CONTINUOUS_MODE_) ((_CONTINUOUS_MODE_) << 1)
tushki7 0:60d829a0353a 615
tushki7 0:60d829a0353a 616 /**
tushki7 0:60d829a0353a 617 * @brief Configures the number of discontinuous conversions for the regular group channels.
tushki7 0:60d829a0353a 618 * @param _NBR_DISCONTINUOUSCONV_: Number of discontinuous conversions.
tushki7 0:60d829a0353a 619 * @retval None
tushki7 0:60d829a0353a 620 */
tushki7 0:60d829a0353a 621 #define __HAL_ADC_CR1_DISCONTINUOUS(_NBR_DISCONTINUOUSCONV_) (((_NBR_DISCONTINUOUSCONV_) - 1) << 13)
tushki7 0:60d829a0353a 622
tushki7 0:60d829a0353a 623 /**
tushki7 0:60d829a0353a 624 * @brief Enable ADC scan mode.
tushki7 0:60d829a0353a 625 * @param _SCANCONV_MODE_: Scan conversion mode.
tushki7 0:60d829a0353a 626 * @retval None
tushki7 0:60d829a0353a 627 */
tushki7 0:60d829a0353a 628 #define __HAL_ADC_CR1_SCANCONV(_SCANCONV_MODE_) ((_SCANCONV_MODE_) << 8)
tushki7 0:60d829a0353a 629
tushki7 0:60d829a0353a 630 /**
tushki7 0:60d829a0353a 631 * @brief Enable the ADC end of conversion selection.
tushki7 0:60d829a0353a 632 * @param _EOCSelection_MODE_: End of conversion selection mode.
tushki7 0:60d829a0353a 633 * @retval None
tushki7 0:60d829a0353a 634 */
tushki7 0:60d829a0353a 635 #define __HAL_ADC_CR2_EOCSelection(_EOCSelection_MODE_) ((_EOCSelection_MODE_) << 10)
tushki7 0:60d829a0353a 636
tushki7 0:60d829a0353a 637 /**
tushki7 0:60d829a0353a 638 * @brief Enable the ADC DMA continuous request.
tushki7 0:60d829a0353a 639 * @param _DMAContReq_MODE_: DMA continuous request mode.
tushki7 0:60d829a0353a 640 * @retval None
tushki7 0:60d829a0353a 641 */
tushki7 0:60d829a0353a 642 #define __HAL_ADC_CR2_DMAContReq(_DMAContReq_MODE_) ((_DMAContReq_MODE_) << 9)
tushki7 0:60d829a0353a 643
tushki7 0:60d829a0353a 644 /**
tushki7 0:60d829a0353a 645 * @brief Enable the ADC end of conversion interrupt.
tushki7 0:60d829a0353a 646 * @param __HANDLE__: specifies the ADC Handle.
tushki7 0:60d829a0353a 647 * @param __INTERRUPT__: ADC Interrupt.
tushki7 0:60d829a0353a 648 * @retval None
tushki7 0:60d829a0353a 649 */
tushki7 0:60d829a0353a 650 #define __HAL_ADC_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR1) |= (__INTERRUPT__))
tushki7 0:60d829a0353a 651
tushki7 0:60d829a0353a 652 /**
tushki7 0:60d829a0353a 653 * @brief Disable the ADC end of conversion interrupt.
tushki7 0:60d829a0353a 654 * @param __HANDLE__: specifies the ADC Handle.
tushki7 0:60d829a0353a 655 * @param __INTERRUPT__: ADC interrupt.
tushki7 0:60d829a0353a 656 * @retval None
tushki7 0:60d829a0353a 657 */
tushki7 0:60d829a0353a 658 #define __HAL_ADC_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR1) &= ~(__INTERRUPT__))
tushki7 0:60d829a0353a 659
tushki7 0:60d829a0353a 660 /** @brief Check if the specified ADC interrupt source is enabled or disabled.
tushki7 0:60d829a0353a 661 * @param __HANDLE__: specifies the ADC Handle.
tushki7 0:60d829a0353a 662 * @param __INTERRUPT__: specifies the ADC interrupt source to check.
tushki7 0:60d829a0353a 663 * @retval The new state of __IT__ (TRUE or FALSE).
tushki7 0:60d829a0353a 664 */
tushki7 0:60d829a0353a 665 #define __HAL_ADC_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR1 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
tushki7 0:60d829a0353a 666
tushki7 0:60d829a0353a 667 /**
tushki7 0:60d829a0353a 668 * @brief Clear the ADC's pending flags.
tushki7 0:60d829a0353a 669 * @param __HANDLE__: specifies the ADC Handle.
tushki7 0:60d829a0353a 670 * @param __FLAG__: ADC flag.
tushki7 0:60d829a0353a 671 * @retval None
tushki7 0:60d829a0353a 672 */
tushki7 0:60d829a0353a 673 #define __HAL_ADC_CLEAR_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->SR) = ~(__FLAG__))
tushki7 0:60d829a0353a 674
tushki7 0:60d829a0353a 675 /**
tushki7 0:60d829a0353a 676 * @brief Get the selected ADC's flag status.
tushki7 0:60d829a0353a 677 * @param __HANDLE__: specifies the ADC Handle.
tushki7 0:60d829a0353a 678 * @param __FLAG__: ADC flag.
tushki7 0:60d829a0353a 679 * @retval None
tushki7 0:60d829a0353a 680 */
tushki7 0:60d829a0353a 681 #define __HAL_ADC_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
tushki7 0:60d829a0353a 682
tushki7 0:60d829a0353a 683 /**
tushki7 0:60d829a0353a 684 * @brief Return resolution bits in CR1 register.
tushki7 0:60d829a0353a 685 * @param __HANDLE__: ADC handle
tushki7 0:60d829a0353a 686 * @retval None
tushki7 0:60d829a0353a 687 */
tushki7 0:60d829a0353a 688 #define __HAL_ADC_GET_RESOLUTION(__HANDLE__) (((__HANDLE__)->Instance->CR1) & ADC_CR1_RES)
tushki7 0:60d829a0353a 689
tushki7 0:60d829a0353a 690 /* Include ADC HAL Extension module */
tushki7 0:60d829a0353a 691 #include "stm32f4xx_hal_adc_ex.h"
tushki7 0:60d829a0353a 692
tushki7 0:60d829a0353a 693 /* Exported functions --------------------------------------------------------*/
tushki7 0:60d829a0353a 694 /* Initialization/de-initialization functions ***********************************/
tushki7 0:60d829a0353a 695 HAL_StatusTypeDef HAL_ADC_Init(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 696 HAL_StatusTypeDef HAL_ADC_DeInit(ADC_HandleTypeDef *hadc);
tushki7 0:60d829a0353a 697 void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 698 void HAL_ADC_MspDeInit(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 699
tushki7 0:60d829a0353a 700 /* I/O operation functions ******************************************************/
tushki7 0:60d829a0353a 701 HAL_StatusTypeDef HAL_ADC_Start(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 702 HAL_StatusTypeDef HAL_ADC_Stop(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 703 HAL_StatusTypeDef HAL_ADC_PollForConversion(ADC_HandleTypeDef* hadc, uint32_t Timeout);
tushki7 0:60d829a0353a 704
tushki7 0:60d829a0353a 705 HAL_StatusTypeDef HAL_ADC_PollForEvent(ADC_HandleTypeDef* hadc, uint32_t EventType, uint32_t Timeout);
tushki7 0:60d829a0353a 706
tushki7 0:60d829a0353a 707 HAL_StatusTypeDef HAL_ADC_Start_IT(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 708 HAL_StatusTypeDef HAL_ADC_Stop_IT(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 709
tushki7 0:60d829a0353a 710 void HAL_ADC_IRQHandler(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 711
tushki7 0:60d829a0353a 712 HAL_StatusTypeDef HAL_ADC_Start_DMA(ADC_HandleTypeDef* hadc, uint32_t* pData, uint32_t Length);
tushki7 0:60d829a0353a 713 HAL_StatusTypeDef HAL_ADC_Stop_DMA(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 714
tushki7 0:60d829a0353a 715 uint32_t HAL_ADC_GetValue(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 716
tushki7 0:60d829a0353a 717 void HAL_ADC_ConvCpltCallback(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 718 void HAL_ADC_ConvHalfCpltCallback(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 719 void HAL_ADC_LevelOutOfWindowCallback(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 720 void HAL_ADC_ErrorCallback(ADC_HandleTypeDef *hadc);
tushki7 0:60d829a0353a 721
tushki7 0:60d829a0353a 722 /* Peripheral Control functions *************************************************/
tushki7 0:60d829a0353a 723 HAL_StatusTypeDef HAL_ADC_ConfigChannel(ADC_HandleTypeDef* hadc, ADC_ChannelConfTypeDef* sConfig);
tushki7 0:60d829a0353a 724 HAL_StatusTypeDef HAL_ADC_AnalogWDGConfig(ADC_HandleTypeDef* hadc, ADC_AnalogWDGConfTypeDef* AnalogWDGConfig);
tushki7 0:60d829a0353a 725
tushki7 0:60d829a0353a 726 /* Peripheral State functions ***************************************************/
tushki7 0:60d829a0353a 727 HAL_ADC_StateTypeDef HAL_ADC_GetState(ADC_HandleTypeDef* hadc);
tushki7 0:60d829a0353a 728 uint32_t HAL_ADC_GetError(ADC_HandleTypeDef *hadc);
tushki7 0:60d829a0353a 729
tushki7 0:60d829a0353a 730 /**
tushki7 0:60d829a0353a 731 * @}
tushki7 0:60d829a0353a 732 */
tushki7 0:60d829a0353a 733
tushki7 0:60d829a0353a 734 /**
tushki7 0:60d829a0353a 735 * @}
tushki7 0:60d829a0353a 736 */
tushki7 0:60d829a0353a 737
tushki7 0:60d829a0353a 738 #ifdef __cplusplus
tushki7 0:60d829a0353a 739 }
tushki7 0:60d829a0353a 740 #endif
tushki7 0:60d829a0353a 741
tushki7 0:60d829a0353a 742 #endif /*__STM32F4xx_ADC_H */
tushki7 0:60d829a0353a 743
tushki7 0:60d829a0353a 744
tushki7 0:60d829a0353a 745 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/