A simple 128x32 graphical LCD program to quickstart with LCD on ARM mbed IoT Starter Kit. This requires mbed Applciation Shield with FRDM-K64F platform.

Dependencies:   C12832

Committer:
tushki7
Date:
Sun Apr 12 15:45:52 2015 +0000
Revision:
1:eb68c94a8ee5
Parent:
0:60d829a0353a
A simple 128x32 LCD program with ARM mbed IoT Starter Kit;

Who changed what in which revision?

UserRevisionLine numberNew contents of line
tushki7 0:60d829a0353a 1 /**
tushki7 0:60d829a0353a 2 ******************************************************************************
tushki7 0:60d829a0353a 3 * @file stm32f407xx.h
tushki7 0:60d829a0353a 4 * @author MCD Application Team
tushki7 0:60d829a0353a 5 * @version V2.1.0
tushki7 0:60d829a0353a 6 * @date 19-June-2014
tushki7 0:60d829a0353a 7 * @brief CMSIS STM32F407xx Device Peripheral Access Layer Header File.
tushki7 0:60d829a0353a 8 *
tushki7 0:60d829a0353a 9 * This file contains:
tushki7 0:60d829a0353a 10 * - Data structures and the address mapping for all peripherals
tushki7 0:60d829a0353a 11 * - Peripheral's registers declarations and bits definition
tushki7 0:60d829a0353a 12 * - Macros to access peripheral’s registers hardware
tushki7 0:60d829a0353a 13 *
tushki7 0:60d829a0353a 14 ******************************************************************************
tushki7 0:60d829a0353a 15 * @attention
tushki7 0:60d829a0353a 16 *
tushki7 0:60d829a0353a 17 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
tushki7 0:60d829a0353a 18 *
tushki7 0:60d829a0353a 19 * Redistribution and use in source and binary forms, with or without modification,
tushki7 0:60d829a0353a 20 * are permitted provided that the following conditions are met:
tushki7 0:60d829a0353a 21 * 1. Redistributions of source code must retain the above copyright notice,
tushki7 0:60d829a0353a 22 * this list of conditions and the following disclaimer.
tushki7 0:60d829a0353a 23 * 2. Redistributions in binary form must reproduce the above copyright notice,
tushki7 0:60d829a0353a 24 * this list of conditions and the following disclaimer in the documentation
tushki7 0:60d829a0353a 25 * and/or other materials provided with the distribution.
tushki7 0:60d829a0353a 26 * 3. Neither the name of STMicroelectronics nor the names of its contributors
tushki7 0:60d829a0353a 27 * may be used to endorse or promote products derived from this software
tushki7 0:60d829a0353a 28 * without specific prior written permission.
tushki7 0:60d829a0353a 29 *
tushki7 0:60d829a0353a 30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
tushki7 0:60d829a0353a 31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
tushki7 0:60d829a0353a 32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
tushki7 0:60d829a0353a 33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
tushki7 0:60d829a0353a 34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
tushki7 0:60d829a0353a 35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
tushki7 0:60d829a0353a 36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
tushki7 0:60d829a0353a 37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
tushki7 0:60d829a0353a 38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
tushki7 0:60d829a0353a 39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
tushki7 0:60d829a0353a 40 *
tushki7 0:60d829a0353a 41 ******************************************************************************
tushki7 0:60d829a0353a 42 */
tushki7 0:60d829a0353a 43
tushki7 0:60d829a0353a 44 /** @addtogroup CMSIS
tushki7 0:60d829a0353a 45 * @{
tushki7 0:60d829a0353a 46 */
tushki7 0:60d829a0353a 47
tushki7 0:60d829a0353a 48 /** @addtogroup stm32f407xx
tushki7 0:60d829a0353a 49 * @{
tushki7 0:60d829a0353a 50 */
tushki7 0:60d829a0353a 51
tushki7 0:60d829a0353a 52 #ifndef __STM32F407xx_H
tushki7 0:60d829a0353a 53 #define __STM32F407xx_H
tushki7 0:60d829a0353a 54
tushki7 0:60d829a0353a 55 #ifdef __cplusplus
tushki7 0:60d829a0353a 56 extern "C" {
tushki7 0:60d829a0353a 57 #endif /* __cplusplus */
tushki7 0:60d829a0353a 58
tushki7 0:60d829a0353a 59
tushki7 0:60d829a0353a 60 /** @addtogroup Configuration_section_for_CMSIS
tushki7 0:60d829a0353a 61 * @{
tushki7 0:60d829a0353a 62 */
tushki7 0:60d829a0353a 63
tushki7 0:60d829a0353a 64 /**
tushki7 0:60d829a0353a 65 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
tushki7 0:60d829a0353a 66 */
tushki7 0:60d829a0353a 67 #define __CM4_REV 0x0001 /*!< Core revision r0p1 */
tushki7 0:60d829a0353a 68 #define __MPU_PRESENT 1 /*!< STM32F4XX provides an MPU */
tushki7 0:60d829a0353a 69 #define __NVIC_PRIO_BITS 4 /*!< STM32F4XX uses 4 Bits for the Priority Levels */
tushki7 0:60d829a0353a 70 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
tushki7 0:60d829a0353a 71 #define __FPU_PRESENT 1 /*!< FPU present */
tushki7 0:60d829a0353a 72
tushki7 0:60d829a0353a 73 /**
tushki7 0:60d829a0353a 74 * @}
tushki7 0:60d829a0353a 75 */
tushki7 0:60d829a0353a 76
tushki7 0:60d829a0353a 77 /** @addtogroup Peripheral_interrupt_number_definition
tushki7 0:60d829a0353a 78 * @{
tushki7 0:60d829a0353a 79 */
tushki7 0:60d829a0353a 80
tushki7 0:60d829a0353a 81 /**
tushki7 0:60d829a0353a 82 * @brief STM32F4XX Interrupt Number Definition, according to the selected device
tushki7 0:60d829a0353a 83 * in @ref Library_configuration_section
tushki7 0:60d829a0353a 84 */
tushki7 0:60d829a0353a 85 typedef enum
tushki7 0:60d829a0353a 86 {
tushki7 0:60d829a0353a 87 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
tushki7 0:60d829a0353a 88 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
tushki7 0:60d829a0353a 89 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
tushki7 0:60d829a0353a 90 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
tushki7 0:60d829a0353a 91 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
tushki7 0:60d829a0353a 92 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
tushki7 0:60d829a0353a 93 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
tushki7 0:60d829a0353a 94 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
tushki7 0:60d829a0353a 95 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
tushki7 0:60d829a0353a 96 /****** STM32 specific Interrupt Numbers **********************************************************************/
tushki7 0:60d829a0353a 97 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
tushki7 0:60d829a0353a 98 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
tushki7 0:60d829a0353a 99 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
tushki7 0:60d829a0353a 100 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
tushki7 0:60d829a0353a 101 FLASH_IRQn = 4, /*!< FLASH global Interrupt */
tushki7 0:60d829a0353a 102 RCC_IRQn = 5, /*!< RCC global Interrupt */
tushki7 0:60d829a0353a 103 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
tushki7 0:60d829a0353a 104 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
tushki7 0:60d829a0353a 105 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
tushki7 0:60d829a0353a 106 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
tushki7 0:60d829a0353a 107 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
tushki7 0:60d829a0353a 108 DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
tushki7 0:60d829a0353a 109 DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
tushki7 0:60d829a0353a 110 DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
tushki7 0:60d829a0353a 111 DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
tushki7 0:60d829a0353a 112 DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
tushki7 0:60d829a0353a 113 DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
tushki7 0:60d829a0353a 114 DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
tushki7 0:60d829a0353a 115 ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
tushki7 0:60d829a0353a 116 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
tushki7 0:60d829a0353a 117 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
tushki7 0:60d829a0353a 118 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
tushki7 0:60d829a0353a 119 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
tushki7 0:60d829a0353a 120 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
tushki7 0:60d829a0353a 121 TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
tushki7 0:60d829a0353a 122 TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
tushki7 0:60d829a0353a 123 TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
tushki7 0:60d829a0353a 124 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
tushki7 0:60d829a0353a 125 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
tushki7 0:60d829a0353a 126 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
tushki7 0:60d829a0353a 127 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
tushki7 0:60d829a0353a 128 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
tushki7 0:60d829a0353a 129 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
tushki7 0:60d829a0353a 130 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
tushki7 0:60d829a0353a 131 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
tushki7 0:60d829a0353a 132 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
tushki7 0:60d829a0353a 133 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
tushki7 0:60d829a0353a 134 USART1_IRQn = 37, /*!< USART1 global Interrupt */
tushki7 0:60d829a0353a 135 USART2_IRQn = 38, /*!< USART2 global Interrupt */
tushki7 0:60d829a0353a 136 USART3_IRQn = 39, /*!< USART3 global Interrupt */
tushki7 0:60d829a0353a 137 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
tushki7 0:60d829a0353a 138 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
tushki7 0:60d829a0353a 139 OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
tushki7 0:60d829a0353a 140 TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
tushki7 0:60d829a0353a 141 TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
tushki7 0:60d829a0353a 142 TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
tushki7 0:60d829a0353a 143 TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
tushki7 0:60d829a0353a 144 DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
tushki7 0:60d829a0353a 145 FSMC_IRQn = 48, /*!< FSMC global Interrupt */
tushki7 0:60d829a0353a 146 SDIO_IRQn = 49, /*!< SDIO global Interrupt */
tushki7 0:60d829a0353a 147 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
tushki7 0:60d829a0353a 148 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
tushki7 0:60d829a0353a 149 UART4_IRQn = 52, /*!< UART4 global Interrupt */
tushki7 0:60d829a0353a 150 UART5_IRQn = 53, /*!< UART5 global Interrupt */
tushki7 0:60d829a0353a 151 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
tushki7 0:60d829a0353a 152 TIM7_IRQn = 55, /*!< TIM7 global interrupt */
tushki7 0:60d829a0353a 153 DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
tushki7 0:60d829a0353a 154 DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
tushki7 0:60d829a0353a 155 DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
tushki7 0:60d829a0353a 156 DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
tushki7 0:60d829a0353a 157 DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
tushki7 0:60d829a0353a 158 ETH_IRQn = 61, /*!< Ethernet global Interrupt */
tushki7 0:60d829a0353a 159 ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */
tushki7 0:60d829a0353a 160 CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
tushki7 0:60d829a0353a 161 CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
tushki7 0:60d829a0353a 162 CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
tushki7 0:60d829a0353a 163 CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
tushki7 0:60d829a0353a 164 OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
tushki7 0:60d829a0353a 165 DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
tushki7 0:60d829a0353a 166 DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
tushki7 0:60d829a0353a 167 DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
tushki7 0:60d829a0353a 168 USART6_IRQn = 71, /*!< USART6 global interrupt */
tushki7 0:60d829a0353a 169 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
tushki7 0:60d829a0353a 170 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
tushki7 0:60d829a0353a 171 OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
tushki7 0:60d829a0353a 172 OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
tushki7 0:60d829a0353a 173 OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
tushki7 0:60d829a0353a 174 OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
tushki7 0:60d829a0353a 175 DCMI_IRQn = 78, /*!< DCMI global interrupt */
tushki7 0:60d829a0353a 176 HASH_RNG_IRQn = 80, /*!< Hash and RNG global interrupt */
tushki7 0:60d829a0353a 177 FPU_IRQn = 81 /*!< FPU global interrupt */
tushki7 0:60d829a0353a 178 } IRQn_Type;
tushki7 0:60d829a0353a 179
tushki7 0:60d829a0353a 180 /**
tushki7 0:60d829a0353a 181 * @}
tushki7 0:60d829a0353a 182 */
tushki7 0:60d829a0353a 183
tushki7 0:60d829a0353a 184 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
tushki7 0:60d829a0353a 185 #include "system_stm32f4xx.h"
tushki7 0:60d829a0353a 186 #include <stdint.h>
tushki7 0:60d829a0353a 187
tushki7 0:60d829a0353a 188 /** @addtogroup Peripheral_registers_structures
tushki7 0:60d829a0353a 189 * @{
tushki7 0:60d829a0353a 190 */
tushki7 0:60d829a0353a 191
tushki7 0:60d829a0353a 192 /**
tushki7 0:60d829a0353a 193 * @brief Analog to Digital Converter
tushki7 0:60d829a0353a 194 */
tushki7 0:60d829a0353a 195
tushki7 0:60d829a0353a 196 typedef struct
tushki7 0:60d829a0353a 197 {
tushki7 0:60d829a0353a 198 __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
tushki7 0:60d829a0353a 199 __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
tushki7 0:60d829a0353a 200 __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
tushki7 0:60d829a0353a 201 __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
tushki7 0:60d829a0353a 202 __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
tushki7 0:60d829a0353a 203 __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
tushki7 0:60d829a0353a 204 __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
tushki7 0:60d829a0353a 205 __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
tushki7 0:60d829a0353a 206 __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
tushki7 0:60d829a0353a 207 __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
tushki7 0:60d829a0353a 208 __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
tushki7 0:60d829a0353a 209 __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
tushki7 0:60d829a0353a 210 __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
tushki7 0:60d829a0353a 211 __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
tushki7 0:60d829a0353a 212 __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
tushki7 0:60d829a0353a 213 __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
tushki7 0:60d829a0353a 214 __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
tushki7 0:60d829a0353a 215 __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
tushki7 0:60d829a0353a 216 __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
tushki7 0:60d829a0353a 217 __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
tushki7 0:60d829a0353a 218 } ADC_TypeDef;
tushki7 0:60d829a0353a 219
tushki7 0:60d829a0353a 220 typedef struct
tushki7 0:60d829a0353a 221 {
tushki7 0:60d829a0353a 222 __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
tushki7 0:60d829a0353a 223 __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
tushki7 0:60d829a0353a 224 __IO uint32_t CDR; /*!< ADC common regular data register for dual
tushki7 0:60d829a0353a 225 AND triple modes, Address offset: ADC1 base address + 0x308 */
tushki7 0:60d829a0353a 226 } ADC_Common_TypeDef;
tushki7 0:60d829a0353a 227
tushki7 0:60d829a0353a 228
tushki7 0:60d829a0353a 229 /**
tushki7 0:60d829a0353a 230 * @brief Controller Area Network TxMailBox
tushki7 0:60d829a0353a 231 */
tushki7 0:60d829a0353a 232
tushki7 0:60d829a0353a 233 typedef struct
tushki7 0:60d829a0353a 234 {
tushki7 0:60d829a0353a 235 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
tushki7 0:60d829a0353a 236 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
tushki7 0:60d829a0353a 237 __IO uint32_t TDLR; /*!< CAN mailbox data low register */
tushki7 0:60d829a0353a 238 __IO uint32_t TDHR; /*!< CAN mailbox data high register */
tushki7 0:60d829a0353a 239 } CAN_TxMailBox_TypeDef;
tushki7 0:60d829a0353a 240
tushki7 0:60d829a0353a 241 /**
tushki7 0:60d829a0353a 242 * @brief Controller Area Network FIFOMailBox
tushki7 0:60d829a0353a 243 */
tushki7 0:60d829a0353a 244
tushki7 0:60d829a0353a 245 typedef struct
tushki7 0:60d829a0353a 246 {
tushki7 0:60d829a0353a 247 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
tushki7 0:60d829a0353a 248 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
tushki7 0:60d829a0353a 249 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
tushki7 0:60d829a0353a 250 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
tushki7 0:60d829a0353a 251 } CAN_FIFOMailBox_TypeDef;
tushki7 0:60d829a0353a 252
tushki7 0:60d829a0353a 253 /**
tushki7 0:60d829a0353a 254 * @brief Controller Area Network FilterRegister
tushki7 0:60d829a0353a 255 */
tushki7 0:60d829a0353a 256
tushki7 0:60d829a0353a 257 typedef struct
tushki7 0:60d829a0353a 258 {
tushki7 0:60d829a0353a 259 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
tushki7 0:60d829a0353a 260 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
tushki7 0:60d829a0353a 261 } CAN_FilterRegister_TypeDef;
tushki7 0:60d829a0353a 262
tushki7 0:60d829a0353a 263 /**
tushki7 0:60d829a0353a 264 * @brief Controller Area Network
tushki7 0:60d829a0353a 265 */
tushki7 0:60d829a0353a 266
tushki7 0:60d829a0353a 267 typedef struct
tushki7 0:60d829a0353a 268 {
tushki7 0:60d829a0353a 269 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
tushki7 0:60d829a0353a 270 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
tushki7 0:60d829a0353a 271 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
tushki7 0:60d829a0353a 272 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
tushki7 0:60d829a0353a 273 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
tushki7 0:60d829a0353a 274 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
tushki7 0:60d829a0353a 275 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
tushki7 0:60d829a0353a 276 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
tushki7 0:60d829a0353a 277 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
tushki7 0:60d829a0353a 278 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
tushki7 0:60d829a0353a 279 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
tushki7 0:60d829a0353a 280 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
tushki7 0:60d829a0353a 281 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
tushki7 0:60d829a0353a 282 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
tushki7 0:60d829a0353a 283 uint32_t RESERVED2; /*!< Reserved, 0x208 */
tushki7 0:60d829a0353a 284 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
tushki7 0:60d829a0353a 285 uint32_t RESERVED3; /*!< Reserved, 0x210 */
tushki7 0:60d829a0353a 286 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
tushki7 0:60d829a0353a 287 uint32_t RESERVED4; /*!< Reserved, 0x218 */
tushki7 0:60d829a0353a 288 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
tushki7 0:60d829a0353a 289 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
tushki7 0:60d829a0353a 290 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
tushki7 0:60d829a0353a 291 } CAN_TypeDef;
tushki7 0:60d829a0353a 292
tushki7 0:60d829a0353a 293 /**
tushki7 0:60d829a0353a 294 * @brief CRC calculation unit
tushki7 0:60d829a0353a 295 */
tushki7 0:60d829a0353a 296
tushki7 0:60d829a0353a 297 typedef struct
tushki7 0:60d829a0353a 298 {
tushki7 0:60d829a0353a 299 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
tushki7 0:60d829a0353a 300 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
tushki7 0:60d829a0353a 301 uint8_t RESERVED0; /*!< Reserved, 0x05 */
tushki7 0:60d829a0353a 302 uint16_t RESERVED1; /*!< Reserved, 0x06 */
tushki7 0:60d829a0353a 303 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
tushki7 0:60d829a0353a 304 } CRC_TypeDef;
tushki7 0:60d829a0353a 305
tushki7 0:60d829a0353a 306 /**
tushki7 0:60d829a0353a 307 * @brief Digital to Analog Converter
tushki7 0:60d829a0353a 308 */
tushki7 0:60d829a0353a 309
tushki7 0:60d829a0353a 310 typedef struct
tushki7 0:60d829a0353a 311 {
tushki7 0:60d829a0353a 312 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
tushki7 0:60d829a0353a 313 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
tushki7 0:60d829a0353a 314 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
tushki7 0:60d829a0353a 315 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
tushki7 0:60d829a0353a 316 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
tushki7 0:60d829a0353a 317 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
tushki7 0:60d829a0353a 318 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
tushki7 0:60d829a0353a 319 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
tushki7 0:60d829a0353a 320 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
tushki7 0:60d829a0353a 321 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
tushki7 0:60d829a0353a 322 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
tushki7 0:60d829a0353a 323 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
tushki7 0:60d829a0353a 324 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
tushki7 0:60d829a0353a 325 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
tushki7 0:60d829a0353a 326 } DAC_TypeDef;
tushki7 0:60d829a0353a 327
tushki7 0:60d829a0353a 328 /**
tushki7 0:60d829a0353a 329 * @brief Debug MCU
tushki7 0:60d829a0353a 330 */
tushki7 0:60d829a0353a 331
tushki7 0:60d829a0353a 332 typedef struct
tushki7 0:60d829a0353a 333 {
tushki7 0:60d829a0353a 334 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
tushki7 0:60d829a0353a 335 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
tushki7 0:60d829a0353a 336 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
tushki7 0:60d829a0353a 337 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
tushki7 0:60d829a0353a 338 }DBGMCU_TypeDef;
tushki7 0:60d829a0353a 339
tushki7 0:60d829a0353a 340 /**
tushki7 0:60d829a0353a 341 * @brief DCMI
tushki7 0:60d829a0353a 342 */
tushki7 0:60d829a0353a 343
tushki7 0:60d829a0353a 344 typedef struct
tushki7 0:60d829a0353a 345 {
tushki7 0:60d829a0353a 346 __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
tushki7 0:60d829a0353a 347 __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
tushki7 0:60d829a0353a 348 __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
tushki7 0:60d829a0353a 349 __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
tushki7 0:60d829a0353a 350 __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
tushki7 0:60d829a0353a 351 __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
tushki7 0:60d829a0353a 352 __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
tushki7 0:60d829a0353a 353 __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
tushki7 0:60d829a0353a 354 __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
tushki7 0:60d829a0353a 355 __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
tushki7 0:60d829a0353a 356 __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
tushki7 0:60d829a0353a 357 } DCMI_TypeDef;
tushki7 0:60d829a0353a 358
tushki7 0:60d829a0353a 359 /**
tushki7 0:60d829a0353a 360 * @brief DMA Controller
tushki7 0:60d829a0353a 361 */
tushki7 0:60d829a0353a 362
tushki7 0:60d829a0353a 363 typedef struct
tushki7 0:60d829a0353a 364 {
tushki7 0:60d829a0353a 365 __IO uint32_t CR; /*!< DMA stream x configuration register */
tushki7 0:60d829a0353a 366 __IO uint32_t NDTR; /*!< DMA stream x number of data register */
tushki7 0:60d829a0353a 367 __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
tushki7 0:60d829a0353a 368 __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
tushki7 0:60d829a0353a 369 __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
tushki7 0:60d829a0353a 370 __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
tushki7 0:60d829a0353a 371 } DMA_Stream_TypeDef;
tushki7 0:60d829a0353a 372
tushki7 0:60d829a0353a 373 typedef struct
tushki7 0:60d829a0353a 374 {
tushki7 0:60d829a0353a 375 __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
tushki7 0:60d829a0353a 376 __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
tushki7 0:60d829a0353a 377 __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
tushki7 0:60d829a0353a 378 __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
tushki7 0:60d829a0353a 379 } DMA_TypeDef;
tushki7 0:60d829a0353a 380
tushki7 0:60d829a0353a 381
tushki7 0:60d829a0353a 382 /**
tushki7 0:60d829a0353a 383 * @brief Ethernet MAC
tushki7 0:60d829a0353a 384 */
tushki7 0:60d829a0353a 385
tushki7 0:60d829a0353a 386 typedef struct
tushki7 0:60d829a0353a 387 {
tushki7 0:60d829a0353a 388 __IO uint32_t MACCR;
tushki7 0:60d829a0353a 389 __IO uint32_t MACFFR;
tushki7 0:60d829a0353a 390 __IO uint32_t MACHTHR;
tushki7 0:60d829a0353a 391 __IO uint32_t MACHTLR;
tushki7 0:60d829a0353a 392 __IO uint32_t MACMIIAR;
tushki7 0:60d829a0353a 393 __IO uint32_t MACMIIDR;
tushki7 0:60d829a0353a 394 __IO uint32_t MACFCR;
tushki7 0:60d829a0353a 395 __IO uint32_t MACVLANTR; /* 8 */
tushki7 0:60d829a0353a 396 uint32_t RESERVED0[2];
tushki7 0:60d829a0353a 397 __IO uint32_t MACRWUFFR; /* 11 */
tushki7 0:60d829a0353a 398 __IO uint32_t MACPMTCSR;
tushki7 0:60d829a0353a 399 uint32_t RESERVED1[2];
tushki7 0:60d829a0353a 400 __IO uint32_t MACSR; /* 15 */
tushki7 0:60d829a0353a 401 __IO uint32_t MACIMR;
tushki7 0:60d829a0353a 402 __IO uint32_t MACA0HR;
tushki7 0:60d829a0353a 403 __IO uint32_t MACA0LR;
tushki7 0:60d829a0353a 404 __IO uint32_t MACA1HR;
tushki7 0:60d829a0353a 405 __IO uint32_t MACA1LR;
tushki7 0:60d829a0353a 406 __IO uint32_t MACA2HR;
tushki7 0:60d829a0353a 407 __IO uint32_t MACA2LR;
tushki7 0:60d829a0353a 408 __IO uint32_t MACA3HR;
tushki7 0:60d829a0353a 409 __IO uint32_t MACA3LR; /* 24 */
tushki7 0:60d829a0353a 410 uint32_t RESERVED2[40];
tushki7 0:60d829a0353a 411 __IO uint32_t MMCCR; /* 65 */
tushki7 0:60d829a0353a 412 __IO uint32_t MMCRIR;
tushki7 0:60d829a0353a 413 __IO uint32_t MMCTIR;
tushki7 0:60d829a0353a 414 __IO uint32_t MMCRIMR;
tushki7 0:60d829a0353a 415 __IO uint32_t MMCTIMR; /* 69 */
tushki7 0:60d829a0353a 416 uint32_t RESERVED3[14];
tushki7 0:60d829a0353a 417 __IO uint32_t MMCTGFSCCR; /* 84 */
tushki7 0:60d829a0353a 418 __IO uint32_t MMCTGFMSCCR;
tushki7 0:60d829a0353a 419 uint32_t RESERVED4[5];
tushki7 0:60d829a0353a 420 __IO uint32_t MMCTGFCR;
tushki7 0:60d829a0353a 421 uint32_t RESERVED5[10];
tushki7 0:60d829a0353a 422 __IO uint32_t MMCRFCECR;
tushki7 0:60d829a0353a 423 __IO uint32_t MMCRFAECR;
tushki7 0:60d829a0353a 424 uint32_t RESERVED6[10];
tushki7 0:60d829a0353a 425 __IO uint32_t MMCRGUFCR;
tushki7 0:60d829a0353a 426 uint32_t RESERVED7[334];
tushki7 0:60d829a0353a 427 __IO uint32_t PTPTSCR;
tushki7 0:60d829a0353a 428 __IO uint32_t PTPSSIR;
tushki7 0:60d829a0353a 429 __IO uint32_t PTPTSHR;
tushki7 0:60d829a0353a 430 __IO uint32_t PTPTSLR;
tushki7 0:60d829a0353a 431 __IO uint32_t PTPTSHUR;
tushki7 0:60d829a0353a 432 __IO uint32_t PTPTSLUR;
tushki7 0:60d829a0353a 433 __IO uint32_t PTPTSAR;
tushki7 0:60d829a0353a 434 __IO uint32_t PTPTTHR;
tushki7 0:60d829a0353a 435 __IO uint32_t PTPTTLR;
tushki7 0:60d829a0353a 436 __IO uint32_t RESERVED8;
tushki7 0:60d829a0353a 437 __IO uint32_t PTPTSSR;
tushki7 0:60d829a0353a 438 uint32_t RESERVED9[565];
tushki7 0:60d829a0353a 439 __IO uint32_t DMABMR;
tushki7 0:60d829a0353a 440 __IO uint32_t DMATPDR;
tushki7 0:60d829a0353a 441 __IO uint32_t DMARPDR;
tushki7 0:60d829a0353a 442 __IO uint32_t DMARDLAR;
tushki7 0:60d829a0353a 443 __IO uint32_t DMATDLAR;
tushki7 0:60d829a0353a 444 __IO uint32_t DMASR;
tushki7 0:60d829a0353a 445 __IO uint32_t DMAOMR;
tushki7 0:60d829a0353a 446 __IO uint32_t DMAIER;
tushki7 0:60d829a0353a 447 __IO uint32_t DMAMFBOCR;
tushki7 0:60d829a0353a 448 __IO uint32_t DMARSWTR;
tushki7 0:60d829a0353a 449 uint32_t RESERVED10[8];
tushki7 0:60d829a0353a 450 __IO uint32_t DMACHTDR;
tushki7 0:60d829a0353a 451 __IO uint32_t DMACHRDR;
tushki7 0:60d829a0353a 452 __IO uint32_t DMACHTBAR;
tushki7 0:60d829a0353a 453 __IO uint32_t DMACHRBAR;
tushki7 0:60d829a0353a 454 } ETH_TypeDef;
tushki7 0:60d829a0353a 455
tushki7 0:60d829a0353a 456 /**
tushki7 0:60d829a0353a 457 * @brief External Interrupt/Event Controller
tushki7 0:60d829a0353a 458 */
tushki7 0:60d829a0353a 459
tushki7 0:60d829a0353a 460 typedef struct
tushki7 0:60d829a0353a 461 {
tushki7 0:60d829a0353a 462 __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
tushki7 0:60d829a0353a 463 __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
tushki7 0:60d829a0353a 464 __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
tushki7 0:60d829a0353a 465 __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
tushki7 0:60d829a0353a 466 __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
tushki7 0:60d829a0353a 467 __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
tushki7 0:60d829a0353a 468 } EXTI_TypeDef;
tushki7 0:60d829a0353a 469
tushki7 0:60d829a0353a 470 /**
tushki7 0:60d829a0353a 471 * @brief FLASH Registers
tushki7 0:60d829a0353a 472 */
tushki7 0:60d829a0353a 473
tushki7 0:60d829a0353a 474 typedef struct
tushki7 0:60d829a0353a 475 {
tushki7 0:60d829a0353a 476 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
tushki7 0:60d829a0353a 477 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
tushki7 0:60d829a0353a 478 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
tushki7 0:60d829a0353a 479 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
tushki7 0:60d829a0353a 480 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
tushki7 0:60d829a0353a 481 __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
tushki7 0:60d829a0353a 482 __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
tushki7 0:60d829a0353a 483 } FLASH_TypeDef;
tushki7 0:60d829a0353a 484
tushki7 0:60d829a0353a 485
tushki7 0:60d829a0353a 486 /**
tushki7 0:60d829a0353a 487 * @brief Flexible Static Memory Controller
tushki7 0:60d829a0353a 488 */
tushki7 0:60d829a0353a 489
tushki7 0:60d829a0353a 490 typedef struct
tushki7 0:60d829a0353a 491 {
tushki7 0:60d829a0353a 492 __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
tushki7 0:60d829a0353a 493 } FSMC_Bank1_TypeDef;
tushki7 0:60d829a0353a 494
tushki7 0:60d829a0353a 495 /**
tushki7 0:60d829a0353a 496 * @brief Flexible Static Memory Controller Bank1E
tushki7 0:60d829a0353a 497 */
tushki7 0:60d829a0353a 498
tushki7 0:60d829a0353a 499 typedef struct
tushki7 0:60d829a0353a 500 {
tushki7 0:60d829a0353a 501 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
tushki7 0:60d829a0353a 502 } FSMC_Bank1E_TypeDef;
tushki7 0:60d829a0353a 503
tushki7 0:60d829a0353a 504 /**
tushki7 0:60d829a0353a 505 * @brief Flexible Static Memory Controller Bank2
tushki7 0:60d829a0353a 506 */
tushki7 0:60d829a0353a 507
tushki7 0:60d829a0353a 508 typedef struct
tushki7 0:60d829a0353a 509 {
tushki7 0:60d829a0353a 510 __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */
tushki7 0:60d829a0353a 511 __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */
tushki7 0:60d829a0353a 512 __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */
tushki7 0:60d829a0353a 513 __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */
tushki7 0:60d829a0353a 514 uint32_t RESERVED0; /*!< Reserved, 0x70 */
tushki7 0:60d829a0353a 515 __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */
tushki7 0:60d829a0353a 516 uint32_t RESERVED1; /*!< Reserved, 0x78 */
tushki7 0:60d829a0353a 517 uint32_t RESERVED2; /*!< Reserved, 0x7C */
tushki7 0:60d829a0353a 518 __IO uint32_t PCR3; /*!< NAND Flash control register 3, Address offset: 0x80 */
tushki7 0:60d829a0353a 519 __IO uint32_t SR3; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */
tushki7 0:60d829a0353a 520 __IO uint32_t PMEM3; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */
tushki7 0:60d829a0353a 521 __IO uint32_t PATT3; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */
tushki7 0:60d829a0353a 522 uint32_t RESERVED3; /*!< Reserved, 0x90 */
tushki7 0:60d829a0353a 523 __IO uint32_t ECCR3; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */
tushki7 0:60d829a0353a 524 } FSMC_Bank2_3_TypeDef;
tushki7 0:60d829a0353a 525
tushki7 0:60d829a0353a 526 /**
tushki7 0:60d829a0353a 527 * @brief Flexible Static Memory Controller Bank4
tushki7 0:60d829a0353a 528 */
tushki7 0:60d829a0353a 529
tushki7 0:60d829a0353a 530 typedef struct
tushki7 0:60d829a0353a 531 {
tushki7 0:60d829a0353a 532 __IO uint32_t PCR4; /*!< PC Card control register 4, Address offset: 0xA0 */
tushki7 0:60d829a0353a 533 __IO uint32_t SR4; /*!< PC Card FIFO status and interrupt register 4, Address offset: 0xA4 */
tushki7 0:60d829a0353a 534 __IO uint32_t PMEM4; /*!< PC Card Common memory space timing register 4, Address offset: 0xA8 */
tushki7 0:60d829a0353a 535 __IO uint32_t PATT4; /*!< PC Card Attribute memory space timing register 4, Address offset: 0xAC */
tushki7 0:60d829a0353a 536 __IO uint32_t PIO4; /*!< PC Card I/O space timing register 4, Address offset: 0xB0 */
tushki7 0:60d829a0353a 537 } FSMC_Bank4_TypeDef;
tushki7 0:60d829a0353a 538
tushki7 0:60d829a0353a 539
tushki7 0:60d829a0353a 540 /**
tushki7 0:60d829a0353a 541 * @brief General Purpose I/O
tushki7 0:60d829a0353a 542 */
tushki7 0:60d829a0353a 543
tushki7 0:60d829a0353a 544 typedef struct
tushki7 0:60d829a0353a 545 {
tushki7 0:60d829a0353a 546 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
tushki7 0:60d829a0353a 547 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
tushki7 0:60d829a0353a 548 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
tushki7 0:60d829a0353a 549 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
tushki7 0:60d829a0353a 550 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
tushki7 0:60d829a0353a 551 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
tushki7 0:60d829a0353a 552 __IO uint16_t BSRRL; /*!< GPIO port bit set/reset low register, Address offset: 0x18 */
tushki7 0:60d829a0353a 553 __IO uint16_t BSRRH; /*!< GPIO port bit set/reset high register, Address offset: 0x1A */
tushki7 0:60d829a0353a 554 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
tushki7 0:60d829a0353a 555 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
tushki7 0:60d829a0353a 556 } GPIO_TypeDef;
tushki7 0:60d829a0353a 557
tushki7 0:60d829a0353a 558 /**
tushki7 0:60d829a0353a 559 * @brief System configuration controller
tushki7 0:60d829a0353a 560 */
tushki7 0:60d829a0353a 561
tushki7 0:60d829a0353a 562 typedef struct
tushki7 0:60d829a0353a 563 {
tushki7 0:60d829a0353a 564 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
tushki7 0:60d829a0353a 565 __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
tushki7 0:60d829a0353a 566 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
tushki7 0:60d829a0353a 567 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
tushki7 0:60d829a0353a 568 __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
tushki7 0:60d829a0353a 569 } SYSCFG_TypeDef;
tushki7 0:60d829a0353a 570
tushki7 0:60d829a0353a 571 /**
tushki7 0:60d829a0353a 572 * @brief Inter-integrated Circuit Interface
tushki7 0:60d829a0353a 573 */
tushki7 0:60d829a0353a 574
tushki7 0:60d829a0353a 575 typedef struct
tushki7 0:60d829a0353a 576 {
tushki7 0:60d829a0353a 577 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
tushki7 0:60d829a0353a 578 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
tushki7 0:60d829a0353a 579 __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
tushki7 0:60d829a0353a 580 __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
tushki7 0:60d829a0353a 581 __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
tushki7 0:60d829a0353a 582 __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
tushki7 0:60d829a0353a 583 __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
tushki7 0:60d829a0353a 584 __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
tushki7 0:60d829a0353a 585 __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
tushki7 0:60d829a0353a 586 __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
tushki7 0:60d829a0353a 587 } I2C_TypeDef;
tushki7 0:60d829a0353a 588
tushki7 0:60d829a0353a 589 /**
tushki7 0:60d829a0353a 590 * @brief Independent WATCHDOG
tushki7 0:60d829a0353a 591 */
tushki7 0:60d829a0353a 592
tushki7 0:60d829a0353a 593 typedef struct
tushki7 0:60d829a0353a 594 {
tushki7 0:60d829a0353a 595 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
tushki7 0:60d829a0353a 596 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
tushki7 0:60d829a0353a 597 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
tushki7 0:60d829a0353a 598 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
tushki7 0:60d829a0353a 599 } IWDG_TypeDef;
tushki7 0:60d829a0353a 600
tushki7 0:60d829a0353a 601 /**
tushki7 0:60d829a0353a 602 * @brief Power Control
tushki7 0:60d829a0353a 603 */
tushki7 0:60d829a0353a 604
tushki7 0:60d829a0353a 605 typedef struct
tushki7 0:60d829a0353a 606 {
tushki7 0:60d829a0353a 607 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
tushki7 0:60d829a0353a 608 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
tushki7 0:60d829a0353a 609 } PWR_TypeDef;
tushki7 0:60d829a0353a 610
tushki7 0:60d829a0353a 611 /**
tushki7 0:60d829a0353a 612 * @brief Reset and Clock Control
tushki7 0:60d829a0353a 613 */
tushki7 0:60d829a0353a 614
tushki7 0:60d829a0353a 615 typedef struct
tushki7 0:60d829a0353a 616 {
tushki7 0:60d829a0353a 617 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
tushki7 0:60d829a0353a 618 __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
tushki7 0:60d829a0353a 619 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
tushki7 0:60d829a0353a 620 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
tushki7 0:60d829a0353a 621 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
tushki7 0:60d829a0353a 622 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
tushki7 0:60d829a0353a 623 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
tushki7 0:60d829a0353a 624 uint32_t RESERVED0; /*!< Reserved, 0x1C */
tushki7 0:60d829a0353a 625 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
tushki7 0:60d829a0353a 626 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
tushki7 0:60d829a0353a 627 uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
tushki7 0:60d829a0353a 628 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
tushki7 0:60d829a0353a 629 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
tushki7 0:60d829a0353a 630 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
tushki7 0:60d829a0353a 631 uint32_t RESERVED2; /*!< Reserved, 0x3C */
tushki7 0:60d829a0353a 632 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
tushki7 0:60d829a0353a 633 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
tushki7 0:60d829a0353a 634 uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
tushki7 0:60d829a0353a 635 __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
tushki7 0:60d829a0353a 636 __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
tushki7 0:60d829a0353a 637 __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
tushki7 0:60d829a0353a 638 uint32_t RESERVED4; /*!< Reserved, 0x5C */
tushki7 0:60d829a0353a 639 __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
tushki7 0:60d829a0353a 640 __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
tushki7 0:60d829a0353a 641 uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
tushki7 0:60d829a0353a 642 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
tushki7 0:60d829a0353a 643 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
tushki7 0:60d829a0353a 644 uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
tushki7 0:60d829a0353a 645 __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
tushki7 0:60d829a0353a 646 __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
tushki7 0:60d829a0353a 647
tushki7 0:60d829a0353a 648 } RCC_TypeDef;
tushki7 0:60d829a0353a 649
tushki7 0:60d829a0353a 650 /**
tushki7 0:60d829a0353a 651 * @brief Real-Time Clock
tushki7 0:60d829a0353a 652 */
tushki7 0:60d829a0353a 653
tushki7 0:60d829a0353a 654 typedef struct
tushki7 0:60d829a0353a 655 {
tushki7 0:60d829a0353a 656 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
tushki7 0:60d829a0353a 657 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
tushki7 0:60d829a0353a 658 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
tushki7 0:60d829a0353a 659 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
tushki7 0:60d829a0353a 660 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
tushki7 0:60d829a0353a 661 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
tushki7 0:60d829a0353a 662 __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
tushki7 0:60d829a0353a 663 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
tushki7 0:60d829a0353a 664 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
tushki7 0:60d829a0353a 665 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
tushki7 0:60d829a0353a 666 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
tushki7 0:60d829a0353a 667 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
tushki7 0:60d829a0353a 668 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
tushki7 0:60d829a0353a 669 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
tushki7 0:60d829a0353a 670 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
tushki7 0:60d829a0353a 671 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
tushki7 0:60d829a0353a 672 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
tushki7 0:60d829a0353a 673 __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
tushki7 0:60d829a0353a 674 __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
tushki7 0:60d829a0353a 675 uint32_t RESERVED7; /*!< Reserved, 0x4C */
tushki7 0:60d829a0353a 676 __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
tushki7 0:60d829a0353a 677 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
tushki7 0:60d829a0353a 678 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
tushki7 0:60d829a0353a 679 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
tushki7 0:60d829a0353a 680 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
tushki7 0:60d829a0353a 681 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
tushki7 0:60d829a0353a 682 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
tushki7 0:60d829a0353a 683 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
tushki7 0:60d829a0353a 684 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
tushki7 0:60d829a0353a 685 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
tushki7 0:60d829a0353a 686 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
tushki7 0:60d829a0353a 687 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
tushki7 0:60d829a0353a 688 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
tushki7 0:60d829a0353a 689 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
tushki7 0:60d829a0353a 690 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
tushki7 0:60d829a0353a 691 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
tushki7 0:60d829a0353a 692 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
tushki7 0:60d829a0353a 693 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
tushki7 0:60d829a0353a 694 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
tushki7 0:60d829a0353a 695 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
tushki7 0:60d829a0353a 696 } RTC_TypeDef;
tushki7 0:60d829a0353a 697
tushki7 0:60d829a0353a 698
tushki7 0:60d829a0353a 699 /**
tushki7 0:60d829a0353a 700 * @brief SD host Interface
tushki7 0:60d829a0353a 701 */
tushki7 0:60d829a0353a 702
tushki7 0:60d829a0353a 703 typedef struct
tushki7 0:60d829a0353a 704 {
tushki7 0:60d829a0353a 705 __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
tushki7 0:60d829a0353a 706 __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
tushki7 0:60d829a0353a 707 __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
tushki7 0:60d829a0353a 708 __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
tushki7 0:60d829a0353a 709 __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
tushki7 0:60d829a0353a 710 __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
tushki7 0:60d829a0353a 711 __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
tushki7 0:60d829a0353a 712 __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
tushki7 0:60d829a0353a 713 __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
tushki7 0:60d829a0353a 714 __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
tushki7 0:60d829a0353a 715 __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
tushki7 0:60d829a0353a 716 __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
tushki7 0:60d829a0353a 717 __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
tushki7 0:60d829a0353a 718 __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
tushki7 0:60d829a0353a 719 __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
tushki7 0:60d829a0353a 720 __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
tushki7 0:60d829a0353a 721 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
tushki7 0:60d829a0353a 722 __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
tushki7 0:60d829a0353a 723 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
tushki7 0:60d829a0353a 724 __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
tushki7 0:60d829a0353a 725 } SDIO_TypeDef;
tushki7 0:60d829a0353a 726
tushki7 0:60d829a0353a 727 /**
tushki7 0:60d829a0353a 728 * @brief Serial Peripheral Interface
tushki7 0:60d829a0353a 729 */
tushki7 0:60d829a0353a 730
tushki7 0:60d829a0353a 731 typedef struct
tushki7 0:60d829a0353a 732 {
tushki7 0:60d829a0353a 733 __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
tushki7 0:60d829a0353a 734 __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
tushki7 0:60d829a0353a 735 __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
tushki7 0:60d829a0353a 736 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
tushki7 0:60d829a0353a 737 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
tushki7 0:60d829a0353a 738 __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
tushki7 0:60d829a0353a 739 __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
tushki7 0:60d829a0353a 740 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
tushki7 0:60d829a0353a 741 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
tushki7 0:60d829a0353a 742 } SPI_TypeDef;
tushki7 0:60d829a0353a 743
tushki7 0:60d829a0353a 744 /**
tushki7 0:60d829a0353a 745 * @brief TIM
tushki7 0:60d829a0353a 746 */
tushki7 0:60d829a0353a 747
tushki7 0:60d829a0353a 748 typedef struct
tushki7 0:60d829a0353a 749 {
tushki7 0:60d829a0353a 750 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
tushki7 0:60d829a0353a 751 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
tushki7 0:60d829a0353a 752 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
tushki7 0:60d829a0353a 753 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
tushki7 0:60d829a0353a 754 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
tushki7 0:60d829a0353a 755 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
tushki7 0:60d829a0353a 756 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
tushki7 0:60d829a0353a 757 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
tushki7 0:60d829a0353a 758 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
tushki7 0:60d829a0353a 759 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
tushki7 0:60d829a0353a 760 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
tushki7 0:60d829a0353a 761 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
tushki7 0:60d829a0353a 762 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
tushki7 0:60d829a0353a 763 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
tushki7 0:60d829a0353a 764 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
tushki7 0:60d829a0353a 765 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
tushki7 0:60d829a0353a 766 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
tushki7 0:60d829a0353a 767 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
tushki7 0:60d829a0353a 768 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
tushki7 0:60d829a0353a 769 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
tushki7 0:60d829a0353a 770 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
tushki7 0:60d829a0353a 771 } TIM_TypeDef;
tushki7 0:60d829a0353a 772
tushki7 0:60d829a0353a 773 /**
tushki7 0:60d829a0353a 774 * @brief Universal Synchronous Asynchronous Receiver Transmitter
tushki7 0:60d829a0353a 775 */
tushki7 0:60d829a0353a 776
tushki7 0:60d829a0353a 777 typedef struct
tushki7 0:60d829a0353a 778 {
tushki7 0:60d829a0353a 779 __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
tushki7 0:60d829a0353a 780 __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
tushki7 0:60d829a0353a 781 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
tushki7 0:60d829a0353a 782 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
tushki7 0:60d829a0353a 783 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
tushki7 0:60d829a0353a 784 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
tushki7 0:60d829a0353a 785 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
tushki7 0:60d829a0353a 786 } USART_TypeDef;
tushki7 0:60d829a0353a 787
tushki7 0:60d829a0353a 788 /**
tushki7 0:60d829a0353a 789 * @brief Window WATCHDOG
tushki7 0:60d829a0353a 790 */
tushki7 0:60d829a0353a 791
tushki7 0:60d829a0353a 792 typedef struct
tushki7 0:60d829a0353a 793 {
tushki7 0:60d829a0353a 794 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
tushki7 0:60d829a0353a 795 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
tushki7 0:60d829a0353a 796 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
tushki7 0:60d829a0353a 797 } WWDG_TypeDef;
tushki7 0:60d829a0353a 798
tushki7 0:60d829a0353a 799 /**
tushki7 0:60d829a0353a 800 * @brief RNG
tushki7 0:60d829a0353a 801 */
tushki7 0:60d829a0353a 802
tushki7 0:60d829a0353a 803 typedef struct
tushki7 0:60d829a0353a 804 {
tushki7 0:60d829a0353a 805 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
tushki7 0:60d829a0353a 806 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
tushki7 0:60d829a0353a 807 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
tushki7 0:60d829a0353a 808 } RNG_TypeDef;
tushki7 0:60d829a0353a 809
tushki7 0:60d829a0353a 810
tushki7 0:60d829a0353a 811
tushki7 0:60d829a0353a 812 /**
tushki7 0:60d829a0353a 813 * @brief __USB_OTG_Core_register
tushki7 0:60d829a0353a 814 */
tushki7 0:60d829a0353a 815 typedef struct
tushki7 0:60d829a0353a 816 {
tushki7 0:60d829a0353a 817 __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h*/
tushki7 0:60d829a0353a 818 __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h*/
tushki7 0:60d829a0353a 819 __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h*/
tushki7 0:60d829a0353a 820 __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch*/
tushki7 0:60d829a0353a 821 __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h*/
tushki7 0:60d829a0353a 822 __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h*/
tushki7 0:60d829a0353a 823 __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h*/
tushki7 0:60d829a0353a 824 __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch*/
tushki7 0:60d829a0353a 825 __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h*/
tushki7 0:60d829a0353a 826 __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register 024h*/
tushki7 0:60d829a0353a 827 __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h*/
tushki7 0:60d829a0353a 828 __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch*/
tushki7 0:60d829a0353a 829 uint32_t Reserved30[2]; /* Reserved 030h*/
tushki7 0:60d829a0353a 830 __IO uint32_t GCCFG; /* General Purpose IO Register 038h*/
tushki7 0:60d829a0353a 831 __IO uint32_t CID; /* User ID Register 03Ch*/
tushki7 0:60d829a0353a 832 uint32_t Reserved40[48]; /* Reserved 040h-0FFh*/
tushki7 0:60d829a0353a 833 __IO uint32_t HPTXFSIZ; /* Host Periodic Tx FIFO Size Reg 100h*/
tushki7 0:60d829a0353a 834 __IO uint32_t DIEPTXF[0x0F];/* dev Periodic Transmit FIFO */
tushki7 0:60d829a0353a 835 }
tushki7 0:60d829a0353a 836 USB_OTG_GlobalTypeDef;
tushki7 0:60d829a0353a 837
tushki7 0:60d829a0353a 838
tushki7 0:60d829a0353a 839
tushki7 0:60d829a0353a 840 /**
tushki7 0:60d829a0353a 841 * @brief __device_Registers
tushki7 0:60d829a0353a 842 */
tushki7 0:60d829a0353a 843 typedef struct
tushki7 0:60d829a0353a 844 {
tushki7 0:60d829a0353a 845 __IO uint32_t DCFG; /* dev Configuration Register 800h*/
tushki7 0:60d829a0353a 846 __IO uint32_t DCTL; /* dev Control Register 804h*/
tushki7 0:60d829a0353a 847 __IO uint32_t DSTS; /* dev Status Register (RO) 808h*/
tushki7 0:60d829a0353a 848 uint32_t Reserved0C; /* Reserved 80Ch*/
tushki7 0:60d829a0353a 849 __IO uint32_t DIEPMSK; /* dev IN Endpoint Mask 810h*/
tushki7 0:60d829a0353a 850 __IO uint32_t DOEPMSK; /* dev OUT Endpoint Mask 814h*/
tushki7 0:60d829a0353a 851 __IO uint32_t DAINT; /* dev All Endpoints Itr Reg 818h*/
tushki7 0:60d829a0353a 852 __IO uint32_t DAINTMSK; /* dev All Endpoints Itr Mask 81Ch*/
tushki7 0:60d829a0353a 853 uint32_t Reserved20; /* Reserved 820h*/
tushki7 0:60d829a0353a 854 uint32_t Reserved9; /* Reserved 824h*/
tushki7 0:60d829a0353a 855 __IO uint32_t DVBUSDIS; /* dev VBUS discharge Register 828h*/
tushki7 0:60d829a0353a 856 __IO uint32_t DVBUSPULSE; /* dev VBUS Pulse Register 82Ch*/
tushki7 0:60d829a0353a 857 __IO uint32_t DTHRCTL; /* dev thr 830h*/
tushki7 0:60d829a0353a 858 __IO uint32_t DIEPEMPMSK; /* dev empty msk 834h*/
tushki7 0:60d829a0353a 859 __IO uint32_t DEACHINT; /* dedicated EP interrupt 838h*/
tushki7 0:60d829a0353a 860 __IO uint32_t DEACHMSK; /* dedicated EP msk 83Ch*/
tushki7 0:60d829a0353a 861 uint32_t Reserved40; /* dedicated EP mask 840h*/
tushki7 0:60d829a0353a 862 __IO uint32_t DINEP1MSK; /* dedicated EP mask 844h*/
tushki7 0:60d829a0353a 863 uint32_t Reserved44[15]; /* Reserved 844-87Ch*/
tushki7 0:60d829a0353a 864 __IO uint32_t DOUTEP1MSK; /* dedicated EP msk 884h*/
tushki7 0:60d829a0353a 865 }
tushki7 0:60d829a0353a 866 USB_OTG_DeviceTypeDef;
tushki7 0:60d829a0353a 867
tushki7 0:60d829a0353a 868
tushki7 0:60d829a0353a 869 /**
tushki7 0:60d829a0353a 870 * @brief __IN_Endpoint-Specific_Register
tushki7 0:60d829a0353a 871 */
tushki7 0:60d829a0353a 872 typedef struct
tushki7 0:60d829a0353a 873 {
tushki7 0:60d829a0353a 874 __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h*/
tushki7 0:60d829a0353a 875 uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h*/
tushki7 0:60d829a0353a 876 __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h*/
tushki7 0:60d829a0353a 877 uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch*/
tushki7 0:60d829a0353a 878 __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h*/
tushki7 0:60d829a0353a 879 __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h*/
tushki7 0:60d829a0353a 880 __IO uint32_t DTXFSTS;/*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h*/
tushki7 0:60d829a0353a 881 uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch*/
tushki7 0:60d829a0353a 882 }
tushki7 0:60d829a0353a 883 USB_OTG_INEndpointTypeDef;
tushki7 0:60d829a0353a 884
tushki7 0:60d829a0353a 885
tushki7 0:60d829a0353a 886 /**
tushki7 0:60d829a0353a 887 * @brief __OUT_Endpoint-Specific_Registers
tushki7 0:60d829a0353a 888 */
tushki7 0:60d829a0353a 889 typedef struct
tushki7 0:60d829a0353a 890 {
tushki7 0:60d829a0353a 891 __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/
tushki7 0:60d829a0353a 892 uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/
tushki7 0:60d829a0353a 893 __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/
tushki7 0:60d829a0353a 894 uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/
tushki7 0:60d829a0353a 895 __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/
tushki7 0:60d829a0353a 896 __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/
tushki7 0:60d829a0353a 897 uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
tushki7 0:60d829a0353a 898 }
tushki7 0:60d829a0353a 899 USB_OTG_OUTEndpointTypeDef;
tushki7 0:60d829a0353a 900
tushki7 0:60d829a0353a 901
tushki7 0:60d829a0353a 902 /**
tushki7 0:60d829a0353a 903 * @brief __Host_Mode_Register_Structures
tushki7 0:60d829a0353a 904 */
tushki7 0:60d829a0353a 905 typedef struct
tushki7 0:60d829a0353a 906 {
tushki7 0:60d829a0353a 907 __IO uint32_t HCFG; /* Host Configuration Register 400h*/
tushki7 0:60d829a0353a 908 __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/
tushki7 0:60d829a0353a 909 __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/
tushki7 0:60d829a0353a 910 uint32_t Reserved40C; /* Reserved 40Ch*/
tushki7 0:60d829a0353a 911 __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/
tushki7 0:60d829a0353a 912 __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/
tushki7 0:60d829a0353a 913 __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/
tushki7 0:60d829a0353a 914 }
tushki7 0:60d829a0353a 915 USB_OTG_HostTypeDef;
tushki7 0:60d829a0353a 916
tushki7 0:60d829a0353a 917
tushki7 0:60d829a0353a 918 /**
tushki7 0:60d829a0353a 919 * @brief __Host_Channel_Specific_Registers
tushki7 0:60d829a0353a 920 */
tushki7 0:60d829a0353a 921 typedef struct
tushki7 0:60d829a0353a 922 {
tushki7 0:60d829a0353a 923 __IO uint32_t HCCHAR;
tushki7 0:60d829a0353a 924 __IO uint32_t HCSPLT;
tushki7 0:60d829a0353a 925 __IO uint32_t HCINT;
tushki7 0:60d829a0353a 926 __IO uint32_t HCINTMSK;
tushki7 0:60d829a0353a 927 __IO uint32_t HCTSIZ;
tushki7 0:60d829a0353a 928 __IO uint32_t HCDMA;
tushki7 0:60d829a0353a 929 uint32_t Reserved[2];
tushki7 0:60d829a0353a 930 }
tushki7 0:60d829a0353a 931 USB_OTG_HostChannelTypeDef;
tushki7 0:60d829a0353a 932
tushki7 0:60d829a0353a 933
tushki7 0:60d829a0353a 934 /**
tushki7 0:60d829a0353a 935 * @brief Peripheral_memory_map
tushki7 0:60d829a0353a 936 */
tushki7 0:60d829a0353a 937 #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH(up to 1 MB) base address in the alias region */
tushki7 0:60d829a0353a 938 #define CCMDATARAM_BASE ((uint32_t)0x10000000) /*!< CCM(core coupled memory) data RAM(64 KB) base address in the alias region */
tushki7 0:60d829a0353a 939 #define SRAM1_BASE ((uint32_t)0x20000000) /*!< SRAM1(112 KB) base address in the alias region */
tushki7 0:60d829a0353a 940 #define SRAM2_BASE ((uint32_t)0x2001C000) /*!< SRAM2(16 KB) base address in the alias region */
tushki7 0:60d829a0353a 941 #define SRAM3_BASE ((uint32_t)0x20020000) /*!< SRAM3(64 KB) base address in the alias region */
tushki7 0:60d829a0353a 942 #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */
tushki7 0:60d829a0353a 943 #define BKPSRAM_BASE ((uint32_t)0x40024000) /*!< Backup SRAM(4 KB) base address in the alias region */
tushki7 0:60d829a0353a 944 #define FSMC_R_BASE ((uint32_t)0xA0000000) /*!< FSMC registers base address */
tushki7 0:60d829a0353a 945 #define CCMDATARAM_BB_BASE ((uint32_t)0x12000000) /*!< CCM(core coupled memory) data RAM(64 KB) base address in the bit-band region */
tushki7 0:60d829a0353a 946 #define SRAM1_BB_BASE ((uint32_t)0x22000000) /*!< SRAM1(112 KB) base address in the bit-band region */
tushki7 0:60d829a0353a 947 #define SRAM2_BB_BASE ((uint32_t)0x2201C000) /*!< SRAM2(16 KB) base address in the bit-band region */
tushki7 0:60d829a0353a 948 #define SRAM3_BB_BASE ((uint32_t)0x22020000) /*!< SRAM3(64 KB) base address in the bit-band region */
tushki7 0:60d829a0353a 949 #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */
tushki7 0:60d829a0353a 950 #define BKPSRAM_BB_BASE ((uint32_t)0x42024000) /*!< Backup SRAM(4 KB) base address in the bit-band region */
tushki7 0:60d829a0353a 951 #define FLASH_END ((uint32_t)0x080FFFFF) /*!< FLASH end address */
tushki7 0:60d829a0353a 952 #define CCMDATARAM_END ((uint32_t)0x1000FFFF) /*!< CCM data RAM end address */
tushki7 0:60d829a0353a 953
tushki7 0:60d829a0353a 954 /* Legacy defines */
tushki7 0:60d829a0353a 955 #define SRAM_BASE SRAM1_BASE
tushki7 0:60d829a0353a 956 #define SRAM_BB_BASE SRAM1_BB_BASE
tushki7 0:60d829a0353a 957
tushki7 0:60d829a0353a 958
tushki7 0:60d829a0353a 959 /*!< Peripheral memory map */
tushki7 0:60d829a0353a 960 #define APB1PERIPH_BASE PERIPH_BASE
tushki7 0:60d829a0353a 961 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000)
tushki7 0:60d829a0353a 962 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000)
tushki7 0:60d829a0353a 963 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000)
tushki7 0:60d829a0353a 964
tushki7 0:60d829a0353a 965 /*!< APB1 peripherals */
tushki7 0:60d829a0353a 966 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000)
tushki7 0:60d829a0353a 967 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400)
tushki7 0:60d829a0353a 968 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800)
tushki7 0:60d829a0353a 969 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00)
tushki7 0:60d829a0353a 970 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000)
tushki7 0:60d829a0353a 971 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400)
tushki7 0:60d829a0353a 972 #define TIM12_BASE (APB1PERIPH_BASE + 0x1800)
tushki7 0:60d829a0353a 973 #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00)
tushki7 0:60d829a0353a 974 #define TIM14_BASE (APB1PERIPH_BASE + 0x2000)
tushki7 0:60d829a0353a 975 #define RTC_BASE (APB1PERIPH_BASE + 0x2800)
tushki7 0:60d829a0353a 976 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00)
tushki7 0:60d829a0353a 977 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000)
tushki7 0:60d829a0353a 978 #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400)
tushki7 0:60d829a0353a 979 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
tushki7 0:60d829a0353a 980 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00)
tushki7 0:60d829a0353a 981 #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000)
tushki7 0:60d829a0353a 982 #define USART2_BASE (APB1PERIPH_BASE + 0x4400)
tushki7 0:60d829a0353a 983 #define USART3_BASE (APB1PERIPH_BASE + 0x4800)
tushki7 0:60d829a0353a 984 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00)
tushki7 0:60d829a0353a 985 #define UART5_BASE (APB1PERIPH_BASE + 0x5000)
tushki7 0:60d829a0353a 986 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400)
tushki7 0:60d829a0353a 987 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800)
tushki7 0:60d829a0353a 988 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00)
tushki7 0:60d829a0353a 989 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400)
tushki7 0:60d829a0353a 990 #define CAN2_BASE (APB1PERIPH_BASE + 0x6800)
tushki7 0:60d829a0353a 991 #define PWR_BASE (APB1PERIPH_BASE + 0x7000)
tushki7 0:60d829a0353a 992 #define DAC_BASE (APB1PERIPH_BASE + 0x7400)
tushki7 0:60d829a0353a 993
tushki7 0:60d829a0353a 994 /*!< APB2 peripherals */
tushki7 0:60d829a0353a 995 #define TIM1_BASE (APB2PERIPH_BASE + 0x0000)
tushki7 0:60d829a0353a 996 #define TIM8_BASE (APB2PERIPH_BASE + 0x0400)
tushki7 0:60d829a0353a 997 #define USART1_BASE (APB2PERIPH_BASE + 0x1000)
tushki7 0:60d829a0353a 998 #define USART6_BASE (APB2PERIPH_BASE + 0x1400)
tushki7 0:60d829a0353a 999 #define ADC1_BASE (APB2PERIPH_BASE + 0x2000)
tushki7 0:60d829a0353a 1000 #define ADC2_BASE (APB2PERIPH_BASE + 0x2100)
tushki7 0:60d829a0353a 1001 #define ADC3_BASE (APB2PERIPH_BASE + 0x2200)
tushki7 0:60d829a0353a 1002 #define ADC_BASE (APB2PERIPH_BASE + 0x2300)
tushki7 0:60d829a0353a 1003 #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00)
tushki7 0:60d829a0353a 1004 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000)
tushki7 0:60d829a0353a 1005 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800)
tushki7 0:60d829a0353a 1006 #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00)
tushki7 0:60d829a0353a 1007 #define TIM9_BASE (APB2PERIPH_BASE + 0x4000)
tushki7 0:60d829a0353a 1008 #define TIM10_BASE (APB2PERIPH_BASE + 0x4400)
tushki7 0:60d829a0353a 1009 #define TIM11_BASE (APB2PERIPH_BASE + 0x4800)
tushki7 0:60d829a0353a 1010
tushki7 0:60d829a0353a 1011 /*!< AHB1 peripherals */
tushki7 0:60d829a0353a 1012 #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000)
tushki7 0:60d829a0353a 1013 #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400)
tushki7 0:60d829a0353a 1014 #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800)
tushki7 0:60d829a0353a 1015 #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00)
tushki7 0:60d829a0353a 1016 #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000)
tushki7 0:60d829a0353a 1017 #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400)
tushki7 0:60d829a0353a 1018 #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800)
tushki7 0:60d829a0353a 1019 #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00)
tushki7 0:60d829a0353a 1020 #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000)
tushki7 0:60d829a0353a 1021 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000)
tushki7 0:60d829a0353a 1022 #define RCC_BASE (AHB1PERIPH_BASE + 0x3800)
tushki7 0:60d829a0353a 1023 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00)
tushki7 0:60d829a0353a 1024 #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000)
tushki7 0:60d829a0353a 1025 #define DMA1_Stream0_BASE (DMA1_BASE + 0x010)
tushki7 0:60d829a0353a 1026 #define DMA1_Stream1_BASE (DMA1_BASE + 0x028)
tushki7 0:60d829a0353a 1027 #define DMA1_Stream2_BASE (DMA1_BASE + 0x040)
tushki7 0:60d829a0353a 1028 #define DMA1_Stream3_BASE (DMA1_BASE + 0x058)
tushki7 0:60d829a0353a 1029 #define DMA1_Stream4_BASE (DMA1_BASE + 0x070)
tushki7 0:60d829a0353a 1030 #define DMA1_Stream5_BASE (DMA1_BASE + 0x088)
tushki7 0:60d829a0353a 1031 #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0)
tushki7 0:60d829a0353a 1032 #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8)
tushki7 0:60d829a0353a 1033 #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400)
tushki7 0:60d829a0353a 1034 #define DMA2_Stream0_BASE (DMA2_BASE + 0x010)
tushki7 0:60d829a0353a 1035 #define DMA2_Stream1_BASE (DMA2_BASE + 0x028)
tushki7 0:60d829a0353a 1036 #define DMA2_Stream2_BASE (DMA2_BASE + 0x040)
tushki7 0:60d829a0353a 1037 #define DMA2_Stream3_BASE (DMA2_BASE + 0x058)
tushki7 0:60d829a0353a 1038 #define DMA2_Stream4_BASE (DMA2_BASE + 0x070)
tushki7 0:60d829a0353a 1039 #define DMA2_Stream5_BASE (DMA2_BASE + 0x088)
tushki7 0:60d829a0353a 1040 #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0)
tushki7 0:60d829a0353a 1041 #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8)
tushki7 0:60d829a0353a 1042 #define ETH_BASE (AHB1PERIPH_BASE + 0x8000)
tushki7 0:60d829a0353a 1043 #define ETH_MAC_BASE (ETH_BASE)
tushki7 0:60d829a0353a 1044 #define ETH_MMC_BASE (ETH_BASE + 0x0100)
tushki7 0:60d829a0353a 1045 #define ETH_PTP_BASE (ETH_BASE + 0x0700)
tushki7 0:60d829a0353a 1046 #define ETH_DMA_BASE (ETH_BASE + 0x1000)
tushki7 0:60d829a0353a 1047
tushki7 0:60d829a0353a 1048 /*!< AHB2 peripherals */
tushki7 0:60d829a0353a 1049 #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000)
tushki7 0:60d829a0353a 1050 #define RNG_BASE (AHB2PERIPH_BASE + 0x60800)
tushki7 0:60d829a0353a 1051
tushki7 0:60d829a0353a 1052 /*!< FSMC Bankx registers base address */
tushki7 0:60d829a0353a 1053 #define FSMC_Bank1_R_BASE (FSMC_R_BASE + 0x0000)
tushki7 0:60d829a0353a 1054 #define FSMC_Bank1E_R_BASE (FSMC_R_BASE + 0x0104)
tushki7 0:60d829a0353a 1055 #define FSMC_Bank2_3_R_BASE (FSMC_R_BASE + 0x0060)
tushki7 0:60d829a0353a 1056 #define FSMC_Bank4_R_BASE (FSMC_R_BASE + 0x00A0)
tushki7 0:60d829a0353a 1057
tushki7 0:60d829a0353a 1058 /* Debug MCU registers base address */
tushki7 0:60d829a0353a 1059 #define DBGMCU_BASE ((uint32_t )0xE0042000)
tushki7 0:60d829a0353a 1060
tushki7 0:60d829a0353a 1061 /*!< USB registers base address */
tushki7 0:60d829a0353a 1062 #define USB_OTG_HS_PERIPH_BASE ((uint32_t )0x40040000)
tushki7 0:60d829a0353a 1063 #define USB_OTG_FS_PERIPH_BASE ((uint32_t )0x50000000)
tushki7 0:60d829a0353a 1064
tushki7 0:60d829a0353a 1065 #define USB_OTG_GLOBAL_BASE ((uint32_t )0x000)
tushki7 0:60d829a0353a 1066 #define USB_OTG_DEVICE_BASE ((uint32_t )0x800)
tushki7 0:60d829a0353a 1067 #define USB_OTG_IN_ENDPOINT_BASE ((uint32_t )0x900)
tushki7 0:60d829a0353a 1068 #define USB_OTG_OUT_ENDPOINT_BASE ((uint32_t )0xB00)
tushki7 0:60d829a0353a 1069 #define USB_OTG_EP_REG_SIZE ((uint32_t )0x20)
tushki7 0:60d829a0353a 1070 #define USB_OTG_HOST_BASE ((uint32_t )0x400)
tushki7 0:60d829a0353a 1071 #define USB_OTG_HOST_PORT_BASE ((uint32_t )0x440)
tushki7 0:60d829a0353a 1072 #define USB_OTG_HOST_CHANNEL_BASE ((uint32_t )0x500)
tushki7 0:60d829a0353a 1073 #define USB_OTG_HOST_CHANNEL_SIZE ((uint32_t )0x20)
tushki7 0:60d829a0353a 1074 #define USB_OTG_PCGCCTL_BASE ((uint32_t )0xE00)
tushki7 0:60d829a0353a 1075 #define USB_OTG_FIFO_BASE ((uint32_t )0x1000)
tushki7 0:60d829a0353a 1076 #define USB_OTG_FIFO_SIZE ((uint32_t )0x1000)
tushki7 0:60d829a0353a 1077
tushki7 0:60d829a0353a 1078 /**
tushki7 0:60d829a0353a 1079 * @}
tushki7 0:60d829a0353a 1080 */
tushki7 0:60d829a0353a 1081
tushki7 0:60d829a0353a 1082 /** @addtogroup Peripheral_declaration
tushki7 0:60d829a0353a 1083 * @{
tushki7 0:60d829a0353a 1084 */
tushki7 0:60d829a0353a 1085 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
tushki7 0:60d829a0353a 1086 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
tushki7 0:60d829a0353a 1087 #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
tushki7 0:60d829a0353a 1088 #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
tushki7 0:60d829a0353a 1089 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
tushki7 0:60d829a0353a 1090 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
tushki7 0:60d829a0353a 1091 #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
tushki7 0:60d829a0353a 1092 #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
tushki7 0:60d829a0353a 1093 #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
tushki7 0:60d829a0353a 1094 #define RTC ((RTC_TypeDef *) RTC_BASE)
tushki7 0:60d829a0353a 1095 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
tushki7 0:60d829a0353a 1096 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
tushki7 0:60d829a0353a 1097 #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE)
tushki7 0:60d829a0353a 1098 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
tushki7 0:60d829a0353a 1099 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
tushki7 0:60d829a0353a 1100 #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE)
tushki7 0:60d829a0353a 1101 #define USART2 ((USART_TypeDef *) USART2_BASE)
tushki7 0:60d829a0353a 1102 #define USART3 ((USART_TypeDef *) USART3_BASE)
tushki7 0:60d829a0353a 1103 #define UART4 ((USART_TypeDef *) UART4_BASE)
tushki7 0:60d829a0353a 1104 #define UART5 ((USART_TypeDef *) UART5_BASE)
tushki7 0:60d829a0353a 1105 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
tushki7 0:60d829a0353a 1106 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
tushki7 0:60d829a0353a 1107 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
tushki7 0:60d829a0353a 1108 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
tushki7 0:60d829a0353a 1109 #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
tushki7 0:60d829a0353a 1110 #define PWR ((PWR_TypeDef *) PWR_BASE)
tushki7 0:60d829a0353a 1111 #define DAC ((DAC_TypeDef *) DAC_BASE)
tushki7 0:60d829a0353a 1112 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
tushki7 0:60d829a0353a 1113 #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
tushki7 0:60d829a0353a 1114 #define USART1 ((USART_TypeDef *) USART1_BASE)
tushki7 0:60d829a0353a 1115 #define USART6 ((USART_TypeDef *) USART6_BASE)
tushki7 0:60d829a0353a 1116 #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
tushki7 0:60d829a0353a 1117 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
tushki7 0:60d829a0353a 1118 #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
tushki7 0:60d829a0353a 1119 #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
tushki7 0:60d829a0353a 1120 #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
tushki7 0:60d829a0353a 1121 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
tushki7 0:60d829a0353a 1122 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
tushki7 0:60d829a0353a 1123 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
tushki7 0:60d829a0353a 1124 #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
tushki7 0:60d829a0353a 1125 #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
tushki7 0:60d829a0353a 1126 #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
tushki7 0:60d829a0353a 1127 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
tushki7 0:60d829a0353a 1128 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
tushki7 0:60d829a0353a 1129 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
tushki7 0:60d829a0353a 1130 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
tushki7 0:60d829a0353a 1131 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
tushki7 0:60d829a0353a 1132 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
tushki7 0:60d829a0353a 1133 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
tushki7 0:60d829a0353a 1134 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
tushki7 0:60d829a0353a 1135 #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
tushki7 0:60d829a0353a 1136 #define CRC ((CRC_TypeDef *) CRC_BASE)
tushki7 0:60d829a0353a 1137 #define RCC ((RCC_TypeDef *) RCC_BASE)
tushki7 0:60d829a0353a 1138 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
tushki7 0:60d829a0353a 1139 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
tushki7 0:60d829a0353a 1140 #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
tushki7 0:60d829a0353a 1141 #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
tushki7 0:60d829a0353a 1142 #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
tushki7 0:60d829a0353a 1143 #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
tushki7 0:60d829a0353a 1144 #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
tushki7 0:60d829a0353a 1145 #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
tushki7 0:60d829a0353a 1146 #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
tushki7 0:60d829a0353a 1147 #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
tushki7 0:60d829a0353a 1148 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
tushki7 0:60d829a0353a 1149 #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
tushki7 0:60d829a0353a 1150 #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
tushki7 0:60d829a0353a 1151 #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
tushki7 0:60d829a0353a 1152 #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
tushki7 0:60d829a0353a 1153 #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
tushki7 0:60d829a0353a 1154 #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
tushki7 0:60d829a0353a 1155 #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
tushki7 0:60d829a0353a 1156 #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
tushki7 0:60d829a0353a 1157 #define ETH ((ETH_TypeDef *) ETH_BASE)
tushki7 0:60d829a0353a 1158 #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
tushki7 0:60d829a0353a 1159 #define RNG ((RNG_TypeDef *) RNG_BASE)
tushki7 0:60d829a0353a 1160 #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *) FSMC_Bank1_R_BASE)
tushki7 0:60d829a0353a 1161 #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *) FSMC_Bank1E_R_BASE)
tushki7 0:60d829a0353a 1162 #define FSMC_Bank2_3 ((FSMC_Bank2_3_TypeDef *) FSMC_Bank2_3_R_BASE)
tushki7 0:60d829a0353a 1163 #define FSMC_Bank4 ((FSMC_Bank4_TypeDef *) FSMC_Bank4_R_BASE)
tushki7 0:60d829a0353a 1164
tushki7 0:60d829a0353a 1165 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
tushki7 0:60d829a0353a 1166
tushki7 0:60d829a0353a 1167 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
tushki7 0:60d829a0353a 1168 #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
tushki7 0:60d829a0353a 1169
tushki7 0:60d829a0353a 1170 /**
tushki7 0:60d829a0353a 1171 * @}
tushki7 0:60d829a0353a 1172 */
tushki7 0:60d829a0353a 1173
tushki7 0:60d829a0353a 1174 /** @addtogroup Exported_constants
tushki7 0:60d829a0353a 1175 * @{
tushki7 0:60d829a0353a 1176 */
tushki7 0:60d829a0353a 1177
tushki7 0:60d829a0353a 1178 /** @addtogroup Peripheral_Registers_Bits_Definition
tushki7 0:60d829a0353a 1179 * @{
tushki7 0:60d829a0353a 1180 */
tushki7 0:60d829a0353a 1181
tushki7 0:60d829a0353a 1182 /******************************************************************************/
tushki7 0:60d829a0353a 1183 /* Peripheral Registers_Bits_Definition */
tushki7 0:60d829a0353a 1184 /******************************************************************************/
tushki7 0:60d829a0353a 1185
tushki7 0:60d829a0353a 1186 /******************************************************************************/
tushki7 0:60d829a0353a 1187 /* */
tushki7 0:60d829a0353a 1188 /* Analog to Digital Converter */
tushki7 0:60d829a0353a 1189 /* */
tushki7 0:60d829a0353a 1190 /******************************************************************************/
tushki7 0:60d829a0353a 1191 /******************** Bit definition for ADC_SR register ********************/
tushki7 0:60d829a0353a 1192 #define ADC_SR_AWD ((uint32_t)0x00000001) /*!<Analog watchdog flag */
tushki7 0:60d829a0353a 1193 #define ADC_SR_EOC ((uint32_t)0x00000002) /*!<End of conversion */
tushki7 0:60d829a0353a 1194 #define ADC_SR_JEOC ((uint32_t)0x00000004) /*!<Injected channel end of conversion */
tushki7 0:60d829a0353a 1195 #define ADC_SR_JSTRT ((uint32_t)0x00000008) /*!<Injected channel Start flag */
tushki7 0:60d829a0353a 1196 #define ADC_SR_STRT ((uint32_t)0x00000010) /*!<Regular channel Start flag */
tushki7 0:60d829a0353a 1197 #define ADC_SR_OVR ((uint32_t)0x00000020) /*!<Overrun flag */
tushki7 0:60d829a0353a 1198
tushki7 0:60d829a0353a 1199 /******************* Bit definition for ADC_CR1 register ********************/
tushki7 0:60d829a0353a 1200 #define ADC_CR1_AWDCH ((uint32_t)0x0000001F) /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
tushki7 0:60d829a0353a 1201 #define ADC_CR1_AWDCH_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 1202 #define ADC_CR1_AWDCH_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 1203 #define ADC_CR1_AWDCH_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 1204 #define ADC_CR1_AWDCH_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 1205 #define ADC_CR1_AWDCH_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 1206 #define ADC_CR1_EOCIE ((uint32_t)0x00000020) /*!<Interrupt enable for EOC */
tushki7 0:60d829a0353a 1207 #define ADC_CR1_AWDIE ((uint32_t)0x00000040) /*!<AAnalog Watchdog interrupt enable */
tushki7 0:60d829a0353a 1208 #define ADC_CR1_JEOCIE ((uint32_t)0x00000080) /*!<Interrupt enable for injected channels */
tushki7 0:60d829a0353a 1209 #define ADC_CR1_SCAN ((uint32_t)0x00000100) /*!<Scan mode */
tushki7 0:60d829a0353a 1210 #define ADC_CR1_AWDSGL ((uint32_t)0x00000200) /*!<Enable the watchdog on a single channel in scan mode */
tushki7 0:60d829a0353a 1211 #define ADC_CR1_JAUTO ((uint32_t)0x00000400) /*!<Automatic injected group conversion */
tushki7 0:60d829a0353a 1212 #define ADC_CR1_DISCEN ((uint32_t)0x00000800) /*!<Discontinuous mode on regular channels */
tushki7 0:60d829a0353a 1213 #define ADC_CR1_JDISCEN ((uint32_t)0x00001000) /*!<Discontinuous mode on injected channels */
tushki7 0:60d829a0353a 1214 #define ADC_CR1_DISCNUM ((uint32_t)0x0000E000) /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
tushki7 0:60d829a0353a 1215 #define ADC_CR1_DISCNUM_0 ((uint32_t)0x00002000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1216 #define ADC_CR1_DISCNUM_1 ((uint32_t)0x00004000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1217 #define ADC_CR1_DISCNUM_2 ((uint32_t)0x00008000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1218 #define ADC_CR1_JAWDEN ((uint32_t)0x00400000) /*!<Analog watchdog enable on injected channels */
tushki7 0:60d829a0353a 1219 #define ADC_CR1_AWDEN ((uint32_t)0x00800000) /*!<Analog watchdog enable on regular channels */
tushki7 0:60d829a0353a 1220 #define ADC_CR1_RES ((uint32_t)0x03000000) /*!<RES[2:0] bits (Resolution) */
tushki7 0:60d829a0353a 1221 #define ADC_CR1_RES_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1222 #define ADC_CR1_RES_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1223 #define ADC_CR1_OVRIE ((uint32_t)0x04000000) /*!<overrun interrupt enable */
tushki7 0:60d829a0353a 1224
tushki7 0:60d829a0353a 1225 /******************* Bit definition for ADC_CR2 register ********************/
tushki7 0:60d829a0353a 1226 #define ADC_CR2_ADON ((uint32_t)0x00000001) /*!<A/D Converter ON / OFF */
tushki7 0:60d829a0353a 1227 #define ADC_CR2_CONT ((uint32_t)0x00000002) /*!<Continuous Conversion */
tushki7 0:60d829a0353a 1228 #define ADC_CR2_DMA ((uint32_t)0x00000100) /*!<Direct Memory access mode */
tushki7 0:60d829a0353a 1229 #define ADC_CR2_DDS ((uint32_t)0x00000200) /*!<DMA disable selection (Single ADC) */
tushki7 0:60d829a0353a 1230 #define ADC_CR2_EOCS ((uint32_t)0x00000400) /*!<End of conversion selection */
tushki7 0:60d829a0353a 1231 #define ADC_CR2_ALIGN ((uint32_t)0x00000800) /*!<Data Alignment */
tushki7 0:60d829a0353a 1232 #define ADC_CR2_JEXTSEL ((uint32_t)0x000F0000) /*!<JEXTSEL[3:0] bits (External event select for injected group) */
tushki7 0:60d829a0353a 1233 #define ADC_CR2_JEXTSEL_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1234 #define ADC_CR2_JEXTSEL_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1235 #define ADC_CR2_JEXTSEL_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1236 #define ADC_CR2_JEXTSEL_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1237 #define ADC_CR2_JEXTEN ((uint32_t)0x00300000) /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
tushki7 0:60d829a0353a 1238 #define ADC_CR2_JEXTEN_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1239 #define ADC_CR2_JEXTEN_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1240 #define ADC_CR2_JSWSTART ((uint32_t)0x00400000) /*!<Start Conversion of injected channels */
tushki7 0:60d829a0353a 1241 #define ADC_CR2_EXTSEL ((uint32_t)0x0F000000) /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
tushki7 0:60d829a0353a 1242 #define ADC_CR2_EXTSEL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1243 #define ADC_CR2_EXTSEL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1244 #define ADC_CR2_EXTSEL_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1245 #define ADC_CR2_EXTSEL_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1246 #define ADC_CR2_EXTEN ((uint32_t)0x30000000) /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
tushki7 0:60d829a0353a 1247 #define ADC_CR2_EXTEN_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1248 #define ADC_CR2_EXTEN_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1249 #define ADC_CR2_SWSTART ((uint32_t)0x40000000) /*!<Start Conversion of regular channels */
tushki7 0:60d829a0353a 1250
tushki7 0:60d829a0353a 1251 /****************** Bit definition for ADC_SMPR1 register *******************/
tushki7 0:60d829a0353a 1252 #define ADC_SMPR1_SMP10 ((uint32_t)0x00000007) /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
tushki7 0:60d829a0353a 1253 #define ADC_SMPR1_SMP10_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 1254 #define ADC_SMPR1_SMP10_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 1255 #define ADC_SMPR1_SMP10_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 1256 #define ADC_SMPR1_SMP11 ((uint32_t)0x00000038) /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
tushki7 0:60d829a0353a 1257 #define ADC_SMPR1_SMP11_0 ((uint32_t)0x00000008) /*!<Bit 0 */
tushki7 0:60d829a0353a 1258 #define ADC_SMPR1_SMP11_1 ((uint32_t)0x00000010) /*!<Bit 1 */
tushki7 0:60d829a0353a 1259 #define ADC_SMPR1_SMP11_2 ((uint32_t)0x00000020) /*!<Bit 2 */
tushki7 0:60d829a0353a 1260 #define ADC_SMPR1_SMP12 ((uint32_t)0x000001C0) /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
tushki7 0:60d829a0353a 1261 #define ADC_SMPR1_SMP12_0 ((uint32_t)0x00000040) /*!<Bit 0 */
tushki7 0:60d829a0353a 1262 #define ADC_SMPR1_SMP12_1 ((uint32_t)0x00000080) /*!<Bit 1 */
tushki7 0:60d829a0353a 1263 #define ADC_SMPR1_SMP12_2 ((uint32_t)0x00000100) /*!<Bit 2 */
tushki7 0:60d829a0353a 1264 #define ADC_SMPR1_SMP13 ((uint32_t)0x00000E00) /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
tushki7 0:60d829a0353a 1265 #define ADC_SMPR1_SMP13_0 ((uint32_t)0x00000200) /*!<Bit 0 */
tushki7 0:60d829a0353a 1266 #define ADC_SMPR1_SMP13_1 ((uint32_t)0x00000400) /*!<Bit 1 */
tushki7 0:60d829a0353a 1267 #define ADC_SMPR1_SMP13_2 ((uint32_t)0x00000800) /*!<Bit 2 */
tushki7 0:60d829a0353a 1268 #define ADC_SMPR1_SMP14 ((uint32_t)0x00007000) /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
tushki7 0:60d829a0353a 1269 #define ADC_SMPR1_SMP14_0 ((uint32_t)0x00001000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1270 #define ADC_SMPR1_SMP14_1 ((uint32_t)0x00002000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1271 #define ADC_SMPR1_SMP14_2 ((uint32_t)0x00004000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1272 #define ADC_SMPR1_SMP15 ((uint32_t)0x00038000) /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
tushki7 0:60d829a0353a 1273 #define ADC_SMPR1_SMP15_0 ((uint32_t)0x00008000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1274 #define ADC_SMPR1_SMP15_1 ((uint32_t)0x00010000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1275 #define ADC_SMPR1_SMP15_2 ((uint32_t)0x00020000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1276 #define ADC_SMPR1_SMP16 ((uint32_t)0x001C0000) /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
tushki7 0:60d829a0353a 1277 #define ADC_SMPR1_SMP16_0 ((uint32_t)0x00040000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1278 #define ADC_SMPR1_SMP16_1 ((uint32_t)0x00080000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1279 #define ADC_SMPR1_SMP16_2 ((uint32_t)0x00100000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1280 #define ADC_SMPR1_SMP17 ((uint32_t)0x00E00000) /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
tushki7 0:60d829a0353a 1281 #define ADC_SMPR1_SMP17_0 ((uint32_t)0x00200000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1282 #define ADC_SMPR1_SMP17_1 ((uint32_t)0x00400000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1283 #define ADC_SMPR1_SMP17_2 ((uint32_t)0x00800000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1284 #define ADC_SMPR1_SMP18 ((uint32_t)0x07000000) /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
tushki7 0:60d829a0353a 1285 #define ADC_SMPR1_SMP18_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1286 #define ADC_SMPR1_SMP18_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1287 #define ADC_SMPR1_SMP18_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1288
tushki7 0:60d829a0353a 1289 /****************** Bit definition for ADC_SMPR2 register *******************/
tushki7 0:60d829a0353a 1290 #define ADC_SMPR2_SMP0 ((uint32_t)0x00000007) /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
tushki7 0:60d829a0353a 1291 #define ADC_SMPR2_SMP0_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 1292 #define ADC_SMPR2_SMP0_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 1293 #define ADC_SMPR2_SMP0_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 1294 #define ADC_SMPR2_SMP1 ((uint32_t)0x00000038) /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
tushki7 0:60d829a0353a 1295 #define ADC_SMPR2_SMP1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
tushki7 0:60d829a0353a 1296 #define ADC_SMPR2_SMP1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
tushki7 0:60d829a0353a 1297 #define ADC_SMPR2_SMP1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
tushki7 0:60d829a0353a 1298 #define ADC_SMPR2_SMP2 ((uint32_t)0x000001C0) /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
tushki7 0:60d829a0353a 1299 #define ADC_SMPR2_SMP2_0 ((uint32_t)0x00000040) /*!<Bit 0 */
tushki7 0:60d829a0353a 1300 #define ADC_SMPR2_SMP2_1 ((uint32_t)0x00000080) /*!<Bit 1 */
tushki7 0:60d829a0353a 1301 #define ADC_SMPR2_SMP2_2 ((uint32_t)0x00000100) /*!<Bit 2 */
tushki7 0:60d829a0353a 1302 #define ADC_SMPR2_SMP3 ((uint32_t)0x00000E00) /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
tushki7 0:60d829a0353a 1303 #define ADC_SMPR2_SMP3_0 ((uint32_t)0x00000200) /*!<Bit 0 */
tushki7 0:60d829a0353a 1304 #define ADC_SMPR2_SMP3_1 ((uint32_t)0x00000400) /*!<Bit 1 */
tushki7 0:60d829a0353a 1305 #define ADC_SMPR2_SMP3_2 ((uint32_t)0x00000800) /*!<Bit 2 */
tushki7 0:60d829a0353a 1306 #define ADC_SMPR2_SMP4 ((uint32_t)0x00007000) /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
tushki7 0:60d829a0353a 1307 #define ADC_SMPR2_SMP4_0 ((uint32_t)0x00001000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1308 #define ADC_SMPR2_SMP4_1 ((uint32_t)0x00002000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1309 #define ADC_SMPR2_SMP4_2 ((uint32_t)0x00004000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1310 #define ADC_SMPR2_SMP5 ((uint32_t)0x00038000) /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
tushki7 0:60d829a0353a 1311 #define ADC_SMPR2_SMP5_0 ((uint32_t)0x00008000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1312 #define ADC_SMPR2_SMP5_1 ((uint32_t)0x00010000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1313 #define ADC_SMPR2_SMP5_2 ((uint32_t)0x00020000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1314 #define ADC_SMPR2_SMP6 ((uint32_t)0x001C0000) /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
tushki7 0:60d829a0353a 1315 #define ADC_SMPR2_SMP6_0 ((uint32_t)0x00040000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1316 #define ADC_SMPR2_SMP6_1 ((uint32_t)0x00080000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1317 #define ADC_SMPR2_SMP6_2 ((uint32_t)0x00100000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1318 #define ADC_SMPR2_SMP7 ((uint32_t)0x00E00000) /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
tushki7 0:60d829a0353a 1319 #define ADC_SMPR2_SMP7_0 ((uint32_t)0x00200000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1320 #define ADC_SMPR2_SMP7_1 ((uint32_t)0x00400000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1321 #define ADC_SMPR2_SMP7_2 ((uint32_t)0x00800000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1322 #define ADC_SMPR2_SMP8 ((uint32_t)0x07000000) /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
tushki7 0:60d829a0353a 1323 #define ADC_SMPR2_SMP8_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1324 #define ADC_SMPR2_SMP8_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1325 #define ADC_SMPR2_SMP8_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1326 #define ADC_SMPR2_SMP9 ((uint32_t)0x38000000) /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
tushki7 0:60d829a0353a 1327 #define ADC_SMPR2_SMP9_0 ((uint32_t)0x08000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1328 #define ADC_SMPR2_SMP9_1 ((uint32_t)0x10000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1329 #define ADC_SMPR2_SMP9_2 ((uint32_t)0x20000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1330
tushki7 0:60d829a0353a 1331 /****************** Bit definition for ADC_JOFR1 register *******************/
tushki7 0:60d829a0353a 1332 #define ADC_JOFR1_JOFFSET1 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 1 */
tushki7 0:60d829a0353a 1333
tushki7 0:60d829a0353a 1334 /****************** Bit definition for ADC_JOFR2 register *******************/
tushki7 0:60d829a0353a 1335 #define ADC_JOFR2_JOFFSET2 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 2 */
tushki7 0:60d829a0353a 1336
tushki7 0:60d829a0353a 1337 /****************** Bit definition for ADC_JOFR3 register *******************/
tushki7 0:60d829a0353a 1338 #define ADC_JOFR3_JOFFSET3 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 3 */
tushki7 0:60d829a0353a 1339
tushki7 0:60d829a0353a 1340 /****************** Bit definition for ADC_JOFR4 register *******************/
tushki7 0:60d829a0353a 1341 #define ADC_JOFR4_JOFFSET4 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 4 */
tushki7 0:60d829a0353a 1342
tushki7 0:60d829a0353a 1343 /******************* Bit definition for ADC_HTR register ********************/
tushki7 0:60d829a0353a 1344 #define ADC_HTR_HT ((uint32_t)0x0FFF) /*!<Analog watchdog high threshold */
tushki7 0:60d829a0353a 1345
tushki7 0:60d829a0353a 1346 /******************* Bit definition for ADC_LTR register ********************/
tushki7 0:60d829a0353a 1347 #define ADC_LTR_LT ((uint32_t)0x0FFF) /*!<Analog watchdog low threshold */
tushki7 0:60d829a0353a 1348
tushki7 0:60d829a0353a 1349 /******************* Bit definition for ADC_SQR1 register *******************/
tushki7 0:60d829a0353a 1350 #define ADC_SQR1_SQ13 ((uint32_t)0x0000001F) /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
tushki7 0:60d829a0353a 1351 #define ADC_SQR1_SQ13_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 1352 #define ADC_SQR1_SQ13_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 1353 #define ADC_SQR1_SQ13_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 1354 #define ADC_SQR1_SQ13_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 1355 #define ADC_SQR1_SQ13_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 1356 #define ADC_SQR1_SQ14 ((uint32_t)0x000003E0) /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
tushki7 0:60d829a0353a 1357 #define ADC_SQR1_SQ14_0 ((uint32_t)0x00000020) /*!<Bit 0 */
tushki7 0:60d829a0353a 1358 #define ADC_SQR1_SQ14_1 ((uint32_t)0x00000040) /*!<Bit 1 */
tushki7 0:60d829a0353a 1359 #define ADC_SQR1_SQ14_2 ((uint32_t)0x00000080) /*!<Bit 2 */
tushki7 0:60d829a0353a 1360 #define ADC_SQR1_SQ14_3 ((uint32_t)0x00000100) /*!<Bit 3 */
tushki7 0:60d829a0353a 1361 #define ADC_SQR1_SQ14_4 ((uint32_t)0x00000200) /*!<Bit 4 */
tushki7 0:60d829a0353a 1362 #define ADC_SQR1_SQ15 ((uint32_t)0x00007C00) /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
tushki7 0:60d829a0353a 1363 #define ADC_SQR1_SQ15_0 ((uint32_t)0x00000400) /*!<Bit 0 */
tushki7 0:60d829a0353a 1364 #define ADC_SQR1_SQ15_1 ((uint32_t)0x00000800) /*!<Bit 1 */
tushki7 0:60d829a0353a 1365 #define ADC_SQR1_SQ15_2 ((uint32_t)0x00001000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1366 #define ADC_SQR1_SQ15_3 ((uint32_t)0x00002000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1367 #define ADC_SQR1_SQ15_4 ((uint32_t)0x00004000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1368 #define ADC_SQR1_SQ16 ((uint32_t)0x000F8000) /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
tushki7 0:60d829a0353a 1369 #define ADC_SQR1_SQ16_0 ((uint32_t)0x00008000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1370 #define ADC_SQR1_SQ16_1 ((uint32_t)0x00010000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1371 #define ADC_SQR1_SQ16_2 ((uint32_t)0x00020000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1372 #define ADC_SQR1_SQ16_3 ((uint32_t)0x00040000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1373 #define ADC_SQR1_SQ16_4 ((uint32_t)0x00080000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1374 #define ADC_SQR1_L ((uint32_t)0x00F00000) /*!<L[3:0] bits (Regular channel sequence length) */
tushki7 0:60d829a0353a 1375 #define ADC_SQR1_L_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1376 #define ADC_SQR1_L_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1377 #define ADC_SQR1_L_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1378 #define ADC_SQR1_L_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1379
tushki7 0:60d829a0353a 1380 /******************* Bit definition for ADC_SQR2 register *******************/
tushki7 0:60d829a0353a 1381 #define ADC_SQR2_SQ7 ((uint32_t)0x0000001F) /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
tushki7 0:60d829a0353a 1382 #define ADC_SQR2_SQ7_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 1383 #define ADC_SQR2_SQ7_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 1384 #define ADC_SQR2_SQ7_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 1385 #define ADC_SQR2_SQ7_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 1386 #define ADC_SQR2_SQ7_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 1387 #define ADC_SQR2_SQ8 ((uint32_t)0x000003E0) /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
tushki7 0:60d829a0353a 1388 #define ADC_SQR2_SQ8_0 ((uint32_t)0x00000020) /*!<Bit 0 */
tushki7 0:60d829a0353a 1389 #define ADC_SQR2_SQ8_1 ((uint32_t)0x00000040) /*!<Bit 1 */
tushki7 0:60d829a0353a 1390 #define ADC_SQR2_SQ8_2 ((uint32_t)0x00000080) /*!<Bit 2 */
tushki7 0:60d829a0353a 1391 #define ADC_SQR2_SQ8_3 ((uint32_t)0x00000100) /*!<Bit 3 */
tushki7 0:60d829a0353a 1392 #define ADC_SQR2_SQ8_4 ((uint32_t)0x00000200) /*!<Bit 4 */
tushki7 0:60d829a0353a 1393 #define ADC_SQR2_SQ9 ((uint32_t)0x00007C00) /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
tushki7 0:60d829a0353a 1394 #define ADC_SQR2_SQ9_0 ((uint32_t)0x00000400) /*!<Bit 0 */
tushki7 0:60d829a0353a 1395 #define ADC_SQR2_SQ9_1 ((uint32_t)0x00000800) /*!<Bit 1 */
tushki7 0:60d829a0353a 1396 #define ADC_SQR2_SQ9_2 ((uint32_t)0x00001000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1397 #define ADC_SQR2_SQ9_3 ((uint32_t)0x00002000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1398 #define ADC_SQR2_SQ9_4 ((uint32_t)0x00004000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1399 #define ADC_SQR2_SQ10 ((uint32_t)0x000F8000) /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
tushki7 0:60d829a0353a 1400 #define ADC_SQR2_SQ10_0 ((uint32_t)0x00008000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1401 #define ADC_SQR2_SQ10_1 ((uint32_t)0x00010000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1402 #define ADC_SQR2_SQ10_2 ((uint32_t)0x00020000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1403 #define ADC_SQR2_SQ10_3 ((uint32_t)0x00040000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1404 #define ADC_SQR2_SQ10_4 ((uint32_t)0x00080000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1405 #define ADC_SQR2_SQ11 ((uint32_t)0x01F00000) /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
tushki7 0:60d829a0353a 1406 #define ADC_SQR2_SQ11_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1407 #define ADC_SQR2_SQ11_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1408 #define ADC_SQR2_SQ11_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1409 #define ADC_SQR2_SQ11_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1410 #define ADC_SQR2_SQ11_4 ((uint32_t)0x01000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1411 #define ADC_SQR2_SQ12 ((uint32_t)0x3E000000) /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
tushki7 0:60d829a0353a 1412 #define ADC_SQR2_SQ12_0 ((uint32_t)0x02000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1413 #define ADC_SQR2_SQ12_1 ((uint32_t)0x04000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1414 #define ADC_SQR2_SQ12_2 ((uint32_t)0x08000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1415 #define ADC_SQR2_SQ12_3 ((uint32_t)0x10000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1416 #define ADC_SQR2_SQ12_4 ((uint32_t)0x20000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1417
tushki7 0:60d829a0353a 1418 /******************* Bit definition for ADC_SQR3 register *******************/
tushki7 0:60d829a0353a 1419 #define ADC_SQR3_SQ1 ((uint32_t)0x0000001F) /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
tushki7 0:60d829a0353a 1420 #define ADC_SQR3_SQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 1421 #define ADC_SQR3_SQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 1422 #define ADC_SQR3_SQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 1423 #define ADC_SQR3_SQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 1424 #define ADC_SQR3_SQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 1425 #define ADC_SQR3_SQ2 ((uint32_t)0x000003E0) /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
tushki7 0:60d829a0353a 1426 #define ADC_SQR3_SQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
tushki7 0:60d829a0353a 1427 #define ADC_SQR3_SQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
tushki7 0:60d829a0353a 1428 #define ADC_SQR3_SQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
tushki7 0:60d829a0353a 1429 #define ADC_SQR3_SQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
tushki7 0:60d829a0353a 1430 #define ADC_SQR3_SQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
tushki7 0:60d829a0353a 1431 #define ADC_SQR3_SQ3 ((uint32_t)0x00007C00) /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
tushki7 0:60d829a0353a 1432 #define ADC_SQR3_SQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
tushki7 0:60d829a0353a 1433 #define ADC_SQR3_SQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
tushki7 0:60d829a0353a 1434 #define ADC_SQR3_SQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1435 #define ADC_SQR3_SQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1436 #define ADC_SQR3_SQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1437 #define ADC_SQR3_SQ4 ((uint32_t)0x000F8000) /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
tushki7 0:60d829a0353a 1438 #define ADC_SQR3_SQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1439 #define ADC_SQR3_SQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1440 #define ADC_SQR3_SQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1441 #define ADC_SQR3_SQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1442 #define ADC_SQR3_SQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1443 #define ADC_SQR3_SQ5 ((uint32_t)0x01F00000) /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
tushki7 0:60d829a0353a 1444 #define ADC_SQR3_SQ5_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1445 #define ADC_SQR3_SQ5_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1446 #define ADC_SQR3_SQ5_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1447 #define ADC_SQR3_SQ5_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1448 #define ADC_SQR3_SQ5_4 ((uint32_t)0x01000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1449 #define ADC_SQR3_SQ6 ((uint32_t)0x3E000000) /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
tushki7 0:60d829a0353a 1450 #define ADC_SQR3_SQ6_0 ((uint32_t)0x02000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1451 #define ADC_SQR3_SQ6_1 ((uint32_t)0x04000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1452 #define ADC_SQR3_SQ6_2 ((uint32_t)0x08000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1453 #define ADC_SQR3_SQ6_3 ((uint32_t)0x10000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1454 #define ADC_SQR3_SQ6_4 ((uint32_t)0x20000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1455
tushki7 0:60d829a0353a 1456 /******************* Bit definition for ADC_JSQR register *******************/
tushki7 0:60d829a0353a 1457 #define ADC_JSQR_JSQ1 ((uint32_t)0x0000001F) /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
tushki7 0:60d829a0353a 1458 #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 1459 #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 1460 #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 1461 #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 1462 #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 1463 #define ADC_JSQR_JSQ2 ((uint32_t)0x000003E0) /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
tushki7 0:60d829a0353a 1464 #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
tushki7 0:60d829a0353a 1465 #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
tushki7 0:60d829a0353a 1466 #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
tushki7 0:60d829a0353a 1467 #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
tushki7 0:60d829a0353a 1468 #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
tushki7 0:60d829a0353a 1469 #define ADC_JSQR_JSQ3 ((uint32_t)0x00007C00) /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
tushki7 0:60d829a0353a 1470 #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
tushki7 0:60d829a0353a 1471 #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
tushki7 0:60d829a0353a 1472 #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1473 #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1474 #define ADC_JSQR_JSQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1475 #define ADC_JSQR_JSQ4 ((uint32_t)0x000F8000) /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
tushki7 0:60d829a0353a 1476 #define ADC_JSQR_JSQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1477 #define ADC_JSQR_JSQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1478 #define ADC_JSQR_JSQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1479 #define ADC_JSQR_JSQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1480 #define ADC_JSQR_JSQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
tushki7 0:60d829a0353a 1481 #define ADC_JSQR_JL ((uint32_t)0x00300000) /*!<JL[1:0] bits (Injected Sequence length) */
tushki7 0:60d829a0353a 1482 #define ADC_JSQR_JL_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1483 #define ADC_JSQR_JL_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1484
tushki7 0:60d829a0353a 1485 /******************* Bit definition for ADC_JDR1 register *******************/
tushki7 0:60d829a0353a 1486 #define ADC_JDR1_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
tushki7 0:60d829a0353a 1487
tushki7 0:60d829a0353a 1488 /******************* Bit definition for ADC_JDR2 register *******************/
tushki7 0:60d829a0353a 1489 #define ADC_JDR2_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
tushki7 0:60d829a0353a 1490
tushki7 0:60d829a0353a 1491 /******************* Bit definition for ADC_JDR3 register *******************/
tushki7 0:60d829a0353a 1492 #define ADC_JDR3_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
tushki7 0:60d829a0353a 1493
tushki7 0:60d829a0353a 1494 /******************* Bit definition for ADC_JDR4 register *******************/
tushki7 0:60d829a0353a 1495 #define ADC_JDR4_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
tushki7 0:60d829a0353a 1496
tushki7 0:60d829a0353a 1497 /******************** Bit definition for ADC_DR register ********************/
tushki7 0:60d829a0353a 1498 #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!<Regular data */
tushki7 0:60d829a0353a 1499 #define ADC_DR_ADC2DATA ((uint32_t)0xFFFF0000) /*!<ADC2 data */
tushki7 0:60d829a0353a 1500
tushki7 0:60d829a0353a 1501 /******************* Bit definition for ADC_CSR register ********************/
tushki7 0:60d829a0353a 1502 #define ADC_CSR_AWD1 ((uint32_t)0x00000001) /*!<ADC1 Analog watchdog flag */
tushki7 0:60d829a0353a 1503 #define ADC_CSR_EOC1 ((uint32_t)0x00000002) /*!<ADC1 End of conversion */
tushki7 0:60d829a0353a 1504 #define ADC_CSR_JEOC1 ((uint32_t)0x00000004) /*!<ADC1 Injected channel end of conversion */
tushki7 0:60d829a0353a 1505 #define ADC_CSR_JSTRT1 ((uint32_t)0x00000008) /*!<ADC1 Injected channel Start flag */
tushki7 0:60d829a0353a 1506 #define ADC_CSR_STRT1 ((uint32_t)0x00000010) /*!<ADC1 Regular channel Start flag */
tushki7 0:60d829a0353a 1507 #define ADC_CSR_DOVR1 ((uint32_t)0x00000020) /*!<ADC1 DMA overrun flag */
tushki7 0:60d829a0353a 1508 #define ADC_CSR_AWD2 ((uint32_t)0x00000100) /*!<ADC2 Analog watchdog flag */
tushki7 0:60d829a0353a 1509 #define ADC_CSR_EOC2 ((uint32_t)0x00000200) /*!<ADC2 End of conversion */
tushki7 0:60d829a0353a 1510 #define ADC_CSR_JEOC2 ((uint32_t)0x00000400) /*!<ADC2 Injected channel end of conversion */
tushki7 0:60d829a0353a 1511 #define ADC_CSR_JSTRT2 ((uint32_t)0x00000800) /*!<ADC2 Injected channel Start flag */
tushki7 0:60d829a0353a 1512 #define ADC_CSR_STRT2 ((uint32_t)0x00001000) /*!<ADC2 Regular channel Start flag */
tushki7 0:60d829a0353a 1513 #define ADC_CSR_DOVR2 ((uint32_t)0x00002000) /*!<ADC2 DMA overrun flag */
tushki7 0:60d829a0353a 1514 #define ADC_CSR_AWD3 ((uint32_t)0x00010000) /*!<ADC3 Analog watchdog flag */
tushki7 0:60d829a0353a 1515 #define ADC_CSR_EOC3 ((uint32_t)0x00020000) /*!<ADC3 End of conversion */
tushki7 0:60d829a0353a 1516 #define ADC_CSR_JEOC3 ((uint32_t)0x00040000) /*!<ADC3 Injected channel end of conversion */
tushki7 0:60d829a0353a 1517 #define ADC_CSR_JSTRT3 ((uint32_t)0x00080000) /*!<ADC3 Injected channel Start flag */
tushki7 0:60d829a0353a 1518 #define ADC_CSR_STRT3 ((uint32_t)0x00100000) /*!<ADC3 Regular channel Start flag */
tushki7 0:60d829a0353a 1519 #define ADC_CSR_DOVR3 ((uint32_t)0x00200000) /*!<ADC3 DMA overrun flag */
tushki7 0:60d829a0353a 1520
tushki7 0:60d829a0353a 1521 /******************* Bit definition for ADC_CCR register ********************/
tushki7 0:60d829a0353a 1522 #define ADC_CCR_MULTI ((uint32_t)0x0000001F) /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
tushki7 0:60d829a0353a 1523 #define ADC_CCR_MULTI_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 1524 #define ADC_CCR_MULTI_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 1525 #define ADC_CCR_MULTI_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 1526 #define ADC_CCR_MULTI_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 1527 #define ADC_CCR_MULTI_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 1528 #define ADC_CCR_DELAY ((uint32_t)0x00000F00) /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
tushki7 0:60d829a0353a 1529 #define ADC_CCR_DELAY_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 1530 #define ADC_CCR_DELAY_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 1531 #define ADC_CCR_DELAY_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 1532 #define ADC_CCR_DELAY_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 1533 #define ADC_CCR_DDS ((uint32_t)0x00002000) /*!<DMA disable selection (Multi-ADC mode) */
tushki7 0:60d829a0353a 1534 #define ADC_CCR_DMA ((uint32_t)0x0000C000) /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
tushki7 0:60d829a0353a 1535 #define ADC_CCR_DMA_0 ((uint32_t)0x00004000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1536 #define ADC_CCR_DMA_1 ((uint32_t)0x00008000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1537 #define ADC_CCR_ADCPRE ((uint32_t)0x00030000) /*!<ADCPRE[1:0] bits (ADC prescaler) */
tushki7 0:60d829a0353a 1538 #define ADC_CCR_ADCPRE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1539 #define ADC_CCR_ADCPRE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1540 #define ADC_CCR_VBATE ((uint32_t)0x00400000) /*!<VBAT Enable */
tushki7 0:60d829a0353a 1541 #define ADC_CCR_TSVREFE ((uint32_t)0x00800000) /*!<Temperature Sensor and VREFINT Enable */
tushki7 0:60d829a0353a 1542
tushki7 0:60d829a0353a 1543 /******************* Bit definition for ADC_CDR register ********************/
tushki7 0:60d829a0353a 1544 #define ADC_CDR_DATA1 ((uint32_t)0x0000FFFF) /*!<1st data of a pair of regular conversions */
tushki7 0:60d829a0353a 1545 #define ADC_CDR_DATA2 ((uint32_t)0xFFFF0000) /*!<2nd data of a pair of regular conversions */
tushki7 0:60d829a0353a 1546
tushki7 0:60d829a0353a 1547 /******************************************************************************/
tushki7 0:60d829a0353a 1548 /* */
tushki7 0:60d829a0353a 1549 /* Controller Area Network */
tushki7 0:60d829a0353a 1550 /* */
tushki7 0:60d829a0353a 1551 /******************************************************************************/
tushki7 0:60d829a0353a 1552 /*!<CAN control and status registers */
tushki7 0:60d829a0353a 1553 /******************* Bit definition for CAN_MCR register ********************/
tushki7 0:60d829a0353a 1554 #define CAN_MCR_INRQ ((uint32_t)0x00000001) /*!<Initialization Request */
tushki7 0:60d829a0353a 1555 #define CAN_MCR_SLEEP ((uint32_t)0x00000002) /*!<Sleep Mode Request */
tushki7 0:60d829a0353a 1556 #define CAN_MCR_TXFP ((uint32_t)0x00000004) /*!<Transmit FIFO Priority */
tushki7 0:60d829a0353a 1557 #define CAN_MCR_RFLM ((uint32_t)0x00000008) /*!<Receive FIFO Locked Mode */
tushki7 0:60d829a0353a 1558 #define CAN_MCR_NART ((uint32_t)0x00000010) /*!<No Automatic Retransmission */
tushki7 0:60d829a0353a 1559 #define CAN_MCR_AWUM ((uint32_t)0x00000020) /*!<Automatic Wakeup Mode */
tushki7 0:60d829a0353a 1560 #define CAN_MCR_ABOM ((uint32_t)0x00000040) /*!<Automatic Bus-Off Management */
tushki7 0:60d829a0353a 1561 #define CAN_MCR_TTCM ((uint32_t)0x00000080) /*!<Time Triggered Communication Mode */
tushki7 0:60d829a0353a 1562 #define CAN_MCR_RESET ((uint32_t)0x00008000) /*!<bxCAN software master reset */
tushki7 0:60d829a0353a 1563 #define CAN_MCR_DBF ((uint32_t)0x00010000) /*!<bxCAN Debug freeze */
tushki7 0:60d829a0353a 1564 /******************* Bit definition for CAN_MSR register ********************/
tushki7 0:60d829a0353a 1565 #define CAN_MSR_INAK ((uint32_t)0x0001) /*!<Initialization Acknowledge */
tushki7 0:60d829a0353a 1566 #define CAN_MSR_SLAK ((uint32_t)0x0002) /*!<Sleep Acknowledge */
tushki7 0:60d829a0353a 1567 #define CAN_MSR_ERRI ((uint32_t)0x0004) /*!<Error Interrupt */
tushki7 0:60d829a0353a 1568 #define CAN_MSR_WKUI ((uint32_t)0x0008) /*!<Wakeup Interrupt */
tushki7 0:60d829a0353a 1569 #define CAN_MSR_SLAKI ((uint32_t)0x0010) /*!<Sleep Acknowledge Interrupt */
tushki7 0:60d829a0353a 1570 #define CAN_MSR_TXM ((uint32_t)0x0100) /*!<Transmit Mode */
tushki7 0:60d829a0353a 1571 #define CAN_MSR_RXM ((uint32_t)0x0200) /*!<Receive Mode */
tushki7 0:60d829a0353a 1572 #define CAN_MSR_SAMP ((uint32_t)0x0400) /*!<Last Sample Point */
tushki7 0:60d829a0353a 1573 #define CAN_MSR_RX ((uint32_t)0x0800) /*!<CAN Rx Signal */
tushki7 0:60d829a0353a 1574
tushki7 0:60d829a0353a 1575 /******************* Bit definition for CAN_TSR register ********************/
tushki7 0:60d829a0353a 1576 #define CAN_TSR_RQCP0 ((uint32_t)0x00000001) /*!<Request Completed Mailbox0 */
tushki7 0:60d829a0353a 1577 #define CAN_TSR_TXOK0 ((uint32_t)0x00000002) /*!<Transmission OK of Mailbox0 */
tushki7 0:60d829a0353a 1578 #define CAN_TSR_ALST0 ((uint32_t)0x00000004) /*!<Arbitration Lost for Mailbox0 */
tushki7 0:60d829a0353a 1579 #define CAN_TSR_TERR0 ((uint32_t)0x00000008) /*!<Transmission Error of Mailbox0 */
tushki7 0:60d829a0353a 1580 #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080) /*!<Abort Request for Mailbox0 */
tushki7 0:60d829a0353a 1581 #define CAN_TSR_RQCP1 ((uint32_t)0x00000100) /*!<Request Completed Mailbox1 */
tushki7 0:60d829a0353a 1582 #define CAN_TSR_TXOK1 ((uint32_t)0x00000200) /*!<Transmission OK of Mailbox1 */
tushki7 0:60d829a0353a 1583 #define CAN_TSR_ALST1 ((uint32_t)0x00000400) /*!<Arbitration Lost for Mailbox1 */
tushki7 0:60d829a0353a 1584 #define CAN_TSR_TERR1 ((uint32_t)0x00000800) /*!<Transmission Error of Mailbox1 */
tushki7 0:60d829a0353a 1585 #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000) /*!<Abort Request for Mailbox 1 */
tushki7 0:60d829a0353a 1586 #define CAN_TSR_RQCP2 ((uint32_t)0x00010000) /*!<Request Completed Mailbox2 */
tushki7 0:60d829a0353a 1587 #define CAN_TSR_TXOK2 ((uint32_t)0x00020000) /*!<Transmission OK of Mailbox 2 */
tushki7 0:60d829a0353a 1588 #define CAN_TSR_ALST2 ((uint32_t)0x00040000) /*!<Arbitration Lost for mailbox 2 */
tushki7 0:60d829a0353a 1589 #define CAN_TSR_TERR2 ((uint32_t)0x00080000) /*!<Transmission Error of Mailbox 2 */
tushki7 0:60d829a0353a 1590 #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000) /*!<Abort Request for Mailbox 2 */
tushki7 0:60d829a0353a 1591 #define CAN_TSR_CODE ((uint32_t)0x03000000) /*!<Mailbox Code */
tushki7 0:60d829a0353a 1592
tushki7 0:60d829a0353a 1593 #define CAN_TSR_TME ((uint32_t)0x1C000000) /*!<TME[2:0] bits */
tushki7 0:60d829a0353a 1594 #define CAN_TSR_TME0 ((uint32_t)0x04000000) /*!<Transmit Mailbox 0 Empty */
tushki7 0:60d829a0353a 1595 #define CAN_TSR_TME1 ((uint32_t)0x08000000) /*!<Transmit Mailbox 1 Empty */
tushki7 0:60d829a0353a 1596 #define CAN_TSR_TME2 ((uint32_t)0x10000000) /*!<Transmit Mailbox 2 Empty */
tushki7 0:60d829a0353a 1597
tushki7 0:60d829a0353a 1598 #define CAN_TSR_LOW ((uint32_t)0xE0000000) /*!<LOW[2:0] bits */
tushki7 0:60d829a0353a 1599 #define CAN_TSR_LOW0 ((uint32_t)0x20000000) /*!<Lowest Priority Flag for Mailbox 0 */
tushki7 0:60d829a0353a 1600 #define CAN_TSR_LOW1 ((uint32_t)0x40000000) /*!<Lowest Priority Flag for Mailbox 1 */
tushki7 0:60d829a0353a 1601 #define CAN_TSR_LOW2 ((uint32_t)0x80000000) /*!<Lowest Priority Flag for Mailbox 2 */
tushki7 0:60d829a0353a 1602
tushki7 0:60d829a0353a 1603 /******************* Bit definition for CAN_RF0R register *******************/
tushki7 0:60d829a0353a 1604 #define CAN_RF0R_FMP0 ((uint32_t)0x03) /*!<FIFO 0 Message Pending */
tushki7 0:60d829a0353a 1605 #define CAN_RF0R_FULL0 ((uint32_t)0x08) /*!<FIFO 0 Full */
tushki7 0:60d829a0353a 1606 #define CAN_RF0R_FOVR0 ((uint32_t)0x10) /*!<FIFO 0 Overrun */
tushki7 0:60d829a0353a 1607 #define CAN_RF0R_RFOM0 ((uint32_t)0x20) /*!<Release FIFO 0 Output Mailbox */
tushki7 0:60d829a0353a 1608
tushki7 0:60d829a0353a 1609 /******************* Bit definition for CAN_RF1R register *******************/
tushki7 0:60d829a0353a 1610 #define CAN_RF1R_FMP1 ((uint32_t)0x03) /*!<FIFO 1 Message Pending */
tushki7 0:60d829a0353a 1611 #define CAN_RF1R_FULL1 ((uint32_t)0x08) /*!<FIFO 1 Full */
tushki7 0:60d829a0353a 1612 #define CAN_RF1R_FOVR1 ((uint32_t)0x10) /*!<FIFO 1 Overrun */
tushki7 0:60d829a0353a 1613 #define CAN_RF1R_RFOM1 ((uint32_t)0x20) /*!<Release FIFO 1 Output Mailbox */
tushki7 0:60d829a0353a 1614
tushki7 0:60d829a0353a 1615 /******************** Bit definition for CAN_IER register *******************/
tushki7 0:60d829a0353a 1616 #define CAN_IER_TMEIE ((uint32_t)0x00000001) /*!<Transmit Mailbox Empty Interrupt Enable */
tushki7 0:60d829a0353a 1617 #define CAN_IER_FMPIE0 ((uint32_t)0x00000002) /*!<FIFO Message Pending Interrupt Enable */
tushki7 0:60d829a0353a 1618 #define CAN_IER_FFIE0 ((uint32_t)0x00000004) /*!<FIFO Full Interrupt Enable */
tushki7 0:60d829a0353a 1619 #define CAN_IER_FOVIE0 ((uint32_t)0x00000008) /*!<FIFO Overrun Interrupt Enable */
tushki7 0:60d829a0353a 1620 #define CAN_IER_FMPIE1 ((uint32_t)0x00000010) /*!<FIFO Message Pending Interrupt Enable */
tushki7 0:60d829a0353a 1621 #define CAN_IER_FFIE1 ((uint32_t)0x00000020) /*!<FIFO Full Interrupt Enable */
tushki7 0:60d829a0353a 1622 #define CAN_IER_FOVIE1 ((uint32_t)0x00000040) /*!<FIFO Overrun Interrupt Enable */
tushki7 0:60d829a0353a 1623 #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error Warning Interrupt Enable */
tushki7 0:60d829a0353a 1624 #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error Passive Interrupt Enable */
tushki7 0:60d829a0353a 1625 #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-Off Interrupt Enable */
tushki7 0:60d829a0353a 1626 #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last Error Code Interrupt Enable */
tushki7 0:60d829a0353a 1627 #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error Interrupt Enable */
tushki7 0:60d829a0353a 1628 #define CAN_IER_WKUIE ((uint32_t)0x00010000) /*!<Wakeup Interrupt Enable */
tushki7 0:60d829a0353a 1629 #define CAN_IER_SLKIE ((uint32_t)0x00020000) /*!<Sleep Interrupt Enable */
tushki7 0:60d829a0353a 1630 #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error warning interrupt enable */
tushki7 0:60d829a0353a 1631 #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error passive interrupt enable */
tushki7 0:60d829a0353a 1632 #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-off interrupt enable */
tushki7 0:60d829a0353a 1633 #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last error code interrupt enable */
tushki7 0:60d829a0353a 1634 #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error interrupt enable */
tushki7 0:60d829a0353a 1635
tushki7 0:60d829a0353a 1636
tushki7 0:60d829a0353a 1637 /******************** Bit definition for CAN_ESR register *******************/
tushki7 0:60d829a0353a 1638 #define CAN_ESR_EWGF ((uint32_t)0x00000001) /*!<Error Warning Flag */
tushki7 0:60d829a0353a 1639 #define CAN_ESR_EPVF ((uint32_t)0x00000002) /*!<Error Passive Flag */
tushki7 0:60d829a0353a 1640 #define CAN_ESR_BOFF ((uint32_t)0x00000004) /*!<Bus-Off Flag */
tushki7 0:60d829a0353a 1641
tushki7 0:60d829a0353a 1642 #define CAN_ESR_LEC ((uint32_t)0x00000070) /*!<LEC[2:0] bits (Last Error Code) */
tushki7 0:60d829a0353a 1643 #define CAN_ESR_LEC_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 1644 #define CAN_ESR_LEC_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 1645 #define CAN_ESR_LEC_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 1646
tushki7 0:60d829a0353a 1647 #define CAN_ESR_TEC ((uint32_t)0x00FF0000) /*!<Least significant byte of the 9-bit Transmit Error Counter */
tushki7 0:60d829a0353a 1648 #define CAN_ESR_REC ((uint32_t)0xFF000000) /*!<Receive Error Counter */
tushki7 0:60d829a0353a 1649
tushki7 0:60d829a0353a 1650 /******************* Bit definition for CAN_BTR register ********************/
tushki7 0:60d829a0353a 1651 #define CAN_BTR_BRP ((uint32_t)0x000003FF) /*!<Baud Rate Prescaler */
tushki7 0:60d829a0353a 1652 #define CAN_BTR_TS1 ((uint32_t)0x000F0000) /*!<Time Segment 1 */
tushki7 0:60d829a0353a 1653 #define CAN_BTR_TS1_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1654 #define CAN_BTR_TS1_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1655 #define CAN_BTR_TS1_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1656 #define CAN_BTR_TS1_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 1657 #define CAN_BTR_TS2 ((uint32_t)0x00700000) /*!<Time Segment 2 */
tushki7 0:60d829a0353a 1658 #define CAN_BTR_TS2_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1659 #define CAN_BTR_TS2_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1660 #define CAN_BTR_TS2_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 1661 #define CAN_BTR_SJW ((uint32_t)0x03000000) /*!<Resynchronization Jump Width */
tushki7 0:60d829a0353a 1662 #define CAN_BTR_SJW_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 1663 #define CAN_BTR_SJW_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 1664 #define CAN_BTR_LBKM ((uint32_t)0x40000000) /*!<Loop Back Mode (Debug) */
tushki7 0:60d829a0353a 1665 #define CAN_BTR_SILM ((uint32_t)0x80000000) /*!<Silent Mode */
tushki7 0:60d829a0353a 1666
tushki7 0:60d829a0353a 1667
tushki7 0:60d829a0353a 1668 /*!<Mailbox registers */
tushki7 0:60d829a0353a 1669 /****************** Bit definition for CAN_TI0R register ********************/
tushki7 0:60d829a0353a 1670 #define CAN_TI0R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
tushki7 0:60d829a0353a 1671 #define CAN_TI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
tushki7 0:60d829a0353a 1672 #define CAN_TI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
tushki7 0:60d829a0353a 1673 #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
tushki7 0:60d829a0353a 1674 #define CAN_TI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
tushki7 0:60d829a0353a 1675
tushki7 0:60d829a0353a 1676 /****************** Bit definition for CAN_TDT0R register *******************/
tushki7 0:60d829a0353a 1677 #define CAN_TDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
tushki7 0:60d829a0353a 1678 #define CAN_TDT0R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
tushki7 0:60d829a0353a 1679 #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
tushki7 0:60d829a0353a 1680
tushki7 0:60d829a0353a 1681 /****************** Bit definition for CAN_TDL0R register *******************/
tushki7 0:60d829a0353a 1682 #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
tushki7 0:60d829a0353a 1683 #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
tushki7 0:60d829a0353a 1684 #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
tushki7 0:60d829a0353a 1685 #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
tushki7 0:60d829a0353a 1686
tushki7 0:60d829a0353a 1687 /****************** Bit definition for CAN_TDH0R register *******************/
tushki7 0:60d829a0353a 1688 #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
tushki7 0:60d829a0353a 1689 #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
tushki7 0:60d829a0353a 1690 #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
tushki7 0:60d829a0353a 1691 #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
tushki7 0:60d829a0353a 1692
tushki7 0:60d829a0353a 1693 /******************* Bit definition for CAN_TI1R register *******************/
tushki7 0:60d829a0353a 1694 #define CAN_TI1R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
tushki7 0:60d829a0353a 1695 #define CAN_TI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
tushki7 0:60d829a0353a 1696 #define CAN_TI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
tushki7 0:60d829a0353a 1697 #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
tushki7 0:60d829a0353a 1698 #define CAN_TI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
tushki7 0:60d829a0353a 1699
tushki7 0:60d829a0353a 1700 /******************* Bit definition for CAN_TDT1R register ******************/
tushki7 0:60d829a0353a 1701 #define CAN_TDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
tushki7 0:60d829a0353a 1702 #define CAN_TDT1R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
tushki7 0:60d829a0353a 1703 #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
tushki7 0:60d829a0353a 1704
tushki7 0:60d829a0353a 1705 /******************* Bit definition for CAN_TDL1R register ******************/
tushki7 0:60d829a0353a 1706 #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
tushki7 0:60d829a0353a 1707 #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
tushki7 0:60d829a0353a 1708 #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
tushki7 0:60d829a0353a 1709 #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
tushki7 0:60d829a0353a 1710
tushki7 0:60d829a0353a 1711 /******************* Bit definition for CAN_TDH1R register ******************/
tushki7 0:60d829a0353a 1712 #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
tushki7 0:60d829a0353a 1713 #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
tushki7 0:60d829a0353a 1714 #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
tushki7 0:60d829a0353a 1715 #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
tushki7 0:60d829a0353a 1716
tushki7 0:60d829a0353a 1717 /******************* Bit definition for CAN_TI2R register *******************/
tushki7 0:60d829a0353a 1718 #define CAN_TI2R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
tushki7 0:60d829a0353a 1719 #define CAN_TI2R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
tushki7 0:60d829a0353a 1720 #define CAN_TI2R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
tushki7 0:60d829a0353a 1721 #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
tushki7 0:60d829a0353a 1722 #define CAN_TI2R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
tushki7 0:60d829a0353a 1723
tushki7 0:60d829a0353a 1724 /******************* Bit definition for CAN_TDT2R register ******************/
tushki7 0:60d829a0353a 1725 #define CAN_TDT2R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
tushki7 0:60d829a0353a 1726 #define CAN_TDT2R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
tushki7 0:60d829a0353a 1727 #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
tushki7 0:60d829a0353a 1728
tushki7 0:60d829a0353a 1729 /******************* Bit definition for CAN_TDL2R register ******************/
tushki7 0:60d829a0353a 1730 #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
tushki7 0:60d829a0353a 1731 #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
tushki7 0:60d829a0353a 1732 #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
tushki7 0:60d829a0353a 1733 #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
tushki7 0:60d829a0353a 1734
tushki7 0:60d829a0353a 1735 /******************* Bit definition for CAN_TDH2R register ******************/
tushki7 0:60d829a0353a 1736 #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
tushki7 0:60d829a0353a 1737 #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
tushki7 0:60d829a0353a 1738 #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
tushki7 0:60d829a0353a 1739 #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
tushki7 0:60d829a0353a 1740
tushki7 0:60d829a0353a 1741 /******************* Bit definition for CAN_RI0R register *******************/
tushki7 0:60d829a0353a 1742 #define CAN_RI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
tushki7 0:60d829a0353a 1743 #define CAN_RI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
tushki7 0:60d829a0353a 1744 #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
tushki7 0:60d829a0353a 1745 #define CAN_RI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
tushki7 0:60d829a0353a 1746
tushki7 0:60d829a0353a 1747 /******************* Bit definition for CAN_RDT0R register ******************/
tushki7 0:60d829a0353a 1748 #define CAN_RDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
tushki7 0:60d829a0353a 1749 #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
tushki7 0:60d829a0353a 1750 #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
tushki7 0:60d829a0353a 1751
tushki7 0:60d829a0353a 1752 /******************* Bit definition for CAN_RDL0R register ******************/
tushki7 0:60d829a0353a 1753 #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
tushki7 0:60d829a0353a 1754 #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
tushki7 0:60d829a0353a 1755 #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
tushki7 0:60d829a0353a 1756 #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
tushki7 0:60d829a0353a 1757
tushki7 0:60d829a0353a 1758 /******************* Bit definition for CAN_RDH0R register ******************/
tushki7 0:60d829a0353a 1759 #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
tushki7 0:60d829a0353a 1760 #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
tushki7 0:60d829a0353a 1761 #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
tushki7 0:60d829a0353a 1762 #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
tushki7 0:60d829a0353a 1763
tushki7 0:60d829a0353a 1764 /******************* Bit definition for CAN_RI1R register *******************/
tushki7 0:60d829a0353a 1765 #define CAN_RI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
tushki7 0:60d829a0353a 1766 #define CAN_RI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
tushki7 0:60d829a0353a 1767 #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
tushki7 0:60d829a0353a 1768 #define CAN_RI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
tushki7 0:60d829a0353a 1769
tushki7 0:60d829a0353a 1770 /******************* Bit definition for CAN_RDT1R register ******************/
tushki7 0:60d829a0353a 1771 #define CAN_RDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
tushki7 0:60d829a0353a 1772 #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
tushki7 0:60d829a0353a 1773 #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
tushki7 0:60d829a0353a 1774
tushki7 0:60d829a0353a 1775 /******************* Bit definition for CAN_RDL1R register ******************/
tushki7 0:60d829a0353a 1776 #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
tushki7 0:60d829a0353a 1777 #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
tushki7 0:60d829a0353a 1778 #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
tushki7 0:60d829a0353a 1779 #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
tushki7 0:60d829a0353a 1780
tushki7 0:60d829a0353a 1781 /******************* Bit definition for CAN_RDH1R register ******************/
tushki7 0:60d829a0353a 1782 #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
tushki7 0:60d829a0353a 1783 #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
tushki7 0:60d829a0353a 1784 #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
tushki7 0:60d829a0353a 1785 #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
tushki7 0:60d829a0353a 1786
tushki7 0:60d829a0353a 1787 /*!<CAN filter registers */
tushki7 0:60d829a0353a 1788 /******************* Bit definition for CAN_FMR register ********************/
tushki7 0:60d829a0353a 1789 #define CAN_FMR_FINIT ((uint32_t)0x01) /*!<Filter Init Mode */
tushki7 0:60d829a0353a 1790 #define CAN_FMR_CAN2SB ((uint32_t)0x00003F00) /*!<CAN2 start bank */
tushki7 0:60d829a0353a 1791
tushki7 0:60d829a0353a 1792 /******************* Bit definition for CAN_FM1R register *******************/
tushki7 0:60d829a0353a 1793 #define CAN_FM1R_FBM ((uint32_t)0x3FFF) /*!<Filter Mode */
tushki7 0:60d829a0353a 1794 #define CAN_FM1R_FBM0 ((uint32_t)0x0001) /*!<Filter Init Mode bit 0 */
tushki7 0:60d829a0353a 1795 #define CAN_FM1R_FBM1 ((uint32_t)0x0002) /*!<Filter Init Mode bit 1 */
tushki7 0:60d829a0353a 1796 #define CAN_FM1R_FBM2 ((uint32_t)0x0004) /*!<Filter Init Mode bit 2 */
tushki7 0:60d829a0353a 1797 #define CAN_FM1R_FBM3 ((uint32_t)0x0008) /*!<Filter Init Mode bit 3 */
tushki7 0:60d829a0353a 1798 #define CAN_FM1R_FBM4 ((uint32_t)0x0010) /*!<Filter Init Mode bit 4 */
tushki7 0:60d829a0353a 1799 #define CAN_FM1R_FBM5 ((uint32_t)0x0020) /*!<Filter Init Mode bit 5 */
tushki7 0:60d829a0353a 1800 #define CAN_FM1R_FBM6 ((uint32_t)0x0040) /*!<Filter Init Mode bit 6 */
tushki7 0:60d829a0353a 1801 #define CAN_FM1R_FBM7 ((uint32_t)0x0080) /*!<Filter Init Mode bit 7 */
tushki7 0:60d829a0353a 1802 #define CAN_FM1R_FBM8 ((uint32_t)0x0100) /*!<Filter Init Mode bit 8 */
tushki7 0:60d829a0353a 1803 #define CAN_FM1R_FBM9 ((uint32_t)0x0200) /*!<Filter Init Mode bit 9 */
tushki7 0:60d829a0353a 1804 #define CAN_FM1R_FBM10 ((uint32_t)0x0400) /*!<Filter Init Mode bit 10 */
tushki7 0:60d829a0353a 1805 #define CAN_FM1R_FBM11 ((uint32_t)0x0800) /*!<Filter Init Mode bit 11 */
tushki7 0:60d829a0353a 1806 #define CAN_FM1R_FBM12 ((uint32_t)0x1000) /*!<Filter Init Mode bit 12 */
tushki7 0:60d829a0353a 1807 #define CAN_FM1R_FBM13 ((uint32_t)0x2000) /*!<Filter Init Mode bit 13 */
tushki7 0:60d829a0353a 1808
tushki7 0:60d829a0353a 1809 /******************* Bit definition for CAN_FS1R register *******************/
tushki7 0:60d829a0353a 1810 #define CAN_FS1R_FSC ((uint32_t)0x3FFF) /*!<Filter Scale Configuration */
tushki7 0:60d829a0353a 1811 #define CAN_FS1R_FSC0 ((uint32_t)0x0001) /*!<Filter Scale Configuration bit 0 */
tushki7 0:60d829a0353a 1812 #define CAN_FS1R_FSC1 ((uint32_t)0x0002) /*!<Filter Scale Configuration bit 1 */
tushki7 0:60d829a0353a 1813 #define CAN_FS1R_FSC2 ((uint32_t)0x0004) /*!<Filter Scale Configuration bit 2 */
tushki7 0:60d829a0353a 1814 #define CAN_FS1R_FSC3 ((uint32_t)0x0008) /*!<Filter Scale Configuration bit 3 */
tushki7 0:60d829a0353a 1815 #define CAN_FS1R_FSC4 ((uint32_t)0x0010) /*!<Filter Scale Configuration bit 4 */
tushki7 0:60d829a0353a 1816 #define CAN_FS1R_FSC5 ((uint32_t)0x0020) /*!<Filter Scale Configuration bit 5 */
tushki7 0:60d829a0353a 1817 #define CAN_FS1R_FSC6 ((uint32_t)0x0040) /*!<Filter Scale Configuration bit 6 */
tushki7 0:60d829a0353a 1818 #define CAN_FS1R_FSC7 ((uint32_t)0x0080) /*!<Filter Scale Configuration bit 7 */
tushki7 0:60d829a0353a 1819 #define CAN_FS1R_FSC8 ((uint32_t)0x0100) /*!<Filter Scale Configuration bit 8 */
tushki7 0:60d829a0353a 1820 #define CAN_FS1R_FSC9 ((uint32_t)0x0200) /*!<Filter Scale Configuration bit 9 */
tushki7 0:60d829a0353a 1821 #define CAN_FS1R_FSC10 ((uint32_t)0x0400) /*!<Filter Scale Configuration bit 10 */
tushki7 0:60d829a0353a 1822 #define CAN_FS1R_FSC11 ((uint32_t)0x0800) /*!<Filter Scale Configuration bit 11 */
tushki7 0:60d829a0353a 1823 #define CAN_FS1R_FSC12 ((uint32_t)0x1000) /*!<Filter Scale Configuration bit 12 */
tushki7 0:60d829a0353a 1824 #define CAN_FS1R_FSC13 ((uint32_t)0x2000) /*!<Filter Scale Configuration bit 13 */
tushki7 0:60d829a0353a 1825
tushki7 0:60d829a0353a 1826 /****************** Bit definition for CAN_FFA1R register *******************/
tushki7 0:60d829a0353a 1827 #define CAN_FFA1R_FFA ((uint32_t)0x3FFF) /*!<Filter FIFO Assignment */
tushki7 0:60d829a0353a 1828 #define CAN_FFA1R_FFA0 ((uint32_t)0x0001) /*!<Filter FIFO Assignment for Filter 0 */
tushki7 0:60d829a0353a 1829 #define CAN_FFA1R_FFA1 ((uint32_t)0x0002) /*!<Filter FIFO Assignment for Filter 1 */
tushki7 0:60d829a0353a 1830 #define CAN_FFA1R_FFA2 ((uint32_t)0x0004) /*!<Filter FIFO Assignment for Filter 2 */
tushki7 0:60d829a0353a 1831 #define CAN_FFA1R_FFA3 ((uint32_t)0x0008) /*!<Filter FIFO Assignment for Filter 3 */
tushki7 0:60d829a0353a 1832 #define CAN_FFA1R_FFA4 ((uint32_t)0x0010) /*!<Filter FIFO Assignment for Filter 4 */
tushki7 0:60d829a0353a 1833 #define CAN_FFA1R_FFA5 ((uint32_t)0x0020) /*!<Filter FIFO Assignment for Filter 5 */
tushki7 0:60d829a0353a 1834 #define CAN_FFA1R_FFA6 ((uint32_t)0x0040) /*!<Filter FIFO Assignment for Filter 6 */
tushki7 0:60d829a0353a 1835 #define CAN_FFA1R_FFA7 ((uint32_t)0x0080) /*!<Filter FIFO Assignment for Filter 7 */
tushki7 0:60d829a0353a 1836 #define CAN_FFA1R_FFA8 ((uint32_t)0x0100) /*!<Filter FIFO Assignment for Filter 8 */
tushki7 0:60d829a0353a 1837 #define CAN_FFA1R_FFA9 ((uint32_t)0x0200) /*!<Filter FIFO Assignment for Filter 9 */
tushki7 0:60d829a0353a 1838 #define CAN_FFA1R_FFA10 ((uint32_t)0x0400) /*!<Filter FIFO Assignment for Filter 10 */
tushki7 0:60d829a0353a 1839 #define CAN_FFA1R_FFA11 ((uint32_t)0x0800) /*!<Filter FIFO Assignment for Filter 11 */
tushki7 0:60d829a0353a 1840 #define CAN_FFA1R_FFA12 ((uint32_t)0x1000) /*!<Filter FIFO Assignment for Filter 12 */
tushki7 0:60d829a0353a 1841 #define CAN_FFA1R_FFA13 ((uint32_t)0x2000) /*!<Filter FIFO Assignment for Filter 13 */
tushki7 0:60d829a0353a 1842
tushki7 0:60d829a0353a 1843 /******************* Bit definition for CAN_FA1R register *******************/
tushki7 0:60d829a0353a 1844 #define CAN_FA1R_FACT ((uint32_t)0x3FFF) /*!<Filter Active */
tushki7 0:60d829a0353a 1845 #define CAN_FA1R_FACT0 ((uint32_t)0x0001) /*!<Filter 0 Active */
tushki7 0:60d829a0353a 1846 #define CAN_FA1R_FACT1 ((uint32_t)0x0002) /*!<Filter 1 Active */
tushki7 0:60d829a0353a 1847 #define CAN_FA1R_FACT2 ((uint32_t)0x0004) /*!<Filter 2 Active */
tushki7 0:60d829a0353a 1848 #define CAN_FA1R_FACT3 ((uint32_t)0x0008) /*!<Filter 3 Active */
tushki7 0:60d829a0353a 1849 #define CAN_FA1R_FACT4 ((uint32_t)0x0010) /*!<Filter 4 Active */
tushki7 0:60d829a0353a 1850 #define CAN_FA1R_FACT5 ((uint32_t)0x0020) /*!<Filter 5 Active */
tushki7 0:60d829a0353a 1851 #define CAN_FA1R_FACT6 ((uint32_t)0x0040) /*!<Filter 6 Active */
tushki7 0:60d829a0353a 1852 #define CAN_FA1R_FACT7 ((uint32_t)0x0080) /*!<Filter 7 Active */
tushki7 0:60d829a0353a 1853 #define CAN_FA1R_FACT8 ((uint32_t)0x0100) /*!<Filter 8 Active */
tushki7 0:60d829a0353a 1854 #define CAN_FA1R_FACT9 ((uint32_t)0x0200) /*!<Filter 9 Active */
tushki7 0:60d829a0353a 1855 #define CAN_FA1R_FACT10 ((uint32_t)0x0400) /*!<Filter 10 Active */
tushki7 0:60d829a0353a 1856 #define CAN_FA1R_FACT11 ((uint32_t)0x0800) /*!<Filter 11 Active */
tushki7 0:60d829a0353a 1857 #define CAN_FA1R_FACT12 ((uint32_t)0x1000) /*!<Filter 12 Active */
tushki7 0:60d829a0353a 1858 #define CAN_FA1R_FACT13 ((uint32_t)0x2000) /*!<Filter 13 Active */
tushki7 0:60d829a0353a 1859
tushki7 0:60d829a0353a 1860 /******************* Bit definition for CAN_F0R1 register *******************/
tushki7 0:60d829a0353a 1861 #define CAN_F0R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 1862 #define CAN_F0R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 1863 #define CAN_F0R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 1864 #define CAN_F0R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 1865 #define CAN_F0R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 1866 #define CAN_F0R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 1867 #define CAN_F0R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 1868 #define CAN_F0R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 1869 #define CAN_F0R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 1870 #define CAN_F0R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 1871 #define CAN_F0R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 1872 #define CAN_F0R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 1873 #define CAN_F0R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 1874 #define CAN_F0R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 1875 #define CAN_F0R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 1876 #define CAN_F0R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 1877 #define CAN_F0R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 1878 #define CAN_F0R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 1879 #define CAN_F0R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 1880 #define CAN_F0R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 1881 #define CAN_F0R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 1882 #define CAN_F0R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 1883 #define CAN_F0R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 1884 #define CAN_F0R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 1885 #define CAN_F0R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 1886 #define CAN_F0R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 1887 #define CAN_F0R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 1888 #define CAN_F0R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 1889 #define CAN_F0R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 1890 #define CAN_F0R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 1891 #define CAN_F0R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 1892 #define CAN_F0R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 1893
tushki7 0:60d829a0353a 1894 /******************* Bit definition for CAN_F1R1 register *******************/
tushki7 0:60d829a0353a 1895 #define CAN_F1R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 1896 #define CAN_F1R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 1897 #define CAN_F1R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 1898 #define CAN_F1R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 1899 #define CAN_F1R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 1900 #define CAN_F1R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 1901 #define CAN_F1R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 1902 #define CAN_F1R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 1903 #define CAN_F1R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 1904 #define CAN_F1R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 1905 #define CAN_F1R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 1906 #define CAN_F1R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 1907 #define CAN_F1R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 1908 #define CAN_F1R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 1909 #define CAN_F1R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 1910 #define CAN_F1R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 1911 #define CAN_F1R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 1912 #define CAN_F1R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 1913 #define CAN_F1R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 1914 #define CAN_F1R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 1915 #define CAN_F1R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 1916 #define CAN_F1R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 1917 #define CAN_F1R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 1918 #define CAN_F1R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 1919 #define CAN_F1R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 1920 #define CAN_F1R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 1921 #define CAN_F1R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 1922 #define CAN_F1R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 1923 #define CAN_F1R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 1924 #define CAN_F1R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 1925 #define CAN_F1R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 1926 #define CAN_F1R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 1927
tushki7 0:60d829a0353a 1928 /******************* Bit definition for CAN_F2R1 register *******************/
tushki7 0:60d829a0353a 1929 #define CAN_F2R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 1930 #define CAN_F2R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 1931 #define CAN_F2R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 1932 #define CAN_F2R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 1933 #define CAN_F2R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 1934 #define CAN_F2R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 1935 #define CAN_F2R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 1936 #define CAN_F2R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 1937 #define CAN_F2R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 1938 #define CAN_F2R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 1939 #define CAN_F2R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 1940 #define CAN_F2R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 1941 #define CAN_F2R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 1942 #define CAN_F2R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 1943 #define CAN_F2R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 1944 #define CAN_F2R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 1945 #define CAN_F2R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 1946 #define CAN_F2R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 1947 #define CAN_F2R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 1948 #define CAN_F2R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 1949 #define CAN_F2R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 1950 #define CAN_F2R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 1951 #define CAN_F2R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 1952 #define CAN_F2R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 1953 #define CAN_F2R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 1954 #define CAN_F2R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 1955 #define CAN_F2R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 1956 #define CAN_F2R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 1957 #define CAN_F2R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 1958 #define CAN_F2R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 1959 #define CAN_F2R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 1960 #define CAN_F2R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 1961
tushki7 0:60d829a0353a 1962 /******************* Bit definition for CAN_F3R1 register *******************/
tushki7 0:60d829a0353a 1963 #define CAN_F3R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 1964 #define CAN_F3R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 1965 #define CAN_F3R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 1966 #define CAN_F3R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 1967 #define CAN_F3R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 1968 #define CAN_F3R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 1969 #define CAN_F3R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 1970 #define CAN_F3R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 1971 #define CAN_F3R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 1972 #define CAN_F3R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 1973 #define CAN_F3R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 1974 #define CAN_F3R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 1975 #define CAN_F3R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 1976 #define CAN_F3R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 1977 #define CAN_F3R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 1978 #define CAN_F3R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 1979 #define CAN_F3R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 1980 #define CAN_F3R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 1981 #define CAN_F3R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 1982 #define CAN_F3R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 1983 #define CAN_F3R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 1984 #define CAN_F3R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 1985 #define CAN_F3R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 1986 #define CAN_F3R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 1987 #define CAN_F3R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 1988 #define CAN_F3R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 1989 #define CAN_F3R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 1990 #define CAN_F3R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 1991 #define CAN_F3R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 1992 #define CAN_F3R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 1993 #define CAN_F3R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 1994 #define CAN_F3R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 1995
tushki7 0:60d829a0353a 1996 /******************* Bit definition for CAN_F4R1 register *******************/
tushki7 0:60d829a0353a 1997 #define CAN_F4R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 1998 #define CAN_F4R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 1999 #define CAN_F4R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2000 #define CAN_F4R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2001 #define CAN_F4R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2002 #define CAN_F4R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2003 #define CAN_F4R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2004 #define CAN_F4R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2005 #define CAN_F4R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2006 #define CAN_F4R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2007 #define CAN_F4R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2008 #define CAN_F4R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2009 #define CAN_F4R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2010 #define CAN_F4R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2011 #define CAN_F4R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2012 #define CAN_F4R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2013 #define CAN_F4R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2014 #define CAN_F4R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2015 #define CAN_F4R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2016 #define CAN_F4R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2017 #define CAN_F4R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2018 #define CAN_F4R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2019 #define CAN_F4R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2020 #define CAN_F4R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2021 #define CAN_F4R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2022 #define CAN_F4R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2023 #define CAN_F4R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2024 #define CAN_F4R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2025 #define CAN_F4R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2026 #define CAN_F4R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2027 #define CAN_F4R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2028 #define CAN_F4R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2029
tushki7 0:60d829a0353a 2030 /******************* Bit definition for CAN_F5R1 register *******************/
tushki7 0:60d829a0353a 2031 #define CAN_F5R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2032 #define CAN_F5R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2033 #define CAN_F5R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2034 #define CAN_F5R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2035 #define CAN_F5R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2036 #define CAN_F5R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2037 #define CAN_F5R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2038 #define CAN_F5R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2039 #define CAN_F5R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2040 #define CAN_F5R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2041 #define CAN_F5R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2042 #define CAN_F5R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2043 #define CAN_F5R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2044 #define CAN_F5R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2045 #define CAN_F5R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2046 #define CAN_F5R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2047 #define CAN_F5R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2048 #define CAN_F5R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2049 #define CAN_F5R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2050 #define CAN_F5R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2051 #define CAN_F5R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2052 #define CAN_F5R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2053 #define CAN_F5R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2054 #define CAN_F5R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2055 #define CAN_F5R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2056 #define CAN_F5R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2057 #define CAN_F5R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2058 #define CAN_F5R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2059 #define CAN_F5R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2060 #define CAN_F5R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2061 #define CAN_F5R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2062 #define CAN_F5R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2063
tushki7 0:60d829a0353a 2064 /******************* Bit definition for CAN_F6R1 register *******************/
tushki7 0:60d829a0353a 2065 #define CAN_F6R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2066 #define CAN_F6R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2067 #define CAN_F6R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2068 #define CAN_F6R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2069 #define CAN_F6R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2070 #define CAN_F6R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2071 #define CAN_F6R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2072 #define CAN_F6R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2073 #define CAN_F6R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2074 #define CAN_F6R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2075 #define CAN_F6R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2076 #define CAN_F6R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2077 #define CAN_F6R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2078 #define CAN_F6R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2079 #define CAN_F6R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2080 #define CAN_F6R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2081 #define CAN_F6R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2082 #define CAN_F6R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2083 #define CAN_F6R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2084 #define CAN_F6R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2085 #define CAN_F6R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2086 #define CAN_F6R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2087 #define CAN_F6R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2088 #define CAN_F6R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2089 #define CAN_F6R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2090 #define CAN_F6R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2091 #define CAN_F6R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2092 #define CAN_F6R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2093 #define CAN_F6R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2094 #define CAN_F6R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2095 #define CAN_F6R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2096 #define CAN_F6R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2097
tushki7 0:60d829a0353a 2098 /******************* Bit definition for CAN_F7R1 register *******************/
tushki7 0:60d829a0353a 2099 #define CAN_F7R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2100 #define CAN_F7R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2101 #define CAN_F7R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2102 #define CAN_F7R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2103 #define CAN_F7R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2104 #define CAN_F7R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2105 #define CAN_F7R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2106 #define CAN_F7R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2107 #define CAN_F7R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2108 #define CAN_F7R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2109 #define CAN_F7R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2110 #define CAN_F7R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2111 #define CAN_F7R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2112 #define CAN_F7R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2113 #define CAN_F7R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2114 #define CAN_F7R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2115 #define CAN_F7R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2116 #define CAN_F7R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2117 #define CAN_F7R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2118 #define CAN_F7R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2119 #define CAN_F7R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2120 #define CAN_F7R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2121 #define CAN_F7R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2122 #define CAN_F7R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2123 #define CAN_F7R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2124 #define CAN_F7R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2125 #define CAN_F7R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2126 #define CAN_F7R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2127 #define CAN_F7R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2128 #define CAN_F7R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2129 #define CAN_F7R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2130 #define CAN_F7R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2131
tushki7 0:60d829a0353a 2132 /******************* Bit definition for CAN_F8R1 register *******************/
tushki7 0:60d829a0353a 2133 #define CAN_F8R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2134 #define CAN_F8R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2135 #define CAN_F8R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2136 #define CAN_F8R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2137 #define CAN_F8R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2138 #define CAN_F8R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2139 #define CAN_F8R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2140 #define CAN_F8R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2141 #define CAN_F8R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2142 #define CAN_F8R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2143 #define CAN_F8R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2144 #define CAN_F8R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2145 #define CAN_F8R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2146 #define CAN_F8R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2147 #define CAN_F8R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2148 #define CAN_F8R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2149 #define CAN_F8R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2150 #define CAN_F8R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2151 #define CAN_F8R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2152 #define CAN_F8R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2153 #define CAN_F8R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2154 #define CAN_F8R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2155 #define CAN_F8R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2156 #define CAN_F8R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2157 #define CAN_F8R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2158 #define CAN_F8R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2159 #define CAN_F8R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2160 #define CAN_F8R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2161 #define CAN_F8R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2162 #define CAN_F8R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2163 #define CAN_F8R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2164 #define CAN_F8R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2165
tushki7 0:60d829a0353a 2166 /******************* Bit definition for CAN_F9R1 register *******************/
tushki7 0:60d829a0353a 2167 #define CAN_F9R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2168 #define CAN_F9R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2169 #define CAN_F9R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2170 #define CAN_F9R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2171 #define CAN_F9R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2172 #define CAN_F9R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2173 #define CAN_F9R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2174 #define CAN_F9R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2175 #define CAN_F9R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2176 #define CAN_F9R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2177 #define CAN_F9R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2178 #define CAN_F9R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2179 #define CAN_F9R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2180 #define CAN_F9R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2181 #define CAN_F9R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2182 #define CAN_F9R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2183 #define CAN_F9R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2184 #define CAN_F9R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2185 #define CAN_F9R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2186 #define CAN_F9R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2187 #define CAN_F9R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2188 #define CAN_F9R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2189 #define CAN_F9R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2190 #define CAN_F9R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2191 #define CAN_F9R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2192 #define CAN_F9R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2193 #define CAN_F9R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2194 #define CAN_F9R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2195 #define CAN_F9R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2196 #define CAN_F9R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2197 #define CAN_F9R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2198 #define CAN_F9R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2199
tushki7 0:60d829a0353a 2200 /******************* Bit definition for CAN_F10R1 register ******************/
tushki7 0:60d829a0353a 2201 #define CAN_F10R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2202 #define CAN_F10R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2203 #define CAN_F10R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2204 #define CAN_F10R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2205 #define CAN_F10R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2206 #define CAN_F10R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2207 #define CAN_F10R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2208 #define CAN_F10R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2209 #define CAN_F10R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2210 #define CAN_F10R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2211 #define CAN_F10R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2212 #define CAN_F10R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2213 #define CAN_F10R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2214 #define CAN_F10R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2215 #define CAN_F10R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2216 #define CAN_F10R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2217 #define CAN_F10R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2218 #define CAN_F10R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2219 #define CAN_F10R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2220 #define CAN_F10R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2221 #define CAN_F10R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2222 #define CAN_F10R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2223 #define CAN_F10R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2224 #define CAN_F10R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2225 #define CAN_F10R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2226 #define CAN_F10R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2227 #define CAN_F10R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2228 #define CAN_F10R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2229 #define CAN_F10R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2230 #define CAN_F10R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2231 #define CAN_F10R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2232 #define CAN_F10R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2233
tushki7 0:60d829a0353a 2234 /******************* Bit definition for CAN_F11R1 register ******************/
tushki7 0:60d829a0353a 2235 #define CAN_F11R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2236 #define CAN_F11R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2237 #define CAN_F11R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2238 #define CAN_F11R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2239 #define CAN_F11R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2240 #define CAN_F11R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2241 #define CAN_F11R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2242 #define CAN_F11R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2243 #define CAN_F11R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2244 #define CAN_F11R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2245 #define CAN_F11R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2246 #define CAN_F11R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2247 #define CAN_F11R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2248 #define CAN_F11R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2249 #define CAN_F11R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2250 #define CAN_F11R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2251 #define CAN_F11R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2252 #define CAN_F11R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2253 #define CAN_F11R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2254 #define CAN_F11R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2255 #define CAN_F11R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2256 #define CAN_F11R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2257 #define CAN_F11R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2258 #define CAN_F11R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2259 #define CAN_F11R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2260 #define CAN_F11R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2261 #define CAN_F11R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2262 #define CAN_F11R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2263 #define CAN_F11R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2264 #define CAN_F11R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2265 #define CAN_F11R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2266 #define CAN_F11R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2267
tushki7 0:60d829a0353a 2268 /******************* Bit definition for CAN_F12R1 register ******************/
tushki7 0:60d829a0353a 2269 #define CAN_F12R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2270 #define CAN_F12R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2271 #define CAN_F12R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2272 #define CAN_F12R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2273 #define CAN_F12R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2274 #define CAN_F12R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2275 #define CAN_F12R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2276 #define CAN_F12R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2277 #define CAN_F12R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2278 #define CAN_F12R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2279 #define CAN_F12R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2280 #define CAN_F12R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2281 #define CAN_F12R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2282 #define CAN_F12R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2283 #define CAN_F12R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2284 #define CAN_F12R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2285 #define CAN_F12R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2286 #define CAN_F12R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2287 #define CAN_F12R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2288 #define CAN_F12R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2289 #define CAN_F12R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2290 #define CAN_F12R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2291 #define CAN_F12R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2292 #define CAN_F12R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2293 #define CAN_F12R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2294 #define CAN_F12R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2295 #define CAN_F12R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2296 #define CAN_F12R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2297 #define CAN_F12R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2298 #define CAN_F12R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2299 #define CAN_F12R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2300 #define CAN_F12R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2301
tushki7 0:60d829a0353a 2302 /******************* Bit definition for CAN_F13R1 register ******************/
tushki7 0:60d829a0353a 2303 #define CAN_F13R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2304 #define CAN_F13R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2305 #define CAN_F13R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2306 #define CAN_F13R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2307 #define CAN_F13R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2308 #define CAN_F13R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2309 #define CAN_F13R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2310 #define CAN_F13R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2311 #define CAN_F13R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2312 #define CAN_F13R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2313 #define CAN_F13R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2314 #define CAN_F13R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2315 #define CAN_F13R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2316 #define CAN_F13R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2317 #define CAN_F13R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2318 #define CAN_F13R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2319 #define CAN_F13R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2320 #define CAN_F13R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2321 #define CAN_F13R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2322 #define CAN_F13R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2323 #define CAN_F13R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2324 #define CAN_F13R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2325 #define CAN_F13R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2326 #define CAN_F13R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2327 #define CAN_F13R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2328 #define CAN_F13R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2329 #define CAN_F13R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2330 #define CAN_F13R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2331 #define CAN_F13R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2332 #define CAN_F13R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2333 #define CAN_F13R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2334 #define CAN_F13R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2335
tushki7 0:60d829a0353a 2336 /******************* Bit definition for CAN_F0R2 register *******************/
tushki7 0:60d829a0353a 2337 #define CAN_F0R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2338 #define CAN_F0R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2339 #define CAN_F0R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2340 #define CAN_F0R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2341 #define CAN_F0R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2342 #define CAN_F0R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2343 #define CAN_F0R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2344 #define CAN_F0R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2345 #define CAN_F0R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2346 #define CAN_F0R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2347 #define CAN_F0R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2348 #define CAN_F0R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2349 #define CAN_F0R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2350 #define CAN_F0R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2351 #define CAN_F0R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2352 #define CAN_F0R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2353 #define CAN_F0R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2354 #define CAN_F0R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2355 #define CAN_F0R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2356 #define CAN_F0R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2357 #define CAN_F0R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2358 #define CAN_F0R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2359 #define CAN_F0R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2360 #define CAN_F0R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2361 #define CAN_F0R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2362 #define CAN_F0R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2363 #define CAN_F0R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2364 #define CAN_F0R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2365 #define CAN_F0R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2366 #define CAN_F0R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2367 #define CAN_F0R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2368 #define CAN_F0R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2369
tushki7 0:60d829a0353a 2370 /******************* Bit definition for CAN_F1R2 register *******************/
tushki7 0:60d829a0353a 2371 #define CAN_F1R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2372 #define CAN_F1R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2373 #define CAN_F1R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2374 #define CAN_F1R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2375 #define CAN_F1R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2376 #define CAN_F1R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2377 #define CAN_F1R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2378 #define CAN_F1R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2379 #define CAN_F1R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2380 #define CAN_F1R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2381 #define CAN_F1R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2382 #define CAN_F1R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2383 #define CAN_F1R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2384 #define CAN_F1R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2385 #define CAN_F1R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2386 #define CAN_F1R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2387 #define CAN_F1R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2388 #define CAN_F1R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2389 #define CAN_F1R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2390 #define CAN_F1R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2391 #define CAN_F1R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2392 #define CAN_F1R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2393 #define CAN_F1R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2394 #define CAN_F1R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2395 #define CAN_F1R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2396 #define CAN_F1R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2397 #define CAN_F1R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2398 #define CAN_F1R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2399 #define CAN_F1R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2400 #define CAN_F1R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2401 #define CAN_F1R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2402 #define CAN_F1R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2403
tushki7 0:60d829a0353a 2404 /******************* Bit definition for CAN_F2R2 register *******************/
tushki7 0:60d829a0353a 2405 #define CAN_F2R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2406 #define CAN_F2R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2407 #define CAN_F2R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2408 #define CAN_F2R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2409 #define CAN_F2R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2410 #define CAN_F2R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2411 #define CAN_F2R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2412 #define CAN_F2R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2413 #define CAN_F2R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2414 #define CAN_F2R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2415 #define CAN_F2R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2416 #define CAN_F2R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2417 #define CAN_F2R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2418 #define CAN_F2R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2419 #define CAN_F2R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2420 #define CAN_F2R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2421 #define CAN_F2R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2422 #define CAN_F2R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2423 #define CAN_F2R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2424 #define CAN_F2R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2425 #define CAN_F2R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2426 #define CAN_F2R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2427 #define CAN_F2R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2428 #define CAN_F2R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2429 #define CAN_F2R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2430 #define CAN_F2R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2431 #define CAN_F2R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2432 #define CAN_F2R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2433 #define CAN_F2R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2434 #define CAN_F2R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2435 #define CAN_F2R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2436 #define CAN_F2R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2437
tushki7 0:60d829a0353a 2438 /******************* Bit definition for CAN_F3R2 register *******************/
tushki7 0:60d829a0353a 2439 #define CAN_F3R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2440 #define CAN_F3R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2441 #define CAN_F3R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2442 #define CAN_F3R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2443 #define CAN_F3R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2444 #define CAN_F3R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2445 #define CAN_F3R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2446 #define CAN_F3R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2447 #define CAN_F3R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2448 #define CAN_F3R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2449 #define CAN_F3R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2450 #define CAN_F3R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2451 #define CAN_F3R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2452 #define CAN_F3R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2453 #define CAN_F3R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2454 #define CAN_F3R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2455 #define CAN_F3R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2456 #define CAN_F3R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2457 #define CAN_F3R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2458 #define CAN_F3R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2459 #define CAN_F3R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2460 #define CAN_F3R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2461 #define CAN_F3R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2462 #define CAN_F3R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2463 #define CAN_F3R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2464 #define CAN_F3R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2465 #define CAN_F3R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2466 #define CAN_F3R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2467 #define CAN_F3R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2468 #define CAN_F3R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2469 #define CAN_F3R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2470 #define CAN_F3R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2471
tushki7 0:60d829a0353a 2472 /******************* Bit definition for CAN_F4R2 register *******************/
tushki7 0:60d829a0353a 2473 #define CAN_F4R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2474 #define CAN_F4R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2475 #define CAN_F4R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2476 #define CAN_F4R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2477 #define CAN_F4R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2478 #define CAN_F4R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2479 #define CAN_F4R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2480 #define CAN_F4R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2481 #define CAN_F4R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2482 #define CAN_F4R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2483 #define CAN_F4R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2484 #define CAN_F4R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2485 #define CAN_F4R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2486 #define CAN_F4R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2487 #define CAN_F4R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2488 #define CAN_F4R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2489 #define CAN_F4R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2490 #define CAN_F4R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2491 #define CAN_F4R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2492 #define CAN_F4R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2493 #define CAN_F4R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2494 #define CAN_F4R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2495 #define CAN_F4R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2496 #define CAN_F4R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2497 #define CAN_F4R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2498 #define CAN_F4R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2499 #define CAN_F4R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2500 #define CAN_F4R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2501 #define CAN_F4R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2502 #define CAN_F4R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2503 #define CAN_F4R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2504 #define CAN_F4R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2505
tushki7 0:60d829a0353a 2506 /******************* Bit definition for CAN_F5R2 register *******************/
tushki7 0:60d829a0353a 2507 #define CAN_F5R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2508 #define CAN_F5R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2509 #define CAN_F5R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2510 #define CAN_F5R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2511 #define CAN_F5R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2512 #define CAN_F5R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2513 #define CAN_F5R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2514 #define CAN_F5R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2515 #define CAN_F5R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2516 #define CAN_F5R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2517 #define CAN_F5R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2518 #define CAN_F5R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2519 #define CAN_F5R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2520 #define CAN_F5R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2521 #define CAN_F5R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2522 #define CAN_F5R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2523 #define CAN_F5R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2524 #define CAN_F5R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2525 #define CAN_F5R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2526 #define CAN_F5R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2527 #define CAN_F5R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2528 #define CAN_F5R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2529 #define CAN_F5R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2530 #define CAN_F5R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2531 #define CAN_F5R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2532 #define CAN_F5R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2533 #define CAN_F5R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2534 #define CAN_F5R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2535 #define CAN_F5R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2536 #define CAN_F5R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2537 #define CAN_F5R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2538 #define CAN_F5R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2539
tushki7 0:60d829a0353a 2540 /******************* Bit definition for CAN_F6R2 register *******************/
tushki7 0:60d829a0353a 2541 #define CAN_F6R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2542 #define CAN_F6R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2543 #define CAN_F6R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2544 #define CAN_F6R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2545 #define CAN_F6R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2546 #define CAN_F6R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2547 #define CAN_F6R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2548 #define CAN_F6R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2549 #define CAN_F6R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2550 #define CAN_F6R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2551 #define CAN_F6R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2552 #define CAN_F6R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2553 #define CAN_F6R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2554 #define CAN_F6R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2555 #define CAN_F6R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2556 #define CAN_F6R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2557 #define CAN_F6R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2558 #define CAN_F6R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2559 #define CAN_F6R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2560 #define CAN_F6R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2561 #define CAN_F6R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2562 #define CAN_F6R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2563 #define CAN_F6R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2564 #define CAN_F6R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2565 #define CAN_F6R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2566 #define CAN_F6R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2567 #define CAN_F6R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2568 #define CAN_F6R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2569 #define CAN_F6R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2570 #define CAN_F6R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2571 #define CAN_F6R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2572 #define CAN_F6R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2573
tushki7 0:60d829a0353a 2574 /******************* Bit definition for CAN_F7R2 register *******************/
tushki7 0:60d829a0353a 2575 #define CAN_F7R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2576 #define CAN_F7R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2577 #define CAN_F7R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2578 #define CAN_F7R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2579 #define CAN_F7R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2580 #define CAN_F7R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2581 #define CAN_F7R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2582 #define CAN_F7R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2583 #define CAN_F7R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2584 #define CAN_F7R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2585 #define CAN_F7R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2586 #define CAN_F7R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2587 #define CAN_F7R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2588 #define CAN_F7R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2589 #define CAN_F7R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2590 #define CAN_F7R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2591 #define CAN_F7R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2592 #define CAN_F7R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2593 #define CAN_F7R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2594 #define CAN_F7R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2595 #define CAN_F7R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2596 #define CAN_F7R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2597 #define CAN_F7R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2598 #define CAN_F7R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2599 #define CAN_F7R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2600 #define CAN_F7R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2601 #define CAN_F7R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2602 #define CAN_F7R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2603 #define CAN_F7R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2604 #define CAN_F7R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2605 #define CAN_F7R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2606 #define CAN_F7R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2607
tushki7 0:60d829a0353a 2608 /******************* Bit definition for CAN_F8R2 register *******************/
tushki7 0:60d829a0353a 2609 #define CAN_F8R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2610 #define CAN_F8R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2611 #define CAN_F8R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2612 #define CAN_F8R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2613 #define CAN_F8R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2614 #define CAN_F8R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2615 #define CAN_F8R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2616 #define CAN_F8R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2617 #define CAN_F8R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2618 #define CAN_F8R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2619 #define CAN_F8R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2620 #define CAN_F8R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2621 #define CAN_F8R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2622 #define CAN_F8R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2623 #define CAN_F8R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2624 #define CAN_F8R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2625 #define CAN_F8R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2626 #define CAN_F8R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2627 #define CAN_F8R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2628 #define CAN_F8R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2629 #define CAN_F8R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2630 #define CAN_F8R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2631 #define CAN_F8R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2632 #define CAN_F8R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2633 #define CAN_F8R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2634 #define CAN_F8R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2635 #define CAN_F8R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2636 #define CAN_F8R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2637 #define CAN_F8R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2638 #define CAN_F8R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2639 #define CAN_F8R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2640 #define CAN_F8R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2641
tushki7 0:60d829a0353a 2642 /******************* Bit definition for CAN_F9R2 register *******************/
tushki7 0:60d829a0353a 2643 #define CAN_F9R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2644 #define CAN_F9R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2645 #define CAN_F9R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2646 #define CAN_F9R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2647 #define CAN_F9R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2648 #define CAN_F9R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2649 #define CAN_F9R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2650 #define CAN_F9R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2651 #define CAN_F9R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2652 #define CAN_F9R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2653 #define CAN_F9R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2654 #define CAN_F9R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2655 #define CAN_F9R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2656 #define CAN_F9R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2657 #define CAN_F9R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2658 #define CAN_F9R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2659 #define CAN_F9R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2660 #define CAN_F9R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2661 #define CAN_F9R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2662 #define CAN_F9R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2663 #define CAN_F9R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2664 #define CAN_F9R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2665 #define CAN_F9R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2666 #define CAN_F9R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2667 #define CAN_F9R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2668 #define CAN_F9R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2669 #define CAN_F9R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2670 #define CAN_F9R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2671 #define CAN_F9R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2672 #define CAN_F9R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2673 #define CAN_F9R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2674 #define CAN_F9R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2675
tushki7 0:60d829a0353a 2676 /******************* Bit definition for CAN_F10R2 register ******************/
tushki7 0:60d829a0353a 2677 #define CAN_F10R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2678 #define CAN_F10R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2679 #define CAN_F10R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2680 #define CAN_F10R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2681 #define CAN_F10R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2682 #define CAN_F10R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2683 #define CAN_F10R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2684 #define CAN_F10R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2685 #define CAN_F10R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2686 #define CAN_F10R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2687 #define CAN_F10R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2688 #define CAN_F10R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2689 #define CAN_F10R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2690 #define CAN_F10R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2691 #define CAN_F10R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2692 #define CAN_F10R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2693 #define CAN_F10R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2694 #define CAN_F10R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2695 #define CAN_F10R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2696 #define CAN_F10R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2697 #define CAN_F10R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2698 #define CAN_F10R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2699 #define CAN_F10R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2700 #define CAN_F10R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2701 #define CAN_F10R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2702 #define CAN_F10R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2703 #define CAN_F10R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2704 #define CAN_F10R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2705 #define CAN_F10R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2706 #define CAN_F10R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2707 #define CAN_F10R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2708 #define CAN_F10R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2709
tushki7 0:60d829a0353a 2710 /******************* Bit definition for CAN_F11R2 register ******************/
tushki7 0:60d829a0353a 2711 #define CAN_F11R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2712 #define CAN_F11R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2713 #define CAN_F11R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2714 #define CAN_F11R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2715 #define CAN_F11R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2716 #define CAN_F11R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2717 #define CAN_F11R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2718 #define CAN_F11R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2719 #define CAN_F11R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2720 #define CAN_F11R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2721 #define CAN_F11R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2722 #define CAN_F11R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2723 #define CAN_F11R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2724 #define CAN_F11R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2725 #define CAN_F11R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2726 #define CAN_F11R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2727 #define CAN_F11R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2728 #define CAN_F11R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2729 #define CAN_F11R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2730 #define CAN_F11R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2731 #define CAN_F11R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2732 #define CAN_F11R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2733 #define CAN_F11R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2734 #define CAN_F11R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2735 #define CAN_F11R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2736 #define CAN_F11R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2737 #define CAN_F11R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2738 #define CAN_F11R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2739 #define CAN_F11R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2740 #define CAN_F11R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2741 #define CAN_F11R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2742 #define CAN_F11R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2743
tushki7 0:60d829a0353a 2744 /******************* Bit definition for CAN_F12R2 register ******************/
tushki7 0:60d829a0353a 2745 #define CAN_F12R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2746 #define CAN_F12R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2747 #define CAN_F12R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2748 #define CAN_F12R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2749 #define CAN_F12R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2750 #define CAN_F12R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2751 #define CAN_F12R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2752 #define CAN_F12R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2753 #define CAN_F12R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2754 #define CAN_F12R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2755 #define CAN_F12R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2756 #define CAN_F12R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2757 #define CAN_F12R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2758 #define CAN_F12R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2759 #define CAN_F12R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2760 #define CAN_F12R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2761 #define CAN_F12R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2762 #define CAN_F12R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2763 #define CAN_F12R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2764 #define CAN_F12R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2765 #define CAN_F12R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2766 #define CAN_F12R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2767 #define CAN_F12R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2768 #define CAN_F12R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2769 #define CAN_F12R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2770 #define CAN_F12R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2771 #define CAN_F12R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2772 #define CAN_F12R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2773 #define CAN_F12R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2774 #define CAN_F12R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2775 #define CAN_F12R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2776 #define CAN_F12R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2777
tushki7 0:60d829a0353a 2778 /******************* Bit definition for CAN_F13R2 register ******************/
tushki7 0:60d829a0353a 2779 #define CAN_F13R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
tushki7 0:60d829a0353a 2780 #define CAN_F13R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
tushki7 0:60d829a0353a 2781 #define CAN_F13R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
tushki7 0:60d829a0353a 2782 #define CAN_F13R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
tushki7 0:60d829a0353a 2783 #define CAN_F13R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
tushki7 0:60d829a0353a 2784 #define CAN_F13R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
tushki7 0:60d829a0353a 2785 #define CAN_F13R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
tushki7 0:60d829a0353a 2786 #define CAN_F13R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
tushki7 0:60d829a0353a 2787 #define CAN_F13R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
tushki7 0:60d829a0353a 2788 #define CAN_F13R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
tushki7 0:60d829a0353a 2789 #define CAN_F13R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
tushki7 0:60d829a0353a 2790 #define CAN_F13R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
tushki7 0:60d829a0353a 2791 #define CAN_F13R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
tushki7 0:60d829a0353a 2792 #define CAN_F13R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
tushki7 0:60d829a0353a 2793 #define CAN_F13R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
tushki7 0:60d829a0353a 2794 #define CAN_F13R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
tushki7 0:60d829a0353a 2795 #define CAN_F13R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
tushki7 0:60d829a0353a 2796 #define CAN_F13R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
tushki7 0:60d829a0353a 2797 #define CAN_F13R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
tushki7 0:60d829a0353a 2798 #define CAN_F13R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
tushki7 0:60d829a0353a 2799 #define CAN_F13R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
tushki7 0:60d829a0353a 2800 #define CAN_F13R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
tushki7 0:60d829a0353a 2801 #define CAN_F13R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
tushki7 0:60d829a0353a 2802 #define CAN_F13R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
tushki7 0:60d829a0353a 2803 #define CAN_F13R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
tushki7 0:60d829a0353a 2804 #define CAN_F13R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
tushki7 0:60d829a0353a 2805 #define CAN_F13R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
tushki7 0:60d829a0353a 2806 #define CAN_F13R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
tushki7 0:60d829a0353a 2807 #define CAN_F13R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
tushki7 0:60d829a0353a 2808 #define CAN_F13R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
tushki7 0:60d829a0353a 2809 #define CAN_F13R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
tushki7 0:60d829a0353a 2810 #define CAN_F13R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
tushki7 0:60d829a0353a 2811
tushki7 0:60d829a0353a 2812 /******************************************************************************/
tushki7 0:60d829a0353a 2813 /* */
tushki7 0:60d829a0353a 2814 /* CRC calculation unit */
tushki7 0:60d829a0353a 2815 /* */
tushki7 0:60d829a0353a 2816 /******************************************************************************/
tushki7 0:60d829a0353a 2817 /******************* Bit definition for CRC_DR register *********************/
tushki7 0:60d829a0353a 2818 #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */
tushki7 0:60d829a0353a 2819
tushki7 0:60d829a0353a 2820
tushki7 0:60d829a0353a 2821 /******************* Bit definition for CRC_IDR register ********************/
tushki7 0:60d829a0353a 2822 #define CRC_IDR_IDR ((uint32_t)0xFF) /*!< General-purpose 8-bit data register bits */
tushki7 0:60d829a0353a 2823
tushki7 0:60d829a0353a 2824
tushki7 0:60d829a0353a 2825 /******************** Bit definition for CRC_CR register ********************/
tushki7 0:60d829a0353a 2826 #define CRC_CR_RESET ((uint32_t)0x01) /*!< RESET bit */
tushki7 0:60d829a0353a 2827
tushki7 0:60d829a0353a 2828
tushki7 0:60d829a0353a 2829 /******************************************************************************/
tushki7 0:60d829a0353a 2830 /* */
tushki7 0:60d829a0353a 2831 /* Digital to Analog Converter */
tushki7 0:60d829a0353a 2832 /* */
tushki7 0:60d829a0353a 2833 /******************************************************************************/
tushki7 0:60d829a0353a 2834 /******************** Bit definition for DAC_CR register ********************/
tushki7 0:60d829a0353a 2835 #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!<DAC channel1 enable */
tushki7 0:60d829a0353a 2836 #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!<DAC channel1 output buffer disable */
tushki7 0:60d829a0353a 2837 #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!<DAC channel1 Trigger enable */
tushki7 0:60d829a0353a 2838
tushki7 0:60d829a0353a 2839 #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
tushki7 0:60d829a0353a 2840 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
tushki7 0:60d829a0353a 2841 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
tushki7 0:60d829a0353a 2842 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
tushki7 0:60d829a0353a 2843
tushki7 0:60d829a0353a 2844 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
tushki7 0:60d829a0353a 2845 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!<Bit 0 */
tushki7 0:60d829a0353a 2846 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!<Bit 1 */
tushki7 0:60d829a0353a 2847
tushki7 0:60d829a0353a 2848 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
tushki7 0:60d829a0353a 2849 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 2850 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 2851 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 2852 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 2853
tushki7 0:60d829a0353a 2854 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!<DAC channel1 DMA enable */
tushki7 0:60d829a0353a 2855 #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!<DAC channel2 enable */
tushki7 0:60d829a0353a 2856 #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!<DAC channel2 output buffer disable */
tushki7 0:60d829a0353a 2857 #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!<DAC channel2 Trigger enable */
tushki7 0:60d829a0353a 2858
tushki7 0:60d829a0353a 2859 #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
tushki7 0:60d829a0353a 2860 #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!<Bit 0 */
tushki7 0:60d829a0353a 2861 #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!<Bit 1 */
tushki7 0:60d829a0353a 2862 #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!<Bit 2 */
tushki7 0:60d829a0353a 2863
tushki7 0:60d829a0353a 2864 #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
tushki7 0:60d829a0353a 2865 #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!<Bit 0 */
tushki7 0:60d829a0353a 2866 #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!<Bit 1 */
tushki7 0:60d829a0353a 2867
tushki7 0:60d829a0353a 2868 #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
tushki7 0:60d829a0353a 2869 #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 2870 #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 2871 #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 2872 #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 2873
tushki7 0:60d829a0353a 2874 #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!<DAC channel2 DMA enabled */
tushki7 0:60d829a0353a 2875
tushki7 0:60d829a0353a 2876 /***************** Bit definition for DAC_SWTRIGR register ******************/
tushki7 0:60d829a0353a 2877 #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x01) /*!<DAC channel1 software trigger */
tushki7 0:60d829a0353a 2878 #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x02) /*!<DAC channel2 software trigger */
tushki7 0:60d829a0353a 2879
tushki7 0:60d829a0353a 2880 /***************** Bit definition for DAC_DHR12R1 register ******************/
tushki7 0:60d829a0353a 2881 #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x0FFF) /*!<DAC channel1 12-bit Right aligned data */
tushki7 0:60d829a0353a 2882
tushki7 0:60d829a0353a 2883 /***************** Bit definition for DAC_DHR12L1 register ******************/
tushki7 0:60d829a0353a 2884 #define DAC_DHR12L1_DACC1DHR ((uint32_t)0xFFF0) /*!<DAC channel1 12-bit Left aligned data */
tushki7 0:60d829a0353a 2885
tushki7 0:60d829a0353a 2886 /****************** Bit definition for DAC_DHR8R1 register ******************/
tushki7 0:60d829a0353a 2887 #define DAC_DHR8R1_DACC1DHR ((uint32_t)0xFF) /*!<DAC channel1 8-bit Right aligned data */
tushki7 0:60d829a0353a 2888
tushki7 0:60d829a0353a 2889 /***************** Bit definition for DAC_DHR12R2 register ******************/
tushki7 0:60d829a0353a 2890 #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x0FFF) /*!<DAC channel2 12-bit Right aligned data */
tushki7 0:60d829a0353a 2891
tushki7 0:60d829a0353a 2892 /***************** Bit definition for DAC_DHR12L2 register ******************/
tushki7 0:60d829a0353a 2893 #define DAC_DHR12L2_DACC2DHR ((uint32_t)0xFFF0) /*!<DAC channel2 12-bit Left aligned data */
tushki7 0:60d829a0353a 2894
tushki7 0:60d829a0353a 2895 /****************** Bit definition for DAC_DHR8R2 register ******************/
tushki7 0:60d829a0353a 2896 #define DAC_DHR8R2_DACC2DHR ((uint32_t)0xFF) /*!<DAC channel2 8-bit Right aligned data */
tushki7 0:60d829a0353a 2897
tushki7 0:60d829a0353a 2898 /***************** Bit definition for DAC_DHR12RD register ******************/
tushki7 0:60d829a0353a 2899 #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!<DAC channel1 12-bit Right aligned data */
tushki7 0:60d829a0353a 2900 #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!<DAC channel2 12-bit Right aligned data */
tushki7 0:60d829a0353a 2901
tushki7 0:60d829a0353a 2902 /***************** Bit definition for DAC_DHR12LD register ******************/
tushki7 0:60d829a0353a 2903 #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!<DAC channel1 12-bit Left aligned data */
tushki7 0:60d829a0353a 2904 #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!<DAC channel2 12-bit Left aligned data */
tushki7 0:60d829a0353a 2905
tushki7 0:60d829a0353a 2906 /****************** Bit definition for DAC_DHR8RD register ******************/
tushki7 0:60d829a0353a 2907 #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x00FF) /*!<DAC channel1 8-bit Right aligned data */
tushki7 0:60d829a0353a 2908 #define DAC_DHR8RD_DACC2DHR ((uint32_t)0xFF00) /*!<DAC channel2 8-bit Right aligned data */
tushki7 0:60d829a0353a 2909
tushki7 0:60d829a0353a 2910 /******************* Bit definition for DAC_DOR1 register *******************/
tushki7 0:60d829a0353a 2911 #define DAC_DOR1_DACC1DOR ((uint32_t)0x0FFF) /*!<DAC channel1 data output */
tushki7 0:60d829a0353a 2912
tushki7 0:60d829a0353a 2913 /******************* Bit definition for DAC_DOR2 register *******************/
tushki7 0:60d829a0353a 2914 #define DAC_DOR2_DACC2DOR ((uint32_t)0x0FFF) /*!<DAC channel2 data output */
tushki7 0:60d829a0353a 2915
tushki7 0:60d829a0353a 2916 /******************** Bit definition for DAC_SR register ********************/
tushki7 0:60d829a0353a 2917 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!<DAC channel1 DMA underrun flag */
tushki7 0:60d829a0353a 2918 #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!<DAC channel2 DMA underrun flag */
tushki7 0:60d829a0353a 2919
tushki7 0:60d829a0353a 2920 /******************************************************************************/
tushki7 0:60d829a0353a 2921 /* */
tushki7 0:60d829a0353a 2922 /* Debug MCU */
tushki7 0:60d829a0353a 2923 /* */
tushki7 0:60d829a0353a 2924 /******************************************************************************/
tushki7 0:60d829a0353a 2925
tushki7 0:60d829a0353a 2926 /******************************************************************************/
tushki7 0:60d829a0353a 2927 /* */
tushki7 0:60d829a0353a 2928 /* DCMI */
tushki7 0:60d829a0353a 2929 /* */
tushki7 0:60d829a0353a 2930 /******************************************************************************/
tushki7 0:60d829a0353a 2931 /******************** Bits definition for DCMI_CR register ******************/
tushki7 0:60d829a0353a 2932 #define DCMI_CR_CAPTURE ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 2933 #define DCMI_CR_CM ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 2934 #define DCMI_CR_CROP ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 2935 #define DCMI_CR_JPEG ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 2936 #define DCMI_CR_ESS ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 2937 #define DCMI_CR_PCKPOL ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 2938 #define DCMI_CR_HSPOL ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 2939 #define DCMI_CR_VSPOL ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 2940 #define DCMI_CR_FCRC_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 2941 #define DCMI_CR_FCRC_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 2942 #define DCMI_CR_EDM_0 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 2943 #define DCMI_CR_EDM_1 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 2944 #define DCMI_CR_CRE ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 2945 #define DCMI_CR_ENABLE ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 2946
tushki7 0:60d829a0353a 2947 /******************** Bits definition for DCMI_SR register ******************/
tushki7 0:60d829a0353a 2948 #define DCMI_SR_HSYNC ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 2949 #define DCMI_SR_VSYNC ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 2950 #define DCMI_SR_FNE ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 2951
tushki7 0:60d829a0353a 2952 /******************** Bits definition for DCMI_RISR register ****************/
tushki7 0:60d829a0353a 2953 #define DCMI_RISR_FRAME_RIS ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 2954 #define DCMI_RISR_OVF_RIS ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 2955 #define DCMI_RISR_ERR_RIS ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 2956 #define DCMI_RISR_VSYNC_RIS ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 2957 #define DCMI_RISR_LINE_RIS ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 2958
tushki7 0:60d829a0353a 2959 /******************** Bits definition for DCMI_IER register *****************/
tushki7 0:60d829a0353a 2960 #define DCMI_IER_FRAME_IE ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 2961 #define DCMI_IER_OVF_IE ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 2962 #define DCMI_IER_ERR_IE ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 2963 #define DCMI_IER_VSYNC_IE ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 2964 #define DCMI_IER_LINE_IE ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 2965
tushki7 0:60d829a0353a 2966 /******************** Bits definition for DCMI_MISR register ****************/
tushki7 0:60d829a0353a 2967 #define DCMI_MISR_FRAME_MIS ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 2968 #define DCMI_MISR_OVF_MIS ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 2969 #define DCMI_MISR_ERR_MIS ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 2970 #define DCMI_MISR_VSYNC_MIS ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 2971 #define DCMI_MISR_LINE_MIS ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 2972
tushki7 0:60d829a0353a 2973 /******************** Bits definition for DCMI_ICR register *****************/
tushki7 0:60d829a0353a 2974 #define DCMI_ICR_FRAME_ISC ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 2975 #define DCMI_ICR_OVF_ISC ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 2976 #define DCMI_ICR_ERR_ISC ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 2977 #define DCMI_ICR_VSYNC_ISC ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 2978 #define DCMI_ICR_LINE_ISC ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 2979
tushki7 0:60d829a0353a 2980 /******************************************************************************/
tushki7 0:60d829a0353a 2981 /* */
tushki7 0:60d829a0353a 2982 /* DMA Controller */
tushki7 0:60d829a0353a 2983 /* */
tushki7 0:60d829a0353a 2984 /******************************************************************************/
tushki7 0:60d829a0353a 2985 /******************** Bits definition for DMA_SxCR register *****************/
tushki7 0:60d829a0353a 2986 #define DMA_SxCR_CHSEL ((uint32_t)0x0E000000)
tushki7 0:60d829a0353a 2987 #define DMA_SxCR_CHSEL_0 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 2988 #define DMA_SxCR_CHSEL_1 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 2989 #define DMA_SxCR_CHSEL_2 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 2990 #define DMA_SxCR_MBURST ((uint32_t)0x01800000)
tushki7 0:60d829a0353a 2991 #define DMA_SxCR_MBURST_0 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 2992 #define DMA_SxCR_MBURST_1 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 2993 #define DMA_SxCR_PBURST ((uint32_t)0x00600000)
tushki7 0:60d829a0353a 2994 #define DMA_SxCR_PBURST_0 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 2995 #define DMA_SxCR_PBURST_1 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 2996 #define DMA_SxCR_ACK ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 2997 #define DMA_SxCR_CT ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 2998 #define DMA_SxCR_DBM ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 2999 #define DMA_SxCR_PL ((uint32_t)0x00030000)
tushki7 0:60d829a0353a 3000 #define DMA_SxCR_PL_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3001 #define DMA_SxCR_PL_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 3002 #define DMA_SxCR_PINCOS ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 3003 #define DMA_SxCR_MSIZE ((uint32_t)0x00006000)
tushki7 0:60d829a0353a 3004 #define DMA_SxCR_MSIZE_0 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 3005 #define DMA_SxCR_MSIZE_1 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 3006 #define DMA_SxCR_PSIZE ((uint32_t)0x00001800)
tushki7 0:60d829a0353a 3007 #define DMA_SxCR_PSIZE_0 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 3008 #define DMA_SxCR_PSIZE_1 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 3009 #define DMA_SxCR_MINC ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 3010 #define DMA_SxCR_PINC ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3011 #define DMA_SxCR_CIRC ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3012 #define DMA_SxCR_DIR ((uint32_t)0x000000C0)
tushki7 0:60d829a0353a 3013 #define DMA_SxCR_DIR_0 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3014 #define DMA_SxCR_DIR_1 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 3015 #define DMA_SxCR_PFCTRL ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3016 #define DMA_SxCR_TCIE ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3017 #define DMA_SxCR_HTIE ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3018 #define DMA_SxCR_TEIE ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3019 #define DMA_SxCR_DMEIE ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 3020 #define DMA_SxCR_EN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3021
tushki7 0:60d829a0353a 3022 /******************** Bits definition for DMA_SxCNDTR register **************/
tushki7 0:60d829a0353a 3023 #define DMA_SxNDT ((uint32_t)0x0000FFFF)
tushki7 0:60d829a0353a 3024 #define DMA_SxNDT_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3025 #define DMA_SxNDT_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 3026 #define DMA_SxNDT_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3027 #define DMA_SxNDT_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3028 #define DMA_SxNDT_4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3029 #define DMA_SxNDT_5 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3030 #define DMA_SxNDT_6 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3031 #define DMA_SxNDT_7 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 3032 #define DMA_SxNDT_8 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3033 #define DMA_SxNDT_9 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3034 #define DMA_SxNDT_10 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 3035 #define DMA_SxNDT_11 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 3036 #define DMA_SxNDT_12 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 3037 #define DMA_SxNDT_13 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 3038 #define DMA_SxNDT_14 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 3039 #define DMA_SxNDT_15 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 3040
tushki7 0:60d829a0353a 3041 /******************** Bits definition for DMA_SxFCR register ****************/
tushki7 0:60d829a0353a 3042 #define DMA_SxFCR_FEIE ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 3043 #define DMA_SxFCR_FS ((uint32_t)0x00000038)
tushki7 0:60d829a0353a 3044 #define DMA_SxFCR_FS_0 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3045 #define DMA_SxFCR_FS_1 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3046 #define DMA_SxFCR_FS_2 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3047 #define DMA_SxFCR_DMDIS ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3048 #define DMA_SxFCR_FTH ((uint32_t)0x00000003)
tushki7 0:60d829a0353a 3049 #define DMA_SxFCR_FTH_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3050 #define DMA_SxFCR_FTH_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 3051
tushki7 0:60d829a0353a 3052 /******************** Bits definition for DMA_LISR register *****************/
tushki7 0:60d829a0353a 3053 #define DMA_LISR_TCIF3 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 3054 #define DMA_LISR_HTIF3 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 3055 #define DMA_LISR_TEIF3 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 3056 #define DMA_LISR_DMEIF3 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 3057 #define DMA_LISR_FEIF3 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 3058 #define DMA_LISR_TCIF2 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 3059 #define DMA_LISR_HTIF2 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 3060 #define DMA_LISR_TEIF2 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 3061 #define DMA_LISR_DMEIF2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 3062 #define DMA_LISR_FEIF2 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3063 #define DMA_LISR_TCIF1 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 3064 #define DMA_LISR_HTIF1 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 3065 #define DMA_LISR_TEIF1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3066 #define DMA_LISR_DMEIF1 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3067 #define DMA_LISR_FEIF1 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3068 #define DMA_LISR_TCIF0 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3069 #define DMA_LISR_HTIF0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3070 #define DMA_LISR_TEIF0 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3071 #define DMA_LISR_DMEIF0 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3072 #define DMA_LISR_FEIF0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3073
tushki7 0:60d829a0353a 3074 /******************** Bits definition for DMA_HISR register *****************/
tushki7 0:60d829a0353a 3075 #define DMA_HISR_TCIF7 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 3076 #define DMA_HISR_HTIF7 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 3077 #define DMA_HISR_TEIF7 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 3078 #define DMA_HISR_DMEIF7 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 3079 #define DMA_HISR_FEIF7 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 3080 #define DMA_HISR_TCIF6 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 3081 #define DMA_HISR_HTIF6 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 3082 #define DMA_HISR_TEIF6 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 3083 #define DMA_HISR_DMEIF6 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 3084 #define DMA_HISR_FEIF6 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3085 #define DMA_HISR_TCIF5 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 3086 #define DMA_HISR_HTIF5 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 3087 #define DMA_HISR_TEIF5 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3088 #define DMA_HISR_DMEIF5 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3089 #define DMA_HISR_FEIF5 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3090 #define DMA_HISR_TCIF4 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3091 #define DMA_HISR_HTIF4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3092 #define DMA_HISR_TEIF4 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3093 #define DMA_HISR_DMEIF4 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3094 #define DMA_HISR_FEIF4 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3095
tushki7 0:60d829a0353a 3096 /******************** Bits definition for DMA_LIFCR register ****************/
tushki7 0:60d829a0353a 3097 #define DMA_LIFCR_CTCIF3 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 3098 #define DMA_LIFCR_CHTIF3 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 3099 #define DMA_LIFCR_CTEIF3 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 3100 #define DMA_LIFCR_CDMEIF3 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 3101 #define DMA_LIFCR_CFEIF3 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 3102 #define DMA_LIFCR_CTCIF2 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 3103 #define DMA_LIFCR_CHTIF2 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 3104 #define DMA_LIFCR_CTEIF2 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 3105 #define DMA_LIFCR_CDMEIF2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 3106 #define DMA_LIFCR_CFEIF2 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3107 #define DMA_LIFCR_CTCIF1 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 3108 #define DMA_LIFCR_CHTIF1 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 3109 #define DMA_LIFCR_CTEIF1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3110 #define DMA_LIFCR_CDMEIF1 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3111 #define DMA_LIFCR_CFEIF1 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3112 #define DMA_LIFCR_CTCIF0 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3113 #define DMA_LIFCR_CHTIF0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3114 #define DMA_LIFCR_CTEIF0 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3115 #define DMA_LIFCR_CDMEIF0 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3116 #define DMA_LIFCR_CFEIF0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3117
tushki7 0:60d829a0353a 3118 /******************** Bits definition for DMA_HIFCR register ****************/
tushki7 0:60d829a0353a 3119 #define DMA_HIFCR_CTCIF7 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 3120 #define DMA_HIFCR_CHTIF7 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 3121 #define DMA_HIFCR_CTEIF7 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 3122 #define DMA_HIFCR_CDMEIF7 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 3123 #define DMA_HIFCR_CFEIF7 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 3124 #define DMA_HIFCR_CTCIF6 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 3125 #define DMA_HIFCR_CHTIF6 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 3126 #define DMA_HIFCR_CTEIF6 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 3127 #define DMA_HIFCR_CDMEIF6 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 3128 #define DMA_HIFCR_CFEIF6 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3129 #define DMA_HIFCR_CTCIF5 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 3130 #define DMA_HIFCR_CHTIF5 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 3131 #define DMA_HIFCR_CTEIF5 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3132 #define DMA_HIFCR_CDMEIF5 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3133 #define DMA_HIFCR_CFEIF5 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3134 #define DMA_HIFCR_CTCIF4 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3135 #define DMA_HIFCR_CHTIF4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3136 #define DMA_HIFCR_CTEIF4 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3137 #define DMA_HIFCR_CDMEIF4 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3138 #define DMA_HIFCR_CFEIF4 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3139
tushki7 0:60d829a0353a 3140
tushki7 0:60d829a0353a 3141 /******************************************************************************/
tushki7 0:60d829a0353a 3142 /* */
tushki7 0:60d829a0353a 3143 /* External Interrupt/Event Controller */
tushki7 0:60d829a0353a 3144 /* */
tushki7 0:60d829a0353a 3145 /******************************************************************************/
tushki7 0:60d829a0353a 3146 /******************* Bit definition for EXTI_IMR register *******************/
tushki7 0:60d829a0353a 3147 #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */
tushki7 0:60d829a0353a 3148 #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */
tushki7 0:60d829a0353a 3149 #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */
tushki7 0:60d829a0353a 3150 #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */
tushki7 0:60d829a0353a 3151 #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */
tushki7 0:60d829a0353a 3152 #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */
tushki7 0:60d829a0353a 3153 #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */
tushki7 0:60d829a0353a 3154 #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */
tushki7 0:60d829a0353a 3155 #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */
tushki7 0:60d829a0353a 3156 #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */
tushki7 0:60d829a0353a 3157 #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */
tushki7 0:60d829a0353a 3158 #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */
tushki7 0:60d829a0353a 3159 #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */
tushki7 0:60d829a0353a 3160 #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */
tushki7 0:60d829a0353a 3161 #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */
tushki7 0:60d829a0353a 3162 #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */
tushki7 0:60d829a0353a 3163 #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */
tushki7 0:60d829a0353a 3164 #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */
tushki7 0:60d829a0353a 3165 #define EXTI_IMR_MR18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */
tushki7 0:60d829a0353a 3166 #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */
tushki7 0:60d829a0353a 3167
tushki7 0:60d829a0353a 3168 /******************* Bit definition for EXTI_EMR register *******************/
tushki7 0:60d829a0353a 3169 #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */
tushki7 0:60d829a0353a 3170 #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */
tushki7 0:60d829a0353a 3171 #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */
tushki7 0:60d829a0353a 3172 #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */
tushki7 0:60d829a0353a 3173 #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */
tushki7 0:60d829a0353a 3174 #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */
tushki7 0:60d829a0353a 3175 #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */
tushki7 0:60d829a0353a 3176 #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */
tushki7 0:60d829a0353a 3177 #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */
tushki7 0:60d829a0353a 3178 #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */
tushki7 0:60d829a0353a 3179 #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */
tushki7 0:60d829a0353a 3180 #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */
tushki7 0:60d829a0353a 3181 #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */
tushki7 0:60d829a0353a 3182 #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */
tushki7 0:60d829a0353a 3183 #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */
tushki7 0:60d829a0353a 3184 #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */
tushki7 0:60d829a0353a 3185 #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */
tushki7 0:60d829a0353a 3186 #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */
tushki7 0:60d829a0353a 3187 #define EXTI_EMR_MR18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */
tushki7 0:60d829a0353a 3188 #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */
tushki7 0:60d829a0353a 3189
tushki7 0:60d829a0353a 3190 /****************** Bit definition for EXTI_RTSR register *******************/
tushki7 0:60d829a0353a 3191 #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */
tushki7 0:60d829a0353a 3192 #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */
tushki7 0:60d829a0353a 3193 #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */
tushki7 0:60d829a0353a 3194 #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */
tushki7 0:60d829a0353a 3195 #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */
tushki7 0:60d829a0353a 3196 #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */
tushki7 0:60d829a0353a 3197 #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */
tushki7 0:60d829a0353a 3198 #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */
tushki7 0:60d829a0353a 3199 #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */
tushki7 0:60d829a0353a 3200 #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */
tushki7 0:60d829a0353a 3201 #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */
tushki7 0:60d829a0353a 3202 #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */
tushki7 0:60d829a0353a 3203 #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */
tushki7 0:60d829a0353a 3204 #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */
tushki7 0:60d829a0353a 3205 #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */
tushki7 0:60d829a0353a 3206 #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */
tushki7 0:60d829a0353a 3207 #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */
tushki7 0:60d829a0353a 3208 #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */
tushki7 0:60d829a0353a 3209 #define EXTI_RTSR_TR18 ((uint32_t)0x00040000) /*!< Rising trigger event configuration bit of line 18 */
tushki7 0:60d829a0353a 3210 #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */
tushki7 0:60d829a0353a 3211
tushki7 0:60d829a0353a 3212 /****************** Bit definition for EXTI_FTSR register *******************/
tushki7 0:60d829a0353a 3213 #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */
tushki7 0:60d829a0353a 3214 #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */
tushki7 0:60d829a0353a 3215 #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */
tushki7 0:60d829a0353a 3216 #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */
tushki7 0:60d829a0353a 3217 #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */
tushki7 0:60d829a0353a 3218 #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */
tushki7 0:60d829a0353a 3219 #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */
tushki7 0:60d829a0353a 3220 #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */
tushki7 0:60d829a0353a 3221 #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */
tushki7 0:60d829a0353a 3222 #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */
tushki7 0:60d829a0353a 3223 #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */
tushki7 0:60d829a0353a 3224 #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */
tushki7 0:60d829a0353a 3225 #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */
tushki7 0:60d829a0353a 3226 #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */
tushki7 0:60d829a0353a 3227 #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */
tushki7 0:60d829a0353a 3228 #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */
tushki7 0:60d829a0353a 3229 #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */
tushki7 0:60d829a0353a 3230 #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */
tushki7 0:60d829a0353a 3231 #define EXTI_FTSR_TR18 ((uint32_t)0x00040000) /*!< Falling trigger event configuration bit of line 18 */
tushki7 0:60d829a0353a 3232 #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */
tushki7 0:60d829a0353a 3233
tushki7 0:60d829a0353a 3234 /****************** Bit definition for EXTI_SWIER register ******************/
tushki7 0:60d829a0353a 3235 #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */
tushki7 0:60d829a0353a 3236 #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */
tushki7 0:60d829a0353a 3237 #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */
tushki7 0:60d829a0353a 3238 #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */
tushki7 0:60d829a0353a 3239 #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */
tushki7 0:60d829a0353a 3240 #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */
tushki7 0:60d829a0353a 3241 #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */
tushki7 0:60d829a0353a 3242 #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */
tushki7 0:60d829a0353a 3243 #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */
tushki7 0:60d829a0353a 3244 #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */
tushki7 0:60d829a0353a 3245 #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */
tushki7 0:60d829a0353a 3246 #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */
tushki7 0:60d829a0353a 3247 #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */
tushki7 0:60d829a0353a 3248 #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */
tushki7 0:60d829a0353a 3249 #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */
tushki7 0:60d829a0353a 3250 #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */
tushki7 0:60d829a0353a 3251 #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */
tushki7 0:60d829a0353a 3252 #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */
tushki7 0:60d829a0353a 3253 #define EXTI_SWIER_SWIER18 ((uint32_t)0x00040000) /*!< Software Interrupt on line 18 */
tushki7 0:60d829a0353a 3254 #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */
tushki7 0:60d829a0353a 3255
tushki7 0:60d829a0353a 3256 /******************* Bit definition for EXTI_PR register ********************/
tushki7 0:60d829a0353a 3257 #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit for line 0 */
tushki7 0:60d829a0353a 3258 #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit for line 1 */
tushki7 0:60d829a0353a 3259 #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit for line 2 */
tushki7 0:60d829a0353a 3260 #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit for line 3 */
tushki7 0:60d829a0353a 3261 #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit for line 4 */
tushki7 0:60d829a0353a 3262 #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit for line 5 */
tushki7 0:60d829a0353a 3263 #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit for line 6 */
tushki7 0:60d829a0353a 3264 #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit for line 7 */
tushki7 0:60d829a0353a 3265 #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit for line 8 */
tushki7 0:60d829a0353a 3266 #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit for line 9 */
tushki7 0:60d829a0353a 3267 #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit for line 10 */
tushki7 0:60d829a0353a 3268 #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit for line 11 */
tushki7 0:60d829a0353a 3269 #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit for line 12 */
tushki7 0:60d829a0353a 3270 #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit for line 13 */
tushki7 0:60d829a0353a 3271 #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit for line 14 */
tushki7 0:60d829a0353a 3272 #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit for line 15 */
tushki7 0:60d829a0353a 3273 #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit for line 16 */
tushki7 0:60d829a0353a 3274 #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit for line 17 */
tushki7 0:60d829a0353a 3275 #define EXTI_PR_PR18 ((uint32_t)0x00040000) /*!< Pending bit for line 18 */
tushki7 0:60d829a0353a 3276 #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit for line 19 */
tushki7 0:60d829a0353a 3277
tushki7 0:60d829a0353a 3278 /******************************************************************************/
tushki7 0:60d829a0353a 3279 /* */
tushki7 0:60d829a0353a 3280 /* FLASH */
tushki7 0:60d829a0353a 3281 /* */
tushki7 0:60d829a0353a 3282 /******************************************************************************/
tushki7 0:60d829a0353a 3283 /******************* Bits definition for FLASH_ACR register *****************/
tushki7 0:60d829a0353a 3284 #define FLASH_ACR_LATENCY ((uint32_t)0x0000000F)
tushki7 0:60d829a0353a 3285 #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 3286 #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3287 #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 3288 #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003)
tushki7 0:60d829a0353a 3289 #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3290 #define FLASH_ACR_LATENCY_5WS ((uint32_t)0x00000005)
tushki7 0:60d829a0353a 3291 #define FLASH_ACR_LATENCY_6WS ((uint32_t)0x00000006)
tushki7 0:60d829a0353a 3292 #define FLASH_ACR_LATENCY_7WS ((uint32_t)0x00000007)
tushki7 0:60d829a0353a 3293
tushki7 0:60d829a0353a 3294 #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3295 #define FLASH_ACR_ICEN ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3296 #define FLASH_ACR_DCEN ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 3297 #define FLASH_ACR_ICRST ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 3298 #define FLASH_ACR_DCRST ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 3299 #define FLASH_ACR_BYTE0_ADDRESS ((uint32_t)0x40023C00)
tushki7 0:60d829a0353a 3300 #define FLASH_ACR_BYTE2_ADDRESS ((uint32_t)0x40023C03)
tushki7 0:60d829a0353a 3301
tushki7 0:60d829a0353a 3302 /******************* Bits definition for FLASH_SR register ******************/
tushki7 0:60d829a0353a 3303 #define FLASH_SR_EOP ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3304 #define FLASH_SR_SOP ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 3305 #define FLASH_SR_WRPERR ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3306 #define FLASH_SR_PGAERR ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3307 #define FLASH_SR_PGPERR ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3308 #define FLASH_SR_PGSERR ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 3309 #define FLASH_SR_BSY ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3310
tushki7 0:60d829a0353a 3311 /******************* Bits definition for FLASH_CR register ******************/
tushki7 0:60d829a0353a 3312 #define FLASH_CR_PG ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3313 #define FLASH_CR_SER ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 3314 #define FLASH_CR_MER ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3315 #define FLASH_CR_SNB ((uint32_t)0x000000F8)
tushki7 0:60d829a0353a 3316 #define FLASH_CR_SNB_0 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3317 #define FLASH_CR_SNB_1 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 3318 #define FLASH_CR_SNB_2 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3319 #define FLASH_CR_SNB_3 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3320 #define FLASH_CR_SNB_4 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 3321 #define FLASH_CR_PSIZE ((uint32_t)0x00000300)
tushki7 0:60d829a0353a 3322 #define FLASH_CR_PSIZE_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3323 #define FLASH_CR_PSIZE_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3324 #define FLASH_CR_STRT ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3325 #define FLASH_CR_EOPIE ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 3326 #define FLASH_CR_LOCK ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 3327
tushki7 0:60d829a0353a 3328 /******************* Bits definition for FLASH_OPTCR register ***************/
tushki7 0:60d829a0353a 3329 #define FLASH_OPTCR_OPTLOCK ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 3330 #define FLASH_OPTCR_OPTSTRT ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 3331 #define FLASH_OPTCR_BOR_LEV_0 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 3332 #define FLASH_OPTCR_BOR_LEV_1 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 3333 #define FLASH_OPTCR_BOR_LEV ((uint32_t)0x0000000C)
tushki7 0:60d829a0353a 3334
tushki7 0:60d829a0353a 3335 #define FLASH_OPTCR_WDG_SW ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 3336 #define FLASH_OPTCR_nRST_STOP ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 3337 #define FLASH_OPTCR_nRST_STDBY ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 3338 #define FLASH_OPTCR_RDP ((uint32_t)0x0000FF00)
tushki7 0:60d829a0353a 3339 #define FLASH_OPTCR_RDP_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 3340 #define FLASH_OPTCR_RDP_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 3341 #define FLASH_OPTCR_RDP_2 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 3342 #define FLASH_OPTCR_RDP_3 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 3343 #define FLASH_OPTCR_RDP_4 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 3344 #define FLASH_OPTCR_RDP_5 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 3345 #define FLASH_OPTCR_RDP_6 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 3346 #define FLASH_OPTCR_RDP_7 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 3347 #define FLASH_OPTCR_nWRP ((uint32_t)0x0FFF0000)
tushki7 0:60d829a0353a 3348 #define FLASH_OPTCR_nWRP_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3349 #define FLASH_OPTCR_nWRP_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 3350 #define FLASH_OPTCR_nWRP_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 3351 #define FLASH_OPTCR_nWRP_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 3352 #define FLASH_OPTCR_nWRP_4 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 3353 #define FLASH_OPTCR_nWRP_5 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 3354 #define FLASH_OPTCR_nWRP_6 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 3355 #define FLASH_OPTCR_nWRP_7 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 3356 #define FLASH_OPTCR_nWRP_8 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 3357 #define FLASH_OPTCR_nWRP_9 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 3358 #define FLASH_OPTCR_nWRP_10 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 3359 #define FLASH_OPTCR_nWRP_11 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 3360
tushki7 0:60d829a0353a 3361 /****************** Bits definition for FLASH_OPTCR1 register ***************/
tushki7 0:60d829a0353a 3362 #define FLASH_OPTCR1_nWRP ((uint32_t)0x0FFF0000)
tushki7 0:60d829a0353a 3363 #define FLASH_OPTCR1_nWRP_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 3364 #define FLASH_OPTCR1_nWRP_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 3365 #define FLASH_OPTCR1_nWRP_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 3366 #define FLASH_OPTCR1_nWRP_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 3367 #define FLASH_OPTCR1_nWRP_4 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 3368 #define FLASH_OPTCR1_nWRP_5 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 3369 #define FLASH_OPTCR1_nWRP_6 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 3370 #define FLASH_OPTCR1_nWRP_7 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 3371 #define FLASH_OPTCR1_nWRP_8 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 3372 #define FLASH_OPTCR1_nWRP_9 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 3373 #define FLASH_OPTCR1_nWRP_10 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 3374 #define FLASH_OPTCR1_nWRP_11 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 3375
tushki7 0:60d829a0353a 3376 /******************************************************************************/
tushki7 0:60d829a0353a 3377 /* */
tushki7 0:60d829a0353a 3378 /* Flexible Static Memory Controller */
tushki7 0:60d829a0353a 3379 /* */
tushki7 0:60d829a0353a 3380 /******************************************************************************/
tushki7 0:60d829a0353a 3381 /****************** Bit definition for FSMC_BCR1 register *******************/
tushki7 0:60d829a0353a 3382 #define FSMC_BCR1_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
tushki7 0:60d829a0353a 3383 #define FSMC_BCR1_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
tushki7 0:60d829a0353a 3384
tushki7 0:60d829a0353a 3385 #define FSMC_BCR1_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
tushki7 0:60d829a0353a 3386 #define FSMC_BCR1_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
tushki7 0:60d829a0353a 3387 #define FSMC_BCR1_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
tushki7 0:60d829a0353a 3388
tushki7 0:60d829a0353a 3389 #define FSMC_BCR1_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
tushki7 0:60d829a0353a 3390 #define FSMC_BCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3391 #define FSMC_BCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3392
tushki7 0:60d829a0353a 3393 #define FSMC_BCR1_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
tushki7 0:60d829a0353a 3394 #define FSMC_BCR1_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
tushki7 0:60d829a0353a 3395 #define FSMC_BCR1_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
tushki7 0:60d829a0353a 3396 #define FSMC_BCR1_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
tushki7 0:60d829a0353a 3397 #define FSMC_BCR1_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
tushki7 0:60d829a0353a 3398 #define FSMC_BCR1_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
tushki7 0:60d829a0353a 3399 #define FSMC_BCR1_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
tushki7 0:60d829a0353a 3400 #define FSMC_BCR1_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
tushki7 0:60d829a0353a 3401 #define FSMC_BCR1_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
tushki7 0:60d829a0353a 3402 #define FSMC_BCR1_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
tushki7 0:60d829a0353a 3403
tushki7 0:60d829a0353a 3404 /****************** Bit definition for FSMC_BCR2 register *******************/
tushki7 0:60d829a0353a 3405 #define FSMC_BCR2_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
tushki7 0:60d829a0353a 3406 #define FSMC_BCR2_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
tushki7 0:60d829a0353a 3407
tushki7 0:60d829a0353a 3408 #define FSMC_BCR2_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
tushki7 0:60d829a0353a 3409 #define FSMC_BCR2_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
tushki7 0:60d829a0353a 3410 #define FSMC_BCR2_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
tushki7 0:60d829a0353a 3411
tushki7 0:60d829a0353a 3412 #define FSMC_BCR2_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
tushki7 0:60d829a0353a 3413 #define FSMC_BCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3414 #define FSMC_BCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3415
tushki7 0:60d829a0353a 3416 #define FSMC_BCR2_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
tushki7 0:60d829a0353a 3417 #define FSMC_BCR2_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
tushki7 0:60d829a0353a 3418 #define FSMC_BCR2_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
tushki7 0:60d829a0353a 3419 #define FSMC_BCR2_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
tushki7 0:60d829a0353a 3420 #define FSMC_BCR2_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
tushki7 0:60d829a0353a 3421 #define FSMC_BCR2_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
tushki7 0:60d829a0353a 3422 #define FSMC_BCR2_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
tushki7 0:60d829a0353a 3423 #define FSMC_BCR2_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
tushki7 0:60d829a0353a 3424 #define FSMC_BCR2_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
tushki7 0:60d829a0353a 3425 #define FSMC_BCR2_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
tushki7 0:60d829a0353a 3426
tushki7 0:60d829a0353a 3427 /****************** Bit definition for FSMC_BCR3 register *******************/
tushki7 0:60d829a0353a 3428 #define FSMC_BCR3_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
tushki7 0:60d829a0353a 3429 #define FSMC_BCR3_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
tushki7 0:60d829a0353a 3430
tushki7 0:60d829a0353a 3431 #define FSMC_BCR3_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
tushki7 0:60d829a0353a 3432 #define FSMC_BCR3_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
tushki7 0:60d829a0353a 3433 #define FSMC_BCR3_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
tushki7 0:60d829a0353a 3434
tushki7 0:60d829a0353a 3435 #define FSMC_BCR3_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
tushki7 0:60d829a0353a 3436 #define FSMC_BCR3_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3437 #define FSMC_BCR3_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3438
tushki7 0:60d829a0353a 3439 #define FSMC_BCR3_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
tushki7 0:60d829a0353a 3440 #define FSMC_BCR3_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
tushki7 0:60d829a0353a 3441 #define FSMC_BCR3_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
tushki7 0:60d829a0353a 3442 #define FSMC_BCR3_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
tushki7 0:60d829a0353a 3443 #define FSMC_BCR3_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
tushki7 0:60d829a0353a 3444 #define FSMC_BCR3_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
tushki7 0:60d829a0353a 3445 #define FSMC_BCR3_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
tushki7 0:60d829a0353a 3446 #define FSMC_BCR3_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
tushki7 0:60d829a0353a 3447 #define FSMC_BCR3_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
tushki7 0:60d829a0353a 3448 #define FSMC_BCR3_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
tushki7 0:60d829a0353a 3449
tushki7 0:60d829a0353a 3450 /****************** Bit definition for FSMC_BCR4 register *******************/
tushki7 0:60d829a0353a 3451 #define FSMC_BCR4_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
tushki7 0:60d829a0353a 3452 #define FSMC_BCR4_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
tushki7 0:60d829a0353a 3453
tushki7 0:60d829a0353a 3454 #define FSMC_BCR4_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
tushki7 0:60d829a0353a 3455 #define FSMC_BCR4_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
tushki7 0:60d829a0353a 3456 #define FSMC_BCR4_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
tushki7 0:60d829a0353a 3457
tushki7 0:60d829a0353a 3458 #define FSMC_BCR4_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
tushki7 0:60d829a0353a 3459 #define FSMC_BCR4_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3460 #define FSMC_BCR4_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3461
tushki7 0:60d829a0353a 3462 #define FSMC_BCR4_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
tushki7 0:60d829a0353a 3463 #define FSMC_BCR4_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
tushki7 0:60d829a0353a 3464 #define FSMC_BCR4_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
tushki7 0:60d829a0353a 3465 #define FSMC_BCR4_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
tushki7 0:60d829a0353a 3466 #define FSMC_BCR4_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
tushki7 0:60d829a0353a 3467 #define FSMC_BCR4_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
tushki7 0:60d829a0353a 3468 #define FSMC_BCR4_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
tushki7 0:60d829a0353a 3469 #define FSMC_BCR4_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
tushki7 0:60d829a0353a 3470 #define FSMC_BCR4_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
tushki7 0:60d829a0353a 3471 #define FSMC_BCR4_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
tushki7 0:60d829a0353a 3472
tushki7 0:60d829a0353a 3473 /****************** Bit definition for FSMC_BTR1 register ******************/
tushki7 0:60d829a0353a 3474 #define FSMC_BTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
tushki7 0:60d829a0353a 3475 #define FSMC_BTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3476 #define FSMC_BTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3477 #define FSMC_BTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3478 #define FSMC_BTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3479
tushki7 0:60d829a0353a 3480 #define FSMC_BTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
tushki7 0:60d829a0353a 3481 #define FSMC_BTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3482 #define FSMC_BTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3483 #define FSMC_BTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 3484 #define FSMC_BTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 3485
tushki7 0:60d829a0353a 3486 #define FSMC_BTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
tushki7 0:60d829a0353a 3487 #define FSMC_BTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3488 #define FSMC_BTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3489 #define FSMC_BTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3490 #define FSMC_BTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3491
tushki7 0:60d829a0353a 3492 #define FSMC_BTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
tushki7 0:60d829a0353a 3493 #define FSMC_BTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3494 #define FSMC_BTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3495 #define FSMC_BTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3496 #define FSMC_BTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3497
tushki7 0:60d829a0353a 3498 #define FSMC_BTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
tushki7 0:60d829a0353a 3499 #define FSMC_BTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3500 #define FSMC_BTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3501 #define FSMC_BTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3502 #define FSMC_BTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3503
tushki7 0:60d829a0353a 3504 #define FSMC_BTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
tushki7 0:60d829a0353a 3505 #define FSMC_BTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3506 #define FSMC_BTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3507 #define FSMC_BTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3508 #define FSMC_BTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3509
tushki7 0:60d829a0353a 3510 #define FSMC_BTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
tushki7 0:60d829a0353a 3511 #define FSMC_BTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3512 #define FSMC_BTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3513
tushki7 0:60d829a0353a 3514 /****************** Bit definition for FSMC_BTR2 register *******************/
tushki7 0:60d829a0353a 3515 #define FSMC_BTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
tushki7 0:60d829a0353a 3516 #define FSMC_BTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3517 #define FSMC_BTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3518 #define FSMC_BTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3519 #define FSMC_BTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3520
tushki7 0:60d829a0353a 3521 #define FSMC_BTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
tushki7 0:60d829a0353a 3522 #define FSMC_BTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3523 #define FSMC_BTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3524 #define FSMC_BTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 3525 #define FSMC_BTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 3526
tushki7 0:60d829a0353a 3527 #define FSMC_BTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
tushki7 0:60d829a0353a 3528 #define FSMC_BTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3529 #define FSMC_BTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3530 #define FSMC_BTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3531 #define FSMC_BTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3532
tushki7 0:60d829a0353a 3533 #define FSMC_BTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
tushki7 0:60d829a0353a 3534 #define FSMC_BTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3535 #define FSMC_BTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3536 #define FSMC_BTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3537 #define FSMC_BTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3538
tushki7 0:60d829a0353a 3539 #define FSMC_BTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
tushki7 0:60d829a0353a 3540 #define FSMC_BTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3541 #define FSMC_BTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3542 #define FSMC_BTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3543 #define FSMC_BTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3544
tushki7 0:60d829a0353a 3545 #define FSMC_BTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
tushki7 0:60d829a0353a 3546 #define FSMC_BTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3547 #define FSMC_BTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3548 #define FSMC_BTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3549 #define FSMC_BTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3550
tushki7 0:60d829a0353a 3551 #define FSMC_BTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
tushki7 0:60d829a0353a 3552 #define FSMC_BTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3553 #define FSMC_BTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3554
tushki7 0:60d829a0353a 3555 /******************* Bit definition for FSMC_BTR3 register *******************/
tushki7 0:60d829a0353a 3556 #define FSMC_BTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
tushki7 0:60d829a0353a 3557 #define FSMC_BTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3558 #define FSMC_BTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3559 #define FSMC_BTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3560 #define FSMC_BTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3561
tushki7 0:60d829a0353a 3562 #define FSMC_BTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
tushki7 0:60d829a0353a 3563 #define FSMC_BTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3564 #define FSMC_BTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3565 #define FSMC_BTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 3566 #define FSMC_BTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 3567
tushki7 0:60d829a0353a 3568 #define FSMC_BTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
tushki7 0:60d829a0353a 3569 #define FSMC_BTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3570 #define FSMC_BTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3571 #define FSMC_BTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3572 #define FSMC_BTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3573
tushki7 0:60d829a0353a 3574 #define FSMC_BTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
tushki7 0:60d829a0353a 3575 #define FSMC_BTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3576 #define FSMC_BTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3577 #define FSMC_BTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3578 #define FSMC_BTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3579
tushki7 0:60d829a0353a 3580 #define FSMC_BTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
tushki7 0:60d829a0353a 3581 #define FSMC_BTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3582 #define FSMC_BTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3583 #define FSMC_BTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3584 #define FSMC_BTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3585
tushki7 0:60d829a0353a 3586 #define FSMC_BTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
tushki7 0:60d829a0353a 3587 #define FSMC_BTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3588 #define FSMC_BTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3589 #define FSMC_BTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3590 #define FSMC_BTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3591
tushki7 0:60d829a0353a 3592 #define FSMC_BTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
tushki7 0:60d829a0353a 3593 #define FSMC_BTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3594 #define FSMC_BTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3595
tushki7 0:60d829a0353a 3596 /****************** Bit definition for FSMC_BTR4 register *******************/
tushki7 0:60d829a0353a 3597 #define FSMC_BTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
tushki7 0:60d829a0353a 3598 #define FSMC_BTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3599 #define FSMC_BTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3600 #define FSMC_BTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3601 #define FSMC_BTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3602
tushki7 0:60d829a0353a 3603 #define FSMC_BTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
tushki7 0:60d829a0353a 3604 #define FSMC_BTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3605 #define FSMC_BTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3606 #define FSMC_BTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 3607 #define FSMC_BTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 3608
tushki7 0:60d829a0353a 3609 #define FSMC_BTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
tushki7 0:60d829a0353a 3610 #define FSMC_BTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3611 #define FSMC_BTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3612 #define FSMC_BTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3613 #define FSMC_BTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3614
tushki7 0:60d829a0353a 3615 #define FSMC_BTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
tushki7 0:60d829a0353a 3616 #define FSMC_BTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3617 #define FSMC_BTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3618 #define FSMC_BTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3619 #define FSMC_BTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3620
tushki7 0:60d829a0353a 3621 #define FSMC_BTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
tushki7 0:60d829a0353a 3622 #define FSMC_BTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3623 #define FSMC_BTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3624 #define FSMC_BTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3625 #define FSMC_BTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3626
tushki7 0:60d829a0353a 3627 #define FSMC_BTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
tushki7 0:60d829a0353a 3628 #define FSMC_BTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3629 #define FSMC_BTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3630 #define FSMC_BTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3631 #define FSMC_BTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3632
tushki7 0:60d829a0353a 3633 #define FSMC_BTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
tushki7 0:60d829a0353a 3634 #define FSMC_BTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3635 #define FSMC_BTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3636
tushki7 0:60d829a0353a 3637 /****************** Bit definition for FSMC_BWTR1 register ******************/
tushki7 0:60d829a0353a 3638 #define FSMC_BWTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
tushki7 0:60d829a0353a 3639 #define FSMC_BWTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3640 #define FSMC_BWTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3641 #define FSMC_BWTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3642 #define FSMC_BWTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3643
tushki7 0:60d829a0353a 3644 #define FSMC_BWTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
tushki7 0:60d829a0353a 3645 #define FSMC_BWTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3646 #define FSMC_BWTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3647 #define FSMC_BWTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 3648 #define FSMC_BWTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 3649
tushki7 0:60d829a0353a 3650 #define FSMC_BWTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
tushki7 0:60d829a0353a 3651 #define FSMC_BWTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3652 #define FSMC_BWTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3653 #define FSMC_BWTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3654 #define FSMC_BWTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3655
tushki7 0:60d829a0353a 3656 #define FSMC_BWTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
tushki7 0:60d829a0353a 3657 #define FSMC_BWTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3658 #define FSMC_BWTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3659 #define FSMC_BWTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3660 #define FSMC_BWTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3661
tushki7 0:60d829a0353a 3662 #define FSMC_BWTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
tushki7 0:60d829a0353a 3663 #define FSMC_BWTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3664 #define FSMC_BWTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3665 #define FSMC_BWTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3666 #define FSMC_BWTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3667
tushki7 0:60d829a0353a 3668 #define FSMC_BWTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
tushki7 0:60d829a0353a 3669 #define FSMC_BWTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3670 #define FSMC_BWTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3671
tushki7 0:60d829a0353a 3672 /****************** Bit definition for FSMC_BWTR2 register ******************/
tushki7 0:60d829a0353a 3673 #define FSMC_BWTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
tushki7 0:60d829a0353a 3674 #define FSMC_BWTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3675 #define FSMC_BWTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3676 #define FSMC_BWTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3677 #define FSMC_BWTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3678
tushki7 0:60d829a0353a 3679 #define FSMC_BWTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
tushki7 0:60d829a0353a 3680 #define FSMC_BWTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3681 #define FSMC_BWTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3682 #define FSMC_BWTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 3683 #define FSMC_BWTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 3684
tushki7 0:60d829a0353a 3685 #define FSMC_BWTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
tushki7 0:60d829a0353a 3686 #define FSMC_BWTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3687 #define FSMC_BWTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3688 #define FSMC_BWTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3689 #define FSMC_BWTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3690
tushki7 0:60d829a0353a 3691 #define FSMC_BWTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
tushki7 0:60d829a0353a 3692 #define FSMC_BWTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3693 #define FSMC_BWTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1*/
tushki7 0:60d829a0353a 3694 #define FSMC_BWTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3695 #define FSMC_BWTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3696
tushki7 0:60d829a0353a 3697 #define FSMC_BWTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
tushki7 0:60d829a0353a 3698 #define FSMC_BWTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3699 #define FSMC_BWTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3700 #define FSMC_BWTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3701 #define FSMC_BWTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3702
tushki7 0:60d829a0353a 3703 #define FSMC_BWTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
tushki7 0:60d829a0353a 3704 #define FSMC_BWTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3705 #define FSMC_BWTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3706
tushki7 0:60d829a0353a 3707 /****************** Bit definition for FSMC_BWTR3 register ******************/
tushki7 0:60d829a0353a 3708 #define FSMC_BWTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
tushki7 0:60d829a0353a 3709 #define FSMC_BWTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3710 #define FSMC_BWTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3711 #define FSMC_BWTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3712 #define FSMC_BWTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3713
tushki7 0:60d829a0353a 3714 #define FSMC_BWTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
tushki7 0:60d829a0353a 3715 #define FSMC_BWTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3716 #define FSMC_BWTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3717 #define FSMC_BWTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 3718 #define FSMC_BWTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 3719
tushki7 0:60d829a0353a 3720 #define FSMC_BWTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
tushki7 0:60d829a0353a 3721 #define FSMC_BWTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3722 #define FSMC_BWTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3723 #define FSMC_BWTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3724 #define FSMC_BWTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3725
tushki7 0:60d829a0353a 3726 #define FSMC_BWTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
tushki7 0:60d829a0353a 3727 #define FSMC_BWTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3728 #define FSMC_BWTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3729 #define FSMC_BWTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3730 #define FSMC_BWTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3731
tushki7 0:60d829a0353a 3732 #define FSMC_BWTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
tushki7 0:60d829a0353a 3733 #define FSMC_BWTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3734 #define FSMC_BWTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3735 #define FSMC_BWTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3736 #define FSMC_BWTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3737
tushki7 0:60d829a0353a 3738 #define FSMC_BWTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
tushki7 0:60d829a0353a 3739 #define FSMC_BWTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3740 #define FSMC_BWTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3741
tushki7 0:60d829a0353a 3742 /****************** Bit definition for FSMC_BWTR4 register ******************/
tushki7 0:60d829a0353a 3743 #define FSMC_BWTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
tushki7 0:60d829a0353a 3744 #define FSMC_BWTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3745 #define FSMC_BWTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3746 #define FSMC_BWTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3747 #define FSMC_BWTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3748
tushki7 0:60d829a0353a 3749 #define FSMC_BWTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
tushki7 0:60d829a0353a 3750 #define FSMC_BWTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3751 #define FSMC_BWTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3752 #define FSMC_BWTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 3753 #define FSMC_BWTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 3754
tushki7 0:60d829a0353a 3755 #define FSMC_BWTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
tushki7 0:60d829a0353a 3756 #define FSMC_BWTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3757 #define FSMC_BWTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3758 #define FSMC_BWTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3759 #define FSMC_BWTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3760
tushki7 0:60d829a0353a 3761 #define FSMC_BWTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
tushki7 0:60d829a0353a 3762 #define FSMC_BWTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3763 #define FSMC_BWTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3764 #define FSMC_BWTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3765 #define FSMC_BWTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3766
tushki7 0:60d829a0353a 3767 #define FSMC_BWTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
tushki7 0:60d829a0353a 3768 #define FSMC_BWTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3769 #define FSMC_BWTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3770 #define FSMC_BWTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3771 #define FSMC_BWTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3772
tushki7 0:60d829a0353a 3773 #define FSMC_BWTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
tushki7 0:60d829a0353a 3774 #define FSMC_BWTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3775 #define FSMC_BWTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3776
tushki7 0:60d829a0353a 3777 /****************** Bit definition for FSMC_PCR2 register *******************/
tushki7 0:60d829a0353a 3778 #define FSMC_PCR2_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
tushki7 0:60d829a0353a 3779 #define FSMC_PCR2_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
tushki7 0:60d829a0353a 3780 #define FSMC_PCR2_PTYP ((uint32_t)0x00000008) /*!<Memory type */
tushki7 0:60d829a0353a 3781
tushki7 0:60d829a0353a 3782 #define FSMC_PCR2_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
tushki7 0:60d829a0353a 3783 #define FSMC_PCR2_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3784 #define FSMC_PCR2_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3785
tushki7 0:60d829a0353a 3786 #define FSMC_PCR2_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
tushki7 0:60d829a0353a 3787
tushki7 0:60d829a0353a 3788 #define FSMC_PCR2_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
tushki7 0:60d829a0353a 3789 #define FSMC_PCR2_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
tushki7 0:60d829a0353a 3790 #define FSMC_PCR2_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
tushki7 0:60d829a0353a 3791 #define FSMC_PCR2_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
tushki7 0:60d829a0353a 3792 #define FSMC_PCR2_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3793
tushki7 0:60d829a0353a 3794 #define FSMC_PCR2_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
tushki7 0:60d829a0353a 3795 #define FSMC_PCR2_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3796 #define FSMC_PCR2_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3797 #define FSMC_PCR2_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3798 #define FSMC_PCR2_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3799
tushki7 0:60d829a0353a 3800 #define FSMC_PCR2_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[1:0] bits (ECC page size) */
tushki7 0:60d829a0353a 3801 #define FSMC_PCR2_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3802 #define FSMC_PCR2_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3803 #define FSMC_PCR2_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3804
tushki7 0:60d829a0353a 3805 /****************** Bit definition for FSMC_PCR3 register *******************/
tushki7 0:60d829a0353a 3806 #define FSMC_PCR3_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
tushki7 0:60d829a0353a 3807 #define FSMC_PCR3_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
tushki7 0:60d829a0353a 3808 #define FSMC_PCR3_PTYP ((uint32_t)0x00000008) /*!<Memory type */
tushki7 0:60d829a0353a 3809
tushki7 0:60d829a0353a 3810 #define FSMC_PCR3_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
tushki7 0:60d829a0353a 3811 #define FSMC_PCR3_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3812 #define FSMC_PCR3_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3813
tushki7 0:60d829a0353a 3814 #define FSMC_PCR3_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
tushki7 0:60d829a0353a 3815
tushki7 0:60d829a0353a 3816 #define FSMC_PCR3_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
tushki7 0:60d829a0353a 3817 #define FSMC_PCR3_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
tushki7 0:60d829a0353a 3818 #define FSMC_PCR3_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
tushki7 0:60d829a0353a 3819 #define FSMC_PCR3_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
tushki7 0:60d829a0353a 3820 #define FSMC_PCR3_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3821
tushki7 0:60d829a0353a 3822 #define FSMC_PCR3_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
tushki7 0:60d829a0353a 3823 #define FSMC_PCR3_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3824 #define FSMC_PCR3_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3825 #define FSMC_PCR3_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3826 #define FSMC_PCR3_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3827
tushki7 0:60d829a0353a 3828 #define FSMC_PCR3_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */
tushki7 0:60d829a0353a 3829 #define FSMC_PCR3_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3830 #define FSMC_PCR3_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3831 #define FSMC_PCR3_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3832
tushki7 0:60d829a0353a 3833 /****************** Bit definition for FSMC_PCR4 register *******************/
tushki7 0:60d829a0353a 3834 #define FSMC_PCR4_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
tushki7 0:60d829a0353a 3835 #define FSMC_PCR4_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
tushki7 0:60d829a0353a 3836 #define FSMC_PCR4_PTYP ((uint32_t)0x00000008) /*!<Memory type */
tushki7 0:60d829a0353a 3837
tushki7 0:60d829a0353a 3838 #define FSMC_PCR4_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
tushki7 0:60d829a0353a 3839 #define FSMC_PCR4_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 3840 #define FSMC_PCR4_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 3841
tushki7 0:60d829a0353a 3842 #define FSMC_PCR4_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
tushki7 0:60d829a0353a 3843
tushki7 0:60d829a0353a 3844 #define FSMC_PCR4_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
tushki7 0:60d829a0353a 3845 #define FSMC_PCR4_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
tushki7 0:60d829a0353a 3846 #define FSMC_PCR4_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
tushki7 0:60d829a0353a 3847 #define FSMC_PCR4_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
tushki7 0:60d829a0353a 3848 #define FSMC_PCR4_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3849
tushki7 0:60d829a0353a 3850 #define FSMC_PCR4_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
tushki7 0:60d829a0353a 3851 #define FSMC_PCR4_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3852 #define FSMC_PCR4_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3853 #define FSMC_PCR4_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3854 #define FSMC_PCR4_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3855
tushki7 0:60d829a0353a 3856 #define FSMC_PCR4_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */
tushki7 0:60d829a0353a 3857 #define FSMC_PCR4_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3858 #define FSMC_PCR4_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3859 #define FSMC_PCR4_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3860
tushki7 0:60d829a0353a 3861 /******************* Bit definition for FSMC_SR2 register *******************/
tushki7 0:60d829a0353a 3862 #define FSMC_SR2_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
tushki7 0:60d829a0353a 3863 #define FSMC_SR2_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
tushki7 0:60d829a0353a 3864 #define FSMC_SR2_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
tushki7 0:60d829a0353a 3865 #define FSMC_SR2_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
tushki7 0:60d829a0353a 3866 #define FSMC_SR2_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
tushki7 0:60d829a0353a 3867 #define FSMC_SR2_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
tushki7 0:60d829a0353a 3868 #define FSMC_SR2_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
tushki7 0:60d829a0353a 3869
tushki7 0:60d829a0353a 3870 /******************* Bit definition for FSMC_SR3 register *******************/
tushki7 0:60d829a0353a 3871 #define FSMC_SR3_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
tushki7 0:60d829a0353a 3872 #define FSMC_SR3_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
tushki7 0:60d829a0353a 3873 #define FSMC_SR3_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
tushki7 0:60d829a0353a 3874 #define FSMC_SR3_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
tushki7 0:60d829a0353a 3875 #define FSMC_SR3_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
tushki7 0:60d829a0353a 3876 #define FSMC_SR3_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
tushki7 0:60d829a0353a 3877 #define FSMC_SR3_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
tushki7 0:60d829a0353a 3878
tushki7 0:60d829a0353a 3879 /******************* Bit definition for FSMC_SR4 register *******************/
tushki7 0:60d829a0353a 3880 #define FSMC_SR4_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
tushki7 0:60d829a0353a 3881 #define FSMC_SR4_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
tushki7 0:60d829a0353a 3882 #define FSMC_SR4_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
tushki7 0:60d829a0353a 3883 #define FSMC_SR4_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
tushki7 0:60d829a0353a 3884 #define FSMC_SR4_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
tushki7 0:60d829a0353a 3885 #define FSMC_SR4_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
tushki7 0:60d829a0353a 3886 #define FSMC_SR4_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
tushki7 0:60d829a0353a 3887
tushki7 0:60d829a0353a 3888 /****************** Bit definition for FSMC_PMEM2 register ******************/
tushki7 0:60d829a0353a 3889 #define FSMC_PMEM2_MEMSET2 ((uint32_t)0x000000FF) /*!<MEMSET2[7:0] bits (Common memory 2 setup time) */
tushki7 0:60d829a0353a 3890 #define FSMC_PMEM2_MEMSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3891 #define FSMC_PMEM2_MEMSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3892 #define FSMC_PMEM2_MEMSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3893 #define FSMC_PMEM2_MEMSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3894 #define FSMC_PMEM2_MEMSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 3895 #define FSMC_PMEM2_MEMSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 3896 #define FSMC_PMEM2_MEMSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 3897 #define FSMC_PMEM2_MEMSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */
tushki7 0:60d829a0353a 3898
tushki7 0:60d829a0353a 3899 #define FSMC_PMEM2_MEMWAIT2 ((uint32_t)0x0000FF00) /*!<MEMWAIT2[7:0] bits (Common memory 2 wait time) */
tushki7 0:60d829a0353a 3900 #define FSMC_PMEM2_MEMWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3901 #define FSMC_PMEM2_MEMWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3902 #define FSMC_PMEM2_MEMWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3903 #define FSMC_PMEM2_MEMWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3904 #define FSMC_PMEM2_MEMWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */
tushki7 0:60d829a0353a 3905 #define FSMC_PMEM2_MEMWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */
tushki7 0:60d829a0353a 3906 #define FSMC_PMEM2_MEMWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */
tushki7 0:60d829a0353a 3907 #define FSMC_PMEM2_MEMWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */
tushki7 0:60d829a0353a 3908
tushki7 0:60d829a0353a 3909 #define FSMC_PMEM2_MEMHOLD2 ((uint32_t)0x00FF0000) /*!<MEMHOLD2[7:0] bits (Common memory 2 hold time) */
tushki7 0:60d829a0353a 3910 #define FSMC_PMEM2_MEMHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3911 #define FSMC_PMEM2_MEMHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3912 #define FSMC_PMEM2_MEMHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3913 #define FSMC_PMEM2_MEMHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3914 #define FSMC_PMEM2_MEMHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 3915 #define FSMC_PMEM2_MEMHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 3916 #define FSMC_PMEM2_MEMHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 3917 #define FSMC_PMEM2_MEMHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 3918
tushki7 0:60d829a0353a 3919 #define FSMC_PMEM2_MEMHIZ2 ((uint32_t)0xFF000000) /*!<MEMHIZ2[7:0] bits (Common memory 2 databus HiZ time) */
tushki7 0:60d829a0353a 3920 #define FSMC_PMEM2_MEMHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3921 #define FSMC_PMEM2_MEMHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3922 #define FSMC_PMEM2_MEMHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3923 #define FSMC_PMEM2_MEMHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3924 #define FSMC_PMEM2_MEMHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 3925 #define FSMC_PMEM2_MEMHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 3926 #define FSMC_PMEM2_MEMHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 3927 #define FSMC_PMEM2_MEMHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 3928
tushki7 0:60d829a0353a 3929 /****************** Bit definition for FSMC_PMEM3 register ******************/
tushki7 0:60d829a0353a 3930 #define FSMC_PMEM3_MEMSET3 ((uint32_t)0x000000FF) /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */
tushki7 0:60d829a0353a 3931 #define FSMC_PMEM3_MEMSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3932 #define FSMC_PMEM3_MEMSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3933 #define FSMC_PMEM3_MEMSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3934 #define FSMC_PMEM3_MEMSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3935 #define FSMC_PMEM3_MEMSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 3936 #define FSMC_PMEM3_MEMSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 3937 #define FSMC_PMEM3_MEMSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 3938 #define FSMC_PMEM3_MEMSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */
tushki7 0:60d829a0353a 3939
tushki7 0:60d829a0353a 3940 #define FSMC_PMEM3_MEMWAIT3 ((uint32_t)0x0000FF00) /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */
tushki7 0:60d829a0353a 3941 #define FSMC_PMEM3_MEMWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3942 #define FSMC_PMEM3_MEMWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3943 #define FSMC_PMEM3_MEMWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3944 #define FSMC_PMEM3_MEMWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3945 #define FSMC_PMEM3_MEMWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */
tushki7 0:60d829a0353a 3946 #define FSMC_PMEM3_MEMWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */
tushki7 0:60d829a0353a 3947 #define FSMC_PMEM3_MEMWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */
tushki7 0:60d829a0353a 3948 #define FSMC_PMEM3_MEMWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */
tushki7 0:60d829a0353a 3949
tushki7 0:60d829a0353a 3950 #define FSMC_PMEM3_MEMHOLD3 ((uint32_t)0x00FF0000) /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */
tushki7 0:60d829a0353a 3951 #define FSMC_PMEM3_MEMHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3952 #define FSMC_PMEM3_MEMHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3953 #define FSMC_PMEM3_MEMHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3954 #define FSMC_PMEM3_MEMHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3955 #define FSMC_PMEM3_MEMHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 3956 #define FSMC_PMEM3_MEMHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 3957 #define FSMC_PMEM3_MEMHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 3958 #define FSMC_PMEM3_MEMHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 3959
tushki7 0:60d829a0353a 3960 #define FSMC_PMEM3_MEMHIZ3 ((uint32_t)0xFF000000) /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */
tushki7 0:60d829a0353a 3961 #define FSMC_PMEM3_MEMHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3962 #define FSMC_PMEM3_MEMHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3963 #define FSMC_PMEM3_MEMHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3964 #define FSMC_PMEM3_MEMHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3965 #define FSMC_PMEM3_MEMHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 3966 #define FSMC_PMEM3_MEMHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 3967 #define FSMC_PMEM3_MEMHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 3968 #define FSMC_PMEM3_MEMHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 3969
tushki7 0:60d829a0353a 3970 /****************** Bit definition for FSMC_PMEM4 register ******************/
tushki7 0:60d829a0353a 3971 #define FSMC_PMEM4_MEMSET4 ((uint32_t)0x000000FF) /*!<MEMSET4[7:0] bits (Common memory 4 setup time) */
tushki7 0:60d829a0353a 3972 #define FSMC_PMEM4_MEMSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 3973 #define FSMC_PMEM4_MEMSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 3974 #define FSMC_PMEM4_MEMSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 3975 #define FSMC_PMEM4_MEMSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 3976 #define FSMC_PMEM4_MEMSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 3977 #define FSMC_PMEM4_MEMSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 3978 #define FSMC_PMEM4_MEMSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 3979 #define FSMC_PMEM4_MEMSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
tushki7 0:60d829a0353a 3980
tushki7 0:60d829a0353a 3981 #define FSMC_PMEM4_MEMWAIT4 ((uint32_t)0x0000FF00) /*!<MEMWAIT4[7:0] bits (Common memory 4 wait time) */
tushki7 0:60d829a0353a 3982 #define FSMC_PMEM4_MEMWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 3983 #define FSMC_PMEM4_MEMWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 3984 #define FSMC_PMEM4_MEMWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 3985 #define FSMC_PMEM4_MEMWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 3986 #define FSMC_PMEM4_MEMWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
tushki7 0:60d829a0353a 3987 #define FSMC_PMEM4_MEMWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
tushki7 0:60d829a0353a 3988 #define FSMC_PMEM4_MEMWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
tushki7 0:60d829a0353a 3989 #define FSMC_PMEM4_MEMWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
tushki7 0:60d829a0353a 3990
tushki7 0:60d829a0353a 3991 #define FSMC_PMEM4_MEMHOLD4 ((uint32_t)0x00FF0000) /*!<MEMHOLD4[7:0] bits (Common memory 4 hold time) */
tushki7 0:60d829a0353a 3992 #define FSMC_PMEM4_MEMHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 3993 #define FSMC_PMEM4_MEMHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 3994 #define FSMC_PMEM4_MEMHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 3995 #define FSMC_PMEM4_MEMHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 3996 #define FSMC_PMEM4_MEMHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 3997 #define FSMC_PMEM4_MEMHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 3998 #define FSMC_PMEM4_MEMHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 3999 #define FSMC_PMEM4_MEMHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4000
tushki7 0:60d829a0353a 4001 #define FSMC_PMEM4_MEMHIZ4 ((uint32_t)0xFF000000) /*!<MEMHIZ4[7:0] bits (Common memory 4 databus HiZ time) */
tushki7 0:60d829a0353a 4002 #define FSMC_PMEM4_MEMHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4003 #define FSMC_PMEM4_MEMHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4004 #define FSMC_PMEM4_MEMHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4005 #define FSMC_PMEM4_MEMHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4006 #define FSMC_PMEM4_MEMHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4007 #define FSMC_PMEM4_MEMHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4008 #define FSMC_PMEM4_MEMHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4009 #define FSMC_PMEM4_MEMHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4010
tushki7 0:60d829a0353a 4011 /****************** Bit definition for FSMC_PATT2 register ******************/
tushki7 0:60d829a0353a 4012 #define FSMC_PATT2_ATTSET2 ((uint32_t)0x000000FF) /*!<ATTSET2[7:0] bits (Attribute memory 2 setup time) */
tushki7 0:60d829a0353a 4013 #define FSMC_PATT2_ATTSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 4014 #define FSMC_PATT2_ATTSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 4015 #define FSMC_PATT2_ATTSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 4016 #define FSMC_PATT2_ATTSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 4017 #define FSMC_PATT2_ATTSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 4018 #define FSMC_PATT2_ATTSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 4019 #define FSMC_PATT2_ATTSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 4020 #define FSMC_PATT2_ATTSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */
tushki7 0:60d829a0353a 4021
tushki7 0:60d829a0353a 4022 #define FSMC_PATT2_ATTWAIT2 ((uint32_t)0x0000FF00) /*!<ATTWAIT2[7:0] bits (Attribute memory 2 wait time) */
tushki7 0:60d829a0353a 4023 #define FSMC_PATT2_ATTWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 4024 #define FSMC_PATT2_ATTWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 4025 #define FSMC_PATT2_ATTWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 4026 #define FSMC_PATT2_ATTWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 4027 #define FSMC_PATT2_ATTWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4028 #define FSMC_PATT2_ATTWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4029 #define FSMC_PATT2_ATTWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4030 #define FSMC_PATT2_ATTWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4031
tushki7 0:60d829a0353a 4032 #define FSMC_PATT2_ATTHOLD2 ((uint32_t)0x00FF0000) /*!<ATTHOLD2[7:0] bits (Attribute memory 2 hold time) */
tushki7 0:60d829a0353a 4033 #define FSMC_PATT2_ATTHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4034 #define FSMC_PATT2_ATTHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4035 #define FSMC_PATT2_ATTHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4036 #define FSMC_PATT2_ATTHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4037 #define FSMC_PATT2_ATTHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4038 #define FSMC_PATT2_ATTHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4039 #define FSMC_PATT2_ATTHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4040 #define FSMC_PATT2_ATTHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4041
tushki7 0:60d829a0353a 4042 #define FSMC_PATT2_ATTHIZ2 ((uint32_t)0xFF000000) /*!<ATTHIZ2[7:0] bits (Attribute memory 2 databus HiZ time) */
tushki7 0:60d829a0353a 4043 #define FSMC_PATT2_ATTHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4044 #define FSMC_PATT2_ATTHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4045 #define FSMC_PATT2_ATTHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4046 #define FSMC_PATT2_ATTHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4047 #define FSMC_PATT2_ATTHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4048 #define FSMC_PATT2_ATTHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4049 #define FSMC_PATT2_ATTHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4050 #define FSMC_PATT2_ATTHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4051
tushki7 0:60d829a0353a 4052 /****************** Bit definition for FSMC_PATT3 register ******************/
tushki7 0:60d829a0353a 4053 #define FSMC_PATT3_ATTSET3 ((uint32_t)0x000000FF) /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */
tushki7 0:60d829a0353a 4054 #define FSMC_PATT3_ATTSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 4055 #define FSMC_PATT3_ATTSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 4056 #define FSMC_PATT3_ATTSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 4057 #define FSMC_PATT3_ATTSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 4058 #define FSMC_PATT3_ATTSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 4059 #define FSMC_PATT3_ATTSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 4060 #define FSMC_PATT3_ATTSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 4061 #define FSMC_PATT3_ATTSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */
tushki7 0:60d829a0353a 4062
tushki7 0:60d829a0353a 4063 #define FSMC_PATT3_ATTWAIT3 ((uint32_t)0x0000FF00) /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */
tushki7 0:60d829a0353a 4064 #define FSMC_PATT3_ATTWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 4065 #define FSMC_PATT3_ATTWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 4066 #define FSMC_PATT3_ATTWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 4067 #define FSMC_PATT3_ATTWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 4068 #define FSMC_PATT3_ATTWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4069 #define FSMC_PATT3_ATTWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4070 #define FSMC_PATT3_ATTWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4071 #define FSMC_PATT3_ATTWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4072
tushki7 0:60d829a0353a 4073 #define FSMC_PATT3_ATTHOLD3 ((uint32_t)0x00FF0000) /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */
tushki7 0:60d829a0353a 4074 #define FSMC_PATT3_ATTHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4075 #define FSMC_PATT3_ATTHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4076 #define FSMC_PATT3_ATTHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4077 #define FSMC_PATT3_ATTHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4078 #define FSMC_PATT3_ATTHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4079 #define FSMC_PATT3_ATTHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4080 #define FSMC_PATT3_ATTHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4081 #define FSMC_PATT3_ATTHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4082
tushki7 0:60d829a0353a 4083 #define FSMC_PATT3_ATTHIZ3 ((uint32_t)0xFF000000) /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */
tushki7 0:60d829a0353a 4084 #define FSMC_PATT3_ATTHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4085 #define FSMC_PATT3_ATTHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4086 #define FSMC_PATT3_ATTHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4087 #define FSMC_PATT3_ATTHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4088 #define FSMC_PATT3_ATTHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4089 #define FSMC_PATT3_ATTHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4090 #define FSMC_PATT3_ATTHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4091 #define FSMC_PATT3_ATTHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4092
tushki7 0:60d829a0353a 4093 /****************** Bit definition for FSMC_PATT4 register ******************/
tushki7 0:60d829a0353a 4094 #define FSMC_PATT4_ATTSET4 ((uint32_t)0x000000FF) /*!<ATTSET4[7:0] bits (Attribute memory 4 setup time) */
tushki7 0:60d829a0353a 4095 #define FSMC_PATT4_ATTSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 4096 #define FSMC_PATT4_ATTSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 4097 #define FSMC_PATT4_ATTSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 4098 #define FSMC_PATT4_ATTSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 4099 #define FSMC_PATT4_ATTSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 4100 #define FSMC_PATT4_ATTSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 4101 #define FSMC_PATT4_ATTSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 4102 #define FSMC_PATT4_ATTSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
tushki7 0:60d829a0353a 4103
tushki7 0:60d829a0353a 4104 #define FSMC_PATT4_ATTWAIT4 ((uint32_t)0x0000FF00) /*!<ATTWAIT4[7:0] bits (Attribute memory 4 wait time) */
tushki7 0:60d829a0353a 4105 #define FSMC_PATT4_ATTWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 4106 #define FSMC_PATT4_ATTWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 4107 #define FSMC_PATT4_ATTWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 4108 #define FSMC_PATT4_ATTWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 4109 #define FSMC_PATT4_ATTWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4110 #define FSMC_PATT4_ATTWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4111 #define FSMC_PATT4_ATTWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4112 #define FSMC_PATT4_ATTWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4113
tushki7 0:60d829a0353a 4114 #define FSMC_PATT4_ATTHOLD4 ((uint32_t)0x00FF0000) /*!<ATTHOLD4[7:0] bits (Attribute memory 4 hold time) */
tushki7 0:60d829a0353a 4115 #define FSMC_PATT4_ATTHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4116 #define FSMC_PATT4_ATTHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4117 #define FSMC_PATT4_ATTHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4118 #define FSMC_PATT4_ATTHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4119 #define FSMC_PATT4_ATTHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4120 #define FSMC_PATT4_ATTHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4121 #define FSMC_PATT4_ATTHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4122 #define FSMC_PATT4_ATTHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4123
tushki7 0:60d829a0353a 4124 #define FSMC_PATT4_ATTHIZ4 ((uint32_t)0xFF000000) /*!<ATTHIZ4[7:0] bits (Attribute memory 4 databus HiZ time) */
tushki7 0:60d829a0353a 4125 #define FSMC_PATT4_ATTHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4126 #define FSMC_PATT4_ATTHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4127 #define FSMC_PATT4_ATTHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4128 #define FSMC_PATT4_ATTHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4129 #define FSMC_PATT4_ATTHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4130 #define FSMC_PATT4_ATTHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4131 #define FSMC_PATT4_ATTHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4132 #define FSMC_PATT4_ATTHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4133
tushki7 0:60d829a0353a 4134 /****************** Bit definition for FSMC_PIO4 register *******************/
tushki7 0:60d829a0353a 4135 #define FSMC_PIO4_IOSET4 ((uint32_t)0x000000FF) /*!<IOSET4[7:0] bits (I/O 4 setup time) */
tushki7 0:60d829a0353a 4136 #define FSMC_PIO4_IOSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 4137 #define FSMC_PIO4_IOSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 4138 #define FSMC_PIO4_IOSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 4139 #define FSMC_PIO4_IOSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 4140 #define FSMC_PIO4_IOSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 4141 #define FSMC_PIO4_IOSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 4142 #define FSMC_PIO4_IOSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 4143 #define FSMC_PIO4_IOSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
tushki7 0:60d829a0353a 4144
tushki7 0:60d829a0353a 4145 #define FSMC_PIO4_IOWAIT4 ((uint32_t)0x0000FF00) /*!<IOWAIT4[7:0] bits (I/O 4 wait time) */
tushki7 0:60d829a0353a 4146 #define FSMC_PIO4_IOWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 4147 #define FSMC_PIO4_IOWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 4148 #define FSMC_PIO4_IOWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
tushki7 0:60d829a0353a 4149 #define FSMC_PIO4_IOWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
tushki7 0:60d829a0353a 4150 #define FSMC_PIO4_IOWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4151 #define FSMC_PIO4_IOWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4152 #define FSMC_PIO4_IOWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4153 #define FSMC_PIO4_IOWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4154
tushki7 0:60d829a0353a 4155 #define FSMC_PIO4_IOHOLD4 ((uint32_t)0x00FF0000) /*!<IOHOLD4[7:0] bits (I/O 4 hold time) */
tushki7 0:60d829a0353a 4156 #define FSMC_PIO4_IOHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4157 #define FSMC_PIO4_IOHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4158 #define FSMC_PIO4_IOHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4159 #define FSMC_PIO4_IOHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4160 #define FSMC_PIO4_IOHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4161 #define FSMC_PIO4_IOHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4162 #define FSMC_PIO4_IOHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4163 #define FSMC_PIO4_IOHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4164
tushki7 0:60d829a0353a 4165 #define FSMC_PIO4_IOHIZ4 ((uint32_t)0xFF000000) /*!<IOHIZ4[7:0] bits (I/O 4 databus HiZ time) */
tushki7 0:60d829a0353a 4166 #define FSMC_PIO4_IOHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 4167 #define FSMC_PIO4_IOHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 4168 #define FSMC_PIO4_IOHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 4169 #define FSMC_PIO4_IOHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 4170 #define FSMC_PIO4_IOHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 4171 #define FSMC_PIO4_IOHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 4172 #define FSMC_PIO4_IOHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 4173 #define FSMC_PIO4_IOHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 4174
tushki7 0:60d829a0353a 4175 /****************** Bit definition for FSMC_ECCR2 register ******************/
tushki7 0:60d829a0353a 4176 #define FSMC_ECCR2_ECC2 ((uint32_t)0xFFFFFFFF) /*!<ECC result */
tushki7 0:60d829a0353a 4177
tushki7 0:60d829a0353a 4178 /****************** Bit definition for FSMC_ECCR3 register ******************/
tushki7 0:60d829a0353a 4179 #define FSMC_ECCR3_ECC3 ((uint32_t)0xFFFFFFFF) /*!<ECC result */
tushki7 0:60d829a0353a 4180
tushki7 0:60d829a0353a 4181 /******************************************************************************/
tushki7 0:60d829a0353a 4182 /* */
tushki7 0:60d829a0353a 4183 /* General Purpose I/O */
tushki7 0:60d829a0353a 4184 /* */
tushki7 0:60d829a0353a 4185 /******************************************************************************/
tushki7 0:60d829a0353a 4186 /****************** Bits definition for GPIO_MODER register *****************/
tushki7 0:60d829a0353a 4187 #define GPIO_MODER_MODER0 ((uint32_t)0x00000003)
tushki7 0:60d829a0353a 4188 #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4189 #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4190
tushki7 0:60d829a0353a 4191 #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C)
tushki7 0:60d829a0353a 4192 #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4193 #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4194
tushki7 0:60d829a0353a 4195 #define GPIO_MODER_MODER2 ((uint32_t)0x00000030)
tushki7 0:60d829a0353a 4196 #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4197 #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4198
tushki7 0:60d829a0353a 4199 #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0)
tushki7 0:60d829a0353a 4200 #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4201 #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4202
tushki7 0:60d829a0353a 4203 #define GPIO_MODER_MODER4 ((uint32_t)0x00000300)
tushki7 0:60d829a0353a 4204 #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4205 #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4206
tushki7 0:60d829a0353a 4207 #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00)
tushki7 0:60d829a0353a 4208 #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4209 #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4210
tushki7 0:60d829a0353a 4211 #define GPIO_MODER_MODER6 ((uint32_t)0x00003000)
tushki7 0:60d829a0353a 4212 #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4213 #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4214
tushki7 0:60d829a0353a 4215 #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000)
tushki7 0:60d829a0353a 4216 #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4217 #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4218
tushki7 0:60d829a0353a 4219 #define GPIO_MODER_MODER8 ((uint32_t)0x00030000)
tushki7 0:60d829a0353a 4220 #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4221 #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4222
tushki7 0:60d829a0353a 4223 #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000)
tushki7 0:60d829a0353a 4224 #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4225 #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4226
tushki7 0:60d829a0353a 4227 #define GPIO_MODER_MODER10 ((uint32_t)0x00300000)
tushki7 0:60d829a0353a 4228 #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4229 #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4230
tushki7 0:60d829a0353a 4231 #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000)
tushki7 0:60d829a0353a 4232 #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4233 #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 4234
tushki7 0:60d829a0353a 4235 #define GPIO_MODER_MODER12 ((uint32_t)0x03000000)
tushki7 0:60d829a0353a 4236 #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 4237 #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4238
tushki7 0:60d829a0353a 4239 #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000)
tushki7 0:60d829a0353a 4240 #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4241 #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 4242
tushki7 0:60d829a0353a 4243 #define GPIO_MODER_MODER14 ((uint32_t)0x30000000)
tushki7 0:60d829a0353a 4244 #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4245 #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 4246
tushki7 0:60d829a0353a 4247 #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000)
tushki7 0:60d829a0353a 4248 #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 4249 #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 4250
tushki7 0:60d829a0353a 4251 /****************** Bits definition for GPIO_OTYPER register ****************/
tushki7 0:60d829a0353a 4252 #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4253 #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4254 #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4255 #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4256 #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4257 #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4258 #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4259 #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4260 #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4261 #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4262 #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4263 #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4264 #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4265 #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4266 #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4267 #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4268
tushki7 0:60d829a0353a 4269 /****************** Bits definition for GPIO_OSPEEDR register ***************/
tushki7 0:60d829a0353a 4270 #define GPIO_OSPEEDER_OSPEEDR0 ((uint32_t)0x00000003)
tushki7 0:60d829a0353a 4271 #define GPIO_OSPEEDER_OSPEEDR0_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4272 #define GPIO_OSPEEDER_OSPEEDR0_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4273
tushki7 0:60d829a0353a 4274 #define GPIO_OSPEEDER_OSPEEDR1 ((uint32_t)0x0000000C)
tushki7 0:60d829a0353a 4275 #define GPIO_OSPEEDER_OSPEEDR1_0 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4276 #define GPIO_OSPEEDER_OSPEEDR1_1 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4277
tushki7 0:60d829a0353a 4278 #define GPIO_OSPEEDER_OSPEEDR2 ((uint32_t)0x00000030)
tushki7 0:60d829a0353a 4279 #define GPIO_OSPEEDER_OSPEEDR2_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4280 #define GPIO_OSPEEDER_OSPEEDR2_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4281
tushki7 0:60d829a0353a 4282 #define GPIO_OSPEEDER_OSPEEDR3 ((uint32_t)0x000000C0)
tushki7 0:60d829a0353a 4283 #define GPIO_OSPEEDER_OSPEEDR3_0 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4284 #define GPIO_OSPEEDER_OSPEEDR3_1 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4285
tushki7 0:60d829a0353a 4286 #define GPIO_OSPEEDER_OSPEEDR4 ((uint32_t)0x00000300)
tushki7 0:60d829a0353a 4287 #define GPIO_OSPEEDER_OSPEEDR4_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4288 #define GPIO_OSPEEDER_OSPEEDR4_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4289
tushki7 0:60d829a0353a 4290 #define GPIO_OSPEEDER_OSPEEDR5 ((uint32_t)0x00000C00)
tushki7 0:60d829a0353a 4291 #define GPIO_OSPEEDER_OSPEEDR5_0 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4292 #define GPIO_OSPEEDER_OSPEEDR5_1 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4293
tushki7 0:60d829a0353a 4294 #define GPIO_OSPEEDER_OSPEEDR6 ((uint32_t)0x00003000)
tushki7 0:60d829a0353a 4295 #define GPIO_OSPEEDER_OSPEEDR6_0 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4296 #define GPIO_OSPEEDER_OSPEEDR6_1 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4297
tushki7 0:60d829a0353a 4298 #define GPIO_OSPEEDER_OSPEEDR7 ((uint32_t)0x0000C000)
tushki7 0:60d829a0353a 4299 #define GPIO_OSPEEDER_OSPEEDR7_0 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4300 #define GPIO_OSPEEDER_OSPEEDR7_1 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4301
tushki7 0:60d829a0353a 4302 #define GPIO_OSPEEDER_OSPEEDR8 ((uint32_t)0x00030000)
tushki7 0:60d829a0353a 4303 #define GPIO_OSPEEDER_OSPEEDR8_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4304 #define GPIO_OSPEEDER_OSPEEDR8_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4305
tushki7 0:60d829a0353a 4306 #define GPIO_OSPEEDER_OSPEEDR9 ((uint32_t)0x000C0000)
tushki7 0:60d829a0353a 4307 #define GPIO_OSPEEDER_OSPEEDR9_0 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4308 #define GPIO_OSPEEDER_OSPEEDR9_1 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4309
tushki7 0:60d829a0353a 4310 #define GPIO_OSPEEDER_OSPEEDR10 ((uint32_t)0x00300000)
tushki7 0:60d829a0353a 4311 #define GPIO_OSPEEDER_OSPEEDR10_0 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4312 #define GPIO_OSPEEDER_OSPEEDR10_1 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4313
tushki7 0:60d829a0353a 4314 #define GPIO_OSPEEDER_OSPEEDR11 ((uint32_t)0x00C00000)
tushki7 0:60d829a0353a 4315 #define GPIO_OSPEEDER_OSPEEDR11_0 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4316 #define GPIO_OSPEEDER_OSPEEDR11_1 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 4317
tushki7 0:60d829a0353a 4318 #define GPIO_OSPEEDER_OSPEEDR12 ((uint32_t)0x03000000)
tushki7 0:60d829a0353a 4319 #define GPIO_OSPEEDER_OSPEEDR12_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 4320 #define GPIO_OSPEEDER_OSPEEDR12_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4321
tushki7 0:60d829a0353a 4322 #define GPIO_OSPEEDER_OSPEEDR13 ((uint32_t)0x0C000000)
tushki7 0:60d829a0353a 4323 #define GPIO_OSPEEDER_OSPEEDR13_0 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4324 #define GPIO_OSPEEDER_OSPEEDR13_1 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 4325
tushki7 0:60d829a0353a 4326 #define GPIO_OSPEEDER_OSPEEDR14 ((uint32_t)0x30000000)
tushki7 0:60d829a0353a 4327 #define GPIO_OSPEEDER_OSPEEDR14_0 ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4328 #define GPIO_OSPEEDER_OSPEEDR14_1 ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 4329
tushki7 0:60d829a0353a 4330 #define GPIO_OSPEEDER_OSPEEDR15 ((uint32_t)0xC0000000)
tushki7 0:60d829a0353a 4331 #define GPIO_OSPEEDER_OSPEEDR15_0 ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 4332 #define GPIO_OSPEEDER_OSPEEDR15_1 ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 4333
tushki7 0:60d829a0353a 4334 /****************** Bits definition for GPIO_PUPDR register *****************/
tushki7 0:60d829a0353a 4335 #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003)
tushki7 0:60d829a0353a 4336 #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4337 #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4338
tushki7 0:60d829a0353a 4339 #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C)
tushki7 0:60d829a0353a 4340 #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4341 #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4342
tushki7 0:60d829a0353a 4343 #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030)
tushki7 0:60d829a0353a 4344 #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4345 #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4346
tushki7 0:60d829a0353a 4347 #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0)
tushki7 0:60d829a0353a 4348 #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4349 #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4350
tushki7 0:60d829a0353a 4351 #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300)
tushki7 0:60d829a0353a 4352 #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4353 #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4354
tushki7 0:60d829a0353a 4355 #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00)
tushki7 0:60d829a0353a 4356 #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4357 #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4358
tushki7 0:60d829a0353a 4359 #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000)
tushki7 0:60d829a0353a 4360 #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4361 #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4362
tushki7 0:60d829a0353a 4363 #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000)
tushki7 0:60d829a0353a 4364 #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4365 #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4366
tushki7 0:60d829a0353a 4367 #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000)
tushki7 0:60d829a0353a 4368 #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4369 #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4370
tushki7 0:60d829a0353a 4371 #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000)
tushki7 0:60d829a0353a 4372 #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4373 #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4374
tushki7 0:60d829a0353a 4375 #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000)
tushki7 0:60d829a0353a 4376 #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4377 #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4378
tushki7 0:60d829a0353a 4379 #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000)
tushki7 0:60d829a0353a 4380 #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4381 #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 4382
tushki7 0:60d829a0353a 4383 #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000)
tushki7 0:60d829a0353a 4384 #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 4385 #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4386
tushki7 0:60d829a0353a 4387 #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000)
tushki7 0:60d829a0353a 4388 #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4389 #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 4390
tushki7 0:60d829a0353a 4391 #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000)
tushki7 0:60d829a0353a 4392 #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4393 #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 4394
tushki7 0:60d829a0353a 4395 #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000)
tushki7 0:60d829a0353a 4396 #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 4397 #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 4398
tushki7 0:60d829a0353a 4399 /****************** Bits definition for GPIO_IDR register *******************/
tushki7 0:60d829a0353a 4400 #define GPIO_IDR_IDR_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4401 #define GPIO_IDR_IDR_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4402 #define GPIO_IDR_IDR_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4403 #define GPIO_IDR_IDR_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4404 #define GPIO_IDR_IDR_4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4405 #define GPIO_IDR_IDR_5 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4406 #define GPIO_IDR_IDR_6 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4407 #define GPIO_IDR_IDR_7 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4408 #define GPIO_IDR_IDR_8 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4409 #define GPIO_IDR_IDR_9 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4410 #define GPIO_IDR_IDR_10 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4411 #define GPIO_IDR_IDR_11 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4412 #define GPIO_IDR_IDR_12 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4413 #define GPIO_IDR_IDR_13 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4414 #define GPIO_IDR_IDR_14 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4415 #define GPIO_IDR_IDR_15 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4416 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
tushki7 0:60d829a0353a 4417 #define GPIO_OTYPER_IDR_0 GPIO_IDR_IDR_0
tushki7 0:60d829a0353a 4418 #define GPIO_OTYPER_IDR_1 GPIO_IDR_IDR_1
tushki7 0:60d829a0353a 4419 #define GPIO_OTYPER_IDR_2 GPIO_IDR_IDR_2
tushki7 0:60d829a0353a 4420 #define GPIO_OTYPER_IDR_3 GPIO_IDR_IDR_3
tushki7 0:60d829a0353a 4421 #define GPIO_OTYPER_IDR_4 GPIO_IDR_IDR_4
tushki7 0:60d829a0353a 4422 #define GPIO_OTYPER_IDR_5 GPIO_IDR_IDR_5
tushki7 0:60d829a0353a 4423 #define GPIO_OTYPER_IDR_6 GPIO_IDR_IDR_6
tushki7 0:60d829a0353a 4424 #define GPIO_OTYPER_IDR_7 GPIO_IDR_IDR_7
tushki7 0:60d829a0353a 4425 #define GPIO_OTYPER_IDR_8 GPIO_IDR_IDR_8
tushki7 0:60d829a0353a 4426 #define GPIO_OTYPER_IDR_9 GPIO_IDR_IDR_9
tushki7 0:60d829a0353a 4427 #define GPIO_OTYPER_IDR_10 GPIO_IDR_IDR_10
tushki7 0:60d829a0353a 4428 #define GPIO_OTYPER_IDR_11 GPIO_IDR_IDR_11
tushki7 0:60d829a0353a 4429 #define GPIO_OTYPER_IDR_12 GPIO_IDR_IDR_12
tushki7 0:60d829a0353a 4430 #define GPIO_OTYPER_IDR_13 GPIO_IDR_IDR_13
tushki7 0:60d829a0353a 4431 #define GPIO_OTYPER_IDR_14 GPIO_IDR_IDR_14
tushki7 0:60d829a0353a 4432 #define GPIO_OTYPER_IDR_15 GPIO_IDR_IDR_15
tushki7 0:60d829a0353a 4433
tushki7 0:60d829a0353a 4434 /****************** Bits definition for GPIO_ODR register *******************/
tushki7 0:60d829a0353a 4435 #define GPIO_ODR_ODR_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4436 #define GPIO_ODR_ODR_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4437 #define GPIO_ODR_ODR_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4438 #define GPIO_ODR_ODR_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4439 #define GPIO_ODR_ODR_4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4440 #define GPIO_ODR_ODR_5 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4441 #define GPIO_ODR_ODR_6 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4442 #define GPIO_ODR_ODR_7 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4443 #define GPIO_ODR_ODR_8 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4444 #define GPIO_ODR_ODR_9 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4445 #define GPIO_ODR_ODR_10 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4446 #define GPIO_ODR_ODR_11 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4447 #define GPIO_ODR_ODR_12 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4448 #define GPIO_ODR_ODR_13 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4449 #define GPIO_ODR_ODR_14 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4450 #define GPIO_ODR_ODR_15 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4451 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
tushki7 0:60d829a0353a 4452 #define GPIO_OTYPER_ODR_0 GPIO_ODR_ODR_0
tushki7 0:60d829a0353a 4453 #define GPIO_OTYPER_ODR_1 GPIO_ODR_ODR_1
tushki7 0:60d829a0353a 4454 #define GPIO_OTYPER_ODR_2 GPIO_ODR_ODR_2
tushki7 0:60d829a0353a 4455 #define GPIO_OTYPER_ODR_3 GPIO_ODR_ODR_3
tushki7 0:60d829a0353a 4456 #define GPIO_OTYPER_ODR_4 GPIO_ODR_ODR_4
tushki7 0:60d829a0353a 4457 #define GPIO_OTYPER_ODR_5 GPIO_ODR_ODR_5
tushki7 0:60d829a0353a 4458 #define GPIO_OTYPER_ODR_6 GPIO_ODR_ODR_6
tushki7 0:60d829a0353a 4459 #define GPIO_OTYPER_ODR_7 GPIO_ODR_ODR_7
tushki7 0:60d829a0353a 4460 #define GPIO_OTYPER_ODR_8 GPIO_ODR_ODR_8
tushki7 0:60d829a0353a 4461 #define GPIO_OTYPER_ODR_9 GPIO_ODR_ODR_9
tushki7 0:60d829a0353a 4462 #define GPIO_OTYPER_ODR_10 GPIO_ODR_ODR_10
tushki7 0:60d829a0353a 4463 #define GPIO_OTYPER_ODR_11 GPIO_ODR_ODR_11
tushki7 0:60d829a0353a 4464 #define GPIO_OTYPER_ODR_12 GPIO_ODR_ODR_12
tushki7 0:60d829a0353a 4465 #define GPIO_OTYPER_ODR_13 GPIO_ODR_ODR_13
tushki7 0:60d829a0353a 4466 #define GPIO_OTYPER_ODR_14 GPIO_ODR_ODR_14
tushki7 0:60d829a0353a 4467 #define GPIO_OTYPER_ODR_15 GPIO_ODR_ODR_15
tushki7 0:60d829a0353a 4468
tushki7 0:60d829a0353a 4469 /****************** Bits definition for GPIO_BSRR register ******************/
tushki7 0:60d829a0353a 4470 #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4471 #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4472 #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4473 #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4474 #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4475 #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4476 #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4477 #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4478 #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4479 #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4480 #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4481 #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4482 #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4483 #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4484 #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4485 #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4486 #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4487 #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4488 #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4489 #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4490 #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4491 #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4492 #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4493 #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 4494 #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 4495 #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4496 #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4497 #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 4498 #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4499 #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 4500 #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 4501 #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 4502
tushki7 0:60d829a0353a 4503 /****************** Bit definition for GPIO_LCKR register *********************/
tushki7 0:60d829a0353a 4504 #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4505 #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4506 #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4507 #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4508 #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4509 #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4510 #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4511 #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4512 #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4513 #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4514 #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4515 #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4516 #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4517 #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4518 #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4519 #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4520 #define GPIO_LCKR_LCKK ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4521
tushki7 0:60d829a0353a 4522 /******************************************************************************/
tushki7 0:60d829a0353a 4523 /* */
tushki7 0:60d829a0353a 4524 /* Inter-integrated Circuit Interface */
tushki7 0:60d829a0353a 4525 /* */
tushki7 0:60d829a0353a 4526 /******************************************************************************/
tushki7 0:60d829a0353a 4527 /******************* Bit definition for I2C_CR1 register ********************/
tushki7 0:60d829a0353a 4528 #define I2C_CR1_PE ((uint32_t)0x00000001) /*!<Peripheral Enable */
tushki7 0:60d829a0353a 4529 #define I2C_CR1_SMBUS ((uint32_t)0x00000002) /*!<SMBus Mode */
tushki7 0:60d829a0353a 4530 #define I2C_CR1_SMBTYPE ((uint32_t)0x00000008) /*!<SMBus Type */
tushki7 0:60d829a0353a 4531 #define I2C_CR1_ENARP ((uint32_t)0x00000010) /*!<ARP Enable */
tushki7 0:60d829a0353a 4532 #define I2C_CR1_ENPEC ((uint32_t)0x00000020) /*!<PEC Enable */
tushki7 0:60d829a0353a 4533 #define I2C_CR1_ENGC ((uint32_t)0x00000040) /*!<General Call Enable */
tushki7 0:60d829a0353a 4534 #define I2C_CR1_NOSTRETCH ((uint32_t)0x00000080) /*!<Clock Stretching Disable (Slave mode) */
tushki7 0:60d829a0353a 4535 #define I2C_CR1_START ((uint32_t)0x00000100) /*!<Start Generation */
tushki7 0:60d829a0353a 4536 #define I2C_CR1_STOP ((uint32_t)0x00000200) /*!<Stop Generation */
tushki7 0:60d829a0353a 4537 #define I2C_CR1_ACK ((uint32_t)0x00000400) /*!<Acknowledge Enable */
tushki7 0:60d829a0353a 4538 #define I2C_CR1_POS ((uint32_t)0x00000800) /*!<Acknowledge/PEC Position (for data reception) */
tushki7 0:60d829a0353a 4539 #define I2C_CR1_PEC ((uint32_t)0x00001000) /*!<Packet Error Checking */
tushki7 0:60d829a0353a 4540 #define I2C_CR1_ALERT ((uint32_t)0x00002000) /*!<SMBus Alert */
tushki7 0:60d829a0353a 4541 #define I2C_CR1_SWRST ((uint32_t)0x00008000) /*!<Software Reset */
tushki7 0:60d829a0353a 4542
tushki7 0:60d829a0353a 4543 /******************* Bit definition for I2C_CR2 register ********************/
tushki7 0:60d829a0353a 4544 #define I2C_CR2_FREQ ((uint32_t)0x0000003F) /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
tushki7 0:60d829a0353a 4545 #define I2C_CR2_FREQ_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 4546 #define I2C_CR2_FREQ_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 4547 #define I2C_CR2_FREQ_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 4548 #define I2C_CR2_FREQ_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 4549 #define I2C_CR2_FREQ_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 4550 #define I2C_CR2_FREQ_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 4551
tushki7 0:60d829a0353a 4552 #define I2C_CR2_ITERREN ((uint32_t)0x00000100) /*!<Error Interrupt Enable */
tushki7 0:60d829a0353a 4553 #define I2C_CR2_ITEVTEN ((uint32_t)0x00000200) /*!<Event Interrupt Enable */
tushki7 0:60d829a0353a 4554 #define I2C_CR2_ITBUFEN ((uint32_t)0x00000400) /*!<Buffer Interrupt Enable */
tushki7 0:60d829a0353a 4555 #define I2C_CR2_DMAEN ((uint32_t)0x00000800) /*!<DMA Requests Enable */
tushki7 0:60d829a0353a 4556 #define I2C_CR2_LAST ((uint32_t)0x00001000) /*!<DMA Last Transfer */
tushki7 0:60d829a0353a 4557
tushki7 0:60d829a0353a 4558 /******************* Bit definition for I2C_OAR1 register *******************/
tushki7 0:60d829a0353a 4559 #define I2C_OAR1_ADD1_7 ((uint32_t)0x000000FE) /*!<Interface Address */
tushki7 0:60d829a0353a 4560 #define I2C_OAR1_ADD8_9 ((uint32_t)0x00000300) /*!<Interface Address */
tushki7 0:60d829a0353a 4561
tushki7 0:60d829a0353a 4562 #define I2C_OAR1_ADD0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 4563 #define I2C_OAR1_ADD1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 4564 #define I2C_OAR1_ADD2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 4565 #define I2C_OAR1_ADD3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 4566 #define I2C_OAR1_ADD4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 4567 #define I2C_OAR1_ADD5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 4568 #define I2C_OAR1_ADD6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 4569 #define I2C_OAR1_ADD7 ((uint32_t)0x00000080) /*!<Bit 7 */
tushki7 0:60d829a0353a 4570 #define I2C_OAR1_ADD8 ((uint32_t)0x00000100) /*!<Bit 8 */
tushki7 0:60d829a0353a 4571 #define I2C_OAR1_ADD9 ((uint32_t)0x00000200) /*!<Bit 9 */
tushki7 0:60d829a0353a 4572
tushki7 0:60d829a0353a 4573 #define I2C_OAR1_ADDMODE ((uint32_t)0x00008000) /*!<Addressing Mode (Slave mode) */
tushki7 0:60d829a0353a 4574
tushki7 0:60d829a0353a 4575 /******************* Bit definition for I2C_OAR2 register *******************/
tushki7 0:60d829a0353a 4576 #define I2C_OAR2_ENDUAL ((uint32_t)0x00000001) /*!<Dual addressing mode enable */
tushki7 0:60d829a0353a 4577 #define I2C_OAR2_ADD2 ((uint32_t)0x000000FE) /*!<Interface address */
tushki7 0:60d829a0353a 4578
tushki7 0:60d829a0353a 4579 /******************** Bit definition for I2C_DR register ********************/
tushki7 0:60d829a0353a 4580 #define I2C_DR_DR ((uint32_t)0x000000FF) /*!<8-bit Data Register */
tushki7 0:60d829a0353a 4581
tushki7 0:60d829a0353a 4582 /******************* Bit definition for I2C_SR1 register ********************/
tushki7 0:60d829a0353a 4583 #define I2C_SR1_SB ((uint32_t)0x00000001) /*!<Start Bit (Master mode) */
tushki7 0:60d829a0353a 4584 #define I2C_SR1_ADDR ((uint32_t)0x00000002) /*!<Address sent (master mode)/matched (slave mode) */
tushki7 0:60d829a0353a 4585 #define I2C_SR1_BTF ((uint32_t)0x00000004) /*!<Byte Transfer Finished */
tushki7 0:60d829a0353a 4586 #define I2C_SR1_ADD10 ((uint32_t)0x00000008) /*!<10-bit header sent (Master mode) */
tushki7 0:60d829a0353a 4587 #define I2C_SR1_STOPF ((uint32_t)0x00000010) /*!<Stop detection (Slave mode) */
tushki7 0:60d829a0353a 4588 #define I2C_SR1_RXNE ((uint32_t)0x00000040) /*!<Data Register not Empty (receivers) */
tushki7 0:60d829a0353a 4589 #define I2C_SR1_TXE ((uint32_t)0x00000080) /*!<Data Register Empty (transmitters) */
tushki7 0:60d829a0353a 4590 #define I2C_SR1_BERR ((uint32_t)0x00000100) /*!<Bus Error */
tushki7 0:60d829a0353a 4591 #define I2C_SR1_ARLO ((uint32_t)0x00000200) /*!<Arbitration Lost (master mode) */
tushki7 0:60d829a0353a 4592 #define I2C_SR1_AF ((uint32_t)0x00000400) /*!<Acknowledge Failure */
tushki7 0:60d829a0353a 4593 #define I2C_SR1_OVR ((uint32_t)0x00000800) /*!<Overrun/Underrun */
tushki7 0:60d829a0353a 4594 #define I2C_SR1_PECERR ((uint32_t)0x00001000) /*!<PEC Error in reception */
tushki7 0:60d829a0353a 4595 #define I2C_SR1_TIMEOUT ((uint32_t)0x00004000) /*!<Timeout or Tlow Error */
tushki7 0:60d829a0353a 4596 #define I2C_SR1_SMBALERT ((uint32_t)0x00008000) /*!<SMBus Alert */
tushki7 0:60d829a0353a 4597
tushki7 0:60d829a0353a 4598 /******************* Bit definition for I2C_SR2 register ********************/
tushki7 0:60d829a0353a 4599 #define I2C_SR2_MSL ((uint32_t)0x00000001) /*!<Master/Slave */
tushki7 0:60d829a0353a 4600 #define I2C_SR2_BUSY ((uint32_t)0x00000002) /*!<Bus Busy */
tushki7 0:60d829a0353a 4601 #define I2C_SR2_TRA ((uint32_t)0x00000004) /*!<Transmitter/Receiver */
tushki7 0:60d829a0353a 4602 #define I2C_SR2_GENCALL ((uint32_t)0x00000010) /*!<General Call Address (Slave mode) */
tushki7 0:60d829a0353a 4603 #define I2C_SR2_SMBDEFAULT ((uint32_t)0x00000020) /*!<SMBus Device Default Address (Slave mode) */
tushki7 0:60d829a0353a 4604 #define I2C_SR2_SMBHOST ((uint32_t)0x00000040) /*!<SMBus Host Header (Slave mode) */
tushki7 0:60d829a0353a 4605 #define I2C_SR2_DUALF ((uint32_t)0x00000080) /*!<Dual Flag (Slave mode) */
tushki7 0:60d829a0353a 4606 #define I2C_SR2_PEC ((uint32_t)0x0000FF00) /*!<Packet Error Checking Register */
tushki7 0:60d829a0353a 4607
tushki7 0:60d829a0353a 4608 /******************* Bit definition for I2C_CCR register ********************/
tushki7 0:60d829a0353a 4609 #define I2C_CCR_CCR ((uint32_t)0x00000FFF) /*!<Clock Control Register in Fast/Standard mode (Master mode) */
tushki7 0:60d829a0353a 4610 #define I2C_CCR_DUTY ((uint32_t)0x00004000) /*!<Fast Mode Duty Cycle */
tushki7 0:60d829a0353a 4611 #define I2C_CCR_FS ((uint32_t)0x00008000) /*!<I2C Master Mode Selection */
tushki7 0:60d829a0353a 4612
tushki7 0:60d829a0353a 4613 /****************** Bit definition for I2C_TRISE register *******************/
tushki7 0:60d829a0353a 4614 #define I2C_TRISE_TRISE ((uint32_t)0x0000003F) /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
tushki7 0:60d829a0353a 4615
tushki7 0:60d829a0353a 4616 /****************** Bit definition for I2C_FLTR register *******************/
tushki7 0:60d829a0353a 4617 #define I2C_FLTR_DNF ((uint32_t)0x0000000F) /*!<Digital Noise Filter */
tushki7 0:60d829a0353a 4618 #define I2C_FLTR_ANOFF ((uint32_t)0x00000010) /*!<Analog Noise Filter OFF */
tushki7 0:60d829a0353a 4619
tushki7 0:60d829a0353a 4620 /******************************************************************************/
tushki7 0:60d829a0353a 4621 /* */
tushki7 0:60d829a0353a 4622 /* Independent WATCHDOG */
tushki7 0:60d829a0353a 4623 /* */
tushki7 0:60d829a0353a 4624 /******************************************************************************/
tushki7 0:60d829a0353a 4625 /******************* Bit definition for IWDG_KR register ********************/
tushki7 0:60d829a0353a 4626 #define IWDG_KR_KEY ((uint32_t)0xFFFF) /*!<Key value (write only, read 0000h) */
tushki7 0:60d829a0353a 4627
tushki7 0:60d829a0353a 4628 /******************* Bit definition for IWDG_PR register ********************/
tushki7 0:60d829a0353a 4629 #define IWDG_PR_PR ((uint32_t)0x07) /*!<PR[2:0] (Prescaler divider) */
tushki7 0:60d829a0353a 4630 #define IWDG_PR_PR_0 ((uint32_t)0x01) /*!<Bit 0 */
tushki7 0:60d829a0353a 4631 #define IWDG_PR_PR_1 ((uint32_t)0x02) /*!<Bit 1 */
tushki7 0:60d829a0353a 4632 #define IWDG_PR_PR_2 ((uint32_t)0x04) /*!<Bit 2 */
tushki7 0:60d829a0353a 4633
tushki7 0:60d829a0353a 4634 /******************* Bit definition for IWDG_RLR register *******************/
tushki7 0:60d829a0353a 4635 #define IWDG_RLR_RL ((uint32_t)0x0FFF) /*!<Watchdog counter reload value */
tushki7 0:60d829a0353a 4636
tushki7 0:60d829a0353a 4637 /******************* Bit definition for IWDG_SR register ********************/
tushki7 0:60d829a0353a 4638 #define IWDG_SR_PVU ((uint32_t)0x01) /*!<Watchdog prescaler value update */
tushki7 0:60d829a0353a 4639 #define IWDG_SR_RVU ((uint32_t)0x02) /*!<Watchdog counter reload value update */
tushki7 0:60d829a0353a 4640
tushki7 0:60d829a0353a 4641
tushki7 0:60d829a0353a 4642 /******************************************************************************/
tushki7 0:60d829a0353a 4643 /* */
tushki7 0:60d829a0353a 4644 /* Power Control */
tushki7 0:60d829a0353a 4645 /* */
tushki7 0:60d829a0353a 4646 /******************************************************************************/
tushki7 0:60d829a0353a 4647 /******************** Bit definition for PWR_CR register ********************/
tushki7 0:60d829a0353a 4648 #define PWR_CR_LPDS ((uint32_t)0x00000001) /*!< Low-Power Deepsleep */
tushki7 0:60d829a0353a 4649 #define PWR_CR_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */
tushki7 0:60d829a0353a 4650 #define PWR_CR_CWUF ((uint32_t)0x00000004) /*!< Clear Wakeup Flag */
tushki7 0:60d829a0353a 4651 #define PWR_CR_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */
tushki7 0:60d829a0353a 4652 #define PWR_CR_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */
tushki7 0:60d829a0353a 4653
tushki7 0:60d829a0353a 4654 #define PWR_CR_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */
tushki7 0:60d829a0353a 4655 #define PWR_CR_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */
tushki7 0:60d829a0353a 4656 #define PWR_CR_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */
tushki7 0:60d829a0353a 4657 #define PWR_CR_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */
tushki7 0:60d829a0353a 4658
tushki7 0:60d829a0353a 4659 /*!< PVD level configuration */
tushki7 0:60d829a0353a 4660 #define PWR_CR_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */
tushki7 0:60d829a0353a 4661 #define PWR_CR_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */
tushki7 0:60d829a0353a 4662 #define PWR_CR_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */
tushki7 0:60d829a0353a 4663 #define PWR_CR_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */
tushki7 0:60d829a0353a 4664 #define PWR_CR_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */
tushki7 0:60d829a0353a 4665 #define PWR_CR_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */
tushki7 0:60d829a0353a 4666 #define PWR_CR_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */
tushki7 0:60d829a0353a 4667 #define PWR_CR_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */
tushki7 0:60d829a0353a 4668
tushki7 0:60d829a0353a 4669 #define PWR_CR_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */
tushki7 0:60d829a0353a 4670 #define PWR_CR_FPDS ((uint32_t)0x00000200) /*!< Flash power down in Stop mode */
tushki7 0:60d829a0353a 4671 #define PWR_CR_VOS ((uint32_t)0x0000C000) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
tushki7 0:60d829a0353a 4672 #define PWR_CR_VOS_0 ((uint32_t)0x00004000) /*!< Bit 0 */
tushki7 0:60d829a0353a 4673 #define PWR_CR_VOS_1 ((uint32_t)0x00008000) /*!< Bit 1 */
tushki7 0:60d829a0353a 4674
tushki7 0:60d829a0353a 4675 /* Legacy define */
tushki7 0:60d829a0353a 4676 #define PWR_CR_PMODE PWR_CR_VOS
tushki7 0:60d829a0353a 4677
tushki7 0:60d829a0353a 4678 /******************* Bit definition for PWR_CSR register ********************/
tushki7 0:60d829a0353a 4679 #define PWR_CSR_WUF ((uint32_t)0x00000001) /*!< Wakeup Flag */
tushki7 0:60d829a0353a 4680 #define PWR_CSR_SBF ((uint32_t)0x00000002) /*!< Standby Flag */
tushki7 0:60d829a0353a 4681 #define PWR_CSR_PVDO ((uint32_t)0x00000004) /*!< PVD Output */
tushki7 0:60d829a0353a 4682 #define PWR_CSR_BRR ((uint32_t)0x00000008) /*!< Backup regulator ready */
tushki7 0:60d829a0353a 4683 #define PWR_CSR_EWUP ((uint32_t)0x00000100) /*!< Enable WKUP pin */
tushki7 0:60d829a0353a 4684 #define PWR_CSR_BRE ((uint32_t)0x00000200) /*!< Backup regulator enable */
tushki7 0:60d829a0353a 4685 #define PWR_CSR_VOSRDY ((uint32_t)0x00004000) /*!< Regulator voltage scaling output selection ready */
tushki7 0:60d829a0353a 4686
tushki7 0:60d829a0353a 4687 /* Legacy define */
tushki7 0:60d829a0353a 4688 #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
tushki7 0:60d829a0353a 4689
tushki7 0:60d829a0353a 4690 /******************************************************************************/
tushki7 0:60d829a0353a 4691 /* */
tushki7 0:60d829a0353a 4692 /* Reset and Clock Control */
tushki7 0:60d829a0353a 4693 /* */
tushki7 0:60d829a0353a 4694 /******************************************************************************/
tushki7 0:60d829a0353a 4695 /******************** Bit definition for RCC_CR register ********************/
tushki7 0:60d829a0353a 4696 #define RCC_CR_HSION ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4697 #define RCC_CR_HSIRDY ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4698
tushki7 0:60d829a0353a 4699 #define RCC_CR_HSITRIM ((uint32_t)0x000000F8)
tushki7 0:60d829a0353a 4700 #define RCC_CR_HSITRIM_0 ((uint32_t)0x00000008)/*!<Bit 0 */
tushki7 0:60d829a0353a 4701 #define RCC_CR_HSITRIM_1 ((uint32_t)0x00000010)/*!<Bit 1 */
tushki7 0:60d829a0353a 4702 #define RCC_CR_HSITRIM_2 ((uint32_t)0x00000020)/*!<Bit 2 */
tushki7 0:60d829a0353a 4703 #define RCC_CR_HSITRIM_3 ((uint32_t)0x00000040)/*!<Bit 3 */
tushki7 0:60d829a0353a 4704 #define RCC_CR_HSITRIM_4 ((uint32_t)0x00000080)/*!<Bit 4 */
tushki7 0:60d829a0353a 4705
tushki7 0:60d829a0353a 4706 #define RCC_CR_HSICAL ((uint32_t)0x0000FF00)
tushki7 0:60d829a0353a 4707 #define RCC_CR_HSICAL_0 ((uint32_t)0x00000100)/*!<Bit 0 */
tushki7 0:60d829a0353a 4708 #define RCC_CR_HSICAL_1 ((uint32_t)0x00000200)/*!<Bit 1 */
tushki7 0:60d829a0353a 4709 #define RCC_CR_HSICAL_2 ((uint32_t)0x00000400)/*!<Bit 2 */
tushki7 0:60d829a0353a 4710 #define RCC_CR_HSICAL_3 ((uint32_t)0x00000800)/*!<Bit 3 */
tushki7 0:60d829a0353a 4711 #define RCC_CR_HSICAL_4 ((uint32_t)0x00001000)/*!<Bit 4 */
tushki7 0:60d829a0353a 4712 #define RCC_CR_HSICAL_5 ((uint32_t)0x00002000)/*!<Bit 5 */
tushki7 0:60d829a0353a 4713 #define RCC_CR_HSICAL_6 ((uint32_t)0x00004000)/*!<Bit 6 */
tushki7 0:60d829a0353a 4714 #define RCC_CR_HSICAL_7 ((uint32_t)0x00008000)/*!<Bit 7 */
tushki7 0:60d829a0353a 4715
tushki7 0:60d829a0353a 4716 #define RCC_CR_HSEON ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4717 #define RCC_CR_HSERDY ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4718 #define RCC_CR_HSEBYP ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4719 #define RCC_CR_CSSON ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4720 #define RCC_CR_PLLON ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 4721 #define RCC_CR_PLLRDY ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4722 #define RCC_CR_PLLI2SON ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4723 #define RCC_CR_PLLI2SRDY ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 4724
tushki7 0:60d829a0353a 4725 /******************** Bit definition for RCC_PLLCFGR register ***************/
tushki7 0:60d829a0353a 4726 #define RCC_PLLCFGR_PLLM ((uint32_t)0x0000003F)
tushki7 0:60d829a0353a 4727 #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4728 #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4729 #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4730 #define RCC_PLLCFGR_PLLM_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4731 #define RCC_PLLCFGR_PLLM_4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4732 #define RCC_PLLCFGR_PLLM_5 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4733
tushki7 0:60d829a0353a 4734 #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007FC0)
tushki7 0:60d829a0353a 4735 #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4736 #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4737 #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4738 #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4739 #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4740 #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4741 #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4742 #define RCC_PLLCFGR_PLLN_7 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4743 #define RCC_PLLCFGR_PLLN_8 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4744
tushki7 0:60d829a0353a 4745 #define RCC_PLLCFGR_PLLP ((uint32_t)0x00030000)
tushki7 0:60d829a0353a 4746 #define RCC_PLLCFGR_PLLP_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4747 #define RCC_PLLCFGR_PLLP_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4748
tushki7 0:60d829a0353a 4749 #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4750 #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4751 #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000000)
tushki7 0:60d829a0353a 4752
tushki7 0:60d829a0353a 4753 #define RCC_PLLCFGR_PLLQ ((uint32_t)0x0F000000)
tushki7 0:60d829a0353a 4754 #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 4755 #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4756 #define RCC_PLLCFGR_PLLQ_2 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4757 #define RCC_PLLCFGR_PLLQ_3 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 4758
tushki7 0:60d829a0353a 4759 /******************** Bit definition for RCC_CFGR register ******************/
tushki7 0:60d829a0353a 4760 /*!< SW configuration */
tushki7 0:60d829a0353a 4761 #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */
tushki7 0:60d829a0353a 4762 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */
tushki7 0:60d829a0353a 4763 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */
tushki7 0:60d829a0353a 4764
tushki7 0:60d829a0353a 4765 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */
tushki7 0:60d829a0353a 4766 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */
tushki7 0:60d829a0353a 4767 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */
tushki7 0:60d829a0353a 4768
tushki7 0:60d829a0353a 4769 /*!< SWS configuration */
tushki7 0:60d829a0353a 4770 #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */
tushki7 0:60d829a0353a 4771 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */
tushki7 0:60d829a0353a 4772 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */
tushki7 0:60d829a0353a 4773
tushki7 0:60d829a0353a 4774 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */
tushki7 0:60d829a0353a 4775 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */
tushki7 0:60d829a0353a 4776 #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */
tushki7 0:60d829a0353a 4777
tushki7 0:60d829a0353a 4778 /*!< HPRE configuration */
tushki7 0:60d829a0353a 4779 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */
tushki7 0:60d829a0353a 4780 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */
tushki7 0:60d829a0353a 4781 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */
tushki7 0:60d829a0353a 4782 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */
tushki7 0:60d829a0353a 4783 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */
tushki7 0:60d829a0353a 4784
tushki7 0:60d829a0353a 4785 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
tushki7 0:60d829a0353a 4786 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
tushki7 0:60d829a0353a 4787 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
tushki7 0:60d829a0353a 4788 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
tushki7 0:60d829a0353a 4789 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
tushki7 0:60d829a0353a 4790 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
tushki7 0:60d829a0353a 4791 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
tushki7 0:60d829a0353a 4792 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
tushki7 0:60d829a0353a 4793 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
tushki7 0:60d829a0353a 4794
tushki7 0:60d829a0353a 4795 /*!< PPRE1 configuration */
tushki7 0:60d829a0353a 4796 #define RCC_CFGR_PPRE1 ((uint32_t)0x00001C00) /*!< PRE1[2:0] bits (APB1 prescaler) */
tushki7 0:60d829a0353a 4797 #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000400) /*!< Bit 0 */
tushki7 0:60d829a0353a 4798 #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000800) /*!< Bit 1 */
tushki7 0:60d829a0353a 4799 #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00001000) /*!< Bit 2 */
tushki7 0:60d829a0353a 4800
tushki7 0:60d829a0353a 4801 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
tushki7 0:60d829a0353a 4802 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00001000) /*!< HCLK divided by 2 */
tushki7 0:60d829a0353a 4803 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00001400) /*!< HCLK divided by 4 */
tushki7 0:60d829a0353a 4804 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00001800) /*!< HCLK divided by 8 */
tushki7 0:60d829a0353a 4805 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00001C00) /*!< HCLK divided by 16 */
tushki7 0:60d829a0353a 4806
tushki7 0:60d829a0353a 4807 /*!< PPRE2 configuration */
tushki7 0:60d829a0353a 4808 #define RCC_CFGR_PPRE2 ((uint32_t)0x0000E000) /*!< PRE2[2:0] bits (APB2 prescaler) */
tushki7 0:60d829a0353a 4809 #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00002000) /*!< Bit 0 */
tushki7 0:60d829a0353a 4810 #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00004000) /*!< Bit 1 */
tushki7 0:60d829a0353a 4811 #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00008000) /*!< Bit 2 */
tushki7 0:60d829a0353a 4812
tushki7 0:60d829a0353a 4813 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
tushki7 0:60d829a0353a 4814 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00008000) /*!< HCLK divided by 2 */
tushki7 0:60d829a0353a 4815 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x0000A000) /*!< HCLK divided by 4 */
tushki7 0:60d829a0353a 4816 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x0000C000) /*!< HCLK divided by 8 */
tushki7 0:60d829a0353a 4817 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x0000E000) /*!< HCLK divided by 16 */
tushki7 0:60d829a0353a 4818
tushki7 0:60d829a0353a 4819 /*!< RTCPRE configuration */
tushki7 0:60d829a0353a 4820 #define RCC_CFGR_RTCPRE ((uint32_t)0x001F0000)
tushki7 0:60d829a0353a 4821 #define RCC_CFGR_RTCPRE_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4822 #define RCC_CFGR_RTCPRE_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4823 #define RCC_CFGR_RTCPRE_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4824 #define RCC_CFGR_RTCPRE_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4825 #define RCC_CFGR_RTCPRE_4 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4826
tushki7 0:60d829a0353a 4827 /*!< MCO1 configuration */
tushki7 0:60d829a0353a 4828 #define RCC_CFGR_MCO1 ((uint32_t)0x00600000)
tushki7 0:60d829a0353a 4829 #define RCC_CFGR_MCO1_0 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4830 #define RCC_CFGR_MCO1_1 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4831
tushki7 0:60d829a0353a 4832 #define RCC_CFGR_I2SSRC ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 4833
tushki7 0:60d829a0353a 4834 #define RCC_CFGR_MCO1PRE ((uint32_t)0x07000000)
tushki7 0:60d829a0353a 4835 #define RCC_CFGR_MCO1PRE_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 4836 #define RCC_CFGR_MCO1PRE_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4837 #define RCC_CFGR_MCO1PRE_2 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4838
tushki7 0:60d829a0353a 4839 #define RCC_CFGR_MCO2PRE ((uint32_t)0x38000000)
tushki7 0:60d829a0353a 4840 #define RCC_CFGR_MCO2PRE_0 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 4841 #define RCC_CFGR_MCO2PRE_1 ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4842 #define RCC_CFGR_MCO2PRE_2 ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 4843
tushki7 0:60d829a0353a 4844 #define RCC_CFGR_MCO2 ((uint32_t)0xC0000000)
tushki7 0:60d829a0353a 4845 #define RCC_CFGR_MCO2_0 ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 4846 #define RCC_CFGR_MCO2_1 ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 4847
tushki7 0:60d829a0353a 4848 /******************** Bit definition for RCC_CIR register *******************/
tushki7 0:60d829a0353a 4849 #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4850 #define RCC_CIR_LSERDYF ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4851 #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4852 #define RCC_CIR_HSERDYF ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4853 #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4854 #define RCC_CIR_PLLI2SRDYF ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4855
tushki7 0:60d829a0353a 4856 #define RCC_CIR_CSSF ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4857 #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4858 #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 4859 #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 4860 #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4861 #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4862 #define RCC_CIR_PLLI2SRDYIE ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 4863
tushki7 0:60d829a0353a 4864 #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4865 #define RCC_CIR_LSERDYC ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4866 #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4867 #define RCC_CIR_HSERDYC ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4868 #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4869 #define RCC_CIR_PLLI2SRDYC ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4870
tushki7 0:60d829a0353a 4871 #define RCC_CIR_CSSC ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 4872
tushki7 0:60d829a0353a 4873 /******************** Bit definition for RCC_AHB1RSTR register **************/
tushki7 0:60d829a0353a 4874 #define RCC_AHB1RSTR_GPIOARST ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4875 #define RCC_AHB1RSTR_GPIOBRST ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4876 #define RCC_AHB1RSTR_GPIOCRST ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4877 #define RCC_AHB1RSTR_GPIODRST ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4878 #define RCC_AHB1RSTR_GPIOERST ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4879 #define RCC_AHB1RSTR_GPIOFRST ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4880 #define RCC_AHB1RSTR_GPIOGRST ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4881 #define RCC_AHB1RSTR_GPIOHRST ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4882 #define RCC_AHB1RSTR_GPIOIRST ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4883 #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4884 #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4885 #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4886 #define RCC_AHB1RSTR_ETHMACRST ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4887 #define RCC_AHB1RSTR_OTGHRST ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4888
tushki7 0:60d829a0353a 4889 /******************** Bit definition for RCC_AHB2RSTR register **************/
tushki7 0:60d829a0353a 4890 #define RCC_AHB2RSTR_DCMIRST ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4891 #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4892 #define RCC_AHB2RSTR_OTGFSRST ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4893
tushki7 0:60d829a0353a 4894 /******************** Bit definition for RCC_AHB3RSTR register **************/
tushki7 0:60d829a0353a 4895
tushki7 0:60d829a0353a 4896 #define RCC_AHB3RSTR_FSMCRST ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4897
tushki7 0:60d829a0353a 4898 /******************** Bit definition for RCC_APB1RSTR register **************/
tushki7 0:60d829a0353a 4899 #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4900 #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4901 #define RCC_APB1RSTR_TIM4RST ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4902 #define RCC_APB1RSTR_TIM5RST ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4903 #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4904 #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4905 #define RCC_APB1RSTR_TIM12RST ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4906 #define RCC_APB1RSTR_TIM13RST ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4907 #define RCC_APB1RSTR_TIM14RST ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4908 #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4909 #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4910 #define RCC_APB1RSTR_SPI3RST ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4911 #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4912 #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4913 #define RCC_APB1RSTR_UART4RST ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4914 #define RCC_APB1RSTR_UART5RST ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4915 #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4916 #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4917 #define RCC_APB1RSTR_I2C3RST ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 4918 #define RCC_APB1RSTR_CAN1RST ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4919 #define RCC_APB1RSTR_CAN2RST ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4920 #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4921 #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 4922
tushki7 0:60d829a0353a 4923 /******************** Bit definition for RCC_APB2RSTR register **************/
tushki7 0:60d829a0353a 4924 #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4925 #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4926 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4927 #define RCC_APB2RSTR_USART6RST ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4928 #define RCC_APB2RSTR_ADCRST ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4929 #define RCC_APB2RSTR_SDIORST ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4930 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4931 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4932 #define RCC_APB2RSTR_TIM9RST ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 4933 #define RCC_APB2RSTR_TIM10RST ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4934 #define RCC_APB2RSTR_TIM11RST ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4935
tushki7 0:60d829a0353a 4936 /* Old SPI1RST bit definition, maintained for legacy purpose */
tushki7 0:60d829a0353a 4937 #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST
tushki7 0:60d829a0353a 4938
tushki7 0:60d829a0353a 4939 /******************** Bit definition for RCC_AHB1ENR register ***************/
tushki7 0:60d829a0353a 4940 #define RCC_AHB1ENR_GPIOAEN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4941 #define RCC_AHB1ENR_GPIOBEN ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4942 #define RCC_AHB1ENR_GPIOCEN ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4943 #define RCC_AHB1ENR_GPIODEN ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4944 #define RCC_AHB1ENR_GPIOEEN ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4945 #define RCC_AHB1ENR_GPIOFEN ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4946 #define RCC_AHB1ENR_GPIOGEN ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4947 #define RCC_AHB1ENR_GPIOHEN ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4948 #define RCC_AHB1ENR_GPIOIEN ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4949 #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 4950 #define RCC_AHB1ENR_BKPSRAMEN ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4951 #define RCC_AHB1ENR_CCMDATARAMEN ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4952 #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4953 #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4954
tushki7 0:60d829a0353a 4955 #define RCC_AHB1ENR_ETHMACEN ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4956 #define RCC_AHB1ENR_ETHMACTXEN ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4957 #define RCC_AHB1ENR_ETHMACRXEN ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 4958 #define RCC_AHB1ENR_ETHMACPTPEN ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4959 #define RCC_AHB1ENR_OTGHSEN ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 4960 #define RCC_AHB1ENR_OTGHSULPIEN ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 4961
tushki7 0:60d829a0353a 4962 /******************** Bit definition for RCC_AHB2ENR register ***************/
tushki7 0:60d829a0353a 4963 #define RCC_AHB2ENR_DCMIEN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4964 #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4965 #define RCC_AHB2ENR_OTGFSEN ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4966
tushki7 0:60d829a0353a 4967 /******************** Bit definition for RCC_AHB3ENR register ***************/
tushki7 0:60d829a0353a 4968
tushki7 0:60d829a0353a 4969 #define RCC_AHB3ENR_FSMCEN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4970
tushki7 0:60d829a0353a 4971 /******************** Bit definition for RCC_APB1ENR register ***************/
tushki7 0:60d829a0353a 4972 #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4973 #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4974 #define RCC_APB1ENR_TIM4EN ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 4975 #define RCC_APB1ENR_TIM5EN ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 4976 #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 4977 #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 4978 #define RCC_APB1ENR_TIM12EN ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 4979 #define RCC_APB1ENR_TIM13EN ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 4980 #define RCC_APB1ENR_TIM14EN ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 4981 #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 4982 #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 4983 #define RCC_APB1ENR_SPI3EN ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 4984 #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 4985 #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 4986 #define RCC_APB1ENR_UART4EN ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 4987 #define RCC_APB1ENR_UART5EN ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 4988 #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 4989 #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 4990 #define RCC_APB1ENR_I2C3EN ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 4991 #define RCC_APB1ENR_CAN1EN ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 4992 #define RCC_APB1ENR_CAN2EN ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 4993 #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 4994 #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 4995
tushki7 0:60d829a0353a 4996 /******************** Bit definition for RCC_APB2ENR register ***************/
tushki7 0:60d829a0353a 4997 #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 4998 #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 4999 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5000 #define RCC_APB2ENR_USART6EN ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5001 #define RCC_APB2ENR_ADC1EN ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5002 #define RCC_APB2ENR_ADC2EN ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5003 #define RCC_APB2ENR_ADC3EN ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5004 #define RCC_APB2ENR_SDIOEN ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5005 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5006 #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5007 #define RCC_APB2ENR_TIM9EN ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5008 #define RCC_APB2ENR_TIM10EN ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5009 #define RCC_APB2ENR_TIM11EN ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5010 #define RCC_APB2ENR_SPI5EN ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 5011 #define RCC_APB2ENR_SPI6EN ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5012
tushki7 0:60d829a0353a 5013 /******************** Bit definition for RCC_AHB1LPENR register *************/
tushki7 0:60d829a0353a 5014 #define RCC_AHB1LPENR_GPIOALPEN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5015 #define RCC_AHB1LPENR_GPIOBLPEN ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5016 #define RCC_AHB1LPENR_GPIOCLPEN ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5017 #define RCC_AHB1LPENR_GPIODLPEN ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5018 #define RCC_AHB1LPENR_GPIOELPEN ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5019 #define RCC_AHB1LPENR_GPIOFLPEN ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5020 #define RCC_AHB1LPENR_GPIOGLPEN ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5021 #define RCC_AHB1LPENR_GPIOHLPEN ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5022 #define RCC_AHB1LPENR_GPIOILPEN ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5023 #define RCC_AHB1LPENR_CRCLPEN ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5024 #define RCC_AHB1LPENR_FLITFLPEN ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5025 #define RCC_AHB1LPENR_SRAM1LPEN ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5026 #define RCC_AHB1LPENR_SRAM2LPEN ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5027 #define RCC_AHB1LPENR_BKPSRAMLPEN ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5028 #define RCC_AHB1LPENR_SRAM3LPEN ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 5029 #define RCC_AHB1LPENR_DMA1LPEN ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5030 #define RCC_AHB1LPENR_DMA2LPEN ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 5031 #define RCC_AHB1LPENR_ETHMACLPEN ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 5032 #define RCC_AHB1LPENR_ETHMACTXLPEN ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 5033 #define RCC_AHB1LPENR_ETHMACRXLPEN ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 5034 #define RCC_AHB1LPENR_ETHMACPTPLPEN ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 5035 #define RCC_AHB1LPENR_OTGHSLPEN ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 5036 #define RCC_AHB1LPENR_OTGHSULPILPEN ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 5037
tushki7 0:60d829a0353a 5038 /******************** Bit definition for RCC_AHB2LPENR register *************/
tushki7 0:60d829a0353a 5039 #define RCC_AHB2LPENR_DCMILPEN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5040 #define RCC_AHB2LPENR_RNGLPEN ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5041 #define RCC_AHB2LPENR_OTGFSLPEN ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5042
tushki7 0:60d829a0353a 5043 /******************** Bit definition for RCC_AHB3LPENR register *************/
tushki7 0:60d829a0353a 5044
tushki7 0:60d829a0353a 5045 #define RCC_AHB3LPENR_FSMCLPEN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5046
tushki7 0:60d829a0353a 5047 /******************** Bit definition for RCC_APB1LPENR register *************/
tushki7 0:60d829a0353a 5048 #define RCC_APB1LPENR_TIM2LPEN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5049 #define RCC_APB1LPENR_TIM3LPEN ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5050 #define RCC_APB1LPENR_TIM4LPEN ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5051 #define RCC_APB1LPENR_TIM5LPEN ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5052 #define RCC_APB1LPENR_TIM6LPEN ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5053 #define RCC_APB1LPENR_TIM7LPEN ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5054 #define RCC_APB1LPENR_TIM12LPEN ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5055 #define RCC_APB1LPENR_TIM13LPEN ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5056 #define RCC_APB1LPENR_TIM14LPEN ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5057 #define RCC_APB1LPENR_WWDGLPEN ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5058 #define RCC_APB1LPENR_SPI2LPEN ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5059 #define RCC_APB1LPENR_SPI3LPEN ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5060 #define RCC_APB1LPENR_USART2LPEN ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5061 #define RCC_APB1LPENR_USART3LPEN ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5062 #define RCC_APB1LPENR_UART4LPEN ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 5063 #define RCC_APB1LPENR_UART5LPEN ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 5064 #define RCC_APB1LPENR_I2C1LPEN ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5065 #define RCC_APB1LPENR_I2C2LPEN ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 5066 #define RCC_APB1LPENR_I2C3LPEN ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 5067 #define RCC_APB1LPENR_CAN1LPEN ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 5068 #define RCC_APB1LPENR_CAN2LPEN ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 5069 #define RCC_APB1LPENR_PWRLPEN ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 5070 #define RCC_APB1LPENR_DACLPEN ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 5071
tushki7 0:60d829a0353a 5072 /******************** Bit definition for RCC_APB2LPENR register *************/
tushki7 0:60d829a0353a 5073 #define RCC_APB2LPENR_TIM1LPEN ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5074 #define RCC_APB2LPENR_TIM8LPEN ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5075 #define RCC_APB2LPENR_USART1LPEN ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5076 #define RCC_APB2LPENR_USART6LPEN ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5077 #define RCC_APB2LPENR_ADC1LPEN ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5078 #define RCC_APB2LPENR_ADC2LPEN ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5079 #define RCC_APB2LPENR_ADC3LPEN ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5080 #define RCC_APB2LPENR_SDIOLPEN ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5081 #define RCC_APB2LPENR_SPI1LPEN ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5082 #define RCC_APB2LPENR_SYSCFGLPEN ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5083 #define RCC_APB2LPENR_TIM9LPEN ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5084 #define RCC_APB2LPENR_TIM10LPEN ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5085 #define RCC_APB2LPENR_TIM11LPEN ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5086
tushki7 0:60d829a0353a 5087 /******************** Bit definition for RCC_BDCR register ******************/
tushki7 0:60d829a0353a 5088 #define RCC_BDCR_LSEON ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5089 #define RCC_BDCR_LSERDY ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5090 #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5091
tushki7 0:60d829a0353a 5092 #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300)
tushki7 0:60d829a0353a 5093 #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5094 #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5095
tushki7 0:60d829a0353a 5096 #define RCC_BDCR_RTCEN ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5097 #define RCC_BDCR_BDRST ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5098
tushki7 0:60d829a0353a 5099 /******************** Bit definition for RCC_CSR register *******************/
tushki7 0:60d829a0353a 5100 #define RCC_CSR_LSION ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5101 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5102 #define RCC_CSR_RMVF ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 5103 #define RCC_CSR_BORRSTF ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 5104 #define RCC_CSR_PADRSTF ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 5105 #define RCC_CSR_PORRSTF ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 5106 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 5107 #define RCC_CSR_WDGRSTF ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 5108 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 5109 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 5110
tushki7 0:60d829a0353a 5111 /******************** Bit definition for RCC_SSCGR register *****************/
tushki7 0:60d829a0353a 5112 #define RCC_SSCGR_MODPER ((uint32_t)0x00001FFF)
tushki7 0:60d829a0353a 5113 #define RCC_SSCGR_INCSTEP ((uint32_t)0x0FFFE000)
tushki7 0:60d829a0353a 5114 #define RCC_SSCGR_SPREADSEL ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 5115 #define RCC_SSCGR_SSCGEN ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 5116
tushki7 0:60d829a0353a 5117 /******************** Bit definition for RCC_PLLI2SCFGR register ************/
tushki7 0:60d829a0353a 5118 #define RCC_PLLI2SCFGR_PLLI2SN ((uint32_t)0x00007FC0)
tushki7 0:60d829a0353a 5119 #define RCC_PLLI2SCFGR_PLLI2SN_0 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5120 #define RCC_PLLI2SCFGR_PLLI2SN_1 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5121 #define RCC_PLLI2SCFGR_PLLI2SN_2 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5122 #define RCC_PLLI2SCFGR_PLLI2SN_3 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5123 #define RCC_PLLI2SCFGR_PLLI2SN_4 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5124 #define RCC_PLLI2SCFGR_PLLI2SN_5 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5125 #define RCC_PLLI2SCFGR_PLLI2SN_6 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5126 #define RCC_PLLI2SCFGR_PLLI2SN_7 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5127 #define RCC_PLLI2SCFGR_PLLI2SN_8 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5128
tushki7 0:60d829a0353a 5129 #define RCC_PLLI2SCFGR_PLLI2SR ((uint32_t)0x70000000)
tushki7 0:60d829a0353a 5130 #define RCC_PLLI2SCFGR_PLLI2SR_0 ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 5131 #define RCC_PLLI2SCFGR_PLLI2SR_1 ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 5132 #define RCC_PLLI2SCFGR_PLLI2SR_2 ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 5133
tushki7 0:60d829a0353a 5134 /******************************************************************************/
tushki7 0:60d829a0353a 5135 /* */
tushki7 0:60d829a0353a 5136 /* RNG */
tushki7 0:60d829a0353a 5137 /* */
tushki7 0:60d829a0353a 5138 /******************************************************************************/
tushki7 0:60d829a0353a 5139 /******************** Bits definition for RNG_CR register *******************/
tushki7 0:60d829a0353a 5140 #define RNG_CR_RNGEN ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5141 #define RNG_CR_IE ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5142
tushki7 0:60d829a0353a 5143 /******************** Bits definition for RNG_SR register *******************/
tushki7 0:60d829a0353a 5144 #define RNG_SR_DRDY ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5145 #define RNG_SR_CECS ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5146 #define RNG_SR_SECS ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5147 #define RNG_SR_CEIS ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5148 #define RNG_SR_SEIS ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5149
tushki7 0:60d829a0353a 5150 /******************************************************************************/
tushki7 0:60d829a0353a 5151 /* */
tushki7 0:60d829a0353a 5152 /* Real-Time Clock (RTC) */
tushki7 0:60d829a0353a 5153 /* */
tushki7 0:60d829a0353a 5154 /******************************************************************************/
tushki7 0:60d829a0353a 5155 /******************** Bits definition for RTC_TR register *******************/
tushki7 0:60d829a0353a 5156 #define RTC_TR_PM ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 5157 #define RTC_TR_HT ((uint32_t)0x00300000)
tushki7 0:60d829a0353a 5158 #define RTC_TR_HT_0 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 5159 #define RTC_TR_HT_1 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5160 #define RTC_TR_HU ((uint32_t)0x000F0000)
tushki7 0:60d829a0353a 5161 #define RTC_TR_HU_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5162 #define RTC_TR_HU_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5163 #define RTC_TR_HU_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5164 #define RTC_TR_HU_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 5165 #define RTC_TR_MNT ((uint32_t)0x00007000)
tushki7 0:60d829a0353a 5166 #define RTC_TR_MNT_0 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5167 #define RTC_TR_MNT_1 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5168 #define RTC_TR_MNT_2 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5169 #define RTC_TR_MNU ((uint32_t)0x00000F00)
tushki7 0:60d829a0353a 5170 #define RTC_TR_MNU_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5171 #define RTC_TR_MNU_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5172 #define RTC_TR_MNU_2 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5173 #define RTC_TR_MNU_3 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5174 #define RTC_TR_ST ((uint32_t)0x00000070)
tushki7 0:60d829a0353a 5175 #define RTC_TR_ST_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5176 #define RTC_TR_ST_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5177 #define RTC_TR_ST_2 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5178 #define RTC_TR_SU ((uint32_t)0x0000000F)
tushki7 0:60d829a0353a 5179 #define RTC_TR_SU_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5180 #define RTC_TR_SU_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5181 #define RTC_TR_SU_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5182 #define RTC_TR_SU_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5183
tushki7 0:60d829a0353a 5184 /******************** Bits definition for RTC_DR register *******************/
tushki7 0:60d829a0353a 5185 #define RTC_DR_YT ((uint32_t)0x00F00000)
tushki7 0:60d829a0353a 5186 #define RTC_DR_YT_0 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 5187 #define RTC_DR_YT_1 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5188 #define RTC_DR_YT_2 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 5189 #define RTC_DR_YT_3 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 5190 #define RTC_DR_YU ((uint32_t)0x000F0000)
tushki7 0:60d829a0353a 5191 #define RTC_DR_YU_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5192 #define RTC_DR_YU_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5193 #define RTC_DR_YU_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5194 #define RTC_DR_YU_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 5195 #define RTC_DR_WDU ((uint32_t)0x0000E000)
tushki7 0:60d829a0353a 5196 #define RTC_DR_WDU_0 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5197 #define RTC_DR_WDU_1 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5198 #define RTC_DR_WDU_2 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5199 #define RTC_DR_MT ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5200 #define RTC_DR_MU ((uint32_t)0x00000F00)
tushki7 0:60d829a0353a 5201 #define RTC_DR_MU_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5202 #define RTC_DR_MU_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5203 #define RTC_DR_MU_2 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5204 #define RTC_DR_MU_3 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5205 #define RTC_DR_DT ((uint32_t)0x00000030)
tushki7 0:60d829a0353a 5206 #define RTC_DR_DT_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5207 #define RTC_DR_DT_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5208 #define RTC_DR_DU ((uint32_t)0x0000000F)
tushki7 0:60d829a0353a 5209 #define RTC_DR_DU_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5210 #define RTC_DR_DU_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5211 #define RTC_DR_DU_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5212 #define RTC_DR_DU_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5213
tushki7 0:60d829a0353a 5214 /******************** Bits definition for RTC_CR register *******************/
tushki7 0:60d829a0353a 5215 #define RTC_CR_COE ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 5216 #define RTC_CR_OSEL ((uint32_t)0x00600000)
tushki7 0:60d829a0353a 5217 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5218 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 5219 #define RTC_CR_POL ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 5220 #define RTC_CR_COSEL ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 5221 #define RTC_CR_BCK ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5222 #define RTC_CR_SUB1H ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5223 #define RTC_CR_ADD1H ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5224 #define RTC_CR_TSIE ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5225 #define RTC_CR_WUTIE ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5226 #define RTC_CR_ALRBIE ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5227 #define RTC_CR_ALRAIE ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5228 #define RTC_CR_TSE ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5229 #define RTC_CR_WUTE ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5230 #define RTC_CR_ALRBE ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5231 #define RTC_CR_ALRAE ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5232 #define RTC_CR_DCE ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5233 #define RTC_CR_FMT ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5234 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5235 #define RTC_CR_REFCKON ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5236 #define RTC_CR_TSEDGE ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5237 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007)
tushki7 0:60d829a0353a 5238 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5239 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5240 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5241
tushki7 0:60d829a0353a 5242 /******************** Bits definition for RTC_ISR register ******************/
tushki7 0:60d829a0353a 5243 #define RTC_ISR_RECALPF ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5244 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5245 #define RTC_ISR_TAMP2F ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5246 #define RTC_ISR_TSOVF ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5247 #define RTC_ISR_TSF ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5248 #define RTC_ISR_WUTF ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5249 #define RTC_ISR_ALRBF ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5250 #define RTC_ISR_ALRAF ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5251 #define RTC_ISR_INIT ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5252 #define RTC_ISR_INITF ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5253 #define RTC_ISR_RSF ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5254 #define RTC_ISR_INITS ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5255 #define RTC_ISR_SHPF ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5256 #define RTC_ISR_WUTWF ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5257 #define RTC_ISR_ALRBWF ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5258 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5259
tushki7 0:60d829a0353a 5260 /******************** Bits definition for RTC_PRER register *****************/
tushki7 0:60d829a0353a 5261 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000)
tushki7 0:60d829a0353a 5262 #define RTC_PRER_PREDIV_S ((uint32_t)0x00001FFF)
tushki7 0:60d829a0353a 5263
tushki7 0:60d829a0353a 5264 /******************** Bits definition for RTC_WUTR register *****************/
tushki7 0:60d829a0353a 5265 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF)
tushki7 0:60d829a0353a 5266
tushki7 0:60d829a0353a 5267 /******************** Bits definition for RTC_CALIBR register ***************/
tushki7 0:60d829a0353a 5268 #define RTC_CALIBR_DCS ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5269 #define RTC_CALIBR_DC ((uint32_t)0x0000001F)
tushki7 0:60d829a0353a 5270
tushki7 0:60d829a0353a 5271 /******************** Bits definition for RTC_ALRMAR register ***************/
tushki7 0:60d829a0353a 5272 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 5273 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 5274 #define RTC_ALRMAR_DT ((uint32_t)0x30000000)
tushki7 0:60d829a0353a 5275 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 5276 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 5277 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000)
tushki7 0:60d829a0353a 5278 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 5279 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 5280 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 5281 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 5282 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 5283 #define RTC_ALRMAR_PM ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 5284 #define RTC_ALRMAR_HT ((uint32_t)0x00300000)
tushki7 0:60d829a0353a 5285 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 5286 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5287 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000)
tushki7 0:60d829a0353a 5288 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5289 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5290 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5291 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 5292 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5293 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000)
tushki7 0:60d829a0353a 5294 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5295 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5296 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5297 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00)
tushki7 0:60d829a0353a 5298 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5299 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5300 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5301 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5302 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5303 #define RTC_ALRMAR_ST ((uint32_t)0x00000070)
tushki7 0:60d829a0353a 5304 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5305 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5306 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5307 #define RTC_ALRMAR_SU ((uint32_t)0x0000000F)
tushki7 0:60d829a0353a 5308 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5309 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5310 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5311 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5312
tushki7 0:60d829a0353a 5313 /******************** Bits definition for RTC_ALRMBR register ***************/
tushki7 0:60d829a0353a 5314 #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 5315 #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000)
tushki7 0:60d829a0353a 5316 #define RTC_ALRMBR_DT ((uint32_t)0x30000000)
tushki7 0:60d829a0353a 5317 #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000)
tushki7 0:60d829a0353a 5318 #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000)
tushki7 0:60d829a0353a 5319 #define RTC_ALRMBR_DU ((uint32_t)0x0F000000)
tushki7 0:60d829a0353a 5320 #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 5321 #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 5322 #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 5323 #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 5324 #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 5325 #define RTC_ALRMBR_PM ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 5326 #define RTC_ALRMBR_HT ((uint32_t)0x00300000)
tushki7 0:60d829a0353a 5327 #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 5328 #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5329 #define RTC_ALRMBR_HU ((uint32_t)0x000F0000)
tushki7 0:60d829a0353a 5330 #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5331 #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5332 #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5333 #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 5334 #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5335 #define RTC_ALRMBR_MNT ((uint32_t)0x00007000)
tushki7 0:60d829a0353a 5336 #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5337 #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5338 #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5339 #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00)
tushki7 0:60d829a0353a 5340 #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5341 #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5342 #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5343 #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5344 #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5345 #define RTC_ALRMBR_ST ((uint32_t)0x00000070)
tushki7 0:60d829a0353a 5346 #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5347 #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5348 #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5349 #define RTC_ALRMBR_SU ((uint32_t)0x0000000F)
tushki7 0:60d829a0353a 5350 #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5351 #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5352 #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5353 #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5354
tushki7 0:60d829a0353a 5355 /******************** Bits definition for RTC_WPR register ******************/
tushki7 0:60d829a0353a 5356 #define RTC_WPR_KEY ((uint32_t)0x000000FF)
tushki7 0:60d829a0353a 5357
tushki7 0:60d829a0353a 5358 /******************** Bits definition for RTC_SSR register ******************/
tushki7 0:60d829a0353a 5359 #define RTC_SSR_SS ((uint32_t)0x0000FFFF)
tushki7 0:60d829a0353a 5360
tushki7 0:60d829a0353a 5361 /******************** Bits definition for RTC_SHIFTR register ***************/
tushki7 0:60d829a0353a 5362 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF)
tushki7 0:60d829a0353a 5363 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000)
tushki7 0:60d829a0353a 5364
tushki7 0:60d829a0353a 5365 /******************** Bits definition for RTC_TSTR register *****************/
tushki7 0:60d829a0353a 5366 #define RTC_TSTR_PM ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 5367 #define RTC_TSTR_HT ((uint32_t)0x00300000)
tushki7 0:60d829a0353a 5368 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000)
tushki7 0:60d829a0353a 5369 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 5370 #define RTC_TSTR_HU ((uint32_t)0x000F0000)
tushki7 0:60d829a0353a 5371 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5372 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5373 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5374 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000)
tushki7 0:60d829a0353a 5375 #define RTC_TSTR_MNT ((uint32_t)0x00007000)
tushki7 0:60d829a0353a 5376 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5377 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5378 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5379 #define RTC_TSTR_MNU ((uint32_t)0x00000F00)
tushki7 0:60d829a0353a 5380 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5381 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5382 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5383 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5384 #define RTC_TSTR_ST ((uint32_t)0x00000070)
tushki7 0:60d829a0353a 5385 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5386 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5387 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5388 #define RTC_TSTR_SU ((uint32_t)0x0000000F)
tushki7 0:60d829a0353a 5389 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5390 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5391 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5392 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5393
tushki7 0:60d829a0353a 5394 /******************** Bits definition for RTC_TSDR register *****************/
tushki7 0:60d829a0353a 5395 #define RTC_TSDR_WDU ((uint32_t)0x0000E000)
tushki7 0:60d829a0353a 5396 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5397 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5398 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5399 #define RTC_TSDR_MT ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5400 #define RTC_TSDR_MU ((uint32_t)0x00000F00)
tushki7 0:60d829a0353a 5401 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5402 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5403 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5404 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5405 #define RTC_TSDR_DT ((uint32_t)0x00000030)
tushki7 0:60d829a0353a 5406 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5407 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5408 #define RTC_TSDR_DU ((uint32_t)0x0000000F)
tushki7 0:60d829a0353a 5409 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5410 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5411 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5412 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5413
tushki7 0:60d829a0353a 5414 /******************** Bits definition for RTC_TSSSR register ****************/
tushki7 0:60d829a0353a 5415 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF)
tushki7 0:60d829a0353a 5416
tushki7 0:60d829a0353a 5417 /******************** Bits definition for RTC_CAL register *****************/
tushki7 0:60d829a0353a 5418 #define RTC_CALR_CALP ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5419 #define RTC_CALR_CALW8 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5420 #define RTC_CALR_CALW16 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5421 #define RTC_CALR_CALM ((uint32_t)0x000001FF)
tushki7 0:60d829a0353a 5422 #define RTC_CALR_CALM_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5423 #define RTC_CALR_CALM_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5424 #define RTC_CALR_CALM_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5425 #define RTC_CALR_CALM_3 ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5426 #define RTC_CALR_CALM_4 ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5427 #define RTC_CALR_CALM_5 ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 5428 #define RTC_CALR_CALM_6 ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 5429 #define RTC_CALR_CALM_7 ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5430 #define RTC_CALR_CALM_8 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5431
tushki7 0:60d829a0353a 5432 /******************** Bits definition for RTC_TAFCR register ****************/
tushki7 0:60d829a0353a 5433 #define RTC_TAFCR_ALARMOUTTYPE ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 5434 #define RTC_TAFCR_TSINSEL ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 5435 #define RTC_TAFCR_TAMPINSEL ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 5436 #define RTC_TAFCR_TAMPPUDIS ((uint32_t)0x00008000)
tushki7 0:60d829a0353a 5437 #define RTC_TAFCR_TAMPPRCH ((uint32_t)0x00006000)
tushki7 0:60d829a0353a 5438 #define RTC_TAFCR_TAMPPRCH_0 ((uint32_t)0x00002000)
tushki7 0:60d829a0353a 5439 #define RTC_TAFCR_TAMPPRCH_1 ((uint32_t)0x00004000)
tushki7 0:60d829a0353a 5440 #define RTC_TAFCR_TAMPFLT ((uint32_t)0x00001800)
tushki7 0:60d829a0353a 5441 #define RTC_TAFCR_TAMPFLT_0 ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 5442 #define RTC_TAFCR_TAMPFLT_1 ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 5443 #define RTC_TAFCR_TAMPFREQ ((uint32_t)0x00000700)
tushki7 0:60d829a0353a 5444 #define RTC_TAFCR_TAMPFREQ_0 ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 5445 #define RTC_TAFCR_TAMPFREQ_1 ((uint32_t)0x00000200)
tushki7 0:60d829a0353a 5446 #define RTC_TAFCR_TAMPFREQ_2 ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 5447 #define RTC_TAFCR_TAMPTS ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 5448 #define RTC_TAFCR_TAMP2TRG ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 5449 #define RTC_TAFCR_TAMP2E ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 5450 #define RTC_TAFCR_TAMPIE ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5451 #define RTC_TAFCR_TAMP1TRG ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5452 #define RTC_TAFCR_TAMP1E ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5453
tushki7 0:60d829a0353a 5454 /******************** Bits definition for RTC_ALRMASSR register *************/
tushki7 0:60d829a0353a 5455 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000)
tushki7 0:60d829a0353a 5456 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 5457 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 5458 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 5459 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 5460 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF)
tushki7 0:60d829a0353a 5461
tushki7 0:60d829a0353a 5462 /******************** Bits definition for RTC_ALRMBSSR register *************/
tushki7 0:60d829a0353a 5463 #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000)
tushki7 0:60d829a0353a 5464 #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000)
tushki7 0:60d829a0353a 5465 #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 5466 #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 5467 #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000)
tushki7 0:60d829a0353a 5468 #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF)
tushki7 0:60d829a0353a 5469
tushki7 0:60d829a0353a 5470 /******************** Bits definition for RTC_BKP0R register ****************/
tushki7 0:60d829a0353a 5471 #define RTC_BKP0R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5472
tushki7 0:60d829a0353a 5473 /******************** Bits definition for RTC_BKP1R register ****************/
tushki7 0:60d829a0353a 5474 #define RTC_BKP1R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5475
tushki7 0:60d829a0353a 5476 /******************** Bits definition for RTC_BKP2R register ****************/
tushki7 0:60d829a0353a 5477 #define RTC_BKP2R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5478
tushki7 0:60d829a0353a 5479 /******************** Bits definition for RTC_BKP3R register ****************/
tushki7 0:60d829a0353a 5480 #define RTC_BKP3R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5481
tushki7 0:60d829a0353a 5482 /******************** Bits definition for RTC_BKP4R register ****************/
tushki7 0:60d829a0353a 5483 #define RTC_BKP4R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5484
tushki7 0:60d829a0353a 5485 /******************** Bits definition for RTC_BKP5R register ****************/
tushki7 0:60d829a0353a 5486 #define RTC_BKP5R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5487
tushki7 0:60d829a0353a 5488 /******************** Bits definition for RTC_BKP6R register ****************/
tushki7 0:60d829a0353a 5489 #define RTC_BKP6R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5490
tushki7 0:60d829a0353a 5491 /******************** Bits definition for RTC_BKP7R register ****************/
tushki7 0:60d829a0353a 5492 #define RTC_BKP7R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5493
tushki7 0:60d829a0353a 5494 /******************** Bits definition for RTC_BKP8R register ****************/
tushki7 0:60d829a0353a 5495 #define RTC_BKP8R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5496
tushki7 0:60d829a0353a 5497 /******************** Bits definition for RTC_BKP9R register ****************/
tushki7 0:60d829a0353a 5498 #define RTC_BKP9R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5499
tushki7 0:60d829a0353a 5500 /******************** Bits definition for RTC_BKP10R register ***************/
tushki7 0:60d829a0353a 5501 #define RTC_BKP10R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5502
tushki7 0:60d829a0353a 5503 /******************** Bits definition for RTC_BKP11R register ***************/
tushki7 0:60d829a0353a 5504 #define RTC_BKP11R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5505
tushki7 0:60d829a0353a 5506 /******************** Bits definition for RTC_BKP12R register ***************/
tushki7 0:60d829a0353a 5507 #define RTC_BKP12R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5508
tushki7 0:60d829a0353a 5509 /******************** Bits definition for RTC_BKP13R register ***************/
tushki7 0:60d829a0353a 5510 #define RTC_BKP13R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5511
tushki7 0:60d829a0353a 5512 /******************** Bits definition for RTC_BKP14R register ***************/
tushki7 0:60d829a0353a 5513 #define RTC_BKP14R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5514
tushki7 0:60d829a0353a 5515 /******************** Bits definition for RTC_BKP15R register ***************/
tushki7 0:60d829a0353a 5516 #define RTC_BKP15R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5517
tushki7 0:60d829a0353a 5518 /******************** Bits definition for RTC_BKP16R register ***************/
tushki7 0:60d829a0353a 5519 #define RTC_BKP16R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5520
tushki7 0:60d829a0353a 5521 /******************** Bits definition for RTC_BKP17R register ***************/
tushki7 0:60d829a0353a 5522 #define RTC_BKP17R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5523
tushki7 0:60d829a0353a 5524 /******************** Bits definition for RTC_BKP18R register ***************/
tushki7 0:60d829a0353a 5525 #define RTC_BKP18R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5526
tushki7 0:60d829a0353a 5527 /******************** Bits definition for RTC_BKP19R register ***************/
tushki7 0:60d829a0353a 5528 #define RTC_BKP19R ((uint32_t)0xFFFFFFFF)
tushki7 0:60d829a0353a 5529
tushki7 0:60d829a0353a 5530
tushki7 0:60d829a0353a 5531
tushki7 0:60d829a0353a 5532 /******************************************************************************/
tushki7 0:60d829a0353a 5533 /* */
tushki7 0:60d829a0353a 5534 /* SD host Interface */
tushki7 0:60d829a0353a 5535 /* */
tushki7 0:60d829a0353a 5536 /******************************************************************************/
tushki7 0:60d829a0353a 5537 /****************** Bit definition for SDIO_POWER register ******************/
tushki7 0:60d829a0353a 5538 #define SDIO_POWER_PWRCTRL ((uint32_t)0x03) /*!<PWRCTRL[1:0] bits (Power supply control bits) */
tushki7 0:60d829a0353a 5539 #define SDIO_POWER_PWRCTRL_0 ((uint32_t)0x01) /*!<Bit 0 */
tushki7 0:60d829a0353a 5540 #define SDIO_POWER_PWRCTRL_1 ((uint32_t)0x02) /*!<Bit 1 */
tushki7 0:60d829a0353a 5541
tushki7 0:60d829a0353a 5542 /****************** Bit definition for SDIO_CLKCR register ******************/
tushki7 0:60d829a0353a 5543 #define SDIO_CLKCR_CLKDIV ((uint32_t)0x00FF) /*!<Clock divide factor */
tushki7 0:60d829a0353a 5544 #define SDIO_CLKCR_CLKEN ((uint32_t)0x0100) /*!<Clock enable bit */
tushki7 0:60d829a0353a 5545 #define SDIO_CLKCR_PWRSAV ((uint32_t)0x0200) /*!<Power saving configuration bit */
tushki7 0:60d829a0353a 5546 #define SDIO_CLKCR_BYPASS ((uint32_t)0x0400) /*!<Clock divider bypass enable bit */
tushki7 0:60d829a0353a 5547
tushki7 0:60d829a0353a 5548 #define SDIO_CLKCR_WIDBUS ((uint32_t)0x1800) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
tushki7 0:60d829a0353a 5549 #define SDIO_CLKCR_WIDBUS_0 ((uint32_t)0x0800) /*!<Bit 0 */
tushki7 0:60d829a0353a 5550 #define SDIO_CLKCR_WIDBUS_1 ((uint32_t)0x1000) /*!<Bit 1 */
tushki7 0:60d829a0353a 5551
tushki7 0:60d829a0353a 5552 #define SDIO_CLKCR_NEGEDGE ((uint32_t)0x2000) /*!<SDIO_CK dephasing selection bit */
tushki7 0:60d829a0353a 5553 #define SDIO_CLKCR_HWFC_EN ((uint32_t)0x4000) /*!<HW Flow Control enable */
tushki7 0:60d829a0353a 5554
tushki7 0:60d829a0353a 5555 /******************* Bit definition for SDIO_ARG register *******************/
tushki7 0:60d829a0353a 5556 #define SDIO_ARG_CMDARG ((uint32_t)0xFFFFFFFF) /*!<Command argument */
tushki7 0:60d829a0353a 5557
tushki7 0:60d829a0353a 5558 /******************* Bit definition for SDIO_CMD register *******************/
tushki7 0:60d829a0353a 5559 #define SDIO_CMD_CMDINDEX ((uint32_t)0x003F) /*!<Command Index */
tushki7 0:60d829a0353a 5560
tushki7 0:60d829a0353a 5561 #define SDIO_CMD_WAITRESP ((uint32_t)0x00C0) /*!<WAITRESP[1:0] bits (Wait for response bits) */
tushki7 0:60d829a0353a 5562 #define SDIO_CMD_WAITRESP_0 ((uint32_t)0x0040) /*!< Bit 0 */
tushki7 0:60d829a0353a 5563 #define SDIO_CMD_WAITRESP_1 ((uint32_t)0x0080) /*!< Bit 1 */
tushki7 0:60d829a0353a 5564
tushki7 0:60d829a0353a 5565 #define SDIO_CMD_WAITINT ((uint32_t)0x0100) /*!<CPSM Waits for Interrupt Request */
tushki7 0:60d829a0353a 5566 #define SDIO_CMD_WAITPEND ((uint32_t)0x0200) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
tushki7 0:60d829a0353a 5567 #define SDIO_CMD_CPSMEN ((uint32_t)0x0400) /*!<Command path state machine (CPSM) Enable bit */
tushki7 0:60d829a0353a 5568 #define SDIO_CMD_SDIOSUSPEND ((uint32_t)0x0800) /*!<SD I/O suspend command */
tushki7 0:60d829a0353a 5569 #define SDIO_CMD_ENCMDCOMPL ((uint32_t)0x1000) /*!<Enable CMD completion */
tushki7 0:60d829a0353a 5570 #define SDIO_CMD_NIEN ((uint32_t)0x2000) /*!<Not Interrupt Enable */
tushki7 0:60d829a0353a 5571 #define SDIO_CMD_CEATACMD ((uint32_t)0x4000) /*!<CE-ATA command */
tushki7 0:60d829a0353a 5572
tushki7 0:60d829a0353a 5573 /***************** Bit definition for SDIO_RESPCMD register *****************/
tushki7 0:60d829a0353a 5574 #define SDIO_RESPCMD_RESPCMD ((uint32_t)0x3F) /*!<Response command index */
tushki7 0:60d829a0353a 5575
tushki7 0:60d829a0353a 5576 /****************** Bit definition for SDIO_RESP0 register ******************/
tushki7 0:60d829a0353a 5577 #define SDIO_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
tushki7 0:60d829a0353a 5578
tushki7 0:60d829a0353a 5579 /****************** Bit definition for SDIO_RESP1 register ******************/
tushki7 0:60d829a0353a 5580 #define SDIO_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
tushki7 0:60d829a0353a 5581
tushki7 0:60d829a0353a 5582 /****************** Bit definition for SDIO_RESP2 register ******************/
tushki7 0:60d829a0353a 5583 #define SDIO_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
tushki7 0:60d829a0353a 5584
tushki7 0:60d829a0353a 5585 /****************** Bit definition for SDIO_RESP3 register ******************/
tushki7 0:60d829a0353a 5586 #define SDIO_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
tushki7 0:60d829a0353a 5587
tushki7 0:60d829a0353a 5588 /****************** Bit definition for SDIO_RESP4 register ******************/
tushki7 0:60d829a0353a 5589 #define SDIO_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
tushki7 0:60d829a0353a 5590
tushki7 0:60d829a0353a 5591 /****************** Bit definition for SDIO_DTIMER register *****************/
tushki7 0:60d829a0353a 5592 #define SDIO_DTIMER_DATATIME ((uint32_t)0xFFFFFFFF) /*!<Data timeout period. */
tushki7 0:60d829a0353a 5593
tushki7 0:60d829a0353a 5594 /****************** Bit definition for SDIO_DLEN register *******************/
tushki7 0:60d829a0353a 5595 #define SDIO_DLEN_DATALENGTH ((uint32_t)0x01FFFFFF) /*!<Data length value */
tushki7 0:60d829a0353a 5596
tushki7 0:60d829a0353a 5597 /****************** Bit definition for SDIO_DCTRL register ******************/
tushki7 0:60d829a0353a 5598 #define SDIO_DCTRL_DTEN ((uint32_t)0x0001) /*!<Data transfer enabled bit */
tushki7 0:60d829a0353a 5599 #define SDIO_DCTRL_DTDIR ((uint32_t)0x0002) /*!<Data transfer direction selection */
tushki7 0:60d829a0353a 5600 #define SDIO_DCTRL_DTMODE ((uint32_t)0x0004) /*!<Data transfer mode selection */
tushki7 0:60d829a0353a 5601 #define SDIO_DCTRL_DMAEN ((uint32_t)0x0008) /*!<DMA enabled bit */
tushki7 0:60d829a0353a 5602
tushki7 0:60d829a0353a 5603 #define SDIO_DCTRL_DBLOCKSIZE ((uint32_t)0x00F0) /*!<DBLOCKSIZE[3:0] bits (Data block size) */
tushki7 0:60d829a0353a 5604 #define SDIO_DCTRL_DBLOCKSIZE_0 ((uint32_t)0x0010) /*!<Bit 0 */
tushki7 0:60d829a0353a 5605 #define SDIO_DCTRL_DBLOCKSIZE_1 ((uint32_t)0x0020) /*!<Bit 1 */
tushki7 0:60d829a0353a 5606 #define SDIO_DCTRL_DBLOCKSIZE_2 ((uint32_t)0x0040) /*!<Bit 2 */
tushki7 0:60d829a0353a 5607 #define SDIO_DCTRL_DBLOCKSIZE_3 ((uint32_t)0x0080) /*!<Bit 3 */
tushki7 0:60d829a0353a 5608
tushki7 0:60d829a0353a 5609 #define SDIO_DCTRL_RWSTART ((uint32_t)0x0100) /*!<Read wait start */
tushki7 0:60d829a0353a 5610 #define SDIO_DCTRL_RWSTOP ((uint32_t)0x0200) /*!<Read wait stop */
tushki7 0:60d829a0353a 5611 #define SDIO_DCTRL_RWMOD ((uint32_t)0x0400) /*!<Read wait mode */
tushki7 0:60d829a0353a 5612 #define SDIO_DCTRL_SDIOEN ((uint32_t)0x0800) /*!<SD I/O enable functions */
tushki7 0:60d829a0353a 5613
tushki7 0:60d829a0353a 5614 /****************** Bit definition for SDIO_DCOUNT register *****************/
tushki7 0:60d829a0353a 5615 #define SDIO_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFF) /*!<Data count value */
tushki7 0:60d829a0353a 5616
tushki7 0:60d829a0353a 5617 /****************** Bit definition for SDIO_STA register ********************/
tushki7 0:60d829a0353a 5618 #define SDIO_STA_CCRCFAIL ((uint32_t)0x00000001) /*!<Command response received (CRC check failed) */
tushki7 0:60d829a0353a 5619 #define SDIO_STA_DCRCFAIL ((uint32_t)0x00000002) /*!<Data block sent/received (CRC check failed) */
tushki7 0:60d829a0353a 5620 #define SDIO_STA_CTIMEOUT ((uint32_t)0x00000004) /*!<Command response timeout */
tushki7 0:60d829a0353a 5621 #define SDIO_STA_DTIMEOUT ((uint32_t)0x00000008) /*!<Data timeout */
tushki7 0:60d829a0353a 5622 #define SDIO_STA_TXUNDERR ((uint32_t)0x00000010) /*!<Transmit FIFO underrun error */
tushki7 0:60d829a0353a 5623 #define SDIO_STA_RXOVERR ((uint32_t)0x00000020) /*!<Received FIFO overrun error */
tushki7 0:60d829a0353a 5624 #define SDIO_STA_CMDREND ((uint32_t)0x00000040) /*!<Command response received (CRC check passed) */
tushki7 0:60d829a0353a 5625 #define SDIO_STA_CMDSENT ((uint32_t)0x00000080) /*!<Command sent (no response required) */
tushki7 0:60d829a0353a 5626 #define SDIO_STA_DATAEND ((uint32_t)0x00000100) /*!<Data end (data counter, SDIDCOUNT, is zero) */
tushki7 0:60d829a0353a 5627 #define SDIO_STA_STBITERR ((uint32_t)0x00000200) /*!<Start bit not detected on all data signals in wide bus mode */
tushki7 0:60d829a0353a 5628 #define SDIO_STA_DBCKEND ((uint32_t)0x00000400) /*!<Data block sent/received (CRC check passed) */
tushki7 0:60d829a0353a 5629 #define SDIO_STA_CMDACT ((uint32_t)0x00000800) /*!<Command transfer in progress */
tushki7 0:60d829a0353a 5630 #define SDIO_STA_TXACT ((uint32_t)0x00001000) /*!<Data transmit in progress */
tushki7 0:60d829a0353a 5631 #define SDIO_STA_RXACT ((uint32_t)0x00002000) /*!<Data receive in progress */
tushki7 0:60d829a0353a 5632 #define SDIO_STA_TXFIFOHE ((uint32_t)0x00004000) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
tushki7 0:60d829a0353a 5633 #define SDIO_STA_RXFIFOHF ((uint32_t)0x00008000) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
tushki7 0:60d829a0353a 5634 #define SDIO_STA_TXFIFOF ((uint32_t)0x00010000) /*!<Transmit FIFO full */
tushki7 0:60d829a0353a 5635 #define SDIO_STA_RXFIFOF ((uint32_t)0x00020000) /*!<Receive FIFO full */
tushki7 0:60d829a0353a 5636 #define SDIO_STA_TXFIFOE ((uint32_t)0x00040000) /*!<Transmit FIFO empty */
tushki7 0:60d829a0353a 5637 #define SDIO_STA_RXFIFOE ((uint32_t)0x00080000) /*!<Receive FIFO empty */
tushki7 0:60d829a0353a 5638 #define SDIO_STA_TXDAVL ((uint32_t)0x00100000) /*!<Data available in transmit FIFO */
tushki7 0:60d829a0353a 5639 #define SDIO_STA_RXDAVL ((uint32_t)0x00200000) /*!<Data available in receive FIFO */
tushki7 0:60d829a0353a 5640 #define SDIO_STA_SDIOIT ((uint32_t)0x00400000) /*!<SDIO interrupt received */
tushki7 0:60d829a0353a 5641 #define SDIO_STA_CEATAEND ((uint32_t)0x00800000) /*!<CE-ATA command completion signal received for CMD61 */
tushki7 0:60d829a0353a 5642
tushki7 0:60d829a0353a 5643 /******************* Bit definition for SDIO_ICR register *******************/
tushki7 0:60d829a0353a 5644 #define SDIO_ICR_CCRCFAILC ((uint32_t)0x00000001) /*!<CCRCFAIL flag clear bit */
tushki7 0:60d829a0353a 5645 #define SDIO_ICR_DCRCFAILC ((uint32_t)0x00000002) /*!<DCRCFAIL flag clear bit */
tushki7 0:60d829a0353a 5646 #define SDIO_ICR_CTIMEOUTC ((uint32_t)0x00000004) /*!<CTIMEOUT flag clear bit */
tushki7 0:60d829a0353a 5647 #define SDIO_ICR_DTIMEOUTC ((uint32_t)0x00000008) /*!<DTIMEOUT flag clear bit */
tushki7 0:60d829a0353a 5648 #define SDIO_ICR_TXUNDERRC ((uint32_t)0x00000010) /*!<TXUNDERR flag clear bit */
tushki7 0:60d829a0353a 5649 #define SDIO_ICR_RXOVERRC ((uint32_t)0x00000020) /*!<RXOVERR flag clear bit */
tushki7 0:60d829a0353a 5650 #define SDIO_ICR_CMDRENDC ((uint32_t)0x00000040) /*!<CMDREND flag clear bit */
tushki7 0:60d829a0353a 5651 #define SDIO_ICR_CMDSENTC ((uint32_t)0x00000080) /*!<CMDSENT flag clear bit */
tushki7 0:60d829a0353a 5652 #define SDIO_ICR_DATAENDC ((uint32_t)0x00000100) /*!<DATAEND flag clear bit */
tushki7 0:60d829a0353a 5653 #define SDIO_ICR_STBITERRC ((uint32_t)0x00000200) /*!<STBITERR flag clear bit */
tushki7 0:60d829a0353a 5654 #define SDIO_ICR_DBCKENDC ((uint32_t)0x00000400) /*!<DBCKEND flag clear bit */
tushki7 0:60d829a0353a 5655 #define SDIO_ICR_SDIOITC ((uint32_t)0x00400000) /*!<SDIOIT flag clear bit */
tushki7 0:60d829a0353a 5656 #define SDIO_ICR_CEATAENDC ((uint32_t)0x00800000) /*!<CEATAEND flag clear bit */
tushki7 0:60d829a0353a 5657
tushki7 0:60d829a0353a 5658 /****************** Bit definition for SDIO_MASK register *******************/
tushki7 0:60d829a0353a 5659 #define SDIO_MASK_CCRCFAILIE ((uint32_t)0x00000001) /*!<Command CRC Fail Interrupt Enable */
tushki7 0:60d829a0353a 5660 #define SDIO_MASK_DCRCFAILIE ((uint32_t)0x00000002) /*!<Data CRC Fail Interrupt Enable */
tushki7 0:60d829a0353a 5661 #define SDIO_MASK_CTIMEOUTIE ((uint32_t)0x00000004) /*!<Command TimeOut Interrupt Enable */
tushki7 0:60d829a0353a 5662 #define SDIO_MASK_DTIMEOUTIE ((uint32_t)0x00000008) /*!<Data TimeOut Interrupt Enable */
tushki7 0:60d829a0353a 5663 #define SDIO_MASK_TXUNDERRIE ((uint32_t)0x00000010) /*!<Tx FIFO UnderRun Error Interrupt Enable */
tushki7 0:60d829a0353a 5664 #define SDIO_MASK_RXOVERRIE ((uint32_t)0x00000020) /*!<Rx FIFO OverRun Error Interrupt Enable */
tushki7 0:60d829a0353a 5665 #define SDIO_MASK_CMDRENDIE ((uint32_t)0x00000040) /*!<Command Response Received Interrupt Enable */
tushki7 0:60d829a0353a 5666 #define SDIO_MASK_CMDSENTIE ((uint32_t)0x00000080) /*!<Command Sent Interrupt Enable */
tushki7 0:60d829a0353a 5667 #define SDIO_MASK_DATAENDIE ((uint32_t)0x00000100) /*!<Data End Interrupt Enable */
tushki7 0:60d829a0353a 5668 #define SDIO_MASK_STBITERRIE ((uint32_t)0x00000200) /*!<Start Bit Error Interrupt Enable */
tushki7 0:60d829a0353a 5669 #define SDIO_MASK_DBCKENDIE ((uint32_t)0x00000400) /*!<Data Block End Interrupt Enable */
tushki7 0:60d829a0353a 5670 #define SDIO_MASK_CMDACTIE ((uint32_t)0x00000800) /*!<CCommand Acting Interrupt Enable */
tushki7 0:60d829a0353a 5671 #define SDIO_MASK_TXACTIE ((uint32_t)0x00001000) /*!<Data Transmit Acting Interrupt Enable */
tushki7 0:60d829a0353a 5672 #define SDIO_MASK_RXACTIE ((uint32_t)0x00002000) /*!<Data receive acting interrupt enabled */
tushki7 0:60d829a0353a 5673 #define SDIO_MASK_TXFIFOHEIE ((uint32_t)0x00004000) /*!<Tx FIFO Half Empty interrupt Enable */
tushki7 0:60d829a0353a 5674 #define SDIO_MASK_RXFIFOHFIE ((uint32_t)0x00008000) /*!<Rx FIFO Half Full interrupt Enable */
tushki7 0:60d829a0353a 5675 #define SDIO_MASK_TXFIFOFIE ((uint32_t)0x00010000) /*!<Tx FIFO Full interrupt Enable */
tushki7 0:60d829a0353a 5676 #define SDIO_MASK_RXFIFOFIE ((uint32_t)0x00020000) /*!<Rx FIFO Full interrupt Enable */
tushki7 0:60d829a0353a 5677 #define SDIO_MASK_TXFIFOEIE ((uint32_t)0x00040000) /*!<Tx FIFO Empty interrupt Enable */
tushki7 0:60d829a0353a 5678 #define SDIO_MASK_RXFIFOEIE ((uint32_t)0x00080000) /*!<Rx FIFO Empty interrupt Enable */
tushki7 0:60d829a0353a 5679 #define SDIO_MASK_TXDAVLIE ((uint32_t)0x00100000) /*!<Data available in Tx FIFO interrupt Enable */
tushki7 0:60d829a0353a 5680 #define SDIO_MASK_RXDAVLIE ((uint32_t)0x00200000) /*!<Data available in Rx FIFO interrupt Enable */
tushki7 0:60d829a0353a 5681 #define SDIO_MASK_SDIOITIE ((uint32_t)0x00400000) /*!<SDIO Mode Interrupt Received interrupt Enable */
tushki7 0:60d829a0353a 5682 #define SDIO_MASK_CEATAENDIE ((uint32_t)0x00800000) /*!<CE-ATA command completion signal received Interrupt Enable */
tushki7 0:60d829a0353a 5683
tushki7 0:60d829a0353a 5684 /***************** Bit definition for SDIO_FIFOCNT register *****************/
tushki7 0:60d829a0353a 5685 #define SDIO_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFF) /*!<Remaining number of words to be written to or read from the FIFO */
tushki7 0:60d829a0353a 5686
tushki7 0:60d829a0353a 5687 /****************** Bit definition for SDIO_FIFO register *******************/
tushki7 0:60d829a0353a 5688 #define SDIO_FIFO_FIFODATA ((uint32_t)0xFFFFFFFF) /*!<Receive and transmit FIFO data */
tushki7 0:60d829a0353a 5689
tushki7 0:60d829a0353a 5690 /******************************************************************************/
tushki7 0:60d829a0353a 5691 /* */
tushki7 0:60d829a0353a 5692 /* Serial Peripheral Interface */
tushki7 0:60d829a0353a 5693 /* */
tushki7 0:60d829a0353a 5694 /******************************************************************************/
tushki7 0:60d829a0353a 5695 /******************* Bit definition for SPI_CR1 register ********************/
tushki7 0:60d829a0353a 5696 #define SPI_CR1_CPHA ((uint32_t)0x00000001) /*!<Clock Phase */
tushki7 0:60d829a0353a 5697 #define SPI_CR1_CPOL ((uint32_t)0x00000002) /*!<Clock Polarity */
tushki7 0:60d829a0353a 5698 #define SPI_CR1_MSTR ((uint32_t)0x00000004) /*!<Master Selection */
tushki7 0:60d829a0353a 5699
tushki7 0:60d829a0353a 5700 #define SPI_CR1_BR ((uint32_t)0x00000038) /*!<BR[2:0] bits (Baud Rate Control) */
tushki7 0:60d829a0353a 5701 #define SPI_CR1_BR_0 ((uint32_t)0x00000008) /*!<Bit 0 */
tushki7 0:60d829a0353a 5702 #define SPI_CR1_BR_1 ((uint32_t)0x00000010) /*!<Bit 1 */
tushki7 0:60d829a0353a 5703 #define SPI_CR1_BR_2 ((uint32_t)0x00000020) /*!<Bit 2 */
tushki7 0:60d829a0353a 5704
tushki7 0:60d829a0353a 5705 #define SPI_CR1_SPE ((uint32_t)0x00000040) /*!<SPI Enable */
tushki7 0:60d829a0353a 5706 #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080) /*!<Frame Format */
tushki7 0:60d829a0353a 5707 #define SPI_CR1_SSI ((uint32_t)0x00000100) /*!<Internal slave select */
tushki7 0:60d829a0353a 5708 #define SPI_CR1_SSM ((uint32_t)0x00000200) /*!<Software slave management */
tushki7 0:60d829a0353a 5709 #define SPI_CR1_RXONLY ((uint32_t)0x00000400) /*!<Receive only */
tushki7 0:60d829a0353a 5710 #define SPI_CR1_DFF ((uint32_t)0x00000800) /*!<Data Frame Format */
tushki7 0:60d829a0353a 5711 #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000) /*!<Transmit CRC next */
tushki7 0:60d829a0353a 5712 #define SPI_CR1_CRCEN ((uint32_t)0x00002000) /*!<Hardware CRC calculation enable */
tushki7 0:60d829a0353a 5713 #define SPI_CR1_BIDIOE ((uint32_t)0x00004000) /*!<Output enable in bidirectional mode */
tushki7 0:60d829a0353a 5714 #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000) /*!<Bidirectional data mode enable */
tushki7 0:60d829a0353a 5715
tushki7 0:60d829a0353a 5716 /******************* Bit definition for SPI_CR2 register ********************/
tushki7 0:60d829a0353a 5717 #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001) /*!<Rx Buffer DMA Enable */
tushki7 0:60d829a0353a 5718 #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002) /*!<Tx Buffer DMA Enable */
tushki7 0:60d829a0353a 5719 #define SPI_CR2_SSOE ((uint32_t)0x00000004) /*!<SS Output Enable */
tushki7 0:60d829a0353a 5720 #define SPI_CR2_FRF ((uint32_t)0x00000010) /*!<Frame Format */
tushki7 0:60d829a0353a 5721 #define SPI_CR2_ERRIE ((uint32_t)0x00000020) /*!<Error Interrupt Enable */
tushki7 0:60d829a0353a 5722 #define SPI_CR2_RXNEIE ((uint32_t)0x00000040) /*!<RX buffer Not Empty Interrupt Enable */
tushki7 0:60d829a0353a 5723 #define SPI_CR2_TXEIE ((uint32_t)0x00000080) /*!<Tx buffer Empty Interrupt Enable */
tushki7 0:60d829a0353a 5724
tushki7 0:60d829a0353a 5725 /******************** Bit definition for SPI_SR register ********************/
tushki7 0:60d829a0353a 5726 #define SPI_SR_RXNE ((uint32_t)0x00000001) /*!<Receive buffer Not Empty */
tushki7 0:60d829a0353a 5727 #define SPI_SR_TXE ((uint32_t)0x00000002) /*!<Transmit buffer Empty */
tushki7 0:60d829a0353a 5728 #define SPI_SR_CHSIDE ((uint32_t)0x00000004) /*!<Channel side */
tushki7 0:60d829a0353a 5729 #define SPI_SR_UDR ((uint32_t)0x00000008) /*!<Underrun flag */
tushki7 0:60d829a0353a 5730 #define SPI_SR_CRCERR ((uint32_t)0x00000010) /*!<CRC Error flag */
tushki7 0:60d829a0353a 5731 #define SPI_SR_MODF ((uint32_t)0x00000020) /*!<Mode fault */
tushki7 0:60d829a0353a 5732 #define SPI_SR_OVR ((uint32_t)0x00000040) /*!<Overrun flag */
tushki7 0:60d829a0353a 5733 #define SPI_SR_BSY ((uint32_t)0x00000080) /*!<Busy flag */
tushki7 0:60d829a0353a 5734 #define SPI_SR_FRE ((uint32_t)0x00000100) /*!<Frame format error flag */
tushki7 0:60d829a0353a 5735
tushki7 0:60d829a0353a 5736 /******************** Bit definition for SPI_DR register ********************/
tushki7 0:60d829a0353a 5737 #define SPI_DR_DR ((uint32_t)0x0000FFFF) /*!<Data Register */
tushki7 0:60d829a0353a 5738
tushki7 0:60d829a0353a 5739 /******************* Bit definition for SPI_CRCPR register ******************/
tushki7 0:60d829a0353a 5740 #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFF) /*!<CRC polynomial register */
tushki7 0:60d829a0353a 5741
tushki7 0:60d829a0353a 5742 /****************** Bit definition for SPI_RXCRCR register ******************/
tushki7 0:60d829a0353a 5743 #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFF) /*!<Rx CRC Register */
tushki7 0:60d829a0353a 5744
tushki7 0:60d829a0353a 5745 /****************** Bit definition for SPI_TXCRCR register ******************/
tushki7 0:60d829a0353a 5746 #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFF) /*!<Tx CRC Register */
tushki7 0:60d829a0353a 5747
tushki7 0:60d829a0353a 5748 /****************** Bit definition for SPI_I2SCFGR register *****************/
tushki7 0:60d829a0353a 5749 #define SPI_I2SCFGR_CHLEN ((uint32_t)0x00000001) /*!<Channel length (number of bits per audio channel) */
tushki7 0:60d829a0353a 5750
tushki7 0:60d829a0353a 5751 #define SPI_I2SCFGR_DATLEN ((uint32_t)0x00000006) /*!<DATLEN[1:0] bits (Data length to be transferred) */
tushki7 0:60d829a0353a 5752 #define SPI_I2SCFGR_DATLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
tushki7 0:60d829a0353a 5753 #define SPI_I2SCFGR_DATLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
tushki7 0:60d829a0353a 5754
tushki7 0:60d829a0353a 5755 #define SPI_I2SCFGR_CKPOL ((uint32_t)0x00000008) /*!<steady state clock polarity */
tushki7 0:60d829a0353a 5756
tushki7 0:60d829a0353a 5757 #define SPI_I2SCFGR_I2SSTD ((uint32_t)0x00000030) /*!<I2SSTD[1:0] bits (I2S standard selection) */
tushki7 0:60d829a0353a 5758 #define SPI_I2SCFGR_I2SSTD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 5759 #define SPI_I2SCFGR_I2SSTD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 5760
tushki7 0:60d829a0353a 5761 #define SPI_I2SCFGR_PCMSYNC ((uint32_t)0x00000080) /*!<PCM frame synchronization */
tushki7 0:60d829a0353a 5762
tushki7 0:60d829a0353a 5763 #define SPI_I2SCFGR_I2SCFG ((uint32_t)0x00000300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */
tushki7 0:60d829a0353a 5764 #define SPI_I2SCFGR_I2SCFG_0 ((uint32_t)0x00000100) /*!<Bit 0 */
tushki7 0:60d829a0353a 5765 #define SPI_I2SCFGR_I2SCFG_1 ((uint32_t)0x00000200) /*!<Bit 1 */
tushki7 0:60d829a0353a 5766
tushki7 0:60d829a0353a 5767 #define SPI_I2SCFGR_I2SE ((uint32_t)0x00000400) /*!<I2S Enable */
tushki7 0:60d829a0353a 5768 #define SPI_I2SCFGR_I2SMOD ((uint32_t)0x00000800) /*!<I2S mode selection */
tushki7 0:60d829a0353a 5769
tushki7 0:60d829a0353a 5770 /****************** Bit definition for SPI_I2SPR register *******************/
tushki7 0:60d829a0353a 5771 #define SPI_I2SPR_I2SDIV ((uint32_t)0x000000FF) /*!<I2S Linear prescaler */
tushki7 0:60d829a0353a 5772 #define SPI_I2SPR_ODD ((uint32_t)0x00000100) /*!<Odd factor for the prescaler */
tushki7 0:60d829a0353a 5773 #define SPI_I2SPR_MCKOE ((uint32_t)0x00000200) /*!<Master Clock Output Enable */
tushki7 0:60d829a0353a 5774
tushki7 0:60d829a0353a 5775 /******************************************************************************/
tushki7 0:60d829a0353a 5776 /* */
tushki7 0:60d829a0353a 5777 /* SYSCFG */
tushki7 0:60d829a0353a 5778 /* */
tushki7 0:60d829a0353a 5779 /******************************************************************************/
tushki7 0:60d829a0353a 5780 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
tushki7 0:60d829a0353a 5781 #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007) /*!< SYSCFG_Memory Remap Config */
tushki7 0:60d829a0353a 5782 #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 5783 #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 5784 #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 5785
tushki7 0:60d829a0353a 5786 /****************** Bit definition for SYSCFG_PMC register ******************/
tushki7 0:60d829a0353a 5787 #define SYSCFG_PMC_MII_RMII_SEL ((uint32_t)0x00800000) /*!<Ethernet PHY interface selection */
tushki7 0:60d829a0353a 5788 /* Old MII_RMII_SEL bit definition, maintained for legacy purpose */
tushki7 0:60d829a0353a 5789 #define SYSCFG_PMC_MII_RMII SYSCFG_PMC_MII_RMII_SEL
tushki7 0:60d829a0353a 5790
tushki7 0:60d829a0353a 5791 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
tushki7 0:60d829a0353a 5792 #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x000F) /*!<EXTI 0 configuration */
tushki7 0:60d829a0353a 5793 #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00F0) /*!<EXTI 1 configuration */
tushki7 0:60d829a0353a 5794 #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x0F00) /*!<EXTI 2 configuration */
tushki7 0:60d829a0353a 5795 #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0xF000) /*!<EXTI 3 configuration */
tushki7 0:60d829a0353a 5796 /**
tushki7 0:60d829a0353a 5797 * @brief EXTI0 configuration
tushki7 0:60d829a0353a 5798 */
tushki7 0:60d829a0353a 5799 #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x0000) /*!<PA[0] pin */
tushki7 0:60d829a0353a 5800 #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x0001) /*!<PB[0] pin */
tushki7 0:60d829a0353a 5801 #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x0002) /*!<PC[0] pin */
tushki7 0:60d829a0353a 5802 #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x0003) /*!<PD[0] pin */
tushki7 0:60d829a0353a 5803 #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x0004) /*!<PE[0] pin */
tushki7 0:60d829a0353a 5804 #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x0005) /*!<PF[0] pin */
tushki7 0:60d829a0353a 5805 #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x0006) /*!<PG[0] pin */
tushki7 0:60d829a0353a 5806 #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x0007) /*!<PH[0] pin */
tushki7 0:60d829a0353a 5807 #define SYSCFG_EXTICR1_EXTI0_PI ((uint32_t)0x0008) /*!<PI[0] pin */
tushki7 0:60d829a0353a 5808
tushki7 0:60d829a0353a 5809 /**
tushki7 0:60d829a0353a 5810 * @brief EXTI1 configuration
tushki7 0:60d829a0353a 5811 */
tushki7 0:60d829a0353a 5812 #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x0000) /*!<PA[1] pin */
tushki7 0:60d829a0353a 5813 #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x0010) /*!<PB[1] pin */
tushki7 0:60d829a0353a 5814 #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x0020) /*!<PC[1] pin */
tushki7 0:60d829a0353a 5815 #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x0030) /*!<PD[1] pin */
tushki7 0:60d829a0353a 5816 #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x0040) /*!<PE[1] pin */
tushki7 0:60d829a0353a 5817 #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x0050) /*!<PF[1] pin */
tushki7 0:60d829a0353a 5818 #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x0060) /*!<PG[1] pin */
tushki7 0:60d829a0353a 5819 #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x0070) /*!<PH[1] pin */
tushki7 0:60d829a0353a 5820 #define SYSCFG_EXTICR1_EXTI1_PI ((uint32_t)0x0080) /*!<PI[1] pin */
tushki7 0:60d829a0353a 5821
tushki7 0:60d829a0353a 5822 /**
tushki7 0:60d829a0353a 5823 * @brief EXTI2 configuration
tushki7 0:60d829a0353a 5824 */
tushki7 0:60d829a0353a 5825 #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x0000) /*!<PA[2] pin */
tushki7 0:60d829a0353a 5826 #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x0100) /*!<PB[2] pin */
tushki7 0:60d829a0353a 5827 #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x0200) /*!<PC[2] pin */
tushki7 0:60d829a0353a 5828 #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x0300) /*!<PD[2] pin */
tushki7 0:60d829a0353a 5829 #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x0400) /*!<PE[2] pin */
tushki7 0:60d829a0353a 5830 #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x0500) /*!<PF[2] pin */
tushki7 0:60d829a0353a 5831 #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x0600) /*!<PG[2] pin */
tushki7 0:60d829a0353a 5832 #define SYSCFG_EXTICR1_EXTI2_PH ((uint32_t)0x0700) /*!<PH[2] pin */
tushki7 0:60d829a0353a 5833 #define SYSCFG_EXTICR1_EXTI2_PI ((uint32_t)0x0800) /*!<PI[2] pin */
tushki7 0:60d829a0353a 5834
tushki7 0:60d829a0353a 5835 /**
tushki7 0:60d829a0353a 5836 * @brief EXTI3 configuration
tushki7 0:60d829a0353a 5837 */
tushki7 0:60d829a0353a 5838 #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x0000) /*!<PA[3] pin */
tushki7 0:60d829a0353a 5839 #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x1000) /*!<PB[3] pin */
tushki7 0:60d829a0353a 5840 #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x2000) /*!<PC[3] pin */
tushki7 0:60d829a0353a 5841 #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x3000) /*!<PD[3] pin */
tushki7 0:60d829a0353a 5842 #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x4000) /*!<PE[3] pin */
tushki7 0:60d829a0353a 5843 #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x5000) /*!<PF[3] pin */
tushki7 0:60d829a0353a 5844 #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x6000) /*!<PG[3] pin */
tushki7 0:60d829a0353a 5845 #define SYSCFG_EXTICR1_EXTI3_PH ((uint32_t)0x7000) /*!<PH[3] pin */
tushki7 0:60d829a0353a 5846 #define SYSCFG_EXTICR1_EXTI3_PI ((uint32_t)0x8000) /*!<PI[3] pin */
tushki7 0:60d829a0353a 5847
tushki7 0:60d829a0353a 5848 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
tushki7 0:60d829a0353a 5849 #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x000F) /*!<EXTI 4 configuration */
tushki7 0:60d829a0353a 5850 #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00F0) /*!<EXTI 5 configuration */
tushki7 0:60d829a0353a 5851 #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x0F00) /*!<EXTI 6 configuration */
tushki7 0:60d829a0353a 5852 #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0xF000) /*!<EXTI 7 configuration */
tushki7 0:60d829a0353a 5853 /**
tushki7 0:60d829a0353a 5854 * @brief EXTI4 configuration
tushki7 0:60d829a0353a 5855 */
tushki7 0:60d829a0353a 5856 #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x0000) /*!<PA[4] pin */
tushki7 0:60d829a0353a 5857 #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x0001) /*!<PB[4] pin */
tushki7 0:60d829a0353a 5858 #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x0002) /*!<PC[4] pin */
tushki7 0:60d829a0353a 5859 #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x0003) /*!<PD[4] pin */
tushki7 0:60d829a0353a 5860 #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x0004) /*!<PE[4] pin */
tushki7 0:60d829a0353a 5861 #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x0005) /*!<PF[4] pin */
tushki7 0:60d829a0353a 5862 #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x0006) /*!<PG[4] pin */
tushki7 0:60d829a0353a 5863 #define SYSCFG_EXTICR2_EXTI4_PH ((uint32_t)0x0007) /*!<PH[4] pin */
tushki7 0:60d829a0353a 5864 #define SYSCFG_EXTICR2_EXTI4_PI ((uint32_t)0x0008) /*!<PI[4] pin */
tushki7 0:60d829a0353a 5865
tushki7 0:60d829a0353a 5866 /**
tushki7 0:60d829a0353a 5867 * @brief EXTI5 configuration
tushki7 0:60d829a0353a 5868 */
tushki7 0:60d829a0353a 5869 #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x0000) /*!<PA[5] pin */
tushki7 0:60d829a0353a 5870 #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x0010) /*!<PB[5] pin */
tushki7 0:60d829a0353a 5871 #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x0020) /*!<PC[5] pin */
tushki7 0:60d829a0353a 5872 #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x0030) /*!<PD[5] pin */
tushki7 0:60d829a0353a 5873 #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x0040) /*!<PE[5] pin */
tushki7 0:60d829a0353a 5874 #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x0050) /*!<PF[5] pin */
tushki7 0:60d829a0353a 5875 #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x0060) /*!<PG[5] pin */
tushki7 0:60d829a0353a 5876 #define SYSCFG_EXTICR2_EXTI5_PH ((uint32_t)0x0070) /*!<PH[5] pin */
tushki7 0:60d829a0353a 5877 #define SYSCFG_EXTICR2_EXTI5_PI ((uint32_t)0x0080) /*!<PI[5] pin */
tushki7 0:60d829a0353a 5878
tushki7 0:60d829a0353a 5879 /**
tushki7 0:60d829a0353a 5880 * @brief EXTI6 configuration
tushki7 0:60d829a0353a 5881 */
tushki7 0:60d829a0353a 5882 #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x0000) /*!<PA[6] pin */
tushki7 0:60d829a0353a 5883 #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x0100) /*!<PB[6] pin */
tushki7 0:60d829a0353a 5884 #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x0200) /*!<PC[6] pin */
tushki7 0:60d829a0353a 5885 #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x0300) /*!<PD[6] pin */
tushki7 0:60d829a0353a 5886 #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x0400) /*!<PE[6] pin */
tushki7 0:60d829a0353a 5887 #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x0500) /*!<PF[6] pin */
tushki7 0:60d829a0353a 5888 #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x0600) /*!<PG[6] pin */
tushki7 0:60d829a0353a 5889 #define SYSCFG_EXTICR2_EXTI6_PH ((uint32_t)0x0700) /*!<PH[6] pin */
tushki7 0:60d829a0353a 5890 #define SYSCFG_EXTICR2_EXTI6_PI ((uint32_t)0x0800) /*!<PI[6] pin */
tushki7 0:60d829a0353a 5891
tushki7 0:60d829a0353a 5892 /**
tushki7 0:60d829a0353a 5893 * @brief EXTI7 configuration
tushki7 0:60d829a0353a 5894 */
tushki7 0:60d829a0353a 5895 #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x0000) /*!<PA[7] pin */
tushki7 0:60d829a0353a 5896 #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x1000) /*!<PB[7] pin */
tushki7 0:60d829a0353a 5897 #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x2000) /*!<PC[7] pin */
tushki7 0:60d829a0353a 5898 #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x3000) /*!<PD[7] pin */
tushki7 0:60d829a0353a 5899 #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x4000) /*!<PE[7] pin */
tushki7 0:60d829a0353a 5900 #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x5000) /*!<PF[7] pin */
tushki7 0:60d829a0353a 5901 #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x6000) /*!<PG[7] pin */
tushki7 0:60d829a0353a 5902 #define SYSCFG_EXTICR2_EXTI7_PH ((uint32_t)0x7000) /*!<PH[7] pin */
tushki7 0:60d829a0353a 5903 #define SYSCFG_EXTICR2_EXTI7_PI ((uint32_t)0x8000) /*!<PI[7] pin */
tushki7 0:60d829a0353a 5904
tushki7 0:60d829a0353a 5905
tushki7 0:60d829a0353a 5906 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
tushki7 0:60d829a0353a 5907 #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x000F) /*!<EXTI 8 configuration */
tushki7 0:60d829a0353a 5908 #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00F0) /*!<EXTI 9 configuration */
tushki7 0:60d829a0353a 5909 #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x0F00) /*!<EXTI 10 configuration */
tushki7 0:60d829a0353a 5910 #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0xF000) /*!<EXTI 11 configuration */
tushki7 0:60d829a0353a 5911
tushki7 0:60d829a0353a 5912 /**
tushki7 0:60d829a0353a 5913 * @brief EXTI8 configuration
tushki7 0:60d829a0353a 5914 */
tushki7 0:60d829a0353a 5915 #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x0000) /*!<PA[8] pin */
tushki7 0:60d829a0353a 5916 #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x0001) /*!<PB[8] pin */
tushki7 0:60d829a0353a 5917 #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x0002) /*!<PC[8] pin */
tushki7 0:60d829a0353a 5918 #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x0003) /*!<PD[8] pin */
tushki7 0:60d829a0353a 5919 #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x0004) /*!<PE[8] pin */
tushki7 0:60d829a0353a 5920 #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x0005) /*!<PF[8] pin */
tushki7 0:60d829a0353a 5921 #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x0006) /*!<PG[8] pin */
tushki7 0:60d829a0353a 5922 #define SYSCFG_EXTICR3_EXTI8_PH ((uint32_t)0x0007) /*!<PH[8] pin */
tushki7 0:60d829a0353a 5923 #define SYSCFG_EXTICR3_EXTI8_PI ((uint32_t)0x0008) /*!<PI[8] pin */
tushki7 0:60d829a0353a 5924
tushki7 0:60d829a0353a 5925 /**
tushki7 0:60d829a0353a 5926 * @brief EXTI9 configuration
tushki7 0:60d829a0353a 5927 */
tushki7 0:60d829a0353a 5928 #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x0000) /*!<PA[9] pin */
tushki7 0:60d829a0353a 5929 #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x0010) /*!<PB[9] pin */
tushki7 0:60d829a0353a 5930 #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x0020) /*!<PC[9] pin */
tushki7 0:60d829a0353a 5931 #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x0030) /*!<PD[9] pin */
tushki7 0:60d829a0353a 5932 #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x0040) /*!<PE[9] pin */
tushki7 0:60d829a0353a 5933 #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x0050) /*!<PF[9] pin */
tushki7 0:60d829a0353a 5934 #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x0060) /*!<PG[9] pin */
tushki7 0:60d829a0353a 5935 #define SYSCFG_EXTICR3_EXTI9_PH ((uint32_t)0x0070) /*!<PH[9] pin */
tushki7 0:60d829a0353a 5936 #define SYSCFG_EXTICR3_EXTI9_PI ((uint32_t)0x0080) /*!<PI[9] pin */
tushki7 0:60d829a0353a 5937
tushki7 0:60d829a0353a 5938 /**
tushki7 0:60d829a0353a 5939 * @brief EXTI10 configuration
tushki7 0:60d829a0353a 5940 */
tushki7 0:60d829a0353a 5941 #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x0000) /*!<PA[10] pin */
tushki7 0:60d829a0353a 5942 #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x0100) /*!<PB[10] pin */
tushki7 0:60d829a0353a 5943 #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x0200) /*!<PC[10] pin */
tushki7 0:60d829a0353a 5944 #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x0300) /*!<PD[10] pin */
tushki7 0:60d829a0353a 5945 #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x0400) /*!<PE[10] pin */
tushki7 0:60d829a0353a 5946 #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x0500) /*!<PF[10] pin */
tushki7 0:60d829a0353a 5947 #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x0600) /*!<PG[10] pin */
tushki7 0:60d829a0353a 5948 #define SYSCFG_EXTICR3_EXTI10_PH ((uint32_t)0x0700) /*!<PH[10] pin */
tushki7 0:60d829a0353a 5949 #define SYSCFG_EXTICR3_EXTI10_PI ((uint32_t)0x0800) /*!<PI[10] pin */
tushki7 0:60d829a0353a 5950
tushki7 0:60d829a0353a 5951 /**
tushki7 0:60d829a0353a 5952 * @brief EXTI11 configuration
tushki7 0:60d829a0353a 5953 */
tushki7 0:60d829a0353a 5954 #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x0000) /*!<PA[11] pin */
tushki7 0:60d829a0353a 5955 #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x1000) /*!<PB[11] pin */
tushki7 0:60d829a0353a 5956 #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x2000) /*!<PC[11] pin */
tushki7 0:60d829a0353a 5957 #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x3000) /*!<PD[11] pin */
tushki7 0:60d829a0353a 5958 #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x4000) /*!<PE[11] pin */
tushki7 0:60d829a0353a 5959 #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x5000) /*!<PF[11] pin */
tushki7 0:60d829a0353a 5960 #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x6000) /*!<PG[11] pin */
tushki7 0:60d829a0353a 5961 #define SYSCFG_EXTICR3_EXTI11_PH ((uint32_t)0x7000) /*!<PH[11] pin */
tushki7 0:60d829a0353a 5962 #define SYSCFG_EXTICR3_EXTI11_PI ((uint32_t)0x8000) /*!<PI[11] pin */
tushki7 0:60d829a0353a 5963
tushki7 0:60d829a0353a 5964 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
tushki7 0:60d829a0353a 5965 #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x000F) /*!<EXTI 12 configuration */
tushki7 0:60d829a0353a 5966 #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00F0) /*!<EXTI 13 configuration */
tushki7 0:60d829a0353a 5967 #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x0F00) /*!<EXTI 14 configuration */
tushki7 0:60d829a0353a 5968 #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0xF000) /*!<EXTI 15 configuration */
tushki7 0:60d829a0353a 5969 /**
tushki7 0:60d829a0353a 5970 * @brief EXTI12 configuration
tushki7 0:60d829a0353a 5971 */
tushki7 0:60d829a0353a 5972 #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x0000) /*!<PA[12] pin */
tushki7 0:60d829a0353a 5973 #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x0001) /*!<PB[12] pin */
tushki7 0:60d829a0353a 5974 #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x0002) /*!<PC[12] pin */
tushki7 0:60d829a0353a 5975 #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x0003) /*!<PD[12] pin */
tushki7 0:60d829a0353a 5976 #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x0004) /*!<PE[12] pin */
tushki7 0:60d829a0353a 5977 #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x0005) /*!<PF[12] pin */
tushki7 0:60d829a0353a 5978 #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x0006) /*!<PG[12] pin */
tushki7 0:60d829a0353a 5979 #define SYSCFG_EXTICR4_EXTI12_PH ((uint32_t)0x0007) /*!<PH[12] pin */
tushki7 0:60d829a0353a 5980
tushki7 0:60d829a0353a 5981 /**
tushki7 0:60d829a0353a 5982 * @brief EXTI13 configuration
tushki7 0:60d829a0353a 5983 */
tushki7 0:60d829a0353a 5984 #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x0000) /*!<PA[13] pin */
tushki7 0:60d829a0353a 5985 #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x0010) /*!<PB[13] pin */
tushki7 0:60d829a0353a 5986 #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x0020) /*!<PC[13] pin */
tushki7 0:60d829a0353a 5987 #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x0030) /*!<PD[13] pin */
tushki7 0:60d829a0353a 5988 #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x0040) /*!<PE[13] pin */
tushki7 0:60d829a0353a 5989 #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x0050) /*!<PF[13] pin */
tushki7 0:60d829a0353a 5990 #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x0060) /*!<PG[13] pin */
tushki7 0:60d829a0353a 5991 #define SYSCFG_EXTICR4_EXTI13_PH ((uint32_t)0x0070) /*!<PH[13] pin */
tushki7 0:60d829a0353a 5992
tushki7 0:60d829a0353a 5993 /**
tushki7 0:60d829a0353a 5994 * @brief EXTI14 configuration
tushki7 0:60d829a0353a 5995 */
tushki7 0:60d829a0353a 5996 #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x0000) /*!<PA[14] pin */
tushki7 0:60d829a0353a 5997 #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x0100) /*!<PB[14] pin */
tushki7 0:60d829a0353a 5998 #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x0200) /*!<PC[14] pin */
tushki7 0:60d829a0353a 5999 #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x0300) /*!<PD[14] pin */
tushki7 0:60d829a0353a 6000 #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x0400) /*!<PE[14] pin */
tushki7 0:60d829a0353a 6001 #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x0500) /*!<PF[14] pin */
tushki7 0:60d829a0353a 6002 #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x0600) /*!<PG[14] pin */
tushki7 0:60d829a0353a 6003 #define SYSCFG_EXTICR4_EXTI14_PH ((uint32_t)0x0700) /*!<PH[14] pin */
tushki7 0:60d829a0353a 6004
tushki7 0:60d829a0353a 6005 /**
tushki7 0:60d829a0353a 6006 * @brief EXTI15 configuration
tushki7 0:60d829a0353a 6007 */
tushki7 0:60d829a0353a 6008 #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x0000) /*!<PA[15] pin */
tushki7 0:60d829a0353a 6009 #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x1000) /*!<PB[15] pin */
tushki7 0:60d829a0353a 6010 #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x2000) /*!<PC[15] pin */
tushki7 0:60d829a0353a 6011 #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x3000) /*!<PD[15] pin */
tushki7 0:60d829a0353a 6012 #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x4000) /*!<PE[15] pin */
tushki7 0:60d829a0353a 6013 #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x5000) /*!<PF[15] pin */
tushki7 0:60d829a0353a 6014 #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x6000) /*!<PG[15] pin */
tushki7 0:60d829a0353a 6015 #define SYSCFG_EXTICR4_EXTI15_PH ((uint32_t)0x7000) /*!<PH[15] pin */
tushki7 0:60d829a0353a 6016
tushki7 0:60d829a0353a 6017 /****************** Bit definition for SYSCFG_CMPCR register ****************/
tushki7 0:60d829a0353a 6018 #define SYSCFG_CMPCR_CMP_PD ((uint32_t)0x00000001) /*!<Compensation cell ready flag */
tushki7 0:60d829a0353a 6019 #define SYSCFG_CMPCR_READY ((uint32_t)0x00000100) /*!<Compensation cell power-down */
tushki7 0:60d829a0353a 6020
tushki7 0:60d829a0353a 6021 /******************************************************************************/
tushki7 0:60d829a0353a 6022 /* */
tushki7 0:60d829a0353a 6023 /* TIM */
tushki7 0:60d829a0353a 6024 /* */
tushki7 0:60d829a0353a 6025 /******************************************************************************/
tushki7 0:60d829a0353a 6026 /******************* Bit definition for TIM_CR1 register ********************/
tushki7 0:60d829a0353a 6027 #define TIM_CR1_CEN ((uint32_t)0x0001) /*!<Counter enable */
tushki7 0:60d829a0353a 6028 #define TIM_CR1_UDIS ((uint32_t)0x0002) /*!<Update disable */
tushki7 0:60d829a0353a 6029 #define TIM_CR1_URS ((uint32_t)0x0004) /*!<Update request source */
tushki7 0:60d829a0353a 6030 #define TIM_CR1_OPM ((uint32_t)0x0008) /*!<One pulse mode */
tushki7 0:60d829a0353a 6031 #define TIM_CR1_DIR ((uint32_t)0x0010) /*!<Direction */
tushki7 0:60d829a0353a 6032
tushki7 0:60d829a0353a 6033 #define TIM_CR1_CMS ((uint32_t)0x0060) /*!<CMS[1:0] bits (Center-aligned mode selection) */
tushki7 0:60d829a0353a 6034 #define TIM_CR1_CMS_0 ((uint32_t)0x0020) /*!<Bit 0 */
tushki7 0:60d829a0353a 6035 #define TIM_CR1_CMS_1 ((uint32_t)0x0040) /*!<Bit 1 */
tushki7 0:60d829a0353a 6036
tushki7 0:60d829a0353a 6037 #define TIM_CR1_ARPE ((uint32_t)0x0080) /*!<Auto-reload preload enable */
tushki7 0:60d829a0353a 6038
tushki7 0:60d829a0353a 6039 #define TIM_CR1_CKD ((uint32_t)0x0300) /*!<CKD[1:0] bits (clock division) */
tushki7 0:60d829a0353a 6040 #define TIM_CR1_CKD_0 ((uint32_t)0x0100) /*!<Bit 0 */
tushki7 0:60d829a0353a 6041 #define TIM_CR1_CKD_1 ((uint32_t)0x0200) /*!<Bit 1 */
tushki7 0:60d829a0353a 6042
tushki7 0:60d829a0353a 6043 /******************* Bit definition for TIM_CR2 register ********************/
tushki7 0:60d829a0353a 6044 #define TIM_CR2_CCPC ((uint32_t)0x0001) /*!<Capture/Compare Preloaded Control */
tushki7 0:60d829a0353a 6045 #define TIM_CR2_CCUS ((uint32_t)0x0004) /*!<Capture/Compare Control Update Selection */
tushki7 0:60d829a0353a 6046 #define TIM_CR2_CCDS ((uint32_t)0x0008) /*!<Capture/Compare DMA Selection */
tushki7 0:60d829a0353a 6047
tushki7 0:60d829a0353a 6048 #define TIM_CR2_MMS ((uint32_t)0x0070) /*!<MMS[2:0] bits (Master Mode Selection) */
tushki7 0:60d829a0353a 6049 #define TIM_CR2_MMS_0 ((uint32_t)0x0010) /*!<Bit 0 */
tushki7 0:60d829a0353a 6050 #define TIM_CR2_MMS_1 ((uint32_t)0x0020) /*!<Bit 1 */
tushki7 0:60d829a0353a 6051 #define TIM_CR2_MMS_2 ((uint32_t)0x0040) /*!<Bit 2 */
tushki7 0:60d829a0353a 6052
tushki7 0:60d829a0353a 6053 #define TIM_CR2_TI1S ((uint32_t)0x0080) /*!<TI1 Selection */
tushki7 0:60d829a0353a 6054 #define TIM_CR2_OIS1 ((uint32_t)0x0100) /*!<Output Idle state 1 (OC1 output) */
tushki7 0:60d829a0353a 6055 #define TIM_CR2_OIS1N ((uint32_t)0x0200) /*!<Output Idle state 1 (OC1N output) */
tushki7 0:60d829a0353a 6056 #define TIM_CR2_OIS2 ((uint32_t)0x0400) /*!<Output Idle state 2 (OC2 output) */
tushki7 0:60d829a0353a 6057 #define TIM_CR2_OIS2N ((uint32_t)0x0800) /*!<Output Idle state 2 (OC2N output) */
tushki7 0:60d829a0353a 6058 #define TIM_CR2_OIS3 ((uint32_t)0x1000) /*!<Output Idle state 3 (OC3 output) */
tushki7 0:60d829a0353a 6059 #define TIM_CR2_OIS3N ((uint32_t)0x2000) /*!<Output Idle state 3 (OC3N output) */
tushki7 0:60d829a0353a 6060 #define TIM_CR2_OIS4 ((uint32_t)0x4000) /*!<Output Idle state 4 (OC4 output) */
tushki7 0:60d829a0353a 6061
tushki7 0:60d829a0353a 6062 /******************* Bit definition for TIM_SMCR register *******************/
tushki7 0:60d829a0353a 6063 #define TIM_SMCR_SMS ((uint32_t)0x0007) /*!<SMS[2:0] bits (Slave mode selection) */
tushki7 0:60d829a0353a 6064 #define TIM_SMCR_SMS_0 ((uint32_t)0x0001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6065 #define TIM_SMCR_SMS_1 ((uint32_t)0x0002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6066 #define TIM_SMCR_SMS_2 ((uint32_t)0x0004) /*!<Bit 2 */
tushki7 0:60d829a0353a 6067
tushki7 0:60d829a0353a 6068 #define TIM_SMCR_TS ((uint32_t)0x0070) /*!<TS[2:0] bits (Trigger selection) */
tushki7 0:60d829a0353a 6069 #define TIM_SMCR_TS_0 ((uint32_t)0x0010) /*!<Bit 0 */
tushki7 0:60d829a0353a 6070 #define TIM_SMCR_TS_1 ((uint32_t)0x0020) /*!<Bit 1 */
tushki7 0:60d829a0353a 6071 #define TIM_SMCR_TS_2 ((uint32_t)0x0040) /*!<Bit 2 */
tushki7 0:60d829a0353a 6072
tushki7 0:60d829a0353a 6073 #define TIM_SMCR_MSM ((uint32_t)0x0080) /*!<Master/slave mode */
tushki7 0:60d829a0353a 6074
tushki7 0:60d829a0353a 6075 #define TIM_SMCR_ETF ((uint32_t)0x0F00) /*!<ETF[3:0] bits (External trigger filter) */
tushki7 0:60d829a0353a 6076 #define TIM_SMCR_ETF_0 ((uint32_t)0x0100) /*!<Bit 0 */
tushki7 0:60d829a0353a 6077 #define TIM_SMCR_ETF_1 ((uint32_t)0x0200) /*!<Bit 1 */
tushki7 0:60d829a0353a 6078 #define TIM_SMCR_ETF_2 ((uint32_t)0x0400) /*!<Bit 2 */
tushki7 0:60d829a0353a 6079 #define TIM_SMCR_ETF_3 ((uint32_t)0x0800) /*!<Bit 3 */
tushki7 0:60d829a0353a 6080
tushki7 0:60d829a0353a 6081 #define TIM_SMCR_ETPS ((uint32_t)0x3000) /*!<ETPS[1:0] bits (External trigger prescaler) */
tushki7 0:60d829a0353a 6082 #define TIM_SMCR_ETPS_0 ((uint32_t)0x1000) /*!<Bit 0 */
tushki7 0:60d829a0353a 6083 #define TIM_SMCR_ETPS_1 ((uint32_t)0x2000) /*!<Bit 1 */
tushki7 0:60d829a0353a 6084
tushki7 0:60d829a0353a 6085 #define TIM_SMCR_ECE ((uint32_t)0x4000) /*!<External clock enable */
tushki7 0:60d829a0353a 6086 #define TIM_SMCR_ETP ((uint32_t)0x8000) /*!<External trigger polarity */
tushki7 0:60d829a0353a 6087
tushki7 0:60d829a0353a 6088 /******************* Bit definition for TIM_DIER register *******************/
tushki7 0:60d829a0353a 6089 #define TIM_DIER_UIE ((uint32_t)0x0001) /*!<Update interrupt enable */
tushki7 0:60d829a0353a 6090 #define TIM_DIER_CC1IE ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt enable */
tushki7 0:60d829a0353a 6091 #define TIM_DIER_CC2IE ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt enable */
tushki7 0:60d829a0353a 6092 #define TIM_DIER_CC3IE ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt enable */
tushki7 0:60d829a0353a 6093 #define TIM_DIER_CC4IE ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt enable */
tushki7 0:60d829a0353a 6094 #define TIM_DIER_COMIE ((uint32_t)0x0020) /*!<COM interrupt enable */
tushki7 0:60d829a0353a 6095 #define TIM_DIER_TIE ((uint32_t)0x0040) /*!<Trigger interrupt enable */
tushki7 0:60d829a0353a 6096 #define TIM_DIER_BIE ((uint32_t)0x0080) /*!<Break interrupt enable */
tushki7 0:60d829a0353a 6097 #define TIM_DIER_UDE ((uint32_t)0x0100) /*!<Update DMA request enable */
tushki7 0:60d829a0353a 6098 #define TIM_DIER_CC1DE ((uint32_t)0x0200) /*!<Capture/Compare 1 DMA request enable */
tushki7 0:60d829a0353a 6099 #define TIM_DIER_CC2DE ((uint32_t)0x0400) /*!<Capture/Compare 2 DMA request enable */
tushki7 0:60d829a0353a 6100 #define TIM_DIER_CC3DE ((uint32_t)0x0800) /*!<Capture/Compare 3 DMA request enable */
tushki7 0:60d829a0353a 6101 #define TIM_DIER_CC4DE ((uint32_t)0x1000) /*!<Capture/Compare 4 DMA request enable */
tushki7 0:60d829a0353a 6102 #define TIM_DIER_COMDE ((uint32_t)0x2000) /*!<COM DMA request enable */
tushki7 0:60d829a0353a 6103 #define TIM_DIER_TDE ((uint32_t)0x4000) /*!<Trigger DMA request enable */
tushki7 0:60d829a0353a 6104
tushki7 0:60d829a0353a 6105 /******************** Bit definition for TIM_SR register ********************/
tushki7 0:60d829a0353a 6106 #define TIM_SR_UIF ((uint32_t)0x0001) /*!<Update interrupt Flag */
tushki7 0:60d829a0353a 6107 #define TIM_SR_CC1IF ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt Flag */
tushki7 0:60d829a0353a 6108 #define TIM_SR_CC2IF ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt Flag */
tushki7 0:60d829a0353a 6109 #define TIM_SR_CC3IF ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt Flag */
tushki7 0:60d829a0353a 6110 #define TIM_SR_CC4IF ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt Flag */
tushki7 0:60d829a0353a 6111 #define TIM_SR_COMIF ((uint32_t)0x0020) /*!<COM interrupt Flag */
tushki7 0:60d829a0353a 6112 #define TIM_SR_TIF ((uint32_t)0x0040) /*!<Trigger interrupt Flag */
tushki7 0:60d829a0353a 6113 #define TIM_SR_BIF ((uint32_t)0x0080) /*!<Break interrupt Flag */
tushki7 0:60d829a0353a 6114 #define TIM_SR_CC1OF ((uint32_t)0x0200) /*!<Capture/Compare 1 Overcapture Flag */
tushki7 0:60d829a0353a 6115 #define TIM_SR_CC2OF ((uint32_t)0x0400) /*!<Capture/Compare 2 Overcapture Flag */
tushki7 0:60d829a0353a 6116 #define TIM_SR_CC3OF ((uint32_t)0x0800) /*!<Capture/Compare 3 Overcapture Flag */
tushki7 0:60d829a0353a 6117 #define TIM_SR_CC4OF ((uint32_t)0x1000) /*!<Capture/Compare 4 Overcapture Flag */
tushki7 0:60d829a0353a 6118
tushki7 0:60d829a0353a 6119 /******************* Bit definition for TIM_EGR register ********************/
tushki7 0:60d829a0353a 6120 #define TIM_EGR_UG ((uint32_t)0x01) /*!<Update Generation */
tushki7 0:60d829a0353a 6121 #define TIM_EGR_CC1G ((uint32_t)0x02) /*!<Capture/Compare 1 Generation */
tushki7 0:60d829a0353a 6122 #define TIM_EGR_CC2G ((uint32_t)0x04) /*!<Capture/Compare 2 Generation */
tushki7 0:60d829a0353a 6123 #define TIM_EGR_CC3G ((uint32_t)0x08) /*!<Capture/Compare 3 Generation */
tushki7 0:60d829a0353a 6124 #define TIM_EGR_CC4G ((uint32_t)0x10) /*!<Capture/Compare 4 Generation */
tushki7 0:60d829a0353a 6125 #define TIM_EGR_COMG ((uint32_t)0x20) /*!<Capture/Compare Control Update Generation */
tushki7 0:60d829a0353a 6126 #define TIM_EGR_TG ((uint32_t)0x40) /*!<Trigger Generation */
tushki7 0:60d829a0353a 6127 #define TIM_EGR_BG ((uint32_t)0x80) /*!<Break Generation */
tushki7 0:60d829a0353a 6128
tushki7 0:60d829a0353a 6129 /****************** Bit definition for TIM_CCMR1 register *******************/
tushki7 0:60d829a0353a 6130 #define TIM_CCMR1_CC1S ((uint32_t)0x0003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
tushki7 0:60d829a0353a 6131 #define TIM_CCMR1_CC1S_0 ((uint32_t)0x0001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6132 #define TIM_CCMR1_CC1S_1 ((uint32_t)0x0002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6133
tushki7 0:60d829a0353a 6134 #define TIM_CCMR1_OC1FE ((uint32_t)0x0004) /*!<Output Compare 1 Fast enable */
tushki7 0:60d829a0353a 6135 #define TIM_CCMR1_OC1PE ((uint32_t)0x0008) /*!<Output Compare 1 Preload enable */
tushki7 0:60d829a0353a 6136
tushki7 0:60d829a0353a 6137 #define TIM_CCMR1_OC1M ((uint32_t)0x0070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
tushki7 0:60d829a0353a 6138 #define TIM_CCMR1_OC1M_0 ((uint32_t)0x0010) /*!<Bit 0 */
tushki7 0:60d829a0353a 6139 #define TIM_CCMR1_OC1M_1 ((uint32_t)0x0020) /*!<Bit 1 */
tushki7 0:60d829a0353a 6140 #define TIM_CCMR1_OC1M_2 ((uint32_t)0x0040) /*!<Bit 2 */
tushki7 0:60d829a0353a 6141
tushki7 0:60d829a0353a 6142 #define TIM_CCMR1_OC1CE ((uint32_t)0x0080) /*!<Output Compare 1Clear Enable */
tushki7 0:60d829a0353a 6143
tushki7 0:60d829a0353a 6144 #define TIM_CCMR1_CC2S ((uint32_t)0x0300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
tushki7 0:60d829a0353a 6145 #define TIM_CCMR1_CC2S_0 ((uint32_t)0x0100) /*!<Bit 0 */
tushki7 0:60d829a0353a 6146 #define TIM_CCMR1_CC2S_1 ((uint32_t)0x0200) /*!<Bit 1 */
tushki7 0:60d829a0353a 6147
tushki7 0:60d829a0353a 6148 #define TIM_CCMR1_OC2FE ((uint32_t)0x0400) /*!<Output Compare 2 Fast enable */
tushki7 0:60d829a0353a 6149 #define TIM_CCMR1_OC2PE ((uint32_t)0x0800) /*!<Output Compare 2 Preload enable */
tushki7 0:60d829a0353a 6150
tushki7 0:60d829a0353a 6151 #define TIM_CCMR1_OC2M ((uint32_t)0x7000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
tushki7 0:60d829a0353a 6152 #define TIM_CCMR1_OC2M_0 ((uint32_t)0x1000) /*!<Bit 0 */
tushki7 0:60d829a0353a 6153 #define TIM_CCMR1_OC2M_1 ((uint32_t)0x2000) /*!<Bit 1 */
tushki7 0:60d829a0353a 6154 #define TIM_CCMR1_OC2M_2 ((uint32_t)0x4000) /*!<Bit 2 */
tushki7 0:60d829a0353a 6155
tushki7 0:60d829a0353a 6156 #define TIM_CCMR1_OC2CE ((uint32_t)0x8000) /*!<Output Compare 2 Clear Enable */
tushki7 0:60d829a0353a 6157
tushki7 0:60d829a0353a 6158 /*----------------------------------------------------------------------------*/
tushki7 0:60d829a0353a 6159
tushki7 0:60d829a0353a 6160 #define TIM_CCMR1_IC1PSC ((uint32_t)0x000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
tushki7 0:60d829a0353a 6161 #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
tushki7 0:60d829a0353a 6162 #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
tushki7 0:60d829a0353a 6163
tushki7 0:60d829a0353a 6164 #define TIM_CCMR1_IC1F ((uint32_t)0x00F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
tushki7 0:60d829a0353a 6165 #define TIM_CCMR1_IC1F_0 ((uint32_t)0x0010) /*!<Bit 0 */
tushki7 0:60d829a0353a 6166 #define TIM_CCMR1_IC1F_1 ((uint32_t)0x0020) /*!<Bit 1 */
tushki7 0:60d829a0353a 6167 #define TIM_CCMR1_IC1F_2 ((uint32_t)0x0040) /*!<Bit 2 */
tushki7 0:60d829a0353a 6168 #define TIM_CCMR1_IC1F_3 ((uint32_t)0x0080) /*!<Bit 3 */
tushki7 0:60d829a0353a 6169
tushki7 0:60d829a0353a 6170 #define TIM_CCMR1_IC2PSC ((uint32_t)0x0C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
tushki7 0:60d829a0353a 6171 #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
tushki7 0:60d829a0353a 6172 #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
tushki7 0:60d829a0353a 6173
tushki7 0:60d829a0353a 6174 #define TIM_CCMR1_IC2F ((uint32_t)0xF000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
tushki7 0:60d829a0353a 6175 #define TIM_CCMR1_IC2F_0 ((uint32_t)0x1000) /*!<Bit 0 */
tushki7 0:60d829a0353a 6176 #define TIM_CCMR1_IC2F_1 ((uint32_t)0x2000) /*!<Bit 1 */
tushki7 0:60d829a0353a 6177 #define TIM_CCMR1_IC2F_2 ((uint32_t)0x4000) /*!<Bit 2 */
tushki7 0:60d829a0353a 6178 #define TIM_CCMR1_IC2F_3 ((uint32_t)0x8000) /*!<Bit 3 */
tushki7 0:60d829a0353a 6179
tushki7 0:60d829a0353a 6180 /****************** Bit definition for TIM_CCMR2 register *******************/
tushki7 0:60d829a0353a 6181 #define TIM_CCMR2_CC3S ((uint32_t)0x0003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
tushki7 0:60d829a0353a 6182 #define TIM_CCMR2_CC3S_0 ((uint32_t)0x0001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6183 #define TIM_CCMR2_CC3S_1 ((uint32_t)0x0002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6184
tushki7 0:60d829a0353a 6185 #define TIM_CCMR2_OC3FE ((uint32_t)0x0004) /*!<Output Compare 3 Fast enable */
tushki7 0:60d829a0353a 6186 #define TIM_CCMR2_OC3PE ((uint32_t)0x0008) /*!<Output Compare 3 Preload enable */
tushki7 0:60d829a0353a 6187
tushki7 0:60d829a0353a 6188 #define TIM_CCMR2_OC3M ((uint32_t)0x0070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
tushki7 0:60d829a0353a 6189 #define TIM_CCMR2_OC3M_0 ((uint32_t)0x0010) /*!<Bit 0 */
tushki7 0:60d829a0353a 6190 #define TIM_CCMR2_OC3M_1 ((uint32_t)0x0020) /*!<Bit 1 */
tushki7 0:60d829a0353a 6191 #define TIM_CCMR2_OC3M_2 ((uint32_t)0x0040) /*!<Bit 2 */
tushki7 0:60d829a0353a 6192
tushki7 0:60d829a0353a 6193 #define TIM_CCMR2_OC3CE ((uint32_t)0x0080) /*!<Output Compare 3 Clear Enable */
tushki7 0:60d829a0353a 6194
tushki7 0:60d829a0353a 6195 #define TIM_CCMR2_CC4S ((uint32_t)0x0300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
tushki7 0:60d829a0353a 6196 #define TIM_CCMR2_CC4S_0 ((uint32_t)0x0100) /*!<Bit 0 */
tushki7 0:60d829a0353a 6197 #define TIM_CCMR2_CC4S_1 ((uint32_t)0x0200) /*!<Bit 1 */
tushki7 0:60d829a0353a 6198
tushki7 0:60d829a0353a 6199 #define TIM_CCMR2_OC4FE ((uint32_t)0x0400) /*!<Output Compare 4 Fast enable */
tushki7 0:60d829a0353a 6200 #define TIM_CCMR2_OC4PE ((uint32_t)0x0800) /*!<Output Compare 4 Preload enable */
tushki7 0:60d829a0353a 6201
tushki7 0:60d829a0353a 6202 #define TIM_CCMR2_OC4M ((uint32_t)0x7000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
tushki7 0:60d829a0353a 6203 #define TIM_CCMR2_OC4M_0 ((uint32_t)0x1000) /*!<Bit 0 */
tushki7 0:60d829a0353a 6204 #define TIM_CCMR2_OC4M_1 ((uint32_t)0x2000) /*!<Bit 1 */
tushki7 0:60d829a0353a 6205 #define TIM_CCMR2_OC4M_2 ((uint32_t)0x4000) /*!<Bit 2 */
tushki7 0:60d829a0353a 6206
tushki7 0:60d829a0353a 6207 #define TIM_CCMR2_OC4CE ((uint32_t)0x8000) /*!<Output Compare 4 Clear Enable */
tushki7 0:60d829a0353a 6208
tushki7 0:60d829a0353a 6209 /*----------------------------------------------------------------------------*/
tushki7 0:60d829a0353a 6210
tushki7 0:60d829a0353a 6211 #define TIM_CCMR2_IC3PSC ((uint32_t)0x000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
tushki7 0:60d829a0353a 6212 #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
tushki7 0:60d829a0353a 6213 #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
tushki7 0:60d829a0353a 6214
tushki7 0:60d829a0353a 6215 #define TIM_CCMR2_IC3F ((uint32_t)0x00F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
tushki7 0:60d829a0353a 6216 #define TIM_CCMR2_IC3F_0 ((uint32_t)0x0010) /*!<Bit 0 */
tushki7 0:60d829a0353a 6217 #define TIM_CCMR2_IC3F_1 ((uint32_t)0x0020) /*!<Bit 1 */
tushki7 0:60d829a0353a 6218 #define TIM_CCMR2_IC3F_2 ((uint32_t)0x0040) /*!<Bit 2 */
tushki7 0:60d829a0353a 6219 #define TIM_CCMR2_IC3F_3 ((uint32_t)0x0080) /*!<Bit 3 */
tushki7 0:60d829a0353a 6220
tushki7 0:60d829a0353a 6221 #define TIM_CCMR2_IC4PSC ((uint32_t)0x0C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
tushki7 0:60d829a0353a 6222 #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
tushki7 0:60d829a0353a 6223 #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
tushki7 0:60d829a0353a 6224
tushki7 0:60d829a0353a 6225 #define TIM_CCMR2_IC4F ((uint32_t)0xF000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
tushki7 0:60d829a0353a 6226 #define TIM_CCMR2_IC4F_0 ((uint32_t)0x1000) /*!<Bit 0 */
tushki7 0:60d829a0353a 6227 #define TIM_CCMR2_IC4F_1 ((uint32_t)0x2000) /*!<Bit 1 */
tushki7 0:60d829a0353a 6228 #define TIM_CCMR2_IC4F_2 ((uint32_t)0x4000) /*!<Bit 2 */
tushki7 0:60d829a0353a 6229 #define TIM_CCMR2_IC4F_3 ((uint32_t)0x8000) /*!<Bit 3 */
tushki7 0:60d829a0353a 6230
tushki7 0:60d829a0353a 6231 /******************* Bit definition for TIM_CCER register *******************/
tushki7 0:60d829a0353a 6232 #define TIM_CCER_CC1E ((uint32_t)0x0001) /*!<Capture/Compare 1 output enable */
tushki7 0:60d829a0353a 6233 #define TIM_CCER_CC1P ((uint32_t)0x0002) /*!<Capture/Compare 1 output Polarity */
tushki7 0:60d829a0353a 6234 #define TIM_CCER_CC1NE ((uint32_t)0x0004) /*!<Capture/Compare 1 Complementary output enable */
tushki7 0:60d829a0353a 6235 #define TIM_CCER_CC1NP ((uint32_t)0x0008) /*!<Capture/Compare 1 Complementary output Polarity */
tushki7 0:60d829a0353a 6236 #define TIM_CCER_CC2E ((uint32_t)0x0010) /*!<Capture/Compare 2 output enable */
tushki7 0:60d829a0353a 6237 #define TIM_CCER_CC2P ((uint32_t)0x0020) /*!<Capture/Compare 2 output Polarity */
tushki7 0:60d829a0353a 6238 #define TIM_CCER_CC2NE ((uint32_t)0x0040) /*!<Capture/Compare 2 Complementary output enable */
tushki7 0:60d829a0353a 6239 #define TIM_CCER_CC2NP ((uint32_t)0x0080) /*!<Capture/Compare 2 Complementary output Polarity */
tushki7 0:60d829a0353a 6240 #define TIM_CCER_CC3E ((uint32_t)0x0100) /*!<Capture/Compare 3 output enable */
tushki7 0:60d829a0353a 6241 #define TIM_CCER_CC3P ((uint32_t)0x0200) /*!<Capture/Compare 3 output Polarity */
tushki7 0:60d829a0353a 6242 #define TIM_CCER_CC3NE ((uint32_t)0x0400) /*!<Capture/Compare 3 Complementary output enable */
tushki7 0:60d829a0353a 6243 #define TIM_CCER_CC3NP ((uint32_t)0x0800) /*!<Capture/Compare 3 Complementary output Polarity */
tushki7 0:60d829a0353a 6244 #define TIM_CCER_CC4E ((uint32_t)0x1000) /*!<Capture/Compare 4 output enable */
tushki7 0:60d829a0353a 6245 #define TIM_CCER_CC4P ((uint32_t)0x2000) /*!<Capture/Compare 4 output Polarity */
tushki7 0:60d829a0353a 6246 #define TIM_CCER_CC4NP ((uint32_t)0x8000) /*!<Capture/Compare 4 Complementary output Polarity */
tushki7 0:60d829a0353a 6247
tushki7 0:60d829a0353a 6248 /******************* Bit definition for TIM_CNT register ********************/
tushki7 0:60d829a0353a 6249 #define TIM_CNT_CNT ((uint32_t)0xFFFF) /*!<Counter Value */
tushki7 0:60d829a0353a 6250
tushki7 0:60d829a0353a 6251 /******************* Bit definition for TIM_PSC register ********************/
tushki7 0:60d829a0353a 6252 #define TIM_PSC_PSC ((uint32_t)0xFFFF) /*!<Prescaler Value */
tushki7 0:60d829a0353a 6253
tushki7 0:60d829a0353a 6254 /******************* Bit definition for TIM_ARR register ********************/
tushki7 0:60d829a0353a 6255 #define TIM_ARR_ARR ((uint32_t)0xFFFF) /*!<actual auto-reload Value */
tushki7 0:60d829a0353a 6256
tushki7 0:60d829a0353a 6257 /******************* Bit definition for TIM_RCR register ********************/
tushki7 0:60d829a0353a 6258 #define TIM_RCR_REP ((uint32_t)0xFF) /*!<Repetition Counter Value */
tushki7 0:60d829a0353a 6259
tushki7 0:60d829a0353a 6260 /******************* Bit definition for TIM_CCR1 register *******************/
tushki7 0:60d829a0353a 6261 #define TIM_CCR1_CCR1 ((uint32_t)0xFFFF) /*!<Capture/Compare 1 Value */
tushki7 0:60d829a0353a 6262
tushki7 0:60d829a0353a 6263 /******************* Bit definition for TIM_CCR2 register *******************/
tushki7 0:60d829a0353a 6264 #define TIM_CCR2_CCR2 ((uint32_t)0xFFFF) /*!<Capture/Compare 2 Value */
tushki7 0:60d829a0353a 6265
tushki7 0:60d829a0353a 6266 /******************* Bit definition for TIM_CCR3 register *******************/
tushki7 0:60d829a0353a 6267 #define TIM_CCR3_CCR3 ((uint32_t)0xFFFF) /*!<Capture/Compare 3 Value */
tushki7 0:60d829a0353a 6268
tushki7 0:60d829a0353a 6269 /******************* Bit definition for TIM_CCR4 register *******************/
tushki7 0:60d829a0353a 6270 #define TIM_CCR4_CCR4 ((uint32_t)0xFFFF) /*!<Capture/Compare 4 Value */
tushki7 0:60d829a0353a 6271
tushki7 0:60d829a0353a 6272 /******************* Bit definition for TIM_BDTR register *******************/
tushki7 0:60d829a0353a 6273 #define TIM_BDTR_DTG ((uint32_t)0x00FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
tushki7 0:60d829a0353a 6274 #define TIM_BDTR_DTG_0 ((uint32_t)0x0001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6275 #define TIM_BDTR_DTG_1 ((uint32_t)0x0002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6276 #define TIM_BDTR_DTG_2 ((uint32_t)0x0004) /*!<Bit 2 */
tushki7 0:60d829a0353a 6277 #define TIM_BDTR_DTG_3 ((uint32_t)0x0008) /*!<Bit 3 */
tushki7 0:60d829a0353a 6278 #define TIM_BDTR_DTG_4 ((uint32_t)0x0010) /*!<Bit 4 */
tushki7 0:60d829a0353a 6279 #define TIM_BDTR_DTG_5 ((uint32_t)0x0020) /*!<Bit 5 */
tushki7 0:60d829a0353a 6280 #define TIM_BDTR_DTG_6 ((uint32_t)0x0040) /*!<Bit 6 */
tushki7 0:60d829a0353a 6281 #define TIM_BDTR_DTG_7 ((uint32_t)0x0080) /*!<Bit 7 */
tushki7 0:60d829a0353a 6282
tushki7 0:60d829a0353a 6283 #define TIM_BDTR_LOCK ((uint32_t)0x0300) /*!<LOCK[1:0] bits (Lock Configuration) */
tushki7 0:60d829a0353a 6284 #define TIM_BDTR_LOCK_0 ((uint32_t)0x0100) /*!<Bit 0 */
tushki7 0:60d829a0353a 6285 #define TIM_BDTR_LOCK_1 ((uint32_t)0x0200) /*!<Bit 1 */
tushki7 0:60d829a0353a 6286
tushki7 0:60d829a0353a 6287 #define TIM_BDTR_OSSI ((uint32_t)0x0400) /*!<Off-State Selection for Idle mode */
tushki7 0:60d829a0353a 6288 #define TIM_BDTR_OSSR ((uint32_t)0x0800) /*!<Off-State Selection for Run mode */
tushki7 0:60d829a0353a 6289 #define TIM_BDTR_BKE ((uint32_t)0x1000) /*!<Break enable */
tushki7 0:60d829a0353a 6290 #define TIM_BDTR_BKP ((uint32_t)0x2000) /*!<Break Polarity */
tushki7 0:60d829a0353a 6291 #define TIM_BDTR_AOE ((uint32_t)0x4000) /*!<Automatic Output enable */
tushki7 0:60d829a0353a 6292 #define TIM_BDTR_MOE ((uint32_t)0x8000) /*!<Main Output enable */
tushki7 0:60d829a0353a 6293
tushki7 0:60d829a0353a 6294 /******************* Bit definition for TIM_DCR register ********************/
tushki7 0:60d829a0353a 6295 #define TIM_DCR_DBA ((uint32_t)0x001F) /*!<DBA[4:0] bits (DMA Base Address) */
tushki7 0:60d829a0353a 6296 #define TIM_DCR_DBA_0 ((uint32_t)0x0001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6297 #define TIM_DCR_DBA_1 ((uint32_t)0x0002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6298 #define TIM_DCR_DBA_2 ((uint32_t)0x0004) /*!<Bit 2 */
tushki7 0:60d829a0353a 6299 #define TIM_DCR_DBA_3 ((uint32_t)0x0008) /*!<Bit 3 */
tushki7 0:60d829a0353a 6300 #define TIM_DCR_DBA_4 ((uint32_t)0x0010) /*!<Bit 4 */
tushki7 0:60d829a0353a 6301
tushki7 0:60d829a0353a 6302 #define TIM_DCR_DBL ((uint32_t)0x1F00) /*!<DBL[4:0] bits (DMA Burst Length) */
tushki7 0:60d829a0353a 6303 #define TIM_DCR_DBL_0 ((uint32_t)0x0100) /*!<Bit 0 */
tushki7 0:60d829a0353a 6304 #define TIM_DCR_DBL_1 ((uint32_t)0x0200) /*!<Bit 1 */
tushki7 0:60d829a0353a 6305 #define TIM_DCR_DBL_2 ((uint32_t)0x0400) /*!<Bit 2 */
tushki7 0:60d829a0353a 6306 #define TIM_DCR_DBL_3 ((uint32_t)0x0800) /*!<Bit 3 */
tushki7 0:60d829a0353a 6307 #define TIM_DCR_DBL_4 ((uint32_t)0x1000) /*!<Bit 4 */
tushki7 0:60d829a0353a 6308
tushki7 0:60d829a0353a 6309 /******************* Bit definition for TIM_DMAR register *******************/
tushki7 0:60d829a0353a 6310 #define TIM_DMAR_DMAB ((uint32_t)0xFFFF) /*!<DMA register for burst accesses */
tushki7 0:60d829a0353a 6311
tushki7 0:60d829a0353a 6312 /******************* Bit definition for TIM_OR register *********************/
tushki7 0:60d829a0353a 6313 #define TIM_OR_TI4_RMP ((uint32_t)0x00C0) /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
tushki7 0:60d829a0353a 6314 #define TIM_OR_TI4_RMP_0 ((uint32_t)0x0040) /*!<Bit 0 */
tushki7 0:60d829a0353a 6315 #define TIM_OR_TI4_RMP_1 ((uint32_t)0x0080) /*!<Bit 1 */
tushki7 0:60d829a0353a 6316 #define TIM_OR_ITR1_RMP ((uint32_t)0x0C00) /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
tushki7 0:60d829a0353a 6317 #define TIM_OR_ITR1_RMP_0 ((uint32_t)0x0400) /*!<Bit 0 */
tushki7 0:60d829a0353a 6318 #define TIM_OR_ITR1_RMP_1 ((uint32_t)0x0800) /*!<Bit 1 */
tushki7 0:60d829a0353a 6319
tushki7 0:60d829a0353a 6320
tushki7 0:60d829a0353a 6321 /******************************************************************************/
tushki7 0:60d829a0353a 6322 /* */
tushki7 0:60d829a0353a 6323 /* Universal Synchronous Asynchronous Receiver Transmitter */
tushki7 0:60d829a0353a 6324 /* */
tushki7 0:60d829a0353a 6325 /******************************************************************************/
tushki7 0:60d829a0353a 6326 /******************* Bit definition for USART_SR register *******************/
tushki7 0:60d829a0353a 6327 #define USART_SR_PE ((uint32_t)0x0001) /*!<Parity Error */
tushki7 0:60d829a0353a 6328 #define USART_SR_FE ((uint32_t)0x0002) /*!<Framing Error */
tushki7 0:60d829a0353a 6329 #define USART_SR_NE ((uint32_t)0x0004) /*!<Noise Error Flag */
tushki7 0:60d829a0353a 6330 #define USART_SR_ORE ((uint32_t)0x0008) /*!<OverRun Error */
tushki7 0:60d829a0353a 6331 #define USART_SR_IDLE ((uint32_t)0x0010) /*!<IDLE line detected */
tushki7 0:60d829a0353a 6332 #define USART_SR_RXNE ((uint32_t)0x0020) /*!<Read Data Register Not Empty */
tushki7 0:60d829a0353a 6333 #define USART_SR_TC ((uint32_t)0x0040) /*!<Transmission Complete */
tushki7 0:60d829a0353a 6334 #define USART_SR_TXE ((uint32_t)0x0080) /*!<Transmit Data Register Empty */
tushki7 0:60d829a0353a 6335 #define USART_SR_LBD ((uint32_t)0x0100) /*!<LIN Break Detection Flag */
tushki7 0:60d829a0353a 6336 #define USART_SR_CTS ((uint32_t)0x0200) /*!<CTS Flag */
tushki7 0:60d829a0353a 6337
tushki7 0:60d829a0353a 6338 /******************* Bit definition for USART_DR register *******************/
tushki7 0:60d829a0353a 6339 #define USART_DR_DR ((uint32_t)0x01FF) /*!<Data value */
tushki7 0:60d829a0353a 6340
tushki7 0:60d829a0353a 6341 /****************** Bit definition for USART_BRR register *******************/
tushki7 0:60d829a0353a 6342 #define USART_BRR_DIV_Fraction ((uint32_t)0x000F) /*!<Fraction of USARTDIV */
tushki7 0:60d829a0353a 6343 #define USART_BRR_DIV_Mantissa ((uint32_t)0xFFF0) /*!<Mantissa of USARTDIV */
tushki7 0:60d829a0353a 6344
tushki7 0:60d829a0353a 6345 /****************** Bit definition for USART_CR1 register *******************/
tushki7 0:60d829a0353a 6346 #define USART_CR1_SBK ((uint32_t)0x0001) /*!<Send Break */
tushki7 0:60d829a0353a 6347 #define USART_CR1_RWU ((uint32_t)0x0002) /*!<Receiver wakeup */
tushki7 0:60d829a0353a 6348 #define USART_CR1_RE ((uint32_t)0x0004) /*!<Receiver Enable */
tushki7 0:60d829a0353a 6349 #define USART_CR1_TE ((uint32_t)0x0008) /*!<Transmitter Enable */
tushki7 0:60d829a0353a 6350 #define USART_CR1_IDLEIE ((uint32_t)0x0010) /*!<IDLE Interrupt Enable */
tushki7 0:60d829a0353a 6351 #define USART_CR1_RXNEIE ((uint32_t)0x0020) /*!<RXNE Interrupt Enable */
tushki7 0:60d829a0353a 6352 #define USART_CR1_TCIE ((uint32_t)0x0040) /*!<Transmission Complete Interrupt Enable */
tushki7 0:60d829a0353a 6353 #define USART_CR1_TXEIE ((uint32_t)0x0080) /*!<PE Interrupt Enable */
tushki7 0:60d829a0353a 6354 #define USART_CR1_PEIE ((uint32_t)0x0100) /*!<PE Interrupt Enable */
tushki7 0:60d829a0353a 6355 #define USART_CR1_PS ((uint32_t)0x0200) /*!<Parity Selection */
tushki7 0:60d829a0353a 6356 #define USART_CR1_PCE ((uint32_t)0x0400) /*!<Parity Control Enable */
tushki7 0:60d829a0353a 6357 #define USART_CR1_WAKE ((uint32_t)0x0800) /*!<Wakeup method */
tushki7 0:60d829a0353a 6358 #define USART_CR1_M ((uint32_t)0x1000) /*!<Word length */
tushki7 0:60d829a0353a 6359 #define USART_CR1_UE ((uint32_t)0x2000) /*!<USART Enable */
tushki7 0:60d829a0353a 6360 #define USART_CR1_OVER8 ((uint32_t)0x8000) /*!<USART Oversampling by 8 enable */
tushki7 0:60d829a0353a 6361
tushki7 0:60d829a0353a 6362 /****************** Bit definition for USART_CR2 register *******************/
tushki7 0:60d829a0353a 6363 #define USART_CR2_ADD ((uint32_t)0x000F) /*!<Address of the USART node */
tushki7 0:60d829a0353a 6364 #define USART_CR2_LBDL ((uint32_t)0x0020) /*!<LIN Break Detection Length */
tushki7 0:60d829a0353a 6365 #define USART_CR2_LBDIE ((uint32_t)0x0040) /*!<LIN Break Detection Interrupt Enable */
tushki7 0:60d829a0353a 6366 #define USART_CR2_LBCL ((uint32_t)0x0100) /*!<Last Bit Clock pulse */
tushki7 0:60d829a0353a 6367 #define USART_CR2_CPHA ((uint32_t)0x0200) /*!<Clock Phase */
tushki7 0:60d829a0353a 6368 #define USART_CR2_CPOL ((uint32_t)0x0400) /*!<Clock Polarity */
tushki7 0:60d829a0353a 6369 #define USART_CR2_CLKEN ((uint32_t)0x0800) /*!<Clock Enable */
tushki7 0:60d829a0353a 6370
tushki7 0:60d829a0353a 6371 #define USART_CR2_STOP ((uint32_t)0x3000) /*!<STOP[1:0] bits (STOP bits) */
tushki7 0:60d829a0353a 6372 #define USART_CR2_STOP_0 ((uint32_t)0x1000) /*!<Bit 0 */
tushki7 0:60d829a0353a 6373 #define USART_CR2_STOP_1 ((uint32_t)0x2000) /*!<Bit 1 */
tushki7 0:60d829a0353a 6374
tushki7 0:60d829a0353a 6375 #define USART_CR2_LINEN ((uint32_t)0x4000) /*!<LIN mode enable */
tushki7 0:60d829a0353a 6376
tushki7 0:60d829a0353a 6377 /****************** Bit definition for USART_CR3 register *******************/
tushki7 0:60d829a0353a 6378 #define USART_CR3_EIE ((uint32_t)0x0001) /*!<Error Interrupt Enable */
tushki7 0:60d829a0353a 6379 #define USART_CR3_IREN ((uint32_t)0x0002) /*!<IrDA mode Enable */
tushki7 0:60d829a0353a 6380 #define USART_CR3_IRLP ((uint32_t)0x0004) /*!<IrDA Low-Power */
tushki7 0:60d829a0353a 6381 #define USART_CR3_HDSEL ((uint32_t)0x0008) /*!<Half-Duplex Selection */
tushki7 0:60d829a0353a 6382 #define USART_CR3_NACK ((uint32_t)0x0010) /*!<Smartcard NACK enable */
tushki7 0:60d829a0353a 6383 #define USART_CR3_SCEN ((uint32_t)0x0020) /*!<Smartcard mode enable */
tushki7 0:60d829a0353a 6384 #define USART_CR3_DMAR ((uint32_t)0x0040) /*!<DMA Enable Receiver */
tushki7 0:60d829a0353a 6385 #define USART_CR3_DMAT ((uint32_t)0x0080) /*!<DMA Enable Transmitter */
tushki7 0:60d829a0353a 6386 #define USART_CR3_RTSE ((uint32_t)0x0100) /*!<RTS Enable */
tushki7 0:60d829a0353a 6387 #define USART_CR3_CTSE ((uint32_t)0x0200) /*!<CTS Enable */
tushki7 0:60d829a0353a 6388 #define USART_CR3_CTSIE ((uint32_t)0x0400) /*!<CTS Interrupt Enable */
tushki7 0:60d829a0353a 6389 #define USART_CR3_ONEBIT ((uint32_t)0x0800) /*!<USART One bit method enable */
tushki7 0:60d829a0353a 6390
tushki7 0:60d829a0353a 6391 /****************** Bit definition for USART_GTPR register ******************/
tushki7 0:60d829a0353a 6392 #define USART_GTPR_PSC ((uint32_t)0x00FF) /*!<PSC[7:0] bits (Prescaler value) */
tushki7 0:60d829a0353a 6393 #define USART_GTPR_PSC_0 ((uint32_t)0x0001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6394 #define USART_GTPR_PSC_1 ((uint32_t)0x0002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6395 #define USART_GTPR_PSC_2 ((uint32_t)0x0004) /*!<Bit 2 */
tushki7 0:60d829a0353a 6396 #define USART_GTPR_PSC_3 ((uint32_t)0x0008) /*!<Bit 3 */
tushki7 0:60d829a0353a 6397 #define USART_GTPR_PSC_4 ((uint32_t)0x0010) /*!<Bit 4 */
tushki7 0:60d829a0353a 6398 #define USART_GTPR_PSC_5 ((uint32_t)0x0020) /*!<Bit 5 */
tushki7 0:60d829a0353a 6399 #define USART_GTPR_PSC_6 ((uint32_t)0x0040) /*!<Bit 6 */
tushki7 0:60d829a0353a 6400 #define USART_GTPR_PSC_7 ((uint32_t)0x0080) /*!<Bit 7 */
tushki7 0:60d829a0353a 6401
tushki7 0:60d829a0353a 6402 #define USART_GTPR_GT ((uint32_t)0xFF00) /*!<Guard time value */
tushki7 0:60d829a0353a 6403
tushki7 0:60d829a0353a 6404 /******************************************************************************/
tushki7 0:60d829a0353a 6405 /* */
tushki7 0:60d829a0353a 6406 /* Window WATCHDOG */
tushki7 0:60d829a0353a 6407 /* */
tushki7 0:60d829a0353a 6408 /******************************************************************************/
tushki7 0:60d829a0353a 6409 /******************* Bit definition for WWDG_CR register ********************/
tushki7 0:60d829a0353a 6410 #define WWDG_CR_T ((uint32_t)0x7F) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
tushki7 0:60d829a0353a 6411 #define WWDG_CR_T0 ((uint32_t)0x01) /*!<Bit 0 */
tushki7 0:60d829a0353a 6412 #define WWDG_CR_T1 ((uint32_t)0x02) /*!<Bit 1 */
tushki7 0:60d829a0353a 6413 #define WWDG_CR_T2 ((uint32_t)0x04) /*!<Bit 2 */
tushki7 0:60d829a0353a 6414 #define WWDG_CR_T3 ((uint32_t)0x08) /*!<Bit 3 */
tushki7 0:60d829a0353a 6415 #define WWDG_CR_T4 ((uint32_t)0x10) /*!<Bit 4 */
tushki7 0:60d829a0353a 6416 #define WWDG_CR_T5 ((uint32_t)0x20) /*!<Bit 5 */
tushki7 0:60d829a0353a 6417 #define WWDG_CR_T6 ((uint32_t)0x40) /*!<Bit 6 */
tushki7 0:60d829a0353a 6418
tushki7 0:60d829a0353a 6419 #define WWDG_CR_WDGA ((uint32_t)0x80) /*!<Activation bit */
tushki7 0:60d829a0353a 6420
tushki7 0:60d829a0353a 6421 /******************* Bit definition for WWDG_CFR register *******************/
tushki7 0:60d829a0353a 6422 #define WWDG_CFR_W ((uint32_t)0x007F) /*!<W[6:0] bits (7-bit window value) */
tushki7 0:60d829a0353a 6423 #define WWDG_CFR_W0 ((uint32_t)0x0001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6424 #define WWDG_CFR_W1 ((uint32_t)0x0002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6425 #define WWDG_CFR_W2 ((uint32_t)0x0004) /*!<Bit 2 */
tushki7 0:60d829a0353a 6426 #define WWDG_CFR_W3 ((uint32_t)0x0008) /*!<Bit 3 */
tushki7 0:60d829a0353a 6427 #define WWDG_CFR_W4 ((uint32_t)0x0010) /*!<Bit 4 */
tushki7 0:60d829a0353a 6428 #define WWDG_CFR_W5 ((uint32_t)0x0020) /*!<Bit 5 */
tushki7 0:60d829a0353a 6429 #define WWDG_CFR_W6 ((uint32_t)0x0040) /*!<Bit 6 */
tushki7 0:60d829a0353a 6430
tushki7 0:60d829a0353a 6431 #define WWDG_CFR_WDGTB ((uint32_t)0x0180) /*!<WDGTB[1:0] bits (Timer Base) */
tushki7 0:60d829a0353a 6432 #define WWDG_CFR_WDGTB0 ((uint32_t)0x0080) /*!<Bit 0 */
tushki7 0:60d829a0353a 6433 #define WWDG_CFR_WDGTB1 ((uint32_t)0x0100) /*!<Bit 1 */
tushki7 0:60d829a0353a 6434
tushki7 0:60d829a0353a 6435 #define WWDG_CFR_EWI ((uint32_t)0x0200) /*!<Early Wakeup Interrupt */
tushki7 0:60d829a0353a 6436
tushki7 0:60d829a0353a 6437 /******************* Bit definition for WWDG_SR register ********************/
tushki7 0:60d829a0353a 6438 #define WWDG_SR_EWIF ((uint32_t)0x01) /*!<Early Wakeup Interrupt Flag */
tushki7 0:60d829a0353a 6439
tushki7 0:60d829a0353a 6440
tushki7 0:60d829a0353a 6441 /******************************************************************************/
tushki7 0:60d829a0353a 6442 /* */
tushki7 0:60d829a0353a 6443 /* DBG */
tushki7 0:60d829a0353a 6444 /* */
tushki7 0:60d829a0353a 6445 /******************************************************************************/
tushki7 0:60d829a0353a 6446 /******************** Bit definition for DBGMCU_IDCODE register *************/
tushki7 0:60d829a0353a 6447 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF)
tushki7 0:60d829a0353a 6448 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000)
tushki7 0:60d829a0353a 6449
tushki7 0:60d829a0353a 6450 /******************** Bit definition for DBGMCU_CR register *****************/
tushki7 0:60d829a0353a 6451 #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 6452 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 6453 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 6454 #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 6455
tushki7 0:60d829a0353a 6456 #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0)
tushki7 0:60d829a0353a 6457 #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040)/*!<Bit 0 */
tushki7 0:60d829a0353a 6458 #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080)/*!<Bit 1 */
tushki7 0:60d829a0353a 6459
tushki7 0:60d829a0353a 6460 /******************** Bit definition for DBGMCU_APB1_FZ register ************/
tushki7 0:60d829a0353a 6461 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 6462 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 6463 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP ((uint32_t)0x00000004)
tushki7 0:60d829a0353a 6464 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP ((uint32_t)0x00000008)
tushki7 0:60d829a0353a 6465 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010)
tushki7 0:60d829a0353a 6466 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020)
tushki7 0:60d829a0353a 6467 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP ((uint32_t)0x00000040)
tushki7 0:60d829a0353a 6468 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP ((uint32_t)0x00000080)
tushki7 0:60d829a0353a 6469 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP ((uint32_t)0x00000100)
tushki7 0:60d829a0353a 6470 #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400)
tushki7 0:60d829a0353a 6471 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800)
tushki7 0:60d829a0353a 6472 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000)
tushki7 0:60d829a0353a 6473 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000)
tushki7 0:60d829a0353a 6474 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00400000)
tushki7 0:60d829a0353a 6475 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT ((uint32_t)0x00800000)
tushki7 0:60d829a0353a 6476 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP ((uint32_t)0x02000000)
tushki7 0:60d829a0353a 6477 #define DBGMCU_APB1_FZ_DBG_CAN2_STOP ((uint32_t)0x04000000)
tushki7 0:60d829a0353a 6478 /* Old IWDGSTOP bit definition, maintained for legacy purpose */
tushki7 0:60d829a0353a 6479 #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP
tushki7 0:60d829a0353a 6480
tushki7 0:60d829a0353a 6481 /******************** Bit definition for DBGMCU_APB2_FZ register ************/
tushki7 0:60d829a0353a 6482 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP ((uint32_t)0x00000001)
tushki7 0:60d829a0353a 6483 #define DBGMCU_APB2_FZ_DBG_TIM8_STOP ((uint32_t)0x00000002)
tushki7 0:60d829a0353a 6484 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP ((uint32_t)0x00010000)
tushki7 0:60d829a0353a 6485 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP ((uint32_t)0x00020000)
tushki7 0:60d829a0353a 6486 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP ((uint32_t)0x00040000)
tushki7 0:60d829a0353a 6487
tushki7 0:60d829a0353a 6488 /******************************************************************************/
tushki7 0:60d829a0353a 6489 /* */
tushki7 0:60d829a0353a 6490 /* Ethernet MAC Registers bits definitions */
tushki7 0:60d829a0353a 6491 /* */
tushki7 0:60d829a0353a 6492 /******************************************************************************/
tushki7 0:60d829a0353a 6493 /* Bit definition for Ethernet MAC Control Register register */
tushki7 0:60d829a0353a 6494 #define ETH_MACCR_WD ((uint32_t)0x00800000) /* Watchdog disable */
tushki7 0:60d829a0353a 6495 #define ETH_MACCR_JD ((uint32_t)0x00400000) /* Jabber disable */
tushki7 0:60d829a0353a 6496 #define ETH_MACCR_IFG ((uint32_t)0x000E0000) /* Inter-frame gap */
tushki7 0:60d829a0353a 6497 #define ETH_MACCR_IFG_96Bit ((uint32_t)0x00000000) /* Minimum IFG between frames during transmission is 96Bit */
tushki7 0:60d829a0353a 6498 #define ETH_MACCR_IFG_88Bit ((uint32_t)0x00020000) /* Minimum IFG between frames during transmission is 88Bit */
tushki7 0:60d829a0353a 6499 #define ETH_MACCR_IFG_80Bit ((uint32_t)0x00040000) /* Minimum IFG between frames during transmission is 80Bit */
tushki7 0:60d829a0353a 6500 #define ETH_MACCR_IFG_72Bit ((uint32_t)0x00060000) /* Minimum IFG between frames during transmission is 72Bit */
tushki7 0:60d829a0353a 6501 #define ETH_MACCR_IFG_64Bit ((uint32_t)0x00080000) /* Minimum IFG between frames during transmission is 64Bit */
tushki7 0:60d829a0353a 6502 #define ETH_MACCR_IFG_56Bit ((uint32_t)0x000A0000) /* Minimum IFG between frames during transmission is 56Bit */
tushki7 0:60d829a0353a 6503 #define ETH_MACCR_IFG_48Bit ((uint32_t)0x000C0000) /* Minimum IFG between frames during transmission is 48Bit */
tushki7 0:60d829a0353a 6504 #define ETH_MACCR_IFG_40Bit ((uint32_t)0x000E0000) /* Minimum IFG between frames during transmission is 40Bit */
tushki7 0:60d829a0353a 6505 #define ETH_MACCR_CSD ((uint32_t)0x00010000) /* Carrier sense disable (during transmission) */
tushki7 0:60d829a0353a 6506 #define ETH_MACCR_FES ((uint32_t)0x00004000) /* Fast ethernet speed */
tushki7 0:60d829a0353a 6507 #define ETH_MACCR_ROD ((uint32_t)0x00002000) /* Receive own disable */
tushki7 0:60d829a0353a 6508 #define ETH_MACCR_LM ((uint32_t)0x00001000) /* loopback mode */
tushki7 0:60d829a0353a 6509 #define ETH_MACCR_DM ((uint32_t)0x00000800) /* Duplex mode */
tushki7 0:60d829a0353a 6510 #define ETH_MACCR_IPCO ((uint32_t)0x00000400) /* IP Checksum offload */
tushki7 0:60d829a0353a 6511 #define ETH_MACCR_RD ((uint32_t)0x00000200) /* Retry disable */
tushki7 0:60d829a0353a 6512 #define ETH_MACCR_APCS ((uint32_t)0x00000080) /* Automatic Pad/CRC stripping */
tushki7 0:60d829a0353a 6513 #define ETH_MACCR_BL ((uint32_t)0x00000060) /* Back-off limit: random integer number (r) of slot time delays before rescheduling
tushki7 0:60d829a0353a 6514 a transmission attempt during retries after a collision: 0 =< r <2^k */
tushki7 0:60d829a0353a 6515 #define ETH_MACCR_BL_10 ((uint32_t)0x00000000) /* k = min (n, 10) */
tushki7 0:60d829a0353a 6516 #define ETH_MACCR_BL_8 ((uint32_t)0x00000020) /* k = min (n, 8) */
tushki7 0:60d829a0353a 6517 #define ETH_MACCR_BL_4 ((uint32_t)0x00000040) /* k = min (n, 4) */
tushki7 0:60d829a0353a 6518 #define ETH_MACCR_BL_1 ((uint32_t)0x00000060) /* k = min (n, 1) */
tushki7 0:60d829a0353a 6519 #define ETH_MACCR_DC ((uint32_t)0x00000010) /* Defferal check */
tushki7 0:60d829a0353a 6520 #define ETH_MACCR_TE ((uint32_t)0x00000008) /* Transmitter enable */
tushki7 0:60d829a0353a 6521 #define ETH_MACCR_RE ((uint32_t)0x00000004) /* Receiver enable */
tushki7 0:60d829a0353a 6522
tushki7 0:60d829a0353a 6523 /* Bit definition for Ethernet MAC Frame Filter Register */
tushki7 0:60d829a0353a 6524 #define ETH_MACFFR_RA ((uint32_t)0x80000000) /* Receive all */
tushki7 0:60d829a0353a 6525 #define ETH_MACFFR_HPF ((uint32_t)0x00000400) /* Hash or perfect filter */
tushki7 0:60d829a0353a 6526 #define ETH_MACFFR_SAF ((uint32_t)0x00000200) /* Source address filter enable */
tushki7 0:60d829a0353a 6527 #define ETH_MACFFR_SAIF ((uint32_t)0x00000100) /* SA inverse filtering */
tushki7 0:60d829a0353a 6528 #define ETH_MACFFR_PCF ((uint32_t)0x000000C0) /* Pass control frames: 3 cases */
tushki7 0:60d829a0353a 6529 #define ETH_MACFFR_PCF_BlockAll ((uint32_t)0x00000040) /* MAC filters all control frames from reaching the application */
tushki7 0:60d829a0353a 6530 #define ETH_MACFFR_PCF_ForwardAll ((uint32_t)0x00000080) /* MAC forwards all control frames to application even if they fail the Address Filter */
tushki7 0:60d829a0353a 6531 #define ETH_MACFFR_PCF_ForwardPassedAddrFilter ((uint32_t)0x000000C0) /* MAC forwards control frames that pass the Address Filter. */
tushki7 0:60d829a0353a 6532 #define ETH_MACFFR_BFD ((uint32_t)0x00000020) /* Broadcast frame disable */
tushki7 0:60d829a0353a 6533 #define ETH_MACFFR_PAM ((uint32_t)0x00000010) /* Pass all mutlicast */
tushki7 0:60d829a0353a 6534 #define ETH_MACFFR_DAIF ((uint32_t)0x00000008) /* DA Inverse filtering */
tushki7 0:60d829a0353a 6535 #define ETH_MACFFR_HM ((uint32_t)0x00000004) /* Hash multicast */
tushki7 0:60d829a0353a 6536 #define ETH_MACFFR_HU ((uint32_t)0x00000002) /* Hash unicast */
tushki7 0:60d829a0353a 6537 #define ETH_MACFFR_PM ((uint32_t)0x00000001) /* Promiscuous mode */
tushki7 0:60d829a0353a 6538
tushki7 0:60d829a0353a 6539 /* Bit definition for Ethernet MAC Hash Table High Register */
tushki7 0:60d829a0353a 6540 #define ETH_MACHTHR_HTH ((uint32_t)0xFFFFFFFF) /* Hash table high */
tushki7 0:60d829a0353a 6541
tushki7 0:60d829a0353a 6542 /* Bit definition for Ethernet MAC Hash Table Low Register */
tushki7 0:60d829a0353a 6543 #define ETH_MACHTLR_HTL ((uint32_t)0xFFFFFFFF) /* Hash table low */
tushki7 0:60d829a0353a 6544
tushki7 0:60d829a0353a 6545 /* Bit definition for Ethernet MAC MII Address Register */
tushki7 0:60d829a0353a 6546 #define ETH_MACMIIAR_PA ((uint32_t)0x0000F800) /* Physical layer address */
tushki7 0:60d829a0353a 6547 #define ETH_MACMIIAR_MR ((uint32_t)0x000007C0) /* MII register in the selected PHY */
tushki7 0:60d829a0353a 6548 #define ETH_MACMIIAR_CR ((uint32_t)0x0000001C) /* CR clock range: 6 cases */
tushki7 0:60d829a0353a 6549 #define ETH_MACMIIAR_CR_Div42 ((uint32_t)0x00000000) /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
tushki7 0:60d829a0353a 6550 #define ETH_MACMIIAR_CR_Div62 ((uint32_t)0x00000004) /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
tushki7 0:60d829a0353a 6551 #define ETH_MACMIIAR_CR_Div16 ((uint32_t)0x00000008) /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
tushki7 0:60d829a0353a 6552 #define ETH_MACMIIAR_CR_Div26 ((uint32_t)0x0000000C) /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
tushki7 0:60d829a0353a 6553 #define ETH_MACMIIAR_CR_Div102 ((uint32_t)0x00000010) /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
tushki7 0:60d829a0353a 6554 #define ETH_MACMIIAR_MW ((uint32_t)0x00000002) /* MII write */
tushki7 0:60d829a0353a 6555 #define ETH_MACMIIAR_MB ((uint32_t)0x00000001) /* MII busy */
tushki7 0:60d829a0353a 6556
tushki7 0:60d829a0353a 6557 /* Bit definition for Ethernet MAC MII Data Register */
tushki7 0:60d829a0353a 6558 #define ETH_MACMIIDR_MD ((uint32_t)0x0000FFFF) /* MII data: read/write data from/to PHY */
tushki7 0:60d829a0353a 6559
tushki7 0:60d829a0353a 6560 /* Bit definition for Ethernet MAC Flow Control Register */
tushki7 0:60d829a0353a 6561 #define ETH_MACFCR_PT ((uint32_t)0xFFFF0000) /* Pause time */
tushki7 0:60d829a0353a 6562 #define ETH_MACFCR_ZQPD ((uint32_t)0x00000080) /* Zero-quanta pause disable */
tushki7 0:60d829a0353a 6563 #define ETH_MACFCR_PLT ((uint32_t)0x00000030) /* Pause low threshold: 4 cases */
tushki7 0:60d829a0353a 6564 #define ETH_MACFCR_PLT_Minus4 ((uint32_t)0x00000000) /* Pause time minus 4 slot times */
tushki7 0:60d829a0353a 6565 #define ETH_MACFCR_PLT_Minus28 ((uint32_t)0x00000010) /* Pause time minus 28 slot times */
tushki7 0:60d829a0353a 6566 #define ETH_MACFCR_PLT_Minus144 ((uint32_t)0x00000020) /* Pause time minus 144 slot times */
tushki7 0:60d829a0353a 6567 #define ETH_MACFCR_PLT_Minus256 ((uint32_t)0x00000030) /* Pause time minus 256 slot times */
tushki7 0:60d829a0353a 6568 #define ETH_MACFCR_UPFD ((uint32_t)0x00000008) /* Unicast pause frame detect */
tushki7 0:60d829a0353a 6569 #define ETH_MACFCR_RFCE ((uint32_t)0x00000004) /* Receive flow control enable */
tushki7 0:60d829a0353a 6570 #define ETH_MACFCR_TFCE ((uint32_t)0x00000002) /* Transmit flow control enable */
tushki7 0:60d829a0353a 6571 #define ETH_MACFCR_FCBBPA ((uint32_t)0x00000001) /* Flow control busy/backpressure activate */
tushki7 0:60d829a0353a 6572
tushki7 0:60d829a0353a 6573 /* Bit definition for Ethernet MAC VLAN Tag Register */
tushki7 0:60d829a0353a 6574 #define ETH_MACVLANTR_VLANTC ((uint32_t)0x00010000) /* 12-bit VLAN tag comparison */
tushki7 0:60d829a0353a 6575 #define ETH_MACVLANTR_VLANTI ((uint32_t)0x0000FFFF) /* VLAN tag identifier (for receive frames) */
tushki7 0:60d829a0353a 6576
tushki7 0:60d829a0353a 6577 /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
tushki7 0:60d829a0353a 6578 #define ETH_MACRWUFFR_D ((uint32_t)0xFFFFFFFF) /* Wake-up frame filter register data */
tushki7 0:60d829a0353a 6579 /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
tushki7 0:60d829a0353a 6580 Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
tushki7 0:60d829a0353a 6581 /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
tushki7 0:60d829a0353a 6582 Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
tushki7 0:60d829a0353a 6583 Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
tushki7 0:60d829a0353a 6584 Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
tushki7 0:60d829a0353a 6585 Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
tushki7 0:60d829a0353a 6586 RSVD - Filter1 Command - RSVD - Filter0 Command
tushki7 0:60d829a0353a 6587 Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
tushki7 0:60d829a0353a 6588 Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
tushki7 0:60d829a0353a 6589 Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
tushki7 0:60d829a0353a 6590
tushki7 0:60d829a0353a 6591 /* Bit definition for Ethernet MAC PMT Control and Status Register */
tushki7 0:60d829a0353a 6592 #define ETH_MACPMTCSR_WFFRPR ((uint32_t)0x80000000) /* Wake-Up Frame Filter Register Pointer Reset */
tushki7 0:60d829a0353a 6593 #define ETH_MACPMTCSR_GU ((uint32_t)0x00000200) /* Global Unicast */
tushki7 0:60d829a0353a 6594 #define ETH_MACPMTCSR_WFR ((uint32_t)0x00000040) /* Wake-Up Frame Received */
tushki7 0:60d829a0353a 6595 #define ETH_MACPMTCSR_MPR ((uint32_t)0x00000020) /* Magic Packet Received */
tushki7 0:60d829a0353a 6596 #define ETH_MACPMTCSR_WFE ((uint32_t)0x00000004) /* Wake-Up Frame Enable */
tushki7 0:60d829a0353a 6597 #define ETH_MACPMTCSR_MPE ((uint32_t)0x00000002) /* Magic Packet Enable */
tushki7 0:60d829a0353a 6598 #define ETH_MACPMTCSR_PD ((uint32_t)0x00000001) /* Power Down */
tushki7 0:60d829a0353a 6599
tushki7 0:60d829a0353a 6600 /* Bit definition for Ethernet MAC Status Register */
tushki7 0:60d829a0353a 6601 #define ETH_MACSR_TSTS ((uint32_t)0x00000200) /* Time stamp trigger status */
tushki7 0:60d829a0353a 6602 #define ETH_MACSR_MMCTS ((uint32_t)0x00000040) /* MMC transmit status */
tushki7 0:60d829a0353a 6603 #define ETH_MACSR_MMMCRS ((uint32_t)0x00000020) /* MMC receive status */
tushki7 0:60d829a0353a 6604 #define ETH_MACSR_MMCS ((uint32_t)0x00000010) /* MMC status */
tushki7 0:60d829a0353a 6605 #define ETH_MACSR_PMTS ((uint32_t)0x00000008) /* PMT status */
tushki7 0:60d829a0353a 6606
tushki7 0:60d829a0353a 6607 /* Bit definition for Ethernet MAC Interrupt Mask Register */
tushki7 0:60d829a0353a 6608 #define ETH_MACIMR_TSTIM ((uint32_t)0x00000200) /* Time stamp trigger interrupt mask */
tushki7 0:60d829a0353a 6609 #define ETH_MACIMR_PMTIM ((uint32_t)0x00000008) /* PMT interrupt mask */
tushki7 0:60d829a0353a 6610
tushki7 0:60d829a0353a 6611 /* Bit definition for Ethernet MAC Address0 High Register */
tushki7 0:60d829a0353a 6612 #define ETH_MACA0HR_MACA0H ((uint32_t)0x0000FFFF) /* MAC address0 high */
tushki7 0:60d829a0353a 6613
tushki7 0:60d829a0353a 6614 /* Bit definition for Ethernet MAC Address0 Low Register */
tushki7 0:60d829a0353a 6615 #define ETH_MACA0LR_MACA0L ((uint32_t)0xFFFFFFFF) /* MAC address0 low */
tushki7 0:60d829a0353a 6616
tushki7 0:60d829a0353a 6617 /* Bit definition for Ethernet MAC Address1 High Register */
tushki7 0:60d829a0353a 6618 #define ETH_MACA1HR_AE ((uint32_t)0x80000000) /* Address enable */
tushki7 0:60d829a0353a 6619 #define ETH_MACA1HR_SA ((uint32_t)0x40000000) /* Source address */
tushki7 0:60d829a0353a 6620 #define ETH_MACA1HR_MBC ((uint32_t)0x3F000000) /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
tushki7 0:60d829a0353a 6621 #define ETH_MACA1HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
tushki7 0:60d829a0353a 6622 #define ETH_MACA1HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
tushki7 0:60d829a0353a 6623 #define ETH_MACA1HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
tushki7 0:60d829a0353a 6624 #define ETH_MACA1HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
tushki7 0:60d829a0353a 6625 #define ETH_MACA1HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
tushki7 0:60d829a0353a 6626 #define ETH_MACA1HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [7:0] */
tushki7 0:60d829a0353a 6627 #define ETH_MACA1HR_MACA1H ((uint32_t)0x0000FFFF) /* MAC address1 high */
tushki7 0:60d829a0353a 6628
tushki7 0:60d829a0353a 6629 /* Bit definition for Ethernet MAC Address1 Low Register */
tushki7 0:60d829a0353a 6630 #define ETH_MACA1LR_MACA1L ((uint32_t)0xFFFFFFFF) /* MAC address1 low */
tushki7 0:60d829a0353a 6631
tushki7 0:60d829a0353a 6632 /* Bit definition for Ethernet MAC Address2 High Register */
tushki7 0:60d829a0353a 6633 #define ETH_MACA2HR_AE ((uint32_t)0x80000000) /* Address enable */
tushki7 0:60d829a0353a 6634 #define ETH_MACA2HR_SA ((uint32_t)0x40000000) /* Source address */
tushki7 0:60d829a0353a 6635 #define ETH_MACA2HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
tushki7 0:60d829a0353a 6636 #define ETH_MACA2HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
tushki7 0:60d829a0353a 6637 #define ETH_MACA2HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
tushki7 0:60d829a0353a 6638 #define ETH_MACA2HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
tushki7 0:60d829a0353a 6639 #define ETH_MACA2HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
tushki7 0:60d829a0353a 6640 #define ETH_MACA2HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
tushki7 0:60d829a0353a 6641 #define ETH_MACA2HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
tushki7 0:60d829a0353a 6642 #define ETH_MACA2HR_MACA2H ((uint32_t)0x0000FFFF) /* MAC address1 high */
tushki7 0:60d829a0353a 6643
tushki7 0:60d829a0353a 6644 /* Bit definition for Ethernet MAC Address2 Low Register */
tushki7 0:60d829a0353a 6645 #define ETH_MACA2LR_MACA2L ((uint32_t)0xFFFFFFFF) /* MAC address2 low */
tushki7 0:60d829a0353a 6646
tushki7 0:60d829a0353a 6647 /* Bit definition for Ethernet MAC Address3 High Register */
tushki7 0:60d829a0353a 6648 #define ETH_MACA3HR_AE ((uint32_t)0x80000000) /* Address enable */
tushki7 0:60d829a0353a 6649 #define ETH_MACA3HR_SA ((uint32_t)0x40000000) /* Source address */
tushki7 0:60d829a0353a 6650 #define ETH_MACA3HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
tushki7 0:60d829a0353a 6651 #define ETH_MACA3HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
tushki7 0:60d829a0353a 6652 #define ETH_MACA3HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
tushki7 0:60d829a0353a 6653 #define ETH_MACA3HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
tushki7 0:60d829a0353a 6654 #define ETH_MACA3HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
tushki7 0:60d829a0353a 6655 #define ETH_MACA3HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
tushki7 0:60d829a0353a 6656 #define ETH_MACA3HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
tushki7 0:60d829a0353a 6657 #define ETH_MACA3HR_MACA3H ((uint32_t)0x0000FFFF) /* MAC address3 high */
tushki7 0:60d829a0353a 6658
tushki7 0:60d829a0353a 6659 /* Bit definition for Ethernet MAC Address3 Low Register */
tushki7 0:60d829a0353a 6660 #define ETH_MACA3LR_MACA3L ((uint32_t)0xFFFFFFFF) /* MAC address3 low */
tushki7 0:60d829a0353a 6661
tushki7 0:60d829a0353a 6662 /******************************************************************************/
tushki7 0:60d829a0353a 6663 /* Ethernet MMC Registers bits definition */
tushki7 0:60d829a0353a 6664 /******************************************************************************/
tushki7 0:60d829a0353a 6665
tushki7 0:60d829a0353a 6666 /* Bit definition for Ethernet MMC Contol Register */
tushki7 0:60d829a0353a 6667 #define ETH_MMCCR_MCFHP ((uint32_t)0x00000020) /* MMC counter Full-Half preset */
tushki7 0:60d829a0353a 6668 #define ETH_MMCCR_MCP ((uint32_t)0x00000010) /* MMC counter preset */
tushki7 0:60d829a0353a 6669 #define ETH_MMCCR_MCF ((uint32_t)0x00000008) /* MMC Counter Freeze */
tushki7 0:60d829a0353a 6670 #define ETH_MMCCR_ROR ((uint32_t)0x00000004) /* Reset on Read */
tushki7 0:60d829a0353a 6671 #define ETH_MMCCR_CSR ((uint32_t)0x00000002) /* Counter Stop Rollover */
tushki7 0:60d829a0353a 6672 #define ETH_MMCCR_CR ((uint32_t)0x00000001) /* Counters Reset */
tushki7 0:60d829a0353a 6673
tushki7 0:60d829a0353a 6674 /* Bit definition for Ethernet MMC Receive Interrupt Register */
tushki7 0:60d829a0353a 6675 #define ETH_MMCRIR_RGUFS ((uint32_t)0x00020000) /* Set when Rx good unicast frames counter reaches half the maximum value */
tushki7 0:60d829a0353a 6676 #define ETH_MMCRIR_RFAES ((uint32_t)0x00000040) /* Set when Rx alignment error counter reaches half the maximum value */
tushki7 0:60d829a0353a 6677 #define ETH_MMCRIR_RFCES ((uint32_t)0x00000020) /* Set when Rx crc error counter reaches half the maximum value */
tushki7 0:60d829a0353a 6678
tushki7 0:60d829a0353a 6679 /* Bit definition for Ethernet MMC Transmit Interrupt Register */
tushki7 0:60d829a0353a 6680 #define ETH_MMCTIR_TGFS ((uint32_t)0x00200000) /* Set when Tx good frame count counter reaches half the maximum value */
tushki7 0:60d829a0353a 6681 #define ETH_MMCTIR_TGFMSCS ((uint32_t)0x00008000) /* Set when Tx good multi col counter reaches half the maximum value */
tushki7 0:60d829a0353a 6682 #define ETH_MMCTIR_TGFSCS ((uint32_t)0x00004000) /* Set when Tx good single col counter reaches half the maximum value */
tushki7 0:60d829a0353a 6683
tushki7 0:60d829a0353a 6684 /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
tushki7 0:60d829a0353a 6685 #define ETH_MMCRIMR_RGUFM ((uint32_t)0x00020000) /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
tushki7 0:60d829a0353a 6686 #define ETH_MMCRIMR_RFAEM ((uint32_t)0x00000040) /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
tushki7 0:60d829a0353a 6687 #define ETH_MMCRIMR_RFCEM ((uint32_t)0x00000020) /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
tushki7 0:60d829a0353a 6688
tushki7 0:60d829a0353a 6689 /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
tushki7 0:60d829a0353a 6690 #define ETH_MMCTIMR_TGFM ((uint32_t)0x00200000) /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
tushki7 0:60d829a0353a 6691 #define ETH_MMCTIMR_TGFMSCM ((uint32_t)0x00008000) /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
tushki7 0:60d829a0353a 6692 #define ETH_MMCTIMR_TGFSCM ((uint32_t)0x00004000) /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
tushki7 0:60d829a0353a 6693
tushki7 0:60d829a0353a 6694 /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
tushki7 0:60d829a0353a 6695 #define ETH_MMCTGFSCCR_TGFSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
tushki7 0:60d829a0353a 6696
tushki7 0:60d829a0353a 6697 /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
tushki7 0:60d829a0353a 6698 #define ETH_MMCTGFMSCCR_TGFMSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
tushki7 0:60d829a0353a 6699
tushki7 0:60d829a0353a 6700 /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
tushki7 0:60d829a0353a 6701 #define ETH_MMCTGFCR_TGFC ((uint32_t)0xFFFFFFFF) /* Number of good frames transmitted. */
tushki7 0:60d829a0353a 6702
tushki7 0:60d829a0353a 6703 /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
tushki7 0:60d829a0353a 6704 #define ETH_MMCRFCECR_RFCEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with CRC error. */
tushki7 0:60d829a0353a 6705
tushki7 0:60d829a0353a 6706 /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
tushki7 0:60d829a0353a 6707 #define ETH_MMCRFAECR_RFAEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with alignment (dribble) error */
tushki7 0:60d829a0353a 6708
tushki7 0:60d829a0353a 6709 /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
tushki7 0:60d829a0353a 6710 #define ETH_MMCRGUFCR_RGUFC ((uint32_t)0xFFFFFFFF) /* Number of good unicast frames received. */
tushki7 0:60d829a0353a 6711
tushki7 0:60d829a0353a 6712 /******************************************************************************/
tushki7 0:60d829a0353a 6713 /* Ethernet PTP Registers bits definition */
tushki7 0:60d829a0353a 6714 /******************************************************************************/
tushki7 0:60d829a0353a 6715
tushki7 0:60d829a0353a 6716 /* Bit definition for Ethernet PTP Time Stamp Contol Register */
tushki7 0:60d829a0353a 6717 #define ETH_PTPTSCR_TSCNT ((uint32_t)0x00030000) /* Time stamp clock node type */
tushki7 0:60d829a0353a 6718 #define ETH_PTPTSSR_TSSMRME ((uint32_t)0x00008000) /* Time stamp snapshot for message relevant to master enable */
tushki7 0:60d829a0353a 6719 #define ETH_PTPTSSR_TSSEME ((uint32_t)0x00004000) /* Time stamp snapshot for event message enable */
tushki7 0:60d829a0353a 6720 #define ETH_PTPTSSR_TSSIPV4FE ((uint32_t)0x00002000) /* Time stamp snapshot for IPv4 frames enable */
tushki7 0:60d829a0353a 6721 #define ETH_PTPTSSR_TSSIPV6FE ((uint32_t)0x00001000) /* Time stamp snapshot for IPv6 frames enable */
tushki7 0:60d829a0353a 6722 #define ETH_PTPTSSR_TSSPTPOEFE ((uint32_t)0x00000800) /* Time stamp snapshot for PTP over ethernet frames enable */
tushki7 0:60d829a0353a 6723 #define ETH_PTPTSSR_TSPTPPSV2E ((uint32_t)0x00000400) /* Time stamp PTP packet snooping for version2 format enable */
tushki7 0:60d829a0353a 6724 #define ETH_PTPTSSR_TSSSR ((uint32_t)0x00000200) /* Time stamp Sub-seconds rollover */
tushki7 0:60d829a0353a 6725 #define ETH_PTPTSSR_TSSARFE ((uint32_t)0x00000100) /* Time stamp snapshot for all received frames enable */
tushki7 0:60d829a0353a 6726
tushki7 0:60d829a0353a 6727 #define ETH_PTPTSCR_TSARU ((uint32_t)0x00000020) /* Addend register update */
tushki7 0:60d829a0353a 6728 #define ETH_PTPTSCR_TSITE ((uint32_t)0x00000010) /* Time stamp interrupt trigger enable */
tushki7 0:60d829a0353a 6729 #define ETH_PTPTSCR_TSSTU ((uint32_t)0x00000008) /* Time stamp update */
tushki7 0:60d829a0353a 6730 #define ETH_PTPTSCR_TSSTI ((uint32_t)0x00000004) /* Time stamp initialize */
tushki7 0:60d829a0353a 6731 #define ETH_PTPTSCR_TSFCU ((uint32_t)0x00000002) /* Time stamp fine or coarse update */
tushki7 0:60d829a0353a 6732 #define ETH_PTPTSCR_TSE ((uint32_t)0x00000001) /* Time stamp enable */
tushki7 0:60d829a0353a 6733
tushki7 0:60d829a0353a 6734 /* Bit definition for Ethernet PTP Sub-Second Increment Register */
tushki7 0:60d829a0353a 6735 #define ETH_PTPSSIR_STSSI ((uint32_t)0x000000FF) /* System time Sub-second increment value */
tushki7 0:60d829a0353a 6736
tushki7 0:60d829a0353a 6737 /* Bit definition for Ethernet PTP Time Stamp High Register */
tushki7 0:60d829a0353a 6738 #define ETH_PTPTSHR_STS ((uint32_t)0xFFFFFFFF) /* System Time second */
tushki7 0:60d829a0353a 6739
tushki7 0:60d829a0353a 6740 /* Bit definition for Ethernet PTP Time Stamp Low Register */
tushki7 0:60d829a0353a 6741 #define ETH_PTPTSLR_STPNS ((uint32_t)0x80000000) /* System Time Positive or negative time */
tushki7 0:60d829a0353a 6742 #define ETH_PTPTSLR_STSS ((uint32_t)0x7FFFFFFF) /* System Time sub-seconds */
tushki7 0:60d829a0353a 6743
tushki7 0:60d829a0353a 6744 /* Bit definition for Ethernet PTP Time Stamp High Update Register */
tushki7 0:60d829a0353a 6745 #define ETH_PTPTSHUR_TSUS ((uint32_t)0xFFFFFFFF) /* Time stamp update seconds */
tushki7 0:60d829a0353a 6746
tushki7 0:60d829a0353a 6747 /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
tushki7 0:60d829a0353a 6748 #define ETH_PTPTSLUR_TSUPNS ((uint32_t)0x80000000) /* Time stamp update Positive or negative time */
tushki7 0:60d829a0353a 6749 #define ETH_PTPTSLUR_TSUSS ((uint32_t)0x7FFFFFFF) /* Time stamp update sub-seconds */
tushki7 0:60d829a0353a 6750
tushki7 0:60d829a0353a 6751 /* Bit definition for Ethernet PTP Time Stamp Addend Register */
tushki7 0:60d829a0353a 6752 #define ETH_PTPTSAR_TSA ((uint32_t)0xFFFFFFFF) /* Time stamp addend */
tushki7 0:60d829a0353a 6753
tushki7 0:60d829a0353a 6754 /* Bit definition for Ethernet PTP Target Time High Register */
tushki7 0:60d829a0353a 6755 #define ETH_PTPTTHR_TTSH ((uint32_t)0xFFFFFFFF) /* Target time stamp high */
tushki7 0:60d829a0353a 6756
tushki7 0:60d829a0353a 6757 /* Bit definition for Ethernet PTP Target Time Low Register */
tushki7 0:60d829a0353a 6758 #define ETH_PTPTTLR_TTSL ((uint32_t)0xFFFFFFFF) /* Target time stamp low */
tushki7 0:60d829a0353a 6759
tushki7 0:60d829a0353a 6760 /* Bit definition for Ethernet PTP Time Stamp Status Register */
tushki7 0:60d829a0353a 6761 #define ETH_PTPTSSR_TSTTR ((uint32_t)0x00000020) /* Time stamp target time reached */
tushki7 0:60d829a0353a 6762 #define ETH_PTPTSSR_TSSO ((uint32_t)0x00000010) /* Time stamp seconds overflow */
tushki7 0:60d829a0353a 6763
tushki7 0:60d829a0353a 6764 /******************************************************************************/
tushki7 0:60d829a0353a 6765 /* Ethernet DMA Registers bits definition */
tushki7 0:60d829a0353a 6766 /******************************************************************************/
tushki7 0:60d829a0353a 6767
tushki7 0:60d829a0353a 6768 /* Bit definition for Ethernet DMA Bus Mode Register */
tushki7 0:60d829a0353a 6769 #define ETH_DMABMR_AAB ((uint32_t)0x02000000) /* Address-Aligned beats */
tushki7 0:60d829a0353a 6770 #define ETH_DMABMR_FPM ((uint32_t)0x01000000) /* 4xPBL mode */
tushki7 0:60d829a0353a 6771 #define ETH_DMABMR_USP ((uint32_t)0x00800000) /* Use separate PBL */
tushki7 0:60d829a0353a 6772 #define ETH_DMABMR_RDP ((uint32_t)0x007E0000) /* RxDMA PBL */
tushki7 0:60d829a0353a 6773 #define ETH_DMABMR_RDP_1Beat ((uint32_t)0x00020000) /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
tushki7 0:60d829a0353a 6774 #define ETH_DMABMR_RDP_2Beat ((uint32_t)0x00040000) /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
tushki7 0:60d829a0353a 6775 #define ETH_DMABMR_RDP_4Beat ((uint32_t)0x00080000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
tushki7 0:60d829a0353a 6776 #define ETH_DMABMR_RDP_8Beat ((uint32_t)0x00100000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
tushki7 0:60d829a0353a 6777 #define ETH_DMABMR_RDP_16Beat ((uint32_t)0x00200000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
tushki7 0:60d829a0353a 6778 #define ETH_DMABMR_RDP_32Beat ((uint32_t)0x00400000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
tushki7 0:60d829a0353a 6779 #define ETH_DMABMR_RDP_4xPBL_4Beat ((uint32_t)0x01020000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
tushki7 0:60d829a0353a 6780 #define ETH_DMABMR_RDP_4xPBL_8Beat ((uint32_t)0x01040000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
tushki7 0:60d829a0353a 6781 #define ETH_DMABMR_RDP_4xPBL_16Beat ((uint32_t)0x01080000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
tushki7 0:60d829a0353a 6782 #define ETH_DMABMR_RDP_4xPBL_32Beat ((uint32_t)0x01100000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
tushki7 0:60d829a0353a 6783 #define ETH_DMABMR_RDP_4xPBL_64Beat ((uint32_t)0x01200000) /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
tushki7 0:60d829a0353a 6784 #define ETH_DMABMR_RDP_4xPBL_128Beat ((uint32_t)0x01400000) /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
tushki7 0:60d829a0353a 6785 #define ETH_DMABMR_FB ((uint32_t)0x00010000) /* Fixed Burst */
tushki7 0:60d829a0353a 6786 #define ETH_DMABMR_RTPR ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
tushki7 0:60d829a0353a 6787 #define ETH_DMABMR_RTPR_1_1 ((uint32_t)0x00000000) /* Rx Tx priority ratio */
tushki7 0:60d829a0353a 6788 #define ETH_DMABMR_RTPR_2_1 ((uint32_t)0x00004000) /* Rx Tx priority ratio */
tushki7 0:60d829a0353a 6789 #define ETH_DMABMR_RTPR_3_1 ((uint32_t)0x00008000) /* Rx Tx priority ratio */
tushki7 0:60d829a0353a 6790 #define ETH_DMABMR_RTPR_4_1 ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
tushki7 0:60d829a0353a 6791 #define ETH_DMABMR_PBL ((uint32_t)0x00003F00) /* Programmable burst length */
tushki7 0:60d829a0353a 6792 #define ETH_DMABMR_PBL_1Beat ((uint32_t)0x00000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
tushki7 0:60d829a0353a 6793 #define ETH_DMABMR_PBL_2Beat ((uint32_t)0x00000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
tushki7 0:60d829a0353a 6794 #define ETH_DMABMR_PBL_4Beat ((uint32_t)0x00000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
tushki7 0:60d829a0353a 6795 #define ETH_DMABMR_PBL_8Beat ((uint32_t)0x00000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
tushki7 0:60d829a0353a 6796 #define ETH_DMABMR_PBL_16Beat ((uint32_t)0x00001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
tushki7 0:60d829a0353a 6797 #define ETH_DMABMR_PBL_32Beat ((uint32_t)0x00002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
tushki7 0:60d829a0353a 6798 #define ETH_DMABMR_PBL_4xPBL_4Beat ((uint32_t)0x01000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
tushki7 0:60d829a0353a 6799 #define ETH_DMABMR_PBL_4xPBL_8Beat ((uint32_t)0x01000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
tushki7 0:60d829a0353a 6800 #define ETH_DMABMR_PBL_4xPBL_16Beat ((uint32_t)0x01000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
tushki7 0:60d829a0353a 6801 #define ETH_DMABMR_PBL_4xPBL_32Beat ((uint32_t)0x01000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
tushki7 0:60d829a0353a 6802 #define ETH_DMABMR_PBL_4xPBL_64Beat ((uint32_t)0x01001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
tushki7 0:60d829a0353a 6803 #define ETH_DMABMR_PBL_4xPBL_128Beat ((uint32_t)0x01002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
tushki7 0:60d829a0353a 6804 #define ETH_DMABMR_EDE ((uint32_t)0x00000080) /* Enhanced Descriptor Enable */
tushki7 0:60d829a0353a 6805 #define ETH_DMABMR_DSL ((uint32_t)0x0000007C) /* Descriptor Skip Length */
tushki7 0:60d829a0353a 6806 #define ETH_DMABMR_DA ((uint32_t)0x00000002) /* DMA arbitration scheme */
tushki7 0:60d829a0353a 6807 #define ETH_DMABMR_SR ((uint32_t)0x00000001) /* Software reset */
tushki7 0:60d829a0353a 6808
tushki7 0:60d829a0353a 6809 /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
tushki7 0:60d829a0353a 6810 #define ETH_DMATPDR_TPD ((uint32_t)0xFFFFFFFF) /* Transmit poll demand */
tushki7 0:60d829a0353a 6811
tushki7 0:60d829a0353a 6812 /* Bit definition for Ethernet DMA Receive Poll Demand Register */
tushki7 0:60d829a0353a 6813 #define ETH_DMARPDR_RPD ((uint32_t)0xFFFFFFFF) /* Receive poll demand */
tushki7 0:60d829a0353a 6814
tushki7 0:60d829a0353a 6815 /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
tushki7 0:60d829a0353a 6816 #define ETH_DMARDLAR_SRL ((uint32_t)0xFFFFFFFF) /* Start of receive list */
tushki7 0:60d829a0353a 6817
tushki7 0:60d829a0353a 6818 /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
tushki7 0:60d829a0353a 6819 #define ETH_DMATDLAR_STL ((uint32_t)0xFFFFFFFF) /* Start of transmit list */
tushki7 0:60d829a0353a 6820
tushki7 0:60d829a0353a 6821 /* Bit definition for Ethernet DMA Status Register */
tushki7 0:60d829a0353a 6822 #define ETH_DMASR_TSTS ((uint32_t)0x20000000) /* Time-stamp trigger status */
tushki7 0:60d829a0353a 6823 #define ETH_DMASR_PMTS ((uint32_t)0x10000000) /* PMT status */
tushki7 0:60d829a0353a 6824 #define ETH_DMASR_MMCS ((uint32_t)0x08000000) /* MMC status */
tushki7 0:60d829a0353a 6825 #define ETH_DMASR_EBS ((uint32_t)0x03800000) /* Error bits status */
tushki7 0:60d829a0353a 6826 /* combination with EBS[2:0] for GetFlagStatus function */
tushki7 0:60d829a0353a 6827 #define ETH_DMASR_EBS_DescAccess ((uint32_t)0x02000000) /* Error bits 0-data buffer, 1-desc. access */
tushki7 0:60d829a0353a 6828 #define ETH_DMASR_EBS_ReadTransf ((uint32_t)0x01000000) /* Error bits 0-write trnsf, 1-read transfr */
tushki7 0:60d829a0353a 6829 #define ETH_DMASR_EBS_DataTransfTx ((uint32_t)0x00800000) /* Error bits 0-Rx DMA, 1-Tx DMA */
tushki7 0:60d829a0353a 6830 #define ETH_DMASR_TPS ((uint32_t)0x00700000) /* Transmit process state */
tushki7 0:60d829a0353a 6831 #define ETH_DMASR_TPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Tx Command issued */
tushki7 0:60d829a0353a 6832 #define ETH_DMASR_TPS_Fetching ((uint32_t)0x00100000) /* Running - fetching the Tx descriptor */
tushki7 0:60d829a0353a 6833 #define ETH_DMASR_TPS_Waiting ((uint32_t)0x00200000) /* Running - waiting for status */
tushki7 0:60d829a0353a 6834 #define ETH_DMASR_TPS_Reading ((uint32_t)0x00300000) /* Running - reading the data from host memory */
tushki7 0:60d829a0353a 6835 #define ETH_DMASR_TPS_Suspended ((uint32_t)0x00600000) /* Suspended - Tx Descriptor unavailabe */
tushki7 0:60d829a0353a 6836 #define ETH_DMASR_TPS_Closing ((uint32_t)0x00700000) /* Running - closing Rx descriptor */
tushki7 0:60d829a0353a 6837 #define ETH_DMASR_RPS ((uint32_t)0x000E0000) /* Receive process state */
tushki7 0:60d829a0353a 6838 #define ETH_DMASR_RPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Rx Command issued */
tushki7 0:60d829a0353a 6839 #define ETH_DMASR_RPS_Fetching ((uint32_t)0x00020000) /* Running - fetching the Rx descriptor */
tushki7 0:60d829a0353a 6840 #define ETH_DMASR_RPS_Waiting ((uint32_t)0x00060000) /* Running - waiting for packet */
tushki7 0:60d829a0353a 6841 #define ETH_DMASR_RPS_Suspended ((uint32_t)0x00080000) /* Suspended - Rx Descriptor unavailable */
tushki7 0:60d829a0353a 6842 #define ETH_DMASR_RPS_Closing ((uint32_t)0x000A0000) /* Running - closing descriptor */
tushki7 0:60d829a0353a 6843 #define ETH_DMASR_RPS_Queuing ((uint32_t)0x000E0000) /* Running - queuing the recieve frame into host memory */
tushki7 0:60d829a0353a 6844 #define ETH_DMASR_NIS ((uint32_t)0x00010000) /* Normal interrupt summary */
tushki7 0:60d829a0353a 6845 #define ETH_DMASR_AIS ((uint32_t)0x00008000) /* Abnormal interrupt summary */
tushki7 0:60d829a0353a 6846 #define ETH_DMASR_ERS ((uint32_t)0x00004000) /* Early receive status */
tushki7 0:60d829a0353a 6847 #define ETH_DMASR_FBES ((uint32_t)0x00002000) /* Fatal bus error status */
tushki7 0:60d829a0353a 6848 #define ETH_DMASR_ETS ((uint32_t)0x00000400) /* Early transmit status */
tushki7 0:60d829a0353a 6849 #define ETH_DMASR_RWTS ((uint32_t)0x00000200) /* Receive watchdog timeout status */
tushki7 0:60d829a0353a 6850 #define ETH_DMASR_RPSS ((uint32_t)0x00000100) /* Receive process stopped status */
tushki7 0:60d829a0353a 6851 #define ETH_DMASR_RBUS ((uint32_t)0x00000080) /* Receive buffer unavailable status */
tushki7 0:60d829a0353a 6852 #define ETH_DMASR_RS ((uint32_t)0x00000040) /* Receive status */
tushki7 0:60d829a0353a 6853 #define ETH_DMASR_TUS ((uint32_t)0x00000020) /* Transmit underflow status */
tushki7 0:60d829a0353a 6854 #define ETH_DMASR_ROS ((uint32_t)0x00000010) /* Receive overflow status */
tushki7 0:60d829a0353a 6855 #define ETH_DMASR_TJTS ((uint32_t)0x00000008) /* Transmit jabber timeout status */
tushki7 0:60d829a0353a 6856 #define ETH_DMASR_TBUS ((uint32_t)0x00000004) /* Transmit buffer unavailable status */
tushki7 0:60d829a0353a 6857 #define ETH_DMASR_TPSS ((uint32_t)0x00000002) /* Transmit process stopped status */
tushki7 0:60d829a0353a 6858 #define ETH_DMASR_TS ((uint32_t)0x00000001) /* Transmit status */
tushki7 0:60d829a0353a 6859
tushki7 0:60d829a0353a 6860 /* Bit definition for Ethernet DMA Operation Mode Register */
tushki7 0:60d829a0353a 6861 #define ETH_DMAOMR_DTCEFD ((uint32_t)0x04000000) /* Disable Dropping of TCP/IP checksum error frames */
tushki7 0:60d829a0353a 6862 #define ETH_DMAOMR_RSF ((uint32_t)0x02000000) /* Receive store and forward */
tushki7 0:60d829a0353a 6863 #define ETH_DMAOMR_DFRF ((uint32_t)0x01000000) /* Disable flushing of received frames */
tushki7 0:60d829a0353a 6864 #define ETH_DMAOMR_TSF ((uint32_t)0x00200000) /* Transmit store and forward */
tushki7 0:60d829a0353a 6865 #define ETH_DMAOMR_FTF ((uint32_t)0x00100000) /* Flush transmit FIFO */
tushki7 0:60d829a0353a 6866 #define ETH_DMAOMR_TTC ((uint32_t)0x0001C000) /* Transmit threshold control */
tushki7 0:60d829a0353a 6867 #define ETH_DMAOMR_TTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Transmit FIFO is 64 Bytes */
tushki7 0:60d829a0353a 6868 #define ETH_DMAOMR_TTC_128Bytes ((uint32_t)0x00004000) /* threshold level of the MTL Transmit FIFO is 128 Bytes */
tushki7 0:60d829a0353a 6869 #define ETH_DMAOMR_TTC_192Bytes ((uint32_t)0x00008000) /* threshold level of the MTL Transmit FIFO is 192 Bytes */
tushki7 0:60d829a0353a 6870 #define ETH_DMAOMR_TTC_256Bytes ((uint32_t)0x0000C000) /* threshold level of the MTL Transmit FIFO is 256 Bytes */
tushki7 0:60d829a0353a 6871 #define ETH_DMAOMR_TTC_40Bytes ((uint32_t)0x00010000) /* threshold level of the MTL Transmit FIFO is 40 Bytes */
tushki7 0:60d829a0353a 6872 #define ETH_DMAOMR_TTC_32Bytes ((uint32_t)0x00014000) /* threshold level of the MTL Transmit FIFO is 32 Bytes */
tushki7 0:60d829a0353a 6873 #define ETH_DMAOMR_TTC_24Bytes ((uint32_t)0x00018000) /* threshold level of the MTL Transmit FIFO is 24 Bytes */
tushki7 0:60d829a0353a 6874 #define ETH_DMAOMR_TTC_16Bytes ((uint32_t)0x0001C000) /* threshold level of the MTL Transmit FIFO is 16 Bytes */
tushki7 0:60d829a0353a 6875 #define ETH_DMAOMR_ST ((uint32_t)0x00002000) /* Start/stop transmission command */
tushki7 0:60d829a0353a 6876 #define ETH_DMAOMR_FEF ((uint32_t)0x00000080) /* Forward error frames */
tushki7 0:60d829a0353a 6877 #define ETH_DMAOMR_FUGF ((uint32_t)0x00000040) /* Forward undersized good frames */
tushki7 0:60d829a0353a 6878 #define ETH_DMAOMR_RTC ((uint32_t)0x00000018) /* receive threshold control */
tushki7 0:60d829a0353a 6879 #define ETH_DMAOMR_RTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Receive FIFO is 64 Bytes */
tushki7 0:60d829a0353a 6880 #define ETH_DMAOMR_RTC_32Bytes ((uint32_t)0x00000008) /* threshold level of the MTL Receive FIFO is 32 Bytes */
tushki7 0:60d829a0353a 6881 #define ETH_DMAOMR_RTC_96Bytes ((uint32_t)0x00000010) /* threshold level of the MTL Receive FIFO is 96 Bytes */
tushki7 0:60d829a0353a 6882 #define ETH_DMAOMR_RTC_128Bytes ((uint32_t)0x00000018) /* threshold level of the MTL Receive FIFO is 128 Bytes */
tushki7 0:60d829a0353a 6883 #define ETH_DMAOMR_OSF ((uint32_t)0x00000004) /* operate on second frame */
tushki7 0:60d829a0353a 6884 #define ETH_DMAOMR_SR ((uint32_t)0x00000002) /* Start/stop receive */
tushki7 0:60d829a0353a 6885
tushki7 0:60d829a0353a 6886 /* Bit definition for Ethernet DMA Interrupt Enable Register */
tushki7 0:60d829a0353a 6887 #define ETH_DMAIER_NISE ((uint32_t)0x00010000) /* Normal interrupt summary enable */
tushki7 0:60d829a0353a 6888 #define ETH_DMAIER_AISE ((uint32_t)0x00008000) /* Abnormal interrupt summary enable */
tushki7 0:60d829a0353a 6889 #define ETH_DMAIER_ERIE ((uint32_t)0x00004000) /* Early receive interrupt enable */
tushki7 0:60d829a0353a 6890 #define ETH_DMAIER_FBEIE ((uint32_t)0x00002000) /* Fatal bus error interrupt enable */
tushki7 0:60d829a0353a 6891 #define ETH_DMAIER_ETIE ((uint32_t)0x00000400) /* Early transmit interrupt enable */
tushki7 0:60d829a0353a 6892 #define ETH_DMAIER_RWTIE ((uint32_t)0x00000200) /* Receive watchdog timeout interrupt enable */
tushki7 0:60d829a0353a 6893 #define ETH_DMAIER_RPSIE ((uint32_t)0x00000100) /* Receive process stopped interrupt enable */
tushki7 0:60d829a0353a 6894 #define ETH_DMAIER_RBUIE ((uint32_t)0x00000080) /* Receive buffer unavailable interrupt enable */
tushki7 0:60d829a0353a 6895 #define ETH_DMAIER_RIE ((uint32_t)0x00000040) /* Receive interrupt enable */
tushki7 0:60d829a0353a 6896 #define ETH_DMAIER_TUIE ((uint32_t)0x00000020) /* Transmit Underflow interrupt enable */
tushki7 0:60d829a0353a 6897 #define ETH_DMAIER_ROIE ((uint32_t)0x00000010) /* Receive Overflow interrupt enable */
tushki7 0:60d829a0353a 6898 #define ETH_DMAIER_TJTIE ((uint32_t)0x00000008) /* Transmit jabber timeout interrupt enable */
tushki7 0:60d829a0353a 6899 #define ETH_DMAIER_TBUIE ((uint32_t)0x00000004) /* Transmit buffer unavailable interrupt enable */
tushki7 0:60d829a0353a 6900 #define ETH_DMAIER_TPSIE ((uint32_t)0x00000002) /* Transmit process stopped interrupt enable */
tushki7 0:60d829a0353a 6901 #define ETH_DMAIER_TIE ((uint32_t)0x00000001) /* Transmit interrupt enable */
tushki7 0:60d829a0353a 6902
tushki7 0:60d829a0353a 6903 /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
tushki7 0:60d829a0353a 6904 #define ETH_DMAMFBOCR_OFOC ((uint32_t)0x10000000) /* Overflow bit for FIFO overflow counter */
tushki7 0:60d829a0353a 6905 #define ETH_DMAMFBOCR_MFA ((uint32_t)0x0FFE0000) /* Number of frames missed by the application */
tushki7 0:60d829a0353a 6906 #define ETH_DMAMFBOCR_OMFC ((uint32_t)0x00010000) /* Overflow bit for missed frame counter */
tushki7 0:60d829a0353a 6907 #define ETH_DMAMFBOCR_MFC ((uint32_t)0x0000FFFF) /* Number of frames missed by the controller */
tushki7 0:60d829a0353a 6908
tushki7 0:60d829a0353a 6909 /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
tushki7 0:60d829a0353a 6910 #define ETH_DMACHTDR_HTDAP ((uint32_t)0xFFFFFFFF) /* Host transmit descriptor address pointer */
tushki7 0:60d829a0353a 6911
tushki7 0:60d829a0353a 6912 /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
tushki7 0:60d829a0353a 6913 #define ETH_DMACHRDR_HRDAP ((uint32_t)0xFFFFFFFF) /* Host receive descriptor address pointer */
tushki7 0:60d829a0353a 6914
tushki7 0:60d829a0353a 6915 /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
tushki7 0:60d829a0353a 6916 #define ETH_DMACHTBAR_HTBAP ((uint32_t)0xFFFFFFFF) /* Host transmit buffer address pointer */
tushki7 0:60d829a0353a 6917
tushki7 0:60d829a0353a 6918 /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
tushki7 0:60d829a0353a 6919 #define ETH_DMACHRBAR_HRBAP ((uint32_t)0xFFFFFFFF) /* Host receive buffer address pointer */
tushki7 0:60d829a0353a 6920
tushki7 0:60d829a0353a 6921 /******************************************************************************/
tushki7 0:60d829a0353a 6922 /* */
tushki7 0:60d829a0353a 6923 /* USB_OTG */
tushki7 0:60d829a0353a 6924 /* */
tushki7 0:60d829a0353a 6925 /******************************************************************************/
tushki7 0:60d829a0353a 6926 /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
tushki7 0:60d829a0353a 6927 #define USB_OTG_GOTGCTL_SRQSCS ((uint32_t)0x00000001) /*!< Session request success */
tushki7 0:60d829a0353a 6928 #define USB_OTG_GOTGCTL_SRQ ((uint32_t)0x00000002) /*!< Session request */
tushki7 0:60d829a0353a 6929 #define USB_OTG_GOTGCTL_HNGSCS ((uint32_t)0x00000100) /*!< Host negotiation success */
tushki7 0:60d829a0353a 6930 #define USB_OTG_GOTGCTL_HNPRQ ((uint32_t)0x00000200) /*!< HNP request */
tushki7 0:60d829a0353a 6931 #define USB_OTG_GOTGCTL_HSHNPEN ((uint32_t)0x00000400) /*!< Host set HNP enable */
tushki7 0:60d829a0353a 6932 #define USB_OTG_GOTGCTL_DHNPEN ((uint32_t)0x00000800) /*!< Device HNP enabled */
tushki7 0:60d829a0353a 6933 #define USB_OTG_GOTGCTL_CIDSTS ((uint32_t)0x00010000) /*!< Connector ID status */
tushki7 0:60d829a0353a 6934 #define USB_OTG_GOTGCTL_DBCT ((uint32_t)0x00020000) /*!< Long/short debounce time */
tushki7 0:60d829a0353a 6935 #define USB_OTG_GOTGCTL_ASVLD ((uint32_t)0x00040000) /*!< A-session valid */
tushki7 0:60d829a0353a 6936 #define USB_OTG_GOTGCTL_BSVLD ((uint32_t)0x00080000) /*!< B-session valid */
tushki7 0:60d829a0353a 6937
tushki7 0:60d829a0353a 6938 /******************** Bit definition forUSB_OTG_HCFG register ********************/
tushki7 0:60d829a0353a 6939
tushki7 0:60d829a0353a 6940 #define USB_OTG_HCFG_FSLSPCS ((uint32_t)0x00000003) /*!< FS/LS PHY clock select */
tushki7 0:60d829a0353a 6941 #define USB_OTG_HCFG_FSLSPCS_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6942 #define USB_OTG_HCFG_FSLSPCS_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6943 #define USB_OTG_HCFG_FSLSS ((uint32_t)0x00000004) /*!< FS- and LS-only support */
tushki7 0:60d829a0353a 6944
tushki7 0:60d829a0353a 6945 /******************** Bit definition forUSB_OTG_DCFG register ********************/
tushki7 0:60d829a0353a 6946
tushki7 0:60d829a0353a 6947 #define USB_OTG_DCFG_DSPD ((uint32_t)0x00000003) /*!< Device speed */
tushki7 0:60d829a0353a 6948 #define USB_OTG_DCFG_DSPD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 6949 #define USB_OTG_DCFG_DSPD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 6950 #define USB_OTG_DCFG_NZLSOHSK ((uint32_t)0x00000004) /*!< Nonzero-length status OUT handshake */
tushki7 0:60d829a0353a 6951
tushki7 0:60d829a0353a 6952 #define USB_OTG_DCFG_DAD ((uint32_t)0x000007F0) /*!< Device address */
tushki7 0:60d829a0353a 6953 #define USB_OTG_DCFG_DAD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 6954 #define USB_OTG_DCFG_DAD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 6955 #define USB_OTG_DCFG_DAD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 6956 #define USB_OTG_DCFG_DAD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
tushki7 0:60d829a0353a 6957 #define USB_OTG_DCFG_DAD_4 ((uint32_t)0x00000100) /*!<Bit 4 */
tushki7 0:60d829a0353a 6958 #define USB_OTG_DCFG_DAD_5 ((uint32_t)0x00000200) /*!<Bit 5 */
tushki7 0:60d829a0353a 6959 #define USB_OTG_DCFG_DAD_6 ((uint32_t)0x00000400) /*!<Bit 6 */
tushki7 0:60d829a0353a 6960
tushki7 0:60d829a0353a 6961 #define USB_OTG_DCFG_PFIVL ((uint32_t)0x00001800) /*!< Periodic (micro)frame interval */
tushki7 0:60d829a0353a 6962 #define USB_OTG_DCFG_PFIVL_0 ((uint32_t)0x00000800) /*!<Bit 0 */
tushki7 0:60d829a0353a 6963 #define USB_OTG_DCFG_PFIVL_1 ((uint32_t)0x00001000) /*!<Bit 1 */
tushki7 0:60d829a0353a 6964
tushki7 0:60d829a0353a 6965 #define USB_OTG_DCFG_PERSCHIVL ((uint32_t)0x03000000) /*!< Periodic scheduling interval */
tushki7 0:60d829a0353a 6966 #define USB_OTG_DCFG_PERSCHIVL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 6967 #define USB_OTG_DCFG_PERSCHIVL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 6968
tushki7 0:60d829a0353a 6969 /******************** Bit definition forUSB_OTG_PCGCR register ********************/
tushki7 0:60d829a0353a 6970 #define USB_OTG_PCGCR_STPPCLK ((uint32_t)0x00000001) /*!< Stop PHY clock */
tushki7 0:60d829a0353a 6971 #define USB_OTG_PCGCR_GATEHCLK ((uint32_t)0x00000002) /*!< Gate HCLK */
tushki7 0:60d829a0353a 6972 #define USB_OTG_PCGCR_PHYSUSP ((uint32_t)0x00000010) /*!< PHY suspended */
tushki7 0:60d829a0353a 6973
tushki7 0:60d829a0353a 6974 /******************** Bit definition forUSB_OTG_GOTGINT register ********************/
tushki7 0:60d829a0353a 6975 #define USB_OTG_GOTGINT_SEDET ((uint32_t)0x00000004) /*!< Session end detected */
tushki7 0:60d829a0353a 6976 #define USB_OTG_GOTGINT_SRSSCHG ((uint32_t)0x00000100) /*!< Session request success status change */
tushki7 0:60d829a0353a 6977 #define USB_OTG_GOTGINT_HNSSCHG ((uint32_t)0x00000200) /*!< Host negotiation success status change */
tushki7 0:60d829a0353a 6978 #define USB_OTG_GOTGINT_HNGDET ((uint32_t)0x00020000) /*!< Host negotiation detected */
tushki7 0:60d829a0353a 6979 #define USB_OTG_GOTGINT_ADTOCHG ((uint32_t)0x00040000) /*!< A-device timeout change */
tushki7 0:60d829a0353a 6980 #define USB_OTG_GOTGINT_DBCDNE ((uint32_t)0x00080000) /*!< Debounce done */
tushki7 0:60d829a0353a 6981
tushki7 0:60d829a0353a 6982 /******************** Bit definition forUSB_OTG_DCTL register ********************/
tushki7 0:60d829a0353a 6983 #define USB_OTG_DCTL_RWUSIG ((uint32_t)0x00000001) /*!< Remote wakeup signaling */
tushki7 0:60d829a0353a 6984 #define USB_OTG_DCTL_SDIS ((uint32_t)0x00000002) /*!< Soft disconnect */
tushki7 0:60d829a0353a 6985 #define USB_OTG_DCTL_GINSTS ((uint32_t)0x00000004) /*!< Global IN NAK status */
tushki7 0:60d829a0353a 6986 #define USB_OTG_DCTL_GONSTS ((uint32_t)0x00000008) /*!< Global OUT NAK status */
tushki7 0:60d829a0353a 6987
tushki7 0:60d829a0353a 6988 #define USB_OTG_DCTL_TCTL ((uint32_t)0x00000070) /*!< Test control */
tushki7 0:60d829a0353a 6989 #define USB_OTG_DCTL_TCTL_0 ((uint32_t)0x00000010) /*!<Bit 0 */
tushki7 0:60d829a0353a 6990 #define USB_OTG_DCTL_TCTL_1 ((uint32_t)0x00000020) /*!<Bit 1 */
tushki7 0:60d829a0353a 6991 #define USB_OTG_DCTL_TCTL_2 ((uint32_t)0x00000040) /*!<Bit 2 */
tushki7 0:60d829a0353a 6992 #define USB_OTG_DCTL_SGINAK ((uint32_t)0x00000080) /*!< Set global IN NAK */
tushki7 0:60d829a0353a 6993 #define USB_OTG_DCTL_CGINAK ((uint32_t)0x00000100) /*!< Clear global IN NAK */
tushki7 0:60d829a0353a 6994 #define USB_OTG_DCTL_SGONAK ((uint32_t)0x00000200) /*!< Set global OUT NAK */
tushki7 0:60d829a0353a 6995 #define USB_OTG_DCTL_CGONAK ((uint32_t)0x00000400) /*!< Clear global OUT NAK */
tushki7 0:60d829a0353a 6996 #define USB_OTG_DCTL_POPRGDNE ((uint32_t)0x00000800) /*!< Power-on programming done */
tushki7 0:60d829a0353a 6997
tushki7 0:60d829a0353a 6998 /******************** Bit definition forUSB_OTG_HFIR register ********************/
tushki7 0:60d829a0353a 6999 #define USB_OTG_HFIR_FRIVL ((uint32_t)0x0000FFFF) /*!< Frame interval */
tushki7 0:60d829a0353a 7000
tushki7 0:60d829a0353a 7001 /******************** Bit definition forUSB_OTG_HFNUM register ********************/
tushki7 0:60d829a0353a 7002 #define USB_OTG_HFNUM_FRNUM ((uint32_t)0x0000FFFF) /*!< Frame number */
tushki7 0:60d829a0353a 7003 #define USB_OTG_HFNUM_FTREM ((uint32_t)0xFFFF0000) /*!< Frame time remaining */
tushki7 0:60d829a0353a 7004
tushki7 0:60d829a0353a 7005 /******************** Bit definition forUSB_OTG_DSTS register ********************/
tushki7 0:60d829a0353a 7006 #define USB_OTG_DSTS_SUSPSTS ((uint32_t)0x00000001) /*!< Suspend status */
tushki7 0:60d829a0353a 7007
tushki7 0:60d829a0353a 7008 #define USB_OTG_DSTS_ENUMSPD ((uint32_t)0x00000006) /*!< Enumerated speed */
tushki7 0:60d829a0353a 7009 #define USB_OTG_DSTS_ENUMSPD_0 ((uint32_t)0x00000002) /*!<Bit 0 */
tushki7 0:60d829a0353a 7010 #define USB_OTG_DSTS_ENUMSPD_1 ((uint32_t)0x00000004) /*!<Bit 1 */
tushki7 0:60d829a0353a 7011 #define USB_OTG_DSTS_EERR ((uint32_t)0x00000008) /*!< Erratic error */
tushki7 0:60d829a0353a 7012 #define USB_OTG_DSTS_FNSOF ((uint32_t)0x003FFF00) /*!< Frame number of the received SOF */
tushki7 0:60d829a0353a 7013
tushki7 0:60d829a0353a 7014 /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
tushki7 0:60d829a0353a 7015 #define USB_OTG_GAHBCFG_GINT ((uint32_t)0x00000001) /*!< Global interrupt mask */
tushki7 0:60d829a0353a 7016
tushki7 0:60d829a0353a 7017 #define USB_OTG_GAHBCFG_HBSTLEN ((uint32_t)0x0000001E) /*!< Burst length/type */
tushki7 0:60d829a0353a 7018 #define USB_OTG_GAHBCFG_HBSTLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
tushki7 0:60d829a0353a 7019 #define USB_OTG_GAHBCFG_HBSTLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
tushki7 0:60d829a0353a 7020 #define USB_OTG_GAHBCFG_HBSTLEN_2 ((uint32_t)0x00000008) /*!<Bit 2 */
tushki7 0:60d829a0353a 7021 #define USB_OTG_GAHBCFG_HBSTLEN_3 ((uint32_t)0x00000010) /*!<Bit 3 */
tushki7 0:60d829a0353a 7022 #define USB_OTG_GAHBCFG_DMAEN ((uint32_t)0x00000020) /*!< DMA enable */
tushki7 0:60d829a0353a 7023 #define USB_OTG_GAHBCFG_TXFELVL ((uint32_t)0x00000080) /*!< TxFIFO empty level */
tushki7 0:60d829a0353a 7024 #define USB_OTG_GAHBCFG_PTXFELVL ((uint32_t)0x00000100) /*!< Periodic TxFIFO empty level */
tushki7 0:60d829a0353a 7025
tushki7 0:60d829a0353a 7026 /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
tushki7 0:60d829a0353a 7027
tushki7 0:60d829a0353a 7028 #define USB_OTG_GUSBCFG_TOCAL ((uint32_t)0x00000007) /*!< FS timeout calibration */
tushki7 0:60d829a0353a 7029 #define USB_OTG_GUSBCFG_TOCAL_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 7030 #define USB_OTG_GUSBCFG_TOCAL_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 7031 #define USB_OTG_GUSBCFG_TOCAL_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 7032 #define USB_OTG_GUSBCFG_PHYSEL ((uint32_t)0x00000040) /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
tushki7 0:60d829a0353a 7033 #define USB_OTG_GUSBCFG_SRPCAP ((uint32_t)0x00000100) /*!< SRP-capable */
tushki7 0:60d829a0353a 7034 #define USB_OTG_GUSBCFG_HNPCAP ((uint32_t)0x00000200) /*!< HNP-capable */
tushki7 0:60d829a0353a 7035
tushki7 0:60d829a0353a 7036 #define USB_OTG_GUSBCFG_TRDT ((uint32_t)0x00003C00) /*!< USB turnaround time */
tushki7 0:60d829a0353a 7037 #define USB_OTG_GUSBCFG_TRDT_0 ((uint32_t)0x00000400) /*!<Bit 0 */
tushki7 0:60d829a0353a 7038 #define USB_OTG_GUSBCFG_TRDT_1 ((uint32_t)0x00000800) /*!<Bit 1 */
tushki7 0:60d829a0353a 7039 #define USB_OTG_GUSBCFG_TRDT_2 ((uint32_t)0x00001000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7040 #define USB_OTG_GUSBCFG_TRDT_3 ((uint32_t)0x00002000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7041 #define USB_OTG_GUSBCFG_PHYLPCS ((uint32_t)0x00008000) /*!< PHY Low-power clock select */
tushki7 0:60d829a0353a 7042 #define USB_OTG_GUSBCFG_ULPIFSLS ((uint32_t)0x00020000) /*!< ULPI FS/LS select */
tushki7 0:60d829a0353a 7043 #define USB_OTG_GUSBCFG_ULPIAR ((uint32_t)0x00040000) /*!< ULPI Auto-resume */
tushki7 0:60d829a0353a 7044 #define USB_OTG_GUSBCFG_ULPICSM ((uint32_t)0x00080000) /*!< ULPI Clock SuspendM */
tushki7 0:60d829a0353a 7045 #define USB_OTG_GUSBCFG_ULPIEVBUSD ((uint32_t)0x00100000) /*!< ULPI External VBUS Drive */
tushki7 0:60d829a0353a 7046 #define USB_OTG_GUSBCFG_ULPIEVBUSI ((uint32_t)0x00200000) /*!< ULPI external VBUS indicator */
tushki7 0:60d829a0353a 7047 #define USB_OTG_GUSBCFG_TSDPS ((uint32_t)0x00400000) /*!< TermSel DLine pulsing selection */
tushki7 0:60d829a0353a 7048 #define USB_OTG_GUSBCFG_PCCI ((uint32_t)0x00800000) /*!< Indicator complement */
tushki7 0:60d829a0353a 7049 #define USB_OTG_GUSBCFG_PTCI ((uint32_t)0x01000000) /*!< Indicator pass through */
tushki7 0:60d829a0353a 7050 #define USB_OTG_GUSBCFG_ULPIIPD ((uint32_t)0x02000000) /*!< ULPI interface protect disable */
tushki7 0:60d829a0353a 7051 #define USB_OTG_GUSBCFG_FHMOD ((uint32_t)0x20000000) /*!< Forced host mode */
tushki7 0:60d829a0353a 7052 #define USB_OTG_GUSBCFG_FDMOD ((uint32_t)0x40000000) /*!< Forced peripheral mode */
tushki7 0:60d829a0353a 7053 #define USB_OTG_GUSBCFG_CTXPKT ((uint32_t)0x80000000) /*!< Corrupt Tx packet */
tushki7 0:60d829a0353a 7054
tushki7 0:60d829a0353a 7055 /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
tushki7 0:60d829a0353a 7056 #define USB_OTG_GRSTCTL_CSRST ((uint32_t)0x00000001) /*!< Core soft reset */
tushki7 0:60d829a0353a 7057 #define USB_OTG_GRSTCTL_HSRST ((uint32_t)0x00000002) /*!< HCLK soft reset */
tushki7 0:60d829a0353a 7058 #define USB_OTG_GRSTCTL_FCRST ((uint32_t)0x00000004) /*!< Host frame counter reset */
tushki7 0:60d829a0353a 7059 #define USB_OTG_GRSTCTL_RXFFLSH ((uint32_t)0x00000010) /*!< RxFIFO flush */
tushki7 0:60d829a0353a 7060 #define USB_OTG_GRSTCTL_TXFFLSH ((uint32_t)0x00000020) /*!< TxFIFO flush */
tushki7 0:60d829a0353a 7061
tushki7 0:60d829a0353a 7062 #define USB_OTG_GRSTCTL_TXFNUM ((uint32_t)0x000007C0) /*!< TxFIFO number */
tushki7 0:60d829a0353a 7063 #define USB_OTG_GRSTCTL_TXFNUM_0 ((uint32_t)0x00000040) /*!<Bit 0 */
tushki7 0:60d829a0353a 7064 #define USB_OTG_GRSTCTL_TXFNUM_1 ((uint32_t)0x00000080) /*!<Bit 1 */
tushki7 0:60d829a0353a 7065 #define USB_OTG_GRSTCTL_TXFNUM_2 ((uint32_t)0x00000100) /*!<Bit 2 */
tushki7 0:60d829a0353a 7066 #define USB_OTG_GRSTCTL_TXFNUM_3 ((uint32_t)0x00000200) /*!<Bit 3 */
tushki7 0:60d829a0353a 7067 #define USB_OTG_GRSTCTL_TXFNUM_4 ((uint32_t)0x00000400) /*!<Bit 4 */
tushki7 0:60d829a0353a 7068 #define USB_OTG_GRSTCTL_DMAREQ ((uint32_t)0x40000000) /*!< DMA request signal */
tushki7 0:60d829a0353a 7069 #define USB_OTG_GRSTCTL_AHBIDL ((uint32_t)0x80000000) /*!< AHB master idle */
tushki7 0:60d829a0353a 7070
tushki7 0:60d829a0353a 7071 /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
tushki7 0:60d829a0353a 7072 #define USB_OTG_DIEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
tushki7 0:60d829a0353a 7073 #define USB_OTG_DIEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
tushki7 0:60d829a0353a 7074 #define USB_OTG_DIEPMSK_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
tushki7 0:60d829a0353a 7075 #define USB_OTG_DIEPMSK_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
tushki7 0:60d829a0353a 7076 #define USB_OTG_DIEPMSK_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
tushki7 0:60d829a0353a 7077 #define USB_OTG_DIEPMSK_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
tushki7 0:60d829a0353a 7078 #define USB_OTG_DIEPMSK_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
tushki7 0:60d829a0353a 7079 #define USB_OTG_DIEPMSK_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
tushki7 0:60d829a0353a 7080
tushki7 0:60d829a0353a 7081 /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
tushki7 0:60d829a0353a 7082 #define USB_OTG_HPTXSTS_PTXFSAVL ((uint32_t)0x0000FFFF) /*!< Periodic transmit data FIFO space available */
tushki7 0:60d829a0353a 7083
tushki7 0:60d829a0353a 7084 #define USB_OTG_HPTXSTS_PTXQSAV ((uint32_t)0x00FF0000) /*!< Periodic transmit request queue space available */
tushki7 0:60d829a0353a 7085 #define USB_OTG_HPTXSTS_PTXQSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7086 #define USB_OTG_HPTXSTS_PTXQSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7087 #define USB_OTG_HPTXSTS_PTXQSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7088 #define USB_OTG_HPTXSTS_PTXQSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7089 #define USB_OTG_HPTXSTS_PTXQSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 7090 #define USB_OTG_HPTXSTS_PTXQSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 7091 #define USB_OTG_HPTXSTS_PTXQSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 7092 #define USB_OTG_HPTXSTS_PTXQSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 7093
tushki7 0:60d829a0353a 7094 #define USB_OTG_HPTXSTS_PTXQTOP ((uint32_t)0xFF000000) /*!< Top of the periodic transmit request queue */
tushki7 0:60d829a0353a 7095 #define USB_OTG_HPTXSTS_PTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7096 #define USB_OTG_HPTXSTS_PTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7097 #define USB_OTG_HPTXSTS_PTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7098 #define USB_OTG_HPTXSTS_PTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7099 #define USB_OTG_HPTXSTS_PTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 7100 #define USB_OTG_HPTXSTS_PTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 7101 #define USB_OTG_HPTXSTS_PTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 7102 #define USB_OTG_HPTXSTS_PTXQTOP_7 ((uint32_t)0x80000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 7103
tushki7 0:60d829a0353a 7104 /******************** Bit definition forUSB_OTG_HAINT register ********************/
tushki7 0:60d829a0353a 7105 #define USB_OTG_HAINT_HAINT ((uint32_t)0x0000FFFF) /*!< Channel interrupts */
tushki7 0:60d829a0353a 7106
tushki7 0:60d829a0353a 7107 /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
tushki7 0:60d829a0353a 7108 #define USB_OTG_DOEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
tushki7 0:60d829a0353a 7109 #define USB_OTG_DOEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
tushki7 0:60d829a0353a 7110 #define USB_OTG_DOEPMSK_STUPM ((uint32_t)0x00000008) /*!< SETUP phase done mask */
tushki7 0:60d829a0353a 7111 #define USB_OTG_DOEPMSK_OTEPDM ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled mask */
tushki7 0:60d829a0353a 7112 #define USB_OTG_DOEPMSK_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received mask */
tushki7 0:60d829a0353a 7113 #define USB_OTG_DOEPMSK_OPEM ((uint32_t)0x00000100) /*!< OUT packet error mask */
tushki7 0:60d829a0353a 7114 #define USB_OTG_DOEPMSK_BOIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
tushki7 0:60d829a0353a 7115
tushki7 0:60d829a0353a 7116 /******************** Bit definition forUSB_OTG_GINTSTS register ********************/
tushki7 0:60d829a0353a 7117 #define USB_OTG_GINTSTS_CMOD ((uint32_t)0x00000001) /*!< Current mode of operation */
tushki7 0:60d829a0353a 7118 #define USB_OTG_GINTSTS_MMIS ((uint32_t)0x00000002) /*!< Mode mismatch interrupt */
tushki7 0:60d829a0353a 7119 #define USB_OTG_GINTSTS_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt */
tushki7 0:60d829a0353a 7120 #define USB_OTG_GINTSTS_SOF ((uint32_t)0x00000008) /*!< Start of frame */
tushki7 0:60d829a0353a 7121 #define USB_OTG_GINTSTS_RXFLVL ((uint32_t)0x00000010) /*!< RxFIFO nonempty */
tushki7 0:60d829a0353a 7122 #define USB_OTG_GINTSTS_NPTXFE ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty */
tushki7 0:60d829a0353a 7123 #define USB_OTG_GINTSTS_GINAKEFF ((uint32_t)0x00000040) /*!< Global IN nonperiodic NAK effective */
tushki7 0:60d829a0353a 7124 #define USB_OTG_GINTSTS_BOUTNAKEFF ((uint32_t)0x00000080) /*!< Global OUT NAK effective */
tushki7 0:60d829a0353a 7125 #define USB_OTG_GINTSTS_ESUSP ((uint32_t)0x00000400) /*!< Early suspend */
tushki7 0:60d829a0353a 7126 #define USB_OTG_GINTSTS_USBSUSP ((uint32_t)0x00000800) /*!< USB suspend */
tushki7 0:60d829a0353a 7127 #define USB_OTG_GINTSTS_USBRST ((uint32_t)0x00001000) /*!< USB reset */
tushki7 0:60d829a0353a 7128 #define USB_OTG_GINTSTS_ENUMDNE ((uint32_t)0x00002000) /*!< Enumeration done */
tushki7 0:60d829a0353a 7129 #define USB_OTG_GINTSTS_ISOODRP ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt */
tushki7 0:60d829a0353a 7130 #define USB_OTG_GINTSTS_EOPF ((uint32_t)0x00008000) /*!< End of periodic frame interrupt */
tushki7 0:60d829a0353a 7131 #define USB_OTG_GINTSTS_IEPINT ((uint32_t)0x00040000) /*!< IN endpoint interrupt */
tushki7 0:60d829a0353a 7132 #define USB_OTG_GINTSTS_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoint interrupt */
tushki7 0:60d829a0353a 7133 #define USB_OTG_GINTSTS_IISOIXFR ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer */
tushki7 0:60d829a0353a 7134 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT ((uint32_t)0x00200000) /*!< Incomplete periodic transfer */
tushki7 0:60d829a0353a 7135 #define USB_OTG_GINTSTS_DATAFSUSP ((uint32_t)0x00400000) /*!< Data fetch suspended */
tushki7 0:60d829a0353a 7136 #define USB_OTG_GINTSTS_HPRTINT ((uint32_t)0x01000000) /*!< Host port interrupt */
tushki7 0:60d829a0353a 7137 #define USB_OTG_GINTSTS_HCINT ((uint32_t)0x02000000) /*!< Host channels interrupt */
tushki7 0:60d829a0353a 7138 #define USB_OTG_GINTSTS_PTXFE ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty */
tushki7 0:60d829a0353a 7139 #define USB_OTG_GINTSTS_CIDSCHG ((uint32_t)0x10000000) /*!< Connector ID status change */
tushki7 0:60d829a0353a 7140 #define USB_OTG_GINTSTS_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt */
tushki7 0:60d829a0353a 7141 #define USB_OTG_GINTSTS_SRQINT ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt */
tushki7 0:60d829a0353a 7142 #define USB_OTG_GINTSTS_WKUINT ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt */
tushki7 0:60d829a0353a 7143
tushki7 0:60d829a0353a 7144 /******************** Bit definition forUSB_OTG_GINTMSK register ********************/
tushki7 0:60d829a0353a 7145 #define USB_OTG_GINTMSK_MMISM ((uint32_t)0x00000002) /*!< Mode mismatch interrupt mask */
tushki7 0:60d829a0353a 7146 #define USB_OTG_GINTMSK_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt mask */
tushki7 0:60d829a0353a 7147 #define USB_OTG_GINTMSK_SOFM ((uint32_t)0x00000008) /*!< Start of frame mask */
tushki7 0:60d829a0353a 7148 #define USB_OTG_GINTMSK_RXFLVLM ((uint32_t)0x00000010) /*!< Receive FIFO nonempty mask */
tushki7 0:60d829a0353a 7149 #define USB_OTG_GINTMSK_NPTXFEM ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty mask */
tushki7 0:60d829a0353a 7150 #define USB_OTG_GINTMSK_GINAKEFFM ((uint32_t)0x00000040) /*!< Global nonperiodic IN NAK effective mask */
tushki7 0:60d829a0353a 7151 #define USB_OTG_GINTMSK_GONAKEFFM ((uint32_t)0x00000080) /*!< Global OUT NAK effective mask */
tushki7 0:60d829a0353a 7152 #define USB_OTG_GINTMSK_ESUSPM ((uint32_t)0x00000400) /*!< Early suspend mask */
tushki7 0:60d829a0353a 7153 #define USB_OTG_GINTMSK_USBSUSPM ((uint32_t)0x00000800) /*!< USB suspend mask */
tushki7 0:60d829a0353a 7154 #define USB_OTG_GINTMSK_USBRST ((uint32_t)0x00001000) /*!< USB reset mask */
tushki7 0:60d829a0353a 7155 #define USB_OTG_GINTMSK_ENUMDNEM ((uint32_t)0x00002000) /*!< Enumeration done mask */
tushki7 0:60d829a0353a 7156 #define USB_OTG_GINTMSK_ISOODRPM ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt mask */
tushki7 0:60d829a0353a 7157 #define USB_OTG_GINTMSK_EOPFM ((uint32_t)0x00008000) /*!< End of periodic frame interrupt mask */
tushki7 0:60d829a0353a 7158 #define USB_OTG_GINTMSK_EPMISM ((uint32_t)0x00020000) /*!< Endpoint mismatch interrupt mask */
tushki7 0:60d829a0353a 7159 #define USB_OTG_GINTMSK_IEPINT ((uint32_t)0x00040000) /*!< IN endpoints interrupt mask */
tushki7 0:60d829a0353a 7160 #define USB_OTG_GINTMSK_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoints interrupt mask */
tushki7 0:60d829a0353a 7161 #define USB_OTG_GINTMSK_IISOIXFRM ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer mask */
tushki7 0:60d829a0353a 7162 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM ((uint32_t)0x00200000) /*!< Incomplete periodic transfer mask */
tushki7 0:60d829a0353a 7163 #define USB_OTG_GINTMSK_FSUSPM ((uint32_t)0x00400000) /*!< Data fetch suspended mask */
tushki7 0:60d829a0353a 7164 #define USB_OTG_GINTMSK_PRTIM ((uint32_t)0x01000000) /*!< Host port interrupt mask */
tushki7 0:60d829a0353a 7165 #define USB_OTG_GINTMSK_HCIM ((uint32_t)0x02000000) /*!< Host channels interrupt mask */
tushki7 0:60d829a0353a 7166 #define USB_OTG_GINTMSK_PTXFEM ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty mask */
tushki7 0:60d829a0353a 7167 #define USB_OTG_GINTMSK_CIDSCHGM ((uint32_t)0x10000000) /*!< Connector ID status change mask */
tushki7 0:60d829a0353a 7168 #define USB_OTG_GINTMSK_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt mask */
tushki7 0:60d829a0353a 7169 #define USB_OTG_GINTMSK_SRQIM ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt mask */
tushki7 0:60d829a0353a 7170 #define USB_OTG_GINTMSK_WUIM ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt mask */
tushki7 0:60d829a0353a 7171
tushki7 0:60d829a0353a 7172 /******************** Bit definition forUSB_OTG_DAINT register ********************/
tushki7 0:60d829a0353a 7173 #define USB_OTG_DAINT_IEPINT ((uint32_t)0x0000FFFF) /*!< IN endpoint interrupt bits */
tushki7 0:60d829a0353a 7174 #define USB_OTG_DAINT_OEPINT ((uint32_t)0xFFFF0000) /*!< OUT endpoint interrupt bits */
tushki7 0:60d829a0353a 7175
tushki7 0:60d829a0353a 7176 /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
tushki7 0:60d829a0353a 7177 #define USB_OTG_HAINTMSK_HAINTM ((uint32_t)0x0000FFFF) /*!< Channel interrupt mask */
tushki7 0:60d829a0353a 7178
tushki7 0:60d829a0353a 7179 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
tushki7 0:60d829a0353a 7180 #define USB_OTG_GRXSTSP_EPNUM ((uint32_t)0x0000000F) /*!< IN EP interrupt mask bits */
tushki7 0:60d829a0353a 7181 #define USB_OTG_GRXSTSP_BCNT ((uint32_t)0x00007FF0) /*!< OUT EP interrupt mask bits */
tushki7 0:60d829a0353a 7182 #define USB_OTG_GRXSTSP_DPID ((uint32_t)0x00018000) /*!< OUT EP interrupt mask bits */
tushki7 0:60d829a0353a 7183 #define USB_OTG_GRXSTSP_PKTSTS ((uint32_t)0x001E0000) /*!< OUT EP interrupt mask bits */
tushki7 0:60d829a0353a 7184
tushki7 0:60d829a0353a 7185 /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
tushki7 0:60d829a0353a 7186 #define USB_OTG_DAINTMSK_IEPM ((uint32_t)0x0000FFFF) /*!< IN EP interrupt mask bits */
tushki7 0:60d829a0353a 7187 #define USB_OTG_DAINTMSK_OEPM ((uint32_t)0xFFFF0000) /*!< OUT EP interrupt mask bits */
tushki7 0:60d829a0353a 7188
tushki7 0:60d829a0353a 7189 /******************** Bit definition for OTG register ********************/
tushki7 0:60d829a0353a 7190
tushki7 0:60d829a0353a 7191 #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
tushki7 0:60d829a0353a 7192 #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 7193 #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 7194 #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 7195 #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 7196 #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
tushki7 0:60d829a0353a 7197
tushki7 0:60d829a0353a 7198 #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
tushki7 0:60d829a0353a 7199 #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7200 #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7201
tushki7 0:60d829a0353a 7202 #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
tushki7 0:60d829a0353a 7203 #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7204 #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7205 #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7206 #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7207
tushki7 0:60d829a0353a 7208 #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
tushki7 0:60d829a0353a 7209 #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 7210 #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 7211 #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 7212 #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 7213
tushki7 0:60d829a0353a 7214 #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
tushki7 0:60d829a0353a 7215 #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7216 #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7217 #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7218 #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7219
tushki7 0:60d829a0353a 7220 /******************** Bit definition for OTG register ********************/
tushki7 0:60d829a0353a 7221
tushki7 0:60d829a0353a 7222 #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
tushki7 0:60d829a0353a 7223 #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 7224 #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 7225 #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 7226 #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 7227 #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
tushki7 0:60d829a0353a 7228
tushki7 0:60d829a0353a 7229 #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
tushki7 0:60d829a0353a 7230 #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7231 #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7232
tushki7 0:60d829a0353a 7233 #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
tushki7 0:60d829a0353a 7234 #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7235 #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7236 #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7237 #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7238
tushki7 0:60d829a0353a 7239 #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
tushki7 0:60d829a0353a 7240 #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 7241 #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 7242 #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 7243 #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 7244
tushki7 0:60d829a0353a 7245 #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
tushki7 0:60d829a0353a 7246 #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7247 #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7248 #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7249 #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7250
tushki7 0:60d829a0353a 7251 /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
tushki7 0:60d829a0353a 7252 #define USB_OTG_GRXFSIZ_RXFD ((uint32_t)0x0000FFFF) /*!< RxFIFO depth */
tushki7 0:60d829a0353a 7253
tushki7 0:60d829a0353a 7254 /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
tushki7 0:60d829a0353a 7255 #define USB_OTG_DVBUSDIS_VBUSDT ((uint32_t)0x0000FFFF) /*!< Device VBUS discharge time */
tushki7 0:60d829a0353a 7256
tushki7 0:60d829a0353a 7257 /******************** Bit definition for OTG register ********************/
tushki7 0:60d829a0353a 7258 #define USB_OTG_NPTXFSA ((uint32_t)0x0000FFFF) /*!< Nonperiodic transmit RAM start address */
tushki7 0:60d829a0353a 7259 #define USB_OTG_NPTXFD ((uint32_t)0xFFFF0000) /*!< Nonperiodic TxFIFO depth */
tushki7 0:60d829a0353a 7260 #define USB_OTG_TX0FSA ((uint32_t)0x0000FFFF) /*!< Endpoint 0 transmit RAM start address */
tushki7 0:60d829a0353a 7261 #define USB_OTG_TX0FD ((uint32_t)0xFFFF0000) /*!< Endpoint 0 TxFIFO depth */
tushki7 0:60d829a0353a 7262
tushki7 0:60d829a0353a 7263 /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
tushki7 0:60d829a0353a 7264 #define USB_OTG_DVBUSPULSE_DVBUSP ((uint32_t)0x00000FFF) /*!< Device VBUS pulsing time */
tushki7 0:60d829a0353a 7265
tushki7 0:60d829a0353a 7266 /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
tushki7 0:60d829a0353a 7267 #define USB_OTG_GNPTXSTS_NPTXFSAV ((uint32_t)0x0000FFFF) /*!< Nonperiodic TxFIFO space available */
tushki7 0:60d829a0353a 7268
tushki7 0:60d829a0353a 7269 #define USB_OTG_GNPTXSTS_NPTQXSAV ((uint32_t)0x00FF0000) /*!< Nonperiodic transmit request queue space available */
tushki7 0:60d829a0353a 7270 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7271 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7272 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7273 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7274 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
tushki7 0:60d829a0353a 7275 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
tushki7 0:60d829a0353a 7276 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
tushki7 0:60d829a0353a 7277 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
tushki7 0:60d829a0353a 7278
tushki7 0:60d829a0353a 7279 #define USB_OTG_GNPTXSTS_NPTXQTOP ((uint32_t)0x7F000000) /*!< Top of the nonperiodic transmit request queue */
tushki7 0:60d829a0353a 7280 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7281 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7282 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7283 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7284 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 7285 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 7286 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 7287
tushki7 0:60d829a0353a 7288 /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
tushki7 0:60d829a0353a 7289 #define USB_OTG_DTHRCTL_NONISOTHREN ((uint32_t)0x00000001) /*!< Nonisochronous IN endpoints threshold enable */
tushki7 0:60d829a0353a 7290 #define USB_OTG_DTHRCTL_ISOTHREN ((uint32_t)0x00000002) /*!< ISO IN endpoint threshold enable */
tushki7 0:60d829a0353a 7291
tushki7 0:60d829a0353a 7292 #define USB_OTG_DTHRCTL_TXTHRLEN ((uint32_t)0x000007FC) /*!< Transmit threshold length */
tushki7 0:60d829a0353a 7293 #define USB_OTG_DTHRCTL_TXTHRLEN_0 ((uint32_t)0x00000004) /*!<Bit 0 */
tushki7 0:60d829a0353a 7294 #define USB_OTG_DTHRCTL_TXTHRLEN_1 ((uint32_t)0x00000008) /*!<Bit 1 */
tushki7 0:60d829a0353a 7295 #define USB_OTG_DTHRCTL_TXTHRLEN_2 ((uint32_t)0x00000010) /*!<Bit 2 */
tushki7 0:60d829a0353a 7296 #define USB_OTG_DTHRCTL_TXTHRLEN_3 ((uint32_t)0x00000020) /*!<Bit 3 */
tushki7 0:60d829a0353a 7297 #define USB_OTG_DTHRCTL_TXTHRLEN_4 ((uint32_t)0x00000040) /*!<Bit 4 */
tushki7 0:60d829a0353a 7298 #define USB_OTG_DTHRCTL_TXTHRLEN_5 ((uint32_t)0x00000080) /*!<Bit 5 */
tushki7 0:60d829a0353a 7299 #define USB_OTG_DTHRCTL_TXTHRLEN_6 ((uint32_t)0x00000100) /*!<Bit 6 */
tushki7 0:60d829a0353a 7300 #define USB_OTG_DTHRCTL_TXTHRLEN_7 ((uint32_t)0x00000200) /*!<Bit 7 */
tushki7 0:60d829a0353a 7301 #define USB_OTG_DTHRCTL_TXTHRLEN_8 ((uint32_t)0x00000400) /*!<Bit 8 */
tushki7 0:60d829a0353a 7302 #define USB_OTG_DTHRCTL_RXTHREN ((uint32_t)0x00010000) /*!< Receive threshold enable */
tushki7 0:60d829a0353a 7303
tushki7 0:60d829a0353a 7304 #define USB_OTG_DTHRCTL_RXTHRLEN ((uint32_t)0x03FE0000) /*!< Receive threshold length */
tushki7 0:60d829a0353a 7305 #define USB_OTG_DTHRCTL_RXTHRLEN_0 ((uint32_t)0x00020000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7306 #define USB_OTG_DTHRCTL_RXTHRLEN_1 ((uint32_t)0x00040000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7307 #define USB_OTG_DTHRCTL_RXTHRLEN_2 ((uint32_t)0x00080000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7308 #define USB_OTG_DTHRCTL_RXTHRLEN_3 ((uint32_t)0x00100000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7309 #define USB_OTG_DTHRCTL_RXTHRLEN_4 ((uint32_t)0x00200000) /*!<Bit 4 */
tushki7 0:60d829a0353a 7310 #define USB_OTG_DTHRCTL_RXTHRLEN_5 ((uint32_t)0x00400000) /*!<Bit 5 */
tushki7 0:60d829a0353a 7311 #define USB_OTG_DTHRCTL_RXTHRLEN_6 ((uint32_t)0x00800000) /*!<Bit 6 */
tushki7 0:60d829a0353a 7312 #define USB_OTG_DTHRCTL_RXTHRLEN_7 ((uint32_t)0x01000000) /*!<Bit 7 */
tushki7 0:60d829a0353a 7313 #define USB_OTG_DTHRCTL_RXTHRLEN_8 ((uint32_t)0x02000000) /*!<Bit 8 */
tushki7 0:60d829a0353a 7314 #define USB_OTG_DTHRCTL_ARPEN ((uint32_t)0x08000000) /*!< Arbiter parking enable */
tushki7 0:60d829a0353a 7315
tushki7 0:60d829a0353a 7316 /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
tushki7 0:60d829a0353a 7317 #define USB_OTG_DIEPEMPMSK_INEPTXFEM ((uint32_t)0x0000FFFF) /*!< IN EP Tx FIFO empty interrupt mask bits */
tushki7 0:60d829a0353a 7318
tushki7 0:60d829a0353a 7319 /******************** Bit definition forUSB_OTG_DEACHINT register ********************/
tushki7 0:60d829a0353a 7320 #define USB_OTG_DEACHINT_IEP1INT ((uint32_t)0x00000002) /*!< IN endpoint 1interrupt bit */
tushki7 0:60d829a0353a 7321 #define USB_OTG_DEACHINT_OEP1INT ((uint32_t)0x00020000) /*!< OUT endpoint 1 interrupt bit */
tushki7 0:60d829a0353a 7322
tushki7 0:60d829a0353a 7323 /******************** Bit definition forUSB_OTG_GCCFG register ********************/
tushki7 0:60d829a0353a 7324 #define USB_OTG_GCCFG_PWRDWN ((uint32_t)0x00010000) /*!< Power down */
tushki7 0:60d829a0353a 7325 #define USB_OTG_GCCFG_I2CPADEN ((uint32_t)0x00020000) /*!< Enable I2C bus connection for the external I2C PHY interface */
tushki7 0:60d829a0353a 7326 #define USB_OTG_GCCFG_VBUSASEN ((uint32_t)0x00040000) /*!< Enable the VBUS sensing device */
tushki7 0:60d829a0353a 7327 #define USB_OTG_GCCFG_VBUSBSEN ((uint32_t)0x00080000) /*!< Enable the VBUS sensing device */
tushki7 0:60d829a0353a 7328 #define USB_OTG_GCCFG_SOFOUTEN ((uint32_t)0x00100000) /*!< SOF output enable */
tushki7 0:60d829a0353a 7329 #define USB_OTG_GCCFG_NOVBUSSENS ((uint32_t)0x00200000) /*!< VBUS sensing disable option */
tushki7 0:60d829a0353a 7330
tushki7 0:60d829a0353a 7331 /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
tushki7 0:60d829a0353a 7332 #define USB_OTG_DEACHINTMSK_IEP1INTM ((uint32_t)0x00000002) /*!< IN Endpoint 1 interrupt mask bit */
tushki7 0:60d829a0353a 7333 #define USB_OTG_DEACHINTMSK_OEP1INTM ((uint32_t)0x00020000) /*!< OUT Endpoint 1 interrupt mask bit */
tushki7 0:60d829a0353a 7334
tushki7 0:60d829a0353a 7335 /******************** Bit definition forUSB_OTG_CID register ********************/
tushki7 0:60d829a0353a 7336 #define USB_OTG_CID_PRODUCT_ID ((uint32_t)0xFFFFFFFF) /*!< Product ID field */
tushki7 0:60d829a0353a 7337
tushki7 0:60d829a0353a 7338 /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
tushki7 0:60d829a0353a 7339 #define USB_OTG_DIEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
tushki7 0:60d829a0353a 7340 #define USB_OTG_DIEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
tushki7 0:60d829a0353a 7341 #define USB_OTG_DIEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
tushki7 0:60d829a0353a 7342 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
tushki7 0:60d829a0353a 7343 #define USB_OTG_DIEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
tushki7 0:60d829a0353a 7344 #define USB_OTG_DIEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
tushki7 0:60d829a0353a 7345 #define USB_OTG_DIEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
tushki7 0:60d829a0353a 7346 #define USB_OTG_DIEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
tushki7 0:60d829a0353a 7347 #define USB_OTG_DIEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
tushki7 0:60d829a0353a 7348
tushki7 0:60d829a0353a 7349 /******************** Bit definition forUSB_OTG_HPRT register ********************/
tushki7 0:60d829a0353a 7350 #define USB_OTG_HPRT_PCSTS ((uint32_t)0x00000001) /*!< Port connect status */
tushki7 0:60d829a0353a 7351 #define USB_OTG_HPRT_PCDET ((uint32_t)0x00000002) /*!< Port connect detected */
tushki7 0:60d829a0353a 7352 #define USB_OTG_HPRT_PENA ((uint32_t)0x00000004) /*!< Port enable */
tushki7 0:60d829a0353a 7353 #define USB_OTG_HPRT_PENCHNG ((uint32_t)0x00000008) /*!< Port enable/disable change */
tushki7 0:60d829a0353a 7354 #define USB_OTG_HPRT_POCA ((uint32_t)0x00000010) /*!< Port overcurrent active */
tushki7 0:60d829a0353a 7355 #define USB_OTG_HPRT_POCCHNG ((uint32_t)0x00000020) /*!< Port overcurrent change */
tushki7 0:60d829a0353a 7356 #define USB_OTG_HPRT_PRES ((uint32_t)0x00000040) /*!< Port resume */
tushki7 0:60d829a0353a 7357 #define USB_OTG_HPRT_PSUSP ((uint32_t)0x00000080) /*!< Port suspend */
tushki7 0:60d829a0353a 7358 #define USB_OTG_HPRT_PRST ((uint32_t)0x00000100) /*!< Port reset */
tushki7 0:60d829a0353a 7359
tushki7 0:60d829a0353a 7360 #define USB_OTG_HPRT_PLSTS ((uint32_t)0x00000C00) /*!< Port line status */
tushki7 0:60d829a0353a 7361 #define USB_OTG_HPRT_PLSTS_0 ((uint32_t)0x00000400) /*!<Bit 0 */
tushki7 0:60d829a0353a 7362 #define USB_OTG_HPRT_PLSTS_1 ((uint32_t)0x00000800) /*!<Bit 1 */
tushki7 0:60d829a0353a 7363 #define USB_OTG_HPRT_PPWR ((uint32_t)0x00001000) /*!< Port power */
tushki7 0:60d829a0353a 7364
tushki7 0:60d829a0353a 7365 #define USB_OTG_HPRT_PTCTL ((uint32_t)0x0001E000) /*!< Port test control */
tushki7 0:60d829a0353a 7366 #define USB_OTG_HPRT_PTCTL_0 ((uint32_t)0x00002000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7367 #define USB_OTG_HPRT_PTCTL_1 ((uint32_t)0x00004000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7368 #define USB_OTG_HPRT_PTCTL_2 ((uint32_t)0x00008000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7369 #define USB_OTG_HPRT_PTCTL_3 ((uint32_t)0x00010000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7370
tushki7 0:60d829a0353a 7371 #define USB_OTG_HPRT_PSPD ((uint32_t)0x00060000) /*!< Port speed */
tushki7 0:60d829a0353a 7372 #define USB_OTG_HPRT_PSPD_0 ((uint32_t)0x00020000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7373 #define USB_OTG_HPRT_PSPD_1 ((uint32_t)0x00040000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7374
tushki7 0:60d829a0353a 7375 /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
tushki7 0:60d829a0353a 7376 #define USB_OTG_DOEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
tushki7 0:60d829a0353a 7377 #define USB_OTG_DOEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
tushki7 0:60d829a0353a 7378 #define USB_OTG_DOEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask */
tushki7 0:60d829a0353a 7379 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
tushki7 0:60d829a0353a 7380 #define USB_OTG_DOEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
tushki7 0:60d829a0353a 7381 #define USB_OTG_DOEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
tushki7 0:60d829a0353a 7382 #define USB_OTG_DOEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< OUT packet error mask */
tushki7 0:60d829a0353a 7383 #define USB_OTG_DOEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
tushki7 0:60d829a0353a 7384 #define USB_OTG_DOEPEACHMSK1_BERRM ((uint32_t)0x00001000) /*!< Bubble error interrupt mask */
tushki7 0:60d829a0353a 7385 #define USB_OTG_DOEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
tushki7 0:60d829a0353a 7386 #define USB_OTG_DOEPEACHMSK1_NYETM ((uint32_t)0x00004000) /*!< NYET interrupt mask */
tushki7 0:60d829a0353a 7387
tushki7 0:60d829a0353a 7388 /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
tushki7 0:60d829a0353a 7389 #define USB_OTG_HPTXFSIZ_PTXSA ((uint32_t)0x0000FFFF) /*!< Host periodic TxFIFO start address */
tushki7 0:60d829a0353a 7390 #define USB_OTG_HPTXFSIZ_PTXFD ((uint32_t)0xFFFF0000) /*!< Host periodic TxFIFO depth */
tushki7 0:60d829a0353a 7391
tushki7 0:60d829a0353a 7392 /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
tushki7 0:60d829a0353a 7393 #define USB_OTG_DIEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
tushki7 0:60d829a0353a 7394 #define USB_OTG_DIEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
tushki7 0:60d829a0353a 7395 #define USB_OTG_DIEPCTL_EONUM_DPID ((uint32_t)0x00010000) /*!< Even/odd frame */
tushki7 0:60d829a0353a 7396 #define USB_OTG_DIEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
tushki7 0:60d829a0353a 7397
tushki7 0:60d829a0353a 7398 #define USB_OTG_DIEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
tushki7 0:60d829a0353a 7399 #define USB_OTG_DIEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7400 #define USB_OTG_DIEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7401 #define USB_OTG_DIEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
tushki7 0:60d829a0353a 7402
tushki7 0:60d829a0353a 7403 #define USB_OTG_DIEPCTL_TXFNUM ((uint32_t)0x03C00000) /*!< TxFIFO number */
tushki7 0:60d829a0353a 7404 #define USB_OTG_DIEPCTL_TXFNUM_0 ((uint32_t)0x00400000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7405 #define USB_OTG_DIEPCTL_TXFNUM_1 ((uint32_t)0x00800000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7406 #define USB_OTG_DIEPCTL_TXFNUM_2 ((uint32_t)0x01000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7407 #define USB_OTG_DIEPCTL_TXFNUM_3 ((uint32_t)0x02000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7408 #define USB_OTG_DIEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
tushki7 0:60d829a0353a 7409 #define USB_OTG_DIEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
tushki7 0:60d829a0353a 7410 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
tushki7 0:60d829a0353a 7411 #define USB_OTG_DIEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
tushki7 0:60d829a0353a 7412 #define USB_OTG_DIEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
tushki7 0:60d829a0353a 7413 #define USB_OTG_DIEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
tushki7 0:60d829a0353a 7414
tushki7 0:60d829a0353a 7415 /******************** Bit definition forUSB_OTG_HCCHAR register ********************/
tushki7 0:60d829a0353a 7416 #define USB_OTG_HCCHAR_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
tushki7 0:60d829a0353a 7417
tushki7 0:60d829a0353a 7418 #define USB_OTG_HCCHAR_EPNUM ((uint32_t)0x00007800) /*!< Endpoint number */
tushki7 0:60d829a0353a 7419 #define USB_OTG_HCCHAR_EPNUM_0 ((uint32_t)0x00000800) /*!<Bit 0 */
tushki7 0:60d829a0353a 7420 #define USB_OTG_HCCHAR_EPNUM_1 ((uint32_t)0x00001000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7421 #define USB_OTG_HCCHAR_EPNUM_2 ((uint32_t)0x00002000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7422 #define USB_OTG_HCCHAR_EPNUM_3 ((uint32_t)0x00004000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7423 #define USB_OTG_HCCHAR_EPDIR ((uint32_t)0x00008000) /*!< Endpoint direction */
tushki7 0:60d829a0353a 7424 #define USB_OTG_HCCHAR_LSDEV ((uint32_t)0x00020000) /*!< Low-speed device */
tushki7 0:60d829a0353a 7425
tushki7 0:60d829a0353a 7426 #define USB_OTG_HCCHAR_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
tushki7 0:60d829a0353a 7427 #define USB_OTG_HCCHAR_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7428 #define USB_OTG_HCCHAR_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7429
tushki7 0:60d829a0353a 7430 #define USB_OTG_HCCHAR_MC ((uint32_t)0x00300000) /*!< Multi Count (MC) / Error Count (EC) */
tushki7 0:60d829a0353a 7431 #define USB_OTG_HCCHAR_MC_0 ((uint32_t)0x00100000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7432 #define USB_OTG_HCCHAR_MC_1 ((uint32_t)0x00200000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7433
tushki7 0:60d829a0353a 7434 #define USB_OTG_HCCHAR_DAD ((uint32_t)0x1FC00000) /*!< Device address */
tushki7 0:60d829a0353a 7435 #define USB_OTG_HCCHAR_DAD_0 ((uint32_t)0x00400000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7436 #define USB_OTG_HCCHAR_DAD_1 ((uint32_t)0x00800000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7437 #define USB_OTG_HCCHAR_DAD_2 ((uint32_t)0x01000000) /*!<Bit 2 */
tushki7 0:60d829a0353a 7438 #define USB_OTG_HCCHAR_DAD_3 ((uint32_t)0x02000000) /*!<Bit 3 */
tushki7 0:60d829a0353a 7439 #define USB_OTG_HCCHAR_DAD_4 ((uint32_t)0x04000000) /*!<Bit 4 */
tushki7 0:60d829a0353a 7440 #define USB_OTG_HCCHAR_DAD_5 ((uint32_t)0x08000000) /*!<Bit 5 */
tushki7 0:60d829a0353a 7441 #define USB_OTG_HCCHAR_DAD_6 ((uint32_t)0x10000000) /*!<Bit 6 */
tushki7 0:60d829a0353a 7442 #define USB_OTG_HCCHAR_ODDFRM ((uint32_t)0x20000000) /*!< Odd frame */
tushki7 0:60d829a0353a 7443 #define USB_OTG_HCCHAR_CHDIS ((uint32_t)0x40000000) /*!< Channel disable */
tushki7 0:60d829a0353a 7444 #define USB_OTG_HCCHAR_CHENA ((uint32_t)0x80000000) /*!< Channel enable */
tushki7 0:60d829a0353a 7445
tushki7 0:60d829a0353a 7446 /******************** Bit definition forUSB_OTG_HCSPLT register ********************/
tushki7 0:60d829a0353a 7447
tushki7 0:60d829a0353a 7448 #define USB_OTG_HCSPLT_PRTADDR ((uint32_t)0x0000007F) /*!< Port address */
tushki7 0:60d829a0353a 7449 #define USB_OTG_HCSPLT_PRTADDR_0 ((uint32_t)0x00000001) /*!<Bit 0 */
tushki7 0:60d829a0353a 7450 #define USB_OTG_HCSPLT_PRTADDR_1 ((uint32_t)0x00000002) /*!<Bit 1 */
tushki7 0:60d829a0353a 7451 #define USB_OTG_HCSPLT_PRTADDR_2 ((uint32_t)0x00000004) /*!<Bit 2 */
tushki7 0:60d829a0353a 7452 #define USB_OTG_HCSPLT_PRTADDR_3 ((uint32_t)0x00000008) /*!<Bit 3 */
tushki7 0:60d829a0353a 7453 #define USB_OTG_HCSPLT_PRTADDR_4 ((uint32_t)0x00000010) /*!<Bit 4 */
tushki7 0:60d829a0353a 7454 #define USB_OTG_HCSPLT_PRTADDR_5 ((uint32_t)0x00000020) /*!<Bit 5 */
tushki7 0:60d829a0353a 7455 #define USB_OTG_HCSPLT_PRTADDR_6 ((uint32_t)0x00000040) /*!<Bit 6 */
tushki7 0:60d829a0353a 7456
tushki7 0:60d829a0353a 7457 #define USB_OTG_HCSPLT_HUBADDR ((uint32_t)0x00003F80) /*!< Hub address */
tushki7 0:60d829a0353a 7458 #define USB_OTG_HCSPLT_HUBADDR_0 ((uint32_t)0x00000080) /*!<Bit 0 */
tushki7 0:60d829a0353a 7459 #define USB_OTG_HCSPLT_HUBADDR_1 ((uint32_t)0x00000100) /*!<Bit 1 */
tushki7 0:60d829a0353a 7460 #define USB_OTG_HCSPLT_HUBADDR_2 ((uint32_t)0x00000200) /*!<Bit 2 */
tushki7 0:60d829a0353a 7461 #define USB_OTG_HCSPLT_HUBADDR_3 ((uint32_t)0x00000400) /*!<Bit 3 */
tushki7 0:60d829a0353a 7462 #define USB_OTG_HCSPLT_HUBADDR_4 ((uint32_t)0x00000800) /*!<Bit 4 */
tushki7 0:60d829a0353a 7463 #define USB_OTG_HCSPLT_HUBADDR_5 ((uint32_t)0x00001000) /*!<Bit 5 */
tushki7 0:60d829a0353a 7464 #define USB_OTG_HCSPLT_HUBADDR_6 ((uint32_t)0x00002000) /*!<Bit 6 */
tushki7 0:60d829a0353a 7465
tushki7 0:60d829a0353a 7466 #define USB_OTG_HCSPLT_XACTPOS ((uint32_t)0x0000C000) /*!< XACTPOS */
tushki7 0:60d829a0353a 7467 #define USB_OTG_HCSPLT_XACTPOS_0 ((uint32_t)0x00004000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7468 #define USB_OTG_HCSPLT_XACTPOS_1 ((uint32_t)0x00008000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7469 #define USB_OTG_HCSPLT_COMPLSPLT ((uint32_t)0x00010000) /*!< Do complete split */
tushki7 0:60d829a0353a 7470 #define USB_OTG_HCSPLT_SPLITEN ((uint32_t)0x80000000) /*!< Split enable */
tushki7 0:60d829a0353a 7471
tushki7 0:60d829a0353a 7472 /******************** Bit definition forUSB_OTG_HCINT register ********************/
tushki7 0:60d829a0353a 7473 #define USB_OTG_HCINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed */
tushki7 0:60d829a0353a 7474 #define USB_OTG_HCINT_CHH ((uint32_t)0x00000002) /*!< Channel halted */
tushki7 0:60d829a0353a 7475 #define USB_OTG_HCINT_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
tushki7 0:60d829a0353a 7476 #define USB_OTG_HCINT_STALL ((uint32_t)0x00000008) /*!< STALL response received interrupt */
tushki7 0:60d829a0353a 7477 #define USB_OTG_HCINT_NAK ((uint32_t)0x00000010) /*!< NAK response received interrupt */
tushki7 0:60d829a0353a 7478 #define USB_OTG_HCINT_ACK ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt */
tushki7 0:60d829a0353a 7479 #define USB_OTG_HCINT_NYET ((uint32_t)0x00000040) /*!< Response received interrupt */
tushki7 0:60d829a0353a 7480 #define USB_OTG_HCINT_TXERR ((uint32_t)0x00000080) /*!< Transaction error */
tushki7 0:60d829a0353a 7481 #define USB_OTG_HCINT_BBERR ((uint32_t)0x00000100) /*!< Babble error */
tushki7 0:60d829a0353a 7482 #define USB_OTG_HCINT_FRMOR ((uint32_t)0x00000200) /*!< Frame overrun */
tushki7 0:60d829a0353a 7483 #define USB_OTG_HCINT_DTERR ((uint32_t)0x00000400) /*!< Data toggle error */
tushki7 0:60d829a0353a 7484
tushki7 0:60d829a0353a 7485 /******************** Bit definition forUSB_OTG_DIEPINT register ********************/
tushki7 0:60d829a0353a 7486 #define USB_OTG_DIEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
tushki7 0:60d829a0353a 7487 #define USB_OTG_DIEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
tushki7 0:60d829a0353a 7488 #define USB_OTG_DIEPINT_TOC ((uint32_t)0x00000008) /*!< Timeout condition */
tushki7 0:60d829a0353a 7489 #define USB_OTG_DIEPINT_ITTXFE ((uint32_t)0x00000010) /*!< IN token received when TxFIFO is empty */
tushki7 0:60d829a0353a 7490 #define USB_OTG_DIEPINT_INEPNE ((uint32_t)0x00000040) /*!< IN endpoint NAK effective */
tushki7 0:60d829a0353a 7491 #define USB_OTG_DIEPINT_TXFE ((uint32_t)0x00000080) /*!< Transmit FIFO empty */
tushki7 0:60d829a0353a 7492 #define USB_OTG_DIEPINT_TXFIFOUDRN ((uint32_t)0x00000100) /*!< Transmit Fifo Underrun */
tushki7 0:60d829a0353a 7493 #define USB_OTG_DIEPINT_BNA ((uint32_t)0x00000200) /*!< Buffer not available interrupt */
tushki7 0:60d829a0353a 7494 #define USB_OTG_DIEPINT_PKTDRPSTS ((uint32_t)0x00000800) /*!< Packet dropped status */
tushki7 0:60d829a0353a 7495 #define USB_OTG_DIEPINT_BERR ((uint32_t)0x00001000) /*!< Babble error interrupt */
tushki7 0:60d829a0353a 7496 #define USB_OTG_DIEPINT_NAK ((uint32_t)0x00002000) /*!< NAK interrupt */
tushki7 0:60d829a0353a 7497
tushki7 0:60d829a0353a 7498 /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
tushki7 0:60d829a0353a 7499 #define USB_OTG_HCINTMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed mask */
tushki7 0:60d829a0353a 7500 #define USB_OTG_HCINTMSK_CHHM ((uint32_t)0x00000002) /*!< Channel halted mask */
tushki7 0:60d829a0353a 7501 #define USB_OTG_HCINTMSK_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
tushki7 0:60d829a0353a 7502 #define USB_OTG_HCINTMSK_STALLM ((uint32_t)0x00000008) /*!< STALL response received interrupt mask */
tushki7 0:60d829a0353a 7503 #define USB_OTG_HCINTMSK_NAKM ((uint32_t)0x00000010) /*!< NAK response received interrupt mask */
tushki7 0:60d829a0353a 7504 #define USB_OTG_HCINTMSK_ACKM ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt mask */
tushki7 0:60d829a0353a 7505 #define USB_OTG_HCINTMSK_NYET ((uint32_t)0x00000040) /*!< response received interrupt mask */
tushki7 0:60d829a0353a 7506 #define USB_OTG_HCINTMSK_TXERRM ((uint32_t)0x00000080) /*!< Transaction error mask */
tushki7 0:60d829a0353a 7507 #define USB_OTG_HCINTMSK_BBERRM ((uint32_t)0x00000100) /*!< Babble error mask */
tushki7 0:60d829a0353a 7508 #define USB_OTG_HCINTMSK_FRMORM ((uint32_t)0x00000200) /*!< Frame overrun mask */
tushki7 0:60d829a0353a 7509 #define USB_OTG_HCINTMSK_DTERRM ((uint32_t)0x00000400) /*!< Data toggle error mask */
tushki7 0:60d829a0353a 7510
tushki7 0:60d829a0353a 7511 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
tushki7 0:60d829a0353a 7512
tushki7 0:60d829a0353a 7513 #define USB_OTG_DIEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
tushki7 0:60d829a0353a 7514 #define USB_OTG_DIEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
tushki7 0:60d829a0353a 7515 #define USB_OTG_DIEPTSIZ_MULCNT ((uint32_t)0x60000000) /*!< Packet count */
tushki7 0:60d829a0353a 7516 /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
tushki7 0:60d829a0353a 7517 #define USB_OTG_HCTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
tushki7 0:60d829a0353a 7518 #define USB_OTG_HCTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
tushki7 0:60d829a0353a 7519 #define USB_OTG_HCTSIZ_DOPING ((uint32_t)0x80000000) /*!< Do PING */
tushki7 0:60d829a0353a 7520 #define USB_OTG_HCTSIZ_DPID ((uint32_t)0x60000000) /*!< Data PID */
tushki7 0:60d829a0353a 7521 #define USB_OTG_HCTSIZ_DPID_0 ((uint32_t)0x20000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7522 #define USB_OTG_HCTSIZ_DPID_1 ((uint32_t)0x40000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7523
tushki7 0:60d829a0353a 7524 /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
tushki7 0:60d829a0353a 7525 #define USB_OTG_DIEPDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
tushki7 0:60d829a0353a 7526
tushki7 0:60d829a0353a 7527 /******************** Bit definition forUSB_OTG_HCDMA register ********************/
tushki7 0:60d829a0353a 7528 #define USB_OTG_HCDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
tushki7 0:60d829a0353a 7529
tushki7 0:60d829a0353a 7530 /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
tushki7 0:60d829a0353a 7531 #define USB_OTG_DTXFSTS_INEPTFSAV ((uint32_t)0x0000FFFF) /*!< IN endpoint TxFIFO space avail */
tushki7 0:60d829a0353a 7532
tushki7 0:60d829a0353a 7533 /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
tushki7 0:60d829a0353a 7534 #define USB_OTG_DIEPTXF_INEPTXSA ((uint32_t)0x0000FFFF) /*!< IN endpoint FIFOx transmit RAM start address */
tushki7 0:60d829a0353a 7535 #define USB_OTG_DIEPTXF_INEPTXFD ((uint32_t)0xFFFF0000) /*!< IN endpoint TxFIFO depth */
tushki7 0:60d829a0353a 7536
tushki7 0:60d829a0353a 7537 /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
tushki7 0:60d829a0353a 7538
tushki7 0:60d829a0353a 7539 #define USB_OTG_DOEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */ /*!<Bit 1 */
tushki7 0:60d829a0353a 7540 #define USB_OTG_DOEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
tushki7 0:60d829a0353a 7541 #define USB_OTG_DOEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
tushki7 0:60d829a0353a 7542 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
tushki7 0:60d829a0353a 7543 #define USB_OTG_DOEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
tushki7 0:60d829a0353a 7544 #define USB_OTG_DOEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
tushki7 0:60d829a0353a 7545 #define USB_OTG_DOEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7546 #define USB_OTG_DOEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7547 #define USB_OTG_DOEPCTL_SNPM ((uint32_t)0x00100000) /*!< Snoop mode */
tushki7 0:60d829a0353a 7548 #define USB_OTG_DOEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
tushki7 0:60d829a0353a 7549 #define USB_OTG_DOEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
tushki7 0:60d829a0353a 7550 #define USB_OTG_DOEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
tushki7 0:60d829a0353a 7551 #define USB_OTG_DOEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
tushki7 0:60d829a0353a 7552 #define USB_OTG_DOEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
tushki7 0:60d829a0353a 7553
tushki7 0:60d829a0353a 7554 /******************** Bit definition forUSB_OTG_DOEPINT register ********************/
tushki7 0:60d829a0353a 7555 #define USB_OTG_DOEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
tushki7 0:60d829a0353a 7556 #define USB_OTG_DOEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
tushki7 0:60d829a0353a 7557 #define USB_OTG_DOEPINT_STUP ((uint32_t)0x00000008) /*!< SETUP phase done */
tushki7 0:60d829a0353a 7558 #define USB_OTG_DOEPINT_OTEPDIS ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled */
tushki7 0:60d829a0353a 7559 #define USB_OTG_DOEPINT_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received */
tushki7 0:60d829a0353a 7560 #define USB_OTG_DOEPINT_NYET ((uint32_t)0x00004000) /*!< NYET interrupt */
tushki7 0:60d829a0353a 7561
tushki7 0:60d829a0353a 7562 /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
tushki7 0:60d829a0353a 7563
tushki7 0:60d829a0353a 7564 #define USB_OTG_DOEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
tushki7 0:60d829a0353a 7565 #define USB_OTG_DOEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
tushki7 0:60d829a0353a 7566
tushki7 0:60d829a0353a 7567 #define USB_OTG_DOEPTSIZ_STUPCNT ((uint32_t)0x60000000) /*!< SETUP packet count */
tushki7 0:60d829a0353a 7568 #define USB_OTG_DOEPTSIZ_STUPCNT_0 ((uint32_t)0x20000000) /*!<Bit 0 */
tushki7 0:60d829a0353a 7569 #define USB_OTG_DOEPTSIZ_STUPCNT_1 ((uint32_t)0x40000000) /*!<Bit 1 */
tushki7 0:60d829a0353a 7570
tushki7 0:60d829a0353a 7571 /******************** Bit definition for PCGCCTL register ********************/
tushki7 0:60d829a0353a 7572 #define USB_OTG_PCGCCTL_STOPCLK ((uint32_t)0x00000001) /*!< SETUP packet count */
tushki7 0:60d829a0353a 7573 #define USB_OTG_PCGCCTL_GATECLK ((uint32_t)0x00000002) /*!<Bit 0 */
tushki7 0:60d829a0353a 7574 #define USB_OTG_PCGCCTL_PHYSUSP ((uint32_t)0x00000010) /*!<Bit 1 */
tushki7 0:60d829a0353a 7575
tushki7 0:60d829a0353a 7576 /**
tushki7 0:60d829a0353a 7577 * @}
tushki7 0:60d829a0353a 7578 */
tushki7 0:60d829a0353a 7579
tushki7 0:60d829a0353a 7580 /**
tushki7 0:60d829a0353a 7581 * @}
tushki7 0:60d829a0353a 7582 */
tushki7 0:60d829a0353a 7583
tushki7 0:60d829a0353a 7584 /** @addtogroup Exported_macros
tushki7 0:60d829a0353a 7585 * @{
tushki7 0:60d829a0353a 7586 */
tushki7 0:60d829a0353a 7587
tushki7 0:60d829a0353a 7588 /******************************* ADC Instances ********************************/
tushki7 0:60d829a0353a 7589 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
tushki7 0:60d829a0353a 7590 ((INSTANCE) == ADC2) || \
tushki7 0:60d829a0353a 7591 ((INSTANCE) == ADC3))
tushki7 0:60d829a0353a 7592
tushki7 0:60d829a0353a 7593 /******************************* CAN Instances ********************************/
tushki7 0:60d829a0353a 7594 #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \
tushki7 0:60d829a0353a 7595 ((INSTANCE) == CAN2))
tushki7 0:60d829a0353a 7596
tushki7 0:60d829a0353a 7597 /******************************* CRC Instances ********************************/
tushki7 0:60d829a0353a 7598 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
tushki7 0:60d829a0353a 7599
tushki7 0:60d829a0353a 7600 /******************************* DAC Instances ********************************/
tushki7 0:60d829a0353a 7601 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
tushki7 0:60d829a0353a 7602
tushki7 0:60d829a0353a 7603 /******************************* DCMI Instances *******************************/
tushki7 0:60d829a0353a 7604 #define IS_DCMI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DCMI)
tushki7 0:60d829a0353a 7605
tushki7 0:60d829a0353a 7606 /******************************** DMA Instances *******************************/
tushki7 0:60d829a0353a 7607 #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
tushki7 0:60d829a0353a 7608 ((INSTANCE) == DMA1_Stream1) || \
tushki7 0:60d829a0353a 7609 ((INSTANCE) == DMA1_Stream2) || \
tushki7 0:60d829a0353a 7610 ((INSTANCE) == DMA1_Stream3) || \
tushki7 0:60d829a0353a 7611 ((INSTANCE) == DMA1_Stream4) || \
tushki7 0:60d829a0353a 7612 ((INSTANCE) == DMA1_Stream5) || \
tushki7 0:60d829a0353a 7613 ((INSTANCE) == DMA1_Stream6) || \
tushki7 0:60d829a0353a 7614 ((INSTANCE) == DMA1_Stream7) || \
tushki7 0:60d829a0353a 7615 ((INSTANCE) == DMA2_Stream0) || \
tushki7 0:60d829a0353a 7616 ((INSTANCE) == DMA2_Stream1) || \
tushki7 0:60d829a0353a 7617 ((INSTANCE) == DMA2_Stream2) || \
tushki7 0:60d829a0353a 7618 ((INSTANCE) == DMA2_Stream3) || \
tushki7 0:60d829a0353a 7619 ((INSTANCE) == DMA2_Stream4) || \
tushki7 0:60d829a0353a 7620 ((INSTANCE) == DMA2_Stream5) || \
tushki7 0:60d829a0353a 7621 ((INSTANCE) == DMA2_Stream6) || \
tushki7 0:60d829a0353a 7622 ((INSTANCE) == DMA2_Stream7))
tushki7 0:60d829a0353a 7623
tushki7 0:60d829a0353a 7624 /******************************* GPIO Instances *******************************/
tushki7 0:60d829a0353a 7625 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
tushki7 0:60d829a0353a 7626 ((INSTANCE) == GPIOB) || \
tushki7 0:60d829a0353a 7627 ((INSTANCE) == GPIOC) || \
tushki7 0:60d829a0353a 7628 ((INSTANCE) == GPIOD) || \
tushki7 0:60d829a0353a 7629 ((INSTANCE) == GPIOE) || \
tushki7 0:60d829a0353a 7630 ((INSTANCE) == GPIOF) || \
tushki7 0:60d829a0353a 7631 ((INSTANCE) == GPIOG) || \
tushki7 0:60d829a0353a 7632 ((INSTANCE) == GPIOH) || \
tushki7 0:60d829a0353a 7633 ((INSTANCE) == GPIOI))
tushki7 0:60d829a0353a 7634
tushki7 0:60d829a0353a 7635 /******************************** I2C Instances *******************************/
tushki7 0:60d829a0353a 7636 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
tushki7 0:60d829a0353a 7637 ((INSTANCE) == I2C2) || \
tushki7 0:60d829a0353a 7638 ((INSTANCE) == I2C3))
tushki7 0:60d829a0353a 7639
tushki7 0:60d829a0353a 7640 /******************************** I2S Instances *******************************/
tushki7 0:60d829a0353a 7641 #define IS_I2S_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \
tushki7 0:60d829a0353a 7642 ((INSTANCE) == SPI3))
tushki7 0:60d829a0353a 7643
tushki7 0:60d829a0353a 7644 /*************************** I2S Extended Instances ***************************/
tushki7 0:60d829a0353a 7645 #define IS_I2S_INSTANCE_EXT(PERIPH) (((INSTANCE) == SPI2) || \
tushki7 0:60d829a0353a 7646 ((INSTANCE) == SPI3) || \
tushki7 0:60d829a0353a 7647 ((INSTANCE) == I2S2ext) || \
tushki7 0:60d829a0353a 7648 ((INSTANCE) == I2S3ext))
tushki7 0:60d829a0353a 7649
tushki7 0:60d829a0353a 7650 /******************************* RNG Instances ********************************/
tushki7 0:60d829a0353a 7651 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
tushki7 0:60d829a0353a 7652
tushki7 0:60d829a0353a 7653 /****************************** RTC Instances *********************************/
tushki7 0:60d829a0353a 7654 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
tushki7 0:60d829a0353a 7655
tushki7 0:60d829a0353a 7656 /******************************** SPI Instances *******************************/
tushki7 0:60d829a0353a 7657 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
tushki7 0:60d829a0353a 7658 ((INSTANCE) == SPI2) || \
tushki7 0:60d829a0353a 7659 ((INSTANCE) == SPI3))
tushki7 0:60d829a0353a 7660
tushki7 0:60d829a0353a 7661 /*************************** SPI Extended Instances ***************************/
tushki7 0:60d829a0353a 7662 #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) (((INSTANCE) == SPI1) || \
tushki7 0:60d829a0353a 7663 ((INSTANCE) == SPI2) || \
tushki7 0:60d829a0353a 7664 ((INSTANCE) == SPI3) || \
tushki7 0:60d829a0353a 7665 ((INSTANCE) == I2S2ext) || \
tushki7 0:60d829a0353a 7666 ((INSTANCE) == I2S3ext))
tushki7 0:60d829a0353a 7667
tushki7 0:60d829a0353a 7668 /****************** TIM Instances : All supported instances *******************/
tushki7 0:60d829a0353a 7669 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7670 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7671 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7672 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7673 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7674 ((INSTANCE) == TIM6) || \
tushki7 0:60d829a0353a 7675 ((INSTANCE) == TIM7) || \
tushki7 0:60d829a0353a 7676 ((INSTANCE) == TIM8) || \
tushki7 0:60d829a0353a 7677 ((INSTANCE) == TIM9) || \
tushki7 0:60d829a0353a 7678 ((INSTANCE) == TIM10) || \
tushki7 0:60d829a0353a 7679 ((INSTANCE) == TIM11) || \
tushki7 0:60d829a0353a 7680 ((INSTANCE) == TIM12) || \
tushki7 0:60d829a0353a 7681 ((INSTANCE) == TIM13) || \
tushki7 0:60d829a0353a 7682 ((INSTANCE) == TIM14))
tushki7 0:60d829a0353a 7683
tushki7 0:60d829a0353a 7684 /************* TIM Instances : at least 1 capture/compare channel *************/
tushki7 0:60d829a0353a 7685 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7686 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7687 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7688 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7689 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7690 ((INSTANCE) == TIM8) || \
tushki7 0:60d829a0353a 7691 ((INSTANCE) == TIM9) || \
tushki7 0:60d829a0353a 7692 ((INSTANCE) == TIM10) || \
tushki7 0:60d829a0353a 7693 ((INSTANCE) == TIM11) || \
tushki7 0:60d829a0353a 7694 ((INSTANCE) == TIM12) || \
tushki7 0:60d829a0353a 7695 ((INSTANCE) == TIM13) || \
tushki7 0:60d829a0353a 7696 ((INSTANCE) == TIM14))
tushki7 0:60d829a0353a 7697
tushki7 0:60d829a0353a 7698 /************ TIM Instances : at least 2 capture/compare channels *************/
tushki7 0:60d829a0353a 7699 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7700 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7701 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7702 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7703 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7704 ((INSTANCE) == TIM8) || \
tushki7 0:60d829a0353a 7705 ((INSTANCE) == TIM9) || \
tushki7 0:60d829a0353a 7706 ((INSTANCE) == TIM12))
tushki7 0:60d829a0353a 7707
tushki7 0:60d829a0353a 7708 /************ TIM Instances : at least 3 capture/compare channels *************/
tushki7 0:60d829a0353a 7709 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7710 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7711 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7712 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7713 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7714 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7715
tushki7 0:60d829a0353a 7716 /************ TIM Instances : at least 4 capture/compare channels *************/
tushki7 0:60d829a0353a 7717 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7718 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7719 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7720 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7721 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7722 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7723
tushki7 0:60d829a0353a 7724 /******************** TIM Instances : Advanced-control timers *****************/
tushki7 0:60d829a0353a 7725 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7726 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7727
tushki7 0:60d829a0353a 7728 /******************* TIM Instances : Timer input XOR function *****************/
tushki7 0:60d829a0353a 7729 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7730 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7731 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7732 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7733 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7734 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7735
tushki7 0:60d829a0353a 7736 /****************** TIM Instances : DMA requests generation (UDE) *************/
tushki7 0:60d829a0353a 7737 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7738 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7739 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7740 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7741 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7742 ((INSTANCE) == TIM6) || \
tushki7 0:60d829a0353a 7743 ((INSTANCE) == TIM7) || \
tushki7 0:60d829a0353a 7744 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7745
tushki7 0:60d829a0353a 7746 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
tushki7 0:60d829a0353a 7747 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7748 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7749 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7750 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7751 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7752 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7753
tushki7 0:60d829a0353a 7754 /************ TIM Instances : DMA requests generation (COMDE) *****************/
tushki7 0:60d829a0353a 7755 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7756 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7757 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7758 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7759 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7760 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7761
tushki7 0:60d829a0353a 7762 /******************** TIM Instances : DMA burst feature ***********************/
tushki7 0:60d829a0353a 7763 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7764 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7765 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7766 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7767 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7768 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7769
tushki7 0:60d829a0353a 7770 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
tushki7 0:60d829a0353a 7771 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7772 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7773 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7774 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7775 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7776 ((INSTANCE) == TIM6) || \
tushki7 0:60d829a0353a 7777 ((INSTANCE) == TIM7) || \
tushki7 0:60d829a0353a 7778 ((INSTANCE) == TIM8) || \
tushki7 0:60d829a0353a 7779 ((INSTANCE) == TIM9) || \
tushki7 0:60d829a0353a 7780 ((INSTANCE) == TIM12))
tushki7 0:60d829a0353a 7781
tushki7 0:60d829a0353a 7782 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
tushki7 0:60d829a0353a 7783 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7784 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7785 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7786 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7787 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7788 ((INSTANCE) == TIM8) || \
tushki7 0:60d829a0353a 7789 ((INSTANCE) == TIM9) || \
tushki7 0:60d829a0353a 7790 ((INSTANCE) == TIM12))
tushki7 0:60d829a0353a 7791
tushki7 0:60d829a0353a 7792 /********************** TIM Instances : 32 bit Counter ************************/
tushki7 0:60d829a0353a 7793 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7794 ((INSTANCE) == TIM5))
tushki7 0:60d829a0353a 7795
tushki7 0:60d829a0353a 7796 /***************** TIM Instances : external trigger input availabe ************/
tushki7 0:60d829a0353a 7797 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
tushki7 0:60d829a0353a 7798 ((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7799 ((INSTANCE) == TIM3) || \
tushki7 0:60d829a0353a 7800 ((INSTANCE) == TIM4) || \
tushki7 0:60d829a0353a 7801 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7802 ((INSTANCE) == TIM8))
tushki7 0:60d829a0353a 7803
tushki7 0:60d829a0353a 7804 /****************** TIM Instances : remapping capability **********************/
tushki7 0:60d829a0353a 7805 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
tushki7 0:60d829a0353a 7806 ((INSTANCE) == TIM5) || \
tushki7 0:60d829a0353a 7807 ((INSTANCE) == TIM11))
tushki7 0:60d829a0353a 7808
tushki7 0:60d829a0353a 7809 /******************* TIM Instances : output(s) available **********************/
tushki7 0:60d829a0353a 7810 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
tushki7 0:60d829a0353a 7811 ((((INSTANCE) == TIM1) && \
tushki7 0:60d829a0353a 7812 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7813 ((CHANNEL) == TIM_CHANNEL_2) || \
tushki7 0:60d829a0353a 7814 ((CHANNEL) == TIM_CHANNEL_3) || \
tushki7 0:60d829a0353a 7815 ((CHANNEL) == TIM_CHANNEL_4))) \
tushki7 0:60d829a0353a 7816 || \
tushki7 0:60d829a0353a 7817 (((INSTANCE) == TIM2) && \
tushki7 0:60d829a0353a 7818 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7819 ((CHANNEL) == TIM_CHANNEL_2) || \
tushki7 0:60d829a0353a 7820 ((CHANNEL) == TIM_CHANNEL_3) || \
tushki7 0:60d829a0353a 7821 ((CHANNEL) == TIM_CHANNEL_4))) \
tushki7 0:60d829a0353a 7822 || \
tushki7 0:60d829a0353a 7823 (((INSTANCE) == TIM3) && \
tushki7 0:60d829a0353a 7824 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7825 ((CHANNEL) == TIM_CHANNEL_2) || \
tushki7 0:60d829a0353a 7826 ((CHANNEL) == TIM_CHANNEL_3) || \
tushki7 0:60d829a0353a 7827 ((CHANNEL) == TIM_CHANNEL_4))) \
tushki7 0:60d829a0353a 7828 || \
tushki7 0:60d829a0353a 7829 (((INSTANCE) == TIM4) && \
tushki7 0:60d829a0353a 7830 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7831 ((CHANNEL) == TIM_CHANNEL_2) || \
tushki7 0:60d829a0353a 7832 ((CHANNEL) == TIM_CHANNEL_3) || \
tushki7 0:60d829a0353a 7833 ((CHANNEL) == TIM_CHANNEL_4))) \
tushki7 0:60d829a0353a 7834 || \
tushki7 0:60d829a0353a 7835 (((INSTANCE) == TIM5) && \
tushki7 0:60d829a0353a 7836 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7837 ((CHANNEL) == TIM_CHANNEL_2) || \
tushki7 0:60d829a0353a 7838 ((CHANNEL) == TIM_CHANNEL_3) || \
tushki7 0:60d829a0353a 7839 ((CHANNEL) == TIM_CHANNEL_4))) \
tushki7 0:60d829a0353a 7840 || \
tushki7 0:60d829a0353a 7841 (((INSTANCE) == TIM8) && \
tushki7 0:60d829a0353a 7842 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7843 ((CHANNEL) == TIM_CHANNEL_2) || \
tushki7 0:60d829a0353a 7844 ((CHANNEL) == TIM_CHANNEL_3) || \
tushki7 0:60d829a0353a 7845 ((CHANNEL) == TIM_CHANNEL_4))) \
tushki7 0:60d829a0353a 7846 || \
tushki7 0:60d829a0353a 7847 (((INSTANCE) == TIM9) && \
tushki7 0:60d829a0353a 7848 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7849 ((CHANNEL) == TIM_CHANNEL_2))) \
tushki7 0:60d829a0353a 7850 || \
tushki7 0:60d829a0353a 7851 (((INSTANCE) == TIM10) && \
tushki7 0:60d829a0353a 7852 (((CHANNEL) == TIM_CHANNEL_1))) \
tushki7 0:60d829a0353a 7853 || \
tushki7 0:60d829a0353a 7854 (((INSTANCE) == TIM11) && \
tushki7 0:60d829a0353a 7855 (((CHANNEL) == TIM_CHANNEL_1))) \
tushki7 0:60d829a0353a 7856 || \
tushki7 0:60d829a0353a 7857 (((INSTANCE) == TIM12) && \
tushki7 0:60d829a0353a 7858 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7859 ((CHANNEL) == TIM_CHANNEL_2))) \
tushki7 0:60d829a0353a 7860 || \
tushki7 0:60d829a0353a 7861 (((INSTANCE) == TIM13) && \
tushki7 0:60d829a0353a 7862 (((CHANNEL) == TIM_CHANNEL_1))) \
tushki7 0:60d829a0353a 7863 || \
tushki7 0:60d829a0353a 7864 (((INSTANCE) == TIM14) && \
tushki7 0:60d829a0353a 7865 (((CHANNEL) == TIM_CHANNEL_1))))
tushki7 0:60d829a0353a 7866
tushki7 0:60d829a0353a 7867 /************ TIM Instances : complementary output(s) available ***************/
tushki7 0:60d829a0353a 7868 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
tushki7 0:60d829a0353a 7869 ((((INSTANCE) == TIM1) && \
tushki7 0:60d829a0353a 7870 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7871 ((CHANNEL) == TIM_CHANNEL_2) || \
tushki7 0:60d829a0353a 7872 ((CHANNEL) == TIM_CHANNEL_3))) \
tushki7 0:60d829a0353a 7873 || \
tushki7 0:60d829a0353a 7874 (((INSTANCE) == TIM8) && \
tushki7 0:60d829a0353a 7875 (((CHANNEL) == TIM_CHANNEL_1) || \
tushki7 0:60d829a0353a 7876 ((CHANNEL) == TIM_CHANNEL_2) || \
tushki7 0:60d829a0353a 7877 ((CHANNEL) == TIM_CHANNEL_3))))
tushki7 0:60d829a0353a 7878
tushki7 0:60d829a0353a 7879 /******************** USART Instances : Synchronous mode **********************/
tushki7 0:60d829a0353a 7880 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
tushki7 0:60d829a0353a 7881 ((INSTANCE) == USART2) || \
tushki7 0:60d829a0353a 7882 ((INSTANCE) == USART3) || \
tushki7 0:60d829a0353a 7883 ((INSTANCE) == USART6))
tushki7 0:60d829a0353a 7884
tushki7 0:60d829a0353a 7885 /******************** UART Instances : Asynchronous mode **********************/
tushki7 0:60d829a0353a 7886 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
tushki7 0:60d829a0353a 7887 ((INSTANCE) == USART2) || \
tushki7 0:60d829a0353a 7888 ((INSTANCE) == USART3) || \
tushki7 0:60d829a0353a 7889 ((INSTANCE) == UART4) || \
tushki7 0:60d829a0353a 7890 ((INSTANCE) == UART5) || \
tushki7 0:60d829a0353a 7891 ((INSTANCE) == USART6))
tushki7 0:60d829a0353a 7892
tushki7 0:60d829a0353a 7893 /****************** UART Instances : Hardware Flow control ********************/
tushki7 0:60d829a0353a 7894 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
tushki7 0:60d829a0353a 7895 ((INSTANCE) == USART2) || \
tushki7 0:60d829a0353a 7896 ((INSTANCE) == USART3) || \
tushki7 0:60d829a0353a 7897 ((INSTANCE) == USART6))
tushki7 0:60d829a0353a 7898
tushki7 0:60d829a0353a 7899 /********************* UART Instances : Smard card mode ***********************/
tushki7 0:60d829a0353a 7900 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
tushki7 0:60d829a0353a 7901 ((INSTANCE) == USART2) || \
tushki7 0:60d829a0353a 7902 ((INSTANCE) == USART3) || \
tushki7 0:60d829a0353a 7903 ((INSTANCE) == USART6))
tushki7 0:60d829a0353a 7904
tushki7 0:60d829a0353a 7905 /*********************** UART Instances : IRDA mode ***************************/
tushki7 0:60d829a0353a 7906 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
tushki7 0:60d829a0353a 7907 ((INSTANCE) == USART2) || \
tushki7 0:60d829a0353a 7908 ((INSTANCE) == USART3) || \
tushki7 0:60d829a0353a 7909 ((INSTANCE) == UART4) || \
tushki7 0:60d829a0353a 7910 ((INSTANCE) == UART5) || \
tushki7 0:60d829a0353a 7911 ((INSTANCE) == USART6))
tushki7 0:60d829a0353a 7912
tushki7 0:60d829a0353a 7913 /****************************** IWDG Instances ********************************/
tushki7 0:60d829a0353a 7914 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
tushki7 0:60d829a0353a 7915
tushki7 0:60d829a0353a 7916 /****************************** WWDG Instances ********************************/
tushki7 0:60d829a0353a 7917 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
tushki7 0:60d829a0353a 7918
tushki7 0:60d829a0353a 7919 /******************************************************************************/
tushki7 0:60d829a0353a 7920 /* For a painless codes migration between the STM32F4xx device product */
tushki7 0:60d829a0353a 7921 /* lines, the aliases defined below are put in place to overcome the */
tushki7 0:60d829a0353a 7922 /* differences in the interrupt handlers and IRQn definitions. */
tushki7 0:60d829a0353a 7923 /* No need to update developed interrupt code when moving across */
tushki7 0:60d829a0353a 7924 /* product lines within the same STM32F4 Family */
tushki7 0:60d829a0353a 7925 /******************************************************************************/
tushki7 0:60d829a0353a 7926
tushki7 0:60d829a0353a 7927 /* Aliases for __IRQn */
tushki7 0:60d829a0353a 7928 #define FMC_IRQn FSMC_IRQn
tushki7 0:60d829a0353a 7929
tushki7 0:60d829a0353a 7930 /* Aliases for __IRQHandler */
tushki7 0:60d829a0353a 7931 #define FMC_IRQHandler FSMC_IRQHandler
tushki7 0:60d829a0353a 7932
tushki7 0:60d829a0353a 7933 /**
tushki7 0:60d829a0353a 7934 * @}
tushki7 0:60d829a0353a 7935 */
tushki7 0:60d829a0353a 7936
tushki7 0:60d829a0353a 7937 /**
tushki7 0:60d829a0353a 7938 * @}
tushki7 0:60d829a0353a 7939 */
tushki7 0:60d829a0353a 7940
tushki7 0:60d829a0353a 7941 /**
tushki7 0:60d829a0353a 7942 * @}
tushki7 0:60d829a0353a 7943 */
tushki7 0:60d829a0353a 7944
tushki7 0:60d829a0353a 7945 #ifdef __cplusplus
tushki7 0:60d829a0353a 7946 }
tushki7 0:60d829a0353a 7947 #endif /* __cplusplus */
tushki7 0:60d829a0353a 7948
tushki7 0:60d829a0353a 7949 #endif /* __STM32F407xx_H */
tushki7 0:60d829a0353a 7950
tushki7 0:60d829a0353a 7951
tushki7 0:60d829a0353a 7952
tushki7 0:60d829a0353a 7953 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/