shao ziyang / mbed-dev

Dependents:   SensorTileTest

Fork of mbed-dev by mbed official

Committer:
mbed_official
Date:
Mon May 09 18:30:12 2016 +0100
Revision:
124:6a4a5b7d7324
Parent:
0:9b334a45a8ff
Child:
144:ef7eb2e8f9f7
Synchronized with git revision ad75bdcde34d7da9d54b7669010c7fb968a99c7c

Full URL: https://github.com/mbedmicro/mbed/commit/ad75bdcde34d7da9d54b7669010c7fb968a99c7c/

[STMF1] Stm32f1_hal_cube update

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /**
bogdanm 0:9b334a45a8ff 2 ******************************************************************************
bogdanm 0:9b334a45a8ff 3 * @file stm32f1xx_ll_fsmc.h
bogdanm 0:9b334a45a8ff 4 * @author MCD Application Team
mbed_official 124:6a4a5b7d7324 5 * @version V1.0.4
mbed_official 124:6a4a5b7d7324 6 * @date 29-April-2016
bogdanm 0:9b334a45a8ff 7 * @brief Header file of FSMC HAL module.
bogdanm 0:9b334a45a8ff 8 ******************************************************************************
bogdanm 0:9b334a45a8ff 9 * @attention
bogdanm 0:9b334a45a8ff 10 *
mbed_official 124:6a4a5b7d7324 11 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
bogdanm 0:9b334a45a8ff 12 *
bogdanm 0:9b334a45a8ff 13 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 0:9b334a45a8ff 14 * are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 15 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 16 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 18 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 19 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 21 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 22 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 23 *
bogdanm 0:9b334a45a8ff 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 34 *
bogdanm 0:9b334a45a8ff 35 ******************************************************************************
mbed_official 124:6a4a5b7d7324 36 */
bogdanm 0:9b334a45a8ff 37
bogdanm 0:9b334a45a8ff 38 /* Define to prevent recursive inclusion -------------------------------------*/
bogdanm 0:9b334a45a8ff 39 #ifndef __STM32F1xx_LL_FSMC_H
bogdanm 0:9b334a45a8ff 40 #define __STM32F1xx_LL_FSMC_H
bogdanm 0:9b334a45a8ff 41
bogdanm 0:9b334a45a8ff 42 #ifdef __cplusplus
mbed_official 124:6a4a5b7d7324 43 extern "C" {
bogdanm 0:9b334a45a8ff 44 #endif
bogdanm 0:9b334a45a8ff 45
bogdanm 0:9b334a45a8ff 46 /* Includes ------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 47 #include "stm32f1xx_hal_def.h"
bogdanm 0:9b334a45a8ff 48
bogdanm 0:9b334a45a8ff 49 /** @addtogroup STM32F1xx_HAL_Driver
bogdanm 0:9b334a45a8ff 50 * @{
bogdanm 0:9b334a45a8ff 51 */
bogdanm 0:9b334a45a8ff 52
mbed_official 124:6a4a5b7d7324 53 #if defined(FSMC_BANK1)
bogdanm 0:9b334a45a8ff 54
bogdanm 0:9b334a45a8ff 55 /** @addtogroup FSMC_LL
bogdanm 0:9b334a45a8ff 56 * @{
mbed_official 124:6a4a5b7d7324 57 */
bogdanm 0:9b334a45a8ff 58
bogdanm 0:9b334a45a8ff 59 /** @addtogroup FSMC_LL_Private_Macros
bogdanm 0:9b334a45a8ff 60 * @{
bogdanm 0:9b334a45a8ff 61 */
bogdanm 0:9b334a45a8ff 62
bogdanm 0:9b334a45a8ff 63 #define IS_FSMC_NORSRAM_BANK(__BANK__) (((__BANK__) == FSMC_NORSRAM_BANK1) || \
bogdanm 0:9b334a45a8ff 64 ((__BANK__) == FSMC_NORSRAM_BANK2) || \
bogdanm 0:9b334a45a8ff 65 ((__BANK__) == FSMC_NORSRAM_BANK3) || \
bogdanm 0:9b334a45a8ff 66 ((__BANK__) == FSMC_NORSRAM_BANK4))
bogdanm 0:9b334a45a8ff 67
bogdanm 0:9b334a45a8ff 68 #define IS_FSMC_MUX(__MUX__) (((__MUX__) == FSMC_DATA_ADDRESS_MUX_DISABLE) || \
bogdanm 0:9b334a45a8ff 69 ((__MUX__) == FSMC_DATA_ADDRESS_MUX_ENABLE))
bogdanm 0:9b334a45a8ff 70
bogdanm 0:9b334a45a8ff 71 #define IS_FSMC_MEMORY(__MEMORY__) (((__MEMORY__) == FSMC_MEMORY_TYPE_SRAM) || \
bogdanm 0:9b334a45a8ff 72 ((__MEMORY__) == FSMC_MEMORY_TYPE_PSRAM)|| \
bogdanm 0:9b334a45a8ff 73 ((__MEMORY__) == FSMC_MEMORY_TYPE_NOR))
bogdanm 0:9b334a45a8ff 74
bogdanm 0:9b334a45a8ff 75 #define IS_FSMC_NORSRAM_MEMORY_WIDTH(__WIDTH__) (((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_8) || \
bogdanm 0:9b334a45a8ff 76 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_16) || \
bogdanm 0:9b334a45a8ff 77 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_32))
bogdanm 0:9b334a45a8ff 78
mbed_official 124:6a4a5b7d7324 79 #define IS_FSMC_WRITE_BURST(__BURST__) (((__BURST__) == FSMC_WRITE_BURST_DISABLE) || \
mbed_official 124:6a4a5b7d7324 80 ((__BURST__) == FSMC_WRITE_BURST_ENABLE))
mbed_official 124:6a4a5b7d7324 81
bogdanm 0:9b334a45a8ff 82 #define IS_FSMC_ACCESS_MODE(__MODE__) (((__MODE__) == FSMC_ACCESS_MODE_A) || \
bogdanm 0:9b334a45a8ff 83 ((__MODE__) == FSMC_ACCESS_MODE_B) || \
bogdanm 0:9b334a45a8ff 84 ((__MODE__) == FSMC_ACCESS_MODE_C) || \
bogdanm 0:9b334a45a8ff 85 ((__MODE__) == FSMC_ACCESS_MODE_D))
bogdanm 0:9b334a45a8ff 86
mbed_official 124:6a4a5b7d7324 87 #define IS_FSMC_NAND_BANK(__BANK__) (((__BANK__) == FSMC_NAND_BANK2) || \
mbed_official 124:6a4a5b7d7324 88 ((__BANK__) == FSMC_NAND_BANK3))
bogdanm 0:9b334a45a8ff 89
mbed_official 124:6a4a5b7d7324 90 #define IS_FSMC_WAIT_FEATURE(__FEATURE__) (((__FEATURE__) == FSMC_NAND_PCC_WAIT_FEATURE_DISABLE) || \
mbed_official 124:6a4a5b7d7324 91 ((__FEATURE__) == FSMC_NAND_PCC_WAIT_FEATURE_ENABLE))
mbed_official 124:6a4a5b7d7324 92
mbed_official 124:6a4a5b7d7324 93 #define IS_FSMC_NAND_MEMORY_WIDTH(__WIDTH__) (((__WIDTH__) == FSMC_NAND_PCC_MEM_BUS_WIDTH_8) || \
mbed_official 124:6a4a5b7d7324 94 ((__WIDTH__) == FSMC_NAND_PCC_MEM_BUS_WIDTH_16))
bogdanm 0:9b334a45a8ff 95
mbed_official 124:6a4a5b7d7324 96 #define IS_FSMC_ECC_STATE(__STATE__) (((__STATE__) == FSMC_NAND_ECC_DISABLE) || \
mbed_official 124:6a4a5b7d7324 97 ((__STATE__) == FSMC_NAND_ECC_ENABLE))
mbed_official 124:6a4a5b7d7324 98
mbed_official 124:6a4a5b7d7324 99 #define IS_FSMC_ECCPAGE_SIZE(__SIZE__) (((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_256BYTE) || \
mbed_official 124:6a4a5b7d7324 100 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_512BYTE) || \
mbed_official 124:6a4a5b7d7324 101 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_1024BYTE) || \
mbed_official 124:6a4a5b7d7324 102 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_2048BYTE) || \
mbed_official 124:6a4a5b7d7324 103 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_4096BYTE) || \
mbed_official 124:6a4a5b7d7324 104 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_8192BYTE))
mbed_official 124:6a4a5b7d7324 105
mbed_official 124:6a4a5b7d7324 106 /** @defgroup FSMC_TCLR_Setup_Time FSMC_TCLR_Setup_Time
bogdanm 0:9b334a45a8ff 107 * @{
bogdanm 0:9b334a45a8ff 108 */
mbed_official 124:6a4a5b7d7324 109 #define IS_FSMC_TCLR_TIME(__TIME__) ((__TIME__) <= 255)
bogdanm 0:9b334a45a8ff 110 /**
bogdanm 0:9b334a45a8ff 111 * @}
bogdanm 0:9b334a45a8ff 112 */
bogdanm 0:9b334a45a8ff 113
mbed_official 124:6a4a5b7d7324 114 /** @defgroup FSMC_TAR_Setup_Time FSMC_TAR_Setup_Time
bogdanm 0:9b334a45a8ff 115 * @{
bogdanm 0:9b334a45a8ff 116 */
mbed_official 124:6a4a5b7d7324 117 #define IS_FSMC_TAR_TIME(__TIME__) ((__TIME__) <= 255)
bogdanm 0:9b334a45a8ff 118 /**
bogdanm 0:9b334a45a8ff 119 * @}
bogdanm 0:9b334a45a8ff 120 */
bogdanm 0:9b334a45a8ff 121
mbed_official 124:6a4a5b7d7324 122 /** @defgroup FSMC_Setup_Time FSMC_Setup_Time
bogdanm 0:9b334a45a8ff 123 * @{
bogdanm 0:9b334a45a8ff 124 */
mbed_official 124:6a4a5b7d7324 125 #define IS_FSMC_SETUP_TIME(__TIME__) ((__TIME__) <= 255)
bogdanm 0:9b334a45a8ff 126 /**
bogdanm 0:9b334a45a8ff 127 * @}
bogdanm 0:9b334a45a8ff 128 */
bogdanm 0:9b334a45a8ff 129
mbed_official 124:6a4a5b7d7324 130 /** @defgroup FSMC_Wait_Setup_Time FSMC_Wait_Setup_Time
bogdanm 0:9b334a45a8ff 131 * @{
bogdanm 0:9b334a45a8ff 132 */
mbed_official 124:6a4a5b7d7324 133 #define IS_FSMC_WAIT_TIME(__TIME__) ((__TIME__) <= 255)
bogdanm 0:9b334a45a8ff 134 /**
bogdanm 0:9b334a45a8ff 135 * @}
bogdanm 0:9b334a45a8ff 136 */
bogdanm 0:9b334a45a8ff 137
mbed_official 124:6a4a5b7d7324 138 /** @defgroup FSMC_Hold_Setup_Time FSMC_Hold_Setup_Time
bogdanm 0:9b334a45a8ff 139 * @{
bogdanm 0:9b334a45a8ff 140 */
mbed_official 124:6a4a5b7d7324 141 #define IS_FSMC_HOLD_TIME(__TIME__) ((__TIME__) <= 255)
bogdanm 0:9b334a45a8ff 142 /**
bogdanm 0:9b334a45a8ff 143 * @}
bogdanm 0:9b334a45a8ff 144 */
bogdanm 0:9b334a45a8ff 145
bogdanm 0:9b334a45a8ff 146 /** @defgroup FSMC_HiZ_Setup_Time FSMC_HiZ_Setup_Time
bogdanm 0:9b334a45a8ff 147 * @{
bogdanm 0:9b334a45a8ff 148 */
mbed_official 124:6a4a5b7d7324 149 #define IS_FSMC_HIZ_TIME(__TIME__) ((__TIME__) <= 255)
bogdanm 0:9b334a45a8ff 150 /**
bogdanm 0:9b334a45a8ff 151 * @}
mbed_official 124:6a4a5b7d7324 152 */
mbed_official 124:6a4a5b7d7324 153
bogdanm 0:9b334a45a8ff 154 /** @defgroup FSMC_NORSRAM_Device_Instance FSMC NOR/SRAM Device Instance
bogdanm 0:9b334a45a8ff 155 * @{
bogdanm 0:9b334a45a8ff 156 */
mbed_official 124:6a4a5b7d7324 157
bogdanm 0:9b334a45a8ff 158 #define IS_FSMC_NORSRAM_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_DEVICE)
bogdanm 0:9b334a45a8ff 159
bogdanm 0:9b334a45a8ff 160 /**
bogdanm 0:9b334a45a8ff 161 * @}
bogdanm 0:9b334a45a8ff 162 */
bogdanm 0:9b334a45a8ff 163
bogdanm 0:9b334a45a8ff 164 /** @defgroup FSMC_NORSRAM_EXTENDED_Device_Instance FSMC NOR/SRAM EXTENDED Device Instance
bogdanm 0:9b334a45a8ff 165 * @{
bogdanm 0:9b334a45a8ff 166 */
mbed_official 124:6a4a5b7d7324 167
bogdanm 0:9b334a45a8ff 168 #define IS_FSMC_NORSRAM_EXTENDED_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_EXTENDED_DEVICE)
bogdanm 0:9b334a45a8ff 169
bogdanm 0:9b334a45a8ff 170 /**
bogdanm 0:9b334a45a8ff 171 * @}
bogdanm 0:9b334a45a8ff 172 */
bogdanm 0:9b334a45a8ff 173
mbed_official 124:6a4a5b7d7324 174 /** @defgroup FSMC_NAND_Device_Instance FSMC NAND Device Instance
bogdanm 0:9b334a45a8ff 175 * @{
bogdanm 0:9b334a45a8ff 176 */
mbed_official 124:6a4a5b7d7324 177 #define IS_FSMC_NAND_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NAND_DEVICE)
bogdanm 0:9b334a45a8ff 178 /**
bogdanm 0:9b334a45a8ff 179 * @}
mbed_official 124:6a4a5b7d7324 180 */
bogdanm 0:9b334a45a8ff 181
mbed_official 124:6a4a5b7d7324 182 /** @defgroup FSMC_PCCARD_Device_Instance FSMC PCCARD Device Instance
bogdanm 0:9b334a45a8ff 183 * @{
bogdanm 0:9b334a45a8ff 184 */
mbed_official 124:6a4a5b7d7324 185 #define IS_FSMC_PCCARD_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_PCCARD_DEVICE)
bogdanm 0:9b334a45a8ff 186
bogdanm 0:9b334a45a8ff 187 /**
bogdanm 0:9b334a45a8ff 188 * @}
mbed_official 124:6a4a5b7d7324 189 */
bogdanm 0:9b334a45a8ff 190 #define IS_FSMC_BURSTMODE(__STATE__) (((__STATE__) == FSMC_BURST_ACCESS_MODE_DISABLE) || \
bogdanm 0:9b334a45a8ff 191 ((__STATE__) == FSMC_BURST_ACCESS_MODE_ENABLE))
bogdanm 0:9b334a45a8ff 192
bogdanm 0:9b334a45a8ff 193 #define IS_FSMC_WAIT_POLARITY(__POLARITY__) (((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_LOW) || \
bogdanm 0:9b334a45a8ff 194 ((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_HIGH))
bogdanm 0:9b334a45a8ff 195
bogdanm 0:9b334a45a8ff 196 #define IS_FSMC_WRAP_MODE(__MODE__) (((__MODE__) == FSMC_WRAP_MODE_DISABLE) || \
mbed_official 124:6a4a5b7d7324 197 ((__MODE__) == FSMC_WRAP_MODE_ENABLE))
bogdanm 0:9b334a45a8ff 198
bogdanm 0:9b334a45a8ff 199 #define IS_FSMC_WAIT_SIGNAL_ACTIVE(__ACTIVE__) (((__ACTIVE__) == FSMC_WAIT_TIMING_BEFORE_WS) || \
mbed_official 124:6a4a5b7d7324 200 ((__ACTIVE__) == FSMC_WAIT_TIMING_DURING_WS))
bogdanm 0:9b334a45a8ff 201
bogdanm 0:9b334a45a8ff 202 #define IS_FSMC_WRITE_OPERATION(__OPERATION__) (((__OPERATION__) == FSMC_WRITE_OPERATION_DISABLE) || \
mbed_official 124:6a4a5b7d7324 203 ((__OPERATION__) == FSMC_WRITE_OPERATION_ENABLE))
bogdanm 0:9b334a45a8ff 204
bogdanm 0:9b334a45a8ff 205 #define IS_FSMC_WAITE_SIGNAL(__SIGNAL__) (((__SIGNAL__) == FSMC_WAIT_SIGNAL_DISABLE) || \
mbed_official 124:6a4a5b7d7324 206 ((__SIGNAL__) == FSMC_WAIT_SIGNAL_ENABLE))
bogdanm 0:9b334a45a8ff 207
bogdanm 0:9b334a45a8ff 208 #define IS_FSMC_EXTENDED_MODE(__MODE__) (((__MODE__) == FSMC_EXTENDED_MODE_DISABLE) || \
bogdanm 0:9b334a45a8ff 209 ((__MODE__) == FSMC_EXTENDED_MODE_ENABLE))
bogdanm 0:9b334a45a8ff 210
bogdanm 0:9b334a45a8ff 211 #define IS_FSMC_ASYNWAIT(__STATE__) (((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_DISABLE) || \
bogdanm 0:9b334a45a8ff 212 ((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_ENABLE))
bogdanm 0:9b334a45a8ff 213
mbed_official 124:6a4a5b7d7324 214 #define IS_FSMC_CLK_DIV(__DIV__) (((__DIV__) > 1) && ((__DIV__) <= 16))
bogdanm 0:9b334a45a8ff 215
bogdanm 0:9b334a45a8ff 216 /** @defgroup FSMC_Data_Latency FSMC Data Latency
bogdanm 0:9b334a45a8ff 217 * @{
bogdanm 0:9b334a45a8ff 218 */
bogdanm 0:9b334a45a8ff 219 #define IS_FSMC_DATA_LATENCY(__LATENCY__) (((__LATENCY__) > 1) && ((__LATENCY__) <= 17))
bogdanm 0:9b334a45a8ff 220 /**
bogdanm 0:9b334a45a8ff 221 * @}
mbed_official 124:6a4a5b7d7324 222 */
bogdanm 0:9b334a45a8ff 223
bogdanm 0:9b334a45a8ff 224 /** @defgroup FSMC_Address_Setup_Time FSMC Address Setup Time
bogdanm 0:9b334a45a8ff 225 * @{
bogdanm 0:9b334a45a8ff 226 */
bogdanm 0:9b334a45a8ff 227 #define IS_FSMC_ADDRESS_SETUP_TIME(__TIME__) ((__TIME__) <= 15)
bogdanm 0:9b334a45a8ff 228 /**
bogdanm 0:9b334a45a8ff 229 * @}
bogdanm 0:9b334a45a8ff 230 */
bogdanm 0:9b334a45a8ff 231
bogdanm 0:9b334a45a8ff 232 /** @defgroup FSMC_Address_Hold_Time FSMC Address Hold Time
bogdanm 0:9b334a45a8ff 233 * @{
bogdanm 0:9b334a45a8ff 234 */
bogdanm 0:9b334a45a8ff 235 #define IS_FSMC_ADDRESS_HOLD_TIME(__TIME__) (((__TIME__) > 0) && ((__TIME__) <= 15))
bogdanm 0:9b334a45a8ff 236 /**
bogdanm 0:9b334a45a8ff 237 * @}
bogdanm 0:9b334a45a8ff 238 */
bogdanm 0:9b334a45a8ff 239
bogdanm 0:9b334a45a8ff 240 /** @defgroup FSMC_Data_Setup_Time FSMC Data Setup Time
bogdanm 0:9b334a45a8ff 241 * @{
bogdanm 0:9b334a45a8ff 242 */
bogdanm 0:9b334a45a8ff 243 #define IS_FSMC_DATASETUP_TIME(__TIME__) (((__TIME__) > 0) && ((__TIME__) <= 255))
bogdanm 0:9b334a45a8ff 244 /**
bogdanm 0:9b334a45a8ff 245 * @}
bogdanm 0:9b334a45a8ff 246 */
bogdanm 0:9b334a45a8ff 247
bogdanm 0:9b334a45a8ff 248 /** @defgroup FSMC_Bus_Turn_around_Duration FSMC Bus Turn around Duration
bogdanm 0:9b334a45a8ff 249 * @{
bogdanm 0:9b334a45a8ff 250 */
bogdanm 0:9b334a45a8ff 251 #define IS_FSMC_TURNAROUND_TIME(__TIME__) ((__TIME__) <= 15)
bogdanm 0:9b334a45a8ff 252 /**
bogdanm 0:9b334a45a8ff 253 * @}
bogdanm 0:9b334a45a8ff 254 */
bogdanm 0:9b334a45a8ff 255
bogdanm 0:9b334a45a8ff 256 /**
bogdanm 0:9b334a45a8ff 257 * @}
bogdanm 0:9b334a45a8ff 258 */
bogdanm 0:9b334a45a8ff 259
mbed_official 124:6a4a5b7d7324 260 /* Exported typedef ----------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 261
bogdanm 0:9b334a45a8ff 262 /** @defgroup FSMC_NORSRAM_Exported_typedef FSMC Low Layer Exported Types
bogdanm 0:9b334a45a8ff 263 * @{
mbed_official 124:6a4a5b7d7324 264 */
mbed_official 124:6a4a5b7d7324 265
bogdanm 0:9b334a45a8ff 266 #define FSMC_NORSRAM_TypeDef FSMC_Bank1_TypeDef
bogdanm 0:9b334a45a8ff 267 #define FSMC_NORSRAM_EXTENDED_TypeDef FSMC_Bank1E_TypeDef
bogdanm 0:9b334a45a8ff 268 #define FSMC_NAND_TypeDef FSMC_Bank2_3_TypeDef
bogdanm 0:9b334a45a8ff 269 #define FSMC_PCCARD_TypeDef FSMC_Bank4_TypeDef
bogdanm 0:9b334a45a8ff 270
mbed_official 124:6a4a5b7d7324 271 #define FSMC_NORSRAM_DEVICE FSMC_Bank1
mbed_official 124:6a4a5b7d7324 272 #define FSMC_NORSRAM_EXTENDED_DEVICE FSMC_Bank1E
mbed_official 124:6a4a5b7d7324 273 #define FSMC_NAND_DEVICE FSMC_Bank2_3
mbed_official 124:6a4a5b7d7324 274 #define FSMC_PCCARD_DEVICE FSMC_Bank4
bogdanm 0:9b334a45a8ff 275
mbed_official 124:6a4a5b7d7324 276 /**
mbed_official 124:6a4a5b7d7324 277 * @brief FSMC_NORSRAM Configuration Structure definition
mbed_official 124:6a4a5b7d7324 278 */
bogdanm 0:9b334a45a8ff 279 typedef struct
bogdanm 0:9b334a45a8ff 280 {
bogdanm 0:9b334a45a8ff 281 uint32_t NSBank; /*!< Specifies the NORSRAM memory device that will be used.
mbed_official 124:6a4a5b7d7324 282 This parameter can be a value of @ref FSMC_NORSRAM_Bank */
mbed_official 124:6a4a5b7d7324 283
bogdanm 0:9b334a45a8ff 284 uint32_t DataAddressMux; /*!< Specifies whether the address and data values are
mbed_official 124:6a4a5b7d7324 285 multiplexed on the data bus or not.
bogdanm 0:9b334a45a8ff 286 This parameter can be a value of @ref FSMC_Data_Address_Bus_Multiplexing */
mbed_official 124:6a4a5b7d7324 287
bogdanm 0:9b334a45a8ff 288 uint32_t MemoryType; /*!< Specifies the type of external memory attached to
bogdanm 0:9b334a45a8ff 289 the corresponding memory device.
bogdanm 0:9b334a45a8ff 290 This parameter can be a value of @ref FSMC_Memory_Type */
mbed_official 124:6a4a5b7d7324 291
bogdanm 0:9b334a45a8ff 292 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
bogdanm 0:9b334a45a8ff 293 This parameter can be a value of @ref FSMC_NORSRAM_Data_Width */
mbed_official 124:6a4a5b7d7324 294
bogdanm 0:9b334a45a8ff 295 uint32_t BurstAccessMode; /*!< Enables or disables the burst access mode for Flash memory,
bogdanm 0:9b334a45a8ff 296 valid only with synchronous burst Flash memories.
bogdanm 0:9b334a45a8ff 297 This parameter can be a value of @ref FSMC_Burst_Access_Mode */
mbed_official 124:6a4a5b7d7324 298
bogdanm 0:9b334a45a8ff 299 uint32_t WaitSignalPolarity; /*!< Specifies the wait signal polarity, valid only when accessing
bogdanm 0:9b334a45a8ff 300 the Flash memory in burst mode.
bogdanm 0:9b334a45a8ff 301 This parameter can be a value of @ref FSMC_Wait_Signal_Polarity */
mbed_official 124:6a4a5b7d7324 302
bogdanm 0:9b334a45a8ff 303 uint32_t WrapMode; /*!< Enables or disables the Wrapped burst access mode for Flash
bogdanm 0:9b334a45a8ff 304 memory, valid only when accessing Flash memories in burst mode.
bogdanm 0:9b334a45a8ff 305 This parameter can be a value of @ref FSMC_Wrap_Mode */
mbed_official 124:6a4a5b7d7324 306
bogdanm 0:9b334a45a8ff 307 uint32_t WaitSignalActive; /*!< Specifies if the wait signal is asserted by the memory one
bogdanm 0:9b334a45a8ff 308 clock cycle before the wait state or during the wait state,
mbed_official 124:6a4a5b7d7324 309 valid only when accessing memories in burst mode.
bogdanm 0:9b334a45a8ff 310 This parameter can be a value of @ref FSMC_Wait_Timing */
mbed_official 124:6a4a5b7d7324 311
mbed_official 124:6a4a5b7d7324 312 uint32_t WriteOperation; /*!< Enables or disables the write operation in the selected device by the FSMC.
bogdanm 0:9b334a45a8ff 313 This parameter can be a value of @ref FSMC_Write_Operation */
mbed_official 124:6a4a5b7d7324 314
bogdanm 0:9b334a45a8ff 315 uint32_t WaitSignal; /*!< Enables or disables the wait state insertion via wait
mbed_official 124:6a4a5b7d7324 316 signal, valid for Flash memory access in burst mode.
bogdanm 0:9b334a45a8ff 317 This parameter can be a value of @ref FSMC_Wait_Signal */
mbed_official 124:6a4a5b7d7324 318
bogdanm 0:9b334a45a8ff 319 uint32_t ExtendedMode; /*!< Enables or disables the extended mode.
bogdanm 0:9b334a45a8ff 320 This parameter can be a value of @ref FSMC_Extended_Mode */
mbed_official 124:6a4a5b7d7324 321
bogdanm 0:9b334a45a8ff 322 uint32_t AsynchronousWait; /*!< Enables or disables wait signal during asynchronous transfers,
bogdanm 0:9b334a45a8ff 323 valid only with asynchronous Flash memories.
bogdanm 0:9b334a45a8ff 324 This parameter can be a value of @ref FSMC_AsynchronousWait */
mbed_official 124:6a4a5b7d7324 325
bogdanm 0:9b334a45a8ff 326 uint32_t WriteBurst; /*!< Enables or disables the write burst operation.
mbed_official 124:6a4a5b7d7324 327 This parameter can be a value of @ref FSMC_Write_Burst */
bogdanm 0:9b334a45a8ff 328
bogdanm 0:9b334a45a8ff 329 }FSMC_NORSRAM_InitTypeDef;
bogdanm 0:9b334a45a8ff 330
mbed_official 124:6a4a5b7d7324 331 /**
mbed_official 124:6a4a5b7d7324 332 * @brief FSMC_NORSRAM Timing parameters structure definition
bogdanm 0:9b334a45a8ff 333 */
bogdanm 0:9b334a45a8ff 334 typedef struct
bogdanm 0:9b334a45a8ff 335 {
bogdanm 0:9b334a45a8ff 336 uint32_t AddressSetupTime; /*!< Defines the number of HCLK cycles to configure
mbed_official 124:6a4a5b7d7324 337 the duration of the address setup time.
bogdanm 0:9b334a45a8ff 338 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
bogdanm 0:9b334a45a8ff 339 @note This parameter is not used with synchronous NOR Flash memories. */
mbed_official 124:6a4a5b7d7324 340
bogdanm 0:9b334a45a8ff 341 uint32_t AddressHoldTime; /*!< Defines the number of HCLK cycles to configure
bogdanm 0:9b334a45a8ff 342 the duration of the address hold time.
mbed_official 124:6a4a5b7d7324 343 This parameter can be a value between Min_Data = 1 and Max_Data = 15.
bogdanm 0:9b334a45a8ff 344 @note This parameter is not used with synchronous NOR Flash memories. */
mbed_official 124:6a4a5b7d7324 345
bogdanm 0:9b334a45a8ff 346 uint32_t DataSetupTime; /*!< Defines the number of HCLK cycles to configure
bogdanm 0:9b334a45a8ff 347 the duration of the data setup time.
bogdanm 0:9b334a45a8ff 348 This parameter can be a value between Min_Data = 1 and Max_Data = 255.
mbed_official 124:6a4a5b7d7324 349 @note This parameter is used for SRAMs, ROMs and asynchronous multiplexed
bogdanm 0:9b334a45a8ff 350 NOR Flash memories. */
mbed_official 124:6a4a5b7d7324 351
bogdanm 0:9b334a45a8ff 352 uint32_t BusTurnAroundDuration; /*!< Defines the number of HCLK cycles to configure
bogdanm 0:9b334a45a8ff 353 the duration of the bus turnaround.
bogdanm 0:9b334a45a8ff 354 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
bogdanm 0:9b334a45a8ff 355 @note This parameter is only used for multiplexed NOR Flash memories. */
mbed_official 124:6a4a5b7d7324 356
mbed_official 124:6a4a5b7d7324 357 uint32_t CLKDivision; /*!< Defines the period of CLK clock output signal, expressed in number of
bogdanm 0:9b334a45a8ff 358 HCLK cycles. This parameter can be a value between Min_Data = 2 and Max_Data = 16.
mbed_official 124:6a4a5b7d7324 359 @note This parameter is not used for asynchronous NOR Flash, SRAM or ROM
bogdanm 0:9b334a45a8ff 360 accesses. */
mbed_official 124:6a4a5b7d7324 361
bogdanm 0:9b334a45a8ff 362 uint32_t DataLatency; /*!< Defines the number of memory clock cycles to issue
bogdanm 0:9b334a45a8ff 363 to the memory before getting the first data.
bogdanm 0:9b334a45a8ff 364 The parameter value depends on the memory type as shown below:
bogdanm 0:9b334a45a8ff 365 - It must be set to 0 in case of a CRAM
bogdanm 0:9b334a45a8ff 366 - It is don't care in asynchronous NOR, SRAM or ROM accesses
bogdanm 0:9b334a45a8ff 367 - It may assume a value between Min_Data = 2 and Max_Data = 17 in NOR Flash memories
bogdanm 0:9b334a45a8ff 368 with synchronous burst mode enable */
mbed_official 124:6a4a5b7d7324 369
mbed_official 124:6a4a5b7d7324 370 uint32_t AccessMode; /*!< Specifies the asynchronous access mode.
bogdanm 0:9b334a45a8ff 371 This parameter can be a value of @ref FSMC_Access_Mode */
mbed_official 124:6a4a5b7d7324 372
bogdanm 0:9b334a45a8ff 373 }FSMC_NORSRAM_TimingTypeDef;
bogdanm 0:9b334a45a8ff 374
mbed_official 124:6a4a5b7d7324 375 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
mbed_official 124:6a4a5b7d7324 376 /**
mbed_official 124:6a4a5b7d7324 377 * @brief FSMC_NAND Configuration Structure definition
mbed_official 124:6a4a5b7d7324 378 */
bogdanm 0:9b334a45a8ff 379 typedef struct
bogdanm 0:9b334a45a8ff 380 {
bogdanm 0:9b334a45a8ff 381 uint32_t NandBank; /*!< Specifies the NAND memory device that will be used.
mbed_official 124:6a4a5b7d7324 382 This parameter can be a value of @ref FSMC_NAND_Bank */
mbed_official 124:6a4a5b7d7324 383
bogdanm 0:9b334a45a8ff 384 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the NAND Memory device.
bogdanm 0:9b334a45a8ff 385 This parameter can be any value of @ref FSMC_Wait_feature */
mbed_official 124:6a4a5b7d7324 386
bogdanm 0:9b334a45a8ff 387 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
bogdanm 0:9b334a45a8ff 388 This parameter can be any value of @ref FSMC_NAND_Data_Width */
mbed_official 124:6a4a5b7d7324 389
bogdanm 0:9b334a45a8ff 390 uint32_t EccComputation; /*!< Enables or disables the ECC computation.
bogdanm 0:9b334a45a8ff 391 This parameter can be any value of @ref FSMC_ECC */
mbed_official 124:6a4a5b7d7324 392
bogdanm 0:9b334a45a8ff 393 uint32_t ECCPageSize; /*!< Defines the page size for the extended ECC.
bogdanm 0:9b334a45a8ff 394 This parameter can be any value of @ref FSMC_ECC_Page_Size */
mbed_official 124:6a4a5b7d7324 395
bogdanm 0:9b334a45a8ff 396 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
bogdanm 0:9b334a45a8ff 397 delay between CLE low and RE low.
bogdanm 0:9b334a45a8ff 398 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
mbed_official 124:6a4a5b7d7324 399
bogdanm 0:9b334a45a8ff 400 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
bogdanm 0:9b334a45a8ff 401 delay between ALE low and RE low.
bogdanm 0:9b334a45a8ff 402 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
bogdanm 0:9b334a45a8ff 403
mbed_official 124:6a4a5b7d7324 404 }FSMC_NAND_InitTypeDef;
mbed_official 124:6a4a5b7d7324 405
mbed_official 124:6a4a5b7d7324 406 /**
bogdanm 0:9b334a45a8ff 407 * @brief FSMC_NAND_PCCARD Timing parameters structure definition
bogdanm 0:9b334a45a8ff 408 */
bogdanm 0:9b334a45a8ff 409 typedef struct
bogdanm 0:9b334a45a8ff 410 {
bogdanm 0:9b334a45a8ff 411 uint32_t SetupTime; /*!< Defines the number of HCLK cycles to setup address before
bogdanm 0:9b334a45a8ff 412 the command assertion for NAND-Flash read or write access
bogdanm 0:9b334a45a8ff 413 to common/Attribute or I/O memory space (depending on
bogdanm 0:9b334a45a8ff 414 the memory space timing to be configured).
bogdanm 0:9b334a45a8ff 415 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
mbed_official 124:6a4a5b7d7324 416
bogdanm 0:9b334a45a8ff 417 uint32_t WaitSetupTime; /*!< Defines the minimum number of HCLK cycles to assert the
bogdanm 0:9b334a45a8ff 418 command for NAND-Flash read or write access to
bogdanm 0:9b334a45a8ff 419 common/Attribute or I/O memory space (depending on the
mbed_official 124:6a4a5b7d7324 420 memory space timing to be configured).
bogdanm 0:9b334a45a8ff 421 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
mbed_official 124:6a4a5b7d7324 422
bogdanm 0:9b334a45a8ff 423 uint32_t HoldSetupTime; /*!< Defines the number of HCLK clock cycles to hold address
bogdanm 0:9b334a45a8ff 424 (and data for write access) after the command de-assertion
bogdanm 0:9b334a45a8ff 425 for NAND-Flash read or write access to common/Attribute
bogdanm 0:9b334a45a8ff 426 or I/O memory space (depending on the memory space timing
bogdanm 0:9b334a45a8ff 427 to be configured).
bogdanm 0:9b334a45a8ff 428 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
mbed_official 124:6a4a5b7d7324 429
bogdanm 0:9b334a45a8ff 430 uint32_t HiZSetupTime; /*!< Defines the number of HCLK clock cycles during which the
bogdanm 0:9b334a45a8ff 431 data bus is kept in HiZ after the start of a NAND-Flash
bogdanm 0:9b334a45a8ff 432 write access to common/Attribute or I/O memory space (depending
bogdanm 0:9b334a45a8ff 433 on the memory space timing to be configured).
bogdanm 0:9b334a45a8ff 434 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
mbed_official 124:6a4a5b7d7324 435
bogdanm 0:9b334a45a8ff 436 }FSMC_NAND_PCC_TimingTypeDef;
bogdanm 0:9b334a45a8ff 437
mbed_official 124:6a4a5b7d7324 438 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
mbed_official 124:6a4a5b7d7324 439 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
mbed_official 124:6a4a5b7d7324 440 /**
mbed_official 124:6a4a5b7d7324 441 * @brief FSMC_NAND Configuration Structure definition
mbed_official 124:6a4a5b7d7324 442 */
bogdanm 0:9b334a45a8ff 443 typedef struct
bogdanm 0:9b334a45a8ff 444 {
bogdanm 0:9b334a45a8ff 445 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the PCCARD Memory device.
bogdanm 0:9b334a45a8ff 446 This parameter can be any value of @ref FSMC_Wait_feature */
mbed_official 124:6a4a5b7d7324 447
bogdanm 0:9b334a45a8ff 448 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
bogdanm 0:9b334a45a8ff 449 delay between CLE low and RE low.
bogdanm 0:9b334a45a8ff 450 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
mbed_official 124:6a4a5b7d7324 451
bogdanm 0:9b334a45a8ff 452 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
bogdanm 0:9b334a45a8ff 453 delay between ALE low and RE low.
bogdanm 0:9b334a45a8ff 454 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
mbed_official 124:6a4a5b7d7324 455
mbed_official 124:6a4a5b7d7324 456 }FSMC_PCCARD_InitTypeDef;
bogdanm 0:9b334a45a8ff 457
bogdanm 0:9b334a45a8ff 458 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
bogdanm 0:9b334a45a8ff 459 /**
bogdanm 0:9b334a45a8ff 460 * @}
bogdanm 0:9b334a45a8ff 461 */
bogdanm 0:9b334a45a8ff 462
bogdanm 0:9b334a45a8ff 463 /* Exported constants --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 464
bogdanm 0:9b334a45a8ff 465 /** @defgroup FSMC_Exported_Constants FSMC Low Layer Exported Constants
bogdanm 0:9b334a45a8ff 466 * @{
mbed_official 124:6a4a5b7d7324 467 */
mbed_official 124:6a4a5b7d7324 468
bogdanm 0:9b334a45a8ff 469 /** @defgroup FSMC_NORSRAM_Exported_constants FSMC NOR/SRAM Exported constants
bogdanm 0:9b334a45a8ff 470 * @{
mbed_official 124:6a4a5b7d7324 471 */
mbed_official 124:6a4a5b7d7324 472
bogdanm 0:9b334a45a8ff 473 /** @defgroup FSMC_NORSRAM_Bank FSMC NOR/SRAM Bank
bogdanm 0:9b334a45a8ff 474 * @{
bogdanm 0:9b334a45a8ff 475 */
bogdanm 0:9b334a45a8ff 476 #define FSMC_NORSRAM_BANK1 ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 477 #define FSMC_NORSRAM_BANK2 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 478 #define FSMC_NORSRAM_BANK3 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 479 #define FSMC_NORSRAM_BANK4 ((uint32_t)0x00000006)
bogdanm 0:9b334a45a8ff 480
bogdanm 0:9b334a45a8ff 481 /**
bogdanm 0:9b334a45a8ff 482 * @}
bogdanm 0:9b334a45a8ff 483 */
bogdanm 0:9b334a45a8ff 484
bogdanm 0:9b334a45a8ff 485 /** @defgroup FSMC_Data_Address_Bus_Multiplexing FSMC Data Address Bus Multiplexing
bogdanm 0:9b334a45a8ff 486 * @{
bogdanm 0:9b334a45a8ff 487 */
bogdanm 0:9b334a45a8ff 488
bogdanm 0:9b334a45a8ff 489 #define FSMC_DATA_ADDRESS_MUX_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 490 #define FSMC_DATA_ADDRESS_MUX_ENABLE ((uint32_t)FSMC_BCRx_MUXEN)
bogdanm 0:9b334a45a8ff 491
bogdanm 0:9b334a45a8ff 492 /**
bogdanm 0:9b334a45a8ff 493 * @}
bogdanm 0:9b334a45a8ff 494 */
bogdanm 0:9b334a45a8ff 495
bogdanm 0:9b334a45a8ff 496 /** @defgroup FSMC_Memory_Type FSMC Memory Type
bogdanm 0:9b334a45a8ff 497 * @{
bogdanm 0:9b334a45a8ff 498 */
bogdanm 0:9b334a45a8ff 499
bogdanm 0:9b334a45a8ff 500 #define FSMC_MEMORY_TYPE_SRAM ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 501 #define FSMC_MEMORY_TYPE_PSRAM ((uint32_t)FSMC_BCRx_MTYP_0)
bogdanm 0:9b334a45a8ff 502 #define FSMC_MEMORY_TYPE_NOR ((uint32_t)FSMC_BCRx_MTYP_1)
bogdanm 0:9b334a45a8ff 503
bogdanm 0:9b334a45a8ff 504 /**
bogdanm 0:9b334a45a8ff 505 * @}
bogdanm 0:9b334a45a8ff 506 */
bogdanm 0:9b334a45a8ff 507
bogdanm 0:9b334a45a8ff 508 /** @defgroup FSMC_NORSRAM_Data_Width FSMC NOR/SRAM Data Width
bogdanm 0:9b334a45a8ff 509 * @{
bogdanm 0:9b334a45a8ff 510 */
bogdanm 0:9b334a45a8ff 511
bogdanm 0:9b334a45a8ff 512 #define FSMC_NORSRAM_MEM_BUS_WIDTH_8 ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 513 #define FSMC_NORSRAM_MEM_BUS_WIDTH_16 ((uint32_t)FSMC_BCRx_MWID_0)
bogdanm 0:9b334a45a8ff 514 #define FSMC_NORSRAM_MEM_BUS_WIDTH_32 ((uint32_t)FSMC_BCRx_MWID_1)
bogdanm 0:9b334a45a8ff 515
bogdanm 0:9b334a45a8ff 516 /**
bogdanm 0:9b334a45a8ff 517 * @}
bogdanm 0:9b334a45a8ff 518 */
bogdanm 0:9b334a45a8ff 519
bogdanm 0:9b334a45a8ff 520 /** @defgroup FSMC_NORSRAM_Flash_Access FSMC NOR/SRAM Flash Access
bogdanm 0:9b334a45a8ff 521 * @{
bogdanm 0:9b334a45a8ff 522 */
mbed_official 124:6a4a5b7d7324 523
bogdanm 0:9b334a45a8ff 524 #define FSMC_NORSRAM_FLASH_ACCESS_ENABLE ((uint32_t)FSMC_BCRx_FACCEN)
bogdanm 0:9b334a45a8ff 525 #define FSMC_NORSRAM_FLASH_ACCESS_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 526 /**
bogdanm 0:9b334a45a8ff 527 * @}
bogdanm 0:9b334a45a8ff 528 */
bogdanm 0:9b334a45a8ff 529
bogdanm 0:9b334a45a8ff 530 /** @defgroup FSMC_Burst_Access_Mode FSMC Burst Access Mode
bogdanm 0:9b334a45a8ff 531 * @{
bogdanm 0:9b334a45a8ff 532 */
bogdanm 0:9b334a45a8ff 533
mbed_official 124:6a4a5b7d7324 534 #define FSMC_BURST_ACCESS_MODE_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 535 #define FSMC_BURST_ACCESS_MODE_ENABLE ((uint32_t)FSMC_BCRx_BURSTEN)
bogdanm 0:9b334a45a8ff 536
bogdanm 0:9b334a45a8ff 537 /**
bogdanm 0:9b334a45a8ff 538 * @}
bogdanm 0:9b334a45a8ff 539 */
mbed_official 124:6a4a5b7d7324 540
bogdanm 0:9b334a45a8ff 541
bogdanm 0:9b334a45a8ff 542 /** @defgroup FSMC_Wait_Signal_Polarity FSMC Wait Signal Polarity
bogdanm 0:9b334a45a8ff 543 * @{
bogdanm 0:9b334a45a8ff 544 */
mbed_official 124:6a4a5b7d7324 545
bogdanm 0:9b334a45a8ff 546 #define FSMC_WAIT_SIGNAL_POLARITY_LOW ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 547 #define FSMC_WAIT_SIGNAL_POLARITY_HIGH ((uint32_t)FSMC_BCRx_WAITPOL)
bogdanm 0:9b334a45a8ff 548
bogdanm 0:9b334a45a8ff 549 /**
bogdanm 0:9b334a45a8ff 550 * @}
bogdanm 0:9b334a45a8ff 551 */
bogdanm 0:9b334a45a8ff 552
bogdanm 0:9b334a45a8ff 553 /** @defgroup FSMC_Wrap_Mode FSMC Wrap Mode
bogdanm 0:9b334a45a8ff 554 * @{
bogdanm 0:9b334a45a8ff 555 */
mbed_official 124:6a4a5b7d7324 556
bogdanm 0:9b334a45a8ff 557 #define FSMC_WRAP_MODE_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 558 #define FSMC_WRAP_MODE_ENABLE ((uint32_t)FSMC_BCRx_WRAPMOD)
bogdanm 0:9b334a45a8ff 559
bogdanm 0:9b334a45a8ff 560 /**
bogdanm 0:9b334a45a8ff 561 * @}
bogdanm 0:9b334a45a8ff 562 */
bogdanm 0:9b334a45a8ff 563
bogdanm 0:9b334a45a8ff 564 /** @defgroup FSMC_Wait_Timing FSMC Wait Timing
bogdanm 0:9b334a45a8ff 565 * @{
bogdanm 0:9b334a45a8ff 566 */
mbed_official 124:6a4a5b7d7324 567
bogdanm 0:9b334a45a8ff 568 #define FSMC_WAIT_TIMING_BEFORE_WS ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 569 #define FSMC_WAIT_TIMING_DURING_WS ((uint32_t)FSMC_BCRx_WAITCFG)
bogdanm 0:9b334a45a8ff 570
bogdanm 0:9b334a45a8ff 571 /**
bogdanm 0:9b334a45a8ff 572 * @}
bogdanm 0:9b334a45a8ff 573 */
bogdanm 0:9b334a45a8ff 574
bogdanm 0:9b334a45a8ff 575 /** @defgroup FSMC_Write_Operation FSMC Write Operation
bogdanm 0:9b334a45a8ff 576 * @{
bogdanm 0:9b334a45a8ff 577 */
mbed_official 124:6a4a5b7d7324 578
bogdanm 0:9b334a45a8ff 579 #define FSMC_WRITE_OPERATION_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 580 #define FSMC_WRITE_OPERATION_ENABLE ((uint32_t)FSMC_BCRx_WREN)
bogdanm 0:9b334a45a8ff 581
bogdanm 0:9b334a45a8ff 582 /**
bogdanm 0:9b334a45a8ff 583 * @}
bogdanm 0:9b334a45a8ff 584 */
bogdanm 0:9b334a45a8ff 585
bogdanm 0:9b334a45a8ff 586 /** @defgroup FSMC_Wait_Signal FSMC Wait Signal
bogdanm 0:9b334a45a8ff 587 * @{
bogdanm 0:9b334a45a8ff 588 */
mbed_official 124:6a4a5b7d7324 589
bogdanm 0:9b334a45a8ff 590 #define FSMC_WAIT_SIGNAL_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 591 #define FSMC_WAIT_SIGNAL_ENABLE ((uint32_t)FSMC_BCRx_WAITEN)
bogdanm 0:9b334a45a8ff 592
bogdanm 0:9b334a45a8ff 593 /**
bogdanm 0:9b334a45a8ff 594 * @}
bogdanm 0:9b334a45a8ff 595 */
bogdanm 0:9b334a45a8ff 596
bogdanm 0:9b334a45a8ff 597 /** @defgroup FSMC_Extended_Mode FSMC Extended Mode
bogdanm 0:9b334a45a8ff 598 * @{
bogdanm 0:9b334a45a8ff 599 */
mbed_official 124:6a4a5b7d7324 600
bogdanm 0:9b334a45a8ff 601 #define FSMC_EXTENDED_MODE_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 602 #define FSMC_EXTENDED_MODE_ENABLE ((uint32_t)FSMC_BCRx_EXTMOD)
bogdanm 0:9b334a45a8ff 603
bogdanm 0:9b334a45a8ff 604 /**
bogdanm 0:9b334a45a8ff 605 * @}
bogdanm 0:9b334a45a8ff 606 */
bogdanm 0:9b334a45a8ff 607
bogdanm 0:9b334a45a8ff 608 /** @defgroup FSMC_AsynchronousWait FSMC Asynchronous Wait
bogdanm 0:9b334a45a8ff 609 * @{
bogdanm 0:9b334a45a8ff 610 */
mbed_official 124:6a4a5b7d7324 611
bogdanm 0:9b334a45a8ff 612 #define FSMC_ASYNCHRONOUS_WAIT_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 613 #define FSMC_ASYNCHRONOUS_WAIT_ENABLE ((uint32_t)FSMC_BCRx_ASYNCWAIT)
bogdanm 0:9b334a45a8ff 614
bogdanm 0:9b334a45a8ff 615 /**
bogdanm 0:9b334a45a8ff 616 * @}
mbed_official 124:6a4a5b7d7324 617 */
bogdanm 0:9b334a45a8ff 618
bogdanm 0:9b334a45a8ff 619 /** @defgroup FSMC_Write_Burst FSMC Write Burst
bogdanm 0:9b334a45a8ff 620 * @{
bogdanm 0:9b334a45a8ff 621 */
bogdanm 0:9b334a45a8ff 622
bogdanm 0:9b334a45a8ff 623 #define FSMC_WRITE_BURST_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 624 #define FSMC_WRITE_BURST_ENABLE ((uint32_t)FSMC_BCRx_CBURSTRW)
bogdanm 0:9b334a45a8ff 625
bogdanm 0:9b334a45a8ff 626 /**
bogdanm 0:9b334a45a8ff 627 * @}
bogdanm 0:9b334a45a8ff 628 */
bogdanm 0:9b334a45a8ff 629
bogdanm 0:9b334a45a8ff 630 /** @defgroup FSMC_Access_Mode FSMC Access Mode
bogdanm 0:9b334a45a8ff 631 * @{
bogdanm 0:9b334a45a8ff 632 */
mbed_official 124:6a4a5b7d7324 633
bogdanm 0:9b334a45a8ff 634 #define FSMC_ACCESS_MODE_A ((uint32_t)0x00000000)
mbed_official 124:6a4a5b7d7324 635 #define FSMC_ACCESS_MODE_B ((uint32_t)FSMC_BTRx_ACCMOD_0)
bogdanm 0:9b334a45a8ff 636 #define FSMC_ACCESS_MODE_C ((uint32_t)FSMC_BTRx_ACCMOD_1)
bogdanm 0:9b334a45a8ff 637 #define FSMC_ACCESS_MODE_D ((uint32_t)(FSMC_BTRx_ACCMOD_0 | FSMC_BTRx_ACCMOD_1))
bogdanm 0:9b334a45a8ff 638
bogdanm 0:9b334a45a8ff 639 /**
bogdanm 0:9b334a45a8ff 640 * @}
bogdanm 0:9b334a45a8ff 641 */
bogdanm 0:9b334a45a8ff 642
bogdanm 0:9b334a45a8ff 643 /**
bogdanm 0:9b334a45a8ff 644 * @}
bogdanm 0:9b334a45a8ff 645 */
bogdanm 0:9b334a45a8ff 646
mbed_official 124:6a4a5b7d7324 647 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
bogdanm 0:9b334a45a8ff 648 /** @defgroup FSMC_NAND_Controller FSMC NAND and PCCARD Controller
bogdanm 0:9b334a45a8ff 649 * @{
bogdanm 0:9b334a45a8ff 650 */
bogdanm 0:9b334a45a8ff 651
mbed_official 124:6a4a5b7d7324 652 /** @defgroup FSMC_NAND_Bank FSMC NAND Bank
bogdanm 0:9b334a45a8ff 653 * @{
mbed_official 124:6a4a5b7d7324 654 */
bogdanm 0:9b334a45a8ff 655 #define FSMC_NAND_BANK2 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 656 #define FSMC_NAND_BANK3 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 657
bogdanm 0:9b334a45a8ff 658 /**
bogdanm 0:9b334a45a8ff 659 * @}
bogdanm 0:9b334a45a8ff 660 */
bogdanm 0:9b334a45a8ff 661
mbed_official 124:6a4a5b7d7324 662 /** @defgroup FSMC_Wait_feature FSMC Wait feature
bogdanm 0:9b334a45a8ff 663 * @{
bogdanm 0:9b334a45a8ff 664 */
bogdanm 0:9b334a45a8ff 665 #define FSMC_NAND_PCC_WAIT_FEATURE_DISABLE ((uint32_t)0x00000000)
mbed_official 124:6a4a5b7d7324 666 #define FSMC_NAND_PCC_WAIT_FEATURE_ENABLE ((uint32_t)FSMC_PCRx_PWAITEN)
bogdanm 0:9b334a45a8ff 667
bogdanm 0:9b334a45a8ff 668 /**
bogdanm 0:9b334a45a8ff 669 * @}
bogdanm 0:9b334a45a8ff 670 */
bogdanm 0:9b334a45a8ff 671
mbed_official 124:6a4a5b7d7324 672 /** @defgroup FSMC_PCR_Memory_Type FSMC PCR Memory Type
bogdanm 0:9b334a45a8ff 673 * @{
bogdanm 0:9b334a45a8ff 674 */
bogdanm 0:9b334a45a8ff 675 #define FSMC_PCR_MEMORY_TYPE_PCCARD ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 676 #define FSMC_PCR_MEMORY_TYPE_NAND ((uint32_t)FSMC_PCRx_PTYP)
bogdanm 0:9b334a45a8ff 677 /**
bogdanm 0:9b334a45a8ff 678 * @}
bogdanm 0:9b334a45a8ff 679 */
bogdanm 0:9b334a45a8ff 680
mbed_official 124:6a4a5b7d7324 681 /** @defgroup FSMC_NAND_Data_Width FSMC NAND Data Width
bogdanm 0:9b334a45a8ff 682 * @{
bogdanm 0:9b334a45a8ff 683 */
bogdanm 0:9b334a45a8ff 684 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_8 ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 685 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_16 ((uint32_t)FSMC_PCRx_PWID_0)
bogdanm 0:9b334a45a8ff 686
bogdanm 0:9b334a45a8ff 687 /**
bogdanm 0:9b334a45a8ff 688 * @}
bogdanm 0:9b334a45a8ff 689 */
bogdanm 0:9b334a45a8ff 690
mbed_official 124:6a4a5b7d7324 691 /** @defgroup FSMC_ECC FSMC NAND ECC
bogdanm 0:9b334a45a8ff 692 * @{
bogdanm 0:9b334a45a8ff 693 */
bogdanm 0:9b334a45a8ff 694 #define FSMC_NAND_ECC_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 695 #define FSMC_NAND_ECC_ENABLE ((uint32_t)FSMC_PCRx_ECCEN)
bogdanm 0:9b334a45a8ff 696
bogdanm 0:9b334a45a8ff 697 /**
bogdanm 0:9b334a45a8ff 698 * @}
bogdanm 0:9b334a45a8ff 699 */
bogdanm 0:9b334a45a8ff 700
mbed_official 124:6a4a5b7d7324 701 /** @defgroup FSMC_ECC_Page_Size FSMC ECC Page Size
bogdanm 0:9b334a45a8ff 702 * @{
bogdanm 0:9b334a45a8ff 703 */
bogdanm 0:9b334a45a8ff 704 #define FSMC_NAND_ECC_PAGE_SIZE_256BYTE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 705 #define FSMC_NAND_ECC_PAGE_SIZE_512BYTE ((uint32_t)FSMC_PCRx_ECCPS_0)
bogdanm 0:9b334a45a8ff 706 #define FSMC_NAND_ECC_PAGE_SIZE_1024BYTE ((uint32_t)FSMC_PCRx_ECCPS_1)
bogdanm 0:9b334a45a8ff 707 #define FSMC_NAND_ECC_PAGE_SIZE_2048BYTE ((uint32_t)FSMC_PCRx_ECCPS_0|FSMC_PCRx_ECCPS_1)
bogdanm 0:9b334a45a8ff 708 #define FSMC_NAND_ECC_PAGE_SIZE_4096BYTE ((uint32_t)FSMC_PCRx_ECCPS_2)
bogdanm 0:9b334a45a8ff 709 #define FSMC_NAND_ECC_PAGE_SIZE_8192BYTE ((uint32_t)FSMC_PCRx_ECCPS_0|FSMC_PCRx_ECCPS_2)
bogdanm 0:9b334a45a8ff 710
bogdanm 0:9b334a45a8ff 711 /**
bogdanm 0:9b334a45a8ff 712 * @}
bogdanm 0:9b334a45a8ff 713 */
bogdanm 0:9b334a45a8ff 714
mbed_official 124:6a4a5b7d7324 715 /** @defgroup FSMC_Interrupt_definition FSMC Interrupt definition
bogdanm 0:9b334a45a8ff 716 * @brief FSMC Interrupt definition
bogdanm 0:9b334a45a8ff 717 * @{
mbed_official 124:6a4a5b7d7324 718 */
bogdanm 0:9b334a45a8ff 719 #define FSMC_IT_RISING_EDGE ((uint32_t)FSMC_SRx_IREN)
bogdanm 0:9b334a45a8ff 720 #define FSMC_IT_LEVEL ((uint32_t)FSMC_SRx_ILEN)
bogdanm 0:9b334a45a8ff 721 #define FSMC_IT_FALLING_EDGE ((uint32_t)FSMC_SRx_IFEN)
bogdanm 0:9b334a45a8ff 722
bogdanm 0:9b334a45a8ff 723 /**
bogdanm 0:9b334a45a8ff 724 * @}
bogdanm 0:9b334a45a8ff 725 */
mbed_official 124:6a4a5b7d7324 726
mbed_official 124:6a4a5b7d7324 727 /** @defgroup FSMC_Flag_definition FSMC Flag definition
bogdanm 0:9b334a45a8ff 728 * @brief FSMC Flag definition
bogdanm 0:9b334a45a8ff 729 * @{
mbed_official 124:6a4a5b7d7324 730 */
bogdanm 0:9b334a45a8ff 731 #define FSMC_FLAG_RISING_EDGE ((uint32_t)FSMC_SRx_IRS)
bogdanm 0:9b334a45a8ff 732 #define FSMC_FLAG_LEVEL ((uint32_t)FSMC_SRx_ILS)
bogdanm 0:9b334a45a8ff 733 #define FSMC_FLAG_FALLING_EDGE ((uint32_t)FSMC_SRx_IFS)
bogdanm 0:9b334a45a8ff 734 #define FSMC_FLAG_FEMPT ((uint32_t)FSMC_SRx_FEMPT)
bogdanm 0:9b334a45a8ff 735
bogdanm 0:9b334a45a8ff 736 /**
bogdanm 0:9b334a45a8ff 737 * @}
bogdanm 0:9b334a45a8ff 738 */
bogdanm 0:9b334a45a8ff 739
bogdanm 0:9b334a45a8ff 740 /**
bogdanm 0:9b334a45a8ff 741 * @}
bogdanm 0:9b334a45a8ff 742 */
bogdanm 0:9b334a45a8ff 743 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
bogdanm 0:9b334a45a8ff 744
bogdanm 0:9b334a45a8ff 745 /**
bogdanm 0:9b334a45a8ff 746 * @}
bogdanm 0:9b334a45a8ff 747 */
bogdanm 0:9b334a45a8ff 748
bogdanm 0:9b334a45a8ff 749 /* Exported macro ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 750
bogdanm 0:9b334a45a8ff 751 /** @defgroup FSMC_Exported_Macros FSMC Low Layer Exported Macros
bogdanm 0:9b334a45a8ff 752 * @{
mbed_official 124:6a4a5b7d7324 753 */
mbed_official 124:6a4a5b7d7324 754
bogdanm 0:9b334a45a8ff 755 /** @defgroup FSMC_NOR_Macros FSMC NOR/SRAM Exported Macros
bogdanm 0:9b334a45a8ff 756 * @brief macros to handle NOR device enable/disable and read/write operations
bogdanm 0:9b334a45a8ff 757 * @{
bogdanm 0:9b334a45a8ff 758 */
mbed_official 124:6a4a5b7d7324 759
bogdanm 0:9b334a45a8ff 760 /**
bogdanm 0:9b334a45a8ff 761 * @brief Enable the NORSRAM device access.
mbed_official 124:6a4a5b7d7324 762 * @param __INSTANCE__ FSMC_NORSRAM Instance
mbed_official 124:6a4a5b7d7324 763 * @param __BANK__ FSMC_NORSRAM Bank
bogdanm 0:9b334a45a8ff 764 * @retval none
mbed_official 124:6a4a5b7d7324 765 */
bogdanm 0:9b334a45a8ff 766 #define __FSMC_NORSRAM_ENABLE(__INSTANCE__, __BANK__) SET_BIT((__INSTANCE__)->BTCR[(__BANK__)], FSMC_BCRx_MBKEN)
bogdanm 0:9b334a45a8ff 767
bogdanm 0:9b334a45a8ff 768 /**
bogdanm 0:9b334a45a8ff 769 * @brief Disable the NORSRAM device access.
mbed_official 124:6a4a5b7d7324 770 * @param __INSTANCE__ FSMC_NORSRAM Instance
mbed_official 124:6a4a5b7d7324 771 * @param __BANK__ FSMC_NORSRAM Bank
bogdanm 0:9b334a45a8ff 772 * @retval none
mbed_official 124:6a4a5b7d7324 773 */
bogdanm 0:9b334a45a8ff 774 #define __FSMC_NORSRAM_DISABLE(__INSTANCE__, __BANK__) CLEAR_BIT((__INSTANCE__)->BTCR[(__BANK__)], FSMC_BCRx_MBKEN)
bogdanm 0:9b334a45a8ff 775
bogdanm 0:9b334a45a8ff 776 /**
bogdanm 0:9b334a45a8ff 777 * @}
mbed_official 124:6a4a5b7d7324 778 */
bogdanm 0:9b334a45a8ff 779
mbed_official 124:6a4a5b7d7324 780 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
mbed_official 124:6a4a5b7d7324 781 /** @defgroup FSMC_NAND_Macros FSMC NAND Macros
bogdanm 0:9b334a45a8ff 782 * @brief macros to handle NAND device enable/disable
bogdanm 0:9b334a45a8ff 783 * @{
bogdanm 0:9b334a45a8ff 784 */
mbed_official 124:6a4a5b7d7324 785
bogdanm 0:9b334a45a8ff 786 /**
bogdanm 0:9b334a45a8ff 787 * @brief Enable the NAND device access.
mbed_official 124:6a4a5b7d7324 788 * @param __INSTANCE__ FSMC_NAND Instance
mbed_official 124:6a4a5b7d7324 789 * @param __BANK__ FSMC_NAND Bank
bogdanm 0:9b334a45a8ff 790 * @retval None
mbed_official 124:6a4a5b7d7324 791 */
bogdanm 0:9b334a45a8ff 792 #define __FSMC_NAND_ENABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? SET_BIT((__INSTANCE__)->PCR2, FSMC_PCRx_PBKEN): \
mbed_official 124:6a4a5b7d7324 793 SET_BIT((__INSTANCE__)->PCR3, FSMC_PCRx_PBKEN))
bogdanm 0:9b334a45a8ff 794
bogdanm 0:9b334a45a8ff 795 /**
bogdanm 0:9b334a45a8ff 796 * @brief Disable the NAND device access.
mbed_official 124:6a4a5b7d7324 797 * @param __INSTANCE__ FSMC_NAND Instance
mbed_official 124:6a4a5b7d7324 798 * @param __BANK__ FSMC_NAND Bank
bogdanm 0:9b334a45a8ff 799 * @retval None
mbed_official 124:6a4a5b7d7324 800 */
bogdanm 0:9b334a45a8ff 801 #define __FSMC_NAND_DISABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->PCR2, FSMC_PCRx_PBKEN): \
mbed_official 124:6a4a5b7d7324 802 CLEAR_BIT((__INSTANCE__)->PCR3, FSMC_PCRx_PBKEN))
mbed_official 124:6a4a5b7d7324 803
bogdanm 0:9b334a45a8ff 804 /**
bogdanm 0:9b334a45a8ff 805 * @}
mbed_official 124:6a4a5b7d7324 806 */
mbed_official 124:6a4a5b7d7324 807
mbed_official 124:6a4a5b7d7324 808 /** @defgroup FSMC_PCCARD_Macros FSMC PCCARD Macros
mbed_official 124:6a4a5b7d7324 809 * @brief macros to handle PCCARD read/write operations
bogdanm 0:9b334a45a8ff 810 * @{
bogdanm 0:9b334a45a8ff 811 */
bogdanm 0:9b334a45a8ff 812
bogdanm 0:9b334a45a8ff 813 /**
bogdanm 0:9b334a45a8ff 814 * @brief Enable the PCCARD device access.
mbed_official 124:6a4a5b7d7324 815 * @param __INSTANCE__ FSMC_PCCARD Instance
bogdanm 0:9b334a45a8ff 816 * @retval None
mbed_official 124:6a4a5b7d7324 817 */
bogdanm 0:9b334a45a8ff 818 #define __FSMC_PCCARD_ENABLE(__INSTANCE__) SET_BIT((__INSTANCE__)->PCR4, FSMC_PCRx_PBKEN)
bogdanm 0:9b334a45a8ff 819
bogdanm 0:9b334a45a8ff 820 /**
bogdanm 0:9b334a45a8ff 821 * @brief Disable the PCCARD device access.
mbed_official 124:6a4a5b7d7324 822 * @param __INSTANCE__ FSMC_PCCARD Instance
bogdanm 0:9b334a45a8ff 823 * @retval None
mbed_official 124:6a4a5b7d7324 824 */
bogdanm 0:9b334a45a8ff 825 #define __FSMC_PCCARD_DISABLE(__INSTANCE__) CLEAR_BIT((__INSTANCE__)->PCR4, FSMC_PCRx_PBKEN)
bogdanm 0:9b334a45a8ff 826 /**
bogdanm 0:9b334a45a8ff 827 * @}
bogdanm 0:9b334a45a8ff 828 */
mbed_official 124:6a4a5b7d7324 829
mbed_official 124:6a4a5b7d7324 830 /** @defgroup FSMC_Interrupt FSMC Interrupt
bogdanm 0:9b334a45a8ff 831 * @brief macros to handle FSMC interrupts
bogdanm 0:9b334a45a8ff 832 * @{
mbed_official 124:6a4a5b7d7324 833 */
bogdanm 0:9b334a45a8ff 834
bogdanm 0:9b334a45a8ff 835 /**
bogdanm 0:9b334a45a8ff 836 * @brief Enable the NAND device interrupt.
mbed_official 124:6a4a5b7d7324 837 * @param __INSTANCE__ FSMC_NAND Instance
mbed_official 124:6a4a5b7d7324 838 * @param __BANK__ FSMC_NAND Bank
mbed_official 124:6a4a5b7d7324 839 * @param __INTERRUPT__ FSMC_NAND interrupt
bogdanm 0:9b334a45a8ff 840 * This parameter can be any combination of the following values:
mbed_official 124:6a4a5b7d7324 841 * @arg FSMC_IT_RISING_EDGE Interrupt rising edge.
mbed_official 124:6a4a5b7d7324 842 * @arg FSMC_IT_LEVEL Interrupt level.
mbed_official 124:6a4a5b7d7324 843 * @arg FSMC_IT_FALLING_EDGE Interrupt falling edge.
bogdanm 0:9b334a45a8ff 844 * @retval None
mbed_official 124:6a4a5b7d7324 845 */
bogdanm 0:9b334a45a8ff 846 #define __FSMC_NAND_ENABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? SET_BIT((__INSTANCE__)->SR2, (__INTERRUPT__)): \
bogdanm 0:9b334a45a8ff 847 SET_BIT((__INSTANCE__)->SR3, (__INTERRUPT__)))
bogdanm 0:9b334a45a8ff 848
bogdanm 0:9b334a45a8ff 849 /**
bogdanm 0:9b334a45a8ff 850 * @brief Disable the NAND device interrupt.
mbed_official 124:6a4a5b7d7324 851 * @param __INSTANCE__ FSMC_NAND Instance
mbed_official 124:6a4a5b7d7324 852 * @param __BANK__ FSMC_NAND Bank
mbed_official 124:6a4a5b7d7324 853 * @param __INTERRUPT__ FSMC_NAND interrupt
bogdanm 0:9b334a45a8ff 854 * This parameter can be any combination of the following values:
mbed_official 124:6a4a5b7d7324 855 * @arg FSMC_IT_RISING_EDGE Interrupt rising edge.
mbed_official 124:6a4a5b7d7324 856 * @arg FSMC_IT_LEVEL Interrupt level.
mbed_official 124:6a4a5b7d7324 857 * @arg FSMC_IT_FALLING_EDGE Interrupt falling edge.
bogdanm 0:9b334a45a8ff 858 * @retval None
bogdanm 0:9b334a45a8ff 859 */
bogdanm 0:9b334a45a8ff 860 #define __FSMC_NAND_DISABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->SR2, (__INTERRUPT__)): \
mbed_official 124:6a4a5b7d7324 861 CLEAR_BIT((__INSTANCE__)->SR3, (__INTERRUPT__)))
mbed_official 124:6a4a5b7d7324 862
bogdanm 0:9b334a45a8ff 863 /**
bogdanm 0:9b334a45a8ff 864 * @brief Get flag status of the NAND device.
mbed_official 124:6a4a5b7d7324 865 * @param __INSTANCE__ FSMC_NAND Instance
mbed_official 124:6a4a5b7d7324 866 * @param __BANK__ FSMC_NAND Bank
mbed_official 124:6a4a5b7d7324 867 * @param __FLAG__ FSMC_NAND flag
bogdanm 0:9b334a45a8ff 868 * This parameter can be any combination of the following values:
mbed_official 124:6a4a5b7d7324 869 * @arg FSMC_FLAG_RISING_EDGE Interrupt rising edge flag.
mbed_official 124:6a4a5b7d7324 870 * @arg FSMC_FLAG_LEVEL Interrupt level edge flag.
mbed_official 124:6a4a5b7d7324 871 * @arg FSMC_FLAG_FALLING_EDGE Interrupt falling edge flag.
mbed_official 124:6a4a5b7d7324 872 * @arg FSMC_FLAG_FEMPT FIFO empty flag.
bogdanm 0:9b334a45a8ff 873 * @retval The state of FLAG (SET or RESET).
bogdanm 0:9b334a45a8ff 874 */
bogdanm 0:9b334a45a8ff 875 #define __FSMC_NAND_GET_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? (((__INSTANCE__)->SR2 &(__FLAG__)) == (__FLAG__)): \
bogdanm 0:9b334a45a8ff 876 (((__INSTANCE__)->SR3 &(__FLAG__)) == (__FLAG__)))
mbed_official 124:6a4a5b7d7324 877
bogdanm 0:9b334a45a8ff 878 /**
bogdanm 0:9b334a45a8ff 879 * @brief Clear flag status of the NAND device.
mbed_official 124:6a4a5b7d7324 880 * @param __INSTANCE__ FSMC_NAND Instance
mbed_official 124:6a4a5b7d7324 881 * @param __BANK__ FSMC_NAND Bank
mbed_official 124:6a4a5b7d7324 882 * @param __FLAG__ FSMC_NAND flag
bogdanm 0:9b334a45a8ff 883 * This parameter can be any combination of the following values:
mbed_official 124:6a4a5b7d7324 884 * @arg FSMC_FLAG_RISING_EDGE Interrupt rising edge flag.
mbed_official 124:6a4a5b7d7324 885 * @arg FSMC_FLAG_LEVEL Interrupt level edge flag.
mbed_official 124:6a4a5b7d7324 886 * @arg FSMC_FLAG_FALLING_EDGE Interrupt falling edge flag.
mbed_official 124:6a4a5b7d7324 887 * @arg FSMC_FLAG_FEMPT FIFO empty flag.
bogdanm 0:9b334a45a8ff 888 * @retval None
bogdanm 0:9b334a45a8ff 889 */
bogdanm 0:9b334a45a8ff 890 #define __FSMC_NAND_CLEAR_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->SR2, (__FLAG__)): \
mbed_official 124:6a4a5b7d7324 891 CLEAR_BIT((__INSTANCE__)->SR3, (__FLAG__)))
mbed_official 124:6a4a5b7d7324 892
bogdanm 0:9b334a45a8ff 893 /**
bogdanm 0:9b334a45a8ff 894 * @brief Enable the PCCARD device interrupt.
mbed_official 124:6a4a5b7d7324 895 * @param __INSTANCE__ FSMC_PCCARD Instance
mbed_official 124:6a4a5b7d7324 896 * @param __INTERRUPT__ FSMC_PCCARD interrupt
bogdanm 0:9b334a45a8ff 897 * This parameter can be any combination of the following values:
mbed_official 124:6a4a5b7d7324 898 * @arg FSMC_IT_RISING_EDGE Interrupt rising edge.
mbed_official 124:6a4a5b7d7324 899 * @arg FSMC_IT_LEVEL Interrupt level.
mbed_official 124:6a4a5b7d7324 900 * @arg FSMC_IT_FALLING_EDGE Interrupt falling edge.
bogdanm 0:9b334a45a8ff 901 * @retval None
mbed_official 124:6a4a5b7d7324 902 */
bogdanm 0:9b334a45a8ff 903 #define __FSMC_PCCARD_ENABLE_IT(__INSTANCE__, __INTERRUPT__) SET_BIT((__INSTANCE__)->SR4, (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 904
bogdanm 0:9b334a45a8ff 905 /**
bogdanm 0:9b334a45a8ff 906 * @brief Disable the PCCARD device interrupt.
mbed_official 124:6a4a5b7d7324 907 * @param __INSTANCE__ FSMC_PCCARD Instance
mbed_official 124:6a4a5b7d7324 908 * @param __INTERRUPT__ FSMC_PCCARD interrupt
bogdanm 0:9b334a45a8ff 909 * This parameter can be any combination of the following values:
mbed_official 124:6a4a5b7d7324 910 * @arg FSMC_IT_RISING_EDGE Interrupt rising edge.
mbed_official 124:6a4a5b7d7324 911 * @arg FSMC_IT_LEVEL Interrupt level.
mbed_official 124:6a4a5b7d7324 912 * @arg FSMC_IT_FALLING_EDGE Interrupt falling edge.
bogdanm 0:9b334a45a8ff 913 * @retval None
mbed_official 124:6a4a5b7d7324 914 */
mbed_official 124:6a4a5b7d7324 915 #define __FSMC_PCCARD_DISABLE_IT(__INSTANCE__, __INTERRUPT__) CLEAR_BIT((__INSTANCE__)->SR4, (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 916
bogdanm 0:9b334a45a8ff 917 /**
bogdanm 0:9b334a45a8ff 918 * @brief Get flag status of the PCCARD device.
mbed_official 124:6a4a5b7d7324 919 * @param __INSTANCE__ FSMC_PCCARD Instance
mbed_official 124:6a4a5b7d7324 920 * @param __FLAG__ FSMC_PCCARD flag
bogdanm 0:9b334a45a8ff 921 * This parameter can be any combination of the following values:
mbed_official 124:6a4a5b7d7324 922 * @arg FSMC_FLAG_RISING_EDGE Interrupt rising edge flag.
mbed_official 124:6a4a5b7d7324 923 * @arg FSMC_FLAG_LEVEL Interrupt level edge flag.
mbed_official 124:6a4a5b7d7324 924 * @arg FSMC_FLAG_FALLING_EDGE Interrupt falling edge flag.
mbed_official 124:6a4a5b7d7324 925 * @arg FSMC_FLAG_FEMPT FIFO empty flag.
bogdanm 0:9b334a45a8ff 926 * @retval The state of FLAG (SET or RESET).
bogdanm 0:9b334a45a8ff 927 */
bogdanm 0:9b334a45a8ff 928 #define __FSMC_PCCARD_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->SR4 &(__FLAG__)) == (__FLAG__))
bogdanm 0:9b334a45a8ff 929
bogdanm 0:9b334a45a8ff 930 /**
bogdanm 0:9b334a45a8ff 931 * @brief Clear flag status of the PCCARD device.
mbed_official 124:6a4a5b7d7324 932 * @param __INSTANCE__ FSMC_PCCARD Instance
mbed_official 124:6a4a5b7d7324 933 * @param __FLAG__ FSMC_PCCARD flag
bogdanm 0:9b334a45a8ff 934 * This parameter can be any combination of the following values:
mbed_official 124:6a4a5b7d7324 935 * @arg FSMC_FLAG_RISING_EDGE Interrupt rising edge flag.
mbed_official 124:6a4a5b7d7324 936 * @arg FSMC_FLAG_LEVEL Interrupt level edge flag.
mbed_official 124:6a4a5b7d7324 937 * @arg FSMC_FLAG_FALLING_EDGE Interrupt falling edge flag.
mbed_official 124:6a4a5b7d7324 938 * @arg FSMC_FLAG_FEMPT FIFO empty flag.
bogdanm 0:9b334a45a8ff 939 * @retval None
bogdanm 0:9b334a45a8ff 940 */
bogdanm 0:9b334a45a8ff 941 #define __FSMC_PCCARD_CLEAR_FLAG(__INSTANCE__, __FLAG__) CLEAR_BIT((__INSTANCE__)->SR4, (__FLAG__))
mbed_official 124:6a4a5b7d7324 942
bogdanm 0:9b334a45a8ff 943 /**
bogdanm 0:9b334a45a8ff 944 * @}
mbed_official 124:6a4a5b7d7324 945 */
bogdanm 0:9b334a45a8ff 946
bogdanm 0:9b334a45a8ff 947 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
bogdanm 0:9b334a45a8ff 948
bogdanm 0:9b334a45a8ff 949 /**
bogdanm 0:9b334a45a8ff 950 * @}
mbed_official 124:6a4a5b7d7324 951 */
bogdanm 0:9b334a45a8ff 952
bogdanm 0:9b334a45a8ff 953 /* Exported functions --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 954
bogdanm 0:9b334a45a8ff 955 /** @addtogroup FSMC_LL_Exported_Functions
bogdanm 0:9b334a45a8ff 956 * @{
bogdanm 0:9b334a45a8ff 957 */
bogdanm 0:9b334a45a8ff 958
bogdanm 0:9b334a45a8ff 959 /** @addtogroup FSMC_NORSRAM
bogdanm 0:9b334a45a8ff 960 * @{
bogdanm 0:9b334a45a8ff 961 */
bogdanm 0:9b334a45a8ff 962
bogdanm 0:9b334a45a8ff 963 /** @addtogroup FSMC_NORSRAM_Group1
bogdanm 0:9b334a45a8ff 964 * @{
bogdanm 0:9b334a45a8ff 965 */
bogdanm 0:9b334a45a8ff 966
bogdanm 0:9b334a45a8ff 967 /* FSMC_NORSRAM Controller functions ******************************************/
bogdanm 0:9b334a45a8ff 968 /* Initialization/de-initialization functions */
bogdanm 0:9b334a45a8ff 969 HAL_StatusTypeDef FSMC_NORSRAM_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_InitTypeDef *Init);
bogdanm 0:9b334a45a8ff 970 HAL_StatusTypeDef FSMC_NORSRAM_Timing_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank);
bogdanm 0:9b334a45a8ff 971 HAL_StatusTypeDef FSMC_NORSRAM_Extended_Timing_Init(FSMC_NORSRAM_EXTENDED_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank, uint32_t ExtendedMode);
bogdanm 0:9b334a45a8ff 972 HAL_StatusTypeDef FSMC_NORSRAM_DeInit(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_EXTENDED_TypeDef *ExDevice, uint32_t Bank);
bogdanm 0:9b334a45a8ff 973
bogdanm 0:9b334a45a8ff 974 /**
bogdanm 0:9b334a45a8ff 975 * @}
mbed_official 124:6a4a5b7d7324 976 */
bogdanm 0:9b334a45a8ff 977
bogdanm 0:9b334a45a8ff 978 /** @addtogroup FSMC_NORSRAM_Group2
bogdanm 0:9b334a45a8ff 979 * @{
bogdanm 0:9b334a45a8ff 980 */
bogdanm 0:9b334a45a8ff 981
bogdanm 0:9b334a45a8ff 982 /* FSMC_NORSRAM Control functions */
bogdanm 0:9b334a45a8ff 983 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Enable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
bogdanm 0:9b334a45a8ff 984 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Disable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
bogdanm 0:9b334a45a8ff 985
bogdanm 0:9b334a45a8ff 986 /**
bogdanm 0:9b334a45a8ff 987 * @}
mbed_official 124:6a4a5b7d7324 988 */
bogdanm 0:9b334a45a8ff 989
bogdanm 0:9b334a45a8ff 990 /**
bogdanm 0:9b334a45a8ff 991 * @}
mbed_official 124:6a4a5b7d7324 992 */
bogdanm 0:9b334a45a8ff 993
mbed_official 124:6a4a5b7d7324 994 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
bogdanm 0:9b334a45a8ff 995 /** @addtogroup FSMC_NAND
bogdanm 0:9b334a45a8ff 996 * @{
bogdanm 0:9b334a45a8ff 997 */
bogdanm 0:9b334a45a8ff 998
bogdanm 0:9b334a45a8ff 999 /* FSMC_NAND Controller functions **********************************************/
bogdanm 0:9b334a45a8ff 1000 /* Initialization/de-initialization functions */
bogdanm 0:9b334a45a8ff 1001 /** @addtogroup FSMC_NAND_Exported_Functions_Group1
bogdanm 0:9b334a45a8ff 1002 * @{
bogdanm 0:9b334a45a8ff 1003 */
bogdanm 0:9b334a45a8ff 1004
bogdanm 0:9b334a45a8ff 1005 HAL_StatusTypeDef FSMC_NAND_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_InitTypeDef *Init);
bogdanm 0:9b334a45a8ff 1006 HAL_StatusTypeDef FSMC_NAND_CommonSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
bogdanm 0:9b334a45a8ff 1007 HAL_StatusTypeDef FSMC_NAND_AttributeSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
bogdanm 0:9b334a45a8ff 1008 HAL_StatusTypeDef FSMC_NAND_DeInit(FSMC_NAND_TypeDef *Device, uint32_t Bank);
bogdanm 0:9b334a45a8ff 1009
bogdanm 0:9b334a45a8ff 1010 /**
bogdanm 0:9b334a45a8ff 1011 * @}
mbed_official 124:6a4a5b7d7324 1012 */
bogdanm 0:9b334a45a8ff 1013
bogdanm 0:9b334a45a8ff 1014 /* FSMC_NAND Control functions */
bogdanm 0:9b334a45a8ff 1015 /** @addtogroup FSMC_NAND_Exported_Functions_Group2
bogdanm 0:9b334a45a8ff 1016 * @{
bogdanm 0:9b334a45a8ff 1017 */
bogdanm 0:9b334a45a8ff 1018
bogdanm 0:9b334a45a8ff 1019 HAL_StatusTypeDef FSMC_NAND_ECC_Enable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
bogdanm 0:9b334a45a8ff 1020 HAL_StatusTypeDef FSMC_NAND_ECC_Disable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
bogdanm 0:9b334a45a8ff 1021 HAL_StatusTypeDef FSMC_NAND_GetECC(FSMC_NAND_TypeDef *Device, uint32_t *ECCval, uint32_t Bank, uint32_t Timeout);
bogdanm 0:9b334a45a8ff 1022
bogdanm 0:9b334a45a8ff 1023 /**
bogdanm 0:9b334a45a8ff 1024 * @}
mbed_official 124:6a4a5b7d7324 1025 */
bogdanm 0:9b334a45a8ff 1026
bogdanm 0:9b334a45a8ff 1027 /**
bogdanm 0:9b334a45a8ff 1028 * @}
mbed_official 124:6a4a5b7d7324 1029 */
bogdanm 0:9b334a45a8ff 1030
bogdanm 0:9b334a45a8ff 1031 /** @addtogroup FSMC_PCCARD
bogdanm 0:9b334a45a8ff 1032 * @{
bogdanm 0:9b334a45a8ff 1033 */
bogdanm 0:9b334a45a8ff 1034
bogdanm 0:9b334a45a8ff 1035 /* FSMC_PCCARD Controller functions ********************************************/
bogdanm 0:9b334a45a8ff 1036 /* Initialization/de-initialization functions */
bogdanm 0:9b334a45a8ff 1037 /** @addtogroup FSMC_PCCARD_Exported_Functions_Group1
bogdanm 0:9b334a45a8ff 1038 * @{
bogdanm 0:9b334a45a8ff 1039 */
bogdanm 0:9b334a45a8ff 1040
bogdanm 0:9b334a45a8ff 1041 HAL_StatusTypeDef FSMC_PCCARD_Init(FSMC_PCCARD_TypeDef *Device, FSMC_PCCARD_InitTypeDef *Init);
bogdanm 0:9b334a45a8ff 1042 HAL_StatusTypeDef FSMC_PCCARD_CommonSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
bogdanm 0:9b334a45a8ff 1043 HAL_StatusTypeDef FSMC_PCCARD_AttributeSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
bogdanm 0:9b334a45a8ff 1044 HAL_StatusTypeDef FSMC_PCCARD_IOSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
bogdanm 0:9b334a45a8ff 1045 HAL_StatusTypeDef FSMC_PCCARD_DeInit(FSMC_PCCARD_TypeDef *Device);
bogdanm 0:9b334a45a8ff 1046
bogdanm 0:9b334a45a8ff 1047 /**
bogdanm 0:9b334a45a8ff 1048 * @}
mbed_official 124:6a4a5b7d7324 1049 */
bogdanm 0:9b334a45a8ff 1050
bogdanm 0:9b334a45a8ff 1051 /**
bogdanm 0:9b334a45a8ff 1052 * @}
bogdanm 0:9b334a45a8ff 1053 */
mbed_official 124:6a4a5b7d7324 1054
mbed_official 124:6a4a5b7d7324 1055 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
mbed_official 124:6a4a5b7d7324 1056 /**
mbed_official 124:6a4a5b7d7324 1057 * @}
mbed_official 124:6a4a5b7d7324 1058 */
mbed_official 124:6a4a5b7d7324 1059
mbed_official 124:6a4a5b7d7324 1060 /**
mbed_official 124:6a4a5b7d7324 1061 * @}
mbed_official 124:6a4a5b7d7324 1062 */
mbed_official 124:6a4a5b7d7324 1063
mbed_official 124:6a4a5b7d7324 1064 #endif /* FSMC_BANK1 */
mbed_official 124:6a4a5b7d7324 1065
mbed_official 124:6a4a5b7d7324 1066 /**
mbed_official 124:6a4a5b7d7324 1067 * @}
mbed_official 124:6a4a5b7d7324 1068 */
mbed_official 124:6a4a5b7d7324 1069
bogdanm 0:9b334a45a8ff 1070 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 1071 }
bogdanm 0:9b334a45a8ff 1072 #endif
bogdanm 0:9b334a45a8ff 1073
bogdanm 0:9b334a45a8ff 1074 #endif /* __STM32F1xx_LL_FSMC_H */
bogdanm 0:9b334a45a8ff 1075
bogdanm 0:9b334a45a8ff 1076 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
bogdanm 0:9b334a45a8ff 1077