mbed official / mbed

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

Committer:
Anna Bridge
Date:
Fri Jun 22 15:38:59 2018 +0100
Revision:
169:a7c7b631e539
Parent:
167:84c0a372a020
mbed library. Release version 162

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 167:84c0a372a020 1 /**
AnnaBridge 167:84c0a372a020 2 ******************************************************************************
AnnaBridge 167:84c0a372a020 3 * @file stm32f4xx_ll_fsmc.h
AnnaBridge 167:84c0a372a020 4 * @author MCD Application Team
AnnaBridge 167:84c0a372a020 5 * @brief Header file of FSMC HAL module.
AnnaBridge 167:84c0a372a020 6 ******************************************************************************
AnnaBridge 167:84c0a372a020 7 * @attention
AnnaBridge 167:84c0a372a020 8 *
AnnaBridge 167:84c0a372a020 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 167:84c0a372a020 10 *
AnnaBridge 167:84c0a372a020 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 167:84c0a372a020 12 * are permitted provided that the following conditions are met:
AnnaBridge 167:84c0a372a020 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 167:84c0a372a020 14 * this list of conditions and the following disclaimer.
AnnaBridge 167:84c0a372a020 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 167:84c0a372a020 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 167:84c0a372a020 17 * and/or other materials provided with the distribution.
AnnaBridge 167:84c0a372a020 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 167:84c0a372a020 19 * may be used to endorse or promote products derived from this software
AnnaBridge 167:84c0a372a020 20 * without specific prior written permission.
AnnaBridge 167:84c0a372a020 21 *
AnnaBridge 167:84c0a372a020 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 167:84c0a372a020 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 167:84c0a372a020 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 167:84c0a372a020 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 167:84c0a372a020 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 167:84c0a372a020 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 167:84c0a372a020 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 167:84c0a372a020 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 167:84c0a372a020 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 167:84c0a372a020 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 167:84c0a372a020 32 *
AnnaBridge 167:84c0a372a020 33 ******************************************************************************
AnnaBridge 167:84c0a372a020 34 */
AnnaBridge 167:84c0a372a020 35
AnnaBridge 167:84c0a372a020 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 167:84c0a372a020 37 #ifndef __STM32F4xx_LL_FSMC_H
AnnaBridge 167:84c0a372a020 38 #define __STM32F4xx_LL_FSMC_H
AnnaBridge 167:84c0a372a020 39
AnnaBridge 167:84c0a372a020 40 #ifdef __cplusplus
AnnaBridge 167:84c0a372a020 41 extern "C" {
AnnaBridge 167:84c0a372a020 42 #endif
AnnaBridge 167:84c0a372a020 43
AnnaBridge 167:84c0a372a020 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 45 #include "stm32f4xx_hal_def.h"
AnnaBridge 167:84c0a372a020 46
AnnaBridge 167:84c0a372a020 47 /** @addtogroup STM32F4xx_HAL_Driver
AnnaBridge 167:84c0a372a020 48 * @{
AnnaBridge 167:84c0a372a020 49 */
AnnaBridge 167:84c0a372a020 50
AnnaBridge 167:84c0a372a020 51 /** @addtogroup FSMC_LL
AnnaBridge 167:84c0a372a020 52 * @{
AnnaBridge 167:84c0a372a020 53 */
AnnaBridge 167:84c0a372a020 54
AnnaBridge 167:84c0a372a020 55 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || defined(STM32F412Zx) ||\
AnnaBridge 167:84c0a372a020 56 defined(STM32F412Vx) || defined(STM32F412Rx) || defined(STM32F413xx) || defined(STM32F423xx)
AnnaBridge 167:84c0a372a020 57 /* Private types -------------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 58 /** @defgroup FSMC_LL_Private_Types FSMC Private Types
AnnaBridge 167:84c0a372a020 59 * @{
AnnaBridge 167:84c0a372a020 60 */
AnnaBridge 167:84c0a372a020 61
AnnaBridge 167:84c0a372a020 62 /**
AnnaBridge 167:84c0a372a020 63 * @brief FSMC NORSRAM Configuration Structure definition
AnnaBridge 167:84c0a372a020 64 */
AnnaBridge 167:84c0a372a020 65 typedef struct
AnnaBridge 167:84c0a372a020 66 {
AnnaBridge 167:84c0a372a020 67 uint32_t NSBank; /*!< Specifies the NORSRAM memory device that will be used.
AnnaBridge 167:84c0a372a020 68 This parameter can be a value of @ref FSMC_NORSRAM_Bank */
AnnaBridge 167:84c0a372a020 69
AnnaBridge 167:84c0a372a020 70 uint32_t DataAddressMux; /*!< Specifies whether the address and data values are
AnnaBridge 167:84c0a372a020 71 multiplexed on the data bus or not.
AnnaBridge 167:84c0a372a020 72 This parameter can be a value of @ref FSMC_Data_Address_Bus_Multiplexing */
AnnaBridge 167:84c0a372a020 73
AnnaBridge 167:84c0a372a020 74 uint32_t MemoryType; /*!< Specifies the type of external memory attached to
AnnaBridge 167:84c0a372a020 75 the corresponding memory device.
AnnaBridge 167:84c0a372a020 76 This parameter can be a value of @ref FSMC_Memory_Type */
AnnaBridge 167:84c0a372a020 77
AnnaBridge 167:84c0a372a020 78 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
AnnaBridge 167:84c0a372a020 79 This parameter can be a value of @ref FSMC_NORSRAM_Data_Width */
AnnaBridge 167:84c0a372a020 80
AnnaBridge 167:84c0a372a020 81 uint32_t BurstAccessMode; /*!< Enables or disables the burst access mode for Flash memory,
AnnaBridge 167:84c0a372a020 82 valid only with synchronous burst Flash memories.
AnnaBridge 167:84c0a372a020 83 This parameter can be a value of @ref FSMC_Burst_Access_Mode */
AnnaBridge 167:84c0a372a020 84
AnnaBridge 167:84c0a372a020 85 uint32_t WaitSignalPolarity; /*!< Specifies the wait signal polarity, valid only when accessing
AnnaBridge 167:84c0a372a020 86 the Flash memory in burst mode.
AnnaBridge 167:84c0a372a020 87 This parameter can be a value of @ref FSMC_Wait_Signal_Polarity */
AnnaBridge 167:84c0a372a020 88
AnnaBridge 167:84c0a372a020 89 uint32_t WrapMode; /*!< Enables or disables the Wrapped burst access mode for Flash
AnnaBridge 167:84c0a372a020 90 memory, valid only when accessing Flash memories in burst mode.
AnnaBridge 167:84c0a372a020 91 This parameter can be a value of @ref FSMC_Wrap_Mode
AnnaBridge 167:84c0a372a020 92 This mode is available only for the STM32F405/407/4015/417xx devices */
AnnaBridge 167:84c0a372a020 93
AnnaBridge 167:84c0a372a020 94 uint32_t WaitSignalActive; /*!< Specifies if the wait signal is asserted by the memory one
AnnaBridge 167:84c0a372a020 95 clock cycle before the wait state or during the wait state,
AnnaBridge 167:84c0a372a020 96 valid only when accessing memories in burst mode.
AnnaBridge 167:84c0a372a020 97 This parameter can be a value of @ref FSMC_Wait_Timing */
AnnaBridge 167:84c0a372a020 98
AnnaBridge 167:84c0a372a020 99 uint32_t WriteOperation; /*!< Enables or disables the write operation in the selected device by the FSMC.
AnnaBridge 167:84c0a372a020 100 This parameter can be a value of @ref FSMC_Write_Operation */
AnnaBridge 167:84c0a372a020 101
AnnaBridge 167:84c0a372a020 102 uint32_t WaitSignal; /*!< Enables or disables the wait state insertion via wait
AnnaBridge 167:84c0a372a020 103 signal, valid for Flash memory access in burst mode.
AnnaBridge 167:84c0a372a020 104 This parameter can be a value of @ref FSMC_Wait_Signal */
AnnaBridge 167:84c0a372a020 105
AnnaBridge 167:84c0a372a020 106 uint32_t ExtendedMode; /*!< Enables or disables the extended mode.
AnnaBridge 167:84c0a372a020 107 This parameter can be a value of @ref FSMC_Extended_Mode */
AnnaBridge 167:84c0a372a020 108
AnnaBridge 167:84c0a372a020 109 uint32_t AsynchronousWait; /*!< Enables or disables wait signal during asynchronous transfers,
AnnaBridge 167:84c0a372a020 110 valid only with asynchronous Flash memories.
AnnaBridge 167:84c0a372a020 111 This parameter can be a value of @ref FSMC_AsynchronousWait */
AnnaBridge 167:84c0a372a020 112
AnnaBridge 167:84c0a372a020 113 uint32_t WriteBurst; /*!< Enables or disables the write burst operation.
AnnaBridge 167:84c0a372a020 114 This parameter can be a value of @ref FSMC_Write_Burst */
AnnaBridge 167:84c0a372a020 115
AnnaBridge 167:84c0a372a020 116 uint32_t ContinuousClock; /*!< Enables or disables the FMC clock output to external memory devices.
AnnaBridge 167:84c0a372a020 117 This parameter is only enabled through the FMC_BCR1 register, and don't care
AnnaBridge 167:84c0a372a020 118 through FMC_BCR2..4 registers.
AnnaBridge 167:84c0a372a020 119 This parameter can be a value of @ref FMC_Continous_Clock
AnnaBridge 167:84c0a372a020 120 This mode is available only for the STM32F412Vx/Zx/Rx devices */
AnnaBridge 167:84c0a372a020 121
AnnaBridge 167:84c0a372a020 122 uint32_t WriteFifo; /*!< Enables or disables the write FIFO used by the FMC controller.
AnnaBridge 167:84c0a372a020 123 This parameter is only enabled through the FMC_BCR1 register, and don't care
AnnaBridge 167:84c0a372a020 124 through FMC_BCR2..4 registers.
AnnaBridge 167:84c0a372a020 125 This parameter can be a value of @ref FMC_Write_FIFO
AnnaBridge 167:84c0a372a020 126 This mode is available only for the STM32F412Vx/Vx devices */
AnnaBridge 167:84c0a372a020 127
AnnaBridge 167:84c0a372a020 128 uint32_t PageSize; /*!< Specifies the memory page size.
AnnaBridge 167:84c0a372a020 129 This parameter can be a value of @ref FMC_Page_Size */
AnnaBridge 167:84c0a372a020 130 }FSMC_NORSRAM_InitTypeDef;
AnnaBridge 167:84c0a372a020 131
AnnaBridge 167:84c0a372a020 132 /**
AnnaBridge 167:84c0a372a020 133 * @brief FSMC NORSRAM Timing parameters structure definition
AnnaBridge 167:84c0a372a020 134 */
AnnaBridge 167:84c0a372a020 135 typedef struct
AnnaBridge 167:84c0a372a020 136 {
AnnaBridge 167:84c0a372a020 137 uint32_t AddressSetupTime; /*!< Defines the number of HCLK cycles to configure
AnnaBridge 167:84c0a372a020 138 the duration of the address setup time.
AnnaBridge 167:84c0a372a020 139 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
AnnaBridge 167:84c0a372a020 140 @note This parameter is not used with synchronous NOR Flash memories. */
AnnaBridge 167:84c0a372a020 141
AnnaBridge 167:84c0a372a020 142 uint32_t AddressHoldTime; /*!< Defines the number of HCLK cycles to configure
AnnaBridge 167:84c0a372a020 143 the duration of the address hold time.
AnnaBridge 167:84c0a372a020 144 This parameter can be a value between Min_Data = 1 and Max_Data = 15.
AnnaBridge 167:84c0a372a020 145 @note This parameter is not used with synchronous NOR Flash memories. */
AnnaBridge 167:84c0a372a020 146
AnnaBridge 167:84c0a372a020 147 uint32_t DataSetupTime; /*!< Defines the number of HCLK cycles to configure
AnnaBridge 167:84c0a372a020 148 the duration of the data setup time.
AnnaBridge 167:84c0a372a020 149 This parameter can be a value between Min_Data = 1 and Max_Data = 255.
AnnaBridge 167:84c0a372a020 150 @note This parameter is used for SRAMs, ROMs and asynchronous multiplexed
AnnaBridge 167:84c0a372a020 151 NOR Flash memories. */
AnnaBridge 167:84c0a372a020 152
AnnaBridge 167:84c0a372a020 153 uint32_t BusTurnAroundDuration; /*!< Defines the number of HCLK cycles to configure
AnnaBridge 167:84c0a372a020 154 the duration of the bus turnaround.
AnnaBridge 167:84c0a372a020 155 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
AnnaBridge 167:84c0a372a020 156 @note This parameter is only used for multiplexed NOR Flash memories. */
AnnaBridge 167:84c0a372a020 157
AnnaBridge 167:84c0a372a020 158 uint32_t CLKDivision; /*!< Defines the period of CLK clock output signal, expressed in number of
AnnaBridge 167:84c0a372a020 159 HCLK cycles. This parameter can be a value between Min_Data = 2 and Max_Data = 16.
AnnaBridge 167:84c0a372a020 160 @note This parameter is not used for asynchronous NOR Flash, SRAM or ROM
AnnaBridge 167:84c0a372a020 161 accesses. */
AnnaBridge 167:84c0a372a020 162
AnnaBridge 167:84c0a372a020 163 uint32_t DataLatency; /*!< Defines the number of memory clock cycles to issue
AnnaBridge 167:84c0a372a020 164 to the memory before getting the first data.
AnnaBridge 167:84c0a372a020 165 The parameter value depends on the memory type as shown below:
AnnaBridge 167:84c0a372a020 166 - It must be set to 0 in case of a CRAM
AnnaBridge 167:84c0a372a020 167 - It is don't care in asynchronous NOR, SRAM or ROM accesses
AnnaBridge 167:84c0a372a020 168 - It may assume a value between Min_Data = 2 and Max_Data = 17 in NOR Flash memories
AnnaBridge 167:84c0a372a020 169 with synchronous burst mode enable */
AnnaBridge 167:84c0a372a020 170
AnnaBridge 167:84c0a372a020 171 uint32_t AccessMode; /*!< Specifies the asynchronous access mode.
AnnaBridge 167:84c0a372a020 172 This parameter can be a value of @ref FSMC_Access_Mode */
AnnaBridge 167:84c0a372a020 173
AnnaBridge 167:84c0a372a020 174 }FSMC_NORSRAM_TimingTypeDef;
AnnaBridge 167:84c0a372a020 175
AnnaBridge 167:84c0a372a020 176 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 177 /**
AnnaBridge 167:84c0a372a020 178 * @brief FSMC NAND Configuration Structure definition
AnnaBridge 167:84c0a372a020 179 */
AnnaBridge 167:84c0a372a020 180 typedef struct
AnnaBridge 167:84c0a372a020 181 {
AnnaBridge 167:84c0a372a020 182 uint32_t NandBank; /*!< Specifies the NAND memory device that will be used.
AnnaBridge 167:84c0a372a020 183 This parameter can be a value of @ref FSMC_NAND_Bank */
AnnaBridge 167:84c0a372a020 184
AnnaBridge 167:84c0a372a020 185 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the NAND Memory device.
AnnaBridge 167:84c0a372a020 186 This parameter can be any value of @ref FSMC_Wait_feature */
AnnaBridge 167:84c0a372a020 187
AnnaBridge 167:84c0a372a020 188 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
AnnaBridge 167:84c0a372a020 189 This parameter can be any value of @ref FSMC_NAND_Data_Width */
AnnaBridge 167:84c0a372a020 190
AnnaBridge 167:84c0a372a020 191 uint32_t EccComputation; /*!< Enables or disables the ECC computation.
AnnaBridge 167:84c0a372a020 192 This parameter can be any value of @ref FSMC_ECC */
AnnaBridge 167:84c0a372a020 193
AnnaBridge 167:84c0a372a020 194 uint32_t ECCPageSize; /*!< Defines the page size for the extended ECC.
AnnaBridge 167:84c0a372a020 195 This parameter can be any value of @ref FSMC_ECC_Page_Size */
AnnaBridge 167:84c0a372a020 196
AnnaBridge 167:84c0a372a020 197 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
AnnaBridge 167:84c0a372a020 198 delay between CLE low and RE low.
AnnaBridge 167:84c0a372a020 199 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 167:84c0a372a020 200
AnnaBridge 167:84c0a372a020 201 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
AnnaBridge 167:84c0a372a020 202 delay between ALE low and RE low.
AnnaBridge 167:84c0a372a020 203 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 167:84c0a372a020 204
AnnaBridge 167:84c0a372a020 205 }FSMC_NAND_InitTypeDef;
AnnaBridge 167:84c0a372a020 206
AnnaBridge 167:84c0a372a020 207 /**
AnnaBridge 167:84c0a372a020 208 * @brief FSMC NAND/PCCARD Timing parameters structure definition
AnnaBridge 167:84c0a372a020 209 */
AnnaBridge 167:84c0a372a020 210 typedef struct
AnnaBridge 167:84c0a372a020 211 {
AnnaBridge 167:84c0a372a020 212 uint32_t SetupTime; /*!< Defines the number of HCLK cycles to setup address before
AnnaBridge 167:84c0a372a020 213 the command assertion for NAND-Flash read or write access
AnnaBridge 167:84c0a372a020 214 to common/Attribute or I/O memory space (depending on
AnnaBridge 167:84c0a372a020 215 the memory space timing to be configured).
AnnaBridge 167:84c0a372a020 216 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 167:84c0a372a020 217
AnnaBridge 167:84c0a372a020 218 uint32_t WaitSetupTime; /*!< Defines the minimum number of HCLK cycles to assert the
AnnaBridge 167:84c0a372a020 219 command for NAND-Flash read or write access to
AnnaBridge 167:84c0a372a020 220 common/Attribute or I/O memory space (depending on the
AnnaBridge 167:84c0a372a020 221 memory space timing to be configured).
AnnaBridge 167:84c0a372a020 222 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 167:84c0a372a020 223
AnnaBridge 167:84c0a372a020 224 uint32_t HoldSetupTime; /*!< Defines the number of HCLK clock cycles to hold address
AnnaBridge 167:84c0a372a020 225 (and data for write access) after the command de-assertion
AnnaBridge 167:84c0a372a020 226 for NAND-Flash read or write access to common/Attribute
AnnaBridge 167:84c0a372a020 227 or I/O memory space (depending on the memory space timing
AnnaBridge 167:84c0a372a020 228 to be configured).
AnnaBridge 167:84c0a372a020 229 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 167:84c0a372a020 230
AnnaBridge 167:84c0a372a020 231 uint32_t HiZSetupTime; /*!< Defines the number of HCLK clock cycles during which the
AnnaBridge 167:84c0a372a020 232 data bus is kept in HiZ after the start of a NAND-Flash
AnnaBridge 167:84c0a372a020 233 write access to common/Attribute or I/O memory space (depending
AnnaBridge 167:84c0a372a020 234 on the memory space timing to be configured).
AnnaBridge 167:84c0a372a020 235 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 167:84c0a372a020 236
AnnaBridge 167:84c0a372a020 237 }FSMC_NAND_PCC_TimingTypeDef;
AnnaBridge 167:84c0a372a020 238
AnnaBridge 167:84c0a372a020 239 /**
AnnaBridge 167:84c0a372a020 240 * @brief FSMC NAND Configuration Structure definition
AnnaBridge 167:84c0a372a020 241 */
AnnaBridge 167:84c0a372a020 242 typedef struct
AnnaBridge 167:84c0a372a020 243 {
AnnaBridge 167:84c0a372a020 244 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the PCCARD Memory device.
AnnaBridge 167:84c0a372a020 245 This parameter can be any value of @ref FSMC_Wait_feature */
AnnaBridge 167:84c0a372a020 246
AnnaBridge 167:84c0a372a020 247 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
AnnaBridge 167:84c0a372a020 248 delay between CLE low and RE low.
AnnaBridge 167:84c0a372a020 249 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 167:84c0a372a020 250
AnnaBridge 167:84c0a372a020 251 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
AnnaBridge 167:84c0a372a020 252 delay between ALE low and RE low.
AnnaBridge 167:84c0a372a020 253 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 167:84c0a372a020 254
AnnaBridge 167:84c0a372a020 255 }FSMC_PCCARD_InitTypeDef;
AnnaBridge 167:84c0a372a020 256 /**
AnnaBridge 167:84c0a372a020 257 * @}
AnnaBridge 167:84c0a372a020 258 */
AnnaBridge 167:84c0a372a020 259 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 260
AnnaBridge 167:84c0a372a020 261 /* Private constants ---------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 262 /** @defgroup FSMC_LL_Private_Constants FSMC Private Constants
AnnaBridge 167:84c0a372a020 263 * @{
AnnaBridge 167:84c0a372a020 264 */
AnnaBridge 167:84c0a372a020 265
AnnaBridge 167:84c0a372a020 266 /** @defgroup FSMC_LL_NOR_SRAM_Controller FSMC NOR/SRAM Controller
AnnaBridge 167:84c0a372a020 267 * @{
AnnaBridge 167:84c0a372a020 268 */
AnnaBridge 167:84c0a372a020 269 /** @defgroup FSMC_NORSRAM_Bank FSMC NOR/SRAM Bank
AnnaBridge 167:84c0a372a020 270 * @{
AnnaBridge 167:84c0a372a020 271 */
AnnaBridge 167:84c0a372a020 272 #define FSMC_NORSRAM_BANK1 0x00000000U
AnnaBridge 167:84c0a372a020 273 #define FSMC_NORSRAM_BANK2 0x00000002U
AnnaBridge 167:84c0a372a020 274 #define FSMC_NORSRAM_BANK3 0x00000004U
AnnaBridge 167:84c0a372a020 275 #define FSMC_NORSRAM_BANK4 0x00000006U
AnnaBridge 167:84c0a372a020 276 /**
AnnaBridge 167:84c0a372a020 277 * @}
AnnaBridge 167:84c0a372a020 278 */
AnnaBridge 167:84c0a372a020 279
AnnaBridge 167:84c0a372a020 280 /** @defgroup FSMC_Data_Address_Bus_Multiplexing FSMC Data Address Bus Multiplexing
AnnaBridge 167:84c0a372a020 281 * @{
AnnaBridge 167:84c0a372a020 282 */
AnnaBridge 167:84c0a372a020 283 #define FSMC_DATA_ADDRESS_MUX_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 284 #define FSMC_DATA_ADDRESS_MUX_ENABLE 0x00000002U
AnnaBridge 167:84c0a372a020 285 /**
AnnaBridge 167:84c0a372a020 286 * @}
AnnaBridge 167:84c0a372a020 287 */
AnnaBridge 167:84c0a372a020 288
AnnaBridge 167:84c0a372a020 289 /** @defgroup FSMC_Memory_Type FSMC Memory Type
AnnaBridge 167:84c0a372a020 290 * @{
AnnaBridge 167:84c0a372a020 291 */
AnnaBridge 167:84c0a372a020 292 #define FSMC_MEMORY_TYPE_SRAM 0x00000000U
AnnaBridge 167:84c0a372a020 293 #define FSMC_MEMORY_TYPE_PSRAM 0x00000004U
AnnaBridge 167:84c0a372a020 294 #define FSMC_MEMORY_TYPE_NOR 0x00000008U
AnnaBridge 167:84c0a372a020 295 /**
AnnaBridge 167:84c0a372a020 296 * @}
AnnaBridge 167:84c0a372a020 297 */
AnnaBridge 167:84c0a372a020 298
AnnaBridge 167:84c0a372a020 299 /** @defgroup FSMC_NORSRAM_Data_Width FSMC NOR/SRAM Data Width
AnnaBridge 167:84c0a372a020 300 * @{
AnnaBridge 167:84c0a372a020 301 */
AnnaBridge 167:84c0a372a020 302 #define FSMC_NORSRAM_MEM_BUS_WIDTH_8 0x00000000U
AnnaBridge 167:84c0a372a020 303 #define FSMC_NORSRAM_MEM_BUS_WIDTH_16 0x00000010U
AnnaBridge 167:84c0a372a020 304 #define FSMC_NORSRAM_MEM_BUS_WIDTH_32 0x00000020U
AnnaBridge 167:84c0a372a020 305 /**
AnnaBridge 167:84c0a372a020 306 * @}
AnnaBridge 167:84c0a372a020 307 */
AnnaBridge 167:84c0a372a020 308
AnnaBridge 167:84c0a372a020 309 /** @defgroup FSMC_NORSRAM_Flash_Access FSMC NOR/SRAM Flash Access
AnnaBridge 167:84c0a372a020 310 * @{
AnnaBridge 167:84c0a372a020 311 */
AnnaBridge 167:84c0a372a020 312 #define FSMC_NORSRAM_FLASH_ACCESS_ENABLE 0x00000040U
AnnaBridge 167:84c0a372a020 313 #define FSMC_NORSRAM_FLASH_ACCESS_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 314 /**
AnnaBridge 167:84c0a372a020 315 * @}
AnnaBridge 167:84c0a372a020 316 */
AnnaBridge 167:84c0a372a020 317
AnnaBridge 167:84c0a372a020 318 /** @defgroup FSMC_Burst_Access_Mode FSMC Burst Access Mode
AnnaBridge 167:84c0a372a020 319 * @{
AnnaBridge 167:84c0a372a020 320 */
AnnaBridge 167:84c0a372a020 321 #define FSMC_BURST_ACCESS_MODE_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 322 #define FSMC_BURST_ACCESS_MODE_ENABLE 0x00000100U
AnnaBridge 167:84c0a372a020 323 /**
AnnaBridge 167:84c0a372a020 324 * @}
AnnaBridge 167:84c0a372a020 325 */
AnnaBridge 167:84c0a372a020 326
AnnaBridge 167:84c0a372a020 327 /** @defgroup FSMC_Wait_Signal_Polarity FSMC Wait Signal Polarity
AnnaBridge 167:84c0a372a020 328 * @{
AnnaBridge 167:84c0a372a020 329 */
AnnaBridge 167:84c0a372a020 330 #define FSMC_WAIT_SIGNAL_POLARITY_LOW 0x00000000U
AnnaBridge 167:84c0a372a020 331 #define FSMC_WAIT_SIGNAL_POLARITY_HIGH 0x00000200U
AnnaBridge 167:84c0a372a020 332 /**
AnnaBridge 167:84c0a372a020 333 * @}
AnnaBridge 167:84c0a372a020 334 */
AnnaBridge 167:84c0a372a020 335
AnnaBridge 167:84c0a372a020 336 /** @defgroup FSMC_Wrap_Mode FSMC Wrap Mode
AnnaBridge 167:84c0a372a020 337 * @note These values are available only for the STM32F405/415/407/417xx devices.
AnnaBridge 167:84c0a372a020 338 * @{
AnnaBridge 167:84c0a372a020 339 */
AnnaBridge 167:84c0a372a020 340 #define FSMC_WRAP_MODE_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 341 #define FSMC_WRAP_MODE_ENABLE 0x00000400U
AnnaBridge 167:84c0a372a020 342 /**
AnnaBridge 167:84c0a372a020 343 * @}
AnnaBridge 167:84c0a372a020 344 */
AnnaBridge 167:84c0a372a020 345
AnnaBridge 167:84c0a372a020 346 /** @defgroup FSMC_Wait_Timing FSMC Wait Timing
AnnaBridge 167:84c0a372a020 347 * @{
AnnaBridge 167:84c0a372a020 348 */
AnnaBridge 167:84c0a372a020 349 #define FSMC_WAIT_TIMING_BEFORE_WS 0x00000000U
AnnaBridge 167:84c0a372a020 350 #define FSMC_WAIT_TIMING_DURING_WS 0x00000800U
AnnaBridge 167:84c0a372a020 351 /**
AnnaBridge 167:84c0a372a020 352 * @}
AnnaBridge 167:84c0a372a020 353 */
AnnaBridge 167:84c0a372a020 354
AnnaBridge 167:84c0a372a020 355 /** @defgroup FSMC_Write_Operation FSMC Write Operation
AnnaBridge 167:84c0a372a020 356 * @{
AnnaBridge 167:84c0a372a020 357 */
AnnaBridge 167:84c0a372a020 358 #define FSMC_WRITE_OPERATION_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 359 #define FSMC_WRITE_OPERATION_ENABLE 0x00001000U
AnnaBridge 167:84c0a372a020 360 /**
AnnaBridge 167:84c0a372a020 361 * @}
AnnaBridge 167:84c0a372a020 362 */
AnnaBridge 167:84c0a372a020 363
AnnaBridge 167:84c0a372a020 364 /** @defgroup FSMC_Wait_Signal FSMC Wait Signal
AnnaBridge 167:84c0a372a020 365 * @{
AnnaBridge 167:84c0a372a020 366 */
AnnaBridge 167:84c0a372a020 367 #define FSMC_WAIT_SIGNAL_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 368 #define FSMC_WAIT_SIGNAL_ENABLE 0x00002000U
AnnaBridge 167:84c0a372a020 369 /**
AnnaBridge 167:84c0a372a020 370 * @}
AnnaBridge 167:84c0a372a020 371 */
AnnaBridge 167:84c0a372a020 372
AnnaBridge 167:84c0a372a020 373 /** @defgroup FSMC_Extended_Mode FSMC Extended Mode
AnnaBridge 167:84c0a372a020 374 * @{
AnnaBridge 167:84c0a372a020 375 */
AnnaBridge 167:84c0a372a020 376 #define FSMC_EXTENDED_MODE_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 377 #define FSMC_EXTENDED_MODE_ENABLE 0x00004000U
AnnaBridge 167:84c0a372a020 378 /**
AnnaBridge 167:84c0a372a020 379 * @}
AnnaBridge 167:84c0a372a020 380 */
AnnaBridge 167:84c0a372a020 381
AnnaBridge 167:84c0a372a020 382 /** @defgroup FSMC_AsynchronousWait FSMC Asynchronous Wait
AnnaBridge 167:84c0a372a020 383 * @{
AnnaBridge 167:84c0a372a020 384 */
AnnaBridge 167:84c0a372a020 385 #define FSMC_ASYNCHRONOUS_WAIT_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 386 #define FSMC_ASYNCHRONOUS_WAIT_ENABLE 0x00008000U
AnnaBridge 167:84c0a372a020 387 /**
AnnaBridge 167:84c0a372a020 388 * @}
AnnaBridge 167:84c0a372a020 389 */
AnnaBridge 167:84c0a372a020 390
AnnaBridge 167:84c0a372a020 391 /** @defgroup FSMC_Page_Size FSMC Page Size
AnnaBridge 167:84c0a372a020 392 * @{
AnnaBridge 167:84c0a372a020 393 */
AnnaBridge 167:84c0a372a020 394 #define FSMC_PAGE_SIZE_NONE 0x00000000U
AnnaBridge 167:84c0a372a020 395 #define FSMC_PAGE_SIZE_128 ((uint32_t)FSMC_BCR1_CPSIZE_0)
AnnaBridge 167:84c0a372a020 396 #define FSMC_PAGE_SIZE_256 ((uint32_t)FSMC_BCR1_CPSIZE_1)
AnnaBridge 167:84c0a372a020 397 #define FSMC_PAGE_SIZE_512 ((uint32_t)(FSMC_BCR1_CPSIZE_0 | FSMC_BCR1_CPSIZE_1))
AnnaBridge 167:84c0a372a020 398 #define FSMC_PAGE_SIZE_1024 ((uint32_t)FSMC_BCR1_CPSIZE_2)
AnnaBridge 167:84c0a372a020 399 /**
AnnaBridge 167:84c0a372a020 400 * @}
AnnaBridge 167:84c0a372a020 401 */
AnnaBridge 167:84c0a372a020 402
AnnaBridge 167:84c0a372a020 403 /** @defgroup FSMC_Write_FIFO FSMC Write FIFO
AnnaBridge 167:84c0a372a020 404 * @note These values are available only for the STM32F412Vx/Zx/Rx devices.
AnnaBridge 167:84c0a372a020 405 * @{
AnnaBridge 167:84c0a372a020 406 */
AnnaBridge 167:84c0a372a020 407 #define FSMC_WRITE_FIFO_DISABLE ((uint32_t)FSMC_BCR1_WFDIS)
AnnaBridge 167:84c0a372a020 408 #define FSMC_WRITE_FIFO_ENABLE 0x00000000U
AnnaBridge 167:84c0a372a020 409 /**
AnnaBridge 167:84c0a372a020 410 * @}
AnnaBridge 167:84c0a372a020 411 */
AnnaBridge 167:84c0a372a020 412
AnnaBridge 167:84c0a372a020 413 /** @defgroup FSMC_Write_Burst FSMC Write Burst
AnnaBridge 167:84c0a372a020 414 * @{
AnnaBridge 167:84c0a372a020 415 */
AnnaBridge 167:84c0a372a020 416 #define FSMC_WRITE_BURST_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 417 #define FSMC_WRITE_BURST_ENABLE 0x00080000U
AnnaBridge 167:84c0a372a020 418 /**
AnnaBridge 167:84c0a372a020 419 * @}
AnnaBridge 167:84c0a372a020 420 */
AnnaBridge 167:84c0a372a020 421
AnnaBridge 167:84c0a372a020 422 /** @defgroup FSMC_Continous_Clock FSMC Continous Clock
AnnaBridge 167:84c0a372a020 423 * @note These values are available only for the STM32F412Vx/Zx/Rx devices.
AnnaBridge 167:84c0a372a020 424 * @{
AnnaBridge 167:84c0a372a020 425 */
AnnaBridge 167:84c0a372a020 426 #define FSMC_CONTINUOUS_CLOCK_SYNC_ONLY 0x00000000U
AnnaBridge 167:84c0a372a020 427 #define FSMC_CONTINUOUS_CLOCK_SYNC_ASYNC 0x00100000U
AnnaBridge 167:84c0a372a020 428 /**
AnnaBridge 167:84c0a372a020 429 * @}
AnnaBridge 167:84c0a372a020 430 */
AnnaBridge 167:84c0a372a020 431
AnnaBridge 167:84c0a372a020 432 /** @defgroup FSMC_Access_Mode FSMC Access Mode
AnnaBridge 167:84c0a372a020 433 * @{
AnnaBridge 167:84c0a372a020 434 */
AnnaBridge 167:84c0a372a020 435 #define FSMC_ACCESS_MODE_A 0x00000000U
AnnaBridge 167:84c0a372a020 436 #define FSMC_ACCESS_MODE_B 0x10000000U
AnnaBridge 167:84c0a372a020 437 #define FSMC_ACCESS_MODE_C 0x20000000U
AnnaBridge 167:84c0a372a020 438 #define FSMC_ACCESS_MODE_D 0x30000000U
AnnaBridge 167:84c0a372a020 439 /**
AnnaBridge 167:84c0a372a020 440 * @}
AnnaBridge 167:84c0a372a020 441 */
AnnaBridge 167:84c0a372a020 442 /**
AnnaBridge 167:84c0a372a020 443 * @}
AnnaBridge 167:84c0a372a020 444 */
AnnaBridge 167:84c0a372a020 445
AnnaBridge 167:84c0a372a020 446 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 447 /** @defgroup FSMC_LL_NAND_Controller FSMC NAND and PCCARD Controller
AnnaBridge 167:84c0a372a020 448 * @{
AnnaBridge 167:84c0a372a020 449 */
AnnaBridge 167:84c0a372a020 450 /** @defgroup FSMC_NAND_Bank FSMC NAND Bank
AnnaBridge 167:84c0a372a020 451 * @{
AnnaBridge 167:84c0a372a020 452 */
AnnaBridge 167:84c0a372a020 453 #define FSMC_NAND_BANK2 0x00000010U
AnnaBridge 167:84c0a372a020 454 #define FSMC_NAND_BANK3 0x00000100U
AnnaBridge 167:84c0a372a020 455 /**
AnnaBridge 167:84c0a372a020 456 * @}
AnnaBridge 167:84c0a372a020 457 */
AnnaBridge 167:84c0a372a020 458
AnnaBridge 167:84c0a372a020 459 /** @defgroup FSMC_Wait_feature FSMC Wait feature
AnnaBridge 167:84c0a372a020 460 * @{
AnnaBridge 167:84c0a372a020 461 */
AnnaBridge 167:84c0a372a020 462 #define FSMC_NAND_PCC_WAIT_FEATURE_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 463 #define FSMC_NAND_PCC_WAIT_FEATURE_ENABLE 0x00000002U
AnnaBridge 167:84c0a372a020 464 /**
AnnaBridge 167:84c0a372a020 465 * @}
AnnaBridge 167:84c0a372a020 466 */
AnnaBridge 167:84c0a372a020 467
AnnaBridge 167:84c0a372a020 468 /** @defgroup FSMC_PCR_Memory_Type FSMC PCR Memory Type
AnnaBridge 167:84c0a372a020 469 * @{
AnnaBridge 167:84c0a372a020 470 */
AnnaBridge 167:84c0a372a020 471 #define FSMC_PCR_MEMORY_TYPE_PCCARD 0x00000000U
AnnaBridge 167:84c0a372a020 472 #define FSMC_PCR_MEMORY_TYPE_NAND 0x00000008U
AnnaBridge 167:84c0a372a020 473 /**
AnnaBridge 167:84c0a372a020 474 * @}
AnnaBridge 167:84c0a372a020 475 */
AnnaBridge 167:84c0a372a020 476
AnnaBridge 167:84c0a372a020 477 /** @defgroup FSMC_NAND_Data_Width FSMC NAND Data Width
AnnaBridge 167:84c0a372a020 478 * @{
AnnaBridge 167:84c0a372a020 479 */
AnnaBridge 167:84c0a372a020 480 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_8 0x00000000U
AnnaBridge 167:84c0a372a020 481 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_16 0x00000010U
AnnaBridge 167:84c0a372a020 482 /**
AnnaBridge 167:84c0a372a020 483 * @}
AnnaBridge 167:84c0a372a020 484 */
AnnaBridge 167:84c0a372a020 485
AnnaBridge 167:84c0a372a020 486 /** @defgroup FSMC_ECC FSMC ECC
AnnaBridge 167:84c0a372a020 487 * @{
AnnaBridge 167:84c0a372a020 488 */
AnnaBridge 167:84c0a372a020 489 #define FSMC_NAND_ECC_DISABLE 0x00000000U
AnnaBridge 167:84c0a372a020 490 #define FSMC_NAND_ECC_ENABLE 0x00000040U
AnnaBridge 167:84c0a372a020 491 /**
AnnaBridge 167:84c0a372a020 492 * @}
AnnaBridge 167:84c0a372a020 493 */
AnnaBridge 167:84c0a372a020 494
AnnaBridge 167:84c0a372a020 495 /** @defgroup FSMC_ECC_Page_Size FSMC ECC Page Size
AnnaBridge 167:84c0a372a020 496 * @{
AnnaBridge 167:84c0a372a020 497 */
AnnaBridge 167:84c0a372a020 498 #define FSMC_NAND_ECC_PAGE_SIZE_256BYTE 0x00000000U
AnnaBridge 167:84c0a372a020 499 #define FSMC_NAND_ECC_PAGE_SIZE_512BYTE 0x00020000U
AnnaBridge 167:84c0a372a020 500 #define FSMC_NAND_ECC_PAGE_SIZE_1024BYTE 0x00040000U
AnnaBridge 167:84c0a372a020 501 #define FSMC_NAND_ECC_PAGE_SIZE_2048BYTE 0x00060000U
AnnaBridge 167:84c0a372a020 502 #define FSMC_NAND_ECC_PAGE_SIZE_4096BYTE 0x00080000U
AnnaBridge 167:84c0a372a020 503 #define FSMC_NAND_ECC_PAGE_SIZE_8192BYTE 0x000A0000U
AnnaBridge 167:84c0a372a020 504 /**
AnnaBridge 167:84c0a372a020 505 * @}
AnnaBridge 167:84c0a372a020 506 */
AnnaBridge 167:84c0a372a020 507 /**
AnnaBridge 167:84c0a372a020 508 * @}
AnnaBridge 167:84c0a372a020 509 */
AnnaBridge 167:84c0a372a020 510 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 511
AnnaBridge 167:84c0a372a020 512 /** @defgroup FSMC_LL_Interrupt_definition FSMC Interrupt definition
AnnaBridge 167:84c0a372a020 513 * @{
AnnaBridge 167:84c0a372a020 514 */
AnnaBridge 167:84c0a372a020 515 #define FSMC_IT_RISING_EDGE 0x00000008U
AnnaBridge 167:84c0a372a020 516 #define FSMC_IT_LEVEL 0x00000010U
AnnaBridge 167:84c0a372a020 517 #define FSMC_IT_FALLING_EDGE 0x00000020U
AnnaBridge 167:84c0a372a020 518 #define FSMC_IT_REFRESH_ERROR 0x00004000U
AnnaBridge 167:84c0a372a020 519 /**
AnnaBridge 167:84c0a372a020 520 * @}
AnnaBridge 167:84c0a372a020 521 */
AnnaBridge 167:84c0a372a020 522
AnnaBridge 167:84c0a372a020 523 /** @defgroup FSMC_LL_Flag_definition FSMC Flag definition
AnnaBridge 167:84c0a372a020 524 * @{
AnnaBridge 167:84c0a372a020 525 */
AnnaBridge 167:84c0a372a020 526 #define FSMC_FLAG_RISING_EDGE 0x00000001U
AnnaBridge 167:84c0a372a020 527 #define FSMC_FLAG_LEVEL 0x00000002U
AnnaBridge 167:84c0a372a020 528 #define FSMC_FLAG_FALLING_EDGE 0x00000004U
AnnaBridge 167:84c0a372a020 529 #define FSMC_FLAG_FEMPT 0x00000040U
AnnaBridge 167:84c0a372a020 530 /**
AnnaBridge 167:84c0a372a020 531 * @}
AnnaBridge 167:84c0a372a020 532 */
AnnaBridge 167:84c0a372a020 533
AnnaBridge 167:84c0a372a020 534 /** @defgroup FSMC_LL_Alias_definition FSMC Alias definition
AnnaBridge 167:84c0a372a020 535 * @{
AnnaBridge 167:84c0a372a020 536 */
AnnaBridge 167:84c0a372a020 537 #define FSMC_NORSRAM_TypeDef FSMC_Bank1_TypeDef
AnnaBridge 167:84c0a372a020 538 #define FSMC_NORSRAM_EXTENDED_TypeDef FSMC_Bank1E_TypeDef
AnnaBridge 167:84c0a372a020 539 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 540 #define FSMC_NAND_TypeDef FSMC_Bank2_3_TypeDef
AnnaBridge 167:84c0a372a020 541 #define FSMC_PCCARD_TypeDef FSMC_Bank4_TypeDef
AnnaBridge 167:84c0a372a020 542 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 543
AnnaBridge 167:84c0a372a020 544 #define FSMC_NORSRAM_DEVICE FSMC_Bank1
AnnaBridge 167:84c0a372a020 545 #define FSMC_NORSRAM_EXTENDED_DEVICE FSMC_Bank1E
AnnaBridge 167:84c0a372a020 546 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 547 #define FSMC_NAND_DEVICE FSMC_Bank2_3
AnnaBridge 167:84c0a372a020 548 #define FSMC_PCCARD_DEVICE FSMC_Bank4
AnnaBridge 167:84c0a372a020 549 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 550
AnnaBridge 167:84c0a372a020 551 #define FMC_NORSRAM_MEM_BUS_WIDTH_8 FSMC_NORSRAM_MEM_BUS_WIDTH_8
AnnaBridge 167:84c0a372a020 552 #define FMC_NORSRAM_MEM_BUS_WIDTH_16 FSMC_NORSRAM_MEM_BUS_WIDTH_16
AnnaBridge 167:84c0a372a020 553 #define FMC_NORSRAM_MEM_BUS_WIDTH_32 FSMC_NORSRAM_MEM_BUS_WIDTH_32
AnnaBridge 167:84c0a372a020 554
AnnaBridge 167:84c0a372a020 555 #define FMC_NORSRAM_TypeDef FSMC_NORSRAM_TypeDef
AnnaBridge 167:84c0a372a020 556 #define FMC_NORSRAM_EXTENDED_TypeDef FSMC_NORSRAM_EXTENDED_TypeDef
AnnaBridge 167:84c0a372a020 557 #define FMC_NORSRAM_InitTypeDef FSMC_NORSRAM_InitTypeDef
AnnaBridge 167:84c0a372a020 558 #define FMC_NORSRAM_TimingTypeDef FSMC_NORSRAM_TimingTypeDef
AnnaBridge 167:84c0a372a020 559
AnnaBridge 167:84c0a372a020 560 #define FMC_NORSRAM_Init FSMC_NORSRAM_Init
AnnaBridge 167:84c0a372a020 561 #define FMC_NORSRAM_Timing_Init FSMC_NORSRAM_Timing_Init
AnnaBridge 167:84c0a372a020 562 #define FMC_NORSRAM_Extended_Timing_Init FSMC_NORSRAM_Extended_Timing_Init
AnnaBridge 167:84c0a372a020 563 #define FMC_NORSRAM_DeInit FSMC_NORSRAM_DeInit
AnnaBridge 167:84c0a372a020 564 #define FMC_NORSRAM_WriteOperation_Enable FSMC_NORSRAM_WriteOperation_Enable
AnnaBridge 167:84c0a372a020 565 #define FMC_NORSRAM_WriteOperation_Disable FSMC_NORSRAM_WriteOperation_Disable
AnnaBridge 167:84c0a372a020 566
AnnaBridge 167:84c0a372a020 567 #define __FMC_NORSRAM_ENABLE __FSMC_NORSRAM_ENABLE
AnnaBridge 167:84c0a372a020 568 #define __FMC_NORSRAM_DISABLE __FSMC_NORSRAM_DISABLE
AnnaBridge 167:84c0a372a020 569
AnnaBridge 167:84c0a372a020 570 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 571 #define FMC_NAND_InitTypeDef FSMC_NAND_InitTypeDef
AnnaBridge 167:84c0a372a020 572 #define FMC_PCCARD_InitTypeDef FSMC_PCCARD_InitTypeDef
AnnaBridge 167:84c0a372a020 573 #define FMC_NAND_PCC_TimingTypeDef FSMC_NAND_PCC_TimingTypeDef
AnnaBridge 167:84c0a372a020 574
AnnaBridge 167:84c0a372a020 575 #define FMC_NAND_Init FSMC_NAND_Init
AnnaBridge 167:84c0a372a020 576 #define FMC_NAND_CommonSpace_Timing_Init FSMC_NAND_CommonSpace_Timing_Init
AnnaBridge 167:84c0a372a020 577 #define FMC_NAND_AttributeSpace_Timing_Init FSMC_NAND_AttributeSpace_Timing_Init
AnnaBridge 167:84c0a372a020 578 #define FMC_NAND_DeInit FSMC_NAND_DeInit
AnnaBridge 167:84c0a372a020 579 #define FMC_NAND_ECC_Enable FSMC_NAND_ECC_Enable
AnnaBridge 167:84c0a372a020 580 #define FMC_NAND_ECC_Disable FSMC_NAND_ECC_Disable
AnnaBridge 167:84c0a372a020 581 #define FMC_NAND_GetECC FSMC_NAND_GetECC
AnnaBridge 167:84c0a372a020 582 #define FMC_PCCARD_Init FSMC_PCCARD_Init
AnnaBridge 167:84c0a372a020 583 #define FMC_PCCARD_CommonSpace_Timing_Init FSMC_PCCARD_CommonSpace_Timing_Init
AnnaBridge 167:84c0a372a020 584 #define FMC_PCCARD_AttributeSpace_Timing_Init FSMC_PCCARD_AttributeSpace_Timing_Init
AnnaBridge 167:84c0a372a020 585 #define FMC_PCCARD_IOSpace_Timing_Init FSMC_PCCARD_IOSpace_Timing_Init
AnnaBridge 167:84c0a372a020 586 #define FMC_PCCARD_DeInit FSMC_PCCARD_DeInit
AnnaBridge 167:84c0a372a020 587
AnnaBridge 167:84c0a372a020 588 #define __FMC_NAND_ENABLE __FSMC_NAND_ENABLE
AnnaBridge 167:84c0a372a020 589 #define __FMC_NAND_DISABLE __FSMC_NAND_DISABLE
AnnaBridge 167:84c0a372a020 590 #define __FMC_PCCARD_ENABLE __FSMC_PCCARD_ENABLE
AnnaBridge 167:84c0a372a020 591 #define __FMC_PCCARD_DISABLE __FSMC_PCCARD_DISABLE
AnnaBridge 167:84c0a372a020 592 #define __FMC_NAND_ENABLE_IT __FSMC_NAND_ENABLE_IT
AnnaBridge 167:84c0a372a020 593 #define __FMC_NAND_DISABLE_IT __FSMC_NAND_DISABLE_IT
AnnaBridge 167:84c0a372a020 594 #define __FMC_NAND_GET_FLAG __FSMC_NAND_GET_FLAG
AnnaBridge 167:84c0a372a020 595 #define __FMC_NAND_CLEAR_FLAG __FSMC_NAND_CLEAR_FLAG
AnnaBridge 167:84c0a372a020 596 #define __FMC_PCCARD_ENABLE_IT __FSMC_PCCARD_ENABLE_IT
AnnaBridge 167:84c0a372a020 597 #define __FMC_PCCARD_DISABLE_IT __FSMC_PCCARD_DISABLE_IT
AnnaBridge 167:84c0a372a020 598 #define __FMC_PCCARD_GET_FLAG __FSMC_PCCARD_GET_FLAG
AnnaBridge 167:84c0a372a020 599 #define __FMC_PCCARD_CLEAR_FLAG __FSMC_PCCARD_CLEAR_FLAG
AnnaBridge 167:84c0a372a020 600 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 601
AnnaBridge 167:84c0a372a020 602 #define FMC_NORSRAM_TypeDef FSMC_NORSRAM_TypeDef
AnnaBridge 167:84c0a372a020 603 #define FMC_NORSRAM_EXTENDED_TypeDef FSMC_NORSRAM_EXTENDED_TypeDef
AnnaBridge 167:84c0a372a020 604 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 605 #define FMC_NAND_TypeDef FSMC_NAND_TypeDef
AnnaBridge 167:84c0a372a020 606 #define FMC_PCCARD_TypeDef FSMC_PCCARD_TypeDef
AnnaBridge 167:84c0a372a020 607 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 608
AnnaBridge 167:84c0a372a020 609 #define FMC_NORSRAM_DEVICE FSMC_NORSRAM_DEVICE
AnnaBridge 167:84c0a372a020 610 #define FMC_NORSRAM_EXTENDED_DEVICE FSMC_NORSRAM_EXTENDED_DEVICE
AnnaBridge 167:84c0a372a020 611 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 612 #define FMC_NAND_DEVICE FSMC_NAND_DEVICE
AnnaBridge 167:84c0a372a020 613 #define FMC_PCCARD_DEVICE FSMC_PCCARD_DEVICE
AnnaBridge 167:84c0a372a020 614
AnnaBridge 167:84c0a372a020 615 #define FMC_NAND_BANK2 FSMC_NAND_BANK2
AnnaBridge 167:84c0a372a020 616 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 617
AnnaBridge 167:84c0a372a020 618 #define FMC_NORSRAM_BANK1 FSMC_NORSRAM_BANK1
AnnaBridge 167:84c0a372a020 619 #define FMC_NORSRAM_BANK2 FSMC_NORSRAM_BANK2
AnnaBridge 167:84c0a372a020 620 #define FMC_NORSRAM_BANK3 FSMC_NORSRAM_BANK3
AnnaBridge 167:84c0a372a020 621
AnnaBridge 167:84c0a372a020 622 #define FMC_IT_RISING_EDGE FSMC_IT_RISING_EDGE
AnnaBridge 167:84c0a372a020 623 #define FMC_IT_LEVEL FSMC_IT_LEVEL
AnnaBridge 167:84c0a372a020 624 #define FMC_IT_FALLING_EDGE FSMC_IT_FALLING_EDGE
AnnaBridge 167:84c0a372a020 625 #define FMC_IT_REFRESH_ERROR FSMC_IT_REFRESH_ERROR
AnnaBridge 167:84c0a372a020 626
AnnaBridge 167:84c0a372a020 627 #define FMC_FLAG_RISING_EDGE FSMC_FLAG_RISING_EDGE
AnnaBridge 167:84c0a372a020 628 #define FMC_FLAG_LEVEL FSMC_FLAG_LEVEL
AnnaBridge 167:84c0a372a020 629 #define FMC_FLAG_FALLING_EDGE FSMC_FLAG_FALLING_EDGE
AnnaBridge 167:84c0a372a020 630 #define FMC_FLAG_FEMPT FSMC_FLAG_FEMPT
AnnaBridge 167:84c0a372a020 631 /**
AnnaBridge 167:84c0a372a020 632 * @}
AnnaBridge 167:84c0a372a020 633 */
AnnaBridge 167:84c0a372a020 634
AnnaBridge 167:84c0a372a020 635 /**
AnnaBridge 167:84c0a372a020 636 * @}
AnnaBridge 167:84c0a372a020 637 */
AnnaBridge 167:84c0a372a020 638
AnnaBridge 167:84c0a372a020 639 /* Private macro -------------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 640 /** @defgroup FSMC_LL_Private_Macros FSMC Private Macros
AnnaBridge 167:84c0a372a020 641 * @{
AnnaBridge 167:84c0a372a020 642 */
AnnaBridge 167:84c0a372a020 643
AnnaBridge 167:84c0a372a020 644 /** @defgroup FSMC_LL_NOR_Macros FSMC NOR/SRAM Exported Macros
AnnaBridge 167:84c0a372a020 645 * @brief macros to handle NOR device enable/disable and read/write operations
AnnaBridge 167:84c0a372a020 646 * @{
AnnaBridge 167:84c0a372a020 647 */
AnnaBridge 167:84c0a372a020 648 /**
AnnaBridge 167:84c0a372a020 649 * @brief Enable the NORSRAM device access.
AnnaBridge 167:84c0a372a020 650 * @param __INSTANCE__ FSMC_NORSRAM Instance
AnnaBridge 167:84c0a372a020 651 * @param __BANK__ FSMC_NORSRAM Bank
AnnaBridge 167:84c0a372a020 652 * @retval none
AnnaBridge 167:84c0a372a020 653 */
AnnaBridge 167:84c0a372a020 654 #define __FSMC_NORSRAM_ENABLE(__INSTANCE__, __BANK__) ((__INSTANCE__)->BTCR[(__BANK__)] |= FSMC_BCR1_MBKEN)
AnnaBridge 167:84c0a372a020 655
AnnaBridge 167:84c0a372a020 656 /**
AnnaBridge 167:84c0a372a020 657 * @brief Disable the NORSRAM device access.
AnnaBridge 167:84c0a372a020 658 * @param __INSTANCE__ FSMC_NORSRAM Instance
AnnaBridge 167:84c0a372a020 659 * @param __BANK__ FSMC_NORSRAM Bank
AnnaBridge 167:84c0a372a020 660 * @retval none
AnnaBridge 167:84c0a372a020 661 */
AnnaBridge 167:84c0a372a020 662 #define __FSMC_NORSRAM_DISABLE(__INSTANCE__, __BANK__) ((__INSTANCE__)->BTCR[(__BANK__)] &= ~FSMC_BCR1_MBKEN)
AnnaBridge 167:84c0a372a020 663 /**
AnnaBridge 167:84c0a372a020 664 * @}
AnnaBridge 167:84c0a372a020 665 */
AnnaBridge 167:84c0a372a020 666
AnnaBridge 167:84c0a372a020 667 /** @defgroup FSMC_LL_NAND_Macros FSMC NAND Macros
AnnaBridge 167:84c0a372a020 668 * @brief macros to handle NAND device enable/disable
AnnaBridge 167:84c0a372a020 669 * @{
AnnaBridge 167:84c0a372a020 670 */
AnnaBridge 167:84c0a372a020 671 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 672 /**
AnnaBridge 167:84c0a372a020 673 * @brief Enable the NAND device access.
AnnaBridge 167:84c0a372a020 674 * @param __INSTANCE__ FSMC_NAND Instance
AnnaBridge 167:84c0a372a020 675 * @param __BANK__ FSMC_NAND Bank
AnnaBridge 167:84c0a372a020 676 * @retval none
AnnaBridge 167:84c0a372a020 677 */
AnnaBridge 167:84c0a372a020 678 #define __FSMC_NAND_ENABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->PCR2 |= FSMC_PCR2_PBKEN): \
AnnaBridge 167:84c0a372a020 679 ((__INSTANCE__)->PCR3 |= FSMC_PCR3_PBKEN))
AnnaBridge 167:84c0a372a020 680
AnnaBridge 167:84c0a372a020 681 /**
AnnaBridge 167:84c0a372a020 682 * @brief Disable the NAND device access.
AnnaBridge 167:84c0a372a020 683 * @param __INSTANCE__ FSMC_NAND Instance
AnnaBridge 167:84c0a372a020 684 * @param __BANK__ FSMC_NAND Bank
AnnaBridge 167:84c0a372a020 685 * @retval none
AnnaBridge 167:84c0a372a020 686 */
AnnaBridge 167:84c0a372a020 687 #define __FSMC_NAND_DISABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->PCR2 &= ~FSMC_PCR2_PBKEN): \
AnnaBridge 167:84c0a372a020 688 ((__INSTANCE__)->PCR3 &= ~FSMC_PCR3_PBKEN))
AnnaBridge 167:84c0a372a020 689 /**
AnnaBridge 167:84c0a372a020 690 * @}
AnnaBridge 167:84c0a372a020 691 */
AnnaBridge 167:84c0a372a020 692
AnnaBridge 167:84c0a372a020 693 /** @defgroup FSMC_LL_PCCARD_Macros FSMC PCCARD Macros
AnnaBridge 167:84c0a372a020 694 * @brief macros to handle SRAM read/write operations
AnnaBridge 167:84c0a372a020 695 * @{
AnnaBridge 167:84c0a372a020 696 */
AnnaBridge 167:84c0a372a020 697 /**
AnnaBridge 167:84c0a372a020 698 * @brief Enable the PCCARD device access.
AnnaBridge 167:84c0a372a020 699 * @param __INSTANCE__ FSMC_PCCARD Instance
AnnaBridge 167:84c0a372a020 700 * @retval none
AnnaBridge 167:84c0a372a020 701 */
AnnaBridge 167:84c0a372a020 702 #define __FSMC_PCCARD_ENABLE(__INSTANCE__) ((__INSTANCE__)->PCR4 |= FSMC_PCR4_PBKEN)
AnnaBridge 167:84c0a372a020 703
AnnaBridge 167:84c0a372a020 704 /**
AnnaBridge 167:84c0a372a020 705 * @brief Disable the PCCARD device access.
AnnaBridge 167:84c0a372a020 706 * @param __INSTANCE__ FSMC_PCCARD Instance
AnnaBridge 167:84c0a372a020 707 * @retval none
AnnaBridge 167:84c0a372a020 708 */
AnnaBridge 167:84c0a372a020 709 #define __FSMC_PCCARD_DISABLE(__INSTANCE__) ((__INSTANCE__)->PCR4 &= ~FSMC_PCR4_PBKEN)
AnnaBridge 167:84c0a372a020 710 /**
AnnaBridge 167:84c0a372a020 711 * @}
AnnaBridge 167:84c0a372a020 712 */
AnnaBridge 167:84c0a372a020 713
AnnaBridge 167:84c0a372a020 714 /** @defgroup FSMC_LL_Flag_Interrupt_Macros FSMC Flag&Interrupt Macros
AnnaBridge 167:84c0a372a020 715 * @brief macros to handle FSMC flags and interrupts
AnnaBridge 167:84c0a372a020 716 * @{
AnnaBridge 167:84c0a372a020 717 */
AnnaBridge 167:84c0a372a020 718 /**
AnnaBridge 167:84c0a372a020 719 * @brief Enable the NAND device interrupt.
AnnaBridge 167:84c0a372a020 720 * @param __INSTANCE__ FSMC_NAND Instance
AnnaBridge 167:84c0a372a020 721 * @param __BANK__ FSMC_NAND Bank
AnnaBridge 167:84c0a372a020 722 * @param __INTERRUPT__ FSMC_NAND interrupt
AnnaBridge 167:84c0a372a020 723 * This parameter can be any combination of the following values:
AnnaBridge 167:84c0a372a020 724 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
AnnaBridge 167:84c0a372a020 725 * @arg FSMC_IT_LEVEL: Interrupt level.
AnnaBridge 167:84c0a372a020 726 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
AnnaBridge 167:84c0a372a020 727 * @retval None
AnnaBridge 167:84c0a372a020 728 */
AnnaBridge 167:84c0a372a020 729 #define __FSMC_NAND_ENABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->SR2 |= (__INTERRUPT__)): \
AnnaBridge 167:84c0a372a020 730 ((__INSTANCE__)->SR3 |= (__INTERRUPT__)))
AnnaBridge 167:84c0a372a020 731
AnnaBridge 167:84c0a372a020 732 /**
AnnaBridge 167:84c0a372a020 733 * @brief Disable the NAND device interrupt.
AnnaBridge 167:84c0a372a020 734 * @param __INSTANCE__ FSMC_NAND Instance
AnnaBridge 167:84c0a372a020 735 * @param __BANK__ FSMC_NAND Bank
AnnaBridge 167:84c0a372a020 736 * @param __INTERRUPT__ FSMC_NAND interrupt
AnnaBridge 167:84c0a372a020 737 * This parameter can be any combination of the following values:
AnnaBridge 167:84c0a372a020 738 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
AnnaBridge 167:84c0a372a020 739 * @arg FSMC_IT_LEVEL: Interrupt level.
AnnaBridge 167:84c0a372a020 740 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
AnnaBridge 167:84c0a372a020 741 * @retval None
AnnaBridge 167:84c0a372a020 742 */
AnnaBridge 167:84c0a372a020 743 #define __FSMC_NAND_DISABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->SR2 &= ~(__INTERRUPT__)): \
AnnaBridge 167:84c0a372a020 744 ((__INSTANCE__)->SR3 &= ~(__INTERRUPT__)))
AnnaBridge 167:84c0a372a020 745
AnnaBridge 167:84c0a372a020 746 /**
AnnaBridge 167:84c0a372a020 747 * @brief Get flag status of the NAND device.
AnnaBridge 167:84c0a372a020 748 * @param __INSTANCE__ FSMC_NAND Instance
AnnaBridge 167:84c0a372a020 749 * @param __BANK__ FSMC_NAND Bank
AnnaBridge 167:84c0a372a020 750 * @param __FLAG__ FSMC_NAND flag
AnnaBridge 167:84c0a372a020 751 * This parameter can be any combination of the following values:
AnnaBridge 167:84c0a372a020 752 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
AnnaBridge 167:84c0a372a020 753 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
AnnaBridge 167:84c0a372a020 754 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
AnnaBridge 167:84c0a372a020 755 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
AnnaBridge 167:84c0a372a020 756 * @retval The state of FLAG (SET or RESET).
AnnaBridge 167:84c0a372a020 757 */
AnnaBridge 167:84c0a372a020 758 #define __FSMC_NAND_GET_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? (((__INSTANCE__)->SR2 &(__FLAG__)) == (__FLAG__)): \
AnnaBridge 167:84c0a372a020 759 (((__INSTANCE__)->SR3 &(__FLAG__)) == (__FLAG__)))
AnnaBridge 167:84c0a372a020 760
AnnaBridge 167:84c0a372a020 761 /**
AnnaBridge 167:84c0a372a020 762 * @brief Clear flag status of the NAND device.
AnnaBridge 167:84c0a372a020 763 * @param __INSTANCE__ FSMC_NAND Instance
AnnaBridge 167:84c0a372a020 764 * @param __BANK__ FSMC_NAND Bank
AnnaBridge 167:84c0a372a020 765 * @param __FLAG__ FSMC_NAND flag
AnnaBridge 167:84c0a372a020 766 * This parameter can be any combination of the following values:
AnnaBridge 167:84c0a372a020 767 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
AnnaBridge 167:84c0a372a020 768 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
AnnaBridge 167:84c0a372a020 769 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
AnnaBridge 167:84c0a372a020 770 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
AnnaBridge 167:84c0a372a020 771 * @retval None
AnnaBridge 167:84c0a372a020 772 */
AnnaBridge 167:84c0a372a020 773 #define __FSMC_NAND_CLEAR_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? ((__INSTANCE__)->SR2 &= ~(__FLAG__)): \
AnnaBridge 167:84c0a372a020 774 ((__INSTANCE__)->SR3 &= ~(__FLAG__)))
AnnaBridge 167:84c0a372a020 775
AnnaBridge 167:84c0a372a020 776 /**
AnnaBridge 167:84c0a372a020 777 * @brief Enable the PCCARD device interrupt.
AnnaBridge 167:84c0a372a020 778 * @param __INSTANCE__ FSMC_PCCARD Instance
AnnaBridge 167:84c0a372a020 779 * @param __INTERRUPT__ FSMC_PCCARD interrupt
AnnaBridge 167:84c0a372a020 780 * This parameter can be any combination of the following values:
AnnaBridge 167:84c0a372a020 781 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
AnnaBridge 167:84c0a372a020 782 * @arg FSMC_IT_LEVEL: Interrupt level.
AnnaBridge 167:84c0a372a020 783 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
AnnaBridge 167:84c0a372a020 784 * @retval None
AnnaBridge 167:84c0a372a020 785 */
AnnaBridge 167:84c0a372a020 786 #define __FSMC_PCCARD_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->SR4 |= (__INTERRUPT__))
AnnaBridge 167:84c0a372a020 787
AnnaBridge 167:84c0a372a020 788 /**
AnnaBridge 167:84c0a372a020 789 * @brief Disable the PCCARD device interrupt.
AnnaBridge 167:84c0a372a020 790 * @param __INSTANCE__ FSMC_PCCARD Instance
AnnaBridge 167:84c0a372a020 791 * @param __INTERRUPT__ FSMC_PCCARD interrupt
AnnaBridge 167:84c0a372a020 792 * This parameter can be any combination of the following values:
AnnaBridge 167:84c0a372a020 793 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
AnnaBridge 167:84c0a372a020 794 * @arg FSMC_IT_LEVEL: Interrupt level.
AnnaBridge 167:84c0a372a020 795 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
AnnaBridge 167:84c0a372a020 796 * @retval None
AnnaBridge 167:84c0a372a020 797 */
AnnaBridge 167:84c0a372a020 798 #define __FSMC_PCCARD_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->SR4 &= ~(__INTERRUPT__))
AnnaBridge 167:84c0a372a020 799
AnnaBridge 167:84c0a372a020 800 /**
AnnaBridge 167:84c0a372a020 801 * @brief Get flag status of the PCCARD device.
AnnaBridge 167:84c0a372a020 802 * @param __INSTANCE__ FSMC_PCCARD Instance
AnnaBridge 167:84c0a372a020 803 * @param __FLAG__ FSMC_PCCARD flag
AnnaBridge 167:84c0a372a020 804 * This parameter can be any combination of the following values:
AnnaBridge 167:84c0a372a020 805 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
AnnaBridge 167:84c0a372a020 806 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
AnnaBridge 167:84c0a372a020 807 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
AnnaBridge 167:84c0a372a020 808 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
AnnaBridge 167:84c0a372a020 809 * @retval The state of FLAG (SET or RESET).
AnnaBridge 167:84c0a372a020 810 */
AnnaBridge 167:84c0a372a020 811 #define __FSMC_PCCARD_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->SR4 &(__FLAG__)) == (__FLAG__))
AnnaBridge 167:84c0a372a020 812
AnnaBridge 167:84c0a372a020 813 /**
AnnaBridge 167:84c0a372a020 814 * @brief Clear flag status of the PCCARD device.
AnnaBridge 167:84c0a372a020 815 * @param __INSTANCE__ FSMC_PCCARD Instance
AnnaBridge 167:84c0a372a020 816 * @param __FLAG__ FSMC_PCCARD flag
AnnaBridge 167:84c0a372a020 817 * This parameter can be any combination of the following values:
AnnaBridge 167:84c0a372a020 818 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
AnnaBridge 167:84c0a372a020 819 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
AnnaBridge 167:84c0a372a020 820 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
AnnaBridge 167:84c0a372a020 821 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
AnnaBridge 167:84c0a372a020 822 * @retval None
AnnaBridge 167:84c0a372a020 823 */
AnnaBridge 167:84c0a372a020 824 #define __FSMC_PCCARD_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->SR4 &= ~(__FLAG__))
AnnaBridge 167:84c0a372a020 825 /**
AnnaBridge 167:84c0a372a020 826 * @}
AnnaBridge 167:84c0a372a020 827 */
AnnaBridge 167:84c0a372a020 828 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 829
AnnaBridge 167:84c0a372a020 830 /** @defgroup FSMC_LL_Assert_Macros FSMC Assert Macros
AnnaBridge 167:84c0a372a020 831 * @{
AnnaBridge 167:84c0a372a020 832 */
AnnaBridge 167:84c0a372a020 833 #define IS_FSMC_NORSRAM_BANK(__BANK__) (((__BANK__) == FSMC_NORSRAM_BANK1) || \
AnnaBridge 167:84c0a372a020 834 ((__BANK__) == FSMC_NORSRAM_BANK2) || \
AnnaBridge 167:84c0a372a020 835 ((__BANK__) == FSMC_NORSRAM_BANK3) || \
AnnaBridge 167:84c0a372a020 836 ((__BANK__) == FSMC_NORSRAM_BANK4))
AnnaBridge 167:84c0a372a020 837
AnnaBridge 167:84c0a372a020 838 #define IS_FSMC_MUX(__MUX__) (((__MUX__) == FSMC_DATA_ADDRESS_MUX_DISABLE) || \
AnnaBridge 167:84c0a372a020 839 ((__MUX__) == FSMC_DATA_ADDRESS_MUX_ENABLE))
AnnaBridge 167:84c0a372a020 840
AnnaBridge 167:84c0a372a020 841 #define IS_FSMC_MEMORY(__MEMORY__) (((__MEMORY__) == FSMC_MEMORY_TYPE_SRAM) || \
AnnaBridge 167:84c0a372a020 842 ((__MEMORY__) == FSMC_MEMORY_TYPE_PSRAM)|| \
AnnaBridge 167:84c0a372a020 843 ((__MEMORY__) == FSMC_MEMORY_TYPE_NOR))
AnnaBridge 167:84c0a372a020 844
AnnaBridge 167:84c0a372a020 845 #define IS_FSMC_NORSRAM_MEMORY_WIDTH(__WIDTH__) (((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_8) || \
AnnaBridge 167:84c0a372a020 846 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_16) || \
AnnaBridge 167:84c0a372a020 847 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_32))
AnnaBridge 167:84c0a372a020 848
AnnaBridge 167:84c0a372a020 849 #define IS_FSMC_ACCESS_MODE(__MODE__) (((__MODE__) == FSMC_ACCESS_MODE_A) || \
AnnaBridge 167:84c0a372a020 850 ((__MODE__) == FSMC_ACCESS_MODE_B) || \
AnnaBridge 167:84c0a372a020 851 ((__MODE__) == FSMC_ACCESS_MODE_C) || \
AnnaBridge 167:84c0a372a020 852 ((__MODE__) == FSMC_ACCESS_MODE_D))
AnnaBridge 167:84c0a372a020 853
AnnaBridge 167:84c0a372a020 854 #define IS_FSMC_NAND_BANK(BANK) (((BANK) == FSMC_NAND_BANK2) || \
AnnaBridge 167:84c0a372a020 855 ((BANK) == FSMC_NAND_BANK3))
AnnaBridge 167:84c0a372a020 856
AnnaBridge 167:84c0a372a020 857 #define IS_FSMC_WAIT_FEATURE(FEATURE) (((FEATURE) == FSMC_NAND_PCC_WAIT_FEATURE_DISABLE) || \
AnnaBridge 167:84c0a372a020 858 ((FEATURE) == FSMC_NAND_PCC_WAIT_FEATURE_ENABLE))
AnnaBridge 167:84c0a372a020 859
AnnaBridge 167:84c0a372a020 860 #define IS_FSMC_NAND_MEMORY_WIDTH(WIDTH) (((WIDTH) == FSMC_NAND_PCC_MEM_BUS_WIDTH_8) || \
AnnaBridge 167:84c0a372a020 861 ((WIDTH) == FSMC_NAND_PCC_MEM_BUS_WIDTH_16))
AnnaBridge 167:84c0a372a020 862
AnnaBridge 167:84c0a372a020 863 #define IS_FSMC_ECC_STATE(STATE) (((STATE) == FSMC_NAND_ECC_DISABLE) || \
AnnaBridge 167:84c0a372a020 864 ((STATE) == FSMC_NAND_ECC_ENABLE))
AnnaBridge 167:84c0a372a020 865
AnnaBridge 167:84c0a372a020 866 #define IS_FSMC_ECCPAGE_SIZE(SIZE) (((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_256BYTE) || \
AnnaBridge 167:84c0a372a020 867 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_512BYTE) || \
AnnaBridge 167:84c0a372a020 868 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_1024BYTE) || \
AnnaBridge 167:84c0a372a020 869 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_2048BYTE) || \
AnnaBridge 167:84c0a372a020 870 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_4096BYTE) || \
AnnaBridge 167:84c0a372a020 871 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_8192BYTE))
AnnaBridge 167:84c0a372a020 872
AnnaBridge 167:84c0a372a020 873 #define IS_FSMC_TCLR_TIME(TIME) ((TIME) <= 255U)
AnnaBridge 167:84c0a372a020 874
AnnaBridge 167:84c0a372a020 875 #define IS_FSMC_TAR_TIME(TIME) ((TIME) <= 255U)
AnnaBridge 167:84c0a372a020 876
AnnaBridge 167:84c0a372a020 877 #define IS_FSMC_SETUP_TIME(TIME) ((TIME) <= 255U)
AnnaBridge 167:84c0a372a020 878
AnnaBridge 167:84c0a372a020 879 #define IS_FSMC_WAIT_TIME(TIME) ((TIME) <= 255U)
AnnaBridge 167:84c0a372a020 880
AnnaBridge 167:84c0a372a020 881 #define IS_FSMC_HOLD_TIME(TIME) ((TIME) <= 255U)
AnnaBridge 167:84c0a372a020 882
AnnaBridge 167:84c0a372a020 883 #define IS_FSMC_HIZ_TIME(TIME) ((TIME) <= 255U)
AnnaBridge 167:84c0a372a020 884
AnnaBridge 167:84c0a372a020 885 #define IS_FSMC_NORSRAM_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_DEVICE)
AnnaBridge 167:84c0a372a020 886
AnnaBridge 167:84c0a372a020 887 #define IS_FSMC_NORSRAM_EXTENDED_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_EXTENDED_DEVICE)
AnnaBridge 167:84c0a372a020 888
AnnaBridge 167:84c0a372a020 889 #define IS_FSMC_NAND_DEVICE(INSTANCE) ((INSTANCE) == FSMC_NAND_DEVICE)
AnnaBridge 167:84c0a372a020 890
AnnaBridge 167:84c0a372a020 891 #define IS_FSMC_PCCARD_DEVICE(INSTANCE) ((INSTANCE) == FSMC_PCCARD_DEVICE)
AnnaBridge 167:84c0a372a020 892
AnnaBridge 167:84c0a372a020 893 #define IS_FSMC_BURSTMODE(__STATE__) (((__STATE__) == FSMC_BURST_ACCESS_MODE_DISABLE) || \
AnnaBridge 167:84c0a372a020 894 ((__STATE__) == FSMC_BURST_ACCESS_MODE_ENABLE))
AnnaBridge 167:84c0a372a020 895
AnnaBridge 167:84c0a372a020 896 #define IS_FSMC_WAIT_POLARITY(__POLARITY__) (((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_LOW) || \
AnnaBridge 167:84c0a372a020 897 ((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_HIGH))
AnnaBridge 167:84c0a372a020 898
AnnaBridge 167:84c0a372a020 899 #define IS_FSMC_WRAP_MODE(__MODE__) (((__MODE__) == FSMC_WRAP_MODE_DISABLE) || \
AnnaBridge 167:84c0a372a020 900 ((__MODE__) == FSMC_WRAP_MODE_ENABLE))
AnnaBridge 167:84c0a372a020 901
AnnaBridge 167:84c0a372a020 902 #define IS_FSMC_WAIT_SIGNAL_ACTIVE(__ACTIVE__) (((__ACTIVE__) == FSMC_WAIT_TIMING_BEFORE_WS) || \
AnnaBridge 167:84c0a372a020 903 ((__ACTIVE__) == FSMC_WAIT_TIMING_DURING_WS))
AnnaBridge 167:84c0a372a020 904
AnnaBridge 167:84c0a372a020 905 #define IS_FSMC_WRITE_OPERATION(__OPERATION__) (((__OPERATION__) == FSMC_WRITE_OPERATION_DISABLE) || \
AnnaBridge 167:84c0a372a020 906 ((__OPERATION__) == FSMC_WRITE_OPERATION_ENABLE))
AnnaBridge 167:84c0a372a020 907
AnnaBridge 167:84c0a372a020 908 #define IS_FSMC_WAITE_SIGNAL(__SIGNAL__) (((__SIGNAL__) == FSMC_WAIT_SIGNAL_DISABLE) || \
AnnaBridge 167:84c0a372a020 909 ((__SIGNAL__) == FSMC_WAIT_SIGNAL_ENABLE))
AnnaBridge 167:84c0a372a020 910
AnnaBridge 167:84c0a372a020 911 #define IS_FSMC_EXTENDED_MODE(__MODE__) (((__MODE__) == FSMC_EXTENDED_MODE_DISABLE) || \
AnnaBridge 167:84c0a372a020 912 ((__MODE__) == FSMC_EXTENDED_MODE_ENABLE))
AnnaBridge 167:84c0a372a020 913
AnnaBridge 167:84c0a372a020 914 #define IS_FSMC_ASYNWAIT(__STATE__) (((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_DISABLE) || \
AnnaBridge 167:84c0a372a020 915 ((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_ENABLE))
AnnaBridge 167:84c0a372a020 916
AnnaBridge 167:84c0a372a020 917 #define IS_FSMC_DATA_LATENCY(__LATENCY__) (((__LATENCY__) > 1U) && ((__LATENCY__) <= 17U))
AnnaBridge 167:84c0a372a020 918
AnnaBridge 167:84c0a372a020 919 #define IS_FSMC_WRITE_BURST(__BURST__) (((__BURST__) == FSMC_WRITE_BURST_DISABLE) || \
AnnaBridge 167:84c0a372a020 920 ((__BURST__) == FSMC_WRITE_BURST_ENABLE))
AnnaBridge 167:84c0a372a020 921
AnnaBridge 167:84c0a372a020 922 #define IS_FSMC_ADDRESS_SETUP_TIME(__TIME__) ((__TIME__) <= 15U)
AnnaBridge 167:84c0a372a020 923
AnnaBridge 167:84c0a372a020 924 #define IS_FSMC_ADDRESS_HOLD_TIME(__TIME__) (((__TIME__) > 0U) && ((__TIME__) <= 15U))
AnnaBridge 167:84c0a372a020 925
AnnaBridge 167:84c0a372a020 926 #define IS_FSMC_DATASETUP_TIME(__TIME__) (((__TIME__) > 0U) && ((__TIME__) <= 255U))
AnnaBridge 167:84c0a372a020 927
AnnaBridge 167:84c0a372a020 928 #define IS_FSMC_TURNAROUND_TIME(__TIME__) ((__TIME__) <= 15U)
AnnaBridge 167:84c0a372a020 929
AnnaBridge 167:84c0a372a020 930 #define IS_FSMC_CONTINOUS_CLOCK(CCLOCK) (((CCLOCK) == FSMC_CONTINUOUS_CLOCK_SYNC_ONLY) || \
AnnaBridge 167:84c0a372a020 931 ((CCLOCK) == FSMC_CONTINUOUS_CLOCK_SYNC_ASYNC))
AnnaBridge 167:84c0a372a020 932
AnnaBridge 167:84c0a372a020 933 #define IS_FSMC_CLK_DIV(DIV) (((DIV) > 1U) && ((DIV) <= 16U))
AnnaBridge 167:84c0a372a020 934
AnnaBridge 167:84c0a372a020 935 #define IS_FSMC_PAGESIZE(SIZE) (((SIZE) == FSMC_PAGE_SIZE_NONE) || \
AnnaBridge 167:84c0a372a020 936 ((SIZE) == FSMC_PAGE_SIZE_128) || \
AnnaBridge 167:84c0a372a020 937 ((SIZE) == FSMC_PAGE_SIZE_256) || \
AnnaBridge 167:84c0a372a020 938 ((SIZE) == FSMC_PAGE_SIZE_512) || \
AnnaBridge 167:84c0a372a020 939 ((SIZE) == FSMC_PAGE_SIZE_1024))
AnnaBridge 167:84c0a372a020 940
AnnaBridge 167:84c0a372a020 941 #define IS_FSMC_WRITE_FIFO(FIFO) (((FIFO) == FSMC_WRITE_FIFO_DISABLE) || \
AnnaBridge 167:84c0a372a020 942 ((FIFO) == FSMC_WRITE_FIFO_ENABLE))
AnnaBridge 167:84c0a372a020 943
AnnaBridge 167:84c0a372a020 944 /**
AnnaBridge 167:84c0a372a020 945 * @}
AnnaBridge 167:84c0a372a020 946 */
AnnaBridge 167:84c0a372a020 947 /**
AnnaBridge 167:84c0a372a020 948 * @}
AnnaBridge 167:84c0a372a020 949 */
AnnaBridge 167:84c0a372a020 950
AnnaBridge 167:84c0a372a020 951 /* Private functions ---------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 952 /** @defgroup FSMC_LL_Private_Functions FSMC LL Private Functions
AnnaBridge 167:84c0a372a020 953 * @{
AnnaBridge 167:84c0a372a020 954 */
AnnaBridge 167:84c0a372a020 955
AnnaBridge 167:84c0a372a020 956 /** @defgroup FSMC_LL_NORSRAM NOR SRAM
AnnaBridge 167:84c0a372a020 957 * @{
AnnaBridge 167:84c0a372a020 958 */
AnnaBridge 167:84c0a372a020 959
AnnaBridge 167:84c0a372a020 960 /** @defgroup FSMC_LL_NORSRAM_Private_Functions_Group1 NOR SRAM Initialization/de-initialization functions
AnnaBridge 167:84c0a372a020 961 * @{
AnnaBridge 167:84c0a372a020 962 */
AnnaBridge 167:84c0a372a020 963 HAL_StatusTypeDef FSMC_NORSRAM_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_InitTypeDef *Init);
AnnaBridge 167:84c0a372a020 964 HAL_StatusTypeDef FSMC_NORSRAM_Timing_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank);
AnnaBridge 167:84c0a372a020 965 HAL_StatusTypeDef FSMC_NORSRAM_Extended_Timing_Init(FSMC_NORSRAM_EXTENDED_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank, uint32_t ExtendedMode);
AnnaBridge 167:84c0a372a020 966 HAL_StatusTypeDef FSMC_NORSRAM_DeInit(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_EXTENDED_TypeDef *ExDevice, uint32_t Bank);
AnnaBridge 167:84c0a372a020 967 /**
AnnaBridge 167:84c0a372a020 968 * @}
AnnaBridge 167:84c0a372a020 969 */
AnnaBridge 167:84c0a372a020 970
AnnaBridge 167:84c0a372a020 971 /** @defgroup FSMC_LL_NORSRAM_Private_Functions_Group2 NOR SRAM Control functions
AnnaBridge 167:84c0a372a020 972 * @{
AnnaBridge 167:84c0a372a020 973 */
AnnaBridge 167:84c0a372a020 974 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Enable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
AnnaBridge 167:84c0a372a020 975 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Disable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
AnnaBridge 167:84c0a372a020 976 /**
AnnaBridge 167:84c0a372a020 977 * @}
AnnaBridge 167:84c0a372a020 978 */
AnnaBridge 167:84c0a372a020 979 /**
AnnaBridge 167:84c0a372a020 980 * @}
AnnaBridge 167:84c0a372a020 981 */
AnnaBridge 167:84c0a372a020 982
AnnaBridge 167:84c0a372a020 983 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
AnnaBridge 167:84c0a372a020 984 /** @defgroup FSMC_LL_NAND NAND
AnnaBridge 167:84c0a372a020 985 * @{
AnnaBridge 167:84c0a372a020 986 */
AnnaBridge 167:84c0a372a020 987 /** @defgroup FSMC_LL_NAND_Private_Functions_Group1 NAND Initialization/de-initialization functions
AnnaBridge 167:84c0a372a020 988 * @{
AnnaBridge 167:84c0a372a020 989 */
AnnaBridge 167:84c0a372a020 990 HAL_StatusTypeDef FSMC_NAND_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_InitTypeDef *Init);
AnnaBridge 167:84c0a372a020 991 HAL_StatusTypeDef FSMC_NAND_CommonSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
AnnaBridge 167:84c0a372a020 992 HAL_StatusTypeDef FSMC_NAND_AttributeSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
AnnaBridge 167:84c0a372a020 993 HAL_StatusTypeDef FSMC_NAND_DeInit(FSMC_NAND_TypeDef *Device, uint32_t Bank);
AnnaBridge 167:84c0a372a020 994 /**
AnnaBridge 167:84c0a372a020 995 * @}
AnnaBridge 167:84c0a372a020 996 */
AnnaBridge 167:84c0a372a020 997
AnnaBridge 167:84c0a372a020 998 /** @defgroup FSMC_LL_NAND_Private_Functions_Group2 NAND Control functions
AnnaBridge 167:84c0a372a020 999 * @{
AnnaBridge 167:84c0a372a020 1000 */
AnnaBridge 167:84c0a372a020 1001 HAL_StatusTypeDef FSMC_NAND_ECC_Enable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
AnnaBridge 167:84c0a372a020 1002 HAL_StatusTypeDef FSMC_NAND_ECC_Disable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
AnnaBridge 167:84c0a372a020 1003 HAL_StatusTypeDef FSMC_NAND_GetECC(FSMC_NAND_TypeDef *Device, uint32_t *ECCval, uint32_t Bank, uint32_t Timeout);
AnnaBridge 167:84c0a372a020 1004 /**
AnnaBridge 167:84c0a372a020 1005 * @}
AnnaBridge 167:84c0a372a020 1006 */
AnnaBridge 167:84c0a372a020 1007 /**
AnnaBridge 167:84c0a372a020 1008 * @}
AnnaBridge 167:84c0a372a020 1009 */
AnnaBridge 167:84c0a372a020 1010
AnnaBridge 167:84c0a372a020 1011 /** @defgroup FSMC_LL_PCCARD PCCARD
AnnaBridge 167:84c0a372a020 1012 * @{
AnnaBridge 167:84c0a372a020 1013 */
AnnaBridge 167:84c0a372a020 1014 /** @defgroup FSMC_LL_PCCARD_Private_Functions_Group1 PCCARD Initialization/de-initialization functions
AnnaBridge 167:84c0a372a020 1015 * @{
AnnaBridge 167:84c0a372a020 1016 */
AnnaBridge 167:84c0a372a020 1017 HAL_StatusTypeDef FSMC_PCCARD_Init(FSMC_PCCARD_TypeDef *Device, FSMC_PCCARD_InitTypeDef *Init);
AnnaBridge 167:84c0a372a020 1018 HAL_StatusTypeDef FSMC_PCCARD_CommonSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
AnnaBridge 167:84c0a372a020 1019 HAL_StatusTypeDef FSMC_PCCARD_AttributeSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
AnnaBridge 167:84c0a372a020 1020 HAL_StatusTypeDef FSMC_PCCARD_IOSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
AnnaBridge 167:84c0a372a020 1021 HAL_StatusTypeDef FSMC_PCCARD_DeInit(FSMC_PCCARD_TypeDef *Device);
AnnaBridge 167:84c0a372a020 1022 /**
AnnaBridge 167:84c0a372a020 1023 * @}
AnnaBridge 167:84c0a372a020 1024 */
AnnaBridge 167:84c0a372a020 1025 /**
AnnaBridge 167:84c0a372a020 1026 * @}
AnnaBridge 167:84c0a372a020 1027 */
AnnaBridge 167:84c0a372a020 1028 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
AnnaBridge 167:84c0a372a020 1029
AnnaBridge 167:84c0a372a020 1030 /**
AnnaBridge 167:84c0a372a020 1031 * @}
AnnaBridge 167:84c0a372a020 1032 */
AnnaBridge 167:84c0a372a020 1033 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F412Zx || STM32F412Vx || STM32F412Rx || STM32F412Cx || STM32F413xx || STM32F423xx */
AnnaBridge 167:84c0a372a020 1034
AnnaBridge 167:84c0a372a020 1035 /**
AnnaBridge 167:84c0a372a020 1036 * @}
AnnaBridge 167:84c0a372a020 1037 */
AnnaBridge 167:84c0a372a020 1038
AnnaBridge 167:84c0a372a020 1039 /**
AnnaBridge 167:84c0a372a020 1040 * @}
AnnaBridge 167:84c0a372a020 1041 */
AnnaBridge 167:84c0a372a020 1042
AnnaBridge 167:84c0a372a020 1043 #ifdef __cplusplus
AnnaBridge 167:84c0a372a020 1044 }
AnnaBridge 167:84c0a372a020 1045 #endif
AnnaBridge 167:84c0a372a020 1046
AnnaBridge 167:84c0a372a020 1047 #endif /* __STM32F4xx_LL_FSMC_H */
AnnaBridge 167:84c0a372a020 1048
AnnaBridge 167:84c0a372a020 1049 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/