mbed official / mbed

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

Committer:
AnnaBridge
Date:
Fri May 11 16:51:14 2018 +0100
Revision:
167:84c0a372a020
Parent:
156:ff21514d8981
mbed library. Release version 162

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 156:ff21514d8981 1 /**
AnnaBridge 156:ff21514d8981 2 ******************************************************************************
AnnaBridge 156:ff21514d8981 3 * @file stm32l0xx_hal_cortex.h
AnnaBridge 156:ff21514d8981 4 * @author MCD Application Team
AnnaBridge 156:ff21514d8981 5 * @brief Header file of CORTEX HAL module.
AnnaBridge 156:ff21514d8981 6 ******************************************************************************
AnnaBridge 156:ff21514d8981 7 * @attention
AnnaBridge 156:ff21514d8981 8 *
AnnaBridge 156:ff21514d8981 9 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 156:ff21514d8981 10 *
AnnaBridge 156:ff21514d8981 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 156:ff21514d8981 12 * are permitted provided that the following conditions are met:
AnnaBridge 156:ff21514d8981 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 156:ff21514d8981 14 * this list of conditions and the following disclaimer.
AnnaBridge 156:ff21514d8981 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 156:ff21514d8981 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 156:ff21514d8981 17 * and/or other materials provided with the distribution.
AnnaBridge 156:ff21514d8981 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 156:ff21514d8981 19 * may be used to endorse or promote products derived from this software
AnnaBridge 156:ff21514d8981 20 * without specific prior written permission.
AnnaBridge 156:ff21514d8981 21 *
AnnaBridge 156:ff21514d8981 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 156:ff21514d8981 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 156:ff21514d8981 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 156:ff21514d8981 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 156:ff21514d8981 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 156:ff21514d8981 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 156:ff21514d8981 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 156:ff21514d8981 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 156:ff21514d8981 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 156:ff21514d8981 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 156:ff21514d8981 32 *
AnnaBridge 156:ff21514d8981 33 ******************************************************************************
AnnaBridge 156:ff21514d8981 34 */
AnnaBridge 156:ff21514d8981 35
AnnaBridge 156:ff21514d8981 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 156:ff21514d8981 37 #ifndef __STM32L0xx_HAL_CORTEX_H
AnnaBridge 156:ff21514d8981 38 #define __STM32L0xx_HAL_CORTEX_H
AnnaBridge 156:ff21514d8981 39
AnnaBridge 156:ff21514d8981 40 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 41 extern "C" {
AnnaBridge 156:ff21514d8981 42 #endif
AnnaBridge 156:ff21514d8981 43
AnnaBridge 156:ff21514d8981 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 45 #include "stm32l0xx_hal_def.h"
AnnaBridge 156:ff21514d8981 46
AnnaBridge 156:ff21514d8981 47 /** @addtogroup STM32L0xx_HAL_Driver
AnnaBridge 156:ff21514d8981 48 * @{
AnnaBridge 156:ff21514d8981 49 */
AnnaBridge 156:ff21514d8981 50
AnnaBridge 156:ff21514d8981 51 /** @defgroup CORTEX CORTEX
AnnaBridge 156:ff21514d8981 52 * @{
AnnaBridge 156:ff21514d8981 53 */
AnnaBridge 156:ff21514d8981 54 /* Exported types ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 55
AnnaBridge 156:ff21514d8981 56 /** @defgroup CORTEX_Exported_Types CORTEX Exported Types
AnnaBridge 156:ff21514d8981 57 * @{
AnnaBridge 156:ff21514d8981 58 */
AnnaBridge 156:ff21514d8981 59
AnnaBridge 156:ff21514d8981 60 #if (__MPU_PRESENT == 1)
AnnaBridge 156:ff21514d8981 61 /** @defgroup CORTEX_MPU_Region_Initialization_Structure_definition MPU Region Initialization Structure Definition
AnnaBridge 156:ff21514d8981 62 * @{
AnnaBridge 156:ff21514d8981 63 */
AnnaBridge 156:ff21514d8981 64 typedef struct
AnnaBridge 156:ff21514d8981 65 {
AnnaBridge 156:ff21514d8981 66 uint32_t BaseAddress; /*!< Specifies the base address of the region to protect. */
AnnaBridge 156:ff21514d8981 67
AnnaBridge 156:ff21514d8981 68 uint8_t Enable; /*!< Specifies the status of the region.
AnnaBridge 156:ff21514d8981 69 This parameter can be a value of @ref CORTEX_MPU_Region_Enable */
AnnaBridge 156:ff21514d8981 70 uint8_t Number; /*!< Specifies the number of the region to protect.
AnnaBridge 156:ff21514d8981 71 This parameter can be a value of @ref CORTEX_MPU_Region_Number */
AnnaBridge 156:ff21514d8981 72
AnnaBridge 156:ff21514d8981 73 uint8_t Size; /*!< Specifies the size of the region to protect.
AnnaBridge 156:ff21514d8981 74 This parameter can be a value of @ref CORTEX_MPU_Region_Size */
AnnaBridge 156:ff21514d8981 75 uint8_t SubRegionDisable; /*!< Specifies the number of the subregion protection to disable.
AnnaBridge 156:ff21514d8981 76 This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF */
AnnaBridge 156:ff21514d8981 77 uint8_t TypeExtField; /*!< This parameter is NOT used but is kept to keep API unified through all families*/
AnnaBridge 156:ff21514d8981 78
AnnaBridge 156:ff21514d8981 79 uint8_t AccessPermission; /*!< Specifies the region access permission type.
AnnaBridge 156:ff21514d8981 80 This parameter can be a value of @ref CORTEX_MPU_Region_Permission_Attributes */
AnnaBridge 156:ff21514d8981 81 uint8_t DisableExec; /*!< Specifies the instruction access status.
AnnaBridge 156:ff21514d8981 82 This parameter can be a value of @ref CORTEX_MPU_Instruction_Access */
AnnaBridge 156:ff21514d8981 83 uint8_t IsShareable; /*!< Specifies the shareability status of the protected region.
AnnaBridge 156:ff21514d8981 84 This parameter can be a value of @ref CORTEX_MPU_Access_Shareable */
AnnaBridge 156:ff21514d8981 85 uint8_t IsCacheable; /*!< Specifies the cacheable status of the region protected.
AnnaBridge 156:ff21514d8981 86 This parameter can be a value of @ref CORTEX_MPU_Access_Cacheable */
AnnaBridge 156:ff21514d8981 87 uint8_t IsBufferable; /*!< Specifies the bufferable status of the protected region.
AnnaBridge 156:ff21514d8981 88 This parameter can be a value of @ref CORTEX_MPU_Access_Bufferable */
AnnaBridge 156:ff21514d8981 89 }MPU_Region_InitTypeDef;
AnnaBridge 156:ff21514d8981 90 /**
AnnaBridge 156:ff21514d8981 91 * @}
AnnaBridge 156:ff21514d8981 92 */
AnnaBridge 156:ff21514d8981 93 #endif /* __MPU_PRESENT */
AnnaBridge 156:ff21514d8981 94
AnnaBridge 156:ff21514d8981 95 /**
AnnaBridge 156:ff21514d8981 96 * @}
AnnaBridge 156:ff21514d8981 97 */
AnnaBridge 156:ff21514d8981 98
AnnaBridge 156:ff21514d8981 99
AnnaBridge 156:ff21514d8981 100 /* Exported constants --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 101
AnnaBridge 156:ff21514d8981 102 /** @defgroup CORTEX_Exported_Constants CORTEx Exported Constants
AnnaBridge 156:ff21514d8981 103 * @{
AnnaBridge 156:ff21514d8981 104 */
AnnaBridge 156:ff21514d8981 105
AnnaBridge 156:ff21514d8981 106
AnnaBridge 156:ff21514d8981 107 #define IS_NVIC_PREEMPTION_PRIORITY(__PRIORITY__) ((__PRIORITY__) < 0x4U)
AnnaBridge 156:ff21514d8981 108
AnnaBridge 156:ff21514d8981 109 #define IS_NVIC_DEVICE_IRQ(IRQ) ((IRQ) >= 0x0)
AnnaBridge 156:ff21514d8981 110
AnnaBridge 156:ff21514d8981 111 /** @defgroup CORTEX_SysTick_clock_source CORTEX SysTick Clock Source
AnnaBridge 156:ff21514d8981 112 * @{
AnnaBridge 156:ff21514d8981 113 */
AnnaBridge 156:ff21514d8981 114 #define SYSTICK_CLKSOURCE_HCLK_DIV8 ((uint32_t)0x00000000U)
AnnaBridge 156:ff21514d8981 115 #define SYSTICK_CLKSOURCE_HCLK ((uint32_t)0x00000004U)
AnnaBridge 156:ff21514d8981 116 #define IS_SYSTICK_CLK_SOURCE(__SOURCE__) (((__SOURCE__) == SYSTICK_CLKSOURCE_HCLK) || \
AnnaBridge 156:ff21514d8981 117 ((__SOURCE__) == SYSTICK_CLKSOURCE_HCLK_DIV8))
AnnaBridge 156:ff21514d8981 118 /**
AnnaBridge 156:ff21514d8981 119 * @}
AnnaBridge 156:ff21514d8981 120 */
AnnaBridge 156:ff21514d8981 121
AnnaBridge 156:ff21514d8981 122 #if (__MPU_PRESENT == 1)
AnnaBridge 156:ff21514d8981 123 /** @defgroup CORTEX_MPU_HFNMI_PRIVDEF_Control CORTEX MPU HFNMI and PRIVILEGED Access control
AnnaBridge 156:ff21514d8981 124 * @{
AnnaBridge 156:ff21514d8981 125 */
AnnaBridge 156:ff21514d8981 126 #define MPU_HFNMI_PRIVDEF_NONE ((uint32_t)0x00000000U)
AnnaBridge 156:ff21514d8981 127 #define MPU_HARDFAULT_NMI ((uint32_t)0x00000002U)
AnnaBridge 156:ff21514d8981 128 #define MPU_PRIVILEGED_DEFAULT ((uint32_t)0x00000004U)
AnnaBridge 156:ff21514d8981 129 #define MPU_HFNMI_PRIVDEF ((uint32_t)0x00000006U)
AnnaBridge 156:ff21514d8981 130 /**
AnnaBridge 156:ff21514d8981 131 * @}
AnnaBridge 156:ff21514d8981 132 */
AnnaBridge 156:ff21514d8981 133
AnnaBridge 156:ff21514d8981 134 /** @defgroup CORTEX_MPU_Region_Enable CORTEX MPU Region Enable
AnnaBridge 156:ff21514d8981 135 * @{
AnnaBridge 156:ff21514d8981 136 */
AnnaBridge 156:ff21514d8981 137 #define MPU_REGION_ENABLE ((uint8_t)0x01U)
AnnaBridge 156:ff21514d8981 138 #define MPU_REGION_DISABLE ((uint8_t)0x00U)
AnnaBridge 156:ff21514d8981 139 /**
AnnaBridge 156:ff21514d8981 140 * @}
AnnaBridge 156:ff21514d8981 141 */
AnnaBridge 156:ff21514d8981 142
AnnaBridge 156:ff21514d8981 143 /** @defgroup CORTEX_MPU_Instruction_Access CORTEX MPU Instruction Access
AnnaBridge 156:ff21514d8981 144 * @{
AnnaBridge 156:ff21514d8981 145 */
AnnaBridge 156:ff21514d8981 146 #define MPU_INSTRUCTION_ACCESS_ENABLE ((uint8_t)0x00U)
AnnaBridge 156:ff21514d8981 147 #define MPU_INSTRUCTION_ACCESS_DISABLE ((uint8_t)0x01U)
AnnaBridge 156:ff21514d8981 148 /**
AnnaBridge 156:ff21514d8981 149 * @}
AnnaBridge 156:ff21514d8981 150 */
AnnaBridge 156:ff21514d8981 151
AnnaBridge 156:ff21514d8981 152 /** @defgroup CORTEX_MPU_Access_Shareable CORTEX MPU Instruction Access Shareable
AnnaBridge 156:ff21514d8981 153 * @{
AnnaBridge 156:ff21514d8981 154 */
AnnaBridge 156:ff21514d8981 155 #define MPU_ACCESS_SHAREABLE ((uint8_t)0x01U)
AnnaBridge 156:ff21514d8981 156 #define MPU_ACCESS_NOT_SHAREABLE ((uint8_t)0x00U)
AnnaBridge 156:ff21514d8981 157 /**
AnnaBridge 156:ff21514d8981 158 * @}
AnnaBridge 156:ff21514d8981 159 */
AnnaBridge 156:ff21514d8981 160
AnnaBridge 156:ff21514d8981 161 /** @defgroup CORTEX_MPU_Access_Cacheable CORTEX MPU Instruction Access Cacheable
AnnaBridge 156:ff21514d8981 162 * @{
AnnaBridge 156:ff21514d8981 163 */
AnnaBridge 156:ff21514d8981 164 #define MPU_ACCESS_CACHEABLE ((uint8_t)0x01U)
AnnaBridge 156:ff21514d8981 165 #define MPU_ACCESS_NOT_CACHEABLE ((uint8_t)0x00U)
AnnaBridge 156:ff21514d8981 166 /**
AnnaBridge 156:ff21514d8981 167 * @}
AnnaBridge 156:ff21514d8981 168 */
AnnaBridge 156:ff21514d8981 169
AnnaBridge 156:ff21514d8981 170 /** @defgroup CORTEX_MPU_Access_Bufferable CORTEX MPU Instruction Access Bufferable
AnnaBridge 156:ff21514d8981 171 * @{
AnnaBridge 156:ff21514d8981 172 */
AnnaBridge 156:ff21514d8981 173 #define MPU_ACCESS_BUFFERABLE ((uint8_t)0x01U)
AnnaBridge 156:ff21514d8981 174 #define MPU_ACCESS_NOT_BUFFERABLE ((uint8_t)0x00U)
AnnaBridge 156:ff21514d8981 175 /**
AnnaBridge 156:ff21514d8981 176 * @}
AnnaBridge 156:ff21514d8981 177 */
AnnaBridge 156:ff21514d8981 178
AnnaBridge 156:ff21514d8981 179 /** @defgroup CORTEX_MPU_Region_Size CORTEX MPU Region Size
AnnaBridge 156:ff21514d8981 180 * @{
AnnaBridge 156:ff21514d8981 181 */
AnnaBridge 156:ff21514d8981 182 #define MPU_REGION_SIZE_32B ((uint8_t)0x04U)
AnnaBridge 156:ff21514d8981 183 #define MPU_REGION_SIZE_64B ((uint8_t)0x05U)
AnnaBridge 156:ff21514d8981 184 #define MPU_REGION_SIZE_128B ((uint8_t)0x06U)
AnnaBridge 156:ff21514d8981 185 #define MPU_REGION_SIZE_256B ((uint8_t)0x07U)
AnnaBridge 156:ff21514d8981 186 #define MPU_REGION_SIZE_512B ((uint8_t)0x08U)
AnnaBridge 156:ff21514d8981 187 #define MPU_REGION_SIZE_1KB ((uint8_t)0x09U)
AnnaBridge 156:ff21514d8981 188 #define MPU_REGION_SIZE_2KB ((uint8_t)0x0AU)
AnnaBridge 156:ff21514d8981 189 #define MPU_REGION_SIZE_4KB ((uint8_t)0x0BU)
AnnaBridge 156:ff21514d8981 190 #define MPU_REGION_SIZE_8KB ((uint8_t)0x0CU)
AnnaBridge 156:ff21514d8981 191 #define MPU_REGION_SIZE_16KB ((uint8_t)0x0DU)
AnnaBridge 156:ff21514d8981 192 #define MPU_REGION_SIZE_32KB ((uint8_t)0x0EU)
AnnaBridge 156:ff21514d8981 193 #define MPU_REGION_SIZE_64KB ((uint8_t)0x0FU)
AnnaBridge 156:ff21514d8981 194 #define MPU_REGION_SIZE_128KB ((uint8_t)0x10U)
AnnaBridge 156:ff21514d8981 195 #define MPU_REGION_SIZE_256KB ((uint8_t)0x11U)
AnnaBridge 156:ff21514d8981 196 #define MPU_REGION_SIZE_512KB ((uint8_t)0x12U)
AnnaBridge 156:ff21514d8981 197 #define MPU_REGION_SIZE_1MB ((uint8_t)0x13U)
AnnaBridge 156:ff21514d8981 198 #define MPU_REGION_SIZE_2MB ((uint8_t)0x14U)
AnnaBridge 156:ff21514d8981 199 #define MPU_REGION_SIZE_4MB ((uint8_t)0x15U)
AnnaBridge 156:ff21514d8981 200 #define MPU_REGION_SIZE_8MB ((uint8_t)0x16U)
AnnaBridge 156:ff21514d8981 201 #define MPU_REGION_SIZE_16MB ((uint8_t)0x17U)
AnnaBridge 156:ff21514d8981 202 #define MPU_REGION_SIZE_32MB ((uint8_t)0x18U)
AnnaBridge 156:ff21514d8981 203 #define MPU_REGION_SIZE_64MB ((uint8_t)0x19U)
AnnaBridge 156:ff21514d8981 204 #define MPU_REGION_SIZE_128MB ((uint8_t)0x1AU)
AnnaBridge 156:ff21514d8981 205 #define MPU_REGION_SIZE_256MB ((uint8_t)0x1BU)
AnnaBridge 156:ff21514d8981 206 #define MPU_REGION_SIZE_512MB ((uint8_t)0x1CU)
AnnaBridge 156:ff21514d8981 207 #define MPU_REGION_SIZE_1GB ((uint8_t)0x1DU)
AnnaBridge 156:ff21514d8981 208 #define MPU_REGION_SIZE_2GB ((uint8_t)0x1EU)
AnnaBridge 156:ff21514d8981 209 #define MPU_REGION_SIZE_4GB ((uint8_t)0x1FU)
AnnaBridge 156:ff21514d8981 210 /**
AnnaBridge 156:ff21514d8981 211 * @}
AnnaBridge 156:ff21514d8981 212 */
AnnaBridge 156:ff21514d8981 213
AnnaBridge 156:ff21514d8981 214 /** @defgroup CORTEX_MPU_Region_Permission_Attributes CORTEX MPU Region Permission Attributes
AnnaBridge 156:ff21514d8981 215 * @{
AnnaBridge 156:ff21514d8981 216 */
AnnaBridge 156:ff21514d8981 217 #define MPU_REGION_NO_ACCESS ((uint8_t)0x00U)
AnnaBridge 156:ff21514d8981 218 #define MPU_REGION_PRIV_RW ((uint8_t)0x01U)
AnnaBridge 156:ff21514d8981 219 #define MPU_REGION_PRIV_RW_URO ((uint8_t)0x02U)
AnnaBridge 156:ff21514d8981 220 #define MPU_REGION_FULL_ACCESS ((uint8_t)0x03U)
AnnaBridge 156:ff21514d8981 221 #define MPU_REGION_PRIV_RO ((uint8_t)0x05U)
AnnaBridge 156:ff21514d8981 222 #define MPU_REGION_PRIV_RO_URO ((uint8_t)0x06U)
AnnaBridge 156:ff21514d8981 223 /**
AnnaBridge 156:ff21514d8981 224 * @}
AnnaBridge 156:ff21514d8981 225 */
AnnaBridge 156:ff21514d8981 226
AnnaBridge 156:ff21514d8981 227 /** @defgroup CORTEX_MPU_Region_Number CORTEX MPU Region Number
AnnaBridge 156:ff21514d8981 228 * @{
AnnaBridge 156:ff21514d8981 229 */
AnnaBridge 156:ff21514d8981 230 #define MPU_REGION_NUMBER0 ((uint8_t)0x00U)
AnnaBridge 156:ff21514d8981 231 #define MPU_REGION_NUMBER1 ((uint8_t)0x01U)
AnnaBridge 156:ff21514d8981 232 #define MPU_REGION_NUMBER2 ((uint8_t)0x02U)
AnnaBridge 156:ff21514d8981 233 #define MPU_REGION_NUMBER3 ((uint8_t)0x03U)
AnnaBridge 156:ff21514d8981 234 #define MPU_REGION_NUMBER4 ((uint8_t)0x04U)
AnnaBridge 156:ff21514d8981 235 #define MPU_REGION_NUMBER5 ((uint8_t)0x05U)
AnnaBridge 156:ff21514d8981 236 #define MPU_REGION_NUMBER6 ((uint8_t)0x06U)
AnnaBridge 156:ff21514d8981 237 #define MPU_REGION_NUMBER7 ((uint8_t)0x07U)
AnnaBridge 156:ff21514d8981 238 /**
AnnaBridge 156:ff21514d8981 239 * @}
AnnaBridge 156:ff21514d8981 240 */
AnnaBridge 156:ff21514d8981 241 #endif /* __MPU_PRESENT */
AnnaBridge 156:ff21514d8981 242
AnnaBridge 156:ff21514d8981 243
AnnaBridge 156:ff21514d8981 244 /**
AnnaBridge 156:ff21514d8981 245 * @}
AnnaBridge 156:ff21514d8981 246 */
AnnaBridge 156:ff21514d8981 247
AnnaBridge 156:ff21514d8981 248 /* Exported functions --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 249 /** @defgroup CORTEX_Exported_Functions CORTEX Exported Functions
AnnaBridge 156:ff21514d8981 250 * @{
AnnaBridge 156:ff21514d8981 251 */
AnnaBridge 156:ff21514d8981 252
AnnaBridge 156:ff21514d8981 253 /** @defgroup CORTEX_Exported_Functions_Group1 Initialization and de-initialization functions
AnnaBridge 156:ff21514d8981 254 * @brief Initialization and Configuration functions
AnnaBridge 156:ff21514d8981 255 * @{
AnnaBridge 156:ff21514d8981 256 */
AnnaBridge 156:ff21514d8981 257 void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority);
AnnaBridge 156:ff21514d8981 258 void HAL_NVIC_EnableIRQ(IRQn_Type IRQn);
AnnaBridge 156:ff21514d8981 259 void HAL_NVIC_DisableIRQ(IRQn_Type IRQn);
AnnaBridge 156:ff21514d8981 260 void HAL_NVIC_SystemReset(void);
AnnaBridge 156:ff21514d8981 261 uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb);
AnnaBridge 156:ff21514d8981 262 #if (__MPU_PRESENT == 1)
AnnaBridge 156:ff21514d8981 263 /**
AnnaBridge 156:ff21514d8981 264 * @brief Disable the MPU.
AnnaBridge 156:ff21514d8981 265 * @retval None
AnnaBridge 156:ff21514d8981 266 */
AnnaBridge 156:ff21514d8981 267 __STATIC_INLINE void HAL_MPU_Disable(void)
AnnaBridge 156:ff21514d8981 268 {
AnnaBridge 156:ff21514d8981 269
AnnaBridge 156:ff21514d8981 270 /*Data Memory Barrier setup */
AnnaBridge 156:ff21514d8981 271 __DMB();
AnnaBridge 156:ff21514d8981 272 /* Disable the MPU */
AnnaBridge 156:ff21514d8981 273 MPU->CTRL = 0;
AnnaBridge 156:ff21514d8981 274 }
AnnaBridge 156:ff21514d8981 275
AnnaBridge 156:ff21514d8981 276 /**
AnnaBridge 156:ff21514d8981 277 * @brief Enable the MPU.
AnnaBridge 156:ff21514d8981 278 * @param MPU_Control: Specifies the control mode of the MPU during hard fault,
AnnaBridge 156:ff21514d8981 279 * NMI, FAULTMASK and privileged access to the default memory
AnnaBridge 156:ff21514d8981 280 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 281 * @arg MPU_HFNMI_PRIVDEF_NONE
AnnaBridge 156:ff21514d8981 282 * @arg MPU_HARDFAULT_NMI
AnnaBridge 156:ff21514d8981 283 * @arg MPU_PRIVILEGED_DEFAULT
AnnaBridge 156:ff21514d8981 284 * @arg MPU_HFNMI_PRIVDEF
AnnaBridge 156:ff21514d8981 285 * @retval None
AnnaBridge 156:ff21514d8981 286 */
AnnaBridge 156:ff21514d8981 287
AnnaBridge 156:ff21514d8981 288 __STATIC_INLINE void HAL_MPU_Enable(uint32_t MPU_Control)
AnnaBridge 156:ff21514d8981 289 {
AnnaBridge 156:ff21514d8981 290 /* Enable the MPU */
AnnaBridge 156:ff21514d8981 291 MPU->CTRL = MPU_Control | MPU_CTRL_ENABLE_Msk;
AnnaBridge 156:ff21514d8981 292 /* Data Synchronization Barrier setup */
AnnaBridge 156:ff21514d8981 293 __DSB();
AnnaBridge 156:ff21514d8981 294 /* Instruction Synchronization Barrier setup */
AnnaBridge 156:ff21514d8981 295 __ISB();
AnnaBridge 156:ff21514d8981 296
AnnaBridge 156:ff21514d8981 297 }
AnnaBridge 156:ff21514d8981 298 #endif /* __MPU_PRESENT */
AnnaBridge 156:ff21514d8981 299 /**
AnnaBridge 156:ff21514d8981 300 * @}
AnnaBridge 156:ff21514d8981 301 */
AnnaBridge 156:ff21514d8981 302
AnnaBridge 156:ff21514d8981 303 /** @defgroup CORTEX_Exported_Functions_Group2 Peripheral Control functions
AnnaBridge 156:ff21514d8981 304 * @brief Cortex control functions
AnnaBridge 156:ff21514d8981 305 * @{
AnnaBridge 156:ff21514d8981 306 */
AnnaBridge 156:ff21514d8981 307
AnnaBridge 156:ff21514d8981 308 uint32_t HAL_NVIC_GetPriority(IRQn_Type IRQn);
AnnaBridge 156:ff21514d8981 309 uint32_t HAL_NVIC_GetPendingIRQ(IRQn_Type IRQn);
AnnaBridge 156:ff21514d8981 310 void HAL_NVIC_SetPendingIRQ(IRQn_Type IRQn);
AnnaBridge 156:ff21514d8981 311 void HAL_NVIC_ClearPendingIRQ(IRQn_Type IRQn);
AnnaBridge 156:ff21514d8981 312 void HAL_SYSTICK_CLKSourceConfig(uint32_t CLKSource);
AnnaBridge 156:ff21514d8981 313 void HAL_SYSTICK_IRQHandler(void);
AnnaBridge 156:ff21514d8981 314 void HAL_SYSTICK_Callback(void);
AnnaBridge 156:ff21514d8981 315 #if (__MPU_PRESENT == 1)
AnnaBridge 156:ff21514d8981 316 void HAL_MPU_ConfigRegion(MPU_Region_InitTypeDef *MPU_Init);
AnnaBridge 156:ff21514d8981 317 #endif /* __MPU_PRESENT */
AnnaBridge 156:ff21514d8981 318 /**
AnnaBridge 156:ff21514d8981 319 * @}
AnnaBridge 156:ff21514d8981 320 */
AnnaBridge 156:ff21514d8981 321
AnnaBridge 156:ff21514d8981 322 /**
AnnaBridge 156:ff21514d8981 323 * @}
AnnaBridge 156:ff21514d8981 324 */
AnnaBridge 156:ff21514d8981 325
AnnaBridge 156:ff21514d8981 326 /* Private types -------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 327 /* Private variables ---------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 328 /* Private constants ---------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 329 /* Private macros ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 330 /** @defgroup CORTEX_Private_Macros CORTEX Private Macros
AnnaBridge 156:ff21514d8981 331 * @{
AnnaBridge 156:ff21514d8981 332 */
AnnaBridge 156:ff21514d8981 333
AnnaBridge 156:ff21514d8981 334 #if (__MPU_PRESENT == 1)
AnnaBridge 156:ff21514d8981 335 #define IS_MPU_REGION_ENABLE(STATE) (((STATE) == MPU_REGION_ENABLE) || \
AnnaBridge 156:ff21514d8981 336 ((STATE) == MPU_REGION_DISABLE))
AnnaBridge 156:ff21514d8981 337
AnnaBridge 156:ff21514d8981 338 #define IS_MPU_INSTRUCTION_ACCESS(STATE) (((STATE) == MPU_INSTRUCTION_ACCESS_ENABLE) || \
AnnaBridge 156:ff21514d8981 339 ((STATE) == MPU_INSTRUCTION_ACCESS_DISABLE))
AnnaBridge 156:ff21514d8981 340
AnnaBridge 156:ff21514d8981 341 #define IS_MPU_ACCESS_SHAREABLE(STATE) (((STATE) == MPU_ACCESS_SHAREABLE) || \
AnnaBridge 156:ff21514d8981 342 ((STATE) == MPU_ACCESS_NOT_SHAREABLE))
AnnaBridge 156:ff21514d8981 343
AnnaBridge 156:ff21514d8981 344 #define IS_MPU_ACCESS_CACHEABLE(STATE) (((STATE) == MPU_ACCESS_CACHEABLE) || \
AnnaBridge 156:ff21514d8981 345 ((STATE) == MPU_ACCESS_NOT_CACHEABLE))
AnnaBridge 156:ff21514d8981 346
AnnaBridge 156:ff21514d8981 347 #define IS_MPU_ACCESS_BUFFERABLE(STATE) (((STATE) == MPU_ACCESS_BUFFERABLE) || \
AnnaBridge 156:ff21514d8981 348 ((STATE) == MPU_ACCESS_NOT_BUFFERABLE))
AnnaBridge 156:ff21514d8981 349
AnnaBridge 156:ff21514d8981 350 #define IS_MPU_REGION_PERMISSION_ATTRIBUTE(TYPE) (((TYPE) == MPU_REGION_NO_ACCESS) || \
AnnaBridge 156:ff21514d8981 351 ((TYPE) == MPU_REGION_PRIV_RW) || \
AnnaBridge 156:ff21514d8981 352 ((TYPE) == MPU_REGION_PRIV_RW_URO) || \
AnnaBridge 156:ff21514d8981 353 ((TYPE) == MPU_REGION_FULL_ACCESS) || \
AnnaBridge 156:ff21514d8981 354 ((TYPE) == MPU_REGION_PRIV_RO) || \
AnnaBridge 156:ff21514d8981 355 ((TYPE) == MPU_REGION_PRIV_RO_URO))
AnnaBridge 156:ff21514d8981 356
AnnaBridge 156:ff21514d8981 357 #define IS_MPU_REGION_NUMBER(NUMBER) (((NUMBER) == MPU_REGION_NUMBER0) || \
AnnaBridge 156:ff21514d8981 358 ((NUMBER) == MPU_REGION_NUMBER1) || \
AnnaBridge 156:ff21514d8981 359 ((NUMBER) == MPU_REGION_NUMBER2) || \
AnnaBridge 156:ff21514d8981 360 ((NUMBER) == MPU_REGION_NUMBER3) || \
AnnaBridge 156:ff21514d8981 361 ((NUMBER) == MPU_REGION_NUMBER4) || \
AnnaBridge 156:ff21514d8981 362 ((NUMBER) == MPU_REGION_NUMBER5) || \
AnnaBridge 156:ff21514d8981 363 ((NUMBER) == MPU_REGION_NUMBER6) || \
AnnaBridge 156:ff21514d8981 364 ((NUMBER) == MPU_REGION_NUMBER7))
AnnaBridge 156:ff21514d8981 365
AnnaBridge 156:ff21514d8981 366 #define IS_MPU_REGION_SIZE(SIZE) (((SIZE) == MPU_REGION_SIZE_256B) || \
AnnaBridge 156:ff21514d8981 367 ((SIZE) == MPU_REGION_SIZE_512B) || \
AnnaBridge 156:ff21514d8981 368 ((SIZE) == MPU_REGION_SIZE_1KB) || \
AnnaBridge 156:ff21514d8981 369 ((SIZE) == MPU_REGION_SIZE_2KB) || \
AnnaBridge 156:ff21514d8981 370 ((SIZE) == MPU_REGION_SIZE_4KB) || \
AnnaBridge 156:ff21514d8981 371 ((SIZE) == MPU_REGION_SIZE_8KB) || \
AnnaBridge 156:ff21514d8981 372 ((SIZE) == MPU_REGION_SIZE_16KB) || \
AnnaBridge 156:ff21514d8981 373 ((SIZE) == MPU_REGION_SIZE_32KB) || \
AnnaBridge 156:ff21514d8981 374 ((SIZE) == MPU_REGION_SIZE_64KB) || \
AnnaBridge 156:ff21514d8981 375 ((SIZE) == MPU_REGION_SIZE_128KB) || \
AnnaBridge 156:ff21514d8981 376 ((SIZE) == MPU_REGION_SIZE_256KB) || \
AnnaBridge 156:ff21514d8981 377 ((SIZE) == MPU_REGION_SIZE_512KB) || \
AnnaBridge 156:ff21514d8981 378 ((SIZE) == MPU_REGION_SIZE_1MB) || \
AnnaBridge 156:ff21514d8981 379 ((SIZE) == MPU_REGION_SIZE_2MB) || \
AnnaBridge 156:ff21514d8981 380 ((SIZE) == MPU_REGION_SIZE_4MB) || \
AnnaBridge 156:ff21514d8981 381 ((SIZE) == MPU_REGION_SIZE_8MB) || \
AnnaBridge 156:ff21514d8981 382 ((SIZE) == MPU_REGION_SIZE_16MB) || \
AnnaBridge 156:ff21514d8981 383 ((SIZE) == MPU_REGION_SIZE_32MB) || \
AnnaBridge 156:ff21514d8981 384 ((SIZE) == MPU_REGION_SIZE_64MB) || \
AnnaBridge 156:ff21514d8981 385 ((SIZE) == MPU_REGION_SIZE_128MB) || \
AnnaBridge 156:ff21514d8981 386 ((SIZE) == MPU_REGION_SIZE_256MB) || \
AnnaBridge 156:ff21514d8981 387 ((SIZE) == MPU_REGION_SIZE_512MB) || \
AnnaBridge 156:ff21514d8981 388 ((SIZE) == MPU_REGION_SIZE_1GB) || \
AnnaBridge 156:ff21514d8981 389 ((SIZE) == MPU_REGION_SIZE_2GB) || \
AnnaBridge 156:ff21514d8981 390 ((SIZE) == MPU_REGION_SIZE_4GB))
AnnaBridge 156:ff21514d8981 391
AnnaBridge 156:ff21514d8981 392 #define IS_MPU_SUB_REGION_DISABLE(SUBREGION) ((SUBREGION) < (uint16_t)0x00FFU)
AnnaBridge 156:ff21514d8981 393 #endif /* __MPU_PRESENT */
AnnaBridge 156:ff21514d8981 394
AnnaBridge 156:ff21514d8981 395
AnnaBridge 156:ff21514d8981 396 /**
AnnaBridge 156:ff21514d8981 397 * @}
AnnaBridge 156:ff21514d8981 398 */
AnnaBridge 156:ff21514d8981 399
AnnaBridge 156:ff21514d8981 400 /**
AnnaBridge 156:ff21514d8981 401 * @}
AnnaBridge 156:ff21514d8981 402 */
AnnaBridge 156:ff21514d8981 403
AnnaBridge 156:ff21514d8981 404 /**
AnnaBridge 156:ff21514d8981 405 * @}
AnnaBridge 156:ff21514d8981 406 */
AnnaBridge 156:ff21514d8981 407
AnnaBridge 156:ff21514d8981 408 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 409 }
AnnaBridge 156:ff21514d8981 410 #endif
AnnaBridge 156:ff21514d8981 411
AnnaBridge 156:ff21514d8981 412 #endif /* __STM32L0xx_HAL_CORTEX_H */
AnnaBridge 156:ff21514d8981 413
AnnaBridge 156:ff21514d8981 414
AnnaBridge 156:ff21514d8981 415 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
AnnaBridge 156:ff21514d8981 416