mbed official / mbed

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

Committer:
Anna Bridge
Date:
Wed Jan 17 16:13:02 2018 +0000
Revision:
160:5571c4ff569f
Parent:
156:ff21514d8981
Child:
161:aa5281ff4a02
mbed library. Release version 158

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 156:ff21514d8981 1 /**
AnnaBridge 156:ff21514d8981 2 ******************************************************************************
AnnaBridge 156:ff21514d8981 3 * @file stm32l4xx_hal_pwr_ex.h
AnnaBridge 156:ff21514d8981 4 * @author MCD Application Team
AnnaBridge 156:ff21514d8981 5 * @version V1.7.1
AnnaBridge 156:ff21514d8981 6 * @date 21-April-2017
AnnaBridge 156:ff21514d8981 7 * @brief Header file of PWR HAL Extended module.
AnnaBridge 156:ff21514d8981 8 ******************************************************************************
AnnaBridge 156:ff21514d8981 9 * @attention
AnnaBridge 156:ff21514d8981 10 *
AnnaBridge 156:ff21514d8981 11 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 156:ff21514d8981 12 *
AnnaBridge 156:ff21514d8981 13 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 156:ff21514d8981 14 * are permitted provided that the following conditions are met:
AnnaBridge 156:ff21514d8981 15 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 156:ff21514d8981 16 * this list of conditions and the following disclaimer.
AnnaBridge 156:ff21514d8981 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 156:ff21514d8981 18 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 156:ff21514d8981 19 * and/or other materials provided with the distribution.
AnnaBridge 156:ff21514d8981 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 156:ff21514d8981 21 * may be used to endorse or promote products derived from this software
AnnaBridge 156:ff21514d8981 22 * without specific prior written permission.
AnnaBridge 156:ff21514d8981 23 *
AnnaBridge 156:ff21514d8981 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 156:ff21514d8981 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 156:ff21514d8981 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 156:ff21514d8981 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 156:ff21514d8981 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 156:ff21514d8981 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 156:ff21514d8981 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 156:ff21514d8981 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 156:ff21514d8981 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 156:ff21514d8981 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 156:ff21514d8981 34 *
AnnaBridge 156:ff21514d8981 35 ******************************************************************************
AnnaBridge 156:ff21514d8981 36 */
AnnaBridge 156:ff21514d8981 37
AnnaBridge 156:ff21514d8981 38 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 156:ff21514d8981 39 #ifndef __STM32L4xx_HAL_PWR_EX_H
AnnaBridge 156:ff21514d8981 40 #define __STM32L4xx_HAL_PWR_EX_H
AnnaBridge 156:ff21514d8981 41
AnnaBridge 156:ff21514d8981 42 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 43 extern "C" {
AnnaBridge 156:ff21514d8981 44 #endif
AnnaBridge 156:ff21514d8981 45
AnnaBridge 156:ff21514d8981 46 /* Includes ------------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 47 #include "stm32l4xx_hal_def.h"
AnnaBridge 156:ff21514d8981 48
AnnaBridge 156:ff21514d8981 49 /** @addtogroup STM32L4xx_HAL_Driver
AnnaBridge 156:ff21514d8981 50 * @{
AnnaBridge 156:ff21514d8981 51 */
AnnaBridge 156:ff21514d8981 52
AnnaBridge 156:ff21514d8981 53 /** @addtogroup PWREx
AnnaBridge 156:ff21514d8981 54 * @{
AnnaBridge 156:ff21514d8981 55 */
AnnaBridge 156:ff21514d8981 56
AnnaBridge 156:ff21514d8981 57
AnnaBridge 156:ff21514d8981 58 /* Exported types ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 59
AnnaBridge 156:ff21514d8981 60 /** @defgroup PWREx_Exported_Types PWR Extended Exported Types
AnnaBridge 156:ff21514d8981 61 * @{
AnnaBridge 156:ff21514d8981 62 */
AnnaBridge 156:ff21514d8981 63
AnnaBridge 156:ff21514d8981 64
AnnaBridge 156:ff21514d8981 65 /**
AnnaBridge 156:ff21514d8981 66 * @brief PWR PVM configuration structure definition
AnnaBridge 156:ff21514d8981 67 */
AnnaBridge 156:ff21514d8981 68 typedef struct
AnnaBridge 156:ff21514d8981 69 {
AnnaBridge 156:ff21514d8981 70 uint32_t PVMType; /*!< PVMType: Specifies which voltage is monitored and against which threshold.
AnnaBridge 156:ff21514d8981 71 This parameter can be a value of @ref PWREx_PVM_Type.
AnnaBridge 156:ff21514d8981 72 @arg @ref PWR_PVM_1 Peripheral Voltage Monitoring 1 enable: VDDUSB versus 1.2 V (applicable when USB feature is supported).
AnnaBridge 156:ff21514d8981 73 @if STM32L486xx
AnnaBridge 156:ff21514d8981 74 @arg @ref PWR_PVM_2 Peripheral Voltage Monitoring 2 enable: VDDIO2 versus 0.9 V (applicable when VDDIO2 is present on device).
AnnaBridge 156:ff21514d8981 75 @endif
AnnaBridge 156:ff21514d8981 76 @arg @ref PWR_PVM_3 Peripheral Voltage Monitoring 3 enable: VDDA versus 1.62 V.
AnnaBridge 156:ff21514d8981 77 @arg @ref PWR_PVM_4 Peripheral Voltage Monitoring 4 enable: VDDA versus 2.2 V. */
AnnaBridge 156:ff21514d8981 78
AnnaBridge 156:ff21514d8981 79 uint32_t Mode; /*!< Mode: Specifies the operating mode for the selected pins.
AnnaBridge 156:ff21514d8981 80 This parameter can be a value of @ref PWREx_PVM_Mode. */
AnnaBridge 156:ff21514d8981 81 }PWR_PVMTypeDef;
AnnaBridge 156:ff21514d8981 82
AnnaBridge 156:ff21514d8981 83 /**
AnnaBridge 156:ff21514d8981 84 * @}
AnnaBridge 156:ff21514d8981 85 */
AnnaBridge 156:ff21514d8981 86
AnnaBridge 156:ff21514d8981 87 /* Exported constants --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 88
AnnaBridge 156:ff21514d8981 89 /** @defgroup PWREx_Exported_Constants PWR Extended Exported Constants
AnnaBridge 156:ff21514d8981 90 * @{
AnnaBridge 156:ff21514d8981 91 */
AnnaBridge 156:ff21514d8981 92
AnnaBridge 156:ff21514d8981 93 /** @defgroup PWREx_WUP_Polarity Shift to apply to retrieve polarity information from PWR_WAKEUP_PINy_xxx constants
AnnaBridge 156:ff21514d8981 94 * @{
AnnaBridge 156:ff21514d8981 95 */
AnnaBridge 156:ff21514d8981 96 #define PWR_WUP_POLARITY_SHIFT 0x05 /*!< Internal constant used to retrieve wakeup pin polariry */
AnnaBridge 156:ff21514d8981 97 /**
AnnaBridge 156:ff21514d8981 98 * @}
AnnaBridge 156:ff21514d8981 99 */
AnnaBridge 156:ff21514d8981 100
AnnaBridge 156:ff21514d8981 101
AnnaBridge 156:ff21514d8981 102 /** @defgroup PWREx_WakeUp_Pins PWR wake-up pins
AnnaBridge 156:ff21514d8981 103 * @{
AnnaBridge 156:ff21514d8981 104 */
AnnaBridge 156:ff21514d8981 105 #define PWR_WAKEUP_PIN1 PWR_CR3_EWUP1 /*!< Wakeup pin 1 (with high level polarity) */
AnnaBridge 156:ff21514d8981 106 #define PWR_WAKEUP_PIN2 PWR_CR3_EWUP2 /*!< Wakeup pin 2 (with high level polarity) */
AnnaBridge 156:ff21514d8981 107 #define PWR_WAKEUP_PIN3 PWR_CR3_EWUP3 /*!< Wakeup pin 3 (with high level polarity) */
AnnaBridge 156:ff21514d8981 108 #define PWR_WAKEUP_PIN4 PWR_CR3_EWUP4 /*!< Wakeup pin 4 (with high level polarity) */
AnnaBridge 156:ff21514d8981 109 #define PWR_WAKEUP_PIN5 PWR_CR3_EWUP5 /*!< Wakeup pin 5 (with high level polarity) */
AnnaBridge 156:ff21514d8981 110 #define PWR_WAKEUP_PIN1_HIGH PWR_CR3_EWUP1 /*!< Wakeup pin 1 (with high level polarity) */
AnnaBridge 156:ff21514d8981 111 #define PWR_WAKEUP_PIN2_HIGH PWR_CR3_EWUP2 /*!< Wakeup pin 2 (with high level polarity) */
AnnaBridge 156:ff21514d8981 112 #define PWR_WAKEUP_PIN3_HIGH PWR_CR3_EWUP3 /*!< Wakeup pin 3 (with high level polarity) */
AnnaBridge 156:ff21514d8981 113 #define PWR_WAKEUP_PIN4_HIGH PWR_CR3_EWUP4 /*!< Wakeup pin 4 (with high level polarity) */
AnnaBridge 156:ff21514d8981 114 #define PWR_WAKEUP_PIN5_HIGH PWR_CR3_EWUP5 /*!< Wakeup pin 5 (with high level polarity) */
AnnaBridge 156:ff21514d8981 115 #define PWR_WAKEUP_PIN1_LOW (uint32_t)((PWR_CR4_WP1<<PWR_WUP_POLARITY_SHIFT) | PWR_CR3_EWUP1) /*!< Wakeup pin 1 (with low level polarity) */
AnnaBridge 156:ff21514d8981 116 #define PWR_WAKEUP_PIN2_LOW (uint32_t)((PWR_CR4_WP2<<PWR_WUP_POLARITY_SHIFT) | PWR_CR3_EWUP2) /*!< Wakeup pin 2 (with low level polarity) */
AnnaBridge 156:ff21514d8981 117 #define PWR_WAKEUP_PIN3_LOW (uint32_t)((PWR_CR4_WP3<<PWR_WUP_POLARITY_SHIFT) | PWR_CR3_EWUP3) /*!< Wakeup pin 3 (with low level polarity) */
AnnaBridge 156:ff21514d8981 118 #define PWR_WAKEUP_PIN4_LOW (uint32_t)((PWR_CR4_WP4<<PWR_WUP_POLARITY_SHIFT) | PWR_CR3_EWUP4) /*!< Wakeup pin 4 (with low level polarity) */
AnnaBridge 156:ff21514d8981 119 #define PWR_WAKEUP_PIN5_LOW (uint32_t)((PWR_CR4_WP5<<PWR_WUP_POLARITY_SHIFT) | PWR_CR3_EWUP5) /*!< Wakeup pin 5 (with low level polarity) */
AnnaBridge 156:ff21514d8981 120 /**
AnnaBridge 156:ff21514d8981 121 * @}
AnnaBridge 156:ff21514d8981 122 */
AnnaBridge 156:ff21514d8981 123
AnnaBridge 156:ff21514d8981 124 /** @defgroup PWREx_PVM_Type Peripheral Voltage Monitoring type
AnnaBridge 156:ff21514d8981 125 * @{
AnnaBridge 156:ff21514d8981 126 */
AnnaBridge 156:ff21514d8981 127 #if defined(PWR_CR2_PVME1)
AnnaBridge 156:ff21514d8981 128 #define PWR_PVM_1 PWR_CR2_PVME1 /*!< Peripheral Voltage Monitoring 1 enable: VDDUSB versus 1.2 V (applicable when USB feature is supported) */
AnnaBridge 156:ff21514d8981 129 #endif /* PWR_CR2_PVME1 */
AnnaBridge 156:ff21514d8981 130 #if defined(PWR_CR2_PVME2)
AnnaBridge 156:ff21514d8981 131 #define PWR_PVM_2 PWR_CR2_PVME2 /*!< Peripheral Voltage Monitoring 2 enable: VDDIO2 versus 0.9 V (applicable when VDDIO2 is present on device) */
AnnaBridge 156:ff21514d8981 132 #endif /* PWR_CR2_PVME2 */
AnnaBridge 156:ff21514d8981 133 #define PWR_PVM_3 PWR_CR2_PVME3 /*!< Peripheral Voltage Monitoring 3 enable: VDDA versus 1.62 V */
AnnaBridge 156:ff21514d8981 134 #define PWR_PVM_4 PWR_CR2_PVME4 /*!< Peripheral Voltage Monitoring 4 enable: VDDA versus 2.2 V */
AnnaBridge 156:ff21514d8981 135 /**
AnnaBridge 156:ff21514d8981 136 * @}
AnnaBridge 156:ff21514d8981 137 */
AnnaBridge 156:ff21514d8981 138
AnnaBridge 156:ff21514d8981 139 /** @defgroup PWREx_PVM_Mode PWR PVM interrupt and event mode
AnnaBridge 156:ff21514d8981 140 * @{
AnnaBridge 156:ff21514d8981 141 */
AnnaBridge 156:ff21514d8981 142 #define PWR_PVM_MODE_NORMAL ((uint32_t)0x00000000) /*!< basic mode is used */
AnnaBridge 156:ff21514d8981 143 #define PWR_PVM_MODE_IT_RISING ((uint32_t)0x00010001) /*!< External Interrupt Mode with Rising edge trigger detection */
AnnaBridge 156:ff21514d8981 144 #define PWR_PVM_MODE_IT_FALLING ((uint32_t)0x00010002) /*!< External Interrupt Mode with Falling edge trigger detection */
AnnaBridge 156:ff21514d8981 145 #define PWR_PVM_MODE_IT_RISING_FALLING ((uint32_t)0x00010003) /*!< External Interrupt Mode with Rising/Falling edge trigger detection */
AnnaBridge 156:ff21514d8981 146 #define PWR_PVM_MODE_EVENT_RISING ((uint32_t)0x00020001) /*!< Event Mode with Rising edge trigger detection */
AnnaBridge 156:ff21514d8981 147 #define PWR_PVM_MODE_EVENT_FALLING ((uint32_t)0x00020002) /*!< Event Mode with Falling edge trigger detection */
AnnaBridge 156:ff21514d8981 148 #define PWR_PVM_MODE_EVENT_RISING_FALLING ((uint32_t)0x00020003) /*!< Event Mode with Rising/Falling edge trigger detection */
AnnaBridge 156:ff21514d8981 149 /**
AnnaBridge 156:ff21514d8981 150 * @}
AnnaBridge 156:ff21514d8981 151 */
AnnaBridge 156:ff21514d8981 152
AnnaBridge 156:ff21514d8981 153
AnnaBridge 156:ff21514d8981 154
AnnaBridge 156:ff21514d8981 155 /** @defgroup PWREx_Regulator_Voltage_Scale PWR Regulator voltage scale
AnnaBridge 156:ff21514d8981 156 * @{
AnnaBridge 156:ff21514d8981 157 */
AnnaBridge 156:ff21514d8981 158 #define PWR_REGULATOR_VOLTAGE_SCALE1 PWR_CR1_VOS_0 /*!< Voltage scaling range 1 */
AnnaBridge 156:ff21514d8981 159 #define PWR_REGULATOR_VOLTAGE_SCALE2 PWR_CR1_VOS_1 /*!< Voltage scaling range 2 */
AnnaBridge 156:ff21514d8981 160 /**
AnnaBridge 156:ff21514d8981 161 * @}
AnnaBridge 156:ff21514d8981 162 */
AnnaBridge 156:ff21514d8981 163
AnnaBridge 156:ff21514d8981 164
AnnaBridge 156:ff21514d8981 165 /** @defgroup PWREx_VBAT_Battery_Charging_Selection PWR battery charging resistor selection
AnnaBridge 156:ff21514d8981 166 * @{
AnnaBridge 156:ff21514d8981 167 */
AnnaBridge 156:ff21514d8981 168 #define PWR_BATTERY_CHARGING_RESISTOR_5 ((uint32_t)0x00000000) /*!< VBAT charging through a 5 kOhms resistor */
AnnaBridge 156:ff21514d8981 169 #define PWR_BATTERY_CHARGING_RESISTOR_1_5 PWR_CR4_VBRS /*!< VBAT charging through a 1.5 kOhms resistor */
AnnaBridge 156:ff21514d8981 170 /**
AnnaBridge 156:ff21514d8981 171 * @}
AnnaBridge 156:ff21514d8981 172 */
AnnaBridge 156:ff21514d8981 173
AnnaBridge 156:ff21514d8981 174 /** @defgroup PWREx_VBAT_Battery_Charging PWR battery charging
AnnaBridge 156:ff21514d8981 175 * @{
AnnaBridge 156:ff21514d8981 176 */
AnnaBridge 156:ff21514d8981 177 #define PWR_BATTERY_CHARGING_DISABLE ((uint32_t)0x00000000)
AnnaBridge 156:ff21514d8981 178 #define PWR_BATTERY_CHARGING_ENABLE PWR_CR4_VBE
AnnaBridge 156:ff21514d8981 179 /**
AnnaBridge 156:ff21514d8981 180 * @}
AnnaBridge 156:ff21514d8981 181 */
AnnaBridge 156:ff21514d8981 182
AnnaBridge 156:ff21514d8981 183 /** @defgroup PWREx_GPIO_Bit_Number GPIO bit number for I/O setting in standby/shutdown mode
AnnaBridge 156:ff21514d8981 184 * @{
AnnaBridge 156:ff21514d8981 185 */
AnnaBridge 156:ff21514d8981 186 #define PWR_GPIO_BIT_0 PWR_PUCRA_PA0 /*!< GPIO port I/O pin 0 */
AnnaBridge 156:ff21514d8981 187 #define PWR_GPIO_BIT_1 PWR_PUCRA_PA1 /*!< GPIO port I/O pin 1 */
AnnaBridge 156:ff21514d8981 188 #define PWR_GPIO_BIT_2 PWR_PUCRA_PA2 /*!< GPIO port I/O pin 2 */
AnnaBridge 156:ff21514d8981 189 #define PWR_GPIO_BIT_3 PWR_PUCRA_PA3 /*!< GPIO port I/O pin 3 */
AnnaBridge 156:ff21514d8981 190 #define PWR_GPIO_BIT_4 PWR_PUCRA_PA4 /*!< GPIO port I/O pin 4 */
AnnaBridge 156:ff21514d8981 191 #define PWR_GPIO_BIT_5 PWR_PUCRA_PA5 /*!< GPIO port I/O pin 5 */
AnnaBridge 156:ff21514d8981 192 #define PWR_GPIO_BIT_6 PWR_PUCRA_PA6 /*!< GPIO port I/O pin 6 */
AnnaBridge 156:ff21514d8981 193 #define PWR_GPIO_BIT_7 PWR_PUCRA_PA7 /*!< GPIO port I/O pin 7 */
AnnaBridge 156:ff21514d8981 194 #define PWR_GPIO_BIT_8 PWR_PUCRA_PA8 /*!< GPIO port I/O pin 8 */
AnnaBridge 156:ff21514d8981 195 #define PWR_GPIO_BIT_9 PWR_PUCRA_PA9 /*!< GPIO port I/O pin 9 */
AnnaBridge 156:ff21514d8981 196 #define PWR_GPIO_BIT_10 PWR_PUCRA_PA10 /*!< GPIO port I/O pin 10 */
AnnaBridge 156:ff21514d8981 197 #define PWR_GPIO_BIT_11 PWR_PUCRA_PA11 /*!< GPIO port I/O pin 11 */
AnnaBridge 156:ff21514d8981 198 #define PWR_GPIO_BIT_12 PWR_PUCRA_PA12 /*!< GPIO port I/O pin 12 */
AnnaBridge 156:ff21514d8981 199 #define PWR_GPIO_BIT_13 PWR_PUCRA_PA13 /*!< GPIO port I/O pin 13 */
AnnaBridge 156:ff21514d8981 200 #define PWR_GPIO_BIT_14 PWR_PDCRA_PA14 /*!< GPIO port I/O pin 14 */
AnnaBridge 156:ff21514d8981 201 #define PWR_GPIO_BIT_15 PWR_PUCRA_PA15 /*!< GPIO port I/O pin 15 */
AnnaBridge 156:ff21514d8981 202 /**
AnnaBridge 156:ff21514d8981 203 * @}
AnnaBridge 156:ff21514d8981 204 */
AnnaBridge 156:ff21514d8981 205
AnnaBridge 156:ff21514d8981 206 /** @defgroup PWREx_GPIO GPIO port
AnnaBridge 156:ff21514d8981 207 * @{
AnnaBridge 156:ff21514d8981 208 */
AnnaBridge 156:ff21514d8981 209 #define PWR_GPIO_A 0x00000000 /*!< GPIO port A */
AnnaBridge 156:ff21514d8981 210 #define PWR_GPIO_B 0x00000001 /*!< GPIO port B */
AnnaBridge 156:ff21514d8981 211 #define PWR_GPIO_C 0x00000002 /*!< GPIO port C */
AnnaBridge 156:ff21514d8981 212 #if defined(GPIOD_BASE)
AnnaBridge 156:ff21514d8981 213 #define PWR_GPIO_D 0x00000003 /*!< GPIO port D */
AnnaBridge 156:ff21514d8981 214 #endif
AnnaBridge 156:ff21514d8981 215 #if defined(GPIOE_BASE)
AnnaBridge 156:ff21514d8981 216 #define PWR_GPIO_E 0x00000004 /*!< GPIO port E */
AnnaBridge 156:ff21514d8981 217 #endif
AnnaBridge 156:ff21514d8981 218 #if defined(GPIOF_BASE)
AnnaBridge 156:ff21514d8981 219 #define PWR_GPIO_F 0x00000005 /*!< GPIO port F */
AnnaBridge 156:ff21514d8981 220 #endif
AnnaBridge 156:ff21514d8981 221 #if defined(GPIOG_BASE)
AnnaBridge 156:ff21514d8981 222 #define PWR_GPIO_G 0x00000006 /*!< GPIO port G */
AnnaBridge 156:ff21514d8981 223 #endif
AnnaBridge 156:ff21514d8981 224 #define PWR_GPIO_H 0x00000007 /*!< GPIO port H */
AnnaBridge 156:ff21514d8981 225 #if defined(GPIOI_BASE)
AnnaBridge 156:ff21514d8981 226 #define PWR_GPIO_I 0x00000008 /*!< GPIO port I */
AnnaBridge 156:ff21514d8981 227 #endif
AnnaBridge 156:ff21514d8981 228 /**
AnnaBridge 156:ff21514d8981 229 * @}
AnnaBridge 156:ff21514d8981 230 */
AnnaBridge 156:ff21514d8981 231
AnnaBridge 156:ff21514d8981 232 /** @defgroup PWREx_PVM_EXTI_LINE PWR PVM external interrupts lines
AnnaBridge 156:ff21514d8981 233 * @{
AnnaBridge 156:ff21514d8981 234 */
AnnaBridge 156:ff21514d8981 235 #if defined(PWR_CR2_PVME1)
AnnaBridge 156:ff21514d8981 236 #define PWR_EXTI_LINE_PVM1 ((uint32_t)0x00000008) /*!< External interrupt line 35 Connected to the PVM1 EXTI Line */
AnnaBridge 156:ff21514d8981 237 #endif /* PWR_CR2_PVME1 */
AnnaBridge 156:ff21514d8981 238 #if defined(PWR_CR2_PVME2)
AnnaBridge 156:ff21514d8981 239 #define PWR_EXTI_LINE_PVM2 ((uint32_t)0x00000010) /*!< External interrupt line 36 Connected to the PVM2 EXTI Line */
AnnaBridge 156:ff21514d8981 240 #endif /* PWR_CR2_PVME2 */
AnnaBridge 156:ff21514d8981 241 #define PWR_EXTI_LINE_PVM3 ((uint32_t)0x00000020) /*!< External interrupt line 37 Connected to the PVM3 EXTI Line */
AnnaBridge 156:ff21514d8981 242 #define PWR_EXTI_LINE_PVM4 ((uint32_t)0x00000040) /*!< External interrupt line 38 Connected to the PVM4 EXTI Line */
AnnaBridge 156:ff21514d8981 243 /**
AnnaBridge 156:ff21514d8981 244 * @}
AnnaBridge 156:ff21514d8981 245 */
AnnaBridge 156:ff21514d8981 246
AnnaBridge 156:ff21514d8981 247 /** @defgroup PWREx_PVM_EVENT_LINE PWR PVM event lines
AnnaBridge 156:ff21514d8981 248 * @{
AnnaBridge 156:ff21514d8981 249 */
AnnaBridge 156:ff21514d8981 250 #if defined(PWR_CR2_PVME1)
AnnaBridge 156:ff21514d8981 251 #define PWR_EVENT_LINE_PVM1 ((uint32_t)0x00000008) /*!< Event line 35 Connected to the PVM1 EXTI Line */
AnnaBridge 156:ff21514d8981 252 #endif /* PWR_CR2_PVME1 */
AnnaBridge 156:ff21514d8981 253 #if defined(PWR_CR2_PVME2)
AnnaBridge 156:ff21514d8981 254 #define PWR_EVENT_LINE_PVM2 ((uint32_t)0x00000010) /*!< Event line 36 Connected to the PVM2 EXTI Line */
AnnaBridge 156:ff21514d8981 255 #endif /* PWR_CR2_PVME2 */
AnnaBridge 156:ff21514d8981 256 #define PWR_EVENT_LINE_PVM3 ((uint32_t)0x00000020) /*!< Event line 37 Connected to the PVM3 EXTI Line */
AnnaBridge 156:ff21514d8981 257 #define PWR_EVENT_LINE_PVM4 ((uint32_t)0x00000040) /*!< Event line 38 Connected to the PVM4 EXTI Line */
AnnaBridge 156:ff21514d8981 258 /**
AnnaBridge 156:ff21514d8981 259 * @}
AnnaBridge 156:ff21514d8981 260 */
AnnaBridge 156:ff21514d8981 261
AnnaBridge 156:ff21514d8981 262 /** @defgroup PWREx_Flag PWR Status Flags
AnnaBridge 156:ff21514d8981 263 * Elements values convention: 0000 0000 0XXY YYYYb
AnnaBridge 156:ff21514d8981 264 * - Y YYYY : Flag position in the XX register (5 bits)
AnnaBridge 156:ff21514d8981 265 * - XX : Status register (2 bits)
AnnaBridge 156:ff21514d8981 266 * - 01: SR1 register
AnnaBridge 156:ff21514d8981 267 * - 10: SR2 register
AnnaBridge 156:ff21514d8981 268 * The only exception is PWR_FLAG_WU, encompassing all
AnnaBridge 156:ff21514d8981 269 * wake-up flags and set to PWR_SR1_WUF.
AnnaBridge 156:ff21514d8981 270 * @{
AnnaBridge 156:ff21514d8981 271 */
AnnaBridge 156:ff21514d8981 272 #define PWR_FLAG_WUF1 ((uint32_t)0x0020) /*!< Wakeup event on wakeup pin 1 */
AnnaBridge 156:ff21514d8981 273 #define PWR_FLAG_WUF2 ((uint32_t)0x0021) /*!< Wakeup event on wakeup pin 2 */
AnnaBridge 156:ff21514d8981 274 #define PWR_FLAG_WUF3 ((uint32_t)0x0022) /*!< Wakeup event on wakeup pin 3 */
AnnaBridge 156:ff21514d8981 275 #define PWR_FLAG_WUF4 ((uint32_t)0x0023) /*!< Wakeup event on wakeup pin 4 */
AnnaBridge 156:ff21514d8981 276 #define PWR_FLAG_WUF5 ((uint32_t)0x0024) /*!< Wakeup event on wakeup pin 5 */
AnnaBridge 156:ff21514d8981 277 #define PWR_FLAG_WU PWR_SR1_WUF /*!< Encompass wakeup event on all wakeup pins */
AnnaBridge 156:ff21514d8981 278 #define PWR_FLAG_SB ((uint32_t)0x0028) /*!< Standby flag */
AnnaBridge 156:ff21514d8981 279 #define PWR_FLAG_WUFI ((uint32_t)0x002F) /*!< Wakeup on internal wakeup line */
AnnaBridge 156:ff21514d8981 280
AnnaBridge 156:ff21514d8981 281 #define PWR_FLAG_REGLPS ((uint32_t)0x0048) /*!< Low-power regulator start flag */
AnnaBridge 156:ff21514d8981 282 #define PWR_FLAG_REGLPF ((uint32_t)0x0049) /*!< Low-power regulator flag */
AnnaBridge 156:ff21514d8981 283 #define PWR_FLAG_VOSF ((uint32_t)0x004A) /*!< Voltage scaling flag */
AnnaBridge 156:ff21514d8981 284 #define PWR_FLAG_PVDO ((uint32_t)0x004B) /*!< Power Voltage Detector output flag */
AnnaBridge 156:ff21514d8981 285 #if defined(PWR_CR2_PVME1)
AnnaBridge 156:ff21514d8981 286 #define PWR_FLAG_PVMO1 ((uint32_t)0x004C) /*!< Power Voltage Monitoring 1 output flag */
AnnaBridge 156:ff21514d8981 287 #endif /* PWR_CR2_PVME1 */
AnnaBridge 156:ff21514d8981 288 #if defined(PWR_CR2_PVME2)
AnnaBridge 156:ff21514d8981 289 #define PWR_FLAG_PVMO2 ((uint32_t)0x004D) /*!< Power Voltage Monitoring 2 output flag */
AnnaBridge 156:ff21514d8981 290 #endif /* PWR_CR2_PVME2 */
AnnaBridge 156:ff21514d8981 291 #define PWR_FLAG_PVMO3 ((uint32_t)0x004E) /*!< Power Voltage Monitoring 3 output flag */
AnnaBridge 156:ff21514d8981 292 #define PWR_FLAG_PVMO4 ((uint32_t)0x004F) /*!< Power Voltage Monitoring 4 output flag */
AnnaBridge 156:ff21514d8981 293 /**
AnnaBridge 156:ff21514d8981 294 * @}
AnnaBridge 156:ff21514d8981 295 */
AnnaBridge 156:ff21514d8981 296
AnnaBridge 156:ff21514d8981 297 /**
AnnaBridge 156:ff21514d8981 298 * @}
AnnaBridge 156:ff21514d8981 299 */
AnnaBridge 156:ff21514d8981 300
AnnaBridge 156:ff21514d8981 301 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 302 /** @defgroup PWREx_Exported_Macros PWR Extended Exported Macros
AnnaBridge 156:ff21514d8981 303 * @{
AnnaBridge 156:ff21514d8981 304 */
AnnaBridge 156:ff21514d8981 305
AnnaBridge 156:ff21514d8981 306 #if defined(PWR_CR2_PVME1)
AnnaBridge 156:ff21514d8981 307 /**
AnnaBridge 156:ff21514d8981 308 * @brief Enable the PVM1 Extended Interrupt Line.
AnnaBridge 156:ff21514d8981 309 * @retval None
AnnaBridge 156:ff21514d8981 310 */
AnnaBridge 156:ff21514d8981 311 #define __HAL_PWR_PVM1_EXTI_ENABLE_IT() SET_BIT(EXTI->IMR2, PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 312
AnnaBridge 156:ff21514d8981 313 /**
AnnaBridge 156:ff21514d8981 314 * @brief Disable the PVM1 Extended Interrupt Line.
AnnaBridge 156:ff21514d8981 315 * @retval None
AnnaBridge 156:ff21514d8981 316 */
AnnaBridge 156:ff21514d8981 317 #define __HAL_PWR_PVM1_EXTI_DISABLE_IT() CLEAR_BIT(EXTI->IMR2, PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 318
AnnaBridge 156:ff21514d8981 319 /**
AnnaBridge 156:ff21514d8981 320 * @brief Enable the PVM1 Event Line.
AnnaBridge 156:ff21514d8981 321 * @retval None
AnnaBridge 156:ff21514d8981 322 */
AnnaBridge 156:ff21514d8981 323 #define __HAL_PWR_PVM1_EXTI_ENABLE_EVENT() SET_BIT(EXTI->EMR2, PWR_EVENT_LINE_PVM1)
AnnaBridge 156:ff21514d8981 324
AnnaBridge 156:ff21514d8981 325 /**
AnnaBridge 156:ff21514d8981 326 * @brief Disable the PVM1 Event Line.
AnnaBridge 156:ff21514d8981 327 * @retval None
AnnaBridge 156:ff21514d8981 328 */
AnnaBridge 156:ff21514d8981 329 #define __HAL_PWR_PVM1_EXTI_DISABLE_EVENT() CLEAR_BIT(EXTI->EMR2, PWR_EVENT_LINE_PVM1)
AnnaBridge 156:ff21514d8981 330
AnnaBridge 156:ff21514d8981 331 /**
AnnaBridge 156:ff21514d8981 332 * @brief Enable the PVM1 Extended Interrupt Rising Trigger.
AnnaBridge 156:ff21514d8981 333 * @retval None
AnnaBridge 156:ff21514d8981 334 */
AnnaBridge 156:ff21514d8981 335 #define __HAL_PWR_PVM1_EXTI_ENABLE_RISING_EDGE() SET_BIT(EXTI->RTSR2, PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 336
AnnaBridge 156:ff21514d8981 337 /**
AnnaBridge 156:ff21514d8981 338 * @brief Disable the PVM1 Extended Interrupt Rising Trigger.
AnnaBridge 156:ff21514d8981 339 * @retval None
AnnaBridge 156:ff21514d8981 340 */
AnnaBridge 156:ff21514d8981 341 #define __HAL_PWR_PVM1_EXTI_DISABLE_RISING_EDGE() CLEAR_BIT(EXTI->RTSR2, PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 342
AnnaBridge 156:ff21514d8981 343 /**
AnnaBridge 156:ff21514d8981 344 * @brief Enable the PVM1 Extended Interrupt Falling Trigger.
AnnaBridge 156:ff21514d8981 345 * @retval None
AnnaBridge 156:ff21514d8981 346 */
AnnaBridge 156:ff21514d8981 347 #define __HAL_PWR_PVM1_EXTI_ENABLE_FALLING_EDGE() SET_BIT(EXTI->FTSR2, PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 348
AnnaBridge 156:ff21514d8981 349
AnnaBridge 156:ff21514d8981 350 /**
AnnaBridge 156:ff21514d8981 351 * @brief Disable the PVM1 Extended Interrupt Falling Trigger.
AnnaBridge 156:ff21514d8981 352 * @retval None
AnnaBridge 156:ff21514d8981 353 */
AnnaBridge 156:ff21514d8981 354 #define __HAL_PWR_PVM1_EXTI_DISABLE_FALLING_EDGE() CLEAR_BIT(EXTI->FTSR2, PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 355
AnnaBridge 156:ff21514d8981 356
AnnaBridge 156:ff21514d8981 357 /**
AnnaBridge 156:ff21514d8981 358 * @brief PVM1 EXTI line configuration: set rising & falling edge trigger.
AnnaBridge 156:ff21514d8981 359 * @retval None
AnnaBridge 156:ff21514d8981 360 */
AnnaBridge 156:ff21514d8981 361 #define __HAL_PWR_PVM1_EXTI_ENABLE_RISING_FALLING_EDGE() \
AnnaBridge 156:ff21514d8981 362 do { \
AnnaBridge 156:ff21514d8981 363 __HAL_PWR_PVM1_EXTI_ENABLE_RISING_EDGE(); \
AnnaBridge 156:ff21514d8981 364 __HAL_PWR_PVM1_EXTI_ENABLE_FALLING_EDGE(); \
AnnaBridge 156:ff21514d8981 365 } while(0)
AnnaBridge 156:ff21514d8981 366
AnnaBridge 156:ff21514d8981 367 /**
AnnaBridge 156:ff21514d8981 368 * @brief Disable the PVM1 Extended Interrupt Rising & Falling Trigger.
AnnaBridge 156:ff21514d8981 369 * @retval None
AnnaBridge 156:ff21514d8981 370 */
AnnaBridge 156:ff21514d8981 371 #define __HAL_PWR_PVM1_EXTI_DISABLE_RISING_FALLING_EDGE() \
AnnaBridge 156:ff21514d8981 372 do { \
AnnaBridge 156:ff21514d8981 373 __HAL_PWR_PVM1_EXTI_DISABLE_RISING_EDGE(); \
AnnaBridge 156:ff21514d8981 374 __HAL_PWR_PVM1_EXTI_DISABLE_FALLING_EDGE(); \
AnnaBridge 156:ff21514d8981 375 } while(0)
AnnaBridge 156:ff21514d8981 376
AnnaBridge 156:ff21514d8981 377 /**
AnnaBridge 156:ff21514d8981 378 * @brief Generate a Software interrupt on selected EXTI line.
AnnaBridge 156:ff21514d8981 379 * @retval None
AnnaBridge 156:ff21514d8981 380 */
AnnaBridge 156:ff21514d8981 381 #define __HAL_PWR_PVM1_EXTI_GENERATE_SWIT() SET_BIT(EXTI->SWIER2, PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 382
AnnaBridge 156:ff21514d8981 383 /**
AnnaBridge 156:ff21514d8981 384 * @brief Check whether the specified PVM1 EXTI interrupt flag is set or not.
AnnaBridge 156:ff21514d8981 385 * @retval EXTI PVM1 Line Status.
AnnaBridge 156:ff21514d8981 386 */
AnnaBridge 156:ff21514d8981 387 #define __HAL_PWR_PVM1_EXTI_GET_FLAG() (EXTI->PR2 & PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 388
AnnaBridge 156:ff21514d8981 389 /**
AnnaBridge 156:ff21514d8981 390 * @brief Clear the PVM1 EXTI flag.
AnnaBridge 156:ff21514d8981 391 * @retval None
AnnaBridge 156:ff21514d8981 392 */
AnnaBridge 156:ff21514d8981 393 #define __HAL_PWR_PVM1_EXTI_CLEAR_FLAG() WRITE_REG(EXTI->PR2, PWR_EXTI_LINE_PVM1)
AnnaBridge 156:ff21514d8981 394
AnnaBridge 156:ff21514d8981 395 #endif /* PWR_CR2_PVME1 */
AnnaBridge 156:ff21514d8981 396
AnnaBridge 156:ff21514d8981 397
AnnaBridge 156:ff21514d8981 398 #if defined(PWR_CR2_PVME2)
AnnaBridge 156:ff21514d8981 399 /**
AnnaBridge 156:ff21514d8981 400 * @brief Enable the PVM2 Extended Interrupt Line.
AnnaBridge 156:ff21514d8981 401 * @retval None
AnnaBridge 156:ff21514d8981 402 */
AnnaBridge 156:ff21514d8981 403 #define __HAL_PWR_PVM2_EXTI_ENABLE_IT() SET_BIT(EXTI->IMR2, PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 404
AnnaBridge 156:ff21514d8981 405 /**
AnnaBridge 156:ff21514d8981 406 * @brief Disable the PVM2 Extended Interrupt Line.
AnnaBridge 156:ff21514d8981 407 * @retval None
AnnaBridge 156:ff21514d8981 408 */
AnnaBridge 156:ff21514d8981 409 #define __HAL_PWR_PVM2_EXTI_DISABLE_IT() CLEAR_BIT(EXTI->IMR2, PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 410
AnnaBridge 156:ff21514d8981 411 /**
AnnaBridge 156:ff21514d8981 412 * @brief Enable the PVM2 Event Line.
AnnaBridge 156:ff21514d8981 413 * @retval None
AnnaBridge 156:ff21514d8981 414 */
AnnaBridge 156:ff21514d8981 415 #define __HAL_PWR_PVM2_EXTI_ENABLE_EVENT() SET_BIT(EXTI->EMR2, PWR_EVENT_LINE_PVM2)
AnnaBridge 156:ff21514d8981 416
AnnaBridge 156:ff21514d8981 417 /**
AnnaBridge 156:ff21514d8981 418 * @brief Disable the PVM2 Event Line.
AnnaBridge 156:ff21514d8981 419 * @retval None
AnnaBridge 156:ff21514d8981 420 */
AnnaBridge 156:ff21514d8981 421 #define __HAL_PWR_PVM2_EXTI_DISABLE_EVENT() CLEAR_BIT(EXTI->EMR2, PWR_EVENT_LINE_PVM2)
AnnaBridge 156:ff21514d8981 422
AnnaBridge 156:ff21514d8981 423 /**
AnnaBridge 156:ff21514d8981 424 * @brief Enable the PVM2 Extended Interrupt Rising Trigger.
AnnaBridge 156:ff21514d8981 425 * @retval None
AnnaBridge 156:ff21514d8981 426 */
AnnaBridge 156:ff21514d8981 427 #define __HAL_PWR_PVM2_EXTI_ENABLE_RISING_EDGE() SET_BIT(EXTI->RTSR2, PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 428
AnnaBridge 156:ff21514d8981 429 /**
AnnaBridge 156:ff21514d8981 430 * @brief Disable the PVM2 Extended Interrupt Rising Trigger.
AnnaBridge 156:ff21514d8981 431 * @retval None
AnnaBridge 156:ff21514d8981 432 */
AnnaBridge 156:ff21514d8981 433 #define __HAL_PWR_PVM2_EXTI_DISABLE_RISING_EDGE() CLEAR_BIT(EXTI->RTSR2, PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 434
AnnaBridge 156:ff21514d8981 435 /**
AnnaBridge 156:ff21514d8981 436 * @brief Enable the PVM2 Extended Interrupt Falling Trigger.
AnnaBridge 156:ff21514d8981 437 * @retval None
AnnaBridge 156:ff21514d8981 438 */
AnnaBridge 156:ff21514d8981 439 #define __HAL_PWR_PVM2_EXTI_ENABLE_FALLING_EDGE() SET_BIT(EXTI->FTSR2, PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 440
AnnaBridge 156:ff21514d8981 441
AnnaBridge 156:ff21514d8981 442 /**
AnnaBridge 156:ff21514d8981 443 * @brief Disable the PVM2 Extended Interrupt Falling Trigger.
AnnaBridge 156:ff21514d8981 444 * @retval None
AnnaBridge 156:ff21514d8981 445 */
AnnaBridge 156:ff21514d8981 446 #define __HAL_PWR_PVM2_EXTI_DISABLE_FALLING_EDGE() CLEAR_BIT(EXTI->FTSR2, PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 447
AnnaBridge 156:ff21514d8981 448
AnnaBridge 156:ff21514d8981 449 /**
AnnaBridge 156:ff21514d8981 450 * @brief PVM2 EXTI line configuration: set rising & falling edge trigger.
AnnaBridge 156:ff21514d8981 451 * @retval None
AnnaBridge 156:ff21514d8981 452 */
AnnaBridge 156:ff21514d8981 453 #define __HAL_PWR_PVM2_EXTI_ENABLE_RISING_FALLING_EDGE() \
AnnaBridge 156:ff21514d8981 454 do { \
AnnaBridge 156:ff21514d8981 455 __HAL_PWR_PVM2_EXTI_ENABLE_RISING_EDGE(); \
AnnaBridge 156:ff21514d8981 456 __HAL_PWR_PVM2_EXTI_ENABLE_FALLING_EDGE(); \
AnnaBridge 156:ff21514d8981 457 } while(0)
AnnaBridge 156:ff21514d8981 458
AnnaBridge 156:ff21514d8981 459 /**
AnnaBridge 156:ff21514d8981 460 * @brief Disable the PVM2 Extended Interrupt Rising & Falling Trigger.
AnnaBridge 156:ff21514d8981 461 * @retval None
AnnaBridge 156:ff21514d8981 462 */
AnnaBridge 156:ff21514d8981 463 #define __HAL_PWR_PVM2_EXTI_DISABLE_RISING_FALLING_EDGE() \
AnnaBridge 156:ff21514d8981 464 do { \
AnnaBridge 156:ff21514d8981 465 __HAL_PWR_PVM2_EXTI_DISABLE_RISING_EDGE(); \
AnnaBridge 156:ff21514d8981 466 __HAL_PWR_PVM2_EXTI_DISABLE_FALLING_EDGE(); \
AnnaBridge 156:ff21514d8981 467 } while(0)
AnnaBridge 156:ff21514d8981 468
AnnaBridge 156:ff21514d8981 469 /**
AnnaBridge 156:ff21514d8981 470 * @brief Generate a Software interrupt on selected EXTI line.
AnnaBridge 156:ff21514d8981 471 * @retval None
AnnaBridge 156:ff21514d8981 472 */
AnnaBridge 156:ff21514d8981 473 #define __HAL_PWR_PVM2_EXTI_GENERATE_SWIT() SET_BIT(EXTI->SWIER2, PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 474
AnnaBridge 156:ff21514d8981 475 /**
AnnaBridge 156:ff21514d8981 476 * @brief Check whether the specified PVM2 EXTI interrupt flag is set or not.
AnnaBridge 156:ff21514d8981 477 * @retval EXTI PVM2 Line Status.
AnnaBridge 156:ff21514d8981 478 */
AnnaBridge 156:ff21514d8981 479 #define __HAL_PWR_PVM2_EXTI_GET_FLAG() (EXTI->PR2 & PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 480
AnnaBridge 156:ff21514d8981 481 /**
AnnaBridge 156:ff21514d8981 482 * @brief Clear the PVM2 EXTI flag.
AnnaBridge 156:ff21514d8981 483 * @retval None
AnnaBridge 156:ff21514d8981 484 */
AnnaBridge 156:ff21514d8981 485 #define __HAL_PWR_PVM2_EXTI_CLEAR_FLAG() WRITE_REG(EXTI->PR2, PWR_EXTI_LINE_PVM2)
AnnaBridge 156:ff21514d8981 486
AnnaBridge 156:ff21514d8981 487 #endif /* PWR_CR2_PVME2 */
AnnaBridge 156:ff21514d8981 488
AnnaBridge 156:ff21514d8981 489
AnnaBridge 156:ff21514d8981 490 /**
AnnaBridge 156:ff21514d8981 491 * @brief Enable the PVM3 Extended Interrupt Line.
AnnaBridge 156:ff21514d8981 492 * @retval None
AnnaBridge 156:ff21514d8981 493 */
AnnaBridge 156:ff21514d8981 494 #define __HAL_PWR_PVM3_EXTI_ENABLE_IT() SET_BIT(EXTI->IMR2, PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 495
AnnaBridge 156:ff21514d8981 496 /**
AnnaBridge 156:ff21514d8981 497 * @brief Disable the PVM3 Extended Interrupt Line.
AnnaBridge 156:ff21514d8981 498 * @retval None
AnnaBridge 156:ff21514d8981 499 */
AnnaBridge 156:ff21514d8981 500 #define __HAL_PWR_PVM3_EXTI_DISABLE_IT() CLEAR_BIT(EXTI->IMR2, PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 501
AnnaBridge 156:ff21514d8981 502 /**
AnnaBridge 156:ff21514d8981 503 * @brief Enable the PVM3 Event Line.
AnnaBridge 156:ff21514d8981 504 * @retval None
AnnaBridge 156:ff21514d8981 505 */
AnnaBridge 156:ff21514d8981 506 #define __HAL_PWR_PVM3_EXTI_ENABLE_EVENT() SET_BIT(EXTI->EMR2, PWR_EVENT_LINE_PVM3)
AnnaBridge 156:ff21514d8981 507
AnnaBridge 156:ff21514d8981 508 /**
AnnaBridge 156:ff21514d8981 509 * @brief Disable the PVM3 Event Line.
AnnaBridge 156:ff21514d8981 510 * @retval None
AnnaBridge 156:ff21514d8981 511 */
AnnaBridge 156:ff21514d8981 512 #define __HAL_PWR_PVM3_EXTI_DISABLE_EVENT() CLEAR_BIT(EXTI->EMR2, PWR_EVENT_LINE_PVM3)
AnnaBridge 156:ff21514d8981 513
AnnaBridge 156:ff21514d8981 514 /**
AnnaBridge 156:ff21514d8981 515 * @brief Enable the PVM3 Extended Interrupt Rising Trigger.
AnnaBridge 156:ff21514d8981 516 * @retval None
AnnaBridge 156:ff21514d8981 517 */
AnnaBridge 156:ff21514d8981 518 #define __HAL_PWR_PVM3_EXTI_ENABLE_RISING_EDGE() SET_BIT(EXTI->RTSR2, PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 519
AnnaBridge 156:ff21514d8981 520 /**
AnnaBridge 156:ff21514d8981 521 * @brief Disable the PVM3 Extended Interrupt Rising Trigger.
AnnaBridge 156:ff21514d8981 522 * @retval None
AnnaBridge 156:ff21514d8981 523 */
AnnaBridge 156:ff21514d8981 524 #define __HAL_PWR_PVM3_EXTI_DISABLE_RISING_EDGE() CLEAR_BIT(EXTI->RTSR2, PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 525
AnnaBridge 156:ff21514d8981 526 /**
AnnaBridge 156:ff21514d8981 527 * @brief Enable the PVM3 Extended Interrupt Falling Trigger.
AnnaBridge 156:ff21514d8981 528 * @retval None
AnnaBridge 156:ff21514d8981 529 */
AnnaBridge 156:ff21514d8981 530 #define __HAL_PWR_PVM3_EXTI_ENABLE_FALLING_EDGE() SET_BIT(EXTI->FTSR2, PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 531
AnnaBridge 156:ff21514d8981 532
AnnaBridge 156:ff21514d8981 533 /**
AnnaBridge 156:ff21514d8981 534 * @brief Disable the PVM3 Extended Interrupt Falling Trigger.
AnnaBridge 156:ff21514d8981 535 * @retval None
AnnaBridge 156:ff21514d8981 536 */
AnnaBridge 156:ff21514d8981 537 #define __HAL_PWR_PVM3_EXTI_DISABLE_FALLING_EDGE() CLEAR_BIT(EXTI->FTSR2, PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 538
AnnaBridge 156:ff21514d8981 539
AnnaBridge 156:ff21514d8981 540 /**
AnnaBridge 156:ff21514d8981 541 * @brief PVM3 EXTI line configuration: set rising & falling edge trigger.
AnnaBridge 156:ff21514d8981 542 * @retval None
AnnaBridge 156:ff21514d8981 543 */
AnnaBridge 156:ff21514d8981 544 #define __HAL_PWR_PVM3_EXTI_ENABLE_RISING_FALLING_EDGE() \
AnnaBridge 156:ff21514d8981 545 do { \
AnnaBridge 156:ff21514d8981 546 __HAL_PWR_PVM3_EXTI_ENABLE_RISING_EDGE(); \
AnnaBridge 156:ff21514d8981 547 __HAL_PWR_PVM3_EXTI_ENABLE_FALLING_EDGE(); \
AnnaBridge 156:ff21514d8981 548 } while(0)
AnnaBridge 156:ff21514d8981 549
AnnaBridge 156:ff21514d8981 550 /**
AnnaBridge 156:ff21514d8981 551 * @brief Disable the PVM3 Extended Interrupt Rising & Falling Trigger.
AnnaBridge 156:ff21514d8981 552 * @retval None
AnnaBridge 156:ff21514d8981 553 */
AnnaBridge 156:ff21514d8981 554 #define __HAL_PWR_PVM3_EXTI_DISABLE_RISING_FALLING_EDGE() \
AnnaBridge 156:ff21514d8981 555 do { \
AnnaBridge 156:ff21514d8981 556 __HAL_PWR_PVM3_EXTI_DISABLE_RISING_EDGE(); \
AnnaBridge 156:ff21514d8981 557 __HAL_PWR_PVM3_EXTI_DISABLE_FALLING_EDGE(); \
AnnaBridge 156:ff21514d8981 558 } while(0)
AnnaBridge 156:ff21514d8981 559
AnnaBridge 156:ff21514d8981 560 /**
AnnaBridge 156:ff21514d8981 561 * @brief Generate a Software interrupt on selected EXTI line.
AnnaBridge 156:ff21514d8981 562 * @retval None
AnnaBridge 156:ff21514d8981 563 */
AnnaBridge 156:ff21514d8981 564 #define __HAL_PWR_PVM3_EXTI_GENERATE_SWIT() SET_BIT(EXTI->SWIER2, PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 565
AnnaBridge 156:ff21514d8981 566 /**
AnnaBridge 156:ff21514d8981 567 * @brief Check whether the specified PVM3 EXTI interrupt flag is set or not.
AnnaBridge 156:ff21514d8981 568 * @retval EXTI PVM3 Line Status.
AnnaBridge 156:ff21514d8981 569 */
AnnaBridge 156:ff21514d8981 570 #define __HAL_PWR_PVM3_EXTI_GET_FLAG() (EXTI->PR2 & PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 571
AnnaBridge 156:ff21514d8981 572 /**
AnnaBridge 156:ff21514d8981 573 * @brief Clear the PVM3 EXTI flag.
AnnaBridge 156:ff21514d8981 574 * @retval None
AnnaBridge 156:ff21514d8981 575 */
AnnaBridge 156:ff21514d8981 576 #define __HAL_PWR_PVM3_EXTI_CLEAR_FLAG() WRITE_REG(EXTI->PR2, PWR_EXTI_LINE_PVM3)
AnnaBridge 156:ff21514d8981 577
AnnaBridge 156:ff21514d8981 578
AnnaBridge 156:ff21514d8981 579
AnnaBridge 156:ff21514d8981 580
AnnaBridge 156:ff21514d8981 581 /**
AnnaBridge 156:ff21514d8981 582 * @brief Enable the PVM4 Extended Interrupt Line.
AnnaBridge 156:ff21514d8981 583 * @retval None
AnnaBridge 156:ff21514d8981 584 */
AnnaBridge 156:ff21514d8981 585 #define __HAL_PWR_PVM4_EXTI_ENABLE_IT() SET_BIT(EXTI->IMR2, PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 586
AnnaBridge 156:ff21514d8981 587 /**
AnnaBridge 156:ff21514d8981 588 * @brief Disable the PVM4 Extended Interrupt Line.
AnnaBridge 156:ff21514d8981 589 * @retval None
AnnaBridge 156:ff21514d8981 590 */
AnnaBridge 156:ff21514d8981 591 #define __HAL_PWR_PVM4_EXTI_DISABLE_IT() CLEAR_BIT(EXTI->IMR2, PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 592
AnnaBridge 156:ff21514d8981 593 /**
AnnaBridge 156:ff21514d8981 594 * @brief Enable the PVM4 Event Line.
AnnaBridge 156:ff21514d8981 595 * @retval None
AnnaBridge 156:ff21514d8981 596 */
AnnaBridge 156:ff21514d8981 597 #define __HAL_PWR_PVM4_EXTI_ENABLE_EVENT() SET_BIT(EXTI->EMR2, PWR_EVENT_LINE_PVM4)
AnnaBridge 156:ff21514d8981 598
AnnaBridge 156:ff21514d8981 599 /**
AnnaBridge 156:ff21514d8981 600 * @brief Disable the PVM4 Event Line.
AnnaBridge 156:ff21514d8981 601 * @retval None
AnnaBridge 156:ff21514d8981 602 */
AnnaBridge 156:ff21514d8981 603 #define __HAL_PWR_PVM4_EXTI_DISABLE_EVENT() CLEAR_BIT(EXTI->EMR2, PWR_EVENT_LINE_PVM4)
AnnaBridge 156:ff21514d8981 604
AnnaBridge 156:ff21514d8981 605 /**
AnnaBridge 156:ff21514d8981 606 * @brief Enable the PVM4 Extended Interrupt Rising Trigger.
AnnaBridge 156:ff21514d8981 607 * @retval None
AnnaBridge 156:ff21514d8981 608 */
AnnaBridge 156:ff21514d8981 609 #define __HAL_PWR_PVM4_EXTI_ENABLE_RISING_EDGE() SET_BIT(EXTI->RTSR2, PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 610
AnnaBridge 156:ff21514d8981 611 /**
AnnaBridge 156:ff21514d8981 612 * @brief Disable the PVM4 Extended Interrupt Rising Trigger.
AnnaBridge 156:ff21514d8981 613 * @retval None
AnnaBridge 156:ff21514d8981 614 */
AnnaBridge 156:ff21514d8981 615 #define __HAL_PWR_PVM4_EXTI_DISABLE_RISING_EDGE() CLEAR_BIT(EXTI->RTSR2, PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 616
AnnaBridge 156:ff21514d8981 617 /**
AnnaBridge 156:ff21514d8981 618 * @brief Enable the PVM4 Extended Interrupt Falling Trigger.
AnnaBridge 156:ff21514d8981 619 * @retval None
AnnaBridge 156:ff21514d8981 620 */
AnnaBridge 156:ff21514d8981 621 #define __HAL_PWR_PVM4_EXTI_ENABLE_FALLING_EDGE() SET_BIT(EXTI->FTSR2, PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 622
AnnaBridge 156:ff21514d8981 623
AnnaBridge 156:ff21514d8981 624 /**
AnnaBridge 156:ff21514d8981 625 * @brief Disable the PVM4 Extended Interrupt Falling Trigger.
AnnaBridge 156:ff21514d8981 626 * @retval None
AnnaBridge 156:ff21514d8981 627 */
AnnaBridge 156:ff21514d8981 628 #define __HAL_PWR_PVM4_EXTI_DISABLE_FALLING_EDGE() CLEAR_BIT(EXTI->FTSR2, PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 629
AnnaBridge 156:ff21514d8981 630
AnnaBridge 156:ff21514d8981 631 /**
AnnaBridge 156:ff21514d8981 632 * @brief PVM4 EXTI line configuration: set rising & falling edge trigger.
AnnaBridge 156:ff21514d8981 633 * @retval None
AnnaBridge 156:ff21514d8981 634 */
AnnaBridge 156:ff21514d8981 635 #define __HAL_PWR_PVM4_EXTI_ENABLE_RISING_FALLING_EDGE() \
AnnaBridge 156:ff21514d8981 636 do { \
AnnaBridge 156:ff21514d8981 637 __HAL_PWR_PVM4_EXTI_ENABLE_RISING_EDGE(); \
AnnaBridge 156:ff21514d8981 638 __HAL_PWR_PVM4_EXTI_ENABLE_FALLING_EDGE(); \
AnnaBridge 156:ff21514d8981 639 } while(0)
AnnaBridge 156:ff21514d8981 640
AnnaBridge 156:ff21514d8981 641 /**
AnnaBridge 156:ff21514d8981 642 * @brief Disable the PVM4 Extended Interrupt Rising & Falling Trigger.
AnnaBridge 156:ff21514d8981 643 * @retval None
AnnaBridge 156:ff21514d8981 644 */
AnnaBridge 156:ff21514d8981 645 #define __HAL_PWR_PVM4_EXTI_DISABLE_RISING_FALLING_EDGE() \
AnnaBridge 156:ff21514d8981 646 do { \
AnnaBridge 156:ff21514d8981 647 __HAL_PWR_PVM4_EXTI_DISABLE_RISING_EDGE(); \
AnnaBridge 156:ff21514d8981 648 __HAL_PWR_PVM4_EXTI_DISABLE_FALLING_EDGE(); \
AnnaBridge 156:ff21514d8981 649 } while(0)
AnnaBridge 156:ff21514d8981 650
AnnaBridge 156:ff21514d8981 651 /**
AnnaBridge 156:ff21514d8981 652 * @brief Generate a Software interrupt on selected EXTI line.
AnnaBridge 156:ff21514d8981 653 * @retval None
AnnaBridge 156:ff21514d8981 654 */
AnnaBridge 156:ff21514d8981 655 #define __HAL_PWR_PVM4_EXTI_GENERATE_SWIT() SET_BIT(EXTI->SWIER2, PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 656
AnnaBridge 156:ff21514d8981 657 /**
AnnaBridge 156:ff21514d8981 658 * @brief Check whether or not the specified PVM4 EXTI interrupt flag is set.
AnnaBridge 156:ff21514d8981 659 * @retval EXTI PVM4 Line Status.
AnnaBridge 156:ff21514d8981 660 */
AnnaBridge 156:ff21514d8981 661 #define __HAL_PWR_PVM4_EXTI_GET_FLAG() (EXTI->PR2 & PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 662
AnnaBridge 156:ff21514d8981 663 /**
AnnaBridge 156:ff21514d8981 664 * @brief Clear the PVM4 EXTI flag.
AnnaBridge 156:ff21514d8981 665 * @retval None
AnnaBridge 156:ff21514d8981 666 */
AnnaBridge 156:ff21514d8981 667 #define __HAL_PWR_PVM4_EXTI_CLEAR_FLAG() WRITE_REG(EXTI->PR2, PWR_EXTI_LINE_PVM4)
AnnaBridge 156:ff21514d8981 668
AnnaBridge 156:ff21514d8981 669
AnnaBridge 156:ff21514d8981 670 /**
AnnaBridge 156:ff21514d8981 671 * @brief Configure the main internal regulator output voltage.
AnnaBridge 156:ff21514d8981 672 * @param __REGULATOR__: specifies the regulator output voltage to achieve
AnnaBridge 156:ff21514d8981 673 * a tradeoff between performance and power consumption.
AnnaBridge 156:ff21514d8981 674 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 675 * @arg @ref PWR_REGULATOR_VOLTAGE_SCALE1 Regulator voltage output range 1 mode,
AnnaBridge 156:ff21514d8981 676 * typical output voltage at 1.2 V,
AnnaBridge 156:ff21514d8981 677 * system frequency up to 80 MHz.
AnnaBridge 156:ff21514d8981 678 * @arg @ref PWR_REGULATOR_VOLTAGE_SCALE2 Regulator voltage output range 2 mode,
AnnaBridge 156:ff21514d8981 679 * typical output voltage at 1.0 V,
AnnaBridge 156:ff21514d8981 680 * system frequency up to 26 MHz.
AnnaBridge 156:ff21514d8981 681 * @note This macro is similar to HAL_PWREx_ControlVoltageScaling() API but doesn't check
AnnaBridge 156:ff21514d8981 682 * whether or not VOSF flag is cleared when moving from range 2 to range 1. User
AnnaBridge 156:ff21514d8981 683 * may resort to __HAL_PWR_GET_FLAG() macro to check VOSF bit resetting.
AnnaBridge 156:ff21514d8981 684 * @retval None
AnnaBridge 156:ff21514d8981 685 */
AnnaBridge 156:ff21514d8981 686 #define __HAL_PWR_VOLTAGESCALING_CONFIG(__REGULATOR__) do { \
AnnaBridge 156:ff21514d8981 687 __IO uint32_t tmpreg; \
AnnaBridge 156:ff21514d8981 688 MODIFY_REG(PWR->CR1, PWR_CR1_VOS, (__REGULATOR__)); \
AnnaBridge 156:ff21514d8981 689 /* Delay after an RCC peripheral clock enabling */ \
AnnaBridge 156:ff21514d8981 690 tmpreg = READ_BIT(PWR->CR1, PWR_CR1_VOS); \
AnnaBridge 156:ff21514d8981 691 UNUSED(tmpreg); \
AnnaBridge 156:ff21514d8981 692 } while(0)
AnnaBridge 156:ff21514d8981 693
AnnaBridge 156:ff21514d8981 694 /**
AnnaBridge 156:ff21514d8981 695 * @}
AnnaBridge 156:ff21514d8981 696 */
AnnaBridge 156:ff21514d8981 697
AnnaBridge 156:ff21514d8981 698 /* Private macros --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 699 /** @addtogroup PWREx_Private_Macros PWR Extended Private Macros
AnnaBridge 156:ff21514d8981 700 * @{
AnnaBridge 156:ff21514d8981 701 */
AnnaBridge 156:ff21514d8981 702
AnnaBridge 156:ff21514d8981 703 #define IS_PWR_WAKEUP_PIN(PIN) (((PIN) == PWR_WAKEUP_PIN1) || \
AnnaBridge 156:ff21514d8981 704 ((PIN) == PWR_WAKEUP_PIN2) || \
AnnaBridge 156:ff21514d8981 705 ((PIN) == PWR_WAKEUP_PIN3) || \
AnnaBridge 156:ff21514d8981 706 ((PIN) == PWR_WAKEUP_PIN4) || \
AnnaBridge 156:ff21514d8981 707 ((PIN) == PWR_WAKEUP_PIN5) || \
AnnaBridge 156:ff21514d8981 708 ((PIN) == PWR_WAKEUP_PIN1_HIGH) || \
AnnaBridge 156:ff21514d8981 709 ((PIN) == PWR_WAKEUP_PIN2_HIGH) || \
AnnaBridge 156:ff21514d8981 710 ((PIN) == PWR_WAKEUP_PIN3_HIGH) || \
AnnaBridge 156:ff21514d8981 711 ((PIN) == PWR_WAKEUP_PIN4_HIGH) || \
AnnaBridge 156:ff21514d8981 712 ((PIN) == PWR_WAKEUP_PIN5_HIGH) || \
AnnaBridge 156:ff21514d8981 713 ((PIN) == PWR_WAKEUP_PIN1_LOW) || \
AnnaBridge 156:ff21514d8981 714 ((PIN) == PWR_WAKEUP_PIN2_LOW) || \
AnnaBridge 156:ff21514d8981 715 ((PIN) == PWR_WAKEUP_PIN3_LOW) || \
AnnaBridge 156:ff21514d8981 716 ((PIN) == PWR_WAKEUP_PIN4_LOW) || \
AnnaBridge 156:ff21514d8981 717 ((PIN) == PWR_WAKEUP_PIN5_LOW))
AnnaBridge 156:ff21514d8981 718
AnnaBridge 156:ff21514d8981 719 #if defined (STM32L475xx) || defined (STM32L476xx) || defined (STM32L485xx) || defined (STM32L486xx) || \
AnnaBridge 156:ff21514d8981 720 defined (STM32L496xx) || defined (STM32L4A6xx)
AnnaBridge 156:ff21514d8981 721 #define IS_PWR_PVM_TYPE(TYPE) (((TYPE) == PWR_PVM_1) ||\
AnnaBridge 156:ff21514d8981 722 ((TYPE) == PWR_PVM_2) ||\
AnnaBridge 156:ff21514d8981 723 ((TYPE) == PWR_PVM_3) ||\
AnnaBridge 156:ff21514d8981 724 ((TYPE) == PWR_PVM_4))
AnnaBridge 156:ff21514d8981 725 #elif defined (STM32L471xx)
AnnaBridge 156:ff21514d8981 726 #define IS_PWR_PVM_TYPE(TYPE) (((TYPE) == PWR_PVM_2) ||\
AnnaBridge 156:ff21514d8981 727 ((TYPE) == PWR_PVM_3) ||\
AnnaBridge 156:ff21514d8981 728 ((TYPE) == PWR_PVM_4))
AnnaBridge 156:ff21514d8981 729 #endif
AnnaBridge 156:ff21514d8981 730
AnnaBridge 156:ff21514d8981 731 #if defined (STM32L433xx) || defined (STM32L443xx) || defined (STM32L452xx) || defined (STM32L462xx)
AnnaBridge 156:ff21514d8981 732 #define IS_PWR_PVM_TYPE(TYPE) (((TYPE) == PWR_PVM_1) ||\
AnnaBridge 156:ff21514d8981 733 ((TYPE) == PWR_PVM_3) ||\
AnnaBridge 156:ff21514d8981 734 ((TYPE) == PWR_PVM_4))
AnnaBridge 156:ff21514d8981 735 #elif defined (STM32L431xx) || defined (STM32L432xx) || defined (STM32L442xx) || defined (STM32L451xx)
AnnaBridge 156:ff21514d8981 736 #define IS_PWR_PVM_TYPE(TYPE) (((TYPE) == PWR_PVM_3) ||\
AnnaBridge 156:ff21514d8981 737 ((TYPE) == PWR_PVM_4))
AnnaBridge 156:ff21514d8981 738 #endif
AnnaBridge 156:ff21514d8981 739
AnnaBridge 156:ff21514d8981 740 #define IS_PWR_PVM_MODE(MODE) (((MODE) == PWR_PVM_MODE_NORMAL) ||\
AnnaBridge 156:ff21514d8981 741 ((MODE) == PWR_PVM_MODE_IT_RISING) ||\
AnnaBridge 156:ff21514d8981 742 ((MODE) == PWR_PVM_MODE_IT_FALLING) ||\
AnnaBridge 156:ff21514d8981 743 ((MODE) == PWR_PVM_MODE_IT_RISING_FALLING) ||\
AnnaBridge 156:ff21514d8981 744 ((MODE) == PWR_PVM_MODE_EVENT_RISING) ||\
AnnaBridge 156:ff21514d8981 745 ((MODE) == PWR_PVM_MODE_EVENT_FALLING) ||\
AnnaBridge 156:ff21514d8981 746 ((MODE) == PWR_PVM_MODE_EVENT_RISING_FALLING))
AnnaBridge 156:ff21514d8981 747
AnnaBridge 156:ff21514d8981 748 #define IS_PWR_VOLTAGE_SCALING_RANGE(RANGE) (((RANGE) == PWR_REGULATOR_VOLTAGE_SCALE1) || \
AnnaBridge 156:ff21514d8981 749 ((RANGE) == PWR_REGULATOR_VOLTAGE_SCALE2))
AnnaBridge 156:ff21514d8981 750
AnnaBridge 156:ff21514d8981 751 #define IS_PWR_BATTERY_RESISTOR_SELECT(RESISTOR) (((RESISTOR) == PWR_BATTERY_CHARGING_RESISTOR_5) ||\
AnnaBridge 156:ff21514d8981 752 ((RESISTOR) == PWR_BATTERY_CHARGING_RESISTOR_1_5))
AnnaBridge 156:ff21514d8981 753
AnnaBridge 156:ff21514d8981 754 #define IS_PWR_BATTERY_CHARGING(CHARGING) (((CHARGING) == PWR_BATTERY_CHARGING_DISABLE) ||\
AnnaBridge 156:ff21514d8981 755 ((CHARGING) == PWR_BATTERY_CHARGING_ENABLE))
AnnaBridge 156:ff21514d8981 756
AnnaBridge 156:ff21514d8981 757 #define IS_PWR_GPIO_BIT_NUMBER(BIT_NUMBER) (((BIT_NUMBER) & GPIO_PIN_MASK) != (uint32_t)0x00)
AnnaBridge 156:ff21514d8981 758
AnnaBridge 156:ff21514d8981 759
AnnaBridge 156:ff21514d8981 760 #if defined (STM32L431xx) || defined (STM32L433xx) || defined (STM32L443xx) || \
AnnaBridge 156:ff21514d8981 761 defined (STM32L451xx) || defined (STM32L452xx) || defined (STM32L462xx)
AnnaBridge 156:ff21514d8981 762 #define IS_PWR_GPIO(GPIO) (((GPIO) == PWR_GPIO_A) ||\
AnnaBridge 156:ff21514d8981 763 ((GPIO) == PWR_GPIO_B) ||\
AnnaBridge 156:ff21514d8981 764 ((GPIO) == PWR_GPIO_C) ||\
AnnaBridge 156:ff21514d8981 765 ((GPIO) == PWR_GPIO_D) ||\
AnnaBridge 156:ff21514d8981 766 ((GPIO) == PWR_GPIO_E) ||\
AnnaBridge 156:ff21514d8981 767 ((GPIO) == PWR_GPIO_H))
AnnaBridge 156:ff21514d8981 768 #elif defined (STM32L432xx) || defined (STM32L442xx)
AnnaBridge 156:ff21514d8981 769 #define IS_PWR_GPIO(GPIO) (((GPIO) == PWR_GPIO_A) ||\
AnnaBridge 156:ff21514d8981 770 ((GPIO) == PWR_GPIO_B) ||\
AnnaBridge 156:ff21514d8981 771 ((GPIO) == PWR_GPIO_C) ||\
AnnaBridge 156:ff21514d8981 772 ((GPIO) == PWR_GPIO_H))
AnnaBridge 156:ff21514d8981 773 #elif defined (STM32L471xx) || defined (STM32L475xx) || defined (STM32L476xx) || defined (STM32L485xx) || defined (STM32L486xx)
AnnaBridge 156:ff21514d8981 774 #define IS_PWR_GPIO(GPIO) (((GPIO) == PWR_GPIO_A) ||\
AnnaBridge 156:ff21514d8981 775 ((GPIO) == PWR_GPIO_B) ||\
AnnaBridge 156:ff21514d8981 776 ((GPIO) == PWR_GPIO_C) ||\
AnnaBridge 156:ff21514d8981 777 ((GPIO) == PWR_GPIO_D) ||\
AnnaBridge 156:ff21514d8981 778 ((GPIO) == PWR_GPIO_E) ||\
AnnaBridge 156:ff21514d8981 779 ((GPIO) == PWR_GPIO_F) ||\
AnnaBridge 156:ff21514d8981 780 ((GPIO) == PWR_GPIO_G) ||\
AnnaBridge 156:ff21514d8981 781 ((GPIO) == PWR_GPIO_H))
AnnaBridge 156:ff21514d8981 782 #elif defined (STM32L496xx) || defined (STM32L4A6xx)
AnnaBridge 156:ff21514d8981 783 #define IS_PWR_GPIO(GPIO) (((GPIO) == PWR_GPIO_A) ||\
AnnaBridge 156:ff21514d8981 784 ((GPIO) == PWR_GPIO_B) ||\
AnnaBridge 156:ff21514d8981 785 ((GPIO) == PWR_GPIO_C) ||\
AnnaBridge 156:ff21514d8981 786 ((GPIO) == PWR_GPIO_D) ||\
AnnaBridge 156:ff21514d8981 787 ((GPIO) == PWR_GPIO_E) ||\
AnnaBridge 156:ff21514d8981 788 ((GPIO) == PWR_GPIO_F) ||\
AnnaBridge 156:ff21514d8981 789 ((GPIO) == PWR_GPIO_G) ||\
AnnaBridge 156:ff21514d8981 790 ((GPIO) == PWR_GPIO_H) ||\
AnnaBridge 156:ff21514d8981 791 ((GPIO) == PWR_GPIO_I))
AnnaBridge 156:ff21514d8981 792 #endif
AnnaBridge 156:ff21514d8981 793
AnnaBridge 156:ff21514d8981 794
AnnaBridge 156:ff21514d8981 795 /**
AnnaBridge 156:ff21514d8981 796 * @}
AnnaBridge 156:ff21514d8981 797 */
AnnaBridge 156:ff21514d8981 798
AnnaBridge 156:ff21514d8981 799
AnnaBridge 156:ff21514d8981 800 /** @addtogroup PWREx_Exported_Functions PWR Extended Exported Functions
AnnaBridge 156:ff21514d8981 801 * @{
AnnaBridge 156:ff21514d8981 802 */
AnnaBridge 156:ff21514d8981 803
AnnaBridge 156:ff21514d8981 804 /** @addtogroup PWREx_Exported_Functions_Group1 Extended Peripheral Control functions
AnnaBridge 156:ff21514d8981 805 * @{
AnnaBridge 156:ff21514d8981 806 */
AnnaBridge 156:ff21514d8981 807
AnnaBridge 156:ff21514d8981 808
AnnaBridge 156:ff21514d8981 809 /* Peripheral Control functions **********************************************/
AnnaBridge 156:ff21514d8981 810 uint32_t HAL_PWREx_GetVoltageRange(void);
AnnaBridge 156:ff21514d8981 811 HAL_StatusTypeDef HAL_PWREx_ControlVoltageScaling(uint32_t VoltageScaling);
AnnaBridge 156:ff21514d8981 812 void HAL_PWREx_EnableBatteryCharging(uint32_t ResistorSelection);
AnnaBridge 156:ff21514d8981 813 void HAL_PWREx_DisableBatteryCharging(void);
AnnaBridge 156:ff21514d8981 814 #if defined(PWR_CR2_USV)
AnnaBridge 156:ff21514d8981 815 void HAL_PWREx_EnableVddUSB(void);
AnnaBridge 156:ff21514d8981 816 void HAL_PWREx_DisableVddUSB(void);
AnnaBridge 156:ff21514d8981 817 #endif /* PWR_CR2_USV */
AnnaBridge 156:ff21514d8981 818 #if defined(PWR_CR2_IOSV)
AnnaBridge 156:ff21514d8981 819 void HAL_PWREx_EnableVddIO2(void);
AnnaBridge 156:ff21514d8981 820 void HAL_PWREx_DisableVddIO2(void);
AnnaBridge 156:ff21514d8981 821 #endif /* PWR_CR2_IOSV */
AnnaBridge 156:ff21514d8981 822 void HAL_PWREx_EnableInternalWakeUpLine(void);
AnnaBridge 156:ff21514d8981 823 void HAL_PWREx_DisableInternalWakeUpLine(void);
AnnaBridge 156:ff21514d8981 824 HAL_StatusTypeDef HAL_PWREx_EnableGPIOPullUp(uint32_t GPIO, uint32_t GPIONumber);
AnnaBridge 156:ff21514d8981 825 HAL_StatusTypeDef HAL_PWREx_DisableGPIOPullUp(uint32_t GPIO, uint32_t GPIONumber);
AnnaBridge 156:ff21514d8981 826 HAL_StatusTypeDef HAL_PWREx_EnableGPIOPullDown(uint32_t GPIO, uint32_t GPIONumber);
AnnaBridge 156:ff21514d8981 827 HAL_StatusTypeDef HAL_PWREx_DisableGPIOPullDown(uint32_t GPIO, uint32_t GPIONumber);
AnnaBridge 156:ff21514d8981 828 void HAL_PWREx_EnablePullUpPullDownConfig(void);
AnnaBridge 156:ff21514d8981 829 void HAL_PWREx_DisablePullUpPullDownConfig(void);
AnnaBridge 156:ff21514d8981 830 void HAL_PWREx_EnableSRAM2ContentRetention(void);
AnnaBridge 156:ff21514d8981 831 void HAL_PWREx_DisableSRAM2ContentRetention(void);
AnnaBridge 156:ff21514d8981 832 #if defined(PWR_CR2_PVME1)
AnnaBridge 156:ff21514d8981 833 void HAL_PWREx_EnablePVM1(void);
AnnaBridge 156:ff21514d8981 834 void HAL_PWREx_DisablePVM1(void);
AnnaBridge 156:ff21514d8981 835 #endif /* PWR_CR2_PVME1 */
AnnaBridge 156:ff21514d8981 836 #if defined(PWR_CR2_PVME2)
AnnaBridge 156:ff21514d8981 837 void HAL_PWREx_EnablePVM2(void);
AnnaBridge 156:ff21514d8981 838 void HAL_PWREx_DisablePVM2(void);
AnnaBridge 156:ff21514d8981 839 #endif /* PWR_CR2_PVME2 */
AnnaBridge 156:ff21514d8981 840 void HAL_PWREx_EnablePVM3(void);
AnnaBridge 156:ff21514d8981 841 void HAL_PWREx_DisablePVM3(void);
AnnaBridge 156:ff21514d8981 842 void HAL_PWREx_EnablePVM4(void);
AnnaBridge 156:ff21514d8981 843 void HAL_PWREx_DisablePVM4(void);
AnnaBridge 156:ff21514d8981 844 HAL_StatusTypeDef HAL_PWREx_ConfigPVM(PWR_PVMTypeDef *sConfigPVM);
AnnaBridge 156:ff21514d8981 845
AnnaBridge 156:ff21514d8981 846
AnnaBridge 156:ff21514d8981 847 /* Low Power modes configuration functions ************************************/
AnnaBridge 156:ff21514d8981 848 void HAL_PWREx_EnableLowPowerRunMode(void);
AnnaBridge 156:ff21514d8981 849 HAL_StatusTypeDef HAL_PWREx_DisableLowPowerRunMode(void);
AnnaBridge 156:ff21514d8981 850 void HAL_PWREx_EnterSTOP0Mode(uint8_t STOPEntry);
AnnaBridge 156:ff21514d8981 851 void HAL_PWREx_EnterSTOP1Mode(uint8_t STOPEntry);
AnnaBridge 156:ff21514d8981 852 void HAL_PWREx_EnterSTOP2Mode(uint8_t STOPEntry);
AnnaBridge 156:ff21514d8981 853 void HAL_PWREx_EnterSHUTDOWNMode(void);
AnnaBridge 156:ff21514d8981 854
AnnaBridge 156:ff21514d8981 855 void HAL_PWREx_PVD_PVM_IRQHandler(void);
AnnaBridge 156:ff21514d8981 856 #if defined(PWR_CR2_PVME1)
AnnaBridge 156:ff21514d8981 857 void HAL_PWREx_PVM1Callback(void);
AnnaBridge 156:ff21514d8981 858 #endif /* PWR_CR2_PVME1 */
AnnaBridge 156:ff21514d8981 859 #if defined(PWR_CR2_PVME2)
AnnaBridge 156:ff21514d8981 860 void HAL_PWREx_PVM2Callback(void);
AnnaBridge 156:ff21514d8981 861 #endif /* PWR_CR2_PVME2 */
AnnaBridge 156:ff21514d8981 862 void HAL_PWREx_PVM3Callback(void);
AnnaBridge 156:ff21514d8981 863 void HAL_PWREx_PVM4Callback(void);
AnnaBridge 156:ff21514d8981 864
AnnaBridge 156:ff21514d8981 865 /**
AnnaBridge 156:ff21514d8981 866 * @}
AnnaBridge 156:ff21514d8981 867 */
AnnaBridge 156:ff21514d8981 868
AnnaBridge 156:ff21514d8981 869 /**
AnnaBridge 156:ff21514d8981 870 * @}
AnnaBridge 156:ff21514d8981 871 */
AnnaBridge 156:ff21514d8981 872
AnnaBridge 156:ff21514d8981 873 /**
AnnaBridge 156:ff21514d8981 874 * @}
AnnaBridge 156:ff21514d8981 875 */
AnnaBridge 156:ff21514d8981 876
AnnaBridge 156:ff21514d8981 877 /**
AnnaBridge 156:ff21514d8981 878 * @}
AnnaBridge 156:ff21514d8981 879 */
AnnaBridge 156:ff21514d8981 880
AnnaBridge 156:ff21514d8981 881 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 882 }
AnnaBridge 156:ff21514d8981 883 #endif
AnnaBridge 156:ff21514d8981 884
AnnaBridge 156:ff21514d8981 885
AnnaBridge 156:ff21514d8981 886 #endif /* __STM32L4xx_HAL_PWR_EX_H */
AnnaBridge 156:ff21514d8981 887
AnnaBridge 156:ff21514d8981 888 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/