mbed official / mbed

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

Committer:
Anna Bridge
Date:
Wed Jan 17 16:13:02 2018 +0000
Revision:
160:5571c4ff569f
Parent:
156:ff21514d8981
mbed library. Release version 158

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 156:ff21514d8981 1 /**
AnnaBridge 156:ff21514d8981 2 ******************************************************************************
AnnaBridge 156:ff21514d8981 3 * @file stm32f0xx_hal_spi.h
AnnaBridge 156:ff21514d8981 4 * @author MCD Application Team
AnnaBridge 156:ff21514d8981 5 * @brief Header file of SPI HAL module.
AnnaBridge 156:ff21514d8981 6 ******************************************************************************
AnnaBridge 156:ff21514d8981 7 * @attention
AnnaBridge 156:ff21514d8981 8 *
AnnaBridge 156:ff21514d8981 9 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 156:ff21514d8981 10 *
AnnaBridge 156:ff21514d8981 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 156:ff21514d8981 12 * are permitted provided that the following conditions are met:
AnnaBridge 156:ff21514d8981 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 156:ff21514d8981 14 * this list of conditions and the following disclaimer.
AnnaBridge 156:ff21514d8981 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 156:ff21514d8981 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 156:ff21514d8981 17 * and/or other materials provided with the distribution.
AnnaBridge 156:ff21514d8981 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 156:ff21514d8981 19 * may be used to endorse or promote products derived from this software
AnnaBridge 156:ff21514d8981 20 * without specific prior written permission.
AnnaBridge 156:ff21514d8981 21 *
AnnaBridge 156:ff21514d8981 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 156:ff21514d8981 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 156:ff21514d8981 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 156:ff21514d8981 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 156:ff21514d8981 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 156:ff21514d8981 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 156:ff21514d8981 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 156:ff21514d8981 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 156:ff21514d8981 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 156:ff21514d8981 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 156:ff21514d8981 32 *
AnnaBridge 156:ff21514d8981 33 ******************************************************************************
AnnaBridge 156:ff21514d8981 34 */
AnnaBridge 156:ff21514d8981 35
AnnaBridge 156:ff21514d8981 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 156:ff21514d8981 37 #ifndef __STM32F0xx_HAL_SPI_H
AnnaBridge 156:ff21514d8981 38 #define __STM32F0xx_HAL_SPI_H
AnnaBridge 156:ff21514d8981 39
AnnaBridge 156:ff21514d8981 40 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 41 extern "C" {
AnnaBridge 156:ff21514d8981 42 #endif
AnnaBridge 156:ff21514d8981 43
AnnaBridge 156:ff21514d8981 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 45 #include "stm32f0xx_hal_def.h"
AnnaBridge 156:ff21514d8981 46
AnnaBridge 156:ff21514d8981 47 /** @addtogroup STM32F0xx_HAL_Driver
AnnaBridge 156:ff21514d8981 48 * @{
AnnaBridge 156:ff21514d8981 49 */
AnnaBridge 156:ff21514d8981 50
AnnaBridge 156:ff21514d8981 51 /** @addtogroup SPI
AnnaBridge 156:ff21514d8981 52 * @{
AnnaBridge 156:ff21514d8981 53 */
AnnaBridge 156:ff21514d8981 54
AnnaBridge 156:ff21514d8981 55 /* Exported types ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 56 /** @defgroup SPI_Exported_Types SPI Exported Types
AnnaBridge 156:ff21514d8981 57 * @{
AnnaBridge 156:ff21514d8981 58 */
AnnaBridge 156:ff21514d8981 59
AnnaBridge 156:ff21514d8981 60 /**
AnnaBridge 156:ff21514d8981 61 * @brief SPI Configuration Structure definition
AnnaBridge 156:ff21514d8981 62 */
AnnaBridge 156:ff21514d8981 63 typedef struct
AnnaBridge 156:ff21514d8981 64 {
AnnaBridge 156:ff21514d8981 65 uint32_t Mode; /*!< Specifies the SPI operating mode.
AnnaBridge 156:ff21514d8981 66 This parameter can be a value of @ref SPI_Mode */
AnnaBridge 156:ff21514d8981 67
AnnaBridge 156:ff21514d8981 68 uint32_t Direction; /*!< Specifies the SPI bidirectional mode state.
AnnaBridge 156:ff21514d8981 69 This parameter can be a value of @ref SPI_Direction */
AnnaBridge 156:ff21514d8981 70
AnnaBridge 156:ff21514d8981 71 uint32_t DataSize; /*!< Specifies the SPI data size.
AnnaBridge 156:ff21514d8981 72 This parameter can be a value of @ref SPI_Data_Size */
AnnaBridge 156:ff21514d8981 73
AnnaBridge 156:ff21514d8981 74 uint32_t CLKPolarity; /*!< Specifies the serial clock steady state.
AnnaBridge 156:ff21514d8981 75 This parameter can be a value of @ref SPI_Clock_Polarity */
AnnaBridge 156:ff21514d8981 76
AnnaBridge 156:ff21514d8981 77 uint32_t CLKPhase; /*!< Specifies the clock active edge for the bit capture.
AnnaBridge 156:ff21514d8981 78 This parameter can be a value of @ref SPI_Clock_Phase */
AnnaBridge 156:ff21514d8981 79
AnnaBridge 156:ff21514d8981 80 uint32_t NSS; /*!< Specifies whether the NSS signal is managed by
AnnaBridge 156:ff21514d8981 81 hardware (NSS pin) or by software using the SSI bit.
AnnaBridge 156:ff21514d8981 82 This parameter can be a value of @ref SPI_Slave_Select_management */
AnnaBridge 156:ff21514d8981 83
AnnaBridge 156:ff21514d8981 84 uint32_t BaudRatePrescaler; /*!< Specifies the Baud Rate prescaler value which will be
AnnaBridge 156:ff21514d8981 85 used to configure the transmit and receive SCK clock.
AnnaBridge 156:ff21514d8981 86 This parameter can be a value of @ref SPI_BaudRate_Prescaler
AnnaBridge 156:ff21514d8981 87 @note The communication clock is derived from the master
AnnaBridge 156:ff21514d8981 88 clock. The slave clock does not need to be set. */
AnnaBridge 156:ff21514d8981 89
AnnaBridge 156:ff21514d8981 90 uint32_t FirstBit; /*!< Specifies whether data transfers start from MSB or LSB bit.
AnnaBridge 156:ff21514d8981 91 This parameter can be a value of @ref SPI_MSB_LSB_transmission */
AnnaBridge 156:ff21514d8981 92
AnnaBridge 156:ff21514d8981 93 uint32_t TIMode; /*!< Specifies if the TI mode is enabled or not.
AnnaBridge 156:ff21514d8981 94 This parameter can be a value of @ref SPI_TI_mode */
AnnaBridge 156:ff21514d8981 95
AnnaBridge 156:ff21514d8981 96 uint32_t CRCCalculation; /*!< Specifies if the CRC calculation is enabled or not.
AnnaBridge 156:ff21514d8981 97 This parameter can be a value of @ref SPI_CRC_Calculation */
AnnaBridge 156:ff21514d8981 98
AnnaBridge 156:ff21514d8981 99 uint32_t CRCPolynomial; /*!< Specifies the polynomial used for the CRC calculation.
Anna Bridge 160:5571c4ff569f 100 This parameter must be an odd number between Min_Data = 1 and Max_Data = 65535 */
AnnaBridge 156:ff21514d8981 101
AnnaBridge 156:ff21514d8981 102 uint32_t CRCLength; /*!< Specifies the CRC Length used for the CRC calculation.
AnnaBridge 156:ff21514d8981 103 CRC Length is only used with Data8 and Data16, not other data size
AnnaBridge 156:ff21514d8981 104 This parameter can be a value of @ref SPI_CRC_length */
AnnaBridge 156:ff21514d8981 105
AnnaBridge 156:ff21514d8981 106 uint32_t NSSPMode; /*!< Specifies whether the NSSP signal is enabled or not .
AnnaBridge 156:ff21514d8981 107 This parameter can be a value of @ref SPI_NSSP_Mode
AnnaBridge 156:ff21514d8981 108 This mode is activated by the NSSP bit in the SPIx_CR2 register and
AnnaBridge 156:ff21514d8981 109 it takes effect only if the SPI interface is configured as Motorola SPI
AnnaBridge 156:ff21514d8981 110 master (FRF=0) with capture on the first edge (SPIx_CR1 CPHA = 0,
AnnaBridge 156:ff21514d8981 111 CPOL setting is ignored).. */
AnnaBridge 156:ff21514d8981 112 } SPI_InitTypeDef;
AnnaBridge 156:ff21514d8981 113
AnnaBridge 156:ff21514d8981 114 /**
AnnaBridge 156:ff21514d8981 115 * @brief HAL SPI State structure definition
AnnaBridge 156:ff21514d8981 116 */
AnnaBridge 156:ff21514d8981 117 typedef enum
AnnaBridge 156:ff21514d8981 118 {
AnnaBridge 156:ff21514d8981 119 HAL_SPI_STATE_RESET = 0x00U, /*!< Peripheral not Initialized */
AnnaBridge 156:ff21514d8981 120 HAL_SPI_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */
AnnaBridge 156:ff21514d8981 121 HAL_SPI_STATE_BUSY = 0x02U, /*!< an internal process is ongoing */
AnnaBridge 156:ff21514d8981 122 HAL_SPI_STATE_BUSY_TX = 0x03U, /*!< Data Transmission process is ongoing */
AnnaBridge 156:ff21514d8981 123 HAL_SPI_STATE_BUSY_RX = 0x04U, /*!< Data Reception process is ongoing */
AnnaBridge 156:ff21514d8981 124 HAL_SPI_STATE_BUSY_TX_RX = 0x05U, /*!< Data Transmission and Reception process is ongoing */
AnnaBridge 156:ff21514d8981 125 HAL_SPI_STATE_ERROR = 0x06U, /*!< SPI error state */
AnnaBridge 156:ff21514d8981 126 HAL_SPI_STATE_ABORT = 0x07U /*!< SPI abort is ongoing */
AnnaBridge 156:ff21514d8981 127 } HAL_SPI_StateTypeDef;
AnnaBridge 156:ff21514d8981 128
AnnaBridge 156:ff21514d8981 129 /**
AnnaBridge 156:ff21514d8981 130 * @brief SPI handle Structure definition
AnnaBridge 156:ff21514d8981 131 */
AnnaBridge 156:ff21514d8981 132 typedef struct __SPI_HandleTypeDef
AnnaBridge 156:ff21514d8981 133 {
AnnaBridge 156:ff21514d8981 134 SPI_TypeDef *Instance; /*!< SPI registers base address */
AnnaBridge 156:ff21514d8981 135
AnnaBridge 156:ff21514d8981 136 SPI_InitTypeDef Init; /*!< SPI communication parameters */
AnnaBridge 156:ff21514d8981 137
AnnaBridge 156:ff21514d8981 138 uint8_t *pTxBuffPtr; /*!< Pointer to SPI Tx transfer Buffer */
AnnaBridge 156:ff21514d8981 139
AnnaBridge 156:ff21514d8981 140 uint16_t TxXferSize; /*!< SPI Tx Transfer size */
AnnaBridge 156:ff21514d8981 141
AnnaBridge 156:ff21514d8981 142 __IO uint16_t TxXferCount; /*!< SPI Tx Transfer Counter */
AnnaBridge 156:ff21514d8981 143
AnnaBridge 156:ff21514d8981 144 uint8_t *pRxBuffPtr; /*!< Pointer to SPI Rx transfer Buffer */
AnnaBridge 156:ff21514d8981 145
AnnaBridge 156:ff21514d8981 146 uint16_t RxXferSize; /*!< SPI Rx Transfer size */
AnnaBridge 156:ff21514d8981 147
AnnaBridge 156:ff21514d8981 148 __IO uint16_t RxXferCount; /*!< SPI Rx Transfer Counter */
AnnaBridge 156:ff21514d8981 149
AnnaBridge 156:ff21514d8981 150 uint32_t CRCSize; /*!< SPI CRC size used for the transfer */
AnnaBridge 156:ff21514d8981 151
AnnaBridge 156:ff21514d8981 152 void (*RxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Rx ISR */
AnnaBridge 156:ff21514d8981 153
AnnaBridge 156:ff21514d8981 154 void (*TxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Tx ISR */
AnnaBridge 156:ff21514d8981 155
AnnaBridge 156:ff21514d8981 156 DMA_HandleTypeDef *hdmatx; /*!< SPI Tx DMA Handle parameters */
AnnaBridge 156:ff21514d8981 157
AnnaBridge 156:ff21514d8981 158 DMA_HandleTypeDef *hdmarx; /*!< SPI Rx DMA Handle parameters */
AnnaBridge 156:ff21514d8981 159
AnnaBridge 156:ff21514d8981 160 HAL_LockTypeDef Lock; /*!< Locking object */
AnnaBridge 156:ff21514d8981 161
AnnaBridge 156:ff21514d8981 162 __IO HAL_SPI_StateTypeDef State; /*!< SPI communication state */
AnnaBridge 156:ff21514d8981 163
AnnaBridge 156:ff21514d8981 164 __IO uint32_t ErrorCode; /*!< SPI Error code */
AnnaBridge 156:ff21514d8981 165
AnnaBridge 156:ff21514d8981 166 } SPI_HandleTypeDef;
AnnaBridge 156:ff21514d8981 167
AnnaBridge 156:ff21514d8981 168 /**
AnnaBridge 156:ff21514d8981 169 * @}
AnnaBridge 156:ff21514d8981 170 */
AnnaBridge 156:ff21514d8981 171
AnnaBridge 156:ff21514d8981 172 /* Exported constants --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 173 /** @defgroup SPI_Exported_Constants SPI Exported Constants
AnnaBridge 156:ff21514d8981 174 * @{
AnnaBridge 156:ff21514d8981 175 */
AnnaBridge 156:ff21514d8981 176
AnnaBridge 156:ff21514d8981 177 /** @defgroup SPI_Error_Code SPI Error Code
AnnaBridge 156:ff21514d8981 178 * @{
AnnaBridge 156:ff21514d8981 179 */
AnnaBridge 156:ff21514d8981 180 #define HAL_SPI_ERROR_NONE (0x00000000U) /*!< No error */
AnnaBridge 156:ff21514d8981 181 #define HAL_SPI_ERROR_MODF (0x00000001U) /*!< MODF error */
AnnaBridge 156:ff21514d8981 182 #define HAL_SPI_ERROR_CRC (0x00000002U) /*!< CRC error */
AnnaBridge 156:ff21514d8981 183 #define HAL_SPI_ERROR_OVR (0x00000004U) /*!< OVR error */
AnnaBridge 156:ff21514d8981 184 #define HAL_SPI_ERROR_FRE (0x00000008U) /*!< FRE error */
AnnaBridge 156:ff21514d8981 185 #define HAL_SPI_ERROR_DMA (0x00000010U) /*!< DMA transfer error */
AnnaBridge 156:ff21514d8981 186 #define HAL_SPI_ERROR_FLAG (0x00000020U) /*!< Error on RXNE/TXE/BSY/FTLVL/FRLVL Flag */
AnnaBridge 156:ff21514d8981 187 #define HAL_SPI_ERROR_ABORT (0x00000040U) /*!< Error during SPI Abort procedure */
AnnaBridge 156:ff21514d8981 188 /**
AnnaBridge 156:ff21514d8981 189 * @}
AnnaBridge 156:ff21514d8981 190 */
AnnaBridge 156:ff21514d8981 191
AnnaBridge 156:ff21514d8981 192 /** @defgroup SPI_Mode SPI Mode
AnnaBridge 156:ff21514d8981 193 * @{
AnnaBridge 156:ff21514d8981 194 */
AnnaBridge 156:ff21514d8981 195 #define SPI_MODE_SLAVE (0x00000000U)
AnnaBridge 156:ff21514d8981 196 #define SPI_MODE_MASTER (SPI_CR1_MSTR | SPI_CR1_SSI)
AnnaBridge 156:ff21514d8981 197 /**
AnnaBridge 156:ff21514d8981 198 * @}
AnnaBridge 156:ff21514d8981 199 */
AnnaBridge 156:ff21514d8981 200
AnnaBridge 156:ff21514d8981 201 /** @defgroup SPI_Direction SPI Direction Mode
AnnaBridge 156:ff21514d8981 202 * @{
AnnaBridge 156:ff21514d8981 203 */
AnnaBridge 156:ff21514d8981 204 #define SPI_DIRECTION_2LINES (0x00000000U)
AnnaBridge 156:ff21514d8981 205 #define SPI_DIRECTION_2LINES_RXONLY SPI_CR1_RXONLY
AnnaBridge 156:ff21514d8981 206 #define SPI_DIRECTION_1LINE SPI_CR1_BIDIMODE
AnnaBridge 156:ff21514d8981 207 /**
AnnaBridge 156:ff21514d8981 208 * @}
AnnaBridge 156:ff21514d8981 209 */
AnnaBridge 156:ff21514d8981 210
AnnaBridge 156:ff21514d8981 211 /** @defgroup SPI_Data_Size SPI Data Size
AnnaBridge 156:ff21514d8981 212 * @{
AnnaBridge 156:ff21514d8981 213 */
AnnaBridge 156:ff21514d8981 214 #define SPI_DATASIZE_4BIT (0x00000300U)
AnnaBridge 156:ff21514d8981 215 #define SPI_DATASIZE_5BIT (0x00000400U)
AnnaBridge 156:ff21514d8981 216 #define SPI_DATASIZE_6BIT (0x00000500U)
AnnaBridge 156:ff21514d8981 217 #define SPI_DATASIZE_7BIT (0x00000600U)
AnnaBridge 156:ff21514d8981 218 #define SPI_DATASIZE_8BIT (0x00000700U)
AnnaBridge 156:ff21514d8981 219 #define SPI_DATASIZE_9BIT (0x00000800U)
AnnaBridge 156:ff21514d8981 220 #define SPI_DATASIZE_10BIT (0x00000900U)
AnnaBridge 156:ff21514d8981 221 #define SPI_DATASIZE_11BIT (0x00000A00U)
AnnaBridge 156:ff21514d8981 222 #define SPI_DATASIZE_12BIT (0x00000B00U)
AnnaBridge 156:ff21514d8981 223 #define SPI_DATASIZE_13BIT (0x00000C00U)
AnnaBridge 156:ff21514d8981 224 #define SPI_DATASIZE_14BIT (0x00000D00U)
AnnaBridge 156:ff21514d8981 225 #define SPI_DATASIZE_15BIT (0x00000E00U)
AnnaBridge 156:ff21514d8981 226 #define SPI_DATASIZE_16BIT (0x00000F00U)
AnnaBridge 156:ff21514d8981 227 /**
AnnaBridge 156:ff21514d8981 228 * @}
AnnaBridge 156:ff21514d8981 229 */
AnnaBridge 156:ff21514d8981 230
AnnaBridge 156:ff21514d8981 231 /** @defgroup SPI_Clock_Polarity SPI Clock Polarity
AnnaBridge 156:ff21514d8981 232 * @{
AnnaBridge 156:ff21514d8981 233 */
AnnaBridge 156:ff21514d8981 234 #define SPI_POLARITY_LOW (0x00000000U)
AnnaBridge 156:ff21514d8981 235 #define SPI_POLARITY_HIGH SPI_CR1_CPOL
AnnaBridge 156:ff21514d8981 236 /**
AnnaBridge 156:ff21514d8981 237 * @}
AnnaBridge 156:ff21514d8981 238 */
AnnaBridge 156:ff21514d8981 239
AnnaBridge 156:ff21514d8981 240 /** @defgroup SPI_Clock_Phase SPI Clock Phase
AnnaBridge 156:ff21514d8981 241 * @{
AnnaBridge 156:ff21514d8981 242 */
AnnaBridge 156:ff21514d8981 243 #define SPI_PHASE_1EDGE (0x00000000U)
AnnaBridge 156:ff21514d8981 244 #define SPI_PHASE_2EDGE SPI_CR1_CPHA
AnnaBridge 156:ff21514d8981 245 /**
AnnaBridge 156:ff21514d8981 246 * @}
AnnaBridge 156:ff21514d8981 247 */
AnnaBridge 156:ff21514d8981 248
AnnaBridge 156:ff21514d8981 249 /** @defgroup SPI_Slave_Select_management SPI Slave Select Management
AnnaBridge 156:ff21514d8981 250 * @{
AnnaBridge 156:ff21514d8981 251 */
AnnaBridge 156:ff21514d8981 252 #define SPI_NSS_SOFT SPI_CR1_SSM
AnnaBridge 156:ff21514d8981 253 #define SPI_NSS_HARD_INPUT (0x00000000U)
Anna Bridge 160:5571c4ff569f 254 #define SPI_NSS_HARD_OUTPUT (SPI_CR2_SSOE << 16U)
AnnaBridge 156:ff21514d8981 255 /**
AnnaBridge 156:ff21514d8981 256 * @}
AnnaBridge 156:ff21514d8981 257 */
AnnaBridge 156:ff21514d8981 258
AnnaBridge 156:ff21514d8981 259 /** @defgroup SPI_NSSP_Mode SPI NSS Pulse Mode
AnnaBridge 156:ff21514d8981 260 * @{
AnnaBridge 156:ff21514d8981 261 */
AnnaBridge 156:ff21514d8981 262 #define SPI_NSS_PULSE_ENABLE SPI_CR2_NSSP
AnnaBridge 156:ff21514d8981 263 #define SPI_NSS_PULSE_DISABLE (0x00000000U)
AnnaBridge 156:ff21514d8981 264 /**
AnnaBridge 156:ff21514d8981 265 * @}
AnnaBridge 156:ff21514d8981 266 */
AnnaBridge 156:ff21514d8981 267
AnnaBridge 156:ff21514d8981 268 /** @defgroup SPI_BaudRate_Prescaler SPI BaudRate Prescaler
AnnaBridge 156:ff21514d8981 269 * @{
AnnaBridge 156:ff21514d8981 270 */
AnnaBridge 156:ff21514d8981 271 #define SPI_BAUDRATEPRESCALER_2 (0x00000000U)
Anna Bridge 160:5571c4ff569f 272 #define SPI_BAUDRATEPRESCALER_4 (SPI_CR1_BR_0)
Anna Bridge 160:5571c4ff569f 273 #define SPI_BAUDRATEPRESCALER_8 (SPI_CR1_BR_1)
Anna Bridge 160:5571c4ff569f 274 #define SPI_BAUDRATEPRESCALER_16 (SPI_CR1_BR_1 | SPI_CR1_BR_0)
Anna Bridge 160:5571c4ff569f 275 #define SPI_BAUDRATEPRESCALER_32 (SPI_CR1_BR_2)
Anna Bridge 160:5571c4ff569f 276 #define SPI_BAUDRATEPRESCALER_64 (SPI_CR1_BR_2 | SPI_CR1_BR_0)
Anna Bridge 160:5571c4ff569f 277 #define SPI_BAUDRATEPRESCALER_128 (SPI_CR1_BR_2 | SPI_CR1_BR_1)
Anna Bridge 160:5571c4ff569f 278 #define SPI_BAUDRATEPRESCALER_256 (SPI_CR1_BR_2 | SPI_CR1_BR_1 | SPI_CR1_BR_0)
AnnaBridge 156:ff21514d8981 279 /**
AnnaBridge 156:ff21514d8981 280 * @}
AnnaBridge 156:ff21514d8981 281 */
AnnaBridge 156:ff21514d8981 282
AnnaBridge 156:ff21514d8981 283 /** @defgroup SPI_MSB_LSB_transmission SPI MSB LSB Transmission
AnnaBridge 156:ff21514d8981 284 * @{
AnnaBridge 156:ff21514d8981 285 */
AnnaBridge 156:ff21514d8981 286 #define SPI_FIRSTBIT_MSB (0x00000000U)
AnnaBridge 156:ff21514d8981 287 #define SPI_FIRSTBIT_LSB SPI_CR1_LSBFIRST
AnnaBridge 156:ff21514d8981 288 /**
AnnaBridge 156:ff21514d8981 289 * @}
AnnaBridge 156:ff21514d8981 290 */
AnnaBridge 156:ff21514d8981 291
AnnaBridge 156:ff21514d8981 292 /** @defgroup SPI_TI_mode SPI TI Mode
AnnaBridge 156:ff21514d8981 293 * @{
AnnaBridge 156:ff21514d8981 294 */
AnnaBridge 156:ff21514d8981 295 #define SPI_TIMODE_DISABLE (0x00000000U)
AnnaBridge 156:ff21514d8981 296 #define SPI_TIMODE_ENABLE SPI_CR2_FRF
AnnaBridge 156:ff21514d8981 297 /**
AnnaBridge 156:ff21514d8981 298 * @}
AnnaBridge 156:ff21514d8981 299 */
AnnaBridge 156:ff21514d8981 300
AnnaBridge 156:ff21514d8981 301 /** @defgroup SPI_CRC_Calculation SPI CRC Calculation
AnnaBridge 156:ff21514d8981 302 * @{
AnnaBridge 156:ff21514d8981 303 */
AnnaBridge 156:ff21514d8981 304 #define SPI_CRCCALCULATION_DISABLE (0x00000000U)
AnnaBridge 156:ff21514d8981 305 #define SPI_CRCCALCULATION_ENABLE SPI_CR1_CRCEN
AnnaBridge 156:ff21514d8981 306 /**
AnnaBridge 156:ff21514d8981 307 * @}
AnnaBridge 156:ff21514d8981 308 */
AnnaBridge 156:ff21514d8981 309
AnnaBridge 156:ff21514d8981 310 /** @defgroup SPI_CRC_length SPI CRC Length
AnnaBridge 156:ff21514d8981 311 * @{
AnnaBridge 156:ff21514d8981 312 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 313 * SPI_CRC_LENGTH_DATASIZE: aligned with the data size
AnnaBridge 156:ff21514d8981 314 * SPI_CRC_LENGTH_8BIT : CRC 8bit
AnnaBridge 156:ff21514d8981 315 * SPI_CRC_LENGTH_16BIT : CRC 16bit
AnnaBridge 156:ff21514d8981 316 */
AnnaBridge 156:ff21514d8981 317 #define SPI_CRC_LENGTH_DATASIZE (0x00000000U)
AnnaBridge 156:ff21514d8981 318 #define SPI_CRC_LENGTH_8BIT (0x00000001U)
AnnaBridge 156:ff21514d8981 319 #define SPI_CRC_LENGTH_16BIT (0x00000002U)
AnnaBridge 156:ff21514d8981 320 /**
AnnaBridge 156:ff21514d8981 321 * @}
AnnaBridge 156:ff21514d8981 322 */
AnnaBridge 156:ff21514d8981 323
AnnaBridge 156:ff21514d8981 324 /** @defgroup SPI_FIFO_reception_threshold SPI FIFO Reception Threshold
AnnaBridge 156:ff21514d8981 325 * @{
AnnaBridge 156:ff21514d8981 326 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 327 * SPI_RXFIFO_THRESHOLD or SPI_RXFIFO_THRESHOLD_QF :
AnnaBridge 156:ff21514d8981 328 * RXNE event is generated if the FIFO
AnnaBridge 156:ff21514d8981 329 * level is greater or equal to 1/2(16-bits).
AnnaBridge 156:ff21514d8981 330 * SPI_RXFIFO_THRESHOLD_HF: RXNE event is generated if the FIFO
AnnaBridge 156:ff21514d8981 331 * level is greater or equal to 1/4(8 bits). */
AnnaBridge 156:ff21514d8981 332 #define SPI_RXFIFO_THRESHOLD SPI_CR2_FRXTH
AnnaBridge 156:ff21514d8981 333 #define SPI_RXFIFO_THRESHOLD_QF SPI_CR2_FRXTH
AnnaBridge 156:ff21514d8981 334 #define SPI_RXFIFO_THRESHOLD_HF (0x00000000U)
AnnaBridge 156:ff21514d8981 335
AnnaBridge 156:ff21514d8981 336 /**
AnnaBridge 156:ff21514d8981 337 * @}
AnnaBridge 156:ff21514d8981 338 */
AnnaBridge 156:ff21514d8981 339
AnnaBridge 156:ff21514d8981 340 /** @defgroup SPI_Interrupt_definition SPI Interrupt Definition
AnnaBridge 156:ff21514d8981 341 * @{
AnnaBridge 156:ff21514d8981 342 */
AnnaBridge 156:ff21514d8981 343 #define SPI_IT_TXE SPI_CR2_TXEIE
AnnaBridge 156:ff21514d8981 344 #define SPI_IT_RXNE SPI_CR2_RXNEIE
AnnaBridge 156:ff21514d8981 345 #define SPI_IT_ERR SPI_CR2_ERRIE
AnnaBridge 156:ff21514d8981 346 /**
AnnaBridge 156:ff21514d8981 347 * @}
AnnaBridge 156:ff21514d8981 348 */
AnnaBridge 156:ff21514d8981 349
AnnaBridge 156:ff21514d8981 350 /** @defgroup SPI_Flags_definition SPI Flags Definition
AnnaBridge 156:ff21514d8981 351 * @{
AnnaBridge 156:ff21514d8981 352 */
AnnaBridge 156:ff21514d8981 353 #define SPI_FLAG_RXNE SPI_SR_RXNE /* SPI status flag: Rx buffer not empty flag */
AnnaBridge 156:ff21514d8981 354 #define SPI_FLAG_TXE SPI_SR_TXE /* SPI status flag: Tx buffer empty flag */
AnnaBridge 156:ff21514d8981 355 #define SPI_FLAG_BSY SPI_SR_BSY /* SPI status flag: Busy flag */
AnnaBridge 156:ff21514d8981 356 #define SPI_FLAG_CRCERR SPI_SR_CRCERR /* SPI Error flag: CRC error flag */
AnnaBridge 156:ff21514d8981 357 #define SPI_FLAG_MODF SPI_SR_MODF /* SPI Error flag: Mode fault flag */
AnnaBridge 156:ff21514d8981 358 #define SPI_FLAG_OVR SPI_SR_OVR /* SPI Error flag: Overrun flag */
AnnaBridge 156:ff21514d8981 359 #define SPI_FLAG_FRE SPI_SR_FRE /* SPI Error flag: TI mode frame format error flag */
AnnaBridge 156:ff21514d8981 360 #define SPI_FLAG_FTLVL SPI_SR_FTLVL /* SPI fifo transmission level */
AnnaBridge 156:ff21514d8981 361 #define SPI_FLAG_FRLVL SPI_SR_FRLVL /* SPI fifo reception level */
AnnaBridge 156:ff21514d8981 362 /**
AnnaBridge 156:ff21514d8981 363 * @}
AnnaBridge 156:ff21514d8981 364 */
AnnaBridge 156:ff21514d8981 365
AnnaBridge 156:ff21514d8981 366 /** @defgroup SPI_transmission_fifo_status_level SPI Transmission FIFO Status Level
AnnaBridge 156:ff21514d8981 367 * @{
AnnaBridge 156:ff21514d8981 368 */
Anna Bridge 160:5571c4ff569f 369 #define SPI_FTLVL_EMPTY (0x00000000U)
Anna Bridge 160:5571c4ff569f 370 #define SPI_FTLVL_QUARTER_FULL (0x00000800U)
Anna Bridge 160:5571c4ff569f 371 #define SPI_FTLVL_HALF_FULL (0x00001000U)
Anna Bridge 160:5571c4ff569f 372 #define SPI_FTLVL_FULL (0x00001800U)
AnnaBridge 156:ff21514d8981 373
AnnaBridge 156:ff21514d8981 374 /**
AnnaBridge 156:ff21514d8981 375 * @}
AnnaBridge 156:ff21514d8981 376 */
AnnaBridge 156:ff21514d8981 377
AnnaBridge 156:ff21514d8981 378 /** @defgroup SPI_reception_fifo_status_level SPI Reception FIFO Status Level
AnnaBridge 156:ff21514d8981 379 * @{
AnnaBridge 156:ff21514d8981 380 */
Anna Bridge 160:5571c4ff569f 381 #define SPI_FRLVL_EMPTY (0x00000000U)
Anna Bridge 160:5571c4ff569f 382 #define SPI_FRLVL_QUARTER_FULL (0x00000200U)
Anna Bridge 160:5571c4ff569f 383 #define SPI_FRLVL_HALF_FULL (0x00000400U)
Anna Bridge 160:5571c4ff569f 384 #define SPI_FRLVL_FULL (0x00000600U)
AnnaBridge 156:ff21514d8981 385 /**
AnnaBridge 156:ff21514d8981 386 * @}
AnnaBridge 156:ff21514d8981 387 */
AnnaBridge 156:ff21514d8981 388
AnnaBridge 156:ff21514d8981 389 /**
AnnaBridge 156:ff21514d8981 390 * @}
AnnaBridge 156:ff21514d8981 391 */
Anna Bridge 160:5571c4ff569f 392
AnnaBridge 156:ff21514d8981 393 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 394 /** @defgroup SPI_Exported_Macros SPI Exported Macros
AnnaBridge 156:ff21514d8981 395 * @{
AnnaBridge 156:ff21514d8981 396 */
AnnaBridge 156:ff21514d8981 397
AnnaBridge 156:ff21514d8981 398 /** @brief Reset SPI handle state.
Anna Bridge 160:5571c4ff569f 399 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 400 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 401 * @retval None
AnnaBridge 156:ff21514d8981 402 */
AnnaBridge 156:ff21514d8981 403 #define __HAL_SPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SPI_STATE_RESET)
AnnaBridge 156:ff21514d8981 404
Anna Bridge 160:5571c4ff569f 405 /** @brief Enable the specified SPI interrupts.
Anna Bridge 160:5571c4ff569f 406 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 407 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
Anna Bridge 160:5571c4ff569f 408 * @param __INTERRUPT__ specifies the interrupt source to enable.
AnnaBridge 156:ff21514d8981 409 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 410 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 156:ff21514d8981 411 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 156:ff21514d8981 412 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 156:ff21514d8981 413 * @retval None
AnnaBridge 156:ff21514d8981 414 */
Anna Bridge 160:5571c4ff569f 415 #define __HAL_SPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
Anna Bridge 160:5571c4ff569f 416
Anna Bridge 160:5571c4ff569f 417 /** @brief Disable the specified SPI interrupts.
Anna Bridge 160:5571c4ff569f 418 * @param __HANDLE__ specifies the SPI handle.
Anna Bridge 160:5571c4ff569f 419 * This parameter can be SPIx where x: 1, 2, or 3 to select the SPI peripheral.
Anna Bridge 160:5571c4ff569f 420 * @param __INTERRUPT__ specifies the interrupt source to disable.
Anna Bridge 160:5571c4ff569f 421 * This parameter can be one of the following values:
Anna Bridge 160:5571c4ff569f 422 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
Anna Bridge 160:5571c4ff569f 423 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
Anna Bridge 160:5571c4ff569f 424 * @arg SPI_IT_ERR: Error interrupt enable
Anna Bridge 160:5571c4ff569f 425 * @retval None
Anna Bridge 160:5571c4ff569f 426 */
Anna Bridge 160:5571c4ff569f 427 #define __HAL_SPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
AnnaBridge 156:ff21514d8981 428
AnnaBridge 156:ff21514d8981 429 /** @brief Check whether the specified SPI interrupt source is enabled or not.
Anna Bridge 160:5571c4ff569f 430 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 431 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
Anna Bridge 160:5571c4ff569f 432 * @param __INTERRUPT__ specifies the SPI interrupt source to check.
AnnaBridge 156:ff21514d8981 433 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 434 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 156:ff21514d8981 435 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 156:ff21514d8981 436 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 156:ff21514d8981 437 * @retval The new state of __IT__ (TRUE or FALSE).
AnnaBridge 156:ff21514d8981 438 */
AnnaBridge 156:ff21514d8981 439 #define __HAL_SPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
AnnaBridge 156:ff21514d8981 440
AnnaBridge 156:ff21514d8981 441 /** @brief Check whether the specified SPI flag is set or not.
Anna Bridge 160:5571c4ff569f 442 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 443 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
Anna Bridge 160:5571c4ff569f 444 * @param __FLAG__ specifies the flag to check.
AnnaBridge 156:ff21514d8981 445 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 446 * @arg SPI_FLAG_RXNE: Receive buffer not empty flag
AnnaBridge 156:ff21514d8981 447 * @arg SPI_FLAG_TXE: Transmit buffer empty flag
AnnaBridge 156:ff21514d8981 448 * @arg SPI_FLAG_CRCERR: CRC error flag
AnnaBridge 156:ff21514d8981 449 * @arg SPI_FLAG_MODF: Mode fault flag
AnnaBridge 156:ff21514d8981 450 * @arg SPI_FLAG_OVR: Overrun flag
AnnaBridge 156:ff21514d8981 451 * @arg SPI_FLAG_BSY: Busy flag
AnnaBridge 156:ff21514d8981 452 * @arg SPI_FLAG_FRE: Frame format error flag
AnnaBridge 156:ff21514d8981 453 * @arg SPI_FLAG_FTLVL: SPI fifo transmission level
AnnaBridge 156:ff21514d8981 454 * @arg SPI_FLAG_FRLVL: SPI fifo reception level
AnnaBridge 156:ff21514d8981 455 * @retval The new state of __FLAG__ (TRUE or FALSE).
AnnaBridge 156:ff21514d8981 456 */
AnnaBridge 156:ff21514d8981 457 #define __HAL_SPI_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
AnnaBridge 156:ff21514d8981 458
AnnaBridge 156:ff21514d8981 459 /** @brief Clear the SPI CRCERR pending flag.
Anna Bridge 160:5571c4ff569f 460 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 461 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 462 * @retval None
AnnaBridge 156:ff21514d8981 463 */
AnnaBridge 156:ff21514d8981 464 #define __HAL_SPI_CLEAR_CRCERRFLAG(__HANDLE__) ((__HANDLE__)->Instance->SR = (uint16_t)(~SPI_FLAG_CRCERR))
AnnaBridge 156:ff21514d8981 465
AnnaBridge 156:ff21514d8981 466 /** @brief Clear the SPI MODF pending flag.
Anna Bridge 160:5571c4ff569f 467 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 468 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 469 * @retval None
AnnaBridge 156:ff21514d8981 470 */
Anna Bridge 160:5571c4ff569f 471 #define __HAL_SPI_CLEAR_MODFFLAG(__HANDLE__) \
Anna Bridge 160:5571c4ff569f 472 do{ \
Anna Bridge 160:5571c4ff569f 473 __IO uint32_t tmpreg_modf = 0x00U; \
Anna Bridge 160:5571c4ff569f 474 tmpreg_modf = (__HANDLE__)->Instance->SR; \
Anna Bridge 160:5571c4ff569f 475 CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE); \
Anna Bridge 160:5571c4ff569f 476 UNUSED(tmpreg_modf); \
Anna Bridge 160:5571c4ff569f 477 } while(0U)
AnnaBridge 156:ff21514d8981 478
AnnaBridge 156:ff21514d8981 479 /** @brief Clear the SPI OVR pending flag.
Anna Bridge 160:5571c4ff569f 480 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 481 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 482 * @retval None
AnnaBridge 156:ff21514d8981 483 */
AnnaBridge 156:ff21514d8981 484 #define __HAL_SPI_CLEAR_OVRFLAG(__HANDLE__) \
AnnaBridge 156:ff21514d8981 485 do{ \
AnnaBridge 156:ff21514d8981 486 __IO uint32_t tmpreg_ovr = 0x00U; \
AnnaBridge 156:ff21514d8981 487 tmpreg_ovr = (__HANDLE__)->Instance->DR; \
AnnaBridge 156:ff21514d8981 488 tmpreg_ovr = (__HANDLE__)->Instance->SR; \
AnnaBridge 156:ff21514d8981 489 UNUSED(tmpreg_ovr); \
Anna Bridge 160:5571c4ff569f 490 } while(0U)
AnnaBridge 156:ff21514d8981 491
AnnaBridge 156:ff21514d8981 492 /** @brief Clear the SPI FRE pending flag.
Anna Bridge 160:5571c4ff569f 493 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 494 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 495 * @retval None
AnnaBridge 156:ff21514d8981 496 */
AnnaBridge 156:ff21514d8981 497 #define __HAL_SPI_CLEAR_FREFLAG(__HANDLE__) \
AnnaBridge 156:ff21514d8981 498 do{ \
AnnaBridge 156:ff21514d8981 499 __IO uint32_t tmpreg_fre = 0x00U; \
AnnaBridge 156:ff21514d8981 500 tmpreg_fre = (__HANDLE__)->Instance->SR; \
AnnaBridge 156:ff21514d8981 501 UNUSED(tmpreg_fre); \
Anna Bridge 160:5571c4ff569f 502 }while(0U)
AnnaBridge 156:ff21514d8981 503
AnnaBridge 156:ff21514d8981 504 /** @brief Enable the SPI peripheral.
Anna Bridge 160:5571c4ff569f 505 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 506 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 507 * @retval None
AnnaBridge 156:ff21514d8981 508 */
Anna Bridge 160:5571c4ff569f 509 #define __HAL_SPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
AnnaBridge 156:ff21514d8981 510
AnnaBridge 156:ff21514d8981 511 /** @brief Disable the SPI peripheral.
Anna Bridge 160:5571c4ff569f 512 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 513 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 514 * @retval None
AnnaBridge 156:ff21514d8981 515 */
Anna Bridge 160:5571c4ff569f 516 #define __HAL_SPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
AnnaBridge 156:ff21514d8981 517
AnnaBridge 156:ff21514d8981 518 /**
AnnaBridge 156:ff21514d8981 519 * @}
AnnaBridge 156:ff21514d8981 520 */
AnnaBridge 156:ff21514d8981 521
AnnaBridge 156:ff21514d8981 522 /* Private macros ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 523 /** @defgroup SPI_Private_Macros SPI Private Macros
AnnaBridge 156:ff21514d8981 524 * @{
AnnaBridge 156:ff21514d8981 525 */
AnnaBridge 156:ff21514d8981 526
AnnaBridge 156:ff21514d8981 527 /** @brief Set the SPI transmit-only mode.
Anna Bridge 160:5571c4ff569f 528 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 529 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 530 * @retval None
AnnaBridge 156:ff21514d8981 531 */
Anna Bridge 160:5571c4ff569f 532 #define SPI_1LINE_TX(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
AnnaBridge 156:ff21514d8981 533
AnnaBridge 156:ff21514d8981 534 /** @brief Set the SPI receive-only mode.
Anna Bridge 160:5571c4ff569f 535 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 536 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 537 * @retval None
AnnaBridge 156:ff21514d8981 538 */
Anna Bridge 160:5571c4ff569f 539 #define SPI_1LINE_RX(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
AnnaBridge 156:ff21514d8981 540
AnnaBridge 156:ff21514d8981 541 /** @brief Reset the CRC calculation of the SPI.
Anna Bridge 160:5571c4ff569f 542 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 156:ff21514d8981 543 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 156:ff21514d8981 544 * @retval None
AnnaBridge 156:ff21514d8981 545 */
Anna Bridge 160:5571c4ff569f 546 #define SPI_RESET_CRC(__HANDLE__) do{CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);\
Anna Bridge 160:5571c4ff569f 547 SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);}while(0U)
AnnaBridge 156:ff21514d8981 548
AnnaBridge 156:ff21514d8981 549 #define IS_SPI_MODE(MODE) (((MODE) == SPI_MODE_SLAVE) || \
AnnaBridge 156:ff21514d8981 550 ((MODE) == SPI_MODE_MASTER))
AnnaBridge 156:ff21514d8981 551
AnnaBridge 156:ff21514d8981 552 #define IS_SPI_DIRECTION(MODE) (((MODE) == SPI_DIRECTION_2LINES) || \
AnnaBridge 156:ff21514d8981 553 ((MODE) == SPI_DIRECTION_2LINES_RXONLY) || \
AnnaBridge 156:ff21514d8981 554 ((MODE) == SPI_DIRECTION_1LINE))
AnnaBridge 156:ff21514d8981 555
AnnaBridge 156:ff21514d8981 556 #define IS_SPI_DIRECTION_2LINES(MODE) ((MODE) == SPI_DIRECTION_2LINES)
AnnaBridge 156:ff21514d8981 557
AnnaBridge 156:ff21514d8981 558 #define IS_SPI_DIRECTION_2LINES_OR_1LINE(MODE) (((MODE) == SPI_DIRECTION_2LINES) || \
AnnaBridge 156:ff21514d8981 559 ((MODE) == SPI_DIRECTION_1LINE))
AnnaBridge 156:ff21514d8981 560
AnnaBridge 156:ff21514d8981 561 #define IS_SPI_DATASIZE(DATASIZE) (((DATASIZE) == SPI_DATASIZE_16BIT) || \
AnnaBridge 156:ff21514d8981 562 ((DATASIZE) == SPI_DATASIZE_15BIT) || \
AnnaBridge 156:ff21514d8981 563 ((DATASIZE) == SPI_DATASIZE_14BIT) || \
AnnaBridge 156:ff21514d8981 564 ((DATASIZE) == SPI_DATASIZE_13BIT) || \
AnnaBridge 156:ff21514d8981 565 ((DATASIZE) == SPI_DATASIZE_12BIT) || \
AnnaBridge 156:ff21514d8981 566 ((DATASIZE) == SPI_DATASIZE_11BIT) || \
AnnaBridge 156:ff21514d8981 567 ((DATASIZE) == SPI_DATASIZE_10BIT) || \
AnnaBridge 156:ff21514d8981 568 ((DATASIZE) == SPI_DATASIZE_9BIT) || \
AnnaBridge 156:ff21514d8981 569 ((DATASIZE) == SPI_DATASIZE_8BIT) || \
AnnaBridge 156:ff21514d8981 570 ((DATASIZE) == SPI_DATASIZE_7BIT) || \
AnnaBridge 156:ff21514d8981 571 ((DATASIZE) == SPI_DATASIZE_6BIT) || \
AnnaBridge 156:ff21514d8981 572 ((DATASIZE) == SPI_DATASIZE_5BIT) || \
AnnaBridge 156:ff21514d8981 573 ((DATASIZE) == SPI_DATASIZE_4BIT))
AnnaBridge 156:ff21514d8981 574
AnnaBridge 156:ff21514d8981 575 #define IS_SPI_CPOL(CPOL) (((CPOL) == SPI_POLARITY_LOW) || \
AnnaBridge 156:ff21514d8981 576 ((CPOL) == SPI_POLARITY_HIGH))
AnnaBridge 156:ff21514d8981 577
AnnaBridge 156:ff21514d8981 578 #define IS_SPI_CPHA(CPHA) (((CPHA) == SPI_PHASE_1EDGE) || \
AnnaBridge 156:ff21514d8981 579 ((CPHA) == SPI_PHASE_2EDGE))
AnnaBridge 156:ff21514d8981 580
AnnaBridge 156:ff21514d8981 581 #define IS_SPI_NSS(NSS) (((NSS) == SPI_NSS_SOFT) || \
AnnaBridge 156:ff21514d8981 582 ((NSS) == SPI_NSS_HARD_INPUT) || \
AnnaBridge 156:ff21514d8981 583 ((NSS) == SPI_NSS_HARD_OUTPUT))
AnnaBridge 156:ff21514d8981 584
AnnaBridge 156:ff21514d8981 585 #define IS_SPI_NSSP(NSSP) (((NSSP) == SPI_NSS_PULSE_ENABLE) || \
AnnaBridge 156:ff21514d8981 586 ((NSSP) == SPI_NSS_PULSE_DISABLE))
AnnaBridge 156:ff21514d8981 587
AnnaBridge 156:ff21514d8981 588 #define IS_SPI_BAUDRATE_PRESCALER(PRESCALER) (((PRESCALER) == SPI_BAUDRATEPRESCALER_2) || \
AnnaBridge 156:ff21514d8981 589 ((PRESCALER) == SPI_BAUDRATEPRESCALER_4) || \
AnnaBridge 156:ff21514d8981 590 ((PRESCALER) == SPI_BAUDRATEPRESCALER_8) || \
AnnaBridge 156:ff21514d8981 591 ((PRESCALER) == SPI_BAUDRATEPRESCALER_16) || \
AnnaBridge 156:ff21514d8981 592 ((PRESCALER) == SPI_BAUDRATEPRESCALER_32) || \
AnnaBridge 156:ff21514d8981 593 ((PRESCALER) == SPI_BAUDRATEPRESCALER_64) || \
AnnaBridge 156:ff21514d8981 594 ((PRESCALER) == SPI_BAUDRATEPRESCALER_128) || \
AnnaBridge 156:ff21514d8981 595 ((PRESCALER) == SPI_BAUDRATEPRESCALER_256))
AnnaBridge 156:ff21514d8981 596
AnnaBridge 156:ff21514d8981 597 #define IS_SPI_FIRST_BIT(BIT) (((BIT) == SPI_FIRSTBIT_MSB) || \
AnnaBridge 156:ff21514d8981 598 ((BIT) == SPI_FIRSTBIT_LSB))
AnnaBridge 156:ff21514d8981 599
AnnaBridge 156:ff21514d8981 600 #define IS_SPI_TIMODE(MODE) (((MODE) == SPI_TIMODE_DISABLE) || \
AnnaBridge 156:ff21514d8981 601 ((MODE) == SPI_TIMODE_ENABLE))
AnnaBridge 156:ff21514d8981 602
AnnaBridge 156:ff21514d8981 603 #define IS_SPI_CRC_CALCULATION(CALCULATION) (((CALCULATION) == SPI_CRCCALCULATION_DISABLE) || \
AnnaBridge 156:ff21514d8981 604 ((CALCULATION) == SPI_CRCCALCULATION_ENABLE))
AnnaBridge 156:ff21514d8981 605
AnnaBridge 156:ff21514d8981 606 #define IS_SPI_CRC_LENGTH(LENGTH) (((LENGTH) == SPI_CRC_LENGTH_DATASIZE) ||\
AnnaBridge 156:ff21514d8981 607 ((LENGTH) == SPI_CRC_LENGTH_8BIT) || \
AnnaBridge 156:ff21514d8981 608 ((LENGTH) == SPI_CRC_LENGTH_16BIT))
AnnaBridge 156:ff21514d8981 609
AnnaBridge 156:ff21514d8981 610 #define IS_SPI_CRC_POLYNOMIAL(POLYNOMIAL) (((POLYNOMIAL) >= 0x1U) && ((POLYNOMIAL) <= 0xFFFFU) && (((POLYNOMIAL)&0x1U) != 0U))
AnnaBridge 156:ff21514d8981 611
Anna Bridge 160:5571c4ff569f 612 #define IS_SPI_DMA_HANDLE(HANDLE) ((HANDLE) != NULL)
Anna Bridge 160:5571c4ff569f 613
Anna Bridge 160:5571c4ff569f 614 #define IS_SPI_16BIT_ALIGNED_ADDRESS(DATA) (((uint32_t)(DATA) % 2U) == 0U)
Anna Bridge 160:5571c4ff569f 615
AnnaBridge 156:ff21514d8981 616 /**
AnnaBridge 156:ff21514d8981 617 * @}
AnnaBridge 156:ff21514d8981 618 */
AnnaBridge 156:ff21514d8981 619
AnnaBridge 156:ff21514d8981 620 /* Include SPI HAL Extended module */
AnnaBridge 156:ff21514d8981 621 #include "stm32f0xx_hal_spi_ex.h"
AnnaBridge 156:ff21514d8981 622
AnnaBridge 156:ff21514d8981 623 /* Exported functions --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 624 /** @addtogroup SPI_Exported_Functions
AnnaBridge 156:ff21514d8981 625 * @{
AnnaBridge 156:ff21514d8981 626 */
AnnaBridge 156:ff21514d8981 627
AnnaBridge 156:ff21514d8981 628 /** @addtogroup SPI_Exported_Functions_Group1
AnnaBridge 156:ff21514d8981 629 * @{
AnnaBridge 156:ff21514d8981 630 */
AnnaBridge 156:ff21514d8981 631 /* Initialization/de-initialization functions ********************************/
AnnaBridge 156:ff21514d8981 632 HAL_StatusTypeDef HAL_SPI_Init(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 633 HAL_StatusTypeDef HAL_SPI_DeInit(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 634 void HAL_SPI_MspInit(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 635 void HAL_SPI_MspDeInit(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 636 /**
AnnaBridge 156:ff21514d8981 637 * @}
AnnaBridge 156:ff21514d8981 638 */
AnnaBridge 156:ff21514d8981 639
AnnaBridge 156:ff21514d8981 640 /** @addtogroup SPI_Exported_Functions_Group2
AnnaBridge 156:ff21514d8981 641 * @{
AnnaBridge 156:ff21514d8981 642 */
AnnaBridge 156:ff21514d8981 643 /* I/O operation functions ***************************************************/
AnnaBridge 156:ff21514d8981 644 HAL_StatusTypeDef HAL_SPI_Transmit(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 156:ff21514d8981 645 HAL_StatusTypeDef HAL_SPI_Receive(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 156:ff21514d8981 646 HAL_StatusTypeDef HAL_SPI_TransmitReceive(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData, uint16_t Size,
AnnaBridge 156:ff21514d8981 647 uint32_t Timeout);
AnnaBridge 156:ff21514d8981 648 HAL_StatusTypeDef HAL_SPI_Transmit_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 156:ff21514d8981 649 HAL_StatusTypeDef HAL_SPI_Receive_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 156:ff21514d8981 650 HAL_StatusTypeDef HAL_SPI_TransmitReceive_IT(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
AnnaBridge 156:ff21514d8981 651 uint16_t Size);
AnnaBridge 156:ff21514d8981 652 HAL_StatusTypeDef HAL_SPI_Transmit_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 156:ff21514d8981 653 HAL_StatusTypeDef HAL_SPI_Receive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 156:ff21514d8981 654 HAL_StatusTypeDef HAL_SPI_TransmitReceive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
AnnaBridge 156:ff21514d8981 655 uint16_t Size);
AnnaBridge 156:ff21514d8981 656 HAL_StatusTypeDef HAL_SPI_DMAPause(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 657 HAL_StatusTypeDef HAL_SPI_DMAResume(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 658 HAL_StatusTypeDef HAL_SPI_DMAStop(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 659 /* Transfer Abort functions */
AnnaBridge 156:ff21514d8981 660 HAL_StatusTypeDef HAL_SPI_Abort(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 661 HAL_StatusTypeDef HAL_SPI_Abort_IT(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 662
AnnaBridge 156:ff21514d8981 663 void HAL_SPI_IRQHandler(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 664 void HAL_SPI_TxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 665 void HAL_SPI_RxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 666 void HAL_SPI_TxRxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 667 void HAL_SPI_TxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 668 void HAL_SPI_RxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 669 void HAL_SPI_TxRxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 670 void HAL_SPI_ErrorCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 671 void HAL_SPI_AbortCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 672 /**
AnnaBridge 156:ff21514d8981 673 * @}
AnnaBridge 156:ff21514d8981 674 */
AnnaBridge 156:ff21514d8981 675
AnnaBridge 156:ff21514d8981 676 /** @addtogroup SPI_Exported_Functions_Group3
AnnaBridge 156:ff21514d8981 677 * @{
AnnaBridge 156:ff21514d8981 678 */
AnnaBridge 156:ff21514d8981 679 /* Peripheral State and Error functions ***************************************/
AnnaBridge 156:ff21514d8981 680 HAL_SPI_StateTypeDef HAL_SPI_GetState(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 681 uint32_t HAL_SPI_GetError(SPI_HandleTypeDef *hspi);
AnnaBridge 156:ff21514d8981 682 /**
AnnaBridge 156:ff21514d8981 683 * @}
AnnaBridge 156:ff21514d8981 684 */
AnnaBridge 156:ff21514d8981 685
AnnaBridge 156:ff21514d8981 686 /**
AnnaBridge 156:ff21514d8981 687 * @}
AnnaBridge 156:ff21514d8981 688 */
AnnaBridge 156:ff21514d8981 689
AnnaBridge 156:ff21514d8981 690 /**
AnnaBridge 156:ff21514d8981 691 * @}
AnnaBridge 156:ff21514d8981 692 */
AnnaBridge 156:ff21514d8981 693
AnnaBridge 156:ff21514d8981 694 /**
AnnaBridge 156:ff21514d8981 695 * @}
AnnaBridge 156:ff21514d8981 696 */
AnnaBridge 156:ff21514d8981 697
AnnaBridge 156:ff21514d8981 698 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 699 }
AnnaBridge 156:ff21514d8981 700 #endif
AnnaBridge 156:ff21514d8981 701
AnnaBridge 156:ff21514d8981 702 #endif /* __STM32F0xx_HAL_SPI_H */
AnnaBridge 156:ff21514d8981 703
AnnaBridge 156:ff21514d8981 704 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/