mbed official / mbed

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

Committer:
AnnaBridge
Date:
Fri May 26 12:30:20 2017 +0100
Revision:
143:86740a56073b
Parent:
139:856d2700e60b
Release 143 of the mbed library.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
<> 128:9bcdf88f62b0 1 /**************************************************************************//**
<> 128:9bcdf88f62b0 2 * @file efm32hg222f32.h
<> 128:9bcdf88f62b0 3 * @brief CMSIS Cortex-M Peripheral Access Layer Header File
<> 128:9bcdf88f62b0 4 * for EFM32HG222F32
<> 139:856d2700e60b 5 * @version 5.1.2
<> 128:9bcdf88f62b0 6 ******************************************************************************
<> 128:9bcdf88f62b0 7 * @section License
<> 139:856d2700e60b 8 * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b>
<> 128:9bcdf88f62b0 9 ******************************************************************************
<> 128:9bcdf88f62b0 10 *
<> 128:9bcdf88f62b0 11 * Permission is granted to anyone to use this software for any purpose,
<> 128:9bcdf88f62b0 12 * including commercial applications, and to alter it and redistribute it
<> 128:9bcdf88f62b0 13 * freely, subject to the following restrictions:
<> 128:9bcdf88f62b0 14 *
<> 128:9bcdf88f62b0 15 * 1. The origin of this software must not be misrepresented; you must not
<> 128:9bcdf88f62b0 16 * claim that you wrote the original software.@n
<> 128:9bcdf88f62b0 17 * 2. Altered source versions must be plainly marked as such, and must not be
<> 128:9bcdf88f62b0 18 * misrepresented as being the original software.@n
<> 128:9bcdf88f62b0 19 * 3. This notice may not be removed or altered from any source distribution.
<> 128:9bcdf88f62b0 20 *
<> 128:9bcdf88f62b0 21 * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc.
<> 128:9bcdf88f62b0 22 * has no obligation to support this Software. Silicon Laboratories, Inc. is
<> 128:9bcdf88f62b0 23 * providing the Software "AS IS", with no express or implied warranties of any
<> 128:9bcdf88f62b0 24 * kind, including, but not limited to, any implied warranties of
<> 128:9bcdf88f62b0 25 * merchantability or fitness for any particular purpose or warranties against
<> 128:9bcdf88f62b0 26 * infringement of any proprietary rights of a third party.
<> 128:9bcdf88f62b0 27 *
<> 128:9bcdf88f62b0 28 * Silicon Laboratories, Inc. will not be liable for any consequential,
<> 128:9bcdf88f62b0 29 * incidental, or special damages, or any other relief, or for any claim by
<> 128:9bcdf88f62b0 30 * any third party, arising from your use of this Software.
<> 128:9bcdf88f62b0 31 *
<> 128:9bcdf88f62b0 32 *****************************************************************************/
<> 128:9bcdf88f62b0 33
<> 128:9bcdf88f62b0 34 #ifndef EFM32HG222F32_H
<> 128:9bcdf88f62b0 35 #define EFM32HG222F32_H
<> 128:9bcdf88f62b0 36
<> 128:9bcdf88f62b0 37 #ifdef __cplusplus
<> 128:9bcdf88f62b0 38 extern "C" {
<> 128:9bcdf88f62b0 39 #endif
<> 128:9bcdf88f62b0 40
<> 128:9bcdf88f62b0 41 /**************************************************************************//**
<> 128:9bcdf88f62b0 42 * @addtogroup Parts
<> 128:9bcdf88f62b0 43 * @{
<> 128:9bcdf88f62b0 44 *****************************************************************************/
<> 128:9bcdf88f62b0 45
<> 128:9bcdf88f62b0 46 /**************************************************************************//**
<> 128:9bcdf88f62b0 47 * @defgroup EFM32HG222F32 EFM32HG222F32
<> 128:9bcdf88f62b0 48 * @{
<> 128:9bcdf88f62b0 49 *****************************************************************************/
<> 128:9bcdf88f62b0 50
<> 128:9bcdf88f62b0 51 /** Interrupt Number Definition */
<> 128:9bcdf88f62b0 52 typedef enum IRQn
<> 128:9bcdf88f62b0 53 {
<> 128:9bcdf88f62b0 54 /****** Cortex-M0+ Processor Exceptions Numbers *****************************************/
<> 128:9bcdf88f62b0 55 NonMaskableInt_IRQn = -14, /*!< -14 Cortex-M0+ Non Maskable Interrupt */
<> 128:9bcdf88f62b0 56 HardFault_IRQn = -13, /*!< -13 Cortex-M0+ Hard Fault Interrupt */
<> 128:9bcdf88f62b0 57 SVCall_IRQn = -5, /*!< -5 Cortex-M0+ SV Call Interrupt */
<> 128:9bcdf88f62b0 58 PendSV_IRQn = -2, /*!< -2 Cortex-M0+ Pend SV Interrupt */
<> 128:9bcdf88f62b0 59 SysTick_IRQn = -1, /*!< -1 Cortex-M0+ System Tick Interrupt */
<> 128:9bcdf88f62b0 60
<> 128:9bcdf88f62b0 61 /****** EFM32HG Peripheral Interrupt Numbers ********************************************/
<> 128:9bcdf88f62b0 62 DMA_IRQn = 0, /*!< 0 EFM32 DMA Interrupt */
<> 128:9bcdf88f62b0 63 GPIO_EVEN_IRQn = 1, /*!< 1 EFM32 GPIO_EVEN Interrupt */
<> 128:9bcdf88f62b0 64 TIMER0_IRQn = 2, /*!< 2 EFM32 TIMER0 Interrupt */
<> 128:9bcdf88f62b0 65 ACMP0_IRQn = 3, /*!< 3 EFM32 ACMP0 Interrupt */
<> 128:9bcdf88f62b0 66 ADC0_IRQn = 4, /*!< 4 EFM32 ADC0 Interrupt */
<> 128:9bcdf88f62b0 67 I2C0_IRQn = 5, /*!< 5 EFM32 I2C0 Interrupt */
<> 128:9bcdf88f62b0 68 GPIO_ODD_IRQn = 6, /*!< 6 EFM32 GPIO_ODD Interrupt */
<> 128:9bcdf88f62b0 69 TIMER1_IRQn = 7, /*!< 7 EFM32 TIMER1 Interrupt */
<> 128:9bcdf88f62b0 70 USART1_RX_IRQn = 8, /*!< 8 EFM32 USART1_RX Interrupt */
<> 128:9bcdf88f62b0 71 USART1_TX_IRQn = 9, /*!< 9 EFM32 USART1_TX Interrupt */
<> 128:9bcdf88f62b0 72 LEUART0_IRQn = 10, /*!< 10 EFM32 LEUART0 Interrupt */
<> 128:9bcdf88f62b0 73 PCNT0_IRQn = 11, /*!< 11 EFM32 PCNT0 Interrupt */
<> 128:9bcdf88f62b0 74 RTC_IRQn = 12, /*!< 12 EFM32 RTC Interrupt */
<> 128:9bcdf88f62b0 75 CMU_IRQn = 13, /*!< 13 EFM32 CMU Interrupt */
<> 128:9bcdf88f62b0 76 VCMP_IRQn = 14, /*!< 14 EFM32 VCMP Interrupt */
<> 128:9bcdf88f62b0 77 MSC_IRQn = 15, /*!< 15 EFM32 MSC Interrupt */
<> 128:9bcdf88f62b0 78 AES_IRQn = 16, /*!< 16 EFM32 AES Interrupt */
<> 128:9bcdf88f62b0 79 USART0_RX_IRQn = 17, /*!< 17 EFM32 USART0_RX Interrupt */
<> 128:9bcdf88f62b0 80 USART0_TX_IRQn = 18, /*!< 18 EFM32 USART0_TX Interrupt */
<> 128:9bcdf88f62b0 81 TIMER2_IRQn = 20, /*!< 20 EFM32 TIMER2 Interrupt */
<> 128:9bcdf88f62b0 82 } IRQn_Type;
<> 128:9bcdf88f62b0 83
<> 128:9bcdf88f62b0 84 /**************************************************************************//**
<> 128:9bcdf88f62b0 85 * @defgroup EFM32HG222F32_Core EFM32HG222F32 Core
<> 128:9bcdf88f62b0 86 * @{
<> 128:9bcdf88f62b0 87 * @brief Processor and Core Peripheral Section
<> 128:9bcdf88f62b0 88 *****************************************************************************/
<> 128:9bcdf88f62b0 89 #define __MPU_PRESENT 0 /**< MPU not present */
<> 128:9bcdf88f62b0 90 #define __VTOR_PRESENT 1 /**< Presence of VTOR register in SCB */
<> 128:9bcdf88f62b0 91 #define __NVIC_PRIO_BITS 2 /**< NVIC interrupt priority bits */
<> 128:9bcdf88f62b0 92 #define __Vendor_SysTickConfig 0 /**< Is 1 if different SysTick counter is used */
<> 128:9bcdf88f62b0 93
<> 128:9bcdf88f62b0 94 /** @} End of group EFM32HG222F32_Core */
<> 128:9bcdf88f62b0 95
<> 128:9bcdf88f62b0 96 /**************************************************************************//**
<> 128:9bcdf88f62b0 97 * @defgroup EFM32HG222F32_Part EFM32HG222F32 Part
<> 128:9bcdf88f62b0 98 * @{
<> 128:9bcdf88f62b0 99 ******************************************************************************/
<> 128:9bcdf88f62b0 100
<> 128:9bcdf88f62b0 101 /** Part family */
<> 139:856d2700e60b 102 #define _EFM32_HAPPY_FAMILY 1 /**< Happy Gecko EFM32HG MCU Family */
<> 139:856d2700e60b 103 #define _EFM_DEVICE /**< Silicon Labs EFM-type microcontroller */
<> 139:856d2700e60b 104 #define _SILICON_LABS_32B_SERIES_0 /**< Silicon Labs series number */
<> 139:856d2700e60b 105 #define _SILICON_LABS_32B_SERIES 0 /**< Silicon Labs series number */
<> 139:856d2700e60b 106 #define _SILICON_LABS_GECKO_INTERNAL_SDID 77 /** Silicon Labs internal use only, may change any time */
<> 139:856d2700e60b 107 #define _SILICON_LABS_GECKO_INTERNAL_SDID_77 /** Silicon Labs internal use only, may change any time */
<> 139:856d2700e60b 108 #define _SILICON_LABS_32B_PLATFORM_1 /**< @deprecated Silicon Labs platform name */
<> 139:856d2700e60b 109 #define _SILICON_LABS_32B_PLATFORM 1 /**< @deprecated Silicon Labs platform name */
<> 128:9bcdf88f62b0 110
<> 128:9bcdf88f62b0 111 /* If part number is not defined as compiler option, define it */
<> 128:9bcdf88f62b0 112 #if !defined(EFM32HG222F32)
<> 128:9bcdf88f62b0 113 #define EFM32HG222F32 1 /**< Happy Gecko Part */
<> 128:9bcdf88f62b0 114 #endif
<> 128:9bcdf88f62b0 115
<> 128:9bcdf88f62b0 116 /** Configure part number */
<> 128:9bcdf88f62b0 117 #define PART_NUMBER "EFM32HG222F32" /**< Part Number */
<> 128:9bcdf88f62b0 118
<> 128:9bcdf88f62b0 119 /** Memory Base addresses and limits */
<> 128:9bcdf88f62b0 120 #define FLASH_MEM_BASE ((uint32_t) 0x0UL) /**< FLASH base address */
<> 128:9bcdf88f62b0 121 #define FLASH_MEM_SIZE ((uint32_t) 0x10000000UL) /**< FLASH available address space */
<> 128:9bcdf88f62b0 122 #define FLASH_MEM_END ((uint32_t) 0xFFFFFFFUL) /**< FLASH end address */
<> 128:9bcdf88f62b0 123 #define FLASH_MEM_BITS ((uint32_t) 0x28UL) /**< FLASH used bits */
<> 128:9bcdf88f62b0 124 #define AES_MEM_BASE ((uint32_t) 0x400E0000UL) /**< AES base address */
<> 128:9bcdf88f62b0 125 #define AES_MEM_SIZE ((uint32_t) 0x400UL) /**< AES available address space */
<> 128:9bcdf88f62b0 126 #define AES_MEM_END ((uint32_t) 0x400E03FFUL) /**< AES end address */
<> 128:9bcdf88f62b0 127 #define AES_MEM_BITS ((uint32_t) 0x10UL) /**< AES used bits */
<> 128:9bcdf88f62b0 128 #define USBC_MEM_BASE ((uint32_t) 0x40100000UL) /**< USBC base address */
<> 128:9bcdf88f62b0 129 #define USBC_MEM_SIZE ((uint32_t) 0x40000UL) /**< USBC available address space */
<> 128:9bcdf88f62b0 130 #define USBC_MEM_END ((uint32_t) 0x4013FFFFUL) /**< USBC end address */
<> 128:9bcdf88f62b0 131 #define USBC_MEM_BITS ((uint32_t) 0x18UL) /**< USBC used bits */
<> 128:9bcdf88f62b0 132 #define PER_MEM_BASE ((uint32_t) 0x40000000UL) /**< PER base address */
<> 128:9bcdf88f62b0 133 #define PER_MEM_SIZE ((uint32_t) 0xE0000UL) /**< PER available address space */
<> 128:9bcdf88f62b0 134 #define PER_MEM_END ((uint32_t) 0x400DFFFFUL) /**< PER end address */
<> 128:9bcdf88f62b0 135 #define PER_MEM_BITS ((uint32_t) 0x20UL) /**< PER used bits */
<> 128:9bcdf88f62b0 136 #define RAM_MEM_BASE ((uint32_t) 0x20000000UL) /**< RAM base address */
<> 128:9bcdf88f62b0 137 #define RAM_MEM_SIZE ((uint32_t) 0x40000UL) /**< RAM available address space */
<> 128:9bcdf88f62b0 138 #define RAM_MEM_END ((uint32_t) 0x2003FFFFUL) /**< RAM end address */
<> 128:9bcdf88f62b0 139 #define RAM_MEM_BITS ((uint32_t) 0x18UL) /**< RAM used bits */
<> 128:9bcdf88f62b0 140 #define DEVICE_MEM_BASE ((uint32_t) 0xF0040000UL) /**< DEVICE base address */
<> 128:9bcdf88f62b0 141 #define DEVICE_MEM_SIZE ((uint32_t) 0x1000UL) /**< DEVICE available address space */
<> 128:9bcdf88f62b0 142 #define DEVICE_MEM_END ((uint32_t) 0xF0040FFFUL) /**< DEVICE end address */
<> 128:9bcdf88f62b0 143 #define DEVICE_MEM_BITS ((uint32_t) 0x12UL) /**< DEVICE used bits */
<> 128:9bcdf88f62b0 144 #define RAM_CODE_MEM_BASE ((uint32_t) 0x10000000UL) /**< RAM_CODE base address */
<> 128:9bcdf88f62b0 145 #define RAM_CODE_MEM_SIZE ((uint32_t) 0x20000UL) /**< RAM_CODE available address space */
<> 128:9bcdf88f62b0 146 #define RAM_CODE_MEM_END ((uint32_t) 0x1001FFFFUL) /**< RAM_CODE end address */
<> 128:9bcdf88f62b0 147 #define RAM_CODE_MEM_BITS ((uint32_t) 0x17UL) /**< RAM_CODE used bits */
<> 128:9bcdf88f62b0 148
<> 128:9bcdf88f62b0 149 /** Flash and SRAM limits for EFM32HG222F32 */
<> 128:9bcdf88f62b0 150 #define FLASH_BASE (0x00000000UL) /**< Flash Base Address */
<> 128:9bcdf88f62b0 151 #define FLASH_SIZE (0x00008000UL) /**< Available Flash Memory */
<> 128:9bcdf88f62b0 152 #define FLASH_PAGE_SIZE 1024 /**< Flash Memory page size */
<> 128:9bcdf88f62b0 153 #define SRAM_BASE (0x20000000UL) /**< SRAM Base Address */
<> 128:9bcdf88f62b0 154 #define SRAM_SIZE (0x00001000UL) /**< Available SRAM Memory */
<> 128:9bcdf88f62b0 155 #define __CM0PLUS_REV 0x001 /**< Cortex-M0+ Core revision r0p1 */
<> 128:9bcdf88f62b0 156 #define PRS_CHAN_COUNT 6 /**< Number of PRS channels */
<> 128:9bcdf88f62b0 157 #define DMA_CHAN_COUNT 6 /**< Number of DMA channels */
<> 128:9bcdf88f62b0 158 #define EXT_IRQ_COUNT 21 /**< Number of External (NVIC) interrupts */
<> 128:9bcdf88f62b0 159
<> 128:9bcdf88f62b0 160 /** AF channels connect the different on-chip peripherals with the af-mux */
<> 128:9bcdf88f62b0 161 #define AFCHAN_MAX 42
<> 128:9bcdf88f62b0 162 #define AFCHANLOC_MAX 7
<> 128:9bcdf88f62b0 163 /** Analog AF channels */
<> 128:9bcdf88f62b0 164 #define AFACHAN_MAX 27
<> 128:9bcdf88f62b0 165
<> 128:9bcdf88f62b0 166 /* Part number capabilities */
<> 128:9bcdf88f62b0 167
<> 128:9bcdf88f62b0 168 #define TIMER_PRESENT /**< TIMER is available in this part */
<> 128:9bcdf88f62b0 169 #define TIMER_COUNT 3 /**< 3 TIMERs available */
<> 128:9bcdf88f62b0 170 #define ACMP_PRESENT /**< ACMP is available in this part */
<> 128:9bcdf88f62b0 171 #define ACMP_COUNT 1 /**< 1 ACMPs available */
<> 128:9bcdf88f62b0 172 #define USART_PRESENT /**< USART is available in this part */
<> 128:9bcdf88f62b0 173 #define USART_COUNT 2 /**< 2 USARTs available */
<> 128:9bcdf88f62b0 174 #define IDAC_PRESENT /**< IDAC is available in this part */
<> 128:9bcdf88f62b0 175 #define IDAC_COUNT 1 /**< 1 IDACs available */
<> 128:9bcdf88f62b0 176 #define ADC_PRESENT /**< ADC is available in this part */
<> 128:9bcdf88f62b0 177 #define ADC_COUNT 1 /**< 1 ADCs available */
<> 128:9bcdf88f62b0 178 #define LEUART_PRESENT /**< LEUART is available in this part */
<> 128:9bcdf88f62b0 179 #define LEUART_COUNT 1 /**< 1 LEUARTs available */
<> 128:9bcdf88f62b0 180 #define PCNT_PRESENT /**< PCNT is available in this part */
<> 128:9bcdf88f62b0 181 #define PCNT_COUNT 1 /**< 1 PCNTs available */
<> 128:9bcdf88f62b0 182 #define I2C_PRESENT /**< I2C is available in this part */
<> 128:9bcdf88f62b0 183 #define I2C_COUNT 1 /**< 1 I2Cs available */
<> 128:9bcdf88f62b0 184 #define AES_PRESENT
<> 128:9bcdf88f62b0 185 #define AES_COUNT 1
<> 128:9bcdf88f62b0 186 #define DMA_PRESENT
<> 128:9bcdf88f62b0 187 #define DMA_COUNT 1
<> 128:9bcdf88f62b0 188 #define LE_PRESENT
<> 128:9bcdf88f62b0 189 #define LE_COUNT 1
<> 128:9bcdf88f62b0 190 #define USBLE_PRESENT
<> 128:9bcdf88f62b0 191 #define USBLE_COUNT 1
<> 128:9bcdf88f62b0 192 #define MSC_PRESENT
<> 128:9bcdf88f62b0 193 #define MSC_COUNT 1
<> 128:9bcdf88f62b0 194 #define EMU_PRESENT
<> 128:9bcdf88f62b0 195 #define EMU_COUNT 1
<> 128:9bcdf88f62b0 196 #define RMU_PRESENT
<> 128:9bcdf88f62b0 197 #define RMU_COUNT 1
<> 128:9bcdf88f62b0 198 #define CMU_PRESENT
<> 128:9bcdf88f62b0 199 #define CMU_COUNT 1
<> 128:9bcdf88f62b0 200 #define PRS_PRESENT
<> 128:9bcdf88f62b0 201 #define PRS_COUNT 1
<> 128:9bcdf88f62b0 202 #define GPIO_PRESENT
<> 128:9bcdf88f62b0 203 #define GPIO_COUNT 1
<> 128:9bcdf88f62b0 204 #define VCMP_PRESENT
<> 128:9bcdf88f62b0 205 #define VCMP_COUNT 1
<> 128:9bcdf88f62b0 206 #define RTC_PRESENT
<> 128:9bcdf88f62b0 207 #define RTC_COUNT 1
<> 128:9bcdf88f62b0 208 #define HFXTAL_PRESENT
<> 128:9bcdf88f62b0 209 #define HFXTAL_COUNT 1
<> 128:9bcdf88f62b0 210 #define LFXTAL_PRESENT
<> 128:9bcdf88f62b0 211 #define LFXTAL_COUNT 1
<> 128:9bcdf88f62b0 212 #define USHFRCO_PRESENT
<> 128:9bcdf88f62b0 213 #define USHFRCO_COUNT 1
<> 128:9bcdf88f62b0 214 #define WDOG_PRESENT
<> 128:9bcdf88f62b0 215 #define WDOG_COUNT 1
<> 128:9bcdf88f62b0 216 #define DBG_PRESENT
<> 128:9bcdf88f62b0 217 #define DBG_COUNT 1
<> 128:9bcdf88f62b0 218 #define MTB_PRESENT
<> 128:9bcdf88f62b0 219 #define MTB_COUNT 1
<> 128:9bcdf88f62b0 220 #define BOOTLOADER_PRESENT
<> 128:9bcdf88f62b0 221 #define BOOTLOADER_COUNT 1
<> 128:9bcdf88f62b0 222 #define ANALOG_PRESENT
<> 128:9bcdf88f62b0 223 #define ANALOG_COUNT 1
<> 128:9bcdf88f62b0 224
<> 128:9bcdf88f62b0 225 /** @} End of group EFM32HG222F32_Part */
<> 128:9bcdf88f62b0 226
<> 128:9bcdf88f62b0 227 #define ARM_MATH_CM0PLUS
<> 128:9bcdf88f62b0 228 #include "arm_math.h" /* To get __CLZ definitions etc. */
<> 128:9bcdf88f62b0 229 #include "core_cm0plus.h" /* Cortex-M0+ processor and core peripherals */
<> 128:9bcdf88f62b0 230 #include "system_efm32hg.h" /* System Header */
<> 128:9bcdf88f62b0 231
<> 128:9bcdf88f62b0 232 /**************************************************************************//**
<> 128:9bcdf88f62b0 233 * @defgroup EFM32HG222F32_Peripheral_TypeDefs EFM32HG222F32 Peripheral TypeDefs
<> 128:9bcdf88f62b0 234 * @{
<> 128:9bcdf88f62b0 235 * @brief Device Specific Peripheral Register Structures
<> 128:9bcdf88f62b0 236 *****************************************************************************/
<> 128:9bcdf88f62b0 237
<> 128:9bcdf88f62b0 238 #include "efm32hg_aes.h"
<> 128:9bcdf88f62b0 239 #include "efm32hg_dma_ch.h"
<> 128:9bcdf88f62b0 240 #include "efm32hg_dma.h"
<> 128:9bcdf88f62b0 241 #include "efm32hg_msc.h"
<> 128:9bcdf88f62b0 242 #include "efm32hg_emu.h"
<> 128:9bcdf88f62b0 243 #include "efm32hg_rmu.h"
<> 128:9bcdf88f62b0 244
<> 128:9bcdf88f62b0 245 /**************************************************************************//**
<> 128:9bcdf88f62b0 246 * @defgroup EFM32HG222F32_CMU EFM32HG222F32 CMU
<> 128:9bcdf88f62b0 247 * @{
<> 128:9bcdf88f62b0 248 * @brief EFM32HG222F32_CMU Register Declaration
<> 128:9bcdf88f62b0 249 *****************************************************************************/
<> 128:9bcdf88f62b0 250 typedef struct
<> 128:9bcdf88f62b0 251 {
<> 128:9bcdf88f62b0 252 __IOM uint32_t CTRL; /**< CMU Control Register */
<> 128:9bcdf88f62b0 253 __IOM uint32_t HFCORECLKDIV; /**< High Frequency Core Clock Division Register */
<> 128:9bcdf88f62b0 254 __IOM uint32_t HFPERCLKDIV; /**< High Frequency Peripheral Clock Division Register */
<> 128:9bcdf88f62b0 255 __IOM uint32_t HFRCOCTRL; /**< HFRCO Control Register */
<> 128:9bcdf88f62b0 256 __IOM uint32_t LFRCOCTRL; /**< LFRCO Control Register */
<> 128:9bcdf88f62b0 257 __IOM uint32_t AUXHFRCOCTRL; /**< AUXHFRCO Control Register */
<> 128:9bcdf88f62b0 258 __IOM uint32_t CALCTRL; /**< Calibration Control Register */
<> 128:9bcdf88f62b0 259 __IOM uint32_t CALCNT; /**< Calibration Counter Register */
<> 128:9bcdf88f62b0 260 __IOM uint32_t OSCENCMD; /**< Oscillator Enable/Disable Command Register */
<> 128:9bcdf88f62b0 261 __IOM uint32_t CMD; /**< Command Register */
<> 128:9bcdf88f62b0 262 __IOM uint32_t LFCLKSEL; /**< Low Frequency Clock Select Register */
<> 128:9bcdf88f62b0 263 __IM uint32_t STATUS; /**< Status Register */
<> 128:9bcdf88f62b0 264 __IM uint32_t IF; /**< Interrupt Flag Register */
<> 128:9bcdf88f62b0 265 __IOM uint32_t IFS; /**< Interrupt Flag Set Register */
<> 128:9bcdf88f62b0 266 __IOM uint32_t IFC; /**< Interrupt Flag Clear Register */
<> 128:9bcdf88f62b0 267 __IOM uint32_t IEN; /**< Interrupt Enable Register */
<> 128:9bcdf88f62b0 268 __IOM uint32_t HFCORECLKEN0; /**< High Frequency Core Clock Enable Register 0 */
<> 128:9bcdf88f62b0 269 __IOM uint32_t HFPERCLKEN0; /**< High Frequency Peripheral Clock Enable Register 0 */
<> 128:9bcdf88f62b0 270 uint32_t RESERVED0[2]; /**< Reserved for future use **/
<> 128:9bcdf88f62b0 271 __IM uint32_t SYNCBUSY; /**< Synchronization Busy Register */
<> 128:9bcdf88f62b0 272 __IOM uint32_t FREEZE; /**< Freeze Register */
<> 128:9bcdf88f62b0 273 __IOM uint32_t LFACLKEN0; /**< Low Frequency A Clock Enable Register 0 (Async Reg) */
<> 128:9bcdf88f62b0 274 uint32_t RESERVED1[1]; /**< Reserved for future use **/
<> 128:9bcdf88f62b0 275 __IOM uint32_t LFBCLKEN0; /**< Low Frequency B Clock Enable Register 0 (Async Reg) */
<> 128:9bcdf88f62b0 276 __IOM uint32_t LFCCLKEN0; /**< Low Frequency C Clock Enable Register 0 (Async Reg) */
<> 128:9bcdf88f62b0 277 __IOM uint32_t LFAPRESC0; /**< Low Frequency A Prescaler Register 0 (Async Reg) */
<> 128:9bcdf88f62b0 278 uint32_t RESERVED2[1]; /**< Reserved for future use **/
<> 128:9bcdf88f62b0 279 __IOM uint32_t LFBPRESC0; /**< Low Frequency B Prescaler Register 0 (Async Reg) */
<> 128:9bcdf88f62b0 280 uint32_t RESERVED3[1]; /**< Reserved for future use **/
<> 128:9bcdf88f62b0 281 __IOM uint32_t PCNTCTRL; /**< PCNT Control Register */
<> 128:9bcdf88f62b0 282
<> 128:9bcdf88f62b0 283 uint32_t RESERVED4[1]; /**< Reserved for future use **/
<> 128:9bcdf88f62b0 284 __IOM uint32_t ROUTE; /**< I/O Routing Register */
<> 128:9bcdf88f62b0 285 __IOM uint32_t LOCK; /**< Configuration Lock Register */
<> 128:9bcdf88f62b0 286
<> 128:9bcdf88f62b0 287 uint32_t RESERVED5[18]; /**< Reserved for future use **/
<> 128:9bcdf88f62b0 288 __IOM uint32_t USBCRCTRL; /**< USB Clock Recovery Control */
<> 128:9bcdf88f62b0 289 __IOM uint32_t USHFRCOCTRL; /**< USHFRCO Control */
<> 128:9bcdf88f62b0 290 __IOM uint32_t USHFRCOTUNE; /**< USHFRCO Frequency Tune */
<> 128:9bcdf88f62b0 291 __IOM uint32_t USHFRCOCONF; /**< USHFRCO Configuration */
<> 128:9bcdf88f62b0 292 } CMU_TypeDef; /** @} */
<> 128:9bcdf88f62b0 293
<> 128:9bcdf88f62b0 294 #include "efm32hg_timer_cc.h"
<> 128:9bcdf88f62b0 295 #include "efm32hg_timer.h"
<> 128:9bcdf88f62b0 296 #include "efm32hg_acmp.h"
<> 128:9bcdf88f62b0 297 #include "efm32hg_usart.h"
<> 128:9bcdf88f62b0 298 #include "efm32hg_prs_ch.h"
<> 128:9bcdf88f62b0 299
<> 128:9bcdf88f62b0 300 /**************************************************************************//**
<> 128:9bcdf88f62b0 301 * @defgroup EFM32HG222F32_PRS EFM32HG222F32 PRS
<> 128:9bcdf88f62b0 302 * @{
<> 128:9bcdf88f62b0 303 * @brief EFM32HG222F32_PRS Register Declaration
<> 128:9bcdf88f62b0 304 *****************************************************************************/
<> 128:9bcdf88f62b0 305 typedef struct
<> 128:9bcdf88f62b0 306 {
<> 128:9bcdf88f62b0 307 __IOM uint32_t SWPULSE; /**< Software Pulse Register */
<> 128:9bcdf88f62b0 308 __IOM uint32_t SWLEVEL; /**< Software Level Register */
<> 128:9bcdf88f62b0 309 __IOM uint32_t ROUTE; /**< I/O Routing Register */
<> 128:9bcdf88f62b0 310
<> 128:9bcdf88f62b0 311 uint32_t RESERVED0[1]; /**< Reserved registers */
<> 128:9bcdf88f62b0 312 PRS_CH_TypeDef CH[6]; /**< Channel registers */
<> 128:9bcdf88f62b0 313
<> 128:9bcdf88f62b0 314 uint32_t RESERVED1[6]; /**< Reserved for future use **/
<> 128:9bcdf88f62b0 315 __IOM uint32_t TRACECTRL; /**< MTB Trace Control Register */
<> 128:9bcdf88f62b0 316 } PRS_TypeDef; /** @} */
<> 128:9bcdf88f62b0 317
<> 128:9bcdf88f62b0 318 #include "efm32hg_idac.h"
<> 128:9bcdf88f62b0 319 #include "efm32hg_gpio_p.h"
<> 128:9bcdf88f62b0 320 #include "efm32hg_gpio.h"
<> 128:9bcdf88f62b0 321 #include "efm32hg_vcmp.h"
<> 128:9bcdf88f62b0 322 #include "efm32hg_adc.h"
<> 128:9bcdf88f62b0 323 #include "efm32hg_leuart.h"
<> 128:9bcdf88f62b0 324 #include "efm32hg_pcnt.h"
<> 128:9bcdf88f62b0 325 #include "efm32hg_i2c.h"
<> 128:9bcdf88f62b0 326 #include "efm32hg_rtc.h"
<> 128:9bcdf88f62b0 327 #include "efm32hg_wdog.h"
<> 128:9bcdf88f62b0 328 #include "efm32hg_mtb.h"
<> 128:9bcdf88f62b0 329 #include "efm32hg_dma_descriptor.h"
<> 128:9bcdf88f62b0 330 #include "efm32hg_devinfo.h"
<> 128:9bcdf88f62b0 331 #include "efm32hg_romtable.h"
<> 128:9bcdf88f62b0 332 #include "efm32hg_calibrate.h"
<> 128:9bcdf88f62b0 333
<> 128:9bcdf88f62b0 334 /** @} End of group EFM32HG222F32_Peripheral_TypeDefs */
<> 128:9bcdf88f62b0 335
<> 128:9bcdf88f62b0 336 /**************************************************************************//**
<> 128:9bcdf88f62b0 337 * @defgroup EFM32HG222F32_Peripheral_Base EFM32HG222F32 Peripheral Memory Map
<> 128:9bcdf88f62b0 338 * @{
<> 128:9bcdf88f62b0 339 *****************************************************************************/
<> 128:9bcdf88f62b0 340
<> 128:9bcdf88f62b0 341 #define AES_BASE (0x400E0000UL) /**< AES base address */
<> 128:9bcdf88f62b0 342 #define DMA_BASE (0x400C2000UL) /**< DMA base address */
<> 128:9bcdf88f62b0 343 #define MSC_BASE (0x400C0000UL) /**< MSC base address */
<> 128:9bcdf88f62b0 344 #define EMU_BASE (0x400C6000UL) /**< EMU base address */
<> 128:9bcdf88f62b0 345 #define RMU_BASE (0x400CA000UL) /**< RMU base address */
<> 128:9bcdf88f62b0 346 #define CMU_BASE (0x400C8000UL) /**< CMU base address */
<> 128:9bcdf88f62b0 347 #define TIMER0_BASE (0x40010000UL) /**< TIMER0 base address */
<> 128:9bcdf88f62b0 348 #define TIMER1_BASE (0x40010400UL) /**< TIMER1 base address */
<> 128:9bcdf88f62b0 349 #define TIMER2_BASE (0x40010800UL) /**< TIMER2 base address */
<> 128:9bcdf88f62b0 350 #define ACMP0_BASE (0x40001000UL) /**< ACMP0 base address */
<> 128:9bcdf88f62b0 351 #define USART0_BASE (0x4000C000UL) /**< USART0 base address */
<> 128:9bcdf88f62b0 352 #define USART1_BASE (0x4000C400UL) /**< USART1 base address */
<> 128:9bcdf88f62b0 353 #define PRS_BASE (0x400CC000UL) /**< PRS base address */
<> 128:9bcdf88f62b0 354 #define IDAC0_BASE (0x40004000UL) /**< IDAC0 base address */
<> 128:9bcdf88f62b0 355 #define GPIO_BASE (0x40006000UL) /**< GPIO base address */
<> 128:9bcdf88f62b0 356 #define VCMP_BASE (0x40000000UL) /**< VCMP base address */
<> 128:9bcdf88f62b0 357 #define ADC0_BASE (0x40002000UL) /**< ADC0 base address */
<> 128:9bcdf88f62b0 358 #define LEUART0_BASE (0x40084000UL) /**< LEUART0 base address */
<> 128:9bcdf88f62b0 359 #define PCNT0_BASE (0x40086000UL) /**< PCNT0 base address */
<> 128:9bcdf88f62b0 360 #define I2C0_BASE (0x4000A000UL) /**< I2C0 base address */
<> 128:9bcdf88f62b0 361 #define RTC_BASE (0x40080000UL) /**< RTC base address */
<> 128:9bcdf88f62b0 362 #define WDOG_BASE (0x40088000UL) /**< WDOG base address */
<> 128:9bcdf88f62b0 363 #define MTB_BASE (0xF0040000UL) /**< MTB base address */
<> 128:9bcdf88f62b0 364 #define CALIBRATE_BASE (0x0FE08000UL) /**< CALIBRATE base address */
<> 128:9bcdf88f62b0 365 #define DEVINFO_BASE (0x0FE081B0UL) /**< DEVINFO base address */
<> 128:9bcdf88f62b0 366 #define ROMTABLE_BASE (0xF00FFFD0UL) /**< ROMTABLE base address */
<> 128:9bcdf88f62b0 367 #define LOCKBITS_BASE (0x0FE04000UL) /**< Lock-bits page base address */
<> 128:9bcdf88f62b0 368 #define USERDATA_BASE (0x0FE00000UL) /**< User data page base address */
<> 128:9bcdf88f62b0 369
<> 128:9bcdf88f62b0 370 /** @} End of group EFM32HG222F32_Peripheral_Base */
<> 128:9bcdf88f62b0 371
<> 128:9bcdf88f62b0 372 /**************************************************************************//**
<> 128:9bcdf88f62b0 373 * @defgroup EFM32HG222F32_Peripheral_Declaration EFM32HG222F32 Peripheral Declarations
<> 128:9bcdf88f62b0 374 * @{
<> 128:9bcdf88f62b0 375 *****************************************************************************/
<> 128:9bcdf88f62b0 376
<> 128:9bcdf88f62b0 377 #define AES ((AES_TypeDef *) AES_BASE) /**< AES base pointer */
<> 128:9bcdf88f62b0 378 #define DMA ((DMA_TypeDef *) DMA_BASE) /**< DMA base pointer */
<> 128:9bcdf88f62b0 379 #define MSC ((MSC_TypeDef *) MSC_BASE) /**< MSC base pointer */
<> 128:9bcdf88f62b0 380 #define EMU ((EMU_TypeDef *) EMU_BASE) /**< EMU base pointer */
<> 128:9bcdf88f62b0 381 #define RMU ((RMU_TypeDef *) RMU_BASE) /**< RMU base pointer */
<> 128:9bcdf88f62b0 382 #define CMU ((CMU_TypeDef *) CMU_BASE) /**< CMU base pointer */
<> 128:9bcdf88f62b0 383 #define TIMER0 ((TIMER_TypeDef *) TIMER0_BASE) /**< TIMER0 base pointer */
<> 128:9bcdf88f62b0 384 #define TIMER1 ((TIMER_TypeDef *) TIMER1_BASE) /**< TIMER1 base pointer */
<> 128:9bcdf88f62b0 385 #define TIMER2 ((TIMER_TypeDef *) TIMER2_BASE) /**< TIMER2 base pointer */
<> 128:9bcdf88f62b0 386 #define ACMP0 ((ACMP_TypeDef *) ACMP0_BASE) /**< ACMP0 base pointer */
<> 128:9bcdf88f62b0 387 #define USART0 ((USART_TypeDef *) USART0_BASE) /**< USART0 base pointer */
<> 128:9bcdf88f62b0 388 #define USART1 ((USART_TypeDef *) USART1_BASE) /**< USART1 base pointer */
<> 128:9bcdf88f62b0 389 #define PRS ((PRS_TypeDef *) PRS_BASE) /**< PRS base pointer */
<> 128:9bcdf88f62b0 390 #define IDAC0 ((IDAC_TypeDef *) IDAC0_BASE) /**< IDAC0 base pointer */
<> 128:9bcdf88f62b0 391 #define GPIO ((GPIO_TypeDef *) GPIO_BASE) /**< GPIO base pointer */
<> 128:9bcdf88f62b0 392 #define VCMP ((VCMP_TypeDef *) VCMP_BASE) /**< VCMP base pointer */
<> 128:9bcdf88f62b0 393 #define ADC0 ((ADC_TypeDef *) ADC0_BASE) /**< ADC0 base pointer */
<> 128:9bcdf88f62b0 394 #define LEUART0 ((LEUART_TypeDef *) LEUART0_BASE) /**< LEUART0 base pointer */
<> 128:9bcdf88f62b0 395 #define PCNT0 ((PCNT_TypeDef *) PCNT0_BASE) /**< PCNT0 base pointer */
<> 128:9bcdf88f62b0 396 #define I2C0 ((I2C_TypeDef *) I2C0_BASE) /**< I2C0 base pointer */
<> 128:9bcdf88f62b0 397 #define RTC ((RTC_TypeDef *) RTC_BASE) /**< RTC base pointer */
<> 128:9bcdf88f62b0 398 #define WDOG ((WDOG_TypeDef *) WDOG_BASE) /**< WDOG base pointer */
<> 128:9bcdf88f62b0 399 #define MTB ((MTB_TypeDef *) MTB_BASE) /**< MTB base pointer */
<> 128:9bcdf88f62b0 400 #define CALIBRATE ((CALIBRATE_TypeDef *) CALIBRATE_BASE) /**< CALIBRATE base pointer */
<> 128:9bcdf88f62b0 401 #define DEVINFO ((DEVINFO_TypeDef *) DEVINFO_BASE) /**< DEVINFO base pointer */
<> 128:9bcdf88f62b0 402 #define ROMTABLE ((ROMTABLE_TypeDef *) ROMTABLE_BASE) /**< ROMTABLE base pointer */
<> 128:9bcdf88f62b0 403
<> 128:9bcdf88f62b0 404 /** @} End of group EFM32HG222F32_Peripheral_Declaration */
<> 128:9bcdf88f62b0 405
<> 128:9bcdf88f62b0 406 /**************************************************************************//**
<> 128:9bcdf88f62b0 407 * @defgroup EFM32HG222F32_BitFields EFM32HG222F32 Bit Fields
<> 128:9bcdf88f62b0 408 * @{
<> 128:9bcdf88f62b0 409 *****************************************************************************/
<> 128:9bcdf88f62b0 410
<> 128:9bcdf88f62b0 411 /**************************************************************************//**
<> 128:9bcdf88f62b0 412 * @addtogroup EFM32HG222F32_PRS_Signals
<> 128:9bcdf88f62b0 413 * @{
<> 128:9bcdf88f62b0 414 * @brief PRS Signal names
<> 128:9bcdf88f62b0 415 *****************************************************************************/
<> 128:9bcdf88f62b0 416 #define PRS_VCMP_OUT ((1 << 16) + 0) /**< PRS Voltage comparator output */
<> 128:9bcdf88f62b0 417 #define PRS_ACMP0_OUT ((2 << 16) + 0) /**< PRS Analog comparator output */
<> 128:9bcdf88f62b0 418 #define PRS_ADC0_SINGLE ((8 << 16) + 0) /**< PRS ADC single conversion done */
<> 128:9bcdf88f62b0 419 #define PRS_ADC0_SCAN ((8 << 16) + 1) /**< PRS ADC scan conversion done */
<> 128:9bcdf88f62b0 420 #define PRS_USART0_IRTX ((16 << 16) + 0) /**< PRS USART 0 IRDA out */
<> 128:9bcdf88f62b0 421 #define PRS_USART0_TXC ((16 << 16) + 1) /**< PRS USART 0 TX complete */
<> 128:9bcdf88f62b0 422 #define PRS_USART0_RXDATAV ((16 << 16) + 2) /**< PRS USART 0 RX Data Valid */
<> 128:9bcdf88f62b0 423 #define PRS_USART1_IRTX ((17 << 16) + 0) /**< PRS USART 1 IRDA out */
<> 128:9bcdf88f62b0 424 #define PRS_USART1_TXC ((17 << 16) + 1) /**< PRS USART 1 TX complete */
<> 128:9bcdf88f62b0 425 #define PRS_USART1_RXDATAV ((17 << 16) + 2) /**< PRS USART 1 RX Data Valid */
<> 128:9bcdf88f62b0 426 #define PRS_TIMER0_UF ((28 << 16) + 0) /**< PRS Timer 0 Underflow */
<> 128:9bcdf88f62b0 427 #define PRS_TIMER0_OF ((28 << 16) + 1) /**< PRS Timer 0 Overflow */
<> 128:9bcdf88f62b0 428 #define PRS_TIMER0_CC0 ((28 << 16) + 2) /**< PRS Timer 0 Compare/Capture 0 */
<> 128:9bcdf88f62b0 429 #define PRS_TIMER0_CC1 ((28 << 16) + 3) /**< PRS Timer 0 Compare/Capture 1 */
<> 128:9bcdf88f62b0 430 #define PRS_TIMER0_CC2 ((28 << 16) + 4) /**< PRS Timer 0 Compare/Capture 2 */
<> 128:9bcdf88f62b0 431 #define PRS_TIMER1_UF ((29 << 16) + 0) /**< PRS Timer 1 Underflow */
<> 128:9bcdf88f62b0 432 #define PRS_TIMER1_OF ((29 << 16) + 1) /**< PRS Timer 1 Overflow */
<> 128:9bcdf88f62b0 433 #define PRS_TIMER1_CC0 ((29 << 16) + 2) /**< PRS Timer 1 Compare/Capture 0 */
<> 128:9bcdf88f62b0 434 #define PRS_TIMER1_CC1 ((29 << 16) + 3) /**< PRS Timer 1 Compare/Capture 1 */
<> 128:9bcdf88f62b0 435 #define PRS_TIMER1_CC2 ((29 << 16) + 4) /**< PRS Timer 1 Compare/Capture 2 */
<> 128:9bcdf88f62b0 436 #define PRS_TIMER2_UF ((30 << 16) + 0) /**< PRS Timer 2 Underflow */
<> 128:9bcdf88f62b0 437 #define PRS_TIMER2_OF ((30 << 16) + 1) /**< PRS Timer 2 Overflow */
<> 128:9bcdf88f62b0 438 #define PRS_TIMER2_CC0 ((30 << 16) + 2) /**< PRS Timer 2 Compare/Capture 0 */
<> 128:9bcdf88f62b0 439 #define PRS_TIMER2_CC1 ((30 << 16) + 3) /**< PRS Timer 2 Compare/Capture 1 */
<> 128:9bcdf88f62b0 440 #define PRS_TIMER2_CC2 ((30 << 16) + 4) /**< PRS Timer 2 Compare/Capture 2 */
<> 128:9bcdf88f62b0 441 #define PRS_RTC_OF ((40 << 16) + 0) /**< PRS RTC Overflow */
<> 128:9bcdf88f62b0 442 #define PRS_RTC_COMP0 ((40 << 16) + 1) /**< PRS RTC Compare 0 */
<> 128:9bcdf88f62b0 443 #define PRS_RTC_COMP1 ((40 << 16) + 2) /**< PRS RTC Compare 1 */
<> 128:9bcdf88f62b0 444 #define PRS_GPIO_PIN0 ((48 << 16) + 0) /**< PRS GPIO pin 0 */
<> 128:9bcdf88f62b0 445 #define PRS_GPIO_PIN1 ((48 << 16) + 1) /**< PRS GPIO pin 1 */
<> 128:9bcdf88f62b0 446 #define PRS_GPIO_PIN2 ((48 << 16) + 2) /**< PRS GPIO pin 2 */
<> 128:9bcdf88f62b0 447 #define PRS_GPIO_PIN3 ((48 << 16) + 3) /**< PRS GPIO pin 3 */
<> 128:9bcdf88f62b0 448 #define PRS_GPIO_PIN4 ((48 << 16) + 4) /**< PRS GPIO pin 4 */
<> 128:9bcdf88f62b0 449 #define PRS_GPIO_PIN5 ((48 << 16) + 5) /**< PRS GPIO pin 5 */
<> 128:9bcdf88f62b0 450 #define PRS_GPIO_PIN6 ((48 << 16) + 6) /**< PRS GPIO pin 6 */
<> 128:9bcdf88f62b0 451 #define PRS_GPIO_PIN7 ((48 << 16) + 7) /**< PRS GPIO pin 7 */
<> 128:9bcdf88f62b0 452 #define PRS_GPIO_PIN8 ((49 << 16) + 0) /**< PRS GPIO pin 8 */
<> 128:9bcdf88f62b0 453 #define PRS_GPIO_PIN9 ((49 << 16) + 1) /**< PRS GPIO pin 9 */
<> 128:9bcdf88f62b0 454 #define PRS_GPIO_PIN10 ((49 << 16) + 2) /**< PRS GPIO pin 10 */
<> 128:9bcdf88f62b0 455 #define PRS_GPIO_PIN11 ((49 << 16) + 3) /**< PRS GPIO pin 11 */
<> 128:9bcdf88f62b0 456 #define PRS_GPIO_PIN12 ((49 << 16) + 4) /**< PRS GPIO pin 12 */
<> 128:9bcdf88f62b0 457 #define PRS_GPIO_PIN13 ((49 << 16) + 5) /**< PRS GPIO pin 13 */
<> 128:9bcdf88f62b0 458 #define PRS_GPIO_PIN14 ((49 << 16) + 6) /**< PRS GPIO pin 14 */
<> 128:9bcdf88f62b0 459 #define PRS_GPIO_PIN15 ((49 << 16) + 7) /**< PRS GPIO pin 15 */
<> 128:9bcdf88f62b0 460 #define PRS_PCNT0_TCC ((54 << 16) + 0) /**< PRS Triggered compare match */
<> 128:9bcdf88f62b0 461
<> 128:9bcdf88f62b0 462 /** @} End of group EFM32HG222F32_PRS */
<> 128:9bcdf88f62b0 463
<> 128:9bcdf88f62b0 464 #include "efm32hg_dmareq.h"
<> 128:9bcdf88f62b0 465 #include "efm32hg_dmactrl.h"
<> 128:9bcdf88f62b0 466
<> 128:9bcdf88f62b0 467 /**************************************************************************//**
<> 128:9bcdf88f62b0 468 * @defgroup EFM32HG222F32_CMU_BitFields EFM32HG222F32_CMU Bit Fields
<> 128:9bcdf88f62b0 469 * @{
<> 128:9bcdf88f62b0 470 *****************************************************************************/
<> 128:9bcdf88f62b0 471
<> 128:9bcdf88f62b0 472 /* Bit fields for CMU CTRL */
<> 128:9bcdf88f62b0 473 #define _CMU_CTRL_RESETVALUE 0x000C262CUL /**< Default value for CMU_CTRL */
<> 128:9bcdf88f62b0 474 #define _CMU_CTRL_MASK 0x07FFFEEFUL /**< Mask for CMU_CTRL */
<> 128:9bcdf88f62b0 475 #define _CMU_CTRL_HFXOMODE_SHIFT 0 /**< Shift value for CMU_HFXOMODE */
<> 128:9bcdf88f62b0 476 #define _CMU_CTRL_HFXOMODE_MASK 0x3UL /**< Bit mask for CMU_HFXOMODE */
<> 128:9bcdf88f62b0 477 #define _CMU_CTRL_HFXOMODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 478 #define _CMU_CTRL_HFXOMODE_XTAL 0x00000000UL /**< Mode XTAL for CMU_CTRL */
<> 128:9bcdf88f62b0 479 #define _CMU_CTRL_HFXOMODE_BUFEXTCLK 0x00000001UL /**< Mode BUFEXTCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 480 #define _CMU_CTRL_HFXOMODE_DIGEXTCLK 0x00000002UL /**< Mode DIGEXTCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 481 #define CMU_CTRL_HFXOMODE_DEFAULT (_CMU_CTRL_HFXOMODE_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 482 #define CMU_CTRL_HFXOMODE_XTAL (_CMU_CTRL_HFXOMODE_XTAL << 0) /**< Shifted mode XTAL for CMU_CTRL */
<> 128:9bcdf88f62b0 483 #define CMU_CTRL_HFXOMODE_BUFEXTCLK (_CMU_CTRL_HFXOMODE_BUFEXTCLK << 0) /**< Shifted mode BUFEXTCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 484 #define CMU_CTRL_HFXOMODE_DIGEXTCLK (_CMU_CTRL_HFXOMODE_DIGEXTCLK << 0) /**< Shifted mode DIGEXTCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 485 #define _CMU_CTRL_HFXOBOOST_SHIFT 2 /**< Shift value for CMU_HFXOBOOST */
<> 128:9bcdf88f62b0 486 #define _CMU_CTRL_HFXOBOOST_MASK 0xCUL /**< Bit mask for CMU_HFXOBOOST */
<> 128:9bcdf88f62b0 487 #define _CMU_CTRL_HFXOBOOST_50PCENT 0x00000000UL /**< Mode 50PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 488 #define _CMU_CTRL_HFXOBOOST_70PCENT 0x00000001UL /**< Mode 70PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 489 #define _CMU_CTRL_HFXOBOOST_80PCENT 0x00000002UL /**< Mode 80PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 490 #define _CMU_CTRL_HFXOBOOST_DEFAULT 0x00000003UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 491 #define _CMU_CTRL_HFXOBOOST_100PCENT 0x00000003UL /**< Mode 100PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 492 #define CMU_CTRL_HFXOBOOST_50PCENT (_CMU_CTRL_HFXOBOOST_50PCENT << 2) /**< Shifted mode 50PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 493 #define CMU_CTRL_HFXOBOOST_70PCENT (_CMU_CTRL_HFXOBOOST_70PCENT << 2) /**< Shifted mode 70PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 494 #define CMU_CTRL_HFXOBOOST_80PCENT (_CMU_CTRL_HFXOBOOST_80PCENT << 2) /**< Shifted mode 80PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 495 #define CMU_CTRL_HFXOBOOST_DEFAULT (_CMU_CTRL_HFXOBOOST_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 496 #define CMU_CTRL_HFXOBOOST_100PCENT (_CMU_CTRL_HFXOBOOST_100PCENT << 2) /**< Shifted mode 100PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 497 #define _CMU_CTRL_HFXOBUFCUR_SHIFT 5 /**< Shift value for CMU_HFXOBUFCUR */
<> 128:9bcdf88f62b0 498 #define _CMU_CTRL_HFXOBUFCUR_MASK 0x60UL /**< Bit mask for CMU_HFXOBUFCUR */
<> 128:9bcdf88f62b0 499 #define _CMU_CTRL_HFXOBUFCUR_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 500 #define CMU_CTRL_HFXOBUFCUR_DEFAULT (_CMU_CTRL_HFXOBUFCUR_DEFAULT << 5) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 501 #define CMU_CTRL_HFXOGLITCHDETEN (0x1UL << 7) /**< HFXO Glitch Detector Enable */
<> 128:9bcdf88f62b0 502 #define _CMU_CTRL_HFXOGLITCHDETEN_SHIFT 7 /**< Shift value for CMU_HFXOGLITCHDETEN */
<> 128:9bcdf88f62b0 503 #define _CMU_CTRL_HFXOGLITCHDETEN_MASK 0x80UL /**< Bit mask for CMU_HFXOGLITCHDETEN */
<> 128:9bcdf88f62b0 504 #define _CMU_CTRL_HFXOGLITCHDETEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 505 #define CMU_CTRL_HFXOGLITCHDETEN_DEFAULT (_CMU_CTRL_HFXOGLITCHDETEN_DEFAULT << 7) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 506 #define _CMU_CTRL_HFXOTIMEOUT_SHIFT 9 /**< Shift value for CMU_HFXOTIMEOUT */
<> 128:9bcdf88f62b0 507 #define _CMU_CTRL_HFXOTIMEOUT_MASK 0x600UL /**< Bit mask for CMU_HFXOTIMEOUT */
<> 128:9bcdf88f62b0 508 #define _CMU_CTRL_HFXOTIMEOUT_8CYCLES 0x00000000UL /**< Mode 8CYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 509 #define _CMU_CTRL_HFXOTIMEOUT_256CYCLES 0x00000001UL /**< Mode 256CYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 510 #define _CMU_CTRL_HFXOTIMEOUT_1KCYCLES 0x00000002UL /**< Mode 1KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 511 #define _CMU_CTRL_HFXOTIMEOUT_DEFAULT 0x00000003UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 512 #define _CMU_CTRL_HFXOTIMEOUT_16KCYCLES 0x00000003UL /**< Mode 16KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 513 #define CMU_CTRL_HFXOTIMEOUT_8CYCLES (_CMU_CTRL_HFXOTIMEOUT_8CYCLES << 9) /**< Shifted mode 8CYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 514 #define CMU_CTRL_HFXOTIMEOUT_256CYCLES (_CMU_CTRL_HFXOTIMEOUT_256CYCLES << 9) /**< Shifted mode 256CYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 515 #define CMU_CTRL_HFXOTIMEOUT_1KCYCLES (_CMU_CTRL_HFXOTIMEOUT_1KCYCLES << 9) /**< Shifted mode 1KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 516 #define CMU_CTRL_HFXOTIMEOUT_DEFAULT (_CMU_CTRL_HFXOTIMEOUT_DEFAULT << 9) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 517 #define CMU_CTRL_HFXOTIMEOUT_16KCYCLES (_CMU_CTRL_HFXOTIMEOUT_16KCYCLES << 9) /**< Shifted mode 16KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 518 #define _CMU_CTRL_LFXOMODE_SHIFT 11 /**< Shift value for CMU_LFXOMODE */
<> 128:9bcdf88f62b0 519 #define _CMU_CTRL_LFXOMODE_MASK 0x1800UL /**< Bit mask for CMU_LFXOMODE */
<> 128:9bcdf88f62b0 520 #define _CMU_CTRL_LFXOMODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 521 #define _CMU_CTRL_LFXOMODE_XTAL 0x00000000UL /**< Mode XTAL for CMU_CTRL */
<> 128:9bcdf88f62b0 522 #define _CMU_CTRL_LFXOMODE_BUFEXTCLK 0x00000001UL /**< Mode BUFEXTCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 523 #define _CMU_CTRL_LFXOMODE_DIGEXTCLK 0x00000002UL /**< Mode DIGEXTCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 524 #define CMU_CTRL_LFXOMODE_DEFAULT (_CMU_CTRL_LFXOMODE_DEFAULT << 11) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 525 #define CMU_CTRL_LFXOMODE_XTAL (_CMU_CTRL_LFXOMODE_XTAL << 11) /**< Shifted mode XTAL for CMU_CTRL */
<> 128:9bcdf88f62b0 526 #define CMU_CTRL_LFXOMODE_BUFEXTCLK (_CMU_CTRL_LFXOMODE_BUFEXTCLK << 11) /**< Shifted mode BUFEXTCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 527 #define CMU_CTRL_LFXOMODE_DIGEXTCLK (_CMU_CTRL_LFXOMODE_DIGEXTCLK << 11) /**< Shifted mode DIGEXTCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 528 #define CMU_CTRL_LFXOBOOST (0x1UL << 13) /**< LFXO Start-up Boost Current */
<> 128:9bcdf88f62b0 529 #define _CMU_CTRL_LFXOBOOST_SHIFT 13 /**< Shift value for CMU_LFXOBOOST */
<> 128:9bcdf88f62b0 530 #define _CMU_CTRL_LFXOBOOST_MASK 0x2000UL /**< Bit mask for CMU_LFXOBOOST */
<> 128:9bcdf88f62b0 531 #define _CMU_CTRL_LFXOBOOST_70PCENT 0x00000000UL /**< Mode 70PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 532 #define _CMU_CTRL_LFXOBOOST_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 533 #define _CMU_CTRL_LFXOBOOST_100PCENT 0x00000001UL /**< Mode 100PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 534 #define CMU_CTRL_LFXOBOOST_70PCENT (_CMU_CTRL_LFXOBOOST_70PCENT << 13) /**< Shifted mode 70PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 535 #define CMU_CTRL_LFXOBOOST_DEFAULT (_CMU_CTRL_LFXOBOOST_DEFAULT << 13) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 536 #define CMU_CTRL_LFXOBOOST_100PCENT (_CMU_CTRL_LFXOBOOST_100PCENT << 13) /**< Shifted mode 100PCENT for CMU_CTRL */
<> 128:9bcdf88f62b0 537 #define _CMU_CTRL_HFCLKDIV_SHIFT 14 /**< Shift value for CMU_HFCLKDIV */
<> 128:9bcdf88f62b0 538 #define _CMU_CTRL_HFCLKDIV_MASK 0x1C000UL /**< Bit mask for CMU_HFCLKDIV */
<> 128:9bcdf88f62b0 539 #define _CMU_CTRL_HFCLKDIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 540 #define CMU_CTRL_HFCLKDIV_DEFAULT (_CMU_CTRL_HFCLKDIV_DEFAULT << 14) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 541 #define CMU_CTRL_LFXOBUFCUR (0x1UL << 17) /**< LFXO Boost Buffer Current */
<> 128:9bcdf88f62b0 542 #define _CMU_CTRL_LFXOBUFCUR_SHIFT 17 /**< Shift value for CMU_LFXOBUFCUR */
<> 128:9bcdf88f62b0 543 #define _CMU_CTRL_LFXOBUFCUR_MASK 0x20000UL /**< Bit mask for CMU_LFXOBUFCUR */
<> 128:9bcdf88f62b0 544 #define _CMU_CTRL_LFXOBUFCUR_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 545 #define CMU_CTRL_LFXOBUFCUR_DEFAULT (_CMU_CTRL_LFXOBUFCUR_DEFAULT << 17) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 546 #define _CMU_CTRL_LFXOTIMEOUT_SHIFT 18 /**< Shift value for CMU_LFXOTIMEOUT */
<> 128:9bcdf88f62b0 547 #define _CMU_CTRL_LFXOTIMEOUT_MASK 0xC0000UL /**< Bit mask for CMU_LFXOTIMEOUT */
<> 128:9bcdf88f62b0 548 #define _CMU_CTRL_LFXOTIMEOUT_8CYCLES 0x00000000UL /**< Mode 8CYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 549 #define _CMU_CTRL_LFXOTIMEOUT_1KCYCLES 0x00000001UL /**< Mode 1KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 550 #define _CMU_CTRL_LFXOTIMEOUT_16KCYCLES 0x00000002UL /**< Mode 16KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 551 #define _CMU_CTRL_LFXOTIMEOUT_DEFAULT 0x00000003UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 552 #define _CMU_CTRL_LFXOTIMEOUT_32KCYCLES 0x00000003UL /**< Mode 32KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 553 #define CMU_CTRL_LFXOTIMEOUT_8CYCLES (_CMU_CTRL_LFXOTIMEOUT_8CYCLES << 18) /**< Shifted mode 8CYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 554 #define CMU_CTRL_LFXOTIMEOUT_1KCYCLES (_CMU_CTRL_LFXOTIMEOUT_1KCYCLES << 18) /**< Shifted mode 1KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 555 #define CMU_CTRL_LFXOTIMEOUT_16KCYCLES (_CMU_CTRL_LFXOTIMEOUT_16KCYCLES << 18) /**< Shifted mode 16KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 556 #define CMU_CTRL_LFXOTIMEOUT_DEFAULT (_CMU_CTRL_LFXOTIMEOUT_DEFAULT << 18) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 557 #define CMU_CTRL_LFXOTIMEOUT_32KCYCLES (_CMU_CTRL_LFXOTIMEOUT_32KCYCLES << 18) /**< Shifted mode 32KCYCLES for CMU_CTRL */
<> 128:9bcdf88f62b0 558 #define _CMU_CTRL_CLKOUTSEL0_SHIFT 20 /**< Shift value for CMU_CLKOUTSEL0 */
<> 128:9bcdf88f62b0 559 #define _CMU_CTRL_CLKOUTSEL0_MASK 0x700000UL /**< Bit mask for CMU_CLKOUTSEL0 */
<> 128:9bcdf88f62b0 560 #define _CMU_CTRL_CLKOUTSEL0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 561 #define _CMU_CTRL_CLKOUTSEL0_HFRCO 0x00000000UL /**< Mode HFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 562 #define _CMU_CTRL_CLKOUTSEL0_HFXO 0x00000001UL /**< Mode HFXO for CMU_CTRL */
<> 128:9bcdf88f62b0 563 #define _CMU_CTRL_CLKOUTSEL0_HFCLK2 0x00000002UL /**< Mode HFCLK2 for CMU_CTRL */
<> 128:9bcdf88f62b0 564 #define _CMU_CTRL_CLKOUTSEL0_HFCLK4 0x00000003UL /**< Mode HFCLK4 for CMU_CTRL */
<> 128:9bcdf88f62b0 565 #define _CMU_CTRL_CLKOUTSEL0_HFCLK8 0x00000004UL /**< Mode HFCLK8 for CMU_CTRL */
<> 128:9bcdf88f62b0 566 #define _CMU_CTRL_CLKOUTSEL0_HFCLK16 0x00000005UL /**< Mode HFCLK16 for CMU_CTRL */
<> 128:9bcdf88f62b0 567 #define _CMU_CTRL_CLKOUTSEL0_ULFRCO 0x00000006UL /**< Mode ULFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 568 #define _CMU_CTRL_CLKOUTSEL0_AUXHFRCO 0x00000007UL /**< Mode AUXHFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 569 #define CMU_CTRL_CLKOUTSEL0_DEFAULT (_CMU_CTRL_CLKOUTSEL0_DEFAULT << 20) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 570 #define CMU_CTRL_CLKOUTSEL0_HFRCO (_CMU_CTRL_CLKOUTSEL0_HFRCO << 20) /**< Shifted mode HFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 571 #define CMU_CTRL_CLKOUTSEL0_HFXO (_CMU_CTRL_CLKOUTSEL0_HFXO << 20) /**< Shifted mode HFXO for CMU_CTRL */
<> 128:9bcdf88f62b0 572 #define CMU_CTRL_CLKOUTSEL0_HFCLK2 (_CMU_CTRL_CLKOUTSEL0_HFCLK2 << 20) /**< Shifted mode HFCLK2 for CMU_CTRL */
<> 128:9bcdf88f62b0 573 #define CMU_CTRL_CLKOUTSEL0_HFCLK4 (_CMU_CTRL_CLKOUTSEL0_HFCLK4 << 20) /**< Shifted mode HFCLK4 for CMU_CTRL */
<> 128:9bcdf88f62b0 574 #define CMU_CTRL_CLKOUTSEL0_HFCLK8 (_CMU_CTRL_CLKOUTSEL0_HFCLK8 << 20) /**< Shifted mode HFCLK8 for CMU_CTRL */
<> 128:9bcdf88f62b0 575 #define CMU_CTRL_CLKOUTSEL0_HFCLK16 (_CMU_CTRL_CLKOUTSEL0_HFCLK16 << 20) /**< Shifted mode HFCLK16 for CMU_CTRL */
<> 128:9bcdf88f62b0 576 #define CMU_CTRL_CLKOUTSEL0_ULFRCO (_CMU_CTRL_CLKOUTSEL0_ULFRCO << 20) /**< Shifted mode ULFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 577 #define CMU_CTRL_CLKOUTSEL0_AUXHFRCO (_CMU_CTRL_CLKOUTSEL0_AUXHFRCO << 20) /**< Shifted mode AUXHFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 578 #define _CMU_CTRL_CLKOUTSEL1_SHIFT 23 /**< Shift value for CMU_CLKOUTSEL1 */
<> 128:9bcdf88f62b0 579 #define _CMU_CTRL_CLKOUTSEL1_MASK 0x7800000UL /**< Bit mask for CMU_CLKOUTSEL1 */
<> 128:9bcdf88f62b0 580 #define _CMU_CTRL_CLKOUTSEL1_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 581 #define _CMU_CTRL_CLKOUTSEL1_LFRCO 0x00000000UL /**< Mode LFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 582 #define _CMU_CTRL_CLKOUTSEL1_LFXO 0x00000001UL /**< Mode LFXO for CMU_CTRL */
<> 128:9bcdf88f62b0 583 #define _CMU_CTRL_CLKOUTSEL1_HFCLK 0x00000002UL /**< Mode HFCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 584 #define _CMU_CTRL_CLKOUTSEL1_LFXOQ 0x00000003UL /**< Mode LFXOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 585 #define _CMU_CTRL_CLKOUTSEL1_HFXOQ 0x00000004UL /**< Mode HFXOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 586 #define _CMU_CTRL_CLKOUTSEL1_LFRCOQ 0x00000005UL /**< Mode LFRCOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 587 #define _CMU_CTRL_CLKOUTSEL1_HFRCOQ 0x00000006UL /**< Mode HFRCOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 588 #define _CMU_CTRL_CLKOUTSEL1_AUXHFRCOQ 0x00000007UL /**< Mode AUXHFRCOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 589 #define _CMU_CTRL_CLKOUTSEL1_USHFRCO 0x00000008UL /**< Mode USHFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 590 #define CMU_CTRL_CLKOUTSEL1_DEFAULT (_CMU_CTRL_CLKOUTSEL1_DEFAULT << 23) /**< Shifted mode DEFAULT for CMU_CTRL */
<> 128:9bcdf88f62b0 591 #define CMU_CTRL_CLKOUTSEL1_LFRCO (_CMU_CTRL_CLKOUTSEL1_LFRCO << 23) /**< Shifted mode LFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 592 #define CMU_CTRL_CLKOUTSEL1_LFXO (_CMU_CTRL_CLKOUTSEL1_LFXO << 23) /**< Shifted mode LFXO for CMU_CTRL */
<> 128:9bcdf88f62b0 593 #define CMU_CTRL_CLKOUTSEL1_HFCLK (_CMU_CTRL_CLKOUTSEL1_HFCLK << 23) /**< Shifted mode HFCLK for CMU_CTRL */
<> 128:9bcdf88f62b0 594 #define CMU_CTRL_CLKOUTSEL1_LFXOQ (_CMU_CTRL_CLKOUTSEL1_LFXOQ << 23) /**< Shifted mode LFXOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 595 #define CMU_CTRL_CLKOUTSEL1_HFXOQ (_CMU_CTRL_CLKOUTSEL1_HFXOQ << 23) /**< Shifted mode HFXOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 596 #define CMU_CTRL_CLKOUTSEL1_LFRCOQ (_CMU_CTRL_CLKOUTSEL1_LFRCOQ << 23) /**< Shifted mode LFRCOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 597 #define CMU_CTRL_CLKOUTSEL1_HFRCOQ (_CMU_CTRL_CLKOUTSEL1_HFRCOQ << 23) /**< Shifted mode HFRCOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 598 #define CMU_CTRL_CLKOUTSEL1_AUXHFRCOQ (_CMU_CTRL_CLKOUTSEL1_AUXHFRCOQ << 23) /**< Shifted mode AUXHFRCOQ for CMU_CTRL */
<> 128:9bcdf88f62b0 599 #define CMU_CTRL_CLKOUTSEL1_USHFRCO (_CMU_CTRL_CLKOUTSEL1_USHFRCO << 23) /**< Shifted mode USHFRCO for CMU_CTRL */
<> 128:9bcdf88f62b0 600
<> 128:9bcdf88f62b0 601 /* Bit fields for CMU HFCORECLKDIV */
<> 128:9bcdf88f62b0 602 #define _CMU_HFCORECLKDIV_RESETVALUE 0x00000000UL /**< Default value for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 603 #define _CMU_HFCORECLKDIV_MASK 0x0000010FUL /**< Mask for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 604 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_SHIFT 0 /**< Shift value for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 605 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_MASK 0xFUL /**< Bit mask for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 606 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 607 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK 0x00000000UL /**< Mode HFCLK for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 608 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK2 0x00000001UL /**< Mode HFCLK2 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 609 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK4 0x00000002UL /**< Mode HFCLK4 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 610 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK8 0x00000003UL /**< Mode HFCLK8 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 611 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK16 0x00000004UL /**< Mode HFCLK16 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 612 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK32 0x00000005UL /**< Mode HFCLK32 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 613 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK64 0x00000006UL /**< Mode HFCLK64 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 614 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK128 0x00000007UL /**< Mode HFCLK128 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 615 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK256 0x00000008UL /**< Mode HFCLK256 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 616 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK512 0x00000009UL /**< Mode HFCLK512 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 617 #define CMU_HFCORECLKDIV_HFCORECLKDIV_DEFAULT (_CMU_HFCORECLKDIV_HFCORECLKDIV_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 618 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK << 0) /**< Shifted mode HFCLK for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 619 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK2 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK2 << 0) /**< Shifted mode HFCLK2 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 620 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK4 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK4 << 0) /**< Shifted mode HFCLK4 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 621 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK8 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK8 << 0) /**< Shifted mode HFCLK8 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 622 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK16 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK16 << 0) /**< Shifted mode HFCLK16 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 623 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK32 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK32 << 0) /**< Shifted mode HFCLK32 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 624 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK64 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK64 << 0) /**< Shifted mode HFCLK64 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 625 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK128 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK128 << 0) /**< Shifted mode HFCLK128 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 626 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK256 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK256 << 0) /**< Shifted mode HFCLK256 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 627 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK512 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK512 << 0) /**< Shifted mode HFCLK512 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 628 #define CMU_HFCORECLKDIV_HFCORECLKLEDIV (0x1UL << 8) /**< Additional Division Factor For HFCORECLKLE */
<> 128:9bcdf88f62b0 629 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_SHIFT 8 /**< Shift value for CMU_HFCORECLKLEDIV */
<> 128:9bcdf88f62b0 630 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_MASK 0x100UL /**< Bit mask for CMU_HFCORECLKLEDIV */
<> 128:9bcdf88f62b0 631 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 632 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV2 0x00000000UL /**< Mode DIV2 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 633 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV4 0x00000001UL /**< Mode DIV4 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 634 #define CMU_HFCORECLKDIV_HFCORECLKLEDIV_DEFAULT (_CMU_HFCORECLKDIV_HFCORECLKLEDIV_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 635 #define CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV2 (_CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV2 << 8) /**< Shifted mode DIV2 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 636 #define CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV4 (_CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV4 << 8) /**< Shifted mode DIV4 for CMU_HFCORECLKDIV */
<> 128:9bcdf88f62b0 637
<> 128:9bcdf88f62b0 638 /* Bit fields for CMU HFPERCLKDIV */
<> 128:9bcdf88f62b0 639 #define _CMU_HFPERCLKDIV_RESETVALUE 0x00000100UL /**< Default value for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 640 #define _CMU_HFPERCLKDIV_MASK 0x0000010FUL /**< Mask for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 641 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_SHIFT 0 /**< Shift value for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 642 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_MASK 0xFUL /**< Bit mask for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 643 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 644 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK 0x00000000UL /**< Mode HFCLK for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 645 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK2 0x00000001UL /**< Mode HFCLK2 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 646 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK4 0x00000002UL /**< Mode HFCLK4 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 647 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK8 0x00000003UL /**< Mode HFCLK8 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 648 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK16 0x00000004UL /**< Mode HFCLK16 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 649 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK32 0x00000005UL /**< Mode HFCLK32 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 650 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK64 0x00000006UL /**< Mode HFCLK64 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 651 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK128 0x00000007UL /**< Mode HFCLK128 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 652 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK256 0x00000008UL /**< Mode HFCLK256 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 653 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK512 0x00000009UL /**< Mode HFCLK512 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 654 #define CMU_HFPERCLKDIV_HFPERCLKDIV_DEFAULT (_CMU_HFPERCLKDIV_HFPERCLKDIV_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 655 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK << 0) /**< Shifted mode HFCLK for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 656 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK2 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK2 << 0) /**< Shifted mode HFCLK2 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 657 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK4 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK4 << 0) /**< Shifted mode HFCLK4 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 658 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK8 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK8 << 0) /**< Shifted mode HFCLK8 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 659 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK16 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK16 << 0) /**< Shifted mode HFCLK16 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 660 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK32 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK32 << 0) /**< Shifted mode HFCLK32 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 661 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK64 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK64 << 0) /**< Shifted mode HFCLK64 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 662 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK128 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK128 << 0) /**< Shifted mode HFCLK128 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 663 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK256 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK256 << 0) /**< Shifted mode HFCLK256 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 664 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK512 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK512 << 0) /**< Shifted mode HFCLK512 for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 665 #define CMU_HFPERCLKDIV_HFPERCLKEN (0x1UL << 8) /**< HFPERCLK Enable */
<> 128:9bcdf88f62b0 666 #define _CMU_HFPERCLKDIV_HFPERCLKEN_SHIFT 8 /**< Shift value for CMU_HFPERCLKEN */
<> 128:9bcdf88f62b0 667 #define _CMU_HFPERCLKDIV_HFPERCLKEN_MASK 0x100UL /**< Bit mask for CMU_HFPERCLKEN */
<> 128:9bcdf88f62b0 668 #define _CMU_HFPERCLKDIV_HFPERCLKEN_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 669 #define CMU_HFPERCLKDIV_HFPERCLKEN_DEFAULT (_CMU_HFPERCLKDIV_HFPERCLKEN_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_HFPERCLKDIV */
<> 128:9bcdf88f62b0 670
<> 128:9bcdf88f62b0 671 /* Bit fields for CMU HFRCOCTRL */
<> 128:9bcdf88f62b0 672 #define _CMU_HFRCOCTRL_RESETVALUE 0x00000380UL /**< Default value for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 673 #define _CMU_HFRCOCTRL_MASK 0x0001F7FFUL /**< Mask for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 674 #define _CMU_HFRCOCTRL_TUNING_SHIFT 0 /**< Shift value for CMU_TUNING */
<> 128:9bcdf88f62b0 675 #define _CMU_HFRCOCTRL_TUNING_MASK 0xFFUL /**< Bit mask for CMU_TUNING */
<> 128:9bcdf88f62b0 676 #define _CMU_HFRCOCTRL_TUNING_DEFAULT 0x00000080UL /**< Mode DEFAULT for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 677 #define CMU_HFRCOCTRL_TUNING_DEFAULT (_CMU_HFRCOCTRL_TUNING_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 678 #define _CMU_HFRCOCTRL_BAND_SHIFT 8 /**< Shift value for CMU_BAND */
<> 128:9bcdf88f62b0 679 #define _CMU_HFRCOCTRL_BAND_MASK 0x700UL /**< Bit mask for CMU_BAND */
<> 128:9bcdf88f62b0 680 #define _CMU_HFRCOCTRL_BAND_1MHZ 0x00000000UL /**< Mode 1MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 681 #define _CMU_HFRCOCTRL_BAND_7MHZ 0x00000001UL /**< Mode 7MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 682 #define _CMU_HFRCOCTRL_BAND_11MHZ 0x00000002UL /**< Mode 11MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 683 #define _CMU_HFRCOCTRL_BAND_DEFAULT 0x00000003UL /**< Mode DEFAULT for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 684 #define _CMU_HFRCOCTRL_BAND_14MHZ 0x00000003UL /**< Mode 14MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 685 #define _CMU_HFRCOCTRL_BAND_21MHZ 0x00000004UL /**< Mode 21MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 686 #define CMU_HFRCOCTRL_BAND_1MHZ (_CMU_HFRCOCTRL_BAND_1MHZ << 8) /**< Shifted mode 1MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 687 #define CMU_HFRCOCTRL_BAND_7MHZ (_CMU_HFRCOCTRL_BAND_7MHZ << 8) /**< Shifted mode 7MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 688 #define CMU_HFRCOCTRL_BAND_11MHZ (_CMU_HFRCOCTRL_BAND_11MHZ << 8) /**< Shifted mode 11MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 689 #define CMU_HFRCOCTRL_BAND_DEFAULT (_CMU_HFRCOCTRL_BAND_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 690 #define CMU_HFRCOCTRL_BAND_14MHZ (_CMU_HFRCOCTRL_BAND_14MHZ << 8) /**< Shifted mode 14MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 691 #define CMU_HFRCOCTRL_BAND_21MHZ (_CMU_HFRCOCTRL_BAND_21MHZ << 8) /**< Shifted mode 21MHZ for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 692 #define _CMU_HFRCOCTRL_SUDELAY_SHIFT 12 /**< Shift value for CMU_SUDELAY */
<> 128:9bcdf88f62b0 693 #define _CMU_HFRCOCTRL_SUDELAY_MASK 0x1F000UL /**< Bit mask for CMU_SUDELAY */
<> 128:9bcdf88f62b0 694 #define _CMU_HFRCOCTRL_SUDELAY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 695 #define CMU_HFRCOCTRL_SUDELAY_DEFAULT (_CMU_HFRCOCTRL_SUDELAY_DEFAULT << 12) /**< Shifted mode DEFAULT for CMU_HFRCOCTRL */
<> 128:9bcdf88f62b0 696
<> 128:9bcdf88f62b0 697 /* Bit fields for CMU LFRCOCTRL */
<> 128:9bcdf88f62b0 698 #define _CMU_LFRCOCTRL_RESETVALUE 0x00000040UL /**< Default value for CMU_LFRCOCTRL */
<> 128:9bcdf88f62b0 699 #define _CMU_LFRCOCTRL_MASK 0x0000007FUL /**< Mask for CMU_LFRCOCTRL */
<> 128:9bcdf88f62b0 700 #define _CMU_LFRCOCTRL_TUNING_SHIFT 0 /**< Shift value for CMU_TUNING */
<> 128:9bcdf88f62b0 701 #define _CMU_LFRCOCTRL_TUNING_MASK 0x7FUL /**< Bit mask for CMU_TUNING */
<> 128:9bcdf88f62b0 702 #define _CMU_LFRCOCTRL_TUNING_DEFAULT 0x00000040UL /**< Mode DEFAULT for CMU_LFRCOCTRL */
<> 128:9bcdf88f62b0 703 #define CMU_LFRCOCTRL_TUNING_DEFAULT (_CMU_LFRCOCTRL_TUNING_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_LFRCOCTRL */
<> 128:9bcdf88f62b0 704
<> 128:9bcdf88f62b0 705 /* Bit fields for CMU AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 706 #define _CMU_AUXHFRCOCTRL_RESETVALUE 0x00000080UL /**< Default value for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 707 #define _CMU_AUXHFRCOCTRL_MASK 0x000007FFUL /**< Mask for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 708 #define _CMU_AUXHFRCOCTRL_TUNING_SHIFT 0 /**< Shift value for CMU_TUNING */
<> 128:9bcdf88f62b0 709 #define _CMU_AUXHFRCOCTRL_TUNING_MASK 0xFFUL /**< Bit mask for CMU_TUNING */
<> 128:9bcdf88f62b0 710 #define _CMU_AUXHFRCOCTRL_TUNING_DEFAULT 0x00000080UL /**< Mode DEFAULT for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 711 #define CMU_AUXHFRCOCTRL_TUNING_DEFAULT (_CMU_AUXHFRCOCTRL_TUNING_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 712 #define _CMU_AUXHFRCOCTRL_BAND_SHIFT 8 /**< Shift value for CMU_BAND */
<> 128:9bcdf88f62b0 713 #define _CMU_AUXHFRCOCTRL_BAND_MASK 0x700UL /**< Bit mask for CMU_BAND */
<> 128:9bcdf88f62b0 714 #define _CMU_AUXHFRCOCTRL_BAND_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 715 #define _CMU_AUXHFRCOCTRL_BAND_14MHZ 0x00000000UL /**< Mode 14MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 716 #define _CMU_AUXHFRCOCTRL_BAND_11MHZ 0x00000001UL /**< Mode 11MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 717 #define _CMU_AUXHFRCOCTRL_BAND_7MHZ 0x00000002UL /**< Mode 7MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 718 #define _CMU_AUXHFRCOCTRL_BAND_1MHZ 0x00000003UL /**< Mode 1MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 719 #define _CMU_AUXHFRCOCTRL_BAND_21MHZ 0x00000007UL /**< Mode 21MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 720 #define CMU_AUXHFRCOCTRL_BAND_DEFAULT (_CMU_AUXHFRCOCTRL_BAND_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 721 #define CMU_AUXHFRCOCTRL_BAND_14MHZ (_CMU_AUXHFRCOCTRL_BAND_14MHZ << 8) /**< Shifted mode 14MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 722 #define CMU_AUXHFRCOCTRL_BAND_11MHZ (_CMU_AUXHFRCOCTRL_BAND_11MHZ << 8) /**< Shifted mode 11MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 723 #define CMU_AUXHFRCOCTRL_BAND_7MHZ (_CMU_AUXHFRCOCTRL_BAND_7MHZ << 8) /**< Shifted mode 7MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 724 #define CMU_AUXHFRCOCTRL_BAND_1MHZ (_CMU_AUXHFRCOCTRL_BAND_1MHZ << 8) /**< Shifted mode 1MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 725 #define CMU_AUXHFRCOCTRL_BAND_21MHZ (_CMU_AUXHFRCOCTRL_BAND_21MHZ << 8) /**< Shifted mode 21MHZ for CMU_AUXHFRCOCTRL */
<> 128:9bcdf88f62b0 726
<> 128:9bcdf88f62b0 727 /* Bit fields for CMU CALCTRL */
<> 128:9bcdf88f62b0 728 #define _CMU_CALCTRL_RESETVALUE 0x00000000UL /**< Default value for CMU_CALCTRL */
<> 128:9bcdf88f62b0 729 #define _CMU_CALCTRL_MASK 0x0000007FUL /**< Mask for CMU_CALCTRL */
<> 128:9bcdf88f62b0 730 #define _CMU_CALCTRL_UPSEL_SHIFT 0 /**< Shift value for CMU_UPSEL */
<> 128:9bcdf88f62b0 731 #define _CMU_CALCTRL_UPSEL_MASK 0x7UL /**< Bit mask for CMU_UPSEL */
<> 128:9bcdf88f62b0 732 #define _CMU_CALCTRL_UPSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CALCTRL */
<> 128:9bcdf88f62b0 733 #define _CMU_CALCTRL_UPSEL_HFXO 0x00000000UL /**< Mode HFXO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 734 #define _CMU_CALCTRL_UPSEL_LFXO 0x00000001UL /**< Mode LFXO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 735 #define _CMU_CALCTRL_UPSEL_HFRCO 0x00000002UL /**< Mode HFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 736 #define _CMU_CALCTRL_UPSEL_LFRCO 0x00000003UL /**< Mode LFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 737 #define _CMU_CALCTRL_UPSEL_AUXHFRCO 0x00000004UL /**< Mode AUXHFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 738 #define _CMU_CALCTRL_UPSEL_USHFRCO 0x00000005UL /**< Mode USHFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 739 #define CMU_CALCTRL_UPSEL_DEFAULT (_CMU_CALCTRL_UPSEL_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_CALCTRL */
<> 128:9bcdf88f62b0 740 #define CMU_CALCTRL_UPSEL_HFXO (_CMU_CALCTRL_UPSEL_HFXO << 0) /**< Shifted mode HFXO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 741 #define CMU_CALCTRL_UPSEL_LFXO (_CMU_CALCTRL_UPSEL_LFXO << 0) /**< Shifted mode LFXO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 742 #define CMU_CALCTRL_UPSEL_HFRCO (_CMU_CALCTRL_UPSEL_HFRCO << 0) /**< Shifted mode HFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 743 #define CMU_CALCTRL_UPSEL_LFRCO (_CMU_CALCTRL_UPSEL_LFRCO << 0) /**< Shifted mode LFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 744 #define CMU_CALCTRL_UPSEL_AUXHFRCO (_CMU_CALCTRL_UPSEL_AUXHFRCO << 0) /**< Shifted mode AUXHFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 745 #define CMU_CALCTRL_UPSEL_USHFRCO (_CMU_CALCTRL_UPSEL_USHFRCO << 0) /**< Shifted mode USHFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 746 #define _CMU_CALCTRL_DOWNSEL_SHIFT 3 /**< Shift value for CMU_DOWNSEL */
<> 128:9bcdf88f62b0 747 #define _CMU_CALCTRL_DOWNSEL_MASK 0x38UL /**< Bit mask for CMU_DOWNSEL */
<> 128:9bcdf88f62b0 748 #define _CMU_CALCTRL_DOWNSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CALCTRL */
<> 128:9bcdf88f62b0 749 #define _CMU_CALCTRL_DOWNSEL_HFCLK 0x00000000UL /**< Mode HFCLK for CMU_CALCTRL */
<> 128:9bcdf88f62b0 750 #define _CMU_CALCTRL_DOWNSEL_HFXO 0x00000001UL /**< Mode HFXO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 751 #define _CMU_CALCTRL_DOWNSEL_LFXO 0x00000002UL /**< Mode LFXO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 752 #define _CMU_CALCTRL_DOWNSEL_HFRCO 0x00000003UL /**< Mode HFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 753 #define _CMU_CALCTRL_DOWNSEL_LFRCO 0x00000004UL /**< Mode LFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 754 #define _CMU_CALCTRL_DOWNSEL_AUXHFRCO 0x00000005UL /**< Mode AUXHFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 755 #define _CMU_CALCTRL_DOWNSEL_USHFRCO 0x00000006UL /**< Mode USHFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 756 #define CMU_CALCTRL_DOWNSEL_DEFAULT (_CMU_CALCTRL_DOWNSEL_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_CALCTRL */
<> 128:9bcdf88f62b0 757 #define CMU_CALCTRL_DOWNSEL_HFCLK (_CMU_CALCTRL_DOWNSEL_HFCLK << 3) /**< Shifted mode HFCLK for CMU_CALCTRL */
<> 128:9bcdf88f62b0 758 #define CMU_CALCTRL_DOWNSEL_HFXO (_CMU_CALCTRL_DOWNSEL_HFXO << 3) /**< Shifted mode HFXO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 759 #define CMU_CALCTRL_DOWNSEL_LFXO (_CMU_CALCTRL_DOWNSEL_LFXO << 3) /**< Shifted mode LFXO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 760 #define CMU_CALCTRL_DOWNSEL_HFRCO (_CMU_CALCTRL_DOWNSEL_HFRCO << 3) /**< Shifted mode HFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 761 #define CMU_CALCTRL_DOWNSEL_LFRCO (_CMU_CALCTRL_DOWNSEL_LFRCO << 3) /**< Shifted mode LFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 762 #define CMU_CALCTRL_DOWNSEL_AUXHFRCO (_CMU_CALCTRL_DOWNSEL_AUXHFRCO << 3) /**< Shifted mode AUXHFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 763 #define CMU_CALCTRL_DOWNSEL_USHFRCO (_CMU_CALCTRL_DOWNSEL_USHFRCO << 3) /**< Shifted mode USHFRCO for CMU_CALCTRL */
<> 128:9bcdf88f62b0 764 #define CMU_CALCTRL_CONT (0x1UL << 6) /**< Continuous Calibration */
<> 128:9bcdf88f62b0 765 #define _CMU_CALCTRL_CONT_SHIFT 6 /**< Shift value for CMU_CONT */
<> 128:9bcdf88f62b0 766 #define _CMU_CALCTRL_CONT_MASK 0x40UL /**< Bit mask for CMU_CONT */
<> 128:9bcdf88f62b0 767 #define _CMU_CALCTRL_CONT_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CALCTRL */
<> 128:9bcdf88f62b0 768 #define CMU_CALCTRL_CONT_DEFAULT (_CMU_CALCTRL_CONT_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_CALCTRL */
<> 128:9bcdf88f62b0 769
<> 128:9bcdf88f62b0 770 /* Bit fields for CMU CALCNT */
<> 128:9bcdf88f62b0 771 #define _CMU_CALCNT_RESETVALUE 0x00000000UL /**< Default value for CMU_CALCNT */
<> 128:9bcdf88f62b0 772 #define _CMU_CALCNT_MASK 0x000FFFFFUL /**< Mask for CMU_CALCNT */
<> 128:9bcdf88f62b0 773 #define _CMU_CALCNT_CALCNT_SHIFT 0 /**< Shift value for CMU_CALCNT */
<> 128:9bcdf88f62b0 774 #define _CMU_CALCNT_CALCNT_MASK 0xFFFFFUL /**< Bit mask for CMU_CALCNT */
<> 128:9bcdf88f62b0 775 #define _CMU_CALCNT_CALCNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CALCNT */
<> 128:9bcdf88f62b0 776 #define CMU_CALCNT_CALCNT_DEFAULT (_CMU_CALCNT_CALCNT_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_CALCNT */
<> 128:9bcdf88f62b0 777
<> 128:9bcdf88f62b0 778 /* Bit fields for CMU OSCENCMD */
<> 128:9bcdf88f62b0 779 #define _CMU_OSCENCMD_RESETVALUE 0x00000000UL /**< Default value for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 780 #define _CMU_OSCENCMD_MASK 0x00000FFFUL /**< Mask for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 781 #define CMU_OSCENCMD_HFRCOEN (0x1UL << 0) /**< HFRCO Enable */
<> 128:9bcdf88f62b0 782 #define _CMU_OSCENCMD_HFRCOEN_SHIFT 0 /**< Shift value for CMU_HFRCOEN */
<> 128:9bcdf88f62b0 783 #define _CMU_OSCENCMD_HFRCOEN_MASK 0x1UL /**< Bit mask for CMU_HFRCOEN */
<> 128:9bcdf88f62b0 784 #define _CMU_OSCENCMD_HFRCOEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 785 #define CMU_OSCENCMD_HFRCOEN_DEFAULT (_CMU_OSCENCMD_HFRCOEN_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 786 #define CMU_OSCENCMD_HFRCODIS (0x1UL << 1) /**< HFRCO Disable */
<> 128:9bcdf88f62b0 787 #define _CMU_OSCENCMD_HFRCODIS_SHIFT 1 /**< Shift value for CMU_HFRCODIS */
<> 128:9bcdf88f62b0 788 #define _CMU_OSCENCMD_HFRCODIS_MASK 0x2UL /**< Bit mask for CMU_HFRCODIS */
<> 128:9bcdf88f62b0 789 #define _CMU_OSCENCMD_HFRCODIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 790 #define CMU_OSCENCMD_HFRCODIS_DEFAULT (_CMU_OSCENCMD_HFRCODIS_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 791 #define CMU_OSCENCMD_HFXOEN (0x1UL << 2) /**< HFXO Enable */
<> 128:9bcdf88f62b0 792 #define _CMU_OSCENCMD_HFXOEN_SHIFT 2 /**< Shift value for CMU_HFXOEN */
<> 128:9bcdf88f62b0 793 #define _CMU_OSCENCMD_HFXOEN_MASK 0x4UL /**< Bit mask for CMU_HFXOEN */
<> 128:9bcdf88f62b0 794 #define _CMU_OSCENCMD_HFXOEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 795 #define CMU_OSCENCMD_HFXOEN_DEFAULT (_CMU_OSCENCMD_HFXOEN_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 796 #define CMU_OSCENCMD_HFXODIS (0x1UL << 3) /**< HFXO Disable */
<> 128:9bcdf88f62b0 797 #define _CMU_OSCENCMD_HFXODIS_SHIFT 3 /**< Shift value for CMU_HFXODIS */
<> 128:9bcdf88f62b0 798 #define _CMU_OSCENCMD_HFXODIS_MASK 0x8UL /**< Bit mask for CMU_HFXODIS */
<> 128:9bcdf88f62b0 799 #define _CMU_OSCENCMD_HFXODIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 800 #define CMU_OSCENCMD_HFXODIS_DEFAULT (_CMU_OSCENCMD_HFXODIS_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 801 #define CMU_OSCENCMD_AUXHFRCOEN (0x1UL << 4) /**< AUXHFRCO Enable */
<> 128:9bcdf88f62b0 802 #define _CMU_OSCENCMD_AUXHFRCOEN_SHIFT 4 /**< Shift value for CMU_AUXHFRCOEN */
<> 128:9bcdf88f62b0 803 #define _CMU_OSCENCMD_AUXHFRCOEN_MASK 0x10UL /**< Bit mask for CMU_AUXHFRCOEN */
<> 128:9bcdf88f62b0 804 #define _CMU_OSCENCMD_AUXHFRCOEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 805 #define CMU_OSCENCMD_AUXHFRCOEN_DEFAULT (_CMU_OSCENCMD_AUXHFRCOEN_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 806 #define CMU_OSCENCMD_AUXHFRCODIS (0x1UL << 5) /**< AUXHFRCO Disable */
<> 128:9bcdf88f62b0 807 #define _CMU_OSCENCMD_AUXHFRCODIS_SHIFT 5 /**< Shift value for CMU_AUXHFRCODIS */
<> 128:9bcdf88f62b0 808 #define _CMU_OSCENCMD_AUXHFRCODIS_MASK 0x20UL /**< Bit mask for CMU_AUXHFRCODIS */
<> 128:9bcdf88f62b0 809 #define _CMU_OSCENCMD_AUXHFRCODIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 810 #define CMU_OSCENCMD_AUXHFRCODIS_DEFAULT (_CMU_OSCENCMD_AUXHFRCODIS_DEFAULT << 5) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 811 #define CMU_OSCENCMD_LFRCOEN (0x1UL << 6) /**< LFRCO Enable */
<> 128:9bcdf88f62b0 812 #define _CMU_OSCENCMD_LFRCOEN_SHIFT 6 /**< Shift value for CMU_LFRCOEN */
<> 128:9bcdf88f62b0 813 #define _CMU_OSCENCMD_LFRCOEN_MASK 0x40UL /**< Bit mask for CMU_LFRCOEN */
<> 128:9bcdf88f62b0 814 #define _CMU_OSCENCMD_LFRCOEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 815 #define CMU_OSCENCMD_LFRCOEN_DEFAULT (_CMU_OSCENCMD_LFRCOEN_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 816 #define CMU_OSCENCMD_LFRCODIS (0x1UL << 7) /**< LFRCO Disable */
<> 128:9bcdf88f62b0 817 #define _CMU_OSCENCMD_LFRCODIS_SHIFT 7 /**< Shift value for CMU_LFRCODIS */
<> 128:9bcdf88f62b0 818 #define _CMU_OSCENCMD_LFRCODIS_MASK 0x80UL /**< Bit mask for CMU_LFRCODIS */
<> 128:9bcdf88f62b0 819 #define _CMU_OSCENCMD_LFRCODIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 820 #define CMU_OSCENCMD_LFRCODIS_DEFAULT (_CMU_OSCENCMD_LFRCODIS_DEFAULT << 7) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 821 #define CMU_OSCENCMD_LFXOEN (0x1UL << 8) /**< LFXO Enable */
<> 128:9bcdf88f62b0 822 #define _CMU_OSCENCMD_LFXOEN_SHIFT 8 /**< Shift value for CMU_LFXOEN */
<> 128:9bcdf88f62b0 823 #define _CMU_OSCENCMD_LFXOEN_MASK 0x100UL /**< Bit mask for CMU_LFXOEN */
<> 128:9bcdf88f62b0 824 #define _CMU_OSCENCMD_LFXOEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 825 #define CMU_OSCENCMD_LFXOEN_DEFAULT (_CMU_OSCENCMD_LFXOEN_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 826 #define CMU_OSCENCMD_LFXODIS (0x1UL << 9) /**< LFXO Disable */
<> 128:9bcdf88f62b0 827 #define _CMU_OSCENCMD_LFXODIS_SHIFT 9 /**< Shift value for CMU_LFXODIS */
<> 128:9bcdf88f62b0 828 #define _CMU_OSCENCMD_LFXODIS_MASK 0x200UL /**< Bit mask for CMU_LFXODIS */
<> 128:9bcdf88f62b0 829 #define _CMU_OSCENCMD_LFXODIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 830 #define CMU_OSCENCMD_LFXODIS_DEFAULT (_CMU_OSCENCMD_LFXODIS_DEFAULT << 9) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 831 #define CMU_OSCENCMD_USHFRCOEN (0x1UL << 10) /**< USHFRCO Enable */
<> 128:9bcdf88f62b0 832 #define _CMU_OSCENCMD_USHFRCOEN_SHIFT 10 /**< Shift value for CMU_USHFRCOEN */
<> 128:9bcdf88f62b0 833 #define _CMU_OSCENCMD_USHFRCOEN_MASK 0x400UL /**< Bit mask for CMU_USHFRCOEN */
<> 128:9bcdf88f62b0 834 #define _CMU_OSCENCMD_USHFRCOEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 835 #define CMU_OSCENCMD_USHFRCOEN_DEFAULT (_CMU_OSCENCMD_USHFRCOEN_DEFAULT << 10) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 836 #define CMU_OSCENCMD_USHFRCODIS (0x1UL << 11) /**< USHFRCO Disable */
<> 128:9bcdf88f62b0 837 #define _CMU_OSCENCMD_USHFRCODIS_SHIFT 11 /**< Shift value for CMU_USHFRCODIS */
<> 128:9bcdf88f62b0 838 #define _CMU_OSCENCMD_USHFRCODIS_MASK 0x800UL /**< Bit mask for CMU_USHFRCODIS */
<> 128:9bcdf88f62b0 839 #define _CMU_OSCENCMD_USHFRCODIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 840 #define CMU_OSCENCMD_USHFRCODIS_DEFAULT (_CMU_OSCENCMD_USHFRCODIS_DEFAULT << 11) /**< Shifted mode DEFAULT for CMU_OSCENCMD */
<> 128:9bcdf88f62b0 841
<> 128:9bcdf88f62b0 842 /* Bit fields for CMU CMD */
<> 128:9bcdf88f62b0 843 #define _CMU_CMD_RESETVALUE 0x00000000UL /**< Default value for CMU_CMD */
<> 128:9bcdf88f62b0 844 #define _CMU_CMD_MASK 0x0000001FUL /**< Mask for CMU_CMD */
<> 128:9bcdf88f62b0 845 #define _CMU_CMD_HFCLKSEL_SHIFT 0 /**< Shift value for CMU_HFCLKSEL */
<> 128:9bcdf88f62b0 846 #define _CMU_CMD_HFCLKSEL_MASK 0x7UL /**< Bit mask for CMU_HFCLKSEL */
<> 128:9bcdf88f62b0 847 #define _CMU_CMD_HFCLKSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CMD */
<> 128:9bcdf88f62b0 848 #define _CMU_CMD_HFCLKSEL_HFRCO 0x00000001UL /**< Mode HFRCO for CMU_CMD */
<> 128:9bcdf88f62b0 849 #define _CMU_CMD_HFCLKSEL_HFXO 0x00000002UL /**< Mode HFXO for CMU_CMD */
<> 128:9bcdf88f62b0 850 #define _CMU_CMD_HFCLKSEL_LFRCO 0x00000003UL /**< Mode LFRCO for CMU_CMD */
<> 128:9bcdf88f62b0 851 #define _CMU_CMD_HFCLKSEL_LFXO 0x00000004UL /**< Mode LFXO for CMU_CMD */
<> 128:9bcdf88f62b0 852 #define _CMU_CMD_HFCLKSEL_USHFRCODIV2 0x00000005UL /**< Mode USHFRCODIV2 for CMU_CMD */
<> 128:9bcdf88f62b0 853 #define CMU_CMD_HFCLKSEL_DEFAULT (_CMU_CMD_HFCLKSEL_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_CMD */
<> 128:9bcdf88f62b0 854 #define CMU_CMD_HFCLKSEL_HFRCO (_CMU_CMD_HFCLKSEL_HFRCO << 0) /**< Shifted mode HFRCO for CMU_CMD */
<> 128:9bcdf88f62b0 855 #define CMU_CMD_HFCLKSEL_HFXO (_CMU_CMD_HFCLKSEL_HFXO << 0) /**< Shifted mode HFXO for CMU_CMD */
<> 128:9bcdf88f62b0 856 #define CMU_CMD_HFCLKSEL_LFRCO (_CMU_CMD_HFCLKSEL_LFRCO << 0) /**< Shifted mode LFRCO for CMU_CMD */
<> 128:9bcdf88f62b0 857 #define CMU_CMD_HFCLKSEL_LFXO (_CMU_CMD_HFCLKSEL_LFXO << 0) /**< Shifted mode LFXO for CMU_CMD */
<> 128:9bcdf88f62b0 858 #define CMU_CMD_HFCLKSEL_USHFRCODIV2 (_CMU_CMD_HFCLKSEL_USHFRCODIV2 << 0) /**< Shifted mode USHFRCODIV2 for CMU_CMD */
<> 128:9bcdf88f62b0 859 #define CMU_CMD_CALSTART (0x1UL << 3) /**< Calibration Start */
<> 128:9bcdf88f62b0 860 #define _CMU_CMD_CALSTART_SHIFT 3 /**< Shift value for CMU_CALSTART */
<> 128:9bcdf88f62b0 861 #define _CMU_CMD_CALSTART_MASK 0x8UL /**< Bit mask for CMU_CALSTART */
<> 128:9bcdf88f62b0 862 #define _CMU_CMD_CALSTART_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CMD */
<> 128:9bcdf88f62b0 863 #define CMU_CMD_CALSTART_DEFAULT (_CMU_CMD_CALSTART_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_CMD */
<> 128:9bcdf88f62b0 864 #define CMU_CMD_CALSTOP (0x1UL << 4) /**< Calibration Stop */
<> 128:9bcdf88f62b0 865 #define _CMU_CMD_CALSTOP_SHIFT 4 /**< Shift value for CMU_CALSTOP */
<> 128:9bcdf88f62b0 866 #define _CMU_CMD_CALSTOP_MASK 0x10UL /**< Bit mask for CMU_CALSTOP */
<> 128:9bcdf88f62b0 867 #define _CMU_CMD_CALSTOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_CMD */
<> 128:9bcdf88f62b0 868 #define CMU_CMD_CALSTOP_DEFAULT (_CMU_CMD_CALSTOP_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_CMD */
<> 128:9bcdf88f62b0 869
<> 128:9bcdf88f62b0 870 /* Bit fields for CMU LFCLKSEL */
<> 128:9bcdf88f62b0 871 #define _CMU_LFCLKSEL_RESETVALUE 0x00000015UL /**< Default value for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 872 #define _CMU_LFCLKSEL_MASK 0x0011003FUL /**< Mask for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 873 #define _CMU_LFCLKSEL_LFA_SHIFT 0 /**< Shift value for CMU_LFA */
<> 128:9bcdf88f62b0 874 #define _CMU_LFCLKSEL_LFA_MASK 0x3UL /**< Bit mask for CMU_LFA */
<> 128:9bcdf88f62b0 875 #define _CMU_LFCLKSEL_LFA_DISABLED 0x00000000UL /**< Mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 876 #define _CMU_LFCLKSEL_LFA_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 877 #define _CMU_LFCLKSEL_LFA_LFRCO 0x00000001UL /**< Mode LFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 878 #define _CMU_LFCLKSEL_LFA_LFXO 0x00000002UL /**< Mode LFXO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 879 #define _CMU_LFCLKSEL_LFA_HFCORECLKLEDIV2 0x00000003UL /**< Mode HFCORECLKLEDIV2 for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 880 #define CMU_LFCLKSEL_LFA_DISABLED (_CMU_LFCLKSEL_LFA_DISABLED << 0) /**< Shifted mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 881 #define CMU_LFCLKSEL_LFA_DEFAULT (_CMU_LFCLKSEL_LFA_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 882 #define CMU_LFCLKSEL_LFA_LFRCO (_CMU_LFCLKSEL_LFA_LFRCO << 0) /**< Shifted mode LFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 883 #define CMU_LFCLKSEL_LFA_LFXO (_CMU_LFCLKSEL_LFA_LFXO << 0) /**< Shifted mode LFXO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 884 #define CMU_LFCLKSEL_LFA_HFCORECLKLEDIV2 (_CMU_LFCLKSEL_LFA_HFCORECLKLEDIV2 << 0) /**< Shifted mode HFCORECLKLEDIV2 for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 885 #define _CMU_LFCLKSEL_LFB_SHIFT 2 /**< Shift value for CMU_LFB */
<> 128:9bcdf88f62b0 886 #define _CMU_LFCLKSEL_LFB_MASK 0xCUL /**< Bit mask for CMU_LFB */
<> 128:9bcdf88f62b0 887 #define _CMU_LFCLKSEL_LFB_DISABLED 0x00000000UL /**< Mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 888 #define _CMU_LFCLKSEL_LFB_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 889 #define _CMU_LFCLKSEL_LFB_LFRCO 0x00000001UL /**< Mode LFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 890 #define _CMU_LFCLKSEL_LFB_LFXO 0x00000002UL /**< Mode LFXO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 891 #define _CMU_LFCLKSEL_LFB_HFCORECLKLEDIV2 0x00000003UL /**< Mode HFCORECLKLEDIV2 for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 892 #define CMU_LFCLKSEL_LFB_DISABLED (_CMU_LFCLKSEL_LFB_DISABLED << 2) /**< Shifted mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 893 #define CMU_LFCLKSEL_LFB_DEFAULT (_CMU_LFCLKSEL_LFB_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 894 #define CMU_LFCLKSEL_LFB_LFRCO (_CMU_LFCLKSEL_LFB_LFRCO << 2) /**< Shifted mode LFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 895 #define CMU_LFCLKSEL_LFB_LFXO (_CMU_LFCLKSEL_LFB_LFXO << 2) /**< Shifted mode LFXO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 896 #define CMU_LFCLKSEL_LFB_HFCORECLKLEDIV2 (_CMU_LFCLKSEL_LFB_HFCORECLKLEDIV2 << 2) /**< Shifted mode HFCORECLKLEDIV2 for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 897 #define _CMU_LFCLKSEL_LFC_SHIFT 4 /**< Shift value for CMU_LFC */
<> 128:9bcdf88f62b0 898 #define _CMU_LFCLKSEL_LFC_MASK 0x30UL /**< Bit mask for CMU_LFC */
<> 128:9bcdf88f62b0 899 #define _CMU_LFCLKSEL_LFC_DISABLED 0x00000000UL /**< Mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 900 #define _CMU_LFCLKSEL_LFC_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 901 #define _CMU_LFCLKSEL_LFC_LFRCO 0x00000001UL /**< Mode LFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 902 #define _CMU_LFCLKSEL_LFC_LFXO 0x00000002UL /**< Mode LFXO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 903 #define CMU_LFCLKSEL_LFC_DISABLED (_CMU_LFCLKSEL_LFC_DISABLED << 4) /**< Shifted mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 904 #define CMU_LFCLKSEL_LFC_DEFAULT (_CMU_LFCLKSEL_LFC_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 905 #define CMU_LFCLKSEL_LFC_LFRCO (_CMU_LFCLKSEL_LFC_LFRCO << 4) /**< Shifted mode LFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 906 #define CMU_LFCLKSEL_LFC_LFXO (_CMU_LFCLKSEL_LFC_LFXO << 4) /**< Shifted mode LFXO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 907 #define CMU_LFCLKSEL_LFAE (0x1UL << 16) /**< Clock Select for LFA Extended */
<> 128:9bcdf88f62b0 908 #define _CMU_LFCLKSEL_LFAE_SHIFT 16 /**< Shift value for CMU_LFAE */
<> 128:9bcdf88f62b0 909 #define _CMU_LFCLKSEL_LFAE_MASK 0x10000UL /**< Bit mask for CMU_LFAE */
<> 128:9bcdf88f62b0 910 #define _CMU_LFCLKSEL_LFAE_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 911 #define _CMU_LFCLKSEL_LFAE_DISABLED 0x00000000UL /**< Mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 912 #define _CMU_LFCLKSEL_LFAE_ULFRCO 0x00000001UL /**< Mode ULFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 913 #define CMU_LFCLKSEL_LFAE_DEFAULT (_CMU_LFCLKSEL_LFAE_DEFAULT << 16) /**< Shifted mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 914 #define CMU_LFCLKSEL_LFAE_DISABLED (_CMU_LFCLKSEL_LFAE_DISABLED << 16) /**< Shifted mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 915 #define CMU_LFCLKSEL_LFAE_ULFRCO (_CMU_LFCLKSEL_LFAE_ULFRCO << 16) /**< Shifted mode ULFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 916 #define CMU_LFCLKSEL_LFBE (0x1UL << 20) /**< Clock Select for LFB Extended */
<> 128:9bcdf88f62b0 917 #define _CMU_LFCLKSEL_LFBE_SHIFT 20 /**< Shift value for CMU_LFBE */
<> 128:9bcdf88f62b0 918 #define _CMU_LFCLKSEL_LFBE_MASK 0x100000UL /**< Bit mask for CMU_LFBE */
<> 128:9bcdf88f62b0 919 #define _CMU_LFCLKSEL_LFBE_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 920 #define _CMU_LFCLKSEL_LFBE_DISABLED 0x00000000UL /**< Mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 921 #define _CMU_LFCLKSEL_LFBE_ULFRCO 0x00000001UL /**< Mode ULFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 922 #define CMU_LFCLKSEL_LFBE_DEFAULT (_CMU_LFCLKSEL_LFBE_DEFAULT << 20) /**< Shifted mode DEFAULT for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 923 #define CMU_LFCLKSEL_LFBE_DISABLED (_CMU_LFCLKSEL_LFBE_DISABLED << 20) /**< Shifted mode DISABLED for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 924 #define CMU_LFCLKSEL_LFBE_ULFRCO (_CMU_LFCLKSEL_LFBE_ULFRCO << 20) /**< Shifted mode ULFRCO for CMU_LFCLKSEL */
<> 128:9bcdf88f62b0 925
<> 128:9bcdf88f62b0 926 /* Bit fields for CMU STATUS */
<> 128:9bcdf88f62b0 927 #define _CMU_STATUS_RESETVALUE 0x00000403UL /**< Default value for CMU_STATUS */
<> 128:9bcdf88f62b0 928 #define _CMU_STATUS_MASK 0x04E07FFFUL /**< Mask for CMU_STATUS */
<> 128:9bcdf88f62b0 929 #define CMU_STATUS_HFRCOENS (0x1UL << 0) /**< HFRCO Enable Status */
<> 128:9bcdf88f62b0 930 #define _CMU_STATUS_HFRCOENS_SHIFT 0 /**< Shift value for CMU_HFRCOENS */
<> 128:9bcdf88f62b0 931 #define _CMU_STATUS_HFRCOENS_MASK 0x1UL /**< Bit mask for CMU_HFRCOENS */
<> 128:9bcdf88f62b0 932 #define _CMU_STATUS_HFRCOENS_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 933 #define CMU_STATUS_HFRCOENS_DEFAULT (_CMU_STATUS_HFRCOENS_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 934 #define CMU_STATUS_HFRCORDY (0x1UL << 1) /**< HFRCO Ready */
<> 128:9bcdf88f62b0 935 #define _CMU_STATUS_HFRCORDY_SHIFT 1 /**< Shift value for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 936 #define _CMU_STATUS_HFRCORDY_MASK 0x2UL /**< Bit mask for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 937 #define _CMU_STATUS_HFRCORDY_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 938 #define CMU_STATUS_HFRCORDY_DEFAULT (_CMU_STATUS_HFRCORDY_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 939 #define CMU_STATUS_HFXOENS (0x1UL << 2) /**< HFXO Enable Status */
<> 128:9bcdf88f62b0 940 #define _CMU_STATUS_HFXOENS_SHIFT 2 /**< Shift value for CMU_HFXOENS */
<> 128:9bcdf88f62b0 941 #define _CMU_STATUS_HFXOENS_MASK 0x4UL /**< Bit mask for CMU_HFXOENS */
<> 128:9bcdf88f62b0 942 #define _CMU_STATUS_HFXOENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 943 #define CMU_STATUS_HFXOENS_DEFAULT (_CMU_STATUS_HFXOENS_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 944 #define CMU_STATUS_HFXORDY (0x1UL << 3) /**< HFXO Ready */
<> 128:9bcdf88f62b0 945 #define _CMU_STATUS_HFXORDY_SHIFT 3 /**< Shift value for CMU_HFXORDY */
<> 128:9bcdf88f62b0 946 #define _CMU_STATUS_HFXORDY_MASK 0x8UL /**< Bit mask for CMU_HFXORDY */
<> 128:9bcdf88f62b0 947 #define _CMU_STATUS_HFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 948 #define CMU_STATUS_HFXORDY_DEFAULT (_CMU_STATUS_HFXORDY_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 949 #define CMU_STATUS_AUXHFRCOENS (0x1UL << 4) /**< AUXHFRCO Enable Status */
<> 128:9bcdf88f62b0 950 #define _CMU_STATUS_AUXHFRCOENS_SHIFT 4 /**< Shift value for CMU_AUXHFRCOENS */
<> 128:9bcdf88f62b0 951 #define _CMU_STATUS_AUXHFRCOENS_MASK 0x10UL /**< Bit mask for CMU_AUXHFRCOENS */
<> 128:9bcdf88f62b0 952 #define _CMU_STATUS_AUXHFRCOENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 953 #define CMU_STATUS_AUXHFRCOENS_DEFAULT (_CMU_STATUS_AUXHFRCOENS_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 954 #define CMU_STATUS_AUXHFRCORDY (0x1UL << 5) /**< AUXHFRCO Ready */
<> 128:9bcdf88f62b0 955 #define _CMU_STATUS_AUXHFRCORDY_SHIFT 5 /**< Shift value for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 956 #define _CMU_STATUS_AUXHFRCORDY_MASK 0x20UL /**< Bit mask for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 957 #define _CMU_STATUS_AUXHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 958 #define CMU_STATUS_AUXHFRCORDY_DEFAULT (_CMU_STATUS_AUXHFRCORDY_DEFAULT << 5) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 959 #define CMU_STATUS_LFRCOENS (0x1UL << 6) /**< LFRCO Enable Status */
<> 128:9bcdf88f62b0 960 #define _CMU_STATUS_LFRCOENS_SHIFT 6 /**< Shift value for CMU_LFRCOENS */
<> 128:9bcdf88f62b0 961 #define _CMU_STATUS_LFRCOENS_MASK 0x40UL /**< Bit mask for CMU_LFRCOENS */
<> 128:9bcdf88f62b0 962 #define _CMU_STATUS_LFRCOENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 963 #define CMU_STATUS_LFRCOENS_DEFAULT (_CMU_STATUS_LFRCOENS_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 964 #define CMU_STATUS_LFRCORDY (0x1UL << 7) /**< LFRCO Ready */
<> 128:9bcdf88f62b0 965 #define _CMU_STATUS_LFRCORDY_SHIFT 7 /**< Shift value for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 966 #define _CMU_STATUS_LFRCORDY_MASK 0x80UL /**< Bit mask for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 967 #define _CMU_STATUS_LFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 968 #define CMU_STATUS_LFRCORDY_DEFAULT (_CMU_STATUS_LFRCORDY_DEFAULT << 7) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 969 #define CMU_STATUS_LFXOENS (0x1UL << 8) /**< LFXO Enable Status */
<> 128:9bcdf88f62b0 970 #define _CMU_STATUS_LFXOENS_SHIFT 8 /**< Shift value for CMU_LFXOENS */
<> 128:9bcdf88f62b0 971 #define _CMU_STATUS_LFXOENS_MASK 0x100UL /**< Bit mask for CMU_LFXOENS */
<> 128:9bcdf88f62b0 972 #define _CMU_STATUS_LFXOENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 973 #define CMU_STATUS_LFXOENS_DEFAULT (_CMU_STATUS_LFXOENS_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 974 #define CMU_STATUS_LFXORDY (0x1UL << 9) /**< LFXO Ready */
<> 128:9bcdf88f62b0 975 #define _CMU_STATUS_LFXORDY_SHIFT 9 /**< Shift value for CMU_LFXORDY */
<> 128:9bcdf88f62b0 976 #define _CMU_STATUS_LFXORDY_MASK 0x200UL /**< Bit mask for CMU_LFXORDY */
<> 128:9bcdf88f62b0 977 #define _CMU_STATUS_LFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 978 #define CMU_STATUS_LFXORDY_DEFAULT (_CMU_STATUS_LFXORDY_DEFAULT << 9) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 979 #define CMU_STATUS_HFRCOSEL (0x1UL << 10) /**< HFRCO Selected */
<> 128:9bcdf88f62b0 980 #define _CMU_STATUS_HFRCOSEL_SHIFT 10 /**< Shift value for CMU_HFRCOSEL */
<> 128:9bcdf88f62b0 981 #define _CMU_STATUS_HFRCOSEL_MASK 0x400UL /**< Bit mask for CMU_HFRCOSEL */
<> 128:9bcdf88f62b0 982 #define _CMU_STATUS_HFRCOSEL_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 983 #define CMU_STATUS_HFRCOSEL_DEFAULT (_CMU_STATUS_HFRCOSEL_DEFAULT << 10) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 984 #define CMU_STATUS_HFXOSEL (0x1UL << 11) /**< HFXO Selected */
<> 128:9bcdf88f62b0 985 #define _CMU_STATUS_HFXOSEL_SHIFT 11 /**< Shift value for CMU_HFXOSEL */
<> 128:9bcdf88f62b0 986 #define _CMU_STATUS_HFXOSEL_MASK 0x800UL /**< Bit mask for CMU_HFXOSEL */
<> 128:9bcdf88f62b0 987 #define _CMU_STATUS_HFXOSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 988 #define CMU_STATUS_HFXOSEL_DEFAULT (_CMU_STATUS_HFXOSEL_DEFAULT << 11) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 989 #define CMU_STATUS_LFRCOSEL (0x1UL << 12) /**< LFRCO Selected */
<> 128:9bcdf88f62b0 990 #define _CMU_STATUS_LFRCOSEL_SHIFT 12 /**< Shift value for CMU_LFRCOSEL */
<> 128:9bcdf88f62b0 991 #define _CMU_STATUS_LFRCOSEL_MASK 0x1000UL /**< Bit mask for CMU_LFRCOSEL */
<> 128:9bcdf88f62b0 992 #define _CMU_STATUS_LFRCOSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 993 #define CMU_STATUS_LFRCOSEL_DEFAULT (_CMU_STATUS_LFRCOSEL_DEFAULT << 12) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 994 #define CMU_STATUS_LFXOSEL (0x1UL << 13) /**< LFXO Selected */
<> 128:9bcdf88f62b0 995 #define _CMU_STATUS_LFXOSEL_SHIFT 13 /**< Shift value for CMU_LFXOSEL */
<> 128:9bcdf88f62b0 996 #define _CMU_STATUS_LFXOSEL_MASK 0x2000UL /**< Bit mask for CMU_LFXOSEL */
<> 128:9bcdf88f62b0 997 #define _CMU_STATUS_LFXOSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 998 #define CMU_STATUS_LFXOSEL_DEFAULT (_CMU_STATUS_LFXOSEL_DEFAULT << 13) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 999 #define CMU_STATUS_CALBSY (0x1UL << 14) /**< Calibration Busy */
<> 128:9bcdf88f62b0 1000 #define _CMU_STATUS_CALBSY_SHIFT 14 /**< Shift value for CMU_CALBSY */
<> 128:9bcdf88f62b0 1001 #define _CMU_STATUS_CALBSY_MASK 0x4000UL /**< Bit mask for CMU_CALBSY */
<> 128:9bcdf88f62b0 1002 #define _CMU_STATUS_CALBSY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1003 #define CMU_STATUS_CALBSY_DEFAULT (_CMU_STATUS_CALBSY_DEFAULT << 14) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1004 #define CMU_STATUS_USHFRCOENS (0x1UL << 21) /**< USHFRCO Enable Status */
<> 128:9bcdf88f62b0 1005 #define _CMU_STATUS_USHFRCOENS_SHIFT 21 /**< Shift value for CMU_USHFRCOENS */
<> 128:9bcdf88f62b0 1006 #define _CMU_STATUS_USHFRCOENS_MASK 0x200000UL /**< Bit mask for CMU_USHFRCOENS */
<> 128:9bcdf88f62b0 1007 #define _CMU_STATUS_USHFRCOENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1008 #define CMU_STATUS_USHFRCOENS_DEFAULT (_CMU_STATUS_USHFRCOENS_DEFAULT << 21) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1009 #define CMU_STATUS_USHFRCORDY (0x1UL << 22) /**< USHFRCO Ready */
<> 128:9bcdf88f62b0 1010 #define _CMU_STATUS_USHFRCORDY_SHIFT 22 /**< Shift value for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1011 #define _CMU_STATUS_USHFRCORDY_MASK 0x400000UL /**< Bit mask for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1012 #define _CMU_STATUS_USHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1013 #define CMU_STATUS_USHFRCORDY_DEFAULT (_CMU_STATUS_USHFRCORDY_DEFAULT << 22) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1014 #define CMU_STATUS_USHFRCOSUSPEND (0x1UL << 23) /**< USHFRCO is suspended */
<> 128:9bcdf88f62b0 1015 #define _CMU_STATUS_USHFRCOSUSPEND_SHIFT 23 /**< Shift value for CMU_USHFRCOSUSPEND */
<> 128:9bcdf88f62b0 1016 #define _CMU_STATUS_USHFRCOSUSPEND_MASK 0x800000UL /**< Bit mask for CMU_USHFRCOSUSPEND */
<> 128:9bcdf88f62b0 1017 #define _CMU_STATUS_USHFRCOSUSPEND_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1018 #define CMU_STATUS_USHFRCOSUSPEND_DEFAULT (_CMU_STATUS_USHFRCOSUSPEND_DEFAULT << 23) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1019 #define CMU_STATUS_USHFRCODIV2SEL (0x1UL << 26) /**< USHFRCODIV2 Selected */
<> 128:9bcdf88f62b0 1020 #define _CMU_STATUS_USHFRCODIV2SEL_SHIFT 26 /**< Shift value for CMU_USHFRCODIV2SEL */
<> 128:9bcdf88f62b0 1021 #define _CMU_STATUS_USHFRCODIV2SEL_MASK 0x4000000UL /**< Bit mask for CMU_USHFRCODIV2SEL */
<> 128:9bcdf88f62b0 1022 #define _CMU_STATUS_USHFRCODIV2SEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1023 #define CMU_STATUS_USHFRCODIV2SEL_DEFAULT (_CMU_STATUS_USHFRCODIV2SEL_DEFAULT << 26) /**< Shifted mode DEFAULT for CMU_STATUS */
<> 128:9bcdf88f62b0 1024
<> 128:9bcdf88f62b0 1025 /* Bit fields for CMU IF */
<> 128:9bcdf88f62b0 1026 #define _CMU_IF_RESETVALUE 0x00000001UL /**< Default value for CMU_IF */
<> 128:9bcdf88f62b0 1027 #define _CMU_IF_MASK 0x0000017FUL /**< Mask for CMU_IF */
<> 128:9bcdf88f62b0 1028 #define CMU_IF_HFRCORDY (0x1UL << 0) /**< HFRCO Ready Interrupt Flag */
<> 128:9bcdf88f62b0 1029 #define _CMU_IF_HFRCORDY_SHIFT 0 /**< Shift value for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 1030 #define _CMU_IF_HFRCORDY_MASK 0x1UL /**< Bit mask for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 1031 #define _CMU_IF_HFRCORDY_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1032 #define CMU_IF_HFRCORDY_DEFAULT (_CMU_IF_HFRCORDY_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1033 #define CMU_IF_HFXORDY (0x1UL << 1) /**< HFXO Ready Interrupt Flag */
<> 128:9bcdf88f62b0 1034 #define _CMU_IF_HFXORDY_SHIFT 1 /**< Shift value for CMU_HFXORDY */
<> 128:9bcdf88f62b0 1035 #define _CMU_IF_HFXORDY_MASK 0x2UL /**< Bit mask for CMU_HFXORDY */
<> 128:9bcdf88f62b0 1036 #define _CMU_IF_HFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1037 #define CMU_IF_HFXORDY_DEFAULT (_CMU_IF_HFXORDY_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1038 #define CMU_IF_LFRCORDY (0x1UL << 2) /**< LFRCO Ready Interrupt Flag */
<> 128:9bcdf88f62b0 1039 #define _CMU_IF_LFRCORDY_SHIFT 2 /**< Shift value for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 1040 #define _CMU_IF_LFRCORDY_MASK 0x4UL /**< Bit mask for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 1041 #define _CMU_IF_LFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1042 #define CMU_IF_LFRCORDY_DEFAULT (_CMU_IF_LFRCORDY_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1043 #define CMU_IF_LFXORDY (0x1UL << 3) /**< LFXO Ready Interrupt Flag */
<> 128:9bcdf88f62b0 1044 #define _CMU_IF_LFXORDY_SHIFT 3 /**< Shift value for CMU_LFXORDY */
<> 128:9bcdf88f62b0 1045 #define _CMU_IF_LFXORDY_MASK 0x8UL /**< Bit mask for CMU_LFXORDY */
<> 128:9bcdf88f62b0 1046 #define _CMU_IF_LFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1047 #define CMU_IF_LFXORDY_DEFAULT (_CMU_IF_LFXORDY_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1048 #define CMU_IF_AUXHFRCORDY (0x1UL << 4) /**< AUXHFRCO Ready Interrupt Flag */
<> 128:9bcdf88f62b0 1049 #define _CMU_IF_AUXHFRCORDY_SHIFT 4 /**< Shift value for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 1050 #define _CMU_IF_AUXHFRCORDY_MASK 0x10UL /**< Bit mask for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 1051 #define _CMU_IF_AUXHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1052 #define CMU_IF_AUXHFRCORDY_DEFAULT (_CMU_IF_AUXHFRCORDY_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1053 #define CMU_IF_CALRDY (0x1UL << 5) /**< Calibration Ready Interrupt Flag */
<> 128:9bcdf88f62b0 1054 #define _CMU_IF_CALRDY_SHIFT 5 /**< Shift value for CMU_CALRDY */
<> 128:9bcdf88f62b0 1055 #define _CMU_IF_CALRDY_MASK 0x20UL /**< Bit mask for CMU_CALRDY */
<> 128:9bcdf88f62b0 1056 #define _CMU_IF_CALRDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1057 #define CMU_IF_CALRDY_DEFAULT (_CMU_IF_CALRDY_DEFAULT << 5) /**< Shifted mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1058 #define CMU_IF_CALOF (0x1UL << 6) /**< Calibration Overflow Interrupt Flag */
<> 128:9bcdf88f62b0 1059 #define _CMU_IF_CALOF_SHIFT 6 /**< Shift value for CMU_CALOF */
<> 128:9bcdf88f62b0 1060 #define _CMU_IF_CALOF_MASK 0x40UL /**< Bit mask for CMU_CALOF */
<> 128:9bcdf88f62b0 1061 #define _CMU_IF_CALOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1062 #define CMU_IF_CALOF_DEFAULT (_CMU_IF_CALOF_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1063 #define CMU_IF_USHFRCORDY (0x1UL << 8) /**< USHFRCO Ready Interrupt Flag */
<> 128:9bcdf88f62b0 1064 #define _CMU_IF_USHFRCORDY_SHIFT 8 /**< Shift value for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1065 #define _CMU_IF_USHFRCORDY_MASK 0x100UL /**< Bit mask for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1066 #define _CMU_IF_USHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1067 #define CMU_IF_USHFRCORDY_DEFAULT (_CMU_IF_USHFRCORDY_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_IF */
<> 128:9bcdf88f62b0 1068
<> 128:9bcdf88f62b0 1069 /* Bit fields for CMU IFS */
<> 128:9bcdf88f62b0 1070 #define _CMU_IFS_RESETVALUE 0x00000000UL /**< Default value for CMU_IFS */
<> 128:9bcdf88f62b0 1071 #define _CMU_IFS_MASK 0x0000017FUL /**< Mask for CMU_IFS */
<> 128:9bcdf88f62b0 1072 #define CMU_IFS_HFRCORDY (0x1UL << 0) /**< HFRCO Ready Interrupt Flag Set */
<> 128:9bcdf88f62b0 1073 #define _CMU_IFS_HFRCORDY_SHIFT 0 /**< Shift value for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 1074 #define _CMU_IFS_HFRCORDY_MASK 0x1UL /**< Bit mask for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 1075 #define _CMU_IFS_HFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1076 #define CMU_IFS_HFRCORDY_DEFAULT (_CMU_IFS_HFRCORDY_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1077 #define CMU_IFS_HFXORDY (0x1UL << 1) /**< HFXO Ready Interrupt Flag Set */
<> 128:9bcdf88f62b0 1078 #define _CMU_IFS_HFXORDY_SHIFT 1 /**< Shift value for CMU_HFXORDY */
<> 128:9bcdf88f62b0 1079 #define _CMU_IFS_HFXORDY_MASK 0x2UL /**< Bit mask for CMU_HFXORDY */
<> 128:9bcdf88f62b0 1080 #define _CMU_IFS_HFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1081 #define CMU_IFS_HFXORDY_DEFAULT (_CMU_IFS_HFXORDY_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1082 #define CMU_IFS_LFRCORDY (0x1UL << 2) /**< LFRCO Ready Interrupt Flag Set */
<> 128:9bcdf88f62b0 1083 #define _CMU_IFS_LFRCORDY_SHIFT 2 /**< Shift value for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 1084 #define _CMU_IFS_LFRCORDY_MASK 0x4UL /**< Bit mask for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 1085 #define _CMU_IFS_LFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1086 #define CMU_IFS_LFRCORDY_DEFAULT (_CMU_IFS_LFRCORDY_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1087 #define CMU_IFS_LFXORDY (0x1UL << 3) /**< LFXO Ready Interrupt Flag Set */
<> 128:9bcdf88f62b0 1088 #define _CMU_IFS_LFXORDY_SHIFT 3 /**< Shift value for CMU_LFXORDY */
<> 128:9bcdf88f62b0 1089 #define _CMU_IFS_LFXORDY_MASK 0x8UL /**< Bit mask for CMU_LFXORDY */
<> 128:9bcdf88f62b0 1090 #define _CMU_IFS_LFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1091 #define CMU_IFS_LFXORDY_DEFAULT (_CMU_IFS_LFXORDY_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1092 #define CMU_IFS_AUXHFRCORDY (0x1UL << 4) /**< AUXHFRCO Ready Interrupt Flag Set */
<> 128:9bcdf88f62b0 1093 #define _CMU_IFS_AUXHFRCORDY_SHIFT 4 /**< Shift value for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 1094 #define _CMU_IFS_AUXHFRCORDY_MASK 0x10UL /**< Bit mask for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 1095 #define _CMU_IFS_AUXHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1096 #define CMU_IFS_AUXHFRCORDY_DEFAULT (_CMU_IFS_AUXHFRCORDY_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1097 #define CMU_IFS_CALRDY (0x1UL << 5) /**< Calibration Ready Interrupt Flag Set */
<> 128:9bcdf88f62b0 1098 #define _CMU_IFS_CALRDY_SHIFT 5 /**< Shift value for CMU_CALRDY */
<> 128:9bcdf88f62b0 1099 #define _CMU_IFS_CALRDY_MASK 0x20UL /**< Bit mask for CMU_CALRDY */
<> 128:9bcdf88f62b0 1100 #define _CMU_IFS_CALRDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1101 #define CMU_IFS_CALRDY_DEFAULT (_CMU_IFS_CALRDY_DEFAULT << 5) /**< Shifted mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1102 #define CMU_IFS_CALOF (0x1UL << 6) /**< Calibration Overflow Interrupt Flag Set */
<> 128:9bcdf88f62b0 1103 #define _CMU_IFS_CALOF_SHIFT 6 /**< Shift value for CMU_CALOF */
<> 128:9bcdf88f62b0 1104 #define _CMU_IFS_CALOF_MASK 0x40UL /**< Bit mask for CMU_CALOF */
<> 128:9bcdf88f62b0 1105 #define _CMU_IFS_CALOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1106 #define CMU_IFS_CALOF_DEFAULT (_CMU_IFS_CALOF_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1107 #define CMU_IFS_USHFRCORDY (0x1UL << 8) /**< USHFRCO Ready Interrupt Flag Set */
<> 128:9bcdf88f62b0 1108 #define _CMU_IFS_USHFRCORDY_SHIFT 8 /**< Shift value for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1109 #define _CMU_IFS_USHFRCORDY_MASK 0x100UL /**< Bit mask for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1110 #define _CMU_IFS_USHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1111 #define CMU_IFS_USHFRCORDY_DEFAULT (_CMU_IFS_USHFRCORDY_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_IFS */
<> 128:9bcdf88f62b0 1112
<> 128:9bcdf88f62b0 1113 /* Bit fields for CMU IFC */
<> 128:9bcdf88f62b0 1114 #define _CMU_IFC_RESETVALUE 0x00000000UL /**< Default value for CMU_IFC */
<> 128:9bcdf88f62b0 1115 #define _CMU_IFC_MASK 0x0000017FUL /**< Mask for CMU_IFC */
<> 128:9bcdf88f62b0 1116 #define CMU_IFC_HFRCORDY (0x1UL << 0) /**< HFRCO Ready Interrupt Flag Clear */
<> 128:9bcdf88f62b0 1117 #define _CMU_IFC_HFRCORDY_SHIFT 0 /**< Shift value for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 1118 #define _CMU_IFC_HFRCORDY_MASK 0x1UL /**< Bit mask for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 1119 #define _CMU_IFC_HFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1120 #define CMU_IFC_HFRCORDY_DEFAULT (_CMU_IFC_HFRCORDY_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1121 #define CMU_IFC_HFXORDY (0x1UL << 1) /**< HFXO Ready Interrupt Flag Clear */
<> 128:9bcdf88f62b0 1122 #define _CMU_IFC_HFXORDY_SHIFT 1 /**< Shift value for CMU_HFXORDY */
<> 128:9bcdf88f62b0 1123 #define _CMU_IFC_HFXORDY_MASK 0x2UL /**< Bit mask for CMU_HFXORDY */
<> 128:9bcdf88f62b0 1124 #define _CMU_IFC_HFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1125 #define CMU_IFC_HFXORDY_DEFAULT (_CMU_IFC_HFXORDY_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1126 #define CMU_IFC_LFRCORDY (0x1UL << 2) /**< LFRCO Ready Interrupt Flag Clear */
<> 128:9bcdf88f62b0 1127 #define _CMU_IFC_LFRCORDY_SHIFT 2 /**< Shift value for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 1128 #define _CMU_IFC_LFRCORDY_MASK 0x4UL /**< Bit mask for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 1129 #define _CMU_IFC_LFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1130 #define CMU_IFC_LFRCORDY_DEFAULT (_CMU_IFC_LFRCORDY_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1131 #define CMU_IFC_LFXORDY (0x1UL << 3) /**< LFXO Ready Interrupt Flag Clear */
<> 128:9bcdf88f62b0 1132 #define _CMU_IFC_LFXORDY_SHIFT 3 /**< Shift value for CMU_LFXORDY */
<> 128:9bcdf88f62b0 1133 #define _CMU_IFC_LFXORDY_MASK 0x8UL /**< Bit mask for CMU_LFXORDY */
<> 128:9bcdf88f62b0 1134 #define _CMU_IFC_LFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1135 #define CMU_IFC_LFXORDY_DEFAULT (_CMU_IFC_LFXORDY_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1136 #define CMU_IFC_AUXHFRCORDY (0x1UL << 4) /**< AUXHFRCO Ready Interrupt Flag Clear */
<> 128:9bcdf88f62b0 1137 #define _CMU_IFC_AUXHFRCORDY_SHIFT 4 /**< Shift value for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 1138 #define _CMU_IFC_AUXHFRCORDY_MASK 0x10UL /**< Bit mask for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 1139 #define _CMU_IFC_AUXHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1140 #define CMU_IFC_AUXHFRCORDY_DEFAULT (_CMU_IFC_AUXHFRCORDY_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1141 #define CMU_IFC_CALRDY (0x1UL << 5) /**< Calibration Ready Interrupt Flag Clear */
<> 128:9bcdf88f62b0 1142 #define _CMU_IFC_CALRDY_SHIFT 5 /**< Shift value for CMU_CALRDY */
<> 128:9bcdf88f62b0 1143 #define _CMU_IFC_CALRDY_MASK 0x20UL /**< Bit mask for CMU_CALRDY */
<> 128:9bcdf88f62b0 1144 #define _CMU_IFC_CALRDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1145 #define CMU_IFC_CALRDY_DEFAULT (_CMU_IFC_CALRDY_DEFAULT << 5) /**< Shifted mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1146 #define CMU_IFC_CALOF (0x1UL << 6) /**< Calibration Overflow Interrupt Flag Clear */
<> 128:9bcdf88f62b0 1147 #define _CMU_IFC_CALOF_SHIFT 6 /**< Shift value for CMU_CALOF */
<> 128:9bcdf88f62b0 1148 #define _CMU_IFC_CALOF_MASK 0x40UL /**< Bit mask for CMU_CALOF */
<> 128:9bcdf88f62b0 1149 #define _CMU_IFC_CALOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1150 #define CMU_IFC_CALOF_DEFAULT (_CMU_IFC_CALOF_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1151 #define CMU_IFC_USHFRCORDY (0x1UL << 8) /**< USHFRCO Ready Interrupt Flag Clear */
<> 128:9bcdf88f62b0 1152 #define _CMU_IFC_USHFRCORDY_SHIFT 8 /**< Shift value for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1153 #define _CMU_IFC_USHFRCORDY_MASK 0x100UL /**< Bit mask for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1154 #define _CMU_IFC_USHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1155 #define CMU_IFC_USHFRCORDY_DEFAULT (_CMU_IFC_USHFRCORDY_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_IFC */
<> 128:9bcdf88f62b0 1156
<> 128:9bcdf88f62b0 1157 /* Bit fields for CMU IEN */
<> 128:9bcdf88f62b0 1158 #define _CMU_IEN_RESETVALUE 0x00000000UL /**< Default value for CMU_IEN */
<> 128:9bcdf88f62b0 1159 #define _CMU_IEN_MASK 0x0000017FUL /**< Mask for CMU_IEN */
<> 128:9bcdf88f62b0 1160 #define CMU_IEN_HFRCORDY (0x1UL << 0) /**< HFRCO Ready Interrupt Enable */
<> 128:9bcdf88f62b0 1161 #define _CMU_IEN_HFRCORDY_SHIFT 0 /**< Shift value for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 1162 #define _CMU_IEN_HFRCORDY_MASK 0x1UL /**< Bit mask for CMU_HFRCORDY */
<> 128:9bcdf88f62b0 1163 #define _CMU_IEN_HFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1164 #define CMU_IEN_HFRCORDY_DEFAULT (_CMU_IEN_HFRCORDY_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1165 #define CMU_IEN_HFXORDY (0x1UL << 1) /**< HFXO Ready Interrupt Enable */
<> 128:9bcdf88f62b0 1166 #define _CMU_IEN_HFXORDY_SHIFT 1 /**< Shift value for CMU_HFXORDY */
<> 128:9bcdf88f62b0 1167 #define _CMU_IEN_HFXORDY_MASK 0x2UL /**< Bit mask for CMU_HFXORDY */
<> 128:9bcdf88f62b0 1168 #define _CMU_IEN_HFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1169 #define CMU_IEN_HFXORDY_DEFAULT (_CMU_IEN_HFXORDY_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1170 #define CMU_IEN_LFRCORDY (0x1UL << 2) /**< LFRCO Ready Interrupt Enable */
<> 128:9bcdf88f62b0 1171 #define _CMU_IEN_LFRCORDY_SHIFT 2 /**< Shift value for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 1172 #define _CMU_IEN_LFRCORDY_MASK 0x4UL /**< Bit mask for CMU_LFRCORDY */
<> 128:9bcdf88f62b0 1173 #define _CMU_IEN_LFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1174 #define CMU_IEN_LFRCORDY_DEFAULT (_CMU_IEN_LFRCORDY_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1175 #define CMU_IEN_LFXORDY (0x1UL << 3) /**< LFXO Ready Interrupt Enable */
<> 128:9bcdf88f62b0 1176 #define _CMU_IEN_LFXORDY_SHIFT 3 /**< Shift value for CMU_LFXORDY */
<> 128:9bcdf88f62b0 1177 #define _CMU_IEN_LFXORDY_MASK 0x8UL /**< Bit mask for CMU_LFXORDY */
<> 128:9bcdf88f62b0 1178 #define _CMU_IEN_LFXORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1179 #define CMU_IEN_LFXORDY_DEFAULT (_CMU_IEN_LFXORDY_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1180 #define CMU_IEN_AUXHFRCORDY (0x1UL << 4) /**< AUXHFRCO Ready Interrupt Enable */
<> 128:9bcdf88f62b0 1181 #define _CMU_IEN_AUXHFRCORDY_SHIFT 4 /**< Shift value for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 1182 #define _CMU_IEN_AUXHFRCORDY_MASK 0x10UL /**< Bit mask for CMU_AUXHFRCORDY */
<> 128:9bcdf88f62b0 1183 #define _CMU_IEN_AUXHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1184 #define CMU_IEN_AUXHFRCORDY_DEFAULT (_CMU_IEN_AUXHFRCORDY_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1185 #define CMU_IEN_CALRDY (0x1UL << 5) /**< Calibration Ready Interrupt Enable */
<> 128:9bcdf88f62b0 1186 #define _CMU_IEN_CALRDY_SHIFT 5 /**< Shift value for CMU_CALRDY */
<> 128:9bcdf88f62b0 1187 #define _CMU_IEN_CALRDY_MASK 0x20UL /**< Bit mask for CMU_CALRDY */
<> 128:9bcdf88f62b0 1188 #define _CMU_IEN_CALRDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1189 #define CMU_IEN_CALRDY_DEFAULT (_CMU_IEN_CALRDY_DEFAULT << 5) /**< Shifted mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1190 #define CMU_IEN_CALOF (0x1UL << 6) /**< Calibration Overflow Interrupt Enable */
<> 128:9bcdf88f62b0 1191 #define _CMU_IEN_CALOF_SHIFT 6 /**< Shift value for CMU_CALOF */
<> 128:9bcdf88f62b0 1192 #define _CMU_IEN_CALOF_MASK 0x40UL /**< Bit mask for CMU_CALOF */
<> 128:9bcdf88f62b0 1193 #define _CMU_IEN_CALOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1194 #define CMU_IEN_CALOF_DEFAULT (_CMU_IEN_CALOF_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1195 #define CMU_IEN_USHFRCORDY (0x1UL << 8) /**< USHFRCO Ready Interrupt Enable */
<> 128:9bcdf88f62b0 1196 #define _CMU_IEN_USHFRCORDY_SHIFT 8 /**< Shift value for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1197 #define _CMU_IEN_USHFRCORDY_MASK 0x100UL /**< Bit mask for CMU_USHFRCORDY */
<> 128:9bcdf88f62b0 1198 #define _CMU_IEN_USHFRCORDY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1199 #define CMU_IEN_USHFRCORDY_DEFAULT (_CMU_IEN_USHFRCORDY_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_IEN */
<> 128:9bcdf88f62b0 1200
<> 128:9bcdf88f62b0 1201 /* Bit fields for CMU HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1202 #define _CMU_HFCORECLKEN0_RESETVALUE 0x00000000UL /**< Default value for CMU_HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1203 #define _CMU_HFCORECLKEN0_MASK 0x00000007UL /**< Mask for CMU_HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1204 #define CMU_HFCORECLKEN0_AES (0x1UL << 0) /**< Advanced Encryption Standard Accelerator Clock Enable */
<> 128:9bcdf88f62b0 1205 #define _CMU_HFCORECLKEN0_AES_SHIFT 0 /**< Shift value for CMU_AES */
<> 128:9bcdf88f62b0 1206 #define _CMU_HFCORECLKEN0_AES_MASK 0x1UL /**< Bit mask for CMU_AES */
<> 128:9bcdf88f62b0 1207 #define _CMU_HFCORECLKEN0_AES_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1208 #define CMU_HFCORECLKEN0_AES_DEFAULT (_CMU_HFCORECLKEN0_AES_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1209 #define CMU_HFCORECLKEN0_DMA (0x1UL << 1) /**< Direct Memory Access Controller Clock Enable */
<> 128:9bcdf88f62b0 1210 #define _CMU_HFCORECLKEN0_DMA_SHIFT 1 /**< Shift value for CMU_DMA */
<> 128:9bcdf88f62b0 1211 #define _CMU_HFCORECLKEN0_DMA_MASK 0x2UL /**< Bit mask for CMU_DMA */
<> 128:9bcdf88f62b0 1212 #define _CMU_HFCORECLKEN0_DMA_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1213 #define CMU_HFCORECLKEN0_DMA_DEFAULT (_CMU_HFCORECLKEN0_DMA_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1214 #define CMU_HFCORECLKEN0_LE (0x1UL << 2) /**< Low Energy Peripheral Interface Clock Enable */
<> 128:9bcdf88f62b0 1215 #define _CMU_HFCORECLKEN0_LE_SHIFT 2 /**< Shift value for CMU_LE */
<> 128:9bcdf88f62b0 1216 #define _CMU_HFCORECLKEN0_LE_MASK 0x4UL /**< Bit mask for CMU_LE */
<> 128:9bcdf88f62b0 1217 #define _CMU_HFCORECLKEN0_LE_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1218 #define CMU_HFCORECLKEN0_LE_DEFAULT (_CMU_HFCORECLKEN0_LE_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_HFCORECLKEN0 */
<> 128:9bcdf88f62b0 1219
<> 128:9bcdf88f62b0 1220 /* Bit fields for CMU HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1221 #define _CMU_HFPERCLKEN0_RESETVALUE 0x00000000UL /**< Default value for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1222 #define _CMU_HFPERCLKEN0_MASK 0x00000FFFUL /**< Mask for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1223 #define CMU_HFPERCLKEN0_TIMER0 (0x1UL << 0) /**< Timer 0 Clock Enable */
<> 128:9bcdf88f62b0 1224 #define _CMU_HFPERCLKEN0_TIMER0_SHIFT 0 /**< Shift value for CMU_TIMER0 */
<> 128:9bcdf88f62b0 1225 #define _CMU_HFPERCLKEN0_TIMER0_MASK 0x1UL /**< Bit mask for CMU_TIMER0 */
<> 128:9bcdf88f62b0 1226 #define _CMU_HFPERCLKEN0_TIMER0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1227 #define CMU_HFPERCLKEN0_TIMER0_DEFAULT (_CMU_HFPERCLKEN0_TIMER0_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1228 #define CMU_HFPERCLKEN0_TIMER1 (0x1UL << 1) /**< Timer 1 Clock Enable */
<> 128:9bcdf88f62b0 1229 #define _CMU_HFPERCLKEN0_TIMER1_SHIFT 1 /**< Shift value for CMU_TIMER1 */
<> 128:9bcdf88f62b0 1230 #define _CMU_HFPERCLKEN0_TIMER1_MASK 0x2UL /**< Bit mask for CMU_TIMER1 */
<> 128:9bcdf88f62b0 1231 #define _CMU_HFPERCLKEN0_TIMER1_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1232 #define CMU_HFPERCLKEN0_TIMER1_DEFAULT (_CMU_HFPERCLKEN0_TIMER1_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1233 #define CMU_HFPERCLKEN0_TIMER2 (0x1UL << 2) /**< Timer 2 Clock Enable */
<> 128:9bcdf88f62b0 1234 #define _CMU_HFPERCLKEN0_TIMER2_SHIFT 2 /**< Shift value for CMU_TIMER2 */
<> 128:9bcdf88f62b0 1235 #define _CMU_HFPERCLKEN0_TIMER2_MASK 0x4UL /**< Bit mask for CMU_TIMER2 */
<> 128:9bcdf88f62b0 1236 #define _CMU_HFPERCLKEN0_TIMER2_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1237 #define CMU_HFPERCLKEN0_TIMER2_DEFAULT (_CMU_HFPERCLKEN0_TIMER2_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1238 #define CMU_HFPERCLKEN0_USART0 (0x1UL << 3) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 0 Clock Enable */
<> 128:9bcdf88f62b0 1239 #define _CMU_HFPERCLKEN0_USART0_SHIFT 3 /**< Shift value for CMU_USART0 */
<> 128:9bcdf88f62b0 1240 #define _CMU_HFPERCLKEN0_USART0_MASK 0x8UL /**< Bit mask for CMU_USART0 */
<> 128:9bcdf88f62b0 1241 #define _CMU_HFPERCLKEN0_USART0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1242 #define CMU_HFPERCLKEN0_USART0_DEFAULT (_CMU_HFPERCLKEN0_USART0_DEFAULT << 3) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1243 #define CMU_HFPERCLKEN0_USART1 (0x1UL << 4) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 1 Clock Enable */
<> 128:9bcdf88f62b0 1244 #define _CMU_HFPERCLKEN0_USART1_SHIFT 4 /**< Shift value for CMU_USART1 */
<> 128:9bcdf88f62b0 1245 #define _CMU_HFPERCLKEN0_USART1_MASK 0x10UL /**< Bit mask for CMU_USART1 */
<> 128:9bcdf88f62b0 1246 #define _CMU_HFPERCLKEN0_USART1_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1247 #define CMU_HFPERCLKEN0_USART1_DEFAULT (_CMU_HFPERCLKEN0_USART1_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1248 #define CMU_HFPERCLKEN0_ACMP0 (0x1UL << 5) /**< Analog Comparator 0 Clock Enable */
<> 128:9bcdf88f62b0 1249 #define _CMU_HFPERCLKEN0_ACMP0_SHIFT 5 /**< Shift value for CMU_ACMP0 */
<> 128:9bcdf88f62b0 1250 #define _CMU_HFPERCLKEN0_ACMP0_MASK 0x20UL /**< Bit mask for CMU_ACMP0 */
<> 128:9bcdf88f62b0 1251 #define _CMU_HFPERCLKEN0_ACMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1252 #define CMU_HFPERCLKEN0_ACMP0_DEFAULT (_CMU_HFPERCLKEN0_ACMP0_DEFAULT << 5) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1253 #define CMU_HFPERCLKEN0_PRS (0x1UL << 6) /**< Peripheral Reflex System Clock Enable */
<> 128:9bcdf88f62b0 1254 #define _CMU_HFPERCLKEN0_PRS_SHIFT 6 /**< Shift value for CMU_PRS */
<> 128:9bcdf88f62b0 1255 #define _CMU_HFPERCLKEN0_PRS_MASK 0x40UL /**< Bit mask for CMU_PRS */
<> 128:9bcdf88f62b0 1256 #define _CMU_HFPERCLKEN0_PRS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1257 #define CMU_HFPERCLKEN0_PRS_DEFAULT (_CMU_HFPERCLKEN0_PRS_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1258 #define CMU_HFPERCLKEN0_IDAC0 (0x1UL << 7) /**< Current Digital to Analog Converter 0 Clock Enable */
<> 128:9bcdf88f62b0 1259 #define _CMU_HFPERCLKEN0_IDAC0_SHIFT 7 /**< Shift value for CMU_IDAC0 */
<> 128:9bcdf88f62b0 1260 #define _CMU_HFPERCLKEN0_IDAC0_MASK 0x80UL /**< Bit mask for CMU_IDAC0 */
<> 128:9bcdf88f62b0 1261 #define _CMU_HFPERCLKEN0_IDAC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1262 #define CMU_HFPERCLKEN0_IDAC0_DEFAULT (_CMU_HFPERCLKEN0_IDAC0_DEFAULT << 7) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1263 #define CMU_HFPERCLKEN0_GPIO (0x1UL << 8) /**< General purpose Input/Output Clock Enable */
<> 128:9bcdf88f62b0 1264 #define _CMU_HFPERCLKEN0_GPIO_SHIFT 8 /**< Shift value for CMU_GPIO */
<> 128:9bcdf88f62b0 1265 #define _CMU_HFPERCLKEN0_GPIO_MASK 0x100UL /**< Bit mask for CMU_GPIO */
<> 128:9bcdf88f62b0 1266 #define _CMU_HFPERCLKEN0_GPIO_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1267 #define CMU_HFPERCLKEN0_GPIO_DEFAULT (_CMU_HFPERCLKEN0_GPIO_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1268 #define CMU_HFPERCLKEN0_VCMP (0x1UL << 9) /**< Voltage Comparator Clock Enable */
<> 128:9bcdf88f62b0 1269 #define _CMU_HFPERCLKEN0_VCMP_SHIFT 9 /**< Shift value for CMU_VCMP */
<> 128:9bcdf88f62b0 1270 #define _CMU_HFPERCLKEN0_VCMP_MASK 0x200UL /**< Bit mask for CMU_VCMP */
<> 128:9bcdf88f62b0 1271 #define _CMU_HFPERCLKEN0_VCMP_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1272 #define CMU_HFPERCLKEN0_VCMP_DEFAULT (_CMU_HFPERCLKEN0_VCMP_DEFAULT << 9) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1273 #define CMU_HFPERCLKEN0_ADC0 (0x1UL << 10) /**< Analog to Digital Converter 0 Clock Enable */
<> 128:9bcdf88f62b0 1274 #define _CMU_HFPERCLKEN0_ADC0_SHIFT 10 /**< Shift value for CMU_ADC0 */
<> 128:9bcdf88f62b0 1275 #define _CMU_HFPERCLKEN0_ADC0_MASK 0x400UL /**< Bit mask for CMU_ADC0 */
<> 128:9bcdf88f62b0 1276 #define _CMU_HFPERCLKEN0_ADC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1277 #define CMU_HFPERCLKEN0_ADC0_DEFAULT (_CMU_HFPERCLKEN0_ADC0_DEFAULT << 10) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1278 #define CMU_HFPERCLKEN0_I2C0 (0x1UL << 11) /**< I2C 0 Clock Enable */
<> 128:9bcdf88f62b0 1279 #define _CMU_HFPERCLKEN0_I2C0_SHIFT 11 /**< Shift value for CMU_I2C0 */
<> 128:9bcdf88f62b0 1280 #define _CMU_HFPERCLKEN0_I2C0_MASK 0x800UL /**< Bit mask for CMU_I2C0 */
<> 128:9bcdf88f62b0 1281 #define _CMU_HFPERCLKEN0_I2C0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1282 #define CMU_HFPERCLKEN0_I2C0_DEFAULT (_CMU_HFPERCLKEN0_I2C0_DEFAULT << 11) /**< Shifted mode DEFAULT for CMU_HFPERCLKEN0 */
<> 128:9bcdf88f62b0 1283
<> 128:9bcdf88f62b0 1284 /* Bit fields for CMU SYNCBUSY */
<> 128:9bcdf88f62b0 1285 #define _CMU_SYNCBUSY_RESETVALUE 0x00000000UL /**< Default value for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1286 #define _CMU_SYNCBUSY_MASK 0x00000155UL /**< Mask for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1287 #define CMU_SYNCBUSY_LFACLKEN0 (0x1UL << 0) /**< Low Frequency A Clock Enable 0 Busy */
<> 128:9bcdf88f62b0 1288 #define _CMU_SYNCBUSY_LFACLKEN0_SHIFT 0 /**< Shift value for CMU_LFACLKEN0 */
<> 128:9bcdf88f62b0 1289 #define _CMU_SYNCBUSY_LFACLKEN0_MASK 0x1UL /**< Bit mask for CMU_LFACLKEN0 */
<> 128:9bcdf88f62b0 1290 #define _CMU_SYNCBUSY_LFACLKEN0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1291 #define CMU_SYNCBUSY_LFACLKEN0_DEFAULT (_CMU_SYNCBUSY_LFACLKEN0_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1292 #define CMU_SYNCBUSY_LFAPRESC0 (0x1UL << 2) /**< Low Frequency A Prescaler 0 Busy */
<> 128:9bcdf88f62b0 1293 #define _CMU_SYNCBUSY_LFAPRESC0_SHIFT 2 /**< Shift value for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1294 #define _CMU_SYNCBUSY_LFAPRESC0_MASK 0x4UL /**< Bit mask for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1295 #define _CMU_SYNCBUSY_LFAPRESC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1296 #define CMU_SYNCBUSY_LFAPRESC0_DEFAULT (_CMU_SYNCBUSY_LFAPRESC0_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1297 #define CMU_SYNCBUSY_LFBCLKEN0 (0x1UL << 4) /**< Low Frequency B Clock Enable 0 Busy */
<> 128:9bcdf88f62b0 1298 #define _CMU_SYNCBUSY_LFBCLKEN0_SHIFT 4 /**< Shift value for CMU_LFBCLKEN0 */
<> 128:9bcdf88f62b0 1299 #define _CMU_SYNCBUSY_LFBCLKEN0_MASK 0x10UL /**< Bit mask for CMU_LFBCLKEN0 */
<> 128:9bcdf88f62b0 1300 #define _CMU_SYNCBUSY_LFBCLKEN0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1301 #define CMU_SYNCBUSY_LFBCLKEN0_DEFAULT (_CMU_SYNCBUSY_LFBCLKEN0_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1302 #define CMU_SYNCBUSY_LFBPRESC0 (0x1UL << 6) /**< Low Frequency B Prescaler 0 Busy */
<> 128:9bcdf88f62b0 1303 #define _CMU_SYNCBUSY_LFBPRESC0_SHIFT 6 /**< Shift value for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1304 #define _CMU_SYNCBUSY_LFBPRESC0_MASK 0x40UL /**< Bit mask for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1305 #define _CMU_SYNCBUSY_LFBPRESC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1306 #define CMU_SYNCBUSY_LFBPRESC0_DEFAULT (_CMU_SYNCBUSY_LFBPRESC0_DEFAULT << 6) /**< Shifted mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1307 #define CMU_SYNCBUSY_LFCCLKEN0 (0x1UL << 8) /**< Low Frequency C Clock Enable 0 Busy */
<> 128:9bcdf88f62b0 1308 #define _CMU_SYNCBUSY_LFCCLKEN0_SHIFT 8 /**< Shift value for CMU_LFCCLKEN0 */
<> 128:9bcdf88f62b0 1309 #define _CMU_SYNCBUSY_LFCCLKEN0_MASK 0x100UL /**< Bit mask for CMU_LFCCLKEN0 */
<> 128:9bcdf88f62b0 1310 #define _CMU_SYNCBUSY_LFCCLKEN0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1311 #define CMU_SYNCBUSY_LFCCLKEN0_DEFAULT (_CMU_SYNCBUSY_LFCCLKEN0_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_SYNCBUSY */
<> 128:9bcdf88f62b0 1312
<> 128:9bcdf88f62b0 1313 /* Bit fields for CMU FREEZE */
<> 128:9bcdf88f62b0 1314 #define _CMU_FREEZE_RESETVALUE 0x00000000UL /**< Default value for CMU_FREEZE */
<> 128:9bcdf88f62b0 1315 #define _CMU_FREEZE_MASK 0x00000001UL /**< Mask for CMU_FREEZE */
<> 128:9bcdf88f62b0 1316 #define CMU_FREEZE_REGFREEZE (0x1UL << 0) /**< Register Update Freeze */
<> 128:9bcdf88f62b0 1317 #define _CMU_FREEZE_REGFREEZE_SHIFT 0 /**< Shift value for CMU_REGFREEZE */
<> 128:9bcdf88f62b0 1318 #define _CMU_FREEZE_REGFREEZE_MASK 0x1UL /**< Bit mask for CMU_REGFREEZE */
<> 128:9bcdf88f62b0 1319 #define _CMU_FREEZE_REGFREEZE_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_FREEZE */
<> 128:9bcdf88f62b0 1320 #define _CMU_FREEZE_REGFREEZE_UPDATE 0x00000000UL /**< Mode UPDATE for CMU_FREEZE */
<> 128:9bcdf88f62b0 1321 #define _CMU_FREEZE_REGFREEZE_FREEZE 0x00000001UL /**< Mode FREEZE for CMU_FREEZE */
<> 128:9bcdf88f62b0 1322 #define CMU_FREEZE_REGFREEZE_DEFAULT (_CMU_FREEZE_REGFREEZE_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_FREEZE */
<> 128:9bcdf88f62b0 1323 #define CMU_FREEZE_REGFREEZE_UPDATE (_CMU_FREEZE_REGFREEZE_UPDATE << 0) /**< Shifted mode UPDATE for CMU_FREEZE */
<> 128:9bcdf88f62b0 1324 #define CMU_FREEZE_REGFREEZE_FREEZE (_CMU_FREEZE_REGFREEZE_FREEZE << 0) /**< Shifted mode FREEZE for CMU_FREEZE */
<> 128:9bcdf88f62b0 1325
<> 128:9bcdf88f62b0 1326 /* Bit fields for CMU LFACLKEN0 */
<> 128:9bcdf88f62b0 1327 #define _CMU_LFACLKEN0_RESETVALUE 0x00000000UL /**< Default value for CMU_LFACLKEN0 */
<> 128:9bcdf88f62b0 1328 #define _CMU_LFACLKEN0_MASK 0x00000001UL /**< Mask for CMU_LFACLKEN0 */
<> 128:9bcdf88f62b0 1329 #define CMU_LFACLKEN0_RTC (0x1UL << 0) /**< Real-Time Counter Clock Enable */
<> 128:9bcdf88f62b0 1330 #define _CMU_LFACLKEN0_RTC_SHIFT 0 /**< Shift value for CMU_RTC */
<> 128:9bcdf88f62b0 1331 #define _CMU_LFACLKEN0_RTC_MASK 0x1UL /**< Bit mask for CMU_RTC */
<> 128:9bcdf88f62b0 1332 #define _CMU_LFACLKEN0_RTC_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_LFACLKEN0 */
<> 128:9bcdf88f62b0 1333 #define CMU_LFACLKEN0_RTC_DEFAULT (_CMU_LFACLKEN0_RTC_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_LFACLKEN0 */
<> 128:9bcdf88f62b0 1334
<> 128:9bcdf88f62b0 1335 /* Bit fields for CMU LFBCLKEN0 */
<> 128:9bcdf88f62b0 1336 #define _CMU_LFBCLKEN0_RESETVALUE 0x00000000UL /**< Default value for CMU_LFBCLKEN0 */
<> 128:9bcdf88f62b0 1337 #define _CMU_LFBCLKEN0_MASK 0x00000001UL /**< Mask for CMU_LFBCLKEN0 */
<> 128:9bcdf88f62b0 1338 #define CMU_LFBCLKEN0_LEUART0 (0x1UL << 0) /**< Low Energy UART 0 Clock Enable */
<> 128:9bcdf88f62b0 1339 #define _CMU_LFBCLKEN0_LEUART0_SHIFT 0 /**< Shift value for CMU_LEUART0 */
<> 128:9bcdf88f62b0 1340 #define _CMU_LFBCLKEN0_LEUART0_MASK 0x1UL /**< Bit mask for CMU_LEUART0 */
<> 128:9bcdf88f62b0 1341 #define _CMU_LFBCLKEN0_LEUART0_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_LFBCLKEN0 */
<> 128:9bcdf88f62b0 1342 #define CMU_LFBCLKEN0_LEUART0_DEFAULT (_CMU_LFBCLKEN0_LEUART0_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_LFBCLKEN0 */
<> 128:9bcdf88f62b0 1343
<> 128:9bcdf88f62b0 1344 /* Bit fields for CMU LFCCLKEN0 */
<> 128:9bcdf88f62b0 1345 #define _CMU_LFCCLKEN0_RESETVALUE 0x00000000UL /**< Default value for CMU_LFCCLKEN0 */
<> 128:9bcdf88f62b0 1346 #define _CMU_LFCCLKEN0_MASK 0x00000001UL /**< Mask for CMU_LFCCLKEN0 */
<> 128:9bcdf88f62b0 1347 #define CMU_LFCCLKEN0_USBLE (0x1UL << 0) /**< Universal Serial Bus Low Energy Clock Clock Enable */
<> 128:9bcdf88f62b0 1348 #define _CMU_LFCCLKEN0_USBLE_SHIFT 0 /**< Shift value for CMU_USBLE */
<> 128:9bcdf88f62b0 1349 #define _CMU_LFCCLKEN0_USBLE_MASK 0x1UL /**< Bit mask for CMU_USBLE */
<> 128:9bcdf88f62b0 1350 #define _CMU_LFCCLKEN0_USBLE_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_LFCCLKEN0 */
<> 128:9bcdf88f62b0 1351 #define CMU_LFCCLKEN0_USBLE_DEFAULT (_CMU_LFCCLKEN0_USBLE_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_LFCCLKEN0 */
<> 128:9bcdf88f62b0 1352
<> 128:9bcdf88f62b0 1353 /* Bit fields for CMU LFAPRESC0 */
<> 128:9bcdf88f62b0 1354 #define _CMU_LFAPRESC0_RESETVALUE 0x00000000UL /**< Default value for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1355 #define _CMU_LFAPRESC0_MASK 0x0000000FUL /**< Mask for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1356 #define _CMU_LFAPRESC0_RTC_SHIFT 0 /**< Shift value for CMU_RTC */
<> 128:9bcdf88f62b0 1357 #define _CMU_LFAPRESC0_RTC_MASK 0xFUL /**< Bit mask for CMU_RTC */
<> 128:9bcdf88f62b0 1358 #define _CMU_LFAPRESC0_RTC_DIV1 0x00000000UL /**< Mode DIV1 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1359 #define _CMU_LFAPRESC0_RTC_DIV2 0x00000001UL /**< Mode DIV2 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1360 #define _CMU_LFAPRESC0_RTC_DIV4 0x00000002UL /**< Mode DIV4 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1361 #define _CMU_LFAPRESC0_RTC_DIV8 0x00000003UL /**< Mode DIV8 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1362 #define _CMU_LFAPRESC0_RTC_DIV16 0x00000004UL /**< Mode DIV16 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1363 #define _CMU_LFAPRESC0_RTC_DIV32 0x00000005UL /**< Mode DIV32 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1364 #define _CMU_LFAPRESC0_RTC_DIV64 0x00000006UL /**< Mode DIV64 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1365 #define _CMU_LFAPRESC0_RTC_DIV128 0x00000007UL /**< Mode DIV128 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1366 #define _CMU_LFAPRESC0_RTC_DIV256 0x00000008UL /**< Mode DIV256 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1367 #define _CMU_LFAPRESC0_RTC_DIV512 0x00000009UL /**< Mode DIV512 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1368 #define _CMU_LFAPRESC0_RTC_DIV1024 0x0000000AUL /**< Mode DIV1024 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1369 #define _CMU_LFAPRESC0_RTC_DIV2048 0x0000000BUL /**< Mode DIV2048 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1370 #define _CMU_LFAPRESC0_RTC_DIV4096 0x0000000CUL /**< Mode DIV4096 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1371 #define _CMU_LFAPRESC0_RTC_DIV8192 0x0000000DUL /**< Mode DIV8192 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1372 #define _CMU_LFAPRESC0_RTC_DIV16384 0x0000000EUL /**< Mode DIV16384 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1373 #define _CMU_LFAPRESC0_RTC_DIV32768 0x0000000FUL /**< Mode DIV32768 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1374 #define CMU_LFAPRESC0_RTC_DIV1 (_CMU_LFAPRESC0_RTC_DIV1 << 0) /**< Shifted mode DIV1 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1375 #define CMU_LFAPRESC0_RTC_DIV2 (_CMU_LFAPRESC0_RTC_DIV2 << 0) /**< Shifted mode DIV2 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1376 #define CMU_LFAPRESC0_RTC_DIV4 (_CMU_LFAPRESC0_RTC_DIV4 << 0) /**< Shifted mode DIV4 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1377 #define CMU_LFAPRESC0_RTC_DIV8 (_CMU_LFAPRESC0_RTC_DIV8 << 0) /**< Shifted mode DIV8 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1378 #define CMU_LFAPRESC0_RTC_DIV16 (_CMU_LFAPRESC0_RTC_DIV16 << 0) /**< Shifted mode DIV16 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1379 #define CMU_LFAPRESC0_RTC_DIV32 (_CMU_LFAPRESC0_RTC_DIV32 << 0) /**< Shifted mode DIV32 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1380 #define CMU_LFAPRESC0_RTC_DIV64 (_CMU_LFAPRESC0_RTC_DIV64 << 0) /**< Shifted mode DIV64 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1381 #define CMU_LFAPRESC0_RTC_DIV128 (_CMU_LFAPRESC0_RTC_DIV128 << 0) /**< Shifted mode DIV128 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1382 #define CMU_LFAPRESC0_RTC_DIV256 (_CMU_LFAPRESC0_RTC_DIV256 << 0) /**< Shifted mode DIV256 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1383 #define CMU_LFAPRESC0_RTC_DIV512 (_CMU_LFAPRESC0_RTC_DIV512 << 0) /**< Shifted mode DIV512 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1384 #define CMU_LFAPRESC0_RTC_DIV1024 (_CMU_LFAPRESC0_RTC_DIV1024 << 0) /**< Shifted mode DIV1024 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1385 #define CMU_LFAPRESC0_RTC_DIV2048 (_CMU_LFAPRESC0_RTC_DIV2048 << 0) /**< Shifted mode DIV2048 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1386 #define CMU_LFAPRESC0_RTC_DIV4096 (_CMU_LFAPRESC0_RTC_DIV4096 << 0) /**< Shifted mode DIV4096 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1387 #define CMU_LFAPRESC0_RTC_DIV8192 (_CMU_LFAPRESC0_RTC_DIV8192 << 0) /**< Shifted mode DIV8192 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1388 #define CMU_LFAPRESC0_RTC_DIV16384 (_CMU_LFAPRESC0_RTC_DIV16384 << 0) /**< Shifted mode DIV16384 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1389 #define CMU_LFAPRESC0_RTC_DIV32768 (_CMU_LFAPRESC0_RTC_DIV32768 << 0) /**< Shifted mode DIV32768 for CMU_LFAPRESC0 */
<> 128:9bcdf88f62b0 1390
<> 128:9bcdf88f62b0 1391 /* Bit fields for CMU LFBPRESC0 */
<> 128:9bcdf88f62b0 1392 #define _CMU_LFBPRESC0_RESETVALUE 0x00000000UL /**< Default value for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1393 #define _CMU_LFBPRESC0_MASK 0x00000003UL /**< Mask for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1394 #define _CMU_LFBPRESC0_LEUART0_SHIFT 0 /**< Shift value for CMU_LEUART0 */
<> 128:9bcdf88f62b0 1395 #define _CMU_LFBPRESC0_LEUART0_MASK 0x3UL /**< Bit mask for CMU_LEUART0 */
<> 128:9bcdf88f62b0 1396 #define _CMU_LFBPRESC0_LEUART0_DIV1 0x00000000UL /**< Mode DIV1 for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1397 #define _CMU_LFBPRESC0_LEUART0_DIV2 0x00000001UL /**< Mode DIV2 for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1398 #define _CMU_LFBPRESC0_LEUART0_DIV4 0x00000002UL /**< Mode DIV4 for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1399 #define _CMU_LFBPRESC0_LEUART0_DIV8 0x00000003UL /**< Mode DIV8 for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1400 #define CMU_LFBPRESC0_LEUART0_DIV1 (_CMU_LFBPRESC0_LEUART0_DIV1 << 0) /**< Shifted mode DIV1 for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1401 #define CMU_LFBPRESC0_LEUART0_DIV2 (_CMU_LFBPRESC0_LEUART0_DIV2 << 0) /**< Shifted mode DIV2 for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1402 #define CMU_LFBPRESC0_LEUART0_DIV4 (_CMU_LFBPRESC0_LEUART0_DIV4 << 0) /**< Shifted mode DIV4 for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1403 #define CMU_LFBPRESC0_LEUART0_DIV8 (_CMU_LFBPRESC0_LEUART0_DIV8 << 0) /**< Shifted mode DIV8 for CMU_LFBPRESC0 */
<> 128:9bcdf88f62b0 1404
<> 128:9bcdf88f62b0 1405 /* Bit fields for CMU PCNTCTRL */
<> 128:9bcdf88f62b0 1406 #define _CMU_PCNTCTRL_RESETVALUE 0x00000000UL /**< Default value for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1407 #define _CMU_PCNTCTRL_MASK 0x00000003UL /**< Mask for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1408 #define CMU_PCNTCTRL_PCNT0CLKEN (0x1UL << 0) /**< PCNT0 Clock Enable */
<> 128:9bcdf88f62b0 1409 #define _CMU_PCNTCTRL_PCNT0CLKEN_SHIFT 0 /**< Shift value for CMU_PCNT0CLKEN */
<> 128:9bcdf88f62b0 1410 #define _CMU_PCNTCTRL_PCNT0CLKEN_MASK 0x1UL /**< Bit mask for CMU_PCNT0CLKEN */
<> 128:9bcdf88f62b0 1411 #define _CMU_PCNTCTRL_PCNT0CLKEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1412 #define CMU_PCNTCTRL_PCNT0CLKEN_DEFAULT (_CMU_PCNTCTRL_PCNT0CLKEN_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1413 #define CMU_PCNTCTRL_PCNT0CLKSEL (0x1UL << 1) /**< PCNT0 Clock Select */
<> 128:9bcdf88f62b0 1414 #define _CMU_PCNTCTRL_PCNT0CLKSEL_SHIFT 1 /**< Shift value for CMU_PCNT0CLKSEL */
<> 128:9bcdf88f62b0 1415 #define _CMU_PCNTCTRL_PCNT0CLKSEL_MASK 0x2UL /**< Bit mask for CMU_PCNT0CLKSEL */
<> 128:9bcdf88f62b0 1416 #define _CMU_PCNTCTRL_PCNT0CLKSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1417 #define _CMU_PCNTCTRL_PCNT0CLKSEL_LFACLK 0x00000000UL /**< Mode LFACLK for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1418 #define _CMU_PCNTCTRL_PCNT0CLKSEL_PCNT0S0 0x00000001UL /**< Mode PCNT0S0 for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1419 #define CMU_PCNTCTRL_PCNT0CLKSEL_DEFAULT (_CMU_PCNTCTRL_PCNT0CLKSEL_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1420 #define CMU_PCNTCTRL_PCNT0CLKSEL_LFACLK (_CMU_PCNTCTRL_PCNT0CLKSEL_LFACLK << 1) /**< Shifted mode LFACLK for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1421 #define CMU_PCNTCTRL_PCNT0CLKSEL_PCNT0S0 (_CMU_PCNTCTRL_PCNT0CLKSEL_PCNT0S0 << 1) /**< Shifted mode PCNT0S0 for CMU_PCNTCTRL */
<> 128:9bcdf88f62b0 1422
<> 128:9bcdf88f62b0 1423 /* Bit fields for CMU ROUTE */
<> 128:9bcdf88f62b0 1424 #define _CMU_ROUTE_RESETVALUE 0x00000000UL /**< Default value for CMU_ROUTE */
<> 128:9bcdf88f62b0 1425 #define _CMU_ROUTE_MASK 0x0000001FUL /**< Mask for CMU_ROUTE */
<> 128:9bcdf88f62b0 1426 #define CMU_ROUTE_CLKOUT0PEN (0x1UL << 0) /**< CLKOUT0 Pin Enable */
<> 128:9bcdf88f62b0 1427 #define _CMU_ROUTE_CLKOUT0PEN_SHIFT 0 /**< Shift value for CMU_CLKOUT0PEN */
<> 128:9bcdf88f62b0 1428 #define _CMU_ROUTE_CLKOUT0PEN_MASK 0x1UL /**< Bit mask for CMU_CLKOUT0PEN */
<> 128:9bcdf88f62b0 1429 #define _CMU_ROUTE_CLKOUT0PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_ROUTE */
<> 128:9bcdf88f62b0 1430 #define CMU_ROUTE_CLKOUT0PEN_DEFAULT (_CMU_ROUTE_CLKOUT0PEN_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_ROUTE */
<> 128:9bcdf88f62b0 1431 #define CMU_ROUTE_CLKOUT1PEN (0x1UL << 1) /**< CLKOUT1 Pin Enable */
<> 128:9bcdf88f62b0 1432 #define _CMU_ROUTE_CLKOUT1PEN_SHIFT 1 /**< Shift value for CMU_CLKOUT1PEN */
<> 128:9bcdf88f62b0 1433 #define _CMU_ROUTE_CLKOUT1PEN_MASK 0x2UL /**< Bit mask for CMU_CLKOUT1PEN */
<> 128:9bcdf88f62b0 1434 #define _CMU_ROUTE_CLKOUT1PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_ROUTE */
<> 128:9bcdf88f62b0 1435 #define CMU_ROUTE_CLKOUT1PEN_DEFAULT (_CMU_ROUTE_CLKOUT1PEN_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_ROUTE */
<> 128:9bcdf88f62b0 1436 #define _CMU_ROUTE_LOCATION_SHIFT 2 /**< Shift value for CMU_LOCATION */
<> 128:9bcdf88f62b0 1437 #define _CMU_ROUTE_LOCATION_MASK 0x1CUL /**< Bit mask for CMU_LOCATION */
<> 128:9bcdf88f62b0 1438 #define _CMU_ROUTE_LOCATION_LOC0 0x00000000UL /**< Mode LOC0 for CMU_ROUTE */
<> 128:9bcdf88f62b0 1439 #define _CMU_ROUTE_LOCATION_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_ROUTE */
<> 128:9bcdf88f62b0 1440 #define _CMU_ROUTE_LOCATION_LOC1 0x00000001UL /**< Mode LOC1 for CMU_ROUTE */
<> 128:9bcdf88f62b0 1441 #define _CMU_ROUTE_LOCATION_LOC2 0x00000002UL /**< Mode LOC2 for CMU_ROUTE */
<> 128:9bcdf88f62b0 1442 #define _CMU_ROUTE_LOCATION_LOC3 0x00000003UL /**< Mode LOC3 for CMU_ROUTE */
<> 128:9bcdf88f62b0 1443 #define CMU_ROUTE_LOCATION_LOC0 (_CMU_ROUTE_LOCATION_LOC0 << 2) /**< Shifted mode LOC0 for CMU_ROUTE */
<> 128:9bcdf88f62b0 1444 #define CMU_ROUTE_LOCATION_DEFAULT (_CMU_ROUTE_LOCATION_DEFAULT << 2) /**< Shifted mode DEFAULT for CMU_ROUTE */
<> 128:9bcdf88f62b0 1445 #define CMU_ROUTE_LOCATION_LOC1 (_CMU_ROUTE_LOCATION_LOC1 << 2) /**< Shifted mode LOC1 for CMU_ROUTE */
<> 128:9bcdf88f62b0 1446 #define CMU_ROUTE_LOCATION_LOC2 (_CMU_ROUTE_LOCATION_LOC2 << 2) /**< Shifted mode LOC2 for CMU_ROUTE */
<> 128:9bcdf88f62b0 1447 #define CMU_ROUTE_LOCATION_LOC3 (_CMU_ROUTE_LOCATION_LOC3 << 2) /**< Shifted mode LOC3 for CMU_ROUTE */
<> 128:9bcdf88f62b0 1448
<> 128:9bcdf88f62b0 1449 /* Bit fields for CMU LOCK */
<> 128:9bcdf88f62b0 1450 #define _CMU_LOCK_RESETVALUE 0x00000000UL /**< Default value for CMU_LOCK */
<> 128:9bcdf88f62b0 1451 #define _CMU_LOCK_MASK 0x0000FFFFUL /**< Mask for CMU_LOCK */
<> 128:9bcdf88f62b0 1452 #define _CMU_LOCK_LOCKKEY_SHIFT 0 /**< Shift value for CMU_LOCKKEY */
<> 128:9bcdf88f62b0 1453 #define _CMU_LOCK_LOCKKEY_MASK 0xFFFFUL /**< Bit mask for CMU_LOCKKEY */
<> 128:9bcdf88f62b0 1454 #define _CMU_LOCK_LOCKKEY_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_LOCK */
<> 128:9bcdf88f62b0 1455 #define _CMU_LOCK_LOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for CMU_LOCK */
<> 128:9bcdf88f62b0 1456 #define _CMU_LOCK_LOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for CMU_LOCK */
<> 128:9bcdf88f62b0 1457 #define _CMU_LOCK_LOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for CMU_LOCK */
<> 128:9bcdf88f62b0 1458 #define _CMU_LOCK_LOCKKEY_UNLOCK 0x0000580EUL /**< Mode UNLOCK for CMU_LOCK */
<> 128:9bcdf88f62b0 1459 #define CMU_LOCK_LOCKKEY_DEFAULT (_CMU_LOCK_LOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_LOCK */
<> 128:9bcdf88f62b0 1460 #define CMU_LOCK_LOCKKEY_LOCK (_CMU_LOCK_LOCKKEY_LOCK << 0) /**< Shifted mode LOCK for CMU_LOCK */
<> 128:9bcdf88f62b0 1461 #define CMU_LOCK_LOCKKEY_UNLOCKED (_CMU_LOCK_LOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for CMU_LOCK */
<> 128:9bcdf88f62b0 1462 #define CMU_LOCK_LOCKKEY_LOCKED (_CMU_LOCK_LOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for CMU_LOCK */
<> 128:9bcdf88f62b0 1463 #define CMU_LOCK_LOCKKEY_UNLOCK (_CMU_LOCK_LOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for CMU_LOCK */
<> 128:9bcdf88f62b0 1464
<> 128:9bcdf88f62b0 1465 /* Bit fields for CMU USBCRCTRL */
<> 128:9bcdf88f62b0 1466 #define _CMU_USBCRCTRL_RESETVALUE 0x00000000UL /**< Default value for CMU_USBCRCTRL */
<> 128:9bcdf88f62b0 1467 #define _CMU_USBCRCTRL_MASK 0x00000003UL /**< Mask for CMU_USBCRCTRL */
<> 128:9bcdf88f62b0 1468 #define CMU_USBCRCTRL_EN (0x1UL << 0) /**< Clock Recovery Enable */
<> 128:9bcdf88f62b0 1469 #define _CMU_USBCRCTRL_EN_SHIFT 0 /**< Shift value for CMU_EN */
<> 128:9bcdf88f62b0 1470 #define _CMU_USBCRCTRL_EN_MASK 0x1UL /**< Bit mask for CMU_EN */
<> 128:9bcdf88f62b0 1471 #define _CMU_USBCRCTRL_EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_USBCRCTRL */
<> 128:9bcdf88f62b0 1472 #define CMU_USBCRCTRL_EN_DEFAULT (_CMU_USBCRCTRL_EN_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_USBCRCTRL */
<> 128:9bcdf88f62b0 1473 #define CMU_USBCRCTRL_LSMODE (0x1UL << 1) /**< Low Speed Clock Recovery Mode */
<> 128:9bcdf88f62b0 1474 #define _CMU_USBCRCTRL_LSMODE_SHIFT 1 /**< Shift value for CMU_LSMODE */
<> 128:9bcdf88f62b0 1475 #define _CMU_USBCRCTRL_LSMODE_MASK 0x2UL /**< Bit mask for CMU_LSMODE */
<> 128:9bcdf88f62b0 1476 #define _CMU_USBCRCTRL_LSMODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_USBCRCTRL */
<> 128:9bcdf88f62b0 1477 #define CMU_USBCRCTRL_LSMODE_DEFAULT (_CMU_USBCRCTRL_LSMODE_DEFAULT << 1) /**< Shifted mode DEFAULT for CMU_USBCRCTRL */
<> 128:9bcdf88f62b0 1478
<> 128:9bcdf88f62b0 1479 /* Bit fields for CMU USHFRCOCTRL */
<> 128:9bcdf88f62b0 1480 #define _CMU_USHFRCOCTRL_RESETVALUE 0x000FF040UL /**< Default value for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1481 #define _CMU_USHFRCOCTRL_MASK 0x000FF37FUL /**< Mask for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1482 #define _CMU_USHFRCOCTRL_TUNING_SHIFT 0 /**< Shift value for CMU_TUNING */
<> 128:9bcdf88f62b0 1483 #define _CMU_USHFRCOCTRL_TUNING_MASK 0x7FUL /**< Bit mask for CMU_TUNING */
<> 128:9bcdf88f62b0 1484 #define _CMU_USHFRCOCTRL_TUNING_DEFAULT 0x00000040UL /**< Mode DEFAULT for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1485 #define CMU_USHFRCOCTRL_TUNING_DEFAULT (_CMU_USHFRCOCTRL_TUNING_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1486 #define CMU_USHFRCOCTRL_DITHEN (0x1UL << 8) /**< USHFRCO dither enable */
<> 128:9bcdf88f62b0 1487 #define _CMU_USHFRCOCTRL_DITHEN_SHIFT 8 /**< Shift value for CMU_DITHEN */
<> 128:9bcdf88f62b0 1488 #define _CMU_USHFRCOCTRL_DITHEN_MASK 0x100UL /**< Bit mask for CMU_DITHEN */
<> 128:9bcdf88f62b0 1489 #define _CMU_USHFRCOCTRL_DITHEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1490 #define CMU_USHFRCOCTRL_DITHEN_DEFAULT (_CMU_USHFRCOCTRL_DITHEN_DEFAULT << 8) /**< Shifted mode DEFAULT for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1491 #define CMU_USHFRCOCTRL_SUSPEND (0x1UL << 9) /**< USHFRCO suspend */
<> 128:9bcdf88f62b0 1492 #define _CMU_USHFRCOCTRL_SUSPEND_SHIFT 9 /**< Shift value for CMU_SUSPEND */
<> 128:9bcdf88f62b0 1493 #define _CMU_USHFRCOCTRL_SUSPEND_MASK 0x200UL /**< Bit mask for CMU_SUSPEND */
<> 128:9bcdf88f62b0 1494 #define _CMU_USHFRCOCTRL_SUSPEND_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1495 #define CMU_USHFRCOCTRL_SUSPEND_DEFAULT (_CMU_USHFRCOCTRL_SUSPEND_DEFAULT << 9) /**< Shifted mode DEFAULT for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1496 #define _CMU_USHFRCOCTRL_TIMEOUT_SHIFT 12 /**< Shift value for CMU_TIMEOUT */
<> 128:9bcdf88f62b0 1497 #define _CMU_USHFRCOCTRL_TIMEOUT_MASK 0xFF000UL /**< Bit mask for CMU_TIMEOUT */
<> 128:9bcdf88f62b0 1498 #define _CMU_USHFRCOCTRL_TIMEOUT_DEFAULT 0x000000FFUL /**< Mode DEFAULT for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1499 #define CMU_USHFRCOCTRL_TIMEOUT_DEFAULT (_CMU_USHFRCOCTRL_TIMEOUT_DEFAULT << 12) /**< Shifted mode DEFAULT for CMU_USHFRCOCTRL */
<> 128:9bcdf88f62b0 1500
<> 128:9bcdf88f62b0 1501 /* Bit fields for CMU USHFRCOTUNE */
<> 128:9bcdf88f62b0 1502 #define _CMU_USHFRCOTUNE_RESETVALUE 0x00000020UL /**< Default value for CMU_USHFRCOTUNE */
<> 128:9bcdf88f62b0 1503 #define _CMU_USHFRCOTUNE_MASK 0x0000003FUL /**< Mask for CMU_USHFRCOTUNE */
<> 128:9bcdf88f62b0 1504 #define _CMU_USHFRCOTUNE_FINETUNING_SHIFT 0 /**< Shift value for CMU_FINETUNING */
<> 128:9bcdf88f62b0 1505 #define _CMU_USHFRCOTUNE_FINETUNING_MASK 0x3FUL /**< Bit mask for CMU_FINETUNING */
<> 128:9bcdf88f62b0 1506 #define _CMU_USHFRCOTUNE_FINETUNING_DEFAULT 0x00000020UL /**< Mode DEFAULT for CMU_USHFRCOTUNE */
<> 128:9bcdf88f62b0 1507 #define CMU_USHFRCOTUNE_FINETUNING_DEFAULT (_CMU_USHFRCOTUNE_FINETUNING_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_USHFRCOTUNE */
<> 128:9bcdf88f62b0 1508
<> 128:9bcdf88f62b0 1509 /* Bit fields for CMU USHFRCOCONF */
<> 128:9bcdf88f62b0 1510 #define _CMU_USHFRCOCONF_RESETVALUE 0x00000001UL /**< Default value for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1511 #define _CMU_USHFRCOCONF_MASK 0x00000017UL /**< Mask for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1512 #define _CMU_USHFRCOCONF_BAND_SHIFT 0 /**< Shift value for CMU_BAND */
<> 128:9bcdf88f62b0 1513 #define _CMU_USHFRCOCONF_BAND_MASK 0x7UL /**< Bit mask for CMU_BAND */
<> 128:9bcdf88f62b0 1514 #define _CMU_USHFRCOCONF_BAND_DEFAULT 0x00000001UL /**< Mode DEFAULT for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1515 #define _CMU_USHFRCOCONF_BAND_48MHZ 0x00000001UL /**< Mode 48MHZ for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1516 #define _CMU_USHFRCOCONF_BAND_24MHZ 0x00000003UL /**< Mode 24MHZ for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1517 #define CMU_USHFRCOCONF_BAND_DEFAULT (_CMU_USHFRCOCONF_BAND_DEFAULT << 0) /**< Shifted mode DEFAULT for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1518 #define CMU_USHFRCOCONF_BAND_48MHZ (_CMU_USHFRCOCONF_BAND_48MHZ << 0) /**< Shifted mode 48MHZ for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1519 #define CMU_USHFRCOCONF_BAND_24MHZ (_CMU_USHFRCOCONF_BAND_24MHZ << 0) /**< Shifted mode 24MHZ for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1520 #define CMU_USHFRCOCONF_USHFRCODIV2DIS (0x1UL << 4) /**< USHFRCO divider for HFCLK disable */
<> 128:9bcdf88f62b0 1521 #define _CMU_USHFRCOCONF_USHFRCODIV2DIS_SHIFT 4 /**< Shift value for CMU_USHFRCODIV2DIS */
<> 128:9bcdf88f62b0 1522 #define _CMU_USHFRCOCONF_USHFRCODIV2DIS_MASK 0x10UL /**< Bit mask for CMU_USHFRCODIV2DIS */
<> 128:9bcdf88f62b0 1523 #define _CMU_USHFRCOCONF_USHFRCODIV2DIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1524 #define CMU_USHFRCOCONF_USHFRCODIV2DIS_DEFAULT (_CMU_USHFRCOCONF_USHFRCODIV2DIS_DEFAULT << 4) /**< Shifted mode DEFAULT for CMU_USHFRCOCONF */
<> 128:9bcdf88f62b0 1525
<> 128:9bcdf88f62b0 1526 /** @} End of group EFM32HG222F32_CMU */
<> 128:9bcdf88f62b0 1527
<> 128:9bcdf88f62b0 1528 /**************************************************************************//**
<> 128:9bcdf88f62b0 1529 * @defgroup EFM32HG222F32_PRS_BitFields EFM32HG222F32_PRS Bit Fields
<> 128:9bcdf88f62b0 1530 * @{
<> 128:9bcdf88f62b0 1531 *****************************************************************************/
<> 128:9bcdf88f62b0 1532
<> 128:9bcdf88f62b0 1533 /* Bit fields for PRS SWPULSE */
<> 128:9bcdf88f62b0 1534 #define _PRS_SWPULSE_RESETVALUE 0x00000000UL /**< Default value for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1535 #define _PRS_SWPULSE_MASK 0x0000003FUL /**< Mask for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1536 #define PRS_SWPULSE_CH0PULSE (0x1UL << 0) /**< Channel 0 Pulse Generation */
<> 128:9bcdf88f62b0 1537 #define _PRS_SWPULSE_CH0PULSE_SHIFT 0 /**< Shift value for PRS_CH0PULSE */
<> 128:9bcdf88f62b0 1538 #define _PRS_SWPULSE_CH0PULSE_MASK 0x1UL /**< Bit mask for PRS_CH0PULSE */
<> 128:9bcdf88f62b0 1539 #define _PRS_SWPULSE_CH0PULSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1540 #define PRS_SWPULSE_CH0PULSE_DEFAULT (_PRS_SWPULSE_CH0PULSE_DEFAULT << 0) /**< Shifted mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1541 #define PRS_SWPULSE_CH1PULSE (0x1UL << 1) /**< Channel 1 Pulse Generation */
<> 128:9bcdf88f62b0 1542 #define _PRS_SWPULSE_CH1PULSE_SHIFT 1 /**< Shift value for PRS_CH1PULSE */
<> 128:9bcdf88f62b0 1543 #define _PRS_SWPULSE_CH1PULSE_MASK 0x2UL /**< Bit mask for PRS_CH1PULSE */
<> 128:9bcdf88f62b0 1544 #define _PRS_SWPULSE_CH1PULSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1545 #define PRS_SWPULSE_CH1PULSE_DEFAULT (_PRS_SWPULSE_CH1PULSE_DEFAULT << 1) /**< Shifted mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1546 #define PRS_SWPULSE_CH2PULSE (0x1UL << 2) /**< Channel 2 Pulse Generation */
<> 128:9bcdf88f62b0 1547 #define _PRS_SWPULSE_CH2PULSE_SHIFT 2 /**< Shift value for PRS_CH2PULSE */
<> 128:9bcdf88f62b0 1548 #define _PRS_SWPULSE_CH2PULSE_MASK 0x4UL /**< Bit mask for PRS_CH2PULSE */
<> 128:9bcdf88f62b0 1549 #define _PRS_SWPULSE_CH2PULSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1550 #define PRS_SWPULSE_CH2PULSE_DEFAULT (_PRS_SWPULSE_CH2PULSE_DEFAULT << 2) /**< Shifted mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1551 #define PRS_SWPULSE_CH3PULSE (0x1UL << 3) /**< Channel 3 Pulse Generation */
<> 128:9bcdf88f62b0 1552 #define _PRS_SWPULSE_CH3PULSE_SHIFT 3 /**< Shift value for PRS_CH3PULSE */
<> 128:9bcdf88f62b0 1553 #define _PRS_SWPULSE_CH3PULSE_MASK 0x8UL /**< Bit mask for PRS_CH3PULSE */
<> 128:9bcdf88f62b0 1554 #define _PRS_SWPULSE_CH3PULSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1555 #define PRS_SWPULSE_CH3PULSE_DEFAULT (_PRS_SWPULSE_CH3PULSE_DEFAULT << 3) /**< Shifted mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1556 #define PRS_SWPULSE_CH4PULSE (0x1UL << 4) /**< Channel 4 Pulse Generation */
<> 128:9bcdf88f62b0 1557 #define _PRS_SWPULSE_CH4PULSE_SHIFT 4 /**< Shift value for PRS_CH4PULSE */
<> 128:9bcdf88f62b0 1558 #define _PRS_SWPULSE_CH4PULSE_MASK 0x10UL /**< Bit mask for PRS_CH4PULSE */
<> 128:9bcdf88f62b0 1559 #define _PRS_SWPULSE_CH4PULSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1560 #define PRS_SWPULSE_CH4PULSE_DEFAULT (_PRS_SWPULSE_CH4PULSE_DEFAULT << 4) /**< Shifted mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1561 #define PRS_SWPULSE_CH5PULSE (0x1UL << 5) /**< Channel 5 Pulse Generation */
<> 128:9bcdf88f62b0 1562 #define _PRS_SWPULSE_CH5PULSE_SHIFT 5 /**< Shift value for PRS_CH5PULSE */
<> 128:9bcdf88f62b0 1563 #define _PRS_SWPULSE_CH5PULSE_MASK 0x20UL /**< Bit mask for PRS_CH5PULSE */
<> 128:9bcdf88f62b0 1564 #define _PRS_SWPULSE_CH5PULSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1565 #define PRS_SWPULSE_CH5PULSE_DEFAULT (_PRS_SWPULSE_CH5PULSE_DEFAULT << 5) /**< Shifted mode DEFAULT for PRS_SWPULSE */
<> 128:9bcdf88f62b0 1566
<> 128:9bcdf88f62b0 1567 /* Bit fields for PRS SWLEVEL */
<> 128:9bcdf88f62b0 1568 #define _PRS_SWLEVEL_RESETVALUE 0x00000000UL /**< Default value for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1569 #define _PRS_SWLEVEL_MASK 0x0000003FUL /**< Mask for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1570 #define PRS_SWLEVEL_CH0LEVEL (0x1UL << 0) /**< Channel 0 Software Level */
<> 128:9bcdf88f62b0 1571 #define _PRS_SWLEVEL_CH0LEVEL_SHIFT 0 /**< Shift value for PRS_CH0LEVEL */
<> 128:9bcdf88f62b0 1572 #define _PRS_SWLEVEL_CH0LEVEL_MASK 0x1UL /**< Bit mask for PRS_CH0LEVEL */
<> 128:9bcdf88f62b0 1573 #define _PRS_SWLEVEL_CH0LEVEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1574 #define PRS_SWLEVEL_CH0LEVEL_DEFAULT (_PRS_SWLEVEL_CH0LEVEL_DEFAULT << 0) /**< Shifted mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1575 #define PRS_SWLEVEL_CH1LEVEL (0x1UL << 1) /**< Channel 1 Software Level */
<> 128:9bcdf88f62b0 1576 #define _PRS_SWLEVEL_CH1LEVEL_SHIFT 1 /**< Shift value for PRS_CH1LEVEL */
<> 128:9bcdf88f62b0 1577 #define _PRS_SWLEVEL_CH1LEVEL_MASK 0x2UL /**< Bit mask for PRS_CH1LEVEL */
<> 128:9bcdf88f62b0 1578 #define _PRS_SWLEVEL_CH1LEVEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1579 #define PRS_SWLEVEL_CH1LEVEL_DEFAULT (_PRS_SWLEVEL_CH1LEVEL_DEFAULT << 1) /**< Shifted mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1580 #define PRS_SWLEVEL_CH2LEVEL (0x1UL << 2) /**< Channel 2 Software Level */
<> 128:9bcdf88f62b0 1581 #define _PRS_SWLEVEL_CH2LEVEL_SHIFT 2 /**< Shift value for PRS_CH2LEVEL */
<> 128:9bcdf88f62b0 1582 #define _PRS_SWLEVEL_CH2LEVEL_MASK 0x4UL /**< Bit mask for PRS_CH2LEVEL */
<> 128:9bcdf88f62b0 1583 #define _PRS_SWLEVEL_CH2LEVEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1584 #define PRS_SWLEVEL_CH2LEVEL_DEFAULT (_PRS_SWLEVEL_CH2LEVEL_DEFAULT << 2) /**< Shifted mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1585 #define PRS_SWLEVEL_CH3LEVEL (0x1UL << 3) /**< Channel 3 Software Level */
<> 128:9bcdf88f62b0 1586 #define _PRS_SWLEVEL_CH3LEVEL_SHIFT 3 /**< Shift value for PRS_CH3LEVEL */
<> 128:9bcdf88f62b0 1587 #define _PRS_SWLEVEL_CH3LEVEL_MASK 0x8UL /**< Bit mask for PRS_CH3LEVEL */
<> 128:9bcdf88f62b0 1588 #define _PRS_SWLEVEL_CH3LEVEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1589 #define PRS_SWLEVEL_CH3LEVEL_DEFAULT (_PRS_SWLEVEL_CH3LEVEL_DEFAULT << 3) /**< Shifted mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1590 #define PRS_SWLEVEL_CH4LEVEL (0x1UL << 4) /**< Channel 4 Software Level */
<> 128:9bcdf88f62b0 1591 #define _PRS_SWLEVEL_CH4LEVEL_SHIFT 4 /**< Shift value for PRS_CH4LEVEL */
<> 128:9bcdf88f62b0 1592 #define _PRS_SWLEVEL_CH4LEVEL_MASK 0x10UL /**< Bit mask for PRS_CH4LEVEL */
<> 128:9bcdf88f62b0 1593 #define _PRS_SWLEVEL_CH4LEVEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1594 #define PRS_SWLEVEL_CH4LEVEL_DEFAULT (_PRS_SWLEVEL_CH4LEVEL_DEFAULT << 4) /**< Shifted mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1595 #define PRS_SWLEVEL_CH5LEVEL (0x1UL << 5) /**< Channel 5 Software Level */
<> 128:9bcdf88f62b0 1596 #define _PRS_SWLEVEL_CH5LEVEL_SHIFT 5 /**< Shift value for PRS_CH5LEVEL */
<> 128:9bcdf88f62b0 1597 #define _PRS_SWLEVEL_CH5LEVEL_MASK 0x20UL /**< Bit mask for PRS_CH5LEVEL */
<> 128:9bcdf88f62b0 1598 #define _PRS_SWLEVEL_CH5LEVEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1599 #define PRS_SWLEVEL_CH5LEVEL_DEFAULT (_PRS_SWLEVEL_CH5LEVEL_DEFAULT << 5) /**< Shifted mode DEFAULT for PRS_SWLEVEL */
<> 128:9bcdf88f62b0 1600
<> 128:9bcdf88f62b0 1601 /* Bit fields for PRS ROUTE */
<> 128:9bcdf88f62b0 1602 #define _PRS_ROUTE_RESETVALUE 0x00000000UL /**< Default value for PRS_ROUTE */
<> 128:9bcdf88f62b0 1603 #define _PRS_ROUTE_MASK 0x0000070FUL /**< Mask for PRS_ROUTE */
<> 128:9bcdf88f62b0 1604 #define PRS_ROUTE_CH0PEN (0x1UL << 0) /**< CH0 Pin Enable */
<> 128:9bcdf88f62b0 1605 #define _PRS_ROUTE_CH0PEN_SHIFT 0 /**< Shift value for PRS_CH0PEN */
<> 128:9bcdf88f62b0 1606 #define _PRS_ROUTE_CH0PEN_MASK 0x1UL /**< Bit mask for PRS_CH0PEN */
<> 128:9bcdf88f62b0 1607 #define _PRS_ROUTE_CH0PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1608 #define PRS_ROUTE_CH0PEN_DEFAULT (_PRS_ROUTE_CH0PEN_DEFAULT << 0) /**< Shifted mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1609 #define PRS_ROUTE_CH1PEN (0x1UL << 1) /**< CH1 Pin Enable */
<> 128:9bcdf88f62b0 1610 #define _PRS_ROUTE_CH1PEN_SHIFT 1 /**< Shift value for PRS_CH1PEN */
<> 128:9bcdf88f62b0 1611 #define _PRS_ROUTE_CH1PEN_MASK 0x2UL /**< Bit mask for PRS_CH1PEN */
<> 128:9bcdf88f62b0 1612 #define _PRS_ROUTE_CH1PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1613 #define PRS_ROUTE_CH1PEN_DEFAULT (_PRS_ROUTE_CH1PEN_DEFAULT << 1) /**< Shifted mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1614 #define PRS_ROUTE_CH2PEN (0x1UL << 2) /**< CH2 Pin Enable */
<> 128:9bcdf88f62b0 1615 #define _PRS_ROUTE_CH2PEN_SHIFT 2 /**< Shift value for PRS_CH2PEN */
<> 128:9bcdf88f62b0 1616 #define _PRS_ROUTE_CH2PEN_MASK 0x4UL /**< Bit mask for PRS_CH2PEN */
<> 128:9bcdf88f62b0 1617 #define _PRS_ROUTE_CH2PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1618 #define PRS_ROUTE_CH2PEN_DEFAULT (_PRS_ROUTE_CH2PEN_DEFAULT << 2) /**< Shifted mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1619 #define PRS_ROUTE_CH3PEN (0x1UL << 3) /**< CH3 Pin Enable */
<> 128:9bcdf88f62b0 1620 #define _PRS_ROUTE_CH3PEN_SHIFT 3 /**< Shift value for PRS_CH3PEN */
<> 128:9bcdf88f62b0 1621 #define _PRS_ROUTE_CH3PEN_MASK 0x8UL /**< Bit mask for PRS_CH3PEN */
<> 128:9bcdf88f62b0 1622 #define _PRS_ROUTE_CH3PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1623 #define PRS_ROUTE_CH3PEN_DEFAULT (_PRS_ROUTE_CH3PEN_DEFAULT << 3) /**< Shifted mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1624 #define _PRS_ROUTE_LOCATION_SHIFT 8 /**< Shift value for PRS_LOCATION */
<> 128:9bcdf88f62b0 1625 #define _PRS_ROUTE_LOCATION_MASK 0x700UL /**< Bit mask for PRS_LOCATION */
<> 128:9bcdf88f62b0 1626 #define _PRS_ROUTE_LOCATION_LOC0 0x00000000UL /**< Mode LOC0 for PRS_ROUTE */
<> 128:9bcdf88f62b0 1627 #define _PRS_ROUTE_LOCATION_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1628 #define _PRS_ROUTE_LOCATION_LOC1 0x00000001UL /**< Mode LOC1 for PRS_ROUTE */
<> 128:9bcdf88f62b0 1629 #define _PRS_ROUTE_LOCATION_LOC2 0x00000002UL /**< Mode LOC2 for PRS_ROUTE */
<> 128:9bcdf88f62b0 1630 #define _PRS_ROUTE_LOCATION_LOC3 0x00000003UL /**< Mode LOC3 for PRS_ROUTE */
<> 128:9bcdf88f62b0 1631 #define PRS_ROUTE_LOCATION_LOC0 (_PRS_ROUTE_LOCATION_LOC0 << 8) /**< Shifted mode LOC0 for PRS_ROUTE */
<> 128:9bcdf88f62b0 1632 #define PRS_ROUTE_LOCATION_DEFAULT (_PRS_ROUTE_LOCATION_DEFAULT << 8) /**< Shifted mode DEFAULT for PRS_ROUTE */
<> 128:9bcdf88f62b0 1633 #define PRS_ROUTE_LOCATION_LOC1 (_PRS_ROUTE_LOCATION_LOC1 << 8) /**< Shifted mode LOC1 for PRS_ROUTE */
<> 128:9bcdf88f62b0 1634 #define PRS_ROUTE_LOCATION_LOC2 (_PRS_ROUTE_LOCATION_LOC2 << 8) /**< Shifted mode LOC2 for PRS_ROUTE */
<> 128:9bcdf88f62b0 1635 #define PRS_ROUTE_LOCATION_LOC3 (_PRS_ROUTE_LOCATION_LOC3 << 8) /**< Shifted mode LOC3 for PRS_ROUTE */
<> 128:9bcdf88f62b0 1636
<> 128:9bcdf88f62b0 1637 /* Bit fields for PRS CH_CTRL */
<> 128:9bcdf88f62b0 1638 #define _PRS_CH_CTRL_RESETVALUE 0x00000000UL /**< Default value for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1639 #define _PRS_CH_CTRL_MASK 0x133F0007UL /**< Mask for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1640 #define _PRS_CH_CTRL_SIGSEL_SHIFT 0 /**< Shift value for PRS_SIGSEL */
<> 128:9bcdf88f62b0 1641 #define _PRS_CH_CTRL_SIGSEL_MASK 0x7UL /**< Bit mask for PRS_SIGSEL */
<> 128:9bcdf88f62b0 1642 #define _PRS_CH_CTRL_SIGSEL_VCMPOUT 0x00000000UL /**< Mode VCMPOUT for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1643 #define _PRS_CH_CTRL_SIGSEL_ACMP0OUT 0x00000000UL /**< Mode ACMP0OUT for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1644 #define _PRS_CH_CTRL_SIGSEL_ADC0SINGLE 0x00000000UL /**< Mode ADC0SINGLE for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1645 #define _PRS_CH_CTRL_SIGSEL_USART0IRTX 0x00000000UL /**< Mode USART0IRTX for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1646 #define _PRS_CH_CTRL_SIGSEL_USART1IRTX 0x00000000UL /**< Mode USART1IRTX for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1647 #define _PRS_CH_CTRL_SIGSEL_TIMER0UF 0x00000000UL /**< Mode TIMER0UF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1648 #define _PRS_CH_CTRL_SIGSEL_TIMER1UF 0x00000000UL /**< Mode TIMER1UF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1649 #define _PRS_CH_CTRL_SIGSEL_TIMER2UF 0x00000000UL /**< Mode TIMER2UF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1650 #define _PRS_CH_CTRL_SIGSEL_RTCOF 0x00000000UL /**< Mode RTCOF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1651 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN0 0x00000000UL /**< Mode GPIOPIN0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1652 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN8 0x00000000UL /**< Mode GPIOPIN8 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1653 #define _PRS_CH_CTRL_SIGSEL_PCNT0TCC 0x00000000UL /**< Mode PCNT0TCC for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1654 #define _PRS_CH_CTRL_SIGSEL_ADC0SCAN 0x00000001UL /**< Mode ADC0SCAN for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1655 #define _PRS_CH_CTRL_SIGSEL_USART0TXC 0x00000001UL /**< Mode USART0TXC for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1656 #define _PRS_CH_CTRL_SIGSEL_USART1TXC 0x00000001UL /**< Mode USART1TXC for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1657 #define _PRS_CH_CTRL_SIGSEL_TIMER0OF 0x00000001UL /**< Mode TIMER0OF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1658 #define _PRS_CH_CTRL_SIGSEL_TIMER1OF 0x00000001UL /**< Mode TIMER1OF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1659 #define _PRS_CH_CTRL_SIGSEL_TIMER2OF 0x00000001UL /**< Mode TIMER2OF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1660 #define _PRS_CH_CTRL_SIGSEL_RTCCOMP0 0x00000001UL /**< Mode RTCCOMP0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1661 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN1 0x00000001UL /**< Mode GPIOPIN1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1662 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN9 0x00000001UL /**< Mode GPIOPIN9 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1663 #define _PRS_CH_CTRL_SIGSEL_USART0RXDATAV 0x00000002UL /**< Mode USART0RXDATAV for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1664 #define _PRS_CH_CTRL_SIGSEL_USART1RXDATAV 0x00000002UL /**< Mode USART1RXDATAV for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1665 #define _PRS_CH_CTRL_SIGSEL_TIMER0CC0 0x00000002UL /**< Mode TIMER0CC0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1666 #define _PRS_CH_CTRL_SIGSEL_TIMER1CC0 0x00000002UL /**< Mode TIMER1CC0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1667 #define _PRS_CH_CTRL_SIGSEL_TIMER2CC0 0x00000002UL /**< Mode TIMER2CC0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1668 #define _PRS_CH_CTRL_SIGSEL_RTCCOMP1 0x00000002UL /**< Mode RTCCOMP1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1669 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN2 0x00000002UL /**< Mode GPIOPIN2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1670 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN10 0x00000002UL /**< Mode GPIOPIN10 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1671 #define _PRS_CH_CTRL_SIGSEL_TIMER0CC1 0x00000003UL /**< Mode TIMER0CC1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1672 #define _PRS_CH_CTRL_SIGSEL_TIMER1CC1 0x00000003UL /**< Mode TIMER1CC1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1673 #define _PRS_CH_CTRL_SIGSEL_TIMER2CC1 0x00000003UL /**< Mode TIMER2CC1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1674 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN3 0x00000003UL /**< Mode GPIOPIN3 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1675 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN11 0x00000003UL /**< Mode GPIOPIN11 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1676 #define _PRS_CH_CTRL_SIGSEL_TIMER0CC2 0x00000004UL /**< Mode TIMER0CC2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1677 #define _PRS_CH_CTRL_SIGSEL_TIMER1CC2 0x00000004UL /**< Mode TIMER1CC2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1678 #define _PRS_CH_CTRL_SIGSEL_TIMER2CC2 0x00000004UL /**< Mode TIMER2CC2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1679 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN4 0x00000004UL /**< Mode GPIOPIN4 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1680 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN12 0x00000004UL /**< Mode GPIOPIN12 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1681 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN5 0x00000005UL /**< Mode GPIOPIN5 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1682 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN13 0x00000005UL /**< Mode GPIOPIN13 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1683 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN6 0x00000006UL /**< Mode GPIOPIN6 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1684 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN14 0x00000006UL /**< Mode GPIOPIN14 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1685 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN7 0x00000007UL /**< Mode GPIOPIN7 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1686 #define _PRS_CH_CTRL_SIGSEL_GPIOPIN15 0x00000007UL /**< Mode GPIOPIN15 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1687 #define PRS_CH_CTRL_SIGSEL_VCMPOUT (_PRS_CH_CTRL_SIGSEL_VCMPOUT << 0) /**< Shifted mode VCMPOUT for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1688 #define PRS_CH_CTRL_SIGSEL_ACMP0OUT (_PRS_CH_CTRL_SIGSEL_ACMP0OUT << 0) /**< Shifted mode ACMP0OUT for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1689 #define PRS_CH_CTRL_SIGSEL_ADC0SINGLE (_PRS_CH_CTRL_SIGSEL_ADC0SINGLE << 0) /**< Shifted mode ADC0SINGLE for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1690 #define PRS_CH_CTRL_SIGSEL_USART0IRTX (_PRS_CH_CTRL_SIGSEL_USART0IRTX << 0) /**< Shifted mode USART0IRTX for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1691 #define PRS_CH_CTRL_SIGSEL_USART1IRTX (_PRS_CH_CTRL_SIGSEL_USART1IRTX << 0) /**< Shifted mode USART1IRTX for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1692 #define PRS_CH_CTRL_SIGSEL_TIMER0UF (_PRS_CH_CTRL_SIGSEL_TIMER0UF << 0) /**< Shifted mode TIMER0UF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1693 #define PRS_CH_CTRL_SIGSEL_TIMER1UF (_PRS_CH_CTRL_SIGSEL_TIMER1UF << 0) /**< Shifted mode TIMER1UF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1694 #define PRS_CH_CTRL_SIGSEL_TIMER2UF (_PRS_CH_CTRL_SIGSEL_TIMER2UF << 0) /**< Shifted mode TIMER2UF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1695 #define PRS_CH_CTRL_SIGSEL_RTCOF (_PRS_CH_CTRL_SIGSEL_RTCOF << 0) /**< Shifted mode RTCOF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1696 #define PRS_CH_CTRL_SIGSEL_GPIOPIN0 (_PRS_CH_CTRL_SIGSEL_GPIOPIN0 << 0) /**< Shifted mode GPIOPIN0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1697 #define PRS_CH_CTRL_SIGSEL_GPIOPIN8 (_PRS_CH_CTRL_SIGSEL_GPIOPIN8 << 0) /**< Shifted mode GPIOPIN8 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1698 #define PRS_CH_CTRL_SIGSEL_PCNT0TCC (_PRS_CH_CTRL_SIGSEL_PCNT0TCC << 0) /**< Shifted mode PCNT0TCC for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1699 #define PRS_CH_CTRL_SIGSEL_ADC0SCAN (_PRS_CH_CTRL_SIGSEL_ADC0SCAN << 0) /**< Shifted mode ADC0SCAN for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1700 #define PRS_CH_CTRL_SIGSEL_USART0TXC (_PRS_CH_CTRL_SIGSEL_USART0TXC << 0) /**< Shifted mode USART0TXC for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1701 #define PRS_CH_CTRL_SIGSEL_USART1TXC (_PRS_CH_CTRL_SIGSEL_USART1TXC << 0) /**< Shifted mode USART1TXC for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1702 #define PRS_CH_CTRL_SIGSEL_TIMER0OF (_PRS_CH_CTRL_SIGSEL_TIMER0OF << 0) /**< Shifted mode TIMER0OF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1703 #define PRS_CH_CTRL_SIGSEL_TIMER1OF (_PRS_CH_CTRL_SIGSEL_TIMER1OF << 0) /**< Shifted mode TIMER1OF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1704 #define PRS_CH_CTRL_SIGSEL_TIMER2OF (_PRS_CH_CTRL_SIGSEL_TIMER2OF << 0) /**< Shifted mode TIMER2OF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1705 #define PRS_CH_CTRL_SIGSEL_RTCCOMP0 (_PRS_CH_CTRL_SIGSEL_RTCCOMP0 << 0) /**< Shifted mode RTCCOMP0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1706 #define PRS_CH_CTRL_SIGSEL_GPIOPIN1 (_PRS_CH_CTRL_SIGSEL_GPIOPIN1 << 0) /**< Shifted mode GPIOPIN1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1707 #define PRS_CH_CTRL_SIGSEL_GPIOPIN9 (_PRS_CH_CTRL_SIGSEL_GPIOPIN9 << 0) /**< Shifted mode GPIOPIN9 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1708 #define PRS_CH_CTRL_SIGSEL_USART0RXDATAV (_PRS_CH_CTRL_SIGSEL_USART0RXDATAV << 0) /**< Shifted mode USART0RXDATAV for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1709 #define PRS_CH_CTRL_SIGSEL_USART1RXDATAV (_PRS_CH_CTRL_SIGSEL_USART1RXDATAV << 0) /**< Shifted mode USART1RXDATAV for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1710 #define PRS_CH_CTRL_SIGSEL_TIMER0CC0 (_PRS_CH_CTRL_SIGSEL_TIMER0CC0 << 0) /**< Shifted mode TIMER0CC0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1711 #define PRS_CH_CTRL_SIGSEL_TIMER1CC0 (_PRS_CH_CTRL_SIGSEL_TIMER1CC0 << 0) /**< Shifted mode TIMER1CC0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1712 #define PRS_CH_CTRL_SIGSEL_TIMER2CC0 (_PRS_CH_CTRL_SIGSEL_TIMER2CC0 << 0) /**< Shifted mode TIMER2CC0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1713 #define PRS_CH_CTRL_SIGSEL_RTCCOMP1 (_PRS_CH_CTRL_SIGSEL_RTCCOMP1 << 0) /**< Shifted mode RTCCOMP1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1714 #define PRS_CH_CTRL_SIGSEL_GPIOPIN2 (_PRS_CH_CTRL_SIGSEL_GPIOPIN2 << 0) /**< Shifted mode GPIOPIN2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1715 #define PRS_CH_CTRL_SIGSEL_GPIOPIN10 (_PRS_CH_CTRL_SIGSEL_GPIOPIN10 << 0) /**< Shifted mode GPIOPIN10 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1716 #define PRS_CH_CTRL_SIGSEL_TIMER0CC1 (_PRS_CH_CTRL_SIGSEL_TIMER0CC1 << 0) /**< Shifted mode TIMER0CC1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1717 #define PRS_CH_CTRL_SIGSEL_TIMER1CC1 (_PRS_CH_CTRL_SIGSEL_TIMER1CC1 << 0) /**< Shifted mode TIMER1CC1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1718 #define PRS_CH_CTRL_SIGSEL_TIMER2CC1 (_PRS_CH_CTRL_SIGSEL_TIMER2CC1 << 0) /**< Shifted mode TIMER2CC1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1719 #define PRS_CH_CTRL_SIGSEL_GPIOPIN3 (_PRS_CH_CTRL_SIGSEL_GPIOPIN3 << 0) /**< Shifted mode GPIOPIN3 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1720 #define PRS_CH_CTRL_SIGSEL_GPIOPIN11 (_PRS_CH_CTRL_SIGSEL_GPIOPIN11 << 0) /**< Shifted mode GPIOPIN11 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1721 #define PRS_CH_CTRL_SIGSEL_TIMER0CC2 (_PRS_CH_CTRL_SIGSEL_TIMER0CC2 << 0) /**< Shifted mode TIMER0CC2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1722 #define PRS_CH_CTRL_SIGSEL_TIMER1CC2 (_PRS_CH_CTRL_SIGSEL_TIMER1CC2 << 0) /**< Shifted mode TIMER1CC2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1723 #define PRS_CH_CTRL_SIGSEL_TIMER2CC2 (_PRS_CH_CTRL_SIGSEL_TIMER2CC2 << 0) /**< Shifted mode TIMER2CC2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1724 #define PRS_CH_CTRL_SIGSEL_GPIOPIN4 (_PRS_CH_CTRL_SIGSEL_GPIOPIN4 << 0) /**< Shifted mode GPIOPIN4 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1725 #define PRS_CH_CTRL_SIGSEL_GPIOPIN12 (_PRS_CH_CTRL_SIGSEL_GPIOPIN12 << 0) /**< Shifted mode GPIOPIN12 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1726 #define PRS_CH_CTRL_SIGSEL_GPIOPIN5 (_PRS_CH_CTRL_SIGSEL_GPIOPIN5 << 0) /**< Shifted mode GPIOPIN5 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1727 #define PRS_CH_CTRL_SIGSEL_GPIOPIN13 (_PRS_CH_CTRL_SIGSEL_GPIOPIN13 << 0) /**< Shifted mode GPIOPIN13 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1728 #define PRS_CH_CTRL_SIGSEL_GPIOPIN6 (_PRS_CH_CTRL_SIGSEL_GPIOPIN6 << 0) /**< Shifted mode GPIOPIN6 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1729 #define PRS_CH_CTRL_SIGSEL_GPIOPIN14 (_PRS_CH_CTRL_SIGSEL_GPIOPIN14 << 0) /**< Shifted mode GPIOPIN14 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1730 #define PRS_CH_CTRL_SIGSEL_GPIOPIN7 (_PRS_CH_CTRL_SIGSEL_GPIOPIN7 << 0) /**< Shifted mode GPIOPIN7 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1731 #define PRS_CH_CTRL_SIGSEL_GPIOPIN15 (_PRS_CH_CTRL_SIGSEL_GPIOPIN15 << 0) /**< Shifted mode GPIOPIN15 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1732 #define _PRS_CH_CTRL_SOURCESEL_SHIFT 16 /**< Shift value for PRS_SOURCESEL */
<> 128:9bcdf88f62b0 1733 #define _PRS_CH_CTRL_SOURCESEL_MASK 0x3F0000UL /**< Bit mask for PRS_SOURCESEL */
<> 128:9bcdf88f62b0 1734 #define _PRS_CH_CTRL_SOURCESEL_NONE 0x00000000UL /**< Mode NONE for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1735 #define _PRS_CH_CTRL_SOURCESEL_VCMP 0x00000001UL /**< Mode VCMP for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1736 #define _PRS_CH_CTRL_SOURCESEL_ACMP0 0x00000002UL /**< Mode ACMP0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1737 #define _PRS_CH_CTRL_SOURCESEL_ADC0 0x00000008UL /**< Mode ADC0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1738 #define _PRS_CH_CTRL_SOURCESEL_USART0 0x00000010UL /**< Mode USART0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1739 #define _PRS_CH_CTRL_SOURCESEL_USART1 0x00000011UL /**< Mode USART1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1740 #define _PRS_CH_CTRL_SOURCESEL_TIMER0 0x0000001CUL /**< Mode TIMER0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1741 #define _PRS_CH_CTRL_SOURCESEL_TIMER1 0x0000001DUL /**< Mode TIMER1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1742 #define _PRS_CH_CTRL_SOURCESEL_TIMER2 0x0000001EUL /**< Mode TIMER2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1743 #define _PRS_CH_CTRL_SOURCESEL_RTC 0x00000028UL /**< Mode RTC for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1744 #define _PRS_CH_CTRL_SOURCESEL_GPIOL 0x00000030UL /**< Mode GPIOL for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1745 #define _PRS_CH_CTRL_SOURCESEL_GPIOH 0x00000031UL /**< Mode GPIOH for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1746 #define _PRS_CH_CTRL_SOURCESEL_PCNT0 0x00000036UL /**< Mode PCNT0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1747 #define PRS_CH_CTRL_SOURCESEL_NONE (_PRS_CH_CTRL_SOURCESEL_NONE << 16) /**< Shifted mode NONE for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1748 #define PRS_CH_CTRL_SOURCESEL_VCMP (_PRS_CH_CTRL_SOURCESEL_VCMP << 16) /**< Shifted mode VCMP for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1749 #define PRS_CH_CTRL_SOURCESEL_ACMP0 (_PRS_CH_CTRL_SOURCESEL_ACMP0 << 16) /**< Shifted mode ACMP0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1750 #define PRS_CH_CTRL_SOURCESEL_ADC0 (_PRS_CH_CTRL_SOURCESEL_ADC0 << 16) /**< Shifted mode ADC0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1751 #define PRS_CH_CTRL_SOURCESEL_USART0 (_PRS_CH_CTRL_SOURCESEL_USART0 << 16) /**< Shifted mode USART0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1752 #define PRS_CH_CTRL_SOURCESEL_USART1 (_PRS_CH_CTRL_SOURCESEL_USART1 << 16) /**< Shifted mode USART1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1753 #define PRS_CH_CTRL_SOURCESEL_TIMER0 (_PRS_CH_CTRL_SOURCESEL_TIMER0 << 16) /**< Shifted mode TIMER0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1754 #define PRS_CH_CTRL_SOURCESEL_TIMER1 (_PRS_CH_CTRL_SOURCESEL_TIMER1 << 16) /**< Shifted mode TIMER1 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1755 #define PRS_CH_CTRL_SOURCESEL_TIMER2 (_PRS_CH_CTRL_SOURCESEL_TIMER2 << 16) /**< Shifted mode TIMER2 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1756 #define PRS_CH_CTRL_SOURCESEL_RTC (_PRS_CH_CTRL_SOURCESEL_RTC << 16) /**< Shifted mode RTC for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1757 #define PRS_CH_CTRL_SOURCESEL_GPIOL (_PRS_CH_CTRL_SOURCESEL_GPIOL << 16) /**< Shifted mode GPIOL for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1758 #define PRS_CH_CTRL_SOURCESEL_GPIOH (_PRS_CH_CTRL_SOURCESEL_GPIOH << 16) /**< Shifted mode GPIOH for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1759 #define PRS_CH_CTRL_SOURCESEL_PCNT0 (_PRS_CH_CTRL_SOURCESEL_PCNT0 << 16) /**< Shifted mode PCNT0 for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1760 #define _PRS_CH_CTRL_EDSEL_SHIFT 24 /**< Shift value for PRS_EDSEL */
<> 128:9bcdf88f62b0 1761 #define _PRS_CH_CTRL_EDSEL_MASK 0x3000000UL /**< Bit mask for PRS_EDSEL */
<> 128:9bcdf88f62b0 1762 #define _PRS_CH_CTRL_EDSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1763 #define _PRS_CH_CTRL_EDSEL_OFF 0x00000000UL /**< Mode OFF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1764 #define _PRS_CH_CTRL_EDSEL_POSEDGE 0x00000001UL /**< Mode POSEDGE for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1765 #define _PRS_CH_CTRL_EDSEL_NEGEDGE 0x00000002UL /**< Mode NEGEDGE for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1766 #define _PRS_CH_CTRL_EDSEL_BOTHEDGES 0x00000003UL /**< Mode BOTHEDGES for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1767 #define PRS_CH_CTRL_EDSEL_DEFAULT (_PRS_CH_CTRL_EDSEL_DEFAULT << 24) /**< Shifted mode DEFAULT for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1768 #define PRS_CH_CTRL_EDSEL_OFF (_PRS_CH_CTRL_EDSEL_OFF << 24) /**< Shifted mode OFF for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1769 #define PRS_CH_CTRL_EDSEL_POSEDGE (_PRS_CH_CTRL_EDSEL_POSEDGE << 24) /**< Shifted mode POSEDGE for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1770 #define PRS_CH_CTRL_EDSEL_NEGEDGE (_PRS_CH_CTRL_EDSEL_NEGEDGE << 24) /**< Shifted mode NEGEDGE for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1771 #define PRS_CH_CTRL_EDSEL_BOTHEDGES (_PRS_CH_CTRL_EDSEL_BOTHEDGES << 24) /**< Shifted mode BOTHEDGES for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1772 #define PRS_CH_CTRL_ASYNC (0x1UL << 28) /**< Asynchronous reflex */
<> 128:9bcdf88f62b0 1773 #define _PRS_CH_CTRL_ASYNC_SHIFT 28 /**< Shift value for PRS_ASYNC */
<> 128:9bcdf88f62b0 1774 #define _PRS_CH_CTRL_ASYNC_MASK 0x10000000UL /**< Bit mask for PRS_ASYNC */
<> 128:9bcdf88f62b0 1775 #define _PRS_CH_CTRL_ASYNC_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1776 #define PRS_CH_CTRL_ASYNC_DEFAULT (_PRS_CH_CTRL_ASYNC_DEFAULT << 28) /**< Shifted mode DEFAULT for PRS_CH_CTRL */
<> 128:9bcdf88f62b0 1777
<> 128:9bcdf88f62b0 1778 /* Bit fields for PRS TRACECTRL */
<> 128:9bcdf88f62b0 1779 #define _PRS_TRACECTRL_RESETVALUE 0x00000000UL /**< Default value for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1780 #define _PRS_TRACECTRL_MASK 0x00000F0FUL /**< Mask for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1781 #define PRS_TRACECTRL_TSTARTEN (0x1UL << 0) /**< PRS TSTART Enable */
<> 128:9bcdf88f62b0 1782 #define _PRS_TRACECTRL_TSTARTEN_SHIFT 0 /**< Shift value for PRS_TSTARTEN */
<> 128:9bcdf88f62b0 1783 #define _PRS_TRACECTRL_TSTARTEN_MASK 0x1UL /**< Bit mask for PRS_TSTARTEN */
<> 128:9bcdf88f62b0 1784 #define _PRS_TRACECTRL_TSTARTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1785 #define PRS_TRACECTRL_TSTARTEN_DEFAULT (_PRS_TRACECTRL_TSTARTEN_DEFAULT << 0) /**< Shifted mode DEFAULT for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1786 #define _PRS_TRACECTRL_TSTART_SHIFT 1 /**< Shift value for PRS_TSTART */
<> 128:9bcdf88f62b0 1787 #define _PRS_TRACECTRL_TSTART_MASK 0xEUL /**< Bit mask for PRS_TSTART */
<> 128:9bcdf88f62b0 1788 #define _PRS_TRACECTRL_TSTART_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1789 #define _PRS_TRACECTRL_TSTART_PRSCH0 0x00000000UL /**< Mode PRSCH0 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1790 #define _PRS_TRACECTRL_TSTART_PRSCH1 0x00000001UL /**< Mode PRSCH1 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1791 #define _PRS_TRACECTRL_TSTART_PRSCH2 0x00000002UL /**< Mode PRSCH2 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1792 #define _PRS_TRACECTRL_TSTART_PRSCH3 0x00000003UL /**< Mode PRSCH3 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1793 #define _PRS_TRACECTRL_TSTART_PRSCH4 0x00000004UL /**< Mode PRSCH4 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1794 #define _PRS_TRACECTRL_TSTART_PRSCH5 0x00000005UL /**< Mode PRSCH5 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1795 #define PRS_TRACECTRL_TSTART_DEFAULT (_PRS_TRACECTRL_TSTART_DEFAULT << 1) /**< Shifted mode DEFAULT for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1796 #define PRS_TRACECTRL_TSTART_PRSCH0 (_PRS_TRACECTRL_TSTART_PRSCH0 << 1) /**< Shifted mode PRSCH0 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1797 #define PRS_TRACECTRL_TSTART_PRSCH1 (_PRS_TRACECTRL_TSTART_PRSCH1 << 1) /**< Shifted mode PRSCH1 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1798 #define PRS_TRACECTRL_TSTART_PRSCH2 (_PRS_TRACECTRL_TSTART_PRSCH2 << 1) /**< Shifted mode PRSCH2 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1799 #define PRS_TRACECTRL_TSTART_PRSCH3 (_PRS_TRACECTRL_TSTART_PRSCH3 << 1) /**< Shifted mode PRSCH3 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1800 #define PRS_TRACECTRL_TSTART_PRSCH4 (_PRS_TRACECTRL_TSTART_PRSCH4 << 1) /**< Shifted mode PRSCH4 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1801 #define PRS_TRACECTRL_TSTART_PRSCH5 (_PRS_TRACECTRL_TSTART_PRSCH5 << 1) /**< Shifted mode PRSCH5 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1802 #define PRS_TRACECTRL_TSTOPEN (0x1UL << 8) /**< PRS TSTOP Enable */
<> 128:9bcdf88f62b0 1803 #define _PRS_TRACECTRL_TSTOPEN_SHIFT 8 /**< Shift value for PRS_TSTOPEN */
<> 128:9bcdf88f62b0 1804 #define _PRS_TRACECTRL_TSTOPEN_MASK 0x100UL /**< Bit mask for PRS_TSTOPEN */
<> 128:9bcdf88f62b0 1805 #define _PRS_TRACECTRL_TSTOPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1806 #define PRS_TRACECTRL_TSTOPEN_DEFAULT (_PRS_TRACECTRL_TSTOPEN_DEFAULT << 8) /**< Shifted mode DEFAULT for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1807 #define _PRS_TRACECTRL_TSTOP_SHIFT 9 /**< Shift value for PRS_TSTOP */
<> 128:9bcdf88f62b0 1808 #define _PRS_TRACECTRL_TSTOP_MASK 0xE00UL /**< Bit mask for PRS_TSTOP */
<> 128:9bcdf88f62b0 1809 #define _PRS_TRACECTRL_TSTOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1810 #define _PRS_TRACECTRL_TSTOP_PRSCH0 0x00000000UL /**< Mode PRSCH0 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1811 #define _PRS_TRACECTRL_TSTOP_PRSCH1 0x00000001UL /**< Mode PRSCH1 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1812 #define _PRS_TRACECTRL_TSTOP_PRSCH2 0x00000002UL /**< Mode PRSCH2 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1813 #define _PRS_TRACECTRL_TSTOP_PRSCH3 0x00000003UL /**< Mode PRSCH3 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1814 #define _PRS_TRACECTRL_TSTOP_PRSCH4 0x00000004UL /**< Mode PRSCH4 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1815 #define _PRS_TRACECTRL_TSTOP_PRSCH5 0x00000005UL /**< Mode PRSCH5 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1816 #define PRS_TRACECTRL_TSTOP_DEFAULT (_PRS_TRACECTRL_TSTOP_DEFAULT << 9) /**< Shifted mode DEFAULT for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1817 #define PRS_TRACECTRL_TSTOP_PRSCH0 (_PRS_TRACECTRL_TSTOP_PRSCH0 << 9) /**< Shifted mode PRSCH0 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1818 #define PRS_TRACECTRL_TSTOP_PRSCH1 (_PRS_TRACECTRL_TSTOP_PRSCH1 << 9) /**< Shifted mode PRSCH1 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1819 #define PRS_TRACECTRL_TSTOP_PRSCH2 (_PRS_TRACECTRL_TSTOP_PRSCH2 << 9) /**< Shifted mode PRSCH2 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1820 #define PRS_TRACECTRL_TSTOP_PRSCH3 (_PRS_TRACECTRL_TSTOP_PRSCH3 << 9) /**< Shifted mode PRSCH3 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1821 #define PRS_TRACECTRL_TSTOP_PRSCH4 (_PRS_TRACECTRL_TSTOP_PRSCH4 << 9) /**< Shifted mode PRSCH4 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1822 #define PRS_TRACECTRL_TSTOP_PRSCH5 (_PRS_TRACECTRL_TSTOP_PRSCH5 << 9) /**< Shifted mode PRSCH5 for PRS_TRACECTRL */
<> 128:9bcdf88f62b0 1823
<> 128:9bcdf88f62b0 1824 /** @} End of group EFM32HG222F32_PRS */
<> 128:9bcdf88f62b0 1825
<> 128:9bcdf88f62b0 1826
<> 128:9bcdf88f62b0 1827
<> 128:9bcdf88f62b0 1828 /**************************************************************************//**
<> 128:9bcdf88f62b0 1829 * @defgroup EFM32HG222F32_UNLOCK EFM32HG222F32 Unlock Codes
<> 128:9bcdf88f62b0 1830 * @{
<> 128:9bcdf88f62b0 1831 *****************************************************************************/
<> 128:9bcdf88f62b0 1832 #define MSC_UNLOCK_CODE 0x1B71 /**< MSC unlock code */
<> 128:9bcdf88f62b0 1833 #define EMU_UNLOCK_CODE 0xADE8 /**< EMU unlock code */
<> 128:9bcdf88f62b0 1834 #define CMU_UNLOCK_CODE 0x580E /**< CMU unlock code */
<> 128:9bcdf88f62b0 1835 #define TIMER_UNLOCK_CODE 0xCE80 /**< TIMER unlock code */
<> 128:9bcdf88f62b0 1836 #define GPIO_UNLOCK_CODE 0xA534 /**< GPIO unlock code */
<> 128:9bcdf88f62b0 1837
<> 128:9bcdf88f62b0 1838 /** @} End of group EFM32HG222F32_UNLOCK */
<> 128:9bcdf88f62b0 1839
<> 128:9bcdf88f62b0 1840 /** @} End of group EFM32HG222F32_BitFields */
<> 128:9bcdf88f62b0 1841
<> 128:9bcdf88f62b0 1842 /**************************************************************************//**
<> 128:9bcdf88f62b0 1843 * @defgroup EFM32HG222F32_Alternate_Function EFM32HG222F32 Alternate Function
<> 128:9bcdf88f62b0 1844 * @{
<> 128:9bcdf88f62b0 1845 *****************************************************************************/
<> 128:9bcdf88f62b0 1846
<> 128:9bcdf88f62b0 1847 #include "efm32hg_af_ports.h"
<> 128:9bcdf88f62b0 1848 #include "efm32hg_af_pins.h"
<> 128:9bcdf88f62b0 1849
<> 128:9bcdf88f62b0 1850 /** @} End of group EFM32HG222F32_Alternate_Function */
<> 128:9bcdf88f62b0 1851
<> 128:9bcdf88f62b0 1852 /**************************************************************************//**
<> 128:9bcdf88f62b0 1853 * @brief Set the value of a bit field within a register.
<> 128:9bcdf88f62b0 1854 *
<> 128:9bcdf88f62b0 1855 * @param REG
<> 128:9bcdf88f62b0 1856 * The register to update
<> 128:9bcdf88f62b0 1857 * @param MASK
<> 128:9bcdf88f62b0 1858 * The mask for the bit field to update
<> 128:9bcdf88f62b0 1859 * @param VALUE
<> 128:9bcdf88f62b0 1860 * The value to write to the bit field
<> 128:9bcdf88f62b0 1861 * @param OFFSET
<> 128:9bcdf88f62b0 1862 * The number of bits that the field is offset within the register.
<> 128:9bcdf88f62b0 1863 * 0 (zero) means LSB.
<> 128:9bcdf88f62b0 1864 *****************************************************************************/
<> 128:9bcdf88f62b0 1865 #define SET_BIT_FIELD(REG, MASK, VALUE, OFFSET) \
<> 128:9bcdf88f62b0 1866 REG = ((REG) &~(MASK)) | (((VALUE) << (OFFSET)) & (MASK));
<> 128:9bcdf88f62b0 1867
<> 128:9bcdf88f62b0 1868 /** @} End of group EFM32HG222F32 */
<> 128:9bcdf88f62b0 1869
<> 128:9bcdf88f62b0 1870 /** @} End of group Parts */
<> 128:9bcdf88f62b0 1871
<> 128:9bcdf88f62b0 1872 #ifdef __cplusplus
<> 128:9bcdf88f62b0 1873 }
<> 128:9bcdf88f62b0 1874 #endif
<> 128:9bcdf88f62b0 1875 #endif /* EFM32HG222F32_H */