The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
Kojto
Date:
Tue Feb 14 11:24:20 2017 +0000
Revision:
136:ef9c61f8c49f
Parent:
135:176b8275d35d
Child:
139:856d2700e60b
Release 136 of the mbed library

Ports for Upcoming Targets


Fixes and Changes

3432: Target STM USBHOST support https://github.com/ARMmbed/mbed-os/pull/3432
3181: NUCLEO_F207ZG extending PeripheralPins.c: all available alternate functions can be used now https://github.com/ARMmbed/mbed-os/pull/3181
3626: NUCLEO_F412ZG : Add USB Device +Host https://github.com/ARMmbed/mbed-os/pull/3626
3628: Fix warnings https://github.com/ARMmbed/mbed-os/pull/3628
3629: STM32: L0 LL layer https://github.com/ARMmbed/mbed-os/pull/3629
3632: IDE Export support for platform VK_RZ_A1H https://github.com/ARMmbed/mbed-os/pull/3632
3642: Missing IRQ pin fix for platform VK_RZ_A1H https://github.com/ARMmbed/mbed-os/pull/3642
3664: Fix ncs36510 sleep definitions https://github.com/ARMmbed/mbed-os/pull/3664
3655: [STM32F4] Modify folder structure https://github.com/ARMmbed/mbed-os/pull/3655
3657: [STM32L4] Modify folder structure https://github.com/ARMmbed/mbed-os/pull/3657
3658: [STM32F3] Modify folder structure https://github.com/ARMmbed/mbed-os/pull/3658
3685: STM32: I2C: reset state machine https://github.com/ARMmbed/mbed-os/pull/3685
3692: uVisor: Standardize available legacy heap and stack https://github.com/ARMmbed/mbed-os/pull/3692
3621: Fix for #2884, LPC824: export to LPCXpresso, target running with wron https://github.com/ARMmbed/mbed-os/pull/3621
3649: [STM32F7] Modify folder structure https://github.com/ARMmbed/mbed-os/pull/3649
3695: Enforce device_name is valid in targets.json https://github.com/ARMmbed/mbed-os/pull/3695
3723: NCS36510: spi_format function bug fix https://github.com/ARMmbed/mbed-os/pull/3723

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 126:abea610beb85 1 /**
AnnaBridge 126:abea610beb85 2 ******************************************************************************
AnnaBridge 126:abea610beb85 3 * @file stm32f7xx_hal_qspi.h
AnnaBridge 126:abea610beb85 4 * @author MCD Application Team
<> 135:176b8275d35d 5 * @version V1.1.2
<> 135:176b8275d35d 6 * @date 23-September-2016
AnnaBridge 126:abea610beb85 7 * @brief Header file of QSPI HAL module.
AnnaBridge 126:abea610beb85 8 ******************************************************************************
AnnaBridge 126:abea610beb85 9 * @attention
AnnaBridge 126:abea610beb85 10 *
AnnaBridge 126:abea610beb85 11 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 126:abea610beb85 12 *
AnnaBridge 126:abea610beb85 13 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 126:abea610beb85 14 * are permitted provided that the following conditions are met:
AnnaBridge 126:abea610beb85 15 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 126:abea610beb85 16 * this list of conditions and the following disclaimer.
AnnaBridge 126:abea610beb85 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 126:abea610beb85 18 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 126:abea610beb85 19 * and/or other materials provided with the distribution.
AnnaBridge 126:abea610beb85 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 126:abea610beb85 21 * may be used to endorse or promote products derived from this software
AnnaBridge 126:abea610beb85 22 * without specific prior written permission.
AnnaBridge 126:abea610beb85 23 *
AnnaBridge 126:abea610beb85 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 126:abea610beb85 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 126:abea610beb85 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 126:abea610beb85 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 126:abea610beb85 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 126:abea610beb85 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 126:abea610beb85 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 126:abea610beb85 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 126:abea610beb85 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 126:abea610beb85 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 126:abea610beb85 34 *
AnnaBridge 126:abea610beb85 35 ******************************************************************************
AnnaBridge 126:abea610beb85 36 */
AnnaBridge 126:abea610beb85 37
AnnaBridge 126:abea610beb85 38 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 126:abea610beb85 39 #ifndef __STM32F7xx_HAL_QSPI_H
AnnaBridge 126:abea610beb85 40 #define __STM32F7xx_HAL_QSPI_H
AnnaBridge 126:abea610beb85 41
AnnaBridge 126:abea610beb85 42 #ifdef __cplusplus
AnnaBridge 126:abea610beb85 43 extern "C" {
AnnaBridge 126:abea610beb85 44 #endif
AnnaBridge 126:abea610beb85 45
AnnaBridge 126:abea610beb85 46 /* Includes ------------------------------------------------------------------*/
AnnaBridge 126:abea610beb85 47 #include "stm32f7xx_hal_def.h"
AnnaBridge 126:abea610beb85 48
AnnaBridge 126:abea610beb85 49 /** @addtogroup STM32F7xx_HAL_Driver
AnnaBridge 126:abea610beb85 50 * @{
AnnaBridge 126:abea610beb85 51 */
AnnaBridge 126:abea610beb85 52
AnnaBridge 126:abea610beb85 53 /** @addtogroup QSPI
AnnaBridge 126:abea610beb85 54 * @{
AnnaBridge 126:abea610beb85 55 */
AnnaBridge 126:abea610beb85 56
AnnaBridge 126:abea610beb85 57 /* Exported types ------------------------------------------------------------*/
AnnaBridge 126:abea610beb85 58 /** @defgroup QSPI_Exported_Types QSPI Exported Types
AnnaBridge 126:abea610beb85 59 * @{
AnnaBridge 126:abea610beb85 60 */
AnnaBridge 126:abea610beb85 61
AnnaBridge 126:abea610beb85 62 /**
AnnaBridge 126:abea610beb85 63 * @brief QSPI Init structure definition
AnnaBridge 126:abea610beb85 64 */
AnnaBridge 126:abea610beb85 65
AnnaBridge 126:abea610beb85 66 typedef struct
AnnaBridge 126:abea610beb85 67 {
AnnaBridge 126:abea610beb85 68 uint32_t ClockPrescaler; /* Specifies the prescaler factor for generating clock based on the AHB clock.
AnnaBridge 126:abea610beb85 69 This parameter can be a number between 0 and 255 */
AnnaBridge 126:abea610beb85 70
AnnaBridge 126:abea610beb85 71 uint32_t FifoThreshold; /* Specifies the threshold number of bytes in the FIFO (used only in indirect mode)
AnnaBridge 126:abea610beb85 72 This parameter can be a value between 1 and 32 */
AnnaBridge 126:abea610beb85 73
AnnaBridge 126:abea610beb85 74 uint32_t SampleShifting; /* Specifies the Sample Shift. The data is sampled 1/2 clock cycle delay later to
AnnaBridge 126:abea610beb85 75 take in account external signal delays. (It should be QSPI_SAMPLE_SHIFTING_NONE in DDR mode)
AnnaBridge 126:abea610beb85 76 This parameter can be a value of @ref QSPI_SampleShifting */
AnnaBridge 126:abea610beb85 77
AnnaBridge 126:abea610beb85 78 uint32_t FlashSize; /* Specifies the Flash Size. FlashSize+1 is effectively the number of address bits
AnnaBridge 126:abea610beb85 79 required to address the flash memory. The flash capacity can be up to 4GB
AnnaBridge 126:abea610beb85 80 (addressed using 32 bits) in indirect mode, but the addressable space in
AnnaBridge 126:abea610beb85 81 memory-mapped mode is limited to 256MB
AnnaBridge 126:abea610beb85 82 This parameter can be a number between 0 and 31 */
AnnaBridge 126:abea610beb85 83
AnnaBridge 126:abea610beb85 84 uint32_t ChipSelectHighTime; /* Specifies the Chip Select High Time. ChipSelectHighTime+1 defines the minimum number
AnnaBridge 126:abea610beb85 85 of clock cycles which the chip select must remain high between commands.
AnnaBridge 126:abea610beb85 86 This parameter can be a value of @ref QSPI_ChipSelectHighTime */
AnnaBridge 126:abea610beb85 87
AnnaBridge 126:abea610beb85 88 uint32_t ClockMode; /* Specifies the Clock Mode. It indicates the level that clock takes between commands.
AnnaBridge 126:abea610beb85 89 This parameter can be a value of @ref QSPI_ClockMode */
AnnaBridge 126:abea610beb85 90
AnnaBridge 126:abea610beb85 91 uint32_t FlashID; /* Specifies the Flash which will be used,
AnnaBridge 126:abea610beb85 92 This parameter can be a value of @ref QSPI_Flash_Select */
AnnaBridge 126:abea610beb85 93
AnnaBridge 126:abea610beb85 94 uint32_t DualFlash; /* Specifies the Dual Flash Mode State
AnnaBridge 126:abea610beb85 95 This parameter can be a value of @ref QSPI_DualFlash_Mode */
AnnaBridge 126:abea610beb85 96 }QSPI_InitTypeDef;
AnnaBridge 126:abea610beb85 97
AnnaBridge 126:abea610beb85 98 /**
AnnaBridge 126:abea610beb85 99 * @brief HAL QSPI State structures definition
AnnaBridge 126:abea610beb85 100 */
AnnaBridge 126:abea610beb85 101 typedef enum
AnnaBridge 126:abea610beb85 102 {
AnnaBridge 126:abea610beb85 103 HAL_QSPI_STATE_RESET = 0x00U, /*!< Peripheral not initialized */
AnnaBridge 126:abea610beb85 104 HAL_QSPI_STATE_READY = 0x01U, /*!< Peripheral initialized and ready for use */
AnnaBridge 126:abea610beb85 105 HAL_QSPI_STATE_BUSY = 0x02U, /*!< Peripheral in indirect mode and busy */
AnnaBridge 126:abea610beb85 106 HAL_QSPI_STATE_BUSY_INDIRECT_TX = 0x12U, /*!< Peripheral in indirect mode with transmission ongoing */
AnnaBridge 126:abea610beb85 107 HAL_QSPI_STATE_BUSY_INDIRECT_RX = 0x22U, /*!< Peripheral in indirect mode with reception ongoing */
AnnaBridge 126:abea610beb85 108 HAL_QSPI_STATE_BUSY_AUTO_POLLING = 0x42U, /*!< Peripheral in auto polling mode ongoing */
AnnaBridge 126:abea610beb85 109 HAL_QSPI_STATE_BUSY_MEM_MAPPED = 0x82U, /*!< Peripheral in memory mapped mode ongoing */
AnnaBridge 126:abea610beb85 110 HAL_QSPI_STATE_ABORT = 0x08U, /*!< Peripheral with abort request ongoing */
AnnaBridge 126:abea610beb85 111 HAL_QSPI_STATE_ERROR = 0x04U /*!< Peripheral in error */
AnnaBridge 126:abea610beb85 112 }HAL_QSPI_StateTypeDef;
AnnaBridge 126:abea610beb85 113
AnnaBridge 126:abea610beb85 114 /**
AnnaBridge 126:abea610beb85 115 * @brief QSPI Handle Structure definition
AnnaBridge 126:abea610beb85 116 */
AnnaBridge 126:abea610beb85 117 typedef struct
AnnaBridge 126:abea610beb85 118 {
AnnaBridge 126:abea610beb85 119 QUADSPI_TypeDef *Instance; /* QSPI registers base address */
AnnaBridge 126:abea610beb85 120 QSPI_InitTypeDef Init; /* QSPI communication parameters */
AnnaBridge 126:abea610beb85 121 uint8_t *pTxBuffPtr; /* Pointer to QSPI Tx transfer Buffer */
AnnaBridge 126:abea610beb85 122 __IO uint16_t TxXferSize; /* QSPI Tx Transfer size */
AnnaBridge 126:abea610beb85 123 __IO uint16_t TxXferCount; /* QSPI Tx Transfer Counter */
AnnaBridge 126:abea610beb85 124 uint8_t *pRxBuffPtr; /* Pointer to QSPI Rx transfer Buffer */
AnnaBridge 126:abea610beb85 125 __IO uint16_t RxXferSize; /* QSPI Rx Transfer size */
AnnaBridge 126:abea610beb85 126 __IO uint16_t RxXferCount; /* QSPI Rx Transfer Counter */
AnnaBridge 126:abea610beb85 127 DMA_HandleTypeDef *hdma; /* QSPI Rx/Tx DMA Handle parameters */
AnnaBridge 126:abea610beb85 128 __IO HAL_LockTypeDef Lock; /* Locking object */
AnnaBridge 126:abea610beb85 129 __IO HAL_QSPI_StateTypeDef State; /* QSPI communication state */
AnnaBridge 126:abea610beb85 130 __IO uint32_t ErrorCode; /* QSPI Error code */
AnnaBridge 126:abea610beb85 131 uint32_t Timeout; /* Timeout for the QSPI memory access */
AnnaBridge 126:abea610beb85 132 }QSPI_HandleTypeDef;
AnnaBridge 126:abea610beb85 133
AnnaBridge 126:abea610beb85 134 /**
AnnaBridge 126:abea610beb85 135 * @brief QSPI Command structure definition
AnnaBridge 126:abea610beb85 136 */
AnnaBridge 126:abea610beb85 137 typedef struct
AnnaBridge 126:abea610beb85 138 {
AnnaBridge 126:abea610beb85 139 uint32_t Instruction; /* Specifies the Instruction to be sent
AnnaBridge 126:abea610beb85 140 This parameter can be a value (8-bit) between 0x00 and 0xFF */
AnnaBridge 126:abea610beb85 141 uint32_t Address; /* Specifies the Address to be sent (Size from 1 to 4 bytes according AddressSize)
AnnaBridge 126:abea610beb85 142 This parameter can be a value (32-bits) between 0x0 and 0xFFFFFFFF */
AnnaBridge 126:abea610beb85 143 uint32_t AlternateBytes; /* Specifies the Alternate Bytes to be sent (Size from 1 to 4 bytes according AlternateBytesSize)
AnnaBridge 126:abea610beb85 144 This parameter can be a value (32-bits) between 0x0 and 0xFFFFFFFF */
AnnaBridge 126:abea610beb85 145 uint32_t AddressSize; /* Specifies the Address Size
AnnaBridge 126:abea610beb85 146 This parameter can be a value of @ref QSPI_AddressSize */
AnnaBridge 126:abea610beb85 147 uint32_t AlternateBytesSize; /* Specifies the Alternate Bytes Size
AnnaBridge 126:abea610beb85 148 This parameter can be a value of @ref QSPI_AlternateBytesSize */
AnnaBridge 126:abea610beb85 149 uint32_t DummyCycles; /* Specifies the Number of Dummy Cycles.
AnnaBridge 126:abea610beb85 150 This parameter can be a number between 0 and 31 */
AnnaBridge 126:abea610beb85 151 uint32_t InstructionMode; /* Specifies the Instruction Mode
AnnaBridge 126:abea610beb85 152 This parameter can be a value of @ref QSPI_InstructionMode */
AnnaBridge 126:abea610beb85 153 uint32_t AddressMode; /* Specifies the Address Mode
AnnaBridge 126:abea610beb85 154 This parameter can be a value of @ref QSPI_AddressMode */
AnnaBridge 126:abea610beb85 155 uint32_t AlternateByteMode; /* Specifies the Alternate Bytes Mode
AnnaBridge 126:abea610beb85 156 This parameter can be a value of @ref QSPI_AlternateBytesMode */
AnnaBridge 126:abea610beb85 157 uint32_t DataMode; /* Specifies the Data Mode (used for dummy cycles and data phases)
AnnaBridge 126:abea610beb85 158 This parameter can be a value of @ref QSPI_DataMode */
AnnaBridge 126:abea610beb85 159 uint32_t NbData; /* Specifies the number of data to transfer.
AnnaBridge 126:abea610beb85 160 This parameter can be any value between 0 and 0xFFFFFFFF (0 means undefined length
AnnaBridge 126:abea610beb85 161 until end of memory)*/
AnnaBridge 126:abea610beb85 162 uint32_t DdrMode; /* Specifies the double data rate mode for address, alternate byte and data phase
AnnaBridge 126:abea610beb85 163 This parameter can be a value of @ref QSPI_DdrMode */
AnnaBridge 126:abea610beb85 164 uint32_t DdrHoldHalfCycle; /* Specifies the DDR hold half cycle. It delays the data output by one half of
AnnaBridge 126:abea610beb85 165 system clock in DDR mode.
AnnaBridge 126:abea610beb85 166 This parameter can be a value of @ref QSPI_DdrHoldHalfCycle */
AnnaBridge 126:abea610beb85 167 uint32_t SIOOMode; /* Specifies the send instruction only once mode
AnnaBridge 126:abea610beb85 168 This parameter can be a value of @ref QSPI_SIOOMode */
AnnaBridge 126:abea610beb85 169 }QSPI_CommandTypeDef;
AnnaBridge 126:abea610beb85 170
AnnaBridge 126:abea610beb85 171 /**
AnnaBridge 126:abea610beb85 172 * @brief QSPI Auto Polling mode configuration structure definition
AnnaBridge 126:abea610beb85 173 */
AnnaBridge 126:abea610beb85 174 typedef struct
AnnaBridge 126:abea610beb85 175 {
AnnaBridge 126:abea610beb85 176 uint32_t Match; /* Specifies the value to be compared with the masked status register to get a match.
AnnaBridge 126:abea610beb85 177 This parameter can be any value between 0 and 0xFFFFFFFF */
AnnaBridge 126:abea610beb85 178 uint32_t Mask; /* Specifies the mask to be applied to the status bytes received.
AnnaBridge 126:abea610beb85 179 This parameter can be any value between 0 and 0xFFFFFFFF */
AnnaBridge 126:abea610beb85 180 uint32_t Interval; /* Specifies the number of clock cycles between two read during automatic polling phases.
AnnaBridge 126:abea610beb85 181 This parameter can be any value between 0 and 0xFFFF */
AnnaBridge 126:abea610beb85 182 uint32_t StatusBytesSize; /* Specifies the size of the status bytes received.
AnnaBridge 126:abea610beb85 183 This parameter can be any value between 1 and 4 */
AnnaBridge 126:abea610beb85 184 uint32_t MatchMode; /* Specifies the method used for determining a match.
AnnaBridge 126:abea610beb85 185 This parameter can be a value of @ref QSPI_MatchMode */
AnnaBridge 126:abea610beb85 186 uint32_t AutomaticStop; /* Specifies if automatic polling is stopped after a match.
AnnaBridge 126:abea610beb85 187 This parameter can be a value of @ref QSPI_AutomaticStop */
AnnaBridge 126:abea610beb85 188 }QSPI_AutoPollingTypeDef;
AnnaBridge 126:abea610beb85 189
AnnaBridge 126:abea610beb85 190 /**
AnnaBridge 126:abea610beb85 191 * @brief QSPI Memory Mapped mode configuration structure definition
AnnaBridge 126:abea610beb85 192 */
AnnaBridge 126:abea610beb85 193 typedef struct
AnnaBridge 126:abea610beb85 194 {
AnnaBridge 126:abea610beb85 195 uint32_t TimeOutPeriod; /* Specifies the number of clock to wait when the FIFO is full before to release the chip select.
AnnaBridge 126:abea610beb85 196 This parameter can be any value between 0 and 0xFFFF */
AnnaBridge 126:abea610beb85 197 uint32_t TimeOutActivation; /* Specifies if the time out counter is enabled to release the chip select.
AnnaBridge 126:abea610beb85 198 This parameter can be a value of @ref QSPI_TimeOutActivation */
AnnaBridge 126:abea610beb85 199 }QSPI_MemoryMappedTypeDef;
AnnaBridge 126:abea610beb85 200 /**
AnnaBridge 126:abea610beb85 201 * @}
AnnaBridge 126:abea610beb85 202 */
AnnaBridge 126:abea610beb85 203
AnnaBridge 126:abea610beb85 204 /* Exported constants --------------------------------------------------------*/
AnnaBridge 126:abea610beb85 205 /** @defgroup QSPI_Exported_Constants QSPI Exported Constants
AnnaBridge 126:abea610beb85 206 * @{
AnnaBridge 126:abea610beb85 207 */
AnnaBridge 126:abea610beb85 208 /** @defgroup QSPI_ErrorCode QSPI Error Code
AnnaBridge 126:abea610beb85 209 * @{
AnnaBridge 126:abea610beb85 210 */
AnnaBridge 126:abea610beb85 211 #define HAL_QSPI_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */
AnnaBridge 126:abea610beb85 212 #define HAL_QSPI_ERROR_TIMEOUT ((uint32_t)0x00000001U) /*!< Timeout error */
AnnaBridge 126:abea610beb85 213 #define HAL_QSPI_ERROR_TRANSFER ((uint32_t)0x00000002U) /*!< Transfer error */
AnnaBridge 126:abea610beb85 214 #define HAL_QSPI_ERROR_DMA ((uint32_t)0x00000004U) /*!< DMA transfer error */
AnnaBridge 126:abea610beb85 215 #define HAL_QSPI_ERROR_INVALID_PARAM ((uint32_t)0x00000008U) /*!< Invalid parameters error */
AnnaBridge 126:abea610beb85 216 /**
AnnaBridge 126:abea610beb85 217 * @}
AnnaBridge 126:abea610beb85 218 */
AnnaBridge 126:abea610beb85 219
AnnaBridge 126:abea610beb85 220 /** @defgroup QSPI_SampleShifting QSPI Sample Shifting
AnnaBridge 126:abea610beb85 221 * @{
AnnaBridge 126:abea610beb85 222 */
AnnaBridge 126:abea610beb85 223 #define QSPI_SAMPLE_SHIFTING_NONE ((uint32_t)0x00000000U) /*!<No clock cycle shift to sample data*/
AnnaBridge 126:abea610beb85 224 #define QSPI_SAMPLE_SHIFTING_HALFCYCLE ((uint32_t)QUADSPI_CR_SSHIFT) /*!<1/2 clock cycle shift to sample data*/
AnnaBridge 126:abea610beb85 225 /**
AnnaBridge 126:abea610beb85 226 * @}
AnnaBridge 126:abea610beb85 227 */
AnnaBridge 126:abea610beb85 228
AnnaBridge 126:abea610beb85 229 /** @defgroup QSPI_ChipSelectHighTime QSPI Chip Select High Time
AnnaBridge 126:abea610beb85 230 * @{
AnnaBridge 126:abea610beb85 231 */
AnnaBridge 126:abea610beb85 232 #define QSPI_CS_HIGH_TIME_1_CYCLE ((uint32_t)0x00000000U) /*!<nCS stay high for at least 1 clock cycle between commands*/
AnnaBridge 126:abea610beb85 233 #define QSPI_CS_HIGH_TIME_2_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_0) /*!<nCS stay high for at least 2 clock cycles between commands*/
AnnaBridge 126:abea610beb85 234 #define QSPI_CS_HIGH_TIME_3_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 3 clock cycles between commands*/
AnnaBridge 126:abea610beb85 235 #define QSPI_CS_HIGH_TIME_4_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_0 | QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 4 clock cycles between commands*/
AnnaBridge 126:abea610beb85 236 #define QSPI_CS_HIGH_TIME_5_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2) /*!<nCS stay high for at least 5 clock cycles between commands*/
AnnaBridge 126:abea610beb85 237 #define QSPI_CS_HIGH_TIME_6_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2 | QUADSPI_DCR_CSHT_0) /*!<nCS stay high for at least 6 clock cycles between commands*/
AnnaBridge 126:abea610beb85 238 #define QSPI_CS_HIGH_TIME_7_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2 | QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 7 clock cycles between commands*/
AnnaBridge 126:abea610beb85 239 #define QSPI_CS_HIGH_TIME_8_CYCLE ((uint32_t)QUADSPI_DCR_CSHT) /*!<nCS stay high for at least 8 clock cycles between commands*/
AnnaBridge 126:abea610beb85 240 /**
AnnaBridge 126:abea610beb85 241 * @}
AnnaBridge 126:abea610beb85 242 */
AnnaBridge 126:abea610beb85 243
AnnaBridge 126:abea610beb85 244 /** @defgroup QSPI_ClockMode QSPI Clock Mode
AnnaBridge 126:abea610beb85 245 * @{
AnnaBridge 126:abea610beb85 246 */
AnnaBridge 126:abea610beb85 247 #define QSPI_CLOCK_MODE_0 ((uint32_t)0x00000000U) /*!<Clk stays low while nCS is released*/
AnnaBridge 126:abea610beb85 248 #define QSPI_CLOCK_MODE_3 ((uint32_t)QUADSPI_DCR_CKMODE) /*!<Clk goes high while nCS is released*/
AnnaBridge 126:abea610beb85 249 /**
AnnaBridge 126:abea610beb85 250 * @}
AnnaBridge 126:abea610beb85 251 */
AnnaBridge 126:abea610beb85 252
AnnaBridge 126:abea610beb85 253 /** @defgroup QSPI_Flash_Select QSPI Flash Select
AnnaBridge 126:abea610beb85 254 * @{
AnnaBridge 126:abea610beb85 255 */
AnnaBridge 126:abea610beb85 256 #define QSPI_FLASH_ID_1 ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 257 #define QSPI_FLASH_ID_2 ((uint32_t)QUADSPI_CR_FSEL)
AnnaBridge 126:abea610beb85 258 /**
AnnaBridge 126:abea610beb85 259 * @}
AnnaBridge 126:abea610beb85 260 */
AnnaBridge 126:abea610beb85 261
AnnaBridge 126:abea610beb85 262 /** @defgroup QSPI_DualFlash_Mode QSPI Dual Flash Mode
AnnaBridge 126:abea610beb85 263 * @{
AnnaBridge 126:abea610beb85 264 */
AnnaBridge 126:abea610beb85 265 #define QSPI_DUALFLASH_ENABLE ((uint32_t)QUADSPI_CR_DFM)
AnnaBridge 126:abea610beb85 266 #define QSPI_DUALFLASH_DISABLE ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 267 /**
AnnaBridge 126:abea610beb85 268 * @}
AnnaBridge 126:abea610beb85 269 */
AnnaBridge 126:abea610beb85 270
AnnaBridge 126:abea610beb85 271 /** @defgroup QSPI_AddressSize QSPI Address Size
AnnaBridge 126:abea610beb85 272 * @{
AnnaBridge 126:abea610beb85 273 */
AnnaBridge 126:abea610beb85 274 #define QSPI_ADDRESS_8_BITS ((uint32_t)0x00000000U) /*!<8-bit address*/
AnnaBridge 126:abea610beb85 275 #define QSPI_ADDRESS_16_BITS ((uint32_t)QUADSPI_CCR_ADSIZE_0) /*!<16-bit address*/
AnnaBridge 126:abea610beb85 276 #define QSPI_ADDRESS_24_BITS ((uint32_t)QUADSPI_CCR_ADSIZE_1) /*!<24-bit address*/
AnnaBridge 126:abea610beb85 277 #define QSPI_ADDRESS_32_BITS ((uint32_t)QUADSPI_CCR_ADSIZE) /*!<32-bit address*/
AnnaBridge 126:abea610beb85 278 /**
AnnaBridge 126:abea610beb85 279 * @}
AnnaBridge 126:abea610beb85 280 */
AnnaBridge 126:abea610beb85 281
AnnaBridge 126:abea610beb85 282 /** @defgroup QSPI_AlternateBytesSize QSPI Alternate Bytes Size
AnnaBridge 126:abea610beb85 283 * @{
AnnaBridge 126:abea610beb85 284 */
AnnaBridge 126:abea610beb85 285 #define QSPI_ALTERNATE_BYTES_8_BITS ((uint32_t)0x00000000U) /*!<8-bit alternate bytes*/
AnnaBridge 126:abea610beb85 286 #define QSPI_ALTERNATE_BYTES_16_BITS ((uint32_t)QUADSPI_CCR_ABSIZE_0) /*!<16-bit alternate bytes*/
AnnaBridge 126:abea610beb85 287 #define QSPI_ALTERNATE_BYTES_24_BITS ((uint32_t)QUADSPI_CCR_ABSIZE_1) /*!<24-bit alternate bytes*/
AnnaBridge 126:abea610beb85 288 #define QSPI_ALTERNATE_BYTES_32_BITS ((uint32_t)QUADSPI_CCR_ABSIZE) /*!<32-bit alternate bytes*/
AnnaBridge 126:abea610beb85 289 /**
AnnaBridge 126:abea610beb85 290 * @}
AnnaBridge 126:abea610beb85 291 */
AnnaBridge 126:abea610beb85 292
AnnaBridge 126:abea610beb85 293 /** @defgroup QSPI_InstructionMode QSPI Instruction Mode
AnnaBridge 126:abea610beb85 294 * @{
AnnaBridge 126:abea610beb85 295 */
AnnaBridge 126:abea610beb85 296 #define QSPI_INSTRUCTION_NONE ((uint32_t)0x00000000U) /*!<No instruction*/
AnnaBridge 126:abea610beb85 297 #define QSPI_INSTRUCTION_1_LINE ((uint32_t)QUADSPI_CCR_IMODE_0) /*!<Instruction on a single line*/
AnnaBridge 126:abea610beb85 298 #define QSPI_INSTRUCTION_2_LINES ((uint32_t)QUADSPI_CCR_IMODE_1) /*!<Instruction on two lines*/
AnnaBridge 126:abea610beb85 299 #define QSPI_INSTRUCTION_4_LINES ((uint32_t)QUADSPI_CCR_IMODE) /*!<Instruction on four lines*/
AnnaBridge 126:abea610beb85 300 /**
AnnaBridge 126:abea610beb85 301 * @}
AnnaBridge 126:abea610beb85 302 */
AnnaBridge 126:abea610beb85 303
AnnaBridge 126:abea610beb85 304 /** @defgroup QSPI_AddressMode QSPI Address Mode
AnnaBridge 126:abea610beb85 305 * @{
AnnaBridge 126:abea610beb85 306 */
AnnaBridge 126:abea610beb85 307 #define QSPI_ADDRESS_NONE ((uint32_t)0x00000000U) /*!<No address*/
AnnaBridge 126:abea610beb85 308 #define QSPI_ADDRESS_1_LINE ((uint32_t)QUADSPI_CCR_ADMODE_0) /*!<Address on a single line*/
AnnaBridge 126:abea610beb85 309 #define QSPI_ADDRESS_2_LINES ((uint32_t)QUADSPI_CCR_ADMODE_1) /*!<Address on two lines*/
AnnaBridge 126:abea610beb85 310 #define QSPI_ADDRESS_4_LINES ((uint32_t)QUADSPI_CCR_ADMODE) /*!<Address on four lines*/
AnnaBridge 126:abea610beb85 311 /**
AnnaBridge 126:abea610beb85 312 * @}
AnnaBridge 126:abea610beb85 313 */
AnnaBridge 126:abea610beb85 314
AnnaBridge 126:abea610beb85 315 /** @defgroup QSPI_AlternateBytesMode QSPI Alternate Bytes Mode
AnnaBridge 126:abea610beb85 316 * @{
AnnaBridge 126:abea610beb85 317 */
AnnaBridge 126:abea610beb85 318 #define QSPI_ALTERNATE_BYTES_NONE ((uint32_t)0x00000000U) /*!<No alternate bytes*/
AnnaBridge 126:abea610beb85 319 #define QSPI_ALTERNATE_BYTES_1_LINE ((uint32_t)QUADSPI_CCR_ABMODE_0) /*!<Alternate bytes on a single line*/
AnnaBridge 126:abea610beb85 320 #define QSPI_ALTERNATE_BYTES_2_LINES ((uint32_t)QUADSPI_CCR_ABMODE_1) /*!<Alternate bytes on two lines*/
AnnaBridge 126:abea610beb85 321 #define QSPI_ALTERNATE_BYTES_4_LINES ((uint32_t)QUADSPI_CCR_ABMODE) /*!<Alternate bytes on four lines*/
AnnaBridge 126:abea610beb85 322 /**
AnnaBridge 126:abea610beb85 323 * @}
AnnaBridge 126:abea610beb85 324 */
AnnaBridge 126:abea610beb85 325
AnnaBridge 126:abea610beb85 326 /** @defgroup QSPI_DataMode QSPI Data Mode
AnnaBridge 126:abea610beb85 327 * @{
AnnaBridge 126:abea610beb85 328 */
AnnaBridge 126:abea610beb85 329 #define QSPI_DATA_NONE ((uint32_t)0X00000000) /*!<No data*/
AnnaBridge 126:abea610beb85 330 #define QSPI_DATA_1_LINE ((uint32_t)QUADSPI_CCR_DMODE_0) /*!<Data on a single line*/
AnnaBridge 126:abea610beb85 331 #define QSPI_DATA_2_LINES ((uint32_t)QUADSPI_CCR_DMODE_1) /*!<Data on two lines*/
AnnaBridge 126:abea610beb85 332 #define QSPI_DATA_4_LINES ((uint32_t)QUADSPI_CCR_DMODE) /*!<Data on four lines*/
AnnaBridge 126:abea610beb85 333 /**
AnnaBridge 126:abea610beb85 334 * @}
AnnaBridge 126:abea610beb85 335 */
AnnaBridge 126:abea610beb85 336
AnnaBridge 126:abea610beb85 337 /** @defgroup QSPI_DdrMode QSPI Ddr Mode
AnnaBridge 126:abea610beb85 338 * @{
AnnaBridge 126:abea610beb85 339 */
AnnaBridge 126:abea610beb85 340 #define QSPI_DDR_MODE_DISABLE ((uint32_t)0x00000000U) /*!<Double data rate mode disabled*/
AnnaBridge 126:abea610beb85 341 #define QSPI_DDR_MODE_ENABLE ((uint32_t)QUADSPI_CCR_DDRM) /*!<Double data rate mode enabled*/
AnnaBridge 126:abea610beb85 342 /**
AnnaBridge 126:abea610beb85 343 * @}
AnnaBridge 126:abea610beb85 344 */
AnnaBridge 126:abea610beb85 345
AnnaBridge 126:abea610beb85 346 /** @defgroup QSPI_DdrHoldHalfCycle QSPI Ddr HoldHalfCycle
AnnaBridge 126:abea610beb85 347 * @{
AnnaBridge 126:abea610beb85 348 */
AnnaBridge 126:abea610beb85 349 #define QSPI_DDR_HHC_ANALOG_DELAY ((uint32_t)0x00000000U) /*!<Delay the data output using analog delay in DDR mode*/
AnnaBridge 126:abea610beb85 350 #define QSPI_DDR_HHC_HALF_CLK_DELAY ((uint32_t)QUADSPI_CCR_DHHC) /*!<Delay the data output by 1/2 clock cycle in DDR mode*/
AnnaBridge 126:abea610beb85 351 /**
AnnaBridge 126:abea610beb85 352 * @}
AnnaBridge 126:abea610beb85 353 */
AnnaBridge 126:abea610beb85 354
AnnaBridge 126:abea610beb85 355 /** @defgroup QSPI_SIOOMode QSPI SIOO Mode
AnnaBridge 126:abea610beb85 356 * @{
AnnaBridge 126:abea610beb85 357 */
AnnaBridge 126:abea610beb85 358 #define QSPI_SIOO_INST_EVERY_CMD ((uint32_t)0x00000000U) /*!<Send instruction on every transaction*/
AnnaBridge 126:abea610beb85 359 #define QSPI_SIOO_INST_ONLY_FIRST_CMD ((uint32_t)QUADSPI_CCR_SIOO) /*!<Send instruction only for the first command*/
AnnaBridge 126:abea610beb85 360 /**
AnnaBridge 126:abea610beb85 361 * @}
AnnaBridge 126:abea610beb85 362 */
AnnaBridge 126:abea610beb85 363
AnnaBridge 126:abea610beb85 364 /** @defgroup QSPI_MatchMode QSPI Match Mode
AnnaBridge 126:abea610beb85 365 * @{
AnnaBridge 126:abea610beb85 366 */
AnnaBridge 126:abea610beb85 367 #define QSPI_MATCH_MODE_AND ((uint32_t)0x00000000U) /*!<AND match mode between unmasked bits*/
AnnaBridge 126:abea610beb85 368 #define QSPI_MATCH_MODE_OR ((uint32_t)QUADSPI_CR_PMM) /*!<OR match mode between unmasked bits*/
AnnaBridge 126:abea610beb85 369 /**
AnnaBridge 126:abea610beb85 370 * @}
AnnaBridge 126:abea610beb85 371 */
AnnaBridge 126:abea610beb85 372
AnnaBridge 126:abea610beb85 373 /** @defgroup QSPI_AutomaticStop QSPI Automatic Stop
AnnaBridge 126:abea610beb85 374 * @{
AnnaBridge 126:abea610beb85 375 */
AnnaBridge 126:abea610beb85 376 #define QSPI_AUTOMATIC_STOP_DISABLE ((uint32_t)0x00000000U) /*!<AutoPolling stops only with abort or QSPI disabling*/
AnnaBridge 126:abea610beb85 377 #define QSPI_AUTOMATIC_STOP_ENABLE ((uint32_t)QUADSPI_CR_APMS) /*!<AutoPolling stops as soon as there is a match*/
AnnaBridge 126:abea610beb85 378 /**
AnnaBridge 126:abea610beb85 379 * @}
AnnaBridge 126:abea610beb85 380 */
AnnaBridge 126:abea610beb85 381
AnnaBridge 126:abea610beb85 382 /** @defgroup QSPI_TimeOutActivation QSPI TimeOut Activation
AnnaBridge 126:abea610beb85 383 * @{
AnnaBridge 126:abea610beb85 384 */
AnnaBridge 126:abea610beb85 385 #define QSPI_TIMEOUT_COUNTER_DISABLE ((uint32_t)0x00000000U) /*!<Timeout counter disabled, nCS remains active*/
AnnaBridge 126:abea610beb85 386 #define QSPI_TIMEOUT_COUNTER_ENABLE ((uint32_t)QUADSPI_CR_TCEN) /*!<Timeout counter enabled, nCS released when timeout expires*/
AnnaBridge 126:abea610beb85 387 /**
AnnaBridge 126:abea610beb85 388 * @}
AnnaBridge 126:abea610beb85 389 */
AnnaBridge 126:abea610beb85 390
AnnaBridge 126:abea610beb85 391 /** @defgroup QSPI_Flags QSPI Flags
AnnaBridge 126:abea610beb85 392 * @{
AnnaBridge 126:abea610beb85 393 */
AnnaBridge 126:abea610beb85 394 #define QSPI_FLAG_BUSY QUADSPI_SR_BUSY /*!<Busy flag: operation is ongoing*/
AnnaBridge 126:abea610beb85 395 #define QSPI_FLAG_TO QUADSPI_SR_TOF /*!<Timeout flag: timeout occurs in memory-mapped mode*/
AnnaBridge 126:abea610beb85 396 #define QSPI_FLAG_SM QUADSPI_SR_SMF /*!<Status match flag: received data matches in autopolling mode*/
AnnaBridge 126:abea610beb85 397 #define QSPI_FLAG_FT QUADSPI_SR_FTF /*!<Fifo threshold flag: Fifo threshold reached or data left after read from memory is complete*/
AnnaBridge 126:abea610beb85 398 #define QSPI_FLAG_TC QUADSPI_SR_TCF /*!<Transfer complete flag: programmed number of data have been transferred or the transfer has been aborted*/
AnnaBridge 126:abea610beb85 399 #define QSPI_FLAG_TE QUADSPI_SR_TEF /*!<Transfer error flag: invalid address is being accessed*/
AnnaBridge 126:abea610beb85 400 /**
AnnaBridge 126:abea610beb85 401 * @}
AnnaBridge 126:abea610beb85 402 */
AnnaBridge 126:abea610beb85 403
AnnaBridge 126:abea610beb85 404 /** @defgroup QSPI_Interrupts QSPI Interrupts
AnnaBridge 126:abea610beb85 405 * @{
AnnaBridge 126:abea610beb85 406 */
AnnaBridge 126:abea610beb85 407 #define QSPI_IT_TO QUADSPI_CR_TOIE /*!<Interrupt on the timeout flag*/
AnnaBridge 126:abea610beb85 408 #define QSPI_IT_SM QUADSPI_CR_SMIE /*!<Interrupt on the status match flag*/
AnnaBridge 126:abea610beb85 409 #define QSPI_IT_FT QUADSPI_CR_FTIE /*!<Interrupt on the fifo threshold flag*/
AnnaBridge 126:abea610beb85 410 #define QSPI_IT_TC QUADSPI_CR_TCIE /*!<Interrupt on the transfer complete flag*/
AnnaBridge 126:abea610beb85 411 #define QSPI_IT_TE QUADSPI_CR_TEIE /*!<Interrupt on the transfer error flag*/
AnnaBridge 126:abea610beb85 412 /**
AnnaBridge 126:abea610beb85 413 * @}
AnnaBridge 126:abea610beb85 414 */
AnnaBridge 126:abea610beb85 415
AnnaBridge 126:abea610beb85 416 /** @defgroup QSPI_Timeout_definition QSPI Timeout definition
AnnaBridge 126:abea610beb85 417 * @{
AnnaBridge 126:abea610beb85 418 */
AnnaBridge 126:abea610beb85 419 #define HAL_QPSI_TIMEOUT_DEFAULT_VALUE ((uint32_t)5000)/* 5 s */
AnnaBridge 126:abea610beb85 420 /**
AnnaBridge 126:abea610beb85 421 * @}
AnnaBridge 126:abea610beb85 422 */
AnnaBridge 126:abea610beb85 423
AnnaBridge 126:abea610beb85 424 /**
AnnaBridge 126:abea610beb85 425 * @}
AnnaBridge 126:abea610beb85 426 */
AnnaBridge 126:abea610beb85 427
AnnaBridge 126:abea610beb85 428 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 126:abea610beb85 429 /** @defgroup QSPI_Exported_Macros QSPI Exported Macros
AnnaBridge 126:abea610beb85 430 * @{
AnnaBridge 126:abea610beb85 431 */
AnnaBridge 126:abea610beb85 432
AnnaBridge 126:abea610beb85 433 /** @brief Reset QSPI handle state
AnnaBridge 126:abea610beb85 434 * @param __HANDLE__: QSPI handle.
AnnaBridge 126:abea610beb85 435 * @retval None
AnnaBridge 126:abea610beb85 436 */
AnnaBridge 126:abea610beb85 437 #define __HAL_QSPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_QSPI_STATE_RESET)
AnnaBridge 126:abea610beb85 438
AnnaBridge 126:abea610beb85 439 /** @brief Enable QSPI
AnnaBridge 126:abea610beb85 440 * @param __HANDLE__: specifies the QSPI Handle.
AnnaBridge 126:abea610beb85 441 * @retval None
AnnaBridge 126:abea610beb85 442 */
AnnaBridge 126:abea610beb85 443 #define __HAL_QSPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR, QUADSPI_CR_EN)
AnnaBridge 126:abea610beb85 444
AnnaBridge 126:abea610beb85 445 /** @brief Disable QSPI
AnnaBridge 126:abea610beb85 446 * @param __HANDLE__: specifies the QSPI Handle.
AnnaBridge 126:abea610beb85 447 * @retval None
AnnaBridge 126:abea610beb85 448 */
AnnaBridge 126:abea610beb85 449 #define __HAL_QSPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR, QUADSPI_CR_EN)
AnnaBridge 126:abea610beb85 450
AnnaBridge 126:abea610beb85 451 /** @brief Enables the specified QSPI interrupt.
AnnaBridge 126:abea610beb85 452 * @param __HANDLE__: specifies the QSPI Handle.
AnnaBridge 126:abea610beb85 453 * @param __INTERRUPT__: specifies the QSPI interrupt source to enable.
AnnaBridge 126:abea610beb85 454 * This parameter can be one of the following values:
AnnaBridge 126:abea610beb85 455 * @arg QSPI_IT_TO: QSPI Time out interrupt
AnnaBridge 126:abea610beb85 456 * @arg QSPI_IT_SM: QSPI Status match interrupt
AnnaBridge 126:abea610beb85 457 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
AnnaBridge 126:abea610beb85 458 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
AnnaBridge 126:abea610beb85 459 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
AnnaBridge 126:abea610beb85 460 * @retval None
AnnaBridge 126:abea610beb85 461 */
AnnaBridge 126:abea610beb85 462 #define __HAL_QSPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__))
AnnaBridge 126:abea610beb85 463
AnnaBridge 126:abea610beb85 464
AnnaBridge 126:abea610beb85 465 /** @brief Disables the specified QSPI interrupt.
AnnaBridge 126:abea610beb85 466 * @param __HANDLE__: specifies the QSPI Handle.
AnnaBridge 126:abea610beb85 467 * @param __INTERRUPT__: specifies the QSPI interrupt source to disable.
AnnaBridge 126:abea610beb85 468 * This parameter can be one of the following values:
AnnaBridge 126:abea610beb85 469 * @arg QSPI_IT_TO: QSPI Timeout interrupt
AnnaBridge 126:abea610beb85 470 * @arg QSPI_IT_SM: QSPI Status match interrupt
AnnaBridge 126:abea610beb85 471 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
AnnaBridge 126:abea610beb85 472 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
AnnaBridge 126:abea610beb85 473 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
AnnaBridge 126:abea610beb85 474 * @retval None
AnnaBridge 126:abea610beb85 475 */
AnnaBridge 126:abea610beb85 476 #define __HAL_QSPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__))
AnnaBridge 126:abea610beb85 477
AnnaBridge 126:abea610beb85 478 /** @brief Checks whether the specified QSPI interrupt source is enabled.
AnnaBridge 126:abea610beb85 479 * @param __HANDLE__: specifies the QSPI Handle.
AnnaBridge 126:abea610beb85 480 * @param __INTERRUPT__: specifies the QSPI interrupt source to check.
AnnaBridge 126:abea610beb85 481 * This parameter can be one of the following values:
AnnaBridge 126:abea610beb85 482 * @arg QSPI_IT_TO: QSPI Time out interrupt
AnnaBridge 126:abea610beb85 483 * @arg QSPI_IT_SM: QSPI Status match interrupt
AnnaBridge 126:abea610beb85 484 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
AnnaBridge 126:abea610beb85 485 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
AnnaBridge 126:abea610beb85 486 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
AnnaBridge 126:abea610beb85 487 * @retval The new state of __INTERRUPT__ (TRUE or FALSE).
AnnaBridge 126:abea610beb85 488 */
AnnaBridge 126:abea610beb85 489 #define __HAL_QSPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (READ_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__)) == (__INTERRUPT__))
AnnaBridge 126:abea610beb85 490
AnnaBridge 126:abea610beb85 491 /**
AnnaBridge 126:abea610beb85 492 * @brief Get the selected QSPI's flag status.
AnnaBridge 126:abea610beb85 493 * @param __HANDLE__: specifies the QSPI Handle.
AnnaBridge 126:abea610beb85 494 * @param __FLAG__: specifies the QSPI flag to check.
AnnaBridge 126:abea610beb85 495 * This parameter can be one of the following values:
AnnaBridge 126:abea610beb85 496 * @arg QSPI_FLAG_BUSY: QSPI Busy flag
AnnaBridge 126:abea610beb85 497 * @arg QSPI_FLAG_TO: QSPI Time out flag
AnnaBridge 126:abea610beb85 498 * @arg QSPI_FLAG_SM: QSPI Status match flag
AnnaBridge 126:abea610beb85 499 * @arg QSPI_FLAG_FT: QSPI FIFO threshold flag
AnnaBridge 126:abea610beb85 500 * @arg QSPI_FLAG_TC: QSPI Transfer complete flag
AnnaBridge 126:abea610beb85 501 * @arg QSPI_FLAG_TE: QSPI Transfer error flag
AnnaBridge 126:abea610beb85 502 * @retval None
AnnaBridge 126:abea610beb85 503 */
AnnaBridge 126:abea610beb85 504 #define __HAL_QSPI_GET_FLAG(__HANDLE__, __FLAG__) (READ_BIT((__HANDLE__)->Instance->SR, (__FLAG__)) != 0)
AnnaBridge 126:abea610beb85 505
AnnaBridge 126:abea610beb85 506 /** @brief Clears the specified QSPI's flag status.
AnnaBridge 126:abea610beb85 507 * @param __HANDLE__: specifies the QSPI Handle.
AnnaBridge 126:abea610beb85 508 * @param __FLAG__: specifies the QSPI clear register flag that needs to be set
AnnaBridge 126:abea610beb85 509 * This parameter can be one of the following values:
AnnaBridge 126:abea610beb85 510 * @arg QSPI_FLAG_TO: QSPI Time out flag
AnnaBridge 126:abea610beb85 511 * @arg QSPI_FLAG_SM: QSPI Status match flag
AnnaBridge 126:abea610beb85 512 * @arg QSPI_FLAG_TC: QSPI Transfer complete flag
AnnaBridge 126:abea610beb85 513 * @arg QSPI_FLAG_TE: QSPI Transfer error flag
AnnaBridge 126:abea610beb85 514 * @retval None
AnnaBridge 126:abea610beb85 515 */
AnnaBridge 126:abea610beb85 516 #define __HAL_QSPI_CLEAR_FLAG(__HANDLE__, __FLAG__) WRITE_REG((__HANDLE__)->Instance->FCR, (__FLAG__))
AnnaBridge 126:abea610beb85 517 /**
AnnaBridge 126:abea610beb85 518 * @}
AnnaBridge 126:abea610beb85 519 */
AnnaBridge 126:abea610beb85 520
AnnaBridge 126:abea610beb85 521 /* Exported functions --------------------------------------------------------*/
AnnaBridge 126:abea610beb85 522 /** @addtogroup QSPI_Exported_Functions
AnnaBridge 126:abea610beb85 523 * @{
AnnaBridge 126:abea610beb85 524 */
AnnaBridge 126:abea610beb85 525
AnnaBridge 126:abea610beb85 526 /** @addtogroup QSPI_Exported_Functions_Group1
AnnaBridge 126:abea610beb85 527 * @{
AnnaBridge 126:abea610beb85 528 */
AnnaBridge 126:abea610beb85 529 /* Initialization/de-initialization functions ********************************/
AnnaBridge 126:abea610beb85 530 HAL_StatusTypeDef HAL_QSPI_Init (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 531 HAL_StatusTypeDef HAL_QSPI_DeInit (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 532 void HAL_QSPI_MspInit (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 533 void HAL_QSPI_MspDeInit(QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 534 /**
AnnaBridge 126:abea610beb85 535 * @}
AnnaBridge 126:abea610beb85 536 */
AnnaBridge 126:abea610beb85 537
AnnaBridge 126:abea610beb85 538 /** @addtogroup QSPI_Exported_Functions_Group2
AnnaBridge 126:abea610beb85 539 * @{
AnnaBridge 126:abea610beb85 540 */
AnnaBridge 126:abea610beb85 541 /* IO operation functions *****************************************************/
AnnaBridge 126:abea610beb85 542 /* QSPI IRQ handler method */
AnnaBridge 126:abea610beb85 543 void HAL_QSPI_IRQHandler(QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 544
AnnaBridge 126:abea610beb85 545 /* QSPI indirect mode */
AnnaBridge 126:abea610beb85 546 HAL_StatusTypeDef HAL_QSPI_Command (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, uint32_t Timeout);
AnnaBridge 126:abea610beb85 547 HAL_StatusTypeDef HAL_QSPI_Transmit (QSPI_HandleTypeDef *hqspi, uint8_t *pData, uint32_t Timeout);
AnnaBridge 126:abea610beb85 548 HAL_StatusTypeDef HAL_QSPI_Receive (QSPI_HandleTypeDef *hqspi, uint8_t *pData, uint32_t Timeout);
AnnaBridge 126:abea610beb85 549 HAL_StatusTypeDef HAL_QSPI_Command_IT (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd);
AnnaBridge 126:abea610beb85 550 HAL_StatusTypeDef HAL_QSPI_Transmit_IT (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
AnnaBridge 126:abea610beb85 551 HAL_StatusTypeDef HAL_QSPI_Receive_IT (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
AnnaBridge 126:abea610beb85 552 HAL_StatusTypeDef HAL_QSPI_Transmit_DMA (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
AnnaBridge 126:abea610beb85 553 HAL_StatusTypeDef HAL_QSPI_Receive_DMA (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
AnnaBridge 126:abea610beb85 554
AnnaBridge 126:abea610beb85 555 /* QSPI status flag polling mode */
AnnaBridge 126:abea610beb85 556 HAL_StatusTypeDef HAL_QSPI_AutoPolling (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_AutoPollingTypeDef *cfg, uint32_t Timeout);
AnnaBridge 126:abea610beb85 557 HAL_StatusTypeDef HAL_QSPI_AutoPolling_IT(QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_AutoPollingTypeDef *cfg);
AnnaBridge 126:abea610beb85 558
AnnaBridge 126:abea610beb85 559 /* QSPI memory-mapped mode */
AnnaBridge 126:abea610beb85 560 HAL_StatusTypeDef HAL_QSPI_MemoryMapped(QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_MemoryMappedTypeDef *cfg);
AnnaBridge 126:abea610beb85 561 /**
AnnaBridge 126:abea610beb85 562 * @}
AnnaBridge 126:abea610beb85 563 */
AnnaBridge 126:abea610beb85 564
AnnaBridge 126:abea610beb85 565 /** @addtogroup QSPI_Exported_Functions_Group3
AnnaBridge 126:abea610beb85 566 * @{
AnnaBridge 126:abea610beb85 567 */
AnnaBridge 126:abea610beb85 568 /* Callback functions in non-blocking modes ***********************************/
AnnaBridge 126:abea610beb85 569 void HAL_QSPI_ErrorCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 570 void HAL_QSPI_AbortCpltCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 571 void HAL_QSPI_FifoThresholdCallback(QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 572
AnnaBridge 126:abea610beb85 573 /* QSPI indirect mode */
AnnaBridge 126:abea610beb85 574 void HAL_QSPI_CmdCpltCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 575 void HAL_QSPI_RxCpltCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 576 void HAL_QSPI_TxCpltCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 577 void HAL_QSPI_RxHalfCpltCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 578 void HAL_QSPI_TxHalfCpltCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 579
AnnaBridge 126:abea610beb85 580 /* QSPI status flag polling mode */
AnnaBridge 126:abea610beb85 581 void HAL_QSPI_StatusMatchCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 582
AnnaBridge 126:abea610beb85 583 /* QSPI memory-mapped mode */
AnnaBridge 126:abea610beb85 584 void HAL_QSPI_TimeOutCallback (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 585 /**
AnnaBridge 126:abea610beb85 586 * @}
AnnaBridge 126:abea610beb85 587 */
AnnaBridge 126:abea610beb85 588
AnnaBridge 126:abea610beb85 589 /** @addtogroup QSPI_Exported_Functions_Group4
AnnaBridge 126:abea610beb85 590 * @{
AnnaBridge 126:abea610beb85 591 */
AnnaBridge 126:abea610beb85 592 /* Peripheral Control and State functions ************************************/
AnnaBridge 126:abea610beb85 593 HAL_QSPI_StateTypeDef HAL_QSPI_GetState (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 594 uint32_t HAL_QSPI_GetError (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 595 HAL_StatusTypeDef HAL_QSPI_Abort (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 596 HAL_StatusTypeDef HAL_QSPI_Abort_IT (QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 597 void HAL_QSPI_SetTimeout (QSPI_HandleTypeDef *hqspi, uint32_t Timeout);
AnnaBridge 126:abea610beb85 598 HAL_StatusTypeDef HAL_QSPI_SetFifoThreshold(QSPI_HandleTypeDef *hqspi, uint32_t Threshold);
AnnaBridge 126:abea610beb85 599 uint32_t HAL_QSPI_GetFifoThreshold(QSPI_HandleTypeDef *hqspi);
AnnaBridge 126:abea610beb85 600 /**
AnnaBridge 126:abea610beb85 601 * @}
AnnaBridge 126:abea610beb85 602 */
AnnaBridge 126:abea610beb85 603
AnnaBridge 126:abea610beb85 604 /**
AnnaBridge 126:abea610beb85 605 * @}
AnnaBridge 126:abea610beb85 606 */
AnnaBridge 126:abea610beb85 607
AnnaBridge 126:abea610beb85 608 /* Private macros ------------------------------------------------------------*/
AnnaBridge 126:abea610beb85 609 /** @defgroup QSPI_Private_Macros QSPI Private Macros
AnnaBridge 126:abea610beb85 610 * @{
AnnaBridge 126:abea610beb85 611 */
AnnaBridge 126:abea610beb85 612 /** @defgroup QSPI_ClockPrescaler QSPI Clock Prescaler
AnnaBridge 126:abea610beb85 613 * @{
AnnaBridge 126:abea610beb85 614 */
AnnaBridge 126:abea610beb85 615 #define IS_QSPI_CLOCK_PRESCALER(PRESCALER) ((PRESCALER) <= 0xFF)
AnnaBridge 126:abea610beb85 616 /**
AnnaBridge 126:abea610beb85 617 * @}
AnnaBridge 126:abea610beb85 618 */
AnnaBridge 126:abea610beb85 619
AnnaBridge 126:abea610beb85 620 /** @defgroup QSPI_FifoThreshold QSPI Fifo Threshold
AnnaBridge 126:abea610beb85 621 * @{
AnnaBridge 126:abea610beb85 622 */
AnnaBridge 126:abea610beb85 623 #define IS_QSPI_FIFO_THRESHOLD(THR) (((THR) > 0) && ((THR) <= 32))
AnnaBridge 126:abea610beb85 624 /**
AnnaBridge 126:abea610beb85 625 * @}
AnnaBridge 126:abea610beb85 626 */
AnnaBridge 126:abea610beb85 627
AnnaBridge 126:abea610beb85 628 #define IS_QSPI_SSHIFT(SSHIFT) (((SSHIFT) == QSPI_SAMPLE_SHIFTING_NONE) || \
AnnaBridge 126:abea610beb85 629 ((SSHIFT) == QSPI_SAMPLE_SHIFTING_HALFCYCLE))
AnnaBridge 126:abea610beb85 630
AnnaBridge 126:abea610beb85 631 /** @defgroup QSPI_FlashSize QSPI Flash Size
AnnaBridge 126:abea610beb85 632 * @{
AnnaBridge 126:abea610beb85 633 */
AnnaBridge 126:abea610beb85 634 #define IS_QSPI_FLASH_SIZE(FSIZE) (((FSIZE) <= 31))
AnnaBridge 126:abea610beb85 635 /**
AnnaBridge 126:abea610beb85 636 * @}
AnnaBridge 126:abea610beb85 637 */
AnnaBridge 126:abea610beb85 638
AnnaBridge 126:abea610beb85 639 #define IS_QSPI_CS_HIGH_TIME(CSHTIME) (((CSHTIME) == QSPI_CS_HIGH_TIME_1_CYCLE) || \
AnnaBridge 126:abea610beb85 640 ((CSHTIME) == QSPI_CS_HIGH_TIME_2_CYCLE) || \
AnnaBridge 126:abea610beb85 641 ((CSHTIME) == QSPI_CS_HIGH_TIME_3_CYCLE) || \
AnnaBridge 126:abea610beb85 642 ((CSHTIME) == QSPI_CS_HIGH_TIME_4_CYCLE) || \
AnnaBridge 126:abea610beb85 643 ((CSHTIME) == QSPI_CS_HIGH_TIME_5_CYCLE) || \
AnnaBridge 126:abea610beb85 644 ((CSHTIME) == QSPI_CS_HIGH_TIME_6_CYCLE) || \
AnnaBridge 126:abea610beb85 645 ((CSHTIME) == QSPI_CS_HIGH_TIME_7_CYCLE) || \
AnnaBridge 126:abea610beb85 646 ((CSHTIME) == QSPI_CS_HIGH_TIME_8_CYCLE))
AnnaBridge 126:abea610beb85 647
AnnaBridge 126:abea610beb85 648 #define IS_QSPI_CLOCK_MODE(CLKMODE) (((CLKMODE) == QSPI_CLOCK_MODE_0) || \
AnnaBridge 126:abea610beb85 649 ((CLKMODE) == QSPI_CLOCK_MODE_3))
AnnaBridge 126:abea610beb85 650
AnnaBridge 126:abea610beb85 651 #define IS_QSPI_FLASH_ID(FLA) (((FLA) == QSPI_FLASH_ID_1) || \
AnnaBridge 126:abea610beb85 652 ((FLA) == QSPI_FLASH_ID_2))
AnnaBridge 126:abea610beb85 653
AnnaBridge 126:abea610beb85 654 #define IS_QSPI_DUAL_FLASH_MODE(MODE) (((MODE) == QSPI_DUALFLASH_ENABLE) || \
AnnaBridge 126:abea610beb85 655 ((MODE) == QSPI_DUALFLASH_DISABLE))
AnnaBridge 126:abea610beb85 656
AnnaBridge 126:abea610beb85 657
AnnaBridge 126:abea610beb85 658 /** @defgroup QSPI_Instruction QSPI Instruction
AnnaBridge 126:abea610beb85 659 * @{
AnnaBridge 126:abea610beb85 660 */
AnnaBridge 126:abea610beb85 661 #define IS_QSPI_INSTRUCTION(INSTRUCTION) ((INSTRUCTION) <= 0xFF)
AnnaBridge 126:abea610beb85 662 /**
AnnaBridge 126:abea610beb85 663 * @}
AnnaBridge 126:abea610beb85 664 */
AnnaBridge 126:abea610beb85 665
AnnaBridge 126:abea610beb85 666 #define IS_QSPI_ADDRESS_SIZE(ADDR_SIZE) (((ADDR_SIZE) == QSPI_ADDRESS_8_BITS) || \
AnnaBridge 126:abea610beb85 667 ((ADDR_SIZE) == QSPI_ADDRESS_16_BITS) || \
AnnaBridge 126:abea610beb85 668 ((ADDR_SIZE) == QSPI_ADDRESS_24_BITS) || \
AnnaBridge 126:abea610beb85 669 ((ADDR_SIZE) == QSPI_ADDRESS_32_BITS))
AnnaBridge 126:abea610beb85 670
AnnaBridge 126:abea610beb85 671 #define IS_QSPI_ALTERNATE_BYTES_SIZE(SIZE) (((SIZE) == QSPI_ALTERNATE_BYTES_8_BITS) || \
AnnaBridge 126:abea610beb85 672 ((SIZE) == QSPI_ALTERNATE_BYTES_16_BITS) || \
AnnaBridge 126:abea610beb85 673 ((SIZE) == QSPI_ALTERNATE_BYTES_24_BITS) || \
AnnaBridge 126:abea610beb85 674 ((SIZE) == QSPI_ALTERNATE_BYTES_32_BITS))
AnnaBridge 126:abea610beb85 675
AnnaBridge 126:abea610beb85 676
AnnaBridge 126:abea610beb85 677 /** @defgroup QSPI_DummyCycles QSPI Dummy Cycles
AnnaBridge 126:abea610beb85 678 * @{
AnnaBridge 126:abea610beb85 679 */
AnnaBridge 126:abea610beb85 680 #define IS_QSPI_DUMMY_CYCLES(DCY) ((DCY) <= 31)
AnnaBridge 126:abea610beb85 681 /**
AnnaBridge 126:abea610beb85 682 * @}
AnnaBridge 126:abea610beb85 683 */
AnnaBridge 126:abea610beb85 684
AnnaBridge 126:abea610beb85 685 #define IS_QSPI_INSTRUCTION_MODE(MODE) (((MODE) == QSPI_INSTRUCTION_NONE) || \
AnnaBridge 126:abea610beb85 686 ((MODE) == QSPI_INSTRUCTION_1_LINE) || \
AnnaBridge 126:abea610beb85 687 ((MODE) == QSPI_INSTRUCTION_2_LINES) || \
AnnaBridge 126:abea610beb85 688 ((MODE) == QSPI_INSTRUCTION_4_LINES))
AnnaBridge 126:abea610beb85 689
AnnaBridge 126:abea610beb85 690 #define IS_QSPI_ADDRESS_MODE(MODE) (((MODE) == QSPI_ADDRESS_NONE) || \
AnnaBridge 126:abea610beb85 691 ((MODE) == QSPI_ADDRESS_1_LINE) || \
AnnaBridge 126:abea610beb85 692 ((MODE) == QSPI_ADDRESS_2_LINES) || \
AnnaBridge 126:abea610beb85 693 ((MODE) == QSPI_ADDRESS_4_LINES))
AnnaBridge 126:abea610beb85 694
AnnaBridge 126:abea610beb85 695 #define IS_QSPI_ALTERNATE_BYTES_MODE(MODE) (((MODE) == QSPI_ALTERNATE_BYTES_NONE) || \
AnnaBridge 126:abea610beb85 696 ((MODE) == QSPI_ALTERNATE_BYTES_1_LINE) || \
AnnaBridge 126:abea610beb85 697 ((MODE) == QSPI_ALTERNATE_BYTES_2_LINES) || \
AnnaBridge 126:abea610beb85 698 ((MODE) == QSPI_ALTERNATE_BYTES_4_LINES))
AnnaBridge 126:abea610beb85 699
AnnaBridge 126:abea610beb85 700 #define IS_QSPI_DATA_MODE(MODE) (((MODE) == QSPI_DATA_NONE) || \
AnnaBridge 126:abea610beb85 701 ((MODE) == QSPI_DATA_1_LINE) || \
AnnaBridge 126:abea610beb85 702 ((MODE) == QSPI_DATA_2_LINES) || \
AnnaBridge 126:abea610beb85 703 ((MODE) == QSPI_DATA_4_LINES))
AnnaBridge 126:abea610beb85 704
AnnaBridge 126:abea610beb85 705 #define IS_QSPI_DDR_MODE(DDR_MODE) (((DDR_MODE) == QSPI_DDR_MODE_DISABLE) || \
AnnaBridge 126:abea610beb85 706 ((DDR_MODE) == QSPI_DDR_MODE_ENABLE))
AnnaBridge 126:abea610beb85 707
AnnaBridge 126:abea610beb85 708 #define IS_QSPI_DDR_HHC(DDR_HHC) (((DDR_HHC) == QSPI_DDR_HHC_ANALOG_DELAY) || \
AnnaBridge 126:abea610beb85 709 ((DDR_HHC) == QSPI_DDR_HHC_HALF_CLK_DELAY))
AnnaBridge 126:abea610beb85 710
AnnaBridge 126:abea610beb85 711 #define IS_QSPI_SIOO_MODE(SIOO_MODE) (((SIOO_MODE) == QSPI_SIOO_INST_EVERY_CMD) || \
AnnaBridge 126:abea610beb85 712 ((SIOO_MODE) == QSPI_SIOO_INST_ONLY_FIRST_CMD))
AnnaBridge 126:abea610beb85 713
AnnaBridge 126:abea610beb85 714 /** @defgroup QSPI_Interval QSPI Interval
AnnaBridge 126:abea610beb85 715 * @{
AnnaBridge 126:abea610beb85 716 */
AnnaBridge 126:abea610beb85 717 #define IS_QSPI_INTERVAL(INTERVAL) ((INTERVAL) <= QUADSPI_PIR_INTERVAL)
AnnaBridge 126:abea610beb85 718 /**
AnnaBridge 126:abea610beb85 719 * @}
AnnaBridge 126:abea610beb85 720 */
AnnaBridge 126:abea610beb85 721
AnnaBridge 126:abea610beb85 722 /** @defgroup QSPI_StatusBytesSize QSPI Status Bytes Size
AnnaBridge 126:abea610beb85 723 * @{
AnnaBridge 126:abea610beb85 724 */
AnnaBridge 126:abea610beb85 725 #define IS_QSPI_STATUS_BYTES_SIZE(SIZE) (((SIZE) >= 1) && ((SIZE) <= 4))
AnnaBridge 126:abea610beb85 726 /**
AnnaBridge 126:abea610beb85 727 * @}
AnnaBridge 126:abea610beb85 728 */
AnnaBridge 126:abea610beb85 729 #define IS_QSPI_MATCH_MODE(MODE) (((MODE) == QSPI_MATCH_MODE_AND) || \
AnnaBridge 126:abea610beb85 730 ((MODE) == QSPI_MATCH_MODE_OR))
AnnaBridge 126:abea610beb85 731
AnnaBridge 126:abea610beb85 732 #define IS_QSPI_AUTOMATIC_STOP(APMS) (((APMS) == QSPI_AUTOMATIC_STOP_DISABLE) || \
AnnaBridge 126:abea610beb85 733 ((APMS) == QSPI_AUTOMATIC_STOP_ENABLE))
AnnaBridge 126:abea610beb85 734
AnnaBridge 126:abea610beb85 735 #define IS_QSPI_TIMEOUT_ACTIVATION(TCEN) (((TCEN) == QSPI_TIMEOUT_COUNTER_DISABLE) || \
AnnaBridge 126:abea610beb85 736 ((TCEN) == QSPI_TIMEOUT_COUNTER_ENABLE))
AnnaBridge 126:abea610beb85 737
AnnaBridge 126:abea610beb85 738 /** @defgroup QSPI_TimeOutPeriod QSPI TimeOut Period
AnnaBridge 126:abea610beb85 739 * @{
AnnaBridge 126:abea610beb85 740 */
AnnaBridge 126:abea610beb85 741 #define IS_QSPI_TIMEOUT_PERIOD(PERIOD) ((PERIOD) <= 0xFFFF)
AnnaBridge 126:abea610beb85 742 /**
AnnaBridge 126:abea610beb85 743 * @}
AnnaBridge 126:abea610beb85 744 */
AnnaBridge 126:abea610beb85 745
AnnaBridge 126:abea610beb85 746 #define IS_QSPI_GET_FLAG(FLAG) (((FLAG) == QSPI_FLAG_BUSY) || \
AnnaBridge 126:abea610beb85 747 ((FLAG) == QSPI_FLAG_TO) || \
AnnaBridge 126:abea610beb85 748 ((FLAG) == QSPI_FLAG_SM) || \
AnnaBridge 126:abea610beb85 749 ((FLAG) == QSPI_FLAG_FT) || \
AnnaBridge 126:abea610beb85 750 ((FLAG) == QSPI_FLAG_TC) || \
AnnaBridge 126:abea610beb85 751 ((FLAG) == QSPI_FLAG_TE))
AnnaBridge 126:abea610beb85 752
AnnaBridge 126:abea610beb85 753 #define IS_QSPI_IT(IT) ((((IT) & (uint32_t)0xFFE0FFFFU) == 0x00000000U) && ((IT) != 0x00000000U))
AnnaBridge 126:abea610beb85 754 /**
AnnaBridge 126:abea610beb85 755 * @}
AnnaBridge 126:abea610beb85 756 */
AnnaBridge 126:abea610beb85 757
AnnaBridge 126:abea610beb85 758 /* Private functions ---------------------------------------------------------*/
AnnaBridge 126:abea610beb85 759 /** @defgroup QSPI_Private_Functions QSPI Private Functions
AnnaBridge 126:abea610beb85 760 * @{
AnnaBridge 126:abea610beb85 761 */
AnnaBridge 126:abea610beb85 762
AnnaBridge 126:abea610beb85 763 /**
AnnaBridge 126:abea610beb85 764 * @}
AnnaBridge 126:abea610beb85 765 */
AnnaBridge 126:abea610beb85 766
AnnaBridge 126:abea610beb85 767 /**
AnnaBridge 126:abea610beb85 768 * @}
AnnaBridge 126:abea610beb85 769 */
AnnaBridge 126:abea610beb85 770
AnnaBridge 126:abea610beb85 771 /**
AnnaBridge 126:abea610beb85 772 * @}
AnnaBridge 126:abea610beb85 773 */
AnnaBridge 126:abea610beb85 774
AnnaBridge 126:abea610beb85 775 #ifdef __cplusplus
AnnaBridge 126:abea610beb85 776 }
AnnaBridge 126:abea610beb85 777 #endif
AnnaBridge 126:abea610beb85 778
AnnaBridge 126:abea610beb85 779 #endif /* __STM32F7xx_HAL_QSPI_H */
AnnaBridge 126:abea610beb85 780
AnnaBridge 126:abea610beb85 781 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/