The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Sep 06 13:39:34 2018 +0100
Revision:
170:e95d10626187
Parent:
169:a7c7b631e539
mbed library. Release version 163

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 161:aa5281ff4a02 1 /**************************************************************************//**
AnnaBridge 161:aa5281ff4a02 2 * @file core_cm33.h
AnnaBridge 161:aa5281ff4a02 3 * @brief CMSIS Cortex-M33 Core Peripheral Access Layer Header File
Anna Bridge 169:a7c7b631e539 4 * @version V5.0.5
Anna Bridge 169:a7c7b631e539 5 * @date 08. January 2018
AnnaBridge 161:aa5281ff4a02 6 ******************************************************************************/
AnnaBridge 161:aa5281ff4a02 7 /*
AnnaBridge 161:aa5281ff4a02 8 * Copyright (c) 2009-2017 ARM Limited. All rights reserved.
AnnaBridge 161:aa5281ff4a02 9 *
AnnaBridge 161:aa5281ff4a02 10 * SPDX-License-Identifier: Apache-2.0
AnnaBridge 161:aa5281ff4a02 11 *
AnnaBridge 161:aa5281ff4a02 12 * Licensed under the Apache License, Version 2.0 (the License); you may
AnnaBridge 161:aa5281ff4a02 13 * not use this file except in compliance with the License.
AnnaBridge 161:aa5281ff4a02 14 * You may obtain a copy of the License at
AnnaBridge 161:aa5281ff4a02 15 *
AnnaBridge 161:aa5281ff4a02 16 * www.apache.org/licenses/LICENSE-2.0
AnnaBridge 161:aa5281ff4a02 17 *
AnnaBridge 161:aa5281ff4a02 18 * Unless required by applicable law or agreed to in writing, software
AnnaBridge 161:aa5281ff4a02 19 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
AnnaBridge 161:aa5281ff4a02 20 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
AnnaBridge 161:aa5281ff4a02 21 * See the License for the specific language governing permissions and
AnnaBridge 161:aa5281ff4a02 22 * limitations under the License.
AnnaBridge 161:aa5281ff4a02 23 */
AnnaBridge 161:aa5281ff4a02 24
AnnaBridge 161:aa5281ff4a02 25 #if defined ( __ICCARM__ )
Anna Bridge 169:a7c7b631e539 26 #pragma system_include /* treat file as system include file for MISRA check */
Anna Bridge 169:a7c7b631e539 27 #elif defined (__clang__)
AnnaBridge 161:aa5281ff4a02 28 #pragma clang system_header /* treat file as system include file */
AnnaBridge 161:aa5281ff4a02 29 #endif
AnnaBridge 161:aa5281ff4a02 30
AnnaBridge 161:aa5281ff4a02 31 #ifndef __CORE_CM33_H_GENERIC
AnnaBridge 161:aa5281ff4a02 32 #define __CORE_CM33_H_GENERIC
AnnaBridge 161:aa5281ff4a02 33
AnnaBridge 161:aa5281ff4a02 34 #include <stdint.h>
AnnaBridge 161:aa5281ff4a02 35
AnnaBridge 161:aa5281ff4a02 36 #ifdef __cplusplus
AnnaBridge 161:aa5281ff4a02 37 extern "C" {
AnnaBridge 161:aa5281ff4a02 38 #endif
AnnaBridge 161:aa5281ff4a02 39
AnnaBridge 161:aa5281ff4a02 40 /**
AnnaBridge 161:aa5281ff4a02 41 \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
AnnaBridge 161:aa5281ff4a02 42 CMSIS violates the following MISRA-C:2004 rules:
AnnaBridge 161:aa5281ff4a02 43
AnnaBridge 161:aa5281ff4a02 44 \li Required Rule 8.5, object/function definition in header file.<br>
AnnaBridge 161:aa5281ff4a02 45 Function definitions in header files are used to allow 'inlining'.
AnnaBridge 161:aa5281ff4a02 46
AnnaBridge 161:aa5281ff4a02 47 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
AnnaBridge 161:aa5281ff4a02 48 Unions are used for effective representation of core registers.
AnnaBridge 161:aa5281ff4a02 49
AnnaBridge 161:aa5281ff4a02 50 \li Advisory Rule 19.7, Function-like macro defined.<br>
AnnaBridge 161:aa5281ff4a02 51 Function-like macros are used to allow more efficient code.
AnnaBridge 161:aa5281ff4a02 52 */
AnnaBridge 161:aa5281ff4a02 53
AnnaBridge 161:aa5281ff4a02 54
AnnaBridge 161:aa5281ff4a02 55 /*******************************************************************************
AnnaBridge 161:aa5281ff4a02 56 * CMSIS definitions
AnnaBridge 161:aa5281ff4a02 57 ******************************************************************************/
AnnaBridge 161:aa5281ff4a02 58 /**
AnnaBridge 161:aa5281ff4a02 59 \ingroup Cortex_M33
AnnaBridge 161:aa5281ff4a02 60 @{
AnnaBridge 161:aa5281ff4a02 61 */
AnnaBridge 161:aa5281ff4a02 62
AnnaBridge 161:aa5281ff4a02 63 #include "cmsis_version.h"
AnnaBridge 161:aa5281ff4a02 64
AnnaBridge 161:aa5281ff4a02 65 /* CMSIS CM33 definitions */
AnnaBridge 161:aa5281ff4a02 66 #define __CM33_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN) /*!< \deprecated [31:16] CMSIS HAL main version */
AnnaBridge 161:aa5281ff4a02 67 #define __CM33_CMSIS_VERSION_SUB (__CM_CMSIS_VERSION_SUB) /*!< \deprecated [15:0] CMSIS HAL sub version */
AnnaBridge 161:aa5281ff4a02 68 #define __CM33_CMSIS_VERSION ((__CM33_CMSIS_VERSION_MAIN << 16U) | \
AnnaBridge 161:aa5281ff4a02 69 __CM33_CMSIS_VERSION_SUB ) /*!< \deprecated CMSIS HAL version number */
AnnaBridge 161:aa5281ff4a02 70
AnnaBridge 161:aa5281ff4a02 71 #define __CORTEX_M (33U) /*!< Cortex-M Core */
AnnaBridge 161:aa5281ff4a02 72
AnnaBridge 161:aa5281ff4a02 73 /** __FPU_USED indicates whether an FPU is used or not.
AnnaBridge 161:aa5281ff4a02 74 For this, __FPU_PRESENT has to be checked prior to making use of FPU specific registers and functions.
AnnaBridge 161:aa5281ff4a02 75 */
AnnaBridge 161:aa5281ff4a02 76 #if defined ( __CC_ARM )
Anna Bridge 169:a7c7b631e539 77 #if defined (__TARGET_FPU_VFP)
AnnaBridge 161:aa5281ff4a02 78 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 79 #define __FPU_USED 1U
AnnaBridge 161:aa5281ff4a02 80 #else
AnnaBridge 161:aa5281ff4a02 81 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 161:aa5281ff4a02 82 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 83 #endif
AnnaBridge 161:aa5281ff4a02 84 #else
AnnaBridge 161:aa5281ff4a02 85 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 86 #endif
AnnaBridge 161:aa5281ff4a02 87
Anna Bridge 169:a7c7b631e539 88 #if defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1U)
Anna Bridge 169:a7c7b631e539 89 #if defined (__DSP_PRESENT) && (__DSP_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 90 #define __DSP_USED 1U
AnnaBridge 161:aa5281ff4a02 91 #else
AnnaBridge 161:aa5281ff4a02 92 #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
AnnaBridge 161:aa5281ff4a02 93 #define __DSP_USED 0U
AnnaBridge 161:aa5281ff4a02 94 #endif
AnnaBridge 161:aa5281ff4a02 95 #else
AnnaBridge 161:aa5281ff4a02 96 #define __DSP_USED 0U
AnnaBridge 161:aa5281ff4a02 97 #endif
AnnaBridge 161:aa5281ff4a02 98
AnnaBridge 161:aa5281ff4a02 99 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
Anna Bridge 169:a7c7b631e539 100 #if defined (__ARM_PCS_VFP)
AnnaBridge 161:aa5281ff4a02 101 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 102 #define __FPU_USED 1U
AnnaBridge 161:aa5281ff4a02 103 #else
AnnaBridge 161:aa5281ff4a02 104 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 161:aa5281ff4a02 105 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 106 #endif
AnnaBridge 161:aa5281ff4a02 107 #else
AnnaBridge 161:aa5281ff4a02 108 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 109 #endif
AnnaBridge 161:aa5281ff4a02 110
Anna Bridge 169:a7c7b631e539 111 #if defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1U)
Anna Bridge 169:a7c7b631e539 112 #if defined (__DSP_PRESENT) && (__DSP_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 113 #define __DSP_USED 1U
AnnaBridge 161:aa5281ff4a02 114 #else
AnnaBridge 161:aa5281ff4a02 115 #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
AnnaBridge 161:aa5281ff4a02 116 #define __DSP_USED 0U
AnnaBridge 161:aa5281ff4a02 117 #endif
AnnaBridge 161:aa5281ff4a02 118 #else
AnnaBridge 161:aa5281ff4a02 119 #define __DSP_USED 0U
AnnaBridge 161:aa5281ff4a02 120 #endif
AnnaBridge 161:aa5281ff4a02 121
AnnaBridge 161:aa5281ff4a02 122 #elif defined ( __GNUC__ )
AnnaBridge 161:aa5281ff4a02 123 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
AnnaBridge 161:aa5281ff4a02 124 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 125 #define __FPU_USED 1U
AnnaBridge 161:aa5281ff4a02 126 #else
AnnaBridge 161:aa5281ff4a02 127 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 161:aa5281ff4a02 128 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 129 #endif
AnnaBridge 161:aa5281ff4a02 130 #else
AnnaBridge 161:aa5281ff4a02 131 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 132 #endif
AnnaBridge 161:aa5281ff4a02 133
Anna Bridge 169:a7c7b631e539 134 #if defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1U)
Anna Bridge 169:a7c7b631e539 135 #if defined (__DSP_PRESENT) && (__DSP_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 136 #define __DSP_USED 1U
AnnaBridge 161:aa5281ff4a02 137 #else
AnnaBridge 161:aa5281ff4a02 138 #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
AnnaBridge 161:aa5281ff4a02 139 #define __DSP_USED 0U
AnnaBridge 161:aa5281ff4a02 140 #endif
AnnaBridge 161:aa5281ff4a02 141 #else
AnnaBridge 161:aa5281ff4a02 142 #define __DSP_USED 0U
AnnaBridge 161:aa5281ff4a02 143 #endif
AnnaBridge 161:aa5281ff4a02 144
AnnaBridge 161:aa5281ff4a02 145 #elif defined ( __ICCARM__ )
Anna Bridge 169:a7c7b631e539 146 #if defined (__ARMVFP__)
AnnaBridge 161:aa5281ff4a02 147 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 148 #define __FPU_USED 1U
AnnaBridge 161:aa5281ff4a02 149 #else
AnnaBridge 161:aa5281ff4a02 150 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 161:aa5281ff4a02 151 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 152 #endif
AnnaBridge 161:aa5281ff4a02 153 #else
AnnaBridge 161:aa5281ff4a02 154 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 155 #endif
AnnaBridge 161:aa5281ff4a02 156
Anna Bridge 169:a7c7b631e539 157 #if defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1U)
Anna Bridge 169:a7c7b631e539 158 #if defined (__DSP_PRESENT) && (__DSP_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 159 #define __DSP_USED 1U
AnnaBridge 161:aa5281ff4a02 160 #else
AnnaBridge 161:aa5281ff4a02 161 #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
AnnaBridge 161:aa5281ff4a02 162 #define __DSP_USED 0U
AnnaBridge 161:aa5281ff4a02 163 #endif
AnnaBridge 161:aa5281ff4a02 164 #else
AnnaBridge 161:aa5281ff4a02 165 #define __DSP_USED 0U
AnnaBridge 161:aa5281ff4a02 166 #endif
AnnaBridge 161:aa5281ff4a02 167
AnnaBridge 161:aa5281ff4a02 168 #elif defined ( __TI_ARM__ )
Anna Bridge 169:a7c7b631e539 169 #if defined (__TI_VFP_SUPPORT__)
AnnaBridge 161:aa5281ff4a02 170 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 171 #define __FPU_USED 1U
AnnaBridge 161:aa5281ff4a02 172 #else
AnnaBridge 161:aa5281ff4a02 173 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 161:aa5281ff4a02 174 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 175 #endif
AnnaBridge 161:aa5281ff4a02 176 #else
AnnaBridge 161:aa5281ff4a02 177 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 178 #endif
AnnaBridge 161:aa5281ff4a02 179
AnnaBridge 161:aa5281ff4a02 180 #elif defined ( __TASKING__ )
Anna Bridge 169:a7c7b631e539 181 #if defined (__FPU_VFP__)
AnnaBridge 161:aa5281ff4a02 182 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 183 #define __FPU_USED 1U
AnnaBridge 161:aa5281ff4a02 184 #else
AnnaBridge 161:aa5281ff4a02 185 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 161:aa5281ff4a02 186 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 187 #endif
AnnaBridge 161:aa5281ff4a02 188 #else
AnnaBridge 161:aa5281ff4a02 189 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 190 #endif
AnnaBridge 161:aa5281ff4a02 191
AnnaBridge 161:aa5281ff4a02 192 #elif defined ( __CSMC__ )
AnnaBridge 161:aa5281ff4a02 193 #if ( __CSMC__ & 0x400U)
AnnaBridge 161:aa5281ff4a02 194 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 195 #define __FPU_USED 1U
AnnaBridge 161:aa5281ff4a02 196 #else
AnnaBridge 161:aa5281ff4a02 197 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 161:aa5281ff4a02 198 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 199 #endif
AnnaBridge 161:aa5281ff4a02 200 #else
AnnaBridge 161:aa5281ff4a02 201 #define __FPU_USED 0U
AnnaBridge 161:aa5281ff4a02 202 #endif
AnnaBridge 161:aa5281ff4a02 203
AnnaBridge 161:aa5281ff4a02 204 #endif
AnnaBridge 161:aa5281ff4a02 205
AnnaBridge 161:aa5281ff4a02 206 #include "cmsis_compiler.h" /* CMSIS compiler specific defines */
AnnaBridge 161:aa5281ff4a02 207
AnnaBridge 161:aa5281ff4a02 208
AnnaBridge 161:aa5281ff4a02 209 #ifdef __cplusplus
AnnaBridge 161:aa5281ff4a02 210 }
AnnaBridge 161:aa5281ff4a02 211 #endif
AnnaBridge 161:aa5281ff4a02 212
AnnaBridge 161:aa5281ff4a02 213 #endif /* __CORE_CM33_H_GENERIC */
AnnaBridge 161:aa5281ff4a02 214
AnnaBridge 161:aa5281ff4a02 215 #ifndef __CMSIS_GENERIC
AnnaBridge 161:aa5281ff4a02 216
AnnaBridge 161:aa5281ff4a02 217 #ifndef __CORE_CM33_H_DEPENDANT
AnnaBridge 161:aa5281ff4a02 218 #define __CORE_CM33_H_DEPENDANT
AnnaBridge 161:aa5281ff4a02 219
AnnaBridge 161:aa5281ff4a02 220 #ifdef __cplusplus
AnnaBridge 161:aa5281ff4a02 221 extern "C" {
AnnaBridge 161:aa5281ff4a02 222 #endif
AnnaBridge 161:aa5281ff4a02 223
AnnaBridge 161:aa5281ff4a02 224 /* check device defines and use defaults */
AnnaBridge 161:aa5281ff4a02 225 #if defined __CHECK_DEVICE_DEFINES
AnnaBridge 161:aa5281ff4a02 226 #ifndef __CM33_REV
AnnaBridge 161:aa5281ff4a02 227 #define __CM33_REV 0x0000U
AnnaBridge 161:aa5281ff4a02 228 #warning "__CM33_REV not defined in device header file; using default!"
AnnaBridge 161:aa5281ff4a02 229 #endif
AnnaBridge 161:aa5281ff4a02 230
AnnaBridge 161:aa5281ff4a02 231 #ifndef __FPU_PRESENT
AnnaBridge 161:aa5281ff4a02 232 #define __FPU_PRESENT 0U
AnnaBridge 161:aa5281ff4a02 233 #warning "__FPU_PRESENT not defined in device header file; using default!"
AnnaBridge 161:aa5281ff4a02 234 #endif
AnnaBridge 161:aa5281ff4a02 235
AnnaBridge 161:aa5281ff4a02 236 #ifndef __MPU_PRESENT
AnnaBridge 161:aa5281ff4a02 237 #define __MPU_PRESENT 0U
AnnaBridge 161:aa5281ff4a02 238 #warning "__MPU_PRESENT not defined in device header file; using default!"
AnnaBridge 161:aa5281ff4a02 239 #endif
AnnaBridge 161:aa5281ff4a02 240
AnnaBridge 161:aa5281ff4a02 241 #ifndef __SAUREGION_PRESENT
AnnaBridge 161:aa5281ff4a02 242 #define __SAUREGION_PRESENT 0U
AnnaBridge 161:aa5281ff4a02 243 #warning "__SAUREGION_PRESENT not defined in device header file; using default!"
AnnaBridge 161:aa5281ff4a02 244 #endif
AnnaBridge 161:aa5281ff4a02 245
AnnaBridge 161:aa5281ff4a02 246 #ifndef __DSP_PRESENT
AnnaBridge 161:aa5281ff4a02 247 #define __DSP_PRESENT 0U
AnnaBridge 161:aa5281ff4a02 248 #warning "__DSP_PRESENT not defined in device header file; using default!"
AnnaBridge 161:aa5281ff4a02 249 #endif
AnnaBridge 161:aa5281ff4a02 250
AnnaBridge 161:aa5281ff4a02 251 #ifndef __NVIC_PRIO_BITS
AnnaBridge 161:aa5281ff4a02 252 #define __NVIC_PRIO_BITS 3U
AnnaBridge 161:aa5281ff4a02 253 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
AnnaBridge 161:aa5281ff4a02 254 #endif
AnnaBridge 161:aa5281ff4a02 255
AnnaBridge 161:aa5281ff4a02 256 #ifndef __Vendor_SysTickConfig
AnnaBridge 161:aa5281ff4a02 257 #define __Vendor_SysTickConfig 0U
AnnaBridge 161:aa5281ff4a02 258 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
AnnaBridge 161:aa5281ff4a02 259 #endif
AnnaBridge 161:aa5281ff4a02 260 #endif
AnnaBridge 161:aa5281ff4a02 261
AnnaBridge 161:aa5281ff4a02 262 /* IO definitions (access restrictions to peripheral registers) */
AnnaBridge 161:aa5281ff4a02 263 /**
AnnaBridge 161:aa5281ff4a02 264 \defgroup CMSIS_glob_defs CMSIS Global Defines
AnnaBridge 161:aa5281ff4a02 265
AnnaBridge 161:aa5281ff4a02 266 <strong>IO Type Qualifiers</strong> are used
AnnaBridge 161:aa5281ff4a02 267 \li to specify the access to peripheral variables.
AnnaBridge 161:aa5281ff4a02 268 \li for automatic generation of peripheral register debug information.
AnnaBridge 161:aa5281ff4a02 269 */
AnnaBridge 161:aa5281ff4a02 270 #ifdef __cplusplus
AnnaBridge 161:aa5281ff4a02 271 #define __I volatile /*!< Defines 'read only' permissions */
AnnaBridge 161:aa5281ff4a02 272 #else
AnnaBridge 161:aa5281ff4a02 273 #define __I volatile const /*!< Defines 'read only' permissions */
AnnaBridge 161:aa5281ff4a02 274 #endif
AnnaBridge 161:aa5281ff4a02 275 #define __O volatile /*!< Defines 'write only' permissions */
AnnaBridge 161:aa5281ff4a02 276 #define __IO volatile /*!< Defines 'read / write' permissions */
AnnaBridge 161:aa5281ff4a02 277
AnnaBridge 161:aa5281ff4a02 278 /* following defines should be used for structure members */
AnnaBridge 161:aa5281ff4a02 279 #define __IM volatile const /*! Defines 'read only' structure member permissions */
AnnaBridge 161:aa5281ff4a02 280 #define __OM volatile /*! Defines 'write only' structure member permissions */
AnnaBridge 161:aa5281ff4a02 281 #define __IOM volatile /*! Defines 'read / write' structure member permissions */
AnnaBridge 161:aa5281ff4a02 282
AnnaBridge 161:aa5281ff4a02 283 /*@} end of group Cortex_M33 */
AnnaBridge 161:aa5281ff4a02 284
AnnaBridge 161:aa5281ff4a02 285
AnnaBridge 161:aa5281ff4a02 286
AnnaBridge 161:aa5281ff4a02 287 /*******************************************************************************
AnnaBridge 161:aa5281ff4a02 288 * Register Abstraction
AnnaBridge 161:aa5281ff4a02 289 Core Register contain:
AnnaBridge 161:aa5281ff4a02 290 - Core Register
AnnaBridge 161:aa5281ff4a02 291 - Core NVIC Register
AnnaBridge 161:aa5281ff4a02 292 - Core SCB Register
AnnaBridge 161:aa5281ff4a02 293 - Core SysTick Register
AnnaBridge 161:aa5281ff4a02 294 - Core Debug Register
AnnaBridge 161:aa5281ff4a02 295 - Core MPU Register
AnnaBridge 161:aa5281ff4a02 296 - Core SAU Register
AnnaBridge 161:aa5281ff4a02 297 - Core FPU Register
AnnaBridge 161:aa5281ff4a02 298 ******************************************************************************/
AnnaBridge 161:aa5281ff4a02 299 /**
AnnaBridge 161:aa5281ff4a02 300 \defgroup CMSIS_core_register Defines and Type Definitions
AnnaBridge 161:aa5281ff4a02 301 \brief Type definitions and defines for Cortex-M processor based devices.
AnnaBridge 161:aa5281ff4a02 302 */
AnnaBridge 161:aa5281ff4a02 303
AnnaBridge 161:aa5281ff4a02 304 /**
AnnaBridge 161:aa5281ff4a02 305 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 306 \defgroup CMSIS_CORE Status and Control Registers
AnnaBridge 161:aa5281ff4a02 307 \brief Core Register type definitions.
AnnaBridge 161:aa5281ff4a02 308 @{
AnnaBridge 161:aa5281ff4a02 309 */
AnnaBridge 161:aa5281ff4a02 310
AnnaBridge 161:aa5281ff4a02 311 /**
AnnaBridge 161:aa5281ff4a02 312 \brief Union type to access the Application Program Status Register (APSR).
AnnaBridge 161:aa5281ff4a02 313 */
AnnaBridge 161:aa5281ff4a02 314 typedef union
AnnaBridge 161:aa5281ff4a02 315 {
AnnaBridge 161:aa5281ff4a02 316 struct
AnnaBridge 161:aa5281ff4a02 317 {
AnnaBridge 161:aa5281ff4a02 318 uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
AnnaBridge 161:aa5281ff4a02 319 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
AnnaBridge 161:aa5281ff4a02 320 uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
AnnaBridge 161:aa5281ff4a02 321 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
AnnaBridge 161:aa5281ff4a02 322 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
AnnaBridge 161:aa5281ff4a02 323 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
AnnaBridge 161:aa5281ff4a02 324 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
AnnaBridge 161:aa5281ff4a02 325 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
AnnaBridge 161:aa5281ff4a02 326 } b; /*!< Structure used for bit access */
AnnaBridge 161:aa5281ff4a02 327 uint32_t w; /*!< Type used for word access */
AnnaBridge 161:aa5281ff4a02 328 } APSR_Type;
AnnaBridge 161:aa5281ff4a02 329
AnnaBridge 161:aa5281ff4a02 330 /* APSR Register Definitions */
AnnaBridge 161:aa5281ff4a02 331 #define APSR_N_Pos 31U /*!< APSR: N Position */
AnnaBridge 161:aa5281ff4a02 332 #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */
AnnaBridge 161:aa5281ff4a02 333
AnnaBridge 161:aa5281ff4a02 334 #define APSR_Z_Pos 30U /*!< APSR: Z Position */
AnnaBridge 161:aa5281ff4a02 335 #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */
AnnaBridge 161:aa5281ff4a02 336
AnnaBridge 161:aa5281ff4a02 337 #define APSR_C_Pos 29U /*!< APSR: C Position */
AnnaBridge 161:aa5281ff4a02 338 #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */
AnnaBridge 161:aa5281ff4a02 339
AnnaBridge 161:aa5281ff4a02 340 #define APSR_V_Pos 28U /*!< APSR: V Position */
AnnaBridge 161:aa5281ff4a02 341 #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */
AnnaBridge 161:aa5281ff4a02 342
AnnaBridge 161:aa5281ff4a02 343 #define APSR_Q_Pos 27U /*!< APSR: Q Position */
AnnaBridge 161:aa5281ff4a02 344 #define APSR_Q_Msk (1UL << APSR_Q_Pos) /*!< APSR: Q Mask */
AnnaBridge 161:aa5281ff4a02 345
AnnaBridge 161:aa5281ff4a02 346 #define APSR_GE_Pos 16U /*!< APSR: GE Position */
AnnaBridge 161:aa5281ff4a02 347 #define APSR_GE_Msk (0xFUL << APSR_GE_Pos) /*!< APSR: GE Mask */
AnnaBridge 161:aa5281ff4a02 348
AnnaBridge 161:aa5281ff4a02 349
AnnaBridge 161:aa5281ff4a02 350 /**
AnnaBridge 161:aa5281ff4a02 351 \brief Union type to access the Interrupt Program Status Register (IPSR).
AnnaBridge 161:aa5281ff4a02 352 */
AnnaBridge 161:aa5281ff4a02 353 typedef union
AnnaBridge 161:aa5281ff4a02 354 {
AnnaBridge 161:aa5281ff4a02 355 struct
AnnaBridge 161:aa5281ff4a02 356 {
AnnaBridge 161:aa5281ff4a02 357 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
AnnaBridge 161:aa5281ff4a02 358 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
AnnaBridge 161:aa5281ff4a02 359 } b; /*!< Structure used for bit access */
AnnaBridge 161:aa5281ff4a02 360 uint32_t w; /*!< Type used for word access */
AnnaBridge 161:aa5281ff4a02 361 } IPSR_Type;
AnnaBridge 161:aa5281ff4a02 362
AnnaBridge 161:aa5281ff4a02 363 /* IPSR Register Definitions */
AnnaBridge 161:aa5281ff4a02 364 #define IPSR_ISR_Pos 0U /*!< IPSR: ISR Position */
AnnaBridge 161:aa5281ff4a02 365 #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */
AnnaBridge 161:aa5281ff4a02 366
AnnaBridge 161:aa5281ff4a02 367
AnnaBridge 161:aa5281ff4a02 368 /**
AnnaBridge 161:aa5281ff4a02 369 \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
AnnaBridge 161:aa5281ff4a02 370 */
AnnaBridge 161:aa5281ff4a02 371 typedef union
AnnaBridge 161:aa5281ff4a02 372 {
AnnaBridge 161:aa5281ff4a02 373 struct
AnnaBridge 161:aa5281ff4a02 374 {
AnnaBridge 161:aa5281ff4a02 375 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
AnnaBridge 161:aa5281ff4a02 376 uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
AnnaBridge 161:aa5281ff4a02 377 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
AnnaBridge 161:aa5281ff4a02 378 uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
AnnaBridge 161:aa5281ff4a02 379 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
AnnaBridge 161:aa5281ff4a02 380 uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
AnnaBridge 161:aa5281ff4a02 381 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
AnnaBridge 161:aa5281ff4a02 382 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
AnnaBridge 161:aa5281ff4a02 383 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
AnnaBridge 161:aa5281ff4a02 384 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
AnnaBridge 161:aa5281ff4a02 385 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
AnnaBridge 161:aa5281ff4a02 386 } b; /*!< Structure used for bit access */
AnnaBridge 161:aa5281ff4a02 387 uint32_t w; /*!< Type used for word access */
AnnaBridge 161:aa5281ff4a02 388 } xPSR_Type;
AnnaBridge 161:aa5281ff4a02 389
AnnaBridge 161:aa5281ff4a02 390 /* xPSR Register Definitions */
AnnaBridge 161:aa5281ff4a02 391 #define xPSR_N_Pos 31U /*!< xPSR: N Position */
AnnaBridge 161:aa5281ff4a02 392 #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */
AnnaBridge 161:aa5281ff4a02 393
AnnaBridge 161:aa5281ff4a02 394 #define xPSR_Z_Pos 30U /*!< xPSR: Z Position */
AnnaBridge 161:aa5281ff4a02 395 #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */
AnnaBridge 161:aa5281ff4a02 396
AnnaBridge 161:aa5281ff4a02 397 #define xPSR_C_Pos 29U /*!< xPSR: C Position */
AnnaBridge 161:aa5281ff4a02 398 #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */
AnnaBridge 161:aa5281ff4a02 399
AnnaBridge 161:aa5281ff4a02 400 #define xPSR_V_Pos 28U /*!< xPSR: V Position */
AnnaBridge 161:aa5281ff4a02 401 #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */
AnnaBridge 161:aa5281ff4a02 402
AnnaBridge 161:aa5281ff4a02 403 #define xPSR_Q_Pos 27U /*!< xPSR: Q Position */
AnnaBridge 161:aa5281ff4a02 404 #define xPSR_Q_Msk (1UL << xPSR_Q_Pos) /*!< xPSR: Q Mask */
AnnaBridge 161:aa5281ff4a02 405
AnnaBridge 161:aa5281ff4a02 406 #define xPSR_IT_Pos 25U /*!< xPSR: IT Position */
AnnaBridge 161:aa5281ff4a02 407 #define xPSR_IT_Msk (3UL << xPSR_IT_Pos) /*!< xPSR: IT Mask */
AnnaBridge 161:aa5281ff4a02 408
AnnaBridge 161:aa5281ff4a02 409 #define xPSR_T_Pos 24U /*!< xPSR: T Position */
AnnaBridge 161:aa5281ff4a02 410 #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */
AnnaBridge 161:aa5281ff4a02 411
AnnaBridge 161:aa5281ff4a02 412 #define xPSR_GE_Pos 16U /*!< xPSR: GE Position */
AnnaBridge 161:aa5281ff4a02 413 #define xPSR_GE_Msk (0xFUL << xPSR_GE_Pos) /*!< xPSR: GE Mask */
AnnaBridge 161:aa5281ff4a02 414
AnnaBridge 161:aa5281ff4a02 415 #define xPSR_ISR_Pos 0U /*!< xPSR: ISR Position */
AnnaBridge 161:aa5281ff4a02 416 #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */
AnnaBridge 161:aa5281ff4a02 417
AnnaBridge 161:aa5281ff4a02 418
AnnaBridge 161:aa5281ff4a02 419 /**
AnnaBridge 161:aa5281ff4a02 420 \brief Union type to access the Control Registers (CONTROL).
AnnaBridge 161:aa5281ff4a02 421 */
AnnaBridge 161:aa5281ff4a02 422 typedef union
AnnaBridge 161:aa5281ff4a02 423 {
AnnaBridge 161:aa5281ff4a02 424 struct
AnnaBridge 161:aa5281ff4a02 425 {
AnnaBridge 161:aa5281ff4a02 426 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
AnnaBridge 161:aa5281ff4a02 427 uint32_t SPSEL:1; /*!< bit: 1 Stack-pointer select */
AnnaBridge 161:aa5281ff4a02 428 uint32_t FPCA:1; /*!< bit: 2 Floating-point context active */
AnnaBridge 161:aa5281ff4a02 429 uint32_t SFPA:1; /*!< bit: 3 Secure floating-point active */
AnnaBridge 161:aa5281ff4a02 430 uint32_t _reserved1:28; /*!< bit: 4..31 Reserved */
AnnaBridge 161:aa5281ff4a02 431 } b; /*!< Structure used for bit access */
AnnaBridge 161:aa5281ff4a02 432 uint32_t w; /*!< Type used for word access */
AnnaBridge 161:aa5281ff4a02 433 } CONTROL_Type;
AnnaBridge 161:aa5281ff4a02 434
AnnaBridge 161:aa5281ff4a02 435 /* CONTROL Register Definitions */
AnnaBridge 161:aa5281ff4a02 436 #define CONTROL_SFPA_Pos 3U /*!< CONTROL: SFPA Position */
AnnaBridge 161:aa5281ff4a02 437 #define CONTROL_SFPA_Msk (1UL << CONTROL_SFPA_Pos) /*!< CONTROL: SFPA Mask */
AnnaBridge 161:aa5281ff4a02 438
AnnaBridge 161:aa5281ff4a02 439 #define CONTROL_FPCA_Pos 2U /*!< CONTROL: FPCA Position */
AnnaBridge 161:aa5281ff4a02 440 #define CONTROL_FPCA_Msk (1UL << CONTROL_FPCA_Pos) /*!< CONTROL: FPCA Mask */
AnnaBridge 161:aa5281ff4a02 441
AnnaBridge 161:aa5281ff4a02 442 #define CONTROL_SPSEL_Pos 1U /*!< CONTROL: SPSEL Position */
AnnaBridge 161:aa5281ff4a02 443 #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */
AnnaBridge 161:aa5281ff4a02 444
AnnaBridge 161:aa5281ff4a02 445 #define CONTROL_nPRIV_Pos 0U /*!< CONTROL: nPRIV Position */
AnnaBridge 161:aa5281ff4a02 446 #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */
AnnaBridge 161:aa5281ff4a02 447
AnnaBridge 161:aa5281ff4a02 448 /*@} end of group CMSIS_CORE */
AnnaBridge 161:aa5281ff4a02 449
AnnaBridge 161:aa5281ff4a02 450
AnnaBridge 161:aa5281ff4a02 451 /**
AnnaBridge 161:aa5281ff4a02 452 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 453 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
AnnaBridge 161:aa5281ff4a02 454 \brief Type definitions for the NVIC Registers
AnnaBridge 161:aa5281ff4a02 455 @{
AnnaBridge 161:aa5281ff4a02 456 */
AnnaBridge 161:aa5281ff4a02 457
AnnaBridge 161:aa5281ff4a02 458 /**
AnnaBridge 161:aa5281ff4a02 459 \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
AnnaBridge 161:aa5281ff4a02 460 */
AnnaBridge 161:aa5281ff4a02 461 typedef struct
AnnaBridge 161:aa5281ff4a02 462 {
AnnaBridge 161:aa5281ff4a02 463 __IOM uint32_t ISER[16U]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
AnnaBridge 161:aa5281ff4a02 464 uint32_t RESERVED0[16U];
AnnaBridge 161:aa5281ff4a02 465 __IOM uint32_t ICER[16U]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
AnnaBridge 161:aa5281ff4a02 466 uint32_t RSERVED1[16U];
AnnaBridge 161:aa5281ff4a02 467 __IOM uint32_t ISPR[16U]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
AnnaBridge 161:aa5281ff4a02 468 uint32_t RESERVED2[16U];
AnnaBridge 161:aa5281ff4a02 469 __IOM uint32_t ICPR[16U]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
AnnaBridge 161:aa5281ff4a02 470 uint32_t RESERVED3[16U];
AnnaBridge 161:aa5281ff4a02 471 __IOM uint32_t IABR[16U]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */
AnnaBridge 161:aa5281ff4a02 472 uint32_t RESERVED4[16U];
AnnaBridge 161:aa5281ff4a02 473 __IOM uint32_t ITNS[16U]; /*!< Offset: 0x280 (R/W) Interrupt Non-Secure State Register */
AnnaBridge 161:aa5281ff4a02 474 uint32_t RESERVED5[16U];
AnnaBridge 161:aa5281ff4a02 475 __IOM uint8_t IPR[496U]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */
AnnaBridge 161:aa5281ff4a02 476 uint32_t RESERVED6[580U];
AnnaBridge 161:aa5281ff4a02 477 __OM uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register */
AnnaBridge 161:aa5281ff4a02 478 } NVIC_Type;
AnnaBridge 161:aa5281ff4a02 479
AnnaBridge 161:aa5281ff4a02 480 /* Software Triggered Interrupt Register Definitions */
AnnaBridge 161:aa5281ff4a02 481 #define NVIC_STIR_INTID_Pos 0U /*!< STIR: INTLINESNUM Position */
AnnaBridge 161:aa5281ff4a02 482 #define NVIC_STIR_INTID_Msk (0x1FFUL /*<< NVIC_STIR_INTID_Pos*/) /*!< STIR: INTLINESNUM Mask */
AnnaBridge 161:aa5281ff4a02 483
AnnaBridge 161:aa5281ff4a02 484 /*@} end of group CMSIS_NVIC */
AnnaBridge 161:aa5281ff4a02 485
AnnaBridge 161:aa5281ff4a02 486
AnnaBridge 161:aa5281ff4a02 487 /**
AnnaBridge 161:aa5281ff4a02 488 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 489 \defgroup CMSIS_SCB System Control Block (SCB)
AnnaBridge 161:aa5281ff4a02 490 \brief Type definitions for the System Control Block Registers
AnnaBridge 161:aa5281ff4a02 491 @{
AnnaBridge 161:aa5281ff4a02 492 */
AnnaBridge 161:aa5281ff4a02 493
AnnaBridge 161:aa5281ff4a02 494 /**
AnnaBridge 161:aa5281ff4a02 495 \brief Structure type to access the System Control Block (SCB).
AnnaBridge 161:aa5281ff4a02 496 */
AnnaBridge 161:aa5281ff4a02 497 typedef struct
AnnaBridge 161:aa5281ff4a02 498 {
AnnaBridge 161:aa5281ff4a02 499 __IM uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
AnnaBridge 161:aa5281ff4a02 500 __IOM uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
AnnaBridge 161:aa5281ff4a02 501 __IOM uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
AnnaBridge 161:aa5281ff4a02 502 __IOM uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
AnnaBridge 161:aa5281ff4a02 503 __IOM uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
AnnaBridge 161:aa5281ff4a02 504 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
AnnaBridge 161:aa5281ff4a02 505 __IOM uint8_t SHPR[12U]; /*!< Offset: 0x018 (R/W) System Handlers Priority Registers (4-7, 8-11, 12-15) */
AnnaBridge 161:aa5281ff4a02 506 __IOM uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
AnnaBridge 161:aa5281ff4a02 507 __IOM uint32_t CFSR; /*!< Offset: 0x028 (R/W) Configurable Fault Status Register */
AnnaBridge 161:aa5281ff4a02 508 __IOM uint32_t HFSR; /*!< Offset: 0x02C (R/W) HardFault Status Register */
AnnaBridge 161:aa5281ff4a02 509 __IOM uint32_t DFSR; /*!< Offset: 0x030 (R/W) Debug Fault Status Register */
AnnaBridge 161:aa5281ff4a02 510 __IOM uint32_t MMFAR; /*!< Offset: 0x034 (R/W) MemManage Fault Address Register */
AnnaBridge 161:aa5281ff4a02 511 __IOM uint32_t BFAR; /*!< Offset: 0x038 (R/W) BusFault Address Register */
AnnaBridge 161:aa5281ff4a02 512 __IOM uint32_t AFSR; /*!< Offset: 0x03C (R/W) Auxiliary Fault Status Register */
AnnaBridge 161:aa5281ff4a02 513 __IM uint32_t ID_PFR[2U]; /*!< Offset: 0x040 (R/ ) Processor Feature Register */
AnnaBridge 161:aa5281ff4a02 514 __IM uint32_t ID_DFR; /*!< Offset: 0x048 (R/ ) Debug Feature Register */
AnnaBridge 161:aa5281ff4a02 515 __IM uint32_t ID_ADR; /*!< Offset: 0x04C (R/ ) Auxiliary Feature Register */
AnnaBridge 161:aa5281ff4a02 516 __IM uint32_t ID_MMFR[4U]; /*!< Offset: 0x050 (R/ ) Memory Model Feature Register */
AnnaBridge 161:aa5281ff4a02 517 __IM uint32_t ID_ISAR[6U]; /*!< Offset: 0x060 (R/ ) Instruction Set Attributes Register */
AnnaBridge 161:aa5281ff4a02 518 __IM uint32_t CLIDR; /*!< Offset: 0x078 (R/ ) Cache Level ID register */
AnnaBridge 161:aa5281ff4a02 519 __IM uint32_t CTR; /*!< Offset: 0x07C (R/ ) Cache Type register */
AnnaBridge 161:aa5281ff4a02 520 __IM uint32_t CCSIDR; /*!< Offset: 0x080 (R/ ) Cache Size ID Register */
AnnaBridge 161:aa5281ff4a02 521 __IOM uint32_t CSSELR; /*!< Offset: 0x084 (R/W) Cache Size Selection Register */
AnnaBridge 161:aa5281ff4a02 522 __IOM uint32_t CPACR; /*!< Offset: 0x088 (R/W) Coprocessor Access Control Register */
AnnaBridge 161:aa5281ff4a02 523 __IOM uint32_t NSACR; /*!< Offset: 0x08C (R/W) Non-Secure Access Control Register */
AnnaBridge 161:aa5281ff4a02 524 uint32_t RESERVED3[92U];
AnnaBridge 161:aa5281ff4a02 525 __OM uint32_t STIR; /*!< Offset: 0x200 ( /W) Software Triggered Interrupt Register */
AnnaBridge 161:aa5281ff4a02 526 uint32_t RESERVED4[15U];
AnnaBridge 161:aa5281ff4a02 527 __IM uint32_t MVFR0; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
AnnaBridge 161:aa5281ff4a02 528 __IM uint32_t MVFR1; /*!< Offset: 0x244 (R/ ) Media and VFP Feature Register 1 */
AnnaBridge 161:aa5281ff4a02 529 __IM uint32_t MVFR2; /*!< Offset: 0x248 (R/ ) Media and VFP Feature Register 2 */
AnnaBridge 161:aa5281ff4a02 530 uint32_t RESERVED5[1U];
AnnaBridge 161:aa5281ff4a02 531 __OM uint32_t ICIALLU; /*!< Offset: 0x250 ( /W) I-Cache Invalidate All to PoU */
AnnaBridge 161:aa5281ff4a02 532 uint32_t RESERVED6[1U];
AnnaBridge 161:aa5281ff4a02 533 __OM uint32_t ICIMVAU; /*!< Offset: 0x258 ( /W) I-Cache Invalidate by MVA to PoU */
AnnaBridge 161:aa5281ff4a02 534 __OM uint32_t DCIMVAC; /*!< Offset: 0x25C ( /W) D-Cache Invalidate by MVA to PoC */
AnnaBridge 161:aa5281ff4a02 535 __OM uint32_t DCISW; /*!< Offset: 0x260 ( /W) D-Cache Invalidate by Set-way */
AnnaBridge 161:aa5281ff4a02 536 __OM uint32_t DCCMVAU; /*!< Offset: 0x264 ( /W) D-Cache Clean by MVA to PoU */
AnnaBridge 161:aa5281ff4a02 537 __OM uint32_t DCCMVAC; /*!< Offset: 0x268 ( /W) D-Cache Clean by MVA to PoC */
AnnaBridge 161:aa5281ff4a02 538 __OM uint32_t DCCSW; /*!< Offset: 0x26C ( /W) D-Cache Clean by Set-way */
AnnaBridge 161:aa5281ff4a02 539 __OM uint32_t DCCIMVAC; /*!< Offset: 0x270 ( /W) D-Cache Clean and Invalidate by MVA to PoC */
AnnaBridge 161:aa5281ff4a02 540 __OM uint32_t DCCISW; /*!< Offset: 0x274 ( /W) D-Cache Clean and Invalidate by Set-way */
AnnaBridge 161:aa5281ff4a02 541 uint32_t RESERVED7[6U];
AnnaBridge 161:aa5281ff4a02 542 __IOM uint32_t ITCMCR; /*!< Offset: 0x290 (R/W) Instruction Tightly-Coupled Memory Control Register */
AnnaBridge 161:aa5281ff4a02 543 __IOM uint32_t DTCMCR; /*!< Offset: 0x294 (R/W) Data Tightly-Coupled Memory Control Registers */
AnnaBridge 161:aa5281ff4a02 544 __IOM uint32_t AHBPCR; /*!< Offset: 0x298 (R/W) AHBP Control Register */
AnnaBridge 161:aa5281ff4a02 545 __IOM uint32_t CACR; /*!< Offset: 0x29C (R/W) L1 Cache Control Register */
AnnaBridge 161:aa5281ff4a02 546 __IOM uint32_t AHBSCR; /*!< Offset: 0x2A0 (R/W) AHB Slave Control Register */
AnnaBridge 161:aa5281ff4a02 547 uint32_t RESERVED8[1U];
AnnaBridge 161:aa5281ff4a02 548 __IOM uint32_t ABFSR; /*!< Offset: 0x2A8 (R/W) Auxiliary Bus Fault Status Register */
AnnaBridge 161:aa5281ff4a02 549 } SCB_Type;
AnnaBridge 161:aa5281ff4a02 550
AnnaBridge 161:aa5281ff4a02 551 /* SCB CPUID Register Definitions */
AnnaBridge 161:aa5281ff4a02 552 #define SCB_CPUID_IMPLEMENTER_Pos 24U /*!< SCB CPUID: IMPLEMENTER Position */
AnnaBridge 161:aa5281ff4a02 553 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
AnnaBridge 161:aa5281ff4a02 554
AnnaBridge 161:aa5281ff4a02 555 #define SCB_CPUID_VARIANT_Pos 20U /*!< SCB CPUID: VARIANT Position */
AnnaBridge 161:aa5281ff4a02 556 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
AnnaBridge 161:aa5281ff4a02 557
AnnaBridge 161:aa5281ff4a02 558 #define SCB_CPUID_ARCHITECTURE_Pos 16U /*!< SCB CPUID: ARCHITECTURE Position */
AnnaBridge 161:aa5281ff4a02 559 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
AnnaBridge 161:aa5281ff4a02 560
AnnaBridge 161:aa5281ff4a02 561 #define SCB_CPUID_PARTNO_Pos 4U /*!< SCB CPUID: PARTNO Position */
AnnaBridge 161:aa5281ff4a02 562 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
AnnaBridge 161:aa5281ff4a02 563
AnnaBridge 161:aa5281ff4a02 564 #define SCB_CPUID_REVISION_Pos 0U /*!< SCB CPUID: REVISION Position */
AnnaBridge 161:aa5281ff4a02 565 #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */
AnnaBridge 161:aa5281ff4a02 566
AnnaBridge 161:aa5281ff4a02 567 /* SCB Interrupt Control State Register Definitions */
AnnaBridge 161:aa5281ff4a02 568 #define SCB_ICSR_PENDNMISET_Pos 31U /*!< SCB ICSR: PENDNMISET Position */
AnnaBridge 161:aa5281ff4a02 569 #define SCB_ICSR_PENDNMISET_Msk (1UL << SCB_ICSR_PENDNMISET_Pos) /*!< SCB ICSR: PENDNMISET Mask */
AnnaBridge 161:aa5281ff4a02 570
AnnaBridge 161:aa5281ff4a02 571 #define SCB_ICSR_PENDNMICLR_Pos 30U /*!< SCB ICSR: PENDNMICLR Position */
AnnaBridge 161:aa5281ff4a02 572 #define SCB_ICSR_PENDNMICLR_Msk (1UL << SCB_ICSR_PENDNMICLR_Pos) /*!< SCB ICSR: PENDNMICLR Mask */
AnnaBridge 161:aa5281ff4a02 573
AnnaBridge 161:aa5281ff4a02 574 #define SCB_ICSR_PENDSVSET_Pos 28U /*!< SCB ICSR: PENDSVSET Position */
AnnaBridge 161:aa5281ff4a02 575 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
AnnaBridge 161:aa5281ff4a02 576
AnnaBridge 161:aa5281ff4a02 577 #define SCB_ICSR_PENDSVCLR_Pos 27U /*!< SCB ICSR: PENDSVCLR Position */
AnnaBridge 161:aa5281ff4a02 578 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
AnnaBridge 161:aa5281ff4a02 579
AnnaBridge 161:aa5281ff4a02 580 #define SCB_ICSR_PENDSTSET_Pos 26U /*!< SCB ICSR: PENDSTSET Position */
AnnaBridge 161:aa5281ff4a02 581 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
AnnaBridge 161:aa5281ff4a02 582
AnnaBridge 161:aa5281ff4a02 583 #define SCB_ICSR_PENDSTCLR_Pos 25U /*!< SCB ICSR: PENDSTCLR Position */
AnnaBridge 161:aa5281ff4a02 584 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
AnnaBridge 161:aa5281ff4a02 585
AnnaBridge 161:aa5281ff4a02 586 #define SCB_ICSR_STTNS_Pos 24U /*!< SCB ICSR: STTNS Position (Security Extension) */
AnnaBridge 161:aa5281ff4a02 587 #define SCB_ICSR_STTNS_Msk (1UL << SCB_ICSR_STTNS_Pos) /*!< SCB ICSR: STTNS Mask (Security Extension) */
AnnaBridge 161:aa5281ff4a02 588
AnnaBridge 161:aa5281ff4a02 589 #define SCB_ICSR_ISRPREEMPT_Pos 23U /*!< SCB ICSR: ISRPREEMPT Position */
AnnaBridge 161:aa5281ff4a02 590 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
AnnaBridge 161:aa5281ff4a02 591
AnnaBridge 161:aa5281ff4a02 592 #define SCB_ICSR_ISRPENDING_Pos 22U /*!< SCB ICSR: ISRPENDING Position */
AnnaBridge 161:aa5281ff4a02 593 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
AnnaBridge 161:aa5281ff4a02 594
AnnaBridge 161:aa5281ff4a02 595 #define SCB_ICSR_VECTPENDING_Pos 12U /*!< SCB ICSR: VECTPENDING Position */
AnnaBridge 161:aa5281ff4a02 596 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
AnnaBridge 161:aa5281ff4a02 597
AnnaBridge 161:aa5281ff4a02 598 #define SCB_ICSR_RETTOBASE_Pos 11U /*!< SCB ICSR: RETTOBASE Position */
AnnaBridge 161:aa5281ff4a02 599 #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */
AnnaBridge 161:aa5281ff4a02 600
AnnaBridge 161:aa5281ff4a02 601 #define SCB_ICSR_VECTACTIVE_Pos 0U /*!< SCB ICSR: VECTACTIVE Position */
AnnaBridge 161:aa5281ff4a02 602 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */
AnnaBridge 161:aa5281ff4a02 603
AnnaBridge 161:aa5281ff4a02 604 /* SCB Vector Table Offset Register Definitions */
AnnaBridge 161:aa5281ff4a02 605 #define SCB_VTOR_TBLOFF_Pos 7U /*!< SCB VTOR: TBLOFF Position */
AnnaBridge 161:aa5281ff4a02 606 #define SCB_VTOR_TBLOFF_Msk (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
AnnaBridge 161:aa5281ff4a02 607
AnnaBridge 161:aa5281ff4a02 608 /* SCB Application Interrupt and Reset Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 609 #define SCB_AIRCR_VECTKEY_Pos 16U /*!< SCB AIRCR: VECTKEY Position */
AnnaBridge 161:aa5281ff4a02 610 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
AnnaBridge 161:aa5281ff4a02 611
AnnaBridge 161:aa5281ff4a02 612 #define SCB_AIRCR_VECTKEYSTAT_Pos 16U /*!< SCB AIRCR: VECTKEYSTAT Position */
AnnaBridge 161:aa5281ff4a02 613 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
AnnaBridge 161:aa5281ff4a02 614
AnnaBridge 161:aa5281ff4a02 615 #define SCB_AIRCR_ENDIANESS_Pos 15U /*!< SCB AIRCR: ENDIANESS Position */
AnnaBridge 161:aa5281ff4a02 616 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
AnnaBridge 161:aa5281ff4a02 617
AnnaBridge 161:aa5281ff4a02 618 #define SCB_AIRCR_PRIS_Pos 14U /*!< SCB AIRCR: PRIS Position */
AnnaBridge 161:aa5281ff4a02 619 #define SCB_AIRCR_PRIS_Msk (1UL << SCB_AIRCR_PRIS_Pos) /*!< SCB AIRCR: PRIS Mask */
AnnaBridge 161:aa5281ff4a02 620
AnnaBridge 161:aa5281ff4a02 621 #define SCB_AIRCR_BFHFNMINS_Pos 13U /*!< SCB AIRCR: BFHFNMINS Position */
AnnaBridge 161:aa5281ff4a02 622 #define SCB_AIRCR_BFHFNMINS_Msk (1UL << SCB_AIRCR_BFHFNMINS_Pos) /*!< SCB AIRCR: BFHFNMINS Mask */
AnnaBridge 161:aa5281ff4a02 623
AnnaBridge 161:aa5281ff4a02 624 #define SCB_AIRCR_PRIGROUP_Pos 8U /*!< SCB AIRCR: PRIGROUP Position */
AnnaBridge 161:aa5281ff4a02 625 #define SCB_AIRCR_PRIGROUP_Msk (7UL << SCB_AIRCR_PRIGROUP_Pos) /*!< SCB AIRCR: PRIGROUP Mask */
AnnaBridge 161:aa5281ff4a02 626
AnnaBridge 161:aa5281ff4a02 627 #define SCB_AIRCR_SYSRESETREQS_Pos 3U /*!< SCB AIRCR: SYSRESETREQS Position */
AnnaBridge 161:aa5281ff4a02 628 #define SCB_AIRCR_SYSRESETREQS_Msk (1UL << SCB_AIRCR_SYSRESETREQS_Pos) /*!< SCB AIRCR: SYSRESETREQS Mask */
AnnaBridge 161:aa5281ff4a02 629
AnnaBridge 161:aa5281ff4a02 630 #define SCB_AIRCR_SYSRESETREQ_Pos 2U /*!< SCB AIRCR: SYSRESETREQ Position */
AnnaBridge 161:aa5281ff4a02 631 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
AnnaBridge 161:aa5281ff4a02 632
AnnaBridge 161:aa5281ff4a02 633 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1U /*!< SCB AIRCR: VECTCLRACTIVE Position */
AnnaBridge 161:aa5281ff4a02 634 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
AnnaBridge 161:aa5281ff4a02 635
AnnaBridge 161:aa5281ff4a02 636 /* SCB System Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 637 #define SCB_SCR_SEVONPEND_Pos 4U /*!< SCB SCR: SEVONPEND Position */
AnnaBridge 161:aa5281ff4a02 638 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
AnnaBridge 161:aa5281ff4a02 639
AnnaBridge 161:aa5281ff4a02 640 #define SCB_SCR_SLEEPDEEPS_Pos 3U /*!< SCB SCR: SLEEPDEEPS Position */
AnnaBridge 161:aa5281ff4a02 641 #define SCB_SCR_SLEEPDEEPS_Msk (1UL << SCB_SCR_SLEEPDEEPS_Pos) /*!< SCB SCR: SLEEPDEEPS Mask */
AnnaBridge 161:aa5281ff4a02 642
AnnaBridge 161:aa5281ff4a02 643 #define SCB_SCR_SLEEPDEEP_Pos 2U /*!< SCB SCR: SLEEPDEEP Position */
AnnaBridge 161:aa5281ff4a02 644 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
AnnaBridge 161:aa5281ff4a02 645
AnnaBridge 161:aa5281ff4a02 646 #define SCB_SCR_SLEEPONEXIT_Pos 1U /*!< SCB SCR: SLEEPONEXIT Position */
AnnaBridge 161:aa5281ff4a02 647 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
AnnaBridge 161:aa5281ff4a02 648
AnnaBridge 161:aa5281ff4a02 649 /* SCB Configuration Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 650 #define SCB_CCR_BP_Pos 18U /*!< SCB CCR: BP Position */
AnnaBridge 161:aa5281ff4a02 651 #define SCB_CCR_BP_Msk (1UL << SCB_CCR_BP_Pos) /*!< SCB CCR: BP Mask */
AnnaBridge 161:aa5281ff4a02 652
AnnaBridge 161:aa5281ff4a02 653 #define SCB_CCR_IC_Pos 17U /*!< SCB CCR: IC Position */
AnnaBridge 161:aa5281ff4a02 654 #define SCB_CCR_IC_Msk (1UL << SCB_CCR_IC_Pos) /*!< SCB CCR: IC Mask */
AnnaBridge 161:aa5281ff4a02 655
AnnaBridge 161:aa5281ff4a02 656 #define SCB_CCR_DC_Pos 16U /*!< SCB CCR: DC Position */
AnnaBridge 161:aa5281ff4a02 657 #define SCB_CCR_DC_Msk (1UL << SCB_CCR_DC_Pos) /*!< SCB CCR: DC Mask */
AnnaBridge 161:aa5281ff4a02 658
AnnaBridge 161:aa5281ff4a02 659 #define SCB_CCR_STKOFHFNMIGN_Pos 10U /*!< SCB CCR: STKOFHFNMIGN Position */
AnnaBridge 161:aa5281ff4a02 660 #define SCB_CCR_STKOFHFNMIGN_Msk (1UL << SCB_CCR_STKOFHFNMIGN_Pos) /*!< SCB CCR: STKOFHFNMIGN Mask */
AnnaBridge 161:aa5281ff4a02 661
AnnaBridge 161:aa5281ff4a02 662 #define SCB_CCR_BFHFNMIGN_Pos 8U /*!< SCB CCR: BFHFNMIGN Position */
AnnaBridge 161:aa5281ff4a02 663 #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */
AnnaBridge 161:aa5281ff4a02 664
AnnaBridge 161:aa5281ff4a02 665 #define SCB_CCR_DIV_0_TRP_Pos 4U /*!< SCB CCR: DIV_0_TRP Position */
AnnaBridge 161:aa5281ff4a02 666 #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */
AnnaBridge 161:aa5281ff4a02 667
AnnaBridge 161:aa5281ff4a02 668 #define SCB_CCR_UNALIGN_TRP_Pos 3U /*!< SCB CCR: UNALIGN_TRP Position */
AnnaBridge 161:aa5281ff4a02 669 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
AnnaBridge 161:aa5281ff4a02 670
AnnaBridge 161:aa5281ff4a02 671 #define SCB_CCR_USERSETMPEND_Pos 1U /*!< SCB CCR: USERSETMPEND Position */
AnnaBridge 161:aa5281ff4a02 672 #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */
AnnaBridge 161:aa5281ff4a02 673
AnnaBridge 161:aa5281ff4a02 674 /* SCB System Handler Control and State Register Definitions */
AnnaBridge 161:aa5281ff4a02 675 #define SCB_SHCSR_HARDFAULTPENDED_Pos 21U /*!< SCB SHCSR: HARDFAULTPENDED Position */
AnnaBridge 161:aa5281ff4a02 676 #define SCB_SHCSR_HARDFAULTPENDED_Msk (1UL << SCB_SHCSR_HARDFAULTPENDED_Pos) /*!< SCB SHCSR: HARDFAULTPENDED Mask */
AnnaBridge 161:aa5281ff4a02 677
AnnaBridge 161:aa5281ff4a02 678 #define SCB_SHCSR_SECUREFAULTPENDED_Pos 20U /*!< SCB SHCSR: SECUREFAULTPENDED Position */
AnnaBridge 161:aa5281ff4a02 679 #define SCB_SHCSR_SECUREFAULTPENDED_Msk (1UL << SCB_SHCSR_SECUREFAULTPENDED_Pos) /*!< SCB SHCSR: SECUREFAULTPENDED Mask */
AnnaBridge 161:aa5281ff4a02 680
AnnaBridge 161:aa5281ff4a02 681 #define SCB_SHCSR_SECUREFAULTENA_Pos 19U /*!< SCB SHCSR: SECUREFAULTENA Position */
AnnaBridge 161:aa5281ff4a02 682 #define SCB_SHCSR_SECUREFAULTENA_Msk (1UL << SCB_SHCSR_SECUREFAULTENA_Pos) /*!< SCB SHCSR: SECUREFAULTENA Mask */
AnnaBridge 161:aa5281ff4a02 683
AnnaBridge 161:aa5281ff4a02 684 #define SCB_SHCSR_USGFAULTENA_Pos 18U /*!< SCB SHCSR: USGFAULTENA Position */
AnnaBridge 161:aa5281ff4a02 685 #define SCB_SHCSR_USGFAULTENA_Msk (1UL << SCB_SHCSR_USGFAULTENA_Pos) /*!< SCB SHCSR: USGFAULTENA Mask */
AnnaBridge 161:aa5281ff4a02 686
AnnaBridge 161:aa5281ff4a02 687 #define SCB_SHCSR_BUSFAULTENA_Pos 17U /*!< SCB SHCSR: BUSFAULTENA Position */
AnnaBridge 161:aa5281ff4a02 688 #define SCB_SHCSR_BUSFAULTENA_Msk (1UL << SCB_SHCSR_BUSFAULTENA_Pos) /*!< SCB SHCSR: BUSFAULTENA Mask */
AnnaBridge 161:aa5281ff4a02 689
AnnaBridge 161:aa5281ff4a02 690 #define SCB_SHCSR_MEMFAULTENA_Pos 16U /*!< SCB SHCSR: MEMFAULTENA Position */
AnnaBridge 161:aa5281ff4a02 691 #define SCB_SHCSR_MEMFAULTENA_Msk (1UL << SCB_SHCSR_MEMFAULTENA_Pos) /*!< SCB SHCSR: MEMFAULTENA Mask */
AnnaBridge 161:aa5281ff4a02 692
AnnaBridge 161:aa5281ff4a02 693 #define SCB_SHCSR_SVCALLPENDED_Pos 15U /*!< SCB SHCSR: SVCALLPENDED Position */
AnnaBridge 161:aa5281ff4a02 694 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
AnnaBridge 161:aa5281ff4a02 695
AnnaBridge 161:aa5281ff4a02 696 #define SCB_SHCSR_BUSFAULTPENDED_Pos 14U /*!< SCB SHCSR: BUSFAULTPENDED Position */
AnnaBridge 161:aa5281ff4a02 697 #define SCB_SHCSR_BUSFAULTPENDED_Msk (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos) /*!< SCB SHCSR: BUSFAULTPENDED Mask */
AnnaBridge 161:aa5281ff4a02 698
AnnaBridge 161:aa5281ff4a02 699 #define SCB_SHCSR_MEMFAULTPENDED_Pos 13U /*!< SCB SHCSR: MEMFAULTPENDED Position */
AnnaBridge 161:aa5281ff4a02 700 #define SCB_SHCSR_MEMFAULTPENDED_Msk (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos) /*!< SCB SHCSR: MEMFAULTPENDED Mask */
AnnaBridge 161:aa5281ff4a02 701
AnnaBridge 161:aa5281ff4a02 702 #define SCB_SHCSR_USGFAULTPENDED_Pos 12U /*!< SCB SHCSR: USGFAULTPENDED Position */
AnnaBridge 161:aa5281ff4a02 703 #define SCB_SHCSR_USGFAULTPENDED_Msk (1UL << SCB_SHCSR_USGFAULTPENDED_Pos) /*!< SCB SHCSR: USGFAULTPENDED Mask */
AnnaBridge 161:aa5281ff4a02 704
AnnaBridge 161:aa5281ff4a02 705 #define SCB_SHCSR_SYSTICKACT_Pos 11U /*!< SCB SHCSR: SYSTICKACT Position */
AnnaBridge 161:aa5281ff4a02 706 #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */
AnnaBridge 161:aa5281ff4a02 707
AnnaBridge 161:aa5281ff4a02 708 #define SCB_SHCSR_PENDSVACT_Pos 10U /*!< SCB SHCSR: PENDSVACT Position */
AnnaBridge 161:aa5281ff4a02 709 #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */
AnnaBridge 161:aa5281ff4a02 710
AnnaBridge 161:aa5281ff4a02 711 #define SCB_SHCSR_MONITORACT_Pos 8U /*!< SCB SHCSR: MONITORACT Position */
AnnaBridge 161:aa5281ff4a02 712 #define SCB_SHCSR_MONITORACT_Msk (1UL << SCB_SHCSR_MONITORACT_Pos) /*!< SCB SHCSR: MONITORACT Mask */
AnnaBridge 161:aa5281ff4a02 713
AnnaBridge 161:aa5281ff4a02 714 #define SCB_SHCSR_SVCALLACT_Pos 7U /*!< SCB SHCSR: SVCALLACT Position */
AnnaBridge 161:aa5281ff4a02 715 #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */
AnnaBridge 161:aa5281ff4a02 716
AnnaBridge 161:aa5281ff4a02 717 #define SCB_SHCSR_NMIACT_Pos 5U /*!< SCB SHCSR: NMIACT Position */
AnnaBridge 161:aa5281ff4a02 718 #define SCB_SHCSR_NMIACT_Msk (1UL << SCB_SHCSR_NMIACT_Pos) /*!< SCB SHCSR: NMIACT Mask */
AnnaBridge 161:aa5281ff4a02 719
AnnaBridge 161:aa5281ff4a02 720 #define SCB_SHCSR_SECUREFAULTACT_Pos 4U /*!< SCB SHCSR: SECUREFAULTACT Position */
AnnaBridge 161:aa5281ff4a02 721 #define SCB_SHCSR_SECUREFAULTACT_Msk (1UL << SCB_SHCSR_SECUREFAULTACT_Pos) /*!< SCB SHCSR: SECUREFAULTACT Mask */
AnnaBridge 161:aa5281ff4a02 722
AnnaBridge 161:aa5281ff4a02 723 #define SCB_SHCSR_USGFAULTACT_Pos 3U /*!< SCB SHCSR: USGFAULTACT Position */
AnnaBridge 161:aa5281ff4a02 724 #define SCB_SHCSR_USGFAULTACT_Msk (1UL << SCB_SHCSR_USGFAULTACT_Pos) /*!< SCB SHCSR: USGFAULTACT Mask */
AnnaBridge 161:aa5281ff4a02 725
AnnaBridge 161:aa5281ff4a02 726 #define SCB_SHCSR_HARDFAULTACT_Pos 2U /*!< SCB SHCSR: HARDFAULTACT Position */
AnnaBridge 161:aa5281ff4a02 727 #define SCB_SHCSR_HARDFAULTACT_Msk (1UL << SCB_SHCSR_HARDFAULTACT_Pos) /*!< SCB SHCSR: HARDFAULTACT Mask */
AnnaBridge 161:aa5281ff4a02 728
AnnaBridge 161:aa5281ff4a02 729 #define SCB_SHCSR_BUSFAULTACT_Pos 1U /*!< SCB SHCSR: BUSFAULTACT Position */
AnnaBridge 161:aa5281ff4a02 730 #define SCB_SHCSR_BUSFAULTACT_Msk (1UL << SCB_SHCSR_BUSFAULTACT_Pos) /*!< SCB SHCSR: BUSFAULTACT Mask */
AnnaBridge 161:aa5281ff4a02 731
AnnaBridge 161:aa5281ff4a02 732 #define SCB_SHCSR_MEMFAULTACT_Pos 0U /*!< SCB SHCSR: MEMFAULTACT Position */
AnnaBridge 161:aa5281ff4a02 733 #define SCB_SHCSR_MEMFAULTACT_Msk (1UL /*<< SCB_SHCSR_MEMFAULTACT_Pos*/) /*!< SCB SHCSR: MEMFAULTACT Mask */
AnnaBridge 161:aa5281ff4a02 734
AnnaBridge 161:aa5281ff4a02 735 /* SCB Configurable Fault Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 736 #define SCB_CFSR_USGFAULTSR_Pos 16U /*!< SCB CFSR: Usage Fault Status Register Position */
AnnaBridge 161:aa5281ff4a02 737 #define SCB_CFSR_USGFAULTSR_Msk (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos) /*!< SCB CFSR: Usage Fault Status Register Mask */
AnnaBridge 161:aa5281ff4a02 738
AnnaBridge 161:aa5281ff4a02 739 #define SCB_CFSR_BUSFAULTSR_Pos 8U /*!< SCB CFSR: Bus Fault Status Register Position */
AnnaBridge 161:aa5281ff4a02 740 #define SCB_CFSR_BUSFAULTSR_Msk (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos) /*!< SCB CFSR: Bus Fault Status Register Mask */
AnnaBridge 161:aa5281ff4a02 741
AnnaBridge 161:aa5281ff4a02 742 #define SCB_CFSR_MEMFAULTSR_Pos 0U /*!< SCB CFSR: Memory Manage Fault Status Register Position */
AnnaBridge 161:aa5281ff4a02 743 #define SCB_CFSR_MEMFAULTSR_Msk (0xFFUL /*<< SCB_CFSR_MEMFAULTSR_Pos*/) /*!< SCB CFSR: Memory Manage Fault Status Register Mask */
AnnaBridge 161:aa5281ff4a02 744
AnnaBridge 161:aa5281ff4a02 745 /* MemManage Fault Status Register (part of SCB Configurable Fault Status Register) */
AnnaBridge 161:aa5281ff4a02 746 #define SCB_CFSR_MMARVALID_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 7U) /*!< SCB CFSR (MMFSR): MMARVALID Position */
AnnaBridge 161:aa5281ff4a02 747 #define SCB_CFSR_MMARVALID_Msk (1UL << SCB_CFSR_MMARVALID_Pos) /*!< SCB CFSR (MMFSR): MMARVALID Mask */
AnnaBridge 161:aa5281ff4a02 748
AnnaBridge 161:aa5281ff4a02 749 #define SCB_CFSR_MLSPERR_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 5U) /*!< SCB CFSR (MMFSR): MLSPERR Position */
AnnaBridge 161:aa5281ff4a02 750 #define SCB_CFSR_MLSPERR_Msk (1UL << SCB_CFSR_MLSPERR_Pos) /*!< SCB CFSR (MMFSR): MLSPERR Mask */
AnnaBridge 161:aa5281ff4a02 751
AnnaBridge 161:aa5281ff4a02 752 #define SCB_CFSR_MSTKERR_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 4U) /*!< SCB CFSR (MMFSR): MSTKERR Position */
AnnaBridge 161:aa5281ff4a02 753 #define SCB_CFSR_MSTKERR_Msk (1UL << SCB_CFSR_MSTKERR_Pos) /*!< SCB CFSR (MMFSR): MSTKERR Mask */
AnnaBridge 161:aa5281ff4a02 754
AnnaBridge 161:aa5281ff4a02 755 #define SCB_CFSR_MUNSTKERR_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 3U) /*!< SCB CFSR (MMFSR): MUNSTKERR Position */
AnnaBridge 161:aa5281ff4a02 756 #define SCB_CFSR_MUNSTKERR_Msk (1UL << SCB_CFSR_MUNSTKERR_Pos) /*!< SCB CFSR (MMFSR): MUNSTKERR Mask */
AnnaBridge 161:aa5281ff4a02 757
AnnaBridge 161:aa5281ff4a02 758 #define SCB_CFSR_DACCVIOL_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 1U) /*!< SCB CFSR (MMFSR): DACCVIOL Position */
AnnaBridge 161:aa5281ff4a02 759 #define SCB_CFSR_DACCVIOL_Msk (1UL << SCB_CFSR_DACCVIOL_Pos) /*!< SCB CFSR (MMFSR): DACCVIOL Mask */
AnnaBridge 161:aa5281ff4a02 760
AnnaBridge 161:aa5281ff4a02 761 #define SCB_CFSR_IACCVIOL_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 0U) /*!< SCB CFSR (MMFSR): IACCVIOL Position */
AnnaBridge 161:aa5281ff4a02 762 #define SCB_CFSR_IACCVIOL_Msk (1UL /*<< SCB_CFSR_IACCVIOL_Pos*/) /*!< SCB CFSR (MMFSR): IACCVIOL Mask */
AnnaBridge 161:aa5281ff4a02 763
AnnaBridge 161:aa5281ff4a02 764 /* BusFault Status Register (part of SCB Configurable Fault Status Register) */
AnnaBridge 161:aa5281ff4a02 765 #define SCB_CFSR_BFARVALID_Pos (SCB_CFSR_BUSFAULTSR_Pos + 7U) /*!< SCB CFSR (BFSR): BFARVALID Position */
AnnaBridge 161:aa5281ff4a02 766 #define SCB_CFSR_BFARVALID_Msk (1UL << SCB_CFSR_BFARVALID_Pos) /*!< SCB CFSR (BFSR): BFARVALID Mask */
AnnaBridge 161:aa5281ff4a02 767
AnnaBridge 161:aa5281ff4a02 768 #define SCB_CFSR_LSPERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 5U) /*!< SCB CFSR (BFSR): LSPERR Position */
AnnaBridge 161:aa5281ff4a02 769 #define SCB_CFSR_LSPERR_Msk (1UL << SCB_CFSR_LSPERR_Pos) /*!< SCB CFSR (BFSR): LSPERR Mask */
AnnaBridge 161:aa5281ff4a02 770
AnnaBridge 161:aa5281ff4a02 771 #define SCB_CFSR_STKERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 4U) /*!< SCB CFSR (BFSR): STKERR Position */
AnnaBridge 161:aa5281ff4a02 772 #define SCB_CFSR_STKERR_Msk (1UL << SCB_CFSR_STKERR_Pos) /*!< SCB CFSR (BFSR): STKERR Mask */
AnnaBridge 161:aa5281ff4a02 773
AnnaBridge 161:aa5281ff4a02 774 #define SCB_CFSR_UNSTKERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 3U) /*!< SCB CFSR (BFSR): UNSTKERR Position */
AnnaBridge 161:aa5281ff4a02 775 #define SCB_CFSR_UNSTKERR_Msk (1UL << SCB_CFSR_UNSTKERR_Pos) /*!< SCB CFSR (BFSR): UNSTKERR Mask */
AnnaBridge 161:aa5281ff4a02 776
AnnaBridge 161:aa5281ff4a02 777 #define SCB_CFSR_IMPRECISERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 2U) /*!< SCB CFSR (BFSR): IMPRECISERR Position */
AnnaBridge 161:aa5281ff4a02 778 #define SCB_CFSR_IMPRECISERR_Msk (1UL << SCB_CFSR_IMPRECISERR_Pos) /*!< SCB CFSR (BFSR): IMPRECISERR Mask */
AnnaBridge 161:aa5281ff4a02 779
AnnaBridge 161:aa5281ff4a02 780 #define SCB_CFSR_PRECISERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 1U) /*!< SCB CFSR (BFSR): PRECISERR Position */
AnnaBridge 161:aa5281ff4a02 781 #define SCB_CFSR_PRECISERR_Msk (1UL << SCB_CFSR_PRECISERR_Pos) /*!< SCB CFSR (BFSR): PRECISERR Mask */
AnnaBridge 161:aa5281ff4a02 782
AnnaBridge 161:aa5281ff4a02 783 #define SCB_CFSR_IBUSERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 0U) /*!< SCB CFSR (BFSR): IBUSERR Position */
AnnaBridge 161:aa5281ff4a02 784 #define SCB_CFSR_IBUSERR_Msk (1UL << SCB_CFSR_IBUSERR_Pos) /*!< SCB CFSR (BFSR): IBUSERR Mask */
AnnaBridge 161:aa5281ff4a02 785
AnnaBridge 161:aa5281ff4a02 786 /* UsageFault Status Register (part of SCB Configurable Fault Status Register) */
AnnaBridge 161:aa5281ff4a02 787 #define SCB_CFSR_DIVBYZERO_Pos (SCB_CFSR_USGFAULTSR_Pos + 9U) /*!< SCB CFSR (UFSR): DIVBYZERO Position */
AnnaBridge 161:aa5281ff4a02 788 #define SCB_CFSR_DIVBYZERO_Msk (1UL << SCB_CFSR_DIVBYZERO_Pos) /*!< SCB CFSR (UFSR): DIVBYZERO Mask */
AnnaBridge 161:aa5281ff4a02 789
AnnaBridge 161:aa5281ff4a02 790 #define SCB_CFSR_UNALIGNED_Pos (SCB_CFSR_USGFAULTSR_Pos + 8U) /*!< SCB CFSR (UFSR): UNALIGNED Position */
AnnaBridge 161:aa5281ff4a02 791 #define SCB_CFSR_UNALIGNED_Msk (1UL << SCB_CFSR_UNALIGNED_Pos) /*!< SCB CFSR (UFSR): UNALIGNED Mask */
AnnaBridge 161:aa5281ff4a02 792
AnnaBridge 161:aa5281ff4a02 793 #define SCB_CFSR_STKOF_Pos (SCB_CFSR_USGFAULTSR_Pos + 4U) /*!< SCB CFSR (UFSR): STKOF Position */
AnnaBridge 161:aa5281ff4a02 794 #define SCB_CFSR_STKOF_Msk (1UL << SCB_CFSR_STKOF_Pos) /*!< SCB CFSR (UFSR): STKOF Mask */
AnnaBridge 161:aa5281ff4a02 795
AnnaBridge 161:aa5281ff4a02 796 #define SCB_CFSR_NOCP_Pos (SCB_CFSR_USGFAULTSR_Pos + 3U) /*!< SCB CFSR (UFSR): NOCP Position */
AnnaBridge 161:aa5281ff4a02 797 #define SCB_CFSR_NOCP_Msk (1UL << SCB_CFSR_NOCP_Pos) /*!< SCB CFSR (UFSR): NOCP Mask */
AnnaBridge 161:aa5281ff4a02 798
AnnaBridge 161:aa5281ff4a02 799 #define SCB_CFSR_INVPC_Pos (SCB_CFSR_USGFAULTSR_Pos + 2U) /*!< SCB CFSR (UFSR): INVPC Position */
AnnaBridge 161:aa5281ff4a02 800 #define SCB_CFSR_INVPC_Msk (1UL << SCB_CFSR_INVPC_Pos) /*!< SCB CFSR (UFSR): INVPC Mask */
AnnaBridge 161:aa5281ff4a02 801
AnnaBridge 161:aa5281ff4a02 802 #define SCB_CFSR_INVSTATE_Pos (SCB_CFSR_USGFAULTSR_Pos + 1U) /*!< SCB CFSR (UFSR): INVSTATE Position */
AnnaBridge 161:aa5281ff4a02 803 #define SCB_CFSR_INVSTATE_Msk (1UL << SCB_CFSR_INVSTATE_Pos) /*!< SCB CFSR (UFSR): INVSTATE Mask */
AnnaBridge 161:aa5281ff4a02 804
AnnaBridge 161:aa5281ff4a02 805 #define SCB_CFSR_UNDEFINSTR_Pos (SCB_CFSR_USGFAULTSR_Pos + 0U) /*!< SCB CFSR (UFSR): UNDEFINSTR Position */
AnnaBridge 161:aa5281ff4a02 806 #define SCB_CFSR_UNDEFINSTR_Msk (1UL << SCB_CFSR_UNDEFINSTR_Pos) /*!< SCB CFSR (UFSR): UNDEFINSTR Mask */
AnnaBridge 161:aa5281ff4a02 807
AnnaBridge 161:aa5281ff4a02 808 /* SCB Hard Fault Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 809 #define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB HFSR: DEBUGEVT Position */
AnnaBridge 161:aa5281ff4a02 810 #define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB HFSR: DEBUGEVT Mask */
AnnaBridge 161:aa5281ff4a02 811
AnnaBridge 161:aa5281ff4a02 812 #define SCB_HFSR_FORCED_Pos 30U /*!< SCB HFSR: FORCED Position */
AnnaBridge 161:aa5281ff4a02 813 #define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB HFSR: FORCED Mask */
AnnaBridge 161:aa5281ff4a02 814
AnnaBridge 161:aa5281ff4a02 815 #define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB HFSR: VECTTBL Position */
AnnaBridge 161:aa5281ff4a02 816 #define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB HFSR: VECTTBL Mask */
AnnaBridge 161:aa5281ff4a02 817
AnnaBridge 161:aa5281ff4a02 818 /* SCB Debug Fault Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 819 #define SCB_DFSR_EXTERNAL_Pos 4U /*!< SCB DFSR: EXTERNAL Position */
AnnaBridge 161:aa5281ff4a02 820 #define SCB_DFSR_EXTERNAL_Msk (1UL << SCB_DFSR_EXTERNAL_Pos) /*!< SCB DFSR: EXTERNAL Mask */
AnnaBridge 161:aa5281ff4a02 821
AnnaBridge 161:aa5281ff4a02 822 #define SCB_DFSR_VCATCH_Pos 3U /*!< SCB DFSR: VCATCH Position */
AnnaBridge 161:aa5281ff4a02 823 #define SCB_DFSR_VCATCH_Msk (1UL << SCB_DFSR_VCATCH_Pos) /*!< SCB DFSR: VCATCH Mask */
AnnaBridge 161:aa5281ff4a02 824
AnnaBridge 161:aa5281ff4a02 825 #define SCB_DFSR_DWTTRAP_Pos 2U /*!< SCB DFSR: DWTTRAP Position */
AnnaBridge 161:aa5281ff4a02 826 #define SCB_DFSR_DWTTRAP_Msk (1UL << SCB_DFSR_DWTTRAP_Pos) /*!< SCB DFSR: DWTTRAP Mask */
AnnaBridge 161:aa5281ff4a02 827
AnnaBridge 161:aa5281ff4a02 828 #define SCB_DFSR_BKPT_Pos 1U /*!< SCB DFSR: BKPT Position */
AnnaBridge 161:aa5281ff4a02 829 #define SCB_DFSR_BKPT_Msk (1UL << SCB_DFSR_BKPT_Pos) /*!< SCB DFSR: BKPT Mask */
AnnaBridge 161:aa5281ff4a02 830
AnnaBridge 161:aa5281ff4a02 831 #define SCB_DFSR_HALTED_Pos 0U /*!< SCB DFSR: HALTED Position */
AnnaBridge 161:aa5281ff4a02 832 #define SCB_DFSR_HALTED_Msk (1UL /*<< SCB_DFSR_HALTED_Pos*/) /*!< SCB DFSR: HALTED Mask */
AnnaBridge 161:aa5281ff4a02 833
AnnaBridge 161:aa5281ff4a02 834 /* SCB Non-Secure Access Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 835 #define SCB_NSACR_CP11_Pos 11U /*!< SCB NSACR: CP11 Position */
AnnaBridge 161:aa5281ff4a02 836 #define SCB_NSACR_CP11_Msk (1UL << SCB_NSACR_CP11_Pos) /*!< SCB NSACR: CP11 Mask */
AnnaBridge 161:aa5281ff4a02 837
AnnaBridge 161:aa5281ff4a02 838 #define SCB_NSACR_CP10_Pos 10U /*!< SCB NSACR: CP10 Position */
AnnaBridge 161:aa5281ff4a02 839 #define SCB_NSACR_CP10_Msk (1UL << SCB_NSACR_CP10_Pos) /*!< SCB NSACR: CP10 Mask */
AnnaBridge 161:aa5281ff4a02 840
AnnaBridge 161:aa5281ff4a02 841 #define SCB_NSACR_CPn_Pos 0U /*!< SCB NSACR: CPn Position */
AnnaBridge 161:aa5281ff4a02 842 #define SCB_NSACR_CPn_Msk (1UL /*<< SCB_NSACR_CPn_Pos*/) /*!< SCB NSACR: CPn Mask */
AnnaBridge 161:aa5281ff4a02 843
AnnaBridge 161:aa5281ff4a02 844 /* SCB Cache Level ID Register Definitions */
AnnaBridge 161:aa5281ff4a02 845 #define SCB_CLIDR_LOUU_Pos 27U /*!< SCB CLIDR: LoUU Position */
AnnaBridge 161:aa5281ff4a02 846 #define SCB_CLIDR_LOUU_Msk (7UL << SCB_CLIDR_LOUU_Pos) /*!< SCB CLIDR: LoUU Mask */
AnnaBridge 161:aa5281ff4a02 847
AnnaBridge 161:aa5281ff4a02 848 #define SCB_CLIDR_LOC_Pos 24U /*!< SCB CLIDR: LoC Position */
AnnaBridge 161:aa5281ff4a02 849 #define SCB_CLIDR_LOC_Msk (7UL << SCB_CLIDR_LOC_Pos) /*!< SCB CLIDR: LoC Mask */
AnnaBridge 161:aa5281ff4a02 850
AnnaBridge 161:aa5281ff4a02 851 /* SCB Cache Type Register Definitions */
AnnaBridge 161:aa5281ff4a02 852 #define SCB_CTR_FORMAT_Pos 29U /*!< SCB CTR: Format Position */
AnnaBridge 161:aa5281ff4a02 853 #define SCB_CTR_FORMAT_Msk (7UL << SCB_CTR_FORMAT_Pos) /*!< SCB CTR: Format Mask */
AnnaBridge 161:aa5281ff4a02 854
AnnaBridge 161:aa5281ff4a02 855 #define SCB_CTR_CWG_Pos 24U /*!< SCB CTR: CWG Position */
AnnaBridge 161:aa5281ff4a02 856 #define SCB_CTR_CWG_Msk (0xFUL << SCB_CTR_CWG_Pos) /*!< SCB CTR: CWG Mask */
AnnaBridge 161:aa5281ff4a02 857
AnnaBridge 161:aa5281ff4a02 858 #define SCB_CTR_ERG_Pos 20U /*!< SCB CTR: ERG Position */
AnnaBridge 161:aa5281ff4a02 859 #define SCB_CTR_ERG_Msk (0xFUL << SCB_CTR_ERG_Pos) /*!< SCB CTR: ERG Mask */
AnnaBridge 161:aa5281ff4a02 860
AnnaBridge 161:aa5281ff4a02 861 #define SCB_CTR_DMINLINE_Pos 16U /*!< SCB CTR: DminLine Position */
AnnaBridge 161:aa5281ff4a02 862 #define SCB_CTR_DMINLINE_Msk (0xFUL << SCB_CTR_DMINLINE_Pos) /*!< SCB CTR: DminLine Mask */
AnnaBridge 161:aa5281ff4a02 863
AnnaBridge 161:aa5281ff4a02 864 #define SCB_CTR_IMINLINE_Pos 0U /*!< SCB CTR: ImInLine Position */
AnnaBridge 161:aa5281ff4a02 865 #define SCB_CTR_IMINLINE_Msk (0xFUL /*<< SCB_CTR_IMINLINE_Pos*/) /*!< SCB CTR: ImInLine Mask */
AnnaBridge 161:aa5281ff4a02 866
AnnaBridge 161:aa5281ff4a02 867 /* SCB Cache Size ID Register Definitions */
AnnaBridge 161:aa5281ff4a02 868 #define SCB_CCSIDR_WT_Pos 31U /*!< SCB CCSIDR: WT Position */
AnnaBridge 161:aa5281ff4a02 869 #define SCB_CCSIDR_WT_Msk (1UL << SCB_CCSIDR_WT_Pos) /*!< SCB CCSIDR: WT Mask */
AnnaBridge 161:aa5281ff4a02 870
AnnaBridge 161:aa5281ff4a02 871 #define SCB_CCSIDR_WB_Pos 30U /*!< SCB CCSIDR: WB Position */
AnnaBridge 161:aa5281ff4a02 872 #define SCB_CCSIDR_WB_Msk (1UL << SCB_CCSIDR_WB_Pos) /*!< SCB CCSIDR: WB Mask */
AnnaBridge 161:aa5281ff4a02 873
AnnaBridge 161:aa5281ff4a02 874 #define SCB_CCSIDR_RA_Pos 29U /*!< SCB CCSIDR: RA Position */
AnnaBridge 161:aa5281ff4a02 875 #define SCB_CCSIDR_RA_Msk (1UL << SCB_CCSIDR_RA_Pos) /*!< SCB CCSIDR: RA Mask */
AnnaBridge 161:aa5281ff4a02 876
AnnaBridge 161:aa5281ff4a02 877 #define SCB_CCSIDR_WA_Pos 28U /*!< SCB CCSIDR: WA Position */
AnnaBridge 161:aa5281ff4a02 878 #define SCB_CCSIDR_WA_Msk (1UL << SCB_CCSIDR_WA_Pos) /*!< SCB CCSIDR: WA Mask */
AnnaBridge 161:aa5281ff4a02 879
AnnaBridge 161:aa5281ff4a02 880 #define SCB_CCSIDR_NUMSETS_Pos 13U /*!< SCB CCSIDR: NumSets Position */
AnnaBridge 161:aa5281ff4a02 881 #define SCB_CCSIDR_NUMSETS_Msk (0x7FFFUL << SCB_CCSIDR_NUMSETS_Pos) /*!< SCB CCSIDR: NumSets Mask */
AnnaBridge 161:aa5281ff4a02 882
AnnaBridge 161:aa5281ff4a02 883 #define SCB_CCSIDR_ASSOCIATIVITY_Pos 3U /*!< SCB CCSIDR: Associativity Position */
AnnaBridge 161:aa5281ff4a02 884 #define SCB_CCSIDR_ASSOCIATIVITY_Msk (0x3FFUL << SCB_CCSIDR_ASSOCIATIVITY_Pos) /*!< SCB CCSIDR: Associativity Mask */
AnnaBridge 161:aa5281ff4a02 885
AnnaBridge 161:aa5281ff4a02 886 #define SCB_CCSIDR_LINESIZE_Pos 0U /*!< SCB CCSIDR: LineSize Position */
AnnaBridge 161:aa5281ff4a02 887 #define SCB_CCSIDR_LINESIZE_Msk (7UL /*<< SCB_CCSIDR_LINESIZE_Pos*/) /*!< SCB CCSIDR: LineSize Mask */
AnnaBridge 161:aa5281ff4a02 888
AnnaBridge 161:aa5281ff4a02 889 /* SCB Cache Size Selection Register Definitions */
AnnaBridge 161:aa5281ff4a02 890 #define SCB_CSSELR_LEVEL_Pos 1U /*!< SCB CSSELR: Level Position */
AnnaBridge 161:aa5281ff4a02 891 #define SCB_CSSELR_LEVEL_Msk (7UL << SCB_CSSELR_LEVEL_Pos) /*!< SCB CSSELR: Level Mask */
AnnaBridge 161:aa5281ff4a02 892
AnnaBridge 161:aa5281ff4a02 893 #define SCB_CSSELR_IND_Pos 0U /*!< SCB CSSELR: InD Position */
AnnaBridge 161:aa5281ff4a02 894 #define SCB_CSSELR_IND_Msk (1UL /*<< SCB_CSSELR_IND_Pos*/) /*!< SCB CSSELR: InD Mask */
AnnaBridge 161:aa5281ff4a02 895
AnnaBridge 161:aa5281ff4a02 896 /* SCB Software Triggered Interrupt Register Definitions */
AnnaBridge 161:aa5281ff4a02 897 #define SCB_STIR_INTID_Pos 0U /*!< SCB STIR: INTID Position */
AnnaBridge 161:aa5281ff4a02 898 #define SCB_STIR_INTID_Msk (0x1FFUL /*<< SCB_STIR_INTID_Pos*/) /*!< SCB STIR: INTID Mask */
AnnaBridge 161:aa5281ff4a02 899
AnnaBridge 161:aa5281ff4a02 900 /* SCB D-Cache Invalidate by Set-way Register Definitions */
AnnaBridge 161:aa5281ff4a02 901 #define SCB_DCISW_WAY_Pos 30U /*!< SCB DCISW: Way Position */
AnnaBridge 161:aa5281ff4a02 902 #define SCB_DCISW_WAY_Msk (3UL << SCB_DCISW_WAY_Pos) /*!< SCB DCISW: Way Mask */
AnnaBridge 161:aa5281ff4a02 903
AnnaBridge 161:aa5281ff4a02 904 #define SCB_DCISW_SET_Pos 5U /*!< SCB DCISW: Set Position */
AnnaBridge 161:aa5281ff4a02 905 #define SCB_DCISW_SET_Msk (0x1FFUL << SCB_DCISW_SET_Pos) /*!< SCB DCISW: Set Mask */
AnnaBridge 161:aa5281ff4a02 906
AnnaBridge 161:aa5281ff4a02 907 /* SCB D-Cache Clean by Set-way Register Definitions */
AnnaBridge 161:aa5281ff4a02 908 #define SCB_DCCSW_WAY_Pos 30U /*!< SCB DCCSW: Way Position */
AnnaBridge 161:aa5281ff4a02 909 #define SCB_DCCSW_WAY_Msk (3UL << SCB_DCCSW_WAY_Pos) /*!< SCB DCCSW: Way Mask */
AnnaBridge 161:aa5281ff4a02 910
AnnaBridge 161:aa5281ff4a02 911 #define SCB_DCCSW_SET_Pos 5U /*!< SCB DCCSW: Set Position */
AnnaBridge 161:aa5281ff4a02 912 #define SCB_DCCSW_SET_Msk (0x1FFUL << SCB_DCCSW_SET_Pos) /*!< SCB DCCSW: Set Mask */
AnnaBridge 161:aa5281ff4a02 913
AnnaBridge 161:aa5281ff4a02 914 /* SCB D-Cache Clean and Invalidate by Set-way Register Definitions */
AnnaBridge 161:aa5281ff4a02 915 #define SCB_DCCISW_WAY_Pos 30U /*!< SCB DCCISW: Way Position */
AnnaBridge 161:aa5281ff4a02 916 #define SCB_DCCISW_WAY_Msk (3UL << SCB_DCCISW_WAY_Pos) /*!< SCB DCCISW: Way Mask */
AnnaBridge 161:aa5281ff4a02 917
AnnaBridge 161:aa5281ff4a02 918 #define SCB_DCCISW_SET_Pos 5U /*!< SCB DCCISW: Set Position */
AnnaBridge 161:aa5281ff4a02 919 #define SCB_DCCISW_SET_Msk (0x1FFUL << SCB_DCCISW_SET_Pos) /*!< SCB DCCISW: Set Mask */
AnnaBridge 161:aa5281ff4a02 920
AnnaBridge 161:aa5281ff4a02 921 /* Instruction Tightly-Coupled Memory Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 922 #define SCB_ITCMCR_SZ_Pos 3U /*!< SCB ITCMCR: SZ Position */
AnnaBridge 161:aa5281ff4a02 923 #define SCB_ITCMCR_SZ_Msk (0xFUL << SCB_ITCMCR_SZ_Pos) /*!< SCB ITCMCR: SZ Mask */
AnnaBridge 161:aa5281ff4a02 924
AnnaBridge 161:aa5281ff4a02 925 #define SCB_ITCMCR_RETEN_Pos 2U /*!< SCB ITCMCR: RETEN Position */
AnnaBridge 161:aa5281ff4a02 926 #define SCB_ITCMCR_RETEN_Msk (1UL << SCB_ITCMCR_RETEN_Pos) /*!< SCB ITCMCR: RETEN Mask */
AnnaBridge 161:aa5281ff4a02 927
AnnaBridge 161:aa5281ff4a02 928 #define SCB_ITCMCR_RMW_Pos 1U /*!< SCB ITCMCR: RMW Position */
AnnaBridge 161:aa5281ff4a02 929 #define SCB_ITCMCR_RMW_Msk (1UL << SCB_ITCMCR_RMW_Pos) /*!< SCB ITCMCR: RMW Mask */
AnnaBridge 161:aa5281ff4a02 930
AnnaBridge 161:aa5281ff4a02 931 #define SCB_ITCMCR_EN_Pos 0U /*!< SCB ITCMCR: EN Position */
AnnaBridge 161:aa5281ff4a02 932 #define SCB_ITCMCR_EN_Msk (1UL /*<< SCB_ITCMCR_EN_Pos*/) /*!< SCB ITCMCR: EN Mask */
AnnaBridge 161:aa5281ff4a02 933
AnnaBridge 161:aa5281ff4a02 934 /* Data Tightly-Coupled Memory Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 935 #define SCB_DTCMCR_SZ_Pos 3U /*!< SCB DTCMCR: SZ Position */
AnnaBridge 161:aa5281ff4a02 936 #define SCB_DTCMCR_SZ_Msk (0xFUL << SCB_DTCMCR_SZ_Pos) /*!< SCB DTCMCR: SZ Mask */
AnnaBridge 161:aa5281ff4a02 937
AnnaBridge 161:aa5281ff4a02 938 #define SCB_DTCMCR_RETEN_Pos 2U /*!< SCB DTCMCR: RETEN Position */
AnnaBridge 161:aa5281ff4a02 939 #define SCB_DTCMCR_RETEN_Msk (1UL << SCB_DTCMCR_RETEN_Pos) /*!< SCB DTCMCR: RETEN Mask */
AnnaBridge 161:aa5281ff4a02 940
AnnaBridge 161:aa5281ff4a02 941 #define SCB_DTCMCR_RMW_Pos 1U /*!< SCB DTCMCR: RMW Position */
AnnaBridge 161:aa5281ff4a02 942 #define SCB_DTCMCR_RMW_Msk (1UL << SCB_DTCMCR_RMW_Pos) /*!< SCB DTCMCR: RMW Mask */
AnnaBridge 161:aa5281ff4a02 943
AnnaBridge 161:aa5281ff4a02 944 #define SCB_DTCMCR_EN_Pos 0U /*!< SCB DTCMCR: EN Position */
AnnaBridge 161:aa5281ff4a02 945 #define SCB_DTCMCR_EN_Msk (1UL /*<< SCB_DTCMCR_EN_Pos*/) /*!< SCB DTCMCR: EN Mask */
AnnaBridge 161:aa5281ff4a02 946
AnnaBridge 161:aa5281ff4a02 947 /* AHBP Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 948 #define SCB_AHBPCR_SZ_Pos 1U /*!< SCB AHBPCR: SZ Position */
AnnaBridge 161:aa5281ff4a02 949 #define SCB_AHBPCR_SZ_Msk (7UL << SCB_AHBPCR_SZ_Pos) /*!< SCB AHBPCR: SZ Mask */
AnnaBridge 161:aa5281ff4a02 950
AnnaBridge 161:aa5281ff4a02 951 #define SCB_AHBPCR_EN_Pos 0U /*!< SCB AHBPCR: EN Position */
AnnaBridge 161:aa5281ff4a02 952 #define SCB_AHBPCR_EN_Msk (1UL /*<< SCB_AHBPCR_EN_Pos*/) /*!< SCB AHBPCR: EN Mask */
AnnaBridge 161:aa5281ff4a02 953
AnnaBridge 161:aa5281ff4a02 954 /* L1 Cache Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 955 #define SCB_CACR_FORCEWT_Pos 2U /*!< SCB CACR: FORCEWT Position */
AnnaBridge 161:aa5281ff4a02 956 #define SCB_CACR_FORCEWT_Msk (1UL << SCB_CACR_FORCEWT_Pos) /*!< SCB CACR: FORCEWT Mask */
AnnaBridge 161:aa5281ff4a02 957
AnnaBridge 161:aa5281ff4a02 958 #define SCB_CACR_ECCEN_Pos 1U /*!< SCB CACR: ECCEN Position */
AnnaBridge 161:aa5281ff4a02 959 #define SCB_CACR_ECCEN_Msk (1UL << SCB_CACR_ECCEN_Pos) /*!< SCB CACR: ECCEN Mask */
AnnaBridge 161:aa5281ff4a02 960
AnnaBridge 161:aa5281ff4a02 961 #define SCB_CACR_SIWT_Pos 0U /*!< SCB CACR: SIWT Position */
AnnaBridge 161:aa5281ff4a02 962 #define SCB_CACR_SIWT_Msk (1UL /*<< SCB_CACR_SIWT_Pos*/) /*!< SCB CACR: SIWT Mask */
AnnaBridge 161:aa5281ff4a02 963
AnnaBridge 161:aa5281ff4a02 964 /* AHBS Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 965 #define SCB_AHBSCR_INITCOUNT_Pos 11U /*!< SCB AHBSCR: INITCOUNT Position */
AnnaBridge 161:aa5281ff4a02 966 #define SCB_AHBSCR_INITCOUNT_Msk (0x1FUL << SCB_AHBPCR_INITCOUNT_Pos) /*!< SCB AHBSCR: INITCOUNT Mask */
AnnaBridge 161:aa5281ff4a02 967
AnnaBridge 161:aa5281ff4a02 968 #define SCB_AHBSCR_TPRI_Pos 2U /*!< SCB AHBSCR: TPRI Position */
AnnaBridge 161:aa5281ff4a02 969 #define SCB_AHBSCR_TPRI_Msk (0x1FFUL << SCB_AHBPCR_TPRI_Pos) /*!< SCB AHBSCR: TPRI Mask */
AnnaBridge 161:aa5281ff4a02 970
AnnaBridge 161:aa5281ff4a02 971 #define SCB_AHBSCR_CTL_Pos 0U /*!< SCB AHBSCR: CTL Position*/
AnnaBridge 161:aa5281ff4a02 972 #define SCB_AHBSCR_CTL_Msk (3UL /*<< SCB_AHBPCR_CTL_Pos*/) /*!< SCB AHBSCR: CTL Mask */
AnnaBridge 161:aa5281ff4a02 973
AnnaBridge 161:aa5281ff4a02 974 /* Auxiliary Bus Fault Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 975 #define SCB_ABFSR_AXIMTYPE_Pos 8U /*!< SCB ABFSR: AXIMTYPE Position*/
AnnaBridge 161:aa5281ff4a02 976 #define SCB_ABFSR_AXIMTYPE_Msk (3UL << SCB_ABFSR_AXIMTYPE_Pos) /*!< SCB ABFSR: AXIMTYPE Mask */
AnnaBridge 161:aa5281ff4a02 977
AnnaBridge 161:aa5281ff4a02 978 #define SCB_ABFSR_EPPB_Pos 4U /*!< SCB ABFSR: EPPB Position*/
AnnaBridge 161:aa5281ff4a02 979 #define SCB_ABFSR_EPPB_Msk (1UL << SCB_ABFSR_EPPB_Pos) /*!< SCB ABFSR: EPPB Mask */
AnnaBridge 161:aa5281ff4a02 980
AnnaBridge 161:aa5281ff4a02 981 #define SCB_ABFSR_AXIM_Pos 3U /*!< SCB ABFSR: AXIM Position*/
AnnaBridge 161:aa5281ff4a02 982 #define SCB_ABFSR_AXIM_Msk (1UL << SCB_ABFSR_AXIM_Pos) /*!< SCB ABFSR: AXIM Mask */
AnnaBridge 161:aa5281ff4a02 983
AnnaBridge 161:aa5281ff4a02 984 #define SCB_ABFSR_AHBP_Pos 2U /*!< SCB ABFSR: AHBP Position*/
AnnaBridge 161:aa5281ff4a02 985 #define SCB_ABFSR_AHBP_Msk (1UL << SCB_ABFSR_AHBP_Pos) /*!< SCB ABFSR: AHBP Mask */
AnnaBridge 161:aa5281ff4a02 986
AnnaBridge 161:aa5281ff4a02 987 #define SCB_ABFSR_DTCM_Pos 1U /*!< SCB ABFSR: DTCM Position*/
AnnaBridge 161:aa5281ff4a02 988 #define SCB_ABFSR_DTCM_Msk (1UL << SCB_ABFSR_DTCM_Pos) /*!< SCB ABFSR: DTCM Mask */
AnnaBridge 161:aa5281ff4a02 989
AnnaBridge 161:aa5281ff4a02 990 #define SCB_ABFSR_ITCM_Pos 0U /*!< SCB ABFSR: ITCM Position*/
AnnaBridge 161:aa5281ff4a02 991 #define SCB_ABFSR_ITCM_Msk (1UL /*<< SCB_ABFSR_ITCM_Pos*/) /*!< SCB ABFSR: ITCM Mask */
AnnaBridge 161:aa5281ff4a02 992
AnnaBridge 161:aa5281ff4a02 993 /*@} end of group CMSIS_SCB */
AnnaBridge 161:aa5281ff4a02 994
AnnaBridge 161:aa5281ff4a02 995
AnnaBridge 161:aa5281ff4a02 996 /**
AnnaBridge 161:aa5281ff4a02 997 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 998 \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB)
AnnaBridge 161:aa5281ff4a02 999 \brief Type definitions for the System Control and ID Register not in the SCB
AnnaBridge 161:aa5281ff4a02 1000 @{
AnnaBridge 161:aa5281ff4a02 1001 */
AnnaBridge 161:aa5281ff4a02 1002
AnnaBridge 161:aa5281ff4a02 1003 /**
AnnaBridge 161:aa5281ff4a02 1004 \brief Structure type to access the System Control and ID Register not in the SCB.
AnnaBridge 161:aa5281ff4a02 1005 */
AnnaBridge 161:aa5281ff4a02 1006 typedef struct
AnnaBridge 161:aa5281ff4a02 1007 {
AnnaBridge 161:aa5281ff4a02 1008 uint32_t RESERVED0[1U];
AnnaBridge 161:aa5281ff4a02 1009 __IM uint32_t ICTR; /*!< Offset: 0x004 (R/ ) Interrupt Controller Type Register */
AnnaBridge 161:aa5281ff4a02 1010 __IOM uint32_t ACTLR; /*!< Offset: 0x008 (R/W) Auxiliary Control Register */
AnnaBridge 161:aa5281ff4a02 1011 __IOM uint32_t CPPWR; /*!< Offset: 0x00C (R/W) Coprocessor Power Control Register */
AnnaBridge 161:aa5281ff4a02 1012 } SCnSCB_Type;
AnnaBridge 161:aa5281ff4a02 1013
AnnaBridge 161:aa5281ff4a02 1014 /* Interrupt Controller Type Register Definitions */
AnnaBridge 161:aa5281ff4a02 1015 #define SCnSCB_ICTR_INTLINESNUM_Pos 0U /*!< ICTR: INTLINESNUM Position */
AnnaBridge 161:aa5281ff4a02 1016 #define SCnSCB_ICTR_INTLINESNUM_Msk (0xFUL /*<< SCnSCB_ICTR_INTLINESNUM_Pos*/) /*!< ICTR: INTLINESNUM Mask */
AnnaBridge 161:aa5281ff4a02 1017
AnnaBridge 161:aa5281ff4a02 1018 /*@} end of group CMSIS_SCnotSCB */
AnnaBridge 161:aa5281ff4a02 1019
AnnaBridge 161:aa5281ff4a02 1020
AnnaBridge 161:aa5281ff4a02 1021 /**
AnnaBridge 161:aa5281ff4a02 1022 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1023 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
AnnaBridge 161:aa5281ff4a02 1024 \brief Type definitions for the System Timer Registers.
AnnaBridge 161:aa5281ff4a02 1025 @{
AnnaBridge 161:aa5281ff4a02 1026 */
AnnaBridge 161:aa5281ff4a02 1027
AnnaBridge 161:aa5281ff4a02 1028 /**
AnnaBridge 161:aa5281ff4a02 1029 \brief Structure type to access the System Timer (SysTick).
AnnaBridge 161:aa5281ff4a02 1030 */
AnnaBridge 161:aa5281ff4a02 1031 typedef struct
AnnaBridge 161:aa5281ff4a02 1032 {
AnnaBridge 161:aa5281ff4a02 1033 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
AnnaBridge 161:aa5281ff4a02 1034 __IOM uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
AnnaBridge 161:aa5281ff4a02 1035 __IOM uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
AnnaBridge 161:aa5281ff4a02 1036 __IM uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
AnnaBridge 161:aa5281ff4a02 1037 } SysTick_Type;
AnnaBridge 161:aa5281ff4a02 1038
AnnaBridge 161:aa5281ff4a02 1039 /* SysTick Control / Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 1040 #define SysTick_CTRL_COUNTFLAG_Pos 16U /*!< SysTick CTRL: COUNTFLAG Position */
AnnaBridge 161:aa5281ff4a02 1041 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
AnnaBridge 161:aa5281ff4a02 1042
AnnaBridge 161:aa5281ff4a02 1043 #define SysTick_CTRL_CLKSOURCE_Pos 2U /*!< SysTick CTRL: CLKSOURCE Position */
AnnaBridge 161:aa5281ff4a02 1044 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
AnnaBridge 161:aa5281ff4a02 1045
AnnaBridge 161:aa5281ff4a02 1046 #define SysTick_CTRL_TICKINT_Pos 1U /*!< SysTick CTRL: TICKINT Position */
AnnaBridge 161:aa5281ff4a02 1047 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
AnnaBridge 161:aa5281ff4a02 1048
AnnaBridge 161:aa5281ff4a02 1049 #define SysTick_CTRL_ENABLE_Pos 0U /*!< SysTick CTRL: ENABLE Position */
AnnaBridge 161:aa5281ff4a02 1050 #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */
AnnaBridge 161:aa5281ff4a02 1051
AnnaBridge 161:aa5281ff4a02 1052 /* SysTick Reload Register Definitions */
AnnaBridge 161:aa5281ff4a02 1053 #define SysTick_LOAD_RELOAD_Pos 0U /*!< SysTick LOAD: RELOAD Position */
AnnaBridge 161:aa5281ff4a02 1054 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */
AnnaBridge 161:aa5281ff4a02 1055
AnnaBridge 161:aa5281ff4a02 1056 /* SysTick Current Register Definitions */
AnnaBridge 161:aa5281ff4a02 1057 #define SysTick_VAL_CURRENT_Pos 0U /*!< SysTick VAL: CURRENT Position */
AnnaBridge 161:aa5281ff4a02 1058 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */
AnnaBridge 161:aa5281ff4a02 1059
AnnaBridge 161:aa5281ff4a02 1060 /* SysTick Calibration Register Definitions */
AnnaBridge 161:aa5281ff4a02 1061 #define SysTick_CALIB_NOREF_Pos 31U /*!< SysTick CALIB: NOREF Position */
AnnaBridge 161:aa5281ff4a02 1062 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
AnnaBridge 161:aa5281ff4a02 1063
AnnaBridge 161:aa5281ff4a02 1064 #define SysTick_CALIB_SKEW_Pos 30U /*!< SysTick CALIB: SKEW Position */
AnnaBridge 161:aa5281ff4a02 1065 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
AnnaBridge 161:aa5281ff4a02 1066
AnnaBridge 161:aa5281ff4a02 1067 #define SysTick_CALIB_TENMS_Pos 0U /*!< SysTick CALIB: TENMS Position */
AnnaBridge 161:aa5281ff4a02 1068 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */
AnnaBridge 161:aa5281ff4a02 1069
AnnaBridge 161:aa5281ff4a02 1070 /*@} end of group CMSIS_SysTick */
AnnaBridge 161:aa5281ff4a02 1071
AnnaBridge 161:aa5281ff4a02 1072
AnnaBridge 161:aa5281ff4a02 1073 /**
AnnaBridge 161:aa5281ff4a02 1074 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1075 \defgroup CMSIS_ITM Instrumentation Trace Macrocell (ITM)
AnnaBridge 161:aa5281ff4a02 1076 \brief Type definitions for the Instrumentation Trace Macrocell (ITM)
AnnaBridge 161:aa5281ff4a02 1077 @{
AnnaBridge 161:aa5281ff4a02 1078 */
AnnaBridge 161:aa5281ff4a02 1079
AnnaBridge 161:aa5281ff4a02 1080 /**
AnnaBridge 161:aa5281ff4a02 1081 \brief Structure type to access the Instrumentation Trace Macrocell Register (ITM).
AnnaBridge 161:aa5281ff4a02 1082 */
AnnaBridge 161:aa5281ff4a02 1083 typedef struct
AnnaBridge 161:aa5281ff4a02 1084 {
AnnaBridge 161:aa5281ff4a02 1085 __OM union
AnnaBridge 161:aa5281ff4a02 1086 {
AnnaBridge 161:aa5281ff4a02 1087 __OM uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit */
AnnaBridge 161:aa5281ff4a02 1088 __OM uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit */
AnnaBridge 161:aa5281ff4a02 1089 __OM uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit */
AnnaBridge 161:aa5281ff4a02 1090 } PORT [32U]; /*!< Offset: 0x000 ( /W) ITM Stimulus Port Registers */
AnnaBridge 161:aa5281ff4a02 1091 uint32_t RESERVED0[864U];
AnnaBridge 161:aa5281ff4a02 1092 __IOM uint32_t TER; /*!< Offset: 0xE00 (R/W) ITM Trace Enable Register */
AnnaBridge 161:aa5281ff4a02 1093 uint32_t RESERVED1[15U];
AnnaBridge 161:aa5281ff4a02 1094 __IOM uint32_t TPR; /*!< Offset: 0xE40 (R/W) ITM Trace Privilege Register */
AnnaBridge 161:aa5281ff4a02 1095 uint32_t RESERVED2[15U];
AnnaBridge 161:aa5281ff4a02 1096 __IOM uint32_t TCR; /*!< Offset: 0xE80 (R/W) ITM Trace Control Register */
AnnaBridge 161:aa5281ff4a02 1097 uint32_t RESERVED3[29U];
AnnaBridge 161:aa5281ff4a02 1098 __OM uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register */
AnnaBridge 161:aa5281ff4a02 1099 __IM uint32_t IRR; /*!< Offset: 0xEFC (R/ ) ITM Integration Read Register */
AnnaBridge 161:aa5281ff4a02 1100 __IOM uint32_t IMCR; /*!< Offset: 0xF00 (R/W) ITM Integration Mode Control Register */
AnnaBridge 161:aa5281ff4a02 1101 uint32_t RESERVED4[43U];
AnnaBridge 161:aa5281ff4a02 1102 __OM uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register */
AnnaBridge 161:aa5281ff4a02 1103 __IM uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) ITM Lock Status Register */
AnnaBridge 161:aa5281ff4a02 1104 uint32_t RESERVED5[1U];
AnnaBridge 161:aa5281ff4a02 1105 __IM uint32_t DEVARCH; /*!< Offset: 0xFBC (R/ ) ITM Device Architecture Register */
AnnaBridge 161:aa5281ff4a02 1106 uint32_t RESERVED6[4U];
AnnaBridge 161:aa5281ff4a02 1107 __IM uint32_t PID4; /*!< Offset: 0xFD0 (R/ ) ITM Peripheral Identification Register #4 */
AnnaBridge 161:aa5281ff4a02 1108 __IM uint32_t PID5; /*!< Offset: 0xFD4 (R/ ) ITM Peripheral Identification Register #5 */
AnnaBridge 161:aa5281ff4a02 1109 __IM uint32_t PID6; /*!< Offset: 0xFD8 (R/ ) ITM Peripheral Identification Register #6 */
AnnaBridge 161:aa5281ff4a02 1110 __IM uint32_t PID7; /*!< Offset: 0xFDC (R/ ) ITM Peripheral Identification Register #7 */
AnnaBridge 161:aa5281ff4a02 1111 __IM uint32_t PID0; /*!< Offset: 0xFE0 (R/ ) ITM Peripheral Identification Register #0 */
AnnaBridge 161:aa5281ff4a02 1112 __IM uint32_t PID1; /*!< Offset: 0xFE4 (R/ ) ITM Peripheral Identification Register #1 */
AnnaBridge 161:aa5281ff4a02 1113 __IM uint32_t PID2; /*!< Offset: 0xFE8 (R/ ) ITM Peripheral Identification Register #2 */
AnnaBridge 161:aa5281ff4a02 1114 __IM uint32_t PID3; /*!< Offset: 0xFEC (R/ ) ITM Peripheral Identification Register #3 */
AnnaBridge 161:aa5281ff4a02 1115 __IM uint32_t CID0; /*!< Offset: 0xFF0 (R/ ) ITM Component Identification Register #0 */
AnnaBridge 161:aa5281ff4a02 1116 __IM uint32_t CID1; /*!< Offset: 0xFF4 (R/ ) ITM Component Identification Register #1 */
AnnaBridge 161:aa5281ff4a02 1117 __IM uint32_t CID2; /*!< Offset: 0xFF8 (R/ ) ITM Component Identification Register #2 */
AnnaBridge 161:aa5281ff4a02 1118 __IM uint32_t CID3; /*!< Offset: 0xFFC (R/ ) ITM Component Identification Register #3 */
AnnaBridge 161:aa5281ff4a02 1119 } ITM_Type;
AnnaBridge 161:aa5281ff4a02 1120
AnnaBridge 161:aa5281ff4a02 1121 /* ITM Stimulus Port Register Definitions */
AnnaBridge 161:aa5281ff4a02 1122 #define ITM_STIM_DISABLED_Pos 1U /*!< ITM STIM: DISABLED Position */
AnnaBridge 161:aa5281ff4a02 1123 #define ITM_STIM_DISABLED_Msk (0x1UL << ITM_STIM_DISABLED_Pos) /*!< ITM STIM: DISABLED Mask */
AnnaBridge 161:aa5281ff4a02 1124
AnnaBridge 161:aa5281ff4a02 1125 #define ITM_STIM_FIFOREADY_Pos 0U /*!< ITM STIM: FIFOREADY Position */
AnnaBridge 161:aa5281ff4a02 1126 #define ITM_STIM_FIFOREADY_Msk (0x1UL /*<< ITM_STIM_FIFOREADY_Pos*/) /*!< ITM STIM: FIFOREADY Mask */
AnnaBridge 161:aa5281ff4a02 1127
AnnaBridge 161:aa5281ff4a02 1128 /* ITM Trace Privilege Register Definitions */
AnnaBridge 161:aa5281ff4a02 1129 #define ITM_TPR_PRIVMASK_Pos 0U /*!< ITM TPR: PRIVMASK Position */
Anna Bridge 169:a7c7b631e539 1130 #define ITM_TPR_PRIVMASK_Msk (0xFFFFFFFFUL /*<< ITM_TPR_PRIVMASK_Pos*/) /*!< ITM TPR: PRIVMASK Mask */
AnnaBridge 161:aa5281ff4a02 1131
AnnaBridge 161:aa5281ff4a02 1132 /* ITM Trace Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1133 #define ITM_TCR_BUSY_Pos 23U /*!< ITM TCR: BUSY Position */
AnnaBridge 161:aa5281ff4a02 1134 #define ITM_TCR_BUSY_Msk (1UL << ITM_TCR_BUSY_Pos) /*!< ITM TCR: BUSY Mask */
AnnaBridge 161:aa5281ff4a02 1135
AnnaBridge 161:aa5281ff4a02 1136 #define ITM_TCR_TRACEBUSID_Pos 16U /*!< ITM TCR: ATBID Position */
AnnaBridge 161:aa5281ff4a02 1137 #define ITM_TCR_TRACEBUSID_Msk (0x7FUL << ITM_TCR_TRACEBUSID_Pos) /*!< ITM TCR: ATBID Mask */
AnnaBridge 161:aa5281ff4a02 1138
AnnaBridge 161:aa5281ff4a02 1139 #define ITM_TCR_GTSFREQ_Pos 10U /*!< ITM TCR: Global timestamp frequency Position */
AnnaBridge 161:aa5281ff4a02 1140 #define ITM_TCR_GTSFREQ_Msk (3UL << ITM_TCR_GTSFREQ_Pos) /*!< ITM TCR: Global timestamp frequency Mask */
AnnaBridge 161:aa5281ff4a02 1141
AnnaBridge 161:aa5281ff4a02 1142 #define ITM_TCR_TSPRESCALE_Pos 8U /*!< ITM TCR: TSPRESCALE Position */
AnnaBridge 161:aa5281ff4a02 1143 #define ITM_TCR_TSPRESCALE_Msk (3UL << ITM_TCR_TSPRESCALE_Pos) /*!< ITM TCR: TSPRESCALE Mask */
AnnaBridge 161:aa5281ff4a02 1144
AnnaBridge 161:aa5281ff4a02 1145 #define ITM_TCR_STALLENA_Pos 5U /*!< ITM TCR: STALLENA Position */
AnnaBridge 161:aa5281ff4a02 1146 #define ITM_TCR_STALLENA_Msk (1UL << ITM_TCR_STALLENA_Pos) /*!< ITM TCR: STALLENA Mask */
AnnaBridge 161:aa5281ff4a02 1147
AnnaBridge 161:aa5281ff4a02 1148 #define ITM_TCR_SWOENA_Pos 4U /*!< ITM TCR: SWOENA Position */
AnnaBridge 161:aa5281ff4a02 1149 #define ITM_TCR_SWOENA_Msk (1UL << ITM_TCR_SWOENA_Pos) /*!< ITM TCR: SWOENA Mask */
AnnaBridge 161:aa5281ff4a02 1150
AnnaBridge 161:aa5281ff4a02 1151 #define ITM_TCR_DWTENA_Pos 3U /*!< ITM TCR: DWTENA Position */
AnnaBridge 161:aa5281ff4a02 1152 #define ITM_TCR_DWTENA_Msk (1UL << ITM_TCR_DWTENA_Pos) /*!< ITM TCR: DWTENA Mask */
AnnaBridge 161:aa5281ff4a02 1153
AnnaBridge 161:aa5281ff4a02 1154 #define ITM_TCR_SYNCENA_Pos 2U /*!< ITM TCR: SYNCENA Position */
AnnaBridge 161:aa5281ff4a02 1155 #define ITM_TCR_SYNCENA_Msk (1UL << ITM_TCR_SYNCENA_Pos) /*!< ITM TCR: SYNCENA Mask */
AnnaBridge 161:aa5281ff4a02 1156
AnnaBridge 161:aa5281ff4a02 1157 #define ITM_TCR_TSENA_Pos 1U /*!< ITM TCR: TSENA Position */
AnnaBridge 161:aa5281ff4a02 1158 #define ITM_TCR_TSENA_Msk (1UL << ITM_TCR_TSENA_Pos) /*!< ITM TCR: TSENA Mask */
AnnaBridge 161:aa5281ff4a02 1159
AnnaBridge 161:aa5281ff4a02 1160 #define ITM_TCR_ITMENA_Pos 0U /*!< ITM TCR: ITM Enable bit Position */
AnnaBridge 161:aa5281ff4a02 1161 #define ITM_TCR_ITMENA_Msk (1UL /*<< ITM_TCR_ITMENA_Pos*/) /*!< ITM TCR: ITM Enable bit Mask */
AnnaBridge 161:aa5281ff4a02 1162
AnnaBridge 161:aa5281ff4a02 1163 /* ITM Integration Write Register Definitions */
AnnaBridge 161:aa5281ff4a02 1164 #define ITM_IWR_ATVALIDM_Pos 0U /*!< ITM IWR: ATVALIDM Position */
AnnaBridge 161:aa5281ff4a02 1165 #define ITM_IWR_ATVALIDM_Msk (1UL /*<< ITM_IWR_ATVALIDM_Pos*/) /*!< ITM IWR: ATVALIDM Mask */
AnnaBridge 161:aa5281ff4a02 1166
AnnaBridge 161:aa5281ff4a02 1167 /* ITM Integration Read Register Definitions */
AnnaBridge 161:aa5281ff4a02 1168 #define ITM_IRR_ATREADYM_Pos 0U /*!< ITM IRR: ATREADYM Position */
AnnaBridge 161:aa5281ff4a02 1169 #define ITM_IRR_ATREADYM_Msk (1UL /*<< ITM_IRR_ATREADYM_Pos*/) /*!< ITM IRR: ATREADYM Mask */
AnnaBridge 161:aa5281ff4a02 1170
AnnaBridge 161:aa5281ff4a02 1171 /* ITM Integration Mode Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1172 #define ITM_IMCR_INTEGRATION_Pos 0U /*!< ITM IMCR: INTEGRATION Position */
AnnaBridge 161:aa5281ff4a02 1173 #define ITM_IMCR_INTEGRATION_Msk (1UL /*<< ITM_IMCR_INTEGRATION_Pos*/) /*!< ITM IMCR: INTEGRATION Mask */
AnnaBridge 161:aa5281ff4a02 1174
AnnaBridge 161:aa5281ff4a02 1175 /* ITM Lock Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 1176 #define ITM_LSR_ByteAcc_Pos 2U /*!< ITM LSR: ByteAcc Position */
AnnaBridge 161:aa5281ff4a02 1177 #define ITM_LSR_ByteAcc_Msk (1UL << ITM_LSR_ByteAcc_Pos) /*!< ITM LSR: ByteAcc Mask */
AnnaBridge 161:aa5281ff4a02 1178
AnnaBridge 161:aa5281ff4a02 1179 #define ITM_LSR_Access_Pos 1U /*!< ITM LSR: Access Position */
AnnaBridge 161:aa5281ff4a02 1180 #define ITM_LSR_Access_Msk (1UL << ITM_LSR_Access_Pos) /*!< ITM LSR: Access Mask */
AnnaBridge 161:aa5281ff4a02 1181
AnnaBridge 161:aa5281ff4a02 1182 #define ITM_LSR_Present_Pos 0U /*!< ITM LSR: Present Position */
AnnaBridge 161:aa5281ff4a02 1183 #define ITM_LSR_Present_Msk (1UL /*<< ITM_LSR_Present_Pos*/) /*!< ITM LSR: Present Mask */
AnnaBridge 161:aa5281ff4a02 1184
AnnaBridge 161:aa5281ff4a02 1185 /*@}*/ /* end of group CMSIS_ITM */
AnnaBridge 161:aa5281ff4a02 1186
AnnaBridge 161:aa5281ff4a02 1187
AnnaBridge 161:aa5281ff4a02 1188 /**
AnnaBridge 161:aa5281ff4a02 1189 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1190 \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT)
AnnaBridge 161:aa5281ff4a02 1191 \brief Type definitions for the Data Watchpoint and Trace (DWT)
AnnaBridge 161:aa5281ff4a02 1192 @{
AnnaBridge 161:aa5281ff4a02 1193 */
AnnaBridge 161:aa5281ff4a02 1194
AnnaBridge 161:aa5281ff4a02 1195 /**
AnnaBridge 161:aa5281ff4a02 1196 \brief Structure type to access the Data Watchpoint and Trace Register (DWT).
AnnaBridge 161:aa5281ff4a02 1197 */
AnnaBridge 161:aa5281ff4a02 1198 typedef struct
AnnaBridge 161:aa5281ff4a02 1199 {
AnnaBridge 161:aa5281ff4a02 1200 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */
AnnaBridge 161:aa5281ff4a02 1201 __IOM uint32_t CYCCNT; /*!< Offset: 0x004 (R/W) Cycle Count Register */
AnnaBridge 161:aa5281ff4a02 1202 __IOM uint32_t CPICNT; /*!< Offset: 0x008 (R/W) CPI Count Register */
AnnaBridge 161:aa5281ff4a02 1203 __IOM uint32_t EXCCNT; /*!< Offset: 0x00C (R/W) Exception Overhead Count Register */
AnnaBridge 161:aa5281ff4a02 1204 __IOM uint32_t SLEEPCNT; /*!< Offset: 0x010 (R/W) Sleep Count Register */
AnnaBridge 161:aa5281ff4a02 1205 __IOM uint32_t LSUCNT; /*!< Offset: 0x014 (R/W) LSU Count Register */
AnnaBridge 161:aa5281ff4a02 1206 __IOM uint32_t FOLDCNT; /*!< Offset: 0x018 (R/W) Folded-instruction Count Register */
AnnaBridge 161:aa5281ff4a02 1207 __IM uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */
AnnaBridge 161:aa5281ff4a02 1208 __IOM uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */
AnnaBridge 161:aa5281ff4a02 1209 uint32_t RESERVED1[1U];
AnnaBridge 161:aa5281ff4a02 1210 __IOM uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */
AnnaBridge 161:aa5281ff4a02 1211 uint32_t RESERVED2[1U];
AnnaBridge 161:aa5281ff4a02 1212 __IOM uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */
AnnaBridge 161:aa5281ff4a02 1213 uint32_t RESERVED3[1U];
AnnaBridge 161:aa5281ff4a02 1214 __IOM uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */
AnnaBridge 161:aa5281ff4a02 1215 uint32_t RESERVED4[1U];
AnnaBridge 161:aa5281ff4a02 1216 __IOM uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */
AnnaBridge 161:aa5281ff4a02 1217 uint32_t RESERVED5[1U];
AnnaBridge 161:aa5281ff4a02 1218 __IOM uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */
AnnaBridge 161:aa5281ff4a02 1219 uint32_t RESERVED6[1U];
AnnaBridge 161:aa5281ff4a02 1220 __IOM uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */
AnnaBridge 161:aa5281ff4a02 1221 uint32_t RESERVED7[1U];
AnnaBridge 161:aa5281ff4a02 1222 __IOM uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */
AnnaBridge 161:aa5281ff4a02 1223 uint32_t RESERVED8[1U];
AnnaBridge 161:aa5281ff4a02 1224 __IOM uint32_t COMP4; /*!< Offset: 0x060 (R/W) Comparator Register 4 */
AnnaBridge 161:aa5281ff4a02 1225 uint32_t RESERVED9[1U];
AnnaBridge 161:aa5281ff4a02 1226 __IOM uint32_t FUNCTION4; /*!< Offset: 0x068 (R/W) Function Register 4 */
AnnaBridge 161:aa5281ff4a02 1227 uint32_t RESERVED10[1U];
AnnaBridge 161:aa5281ff4a02 1228 __IOM uint32_t COMP5; /*!< Offset: 0x070 (R/W) Comparator Register 5 */
AnnaBridge 161:aa5281ff4a02 1229 uint32_t RESERVED11[1U];
AnnaBridge 161:aa5281ff4a02 1230 __IOM uint32_t FUNCTION5; /*!< Offset: 0x078 (R/W) Function Register 5 */
AnnaBridge 161:aa5281ff4a02 1231 uint32_t RESERVED12[1U];
AnnaBridge 161:aa5281ff4a02 1232 __IOM uint32_t COMP6; /*!< Offset: 0x080 (R/W) Comparator Register 6 */
AnnaBridge 161:aa5281ff4a02 1233 uint32_t RESERVED13[1U];
AnnaBridge 161:aa5281ff4a02 1234 __IOM uint32_t FUNCTION6; /*!< Offset: 0x088 (R/W) Function Register 6 */
AnnaBridge 161:aa5281ff4a02 1235 uint32_t RESERVED14[1U];
AnnaBridge 161:aa5281ff4a02 1236 __IOM uint32_t COMP7; /*!< Offset: 0x090 (R/W) Comparator Register 7 */
AnnaBridge 161:aa5281ff4a02 1237 uint32_t RESERVED15[1U];
AnnaBridge 161:aa5281ff4a02 1238 __IOM uint32_t FUNCTION7; /*!< Offset: 0x098 (R/W) Function Register 7 */
AnnaBridge 161:aa5281ff4a02 1239 uint32_t RESERVED16[1U];
AnnaBridge 161:aa5281ff4a02 1240 __IOM uint32_t COMP8; /*!< Offset: 0x0A0 (R/W) Comparator Register 8 */
AnnaBridge 161:aa5281ff4a02 1241 uint32_t RESERVED17[1U];
AnnaBridge 161:aa5281ff4a02 1242 __IOM uint32_t FUNCTION8; /*!< Offset: 0x0A8 (R/W) Function Register 8 */
AnnaBridge 161:aa5281ff4a02 1243 uint32_t RESERVED18[1U];
AnnaBridge 161:aa5281ff4a02 1244 __IOM uint32_t COMP9; /*!< Offset: 0x0B0 (R/W) Comparator Register 9 */
AnnaBridge 161:aa5281ff4a02 1245 uint32_t RESERVED19[1U];
AnnaBridge 161:aa5281ff4a02 1246 __IOM uint32_t FUNCTION9; /*!< Offset: 0x0B8 (R/W) Function Register 9 */
AnnaBridge 161:aa5281ff4a02 1247 uint32_t RESERVED20[1U];
AnnaBridge 161:aa5281ff4a02 1248 __IOM uint32_t COMP10; /*!< Offset: 0x0C0 (R/W) Comparator Register 10 */
AnnaBridge 161:aa5281ff4a02 1249 uint32_t RESERVED21[1U];
AnnaBridge 161:aa5281ff4a02 1250 __IOM uint32_t FUNCTION10; /*!< Offset: 0x0C8 (R/W) Function Register 10 */
AnnaBridge 161:aa5281ff4a02 1251 uint32_t RESERVED22[1U];
AnnaBridge 161:aa5281ff4a02 1252 __IOM uint32_t COMP11; /*!< Offset: 0x0D0 (R/W) Comparator Register 11 */
AnnaBridge 161:aa5281ff4a02 1253 uint32_t RESERVED23[1U];
AnnaBridge 161:aa5281ff4a02 1254 __IOM uint32_t FUNCTION11; /*!< Offset: 0x0D8 (R/W) Function Register 11 */
AnnaBridge 161:aa5281ff4a02 1255 uint32_t RESERVED24[1U];
AnnaBridge 161:aa5281ff4a02 1256 __IOM uint32_t COMP12; /*!< Offset: 0x0E0 (R/W) Comparator Register 12 */
AnnaBridge 161:aa5281ff4a02 1257 uint32_t RESERVED25[1U];
AnnaBridge 161:aa5281ff4a02 1258 __IOM uint32_t FUNCTION12; /*!< Offset: 0x0E8 (R/W) Function Register 12 */
AnnaBridge 161:aa5281ff4a02 1259 uint32_t RESERVED26[1U];
AnnaBridge 161:aa5281ff4a02 1260 __IOM uint32_t COMP13; /*!< Offset: 0x0F0 (R/W) Comparator Register 13 */
AnnaBridge 161:aa5281ff4a02 1261 uint32_t RESERVED27[1U];
AnnaBridge 161:aa5281ff4a02 1262 __IOM uint32_t FUNCTION13; /*!< Offset: 0x0F8 (R/W) Function Register 13 */
AnnaBridge 161:aa5281ff4a02 1263 uint32_t RESERVED28[1U];
AnnaBridge 161:aa5281ff4a02 1264 __IOM uint32_t COMP14; /*!< Offset: 0x100 (R/W) Comparator Register 14 */
AnnaBridge 161:aa5281ff4a02 1265 uint32_t RESERVED29[1U];
AnnaBridge 161:aa5281ff4a02 1266 __IOM uint32_t FUNCTION14; /*!< Offset: 0x108 (R/W) Function Register 14 */
AnnaBridge 161:aa5281ff4a02 1267 uint32_t RESERVED30[1U];
AnnaBridge 161:aa5281ff4a02 1268 __IOM uint32_t COMP15; /*!< Offset: 0x110 (R/W) Comparator Register 15 */
AnnaBridge 161:aa5281ff4a02 1269 uint32_t RESERVED31[1U];
AnnaBridge 161:aa5281ff4a02 1270 __IOM uint32_t FUNCTION15; /*!< Offset: 0x118 (R/W) Function Register 15 */
AnnaBridge 161:aa5281ff4a02 1271 uint32_t RESERVED32[934U];
AnnaBridge 161:aa5281ff4a02 1272 __IM uint32_t LSR; /*!< Offset: 0xFB4 (R ) Lock Status Register */
AnnaBridge 161:aa5281ff4a02 1273 uint32_t RESERVED33[1U];
AnnaBridge 161:aa5281ff4a02 1274 __IM uint32_t DEVARCH; /*!< Offset: 0xFBC (R/ ) Device Architecture Register */
AnnaBridge 161:aa5281ff4a02 1275 } DWT_Type;
AnnaBridge 161:aa5281ff4a02 1276
AnnaBridge 161:aa5281ff4a02 1277 /* DWT Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1278 #define DWT_CTRL_NUMCOMP_Pos 28U /*!< DWT CTRL: NUMCOMP Position */
AnnaBridge 161:aa5281ff4a02 1279 #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */
AnnaBridge 161:aa5281ff4a02 1280
AnnaBridge 161:aa5281ff4a02 1281 #define DWT_CTRL_NOTRCPKT_Pos 27U /*!< DWT CTRL: NOTRCPKT Position */
AnnaBridge 161:aa5281ff4a02 1282 #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */
AnnaBridge 161:aa5281ff4a02 1283
AnnaBridge 161:aa5281ff4a02 1284 #define DWT_CTRL_NOEXTTRIG_Pos 26U /*!< DWT CTRL: NOEXTTRIG Position */
AnnaBridge 161:aa5281ff4a02 1285 #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */
AnnaBridge 161:aa5281ff4a02 1286
AnnaBridge 161:aa5281ff4a02 1287 #define DWT_CTRL_NOCYCCNT_Pos 25U /*!< DWT CTRL: NOCYCCNT Position */
AnnaBridge 161:aa5281ff4a02 1288 #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */
AnnaBridge 161:aa5281ff4a02 1289
AnnaBridge 161:aa5281ff4a02 1290 #define DWT_CTRL_NOPRFCNT_Pos 24U /*!< DWT CTRL: NOPRFCNT Position */
AnnaBridge 161:aa5281ff4a02 1291 #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */
AnnaBridge 161:aa5281ff4a02 1292
AnnaBridge 161:aa5281ff4a02 1293 #define DWT_CTRL_CYCDISS_Pos 23U /*!< DWT CTRL: CYCDISS Position */
AnnaBridge 161:aa5281ff4a02 1294 #define DWT_CTRL_CYCDISS_Msk (0x1UL << DWT_CTRL_CYCDISS_Pos) /*!< DWT CTRL: CYCDISS Mask */
AnnaBridge 161:aa5281ff4a02 1295
AnnaBridge 161:aa5281ff4a02 1296 #define DWT_CTRL_CYCEVTENA_Pos 22U /*!< DWT CTRL: CYCEVTENA Position */
AnnaBridge 161:aa5281ff4a02 1297 #define DWT_CTRL_CYCEVTENA_Msk (0x1UL << DWT_CTRL_CYCEVTENA_Pos) /*!< DWT CTRL: CYCEVTENA Mask */
AnnaBridge 161:aa5281ff4a02 1298
AnnaBridge 161:aa5281ff4a02 1299 #define DWT_CTRL_FOLDEVTENA_Pos 21U /*!< DWT CTRL: FOLDEVTENA Position */
AnnaBridge 161:aa5281ff4a02 1300 #define DWT_CTRL_FOLDEVTENA_Msk (0x1UL << DWT_CTRL_FOLDEVTENA_Pos) /*!< DWT CTRL: FOLDEVTENA Mask */
AnnaBridge 161:aa5281ff4a02 1301
AnnaBridge 161:aa5281ff4a02 1302 #define DWT_CTRL_LSUEVTENA_Pos 20U /*!< DWT CTRL: LSUEVTENA Position */
AnnaBridge 161:aa5281ff4a02 1303 #define DWT_CTRL_LSUEVTENA_Msk (0x1UL << DWT_CTRL_LSUEVTENA_Pos) /*!< DWT CTRL: LSUEVTENA Mask */
AnnaBridge 161:aa5281ff4a02 1304
AnnaBridge 161:aa5281ff4a02 1305 #define DWT_CTRL_SLEEPEVTENA_Pos 19U /*!< DWT CTRL: SLEEPEVTENA Position */
AnnaBridge 161:aa5281ff4a02 1306 #define DWT_CTRL_SLEEPEVTENA_Msk (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos) /*!< DWT CTRL: SLEEPEVTENA Mask */
AnnaBridge 161:aa5281ff4a02 1307
AnnaBridge 161:aa5281ff4a02 1308 #define DWT_CTRL_EXCEVTENA_Pos 18U /*!< DWT CTRL: EXCEVTENA Position */
AnnaBridge 161:aa5281ff4a02 1309 #define DWT_CTRL_EXCEVTENA_Msk (0x1UL << DWT_CTRL_EXCEVTENA_Pos) /*!< DWT CTRL: EXCEVTENA Mask */
AnnaBridge 161:aa5281ff4a02 1310
AnnaBridge 161:aa5281ff4a02 1311 #define DWT_CTRL_CPIEVTENA_Pos 17U /*!< DWT CTRL: CPIEVTENA Position */
AnnaBridge 161:aa5281ff4a02 1312 #define DWT_CTRL_CPIEVTENA_Msk (0x1UL << DWT_CTRL_CPIEVTENA_Pos) /*!< DWT CTRL: CPIEVTENA Mask */
AnnaBridge 161:aa5281ff4a02 1313
AnnaBridge 161:aa5281ff4a02 1314 #define DWT_CTRL_EXCTRCENA_Pos 16U /*!< DWT CTRL: EXCTRCENA Position */
AnnaBridge 161:aa5281ff4a02 1315 #define DWT_CTRL_EXCTRCENA_Msk (0x1UL << DWT_CTRL_EXCTRCENA_Pos) /*!< DWT CTRL: EXCTRCENA Mask */
AnnaBridge 161:aa5281ff4a02 1316
AnnaBridge 161:aa5281ff4a02 1317 #define DWT_CTRL_PCSAMPLENA_Pos 12U /*!< DWT CTRL: PCSAMPLENA Position */
AnnaBridge 161:aa5281ff4a02 1318 #define DWT_CTRL_PCSAMPLENA_Msk (0x1UL << DWT_CTRL_PCSAMPLENA_Pos) /*!< DWT CTRL: PCSAMPLENA Mask */
AnnaBridge 161:aa5281ff4a02 1319
AnnaBridge 161:aa5281ff4a02 1320 #define DWT_CTRL_SYNCTAP_Pos 10U /*!< DWT CTRL: SYNCTAP Position */
AnnaBridge 161:aa5281ff4a02 1321 #define DWT_CTRL_SYNCTAP_Msk (0x3UL << DWT_CTRL_SYNCTAP_Pos) /*!< DWT CTRL: SYNCTAP Mask */
AnnaBridge 161:aa5281ff4a02 1322
AnnaBridge 161:aa5281ff4a02 1323 #define DWT_CTRL_CYCTAP_Pos 9U /*!< DWT CTRL: CYCTAP Position */
AnnaBridge 161:aa5281ff4a02 1324 #define DWT_CTRL_CYCTAP_Msk (0x1UL << DWT_CTRL_CYCTAP_Pos) /*!< DWT CTRL: CYCTAP Mask */
AnnaBridge 161:aa5281ff4a02 1325
AnnaBridge 161:aa5281ff4a02 1326 #define DWT_CTRL_POSTINIT_Pos 5U /*!< DWT CTRL: POSTINIT Position */
AnnaBridge 161:aa5281ff4a02 1327 #define DWT_CTRL_POSTINIT_Msk (0xFUL << DWT_CTRL_POSTINIT_Pos) /*!< DWT CTRL: POSTINIT Mask */
AnnaBridge 161:aa5281ff4a02 1328
AnnaBridge 161:aa5281ff4a02 1329 #define DWT_CTRL_POSTPRESET_Pos 1U /*!< DWT CTRL: POSTPRESET Position */
AnnaBridge 161:aa5281ff4a02 1330 #define DWT_CTRL_POSTPRESET_Msk (0xFUL << DWT_CTRL_POSTPRESET_Pos) /*!< DWT CTRL: POSTPRESET Mask */
AnnaBridge 161:aa5281ff4a02 1331
AnnaBridge 161:aa5281ff4a02 1332 #define DWT_CTRL_CYCCNTENA_Pos 0U /*!< DWT CTRL: CYCCNTENA Position */
AnnaBridge 161:aa5281ff4a02 1333 #define DWT_CTRL_CYCCNTENA_Msk (0x1UL /*<< DWT_CTRL_CYCCNTENA_Pos*/) /*!< DWT CTRL: CYCCNTENA Mask */
AnnaBridge 161:aa5281ff4a02 1334
AnnaBridge 161:aa5281ff4a02 1335 /* DWT CPI Count Register Definitions */
AnnaBridge 161:aa5281ff4a02 1336 #define DWT_CPICNT_CPICNT_Pos 0U /*!< DWT CPICNT: CPICNT Position */
AnnaBridge 161:aa5281ff4a02 1337 #define DWT_CPICNT_CPICNT_Msk (0xFFUL /*<< DWT_CPICNT_CPICNT_Pos*/) /*!< DWT CPICNT: CPICNT Mask */
AnnaBridge 161:aa5281ff4a02 1338
AnnaBridge 161:aa5281ff4a02 1339 /* DWT Exception Overhead Count Register Definitions */
AnnaBridge 161:aa5281ff4a02 1340 #define DWT_EXCCNT_EXCCNT_Pos 0U /*!< DWT EXCCNT: EXCCNT Position */
AnnaBridge 161:aa5281ff4a02 1341 #define DWT_EXCCNT_EXCCNT_Msk (0xFFUL /*<< DWT_EXCCNT_EXCCNT_Pos*/) /*!< DWT EXCCNT: EXCCNT Mask */
AnnaBridge 161:aa5281ff4a02 1342
AnnaBridge 161:aa5281ff4a02 1343 /* DWT Sleep Count Register Definitions */
AnnaBridge 161:aa5281ff4a02 1344 #define DWT_SLEEPCNT_SLEEPCNT_Pos 0U /*!< DWT SLEEPCNT: SLEEPCNT Position */
AnnaBridge 161:aa5281ff4a02 1345 #define DWT_SLEEPCNT_SLEEPCNT_Msk (0xFFUL /*<< DWT_SLEEPCNT_SLEEPCNT_Pos*/) /*!< DWT SLEEPCNT: SLEEPCNT Mask */
AnnaBridge 161:aa5281ff4a02 1346
AnnaBridge 161:aa5281ff4a02 1347 /* DWT LSU Count Register Definitions */
AnnaBridge 161:aa5281ff4a02 1348 #define DWT_LSUCNT_LSUCNT_Pos 0U /*!< DWT LSUCNT: LSUCNT Position */
AnnaBridge 161:aa5281ff4a02 1349 #define DWT_LSUCNT_LSUCNT_Msk (0xFFUL /*<< DWT_LSUCNT_LSUCNT_Pos*/) /*!< DWT LSUCNT: LSUCNT Mask */
AnnaBridge 161:aa5281ff4a02 1350
AnnaBridge 161:aa5281ff4a02 1351 /* DWT Folded-instruction Count Register Definitions */
AnnaBridge 161:aa5281ff4a02 1352 #define DWT_FOLDCNT_FOLDCNT_Pos 0U /*!< DWT FOLDCNT: FOLDCNT Position */
AnnaBridge 161:aa5281ff4a02 1353 #define DWT_FOLDCNT_FOLDCNT_Msk (0xFFUL /*<< DWT_FOLDCNT_FOLDCNT_Pos*/) /*!< DWT FOLDCNT: FOLDCNT Mask */
AnnaBridge 161:aa5281ff4a02 1354
AnnaBridge 161:aa5281ff4a02 1355 /* DWT Comparator Function Register Definitions */
AnnaBridge 161:aa5281ff4a02 1356 #define DWT_FUNCTION_ID_Pos 27U /*!< DWT FUNCTION: ID Position */
AnnaBridge 161:aa5281ff4a02 1357 #define DWT_FUNCTION_ID_Msk (0x1FUL << DWT_FUNCTION_ID_Pos) /*!< DWT FUNCTION: ID Mask */
AnnaBridge 161:aa5281ff4a02 1358
AnnaBridge 161:aa5281ff4a02 1359 #define DWT_FUNCTION_MATCHED_Pos 24U /*!< DWT FUNCTION: MATCHED Position */
AnnaBridge 161:aa5281ff4a02 1360 #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */
AnnaBridge 161:aa5281ff4a02 1361
AnnaBridge 161:aa5281ff4a02 1362 #define DWT_FUNCTION_DATAVSIZE_Pos 10U /*!< DWT FUNCTION: DATAVSIZE Position */
AnnaBridge 161:aa5281ff4a02 1363 #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */
AnnaBridge 161:aa5281ff4a02 1364
AnnaBridge 161:aa5281ff4a02 1365 #define DWT_FUNCTION_ACTION_Pos 4U /*!< DWT FUNCTION: ACTION Position */
AnnaBridge 161:aa5281ff4a02 1366 #define DWT_FUNCTION_ACTION_Msk (0x1UL << DWT_FUNCTION_ACTION_Pos) /*!< DWT FUNCTION: ACTION Mask */
AnnaBridge 161:aa5281ff4a02 1367
AnnaBridge 161:aa5281ff4a02 1368 #define DWT_FUNCTION_MATCH_Pos 0U /*!< DWT FUNCTION: MATCH Position */
AnnaBridge 161:aa5281ff4a02 1369 #define DWT_FUNCTION_MATCH_Msk (0xFUL /*<< DWT_FUNCTION_MATCH_Pos*/) /*!< DWT FUNCTION: MATCH Mask */
AnnaBridge 161:aa5281ff4a02 1370
AnnaBridge 161:aa5281ff4a02 1371 /*@}*/ /* end of group CMSIS_DWT */
AnnaBridge 161:aa5281ff4a02 1372
AnnaBridge 161:aa5281ff4a02 1373
AnnaBridge 161:aa5281ff4a02 1374 /**
AnnaBridge 161:aa5281ff4a02 1375 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1376 \defgroup CMSIS_TPI Trace Port Interface (TPI)
AnnaBridge 161:aa5281ff4a02 1377 \brief Type definitions for the Trace Port Interface (TPI)
AnnaBridge 161:aa5281ff4a02 1378 @{
AnnaBridge 161:aa5281ff4a02 1379 */
AnnaBridge 161:aa5281ff4a02 1380
AnnaBridge 161:aa5281ff4a02 1381 /**
AnnaBridge 161:aa5281ff4a02 1382 \brief Structure type to access the Trace Port Interface Register (TPI).
AnnaBridge 161:aa5281ff4a02 1383 */
AnnaBridge 161:aa5281ff4a02 1384 typedef struct
AnnaBridge 161:aa5281ff4a02 1385 {
AnnaBridge 161:aa5281ff4a02 1386 __IOM uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Size Register */
AnnaBridge 161:aa5281ff4a02 1387 __IOM uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Size Register */
AnnaBridge 161:aa5281ff4a02 1388 uint32_t RESERVED0[2U];
AnnaBridge 161:aa5281ff4a02 1389 __IOM uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */
AnnaBridge 161:aa5281ff4a02 1390 uint32_t RESERVED1[55U];
AnnaBridge 161:aa5281ff4a02 1391 __IOM uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */
AnnaBridge 161:aa5281ff4a02 1392 uint32_t RESERVED2[131U];
AnnaBridge 161:aa5281ff4a02 1393 __IM uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */
AnnaBridge 161:aa5281ff4a02 1394 __IOM uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */
AnnaBridge 161:aa5281ff4a02 1395 __IM uint32_t FSCR; /*!< Offset: 0x308 (R/ ) Formatter Synchronization Counter Register */
AnnaBridge 161:aa5281ff4a02 1396 uint32_t RESERVED3[759U];
AnnaBridge 161:aa5281ff4a02 1397 __IM uint32_t TRIGGER; /*!< Offset: 0xEE8 (R/ ) TRIGGER */
AnnaBridge 161:aa5281ff4a02 1398 __IM uint32_t FIFO0; /*!< Offset: 0xEEC (R/ ) Integration ETM Data */
AnnaBridge 161:aa5281ff4a02 1399 __IM uint32_t ITATBCTR2; /*!< Offset: 0xEF0 (R/ ) ITATBCTR2 */
AnnaBridge 161:aa5281ff4a02 1400 uint32_t RESERVED4[1U];
AnnaBridge 161:aa5281ff4a02 1401 __IM uint32_t ITATBCTR0; /*!< Offset: 0xEF8 (R/ ) ITATBCTR0 */
AnnaBridge 161:aa5281ff4a02 1402 __IM uint32_t FIFO1; /*!< Offset: 0xEFC (R/ ) Integration ITM Data */
AnnaBridge 161:aa5281ff4a02 1403 __IOM uint32_t ITCTRL; /*!< Offset: 0xF00 (R/W) Integration Mode Control */
AnnaBridge 161:aa5281ff4a02 1404 uint32_t RESERVED5[39U];
AnnaBridge 161:aa5281ff4a02 1405 __IOM uint32_t CLAIMSET; /*!< Offset: 0xFA0 (R/W) Claim tag set */
AnnaBridge 161:aa5281ff4a02 1406 __IOM uint32_t CLAIMCLR; /*!< Offset: 0xFA4 (R/W) Claim tag clear */
AnnaBridge 161:aa5281ff4a02 1407 uint32_t RESERVED7[8U];
AnnaBridge 161:aa5281ff4a02 1408 __IM uint32_t DEVID; /*!< Offset: 0xFC8 (R/ ) TPIU_DEVID */
AnnaBridge 161:aa5281ff4a02 1409 __IM uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) TPIU_DEVTYPE */
AnnaBridge 161:aa5281ff4a02 1410 } TPI_Type;
AnnaBridge 161:aa5281ff4a02 1411
AnnaBridge 161:aa5281ff4a02 1412 /* TPI Asynchronous Clock Prescaler Register Definitions */
Anna Bridge 169:a7c7b631e539 1413 #define TPI_ACPR_PRESCALER_Pos 0U /*!< @Deprecated TPI ACPR: PRESCALER Position */
Anna Bridge 169:a7c7b631e539 1414 #define TPI_ACPR_PRESCALER_Msk (0x1FFFUL /*<< TPI_ACPR_PRESCALER_Pos*/) /*!< @Deprecated TPI ACPR: PRESCALER Mask */
Anna Bridge 169:a7c7b631e539 1415
Anna Bridge 169:a7c7b631e539 1416 #define TPI_ACPR_SWOSCALER_Pos 0U /*!< TPI ACPR: SWOSCALER Position */
Anna Bridge 169:a7c7b631e539 1417 #define TPI_ACPR_SWOSCALER_Msk (0xFFFFUL /*<< TPI_ACPR_SWOSCALER_Pos*/) /*!< TPI ACPR: SWOSCALER Mask */
AnnaBridge 161:aa5281ff4a02 1418
AnnaBridge 161:aa5281ff4a02 1419 /* TPI Selected Pin Protocol Register Definitions */
AnnaBridge 161:aa5281ff4a02 1420 #define TPI_SPPR_TXMODE_Pos 0U /*!< TPI SPPR: TXMODE Position */
AnnaBridge 161:aa5281ff4a02 1421 #define TPI_SPPR_TXMODE_Msk (0x3UL /*<< TPI_SPPR_TXMODE_Pos*/) /*!< TPI SPPR: TXMODE Mask */
AnnaBridge 161:aa5281ff4a02 1422
AnnaBridge 161:aa5281ff4a02 1423 /* TPI Formatter and Flush Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 1424 #define TPI_FFSR_FtNonStop_Pos 3U /*!< TPI FFSR: FtNonStop Position */
AnnaBridge 161:aa5281ff4a02 1425 #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */
AnnaBridge 161:aa5281ff4a02 1426
AnnaBridge 161:aa5281ff4a02 1427 #define TPI_FFSR_TCPresent_Pos 2U /*!< TPI FFSR: TCPresent Position */
AnnaBridge 161:aa5281ff4a02 1428 #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */
AnnaBridge 161:aa5281ff4a02 1429
AnnaBridge 161:aa5281ff4a02 1430 #define TPI_FFSR_FtStopped_Pos 1U /*!< TPI FFSR: FtStopped Position */
AnnaBridge 161:aa5281ff4a02 1431 #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */
AnnaBridge 161:aa5281ff4a02 1432
AnnaBridge 161:aa5281ff4a02 1433 #define TPI_FFSR_FlInProg_Pos 0U /*!< TPI FFSR: FlInProg Position */
AnnaBridge 161:aa5281ff4a02 1434 #define TPI_FFSR_FlInProg_Msk (0x1UL /*<< TPI_FFSR_FlInProg_Pos*/) /*!< TPI FFSR: FlInProg Mask */
AnnaBridge 161:aa5281ff4a02 1435
AnnaBridge 161:aa5281ff4a02 1436 /* TPI Formatter and Flush Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1437 #define TPI_FFCR_TrigIn_Pos 8U /*!< TPI FFCR: TrigIn Position */
AnnaBridge 161:aa5281ff4a02 1438 #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */
AnnaBridge 161:aa5281ff4a02 1439
AnnaBridge 161:aa5281ff4a02 1440 #define TPI_FFCR_EnFCont_Pos 1U /*!< TPI FFCR: EnFCont Position */
AnnaBridge 161:aa5281ff4a02 1441 #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */
AnnaBridge 161:aa5281ff4a02 1442
AnnaBridge 161:aa5281ff4a02 1443 /* TPI TRIGGER Register Definitions */
AnnaBridge 161:aa5281ff4a02 1444 #define TPI_TRIGGER_TRIGGER_Pos 0U /*!< TPI TRIGGER: TRIGGER Position */
AnnaBridge 161:aa5281ff4a02 1445 #define TPI_TRIGGER_TRIGGER_Msk (0x1UL /*<< TPI_TRIGGER_TRIGGER_Pos*/) /*!< TPI TRIGGER: TRIGGER Mask */
AnnaBridge 161:aa5281ff4a02 1446
AnnaBridge 161:aa5281ff4a02 1447 /* TPI Integration ETM Data Register Definitions (FIFO0) */
AnnaBridge 161:aa5281ff4a02 1448 #define TPI_FIFO0_ITM_ATVALID_Pos 29U /*!< TPI FIFO0: ITM_ATVALID Position */
AnnaBridge 161:aa5281ff4a02 1449 #define TPI_FIFO0_ITM_ATVALID_Msk (0x3UL << TPI_FIFO0_ITM_ATVALID_Pos) /*!< TPI FIFO0: ITM_ATVALID Mask */
AnnaBridge 161:aa5281ff4a02 1450
AnnaBridge 161:aa5281ff4a02 1451 #define TPI_FIFO0_ITM_bytecount_Pos 27U /*!< TPI FIFO0: ITM_bytecount Position */
AnnaBridge 161:aa5281ff4a02 1452 #define TPI_FIFO0_ITM_bytecount_Msk (0x3UL << TPI_FIFO0_ITM_bytecount_Pos) /*!< TPI FIFO0: ITM_bytecount Mask */
AnnaBridge 161:aa5281ff4a02 1453
AnnaBridge 161:aa5281ff4a02 1454 #define TPI_FIFO0_ETM_ATVALID_Pos 26U /*!< TPI FIFO0: ETM_ATVALID Position */
AnnaBridge 161:aa5281ff4a02 1455 #define TPI_FIFO0_ETM_ATVALID_Msk (0x3UL << TPI_FIFO0_ETM_ATVALID_Pos) /*!< TPI FIFO0: ETM_ATVALID Mask */
AnnaBridge 161:aa5281ff4a02 1456
AnnaBridge 161:aa5281ff4a02 1457 #define TPI_FIFO0_ETM_bytecount_Pos 24U /*!< TPI FIFO0: ETM_bytecount Position */
AnnaBridge 161:aa5281ff4a02 1458 #define TPI_FIFO0_ETM_bytecount_Msk (0x3UL << TPI_FIFO0_ETM_bytecount_Pos) /*!< TPI FIFO0: ETM_bytecount Mask */
AnnaBridge 161:aa5281ff4a02 1459
AnnaBridge 161:aa5281ff4a02 1460 #define TPI_FIFO0_ETM2_Pos 16U /*!< TPI FIFO0: ETM2 Position */
AnnaBridge 161:aa5281ff4a02 1461 #define TPI_FIFO0_ETM2_Msk (0xFFUL << TPI_FIFO0_ETM2_Pos) /*!< TPI FIFO0: ETM2 Mask */
AnnaBridge 161:aa5281ff4a02 1462
AnnaBridge 161:aa5281ff4a02 1463 #define TPI_FIFO0_ETM1_Pos 8U /*!< TPI FIFO0: ETM1 Position */
AnnaBridge 161:aa5281ff4a02 1464 #define TPI_FIFO0_ETM1_Msk (0xFFUL << TPI_FIFO0_ETM1_Pos) /*!< TPI FIFO0: ETM1 Mask */
AnnaBridge 161:aa5281ff4a02 1465
AnnaBridge 161:aa5281ff4a02 1466 #define TPI_FIFO0_ETM0_Pos 0U /*!< TPI FIFO0: ETM0 Position */
AnnaBridge 161:aa5281ff4a02 1467 #define TPI_FIFO0_ETM0_Msk (0xFFUL /*<< TPI_FIFO0_ETM0_Pos*/) /*!< TPI FIFO0: ETM0 Mask */
AnnaBridge 161:aa5281ff4a02 1468
AnnaBridge 161:aa5281ff4a02 1469 /* TPI ITATBCTR2 Register Definitions */
AnnaBridge 161:aa5281ff4a02 1470 #define TPI_ITATBCTR2_ATREADY_Pos 0U /*!< TPI ITATBCTR2: ATREADY Position */
AnnaBridge 161:aa5281ff4a02 1471 #define TPI_ITATBCTR2_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR2_ATREADY_Pos*/) /*!< TPI ITATBCTR2: ATREADY Mask */
AnnaBridge 161:aa5281ff4a02 1472
AnnaBridge 161:aa5281ff4a02 1473 /* TPI Integration ITM Data Register Definitions (FIFO1) */
AnnaBridge 161:aa5281ff4a02 1474 #define TPI_FIFO1_ITM_ATVALID_Pos 29U /*!< TPI FIFO1: ITM_ATVALID Position */
AnnaBridge 161:aa5281ff4a02 1475 #define TPI_FIFO1_ITM_ATVALID_Msk (0x3UL << TPI_FIFO1_ITM_ATVALID_Pos) /*!< TPI FIFO1: ITM_ATVALID Mask */
AnnaBridge 161:aa5281ff4a02 1476
AnnaBridge 161:aa5281ff4a02 1477 #define TPI_FIFO1_ITM_bytecount_Pos 27U /*!< TPI FIFO1: ITM_bytecount Position */
AnnaBridge 161:aa5281ff4a02 1478 #define TPI_FIFO1_ITM_bytecount_Msk (0x3UL << TPI_FIFO1_ITM_bytecount_Pos) /*!< TPI FIFO1: ITM_bytecount Mask */
AnnaBridge 161:aa5281ff4a02 1479
AnnaBridge 161:aa5281ff4a02 1480 #define TPI_FIFO1_ETM_ATVALID_Pos 26U /*!< TPI FIFO1: ETM_ATVALID Position */
AnnaBridge 161:aa5281ff4a02 1481 #define TPI_FIFO1_ETM_ATVALID_Msk (0x3UL << TPI_FIFO1_ETM_ATVALID_Pos) /*!< TPI FIFO1: ETM_ATVALID Mask */
AnnaBridge 161:aa5281ff4a02 1482
AnnaBridge 161:aa5281ff4a02 1483 #define TPI_FIFO1_ETM_bytecount_Pos 24U /*!< TPI FIFO1: ETM_bytecount Position */
AnnaBridge 161:aa5281ff4a02 1484 #define TPI_FIFO1_ETM_bytecount_Msk (0x3UL << TPI_FIFO1_ETM_bytecount_Pos) /*!< TPI FIFO1: ETM_bytecount Mask */
AnnaBridge 161:aa5281ff4a02 1485
AnnaBridge 161:aa5281ff4a02 1486 #define TPI_FIFO1_ITM2_Pos 16U /*!< TPI FIFO1: ITM2 Position */
AnnaBridge 161:aa5281ff4a02 1487 #define TPI_FIFO1_ITM2_Msk (0xFFUL << TPI_FIFO1_ITM2_Pos) /*!< TPI FIFO1: ITM2 Mask */
AnnaBridge 161:aa5281ff4a02 1488
AnnaBridge 161:aa5281ff4a02 1489 #define TPI_FIFO1_ITM1_Pos 8U /*!< TPI FIFO1: ITM1 Position */
AnnaBridge 161:aa5281ff4a02 1490 #define TPI_FIFO1_ITM1_Msk (0xFFUL << TPI_FIFO1_ITM1_Pos) /*!< TPI FIFO1: ITM1 Mask */
AnnaBridge 161:aa5281ff4a02 1491
AnnaBridge 161:aa5281ff4a02 1492 #define TPI_FIFO1_ITM0_Pos 0U /*!< TPI FIFO1: ITM0 Position */
AnnaBridge 161:aa5281ff4a02 1493 #define TPI_FIFO1_ITM0_Msk (0xFFUL /*<< TPI_FIFO1_ITM0_Pos*/) /*!< TPI FIFO1: ITM0 Mask */
AnnaBridge 161:aa5281ff4a02 1494
AnnaBridge 161:aa5281ff4a02 1495 /* TPI ITATBCTR0 Register Definitions */
AnnaBridge 161:aa5281ff4a02 1496 #define TPI_ITATBCTR0_ATREADY_Pos 0U /*!< TPI ITATBCTR0: ATREADY Position */
AnnaBridge 161:aa5281ff4a02 1497 #define TPI_ITATBCTR0_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR0_ATREADY_Pos*/) /*!< TPI ITATBCTR0: ATREADY Mask */
AnnaBridge 161:aa5281ff4a02 1498
AnnaBridge 161:aa5281ff4a02 1499 /* TPI Integration Mode Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1500 #define TPI_ITCTRL_Mode_Pos 0U /*!< TPI ITCTRL: Mode Position */
AnnaBridge 161:aa5281ff4a02 1501 #define TPI_ITCTRL_Mode_Msk (0x1UL /*<< TPI_ITCTRL_Mode_Pos*/) /*!< TPI ITCTRL: Mode Mask */
AnnaBridge 161:aa5281ff4a02 1502
AnnaBridge 161:aa5281ff4a02 1503 /* TPI DEVID Register Definitions */
AnnaBridge 161:aa5281ff4a02 1504 #define TPI_DEVID_NRZVALID_Pos 11U /*!< TPI DEVID: NRZVALID Position */
AnnaBridge 161:aa5281ff4a02 1505 #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */
AnnaBridge 161:aa5281ff4a02 1506
AnnaBridge 161:aa5281ff4a02 1507 #define TPI_DEVID_MANCVALID_Pos 10U /*!< TPI DEVID: MANCVALID Position */
AnnaBridge 161:aa5281ff4a02 1508 #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */
AnnaBridge 161:aa5281ff4a02 1509
AnnaBridge 161:aa5281ff4a02 1510 #define TPI_DEVID_PTINVALID_Pos 9U /*!< TPI DEVID: PTINVALID Position */
AnnaBridge 161:aa5281ff4a02 1511 #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */
AnnaBridge 161:aa5281ff4a02 1512
AnnaBridge 161:aa5281ff4a02 1513 #define TPI_DEVID_MinBufSz_Pos 6U /*!< TPI DEVID: MinBufSz Position */
AnnaBridge 161:aa5281ff4a02 1514 #define TPI_DEVID_MinBufSz_Msk (0x7UL << TPI_DEVID_MinBufSz_Pos) /*!< TPI DEVID: MinBufSz Mask */
AnnaBridge 161:aa5281ff4a02 1515
AnnaBridge 161:aa5281ff4a02 1516 #define TPI_DEVID_AsynClkIn_Pos 5U /*!< TPI DEVID: AsynClkIn Position */
AnnaBridge 161:aa5281ff4a02 1517 #define TPI_DEVID_AsynClkIn_Msk (0x1UL << TPI_DEVID_AsynClkIn_Pos) /*!< TPI DEVID: AsynClkIn Mask */
AnnaBridge 161:aa5281ff4a02 1518
AnnaBridge 161:aa5281ff4a02 1519 #define TPI_DEVID_NrTraceInput_Pos 0U /*!< TPI DEVID: NrTraceInput Position */
AnnaBridge 161:aa5281ff4a02 1520 #define TPI_DEVID_NrTraceInput_Msk (0x1FUL /*<< TPI_DEVID_NrTraceInput_Pos*/) /*!< TPI DEVID: NrTraceInput Mask */
AnnaBridge 161:aa5281ff4a02 1521
AnnaBridge 161:aa5281ff4a02 1522 /* TPI DEVTYPE Register Definitions */
AnnaBridge 161:aa5281ff4a02 1523 #define TPI_DEVTYPE_MajorType_Pos 4U /*!< TPI DEVTYPE: MajorType Position */
AnnaBridge 161:aa5281ff4a02 1524 #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */
AnnaBridge 161:aa5281ff4a02 1525
AnnaBridge 161:aa5281ff4a02 1526 #define TPI_DEVTYPE_SubType_Pos 0U /*!< TPI DEVTYPE: SubType Position */
AnnaBridge 161:aa5281ff4a02 1527 #define TPI_DEVTYPE_SubType_Msk (0xFUL /*<< TPI_DEVTYPE_SubType_Pos*/) /*!< TPI DEVTYPE: SubType Mask */
AnnaBridge 161:aa5281ff4a02 1528
AnnaBridge 161:aa5281ff4a02 1529 /*@}*/ /* end of group CMSIS_TPI */
AnnaBridge 161:aa5281ff4a02 1530
AnnaBridge 161:aa5281ff4a02 1531
AnnaBridge 161:aa5281ff4a02 1532 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 1533 /**
AnnaBridge 161:aa5281ff4a02 1534 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1535 \defgroup CMSIS_MPU Memory Protection Unit (MPU)
AnnaBridge 161:aa5281ff4a02 1536 \brief Type definitions for the Memory Protection Unit (MPU)
AnnaBridge 161:aa5281ff4a02 1537 @{
AnnaBridge 161:aa5281ff4a02 1538 */
AnnaBridge 161:aa5281ff4a02 1539
AnnaBridge 161:aa5281ff4a02 1540 /**
AnnaBridge 161:aa5281ff4a02 1541 \brief Structure type to access the Memory Protection Unit (MPU).
AnnaBridge 161:aa5281ff4a02 1542 */
AnnaBridge 161:aa5281ff4a02 1543 typedef struct
AnnaBridge 161:aa5281ff4a02 1544 {
AnnaBridge 161:aa5281ff4a02 1545 __IM uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
AnnaBridge 161:aa5281ff4a02 1546 __IOM uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
AnnaBridge 161:aa5281ff4a02 1547 __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region Number Register */
AnnaBridge 161:aa5281ff4a02 1548 __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
AnnaBridge 161:aa5281ff4a02 1549 __IOM uint32_t RLAR; /*!< Offset: 0x010 (R/W) MPU Region Limit Address Register */
AnnaBridge 161:aa5281ff4a02 1550 __IOM uint32_t RBAR_A1; /*!< Offset: 0x014 (R/W) MPU Region Base Address Register Alias 1 */
AnnaBridge 161:aa5281ff4a02 1551 __IOM uint32_t RLAR_A1; /*!< Offset: 0x018 (R/W) MPU Region Limit Address Register Alias 1 */
AnnaBridge 161:aa5281ff4a02 1552 __IOM uint32_t RBAR_A2; /*!< Offset: 0x01C (R/W) MPU Region Base Address Register Alias 2 */
AnnaBridge 161:aa5281ff4a02 1553 __IOM uint32_t RLAR_A2; /*!< Offset: 0x020 (R/W) MPU Region Limit Address Register Alias 2 */
AnnaBridge 161:aa5281ff4a02 1554 __IOM uint32_t RBAR_A3; /*!< Offset: 0x024 (R/W) MPU Region Base Address Register Alias 3 */
AnnaBridge 161:aa5281ff4a02 1555 __IOM uint32_t RLAR_A3; /*!< Offset: 0x028 (R/W) MPU Region Limit Address Register Alias 3 */
AnnaBridge 161:aa5281ff4a02 1556 uint32_t RESERVED0[1];
AnnaBridge 161:aa5281ff4a02 1557 union {
AnnaBridge 161:aa5281ff4a02 1558 __IOM uint32_t MAIR[2];
AnnaBridge 161:aa5281ff4a02 1559 struct {
AnnaBridge 161:aa5281ff4a02 1560 __IOM uint32_t MAIR0; /*!< Offset: 0x030 (R/W) MPU Memory Attribute Indirection Register 0 */
AnnaBridge 161:aa5281ff4a02 1561 __IOM uint32_t MAIR1; /*!< Offset: 0x034 (R/W) MPU Memory Attribute Indirection Register 1 */
AnnaBridge 161:aa5281ff4a02 1562 };
AnnaBridge 161:aa5281ff4a02 1563 };
AnnaBridge 161:aa5281ff4a02 1564 } MPU_Type;
AnnaBridge 161:aa5281ff4a02 1565
AnnaBridge 161:aa5281ff4a02 1566 #define MPU_TYPE_RALIASES 4U
AnnaBridge 161:aa5281ff4a02 1567
AnnaBridge 161:aa5281ff4a02 1568 /* MPU Type Register Definitions */
AnnaBridge 161:aa5281ff4a02 1569 #define MPU_TYPE_IREGION_Pos 16U /*!< MPU TYPE: IREGION Position */
AnnaBridge 161:aa5281ff4a02 1570 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
AnnaBridge 161:aa5281ff4a02 1571
AnnaBridge 161:aa5281ff4a02 1572 #define MPU_TYPE_DREGION_Pos 8U /*!< MPU TYPE: DREGION Position */
AnnaBridge 161:aa5281ff4a02 1573 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
AnnaBridge 161:aa5281ff4a02 1574
AnnaBridge 161:aa5281ff4a02 1575 #define MPU_TYPE_SEPARATE_Pos 0U /*!< MPU TYPE: SEPARATE Position */
AnnaBridge 161:aa5281ff4a02 1576 #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */
AnnaBridge 161:aa5281ff4a02 1577
AnnaBridge 161:aa5281ff4a02 1578 /* MPU Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1579 #define MPU_CTRL_PRIVDEFENA_Pos 2U /*!< MPU CTRL: PRIVDEFENA Position */
AnnaBridge 161:aa5281ff4a02 1580 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
AnnaBridge 161:aa5281ff4a02 1581
AnnaBridge 161:aa5281ff4a02 1582 #define MPU_CTRL_HFNMIENA_Pos 1U /*!< MPU CTRL: HFNMIENA Position */
AnnaBridge 161:aa5281ff4a02 1583 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
AnnaBridge 161:aa5281ff4a02 1584
AnnaBridge 161:aa5281ff4a02 1585 #define MPU_CTRL_ENABLE_Pos 0U /*!< MPU CTRL: ENABLE Position */
AnnaBridge 161:aa5281ff4a02 1586 #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */
AnnaBridge 161:aa5281ff4a02 1587
AnnaBridge 161:aa5281ff4a02 1588 /* MPU Region Number Register Definitions */
AnnaBridge 161:aa5281ff4a02 1589 #define MPU_RNR_REGION_Pos 0U /*!< MPU RNR: REGION Position */
AnnaBridge 161:aa5281ff4a02 1590 #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */
AnnaBridge 161:aa5281ff4a02 1591
AnnaBridge 161:aa5281ff4a02 1592 /* MPU Region Base Address Register Definitions */
AnnaBridge 161:aa5281ff4a02 1593 #define MPU_RBAR_BASE_Pos 5U /*!< MPU RBAR: ADDR Position */
AnnaBridge 161:aa5281ff4a02 1594 #define MPU_RBAR_BASE_Msk (0x7FFFFFFUL << MPU_RBAR_BASE_Pos) /*!< MPU RBAR: ADDR Mask */
AnnaBridge 161:aa5281ff4a02 1595
AnnaBridge 161:aa5281ff4a02 1596 #define MPU_RBAR_SH_Pos 3U /*!< MPU RBAR: SH Position */
AnnaBridge 161:aa5281ff4a02 1597 #define MPU_RBAR_SH_Msk (0x3UL << MPU_RBAR_SH_Pos) /*!< MPU RBAR: SH Mask */
AnnaBridge 161:aa5281ff4a02 1598
AnnaBridge 161:aa5281ff4a02 1599 #define MPU_RBAR_AP_Pos 1U /*!< MPU RBAR: AP Position */
AnnaBridge 161:aa5281ff4a02 1600 #define MPU_RBAR_AP_Msk (0x3UL << MPU_RBAR_AP_Pos) /*!< MPU RBAR: AP Mask */
AnnaBridge 161:aa5281ff4a02 1601
AnnaBridge 161:aa5281ff4a02 1602 #define MPU_RBAR_XN_Pos 0U /*!< MPU RBAR: XN Position */
AnnaBridge 161:aa5281ff4a02 1603 #define MPU_RBAR_XN_Msk (01UL /*<< MPU_RBAR_XN_Pos*/) /*!< MPU RBAR: XN Mask */
AnnaBridge 161:aa5281ff4a02 1604
AnnaBridge 161:aa5281ff4a02 1605 /* MPU Region Limit Address Register Definitions */
AnnaBridge 161:aa5281ff4a02 1606 #define MPU_RLAR_LIMIT_Pos 5U /*!< MPU RLAR: LIMIT Position */
AnnaBridge 161:aa5281ff4a02 1607 #define MPU_RLAR_LIMIT_Msk (0x7FFFFFFUL << MPU_RLAR_LIMIT_Pos) /*!< MPU RLAR: LIMIT Mask */
AnnaBridge 161:aa5281ff4a02 1608
AnnaBridge 161:aa5281ff4a02 1609 #define MPU_RLAR_AttrIndx_Pos 1U /*!< MPU RLAR: AttrIndx Position */
AnnaBridge 161:aa5281ff4a02 1610 #define MPU_RLAR_AttrIndx_Msk (0x7UL << MPU_RLAR_AttrIndx_Pos) /*!< MPU RLAR: AttrIndx Mask */
AnnaBridge 161:aa5281ff4a02 1611
AnnaBridge 161:aa5281ff4a02 1612 #define MPU_RLAR_EN_Pos 0U /*!< MPU RLAR: Region enable bit Position */
AnnaBridge 161:aa5281ff4a02 1613 #define MPU_RLAR_EN_Msk (1UL /*<< MPU_RLAR_EN_Pos*/) /*!< MPU RLAR: Region enable bit Disable Mask */
AnnaBridge 161:aa5281ff4a02 1614
AnnaBridge 161:aa5281ff4a02 1615 /* MPU Memory Attribute Indirection Register 0 Definitions */
AnnaBridge 161:aa5281ff4a02 1616 #define MPU_MAIR0_Attr3_Pos 24U /*!< MPU MAIR0: Attr3 Position */
AnnaBridge 161:aa5281ff4a02 1617 #define MPU_MAIR0_Attr3_Msk (0xFFUL << MPU_MAIR0_Attr3_Pos) /*!< MPU MAIR0: Attr3 Mask */
AnnaBridge 161:aa5281ff4a02 1618
AnnaBridge 161:aa5281ff4a02 1619 #define MPU_MAIR0_Attr2_Pos 16U /*!< MPU MAIR0: Attr2 Position */
AnnaBridge 161:aa5281ff4a02 1620 #define MPU_MAIR0_Attr2_Msk (0xFFUL << MPU_MAIR0_Attr2_Pos) /*!< MPU MAIR0: Attr2 Mask */
AnnaBridge 161:aa5281ff4a02 1621
AnnaBridge 161:aa5281ff4a02 1622 #define MPU_MAIR0_Attr1_Pos 8U /*!< MPU MAIR0: Attr1 Position */
AnnaBridge 161:aa5281ff4a02 1623 #define MPU_MAIR0_Attr1_Msk (0xFFUL << MPU_MAIR0_Attr1_Pos) /*!< MPU MAIR0: Attr1 Mask */
AnnaBridge 161:aa5281ff4a02 1624
AnnaBridge 161:aa5281ff4a02 1625 #define MPU_MAIR0_Attr0_Pos 0U /*!< MPU MAIR0: Attr0 Position */
AnnaBridge 161:aa5281ff4a02 1626 #define MPU_MAIR0_Attr0_Msk (0xFFUL /*<< MPU_MAIR0_Attr0_Pos*/) /*!< MPU MAIR0: Attr0 Mask */
AnnaBridge 161:aa5281ff4a02 1627
AnnaBridge 161:aa5281ff4a02 1628 /* MPU Memory Attribute Indirection Register 1 Definitions */
AnnaBridge 161:aa5281ff4a02 1629 #define MPU_MAIR1_Attr7_Pos 24U /*!< MPU MAIR1: Attr7 Position */
AnnaBridge 161:aa5281ff4a02 1630 #define MPU_MAIR1_Attr7_Msk (0xFFUL << MPU_MAIR1_Attr7_Pos) /*!< MPU MAIR1: Attr7 Mask */
AnnaBridge 161:aa5281ff4a02 1631
AnnaBridge 161:aa5281ff4a02 1632 #define MPU_MAIR1_Attr6_Pos 16U /*!< MPU MAIR1: Attr6 Position */
AnnaBridge 161:aa5281ff4a02 1633 #define MPU_MAIR1_Attr6_Msk (0xFFUL << MPU_MAIR1_Attr6_Pos) /*!< MPU MAIR1: Attr6 Mask */
AnnaBridge 161:aa5281ff4a02 1634
AnnaBridge 161:aa5281ff4a02 1635 #define MPU_MAIR1_Attr5_Pos 8U /*!< MPU MAIR1: Attr5 Position */
AnnaBridge 161:aa5281ff4a02 1636 #define MPU_MAIR1_Attr5_Msk (0xFFUL << MPU_MAIR1_Attr5_Pos) /*!< MPU MAIR1: Attr5 Mask */
AnnaBridge 161:aa5281ff4a02 1637
AnnaBridge 161:aa5281ff4a02 1638 #define MPU_MAIR1_Attr4_Pos 0U /*!< MPU MAIR1: Attr4 Position */
AnnaBridge 161:aa5281ff4a02 1639 #define MPU_MAIR1_Attr4_Msk (0xFFUL /*<< MPU_MAIR1_Attr4_Pos*/) /*!< MPU MAIR1: Attr4 Mask */
AnnaBridge 161:aa5281ff4a02 1640
AnnaBridge 161:aa5281ff4a02 1641 /*@} end of group CMSIS_MPU */
AnnaBridge 161:aa5281ff4a02 1642 #endif
AnnaBridge 161:aa5281ff4a02 1643
AnnaBridge 161:aa5281ff4a02 1644
AnnaBridge 161:aa5281ff4a02 1645 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
AnnaBridge 161:aa5281ff4a02 1646 /**
AnnaBridge 161:aa5281ff4a02 1647 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1648 \defgroup CMSIS_SAU Security Attribution Unit (SAU)
AnnaBridge 161:aa5281ff4a02 1649 \brief Type definitions for the Security Attribution Unit (SAU)
AnnaBridge 161:aa5281ff4a02 1650 @{
AnnaBridge 161:aa5281ff4a02 1651 */
AnnaBridge 161:aa5281ff4a02 1652
AnnaBridge 161:aa5281ff4a02 1653 /**
AnnaBridge 161:aa5281ff4a02 1654 \brief Structure type to access the Security Attribution Unit (SAU).
AnnaBridge 161:aa5281ff4a02 1655 */
AnnaBridge 161:aa5281ff4a02 1656 typedef struct
AnnaBridge 161:aa5281ff4a02 1657 {
AnnaBridge 161:aa5281ff4a02 1658 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SAU Control Register */
AnnaBridge 161:aa5281ff4a02 1659 __IM uint32_t TYPE; /*!< Offset: 0x004 (R/ ) SAU Type Register */
AnnaBridge 161:aa5281ff4a02 1660 #if defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 1661 __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) SAU Region Number Register */
AnnaBridge 161:aa5281ff4a02 1662 __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) SAU Region Base Address Register */
AnnaBridge 161:aa5281ff4a02 1663 __IOM uint32_t RLAR; /*!< Offset: 0x010 (R/W) SAU Region Limit Address Register */
AnnaBridge 161:aa5281ff4a02 1664 #else
AnnaBridge 161:aa5281ff4a02 1665 uint32_t RESERVED0[3];
AnnaBridge 161:aa5281ff4a02 1666 #endif
AnnaBridge 161:aa5281ff4a02 1667 __IOM uint32_t SFSR; /*!< Offset: 0x014 (R/W) Secure Fault Status Register */
AnnaBridge 161:aa5281ff4a02 1668 __IOM uint32_t SFAR; /*!< Offset: 0x018 (R/W) Secure Fault Address Register */
AnnaBridge 161:aa5281ff4a02 1669 } SAU_Type;
AnnaBridge 161:aa5281ff4a02 1670
AnnaBridge 161:aa5281ff4a02 1671 /* SAU Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1672 #define SAU_CTRL_ALLNS_Pos 1U /*!< SAU CTRL: ALLNS Position */
AnnaBridge 161:aa5281ff4a02 1673 #define SAU_CTRL_ALLNS_Msk (1UL << SAU_CTRL_ALLNS_Pos) /*!< SAU CTRL: ALLNS Mask */
AnnaBridge 161:aa5281ff4a02 1674
AnnaBridge 161:aa5281ff4a02 1675 #define SAU_CTRL_ENABLE_Pos 0U /*!< SAU CTRL: ENABLE Position */
AnnaBridge 161:aa5281ff4a02 1676 #define SAU_CTRL_ENABLE_Msk (1UL /*<< SAU_CTRL_ENABLE_Pos*/) /*!< SAU CTRL: ENABLE Mask */
AnnaBridge 161:aa5281ff4a02 1677
AnnaBridge 161:aa5281ff4a02 1678 /* SAU Type Register Definitions */
AnnaBridge 161:aa5281ff4a02 1679 #define SAU_TYPE_SREGION_Pos 0U /*!< SAU TYPE: SREGION Position */
AnnaBridge 161:aa5281ff4a02 1680 #define SAU_TYPE_SREGION_Msk (0xFFUL /*<< SAU_TYPE_SREGION_Pos*/) /*!< SAU TYPE: SREGION Mask */
AnnaBridge 161:aa5281ff4a02 1681
AnnaBridge 161:aa5281ff4a02 1682 #if defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 1683 /* SAU Region Number Register Definitions */
AnnaBridge 161:aa5281ff4a02 1684 #define SAU_RNR_REGION_Pos 0U /*!< SAU RNR: REGION Position */
AnnaBridge 161:aa5281ff4a02 1685 #define SAU_RNR_REGION_Msk (0xFFUL /*<< SAU_RNR_REGION_Pos*/) /*!< SAU RNR: REGION Mask */
AnnaBridge 161:aa5281ff4a02 1686
AnnaBridge 161:aa5281ff4a02 1687 /* SAU Region Base Address Register Definitions */
AnnaBridge 161:aa5281ff4a02 1688 #define SAU_RBAR_BADDR_Pos 5U /*!< SAU RBAR: BADDR Position */
AnnaBridge 161:aa5281ff4a02 1689 #define SAU_RBAR_BADDR_Msk (0x7FFFFFFUL << SAU_RBAR_BADDR_Pos) /*!< SAU RBAR: BADDR Mask */
AnnaBridge 161:aa5281ff4a02 1690
AnnaBridge 161:aa5281ff4a02 1691 /* SAU Region Limit Address Register Definitions */
AnnaBridge 161:aa5281ff4a02 1692 #define SAU_RLAR_LADDR_Pos 5U /*!< SAU RLAR: LADDR Position */
AnnaBridge 161:aa5281ff4a02 1693 #define SAU_RLAR_LADDR_Msk (0x7FFFFFFUL << SAU_RLAR_LADDR_Pos) /*!< SAU RLAR: LADDR Mask */
AnnaBridge 161:aa5281ff4a02 1694
AnnaBridge 161:aa5281ff4a02 1695 #define SAU_RLAR_NSC_Pos 1U /*!< SAU RLAR: NSC Position */
AnnaBridge 161:aa5281ff4a02 1696 #define SAU_RLAR_NSC_Msk (1UL << SAU_RLAR_NSC_Pos) /*!< SAU RLAR: NSC Mask */
AnnaBridge 161:aa5281ff4a02 1697
AnnaBridge 161:aa5281ff4a02 1698 #define SAU_RLAR_ENABLE_Pos 0U /*!< SAU RLAR: ENABLE Position */
AnnaBridge 161:aa5281ff4a02 1699 #define SAU_RLAR_ENABLE_Msk (1UL /*<< SAU_RLAR_ENABLE_Pos*/) /*!< SAU RLAR: ENABLE Mask */
AnnaBridge 161:aa5281ff4a02 1700
AnnaBridge 161:aa5281ff4a02 1701 #endif /* defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U) */
AnnaBridge 161:aa5281ff4a02 1702
AnnaBridge 161:aa5281ff4a02 1703 /* Secure Fault Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 1704 #define SAU_SFSR_LSERR_Pos 7U /*!< SAU SFSR: LSERR Position */
AnnaBridge 161:aa5281ff4a02 1705 #define SAU_SFSR_LSERR_Msk (1UL << SAU_SFSR_LSERR_Pos) /*!< SAU SFSR: LSERR Mask */
AnnaBridge 161:aa5281ff4a02 1706
AnnaBridge 161:aa5281ff4a02 1707 #define SAU_SFSR_SFARVALID_Pos 6U /*!< SAU SFSR: SFARVALID Position */
AnnaBridge 161:aa5281ff4a02 1708 #define SAU_SFSR_SFARVALID_Msk (1UL << SAU_SFSR_SFARVALID_Pos) /*!< SAU SFSR: SFARVALID Mask */
AnnaBridge 161:aa5281ff4a02 1709
AnnaBridge 161:aa5281ff4a02 1710 #define SAU_SFSR_LSPERR_Pos 5U /*!< SAU SFSR: LSPERR Position */
AnnaBridge 161:aa5281ff4a02 1711 #define SAU_SFSR_LSPERR_Msk (1UL << SAU_SFSR_LSPERR_Pos) /*!< SAU SFSR: LSPERR Mask */
AnnaBridge 161:aa5281ff4a02 1712
AnnaBridge 161:aa5281ff4a02 1713 #define SAU_SFSR_INVTRAN_Pos 4U /*!< SAU SFSR: INVTRAN Position */
AnnaBridge 161:aa5281ff4a02 1714 #define SAU_SFSR_INVTRAN_Msk (1UL << SAU_SFSR_INVTRAN_Pos) /*!< SAU SFSR: INVTRAN Mask */
AnnaBridge 161:aa5281ff4a02 1715
AnnaBridge 161:aa5281ff4a02 1716 #define SAU_SFSR_AUVIOL_Pos 3U /*!< SAU SFSR: AUVIOL Position */
AnnaBridge 161:aa5281ff4a02 1717 #define SAU_SFSR_AUVIOL_Msk (1UL << SAU_SFSR_AUVIOL_Pos) /*!< SAU SFSR: AUVIOL Mask */
AnnaBridge 161:aa5281ff4a02 1718
AnnaBridge 161:aa5281ff4a02 1719 #define SAU_SFSR_INVER_Pos 2U /*!< SAU SFSR: INVER Position */
AnnaBridge 161:aa5281ff4a02 1720 #define SAU_SFSR_INVER_Msk (1UL << SAU_SFSR_INVER_Pos) /*!< SAU SFSR: INVER Mask */
AnnaBridge 161:aa5281ff4a02 1721
AnnaBridge 161:aa5281ff4a02 1722 #define SAU_SFSR_INVIS_Pos 1U /*!< SAU SFSR: INVIS Position */
AnnaBridge 161:aa5281ff4a02 1723 #define SAU_SFSR_INVIS_Msk (1UL << SAU_SFSR_INVIS_Pos) /*!< SAU SFSR: INVIS Mask */
AnnaBridge 161:aa5281ff4a02 1724
AnnaBridge 161:aa5281ff4a02 1725 #define SAU_SFSR_INVEP_Pos 0U /*!< SAU SFSR: INVEP Position */
AnnaBridge 161:aa5281ff4a02 1726 #define SAU_SFSR_INVEP_Msk (1UL /*<< SAU_SFSR_INVEP_Pos*/) /*!< SAU SFSR: INVEP Mask */
AnnaBridge 161:aa5281ff4a02 1727
AnnaBridge 161:aa5281ff4a02 1728 /*@} end of group CMSIS_SAU */
AnnaBridge 161:aa5281ff4a02 1729 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
AnnaBridge 161:aa5281ff4a02 1730
AnnaBridge 161:aa5281ff4a02 1731
AnnaBridge 161:aa5281ff4a02 1732 /**
AnnaBridge 161:aa5281ff4a02 1733 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1734 \defgroup CMSIS_FPU Floating Point Unit (FPU)
AnnaBridge 161:aa5281ff4a02 1735 \brief Type definitions for the Floating Point Unit (FPU)
AnnaBridge 161:aa5281ff4a02 1736 @{
AnnaBridge 161:aa5281ff4a02 1737 */
AnnaBridge 161:aa5281ff4a02 1738
AnnaBridge 161:aa5281ff4a02 1739 /**
AnnaBridge 161:aa5281ff4a02 1740 \brief Structure type to access the Floating Point Unit (FPU).
AnnaBridge 161:aa5281ff4a02 1741 */
AnnaBridge 161:aa5281ff4a02 1742 typedef struct
AnnaBridge 161:aa5281ff4a02 1743 {
AnnaBridge 161:aa5281ff4a02 1744 uint32_t RESERVED0[1U];
AnnaBridge 161:aa5281ff4a02 1745 __IOM uint32_t FPCCR; /*!< Offset: 0x004 (R/W) Floating-Point Context Control Register */
AnnaBridge 161:aa5281ff4a02 1746 __IOM uint32_t FPCAR; /*!< Offset: 0x008 (R/W) Floating-Point Context Address Register */
AnnaBridge 161:aa5281ff4a02 1747 __IOM uint32_t FPDSCR; /*!< Offset: 0x00C (R/W) Floating-Point Default Status Control Register */
AnnaBridge 161:aa5281ff4a02 1748 __IM uint32_t MVFR0; /*!< Offset: 0x010 (R/ ) Media and FP Feature Register 0 */
AnnaBridge 161:aa5281ff4a02 1749 __IM uint32_t MVFR1; /*!< Offset: 0x014 (R/ ) Media and FP Feature Register 1 */
AnnaBridge 161:aa5281ff4a02 1750 } FPU_Type;
AnnaBridge 161:aa5281ff4a02 1751
AnnaBridge 161:aa5281ff4a02 1752 /* Floating-Point Context Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1753 #define FPU_FPCCR_ASPEN_Pos 31U /*!< FPCCR: ASPEN bit Position */
AnnaBridge 161:aa5281ff4a02 1754 #define FPU_FPCCR_ASPEN_Msk (1UL << FPU_FPCCR_ASPEN_Pos) /*!< FPCCR: ASPEN bit Mask */
AnnaBridge 161:aa5281ff4a02 1755
AnnaBridge 161:aa5281ff4a02 1756 #define FPU_FPCCR_LSPEN_Pos 30U /*!< FPCCR: LSPEN Position */
AnnaBridge 161:aa5281ff4a02 1757 #define FPU_FPCCR_LSPEN_Msk (1UL << FPU_FPCCR_LSPEN_Pos) /*!< FPCCR: LSPEN bit Mask */
AnnaBridge 161:aa5281ff4a02 1758
AnnaBridge 161:aa5281ff4a02 1759 #define FPU_FPCCR_LSPENS_Pos 29U /*!< FPCCR: LSPENS Position */
AnnaBridge 161:aa5281ff4a02 1760 #define FPU_FPCCR_LSPENS_Msk (1UL << FPU_FPCCR_LSPENS_Pos) /*!< FPCCR: LSPENS bit Mask */
AnnaBridge 161:aa5281ff4a02 1761
AnnaBridge 161:aa5281ff4a02 1762 #define FPU_FPCCR_CLRONRET_Pos 28U /*!< FPCCR: CLRONRET Position */
AnnaBridge 161:aa5281ff4a02 1763 #define FPU_FPCCR_CLRONRET_Msk (1UL << FPU_FPCCR_CLRONRET_Pos) /*!< FPCCR: CLRONRET bit Mask */
AnnaBridge 161:aa5281ff4a02 1764
AnnaBridge 161:aa5281ff4a02 1765 #define FPU_FPCCR_CLRONRETS_Pos 27U /*!< FPCCR: CLRONRETS Position */
AnnaBridge 161:aa5281ff4a02 1766 #define FPU_FPCCR_CLRONRETS_Msk (1UL << FPU_FPCCR_CLRONRETS_Pos) /*!< FPCCR: CLRONRETS bit Mask */
AnnaBridge 161:aa5281ff4a02 1767
AnnaBridge 161:aa5281ff4a02 1768 #define FPU_FPCCR_TS_Pos 26U /*!< FPCCR: TS Position */
AnnaBridge 161:aa5281ff4a02 1769 #define FPU_FPCCR_TS_Msk (1UL << FPU_FPCCR_TS_Pos) /*!< FPCCR: TS bit Mask */
AnnaBridge 161:aa5281ff4a02 1770
AnnaBridge 161:aa5281ff4a02 1771 #define FPU_FPCCR_UFRDY_Pos 10U /*!< FPCCR: UFRDY Position */
AnnaBridge 161:aa5281ff4a02 1772 #define FPU_FPCCR_UFRDY_Msk (1UL << FPU_FPCCR_UFRDY_Pos) /*!< FPCCR: UFRDY bit Mask */
AnnaBridge 161:aa5281ff4a02 1773
AnnaBridge 161:aa5281ff4a02 1774 #define FPU_FPCCR_SPLIMVIOL_Pos 9U /*!< FPCCR: SPLIMVIOL Position */
AnnaBridge 161:aa5281ff4a02 1775 #define FPU_FPCCR_SPLIMVIOL_Msk (1UL << FPU_FPCCR_SPLIMVIOL_Pos) /*!< FPCCR: SPLIMVIOL bit Mask */
AnnaBridge 161:aa5281ff4a02 1776
AnnaBridge 161:aa5281ff4a02 1777 #define FPU_FPCCR_MONRDY_Pos 8U /*!< FPCCR: MONRDY Position */
AnnaBridge 161:aa5281ff4a02 1778 #define FPU_FPCCR_MONRDY_Msk (1UL << FPU_FPCCR_MONRDY_Pos) /*!< FPCCR: MONRDY bit Mask */
AnnaBridge 161:aa5281ff4a02 1779
AnnaBridge 161:aa5281ff4a02 1780 #define FPU_FPCCR_SFRDY_Pos 7U /*!< FPCCR: SFRDY Position */
AnnaBridge 161:aa5281ff4a02 1781 #define FPU_FPCCR_SFRDY_Msk (1UL << FPU_FPCCR_SFRDY_Pos) /*!< FPCCR: SFRDY bit Mask */
AnnaBridge 161:aa5281ff4a02 1782
AnnaBridge 161:aa5281ff4a02 1783 #define FPU_FPCCR_BFRDY_Pos 6U /*!< FPCCR: BFRDY Position */
AnnaBridge 161:aa5281ff4a02 1784 #define FPU_FPCCR_BFRDY_Msk (1UL << FPU_FPCCR_BFRDY_Pos) /*!< FPCCR: BFRDY bit Mask */
AnnaBridge 161:aa5281ff4a02 1785
AnnaBridge 161:aa5281ff4a02 1786 #define FPU_FPCCR_MMRDY_Pos 5U /*!< FPCCR: MMRDY Position */
AnnaBridge 161:aa5281ff4a02 1787 #define FPU_FPCCR_MMRDY_Msk (1UL << FPU_FPCCR_MMRDY_Pos) /*!< FPCCR: MMRDY bit Mask */
AnnaBridge 161:aa5281ff4a02 1788
AnnaBridge 161:aa5281ff4a02 1789 #define FPU_FPCCR_HFRDY_Pos 4U /*!< FPCCR: HFRDY Position */
AnnaBridge 161:aa5281ff4a02 1790 #define FPU_FPCCR_HFRDY_Msk (1UL << FPU_FPCCR_HFRDY_Pos) /*!< FPCCR: HFRDY bit Mask */
AnnaBridge 161:aa5281ff4a02 1791
AnnaBridge 161:aa5281ff4a02 1792 #define FPU_FPCCR_THREAD_Pos 3U /*!< FPCCR: processor mode bit Position */
AnnaBridge 161:aa5281ff4a02 1793 #define FPU_FPCCR_THREAD_Msk (1UL << FPU_FPCCR_THREAD_Pos) /*!< FPCCR: processor mode active bit Mask */
AnnaBridge 161:aa5281ff4a02 1794
AnnaBridge 161:aa5281ff4a02 1795 #define FPU_FPCCR_S_Pos 2U /*!< FPCCR: Security status of the FP context bit Position */
AnnaBridge 161:aa5281ff4a02 1796 #define FPU_FPCCR_S_Msk (1UL << FPU_FPCCR_S_Pos) /*!< FPCCR: Security status of the FP context bit Mask */
AnnaBridge 161:aa5281ff4a02 1797
AnnaBridge 161:aa5281ff4a02 1798 #define FPU_FPCCR_USER_Pos 1U /*!< FPCCR: privilege level bit Position */
AnnaBridge 161:aa5281ff4a02 1799 #define FPU_FPCCR_USER_Msk (1UL << FPU_FPCCR_USER_Pos) /*!< FPCCR: privilege level bit Mask */
AnnaBridge 161:aa5281ff4a02 1800
AnnaBridge 161:aa5281ff4a02 1801 #define FPU_FPCCR_LSPACT_Pos 0U /*!< FPCCR: Lazy state preservation active bit Position */
AnnaBridge 161:aa5281ff4a02 1802 #define FPU_FPCCR_LSPACT_Msk (1UL /*<< FPU_FPCCR_LSPACT_Pos*/) /*!< FPCCR: Lazy state preservation active bit Mask */
AnnaBridge 161:aa5281ff4a02 1803
AnnaBridge 161:aa5281ff4a02 1804 /* Floating-Point Context Address Register Definitions */
AnnaBridge 161:aa5281ff4a02 1805 #define FPU_FPCAR_ADDRESS_Pos 3U /*!< FPCAR: ADDRESS bit Position */
AnnaBridge 161:aa5281ff4a02 1806 #define FPU_FPCAR_ADDRESS_Msk (0x1FFFFFFFUL << FPU_FPCAR_ADDRESS_Pos) /*!< FPCAR: ADDRESS bit Mask */
AnnaBridge 161:aa5281ff4a02 1807
AnnaBridge 161:aa5281ff4a02 1808 /* Floating-Point Default Status Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1809 #define FPU_FPDSCR_AHP_Pos 26U /*!< FPDSCR: AHP bit Position */
AnnaBridge 161:aa5281ff4a02 1810 #define FPU_FPDSCR_AHP_Msk (1UL << FPU_FPDSCR_AHP_Pos) /*!< FPDSCR: AHP bit Mask */
AnnaBridge 161:aa5281ff4a02 1811
AnnaBridge 161:aa5281ff4a02 1812 #define FPU_FPDSCR_DN_Pos 25U /*!< FPDSCR: DN bit Position */
AnnaBridge 161:aa5281ff4a02 1813 #define FPU_FPDSCR_DN_Msk (1UL << FPU_FPDSCR_DN_Pos) /*!< FPDSCR: DN bit Mask */
AnnaBridge 161:aa5281ff4a02 1814
AnnaBridge 161:aa5281ff4a02 1815 #define FPU_FPDSCR_FZ_Pos 24U /*!< FPDSCR: FZ bit Position */
AnnaBridge 161:aa5281ff4a02 1816 #define FPU_FPDSCR_FZ_Msk (1UL << FPU_FPDSCR_FZ_Pos) /*!< FPDSCR: FZ bit Mask */
AnnaBridge 161:aa5281ff4a02 1817
AnnaBridge 161:aa5281ff4a02 1818 #define FPU_FPDSCR_RMode_Pos 22U /*!< FPDSCR: RMode bit Position */
AnnaBridge 161:aa5281ff4a02 1819 #define FPU_FPDSCR_RMode_Msk (3UL << FPU_FPDSCR_RMode_Pos) /*!< FPDSCR: RMode bit Mask */
AnnaBridge 161:aa5281ff4a02 1820
AnnaBridge 161:aa5281ff4a02 1821 /* Media and FP Feature Register 0 Definitions */
AnnaBridge 161:aa5281ff4a02 1822 #define FPU_MVFR0_FP_rounding_modes_Pos 28U /*!< MVFR0: FP rounding modes bits Position */
AnnaBridge 161:aa5281ff4a02 1823 #define FPU_MVFR0_FP_rounding_modes_Msk (0xFUL << FPU_MVFR0_FP_rounding_modes_Pos) /*!< MVFR0: FP rounding modes bits Mask */
AnnaBridge 161:aa5281ff4a02 1824
AnnaBridge 161:aa5281ff4a02 1825 #define FPU_MVFR0_Short_vectors_Pos 24U /*!< MVFR0: Short vectors bits Position */
AnnaBridge 161:aa5281ff4a02 1826 #define FPU_MVFR0_Short_vectors_Msk (0xFUL << FPU_MVFR0_Short_vectors_Pos) /*!< MVFR0: Short vectors bits Mask */
AnnaBridge 161:aa5281ff4a02 1827
AnnaBridge 161:aa5281ff4a02 1828 #define FPU_MVFR0_Square_root_Pos 20U /*!< MVFR0: Square root bits Position */
AnnaBridge 161:aa5281ff4a02 1829 #define FPU_MVFR0_Square_root_Msk (0xFUL << FPU_MVFR0_Square_root_Pos) /*!< MVFR0: Square root bits Mask */
AnnaBridge 161:aa5281ff4a02 1830
AnnaBridge 161:aa5281ff4a02 1831 #define FPU_MVFR0_Divide_Pos 16U /*!< MVFR0: Divide bits Position */
AnnaBridge 161:aa5281ff4a02 1832 #define FPU_MVFR0_Divide_Msk (0xFUL << FPU_MVFR0_Divide_Pos) /*!< MVFR0: Divide bits Mask */
AnnaBridge 161:aa5281ff4a02 1833
AnnaBridge 161:aa5281ff4a02 1834 #define FPU_MVFR0_FP_excep_trapping_Pos 12U /*!< MVFR0: FP exception trapping bits Position */
AnnaBridge 161:aa5281ff4a02 1835 #define FPU_MVFR0_FP_excep_trapping_Msk (0xFUL << FPU_MVFR0_FP_excep_trapping_Pos) /*!< MVFR0: FP exception trapping bits Mask */
AnnaBridge 161:aa5281ff4a02 1836
AnnaBridge 161:aa5281ff4a02 1837 #define FPU_MVFR0_Double_precision_Pos 8U /*!< MVFR0: Double-precision bits Position */
AnnaBridge 161:aa5281ff4a02 1838 #define FPU_MVFR0_Double_precision_Msk (0xFUL << FPU_MVFR0_Double_precision_Pos) /*!< MVFR0: Double-precision bits Mask */
AnnaBridge 161:aa5281ff4a02 1839
AnnaBridge 161:aa5281ff4a02 1840 #define FPU_MVFR0_Single_precision_Pos 4U /*!< MVFR0: Single-precision bits Position */
AnnaBridge 161:aa5281ff4a02 1841 #define FPU_MVFR0_Single_precision_Msk (0xFUL << FPU_MVFR0_Single_precision_Pos) /*!< MVFR0: Single-precision bits Mask */
AnnaBridge 161:aa5281ff4a02 1842
AnnaBridge 161:aa5281ff4a02 1843 #define FPU_MVFR0_A_SIMD_registers_Pos 0U /*!< MVFR0: A_SIMD registers bits Position */
AnnaBridge 161:aa5281ff4a02 1844 #define FPU_MVFR0_A_SIMD_registers_Msk (0xFUL /*<< FPU_MVFR0_A_SIMD_registers_Pos*/) /*!< MVFR0: A_SIMD registers bits Mask */
AnnaBridge 161:aa5281ff4a02 1845
AnnaBridge 161:aa5281ff4a02 1846 /* Media and FP Feature Register 1 Definitions */
AnnaBridge 161:aa5281ff4a02 1847 #define FPU_MVFR1_FP_fused_MAC_Pos 28U /*!< MVFR1: FP fused MAC bits Position */
AnnaBridge 161:aa5281ff4a02 1848 #define FPU_MVFR1_FP_fused_MAC_Msk (0xFUL << FPU_MVFR1_FP_fused_MAC_Pos) /*!< MVFR1: FP fused MAC bits Mask */
AnnaBridge 161:aa5281ff4a02 1849
AnnaBridge 161:aa5281ff4a02 1850 #define FPU_MVFR1_FP_HPFP_Pos 24U /*!< MVFR1: FP HPFP bits Position */
AnnaBridge 161:aa5281ff4a02 1851 #define FPU_MVFR1_FP_HPFP_Msk (0xFUL << FPU_MVFR1_FP_HPFP_Pos) /*!< MVFR1: FP HPFP bits Mask */
AnnaBridge 161:aa5281ff4a02 1852
AnnaBridge 161:aa5281ff4a02 1853 #define FPU_MVFR1_D_NaN_mode_Pos 4U /*!< MVFR1: D_NaN mode bits Position */
AnnaBridge 161:aa5281ff4a02 1854 #define FPU_MVFR1_D_NaN_mode_Msk (0xFUL << FPU_MVFR1_D_NaN_mode_Pos) /*!< MVFR1: D_NaN mode bits Mask */
AnnaBridge 161:aa5281ff4a02 1855
AnnaBridge 161:aa5281ff4a02 1856 #define FPU_MVFR1_FtZ_mode_Pos 0U /*!< MVFR1: FtZ mode bits Position */
AnnaBridge 161:aa5281ff4a02 1857 #define FPU_MVFR1_FtZ_mode_Msk (0xFUL /*<< FPU_MVFR1_FtZ_mode_Pos*/) /*!< MVFR1: FtZ mode bits Mask */
AnnaBridge 161:aa5281ff4a02 1858
AnnaBridge 161:aa5281ff4a02 1859 /*@} end of group CMSIS_FPU */
AnnaBridge 161:aa5281ff4a02 1860
AnnaBridge 161:aa5281ff4a02 1861
AnnaBridge 161:aa5281ff4a02 1862 /**
AnnaBridge 161:aa5281ff4a02 1863 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1864 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
AnnaBridge 161:aa5281ff4a02 1865 \brief Type definitions for the Core Debug Registers
AnnaBridge 161:aa5281ff4a02 1866 @{
AnnaBridge 161:aa5281ff4a02 1867 */
AnnaBridge 161:aa5281ff4a02 1868
AnnaBridge 161:aa5281ff4a02 1869 /**
AnnaBridge 161:aa5281ff4a02 1870 \brief Structure type to access the Core Debug Register (CoreDebug).
AnnaBridge 161:aa5281ff4a02 1871 */
AnnaBridge 161:aa5281ff4a02 1872 typedef struct
AnnaBridge 161:aa5281ff4a02 1873 {
AnnaBridge 161:aa5281ff4a02 1874 __IOM uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */
AnnaBridge 161:aa5281ff4a02 1875 __OM uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */
AnnaBridge 161:aa5281ff4a02 1876 __IOM uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */
AnnaBridge 161:aa5281ff4a02 1877 __IOM uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */
AnnaBridge 161:aa5281ff4a02 1878 uint32_t RESERVED4[1U];
AnnaBridge 161:aa5281ff4a02 1879 __IOM uint32_t DAUTHCTRL; /*!< Offset: 0x014 (R/W) Debug Authentication Control Register */
AnnaBridge 161:aa5281ff4a02 1880 __IOM uint32_t DSCSR; /*!< Offset: 0x018 (R/W) Debug Security Control and Status Register */
AnnaBridge 161:aa5281ff4a02 1881 } CoreDebug_Type;
AnnaBridge 161:aa5281ff4a02 1882
AnnaBridge 161:aa5281ff4a02 1883 /* Debug Halting Control and Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 1884 #define CoreDebug_DHCSR_DBGKEY_Pos 16U /*!< CoreDebug DHCSR: DBGKEY Position */
AnnaBridge 161:aa5281ff4a02 1885 #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */
AnnaBridge 161:aa5281ff4a02 1886
AnnaBridge 161:aa5281ff4a02 1887 #define CoreDebug_DHCSR_S_RESTART_ST_Pos 26U /*!< CoreDebug DHCSR: S_RESTART_ST Position */
AnnaBridge 161:aa5281ff4a02 1888 #define CoreDebug_DHCSR_S_RESTART_ST_Msk (1UL << CoreDebug_DHCSR_S_RESTART_ST_Pos) /*!< CoreDebug DHCSR: S_RESTART_ST Mask */
AnnaBridge 161:aa5281ff4a02 1889
AnnaBridge 161:aa5281ff4a02 1890 #define CoreDebug_DHCSR_S_RESET_ST_Pos 25U /*!< CoreDebug DHCSR: S_RESET_ST Position */
AnnaBridge 161:aa5281ff4a02 1891 #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */
AnnaBridge 161:aa5281ff4a02 1892
AnnaBridge 161:aa5281ff4a02 1893 #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24U /*!< CoreDebug DHCSR: S_RETIRE_ST Position */
AnnaBridge 161:aa5281ff4a02 1894 #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */
AnnaBridge 161:aa5281ff4a02 1895
AnnaBridge 161:aa5281ff4a02 1896 #define CoreDebug_DHCSR_S_LOCKUP_Pos 19U /*!< CoreDebug DHCSR: S_LOCKUP Position */
AnnaBridge 161:aa5281ff4a02 1897 #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */
AnnaBridge 161:aa5281ff4a02 1898
AnnaBridge 161:aa5281ff4a02 1899 #define CoreDebug_DHCSR_S_SLEEP_Pos 18U /*!< CoreDebug DHCSR: S_SLEEP Position */
AnnaBridge 161:aa5281ff4a02 1900 #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */
AnnaBridge 161:aa5281ff4a02 1901
AnnaBridge 161:aa5281ff4a02 1902 #define CoreDebug_DHCSR_S_HALT_Pos 17U /*!< CoreDebug DHCSR: S_HALT Position */
AnnaBridge 161:aa5281ff4a02 1903 #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */
AnnaBridge 161:aa5281ff4a02 1904
AnnaBridge 161:aa5281ff4a02 1905 #define CoreDebug_DHCSR_S_REGRDY_Pos 16U /*!< CoreDebug DHCSR: S_REGRDY Position */
AnnaBridge 161:aa5281ff4a02 1906 #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */
AnnaBridge 161:aa5281ff4a02 1907
AnnaBridge 161:aa5281ff4a02 1908 #define CoreDebug_DHCSR_C_SNAPSTALL_Pos 5U /*!< CoreDebug DHCSR: C_SNAPSTALL Position */
AnnaBridge 161:aa5281ff4a02 1909 #define CoreDebug_DHCSR_C_SNAPSTALL_Msk (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos) /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */
AnnaBridge 161:aa5281ff4a02 1910
AnnaBridge 161:aa5281ff4a02 1911 #define CoreDebug_DHCSR_C_MASKINTS_Pos 3U /*!< CoreDebug DHCSR: C_MASKINTS Position */
AnnaBridge 161:aa5281ff4a02 1912 #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */
AnnaBridge 161:aa5281ff4a02 1913
AnnaBridge 161:aa5281ff4a02 1914 #define CoreDebug_DHCSR_C_STEP_Pos 2U /*!< CoreDebug DHCSR: C_STEP Position */
AnnaBridge 161:aa5281ff4a02 1915 #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */
AnnaBridge 161:aa5281ff4a02 1916
AnnaBridge 161:aa5281ff4a02 1917 #define CoreDebug_DHCSR_C_HALT_Pos 1U /*!< CoreDebug DHCSR: C_HALT Position */
AnnaBridge 161:aa5281ff4a02 1918 #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */
AnnaBridge 161:aa5281ff4a02 1919
AnnaBridge 161:aa5281ff4a02 1920 #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0U /*!< CoreDebug DHCSR: C_DEBUGEN Position */
AnnaBridge 161:aa5281ff4a02 1921 #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL /*<< CoreDebug_DHCSR_C_DEBUGEN_Pos*/) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */
AnnaBridge 161:aa5281ff4a02 1922
AnnaBridge 161:aa5281ff4a02 1923 /* Debug Core Register Selector Register Definitions */
AnnaBridge 161:aa5281ff4a02 1924 #define CoreDebug_DCRSR_REGWnR_Pos 16U /*!< CoreDebug DCRSR: REGWnR Position */
AnnaBridge 161:aa5281ff4a02 1925 #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */
AnnaBridge 161:aa5281ff4a02 1926
AnnaBridge 161:aa5281ff4a02 1927 #define CoreDebug_DCRSR_REGSEL_Pos 0U /*!< CoreDebug DCRSR: REGSEL Position */
AnnaBridge 161:aa5281ff4a02 1928 #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL /*<< CoreDebug_DCRSR_REGSEL_Pos*/) /*!< CoreDebug DCRSR: REGSEL Mask */
AnnaBridge 161:aa5281ff4a02 1929
AnnaBridge 161:aa5281ff4a02 1930 /* Debug Exception and Monitor Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1931 #define CoreDebug_DEMCR_TRCENA_Pos 24U /*!< CoreDebug DEMCR: TRCENA Position */
AnnaBridge 161:aa5281ff4a02 1932 #define CoreDebug_DEMCR_TRCENA_Msk (1UL << CoreDebug_DEMCR_TRCENA_Pos) /*!< CoreDebug DEMCR: TRCENA Mask */
AnnaBridge 161:aa5281ff4a02 1933
AnnaBridge 161:aa5281ff4a02 1934 #define CoreDebug_DEMCR_MON_REQ_Pos 19U /*!< CoreDebug DEMCR: MON_REQ Position */
AnnaBridge 161:aa5281ff4a02 1935 #define CoreDebug_DEMCR_MON_REQ_Msk (1UL << CoreDebug_DEMCR_MON_REQ_Pos) /*!< CoreDebug DEMCR: MON_REQ Mask */
AnnaBridge 161:aa5281ff4a02 1936
AnnaBridge 161:aa5281ff4a02 1937 #define CoreDebug_DEMCR_MON_STEP_Pos 18U /*!< CoreDebug DEMCR: MON_STEP Position */
AnnaBridge 161:aa5281ff4a02 1938 #define CoreDebug_DEMCR_MON_STEP_Msk (1UL << CoreDebug_DEMCR_MON_STEP_Pos) /*!< CoreDebug DEMCR: MON_STEP Mask */
AnnaBridge 161:aa5281ff4a02 1939
AnnaBridge 161:aa5281ff4a02 1940 #define CoreDebug_DEMCR_MON_PEND_Pos 17U /*!< CoreDebug DEMCR: MON_PEND Position */
AnnaBridge 161:aa5281ff4a02 1941 #define CoreDebug_DEMCR_MON_PEND_Msk (1UL << CoreDebug_DEMCR_MON_PEND_Pos) /*!< CoreDebug DEMCR: MON_PEND Mask */
AnnaBridge 161:aa5281ff4a02 1942
AnnaBridge 161:aa5281ff4a02 1943 #define CoreDebug_DEMCR_MON_EN_Pos 16U /*!< CoreDebug DEMCR: MON_EN Position */
AnnaBridge 161:aa5281ff4a02 1944 #define CoreDebug_DEMCR_MON_EN_Msk (1UL << CoreDebug_DEMCR_MON_EN_Pos) /*!< CoreDebug DEMCR: MON_EN Mask */
AnnaBridge 161:aa5281ff4a02 1945
AnnaBridge 161:aa5281ff4a02 1946 #define CoreDebug_DEMCR_VC_HARDERR_Pos 10U /*!< CoreDebug DEMCR: VC_HARDERR Position */
AnnaBridge 161:aa5281ff4a02 1947 #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */
AnnaBridge 161:aa5281ff4a02 1948
AnnaBridge 161:aa5281ff4a02 1949 #define CoreDebug_DEMCR_VC_INTERR_Pos 9U /*!< CoreDebug DEMCR: VC_INTERR Position */
AnnaBridge 161:aa5281ff4a02 1950 #define CoreDebug_DEMCR_VC_INTERR_Msk (1UL << CoreDebug_DEMCR_VC_INTERR_Pos) /*!< CoreDebug DEMCR: VC_INTERR Mask */
AnnaBridge 161:aa5281ff4a02 1951
AnnaBridge 161:aa5281ff4a02 1952 #define CoreDebug_DEMCR_VC_BUSERR_Pos 8U /*!< CoreDebug DEMCR: VC_BUSERR Position */
AnnaBridge 161:aa5281ff4a02 1953 #define CoreDebug_DEMCR_VC_BUSERR_Msk (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos) /*!< CoreDebug DEMCR: VC_BUSERR Mask */
AnnaBridge 161:aa5281ff4a02 1954
AnnaBridge 161:aa5281ff4a02 1955 #define CoreDebug_DEMCR_VC_STATERR_Pos 7U /*!< CoreDebug DEMCR: VC_STATERR Position */
AnnaBridge 161:aa5281ff4a02 1956 #define CoreDebug_DEMCR_VC_STATERR_Msk (1UL << CoreDebug_DEMCR_VC_STATERR_Pos) /*!< CoreDebug DEMCR: VC_STATERR Mask */
AnnaBridge 161:aa5281ff4a02 1957
AnnaBridge 161:aa5281ff4a02 1958 #define CoreDebug_DEMCR_VC_CHKERR_Pos 6U /*!< CoreDebug DEMCR: VC_CHKERR Position */
AnnaBridge 161:aa5281ff4a02 1959 #define CoreDebug_DEMCR_VC_CHKERR_Msk (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos) /*!< CoreDebug DEMCR: VC_CHKERR Mask */
AnnaBridge 161:aa5281ff4a02 1960
AnnaBridge 161:aa5281ff4a02 1961 #define CoreDebug_DEMCR_VC_NOCPERR_Pos 5U /*!< CoreDebug DEMCR: VC_NOCPERR Position */
AnnaBridge 161:aa5281ff4a02 1962 #define CoreDebug_DEMCR_VC_NOCPERR_Msk (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos) /*!< CoreDebug DEMCR: VC_NOCPERR Mask */
AnnaBridge 161:aa5281ff4a02 1963
AnnaBridge 161:aa5281ff4a02 1964 #define CoreDebug_DEMCR_VC_MMERR_Pos 4U /*!< CoreDebug DEMCR: VC_MMERR Position */
AnnaBridge 161:aa5281ff4a02 1965 #define CoreDebug_DEMCR_VC_MMERR_Msk (1UL << CoreDebug_DEMCR_VC_MMERR_Pos) /*!< CoreDebug DEMCR: VC_MMERR Mask */
AnnaBridge 161:aa5281ff4a02 1966
AnnaBridge 161:aa5281ff4a02 1967 #define CoreDebug_DEMCR_VC_CORERESET_Pos 0U /*!< CoreDebug DEMCR: VC_CORERESET Position */
AnnaBridge 161:aa5281ff4a02 1968 #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL /*<< CoreDebug_DEMCR_VC_CORERESET_Pos*/) /*!< CoreDebug DEMCR: VC_CORERESET Mask */
AnnaBridge 161:aa5281ff4a02 1969
AnnaBridge 161:aa5281ff4a02 1970 /* Debug Authentication Control Register Definitions */
AnnaBridge 161:aa5281ff4a02 1971 #define CoreDebug_DAUTHCTRL_INTSPNIDEN_Pos 3U /*!< CoreDebug DAUTHCTRL: INTSPNIDEN, Position */
AnnaBridge 161:aa5281ff4a02 1972 #define CoreDebug_DAUTHCTRL_INTSPNIDEN_Msk (1UL << CoreDebug_DAUTHCTRL_INTSPNIDEN_Pos) /*!< CoreDebug DAUTHCTRL: INTSPNIDEN, Mask */
AnnaBridge 161:aa5281ff4a02 1973
AnnaBridge 161:aa5281ff4a02 1974 #define CoreDebug_DAUTHCTRL_SPNIDENSEL_Pos 2U /*!< CoreDebug DAUTHCTRL: SPNIDENSEL Position */
AnnaBridge 161:aa5281ff4a02 1975 #define CoreDebug_DAUTHCTRL_SPNIDENSEL_Msk (1UL << CoreDebug_DAUTHCTRL_SPNIDENSEL_Pos) /*!< CoreDebug DAUTHCTRL: SPNIDENSEL Mask */
AnnaBridge 161:aa5281ff4a02 1976
AnnaBridge 161:aa5281ff4a02 1977 #define CoreDebug_DAUTHCTRL_INTSPIDEN_Pos 1U /*!< CoreDebug DAUTHCTRL: INTSPIDEN Position */
AnnaBridge 161:aa5281ff4a02 1978 #define CoreDebug_DAUTHCTRL_INTSPIDEN_Msk (1UL << CoreDebug_DAUTHCTRL_INTSPIDEN_Pos) /*!< CoreDebug DAUTHCTRL: INTSPIDEN Mask */
AnnaBridge 161:aa5281ff4a02 1979
AnnaBridge 161:aa5281ff4a02 1980 #define CoreDebug_DAUTHCTRL_SPIDENSEL_Pos 0U /*!< CoreDebug DAUTHCTRL: SPIDENSEL Position */
AnnaBridge 161:aa5281ff4a02 1981 #define CoreDebug_DAUTHCTRL_SPIDENSEL_Msk (1UL /*<< CoreDebug_DAUTHCTRL_SPIDENSEL_Pos*/) /*!< CoreDebug DAUTHCTRL: SPIDENSEL Mask */
AnnaBridge 161:aa5281ff4a02 1982
AnnaBridge 161:aa5281ff4a02 1983 /* Debug Security Control and Status Register Definitions */
AnnaBridge 161:aa5281ff4a02 1984 #define CoreDebug_DSCSR_CDS_Pos 16U /*!< CoreDebug DSCSR: CDS Position */
AnnaBridge 161:aa5281ff4a02 1985 #define CoreDebug_DSCSR_CDS_Msk (1UL << CoreDebug_DSCSR_CDS_Pos) /*!< CoreDebug DSCSR: CDS Mask */
AnnaBridge 161:aa5281ff4a02 1986
AnnaBridge 161:aa5281ff4a02 1987 #define CoreDebug_DSCSR_SBRSEL_Pos 1U /*!< CoreDebug DSCSR: SBRSEL Position */
AnnaBridge 161:aa5281ff4a02 1988 #define CoreDebug_DSCSR_SBRSEL_Msk (1UL << CoreDebug_DSCSR_SBRSEL_Pos) /*!< CoreDebug DSCSR: SBRSEL Mask */
AnnaBridge 161:aa5281ff4a02 1989
AnnaBridge 161:aa5281ff4a02 1990 #define CoreDebug_DSCSR_SBRSELEN_Pos 0U /*!< CoreDebug DSCSR: SBRSELEN Position */
AnnaBridge 161:aa5281ff4a02 1991 #define CoreDebug_DSCSR_SBRSELEN_Msk (1UL /*<< CoreDebug_DSCSR_SBRSELEN_Pos*/) /*!< CoreDebug DSCSR: SBRSELEN Mask */
AnnaBridge 161:aa5281ff4a02 1992
AnnaBridge 161:aa5281ff4a02 1993 /*@} end of group CMSIS_CoreDebug */
AnnaBridge 161:aa5281ff4a02 1994
AnnaBridge 161:aa5281ff4a02 1995
AnnaBridge 161:aa5281ff4a02 1996 /**
AnnaBridge 161:aa5281ff4a02 1997 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 1998 \defgroup CMSIS_core_bitfield Core register bit field macros
AnnaBridge 161:aa5281ff4a02 1999 \brief Macros for use with bit field definitions (xxx_Pos, xxx_Msk).
AnnaBridge 161:aa5281ff4a02 2000 @{
AnnaBridge 161:aa5281ff4a02 2001 */
AnnaBridge 161:aa5281ff4a02 2002
AnnaBridge 161:aa5281ff4a02 2003 /**
AnnaBridge 161:aa5281ff4a02 2004 \brief Mask and shift a bit field value for use in a register bit range.
AnnaBridge 161:aa5281ff4a02 2005 \param[in] field Name of the register bit field.
AnnaBridge 161:aa5281ff4a02 2006 \param[in] value Value of the bit field. This parameter is interpreted as an uint32_t type.
AnnaBridge 161:aa5281ff4a02 2007 \return Masked and shifted value.
AnnaBridge 161:aa5281ff4a02 2008 */
AnnaBridge 161:aa5281ff4a02 2009 #define _VAL2FLD(field, value) (((uint32_t)(value) << field ## _Pos) & field ## _Msk)
AnnaBridge 161:aa5281ff4a02 2010
AnnaBridge 161:aa5281ff4a02 2011 /**
AnnaBridge 161:aa5281ff4a02 2012 \brief Mask and shift a register value to extract a bit filed value.
AnnaBridge 161:aa5281ff4a02 2013 \param[in] field Name of the register bit field.
AnnaBridge 161:aa5281ff4a02 2014 \param[in] value Value of register. This parameter is interpreted as an uint32_t type.
AnnaBridge 161:aa5281ff4a02 2015 \return Masked and shifted bit field value.
AnnaBridge 161:aa5281ff4a02 2016 */
AnnaBridge 161:aa5281ff4a02 2017 #define _FLD2VAL(field, value) (((uint32_t)(value) & field ## _Msk) >> field ## _Pos)
AnnaBridge 161:aa5281ff4a02 2018
AnnaBridge 161:aa5281ff4a02 2019 /*@} end of group CMSIS_core_bitfield */
AnnaBridge 161:aa5281ff4a02 2020
AnnaBridge 161:aa5281ff4a02 2021
AnnaBridge 161:aa5281ff4a02 2022 /**
AnnaBridge 161:aa5281ff4a02 2023 \ingroup CMSIS_core_register
AnnaBridge 161:aa5281ff4a02 2024 \defgroup CMSIS_core_base Core Definitions
AnnaBridge 161:aa5281ff4a02 2025 \brief Definitions for base addresses, unions, and structures.
AnnaBridge 161:aa5281ff4a02 2026 @{
AnnaBridge 161:aa5281ff4a02 2027 */
AnnaBridge 161:aa5281ff4a02 2028
AnnaBridge 161:aa5281ff4a02 2029 /* Memory mapping of Core Hardware */
AnnaBridge 161:aa5281ff4a02 2030 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
AnnaBridge 161:aa5281ff4a02 2031 #define ITM_BASE (0xE0000000UL) /*!< ITM Base Address */
AnnaBridge 161:aa5281ff4a02 2032 #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */
AnnaBridge 161:aa5281ff4a02 2033 #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */
AnnaBridge 161:aa5281ff4a02 2034 #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */
AnnaBridge 161:aa5281ff4a02 2035 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
AnnaBridge 161:aa5281ff4a02 2036 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
AnnaBridge 161:aa5281ff4a02 2037 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
AnnaBridge 161:aa5281ff4a02 2038
AnnaBridge 161:aa5281ff4a02 2039 #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */
AnnaBridge 161:aa5281ff4a02 2040 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
AnnaBridge 161:aa5281ff4a02 2041 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
AnnaBridge 161:aa5281ff4a02 2042 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
AnnaBridge 161:aa5281ff4a02 2043 #define ITM ((ITM_Type *) ITM_BASE ) /*!< ITM configuration struct */
AnnaBridge 161:aa5281ff4a02 2044 #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */
AnnaBridge 161:aa5281ff4a02 2045 #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */
AnnaBridge 161:aa5281ff4a02 2046 #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE ) /*!< Core Debug configuration struct */
AnnaBridge 161:aa5281ff4a02 2047
AnnaBridge 161:aa5281ff4a02 2048 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 2049 #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
AnnaBridge 161:aa5281ff4a02 2050 #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
AnnaBridge 161:aa5281ff4a02 2051 #endif
AnnaBridge 161:aa5281ff4a02 2052
AnnaBridge 161:aa5281ff4a02 2053 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
AnnaBridge 161:aa5281ff4a02 2054 #define SAU_BASE (SCS_BASE + 0x0DD0UL) /*!< Security Attribution Unit */
AnnaBridge 161:aa5281ff4a02 2055 #define SAU ((SAU_Type *) SAU_BASE ) /*!< Security Attribution Unit */
AnnaBridge 161:aa5281ff4a02 2056 #endif
AnnaBridge 161:aa5281ff4a02 2057
AnnaBridge 161:aa5281ff4a02 2058 #define FPU_BASE (SCS_BASE + 0x0F30UL) /*!< Floating Point Unit */
AnnaBridge 161:aa5281ff4a02 2059 #define FPU ((FPU_Type *) FPU_BASE ) /*!< Floating Point Unit */
AnnaBridge 161:aa5281ff4a02 2060
AnnaBridge 161:aa5281ff4a02 2061 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
AnnaBridge 161:aa5281ff4a02 2062 #define SCS_BASE_NS (0xE002E000UL) /*!< System Control Space Base Address (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2063 #define CoreDebug_BASE_NS (0xE002EDF0UL) /*!< Core Debug Base Address (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2064 #define SysTick_BASE_NS (SCS_BASE_NS + 0x0010UL) /*!< SysTick Base Address (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2065 #define NVIC_BASE_NS (SCS_BASE_NS + 0x0100UL) /*!< NVIC Base Address (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2066 #define SCB_BASE_NS (SCS_BASE_NS + 0x0D00UL) /*!< System Control Block Base Address (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2067
AnnaBridge 161:aa5281ff4a02 2068 #define SCnSCB_NS ((SCnSCB_Type *) SCS_BASE_NS ) /*!< System control Register not in SCB(non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2069 #define SCB_NS ((SCB_Type *) SCB_BASE_NS ) /*!< SCB configuration struct (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2070 #define SysTick_NS ((SysTick_Type *) SysTick_BASE_NS ) /*!< SysTick configuration struct (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2071 #define NVIC_NS ((NVIC_Type *) NVIC_BASE_NS ) /*!< NVIC configuration struct (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2072 #define CoreDebug_NS ((CoreDebug_Type *) CoreDebug_BASE_NS) /*!< Core Debug configuration struct (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2073
AnnaBridge 161:aa5281ff4a02 2074 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 2075 #define MPU_BASE_NS (SCS_BASE_NS + 0x0D90UL) /*!< Memory Protection Unit (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2076 #define MPU_NS ((MPU_Type *) MPU_BASE_NS ) /*!< Memory Protection Unit (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2077 #endif
AnnaBridge 161:aa5281ff4a02 2078
AnnaBridge 161:aa5281ff4a02 2079 #define FPU_BASE_NS (SCS_BASE_NS + 0x0F30UL) /*!< Floating Point Unit (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2080 #define FPU_NS ((FPU_Type *) FPU_BASE_NS ) /*!< Floating Point Unit (non-secure address space) */
AnnaBridge 161:aa5281ff4a02 2081
AnnaBridge 161:aa5281ff4a02 2082 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
AnnaBridge 161:aa5281ff4a02 2083 /*@} */
AnnaBridge 161:aa5281ff4a02 2084
AnnaBridge 161:aa5281ff4a02 2085
AnnaBridge 161:aa5281ff4a02 2086
AnnaBridge 161:aa5281ff4a02 2087 /*******************************************************************************
AnnaBridge 161:aa5281ff4a02 2088 * Hardware Abstraction Layer
AnnaBridge 161:aa5281ff4a02 2089 Core Function Interface contains:
AnnaBridge 161:aa5281ff4a02 2090 - Core NVIC Functions
AnnaBridge 161:aa5281ff4a02 2091 - Core SysTick Functions
AnnaBridge 161:aa5281ff4a02 2092 - Core Debug Functions
AnnaBridge 161:aa5281ff4a02 2093 - Core Register Access Functions
AnnaBridge 161:aa5281ff4a02 2094 ******************************************************************************/
AnnaBridge 161:aa5281ff4a02 2095 /**
AnnaBridge 161:aa5281ff4a02 2096 \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
AnnaBridge 161:aa5281ff4a02 2097 */
AnnaBridge 161:aa5281ff4a02 2098
AnnaBridge 161:aa5281ff4a02 2099
AnnaBridge 161:aa5281ff4a02 2100
AnnaBridge 161:aa5281ff4a02 2101 /* ########################## NVIC functions #################################### */
AnnaBridge 161:aa5281ff4a02 2102 /**
AnnaBridge 161:aa5281ff4a02 2103 \ingroup CMSIS_Core_FunctionInterface
AnnaBridge 161:aa5281ff4a02 2104 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
AnnaBridge 161:aa5281ff4a02 2105 \brief Functions that manage interrupts and exceptions via the NVIC.
AnnaBridge 161:aa5281ff4a02 2106 @{
AnnaBridge 161:aa5281ff4a02 2107 */
AnnaBridge 161:aa5281ff4a02 2108
AnnaBridge 161:aa5281ff4a02 2109 #ifdef CMSIS_NVIC_VIRTUAL
AnnaBridge 161:aa5281ff4a02 2110 #ifndef CMSIS_NVIC_VIRTUAL_HEADER_FILE
AnnaBridge 161:aa5281ff4a02 2111 #define CMSIS_NVIC_VIRTUAL_HEADER_FILE "cmsis_nvic_virtual.h"
AnnaBridge 161:aa5281ff4a02 2112 #endif
AnnaBridge 161:aa5281ff4a02 2113 #include CMSIS_NVIC_VIRTUAL_HEADER_FILE
AnnaBridge 161:aa5281ff4a02 2114 #else
AnnaBridge 161:aa5281ff4a02 2115 #define NVIC_SetPriorityGrouping __NVIC_SetPriorityGrouping
AnnaBridge 161:aa5281ff4a02 2116 #define NVIC_GetPriorityGrouping __NVIC_GetPriorityGrouping
AnnaBridge 161:aa5281ff4a02 2117 #define NVIC_EnableIRQ __NVIC_EnableIRQ
AnnaBridge 161:aa5281ff4a02 2118 #define NVIC_GetEnableIRQ __NVIC_GetEnableIRQ
AnnaBridge 161:aa5281ff4a02 2119 #define NVIC_DisableIRQ __NVIC_DisableIRQ
AnnaBridge 161:aa5281ff4a02 2120 #define NVIC_GetPendingIRQ __NVIC_GetPendingIRQ
AnnaBridge 161:aa5281ff4a02 2121 #define NVIC_SetPendingIRQ __NVIC_SetPendingIRQ
AnnaBridge 161:aa5281ff4a02 2122 #define NVIC_ClearPendingIRQ __NVIC_ClearPendingIRQ
AnnaBridge 161:aa5281ff4a02 2123 #define NVIC_GetActive __NVIC_GetActive
AnnaBridge 161:aa5281ff4a02 2124 #define NVIC_SetPriority __NVIC_SetPriority
AnnaBridge 161:aa5281ff4a02 2125 #define NVIC_GetPriority __NVIC_GetPriority
AnnaBridge 161:aa5281ff4a02 2126 #define NVIC_SystemReset __NVIC_SystemReset
AnnaBridge 161:aa5281ff4a02 2127 #endif /* CMSIS_NVIC_VIRTUAL */
AnnaBridge 161:aa5281ff4a02 2128
AnnaBridge 161:aa5281ff4a02 2129 #ifdef CMSIS_VECTAB_VIRTUAL
AnnaBridge 161:aa5281ff4a02 2130 #ifndef CMSIS_VECTAB_VIRTUAL_HEADER_FILE
AnnaBridge 161:aa5281ff4a02 2131 #define CMSIS_VECTAB_VIRTUAL_HEADER_FILE "cmsis_vectab_virtual.h"
AnnaBridge 161:aa5281ff4a02 2132 #endif
AnnaBridge 161:aa5281ff4a02 2133 #include CMSIS_VECTAB_VIRTUAL_HEADER_FILE
AnnaBridge 161:aa5281ff4a02 2134 #else
AnnaBridge 161:aa5281ff4a02 2135 #define NVIC_SetVector __NVIC_SetVector
AnnaBridge 161:aa5281ff4a02 2136 #define NVIC_GetVector __NVIC_GetVector
AnnaBridge 161:aa5281ff4a02 2137 #endif /* (CMSIS_VECTAB_VIRTUAL) */
AnnaBridge 161:aa5281ff4a02 2138
AnnaBridge 161:aa5281ff4a02 2139 #define NVIC_USER_IRQ_OFFSET 16
AnnaBridge 161:aa5281ff4a02 2140
AnnaBridge 161:aa5281ff4a02 2141
AnnaBridge 161:aa5281ff4a02 2142
AnnaBridge 161:aa5281ff4a02 2143 /**
AnnaBridge 161:aa5281ff4a02 2144 \brief Set Priority Grouping
AnnaBridge 161:aa5281ff4a02 2145 \details Sets the priority grouping field using the required unlock sequence.
AnnaBridge 161:aa5281ff4a02 2146 The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
AnnaBridge 161:aa5281ff4a02 2147 Only values from 0..7 are used.
AnnaBridge 161:aa5281ff4a02 2148 In case of a conflict between priority grouping and available
AnnaBridge 161:aa5281ff4a02 2149 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
AnnaBridge 161:aa5281ff4a02 2150 \param [in] PriorityGroup Priority grouping field.
AnnaBridge 161:aa5281ff4a02 2151 */
AnnaBridge 161:aa5281ff4a02 2152 __STATIC_INLINE void __NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
AnnaBridge 161:aa5281ff4a02 2153 {
AnnaBridge 161:aa5281ff4a02 2154 uint32_t reg_value;
AnnaBridge 161:aa5281ff4a02 2155 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
AnnaBridge 161:aa5281ff4a02 2156
AnnaBridge 161:aa5281ff4a02 2157 reg_value = SCB->AIRCR; /* read old register configuration */
AnnaBridge 161:aa5281ff4a02 2158 reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
AnnaBridge 161:aa5281ff4a02 2159 reg_value = (reg_value |
AnnaBridge 161:aa5281ff4a02 2160 ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
Anna Bridge 169:a7c7b631e539 2161 (PriorityGroupTmp << 8U) ); /* Insert write key and priority group */
AnnaBridge 161:aa5281ff4a02 2162 SCB->AIRCR = reg_value;
AnnaBridge 161:aa5281ff4a02 2163 }
AnnaBridge 161:aa5281ff4a02 2164
AnnaBridge 161:aa5281ff4a02 2165
AnnaBridge 161:aa5281ff4a02 2166 /**
AnnaBridge 161:aa5281ff4a02 2167 \brief Get Priority Grouping
AnnaBridge 161:aa5281ff4a02 2168 \details Reads the priority grouping field from the NVIC Interrupt Controller.
AnnaBridge 161:aa5281ff4a02 2169 \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
AnnaBridge 161:aa5281ff4a02 2170 */
AnnaBridge 161:aa5281ff4a02 2171 __STATIC_INLINE uint32_t __NVIC_GetPriorityGrouping(void)
AnnaBridge 161:aa5281ff4a02 2172 {
AnnaBridge 161:aa5281ff4a02 2173 return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
AnnaBridge 161:aa5281ff4a02 2174 }
AnnaBridge 161:aa5281ff4a02 2175
AnnaBridge 161:aa5281ff4a02 2176
AnnaBridge 161:aa5281ff4a02 2177 /**
AnnaBridge 161:aa5281ff4a02 2178 \brief Enable Interrupt
AnnaBridge 161:aa5281ff4a02 2179 \details Enables a device specific interrupt in the NVIC interrupt controller.
AnnaBridge 161:aa5281ff4a02 2180 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2181 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2182 */
AnnaBridge 161:aa5281ff4a02 2183 __STATIC_INLINE void __NVIC_EnableIRQ(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2184 {
AnnaBridge 161:aa5281ff4a02 2185 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2186 {
Anna Bridge 169:a7c7b631e539 2187 NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
AnnaBridge 161:aa5281ff4a02 2188 }
AnnaBridge 161:aa5281ff4a02 2189 }
AnnaBridge 161:aa5281ff4a02 2190
AnnaBridge 161:aa5281ff4a02 2191
AnnaBridge 161:aa5281ff4a02 2192 /**
AnnaBridge 161:aa5281ff4a02 2193 \brief Get Interrupt Enable status
AnnaBridge 161:aa5281ff4a02 2194 \details Returns a device specific interrupt enable status from the NVIC interrupt controller.
AnnaBridge 161:aa5281ff4a02 2195 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2196 \return 0 Interrupt is not enabled.
AnnaBridge 161:aa5281ff4a02 2197 \return 1 Interrupt is enabled.
AnnaBridge 161:aa5281ff4a02 2198 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2199 */
AnnaBridge 161:aa5281ff4a02 2200 __STATIC_INLINE uint32_t __NVIC_GetEnableIRQ(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2201 {
AnnaBridge 161:aa5281ff4a02 2202 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2203 {
Anna Bridge 169:a7c7b631e539 2204 return((uint32_t)(((NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2205 }
AnnaBridge 161:aa5281ff4a02 2206 else
AnnaBridge 161:aa5281ff4a02 2207 {
AnnaBridge 161:aa5281ff4a02 2208 return(0U);
AnnaBridge 161:aa5281ff4a02 2209 }
AnnaBridge 161:aa5281ff4a02 2210 }
AnnaBridge 161:aa5281ff4a02 2211
AnnaBridge 161:aa5281ff4a02 2212
AnnaBridge 161:aa5281ff4a02 2213 /**
AnnaBridge 161:aa5281ff4a02 2214 \brief Disable Interrupt
AnnaBridge 161:aa5281ff4a02 2215 \details Disables a device specific interrupt in the NVIC interrupt controller.
AnnaBridge 161:aa5281ff4a02 2216 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2217 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2218 */
AnnaBridge 161:aa5281ff4a02 2219 __STATIC_INLINE void __NVIC_DisableIRQ(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2220 {
AnnaBridge 161:aa5281ff4a02 2221 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2222 {
Anna Bridge 169:a7c7b631e539 2223 NVIC->ICER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
AnnaBridge 161:aa5281ff4a02 2224 __DSB();
AnnaBridge 161:aa5281ff4a02 2225 __ISB();
AnnaBridge 161:aa5281ff4a02 2226 }
AnnaBridge 161:aa5281ff4a02 2227 }
AnnaBridge 161:aa5281ff4a02 2228
AnnaBridge 161:aa5281ff4a02 2229
AnnaBridge 161:aa5281ff4a02 2230 /**
AnnaBridge 161:aa5281ff4a02 2231 \brief Get Pending Interrupt
AnnaBridge 161:aa5281ff4a02 2232 \details Reads the NVIC pending register and returns the pending bit for the specified device specific interrupt.
AnnaBridge 161:aa5281ff4a02 2233 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2234 \return 0 Interrupt status is not pending.
AnnaBridge 161:aa5281ff4a02 2235 \return 1 Interrupt status is pending.
AnnaBridge 161:aa5281ff4a02 2236 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2237 */
AnnaBridge 161:aa5281ff4a02 2238 __STATIC_INLINE uint32_t __NVIC_GetPendingIRQ(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2239 {
AnnaBridge 161:aa5281ff4a02 2240 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2241 {
Anna Bridge 169:a7c7b631e539 2242 return((uint32_t)(((NVIC->ISPR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2243 }
AnnaBridge 161:aa5281ff4a02 2244 else
AnnaBridge 161:aa5281ff4a02 2245 {
AnnaBridge 161:aa5281ff4a02 2246 return(0U);
AnnaBridge 161:aa5281ff4a02 2247 }
AnnaBridge 161:aa5281ff4a02 2248 }
AnnaBridge 161:aa5281ff4a02 2249
AnnaBridge 161:aa5281ff4a02 2250
AnnaBridge 161:aa5281ff4a02 2251 /**
AnnaBridge 161:aa5281ff4a02 2252 \brief Set Pending Interrupt
AnnaBridge 161:aa5281ff4a02 2253 \details Sets the pending bit of a device specific interrupt in the NVIC pending register.
AnnaBridge 161:aa5281ff4a02 2254 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2255 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2256 */
AnnaBridge 161:aa5281ff4a02 2257 __STATIC_INLINE void __NVIC_SetPendingIRQ(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2258 {
AnnaBridge 161:aa5281ff4a02 2259 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2260 {
Anna Bridge 169:a7c7b631e539 2261 NVIC->ISPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
AnnaBridge 161:aa5281ff4a02 2262 }
AnnaBridge 161:aa5281ff4a02 2263 }
AnnaBridge 161:aa5281ff4a02 2264
AnnaBridge 161:aa5281ff4a02 2265
AnnaBridge 161:aa5281ff4a02 2266 /**
AnnaBridge 161:aa5281ff4a02 2267 \brief Clear Pending Interrupt
AnnaBridge 161:aa5281ff4a02 2268 \details Clears the pending bit of a device specific interrupt in the NVIC pending register.
AnnaBridge 161:aa5281ff4a02 2269 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2270 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2271 */
AnnaBridge 161:aa5281ff4a02 2272 __STATIC_INLINE void __NVIC_ClearPendingIRQ(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2273 {
AnnaBridge 161:aa5281ff4a02 2274 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2275 {
Anna Bridge 169:a7c7b631e539 2276 NVIC->ICPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
AnnaBridge 161:aa5281ff4a02 2277 }
AnnaBridge 161:aa5281ff4a02 2278 }
AnnaBridge 161:aa5281ff4a02 2279
AnnaBridge 161:aa5281ff4a02 2280
AnnaBridge 161:aa5281ff4a02 2281 /**
AnnaBridge 161:aa5281ff4a02 2282 \brief Get Active Interrupt
AnnaBridge 161:aa5281ff4a02 2283 \details Reads the active register in the NVIC and returns the active bit for the device specific interrupt.
AnnaBridge 161:aa5281ff4a02 2284 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2285 \return 0 Interrupt status is not active.
AnnaBridge 161:aa5281ff4a02 2286 \return 1 Interrupt status is active.
AnnaBridge 161:aa5281ff4a02 2287 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2288 */
AnnaBridge 161:aa5281ff4a02 2289 __STATIC_INLINE uint32_t __NVIC_GetActive(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2290 {
AnnaBridge 161:aa5281ff4a02 2291 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2292 {
Anna Bridge 169:a7c7b631e539 2293 return((uint32_t)(((NVIC->IABR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2294 }
AnnaBridge 161:aa5281ff4a02 2295 else
AnnaBridge 161:aa5281ff4a02 2296 {
AnnaBridge 161:aa5281ff4a02 2297 return(0U);
AnnaBridge 161:aa5281ff4a02 2298 }
AnnaBridge 161:aa5281ff4a02 2299 }
AnnaBridge 161:aa5281ff4a02 2300
AnnaBridge 161:aa5281ff4a02 2301
AnnaBridge 161:aa5281ff4a02 2302 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
AnnaBridge 161:aa5281ff4a02 2303 /**
AnnaBridge 161:aa5281ff4a02 2304 \brief Get Interrupt Target State
AnnaBridge 161:aa5281ff4a02 2305 \details Reads the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
AnnaBridge 161:aa5281ff4a02 2306 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2307 \return 0 if interrupt is assigned to Secure
AnnaBridge 161:aa5281ff4a02 2308 \return 1 if interrupt is assigned to Non Secure
AnnaBridge 161:aa5281ff4a02 2309 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2310 */
AnnaBridge 161:aa5281ff4a02 2311 __STATIC_INLINE uint32_t NVIC_GetTargetState(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2312 {
AnnaBridge 161:aa5281ff4a02 2313 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2314 {
Anna Bridge 169:a7c7b631e539 2315 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2316 }
AnnaBridge 161:aa5281ff4a02 2317 else
AnnaBridge 161:aa5281ff4a02 2318 {
AnnaBridge 161:aa5281ff4a02 2319 return(0U);
AnnaBridge 161:aa5281ff4a02 2320 }
AnnaBridge 161:aa5281ff4a02 2321 }
AnnaBridge 161:aa5281ff4a02 2322
AnnaBridge 161:aa5281ff4a02 2323
AnnaBridge 161:aa5281ff4a02 2324 /**
AnnaBridge 161:aa5281ff4a02 2325 \brief Set Interrupt Target State
AnnaBridge 161:aa5281ff4a02 2326 \details Sets the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
AnnaBridge 161:aa5281ff4a02 2327 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2328 \return 0 if interrupt is assigned to Secure
AnnaBridge 161:aa5281ff4a02 2329 1 if interrupt is assigned to Non Secure
AnnaBridge 161:aa5281ff4a02 2330 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2331 */
AnnaBridge 161:aa5281ff4a02 2332 __STATIC_INLINE uint32_t NVIC_SetTargetState(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2333 {
AnnaBridge 161:aa5281ff4a02 2334 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2335 {
Anna Bridge 169:a7c7b631e539 2336 NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] |= ((uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL)));
Anna Bridge 169:a7c7b631e539 2337 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2338 }
AnnaBridge 161:aa5281ff4a02 2339 else
AnnaBridge 161:aa5281ff4a02 2340 {
AnnaBridge 161:aa5281ff4a02 2341 return(0U);
AnnaBridge 161:aa5281ff4a02 2342 }
AnnaBridge 161:aa5281ff4a02 2343 }
AnnaBridge 161:aa5281ff4a02 2344
AnnaBridge 161:aa5281ff4a02 2345
AnnaBridge 161:aa5281ff4a02 2346 /**
AnnaBridge 161:aa5281ff4a02 2347 \brief Clear Interrupt Target State
AnnaBridge 161:aa5281ff4a02 2348 \details Clears the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
AnnaBridge 161:aa5281ff4a02 2349 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2350 \return 0 if interrupt is assigned to Secure
AnnaBridge 161:aa5281ff4a02 2351 1 if interrupt is assigned to Non Secure
AnnaBridge 161:aa5281ff4a02 2352 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2353 */
AnnaBridge 161:aa5281ff4a02 2354 __STATIC_INLINE uint32_t NVIC_ClearTargetState(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2355 {
AnnaBridge 161:aa5281ff4a02 2356 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2357 {
Anna Bridge 169:a7c7b631e539 2358 NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] &= ~((uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL)));
Anna Bridge 169:a7c7b631e539 2359 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2360 }
AnnaBridge 161:aa5281ff4a02 2361 else
AnnaBridge 161:aa5281ff4a02 2362 {
AnnaBridge 161:aa5281ff4a02 2363 return(0U);
AnnaBridge 161:aa5281ff4a02 2364 }
AnnaBridge 161:aa5281ff4a02 2365 }
AnnaBridge 161:aa5281ff4a02 2366 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
AnnaBridge 161:aa5281ff4a02 2367
AnnaBridge 161:aa5281ff4a02 2368
AnnaBridge 161:aa5281ff4a02 2369 /**
AnnaBridge 161:aa5281ff4a02 2370 \brief Set Interrupt Priority
AnnaBridge 161:aa5281ff4a02 2371 \details Sets the priority of a device specific interrupt or a processor exception.
AnnaBridge 161:aa5281ff4a02 2372 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 161:aa5281ff4a02 2373 or negative to specify a processor exception.
AnnaBridge 161:aa5281ff4a02 2374 \param [in] IRQn Interrupt number.
AnnaBridge 161:aa5281ff4a02 2375 \param [in] priority Priority to set.
AnnaBridge 161:aa5281ff4a02 2376 \note The priority cannot be set for every processor exception.
AnnaBridge 161:aa5281ff4a02 2377 */
AnnaBridge 161:aa5281ff4a02 2378 __STATIC_INLINE void __NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
AnnaBridge 161:aa5281ff4a02 2379 {
AnnaBridge 161:aa5281ff4a02 2380 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2381 {
Anna Bridge 169:a7c7b631e539 2382 NVIC->IPR[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
AnnaBridge 161:aa5281ff4a02 2383 }
AnnaBridge 161:aa5281ff4a02 2384 else
AnnaBridge 161:aa5281ff4a02 2385 {
Anna Bridge 169:a7c7b631e539 2386 SCB->SHPR[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
AnnaBridge 161:aa5281ff4a02 2387 }
AnnaBridge 161:aa5281ff4a02 2388 }
AnnaBridge 161:aa5281ff4a02 2389
AnnaBridge 161:aa5281ff4a02 2390
AnnaBridge 161:aa5281ff4a02 2391 /**
AnnaBridge 161:aa5281ff4a02 2392 \brief Get Interrupt Priority
AnnaBridge 161:aa5281ff4a02 2393 \details Reads the priority of a device specific interrupt or a processor exception.
AnnaBridge 161:aa5281ff4a02 2394 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 161:aa5281ff4a02 2395 or negative to specify a processor exception.
AnnaBridge 161:aa5281ff4a02 2396 \param [in] IRQn Interrupt number.
AnnaBridge 161:aa5281ff4a02 2397 \return Interrupt Priority.
AnnaBridge 161:aa5281ff4a02 2398 Value is aligned automatically to the implemented priority bits of the microcontroller.
AnnaBridge 161:aa5281ff4a02 2399 */
AnnaBridge 161:aa5281ff4a02 2400 __STATIC_INLINE uint32_t __NVIC_GetPriority(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2401 {
AnnaBridge 161:aa5281ff4a02 2402
AnnaBridge 161:aa5281ff4a02 2403 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2404 {
Anna Bridge 169:a7c7b631e539 2405 return(((uint32_t)NVIC->IPR[((uint32_t)IRQn)] >> (8U - __NVIC_PRIO_BITS)));
AnnaBridge 161:aa5281ff4a02 2406 }
AnnaBridge 161:aa5281ff4a02 2407 else
AnnaBridge 161:aa5281ff4a02 2408 {
Anna Bridge 169:a7c7b631e539 2409 return(((uint32_t)SCB->SHPR[(((uint32_t)IRQn) & 0xFUL)-4UL] >> (8U - __NVIC_PRIO_BITS)));
AnnaBridge 161:aa5281ff4a02 2410 }
AnnaBridge 161:aa5281ff4a02 2411 }
AnnaBridge 161:aa5281ff4a02 2412
AnnaBridge 161:aa5281ff4a02 2413
AnnaBridge 161:aa5281ff4a02 2414 /**
AnnaBridge 161:aa5281ff4a02 2415 \brief Encode Priority
AnnaBridge 161:aa5281ff4a02 2416 \details Encodes the priority for an interrupt with the given priority group,
AnnaBridge 161:aa5281ff4a02 2417 preemptive priority value, and subpriority value.
AnnaBridge 161:aa5281ff4a02 2418 In case of a conflict between priority grouping and available
AnnaBridge 161:aa5281ff4a02 2419 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
AnnaBridge 161:aa5281ff4a02 2420 \param [in] PriorityGroup Used priority group.
AnnaBridge 161:aa5281ff4a02 2421 \param [in] PreemptPriority Preemptive priority value (starting from 0).
AnnaBridge 161:aa5281ff4a02 2422 \param [in] SubPriority Subpriority value (starting from 0).
AnnaBridge 161:aa5281ff4a02 2423 \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
AnnaBridge 161:aa5281ff4a02 2424 */
AnnaBridge 161:aa5281ff4a02 2425 __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
AnnaBridge 161:aa5281ff4a02 2426 {
AnnaBridge 161:aa5281ff4a02 2427 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
AnnaBridge 161:aa5281ff4a02 2428 uint32_t PreemptPriorityBits;
AnnaBridge 161:aa5281ff4a02 2429 uint32_t SubPriorityBits;
AnnaBridge 161:aa5281ff4a02 2430
AnnaBridge 161:aa5281ff4a02 2431 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
AnnaBridge 161:aa5281ff4a02 2432 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
AnnaBridge 161:aa5281ff4a02 2433
AnnaBridge 161:aa5281ff4a02 2434 return (
AnnaBridge 161:aa5281ff4a02 2435 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
AnnaBridge 161:aa5281ff4a02 2436 ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
AnnaBridge 161:aa5281ff4a02 2437 );
AnnaBridge 161:aa5281ff4a02 2438 }
AnnaBridge 161:aa5281ff4a02 2439
AnnaBridge 161:aa5281ff4a02 2440
AnnaBridge 161:aa5281ff4a02 2441 /**
AnnaBridge 161:aa5281ff4a02 2442 \brief Decode Priority
AnnaBridge 161:aa5281ff4a02 2443 \details Decodes an interrupt priority value with a given priority group to
AnnaBridge 161:aa5281ff4a02 2444 preemptive priority value and subpriority value.
AnnaBridge 161:aa5281ff4a02 2445 In case of a conflict between priority grouping and available
AnnaBridge 161:aa5281ff4a02 2446 priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set.
AnnaBridge 161:aa5281ff4a02 2447 \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
AnnaBridge 161:aa5281ff4a02 2448 \param [in] PriorityGroup Used priority group.
AnnaBridge 161:aa5281ff4a02 2449 \param [out] pPreemptPriority Preemptive priority value (starting from 0).
AnnaBridge 161:aa5281ff4a02 2450 \param [out] pSubPriority Subpriority value (starting from 0).
AnnaBridge 161:aa5281ff4a02 2451 */
AnnaBridge 161:aa5281ff4a02 2452 __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* const pPreemptPriority, uint32_t* const pSubPriority)
AnnaBridge 161:aa5281ff4a02 2453 {
AnnaBridge 161:aa5281ff4a02 2454 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
AnnaBridge 161:aa5281ff4a02 2455 uint32_t PreemptPriorityBits;
AnnaBridge 161:aa5281ff4a02 2456 uint32_t SubPriorityBits;
AnnaBridge 161:aa5281ff4a02 2457
AnnaBridge 161:aa5281ff4a02 2458 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
AnnaBridge 161:aa5281ff4a02 2459 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
AnnaBridge 161:aa5281ff4a02 2460
AnnaBridge 161:aa5281ff4a02 2461 *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL);
AnnaBridge 161:aa5281ff4a02 2462 *pSubPriority = (Priority ) & (uint32_t)((1UL << (SubPriorityBits )) - 1UL);
AnnaBridge 161:aa5281ff4a02 2463 }
AnnaBridge 161:aa5281ff4a02 2464
AnnaBridge 161:aa5281ff4a02 2465
AnnaBridge 161:aa5281ff4a02 2466 /**
AnnaBridge 161:aa5281ff4a02 2467 \brief Set Interrupt Vector
AnnaBridge 161:aa5281ff4a02 2468 \details Sets an interrupt vector in SRAM based interrupt vector table.
AnnaBridge 161:aa5281ff4a02 2469 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 161:aa5281ff4a02 2470 or negative to specify a processor exception.
AnnaBridge 161:aa5281ff4a02 2471 VTOR must been relocated to SRAM before.
AnnaBridge 161:aa5281ff4a02 2472 \param [in] IRQn Interrupt number
AnnaBridge 161:aa5281ff4a02 2473 \param [in] vector Address of interrupt handler function
AnnaBridge 161:aa5281ff4a02 2474 */
AnnaBridge 161:aa5281ff4a02 2475 __STATIC_INLINE void __NVIC_SetVector(IRQn_Type IRQn, uint32_t vector)
AnnaBridge 161:aa5281ff4a02 2476 {
AnnaBridge 161:aa5281ff4a02 2477 uint32_t *vectors = (uint32_t *)SCB->VTOR;
AnnaBridge 161:aa5281ff4a02 2478 vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET] = vector;
AnnaBridge 161:aa5281ff4a02 2479 }
AnnaBridge 161:aa5281ff4a02 2480
AnnaBridge 161:aa5281ff4a02 2481
AnnaBridge 161:aa5281ff4a02 2482 /**
AnnaBridge 161:aa5281ff4a02 2483 \brief Get Interrupt Vector
AnnaBridge 161:aa5281ff4a02 2484 \details Reads an interrupt vector from interrupt vector table.
AnnaBridge 161:aa5281ff4a02 2485 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 161:aa5281ff4a02 2486 or negative to specify a processor exception.
AnnaBridge 161:aa5281ff4a02 2487 \param [in] IRQn Interrupt number.
AnnaBridge 161:aa5281ff4a02 2488 \return Address of interrupt handler function
AnnaBridge 161:aa5281ff4a02 2489 */
AnnaBridge 161:aa5281ff4a02 2490 __STATIC_INLINE uint32_t __NVIC_GetVector(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2491 {
AnnaBridge 161:aa5281ff4a02 2492 uint32_t *vectors = (uint32_t *)SCB->VTOR;
AnnaBridge 161:aa5281ff4a02 2493 return vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET];
AnnaBridge 161:aa5281ff4a02 2494 }
AnnaBridge 161:aa5281ff4a02 2495
AnnaBridge 161:aa5281ff4a02 2496
AnnaBridge 161:aa5281ff4a02 2497 /**
AnnaBridge 161:aa5281ff4a02 2498 \brief System Reset
AnnaBridge 161:aa5281ff4a02 2499 \details Initiates a system reset request to reset the MCU.
AnnaBridge 161:aa5281ff4a02 2500 */
AnnaBridge 161:aa5281ff4a02 2501 __STATIC_INLINE void __NVIC_SystemReset(void)
AnnaBridge 161:aa5281ff4a02 2502 {
AnnaBridge 161:aa5281ff4a02 2503 __DSB(); /* Ensure all outstanding memory accesses included
AnnaBridge 161:aa5281ff4a02 2504 buffered write are completed before reset */
AnnaBridge 161:aa5281ff4a02 2505 SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
AnnaBridge 161:aa5281ff4a02 2506 (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
AnnaBridge 161:aa5281ff4a02 2507 SCB_AIRCR_SYSRESETREQ_Msk ); /* Keep priority group unchanged */
AnnaBridge 161:aa5281ff4a02 2508 __DSB(); /* Ensure completion of memory access */
AnnaBridge 161:aa5281ff4a02 2509
AnnaBridge 161:aa5281ff4a02 2510 for(;;) /* wait until reset */
AnnaBridge 161:aa5281ff4a02 2511 {
AnnaBridge 161:aa5281ff4a02 2512 __NOP();
AnnaBridge 161:aa5281ff4a02 2513 }
AnnaBridge 161:aa5281ff4a02 2514 }
AnnaBridge 161:aa5281ff4a02 2515
AnnaBridge 161:aa5281ff4a02 2516 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
AnnaBridge 161:aa5281ff4a02 2517 /**
AnnaBridge 161:aa5281ff4a02 2518 \brief Set Priority Grouping (non-secure)
AnnaBridge 161:aa5281ff4a02 2519 \details Sets the non-secure priority grouping field when in secure state using the required unlock sequence.
AnnaBridge 161:aa5281ff4a02 2520 The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
AnnaBridge 161:aa5281ff4a02 2521 Only values from 0..7 are used.
AnnaBridge 161:aa5281ff4a02 2522 In case of a conflict between priority grouping and available
AnnaBridge 161:aa5281ff4a02 2523 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
AnnaBridge 161:aa5281ff4a02 2524 \param [in] PriorityGroup Priority grouping field.
AnnaBridge 161:aa5281ff4a02 2525 */
AnnaBridge 161:aa5281ff4a02 2526 __STATIC_INLINE void TZ_NVIC_SetPriorityGrouping_NS(uint32_t PriorityGroup)
AnnaBridge 161:aa5281ff4a02 2527 {
AnnaBridge 161:aa5281ff4a02 2528 uint32_t reg_value;
AnnaBridge 161:aa5281ff4a02 2529 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
AnnaBridge 161:aa5281ff4a02 2530
Anna Bridge 169:a7c7b631e539 2531 reg_value = SCB_NS->AIRCR; /* read old register configuration */
Anna Bridge 169:a7c7b631e539 2532 reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
AnnaBridge 161:aa5281ff4a02 2533 reg_value = (reg_value |
AnnaBridge 161:aa5281ff4a02 2534 ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
Anna Bridge 169:a7c7b631e539 2535 (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
AnnaBridge 161:aa5281ff4a02 2536 SCB_NS->AIRCR = reg_value;
AnnaBridge 161:aa5281ff4a02 2537 }
AnnaBridge 161:aa5281ff4a02 2538
AnnaBridge 161:aa5281ff4a02 2539
AnnaBridge 161:aa5281ff4a02 2540 /**
AnnaBridge 161:aa5281ff4a02 2541 \brief Get Priority Grouping (non-secure)
AnnaBridge 161:aa5281ff4a02 2542 \details Reads the priority grouping field from the non-secure NVIC when in secure state.
AnnaBridge 161:aa5281ff4a02 2543 \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
AnnaBridge 161:aa5281ff4a02 2544 */
AnnaBridge 161:aa5281ff4a02 2545 __STATIC_INLINE uint32_t TZ_NVIC_GetPriorityGrouping_NS(void)
AnnaBridge 161:aa5281ff4a02 2546 {
AnnaBridge 161:aa5281ff4a02 2547 return ((uint32_t)((SCB_NS->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
AnnaBridge 161:aa5281ff4a02 2548 }
AnnaBridge 161:aa5281ff4a02 2549
AnnaBridge 161:aa5281ff4a02 2550
AnnaBridge 161:aa5281ff4a02 2551 /**
AnnaBridge 161:aa5281ff4a02 2552 \brief Enable Interrupt (non-secure)
AnnaBridge 161:aa5281ff4a02 2553 \details Enables a device specific interrupt in the non-secure NVIC interrupt controller when in secure state.
AnnaBridge 161:aa5281ff4a02 2554 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2555 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2556 */
AnnaBridge 161:aa5281ff4a02 2557 __STATIC_INLINE void TZ_NVIC_EnableIRQ_NS(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2558 {
AnnaBridge 161:aa5281ff4a02 2559 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2560 {
Anna Bridge 169:a7c7b631e539 2561 NVIC_NS->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
AnnaBridge 161:aa5281ff4a02 2562 }
AnnaBridge 161:aa5281ff4a02 2563 }
AnnaBridge 161:aa5281ff4a02 2564
AnnaBridge 161:aa5281ff4a02 2565
AnnaBridge 161:aa5281ff4a02 2566 /**
AnnaBridge 161:aa5281ff4a02 2567 \brief Get Interrupt Enable status (non-secure)
AnnaBridge 161:aa5281ff4a02 2568 \details Returns a device specific interrupt enable status from the non-secure NVIC interrupt controller when in secure state.
AnnaBridge 161:aa5281ff4a02 2569 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2570 \return 0 Interrupt is not enabled.
AnnaBridge 161:aa5281ff4a02 2571 \return 1 Interrupt is enabled.
AnnaBridge 161:aa5281ff4a02 2572 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2573 */
AnnaBridge 161:aa5281ff4a02 2574 __STATIC_INLINE uint32_t TZ_NVIC_GetEnableIRQ_NS(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2575 {
AnnaBridge 161:aa5281ff4a02 2576 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2577 {
Anna Bridge 169:a7c7b631e539 2578 return((uint32_t)(((NVIC_NS->ISER[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2579 }
AnnaBridge 161:aa5281ff4a02 2580 else
AnnaBridge 161:aa5281ff4a02 2581 {
AnnaBridge 161:aa5281ff4a02 2582 return(0U);
AnnaBridge 161:aa5281ff4a02 2583 }
AnnaBridge 161:aa5281ff4a02 2584 }
AnnaBridge 161:aa5281ff4a02 2585
AnnaBridge 161:aa5281ff4a02 2586
AnnaBridge 161:aa5281ff4a02 2587 /**
AnnaBridge 161:aa5281ff4a02 2588 \brief Disable Interrupt (non-secure)
AnnaBridge 161:aa5281ff4a02 2589 \details Disables a device specific interrupt in the non-secure NVIC interrupt controller when in secure state.
AnnaBridge 161:aa5281ff4a02 2590 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2591 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2592 */
AnnaBridge 161:aa5281ff4a02 2593 __STATIC_INLINE void TZ_NVIC_DisableIRQ_NS(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2594 {
AnnaBridge 161:aa5281ff4a02 2595 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2596 {
Anna Bridge 169:a7c7b631e539 2597 NVIC_NS->ICER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
AnnaBridge 161:aa5281ff4a02 2598 }
AnnaBridge 161:aa5281ff4a02 2599 }
AnnaBridge 161:aa5281ff4a02 2600
AnnaBridge 161:aa5281ff4a02 2601
AnnaBridge 161:aa5281ff4a02 2602 /**
AnnaBridge 161:aa5281ff4a02 2603 \brief Get Pending Interrupt (non-secure)
AnnaBridge 161:aa5281ff4a02 2604 \details Reads the NVIC pending register in the non-secure NVIC when in secure state and returns the pending bit for the specified device specific interrupt.
AnnaBridge 161:aa5281ff4a02 2605 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2606 \return 0 Interrupt status is not pending.
AnnaBridge 161:aa5281ff4a02 2607 \return 1 Interrupt status is pending.
AnnaBridge 161:aa5281ff4a02 2608 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2609 */
AnnaBridge 161:aa5281ff4a02 2610 __STATIC_INLINE uint32_t TZ_NVIC_GetPendingIRQ_NS(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2611 {
AnnaBridge 161:aa5281ff4a02 2612 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2613 {
Anna Bridge 169:a7c7b631e539 2614 return((uint32_t)(((NVIC_NS->ISPR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2615 }
AnnaBridge 161:aa5281ff4a02 2616 else
AnnaBridge 161:aa5281ff4a02 2617 {
AnnaBridge 161:aa5281ff4a02 2618 return(0U);
AnnaBridge 161:aa5281ff4a02 2619 }
AnnaBridge 161:aa5281ff4a02 2620 }
AnnaBridge 161:aa5281ff4a02 2621
AnnaBridge 161:aa5281ff4a02 2622
AnnaBridge 161:aa5281ff4a02 2623 /**
AnnaBridge 161:aa5281ff4a02 2624 \brief Set Pending Interrupt (non-secure)
AnnaBridge 161:aa5281ff4a02 2625 \details Sets the pending bit of a device specific interrupt in the non-secure NVIC pending register when in secure state.
AnnaBridge 161:aa5281ff4a02 2626 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2627 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2628 */
AnnaBridge 161:aa5281ff4a02 2629 __STATIC_INLINE void TZ_NVIC_SetPendingIRQ_NS(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2630 {
AnnaBridge 161:aa5281ff4a02 2631 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2632 {
Anna Bridge 169:a7c7b631e539 2633 NVIC_NS->ISPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
AnnaBridge 161:aa5281ff4a02 2634 }
AnnaBridge 161:aa5281ff4a02 2635 }
AnnaBridge 161:aa5281ff4a02 2636
AnnaBridge 161:aa5281ff4a02 2637
AnnaBridge 161:aa5281ff4a02 2638 /**
AnnaBridge 161:aa5281ff4a02 2639 \brief Clear Pending Interrupt (non-secure)
AnnaBridge 161:aa5281ff4a02 2640 \details Clears the pending bit of a device specific interrupt in the non-secure NVIC pending register when in secure state.
AnnaBridge 161:aa5281ff4a02 2641 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2642 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2643 */
AnnaBridge 161:aa5281ff4a02 2644 __STATIC_INLINE void TZ_NVIC_ClearPendingIRQ_NS(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2645 {
AnnaBridge 161:aa5281ff4a02 2646 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2647 {
Anna Bridge 169:a7c7b631e539 2648 NVIC_NS->ICPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
AnnaBridge 161:aa5281ff4a02 2649 }
AnnaBridge 161:aa5281ff4a02 2650 }
AnnaBridge 161:aa5281ff4a02 2651
AnnaBridge 161:aa5281ff4a02 2652
AnnaBridge 161:aa5281ff4a02 2653 /**
AnnaBridge 161:aa5281ff4a02 2654 \brief Get Active Interrupt (non-secure)
AnnaBridge 161:aa5281ff4a02 2655 \details Reads the active register in non-secure NVIC when in secure state and returns the active bit for the device specific interrupt.
AnnaBridge 161:aa5281ff4a02 2656 \param [in] IRQn Device specific interrupt number.
AnnaBridge 161:aa5281ff4a02 2657 \return 0 Interrupt status is not active.
AnnaBridge 161:aa5281ff4a02 2658 \return 1 Interrupt status is active.
AnnaBridge 161:aa5281ff4a02 2659 \note IRQn must not be negative.
AnnaBridge 161:aa5281ff4a02 2660 */
AnnaBridge 161:aa5281ff4a02 2661 __STATIC_INLINE uint32_t TZ_NVIC_GetActive_NS(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2662 {
AnnaBridge 161:aa5281ff4a02 2663 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2664 {
Anna Bridge 169:a7c7b631e539 2665 return((uint32_t)(((NVIC_NS->IABR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 161:aa5281ff4a02 2666 }
AnnaBridge 161:aa5281ff4a02 2667 else
AnnaBridge 161:aa5281ff4a02 2668 {
AnnaBridge 161:aa5281ff4a02 2669 return(0U);
AnnaBridge 161:aa5281ff4a02 2670 }
AnnaBridge 161:aa5281ff4a02 2671 }
AnnaBridge 161:aa5281ff4a02 2672
AnnaBridge 161:aa5281ff4a02 2673
AnnaBridge 161:aa5281ff4a02 2674 /**
AnnaBridge 161:aa5281ff4a02 2675 \brief Set Interrupt Priority (non-secure)
AnnaBridge 161:aa5281ff4a02 2676 \details Sets the priority of a non-secure device specific interrupt or a non-secure processor exception when in secure state.
AnnaBridge 161:aa5281ff4a02 2677 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 161:aa5281ff4a02 2678 or negative to specify a processor exception.
AnnaBridge 161:aa5281ff4a02 2679 \param [in] IRQn Interrupt number.
AnnaBridge 161:aa5281ff4a02 2680 \param [in] priority Priority to set.
AnnaBridge 161:aa5281ff4a02 2681 \note The priority cannot be set for every non-secure processor exception.
AnnaBridge 161:aa5281ff4a02 2682 */
AnnaBridge 161:aa5281ff4a02 2683 __STATIC_INLINE void TZ_NVIC_SetPriority_NS(IRQn_Type IRQn, uint32_t priority)
AnnaBridge 161:aa5281ff4a02 2684 {
AnnaBridge 161:aa5281ff4a02 2685 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2686 {
Anna Bridge 169:a7c7b631e539 2687 NVIC_NS->IPR[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
AnnaBridge 161:aa5281ff4a02 2688 }
AnnaBridge 161:aa5281ff4a02 2689 else
AnnaBridge 161:aa5281ff4a02 2690 {
Anna Bridge 169:a7c7b631e539 2691 SCB_NS->SHPR[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
AnnaBridge 161:aa5281ff4a02 2692 }
AnnaBridge 161:aa5281ff4a02 2693 }
AnnaBridge 161:aa5281ff4a02 2694
AnnaBridge 161:aa5281ff4a02 2695
AnnaBridge 161:aa5281ff4a02 2696 /**
AnnaBridge 161:aa5281ff4a02 2697 \brief Get Interrupt Priority (non-secure)
AnnaBridge 161:aa5281ff4a02 2698 \details Reads the priority of a non-secure device specific interrupt or a non-secure processor exception when in secure state.
AnnaBridge 161:aa5281ff4a02 2699 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 161:aa5281ff4a02 2700 or negative to specify a processor exception.
AnnaBridge 161:aa5281ff4a02 2701 \param [in] IRQn Interrupt number.
AnnaBridge 161:aa5281ff4a02 2702 \return Interrupt Priority. Value is aligned automatically to the implemented priority bits of the microcontroller.
AnnaBridge 161:aa5281ff4a02 2703 */
AnnaBridge 161:aa5281ff4a02 2704 __STATIC_INLINE uint32_t TZ_NVIC_GetPriority_NS(IRQn_Type IRQn)
AnnaBridge 161:aa5281ff4a02 2705 {
AnnaBridge 161:aa5281ff4a02 2706
AnnaBridge 161:aa5281ff4a02 2707 if ((int32_t)(IRQn) >= 0)
AnnaBridge 161:aa5281ff4a02 2708 {
Anna Bridge 169:a7c7b631e539 2709 return(((uint32_t)NVIC_NS->IPR[((uint32_t)IRQn)] >> (8U - __NVIC_PRIO_BITS)));
AnnaBridge 161:aa5281ff4a02 2710 }
AnnaBridge 161:aa5281ff4a02 2711 else
AnnaBridge 161:aa5281ff4a02 2712 {
Anna Bridge 169:a7c7b631e539 2713 return(((uint32_t)SCB_NS->SHPR[(((uint32_t)IRQn) & 0xFUL)-4UL] >> (8U - __NVIC_PRIO_BITS)));
AnnaBridge 161:aa5281ff4a02 2714 }
AnnaBridge 161:aa5281ff4a02 2715 }
AnnaBridge 161:aa5281ff4a02 2716 #endif /* defined (__ARM_FEATURE_CMSE) &&(__ARM_FEATURE_CMSE == 3U) */
AnnaBridge 161:aa5281ff4a02 2717
AnnaBridge 161:aa5281ff4a02 2718 /*@} end of CMSIS_Core_NVICFunctions */
AnnaBridge 161:aa5281ff4a02 2719
AnnaBridge 161:aa5281ff4a02 2720 /* ########################## MPU functions #################################### */
AnnaBridge 161:aa5281ff4a02 2721
AnnaBridge 161:aa5281ff4a02 2722 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
AnnaBridge 161:aa5281ff4a02 2723
AnnaBridge 161:aa5281ff4a02 2724 #include "mpu_armv8.h"
AnnaBridge 161:aa5281ff4a02 2725
AnnaBridge 161:aa5281ff4a02 2726 #endif
AnnaBridge 161:aa5281ff4a02 2727
AnnaBridge 161:aa5281ff4a02 2728 /* ########################## FPU functions #################################### */
AnnaBridge 161:aa5281ff4a02 2729 /**
AnnaBridge 161:aa5281ff4a02 2730 \ingroup CMSIS_Core_FunctionInterface
AnnaBridge 161:aa5281ff4a02 2731 \defgroup CMSIS_Core_FpuFunctions FPU Functions
AnnaBridge 161:aa5281ff4a02 2732 \brief Function that provides FPU type.
AnnaBridge 161:aa5281ff4a02 2733 @{
AnnaBridge 161:aa5281ff4a02 2734 */
AnnaBridge 161:aa5281ff4a02 2735
AnnaBridge 161:aa5281ff4a02 2736 /**
AnnaBridge 161:aa5281ff4a02 2737 \brief get FPU type
AnnaBridge 161:aa5281ff4a02 2738 \details returns the FPU type
AnnaBridge 161:aa5281ff4a02 2739 \returns
AnnaBridge 161:aa5281ff4a02 2740 - \b 0: No FPU
AnnaBridge 161:aa5281ff4a02 2741 - \b 1: Single precision FPU
AnnaBridge 161:aa5281ff4a02 2742 - \b 2: Double + Single precision FPU
AnnaBridge 161:aa5281ff4a02 2743 */
AnnaBridge 161:aa5281ff4a02 2744 __STATIC_INLINE uint32_t SCB_GetFPUType(void)
AnnaBridge 161:aa5281ff4a02 2745 {
AnnaBridge 161:aa5281ff4a02 2746 uint32_t mvfr0;
AnnaBridge 161:aa5281ff4a02 2747
AnnaBridge 161:aa5281ff4a02 2748 mvfr0 = FPU->MVFR0;
AnnaBridge 161:aa5281ff4a02 2749 if ((mvfr0 & (FPU_MVFR0_Single_precision_Msk | FPU_MVFR0_Double_precision_Msk)) == 0x220U)
AnnaBridge 161:aa5281ff4a02 2750 {
AnnaBridge 161:aa5281ff4a02 2751 return 2U; /* Double + Single precision FPU */
AnnaBridge 161:aa5281ff4a02 2752 }
AnnaBridge 161:aa5281ff4a02 2753 else if ((mvfr0 & (FPU_MVFR0_Single_precision_Msk | FPU_MVFR0_Double_precision_Msk)) == 0x020U)
AnnaBridge 161:aa5281ff4a02 2754 {
AnnaBridge 161:aa5281ff4a02 2755 return 1U; /* Single precision FPU */
AnnaBridge 161:aa5281ff4a02 2756 }
AnnaBridge 161:aa5281ff4a02 2757 else
AnnaBridge 161:aa5281ff4a02 2758 {
AnnaBridge 161:aa5281ff4a02 2759 return 0U; /* No FPU */
AnnaBridge 161:aa5281ff4a02 2760 }
AnnaBridge 161:aa5281ff4a02 2761 }
AnnaBridge 161:aa5281ff4a02 2762
AnnaBridge 161:aa5281ff4a02 2763
AnnaBridge 161:aa5281ff4a02 2764 /*@} end of CMSIS_Core_FpuFunctions */
AnnaBridge 161:aa5281ff4a02 2765
AnnaBridge 161:aa5281ff4a02 2766
AnnaBridge 161:aa5281ff4a02 2767
AnnaBridge 161:aa5281ff4a02 2768 /* ########################## SAU functions #################################### */
AnnaBridge 161:aa5281ff4a02 2769 /**
AnnaBridge 161:aa5281ff4a02 2770 \ingroup CMSIS_Core_FunctionInterface
AnnaBridge 161:aa5281ff4a02 2771 \defgroup CMSIS_Core_SAUFunctions SAU Functions
AnnaBridge 161:aa5281ff4a02 2772 \brief Functions that configure the SAU.
AnnaBridge 161:aa5281ff4a02 2773 @{
AnnaBridge 161:aa5281ff4a02 2774 */
AnnaBridge 161:aa5281ff4a02 2775
AnnaBridge 161:aa5281ff4a02 2776 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
AnnaBridge 161:aa5281ff4a02 2777
AnnaBridge 161:aa5281ff4a02 2778 /**
AnnaBridge 161:aa5281ff4a02 2779 \brief Enable SAU
AnnaBridge 161:aa5281ff4a02 2780 \details Enables the Security Attribution Unit (SAU).
AnnaBridge 161:aa5281ff4a02 2781 */
AnnaBridge 161:aa5281ff4a02 2782 __STATIC_INLINE void TZ_SAU_Enable(void)
AnnaBridge 161:aa5281ff4a02 2783 {
AnnaBridge 161:aa5281ff4a02 2784 SAU->CTRL |= (SAU_CTRL_ENABLE_Msk);
AnnaBridge 161:aa5281ff4a02 2785 }
AnnaBridge 161:aa5281ff4a02 2786
AnnaBridge 161:aa5281ff4a02 2787
AnnaBridge 161:aa5281ff4a02 2788
AnnaBridge 161:aa5281ff4a02 2789 /**
AnnaBridge 161:aa5281ff4a02 2790 \brief Disable SAU
AnnaBridge 161:aa5281ff4a02 2791 \details Disables the Security Attribution Unit (SAU).
AnnaBridge 161:aa5281ff4a02 2792 */
AnnaBridge 161:aa5281ff4a02 2793 __STATIC_INLINE void TZ_SAU_Disable(void)
AnnaBridge 161:aa5281ff4a02 2794 {
AnnaBridge 161:aa5281ff4a02 2795 SAU->CTRL &= ~(SAU_CTRL_ENABLE_Msk);
AnnaBridge 161:aa5281ff4a02 2796 }
AnnaBridge 161:aa5281ff4a02 2797
AnnaBridge 161:aa5281ff4a02 2798 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
AnnaBridge 161:aa5281ff4a02 2799
AnnaBridge 161:aa5281ff4a02 2800 /*@} end of CMSIS_Core_SAUFunctions */
AnnaBridge 161:aa5281ff4a02 2801
AnnaBridge 161:aa5281ff4a02 2802
AnnaBridge 161:aa5281ff4a02 2803
AnnaBridge 161:aa5281ff4a02 2804
AnnaBridge 161:aa5281ff4a02 2805 /* ################################## SysTick function ############################################ */
AnnaBridge 161:aa5281ff4a02 2806 /**
AnnaBridge 161:aa5281ff4a02 2807 \ingroup CMSIS_Core_FunctionInterface
AnnaBridge 161:aa5281ff4a02 2808 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
AnnaBridge 161:aa5281ff4a02 2809 \brief Functions that configure the System.
AnnaBridge 161:aa5281ff4a02 2810 @{
AnnaBridge 161:aa5281ff4a02 2811 */
AnnaBridge 161:aa5281ff4a02 2812
AnnaBridge 161:aa5281ff4a02 2813 #if defined (__Vendor_SysTickConfig) && (__Vendor_SysTickConfig == 0U)
AnnaBridge 161:aa5281ff4a02 2814
AnnaBridge 161:aa5281ff4a02 2815 /**
AnnaBridge 161:aa5281ff4a02 2816 \brief System Tick Configuration
AnnaBridge 161:aa5281ff4a02 2817 \details Initializes the System Timer and its interrupt, and starts the System Tick Timer.
AnnaBridge 161:aa5281ff4a02 2818 Counter is in free running mode to generate periodic interrupts.
AnnaBridge 161:aa5281ff4a02 2819 \param [in] ticks Number of ticks between two interrupts.
AnnaBridge 161:aa5281ff4a02 2820 \return 0 Function succeeded.
AnnaBridge 161:aa5281ff4a02 2821 \return 1 Function failed.
AnnaBridge 161:aa5281ff4a02 2822 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
AnnaBridge 161:aa5281ff4a02 2823 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
AnnaBridge 161:aa5281ff4a02 2824 must contain a vendor-specific implementation of this function.
AnnaBridge 161:aa5281ff4a02 2825 */
AnnaBridge 161:aa5281ff4a02 2826 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
AnnaBridge 161:aa5281ff4a02 2827 {
AnnaBridge 161:aa5281ff4a02 2828 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
AnnaBridge 161:aa5281ff4a02 2829 {
AnnaBridge 161:aa5281ff4a02 2830 return (1UL); /* Reload value impossible */
AnnaBridge 161:aa5281ff4a02 2831 }
AnnaBridge 161:aa5281ff4a02 2832
AnnaBridge 161:aa5281ff4a02 2833 SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
AnnaBridge 161:aa5281ff4a02 2834 NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
AnnaBridge 161:aa5281ff4a02 2835 SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
AnnaBridge 161:aa5281ff4a02 2836 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
AnnaBridge 161:aa5281ff4a02 2837 SysTick_CTRL_TICKINT_Msk |
AnnaBridge 161:aa5281ff4a02 2838 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
AnnaBridge 161:aa5281ff4a02 2839 return (0UL); /* Function successful */
AnnaBridge 161:aa5281ff4a02 2840 }
AnnaBridge 161:aa5281ff4a02 2841
AnnaBridge 161:aa5281ff4a02 2842 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
AnnaBridge 161:aa5281ff4a02 2843 /**
AnnaBridge 161:aa5281ff4a02 2844 \brief System Tick Configuration (non-secure)
AnnaBridge 161:aa5281ff4a02 2845 \details Initializes the non-secure System Timer and its interrupt when in secure state, and starts the System Tick Timer.
AnnaBridge 161:aa5281ff4a02 2846 Counter is in free running mode to generate periodic interrupts.
AnnaBridge 161:aa5281ff4a02 2847 \param [in] ticks Number of ticks between two interrupts.
AnnaBridge 161:aa5281ff4a02 2848 \return 0 Function succeeded.
AnnaBridge 161:aa5281ff4a02 2849 \return 1 Function failed.
AnnaBridge 161:aa5281ff4a02 2850 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
AnnaBridge 161:aa5281ff4a02 2851 function <b>TZ_SysTick_Config_NS</b> is not included. In this case, the file <b><i>device</i>.h</b>
AnnaBridge 161:aa5281ff4a02 2852 must contain a vendor-specific implementation of this function.
AnnaBridge 161:aa5281ff4a02 2853
AnnaBridge 161:aa5281ff4a02 2854 */
AnnaBridge 161:aa5281ff4a02 2855 __STATIC_INLINE uint32_t TZ_SysTick_Config_NS(uint32_t ticks)
AnnaBridge 161:aa5281ff4a02 2856 {
AnnaBridge 161:aa5281ff4a02 2857 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
AnnaBridge 161:aa5281ff4a02 2858 {
AnnaBridge 161:aa5281ff4a02 2859 return (1UL); /* Reload value impossible */
AnnaBridge 161:aa5281ff4a02 2860 }
AnnaBridge 161:aa5281ff4a02 2861
AnnaBridge 161:aa5281ff4a02 2862 SysTick_NS->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
AnnaBridge 161:aa5281ff4a02 2863 TZ_NVIC_SetPriority_NS (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
AnnaBridge 161:aa5281ff4a02 2864 SysTick_NS->VAL = 0UL; /* Load the SysTick Counter Value */
AnnaBridge 161:aa5281ff4a02 2865 SysTick_NS->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
AnnaBridge 161:aa5281ff4a02 2866 SysTick_CTRL_TICKINT_Msk |
AnnaBridge 161:aa5281ff4a02 2867 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
AnnaBridge 161:aa5281ff4a02 2868 return (0UL); /* Function successful */
AnnaBridge 161:aa5281ff4a02 2869 }
AnnaBridge 161:aa5281ff4a02 2870 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
AnnaBridge 161:aa5281ff4a02 2871
AnnaBridge 161:aa5281ff4a02 2872 #endif
AnnaBridge 161:aa5281ff4a02 2873
AnnaBridge 161:aa5281ff4a02 2874 /*@} end of CMSIS_Core_SysTickFunctions */
AnnaBridge 161:aa5281ff4a02 2875
AnnaBridge 161:aa5281ff4a02 2876
AnnaBridge 161:aa5281ff4a02 2877
AnnaBridge 161:aa5281ff4a02 2878 /* ##################################### Debug In/Output function ########################################### */
AnnaBridge 161:aa5281ff4a02 2879 /**
AnnaBridge 161:aa5281ff4a02 2880 \ingroup CMSIS_Core_FunctionInterface
AnnaBridge 161:aa5281ff4a02 2881 \defgroup CMSIS_core_DebugFunctions ITM Functions
AnnaBridge 161:aa5281ff4a02 2882 \brief Functions that access the ITM debug interface.
AnnaBridge 161:aa5281ff4a02 2883 @{
AnnaBridge 161:aa5281ff4a02 2884 */
AnnaBridge 161:aa5281ff4a02 2885
AnnaBridge 161:aa5281ff4a02 2886 extern volatile int32_t ITM_RxBuffer; /*!< External variable to receive characters. */
AnnaBridge 161:aa5281ff4a02 2887 #define ITM_RXBUFFER_EMPTY ((int32_t)0x5AA55AA5U) /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */
AnnaBridge 161:aa5281ff4a02 2888
AnnaBridge 161:aa5281ff4a02 2889
AnnaBridge 161:aa5281ff4a02 2890 /**
AnnaBridge 161:aa5281ff4a02 2891 \brief ITM Send Character
AnnaBridge 161:aa5281ff4a02 2892 \details Transmits a character via the ITM channel 0, and
AnnaBridge 161:aa5281ff4a02 2893 \li Just returns when no debugger is connected that has booked the output.
AnnaBridge 161:aa5281ff4a02 2894 \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted.
AnnaBridge 161:aa5281ff4a02 2895 \param [in] ch Character to transmit.
AnnaBridge 161:aa5281ff4a02 2896 \returns Character to transmit.
AnnaBridge 161:aa5281ff4a02 2897 */
AnnaBridge 161:aa5281ff4a02 2898 __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch)
AnnaBridge 161:aa5281ff4a02 2899 {
AnnaBridge 161:aa5281ff4a02 2900 if (((ITM->TCR & ITM_TCR_ITMENA_Msk) != 0UL) && /* ITM enabled */
AnnaBridge 161:aa5281ff4a02 2901 ((ITM->TER & 1UL ) != 0UL) ) /* ITM Port #0 enabled */
AnnaBridge 161:aa5281ff4a02 2902 {
AnnaBridge 161:aa5281ff4a02 2903 while (ITM->PORT[0U].u32 == 0UL)
AnnaBridge 161:aa5281ff4a02 2904 {
AnnaBridge 161:aa5281ff4a02 2905 __NOP();
AnnaBridge 161:aa5281ff4a02 2906 }
AnnaBridge 161:aa5281ff4a02 2907 ITM->PORT[0U].u8 = (uint8_t)ch;
AnnaBridge 161:aa5281ff4a02 2908 }
AnnaBridge 161:aa5281ff4a02 2909 return (ch);
AnnaBridge 161:aa5281ff4a02 2910 }
AnnaBridge 161:aa5281ff4a02 2911
AnnaBridge 161:aa5281ff4a02 2912
AnnaBridge 161:aa5281ff4a02 2913 /**
AnnaBridge 161:aa5281ff4a02 2914 \brief ITM Receive Character
AnnaBridge 161:aa5281ff4a02 2915 \details Inputs a character via the external variable \ref ITM_RxBuffer.
AnnaBridge 161:aa5281ff4a02 2916 \return Received character.
AnnaBridge 161:aa5281ff4a02 2917 \return -1 No character pending.
AnnaBridge 161:aa5281ff4a02 2918 */
AnnaBridge 161:aa5281ff4a02 2919 __STATIC_INLINE int32_t ITM_ReceiveChar (void)
AnnaBridge 161:aa5281ff4a02 2920 {
AnnaBridge 161:aa5281ff4a02 2921 int32_t ch = -1; /* no character available */
AnnaBridge 161:aa5281ff4a02 2922
AnnaBridge 161:aa5281ff4a02 2923 if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY)
AnnaBridge 161:aa5281ff4a02 2924 {
AnnaBridge 161:aa5281ff4a02 2925 ch = ITM_RxBuffer;
AnnaBridge 161:aa5281ff4a02 2926 ITM_RxBuffer = ITM_RXBUFFER_EMPTY; /* ready for next character */
AnnaBridge 161:aa5281ff4a02 2927 }
AnnaBridge 161:aa5281ff4a02 2928
AnnaBridge 161:aa5281ff4a02 2929 return (ch);
AnnaBridge 161:aa5281ff4a02 2930 }
AnnaBridge 161:aa5281ff4a02 2931
AnnaBridge 161:aa5281ff4a02 2932
AnnaBridge 161:aa5281ff4a02 2933 /**
AnnaBridge 161:aa5281ff4a02 2934 \brief ITM Check Character
AnnaBridge 161:aa5281ff4a02 2935 \details Checks whether a character is pending for reading in the variable \ref ITM_RxBuffer.
AnnaBridge 161:aa5281ff4a02 2936 \return 0 No character available.
AnnaBridge 161:aa5281ff4a02 2937 \return 1 Character available.
AnnaBridge 161:aa5281ff4a02 2938 */
AnnaBridge 161:aa5281ff4a02 2939 __STATIC_INLINE int32_t ITM_CheckChar (void)
AnnaBridge 161:aa5281ff4a02 2940 {
AnnaBridge 161:aa5281ff4a02 2941
AnnaBridge 161:aa5281ff4a02 2942 if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY)
AnnaBridge 161:aa5281ff4a02 2943 {
AnnaBridge 161:aa5281ff4a02 2944 return (0); /* no character available */
AnnaBridge 161:aa5281ff4a02 2945 }
AnnaBridge 161:aa5281ff4a02 2946 else
AnnaBridge 161:aa5281ff4a02 2947 {
AnnaBridge 161:aa5281ff4a02 2948 return (1); /* character available */
AnnaBridge 161:aa5281ff4a02 2949 }
AnnaBridge 161:aa5281ff4a02 2950 }
AnnaBridge 161:aa5281ff4a02 2951
AnnaBridge 161:aa5281ff4a02 2952 /*@} end of CMSIS_core_DebugFunctions */
AnnaBridge 161:aa5281ff4a02 2953
AnnaBridge 161:aa5281ff4a02 2954
AnnaBridge 161:aa5281ff4a02 2955
AnnaBridge 161:aa5281ff4a02 2956
AnnaBridge 161:aa5281ff4a02 2957 #ifdef __cplusplus
AnnaBridge 161:aa5281ff4a02 2958 }
AnnaBridge 161:aa5281ff4a02 2959 #endif
AnnaBridge 161:aa5281ff4a02 2960
AnnaBridge 161:aa5281ff4a02 2961 #endif /* __CORE_CM33_H_DEPENDANT */
AnnaBridge 161:aa5281ff4a02 2962
AnnaBridge 161:aa5281ff4a02 2963 #endif /* __CMSIS_GENERIC */