The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 09 11:14:10 2017 +0000
Revision:
157:e7ca05fa8600
Parent:
156:ff21514d8981
Child:
160:5571c4ff569f
Release 155 of the mbed library.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 156:ff21514d8981 1 /**************************************************************************//**
AnnaBridge 156:ff21514d8981 2 * @file core_cm0plus.h
AnnaBridge 156:ff21514d8981 3 * @brief CMSIS Cortex-M0+ Core Peripheral Access Layer Header File
AnnaBridge 156:ff21514d8981 4 * @version V5.0.2
AnnaBridge 156:ff21514d8981 5 * @date 13. February 2017
AnnaBridge 156:ff21514d8981 6 ******************************************************************************/
AnnaBridge 156:ff21514d8981 7 /*
AnnaBridge 156:ff21514d8981 8 * Copyright (c) 2009-2017 ARM Limited. All rights reserved.
AnnaBridge 156:ff21514d8981 9 *
AnnaBridge 156:ff21514d8981 10 * SPDX-License-Identifier: Apache-2.0
AnnaBridge 156:ff21514d8981 11 *
AnnaBridge 156:ff21514d8981 12 * Licensed under the Apache License, Version 2.0 (the License); you may
AnnaBridge 156:ff21514d8981 13 * not use this file except in compliance with the License.
AnnaBridge 156:ff21514d8981 14 * You may obtain a copy of the License at
AnnaBridge 156:ff21514d8981 15 *
AnnaBridge 156:ff21514d8981 16 * www.apache.org/licenses/LICENSE-2.0
AnnaBridge 156:ff21514d8981 17 *
AnnaBridge 156:ff21514d8981 18 * Unless required by applicable law or agreed to in writing, software
AnnaBridge 156:ff21514d8981 19 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
AnnaBridge 156:ff21514d8981 20 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
AnnaBridge 156:ff21514d8981 21 * See the License for the specific language governing permissions and
AnnaBridge 156:ff21514d8981 22 * limitations under the License.
AnnaBridge 156:ff21514d8981 23 */
AnnaBridge 156:ff21514d8981 24
AnnaBridge 156:ff21514d8981 25 #if defined ( __ICCARM__ )
AnnaBridge 156:ff21514d8981 26 #pragma system_include /* treat file as system include file for MISRA check */
AnnaBridge 156:ff21514d8981 27 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
AnnaBridge 156:ff21514d8981 28 #pragma clang system_header /* treat file as system include file */
AnnaBridge 156:ff21514d8981 29 #endif
AnnaBridge 156:ff21514d8981 30
AnnaBridge 156:ff21514d8981 31 #ifndef __CORE_CM0PLUS_H_GENERIC
AnnaBridge 156:ff21514d8981 32 #define __CORE_CM0PLUS_H_GENERIC
AnnaBridge 156:ff21514d8981 33
AnnaBridge 156:ff21514d8981 34 #include <stdint.h>
AnnaBridge 156:ff21514d8981 35
AnnaBridge 156:ff21514d8981 36 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 37 extern "C" {
AnnaBridge 156:ff21514d8981 38 #endif
AnnaBridge 156:ff21514d8981 39
AnnaBridge 156:ff21514d8981 40 /**
AnnaBridge 156:ff21514d8981 41 \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
AnnaBridge 156:ff21514d8981 42 CMSIS violates the following MISRA-C:2004 rules:
AnnaBridge 156:ff21514d8981 43
AnnaBridge 156:ff21514d8981 44 \li Required Rule 8.5, object/function definition in header file.<br>
AnnaBridge 156:ff21514d8981 45 Function definitions in header files are used to allow 'inlining'.
AnnaBridge 156:ff21514d8981 46
AnnaBridge 156:ff21514d8981 47 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
AnnaBridge 156:ff21514d8981 48 Unions are used for effective representation of core registers.
AnnaBridge 156:ff21514d8981 49
AnnaBridge 156:ff21514d8981 50 \li Advisory Rule 19.7, Function-like macro defined.<br>
AnnaBridge 156:ff21514d8981 51 Function-like macros are used to allow more efficient code.
AnnaBridge 156:ff21514d8981 52 */
AnnaBridge 156:ff21514d8981 53
AnnaBridge 156:ff21514d8981 54
AnnaBridge 156:ff21514d8981 55 /*******************************************************************************
AnnaBridge 156:ff21514d8981 56 * CMSIS definitions
AnnaBridge 156:ff21514d8981 57 ******************************************************************************/
AnnaBridge 156:ff21514d8981 58 /**
AnnaBridge 156:ff21514d8981 59 \ingroup Cortex-M0+
AnnaBridge 156:ff21514d8981 60 @{
AnnaBridge 156:ff21514d8981 61 */
AnnaBridge 156:ff21514d8981 62
AnnaBridge 156:ff21514d8981 63 /* CMSIS CM0+ definitions */
AnnaBridge 156:ff21514d8981 64 #define __CM0PLUS_CMSIS_VERSION_MAIN ( 5U) /*!< [31:16] CMSIS HAL main version */
AnnaBridge 156:ff21514d8981 65 #define __CM0PLUS_CMSIS_VERSION_SUB ( 0U) /*!< [15:0] CMSIS HAL sub version */
AnnaBridge 156:ff21514d8981 66 #define __CM0PLUS_CMSIS_VERSION ((__CM0PLUS_CMSIS_VERSION_MAIN << 16U) | \
AnnaBridge 156:ff21514d8981 67 __CM0PLUS_CMSIS_VERSION_SUB ) /*!< CMSIS HAL version number */
AnnaBridge 156:ff21514d8981 68
AnnaBridge 156:ff21514d8981 69 #define __CORTEX_M (0U) /*!< Cortex-M Core */
AnnaBridge 156:ff21514d8981 70
AnnaBridge 156:ff21514d8981 71 /** __FPU_USED indicates whether an FPU is used or not.
AnnaBridge 156:ff21514d8981 72 This core does not support an FPU at all
AnnaBridge 156:ff21514d8981 73 */
AnnaBridge 156:ff21514d8981 74 #define __FPU_USED 0U
AnnaBridge 156:ff21514d8981 75
AnnaBridge 156:ff21514d8981 76 #if defined ( __CC_ARM )
AnnaBridge 156:ff21514d8981 77 #if defined __TARGET_FPU_VFP
AnnaBridge 156:ff21514d8981 78 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 156:ff21514d8981 79 #endif
AnnaBridge 156:ff21514d8981 80
AnnaBridge 156:ff21514d8981 81 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
AnnaBridge 156:ff21514d8981 82 #if defined __ARM_PCS_VFP
AnnaBridge 156:ff21514d8981 83 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 156:ff21514d8981 84 #endif
AnnaBridge 156:ff21514d8981 85
AnnaBridge 156:ff21514d8981 86 #elif defined ( __GNUC__ )
AnnaBridge 156:ff21514d8981 87 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
AnnaBridge 156:ff21514d8981 88 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 156:ff21514d8981 89 #endif
AnnaBridge 156:ff21514d8981 90
AnnaBridge 156:ff21514d8981 91 #elif defined ( __ICCARM__ )
AnnaBridge 156:ff21514d8981 92 #if defined __ARMVFP__
AnnaBridge 156:ff21514d8981 93 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 156:ff21514d8981 94 #endif
AnnaBridge 156:ff21514d8981 95
AnnaBridge 156:ff21514d8981 96 #elif defined ( __TI_ARM__ )
AnnaBridge 156:ff21514d8981 97 #if defined __TI_VFP_SUPPORT__
AnnaBridge 156:ff21514d8981 98 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 156:ff21514d8981 99 #endif
AnnaBridge 156:ff21514d8981 100
AnnaBridge 156:ff21514d8981 101 #elif defined ( __TASKING__ )
AnnaBridge 156:ff21514d8981 102 #if defined __FPU_VFP__
AnnaBridge 156:ff21514d8981 103 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 156:ff21514d8981 104 #endif
AnnaBridge 156:ff21514d8981 105
AnnaBridge 156:ff21514d8981 106 #elif defined ( __CSMC__ )
AnnaBridge 156:ff21514d8981 107 #if ( __CSMC__ & 0x400U)
AnnaBridge 156:ff21514d8981 108 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
AnnaBridge 156:ff21514d8981 109 #endif
AnnaBridge 156:ff21514d8981 110
AnnaBridge 156:ff21514d8981 111 #endif
AnnaBridge 156:ff21514d8981 112
AnnaBridge 156:ff21514d8981 113 #include "cmsis_compiler.h" /* CMSIS compiler specific defines */
AnnaBridge 156:ff21514d8981 114
AnnaBridge 156:ff21514d8981 115
AnnaBridge 156:ff21514d8981 116 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 117 }
AnnaBridge 156:ff21514d8981 118 #endif
AnnaBridge 156:ff21514d8981 119
AnnaBridge 156:ff21514d8981 120 #endif /* __CORE_CM0PLUS_H_GENERIC */
AnnaBridge 156:ff21514d8981 121
AnnaBridge 156:ff21514d8981 122 #ifndef __CMSIS_GENERIC
AnnaBridge 156:ff21514d8981 123
AnnaBridge 156:ff21514d8981 124 #ifndef __CORE_CM0PLUS_H_DEPENDANT
AnnaBridge 156:ff21514d8981 125 #define __CORE_CM0PLUS_H_DEPENDANT
AnnaBridge 156:ff21514d8981 126
AnnaBridge 156:ff21514d8981 127 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 128 extern "C" {
AnnaBridge 156:ff21514d8981 129 #endif
AnnaBridge 156:ff21514d8981 130
AnnaBridge 156:ff21514d8981 131 /* check device defines and use defaults */
AnnaBridge 156:ff21514d8981 132 #if defined __CHECK_DEVICE_DEFINES
AnnaBridge 156:ff21514d8981 133 #ifndef __CM0PLUS_REV
AnnaBridge 156:ff21514d8981 134 #define __CM0PLUS_REV 0x0000U
AnnaBridge 156:ff21514d8981 135 #warning "__CM0PLUS_REV not defined in device header file; using default!"
AnnaBridge 156:ff21514d8981 136 #endif
AnnaBridge 156:ff21514d8981 137
AnnaBridge 156:ff21514d8981 138 #ifndef __MPU_PRESENT
AnnaBridge 156:ff21514d8981 139 #define __MPU_PRESENT 0U
AnnaBridge 156:ff21514d8981 140 #warning "__MPU_PRESENT not defined in device header file; using default!"
AnnaBridge 156:ff21514d8981 141 #endif
AnnaBridge 156:ff21514d8981 142
AnnaBridge 156:ff21514d8981 143 #ifndef __VTOR_PRESENT
AnnaBridge 156:ff21514d8981 144 #define __VTOR_PRESENT 0U
AnnaBridge 156:ff21514d8981 145 #warning "__VTOR_PRESENT not defined in device header file; using default!"
AnnaBridge 156:ff21514d8981 146 #endif
AnnaBridge 156:ff21514d8981 147
AnnaBridge 156:ff21514d8981 148 #ifndef __NVIC_PRIO_BITS
AnnaBridge 156:ff21514d8981 149 #define __NVIC_PRIO_BITS 2U
AnnaBridge 156:ff21514d8981 150 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
AnnaBridge 156:ff21514d8981 151 #endif
AnnaBridge 156:ff21514d8981 152
AnnaBridge 156:ff21514d8981 153 #ifndef __Vendor_SysTickConfig
AnnaBridge 156:ff21514d8981 154 #define __Vendor_SysTickConfig 0U
AnnaBridge 156:ff21514d8981 155 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
AnnaBridge 156:ff21514d8981 156 #endif
AnnaBridge 156:ff21514d8981 157 #endif
AnnaBridge 156:ff21514d8981 158
AnnaBridge 156:ff21514d8981 159 /* IO definitions (access restrictions to peripheral registers) */
AnnaBridge 156:ff21514d8981 160 /**
AnnaBridge 156:ff21514d8981 161 \defgroup CMSIS_glob_defs CMSIS Global Defines
AnnaBridge 156:ff21514d8981 162
AnnaBridge 156:ff21514d8981 163 <strong>IO Type Qualifiers</strong> are used
AnnaBridge 156:ff21514d8981 164 \li to specify the access to peripheral variables.
AnnaBridge 156:ff21514d8981 165 \li for automatic generation of peripheral register debug information.
AnnaBridge 156:ff21514d8981 166 */
AnnaBridge 156:ff21514d8981 167 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 168 #define __I volatile /*!< Defines 'read only' permissions */
AnnaBridge 156:ff21514d8981 169 #else
AnnaBridge 156:ff21514d8981 170 #define __I volatile const /*!< Defines 'read only' permissions */
AnnaBridge 156:ff21514d8981 171 #endif
AnnaBridge 156:ff21514d8981 172 #define __O volatile /*!< Defines 'write only' permissions */
AnnaBridge 156:ff21514d8981 173 #define __IO volatile /*!< Defines 'read / write' permissions */
AnnaBridge 156:ff21514d8981 174
AnnaBridge 156:ff21514d8981 175 /* following defines should be used for structure members */
AnnaBridge 156:ff21514d8981 176 #define __IM volatile const /*! Defines 'read only' structure member permissions */
AnnaBridge 156:ff21514d8981 177 #define __OM volatile /*! Defines 'write only' structure member permissions */
AnnaBridge 156:ff21514d8981 178 #define __IOM volatile /*! Defines 'read / write' structure member permissions */
AnnaBridge 156:ff21514d8981 179
AnnaBridge 156:ff21514d8981 180 /*@} end of group Cortex-M0+ */
AnnaBridge 156:ff21514d8981 181
AnnaBridge 156:ff21514d8981 182
AnnaBridge 156:ff21514d8981 183
AnnaBridge 156:ff21514d8981 184 /*******************************************************************************
AnnaBridge 156:ff21514d8981 185 * Register Abstraction
AnnaBridge 156:ff21514d8981 186 Core Register contain:
AnnaBridge 156:ff21514d8981 187 - Core Register
AnnaBridge 156:ff21514d8981 188 - Core NVIC Register
AnnaBridge 156:ff21514d8981 189 - Core SCB Register
AnnaBridge 156:ff21514d8981 190 - Core SysTick Register
AnnaBridge 156:ff21514d8981 191 - Core MPU Register
AnnaBridge 156:ff21514d8981 192 ******************************************************************************/
AnnaBridge 156:ff21514d8981 193 /**
AnnaBridge 156:ff21514d8981 194 \defgroup CMSIS_core_register Defines and Type Definitions
AnnaBridge 156:ff21514d8981 195 \brief Type definitions and defines for Cortex-M processor based devices.
AnnaBridge 156:ff21514d8981 196 */
AnnaBridge 156:ff21514d8981 197
AnnaBridge 156:ff21514d8981 198 /**
AnnaBridge 156:ff21514d8981 199 \ingroup CMSIS_core_register
AnnaBridge 156:ff21514d8981 200 \defgroup CMSIS_CORE Status and Control Registers
AnnaBridge 156:ff21514d8981 201 \brief Core Register type definitions.
AnnaBridge 156:ff21514d8981 202 @{
AnnaBridge 156:ff21514d8981 203 */
AnnaBridge 156:ff21514d8981 204
AnnaBridge 156:ff21514d8981 205 /**
AnnaBridge 156:ff21514d8981 206 \brief Union type to access the Application Program Status Register (APSR).
AnnaBridge 156:ff21514d8981 207 */
AnnaBridge 156:ff21514d8981 208 typedef union
AnnaBridge 156:ff21514d8981 209 {
AnnaBridge 156:ff21514d8981 210 struct
AnnaBridge 156:ff21514d8981 211 {
AnnaBridge 156:ff21514d8981 212 uint32_t _reserved0:28; /*!< bit: 0..27 Reserved */
AnnaBridge 156:ff21514d8981 213 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
AnnaBridge 156:ff21514d8981 214 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
AnnaBridge 156:ff21514d8981 215 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
AnnaBridge 156:ff21514d8981 216 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
AnnaBridge 156:ff21514d8981 217 } b; /*!< Structure used for bit access */
AnnaBridge 156:ff21514d8981 218 uint32_t w; /*!< Type used for word access */
AnnaBridge 156:ff21514d8981 219 } APSR_Type;
AnnaBridge 156:ff21514d8981 220
AnnaBridge 156:ff21514d8981 221 /* APSR Register Definitions */
AnnaBridge 156:ff21514d8981 222 #define APSR_N_Pos 31U /*!< APSR: N Position */
AnnaBridge 156:ff21514d8981 223 #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */
AnnaBridge 156:ff21514d8981 224
AnnaBridge 156:ff21514d8981 225 #define APSR_Z_Pos 30U /*!< APSR: Z Position */
AnnaBridge 156:ff21514d8981 226 #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */
AnnaBridge 156:ff21514d8981 227
AnnaBridge 156:ff21514d8981 228 #define APSR_C_Pos 29U /*!< APSR: C Position */
AnnaBridge 156:ff21514d8981 229 #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */
AnnaBridge 156:ff21514d8981 230
AnnaBridge 156:ff21514d8981 231 #define APSR_V_Pos 28U /*!< APSR: V Position */
AnnaBridge 156:ff21514d8981 232 #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */
AnnaBridge 156:ff21514d8981 233
AnnaBridge 156:ff21514d8981 234
AnnaBridge 156:ff21514d8981 235 /**
AnnaBridge 156:ff21514d8981 236 \brief Union type to access the Interrupt Program Status Register (IPSR).
AnnaBridge 156:ff21514d8981 237 */
AnnaBridge 156:ff21514d8981 238 typedef union
AnnaBridge 156:ff21514d8981 239 {
AnnaBridge 156:ff21514d8981 240 struct
AnnaBridge 156:ff21514d8981 241 {
AnnaBridge 156:ff21514d8981 242 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
AnnaBridge 156:ff21514d8981 243 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
AnnaBridge 156:ff21514d8981 244 } b; /*!< Structure used for bit access */
AnnaBridge 156:ff21514d8981 245 uint32_t w; /*!< Type used for word access */
AnnaBridge 156:ff21514d8981 246 } IPSR_Type;
AnnaBridge 156:ff21514d8981 247
AnnaBridge 156:ff21514d8981 248 /* IPSR Register Definitions */
AnnaBridge 156:ff21514d8981 249 #define IPSR_ISR_Pos 0U /*!< IPSR: ISR Position */
AnnaBridge 156:ff21514d8981 250 #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */
AnnaBridge 156:ff21514d8981 251
AnnaBridge 156:ff21514d8981 252
AnnaBridge 156:ff21514d8981 253 /**
AnnaBridge 156:ff21514d8981 254 \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
AnnaBridge 156:ff21514d8981 255 */
AnnaBridge 156:ff21514d8981 256 typedef union
AnnaBridge 156:ff21514d8981 257 {
AnnaBridge 156:ff21514d8981 258 struct
AnnaBridge 156:ff21514d8981 259 {
AnnaBridge 156:ff21514d8981 260 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
AnnaBridge 156:ff21514d8981 261 uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
AnnaBridge 156:ff21514d8981 262 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
AnnaBridge 156:ff21514d8981 263 uint32_t _reserved1:3; /*!< bit: 25..27 Reserved */
AnnaBridge 156:ff21514d8981 264 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
AnnaBridge 156:ff21514d8981 265 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
AnnaBridge 156:ff21514d8981 266 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
AnnaBridge 156:ff21514d8981 267 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
AnnaBridge 156:ff21514d8981 268 } b; /*!< Structure used for bit access */
AnnaBridge 156:ff21514d8981 269 uint32_t w; /*!< Type used for word access */
AnnaBridge 156:ff21514d8981 270 } xPSR_Type;
AnnaBridge 156:ff21514d8981 271
AnnaBridge 156:ff21514d8981 272 /* xPSR Register Definitions */
AnnaBridge 156:ff21514d8981 273 #define xPSR_N_Pos 31U /*!< xPSR: N Position */
AnnaBridge 156:ff21514d8981 274 #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */
AnnaBridge 156:ff21514d8981 275
AnnaBridge 156:ff21514d8981 276 #define xPSR_Z_Pos 30U /*!< xPSR: Z Position */
AnnaBridge 156:ff21514d8981 277 #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */
AnnaBridge 156:ff21514d8981 278
AnnaBridge 156:ff21514d8981 279 #define xPSR_C_Pos 29U /*!< xPSR: C Position */
AnnaBridge 156:ff21514d8981 280 #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */
AnnaBridge 156:ff21514d8981 281
AnnaBridge 156:ff21514d8981 282 #define xPSR_V_Pos 28U /*!< xPSR: V Position */
AnnaBridge 156:ff21514d8981 283 #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */
AnnaBridge 156:ff21514d8981 284
AnnaBridge 156:ff21514d8981 285 #define xPSR_T_Pos 24U /*!< xPSR: T Position */
AnnaBridge 156:ff21514d8981 286 #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */
AnnaBridge 156:ff21514d8981 287
AnnaBridge 156:ff21514d8981 288 #define xPSR_ISR_Pos 0U /*!< xPSR: ISR Position */
AnnaBridge 156:ff21514d8981 289 #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */
AnnaBridge 156:ff21514d8981 290
AnnaBridge 156:ff21514d8981 291
AnnaBridge 156:ff21514d8981 292 /**
AnnaBridge 156:ff21514d8981 293 \brief Union type to access the Control Registers (CONTROL).
AnnaBridge 156:ff21514d8981 294 */
AnnaBridge 156:ff21514d8981 295 typedef union
AnnaBridge 156:ff21514d8981 296 {
AnnaBridge 156:ff21514d8981 297 struct
AnnaBridge 156:ff21514d8981 298 {
AnnaBridge 156:ff21514d8981 299 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
AnnaBridge 156:ff21514d8981 300 uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
AnnaBridge 156:ff21514d8981 301 uint32_t _reserved1:30; /*!< bit: 2..31 Reserved */
AnnaBridge 156:ff21514d8981 302 } b; /*!< Structure used for bit access */
AnnaBridge 156:ff21514d8981 303 uint32_t w; /*!< Type used for word access */
AnnaBridge 156:ff21514d8981 304 } CONTROL_Type;
AnnaBridge 156:ff21514d8981 305
AnnaBridge 156:ff21514d8981 306 /* CONTROL Register Definitions */
AnnaBridge 156:ff21514d8981 307 #define CONTROL_SPSEL_Pos 1U /*!< CONTROL: SPSEL Position */
AnnaBridge 156:ff21514d8981 308 #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */
AnnaBridge 156:ff21514d8981 309
AnnaBridge 156:ff21514d8981 310 #define CONTROL_nPRIV_Pos 0U /*!< CONTROL: nPRIV Position */
AnnaBridge 156:ff21514d8981 311 #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */
AnnaBridge 156:ff21514d8981 312
AnnaBridge 156:ff21514d8981 313 /*@} end of group CMSIS_CORE */
AnnaBridge 156:ff21514d8981 314
AnnaBridge 156:ff21514d8981 315
AnnaBridge 156:ff21514d8981 316 /**
AnnaBridge 156:ff21514d8981 317 \ingroup CMSIS_core_register
AnnaBridge 156:ff21514d8981 318 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
AnnaBridge 156:ff21514d8981 319 \brief Type definitions for the NVIC Registers
AnnaBridge 156:ff21514d8981 320 @{
AnnaBridge 156:ff21514d8981 321 */
AnnaBridge 156:ff21514d8981 322
AnnaBridge 156:ff21514d8981 323 /**
AnnaBridge 156:ff21514d8981 324 \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
AnnaBridge 156:ff21514d8981 325 */
AnnaBridge 156:ff21514d8981 326 typedef struct
AnnaBridge 156:ff21514d8981 327 {
AnnaBridge 156:ff21514d8981 328 __IOM uint32_t ISER[1U]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
AnnaBridge 156:ff21514d8981 329 uint32_t RESERVED0[31U];
AnnaBridge 156:ff21514d8981 330 __IOM uint32_t ICER[1U]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
AnnaBridge 156:ff21514d8981 331 uint32_t RSERVED1[31U];
AnnaBridge 156:ff21514d8981 332 __IOM uint32_t ISPR[1U]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
AnnaBridge 156:ff21514d8981 333 uint32_t RESERVED2[31U];
AnnaBridge 156:ff21514d8981 334 __IOM uint32_t ICPR[1U]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
AnnaBridge 156:ff21514d8981 335 uint32_t RESERVED3[31U];
AnnaBridge 156:ff21514d8981 336 uint32_t RESERVED4[64U];
AnnaBridge 156:ff21514d8981 337 __IOM uint32_t IP[8U]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register */
AnnaBridge 156:ff21514d8981 338 } NVIC_Type;
AnnaBridge 156:ff21514d8981 339
AnnaBridge 156:ff21514d8981 340 /*@} end of group CMSIS_NVIC */
AnnaBridge 156:ff21514d8981 341
AnnaBridge 156:ff21514d8981 342
AnnaBridge 156:ff21514d8981 343 /**
AnnaBridge 156:ff21514d8981 344 \ingroup CMSIS_core_register
AnnaBridge 156:ff21514d8981 345 \defgroup CMSIS_SCB System Control Block (SCB)
AnnaBridge 156:ff21514d8981 346 \brief Type definitions for the System Control Block Registers
AnnaBridge 156:ff21514d8981 347 @{
AnnaBridge 156:ff21514d8981 348 */
AnnaBridge 156:ff21514d8981 349
AnnaBridge 156:ff21514d8981 350 /**
AnnaBridge 156:ff21514d8981 351 \brief Structure type to access the System Control Block (SCB).
AnnaBridge 156:ff21514d8981 352 */
AnnaBridge 156:ff21514d8981 353 typedef struct
AnnaBridge 156:ff21514d8981 354 {
AnnaBridge 156:ff21514d8981 355 __IM uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
AnnaBridge 156:ff21514d8981 356 __IOM uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
AnnaBridge 156:ff21514d8981 357 #if defined (__VTOR_PRESENT) && (__VTOR_PRESENT == 1U)
AnnaBridge 156:ff21514d8981 358 __IOM uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
AnnaBridge 156:ff21514d8981 359 #else
AnnaBridge 156:ff21514d8981 360 uint32_t RESERVED0;
AnnaBridge 156:ff21514d8981 361 #endif
AnnaBridge 156:ff21514d8981 362 __IOM uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
AnnaBridge 156:ff21514d8981 363 __IOM uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
AnnaBridge 156:ff21514d8981 364 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
AnnaBridge 156:ff21514d8981 365 uint32_t RESERVED1;
AnnaBridge 156:ff21514d8981 366 __IOM uint32_t SHP[2U]; /*!< Offset: 0x01C (R/W) System Handlers Priority Registers. [0] is RESERVED */
AnnaBridge 156:ff21514d8981 367 __IOM uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
AnnaBridge 156:ff21514d8981 368 } SCB_Type;
AnnaBridge 156:ff21514d8981 369
AnnaBridge 156:ff21514d8981 370 /* SCB CPUID Register Definitions */
AnnaBridge 156:ff21514d8981 371 #define SCB_CPUID_IMPLEMENTER_Pos 24U /*!< SCB CPUID: IMPLEMENTER Position */
AnnaBridge 156:ff21514d8981 372 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
AnnaBridge 156:ff21514d8981 373
AnnaBridge 156:ff21514d8981 374 #define SCB_CPUID_VARIANT_Pos 20U /*!< SCB CPUID: VARIANT Position */
AnnaBridge 156:ff21514d8981 375 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
AnnaBridge 156:ff21514d8981 376
AnnaBridge 156:ff21514d8981 377 #define SCB_CPUID_ARCHITECTURE_Pos 16U /*!< SCB CPUID: ARCHITECTURE Position */
AnnaBridge 156:ff21514d8981 378 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
AnnaBridge 156:ff21514d8981 379
AnnaBridge 156:ff21514d8981 380 #define SCB_CPUID_PARTNO_Pos 4U /*!< SCB CPUID: PARTNO Position */
AnnaBridge 156:ff21514d8981 381 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
AnnaBridge 156:ff21514d8981 382
AnnaBridge 156:ff21514d8981 383 #define SCB_CPUID_REVISION_Pos 0U /*!< SCB CPUID: REVISION Position */
AnnaBridge 156:ff21514d8981 384 #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */
AnnaBridge 156:ff21514d8981 385
AnnaBridge 156:ff21514d8981 386 /* SCB Interrupt Control State Register Definitions */
AnnaBridge 156:ff21514d8981 387 #define SCB_ICSR_NMIPENDSET_Pos 31U /*!< SCB ICSR: NMIPENDSET Position */
AnnaBridge 156:ff21514d8981 388 #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
AnnaBridge 156:ff21514d8981 389
AnnaBridge 156:ff21514d8981 390 #define SCB_ICSR_PENDSVSET_Pos 28U /*!< SCB ICSR: PENDSVSET Position */
AnnaBridge 156:ff21514d8981 391 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
AnnaBridge 156:ff21514d8981 392
AnnaBridge 156:ff21514d8981 393 #define SCB_ICSR_PENDSVCLR_Pos 27U /*!< SCB ICSR: PENDSVCLR Position */
AnnaBridge 156:ff21514d8981 394 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
AnnaBridge 156:ff21514d8981 395
AnnaBridge 156:ff21514d8981 396 #define SCB_ICSR_PENDSTSET_Pos 26U /*!< SCB ICSR: PENDSTSET Position */
AnnaBridge 156:ff21514d8981 397 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
AnnaBridge 156:ff21514d8981 398
AnnaBridge 156:ff21514d8981 399 #define SCB_ICSR_PENDSTCLR_Pos 25U /*!< SCB ICSR: PENDSTCLR Position */
AnnaBridge 156:ff21514d8981 400 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
AnnaBridge 156:ff21514d8981 401
AnnaBridge 156:ff21514d8981 402 #define SCB_ICSR_ISRPREEMPT_Pos 23U /*!< SCB ICSR: ISRPREEMPT Position */
AnnaBridge 156:ff21514d8981 403 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
AnnaBridge 156:ff21514d8981 404
AnnaBridge 156:ff21514d8981 405 #define SCB_ICSR_ISRPENDING_Pos 22U /*!< SCB ICSR: ISRPENDING Position */
AnnaBridge 156:ff21514d8981 406 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
AnnaBridge 156:ff21514d8981 407
AnnaBridge 156:ff21514d8981 408 #define SCB_ICSR_VECTPENDING_Pos 12U /*!< SCB ICSR: VECTPENDING Position */
AnnaBridge 156:ff21514d8981 409 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
AnnaBridge 156:ff21514d8981 410
AnnaBridge 156:ff21514d8981 411 #define SCB_ICSR_VECTACTIVE_Pos 0U /*!< SCB ICSR: VECTACTIVE Position */
AnnaBridge 156:ff21514d8981 412 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */
AnnaBridge 156:ff21514d8981 413
AnnaBridge 156:ff21514d8981 414 #if defined (__VTOR_PRESENT) && (__VTOR_PRESENT == 1U)
AnnaBridge 156:ff21514d8981 415 /* SCB Interrupt Control State Register Definitions */
AnnaBridge 156:ff21514d8981 416 #define SCB_VTOR_TBLOFF_Pos 8U /*!< SCB VTOR: TBLOFF Position */
AnnaBridge 156:ff21514d8981 417 #define SCB_VTOR_TBLOFF_Msk (0xFFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
AnnaBridge 156:ff21514d8981 418 #endif
AnnaBridge 156:ff21514d8981 419
AnnaBridge 156:ff21514d8981 420 /* SCB Application Interrupt and Reset Control Register Definitions */
AnnaBridge 156:ff21514d8981 421 #define SCB_AIRCR_VECTKEY_Pos 16U /*!< SCB AIRCR: VECTKEY Position */
AnnaBridge 156:ff21514d8981 422 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
AnnaBridge 156:ff21514d8981 423
AnnaBridge 156:ff21514d8981 424 #define SCB_AIRCR_VECTKEYSTAT_Pos 16U /*!< SCB AIRCR: VECTKEYSTAT Position */
AnnaBridge 156:ff21514d8981 425 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
AnnaBridge 156:ff21514d8981 426
AnnaBridge 156:ff21514d8981 427 #define SCB_AIRCR_ENDIANESS_Pos 15U /*!< SCB AIRCR: ENDIANESS Position */
AnnaBridge 156:ff21514d8981 428 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
AnnaBridge 156:ff21514d8981 429
AnnaBridge 156:ff21514d8981 430 #define SCB_AIRCR_SYSRESETREQ_Pos 2U /*!< SCB AIRCR: SYSRESETREQ Position */
AnnaBridge 156:ff21514d8981 431 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
AnnaBridge 156:ff21514d8981 432
AnnaBridge 156:ff21514d8981 433 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1U /*!< SCB AIRCR: VECTCLRACTIVE Position */
AnnaBridge 156:ff21514d8981 434 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
AnnaBridge 156:ff21514d8981 435
AnnaBridge 156:ff21514d8981 436 /* SCB System Control Register Definitions */
AnnaBridge 156:ff21514d8981 437 #define SCB_SCR_SEVONPEND_Pos 4U /*!< SCB SCR: SEVONPEND Position */
AnnaBridge 156:ff21514d8981 438 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
AnnaBridge 156:ff21514d8981 439
AnnaBridge 156:ff21514d8981 440 #define SCB_SCR_SLEEPDEEP_Pos 2U /*!< SCB SCR: SLEEPDEEP Position */
AnnaBridge 156:ff21514d8981 441 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
AnnaBridge 156:ff21514d8981 442
AnnaBridge 156:ff21514d8981 443 #define SCB_SCR_SLEEPONEXIT_Pos 1U /*!< SCB SCR: SLEEPONEXIT Position */
AnnaBridge 156:ff21514d8981 444 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
AnnaBridge 156:ff21514d8981 445
AnnaBridge 156:ff21514d8981 446 /* SCB Configuration Control Register Definitions */
AnnaBridge 156:ff21514d8981 447 #define SCB_CCR_STKALIGN_Pos 9U /*!< SCB CCR: STKALIGN Position */
AnnaBridge 156:ff21514d8981 448 #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
AnnaBridge 156:ff21514d8981 449
AnnaBridge 156:ff21514d8981 450 #define SCB_CCR_UNALIGN_TRP_Pos 3U /*!< SCB CCR: UNALIGN_TRP Position */
AnnaBridge 156:ff21514d8981 451 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
AnnaBridge 156:ff21514d8981 452
AnnaBridge 156:ff21514d8981 453 /* SCB System Handler Control and State Register Definitions */
AnnaBridge 156:ff21514d8981 454 #define SCB_SHCSR_SVCALLPENDED_Pos 15U /*!< SCB SHCSR: SVCALLPENDED Position */
AnnaBridge 156:ff21514d8981 455 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
AnnaBridge 156:ff21514d8981 456
AnnaBridge 156:ff21514d8981 457 /*@} end of group CMSIS_SCB */
AnnaBridge 156:ff21514d8981 458
AnnaBridge 156:ff21514d8981 459
AnnaBridge 156:ff21514d8981 460 /**
AnnaBridge 156:ff21514d8981 461 \ingroup CMSIS_core_register
AnnaBridge 156:ff21514d8981 462 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
AnnaBridge 156:ff21514d8981 463 \brief Type definitions for the System Timer Registers.
AnnaBridge 156:ff21514d8981 464 @{
AnnaBridge 156:ff21514d8981 465 */
AnnaBridge 156:ff21514d8981 466
AnnaBridge 156:ff21514d8981 467 /**
AnnaBridge 156:ff21514d8981 468 \brief Structure type to access the System Timer (SysTick).
AnnaBridge 156:ff21514d8981 469 */
AnnaBridge 156:ff21514d8981 470 typedef struct
AnnaBridge 156:ff21514d8981 471 {
AnnaBridge 156:ff21514d8981 472 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
AnnaBridge 156:ff21514d8981 473 __IOM uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
AnnaBridge 156:ff21514d8981 474 __IOM uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
AnnaBridge 156:ff21514d8981 475 __IM uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
AnnaBridge 156:ff21514d8981 476 } SysTick_Type;
AnnaBridge 156:ff21514d8981 477
AnnaBridge 156:ff21514d8981 478 /* SysTick Control / Status Register Definitions */
AnnaBridge 156:ff21514d8981 479 #define SysTick_CTRL_COUNTFLAG_Pos 16U /*!< SysTick CTRL: COUNTFLAG Position */
AnnaBridge 156:ff21514d8981 480 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
AnnaBridge 156:ff21514d8981 481
AnnaBridge 156:ff21514d8981 482 #define SysTick_CTRL_CLKSOURCE_Pos 2U /*!< SysTick CTRL: CLKSOURCE Position */
AnnaBridge 156:ff21514d8981 483 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
AnnaBridge 156:ff21514d8981 484
AnnaBridge 156:ff21514d8981 485 #define SysTick_CTRL_TICKINT_Pos 1U /*!< SysTick CTRL: TICKINT Position */
AnnaBridge 156:ff21514d8981 486 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
AnnaBridge 156:ff21514d8981 487
AnnaBridge 156:ff21514d8981 488 #define SysTick_CTRL_ENABLE_Pos 0U /*!< SysTick CTRL: ENABLE Position */
AnnaBridge 156:ff21514d8981 489 #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */
AnnaBridge 156:ff21514d8981 490
AnnaBridge 156:ff21514d8981 491 /* SysTick Reload Register Definitions */
AnnaBridge 156:ff21514d8981 492 #define SysTick_LOAD_RELOAD_Pos 0U /*!< SysTick LOAD: RELOAD Position */
AnnaBridge 156:ff21514d8981 493 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */
AnnaBridge 156:ff21514d8981 494
AnnaBridge 156:ff21514d8981 495 /* SysTick Current Register Definitions */
AnnaBridge 156:ff21514d8981 496 #define SysTick_VAL_CURRENT_Pos 0U /*!< SysTick VAL: CURRENT Position */
AnnaBridge 156:ff21514d8981 497 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */
AnnaBridge 156:ff21514d8981 498
AnnaBridge 156:ff21514d8981 499 /* SysTick Calibration Register Definitions */
AnnaBridge 156:ff21514d8981 500 #define SysTick_CALIB_NOREF_Pos 31U /*!< SysTick CALIB: NOREF Position */
AnnaBridge 156:ff21514d8981 501 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
AnnaBridge 156:ff21514d8981 502
AnnaBridge 156:ff21514d8981 503 #define SysTick_CALIB_SKEW_Pos 30U /*!< SysTick CALIB: SKEW Position */
AnnaBridge 156:ff21514d8981 504 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
AnnaBridge 156:ff21514d8981 505
AnnaBridge 156:ff21514d8981 506 #define SysTick_CALIB_TENMS_Pos 0U /*!< SysTick CALIB: TENMS Position */
AnnaBridge 156:ff21514d8981 507 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */
AnnaBridge 156:ff21514d8981 508
AnnaBridge 156:ff21514d8981 509 /*@} end of group CMSIS_SysTick */
AnnaBridge 156:ff21514d8981 510
AnnaBridge 156:ff21514d8981 511 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
AnnaBridge 156:ff21514d8981 512 /**
AnnaBridge 156:ff21514d8981 513 \ingroup CMSIS_core_register
AnnaBridge 156:ff21514d8981 514 \defgroup CMSIS_MPU Memory Protection Unit (MPU)
AnnaBridge 156:ff21514d8981 515 \brief Type definitions for the Memory Protection Unit (MPU)
AnnaBridge 156:ff21514d8981 516 @{
AnnaBridge 156:ff21514d8981 517 */
AnnaBridge 156:ff21514d8981 518
AnnaBridge 156:ff21514d8981 519 /**
AnnaBridge 156:ff21514d8981 520 \brief Structure type to access the Memory Protection Unit (MPU).
AnnaBridge 156:ff21514d8981 521 */
AnnaBridge 156:ff21514d8981 522 typedef struct
AnnaBridge 156:ff21514d8981 523 {
AnnaBridge 156:ff21514d8981 524 __IM uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
AnnaBridge 156:ff21514d8981 525 __IOM uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
AnnaBridge 156:ff21514d8981 526 __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */
AnnaBridge 156:ff21514d8981 527 __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
AnnaBridge 156:ff21514d8981 528 __IOM uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */
AnnaBridge 156:ff21514d8981 529 } MPU_Type;
AnnaBridge 156:ff21514d8981 530
AnnaBridge 156:ff21514d8981 531 /* MPU Type Register Definitions */
AnnaBridge 156:ff21514d8981 532 #define MPU_TYPE_IREGION_Pos 16U /*!< MPU TYPE: IREGION Position */
AnnaBridge 156:ff21514d8981 533 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
AnnaBridge 156:ff21514d8981 534
AnnaBridge 156:ff21514d8981 535 #define MPU_TYPE_DREGION_Pos 8U /*!< MPU TYPE: DREGION Position */
AnnaBridge 156:ff21514d8981 536 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
AnnaBridge 156:ff21514d8981 537
AnnaBridge 156:ff21514d8981 538 #define MPU_TYPE_SEPARATE_Pos 0U /*!< MPU TYPE: SEPARATE Position */
AnnaBridge 156:ff21514d8981 539 #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */
AnnaBridge 156:ff21514d8981 540
AnnaBridge 156:ff21514d8981 541 /* MPU Control Register Definitions */
AnnaBridge 156:ff21514d8981 542 #define MPU_CTRL_PRIVDEFENA_Pos 2U /*!< MPU CTRL: PRIVDEFENA Position */
AnnaBridge 156:ff21514d8981 543 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
AnnaBridge 156:ff21514d8981 544
AnnaBridge 156:ff21514d8981 545 #define MPU_CTRL_HFNMIENA_Pos 1U /*!< MPU CTRL: HFNMIENA Position */
AnnaBridge 156:ff21514d8981 546 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
AnnaBridge 156:ff21514d8981 547
AnnaBridge 156:ff21514d8981 548 #define MPU_CTRL_ENABLE_Pos 0U /*!< MPU CTRL: ENABLE Position */
AnnaBridge 156:ff21514d8981 549 #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */
AnnaBridge 156:ff21514d8981 550
AnnaBridge 156:ff21514d8981 551 /* MPU Region Number Register Definitions */
AnnaBridge 156:ff21514d8981 552 #define MPU_RNR_REGION_Pos 0U /*!< MPU RNR: REGION Position */
AnnaBridge 156:ff21514d8981 553 #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */
AnnaBridge 156:ff21514d8981 554
AnnaBridge 156:ff21514d8981 555 /* MPU Region Base Address Register Definitions */
AnnaBridge 156:ff21514d8981 556 #define MPU_RBAR_ADDR_Pos 8U /*!< MPU RBAR: ADDR Position */
AnnaBridge 156:ff21514d8981 557 #define MPU_RBAR_ADDR_Msk (0xFFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */
AnnaBridge 156:ff21514d8981 558
AnnaBridge 156:ff21514d8981 559 #define MPU_RBAR_VALID_Pos 4U /*!< MPU RBAR: VALID Position */
AnnaBridge 156:ff21514d8981 560 #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */
AnnaBridge 156:ff21514d8981 561
AnnaBridge 156:ff21514d8981 562 #define MPU_RBAR_REGION_Pos 0U /*!< MPU RBAR: REGION Position */
AnnaBridge 156:ff21514d8981 563 #define MPU_RBAR_REGION_Msk (0xFUL /*<< MPU_RBAR_REGION_Pos*/) /*!< MPU RBAR: REGION Mask */
AnnaBridge 156:ff21514d8981 564
AnnaBridge 156:ff21514d8981 565 /* MPU Region Attribute and Size Register Definitions */
AnnaBridge 156:ff21514d8981 566 #define MPU_RASR_ATTRS_Pos 16U /*!< MPU RASR: MPU Region Attribute field Position */
AnnaBridge 156:ff21514d8981 567 #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */
AnnaBridge 156:ff21514d8981 568
AnnaBridge 156:ff21514d8981 569 #define MPU_RASR_XN_Pos 28U /*!< MPU RASR: ATTRS.XN Position */
AnnaBridge 156:ff21514d8981 570 #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */
AnnaBridge 156:ff21514d8981 571
AnnaBridge 156:ff21514d8981 572 #define MPU_RASR_AP_Pos 24U /*!< MPU RASR: ATTRS.AP Position */
AnnaBridge 156:ff21514d8981 573 #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */
AnnaBridge 156:ff21514d8981 574
AnnaBridge 156:ff21514d8981 575 #define MPU_RASR_TEX_Pos 19U /*!< MPU RASR: ATTRS.TEX Position */
AnnaBridge 156:ff21514d8981 576 #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */
AnnaBridge 156:ff21514d8981 577
AnnaBridge 156:ff21514d8981 578 #define MPU_RASR_S_Pos 18U /*!< MPU RASR: ATTRS.S Position */
AnnaBridge 156:ff21514d8981 579 #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */
AnnaBridge 156:ff21514d8981 580
AnnaBridge 156:ff21514d8981 581 #define MPU_RASR_C_Pos 17U /*!< MPU RASR: ATTRS.C Position */
AnnaBridge 156:ff21514d8981 582 #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */
AnnaBridge 156:ff21514d8981 583
AnnaBridge 156:ff21514d8981 584 #define MPU_RASR_B_Pos 16U /*!< MPU RASR: ATTRS.B Position */
AnnaBridge 156:ff21514d8981 585 #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */
AnnaBridge 156:ff21514d8981 586
AnnaBridge 156:ff21514d8981 587 #define MPU_RASR_SRD_Pos 8U /*!< MPU RASR: Sub-Region Disable Position */
AnnaBridge 156:ff21514d8981 588 #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */
AnnaBridge 156:ff21514d8981 589
AnnaBridge 156:ff21514d8981 590 #define MPU_RASR_SIZE_Pos 1U /*!< MPU RASR: Region Size Field Position */
AnnaBridge 156:ff21514d8981 591 #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */
AnnaBridge 156:ff21514d8981 592
AnnaBridge 156:ff21514d8981 593 #define MPU_RASR_ENABLE_Pos 0U /*!< MPU RASR: Region enable bit Position */
AnnaBridge 156:ff21514d8981 594 #define MPU_RASR_ENABLE_Msk (1UL /*<< MPU_RASR_ENABLE_Pos*/) /*!< MPU RASR: Region enable bit Disable Mask */
AnnaBridge 156:ff21514d8981 595
AnnaBridge 156:ff21514d8981 596 /*@} end of group CMSIS_MPU */
AnnaBridge 156:ff21514d8981 597 #endif
AnnaBridge 156:ff21514d8981 598
AnnaBridge 156:ff21514d8981 599
AnnaBridge 156:ff21514d8981 600 /**
AnnaBridge 156:ff21514d8981 601 \ingroup CMSIS_core_register
AnnaBridge 156:ff21514d8981 602 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
AnnaBridge 156:ff21514d8981 603 \brief Cortex-M0+ Core Debug Registers (DCB registers, SHCSR, and DFSR) are only accessible over DAP and not via processor.
AnnaBridge 156:ff21514d8981 604 Therefore they are not covered by the Cortex-M0+ header file.
AnnaBridge 156:ff21514d8981 605 @{
AnnaBridge 156:ff21514d8981 606 */
AnnaBridge 156:ff21514d8981 607 /*@} end of group CMSIS_CoreDebug */
AnnaBridge 156:ff21514d8981 608
AnnaBridge 156:ff21514d8981 609
AnnaBridge 156:ff21514d8981 610 /**
AnnaBridge 156:ff21514d8981 611 \ingroup CMSIS_core_register
AnnaBridge 156:ff21514d8981 612 \defgroup CMSIS_core_bitfield Core register bit field macros
AnnaBridge 156:ff21514d8981 613 \brief Macros for use with bit field definitions (xxx_Pos, xxx_Msk).
AnnaBridge 156:ff21514d8981 614 @{
AnnaBridge 156:ff21514d8981 615 */
AnnaBridge 156:ff21514d8981 616
AnnaBridge 156:ff21514d8981 617 /**
AnnaBridge 156:ff21514d8981 618 \brief Mask and shift a bit field value for use in a register bit range.
AnnaBridge 156:ff21514d8981 619 \param[in] field Name of the register bit field.
AnnaBridge 156:ff21514d8981 620 \param[in] value Value of the bit field. This parameter is interpreted as an uint32_t type.
AnnaBridge 156:ff21514d8981 621 \return Masked and shifted value.
AnnaBridge 156:ff21514d8981 622 */
AnnaBridge 156:ff21514d8981 623 #define _VAL2FLD(field, value) (((uint32_t)(value) << field ## _Pos) & field ## _Msk)
AnnaBridge 156:ff21514d8981 624
AnnaBridge 156:ff21514d8981 625 /**
AnnaBridge 156:ff21514d8981 626 \brief Mask and shift a register value to extract a bit filed value.
AnnaBridge 156:ff21514d8981 627 \param[in] field Name of the register bit field.
AnnaBridge 156:ff21514d8981 628 \param[in] value Value of register. This parameter is interpreted as an uint32_t type.
AnnaBridge 156:ff21514d8981 629 \return Masked and shifted bit field value.
AnnaBridge 156:ff21514d8981 630 */
AnnaBridge 156:ff21514d8981 631 #define _FLD2VAL(field, value) (((uint32_t)(value) & field ## _Msk) >> field ## _Pos)
AnnaBridge 156:ff21514d8981 632
AnnaBridge 156:ff21514d8981 633 /*@} end of group CMSIS_core_bitfield */
AnnaBridge 156:ff21514d8981 634
AnnaBridge 156:ff21514d8981 635
AnnaBridge 156:ff21514d8981 636 /**
AnnaBridge 156:ff21514d8981 637 \ingroup CMSIS_core_register
AnnaBridge 156:ff21514d8981 638 \defgroup CMSIS_core_base Core Definitions
AnnaBridge 156:ff21514d8981 639 \brief Definitions for base addresses, unions, and structures.
AnnaBridge 156:ff21514d8981 640 @{
AnnaBridge 156:ff21514d8981 641 */
AnnaBridge 156:ff21514d8981 642
AnnaBridge 156:ff21514d8981 643 /* Memory mapping of Core Hardware */
AnnaBridge 156:ff21514d8981 644 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
AnnaBridge 156:ff21514d8981 645 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
AnnaBridge 156:ff21514d8981 646 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
AnnaBridge 156:ff21514d8981 647 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
AnnaBridge 156:ff21514d8981 648
AnnaBridge 156:ff21514d8981 649 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
AnnaBridge 156:ff21514d8981 650 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
AnnaBridge 156:ff21514d8981 651 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
AnnaBridge 156:ff21514d8981 652
AnnaBridge 156:ff21514d8981 653 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
AnnaBridge 156:ff21514d8981 654 #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
AnnaBridge 156:ff21514d8981 655 #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
AnnaBridge 156:ff21514d8981 656 #endif
AnnaBridge 156:ff21514d8981 657
AnnaBridge 156:ff21514d8981 658 /*@} */
AnnaBridge 156:ff21514d8981 659
AnnaBridge 156:ff21514d8981 660
AnnaBridge 156:ff21514d8981 661
AnnaBridge 156:ff21514d8981 662 /*******************************************************************************
AnnaBridge 156:ff21514d8981 663 * Hardware Abstraction Layer
AnnaBridge 156:ff21514d8981 664 Core Function Interface contains:
AnnaBridge 156:ff21514d8981 665 - Core NVIC Functions
AnnaBridge 156:ff21514d8981 666 - Core SysTick Functions
AnnaBridge 156:ff21514d8981 667 - Core Register Access Functions
AnnaBridge 156:ff21514d8981 668 ******************************************************************************/
AnnaBridge 156:ff21514d8981 669 /**
AnnaBridge 156:ff21514d8981 670 \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
AnnaBridge 156:ff21514d8981 671 */
AnnaBridge 156:ff21514d8981 672
AnnaBridge 156:ff21514d8981 673
AnnaBridge 156:ff21514d8981 674
AnnaBridge 156:ff21514d8981 675 /* ########################## NVIC functions #################################### */
AnnaBridge 156:ff21514d8981 676 /**
AnnaBridge 156:ff21514d8981 677 \ingroup CMSIS_Core_FunctionInterface
AnnaBridge 156:ff21514d8981 678 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
AnnaBridge 156:ff21514d8981 679 \brief Functions that manage interrupts and exceptions via the NVIC.
AnnaBridge 156:ff21514d8981 680 @{
AnnaBridge 156:ff21514d8981 681 */
AnnaBridge 156:ff21514d8981 682
AnnaBridge 156:ff21514d8981 683 #ifdef CMSIS_NVIC_VIRTUAL
AnnaBridge 156:ff21514d8981 684 #ifndef CMSIS_NVIC_VIRTUAL_HEADER_FILE
AnnaBridge 156:ff21514d8981 685 #define CMSIS_NVIC_VIRTUAL_HEADER_FILE "cmsis_nvic_virtual.h"
AnnaBridge 156:ff21514d8981 686 #endif
AnnaBridge 156:ff21514d8981 687 #include CMSIS_NVIC_VIRTUAL_HEADER_FILE
AnnaBridge 156:ff21514d8981 688 #else
AnnaBridge 156:ff21514d8981 689 /*#define NVIC_SetPriorityGrouping __NVIC_SetPriorityGrouping not available for Cortex-M0+ */
AnnaBridge 156:ff21514d8981 690 /*#define NVIC_GetPriorityGrouping __NVIC_GetPriorityGrouping not available for Cortex-M0+ */
AnnaBridge 156:ff21514d8981 691 #define NVIC_EnableIRQ __NVIC_EnableIRQ
AnnaBridge 156:ff21514d8981 692 #define NVIC_GetEnableIRQ __NVIC_GetEnableIRQ
AnnaBridge 156:ff21514d8981 693 #define NVIC_DisableIRQ __NVIC_DisableIRQ
AnnaBridge 156:ff21514d8981 694 #define NVIC_GetPendingIRQ __NVIC_GetPendingIRQ
AnnaBridge 156:ff21514d8981 695 #define NVIC_SetPendingIRQ __NVIC_SetPendingIRQ
AnnaBridge 156:ff21514d8981 696 #define NVIC_ClearPendingIRQ __NVIC_ClearPendingIRQ
AnnaBridge 156:ff21514d8981 697 /*#define NVIC_GetActive __NVIC_GetActive not available for Cortex-M0+ */
AnnaBridge 156:ff21514d8981 698 #define NVIC_SetPriority __NVIC_SetPriority
AnnaBridge 156:ff21514d8981 699 #define NVIC_GetPriority __NVIC_GetPriority
AnnaBridge 156:ff21514d8981 700 #define NVIC_SystemReset __NVIC_SystemReset
AnnaBridge 156:ff21514d8981 701 #endif /* CMSIS_NVIC_VIRTUAL */
AnnaBridge 156:ff21514d8981 702
AnnaBridge 156:ff21514d8981 703 #ifdef CMSIS_VECTAB_VIRTUAL
AnnaBridge 156:ff21514d8981 704 #ifndef CMSIS_VECTAB_VIRTUAL_HEADER_FILE
AnnaBridge 156:ff21514d8981 705 #define CMSIS_VECTAB_VIRTUAL_HEADER_FILE "cmsis_vectab_virtual.h"
AnnaBridge 156:ff21514d8981 706 #endif
AnnaBridge 156:ff21514d8981 707 #include CMSIS_VECTAB_VIRTUAL_HEADER_FILE
AnnaBridge 156:ff21514d8981 708 #else
AnnaBridge 156:ff21514d8981 709 #define NVIC_SetVector __NVIC_SetVector
AnnaBridge 156:ff21514d8981 710 #define NVIC_GetVector __NVIC_GetVector
AnnaBridge 156:ff21514d8981 711 #endif /* (CMSIS_VECTAB_VIRTUAL) */
AnnaBridge 156:ff21514d8981 712
AnnaBridge 156:ff21514d8981 713 #define NVIC_USER_IRQ_OFFSET 16
AnnaBridge 156:ff21514d8981 714
AnnaBridge 156:ff21514d8981 715
AnnaBridge 156:ff21514d8981 716 /* Interrupt Priorities are WORD accessible only under ARMv6M */
AnnaBridge 156:ff21514d8981 717 /* The following MACROS handle generation of the register offset and byte masks */
AnnaBridge 156:ff21514d8981 718 #define _BIT_SHIFT(IRQn) ( ((((uint32_t)(int32_t)(IRQn)) ) & 0x03UL) * 8UL)
AnnaBridge 156:ff21514d8981 719 #define _SHP_IDX(IRQn) ( (((((uint32_t)(int32_t)(IRQn)) & 0x0FUL)-8UL) >> 2UL) )
AnnaBridge 156:ff21514d8981 720 #define _IP_IDX(IRQn) ( (((uint32_t)(int32_t)(IRQn)) >> 2UL) )
AnnaBridge 156:ff21514d8981 721
AnnaBridge 156:ff21514d8981 722
AnnaBridge 156:ff21514d8981 723 /**
AnnaBridge 156:ff21514d8981 724 \brief Enable Interrupt
AnnaBridge 156:ff21514d8981 725 \details Enables a device specific interrupt in the NVIC interrupt controller.
AnnaBridge 156:ff21514d8981 726 \param [in] IRQn Device specific interrupt number.
AnnaBridge 156:ff21514d8981 727 \note IRQn must not be negative.
AnnaBridge 156:ff21514d8981 728 */
AnnaBridge 156:ff21514d8981 729 __STATIC_INLINE void __NVIC_EnableIRQ(IRQn_Type IRQn)
AnnaBridge 156:ff21514d8981 730 {
AnnaBridge 156:ff21514d8981 731 if ((int32_t)(IRQn) >= 0)
AnnaBridge 156:ff21514d8981 732 {
AnnaBridge 156:ff21514d8981 733 NVIC->ISER[0U] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
AnnaBridge 156:ff21514d8981 734 }
AnnaBridge 156:ff21514d8981 735 }
AnnaBridge 156:ff21514d8981 736
AnnaBridge 156:ff21514d8981 737
AnnaBridge 156:ff21514d8981 738 /**
AnnaBridge 156:ff21514d8981 739 \brief Get Interrupt Enable status
AnnaBridge 156:ff21514d8981 740 \details Returns a device specific interrupt enable status from the NVIC interrupt controller.
AnnaBridge 156:ff21514d8981 741 \param [in] IRQn Device specific interrupt number.
AnnaBridge 156:ff21514d8981 742 \return 0 Interrupt is not enabled.
AnnaBridge 156:ff21514d8981 743 \return 1 Interrupt is enabled.
AnnaBridge 156:ff21514d8981 744 \note IRQn must not be negative.
AnnaBridge 156:ff21514d8981 745 */
AnnaBridge 156:ff21514d8981 746 __STATIC_INLINE uint32_t __NVIC_GetEnableIRQ(IRQn_Type IRQn)
AnnaBridge 156:ff21514d8981 747 {
AnnaBridge 156:ff21514d8981 748 if ((int32_t)(IRQn) >= 0)
AnnaBridge 156:ff21514d8981 749 {
AnnaBridge 156:ff21514d8981 750 return((uint32_t)(((NVIC->ISER[0U] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 156:ff21514d8981 751 }
AnnaBridge 156:ff21514d8981 752 else
AnnaBridge 156:ff21514d8981 753 {
AnnaBridge 156:ff21514d8981 754 return(0U);
AnnaBridge 156:ff21514d8981 755 }
AnnaBridge 156:ff21514d8981 756 }
AnnaBridge 156:ff21514d8981 757
AnnaBridge 156:ff21514d8981 758
AnnaBridge 156:ff21514d8981 759 /**
AnnaBridge 156:ff21514d8981 760 \brief Disable Interrupt
AnnaBridge 156:ff21514d8981 761 \details Disables a device specific interrupt in the NVIC interrupt controller.
AnnaBridge 156:ff21514d8981 762 \param [in] IRQn Device specific interrupt number.
AnnaBridge 156:ff21514d8981 763 \note IRQn must not be negative.
AnnaBridge 156:ff21514d8981 764 */
AnnaBridge 156:ff21514d8981 765 __STATIC_INLINE void __NVIC_DisableIRQ(IRQn_Type IRQn)
AnnaBridge 156:ff21514d8981 766 {
AnnaBridge 156:ff21514d8981 767 if ((int32_t)(IRQn) >= 0)
AnnaBridge 156:ff21514d8981 768 {
AnnaBridge 156:ff21514d8981 769 NVIC->ICER[0U] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
AnnaBridge 156:ff21514d8981 770 __DSB();
AnnaBridge 156:ff21514d8981 771 __ISB();
AnnaBridge 156:ff21514d8981 772 }
AnnaBridge 156:ff21514d8981 773 }
AnnaBridge 156:ff21514d8981 774
AnnaBridge 156:ff21514d8981 775
AnnaBridge 156:ff21514d8981 776 /**
AnnaBridge 156:ff21514d8981 777 \brief Get Pending Interrupt
AnnaBridge 156:ff21514d8981 778 \details Reads the NVIC pending register and returns the pending bit for the specified device specific interrupt.
AnnaBridge 156:ff21514d8981 779 \param [in] IRQn Device specific interrupt number.
AnnaBridge 156:ff21514d8981 780 \return 0 Interrupt status is not pending.
AnnaBridge 156:ff21514d8981 781 \return 1 Interrupt status is pending.
AnnaBridge 156:ff21514d8981 782 \note IRQn must not be negative.
AnnaBridge 156:ff21514d8981 783 */
AnnaBridge 156:ff21514d8981 784 __STATIC_INLINE uint32_t __NVIC_GetPendingIRQ(IRQn_Type IRQn)
AnnaBridge 156:ff21514d8981 785 {
AnnaBridge 156:ff21514d8981 786 if ((int32_t)(IRQn) >= 0)
AnnaBridge 156:ff21514d8981 787 {
AnnaBridge 156:ff21514d8981 788 return((uint32_t)(((NVIC->ISPR[0U] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
AnnaBridge 156:ff21514d8981 789 }
AnnaBridge 156:ff21514d8981 790 else
AnnaBridge 156:ff21514d8981 791 {
AnnaBridge 156:ff21514d8981 792 return(0U);
AnnaBridge 156:ff21514d8981 793 }
AnnaBridge 156:ff21514d8981 794 }
AnnaBridge 156:ff21514d8981 795
AnnaBridge 156:ff21514d8981 796
AnnaBridge 156:ff21514d8981 797 /**
AnnaBridge 156:ff21514d8981 798 \brief Set Pending Interrupt
AnnaBridge 156:ff21514d8981 799 \details Sets the pending bit of a device specific interrupt in the NVIC pending register.
AnnaBridge 156:ff21514d8981 800 \param [in] IRQn Device specific interrupt number.
AnnaBridge 156:ff21514d8981 801 \note IRQn must not be negative.
AnnaBridge 156:ff21514d8981 802 */
AnnaBridge 156:ff21514d8981 803 __STATIC_INLINE void __NVIC_SetPendingIRQ(IRQn_Type IRQn)
AnnaBridge 156:ff21514d8981 804 {
AnnaBridge 156:ff21514d8981 805 if ((int32_t)(IRQn) >= 0)
AnnaBridge 156:ff21514d8981 806 {
AnnaBridge 156:ff21514d8981 807 NVIC->ISPR[0U] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
AnnaBridge 156:ff21514d8981 808 }
AnnaBridge 156:ff21514d8981 809 }
AnnaBridge 156:ff21514d8981 810
AnnaBridge 156:ff21514d8981 811
AnnaBridge 156:ff21514d8981 812 /**
AnnaBridge 156:ff21514d8981 813 \brief Clear Pending Interrupt
AnnaBridge 156:ff21514d8981 814 \details Clears the pending bit of a device specific interrupt in the NVIC pending register.
AnnaBridge 156:ff21514d8981 815 \param [in] IRQn Device specific interrupt number.
AnnaBridge 156:ff21514d8981 816 \note IRQn must not be negative.
AnnaBridge 156:ff21514d8981 817 */
AnnaBridge 156:ff21514d8981 818 __STATIC_INLINE void __NVIC_ClearPendingIRQ(IRQn_Type IRQn)
AnnaBridge 156:ff21514d8981 819 {
AnnaBridge 156:ff21514d8981 820 if ((int32_t)(IRQn) >= 0)
AnnaBridge 156:ff21514d8981 821 {
AnnaBridge 156:ff21514d8981 822 NVIC->ICPR[0U] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
AnnaBridge 156:ff21514d8981 823 }
AnnaBridge 156:ff21514d8981 824 }
AnnaBridge 156:ff21514d8981 825
AnnaBridge 156:ff21514d8981 826
AnnaBridge 156:ff21514d8981 827 /**
AnnaBridge 156:ff21514d8981 828 \brief Set Interrupt Priority
AnnaBridge 156:ff21514d8981 829 \details Sets the priority of a device specific interrupt or a processor exception.
AnnaBridge 156:ff21514d8981 830 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 156:ff21514d8981 831 or negative to specify a processor exception.
AnnaBridge 156:ff21514d8981 832 \param [in] IRQn Interrupt number.
AnnaBridge 156:ff21514d8981 833 \param [in] priority Priority to set.
AnnaBridge 156:ff21514d8981 834 \note The priority cannot be set for every processor exception.
AnnaBridge 156:ff21514d8981 835 */
AnnaBridge 156:ff21514d8981 836 __STATIC_INLINE void __NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
AnnaBridge 156:ff21514d8981 837 {
AnnaBridge 156:ff21514d8981 838 if ((int32_t)(IRQn) >= 0)
AnnaBridge 156:ff21514d8981 839 {
AnnaBridge 156:ff21514d8981 840 NVIC->IP[_IP_IDX(IRQn)] = ((uint32_t)(NVIC->IP[_IP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
AnnaBridge 156:ff21514d8981 841 (((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
AnnaBridge 156:ff21514d8981 842 }
AnnaBridge 156:ff21514d8981 843 else
AnnaBridge 156:ff21514d8981 844 {
AnnaBridge 156:ff21514d8981 845 SCB->SHP[_SHP_IDX(IRQn)] = ((uint32_t)(SCB->SHP[_SHP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
AnnaBridge 156:ff21514d8981 846 (((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
AnnaBridge 156:ff21514d8981 847 }
AnnaBridge 156:ff21514d8981 848 }
AnnaBridge 156:ff21514d8981 849
AnnaBridge 156:ff21514d8981 850
AnnaBridge 156:ff21514d8981 851 /**
AnnaBridge 156:ff21514d8981 852 \brief Get Interrupt Priority
AnnaBridge 156:ff21514d8981 853 \details Reads the priority of a device specific interrupt or a processor exception.
AnnaBridge 156:ff21514d8981 854 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 156:ff21514d8981 855 or negative to specify a processor exception.
AnnaBridge 156:ff21514d8981 856 \param [in] IRQn Interrupt number.
AnnaBridge 156:ff21514d8981 857 \return Interrupt Priority.
AnnaBridge 156:ff21514d8981 858 Value is aligned automatically to the implemented priority bits of the microcontroller.
AnnaBridge 156:ff21514d8981 859 */
AnnaBridge 156:ff21514d8981 860 __STATIC_INLINE uint32_t __NVIC_GetPriority(IRQn_Type IRQn)
AnnaBridge 156:ff21514d8981 861 {
AnnaBridge 156:ff21514d8981 862
AnnaBridge 156:ff21514d8981 863 if ((int32_t)(IRQn) >= 0)
AnnaBridge 156:ff21514d8981 864 {
AnnaBridge 156:ff21514d8981 865 return((uint32_t)(((NVIC->IP[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8U - __NVIC_PRIO_BITS)));
AnnaBridge 156:ff21514d8981 866 }
AnnaBridge 156:ff21514d8981 867 else
AnnaBridge 156:ff21514d8981 868 {
AnnaBridge 156:ff21514d8981 869 return((uint32_t)(((SCB->SHP[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8U - __NVIC_PRIO_BITS)));
AnnaBridge 156:ff21514d8981 870 }
AnnaBridge 156:ff21514d8981 871 }
AnnaBridge 156:ff21514d8981 872
AnnaBridge 156:ff21514d8981 873
AnnaBridge 156:ff21514d8981 874 /**
AnnaBridge 156:ff21514d8981 875 \brief Set Interrupt Vector
AnnaBridge 156:ff21514d8981 876 \details Sets an interrupt vector in SRAM based interrupt vector table.
AnnaBridge 156:ff21514d8981 877 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 156:ff21514d8981 878 or negative to specify a processor exception.
AnnaBridge 156:ff21514d8981 879 VTOR must been relocated to SRAM before.
AnnaBridge 156:ff21514d8981 880 If VTOR is not present address 0 must be mapped to SRAM.
AnnaBridge 156:ff21514d8981 881 \param [in] IRQn Interrupt number
AnnaBridge 156:ff21514d8981 882 \param [in] vector Address of interrupt handler function
AnnaBridge 156:ff21514d8981 883 */
AnnaBridge 156:ff21514d8981 884 __STATIC_INLINE void __NVIC_SetVector(IRQn_Type IRQn, uint32_t vector)
AnnaBridge 156:ff21514d8981 885 {
AnnaBridge 156:ff21514d8981 886 #if defined (__VTOR_PRESENT) && (__VTOR_PRESENT == 1U)
AnnaBridge 156:ff21514d8981 887 uint32_t *vectors = (uint32_t *)SCB->VTOR;
AnnaBridge 156:ff21514d8981 888 #else
AnnaBridge 156:ff21514d8981 889 uint32_t *vectors = (uint32_t *)0x0U;
AnnaBridge 156:ff21514d8981 890 #endif
AnnaBridge 156:ff21514d8981 891 vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET] = vector;
AnnaBridge 156:ff21514d8981 892 }
AnnaBridge 156:ff21514d8981 893
AnnaBridge 156:ff21514d8981 894
AnnaBridge 156:ff21514d8981 895 /**
AnnaBridge 156:ff21514d8981 896 \brief Get Interrupt Vector
AnnaBridge 156:ff21514d8981 897 \details Reads an interrupt vector from interrupt vector table.
AnnaBridge 156:ff21514d8981 898 The interrupt number can be positive to specify a device specific interrupt,
AnnaBridge 156:ff21514d8981 899 or negative to specify a processor exception.
AnnaBridge 156:ff21514d8981 900 \param [in] IRQn Interrupt number.
AnnaBridge 156:ff21514d8981 901 \return Address of interrupt handler function
AnnaBridge 156:ff21514d8981 902 */
AnnaBridge 156:ff21514d8981 903 __STATIC_INLINE uint32_t __NVIC_GetVector(IRQn_Type IRQn)
AnnaBridge 156:ff21514d8981 904 {
AnnaBridge 156:ff21514d8981 905 #if defined (__VTOR_PRESENT) && (__VTOR_PRESENT == 1U)
AnnaBridge 156:ff21514d8981 906 uint32_t *vectors = (uint32_t *)SCB->VTOR;
AnnaBridge 156:ff21514d8981 907 #else
AnnaBridge 156:ff21514d8981 908 uint32_t *vectors = (uint32_t *)0x0U;
AnnaBridge 156:ff21514d8981 909 #endif
AnnaBridge 156:ff21514d8981 910 return vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET];
AnnaBridge 156:ff21514d8981 911
AnnaBridge 156:ff21514d8981 912 }
AnnaBridge 156:ff21514d8981 913
AnnaBridge 156:ff21514d8981 914
AnnaBridge 156:ff21514d8981 915 /**
AnnaBridge 156:ff21514d8981 916 \brief System Reset
AnnaBridge 156:ff21514d8981 917 \details Initiates a system reset request to reset the MCU.
AnnaBridge 156:ff21514d8981 918 */
AnnaBridge 156:ff21514d8981 919 __STATIC_INLINE void __NVIC_SystemReset(void)
AnnaBridge 156:ff21514d8981 920 {
AnnaBridge 156:ff21514d8981 921 __DSB(); /* Ensure all outstanding memory accesses included
AnnaBridge 156:ff21514d8981 922 buffered write are completed before reset */
AnnaBridge 156:ff21514d8981 923 SCB->AIRCR = ((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
AnnaBridge 156:ff21514d8981 924 SCB_AIRCR_SYSRESETREQ_Msk);
AnnaBridge 156:ff21514d8981 925 __DSB(); /* Ensure completion of memory access */
AnnaBridge 156:ff21514d8981 926
AnnaBridge 156:ff21514d8981 927 for(;;) /* wait until reset */
AnnaBridge 156:ff21514d8981 928 {
AnnaBridge 156:ff21514d8981 929 __NOP();
AnnaBridge 156:ff21514d8981 930 }
AnnaBridge 156:ff21514d8981 931 }
AnnaBridge 156:ff21514d8981 932
AnnaBridge 156:ff21514d8981 933 /*@} end of CMSIS_Core_NVICFunctions */
AnnaBridge 156:ff21514d8981 934
AnnaBridge 156:ff21514d8981 935
AnnaBridge 156:ff21514d8981 936 /* ########################## FPU functions #################################### */
AnnaBridge 156:ff21514d8981 937 /**
AnnaBridge 156:ff21514d8981 938 \ingroup CMSIS_Core_FunctionInterface
AnnaBridge 156:ff21514d8981 939 \defgroup CMSIS_Core_FpuFunctions FPU Functions
AnnaBridge 156:ff21514d8981 940 \brief Function that provides FPU type.
AnnaBridge 156:ff21514d8981 941 @{
AnnaBridge 156:ff21514d8981 942 */
AnnaBridge 156:ff21514d8981 943
AnnaBridge 156:ff21514d8981 944 /**
AnnaBridge 156:ff21514d8981 945 \brief get FPU type
AnnaBridge 156:ff21514d8981 946 \details returns the FPU type
AnnaBridge 156:ff21514d8981 947 \returns
AnnaBridge 156:ff21514d8981 948 - \b 0: No FPU
AnnaBridge 156:ff21514d8981 949 - \b 1: Single precision FPU
AnnaBridge 156:ff21514d8981 950 - \b 2: Double + Single precision FPU
AnnaBridge 156:ff21514d8981 951 */
AnnaBridge 156:ff21514d8981 952 __STATIC_INLINE uint32_t SCB_GetFPUType(void)
AnnaBridge 156:ff21514d8981 953 {
AnnaBridge 156:ff21514d8981 954 return 0U; /* No FPU */
AnnaBridge 156:ff21514d8981 955 }
AnnaBridge 156:ff21514d8981 956
AnnaBridge 156:ff21514d8981 957
AnnaBridge 156:ff21514d8981 958 /*@} end of CMSIS_Core_FpuFunctions */
AnnaBridge 156:ff21514d8981 959
AnnaBridge 156:ff21514d8981 960
AnnaBridge 156:ff21514d8981 961
AnnaBridge 156:ff21514d8981 962 /* ################################## SysTick function ############################################ */
AnnaBridge 156:ff21514d8981 963 /**
AnnaBridge 156:ff21514d8981 964 \ingroup CMSIS_Core_FunctionInterface
AnnaBridge 156:ff21514d8981 965 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
AnnaBridge 156:ff21514d8981 966 \brief Functions that configure the System.
AnnaBridge 156:ff21514d8981 967 @{
AnnaBridge 156:ff21514d8981 968 */
AnnaBridge 156:ff21514d8981 969
AnnaBridge 156:ff21514d8981 970 #if defined (__Vendor_SysTickConfig) && (__Vendor_SysTickConfig == 0U)
AnnaBridge 156:ff21514d8981 971
AnnaBridge 156:ff21514d8981 972 /**
AnnaBridge 156:ff21514d8981 973 \brief System Tick Configuration
AnnaBridge 156:ff21514d8981 974 \details Initializes the System Timer and its interrupt, and starts the System Tick Timer.
AnnaBridge 156:ff21514d8981 975 Counter is in free running mode to generate periodic interrupts.
AnnaBridge 156:ff21514d8981 976 \param [in] ticks Number of ticks between two interrupts.
AnnaBridge 156:ff21514d8981 977 \return 0 Function succeeded.
AnnaBridge 156:ff21514d8981 978 \return 1 Function failed.
AnnaBridge 156:ff21514d8981 979 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
AnnaBridge 156:ff21514d8981 980 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
AnnaBridge 156:ff21514d8981 981 must contain a vendor-specific implementation of this function.
AnnaBridge 156:ff21514d8981 982 */
AnnaBridge 156:ff21514d8981 983 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
AnnaBridge 156:ff21514d8981 984 {
AnnaBridge 156:ff21514d8981 985 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
AnnaBridge 156:ff21514d8981 986 {
AnnaBridge 156:ff21514d8981 987 return (1UL); /* Reload value impossible */
AnnaBridge 156:ff21514d8981 988 }
AnnaBridge 156:ff21514d8981 989
AnnaBridge 156:ff21514d8981 990 SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
AnnaBridge 156:ff21514d8981 991 NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
AnnaBridge 156:ff21514d8981 992 SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
AnnaBridge 156:ff21514d8981 993 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
AnnaBridge 156:ff21514d8981 994 SysTick_CTRL_TICKINT_Msk |
AnnaBridge 156:ff21514d8981 995 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
AnnaBridge 156:ff21514d8981 996 return (0UL); /* Function successful */
AnnaBridge 156:ff21514d8981 997 }
AnnaBridge 156:ff21514d8981 998
AnnaBridge 156:ff21514d8981 999 #endif
AnnaBridge 156:ff21514d8981 1000
AnnaBridge 156:ff21514d8981 1001 /*@} end of CMSIS_Core_SysTickFunctions */
AnnaBridge 156:ff21514d8981 1002
AnnaBridge 156:ff21514d8981 1003
AnnaBridge 156:ff21514d8981 1004
AnnaBridge 156:ff21514d8981 1005
AnnaBridge 156:ff21514d8981 1006 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 1007 }
AnnaBridge 156:ff21514d8981 1008 #endif
AnnaBridge 156:ff21514d8981 1009
AnnaBridge 156:ff21514d8981 1010 #endif /* __CORE_CM0PLUS_H_DEPENDANT */
AnnaBridge 156:ff21514d8981 1011
AnnaBridge 156:ff21514d8981 1012 #endif /* __CMSIS_GENERIC */