The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 09 11:14:10 2017 +0000
Revision:
157:e7ca05fa8600
Parent:
156:ff21514d8981
Release 155 of the mbed library.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 156:ff21514d8981 1 /**************************************************************************//**
AnnaBridge 156:ff21514d8981 2 * @file efm32lg_uart.h
AnnaBridge 156:ff21514d8981 3 * @brief EFM32LG_UART register and bit field definitions
AnnaBridge 156:ff21514d8981 4 * @version 5.1.2
AnnaBridge 156:ff21514d8981 5 ******************************************************************************
AnnaBridge 156:ff21514d8981 6 * @section License
AnnaBridge 156:ff21514d8981 7 * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b>
AnnaBridge 156:ff21514d8981 8 ******************************************************************************
AnnaBridge 156:ff21514d8981 9 *
AnnaBridge 156:ff21514d8981 10 * Permission is granted to anyone to use this software for any purpose,
AnnaBridge 156:ff21514d8981 11 * including commercial applications, and to alter it and redistribute it
AnnaBridge 156:ff21514d8981 12 * freely, subject to the following restrictions:
AnnaBridge 156:ff21514d8981 13 *
AnnaBridge 156:ff21514d8981 14 * 1. The origin of this software must not be misrepresented; you must not
AnnaBridge 156:ff21514d8981 15 * claim that you wrote the original software.@n
AnnaBridge 156:ff21514d8981 16 * 2. Altered source versions must be plainly marked as such, and must not be
AnnaBridge 156:ff21514d8981 17 * misrepresented as being the original software.@n
AnnaBridge 156:ff21514d8981 18 * 3. This notice may not be removed or altered from any source distribution.
AnnaBridge 156:ff21514d8981 19 *
AnnaBridge 156:ff21514d8981 20 * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc.
AnnaBridge 156:ff21514d8981 21 * has no obligation to support this Software. Silicon Laboratories, Inc. is
AnnaBridge 156:ff21514d8981 22 * providing the Software "AS IS", with no express or implied warranties of any
AnnaBridge 156:ff21514d8981 23 * kind, including, but not limited to, any implied warranties of
AnnaBridge 156:ff21514d8981 24 * merchantability or fitness for any particular purpose or warranties against
AnnaBridge 156:ff21514d8981 25 * infringement of any proprietary rights of a third party.
AnnaBridge 156:ff21514d8981 26 *
AnnaBridge 156:ff21514d8981 27 * Silicon Laboratories, Inc. will not be liable for any consequential,
AnnaBridge 156:ff21514d8981 28 * incidental, or special damages, or any other relief, or for any claim by
AnnaBridge 156:ff21514d8981 29 * any third party, arising from your use of this Software.
AnnaBridge 156:ff21514d8981 30 *
AnnaBridge 156:ff21514d8981 31 *****************************************************************************/
AnnaBridge 156:ff21514d8981 32 /**************************************************************************//**
AnnaBridge 156:ff21514d8981 33 * @addtogroup Parts
AnnaBridge 156:ff21514d8981 34 * @{
AnnaBridge 156:ff21514d8981 35 ******************************************************************************/
AnnaBridge 156:ff21514d8981 36
AnnaBridge 156:ff21514d8981 37 /**************************************************************************//**
AnnaBridge 156:ff21514d8981 38 * @defgroup EFM32LG_UART_BitFields
AnnaBridge 156:ff21514d8981 39 * @{
AnnaBridge 156:ff21514d8981 40 *****************************************************************************/
AnnaBridge 156:ff21514d8981 41
AnnaBridge 156:ff21514d8981 42 /* Bit fields for UART CTRL */
AnnaBridge 156:ff21514d8981 43 #define _UART_CTRL_RESETVALUE 0x00000000UL /**< Default value for UART_CTRL */
AnnaBridge 156:ff21514d8981 44 #define _UART_CTRL_MASK 0xFFFFFF7FUL /**< Mask for UART_CTRL */
AnnaBridge 156:ff21514d8981 45 #define UART_CTRL_SYNC (0x1UL << 0) /**< USART Synchronous Mode */
AnnaBridge 156:ff21514d8981 46 #define _UART_CTRL_SYNC_SHIFT 0 /**< Shift value for USART_SYNC */
AnnaBridge 156:ff21514d8981 47 #define _UART_CTRL_SYNC_MASK 0x1UL /**< Bit mask for USART_SYNC */
AnnaBridge 156:ff21514d8981 48 #define _UART_CTRL_SYNC_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 49 #define UART_CTRL_SYNC_DEFAULT (_UART_CTRL_SYNC_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 50 #define UART_CTRL_LOOPBK (0x1UL << 1) /**< Loopback Enable */
AnnaBridge 156:ff21514d8981 51 #define _UART_CTRL_LOOPBK_SHIFT 1 /**< Shift value for USART_LOOPBK */
AnnaBridge 156:ff21514d8981 52 #define _UART_CTRL_LOOPBK_MASK 0x2UL /**< Bit mask for USART_LOOPBK */
AnnaBridge 156:ff21514d8981 53 #define _UART_CTRL_LOOPBK_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 54 #define UART_CTRL_LOOPBK_DEFAULT (_UART_CTRL_LOOPBK_DEFAULT << 1) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 55 #define UART_CTRL_CCEN (0x1UL << 2) /**< Collision Check Enable */
AnnaBridge 156:ff21514d8981 56 #define _UART_CTRL_CCEN_SHIFT 2 /**< Shift value for USART_CCEN */
AnnaBridge 156:ff21514d8981 57 #define _UART_CTRL_CCEN_MASK 0x4UL /**< Bit mask for USART_CCEN */
AnnaBridge 156:ff21514d8981 58 #define _UART_CTRL_CCEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 59 #define UART_CTRL_CCEN_DEFAULT (_UART_CTRL_CCEN_DEFAULT << 2) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 60 #define UART_CTRL_MPM (0x1UL << 3) /**< Multi-Processor Mode */
AnnaBridge 156:ff21514d8981 61 #define _UART_CTRL_MPM_SHIFT 3 /**< Shift value for USART_MPM */
AnnaBridge 156:ff21514d8981 62 #define _UART_CTRL_MPM_MASK 0x8UL /**< Bit mask for USART_MPM */
AnnaBridge 156:ff21514d8981 63 #define _UART_CTRL_MPM_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 64 #define UART_CTRL_MPM_DEFAULT (_UART_CTRL_MPM_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 65 #define UART_CTRL_MPAB (0x1UL << 4) /**< Multi-Processor Address-Bit */
AnnaBridge 156:ff21514d8981 66 #define _UART_CTRL_MPAB_SHIFT 4 /**< Shift value for USART_MPAB */
AnnaBridge 156:ff21514d8981 67 #define _UART_CTRL_MPAB_MASK 0x10UL /**< Bit mask for USART_MPAB */
AnnaBridge 156:ff21514d8981 68 #define _UART_CTRL_MPAB_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 69 #define UART_CTRL_MPAB_DEFAULT (_UART_CTRL_MPAB_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 70 #define _UART_CTRL_OVS_SHIFT 5 /**< Shift value for USART_OVS */
AnnaBridge 156:ff21514d8981 71 #define _UART_CTRL_OVS_MASK 0x60UL /**< Bit mask for USART_OVS */
AnnaBridge 156:ff21514d8981 72 #define _UART_CTRL_OVS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 73 #define _UART_CTRL_OVS_X16 0x00000000UL /**< Mode X16 for UART_CTRL */
AnnaBridge 156:ff21514d8981 74 #define _UART_CTRL_OVS_X8 0x00000001UL /**< Mode X8 for UART_CTRL */
AnnaBridge 156:ff21514d8981 75 #define _UART_CTRL_OVS_X6 0x00000002UL /**< Mode X6 for UART_CTRL */
AnnaBridge 156:ff21514d8981 76 #define _UART_CTRL_OVS_X4 0x00000003UL /**< Mode X4 for UART_CTRL */
AnnaBridge 156:ff21514d8981 77 #define UART_CTRL_OVS_DEFAULT (_UART_CTRL_OVS_DEFAULT << 5) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 78 #define UART_CTRL_OVS_X16 (_UART_CTRL_OVS_X16 << 5) /**< Shifted mode X16 for UART_CTRL */
AnnaBridge 156:ff21514d8981 79 #define UART_CTRL_OVS_X8 (_UART_CTRL_OVS_X8 << 5) /**< Shifted mode X8 for UART_CTRL */
AnnaBridge 156:ff21514d8981 80 #define UART_CTRL_OVS_X6 (_UART_CTRL_OVS_X6 << 5) /**< Shifted mode X6 for UART_CTRL */
AnnaBridge 156:ff21514d8981 81 #define UART_CTRL_OVS_X4 (_UART_CTRL_OVS_X4 << 5) /**< Shifted mode X4 for UART_CTRL */
AnnaBridge 156:ff21514d8981 82 #define UART_CTRL_CLKPOL (0x1UL << 8) /**< Clock Polarity */
AnnaBridge 156:ff21514d8981 83 #define _UART_CTRL_CLKPOL_SHIFT 8 /**< Shift value for USART_CLKPOL */
AnnaBridge 156:ff21514d8981 84 #define _UART_CTRL_CLKPOL_MASK 0x100UL /**< Bit mask for USART_CLKPOL */
AnnaBridge 156:ff21514d8981 85 #define _UART_CTRL_CLKPOL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 86 #define _UART_CTRL_CLKPOL_IDLELOW 0x00000000UL /**< Mode IDLELOW for UART_CTRL */
AnnaBridge 156:ff21514d8981 87 #define _UART_CTRL_CLKPOL_IDLEHIGH 0x00000001UL /**< Mode IDLEHIGH for UART_CTRL */
AnnaBridge 156:ff21514d8981 88 #define UART_CTRL_CLKPOL_DEFAULT (_UART_CTRL_CLKPOL_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 89 #define UART_CTRL_CLKPOL_IDLELOW (_UART_CTRL_CLKPOL_IDLELOW << 8) /**< Shifted mode IDLELOW for UART_CTRL */
AnnaBridge 156:ff21514d8981 90 #define UART_CTRL_CLKPOL_IDLEHIGH (_UART_CTRL_CLKPOL_IDLEHIGH << 8) /**< Shifted mode IDLEHIGH for UART_CTRL */
AnnaBridge 156:ff21514d8981 91 #define UART_CTRL_CLKPHA (0x1UL << 9) /**< Clock Edge For Setup/Sample */
AnnaBridge 156:ff21514d8981 92 #define _UART_CTRL_CLKPHA_SHIFT 9 /**< Shift value for USART_CLKPHA */
AnnaBridge 156:ff21514d8981 93 #define _UART_CTRL_CLKPHA_MASK 0x200UL /**< Bit mask for USART_CLKPHA */
AnnaBridge 156:ff21514d8981 94 #define _UART_CTRL_CLKPHA_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 95 #define _UART_CTRL_CLKPHA_SAMPLELEADING 0x00000000UL /**< Mode SAMPLELEADING for UART_CTRL */
AnnaBridge 156:ff21514d8981 96 #define _UART_CTRL_CLKPHA_SAMPLETRAILING 0x00000001UL /**< Mode SAMPLETRAILING for UART_CTRL */
AnnaBridge 156:ff21514d8981 97 #define UART_CTRL_CLKPHA_DEFAULT (_UART_CTRL_CLKPHA_DEFAULT << 9) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 98 #define UART_CTRL_CLKPHA_SAMPLELEADING (_UART_CTRL_CLKPHA_SAMPLELEADING << 9) /**< Shifted mode SAMPLELEADING for UART_CTRL */
AnnaBridge 156:ff21514d8981 99 #define UART_CTRL_CLKPHA_SAMPLETRAILING (_UART_CTRL_CLKPHA_SAMPLETRAILING << 9) /**< Shifted mode SAMPLETRAILING for UART_CTRL */
AnnaBridge 156:ff21514d8981 100 #define UART_CTRL_MSBF (0x1UL << 10) /**< Most Significant Bit First */
AnnaBridge 156:ff21514d8981 101 #define _UART_CTRL_MSBF_SHIFT 10 /**< Shift value for USART_MSBF */
AnnaBridge 156:ff21514d8981 102 #define _UART_CTRL_MSBF_MASK 0x400UL /**< Bit mask for USART_MSBF */
AnnaBridge 156:ff21514d8981 103 #define _UART_CTRL_MSBF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 104 #define UART_CTRL_MSBF_DEFAULT (_UART_CTRL_MSBF_DEFAULT << 10) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 105 #define UART_CTRL_CSMA (0x1UL << 11) /**< Action On Slave-Select In Master Mode */
AnnaBridge 156:ff21514d8981 106 #define _UART_CTRL_CSMA_SHIFT 11 /**< Shift value for USART_CSMA */
AnnaBridge 156:ff21514d8981 107 #define _UART_CTRL_CSMA_MASK 0x800UL /**< Bit mask for USART_CSMA */
AnnaBridge 156:ff21514d8981 108 #define _UART_CTRL_CSMA_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 109 #define _UART_CTRL_CSMA_NOACTION 0x00000000UL /**< Mode NOACTION for UART_CTRL */
AnnaBridge 156:ff21514d8981 110 #define _UART_CTRL_CSMA_GOTOSLAVEMODE 0x00000001UL /**< Mode GOTOSLAVEMODE for UART_CTRL */
AnnaBridge 156:ff21514d8981 111 #define UART_CTRL_CSMA_DEFAULT (_UART_CTRL_CSMA_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 112 #define UART_CTRL_CSMA_NOACTION (_UART_CTRL_CSMA_NOACTION << 11) /**< Shifted mode NOACTION for UART_CTRL */
AnnaBridge 156:ff21514d8981 113 #define UART_CTRL_CSMA_GOTOSLAVEMODE (_UART_CTRL_CSMA_GOTOSLAVEMODE << 11) /**< Shifted mode GOTOSLAVEMODE for UART_CTRL */
AnnaBridge 156:ff21514d8981 114 #define UART_CTRL_TXBIL (0x1UL << 12) /**< TX Buffer Interrupt Level */
AnnaBridge 156:ff21514d8981 115 #define _UART_CTRL_TXBIL_SHIFT 12 /**< Shift value for USART_TXBIL */
AnnaBridge 156:ff21514d8981 116 #define _UART_CTRL_TXBIL_MASK 0x1000UL /**< Bit mask for USART_TXBIL */
AnnaBridge 156:ff21514d8981 117 #define _UART_CTRL_TXBIL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 118 #define _UART_CTRL_TXBIL_EMPTY 0x00000000UL /**< Mode EMPTY for UART_CTRL */
AnnaBridge 156:ff21514d8981 119 #define _UART_CTRL_TXBIL_HALFFULL 0x00000001UL /**< Mode HALFFULL for UART_CTRL */
AnnaBridge 156:ff21514d8981 120 #define UART_CTRL_TXBIL_DEFAULT (_UART_CTRL_TXBIL_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 121 #define UART_CTRL_TXBIL_EMPTY (_UART_CTRL_TXBIL_EMPTY << 12) /**< Shifted mode EMPTY for UART_CTRL */
AnnaBridge 156:ff21514d8981 122 #define UART_CTRL_TXBIL_HALFFULL (_UART_CTRL_TXBIL_HALFFULL << 12) /**< Shifted mode HALFFULL for UART_CTRL */
AnnaBridge 156:ff21514d8981 123 #define UART_CTRL_RXINV (0x1UL << 13) /**< Receiver Input Invert */
AnnaBridge 156:ff21514d8981 124 #define _UART_CTRL_RXINV_SHIFT 13 /**< Shift value for USART_RXINV */
AnnaBridge 156:ff21514d8981 125 #define _UART_CTRL_RXINV_MASK 0x2000UL /**< Bit mask for USART_RXINV */
AnnaBridge 156:ff21514d8981 126 #define _UART_CTRL_RXINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 127 #define UART_CTRL_RXINV_DEFAULT (_UART_CTRL_RXINV_DEFAULT << 13) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 128 #define UART_CTRL_TXINV (0x1UL << 14) /**< Transmitter output Invert */
AnnaBridge 156:ff21514d8981 129 #define _UART_CTRL_TXINV_SHIFT 14 /**< Shift value for USART_TXINV */
AnnaBridge 156:ff21514d8981 130 #define _UART_CTRL_TXINV_MASK 0x4000UL /**< Bit mask for USART_TXINV */
AnnaBridge 156:ff21514d8981 131 #define _UART_CTRL_TXINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 132 #define UART_CTRL_TXINV_DEFAULT (_UART_CTRL_TXINV_DEFAULT << 14) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 133 #define UART_CTRL_CSINV (0x1UL << 15) /**< Chip Select Invert */
AnnaBridge 156:ff21514d8981 134 #define _UART_CTRL_CSINV_SHIFT 15 /**< Shift value for USART_CSINV */
AnnaBridge 156:ff21514d8981 135 #define _UART_CTRL_CSINV_MASK 0x8000UL /**< Bit mask for USART_CSINV */
AnnaBridge 156:ff21514d8981 136 #define _UART_CTRL_CSINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 137 #define UART_CTRL_CSINV_DEFAULT (_UART_CTRL_CSINV_DEFAULT << 15) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 138 #define UART_CTRL_AUTOCS (0x1UL << 16) /**< Automatic Chip Select */
AnnaBridge 156:ff21514d8981 139 #define _UART_CTRL_AUTOCS_SHIFT 16 /**< Shift value for USART_AUTOCS */
AnnaBridge 156:ff21514d8981 140 #define _UART_CTRL_AUTOCS_MASK 0x10000UL /**< Bit mask for USART_AUTOCS */
AnnaBridge 156:ff21514d8981 141 #define _UART_CTRL_AUTOCS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 142 #define UART_CTRL_AUTOCS_DEFAULT (_UART_CTRL_AUTOCS_DEFAULT << 16) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 143 #define UART_CTRL_AUTOTRI (0x1UL << 17) /**< Automatic TX Tristate */
AnnaBridge 156:ff21514d8981 144 #define _UART_CTRL_AUTOTRI_SHIFT 17 /**< Shift value for USART_AUTOTRI */
AnnaBridge 156:ff21514d8981 145 #define _UART_CTRL_AUTOTRI_MASK 0x20000UL /**< Bit mask for USART_AUTOTRI */
AnnaBridge 156:ff21514d8981 146 #define _UART_CTRL_AUTOTRI_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 147 #define UART_CTRL_AUTOTRI_DEFAULT (_UART_CTRL_AUTOTRI_DEFAULT << 17) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 148 #define UART_CTRL_SCMODE (0x1UL << 18) /**< SmartCard Mode */
AnnaBridge 156:ff21514d8981 149 #define _UART_CTRL_SCMODE_SHIFT 18 /**< Shift value for USART_SCMODE */
AnnaBridge 156:ff21514d8981 150 #define _UART_CTRL_SCMODE_MASK 0x40000UL /**< Bit mask for USART_SCMODE */
AnnaBridge 156:ff21514d8981 151 #define _UART_CTRL_SCMODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 152 #define UART_CTRL_SCMODE_DEFAULT (_UART_CTRL_SCMODE_DEFAULT << 18) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 153 #define UART_CTRL_SCRETRANS (0x1UL << 19) /**< SmartCard Retransmit */
AnnaBridge 156:ff21514d8981 154 #define _UART_CTRL_SCRETRANS_SHIFT 19 /**< Shift value for USART_SCRETRANS */
AnnaBridge 156:ff21514d8981 155 #define _UART_CTRL_SCRETRANS_MASK 0x80000UL /**< Bit mask for USART_SCRETRANS */
AnnaBridge 156:ff21514d8981 156 #define _UART_CTRL_SCRETRANS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 157 #define UART_CTRL_SCRETRANS_DEFAULT (_UART_CTRL_SCRETRANS_DEFAULT << 19) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 158 #define UART_CTRL_SKIPPERRF (0x1UL << 20) /**< Skip Parity Error Frames */
AnnaBridge 156:ff21514d8981 159 #define _UART_CTRL_SKIPPERRF_SHIFT 20 /**< Shift value for USART_SKIPPERRF */
AnnaBridge 156:ff21514d8981 160 #define _UART_CTRL_SKIPPERRF_MASK 0x100000UL /**< Bit mask for USART_SKIPPERRF */
AnnaBridge 156:ff21514d8981 161 #define _UART_CTRL_SKIPPERRF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 162 #define UART_CTRL_SKIPPERRF_DEFAULT (_UART_CTRL_SKIPPERRF_DEFAULT << 20) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 163 #define UART_CTRL_BIT8DV (0x1UL << 21) /**< Bit 8 Default Value */
AnnaBridge 156:ff21514d8981 164 #define _UART_CTRL_BIT8DV_SHIFT 21 /**< Shift value for USART_BIT8DV */
AnnaBridge 156:ff21514d8981 165 #define _UART_CTRL_BIT8DV_MASK 0x200000UL /**< Bit mask for USART_BIT8DV */
AnnaBridge 156:ff21514d8981 166 #define _UART_CTRL_BIT8DV_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 167 #define UART_CTRL_BIT8DV_DEFAULT (_UART_CTRL_BIT8DV_DEFAULT << 21) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 168 #define UART_CTRL_ERRSDMA (0x1UL << 22) /**< Halt DMA On Error */
AnnaBridge 156:ff21514d8981 169 #define _UART_CTRL_ERRSDMA_SHIFT 22 /**< Shift value for USART_ERRSDMA */
AnnaBridge 156:ff21514d8981 170 #define _UART_CTRL_ERRSDMA_MASK 0x400000UL /**< Bit mask for USART_ERRSDMA */
AnnaBridge 156:ff21514d8981 171 #define _UART_CTRL_ERRSDMA_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 172 #define UART_CTRL_ERRSDMA_DEFAULT (_UART_CTRL_ERRSDMA_DEFAULT << 22) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 173 #define UART_CTRL_ERRSRX (0x1UL << 23) /**< Disable RX On Error */
AnnaBridge 156:ff21514d8981 174 #define _UART_CTRL_ERRSRX_SHIFT 23 /**< Shift value for USART_ERRSRX */
AnnaBridge 156:ff21514d8981 175 #define _UART_CTRL_ERRSRX_MASK 0x800000UL /**< Bit mask for USART_ERRSRX */
AnnaBridge 156:ff21514d8981 176 #define _UART_CTRL_ERRSRX_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 177 #define UART_CTRL_ERRSRX_DEFAULT (_UART_CTRL_ERRSRX_DEFAULT << 23) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 178 #define UART_CTRL_ERRSTX (0x1UL << 24) /**< Disable TX On Error */
AnnaBridge 156:ff21514d8981 179 #define _UART_CTRL_ERRSTX_SHIFT 24 /**< Shift value for USART_ERRSTX */
AnnaBridge 156:ff21514d8981 180 #define _UART_CTRL_ERRSTX_MASK 0x1000000UL /**< Bit mask for USART_ERRSTX */
AnnaBridge 156:ff21514d8981 181 #define _UART_CTRL_ERRSTX_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 182 #define UART_CTRL_ERRSTX_DEFAULT (_UART_CTRL_ERRSTX_DEFAULT << 24) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 183 #define UART_CTRL_SSSEARLY (0x1UL << 25) /**< Synchronous Slave Setup Early */
AnnaBridge 156:ff21514d8981 184 #define _UART_CTRL_SSSEARLY_SHIFT 25 /**< Shift value for USART_SSSEARLY */
AnnaBridge 156:ff21514d8981 185 #define _UART_CTRL_SSSEARLY_MASK 0x2000000UL /**< Bit mask for USART_SSSEARLY */
AnnaBridge 156:ff21514d8981 186 #define _UART_CTRL_SSSEARLY_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 187 #define UART_CTRL_SSSEARLY_DEFAULT (_UART_CTRL_SSSEARLY_DEFAULT << 25) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 188 #define _UART_CTRL_TXDELAY_SHIFT 26 /**< Shift value for USART_TXDELAY */
AnnaBridge 156:ff21514d8981 189 #define _UART_CTRL_TXDELAY_MASK 0xC000000UL /**< Bit mask for USART_TXDELAY */
AnnaBridge 156:ff21514d8981 190 #define _UART_CTRL_TXDELAY_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 191 #define _UART_CTRL_TXDELAY_NONE 0x00000000UL /**< Mode NONE for UART_CTRL */
AnnaBridge 156:ff21514d8981 192 #define _UART_CTRL_TXDELAY_SINGLE 0x00000001UL /**< Mode SINGLE for UART_CTRL */
AnnaBridge 156:ff21514d8981 193 #define _UART_CTRL_TXDELAY_DOUBLE 0x00000002UL /**< Mode DOUBLE for UART_CTRL */
AnnaBridge 156:ff21514d8981 194 #define _UART_CTRL_TXDELAY_TRIPLE 0x00000003UL /**< Mode TRIPLE for UART_CTRL */
AnnaBridge 156:ff21514d8981 195 #define UART_CTRL_TXDELAY_DEFAULT (_UART_CTRL_TXDELAY_DEFAULT << 26) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 196 #define UART_CTRL_TXDELAY_NONE (_UART_CTRL_TXDELAY_NONE << 26) /**< Shifted mode NONE for UART_CTRL */
AnnaBridge 156:ff21514d8981 197 #define UART_CTRL_TXDELAY_SINGLE (_UART_CTRL_TXDELAY_SINGLE << 26) /**< Shifted mode SINGLE for UART_CTRL */
AnnaBridge 156:ff21514d8981 198 #define UART_CTRL_TXDELAY_DOUBLE (_UART_CTRL_TXDELAY_DOUBLE << 26) /**< Shifted mode DOUBLE for UART_CTRL */
AnnaBridge 156:ff21514d8981 199 #define UART_CTRL_TXDELAY_TRIPLE (_UART_CTRL_TXDELAY_TRIPLE << 26) /**< Shifted mode TRIPLE for UART_CTRL */
AnnaBridge 156:ff21514d8981 200 #define UART_CTRL_BYTESWAP (0x1UL << 28) /**< Byteswap In Double Accesses */
AnnaBridge 156:ff21514d8981 201 #define _UART_CTRL_BYTESWAP_SHIFT 28 /**< Shift value for USART_BYTESWAP */
AnnaBridge 156:ff21514d8981 202 #define _UART_CTRL_BYTESWAP_MASK 0x10000000UL /**< Bit mask for USART_BYTESWAP */
AnnaBridge 156:ff21514d8981 203 #define _UART_CTRL_BYTESWAP_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 204 #define UART_CTRL_BYTESWAP_DEFAULT (_UART_CTRL_BYTESWAP_DEFAULT << 28) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 205 #define UART_CTRL_AUTOTX (0x1UL << 29) /**< Always Transmit When RX Not Full */
AnnaBridge 156:ff21514d8981 206 #define _UART_CTRL_AUTOTX_SHIFT 29 /**< Shift value for USART_AUTOTX */
AnnaBridge 156:ff21514d8981 207 #define _UART_CTRL_AUTOTX_MASK 0x20000000UL /**< Bit mask for USART_AUTOTX */
AnnaBridge 156:ff21514d8981 208 #define _UART_CTRL_AUTOTX_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 209 #define UART_CTRL_AUTOTX_DEFAULT (_UART_CTRL_AUTOTX_DEFAULT << 29) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 210 #define UART_CTRL_MVDIS (0x1UL << 30) /**< Majority Vote Disable */
AnnaBridge 156:ff21514d8981 211 #define _UART_CTRL_MVDIS_SHIFT 30 /**< Shift value for USART_MVDIS */
AnnaBridge 156:ff21514d8981 212 #define _UART_CTRL_MVDIS_MASK 0x40000000UL /**< Bit mask for USART_MVDIS */
AnnaBridge 156:ff21514d8981 213 #define _UART_CTRL_MVDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 214 #define UART_CTRL_MVDIS_DEFAULT (_UART_CTRL_MVDIS_DEFAULT << 30) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 215 #define UART_CTRL_SMSDELAY (0x1UL << 31) /**< Synchronous Master Sample Delay */
AnnaBridge 156:ff21514d8981 216 #define _UART_CTRL_SMSDELAY_SHIFT 31 /**< Shift value for USART_SMSDELAY */
AnnaBridge 156:ff21514d8981 217 #define _UART_CTRL_SMSDELAY_MASK 0x80000000UL /**< Bit mask for USART_SMSDELAY */
AnnaBridge 156:ff21514d8981 218 #define _UART_CTRL_SMSDELAY_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 219 #define UART_CTRL_SMSDELAY_DEFAULT (_UART_CTRL_SMSDELAY_DEFAULT << 31) /**< Shifted mode DEFAULT for UART_CTRL */
AnnaBridge 156:ff21514d8981 220
AnnaBridge 156:ff21514d8981 221 /* Bit fields for UART FRAME */
AnnaBridge 156:ff21514d8981 222 #define _UART_FRAME_RESETVALUE 0x00001005UL /**< Default value for UART_FRAME */
AnnaBridge 156:ff21514d8981 223 #define _UART_FRAME_MASK 0x0000330FUL /**< Mask for UART_FRAME */
AnnaBridge 156:ff21514d8981 224 #define _UART_FRAME_DATABITS_SHIFT 0 /**< Shift value for USART_DATABITS */
AnnaBridge 156:ff21514d8981 225 #define _UART_FRAME_DATABITS_MASK 0xFUL /**< Bit mask for USART_DATABITS */
AnnaBridge 156:ff21514d8981 226 #define _UART_FRAME_DATABITS_FOUR 0x00000001UL /**< Mode FOUR for UART_FRAME */
AnnaBridge 156:ff21514d8981 227 #define _UART_FRAME_DATABITS_FIVE 0x00000002UL /**< Mode FIVE for UART_FRAME */
AnnaBridge 156:ff21514d8981 228 #define _UART_FRAME_DATABITS_SIX 0x00000003UL /**< Mode SIX for UART_FRAME */
AnnaBridge 156:ff21514d8981 229 #define _UART_FRAME_DATABITS_SEVEN 0x00000004UL /**< Mode SEVEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 230 #define _UART_FRAME_DATABITS_DEFAULT 0x00000005UL /**< Mode DEFAULT for UART_FRAME */
AnnaBridge 156:ff21514d8981 231 #define _UART_FRAME_DATABITS_EIGHT 0x00000005UL /**< Mode EIGHT for UART_FRAME */
AnnaBridge 156:ff21514d8981 232 #define _UART_FRAME_DATABITS_NINE 0x00000006UL /**< Mode NINE for UART_FRAME */
AnnaBridge 156:ff21514d8981 233 #define _UART_FRAME_DATABITS_TEN 0x00000007UL /**< Mode TEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 234 #define _UART_FRAME_DATABITS_ELEVEN 0x00000008UL /**< Mode ELEVEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 235 #define _UART_FRAME_DATABITS_TWELVE 0x00000009UL /**< Mode TWELVE for UART_FRAME */
AnnaBridge 156:ff21514d8981 236 #define _UART_FRAME_DATABITS_THIRTEEN 0x0000000AUL /**< Mode THIRTEEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 237 #define _UART_FRAME_DATABITS_FOURTEEN 0x0000000BUL /**< Mode FOURTEEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 238 #define _UART_FRAME_DATABITS_FIFTEEN 0x0000000CUL /**< Mode FIFTEEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 239 #define _UART_FRAME_DATABITS_SIXTEEN 0x0000000DUL /**< Mode SIXTEEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 240 #define UART_FRAME_DATABITS_FOUR (_UART_FRAME_DATABITS_FOUR << 0) /**< Shifted mode FOUR for UART_FRAME */
AnnaBridge 156:ff21514d8981 241 #define UART_FRAME_DATABITS_FIVE (_UART_FRAME_DATABITS_FIVE << 0) /**< Shifted mode FIVE for UART_FRAME */
AnnaBridge 156:ff21514d8981 242 #define UART_FRAME_DATABITS_SIX (_UART_FRAME_DATABITS_SIX << 0) /**< Shifted mode SIX for UART_FRAME */
AnnaBridge 156:ff21514d8981 243 #define UART_FRAME_DATABITS_SEVEN (_UART_FRAME_DATABITS_SEVEN << 0) /**< Shifted mode SEVEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 244 #define UART_FRAME_DATABITS_DEFAULT (_UART_FRAME_DATABITS_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_FRAME */
AnnaBridge 156:ff21514d8981 245 #define UART_FRAME_DATABITS_EIGHT (_UART_FRAME_DATABITS_EIGHT << 0) /**< Shifted mode EIGHT for UART_FRAME */
AnnaBridge 156:ff21514d8981 246 #define UART_FRAME_DATABITS_NINE (_UART_FRAME_DATABITS_NINE << 0) /**< Shifted mode NINE for UART_FRAME */
AnnaBridge 156:ff21514d8981 247 #define UART_FRAME_DATABITS_TEN (_UART_FRAME_DATABITS_TEN << 0) /**< Shifted mode TEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 248 #define UART_FRAME_DATABITS_ELEVEN (_UART_FRAME_DATABITS_ELEVEN << 0) /**< Shifted mode ELEVEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 249 #define UART_FRAME_DATABITS_TWELVE (_UART_FRAME_DATABITS_TWELVE << 0) /**< Shifted mode TWELVE for UART_FRAME */
AnnaBridge 156:ff21514d8981 250 #define UART_FRAME_DATABITS_THIRTEEN (_UART_FRAME_DATABITS_THIRTEEN << 0) /**< Shifted mode THIRTEEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 251 #define UART_FRAME_DATABITS_FOURTEEN (_UART_FRAME_DATABITS_FOURTEEN << 0) /**< Shifted mode FOURTEEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 252 #define UART_FRAME_DATABITS_FIFTEEN (_UART_FRAME_DATABITS_FIFTEEN << 0) /**< Shifted mode FIFTEEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 253 #define UART_FRAME_DATABITS_SIXTEEN (_UART_FRAME_DATABITS_SIXTEEN << 0) /**< Shifted mode SIXTEEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 254 #define _UART_FRAME_PARITY_SHIFT 8 /**< Shift value for USART_PARITY */
AnnaBridge 156:ff21514d8981 255 #define _UART_FRAME_PARITY_MASK 0x300UL /**< Bit mask for USART_PARITY */
AnnaBridge 156:ff21514d8981 256 #define _UART_FRAME_PARITY_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_FRAME */
AnnaBridge 156:ff21514d8981 257 #define _UART_FRAME_PARITY_NONE 0x00000000UL /**< Mode NONE for UART_FRAME */
AnnaBridge 156:ff21514d8981 258 #define _UART_FRAME_PARITY_EVEN 0x00000002UL /**< Mode EVEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 259 #define _UART_FRAME_PARITY_ODD 0x00000003UL /**< Mode ODD for UART_FRAME */
AnnaBridge 156:ff21514d8981 260 #define UART_FRAME_PARITY_DEFAULT (_UART_FRAME_PARITY_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_FRAME */
AnnaBridge 156:ff21514d8981 261 #define UART_FRAME_PARITY_NONE (_UART_FRAME_PARITY_NONE << 8) /**< Shifted mode NONE for UART_FRAME */
AnnaBridge 156:ff21514d8981 262 #define UART_FRAME_PARITY_EVEN (_UART_FRAME_PARITY_EVEN << 8) /**< Shifted mode EVEN for UART_FRAME */
AnnaBridge 156:ff21514d8981 263 #define UART_FRAME_PARITY_ODD (_UART_FRAME_PARITY_ODD << 8) /**< Shifted mode ODD for UART_FRAME */
AnnaBridge 156:ff21514d8981 264 #define _UART_FRAME_STOPBITS_SHIFT 12 /**< Shift value for USART_STOPBITS */
AnnaBridge 156:ff21514d8981 265 #define _UART_FRAME_STOPBITS_MASK 0x3000UL /**< Bit mask for USART_STOPBITS */
AnnaBridge 156:ff21514d8981 266 #define _UART_FRAME_STOPBITS_HALF 0x00000000UL /**< Mode HALF for UART_FRAME */
AnnaBridge 156:ff21514d8981 267 #define _UART_FRAME_STOPBITS_DEFAULT 0x00000001UL /**< Mode DEFAULT for UART_FRAME */
AnnaBridge 156:ff21514d8981 268 #define _UART_FRAME_STOPBITS_ONE 0x00000001UL /**< Mode ONE for UART_FRAME */
AnnaBridge 156:ff21514d8981 269 #define _UART_FRAME_STOPBITS_ONEANDAHALF 0x00000002UL /**< Mode ONEANDAHALF for UART_FRAME */
AnnaBridge 156:ff21514d8981 270 #define _UART_FRAME_STOPBITS_TWO 0x00000003UL /**< Mode TWO for UART_FRAME */
AnnaBridge 156:ff21514d8981 271 #define UART_FRAME_STOPBITS_HALF (_UART_FRAME_STOPBITS_HALF << 12) /**< Shifted mode HALF for UART_FRAME */
AnnaBridge 156:ff21514d8981 272 #define UART_FRAME_STOPBITS_DEFAULT (_UART_FRAME_STOPBITS_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_FRAME */
AnnaBridge 156:ff21514d8981 273 #define UART_FRAME_STOPBITS_ONE (_UART_FRAME_STOPBITS_ONE << 12) /**< Shifted mode ONE for UART_FRAME */
AnnaBridge 156:ff21514d8981 274 #define UART_FRAME_STOPBITS_ONEANDAHALF (_UART_FRAME_STOPBITS_ONEANDAHALF << 12) /**< Shifted mode ONEANDAHALF for UART_FRAME */
AnnaBridge 156:ff21514d8981 275 #define UART_FRAME_STOPBITS_TWO (_UART_FRAME_STOPBITS_TWO << 12) /**< Shifted mode TWO for UART_FRAME */
AnnaBridge 156:ff21514d8981 276
AnnaBridge 156:ff21514d8981 277 /* Bit fields for UART TRIGCTRL */
AnnaBridge 156:ff21514d8981 278 #define _UART_TRIGCTRL_RESETVALUE 0x00000000UL /**< Default value for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 279 #define _UART_TRIGCTRL_MASK 0x00000077UL /**< Mask for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 280 #define _UART_TRIGCTRL_TSEL_SHIFT 0 /**< Shift value for USART_TSEL */
AnnaBridge 156:ff21514d8981 281 #define _UART_TRIGCTRL_TSEL_MASK 0x7UL /**< Bit mask for USART_TSEL */
AnnaBridge 156:ff21514d8981 282 #define _UART_TRIGCTRL_TSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 283 #define _UART_TRIGCTRL_TSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 284 #define _UART_TRIGCTRL_TSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 285 #define _UART_TRIGCTRL_TSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 286 #define _UART_TRIGCTRL_TSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 287 #define _UART_TRIGCTRL_TSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 288 #define _UART_TRIGCTRL_TSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 289 #define _UART_TRIGCTRL_TSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 290 #define _UART_TRIGCTRL_TSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 291 #define UART_TRIGCTRL_TSEL_DEFAULT (_UART_TRIGCTRL_TSEL_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 292 #define UART_TRIGCTRL_TSEL_PRSCH0 (_UART_TRIGCTRL_TSEL_PRSCH0 << 0) /**< Shifted mode PRSCH0 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 293 #define UART_TRIGCTRL_TSEL_PRSCH1 (_UART_TRIGCTRL_TSEL_PRSCH1 << 0) /**< Shifted mode PRSCH1 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 294 #define UART_TRIGCTRL_TSEL_PRSCH2 (_UART_TRIGCTRL_TSEL_PRSCH2 << 0) /**< Shifted mode PRSCH2 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 295 #define UART_TRIGCTRL_TSEL_PRSCH3 (_UART_TRIGCTRL_TSEL_PRSCH3 << 0) /**< Shifted mode PRSCH3 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 296 #define UART_TRIGCTRL_TSEL_PRSCH4 (_UART_TRIGCTRL_TSEL_PRSCH4 << 0) /**< Shifted mode PRSCH4 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 297 #define UART_TRIGCTRL_TSEL_PRSCH5 (_UART_TRIGCTRL_TSEL_PRSCH5 << 0) /**< Shifted mode PRSCH5 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 298 #define UART_TRIGCTRL_TSEL_PRSCH6 (_UART_TRIGCTRL_TSEL_PRSCH6 << 0) /**< Shifted mode PRSCH6 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 299 #define UART_TRIGCTRL_TSEL_PRSCH7 (_UART_TRIGCTRL_TSEL_PRSCH7 << 0) /**< Shifted mode PRSCH7 for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 300 #define UART_TRIGCTRL_RXTEN (0x1UL << 4) /**< Receive Trigger Enable */
AnnaBridge 156:ff21514d8981 301 #define _UART_TRIGCTRL_RXTEN_SHIFT 4 /**< Shift value for USART_RXTEN */
AnnaBridge 156:ff21514d8981 302 #define _UART_TRIGCTRL_RXTEN_MASK 0x10UL /**< Bit mask for USART_RXTEN */
AnnaBridge 156:ff21514d8981 303 #define _UART_TRIGCTRL_RXTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 304 #define UART_TRIGCTRL_RXTEN_DEFAULT (_UART_TRIGCTRL_RXTEN_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 305 #define UART_TRIGCTRL_TXTEN (0x1UL << 5) /**< Transmit Trigger Enable */
AnnaBridge 156:ff21514d8981 306 #define _UART_TRIGCTRL_TXTEN_SHIFT 5 /**< Shift value for USART_TXTEN */
AnnaBridge 156:ff21514d8981 307 #define _UART_TRIGCTRL_TXTEN_MASK 0x20UL /**< Bit mask for USART_TXTEN */
AnnaBridge 156:ff21514d8981 308 #define _UART_TRIGCTRL_TXTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 309 #define UART_TRIGCTRL_TXTEN_DEFAULT (_UART_TRIGCTRL_TXTEN_DEFAULT << 5) /**< Shifted mode DEFAULT for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 310 #define UART_TRIGCTRL_AUTOTXTEN (0x1UL << 6) /**< AUTOTX Trigger Enable */
AnnaBridge 156:ff21514d8981 311 #define _UART_TRIGCTRL_AUTOTXTEN_SHIFT 6 /**< Shift value for USART_AUTOTXTEN */
AnnaBridge 156:ff21514d8981 312 #define _UART_TRIGCTRL_AUTOTXTEN_MASK 0x40UL /**< Bit mask for USART_AUTOTXTEN */
AnnaBridge 156:ff21514d8981 313 #define _UART_TRIGCTRL_AUTOTXTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 314 #define UART_TRIGCTRL_AUTOTXTEN_DEFAULT (_UART_TRIGCTRL_AUTOTXTEN_DEFAULT << 6) /**< Shifted mode DEFAULT for UART_TRIGCTRL */
AnnaBridge 156:ff21514d8981 315
AnnaBridge 156:ff21514d8981 316 /* Bit fields for UART CMD */
AnnaBridge 156:ff21514d8981 317 #define _UART_CMD_RESETVALUE 0x00000000UL /**< Default value for UART_CMD */
AnnaBridge 156:ff21514d8981 318 #define _UART_CMD_MASK 0x00000FFFUL /**< Mask for UART_CMD */
AnnaBridge 156:ff21514d8981 319 #define UART_CMD_RXEN (0x1UL << 0) /**< Receiver Enable */
AnnaBridge 156:ff21514d8981 320 #define _UART_CMD_RXEN_SHIFT 0 /**< Shift value for USART_RXEN */
AnnaBridge 156:ff21514d8981 321 #define _UART_CMD_RXEN_MASK 0x1UL /**< Bit mask for USART_RXEN */
AnnaBridge 156:ff21514d8981 322 #define _UART_CMD_RXEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 323 #define UART_CMD_RXEN_DEFAULT (_UART_CMD_RXEN_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 324 #define UART_CMD_RXDIS (0x1UL << 1) /**< Receiver Disable */
AnnaBridge 156:ff21514d8981 325 #define _UART_CMD_RXDIS_SHIFT 1 /**< Shift value for USART_RXDIS */
AnnaBridge 156:ff21514d8981 326 #define _UART_CMD_RXDIS_MASK 0x2UL /**< Bit mask for USART_RXDIS */
AnnaBridge 156:ff21514d8981 327 #define _UART_CMD_RXDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 328 #define UART_CMD_RXDIS_DEFAULT (_UART_CMD_RXDIS_DEFAULT << 1) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 329 #define UART_CMD_TXEN (0x1UL << 2) /**< Transmitter Enable */
AnnaBridge 156:ff21514d8981 330 #define _UART_CMD_TXEN_SHIFT 2 /**< Shift value for USART_TXEN */
AnnaBridge 156:ff21514d8981 331 #define _UART_CMD_TXEN_MASK 0x4UL /**< Bit mask for USART_TXEN */
AnnaBridge 156:ff21514d8981 332 #define _UART_CMD_TXEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 333 #define UART_CMD_TXEN_DEFAULT (_UART_CMD_TXEN_DEFAULT << 2) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 334 #define UART_CMD_TXDIS (0x1UL << 3) /**< Transmitter Disable */
AnnaBridge 156:ff21514d8981 335 #define _UART_CMD_TXDIS_SHIFT 3 /**< Shift value for USART_TXDIS */
AnnaBridge 156:ff21514d8981 336 #define _UART_CMD_TXDIS_MASK 0x8UL /**< Bit mask for USART_TXDIS */
AnnaBridge 156:ff21514d8981 337 #define _UART_CMD_TXDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 338 #define UART_CMD_TXDIS_DEFAULT (_UART_CMD_TXDIS_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 339 #define UART_CMD_MASTEREN (0x1UL << 4) /**< Master Enable */
AnnaBridge 156:ff21514d8981 340 #define _UART_CMD_MASTEREN_SHIFT 4 /**< Shift value for USART_MASTEREN */
AnnaBridge 156:ff21514d8981 341 #define _UART_CMD_MASTEREN_MASK 0x10UL /**< Bit mask for USART_MASTEREN */
AnnaBridge 156:ff21514d8981 342 #define _UART_CMD_MASTEREN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 343 #define UART_CMD_MASTEREN_DEFAULT (_UART_CMD_MASTEREN_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 344 #define UART_CMD_MASTERDIS (0x1UL << 5) /**< Master Disable */
AnnaBridge 156:ff21514d8981 345 #define _UART_CMD_MASTERDIS_SHIFT 5 /**< Shift value for USART_MASTERDIS */
AnnaBridge 156:ff21514d8981 346 #define _UART_CMD_MASTERDIS_MASK 0x20UL /**< Bit mask for USART_MASTERDIS */
AnnaBridge 156:ff21514d8981 347 #define _UART_CMD_MASTERDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 348 #define UART_CMD_MASTERDIS_DEFAULT (_UART_CMD_MASTERDIS_DEFAULT << 5) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 349 #define UART_CMD_RXBLOCKEN (0x1UL << 6) /**< Receiver Block Enable */
AnnaBridge 156:ff21514d8981 350 #define _UART_CMD_RXBLOCKEN_SHIFT 6 /**< Shift value for USART_RXBLOCKEN */
AnnaBridge 156:ff21514d8981 351 #define _UART_CMD_RXBLOCKEN_MASK 0x40UL /**< Bit mask for USART_RXBLOCKEN */
AnnaBridge 156:ff21514d8981 352 #define _UART_CMD_RXBLOCKEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 353 #define UART_CMD_RXBLOCKEN_DEFAULT (_UART_CMD_RXBLOCKEN_DEFAULT << 6) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 354 #define UART_CMD_RXBLOCKDIS (0x1UL << 7) /**< Receiver Block Disable */
AnnaBridge 156:ff21514d8981 355 #define _UART_CMD_RXBLOCKDIS_SHIFT 7 /**< Shift value for USART_RXBLOCKDIS */
AnnaBridge 156:ff21514d8981 356 #define _UART_CMD_RXBLOCKDIS_MASK 0x80UL /**< Bit mask for USART_RXBLOCKDIS */
AnnaBridge 156:ff21514d8981 357 #define _UART_CMD_RXBLOCKDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 358 #define UART_CMD_RXBLOCKDIS_DEFAULT (_UART_CMD_RXBLOCKDIS_DEFAULT << 7) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 359 #define UART_CMD_TXTRIEN (0x1UL << 8) /**< Transmitter Tristate Enable */
AnnaBridge 156:ff21514d8981 360 #define _UART_CMD_TXTRIEN_SHIFT 8 /**< Shift value for USART_TXTRIEN */
AnnaBridge 156:ff21514d8981 361 #define _UART_CMD_TXTRIEN_MASK 0x100UL /**< Bit mask for USART_TXTRIEN */
AnnaBridge 156:ff21514d8981 362 #define _UART_CMD_TXTRIEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 363 #define UART_CMD_TXTRIEN_DEFAULT (_UART_CMD_TXTRIEN_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 364 #define UART_CMD_TXTRIDIS (0x1UL << 9) /**< Transmitter Tristate Disable */
AnnaBridge 156:ff21514d8981 365 #define _UART_CMD_TXTRIDIS_SHIFT 9 /**< Shift value for USART_TXTRIDIS */
AnnaBridge 156:ff21514d8981 366 #define _UART_CMD_TXTRIDIS_MASK 0x200UL /**< Bit mask for USART_TXTRIDIS */
AnnaBridge 156:ff21514d8981 367 #define _UART_CMD_TXTRIDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 368 #define UART_CMD_TXTRIDIS_DEFAULT (_UART_CMD_TXTRIDIS_DEFAULT << 9) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 369 #define UART_CMD_CLEARTX (0x1UL << 10) /**< Clear TX */
AnnaBridge 156:ff21514d8981 370 #define _UART_CMD_CLEARTX_SHIFT 10 /**< Shift value for USART_CLEARTX */
AnnaBridge 156:ff21514d8981 371 #define _UART_CMD_CLEARTX_MASK 0x400UL /**< Bit mask for USART_CLEARTX */
AnnaBridge 156:ff21514d8981 372 #define _UART_CMD_CLEARTX_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 373 #define UART_CMD_CLEARTX_DEFAULT (_UART_CMD_CLEARTX_DEFAULT << 10) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 374 #define UART_CMD_CLEARRX (0x1UL << 11) /**< Clear RX */
AnnaBridge 156:ff21514d8981 375 #define _UART_CMD_CLEARRX_SHIFT 11 /**< Shift value for USART_CLEARRX */
AnnaBridge 156:ff21514d8981 376 #define _UART_CMD_CLEARRX_MASK 0x800UL /**< Bit mask for USART_CLEARRX */
AnnaBridge 156:ff21514d8981 377 #define _UART_CMD_CLEARRX_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 378 #define UART_CMD_CLEARRX_DEFAULT (_UART_CMD_CLEARRX_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_CMD */
AnnaBridge 156:ff21514d8981 379
AnnaBridge 156:ff21514d8981 380 /* Bit fields for UART STATUS */
AnnaBridge 156:ff21514d8981 381 #define _UART_STATUS_RESETVALUE 0x00000040UL /**< Default value for UART_STATUS */
AnnaBridge 156:ff21514d8981 382 #define _UART_STATUS_MASK 0x00001FFFUL /**< Mask for UART_STATUS */
AnnaBridge 156:ff21514d8981 383 #define UART_STATUS_RXENS (0x1UL << 0) /**< Receiver Enable Status */
AnnaBridge 156:ff21514d8981 384 #define _UART_STATUS_RXENS_SHIFT 0 /**< Shift value for USART_RXENS */
AnnaBridge 156:ff21514d8981 385 #define _UART_STATUS_RXENS_MASK 0x1UL /**< Bit mask for USART_RXENS */
AnnaBridge 156:ff21514d8981 386 #define _UART_STATUS_RXENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 387 #define UART_STATUS_RXENS_DEFAULT (_UART_STATUS_RXENS_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 388 #define UART_STATUS_TXENS (0x1UL << 1) /**< Transmitter Enable Status */
AnnaBridge 156:ff21514d8981 389 #define _UART_STATUS_TXENS_SHIFT 1 /**< Shift value for USART_TXENS */
AnnaBridge 156:ff21514d8981 390 #define _UART_STATUS_TXENS_MASK 0x2UL /**< Bit mask for USART_TXENS */
AnnaBridge 156:ff21514d8981 391 #define _UART_STATUS_TXENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 392 #define UART_STATUS_TXENS_DEFAULT (_UART_STATUS_TXENS_DEFAULT << 1) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 393 #define UART_STATUS_MASTER (0x1UL << 2) /**< SPI Master Mode */
AnnaBridge 156:ff21514d8981 394 #define _UART_STATUS_MASTER_SHIFT 2 /**< Shift value for USART_MASTER */
AnnaBridge 156:ff21514d8981 395 #define _UART_STATUS_MASTER_MASK 0x4UL /**< Bit mask for USART_MASTER */
AnnaBridge 156:ff21514d8981 396 #define _UART_STATUS_MASTER_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 397 #define UART_STATUS_MASTER_DEFAULT (_UART_STATUS_MASTER_DEFAULT << 2) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 398 #define UART_STATUS_RXBLOCK (0x1UL << 3) /**< Block Incoming Data */
AnnaBridge 156:ff21514d8981 399 #define _UART_STATUS_RXBLOCK_SHIFT 3 /**< Shift value for USART_RXBLOCK */
AnnaBridge 156:ff21514d8981 400 #define _UART_STATUS_RXBLOCK_MASK 0x8UL /**< Bit mask for USART_RXBLOCK */
AnnaBridge 156:ff21514d8981 401 #define _UART_STATUS_RXBLOCK_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 402 #define UART_STATUS_RXBLOCK_DEFAULT (_UART_STATUS_RXBLOCK_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 403 #define UART_STATUS_TXTRI (0x1UL << 4) /**< Transmitter Tristated */
AnnaBridge 156:ff21514d8981 404 #define _UART_STATUS_TXTRI_SHIFT 4 /**< Shift value for USART_TXTRI */
AnnaBridge 156:ff21514d8981 405 #define _UART_STATUS_TXTRI_MASK 0x10UL /**< Bit mask for USART_TXTRI */
AnnaBridge 156:ff21514d8981 406 #define _UART_STATUS_TXTRI_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 407 #define UART_STATUS_TXTRI_DEFAULT (_UART_STATUS_TXTRI_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 408 #define UART_STATUS_TXC (0x1UL << 5) /**< TX Complete */
AnnaBridge 156:ff21514d8981 409 #define _UART_STATUS_TXC_SHIFT 5 /**< Shift value for USART_TXC */
AnnaBridge 156:ff21514d8981 410 #define _UART_STATUS_TXC_MASK 0x20UL /**< Bit mask for USART_TXC */
AnnaBridge 156:ff21514d8981 411 #define _UART_STATUS_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 412 #define UART_STATUS_TXC_DEFAULT (_UART_STATUS_TXC_DEFAULT << 5) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 413 #define UART_STATUS_TXBL (0x1UL << 6) /**< TX Buffer Level */
AnnaBridge 156:ff21514d8981 414 #define _UART_STATUS_TXBL_SHIFT 6 /**< Shift value for USART_TXBL */
AnnaBridge 156:ff21514d8981 415 #define _UART_STATUS_TXBL_MASK 0x40UL /**< Bit mask for USART_TXBL */
AnnaBridge 156:ff21514d8981 416 #define _UART_STATUS_TXBL_DEFAULT 0x00000001UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 417 #define UART_STATUS_TXBL_DEFAULT (_UART_STATUS_TXBL_DEFAULT << 6) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 418 #define UART_STATUS_RXDATAV (0x1UL << 7) /**< RX Data Valid */
AnnaBridge 156:ff21514d8981 419 #define _UART_STATUS_RXDATAV_SHIFT 7 /**< Shift value for USART_RXDATAV */
AnnaBridge 156:ff21514d8981 420 #define _UART_STATUS_RXDATAV_MASK 0x80UL /**< Bit mask for USART_RXDATAV */
AnnaBridge 156:ff21514d8981 421 #define _UART_STATUS_RXDATAV_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 422 #define UART_STATUS_RXDATAV_DEFAULT (_UART_STATUS_RXDATAV_DEFAULT << 7) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 423 #define UART_STATUS_RXFULL (0x1UL << 8) /**< RX FIFO Full */
AnnaBridge 156:ff21514d8981 424 #define _UART_STATUS_RXFULL_SHIFT 8 /**< Shift value for USART_RXFULL */
AnnaBridge 156:ff21514d8981 425 #define _UART_STATUS_RXFULL_MASK 0x100UL /**< Bit mask for USART_RXFULL */
AnnaBridge 156:ff21514d8981 426 #define _UART_STATUS_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 427 #define UART_STATUS_RXFULL_DEFAULT (_UART_STATUS_RXFULL_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 428 #define UART_STATUS_TXBDRIGHT (0x1UL << 9) /**< TX Buffer Expects Double Right Data */
AnnaBridge 156:ff21514d8981 429 #define _UART_STATUS_TXBDRIGHT_SHIFT 9 /**< Shift value for USART_TXBDRIGHT */
AnnaBridge 156:ff21514d8981 430 #define _UART_STATUS_TXBDRIGHT_MASK 0x200UL /**< Bit mask for USART_TXBDRIGHT */
AnnaBridge 156:ff21514d8981 431 #define _UART_STATUS_TXBDRIGHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 432 #define UART_STATUS_TXBDRIGHT_DEFAULT (_UART_STATUS_TXBDRIGHT_DEFAULT << 9) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 433 #define UART_STATUS_TXBSRIGHT (0x1UL << 10) /**< TX Buffer Expects Single Right Data */
AnnaBridge 156:ff21514d8981 434 #define _UART_STATUS_TXBSRIGHT_SHIFT 10 /**< Shift value for USART_TXBSRIGHT */
AnnaBridge 156:ff21514d8981 435 #define _UART_STATUS_TXBSRIGHT_MASK 0x400UL /**< Bit mask for USART_TXBSRIGHT */
AnnaBridge 156:ff21514d8981 436 #define _UART_STATUS_TXBSRIGHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 437 #define UART_STATUS_TXBSRIGHT_DEFAULT (_UART_STATUS_TXBSRIGHT_DEFAULT << 10) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 438 #define UART_STATUS_RXDATAVRIGHT (0x1UL << 11) /**< RX Data Right */
AnnaBridge 156:ff21514d8981 439 #define _UART_STATUS_RXDATAVRIGHT_SHIFT 11 /**< Shift value for USART_RXDATAVRIGHT */
AnnaBridge 156:ff21514d8981 440 #define _UART_STATUS_RXDATAVRIGHT_MASK 0x800UL /**< Bit mask for USART_RXDATAVRIGHT */
AnnaBridge 156:ff21514d8981 441 #define _UART_STATUS_RXDATAVRIGHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 442 #define UART_STATUS_RXDATAVRIGHT_DEFAULT (_UART_STATUS_RXDATAVRIGHT_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 443 #define UART_STATUS_RXFULLRIGHT (0x1UL << 12) /**< RX Full of Right Data */
AnnaBridge 156:ff21514d8981 444 #define _UART_STATUS_RXFULLRIGHT_SHIFT 12 /**< Shift value for USART_RXFULLRIGHT */
AnnaBridge 156:ff21514d8981 445 #define _UART_STATUS_RXFULLRIGHT_MASK 0x1000UL /**< Bit mask for USART_RXFULLRIGHT */
AnnaBridge 156:ff21514d8981 446 #define _UART_STATUS_RXFULLRIGHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 447 #define UART_STATUS_RXFULLRIGHT_DEFAULT (_UART_STATUS_RXFULLRIGHT_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_STATUS */
AnnaBridge 156:ff21514d8981 448
AnnaBridge 156:ff21514d8981 449 /* Bit fields for UART CLKDIV */
AnnaBridge 156:ff21514d8981 450 #define _UART_CLKDIV_RESETVALUE 0x00000000UL /**< Default value for UART_CLKDIV */
AnnaBridge 156:ff21514d8981 451 #define _UART_CLKDIV_MASK 0x001FFFC0UL /**< Mask for UART_CLKDIV */
AnnaBridge 156:ff21514d8981 452 #define _UART_CLKDIV_DIV_SHIFT 6 /**< Shift value for USART_DIV */
AnnaBridge 156:ff21514d8981 453 #define _UART_CLKDIV_DIV_MASK 0x1FFFC0UL /**< Bit mask for USART_DIV */
AnnaBridge 156:ff21514d8981 454 #define _UART_CLKDIV_DIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_CLKDIV */
AnnaBridge 156:ff21514d8981 455 #define UART_CLKDIV_DIV_DEFAULT (_UART_CLKDIV_DIV_DEFAULT << 6) /**< Shifted mode DEFAULT for UART_CLKDIV */
AnnaBridge 156:ff21514d8981 456
AnnaBridge 156:ff21514d8981 457 /* Bit fields for UART RXDATAX */
AnnaBridge 156:ff21514d8981 458 #define _UART_RXDATAX_RESETVALUE 0x00000000UL /**< Default value for UART_RXDATAX */
AnnaBridge 156:ff21514d8981 459 #define _UART_RXDATAX_MASK 0x0000C1FFUL /**< Mask for UART_RXDATAX */
AnnaBridge 156:ff21514d8981 460 #define _UART_RXDATAX_RXDATA_SHIFT 0 /**< Shift value for USART_RXDATA */
AnnaBridge 156:ff21514d8981 461 #define _UART_RXDATAX_RXDATA_MASK 0x1FFUL /**< Bit mask for USART_RXDATA */
AnnaBridge 156:ff21514d8981 462 #define _UART_RXDATAX_RXDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDATAX */
AnnaBridge 156:ff21514d8981 463 #define UART_RXDATAX_RXDATA_DEFAULT (_UART_RXDATAX_RXDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_RXDATAX */
AnnaBridge 156:ff21514d8981 464 #define UART_RXDATAX_PERR (0x1UL << 14) /**< Data Parity Error */
AnnaBridge 156:ff21514d8981 465 #define _UART_RXDATAX_PERR_SHIFT 14 /**< Shift value for USART_PERR */
AnnaBridge 156:ff21514d8981 466 #define _UART_RXDATAX_PERR_MASK 0x4000UL /**< Bit mask for USART_PERR */
AnnaBridge 156:ff21514d8981 467 #define _UART_RXDATAX_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDATAX */
AnnaBridge 156:ff21514d8981 468 #define UART_RXDATAX_PERR_DEFAULT (_UART_RXDATAX_PERR_DEFAULT << 14) /**< Shifted mode DEFAULT for UART_RXDATAX */
AnnaBridge 156:ff21514d8981 469 #define UART_RXDATAX_FERR (0x1UL << 15) /**< Data Framing Error */
AnnaBridge 156:ff21514d8981 470 #define _UART_RXDATAX_FERR_SHIFT 15 /**< Shift value for USART_FERR */
AnnaBridge 156:ff21514d8981 471 #define _UART_RXDATAX_FERR_MASK 0x8000UL /**< Bit mask for USART_FERR */
AnnaBridge 156:ff21514d8981 472 #define _UART_RXDATAX_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDATAX */
AnnaBridge 156:ff21514d8981 473 #define UART_RXDATAX_FERR_DEFAULT (_UART_RXDATAX_FERR_DEFAULT << 15) /**< Shifted mode DEFAULT for UART_RXDATAX */
AnnaBridge 156:ff21514d8981 474
AnnaBridge 156:ff21514d8981 475 /* Bit fields for UART RXDATA */
AnnaBridge 156:ff21514d8981 476 #define _UART_RXDATA_RESETVALUE 0x00000000UL /**< Default value for UART_RXDATA */
AnnaBridge 156:ff21514d8981 477 #define _UART_RXDATA_MASK 0x000000FFUL /**< Mask for UART_RXDATA */
AnnaBridge 156:ff21514d8981 478 #define _UART_RXDATA_RXDATA_SHIFT 0 /**< Shift value for USART_RXDATA */
AnnaBridge 156:ff21514d8981 479 #define _UART_RXDATA_RXDATA_MASK 0xFFUL /**< Bit mask for USART_RXDATA */
AnnaBridge 156:ff21514d8981 480 #define _UART_RXDATA_RXDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDATA */
AnnaBridge 156:ff21514d8981 481 #define UART_RXDATA_RXDATA_DEFAULT (_UART_RXDATA_RXDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_RXDATA */
AnnaBridge 156:ff21514d8981 482
AnnaBridge 156:ff21514d8981 483 /* Bit fields for UART RXDOUBLEX */
AnnaBridge 156:ff21514d8981 484 #define _UART_RXDOUBLEX_RESETVALUE 0x00000000UL /**< Default value for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 485 #define _UART_RXDOUBLEX_MASK 0xC1FFC1FFUL /**< Mask for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 486 #define _UART_RXDOUBLEX_RXDATA0_SHIFT 0 /**< Shift value for USART_RXDATA0 */
AnnaBridge 156:ff21514d8981 487 #define _UART_RXDOUBLEX_RXDATA0_MASK 0x1FFUL /**< Bit mask for USART_RXDATA0 */
AnnaBridge 156:ff21514d8981 488 #define _UART_RXDOUBLEX_RXDATA0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 489 #define UART_RXDOUBLEX_RXDATA0_DEFAULT (_UART_RXDOUBLEX_RXDATA0_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 490 #define UART_RXDOUBLEX_PERR0 (0x1UL << 14) /**< Data Parity Error 0 */
AnnaBridge 156:ff21514d8981 491 #define _UART_RXDOUBLEX_PERR0_SHIFT 14 /**< Shift value for USART_PERR0 */
AnnaBridge 156:ff21514d8981 492 #define _UART_RXDOUBLEX_PERR0_MASK 0x4000UL /**< Bit mask for USART_PERR0 */
AnnaBridge 156:ff21514d8981 493 #define _UART_RXDOUBLEX_PERR0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 494 #define UART_RXDOUBLEX_PERR0_DEFAULT (_UART_RXDOUBLEX_PERR0_DEFAULT << 14) /**< Shifted mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 495 #define UART_RXDOUBLEX_FERR0 (0x1UL << 15) /**< Data Framing Error 0 */
AnnaBridge 156:ff21514d8981 496 #define _UART_RXDOUBLEX_FERR0_SHIFT 15 /**< Shift value for USART_FERR0 */
AnnaBridge 156:ff21514d8981 497 #define _UART_RXDOUBLEX_FERR0_MASK 0x8000UL /**< Bit mask for USART_FERR0 */
AnnaBridge 156:ff21514d8981 498 #define _UART_RXDOUBLEX_FERR0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 499 #define UART_RXDOUBLEX_FERR0_DEFAULT (_UART_RXDOUBLEX_FERR0_DEFAULT << 15) /**< Shifted mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 500 #define _UART_RXDOUBLEX_RXDATA1_SHIFT 16 /**< Shift value for USART_RXDATA1 */
AnnaBridge 156:ff21514d8981 501 #define _UART_RXDOUBLEX_RXDATA1_MASK 0x1FF0000UL /**< Bit mask for USART_RXDATA1 */
AnnaBridge 156:ff21514d8981 502 #define _UART_RXDOUBLEX_RXDATA1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 503 #define UART_RXDOUBLEX_RXDATA1_DEFAULT (_UART_RXDOUBLEX_RXDATA1_DEFAULT << 16) /**< Shifted mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 504 #define UART_RXDOUBLEX_PERR1 (0x1UL << 30) /**< Data Parity Error 1 */
AnnaBridge 156:ff21514d8981 505 #define _UART_RXDOUBLEX_PERR1_SHIFT 30 /**< Shift value for USART_PERR1 */
AnnaBridge 156:ff21514d8981 506 #define _UART_RXDOUBLEX_PERR1_MASK 0x40000000UL /**< Bit mask for USART_PERR1 */
AnnaBridge 156:ff21514d8981 507 #define _UART_RXDOUBLEX_PERR1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 508 #define UART_RXDOUBLEX_PERR1_DEFAULT (_UART_RXDOUBLEX_PERR1_DEFAULT << 30) /**< Shifted mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 509 #define UART_RXDOUBLEX_FERR1 (0x1UL << 31) /**< Data Framing Error 1 */
AnnaBridge 156:ff21514d8981 510 #define _UART_RXDOUBLEX_FERR1_SHIFT 31 /**< Shift value for USART_FERR1 */
AnnaBridge 156:ff21514d8981 511 #define _UART_RXDOUBLEX_FERR1_MASK 0x80000000UL /**< Bit mask for USART_FERR1 */
AnnaBridge 156:ff21514d8981 512 #define _UART_RXDOUBLEX_FERR1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 513 #define UART_RXDOUBLEX_FERR1_DEFAULT (_UART_RXDOUBLEX_FERR1_DEFAULT << 31) /**< Shifted mode DEFAULT for UART_RXDOUBLEX */
AnnaBridge 156:ff21514d8981 514
AnnaBridge 156:ff21514d8981 515 /* Bit fields for UART RXDOUBLE */
AnnaBridge 156:ff21514d8981 516 #define _UART_RXDOUBLE_RESETVALUE 0x00000000UL /**< Default value for UART_RXDOUBLE */
AnnaBridge 156:ff21514d8981 517 #define _UART_RXDOUBLE_MASK 0x0000FFFFUL /**< Mask for UART_RXDOUBLE */
AnnaBridge 156:ff21514d8981 518 #define _UART_RXDOUBLE_RXDATA0_SHIFT 0 /**< Shift value for USART_RXDATA0 */
AnnaBridge 156:ff21514d8981 519 #define _UART_RXDOUBLE_RXDATA0_MASK 0xFFUL /**< Bit mask for USART_RXDATA0 */
AnnaBridge 156:ff21514d8981 520 #define _UART_RXDOUBLE_RXDATA0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLE */
AnnaBridge 156:ff21514d8981 521 #define UART_RXDOUBLE_RXDATA0_DEFAULT (_UART_RXDOUBLE_RXDATA0_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_RXDOUBLE */
AnnaBridge 156:ff21514d8981 522 #define _UART_RXDOUBLE_RXDATA1_SHIFT 8 /**< Shift value for USART_RXDATA1 */
AnnaBridge 156:ff21514d8981 523 #define _UART_RXDOUBLE_RXDATA1_MASK 0xFF00UL /**< Bit mask for USART_RXDATA1 */
AnnaBridge 156:ff21514d8981 524 #define _UART_RXDOUBLE_RXDATA1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLE */
AnnaBridge 156:ff21514d8981 525 #define UART_RXDOUBLE_RXDATA1_DEFAULT (_UART_RXDOUBLE_RXDATA1_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_RXDOUBLE */
AnnaBridge 156:ff21514d8981 526
AnnaBridge 156:ff21514d8981 527 /* Bit fields for UART RXDATAXP */
AnnaBridge 156:ff21514d8981 528 #define _UART_RXDATAXP_RESETVALUE 0x00000000UL /**< Default value for UART_RXDATAXP */
AnnaBridge 156:ff21514d8981 529 #define _UART_RXDATAXP_MASK 0x0000C1FFUL /**< Mask for UART_RXDATAXP */
AnnaBridge 156:ff21514d8981 530 #define _UART_RXDATAXP_RXDATAP_SHIFT 0 /**< Shift value for USART_RXDATAP */
AnnaBridge 156:ff21514d8981 531 #define _UART_RXDATAXP_RXDATAP_MASK 0x1FFUL /**< Bit mask for USART_RXDATAP */
AnnaBridge 156:ff21514d8981 532 #define _UART_RXDATAXP_RXDATAP_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDATAXP */
AnnaBridge 156:ff21514d8981 533 #define UART_RXDATAXP_RXDATAP_DEFAULT (_UART_RXDATAXP_RXDATAP_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_RXDATAXP */
AnnaBridge 156:ff21514d8981 534 #define UART_RXDATAXP_PERRP (0x1UL << 14) /**< Data Parity Error Peek */
AnnaBridge 156:ff21514d8981 535 #define _UART_RXDATAXP_PERRP_SHIFT 14 /**< Shift value for USART_PERRP */
AnnaBridge 156:ff21514d8981 536 #define _UART_RXDATAXP_PERRP_MASK 0x4000UL /**< Bit mask for USART_PERRP */
AnnaBridge 156:ff21514d8981 537 #define _UART_RXDATAXP_PERRP_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDATAXP */
AnnaBridge 156:ff21514d8981 538 #define UART_RXDATAXP_PERRP_DEFAULT (_UART_RXDATAXP_PERRP_DEFAULT << 14) /**< Shifted mode DEFAULT for UART_RXDATAXP */
AnnaBridge 156:ff21514d8981 539 #define UART_RXDATAXP_FERRP (0x1UL << 15) /**< Data Framing Error Peek */
AnnaBridge 156:ff21514d8981 540 #define _UART_RXDATAXP_FERRP_SHIFT 15 /**< Shift value for USART_FERRP */
AnnaBridge 156:ff21514d8981 541 #define _UART_RXDATAXP_FERRP_MASK 0x8000UL /**< Bit mask for USART_FERRP */
AnnaBridge 156:ff21514d8981 542 #define _UART_RXDATAXP_FERRP_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDATAXP */
AnnaBridge 156:ff21514d8981 543 #define UART_RXDATAXP_FERRP_DEFAULT (_UART_RXDATAXP_FERRP_DEFAULT << 15) /**< Shifted mode DEFAULT for UART_RXDATAXP */
AnnaBridge 156:ff21514d8981 544
AnnaBridge 156:ff21514d8981 545 /* Bit fields for UART RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 546 #define _UART_RXDOUBLEXP_RESETVALUE 0x00000000UL /**< Default value for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 547 #define _UART_RXDOUBLEXP_MASK 0xC1FFC1FFUL /**< Mask for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 548 #define _UART_RXDOUBLEXP_RXDATAP0_SHIFT 0 /**< Shift value for USART_RXDATAP0 */
AnnaBridge 156:ff21514d8981 549 #define _UART_RXDOUBLEXP_RXDATAP0_MASK 0x1FFUL /**< Bit mask for USART_RXDATAP0 */
AnnaBridge 156:ff21514d8981 550 #define _UART_RXDOUBLEXP_RXDATAP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 551 #define UART_RXDOUBLEXP_RXDATAP0_DEFAULT (_UART_RXDOUBLEXP_RXDATAP0_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 552 #define UART_RXDOUBLEXP_PERRP0 (0x1UL << 14) /**< Data Parity Error 0 Peek */
AnnaBridge 156:ff21514d8981 553 #define _UART_RXDOUBLEXP_PERRP0_SHIFT 14 /**< Shift value for USART_PERRP0 */
AnnaBridge 156:ff21514d8981 554 #define _UART_RXDOUBLEXP_PERRP0_MASK 0x4000UL /**< Bit mask for USART_PERRP0 */
AnnaBridge 156:ff21514d8981 555 #define _UART_RXDOUBLEXP_PERRP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 556 #define UART_RXDOUBLEXP_PERRP0_DEFAULT (_UART_RXDOUBLEXP_PERRP0_DEFAULT << 14) /**< Shifted mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 557 #define UART_RXDOUBLEXP_FERRP0 (0x1UL << 15) /**< Data Framing Error 0 Peek */
AnnaBridge 156:ff21514d8981 558 #define _UART_RXDOUBLEXP_FERRP0_SHIFT 15 /**< Shift value for USART_FERRP0 */
AnnaBridge 156:ff21514d8981 559 #define _UART_RXDOUBLEXP_FERRP0_MASK 0x8000UL /**< Bit mask for USART_FERRP0 */
AnnaBridge 156:ff21514d8981 560 #define _UART_RXDOUBLEXP_FERRP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 561 #define UART_RXDOUBLEXP_FERRP0_DEFAULT (_UART_RXDOUBLEXP_FERRP0_DEFAULT << 15) /**< Shifted mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 562 #define _UART_RXDOUBLEXP_RXDATAP1_SHIFT 16 /**< Shift value for USART_RXDATAP1 */
AnnaBridge 156:ff21514d8981 563 #define _UART_RXDOUBLEXP_RXDATAP1_MASK 0x1FF0000UL /**< Bit mask for USART_RXDATAP1 */
AnnaBridge 156:ff21514d8981 564 #define _UART_RXDOUBLEXP_RXDATAP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 565 #define UART_RXDOUBLEXP_RXDATAP1_DEFAULT (_UART_RXDOUBLEXP_RXDATAP1_DEFAULT << 16) /**< Shifted mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 566 #define UART_RXDOUBLEXP_PERRP1 (0x1UL << 30) /**< Data Parity Error 1 Peek */
AnnaBridge 156:ff21514d8981 567 #define _UART_RXDOUBLEXP_PERRP1_SHIFT 30 /**< Shift value for USART_PERRP1 */
AnnaBridge 156:ff21514d8981 568 #define _UART_RXDOUBLEXP_PERRP1_MASK 0x40000000UL /**< Bit mask for USART_PERRP1 */
AnnaBridge 156:ff21514d8981 569 #define _UART_RXDOUBLEXP_PERRP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 570 #define UART_RXDOUBLEXP_PERRP1_DEFAULT (_UART_RXDOUBLEXP_PERRP1_DEFAULT << 30) /**< Shifted mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 571 #define UART_RXDOUBLEXP_FERRP1 (0x1UL << 31) /**< Data Framing Error 1 Peek */
AnnaBridge 156:ff21514d8981 572 #define _UART_RXDOUBLEXP_FERRP1_SHIFT 31 /**< Shift value for USART_FERRP1 */
AnnaBridge 156:ff21514d8981 573 #define _UART_RXDOUBLEXP_FERRP1_MASK 0x80000000UL /**< Bit mask for USART_FERRP1 */
AnnaBridge 156:ff21514d8981 574 #define _UART_RXDOUBLEXP_FERRP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 575 #define UART_RXDOUBLEXP_FERRP1_DEFAULT (_UART_RXDOUBLEXP_FERRP1_DEFAULT << 31) /**< Shifted mode DEFAULT for UART_RXDOUBLEXP */
AnnaBridge 156:ff21514d8981 576
AnnaBridge 156:ff21514d8981 577 /* Bit fields for UART TXDATAX */
AnnaBridge 156:ff21514d8981 578 #define _UART_TXDATAX_RESETVALUE 0x00000000UL /**< Default value for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 579 #define _UART_TXDATAX_MASK 0x0000F9FFUL /**< Mask for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 580 #define _UART_TXDATAX_TXDATAX_SHIFT 0 /**< Shift value for USART_TXDATAX */
AnnaBridge 156:ff21514d8981 581 #define _UART_TXDATAX_TXDATAX_MASK 0x1FFUL /**< Bit mask for USART_TXDATAX */
AnnaBridge 156:ff21514d8981 582 #define _UART_TXDATAX_TXDATAX_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 583 #define UART_TXDATAX_TXDATAX_DEFAULT (_UART_TXDATAX_TXDATAX_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 584 #define UART_TXDATAX_UBRXAT (0x1UL << 11) /**< Unblock RX After Transmission */
AnnaBridge 156:ff21514d8981 585 #define _UART_TXDATAX_UBRXAT_SHIFT 11 /**< Shift value for USART_UBRXAT */
AnnaBridge 156:ff21514d8981 586 #define _UART_TXDATAX_UBRXAT_MASK 0x800UL /**< Bit mask for USART_UBRXAT */
AnnaBridge 156:ff21514d8981 587 #define _UART_TXDATAX_UBRXAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 588 #define UART_TXDATAX_UBRXAT_DEFAULT (_UART_TXDATAX_UBRXAT_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 589 #define UART_TXDATAX_TXTRIAT (0x1UL << 12) /**< Set TXTRI After Transmission */
AnnaBridge 156:ff21514d8981 590 #define _UART_TXDATAX_TXTRIAT_SHIFT 12 /**< Shift value for USART_TXTRIAT */
AnnaBridge 156:ff21514d8981 591 #define _UART_TXDATAX_TXTRIAT_MASK 0x1000UL /**< Bit mask for USART_TXTRIAT */
AnnaBridge 156:ff21514d8981 592 #define _UART_TXDATAX_TXTRIAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 593 #define UART_TXDATAX_TXTRIAT_DEFAULT (_UART_TXDATAX_TXTRIAT_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 594 #define UART_TXDATAX_TXBREAK (0x1UL << 13) /**< Transmit Data As Break */
AnnaBridge 156:ff21514d8981 595 #define _UART_TXDATAX_TXBREAK_SHIFT 13 /**< Shift value for USART_TXBREAK */
AnnaBridge 156:ff21514d8981 596 #define _UART_TXDATAX_TXBREAK_MASK 0x2000UL /**< Bit mask for USART_TXBREAK */
AnnaBridge 156:ff21514d8981 597 #define _UART_TXDATAX_TXBREAK_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 598 #define UART_TXDATAX_TXBREAK_DEFAULT (_UART_TXDATAX_TXBREAK_DEFAULT << 13) /**< Shifted mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 599 #define UART_TXDATAX_TXDISAT (0x1UL << 14) /**< Clear TXEN After Transmission */
AnnaBridge 156:ff21514d8981 600 #define _UART_TXDATAX_TXDISAT_SHIFT 14 /**< Shift value for USART_TXDISAT */
AnnaBridge 156:ff21514d8981 601 #define _UART_TXDATAX_TXDISAT_MASK 0x4000UL /**< Bit mask for USART_TXDISAT */
AnnaBridge 156:ff21514d8981 602 #define _UART_TXDATAX_TXDISAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 603 #define UART_TXDATAX_TXDISAT_DEFAULT (_UART_TXDATAX_TXDISAT_DEFAULT << 14) /**< Shifted mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 604 #define UART_TXDATAX_RXENAT (0x1UL << 15) /**< Enable RX After Transmission */
AnnaBridge 156:ff21514d8981 605 #define _UART_TXDATAX_RXENAT_SHIFT 15 /**< Shift value for USART_RXENAT */
AnnaBridge 156:ff21514d8981 606 #define _UART_TXDATAX_RXENAT_MASK 0x8000UL /**< Bit mask for USART_RXENAT */
AnnaBridge 156:ff21514d8981 607 #define _UART_TXDATAX_RXENAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 608 #define UART_TXDATAX_RXENAT_DEFAULT (_UART_TXDATAX_RXENAT_DEFAULT << 15) /**< Shifted mode DEFAULT for UART_TXDATAX */
AnnaBridge 156:ff21514d8981 609
AnnaBridge 156:ff21514d8981 610 /* Bit fields for UART TXDATA */
AnnaBridge 156:ff21514d8981 611 #define _UART_TXDATA_RESETVALUE 0x00000000UL /**< Default value for UART_TXDATA */
AnnaBridge 156:ff21514d8981 612 #define _UART_TXDATA_MASK 0x000000FFUL /**< Mask for UART_TXDATA */
AnnaBridge 156:ff21514d8981 613 #define _UART_TXDATA_TXDATA_SHIFT 0 /**< Shift value for USART_TXDATA */
AnnaBridge 156:ff21514d8981 614 #define _UART_TXDATA_TXDATA_MASK 0xFFUL /**< Bit mask for USART_TXDATA */
AnnaBridge 156:ff21514d8981 615 #define _UART_TXDATA_TXDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDATA */
AnnaBridge 156:ff21514d8981 616 #define UART_TXDATA_TXDATA_DEFAULT (_UART_TXDATA_TXDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_TXDATA */
AnnaBridge 156:ff21514d8981 617
AnnaBridge 156:ff21514d8981 618 /* Bit fields for UART TXDOUBLEX */
AnnaBridge 156:ff21514d8981 619 #define _UART_TXDOUBLEX_RESETVALUE 0x00000000UL /**< Default value for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 620 #define _UART_TXDOUBLEX_MASK 0xF9FFF9FFUL /**< Mask for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 621 #define _UART_TXDOUBLEX_TXDATA0_SHIFT 0 /**< Shift value for USART_TXDATA0 */
AnnaBridge 156:ff21514d8981 622 #define _UART_TXDOUBLEX_TXDATA0_MASK 0x1FFUL /**< Bit mask for USART_TXDATA0 */
AnnaBridge 156:ff21514d8981 623 #define _UART_TXDOUBLEX_TXDATA0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 624 #define UART_TXDOUBLEX_TXDATA0_DEFAULT (_UART_TXDOUBLEX_TXDATA0_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 625 #define UART_TXDOUBLEX_UBRXAT0 (0x1UL << 11) /**< Unblock RX After Transmission */
AnnaBridge 156:ff21514d8981 626 #define _UART_TXDOUBLEX_UBRXAT0_SHIFT 11 /**< Shift value for USART_UBRXAT0 */
AnnaBridge 156:ff21514d8981 627 #define _UART_TXDOUBLEX_UBRXAT0_MASK 0x800UL /**< Bit mask for USART_UBRXAT0 */
AnnaBridge 156:ff21514d8981 628 #define _UART_TXDOUBLEX_UBRXAT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 629 #define UART_TXDOUBLEX_UBRXAT0_DEFAULT (_UART_TXDOUBLEX_UBRXAT0_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 630 #define UART_TXDOUBLEX_TXTRIAT0 (0x1UL << 12) /**< Set TXTRI After Transmission */
AnnaBridge 156:ff21514d8981 631 #define _UART_TXDOUBLEX_TXTRIAT0_SHIFT 12 /**< Shift value for USART_TXTRIAT0 */
AnnaBridge 156:ff21514d8981 632 #define _UART_TXDOUBLEX_TXTRIAT0_MASK 0x1000UL /**< Bit mask for USART_TXTRIAT0 */
AnnaBridge 156:ff21514d8981 633 #define _UART_TXDOUBLEX_TXTRIAT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 634 #define UART_TXDOUBLEX_TXTRIAT0_DEFAULT (_UART_TXDOUBLEX_TXTRIAT0_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 635 #define UART_TXDOUBLEX_TXBREAK0 (0x1UL << 13) /**< Transmit Data As Break */
AnnaBridge 156:ff21514d8981 636 #define _UART_TXDOUBLEX_TXBREAK0_SHIFT 13 /**< Shift value for USART_TXBREAK0 */
AnnaBridge 156:ff21514d8981 637 #define _UART_TXDOUBLEX_TXBREAK0_MASK 0x2000UL /**< Bit mask for USART_TXBREAK0 */
AnnaBridge 156:ff21514d8981 638 #define _UART_TXDOUBLEX_TXBREAK0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 639 #define UART_TXDOUBLEX_TXBREAK0_DEFAULT (_UART_TXDOUBLEX_TXBREAK0_DEFAULT << 13) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 640 #define UART_TXDOUBLEX_TXDISAT0 (0x1UL << 14) /**< Clear TXEN After Transmission */
AnnaBridge 156:ff21514d8981 641 #define _UART_TXDOUBLEX_TXDISAT0_SHIFT 14 /**< Shift value for USART_TXDISAT0 */
AnnaBridge 156:ff21514d8981 642 #define _UART_TXDOUBLEX_TXDISAT0_MASK 0x4000UL /**< Bit mask for USART_TXDISAT0 */
AnnaBridge 156:ff21514d8981 643 #define _UART_TXDOUBLEX_TXDISAT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 644 #define UART_TXDOUBLEX_TXDISAT0_DEFAULT (_UART_TXDOUBLEX_TXDISAT0_DEFAULT << 14) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 645 #define UART_TXDOUBLEX_RXENAT0 (0x1UL << 15) /**< Enable RX After Transmission */
AnnaBridge 156:ff21514d8981 646 #define _UART_TXDOUBLEX_RXENAT0_SHIFT 15 /**< Shift value for USART_RXENAT0 */
AnnaBridge 156:ff21514d8981 647 #define _UART_TXDOUBLEX_RXENAT0_MASK 0x8000UL /**< Bit mask for USART_RXENAT0 */
AnnaBridge 156:ff21514d8981 648 #define _UART_TXDOUBLEX_RXENAT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 649 #define UART_TXDOUBLEX_RXENAT0_DEFAULT (_UART_TXDOUBLEX_RXENAT0_DEFAULT << 15) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 650 #define _UART_TXDOUBLEX_TXDATA1_SHIFT 16 /**< Shift value for USART_TXDATA1 */
AnnaBridge 156:ff21514d8981 651 #define _UART_TXDOUBLEX_TXDATA1_MASK 0x1FF0000UL /**< Bit mask for USART_TXDATA1 */
AnnaBridge 156:ff21514d8981 652 #define _UART_TXDOUBLEX_TXDATA1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 653 #define UART_TXDOUBLEX_TXDATA1_DEFAULT (_UART_TXDOUBLEX_TXDATA1_DEFAULT << 16) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 654 #define UART_TXDOUBLEX_UBRXAT1 (0x1UL << 27) /**< Unblock RX After Transmission */
AnnaBridge 156:ff21514d8981 655 #define _UART_TXDOUBLEX_UBRXAT1_SHIFT 27 /**< Shift value for USART_UBRXAT1 */
AnnaBridge 156:ff21514d8981 656 #define _UART_TXDOUBLEX_UBRXAT1_MASK 0x8000000UL /**< Bit mask for USART_UBRXAT1 */
AnnaBridge 156:ff21514d8981 657 #define _UART_TXDOUBLEX_UBRXAT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 658 #define UART_TXDOUBLEX_UBRXAT1_DEFAULT (_UART_TXDOUBLEX_UBRXAT1_DEFAULT << 27) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 659 #define UART_TXDOUBLEX_TXTRIAT1 (0x1UL << 28) /**< Set TXTRI After Transmission */
AnnaBridge 156:ff21514d8981 660 #define _UART_TXDOUBLEX_TXTRIAT1_SHIFT 28 /**< Shift value for USART_TXTRIAT1 */
AnnaBridge 156:ff21514d8981 661 #define _UART_TXDOUBLEX_TXTRIAT1_MASK 0x10000000UL /**< Bit mask for USART_TXTRIAT1 */
AnnaBridge 156:ff21514d8981 662 #define _UART_TXDOUBLEX_TXTRIAT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 663 #define UART_TXDOUBLEX_TXTRIAT1_DEFAULT (_UART_TXDOUBLEX_TXTRIAT1_DEFAULT << 28) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 664 #define UART_TXDOUBLEX_TXBREAK1 (0x1UL << 29) /**< Transmit Data As Break */
AnnaBridge 156:ff21514d8981 665 #define _UART_TXDOUBLEX_TXBREAK1_SHIFT 29 /**< Shift value for USART_TXBREAK1 */
AnnaBridge 156:ff21514d8981 666 #define _UART_TXDOUBLEX_TXBREAK1_MASK 0x20000000UL /**< Bit mask for USART_TXBREAK1 */
AnnaBridge 156:ff21514d8981 667 #define _UART_TXDOUBLEX_TXBREAK1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 668 #define UART_TXDOUBLEX_TXBREAK1_DEFAULT (_UART_TXDOUBLEX_TXBREAK1_DEFAULT << 29) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 669 #define UART_TXDOUBLEX_TXDISAT1 (0x1UL << 30) /**< Clear TXEN After Transmission */
AnnaBridge 156:ff21514d8981 670 #define _UART_TXDOUBLEX_TXDISAT1_SHIFT 30 /**< Shift value for USART_TXDISAT1 */
AnnaBridge 156:ff21514d8981 671 #define _UART_TXDOUBLEX_TXDISAT1_MASK 0x40000000UL /**< Bit mask for USART_TXDISAT1 */
AnnaBridge 156:ff21514d8981 672 #define _UART_TXDOUBLEX_TXDISAT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 673 #define UART_TXDOUBLEX_TXDISAT1_DEFAULT (_UART_TXDOUBLEX_TXDISAT1_DEFAULT << 30) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 674 #define UART_TXDOUBLEX_RXENAT1 (0x1UL << 31) /**< Enable RX After Transmission */
AnnaBridge 156:ff21514d8981 675 #define _UART_TXDOUBLEX_RXENAT1_SHIFT 31 /**< Shift value for USART_RXENAT1 */
AnnaBridge 156:ff21514d8981 676 #define _UART_TXDOUBLEX_RXENAT1_MASK 0x80000000UL /**< Bit mask for USART_RXENAT1 */
AnnaBridge 156:ff21514d8981 677 #define _UART_TXDOUBLEX_RXENAT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 678 #define UART_TXDOUBLEX_RXENAT1_DEFAULT (_UART_TXDOUBLEX_RXENAT1_DEFAULT << 31) /**< Shifted mode DEFAULT for UART_TXDOUBLEX */
AnnaBridge 156:ff21514d8981 679
AnnaBridge 156:ff21514d8981 680 /* Bit fields for UART TXDOUBLE */
AnnaBridge 156:ff21514d8981 681 #define _UART_TXDOUBLE_RESETVALUE 0x00000000UL /**< Default value for UART_TXDOUBLE */
AnnaBridge 156:ff21514d8981 682 #define _UART_TXDOUBLE_MASK 0x0000FFFFUL /**< Mask for UART_TXDOUBLE */
AnnaBridge 156:ff21514d8981 683 #define _UART_TXDOUBLE_TXDATA0_SHIFT 0 /**< Shift value for USART_TXDATA0 */
AnnaBridge 156:ff21514d8981 684 #define _UART_TXDOUBLE_TXDATA0_MASK 0xFFUL /**< Bit mask for USART_TXDATA0 */
AnnaBridge 156:ff21514d8981 685 #define _UART_TXDOUBLE_TXDATA0_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLE */
AnnaBridge 156:ff21514d8981 686 #define UART_TXDOUBLE_TXDATA0_DEFAULT (_UART_TXDOUBLE_TXDATA0_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_TXDOUBLE */
AnnaBridge 156:ff21514d8981 687 #define _UART_TXDOUBLE_TXDATA1_SHIFT 8 /**< Shift value for USART_TXDATA1 */
AnnaBridge 156:ff21514d8981 688 #define _UART_TXDOUBLE_TXDATA1_MASK 0xFF00UL /**< Bit mask for USART_TXDATA1 */
AnnaBridge 156:ff21514d8981 689 #define _UART_TXDOUBLE_TXDATA1_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_TXDOUBLE */
AnnaBridge 156:ff21514d8981 690 #define UART_TXDOUBLE_TXDATA1_DEFAULT (_UART_TXDOUBLE_TXDATA1_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_TXDOUBLE */
AnnaBridge 156:ff21514d8981 691
AnnaBridge 156:ff21514d8981 692 /* Bit fields for UART IF */
AnnaBridge 156:ff21514d8981 693 #define _UART_IF_RESETVALUE 0x00000002UL /**< Default value for UART_IF */
AnnaBridge 156:ff21514d8981 694 #define _UART_IF_MASK 0x00001FFFUL /**< Mask for UART_IF */
AnnaBridge 156:ff21514d8981 695 #define UART_IF_TXC (0x1UL << 0) /**< TX Complete Interrupt Flag */
AnnaBridge 156:ff21514d8981 696 #define _UART_IF_TXC_SHIFT 0 /**< Shift value for USART_TXC */
AnnaBridge 156:ff21514d8981 697 #define _UART_IF_TXC_MASK 0x1UL /**< Bit mask for USART_TXC */
AnnaBridge 156:ff21514d8981 698 #define _UART_IF_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 699 #define UART_IF_TXC_DEFAULT (_UART_IF_TXC_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 700 #define UART_IF_TXBL (0x1UL << 1) /**< TX Buffer Level Interrupt Flag */
AnnaBridge 156:ff21514d8981 701 #define _UART_IF_TXBL_SHIFT 1 /**< Shift value for USART_TXBL */
AnnaBridge 156:ff21514d8981 702 #define _UART_IF_TXBL_MASK 0x2UL /**< Bit mask for USART_TXBL */
AnnaBridge 156:ff21514d8981 703 #define _UART_IF_TXBL_DEFAULT 0x00000001UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 704 #define UART_IF_TXBL_DEFAULT (_UART_IF_TXBL_DEFAULT << 1) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 705 #define UART_IF_RXDATAV (0x1UL << 2) /**< RX Data Valid Interrupt Flag */
AnnaBridge 156:ff21514d8981 706 #define _UART_IF_RXDATAV_SHIFT 2 /**< Shift value for USART_RXDATAV */
AnnaBridge 156:ff21514d8981 707 #define _UART_IF_RXDATAV_MASK 0x4UL /**< Bit mask for USART_RXDATAV */
AnnaBridge 156:ff21514d8981 708 #define _UART_IF_RXDATAV_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 709 #define UART_IF_RXDATAV_DEFAULT (_UART_IF_RXDATAV_DEFAULT << 2) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 710 #define UART_IF_RXFULL (0x1UL << 3) /**< RX Buffer Full Interrupt Flag */
AnnaBridge 156:ff21514d8981 711 #define _UART_IF_RXFULL_SHIFT 3 /**< Shift value for USART_RXFULL */
AnnaBridge 156:ff21514d8981 712 #define _UART_IF_RXFULL_MASK 0x8UL /**< Bit mask for USART_RXFULL */
AnnaBridge 156:ff21514d8981 713 #define _UART_IF_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 714 #define UART_IF_RXFULL_DEFAULT (_UART_IF_RXFULL_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 715 #define UART_IF_RXOF (0x1UL << 4) /**< RX Overflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 716 #define _UART_IF_RXOF_SHIFT 4 /**< Shift value for USART_RXOF */
AnnaBridge 156:ff21514d8981 717 #define _UART_IF_RXOF_MASK 0x10UL /**< Bit mask for USART_RXOF */
AnnaBridge 156:ff21514d8981 718 #define _UART_IF_RXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 719 #define UART_IF_RXOF_DEFAULT (_UART_IF_RXOF_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 720 #define UART_IF_RXUF (0x1UL << 5) /**< RX Underflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 721 #define _UART_IF_RXUF_SHIFT 5 /**< Shift value for USART_RXUF */
AnnaBridge 156:ff21514d8981 722 #define _UART_IF_RXUF_MASK 0x20UL /**< Bit mask for USART_RXUF */
AnnaBridge 156:ff21514d8981 723 #define _UART_IF_RXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 724 #define UART_IF_RXUF_DEFAULT (_UART_IF_RXUF_DEFAULT << 5) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 725 #define UART_IF_TXOF (0x1UL << 6) /**< TX Overflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 726 #define _UART_IF_TXOF_SHIFT 6 /**< Shift value for USART_TXOF */
AnnaBridge 156:ff21514d8981 727 #define _UART_IF_TXOF_MASK 0x40UL /**< Bit mask for USART_TXOF */
AnnaBridge 156:ff21514d8981 728 #define _UART_IF_TXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 729 #define UART_IF_TXOF_DEFAULT (_UART_IF_TXOF_DEFAULT << 6) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 730 #define UART_IF_TXUF (0x1UL << 7) /**< TX Underflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 731 #define _UART_IF_TXUF_SHIFT 7 /**< Shift value for USART_TXUF */
AnnaBridge 156:ff21514d8981 732 #define _UART_IF_TXUF_MASK 0x80UL /**< Bit mask for USART_TXUF */
AnnaBridge 156:ff21514d8981 733 #define _UART_IF_TXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 734 #define UART_IF_TXUF_DEFAULT (_UART_IF_TXUF_DEFAULT << 7) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 735 #define UART_IF_PERR (0x1UL << 8) /**< Parity Error Interrupt Flag */
AnnaBridge 156:ff21514d8981 736 #define _UART_IF_PERR_SHIFT 8 /**< Shift value for USART_PERR */
AnnaBridge 156:ff21514d8981 737 #define _UART_IF_PERR_MASK 0x100UL /**< Bit mask for USART_PERR */
AnnaBridge 156:ff21514d8981 738 #define _UART_IF_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 739 #define UART_IF_PERR_DEFAULT (_UART_IF_PERR_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 740 #define UART_IF_FERR (0x1UL << 9) /**< Framing Error Interrupt Flag */
AnnaBridge 156:ff21514d8981 741 #define _UART_IF_FERR_SHIFT 9 /**< Shift value for USART_FERR */
AnnaBridge 156:ff21514d8981 742 #define _UART_IF_FERR_MASK 0x200UL /**< Bit mask for USART_FERR */
AnnaBridge 156:ff21514d8981 743 #define _UART_IF_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 744 #define UART_IF_FERR_DEFAULT (_UART_IF_FERR_DEFAULT << 9) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 745 #define UART_IF_MPAF (0x1UL << 10) /**< Multi-Processor Address Frame Interrupt Flag */
AnnaBridge 156:ff21514d8981 746 #define _UART_IF_MPAF_SHIFT 10 /**< Shift value for USART_MPAF */
AnnaBridge 156:ff21514d8981 747 #define _UART_IF_MPAF_MASK 0x400UL /**< Bit mask for USART_MPAF */
AnnaBridge 156:ff21514d8981 748 #define _UART_IF_MPAF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 749 #define UART_IF_MPAF_DEFAULT (_UART_IF_MPAF_DEFAULT << 10) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 750 #define UART_IF_SSM (0x1UL << 11) /**< Slave-Select In Master Mode Interrupt Flag */
AnnaBridge 156:ff21514d8981 751 #define _UART_IF_SSM_SHIFT 11 /**< Shift value for USART_SSM */
AnnaBridge 156:ff21514d8981 752 #define _UART_IF_SSM_MASK 0x800UL /**< Bit mask for USART_SSM */
AnnaBridge 156:ff21514d8981 753 #define _UART_IF_SSM_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 754 #define UART_IF_SSM_DEFAULT (_UART_IF_SSM_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 755 #define UART_IF_CCF (0x1UL << 12) /**< Collision Check Fail Interrupt Flag */
AnnaBridge 156:ff21514d8981 756 #define _UART_IF_CCF_SHIFT 12 /**< Shift value for USART_CCF */
AnnaBridge 156:ff21514d8981 757 #define _UART_IF_CCF_MASK 0x1000UL /**< Bit mask for USART_CCF */
AnnaBridge 156:ff21514d8981 758 #define _UART_IF_CCF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 759 #define UART_IF_CCF_DEFAULT (_UART_IF_CCF_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_IF */
AnnaBridge 156:ff21514d8981 760
AnnaBridge 156:ff21514d8981 761 /* Bit fields for UART IFS */
AnnaBridge 156:ff21514d8981 762 #define _UART_IFS_RESETVALUE 0x00000000UL /**< Default value for UART_IFS */
AnnaBridge 156:ff21514d8981 763 #define _UART_IFS_MASK 0x00001FF9UL /**< Mask for UART_IFS */
AnnaBridge 156:ff21514d8981 764 #define UART_IFS_TXC (0x1UL << 0) /**< Set TX Complete Interrupt Flag */
AnnaBridge 156:ff21514d8981 765 #define _UART_IFS_TXC_SHIFT 0 /**< Shift value for USART_TXC */
AnnaBridge 156:ff21514d8981 766 #define _UART_IFS_TXC_MASK 0x1UL /**< Bit mask for USART_TXC */
AnnaBridge 156:ff21514d8981 767 #define _UART_IFS_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 768 #define UART_IFS_TXC_DEFAULT (_UART_IFS_TXC_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 769 #define UART_IFS_RXFULL (0x1UL << 3) /**< Set RX Buffer Full Interrupt Flag */
AnnaBridge 156:ff21514d8981 770 #define _UART_IFS_RXFULL_SHIFT 3 /**< Shift value for USART_RXFULL */
AnnaBridge 156:ff21514d8981 771 #define _UART_IFS_RXFULL_MASK 0x8UL /**< Bit mask for USART_RXFULL */
AnnaBridge 156:ff21514d8981 772 #define _UART_IFS_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 773 #define UART_IFS_RXFULL_DEFAULT (_UART_IFS_RXFULL_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 774 #define UART_IFS_RXOF (0x1UL << 4) /**< Set RX Overflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 775 #define _UART_IFS_RXOF_SHIFT 4 /**< Shift value for USART_RXOF */
AnnaBridge 156:ff21514d8981 776 #define _UART_IFS_RXOF_MASK 0x10UL /**< Bit mask for USART_RXOF */
AnnaBridge 156:ff21514d8981 777 #define _UART_IFS_RXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 778 #define UART_IFS_RXOF_DEFAULT (_UART_IFS_RXOF_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 779 #define UART_IFS_RXUF (0x1UL << 5) /**< Set RX Underflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 780 #define _UART_IFS_RXUF_SHIFT 5 /**< Shift value for USART_RXUF */
AnnaBridge 156:ff21514d8981 781 #define _UART_IFS_RXUF_MASK 0x20UL /**< Bit mask for USART_RXUF */
AnnaBridge 156:ff21514d8981 782 #define _UART_IFS_RXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 783 #define UART_IFS_RXUF_DEFAULT (_UART_IFS_RXUF_DEFAULT << 5) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 784 #define UART_IFS_TXOF (0x1UL << 6) /**< Set TX Overflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 785 #define _UART_IFS_TXOF_SHIFT 6 /**< Shift value for USART_TXOF */
AnnaBridge 156:ff21514d8981 786 #define _UART_IFS_TXOF_MASK 0x40UL /**< Bit mask for USART_TXOF */
AnnaBridge 156:ff21514d8981 787 #define _UART_IFS_TXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 788 #define UART_IFS_TXOF_DEFAULT (_UART_IFS_TXOF_DEFAULT << 6) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 789 #define UART_IFS_TXUF (0x1UL << 7) /**< Set TX Underflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 790 #define _UART_IFS_TXUF_SHIFT 7 /**< Shift value for USART_TXUF */
AnnaBridge 156:ff21514d8981 791 #define _UART_IFS_TXUF_MASK 0x80UL /**< Bit mask for USART_TXUF */
AnnaBridge 156:ff21514d8981 792 #define _UART_IFS_TXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 793 #define UART_IFS_TXUF_DEFAULT (_UART_IFS_TXUF_DEFAULT << 7) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 794 #define UART_IFS_PERR (0x1UL << 8) /**< Set Parity Error Interrupt Flag */
AnnaBridge 156:ff21514d8981 795 #define _UART_IFS_PERR_SHIFT 8 /**< Shift value for USART_PERR */
AnnaBridge 156:ff21514d8981 796 #define _UART_IFS_PERR_MASK 0x100UL /**< Bit mask for USART_PERR */
AnnaBridge 156:ff21514d8981 797 #define _UART_IFS_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 798 #define UART_IFS_PERR_DEFAULT (_UART_IFS_PERR_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 799 #define UART_IFS_FERR (0x1UL << 9) /**< Set Framing Error Interrupt Flag */
AnnaBridge 156:ff21514d8981 800 #define _UART_IFS_FERR_SHIFT 9 /**< Shift value for USART_FERR */
AnnaBridge 156:ff21514d8981 801 #define _UART_IFS_FERR_MASK 0x200UL /**< Bit mask for USART_FERR */
AnnaBridge 156:ff21514d8981 802 #define _UART_IFS_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 803 #define UART_IFS_FERR_DEFAULT (_UART_IFS_FERR_DEFAULT << 9) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 804 #define UART_IFS_MPAF (0x1UL << 10) /**< Set Multi-Processor Address Frame Interrupt Flag */
AnnaBridge 156:ff21514d8981 805 #define _UART_IFS_MPAF_SHIFT 10 /**< Shift value for USART_MPAF */
AnnaBridge 156:ff21514d8981 806 #define _UART_IFS_MPAF_MASK 0x400UL /**< Bit mask for USART_MPAF */
AnnaBridge 156:ff21514d8981 807 #define _UART_IFS_MPAF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 808 #define UART_IFS_MPAF_DEFAULT (_UART_IFS_MPAF_DEFAULT << 10) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 809 #define UART_IFS_SSM (0x1UL << 11) /**< Set Slave-Select in Master mode Interrupt Flag */
AnnaBridge 156:ff21514d8981 810 #define _UART_IFS_SSM_SHIFT 11 /**< Shift value for USART_SSM */
AnnaBridge 156:ff21514d8981 811 #define _UART_IFS_SSM_MASK 0x800UL /**< Bit mask for USART_SSM */
AnnaBridge 156:ff21514d8981 812 #define _UART_IFS_SSM_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 813 #define UART_IFS_SSM_DEFAULT (_UART_IFS_SSM_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 814 #define UART_IFS_CCF (0x1UL << 12) /**< Set Collision Check Fail Interrupt Flag */
AnnaBridge 156:ff21514d8981 815 #define _UART_IFS_CCF_SHIFT 12 /**< Shift value for USART_CCF */
AnnaBridge 156:ff21514d8981 816 #define _UART_IFS_CCF_MASK 0x1000UL /**< Bit mask for USART_CCF */
AnnaBridge 156:ff21514d8981 817 #define _UART_IFS_CCF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 818 #define UART_IFS_CCF_DEFAULT (_UART_IFS_CCF_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_IFS */
AnnaBridge 156:ff21514d8981 819
AnnaBridge 156:ff21514d8981 820 /* Bit fields for UART IFC */
AnnaBridge 156:ff21514d8981 821 #define _UART_IFC_RESETVALUE 0x00000000UL /**< Default value for UART_IFC */
AnnaBridge 156:ff21514d8981 822 #define _UART_IFC_MASK 0x00001FF9UL /**< Mask for UART_IFC */
AnnaBridge 156:ff21514d8981 823 #define UART_IFC_TXC (0x1UL << 0) /**< Clear TX Complete Interrupt Flag */
AnnaBridge 156:ff21514d8981 824 #define _UART_IFC_TXC_SHIFT 0 /**< Shift value for USART_TXC */
AnnaBridge 156:ff21514d8981 825 #define _UART_IFC_TXC_MASK 0x1UL /**< Bit mask for USART_TXC */
AnnaBridge 156:ff21514d8981 826 #define _UART_IFC_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 827 #define UART_IFC_TXC_DEFAULT (_UART_IFC_TXC_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 828 #define UART_IFC_RXFULL (0x1UL << 3) /**< Clear RX Buffer Full Interrupt Flag */
AnnaBridge 156:ff21514d8981 829 #define _UART_IFC_RXFULL_SHIFT 3 /**< Shift value for USART_RXFULL */
AnnaBridge 156:ff21514d8981 830 #define _UART_IFC_RXFULL_MASK 0x8UL /**< Bit mask for USART_RXFULL */
AnnaBridge 156:ff21514d8981 831 #define _UART_IFC_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 832 #define UART_IFC_RXFULL_DEFAULT (_UART_IFC_RXFULL_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 833 #define UART_IFC_RXOF (0x1UL << 4) /**< Clear RX Overflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 834 #define _UART_IFC_RXOF_SHIFT 4 /**< Shift value for USART_RXOF */
AnnaBridge 156:ff21514d8981 835 #define _UART_IFC_RXOF_MASK 0x10UL /**< Bit mask for USART_RXOF */
AnnaBridge 156:ff21514d8981 836 #define _UART_IFC_RXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 837 #define UART_IFC_RXOF_DEFAULT (_UART_IFC_RXOF_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 838 #define UART_IFC_RXUF (0x1UL << 5) /**< Clear RX Underflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 839 #define _UART_IFC_RXUF_SHIFT 5 /**< Shift value for USART_RXUF */
AnnaBridge 156:ff21514d8981 840 #define _UART_IFC_RXUF_MASK 0x20UL /**< Bit mask for USART_RXUF */
AnnaBridge 156:ff21514d8981 841 #define _UART_IFC_RXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 842 #define UART_IFC_RXUF_DEFAULT (_UART_IFC_RXUF_DEFAULT << 5) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 843 #define UART_IFC_TXOF (0x1UL << 6) /**< Clear TX Overflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 844 #define _UART_IFC_TXOF_SHIFT 6 /**< Shift value for USART_TXOF */
AnnaBridge 156:ff21514d8981 845 #define _UART_IFC_TXOF_MASK 0x40UL /**< Bit mask for USART_TXOF */
AnnaBridge 156:ff21514d8981 846 #define _UART_IFC_TXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 847 #define UART_IFC_TXOF_DEFAULT (_UART_IFC_TXOF_DEFAULT << 6) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 848 #define UART_IFC_TXUF (0x1UL << 7) /**< Clear TX Underflow Interrupt Flag */
AnnaBridge 156:ff21514d8981 849 #define _UART_IFC_TXUF_SHIFT 7 /**< Shift value for USART_TXUF */
AnnaBridge 156:ff21514d8981 850 #define _UART_IFC_TXUF_MASK 0x80UL /**< Bit mask for USART_TXUF */
AnnaBridge 156:ff21514d8981 851 #define _UART_IFC_TXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 852 #define UART_IFC_TXUF_DEFAULT (_UART_IFC_TXUF_DEFAULT << 7) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 853 #define UART_IFC_PERR (0x1UL << 8) /**< Clear Parity Error Interrupt Flag */
AnnaBridge 156:ff21514d8981 854 #define _UART_IFC_PERR_SHIFT 8 /**< Shift value for USART_PERR */
AnnaBridge 156:ff21514d8981 855 #define _UART_IFC_PERR_MASK 0x100UL /**< Bit mask for USART_PERR */
AnnaBridge 156:ff21514d8981 856 #define _UART_IFC_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 857 #define UART_IFC_PERR_DEFAULT (_UART_IFC_PERR_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 858 #define UART_IFC_FERR (0x1UL << 9) /**< Clear Framing Error Interrupt Flag */
AnnaBridge 156:ff21514d8981 859 #define _UART_IFC_FERR_SHIFT 9 /**< Shift value for USART_FERR */
AnnaBridge 156:ff21514d8981 860 #define _UART_IFC_FERR_MASK 0x200UL /**< Bit mask for USART_FERR */
AnnaBridge 156:ff21514d8981 861 #define _UART_IFC_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 862 #define UART_IFC_FERR_DEFAULT (_UART_IFC_FERR_DEFAULT << 9) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 863 #define UART_IFC_MPAF (0x1UL << 10) /**< Clear Multi-Processor Address Frame Interrupt Flag */
AnnaBridge 156:ff21514d8981 864 #define _UART_IFC_MPAF_SHIFT 10 /**< Shift value for USART_MPAF */
AnnaBridge 156:ff21514d8981 865 #define _UART_IFC_MPAF_MASK 0x400UL /**< Bit mask for USART_MPAF */
AnnaBridge 156:ff21514d8981 866 #define _UART_IFC_MPAF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 867 #define UART_IFC_MPAF_DEFAULT (_UART_IFC_MPAF_DEFAULT << 10) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 868 #define UART_IFC_SSM (0x1UL << 11) /**< Clear Slave-Select In Master Mode Interrupt Flag */
AnnaBridge 156:ff21514d8981 869 #define _UART_IFC_SSM_SHIFT 11 /**< Shift value for USART_SSM */
AnnaBridge 156:ff21514d8981 870 #define _UART_IFC_SSM_MASK 0x800UL /**< Bit mask for USART_SSM */
AnnaBridge 156:ff21514d8981 871 #define _UART_IFC_SSM_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 872 #define UART_IFC_SSM_DEFAULT (_UART_IFC_SSM_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 873 #define UART_IFC_CCF (0x1UL << 12) /**< Clear Collision Check Fail Interrupt Flag */
AnnaBridge 156:ff21514d8981 874 #define _UART_IFC_CCF_SHIFT 12 /**< Shift value for USART_CCF */
AnnaBridge 156:ff21514d8981 875 #define _UART_IFC_CCF_MASK 0x1000UL /**< Bit mask for USART_CCF */
AnnaBridge 156:ff21514d8981 876 #define _UART_IFC_CCF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 877 #define UART_IFC_CCF_DEFAULT (_UART_IFC_CCF_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_IFC */
AnnaBridge 156:ff21514d8981 878
AnnaBridge 156:ff21514d8981 879 /* Bit fields for UART IEN */
AnnaBridge 156:ff21514d8981 880 #define _UART_IEN_RESETVALUE 0x00000000UL /**< Default value for UART_IEN */
AnnaBridge 156:ff21514d8981 881 #define _UART_IEN_MASK 0x00001FFFUL /**< Mask for UART_IEN */
AnnaBridge 156:ff21514d8981 882 #define UART_IEN_TXC (0x1UL << 0) /**< TX Complete Interrupt Enable */
AnnaBridge 156:ff21514d8981 883 #define _UART_IEN_TXC_SHIFT 0 /**< Shift value for USART_TXC */
AnnaBridge 156:ff21514d8981 884 #define _UART_IEN_TXC_MASK 0x1UL /**< Bit mask for USART_TXC */
AnnaBridge 156:ff21514d8981 885 #define _UART_IEN_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 886 #define UART_IEN_TXC_DEFAULT (_UART_IEN_TXC_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 887 #define UART_IEN_TXBL (0x1UL << 1) /**< TX Buffer Level Interrupt Enable */
AnnaBridge 156:ff21514d8981 888 #define _UART_IEN_TXBL_SHIFT 1 /**< Shift value for USART_TXBL */
AnnaBridge 156:ff21514d8981 889 #define _UART_IEN_TXBL_MASK 0x2UL /**< Bit mask for USART_TXBL */
AnnaBridge 156:ff21514d8981 890 #define _UART_IEN_TXBL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 891 #define UART_IEN_TXBL_DEFAULT (_UART_IEN_TXBL_DEFAULT << 1) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 892 #define UART_IEN_RXDATAV (0x1UL << 2) /**< RX Data Valid Interrupt Enable */
AnnaBridge 156:ff21514d8981 893 #define _UART_IEN_RXDATAV_SHIFT 2 /**< Shift value for USART_RXDATAV */
AnnaBridge 156:ff21514d8981 894 #define _UART_IEN_RXDATAV_MASK 0x4UL /**< Bit mask for USART_RXDATAV */
AnnaBridge 156:ff21514d8981 895 #define _UART_IEN_RXDATAV_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 896 #define UART_IEN_RXDATAV_DEFAULT (_UART_IEN_RXDATAV_DEFAULT << 2) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 897 #define UART_IEN_RXFULL (0x1UL << 3) /**< RX Buffer Full Interrupt Enable */
AnnaBridge 156:ff21514d8981 898 #define _UART_IEN_RXFULL_SHIFT 3 /**< Shift value for USART_RXFULL */
AnnaBridge 156:ff21514d8981 899 #define _UART_IEN_RXFULL_MASK 0x8UL /**< Bit mask for USART_RXFULL */
AnnaBridge 156:ff21514d8981 900 #define _UART_IEN_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 901 #define UART_IEN_RXFULL_DEFAULT (_UART_IEN_RXFULL_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 902 #define UART_IEN_RXOF (0x1UL << 4) /**< RX Overflow Interrupt Enable */
AnnaBridge 156:ff21514d8981 903 #define _UART_IEN_RXOF_SHIFT 4 /**< Shift value for USART_RXOF */
AnnaBridge 156:ff21514d8981 904 #define _UART_IEN_RXOF_MASK 0x10UL /**< Bit mask for USART_RXOF */
AnnaBridge 156:ff21514d8981 905 #define _UART_IEN_RXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 906 #define UART_IEN_RXOF_DEFAULT (_UART_IEN_RXOF_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 907 #define UART_IEN_RXUF (0x1UL << 5) /**< RX Underflow Interrupt Enable */
AnnaBridge 156:ff21514d8981 908 #define _UART_IEN_RXUF_SHIFT 5 /**< Shift value for USART_RXUF */
AnnaBridge 156:ff21514d8981 909 #define _UART_IEN_RXUF_MASK 0x20UL /**< Bit mask for USART_RXUF */
AnnaBridge 156:ff21514d8981 910 #define _UART_IEN_RXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 911 #define UART_IEN_RXUF_DEFAULT (_UART_IEN_RXUF_DEFAULT << 5) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 912 #define UART_IEN_TXOF (0x1UL << 6) /**< TX Overflow Interrupt Enable */
AnnaBridge 156:ff21514d8981 913 #define _UART_IEN_TXOF_SHIFT 6 /**< Shift value for USART_TXOF */
AnnaBridge 156:ff21514d8981 914 #define _UART_IEN_TXOF_MASK 0x40UL /**< Bit mask for USART_TXOF */
AnnaBridge 156:ff21514d8981 915 #define _UART_IEN_TXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 916 #define UART_IEN_TXOF_DEFAULT (_UART_IEN_TXOF_DEFAULT << 6) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 917 #define UART_IEN_TXUF (0x1UL << 7) /**< TX Underflow Interrupt Enable */
AnnaBridge 156:ff21514d8981 918 #define _UART_IEN_TXUF_SHIFT 7 /**< Shift value for USART_TXUF */
AnnaBridge 156:ff21514d8981 919 #define _UART_IEN_TXUF_MASK 0x80UL /**< Bit mask for USART_TXUF */
AnnaBridge 156:ff21514d8981 920 #define _UART_IEN_TXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 921 #define UART_IEN_TXUF_DEFAULT (_UART_IEN_TXUF_DEFAULT << 7) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 922 #define UART_IEN_PERR (0x1UL << 8) /**< Parity Error Interrupt Enable */
AnnaBridge 156:ff21514d8981 923 #define _UART_IEN_PERR_SHIFT 8 /**< Shift value for USART_PERR */
AnnaBridge 156:ff21514d8981 924 #define _UART_IEN_PERR_MASK 0x100UL /**< Bit mask for USART_PERR */
AnnaBridge 156:ff21514d8981 925 #define _UART_IEN_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 926 #define UART_IEN_PERR_DEFAULT (_UART_IEN_PERR_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 927 #define UART_IEN_FERR (0x1UL << 9) /**< Framing Error Interrupt Enable */
AnnaBridge 156:ff21514d8981 928 #define _UART_IEN_FERR_SHIFT 9 /**< Shift value for USART_FERR */
AnnaBridge 156:ff21514d8981 929 #define _UART_IEN_FERR_MASK 0x200UL /**< Bit mask for USART_FERR */
AnnaBridge 156:ff21514d8981 930 #define _UART_IEN_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 931 #define UART_IEN_FERR_DEFAULT (_UART_IEN_FERR_DEFAULT << 9) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 932 #define UART_IEN_MPAF (0x1UL << 10) /**< Multi-Processor Address Frame Interrupt Enable */
AnnaBridge 156:ff21514d8981 933 #define _UART_IEN_MPAF_SHIFT 10 /**< Shift value for USART_MPAF */
AnnaBridge 156:ff21514d8981 934 #define _UART_IEN_MPAF_MASK 0x400UL /**< Bit mask for USART_MPAF */
AnnaBridge 156:ff21514d8981 935 #define _UART_IEN_MPAF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 936 #define UART_IEN_MPAF_DEFAULT (_UART_IEN_MPAF_DEFAULT << 10) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 937 #define UART_IEN_SSM (0x1UL << 11) /**< Slave-Select In Master Mode Interrupt Enable */
AnnaBridge 156:ff21514d8981 938 #define _UART_IEN_SSM_SHIFT 11 /**< Shift value for USART_SSM */
AnnaBridge 156:ff21514d8981 939 #define _UART_IEN_SSM_MASK 0x800UL /**< Bit mask for USART_SSM */
AnnaBridge 156:ff21514d8981 940 #define _UART_IEN_SSM_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 941 #define UART_IEN_SSM_DEFAULT (_UART_IEN_SSM_DEFAULT << 11) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 942 #define UART_IEN_CCF (0x1UL << 12) /**< Collision Check Fail Interrupt Enable */
AnnaBridge 156:ff21514d8981 943 #define _UART_IEN_CCF_SHIFT 12 /**< Shift value for USART_CCF */
AnnaBridge 156:ff21514d8981 944 #define _UART_IEN_CCF_MASK 0x1000UL /**< Bit mask for USART_CCF */
AnnaBridge 156:ff21514d8981 945 #define _UART_IEN_CCF_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 946 #define UART_IEN_CCF_DEFAULT (_UART_IEN_CCF_DEFAULT << 12) /**< Shifted mode DEFAULT for UART_IEN */
AnnaBridge 156:ff21514d8981 947
AnnaBridge 156:ff21514d8981 948 /* Bit fields for UART IRCTRL */
AnnaBridge 156:ff21514d8981 949 #define _UART_IRCTRL_RESETVALUE 0x00000000UL /**< Default value for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 950 #define _UART_IRCTRL_MASK 0x000000FFUL /**< Mask for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 951 #define UART_IRCTRL_IREN (0x1UL << 0) /**< Enable IrDA Module */
AnnaBridge 156:ff21514d8981 952 #define _UART_IRCTRL_IREN_SHIFT 0 /**< Shift value for USART_IREN */
AnnaBridge 156:ff21514d8981 953 #define _UART_IRCTRL_IREN_MASK 0x1UL /**< Bit mask for USART_IREN */
AnnaBridge 156:ff21514d8981 954 #define _UART_IRCTRL_IREN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 955 #define UART_IRCTRL_IREN_DEFAULT (_UART_IRCTRL_IREN_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 956 #define _UART_IRCTRL_IRPW_SHIFT 1 /**< Shift value for USART_IRPW */
AnnaBridge 156:ff21514d8981 957 #define _UART_IRCTRL_IRPW_MASK 0x6UL /**< Bit mask for USART_IRPW */
AnnaBridge 156:ff21514d8981 958 #define _UART_IRCTRL_IRPW_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 959 #define _UART_IRCTRL_IRPW_ONE 0x00000000UL /**< Mode ONE for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 960 #define _UART_IRCTRL_IRPW_TWO 0x00000001UL /**< Mode TWO for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 961 #define _UART_IRCTRL_IRPW_THREE 0x00000002UL /**< Mode THREE for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 962 #define _UART_IRCTRL_IRPW_FOUR 0x00000003UL /**< Mode FOUR for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 963 #define UART_IRCTRL_IRPW_DEFAULT (_UART_IRCTRL_IRPW_DEFAULT << 1) /**< Shifted mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 964 #define UART_IRCTRL_IRPW_ONE (_UART_IRCTRL_IRPW_ONE << 1) /**< Shifted mode ONE for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 965 #define UART_IRCTRL_IRPW_TWO (_UART_IRCTRL_IRPW_TWO << 1) /**< Shifted mode TWO for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 966 #define UART_IRCTRL_IRPW_THREE (_UART_IRCTRL_IRPW_THREE << 1) /**< Shifted mode THREE for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 967 #define UART_IRCTRL_IRPW_FOUR (_UART_IRCTRL_IRPW_FOUR << 1) /**< Shifted mode FOUR for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 968 #define UART_IRCTRL_IRFILT (0x1UL << 3) /**< IrDA RX Filter */
AnnaBridge 156:ff21514d8981 969 #define _UART_IRCTRL_IRFILT_SHIFT 3 /**< Shift value for USART_IRFILT */
AnnaBridge 156:ff21514d8981 970 #define _UART_IRCTRL_IRFILT_MASK 0x8UL /**< Bit mask for USART_IRFILT */
AnnaBridge 156:ff21514d8981 971 #define _UART_IRCTRL_IRFILT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 972 #define UART_IRCTRL_IRFILT_DEFAULT (_UART_IRCTRL_IRFILT_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 973 #define _UART_IRCTRL_IRPRSSEL_SHIFT 4 /**< Shift value for USART_IRPRSSEL */
AnnaBridge 156:ff21514d8981 974 #define _UART_IRCTRL_IRPRSSEL_MASK 0x70UL /**< Bit mask for USART_IRPRSSEL */
AnnaBridge 156:ff21514d8981 975 #define _UART_IRCTRL_IRPRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 976 #define _UART_IRCTRL_IRPRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 977 #define _UART_IRCTRL_IRPRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 978 #define _UART_IRCTRL_IRPRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 979 #define _UART_IRCTRL_IRPRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 980 #define _UART_IRCTRL_IRPRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 981 #define _UART_IRCTRL_IRPRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 982 #define _UART_IRCTRL_IRPRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 983 #define _UART_IRCTRL_IRPRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 984 #define UART_IRCTRL_IRPRSSEL_DEFAULT (_UART_IRCTRL_IRPRSSEL_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 985 #define UART_IRCTRL_IRPRSSEL_PRSCH0 (_UART_IRCTRL_IRPRSSEL_PRSCH0 << 4) /**< Shifted mode PRSCH0 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 986 #define UART_IRCTRL_IRPRSSEL_PRSCH1 (_UART_IRCTRL_IRPRSSEL_PRSCH1 << 4) /**< Shifted mode PRSCH1 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 987 #define UART_IRCTRL_IRPRSSEL_PRSCH2 (_UART_IRCTRL_IRPRSSEL_PRSCH2 << 4) /**< Shifted mode PRSCH2 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 988 #define UART_IRCTRL_IRPRSSEL_PRSCH3 (_UART_IRCTRL_IRPRSSEL_PRSCH3 << 4) /**< Shifted mode PRSCH3 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 989 #define UART_IRCTRL_IRPRSSEL_PRSCH4 (_UART_IRCTRL_IRPRSSEL_PRSCH4 << 4) /**< Shifted mode PRSCH4 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 990 #define UART_IRCTRL_IRPRSSEL_PRSCH5 (_UART_IRCTRL_IRPRSSEL_PRSCH5 << 4) /**< Shifted mode PRSCH5 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 991 #define UART_IRCTRL_IRPRSSEL_PRSCH6 (_UART_IRCTRL_IRPRSSEL_PRSCH6 << 4) /**< Shifted mode PRSCH6 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 992 #define UART_IRCTRL_IRPRSSEL_PRSCH7 (_UART_IRCTRL_IRPRSSEL_PRSCH7 << 4) /**< Shifted mode PRSCH7 for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 993 #define UART_IRCTRL_IRPRSEN (0x1UL << 7) /**< IrDA PRS Channel Enable */
AnnaBridge 156:ff21514d8981 994 #define _UART_IRCTRL_IRPRSEN_SHIFT 7 /**< Shift value for USART_IRPRSEN */
AnnaBridge 156:ff21514d8981 995 #define _UART_IRCTRL_IRPRSEN_MASK 0x80UL /**< Bit mask for USART_IRPRSEN */
AnnaBridge 156:ff21514d8981 996 #define _UART_IRCTRL_IRPRSEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 997 #define UART_IRCTRL_IRPRSEN_DEFAULT (_UART_IRCTRL_IRPRSEN_DEFAULT << 7) /**< Shifted mode DEFAULT for UART_IRCTRL */
AnnaBridge 156:ff21514d8981 998
AnnaBridge 156:ff21514d8981 999 /* Bit fields for UART ROUTE */
AnnaBridge 156:ff21514d8981 1000 #define _UART_ROUTE_RESETVALUE 0x00000000UL /**< Default value for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1001 #define _UART_ROUTE_MASK 0x0000070FUL /**< Mask for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1002 #define UART_ROUTE_RXPEN (0x1UL << 0) /**< RX Pin Enable */
AnnaBridge 156:ff21514d8981 1003 #define _UART_ROUTE_RXPEN_SHIFT 0 /**< Shift value for USART_RXPEN */
AnnaBridge 156:ff21514d8981 1004 #define _UART_ROUTE_RXPEN_MASK 0x1UL /**< Bit mask for USART_RXPEN */
AnnaBridge 156:ff21514d8981 1005 #define _UART_ROUTE_RXPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1006 #define UART_ROUTE_RXPEN_DEFAULT (_UART_ROUTE_RXPEN_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1007 #define UART_ROUTE_TXPEN (0x1UL << 1) /**< TX Pin Enable */
AnnaBridge 156:ff21514d8981 1008 #define _UART_ROUTE_TXPEN_SHIFT 1 /**< Shift value for USART_TXPEN */
AnnaBridge 156:ff21514d8981 1009 #define _UART_ROUTE_TXPEN_MASK 0x2UL /**< Bit mask for USART_TXPEN */
AnnaBridge 156:ff21514d8981 1010 #define _UART_ROUTE_TXPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1011 #define UART_ROUTE_TXPEN_DEFAULT (_UART_ROUTE_TXPEN_DEFAULT << 1) /**< Shifted mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1012 #define UART_ROUTE_CSPEN (0x1UL << 2) /**< CS Pin Enable */
AnnaBridge 156:ff21514d8981 1013 #define _UART_ROUTE_CSPEN_SHIFT 2 /**< Shift value for USART_CSPEN */
AnnaBridge 156:ff21514d8981 1014 #define _UART_ROUTE_CSPEN_MASK 0x4UL /**< Bit mask for USART_CSPEN */
AnnaBridge 156:ff21514d8981 1015 #define _UART_ROUTE_CSPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1016 #define UART_ROUTE_CSPEN_DEFAULT (_UART_ROUTE_CSPEN_DEFAULT << 2) /**< Shifted mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1017 #define UART_ROUTE_CLKPEN (0x1UL << 3) /**< CLK Pin Enable */
AnnaBridge 156:ff21514d8981 1018 #define _UART_ROUTE_CLKPEN_SHIFT 3 /**< Shift value for USART_CLKPEN */
AnnaBridge 156:ff21514d8981 1019 #define _UART_ROUTE_CLKPEN_MASK 0x8UL /**< Bit mask for USART_CLKPEN */
AnnaBridge 156:ff21514d8981 1020 #define _UART_ROUTE_CLKPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1021 #define UART_ROUTE_CLKPEN_DEFAULT (_UART_ROUTE_CLKPEN_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1022 #define _UART_ROUTE_LOCATION_SHIFT 8 /**< Shift value for USART_LOCATION */
AnnaBridge 156:ff21514d8981 1023 #define _UART_ROUTE_LOCATION_MASK 0x700UL /**< Bit mask for USART_LOCATION */
AnnaBridge 156:ff21514d8981 1024 #define _UART_ROUTE_LOCATION_LOC0 0x00000000UL /**< Mode LOC0 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1025 #define _UART_ROUTE_LOCATION_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1026 #define _UART_ROUTE_LOCATION_LOC1 0x00000001UL /**< Mode LOC1 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1027 #define _UART_ROUTE_LOCATION_LOC2 0x00000002UL /**< Mode LOC2 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1028 #define _UART_ROUTE_LOCATION_LOC3 0x00000003UL /**< Mode LOC3 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1029 #define _UART_ROUTE_LOCATION_LOC4 0x00000004UL /**< Mode LOC4 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1030 #define _UART_ROUTE_LOCATION_LOC5 0x00000005UL /**< Mode LOC5 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1031 #define UART_ROUTE_LOCATION_LOC0 (_UART_ROUTE_LOCATION_LOC0 << 8) /**< Shifted mode LOC0 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1032 #define UART_ROUTE_LOCATION_DEFAULT (_UART_ROUTE_LOCATION_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1033 #define UART_ROUTE_LOCATION_LOC1 (_UART_ROUTE_LOCATION_LOC1 << 8) /**< Shifted mode LOC1 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1034 #define UART_ROUTE_LOCATION_LOC2 (_UART_ROUTE_LOCATION_LOC2 << 8) /**< Shifted mode LOC2 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1035 #define UART_ROUTE_LOCATION_LOC3 (_UART_ROUTE_LOCATION_LOC3 << 8) /**< Shifted mode LOC3 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1036 #define UART_ROUTE_LOCATION_LOC4 (_UART_ROUTE_LOCATION_LOC4 << 8) /**< Shifted mode LOC4 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1037 #define UART_ROUTE_LOCATION_LOC5 (_UART_ROUTE_LOCATION_LOC5 << 8) /**< Shifted mode LOC5 for UART_ROUTE */
AnnaBridge 156:ff21514d8981 1038
AnnaBridge 156:ff21514d8981 1039 /* Bit fields for UART INPUT */
AnnaBridge 156:ff21514d8981 1040 #define _UART_INPUT_RESETVALUE 0x00000000UL /**< Default value for UART_INPUT */
AnnaBridge 156:ff21514d8981 1041 #define _UART_INPUT_MASK 0x0000001FUL /**< Mask for UART_INPUT */
AnnaBridge 156:ff21514d8981 1042 #define _UART_INPUT_RXPRSSEL_SHIFT 0 /**< Shift value for USART_RXPRSSEL */
AnnaBridge 156:ff21514d8981 1043 #define _UART_INPUT_RXPRSSEL_MASK 0xFUL /**< Bit mask for USART_RXPRSSEL */
AnnaBridge 156:ff21514d8981 1044 #define _UART_INPUT_RXPRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_INPUT */
AnnaBridge 156:ff21514d8981 1045 #define _UART_INPUT_RXPRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1046 #define _UART_INPUT_RXPRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1047 #define _UART_INPUT_RXPRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1048 #define _UART_INPUT_RXPRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1049 #define _UART_INPUT_RXPRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1050 #define _UART_INPUT_RXPRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1051 #define _UART_INPUT_RXPRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1052 #define _UART_INPUT_RXPRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1053 #define _UART_INPUT_RXPRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1054 #define _UART_INPUT_RXPRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1055 #define _UART_INPUT_RXPRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1056 #define _UART_INPUT_RXPRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1057 #define UART_INPUT_RXPRSSEL_DEFAULT (_UART_INPUT_RXPRSSEL_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_INPUT */
AnnaBridge 156:ff21514d8981 1058 #define UART_INPUT_RXPRSSEL_PRSCH0 (_UART_INPUT_RXPRSSEL_PRSCH0 << 0) /**< Shifted mode PRSCH0 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1059 #define UART_INPUT_RXPRSSEL_PRSCH1 (_UART_INPUT_RXPRSSEL_PRSCH1 << 0) /**< Shifted mode PRSCH1 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1060 #define UART_INPUT_RXPRSSEL_PRSCH2 (_UART_INPUT_RXPRSSEL_PRSCH2 << 0) /**< Shifted mode PRSCH2 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1061 #define UART_INPUT_RXPRSSEL_PRSCH3 (_UART_INPUT_RXPRSSEL_PRSCH3 << 0) /**< Shifted mode PRSCH3 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1062 #define UART_INPUT_RXPRSSEL_PRSCH4 (_UART_INPUT_RXPRSSEL_PRSCH4 << 0) /**< Shifted mode PRSCH4 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1063 #define UART_INPUT_RXPRSSEL_PRSCH5 (_UART_INPUT_RXPRSSEL_PRSCH5 << 0) /**< Shifted mode PRSCH5 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1064 #define UART_INPUT_RXPRSSEL_PRSCH6 (_UART_INPUT_RXPRSSEL_PRSCH6 << 0) /**< Shifted mode PRSCH6 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1065 #define UART_INPUT_RXPRSSEL_PRSCH7 (_UART_INPUT_RXPRSSEL_PRSCH7 << 0) /**< Shifted mode PRSCH7 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1066 #define UART_INPUT_RXPRSSEL_PRSCH8 (_UART_INPUT_RXPRSSEL_PRSCH8 << 0) /**< Shifted mode PRSCH8 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1067 #define UART_INPUT_RXPRSSEL_PRSCH9 (_UART_INPUT_RXPRSSEL_PRSCH9 << 0) /**< Shifted mode PRSCH9 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1068 #define UART_INPUT_RXPRSSEL_PRSCH10 (_UART_INPUT_RXPRSSEL_PRSCH10 << 0) /**< Shifted mode PRSCH10 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1069 #define UART_INPUT_RXPRSSEL_PRSCH11 (_UART_INPUT_RXPRSSEL_PRSCH11 << 0) /**< Shifted mode PRSCH11 for UART_INPUT */
AnnaBridge 156:ff21514d8981 1070 #define UART_INPUT_RXPRS (0x1UL << 4) /**< PRS RX Enable */
AnnaBridge 156:ff21514d8981 1071 #define _UART_INPUT_RXPRS_SHIFT 4 /**< Shift value for USART_RXPRS */
AnnaBridge 156:ff21514d8981 1072 #define _UART_INPUT_RXPRS_MASK 0x10UL /**< Bit mask for USART_RXPRS */
AnnaBridge 156:ff21514d8981 1073 #define _UART_INPUT_RXPRS_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_INPUT */
AnnaBridge 156:ff21514d8981 1074 #define UART_INPUT_RXPRS_DEFAULT (_UART_INPUT_RXPRS_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_INPUT */
AnnaBridge 156:ff21514d8981 1075
AnnaBridge 156:ff21514d8981 1076 /* Bit fields for UART I2SCTRL */
AnnaBridge 156:ff21514d8981 1077 #define _UART_I2SCTRL_RESETVALUE 0x00000000UL /**< Default value for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1078 #define _UART_I2SCTRL_MASK 0x0000071FUL /**< Mask for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1079 #define UART_I2SCTRL_EN (0x1UL << 0) /**< Enable I2S Mode */
AnnaBridge 156:ff21514d8981 1080 #define _UART_I2SCTRL_EN_SHIFT 0 /**< Shift value for USART_EN */
AnnaBridge 156:ff21514d8981 1081 #define _UART_I2SCTRL_EN_MASK 0x1UL /**< Bit mask for USART_EN */
AnnaBridge 156:ff21514d8981 1082 #define _UART_I2SCTRL_EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1083 #define UART_I2SCTRL_EN_DEFAULT (_UART_I2SCTRL_EN_DEFAULT << 0) /**< Shifted mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1084 #define UART_I2SCTRL_MONO (0x1UL << 1) /**< Stero or Mono */
AnnaBridge 156:ff21514d8981 1085 #define _UART_I2SCTRL_MONO_SHIFT 1 /**< Shift value for USART_MONO */
AnnaBridge 156:ff21514d8981 1086 #define _UART_I2SCTRL_MONO_MASK 0x2UL /**< Bit mask for USART_MONO */
AnnaBridge 156:ff21514d8981 1087 #define _UART_I2SCTRL_MONO_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1088 #define UART_I2SCTRL_MONO_DEFAULT (_UART_I2SCTRL_MONO_DEFAULT << 1) /**< Shifted mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1089 #define UART_I2SCTRL_JUSTIFY (0x1UL << 2) /**< Justification of I2S Data */
AnnaBridge 156:ff21514d8981 1090 #define _UART_I2SCTRL_JUSTIFY_SHIFT 2 /**< Shift value for USART_JUSTIFY */
AnnaBridge 156:ff21514d8981 1091 #define _UART_I2SCTRL_JUSTIFY_MASK 0x4UL /**< Bit mask for USART_JUSTIFY */
AnnaBridge 156:ff21514d8981 1092 #define _UART_I2SCTRL_JUSTIFY_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1093 #define _UART_I2SCTRL_JUSTIFY_LEFT 0x00000000UL /**< Mode LEFT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1094 #define _UART_I2SCTRL_JUSTIFY_RIGHT 0x00000001UL /**< Mode RIGHT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1095 #define UART_I2SCTRL_JUSTIFY_DEFAULT (_UART_I2SCTRL_JUSTIFY_DEFAULT << 2) /**< Shifted mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1096 #define UART_I2SCTRL_JUSTIFY_LEFT (_UART_I2SCTRL_JUSTIFY_LEFT << 2) /**< Shifted mode LEFT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1097 #define UART_I2SCTRL_JUSTIFY_RIGHT (_UART_I2SCTRL_JUSTIFY_RIGHT << 2) /**< Shifted mode RIGHT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1098 #define UART_I2SCTRL_DMASPLIT (0x1UL << 3) /**< Separate DMA Request For Left/Right Data */
AnnaBridge 156:ff21514d8981 1099 #define _UART_I2SCTRL_DMASPLIT_SHIFT 3 /**< Shift value for USART_DMASPLIT */
AnnaBridge 156:ff21514d8981 1100 #define _UART_I2SCTRL_DMASPLIT_MASK 0x8UL /**< Bit mask for USART_DMASPLIT */
AnnaBridge 156:ff21514d8981 1101 #define _UART_I2SCTRL_DMASPLIT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1102 #define UART_I2SCTRL_DMASPLIT_DEFAULT (_UART_I2SCTRL_DMASPLIT_DEFAULT << 3) /**< Shifted mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1103 #define UART_I2SCTRL_DELAY (0x1UL << 4) /**< Delay on I2S data */
AnnaBridge 156:ff21514d8981 1104 #define _UART_I2SCTRL_DELAY_SHIFT 4 /**< Shift value for USART_DELAY */
AnnaBridge 156:ff21514d8981 1105 #define _UART_I2SCTRL_DELAY_MASK 0x10UL /**< Bit mask for USART_DELAY */
AnnaBridge 156:ff21514d8981 1106 #define _UART_I2SCTRL_DELAY_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1107 #define UART_I2SCTRL_DELAY_DEFAULT (_UART_I2SCTRL_DELAY_DEFAULT << 4) /**< Shifted mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1108 #define _UART_I2SCTRL_FORMAT_SHIFT 8 /**< Shift value for USART_FORMAT */
AnnaBridge 156:ff21514d8981 1109 #define _UART_I2SCTRL_FORMAT_MASK 0x700UL /**< Bit mask for USART_FORMAT */
AnnaBridge 156:ff21514d8981 1110 #define _UART_I2SCTRL_FORMAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1111 #define _UART_I2SCTRL_FORMAT_W32D32 0x00000000UL /**< Mode W32D32 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1112 #define _UART_I2SCTRL_FORMAT_W32D24M 0x00000001UL /**< Mode W32D24M for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1113 #define _UART_I2SCTRL_FORMAT_W32D24 0x00000002UL /**< Mode W32D24 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1114 #define _UART_I2SCTRL_FORMAT_W32D16 0x00000003UL /**< Mode W32D16 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1115 #define _UART_I2SCTRL_FORMAT_W32D8 0x00000004UL /**< Mode W32D8 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1116 #define _UART_I2SCTRL_FORMAT_W16D16 0x00000005UL /**< Mode W16D16 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1117 #define _UART_I2SCTRL_FORMAT_W16D8 0x00000006UL /**< Mode W16D8 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1118 #define _UART_I2SCTRL_FORMAT_W8D8 0x00000007UL /**< Mode W8D8 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1119 #define UART_I2SCTRL_FORMAT_DEFAULT (_UART_I2SCTRL_FORMAT_DEFAULT << 8) /**< Shifted mode DEFAULT for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1120 #define UART_I2SCTRL_FORMAT_W32D32 (_UART_I2SCTRL_FORMAT_W32D32 << 8) /**< Shifted mode W32D32 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1121 #define UART_I2SCTRL_FORMAT_W32D24M (_UART_I2SCTRL_FORMAT_W32D24M << 8) /**< Shifted mode W32D24M for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1122 #define UART_I2SCTRL_FORMAT_W32D24 (_UART_I2SCTRL_FORMAT_W32D24 << 8) /**< Shifted mode W32D24 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1123 #define UART_I2SCTRL_FORMAT_W32D16 (_UART_I2SCTRL_FORMAT_W32D16 << 8) /**< Shifted mode W32D16 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1124 #define UART_I2SCTRL_FORMAT_W32D8 (_UART_I2SCTRL_FORMAT_W32D8 << 8) /**< Shifted mode W32D8 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1125 #define UART_I2SCTRL_FORMAT_W16D16 (_UART_I2SCTRL_FORMAT_W16D16 << 8) /**< Shifted mode W16D16 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1126 #define UART_I2SCTRL_FORMAT_W16D8 (_UART_I2SCTRL_FORMAT_W16D8 << 8) /**< Shifted mode W16D8 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1127 #define UART_I2SCTRL_FORMAT_W8D8 (_UART_I2SCTRL_FORMAT_W8D8 << 8) /**< Shifted mode W8D8 for UART_I2SCTRL */
AnnaBridge 156:ff21514d8981 1128
AnnaBridge 156:ff21514d8981 1129 /** @} End of group EFM32LG_UART */
AnnaBridge 156:ff21514d8981 1130 /** @} End of group Parts */
AnnaBridge 156:ff21514d8981 1131