The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
Anna Bridge
Date:
Fri Jun 22 15:38:59 2018 +0100
Revision:
169:a7c7b631e539
Parent:
163:e59c8e839560
mbed library. Release version 162

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 145:64910690c574 1 /**
AnnaBridge 145:64910690c574 2 ******************************************************************************
AnnaBridge 145:64910690c574 3 * @file stm32f4xx_ll_i2c.h
AnnaBridge 145:64910690c574 4 * @author MCD Application Team
AnnaBridge 145:64910690c574 5 * @brief Header file of I2C LL module.
AnnaBridge 145:64910690c574 6 ******************************************************************************
AnnaBridge 145:64910690c574 7 * @attention
AnnaBridge 145:64910690c574 8 *
AnnaBridge 145:64910690c574 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 145:64910690c574 10 *
AnnaBridge 145:64910690c574 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 145:64910690c574 12 * are permitted provided that the following conditions are met:
AnnaBridge 145:64910690c574 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 145:64910690c574 14 * this list of conditions and the following disclaimer.
AnnaBridge 145:64910690c574 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 145:64910690c574 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 145:64910690c574 17 * and/or other materials provided with the distribution.
AnnaBridge 145:64910690c574 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 145:64910690c574 19 * may be used to endorse or promote products derived from this software
AnnaBridge 145:64910690c574 20 * without specific prior written permission.
AnnaBridge 145:64910690c574 21 *
AnnaBridge 145:64910690c574 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 145:64910690c574 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 145:64910690c574 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 145:64910690c574 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 145:64910690c574 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 145:64910690c574 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 145:64910690c574 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 145:64910690c574 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 145:64910690c574 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 145:64910690c574 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 145:64910690c574 32 *
AnnaBridge 145:64910690c574 33 ******************************************************************************
AnnaBridge 145:64910690c574 34 */
AnnaBridge 145:64910690c574 35
AnnaBridge 145:64910690c574 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 145:64910690c574 37 #ifndef __STM32F4xx_LL_I2C_H
AnnaBridge 145:64910690c574 38 #define __STM32F4xx_LL_I2C_H
AnnaBridge 145:64910690c574 39
AnnaBridge 145:64910690c574 40 #ifdef __cplusplus
AnnaBridge 145:64910690c574 41 extern "C" {
AnnaBridge 145:64910690c574 42 #endif
AnnaBridge 145:64910690c574 43
AnnaBridge 145:64910690c574 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 145:64910690c574 45 #include "stm32f4xx.h"
AnnaBridge 145:64910690c574 46
AnnaBridge 145:64910690c574 47 /** @addtogroup STM32F4xx_LL_Driver
AnnaBridge 145:64910690c574 48 * @{
AnnaBridge 145:64910690c574 49 */
AnnaBridge 145:64910690c574 50
AnnaBridge 145:64910690c574 51 #if defined (I2C1) || defined (I2C2) || defined (I2C3)
AnnaBridge 145:64910690c574 52
AnnaBridge 145:64910690c574 53 /** @defgroup I2C_LL I2C
AnnaBridge 145:64910690c574 54 * @{
AnnaBridge 145:64910690c574 55 */
AnnaBridge 145:64910690c574 56
AnnaBridge 145:64910690c574 57 /* Private types -------------------------------------------------------------*/
AnnaBridge 145:64910690c574 58 /* Private variables ---------------------------------------------------------*/
AnnaBridge 145:64910690c574 59
AnnaBridge 145:64910690c574 60 /* Private constants ---------------------------------------------------------*/
AnnaBridge 145:64910690c574 61 /** @defgroup I2C_LL_Private_Constants I2C Private Constants
AnnaBridge 145:64910690c574 62 * @{
AnnaBridge 145:64910690c574 63 */
AnnaBridge 145:64910690c574 64
AnnaBridge 145:64910690c574 65 /* Defines used to perform compute and check in the macros */
AnnaBridge 145:64910690c574 66 #define LL_I2C_MAX_SPEED_STANDARD 100000U
AnnaBridge 145:64910690c574 67 #define LL_I2C_MAX_SPEED_FAST 400000U
AnnaBridge 145:64910690c574 68 /**
AnnaBridge 145:64910690c574 69 * @}
AnnaBridge 145:64910690c574 70 */
AnnaBridge 145:64910690c574 71
AnnaBridge 145:64910690c574 72 /* Private macros ------------------------------------------------------------*/
AnnaBridge 145:64910690c574 73 #if defined(USE_FULL_LL_DRIVER)
AnnaBridge 145:64910690c574 74 /** @defgroup I2C_LL_Private_Macros I2C Private Macros
AnnaBridge 145:64910690c574 75 * @{
AnnaBridge 145:64910690c574 76 */
AnnaBridge 145:64910690c574 77 /**
AnnaBridge 145:64910690c574 78 * @}
AnnaBridge 145:64910690c574 79 */
AnnaBridge 145:64910690c574 80 #endif /*USE_FULL_LL_DRIVER*/
AnnaBridge 145:64910690c574 81
AnnaBridge 145:64910690c574 82 /* Exported types ------------------------------------------------------------*/
AnnaBridge 145:64910690c574 83 #if defined(USE_FULL_LL_DRIVER)
AnnaBridge 145:64910690c574 84 /** @defgroup I2C_LL_ES_INIT I2C Exported Init structure
AnnaBridge 145:64910690c574 85 * @{
AnnaBridge 145:64910690c574 86 */
AnnaBridge 145:64910690c574 87 typedef struct
AnnaBridge 145:64910690c574 88 {
AnnaBridge 145:64910690c574 89 uint32_t PeripheralMode; /*!< Specifies the peripheral mode.
AnnaBridge 145:64910690c574 90 This parameter can be a value of @ref I2C_LL_EC_PERIPHERAL_MODE
AnnaBridge 145:64910690c574 91
AnnaBridge 145:64910690c574 92 This feature can be modified afterwards using unitary function @ref LL_I2C_SetMode(). */
AnnaBridge 145:64910690c574 93
AnnaBridge 145:64910690c574 94 uint32_t ClockSpeed; /*!< Specifies the clock frequency.
AnnaBridge 145:64910690c574 95 This parameter must be set to a value lower than 400kHz (in Hz)
AnnaBridge 145:64910690c574 96
AnnaBridge 145:64910690c574 97 This feature can be modified afterwards using unitary function @ref LL_I2C_SetClockPeriod()
AnnaBridge 145:64910690c574 98 or @ref LL_I2C_SetDutyCycle() or @ref LL_I2C_SetClockSpeedMode() or @ref LL_I2C_ConfigSpeed(). */
AnnaBridge 145:64910690c574 99
AnnaBridge 145:64910690c574 100 uint32_t DutyCycle; /*!< Specifies the I2C fast mode duty cycle.
AnnaBridge 145:64910690c574 101 This parameter can be a value of @ref I2C_LL_EC_DUTYCYCLE
AnnaBridge 145:64910690c574 102
AnnaBridge 145:64910690c574 103 This feature can be modified afterwards using unitary function @ref LL_I2C_SetDutyCycle(). */
AnnaBridge 145:64910690c574 104
AnnaBridge 145:64910690c574 105 #if defined(I2C_FLTR_ANOFF)&&defined(I2C_FLTR_DNF)
AnnaBridge 145:64910690c574 106 uint32_t AnalogFilter; /*!< Enables or disables analog noise filter.
AnnaBridge 145:64910690c574 107 This parameter can be a value of @ref I2C_LL_EC_ANALOGFILTER_SELECTION
AnnaBridge 145:64910690c574 108
AnnaBridge 145:64910690c574 109 This feature can be modified afterwards using unitary functions @ref LL_I2C_EnableAnalogFilter() or LL_I2C_DisableAnalogFilter(). */
AnnaBridge 145:64910690c574 110
AnnaBridge 145:64910690c574 111 uint32_t DigitalFilter; /*!< Configures the digital noise filter.
AnnaBridge 145:64910690c574 112 This parameter can be a number between Min_Data = 0x00 and Max_Data = 0x0F
AnnaBridge 145:64910690c574 113
AnnaBridge 145:64910690c574 114 This feature can be modified afterwards using unitary function @ref LL_I2C_SetDigitalFilter(). */
AnnaBridge 145:64910690c574 115
AnnaBridge 145:64910690c574 116 #endif
AnnaBridge 145:64910690c574 117 uint32_t OwnAddress1; /*!< Specifies the device own address 1.
AnnaBridge 145:64910690c574 118 This parameter must be a value between Min_Data = 0x00 and Max_Data = 0x3FF
AnnaBridge 145:64910690c574 119
AnnaBridge 145:64910690c574 120 This feature can be modified afterwards using unitary function @ref LL_I2C_SetOwnAddress1(). */
AnnaBridge 145:64910690c574 121
AnnaBridge 145:64910690c574 122 uint32_t TypeAcknowledge; /*!< Specifies the ACKnowledge or Non ACKnowledge condition after the address receive match code or next received byte.
AnnaBridge 145:64910690c574 123 This parameter can be a value of @ref I2C_LL_EC_I2C_ACKNOWLEDGE
AnnaBridge 145:64910690c574 124
AnnaBridge 145:64910690c574 125 This feature can be modified afterwards using unitary function @ref LL_I2C_AcknowledgeNextData(). */
AnnaBridge 145:64910690c574 126
AnnaBridge 145:64910690c574 127 uint32_t OwnAddrSize; /*!< Specifies the device own address 1 size (7-bit or 10-bit).
AnnaBridge 145:64910690c574 128 This parameter can be a value of @ref I2C_LL_EC_OWNADDRESS1
AnnaBridge 145:64910690c574 129
AnnaBridge 145:64910690c574 130 This feature can be modified afterwards using unitary function @ref LL_I2C_SetOwnAddress1(). */
AnnaBridge 145:64910690c574 131 } LL_I2C_InitTypeDef;
AnnaBridge 145:64910690c574 132 /**
AnnaBridge 145:64910690c574 133 * @}
AnnaBridge 145:64910690c574 134 */
AnnaBridge 145:64910690c574 135 #endif /*USE_FULL_LL_DRIVER*/
AnnaBridge 145:64910690c574 136
AnnaBridge 145:64910690c574 137 /* Exported constants --------------------------------------------------------*/
AnnaBridge 145:64910690c574 138 /** @defgroup I2C_LL_Exported_Constants I2C Exported Constants
AnnaBridge 145:64910690c574 139 * @{
AnnaBridge 145:64910690c574 140 */
AnnaBridge 145:64910690c574 141
AnnaBridge 145:64910690c574 142 /** @defgroup I2C_LL_EC_GET_FLAG Get Flags Defines
AnnaBridge 145:64910690c574 143 * @brief Flags defines which can be used with LL_I2C_ReadReg function
AnnaBridge 145:64910690c574 144 * @{
AnnaBridge 145:64910690c574 145 */
AnnaBridge 145:64910690c574 146 #define LL_I2C_SR1_SB I2C_SR1_SB /*!< Start Bit (master mode) */
AnnaBridge 145:64910690c574 147 #define LL_I2C_SR1_ADDR I2C_SR1_ADDR /*!< Address sent (master mode) or
AnnaBridge 145:64910690c574 148 Address matched flag (slave mode) */
AnnaBridge 145:64910690c574 149 #define LL_I2C_SR1_BTF I2C_SR1_BTF /*!< Byte Transfer Finished flag */
AnnaBridge 145:64910690c574 150 #define LL_I2C_SR1_ADD10 I2C_SR1_ADD10 /*!< 10-bit header sent (master mode) */
AnnaBridge 145:64910690c574 151 #define LL_I2C_SR1_STOPF I2C_SR1_STOPF /*!< Stop detection flag (slave mode) */
AnnaBridge 145:64910690c574 152 #define LL_I2C_SR1_RXNE I2C_SR1_RXNE /*!< Data register not empty (receivers) */
AnnaBridge 145:64910690c574 153 #define LL_I2C_SR1_TXE I2C_SR1_TXE /*!< Data register empty (transmitters) */
AnnaBridge 145:64910690c574 154 #define LL_I2C_SR1_BERR I2C_SR1_BERR /*!< Bus error */
AnnaBridge 145:64910690c574 155 #define LL_I2C_SR1_ARLO I2C_SR1_ARLO /*!< Arbitration lost */
AnnaBridge 145:64910690c574 156 #define LL_I2C_SR1_AF I2C_SR1_AF /*!< Acknowledge failure flag */
AnnaBridge 145:64910690c574 157 #define LL_I2C_SR1_OVR I2C_SR1_OVR /*!< Overrun/Underrun */
AnnaBridge 145:64910690c574 158 #define LL_I2C_SR1_PECERR I2C_ISR_PECERR /*!< PEC Error in reception (SMBus mode) */
AnnaBridge 145:64910690c574 159 #define LL_I2C_SR1_TIMEOUT I2C_ISR_TIMEOUT /*!< Timeout detection flag (SMBus mode) */
AnnaBridge 145:64910690c574 160 #define LL_I2C_SR1_SMALERT I2C_ISR_SMALERT /*!< SMBus alert (SMBus mode) */
AnnaBridge 145:64910690c574 161 #define LL_I2C_SR2_MSL I2C_SR2_MSL /*!< Master/Slave flag */
AnnaBridge 145:64910690c574 162 #define LL_I2C_SR2_BUSY I2C_SR2_BUSY /*!< Bus busy flag */
AnnaBridge 145:64910690c574 163 #define LL_I2C_SR2_TRA I2C_SR2_TRA /*!< Transmitter/receiver direction */
AnnaBridge 145:64910690c574 164 #define LL_I2C_SR2_GENCALL I2C_SR2_GENCALL /*!< General call address (Slave mode) */
AnnaBridge 145:64910690c574 165 #define LL_I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT /*!< SMBus Device default address (Slave mode) */
AnnaBridge 145:64910690c574 166 #define LL_I2C_SR2_SMBHOST I2C_SR2_SMBHOST /*!< SMBus Host address (Slave mode) */
AnnaBridge 145:64910690c574 167 #define LL_I2C_SR2_DUALF I2C_SR2_DUALF /*!< Dual flag (Slave mode) */
AnnaBridge 145:64910690c574 168 /**
AnnaBridge 145:64910690c574 169 * @}
AnnaBridge 145:64910690c574 170 */
AnnaBridge 145:64910690c574 171
AnnaBridge 145:64910690c574 172 /** @defgroup I2C_LL_EC_IT IT Defines
AnnaBridge 145:64910690c574 173 * @brief IT defines which can be used with LL_I2C_ReadReg and LL_I2C_WriteReg functions
AnnaBridge 145:64910690c574 174 * @{
AnnaBridge 145:64910690c574 175 */
AnnaBridge 145:64910690c574 176 #define LL_I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN /*!< Events interrupts enable */
AnnaBridge 145:64910690c574 177 #define LL_I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN /*!< Buffer interrupts enable */
AnnaBridge 145:64910690c574 178 #define LL_I2C_CR2_ITERREN I2C_CR2_ITERREN /*!< Error interrupts enable */
AnnaBridge 145:64910690c574 179 /**
AnnaBridge 145:64910690c574 180 * @}
AnnaBridge 145:64910690c574 181 */
AnnaBridge 145:64910690c574 182
AnnaBridge 145:64910690c574 183 #if defined(I2C_FLTR_ANOFF)
AnnaBridge 145:64910690c574 184 /** @defgroup I2C_LL_EC_ANALOGFILTER_SELECTION Analog Filter Selection
AnnaBridge 145:64910690c574 185 * @{
AnnaBridge 145:64910690c574 186 */
AnnaBridge 145:64910690c574 187 #define LL_I2C_ANALOGFILTER_ENABLE 0x00000000U /*!< Analog filter is enabled. */
AnnaBridge 145:64910690c574 188 #define LL_I2C_ANALOGFILTER_DISABLE I2C_FLTR_ANOFF /*!< Analog filter is disabled.*/
AnnaBridge 145:64910690c574 189 /**
AnnaBridge 145:64910690c574 190 * @}
AnnaBridge 145:64910690c574 191 */
AnnaBridge 145:64910690c574 192
AnnaBridge 145:64910690c574 193 #endif
AnnaBridge 145:64910690c574 194 /** @defgroup I2C_LL_EC_OWNADDRESS1 Own Address 1 Length
AnnaBridge 145:64910690c574 195 * @{
AnnaBridge 145:64910690c574 196 */
AnnaBridge 145:64910690c574 197 #define LL_I2C_OWNADDRESS1_7BIT 0x00004000U /*!< Own address 1 is a 7-bit address. */
AnnaBridge 145:64910690c574 198 #define LL_I2C_OWNADDRESS1_10BIT (uint32_t)(I2C_OAR1_ADDMODE | 0x00004000U) /*!< Own address 1 is a 10-bit address. */
AnnaBridge 145:64910690c574 199 /**
AnnaBridge 145:64910690c574 200 * @}
AnnaBridge 145:64910690c574 201 */
AnnaBridge 145:64910690c574 202
AnnaBridge 145:64910690c574 203 /** @defgroup I2C_LL_EC_DUTYCYCLE Fast Mode Duty Cycle
AnnaBridge 145:64910690c574 204 * @{
AnnaBridge 145:64910690c574 205 */
AnnaBridge 145:64910690c574 206 #define LL_I2C_DUTYCYCLE_2 0x00000000U /*!< I2C fast mode Tlow/Thigh = 2 */
AnnaBridge 145:64910690c574 207 #define LL_I2C_DUTYCYCLE_16_9 I2C_CCR_DUTY /*!< I2C fast mode Tlow/Thigh = 16/9 */
AnnaBridge 145:64910690c574 208 /**
AnnaBridge 145:64910690c574 209 * @}
AnnaBridge 145:64910690c574 210 */
AnnaBridge 145:64910690c574 211
AnnaBridge 145:64910690c574 212 /** @defgroup I2C_LL_EC_CLOCK_SPEED_MODE Master Clock Speed Mode
AnnaBridge 145:64910690c574 213 * @{
AnnaBridge 145:64910690c574 214 */
AnnaBridge 145:64910690c574 215 #define LL_I2C_CLOCK_SPEED_STANDARD_MODE 0x00000000U /*!< Master clock speed range is standard mode */
AnnaBridge 145:64910690c574 216 #define LL_I2C_CLOCK_SPEED_FAST_MODE I2C_CCR_FS /*!< Master clock speed range is fast mode */
AnnaBridge 145:64910690c574 217 /**
AnnaBridge 145:64910690c574 218 * @}
AnnaBridge 145:64910690c574 219 */
AnnaBridge 145:64910690c574 220
AnnaBridge 145:64910690c574 221 /** @defgroup I2C_LL_EC_PERIPHERAL_MODE Peripheral Mode
AnnaBridge 145:64910690c574 222 * @{
AnnaBridge 145:64910690c574 223 */
AnnaBridge 145:64910690c574 224 #define LL_I2C_MODE_I2C 0x00000000U /*!< I2C Master or Slave mode */
AnnaBridge 145:64910690c574 225 #define LL_I2C_MODE_SMBUS_HOST (uint32_t)(I2C_CR1_SMBUS | I2C_CR1_SMBTYPE | I2C_CR1_ENARP) /*!< SMBus Host address acknowledge */
AnnaBridge 145:64910690c574 226 #define LL_I2C_MODE_SMBUS_DEVICE I2C_CR1_SMBUS /*!< SMBus Device default mode (Default address not acknowledge) */
AnnaBridge 145:64910690c574 227 #define LL_I2C_MODE_SMBUS_DEVICE_ARP (uint32_t)(I2C_CR1_SMBUS | I2C_CR1_ENARP) /*!< SMBus Device Default address acknowledge */
AnnaBridge 145:64910690c574 228 /**
AnnaBridge 145:64910690c574 229 * @}
AnnaBridge 145:64910690c574 230 */
AnnaBridge 145:64910690c574 231
AnnaBridge 145:64910690c574 232 /** @defgroup I2C_LL_EC_I2C_ACKNOWLEDGE Acknowledge Generation
AnnaBridge 145:64910690c574 233 * @{
AnnaBridge 145:64910690c574 234 */
AnnaBridge 145:64910690c574 235 #define LL_I2C_ACK I2C_CR1_ACK /*!< ACK is sent after current received byte. */
AnnaBridge 145:64910690c574 236 #define LL_I2C_NACK 0x00000000U /*!< NACK is sent after current received byte.*/
AnnaBridge 145:64910690c574 237 /**
AnnaBridge 145:64910690c574 238 * @}
AnnaBridge 145:64910690c574 239 */
AnnaBridge 145:64910690c574 240
AnnaBridge 145:64910690c574 241 /** @defgroup I2C_LL_EC_DIRECTION Read Write Direction
AnnaBridge 145:64910690c574 242 * @{
AnnaBridge 145:64910690c574 243 */
AnnaBridge 145:64910690c574 244 #define LL_I2C_DIRECTION_WRITE I2C_SR2_TRA /*!< Bus is in write transfer */
AnnaBridge 145:64910690c574 245 #define LL_I2C_DIRECTION_READ 0x00000000U /*!< Bus is in read transfer */
AnnaBridge 145:64910690c574 246 /**
AnnaBridge 145:64910690c574 247 * @}
AnnaBridge 145:64910690c574 248 */
AnnaBridge 145:64910690c574 249
AnnaBridge 145:64910690c574 250 /**
AnnaBridge 145:64910690c574 251 * @}
AnnaBridge 145:64910690c574 252 */
AnnaBridge 145:64910690c574 253
AnnaBridge 145:64910690c574 254 /* Exported macro ------------------------------------------------------------*/
AnnaBridge 145:64910690c574 255 /** @defgroup I2C_LL_Exported_Macros I2C Exported Macros
AnnaBridge 145:64910690c574 256 * @{
AnnaBridge 145:64910690c574 257 */
AnnaBridge 145:64910690c574 258
AnnaBridge 145:64910690c574 259 /** @defgroup I2C_LL_EM_WRITE_READ Common Write and read registers Macros
AnnaBridge 145:64910690c574 260 * @{
AnnaBridge 145:64910690c574 261 */
AnnaBridge 145:64910690c574 262
AnnaBridge 145:64910690c574 263 /**
AnnaBridge 145:64910690c574 264 * @brief Write a value in I2C register
AnnaBridge 145:64910690c574 265 * @param __INSTANCE__ I2C Instance
AnnaBridge 145:64910690c574 266 * @param __REG__ Register to be written
AnnaBridge 145:64910690c574 267 * @param __VALUE__ Value to be written in the register
AnnaBridge 145:64910690c574 268 * @retval None
AnnaBridge 145:64910690c574 269 */
AnnaBridge 145:64910690c574 270 #define LL_I2C_WriteReg(__INSTANCE__, __REG__, __VALUE__) WRITE_REG(__INSTANCE__->__REG__, (__VALUE__))
AnnaBridge 145:64910690c574 271
AnnaBridge 145:64910690c574 272 /**
AnnaBridge 145:64910690c574 273 * @brief Read a value in I2C register
AnnaBridge 145:64910690c574 274 * @param __INSTANCE__ I2C Instance
AnnaBridge 145:64910690c574 275 * @param __REG__ Register to be read
AnnaBridge 145:64910690c574 276 * @retval Register value
AnnaBridge 145:64910690c574 277 */
AnnaBridge 145:64910690c574 278 #define LL_I2C_ReadReg(__INSTANCE__, __REG__) READ_REG(__INSTANCE__->__REG__)
AnnaBridge 145:64910690c574 279 /**
AnnaBridge 145:64910690c574 280 * @}
AnnaBridge 145:64910690c574 281 */
AnnaBridge 145:64910690c574 282
AnnaBridge 145:64910690c574 283 /** @defgroup I2C_LL_EM_Exported_Macros_Helper Exported_Macros_Helper
AnnaBridge 145:64910690c574 284 * @{
AnnaBridge 145:64910690c574 285 */
AnnaBridge 145:64910690c574 286
AnnaBridge 145:64910690c574 287 /**
AnnaBridge 145:64910690c574 288 * @brief Convert Peripheral Clock Frequency in Mhz.
AnnaBridge 145:64910690c574 289 * @param __PCLK__ This parameter must be a value of peripheral clock (in Hz).
AnnaBridge 145:64910690c574 290 * @retval Value of peripheral clock (in Mhz)
AnnaBridge 145:64910690c574 291 */
AnnaBridge 145:64910690c574 292 #define __LL_I2C_FREQ_HZ_TO_MHZ(__PCLK__) (uint32_t)((__PCLK__)/1000000U)
AnnaBridge 145:64910690c574 293
AnnaBridge 145:64910690c574 294 /**
AnnaBridge 145:64910690c574 295 * @brief Convert Peripheral Clock Frequency in Hz.
AnnaBridge 145:64910690c574 296 * @param __PCLK__ This parameter must be a value of peripheral clock (in Mhz).
AnnaBridge 145:64910690c574 297 * @retval Value of peripheral clock (in Hz)
AnnaBridge 145:64910690c574 298 */
AnnaBridge 145:64910690c574 299 #define __LL_I2C_FREQ_MHZ_TO_HZ(__PCLK__) (uint32_t)((__PCLK__)*1000000U)
AnnaBridge 145:64910690c574 300
AnnaBridge 145:64910690c574 301 /**
AnnaBridge 145:64910690c574 302 * @brief Compute I2C Clock rising time.
AnnaBridge 145:64910690c574 303 * @param __FREQRANGE__ This parameter must be a value of peripheral clock (in Mhz).
AnnaBridge 145:64910690c574 304 * @param __SPEED__ This parameter must be a value lower than 400kHz (in Hz).
AnnaBridge 145:64910690c574 305 * @retval Value between Min_Data=0x02 and Max_Data=0x3F
AnnaBridge 145:64910690c574 306 */
AnnaBridge 145:64910690c574 307 #define __LL_I2C_RISE_TIME(__FREQRANGE__, __SPEED__) (uint32_t)(((__SPEED__) <= LL_I2C_MAX_SPEED_STANDARD) ? ((__FREQRANGE__) + 1U) : ((((__FREQRANGE__) * 300U) / 1000U) + 1U))
AnnaBridge 145:64910690c574 308
AnnaBridge 145:64910690c574 309 /**
AnnaBridge 145:64910690c574 310 * @brief Compute Speed clock range to a Clock Control Register (I2C_CCR_CCR) value.
AnnaBridge 145:64910690c574 311 * @param __PCLK__ This parameter must be a value of peripheral clock (in Hz).
AnnaBridge 145:64910690c574 312 * @param __SPEED__ This parameter must be a value lower than 400kHz (in Hz).
AnnaBridge 145:64910690c574 313 * @param __DUTYCYCLE__ This parameter can be one of the following values:
AnnaBridge 145:64910690c574 314 * @arg @ref LL_I2C_DUTYCYCLE_2
AnnaBridge 145:64910690c574 315 * @arg @ref LL_I2C_DUTYCYCLE_16_9
AnnaBridge 145:64910690c574 316 * @retval Value between Min_Data=0x004 and Max_Data=0xFFF, except in FAST DUTY mode where Min_Data=0x001.
AnnaBridge 145:64910690c574 317 */
AnnaBridge 145:64910690c574 318 #define __LL_I2C_SPEED_TO_CCR(__PCLK__, __SPEED__, __DUTYCYCLE__) (uint32_t)(((__SPEED__) <= LL_I2C_MAX_SPEED_STANDARD)? \
AnnaBridge 145:64910690c574 319 (__LL_I2C_SPEED_STANDARD_TO_CCR((__PCLK__), (__SPEED__))) : \
AnnaBridge 145:64910690c574 320 (__LL_I2C_SPEED_FAST_TO_CCR((__PCLK__), (__SPEED__), (__DUTYCYCLE__))))
AnnaBridge 145:64910690c574 321
AnnaBridge 145:64910690c574 322 /**
AnnaBridge 145:64910690c574 323 * @brief Compute Speed Standard clock range to a Clock Control Register (I2C_CCR_CCR) value.
AnnaBridge 145:64910690c574 324 * @param __PCLK__ This parameter must be a value of peripheral clock (in Hz).
AnnaBridge 145:64910690c574 325 * @param __SPEED__ This parameter must be a value lower than 100kHz (in Hz).
AnnaBridge 145:64910690c574 326 * @retval Value between Min_Data=0x004 and Max_Data=0xFFF.
AnnaBridge 145:64910690c574 327 */
AnnaBridge 145:64910690c574 328 #define __LL_I2C_SPEED_STANDARD_TO_CCR(__PCLK__, __SPEED__) (uint32_t)(((((__PCLK__)/((__SPEED__) << 1U)) & I2C_CCR_CCR) < 4U)? 4U:((__PCLK__) / ((__SPEED__) << 1U)))
AnnaBridge 145:64910690c574 329
AnnaBridge 145:64910690c574 330 /**
AnnaBridge 145:64910690c574 331 * @brief Compute Speed Fast clock range to a Clock Control Register (I2C_CCR_CCR) value.
AnnaBridge 145:64910690c574 332 * @param __PCLK__ This parameter must be a value of peripheral clock (in Hz).
AnnaBridge 145:64910690c574 333 * @param __SPEED__ This parameter must be a value between Min_Data=100Khz and Max_Data=400Khz (in Hz).
AnnaBridge 145:64910690c574 334 * @param __DUTYCYCLE__ This parameter can be one of the following values:
AnnaBridge 145:64910690c574 335 * @arg @ref LL_I2C_DUTYCYCLE_2
AnnaBridge 145:64910690c574 336 * @arg @ref LL_I2C_DUTYCYCLE_16_9
AnnaBridge 145:64910690c574 337 * @retval Value between Min_Data=0x001 and Max_Data=0xFFF
AnnaBridge 145:64910690c574 338 */
AnnaBridge 145:64910690c574 339 #define __LL_I2C_SPEED_FAST_TO_CCR(__PCLK__, __SPEED__, __DUTYCYCLE__) (uint32_t)(((__DUTYCYCLE__) == LL_I2C_DUTYCYCLE_2)? \
AnnaBridge 145:64910690c574 340 (((((__PCLK__) / ((__SPEED__) * 3U)) & I2C_CCR_CCR) == 0U)? 1U:((__PCLK__) / ((__SPEED__) * 3U))) : \
AnnaBridge 145:64910690c574 341 (((((__PCLK__) / ((__SPEED__) * 25U)) & I2C_CCR_CCR) == 0U)? 1U:((__PCLK__) / ((__SPEED__) * 25U))))
AnnaBridge 145:64910690c574 342
AnnaBridge 145:64910690c574 343 /**
AnnaBridge 145:64910690c574 344 * @brief Get the Least significant bits of a 10-Bits address.
AnnaBridge 145:64910690c574 345 * @param __ADDRESS__ This parameter must be a value of a 10-Bits slave address.
AnnaBridge 145:64910690c574 346 * @retval Value between Min_Data=0x00 and Max_Data=0xFF
AnnaBridge 145:64910690c574 347 */
AnnaBridge 145:64910690c574 348 #define __LL_I2C_10BIT_ADDRESS(__ADDRESS__) ((uint8_t)((uint16_t)((__ADDRESS__) & (uint16_t)(0x00FF))))
AnnaBridge 145:64910690c574 349
AnnaBridge 145:64910690c574 350 /**
AnnaBridge 145:64910690c574 351 * @brief Convert a 10-Bits address to a 10-Bits header with Write direction.
AnnaBridge 145:64910690c574 352 * @param __ADDRESS__ This parameter must be a value of a 10-Bits slave address.
AnnaBridge 145:64910690c574 353 * @retval Value between Min_Data=0xF0 and Max_Data=0xF6
AnnaBridge 145:64910690c574 354 */
AnnaBridge 145:64910690c574 355 #define __LL_I2C_10BIT_HEADER_WRITE(__ADDRESS__) ((uint8_t)((uint16_t)((uint16_t)(((uint16_t)((__ADDRESS__) & (uint16_t)(0x0300))) >> 7) | (uint16_t)(0xF0))))
AnnaBridge 145:64910690c574 356
AnnaBridge 145:64910690c574 357 /**
AnnaBridge 145:64910690c574 358 * @brief Convert a 10-Bits address to a 10-Bits header with Read direction.
AnnaBridge 145:64910690c574 359 * @param __ADDRESS__ This parameter must be a value of a 10-Bits slave address.
AnnaBridge 145:64910690c574 360 * @retval Value between Min_Data=0xF1 and Max_Data=0xF7
AnnaBridge 145:64910690c574 361 */
AnnaBridge 145:64910690c574 362 #define __LL_I2C_10BIT_HEADER_READ(__ADDRESS__) ((uint8_t)((uint16_t)((uint16_t)(((uint16_t)((__ADDRESS__) & (uint16_t)(0x0300))) >> 7) | (uint16_t)(0xF1))))
AnnaBridge 145:64910690c574 363
AnnaBridge 145:64910690c574 364 /**
AnnaBridge 145:64910690c574 365 * @}
AnnaBridge 145:64910690c574 366 */
AnnaBridge 145:64910690c574 367
AnnaBridge 145:64910690c574 368 /**
AnnaBridge 145:64910690c574 369 * @}
AnnaBridge 145:64910690c574 370 */
AnnaBridge 145:64910690c574 371
AnnaBridge 145:64910690c574 372 /* Exported functions --------------------------------------------------------*/
AnnaBridge 145:64910690c574 373
AnnaBridge 145:64910690c574 374 /** @defgroup I2C_LL_Exported_Functions I2C Exported Functions
AnnaBridge 145:64910690c574 375 * @{
AnnaBridge 145:64910690c574 376 */
AnnaBridge 145:64910690c574 377
AnnaBridge 145:64910690c574 378 /** @defgroup I2C_LL_EF_Configuration Configuration
AnnaBridge 145:64910690c574 379 * @{
AnnaBridge 145:64910690c574 380 */
AnnaBridge 145:64910690c574 381
AnnaBridge 145:64910690c574 382 /**
AnnaBridge 145:64910690c574 383 * @brief Enable I2C peripheral (PE = 1).
AnnaBridge 145:64910690c574 384 * @rmtoll CR1 PE LL_I2C_Enable
AnnaBridge 145:64910690c574 385 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 386 * @retval None
AnnaBridge 145:64910690c574 387 */
AnnaBridge 145:64910690c574 388 __STATIC_INLINE void LL_I2C_Enable(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 389 {
AnnaBridge 145:64910690c574 390 SET_BIT(I2Cx->CR1, I2C_CR1_PE);
AnnaBridge 145:64910690c574 391 }
AnnaBridge 145:64910690c574 392
AnnaBridge 145:64910690c574 393 /**
AnnaBridge 145:64910690c574 394 * @brief Disable I2C peripheral (PE = 0).
AnnaBridge 145:64910690c574 395 * @rmtoll CR1 PE LL_I2C_Disable
AnnaBridge 145:64910690c574 396 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 397 * @retval None
AnnaBridge 145:64910690c574 398 */
AnnaBridge 145:64910690c574 399 __STATIC_INLINE void LL_I2C_Disable(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 400 {
AnnaBridge 145:64910690c574 401 CLEAR_BIT(I2Cx->CR1, I2C_CR1_PE);
AnnaBridge 145:64910690c574 402 }
AnnaBridge 145:64910690c574 403
AnnaBridge 145:64910690c574 404 /**
AnnaBridge 145:64910690c574 405 * @brief Check if the I2C peripheral is enabled or disabled.
AnnaBridge 145:64910690c574 406 * @rmtoll CR1 PE LL_I2C_IsEnabled
AnnaBridge 145:64910690c574 407 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 408 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 409 */
AnnaBridge 145:64910690c574 410 __STATIC_INLINE uint32_t LL_I2C_IsEnabled(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 411 {
AnnaBridge 145:64910690c574 412 return (READ_BIT(I2Cx->CR1, I2C_CR1_PE) == (I2C_CR1_PE));
AnnaBridge 145:64910690c574 413 }
AnnaBridge 145:64910690c574 414
AnnaBridge 145:64910690c574 415 #if defined(I2C_FLTR_ANOFF)&&defined(I2C_FLTR_DNF)
AnnaBridge 145:64910690c574 416 /**
AnnaBridge 145:64910690c574 417 * @brief Configure Noise Filters (Analog and Digital).
AnnaBridge 145:64910690c574 418 * @note If the analog filter is also enabled, the digital filter is added to analog filter.
AnnaBridge 145:64910690c574 419 * The filters can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 420 * @rmtoll FLTR ANOFF LL_I2C_ConfigFilters\n
AnnaBridge 145:64910690c574 421 * FLTR DNF LL_I2C_ConfigFilters
AnnaBridge 145:64910690c574 422 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 423 * @param AnalogFilter This parameter can be one of the following values:
AnnaBridge 145:64910690c574 424 * @arg @ref LL_I2C_ANALOGFILTER_ENABLE
AnnaBridge 145:64910690c574 425 * @arg @ref LL_I2C_ANALOGFILTER_DISABLE
AnnaBridge 145:64910690c574 426 * @param DigitalFilter This parameter must be a value between Min_Data=0x00 (Digital filter disabled) and Max_Data=0x0F (Digital filter enabled and filtering capability up to 15*TPCLK1)
AnnaBridge 145:64910690c574 427 * This parameter is used to configure the digital noise filter on SDA and SCL input. The digital filter will suppress the spikes with a length of up to DNF[3:0]*TPCLK1.
AnnaBridge 145:64910690c574 428 * @retval None
AnnaBridge 145:64910690c574 429 */
AnnaBridge 145:64910690c574 430 __STATIC_INLINE void LL_I2C_ConfigFilters(I2C_TypeDef *I2Cx, uint32_t AnalogFilter, uint32_t DigitalFilter)
AnnaBridge 145:64910690c574 431 {
AnnaBridge 145:64910690c574 432 MODIFY_REG(I2Cx->FLTR, I2C_FLTR_ANOFF | I2C_FLTR_DNF, AnalogFilter | DigitalFilter);
AnnaBridge 145:64910690c574 433 }
AnnaBridge 145:64910690c574 434 #endif
AnnaBridge 145:64910690c574 435 #if defined(I2C_FLTR_DNF)
AnnaBridge 145:64910690c574 436
AnnaBridge 145:64910690c574 437 /**
AnnaBridge 145:64910690c574 438 * @brief Configure Digital Noise Filter.
AnnaBridge 145:64910690c574 439 * @note If the analog filter is also enabled, the digital filter is added to analog filter.
AnnaBridge 145:64910690c574 440 * This filter can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 441 * @rmtoll FLTR DNF LL_I2C_SetDigitalFilter
AnnaBridge 145:64910690c574 442 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 443 * @param DigitalFilter This parameter must be a value between Min_Data=0x00 (Digital filter disabled) and Max_Data=0x0F (Digital filter enabled and filtering capability up to 15*TPCLK1)
AnnaBridge 145:64910690c574 444 * This parameter is used to configure the digital noise filter on SDA and SCL input. The digital filter will suppress the spikes with a length of up to DNF[3:0]*TPCLK1.
AnnaBridge 145:64910690c574 445 * @retval None
AnnaBridge 145:64910690c574 446 */
AnnaBridge 145:64910690c574 447 __STATIC_INLINE void LL_I2C_SetDigitalFilter(I2C_TypeDef *I2Cx, uint32_t DigitalFilter)
AnnaBridge 145:64910690c574 448 {
AnnaBridge 145:64910690c574 449 MODIFY_REG(I2Cx->FLTR, I2C_FLTR_DNF, DigitalFilter);
AnnaBridge 145:64910690c574 450 }
AnnaBridge 145:64910690c574 451
AnnaBridge 145:64910690c574 452 /**
AnnaBridge 145:64910690c574 453 * @brief Get the current Digital Noise Filter configuration.
AnnaBridge 145:64910690c574 454 * @rmtoll FLTR DNF LL_I2C_GetDigitalFilter
AnnaBridge 145:64910690c574 455 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 456 * @retval Value between Min_Data=0x0 and Max_Data=0xF
AnnaBridge 145:64910690c574 457 */
AnnaBridge 145:64910690c574 458 __STATIC_INLINE uint32_t LL_I2C_GetDigitalFilter(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 459 {
AnnaBridge 145:64910690c574 460 return (uint32_t)(READ_BIT(I2Cx->FLTR, I2C_FLTR_DNF));
AnnaBridge 145:64910690c574 461 }
AnnaBridge 145:64910690c574 462 #endif
AnnaBridge 145:64910690c574 463 #if defined(I2C_FLTR_ANOFF)
AnnaBridge 145:64910690c574 464
AnnaBridge 145:64910690c574 465 /**
AnnaBridge 145:64910690c574 466 * @brief Enable Analog Noise Filter.
AnnaBridge 145:64910690c574 467 * @note This filter can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 468 * @rmtoll FLTR ANOFF LL_I2C_EnableAnalogFilter
AnnaBridge 145:64910690c574 469 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 470 * @retval None
AnnaBridge 145:64910690c574 471 */
AnnaBridge 145:64910690c574 472 __STATIC_INLINE void LL_I2C_EnableAnalogFilter(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 473 {
AnnaBridge 145:64910690c574 474 CLEAR_BIT(I2Cx->FLTR, I2C_FLTR_ANOFF);
AnnaBridge 145:64910690c574 475 }
AnnaBridge 145:64910690c574 476
AnnaBridge 145:64910690c574 477 /**
AnnaBridge 145:64910690c574 478 * @brief Disable Analog Noise Filter.
AnnaBridge 145:64910690c574 479 * @note This filter can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 480 * @rmtoll FLTR ANOFF LL_I2C_DisableAnalogFilter
AnnaBridge 145:64910690c574 481 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 482 * @retval None
AnnaBridge 145:64910690c574 483 */
AnnaBridge 145:64910690c574 484 __STATIC_INLINE void LL_I2C_DisableAnalogFilter(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 485 {
AnnaBridge 145:64910690c574 486 SET_BIT(I2Cx->FLTR, I2C_FLTR_ANOFF);
AnnaBridge 145:64910690c574 487 }
AnnaBridge 145:64910690c574 488
AnnaBridge 145:64910690c574 489 /**
AnnaBridge 145:64910690c574 490 * @brief Check if Analog Noise Filter is enabled or disabled.
AnnaBridge 145:64910690c574 491 * @rmtoll FLTR ANOFF LL_I2C_IsEnabledAnalogFilter
AnnaBridge 145:64910690c574 492 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 493 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 494 */
AnnaBridge 145:64910690c574 495 __STATIC_INLINE uint32_t LL_I2C_IsEnabledAnalogFilter(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 496 {
AnnaBridge 145:64910690c574 497 return (READ_BIT(I2Cx->FLTR, I2C_FLTR_ANOFF) == (I2C_FLTR_ANOFF));
AnnaBridge 145:64910690c574 498 }
AnnaBridge 145:64910690c574 499 #endif
AnnaBridge 145:64910690c574 500
AnnaBridge 145:64910690c574 501 /**
AnnaBridge 145:64910690c574 502 * @brief Enable DMA transmission requests.
AnnaBridge 145:64910690c574 503 * @rmtoll CR2 DMAEN LL_I2C_EnableDMAReq_TX
AnnaBridge 145:64910690c574 504 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 505 * @retval None
AnnaBridge 145:64910690c574 506 */
AnnaBridge 145:64910690c574 507 __STATIC_INLINE void LL_I2C_EnableDMAReq_TX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 508 {
AnnaBridge 145:64910690c574 509 SET_BIT(I2Cx->CR2, I2C_CR2_DMAEN);
AnnaBridge 145:64910690c574 510 }
AnnaBridge 145:64910690c574 511
AnnaBridge 145:64910690c574 512 /**
AnnaBridge 145:64910690c574 513 * @brief Disable DMA transmission requests.
AnnaBridge 145:64910690c574 514 * @rmtoll CR2 DMAEN LL_I2C_DisableDMAReq_TX
AnnaBridge 145:64910690c574 515 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 516 * @retval None
AnnaBridge 145:64910690c574 517 */
AnnaBridge 145:64910690c574 518 __STATIC_INLINE void LL_I2C_DisableDMAReq_TX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 519 {
AnnaBridge 145:64910690c574 520 CLEAR_BIT(I2Cx->CR2, I2C_CR2_DMAEN);
AnnaBridge 145:64910690c574 521 }
AnnaBridge 145:64910690c574 522
AnnaBridge 145:64910690c574 523 /**
AnnaBridge 145:64910690c574 524 * @brief Check if DMA transmission requests are enabled or disabled.
AnnaBridge 145:64910690c574 525 * @rmtoll CR2 DMAEN LL_I2C_IsEnabledDMAReq_TX
AnnaBridge 145:64910690c574 526 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 527 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 528 */
AnnaBridge 145:64910690c574 529 __STATIC_INLINE uint32_t LL_I2C_IsEnabledDMAReq_TX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 530 {
AnnaBridge 145:64910690c574 531 return (READ_BIT(I2Cx->CR2, I2C_CR2_DMAEN) == (I2C_CR2_DMAEN));
AnnaBridge 145:64910690c574 532 }
AnnaBridge 145:64910690c574 533
AnnaBridge 145:64910690c574 534 /**
AnnaBridge 145:64910690c574 535 * @brief Enable DMA reception requests.
AnnaBridge 145:64910690c574 536 * @rmtoll CR2 DMAEN LL_I2C_EnableDMAReq_RX
AnnaBridge 145:64910690c574 537 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 538 * @retval None
AnnaBridge 145:64910690c574 539 */
AnnaBridge 145:64910690c574 540 __STATIC_INLINE void LL_I2C_EnableDMAReq_RX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 541 {
AnnaBridge 145:64910690c574 542 SET_BIT(I2Cx->CR2, I2C_CR2_DMAEN);
AnnaBridge 145:64910690c574 543 }
AnnaBridge 145:64910690c574 544
AnnaBridge 145:64910690c574 545 /**
AnnaBridge 145:64910690c574 546 * @brief Disable DMA reception requests.
AnnaBridge 145:64910690c574 547 * @rmtoll CR2 DMAEN LL_I2C_DisableDMAReq_RX
AnnaBridge 145:64910690c574 548 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 549 * @retval None
AnnaBridge 145:64910690c574 550 */
AnnaBridge 145:64910690c574 551 __STATIC_INLINE void LL_I2C_DisableDMAReq_RX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 552 {
AnnaBridge 145:64910690c574 553 CLEAR_BIT(I2Cx->CR2, I2C_CR2_DMAEN);
AnnaBridge 145:64910690c574 554 }
AnnaBridge 145:64910690c574 555
AnnaBridge 145:64910690c574 556 /**
AnnaBridge 145:64910690c574 557 * @brief Check if DMA reception requests are enabled or disabled.
AnnaBridge 145:64910690c574 558 * @rmtoll CR2 DMAEN LL_I2C_IsEnabledDMAReq_RX
AnnaBridge 145:64910690c574 559 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 560 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 561 */
AnnaBridge 145:64910690c574 562 __STATIC_INLINE uint32_t LL_I2C_IsEnabledDMAReq_RX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 563 {
AnnaBridge 145:64910690c574 564 return (READ_BIT(I2Cx->CR2, I2C_CR2_DMAEN) == (I2C_CR2_DMAEN));
AnnaBridge 145:64910690c574 565 }
AnnaBridge 145:64910690c574 566
AnnaBridge 145:64910690c574 567 /**
AnnaBridge 145:64910690c574 568 * @brief Get the data register address used for DMA transfer.
AnnaBridge 145:64910690c574 569 * @rmtoll DR DR LL_I2C_DMA_GetRegAddr
AnnaBridge 145:64910690c574 570 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 571 * @retval Address of data register
AnnaBridge 145:64910690c574 572 */
AnnaBridge 145:64910690c574 573 __STATIC_INLINE uint32_t LL_I2C_DMA_GetRegAddr(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 574 {
AnnaBridge 145:64910690c574 575 return (uint32_t) & (I2Cx->DR);
AnnaBridge 145:64910690c574 576 }
AnnaBridge 145:64910690c574 577
AnnaBridge 145:64910690c574 578 /**
AnnaBridge 145:64910690c574 579 * @brief Enable Clock stretching.
AnnaBridge 145:64910690c574 580 * @note This bit can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 581 * @rmtoll CR1 NOSTRETCH LL_I2C_EnableClockStretching
AnnaBridge 145:64910690c574 582 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 583 * @retval None
AnnaBridge 145:64910690c574 584 */
AnnaBridge 145:64910690c574 585 __STATIC_INLINE void LL_I2C_EnableClockStretching(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 586 {
AnnaBridge 145:64910690c574 587 CLEAR_BIT(I2Cx->CR1, I2C_CR1_NOSTRETCH);
AnnaBridge 145:64910690c574 588 }
AnnaBridge 145:64910690c574 589
AnnaBridge 145:64910690c574 590 /**
AnnaBridge 145:64910690c574 591 * @brief Disable Clock stretching.
AnnaBridge 145:64910690c574 592 * @note This bit can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 593 * @rmtoll CR1 NOSTRETCH LL_I2C_DisableClockStretching
AnnaBridge 145:64910690c574 594 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 595 * @retval None
AnnaBridge 145:64910690c574 596 */
AnnaBridge 145:64910690c574 597 __STATIC_INLINE void LL_I2C_DisableClockStretching(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 598 {
AnnaBridge 145:64910690c574 599 SET_BIT(I2Cx->CR1, I2C_CR1_NOSTRETCH);
AnnaBridge 145:64910690c574 600 }
AnnaBridge 145:64910690c574 601
AnnaBridge 145:64910690c574 602 /**
AnnaBridge 145:64910690c574 603 * @brief Check if Clock stretching is enabled or disabled.
AnnaBridge 145:64910690c574 604 * @rmtoll CR1 NOSTRETCH LL_I2C_IsEnabledClockStretching
AnnaBridge 145:64910690c574 605 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 606 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 607 */
AnnaBridge 145:64910690c574 608 __STATIC_INLINE uint32_t LL_I2C_IsEnabledClockStretching(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 609 {
AnnaBridge 145:64910690c574 610 return (READ_BIT(I2Cx->CR1, I2C_CR1_NOSTRETCH) != (I2C_CR1_NOSTRETCH));
AnnaBridge 145:64910690c574 611 }
AnnaBridge 145:64910690c574 612
AnnaBridge 145:64910690c574 613 /**
AnnaBridge 145:64910690c574 614 * @brief Enable General Call.
AnnaBridge 145:64910690c574 615 * @note When enabled the Address 0x00 is ACKed.
AnnaBridge 145:64910690c574 616 * @rmtoll CR1 ENGC LL_I2C_EnableGeneralCall
AnnaBridge 145:64910690c574 617 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 618 * @retval None
AnnaBridge 145:64910690c574 619 */
AnnaBridge 145:64910690c574 620 __STATIC_INLINE void LL_I2C_EnableGeneralCall(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 621 {
AnnaBridge 145:64910690c574 622 SET_BIT(I2Cx->CR1, I2C_CR1_ENGC);
AnnaBridge 145:64910690c574 623 }
AnnaBridge 145:64910690c574 624
AnnaBridge 145:64910690c574 625 /**
AnnaBridge 145:64910690c574 626 * @brief Disable General Call.
AnnaBridge 145:64910690c574 627 * @note When disabled the Address 0x00 is NACKed.
AnnaBridge 145:64910690c574 628 * @rmtoll CR1 ENGC LL_I2C_DisableGeneralCall
AnnaBridge 145:64910690c574 629 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 630 * @retval None
AnnaBridge 145:64910690c574 631 */
AnnaBridge 145:64910690c574 632 __STATIC_INLINE void LL_I2C_DisableGeneralCall(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 633 {
AnnaBridge 145:64910690c574 634 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ENGC);
AnnaBridge 145:64910690c574 635 }
AnnaBridge 145:64910690c574 636
AnnaBridge 145:64910690c574 637 /**
AnnaBridge 145:64910690c574 638 * @brief Check if General Call is enabled or disabled.
AnnaBridge 145:64910690c574 639 * @rmtoll CR1 ENGC LL_I2C_IsEnabledGeneralCall
AnnaBridge 145:64910690c574 640 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 641 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 642 */
AnnaBridge 145:64910690c574 643 __STATIC_INLINE uint32_t LL_I2C_IsEnabledGeneralCall(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 644 {
AnnaBridge 145:64910690c574 645 return (READ_BIT(I2Cx->CR1, I2C_CR1_ENGC) == (I2C_CR1_ENGC));
AnnaBridge 145:64910690c574 646 }
AnnaBridge 145:64910690c574 647
AnnaBridge 145:64910690c574 648 /**
AnnaBridge 145:64910690c574 649 * @brief Set the Own Address1.
AnnaBridge 145:64910690c574 650 * @rmtoll OAR1 ADD0 LL_I2C_SetOwnAddress1\n
AnnaBridge 145:64910690c574 651 * OAR1 ADD1_7 LL_I2C_SetOwnAddress1\n
AnnaBridge 145:64910690c574 652 * OAR1 ADD8_9 LL_I2C_SetOwnAddress1\n
AnnaBridge 145:64910690c574 653 * OAR1 ADDMODE LL_I2C_SetOwnAddress1
AnnaBridge 145:64910690c574 654 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 655 * @param OwnAddress1 This parameter must be a value between Min_Data=0 and Max_Data=0x3FF.
AnnaBridge 145:64910690c574 656 * @param OwnAddrSize This parameter can be one of the following values:
AnnaBridge 145:64910690c574 657 * @arg @ref LL_I2C_OWNADDRESS1_7BIT
AnnaBridge 145:64910690c574 658 * @arg @ref LL_I2C_OWNADDRESS1_10BIT
AnnaBridge 145:64910690c574 659 * @retval None
AnnaBridge 145:64910690c574 660 */
AnnaBridge 145:64910690c574 661 __STATIC_INLINE void LL_I2C_SetOwnAddress1(I2C_TypeDef *I2Cx, uint32_t OwnAddress1, uint32_t OwnAddrSize)
AnnaBridge 145:64910690c574 662 {
AnnaBridge 145:64910690c574 663 MODIFY_REG(I2Cx->OAR1, I2C_OAR1_ADD0 | I2C_OAR1_ADD1_7 | I2C_OAR1_ADD8_9 | I2C_OAR1_ADDMODE, OwnAddress1 | OwnAddrSize);
AnnaBridge 145:64910690c574 664 }
AnnaBridge 145:64910690c574 665
AnnaBridge 145:64910690c574 666 /**
AnnaBridge 145:64910690c574 667 * @brief Set the 7bits Own Address2.
AnnaBridge 145:64910690c574 668 * @note This action has no effect if own address2 is enabled.
AnnaBridge 145:64910690c574 669 * @rmtoll OAR2 ADD2 LL_I2C_SetOwnAddress2
AnnaBridge 145:64910690c574 670 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 671 * @param OwnAddress2 This parameter must be a value between Min_Data=0 and Max_Data=0x7F.
AnnaBridge 145:64910690c574 672 * @retval None
AnnaBridge 145:64910690c574 673 */
AnnaBridge 145:64910690c574 674 __STATIC_INLINE void LL_I2C_SetOwnAddress2(I2C_TypeDef *I2Cx, uint32_t OwnAddress2)
AnnaBridge 145:64910690c574 675 {
AnnaBridge 145:64910690c574 676 MODIFY_REG(I2Cx->OAR2, I2C_OAR2_ADD2, OwnAddress2);
AnnaBridge 145:64910690c574 677 }
AnnaBridge 145:64910690c574 678
AnnaBridge 145:64910690c574 679 /**
AnnaBridge 145:64910690c574 680 * @brief Enable acknowledge on Own Address2 match address.
AnnaBridge 145:64910690c574 681 * @rmtoll OAR2 ENDUAL LL_I2C_EnableOwnAddress2
AnnaBridge 145:64910690c574 682 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 683 * @retval None
AnnaBridge 145:64910690c574 684 */
AnnaBridge 145:64910690c574 685 __STATIC_INLINE void LL_I2C_EnableOwnAddress2(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 686 {
AnnaBridge 145:64910690c574 687 SET_BIT(I2Cx->OAR2, I2C_OAR2_ENDUAL);
AnnaBridge 145:64910690c574 688 }
AnnaBridge 145:64910690c574 689
AnnaBridge 145:64910690c574 690 /**
AnnaBridge 145:64910690c574 691 * @brief Disable acknowledge on Own Address2 match address.
AnnaBridge 145:64910690c574 692 * @rmtoll OAR2 ENDUAL LL_I2C_DisableOwnAddress2
AnnaBridge 145:64910690c574 693 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 694 * @retval None
AnnaBridge 145:64910690c574 695 */
AnnaBridge 145:64910690c574 696 __STATIC_INLINE void LL_I2C_DisableOwnAddress2(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 697 {
AnnaBridge 145:64910690c574 698 CLEAR_BIT(I2Cx->OAR2, I2C_OAR2_ENDUAL);
AnnaBridge 145:64910690c574 699 }
AnnaBridge 145:64910690c574 700
AnnaBridge 145:64910690c574 701 /**
AnnaBridge 145:64910690c574 702 * @brief Check if Own Address1 acknowledge is enabled or disabled.
AnnaBridge 145:64910690c574 703 * @rmtoll OAR2 ENDUAL LL_I2C_IsEnabledOwnAddress2
AnnaBridge 145:64910690c574 704 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 705 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 706 */
AnnaBridge 145:64910690c574 707 __STATIC_INLINE uint32_t LL_I2C_IsEnabledOwnAddress2(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 708 {
AnnaBridge 145:64910690c574 709 return (READ_BIT(I2Cx->OAR2, I2C_OAR2_ENDUAL) == (I2C_OAR2_ENDUAL));
AnnaBridge 145:64910690c574 710 }
AnnaBridge 145:64910690c574 711
AnnaBridge 145:64910690c574 712 /**
AnnaBridge 145:64910690c574 713 * @brief Configure the Peripheral clock frequency.
AnnaBridge 145:64910690c574 714 * @rmtoll CR2 FREQ LL_I2C_SetPeriphClock
AnnaBridge 145:64910690c574 715 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 716 * @param PeriphClock Peripheral Clock (in Hz)
AnnaBridge 145:64910690c574 717 * @retval None
AnnaBridge 145:64910690c574 718 */
AnnaBridge 145:64910690c574 719 __STATIC_INLINE void LL_I2C_SetPeriphClock(I2C_TypeDef *I2Cx, uint32_t PeriphClock)
AnnaBridge 145:64910690c574 720 {
AnnaBridge 145:64910690c574 721 MODIFY_REG(I2Cx->CR2, I2C_CR2_FREQ, __LL_I2C_FREQ_HZ_TO_MHZ(PeriphClock));
AnnaBridge 145:64910690c574 722 }
AnnaBridge 145:64910690c574 723
AnnaBridge 145:64910690c574 724 /**
AnnaBridge 145:64910690c574 725 * @brief Get the Peripheral clock frequency.
AnnaBridge 145:64910690c574 726 * @rmtoll CR2 FREQ LL_I2C_GetPeriphClock
AnnaBridge 145:64910690c574 727 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 728 * @retval Value of Peripheral Clock (in Hz)
AnnaBridge 145:64910690c574 729 */
AnnaBridge 145:64910690c574 730 __STATIC_INLINE uint32_t LL_I2C_GetPeriphClock(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 731 {
AnnaBridge 145:64910690c574 732 return (uint32_t)(__LL_I2C_FREQ_MHZ_TO_HZ(READ_BIT(I2Cx->CR2, I2C_CR2_FREQ)));
AnnaBridge 145:64910690c574 733 }
AnnaBridge 145:64910690c574 734
AnnaBridge 145:64910690c574 735 /**
AnnaBridge 145:64910690c574 736 * @brief Configure the Duty cycle (Fast mode only).
AnnaBridge 145:64910690c574 737 * @rmtoll CCR DUTY LL_I2C_SetDutyCycle
AnnaBridge 145:64910690c574 738 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 739 * @param DutyCycle This parameter can be one of the following values:
AnnaBridge 145:64910690c574 740 * @arg @ref LL_I2C_DUTYCYCLE_2
AnnaBridge 145:64910690c574 741 * @arg @ref LL_I2C_DUTYCYCLE_16_9
AnnaBridge 145:64910690c574 742 * @retval None
AnnaBridge 145:64910690c574 743 */
AnnaBridge 145:64910690c574 744 __STATIC_INLINE void LL_I2C_SetDutyCycle(I2C_TypeDef *I2Cx, uint32_t DutyCycle)
AnnaBridge 145:64910690c574 745 {
AnnaBridge 145:64910690c574 746 MODIFY_REG(I2Cx->CCR, I2C_CCR_DUTY, DutyCycle);
AnnaBridge 145:64910690c574 747 }
AnnaBridge 145:64910690c574 748
AnnaBridge 145:64910690c574 749 /**
AnnaBridge 145:64910690c574 750 * @brief Get the Duty cycle (Fast mode only).
AnnaBridge 145:64910690c574 751 * @rmtoll CCR DUTY LL_I2C_GetDutyCycle
AnnaBridge 145:64910690c574 752 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 753 * @retval Returned value can be one of the following values:
AnnaBridge 145:64910690c574 754 * @arg @ref LL_I2C_DUTYCYCLE_2
AnnaBridge 145:64910690c574 755 * @arg @ref LL_I2C_DUTYCYCLE_16_9
AnnaBridge 145:64910690c574 756 */
AnnaBridge 145:64910690c574 757 __STATIC_INLINE uint32_t LL_I2C_GetDutyCycle(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 758 {
AnnaBridge 145:64910690c574 759 return (uint32_t)(READ_BIT(I2Cx->CCR, I2C_CCR_DUTY));
AnnaBridge 145:64910690c574 760 }
AnnaBridge 145:64910690c574 761
AnnaBridge 145:64910690c574 762 /**
AnnaBridge 145:64910690c574 763 * @brief Configure the I2C master clock speed mode.
AnnaBridge 145:64910690c574 764 * @rmtoll CCR FS LL_I2C_SetClockSpeedMode
AnnaBridge 145:64910690c574 765 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 766 * @param ClockSpeedMode This parameter can be one of the following values:
AnnaBridge 145:64910690c574 767 * @arg @ref LL_I2C_CLOCK_SPEED_STANDARD_MODE
AnnaBridge 145:64910690c574 768 * @arg @ref LL_I2C_CLOCK_SPEED_FAST_MODE
AnnaBridge 145:64910690c574 769 * @retval None
AnnaBridge 145:64910690c574 770 */
AnnaBridge 145:64910690c574 771 __STATIC_INLINE void LL_I2C_SetClockSpeedMode(I2C_TypeDef *I2Cx, uint32_t ClockSpeedMode)
AnnaBridge 145:64910690c574 772 {
AnnaBridge 145:64910690c574 773 MODIFY_REG(I2Cx->CCR, I2C_CCR_FS, ClockSpeedMode);
AnnaBridge 145:64910690c574 774 }
AnnaBridge 145:64910690c574 775
AnnaBridge 145:64910690c574 776 /**
AnnaBridge 145:64910690c574 777 * @brief Get the the I2C master speed mode.
AnnaBridge 145:64910690c574 778 * @rmtoll CCR FS LL_I2C_GetClockSpeedMode
AnnaBridge 145:64910690c574 779 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 780 * @retval Returned value can be one of the following values:
AnnaBridge 145:64910690c574 781 * @arg @ref LL_I2C_CLOCK_SPEED_STANDARD_MODE
AnnaBridge 145:64910690c574 782 * @arg @ref LL_I2C_CLOCK_SPEED_FAST_MODE
AnnaBridge 145:64910690c574 783 */
AnnaBridge 145:64910690c574 784 __STATIC_INLINE uint32_t LL_I2C_GetClockSpeedMode(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 785 {
AnnaBridge 145:64910690c574 786 return (uint32_t)(READ_BIT(I2Cx->CCR, I2C_CCR_FS));
AnnaBridge 145:64910690c574 787 }
AnnaBridge 145:64910690c574 788
AnnaBridge 145:64910690c574 789 /**
AnnaBridge 145:64910690c574 790 * @brief Configure the SCL, SDA rising time.
AnnaBridge 145:64910690c574 791 * @note This bit can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 792 * @rmtoll TRISE TRISE LL_I2C_SetRiseTime
AnnaBridge 145:64910690c574 793 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 794 * @param RiseTime This parameter must be a value between Min_Data=0x02 and Max_Data=0x3F.
AnnaBridge 145:64910690c574 795 * @retval None
AnnaBridge 145:64910690c574 796 */
AnnaBridge 145:64910690c574 797 __STATIC_INLINE void LL_I2C_SetRiseTime(I2C_TypeDef *I2Cx, uint32_t RiseTime)
AnnaBridge 145:64910690c574 798 {
AnnaBridge 145:64910690c574 799 MODIFY_REG(I2Cx->TRISE, I2C_TRISE_TRISE, RiseTime);
AnnaBridge 145:64910690c574 800 }
AnnaBridge 145:64910690c574 801
AnnaBridge 145:64910690c574 802 /**
AnnaBridge 145:64910690c574 803 * @brief Get the SCL, SDA rising time.
AnnaBridge 145:64910690c574 804 * @rmtoll TRISE TRISE LL_I2C_GetRiseTime
AnnaBridge 145:64910690c574 805 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 806 * @retval Value between Min_Data=0x02 and Max_Data=0x3F
AnnaBridge 145:64910690c574 807 */
AnnaBridge 145:64910690c574 808 __STATIC_INLINE uint32_t LL_I2C_GetRiseTime(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 809 {
AnnaBridge 145:64910690c574 810 return (uint32_t)(READ_BIT(I2Cx->TRISE, I2C_TRISE_TRISE));
AnnaBridge 145:64910690c574 811 }
AnnaBridge 145:64910690c574 812
AnnaBridge 145:64910690c574 813 /**
AnnaBridge 145:64910690c574 814 * @brief Configure the SCL high and low period.
AnnaBridge 145:64910690c574 815 * @note This bit can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 816 * @rmtoll CCR CCR LL_I2C_SetClockPeriod
AnnaBridge 145:64910690c574 817 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 818 * @param ClockPeriod This parameter must be a value between Min_Data=0x004 and Max_Data=0xFFF, except in FAST DUTY mode where Min_Data=0x001.
AnnaBridge 145:64910690c574 819 * @retval None
AnnaBridge 145:64910690c574 820 */
AnnaBridge 145:64910690c574 821 __STATIC_INLINE void LL_I2C_SetClockPeriod(I2C_TypeDef *I2Cx, uint32_t ClockPeriod)
AnnaBridge 145:64910690c574 822 {
AnnaBridge 145:64910690c574 823 MODIFY_REG(I2Cx->CCR, I2C_CCR_CCR, ClockPeriod);
AnnaBridge 145:64910690c574 824 }
AnnaBridge 145:64910690c574 825
AnnaBridge 145:64910690c574 826 /**
AnnaBridge 145:64910690c574 827 * @brief Get the SCL high and low period.
AnnaBridge 145:64910690c574 828 * @rmtoll CCR CCR LL_I2C_GetClockPeriod
AnnaBridge 145:64910690c574 829 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 830 * @retval Value between Min_Data=0x004 and Max_Data=0xFFF, except in FAST DUTY mode where Min_Data=0x001.
AnnaBridge 145:64910690c574 831 */
AnnaBridge 145:64910690c574 832 __STATIC_INLINE uint32_t LL_I2C_GetClockPeriod(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 833 {
AnnaBridge 145:64910690c574 834 return (uint32_t)(READ_BIT(I2Cx->CCR, I2C_CCR_CCR));
AnnaBridge 145:64910690c574 835 }
AnnaBridge 145:64910690c574 836
AnnaBridge 145:64910690c574 837 /**
AnnaBridge 145:64910690c574 838 * @brief Configure the SCL speed.
AnnaBridge 145:64910690c574 839 * @note This bit can only be programmed when the I2C is disabled (PE = 0).
AnnaBridge 145:64910690c574 840 * @rmtoll CR2 FREQ LL_I2C_ConfigSpeed\n
AnnaBridge 145:64910690c574 841 * TRISE TRISE LL_I2C_ConfigSpeed\n
AnnaBridge 145:64910690c574 842 * CCR FS LL_I2C_ConfigSpeed\n
AnnaBridge 145:64910690c574 843 * CCR DUTY LL_I2C_ConfigSpeed\n
AnnaBridge 145:64910690c574 844 * CCR CCR LL_I2C_ConfigSpeed
AnnaBridge 145:64910690c574 845 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 846 * @param PeriphClock Peripheral Clock (in Hz)
AnnaBridge 145:64910690c574 847 * @param ClockSpeed This parameter must be a value lower than 400kHz (in Hz).
AnnaBridge 145:64910690c574 848 * @param DutyCycle This parameter can be one of the following values:
AnnaBridge 145:64910690c574 849 * @arg @ref LL_I2C_DUTYCYCLE_2
AnnaBridge 145:64910690c574 850 * @arg @ref LL_I2C_DUTYCYCLE_16_9
AnnaBridge 145:64910690c574 851 * @retval None
AnnaBridge 145:64910690c574 852 */
AnnaBridge 145:64910690c574 853 __STATIC_INLINE void LL_I2C_ConfigSpeed(I2C_TypeDef *I2Cx, uint32_t PeriphClock, uint32_t ClockSpeed,
AnnaBridge 145:64910690c574 854 uint32_t DutyCycle)
AnnaBridge 145:64910690c574 855 {
AnnaBridge 145:64910690c574 856 register uint32_t freqrange = 0x0U;
AnnaBridge 145:64910690c574 857 register uint32_t clockconfig = 0x0U;
AnnaBridge 145:64910690c574 858
AnnaBridge 145:64910690c574 859 /* Compute frequency range */
AnnaBridge 145:64910690c574 860 freqrange = __LL_I2C_FREQ_HZ_TO_MHZ(PeriphClock);
AnnaBridge 145:64910690c574 861
AnnaBridge 145:64910690c574 862 /* Configure I2Cx: Frequency range register */
AnnaBridge 145:64910690c574 863 MODIFY_REG(I2Cx->CR2, I2C_CR2_FREQ, freqrange);
AnnaBridge 145:64910690c574 864
AnnaBridge 145:64910690c574 865 /* Configure I2Cx: Rise Time register */
AnnaBridge 145:64910690c574 866 MODIFY_REG(I2Cx->TRISE, I2C_TRISE_TRISE, __LL_I2C_RISE_TIME(freqrange, ClockSpeed));
AnnaBridge 145:64910690c574 867
AnnaBridge 145:64910690c574 868 /* Configure Speed mode, Duty Cycle and Clock control register value */
AnnaBridge 145:64910690c574 869 if (ClockSpeed > LL_I2C_MAX_SPEED_STANDARD)
AnnaBridge 145:64910690c574 870 {
AnnaBridge 145:64910690c574 871 /* Set Speed mode at fast and duty cycle for Clock Speed request in fast clock range */
AnnaBridge 145:64910690c574 872 clockconfig = LL_I2C_CLOCK_SPEED_FAST_MODE | \
AnnaBridge 145:64910690c574 873 __LL_I2C_SPEED_FAST_TO_CCR(PeriphClock, ClockSpeed, DutyCycle) | \
AnnaBridge 145:64910690c574 874 DutyCycle;
AnnaBridge 145:64910690c574 875 }
AnnaBridge 145:64910690c574 876 else
AnnaBridge 145:64910690c574 877 {
AnnaBridge 145:64910690c574 878 /* Set Speed mode at standard for Clock Speed request in standard clock range */
AnnaBridge 145:64910690c574 879 clockconfig = LL_I2C_CLOCK_SPEED_STANDARD_MODE | \
AnnaBridge 145:64910690c574 880 __LL_I2C_SPEED_STANDARD_TO_CCR(PeriphClock, ClockSpeed);
AnnaBridge 145:64910690c574 881 }
AnnaBridge 145:64910690c574 882
AnnaBridge 145:64910690c574 883 /* Configure I2Cx: Clock control register */
AnnaBridge 145:64910690c574 884 MODIFY_REG(I2Cx->CCR, (I2C_CCR_FS | I2C_CCR_DUTY | I2C_CCR_CCR), clockconfig);
AnnaBridge 145:64910690c574 885 }
AnnaBridge 145:64910690c574 886
AnnaBridge 145:64910690c574 887 /**
AnnaBridge 145:64910690c574 888 * @brief Configure peripheral mode.
AnnaBridge 145:64910690c574 889 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 890 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 891 * @rmtoll CR1 SMBUS LL_I2C_SetMode\n
AnnaBridge 145:64910690c574 892 * CR1 SMBTYPE LL_I2C_SetMode\n
AnnaBridge 145:64910690c574 893 * CR1 ENARP LL_I2C_SetMode
AnnaBridge 145:64910690c574 894 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 895 * @param PeripheralMode This parameter can be one of the following values:
AnnaBridge 145:64910690c574 896 * @arg @ref LL_I2C_MODE_I2C
AnnaBridge 145:64910690c574 897 * @arg @ref LL_I2C_MODE_SMBUS_HOST
AnnaBridge 145:64910690c574 898 * @arg @ref LL_I2C_MODE_SMBUS_DEVICE
AnnaBridge 145:64910690c574 899 * @arg @ref LL_I2C_MODE_SMBUS_DEVICE_ARP
AnnaBridge 145:64910690c574 900 * @retval None
AnnaBridge 145:64910690c574 901 */
AnnaBridge 145:64910690c574 902 __STATIC_INLINE void LL_I2C_SetMode(I2C_TypeDef *I2Cx, uint32_t PeripheralMode)
AnnaBridge 145:64910690c574 903 {
AnnaBridge 145:64910690c574 904 MODIFY_REG(I2Cx->CR1, I2C_CR1_SMBUS | I2C_CR1_SMBTYPE | I2C_CR1_ENARP, PeripheralMode);
AnnaBridge 145:64910690c574 905 }
AnnaBridge 145:64910690c574 906
AnnaBridge 145:64910690c574 907 /**
AnnaBridge 145:64910690c574 908 * @brief Get peripheral mode.
AnnaBridge 145:64910690c574 909 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 910 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 911 * @rmtoll CR1 SMBUS LL_I2C_GetMode\n
AnnaBridge 145:64910690c574 912 * CR1 SMBTYPE LL_I2C_GetMode\n
AnnaBridge 145:64910690c574 913 * CR1 ENARP LL_I2C_GetMode
AnnaBridge 145:64910690c574 914 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 915 * @retval Returned value can be one of the following values:
AnnaBridge 145:64910690c574 916 * @arg @ref LL_I2C_MODE_I2C
AnnaBridge 145:64910690c574 917 * @arg @ref LL_I2C_MODE_SMBUS_HOST
AnnaBridge 145:64910690c574 918 * @arg @ref LL_I2C_MODE_SMBUS_DEVICE
AnnaBridge 145:64910690c574 919 * @arg @ref LL_I2C_MODE_SMBUS_DEVICE_ARP
AnnaBridge 145:64910690c574 920 */
AnnaBridge 145:64910690c574 921 __STATIC_INLINE uint32_t LL_I2C_GetMode(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 922 {
AnnaBridge 145:64910690c574 923 return (uint32_t)(READ_BIT(I2Cx->CR1, I2C_CR1_SMBUS | I2C_CR1_SMBTYPE | I2C_CR1_ENARP));
AnnaBridge 145:64910690c574 924 }
AnnaBridge 145:64910690c574 925
AnnaBridge 145:64910690c574 926 /**
AnnaBridge 145:64910690c574 927 * @brief Enable SMBus alert (Host or Device mode)
AnnaBridge 145:64910690c574 928 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 929 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 930 * @note SMBus Device mode:
AnnaBridge 145:64910690c574 931 * - SMBus Alert pin is drived low and
AnnaBridge 145:64910690c574 932 * Alert Response Address Header acknowledge is enabled.
AnnaBridge 145:64910690c574 933 * SMBus Host mode:
AnnaBridge 145:64910690c574 934 * - SMBus Alert pin management is supported.
AnnaBridge 145:64910690c574 935 * @rmtoll CR1 ALERT LL_I2C_EnableSMBusAlert
AnnaBridge 145:64910690c574 936 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 937 * @retval None
AnnaBridge 145:64910690c574 938 */
AnnaBridge 145:64910690c574 939 __STATIC_INLINE void LL_I2C_EnableSMBusAlert(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 940 {
AnnaBridge 145:64910690c574 941 SET_BIT(I2Cx->CR1, I2C_CR1_ALERT);
AnnaBridge 145:64910690c574 942 }
AnnaBridge 145:64910690c574 943
AnnaBridge 145:64910690c574 944 /**
AnnaBridge 145:64910690c574 945 * @brief Disable SMBus alert (Host or Device mode)
AnnaBridge 145:64910690c574 946 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 947 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 948 * @note SMBus Device mode:
AnnaBridge 145:64910690c574 949 * - SMBus Alert pin is not drived (can be used as a standard GPIO) and
AnnaBridge 145:64910690c574 950 * Alert Response Address Header acknowledge is disabled.
AnnaBridge 145:64910690c574 951 * SMBus Host mode:
AnnaBridge 145:64910690c574 952 * - SMBus Alert pin management is not supported.
AnnaBridge 145:64910690c574 953 * @rmtoll CR1 ALERT LL_I2C_DisableSMBusAlert
AnnaBridge 145:64910690c574 954 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 955 * @retval None
AnnaBridge 145:64910690c574 956 */
AnnaBridge 145:64910690c574 957 __STATIC_INLINE void LL_I2C_DisableSMBusAlert(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 958 {
AnnaBridge 145:64910690c574 959 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ALERT);
AnnaBridge 145:64910690c574 960 }
AnnaBridge 145:64910690c574 961
AnnaBridge 145:64910690c574 962 /**
AnnaBridge 145:64910690c574 963 * @brief Check if SMBus alert (Host or Device mode) is enabled or disabled.
AnnaBridge 145:64910690c574 964 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 965 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 966 * @rmtoll CR1 ALERT LL_I2C_IsEnabledSMBusAlert
AnnaBridge 145:64910690c574 967 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 968 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 969 */
AnnaBridge 145:64910690c574 970 __STATIC_INLINE uint32_t LL_I2C_IsEnabledSMBusAlert(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 971 {
AnnaBridge 145:64910690c574 972 return (READ_BIT(I2Cx->CR1, I2C_CR1_ALERT) == (I2C_CR1_ALERT));
AnnaBridge 145:64910690c574 973 }
AnnaBridge 145:64910690c574 974
AnnaBridge 145:64910690c574 975 /**
AnnaBridge 145:64910690c574 976 * @brief Enable SMBus Packet Error Calculation (PEC).
AnnaBridge 145:64910690c574 977 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 978 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 979 * @rmtoll CR1 ENPEC LL_I2C_EnableSMBusPEC
AnnaBridge 145:64910690c574 980 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 981 * @retval None
AnnaBridge 145:64910690c574 982 */
AnnaBridge 145:64910690c574 983 __STATIC_INLINE void LL_I2C_EnableSMBusPEC(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 984 {
AnnaBridge 145:64910690c574 985 SET_BIT(I2Cx->CR1, I2C_CR1_ENPEC);
AnnaBridge 145:64910690c574 986 }
AnnaBridge 145:64910690c574 987
AnnaBridge 145:64910690c574 988 /**
AnnaBridge 145:64910690c574 989 * @brief Disable SMBus Packet Error Calculation (PEC).
AnnaBridge 145:64910690c574 990 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 991 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 992 * @rmtoll CR1 ENPEC LL_I2C_DisableSMBusPEC
AnnaBridge 145:64910690c574 993 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 994 * @retval None
AnnaBridge 145:64910690c574 995 */
AnnaBridge 145:64910690c574 996 __STATIC_INLINE void LL_I2C_DisableSMBusPEC(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 997 {
AnnaBridge 145:64910690c574 998 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ENPEC);
AnnaBridge 145:64910690c574 999 }
AnnaBridge 145:64910690c574 1000
AnnaBridge 145:64910690c574 1001 /**
AnnaBridge 145:64910690c574 1002 * @brief Check if SMBus Packet Error Calculation (PEC) is enabled or disabled.
AnnaBridge 145:64910690c574 1003 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1004 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1005 * @rmtoll CR1 ENPEC LL_I2C_IsEnabledSMBusPEC
AnnaBridge 145:64910690c574 1006 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1007 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1008 */
AnnaBridge 145:64910690c574 1009 __STATIC_INLINE uint32_t LL_I2C_IsEnabledSMBusPEC(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1010 {
AnnaBridge 145:64910690c574 1011 return (READ_BIT(I2Cx->CR1, I2C_CR1_ENPEC) == (I2C_CR1_ENPEC));
AnnaBridge 145:64910690c574 1012 }
AnnaBridge 145:64910690c574 1013
AnnaBridge 145:64910690c574 1014 /**
AnnaBridge 145:64910690c574 1015 * @}
AnnaBridge 145:64910690c574 1016 */
AnnaBridge 145:64910690c574 1017
AnnaBridge 145:64910690c574 1018 /** @defgroup I2C_LL_EF_IT_Management IT_Management
AnnaBridge 145:64910690c574 1019 * @{
AnnaBridge 145:64910690c574 1020 */
AnnaBridge 145:64910690c574 1021
AnnaBridge 145:64910690c574 1022 /**
AnnaBridge 145:64910690c574 1023 * @brief Enable TXE interrupt.
AnnaBridge 145:64910690c574 1024 * @rmtoll CR2 ITEVTEN LL_I2C_EnableIT_TX\n
AnnaBridge 145:64910690c574 1025 * CR2 ITBUFEN LL_I2C_EnableIT_TX
AnnaBridge 145:64910690c574 1026 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1027 * @retval None
AnnaBridge 145:64910690c574 1028 */
AnnaBridge 145:64910690c574 1029 __STATIC_INLINE void LL_I2C_EnableIT_TX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1030 {
AnnaBridge 145:64910690c574 1031 SET_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN | I2C_CR2_ITBUFEN);
AnnaBridge 145:64910690c574 1032 }
AnnaBridge 145:64910690c574 1033
AnnaBridge 145:64910690c574 1034 /**
AnnaBridge 145:64910690c574 1035 * @brief Disable TXE interrupt.
AnnaBridge 145:64910690c574 1036 * @rmtoll CR2 ITEVTEN LL_I2C_DisableIT_TX\n
AnnaBridge 145:64910690c574 1037 * CR2 ITBUFEN LL_I2C_DisableIT_TX
AnnaBridge 145:64910690c574 1038 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1039 * @retval None
AnnaBridge 145:64910690c574 1040 */
AnnaBridge 145:64910690c574 1041 __STATIC_INLINE void LL_I2C_DisableIT_TX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1042 {
AnnaBridge 145:64910690c574 1043 CLEAR_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN | I2C_CR2_ITBUFEN);
AnnaBridge 145:64910690c574 1044 }
AnnaBridge 145:64910690c574 1045
AnnaBridge 145:64910690c574 1046 /**
AnnaBridge 145:64910690c574 1047 * @brief Check if the TXE Interrupt is enabled or disabled.
AnnaBridge 145:64910690c574 1048 * @rmtoll CR2 ITEVTEN LL_I2C_IsEnabledIT_TX\n
AnnaBridge 145:64910690c574 1049 * CR2 ITBUFEN LL_I2C_IsEnabledIT_TX
AnnaBridge 145:64910690c574 1050 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1051 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1052 */
AnnaBridge 145:64910690c574 1053 __STATIC_INLINE uint32_t LL_I2C_IsEnabledIT_TX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1054 {
AnnaBridge 145:64910690c574 1055 return (READ_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN | I2C_CR2_ITBUFEN) == (I2C_CR2_ITEVTEN | I2C_CR2_ITBUFEN));
AnnaBridge 145:64910690c574 1056 }
AnnaBridge 145:64910690c574 1057
AnnaBridge 145:64910690c574 1058 /**
AnnaBridge 145:64910690c574 1059 * @brief Enable RXNE interrupt.
AnnaBridge 145:64910690c574 1060 * @rmtoll CR2 ITEVTEN LL_I2C_EnableIT_RX\n
AnnaBridge 145:64910690c574 1061 * CR2 ITBUFEN LL_I2C_EnableIT_RX
AnnaBridge 145:64910690c574 1062 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1063 * @retval None
AnnaBridge 145:64910690c574 1064 */
AnnaBridge 145:64910690c574 1065 __STATIC_INLINE void LL_I2C_EnableIT_RX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1066 {
AnnaBridge 145:64910690c574 1067 SET_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN | I2C_CR2_ITBUFEN);
AnnaBridge 145:64910690c574 1068 }
AnnaBridge 145:64910690c574 1069
AnnaBridge 145:64910690c574 1070 /**
AnnaBridge 145:64910690c574 1071 * @brief Disable RXNE interrupt.
AnnaBridge 145:64910690c574 1072 * @rmtoll CR2 ITEVTEN LL_I2C_DisableIT_RX\n
AnnaBridge 145:64910690c574 1073 * CR2 ITBUFEN LL_I2C_DisableIT_RX
AnnaBridge 145:64910690c574 1074 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1075 * @retval None
AnnaBridge 145:64910690c574 1076 */
AnnaBridge 145:64910690c574 1077 __STATIC_INLINE void LL_I2C_DisableIT_RX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1078 {
AnnaBridge 145:64910690c574 1079 CLEAR_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN | I2C_CR2_ITBUFEN);
AnnaBridge 145:64910690c574 1080 }
AnnaBridge 145:64910690c574 1081
AnnaBridge 145:64910690c574 1082 /**
AnnaBridge 145:64910690c574 1083 * @brief Check if the RXNE Interrupt is enabled or disabled.
AnnaBridge 145:64910690c574 1084 * @rmtoll CR2 ITEVTEN LL_I2C_IsEnabledIT_RX\n
AnnaBridge 145:64910690c574 1085 * CR2 ITBUFEN LL_I2C_IsEnabledIT_RX
AnnaBridge 145:64910690c574 1086 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1087 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1088 */
AnnaBridge 145:64910690c574 1089 __STATIC_INLINE uint32_t LL_I2C_IsEnabledIT_RX(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1090 {
AnnaBridge 145:64910690c574 1091 return (READ_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN | I2C_CR2_ITBUFEN) == (I2C_CR2_ITEVTEN | I2C_CR2_ITBUFEN));
AnnaBridge 145:64910690c574 1092 }
AnnaBridge 145:64910690c574 1093
AnnaBridge 145:64910690c574 1094 /**
AnnaBridge 145:64910690c574 1095 * @brief Enable Events interrupts.
AnnaBridge 145:64910690c574 1096 * @note Any of these events will generate interrupt :
AnnaBridge 145:64910690c574 1097 * Start Bit (SB)
AnnaBridge 145:64910690c574 1098 * Address sent, Address matched (ADDR)
AnnaBridge 145:64910690c574 1099 * 10-bit header sent (ADD10)
AnnaBridge 145:64910690c574 1100 * Stop detection (STOPF)
AnnaBridge 145:64910690c574 1101 * Byte transfer finished (BTF)
AnnaBridge 145:64910690c574 1102 *
AnnaBridge 145:64910690c574 1103 * @note Any of these events will generate interrupt if Buffer interrupts are enabled too(using unitary function @ref LL_I2C_EnableIT_BUF()) :
AnnaBridge 145:64910690c574 1104 * Receive buffer not empty (RXNE)
AnnaBridge 145:64910690c574 1105 * Transmit buffer empty (TXE)
AnnaBridge 145:64910690c574 1106 * @rmtoll CR2 ITEVTEN LL_I2C_EnableIT_EVT
AnnaBridge 145:64910690c574 1107 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1108 * @retval None
AnnaBridge 145:64910690c574 1109 */
AnnaBridge 145:64910690c574 1110 __STATIC_INLINE void LL_I2C_EnableIT_EVT(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1111 {
AnnaBridge 145:64910690c574 1112 SET_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN);
AnnaBridge 145:64910690c574 1113 }
AnnaBridge 145:64910690c574 1114
AnnaBridge 145:64910690c574 1115 /**
AnnaBridge 145:64910690c574 1116 * @brief Disable Events interrupts.
AnnaBridge 145:64910690c574 1117 * @note Any of these events will generate interrupt :
AnnaBridge 145:64910690c574 1118 * Start Bit (SB)
AnnaBridge 145:64910690c574 1119 * Address sent, Address matched (ADDR)
AnnaBridge 145:64910690c574 1120 * 10-bit header sent (ADD10)
AnnaBridge 145:64910690c574 1121 * Stop detection (STOPF)
AnnaBridge 145:64910690c574 1122 * Byte transfer finished (BTF)
AnnaBridge 145:64910690c574 1123 * Receive buffer not empty (RXNE)
AnnaBridge 145:64910690c574 1124 * Transmit buffer empty (TXE)
AnnaBridge 145:64910690c574 1125 * @rmtoll CR2 ITEVTEN LL_I2C_DisableIT_EVT
AnnaBridge 145:64910690c574 1126 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1127 * @retval None
AnnaBridge 145:64910690c574 1128 */
AnnaBridge 145:64910690c574 1129 __STATIC_INLINE void LL_I2C_DisableIT_EVT(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1130 {
AnnaBridge 145:64910690c574 1131 CLEAR_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN);
AnnaBridge 145:64910690c574 1132 }
AnnaBridge 145:64910690c574 1133
AnnaBridge 145:64910690c574 1134 /**
AnnaBridge 145:64910690c574 1135 * @brief Check if Events interrupts are enabled or disabled.
AnnaBridge 145:64910690c574 1136 * @rmtoll CR2 ITEVTEN LL_I2C_IsEnabledIT_EVT
AnnaBridge 145:64910690c574 1137 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1138 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1139 */
AnnaBridge 145:64910690c574 1140 __STATIC_INLINE uint32_t LL_I2C_IsEnabledIT_EVT(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1141 {
AnnaBridge 145:64910690c574 1142 return (READ_BIT(I2Cx->CR2, I2C_CR2_ITEVTEN) == (I2C_CR2_ITEVTEN));
AnnaBridge 145:64910690c574 1143 }
AnnaBridge 145:64910690c574 1144
AnnaBridge 145:64910690c574 1145 /**
AnnaBridge 145:64910690c574 1146 * @brief Enable Buffer interrupts.
AnnaBridge 145:64910690c574 1147 * @note Any of these Buffer events will generate interrupt if Events interrupts are enabled too(using unitary function @ref LL_I2C_EnableIT_EVT()) :
AnnaBridge 145:64910690c574 1148 * Receive buffer not empty (RXNE)
AnnaBridge 145:64910690c574 1149 * Transmit buffer empty (TXE)
AnnaBridge 145:64910690c574 1150 * @rmtoll CR2 ITBUFEN LL_I2C_EnableIT_BUF
AnnaBridge 145:64910690c574 1151 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1152 * @retval None
AnnaBridge 145:64910690c574 1153 */
AnnaBridge 145:64910690c574 1154 __STATIC_INLINE void LL_I2C_EnableIT_BUF(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1155 {
AnnaBridge 145:64910690c574 1156 SET_BIT(I2Cx->CR2, I2C_CR2_ITBUFEN);
AnnaBridge 145:64910690c574 1157 }
AnnaBridge 145:64910690c574 1158
AnnaBridge 145:64910690c574 1159 /**
AnnaBridge 145:64910690c574 1160 * @brief Disable Buffer interrupts.
AnnaBridge 145:64910690c574 1161 * @note Any of these Buffer events will generate interrupt :
AnnaBridge 145:64910690c574 1162 * Receive buffer not empty (RXNE)
AnnaBridge 145:64910690c574 1163 * Transmit buffer empty (TXE)
AnnaBridge 145:64910690c574 1164 * @rmtoll CR2 ITBUFEN LL_I2C_DisableIT_BUF
AnnaBridge 145:64910690c574 1165 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1166 * @retval None
AnnaBridge 145:64910690c574 1167 */
AnnaBridge 145:64910690c574 1168 __STATIC_INLINE void LL_I2C_DisableIT_BUF(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1169 {
AnnaBridge 145:64910690c574 1170 CLEAR_BIT(I2Cx->CR2, I2C_CR2_ITBUFEN);
AnnaBridge 145:64910690c574 1171 }
AnnaBridge 145:64910690c574 1172
AnnaBridge 145:64910690c574 1173 /**
AnnaBridge 145:64910690c574 1174 * @brief Check if Buffer interrupts are enabled or disabled.
AnnaBridge 145:64910690c574 1175 * @rmtoll CR2 ITBUFEN LL_I2C_IsEnabledIT_BUF
AnnaBridge 145:64910690c574 1176 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1177 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1178 */
AnnaBridge 145:64910690c574 1179 __STATIC_INLINE uint32_t LL_I2C_IsEnabledIT_BUF(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1180 {
AnnaBridge 145:64910690c574 1181 return (READ_BIT(I2Cx->CR2, I2C_CR2_ITBUFEN) == (I2C_CR2_ITBUFEN));
AnnaBridge 145:64910690c574 1182 }
AnnaBridge 145:64910690c574 1183
AnnaBridge 145:64910690c574 1184 /**
AnnaBridge 145:64910690c574 1185 * @brief Enable Error interrupts.
AnnaBridge 145:64910690c574 1186 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1187 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1188 * @note Any of these errors will generate interrupt :
AnnaBridge 145:64910690c574 1189 * Bus Error detection (BERR)
AnnaBridge 145:64910690c574 1190 * Arbitration Loss (ARLO)
AnnaBridge 145:64910690c574 1191 * Acknowledge Failure(AF)
AnnaBridge 145:64910690c574 1192 * Overrun/Underrun (OVR)
AnnaBridge 145:64910690c574 1193 * SMBus Timeout detection (TIMEOUT)
AnnaBridge 145:64910690c574 1194 * SMBus PEC error detection (PECERR)
AnnaBridge 145:64910690c574 1195 * SMBus Alert pin event detection (SMBALERT)
AnnaBridge 145:64910690c574 1196 * @rmtoll CR2 ITERREN LL_I2C_EnableIT_ERR
AnnaBridge 145:64910690c574 1197 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1198 * @retval None
AnnaBridge 145:64910690c574 1199 */
AnnaBridge 145:64910690c574 1200 __STATIC_INLINE void LL_I2C_EnableIT_ERR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1201 {
AnnaBridge 145:64910690c574 1202 SET_BIT(I2Cx->CR2, I2C_CR2_ITERREN);
AnnaBridge 145:64910690c574 1203 }
AnnaBridge 145:64910690c574 1204
AnnaBridge 145:64910690c574 1205 /**
AnnaBridge 145:64910690c574 1206 * @brief Disable Error interrupts.
AnnaBridge 145:64910690c574 1207 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1208 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1209 * @note Any of these errors will generate interrupt :
AnnaBridge 145:64910690c574 1210 * Bus Error detection (BERR)
AnnaBridge 145:64910690c574 1211 * Arbitration Loss (ARLO)
AnnaBridge 145:64910690c574 1212 * Acknowledge Failure(AF)
AnnaBridge 145:64910690c574 1213 * Overrun/Underrun (OVR)
AnnaBridge 145:64910690c574 1214 * SMBus Timeout detection (TIMEOUT)
AnnaBridge 145:64910690c574 1215 * SMBus PEC error detection (PECERR)
AnnaBridge 145:64910690c574 1216 * SMBus Alert pin event detection (SMBALERT)
AnnaBridge 145:64910690c574 1217 * @rmtoll CR2 ITERREN LL_I2C_DisableIT_ERR
AnnaBridge 145:64910690c574 1218 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1219 * @retval None
AnnaBridge 145:64910690c574 1220 */
AnnaBridge 145:64910690c574 1221 __STATIC_INLINE void LL_I2C_DisableIT_ERR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1222 {
AnnaBridge 145:64910690c574 1223 CLEAR_BIT(I2Cx->CR2, I2C_CR2_ITERREN);
AnnaBridge 145:64910690c574 1224 }
AnnaBridge 145:64910690c574 1225
AnnaBridge 145:64910690c574 1226 /**
AnnaBridge 145:64910690c574 1227 * @brief Check if Error interrupts are enabled or disabled.
AnnaBridge 145:64910690c574 1228 * @rmtoll CR2 ITERREN LL_I2C_IsEnabledIT_ERR
AnnaBridge 145:64910690c574 1229 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1230 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1231 */
AnnaBridge 145:64910690c574 1232 __STATIC_INLINE uint32_t LL_I2C_IsEnabledIT_ERR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1233 {
AnnaBridge 145:64910690c574 1234 return (READ_BIT(I2Cx->CR2, I2C_CR2_ITERREN) == (I2C_CR2_ITERREN));
AnnaBridge 145:64910690c574 1235 }
AnnaBridge 145:64910690c574 1236
AnnaBridge 145:64910690c574 1237 /**
AnnaBridge 145:64910690c574 1238 * @}
AnnaBridge 145:64910690c574 1239 */
AnnaBridge 145:64910690c574 1240
AnnaBridge 145:64910690c574 1241 /** @defgroup I2C_LL_EF_FLAG_management FLAG_management
AnnaBridge 145:64910690c574 1242 * @{
AnnaBridge 145:64910690c574 1243 */
AnnaBridge 145:64910690c574 1244
AnnaBridge 145:64910690c574 1245 /**
AnnaBridge 145:64910690c574 1246 * @brief Indicate the status of Transmit data register empty flag.
AnnaBridge 145:64910690c574 1247 * @note RESET: When next data is written in Transmit data register.
AnnaBridge 145:64910690c574 1248 * SET: When Transmit data register is empty.
AnnaBridge 145:64910690c574 1249 * @rmtoll SR1 TXE LL_I2C_IsActiveFlag_TXE
AnnaBridge 145:64910690c574 1250 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1251 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1252 */
AnnaBridge 145:64910690c574 1253 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_TXE(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1254 {
AnnaBridge 145:64910690c574 1255 return (READ_BIT(I2Cx->SR1, I2C_SR1_TXE) == (I2C_SR1_TXE));
AnnaBridge 145:64910690c574 1256 }
AnnaBridge 145:64910690c574 1257
AnnaBridge 145:64910690c574 1258 /**
AnnaBridge 145:64910690c574 1259 * @brief Indicate the status of Byte Transfer Finished flag.
AnnaBridge 145:64910690c574 1260 * RESET: When Data byte transfer not done.
AnnaBridge 145:64910690c574 1261 * SET: When Data byte transfer succeeded.
AnnaBridge 145:64910690c574 1262 * @rmtoll SR1 BTF LL_I2C_IsActiveFlag_BTF
AnnaBridge 145:64910690c574 1263 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1264 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1265 */
AnnaBridge 145:64910690c574 1266 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_BTF(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1267 {
AnnaBridge 145:64910690c574 1268 return (READ_BIT(I2Cx->SR1, I2C_SR1_BTF) == (I2C_SR1_BTF));
AnnaBridge 145:64910690c574 1269 }
AnnaBridge 145:64910690c574 1270
AnnaBridge 145:64910690c574 1271 /**
AnnaBridge 145:64910690c574 1272 * @brief Indicate the status of Receive data register not empty flag.
AnnaBridge 145:64910690c574 1273 * @note RESET: When Receive data register is read.
AnnaBridge 145:64910690c574 1274 * SET: When the received data is copied in Receive data register.
AnnaBridge 145:64910690c574 1275 * @rmtoll SR1 RXNE LL_I2C_IsActiveFlag_RXNE
AnnaBridge 145:64910690c574 1276 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1277 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1278 */
AnnaBridge 145:64910690c574 1279 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_RXNE(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1280 {
AnnaBridge 145:64910690c574 1281 return (READ_BIT(I2Cx->SR1, I2C_SR1_RXNE) == (I2C_SR1_RXNE));
AnnaBridge 145:64910690c574 1282 }
AnnaBridge 145:64910690c574 1283
AnnaBridge 145:64910690c574 1284 /**
AnnaBridge 145:64910690c574 1285 * @brief Indicate the status of Start Bit (master mode).
AnnaBridge 145:64910690c574 1286 * @note RESET: When No Start condition.
AnnaBridge 145:64910690c574 1287 * SET: When Start condition is generated.
AnnaBridge 145:64910690c574 1288 * @rmtoll SR1 SB LL_I2C_IsActiveFlag_SB
AnnaBridge 145:64910690c574 1289 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1290 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1291 */
AnnaBridge 145:64910690c574 1292 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_SB(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1293 {
AnnaBridge 145:64910690c574 1294 return (READ_BIT(I2Cx->SR1, I2C_SR1_SB) == (I2C_SR1_SB));
AnnaBridge 145:64910690c574 1295 }
AnnaBridge 145:64910690c574 1296
AnnaBridge 145:64910690c574 1297 /**
AnnaBridge 145:64910690c574 1298 * @brief Indicate the status of Address sent (master mode) or Address matched flag (slave mode).
AnnaBridge 145:64910690c574 1299 * @note RESET: Clear default value.
AnnaBridge 145:64910690c574 1300 * SET: When the address is fully sent (master mode) or when the received slave address matched with one of the enabled slave address (slave mode).
AnnaBridge 145:64910690c574 1301 * @rmtoll SR1 ADDR LL_I2C_IsActiveFlag_ADDR
AnnaBridge 145:64910690c574 1302 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1303 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1304 */
AnnaBridge 145:64910690c574 1305 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_ADDR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1306 {
AnnaBridge 145:64910690c574 1307 return (READ_BIT(I2Cx->SR1, I2C_SR1_ADDR) == (I2C_SR1_ADDR));
AnnaBridge 145:64910690c574 1308 }
AnnaBridge 145:64910690c574 1309
AnnaBridge 145:64910690c574 1310 /**
AnnaBridge 145:64910690c574 1311 * @brief Indicate the status of 10-bit header sent (master mode).
AnnaBridge 145:64910690c574 1312 * @note RESET: When no ADD10 event occured.
AnnaBridge 145:64910690c574 1313 * SET: When the master has sent the first address byte (header).
AnnaBridge 145:64910690c574 1314 * @rmtoll SR1 ADD10 LL_I2C_IsActiveFlag_ADD10
AnnaBridge 145:64910690c574 1315 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1316 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1317 */
AnnaBridge 145:64910690c574 1318 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_ADD10(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1319 {
AnnaBridge 145:64910690c574 1320 return (READ_BIT(I2Cx->SR1, I2C_SR1_ADD10) == (I2C_SR1_ADD10));
AnnaBridge 145:64910690c574 1321 }
AnnaBridge 145:64910690c574 1322
AnnaBridge 145:64910690c574 1323 /**
AnnaBridge 145:64910690c574 1324 * @brief Indicate the status of Acknowledge failure flag.
AnnaBridge 145:64910690c574 1325 * @note RESET: No acknowledge failure.
AnnaBridge 145:64910690c574 1326 * SET: When an acknowledge failure is received after a byte transmission.
AnnaBridge 145:64910690c574 1327 * @rmtoll SR1 AF LL_I2C_IsActiveFlag_AF
AnnaBridge 145:64910690c574 1328 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1329 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1330 */
AnnaBridge 145:64910690c574 1331 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_AF(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1332 {
AnnaBridge 145:64910690c574 1333 return (READ_BIT(I2Cx->SR1, I2C_SR1_AF) == (I2C_SR1_AF));
AnnaBridge 145:64910690c574 1334 }
AnnaBridge 145:64910690c574 1335
AnnaBridge 145:64910690c574 1336 /**
AnnaBridge 145:64910690c574 1337 * @brief Indicate the status of Stop detection flag (slave mode).
AnnaBridge 145:64910690c574 1338 * @note RESET: Clear default value.
AnnaBridge 145:64910690c574 1339 * SET: When a Stop condition is detected.
AnnaBridge 145:64910690c574 1340 * @rmtoll SR1 STOPF LL_I2C_IsActiveFlag_STOP
AnnaBridge 145:64910690c574 1341 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1342 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1343 */
AnnaBridge 145:64910690c574 1344 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_STOP(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1345 {
AnnaBridge 145:64910690c574 1346 return (READ_BIT(I2Cx->SR1, I2C_SR1_STOPF) == (I2C_SR1_STOPF));
AnnaBridge 145:64910690c574 1347 }
AnnaBridge 145:64910690c574 1348
AnnaBridge 145:64910690c574 1349 /**
AnnaBridge 145:64910690c574 1350 * @brief Indicate the status of Bus error flag.
AnnaBridge 145:64910690c574 1351 * @note RESET: Clear default value.
AnnaBridge 145:64910690c574 1352 * SET: When a misplaced Start or Stop condition is detected.
AnnaBridge 145:64910690c574 1353 * @rmtoll SR1 BERR LL_I2C_IsActiveFlag_BERR
AnnaBridge 145:64910690c574 1354 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1355 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1356 */
AnnaBridge 145:64910690c574 1357 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_BERR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1358 {
AnnaBridge 145:64910690c574 1359 return (READ_BIT(I2Cx->SR1, I2C_SR1_BERR) == (I2C_SR1_BERR));
AnnaBridge 145:64910690c574 1360 }
AnnaBridge 145:64910690c574 1361
AnnaBridge 145:64910690c574 1362 /**
AnnaBridge 145:64910690c574 1363 * @brief Indicate the status of Arbitration lost flag.
AnnaBridge 145:64910690c574 1364 * @note RESET: Clear default value.
AnnaBridge 145:64910690c574 1365 * SET: When arbitration lost.
AnnaBridge 145:64910690c574 1366 * @rmtoll SR1 ARLO LL_I2C_IsActiveFlag_ARLO
AnnaBridge 145:64910690c574 1367 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1368 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1369 */
AnnaBridge 145:64910690c574 1370 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_ARLO(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1371 {
AnnaBridge 145:64910690c574 1372 return (READ_BIT(I2Cx->SR1, I2C_SR1_ARLO) == (I2C_SR1_ARLO));
AnnaBridge 145:64910690c574 1373 }
AnnaBridge 145:64910690c574 1374
AnnaBridge 145:64910690c574 1375 /**
AnnaBridge 145:64910690c574 1376 * @brief Indicate the status of Overrun/Underrun flag.
AnnaBridge 145:64910690c574 1377 * @note RESET: Clear default value.
AnnaBridge 145:64910690c574 1378 * SET: When an overrun/underrun error occurs (Clock Stretching Disabled).
AnnaBridge 145:64910690c574 1379 * @rmtoll SR1 OVR LL_I2C_IsActiveFlag_OVR
AnnaBridge 145:64910690c574 1380 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1381 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1382 */
AnnaBridge 145:64910690c574 1383 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_OVR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1384 {
AnnaBridge 145:64910690c574 1385 return (READ_BIT(I2Cx->SR1, I2C_SR1_OVR) == (I2C_SR1_OVR));
AnnaBridge 145:64910690c574 1386 }
AnnaBridge 145:64910690c574 1387
AnnaBridge 145:64910690c574 1388 /**
AnnaBridge 145:64910690c574 1389 * @brief Indicate the status of SMBus PEC error flag in reception.
AnnaBridge 145:64910690c574 1390 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1391 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1392 * @rmtoll SR1 PECERR LL_I2C_IsActiveSMBusFlag_PECERR
AnnaBridge 145:64910690c574 1393 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1394 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1395 */
AnnaBridge 145:64910690c574 1396 __STATIC_INLINE uint32_t LL_I2C_IsActiveSMBusFlag_PECERR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1397 {
AnnaBridge 145:64910690c574 1398 return (READ_BIT(I2Cx->SR1, I2C_SR1_PECERR) == (I2C_SR1_PECERR));
AnnaBridge 145:64910690c574 1399 }
AnnaBridge 145:64910690c574 1400
AnnaBridge 145:64910690c574 1401 /**
AnnaBridge 145:64910690c574 1402 * @brief Indicate the status of SMBus Timeout detection flag.
AnnaBridge 145:64910690c574 1403 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1404 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1405 * @rmtoll SR1 TIMEOUT LL_I2C_IsActiveSMBusFlag_TIMEOUT
AnnaBridge 145:64910690c574 1406 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1407 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1408 */
AnnaBridge 145:64910690c574 1409 __STATIC_INLINE uint32_t LL_I2C_IsActiveSMBusFlag_TIMEOUT(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1410 {
AnnaBridge 145:64910690c574 1411 return (READ_BIT(I2Cx->SR1, I2C_SR1_TIMEOUT) == (I2C_SR1_TIMEOUT));
AnnaBridge 145:64910690c574 1412 }
AnnaBridge 145:64910690c574 1413
AnnaBridge 145:64910690c574 1414 /**
AnnaBridge 145:64910690c574 1415 * @brief Indicate the status of SMBus alert flag.
AnnaBridge 145:64910690c574 1416 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1417 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1418 * @rmtoll SR1 SMBALERT LL_I2C_IsActiveSMBusFlag_ALERT
AnnaBridge 145:64910690c574 1419 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1420 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1421 */
AnnaBridge 145:64910690c574 1422 __STATIC_INLINE uint32_t LL_I2C_IsActiveSMBusFlag_ALERT(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1423 {
AnnaBridge 145:64910690c574 1424 return (READ_BIT(I2Cx->SR1, I2C_SR1_SMBALERT) == (I2C_SR1_SMBALERT));
AnnaBridge 145:64910690c574 1425 }
AnnaBridge 145:64910690c574 1426
AnnaBridge 145:64910690c574 1427 /**
AnnaBridge 145:64910690c574 1428 * @brief Indicate the status of Bus Busy flag.
AnnaBridge 145:64910690c574 1429 * @note RESET: Clear default value.
AnnaBridge 145:64910690c574 1430 * SET: When a Start condition is detected.
AnnaBridge 145:64910690c574 1431 * @rmtoll SR2 BUSY LL_I2C_IsActiveFlag_BUSY
AnnaBridge 145:64910690c574 1432 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1433 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1434 */
AnnaBridge 145:64910690c574 1435 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_BUSY(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1436 {
AnnaBridge 145:64910690c574 1437 return (READ_BIT(I2Cx->SR2, I2C_SR2_BUSY) == (I2C_SR2_BUSY));
AnnaBridge 145:64910690c574 1438 }
AnnaBridge 145:64910690c574 1439
AnnaBridge 145:64910690c574 1440 /**
AnnaBridge 145:64910690c574 1441 * @brief Indicate the status of Dual flag.
AnnaBridge 145:64910690c574 1442 * @note RESET: Received address matched with OAR1.
AnnaBridge 145:64910690c574 1443 * SET: Received address matched with OAR2.
AnnaBridge 145:64910690c574 1444 * @rmtoll SR2 DUALF LL_I2C_IsActiveFlag_DUAL
AnnaBridge 145:64910690c574 1445 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1446 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1447 */
AnnaBridge 145:64910690c574 1448 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_DUAL(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1449 {
AnnaBridge 145:64910690c574 1450 return (READ_BIT(I2Cx->SR2, I2C_SR2_DUALF) == (I2C_SR2_DUALF));
AnnaBridge 145:64910690c574 1451 }
AnnaBridge 145:64910690c574 1452
AnnaBridge 145:64910690c574 1453 /**
AnnaBridge 145:64910690c574 1454 * @brief Indicate the status of SMBus Host address reception (Slave mode).
AnnaBridge 145:64910690c574 1455 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1456 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1457 * @note RESET: No SMBus Host address
AnnaBridge 145:64910690c574 1458 * SET: SMBus Host address received.
AnnaBridge 145:64910690c574 1459 * @note This status is cleared by hardware after a STOP condition or repeated START condition.
AnnaBridge 145:64910690c574 1460 * @rmtoll SR2 SMBHOST LL_I2C_IsActiveSMBusFlag_SMBHOST
AnnaBridge 145:64910690c574 1461 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1462 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1463 */
AnnaBridge 145:64910690c574 1464 __STATIC_INLINE uint32_t LL_I2C_IsActiveSMBusFlag_SMBHOST(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1465 {
AnnaBridge 145:64910690c574 1466 return (READ_BIT(I2Cx->SR2, I2C_SR2_SMBHOST) == (I2C_SR2_SMBHOST));
AnnaBridge 145:64910690c574 1467 }
AnnaBridge 145:64910690c574 1468
AnnaBridge 145:64910690c574 1469 /**
AnnaBridge 145:64910690c574 1470 * @brief Indicate the status of SMBus Device default address reception (Slave mode).
AnnaBridge 145:64910690c574 1471 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1472 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1473 * @note RESET: No SMBus Device default address
AnnaBridge 145:64910690c574 1474 * SET: SMBus Device default address received.
AnnaBridge 145:64910690c574 1475 * @note This status is cleared by hardware after a STOP condition or repeated START condition.
AnnaBridge 145:64910690c574 1476 * @rmtoll SR2 SMBDEFAULT LL_I2C_IsActiveSMBusFlag_SMBDEFAULT
AnnaBridge 145:64910690c574 1477 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1478 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1479 */
AnnaBridge 145:64910690c574 1480 __STATIC_INLINE uint32_t LL_I2C_IsActiveSMBusFlag_SMBDEFAULT(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1481 {
AnnaBridge 145:64910690c574 1482 return (READ_BIT(I2Cx->SR2, I2C_SR2_SMBDEFAULT) == (I2C_SR2_SMBDEFAULT));
AnnaBridge 145:64910690c574 1483 }
AnnaBridge 145:64910690c574 1484
AnnaBridge 145:64910690c574 1485 /**
AnnaBridge 145:64910690c574 1486 * @brief Indicate the status of General call address reception (Slave mode).
AnnaBridge 145:64910690c574 1487 * @note RESET: No Generall call address
AnnaBridge 145:64910690c574 1488 * SET: General call address received.
AnnaBridge 145:64910690c574 1489 * @note This status is cleared by hardware after a STOP condition or repeated START condition.
AnnaBridge 145:64910690c574 1490 * @rmtoll SR2 GENCALL LL_I2C_IsActiveFlag_GENCALL
AnnaBridge 145:64910690c574 1491 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1492 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1493 */
AnnaBridge 145:64910690c574 1494 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_GENCALL(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1495 {
AnnaBridge 145:64910690c574 1496 return (READ_BIT(I2Cx->SR2, I2C_SR2_GENCALL) == (I2C_SR2_GENCALL));
AnnaBridge 145:64910690c574 1497 }
AnnaBridge 145:64910690c574 1498
AnnaBridge 145:64910690c574 1499 /**
AnnaBridge 145:64910690c574 1500 * @brief Indicate the status of Master/Slave flag.
AnnaBridge 145:64910690c574 1501 * @note RESET: Slave Mode.
AnnaBridge 145:64910690c574 1502 * SET: Master Mode.
AnnaBridge 145:64910690c574 1503 * @rmtoll SR2 MSL LL_I2C_IsActiveFlag_MSL
AnnaBridge 145:64910690c574 1504 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1505 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1506 */
AnnaBridge 145:64910690c574 1507 __STATIC_INLINE uint32_t LL_I2C_IsActiveFlag_MSL(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1508 {
AnnaBridge 145:64910690c574 1509 return (READ_BIT(I2Cx->SR2, I2C_SR2_MSL) == (I2C_SR2_MSL));
AnnaBridge 145:64910690c574 1510 }
AnnaBridge 145:64910690c574 1511
AnnaBridge 145:64910690c574 1512 /**
AnnaBridge 145:64910690c574 1513 * @brief Clear Address Matched flag.
AnnaBridge 145:64910690c574 1514 * @note Clearing this flag is done by a read access to the I2Cx_SR1
AnnaBridge 145:64910690c574 1515 * register followed by a read access to the I2Cx_SR2 register.
AnnaBridge 145:64910690c574 1516 * @rmtoll SR1 ADDR LL_I2C_ClearFlag_ADDR
AnnaBridge 145:64910690c574 1517 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1518 * @retval None
AnnaBridge 145:64910690c574 1519 */
AnnaBridge 145:64910690c574 1520 __STATIC_INLINE void LL_I2C_ClearFlag_ADDR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1521 {
AnnaBridge 145:64910690c574 1522 __IO uint32_t tmpreg;
AnnaBridge 145:64910690c574 1523 tmpreg = I2Cx->SR1;
AnnaBridge 145:64910690c574 1524 (void) tmpreg;
AnnaBridge 145:64910690c574 1525 tmpreg = I2Cx->SR2;
AnnaBridge 145:64910690c574 1526 (void) tmpreg;
AnnaBridge 145:64910690c574 1527 }
AnnaBridge 145:64910690c574 1528
AnnaBridge 145:64910690c574 1529 /**
AnnaBridge 145:64910690c574 1530 * @brief Clear Acknowledge failure flag.
AnnaBridge 145:64910690c574 1531 * @rmtoll SR1 AF LL_I2C_ClearFlag_AF
AnnaBridge 145:64910690c574 1532 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1533 * @retval None
AnnaBridge 145:64910690c574 1534 */
AnnaBridge 145:64910690c574 1535 __STATIC_INLINE void LL_I2C_ClearFlag_AF(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1536 {
AnnaBridge 145:64910690c574 1537 CLEAR_BIT(I2Cx->SR1, I2C_SR1_AF);
AnnaBridge 145:64910690c574 1538 }
AnnaBridge 145:64910690c574 1539
AnnaBridge 145:64910690c574 1540 /**
AnnaBridge 145:64910690c574 1541 * @brief Clear Stop detection flag.
AnnaBridge 145:64910690c574 1542 * @note Clearing this flag is done by a read access to the I2Cx_SR1
AnnaBridge 145:64910690c574 1543 * register followed by a write access to I2Cx_CR1 register.
AnnaBridge 145:64910690c574 1544 * @rmtoll SR1 STOPF LL_I2C_ClearFlag_STOP\n
AnnaBridge 145:64910690c574 1545 * CR1 PE LL_I2C_ClearFlag_STOP
AnnaBridge 145:64910690c574 1546 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1547 * @retval None
AnnaBridge 145:64910690c574 1548 */
AnnaBridge 145:64910690c574 1549 __STATIC_INLINE void LL_I2C_ClearFlag_STOP(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1550 {
AnnaBridge 145:64910690c574 1551 __IO uint32_t tmpreg;
AnnaBridge 145:64910690c574 1552 tmpreg = I2Cx->SR1;
AnnaBridge 145:64910690c574 1553 (void) tmpreg;
AnnaBridge 145:64910690c574 1554 SET_BIT(I2Cx->CR1, I2C_CR1_PE);
AnnaBridge 145:64910690c574 1555 }
AnnaBridge 145:64910690c574 1556
AnnaBridge 145:64910690c574 1557 /**
AnnaBridge 145:64910690c574 1558 * @brief Clear Bus error flag.
AnnaBridge 145:64910690c574 1559 * @rmtoll SR1 BERR LL_I2C_ClearFlag_BERR
AnnaBridge 145:64910690c574 1560 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1561 * @retval None
AnnaBridge 145:64910690c574 1562 */
AnnaBridge 145:64910690c574 1563 __STATIC_INLINE void LL_I2C_ClearFlag_BERR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1564 {
AnnaBridge 145:64910690c574 1565 CLEAR_BIT(I2Cx->SR1, I2C_SR1_BERR);
AnnaBridge 145:64910690c574 1566 }
AnnaBridge 145:64910690c574 1567
AnnaBridge 145:64910690c574 1568 /**
AnnaBridge 145:64910690c574 1569 * @brief Clear Arbitration lost flag.
AnnaBridge 145:64910690c574 1570 * @rmtoll SR1 ARLO LL_I2C_ClearFlag_ARLO
AnnaBridge 145:64910690c574 1571 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1572 * @retval None
AnnaBridge 145:64910690c574 1573 */
AnnaBridge 145:64910690c574 1574 __STATIC_INLINE void LL_I2C_ClearFlag_ARLO(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1575 {
AnnaBridge 145:64910690c574 1576 CLEAR_BIT(I2Cx->SR1, I2C_SR1_ARLO);
AnnaBridge 145:64910690c574 1577 }
AnnaBridge 145:64910690c574 1578
AnnaBridge 145:64910690c574 1579 /**
AnnaBridge 145:64910690c574 1580 * @brief Clear Overrun/Underrun flag.
AnnaBridge 145:64910690c574 1581 * @rmtoll SR1 OVR LL_I2C_ClearFlag_OVR
AnnaBridge 145:64910690c574 1582 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1583 * @retval None
AnnaBridge 145:64910690c574 1584 */
AnnaBridge 145:64910690c574 1585 __STATIC_INLINE void LL_I2C_ClearFlag_OVR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1586 {
AnnaBridge 145:64910690c574 1587 CLEAR_BIT(I2Cx->SR1, I2C_SR1_OVR);
AnnaBridge 145:64910690c574 1588 }
AnnaBridge 145:64910690c574 1589
AnnaBridge 145:64910690c574 1590 /**
AnnaBridge 145:64910690c574 1591 * @brief Clear SMBus PEC error flag.
AnnaBridge 145:64910690c574 1592 * @rmtoll SR1 PECERR LL_I2C_ClearSMBusFlag_PECERR
AnnaBridge 145:64910690c574 1593 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1594 * @retval None
AnnaBridge 145:64910690c574 1595 */
AnnaBridge 145:64910690c574 1596 __STATIC_INLINE void LL_I2C_ClearSMBusFlag_PECERR(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1597 {
AnnaBridge 145:64910690c574 1598 CLEAR_BIT(I2Cx->SR1, I2C_SR1_PECERR);
AnnaBridge 145:64910690c574 1599 }
AnnaBridge 145:64910690c574 1600
AnnaBridge 145:64910690c574 1601 /**
AnnaBridge 145:64910690c574 1602 * @brief Clear SMBus Timeout detection flag.
AnnaBridge 145:64910690c574 1603 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1604 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1605 * @rmtoll SR1 TIMEOUT LL_I2C_ClearSMBusFlag_TIMEOUT
AnnaBridge 145:64910690c574 1606 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1607 * @retval None
AnnaBridge 145:64910690c574 1608 */
AnnaBridge 145:64910690c574 1609 __STATIC_INLINE void LL_I2C_ClearSMBusFlag_TIMEOUT(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1610 {
AnnaBridge 145:64910690c574 1611 CLEAR_BIT(I2Cx->SR1, I2C_SR1_TIMEOUT);
AnnaBridge 145:64910690c574 1612 }
AnnaBridge 145:64910690c574 1613
AnnaBridge 145:64910690c574 1614 /**
AnnaBridge 145:64910690c574 1615 * @brief Clear SMBus Alert flag.
AnnaBridge 145:64910690c574 1616 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1617 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1618 * @rmtoll SR1 SMBALERT LL_I2C_ClearSMBusFlag_ALERT
AnnaBridge 145:64910690c574 1619 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1620 * @retval None
AnnaBridge 145:64910690c574 1621 */
AnnaBridge 145:64910690c574 1622 __STATIC_INLINE void LL_I2C_ClearSMBusFlag_ALERT(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1623 {
AnnaBridge 145:64910690c574 1624 CLEAR_BIT(I2Cx->SR1, I2C_SR1_SMBALERT);
AnnaBridge 145:64910690c574 1625 }
AnnaBridge 145:64910690c574 1626
AnnaBridge 145:64910690c574 1627 /**
AnnaBridge 145:64910690c574 1628 * @}
AnnaBridge 145:64910690c574 1629 */
AnnaBridge 145:64910690c574 1630
AnnaBridge 145:64910690c574 1631 /** @defgroup I2C_LL_EF_Data_Management Data_Management
AnnaBridge 145:64910690c574 1632 * @{
AnnaBridge 145:64910690c574 1633 */
AnnaBridge 145:64910690c574 1634
AnnaBridge 145:64910690c574 1635 /**
AnnaBridge 145:64910690c574 1636 * @brief Enable Reset of I2C peripheral.
AnnaBridge 145:64910690c574 1637 * @rmtoll CR1 SWRST LL_I2C_EnableReset
AnnaBridge 145:64910690c574 1638 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1639 * @retval None
AnnaBridge 145:64910690c574 1640 */
AnnaBridge 145:64910690c574 1641 __STATIC_INLINE void LL_I2C_EnableReset(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1642 {
AnnaBridge 145:64910690c574 1643 SET_BIT(I2Cx->CR1, I2C_CR1_SWRST);
AnnaBridge 145:64910690c574 1644 }
AnnaBridge 145:64910690c574 1645
AnnaBridge 145:64910690c574 1646 /**
AnnaBridge 145:64910690c574 1647 * @brief Disable Reset of I2C peripheral.
AnnaBridge 145:64910690c574 1648 * @rmtoll CR1 SWRST LL_I2C_DisableReset
AnnaBridge 145:64910690c574 1649 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1650 * @retval None
AnnaBridge 145:64910690c574 1651 */
AnnaBridge 145:64910690c574 1652 __STATIC_INLINE void LL_I2C_DisableReset(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1653 {
AnnaBridge 145:64910690c574 1654 CLEAR_BIT(I2Cx->CR1, I2C_CR1_SWRST);
AnnaBridge 145:64910690c574 1655 }
AnnaBridge 145:64910690c574 1656
AnnaBridge 145:64910690c574 1657 /**
AnnaBridge 145:64910690c574 1658 * @brief Check if the I2C peripheral is under reset state or not.
AnnaBridge 145:64910690c574 1659 * @rmtoll CR1 SWRST LL_I2C_IsResetEnabled
AnnaBridge 145:64910690c574 1660 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1661 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1662 */
AnnaBridge 145:64910690c574 1663 __STATIC_INLINE uint32_t LL_I2C_IsResetEnabled(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1664 {
AnnaBridge 145:64910690c574 1665 return (READ_BIT(I2Cx->CR1, I2C_CR1_SWRST) == (I2C_CR1_SWRST));
AnnaBridge 145:64910690c574 1666 }
AnnaBridge 145:64910690c574 1667
AnnaBridge 145:64910690c574 1668 /**
AnnaBridge 145:64910690c574 1669 * @brief Prepare the generation of a ACKnowledge or Non ACKnowledge condition after the address receive match code or next received byte.
AnnaBridge 145:64910690c574 1670 * @note Usage in Slave or Master mode.
AnnaBridge 145:64910690c574 1671 * @rmtoll CR1 ACK LL_I2C_AcknowledgeNextData
AnnaBridge 145:64910690c574 1672 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1673 * @param TypeAcknowledge This parameter can be one of the following values:
AnnaBridge 145:64910690c574 1674 * @arg @ref LL_I2C_ACK
AnnaBridge 145:64910690c574 1675 * @arg @ref LL_I2C_NACK
AnnaBridge 145:64910690c574 1676 * @retval None
AnnaBridge 145:64910690c574 1677 */
AnnaBridge 145:64910690c574 1678 __STATIC_INLINE void LL_I2C_AcknowledgeNextData(I2C_TypeDef *I2Cx, uint32_t TypeAcknowledge)
AnnaBridge 145:64910690c574 1679 {
AnnaBridge 145:64910690c574 1680 MODIFY_REG(I2Cx->CR1, I2C_CR1_ACK, TypeAcknowledge);
AnnaBridge 145:64910690c574 1681 }
AnnaBridge 145:64910690c574 1682
AnnaBridge 145:64910690c574 1683 /**
AnnaBridge 145:64910690c574 1684 * @brief Generate a START or RESTART condition
AnnaBridge 145:64910690c574 1685 * @note The START bit can be set even if bus is BUSY or I2C is in slave mode.
AnnaBridge 145:64910690c574 1686 * This action has no effect when RELOAD is set.
AnnaBridge 145:64910690c574 1687 * @rmtoll CR1 START LL_I2C_GenerateStartCondition
AnnaBridge 145:64910690c574 1688 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1689 * @retval None
AnnaBridge 145:64910690c574 1690 */
AnnaBridge 145:64910690c574 1691 __STATIC_INLINE void LL_I2C_GenerateStartCondition(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1692 {
AnnaBridge 145:64910690c574 1693 SET_BIT(I2Cx->CR1, I2C_CR1_START);
AnnaBridge 145:64910690c574 1694 }
AnnaBridge 145:64910690c574 1695
AnnaBridge 145:64910690c574 1696 /**
AnnaBridge 145:64910690c574 1697 * @brief Generate a STOP condition after the current byte transfer (master mode).
AnnaBridge 145:64910690c574 1698 * @rmtoll CR1 STOP LL_I2C_GenerateStopCondition
AnnaBridge 145:64910690c574 1699 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1700 * @retval None
AnnaBridge 145:64910690c574 1701 */
AnnaBridge 145:64910690c574 1702 __STATIC_INLINE void LL_I2C_GenerateStopCondition(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1703 {
AnnaBridge 145:64910690c574 1704 SET_BIT(I2Cx->CR1, I2C_CR1_STOP);
AnnaBridge 145:64910690c574 1705 }
AnnaBridge 145:64910690c574 1706
AnnaBridge 145:64910690c574 1707 /**
AnnaBridge 145:64910690c574 1708 * @brief Enable bit POS (master/host mode).
AnnaBridge 145:64910690c574 1709 * @note In that case, the ACK bit controls the (N)ACK of the next byte received or the PEC bit indicates that the next byte in shift register is a PEC.
AnnaBridge 145:64910690c574 1710 * @rmtoll CR1 POS LL_I2C_EnableBitPOS
AnnaBridge 145:64910690c574 1711 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1712 * @retval None
AnnaBridge 145:64910690c574 1713 */
AnnaBridge 145:64910690c574 1714 __STATIC_INLINE void LL_I2C_EnableBitPOS(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1715 {
AnnaBridge 145:64910690c574 1716 SET_BIT(I2Cx->CR1, I2C_CR1_POS);
AnnaBridge 145:64910690c574 1717 }
AnnaBridge 145:64910690c574 1718
AnnaBridge 145:64910690c574 1719 /**
AnnaBridge 145:64910690c574 1720 * @brief Disable bit POS (master/host mode).
AnnaBridge 145:64910690c574 1721 * @note In that case, the ACK bit controls the (N)ACK of the current byte received or the PEC bit indicates that the current byte in shift register is a PEC.
AnnaBridge 145:64910690c574 1722 * @rmtoll CR1 POS LL_I2C_DisableBitPOS
AnnaBridge 145:64910690c574 1723 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1724 * @retval None
AnnaBridge 145:64910690c574 1725 */
AnnaBridge 145:64910690c574 1726 __STATIC_INLINE void LL_I2C_DisableBitPOS(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1727 {
AnnaBridge 145:64910690c574 1728 CLEAR_BIT(I2Cx->CR1, I2C_CR1_POS);
AnnaBridge 145:64910690c574 1729 }
AnnaBridge 145:64910690c574 1730
AnnaBridge 145:64910690c574 1731 /**
AnnaBridge 145:64910690c574 1732 * @brief Check if bit POS is enabled or disabled.
AnnaBridge 145:64910690c574 1733 * @rmtoll CR1 POS LL_I2C_IsEnabledBitPOS
AnnaBridge 145:64910690c574 1734 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1735 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1736 */
AnnaBridge 145:64910690c574 1737 __STATIC_INLINE uint32_t LL_I2C_IsEnabledBitPOS(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1738 {
AnnaBridge 145:64910690c574 1739 return (READ_BIT(I2Cx->CR1, I2C_CR1_POS) == (I2C_CR1_POS));
AnnaBridge 145:64910690c574 1740 }
AnnaBridge 145:64910690c574 1741
AnnaBridge 145:64910690c574 1742 /**
AnnaBridge 145:64910690c574 1743 * @brief Indicate the value of transfer direction.
AnnaBridge 145:64910690c574 1744 * @note RESET: Bus is in read transfer (peripheral point of view).
AnnaBridge 145:64910690c574 1745 * SET: Bus is in write transfer (peripheral point of view).
AnnaBridge 145:64910690c574 1746 * @rmtoll SR2 TRA LL_I2C_GetTransferDirection
AnnaBridge 145:64910690c574 1747 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1748 * @retval Returned value can be one of the following values:
AnnaBridge 145:64910690c574 1749 * @arg @ref LL_I2C_DIRECTION_WRITE
AnnaBridge 145:64910690c574 1750 * @arg @ref LL_I2C_DIRECTION_READ
AnnaBridge 145:64910690c574 1751 */
AnnaBridge 145:64910690c574 1752 __STATIC_INLINE uint32_t LL_I2C_GetTransferDirection(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1753 {
AnnaBridge 145:64910690c574 1754 return (uint32_t)(READ_BIT(I2Cx->SR2, I2C_SR2_TRA));
AnnaBridge 145:64910690c574 1755 }
AnnaBridge 145:64910690c574 1756
AnnaBridge 145:64910690c574 1757 /**
AnnaBridge 145:64910690c574 1758 * @brief Enable DMA last transfer.
AnnaBridge 145:64910690c574 1759 * @note This action mean that next DMA EOT is the last transfer.
AnnaBridge 145:64910690c574 1760 * @rmtoll CR2 LAST LL_I2C_EnableLastDMA
AnnaBridge 145:64910690c574 1761 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1762 * @retval None
AnnaBridge 145:64910690c574 1763 */
AnnaBridge 145:64910690c574 1764 __STATIC_INLINE void LL_I2C_EnableLastDMA(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1765 {
AnnaBridge 145:64910690c574 1766 SET_BIT(I2Cx->CR2, I2C_CR2_LAST);
AnnaBridge 145:64910690c574 1767 }
AnnaBridge 145:64910690c574 1768
AnnaBridge 145:64910690c574 1769 /**
AnnaBridge 145:64910690c574 1770 * @brief Disable DMA last transfer.
AnnaBridge 145:64910690c574 1771 * @note This action mean that next DMA EOT is not the last transfer.
AnnaBridge 145:64910690c574 1772 * @rmtoll CR2 LAST LL_I2C_DisableLastDMA
AnnaBridge 145:64910690c574 1773 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1774 * @retval None
AnnaBridge 145:64910690c574 1775 */
AnnaBridge 145:64910690c574 1776 __STATIC_INLINE void LL_I2C_DisableLastDMA(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1777 {
AnnaBridge 145:64910690c574 1778 CLEAR_BIT(I2Cx->CR2, I2C_CR2_LAST);
AnnaBridge 145:64910690c574 1779 }
AnnaBridge 145:64910690c574 1780
AnnaBridge 145:64910690c574 1781 /**
AnnaBridge 145:64910690c574 1782 * @brief Check if DMA last transfer is enabled or disabled.
AnnaBridge 145:64910690c574 1783 * @rmtoll CR2 LAST LL_I2C_IsEnabledLastDMA
AnnaBridge 145:64910690c574 1784 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1785 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1786 */
AnnaBridge 145:64910690c574 1787 __STATIC_INLINE uint32_t LL_I2C_IsEnabledLastDMA(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1788 {
AnnaBridge 145:64910690c574 1789 return (READ_BIT(I2Cx->CR2, I2C_CR2_LAST) == (I2C_CR2_LAST));
AnnaBridge 145:64910690c574 1790 }
AnnaBridge 145:64910690c574 1791
AnnaBridge 145:64910690c574 1792 /**
AnnaBridge 145:64910690c574 1793 * @brief Enable transfer or internal comparison of the SMBus Packet Error byte (transmission or reception mode).
AnnaBridge 145:64910690c574 1794 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1795 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1796 * @note This feature is cleared by hardware when the PEC byte is transferred or compared,
AnnaBridge 145:64910690c574 1797 * or by a START or STOP condition, it is also cleared by software.
AnnaBridge 145:64910690c574 1798 * @rmtoll CR1 PEC LL_I2C_EnableSMBusPECCompare
AnnaBridge 145:64910690c574 1799 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1800 * @retval None
AnnaBridge 145:64910690c574 1801 */
AnnaBridge 145:64910690c574 1802 __STATIC_INLINE void LL_I2C_EnableSMBusPECCompare(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1803 {
AnnaBridge 145:64910690c574 1804 SET_BIT(I2Cx->CR1, I2C_CR1_PEC);
AnnaBridge 145:64910690c574 1805 }
AnnaBridge 145:64910690c574 1806
AnnaBridge 145:64910690c574 1807 /**
AnnaBridge 145:64910690c574 1808 * @brief Disable transfer or internal comparison of the SMBus Packet Error byte (transmission or reception mode).
AnnaBridge 145:64910690c574 1809 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1810 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1811 * @rmtoll CR1 PEC LL_I2C_DisableSMBusPECCompare
AnnaBridge 145:64910690c574 1812 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1813 * @retval None
AnnaBridge 145:64910690c574 1814 */
AnnaBridge 145:64910690c574 1815 __STATIC_INLINE void LL_I2C_DisableSMBusPECCompare(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1816 {
AnnaBridge 145:64910690c574 1817 CLEAR_BIT(I2Cx->CR1, I2C_CR1_PEC);
AnnaBridge 145:64910690c574 1818 }
AnnaBridge 145:64910690c574 1819
AnnaBridge 145:64910690c574 1820 /**
AnnaBridge 145:64910690c574 1821 * @brief Check if the SMBus Packet Error byte transfer or internal comparison is requested or not.
AnnaBridge 145:64910690c574 1822 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1823 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1824 * @rmtoll CR1 PEC LL_I2C_IsEnabledSMBusPECCompare
AnnaBridge 145:64910690c574 1825 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1826 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 1827 */
AnnaBridge 145:64910690c574 1828 __STATIC_INLINE uint32_t LL_I2C_IsEnabledSMBusPECCompare(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1829 {
AnnaBridge 145:64910690c574 1830 return (READ_BIT(I2Cx->CR1, I2C_CR1_PEC) == (I2C_CR1_PEC));
AnnaBridge 145:64910690c574 1831 }
AnnaBridge 145:64910690c574 1832
AnnaBridge 145:64910690c574 1833 /**
AnnaBridge 145:64910690c574 1834 * @brief Get the SMBus Packet Error byte calculated.
AnnaBridge 145:64910690c574 1835 * @note Macro @ref IS_SMBUS_ALL_INSTANCE(I2Cx) can be used to check whether or not
AnnaBridge 145:64910690c574 1836 * SMBus feature is supported by the I2Cx Instance.
AnnaBridge 145:64910690c574 1837 * @rmtoll SR2 PEC LL_I2C_GetSMBusPEC
AnnaBridge 145:64910690c574 1838 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1839 * @retval Value between Min_Data=0x00 and Max_Data=0xFF
AnnaBridge 145:64910690c574 1840 */
AnnaBridge 145:64910690c574 1841 __STATIC_INLINE uint32_t LL_I2C_GetSMBusPEC(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1842 {
AnnaBridge 145:64910690c574 1843 return (uint32_t)(READ_BIT(I2Cx->SR2, I2C_SR2_PEC) >> I2C_SR2_PEC_Pos);
AnnaBridge 145:64910690c574 1844 }
AnnaBridge 145:64910690c574 1845
AnnaBridge 145:64910690c574 1846 /**
AnnaBridge 145:64910690c574 1847 * @brief Read Receive Data register.
AnnaBridge 145:64910690c574 1848 * @rmtoll DR DR LL_I2C_ReceiveData8
AnnaBridge 145:64910690c574 1849 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1850 * @retval Value between Min_Data=0x0 and Max_Data=0xFF
AnnaBridge 145:64910690c574 1851 */
AnnaBridge 145:64910690c574 1852 __STATIC_INLINE uint8_t LL_I2C_ReceiveData8(I2C_TypeDef *I2Cx)
AnnaBridge 145:64910690c574 1853 {
AnnaBridge 145:64910690c574 1854 return (uint8_t)(READ_BIT(I2Cx->DR, I2C_DR_DR));
AnnaBridge 145:64910690c574 1855 }
AnnaBridge 145:64910690c574 1856
AnnaBridge 145:64910690c574 1857 /**
AnnaBridge 145:64910690c574 1858 * @brief Write in Transmit Data Register .
AnnaBridge 145:64910690c574 1859 * @rmtoll DR DR LL_I2C_TransmitData8
AnnaBridge 145:64910690c574 1860 * @param I2Cx I2C Instance.
AnnaBridge 145:64910690c574 1861 * @param Data Value between Min_Data=0x0 and Max_Data=0xFF
AnnaBridge 145:64910690c574 1862 * @retval None
AnnaBridge 145:64910690c574 1863 */
AnnaBridge 145:64910690c574 1864 __STATIC_INLINE void LL_I2C_TransmitData8(I2C_TypeDef *I2Cx, uint8_t Data)
AnnaBridge 145:64910690c574 1865 {
AnnaBridge 145:64910690c574 1866 MODIFY_REG(I2Cx->DR, I2C_DR_DR, Data);
AnnaBridge 145:64910690c574 1867 }
AnnaBridge 145:64910690c574 1868
AnnaBridge 145:64910690c574 1869 /**
AnnaBridge 145:64910690c574 1870 * @}
AnnaBridge 145:64910690c574 1871 */
AnnaBridge 145:64910690c574 1872
AnnaBridge 145:64910690c574 1873 #if defined(USE_FULL_LL_DRIVER)
AnnaBridge 145:64910690c574 1874 /** @defgroup I2C_LL_EF_Init Initialization and de-initialization functions
AnnaBridge 145:64910690c574 1875 * @{
AnnaBridge 145:64910690c574 1876 */
AnnaBridge 145:64910690c574 1877
AnnaBridge 145:64910690c574 1878 uint32_t LL_I2C_Init(I2C_TypeDef *I2Cx, LL_I2C_InitTypeDef *I2C_InitStruct);
AnnaBridge 145:64910690c574 1879 uint32_t LL_I2C_DeInit(I2C_TypeDef *I2Cx);
AnnaBridge 145:64910690c574 1880 void LL_I2C_StructInit(LL_I2C_InitTypeDef *I2C_InitStruct);
AnnaBridge 145:64910690c574 1881
AnnaBridge 145:64910690c574 1882
AnnaBridge 145:64910690c574 1883 /**
AnnaBridge 145:64910690c574 1884 * @}
AnnaBridge 145:64910690c574 1885 */
AnnaBridge 145:64910690c574 1886 #endif /* USE_FULL_LL_DRIVER */
AnnaBridge 145:64910690c574 1887
AnnaBridge 145:64910690c574 1888 /**
AnnaBridge 145:64910690c574 1889 * @}
AnnaBridge 145:64910690c574 1890 */
AnnaBridge 145:64910690c574 1891
AnnaBridge 145:64910690c574 1892 /**
AnnaBridge 145:64910690c574 1893 * @}
AnnaBridge 145:64910690c574 1894 */
AnnaBridge 145:64910690c574 1895
AnnaBridge 145:64910690c574 1896 #endif /* I2C1 || I2C2 || I2C3 */
AnnaBridge 145:64910690c574 1897
AnnaBridge 145:64910690c574 1898 /**
AnnaBridge 145:64910690c574 1899 * @}
AnnaBridge 145:64910690c574 1900 */
AnnaBridge 145:64910690c574 1901
AnnaBridge 145:64910690c574 1902 #ifdef __cplusplus
AnnaBridge 145:64910690c574 1903 }
AnnaBridge 145:64910690c574 1904 #endif
AnnaBridge 145:64910690c574 1905
AnnaBridge 145:64910690c574 1906 #endif /* __STM32F4xx_LL_I2C_H */
AnnaBridge 145:64910690c574 1907
AnnaBridge 145:64910690c574 1908 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/