The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
Anna Bridge
Date:
Fri Jun 22 15:38:59 2018 +0100
Revision:
169:a7c7b631e539
Parent:
163:e59c8e839560
mbed library. Release version 162

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 156:ff21514d8981 1 /**
AnnaBridge 156:ff21514d8981 2 ******************************************************************************
AnnaBridge 156:ff21514d8981 3 * @file stm32f4xx_hal_pwr_ex.h
AnnaBridge 156:ff21514d8981 4 * @author MCD Application Team
AnnaBridge 156:ff21514d8981 5 * @brief Header file of PWR HAL Extension module.
AnnaBridge 156:ff21514d8981 6 ******************************************************************************
AnnaBridge 156:ff21514d8981 7 * @attention
AnnaBridge 156:ff21514d8981 8 *
AnnaBridge 156:ff21514d8981 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 156:ff21514d8981 10 *
AnnaBridge 156:ff21514d8981 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 156:ff21514d8981 12 * are permitted provided that the following conditions are met:
AnnaBridge 156:ff21514d8981 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 156:ff21514d8981 14 * this list of conditions and the following disclaimer.
AnnaBridge 156:ff21514d8981 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 156:ff21514d8981 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 156:ff21514d8981 17 * and/or other materials provided with the distribution.
AnnaBridge 156:ff21514d8981 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 156:ff21514d8981 19 * may be used to endorse or promote products derived from this software
AnnaBridge 156:ff21514d8981 20 * without specific prior written permission.
AnnaBridge 156:ff21514d8981 21 *
AnnaBridge 156:ff21514d8981 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 156:ff21514d8981 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 156:ff21514d8981 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 156:ff21514d8981 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 156:ff21514d8981 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 156:ff21514d8981 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 156:ff21514d8981 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 156:ff21514d8981 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 156:ff21514d8981 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 156:ff21514d8981 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 156:ff21514d8981 32 *
AnnaBridge 156:ff21514d8981 33 ******************************************************************************
AnnaBridge 156:ff21514d8981 34 */
AnnaBridge 156:ff21514d8981 35
AnnaBridge 156:ff21514d8981 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 156:ff21514d8981 37 #ifndef __STM32F4xx_HAL_PWR_EX_H
AnnaBridge 156:ff21514d8981 38 #define __STM32F4xx_HAL_PWR_EX_H
AnnaBridge 156:ff21514d8981 39
AnnaBridge 156:ff21514d8981 40 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 41 extern "C" {
AnnaBridge 156:ff21514d8981 42 #endif
AnnaBridge 156:ff21514d8981 43
AnnaBridge 156:ff21514d8981 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 45 #include "stm32f4xx_hal_def.h"
AnnaBridge 156:ff21514d8981 46
AnnaBridge 156:ff21514d8981 47 /** @addtogroup STM32F4xx_HAL_Driver
AnnaBridge 156:ff21514d8981 48 * @{
AnnaBridge 156:ff21514d8981 49 */
AnnaBridge 156:ff21514d8981 50
AnnaBridge 156:ff21514d8981 51 /** @addtogroup PWREx
AnnaBridge 156:ff21514d8981 52 * @{
AnnaBridge 156:ff21514d8981 53 */
AnnaBridge 156:ff21514d8981 54
AnnaBridge 156:ff21514d8981 55 /* Exported types ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 56 /* Exported constants --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 57 /** @defgroup PWREx_Exported_Constants PWREx Exported Constants
AnnaBridge 156:ff21514d8981 58 * @{
AnnaBridge 156:ff21514d8981 59 */
AnnaBridge 156:ff21514d8981 60 #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\
AnnaBridge 156:ff21514d8981 61 defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 156:ff21514d8981 62
AnnaBridge 156:ff21514d8981 63 /** @defgroup PWREx_Regulator_state_in_UnderDrive_mode PWREx Regulator state in UnderDrive mode
AnnaBridge 156:ff21514d8981 64 * @{
AnnaBridge 156:ff21514d8981 65 */
AnnaBridge 156:ff21514d8981 66 #define PWR_MAINREGULATOR_UNDERDRIVE_ON PWR_CR_MRUDS
AnnaBridge 156:ff21514d8981 67 #define PWR_LOWPOWERREGULATOR_UNDERDRIVE_ON ((uint32_t)(PWR_CR_LPDS | PWR_CR_LPUDS))
AnnaBridge 156:ff21514d8981 68 /**
AnnaBridge 156:ff21514d8981 69 * @}
AnnaBridge 156:ff21514d8981 70 */
AnnaBridge 156:ff21514d8981 71
AnnaBridge 156:ff21514d8981 72 /** @defgroup PWREx_Over_Under_Drive_Flag PWREx Over Under Drive Flag
AnnaBridge 156:ff21514d8981 73 * @{
AnnaBridge 156:ff21514d8981 74 */
AnnaBridge 156:ff21514d8981 75 #define PWR_FLAG_ODRDY PWR_CSR_ODRDY
AnnaBridge 156:ff21514d8981 76 #define PWR_FLAG_ODSWRDY PWR_CSR_ODSWRDY
AnnaBridge 156:ff21514d8981 77 #define PWR_FLAG_UDRDY PWR_CSR_UDSWRDY
AnnaBridge 156:ff21514d8981 78 /**
AnnaBridge 156:ff21514d8981 79 * @}
AnnaBridge 156:ff21514d8981 80 */
AnnaBridge 156:ff21514d8981 81 #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx || STM32F479xx */
AnnaBridge 156:ff21514d8981 82
AnnaBridge 156:ff21514d8981 83 /** @defgroup PWREx_Regulator_Voltage_Scale PWREx Regulator Voltage Scale
AnnaBridge 156:ff21514d8981 84 * @{
AnnaBridge 156:ff21514d8981 85 */
AnnaBridge 156:ff21514d8981 86 #if defined(STM32F405xx) || defined(STM32F407xx) || defined(STM32F415xx) || defined(STM32F417xx)
AnnaBridge 156:ff21514d8981 87 #define PWR_REGULATOR_VOLTAGE_SCALE1 PWR_CR_VOS /* Scale 1 mode(default value at reset): the maximum value of fHCLK = 168 MHz. */
AnnaBridge 156:ff21514d8981 88 #define PWR_REGULATOR_VOLTAGE_SCALE2 0x00000000U /* Scale 2 mode: the maximum value of fHCLK = 144 MHz. */
AnnaBridge 156:ff21514d8981 89 #else
AnnaBridge 156:ff21514d8981 90 #define PWR_REGULATOR_VOLTAGE_SCALE1 PWR_CR_VOS /* Scale 1 mode(default value at reset): the maximum value of fHCLK is 168 MHz. It can be extended to
AnnaBridge 156:ff21514d8981 91 180 MHz by activating the over-drive mode. */
AnnaBridge 156:ff21514d8981 92 #define PWR_REGULATOR_VOLTAGE_SCALE2 PWR_CR_VOS_1 /* Scale 2 mode: the maximum value of fHCLK is 144 MHz. It can be extended to
AnnaBridge 156:ff21514d8981 93 168 MHz by activating the over-drive mode. */
AnnaBridge 156:ff21514d8981 94 #define PWR_REGULATOR_VOLTAGE_SCALE3 PWR_CR_VOS_0 /* Scale 3 mode: the maximum value of fHCLK is 120 MHz. */
AnnaBridge 156:ff21514d8981 95 #endif /* STM32F405xx || STM32F407xx || STM32F415xx || STM32F417xx */
AnnaBridge 156:ff21514d8981 96 /**
AnnaBridge 156:ff21514d8981 97 * @}
AnnaBridge 156:ff21514d8981 98 */
AnnaBridge 156:ff21514d8981 99 #if defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx) || defined(STM32F446xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || \
AnnaBridge 156:ff21514d8981 100 defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
AnnaBridge 156:ff21514d8981 101 /** @defgroup PWREx_WakeUp_Pins PWREx WakeUp Pins
AnnaBridge 156:ff21514d8981 102 * @{
AnnaBridge 156:ff21514d8981 103 */
AnnaBridge 156:ff21514d8981 104 #define PWR_WAKEUP_PIN2 0x00000080U
AnnaBridge 156:ff21514d8981 105 #if defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx) || defined(STM32F412Zx) || defined(STM32F412Vx) || \
AnnaBridge 156:ff21514d8981 106 defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
AnnaBridge 156:ff21514d8981 107 #define PWR_WAKEUP_PIN3 0x00000040U
AnnaBridge 156:ff21514d8981 108 #endif /* STM32F410xx || STM32F412Zx || STM32F412Vx || STM32F412Rx || STM32F412Zx || STM32F412Vx || \
AnnaBridge 156:ff21514d8981 109 STM32F412Rx || STM32F412Cx || STM32F413xx || STM32F423xx */
AnnaBridge 156:ff21514d8981 110 /**
AnnaBridge 156:ff21514d8981 111 * @}
AnnaBridge 156:ff21514d8981 112 */
AnnaBridge 156:ff21514d8981 113 #endif /* STM32F410xx || STM32F446xx || STM32F412Zx || STM32F412Vx || STM32F412Rx || STM32F412Cx ||
AnnaBridge 156:ff21514d8981 114 STM32F413xx || STM32F423xx */
AnnaBridge 156:ff21514d8981 115
AnnaBridge 156:ff21514d8981 116 /**
AnnaBridge 156:ff21514d8981 117 * @}
AnnaBridge 156:ff21514d8981 118 */
AnnaBridge 156:ff21514d8981 119
AnnaBridge 156:ff21514d8981 120 /* Exported macro ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 121 /** @defgroup PWREx_Exported_Constants PWREx Exported Constants
AnnaBridge 156:ff21514d8981 122 * @{
AnnaBridge 156:ff21514d8981 123 */
AnnaBridge 156:ff21514d8981 124
AnnaBridge 156:ff21514d8981 125 #if defined(STM32F405xx) || defined(STM32F407xx) || defined(STM32F415xx) || defined(STM32F417xx)
AnnaBridge 156:ff21514d8981 126 /** @brief macros configure the main internal regulator output voltage.
AnnaBridge 163:e59c8e839560 127 * @param __REGULATOR__ specifies the regulator output voltage to achieve
AnnaBridge 156:ff21514d8981 128 * a tradeoff between performance and power consumption when the device does
AnnaBridge 156:ff21514d8981 129 * not operate at the maximum frequency (refer to the datasheets for more details).
AnnaBridge 156:ff21514d8981 130 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 131 * @arg PWR_REGULATOR_VOLTAGE_SCALE1: Regulator voltage output Scale 1 mode
AnnaBridge 156:ff21514d8981 132 * @arg PWR_REGULATOR_VOLTAGE_SCALE2: Regulator voltage output Scale 2 mode
AnnaBridge 156:ff21514d8981 133 * @retval None
AnnaBridge 156:ff21514d8981 134 */
AnnaBridge 156:ff21514d8981 135 #define __HAL_PWR_VOLTAGESCALING_CONFIG(__REGULATOR__) do { \
AnnaBridge 156:ff21514d8981 136 __IO uint32_t tmpreg = 0x00U; \
AnnaBridge 156:ff21514d8981 137 MODIFY_REG(PWR->CR, PWR_CR_VOS, (__REGULATOR__)); \
AnnaBridge 156:ff21514d8981 138 /* Delay after an RCC peripheral clock enabling */ \
AnnaBridge 156:ff21514d8981 139 tmpreg = READ_BIT(PWR->CR, PWR_CR_VOS); \
AnnaBridge 156:ff21514d8981 140 UNUSED(tmpreg); \
AnnaBridge 156:ff21514d8981 141 } while(0U)
AnnaBridge 156:ff21514d8981 142 #else
AnnaBridge 156:ff21514d8981 143 /** @brief macros configure the main internal regulator output voltage.
AnnaBridge 163:e59c8e839560 144 * @param __REGULATOR__ specifies the regulator output voltage to achieve
AnnaBridge 156:ff21514d8981 145 * a tradeoff between performance and power consumption when the device does
AnnaBridge 156:ff21514d8981 146 * not operate at the maximum frequency (refer to the datasheets for more details).
AnnaBridge 156:ff21514d8981 147 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 148 * @arg PWR_REGULATOR_VOLTAGE_SCALE1: Regulator voltage output Scale 1 mode
AnnaBridge 156:ff21514d8981 149 * @arg PWR_REGULATOR_VOLTAGE_SCALE2: Regulator voltage output Scale 2 mode
AnnaBridge 156:ff21514d8981 150 * @arg PWR_REGULATOR_VOLTAGE_SCALE3: Regulator voltage output Scale 3 mode
AnnaBridge 156:ff21514d8981 151 * @retval None
AnnaBridge 156:ff21514d8981 152 */
AnnaBridge 156:ff21514d8981 153 #define __HAL_PWR_VOLTAGESCALING_CONFIG(__REGULATOR__) do { \
AnnaBridge 156:ff21514d8981 154 __IO uint32_t tmpreg = 0x00U; \
AnnaBridge 156:ff21514d8981 155 MODIFY_REG(PWR->CR, PWR_CR_VOS, (__REGULATOR__)); \
AnnaBridge 156:ff21514d8981 156 /* Delay after an RCC peripheral clock enabling */ \
AnnaBridge 156:ff21514d8981 157 tmpreg = READ_BIT(PWR->CR, PWR_CR_VOS); \
AnnaBridge 156:ff21514d8981 158 UNUSED(tmpreg); \
AnnaBridge 156:ff21514d8981 159 } while(0U)
AnnaBridge 156:ff21514d8981 160 #endif /* STM32F405xx || STM32F407xx || STM32F415xx || STM32F417xx */
AnnaBridge 156:ff21514d8981 161
AnnaBridge 156:ff21514d8981 162 #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\
AnnaBridge 156:ff21514d8981 163 defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 156:ff21514d8981 164 /** @brief Macros to enable or disable the Over drive mode.
AnnaBridge 156:ff21514d8981 165 * @note These macros can be used only for STM32F42xx/STM3243xx devices.
AnnaBridge 156:ff21514d8981 166 */
AnnaBridge 156:ff21514d8981 167 #define __HAL_PWR_OVERDRIVE_ENABLE() (*(__IO uint32_t *) CR_ODEN_BB = ENABLE)
AnnaBridge 156:ff21514d8981 168 #define __HAL_PWR_OVERDRIVE_DISABLE() (*(__IO uint32_t *) CR_ODEN_BB = DISABLE)
AnnaBridge 156:ff21514d8981 169
AnnaBridge 156:ff21514d8981 170 /** @brief Macros to enable or disable the Over drive switching.
AnnaBridge 156:ff21514d8981 171 * @note These macros can be used only for STM32F42xx/STM3243xx devices.
AnnaBridge 156:ff21514d8981 172 */
AnnaBridge 156:ff21514d8981 173 #define __HAL_PWR_OVERDRIVESWITCHING_ENABLE() (*(__IO uint32_t *) CR_ODSWEN_BB = ENABLE)
AnnaBridge 156:ff21514d8981 174 #define __HAL_PWR_OVERDRIVESWITCHING_DISABLE() (*(__IO uint32_t *) CR_ODSWEN_BB = DISABLE)
AnnaBridge 156:ff21514d8981 175
AnnaBridge 156:ff21514d8981 176 /** @brief Macros to enable or disable the Under drive mode.
AnnaBridge 156:ff21514d8981 177 * @note This mode is enabled only with STOP low power mode.
AnnaBridge 156:ff21514d8981 178 * In this mode, the 1.2V domain is preserved in reduced leakage mode. This
AnnaBridge 156:ff21514d8981 179 * mode is only available when the main regulator or the low power regulator
AnnaBridge 156:ff21514d8981 180 * is in low voltage mode.
AnnaBridge 156:ff21514d8981 181 * @note If the Under-drive mode was enabled, it is automatically disabled after
AnnaBridge 156:ff21514d8981 182 * exiting Stop mode.
AnnaBridge 156:ff21514d8981 183 * When the voltage regulator operates in Under-drive mode, an additional
AnnaBridge 156:ff21514d8981 184 * startup delay is induced when waking up from Stop mode.
AnnaBridge 156:ff21514d8981 185 */
AnnaBridge 156:ff21514d8981 186 #define __HAL_PWR_UNDERDRIVE_ENABLE() (PWR->CR |= (uint32_t)PWR_CR_UDEN)
AnnaBridge 156:ff21514d8981 187 #define __HAL_PWR_UNDERDRIVE_DISABLE() (PWR->CR &= (uint32_t)(~PWR_CR_UDEN))
AnnaBridge 156:ff21514d8981 188
AnnaBridge 156:ff21514d8981 189 /** @brief Check PWR flag is set or not.
AnnaBridge 156:ff21514d8981 190 * @note These macros can be used only for STM32F42xx/STM3243xx devices.
AnnaBridge 163:e59c8e839560 191 * @param __FLAG__ specifies the flag to check.
AnnaBridge 156:ff21514d8981 192 * This parameter can be one of the following values:
AnnaBridge 156:ff21514d8981 193 * @arg PWR_FLAG_ODRDY: This flag indicates that the Over-drive mode
AnnaBridge 156:ff21514d8981 194 * is ready
AnnaBridge 156:ff21514d8981 195 * @arg PWR_FLAG_ODSWRDY: This flag indicates that the Over-drive mode
AnnaBridge 156:ff21514d8981 196 * switching is ready
AnnaBridge 156:ff21514d8981 197 * @arg PWR_FLAG_UDRDY: This flag indicates that the Under-drive mode
AnnaBridge 156:ff21514d8981 198 * is enabled in Stop mode
AnnaBridge 156:ff21514d8981 199 * @retval The new state of __FLAG__ (TRUE or FALSE).
AnnaBridge 156:ff21514d8981 200 */
AnnaBridge 156:ff21514d8981 201 #define __HAL_PWR_GET_ODRUDR_FLAG(__FLAG__) ((PWR->CSR & (__FLAG__)) == (__FLAG__))
AnnaBridge 156:ff21514d8981 202
AnnaBridge 156:ff21514d8981 203 /** @brief Clear the Under-Drive Ready flag.
AnnaBridge 156:ff21514d8981 204 * @note These macros can be used only for STM32F42xx/STM3243xx devices.
AnnaBridge 156:ff21514d8981 205 */
AnnaBridge 156:ff21514d8981 206 #define __HAL_PWR_CLEAR_ODRUDR_FLAG() (PWR->CSR |= PWR_FLAG_UDRDY)
AnnaBridge 156:ff21514d8981 207
AnnaBridge 156:ff21514d8981 208 #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx || STM32F479xx */
AnnaBridge 156:ff21514d8981 209 /**
AnnaBridge 156:ff21514d8981 210 * @}
AnnaBridge 156:ff21514d8981 211 */
AnnaBridge 156:ff21514d8981 212
AnnaBridge 156:ff21514d8981 213 /* Exported functions --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 214 /** @addtogroup PWREx_Exported_Functions PWREx Exported Functions
AnnaBridge 156:ff21514d8981 215 * @{
AnnaBridge 156:ff21514d8981 216 */
AnnaBridge 156:ff21514d8981 217
AnnaBridge 156:ff21514d8981 218 /** @addtogroup PWREx_Exported_Functions_Group1
AnnaBridge 156:ff21514d8981 219 * @{
AnnaBridge 156:ff21514d8981 220 */
AnnaBridge 156:ff21514d8981 221 void HAL_PWREx_EnableFlashPowerDown(void);
AnnaBridge 156:ff21514d8981 222 void HAL_PWREx_DisableFlashPowerDown(void);
AnnaBridge 156:ff21514d8981 223 HAL_StatusTypeDef HAL_PWREx_EnableBkUpReg(void);
AnnaBridge 156:ff21514d8981 224 HAL_StatusTypeDef HAL_PWREx_DisableBkUpReg(void);
AnnaBridge 156:ff21514d8981 225 uint32_t HAL_PWREx_GetVoltageRange(void);
AnnaBridge 156:ff21514d8981 226 HAL_StatusTypeDef HAL_PWREx_ControlVoltageScaling(uint32_t VoltageScaling);
AnnaBridge 156:ff21514d8981 227
AnnaBridge 156:ff21514d8981 228 #if defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 156:ff21514d8981 229 void HAL_PWREx_EnableWakeUpPinPolarityRisingEdge(void);
AnnaBridge 156:ff21514d8981 230 void HAL_PWREx_EnableWakeUpPinPolarityFallingEdge(void);
AnnaBridge 156:ff21514d8981 231 #endif /* STM32F469xx || STM32F479xx */
AnnaBridge 156:ff21514d8981 232
AnnaBridge 156:ff21514d8981 233 #if defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx) || defined(STM32F401xC) ||\
AnnaBridge 156:ff21514d8981 234 defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F412Zx) || defined(STM32F412Vx) ||\
AnnaBridge 156:ff21514d8981 235 defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
AnnaBridge 156:ff21514d8981 236 void HAL_PWREx_EnableMainRegulatorLowVoltage(void);
AnnaBridge 156:ff21514d8981 237 void HAL_PWREx_DisableMainRegulatorLowVoltage(void);
AnnaBridge 156:ff21514d8981 238 void HAL_PWREx_EnableLowRegulatorLowVoltage(void);
AnnaBridge 156:ff21514d8981 239 void HAL_PWREx_DisableLowRegulatorLowVoltage(void);
AnnaBridge 156:ff21514d8981 240 #endif /* STM32F410xx || STM32F401xC || STM32F401xE || STM32F411xE || STM32F412Zx || STM32F412Vx ||\
AnnaBridge 156:ff21514d8981 241 STM32F412Rx || STM32F412Cx || STM32F413xx || STM32F423xx */
AnnaBridge 156:ff21514d8981 242
AnnaBridge 156:ff21514d8981 243 #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F446xx) ||\
AnnaBridge 156:ff21514d8981 244 defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 156:ff21514d8981 245 HAL_StatusTypeDef HAL_PWREx_EnableOverDrive(void);
AnnaBridge 156:ff21514d8981 246 HAL_StatusTypeDef HAL_PWREx_DisableOverDrive(void);
AnnaBridge 156:ff21514d8981 247 HAL_StatusTypeDef HAL_PWREx_EnterUnderDriveSTOPMode(uint32_t Regulator, uint8_t STOPEntry);
AnnaBridge 156:ff21514d8981 248 #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx || STM32F479xx */
AnnaBridge 156:ff21514d8981 249
AnnaBridge 156:ff21514d8981 250 /**
AnnaBridge 156:ff21514d8981 251 * @}
AnnaBridge 156:ff21514d8981 252 */
AnnaBridge 156:ff21514d8981 253
AnnaBridge 156:ff21514d8981 254 /**
AnnaBridge 156:ff21514d8981 255 * @}
AnnaBridge 156:ff21514d8981 256 */
AnnaBridge 156:ff21514d8981 257 /* Private types -------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 258 /* Private variables ---------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 259 /* Private constants ---------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 260 /** @defgroup PWREx_Private_Constants PWREx Private Constants
AnnaBridge 156:ff21514d8981 261 * @{
AnnaBridge 156:ff21514d8981 262 */
AnnaBridge 156:ff21514d8981 263
AnnaBridge 156:ff21514d8981 264 /** @defgroup PWREx_register_alias_address PWREx Register alias address
AnnaBridge 156:ff21514d8981 265 * @{
AnnaBridge 156:ff21514d8981 266 */
AnnaBridge 156:ff21514d8981 267 /* ------------- PWR registers bit address in the alias region ---------------*/
AnnaBridge 156:ff21514d8981 268 /* --- CR Register ---*/
AnnaBridge 156:ff21514d8981 269 /* Alias word address of FPDS bit */
AnnaBridge 163:e59c8e839560 270 #define FPDS_BIT_NUMBER PWR_CR_FPDS_Pos
AnnaBridge 156:ff21514d8981 271 #define CR_FPDS_BB (uint32_t)(PERIPH_BB_BASE + (PWR_CR_OFFSET_BB * 32U) + (FPDS_BIT_NUMBER * 4U))
AnnaBridge 156:ff21514d8981 272
AnnaBridge 156:ff21514d8981 273 /* Alias word address of ODEN bit */
AnnaBridge 163:e59c8e839560 274 #define ODEN_BIT_NUMBER PWR_CR_ODEN_Pos
AnnaBridge 156:ff21514d8981 275 #define CR_ODEN_BB (uint32_t)(PERIPH_BB_BASE + (PWR_CR_OFFSET_BB * 32U) + (ODEN_BIT_NUMBER * 4U))
AnnaBridge 156:ff21514d8981 276
AnnaBridge 156:ff21514d8981 277 /* Alias word address of ODSWEN bit */
AnnaBridge 163:e59c8e839560 278 #define ODSWEN_BIT_NUMBER PWR_CR_ODSWEN_Pos
AnnaBridge 156:ff21514d8981 279 #define CR_ODSWEN_BB (uint32_t)(PERIPH_BB_BASE + (PWR_CR_OFFSET_BB * 32U) + (ODSWEN_BIT_NUMBER * 4U))
AnnaBridge 156:ff21514d8981 280
AnnaBridge 156:ff21514d8981 281 /* Alias word address of MRLVDS bit */
AnnaBridge 163:e59c8e839560 282 #define MRLVDS_BIT_NUMBER PWR_CR_MRLVDS_Pos
AnnaBridge 156:ff21514d8981 283 #define CR_MRLVDS_BB (uint32_t)(PERIPH_BB_BASE + (PWR_CR_OFFSET_BB * 32U) + (MRLVDS_BIT_NUMBER * 4U))
AnnaBridge 156:ff21514d8981 284
AnnaBridge 156:ff21514d8981 285 /* Alias word address of LPLVDS bit */
AnnaBridge 163:e59c8e839560 286 #define LPLVDS_BIT_NUMBER PWR_CR_LPLVDS_Pos
AnnaBridge 156:ff21514d8981 287 #define CR_LPLVDS_BB (uint32_t)(PERIPH_BB_BASE + (PWR_CR_OFFSET_BB * 32U) + (LPLVDS_BIT_NUMBER * 4U))
AnnaBridge 156:ff21514d8981 288
AnnaBridge 156:ff21514d8981 289 /**
AnnaBridge 156:ff21514d8981 290 * @}
AnnaBridge 156:ff21514d8981 291 */
AnnaBridge 156:ff21514d8981 292
AnnaBridge 156:ff21514d8981 293 /** @defgroup PWREx_CSR_register_alias PWRx CSR Register alias address
AnnaBridge 156:ff21514d8981 294 * @{
AnnaBridge 156:ff21514d8981 295 */
AnnaBridge 156:ff21514d8981 296 /* --- CSR Register ---*/
AnnaBridge 156:ff21514d8981 297 /* Alias word address of BRE bit */
AnnaBridge 163:e59c8e839560 298 #define BRE_BIT_NUMBER PWR_CSR_BRE_Pos
AnnaBridge 156:ff21514d8981 299 #define CSR_BRE_BB (uint32_t)(PERIPH_BB_BASE + (PWR_CSR_OFFSET_BB * 32U) + (BRE_BIT_NUMBER * 4U))
AnnaBridge 156:ff21514d8981 300
AnnaBridge 156:ff21514d8981 301 #if defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 156:ff21514d8981 302 /* Alias word address of WUPP bit */
AnnaBridge 163:e59c8e839560 303 #define WUPP_BIT_NUMBER PWR_CSR_WUPP_Pos
AnnaBridge 156:ff21514d8981 304 #define CSR_WUPP_BB (PERIPH_BB_BASE + (PWR_CSR_OFFSET_BB * 32U) + (WUPP_BIT_NUMBER * 4U))
AnnaBridge 156:ff21514d8981 305 #endif /* STM32F469xx || STM32F479xx */
AnnaBridge 156:ff21514d8981 306 /**
AnnaBridge 156:ff21514d8981 307 * @}
AnnaBridge 156:ff21514d8981 308 */
AnnaBridge 156:ff21514d8981 309
AnnaBridge 156:ff21514d8981 310 /**
AnnaBridge 156:ff21514d8981 311 * @}
AnnaBridge 156:ff21514d8981 312 */
AnnaBridge 156:ff21514d8981 313
AnnaBridge 156:ff21514d8981 314 /* Private macros ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 315 /** @defgroup PWREx_Private_Macros PWREx Private Macros
AnnaBridge 156:ff21514d8981 316 * @{
AnnaBridge 156:ff21514d8981 317 */
AnnaBridge 156:ff21514d8981 318
AnnaBridge 156:ff21514d8981 319 /** @defgroup PWREx_IS_PWR_Definitions PWREx Private macros to check input parameters
AnnaBridge 156:ff21514d8981 320 * @{
AnnaBridge 156:ff21514d8981 321 */
AnnaBridge 156:ff21514d8981 322 #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\
AnnaBridge 156:ff21514d8981 323 defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 156:ff21514d8981 324 #define IS_PWR_REGULATOR_UNDERDRIVE(REGULATOR) (((REGULATOR) == PWR_MAINREGULATOR_UNDERDRIVE_ON) || \
AnnaBridge 156:ff21514d8981 325 ((REGULATOR) == PWR_LOWPOWERREGULATOR_UNDERDRIVE_ON))
AnnaBridge 156:ff21514d8981 326 #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx || STM32F479xx */
AnnaBridge 156:ff21514d8981 327
AnnaBridge 156:ff21514d8981 328 #if defined(STM32F405xx) || defined(STM32F407xx) || defined(STM32F415xx) || defined(STM32F417xx)
AnnaBridge 156:ff21514d8981 329 #define IS_PWR_VOLTAGE_SCALING_RANGE(VOLTAGE) (((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE1) || \
AnnaBridge 156:ff21514d8981 330 ((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE2))
AnnaBridge 156:ff21514d8981 331 #else
AnnaBridge 156:ff21514d8981 332 #define IS_PWR_VOLTAGE_SCALING_RANGE(VOLTAGE) (((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE1) || \
AnnaBridge 156:ff21514d8981 333 ((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE2) || \
AnnaBridge 156:ff21514d8981 334 ((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE3))
AnnaBridge 156:ff21514d8981 335 #endif /* STM32F405xx || STM32F407xx || STM32F415xx || STM32F417xx */
AnnaBridge 156:ff21514d8981 336
AnnaBridge 156:ff21514d8981 337 #if defined(STM32F446xx)
AnnaBridge 156:ff21514d8981 338 #define IS_PWR_WAKEUP_PIN(PIN) (((PIN) == PWR_WAKEUP_PIN1) || ((PIN) == PWR_WAKEUP_PIN2))
AnnaBridge 156:ff21514d8981 339 #elif defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx) || defined(STM32F412Zx) ||\
AnnaBridge 156:ff21514d8981 340 defined(STM32F412Vx) || defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) ||\
AnnaBridge 156:ff21514d8981 341 defined(STM32F423xx)
AnnaBridge 156:ff21514d8981 342 #define IS_PWR_WAKEUP_PIN(PIN) (((PIN) == PWR_WAKEUP_PIN1) || ((PIN) == PWR_WAKEUP_PIN2) || \
AnnaBridge 156:ff21514d8981 343 ((PIN) == PWR_WAKEUP_PIN3))
AnnaBridge 156:ff21514d8981 344 #else
AnnaBridge 156:ff21514d8981 345 #define IS_PWR_WAKEUP_PIN(PIN) ((PIN) == PWR_WAKEUP_PIN1)
AnnaBridge 156:ff21514d8981 346 #endif /* STM32F446xx */
AnnaBridge 156:ff21514d8981 347 /**
AnnaBridge 156:ff21514d8981 348 * @}
AnnaBridge 156:ff21514d8981 349 */
AnnaBridge 156:ff21514d8981 350
AnnaBridge 156:ff21514d8981 351 /**
AnnaBridge 156:ff21514d8981 352 * @}
AnnaBridge 156:ff21514d8981 353 */
AnnaBridge 156:ff21514d8981 354
AnnaBridge 156:ff21514d8981 355 /**
AnnaBridge 156:ff21514d8981 356 * @}
AnnaBridge 156:ff21514d8981 357 */
AnnaBridge 156:ff21514d8981 358
AnnaBridge 156:ff21514d8981 359 /**
AnnaBridge 156:ff21514d8981 360 * @}
AnnaBridge 156:ff21514d8981 361 */
AnnaBridge 156:ff21514d8981 362
AnnaBridge 156:ff21514d8981 363 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 364 }
AnnaBridge 156:ff21514d8981 365 #endif
AnnaBridge 156:ff21514d8981 366
AnnaBridge 156:ff21514d8981 367
AnnaBridge 156:ff21514d8981 368 #endif /* __STM32F4xx_HAL_PWR_EX_H */
AnnaBridge 156:ff21514d8981 369
AnnaBridge 156:ff21514d8981 370 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/