The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_H743ZI/TOOLCHAIN_ARM_MICRO/stm32h7xx_hal_dma2d.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 172:65be27845400 | 1 | /** |
AnnaBridge | 172:65be27845400 | 2 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 3 | * @file stm32h7xx_hal_dma2d.h |
AnnaBridge | 172:65be27845400 | 4 | * @author MCD Application Team |
AnnaBridge | 172:65be27845400 | 5 | * @brief Header file of DMA2D HAL module. |
AnnaBridge | 172:65be27845400 | 6 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 7 | * @attention |
AnnaBridge | 172:65be27845400 | 8 | * |
AnnaBridge | 172:65be27845400 | 9 | * <h2><center>© Copyright (c) 2017 STMicroelectronics. |
AnnaBridge | 172:65be27845400 | 10 | * All rights reserved.</center></h2> |
AnnaBridge | 172:65be27845400 | 11 | * |
AnnaBridge | 172:65be27845400 | 12 | * This software component is licensed by ST under BSD 3-Clause license, |
AnnaBridge | 172:65be27845400 | 13 | * the "License"; You may not use this file except in compliance with the |
AnnaBridge | 172:65be27845400 | 14 | * License. You may obtain a copy of the License at: |
AnnaBridge | 172:65be27845400 | 15 | * opensource.org/licenses/BSD-3-Clause |
AnnaBridge | 172:65be27845400 | 16 | * |
AnnaBridge | 172:65be27845400 | 17 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 18 | */ |
AnnaBridge | 172:65be27845400 | 19 | |
AnnaBridge | 172:65be27845400 | 20 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 21 | #ifndef STM32H7xx_HAL_DMA2D_H |
AnnaBridge | 172:65be27845400 | 22 | #define STM32H7xx_HAL_DMA2D_H |
AnnaBridge | 172:65be27845400 | 23 | |
AnnaBridge | 172:65be27845400 | 24 | #ifdef __cplusplus |
AnnaBridge | 172:65be27845400 | 25 | extern "C" { |
AnnaBridge | 172:65be27845400 | 26 | #endif |
AnnaBridge | 172:65be27845400 | 27 | |
AnnaBridge | 172:65be27845400 | 28 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 29 | #include "stm32h7xx_hal_def.h" |
AnnaBridge | 172:65be27845400 | 30 | |
AnnaBridge | 172:65be27845400 | 31 | /** @addtogroup STM32H7xx_HAL_Driver |
AnnaBridge | 172:65be27845400 | 32 | * @{ |
AnnaBridge | 172:65be27845400 | 33 | */ |
AnnaBridge | 172:65be27845400 | 34 | |
AnnaBridge | 172:65be27845400 | 35 | /** @addtogroup DMA2D DMA2D |
AnnaBridge | 172:65be27845400 | 36 | * @brief DMA2D HAL module driver |
AnnaBridge | 172:65be27845400 | 37 | * @{ |
AnnaBridge | 172:65be27845400 | 38 | */ |
AnnaBridge | 172:65be27845400 | 39 | |
AnnaBridge | 172:65be27845400 | 40 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 41 | /** @defgroup DMA2D_Exported_Types DMA2D Exported Types |
AnnaBridge | 172:65be27845400 | 42 | * @{ |
AnnaBridge | 172:65be27845400 | 43 | */ |
AnnaBridge | 172:65be27845400 | 44 | #define MAX_DMA2D_LAYER 2U /*!< DMA2D maximum number of layers */ |
AnnaBridge | 172:65be27845400 | 45 | |
AnnaBridge | 172:65be27845400 | 46 | /** |
AnnaBridge | 172:65be27845400 | 47 | * @brief DMA2D CLUT Structure definition |
AnnaBridge | 172:65be27845400 | 48 | */ |
AnnaBridge | 172:65be27845400 | 49 | typedef struct |
AnnaBridge | 172:65be27845400 | 50 | { |
AnnaBridge | 172:65be27845400 | 51 | uint32_t *pCLUT; /*!< Configures the DMA2D CLUT memory address.*/ |
AnnaBridge | 172:65be27845400 | 52 | |
AnnaBridge | 172:65be27845400 | 53 | uint32_t CLUTColorMode; /*!< Configures the DMA2D CLUT color mode. |
AnnaBridge | 172:65be27845400 | 54 | This parameter can be one value of @ref DMA2D_CLUT_CM. */ |
AnnaBridge | 172:65be27845400 | 55 | |
AnnaBridge | 172:65be27845400 | 56 | uint32_t Size; /*!< Configures the DMA2D CLUT size. |
AnnaBridge | 172:65be27845400 | 57 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF.*/ |
AnnaBridge | 172:65be27845400 | 58 | } DMA2D_CLUTCfgTypeDef; |
AnnaBridge | 172:65be27845400 | 59 | |
AnnaBridge | 172:65be27845400 | 60 | /** |
AnnaBridge | 172:65be27845400 | 61 | * @brief DMA2D Init structure definition |
AnnaBridge | 172:65be27845400 | 62 | */ |
AnnaBridge | 172:65be27845400 | 63 | typedef struct |
AnnaBridge | 172:65be27845400 | 64 | { |
AnnaBridge | 172:65be27845400 | 65 | uint32_t Mode; /*!< Configures the DMA2D transfer mode. |
AnnaBridge | 172:65be27845400 | 66 | This parameter can be one value of @ref DMA2D_Mode. */ |
AnnaBridge | 172:65be27845400 | 67 | |
AnnaBridge | 172:65be27845400 | 68 | uint32_t ColorMode; /*!< Configures the color format of the output image. |
AnnaBridge | 172:65be27845400 | 69 | This parameter can be one value of @ref DMA2D_Output_Color_Mode. */ |
AnnaBridge | 172:65be27845400 | 70 | |
AnnaBridge | 172:65be27845400 | 71 | uint32_t OutputOffset; /*!< Specifies the Offset value. |
AnnaBridge | 172:65be27845400 | 72 | This parameter must be a number between Min_Data = 0x0000 and Max_Data = 0x3FFF. */ |
AnnaBridge | 172:65be27845400 | 73 | uint32_t AlphaInverted; /*!< Select regular or inverted alpha value for the output pixel format converter. |
AnnaBridge | 172:65be27845400 | 74 | This parameter can be one value of @ref DMA2D_Alpha_Inverted. */ |
AnnaBridge | 172:65be27845400 | 75 | |
AnnaBridge | 172:65be27845400 | 76 | uint32_t RedBlueSwap; /*!< Select regular mode (RGB or ARGB) or swap mode (BGR or ABGR) |
AnnaBridge | 172:65be27845400 | 77 | for the output pixel format converter. |
AnnaBridge | 172:65be27845400 | 78 | This parameter can be one value of @ref DMA2D_RB_Swap. */ |
AnnaBridge | 172:65be27845400 | 79 | |
AnnaBridge | 172:65be27845400 | 80 | |
AnnaBridge | 172:65be27845400 | 81 | |
AnnaBridge | 172:65be27845400 | 82 | |
AnnaBridge | 172:65be27845400 | 83 | } DMA2D_InitTypeDef; |
AnnaBridge | 172:65be27845400 | 84 | |
AnnaBridge | 172:65be27845400 | 85 | |
AnnaBridge | 172:65be27845400 | 86 | /** |
AnnaBridge | 172:65be27845400 | 87 | * @brief DMA2D Layer structure definition |
AnnaBridge | 172:65be27845400 | 88 | */ |
AnnaBridge | 172:65be27845400 | 89 | typedef struct |
AnnaBridge | 172:65be27845400 | 90 | { |
AnnaBridge | 172:65be27845400 | 91 | uint32_t InputOffset; /*!< Configures the DMA2D foreground or background offset. |
AnnaBridge | 172:65be27845400 | 92 | This parameter must be a number between Min_Data = 0x0000 and Max_Data = 0x3FFF. */ |
AnnaBridge | 172:65be27845400 | 93 | |
AnnaBridge | 172:65be27845400 | 94 | uint32_t InputColorMode; /*!< Configures the DMA2D foreground or background color mode. |
AnnaBridge | 172:65be27845400 | 95 | This parameter can be one value of @ref DMA2D_Input_Color_Mode. */ |
AnnaBridge | 172:65be27845400 | 96 | |
AnnaBridge | 172:65be27845400 | 97 | uint32_t AlphaMode; /*!< Configures the DMA2D foreground or background alpha mode. |
AnnaBridge | 172:65be27845400 | 98 | This parameter can be one value of @ref DMA2D_Alpha_Mode. */ |
AnnaBridge | 172:65be27845400 | 99 | |
AnnaBridge | 172:65be27845400 | 100 | uint32_t InputAlpha; /*!< Specifies the DMA2D foreground or background alpha value and color value in case of A8 or A4 color mode. |
AnnaBridge | 172:65be27845400 | 101 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF except for the color modes detailed below. |
AnnaBridge | 172:65be27845400 | 102 | @note In case of A8 or A4 color mode (ARGB), this parameter must be a number between |
AnnaBridge | 172:65be27845400 | 103 | Min_Data = 0x00000000 and Max_Data = 0xFFFFFFFF where |
AnnaBridge | 172:65be27845400 | 104 | - InputAlpha[24:31] is the alpha value ALPHA[0:7] |
AnnaBridge | 172:65be27845400 | 105 | - InputAlpha[16:23] is the red value RED[0:7] |
AnnaBridge | 172:65be27845400 | 106 | - InputAlpha[8:15] is the green value GREEN[0:7] |
AnnaBridge | 172:65be27845400 | 107 | - InputAlpha[0:7] is the blue value BLUE[0:7]. */ |
AnnaBridge | 172:65be27845400 | 108 | uint32_t AlphaInverted; /*!< Select regular or inverted alpha value. |
AnnaBridge | 172:65be27845400 | 109 | This parameter can be one value of @ref DMA2D_Alpha_Inverted. */ |
AnnaBridge | 172:65be27845400 | 110 | |
AnnaBridge | 172:65be27845400 | 111 | uint32_t RedBlueSwap; /*!< Select regular mode (RGB or ARGB) or swap mode (BGR or ABGR). |
AnnaBridge | 172:65be27845400 | 112 | This parameter can be one value of @ref DMA2D_RB_Swap. */ |
AnnaBridge | 172:65be27845400 | 113 | |
AnnaBridge | 172:65be27845400 | 114 | uint32_t ChromaSubSampling; /*!< Configure the chroma sub-sampling mode for the YCbCr color mode |
AnnaBridge | 172:65be27845400 | 115 | This parameter can be one value of @ref DMA2D_Chroma_Sub_Sampling */ |
AnnaBridge | 172:65be27845400 | 116 | |
AnnaBridge | 172:65be27845400 | 117 | } DMA2D_LayerCfgTypeDef; |
AnnaBridge | 172:65be27845400 | 118 | |
AnnaBridge | 172:65be27845400 | 119 | /** |
AnnaBridge | 172:65be27845400 | 120 | * @brief HAL DMA2D State structures definition |
AnnaBridge | 172:65be27845400 | 121 | */ |
AnnaBridge | 172:65be27845400 | 122 | typedef enum |
AnnaBridge | 172:65be27845400 | 123 | { |
AnnaBridge | 172:65be27845400 | 124 | HAL_DMA2D_STATE_RESET = 0x00U, /*!< DMA2D not yet initialized or disabled */ |
AnnaBridge | 172:65be27845400 | 125 | HAL_DMA2D_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */ |
AnnaBridge | 172:65be27845400 | 126 | HAL_DMA2D_STATE_BUSY = 0x02U, /*!< An internal process is ongoing */ |
AnnaBridge | 172:65be27845400 | 127 | HAL_DMA2D_STATE_TIMEOUT = 0x03U, /*!< Timeout state */ |
AnnaBridge | 172:65be27845400 | 128 | HAL_DMA2D_STATE_ERROR = 0x04U, /*!< DMA2D state error */ |
AnnaBridge | 172:65be27845400 | 129 | HAL_DMA2D_STATE_SUSPEND = 0x05U /*!< DMA2D process is suspended */ |
AnnaBridge | 172:65be27845400 | 130 | }HAL_DMA2D_StateTypeDef; |
AnnaBridge | 172:65be27845400 | 131 | |
AnnaBridge | 172:65be27845400 | 132 | /** |
AnnaBridge | 172:65be27845400 | 133 | * @brief DMA2D handle Structure definition |
AnnaBridge | 172:65be27845400 | 134 | */ |
AnnaBridge | 172:65be27845400 | 135 | typedef struct __DMA2D_HandleTypeDef |
AnnaBridge | 172:65be27845400 | 136 | { |
AnnaBridge | 172:65be27845400 | 137 | DMA2D_TypeDef *Instance; /*!< DMA2D register base address. */ |
AnnaBridge | 172:65be27845400 | 138 | |
AnnaBridge | 172:65be27845400 | 139 | DMA2D_InitTypeDef Init; /*!< DMA2D communication parameters. */ |
AnnaBridge | 172:65be27845400 | 140 | |
AnnaBridge | 172:65be27845400 | 141 | void (* XferCpltCallback)(struct __DMA2D_HandleTypeDef * hdma2d); /*!< DMA2D transfer complete callback. */ |
AnnaBridge | 172:65be27845400 | 142 | |
AnnaBridge | 172:65be27845400 | 143 | void (* XferErrorCallback)(struct __DMA2D_HandleTypeDef * hdma2d); /*!< DMA2D transfer error callback. */ |
AnnaBridge | 172:65be27845400 | 144 | |
AnnaBridge | 172:65be27845400 | 145 | #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1) |
AnnaBridge | 172:65be27845400 | 146 | void (* LineEventCallback)( struct __DMA2D_HandleTypeDef * hdma2d); /*!< DMA2D line event callback. */ |
AnnaBridge | 172:65be27845400 | 147 | |
AnnaBridge | 172:65be27845400 | 148 | void (* CLUTLoadingCpltCallback)( struct __DMA2D_HandleTypeDef * hdma2d); /*!< DMA2D CLUT loading completion callback. */ |
AnnaBridge | 172:65be27845400 | 149 | |
AnnaBridge | 172:65be27845400 | 150 | void (* MspInitCallback)( struct __DMA2D_HandleTypeDef * hdma2d); /*!< DMA2D Msp Init callback. */ |
AnnaBridge | 172:65be27845400 | 151 | |
AnnaBridge | 172:65be27845400 | 152 | void (* MspDeInitCallback)( struct __DMA2D_HandleTypeDef * hdma2d); /*!< DMA2D Msp DeInit callback. */ |
AnnaBridge | 172:65be27845400 | 153 | |
AnnaBridge | 172:65be27845400 | 154 | #endif /* (USE_HAL_DMA2D_REGISTER_CALLBACKS) */ |
AnnaBridge | 172:65be27845400 | 155 | |
AnnaBridge | 172:65be27845400 | 156 | DMA2D_LayerCfgTypeDef LayerCfg[MAX_DMA2D_LAYER]; /*!< DMA2D Layers parameters */ |
AnnaBridge | 172:65be27845400 | 157 | |
AnnaBridge | 172:65be27845400 | 158 | HAL_LockTypeDef Lock; /*!< DMA2D lock. */ |
AnnaBridge | 172:65be27845400 | 159 | |
AnnaBridge | 172:65be27845400 | 160 | __IO HAL_DMA2D_StateTypeDef State; /*!< DMA2D transfer state. */ |
AnnaBridge | 172:65be27845400 | 161 | |
AnnaBridge | 172:65be27845400 | 162 | __IO uint32_t ErrorCode; /*!< DMA2D error code. */ |
AnnaBridge | 172:65be27845400 | 163 | } DMA2D_HandleTypeDef; |
AnnaBridge | 172:65be27845400 | 164 | |
AnnaBridge | 172:65be27845400 | 165 | #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1) |
AnnaBridge | 172:65be27845400 | 166 | /** |
AnnaBridge | 172:65be27845400 | 167 | * @brief HAL DMA2D Callback pointer definition |
AnnaBridge | 172:65be27845400 | 168 | */ |
AnnaBridge | 172:65be27845400 | 169 | typedef void (*pDMA2D_CallbackTypeDef)(DMA2D_HandleTypeDef * hdma2d); /*!< Pointer to a DMA2D common callback function */ |
AnnaBridge | 172:65be27845400 | 170 | #endif /* USE_HAL_DMA2D_REGISTER_CALLBACKS */ |
AnnaBridge | 172:65be27845400 | 171 | /** |
AnnaBridge | 172:65be27845400 | 172 | * @} |
AnnaBridge | 172:65be27845400 | 173 | */ |
AnnaBridge | 172:65be27845400 | 174 | |
AnnaBridge | 172:65be27845400 | 175 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 176 | /** @defgroup DMA2D_Exported_Constants DMA2D Exported Constants |
AnnaBridge | 172:65be27845400 | 177 | * @{ |
AnnaBridge | 172:65be27845400 | 178 | */ |
AnnaBridge | 172:65be27845400 | 179 | |
AnnaBridge | 172:65be27845400 | 180 | /** @defgroup DMA2D_Error_Code DMA2D Error Code |
AnnaBridge | 172:65be27845400 | 181 | * @{ |
AnnaBridge | 172:65be27845400 | 182 | */ |
AnnaBridge | 172:65be27845400 | 183 | #define HAL_DMA2D_ERROR_NONE 0x00000000U /*!< No error */ |
AnnaBridge | 172:65be27845400 | 184 | #define HAL_DMA2D_ERROR_TE 0x00000001U /*!< Transfer error */ |
AnnaBridge | 172:65be27845400 | 185 | #define HAL_DMA2D_ERROR_CE 0x00000002U /*!< Configuration error */ |
AnnaBridge | 172:65be27845400 | 186 | #define HAL_DMA2D_ERROR_CAE 0x00000004U /*!< CLUT access error */ |
AnnaBridge | 172:65be27845400 | 187 | #define HAL_DMA2D_ERROR_TIMEOUT 0x00000020U /*!< Timeout error */ |
AnnaBridge | 172:65be27845400 | 188 | #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1) |
AnnaBridge | 172:65be27845400 | 189 | #define HAL_DMA2D_ERROR_INVALID_CALLBACK 0x00000040U /*!< Invalid callback error */ |
AnnaBridge | 172:65be27845400 | 190 | #endif /* USE_HAL_UART_REGISTER_CALLBACKS */ |
AnnaBridge | 172:65be27845400 | 191 | |
AnnaBridge | 172:65be27845400 | 192 | /** |
AnnaBridge | 172:65be27845400 | 193 | * @} |
AnnaBridge | 172:65be27845400 | 194 | */ |
AnnaBridge | 172:65be27845400 | 195 | |
AnnaBridge | 172:65be27845400 | 196 | /** @defgroup DMA2D_Mode DMA2D Mode |
AnnaBridge | 172:65be27845400 | 197 | * @{ |
AnnaBridge | 172:65be27845400 | 198 | */ |
AnnaBridge | 172:65be27845400 | 199 | #define DMA2D_M2M 0x00000000U /*!< DMA2D memory to memory transfer mode */ |
AnnaBridge | 172:65be27845400 | 200 | #define DMA2D_M2M_PFC DMA2D_CR_MODE_0 /*!< DMA2D memory to memory with pixel format conversion transfer mode */ |
AnnaBridge | 172:65be27845400 | 201 | #define DMA2D_M2M_BLEND DMA2D_CR_MODE_1 /*!< DMA2D memory to memory with blending transfer mode */ |
AnnaBridge | 172:65be27845400 | 202 | #define DMA2D_R2M DMA2D_CR_MODE /*!< DMA2D register to memory transfer mode */ |
AnnaBridge | 172:65be27845400 | 203 | /** |
AnnaBridge | 172:65be27845400 | 204 | * @} |
AnnaBridge | 172:65be27845400 | 205 | */ |
AnnaBridge | 172:65be27845400 | 206 | |
AnnaBridge | 172:65be27845400 | 207 | /** @defgroup DMA2D_Output_Color_Mode DMA2D Output Color Mode |
AnnaBridge | 172:65be27845400 | 208 | * @{ |
AnnaBridge | 172:65be27845400 | 209 | */ |
AnnaBridge | 172:65be27845400 | 210 | #define DMA2D_OUTPUT_ARGB8888 0x00000000U /*!< ARGB8888 DMA2D color mode */ |
AnnaBridge | 172:65be27845400 | 211 | #define DMA2D_OUTPUT_RGB888 DMA2D_OPFCCR_CM_0 /*!< RGB888 DMA2D color mode */ |
AnnaBridge | 172:65be27845400 | 212 | #define DMA2D_OUTPUT_RGB565 DMA2D_OPFCCR_CM_1 /*!< RGB565 DMA2D color mode */ |
AnnaBridge | 172:65be27845400 | 213 | #define DMA2D_OUTPUT_ARGB1555 (DMA2D_OPFCCR_CM_0|DMA2D_OPFCCR_CM_1) /*!< ARGB1555 DMA2D color mode */ |
AnnaBridge | 172:65be27845400 | 214 | #define DMA2D_OUTPUT_ARGB4444 DMA2D_OPFCCR_CM_2 /*!< ARGB4444 DMA2D color mode */ |
AnnaBridge | 172:65be27845400 | 215 | /** |
AnnaBridge | 172:65be27845400 | 216 | * @} |
AnnaBridge | 172:65be27845400 | 217 | */ |
AnnaBridge | 172:65be27845400 | 218 | |
AnnaBridge | 172:65be27845400 | 219 | /** @defgroup DMA2D_Input_Color_Mode DMA2D Input Color Mode |
AnnaBridge | 172:65be27845400 | 220 | * @{ |
AnnaBridge | 172:65be27845400 | 221 | */ |
AnnaBridge | 172:65be27845400 | 222 | #define DMA2D_INPUT_ARGB8888 0x00000000U /*!< ARGB8888 color mode */ |
AnnaBridge | 172:65be27845400 | 223 | #define DMA2D_INPUT_RGB888 0x00000001U /*!< RGB888 color mode */ |
AnnaBridge | 172:65be27845400 | 224 | #define DMA2D_INPUT_RGB565 0x00000002U /*!< RGB565 color mode */ |
AnnaBridge | 172:65be27845400 | 225 | #define DMA2D_INPUT_ARGB1555 0x00000003U /*!< ARGB1555 color mode */ |
AnnaBridge | 172:65be27845400 | 226 | #define DMA2D_INPUT_ARGB4444 0x00000004U /*!< ARGB4444 color mode */ |
AnnaBridge | 172:65be27845400 | 227 | #define DMA2D_INPUT_L8 0x00000005U /*!< L8 color mode */ |
AnnaBridge | 172:65be27845400 | 228 | #define DMA2D_INPUT_AL44 0x00000006U /*!< AL44 color mode */ |
AnnaBridge | 172:65be27845400 | 229 | #define DMA2D_INPUT_AL88 0x00000007U /*!< AL88 color mode */ |
AnnaBridge | 172:65be27845400 | 230 | #define DMA2D_INPUT_L4 0x00000008U /*!< L4 color mode */ |
AnnaBridge | 172:65be27845400 | 231 | #define DMA2D_INPUT_A8 0x00000009U /*!< A8 color mode */ |
AnnaBridge | 172:65be27845400 | 232 | #define DMA2D_INPUT_A4 0x0000000AU /*!< A4 color mode */ |
AnnaBridge | 172:65be27845400 | 233 | #define DMA2D_INPUT_YCBCR 0x0000000BU /*!< YCbCr color mode */ |
AnnaBridge | 172:65be27845400 | 234 | /** |
AnnaBridge | 172:65be27845400 | 235 | * @} |
AnnaBridge | 172:65be27845400 | 236 | */ |
AnnaBridge | 172:65be27845400 | 237 | |
AnnaBridge | 172:65be27845400 | 238 | /** @defgroup DMA2D_Alpha_Mode DMA2D Alpha Mode |
AnnaBridge | 172:65be27845400 | 239 | * @{ |
AnnaBridge | 172:65be27845400 | 240 | */ |
AnnaBridge | 172:65be27845400 | 241 | #define DMA2D_NO_MODIF_ALPHA 0x00000000U /*!< No modification of the alpha channel value */ |
AnnaBridge | 172:65be27845400 | 242 | #define DMA2D_REPLACE_ALPHA 0x00000001U /*!< Replace original alpha channel value by programmed alpha value */ |
AnnaBridge | 172:65be27845400 | 243 | #define DMA2D_COMBINE_ALPHA 0x00000002U /*!< Replace original alpha channel value by programmed alpha value |
AnnaBridge | 172:65be27845400 | 244 | with original alpha channel value */ |
AnnaBridge | 172:65be27845400 | 245 | /** |
AnnaBridge | 172:65be27845400 | 246 | * @} |
AnnaBridge | 172:65be27845400 | 247 | */ |
AnnaBridge | 172:65be27845400 | 248 | |
AnnaBridge | 172:65be27845400 | 249 | /** @defgroup DMA2D_Alpha_Inverted DMA2D Alpha Inversion |
AnnaBridge | 172:65be27845400 | 250 | * @{ |
AnnaBridge | 172:65be27845400 | 251 | */ |
AnnaBridge | 172:65be27845400 | 252 | #define DMA2D_REGULAR_ALPHA 0x00000000U /*!< No modification of the alpha channel value */ |
AnnaBridge | 172:65be27845400 | 253 | #define DMA2D_INVERTED_ALPHA 0x00000001U /*!< Invert the alpha channel value */ |
AnnaBridge | 172:65be27845400 | 254 | /** |
AnnaBridge | 172:65be27845400 | 255 | * @} |
AnnaBridge | 172:65be27845400 | 256 | */ |
AnnaBridge | 172:65be27845400 | 257 | |
AnnaBridge | 172:65be27845400 | 258 | /** @defgroup DMA2D_RB_Swap DMA2D Red and Blue Swap |
AnnaBridge | 172:65be27845400 | 259 | * @{ |
AnnaBridge | 172:65be27845400 | 260 | */ |
AnnaBridge | 172:65be27845400 | 261 | #define DMA2D_RB_REGULAR 0x00000000U /*!< Select regular mode (RGB or ARGB) */ |
AnnaBridge | 172:65be27845400 | 262 | #define DMA2D_RB_SWAP 0x00000001U /*!< Select swap mode (BGR or ABGR) */ |
AnnaBridge | 172:65be27845400 | 263 | /** |
AnnaBridge | 172:65be27845400 | 264 | * @} |
AnnaBridge | 172:65be27845400 | 265 | */ |
AnnaBridge | 172:65be27845400 | 266 | |
AnnaBridge | 172:65be27845400 | 267 | |
AnnaBridge | 172:65be27845400 | 268 | |
AnnaBridge | 172:65be27845400 | 269 | |
AnnaBridge | 172:65be27845400 | 270 | |
AnnaBridge | 172:65be27845400 | 271 | /** @defgroup DMA2D_Chroma_Sub_Sampling DMA2D Chroma Sub Sampling |
AnnaBridge | 172:65be27845400 | 272 | * @{ |
AnnaBridge | 172:65be27845400 | 273 | */ |
AnnaBridge | 172:65be27845400 | 274 | #define DMA2D_NO_CSS 0x00000000U /*!< No chroma sub-sampling 4:4:4 */ |
AnnaBridge | 172:65be27845400 | 275 | #define DMA2D_CSS_422 0x00000001U /*!< chroma sub-sampling 4:2:2 */ |
AnnaBridge | 172:65be27845400 | 276 | #define DMA2D_CSS_420 0x00000002U /*!< chroma sub-sampling 4:2:0 */ |
AnnaBridge | 172:65be27845400 | 277 | /** |
AnnaBridge | 172:65be27845400 | 278 | * @} |
AnnaBridge | 172:65be27845400 | 279 | */ |
AnnaBridge | 172:65be27845400 | 280 | |
AnnaBridge | 172:65be27845400 | 281 | /** @defgroup DMA2D_CLUT_CM DMA2D CLUT Color Mode |
AnnaBridge | 172:65be27845400 | 282 | * @{ |
AnnaBridge | 172:65be27845400 | 283 | */ |
AnnaBridge | 172:65be27845400 | 284 | #define DMA2D_CCM_ARGB8888 0x00000000U /*!< ARGB8888 DMA2D CLUT color mode */ |
AnnaBridge | 172:65be27845400 | 285 | #define DMA2D_CCM_RGB888 0x00000001U /*!< RGB888 DMA2D CLUT color mode */ |
AnnaBridge | 172:65be27845400 | 286 | /** |
AnnaBridge | 172:65be27845400 | 287 | * @} |
AnnaBridge | 172:65be27845400 | 288 | */ |
AnnaBridge | 172:65be27845400 | 289 | |
AnnaBridge | 172:65be27845400 | 290 | /** @defgroup DMA2D_Interrupts DMA2D Interrupts |
AnnaBridge | 172:65be27845400 | 291 | * @{ |
AnnaBridge | 172:65be27845400 | 292 | */ |
AnnaBridge | 172:65be27845400 | 293 | #define DMA2D_IT_CE DMA2D_CR_CEIE /*!< Configuration Error Interrupt */ |
AnnaBridge | 172:65be27845400 | 294 | #define DMA2D_IT_CTC DMA2D_CR_CTCIE /*!< CLUT Transfer Complete Interrupt */ |
AnnaBridge | 172:65be27845400 | 295 | #define DMA2D_IT_CAE DMA2D_CR_CAEIE /*!< CLUT Access Error Interrupt */ |
AnnaBridge | 172:65be27845400 | 296 | #define DMA2D_IT_TW DMA2D_CR_TWIE /*!< Transfer Watermark Interrupt */ |
AnnaBridge | 172:65be27845400 | 297 | #define DMA2D_IT_TC DMA2D_CR_TCIE /*!< Transfer Complete Interrupt */ |
AnnaBridge | 172:65be27845400 | 298 | #define DMA2D_IT_TE DMA2D_CR_TEIE /*!< Transfer Error Interrupt */ |
AnnaBridge | 172:65be27845400 | 299 | /** |
AnnaBridge | 172:65be27845400 | 300 | * @} |
AnnaBridge | 172:65be27845400 | 301 | */ |
AnnaBridge | 172:65be27845400 | 302 | |
AnnaBridge | 172:65be27845400 | 303 | /** @defgroup DMA2D_Flags DMA2D Flags |
AnnaBridge | 172:65be27845400 | 304 | * @{ |
AnnaBridge | 172:65be27845400 | 305 | */ |
AnnaBridge | 172:65be27845400 | 306 | #define DMA2D_FLAG_CE DMA2D_ISR_CEIF /*!< Configuration Error Interrupt Flag */ |
AnnaBridge | 172:65be27845400 | 307 | #define DMA2D_FLAG_CTC DMA2D_ISR_CTCIF /*!< CLUT Transfer Complete Interrupt Flag */ |
AnnaBridge | 172:65be27845400 | 308 | #define DMA2D_FLAG_CAE DMA2D_ISR_CAEIF /*!< CLUT Access Error Interrupt Flag */ |
AnnaBridge | 172:65be27845400 | 309 | #define DMA2D_FLAG_TW DMA2D_ISR_TWIF /*!< Transfer Watermark Interrupt Flag */ |
AnnaBridge | 172:65be27845400 | 310 | #define DMA2D_FLAG_TC DMA2D_ISR_TCIF /*!< Transfer Complete Interrupt Flag */ |
AnnaBridge | 172:65be27845400 | 311 | #define DMA2D_FLAG_TE DMA2D_ISR_TEIF /*!< Transfer Error Interrupt Flag */ |
AnnaBridge | 172:65be27845400 | 312 | /** |
AnnaBridge | 172:65be27845400 | 313 | * @} |
AnnaBridge | 172:65be27845400 | 314 | */ |
AnnaBridge | 172:65be27845400 | 315 | |
AnnaBridge | 172:65be27845400 | 316 | /** @defgroup DMA2D_Aliases DMA2D API Aliases |
AnnaBridge | 172:65be27845400 | 317 | * @{ |
AnnaBridge | 172:65be27845400 | 318 | */ |
AnnaBridge | 172:65be27845400 | 319 | #define HAL_DMA2D_DisableCLUT HAL_DMA2D_CLUTLoading_Abort /*!< Aliased to HAL_DMA2D_CLUTLoading_Abort for compatibility with legacy code */ |
AnnaBridge | 172:65be27845400 | 320 | /** |
AnnaBridge | 172:65be27845400 | 321 | * @} |
AnnaBridge | 172:65be27845400 | 322 | */ |
AnnaBridge | 172:65be27845400 | 323 | |
AnnaBridge | 172:65be27845400 | 324 | #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1) |
AnnaBridge | 172:65be27845400 | 325 | /** |
AnnaBridge | 172:65be27845400 | 326 | * @brief HAL DMA2D common Callback ID enumeration definition |
AnnaBridge | 172:65be27845400 | 327 | */ |
AnnaBridge | 172:65be27845400 | 328 | typedef enum |
AnnaBridge | 172:65be27845400 | 329 | { |
AnnaBridge | 172:65be27845400 | 330 | HAL_DMA2D_MSPINIT_CB_ID = 0x00U, /*!< DMA2D MspInit callback ID */ |
AnnaBridge | 172:65be27845400 | 331 | HAL_DMA2D_MSPDEINIT_CB_ID = 0x01U, /*!< DMA2D MspDeInit callback ID */ |
AnnaBridge | 172:65be27845400 | 332 | HAL_DMA2D_TRANSFERCOMPLETE_CB_ID = 0x02U, /*!< DMA2D transfer complete callback ID */ |
AnnaBridge | 172:65be27845400 | 333 | HAL_DMA2D_TRANSFERERROR_CB_ID = 0x03U, /*!< DMA2D transfer error callback ID */ |
AnnaBridge | 172:65be27845400 | 334 | HAL_DMA2D_LINEEVENT_CB_ID = 0x04U, /*!< DMA2D line event callback ID */ |
AnnaBridge | 172:65be27845400 | 335 | HAL_DMA2D_CLUTLOADINGCPLT_CB_ID = 0x05U, /*!< DMA2D CLUT loading completion callback ID */ |
AnnaBridge | 172:65be27845400 | 336 | }HAL_DMA2D_CallbackIDTypeDef; |
AnnaBridge | 172:65be27845400 | 337 | #endif /* USE_HAL_DMA2D_REGISTER_CALLBACKS */ |
AnnaBridge | 172:65be27845400 | 338 | |
AnnaBridge | 172:65be27845400 | 339 | |
AnnaBridge | 172:65be27845400 | 340 | /** |
AnnaBridge | 172:65be27845400 | 341 | * @} |
AnnaBridge | 172:65be27845400 | 342 | */ |
AnnaBridge | 172:65be27845400 | 343 | /* Exported macros ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 344 | /** @defgroup DMA2D_Exported_Macros DMA2D Exported Macros |
AnnaBridge | 172:65be27845400 | 345 | * @{ |
AnnaBridge | 172:65be27845400 | 346 | */ |
AnnaBridge | 172:65be27845400 | 347 | |
AnnaBridge | 172:65be27845400 | 348 | /** @brief Reset DMA2D handle state |
AnnaBridge | 172:65be27845400 | 349 | * @param __HANDLE__ specifies the DMA2D handle. |
AnnaBridge | 172:65be27845400 | 350 | * @retval None |
AnnaBridge | 172:65be27845400 | 351 | */ |
AnnaBridge | 172:65be27845400 | 352 | #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1) |
AnnaBridge | 172:65be27845400 | 353 | #define __HAL_DMA2D_RESET_HANDLE_STATE(__HANDLE__) do{ \ |
AnnaBridge | 172:65be27845400 | 354 | (__HANDLE__)->State = HAL_DMA2D_STATE_RESET;\ |
AnnaBridge | 172:65be27845400 | 355 | (__HANDLE__)->MspInitCallback = NULL; \ |
AnnaBridge | 172:65be27845400 | 356 | (__HANDLE__)->MspDeInitCallback = NULL; \ |
AnnaBridge | 172:65be27845400 | 357 | }while(0) |
AnnaBridge | 172:65be27845400 | 358 | #else |
AnnaBridge | 172:65be27845400 | 359 | #define __HAL_DMA2D_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA2D_STATE_RESET) |
AnnaBridge | 172:65be27845400 | 360 | #endif /* USE_HAL_DMA2D_REGISTER_CALLBACKS */ |
AnnaBridge | 172:65be27845400 | 361 | |
AnnaBridge | 172:65be27845400 | 362 | |
AnnaBridge | 172:65be27845400 | 363 | /** |
AnnaBridge | 172:65be27845400 | 364 | * @brief Enable the DMA2D. |
AnnaBridge | 172:65be27845400 | 365 | * @param __HANDLE__ DMA2D handle |
AnnaBridge | 172:65be27845400 | 366 | * @retval None. |
AnnaBridge | 172:65be27845400 | 367 | */ |
AnnaBridge | 172:65be27845400 | 368 | #define __HAL_DMA2D_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR |= DMA2D_CR_START) |
AnnaBridge | 172:65be27845400 | 369 | |
AnnaBridge | 172:65be27845400 | 370 | |
AnnaBridge | 172:65be27845400 | 371 | /* Interrupt & Flag management */ |
AnnaBridge | 172:65be27845400 | 372 | /** |
AnnaBridge | 172:65be27845400 | 373 | * @brief Get the DMA2D pending flags. |
AnnaBridge | 172:65be27845400 | 374 | * @param __HANDLE__ DMA2D handle |
AnnaBridge | 172:65be27845400 | 375 | * @param __FLAG__ flag to check. |
AnnaBridge | 172:65be27845400 | 376 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 377 | * @arg DMA2D_FLAG_CE: Configuration error flag |
AnnaBridge | 172:65be27845400 | 378 | * @arg DMA2D_FLAG_CTC: CLUT transfer complete flag |
AnnaBridge | 172:65be27845400 | 379 | * @arg DMA2D_FLAG_CAE: CLUT access error flag |
AnnaBridge | 172:65be27845400 | 380 | * @arg DMA2D_FLAG_TW: Transfer Watermark flag |
AnnaBridge | 172:65be27845400 | 381 | * @arg DMA2D_FLAG_TC: Transfer complete flag |
AnnaBridge | 172:65be27845400 | 382 | * @arg DMA2D_FLAG_TE: Transfer error flag |
AnnaBridge | 172:65be27845400 | 383 | * @retval The state of FLAG. |
AnnaBridge | 172:65be27845400 | 384 | */ |
AnnaBridge | 172:65be27845400 | 385 | #define __HAL_DMA2D_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ISR & (__FLAG__)) |
AnnaBridge | 172:65be27845400 | 386 | |
AnnaBridge | 172:65be27845400 | 387 | /** |
AnnaBridge | 172:65be27845400 | 388 | * @brief Clear the DMA2D pending flags. |
AnnaBridge | 172:65be27845400 | 389 | * @param __HANDLE__ DMA2D handle |
AnnaBridge | 172:65be27845400 | 390 | * @param __FLAG__ specifies the flag to clear. |
AnnaBridge | 172:65be27845400 | 391 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 392 | * @arg DMA2D_FLAG_CE: Configuration error flag |
AnnaBridge | 172:65be27845400 | 393 | * @arg DMA2D_FLAG_CTC: CLUT transfer complete flag |
AnnaBridge | 172:65be27845400 | 394 | * @arg DMA2D_FLAG_CAE: CLUT access error flag |
AnnaBridge | 172:65be27845400 | 395 | * @arg DMA2D_FLAG_TW: Transfer Watermark flag |
AnnaBridge | 172:65be27845400 | 396 | * @arg DMA2D_FLAG_TC: Transfer complete flag |
AnnaBridge | 172:65be27845400 | 397 | * @arg DMA2D_FLAG_TE: Transfer error flag |
AnnaBridge | 172:65be27845400 | 398 | * @retval None |
AnnaBridge | 172:65be27845400 | 399 | */ |
AnnaBridge | 172:65be27845400 | 400 | #define __HAL_DMA2D_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->IFCR = (__FLAG__)) |
AnnaBridge | 172:65be27845400 | 401 | |
AnnaBridge | 172:65be27845400 | 402 | /** |
AnnaBridge | 172:65be27845400 | 403 | * @brief Enable the specified DMA2D interrupts. |
AnnaBridge | 172:65be27845400 | 404 | * @param __HANDLE__ DMA2D handle |
AnnaBridge | 172:65be27845400 | 405 | * @param __INTERRUPT__ specifies the DMA2D interrupt sources to be enabled. |
AnnaBridge | 172:65be27845400 | 406 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 407 | * @arg DMA2D_IT_CE: Configuration error interrupt mask |
AnnaBridge | 172:65be27845400 | 408 | * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask |
AnnaBridge | 172:65be27845400 | 409 | * @arg DMA2D_IT_CAE: CLUT access error interrupt mask |
AnnaBridge | 172:65be27845400 | 410 | * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask |
AnnaBridge | 172:65be27845400 | 411 | * @arg DMA2D_IT_TC: Transfer complete interrupt mask |
AnnaBridge | 172:65be27845400 | 412 | * @arg DMA2D_IT_TE: Transfer error interrupt mask |
AnnaBridge | 172:65be27845400 | 413 | * @retval None |
AnnaBridge | 172:65be27845400 | 414 | */ |
AnnaBridge | 172:65be27845400 | 415 | #define __HAL_DMA2D_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR |= (__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 416 | |
AnnaBridge | 172:65be27845400 | 417 | /** |
AnnaBridge | 172:65be27845400 | 418 | * @brief Disable the specified DMA2D interrupts. |
AnnaBridge | 172:65be27845400 | 419 | * @param __HANDLE__ DMA2D handle |
AnnaBridge | 172:65be27845400 | 420 | * @param __INTERRUPT__ specifies the DMA2D interrupt sources to be disabled. |
AnnaBridge | 172:65be27845400 | 421 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 422 | * @arg DMA2D_IT_CE: Configuration error interrupt mask |
AnnaBridge | 172:65be27845400 | 423 | * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask |
AnnaBridge | 172:65be27845400 | 424 | * @arg DMA2D_IT_CAE: CLUT access error interrupt mask |
AnnaBridge | 172:65be27845400 | 425 | * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask |
AnnaBridge | 172:65be27845400 | 426 | * @arg DMA2D_IT_TC: Transfer complete interrupt mask |
AnnaBridge | 172:65be27845400 | 427 | * @arg DMA2D_IT_TE: Transfer error interrupt mask |
AnnaBridge | 172:65be27845400 | 428 | * @retval None |
AnnaBridge | 172:65be27845400 | 429 | */ |
AnnaBridge | 172:65be27845400 | 430 | #define __HAL_DMA2D_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR &= ~(__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 431 | |
AnnaBridge | 172:65be27845400 | 432 | /** |
AnnaBridge | 172:65be27845400 | 433 | * @brief Check whether the specified DMA2D interrupt source is enabled or not. |
AnnaBridge | 172:65be27845400 | 434 | * @param __HANDLE__ DMA2D handle |
AnnaBridge | 172:65be27845400 | 435 | * @param __INTERRUPT__ specifies the DMA2D interrupt source to check. |
AnnaBridge | 172:65be27845400 | 436 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 437 | * @arg DMA2D_IT_CE: Configuration error interrupt mask |
AnnaBridge | 172:65be27845400 | 438 | * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask |
AnnaBridge | 172:65be27845400 | 439 | * @arg DMA2D_IT_CAE: CLUT access error interrupt mask |
AnnaBridge | 172:65be27845400 | 440 | * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask |
AnnaBridge | 172:65be27845400 | 441 | * @arg DMA2D_IT_TC: Transfer complete interrupt mask |
AnnaBridge | 172:65be27845400 | 442 | * @arg DMA2D_IT_TE: Transfer error interrupt mask |
AnnaBridge | 172:65be27845400 | 443 | * @retval The state of INTERRUPT source. |
AnnaBridge | 172:65be27845400 | 444 | */ |
AnnaBridge | 172:65be27845400 | 445 | #define __HAL_DMA2D_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR & (__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 446 | |
AnnaBridge | 172:65be27845400 | 447 | /** |
AnnaBridge | 172:65be27845400 | 448 | * @} |
AnnaBridge | 172:65be27845400 | 449 | */ |
AnnaBridge | 172:65be27845400 | 450 | |
AnnaBridge | 172:65be27845400 | 451 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 452 | /** @addtogroup DMA2D_Exported_Functions DMA2D Exported Functions |
AnnaBridge | 172:65be27845400 | 453 | * @{ |
AnnaBridge | 172:65be27845400 | 454 | */ |
AnnaBridge | 172:65be27845400 | 455 | |
AnnaBridge | 172:65be27845400 | 456 | /** @addtogroup DMA2D_Exported_Functions_Group1 Initialization and de-initialization functions |
AnnaBridge | 172:65be27845400 | 457 | * @{ |
AnnaBridge | 172:65be27845400 | 458 | */ |
AnnaBridge | 172:65be27845400 | 459 | |
AnnaBridge | 172:65be27845400 | 460 | /* Initialization and de-initialization functions *******************************/ |
AnnaBridge | 172:65be27845400 | 461 | HAL_StatusTypeDef HAL_DMA2D_Init(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 462 | HAL_StatusTypeDef HAL_DMA2D_DeInit (DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 463 | void HAL_DMA2D_MspInit(DMA2D_HandleTypeDef* hdma2d); |
AnnaBridge | 172:65be27845400 | 464 | void HAL_DMA2D_MspDeInit(DMA2D_HandleTypeDef* hdma2d); |
AnnaBridge | 172:65be27845400 | 465 | /* Callbacks Register/UnRegister functions ***********************************/ |
AnnaBridge | 172:65be27845400 | 466 | #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1) |
AnnaBridge | 172:65be27845400 | 467 | HAL_StatusTypeDef HAL_DMA2D_RegisterCallback(DMA2D_HandleTypeDef *hdma2d, HAL_DMA2D_CallbackIDTypeDef CallbackID, pDMA2D_CallbackTypeDef pCallback); |
AnnaBridge | 172:65be27845400 | 468 | HAL_StatusTypeDef HAL_DMA2D_UnRegisterCallback(DMA2D_HandleTypeDef *hdma2d, HAL_DMA2D_CallbackIDTypeDef CallbackID); |
AnnaBridge | 172:65be27845400 | 469 | #endif /* USE_HAL_DMA2D_REGISTER_CALLBACKS */ |
AnnaBridge | 172:65be27845400 | 470 | |
AnnaBridge | 172:65be27845400 | 471 | /** |
AnnaBridge | 172:65be27845400 | 472 | * @} |
AnnaBridge | 172:65be27845400 | 473 | */ |
AnnaBridge | 172:65be27845400 | 474 | |
AnnaBridge | 172:65be27845400 | 475 | |
AnnaBridge | 172:65be27845400 | 476 | /** @addtogroup DMA2D_Exported_Functions_Group2 IO operation functions |
AnnaBridge | 172:65be27845400 | 477 | * @{ |
AnnaBridge | 172:65be27845400 | 478 | */ |
AnnaBridge | 172:65be27845400 | 479 | |
AnnaBridge | 172:65be27845400 | 480 | /* IO operation functions *******************************************************/ |
AnnaBridge | 172:65be27845400 | 481 | HAL_StatusTypeDef HAL_DMA2D_Start(DMA2D_HandleTypeDef *hdma2d, uint32_t pdata, uint32_t DstAddress, uint32_t Width, uint32_t Height); |
AnnaBridge | 172:65be27845400 | 482 | HAL_StatusTypeDef HAL_DMA2D_BlendingStart(DMA2D_HandleTypeDef *hdma2d, uint32_t SrcAddress1, uint32_t SrcAddress2, uint32_t DstAddress, uint32_t Width, uint32_t Height); |
AnnaBridge | 172:65be27845400 | 483 | HAL_StatusTypeDef HAL_DMA2D_Start_IT(DMA2D_HandleTypeDef *hdma2d, uint32_t pdata, uint32_t DstAddress, uint32_t Width, uint32_t Height); |
AnnaBridge | 172:65be27845400 | 484 | HAL_StatusTypeDef HAL_DMA2D_BlendingStart_IT(DMA2D_HandleTypeDef *hdma2d, uint32_t SrcAddress1, uint32_t SrcAddress2, uint32_t DstAddress, uint32_t Width, uint32_t Height); |
AnnaBridge | 172:65be27845400 | 485 | HAL_StatusTypeDef HAL_DMA2D_Suspend(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 486 | HAL_StatusTypeDef HAL_DMA2D_Resume(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 487 | HAL_StatusTypeDef HAL_DMA2D_Abort(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 488 | HAL_StatusTypeDef HAL_DMA2D_EnableCLUT(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 172:65be27845400 | 489 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoad(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx); |
AnnaBridge | 172:65be27845400 | 490 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoad_IT(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx); |
AnnaBridge | 172:65be27845400 | 491 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Abort(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 172:65be27845400 | 492 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Suspend(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 172:65be27845400 | 493 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Resume(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 172:65be27845400 | 494 | HAL_StatusTypeDef HAL_DMA2D_PollForTransfer(DMA2D_HandleTypeDef *hdma2d, uint32_t Timeout); |
AnnaBridge | 172:65be27845400 | 495 | void HAL_DMA2D_IRQHandler(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 496 | void HAL_DMA2D_LineEventCallback(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 497 | void HAL_DMA2D_CLUTLoadingCpltCallback(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 498 | |
AnnaBridge | 172:65be27845400 | 499 | /** |
AnnaBridge | 172:65be27845400 | 500 | * @} |
AnnaBridge | 172:65be27845400 | 501 | */ |
AnnaBridge | 172:65be27845400 | 502 | |
AnnaBridge | 172:65be27845400 | 503 | /** @addtogroup DMA2D_Exported_Functions_Group3 Peripheral Control functions |
AnnaBridge | 172:65be27845400 | 504 | * @{ |
AnnaBridge | 172:65be27845400 | 505 | */ |
AnnaBridge | 172:65be27845400 | 506 | |
AnnaBridge | 172:65be27845400 | 507 | /* Peripheral Control functions *************************************************/ |
AnnaBridge | 172:65be27845400 | 508 | HAL_StatusTypeDef HAL_DMA2D_ConfigLayer(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 172:65be27845400 | 509 | HAL_StatusTypeDef HAL_DMA2D_ConfigCLUT(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx); |
AnnaBridge | 172:65be27845400 | 510 | HAL_StatusTypeDef HAL_DMA2D_ProgramLineEvent(DMA2D_HandleTypeDef *hdma2d, uint32_t Line); |
AnnaBridge | 172:65be27845400 | 511 | HAL_StatusTypeDef HAL_DMA2D_EnableDeadTime(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 512 | HAL_StatusTypeDef HAL_DMA2D_DisableDeadTime(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 513 | HAL_StatusTypeDef HAL_DMA2D_ConfigDeadTime(DMA2D_HandleTypeDef *hdma2d, uint8_t DeadTime); |
AnnaBridge | 172:65be27845400 | 514 | |
AnnaBridge | 172:65be27845400 | 515 | /** |
AnnaBridge | 172:65be27845400 | 516 | * @} |
AnnaBridge | 172:65be27845400 | 517 | */ |
AnnaBridge | 172:65be27845400 | 518 | |
AnnaBridge | 172:65be27845400 | 519 | /** @addtogroup DMA2D_Exported_Functions_Group4 Peripheral State and Error functions |
AnnaBridge | 172:65be27845400 | 520 | * @{ |
AnnaBridge | 172:65be27845400 | 521 | */ |
AnnaBridge | 172:65be27845400 | 522 | |
AnnaBridge | 172:65be27845400 | 523 | /* Peripheral State functions ***************************************************/ |
AnnaBridge | 172:65be27845400 | 524 | HAL_DMA2D_StateTypeDef HAL_DMA2D_GetState(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 525 | uint32_t HAL_DMA2D_GetError(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 172:65be27845400 | 526 | |
AnnaBridge | 172:65be27845400 | 527 | /** |
AnnaBridge | 172:65be27845400 | 528 | * @} |
AnnaBridge | 172:65be27845400 | 529 | */ |
AnnaBridge | 172:65be27845400 | 530 | |
AnnaBridge | 172:65be27845400 | 531 | /** |
AnnaBridge | 172:65be27845400 | 532 | * @} |
AnnaBridge | 172:65be27845400 | 533 | */ |
AnnaBridge | 172:65be27845400 | 534 | |
AnnaBridge | 172:65be27845400 | 535 | /* Private constants ---------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 536 | |
AnnaBridge | 172:65be27845400 | 537 | /** @addtogroup DMA2D_Private_Constants DMA2D Private Constants |
AnnaBridge | 172:65be27845400 | 538 | * @{ |
AnnaBridge | 172:65be27845400 | 539 | */ |
AnnaBridge | 172:65be27845400 | 540 | |
AnnaBridge | 172:65be27845400 | 541 | /** @defgroup DMA2D_Maximum_Line_WaterMark DMA2D Maximum Line Watermark |
AnnaBridge | 172:65be27845400 | 542 | * @{ |
AnnaBridge | 172:65be27845400 | 543 | */ |
AnnaBridge | 172:65be27845400 | 544 | #define DMA2D_LINE_WATERMARK_MAX DMA2D_LWR_LW /*!< DMA2D maximum line watermark */ |
AnnaBridge | 172:65be27845400 | 545 | /** |
AnnaBridge | 172:65be27845400 | 546 | * @} |
AnnaBridge | 172:65be27845400 | 547 | */ |
AnnaBridge | 172:65be27845400 | 548 | |
AnnaBridge | 172:65be27845400 | 549 | /** @defgroup DMA2D_Color_Value DMA2D Color Value |
AnnaBridge | 172:65be27845400 | 550 | * @{ |
AnnaBridge | 172:65be27845400 | 551 | */ |
AnnaBridge | 172:65be27845400 | 552 | #define DMA2D_COLOR_VALUE 0x000000FFU /*!< Color value mask */ |
AnnaBridge | 172:65be27845400 | 553 | /** |
AnnaBridge | 172:65be27845400 | 554 | * @} |
AnnaBridge | 172:65be27845400 | 555 | */ |
AnnaBridge | 172:65be27845400 | 556 | |
AnnaBridge | 172:65be27845400 | 557 | /** @defgroup DMA2D_Max_Layer DMA2D Maximum Number of Layers |
AnnaBridge | 172:65be27845400 | 558 | * @{ |
AnnaBridge | 172:65be27845400 | 559 | */ |
AnnaBridge | 172:65be27845400 | 560 | #define DMA2D_MAX_LAYER 2U /*!< DMA2D maximum number of layers */ |
AnnaBridge | 172:65be27845400 | 561 | /** |
AnnaBridge | 172:65be27845400 | 562 | * @} |
AnnaBridge | 172:65be27845400 | 563 | */ |
AnnaBridge | 172:65be27845400 | 564 | |
AnnaBridge | 172:65be27845400 | 565 | /** @defgroup DMA2D_Layers DMA2D Layers |
AnnaBridge | 172:65be27845400 | 566 | * @{ |
AnnaBridge | 172:65be27845400 | 567 | */ |
AnnaBridge | 172:65be27845400 | 568 | #define DMA2D_BACKGROUND_LAYER 0x00000000U /*!< DMA2D Background Layer (layer 0) */ |
AnnaBridge | 172:65be27845400 | 569 | #define DMA2D_FOREGROUND_LAYER 0x00000001U /*!< DMA2D Foreground Layer (layer 1) */ |
AnnaBridge | 172:65be27845400 | 570 | /** |
AnnaBridge | 172:65be27845400 | 571 | * @} |
AnnaBridge | 172:65be27845400 | 572 | */ |
AnnaBridge | 172:65be27845400 | 573 | |
AnnaBridge | 172:65be27845400 | 574 | /** @defgroup DMA2D_Offset DMA2D Offset |
AnnaBridge | 172:65be27845400 | 575 | * @{ |
AnnaBridge | 172:65be27845400 | 576 | */ |
AnnaBridge | 172:65be27845400 | 577 | #define DMA2D_OFFSET DMA2D_FGOR_LO /*!< maximum Line Offset */ |
AnnaBridge | 172:65be27845400 | 578 | /** |
AnnaBridge | 172:65be27845400 | 579 | * @} |
AnnaBridge | 172:65be27845400 | 580 | */ |
AnnaBridge | 172:65be27845400 | 581 | |
AnnaBridge | 172:65be27845400 | 582 | /** @defgroup DMA2D_Size DMA2D Size |
AnnaBridge | 172:65be27845400 | 583 | * @{ |
AnnaBridge | 172:65be27845400 | 584 | */ |
AnnaBridge | 172:65be27845400 | 585 | #define DMA2D_PIXEL (DMA2D_NLR_PL >> 16U) /*!< DMA2D maximum number of pixels per line */ |
AnnaBridge | 172:65be27845400 | 586 | #define DMA2D_LINE DMA2D_NLR_NL /*!< DMA2D maximum number of lines */ |
AnnaBridge | 172:65be27845400 | 587 | /** |
AnnaBridge | 172:65be27845400 | 588 | * @} |
AnnaBridge | 172:65be27845400 | 589 | */ |
AnnaBridge | 172:65be27845400 | 590 | |
AnnaBridge | 172:65be27845400 | 591 | /** @defgroup DMA2D_CLUT_Size DMA2D CLUT Size |
AnnaBridge | 172:65be27845400 | 592 | * @{ |
AnnaBridge | 172:65be27845400 | 593 | */ |
AnnaBridge | 172:65be27845400 | 594 | #define DMA2D_CLUT_SIZE (DMA2D_FGPFCCR_CS >> 8U) /*!< DMA2D maximum CLUT size */ |
AnnaBridge | 172:65be27845400 | 595 | /** |
AnnaBridge | 172:65be27845400 | 596 | * @} |
AnnaBridge | 172:65be27845400 | 597 | */ |
AnnaBridge | 172:65be27845400 | 598 | |
AnnaBridge | 172:65be27845400 | 599 | /** |
AnnaBridge | 172:65be27845400 | 600 | * @} |
AnnaBridge | 172:65be27845400 | 601 | */ |
AnnaBridge | 172:65be27845400 | 602 | |
AnnaBridge | 172:65be27845400 | 603 | |
AnnaBridge | 172:65be27845400 | 604 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 605 | /** @defgroup DMA2D_Private_Macros DMA2D Private Macros |
AnnaBridge | 172:65be27845400 | 606 | * @{ |
AnnaBridge | 172:65be27845400 | 607 | */ |
AnnaBridge | 172:65be27845400 | 608 | #define IS_DMA2D_LAYER(LAYER) (((LAYER) == DMA2D_BACKGROUND_LAYER) || ((LAYER) == DMA2D_FOREGROUND_LAYER)) |
AnnaBridge | 172:65be27845400 | 609 | |
AnnaBridge | 172:65be27845400 | 610 | #define IS_DMA2D_MODE(MODE) (((MODE) == DMA2D_M2M) || ((MODE) == DMA2D_M2M_PFC) || \ |
AnnaBridge | 172:65be27845400 | 611 | ((MODE) == DMA2D_M2M_BLEND) || ((MODE) == DMA2D_R2M)) |
AnnaBridge | 172:65be27845400 | 612 | |
AnnaBridge | 172:65be27845400 | 613 | #define IS_DMA2D_CMODE(MODE_ARGB) (((MODE_ARGB) == DMA2D_OUTPUT_ARGB8888) || ((MODE_ARGB) == DMA2D_OUTPUT_RGB888) || \ |
AnnaBridge | 172:65be27845400 | 614 | ((MODE_ARGB) == DMA2D_OUTPUT_RGB565) || ((MODE_ARGB) == DMA2D_OUTPUT_ARGB1555) || \ |
AnnaBridge | 172:65be27845400 | 615 | ((MODE_ARGB) == DMA2D_OUTPUT_ARGB4444)) |
AnnaBridge | 172:65be27845400 | 616 | |
AnnaBridge | 172:65be27845400 | 617 | #define IS_DMA2D_COLOR(COLOR) ((COLOR) <= DMA2D_COLOR_VALUE) |
AnnaBridge | 172:65be27845400 | 618 | #define IS_DMA2D_LINE(LINE) ((LINE) <= DMA2D_LINE) |
AnnaBridge | 172:65be27845400 | 619 | #define IS_DMA2D_PIXEL(PIXEL) ((PIXEL) <= DMA2D_PIXEL) |
AnnaBridge | 172:65be27845400 | 620 | #define IS_DMA2D_OFFSET(OOFFSET) ((OOFFSET) <= DMA2D_OFFSET) |
AnnaBridge | 172:65be27845400 | 621 | |
AnnaBridge | 172:65be27845400 | 622 | #define IS_DMA2D_INPUT_COLOR_MODE(INPUT_CM) (((INPUT_CM) == DMA2D_INPUT_ARGB8888) || ((INPUT_CM) == DMA2D_INPUT_RGB888) || \ |
AnnaBridge | 172:65be27845400 | 623 | ((INPUT_CM) == DMA2D_INPUT_RGB565) || ((INPUT_CM) == DMA2D_INPUT_ARGB1555) || \ |
AnnaBridge | 172:65be27845400 | 624 | ((INPUT_CM) == DMA2D_INPUT_ARGB4444) || ((INPUT_CM) == DMA2D_INPUT_L8) || \ |
AnnaBridge | 172:65be27845400 | 625 | ((INPUT_CM) == DMA2D_INPUT_AL44) || ((INPUT_CM) == DMA2D_INPUT_AL88) || \ |
AnnaBridge | 172:65be27845400 | 626 | ((INPUT_CM) == DMA2D_INPUT_L4) || ((INPUT_CM) == DMA2D_INPUT_A8) || \ |
AnnaBridge | 172:65be27845400 | 627 | ((INPUT_CM) == DMA2D_INPUT_A4) || ((INPUT_CM) == DMA2D_INPUT_YCBCR)) |
AnnaBridge | 172:65be27845400 | 628 | |
AnnaBridge | 172:65be27845400 | 629 | #define IS_DMA2D_ALPHA_MODE(AlphaMode) (((AlphaMode) == DMA2D_NO_MODIF_ALPHA) || \ |
AnnaBridge | 172:65be27845400 | 630 | ((AlphaMode) == DMA2D_REPLACE_ALPHA) || \ |
AnnaBridge | 172:65be27845400 | 631 | ((AlphaMode) == DMA2D_COMBINE_ALPHA)) |
AnnaBridge | 172:65be27845400 | 632 | |
AnnaBridge | 172:65be27845400 | 633 | #define IS_DMA2D_ALPHA_INVERTED(Alpha_Inverted) (((Alpha_Inverted) == DMA2D_REGULAR_ALPHA) || \ |
AnnaBridge | 172:65be27845400 | 634 | ((Alpha_Inverted) == DMA2D_INVERTED_ALPHA)) |
AnnaBridge | 172:65be27845400 | 635 | |
AnnaBridge | 172:65be27845400 | 636 | #define IS_DMA2D_RB_SWAP(RB_Swap) (((RB_Swap) == DMA2D_RB_REGULAR) || \ |
AnnaBridge | 172:65be27845400 | 637 | ((RB_Swap) == DMA2D_RB_SWAP)) |
AnnaBridge | 172:65be27845400 | 638 | |
AnnaBridge | 172:65be27845400 | 639 | |
AnnaBridge | 172:65be27845400 | 640 | |
AnnaBridge | 172:65be27845400 | 641 | #define IS_DMA2D_CHROMA_SUB_SAMPLING(CSS) (((CSS) == DMA2D_NO_CSS) || \ |
AnnaBridge | 172:65be27845400 | 642 | ((CSS) == DMA2D_CSS_422) || \ |
AnnaBridge | 172:65be27845400 | 643 | ((CSS) == DMA2D_CSS_420)) |
AnnaBridge | 172:65be27845400 | 644 | |
AnnaBridge | 172:65be27845400 | 645 | #define IS_DMA2D_CLUT_CM(CLUT_CM) (((CLUT_CM) == DMA2D_CCM_ARGB8888) || ((CLUT_CM) == DMA2D_CCM_RGB888)) |
AnnaBridge | 172:65be27845400 | 646 | #define IS_DMA2D_CLUT_SIZE(CLUT_SIZE) ((CLUT_SIZE) <= DMA2D_CLUT_SIZE) |
AnnaBridge | 172:65be27845400 | 647 | #define IS_DMA2D_LINEWATERMARK(LineWatermark) ((LineWatermark) <= DMA2D_LINE_WATERMARK_MAX) |
AnnaBridge | 172:65be27845400 | 648 | #define IS_DMA2D_IT(IT) (((IT) == DMA2D_IT_CTC) || ((IT) == DMA2D_IT_CAE) || \ |
AnnaBridge | 172:65be27845400 | 649 | ((IT) == DMA2D_IT_TW) || ((IT) == DMA2D_IT_TC) || \ |
AnnaBridge | 172:65be27845400 | 650 | ((IT) == DMA2D_IT_TE) || ((IT) == DMA2D_IT_CE)) |
AnnaBridge | 172:65be27845400 | 651 | #define IS_DMA2D_GET_FLAG(FLAG) (((FLAG) == DMA2D_FLAG_CTC) || ((FLAG) == DMA2D_FLAG_CAE) || \ |
AnnaBridge | 172:65be27845400 | 652 | ((FLAG) == DMA2D_FLAG_TW) || ((FLAG) == DMA2D_FLAG_TC) || \ |
AnnaBridge | 172:65be27845400 | 653 | ((FLAG) == DMA2D_FLAG_TE) || ((FLAG) == DMA2D_FLAG_CE)) |
AnnaBridge | 172:65be27845400 | 654 | /** |
AnnaBridge | 172:65be27845400 | 655 | * @} |
AnnaBridge | 172:65be27845400 | 656 | */ |
AnnaBridge | 172:65be27845400 | 657 | |
AnnaBridge | 172:65be27845400 | 658 | /** |
AnnaBridge | 172:65be27845400 | 659 | * @} |
AnnaBridge | 172:65be27845400 | 660 | */ |
AnnaBridge | 172:65be27845400 | 661 | |
AnnaBridge | 172:65be27845400 | 662 | /** |
AnnaBridge | 172:65be27845400 | 663 | * @} |
AnnaBridge | 172:65be27845400 | 664 | */ |
AnnaBridge | 172:65be27845400 | 665 | |
AnnaBridge | 172:65be27845400 | 666 | |
AnnaBridge | 172:65be27845400 | 667 | #ifdef __cplusplus |
AnnaBridge | 172:65be27845400 | 668 | } |
AnnaBridge | 172:65be27845400 | 669 | #endif |
AnnaBridge | 172:65be27845400 | 670 | |
AnnaBridge | 172:65be27845400 | 671 | #endif /* STM32H7xx_HAL_DMA2D_H */ |
AnnaBridge | 172:65be27845400 | 672 | |
AnnaBridge | 172:65be27845400 | 673 | |
AnnaBridge | 172:65be27845400 | 674 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |