The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
Parent:
171:3a7713b1edbc
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 171:3a7713b1edbc 1 /**
AnnaBridge 171:3a7713b1edbc 2 ******************************************************************************
AnnaBridge 171:3a7713b1edbc 3 * @file stm32f7xx_hal_i2s.h
AnnaBridge 171:3a7713b1edbc 4 * @author MCD Application Team
AnnaBridge 171:3a7713b1edbc 5 * @brief Header file of I2S HAL module.
AnnaBridge 171:3a7713b1edbc 6 ******************************************************************************
AnnaBridge 171:3a7713b1edbc 7 * @attention
AnnaBridge 171:3a7713b1edbc 8 *
AnnaBridge 171:3a7713b1edbc 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 171:3a7713b1edbc 10 *
AnnaBridge 171:3a7713b1edbc 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 171:3a7713b1edbc 12 * are permitted provided that the following conditions are met:
AnnaBridge 171:3a7713b1edbc 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 171:3a7713b1edbc 14 * this list of conditions and the following disclaimer.
AnnaBridge 171:3a7713b1edbc 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 171:3a7713b1edbc 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 171:3a7713b1edbc 17 * and/or other materials provided with the distribution.
AnnaBridge 171:3a7713b1edbc 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 171:3a7713b1edbc 19 * may be used to endorse or promote products derived from this software
AnnaBridge 171:3a7713b1edbc 20 * without specific prior written permission.
AnnaBridge 171:3a7713b1edbc 21 *
AnnaBridge 171:3a7713b1edbc 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 171:3a7713b1edbc 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 171:3a7713b1edbc 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 171:3a7713b1edbc 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 171:3a7713b1edbc 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 171:3a7713b1edbc 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 171:3a7713b1edbc 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 171:3a7713b1edbc 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 171:3a7713b1edbc 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 171:3a7713b1edbc 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 171:3a7713b1edbc 32 *
AnnaBridge 171:3a7713b1edbc 33 ******************************************************************************
AnnaBridge 171:3a7713b1edbc 34 */
AnnaBridge 171:3a7713b1edbc 35
AnnaBridge 171:3a7713b1edbc 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 171:3a7713b1edbc 37 #ifndef __STM32F7xx_HAL_I2S_H
AnnaBridge 171:3a7713b1edbc 38 #define __STM32F7xx_HAL_I2S_H
AnnaBridge 171:3a7713b1edbc 39
AnnaBridge 171:3a7713b1edbc 40 #ifdef __cplusplus
AnnaBridge 171:3a7713b1edbc 41 extern "C" {
AnnaBridge 171:3a7713b1edbc 42 #endif
AnnaBridge 171:3a7713b1edbc 43
AnnaBridge 171:3a7713b1edbc 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 45 #include "stm32f7xx_hal_def.h"
AnnaBridge 171:3a7713b1edbc 46
AnnaBridge 171:3a7713b1edbc 47 /** @addtogroup STM32F7xx_HAL_Driver
AnnaBridge 171:3a7713b1edbc 48 * @{
AnnaBridge 171:3a7713b1edbc 49 */
AnnaBridge 171:3a7713b1edbc 50
AnnaBridge 171:3a7713b1edbc 51 /** @addtogroup I2S
AnnaBridge 171:3a7713b1edbc 52 * @{
AnnaBridge 171:3a7713b1edbc 53 */
AnnaBridge 171:3a7713b1edbc 54
AnnaBridge 171:3a7713b1edbc 55 /* Exported types ------------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 56 /** @defgroup I2S_Exported_Types I2S Exported Types
AnnaBridge 171:3a7713b1edbc 57 * @{
AnnaBridge 171:3a7713b1edbc 58 */
AnnaBridge 171:3a7713b1edbc 59
AnnaBridge 171:3a7713b1edbc 60 /**
AnnaBridge 171:3a7713b1edbc 61 * @brief I2S Init structure definition
AnnaBridge 171:3a7713b1edbc 62 */
AnnaBridge 171:3a7713b1edbc 63 typedef struct
AnnaBridge 171:3a7713b1edbc 64 {
AnnaBridge 171:3a7713b1edbc 65 uint32_t Mode; /*!< Specifies the I2S operating mode.
AnnaBridge 171:3a7713b1edbc 66 This parameter can be a value of @ref I2S_Mode */
AnnaBridge 171:3a7713b1edbc 67
AnnaBridge 171:3a7713b1edbc 68 uint32_t Standard; /*!< Specifies the standard used for the I2S communication.
AnnaBridge 171:3a7713b1edbc 69 This parameter can be a value of @ref I2S_Standard */
AnnaBridge 171:3a7713b1edbc 70
AnnaBridge 171:3a7713b1edbc 71 uint32_t DataFormat; /*!< Specifies the data format for the I2S communication.
AnnaBridge 171:3a7713b1edbc 72 This parameter can be a value of @ref I2S_Data_Format */
AnnaBridge 171:3a7713b1edbc 73
AnnaBridge 171:3a7713b1edbc 74 uint32_t MCLKOutput; /*!< Specifies whether the I2S MCLK output is enabled or not.
AnnaBridge 171:3a7713b1edbc 75 This parameter can be a value of @ref I2S_MCLK_Output */
AnnaBridge 171:3a7713b1edbc 76
AnnaBridge 171:3a7713b1edbc 77 uint32_t AudioFreq; /*!< Specifies the frequency selected for the I2S communication.
AnnaBridge 171:3a7713b1edbc 78 This parameter can be a value of @ref I2S_Audio_Frequency */
AnnaBridge 171:3a7713b1edbc 79
AnnaBridge 171:3a7713b1edbc 80 uint32_t CPOL; /*!< Specifies the idle state of the I2S clock.
AnnaBridge 171:3a7713b1edbc 81 This parameter can be a value of @ref I2S_Clock_Polarity */
AnnaBridge 171:3a7713b1edbc 82
AnnaBridge 171:3a7713b1edbc 83 uint32_t ClockSource; /*!< Specifies the I2S Clock Source.
AnnaBridge 171:3a7713b1edbc 84 This parameter can be a value of @ref I2S_Clock_Source */
AnnaBridge 171:3a7713b1edbc 85 }I2S_InitTypeDef;
AnnaBridge 171:3a7713b1edbc 86
AnnaBridge 171:3a7713b1edbc 87 /**
AnnaBridge 171:3a7713b1edbc 88 * @brief HAL State structures definition
AnnaBridge 171:3a7713b1edbc 89 */
AnnaBridge 171:3a7713b1edbc 90 typedef enum
AnnaBridge 171:3a7713b1edbc 91 {
AnnaBridge 171:3a7713b1edbc 92 HAL_I2S_STATE_RESET = 0x00U, /*!< I2S not yet initialized or disabled */
AnnaBridge 171:3a7713b1edbc 93 HAL_I2S_STATE_READY = 0x01U, /*!< I2S initialized and ready for use */
AnnaBridge 171:3a7713b1edbc 94 HAL_I2S_STATE_BUSY = 0x02U, /*!< I2S internal process is ongoing */
AnnaBridge 171:3a7713b1edbc 95 HAL_I2S_STATE_BUSY_TX = 0x03U, /*!< Data Transmission process is ongoing */
AnnaBridge 171:3a7713b1edbc 96 HAL_I2S_STATE_BUSY_RX = 0x04U, /*!< Data Reception process is ongoing */
AnnaBridge 171:3a7713b1edbc 97 HAL_I2S_STATE_BUSY_TX_RX = 0x05U, /*!< Data Transmission and Reception process is ongoing */
AnnaBridge 171:3a7713b1edbc 98 HAL_I2S_STATE_TIMEOUT = 0x06U, /*!< I2S timeout state */
AnnaBridge 171:3a7713b1edbc 99 HAL_I2S_STATE_ERROR = 0x07U /*!< I2S error state */
AnnaBridge 171:3a7713b1edbc 100
AnnaBridge 171:3a7713b1edbc 101 }HAL_I2S_StateTypeDef;
AnnaBridge 171:3a7713b1edbc 102
AnnaBridge 171:3a7713b1edbc 103 /**
AnnaBridge 171:3a7713b1edbc 104 * @brief I2S handle Structure definition
AnnaBridge 171:3a7713b1edbc 105 */
AnnaBridge 171:3a7713b1edbc 106 typedef struct
AnnaBridge 171:3a7713b1edbc 107 {
AnnaBridge 171:3a7713b1edbc 108 SPI_TypeDef *Instance; /* I2S registers base address */
AnnaBridge 171:3a7713b1edbc 109
AnnaBridge 171:3a7713b1edbc 110 I2S_InitTypeDef Init; /* I2S communication parameters */
AnnaBridge 171:3a7713b1edbc 111
AnnaBridge 171:3a7713b1edbc 112 uint16_t *pTxBuffPtr; /* Pointer to I2S Tx transfer buffer */
AnnaBridge 171:3a7713b1edbc 113
AnnaBridge 171:3a7713b1edbc 114 __IO uint16_t TxXferSize; /* I2S Tx transfer size */
AnnaBridge 171:3a7713b1edbc 115
AnnaBridge 171:3a7713b1edbc 116 __IO uint16_t TxXferCount; /* I2S Tx transfer Counter */
AnnaBridge 171:3a7713b1edbc 117
AnnaBridge 171:3a7713b1edbc 118 uint16_t *pRxBuffPtr; /* Pointer to I2S Rx transfer buffer */
AnnaBridge 171:3a7713b1edbc 119
AnnaBridge 171:3a7713b1edbc 120 __IO uint16_t RxXferSize; /* I2S Rx transfer size */
AnnaBridge 171:3a7713b1edbc 121
AnnaBridge 171:3a7713b1edbc 122 __IO uint16_t RxXferCount; /* I2S Rx transfer counter
AnnaBridge 171:3a7713b1edbc 123 (This field is initialized at the
AnnaBridge 171:3a7713b1edbc 124 same value as transfer size at the
AnnaBridge 171:3a7713b1edbc 125 beginning of the transfer and
AnnaBridge 171:3a7713b1edbc 126 decremented when a sample is received.
AnnaBridge 171:3a7713b1edbc 127 NbSamplesReceived = RxBufferSize-RxBufferCount) */
AnnaBridge 171:3a7713b1edbc 128
AnnaBridge 171:3a7713b1edbc 129 DMA_HandleTypeDef *hdmatx; /* I2S Tx DMA handle parameters */
AnnaBridge 171:3a7713b1edbc 130
AnnaBridge 171:3a7713b1edbc 131 DMA_HandleTypeDef *hdmarx; /* I2S Rx DMA handle parameters */
AnnaBridge 171:3a7713b1edbc 132
AnnaBridge 171:3a7713b1edbc 133 __IO HAL_LockTypeDef Lock; /* I2S locking object */
AnnaBridge 171:3a7713b1edbc 134
AnnaBridge 171:3a7713b1edbc 135 __IO HAL_I2S_StateTypeDef State; /* I2S communication state */
AnnaBridge 171:3a7713b1edbc 136
AnnaBridge 171:3a7713b1edbc 137 __IO uint32_t ErrorCode; /* I2S Error code */
AnnaBridge 171:3a7713b1edbc 138
AnnaBridge 171:3a7713b1edbc 139 }I2S_HandleTypeDef;
AnnaBridge 171:3a7713b1edbc 140 /**
AnnaBridge 171:3a7713b1edbc 141 * @}
AnnaBridge 171:3a7713b1edbc 142 */
AnnaBridge 171:3a7713b1edbc 143
AnnaBridge 171:3a7713b1edbc 144 /* Exported constants --------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 145 /** @defgroup I2S_Exported_Constants I2S Exported Constants
AnnaBridge 171:3a7713b1edbc 146 * @{
AnnaBridge 171:3a7713b1edbc 147 */
AnnaBridge 171:3a7713b1edbc 148
AnnaBridge 171:3a7713b1edbc 149 /** @defgroup I2S_Error_Defintion I2S_Error_Defintion
AnnaBridge 171:3a7713b1edbc 150 *@brief I2S Error Code
AnnaBridge 171:3a7713b1edbc 151 * @{
AnnaBridge 171:3a7713b1edbc 152 */
AnnaBridge 171:3a7713b1edbc 153 #define HAL_I2S_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */
AnnaBridge 171:3a7713b1edbc 154 #define HAL_I2S_ERROR_TIMEOUT ((uint32_t)0x00000001U) /*!< Timeout error */
AnnaBridge 171:3a7713b1edbc 155 #define HAL_I2S_ERROR_OVR ((uint32_t)0x00000002U) /*!< OVR error */
AnnaBridge 171:3a7713b1edbc 156 #define HAL_I2S_ERROR_UDR ((uint32_t)0x00000004U) /*!< UDR error */
AnnaBridge 171:3a7713b1edbc 157 #define HAL_I2S_ERROR_DMA ((uint32_t)0x00000008U) /*!< DMA transfer error */
AnnaBridge 171:3a7713b1edbc 158 #define HAL_I2S_ERROR_UNKNOW ((uint32_t)0x00000010U) /*!< Unknow Error error */
AnnaBridge 171:3a7713b1edbc 159
AnnaBridge 171:3a7713b1edbc 160 /**
AnnaBridge 171:3a7713b1edbc 161 * @}
AnnaBridge 171:3a7713b1edbc 162 */
AnnaBridge 171:3a7713b1edbc 163 /** @defgroup I2S_Clock_Source I2S Clock Source
AnnaBridge 171:3a7713b1edbc 164 * @{
AnnaBridge 171:3a7713b1edbc 165 */
AnnaBridge 171:3a7713b1edbc 166 #define I2S_CLOCK_EXTERNAL ((uint32_t)0x00000001U)
AnnaBridge 171:3a7713b1edbc 167 #define I2S_CLOCK_PLL ((uint32_t)0x00000002U)
AnnaBridge 171:3a7713b1edbc 168 /**
AnnaBridge 171:3a7713b1edbc 169 * @}
AnnaBridge 171:3a7713b1edbc 170 */
AnnaBridge 171:3a7713b1edbc 171
AnnaBridge 171:3a7713b1edbc 172 /** @defgroup I2S_Mode I2S Mode
AnnaBridge 171:3a7713b1edbc 173 * @{
AnnaBridge 171:3a7713b1edbc 174 */
AnnaBridge 171:3a7713b1edbc 175 #define I2S_MODE_SLAVE_TX ((uint32_t)0x00000000U)
AnnaBridge 171:3a7713b1edbc 176 #define I2S_MODE_SLAVE_RX ((uint32_t)0x00000100U)
AnnaBridge 171:3a7713b1edbc 177 #define I2S_MODE_MASTER_TX ((uint32_t)0x00000200U)
AnnaBridge 171:3a7713b1edbc 178 #define I2S_MODE_MASTER_RX ((uint32_t)0x00000300U)
AnnaBridge 171:3a7713b1edbc 179 /**
AnnaBridge 171:3a7713b1edbc 180 * @}
AnnaBridge 171:3a7713b1edbc 181 */
AnnaBridge 171:3a7713b1edbc 182
AnnaBridge 171:3a7713b1edbc 183 /** @defgroup I2S_Standard I2S Standard
AnnaBridge 171:3a7713b1edbc 184 * @{
AnnaBridge 171:3a7713b1edbc 185 */
AnnaBridge 171:3a7713b1edbc 186 #define I2S_STANDARD_PHILIPS ((uint32_t)0x00000000U)
AnnaBridge 171:3a7713b1edbc 187 #define I2S_STANDARD_MSB ((uint32_t)0x00000010U)
AnnaBridge 171:3a7713b1edbc 188 #define I2S_STANDARD_LSB ((uint32_t)0x00000020U)
AnnaBridge 171:3a7713b1edbc 189 #define I2S_STANDARD_PCM_SHORT ((uint32_t)0x00000030U)
AnnaBridge 171:3a7713b1edbc 190 #define I2S_STANDARD_PCM_LONG ((uint32_t)0x000000B0U)
AnnaBridge 171:3a7713b1edbc 191 /**
AnnaBridge 171:3a7713b1edbc 192 * @}
AnnaBridge 171:3a7713b1edbc 193 */
AnnaBridge 171:3a7713b1edbc 194
AnnaBridge 171:3a7713b1edbc 195 /** @defgroup I2S_Data_Format I2S Data Format
AnnaBridge 171:3a7713b1edbc 196 * @{
AnnaBridge 171:3a7713b1edbc 197 */
AnnaBridge 171:3a7713b1edbc 198 #define I2S_DATAFORMAT_16B ((uint32_t)0x00000000U)
AnnaBridge 171:3a7713b1edbc 199 #define I2S_DATAFORMAT_16B_EXTENDED ((uint32_t)0x00000001U)
AnnaBridge 171:3a7713b1edbc 200 #define I2S_DATAFORMAT_24B ((uint32_t)0x00000003U)
AnnaBridge 171:3a7713b1edbc 201 #define I2S_DATAFORMAT_32B ((uint32_t)0x00000005U)
AnnaBridge 171:3a7713b1edbc 202 /**
AnnaBridge 171:3a7713b1edbc 203 * @}
AnnaBridge 171:3a7713b1edbc 204 */
AnnaBridge 171:3a7713b1edbc 205
AnnaBridge 171:3a7713b1edbc 206 /** @defgroup I2S_MCLK_Output I2S Mclk Output
AnnaBridge 171:3a7713b1edbc 207 * @{
AnnaBridge 171:3a7713b1edbc 208 */
AnnaBridge 171:3a7713b1edbc 209 #define I2S_MCLKOUTPUT_ENABLE ((uint32_t)SPI_I2SPR_MCKOE)
AnnaBridge 171:3a7713b1edbc 210 #define I2S_MCLKOUTPUT_DISABLE ((uint32_t)0x00000000U)
AnnaBridge 171:3a7713b1edbc 211 /**
AnnaBridge 171:3a7713b1edbc 212 * @}
AnnaBridge 171:3a7713b1edbc 213 */
AnnaBridge 171:3a7713b1edbc 214
AnnaBridge 171:3a7713b1edbc 215 /** @defgroup I2S_Audio_Frequency I2S Audio Frequency
AnnaBridge 171:3a7713b1edbc 216 * @{
AnnaBridge 171:3a7713b1edbc 217 */
AnnaBridge 171:3a7713b1edbc 218 #define I2S_AUDIOFREQ_192K ((uint32_t)192000U)
AnnaBridge 171:3a7713b1edbc 219 #define I2S_AUDIOFREQ_96K ((uint32_t)96000U)
AnnaBridge 171:3a7713b1edbc 220 #define I2S_AUDIOFREQ_48K ((uint32_t)48000U)
AnnaBridge 171:3a7713b1edbc 221 #define I2S_AUDIOFREQ_44K ((uint32_t)44100U)
AnnaBridge 171:3a7713b1edbc 222 #define I2S_AUDIOFREQ_32K ((uint32_t)32000U)
AnnaBridge 171:3a7713b1edbc 223 #define I2S_AUDIOFREQ_22K ((uint32_t)22050U)
AnnaBridge 171:3a7713b1edbc 224 #define I2S_AUDIOFREQ_16K ((uint32_t)16000U)
AnnaBridge 171:3a7713b1edbc 225 #define I2S_AUDIOFREQ_11K ((uint32_t)11025U)
AnnaBridge 171:3a7713b1edbc 226 #define I2S_AUDIOFREQ_8K ((uint32_t)8000U)
AnnaBridge 171:3a7713b1edbc 227 #define I2S_AUDIOFREQ_DEFAULT ((uint32_t)2U)
AnnaBridge 171:3a7713b1edbc 228 /**
AnnaBridge 171:3a7713b1edbc 229 * @}
AnnaBridge 171:3a7713b1edbc 230 */
AnnaBridge 171:3a7713b1edbc 231
AnnaBridge 171:3a7713b1edbc 232
AnnaBridge 171:3a7713b1edbc 233 /** @defgroup I2S_Clock_Polarity I2S Clock Polarity
AnnaBridge 171:3a7713b1edbc 234 * @{
AnnaBridge 171:3a7713b1edbc 235 */
AnnaBridge 171:3a7713b1edbc 236 #define I2S_CPOL_LOW ((uint32_t)0x00000000U)
AnnaBridge 171:3a7713b1edbc 237 #define I2S_CPOL_HIGH ((uint32_t)SPI_I2SCFGR_CKPOL)
AnnaBridge 171:3a7713b1edbc 238 /**
AnnaBridge 171:3a7713b1edbc 239 * @}
AnnaBridge 171:3a7713b1edbc 240 */
AnnaBridge 171:3a7713b1edbc 241
AnnaBridge 171:3a7713b1edbc 242 /** @defgroup I2S_Interrupts_Definition I2S Interrupts Definition
AnnaBridge 171:3a7713b1edbc 243 * @{
AnnaBridge 171:3a7713b1edbc 244 */
AnnaBridge 171:3a7713b1edbc 245 #define I2S_IT_TXE SPI_CR2_TXEIE
AnnaBridge 171:3a7713b1edbc 246 #define I2S_IT_RXNE SPI_CR2_RXNEIE
AnnaBridge 171:3a7713b1edbc 247 #define I2S_IT_ERR SPI_CR2_ERRIE
AnnaBridge 171:3a7713b1edbc 248 /**
AnnaBridge 171:3a7713b1edbc 249 * @}
AnnaBridge 171:3a7713b1edbc 250 */
AnnaBridge 171:3a7713b1edbc 251
AnnaBridge 171:3a7713b1edbc 252 /** @defgroup I2S_Flags_Definition I2S Flags Definition
AnnaBridge 171:3a7713b1edbc 253 * @{
AnnaBridge 171:3a7713b1edbc 254 */
AnnaBridge 171:3a7713b1edbc 255 #define I2S_FLAG_TXE SPI_SR_TXE
AnnaBridge 171:3a7713b1edbc 256 #define I2S_FLAG_RXNE SPI_SR_RXNE
AnnaBridge 171:3a7713b1edbc 257
AnnaBridge 171:3a7713b1edbc 258 #define I2S_FLAG_UDR SPI_SR_UDR
AnnaBridge 171:3a7713b1edbc 259 #define I2S_FLAG_OVR SPI_SR_OVR
AnnaBridge 171:3a7713b1edbc 260 #define I2S_FLAG_FRE SPI_SR_FRE
AnnaBridge 171:3a7713b1edbc 261
AnnaBridge 171:3a7713b1edbc 262 #define I2S_FLAG_CHSIDE SPI_SR_CHSIDE
AnnaBridge 171:3a7713b1edbc 263 #define I2S_FLAG_BSY SPI_SR_BSY
AnnaBridge 171:3a7713b1edbc 264 /**
AnnaBridge 171:3a7713b1edbc 265 * @}
AnnaBridge 171:3a7713b1edbc 266 */
AnnaBridge 171:3a7713b1edbc 267
AnnaBridge 171:3a7713b1edbc 268 /**
AnnaBridge 171:3a7713b1edbc 269 * @}
AnnaBridge 171:3a7713b1edbc 270 */
AnnaBridge 171:3a7713b1edbc 271
AnnaBridge 171:3a7713b1edbc 272 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 273 /** @defgroup I2S_Exported_Macros I2S Exported Macros
AnnaBridge 171:3a7713b1edbc 274 * @{
AnnaBridge 171:3a7713b1edbc 275 */
AnnaBridge 171:3a7713b1edbc 276
AnnaBridge 171:3a7713b1edbc 277 /** @brief Reset I2S handle state
AnnaBridge 171:3a7713b1edbc 278 * @param __HANDLE__ specifies the I2S handle.
AnnaBridge 171:3a7713b1edbc 279 * @retval None
AnnaBridge 171:3a7713b1edbc 280 */
AnnaBridge 171:3a7713b1edbc 281 #define __HAL_I2S_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_I2S_STATE_RESET)
AnnaBridge 171:3a7713b1edbc 282
AnnaBridge 171:3a7713b1edbc 283 /** @brief Enable or disable the specified SPI peripheral (in I2S mode).
AnnaBridge 171:3a7713b1edbc 284 * @param __HANDLE__ specifies the I2S Handle.
AnnaBridge 171:3a7713b1edbc 285 * @retval None
AnnaBridge 171:3a7713b1edbc 286 */
AnnaBridge 171:3a7713b1edbc 287 #define __HAL_I2S_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->I2SCFGR |= SPI_I2SCFGR_I2SE)
AnnaBridge 171:3a7713b1edbc 288 #define __HAL_I2S_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->I2SCFGR &= ~SPI_I2SCFGR_I2SE)
AnnaBridge 171:3a7713b1edbc 289
AnnaBridge 171:3a7713b1edbc 290 /** @brief Enable or disable the specified I2S interrupts.
AnnaBridge 171:3a7713b1edbc 291 * @param __HANDLE__ specifies the I2S Handle.
AnnaBridge 171:3a7713b1edbc 292 * @param __INTERRUPT__ specifies the interrupt source to enable or disable.
AnnaBridge 171:3a7713b1edbc 293 * This parameter can be one of the following values:
AnnaBridge 171:3a7713b1edbc 294 * @arg I2S_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 171:3a7713b1edbc 295 * @arg I2S_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 171:3a7713b1edbc 296 * @arg I2S_IT_ERR: Error interrupt enable
AnnaBridge 171:3a7713b1edbc 297 * @retval None
AnnaBridge 171:3a7713b1edbc 298 */
AnnaBridge 171:3a7713b1edbc 299 #define __HAL_I2S_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR2 |= (__INTERRUPT__))
AnnaBridge 171:3a7713b1edbc 300 #define __HAL_I2S_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR2 &= ~(__INTERRUPT__))
AnnaBridge 171:3a7713b1edbc 301
AnnaBridge 171:3a7713b1edbc 302 /** @brief Checks if the specified I2S interrupt source is enabled or disabled.
AnnaBridge 171:3a7713b1edbc 303 * @param __HANDLE__ specifies the I2S Handle.
AnnaBridge 171:3a7713b1edbc 304 * This parameter can be I2S where x: 1, 2, or 3 to select the I2S peripheral.
AnnaBridge 171:3a7713b1edbc 305 * @param __INTERRUPT__ specifies the I2S interrupt source to check.
AnnaBridge 171:3a7713b1edbc 306 * This parameter can be one of the following values:
AnnaBridge 171:3a7713b1edbc 307 * @arg I2S_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 171:3a7713b1edbc 308 * @arg I2S_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 171:3a7713b1edbc 309 * @arg I2S_IT_ERR: Error interrupt enable
AnnaBridge 171:3a7713b1edbc 310 * @retval The new state of __IT__ (TRUE or FALSE).
AnnaBridge 171:3a7713b1edbc 311 */
AnnaBridge 171:3a7713b1edbc 312 #define __HAL_I2S_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
AnnaBridge 171:3a7713b1edbc 313
AnnaBridge 171:3a7713b1edbc 314 /** @brief Checks whether the specified I2S flag is set or not.
AnnaBridge 171:3a7713b1edbc 315 * @param __HANDLE__ specifies the I2S Handle.
AnnaBridge 171:3a7713b1edbc 316 * @param __FLAG__ specifies the flag to check.
AnnaBridge 171:3a7713b1edbc 317 * This parameter can be one of the following values:
AnnaBridge 171:3a7713b1edbc 318 * @arg I2S_FLAG_RXNE: Receive buffer not empty flag
AnnaBridge 171:3a7713b1edbc 319 * @arg I2S_FLAG_TXE: Transmit buffer empty flag
AnnaBridge 171:3a7713b1edbc 320 * @arg I2S_FLAG_UDR: Underrun flag
AnnaBridge 171:3a7713b1edbc 321 * @arg I2S_FLAG_OVR: Overrun flag
AnnaBridge 171:3a7713b1edbc 322 * @arg I2S_FLAG_FRE: Frame error flag
AnnaBridge 171:3a7713b1edbc 323 * @arg I2S_FLAG_CHSIDE: Channel Side flag
AnnaBridge 171:3a7713b1edbc 324 * @arg I2S_FLAG_BSY: Busy flag
AnnaBridge 171:3a7713b1edbc 325 * @retval The new state of __FLAG__ (TRUE or FALSE).
AnnaBridge 171:3a7713b1edbc 326 */
AnnaBridge 171:3a7713b1edbc 327 #define __HAL_I2S_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
AnnaBridge 171:3a7713b1edbc 328
AnnaBridge 171:3a7713b1edbc 329 /** @brief Clears the I2S OVR pending flag.
AnnaBridge 171:3a7713b1edbc 330 * @param __HANDLE__ specifies the I2S Handle.
AnnaBridge 171:3a7713b1edbc 331 * @retval None
AnnaBridge 171:3a7713b1edbc 332 */
AnnaBridge 171:3a7713b1edbc 333 #define __HAL_I2S_CLEAR_OVRFLAG(__HANDLE__) \
AnnaBridge 171:3a7713b1edbc 334 do{ \
AnnaBridge 171:3a7713b1edbc 335 __IO uint32_t tmpreg; \
AnnaBridge 171:3a7713b1edbc 336 tmpreg = (__HANDLE__)->Instance->DR; \
AnnaBridge 171:3a7713b1edbc 337 tmpreg = (__HANDLE__)->Instance->SR; \
AnnaBridge 171:3a7713b1edbc 338 UNUSED(tmpreg); \
AnnaBridge 171:3a7713b1edbc 339 } while(0)
AnnaBridge 171:3a7713b1edbc 340
AnnaBridge 171:3a7713b1edbc 341 /** @brief Clears the I2S UDR pending flag.
AnnaBridge 171:3a7713b1edbc 342 * @param __HANDLE__ specifies the I2S Handle.
AnnaBridge 171:3a7713b1edbc 343 * @retval None
AnnaBridge 171:3a7713b1edbc 344 */
AnnaBridge 171:3a7713b1edbc 345 #define __HAL_I2S_CLEAR_UDRFLAG(__HANDLE__) \
AnnaBridge 171:3a7713b1edbc 346 do{ \
AnnaBridge 171:3a7713b1edbc 347 __IO uint32_t tmpreg; \
AnnaBridge 171:3a7713b1edbc 348 tmpreg = (__HANDLE__)->Instance->SR; \
AnnaBridge 171:3a7713b1edbc 349 UNUSED(tmpreg); \
AnnaBridge 171:3a7713b1edbc 350 } while(0)
AnnaBridge 171:3a7713b1edbc 351 /**
AnnaBridge 171:3a7713b1edbc 352 * @}
AnnaBridge 171:3a7713b1edbc 353 */
AnnaBridge 171:3a7713b1edbc 354
AnnaBridge 171:3a7713b1edbc 355 /* Exported functions --------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 356 /** @addtogroup I2S_Exported_Functions I2S Exported Functions
AnnaBridge 171:3a7713b1edbc 357 * @{
AnnaBridge 171:3a7713b1edbc 358 */
AnnaBridge 171:3a7713b1edbc 359
AnnaBridge 171:3a7713b1edbc 360 /** @addtogroup I2S_Exported_Functions_Group1 Initialization and de-initialization functions
AnnaBridge 171:3a7713b1edbc 361 * @{
AnnaBridge 171:3a7713b1edbc 362 */
AnnaBridge 171:3a7713b1edbc 363
AnnaBridge 171:3a7713b1edbc 364 /* Initialization and de-initialization functions *****************************/
AnnaBridge 171:3a7713b1edbc 365 HAL_StatusTypeDef HAL_I2S_Init(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 366 HAL_StatusTypeDef HAL_I2S_DeInit (I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 367 void HAL_I2S_MspInit(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 368 void HAL_I2S_MspDeInit(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 369 /**
AnnaBridge 171:3a7713b1edbc 370 * @}
AnnaBridge 171:3a7713b1edbc 371 */
AnnaBridge 171:3a7713b1edbc 372
AnnaBridge 171:3a7713b1edbc 373 /** @addtogroup I2S_Exported_Functions_Group2 Input and Output operation functions
AnnaBridge 171:3a7713b1edbc 374 * @{
AnnaBridge 171:3a7713b1edbc 375 */
AnnaBridge 171:3a7713b1edbc 376 /* I/O operation functions ***************************************************/
AnnaBridge 171:3a7713b1edbc 377 /* Blocking mode: Polling */
AnnaBridge 171:3a7713b1edbc 378 HAL_StatusTypeDef HAL_I2S_Transmit(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 171:3a7713b1edbc 379 HAL_StatusTypeDef HAL_I2S_Receive(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 171:3a7713b1edbc 380
AnnaBridge 171:3a7713b1edbc 381 /* Non-Blocking mode: Interrupt */
AnnaBridge 171:3a7713b1edbc 382 HAL_StatusTypeDef HAL_I2S_Transmit_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
AnnaBridge 171:3a7713b1edbc 383 HAL_StatusTypeDef HAL_I2S_Receive_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
AnnaBridge 171:3a7713b1edbc 384 void HAL_I2S_IRQHandler(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 385
AnnaBridge 171:3a7713b1edbc 386 /* Non-Blocking mode: DMA */
AnnaBridge 171:3a7713b1edbc 387 HAL_StatusTypeDef HAL_I2S_Transmit_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
AnnaBridge 171:3a7713b1edbc 388 HAL_StatusTypeDef HAL_I2S_Receive_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
AnnaBridge 171:3a7713b1edbc 389
AnnaBridge 171:3a7713b1edbc 390 HAL_StatusTypeDef HAL_I2S_DMAPause(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 391 HAL_StatusTypeDef HAL_I2S_DMAResume(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 392 HAL_StatusTypeDef HAL_I2S_DMAStop(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 393
AnnaBridge 171:3a7713b1edbc 394 /* Callbacks used in non blocking modes (Interrupt and DMA) *******************/
AnnaBridge 171:3a7713b1edbc 395 void HAL_I2S_TxHalfCpltCallback(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 396 void HAL_I2S_TxCpltCallback(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 397 void HAL_I2S_RxHalfCpltCallback(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 398 void HAL_I2S_RxCpltCallback(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 399 void HAL_I2S_ErrorCallback(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 400 /**
AnnaBridge 171:3a7713b1edbc 401 * @}
AnnaBridge 171:3a7713b1edbc 402 */
AnnaBridge 171:3a7713b1edbc 403
AnnaBridge 171:3a7713b1edbc 404 /** @addtogroup I2S_Exported_Functions_Group3 Peripheral State and Errors functions
AnnaBridge 171:3a7713b1edbc 405 * @{
AnnaBridge 171:3a7713b1edbc 406 */
AnnaBridge 171:3a7713b1edbc 407 /* Peripheral Control and State functions ************************************/
AnnaBridge 171:3a7713b1edbc 408 HAL_I2S_StateTypeDef HAL_I2S_GetState(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 409 uint32_t HAL_I2S_GetError(I2S_HandleTypeDef *hi2s);
AnnaBridge 171:3a7713b1edbc 410 /**
AnnaBridge 171:3a7713b1edbc 411 * @}
AnnaBridge 171:3a7713b1edbc 412 */
AnnaBridge 171:3a7713b1edbc 413
AnnaBridge 171:3a7713b1edbc 414 /**
AnnaBridge 171:3a7713b1edbc 415 * @}
AnnaBridge 171:3a7713b1edbc 416 */
AnnaBridge 171:3a7713b1edbc 417
AnnaBridge 171:3a7713b1edbc 418
AnnaBridge 171:3a7713b1edbc 419 /* Private types -------------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 420 /* Private variables ---------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 421 /* Private constants ---------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 422 /** @defgroup I2S_Private_Constants I2S Private Constants
AnnaBridge 171:3a7713b1edbc 423 * @{
AnnaBridge 171:3a7713b1edbc 424 */
AnnaBridge 171:3a7713b1edbc 425
AnnaBridge 171:3a7713b1edbc 426 /**
AnnaBridge 171:3a7713b1edbc 427 * @}
AnnaBridge 171:3a7713b1edbc 428 */
AnnaBridge 171:3a7713b1edbc 429
AnnaBridge 171:3a7713b1edbc 430 /* Private macros ------------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 431 /** @defgroup I2S_Private_Macros I2S Private Macros
AnnaBridge 171:3a7713b1edbc 432 * @{
AnnaBridge 171:3a7713b1edbc 433 */
AnnaBridge 171:3a7713b1edbc 434 #define IS_I2S_CLOCKSOURCE(CLOCK) (((CLOCK) == I2S_CLOCK_EXTERNAL) || \
AnnaBridge 171:3a7713b1edbc 435 ((CLOCK) == I2S_CLOCK_PLL))
AnnaBridge 171:3a7713b1edbc 436
AnnaBridge 171:3a7713b1edbc 437 #define IS_I2S_MODE(MODE) (((MODE) == I2S_MODE_SLAVE_TX) || \
AnnaBridge 171:3a7713b1edbc 438 ((MODE) == I2S_MODE_SLAVE_RX) || \
AnnaBridge 171:3a7713b1edbc 439 ((MODE) == I2S_MODE_MASTER_TX)|| \
AnnaBridge 171:3a7713b1edbc 440 ((MODE) == I2S_MODE_MASTER_RX))
AnnaBridge 171:3a7713b1edbc 441
AnnaBridge 171:3a7713b1edbc 442 #define IS_I2S_STANDARD(STANDARD) (((STANDARD) == I2S_STANDARD_PHILIPS) || \
AnnaBridge 171:3a7713b1edbc 443 ((STANDARD) == I2S_STANDARD_MSB) || \
AnnaBridge 171:3a7713b1edbc 444 ((STANDARD) == I2S_STANDARD_LSB) || \
AnnaBridge 171:3a7713b1edbc 445 ((STANDARD) == I2S_STANDARD_PCM_SHORT) || \
AnnaBridge 171:3a7713b1edbc 446 ((STANDARD) == I2S_STANDARD_PCM_LONG))
AnnaBridge 171:3a7713b1edbc 447
AnnaBridge 171:3a7713b1edbc 448 #define IS_I2S_DATA_FORMAT(FORMAT) (((FORMAT) == I2S_DATAFORMAT_16B) || \
AnnaBridge 171:3a7713b1edbc 449 ((FORMAT) == I2S_DATAFORMAT_16B_EXTENDED) || \
AnnaBridge 171:3a7713b1edbc 450 ((FORMAT) == I2S_DATAFORMAT_24B) || \
AnnaBridge 171:3a7713b1edbc 451 ((FORMAT) == I2S_DATAFORMAT_32B))
AnnaBridge 171:3a7713b1edbc 452
AnnaBridge 171:3a7713b1edbc 453 #define IS_I2S_MCLK_OUTPUT(OUTPUT) (((OUTPUT) == I2S_MCLKOUTPUT_ENABLE) || \
AnnaBridge 171:3a7713b1edbc 454 ((OUTPUT) == I2S_MCLKOUTPUT_DISABLE))
AnnaBridge 171:3a7713b1edbc 455
AnnaBridge 171:3a7713b1edbc 456 #define IS_I2S_AUDIO_FREQ(FREQ) ((((FREQ) >= I2S_AUDIOFREQ_8K) && \
AnnaBridge 171:3a7713b1edbc 457 ((FREQ) <= I2S_AUDIOFREQ_192K)) || \
AnnaBridge 171:3a7713b1edbc 458 ((FREQ) == I2S_AUDIOFREQ_DEFAULT))
AnnaBridge 171:3a7713b1edbc 459
AnnaBridge 171:3a7713b1edbc 460 #define IS_I2S_CPOL(CPOL) (((CPOL) == I2S_CPOL_LOW) || \
AnnaBridge 171:3a7713b1edbc 461 ((CPOL) == I2S_CPOL_HIGH))
AnnaBridge 171:3a7713b1edbc 462 /**
AnnaBridge 171:3a7713b1edbc 463 * @}
AnnaBridge 171:3a7713b1edbc 464 */
AnnaBridge 171:3a7713b1edbc 465
AnnaBridge 171:3a7713b1edbc 466 /**
AnnaBridge 171:3a7713b1edbc 467 * @}
AnnaBridge 171:3a7713b1edbc 468 */
AnnaBridge 171:3a7713b1edbc 469
AnnaBridge 171:3a7713b1edbc 470 /**
AnnaBridge 171:3a7713b1edbc 471 * @}
AnnaBridge 171:3a7713b1edbc 472 */
AnnaBridge 171:3a7713b1edbc 473
AnnaBridge 171:3a7713b1edbc 474 #ifdef __cplusplus
AnnaBridge 171:3a7713b1edbc 475 }
AnnaBridge 171:3a7713b1edbc 476 #endif
AnnaBridge 171:3a7713b1edbc 477
AnnaBridge 171:3a7713b1edbc 478
AnnaBridge 171:3a7713b1edbc 479 #endif /* __STM32F7xx_HAL_I2S_H */
AnnaBridge 171:3a7713b1edbc 480
AnnaBridge 171:3a7713b1edbc 481 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/