The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
Parent:
171:3a7713b1edbc
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 171:3a7713b1edbc 1 /**
AnnaBridge 171:3a7713b1edbc 2 ******************************************************************************
AnnaBridge 171:3a7713b1edbc 3 * @file stm32_hal_legacy.h
AnnaBridge 171:3a7713b1edbc 4 * @author MCD Application Team
AnnaBridge 171:3a7713b1edbc 5 * @version V1.8.1
AnnaBridge 171:3a7713b1edbc 6 * @date 14-April-2017
AnnaBridge 171:3a7713b1edbc 7 * @brief This file contains aliases definition for the STM32Cube HAL constants
AnnaBridge 171:3a7713b1edbc 8 * macros and functions maintained for legacy purpose.
AnnaBridge 171:3a7713b1edbc 9 ******************************************************************************
AnnaBridge 171:3a7713b1edbc 10 * @attention
AnnaBridge 171:3a7713b1edbc 11 *
AnnaBridge 171:3a7713b1edbc 12 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 171:3a7713b1edbc 13 *
AnnaBridge 171:3a7713b1edbc 14 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 171:3a7713b1edbc 15 * are permitted provided that the following conditions are met:
AnnaBridge 171:3a7713b1edbc 16 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 171:3a7713b1edbc 17 * this list of conditions and the following disclaimer.
AnnaBridge 171:3a7713b1edbc 18 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 171:3a7713b1edbc 19 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 171:3a7713b1edbc 20 * and/or other materials provided with the distribution.
AnnaBridge 171:3a7713b1edbc 21 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 171:3a7713b1edbc 22 * may be used to endorse or promote products derived from this software
AnnaBridge 171:3a7713b1edbc 23 * without specific prior written permission.
AnnaBridge 171:3a7713b1edbc 24 *
AnnaBridge 171:3a7713b1edbc 25 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 171:3a7713b1edbc 26 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 171:3a7713b1edbc 27 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 171:3a7713b1edbc 28 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 171:3a7713b1edbc 29 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 171:3a7713b1edbc 30 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 171:3a7713b1edbc 31 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 171:3a7713b1edbc 32 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 171:3a7713b1edbc 33 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 171:3a7713b1edbc 34 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 171:3a7713b1edbc 35 *
AnnaBridge 171:3a7713b1edbc 36 ******************************************************************************
AnnaBridge 171:3a7713b1edbc 37 */
AnnaBridge 171:3a7713b1edbc 38
AnnaBridge 171:3a7713b1edbc 39 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 171:3a7713b1edbc 40 #ifndef __STM32_HAL_LEGACY
AnnaBridge 171:3a7713b1edbc 41 #define __STM32_HAL_LEGACY
AnnaBridge 171:3a7713b1edbc 42
AnnaBridge 171:3a7713b1edbc 43 #ifdef __cplusplus
AnnaBridge 171:3a7713b1edbc 44 extern "C" {
AnnaBridge 171:3a7713b1edbc 45 #endif
AnnaBridge 171:3a7713b1edbc 46
AnnaBridge 171:3a7713b1edbc 47 /* Includes ------------------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 48 /* Exported types ------------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 49 /* Exported constants --------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 50
AnnaBridge 171:3a7713b1edbc 51 /** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 52 * @{
AnnaBridge 171:3a7713b1edbc 53 */
AnnaBridge 171:3a7713b1edbc 54 #define AES_FLAG_RDERR CRYP_FLAG_RDERR
AnnaBridge 171:3a7713b1edbc 55 #define AES_FLAG_WRERR CRYP_FLAG_WRERR
AnnaBridge 171:3a7713b1edbc 56 #define AES_CLEARFLAG_CCF CRYP_CLEARFLAG_CCF
AnnaBridge 171:3a7713b1edbc 57 #define AES_CLEARFLAG_RDERR CRYP_CLEARFLAG_RDERR
AnnaBridge 171:3a7713b1edbc 58 #define AES_CLEARFLAG_WRERR CRYP_CLEARFLAG_WRERR
AnnaBridge 171:3a7713b1edbc 59
AnnaBridge 171:3a7713b1edbc 60 /**
AnnaBridge 171:3a7713b1edbc 61 * @}
AnnaBridge 171:3a7713b1edbc 62 */
AnnaBridge 171:3a7713b1edbc 63
AnnaBridge 171:3a7713b1edbc 64 /** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 65 * @{
AnnaBridge 171:3a7713b1edbc 66 */
AnnaBridge 171:3a7713b1edbc 67 #define ADC_RESOLUTION12b ADC_RESOLUTION_12B
AnnaBridge 171:3a7713b1edbc 68 #define ADC_RESOLUTION10b ADC_RESOLUTION_10B
AnnaBridge 171:3a7713b1edbc 69 #define ADC_RESOLUTION8b ADC_RESOLUTION_8B
AnnaBridge 171:3a7713b1edbc 70 #define ADC_RESOLUTION6b ADC_RESOLUTION_6B
AnnaBridge 171:3a7713b1edbc 71 #define OVR_DATA_OVERWRITTEN ADC_OVR_DATA_OVERWRITTEN
AnnaBridge 171:3a7713b1edbc 72 #define OVR_DATA_PRESERVED ADC_OVR_DATA_PRESERVED
AnnaBridge 171:3a7713b1edbc 73 #define EOC_SINGLE_CONV ADC_EOC_SINGLE_CONV
AnnaBridge 171:3a7713b1edbc 74 #define EOC_SEQ_CONV ADC_EOC_SEQ_CONV
AnnaBridge 171:3a7713b1edbc 75 #define EOC_SINGLE_SEQ_CONV ADC_EOC_SINGLE_SEQ_CONV
AnnaBridge 171:3a7713b1edbc 76 #define REGULAR_GROUP ADC_REGULAR_GROUP
AnnaBridge 171:3a7713b1edbc 77 #define INJECTED_GROUP ADC_INJECTED_GROUP
AnnaBridge 171:3a7713b1edbc 78 #define REGULAR_INJECTED_GROUP ADC_REGULAR_INJECTED_GROUP
AnnaBridge 171:3a7713b1edbc 79 #define AWD_EVENT ADC_AWD_EVENT
AnnaBridge 171:3a7713b1edbc 80 #define AWD1_EVENT ADC_AWD1_EVENT
AnnaBridge 171:3a7713b1edbc 81 #define AWD2_EVENT ADC_AWD2_EVENT
AnnaBridge 171:3a7713b1edbc 82 #define AWD3_EVENT ADC_AWD3_EVENT
AnnaBridge 171:3a7713b1edbc 83 #define OVR_EVENT ADC_OVR_EVENT
AnnaBridge 171:3a7713b1edbc 84 #define JQOVF_EVENT ADC_JQOVF_EVENT
AnnaBridge 171:3a7713b1edbc 85 #define ALL_CHANNELS ADC_ALL_CHANNELS
AnnaBridge 171:3a7713b1edbc 86 #define REGULAR_CHANNELS ADC_REGULAR_CHANNELS
AnnaBridge 171:3a7713b1edbc 87 #define INJECTED_CHANNELS ADC_INJECTED_CHANNELS
AnnaBridge 171:3a7713b1edbc 88 #define SYSCFG_FLAG_SENSOR_ADC ADC_FLAG_SENSOR
AnnaBridge 171:3a7713b1edbc 89 #define SYSCFG_FLAG_VREF_ADC ADC_FLAG_VREFINT
AnnaBridge 171:3a7713b1edbc 90 #define ADC_CLOCKPRESCALER_PCLK_DIV1 ADC_CLOCK_SYNC_PCLK_DIV1
AnnaBridge 171:3a7713b1edbc 91 #define ADC_CLOCKPRESCALER_PCLK_DIV2 ADC_CLOCK_SYNC_PCLK_DIV2
AnnaBridge 171:3a7713b1edbc 92 #define ADC_CLOCKPRESCALER_PCLK_DIV4 ADC_CLOCK_SYNC_PCLK_DIV4
AnnaBridge 171:3a7713b1edbc 93 #define ADC_CLOCKPRESCALER_PCLK_DIV6 ADC_CLOCK_SYNC_PCLK_DIV6
AnnaBridge 171:3a7713b1edbc 94 #define ADC_CLOCKPRESCALER_PCLK_DIV8 ADC_CLOCK_SYNC_PCLK_DIV8
AnnaBridge 171:3a7713b1edbc 95 #define ADC_EXTERNALTRIG0_T6_TRGO ADC_EXTERNALTRIGCONV_T6_TRGO
AnnaBridge 171:3a7713b1edbc 96 #define ADC_EXTERNALTRIG1_T21_CC2 ADC_EXTERNALTRIGCONV_T21_CC2
AnnaBridge 171:3a7713b1edbc 97 #define ADC_EXTERNALTRIG2_T2_TRGO ADC_EXTERNALTRIGCONV_T2_TRGO
AnnaBridge 171:3a7713b1edbc 98 #define ADC_EXTERNALTRIG3_T2_CC4 ADC_EXTERNALTRIGCONV_T2_CC4
AnnaBridge 171:3a7713b1edbc 99 #define ADC_EXTERNALTRIG4_T22_TRGO ADC_EXTERNALTRIGCONV_T22_TRGO
AnnaBridge 171:3a7713b1edbc 100 #define ADC_EXTERNALTRIG7_EXT_IT11 ADC_EXTERNALTRIGCONV_EXT_IT11
AnnaBridge 171:3a7713b1edbc 101 #define ADC_CLOCK_ASYNC ADC_CLOCK_ASYNC_DIV1
AnnaBridge 171:3a7713b1edbc 102 #define ADC_EXTERNALTRIG_EDGE_NONE ADC_EXTERNALTRIGCONVEDGE_NONE
AnnaBridge 171:3a7713b1edbc 103 #define ADC_EXTERNALTRIG_EDGE_RISING ADC_EXTERNALTRIGCONVEDGE_RISING
AnnaBridge 171:3a7713b1edbc 104 #define ADC_EXTERNALTRIG_EDGE_FALLING ADC_EXTERNALTRIGCONVEDGE_FALLING
AnnaBridge 171:3a7713b1edbc 105 #define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
AnnaBridge 171:3a7713b1edbc 106 #define ADC_SAMPLETIME_2CYCLE_5 ADC_SAMPLETIME_2CYCLES_5
AnnaBridge 171:3a7713b1edbc 107
AnnaBridge 171:3a7713b1edbc 108 #define HAL_ADC_STATE_BUSY_REG HAL_ADC_STATE_REG_BUSY
AnnaBridge 171:3a7713b1edbc 109 #define HAL_ADC_STATE_BUSY_INJ HAL_ADC_STATE_INJ_BUSY
AnnaBridge 171:3a7713b1edbc 110 #define HAL_ADC_STATE_EOC_REG HAL_ADC_STATE_REG_EOC
AnnaBridge 171:3a7713b1edbc 111 #define HAL_ADC_STATE_EOC_INJ HAL_ADC_STATE_INJ_EOC
AnnaBridge 171:3a7713b1edbc 112 #define HAL_ADC_STATE_ERROR HAL_ADC_STATE_ERROR_INTERNAL
AnnaBridge 171:3a7713b1edbc 113 #define HAL_ADC_STATE_BUSY HAL_ADC_STATE_BUSY_INTERNAL
AnnaBridge 171:3a7713b1edbc 114 #define HAL_ADC_STATE_AWD HAL_ADC_STATE_AWD1
AnnaBridge 171:3a7713b1edbc 115 /**
AnnaBridge 171:3a7713b1edbc 116 * @}
AnnaBridge 171:3a7713b1edbc 117 */
AnnaBridge 171:3a7713b1edbc 118
AnnaBridge 171:3a7713b1edbc 119 /** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 120 * @{
AnnaBridge 171:3a7713b1edbc 121 */
AnnaBridge 171:3a7713b1edbc 122
AnnaBridge 171:3a7713b1edbc 123 #define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
AnnaBridge 171:3a7713b1edbc 124
AnnaBridge 171:3a7713b1edbc 125 /**
AnnaBridge 171:3a7713b1edbc 126 * @}
AnnaBridge 171:3a7713b1edbc 127 */
AnnaBridge 171:3a7713b1edbc 128
AnnaBridge 171:3a7713b1edbc 129 /** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 130 * @{
AnnaBridge 171:3a7713b1edbc 131 */
AnnaBridge 171:3a7713b1edbc 132 #define COMP_WINDOWMODE_DISABLED COMP_WINDOWMODE_DISABLE
AnnaBridge 171:3a7713b1edbc 133 #define COMP_WINDOWMODE_ENABLED COMP_WINDOWMODE_ENABLE
AnnaBridge 171:3a7713b1edbc 134 #define COMP_EXTI_LINE_COMP1_EVENT COMP_EXTI_LINE_COMP1
AnnaBridge 171:3a7713b1edbc 135 #define COMP_EXTI_LINE_COMP2_EVENT COMP_EXTI_LINE_COMP2
AnnaBridge 171:3a7713b1edbc 136 #define COMP_EXTI_LINE_COMP3_EVENT COMP_EXTI_LINE_COMP3
AnnaBridge 171:3a7713b1edbc 137 #define COMP_EXTI_LINE_COMP4_EVENT COMP_EXTI_LINE_COMP4
AnnaBridge 171:3a7713b1edbc 138 #define COMP_EXTI_LINE_COMP5_EVENT COMP_EXTI_LINE_COMP5
AnnaBridge 171:3a7713b1edbc 139 #define COMP_EXTI_LINE_COMP6_EVENT COMP_EXTI_LINE_COMP6
AnnaBridge 171:3a7713b1edbc 140 #define COMP_EXTI_LINE_COMP7_EVENT COMP_EXTI_LINE_COMP7
AnnaBridge 171:3a7713b1edbc 141 #if defined(STM32L0)
AnnaBridge 171:3a7713b1edbc 142 #define COMP_LPTIMCONNECTION_ENABLED ((uint32_t)0x00000003U) /*!< COMPX output generic naming: connected to LPTIM input 1 for COMP1, LPTIM input 2 for COMP2 */
AnnaBridge 171:3a7713b1edbc 143 #endif
AnnaBridge 171:3a7713b1edbc 144 #define COMP_OUTPUT_COMP6TIM2OCREFCLR COMP_OUTPUT_COMP6_TIM2OCREFCLR
AnnaBridge 171:3a7713b1edbc 145 #if defined(STM32F373xC) || defined(STM32F378xx)
AnnaBridge 171:3a7713b1edbc 146 #define COMP_OUTPUT_TIM3IC1 COMP_OUTPUT_COMP1_TIM3IC1
AnnaBridge 171:3a7713b1edbc 147 #define COMP_OUTPUT_TIM3OCREFCLR COMP_OUTPUT_COMP1_TIM3OCREFCLR
AnnaBridge 171:3a7713b1edbc 148 #endif /* STM32F373xC || STM32F378xx */
AnnaBridge 171:3a7713b1edbc 149
AnnaBridge 171:3a7713b1edbc 150 #if defined(STM32L0) || defined(STM32L4)
AnnaBridge 171:3a7713b1edbc 151 #define COMP_WINDOWMODE_ENABLE COMP_WINDOWMODE_COMP1_INPUT_PLUS_COMMON
AnnaBridge 171:3a7713b1edbc 152
AnnaBridge 171:3a7713b1edbc 153 #define COMP_NONINVERTINGINPUT_IO1 COMP_INPUT_PLUS_IO1
AnnaBridge 171:3a7713b1edbc 154 #define COMP_NONINVERTINGINPUT_IO2 COMP_INPUT_PLUS_IO2
AnnaBridge 171:3a7713b1edbc 155 #define COMP_NONINVERTINGINPUT_IO3 COMP_INPUT_PLUS_IO3
AnnaBridge 171:3a7713b1edbc 156 #define COMP_NONINVERTINGINPUT_IO4 COMP_INPUT_PLUS_IO4
AnnaBridge 171:3a7713b1edbc 157 #define COMP_NONINVERTINGINPUT_IO5 COMP_INPUT_PLUS_IO5
AnnaBridge 171:3a7713b1edbc 158 #define COMP_NONINVERTINGINPUT_IO6 COMP_INPUT_PLUS_IO6
AnnaBridge 171:3a7713b1edbc 159
AnnaBridge 171:3a7713b1edbc 160 #define COMP_INVERTINGINPUT_1_4VREFINT COMP_INPUT_MINUS_1_4VREFINT
AnnaBridge 171:3a7713b1edbc 161 #define COMP_INVERTINGINPUT_1_2VREFINT COMP_INPUT_MINUS_1_2VREFINT
AnnaBridge 171:3a7713b1edbc 162 #define COMP_INVERTINGINPUT_3_4VREFINT COMP_INPUT_MINUS_3_4VREFINT
AnnaBridge 171:3a7713b1edbc 163 #define COMP_INVERTINGINPUT_VREFINT COMP_INPUT_MINUS_VREFINT
AnnaBridge 171:3a7713b1edbc 164 #define COMP_INVERTINGINPUT_DAC1_CH1 COMP_INPUT_MINUS_DAC1_CH1
AnnaBridge 171:3a7713b1edbc 165 #define COMP_INVERTINGINPUT_DAC1_CH2 COMP_INPUT_MINUS_DAC1_CH2
AnnaBridge 171:3a7713b1edbc 166 #define COMP_INVERTINGINPUT_DAC1 COMP_INPUT_MINUS_DAC1_CH1
AnnaBridge 171:3a7713b1edbc 167 #define COMP_INVERTINGINPUT_DAC2 COMP_INPUT_MINUS_DAC1_CH2
AnnaBridge 171:3a7713b1edbc 168 #define COMP_INVERTINGINPUT_IO1 COMP_INPUT_MINUS_IO1
AnnaBridge 171:3a7713b1edbc 169 #if defined(STM32L0)
AnnaBridge 171:3a7713b1edbc 170 /* Issue fixed on STM32L0 COMP driver: only 2 dedicated IO (IO1 and IO2), */
AnnaBridge 171:3a7713b1edbc 171 /* IO2 was wrongly assigned to IO shared with DAC and IO3 was corresponding */
AnnaBridge 171:3a7713b1edbc 172 /* to the second dedicated IO (only for COMP2). */
AnnaBridge 171:3a7713b1edbc 173 #define COMP_INVERTINGINPUT_IO2 COMP_INPUT_MINUS_DAC1_CH2
AnnaBridge 171:3a7713b1edbc 174 #define COMP_INVERTINGINPUT_IO3 COMP_INPUT_MINUS_IO2
AnnaBridge 171:3a7713b1edbc 175 #else
AnnaBridge 171:3a7713b1edbc 176 #define COMP_INVERTINGINPUT_IO2 COMP_INPUT_MINUS_IO2
AnnaBridge 171:3a7713b1edbc 177 #define COMP_INVERTINGINPUT_IO3 COMP_INPUT_MINUS_IO3
AnnaBridge 171:3a7713b1edbc 178 #endif
AnnaBridge 171:3a7713b1edbc 179 #define COMP_INVERTINGINPUT_IO4 COMP_INPUT_MINUS_IO4
AnnaBridge 171:3a7713b1edbc 180 #define COMP_INVERTINGINPUT_IO5 COMP_INPUT_MINUS_IO5
AnnaBridge 171:3a7713b1edbc 181
AnnaBridge 171:3a7713b1edbc 182 #define COMP_OUTPUTLEVEL_LOW COMP_OUTPUT_LEVEL_LOW
AnnaBridge 171:3a7713b1edbc 183 #define COMP_OUTPUTLEVEL_HIGH COMP_OUTPUT_LEVEL_HIGH
AnnaBridge 171:3a7713b1edbc 184
AnnaBridge 171:3a7713b1edbc 185 /* Note: Literal "COMP_FLAG_LOCK" kept for legacy purpose. */
AnnaBridge 171:3a7713b1edbc 186 /* To check COMP lock state, use macro "__HAL_COMP_IS_LOCKED()". */
AnnaBridge 171:3a7713b1edbc 187 #if defined(COMP_CSR_LOCK)
AnnaBridge 171:3a7713b1edbc 188 #define COMP_FLAG_LOCK COMP_CSR_LOCK
AnnaBridge 171:3a7713b1edbc 189 #elif defined(COMP_CSR_COMP1LOCK)
AnnaBridge 171:3a7713b1edbc 190 #define COMP_FLAG_LOCK COMP_CSR_COMP1LOCK
AnnaBridge 171:3a7713b1edbc 191 #elif defined(COMP_CSR_COMPxLOCK)
AnnaBridge 171:3a7713b1edbc 192 #define COMP_FLAG_LOCK COMP_CSR_COMPxLOCK
AnnaBridge 171:3a7713b1edbc 193 #endif
AnnaBridge 171:3a7713b1edbc 194
AnnaBridge 171:3a7713b1edbc 195 #if defined(STM32L4)
AnnaBridge 171:3a7713b1edbc 196 #define COMP_BLANKINGSRCE_TIM1OC5 COMP_BLANKINGSRC_TIM1_OC5_COMP1
AnnaBridge 171:3a7713b1edbc 197 #define COMP_BLANKINGSRCE_TIM2OC3 COMP_BLANKINGSRC_TIM2_OC3_COMP1
AnnaBridge 171:3a7713b1edbc 198 #define COMP_BLANKINGSRCE_TIM3OC3 COMP_BLANKINGSRC_TIM3_OC3_COMP1
AnnaBridge 171:3a7713b1edbc 199 #define COMP_BLANKINGSRCE_TIM3OC4 COMP_BLANKINGSRC_TIM3_OC4_COMP2
AnnaBridge 171:3a7713b1edbc 200 #define COMP_BLANKINGSRCE_TIM8OC5 COMP_BLANKINGSRC_TIM8_OC5_COMP2
AnnaBridge 171:3a7713b1edbc 201 #define COMP_BLANKINGSRCE_TIM15OC1 COMP_BLANKINGSRC_TIM15_OC1_COMP2
AnnaBridge 171:3a7713b1edbc 202 #define COMP_BLANKINGSRCE_NONE COMP_BLANKINGSRC_NONE
AnnaBridge 171:3a7713b1edbc 203 #endif
AnnaBridge 171:3a7713b1edbc 204
AnnaBridge 171:3a7713b1edbc 205 #if defined(STM32L0)
AnnaBridge 171:3a7713b1edbc 206 #define COMP_MODE_HIGHSPEED COMP_POWERMODE_MEDIUMSPEED
AnnaBridge 171:3a7713b1edbc 207 #define COMP_MODE_LOWSPEED COMP_POWERMODE_ULTRALOWPOWER
AnnaBridge 171:3a7713b1edbc 208 #else
AnnaBridge 171:3a7713b1edbc 209 #define COMP_MODE_HIGHSPEED COMP_POWERMODE_HIGHSPEED
AnnaBridge 171:3a7713b1edbc 210 #define COMP_MODE_MEDIUMSPEED COMP_POWERMODE_MEDIUMSPEED
AnnaBridge 171:3a7713b1edbc 211 #define COMP_MODE_LOWPOWER COMP_POWERMODE_LOWPOWER
AnnaBridge 171:3a7713b1edbc 212 #define COMP_MODE_ULTRALOWPOWER COMP_POWERMODE_ULTRALOWPOWER
AnnaBridge 171:3a7713b1edbc 213 #endif
AnnaBridge 171:3a7713b1edbc 214
AnnaBridge 171:3a7713b1edbc 215 #endif
AnnaBridge 171:3a7713b1edbc 216 /**
AnnaBridge 171:3a7713b1edbc 217 * @}
AnnaBridge 171:3a7713b1edbc 218 */
AnnaBridge 171:3a7713b1edbc 219
AnnaBridge 171:3a7713b1edbc 220 /** @defgroup HAL_CORTEX_Aliased_Defines HAL CORTEX Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 221 * @{
AnnaBridge 171:3a7713b1edbc 222 */
AnnaBridge 171:3a7713b1edbc 223 #define __HAL_CORTEX_SYSTICKCLK_CONFIG HAL_SYSTICK_CLKSourceConfig
AnnaBridge 171:3a7713b1edbc 224 /**
AnnaBridge 171:3a7713b1edbc 225 * @}
AnnaBridge 171:3a7713b1edbc 226 */
AnnaBridge 171:3a7713b1edbc 227
AnnaBridge 171:3a7713b1edbc 228 /** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 229 * @{
AnnaBridge 171:3a7713b1edbc 230 */
AnnaBridge 171:3a7713b1edbc 231
AnnaBridge 171:3a7713b1edbc 232 #define CRC_OUTPUTDATA_INVERSION_DISABLED CRC_OUTPUTDATA_INVERSION_DISABLE
AnnaBridge 171:3a7713b1edbc 233 #define CRC_OUTPUTDATA_INVERSION_ENABLED CRC_OUTPUTDATA_INVERSION_ENABLE
AnnaBridge 171:3a7713b1edbc 234
AnnaBridge 171:3a7713b1edbc 235 /**
AnnaBridge 171:3a7713b1edbc 236 * @}
AnnaBridge 171:3a7713b1edbc 237 */
AnnaBridge 171:3a7713b1edbc 238
AnnaBridge 171:3a7713b1edbc 239 /** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 240 * @{
AnnaBridge 171:3a7713b1edbc 241 */
AnnaBridge 171:3a7713b1edbc 242
AnnaBridge 171:3a7713b1edbc 243 #define DAC1_CHANNEL_1 DAC_CHANNEL_1
AnnaBridge 171:3a7713b1edbc 244 #define DAC1_CHANNEL_2 DAC_CHANNEL_2
AnnaBridge 171:3a7713b1edbc 245 #define DAC2_CHANNEL_1 DAC_CHANNEL_1
AnnaBridge 171:3a7713b1edbc 246 #define DAC_WAVE_NONE ((uint32_t)0x00000000U)
AnnaBridge 171:3a7713b1edbc 247 #define DAC_WAVE_NOISE ((uint32_t)DAC_CR_WAVE1_0)
AnnaBridge 171:3a7713b1edbc 248 #define DAC_WAVE_TRIANGLE ((uint32_t)DAC_CR_WAVE1_1)
AnnaBridge 171:3a7713b1edbc 249 #define DAC_WAVEGENERATION_NONE DAC_WAVE_NONE
AnnaBridge 171:3a7713b1edbc 250 #define DAC_WAVEGENERATION_NOISE DAC_WAVE_NOISE
AnnaBridge 171:3a7713b1edbc 251 #define DAC_WAVEGENERATION_TRIANGLE DAC_WAVE_TRIANGLE
AnnaBridge 171:3a7713b1edbc 252
AnnaBridge 171:3a7713b1edbc 253 /**
AnnaBridge 171:3a7713b1edbc 254 * @}
AnnaBridge 171:3a7713b1edbc 255 */
AnnaBridge 171:3a7713b1edbc 256
AnnaBridge 171:3a7713b1edbc 257 /** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 258 * @{
AnnaBridge 171:3a7713b1edbc 259 */
AnnaBridge 171:3a7713b1edbc 260 #define HAL_REMAPDMA_ADC_DMA_CH2 DMA_REMAP_ADC_DMA_CH2
AnnaBridge 171:3a7713b1edbc 261 #define HAL_REMAPDMA_USART1_TX_DMA_CH4 DMA_REMAP_USART1_TX_DMA_CH4
AnnaBridge 171:3a7713b1edbc 262 #define HAL_REMAPDMA_USART1_RX_DMA_CH5 DMA_REMAP_USART1_RX_DMA_CH5
AnnaBridge 171:3a7713b1edbc 263 #define HAL_REMAPDMA_TIM16_DMA_CH4 DMA_REMAP_TIM16_DMA_CH4
AnnaBridge 171:3a7713b1edbc 264 #define HAL_REMAPDMA_TIM17_DMA_CH2 DMA_REMAP_TIM17_DMA_CH2
AnnaBridge 171:3a7713b1edbc 265 #define HAL_REMAPDMA_USART3_DMA_CH32 DMA_REMAP_USART3_DMA_CH32
AnnaBridge 171:3a7713b1edbc 266 #define HAL_REMAPDMA_TIM16_DMA_CH6 DMA_REMAP_TIM16_DMA_CH6
AnnaBridge 171:3a7713b1edbc 267 #define HAL_REMAPDMA_TIM17_DMA_CH7 DMA_REMAP_TIM17_DMA_CH7
AnnaBridge 171:3a7713b1edbc 268 #define HAL_REMAPDMA_SPI2_DMA_CH67 DMA_REMAP_SPI2_DMA_CH67
AnnaBridge 171:3a7713b1edbc 269 #define HAL_REMAPDMA_USART2_DMA_CH67 DMA_REMAP_USART2_DMA_CH67
AnnaBridge 171:3a7713b1edbc 270 #define HAL_REMAPDMA_I2C1_DMA_CH76 DMA_REMAP_I2C1_DMA_CH76
AnnaBridge 171:3a7713b1edbc 271 #define HAL_REMAPDMA_TIM1_DMA_CH6 DMA_REMAP_TIM1_DMA_CH6
AnnaBridge 171:3a7713b1edbc 272 #define HAL_REMAPDMA_TIM2_DMA_CH7 DMA_REMAP_TIM2_DMA_CH7
AnnaBridge 171:3a7713b1edbc 273 #define HAL_REMAPDMA_TIM3_DMA_CH6 DMA_REMAP_TIM3_DMA_CH6
AnnaBridge 171:3a7713b1edbc 274
AnnaBridge 171:3a7713b1edbc 275 #define IS_HAL_REMAPDMA IS_DMA_REMAP
AnnaBridge 171:3a7713b1edbc 276 #define __HAL_REMAPDMA_CHANNEL_ENABLE __HAL_DMA_REMAP_CHANNEL_ENABLE
AnnaBridge 171:3a7713b1edbc 277 #define __HAL_REMAPDMA_CHANNEL_DISABLE __HAL_DMA_REMAP_CHANNEL_DISABLE
AnnaBridge 171:3a7713b1edbc 278
AnnaBridge 171:3a7713b1edbc 279
AnnaBridge 171:3a7713b1edbc 280
AnnaBridge 171:3a7713b1edbc 281 /**
AnnaBridge 171:3a7713b1edbc 282 * @}
AnnaBridge 171:3a7713b1edbc 283 */
AnnaBridge 171:3a7713b1edbc 284
AnnaBridge 171:3a7713b1edbc 285 /** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 286 * @{
AnnaBridge 171:3a7713b1edbc 287 */
AnnaBridge 171:3a7713b1edbc 288
AnnaBridge 171:3a7713b1edbc 289 #define TYPEPROGRAM_BYTE FLASH_TYPEPROGRAM_BYTE
AnnaBridge 171:3a7713b1edbc 290 #define TYPEPROGRAM_HALFWORD FLASH_TYPEPROGRAM_HALFWORD
AnnaBridge 171:3a7713b1edbc 291 #define TYPEPROGRAM_WORD FLASH_TYPEPROGRAM_WORD
AnnaBridge 171:3a7713b1edbc 292 #define TYPEPROGRAM_DOUBLEWORD FLASH_TYPEPROGRAM_DOUBLEWORD
AnnaBridge 171:3a7713b1edbc 293 #define TYPEERASE_SECTORS FLASH_TYPEERASE_SECTORS
AnnaBridge 171:3a7713b1edbc 294 #define TYPEERASE_PAGES FLASH_TYPEERASE_PAGES
AnnaBridge 171:3a7713b1edbc 295 #define TYPEERASE_PAGEERASE FLASH_TYPEERASE_PAGES
AnnaBridge 171:3a7713b1edbc 296 #define TYPEERASE_MASSERASE FLASH_TYPEERASE_MASSERASE
AnnaBridge 171:3a7713b1edbc 297 #define WRPSTATE_DISABLE OB_WRPSTATE_DISABLE
AnnaBridge 171:3a7713b1edbc 298 #define WRPSTATE_ENABLE OB_WRPSTATE_ENABLE
AnnaBridge 171:3a7713b1edbc 299 #define HAL_FLASH_TIMEOUT_VALUE FLASH_TIMEOUT_VALUE
AnnaBridge 171:3a7713b1edbc 300 #define OBEX_PCROP OPTIONBYTE_PCROP
AnnaBridge 171:3a7713b1edbc 301 #define OBEX_BOOTCONFIG OPTIONBYTE_BOOTCONFIG
AnnaBridge 171:3a7713b1edbc 302 #define PCROPSTATE_DISABLE OB_PCROP_STATE_DISABLE
AnnaBridge 171:3a7713b1edbc 303 #define PCROPSTATE_ENABLE OB_PCROP_STATE_ENABLE
AnnaBridge 171:3a7713b1edbc 304 #define TYPEERASEDATA_BYTE FLASH_TYPEERASEDATA_BYTE
AnnaBridge 171:3a7713b1edbc 305 #define TYPEERASEDATA_HALFWORD FLASH_TYPEERASEDATA_HALFWORD
AnnaBridge 171:3a7713b1edbc 306 #define TYPEERASEDATA_WORD FLASH_TYPEERASEDATA_WORD
AnnaBridge 171:3a7713b1edbc 307 #define TYPEPROGRAMDATA_BYTE FLASH_TYPEPROGRAMDATA_BYTE
AnnaBridge 171:3a7713b1edbc 308 #define TYPEPROGRAMDATA_HALFWORD FLASH_TYPEPROGRAMDATA_HALFWORD
AnnaBridge 171:3a7713b1edbc 309 #define TYPEPROGRAMDATA_WORD FLASH_TYPEPROGRAMDATA_WORD
AnnaBridge 171:3a7713b1edbc 310 #define TYPEPROGRAMDATA_FASTBYTE FLASH_TYPEPROGRAMDATA_FASTBYTE
AnnaBridge 171:3a7713b1edbc 311 #define TYPEPROGRAMDATA_FASTHALFWORD FLASH_TYPEPROGRAMDATA_FASTHALFWORD
AnnaBridge 171:3a7713b1edbc 312 #define TYPEPROGRAMDATA_FASTWORD FLASH_TYPEPROGRAMDATA_FASTWORD
AnnaBridge 171:3a7713b1edbc 313 #define PAGESIZE FLASH_PAGE_SIZE
AnnaBridge 171:3a7713b1edbc 314 #define TYPEPROGRAM_FASTBYTE FLASH_TYPEPROGRAM_BYTE
AnnaBridge 171:3a7713b1edbc 315 #define TYPEPROGRAM_FASTHALFWORD FLASH_TYPEPROGRAM_HALFWORD
AnnaBridge 171:3a7713b1edbc 316 #define TYPEPROGRAM_FASTWORD FLASH_TYPEPROGRAM_WORD
AnnaBridge 171:3a7713b1edbc 317 #define VOLTAGE_RANGE_1 FLASH_VOLTAGE_RANGE_1
AnnaBridge 171:3a7713b1edbc 318 #define VOLTAGE_RANGE_2 FLASH_VOLTAGE_RANGE_2
AnnaBridge 171:3a7713b1edbc 319 #define VOLTAGE_RANGE_3 FLASH_VOLTAGE_RANGE_3
AnnaBridge 171:3a7713b1edbc 320 #define VOLTAGE_RANGE_4 FLASH_VOLTAGE_RANGE_4
AnnaBridge 171:3a7713b1edbc 321 #define TYPEPROGRAM_FAST FLASH_TYPEPROGRAM_FAST
AnnaBridge 171:3a7713b1edbc 322 #define TYPEPROGRAM_FAST_AND_LAST FLASH_TYPEPROGRAM_FAST_AND_LAST
AnnaBridge 171:3a7713b1edbc 323 #define WRPAREA_BANK1_AREAA OB_WRPAREA_BANK1_AREAA
AnnaBridge 171:3a7713b1edbc 324 #define WRPAREA_BANK1_AREAB OB_WRPAREA_BANK1_AREAB
AnnaBridge 171:3a7713b1edbc 325 #define WRPAREA_BANK2_AREAA OB_WRPAREA_BANK2_AREAA
AnnaBridge 171:3a7713b1edbc 326 #define WRPAREA_BANK2_AREAB OB_WRPAREA_BANK2_AREAB
AnnaBridge 171:3a7713b1edbc 327 #define IWDG_STDBY_FREEZE OB_IWDG_STDBY_FREEZE
AnnaBridge 171:3a7713b1edbc 328 #define IWDG_STDBY_ACTIVE OB_IWDG_STDBY_RUN
AnnaBridge 171:3a7713b1edbc 329 #define IWDG_STOP_FREEZE OB_IWDG_STOP_FREEZE
AnnaBridge 171:3a7713b1edbc 330 #define IWDG_STOP_ACTIVE OB_IWDG_STOP_RUN
AnnaBridge 171:3a7713b1edbc 331 #define FLASH_ERROR_NONE HAL_FLASH_ERROR_NONE
AnnaBridge 171:3a7713b1edbc 332 #define FLASH_ERROR_RD HAL_FLASH_ERROR_RD
AnnaBridge 171:3a7713b1edbc 333 #define FLASH_ERROR_PG HAL_FLASH_ERROR_PROG
AnnaBridge 171:3a7713b1edbc 334 #define FLASH_ERROR_PGP HAL_FLASH_ERROR_PGS
AnnaBridge 171:3a7713b1edbc 335 #define FLASH_ERROR_WRP HAL_FLASH_ERROR_WRP
AnnaBridge 171:3a7713b1edbc 336 #define FLASH_ERROR_OPTV HAL_FLASH_ERROR_OPTV
AnnaBridge 171:3a7713b1edbc 337 #define FLASH_ERROR_OPTVUSR HAL_FLASH_ERROR_OPTVUSR
AnnaBridge 171:3a7713b1edbc 338 #define FLASH_ERROR_PROG HAL_FLASH_ERROR_PROG
AnnaBridge 171:3a7713b1edbc 339 #define FLASH_ERROR_OP HAL_FLASH_ERROR_OPERATION
AnnaBridge 171:3a7713b1edbc 340 #define FLASH_ERROR_PGA HAL_FLASH_ERROR_PGA
AnnaBridge 171:3a7713b1edbc 341 #define FLASH_ERROR_SIZE HAL_FLASH_ERROR_SIZE
AnnaBridge 171:3a7713b1edbc 342 #define FLASH_ERROR_SIZ HAL_FLASH_ERROR_SIZE
AnnaBridge 171:3a7713b1edbc 343 #define FLASH_ERROR_PGS HAL_FLASH_ERROR_PGS
AnnaBridge 171:3a7713b1edbc 344 #define FLASH_ERROR_MIS HAL_FLASH_ERROR_MIS
AnnaBridge 171:3a7713b1edbc 345 #define FLASH_ERROR_FAST HAL_FLASH_ERROR_FAST
AnnaBridge 171:3a7713b1edbc 346 #define FLASH_ERROR_FWWERR HAL_FLASH_ERROR_FWWERR
AnnaBridge 171:3a7713b1edbc 347 #define FLASH_ERROR_NOTZERO HAL_FLASH_ERROR_NOTZERO
AnnaBridge 171:3a7713b1edbc 348 #define FLASH_ERROR_OPERATION HAL_FLASH_ERROR_OPERATION
AnnaBridge 171:3a7713b1edbc 349 #define FLASH_ERROR_ERS HAL_FLASH_ERROR_ERS
AnnaBridge 171:3a7713b1edbc 350 #define OB_WDG_SW OB_IWDG_SW
AnnaBridge 171:3a7713b1edbc 351 #define OB_WDG_HW OB_IWDG_HW
AnnaBridge 171:3a7713b1edbc 352 #define OB_SDADC12_VDD_MONITOR_SET OB_SDACD_VDD_MONITOR_SET
AnnaBridge 171:3a7713b1edbc 353 #define OB_SDADC12_VDD_MONITOR_RESET OB_SDACD_VDD_MONITOR_RESET
AnnaBridge 171:3a7713b1edbc 354 #define OB_RAM_PARITY_CHECK_SET OB_SRAM_PARITY_SET
AnnaBridge 171:3a7713b1edbc 355 #define OB_RAM_PARITY_CHECK_RESET OB_SRAM_PARITY_RESET
AnnaBridge 171:3a7713b1edbc 356 #define IS_OB_SDADC12_VDD_MONITOR IS_OB_SDACD_VDD_MONITOR
AnnaBridge 171:3a7713b1edbc 357 #define OB_RDP_LEVEL0 OB_RDP_LEVEL_0
AnnaBridge 171:3a7713b1edbc 358 #define OB_RDP_LEVEL1 OB_RDP_LEVEL_1
AnnaBridge 171:3a7713b1edbc 359 #define OB_RDP_LEVEL2 OB_RDP_LEVEL_2
AnnaBridge 171:3a7713b1edbc 360
AnnaBridge 171:3a7713b1edbc 361 /**
AnnaBridge 171:3a7713b1edbc 362 * @}
AnnaBridge 171:3a7713b1edbc 363 */
AnnaBridge 171:3a7713b1edbc 364
AnnaBridge 171:3a7713b1edbc 365 /** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 366 * @{
AnnaBridge 171:3a7713b1edbc 367 */
AnnaBridge 171:3a7713b1edbc 368
AnnaBridge 171:3a7713b1edbc 369 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PA9 I2C_FASTMODEPLUS_PA9
AnnaBridge 171:3a7713b1edbc 370 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PA10 I2C_FASTMODEPLUS_PA10
AnnaBridge 171:3a7713b1edbc 371 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB6 I2C_FASTMODEPLUS_PB6
AnnaBridge 171:3a7713b1edbc 372 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB7 I2C_FASTMODEPLUS_PB7
AnnaBridge 171:3a7713b1edbc 373 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB8 I2C_FASTMODEPLUS_PB8
AnnaBridge 171:3a7713b1edbc 374 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB9 I2C_FASTMODEPLUS_PB9
AnnaBridge 171:3a7713b1edbc 375 #define HAL_SYSCFG_FASTMODEPLUS_I2C1 I2C_FASTMODEPLUS_I2C1
AnnaBridge 171:3a7713b1edbc 376 #define HAL_SYSCFG_FASTMODEPLUS_I2C2 I2C_FASTMODEPLUS_I2C2
AnnaBridge 171:3a7713b1edbc 377 #define HAL_SYSCFG_FASTMODEPLUS_I2C3 I2C_FASTMODEPLUS_I2C3
AnnaBridge 171:3a7713b1edbc 378 /**
AnnaBridge 171:3a7713b1edbc 379 * @}
AnnaBridge 171:3a7713b1edbc 380 */
AnnaBridge 171:3a7713b1edbc 381
AnnaBridge 171:3a7713b1edbc 382
AnnaBridge 171:3a7713b1edbc 383 /** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
AnnaBridge 171:3a7713b1edbc 384 * @{
AnnaBridge 171:3a7713b1edbc 385 */
AnnaBridge 171:3a7713b1edbc 386 #if defined(STM32L4) || defined(STM32F7)
AnnaBridge 171:3a7713b1edbc 387 #define FMC_NAND_PCC_WAIT_FEATURE_DISABLE FMC_NAND_WAIT_FEATURE_DISABLE
AnnaBridge 171:3a7713b1edbc 388 #define FMC_NAND_PCC_WAIT_FEATURE_ENABLE FMC_NAND_WAIT_FEATURE_ENABLE
AnnaBridge 171:3a7713b1edbc 389 #define FMC_NAND_PCC_MEM_BUS_WIDTH_8 FMC_NAND_MEM_BUS_WIDTH_8
AnnaBridge 171:3a7713b1edbc 390 #define FMC_NAND_PCC_MEM_BUS_WIDTH_16 FMC_NAND_MEM_BUS_WIDTH_16
AnnaBridge 171:3a7713b1edbc 391 #else
AnnaBridge 171:3a7713b1edbc 392 #define FMC_NAND_WAIT_FEATURE_DISABLE FMC_NAND_PCC_WAIT_FEATURE_DISABLE
AnnaBridge 171:3a7713b1edbc 393 #define FMC_NAND_WAIT_FEATURE_ENABLE FMC_NAND_PCC_WAIT_FEATURE_ENABLE
AnnaBridge 171:3a7713b1edbc 394 #define FMC_NAND_MEM_BUS_WIDTH_8 FMC_NAND_PCC_MEM_BUS_WIDTH_8
AnnaBridge 171:3a7713b1edbc 395 #define FMC_NAND_MEM_BUS_WIDTH_16 FMC_NAND_PCC_MEM_BUS_WIDTH_16
AnnaBridge 171:3a7713b1edbc 396 #endif
AnnaBridge 171:3a7713b1edbc 397 /**
AnnaBridge 171:3a7713b1edbc 398 * @}
AnnaBridge 171:3a7713b1edbc 399 */
AnnaBridge 171:3a7713b1edbc 400
AnnaBridge 171:3a7713b1edbc 401 /** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 402 * @{
AnnaBridge 171:3a7713b1edbc 403 */
AnnaBridge 171:3a7713b1edbc 404
AnnaBridge 171:3a7713b1edbc 405 #define FSMC_NORSRAM_TYPEDEF FSMC_NORSRAM_TypeDef
AnnaBridge 171:3a7713b1edbc 406 #define FSMC_NORSRAM_EXTENDED_TYPEDEF FSMC_NORSRAM_EXTENDED_TypeDef
AnnaBridge 171:3a7713b1edbc 407 /**
AnnaBridge 171:3a7713b1edbc 408 * @}
AnnaBridge 171:3a7713b1edbc 409 */
AnnaBridge 171:3a7713b1edbc 410
AnnaBridge 171:3a7713b1edbc 411 /** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 412 * @{
AnnaBridge 171:3a7713b1edbc 413 */
AnnaBridge 171:3a7713b1edbc 414 #define GET_GPIO_SOURCE GPIO_GET_INDEX
AnnaBridge 171:3a7713b1edbc 415 #define GET_GPIO_INDEX GPIO_GET_INDEX
AnnaBridge 171:3a7713b1edbc 416
AnnaBridge 171:3a7713b1edbc 417 #if defined(STM32F4)
AnnaBridge 171:3a7713b1edbc 418 #define GPIO_AF12_SDMMC GPIO_AF12_SDIO
AnnaBridge 171:3a7713b1edbc 419 #define GPIO_AF12_SDMMC1 GPIO_AF12_SDIO
AnnaBridge 171:3a7713b1edbc 420 #endif
AnnaBridge 171:3a7713b1edbc 421
AnnaBridge 171:3a7713b1edbc 422 #if defined(STM32F7)
AnnaBridge 171:3a7713b1edbc 423 #define GPIO_AF12_SDIO GPIO_AF12_SDMMC1
AnnaBridge 171:3a7713b1edbc 424 #define GPIO_AF12_SDMMC GPIO_AF12_SDMMC1
AnnaBridge 171:3a7713b1edbc 425 #endif
AnnaBridge 171:3a7713b1edbc 426
AnnaBridge 171:3a7713b1edbc 427 #if defined(STM32L4)
AnnaBridge 171:3a7713b1edbc 428 #define GPIO_AF12_SDIO GPIO_AF12_SDMMC1
AnnaBridge 171:3a7713b1edbc 429 #define GPIO_AF12_SDMMC GPIO_AF12_SDMMC1
AnnaBridge 171:3a7713b1edbc 430 #endif
AnnaBridge 171:3a7713b1edbc 431
AnnaBridge 171:3a7713b1edbc 432 #define GPIO_AF0_LPTIM GPIO_AF0_LPTIM1
AnnaBridge 171:3a7713b1edbc 433 #define GPIO_AF1_LPTIM GPIO_AF1_LPTIM1
AnnaBridge 171:3a7713b1edbc 434 #define GPIO_AF2_LPTIM GPIO_AF2_LPTIM1
AnnaBridge 171:3a7713b1edbc 435
AnnaBridge 171:3a7713b1edbc 436 #if defined(STM32L0) || defined(STM32L4) || defined(STM32F4) || defined(STM32F2) || defined(STM32F7)
AnnaBridge 171:3a7713b1edbc 437 #define GPIO_SPEED_LOW GPIO_SPEED_FREQ_LOW
AnnaBridge 171:3a7713b1edbc 438 #define GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
AnnaBridge 171:3a7713b1edbc 439 #define GPIO_SPEED_FAST GPIO_SPEED_FREQ_HIGH
AnnaBridge 171:3a7713b1edbc 440 #define GPIO_SPEED_HIGH GPIO_SPEED_FREQ_VERY_HIGH
AnnaBridge 171:3a7713b1edbc 441 #endif /* STM32L0 || STM32L4 || STM32F4 || STM32F2 || STM32F7 */
AnnaBridge 171:3a7713b1edbc 442
AnnaBridge 171:3a7713b1edbc 443 #if defined(STM32L1)
AnnaBridge 171:3a7713b1edbc 444 #define GPIO_SPEED_VERY_LOW GPIO_SPEED_FREQ_LOW
AnnaBridge 171:3a7713b1edbc 445 #define GPIO_SPEED_LOW GPIO_SPEED_FREQ_MEDIUM
AnnaBridge 171:3a7713b1edbc 446 #define GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_HIGH
AnnaBridge 171:3a7713b1edbc 447 #define GPIO_SPEED_HIGH GPIO_SPEED_FREQ_VERY_HIGH
AnnaBridge 171:3a7713b1edbc 448 #endif /* STM32L1 */
AnnaBridge 171:3a7713b1edbc 449
AnnaBridge 171:3a7713b1edbc 450 #if defined(STM32F0) || defined(STM32F3) || defined(STM32F1)
AnnaBridge 171:3a7713b1edbc 451 #define GPIO_SPEED_LOW GPIO_SPEED_FREQ_LOW
AnnaBridge 171:3a7713b1edbc 452 #define GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
AnnaBridge 171:3a7713b1edbc 453 #define GPIO_SPEED_HIGH GPIO_SPEED_FREQ_HIGH
AnnaBridge 171:3a7713b1edbc 454 #endif /* STM32F0 || STM32F3 || STM32F1 */
AnnaBridge 171:3a7713b1edbc 455
AnnaBridge 171:3a7713b1edbc 456 #define GPIO_AF6_DFSDM GPIO_AF6_DFSDM1
AnnaBridge 171:3a7713b1edbc 457 /**
AnnaBridge 171:3a7713b1edbc 458 * @}
AnnaBridge 171:3a7713b1edbc 459 */
AnnaBridge 171:3a7713b1edbc 460
AnnaBridge 171:3a7713b1edbc 461 /** @defgroup HAL_JPEG_Aliased_Macros HAL JPEG Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 462 * @{
AnnaBridge 171:3a7713b1edbc 463 */
AnnaBridge 171:3a7713b1edbc 464
AnnaBridge 171:3a7713b1edbc 465 #if defined(STM32H7)
AnnaBridge 171:3a7713b1edbc 466 #define __HAL_RCC_JPEG_CLK_ENABLE __HAL_RCC_JPGDECEN_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 467 #define __HAL_RCC_JPEG_CLK_DISABLE __HAL_RCC_JPGDECEN_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 468 #define __HAL_RCC_JPEG_FORCE_RESET __HAL_RCC_JPGDECRST_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 469 #define __HAL_RCC_JPEG_RELEASE_RESET __HAL_RCC_JPGDECRST_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 470 #define __HAL_RCC_JPEG_CLK_SLEEP_ENABLE __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 471 #define __HAL_RCC_JPEG_CLK_SLEEP_DISABLE __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 472
AnnaBridge 171:3a7713b1edbc 473 #define DMA_REQUEST_DAC1 DMA_REQUEST_DAC1_CH1
AnnaBridge 171:3a7713b1edbc 474 #define DMA_REQUEST_DAC2 DMA_REQUEST_DAC1_CH2
AnnaBridge 171:3a7713b1edbc 475
AnnaBridge 171:3a7713b1edbc 476 #define BDMA_REQUEST_LP_UART1_RX BDMA_REQUEST_LPUART1_RX
AnnaBridge 171:3a7713b1edbc 477 #define BDMA_REQUEST_LP_UART1_TX BDMA_REQUEST_LPUART1_TX
AnnaBridge 171:3a7713b1edbc 478
AnnaBridge 171:3a7713b1edbc 479 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
AnnaBridge 171:3a7713b1edbc 480 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
AnnaBridge 171:3a7713b1edbc 481 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
AnnaBridge 171:3a7713b1edbc 482 #define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
AnnaBridge 171:3a7713b1edbc 483 #define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
AnnaBridge 171:3a7713b1edbc 484 #define HAL_DMAMUX1_REQUEST_GEN_LPTIM3_OUT HAL_DMAMUX1_REQ_GEN_LPTIM3_OUT
AnnaBridge 171:3a7713b1edbc 485 #define HAL_DMAMUX1_REQUEST_GEN_EXTI0 HAL_DMAMUX1_REQ_GEN_EXTI0
AnnaBridge 171:3a7713b1edbc 486 #define HAL_DMAMUX1_REQUEST_GEN_TIM12_TRGO HAL_DMAMUX1_REQ_GEN_TIM12_TRGO
AnnaBridge 171:3a7713b1edbc 487
AnnaBridge 171:3a7713b1edbc 488 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH0_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH0_EVT
AnnaBridge 171:3a7713b1edbc 489 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH1_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH1_EVT
AnnaBridge 171:3a7713b1edbc 490 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH2_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH2_EVT
AnnaBridge 171:3a7713b1edbc 491 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH3_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH3_EVT
AnnaBridge 171:3a7713b1edbc 492 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH4_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH4_EVT
AnnaBridge 171:3a7713b1edbc 493 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH5_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH5_EVT
AnnaBridge 171:3a7713b1edbc 494 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH6_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH6_EVT
AnnaBridge 171:3a7713b1edbc 495 #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_WKUP HAL_DMAMUX2_REQ_GEN_LPUART1_RX_WKUP
AnnaBridge 171:3a7713b1edbc 496 #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_WKUP HAL_DMAMUX2_REQ_GEN_LPUART1_TX_WKUP
AnnaBridge 171:3a7713b1edbc 497 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_WKUP HAL_DMAMUX2_REQ_GEN_LPTIM2_WKUP
AnnaBridge 171:3a7713b1edbc 498 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_OUT HAL_DMAMUX2_REQ_GEN_LPTIM2_OUT
AnnaBridge 171:3a7713b1edbc 499 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_WKUP HAL_DMAMUX2_REQ_GEN_LPTIM3_WKUP
AnnaBridge 171:3a7713b1edbc 500 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_OUT HAL_DMAMUX2_REQ_GEN_LPTIM3_OUT
AnnaBridge 171:3a7713b1edbc 501 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM4_WKUP HAL_DMAMUX2_REQ_GEN_LPTIM4_WKUP
AnnaBridge 171:3a7713b1edbc 502 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM5_WKUP HAL_DMAMUX2_REQ_GEN_LPTIM5_WKUP
AnnaBridge 171:3a7713b1edbc 503 #define HAL_DMAMUX2_REQUEST_GEN_I2C4_WKUP HAL_DMAMUX2_REQ_GEN_I2C4_WKUP
AnnaBridge 171:3a7713b1edbc 504 #define HAL_DMAMUX2_REQUEST_GEN_SPI6_WKUP HAL_DMAMUX2_REQ_GEN_SPI6_WKUP
AnnaBridge 171:3a7713b1edbc 505 #define HAL_DMAMUX2_REQUEST_GEN_COMP1_OUT HAL_DMAMUX2_REQ_GEN_COMP1_OUT
AnnaBridge 171:3a7713b1edbc 506 #define HAL_DMAMUX2_REQUEST_GEN_COMP2_OUT HAL_DMAMUX2_REQ_GEN_COMP2_OUT
AnnaBridge 171:3a7713b1edbc 507 #define HAL_DMAMUX2_REQUEST_GEN_RTC_WKUP HAL_DMAMUX2_REQ_GEN_RTC_WKUP
AnnaBridge 171:3a7713b1edbc 508 #define HAL_DMAMUX2_REQUEST_GEN_EXTI0 HAL_DMAMUX2_REQ_GEN_EXTI0
AnnaBridge 171:3a7713b1edbc 509 #define HAL_DMAMUX2_REQUEST_GEN_EXTI2 HAL_DMAMUX2_REQ_GEN_EXTI2
AnnaBridge 171:3a7713b1edbc 510 #define HAL_DMAMUX2_REQUEST_GEN_I2C4_IT_EVT HAL_DMAMUX2_REQ_GEN_I2C4_IT_EVT
AnnaBridge 171:3a7713b1edbc 511 #define HAL_DMAMUX2_REQUEST_GEN_SPI6_IT HAL_DMAMUX2_REQ_GEN_SPI6_IT
AnnaBridge 171:3a7713b1edbc 512 #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_IT HAL_DMAMUX2_REQ_GEN_LPUART1_TX_IT
AnnaBridge 171:3a7713b1edbc 513 #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_IT HAL_DMAMUX2_REQ_GEN_LPUART1_RX_IT
AnnaBridge 171:3a7713b1edbc 514 #define HAL_DMAMUX2_REQUEST_GEN_ADC3_IT HAL_DMAMUX2_REQ_GEN_ADC3_IT
AnnaBridge 171:3a7713b1edbc 515 #define HAL_DMAMUX2_REQUEST_GEN_ADC3_AWD1_OUT HAL_DMAMUX2_REQ_GEN_ADC3_AWD1_OUT
AnnaBridge 171:3a7713b1edbc 516 #define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH0_IT HAL_DMAMUX2_REQ_GEN_BDMA_CH0_IT
AnnaBridge 171:3a7713b1edbc 517 #define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH1_IT HAL_DMAMUX2_REQ_GEN_BDMA_CH1_IT
AnnaBridge 171:3a7713b1edbc 518
AnnaBridge 171:3a7713b1edbc 519 #define HAL_DMAMUX_REQUEST_GEN_NO_EVENT HAL_DMAMUX_REQ_GEN_NO_EVENT
AnnaBridge 171:3a7713b1edbc 520 #define HAL_DMAMUX_REQUEST_GEN_RISING HAL_DMAMUX_REQ_GEN_RISING
AnnaBridge 171:3a7713b1edbc 521 #define HAL_DMAMUX_REQUEST_GEN_FALLING HAL_DMAMUX_REQ_GEN_FALLING
AnnaBridge 171:3a7713b1edbc 522 #define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING HAL_DMAMUX_REQ_GEN_RISING_FALLING
AnnaBridge 171:3a7713b1edbc 523
AnnaBridge 171:3a7713b1edbc 524
AnnaBridge 171:3a7713b1edbc 525 #endif /* STM32H7 */
AnnaBridge 171:3a7713b1edbc 526
AnnaBridge 171:3a7713b1edbc 527
AnnaBridge 171:3a7713b1edbc 528 /**
AnnaBridge 171:3a7713b1edbc 529 * @}
AnnaBridge 171:3a7713b1edbc 530 */
AnnaBridge 171:3a7713b1edbc 531
AnnaBridge 171:3a7713b1edbc 532
AnnaBridge 171:3a7713b1edbc 533 /** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 534 * @{
AnnaBridge 171:3a7713b1edbc 535 */
AnnaBridge 171:3a7713b1edbc 536 #define HRTIM_TIMDELAYEDPROTECTION_DISABLED HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
AnnaBridge 171:3a7713b1edbc 537 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
AnnaBridge 171:3a7713b1edbc 538 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
AnnaBridge 171:3a7713b1edbc 539 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
AnnaBridge 171:3a7713b1edbc 540 #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
AnnaBridge 171:3a7713b1edbc 541 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
AnnaBridge 171:3a7713b1edbc 542 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
AnnaBridge 171:3a7713b1edbc 543 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
AnnaBridge 171:3a7713b1edbc 544 #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
AnnaBridge 171:3a7713b1edbc 545
AnnaBridge 171:3a7713b1edbc 546 #define __HAL_HRTIM_SetCounter __HAL_HRTIM_SETCOUNTER
AnnaBridge 171:3a7713b1edbc 547 #define __HAL_HRTIM_GetCounter __HAL_HRTIM_GETCOUNTER
AnnaBridge 171:3a7713b1edbc 548 #define __HAL_HRTIM_SetPeriod __HAL_HRTIM_SETPERIOD
AnnaBridge 171:3a7713b1edbc 549 #define __HAL_HRTIM_GetPeriod __HAL_HRTIM_GETPERIOD
AnnaBridge 171:3a7713b1edbc 550 #define __HAL_HRTIM_SetClockPrescaler __HAL_HRTIM_SETCLOCKPRESCALER
AnnaBridge 171:3a7713b1edbc 551 #define __HAL_HRTIM_GetClockPrescaler __HAL_HRTIM_GETCLOCKPRESCALER
AnnaBridge 171:3a7713b1edbc 552 #define __HAL_HRTIM_SetCompare __HAL_HRTIM_SETCOMPARE
AnnaBridge 171:3a7713b1edbc 553 #define __HAL_HRTIM_GetCompare __HAL_HRTIM_GETCOMPARE
AnnaBridge 171:3a7713b1edbc 554 /**
AnnaBridge 171:3a7713b1edbc 555 * @}
AnnaBridge 171:3a7713b1edbc 556 */
AnnaBridge 171:3a7713b1edbc 557
AnnaBridge 171:3a7713b1edbc 558 /** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 559 * @{
AnnaBridge 171:3a7713b1edbc 560 */
AnnaBridge 171:3a7713b1edbc 561 #define I2C_DUALADDRESS_DISABLED I2C_DUALADDRESS_DISABLE
AnnaBridge 171:3a7713b1edbc 562 #define I2C_DUALADDRESS_ENABLED I2C_DUALADDRESS_ENABLE
AnnaBridge 171:3a7713b1edbc 563 #define I2C_GENERALCALL_DISABLED I2C_GENERALCALL_DISABLE
AnnaBridge 171:3a7713b1edbc 564 #define I2C_GENERALCALL_ENABLED I2C_GENERALCALL_ENABLE
AnnaBridge 171:3a7713b1edbc 565 #define I2C_NOSTRETCH_DISABLED I2C_NOSTRETCH_DISABLE
AnnaBridge 171:3a7713b1edbc 566 #define I2C_NOSTRETCH_ENABLED I2C_NOSTRETCH_ENABLE
AnnaBridge 171:3a7713b1edbc 567 #define I2C_ANALOGFILTER_ENABLED I2C_ANALOGFILTER_ENABLE
AnnaBridge 171:3a7713b1edbc 568 #define I2C_ANALOGFILTER_DISABLED I2C_ANALOGFILTER_DISABLE
AnnaBridge 171:3a7713b1edbc 569 #if defined(STM32F0) || defined(STM32F1) || defined(STM32F3) || defined(STM32G0) || defined(STM32L4) || defined(STM32L1) || defined(STM32F7)
AnnaBridge 171:3a7713b1edbc 570 #define HAL_I2C_STATE_MEM_BUSY_TX HAL_I2C_STATE_BUSY_TX
AnnaBridge 171:3a7713b1edbc 571 #define HAL_I2C_STATE_MEM_BUSY_RX HAL_I2C_STATE_BUSY_RX
AnnaBridge 171:3a7713b1edbc 572 #define HAL_I2C_STATE_MASTER_BUSY_TX HAL_I2C_STATE_BUSY_TX
AnnaBridge 171:3a7713b1edbc 573 #define HAL_I2C_STATE_MASTER_BUSY_RX HAL_I2C_STATE_BUSY_RX
AnnaBridge 171:3a7713b1edbc 574 #define HAL_I2C_STATE_SLAVE_BUSY_TX HAL_I2C_STATE_BUSY_TX
AnnaBridge 171:3a7713b1edbc 575 #define HAL_I2C_STATE_SLAVE_BUSY_RX HAL_I2C_STATE_BUSY_RX
AnnaBridge 171:3a7713b1edbc 576 #endif
AnnaBridge 171:3a7713b1edbc 577 /**
AnnaBridge 171:3a7713b1edbc 578 * @}
AnnaBridge 171:3a7713b1edbc 579 */
AnnaBridge 171:3a7713b1edbc 580
AnnaBridge 171:3a7713b1edbc 581 /** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 582 * @{
AnnaBridge 171:3a7713b1edbc 583 */
AnnaBridge 171:3a7713b1edbc 584 #define IRDA_ONE_BIT_SAMPLE_DISABLED IRDA_ONE_BIT_SAMPLE_DISABLE
AnnaBridge 171:3a7713b1edbc 585 #define IRDA_ONE_BIT_SAMPLE_ENABLED IRDA_ONE_BIT_SAMPLE_ENABLE
AnnaBridge 171:3a7713b1edbc 586
AnnaBridge 171:3a7713b1edbc 587 /**
AnnaBridge 171:3a7713b1edbc 588 * @}
AnnaBridge 171:3a7713b1edbc 589 */
AnnaBridge 171:3a7713b1edbc 590
AnnaBridge 171:3a7713b1edbc 591 /** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 592 * @{
AnnaBridge 171:3a7713b1edbc 593 */
AnnaBridge 171:3a7713b1edbc 594 #define KR_KEY_RELOAD IWDG_KEY_RELOAD
AnnaBridge 171:3a7713b1edbc 595 #define KR_KEY_ENABLE IWDG_KEY_ENABLE
AnnaBridge 171:3a7713b1edbc 596 #define KR_KEY_EWA IWDG_KEY_WRITE_ACCESS_ENABLE
AnnaBridge 171:3a7713b1edbc 597 #define KR_KEY_DWA IWDG_KEY_WRITE_ACCESS_DISABLE
AnnaBridge 171:3a7713b1edbc 598 /**
AnnaBridge 171:3a7713b1edbc 599 * @}
AnnaBridge 171:3a7713b1edbc 600 */
AnnaBridge 171:3a7713b1edbc 601
AnnaBridge 171:3a7713b1edbc 602 /** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 603 * @{
AnnaBridge 171:3a7713b1edbc 604 */
AnnaBridge 171:3a7713b1edbc 605
AnnaBridge 171:3a7713b1edbc 606 #define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
AnnaBridge 171:3a7713b1edbc 607 #define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
AnnaBridge 171:3a7713b1edbc 608 #define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
AnnaBridge 171:3a7713b1edbc 609 #define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
AnnaBridge 171:3a7713b1edbc 610
AnnaBridge 171:3a7713b1edbc 611 #define LPTIM_CLOCKPOLARITY_RISINGEDGE LPTIM_CLOCKPOLARITY_RISING
AnnaBridge 171:3a7713b1edbc 612 #define LPTIM_CLOCKPOLARITY_FALLINGEDGE LPTIM_CLOCKPOLARITY_FALLING
AnnaBridge 171:3a7713b1edbc 613 #define LPTIM_CLOCKPOLARITY_BOTHEDGES LPTIM_CLOCKPOLARITY_RISING_FALLING
AnnaBridge 171:3a7713b1edbc 614
AnnaBridge 171:3a7713b1edbc 615 #define LPTIM_TRIGSAMPLETIME_DIRECTTRANSISTION LPTIM_TRIGSAMPLETIME_DIRECTTRANSITION
AnnaBridge 171:3a7713b1edbc 616 #define LPTIM_TRIGSAMPLETIME_2TRANSISTIONS LPTIM_TRIGSAMPLETIME_2TRANSITIONS
AnnaBridge 171:3a7713b1edbc 617 #define LPTIM_TRIGSAMPLETIME_4TRANSISTIONS LPTIM_TRIGSAMPLETIME_4TRANSITIONS
AnnaBridge 171:3a7713b1edbc 618 #define LPTIM_TRIGSAMPLETIME_8TRANSISTIONS LPTIM_TRIGSAMPLETIME_8TRANSITIONS
AnnaBridge 171:3a7713b1edbc 619
AnnaBridge 171:3a7713b1edbc 620 /* The following 3 definition have also been present in a temporary version of lptim.h */
AnnaBridge 171:3a7713b1edbc 621 /* They need to be renamed also to the right name, just in case */
AnnaBridge 171:3a7713b1edbc 622 #define LPTIM_TRIGSAMPLETIME_2TRANSITION LPTIM_TRIGSAMPLETIME_2TRANSITIONS
AnnaBridge 171:3a7713b1edbc 623 #define LPTIM_TRIGSAMPLETIME_4TRANSITION LPTIM_TRIGSAMPLETIME_4TRANSITIONS
AnnaBridge 171:3a7713b1edbc 624 #define LPTIM_TRIGSAMPLETIME_8TRANSITION LPTIM_TRIGSAMPLETIME_8TRANSITIONS
AnnaBridge 171:3a7713b1edbc 625
AnnaBridge 171:3a7713b1edbc 626 /**
AnnaBridge 171:3a7713b1edbc 627 * @}
AnnaBridge 171:3a7713b1edbc 628 */
AnnaBridge 171:3a7713b1edbc 629
AnnaBridge 171:3a7713b1edbc 630 /** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 631 * @{
AnnaBridge 171:3a7713b1edbc 632 */
AnnaBridge 171:3a7713b1edbc 633 #define HAL_NAND_Read_Page HAL_NAND_Read_Page_8b
AnnaBridge 171:3a7713b1edbc 634 #define HAL_NAND_Write_Page HAL_NAND_Write_Page_8b
AnnaBridge 171:3a7713b1edbc 635 #define HAL_NAND_Read_SpareArea HAL_NAND_Read_SpareArea_8b
AnnaBridge 171:3a7713b1edbc 636 #define HAL_NAND_Write_SpareArea HAL_NAND_Write_SpareArea_8b
AnnaBridge 171:3a7713b1edbc 637
AnnaBridge 171:3a7713b1edbc 638 #define NAND_AddressTypedef NAND_AddressTypeDef
AnnaBridge 171:3a7713b1edbc 639
AnnaBridge 171:3a7713b1edbc 640 #define __ARRAY_ADDRESS ARRAY_ADDRESS
AnnaBridge 171:3a7713b1edbc 641 #define __ADDR_1st_CYCLE ADDR_1ST_CYCLE
AnnaBridge 171:3a7713b1edbc 642 #define __ADDR_2nd_CYCLE ADDR_2ND_CYCLE
AnnaBridge 171:3a7713b1edbc 643 #define __ADDR_3rd_CYCLE ADDR_3RD_CYCLE
AnnaBridge 171:3a7713b1edbc 644 #define __ADDR_4th_CYCLE ADDR_4TH_CYCLE
AnnaBridge 171:3a7713b1edbc 645 /**
AnnaBridge 171:3a7713b1edbc 646 * @}
AnnaBridge 171:3a7713b1edbc 647 */
AnnaBridge 171:3a7713b1edbc 648
AnnaBridge 171:3a7713b1edbc 649 /** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 650 * @{
AnnaBridge 171:3a7713b1edbc 651 */
AnnaBridge 171:3a7713b1edbc 652 #define NOR_StatusTypedef HAL_NOR_StatusTypeDef
AnnaBridge 171:3a7713b1edbc 653 #define NOR_SUCCESS HAL_NOR_STATUS_SUCCESS
AnnaBridge 171:3a7713b1edbc 654 #define NOR_ONGOING HAL_NOR_STATUS_ONGOING
AnnaBridge 171:3a7713b1edbc 655 #define NOR_ERROR HAL_NOR_STATUS_ERROR
AnnaBridge 171:3a7713b1edbc 656 #define NOR_TIMEOUT HAL_NOR_STATUS_TIMEOUT
AnnaBridge 171:3a7713b1edbc 657
AnnaBridge 171:3a7713b1edbc 658 #define __NOR_WRITE NOR_WRITE
AnnaBridge 171:3a7713b1edbc 659 #define __NOR_ADDR_SHIFT NOR_ADDR_SHIFT
AnnaBridge 171:3a7713b1edbc 660 /**
AnnaBridge 171:3a7713b1edbc 661 * @}
AnnaBridge 171:3a7713b1edbc 662 */
AnnaBridge 171:3a7713b1edbc 663
AnnaBridge 171:3a7713b1edbc 664 /** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 665 * @{
AnnaBridge 171:3a7713b1edbc 666 */
AnnaBridge 171:3a7713b1edbc 667
AnnaBridge 171:3a7713b1edbc 668 #define OPAMP_NONINVERTINGINPUT_VP0 OPAMP_NONINVERTINGINPUT_IO0
AnnaBridge 171:3a7713b1edbc 669 #define OPAMP_NONINVERTINGINPUT_VP1 OPAMP_NONINVERTINGINPUT_IO1
AnnaBridge 171:3a7713b1edbc 670 #define OPAMP_NONINVERTINGINPUT_VP2 OPAMP_NONINVERTINGINPUT_IO2
AnnaBridge 171:3a7713b1edbc 671 #define OPAMP_NONINVERTINGINPUT_VP3 OPAMP_NONINVERTINGINPUT_IO3
AnnaBridge 171:3a7713b1edbc 672
AnnaBridge 171:3a7713b1edbc 673 #define OPAMP_SEC_NONINVERTINGINPUT_VP0 OPAMP_SEC_NONINVERTINGINPUT_IO0
AnnaBridge 171:3a7713b1edbc 674 #define OPAMP_SEC_NONINVERTINGINPUT_VP1 OPAMP_SEC_NONINVERTINGINPUT_IO1
AnnaBridge 171:3a7713b1edbc 675 #define OPAMP_SEC_NONINVERTINGINPUT_VP2 OPAMP_SEC_NONINVERTINGINPUT_IO2
AnnaBridge 171:3a7713b1edbc 676 #define OPAMP_SEC_NONINVERTINGINPUT_VP3 OPAMP_SEC_NONINVERTINGINPUT_IO3
AnnaBridge 171:3a7713b1edbc 677
AnnaBridge 171:3a7713b1edbc 678 #define OPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
AnnaBridge 171:3a7713b1edbc 679 #define OPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
AnnaBridge 171:3a7713b1edbc 680
AnnaBridge 171:3a7713b1edbc 681 #define IOPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
AnnaBridge 171:3a7713b1edbc 682 #define IOPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
AnnaBridge 171:3a7713b1edbc 683
AnnaBridge 171:3a7713b1edbc 684 #define OPAMP_SEC_INVERTINGINPUT_VM0 OPAMP_SEC_INVERTINGINPUT_IO0
AnnaBridge 171:3a7713b1edbc 685 #define OPAMP_SEC_INVERTINGINPUT_VM1 OPAMP_SEC_INVERTINGINPUT_IO1
AnnaBridge 171:3a7713b1edbc 686
AnnaBridge 171:3a7713b1edbc 687 #define OPAMP_INVERTINGINPUT_VINM OPAMP_SEC_INVERTINGINPUT_IO1
AnnaBridge 171:3a7713b1edbc 688
AnnaBridge 171:3a7713b1edbc 689 #define OPAMP_PGACONNECT_NO OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
AnnaBridge 171:3a7713b1edbc 690 #define OPAMP_PGACONNECT_VM0 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
AnnaBridge 171:3a7713b1edbc 691 #define OPAMP_PGACONNECT_VM1 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
AnnaBridge 171:3a7713b1edbc 692
AnnaBridge 171:3a7713b1edbc 693 /**
AnnaBridge 171:3a7713b1edbc 694 * @}
AnnaBridge 171:3a7713b1edbc 695 */
AnnaBridge 171:3a7713b1edbc 696
AnnaBridge 171:3a7713b1edbc 697 /** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 698 * @{
AnnaBridge 171:3a7713b1edbc 699 */
AnnaBridge 171:3a7713b1edbc 700 #define I2S_STANDARD_PHILLIPS I2S_STANDARD_PHILIPS
AnnaBridge 171:3a7713b1edbc 701 #if defined(STM32F7)
AnnaBridge 171:3a7713b1edbc 702 #define I2S_CLOCK_SYSCLK I2S_CLOCK_PLL
AnnaBridge 171:3a7713b1edbc 703 #endif
AnnaBridge 171:3a7713b1edbc 704 /**
AnnaBridge 171:3a7713b1edbc 705 * @}
AnnaBridge 171:3a7713b1edbc 706 */
AnnaBridge 171:3a7713b1edbc 707
AnnaBridge 171:3a7713b1edbc 708 /** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 709 * @{
AnnaBridge 171:3a7713b1edbc 710 */
AnnaBridge 171:3a7713b1edbc 711
AnnaBridge 171:3a7713b1edbc 712 /* Compact Flash-ATA registers description */
AnnaBridge 171:3a7713b1edbc 713 #define CF_DATA ATA_DATA
AnnaBridge 171:3a7713b1edbc 714 #define CF_SECTOR_COUNT ATA_SECTOR_COUNT
AnnaBridge 171:3a7713b1edbc 715 #define CF_SECTOR_NUMBER ATA_SECTOR_NUMBER
AnnaBridge 171:3a7713b1edbc 716 #define CF_CYLINDER_LOW ATA_CYLINDER_LOW
AnnaBridge 171:3a7713b1edbc 717 #define CF_CYLINDER_HIGH ATA_CYLINDER_HIGH
AnnaBridge 171:3a7713b1edbc 718 #define CF_CARD_HEAD ATA_CARD_HEAD
AnnaBridge 171:3a7713b1edbc 719 #define CF_STATUS_CMD ATA_STATUS_CMD
AnnaBridge 171:3a7713b1edbc 720 #define CF_STATUS_CMD_ALTERNATE ATA_STATUS_CMD_ALTERNATE
AnnaBridge 171:3a7713b1edbc 721 #define CF_COMMON_DATA_AREA ATA_COMMON_DATA_AREA
AnnaBridge 171:3a7713b1edbc 722
AnnaBridge 171:3a7713b1edbc 723 /* Compact Flash-ATA commands */
AnnaBridge 171:3a7713b1edbc 724 #define CF_READ_SECTOR_CMD ATA_READ_SECTOR_CMD
AnnaBridge 171:3a7713b1edbc 725 #define CF_WRITE_SECTOR_CMD ATA_WRITE_SECTOR_CMD
AnnaBridge 171:3a7713b1edbc 726 #define CF_ERASE_SECTOR_CMD ATA_ERASE_SECTOR_CMD
AnnaBridge 171:3a7713b1edbc 727 #define CF_IDENTIFY_CMD ATA_IDENTIFY_CMD
AnnaBridge 171:3a7713b1edbc 728
AnnaBridge 171:3a7713b1edbc 729 #define PCCARD_StatusTypedef HAL_PCCARD_StatusTypeDef
AnnaBridge 171:3a7713b1edbc 730 #define PCCARD_SUCCESS HAL_PCCARD_STATUS_SUCCESS
AnnaBridge 171:3a7713b1edbc 731 #define PCCARD_ONGOING HAL_PCCARD_STATUS_ONGOING
AnnaBridge 171:3a7713b1edbc 732 #define PCCARD_ERROR HAL_PCCARD_STATUS_ERROR
AnnaBridge 171:3a7713b1edbc 733 #define PCCARD_TIMEOUT HAL_PCCARD_STATUS_TIMEOUT
AnnaBridge 171:3a7713b1edbc 734 /**
AnnaBridge 171:3a7713b1edbc 735 * @}
AnnaBridge 171:3a7713b1edbc 736 */
AnnaBridge 171:3a7713b1edbc 737
AnnaBridge 171:3a7713b1edbc 738 /** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 739 * @{
AnnaBridge 171:3a7713b1edbc 740 */
AnnaBridge 171:3a7713b1edbc 741
AnnaBridge 171:3a7713b1edbc 742 #define FORMAT_BIN RTC_FORMAT_BIN
AnnaBridge 171:3a7713b1edbc 743 #define FORMAT_BCD RTC_FORMAT_BCD
AnnaBridge 171:3a7713b1edbc 744
AnnaBridge 171:3a7713b1edbc 745 #define RTC_ALARMSUBSECONDMASK_None RTC_ALARMSUBSECONDMASK_NONE
AnnaBridge 171:3a7713b1edbc 746 #define RTC_TAMPERERASEBACKUP_DISABLED RTC_TAMPER_ERASE_BACKUP_DISABLE
AnnaBridge 171:3a7713b1edbc 747 #define RTC_TAMPERMASK_FLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
AnnaBridge 171:3a7713b1edbc 748 #define RTC_TAMPERMASK_FLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
AnnaBridge 171:3a7713b1edbc 749
AnnaBridge 171:3a7713b1edbc 750 #define RTC_MASKTAMPERFLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
AnnaBridge 171:3a7713b1edbc 751 #define RTC_MASKTAMPERFLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
AnnaBridge 171:3a7713b1edbc 752 #define RTC_TAMPERERASEBACKUP_ENABLED RTC_TAMPER_ERASE_BACKUP_ENABLE
AnnaBridge 171:3a7713b1edbc 753 #define RTC_TAMPER1_2_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
AnnaBridge 171:3a7713b1edbc 754 #define RTC_TAMPER1_2_3_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
AnnaBridge 171:3a7713b1edbc 755
AnnaBridge 171:3a7713b1edbc 756 #define RTC_TIMESTAMPPIN_PC13 RTC_TIMESTAMPPIN_DEFAULT
AnnaBridge 171:3a7713b1edbc 757 #define RTC_TIMESTAMPPIN_PA0 RTC_TIMESTAMPPIN_POS1
AnnaBridge 171:3a7713b1edbc 758 #define RTC_TIMESTAMPPIN_PI8 RTC_TIMESTAMPPIN_POS1
AnnaBridge 171:3a7713b1edbc 759 #define RTC_TIMESTAMPPIN_PC1 RTC_TIMESTAMPPIN_POS2
AnnaBridge 171:3a7713b1edbc 760
AnnaBridge 171:3a7713b1edbc 761 #define RTC_OUTPUT_REMAP_PC13 RTC_OUTPUT_REMAP_NONE
AnnaBridge 171:3a7713b1edbc 762 #define RTC_OUTPUT_REMAP_PB14 RTC_OUTPUT_REMAP_POS1
AnnaBridge 171:3a7713b1edbc 763 #define RTC_OUTPUT_REMAP_PB2 RTC_OUTPUT_REMAP_POS1
AnnaBridge 171:3a7713b1edbc 764
AnnaBridge 171:3a7713b1edbc 765 #define RTC_TAMPERPIN_PC13 RTC_TAMPERPIN_DEFAULT
AnnaBridge 171:3a7713b1edbc 766 #define RTC_TAMPERPIN_PA0 RTC_TAMPERPIN_POS1
AnnaBridge 171:3a7713b1edbc 767 #define RTC_TAMPERPIN_PI8 RTC_TAMPERPIN_POS1
AnnaBridge 171:3a7713b1edbc 768
AnnaBridge 171:3a7713b1edbc 769 /**
AnnaBridge 171:3a7713b1edbc 770 * @}
AnnaBridge 171:3a7713b1edbc 771 */
AnnaBridge 171:3a7713b1edbc 772
AnnaBridge 171:3a7713b1edbc 773
AnnaBridge 171:3a7713b1edbc 774 /** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 775 * @{
AnnaBridge 171:3a7713b1edbc 776 */
AnnaBridge 171:3a7713b1edbc 777 #define SMARTCARD_NACK_ENABLED SMARTCARD_NACK_ENABLE
AnnaBridge 171:3a7713b1edbc 778 #define SMARTCARD_NACK_DISABLED SMARTCARD_NACK_DISABLE
AnnaBridge 171:3a7713b1edbc 779
AnnaBridge 171:3a7713b1edbc 780 #define SMARTCARD_ONEBIT_SAMPLING_DISABLED SMARTCARD_ONE_BIT_SAMPLE_DISABLE
AnnaBridge 171:3a7713b1edbc 781 #define SMARTCARD_ONEBIT_SAMPLING_ENABLED SMARTCARD_ONE_BIT_SAMPLE_ENABLE
AnnaBridge 171:3a7713b1edbc 782 #define SMARTCARD_ONEBIT_SAMPLING_DISABLE SMARTCARD_ONE_BIT_SAMPLE_DISABLE
AnnaBridge 171:3a7713b1edbc 783 #define SMARTCARD_ONEBIT_SAMPLING_ENABLE SMARTCARD_ONE_BIT_SAMPLE_ENABLE
AnnaBridge 171:3a7713b1edbc 784
AnnaBridge 171:3a7713b1edbc 785 #define SMARTCARD_TIMEOUT_DISABLED SMARTCARD_TIMEOUT_DISABLE
AnnaBridge 171:3a7713b1edbc 786 #define SMARTCARD_TIMEOUT_ENABLED SMARTCARD_TIMEOUT_ENABLE
AnnaBridge 171:3a7713b1edbc 787
AnnaBridge 171:3a7713b1edbc 788 #define SMARTCARD_LASTBIT_DISABLED SMARTCARD_LASTBIT_DISABLE
AnnaBridge 171:3a7713b1edbc 789 #define SMARTCARD_LASTBIT_ENABLED SMARTCARD_LASTBIT_ENABLE
AnnaBridge 171:3a7713b1edbc 790 /**
AnnaBridge 171:3a7713b1edbc 791 * @}
AnnaBridge 171:3a7713b1edbc 792 */
AnnaBridge 171:3a7713b1edbc 793
AnnaBridge 171:3a7713b1edbc 794
AnnaBridge 171:3a7713b1edbc 795 /** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 796 * @{
AnnaBridge 171:3a7713b1edbc 797 */
AnnaBridge 171:3a7713b1edbc 798 #define SMBUS_DUALADDRESS_DISABLED SMBUS_DUALADDRESS_DISABLE
AnnaBridge 171:3a7713b1edbc 799 #define SMBUS_DUALADDRESS_ENABLED SMBUS_DUALADDRESS_ENABLE
AnnaBridge 171:3a7713b1edbc 800 #define SMBUS_GENERALCALL_DISABLED SMBUS_GENERALCALL_DISABLE
AnnaBridge 171:3a7713b1edbc 801 #define SMBUS_GENERALCALL_ENABLED SMBUS_GENERALCALL_ENABLE
AnnaBridge 171:3a7713b1edbc 802 #define SMBUS_NOSTRETCH_DISABLED SMBUS_NOSTRETCH_DISABLE
AnnaBridge 171:3a7713b1edbc 803 #define SMBUS_NOSTRETCH_ENABLED SMBUS_NOSTRETCH_ENABLE
AnnaBridge 171:3a7713b1edbc 804 #define SMBUS_ANALOGFILTER_ENABLED SMBUS_ANALOGFILTER_ENABLE
AnnaBridge 171:3a7713b1edbc 805 #define SMBUS_ANALOGFILTER_DISABLED SMBUS_ANALOGFILTER_DISABLE
AnnaBridge 171:3a7713b1edbc 806 #define SMBUS_PEC_DISABLED SMBUS_PEC_DISABLE
AnnaBridge 171:3a7713b1edbc 807 #define SMBUS_PEC_ENABLED SMBUS_PEC_ENABLE
AnnaBridge 171:3a7713b1edbc 808 #define HAL_SMBUS_STATE_SLAVE_LISTEN HAL_SMBUS_STATE_LISTEN
AnnaBridge 171:3a7713b1edbc 809 /**
AnnaBridge 171:3a7713b1edbc 810 * @}
AnnaBridge 171:3a7713b1edbc 811 */
AnnaBridge 171:3a7713b1edbc 812
AnnaBridge 171:3a7713b1edbc 813 /** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 814 * @{
AnnaBridge 171:3a7713b1edbc 815 */
AnnaBridge 171:3a7713b1edbc 816 #define SPI_TIMODE_DISABLED SPI_TIMODE_DISABLE
AnnaBridge 171:3a7713b1edbc 817 #define SPI_TIMODE_ENABLED SPI_TIMODE_ENABLE
AnnaBridge 171:3a7713b1edbc 818
AnnaBridge 171:3a7713b1edbc 819 #define SPI_CRCCALCULATION_DISABLED SPI_CRCCALCULATION_DISABLE
AnnaBridge 171:3a7713b1edbc 820 #define SPI_CRCCALCULATION_ENABLED SPI_CRCCALCULATION_ENABLE
AnnaBridge 171:3a7713b1edbc 821
AnnaBridge 171:3a7713b1edbc 822 #define SPI_NSS_PULSE_DISABLED SPI_NSS_PULSE_DISABLE
AnnaBridge 171:3a7713b1edbc 823 #define SPI_NSS_PULSE_ENABLED SPI_NSS_PULSE_ENABLE
AnnaBridge 171:3a7713b1edbc 824
AnnaBridge 171:3a7713b1edbc 825 /**
AnnaBridge 171:3a7713b1edbc 826 * @}
AnnaBridge 171:3a7713b1edbc 827 */
AnnaBridge 171:3a7713b1edbc 828
AnnaBridge 171:3a7713b1edbc 829 /** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 830 * @{
AnnaBridge 171:3a7713b1edbc 831 */
AnnaBridge 171:3a7713b1edbc 832 #define CCER_CCxE_MASK TIM_CCER_CCxE_MASK
AnnaBridge 171:3a7713b1edbc 833 #define CCER_CCxNE_MASK TIM_CCER_CCxNE_MASK
AnnaBridge 171:3a7713b1edbc 834
AnnaBridge 171:3a7713b1edbc 835 #define TIM_DMABase_CR1 TIM_DMABASE_CR1
AnnaBridge 171:3a7713b1edbc 836 #define TIM_DMABase_CR2 TIM_DMABASE_CR2
AnnaBridge 171:3a7713b1edbc 837 #define TIM_DMABase_SMCR TIM_DMABASE_SMCR
AnnaBridge 171:3a7713b1edbc 838 #define TIM_DMABase_DIER TIM_DMABASE_DIER
AnnaBridge 171:3a7713b1edbc 839 #define TIM_DMABase_SR TIM_DMABASE_SR
AnnaBridge 171:3a7713b1edbc 840 #define TIM_DMABase_EGR TIM_DMABASE_EGR
AnnaBridge 171:3a7713b1edbc 841 #define TIM_DMABase_CCMR1 TIM_DMABASE_CCMR1
AnnaBridge 171:3a7713b1edbc 842 #define TIM_DMABase_CCMR2 TIM_DMABASE_CCMR2
AnnaBridge 171:3a7713b1edbc 843 #define TIM_DMABase_CCER TIM_DMABASE_CCER
AnnaBridge 171:3a7713b1edbc 844 #define TIM_DMABase_CNT TIM_DMABASE_CNT
AnnaBridge 171:3a7713b1edbc 845 #define TIM_DMABase_PSC TIM_DMABASE_PSC
AnnaBridge 171:3a7713b1edbc 846 #define TIM_DMABase_ARR TIM_DMABASE_ARR
AnnaBridge 171:3a7713b1edbc 847 #define TIM_DMABase_RCR TIM_DMABASE_RCR
AnnaBridge 171:3a7713b1edbc 848 #define TIM_DMABase_CCR1 TIM_DMABASE_CCR1
AnnaBridge 171:3a7713b1edbc 849 #define TIM_DMABase_CCR2 TIM_DMABASE_CCR2
AnnaBridge 171:3a7713b1edbc 850 #define TIM_DMABase_CCR3 TIM_DMABASE_CCR3
AnnaBridge 171:3a7713b1edbc 851 #define TIM_DMABase_CCR4 TIM_DMABASE_CCR4
AnnaBridge 171:3a7713b1edbc 852 #define TIM_DMABase_BDTR TIM_DMABASE_BDTR
AnnaBridge 171:3a7713b1edbc 853 #define TIM_DMABase_DCR TIM_DMABASE_DCR
AnnaBridge 171:3a7713b1edbc 854 #define TIM_DMABase_DMAR TIM_DMABASE_DMAR
AnnaBridge 171:3a7713b1edbc 855 #define TIM_DMABase_OR1 TIM_DMABASE_OR1
AnnaBridge 171:3a7713b1edbc 856 #define TIM_DMABase_CCMR3 TIM_DMABASE_CCMR3
AnnaBridge 171:3a7713b1edbc 857 #define TIM_DMABase_CCR5 TIM_DMABASE_CCR5
AnnaBridge 171:3a7713b1edbc 858 #define TIM_DMABase_CCR6 TIM_DMABASE_CCR6
AnnaBridge 171:3a7713b1edbc 859 #define TIM_DMABase_OR2 TIM_DMABASE_OR2
AnnaBridge 171:3a7713b1edbc 860 #define TIM_DMABase_OR3 TIM_DMABASE_OR3
AnnaBridge 171:3a7713b1edbc 861 #define TIM_DMABase_OR TIM_DMABASE_OR
AnnaBridge 171:3a7713b1edbc 862
AnnaBridge 171:3a7713b1edbc 863 #define TIM_EventSource_Update TIM_EVENTSOURCE_UPDATE
AnnaBridge 171:3a7713b1edbc 864 #define TIM_EventSource_CC1 TIM_EVENTSOURCE_CC1
AnnaBridge 171:3a7713b1edbc 865 #define TIM_EventSource_CC2 TIM_EVENTSOURCE_CC2
AnnaBridge 171:3a7713b1edbc 866 #define TIM_EventSource_CC3 TIM_EVENTSOURCE_CC3
AnnaBridge 171:3a7713b1edbc 867 #define TIM_EventSource_CC4 TIM_EVENTSOURCE_CC4
AnnaBridge 171:3a7713b1edbc 868 #define TIM_EventSource_COM TIM_EVENTSOURCE_COM
AnnaBridge 171:3a7713b1edbc 869 #define TIM_EventSource_Trigger TIM_EVENTSOURCE_TRIGGER
AnnaBridge 171:3a7713b1edbc 870 #define TIM_EventSource_Break TIM_EVENTSOURCE_BREAK
AnnaBridge 171:3a7713b1edbc 871 #define TIM_EventSource_Break2 TIM_EVENTSOURCE_BREAK2
AnnaBridge 171:3a7713b1edbc 872
AnnaBridge 171:3a7713b1edbc 873 #define TIM_DMABurstLength_1Transfer TIM_DMABURSTLENGTH_1TRANSFER
AnnaBridge 171:3a7713b1edbc 874 #define TIM_DMABurstLength_2Transfers TIM_DMABURSTLENGTH_2TRANSFERS
AnnaBridge 171:3a7713b1edbc 875 #define TIM_DMABurstLength_3Transfers TIM_DMABURSTLENGTH_3TRANSFERS
AnnaBridge 171:3a7713b1edbc 876 #define TIM_DMABurstLength_4Transfers TIM_DMABURSTLENGTH_4TRANSFERS
AnnaBridge 171:3a7713b1edbc 877 #define TIM_DMABurstLength_5Transfers TIM_DMABURSTLENGTH_5TRANSFERS
AnnaBridge 171:3a7713b1edbc 878 #define TIM_DMABurstLength_6Transfers TIM_DMABURSTLENGTH_6TRANSFERS
AnnaBridge 171:3a7713b1edbc 879 #define TIM_DMABurstLength_7Transfers TIM_DMABURSTLENGTH_7TRANSFERS
AnnaBridge 171:3a7713b1edbc 880 #define TIM_DMABurstLength_8Transfers TIM_DMABURSTLENGTH_8TRANSFERS
AnnaBridge 171:3a7713b1edbc 881 #define TIM_DMABurstLength_9Transfers TIM_DMABURSTLENGTH_9TRANSFERS
AnnaBridge 171:3a7713b1edbc 882 #define TIM_DMABurstLength_10Transfers TIM_DMABURSTLENGTH_10TRANSFERS
AnnaBridge 171:3a7713b1edbc 883 #define TIM_DMABurstLength_11Transfers TIM_DMABURSTLENGTH_11TRANSFERS
AnnaBridge 171:3a7713b1edbc 884 #define TIM_DMABurstLength_12Transfers TIM_DMABURSTLENGTH_12TRANSFERS
AnnaBridge 171:3a7713b1edbc 885 #define TIM_DMABurstLength_13Transfers TIM_DMABURSTLENGTH_13TRANSFERS
AnnaBridge 171:3a7713b1edbc 886 #define TIM_DMABurstLength_14Transfers TIM_DMABURSTLENGTH_14TRANSFERS
AnnaBridge 171:3a7713b1edbc 887 #define TIM_DMABurstLength_15Transfers TIM_DMABURSTLENGTH_15TRANSFERS
AnnaBridge 171:3a7713b1edbc 888 #define TIM_DMABurstLength_16Transfers TIM_DMABURSTLENGTH_16TRANSFERS
AnnaBridge 171:3a7713b1edbc 889 #define TIM_DMABurstLength_17Transfers TIM_DMABURSTLENGTH_17TRANSFERS
AnnaBridge 171:3a7713b1edbc 890 #define TIM_DMABurstLength_18Transfers TIM_DMABURSTLENGTH_18TRANSFERS
AnnaBridge 171:3a7713b1edbc 891
AnnaBridge 171:3a7713b1edbc 892 /**
AnnaBridge 171:3a7713b1edbc 893 * @}
AnnaBridge 171:3a7713b1edbc 894 */
AnnaBridge 171:3a7713b1edbc 895
AnnaBridge 171:3a7713b1edbc 896 /** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 897 * @{
AnnaBridge 171:3a7713b1edbc 898 */
AnnaBridge 171:3a7713b1edbc 899 #define TSC_SYNC_POL_FALL TSC_SYNC_POLARITY_FALLING
AnnaBridge 171:3a7713b1edbc 900 #define TSC_SYNC_POL_RISE_HIGH TSC_SYNC_POLARITY_RISING
AnnaBridge 171:3a7713b1edbc 901 /**
AnnaBridge 171:3a7713b1edbc 902 * @}
AnnaBridge 171:3a7713b1edbc 903 */
AnnaBridge 171:3a7713b1edbc 904
AnnaBridge 171:3a7713b1edbc 905 /** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 906 * @{
AnnaBridge 171:3a7713b1edbc 907 */
AnnaBridge 171:3a7713b1edbc 908 #define UART_ONEBIT_SAMPLING_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
AnnaBridge 171:3a7713b1edbc 909 #define UART_ONEBIT_SAMPLING_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
AnnaBridge 171:3a7713b1edbc 910 #define UART_ONE_BIT_SAMPLE_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
AnnaBridge 171:3a7713b1edbc 911 #define UART_ONE_BIT_SAMPLE_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
AnnaBridge 171:3a7713b1edbc 912
AnnaBridge 171:3a7713b1edbc 913 #define __HAL_UART_ONEBIT_ENABLE __HAL_UART_ONE_BIT_SAMPLE_ENABLE
AnnaBridge 171:3a7713b1edbc 914 #define __HAL_UART_ONEBIT_DISABLE __HAL_UART_ONE_BIT_SAMPLE_DISABLE
AnnaBridge 171:3a7713b1edbc 915
AnnaBridge 171:3a7713b1edbc 916 #define __DIV_SAMPLING16 UART_DIV_SAMPLING16
AnnaBridge 171:3a7713b1edbc 917 #define __DIVMANT_SAMPLING16 UART_DIVMANT_SAMPLING16
AnnaBridge 171:3a7713b1edbc 918 #define __DIVFRAQ_SAMPLING16 UART_DIVFRAQ_SAMPLING16
AnnaBridge 171:3a7713b1edbc 919 #define __UART_BRR_SAMPLING16 UART_BRR_SAMPLING16
AnnaBridge 171:3a7713b1edbc 920
AnnaBridge 171:3a7713b1edbc 921 #define __DIV_SAMPLING8 UART_DIV_SAMPLING8
AnnaBridge 171:3a7713b1edbc 922 #define __DIVMANT_SAMPLING8 UART_DIVMANT_SAMPLING8
AnnaBridge 171:3a7713b1edbc 923 #define __DIVFRAQ_SAMPLING8 UART_DIVFRAQ_SAMPLING8
AnnaBridge 171:3a7713b1edbc 924 #define __UART_BRR_SAMPLING8 UART_BRR_SAMPLING8
AnnaBridge 171:3a7713b1edbc 925
AnnaBridge 171:3a7713b1edbc 926 #define __DIV_LPUART UART_DIV_LPUART
AnnaBridge 171:3a7713b1edbc 927
AnnaBridge 171:3a7713b1edbc 928 #define UART_WAKEUPMETHODE_IDLELINE UART_WAKEUPMETHOD_IDLELINE
AnnaBridge 171:3a7713b1edbc 929 #define UART_WAKEUPMETHODE_ADDRESSMARK UART_WAKEUPMETHOD_ADDRESSMARK
AnnaBridge 171:3a7713b1edbc 930
AnnaBridge 171:3a7713b1edbc 931 /**
AnnaBridge 171:3a7713b1edbc 932 * @}
AnnaBridge 171:3a7713b1edbc 933 */
AnnaBridge 171:3a7713b1edbc 934
AnnaBridge 171:3a7713b1edbc 935
AnnaBridge 171:3a7713b1edbc 936 /** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 937 * @{
AnnaBridge 171:3a7713b1edbc 938 */
AnnaBridge 171:3a7713b1edbc 939
AnnaBridge 171:3a7713b1edbc 940 #define USART_CLOCK_DISABLED USART_CLOCK_DISABLE
AnnaBridge 171:3a7713b1edbc 941 #define USART_CLOCK_ENABLED USART_CLOCK_ENABLE
AnnaBridge 171:3a7713b1edbc 942
AnnaBridge 171:3a7713b1edbc 943 #define USARTNACK_ENABLED USART_NACK_ENABLE
AnnaBridge 171:3a7713b1edbc 944 #define USARTNACK_DISABLED USART_NACK_DISABLE
AnnaBridge 171:3a7713b1edbc 945 /**
AnnaBridge 171:3a7713b1edbc 946 * @}
AnnaBridge 171:3a7713b1edbc 947 */
AnnaBridge 171:3a7713b1edbc 948
AnnaBridge 171:3a7713b1edbc 949 /** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 950 * @{
AnnaBridge 171:3a7713b1edbc 951 */
AnnaBridge 171:3a7713b1edbc 952 #define CFR_BASE WWDG_CFR_BASE
AnnaBridge 171:3a7713b1edbc 953
AnnaBridge 171:3a7713b1edbc 954 /**
AnnaBridge 171:3a7713b1edbc 955 * @}
AnnaBridge 171:3a7713b1edbc 956 */
AnnaBridge 171:3a7713b1edbc 957
AnnaBridge 171:3a7713b1edbc 958 /** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 959 * @{
AnnaBridge 171:3a7713b1edbc 960 */
AnnaBridge 171:3a7713b1edbc 961 #define CAN_FilterFIFO0 CAN_FILTER_FIFO0
AnnaBridge 171:3a7713b1edbc 962 #define CAN_FilterFIFO1 CAN_FILTER_FIFO1
AnnaBridge 171:3a7713b1edbc 963 #define CAN_IT_RQCP0 CAN_IT_TME
AnnaBridge 171:3a7713b1edbc 964 #define CAN_IT_RQCP1 CAN_IT_TME
AnnaBridge 171:3a7713b1edbc 965 #define CAN_IT_RQCP2 CAN_IT_TME
AnnaBridge 171:3a7713b1edbc 966 #define INAK_TIMEOUT CAN_TIMEOUT_VALUE
AnnaBridge 171:3a7713b1edbc 967 #define SLAK_TIMEOUT CAN_TIMEOUT_VALUE
AnnaBridge 171:3a7713b1edbc 968 #define CAN_TXSTATUS_FAILED ((uint8_t)0x00U)
AnnaBridge 171:3a7713b1edbc 969 #define CAN_TXSTATUS_OK ((uint8_t)0x01U)
AnnaBridge 171:3a7713b1edbc 970 #define CAN_TXSTATUS_PENDING ((uint8_t)0x02U)
AnnaBridge 171:3a7713b1edbc 971
AnnaBridge 171:3a7713b1edbc 972 /**
AnnaBridge 171:3a7713b1edbc 973 * @}
AnnaBridge 171:3a7713b1edbc 974 */
AnnaBridge 171:3a7713b1edbc 975
AnnaBridge 171:3a7713b1edbc 976 /** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 977 * @{
AnnaBridge 171:3a7713b1edbc 978 */
AnnaBridge 171:3a7713b1edbc 979
AnnaBridge 171:3a7713b1edbc 980 #define VLAN_TAG ETH_VLAN_TAG
AnnaBridge 171:3a7713b1edbc 981 #define MIN_ETH_PAYLOAD ETH_MIN_ETH_PAYLOAD
AnnaBridge 171:3a7713b1edbc 982 #define MAX_ETH_PAYLOAD ETH_MAX_ETH_PAYLOAD
AnnaBridge 171:3a7713b1edbc 983 #define JUMBO_FRAME_PAYLOAD ETH_JUMBO_FRAME_PAYLOAD
AnnaBridge 171:3a7713b1edbc 984 #define MACMIIAR_CR_MASK ETH_MACMIIAR_CR_MASK
AnnaBridge 171:3a7713b1edbc 985 #define MACCR_CLEAR_MASK ETH_MACCR_CLEAR_MASK
AnnaBridge 171:3a7713b1edbc 986 #define MACFCR_CLEAR_MASK ETH_MACFCR_CLEAR_MASK
AnnaBridge 171:3a7713b1edbc 987 #define DMAOMR_CLEAR_MASK ETH_DMAOMR_CLEAR_MASK
AnnaBridge 171:3a7713b1edbc 988
AnnaBridge 171:3a7713b1edbc 989 #define ETH_MMCCR ((uint32_t)0x00000100U)
AnnaBridge 171:3a7713b1edbc 990 #define ETH_MMCRIR ((uint32_t)0x00000104U)
AnnaBridge 171:3a7713b1edbc 991 #define ETH_MMCTIR ((uint32_t)0x00000108U)
AnnaBridge 171:3a7713b1edbc 992 #define ETH_MMCRIMR ((uint32_t)0x0000010CU)
AnnaBridge 171:3a7713b1edbc 993 #define ETH_MMCTIMR ((uint32_t)0x00000110U)
AnnaBridge 171:3a7713b1edbc 994 #define ETH_MMCTGFSCCR ((uint32_t)0x0000014CU)
AnnaBridge 171:3a7713b1edbc 995 #define ETH_MMCTGFMSCCR ((uint32_t)0x00000150U)
AnnaBridge 171:3a7713b1edbc 996 #define ETH_MMCTGFCR ((uint32_t)0x00000168U)
AnnaBridge 171:3a7713b1edbc 997 #define ETH_MMCRFCECR ((uint32_t)0x00000194U)
AnnaBridge 171:3a7713b1edbc 998 #define ETH_MMCRFAECR ((uint32_t)0x00000198U)
AnnaBridge 171:3a7713b1edbc 999 #define ETH_MMCRGUFCR ((uint32_t)0x000001C4U)
AnnaBridge 171:3a7713b1edbc 1000
AnnaBridge 171:3a7713b1edbc 1001 #define ETH_MAC_TXFIFO_FULL ((uint32_t)0x02000000) /* Tx FIFO full */
AnnaBridge 171:3a7713b1edbc 1002 #define ETH_MAC_TXFIFONOT_EMPTY ((uint32_t)0x01000000) /* Tx FIFO not empty */
AnnaBridge 171:3a7713b1edbc 1003 #define ETH_MAC_TXFIFO_WRITE_ACTIVE ((uint32_t)0x00400000) /* Tx FIFO write active */
AnnaBridge 171:3a7713b1edbc 1004 #define ETH_MAC_TXFIFO_IDLE ((uint32_t)0x00000000) /* Tx FIFO read status: Idle */
AnnaBridge 171:3a7713b1edbc 1005 #define ETH_MAC_TXFIFO_READ ((uint32_t)0x00100000) /* Tx FIFO read status: Read (transferring data to the MAC transmitter) */
AnnaBridge 171:3a7713b1edbc 1006 #define ETH_MAC_TXFIFO_WAITING ((uint32_t)0x00200000) /* Tx FIFO read status: Waiting for TxStatus from MAC transmitter */
AnnaBridge 171:3a7713b1edbc 1007 #define ETH_MAC_TXFIFO_WRITING ((uint32_t)0x00300000) /* Tx FIFO read status: Writing the received TxStatus or flushing the TxFIFO */
AnnaBridge 171:3a7713b1edbc 1008 #define ETH_MAC_TRANSMISSION_PAUSE ((uint32_t)0x00080000) /* MAC transmitter in pause */
AnnaBridge 171:3a7713b1edbc 1009 #define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE ((uint32_t)0x00000000) /* MAC transmit frame controller: Idle */
AnnaBridge 171:3a7713b1edbc 1010 #define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING ((uint32_t)0x00020000) /* MAC transmit frame controller: Waiting for Status of previous frame or IFG/backoff period to be over */
AnnaBridge 171:3a7713b1edbc 1011 #define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF ((uint32_t)0x00040000) /* MAC transmit frame controller: Generating and transmitting a Pause control frame (in full duplex mode) */
AnnaBridge 171:3a7713b1edbc 1012 #define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING ((uint32_t)0x00060000) /* MAC transmit frame controller: Transferring input frame for transmission */
AnnaBridge 171:3a7713b1edbc 1013 #define ETH_MAC_MII_TRANSMIT_ACTIVE ((uint32_t)0x00010000) /* MAC MII transmit engine active */
AnnaBridge 171:3a7713b1edbc 1014 #define ETH_MAC_RXFIFO_EMPTY ((uint32_t)0x00000000) /* Rx FIFO fill level: empty */
AnnaBridge 171:3a7713b1edbc 1015 #define ETH_MAC_RXFIFO_BELOW_THRESHOLD ((uint32_t)0x00000100) /* Rx FIFO fill level: fill-level below flow-control de-activate threshold */
AnnaBridge 171:3a7713b1edbc 1016 #define ETH_MAC_RXFIFO_ABOVE_THRESHOLD ((uint32_t)0x00000200) /* Rx FIFO fill level: fill-level above flow-control activate threshold */
AnnaBridge 171:3a7713b1edbc 1017 #define ETH_MAC_RXFIFO_FULL ((uint32_t)0x00000300) /* Rx FIFO fill level: full */
AnnaBridge 171:3a7713b1edbc 1018 #if defined(STM32F1)
AnnaBridge 171:3a7713b1edbc 1019 #else
AnnaBridge 171:3a7713b1edbc 1020 #define ETH_MAC_READCONTROLLER_IDLE ((uint32_t)0x00000000) /* Rx FIFO read controller IDLE state */
AnnaBridge 171:3a7713b1edbc 1021 #define ETH_MAC_READCONTROLLER_READING_DATA ((uint32_t)0x00000020) /* Rx FIFO read controller Reading frame data */
AnnaBridge 171:3a7713b1edbc 1022 #define ETH_MAC_READCONTROLLER_READING_STATUS ((uint32_t)0x00000040) /* Rx FIFO read controller Reading frame status (or time-stamp) */
AnnaBridge 171:3a7713b1edbc 1023 #endif
AnnaBridge 171:3a7713b1edbc 1024 #define ETH_MAC_READCONTROLLER_FLUSHING ((uint32_t)0x00000060) /* Rx FIFO read controller Flushing the frame data and status */
AnnaBridge 171:3a7713b1edbc 1025 #define ETH_MAC_RXFIFO_WRITE_ACTIVE ((uint32_t)0x00000010) /* Rx FIFO write controller active */
AnnaBridge 171:3a7713b1edbc 1026 #define ETH_MAC_SMALL_FIFO_NOTACTIVE ((uint32_t)0x00000000) /* MAC small FIFO read / write controllers not active */
AnnaBridge 171:3a7713b1edbc 1027 #define ETH_MAC_SMALL_FIFO_READ_ACTIVE ((uint32_t)0x00000002) /* MAC small FIFO read controller active */
AnnaBridge 171:3a7713b1edbc 1028 #define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE ((uint32_t)0x00000004) /* MAC small FIFO write controller active */
AnnaBridge 171:3a7713b1edbc 1029 #define ETH_MAC_SMALL_FIFO_RW_ACTIVE ((uint32_t)0x00000006) /* MAC small FIFO read / write controllers active */
AnnaBridge 171:3a7713b1edbc 1030 #define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE ((uint32_t)0x00000001) /* MAC MII receive protocol engine active */
AnnaBridge 171:3a7713b1edbc 1031
AnnaBridge 171:3a7713b1edbc 1032 /**
AnnaBridge 171:3a7713b1edbc 1033 * @}
AnnaBridge 171:3a7713b1edbc 1034 */
AnnaBridge 171:3a7713b1edbc 1035
AnnaBridge 171:3a7713b1edbc 1036 /** @defgroup HAL_DCMI_Aliased_Defines HAL DCMI Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1037 * @{
AnnaBridge 171:3a7713b1edbc 1038 */
AnnaBridge 171:3a7713b1edbc 1039 #define HAL_DCMI_ERROR_OVF HAL_DCMI_ERROR_OVR
AnnaBridge 171:3a7713b1edbc 1040 #define DCMI_IT_OVF DCMI_IT_OVR
AnnaBridge 171:3a7713b1edbc 1041 #define DCMI_FLAG_OVFRI DCMI_FLAG_OVRRI
AnnaBridge 171:3a7713b1edbc 1042 #define DCMI_FLAG_OVFMI DCMI_FLAG_OVRMI
AnnaBridge 171:3a7713b1edbc 1043
AnnaBridge 171:3a7713b1edbc 1044 #define HAL_DCMI_ConfigCROP HAL_DCMI_ConfigCrop
AnnaBridge 171:3a7713b1edbc 1045 #define HAL_DCMI_EnableCROP HAL_DCMI_EnableCrop
AnnaBridge 171:3a7713b1edbc 1046 #define HAL_DCMI_DisableCROP HAL_DCMI_DisableCrop
AnnaBridge 171:3a7713b1edbc 1047
AnnaBridge 171:3a7713b1edbc 1048 /**
AnnaBridge 171:3a7713b1edbc 1049 * @}
AnnaBridge 171:3a7713b1edbc 1050 */
AnnaBridge 171:3a7713b1edbc 1051
AnnaBridge 171:3a7713b1edbc 1052 #if defined(STM32L4xx) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) ||\
AnnaBridge 171:3a7713b1edbc 1053 defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 171:3a7713b1edbc 1054 /** @defgroup HAL_DMA2D_Aliased_Defines HAL DMA2D Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1055 * @{
AnnaBridge 171:3a7713b1edbc 1056 */
AnnaBridge 171:3a7713b1edbc 1057 #define DMA2D_ARGB8888 DMA2D_OUTPUT_ARGB8888
AnnaBridge 171:3a7713b1edbc 1058 #define DMA2D_RGB888 DMA2D_OUTPUT_RGB888
AnnaBridge 171:3a7713b1edbc 1059 #define DMA2D_RGB565 DMA2D_OUTPUT_RGB565
AnnaBridge 171:3a7713b1edbc 1060 #define DMA2D_ARGB1555 DMA2D_OUTPUT_ARGB1555
AnnaBridge 171:3a7713b1edbc 1061 #define DMA2D_ARGB4444 DMA2D_OUTPUT_ARGB4444
AnnaBridge 171:3a7713b1edbc 1062
AnnaBridge 171:3a7713b1edbc 1063 #define CM_ARGB8888 DMA2D_INPUT_ARGB8888
AnnaBridge 171:3a7713b1edbc 1064 #define CM_RGB888 DMA2D_INPUT_RGB888
AnnaBridge 171:3a7713b1edbc 1065 #define CM_RGB565 DMA2D_INPUT_RGB565
AnnaBridge 171:3a7713b1edbc 1066 #define CM_ARGB1555 DMA2D_INPUT_ARGB1555
AnnaBridge 171:3a7713b1edbc 1067 #define CM_ARGB4444 DMA2D_INPUT_ARGB4444
AnnaBridge 171:3a7713b1edbc 1068 #define CM_L8 DMA2D_INPUT_L8
AnnaBridge 171:3a7713b1edbc 1069 #define CM_AL44 DMA2D_INPUT_AL44
AnnaBridge 171:3a7713b1edbc 1070 #define CM_AL88 DMA2D_INPUT_AL88
AnnaBridge 171:3a7713b1edbc 1071 #define CM_L4 DMA2D_INPUT_L4
AnnaBridge 171:3a7713b1edbc 1072 #define CM_A8 DMA2D_INPUT_A8
AnnaBridge 171:3a7713b1edbc 1073 #define CM_A4 DMA2D_INPUT_A4
AnnaBridge 171:3a7713b1edbc 1074 /**
AnnaBridge 171:3a7713b1edbc 1075 * @}
AnnaBridge 171:3a7713b1edbc 1076 */
AnnaBridge 171:3a7713b1edbc 1077 #endif /* STM32L4xx || STM32F7*/
AnnaBridge 171:3a7713b1edbc 1078
AnnaBridge 171:3a7713b1edbc 1079 /** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1080 * @{
AnnaBridge 171:3a7713b1edbc 1081 */
AnnaBridge 171:3a7713b1edbc 1082
AnnaBridge 171:3a7713b1edbc 1083 /**
AnnaBridge 171:3a7713b1edbc 1084 * @}
AnnaBridge 171:3a7713b1edbc 1085 */
AnnaBridge 171:3a7713b1edbc 1086
AnnaBridge 171:3a7713b1edbc 1087 /* Exported functions --------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 1088
AnnaBridge 171:3a7713b1edbc 1089 /** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1090 * @{
AnnaBridge 171:3a7713b1edbc 1091 */
AnnaBridge 171:3a7713b1edbc 1092 #define HAL_CRYP_ComputationCpltCallback HAL_CRYPEx_ComputationCpltCallback
AnnaBridge 171:3a7713b1edbc 1093 /**
AnnaBridge 171:3a7713b1edbc 1094 * @}
AnnaBridge 171:3a7713b1edbc 1095 */
AnnaBridge 171:3a7713b1edbc 1096
AnnaBridge 171:3a7713b1edbc 1097 /** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1098 * @{
AnnaBridge 171:3a7713b1edbc 1099 */
AnnaBridge 171:3a7713b1edbc 1100 #define HAL_HASH_STATETypeDef HAL_HASH_StateTypeDef
AnnaBridge 171:3a7713b1edbc 1101 #define HAL_HASHPhaseTypeDef HAL_HASH_PhaseTypeDef
AnnaBridge 171:3a7713b1edbc 1102 #define HAL_HMAC_MD5_Finish HAL_HASH_MD5_Finish
AnnaBridge 171:3a7713b1edbc 1103 #define HAL_HMAC_SHA1_Finish HAL_HASH_SHA1_Finish
AnnaBridge 171:3a7713b1edbc 1104 #define HAL_HMAC_SHA224_Finish HAL_HASH_SHA224_Finish
AnnaBridge 171:3a7713b1edbc 1105 #define HAL_HMAC_SHA256_Finish HAL_HASH_SHA256_Finish
AnnaBridge 171:3a7713b1edbc 1106
AnnaBridge 171:3a7713b1edbc 1107 /*HASH Algorithm Selection*/
AnnaBridge 171:3a7713b1edbc 1108
AnnaBridge 171:3a7713b1edbc 1109 #define HASH_AlgoSelection_SHA1 HASH_ALGOSELECTION_SHA1
AnnaBridge 171:3a7713b1edbc 1110 #define HASH_AlgoSelection_SHA224 HASH_ALGOSELECTION_SHA224
AnnaBridge 171:3a7713b1edbc 1111 #define HASH_AlgoSelection_SHA256 HASH_ALGOSELECTION_SHA256
AnnaBridge 171:3a7713b1edbc 1112 #define HASH_AlgoSelection_MD5 HASH_ALGOSELECTION_MD5
AnnaBridge 171:3a7713b1edbc 1113
AnnaBridge 171:3a7713b1edbc 1114 #define HASH_AlgoMode_HASH HASH_ALGOMODE_HASH
AnnaBridge 171:3a7713b1edbc 1115 #define HASH_AlgoMode_HMAC HASH_ALGOMODE_HMAC
AnnaBridge 171:3a7713b1edbc 1116
AnnaBridge 171:3a7713b1edbc 1117 #define HASH_HMACKeyType_ShortKey HASH_HMAC_KEYTYPE_SHORTKEY
AnnaBridge 171:3a7713b1edbc 1118 #define HASH_HMACKeyType_LongKey HASH_HMAC_KEYTYPE_LONGKEY
AnnaBridge 171:3a7713b1edbc 1119 /**
AnnaBridge 171:3a7713b1edbc 1120 * @}
AnnaBridge 171:3a7713b1edbc 1121 */
AnnaBridge 171:3a7713b1edbc 1122
AnnaBridge 171:3a7713b1edbc 1123 /** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1124 * @{
AnnaBridge 171:3a7713b1edbc 1125 */
AnnaBridge 171:3a7713b1edbc 1126 #define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
AnnaBridge 171:3a7713b1edbc 1127 #define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
AnnaBridge 171:3a7713b1edbc 1128 #define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
AnnaBridge 171:3a7713b1edbc 1129 #define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
AnnaBridge 171:3a7713b1edbc 1130 #define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
AnnaBridge 171:3a7713b1edbc 1131 #define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
AnnaBridge 171:3a7713b1edbc 1132 #define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd)==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
AnnaBridge 171:3a7713b1edbc 1133 #define HAL_VREFINT_OutputSelect HAL_SYSCFG_VREFINT_OutputSelect
AnnaBridge 171:3a7713b1edbc 1134 #define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
AnnaBridge 171:3a7713b1edbc 1135 #if defined(STM32L0)
AnnaBridge 171:3a7713b1edbc 1136 #else
AnnaBridge 171:3a7713b1edbc 1137 #define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
AnnaBridge 171:3a7713b1edbc 1138 #endif
AnnaBridge 171:3a7713b1edbc 1139 #define HAL_ADC_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
AnnaBridge 171:3a7713b1edbc 1140 #define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINTTempSensor() : HAL_ADCEx_DisableVREFINTTempSensor())
AnnaBridge 171:3a7713b1edbc 1141 /**
AnnaBridge 171:3a7713b1edbc 1142 * @}
AnnaBridge 171:3a7713b1edbc 1143 */
AnnaBridge 171:3a7713b1edbc 1144
AnnaBridge 171:3a7713b1edbc 1145 /** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1146 * @{
AnnaBridge 171:3a7713b1edbc 1147 */
AnnaBridge 171:3a7713b1edbc 1148 #define FLASH_HalfPageProgram HAL_FLASHEx_HalfPageProgram
AnnaBridge 171:3a7713b1edbc 1149 #define FLASH_EnableRunPowerDown HAL_FLASHEx_EnableRunPowerDown
AnnaBridge 171:3a7713b1edbc 1150 #define FLASH_DisableRunPowerDown HAL_FLASHEx_DisableRunPowerDown
AnnaBridge 171:3a7713b1edbc 1151 #define HAL_DATA_EEPROMEx_Unlock HAL_FLASHEx_DATAEEPROM_Unlock
AnnaBridge 171:3a7713b1edbc 1152 #define HAL_DATA_EEPROMEx_Lock HAL_FLASHEx_DATAEEPROM_Lock
AnnaBridge 171:3a7713b1edbc 1153 #define HAL_DATA_EEPROMEx_Erase HAL_FLASHEx_DATAEEPROM_Erase
AnnaBridge 171:3a7713b1edbc 1154 #define HAL_DATA_EEPROMEx_Program HAL_FLASHEx_DATAEEPROM_Program
AnnaBridge 171:3a7713b1edbc 1155
AnnaBridge 171:3a7713b1edbc 1156 /**
AnnaBridge 171:3a7713b1edbc 1157 * @}
AnnaBridge 171:3a7713b1edbc 1158 */
AnnaBridge 171:3a7713b1edbc 1159
AnnaBridge 171:3a7713b1edbc 1160 /** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1161 * @{
AnnaBridge 171:3a7713b1edbc 1162 */
AnnaBridge 171:3a7713b1edbc 1163 #define HAL_I2CEx_AnalogFilter_Config HAL_I2CEx_ConfigAnalogFilter
AnnaBridge 171:3a7713b1edbc 1164 #define HAL_I2CEx_DigitalFilter_Config HAL_I2CEx_ConfigDigitalFilter
AnnaBridge 171:3a7713b1edbc 1165 #define HAL_FMPI2CEx_AnalogFilter_Config HAL_FMPI2CEx_ConfigAnalogFilter
AnnaBridge 171:3a7713b1edbc 1166 #define HAL_FMPI2CEx_DigitalFilter_Config HAL_FMPI2CEx_ConfigDigitalFilter
AnnaBridge 171:3a7713b1edbc 1167
AnnaBridge 171:3a7713b1edbc 1168 #define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd)==ENABLE)? HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
AnnaBridge 171:3a7713b1edbc 1169 /**
AnnaBridge 171:3a7713b1edbc 1170 * @}
AnnaBridge 171:3a7713b1edbc 1171 */
AnnaBridge 171:3a7713b1edbc 1172
AnnaBridge 171:3a7713b1edbc 1173 /** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1174 * @{
AnnaBridge 171:3a7713b1edbc 1175 */
AnnaBridge 171:3a7713b1edbc 1176 #define HAL_PWR_PVDConfig HAL_PWR_ConfigPVD
AnnaBridge 171:3a7713b1edbc 1177 #define HAL_PWR_DisableBkUpReg HAL_PWREx_DisableBkUpReg
AnnaBridge 171:3a7713b1edbc 1178 #define HAL_PWR_DisableFlashPowerDown HAL_PWREx_DisableFlashPowerDown
AnnaBridge 171:3a7713b1edbc 1179 #define HAL_PWR_DisableVddio2Monitor HAL_PWREx_DisableVddio2Monitor
AnnaBridge 171:3a7713b1edbc 1180 #define HAL_PWR_EnableBkUpReg HAL_PWREx_EnableBkUpReg
AnnaBridge 171:3a7713b1edbc 1181 #define HAL_PWR_EnableFlashPowerDown HAL_PWREx_EnableFlashPowerDown
AnnaBridge 171:3a7713b1edbc 1182 #define HAL_PWR_EnableVddio2Monitor HAL_PWREx_EnableVddio2Monitor
AnnaBridge 171:3a7713b1edbc 1183 #define HAL_PWR_PVD_PVM_IRQHandler HAL_PWREx_PVD_PVM_IRQHandler
AnnaBridge 171:3a7713b1edbc 1184 #define HAL_PWR_PVDLevelConfig HAL_PWR_ConfigPVD
AnnaBridge 171:3a7713b1edbc 1185 #define HAL_PWR_Vddio2Monitor_IRQHandler HAL_PWREx_Vddio2Monitor_IRQHandler
AnnaBridge 171:3a7713b1edbc 1186 #define HAL_PWR_Vddio2MonitorCallback HAL_PWREx_Vddio2MonitorCallback
AnnaBridge 171:3a7713b1edbc 1187 #define HAL_PWREx_ActivateOverDrive HAL_PWREx_EnableOverDrive
AnnaBridge 171:3a7713b1edbc 1188 #define HAL_PWREx_DeactivateOverDrive HAL_PWREx_DisableOverDrive
AnnaBridge 171:3a7713b1edbc 1189 #define HAL_PWREx_DisableSDADCAnalog HAL_PWREx_DisableSDADC
AnnaBridge 171:3a7713b1edbc 1190 #define HAL_PWREx_EnableSDADCAnalog HAL_PWREx_EnableSDADC
AnnaBridge 171:3a7713b1edbc 1191 #define HAL_PWREx_PVMConfig HAL_PWREx_ConfigPVM
AnnaBridge 171:3a7713b1edbc 1192
AnnaBridge 171:3a7713b1edbc 1193 #define PWR_MODE_NORMAL PWR_PVD_MODE_NORMAL
AnnaBridge 171:3a7713b1edbc 1194 #define PWR_MODE_IT_RISING PWR_PVD_MODE_IT_RISING
AnnaBridge 171:3a7713b1edbc 1195 #define PWR_MODE_IT_FALLING PWR_PVD_MODE_IT_FALLING
AnnaBridge 171:3a7713b1edbc 1196 #define PWR_MODE_IT_RISING_FALLING PWR_PVD_MODE_IT_RISING_FALLING
AnnaBridge 171:3a7713b1edbc 1197 #define PWR_MODE_EVENT_RISING PWR_PVD_MODE_EVENT_RISING
AnnaBridge 171:3a7713b1edbc 1198 #define PWR_MODE_EVENT_FALLING PWR_PVD_MODE_EVENT_FALLING
AnnaBridge 171:3a7713b1edbc 1199 #define PWR_MODE_EVENT_RISING_FALLING PWR_PVD_MODE_EVENT_RISING_FALLING
AnnaBridge 171:3a7713b1edbc 1200
AnnaBridge 171:3a7713b1edbc 1201 #define CR_OFFSET_BB PWR_CR_OFFSET_BB
AnnaBridge 171:3a7713b1edbc 1202 #define CSR_OFFSET_BB PWR_CSR_OFFSET_BB
AnnaBridge 171:3a7713b1edbc 1203
AnnaBridge 171:3a7713b1edbc 1204 #define DBP_BitNumber DBP_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1205 #define PVDE_BitNumber PVDE_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1206 #define PMODE_BitNumber PMODE_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1207 #define EWUP_BitNumber EWUP_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1208 #define FPDS_BitNumber FPDS_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1209 #define ODEN_BitNumber ODEN_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1210 #define ODSWEN_BitNumber ODSWEN_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1211 #define MRLVDS_BitNumber MRLVDS_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1212 #define LPLVDS_BitNumber LPLVDS_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1213 #define BRE_BitNumber BRE_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1214
AnnaBridge 171:3a7713b1edbc 1215 #define PWR_MODE_EVT PWR_PVD_MODE_NORMAL
AnnaBridge 171:3a7713b1edbc 1216
AnnaBridge 171:3a7713b1edbc 1217 /**
AnnaBridge 171:3a7713b1edbc 1218 * @}
AnnaBridge 171:3a7713b1edbc 1219 */
AnnaBridge 171:3a7713b1edbc 1220
AnnaBridge 171:3a7713b1edbc 1221 /** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1222 * @{
AnnaBridge 171:3a7713b1edbc 1223 */
AnnaBridge 171:3a7713b1edbc 1224 #define HAL_SMBUS_Slave_Listen_IT HAL_SMBUS_EnableListen_IT
AnnaBridge 171:3a7713b1edbc 1225 #define HAL_SMBUS_SlaveAddrCallback HAL_SMBUS_AddrCallback
AnnaBridge 171:3a7713b1edbc 1226 #define HAL_SMBUS_SlaveListenCpltCallback HAL_SMBUS_ListenCpltCallback
AnnaBridge 171:3a7713b1edbc 1227 /**
AnnaBridge 171:3a7713b1edbc 1228 * @}
AnnaBridge 171:3a7713b1edbc 1229 */
AnnaBridge 171:3a7713b1edbc 1230
AnnaBridge 171:3a7713b1edbc 1231 /** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1232 * @{
AnnaBridge 171:3a7713b1edbc 1233 */
AnnaBridge 171:3a7713b1edbc 1234 #define HAL_SPI_FlushRxFifo HAL_SPIEx_FlushRxFifo
AnnaBridge 171:3a7713b1edbc 1235 /**
AnnaBridge 171:3a7713b1edbc 1236 * @}
AnnaBridge 171:3a7713b1edbc 1237 */
AnnaBridge 171:3a7713b1edbc 1238
AnnaBridge 171:3a7713b1edbc 1239 /** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1240 * @{
AnnaBridge 171:3a7713b1edbc 1241 */
AnnaBridge 171:3a7713b1edbc 1242 #define HAL_TIM_DMADelayPulseCplt TIM_DMADelayPulseCplt
AnnaBridge 171:3a7713b1edbc 1243 #define HAL_TIM_DMAError TIM_DMAError
AnnaBridge 171:3a7713b1edbc 1244 #define HAL_TIM_DMACaptureCplt TIM_DMACaptureCplt
AnnaBridge 171:3a7713b1edbc 1245 #define HAL_TIMEx_DMACommutationCplt TIMEx_DMACommutationCplt
AnnaBridge 171:3a7713b1edbc 1246 /**
AnnaBridge 171:3a7713b1edbc 1247 * @}
AnnaBridge 171:3a7713b1edbc 1248 */
AnnaBridge 171:3a7713b1edbc 1249
AnnaBridge 171:3a7713b1edbc 1250 /** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1251 * @{
AnnaBridge 171:3a7713b1edbc 1252 */
AnnaBridge 171:3a7713b1edbc 1253 #define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
AnnaBridge 171:3a7713b1edbc 1254 /**
AnnaBridge 171:3a7713b1edbc 1255 * @}
AnnaBridge 171:3a7713b1edbc 1256 */
AnnaBridge 171:3a7713b1edbc 1257
AnnaBridge 171:3a7713b1edbc 1258 /** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1259 * @{
AnnaBridge 171:3a7713b1edbc 1260 */
AnnaBridge 171:3a7713b1edbc 1261 #define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
AnnaBridge 171:3a7713b1edbc 1262 /**
AnnaBridge 171:3a7713b1edbc 1263 * @}
AnnaBridge 171:3a7713b1edbc 1264 */
AnnaBridge 171:3a7713b1edbc 1265
AnnaBridge 171:3a7713b1edbc 1266
AnnaBridge 171:3a7713b1edbc 1267 /** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1268 * @{
AnnaBridge 171:3a7713b1edbc 1269 */
AnnaBridge 171:3a7713b1edbc 1270
AnnaBridge 171:3a7713b1edbc 1271 /**
AnnaBridge 171:3a7713b1edbc 1272 * @}
AnnaBridge 171:3a7713b1edbc 1273 */
AnnaBridge 171:3a7713b1edbc 1274
AnnaBridge 171:3a7713b1edbc 1275 /* Exported macros ------------------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 1276
AnnaBridge 171:3a7713b1edbc 1277 /** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1278 * @{
AnnaBridge 171:3a7713b1edbc 1279 */
AnnaBridge 171:3a7713b1edbc 1280 #define AES_IT_CC CRYP_IT_CC
AnnaBridge 171:3a7713b1edbc 1281 #define AES_IT_ERR CRYP_IT_ERR
AnnaBridge 171:3a7713b1edbc 1282 #define AES_FLAG_CCF CRYP_FLAG_CCF
AnnaBridge 171:3a7713b1edbc 1283 /**
AnnaBridge 171:3a7713b1edbc 1284 * @}
AnnaBridge 171:3a7713b1edbc 1285 */
AnnaBridge 171:3a7713b1edbc 1286
AnnaBridge 171:3a7713b1edbc 1287 /** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1288 * @{
AnnaBridge 171:3a7713b1edbc 1289 */
AnnaBridge 171:3a7713b1edbc 1290 #define __HAL_GET_BOOT_MODE __HAL_SYSCFG_GET_BOOT_MODE
AnnaBridge 171:3a7713b1edbc 1291 #define __HAL_REMAPMEMORY_FLASH __HAL_SYSCFG_REMAPMEMORY_FLASH
AnnaBridge 171:3a7713b1edbc 1292 #define __HAL_REMAPMEMORY_SYSTEMFLASH __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
AnnaBridge 171:3a7713b1edbc 1293 #define __HAL_REMAPMEMORY_SRAM __HAL_SYSCFG_REMAPMEMORY_SRAM
AnnaBridge 171:3a7713b1edbc 1294 #define __HAL_REMAPMEMORY_FMC __HAL_SYSCFG_REMAPMEMORY_FMC
AnnaBridge 171:3a7713b1edbc 1295 #define __HAL_REMAPMEMORY_FMC_SDRAM __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
AnnaBridge 171:3a7713b1edbc 1296 #define __HAL_REMAPMEMORY_FSMC __HAL_SYSCFG_REMAPMEMORY_FSMC
AnnaBridge 171:3a7713b1edbc 1297 #define __HAL_REMAPMEMORY_QUADSPI __HAL_SYSCFG_REMAPMEMORY_QUADSPI
AnnaBridge 171:3a7713b1edbc 1298 #define __HAL_FMC_BANK __HAL_SYSCFG_FMC_BANK
AnnaBridge 171:3a7713b1edbc 1299 #define __HAL_GET_FLAG __HAL_SYSCFG_GET_FLAG
AnnaBridge 171:3a7713b1edbc 1300 #define __HAL_CLEAR_FLAG __HAL_SYSCFG_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 1301 #define __HAL_VREFINT_OUT_ENABLE __HAL_SYSCFG_VREFINT_OUT_ENABLE
AnnaBridge 171:3a7713b1edbc 1302 #define __HAL_VREFINT_OUT_DISABLE __HAL_SYSCFG_VREFINT_OUT_DISABLE
AnnaBridge 171:3a7713b1edbc 1303
AnnaBridge 171:3a7713b1edbc 1304 #define SYSCFG_FLAG_VREF_READY SYSCFG_FLAG_VREFINT_READY
AnnaBridge 171:3a7713b1edbc 1305 #define SYSCFG_FLAG_RC48 RCC_FLAG_HSI48
AnnaBridge 171:3a7713b1edbc 1306 #define IS_SYSCFG_FASTMODEPLUS_CONFIG IS_I2C_FASTMODEPLUS
AnnaBridge 171:3a7713b1edbc 1307 #define UFB_MODE_BitNumber UFB_MODE_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1308 #define CMP_PD_BitNumber CMP_PD_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 1309
AnnaBridge 171:3a7713b1edbc 1310 /**
AnnaBridge 171:3a7713b1edbc 1311 * @}
AnnaBridge 171:3a7713b1edbc 1312 */
AnnaBridge 171:3a7713b1edbc 1313
AnnaBridge 171:3a7713b1edbc 1314
AnnaBridge 171:3a7713b1edbc 1315 /** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1316 * @{
AnnaBridge 171:3a7713b1edbc 1317 */
AnnaBridge 171:3a7713b1edbc 1318 #define __ADC_ENABLE __HAL_ADC_ENABLE
AnnaBridge 171:3a7713b1edbc 1319 #define __ADC_DISABLE __HAL_ADC_DISABLE
AnnaBridge 171:3a7713b1edbc 1320 #define __HAL_ADC_ENABLING_CONDITIONS ADC_ENABLING_CONDITIONS
AnnaBridge 171:3a7713b1edbc 1321 #define __HAL_ADC_DISABLING_CONDITIONS ADC_DISABLING_CONDITIONS
AnnaBridge 171:3a7713b1edbc 1322 #define __HAL_ADC_IS_ENABLED ADC_IS_ENABLE
AnnaBridge 171:3a7713b1edbc 1323 #define __ADC_IS_ENABLED ADC_IS_ENABLE
AnnaBridge 171:3a7713b1edbc 1324 #define __HAL_ADC_IS_SOFTWARE_START_REGULAR ADC_IS_SOFTWARE_START_REGULAR
AnnaBridge 171:3a7713b1edbc 1325 #define __HAL_ADC_IS_SOFTWARE_START_INJECTED ADC_IS_SOFTWARE_START_INJECTED
AnnaBridge 171:3a7713b1edbc 1326 #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
AnnaBridge 171:3a7713b1edbc 1327 #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR ADC_IS_CONVERSION_ONGOING_REGULAR
AnnaBridge 171:3a7713b1edbc 1328 #define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED ADC_IS_CONVERSION_ONGOING_INJECTED
AnnaBridge 171:3a7713b1edbc 1329 #define __HAL_ADC_IS_CONVERSION_ONGOING ADC_IS_CONVERSION_ONGOING
AnnaBridge 171:3a7713b1edbc 1330 #define __HAL_ADC_CLEAR_ERRORCODE ADC_CLEAR_ERRORCODE
AnnaBridge 171:3a7713b1edbc 1331
AnnaBridge 171:3a7713b1edbc 1332 #define __HAL_ADC_GET_RESOLUTION ADC_GET_RESOLUTION
AnnaBridge 171:3a7713b1edbc 1333 #define __HAL_ADC_JSQR_RK ADC_JSQR_RK
AnnaBridge 171:3a7713b1edbc 1334 #define __HAL_ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_SHIFT
AnnaBridge 171:3a7713b1edbc 1335 #define __HAL_ADC_CFGR_AWD23CR ADC_CFGR_AWD23CR
AnnaBridge 171:3a7713b1edbc 1336 #define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION ADC_CFGR_INJECT_AUTO_CONVERSION
AnnaBridge 171:3a7713b1edbc 1337 #define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE ADC_CFGR_INJECT_CONTEXT_QUEUE
AnnaBridge 171:3a7713b1edbc 1338 #define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS ADC_CFGR_INJECT_DISCCONTINUOUS
AnnaBridge 171:3a7713b1edbc 1339 #define __HAL_ADC_CFGR_REG_DISCCONTINUOUS ADC_CFGR_REG_DISCCONTINUOUS
AnnaBridge 171:3a7713b1edbc 1340 #define __HAL_ADC_CFGR_DISCONTINUOUS_NUM ADC_CFGR_DISCONTINUOUS_NUM
AnnaBridge 171:3a7713b1edbc 1341 #define __HAL_ADC_CFGR_AUTOWAIT ADC_CFGR_AUTOWAIT
AnnaBridge 171:3a7713b1edbc 1342 #define __HAL_ADC_CFGR_CONTINUOUS ADC_CFGR_CONTINUOUS
AnnaBridge 171:3a7713b1edbc 1343 #define __HAL_ADC_CFGR_OVERRUN ADC_CFGR_OVERRUN
AnnaBridge 171:3a7713b1edbc 1344 #define __HAL_ADC_CFGR_DMACONTREQ ADC_CFGR_DMACONTREQ
AnnaBridge 171:3a7713b1edbc 1345 #define __HAL_ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_SET
AnnaBridge 171:3a7713b1edbc 1346 #define __HAL_ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_SET
AnnaBridge 171:3a7713b1edbc 1347 #define __HAL_ADC_OFR_CHANNEL ADC_OFR_CHANNEL
AnnaBridge 171:3a7713b1edbc 1348 #define __HAL_ADC_DIFSEL_CHANNEL ADC_DIFSEL_CHANNEL
AnnaBridge 171:3a7713b1edbc 1349 #define __HAL_ADC_CALFACT_DIFF_SET ADC_CALFACT_DIFF_SET
AnnaBridge 171:3a7713b1edbc 1350 #define __HAL_ADC_CALFACT_DIFF_GET ADC_CALFACT_DIFF_GET
AnnaBridge 171:3a7713b1edbc 1351 #define __HAL_ADC_TRX_HIGHTHRESHOLD ADC_TRX_HIGHTHRESHOLD
AnnaBridge 171:3a7713b1edbc 1352
AnnaBridge 171:3a7713b1edbc 1353 #define __HAL_ADC_OFFSET_SHIFT_RESOLUTION ADC_OFFSET_SHIFT_RESOLUTION
AnnaBridge 171:3a7713b1edbc 1354 #define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
AnnaBridge 171:3a7713b1edbc 1355 #define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
AnnaBridge 171:3a7713b1edbc 1356 #define __HAL_ADC_COMMON_REGISTER ADC_COMMON_REGISTER
AnnaBridge 171:3a7713b1edbc 1357 #define __HAL_ADC_COMMON_CCR_MULTI ADC_COMMON_CCR_MULTI
AnnaBridge 171:3a7713b1edbc 1358 #define __HAL_ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
AnnaBridge 171:3a7713b1edbc 1359 #define __ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
AnnaBridge 171:3a7713b1edbc 1360 #define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER ADC_NONMULTIMODE_OR_MULTIMODEMASTER
AnnaBridge 171:3a7713b1edbc 1361 #define __HAL_ADC_COMMON_ADC_OTHER ADC_COMMON_ADC_OTHER
AnnaBridge 171:3a7713b1edbc 1362 #define __HAL_ADC_MULTI_SLAVE ADC_MULTI_SLAVE
AnnaBridge 171:3a7713b1edbc 1363
AnnaBridge 171:3a7713b1edbc 1364 #define __HAL_ADC_SQR1_L ADC_SQR1_L_SHIFT
AnnaBridge 171:3a7713b1edbc 1365 #define __HAL_ADC_JSQR_JL ADC_JSQR_JL_SHIFT
AnnaBridge 171:3a7713b1edbc 1366 #define __HAL_ADC_JSQR_RK_JL ADC_JSQR_RK_JL
AnnaBridge 171:3a7713b1edbc 1367 #define __HAL_ADC_CR1_DISCONTINUOUS_NUM ADC_CR1_DISCONTINUOUS_NUM
AnnaBridge 171:3a7713b1edbc 1368 #define __HAL_ADC_CR1_SCAN ADC_CR1_SCAN_SET
AnnaBridge 171:3a7713b1edbc 1369 #define __HAL_ADC_CONVCYCLES_MAX_RANGE ADC_CONVCYCLES_MAX_RANGE
AnnaBridge 171:3a7713b1edbc 1370 #define __HAL_ADC_CLOCK_PRESCALER_RANGE ADC_CLOCK_PRESCALER_RANGE
AnnaBridge 171:3a7713b1edbc 1371 #define __HAL_ADC_GET_CLOCK_PRESCALER ADC_GET_CLOCK_PRESCALER
AnnaBridge 171:3a7713b1edbc 1372
AnnaBridge 171:3a7713b1edbc 1373 #define __HAL_ADC_SQR1 ADC_SQR1
AnnaBridge 171:3a7713b1edbc 1374 #define __HAL_ADC_SMPR1 ADC_SMPR1
AnnaBridge 171:3a7713b1edbc 1375 #define __HAL_ADC_SMPR2 ADC_SMPR2
AnnaBridge 171:3a7713b1edbc 1376 #define __HAL_ADC_SQR3_RK ADC_SQR3_RK
AnnaBridge 171:3a7713b1edbc 1377 #define __HAL_ADC_SQR2_RK ADC_SQR2_RK
AnnaBridge 171:3a7713b1edbc 1378 #define __HAL_ADC_SQR1_RK ADC_SQR1_RK
AnnaBridge 171:3a7713b1edbc 1379 #define __HAL_ADC_CR2_CONTINUOUS ADC_CR2_CONTINUOUS
AnnaBridge 171:3a7713b1edbc 1380 #define __HAL_ADC_CR1_DISCONTINUOUS ADC_CR1_DISCONTINUOUS
AnnaBridge 171:3a7713b1edbc 1381 #define __HAL_ADC_CR1_SCANCONV ADC_CR1_SCANCONV
AnnaBridge 171:3a7713b1edbc 1382 #define __HAL_ADC_CR2_EOCSelection ADC_CR2_EOCSelection
AnnaBridge 171:3a7713b1edbc 1383 #define __HAL_ADC_CR2_DMAContReq ADC_CR2_DMAContReq
AnnaBridge 171:3a7713b1edbc 1384 #define __HAL_ADC_JSQR ADC_JSQR
AnnaBridge 171:3a7713b1edbc 1385
AnnaBridge 171:3a7713b1edbc 1386 #define __HAL_ADC_CHSELR_CHANNEL ADC_CHSELR_CHANNEL
AnnaBridge 171:3a7713b1edbc 1387 #define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS ADC_CFGR1_REG_DISCCONTINUOUS
AnnaBridge 171:3a7713b1edbc 1388 #define __HAL_ADC_CFGR1_AUTOOFF ADC_CFGR1_AUTOOFF
AnnaBridge 171:3a7713b1edbc 1389 #define __HAL_ADC_CFGR1_AUTOWAIT ADC_CFGR1_AUTOWAIT
AnnaBridge 171:3a7713b1edbc 1390 #define __HAL_ADC_CFGR1_CONTINUOUS ADC_CFGR1_CONTINUOUS
AnnaBridge 171:3a7713b1edbc 1391 #define __HAL_ADC_CFGR1_OVERRUN ADC_CFGR1_OVERRUN
AnnaBridge 171:3a7713b1edbc 1392 #define __HAL_ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR
AnnaBridge 171:3a7713b1edbc 1393 #define __HAL_ADC_CFGR1_DMACONTREQ ADC_CFGR1_DMACONTREQ
AnnaBridge 171:3a7713b1edbc 1394
AnnaBridge 171:3a7713b1edbc 1395 /**
AnnaBridge 171:3a7713b1edbc 1396 * @}
AnnaBridge 171:3a7713b1edbc 1397 */
AnnaBridge 171:3a7713b1edbc 1398
AnnaBridge 171:3a7713b1edbc 1399 /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1400 * @{
AnnaBridge 171:3a7713b1edbc 1401 */
AnnaBridge 171:3a7713b1edbc 1402 #define __HAL_DHR12R1_ALIGNEMENT DAC_DHR12R1_ALIGNMENT
AnnaBridge 171:3a7713b1edbc 1403 #define __HAL_DHR12R2_ALIGNEMENT DAC_DHR12R2_ALIGNMENT
AnnaBridge 171:3a7713b1edbc 1404 #define __HAL_DHR12RD_ALIGNEMENT DAC_DHR12RD_ALIGNMENT
AnnaBridge 171:3a7713b1edbc 1405 #define IS_DAC_GENERATE_WAVE IS_DAC_WAVE
AnnaBridge 171:3a7713b1edbc 1406
AnnaBridge 171:3a7713b1edbc 1407 /**
AnnaBridge 171:3a7713b1edbc 1408 * @}
AnnaBridge 171:3a7713b1edbc 1409 */
AnnaBridge 171:3a7713b1edbc 1410
AnnaBridge 171:3a7713b1edbc 1411 /** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1412 * @{
AnnaBridge 171:3a7713b1edbc 1413 */
AnnaBridge 171:3a7713b1edbc 1414 #define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
AnnaBridge 171:3a7713b1edbc 1415 #define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
AnnaBridge 171:3a7713b1edbc 1416 #define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
AnnaBridge 171:3a7713b1edbc 1417 #define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
AnnaBridge 171:3a7713b1edbc 1418 #define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
AnnaBridge 171:3a7713b1edbc 1419 #define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
AnnaBridge 171:3a7713b1edbc 1420 #define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
AnnaBridge 171:3a7713b1edbc 1421 #define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
AnnaBridge 171:3a7713b1edbc 1422 #define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
AnnaBridge 171:3a7713b1edbc 1423 #define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
AnnaBridge 171:3a7713b1edbc 1424 #define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
AnnaBridge 171:3a7713b1edbc 1425 #define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
AnnaBridge 171:3a7713b1edbc 1426 #define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
AnnaBridge 171:3a7713b1edbc 1427 #define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
AnnaBridge 171:3a7713b1edbc 1428 #define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
AnnaBridge 171:3a7713b1edbc 1429 #define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
AnnaBridge 171:3a7713b1edbc 1430
AnnaBridge 171:3a7713b1edbc 1431 #define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
AnnaBridge 171:3a7713b1edbc 1432 #define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
AnnaBridge 171:3a7713b1edbc 1433 #define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
AnnaBridge 171:3a7713b1edbc 1434 #define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
AnnaBridge 171:3a7713b1edbc 1435 #define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
AnnaBridge 171:3a7713b1edbc 1436 #define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
AnnaBridge 171:3a7713b1edbc 1437 #define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
AnnaBridge 171:3a7713b1edbc 1438 #define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
AnnaBridge 171:3a7713b1edbc 1439 #define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
AnnaBridge 171:3a7713b1edbc 1440 #define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
AnnaBridge 171:3a7713b1edbc 1441 #define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
AnnaBridge 171:3a7713b1edbc 1442 #define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
AnnaBridge 171:3a7713b1edbc 1443 #define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
AnnaBridge 171:3a7713b1edbc 1444 #define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
AnnaBridge 171:3a7713b1edbc 1445
AnnaBridge 171:3a7713b1edbc 1446
AnnaBridge 171:3a7713b1edbc 1447 #define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
AnnaBridge 171:3a7713b1edbc 1448 #define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
AnnaBridge 171:3a7713b1edbc 1449 #define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
AnnaBridge 171:3a7713b1edbc 1450 #define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
AnnaBridge 171:3a7713b1edbc 1451 #define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
AnnaBridge 171:3a7713b1edbc 1452 #define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
AnnaBridge 171:3a7713b1edbc 1453 #define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
AnnaBridge 171:3a7713b1edbc 1454 #define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
AnnaBridge 171:3a7713b1edbc 1455 #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
AnnaBridge 171:3a7713b1edbc 1456 #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
AnnaBridge 171:3a7713b1edbc 1457 #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
AnnaBridge 171:3a7713b1edbc 1458 #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
AnnaBridge 171:3a7713b1edbc 1459 #define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
AnnaBridge 171:3a7713b1edbc 1460 #define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
AnnaBridge 171:3a7713b1edbc 1461 #define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
AnnaBridge 171:3a7713b1edbc 1462 #define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
AnnaBridge 171:3a7713b1edbc 1463 #define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
AnnaBridge 171:3a7713b1edbc 1464 #define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
AnnaBridge 171:3a7713b1edbc 1465 #define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
AnnaBridge 171:3a7713b1edbc 1466 #define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
AnnaBridge 171:3a7713b1edbc 1467 #define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
AnnaBridge 171:3a7713b1edbc 1468 #define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
AnnaBridge 171:3a7713b1edbc 1469 #define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
AnnaBridge 171:3a7713b1edbc 1470 #define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
AnnaBridge 171:3a7713b1edbc 1471
AnnaBridge 171:3a7713b1edbc 1472 /**
AnnaBridge 171:3a7713b1edbc 1473 * @}
AnnaBridge 171:3a7713b1edbc 1474 */
AnnaBridge 171:3a7713b1edbc 1475
AnnaBridge 171:3a7713b1edbc 1476 /** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1477 * @{
AnnaBridge 171:3a7713b1edbc 1478 */
AnnaBridge 171:3a7713b1edbc 1479 #if defined(STM32F3)
AnnaBridge 171:3a7713b1edbc 1480 #define COMP_START __HAL_COMP_ENABLE
AnnaBridge 171:3a7713b1edbc 1481 #define COMP_STOP __HAL_COMP_DISABLE
AnnaBridge 171:3a7713b1edbc 1482 #define COMP_LOCK __HAL_COMP_LOCK
AnnaBridge 171:3a7713b1edbc 1483
AnnaBridge 171:3a7713b1edbc 1484 #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx) || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
AnnaBridge 171:3a7713b1edbc 1485 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1486 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1487 __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1488 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1489 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1490 __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1491 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1492 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1493 __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1494 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1495 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1496 __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1497 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1498 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1499 __HAL_COMP_COMP6_EXTI_ENABLE_IT())
AnnaBridge 171:3a7713b1edbc 1500 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1501 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1502 __HAL_COMP_COMP6_EXTI_DISABLE_IT())
AnnaBridge 171:3a7713b1edbc 1503 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1504 ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1505 __HAL_COMP_COMP6_EXTI_GET_FLAG())
AnnaBridge 171:3a7713b1edbc 1506 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1507 ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1508 __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
AnnaBridge 171:3a7713b1edbc 1509 # endif
AnnaBridge 171:3a7713b1edbc 1510 # if defined(STM32F302xE) || defined(STM32F302xC)
AnnaBridge 171:3a7713b1edbc 1511 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1512 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1513 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1514 __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1515 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1516 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1517 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1518 __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1519 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1520 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1521 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1522 __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1523 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1524 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1525 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1526 __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1527 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1528 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1529 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1530 __HAL_COMP_COMP6_EXTI_ENABLE_IT())
AnnaBridge 171:3a7713b1edbc 1531 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1532 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1533 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1534 __HAL_COMP_COMP6_EXTI_DISABLE_IT())
AnnaBridge 171:3a7713b1edbc 1535 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1536 ((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1537 ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1538 __HAL_COMP_COMP6_EXTI_GET_FLAG())
AnnaBridge 171:3a7713b1edbc 1539 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1540 ((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1541 ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1542 __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
AnnaBridge 171:3a7713b1edbc 1543 # endif
AnnaBridge 171:3a7713b1edbc 1544 # if defined(STM32F303xE) || defined(STM32F398xx) || defined(STM32F303xC) || defined(STM32F358xx)
AnnaBridge 171:3a7713b1edbc 1545 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1546 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1547 ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1548 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1549 ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1550 ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1551 __HAL_COMP_COMP7_EXTI_ENABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1552 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1553 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1554 ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1555 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1556 ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1557 ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1558 __HAL_COMP_COMP7_EXTI_DISABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1559 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1560 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1561 ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1562 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1563 ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1564 ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1565 __HAL_COMP_COMP7_EXTI_ENABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1566 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1567 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1568 ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1569 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1570 ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1571 ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1572 __HAL_COMP_COMP7_EXTI_DISABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1573 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1574 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1575 ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1576 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1577 ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1578 ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1579 __HAL_COMP_COMP7_EXTI_ENABLE_IT())
AnnaBridge 171:3a7713b1edbc 1580 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1581 ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1582 ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1583 ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1584 ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1585 ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1586 __HAL_COMP_COMP7_EXTI_DISABLE_IT())
AnnaBridge 171:3a7713b1edbc 1587 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1588 ((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1589 ((__FLAG__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1590 ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1591 ((__FLAG__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1592 ((__FLAG__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1593 __HAL_COMP_COMP7_EXTI_GET_FLAG())
AnnaBridge 171:3a7713b1edbc 1594 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1595 ((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1596 ((__FLAG__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1597 ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1598 ((__FLAG__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1599 ((__FLAG__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1600 __HAL_COMP_COMP7_EXTI_CLEAR_FLAG())
AnnaBridge 171:3a7713b1edbc 1601 # endif
AnnaBridge 171:3a7713b1edbc 1602 # if defined(STM32F373xC) ||defined(STM32F378xx)
AnnaBridge 171:3a7713b1edbc 1603 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1604 __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1605 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1606 __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1607 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1608 __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1609 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1610 __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1611 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1612 __HAL_COMP_COMP2_EXTI_ENABLE_IT())
AnnaBridge 171:3a7713b1edbc 1613 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1614 __HAL_COMP_COMP2_EXTI_DISABLE_IT())
AnnaBridge 171:3a7713b1edbc 1615 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1616 __HAL_COMP_COMP2_EXTI_GET_FLAG())
AnnaBridge 171:3a7713b1edbc 1617 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1618 __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
AnnaBridge 171:3a7713b1edbc 1619 # endif
AnnaBridge 171:3a7713b1edbc 1620 #else
AnnaBridge 171:3a7713b1edbc 1621 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1622 __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1623 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1624 __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
AnnaBridge 171:3a7713b1edbc 1625 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1626 __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1627 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
AnnaBridge 171:3a7713b1edbc 1628 __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
AnnaBridge 171:3a7713b1edbc 1629 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1630 __HAL_COMP_COMP2_EXTI_ENABLE_IT())
AnnaBridge 171:3a7713b1edbc 1631 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 1632 __HAL_COMP_COMP2_EXTI_DISABLE_IT())
AnnaBridge 171:3a7713b1edbc 1633 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1634 __HAL_COMP_COMP2_EXTI_GET_FLAG())
AnnaBridge 171:3a7713b1edbc 1635 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 1636 __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
AnnaBridge 171:3a7713b1edbc 1637 #endif
AnnaBridge 171:3a7713b1edbc 1638
AnnaBridge 171:3a7713b1edbc 1639 #define __HAL_COMP_GET_EXTI_LINE COMP_GET_EXTI_LINE
AnnaBridge 171:3a7713b1edbc 1640
AnnaBridge 171:3a7713b1edbc 1641 #if defined(STM32L0) || defined(STM32L4)
AnnaBridge 171:3a7713b1edbc 1642 /* Note: On these STM32 families, the only argument of this macro */
AnnaBridge 171:3a7713b1edbc 1643 /* is COMP_FLAG_LOCK. */
AnnaBridge 171:3a7713b1edbc 1644 /* This macro is replaced by __HAL_COMP_IS_LOCKED with only HAL handle */
AnnaBridge 171:3a7713b1edbc 1645 /* argument. */
AnnaBridge 171:3a7713b1edbc 1646 #define __HAL_COMP_GET_FLAG(__HANDLE__, __FLAG__) (__HAL_COMP_IS_LOCKED(__HANDLE__))
AnnaBridge 171:3a7713b1edbc 1647 #endif
AnnaBridge 171:3a7713b1edbc 1648 /**
AnnaBridge 171:3a7713b1edbc 1649 * @}
AnnaBridge 171:3a7713b1edbc 1650 */
AnnaBridge 171:3a7713b1edbc 1651
AnnaBridge 171:3a7713b1edbc 1652 #if defined(STM32L0) || defined(STM32L4)
AnnaBridge 171:3a7713b1edbc 1653 /** @defgroup HAL_COMP_Aliased_Functions HAL COMP Aliased Functions maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1654 * @{
AnnaBridge 171:3a7713b1edbc 1655 */
AnnaBridge 171:3a7713b1edbc 1656 #define HAL_COMP_Start_IT HAL_COMP_Start /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
AnnaBridge 171:3a7713b1edbc 1657 #define HAL_COMP_Stop_IT HAL_COMP_Stop /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
AnnaBridge 171:3a7713b1edbc 1658 /**
AnnaBridge 171:3a7713b1edbc 1659 * @}
AnnaBridge 171:3a7713b1edbc 1660 */
AnnaBridge 171:3a7713b1edbc 1661 #endif
AnnaBridge 171:3a7713b1edbc 1662
AnnaBridge 171:3a7713b1edbc 1663 /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1664 * @{
AnnaBridge 171:3a7713b1edbc 1665 */
AnnaBridge 171:3a7713b1edbc 1666
AnnaBridge 171:3a7713b1edbc 1667 #define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
AnnaBridge 171:3a7713b1edbc 1668 ((WAVE) == DAC_WAVE_NOISE)|| \
AnnaBridge 171:3a7713b1edbc 1669 ((WAVE) == DAC_WAVE_TRIANGLE))
AnnaBridge 171:3a7713b1edbc 1670
AnnaBridge 171:3a7713b1edbc 1671 /**
AnnaBridge 171:3a7713b1edbc 1672 * @}
AnnaBridge 171:3a7713b1edbc 1673 */
AnnaBridge 171:3a7713b1edbc 1674
AnnaBridge 171:3a7713b1edbc 1675 /** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1676 * @{
AnnaBridge 171:3a7713b1edbc 1677 */
AnnaBridge 171:3a7713b1edbc 1678
AnnaBridge 171:3a7713b1edbc 1679 #define IS_WRPAREA IS_OB_WRPAREA
AnnaBridge 171:3a7713b1edbc 1680 #define IS_TYPEPROGRAM IS_FLASH_TYPEPROGRAM
AnnaBridge 171:3a7713b1edbc 1681 #define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
AnnaBridge 171:3a7713b1edbc 1682 #define IS_TYPEERASE IS_FLASH_TYPEERASE
AnnaBridge 171:3a7713b1edbc 1683 #define IS_NBSECTORS IS_FLASH_NBSECTORS
AnnaBridge 171:3a7713b1edbc 1684 #define IS_OB_WDG_SOURCE IS_OB_IWDG_SOURCE
AnnaBridge 171:3a7713b1edbc 1685
AnnaBridge 171:3a7713b1edbc 1686 /**
AnnaBridge 171:3a7713b1edbc 1687 * @}
AnnaBridge 171:3a7713b1edbc 1688 */
AnnaBridge 171:3a7713b1edbc 1689
AnnaBridge 171:3a7713b1edbc 1690 /** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1691 * @{
AnnaBridge 171:3a7713b1edbc 1692 */
AnnaBridge 171:3a7713b1edbc 1693
AnnaBridge 171:3a7713b1edbc 1694 #define __HAL_I2C_RESET_CR2 I2C_RESET_CR2
AnnaBridge 171:3a7713b1edbc 1695 #define __HAL_I2C_GENERATE_START I2C_GENERATE_START
AnnaBridge 171:3a7713b1edbc 1696 #define __HAL_I2C_FREQ_RANGE I2C_FREQ_RANGE
AnnaBridge 171:3a7713b1edbc 1697 #define __HAL_I2C_RISE_TIME I2C_RISE_TIME
AnnaBridge 171:3a7713b1edbc 1698 #define __HAL_I2C_SPEED_STANDARD I2C_SPEED_STANDARD
AnnaBridge 171:3a7713b1edbc 1699 #define __HAL_I2C_SPEED_FAST I2C_SPEED_FAST
AnnaBridge 171:3a7713b1edbc 1700 #define __HAL_I2C_SPEED I2C_SPEED
AnnaBridge 171:3a7713b1edbc 1701 #define __HAL_I2C_7BIT_ADD_WRITE I2C_7BIT_ADD_WRITE
AnnaBridge 171:3a7713b1edbc 1702 #define __HAL_I2C_7BIT_ADD_READ I2C_7BIT_ADD_READ
AnnaBridge 171:3a7713b1edbc 1703 #define __HAL_I2C_10BIT_ADDRESS I2C_10BIT_ADDRESS
AnnaBridge 171:3a7713b1edbc 1704 #define __HAL_I2C_10BIT_HEADER_WRITE I2C_10BIT_HEADER_WRITE
AnnaBridge 171:3a7713b1edbc 1705 #define __HAL_I2C_10BIT_HEADER_READ I2C_10BIT_HEADER_READ
AnnaBridge 171:3a7713b1edbc 1706 #define __HAL_I2C_MEM_ADD_MSB I2C_MEM_ADD_MSB
AnnaBridge 171:3a7713b1edbc 1707 #define __HAL_I2C_MEM_ADD_LSB I2C_MEM_ADD_LSB
AnnaBridge 171:3a7713b1edbc 1708 #define __HAL_I2C_FREQRANGE I2C_FREQRANGE
AnnaBridge 171:3a7713b1edbc 1709 /**
AnnaBridge 171:3a7713b1edbc 1710 * @}
AnnaBridge 171:3a7713b1edbc 1711 */
AnnaBridge 171:3a7713b1edbc 1712
AnnaBridge 171:3a7713b1edbc 1713 /** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1714 * @{
AnnaBridge 171:3a7713b1edbc 1715 */
AnnaBridge 171:3a7713b1edbc 1716
AnnaBridge 171:3a7713b1edbc 1717 #define IS_I2S_INSTANCE IS_I2S_ALL_INSTANCE
AnnaBridge 171:3a7713b1edbc 1718 #define IS_I2S_INSTANCE_EXT IS_I2S_ALL_INSTANCE_EXT
AnnaBridge 171:3a7713b1edbc 1719
AnnaBridge 171:3a7713b1edbc 1720 /**
AnnaBridge 171:3a7713b1edbc 1721 * @}
AnnaBridge 171:3a7713b1edbc 1722 */
AnnaBridge 171:3a7713b1edbc 1723
AnnaBridge 171:3a7713b1edbc 1724 /** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1725 * @{
AnnaBridge 171:3a7713b1edbc 1726 */
AnnaBridge 171:3a7713b1edbc 1727
AnnaBridge 171:3a7713b1edbc 1728 #define __IRDA_DISABLE __HAL_IRDA_DISABLE
AnnaBridge 171:3a7713b1edbc 1729 #define __IRDA_ENABLE __HAL_IRDA_ENABLE
AnnaBridge 171:3a7713b1edbc 1730
AnnaBridge 171:3a7713b1edbc 1731 #define __HAL_IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
AnnaBridge 171:3a7713b1edbc 1732 #define __HAL_IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
AnnaBridge 171:3a7713b1edbc 1733 #define __IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
AnnaBridge 171:3a7713b1edbc 1734 #define __IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
AnnaBridge 171:3a7713b1edbc 1735
AnnaBridge 171:3a7713b1edbc 1736 #define IS_IRDA_ONEBIT_SAMPLE IS_IRDA_ONE_BIT_SAMPLE
AnnaBridge 171:3a7713b1edbc 1737
AnnaBridge 171:3a7713b1edbc 1738
AnnaBridge 171:3a7713b1edbc 1739 /**
AnnaBridge 171:3a7713b1edbc 1740 * @}
AnnaBridge 171:3a7713b1edbc 1741 */
AnnaBridge 171:3a7713b1edbc 1742
AnnaBridge 171:3a7713b1edbc 1743
AnnaBridge 171:3a7713b1edbc 1744 /** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1745 * @{
AnnaBridge 171:3a7713b1edbc 1746 */
AnnaBridge 171:3a7713b1edbc 1747 #define __HAL_IWDG_ENABLE_WRITE_ACCESS IWDG_ENABLE_WRITE_ACCESS
AnnaBridge 171:3a7713b1edbc 1748 #define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
AnnaBridge 171:3a7713b1edbc 1749 /**
AnnaBridge 171:3a7713b1edbc 1750 * @}
AnnaBridge 171:3a7713b1edbc 1751 */
AnnaBridge 171:3a7713b1edbc 1752
AnnaBridge 171:3a7713b1edbc 1753
AnnaBridge 171:3a7713b1edbc 1754 /** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1755 * @{
AnnaBridge 171:3a7713b1edbc 1756 */
AnnaBridge 171:3a7713b1edbc 1757
AnnaBridge 171:3a7713b1edbc 1758 #define __HAL_LPTIM_ENABLE_INTERRUPT __HAL_LPTIM_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 1759 #define __HAL_LPTIM_DISABLE_INTERRUPT __HAL_LPTIM_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 1760 #define __HAL_LPTIM_GET_ITSTATUS __HAL_LPTIM_GET_IT_SOURCE
AnnaBridge 171:3a7713b1edbc 1761
AnnaBridge 171:3a7713b1edbc 1762 /**
AnnaBridge 171:3a7713b1edbc 1763 * @}
AnnaBridge 171:3a7713b1edbc 1764 */
AnnaBridge 171:3a7713b1edbc 1765
AnnaBridge 171:3a7713b1edbc 1766
AnnaBridge 171:3a7713b1edbc 1767 /** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1768 * @{
AnnaBridge 171:3a7713b1edbc 1769 */
AnnaBridge 171:3a7713b1edbc 1770 #define __OPAMP_CSR_OPAXPD OPAMP_CSR_OPAXPD
AnnaBridge 171:3a7713b1edbc 1771 #define __OPAMP_CSR_S3SELX OPAMP_CSR_S3SELX
AnnaBridge 171:3a7713b1edbc 1772 #define __OPAMP_CSR_S4SELX OPAMP_CSR_S4SELX
AnnaBridge 171:3a7713b1edbc 1773 #define __OPAMP_CSR_S5SELX OPAMP_CSR_S5SELX
AnnaBridge 171:3a7713b1edbc 1774 #define __OPAMP_CSR_S6SELX OPAMP_CSR_S6SELX
AnnaBridge 171:3a7713b1edbc 1775 #define __OPAMP_CSR_OPAXCAL_L OPAMP_CSR_OPAXCAL_L
AnnaBridge 171:3a7713b1edbc 1776 #define __OPAMP_CSR_OPAXCAL_H OPAMP_CSR_OPAXCAL_H
AnnaBridge 171:3a7713b1edbc 1777 #define __OPAMP_CSR_OPAXLPM OPAMP_CSR_OPAXLPM
AnnaBridge 171:3a7713b1edbc 1778 #define __OPAMP_CSR_ALL_SWITCHES OPAMP_CSR_ALL_SWITCHES
AnnaBridge 171:3a7713b1edbc 1779 #define __OPAMP_CSR_ANAWSELX OPAMP_CSR_ANAWSELX
AnnaBridge 171:3a7713b1edbc 1780 #define __OPAMP_CSR_OPAXCALOUT OPAMP_CSR_OPAXCALOUT
AnnaBridge 171:3a7713b1edbc 1781 #define __OPAMP_OFFSET_TRIM_BITSPOSITION OPAMP_OFFSET_TRIM_BITSPOSITION
AnnaBridge 171:3a7713b1edbc 1782 #define __OPAMP_OFFSET_TRIM_SET OPAMP_OFFSET_TRIM_SET
AnnaBridge 171:3a7713b1edbc 1783
AnnaBridge 171:3a7713b1edbc 1784 /**
AnnaBridge 171:3a7713b1edbc 1785 * @}
AnnaBridge 171:3a7713b1edbc 1786 */
AnnaBridge 171:3a7713b1edbc 1787
AnnaBridge 171:3a7713b1edbc 1788
AnnaBridge 171:3a7713b1edbc 1789 /** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1790 * @{
AnnaBridge 171:3a7713b1edbc 1791 */
AnnaBridge 171:3a7713b1edbc 1792 #define __HAL_PVD_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
AnnaBridge 171:3a7713b1edbc 1793 #define __HAL_PVD_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
AnnaBridge 171:3a7713b1edbc 1794 #define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 1795 #define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 1796 #define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 1797 #define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 1798 #define __HAL_PVM_EVENT_DISABLE __HAL_PWR_PVM_EVENT_DISABLE
AnnaBridge 171:3a7713b1edbc 1799 #define __HAL_PVM_EVENT_ENABLE __HAL_PWR_PVM_EVENT_ENABLE
AnnaBridge 171:3a7713b1edbc 1800 #define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
AnnaBridge 171:3a7713b1edbc 1801 #define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
AnnaBridge 171:3a7713b1edbc 1802 #define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
AnnaBridge 171:3a7713b1edbc 1803 #define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
AnnaBridge 171:3a7713b1edbc 1804 #define __HAL_PWR_INTERNALWAKEUP_DISABLE HAL_PWREx_DisableInternalWakeUpLine
AnnaBridge 171:3a7713b1edbc 1805 #define __HAL_PWR_INTERNALWAKEUP_ENABLE HAL_PWREx_EnableInternalWakeUpLine
AnnaBridge 171:3a7713b1edbc 1806 #define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE HAL_PWREx_DisablePullUpPullDownConfig
AnnaBridge 171:3a7713b1edbc 1807 #define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE HAL_PWREx_EnablePullUpPullDownConfig
AnnaBridge 171:3a7713b1edbc 1808 #define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER() do { __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE(); } while(0)
AnnaBridge 171:3a7713b1edbc 1809 #define __HAL_PWR_PVD_EXTI_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
AnnaBridge 171:3a7713b1edbc 1810 #define __HAL_PWR_PVD_EXTI_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
AnnaBridge 171:3a7713b1edbc 1811 #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 1812 #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 1813 #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 1814 #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 1815 #define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 1816 #define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 1817 #define __HAL_PWR_PVM_DISABLE() do { HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2();HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4(); } while(0)
AnnaBridge 171:3a7713b1edbc 1818 #define __HAL_PWR_PVM_ENABLE() do { HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2();HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4(); } while(0)
AnnaBridge 171:3a7713b1edbc 1819 #define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE HAL_PWREx_DisableSRAM2ContentRetention
AnnaBridge 171:3a7713b1edbc 1820 #define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE HAL_PWREx_EnableSRAM2ContentRetention
AnnaBridge 171:3a7713b1edbc 1821 #define __HAL_PWR_VDDIO2_DISABLE HAL_PWREx_DisableVddIO2
AnnaBridge 171:3a7713b1edbc 1822 #define __HAL_PWR_VDDIO2_ENABLE HAL_PWREx_EnableVddIO2
AnnaBridge 171:3a7713b1edbc 1823 #define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 1824 #define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 1825 #define __HAL_PWR_VDDUSB_DISABLE HAL_PWREx_DisableVddUSB
AnnaBridge 171:3a7713b1edbc 1826 #define __HAL_PWR_VDDUSB_ENABLE HAL_PWREx_EnableVddUSB
AnnaBridge 171:3a7713b1edbc 1827
AnnaBridge 171:3a7713b1edbc 1828 #if defined (STM32F4)
AnnaBridge 171:3a7713b1edbc 1829 #define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_ENABLE_IT()
AnnaBridge 171:3a7713b1edbc 1830 #define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_DISABLE_IT()
AnnaBridge 171:3a7713b1edbc 1831 #define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GET_FLAG()
AnnaBridge 171:3a7713b1edbc 1832 #define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
AnnaBridge 171:3a7713b1edbc 1833 #define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
AnnaBridge 171:3a7713b1edbc 1834 #else
AnnaBridge 171:3a7713b1edbc 1835 #define __HAL_PVD_EXTI_CLEAR_FLAG __HAL_PWR_PVD_EXTI_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 1836 #define __HAL_PVD_EXTI_DISABLE_IT __HAL_PWR_PVD_EXTI_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 1837 #define __HAL_PVD_EXTI_ENABLE_IT __HAL_PWR_PVD_EXTI_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 1838 #define __HAL_PVD_EXTI_GENERATE_SWIT __HAL_PWR_PVD_EXTI_GENERATE_SWIT
AnnaBridge 171:3a7713b1edbc 1839 #define __HAL_PVD_EXTI_GET_FLAG __HAL_PWR_PVD_EXTI_GET_FLAG
AnnaBridge 171:3a7713b1edbc 1840 #endif /* STM32F4 */
AnnaBridge 171:3a7713b1edbc 1841 /**
AnnaBridge 171:3a7713b1edbc 1842 * @}
AnnaBridge 171:3a7713b1edbc 1843 */
AnnaBridge 171:3a7713b1edbc 1844
AnnaBridge 171:3a7713b1edbc 1845
AnnaBridge 171:3a7713b1edbc 1846 /** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 1847 * @{
AnnaBridge 171:3a7713b1edbc 1848 */
AnnaBridge 171:3a7713b1edbc 1849
AnnaBridge 171:3a7713b1edbc 1850 #define RCC_StopWakeUpClock_MSI RCC_STOP_WAKEUPCLOCK_MSI
AnnaBridge 171:3a7713b1edbc 1851 #define RCC_StopWakeUpClock_HSI RCC_STOP_WAKEUPCLOCK_HSI
AnnaBridge 171:3a7713b1edbc 1852
AnnaBridge 171:3a7713b1edbc 1853 #define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
AnnaBridge 171:3a7713b1edbc 1854 #define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
AnnaBridge 171:3a7713b1edbc 1855
AnnaBridge 171:3a7713b1edbc 1856 #define __ADC_CLK_DISABLE __HAL_RCC_ADC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1857 #define __ADC_CLK_ENABLE __HAL_RCC_ADC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1858 #define __ADC_CLK_SLEEP_DISABLE __HAL_RCC_ADC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1859 #define __ADC_CLK_SLEEP_ENABLE __HAL_RCC_ADC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1860 #define __ADC_FORCE_RESET __HAL_RCC_ADC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1861 #define __ADC_RELEASE_RESET __HAL_RCC_ADC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1862 #define __ADC1_CLK_DISABLE __HAL_RCC_ADC1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1863 #define __ADC1_CLK_ENABLE __HAL_RCC_ADC1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1864 #define __ADC1_FORCE_RESET __HAL_RCC_ADC1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1865 #define __ADC1_RELEASE_RESET __HAL_RCC_ADC1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1866 #define __ADC1_CLK_SLEEP_ENABLE __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1867 #define __ADC1_CLK_SLEEP_DISABLE __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1868 #define __ADC2_CLK_DISABLE __HAL_RCC_ADC2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1869 #define __ADC2_CLK_ENABLE __HAL_RCC_ADC2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1870 #define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1871 #define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1872 #define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1873 #define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1874 #define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1875 #define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1876 #define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1877 #define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1878 #define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1879 #define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1880 #define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1881 #define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1882 #define __CRYP_CLK_SLEEP_ENABLE __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1883 #define __CRYP_CLK_SLEEP_DISABLE __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1884 #define __CRYP_CLK_ENABLE __HAL_RCC_CRYP_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1885 #define __CRYP_CLK_DISABLE __HAL_RCC_CRYP_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1886 #define __CRYP_FORCE_RESET __HAL_RCC_CRYP_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1887 #define __CRYP_RELEASE_RESET __HAL_RCC_CRYP_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1888 #define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1889 #define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1890 #define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1891 #define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1892 #define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1893 #define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1894 #define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1895 #define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1896 #define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1897 #define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1898 #define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1899 #define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1900 #define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1901 #define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1902 #define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1903 #define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1904 #define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1905 #define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1906 #define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1907 #define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1908 #define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1909 #define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1910 #define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1911 #define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1912 #define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1913 #define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1914 #define __CAN_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1915 #define __CAN_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1916 #define __CAN_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1917 #define __CAN_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1918 #define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1919 #define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1920 #define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1921 #define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1922 #define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1923 #define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1924 #define __COMP_CLK_DISABLE __HAL_RCC_COMP_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1925 #define __COMP_CLK_ENABLE __HAL_RCC_COMP_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1926 #define __COMP_FORCE_RESET __HAL_RCC_COMP_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1927 #define __COMP_RELEASE_RESET __HAL_RCC_COMP_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1928 #define __COMP_CLK_SLEEP_ENABLE __HAL_RCC_COMP_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1929 #define __COMP_CLK_SLEEP_DISABLE __HAL_RCC_COMP_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1930 #define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1931 #define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1932 #define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1933 #define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1934 #define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1935 #define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1936 #define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1937 #define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1938 #define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1939 #define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1940 #define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1941 #define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1942 #define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1943 #define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1944 #define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1945 #define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1946 #define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1947 #define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1948 #define __DBGMCU_CLK_ENABLE __HAL_RCC_DBGMCU_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1949 #define __DBGMCU_CLK_DISABLE __HAL_RCC_DBGMCU_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1950 #define __DBGMCU_FORCE_RESET __HAL_RCC_DBGMCU_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1951 #define __DBGMCU_RELEASE_RESET __HAL_RCC_DBGMCU_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1952 #define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1953 #define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1954 #define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1955 #define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1956 #define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1957 #define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1958 #define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1959 #define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1960 #define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1961 #define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1962 #define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1963 #define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1964 #define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1965 #define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1966 #define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1967 #define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1968 #define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1969 #define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1970 #define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1971 #define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1972 #define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1973 #define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1974 #define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1975 #define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1976 #define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1977 #define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1978 #define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1979 #define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1980 #define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1981 #define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1982 #define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1983 #define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1984 #define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1985 #define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1986 #define __FLITF_CLK_DISABLE __HAL_RCC_FLITF_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1987 #define __FLITF_CLK_ENABLE __HAL_RCC_FLITF_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1988 #define __FLITF_FORCE_RESET __HAL_RCC_FLITF_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1989 #define __FLITF_RELEASE_RESET __HAL_RCC_FLITF_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1990 #define __FLITF_CLK_SLEEP_ENABLE __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1991 #define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1992 #define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1993 #define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 1994 #define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 1995 #define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 1996 #define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 1997 #define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 1998 #define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 1999 #define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2000 #define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2001 #define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2002 #define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2003 #define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2004 #define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2005 #define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2006 #define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2007 #define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2008 #define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2009 #define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2010 #define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2011 #define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2012 #define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2013 #define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2014 #define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2015 #define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2016 #define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2017 #define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2018 #define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2019 #define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2020 #define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2021 #define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2022 #define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2023 #define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2024 #define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2025 #define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2026 #define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2027 #define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2028 #define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2029 #define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2030 #define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2031 #define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2032 #define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2033 #define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2034 #define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2035 #define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2036 #define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2037 #define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2038 #define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2039 #define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2040 #define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2041 #define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2042 #define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2043 #define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2044 #define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2045 #define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2046 #define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2047 #define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2048 #define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2049 #define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2050 #define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2051 #define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2052 #define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2053 #define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2054 #define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2055 #define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2056 #define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2057 #define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2058 #define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2059 #define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2060 #define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2061 #define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2062 #define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2063 #define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2064 #define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2065 #define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2066 #define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2067 #define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2068 #define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2069 #define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2070 #define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2071 #define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2072 #define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2073 #define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2074 #define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2075 #define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2076 #define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2077 #define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2078 #define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2079 #define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2080 #define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2081 #define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2082 #define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2083 #define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2084 #define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2085 #define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2086 #define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2087 #define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2088 #define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2089 #define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2090 #define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2091 #define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2092 #define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2093 #define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2094 #define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2095 #define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2096 #define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2097 #define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2098 #define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2099 #define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2100 #define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2101 #define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2102 #define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2103 #define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2104 #define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2105 #define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2106 #define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2107 #define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2108 #define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2109 #define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2110 #define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2111 #define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2112 #define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2113 #define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2114 #define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2115 #define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2116 #define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2117 #define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2118 #define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2119 #define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2120 #define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2121 #define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2122 #define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2123 #define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2124 #define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2125 #define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2126 #define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2127 #define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2128 #define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2129 #define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2130 #define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2131 #define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2132 #define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2133 #define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2134 #define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2135 #define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2136 #define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2137 #define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2138 #define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2139 #define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2140 #define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2141 #define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2142 #define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2143 #define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2144 #define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2145 #define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2146 #define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2147 #define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2148 #define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2149 #define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2150 #define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2151 #define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2152 #define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2153 #define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2154 #define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2155 #define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2156 #define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2157 #define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2158 #define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2159 #define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2160 #define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2161 #define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2162 #define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2163 #define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2164 #define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2165 #define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2166 #define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2167 #define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2168 #define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2169 #define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2170 #define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2171 #define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2172 #define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2173 #define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2174 #define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2175 #define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2176 #define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2177 #define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2178 #define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2179 #define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2180 #define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2181 #define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2182 #define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2183 #define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2184 #define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2185 #define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2186 #define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2187 #define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2188 #define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2189 #define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2190 #define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2191 #define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2192 #define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2193 #define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2194 #define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2195 #define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2196 #define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2197 #define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2198 #define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2199 #define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2200 #define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2201 #define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2202 #define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2203 #define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2204 #define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2205 #define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2206 #define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2207 #define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2208 #define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2209 #define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2210 #define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2211 #define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2212 #define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2213 #define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2214 #define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2215 #define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2216 #define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2217 #define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2218 #define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2219 #define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2220 #define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2221 #define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2222 #define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2223 #define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2224 #define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2225 #define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2226 #define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2227 #define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2228 #define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2229 #define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2230 #define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2231 #define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2232 #define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2233 #define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2234 #define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2235 #define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2236 #define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2237 #define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2238 #define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2239 #define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2240 #define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2241 #define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2242 #define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2243 #define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2244 #define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2245 #define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2246 #define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2247 #define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2248 #define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2249 #define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2250 #define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2251 #define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2252 #define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2253 #define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2254 #define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2255 #define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2256 #define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2257 #define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2258 #define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2259 #define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2260 #define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2261 #define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2262 #define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2263 #define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2264 #define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2265 #define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2266 #define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2267 #define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2268 #define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2269 #define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2270 #define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2271 #define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2272 #define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2273 #define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2274 #define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2275 #define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2276 #define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2277 #define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2278 #define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2279 #define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2280 #define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2281 #define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2282 #define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2283 #define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2284 #define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2285 #define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2286 #define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2287 #define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2288 #define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2289 #define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2290 #define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2291 #define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2292 #define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2293 #define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2294 #define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2295 #define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2296 #define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2297 #define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2298 #define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2299 #define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2300 #define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2301 #define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2302 #define __USART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2303 #define __USART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2304 #define __USART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2305 #define __USART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2306 #define __USART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2307 #define __USART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2308 #define __USART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2309 #define __USART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2310 #define __USART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2311 #define __USART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2312 #define __USART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2313 #define __USART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2314 #define __USART7_CLK_DISABLE __HAL_RCC_UART7_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2315 #define __USART7_CLK_ENABLE __HAL_RCC_UART7_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2316 #define __USART7_FORCE_RESET __HAL_RCC_UART7_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2317 #define __USART7_RELEASE_RESET __HAL_RCC_UART7_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2318 #define __USART8_CLK_DISABLE __HAL_RCC_UART8_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2319 #define __USART8_CLK_ENABLE __HAL_RCC_UART8_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2320 #define __USART8_FORCE_RESET __HAL_RCC_UART8_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2321 #define __USART8_RELEASE_RESET __HAL_RCC_UART8_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2322 #define __USB_CLK_DISABLE __HAL_RCC_USB_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2323 #define __USB_CLK_ENABLE __HAL_RCC_USB_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2324 #define __USB_FORCE_RESET __HAL_RCC_USB_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2325 #define __USB_CLK_SLEEP_ENABLE __HAL_RCC_USB_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2326 #define __USB_CLK_SLEEP_DISABLE __HAL_RCC_USB_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2327 #define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2328 #define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2329 #define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2330 #define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2331 #define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2332 #define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2333 #define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2334 #define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2335 #define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2336 #define __TIM21_CLK_ENABLE __HAL_RCC_TIM21_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2337 #define __TIM21_CLK_DISABLE __HAL_RCC_TIM21_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2338 #define __TIM21_FORCE_RESET __HAL_RCC_TIM21_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2339 #define __TIM21_RELEASE_RESET __HAL_RCC_TIM21_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2340 #define __TIM21_CLK_SLEEP_ENABLE __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2341 #define __TIM21_CLK_SLEEP_DISABLE __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2342 #define __TIM22_CLK_ENABLE __HAL_RCC_TIM22_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2343 #define __TIM22_CLK_DISABLE __HAL_RCC_TIM22_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2344 #define __TIM22_FORCE_RESET __HAL_RCC_TIM22_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2345 #define __TIM22_RELEASE_RESET __HAL_RCC_TIM22_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2346 #define __TIM22_CLK_SLEEP_ENABLE __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2347 #define __TIM22_CLK_SLEEP_DISABLE __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2348 #define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2349 #define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2350 #define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2351 #define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2352 #define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2353 #define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2354 #define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
AnnaBridge 171:3a7713b1edbc 2355 #define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
AnnaBridge 171:3a7713b1edbc 2356
AnnaBridge 171:3a7713b1edbc 2357 #define __USB_OTG_FS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2358 #define __USB_OTG_FS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2359 #define __USB_OTG_FS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2360 #define __USB_OTG_FS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2361 #define __USB_OTG_HS_CLK_DISABLE __HAL_RCC_USB_OTG_HS_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2362 #define __USB_OTG_HS_CLK_ENABLE __HAL_RCC_USB_OTG_HS_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2363 #define __USB_OTG_HS_ULPI_CLK_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2364 #define __USB_OTG_HS_ULPI_CLK_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2365 #define __TIM9_CLK_SLEEP_ENABLE __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2366 #define __TIM9_CLK_SLEEP_DISABLE __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2367 #define __TIM10_CLK_SLEEP_ENABLE __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2368 #define __TIM10_CLK_SLEEP_DISABLE __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2369 #define __TIM11_CLK_SLEEP_ENABLE __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2370 #define __TIM11_CLK_SLEEP_DISABLE __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2371 #define __ETHMACPTP_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2372 #define __ETHMACPTP_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2373 #define __ETHMACPTP_CLK_ENABLE __HAL_RCC_ETHMACPTP_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2374 #define __ETHMACPTP_CLK_DISABLE __HAL_RCC_ETHMACPTP_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2375 #define __HASH_CLK_ENABLE __HAL_RCC_HASH_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2376 #define __HASH_FORCE_RESET __HAL_RCC_HASH_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2377 #define __HASH_RELEASE_RESET __HAL_RCC_HASH_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2378 #define __HASH_CLK_SLEEP_ENABLE __HAL_RCC_HASH_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2379 #define __HASH_CLK_SLEEP_DISABLE __HAL_RCC_HASH_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2380 #define __HASH_CLK_DISABLE __HAL_RCC_HASH_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2381 #define __SPI5_CLK_ENABLE __HAL_RCC_SPI5_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2382 #define __SPI5_CLK_DISABLE __HAL_RCC_SPI5_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2383 #define __SPI5_FORCE_RESET __HAL_RCC_SPI5_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2384 #define __SPI5_RELEASE_RESET __HAL_RCC_SPI5_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2385 #define __SPI5_CLK_SLEEP_ENABLE __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2386 #define __SPI5_CLK_SLEEP_DISABLE __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2387 #define __SPI6_CLK_ENABLE __HAL_RCC_SPI6_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2388 #define __SPI6_CLK_DISABLE __HAL_RCC_SPI6_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2389 #define __SPI6_FORCE_RESET __HAL_RCC_SPI6_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2390 #define __SPI6_RELEASE_RESET __HAL_RCC_SPI6_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2391 #define __SPI6_CLK_SLEEP_ENABLE __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2392 #define __SPI6_CLK_SLEEP_DISABLE __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2393 #define __LTDC_CLK_ENABLE __HAL_RCC_LTDC_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2394 #define __LTDC_CLK_DISABLE __HAL_RCC_LTDC_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2395 #define __LTDC_FORCE_RESET __HAL_RCC_LTDC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2396 #define __LTDC_RELEASE_RESET __HAL_RCC_LTDC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2397 #define __LTDC_CLK_SLEEP_ENABLE __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2398 #define __ETHMAC_CLK_SLEEP_ENABLE __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2399 #define __ETHMAC_CLK_SLEEP_DISABLE __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2400 #define __ETHMACTX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2401 #define __ETHMACTX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2402 #define __ETHMACRX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2403 #define __ETHMACRX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2404 #define __TIM12_CLK_SLEEP_ENABLE __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2405 #define __TIM12_CLK_SLEEP_DISABLE __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2406 #define __TIM13_CLK_SLEEP_ENABLE __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2407 #define __TIM13_CLK_SLEEP_DISABLE __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2408 #define __TIM14_CLK_SLEEP_ENABLE __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2409 #define __TIM14_CLK_SLEEP_DISABLE __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2410 #define __BKPSRAM_CLK_ENABLE __HAL_RCC_BKPSRAM_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2411 #define __BKPSRAM_CLK_DISABLE __HAL_RCC_BKPSRAM_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2412 #define __BKPSRAM_CLK_SLEEP_ENABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2413 #define __BKPSRAM_CLK_SLEEP_DISABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2414 #define __CCMDATARAMEN_CLK_ENABLE __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2415 #define __CCMDATARAMEN_CLK_DISABLE __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2416 #define __USART6_CLK_ENABLE __HAL_RCC_USART6_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2417 #define __USART6_CLK_DISABLE __HAL_RCC_USART6_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2418 #define __USART6_FORCE_RESET __HAL_RCC_USART6_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2419 #define __USART6_RELEASE_RESET __HAL_RCC_USART6_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2420 #define __USART6_CLK_SLEEP_ENABLE __HAL_RCC_USART6_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2421 #define __USART6_CLK_SLEEP_DISABLE __HAL_RCC_USART6_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2422 #define __SPI4_CLK_ENABLE __HAL_RCC_SPI4_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2423 #define __SPI4_CLK_DISABLE __HAL_RCC_SPI4_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2424 #define __SPI4_FORCE_RESET __HAL_RCC_SPI4_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2425 #define __SPI4_RELEASE_RESET __HAL_RCC_SPI4_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2426 #define __SPI4_CLK_SLEEP_ENABLE __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2427 #define __SPI4_CLK_SLEEP_DISABLE __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2428 #define __GPIOI_CLK_ENABLE __HAL_RCC_GPIOI_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2429 #define __GPIOI_CLK_DISABLE __HAL_RCC_GPIOI_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2430 #define __GPIOI_FORCE_RESET __HAL_RCC_GPIOI_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2431 #define __GPIOI_RELEASE_RESET __HAL_RCC_GPIOI_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2432 #define __GPIOI_CLK_SLEEP_ENABLE __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2433 #define __GPIOI_CLK_SLEEP_DISABLE __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2434 #define __GPIOJ_CLK_ENABLE __HAL_RCC_GPIOJ_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2435 #define __GPIOJ_CLK_DISABLE __HAL_RCC_GPIOJ_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2436 #define __GPIOJ_FORCE_RESET __HAL_RCC_GPIOJ_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2437 #define __GPIOJ_RELEASE_RESET __HAL_RCC_GPIOJ_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2438 #define __GPIOJ_CLK_SLEEP_ENABLE __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2439 #define __GPIOJ_CLK_SLEEP_DISABLE __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2440 #define __GPIOK_CLK_ENABLE __HAL_RCC_GPIOK_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2441 #define __GPIOK_CLK_DISABLE __HAL_RCC_GPIOK_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2442 #define __GPIOK_RELEASE_RESET __HAL_RCC_GPIOK_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2443 #define __GPIOK_CLK_SLEEP_ENABLE __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2444 #define __GPIOK_CLK_SLEEP_DISABLE __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2445 #define __ETH_CLK_ENABLE __HAL_RCC_ETH_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2446 #define __ETH_CLK_DISABLE __HAL_RCC_ETH_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2447 #define __DCMI_CLK_ENABLE __HAL_RCC_DCMI_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2448 #define __DCMI_CLK_DISABLE __HAL_RCC_DCMI_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2449 #define __DCMI_FORCE_RESET __HAL_RCC_DCMI_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2450 #define __DCMI_RELEASE_RESET __HAL_RCC_DCMI_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2451 #define __DCMI_CLK_SLEEP_ENABLE __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2452 #define __DCMI_CLK_SLEEP_DISABLE __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2453 #define __UART7_CLK_ENABLE __HAL_RCC_UART7_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2454 #define __UART7_CLK_DISABLE __HAL_RCC_UART7_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2455 #define __UART7_RELEASE_RESET __HAL_RCC_UART7_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2456 #define __UART7_FORCE_RESET __HAL_RCC_UART7_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2457 #define __UART7_CLK_SLEEP_ENABLE __HAL_RCC_UART7_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2458 #define __UART7_CLK_SLEEP_DISABLE __HAL_RCC_UART7_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2459 #define __UART8_CLK_ENABLE __HAL_RCC_UART8_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2460 #define __UART8_CLK_DISABLE __HAL_RCC_UART8_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2461 #define __UART8_FORCE_RESET __HAL_RCC_UART8_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2462 #define __UART8_RELEASE_RESET __HAL_RCC_UART8_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2463 #define __UART8_CLK_SLEEP_ENABLE __HAL_RCC_UART8_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2464 #define __UART8_CLK_SLEEP_DISABLE __HAL_RCC_UART8_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2465 #define __OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2466 #define __OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2467 #define __OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2468 #define __OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2469 #define __OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2470 #define __OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2471 #define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2472 #define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2473 #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
AnnaBridge 171:3a7713b1edbc 2474 #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
AnnaBridge 171:3a7713b1edbc 2475 #define __HAL_RCC_OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2476 #define __HAL_RCC_OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2477 #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2478 #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2479 #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
AnnaBridge 171:3a7713b1edbc 2480 #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
AnnaBridge 171:3a7713b1edbc 2481 #define __SRAM3_CLK_SLEEP_ENABLE __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2482 #define __CAN2_CLK_SLEEP_ENABLE __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2483 #define __CAN2_CLK_SLEEP_DISABLE __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2484 #define __DAC_CLK_SLEEP_ENABLE __HAL_RCC_DAC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2485 #define __DAC_CLK_SLEEP_DISABLE __HAL_RCC_DAC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2486 #define __ADC2_CLK_SLEEP_ENABLE __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2487 #define __ADC2_CLK_SLEEP_DISABLE __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2488 #define __ADC3_CLK_SLEEP_ENABLE __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2489 #define __ADC3_CLK_SLEEP_DISABLE __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2490 #define __FSMC_FORCE_RESET __HAL_RCC_FSMC_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2491 #define __FSMC_RELEASE_RESET __HAL_RCC_FSMC_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2492 #define __FSMC_CLK_SLEEP_ENABLE __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2493 #define __FSMC_CLK_SLEEP_DISABLE __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2494 #define __SDIO_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2495 #define __SDIO_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2496 #define __SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2497 #define __SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2498 #define __DMA2D_CLK_ENABLE __HAL_RCC_DMA2D_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2499 #define __DMA2D_CLK_DISABLE __HAL_RCC_DMA2D_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2500 #define __DMA2D_FORCE_RESET __HAL_RCC_DMA2D_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2501 #define __DMA2D_RELEASE_RESET __HAL_RCC_DMA2D_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2502 #define __DMA2D_CLK_SLEEP_ENABLE __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2503 #define __DMA2D_CLK_SLEEP_DISABLE __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2504
AnnaBridge 171:3a7713b1edbc 2505 /* alias define maintained for legacy */
AnnaBridge 171:3a7713b1edbc 2506 #define __HAL_RCC_OTGFS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2507 #define __HAL_RCC_OTGFS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2508
AnnaBridge 171:3a7713b1edbc 2509 #define __ADC12_CLK_ENABLE __HAL_RCC_ADC12_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2510 #define __ADC12_CLK_DISABLE __HAL_RCC_ADC12_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2511 #define __ADC34_CLK_ENABLE __HAL_RCC_ADC34_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2512 #define __ADC34_CLK_DISABLE __HAL_RCC_ADC34_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2513 #define __DAC2_CLK_ENABLE __HAL_RCC_DAC2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2514 #define __DAC2_CLK_DISABLE __HAL_RCC_DAC2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2515 #define __TIM18_CLK_ENABLE __HAL_RCC_TIM18_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2516 #define __TIM18_CLK_DISABLE __HAL_RCC_TIM18_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2517 #define __TIM19_CLK_ENABLE __HAL_RCC_TIM19_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2518 #define __TIM19_CLK_DISABLE __HAL_RCC_TIM19_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2519 #define __TIM20_CLK_ENABLE __HAL_RCC_TIM20_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2520 #define __TIM20_CLK_DISABLE __HAL_RCC_TIM20_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2521 #define __HRTIM1_CLK_ENABLE __HAL_RCC_HRTIM1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2522 #define __HRTIM1_CLK_DISABLE __HAL_RCC_HRTIM1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2523 #define __SDADC1_CLK_ENABLE __HAL_RCC_SDADC1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2524 #define __SDADC2_CLK_ENABLE __HAL_RCC_SDADC2_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2525 #define __SDADC3_CLK_ENABLE __HAL_RCC_SDADC3_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2526 #define __SDADC1_CLK_DISABLE __HAL_RCC_SDADC1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2527 #define __SDADC2_CLK_DISABLE __HAL_RCC_SDADC2_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2528 #define __SDADC3_CLK_DISABLE __HAL_RCC_SDADC3_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2529
AnnaBridge 171:3a7713b1edbc 2530 #define __ADC12_FORCE_RESET __HAL_RCC_ADC12_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2531 #define __ADC12_RELEASE_RESET __HAL_RCC_ADC12_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2532 #define __ADC34_FORCE_RESET __HAL_RCC_ADC34_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2533 #define __ADC34_RELEASE_RESET __HAL_RCC_ADC34_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2534 #define __DAC2_FORCE_RESET __HAL_RCC_DAC2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2535 #define __DAC2_RELEASE_RESET __HAL_RCC_DAC2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2536 #define __TIM18_FORCE_RESET __HAL_RCC_TIM18_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2537 #define __TIM18_RELEASE_RESET __HAL_RCC_TIM18_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2538 #define __TIM19_FORCE_RESET __HAL_RCC_TIM19_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2539 #define __TIM19_RELEASE_RESET __HAL_RCC_TIM19_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2540 #define __TIM20_FORCE_RESET __HAL_RCC_TIM20_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2541 #define __TIM20_RELEASE_RESET __HAL_RCC_TIM20_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2542 #define __HRTIM1_FORCE_RESET __HAL_RCC_HRTIM1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2543 #define __HRTIM1_RELEASE_RESET __HAL_RCC_HRTIM1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2544 #define __SDADC1_FORCE_RESET __HAL_RCC_SDADC1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2545 #define __SDADC2_FORCE_RESET __HAL_RCC_SDADC2_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2546 #define __SDADC3_FORCE_RESET __HAL_RCC_SDADC3_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2547 #define __SDADC1_RELEASE_RESET __HAL_RCC_SDADC1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2548 #define __SDADC2_RELEASE_RESET __HAL_RCC_SDADC2_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2549 #define __SDADC3_RELEASE_RESET __HAL_RCC_SDADC3_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2550
AnnaBridge 171:3a7713b1edbc 2551 #define __ADC1_IS_CLK_ENABLED __HAL_RCC_ADC1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2552 #define __ADC1_IS_CLK_DISABLED __HAL_RCC_ADC1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2553 #define __ADC12_IS_CLK_ENABLED __HAL_RCC_ADC12_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2554 #define __ADC12_IS_CLK_DISABLED __HAL_RCC_ADC12_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2555 #define __ADC34_IS_CLK_ENABLED __HAL_RCC_ADC34_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2556 #define __ADC34_IS_CLK_DISABLED __HAL_RCC_ADC34_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2557 #define __CEC_IS_CLK_ENABLED __HAL_RCC_CEC_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2558 #define __CEC_IS_CLK_DISABLED __HAL_RCC_CEC_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2559 #define __CRC_IS_CLK_ENABLED __HAL_RCC_CRC_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2560 #define __CRC_IS_CLK_DISABLED __HAL_RCC_CRC_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2561 #define __DAC1_IS_CLK_ENABLED __HAL_RCC_DAC1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2562 #define __DAC1_IS_CLK_DISABLED __HAL_RCC_DAC1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2563 #define __DAC2_IS_CLK_ENABLED __HAL_RCC_DAC2_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2564 #define __DAC2_IS_CLK_DISABLED __HAL_RCC_DAC2_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2565 #define __DMA1_IS_CLK_ENABLED __HAL_RCC_DMA1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2566 #define __DMA1_IS_CLK_DISABLED __HAL_RCC_DMA1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2567 #define __DMA2_IS_CLK_ENABLED __HAL_RCC_DMA2_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2568 #define __DMA2_IS_CLK_DISABLED __HAL_RCC_DMA2_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2569 #define __FLITF_IS_CLK_ENABLED __HAL_RCC_FLITF_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2570 #define __FLITF_IS_CLK_DISABLED __HAL_RCC_FLITF_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2571 #define __FMC_IS_CLK_ENABLED __HAL_RCC_FMC_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2572 #define __FMC_IS_CLK_DISABLED __HAL_RCC_FMC_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2573 #define __GPIOA_IS_CLK_ENABLED __HAL_RCC_GPIOA_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2574 #define __GPIOA_IS_CLK_DISABLED __HAL_RCC_GPIOA_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2575 #define __GPIOB_IS_CLK_ENABLED __HAL_RCC_GPIOB_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2576 #define __GPIOB_IS_CLK_DISABLED __HAL_RCC_GPIOB_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2577 #define __GPIOC_IS_CLK_ENABLED __HAL_RCC_GPIOC_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2578 #define __GPIOC_IS_CLK_DISABLED __HAL_RCC_GPIOC_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2579 #define __GPIOD_IS_CLK_ENABLED __HAL_RCC_GPIOD_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2580 #define __GPIOD_IS_CLK_DISABLED __HAL_RCC_GPIOD_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2581 #define __GPIOE_IS_CLK_ENABLED __HAL_RCC_GPIOE_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2582 #define __GPIOE_IS_CLK_DISABLED __HAL_RCC_GPIOE_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2583 #define __GPIOF_IS_CLK_ENABLED __HAL_RCC_GPIOF_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2584 #define __GPIOF_IS_CLK_DISABLED __HAL_RCC_GPIOF_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2585 #define __GPIOG_IS_CLK_ENABLED __HAL_RCC_GPIOG_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2586 #define __GPIOG_IS_CLK_DISABLED __HAL_RCC_GPIOG_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2587 #define __GPIOH_IS_CLK_ENABLED __HAL_RCC_GPIOH_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2588 #define __GPIOH_IS_CLK_DISABLED __HAL_RCC_GPIOH_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2589 #define __HRTIM1_IS_CLK_ENABLED __HAL_RCC_HRTIM1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2590 #define __HRTIM1_IS_CLK_DISABLED __HAL_RCC_HRTIM1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2591 #define __I2C1_IS_CLK_ENABLED __HAL_RCC_I2C1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2592 #define __I2C1_IS_CLK_DISABLED __HAL_RCC_I2C1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2593 #define __I2C2_IS_CLK_ENABLED __HAL_RCC_I2C2_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2594 #define __I2C2_IS_CLK_DISABLED __HAL_RCC_I2C2_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2595 #define __I2C3_IS_CLK_ENABLED __HAL_RCC_I2C3_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2596 #define __I2C3_IS_CLK_DISABLED __HAL_RCC_I2C3_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2597 #define __PWR_IS_CLK_ENABLED __HAL_RCC_PWR_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2598 #define __PWR_IS_CLK_DISABLED __HAL_RCC_PWR_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2599 #define __SYSCFG_IS_CLK_ENABLED __HAL_RCC_SYSCFG_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2600 #define __SYSCFG_IS_CLK_DISABLED __HAL_RCC_SYSCFG_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2601 #define __SPI1_IS_CLK_ENABLED __HAL_RCC_SPI1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2602 #define __SPI1_IS_CLK_DISABLED __HAL_RCC_SPI1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2603 #define __SPI2_IS_CLK_ENABLED __HAL_RCC_SPI2_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2604 #define __SPI2_IS_CLK_DISABLED __HAL_RCC_SPI2_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2605 #define __SPI3_IS_CLK_ENABLED __HAL_RCC_SPI3_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2606 #define __SPI3_IS_CLK_DISABLED __HAL_RCC_SPI3_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2607 #define __SPI4_IS_CLK_ENABLED __HAL_RCC_SPI4_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2608 #define __SPI4_IS_CLK_DISABLED __HAL_RCC_SPI4_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2609 #define __SDADC1_IS_CLK_ENABLED __HAL_RCC_SDADC1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2610 #define __SDADC1_IS_CLK_DISABLED __HAL_RCC_SDADC1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2611 #define __SDADC2_IS_CLK_ENABLED __HAL_RCC_SDADC2_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2612 #define __SDADC2_IS_CLK_DISABLED __HAL_RCC_SDADC2_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2613 #define __SDADC3_IS_CLK_ENABLED __HAL_RCC_SDADC3_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2614 #define __SDADC3_IS_CLK_DISABLED __HAL_RCC_SDADC3_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2615 #define __SRAM_IS_CLK_ENABLED __HAL_RCC_SRAM_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2616 #define __SRAM_IS_CLK_DISABLED __HAL_RCC_SRAM_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2617 #define __TIM1_IS_CLK_ENABLED __HAL_RCC_TIM1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2618 #define __TIM1_IS_CLK_DISABLED __HAL_RCC_TIM1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2619 #define __TIM2_IS_CLK_ENABLED __HAL_RCC_TIM2_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2620 #define __TIM2_IS_CLK_DISABLED __HAL_RCC_TIM2_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2621 #define __TIM3_IS_CLK_ENABLED __HAL_RCC_TIM3_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2622 #define __TIM3_IS_CLK_DISABLED __HAL_RCC_TIM3_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2623 #define __TIM4_IS_CLK_ENABLED __HAL_RCC_TIM4_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2624 #define __TIM4_IS_CLK_DISABLED __HAL_RCC_TIM4_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2625 #define __TIM5_IS_CLK_ENABLED __HAL_RCC_TIM5_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2626 #define __TIM5_IS_CLK_DISABLED __HAL_RCC_TIM5_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2627 #define __TIM6_IS_CLK_ENABLED __HAL_RCC_TIM6_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2628 #define __TIM6_IS_CLK_DISABLED __HAL_RCC_TIM6_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2629 #define __TIM7_IS_CLK_ENABLED __HAL_RCC_TIM7_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2630 #define __TIM7_IS_CLK_DISABLED __HAL_RCC_TIM7_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2631 #define __TIM8_IS_CLK_ENABLED __HAL_RCC_TIM8_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2632 #define __TIM8_IS_CLK_DISABLED __HAL_RCC_TIM8_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2633 #define __TIM12_IS_CLK_ENABLED __HAL_RCC_TIM12_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2634 #define __TIM12_IS_CLK_DISABLED __HAL_RCC_TIM12_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2635 #define __TIM13_IS_CLK_ENABLED __HAL_RCC_TIM13_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2636 #define __TIM13_IS_CLK_DISABLED __HAL_RCC_TIM13_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2637 #define __TIM14_IS_CLK_ENABLED __HAL_RCC_TIM14_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2638 #define __TIM14_IS_CLK_DISABLED __HAL_RCC_TIM14_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2639 #define __TIM15_IS_CLK_ENABLED __HAL_RCC_TIM15_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2640 #define __TIM15_IS_CLK_DISABLED __HAL_RCC_TIM15_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2641 #define __TIM16_IS_CLK_ENABLED __HAL_RCC_TIM16_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2642 #define __TIM16_IS_CLK_DISABLED __HAL_RCC_TIM16_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2643 #define __TIM17_IS_CLK_ENABLED __HAL_RCC_TIM17_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2644 #define __TIM17_IS_CLK_DISABLED __HAL_RCC_TIM17_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2645 #define __TIM18_IS_CLK_ENABLED __HAL_RCC_TIM18_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2646 #define __TIM18_IS_CLK_DISABLED __HAL_RCC_TIM18_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2647 #define __TIM19_IS_CLK_ENABLED __HAL_RCC_TIM19_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2648 #define __TIM19_IS_CLK_DISABLED __HAL_RCC_TIM19_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2649 #define __TIM20_IS_CLK_ENABLED __HAL_RCC_TIM20_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2650 #define __TIM20_IS_CLK_DISABLED __HAL_RCC_TIM20_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2651 #define __TSC_IS_CLK_ENABLED __HAL_RCC_TSC_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2652 #define __TSC_IS_CLK_DISABLED __HAL_RCC_TSC_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2653 #define __UART4_IS_CLK_ENABLED __HAL_RCC_UART4_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2654 #define __UART4_IS_CLK_DISABLED __HAL_RCC_UART4_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2655 #define __UART5_IS_CLK_ENABLED __HAL_RCC_UART5_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2656 #define __UART5_IS_CLK_DISABLED __HAL_RCC_UART5_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2657 #define __USART1_IS_CLK_ENABLED __HAL_RCC_USART1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2658 #define __USART1_IS_CLK_DISABLED __HAL_RCC_USART1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2659 #define __USART2_IS_CLK_ENABLED __HAL_RCC_USART2_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2660 #define __USART2_IS_CLK_DISABLED __HAL_RCC_USART2_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2661 #define __USART3_IS_CLK_ENABLED __HAL_RCC_USART3_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2662 #define __USART3_IS_CLK_DISABLED __HAL_RCC_USART3_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2663 #define __USB_IS_CLK_ENABLED __HAL_RCC_USB_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2664 #define __USB_IS_CLK_DISABLED __HAL_RCC_USB_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2665 #define __WWDG_IS_CLK_ENABLED __HAL_RCC_WWDG_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2666 #define __WWDG_IS_CLK_DISABLED __HAL_RCC_WWDG_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2667
AnnaBridge 171:3a7713b1edbc 2668 #if defined(STM32F4)
AnnaBridge 171:3a7713b1edbc 2669 #define __HAL_RCC_SDMMC1_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2670 #define __HAL_RCC_SDMMC1_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2671 #define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2672 #define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2673 #define __HAL_RCC_SDMMC1_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2674 #define __HAL_RCC_SDMMC1_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2675 #define __HAL_RCC_SDMMC1_IS_CLK_ENABLED __HAL_RCC_SDIO_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2676 #define __HAL_RCC_SDMMC1_IS_CLK_DISABLED __HAL_RCC_SDIO_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2677 #define Sdmmc1ClockSelection SdioClockSelection
AnnaBridge 171:3a7713b1edbc 2678 #define RCC_PERIPHCLK_SDMMC1 RCC_PERIPHCLK_SDIO
AnnaBridge 171:3a7713b1edbc 2679 #define RCC_SDMMC1CLKSOURCE_CLK48 RCC_SDIOCLKSOURCE_CK48
AnnaBridge 171:3a7713b1edbc 2680 #define RCC_SDMMC1CLKSOURCE_SYSCLK RCC_SDIOCLKSOURCE_SYSCLK
AnnaBridge 171:3a7713b1edbc 2681 #define __HAL_RCC_SDMMC1_CONFIG __HAL_RCC_SDIO_CONFIG
AnnaBridge 171:3a7713b1edbc 2682 #define __HAL_RCC_GET_SDMMC1_SOURCE __HAL_RCC_GET_SDIO_SOURCE
AnnaBridge 171:3a7713b1edbc 2683 #endif
AnnaBridge 171:3a7713b1edbc 2684
AnnaBridge 171:3a7713b1edbc 2685 #if defined(STM32F7) || defined(STM32L4)
AnnaBridge 171:3a7713b1edbc 2686 #define __HAL_RCC_SDIO_FORCE_RESET __HAL_RCC_SDMMC1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2687 #define __HAL_RCC_SDIO_RELEASE_RESET __HAL_RCC_SDMMC1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2688 #define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2689 #define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2690 #define __HAL_RCC_SDIO_CLK_ENABLE __HAL_RCC_SDMMC1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2691 #define __HAL_RCC_SDIO_CLK_DISABLE __HAL_RCC_SDMMC1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2692 #define __HAL_RCC_SDIO_IS_CLK_ENABLED __HAL_RCC_SDMMC1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2693 #define __HAL_RCC_SDIO_IS_CLK_DISABLED __HAL_RCC_SDMMC1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2694 #define SdioClockSelection Sdmmc1ClockSelection
AnnaBridge 171:3a7713b1edbc 2695 #define RCC_PERIPHCLK_SDIO RCC_PERIPHCLK_SDMMC1
AnnaBridge 171:3a7713b1edbc 2696 #define __HAL_RCC_SDIO_CONFIG __HAL_RCC_SDMMC1_CONFIG
AnnaBridge 171:3a7713b1edbc 2697 #define __HAL_RCC_GET_SDIO_SOURCE __HAL_RCC_GET_SDMMC1_SOURCE
AnnaBridge 171:3a7713b1edbc 2698 #endif
AnnaBridge 171:3a7713b1edbc 2699
AnnaBridge 171:3a7713b1edbc 2700 #if defined(STM32F7)
AnnaBridge 171:3a7713b1edbc 2701 #define RCC_SDIOCLKSOURCE_CLK48 RCC_SDMMC1CLKSOURCE_CLK48
AnnaBridge 171:3a7713b1edbc 2702 #define RCC_SDIOCLKSOURCE_SYSCLK RCC_SDMMC1CLKSOURCE_SYSCLK
AnnaBridge 171:3a7713b1edbc 2703 #endif
AnnaBridge 171:3a7713b1edbc 2704
AnnaBridge 171:3a7713b1edbc 2705 #define __HAL_RCC_I2SCLK __HAL_RCC_I2S_CONFIG
AnnaBridge 171:3a7713b1edbc 2706 #define __HAL_RCC_I2SCLK_CONFIG __HAL_RCC_I2S_CONFIG
AnnaBridge 171:3a7713b1edbc 2707
AnnaBridge 171:3a7713b1edbc 2708 #define __RCC_PLLSRC RCC_GET_PLL_OSCSOURCE
AnnaBridge 171:3a7713b1edbc 2709
AnnaBridge 171:3a7713b1edbc 2710 #define IS_RCC_MSIRANGE IS_RCC_MSI_CLOCK_RANGE
AnnaBridge 171:3a7713b1edbc 2711 #define IS_RCC_RTCCLK_SOURCE IS_RCC_RTCCLKSOURCE
AnnaBridge 171:3a7713b1edbc 2712 #define IS_RCC_SYSCLK_DIV IS_RCC_HCLK
AnnaBridge 171:3a7713b1edbc 2713 #define IS_RCC_HCLK_DIV IS_RCC_PCLK
AnnaBridge 171:3a7713b1edbc 2714 #define IS_RCC_PERIPHCLK IS_RCC_PERIPHCLOCK
AnnaBridge 171:3a7713b1edbc 2715
AnnaBridge 171:3a7713b1edbc 2716 #define RCC_IT_HSI14 RCC_IT_HSI14RDY
AnnaBridge 171:3a7713b1edbc 2717
AnnaBridge 171:3a7713b1edbc 2718 #define RCC_IT_CSSLSE RCC_IT_LSECSS
AnnaBridge 171:3a7713b1edbc 2719 #define RCC_IT_CSSHSE RCC_IT_CSS
AnnaBridge 171:3a7713b1edbc 2720
AnnaBridge 171:3a7713b1edbc 2721 #define RCC_PLLMUL_3 RCC_PLL_MUL3
AnnaBridge 171:3a7713b1edbc 2722 #define RCC_PLLMUL_4 RCC_PLL_MUL4
AnnaBridge 171:3a7713b1edbc 2723 #define RCC_PLLMUL_6 RCC_PLL_MUL6
AnnaBridge 171:3a7713b1edbc 2724 #define RCC_PLLMUL_8 RCC_PLL_MUL8
AnnaBridge 171:3a7713b1edbc 2725 #define RCC_PLLMUL_12 RCC_PLL_MUL12
AnnaBridge 171:3a7713b1edbc 2726 #define RCC_PLLMUL_16 RCC_PLL_MUL16
AnnaBridge 171:3a7713b1edbc 2727 #define RCC_PLLMUL_24 RCC_PLL_MUL24
AnnaBridge 171:3a7713b1edbc 2728 #define RCC_PLLMUL_32 RCC_PLL_MUL32
AnnaBridge 171:3a7713b1edbc 2729 #define RCC_PLLMUL_48 RCC_PLL_MUL48
AnnaBridge 171:3a7713b1edbc 2730
AnnaBridge 171:3a7713b1edbc 2731 #define RCC_PLLDIV_2 RCC_PLL_DIV2
AnnaBridge 171:3a7713b1edbc 2732 #define RCC_PLLDIV_3 RCC_PLL_DIV3
AnnaBridge 171:3a7713b1edbc 2733 #define RCC_PLLDIV_4 RCC_PLL_DIV4
AnnaBridge 171:3a7713b1edbc 2734
AnnaBridge 171:3a7713b1edbc 2735 #define IS_RCC_MCOSOURCE IS_RCC_MCO1SOURCE
AnnaBridge 171:3a7713b1edbc 2736 #define __HAL_RCC_MCO_CONFIG __HAL_RCC_MCO1_CONFIG
AnnaBridge 171:3a7713b1edbc 2737 #define RCC_MCO_NODIV RCC_MCODIV_1
AnnaBridge 171:3a7713b1edbc 2738 #define RCC_MCO_DIV1 RCC_MCODIV_1
AnnaBridge 171:3a7713b1edbc 2739 #define RCC_MCO_DIV2 RCC_MCODIV_2
AnnaBridge 171:3a7713b1edbc 2740 #define RCC_MCO_DIV4 RCC_MCODIV_4
AnnaBridge 171:3a7713b1edbc 2741 #define RCC_MCO_DIV8 RCC_MCODIV_8
AnnaBridge 171:3a7713b1edbc 2742 #define RCC_MCO_DIV16 RCC_MCODIV_16
AnnaBridge 171:3a7713b1edbc 2743 #define RCC_MCO_DIV32 RCC_MCODIV_32
AnnaBridge 171:3a7713b1edbc 2744 #define RCC_MCO_DIV64 RCC_MCODIV_64
AnnaBridge 171:3a7713b1edbc 2745 #define RCC_MCO_DIV128 RCC_MCODIV_128
AnnaBridge 171:3a7713b1edbc 2746 #define RCC_MCOSOURCE_NONE RCC_MCO1SOURCE_NOCLOCK
AnnaBridge 171:3a7713b1edbc 2747 #define RCC_MCOSOURCE_LSI RCC_MCO1SOURCE_LSI
AnnaBridge 171:3a7713b1edbc 2748 #define RCC_MCOSOURCE_LSE RCC_MCO1SOURCE_LSE
AnnaBridge 171:3a7713b1edbc 2749 #define RCC_MCOSOURCE_SYSCLK RCC_MCO1SOURCE_SYSCLK
AnnaBridge 171:3a7713b1edbc 2750 #define RCC_MCOSOURCE_HSI RCC_MCO1SOURCE_HSI
AnnaBridge 171:3a7713b1edbc 2751 #define RCC_MCOSOURCE_HSI14 RCC_MCO1SOURCE_HSI14
AnnaBridge 171:3a7713b1edbc 2752 #define RCC_MCOSOURCE_HSI48 RCC_MCO1SOURCE_HSI48
AnnaBridge 171:3a7713b1edbc 2753 #define RCC_MCOSOURCE_HSE RCC_MCO1SOURCE_HSE
AnnaBridge 171:3a7713b1edbc 2754 #define RCC_MCOSOURCE_PLLCLK_DIV1 RCC_MCO1SOURCE_PLLCLK
AnnaBridge 171:3a7713b1edbc 2755 #define RCC_MCOSOURCE_PLLCLK_NODIV RCC_MCO1SOURCE_PLLCLK
AnnaBridge 171:3a7713b1edbc 2756 #define RCC_MCOSOURCE_PLLCLK_DIV2 RCC_MCO1SOURCE_PLLCLK_DIV2
AnnaBridge 171:3a7713b1edbc 2757
AnnaBridge 171:3a7713b1edbc 2758 #if defined(STM32WB)
AnnaBridge 171:3a7713b1edbc 2759 #else
AnnaBridge 171:3a7713b1edbc 2760 #define RCC_RTCCLKSOURCE_NONE RCC_RTCCLKSOURCE_NO_CLK
AnnaBridge 171:3a7713b1edbc 2761 #endif
AnnaBridge 171:3a7713b1edbc 2762
AnnaBridge 171:3a7713b1edbc 2763 #define RCC_USBCLK_PLLSAI1 RCC_USBCLKSOURCE_PLLSAI1
AnnaBridge 171:3a7713b1edbc 2764 #define RCC_USBCLK_PLL RCC_USBCLKSOURCE_PLL
AnnaBridge 171:3a7713b1edbc 2765 #define RCC_USBCLK_MSI RCC_USBCLKSOURCE_MSI
AnnaBridge 171:3a7713b1edbc 2766 #define RCC_USBCLKSOURCE_PLLCLK RCC_USBCLKSOURCE_PLL
AnnaBridge 171:3a7713b1edbc 2767 #define RCC_USBPLLCLK_DIV1 RCC_USBCLKSOURCE_PLL
AnnaBridge 171:3a7713b1edbc 2768 #define RCC_USBPLLCLK_DIV1_5 RCC_USBCLKSOURCE_PLL_DIV1_5
AnnaBridge 171:3a7713b1edbc 2769 #define RCC_USBPLLCLK_DIV2 RCC_USBCLKSOURCE_PLL_DIV2
AnnaBridge 171:3a7713b1edbc 2770 #define RCC_USBPLLCLK_DIV3 RCC_USBCLKSOURCE_PLL_DIV3
AnnaBridge 171:3a7713b1edbc 2771
AnnaBridge 171:3a7713b1edbc 2772 #define HSION_BitNumber RCC_HSION_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2773 #define HSION_BITNUMBER RCC_HSION_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2774 #define HSEON_BitNumber RCC_HSEON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2775 #define HSEON_BITNUMBER RCC_HSEON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2776 #define MSION_BITNUMBER RCC_MSION_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2777 #define CSSON_BitNumber RCC_CSSON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2778 #define CSSON_BITNUMBER RCC_CSSON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2779 #define PLLON_BitNumber RCC_PLLON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2780 #define PLLON_BITNUMBER RCC_PLLON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2781 #define PLLI2SON_BitNumber RCC_PLLI2SON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2782 #define I2SSRC_BitNumber RCC_I2SSRC_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2783 #define RTCEN_BitNumber RCC_RTCEN_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2784 #define RTCEN_BITNUMBER RCC_RTCEN_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2785 #define BDRST_BitNumber RCC_BDRST_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2786 #define BDRST_BITNUMBER RCC_BDRST_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2787 #define RTCRST_BITNUMBER RCC_RTCRST_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2788 #define LSION_BitNumber RCC_LSION_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2789 #define LSION_BITNUMBER RCC_LSION_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2790 #define LSEON_BitNumber RCC_LSEON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2791 #define LSEON_BITNUMBER RCC_LSEON_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2792 #define LSEBYP_BITNUMBER RCC_LSEBYP_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2793 #define PLLSAION_BitNumber RCC_PLLSAION_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2794 #define TIMPRE_BitNumber RCC_TIMPRE_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2795 #define RMVF_BitNumber RCC_RMVF_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2796 #define RMVF_BITNUMBER RCC_RMVF_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2797 #define RCC_CR2_HSI14TRIM_BitNumber RCC_HSI14TRIM_BIT_NUMBER
AnnaBridge 171:3a7713b1edbc 2798 #define CR_BYTE2_ADDRESS RCC_CR_BYTE2_ADDRESS
AnnaBridge 171:3a7713b1edbc 2799 #define CIR_BYTE1_ADDRESS RCC_CIR_BYTE1_ADDRESS
AnnaBridge 171:3a7713b1edbc 2800 #define CIR_BYTE2_ADDRESS RCC_CIR_BYTE2_ADDRESS
AnnaBridge 171:3a7713b1edbc 2801 #define BDCR_BYTE0_ADDRESS RCC_BDCR_BYTE0_ADDRESS
AnnaBridge 171:3a7713b1edbc 2802 #define DBP_TIMEOUT_VALUE RCC_DBP_TIMEOUT_VALUE
AnnaBridge 171:3a7713b1edbc 2803 #define LSE_TIMEOUT_VALUE RCC_LSE_TIMEOUT_VALUE
AnnaBridge 171:3a7713b1edbc 2804
AnnaBridge 171:3a7713b1edbc 2805 #define CR_HSION_BB RCC_CR_HSION_BB
AnnaBridge 171:3a7713b1edbc 2806 #define CR_CSSON_BB RCC_CR_CSSON_BB
AnnaBridge 171:3a7713b1edbc 2807 #define CR_PLLON_BB RCC_CR_PLLON_BB
AnnaBridge 171:3a7713b1edbc 2808 #define CR_PLLI2SON_BB RCC_CR_PLLI2SON_BB
AnnaBridge 171:3a7713b1edbc 2809 #define CR_MSION_BB RCC_CR_MSION_BB
AnnaBridge 171:3a7713b1edbc 2810 #define CSR_LSION_BB RCC_CSR_LSION_BB
AnnaBridge 171:3a7713b1edbc 2811 #define CSR_LSEON_BB RCC_CSR_LSEON_BB
AnnaBridge 171:3a7713b1edbc 2812 #define CSR_LSEBYP_BB RCC_CSR_LSEBYP_BB
AnnaBridge 171:3a7713b1edbc 2813 #define CSR_RTCEN_BB RCC_CSR_RTCEN_BB
AnnaBridge 171:3a7713b1edbc 2814 #define CSR_RTCRST_BB RCC_CSR_RTCRST_BB
AnnaBridge 171:3a7713b1edbc 2815 #define CFGR_I2SSRC_BB RCC_CFGR_I2SSRC_BB
AnnaBridge 171:3a7713b1edbc 2816 #define BDCR_RTCEN_BB RCC_BDCR_RTCEN_BB
AnnaBridge 171:3a7713b1edbc 2817 #define BDCR_BDRST_BB RCC_BDCR_BDRST_BB
AnnaBridge 171:3a7713b1edbc 2818 #define CR_HSEON_BB RCC_CR_HSEON_BB
AnnaBridge 171:3a7713b1edbc 2819 #define CSR_RMVF_BB RCC_CSR_RMVF_BB
AnnaBridge 171:3a7713b1edbc 2820 #define CR_PLLSAION_BB RCC_CR_PLLSAION_BB
AnnaBridge 171:3a7713b1edbc 2821 #define DCKCFGR_TIMPRE_BB RCC_DCKCFGR_TIMPRE_BB
AnnaBridge 171:3a7713b1edbc 2822
AnnaBridge 171:3a7713b1edbc 2823 #define __HAL_RCC_CRS_ENABLE_FREQ_ERROR_COUNTER __HAL_RCC_CRS_FREQ_ERROR_COUNTER_ENABLE
AnnaBridge 171:3a7713b1edbc 2824 #define __HAL_RCC_CRS_DISABLE_FREQ_ERROR_COUNTER __HAL_RCC_CRS_FREQ_ERROR_COUNTER_DISABLE
AnnaBridge 171:3a7713b1edbc 2825 #define __HAL_RCC_CRS_ENABLE_AUTOMATIC_CALIB __HAL_RCC_CRS_AUTOMATIC_CALIB_ENABLE
AnnaBridge 171:3a7713b1edbc 2826 #define __HAL_RCC_CRS_DISABLE_AUTOMATIC_CALIB __HAL_RCC_CRS_AUTOMATIC_CALIB_DISABLE
AnnaBridge 171:3a7713b1edbc 2827 #define __HAL_RCC_CRS_CALCULATE_RELOADVALUE __HAL_RCC_CRS_RELOADVALUE_CALCULATE
AnnaBridge 171:3a7713b1edbc 2828
AnnaBridge 171:3a7713b1edbc 2829 #define __HAL_RCC_GET_IT_SOURCE __HAL_RCC_GET_IT
AnnaBridge 171:3a7713b1edbc 2830
AnnaBridge 171:3a7713b1edbc 2831 #define RCC_CRS_SYNCWARM RCC_CRS_SYNCWARN
AnnaBridge 171:3a7713b1edbc 2832 #define RCC_CRS_TRIMOV RCC_CRS_TRIMOVF
AnnaBridge 171:3a7713b1edbc 2833
AnnaBridge 171:3a7713b1edbc 2834 #define RCC_PERIPHCLK_CK48 RCC_PERIPHCLK_CLK48
AnnaBridge 171:3a7713b1edbc 2835 #define RCC_CK48CLKSOURCE_PLLQ RCC_CLK48CLKSOURCE_PLLQ
AnnaBridge 171:3a7713b1edbc 2836 #define RCC_CK48CLKSOURCE_PLLSAIP RCC_CLK48CLKSOURCE_PLLSAIP
AnnaBridge 171:3a7713b1edbc 2837 #define RCC_CK48CLKSOURCE_PLLI2SQ RCC_CLK48CLKSOURCE_PLLI2SQ
AnnaBridge 171:3a7713b1edbc 2838 #define IS_RCC_CK48CLKSOURCE IS_RCC_CLK48CLKSOURCE
AnnaBridge 171:3a7713b1edbc 2839 #define RCC_SDIOCLKSOURCE_CK48 RCC_SDIOCLKSOURCE_CLK48
AnnaBridge 171:3a7713b1edbc 2840
AnnaBridge 171:3a7713b1edbc 2841 #define __HAL_RCC_DFSDM_CLK_ENABLE __HAL_RCC_DFSDM1_CLK_ENABLE
AnnaBridge 171:3a7713b1edbc 2842 #define __HAL_RCC_DFSDM_CLK_DISABLE __HAL_RCC_DFSDM1_CLK_DISABLE
AnnaBridge 171:3a7713b1edbc 2843 #define __HAL_RCC_DFSDM_IS_CLK_ENABLED __HAL_RCC_DFSDM1_IS_CLK_ENABLED
AnnaBridge 171:3a7713b1edbc 2844 #define __HAL_RCC_DFSDM_IS_CLK_DISABLED __HAL_RCC_DFSDM1_IS_CLK_DISABLED
AnnaBridge 171:3a7713b1edbc 2845 #define __HAL_RCC_DFSDM_FORCE_RESET __HAL_RCC_DFSDM1_FORCE_RESET
AnnaBridge 171:3a7713b1edbc 2846 #define __HAL_RCC_DFSDM_RELEASE_RESET __HAL_RCC_DFSDM1_RELEASE_RESET
AnnaBridge 171:3a7713b1edbc 2847 #define __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE
AnnaBridge 171:3a7713b1edbc 2848 #define __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE
AnnaBridge 171:3a7713b1edbc 2849 #define __HAL_RCC_DFSDM_IS_CLK_SLEEP_ENABLED __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED
AnnaBridge 171:3a7713b1edbc 2850 #define __HAL_RCC_DFSDM_IS_CLK_SLEEP_DISABLED __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED
AnnaBridge 171:3a7713b1edbc 2851 #define DfsdmClockSelection Dfsdm1ClockSelection
AnnaBridge 171:3a7713b1edbc 2852 #define RCC_PERIPHCLK_DFSDM RCC_PERIPHCLK_DFSDM1
AnnaBridge 171:3a7713b1edbc 2853 #define RCC_DFSDMCLKSOURCE_PCLK RCC_DFSDM1CLKSOURCE_PCLK
AnnaBridge 171:3a7713b1edbc 2854 #define RCC_DFSDMCLKSOURCE_SYSCLK RCC_DFSDM1CLKSOURCE_SYSCLK
AnnaBridge 171:3a7713b1edbc 2855 #define __HAL_RCC_DFSDM_CONFIG __HAL_RCC_DFSDM1_CONFIG
AnnaBridge 171:3a7713b1edbc 2856 #define __HAL_RCC_GET_DFSDM_SOURCE __HAL_RCC_GET_DFSDM1_SOURCE
AnnaBridge 171:3a7713b1edbc 2857 /**
AnnaBridge 171:3a7713b1edbc 2858 * @}
AnnaBridge 171:3a7713b1edbc 2859 */
AnnaBridge 171:3a7713b1edbc 2860
AnnaBridge 171:3a7713b1edbc 2861 /** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 2862 * @{
AnnaBridge 171:3a7713b1edbc 2863 */
AnnaBridge 171:3a7713b1edbc 2864 #define HAL_RNG_ReadyCallback(__HANDLE__) HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
AnnaBridge 171:3a7713b1edbc 2865
AnnaBridge 171:3a7713b1edbc 2866 /**
AnnaBridge 171:3a7713b1edbc 2867 * @}
AnnaBridge 171:3a7713b1edbc 2868 */
AnnaBridge 171:3a7713b1edbc 2869
AnnaBridge 171:3a7713b1edbc 2870 /** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 2871 * @{
AnnaBridge 171:3a7713b1edbc 2872 */
AnnaBridge 171:3a7713b1edbc 2873
AnnaBridge 171:3a7713b1edbc 2874 #define __HAL_RTC_CLEAR_FLAG __HAL_RTC_EXTI_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 2875 #define __HAL_RTC_DISABLE_IT __HAL_RTC_EXTI_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 2876 #define __HAL_RTC_ENABLE_IT __HAL_RTC_EXTI_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 2877
AnnaBridge 171:3a7713b1edbc 2878 #if defined (STM32F1)
AnnaBridge 171:3a7713b1edbc 2879 #define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
AnnaBridge 171:3a7713b1edbc 2880
AnnaBridge 171:3a7713b1edbc 2881 #define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_ENABLE_IT()
AnnaBridge 171:3a7713b1edbc 2882
AnnaBridge 171:3a7713b1edbc 2883 #define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_DISABLE_IT()
AnnaBridge 171:3a7713b1edbc 2884
AnnaBridge 171:3a7713b1edbc 2885 #define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GET_FLAG()
AnnaBridge 171:3a7713b1edbc 2886
AnnaBridge 171:3a7713b1edbc 2887 #define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
AnnaBridge 171:3a7713b1edbc 2888 #else
AnnaBridge 171:3a7713b1edbc 2889 #define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 2890 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
AnnaBridge 171:3a7713b1edbc 2891 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
AnnaBridge 171:3a7713b1edbc 2892 #define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 2893 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 2894 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
AnnaBridge 171:3a7713b1edbc 2895 #define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 2896 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
AnnaBridge 171:3a7713b1edbc 2897 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
AnnaBridge 171:3a7713b1edbc 2898 #define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 2899 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
AnnaBridge 171:3a7713b1edbc 2900 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
AnnaBridge 171:3a7713b1edbc 2901 #define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
AnnaBridge 171:3a7713b1edbc 2902 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() : \
AnnaBridge 171:3a7713b1edbc 2903 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
AnnaBridge 171:3a7713b1edbc 2904 #endif /* STM32F1 */
AnnaBridge 171:3a7713b1edbc 2905
AnnaBridge 171:3a7713b1edbc 2906 #define IS_ALARM IS_RTC_ALARM
AnnaBridge 171:3a7713b1edbc 2907 #define IS_ALARM_MASK IS_RTC_ALARM_MASK
AnnaBridge 171:3a7713b1edbc 2908 #define IS_TAMPER IS_RTC_TAMPER
AnnaBridge 171:3a7713b1edbc 2909 #define IS_TAMPER_ERASE_MODE IS_RTC_TAMPER_ERASE_MODE
AnnaBridge 171:3a7713b1edbc 2910 #define IS_TAMPER_FILTER IS_RTC_TAMPER_FILTER
AnnaBridge 171:3a7713b1edbc 2911 #define IS_TAMPER_INTERRUPT IS_RTC_TAMPER_INTERRUPT
AnnaBridge 171:3a7713b1edbc 2912 #define IS_TAMPER_MASKFLAG_STATE IS_RTC_TAMPER_MASKFLAG_STATE
AnnaBridge 171:3a7713b1edbc 2913 #define IS_TAMPER_PRECHARGE_DURATION IS_RTC_TAMPER_PRECHARGE_DURATION
AnnaBridge 171:3a7713b1edbc 2914 #define IS_TAMPER_PULLUP_STATE IS_RTC_TAMPER_PULLUP_STATE
AnnaBridge 171:3a7713b1edbc 2915 #define IS_TAMPER_SAMPLING_FREQ IS_RTC_TAMPER_SAMPLING_FREQ
AnnaBridge 171:3a7713b1edbc 2916 #define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
AnnaBridge 171:3a7713b1edbc 2917 #define IS_TAMPER_TRIGGER IS_RTC_TAMPER_TRIGGER
AnnaBridge 171:3a7713b1edbc 2918 #define IS_WAKEUP_CLOCK IS_RTC_WAKEUP_CLOCK
AnnaBridge 171:3a7713b1edbc 2919 #define IS_WAKEUP_COUNTER IS_RTC_WAKEUP_COUNTER
AnnaBridge 171:3a7713b1edbc 2920
AnnaBridge 171:3a7713b1edbc 2921 #define __RTC_WRITEPROTECTION_ENABLE __HAL_RTC_WRITEPROTECTION_ENABLE
AnnaBridge 171:3a7713b1edbc 2922 #define __RTC_WRITEPROTECTION_DISABLE __HAL_RTC_WRITEPROTECTION_DISABLE
AnnaBridge 171:3a7713b1edbc 2923
AnnaBridge 171:3a7713b1edbc 2924 /**
AnnaBridge 171:3a7713b1edbc 2925 * @}
AnnaBridge 171:3a7713b1edbc 2926 */
AnnaBridge 171:3a7713b1edbc 2927
AnnaBridge 171:3a7713b1edbc 2928 /** @defgroup HAL_SD_Aliased_Macros HAL SD Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 2929 * @{
AnnaBridge 171:3a7713b1edbc 2930 */
AnnaBridge 171:3a7713b1edbc 2931
AnnaBridge 171:3a7713b1edbc 2932 #define SD_OCR_CID_CSD_OVERWRIETE SD_OCR_CID_CSD_OVERWRITE
AnnaBridge 171:3a7713b1edbc 2933 #define SD_CMD_SD_APP_STAUS SD_CMD_SD_APP_STATUS
AnnaBridge 171:3a7713b1edbc 2934
AnnaBridge 171:3a7713b1edbc 2935 #if defined(STM32F4)
AnnaBridge 171:3a7713b1edbc 2936 #define SD_SDMMC_DISABLED SD_SDIO_DISABLED
AnnaBridge 171:3a7713b1edbc 2937 #define SD_SDMMC_FUNCTION_BUSY SD_SDIO_FUNCTION_BUSY
AnnaBridge 171:3a7713b1edbc 2938 #define SD_SDMMC_FUNCTION_FAILED SD_SDIO_FUNCTION_FAILED
AnnaBridge 171:3a7713b1edbc 2939 #define SD_SDMMC_UNKNOWN_FUNCTION SD_SDIO_UNKNOWN_FUNCTION
AnnaBridge 171:3a7713b1edbc 2940 #define SD_CMD_SDMMC_SEN_OP_COND SD_CMD_SDIO_SEN_OP_COND
AnnaBridge 171:3a7713b1edbc 2941 #define SD_CMD_SDMMC_RW_DIRECT SD_CMD_SDIO_RW_DIRECT
AnnaBridge 171:3a7713b1edbc 2942 #define SD_CMD_SDMMC_RW_EXTENDED SD_CMD_SDIO_RW_EXTENDED
AnnaBridge 171:3a7713b1edbc 2943 #define __HAL_SD_SDMMC_ENABLE __HAL_SD_SDIO_ENABLE
AnnaBridge 171:3a7713b1edbc 2944 #define __HAL_SD_SDMMC_DISABLE __HAL_SD_SDIO_DISABLE
AnnaBridge 171:3a7713b1edbc 2945 #define __HAL_SD_SDMMC_DMA_ENABLE __HAL_SD_SDIO_DMA_ENABLE
AnnaBridge 171:3a7713b1edbc 2946 #define __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
AnnaBridge 171:3a7713b1edbc 2947 #define __HAL_SD_SDMMC_ENABLE_IT __HAL_SD_SDIO_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 2948 #define __HAL_SD_SDMMC_DISABLE_IT __HAL_SD_SDIO_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 2949 #define __HAL_SD_SDMMC_GET_FLAG __HAL_SD_SDIO_GET_FLAG
AnnaBridge 171:3a7713b1edbc 2950 #define __HAL_SD_SDMMC_CLEAR_FLAG __HAL_SD_SDIO_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 2951 #define __HAL_SD_SDMMC_GET_IT __HAL_SD_SDIO_GET_IT
AnnaBridge 171:3a7713b1edbc 2952 #define __HAL_SD_SDMMC_CLEAR_IT __HAL_SD_SDIO_CLEAR_IT
AnnaBridge 171:3a7713b1edbc 2953 #define SDMMC_STATIC_FLAGS SDIO_STATIC_FLAGS
AnnaBridge 171:3a7713b1edbc 2954 #define SDMMC_CMD0TIMEOUT SDIO_CMD0TIMEOUT
AnnaBridge 171:3a7713b1edbc 2955 #define SD_SDMMC_SEND_IF_COND SD_SDIO_SEND_IF_COND
AnnaBridge 171:3a7713b1edbc 2956 /* alias CMSIS */
AnnaBridge 171:3a7713b1edbc 2957 #define SDMMC1_IRQn SDIO_IRQn
AnnaBridge 171:3a7713b1edbc 2958 #define SDMMC1_IRQHandler SDIO_IRQHandler
AnnaBridge 171:3a7713b1edbc 2959 #endif
AnnaBridge 171:3a7713b1edbc 2960
AnnaBridge 171:3a7713b1edbc 2961 #if defined(STM32F7) || defined(STM32L4)
AnnaBridge 171:3a7713b1edbc 2962 #define SD_SDIO_DISABLED SD_SDMMC_DISABLED
AnnaBridge 171:3a7713b1edbc 2963 #define SD_SDIO_FUNCTION_BUSY SD_SDMMC_FUNCTION_BUSY
AnnaBridge 171:3a7713b1edbc 2964 #define SD_SDIO_FUNCTION_FAILED SD_SDMMC_FUNCTION_FAILED
AnnaBridge 171:3a7713b1edbc 2965 #define SD_SDIO_UNKNOWN_FUNCTION SD_SDMMC_UNKNOWN_FUNCTION
AnnaBridge 171:3a7713b1edbc 2966 #define SD_CMD_SDIO_SEN_OP_COND SD_CMD_SDMMC_SEN_OP_COND
AnnaBridge 171:3a7713b1edbc 2967 #define SD_CMD_SDIO_RW_DIRECT SD_CMD_SDMMC_RW_DIRECT
AnnaBridge 171:3a7713b1edbc 2968 #define SD_CMD_SDIO_RW_EXTENDED SD_CMD_SDMMC_RW_EXTENDED
AnnaBridge 171:3a7713b1edbc 2969 #define __HAL_SD_SDIO_ENABLE __HAL_SD_SDMMC_ENABLE
AnnaBridge 171:3a7713b1edbc 2970 #define __HAL_SD_SDIO_DISABLE __HAL_SD_SDMMC_DISABLE
AnnaBridge 171:3a7713b1edbc 2971 #define __HAL_SD_SDIO_DMA_ENABLE __HAL_SD_SDMMC_DMA_ENABLE
AnnaBridge 171:3a7713b1edbc 2972 #define __HAL_SD_SDIO_DMA_DISABL __HAL_SD_SDMMC_DMA_DISABLE
AnnaBridge 171:3a7713b1edbc 2973 #define __HAL_SD_SDIO_ENABLE_IT __HAL_SD_SDMMC_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 2974 #define __HAL_SD_SDIO_DISABLE_IT __HAL_SD_SDMMC_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 2975 #define __HAL_SD_SDIO_GET_FLAG __HAL_SD_SDMMC_GET_FLAG
AnnaBridge 171:3a7713b1edbc 2976 #define __HAL_SD_SDIO_CLEAR_FLAG __HAL_SD_SDMMC_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 2977 #define __HAL_SD_SDIO_GET_IT __HAL_SD_SDMMC_GET_IT
AnnaBridge 171:3a7713b1edbc 2978 #define __HAL_SD_SDIO_CLEAR_IT __HAL_SD_SDMMC_CLEAR_IT
AnnaBridge 171:3a7713b1edbc 2979 #define SDIO_STATIC_FLAGS SDMMC_STATIC_FLAGS
AnnaBridge 171:3a7713b1edbc 2980 #define SDIO_CMD0TIMEOUT SDMMC_CMD0TIMEOUT
AnnaBridge 171:3a7713b1edbc 2981 #define SD_SDIO_SEND_IF_COND SD_SDMMC_SEND_IF_COND
AnnaBridge 171:3a7713b1edbc 2982 /* alias CMSIS for compatibilities */
AnnaBridge 171:3a7713b1edbc 2983 #define SDIO_IRQn SDMMC1_IRQn
AnnaBridge 171:3a7713b1edbc 2984 #define SDIO_IRQHandler SDMMC1_IRQHandler
AnnaBridge 171:3a7713b1edbc 2985 #endif
AnnaBridge 171:3a7713b1edbc 2986 /**
AnnaBridge 171:3a7713b1edbc 2987 * @}
AnnaBridge 171:3a7713b1edbc 2988 */
AnnaBridge 171:3a7713b1edbc 2989
AnnaBridge 171:3a7713b1edbc 2990 /** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 2991 * @{
AnnaBridge 171:3a7713b1edbc 2992 */
AnnaBridge 171:3a7713b1edbc 2993
AnnaBridge 171:3a7713b1edbc 2994 #define __SMARTCARD_ENABLE_IT __HAL_SMARTCARD_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 2995 #define __SMARTCARD_DISABLE_IT __HAL_SMARTCARD_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 2996 #define __SMARTCARD_ENABLE __HAL_SMARTCARD_ENABLE
AnnaBridge 171:3a7713b1edbc 2997 #define __SMARTCARD_DISABLE __HAL_SMARTCARD_DISABLE
AnnaBridge 171:3a7713b1edbc 2998 #define __SMARTCARD_DMA_REQUEST_ENABLE __HAL_SMARTCARD_DMA_REQUEST_ENABLE
AnnaBridge 171:3a7713b1edbc 2999 #define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
AnnaBridge 171:3a7713b1edbc 3000
AnnaBridge 171:3a7713b1edbc 3001 #define __HAL_SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
AnnaBridge 171:3a7713b1edbc 3002 #define __SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
AnnaBridge 171:3a7713b1edbc 3003
AnnaBridge 171:3a7713b1edbc 3004 #define IS_SMARTCARD_ONEBIT_SAMPLING IS_SMARTCARD_ONE_BIT_SAMPLE
AnnaBridge 171:3a7713b1edbc 3005
AnnaBridge 171:3a7713b1edbc 3006 /**
AnnaBridge 171:3a7713b1edbc 3007 * @}
AnnaBridge 171:3a7713b1edbc 3008 */
AnnaBridge 171:3a7713b1edbc 3009
AnnaBridge 171:3a7713b1edbc 3010 /** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3011 * @{
AnnaBridge 171:3a7713b1edbc 3012 */
AnnaBridge 171:3a7713b1edbc 3013 #define __HAL_SMBUS_RESET_CR1 SMBUS_RESET_CR1
AnnaBridge 171:3a7713b1edbc 3014 #define __HAL_SMBUS_RESET_CR2 SMBUS_RESET_CR2
AnnaBridge 171:3a7713b1edbc 3015 #define __HAL_SMBUS_GENERATE_START SMBUS_GENERATE_START
AnnaBridge 171:3a7713b1edbc 3016 #define __HAL_SMBUS_GET_ADDR_MATCH SMBUS_GET_ADDR_MATCH
AnnaBridge 171:3a7713b1edbc 3017 #define __HAL_SMBUS_GET_DIR SMBUS_GET_DIR
AnnaBridge 171:3a7713b1edbc 3018 #define __HAL_SMBUS_GET_STOP_MODE SMBUS_GET_STOP_MODE
AnnaBridge 171:3a7713b1edbc 3019 #define __HAL_SMBUS_GET_PEC_MODE SMBUS_GET_PEC_MODE
AnnaBridge 171:3a7713b1edbc 3020 #define __HAL_SMBUS_GET_ALERT_ENABLED SMBUS_GET_ALERT_ENABLED
AnnaBridge 171:3a7713b1edbc 3021 /**
AnnaBridge 171:3a7713b1edbc 3022 * @}
AnnaBridge 171:3a7713b1edbc 3023 */
AnnaBridge 171:3a7713b1edbc 3024
AnnaBridge 171:3a7713b1edbc 3025 /** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3026 * @{
AnnaBridge 171:3a7713b1edbc 3027 */
AnnaBridge 171:3a7713b1edbc 3028
AnnaBridge 171:3a7713b1edbc 3029 #define __HAL_SPI_1LINE_TX SPI_1LINE_TX
AnnaBridge 171:3a7713b1edbc 3030 #define __HAL_SPI_1LINE_RX SPI_1LINE_RX
AnnaBridge 171:3a7713b1edbc 3031 #define __HAL_SPI_RESET_CRC SPI_RESET_CRC
AnnaBridge 171:3a7713b1edbc 3032
AnnaBridge 171:3a7713b1edbc 3033 /**
AnnaBridge 171:3a7713b1edbc 3034 * @}
AnnaBridge 171:3a7713b1edbc 3035 */
AnnaBridge 171:3a7713b1edbc 3036
AnnaBridge 171:3a7713b1edbc 3037 /** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3038 * @{
AnnaBridge 171:3a7713b1edbc 3039 */
AnnaBridge 171:3a7713b1edbc 3040
AnnaBridge 171:3a7713b1edbc 3041 #define __HAL_UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
AnnaBridge 171:3a7713b1edbc 3042 #define __HAL_UART_MASK_COMPUTATION UART_MASK_COMPUTATION
AnnaBridge 171:3a7713b1edbc 3043 #define __UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
AnnaBridge 171:3a7713b1edbc 3044 #define __UART_MASK_COMPUTATION UART_MASK_COMPUTATION
AnnaBridge 171:3a7713b1edbc 3045
AnnaBridge 171:3a7713b1edbc 3046 #define IS_UART_WAKEUPMETHODE IS_UART_WAKEUPMETHOD
AnnaBridge 171:3a7713b1edbc 3047
AnnaBridge 171:3a7713b1edbc 3048 #define IS_UART_ONEBIT_SAMPLE IS_UART_ONE_BIT_SAMPLE
AnnaBridge 171:3a7713b1edbc 3049 #define IS_UART_ONEBIT_SAMPLING IS_UART_ONE_BIT_SAMPLE
AnnaBridge 171:3a7713b1edbc 3050
AnnaBridge 171:3a7713b1edbc 3051 /**
AnnaBridge 171:3a7713b1edbc 3052 * @}
AnnaBridge 171:3a7713b1edbc 3053 */
AnnaBridge 171:3a7713b1edbc 3054
AnnaBridge 171:3a7713b1edbc 3055
AnnaBridge 171:3a7713b1edbc 3056 /** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3057 * @{
AnnaBridge 171:3a7713b1edbc 3058 */
AnnaBridge 171:3a7713b1edbc 3059
AnnaBridge 171:3a7713b1edbc 3060 #define __USART_ENABLE_IT __HAL_USART_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 3061 #define __USART_DISABLE_IT __HAL_USART_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 3062 #define __USART_ENABLE __HAL_USART_ENABLE
AnnaBridge 171:3a7713b1edbc 3063 #define __USART_DISABLE __HAL_USART_DISABLE
AnnaBridge 171:3a7713b1edbc 3064
AnnaBridge 171:3a7713b1edbc 3065 #define __HAL_USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
AnnaBridge 171:3a7713b1edbc 3066 #define __USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
AnnaBridge 171:3a7713b1edbc 3067
AnnaBridge 171:3a7713b1edbc 3068 /**
AnnaBridge 171:3a7713b1edbc 3069 * @}
AnnaBridge 171:3a7713b1edbc 3070 */
AnnaBridge 171:3a7713b1edbc 3071
AnnaBridge 171:3a7713b1edbc 3072 /** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3073 * @{
AnnaBridge 171:3a7713b1edbc 3074 */
AnnaBridge 171:3a7713b1edbc 3075 #define USB_EXTI_LINE_WAKEUP USB_WAKEUP_EXTI_LINE
AnnaBridge 171:3a7713b1edbc 3076
AnnaBridge 171:3a7713b1edbc 3077 #define USB_FS_EXTI_TRIGGER_RISING_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 3078 #define USB_FS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3079 #define USB_FS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3080 #define USB_FS_EXTI_LINE_WAKEUP USB_OTG_FS_WAKEUP_EXTI_LINE
AnnaBridge 171:3a7713b1edbc 3081
AnnaBridge 171:3a7713b1edbc 3082 #define USB_HS_EXTI_TRIGGER_RISING_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 3083 #define USB_HS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3084 #define USB_HS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3085 #define USB_HS_EXTI_LINE_WAKEUP USB_OTG_HS_WAKEUP_EXTI_LINE
AnnaBridge 171:3a7713b1edbc 3086
AnnaBridge 171:3a7713b1edbc 3087 #define __HAL_USB_EXTI_ENABLE_IT __HAL_USB_WAKEUP_EXTI_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 3088 #define __HAL_USB_EXTI_DISABLE_IT __HAL_USB_WAKEUP_EXTI_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 3089 #define __HAL_USB_EXTI_GET_FLAG __HAL_USB_WAKEUP_EXTI_GET_FLAG
AnnaBridge 171:3a7713b1edbc 3090 #define __HAL_USB_EXTI_CLEAR_FLAG __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 3091 #define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 3092 #define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3093 #define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3094
AnnaBridge 171:3a7713b1edbc 3095 #define __HAL_USB_FS_EXTI_ENABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 3096 #define __HAL_USB_FS_EXTI_DISABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 3097 #define __HAL_USB_FS_EXTI_GET_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
AnnaBridge 171:3a7713b1edbc 3098 #define __HAL_USB_FS_EXTI_CLEAR_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 3099 #define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 3100 #define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3101 #define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3102 #define __HAL_USB_FS_EXTI_GENERATE_SWIT __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
AnnaBridge 171:3a7713b1edbc 3103
AnnaBridge 171:3a7713b1edbc 3104 #define __HAL_USB_HS_EXTI_ENABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 3105 #define __HAL_USB_HS_EXTI_DISABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 3106 #define __HAL_USB_HS_EXTI_GET_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
AnnaBridge 171:3a7713b1edbc 3107 #define __HAL_USB_HS_EXTI_CLEAR_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 3108 #define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
AnnaBridge 171:3a7713b1edbc 3109 #define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3110 #define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
AnnaBridge 171:3a7713b1edbc 3111 #define __HAL_USB_HS_EXTI_GENERATE_SWIT __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
AnnaBridge 171:3a7713b1edbc 3112
AnnaBridge 171:3a7713b1edbc 3113 #define HAL_PCD_ActiveRemoteWakeup HAL_PCD_ActivateRemoteWakeup
AnnaBridge 171:3a7713b1edbc 3114 #define HAL_PCD_DeActiveRemoteWakeup HAL_PCD_DeActivateRemoteWakeup
AnnaBridge 171:3a7713b1edbc 3115
AnnaBridge 171:3a7713b1edbc 3116 #define HAL_PCD_SetTxFiFo HAL_PCDEx_SetTxFiFo
AnnaBridge 171:3a7713b1edbc 3117 #define HAL_PCD_SetRxFiFo HAL_PCDEx_SetRxFiFo
AnnaBridge 171:3a7713b1edbc 3118 /**
AnnaBridge 171:3a7713b1edbc 3119 * @}
AnnaBridge 171:3a7713b1edbc 3120 */
AnnaBridge 171:3a7713b1edbc 3121
AnnaBridge 171:3a7713b1edbc 3122 /** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3123 * @{
AnnaBridge 171:3a7713b1edbc 3124 */
AnnaBridge 171:3a7713b1edbc 3125 #define __HAL_TIM_SetICPrescalerValue TIM_SET_ICPRESCALERVALUE
AnnaBridge 171:3a7713b1edbc 3126 #define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
AnnaBridge 171:3a7713b1edbc 3127
AnnaBridge 171:3a7713b1edbc 3128 #define TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
AnnaBridge 171:3a7713b1edbc 3129 #define TIM_GET_CLEAR_IT __HAL_TIM_CLEAR_IT
AnnaBridge 171:3a7713b1edbc 3130
AnnaBridge 171:3a7713b1edbc 3131 #define __HAL_TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
AnnaBridge 171:3a7713b1edbc 3132
AnnaBridge 171:3a7713b1edbc 3133 #define __HAL_TIM_DIRECTION_STATUS __HAL_TIM_IS_TIM_COUNTING_DOWN
AnnaBridge 171:3a7713b1edbc 3134 #define __HAL_TIM_PRESCALER __HAL_TIM_SET_PRESCALER
AnnaBridge 171:3a7713b1edbc 3135 #define __HAL_TIM_SetCounter __HAL_TIM_SET_COUNTER
AnnaBridge 171:3a7713b1edbc 3136 #define __HAL_TIM_GetCounter __HAL_TIM_GET_COUNTER
AnnaBridge 171:3a7713b1edbc 3137 #define __HAL_TIM_SetAutoreload __HAL_TIM_SET_AUTORELOAD
AnnaBridge 171:3a7713b1edbc 3138 #define __HAL_TIM_GetAutoreload __HAL_TIM_GET_AUTORELOAD
AnnaBridge 171:3a7713b1edbc 3139 #define __HAL_TIM_SetClockDivision __HAL_TIM_SET_CLOCKDIVISION
AnnaBridge 171:3a7713b1edbc 3140 #define __HAL_TIM_GetClockDivision __HAL_TIM_GET_CLOCKDIVISION
AnnaBridge 171:3a7713b1edbc 3141 #define __HAL_TIM_SetICPrescaler __HAL_TIM_SET_ICPRESCALER
AnnaBridge 171:3a7713b1edbc 3142 #define __HAL_TIM_GetICPrescaler __HAL_TIM_GET_ICPRESCALER
AnnaBridge 171:3a7713b1edbc 3143 #define __HAL_TIM_SetCompare __HAL_TIM_SET_COMPARE
AnnaBridge 171:3a7713b1edbc 3144 #define __HAL_TIM_GetCompare __HAL_TIM_GET_COMPARE
AnnaBridge 171:3a7713b1edbc 3145
AnnaBridge 171:3a7713b1edbc 3146 #define TIM_BREAKINPUTSOURCE_DFSDM TIM_BREAKINPUTSOURCE_DFSDM1
AnnaBridge 171:3a7713b1edbc 3147 /**
AnnaBridge 171:3a7713b1edbc 3148 * @}
AnnaBridge 171:3a7713b1edbc 3149 */
AnnaBridge 171:3a7713b1edbc 3150
AnnaBridge 171:3a7713b1edbc 3151 /** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3152 * @{
AnnaBridge 171:3a7713b1edbc 3153 */
AnnaBridge 171:3a7713b1edbc 3154
AnnaBridge 171:3a7713b1edbc 3155 #define __HAL_ETH_EXTI_ENABLE_IT __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
AnnaBridge 171:3a7713b1edbc 3156 #define __HAL_ETH_EXTI_DISABLE_IT __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
AnnaBridge 171:3a7713b1edbc 3157 #define __HAL_ETH_EXTI_GET_FLAG __HAL_ETH_WAKEUP_EXTI_GET_FLAG
AnnaBridge 171:3a7713b1edbc 3158 #define __HAL_ETH_EXTI_CLEAR_FLAG __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
AnnaBridge 171:3a7713b1edbc 3159 #define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
AnnaBridge 171:3a7713b1edbc 3160 #define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
AnnaBridge 171:3a7713b1edbc 3161 #define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
AnnaBridge 171:3a7713b1edbc 3162
AnnaBridge 171:3a7713b1edbc 3163 #define ETH_PROMISCIOUSMODE_ENABLE ETH_PROMISCUOUS_MODE_ENABLE
AnnaBridge 171:3a7713b1edbc 3164 #define ETH_PROMISCIOUSMODE_DISABLE ETH_PROMISCUOUS_MODE_DISABLE
AnnaBridge 171:3a7713b1edbc 3165 #define IS_ETH_PROMISCIOUS_MODE IS_ETH_PROMISCUOUS_MODE
AnnaBridge 171:3a7713b1edbc 3166 /**
AnnaBridge 171:3a7713b1edbc 3167 * @}
AnnaBridge 171:3a7713b1edbc 3168 */
AnnaBridge 171:3a7713b1edbc 3169
AnnaBridge 171:3a7713b1edbc 3170 /** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3171 * @{
AnnaBridge 171:3a7713b1edbc 3172 */
AnnaBridge 171:3a7713b1edbc 3173 #define __HAL_LTDC_LAYER LTDC_LAYER
AnnaBridge 171:3a7713b1edbc 3174 /**
AnnaBridge 171:3a7713b1edbc 3175 * @}
AnnaBridge 171:3a7713b1edbc 3176 */
AnnaBridge 171:3a7713b1edbc 3177
AnnaBridge 171:3a7713b1edbc 3178 /** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3179 * @{
AnnaBridge 171:3a7713b1edbc 3180 */
AnnaBridge 171:3a7713b1edbc 3181 #define SAI_OUTPUTDRIVE_DISABLED SAI_OUTPUTDRIVE_DISABLE
AnnaBridge 171:3a7713b1edbc 3182 #define SAI_OUTPUTDRIVE_ENABLED SAI_OUTPUTDRIVE_ENABLE
AnnaBridge 171:3a7713b1edbc 3183 #define SAI_MASTERDIVIDER_ENABLED SAI_MASTERDIVIDER_ENABLE
AnnaBridge 171:3a7713b1edbc 3184 #define SAI_MASTERDIVIDER_DISABLED SAI_MASTERDIVIDER_DISABLE
AnnaBridge 171:3a7713b1edbc 3185 #define SAI_STREOMODE SAI_STEREOMODE
AnnaBridge 171:3a7713b1edbc 3186 #define SAI_FIFOStatus_Empty SAI_FIFOSTATUS_EMPTY
AnnaBridge 171:3a7713b1edbc 3187 #define SAI_FIFOStatus_Less1QuarterFull SAI_FIFOSTATUS_LESS1QUARTERFULL
AnnaBridge 171:3a7713b1edbc 3188 #define SAI_FIFOStatus_1QuarterFull SAI_FIFOSTATUS_1QUARTERFULL
AnnaBridge 171:3a7713b1edbc 3189 #define SAI_FIFOStatus_HalfFull SAI_FIFOSTATUS_HALFFULL
AnnaBridge 171:3a7713b1edbc 3190 #define SAI_FIFOStatus_3QuartersFull SAI_FIFOSTATUS_3QUARTERFULL
AnnaBridge 171:3a7713b1edbc 3191 #define SAI_FIFOStatus_Full SAI_FIFOSTATUS_FULL
AnnaBridge 171:3a7713b1edbc 3192 #define IS_SAI_BLOCK_MONO_STREO_MODE IS_SAI_BLOCK_MONO_STEREO_MODE
AnnaBridge 171:3a7713b1edbc 3193 #define SAI_SYNCHRONOUS_EXT SAI_SYNCHRONOUS_EXT_SAI1
AnnaBridge 171:3a7713b1edbc 3194 #define SAI_SYNCEXT_IN_ENABLE SAI_SYNCEXT_OUTBLOCKA_ENABLE
AnnaBridge 171:3a7713b1edbc 3195 /**
AnnaBridge 171:3a7713b1edbc 3196 * @}
AnnaBridge 171:3a7713b1edbc 3197 */
AnnaBridge 171:3a7713b1edbc 3198
AnnaBridge 171:3a7713b1edbc 3199
AnnaBridge 171:3a7713b1edbc 3200 /** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
AnnaBridge 171:3a7713b1edbc 3201 * @{
AnnaBridge 171:3a7713b1edbc 3202 */
AnnaBridge 171:3a7713b1edbc 3203
AnnaBridge 171:3a7713b1edbc 3204 /**
AnnaBridge 171:3a7713b1edbc 3205 * @}
AnnaBridge 171:3a7713b1edbc 3206 */
AnnaBridge 171:3a7713b1edbc 3207
AnnaBridge 171:3a7713b1edbc 3208 #ifdef __cplusplus
AnnaBridge 171:3a7713b1edbc 3209 }
AnnaBridge 171:3a7713b1edbc 3210 #endif
AnnaBridge 171:3a7713b1edbc 3211
AnnaBridge 171:3a7713b1edbc 3212 #endif /* ___STM32_HAL_LEGACY */
AnnaBridge 171:3a7713b1edbc 3213
AnnaBridge 171:3a7713b1edbc 3214 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
AnnaBridge 171:3a7713b1edbc 3215