The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
Parent:
171:3a7713b1edbc
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 161:aa5281ff4a02 1 /**
AnnaBridge 161:aa5281ff4a02 2 ******************************************************************************
AnnaBridge 161:aa5281ff4a02 3 * @file stm32f4xx_ll_adc.h
AnnaBridge 161:aa5281ff4a02 4 * @author MCD Application Team
AnnaBridge 161:aa5281ff4a02 5 * @brief Header file of ADC LL module.
AnnaBridge 161:aa5281ff4a02 6 ******************************************************************************
AnnaBridge 161:aa5281ff4a02 7 * @attention
AnnaBridge 161:aa5281ff4a02 8 *
AnnaBridge 161:aa5281ff4a02 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 161:aa5281ff4a02 10 *
AnnaBridge 161:aa5281ff4a02 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 161:aa5281ff4a02 12 * are permitted provided that the following conditions are met:
AnnaBridge 161:aa5281ff4a02 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 161:aa5281ff4a02 14 * this list of conditions and the following disclaimer.
AnnaBridge 161:aa5281ff4a02 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 161:aa5281ff4a02 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 161:aa5281ff4a02 17 * and/or other materials provided with the distribution.
AnnaBridge 161:aa5281ff4a02 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 161:aa5281ff4a02 19 * may be used to endorse or promote products derived from this software
AnnaBridge 161:aa5281ff4a02 20 * without specific prior written permission.
AnnaBridge 161:aa5281ff4a02 21 *
AnnaBridge 161:aa5281ff4a02 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 161:aa5281ff4a02 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 161:aa5281ff4a02 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 161:aa5281ff4a02 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 161:aa5281ff4a02 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 161:aa5281ff4a02 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 161:aa5281ff4a02 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 161:aa5281ff4a02 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 161:aa5281ff4a02 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 161:aa5281ff4a02 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 161:aa5281ff4a02 32 *
AnnaBridge 161:aa5281ff4a02 33 ******************************************************************************
AnnaBridge 161:aa5281ff4a02 34 */
AnnaBridge 161:aa5281ff4a02 35
AnnaBridge 161:aa5281ff4a02 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 161:aa5281ff4a02 37 #ifndef __STM32F4xx_LL_ADC_H
AnnaBridge 161:aa5281ff4a02 38 #define __STM32F4xx_LL_ADC_H
AnnaBridge 161:aa5281ff4a02 39
AnnaBridge 161:aa5281ff4a02 40 #ifdef __cplusplus
AnnaBridge 161:aa5281ff4a02 41 extern "C" {
AnnaBridge 161:aa5281ff4a02 42 #endif
AnnaBridge 161:aa5281ff4a02 43
AnnaBridge 161:aa5281ff4a02 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 45 #include "stm32f4xx.h"
AnnaBridge 161:aa5281ff4a02 46
AnnaBridge 161:aa5281ff4a02 47 /** @addtogroup STM32F4xx_LL_Driver
AnnaBridge 161:aa5281ff4a02 48 * @{
AnnaBridge 161:aa5281ff4a02 49 */
AnnaBridge 161:aa5281ff4a02 50
AnnaBridge 161:aa5281ff4a02 51 #if defined (ADC1) || defined (ADC2) || defined (ADC3)
AnnaBridge 161:aa5281ff4a02 52
AnnaBridge 161:aa5281ff4a02 53 /** @defgroup ADC_LL ADC
AnnaBridge 161:aa5281ff4a02 54 * @{
AnnaBridge 161:aa5281ff4a02 55 */
AnnaBridge 161:aa5281ff4a02 56
AnnaBridge 161:aa5281ff4a02 57 /* Private types -------------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 58 /* Private variables ---------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 59
AnnaBridge 161:aa5281ff4a02 60 /* Private constants ---------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 61 /** @defgroup ADC_LL_Private_Constants ADC Private Constants
AnnaBridge 161:aa5281ff4a02 62 * @{
AnnaBridge 161:aa5281ff4a02 63 */
AnnaBridge 161:aa5281ff4a02 64
AnnaBridge 161:aa5281ff4a02 65 /* Internal mask for ADC group regular sequencer: */
AnnaBridge 161:aa5281ff4a02 66 /* To select into literal LL_ADC_REG_RANK_x the relevant bits for: */
AnnaBridge 161:aa5281ff4a02 67 /* - sequencer register offset */
AnnaBridge 161:aa5281ff4a02 68 /* - sequencer rank bits position into the selected register */
AnnaBridge 161:aa5281ff4a02 69
AnnaBridge 161:aa5281ff4a02 70 /* Internal register offset for ADC group regular sequencer configuration */
AnnaBridge 161:aa5281ff4a02 71 /* (offset placed into a spare area of literal definition) */
AnnaBridge 161:aa5281ff4a02 72 #define ADC_SQR1_REGOFFSET 0x00000000U
AnnaBridge 161:aa5281ff4a02 73 #define ADC_SQR2_REGOFFSET 0x00000100U
AnnaBridge 161:aa5281ff4a02 74 #define ADC_SQR3_REGOFFSET 0x00000200U
AnnaBridge 161:aa5281ff4a02 75 #define ADC_SQR4_REGOFFSET 0x00000300U
AnnaBridge 161:aa5281ff4a02 76
AnnaBridge 161:aa5281ff4a02 77 #define ADC_REG_SQRX_REGOFFSET_MASK (ADC_SQR1_REGOFFSET | ADC_SQR2_REGOFFSET | ADC_SQR3_REGOFFSET | ADC_SQR4_REGOFFSET)
AnnaBridge 161:aa5281ff4a02 78 #define ADC_REG_RANK_ID_SQRX_MASK (ADC_CHANNEL_ID_NUMBER_MASK_POSBIT0)
AnnaBridge 161:aa5281ff4a02 79
AnnaBridge 161:aa5281ff4a02 80 /* Definition of ADC group regular sequencer bits information to be inserted */
AnnaBridge 161:aa5281ff4a02 81 /* into ADC group regular sequencer ranks literals definition. */
AnnaBridge 161:aa5281ff4a02 82 #define ADC_REG_RANK_1_SQRX_BITOFFSET_POS ( 0U) /* Value equivalent to POSITION_VAL(ADC_SQR3_SQ1) */
AnnaBridge 161:aa5281ff4a02 83 #define ADC_REG_RANK_2_SQRX_BITOFFSET_POS ( 5U) /* Value equivalent to POSITION_VAL(ADC_SQR3_SQ2) */
AnnaBridge 161:aa5281ff4a02 84 #define ADC_REG_RANK_3_SQRX_BITOFFSET_POS (10U) /* Value equivalent to POSITION_VAL(ADC_SQR3_SQ3) */
AnnaBridge 161:aa5281ff4a02 85 #define ADC_REG_RANK_4_SQRX_BITOFFSET_POS (15U) /* Value equivalent to POSITION_VAL(ADC_SQR3_SQ4) */
AnnaBridge 161:aa5281ff4a02 86 #define ADC_REG_RANK_5_SQRX_BITOFFSET_POS (20U) /* Value equivalent to POSITION_VAL(ADC_SQR3_SQ5) */
AnnaBridge 161:aa5281ff4a02 87 #define ADC_REG_RANK_6_SQRX_BITOFFSET_POS (25U) /* Value equivalent to POSITION_VAL(ADC_SQR3_SQ6) */
AnnaBridge 161:aa5281ff4a02 88 #define ADC_REG_RANK_7_SQRX_BITOFFSET_POS ( 0U) /* Value equivalent to POSITION_VAL(ADC_SQR2_SQ7) */
AnnaBridge 161:aa5281ff4a02 89 #define ADC_REG_RANK_8_SQRX_BITOFFSET_POS ( 5U) /* Value equivalent to POSITION_VAL(ADC_SQR2_SQ8) */
AnnaBridge 161:aa5281ff4a02 90 #define ADC_REG_RANK_9_SQRX_BITOFFSET_POS (10U) /* Value equivalent to POSITION_VAL(ADC_SQR2_SQ9) */
AnnaBridge 161:aa5281ff4a02 91 #define ADC_REG_RANK_10_SQRX_BITOFFSET_POS (15U) /* Value equivalent to POSITION_VAL(ADC_SQR2_SQ10) */
AnnaBridge 161:aa5281ff4a02 92 #define ADC_REG_RANK_11_SQRX_BITOFFSET_POS (20U) /* Value equivalent to POSITION_VAL(ADC_SQR2_SQ11) */
AnnaBridge 161:aa5281ff4a02 93 #define ADC_REG_RANK_12_SQRX_BITOFFSET_POS (25U) /* Value equivalent to POSITION_VAL(ADC_SQR2_SQ12) */
AnnaBridge 161:aa5281ff4a02 94 #define ADC_REG_RANK_13_SQRX_BITOFFSET_POS ( 0U) /* Value equivalent to POSITION_VAL(ADC_SQR1_SQ13) */
AnnaBridge 161:aa5281ff4a02 95 #define ADC_REG_RANK_14_SQRX_BITOFFSET_POS ( 5U) /* Value equivalent to POSITION_VAL(ADC_SQR1_SQ14) */
AnnaBridge 161:aa5281ff4a02 96 #define ADC_REG_RANK_15_SQRX_BITOFFSET_POS (10U) /* Value equivalent to POSITION_VAL(ADC_SQR1_SQ15) */
AnnaBridge 161:aa5281ff4a02 97 #define ADC_REG_RANK_16_SQRX_BITOFFSET_POS (15U) /* Value equivalent to POSITION_VAL(ADC_SQR1_SQ16) */
AnnaBridge 161:aa5281ff4a02 98
AnnaBridge 161:aa5281ff4a02 99 /* Internal mask for ADC group injected sequencer: */
AnnaBridge 161:aa5281ff4a02 100 /* To select into literal LL_ADC_INJ_RANK_x the relevant bits for: */
AnnaBridge 161:aa5281ff4a02 101 /* - data register offset */
AnnaBridge 161:aa5281ff4a02 102 /* - offset register offset */
AnnaBridge 161:aa5281ff4a02 103 /* - sequencer rank bits position into the selected register */
AnnaBridge 161:aa5281ff4a02 104
AnnaBridge 161:aa5281ff4a02 105 /* Internal register offset for ADC group injected data register */
AnnaBridge 161:aa5281ff4a02 106 /* (offset placed into a spare area of literal definition) */
AnnaBridge 161:aa5281ff4a02 107 #define ADC_JDR1_REGOFFSET 0x00000000U
AnnaBridge 161:aa5281ff4a02 108 #define ADC_JDR2_REGOFFSET 0x00000100U
AnnaBridge 161:aa5281ff4a02 109 #define ADC_JDR3_REGOFFSET 0x00000200U
AnnaBridge 161:aa5281ff4a02 110 #define ADC_JDR4_REGOFFSET 0x00000300U
AnnaBridge 161:aa5281ff4a02 111
AnnaBridge 161:aa5281ff4a02 112 /* Internal register offset for ADC group injected offset configuration */
AnnaBridge 161:aa5281ff4a02 113 /* (offset placed into a spare area of literal definition) */
AnnaBridge 161:aa5281ff4a02 114 #define ADC_JOFR1_REGOFFSET 0x00000000U
AnnaBridge 161:aa5281ff4a02 115 #define ADC_JOFR2_REGOFFSET 0x00001000U
AnnaBridge 161:aa5281ff4a02 116 #define ADC_JOFR3_REGOFFSET 0x00002000U
AnnaBridge 161:aa5281ff4a02 117 #define ADC_JOFR4_REGOFFSET 0x00003000U
AnnaBridge 161:aa5281ff4a02 118
AnnaBridge 161:aa5281ff4a02 119 #define ADC_INJ_JDRX_REGOFFSET_MASK (ADC_JDR1_REGOFFSET | ADC_JDR2_REGOFFSET | ADC_JDR3_REGOFFSET | ADC_JDR4_REGOFFSET)
AnnaBridge 161:aa5281ff4a02 120 #define ADC_INJ_JOFRX_REGOFFSET_MASK (ADC_JOFR1_REGOFFSET | ADC_JOFR2_REGOFFSET | ADC_JOFR3_REGOFFSET | ADC_JOFR4_REGOFFSET)
AnnaBridge 161:aa5281ff4a02 121 #define ADC_INJ_RANK_ID_JSQR_MASK (ADC_CHANNEL_ID_NUMBER_MASK_POSBIT0)
AnnaBridge 161:aa5281ff4a02 122
AnnaBridge 161:aa5281ff4a02 123 /* Internal mask for ADC group regular trigger: */
AnnaBridge 161:aa5281ff4a02 124 /* To select into literal LL_ADC_REG_TRIG_x the relevant bits for: */
AnnaBridge 161:aa5281ff4a02 125 /* - regular trigger source */
AnnaBridge 161:aa5281ff4a02 126 /* - regular trigger edge */
AnnaBridge 161:aa5281ff4a02 127 #define ADC_REG_TRIG_EXT_EDGE_DEFAULT (ADC_CR2_EXTEN_0) /* Trigger edge set to rising edge (default setting for compatibility with some ADC on other STM32 families having this setting set by HW default value) */
AnnaBridge 161:aa5281ff4a02 128
AnnaBridge 161:aa5281ff4a02 129 /* Mask containing trigger source masks for each of possible */
AnnaBridge 161:aa5281ff4a02 130 /* trigger edge selection duplicated with shifts [0; 4; 8; 12] */
AnnaBridge 161:aa5281ff4a02 131 /* corresponding to {SW start; ext trigger; ext trigger; ext trigger}. */
AnnaBridge 161:aa5281ff4a02 132 #define ADC_REG_TRIG_SOURCE_MASK (((LL_ADC_REG_TRIG_SOFTWARE & ADC_CR2_EXTSEL) >> (4U * 0U)) | \
AnnaBridge 161:aa5281ff4a02 133 ((ADC_CR2_EXTSEL) >> (4U * 1U)) | \
AnnaBridge 161:aa5281ff4a02 134 ((ADC_CR2_EXTSEL) >> (4U * 2U)) | \
AnnaBridge 161:aa5281ff4a02 135 ((ADC_CR2_EXTSEL) >> (4U * 3U)))
AnnaBridge 161:aa5281ff4a02 136
AnnaBridge 161:aa5281ff4a02 137 /* Mask containing trigger edge masks for each of possible */
AnnaBridge 161:aa5281ff4a02 138 /* trigger edge selection duplicated with shifts [0; 4; 8; 12] */
AnnaBridge 161:aa5281ff4a02 139 /* corresponding to {SW start; ext trigger; ext trigger; ext trigger}. */
AnnaBridge 161:aa5281ff4a02 140 #define ADC_REG_TRIG_EDGE_MASK (((LL_ADC_REG_TRIG_SOFTWARE & ADC_CR2_EXTEN) >> (4U * 0U)) | \
AnnaBridge 161:aa5281ff4a02 141 ((ADC_REG_TRIG_EXT_EDGE_DEFAULT) >> (4U * 1U)) | \
AnnaBridge 161:aa5281ff4a02 142 ((ADC_REG_TRIG_EXT_EDGE_DEFAULT) >> (4U * 2U)) | \
AnnaBridge 161:aa5281ff4a02 143 ((ADC_REG_TRIG_EXT_EDGE_DEFAULT) >> (4U * 3U)))
AnnaBridge 161:aa5281ff4a02 144
AnnaBridge 161:aa5281ff4a02 145 /* Definition of ADC group regular trigger bits information. */
AnnaBridge 161:aa5281ff4a02 146 #define ADC_REG_TRIG_EXTSEL_BITOFFSET_POS (24U) /* Value equivalent to POSITION_VAL(ADC_CR2_EXTSEL) */
AnnaBridge 161:aa5281ff4a02 147 #define ADC_REG_TRIG_EXTEN_BITOFFSET_POS (28U) /* Value equivalent to POSITION_VAL(ADC_CR2_EXTEN) */
AnnaBridge 161:aa5281ff4a02 148
AnnaBridge 161:aa5281ff4a02 149
AnnaBridge 161:aa5281ff4a02 150
AnnaBridge 161:aa5281ff4a02 151 /* Internal mask for ADC group injected trigger: */
AnnaBridge 161:aa5281ff4a02 152 /* To select into literal LL_ADC_INJ_TRIG_x the relevant bits for: */
AnnaBridge 161:aa5281ff4a02 153 /* - injected trigger source */
AnnaBridge 161:aa5281ff4a02 154 /* - injected trigger edge */
AnnaBridge 161:aa5281ff4a02 155 #define ADC_INJ_TRIG_EXT_EDGE_DEFAULT (ADC_CR2_JEXTEN_0) /* Trigger edge set to rising edge (default setting for compatibility with some ADC on other STM32 families having this setting set by HW default value) */
AnnaBridge 161:aa5281ff4a02 156
AnnaBridge 161:aa5281ff4a02 157 /* Mask containing trigger source masks for each of possible */
AnnaBridge 161:aa5281ff4a02 158 /* trigger edge selection duplicated with shifts [0; 4; 8; 12] */
AnnaBridge 161:aa5281ff4a02 159 /* corresponding to {SW start; ext trigger; ext trigger; ext trigger}. */
AnnaBridge 161:aa5281ff4a02 160 #define ADC_INJ_TRIG_SOURCE_MASK (((LL_ADC_REG_TRIG_SOFTWARE & ADC_CR2_JEXTSEL) >> (4U * 0U)) | \
AnnaBridge 161:aa5281ff4a02 161 ((ADC_CR2_JEXTSEL) >> (4U * 1U)) | \
AnnaBridge 161:aa5281ff4a02 162 ((ADC_CR2_JEXTSEL) >> (4U * 2U)) | \
AnnaBridge 161:aa5281ff4a02 163 ((ADC_CR2_JEXTSEL) >> (4U * 3U)))
AnnaBridge 161:aa5281ff4a02 164
AnnaBridge 161:aa5281ff4a02 165 /* Mask containing trigger edge masks for each of possible */
AnnaBridge 161:aa5281ff4a02 166 /* trigger edge selection duplicated with shifts [0; 4; 8; 12] */
AnnaBridge 161:aa5281ff4a02 167 /* corresponding to {SW start; ext trigger; ext trigger; ext trigger}. */
AnnaBridge 161:aa5281ff4a02 168 #define ADC_INJ_TRIG_EDGE_MASK (((LL_ADC_INJ_TRIG_SOFTWARE & ADC_CR2_JEXTEN) >> (4U * 0U)) | \
AnnaBridge 161:aa5281ff4a02 169 ((ADC_INJ_TRIG_EXT_EDGE_DEFAULT) >> (4U * 1U)) | \
AnnaBridge 161:aa5281ff4a02 170 ((ADC_INJ_TRIG_EXT_EDGE_DEFAULT) >> (4U * 2U)) | \
AnnaBridge 161:aa5281ff4a02 171 ((ADC_INJ_TRIG_EXT_EDGE_DEFAULT) >> (4U * 3U)))
AnnaBridge 161:aa5281ff4a02 172
AnnaBridge 161:aa5281ff4a02 173 /* Definition of ADC group injected trigger bits information. */
AnnaBridge 161:aa5281ff4a02 174 #define ADC_INJ_TRIG_EXTSEL_BITOFFSET_POS (16U) /* Value equivalent to POSITION_VAL(ADC_CR2_JEXTSEL) */
AnnaBridge 161:aa5281ff4a02 175 #define ADC_INJ_TRIG_EXTEN_BITOFFSET_POS (20U) /* Value equivalent to POSITION_VAL(ADC_CR2_JEXTEN) */
AnnaBridge 161:aa5281ff4a02 176
AnnaBridge 161:aa5281ff4a02 177 /* Internal mask for ADC channel: */
AnnaBridge 161:aa5281ff4a02 178 /* To select into literal LL_ADC_CHANNEL_x the relevant bits for: */
AnnaBridge 161:aa5281ff4a02 179 /* - channel identifier defined by number */
AnnaBridge 161:aa5281ff4a02 180 /* - channel differentiation between external channels (connected to */
AnnaBridge 161:aa5281ff4a02 181 /* GPIO pins) and internal channels (connected to internal paths) */
AnnaBridge 161:aa5281ff4a02 182 /* - channel sampling time defined by SMPRx register offset */
AnnaBridge 161:aa5281ff4a02 183 /* and SMPx bits positions into SMPRx register */
AnnaBridge 161:aa5281ff4a02 184 #define ADC_CHANNEL_ID_NUMBER_MASK (ADC_CR1_AWDCH)
AnnaBridge 161:aa5281ff4a02 185 #define ADC_CHANNEL_ID_NUMBER_BITOFFSET_POS ( 0U)/* Value equivalent to POSITION_VAL(ADC_CHANNEL_ID_NUMBER_MASK) */
AnnaBridge 161:aa5281ff4a02 186 #define ADC_CHANNEL_ID_MASK (ADC_CHANNEL_ID_NUMBER_MASK | ADC_CHANNEL_ID_INTERNAL_CH_MASK)
AnnaBridge 161:aa5281ff4a02 187 /* Equivalent mask of ADC_CHANNEL_NUMBER_MASK aligned on register LSB (bit 0) */
AnnaBridge 161:aa5281ff4a02 188 #define ADC_CHANNEL_ID_NUMBER_MASK_POSBIT0 0x0000001FU /* Equivalent to shift: (ADC_CHANNEL_NUMBER_MASK >> POSITION_VAL(ADC_CHANNEL_NUMBER_MASK)) */
AnnaBridge 161:aa5281ff4a02 189
AnnaBridge 161:aa5281ff4a02 190 /* Channel differentiation between external and internal channels */
AnnaBridge 161:aa5281ff4a02 191 #define ADC_CHANNEL_ID_INTERNAL_CH 0x80000000U /* Marker of internal channel */
AnnaBridge 161:aa5281ff4a02 192 #define ADC_CHANNEL_ID_INTERNAL_CH_2 0x40000000U /* Marker of internal channel for other ADC instances, in case of different ADC internal channels mapped on same channel number on different ADC instances */
AnnaBridge 161:aa5281ff4a02 193 #define ADC_CHANNEL_DIFFERENCIATION_TEMPSENSOR_VBAT 0x10000000U /* Dummy bit for driver internal usage, not used in ADC channel setting registers CR1 or SQRx */
AnnaBridge 161:aa5281ff4a02 194 #define ADC_CHANNEL_ID_INTERNAL_CH_MASK (ADC_CHANNEL_ID_INTERNAL_CH | ADC_CHANNEL_ID_INTERNAL_CH_2 | ADC_CHANNEL_DIFFERENCIATION_TEMPSENSOR_VBAT)
AnnaBridge 161:aa5281ff4a02 195
AnnaBridge 161:aa5281ff4a02 196 /* Internal register offset for ADC channel sampling time configuration */
AnnaBridge 161:aa5281ff4a02 197 /* (offset placed into a spare area of literal definition) */
AnnaBridge 161:aa5281ff4a02 198 #define ADC_SMPR1_REGOFFSET 0x00000000U
AnnaBridge 161:aa5281ff4a02 199 #define ADC_SMPR2_REGOFFSET 0x02000000U
AnnaBridge 161:aa5281ff4a02 200 #define ADC_CHANNEL_SMPRX_REGOFFSET_MASK (ADC_SMPR1_REGOFFSET | ADC_SMPR2_REGOFFSET)
AnnaBridge 161:aa5281ff4a02 201
AnnaBridge 161:aa5281ff4a02 202 #define ADC_CHANNEL_SMPx_BITOFFSET_MASK 0x01F00000U
AnnaBridge 161:aa5281ff4a02 203 #define ADC_CHANNEL_SMPx_BITOFFSET_POS (20U) /* Value equivalent to POSITION_VAL(ADC_CHANNEL_SMPx_BITOFFSET_MASK) */
AnnaBridge 161:aa5281ff4a02 204
AnnaBridge 161:aa5281ff4a02 205 /* Definition of channels ID number information to be inserted into */
AnnaBridge 161:aa5281ff4a02 206 /* channels literals definition. */
AnnaBridge 161:aa5281ff4a02 207 #define ADC_CHANNEL_0_NUMBER 0x00000000U
AnnaBridge 161:aa5281ff4a02 208 #define ADC_CHANNEL_1_NUMBER ( ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 209 #define ADC_CHANNEL_2_NUMBER ( ADC_CR1_AWDCH_1 )
AnnaBridge 161:aa5281ff4a02 210 #define ADC_CHANNEL_3_NUMBER ( ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 211 #define ADC_CHANNEL_4_NUMBER ( ADC_CR1_AWDCH_2 )
AnnaBridge 161:aa5281ff4a02 212 #define ADC_CHANNEL_5_NUMBER ( ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 213 #define ADC_CHANNEL_6_NUMBER ( ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1 )
AnnaBridge 161:aa5281ff4a02 214 #define ADC_CHANNEL_7_NUMBER ( ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 215 #define ADC_CHANNEL_8_NUMBER ( ADC_CR1_AWDCH_3 )
AnnaBridge 161:aa5281ff4a02 216 #define ADC_CHANNEL_9_NUMBER ( ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 217 #define ADC_CHANNEL_10_NUMBER ( ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_1 )
AnnaBridge 161:aa5281ff4a02 218 #define ADC_CHANNEL_11_NUMBER ( ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 219 #define ADC_CHANNEL_12_NUMBER ( ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 )
AnnaBridge 161:aa5281ff4a02 220 #define ADC_CHANNEL_13_NUMBER ( ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 221 #define ADC_CHANNEL_14_NUMBER ( ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1 )
AnnaBridge 161:aa5281ff4a02 222 #define ADC_CHANNEL_15_NUMBER ( ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 223 #define ADC_CHANNEL_16_NUMBER (ADC_CR1_AWDCH_4 )
AnnaBridge 161:aa5281ff4a02 224 #define ADC_CHANNEL_17_NUMBER (ADC_CR1_AWDCH_4 | ADC_CR1_AWDCH_0)
AnnaBridge 161:aa5281ff4a02 225 #define ADC_CHANNEL_18_NUMBER (ADC_CR1_AWDCH_4 | ADC_CR1_AWDCH_1 )
AnnaBridge 161:aa5281ff4a02 226
AnnaBridge 161:aa5281ff4a02 227 /* Definition of channels sampling time information to be inserted into */
AnnaBridge 161:aa5281ff4a02 228 /* channels literals definition. */
AnnaBridge 161:aa5281ff4a02 229 #define ADC_CHANNEL_0_SMP (ADC_SMPR2_REGOFFSET | (( 0U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP0) */
AnnaBridge 161:aa5281ff4a02 230 #define ADC_CHANNEL_1_SMP (ADC_SMPR2_REGOFFSET | (( 3U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP1) */
AnnaBridge 161:aa5281ff4a02 231 #define ADC_CHANNEL_2_SMP (ADC_SMPR2_REGOFFSET | (( 6U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP2) */
AnnaBridge 161:aa5281ff4a02 232 #define ADC_CHANNEL_3_SMP (ADC_SMPR2_REGOFFSET | (( 9U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP3) */
AnnaBridge 161:aa5281ff4a02 233 #define ADC_CHANNEL_4_SMP (ADC_SMPR2_REGOFFSET | ((12U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP4) */
AnnaBridge 161:aa5281ff4a02 234 #define ADC_CHANNEL_5_SMP (ADC_SMPR2_REGOFFSET | ((15U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP5) */
AnnaBridge 161:aa5281ff4a02 235 #define ADC_CHANNEL_6_SMP (ADC_SMPR2_REGOFFSET | ((18U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP6) */
AnnaBridge 161:aa5281ff4a02 236 #define ADC_CHANNEL_7_SMP (ADC_SMPR2_REGOFFSET | ((21U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP7) */
AnnaBridge 161:aa5281ff4a02 237 #define ADC_CHANNEL_8_SMP (ADC_SMPR2_REGOFFSET | ((24U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP8) */
AnnaBridge 161:aa5281ff4a02 238 #define ADC_CHANNEL_9_SMP (ADC_SMPR2_REGOFFSET | ((27U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR2_SMP9) */
AnnaBridge 161:aa5281ff4a02 239 #define ADC_CHANNEL_10_SMP (ADC_SMPR1_REGOFFSET | (( 0U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP10) */
AnnaBridge 161:aa5281ff4a02 240 #define ADC_CHANNEL_11_SMP (ADC_SMPR1_REGOFFSET | (( 3U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP11) */
AnnaBridge 161:aa5281ff4a02 241 #define ADC_CHANNEL_12_SMP (ADC_SMPR1_REGOFFSET | (( 6U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP12) */
AnnaBridge 161:aa5281ff4a02 242 #define ADC_CHANNEL_13_SMP (ADC_SMPR1_REGOFFSET | (( 9U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP13) */
AnnaBridge 161:aa5281ff4a02 243 #define ADC_CHANNEL_14_SMP (ADC_SMPR1_REGOFFSET | ((12U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP14) */
AnnaBridge 161:aa5281ff4a02 244 #define ADC_CHANNEL_15_SMP (ADC_SMPR1_REGOFFSET | ((15U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP15) */
AnnaBridge 161:aa5281ff4a02 245 #define ADC_CHANNEL_16_SMP (ADC_SMPR1_REGOFFSET | ((18U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP16) */
AnnaBridge 161:aa5281ff4a02 246 #define ADC_CHANNEL_17_SMP (ADC_SMPR1_REGOFFSET | ((21U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP17) */
AnnaBridge 161:aa5281ff4a02 247 #define ADC_CHANNEL_18_SMP (ADC_SMPR1_REGOFFSET | ((24U) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) /* Value shifted is equivalent to POSITION_VAL(ADC_SMPR1_SMP18) */
AnnaBridge 161:aa5281ff4a02 248
AnnaBridge 161:aa5281ff4a02 249 /* Internal mask for ADC analog watchdog: */
AnnaBridge 161:aa5281ff4a02 250 /* To select into literals LL_ADC_AWD_CHANNELx_xxx the relevant bits for: */
AnnaBridge 161:aa5281ff4a02 251 /* (concatenation of multiple bits used in different analog watchdogs, */
AnnaBridge 161:aa5281ff4a02 252 /* (feature of several watchdogs not available on all STM32 families)). */
AnnaBridge 161:aa5281ff4a02 253 /* - analog watchdog 1: monitored channel defined by number, */
AnnaBridge 161:aa5281ff4a02 254 /* selection of ADC group (ADC groups regular and-or injected). */
AnnaBridge 161:aa5281ff4a02 255
AnnaBridge 161:aa5281ff4a02 256 /* Internal register offset for ADC analog watchdog channel configuration */
AnnaBridge 161:aa5281ff4a02 257 #define ADC_AWD_CR1_REGOFFSET 0x00000000U
AnnaBridge 161:aa5281ff4a02 258
AnnaBridge 161:aa5281ff4a02 259 #define ADC_AWD_CRX_REGOFFSET_MASK (ADC_AWD_CR1_REGOFFSET)
AnnaBridge 161:aa5281ff4a02 260
AnnaBridge 161:aa5281ff4a02 261 #define ADC_AWD_CR1_CHANNEL_MASK (ADC_CR1_AWDCH | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL)
AnnaBridge 161:aa5281ff4a02 262 #define ADC_AWD_CR_ALL_CHANNEL_MASK (ADC_AWD_CR1_CHANNEL_MASK)
AnnaBridge 161:aa5281ff4a02 263
AnnaBridge 161:aa5281ff4a02 264 /* Internal register offset for ADC analog watchdog threshold configuration */
AnnaBridge 161:aa5281ff4a02 265 #define ADC_AWD_TR1_HIGH_REGOFFSET 0x00000000U
AnnaBridge 161:aa5281ff4a02 266 #define ADC_AWD_TR1_LOW_REGOFFSET 0x00000001U
AnnaBridge 161:aa5281ff4a02 267 #define ADC_AWD_TRX_REGOFFSET_MASK (ADC_AWD_TR1_HIGH_REGOFFSET | ADC_AWD_TR1_LOW_REGOFFSET)
AnnaBridge 161:aa5281ff4a02 268
AnnaBridge 161:aa5281ff4a02 269 /* ADC registers bits positions */
AnnaBridge 161:aa5281ff4a02 270 #define ADC_CR1_RES_BITOFFSET_POS (24U) /* Value equivalent to POSITION_VAL(ADC_CR1_RES) */
AnnaBridge 161:aa5281ff4a02 271 #define ADC_TR_HT_BITOFFSET_POS (16U) /* Value equivalent to POSITION_VAL(ADC_TR_HT) */
Anna Bridge 169:a7c7b631e539 272
Anna Bridge 169:a7c7b631e539 273 /* ADC internal channels related definitions */
Anna Bridge 169:a7c7b631e539 274 /* Internal voltage reference VrefInt */
Anna Bridge 169:a7c7b631e539 275 #define VREFINT_CAL_ADDR ((uint16_t*) (0x1FFF7A2AU)) /* Internal voltage reference, address of parameter VREFINT_CAL: VrefInt ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.3 V (tolerance: +-10 mV). */
Anna Bridge 169:a7c7b631e539 276 #define VREFINT_CAL_VREF ( 3300U) /* Analog voltage reference (Vref+) value with which temperature sensor has been calibrated in production (tolerance: +-10 mV) (unit: mV). */
Anna Bridge 169:a7c7b631e539 277 /* Temperature sensor */
Anna Bridge 169:a7c7b631e539 278 #define TEMPSENSOR_CAL1_ADDR ((uint16_t*) (0x1FFF7A2CU)) /* Internal temperature sensor, address of parameter TS_CAL1: On STM32F4, temperature sensor ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.3 V (tolerance: +-10 mV). */
Anna Bridge 169:a7c7b631e539 279 #define TEMPSENSOR_CAL2_ADDR ((uint16_t*) (0x1FFF7A2EU)) /* Internal temperature sensor, address of parameter TS_CAL2: On STM32F4, temperature sensor ADC raw data acquired at temperature 110 DegC (tolerance: +-5 DegC), Vref+ = 3.3 V (tolerance: +-10 mV). */
Anna Bridge 169:a7c7b631e539 280 #define TEMPSENSOR_CAL1_TEMP (( int32_t) 30) /* Internal temperature sensor, temperature at which temperature sensor has been calibrated in production for data into TEMPSENSOR_CAL1_ADDR (tolerance: +-5 DegC) (unit: DegC). */
Anna Bridge 169:a7c7b631e539 281 #define TEMPSENSOR_CAL2_TEMP (( int32_t) 110) /* Internal temperature sensor, temperature at which temperature sensor has been calibrated in production for data into TEMPSENSOR_CAL2_ADDR (tolerance: +-5 DegC) (unit: DegC). */
Anna Bridge 169:a7c7b631e539 282 #define TEMPSENSOR_CAL_VREFANALOG ( 3300U) /* Analog voltage reference (Vref+) voltage with which temperature sensor has been calibrated in production (+-10 mV) (unit: mV). */
Anna Bridge 169:a7c7b631e539 283
AnnaBridge 161:aa5281ff4a02 284 /**
AnnaBridge 161:aa5281ff4a02 285 * @}
AnnaBridge 161:aa5281ff4a02 286 */
AnnaBridge 161:aa5281ff4a02 287
AnnaBridge 161:aa5281ff4a02 288
AnnaBridge 161:aa5281ff4a02 289 /* Private macros ------------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 290 /** @defgroup ADC_LL_Private_Macros ADC Private Macros
AnnaBridge 161:aa5281ff4a02 291 * @{
AnnaBridge 161:aa5281ff4a02 292 */
AnnaBridge 161:aa5281ff4a02 293
AnnaBridge 161:aa5281ff4a02 294 /**
AnnaBridge 161:aa5281ff4a02 295 * @brief Driver macro reserved for internal use: isolate bits with the
AnnaBridge 161:aa5281ff4a02 296 * selected mask and shift them to the register LSB
AnnaBridge 161:aa5281ff4a02 297 * (shift mask on register position bit 0).
AnnaBridge 161:aa5281ff4a02 298 * @param __BITS__ Bits in register 32 bits
AnnaBridge 161:aa5281ff4a02 299 * @param __MASK__ Mask in register 32 bits
AnnaBridge 161:aa5281ff4a02 300 * @retval Bits in register 32 bits
AnnaBridge 161:aa5281ff4a02 301 */
AnnaBridge 161:aa5281ff4a02 302 #define __ADC_MASK_SHIFT(__BITS__, __MASK__) \
AnnaBridge 161:aa5281ff4a02 303 (((__BITS__) & (__MASK__)) >> POSITION_VAL((__MASK__)))
AnnaBridge 161:aa5281ff4a02 304
AnnaBridge 161:aa5281ff4a02 305 /**
AnnaBridge 161:aa5281ff4a02 306 * @brief Driver macro reserved for internal use: set a pointer to
AnnaBridge 161:aa5281ff4a02 307 * a register from a register basis from which an offset
AnnaBridge 161:aa5281ff4a02 308 * is applied.
AnnaBridge 161:aa5281ff4a02 309 * @param __REG__ Register basis from which the offset is applied.
AnnaBridge 163:e59c8e839560 310 * @param __REG_OFFFSET__ Offset to be applied (unit number of registers).
AnnaBridge 161:aa5281ff4a02 311 * @retval Pointer to register address
AnnaBridge 161:aa5281ff4a02 312 */
AnnaBridge 161:aa5281ff4a02 313 #define __ADC_PTR_REG_OFFSET(__REG__, __REG_OFFFSET__) \
AnnaBridge 161:aa5281ff4a02 314 ((uint32_t *)((uint32_t) ((uint32_t)(&(__REG__)) + ((__REG_OFFFSET__) << 2U))))
AnnaBridge 161:aa5281ff4a02 315
AnnaBridge 161:aa5281ff4a02 316 /**
AnnaBridge 161:aa5281ff4a02 317 * @}
AnnaBridge 161:aa5281ff4a02 318 */
AnnaBridge 161:aa5281ff4a02 319
AnnaBridge 161:aa5281ff4a02 320
AnnaBridge 161:aa5281ff4a02 321 /* Exported types ------------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 322 #if defined(USE_FULL_LL_DRIVER)
AnnaBridge 161:aa5281ff4a02 323 /** @defgroup ADC_LL_ES_INIT ADC Exported Init structure
AnnaBridge 161:aa5281ff4a02 324 * @{
AnnaBridge 161:aa5281ff4a02 325 */
AnnaBridge 161:aa5281ff4a02 326
AnnaBridge 161:aa5281ff4a02 327 /**
AnnaBridge 161:aa5281ff4a02 328 * @brief Structure definition of some features of ADC common parameters
AnnaBridge 161:aa5281ff4a02 329 * and multimode
AnnaBridge 161:aa5281ff4a02 330 * (all ADC instances belonging to the same ADC common instance).
AnnaBridge 161:aa5281ff4a02 331 * @note The setting of these parameters by function @ref LL_ADC_CommonInit()
AnnaBridge 161:aa5281ff4a02 332 * is conditioned to ADC instances state (all ADC instances
AnnaBridge 161:aa5281ff4a02 333 * sharing the same ADC common instance):
AnnaBridge 161:aa5281ff4a02 334 * All ADC instances sharing the same ADC common instance must be
AnnaBridge 161:aa5281ff4a02 335 * disabled.
AnnaBridge 161:aa5281ff4a02 336 */
AnnaBridge 161:aa5281ff4a02 337 typedef struct
AnnaBridge 161:aa5281ff4a02 338 {
AnnaBridge 161:aa5281ff4a02 339 uint32_t CommonClock; /*!< Set parameter common to several ADC: Clock source and prescaler.
AnnaBridge 161:aa5281ff4a02 340 This parameter can be a value of @ref ADC_LL_EC_COMMON_CLOCK_SOURCE
AnnaBridge 161:aa5281ff4a02 341
AnnaBridge 161:aa5281ff4a02 342 This feature can be modified afterwards using unitary function @ref LL_ADC_SetCommonClock(). */
AnnaBridge 161:aa5281ff4a02 343
AnnaBridge 161:aa5281ff4a02 344 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 345 uint32_t Multimode; /*!< Set ADC multimode configuration to operate in independent mode or multimode (for devices with several ADC instances).
AnnaBridge 161:aa5281ff4a02 346 This parameter can be a value of @ref ADC_LL_EC_MULTI_MODE
AnnaBridge 161:aa5281ff4a02 347
AnnaBridge 161:aa5281ff4a02 348 This feature can be modified afterwards using unitary function @ref LL_ADC_SetMultimode(). */
AnnaBridge 161:aa5281ff4a02 349
AnnaBridge 161:aa5281ff4a02 350 uint32_t MultiDMATransfer; /*!< Set ADC multimode conversion data transfer: no transfer or transfer by DMA.
AnnaBridge 161:aa5281ff4a02 351 This parameter can be a value of @ref ADC_LL_EC_MULTI_DMA_TRANSFER
AnnaBridge 161:aa5281ff4a02 352
AnnaBridge 161:aa5281ff4a02 353 This feature can be modified afterwards using unitary function @ref LL_ADC_SetMultiDMATransfer(). */
AnnaBridge 161:aa5281ff4a02 354
AnnaBridge 161:aa5281ff4a02 355 uint32_t MultiTwoSamplingDelay; /*!< Set ADC multimode delay between 2 sampling phases.
AnnaBridge 161:aa5281ff4a02 356 This parameter can be a value of @ref ADC_LL_EC_MULTI_TWOSMP_DELAY
AnnaBridge 161:aa5281ff4a02 357
AnnaBridge 161:aa5281ff4a02 358 This feature can be modified afterwards using unitary function @ref LL_ADC_SetMultiTwoSamplingDelay(). */
AnnaBridge 161:aa5281ff4a02 359 #endif /* ADC_MULTIMODE_SUPPORT */
AnnaBridge 161:aa5281ff4a02 360
AnnaBridge 161:aa5281ff4a02 361 } LL_ADC_CommonInitTypeDef;
AnnaBridge 161:aa5281ff4a02 362
AnnaBridge 161:aa5281ff4a02 363 /**
AnnaBridge 161:aa5281ff4a02 364 * @brief Structure definition of some features of ADC instance.
AnnaBridge 161:aa5281ff4a02 365 * @note These parameters have an impact on ADC scope: ADC instance.
AnnaBridge 161:aa5281ff4a02 366 * Affects both group regular and group injected (availability
AnnaBridge 161:aa5281ff4a02 367 * of ADC group injected depends on STM32 families).
AnnaBridge 161:aa5281ff4a02 368 * Refer to corresponding unitary functions into
AnnaBridge 161:aa5281ff4a02 369 * @ref ADC_LL_EF_Configuration_ADC_Instance .
AnnaBridge 161:aa5281ff4a02 370 * @note The setting of these parameters by function @ref LL_ADC_Init()
AnnaBridge 161:aa5281ff4a02 371 * is conditioned to ADC state:
AnnaBridge 161:aa5281ff4a02 372 * ADC instance must be disabled.
AnnaBridge 161:aa5281ff4a02 373 * This condition is applied to all ADC features, for efficiency
AnnaBridge 161:aa5281ff4a02 374 * and compatibility over all STM32 families. However, the different
AnnaBridge 161:aa5281ff4a02 375 * features can be set under different ADC state conditions
AnnaBridge 161:aa5281ff4a02 376 * (setting possible with ADC enabled without conversion on going,
AnnaBridge 161:aa5281ff4a02 377 * ADC enabled with conversion on going, ...)
AnnaBridge 161:aa5281ff4a02 378 * Each feature can be updated afterwards with a unitary function
AnnaBridge 161:aa5281ff4a02 379 * and potentially with ADC in a different state than disabled,
AnnaBridge 161:aa5281ff4a02 380 * refer to description of each function for setting
AnnaBridge 161:aa5281ff4a02 381 * conditioned to ADC state.
AnnaBridge 161:aa5281ff4a02 382 */
AnnaBridge 161:aa5281ff4a02 383 typedef struct
AnnaBridge 161:aa5281ff4a02 384 {
AnnaBridge 161:aa5281ff4a02 385 uint32_t Resolution; /*!< Set ADC resolution.
AnnaBridge 161:aa5281ff4a02 386 This parameter can be a value of @ref ADC_LL_EC_RESOLUTION
AnnaBridge 161:aa5281ff4a02 387
AnnaBridge 161:aa5281ff4a02 388 This feature can be modified afterwards using unitary function @ref LL_ADC_SetResolution(). */
AnnaBridge 161:aa5281ff4a02 389
AnnaBridge 161:aa5281ff4a02 390 uint32_t DataAlignment; /*!< Set ADC conversion data alignment.
AnnaBridge 161:aa5281ff4a02 391 This parameter can be a value of @ref ADC_LL_EC_DATA_ALIGN
AnnaBridge 161:aa5281ff4a02 392
AnnaBridge 161:aa5281ff4a02 393 This feature can be modified afterwards using unitary function @ref LL_ADC_SetDataAlignment(). */
AnnaBridge 161:aa5281ff4a02 394
AnnaBridge 161:aa5281ff4a02 395 uint32_t SequencersScanMode; /*!< Set ADC scan selection.
AnnaBridge 161:aa5281ff4a02 396 This parameter can be a value of @ref ADC_LL_EC_SCAN_SELECTION
AnnaBridge 161:aa5281ff4a02 397
AnnaBridge 161:aa5281ff4a02 398 This feature can be modified afterwards using unitary function @ref LL_ADC_SetSequencersScanMode(). */
AnnaBridge 161:aa5281ff4a02 399
AnnaBridge 161:aa5281ff4a02 400 } LL_ADC_InitTypeDef;
AnnaBridge 161:aa5281ff4a02 401
AnnaBridge 161:aa5281ff4a02 402 /**
AnnaBridge 161:aa5281ff4a02 403 * @brief Structure definition of some features of ADC group regular.
AnnaBridge 161:aa5281ff4a02 404 * @note These parameters have an impact on ADC scope: ADC group regular.
AnnaBridge 161:aa5281ff4a02 405 * Refer to corresponding unitary functions into
AnnaBridge 161:aa5281ff4a02 406 * @ref ADC_LL_EF_Configuration_ADC_Group_Regular
AnnaBridge 161:aa5281ff4a02 407 * (functions with prefix "REG").
AnnaBridge 161:aa5281ff4a02 408 * @note The setting of these parameters by function @ref LL_ADC_REG_Init()
AnnaBridge 161:aa5281ff4a02 409 * is conditioned to ADC state:
AnnaBridge 161:aa5281ff4a02 410 * ADC instance must be disabled.
AnnaBridge 161:aa5281ff4a02 411 * This condition is applied to all ADC features, for efficiency
AnnaBridge 161:aa5281ff4a02 412 * and compatibility over all STM32 families. However, the different
AnnaBridge 161:aa5281ff4a02 413 * features can be set under different ADC state conditions
AnnaBridge 161:aa5281ff4a02 414 * (setting possible with ADC enabled without conversion on going,
AnnaBridge 161:aa5281ff4a02 415 * ADC enabled with conversion on going, ...)
AnnaBridge 161:aa5281ff4a02 416 * Each feature can be updated afterwards with a unitary function
AnnaBridge 161:aa5281ff4a02 417 * and potentially with ADC in a different state than disabled,
AnnaBridge 161:aa5281ff4a02 418 * refer to description of each function for setting
AnnaBridge 161:aa5281ff4a02 419 * conditioned to ADC state.
AnnaBridge 161:aa5281ff4a02 420 */
AnnaBridge 161:aa5281ff4a02 421 typedef struct
AnnaBridge 161:aa5281ff4a02 422 {
AnnaBridge 161:aa5281ff4a02 423 uint32_t TriggerSource; /*!< Set ADC group regular conversion trigger source: internal (SW start) or from external IP (timer event, external interrupt line).
AnnaBridge 161:aa5281ff4a02 424 This parameter can be a value of @ref ADC_LL_EC_REG_TRIGGER_SOURCE
AnnaBridge 161:aa5281ff4a02 425 @note On this STM32 serie, setting of external trigger edge is performed
AnnaBridge 161:aa5281ff4a02 426 using function @ref LL_ADC_REG_StartConversionExtTrig().
AnnaBridge 161:aa5281ff4a02 427
AnnaBridge 161:aa5281ff4a02 428 This feature can be modified afterwards using unitary function @ref LL_ADC_REG_SetTriggerSource(). */
AnnaBridge 161:aa5281ff4a02 429
AnnaBridge 161:aa5281ff4a02 430 uint32_t SequencerLength; /*!< Set ADC group regular sequencer length.
AnnaBridge 161:aa5281ff4a02 431 This parameter can be a value of @ref ADC_LL_EC_REG_SEQ_SCAN_LENGTH
AnnaBridge 161:aa5281ff4a02 432 @note This parameter is discarded if scan mode is disabled (refer to parameter 'ADC_SequencersScanMode').
AnnaBridge 161:aa5281ff4a02 433
AnnaBridge 161:aa5281ff4a02 434 This feature can be modified afterwards using unitary function @ref LL_ADC_REG_SetSequencerLength(). */
AnnaBridge 161:aa5281ff4a02 435
AnnaBridge 161:aa5281ff4a02 436 uint32_t SequencerDiscont; /*!< Set ADC group regular sequencer discontinuous mode: sequence subdivided and scan conversions interrupted every selected number of ranks.
AnnaBridge 161:aa5281ff4a02 437 This parameter can be a value of @ref ADC_LL_EC_REG_SEQ_DISCONT_MODE
AnnaBridge 161:aa5281ff4a02 438 @note This parameter has an effect only if group regular sequencer is enabled
AnnaBridge 161:aa5281ff4a02 439 (scan length of 2 ranks or more).
AnnaBridge 161:aa5281ff4a02 440
AnnaBridge 161:aa5281ff4a02 441 This feature can be modified afterwards using unitary function @ref LL_ADC_REG_SetSequencerDiscont(). */
AnnaBridge 161:aa5281ff4a02 442
AnnaBridge 161:aa5281ff4a02 443 uint32_t ContinuousMode; /*!< Set ADC continuous conversion mode on ADC group regular, whether ADC conversions are performed in single mode (one conversion per trigger) or in continuous mode (after the first trigger, following conversions launched successively automatically).
AnnaBridge 161:aa5281ff4a02 444 This parameter can be a value of @ref ADC_LL_EC_REG_CONTINUOUS_MODE
AnnaBridge 161:aa5281ff4a02 445 Note: It is not possible to enable both ADC group regular continuous mode and discontinuous mode.
AnnaBridge 161:aa5281ff4a02 446
AnnaBridge 161:aa5281ff4a02 447 This feature can be modified afterwards using unitary function @ref LL_ADC_REG_SetContinuousMode(). */
AnnaBridge 161:aa5281ff4a02 448
AnnaBridge 161:aa5281ff4a02 449 uint32_t DMATransfer; /*!< Set ADC group regular conversion data transfer: no transfer or transfer by DMA, and DMA requests mode.
AnnaBridge 161:aa5281ff4a02 450 This parameter can be a value of @ref ADC_LL_EC_REG_DMA_TRANSFER
AnnaBridge 161:aa5281ff4a02 451
AnnaBridge 161:aa5281ff4a02 452 This feature can be modified afterwards using unitary function @ref LL_ADC_REG_SetDMATransfer(). */
AnnaBridge 161:aa5281ff4a02 453
AnnaBridge 161:aa5281ff4a02 454 } LL_ADC_REG_InitTypeDef;
AnnaBridge 161:aa5281ff4a02 455
AnnaBridge 161:aa5281ff4a02 456 /**
AnnaBridge 161:aa5281ff4a02 457 * @brief Structure definition of some features of ADC group injected.
AnnaBridge 161:aa5281ff4a02 458 * @note These parameters have an impact on ADC scope: ADC group injected.
AnnaBridge 161:aa5281ff4a02 459 * Refer to corresponding unitary functions into
AnnaBridge 161:aa5281ff4a02 460 * @ref ADC_LL_EF_Configuration_ADC_Group_Regular
AnnaBridge 161:aa5281ff4a02 461 * (functions with prefix "INJ").
AnnaBridge 161:aa5281ff4a02 462 * @note The setting of these parameters by function @ref LL_ADC_INJ_Init()
AnnaBridge 161:aa5281ff4a02 463 * is conditioned to ADC state:
AnnaBridge 161:aa5281ff4a02 464 * ADC instance must be disabled.
AnnaBridge 161:aa5281ff4a02 465 * This condition is applied to all ADC features, for efficiency
AnnaBridge 161:aa5281ff4a02 466 * and compatibility over all STM32 families. However, the different
AnnaBridge 161:aa5281ff4a02 467 * features can be set under different ADC state conditions
AnnaBridge 161:aa5281ff4a02 468 * (setting possible with ADC enabled without conversion on going,
AnnaBridge 161:aa5281ff4a02 469 * ADC enabled with conversion on going, ...)
AnnaBridge 161:aa5281ff4a02 470 * Each feature can be updated afterwards with a unitary function
AnnaBridge 161:aa5281ff4a02 471 * and potentially with ADC in a different state than disabled,
AnnaBridge 161:aa5281ff4a02 472 * refer to description of each function for setting
AnnaBridge 161:aa5281ff4a02 473 * conditioned to ADC state.
AnnaBridge 161:aa5281ff4a02 474 */
AnnaBridge 161:aa5281ff4a02 475 typedef struct
AnnaBridge 161:aa5281ff4a02 476 {
AnnaBridge 161:aa5281ff4a02 477 uint32_t TriggerSource; /*!< Set ADC group injected conversion trigger source: internal (SW start) or from external IP (timer event, external interrupt line).
AnnaBridge 161:aa5281ff4a02 478 This parameter can be a value of @ref ADC_LL_EC_INJ_TRIGGER_SOURCE
AnnaBridge 161:aa5281ff4a02 479 @note On this STM32 serie, setting of external trigger edge is performed
AnnaBridge 161:aa5281ff4a02 480 using function @ref LL_ADC_INJ_StartConversionExtTrig().
AnnaBridge 161:aa5281ff4a02 481
AnnaBridge 161:aa5281ff4a02 482 This feature can be modified afterwards using unitary function @ref LL_ADC_INJ_SetTriggerSource(). */
AnnaBridge 161:aa5281ff4a02 483
AnnaBridge 161:aa5281ff4a02 484 uint32_t SequencerLength; /*!< Set ADC group injected sequencer length.
AnnaBridge 161:aa5281ff4a02 485 This parameter can be a value of @ref ADC_LL_EC_INJ_SEQ_SCAN_LENGTH
AnnaBridge 161:aa5281ff4a02 486 @note This parameter is discarded if scan mode is disabled (refer to parameter 'ADC_SequencersScanMode').
AnnaBridge 161:aa5281ff4a02 487
AnnaBridge 161:aa5281ff4a02 488 This feature can be modified afterwards using unitary function @ref LL_ADC_INJ_SetSequencerLength(). */
AnnaBridge 161:aa5281ff4a02 489
AnnaBridge 161:aa5281ff4a02 490 uint32_t SequencerDiscont; /*!< Set ADC group injected sequencer discontinuous mode: sequence subdivided and scan conversions interrupted every selected number of ranks.
AnnaBridge 161:aa5281ff4a02 491 This parameter can be a value of @ref ADC_LL_EC_INJ_SEQ_DISCONT_MODE
AnnaBridge 161:aa5281ff4a02 492 @note This parameter has an effect only if group injected sequencer is enabled
AnnaBridge 161:aa5281ff4a02 493 (scan length of 2 ranks or more).
AnnaBridge 161:aa5281ff4a02 494
AnnaBridge 161:aa5281ff4a02 495 This feature can be modified afterwards using unitary function @ref LL_ADC_INJ_SetSequencerDiscont(). */
AnnaBridge 161:aa5281ff4a02 496
AnnaBridge 161:aa5281ff4a02 497 uint32_t TrigAuto; /*!< Set ADC group injected conversion trigger: independent or from ADC group regular.
AnnaBridge 161:aa5281ff4a02 498 This parameter can be a value of @ref ADC_LL_EC_INJ_TRIG_AUTO
AnnaBridge 161:aa5281ff4a02 499 Note: This parameter must be set to set to independent trigger if injected trigger source is set to an external trigger.
AnnaBridge 161:aa5281ff4a02 500
AnnaBridge 161:aa5281ff4a02 501 This feature can be modified afterwards using unitary function @ref LL_ADC_INJ_SetTrigAuto(). */
AnnaBridge 161:aa5281ff4a02 502
AnnaBridge 161:aa5281ff4a02 503 } LL_ADC_INJ_InitTypeDef;
AnnaBridge 161:aa5281ff4a02 504
AnnaBridge 161:aa5281ff4a02 505 /**
AnnaBridge 161:aa5281ff4a02 506 * @}
AnnaBridge 161:aa5281ff4a02 507 */
AnnaBridge 161:aa5281ff4a02 508 #endif /* USE_FULL_LL_DRIVER */
AnnaBridge 161:aa5281ff4a02 509
AnnaBridge 161:aa5281ff4a02 510 /* Exported constants --------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 511 /** @defgroup ADC_LL_Exported_Constants ADC Exported Constants
AnnaBridge 161:aa5281ff4a02 512 * @{
AnnaBridge 161:aa5281ff4a02 513 */
AnnaBridge 161:aa5281ff4a02 514
AnnaBridge 161:aa5281ff4a02 515 /** @defgroup ADC_LL_EC_FLAG ADC flags
AnnaBridge 161:aa5281ff4a02 516 * @brief Flags defines which can be used with LL_ADC_ReadReg function
AnnaBridge 161:aa5281ff4a02 517 * @{
AnnaBridge 161:aa5281ff4a02 518 */
AnnaBridge 161:aa5281ff4a02 519 #define LL_ADC_FLAG_STRT ADC_SR_STRT /*!< ADC flag ADC group regular conversion start */
AnnaBridge 161:aa5281ff4a02 520 #define LL_ADC_FLAG_EOCS ADC_SR_EOC /*!< ADC flag ADC group regular end of unitary conversion or sequence conversions (to configure flag of end of conversion, use function @ref LL_ADC_REG_SetFlagEndOfConversion() ) */
AnnaBridge 161:aa5281ff4a02 521 #define LL_ADC_FLAG_OVR ADC_SR_OVR /*!< ADC flag ADC group regular overrun */
AnnaBridge 161:aa5281ff4a02 522 #define LL_ADC_FLAG_JSTRT ADC_SR_JSTRT /*!< ADC flag ADC group injected conversion start */
AnnaBridge 161:aa5281ff4a02 523 #define LL_ADC_FLAG_JEOS ADC_SR_JEOC /*!< ADC flag ADC group injected end of sequence conversions (Note: on this STM32 serie, there is no flag ADC group injected end of unitary conversion. Flag noted as "JEOC" is corresponding to flag "JEOS" in other STM32 families) */
AnnaBridge 161:aa5281ff4a02 524 #define LL_ADC_FLAG_AWD1 ADC_SR_AWD /*!< ADC flag ADC analog watchdog 1 */
AnnaBridge 161:aa5281ff4a02 525 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 526 #define LL_ADC_FLAG_EOCS_MST ADC_CSR_EOC1 /*!< ADC flag ADC multimode master group regular end of unitary conversion or sequence conversions (to configure flag of end of conversion, use function @ref LL_ADC_REG_SetFlagEndOfConversion() ) */
AnnaBridge 161:aa5281ff4a02 527 #define LL_ADC_FLAG_EOCS_SLV1 ADC_CSR_EOC2 /*!< ADC flag ADC multimode slave 1 group regular end of unitary conversion or sequence conversions (to configure flag of end of conversion, use function @ref LL_ADC_REG_SetFlagEndOfConversion() ) */
AnnaBridge 161:aa5281ff4a02 528 #define LL_ADC_FLAG_EOCS_SLV2 ADC_CSR_EOC3 /*!< ADC flag ADC multimode slave 2 group regular end of unitary conversion or sequence conversions (to configure flag of end of conversion, use function @ref LL_ADC_REG_SetFlagEndOfConversion() ) */
AnnaBridge 161:aa5281ff4a02 529 #define LL_ADC_FLAG_OVR_MST ADC_CSR_OVR1 /*!< ADC flag ADC multimode master group regular overrun */
AnnaBridge 161:aa5281ff4a02 530 #define LL_ADC_FLAG_OVR_SLV1 ADC_CSR_OVR2 /*!< ADC flag ADC multimode slave 1 group regular overrun */
AnnaBridge 161:aa5281ff4a02 531 #define LL_ADC_FLAG_OVR_SLV2 ADC_CSR_OVR3 /*!< ADC flag ADC multimode slave 2 group regular overrun */
AnnaBridge 161:aa5281ff4a02 532 #define LL_ADC_FLAG_JEOS_MST ADC_CSR_JEOC1 /*!< ADC flag ADC multimode master group injected end of sequence conversions (Note: on this STM32 serie, there is no flag ADC group injected end of unitary conversion. Flag noted as "JEOC" is corresponding to flag "JEOS" in other STM32 families) */
AnnaBridge 161:aa5281ff4a02 533 #define LL_ADC_FLAG_JEOS_SLV1 ADC_CSR_JEOC2 /*!< ADC flag ADC multimode slave 1 group injected end of sequence conversions (Note: on this STM32 serie, there is no flag ADC group injected end of unitary conversion. Flag noted as "JEOC" is corresponding to flag "JEOS" in other STM32 families) */
AnnaBridge 161:aa5281ff4a02 534 #define LL_ADC_FLAG_JEOS_SLV2 ADC_CSR_JEOC3 /*!< ADC flag ADC multimode slave 2 group injected end of sequence conversions (Note: on this STM32 serie, there is no flag ADC group injected end of unitary conversion. Flag noted as "JEOC" is corresponding to flag "JEOS" in other STM32 families) */
AnnaBridge 161:aa5281ff4a02 535 #define LL_ADC_FLAG_AWD1_MST ADC_CSR_AWD1 /*!< ADC flag ADC multimode master analog watchdog 1 of the ADC master */
AnnaBridge 161:aa5281ff4a02 536 #define LL_ADC_FLAG_AWD1_SLV1 ADC_CSR_AWD2 /*!< ADC flag ADC multimode slave 1 analog watchdog 1 */
AnnaBridge 161:aa5281ff4a02 537 #define LL_ADC_FLAG_AWD1_SLV2 ADC_CSR_AWD3 /*!< ADC flag ADC multimode slave 2 analog watchdog 1 */
AnnaBridge 161:aa5281ff4a02 538 #endif
AnnaBridge 161:aa5281ff4a02 539 /**
AnnaBridge 161:aa5281ff4a02 540 * @}
AnnaBridge 161:aa5281ff4a02 541 */
AnnaBridge 161:aa5281ff4a02 542
AnnaBridge 161:aa5281ff4a02 543 /** @defgroup ADC_LL_EC_IT ADC interruptions for configuration (interruption enable or disable)
AnnaBridge 161:aa5281ff4a02 544 * @brief IT defines which can be used with LL_ADC_ReadReg and LL_ADC_WriteReg functions
AnnaBridge 161:aa5281ff4a02 545 * @{
AnnaBridge 161:aa5281ff4a02 546 */
AnnaBridge 161:aa5281ff4a02 547 #define LL_ADC_IT_EOCS ADC_CR1_EOCIE /*!< ADC interruption ADC group regular end of unitary conversion or sequence conversions (to configure flag of end of conversion, use function @ref LL_ADC_REG_SetFlagEndOfConversion() ) */
AnnaBridge 161:aa5281ff4a02 548 #define LL_ADC_IT_OVR ADC_CR1_OVRIE /*!< ADC interruption ADC group regular overrun */
AnnaBridge 161:aa5281ff4a02 549 #define LL_ADC_IT_JEOS ADC_CR1_JEOCIE /*!< ADC interruption ADC group injected end of sequence conversions (Note: on this STM32 serie, there is no flag ADC group injected end of unitary conversion. Flag noted as "JEOC" is corresponding to flag "JEOS" in other STM32 families) */
AnnaBridge 161:aa5281ff4a02 550 #define LL_ADC_IT_AWD1 ADC_CR1_AWDIE /*!< ADC interruption ADC analog watchdog 1 */
AnnaBridge 161:aa5281ff4a02 551 /**
AnnaBridge 161:aa5281ff4a02 552 * @}
AnnaBridge 161:aa5281ff4a02 553 */
AnnaBridge 161:aa5281ff4a02 554
AnnaBridge 161:aa5281ff4a02 555 /** @defgroup ADC_LL_EC_REGISTERS ADC registers compliant with specific purpose
AnnaBridge 161:aa5281ff4a02 556 * @{
AnnaBridge 161:aa5281ff4a02 557 */
AnnaBridge 161:aa5281ff4a02 558 /* List of ADC registers intended to be used (most commonly) with */
AnnaBridge 161:aa5281ff4a02 559 /* DMA transfer. */
AnnaBridge 161:aa5281ff4a02 560 /* Refer to function @ref LL_ADC_DMA_GetRegAddr(). */
AnnaBridge 161:aa5281ff4a02 561 #define LL_ADC_DMA_REG_REGULAR_DATA 0x00000000U /* ADC group regular conversion data register (corresponding to register DR) to be used with ADC configured in independent mode. Without DMA transfer, register accessed by LL function @ref LL_ADC_REG_ReadConversionData32() and other functions @ref LL_ADC_REG_ReadConversionDatax() */
AnnaBridge 161:aa5281ff4a02 562 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 563 #define LL_ADC_DMA_REG_REGULAR_DATA_MULTI 0x00000001U /* ADC group regular conversion data register (corresponding to register CDR) to be used with ADC configured in multimode (available on STM32 devices with several ADC instances). Without DMA transfer, register accessed by LL function @ref LL_ADC_REG_ReadMultiConversionData32() */
AnnaBridge 161:aa5281ff4a02 564 #endif
AnnaBridge 161:aa5281ff4a02 565 /**
AnnaBridge 161:aa5281ff4a02 566 * @}
AnnaBridge 161:aa5281ff4a02 567 */
AnnaBridge 161:aa5281ff4a02 568
AnnaBridge 161:aa5281ff4a02 569 /** @defgroup ADC_LL_EC_COMMON_CLOCK_SOURCE ADC common - Clock source
AnnaBridge 161:aa5281ff4a02 570 * @{
AnnaBridge 161:aa5281ff4a02 571 */
AnnaBridge 161:aa5281ff4a02 572 #define LL_ADC_CLOCK_SYNC_PCLK_DIV2 0x00000000U /*!< ADC synchronous clock derived from AHB clock with prescaler division by 2 */
AnnaBridge 161:aa5281ff4a02 573 #define LL_ADC_CLOCK_SYNC_PCLK_DIV4 ( ADC_CCR_ADCPRE_0) /*!< ADC synchronous clock derived from AHB clock with prescaler division by 4 */
AnnaBridge 161:aa5281ff4a02 574 #define LL_ADC_CLOCK_SYNC_PCLK_DIV6 (ADC_CCR_ADCPRE_1 ) /*!< ADC synchronous clock derived from AHB clock with prescaler division by 6 */
AnnaBridge 161:aa5281ff4a02 575 #define LL_ADC_CLOCK_SYNC_PCLK_DIV8 (ADC_CCR_ADCPRE_1 | ADC_CCR_ADCPRE_0) /*!< ADC synchronous clock derived from AHB clock with prescaler division by 8 */
AnnaBridge 161:aa5281ff4a02 576 /**
AnnaBridge 161:aa5281ff4a02 577 * @}
AnnaBridge 161:aa5281ff4a02 578 */
AnnaBridge 161:aa5281ff4a02 579
AnnaBridge 161:aa5281ff4a02 580 /** @defgroup ADC_LL_EC_COMMON_PATH_INTERNAL ADC common - Measurement path to internal channels
AnnaBridge 161:aa5281ff4a02 581 * @{
AnnaBridge 161:aa5281ff4a02 582 */
AnnaBridge 161:aa5281ff4a02 583 /* Note: Other measurement paths to internal channels may be available */
AnnaBridge 161:aa5281ff4a02 584 /* (connections to other peripherals). */
AnnaBridge 161:aa5281ff4a02 585 /* If they are not listed below, they do not require any specific */
AnnaBridge 161:aa5281ff4a02 586 /* path enable. In this case, Access to measurement path is done */
AnnaBridge 161:aa5281ff4a02 587 /* only by selecting the corresponding ADC internal channel. */
AnnaBridge 161:aa5281ff4a02 588 #define LL_ADC_PATH_INTERNAL_NONE 0x00000000U /*!< ADC measurement pathes all disabled */
AnnaBridge 161:aa5281ff4a02 589 #define LL_ADC_PATH_INTERNAL_VREFINT (ADC_CCR_TSVREFE) /*!< ADC measurement path to internal channel VrefInt */
AnnaBridge 161:aa5281ff4a02 590 #define LL_ADC_PATH_INTERNAL_TEMPSENSOR (ADC_CCR_TSVREFE) /*!< ADC measurement path to internal channel temperature sensor */
AnnaBridge 161:aa5281ff4a02 591 #define LL_ADC_PATH_INTERNAL_VBAT (ADC_CCR_VBATE) /*!< ADC measurement path to internal channel Vbat */
AnnaBridge 161:aa5281ff4a02 592 /**
AnnaBridge 161:aa5281ff4a02 593 * @}
AnnaBridge 161:aa5281ff4a02 594 */
AnnaBridge 161:aa5281ff4a02 595
AnnaBridge 161:aa5281ff4a02 596 /** @defgroup ADC_LL_EC_RESOLUTION ADC instance - Resolution
AnnaBridge 161:aa5281ff4a02 597 * @{
AnnaBridge 161:aa5281ff4a02 598 */
AnnaBridge 161:aa5281ff4a02 599 #define LL_ADC_RESOLUTION_12B 0x00000000U /*!< ADC resolution 12 bits */
AnnaBridge 161:aa5281ff4a02 600 #define LL_ADC_RESOLUTION_10B ( ADC_CR1_RES_0) /*!< ADC resolution 10 bits */
AnnaBridge 161:aa5281ff4a02 601 #define LL_ADC_RESOLUTION_8B (ADC_CR1_RES_1 ) /*!< ADC resolution 8 bits */
AnnaBridge 161:aa5281ff4a02 602 #define LL_ADC_RESOLUTION_6B (ADC_CR1_RES_1 | ADC_CR1_RES_0) /*!< ADC resolution 6 bits */
AnnaBridge 161:aa5281ff4a02 603 /**
AnnaBridge 161:aa5281ff4a02 604 * @}
AnnaBridge 161:aa5281ff4a02 605 */
AnnaBridge 161:aa5281ff4a02 606
AnnaBridge 161:aa5281ff4a02 607 /** @defgroup ADC_LL_EC_DATA_ALIGN ADC instance - Data alignment
AnnaBridge 161:aa5281ff4a02 608 * @{
AnnaBridge 161:aa5281ff4a02 609 */
AnnaBridge 161:aa5281ff4a02 610 #define LL_ADC_DATA_ALIGN_RIGHT 0x00000000U /*!< ADC conversion data alignment: right aligned (alignment on data register LSB bit 0)*/
AnnaBridge 161:aa5281ff4a02 611 #define LL_ADC_DATA_ALIGN_LEFT (ADC_CR2_ALIGN) /*!< ADC conversion data alignment: left aligned (aligment on data register MSB bit 15)*/
AnnaBridge 161:aa5281ff4a02 612 /**
AnnaBridge 161:aa5281ff4a02 613 * @}
AnnaBridge 161:aa5281ff4a02 614 */
AnnaBridge 161:aa5281ff4a02 615
AnnaBridge 161:aa5281ff4a02 616 /** @defgroup ADC_LL_EC_SCAN_SELECTION ADC instance - Scan selection
AnnaBridge 161:aa5281ff4a02 617 * @{
AnnaBridge 161:aa5281ff4a02 618 */
AnnaBridge 161:aa5281ff4a02 619 #define LL_ADC_SEQ_SCAN_DISABLE 0x00000000U /*!< ADC conversion is performed in unitary conversion mode (one channel converted, that defined in rank 1). Configuration of both groups regular and injected sequencers (sequence length, ...) is discarded: equivalent to length of 1 rank.*/
AnnaBridge 161:aa5281ff4a02 620 #define LL_ADC_SEQ_SCAN_ENABLE (ADC_CR1_SCAN) /*!< ADC conversions are performed in sequence conversions mode, according to configuration of both groups regular and injected sequencers (sequence length, ...). */
AnnaBridge 161:aa5281ff4a02 621 /**
AnnaBridge 161:aa5281ff4a02 622 * @}
AnnaBridge 161:aa5281ff4a02 623 */
AnnaBridge 161:aa5281ff4a02 624
AnnaBridge 161:aa5281ff4a02 625 /** @defgroup ADC_LL_EC_GROUPS ADC instance - Groups
AnnaBridge 161:aa5281ff4a02 626 * @{
AnnaBridge 161:aa5281ff4a02 627 */
AnnaBridge 161:aa5281ff4a02 628 #define LL_ADC_GROUP_REGULAR 0x00000001U /*!< ADC group regular (available on all STM32 devices) */
AnnaBridge 161:aa5281ff4a02 629 #define LL_ADC_GROUP_INJECTED 0x00000002U /*!< ADC group injected (not available on all STM32 devices)*/
AnnaBridge 161:aa5281ff4a02 630 #define LL_ADC_GROUP_REGULAR_INJECTED 0x00000003U /*!< ADC both groups regular and injected */
AnnaBridge 161:aa5281ff4a02 631 /**
AnnaBridge 161:aa5281ff4a02 632 * @}
AnnaBridge 161:aa5281ff4a02 633 */
AnnaBridge 161:aa5281ff4a02 634
AnnaBridge 161:aa5281ff4a02 635 /** @defgroup ADC_LL_EC_CHANNEL ADC instance - Channel number
AnnaBridge 161:aa5281ff4a02 636 * @{
AnnaBridge 161:aa5281ff4a02 637 */
AnnaBridge 161:aa5281ff4a02 638 #define LL_ADC_CHANNEL_0 (ADC_CHANNEL_0_NUMBER | ADC_CHANNEL_0_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN0 */
AnnaBridge 161:aa5281ff4a02 639 #define LL_ADC_CHANNEL_1 (ADC_CHANNEL_1_NUMBER | ADC_CHANNEL_1_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN1 */
AnnaBridge 161:aa5281ff4a02 640 #define LL_ADC_CHANNEL_2 (ADC_CHANNEL_2_NUMBER | ADC_CHANNEL_2_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN2 */
AnnaBridge 161:aa5281ff4a02 641 #define LL_ADC_CHANNEL_3 (ADC_CHANNEL_3_NUMBER | ADC_CHANNEL_3_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN3 */
AnnaBridge 161:aa5281ff4a02 642 #define LL_ADC_CHANNEL_4 (ADC_CHANNEL_4_NUMBER | ADC_CHANNEL_4_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN4 */
AnnaBridge 161:aa5281ff4a02 643 #define LL_ADC_CHANNEL_5 (ADC_CHANNEL_5_NUMBER | ADC_CHANNEL_5_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN5 */
AnnaBridge 161:aa5281ff4a02 644 #define LL_ADC_CHANNEL_6 (ADC_CHANNEL_6_NUMBER | ADC_CHANNEL_6_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN6 */
AnnaBridge 161:aa5281ff4a02 645 #define LL_ADC_CHANNEL_7 (ADC_CHANNEL_7_NUMBER | ADC_CHANNEL_7_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN7 */
AnnaBridge 161:aa5281ff4a02 646 #define LL_ADC_CHANNEL_8 (ADC_CHANNEL_8_NUMBER | ADC_CHANNEL_8_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN8 */
AnnaBridge 161:aa5281ff4a02 647 #define LL_ADC_CHANNEL_9 (ADC_CHANNEL_9_NUMBER | ADC_CHANNEL_9_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN9 */
AnnaBridge 161:aa5281ff4a02 648 #define LL_ADC_CHANNEL_10 (ADC_CHANNEL_10_NUMBER | ADC_CHANNEL_10_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN10 */
AnnaBridge 161:aa5281ff4a02 649 #define LL_ADC_CHANNEL_11 (ADC_CHANNEL_11_NUMBER | ADC_CHANNEL_11_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN11 */
AnnaBridge 161:aa5281ff4a02 650 #define LL_ADC_CHANNEL_12 (ADC_CHANNEL_12_NUMBER | ADC_CHANNEL_12_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN12 */
AnnaBridge 161:aa5281ff4a02 651 #define LL_ADC_CHANNEL_13 (ADC_CHANNEL_13_NUMBER | ADC_CHANNEL_13_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN13 */
AnnaBridge 161:aa5281ff4a02 652 #define LL_ADC_CHANNEL_14 (ADC_CHANNEL_14_NUMBER | ADC_CHANNEL_14_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN14 */
AnnaBridge 161:aa5281ff4a02 653 #define LL_ADC_CHANNEL_15 (ADC_CHANNEL_15_NUMBER | ADC_CHANNEL_15_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN15 */
AnnaBridge 161:aa5281ff4a02 654 #define LL_ADC_CHANNEL_16 (ADC_CHANNEL_16_NUMBER | ADC_CHANNEL_16_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN16 */
AnnaBridge 161:aa5281ff4a02 655 #define LL_ADC_CHANNEL_17 (ADC_CHANNEL_17_NUMBER | ADC_CHANNEL_17_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN17 */
AnnaBridge 161:aa5281ff4a02 656 #define LL_ADC_CHANNEL_18 (ADC_CHANNEL_18_NUMBER | ADC_CHANNEL_18_SMP) /*!< ADC external channel (channel connected to GPIO pin) ADCx_IN18 */
AnnaBridge 161:aa5281ff4a02 657 #define LL_ADC_CHANNEL_VREFINT (LL_ADC_CHANNEL_17 | ADC_CHANNEL_ID_INTERNAL_CH) /*!< ADC internal channel connected to VrefInt: Internal voltage reference. On STM32F4, ADC channel available only on ADC instance: ADC1. */
AnnaBridge 161:aa5281ff4a02 658 #define LL_ADC_CHANNEL_VBAT (LL_ADC_CHANNEL_18 | ADC_CHANNEL_ID_INTERNAL_CH) /*!< ADC internal channel connected to Vbat/3: Vbat voltage through a divider ladder of factor 1/3 to have Vbat always below Vdda. On STM32F4, ADC channel available only on ADC instance: ADC1. */
AnnaBridge 163:e59c8e839560 659 #if defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F405xx) || defined(STM32F407xx) || defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx) || defined(STM32F415xx) || defined(STM32F417xx)
AnnaBridge 161:aa5281ff4a02 660 #define LL_ADC_CHANNEL_TEMPSENSOR (LL_ADC_CHANNEL_16 | ADC_CHANNEL_ID_INTERNAL_CH) /*!< ADC internal channel connected to Temperature sensor. On STM32F4, ADC channel available only on ADC instance: ADC1. */
AnnaBridge 161:aa5281ff4a02 661 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F401xC || STM32F401xE || STM32F410xx */
AnnaBridge 163:e59c8e839560 662 #if defined(STM32F411xE) || defined(STM32F412Cx) || defined(STM32F412Rx) || defined(STM32F412Vx) || defined(STM32F412Zx) || defined(STM32F413xx) || defined(STM32F423xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 161:aa5281ff4a02 663 #define LL_ADC_CHANNEL_TEMPSENSOR (LL_ADC_CHANNEL_18 | ADC_CHANNEL_ID_INTERNAL_CH | ADC_CHANNEL_DIFFERENCIATION_TEMPSENSOR_VBAT) /*!< ADC internal channel connected to Temperature sensor. On STM32F4, ADC channel available only on ADC instance: ADC1. This internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled. */
AnnaBridge 163:e59c8e839560 664 #endif /* STM32F411xE || STM32F412Cx || STM32F412Rx || STM32F412Vx || STM32F412Zx || STM32F413xx || STM32F423xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx || STM32F479xx */
AnnaBridge 161:aa5281ff4a02 665 /**
AnnaBridge 161:aa5281ff4a02 666 * @}
AnnaBridge 161:aa5281ff4a02 667 */
AnnaBridge 161:aa5281ff4a02 668
AnnaBridge 161:aa5281ff4a02 669 /** @defgroup ADC_LL_EC_REG_TRIGGER_SOURCE ADC group regular - Trigger source
AnnaBridge 161:aa5281ff4a02 670 * @{
AnnaBridge 161:aa5281ff4a02 671 */
AnnaBridge 161:aa5281ff4a02 672 #define LL_ADC_REG_TRIG_SOFTWARE 0x00000000U /*!< ADC group regular conversion trigger internal: SW start. */
AnnaBridge 161:aa5281ff4a02 673 #define LL_ADC_REG_TRIG_EXT_TIM1_CH1 (ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM1 channel 1 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 674 #define LL_ADC_REG_TRIG_EXT_TIM1_CH2 (ADC_CR2_EXTSEL_0 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM1 channel 2 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 675 #define LL_ADC_REG_TRIG_EXT_TIM1_CH3 (ADC_CR2_EXTSEL_1 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM1 channel 3 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 676 #define LL_ADC_REG_TRIG_EXT_TIM2_CH2 (ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM2 channel 2 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 677 #define LL_ADC_REG_TRIG_EXT_TIM2_CH3 (ADC_CR2_EXTSEL_2 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM2 channel 3 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 678 #define LL_ADC_REG_TRIG_EXT_TIM2_CH4 (ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_0 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM2 channel 4 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 679 #define LL_ADC_REG_TRIG_EXT_TIM2_TRGO (ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM2 TRGO. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 680 #define LL_ADC_REG_TRIG_EXT_TIM3_CH1 (ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM3 channel 1 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 681 #define LL_ADC_REG_TRIG_EXT_TIM3_TRGO (ADC_CR2_EXTSEL_3 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM3 TRGO. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 682 #define LL_ADC_REG_TRIG_EXT_TIM4_CH4 (ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_0 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM4 channel 4 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 683 #define LL_ADC_REG_TRIG_EXT_TIM5_CH1 (ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_1 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM5 channel 1 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 684 #define LL_ADC_REG_TRIG_EXT_TIM5_CH2 (ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM5 channel 2 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 685 #define LL_ADC_REG_TRIG_EXT_TIM5_CH3 (ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM5 channel 3 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 686 #define LL_ADC_REG_TRIG_EXT_TIM8_CH1 (ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_0 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM8 channel 1 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 687 #define LL_ADC_REG_TRIG_EXT_TIM8_TRGO (ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: TIM8 TRGO. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 688 #define LL_ADC_REG_TRIG_EXT_EXTI_LINE11 (ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0 | ADC_REG_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group regular conversion trigger from external IP: external interrupt line 11. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 689 /**
AnnaBridge 161:aa5281ff4a02 690 * @}
AnnaBridge 161:aa5281ff4a02 691 */
AnnaBridge 161:aa5281ff4a02 692
AnnaBridge 161:aa5281ff4a02 693 /** @defgroup ADC_LL_EC_REG_TRIGGER_EDGE ADC group regular - Trigger edge
AnnaBridge 161:aa5281ff4a02 694 * @{
AnnaBridge 161:aa5281ff4a02 695 */
AnnaBridge 161:aa5281ff4a02 696 #define LL_ADC_REG_TRIG_EXT_RISING ( ADC_CR2_EXTEN_0) /*!< ADC group regular conversion trigger polarity set to rising edge */
AnnaBridge 161:aa5281ff4a02 697 #define LL_ADC_REG_TRIG_EXT_FALLING (ADC_CR2_EXTEN_1 ) /*!< ADC group regular conversion trigger polarity set to falling edge */
AnnaBridge 161:aa5281ff4a02 698 #define LL_ADC_REG_TRIG_EXT_RISINGFALLING (ADC_CR2_EXTEN_1 | ADC_CR2_EXTEN_0) /*!< ADC group regular conversion trigger polarity set to both rising and falling edges */
AnnaBridge 161:aa5281ff4a02 699 /**
AnnaBridge 161:aa5281ff4a02 700 * @}
AnnaBridge 161:aa5281ff4a02 701 */
AnnaBridge 161:aa5281ff4a02 702
AnnaBridge 161:aa5281ff4a02 703 /** @defgroup ADC_LL_EC_REG_CONTINUOUS_MODE ADC group regular - Continuous mode
AnnaBridge 161:aa5281ff4a02 704 * @{
AnnaBridge 161:aa5281ff4a02 705 */
AnnaBridge 161:aa5281ff4a02 706 #define LL_ADC_REG_CONV_SINGLE 0x00000000U /*!< ADC conversions are performed in single mode: one conversion per trigger */
AnnaBridge 161:aa5281ff4a02 707 #define LL_ADC_REG_CONV_CONTINUOUS (ADC_CR2_CONT) /*!< ADC conversions are performed in continuous mode: after the first trigger, following conversions launched successively automatically */
AnnaBridge 161:aa5281ff4a02 708 /**
AnnaBridge 161:aa5281ff4a02 709 * @}
AnnaBridge 161:aa5281ff4a02 710 */
AnnaBridge 161:aa5281ff4a02 711
AnnaBridge 161:aa5281ff4a02 712 /** @defgroup ADC_LL_EC_REG_DMA_TRANSFER ADC group regular - DMA transfer of ADC conversion data
AnnaBridge 161:aa5281ff4a02 713 * @{
AnnaBridge 161:aa5281ff4a02 714 */
AnnaBridge 161:aa5281ff4a02 715 #define LL_ADC_REG_DMA_TRANSFER_NONE 0x00000000U /*!< ADC conversions are not transferred by DMA */
AnnaBridge 161:aa5281ff4a02 716 #define LL_ADC_REG_DMA_TRANSFER_LIMITED ( ADC_CR2_DMA) /*!< ADC conversion data are transferred by DMA, in limited mode (one shot mode): DMA transfer requests are stopped when number of DMA data transfers (number of ADC conversions) is reached. This ADC mode is intended to be used with DMA mode non-circular. */
AnnaBridge 161:aa5281ff4a02 717 #define LL_ADC_REG_DMA_TRANSFER_UNLIMITED (ADC_CR2_DDS | ADC_CR2_DMA) /*!< ADC conversion data are transferred by DMA, in unlimited mode: DMA transfer requests are unlimited, whatever number of DMA data transferred (number of ADC conversions). This ADC mode is intended to be used with DMA mode circular. */
AnnaBridge 161:aa5281ff4a02 718 /**
AnnaBridge 161:aa5281ff4a02 719 * @}
AnnaBridge 161:aa5281ff4a02 720 */
AnnaBridge 161:aa5281ff4a02 721
AnnaBridge 161:aa5281ff4a02 722 /** @defgroup ADC_LL_EC_REG_FLAG_EOC_SELECTION ADC group regular - Flag EOC selection (unitary or sequence conversions)
AnnaBridge 161:aa5281ff4a02 723 * @{
AnnaBridge 161:aa5281ff4a02 724 */
AnnaBridge 161:aa5281ff4a02 725 #define LL_ADC_REG_FLAG_EOC_SEQUENCE_CONV 0x00000000U /*!< ADC flag EOC (end of unitary conversion) selected */
AnnaBridge 161:aa5281ff4a02 726 #define LL_ADC_REG_FLAG_EOC_UNITARY_CONV (ADC_CR2_EOCS) /*!< ADC flag EOS (end of sequence conversions) selected */
AnnaBridge 161:aa5281ff4a02 727 /**
AnnaBridge 161:aa5281ff4a02 728 * @}
AnnaBridge 161:aa5281ff4a02 729 */
AnnaBridge 161:aa5281ff4a02 730
AnnaBridge 161:aa5281ff4a02 731 /** @defgroup ADC_LL_EC_REG_SEQ_SCAN_LENGTH ADC group regular - Sequencer scan length
AnnaBridge 161:aa5281ff4a02 732 * @{
AnnaBridge 161:aa5281ff4a02 733 */
AnnaBridge 161:aa5281ff4a02 734 #define LL_ADC_REG_SEQ_SCAN_DISABLE 0x00000000U /*!< ADC group regular sequencer disable (equivalent to sequencer of 1 rank: ADC conversion on only 1 channel) */
AnnaBridge 161:aa5281ff4a02 735 #define LL_ADC_REG_SEQ_SCAN_ENABLE_2RANKS ( ADC_SQR1_L_0) /*!< ADC group regular sequencer enable with 2 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 736 #define LL_ADC_REG_SEQ_SCAN_ENABLE_3RANKS ( ADC_SQR1_L_1 ) /*!< ADC group regular sequencer enable with 3 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 737 #define LL_ADC_REG_SEQ_SCAN_ENABLE_4RANKS ( ADC_SQR1_L_1 | ADC_SQR1_L_0) /*!< ADC group regular sequencer enable with 4 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 738 #define LL_ADC_REG_SEQ_SCAN_ENABLE_5RANKS ( ADC_SQR1_L_2 ) /*!< ADC group regular sequencer enable with 5 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 739 #define LL_ADC_REG_SEQ_SCAN_ENABLE_6RANKS ( ADC_SQR1_L_2 | ADC_SQR1_L_0) /*!< ADC group regular sequencer enable with 6 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 740 #define LL_ADC_REG_SEQ_SCAN_ENABLE_7RANKS ( ADC_SQR1_L_2 | ADC_SQR1_L_1 ) /*!< ADC group regular sequencer enable with 7 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 741 #define LL_ADC_REG_SEQ_SCAN_ENABLE_8RANKS ( ADC_SQR1_L_2 | ADC_SQR1_L_1 | ADC_SQR1_L_0) /*!< ADC group regular sequencer enable with 8 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 742 #define LL_ADC_REG_SEQ_SCAN_ENABLE_9RANKS (ADC_SQR1_L_3 ) /*!< ADC group regular sequencer enable with 9 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 743 #define LL_ADC_REG_SEQ_SCAN_ENABLE_10RANKS (ADC_SQR1_L_3 | ADC_SQR1_L_0) /*!< ADC group regular sequencer enable with 10 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 744 #define LL_ADC_REG_SEQ_SCAN_ENABLE_11RANKS (ADC_SQR1_L_3 | ADC_SQR1_L_1 ) /*!< ADC group regular sequencer enable with 11 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 745 #define LL_ADC_REG_SEQ_SCAN_ENABLE_12RANKS (ADC_SQR1_L_3 | ADC_SQR1_L_1 | ADC_SQR1_L_0) /*!< ADC group regular sequencer enable with 12 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 746 #define LL_ADC_REG_SEQ_SCAN_ENABLE_13RANKS (ADC_SQR1_L_3 | ADC_SQR1_L_2 ) /*!< ADC group regular sequencer enable with 13 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 747 #define LL_ADC_REG_SEQ_SCAN_ENABLE_14RANKS (ADC_SQR1_L_3 | ADC_SQR1_L_2 | ADC_SQR1_L_0) /*!< ADC group regular sequencer enable with 14 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 748 #define LL_ADC_REG_SEQ_SCAN_ENABLE_15RANKS (ADC_SQR1_L_3 | ADC_SQR1_L_2 | ADC_SQR1_L_1 ) /*!< ADC group regular sequencer enable with 15 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 749 #define LL_ADC_REG_SEQ_SCAN_ENABLE_16RANKS (ADC_SQR1_L_3 | ADC_SQR1_L_2 | ADC_SQR1_L_1 | ADC_SQR1_L_0) /*!< ADC group regular sequencer enable with 16 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 750 /**
AnnaBridge 161:aa5281ff4a02 751 * @}
AnnaBridge 161:aa5281ff4a02 752 */
AnnaBridge 161:aa5281ff4a02 753
AnnaBridge 161:aa5281ff4a02 754 /** @defgroup ADC_LL_EC_REG_SEQ_DISCONT_MODE ADC group regular - Sequencer discontinuous mode
AnnaBridge 161:aa5281ff4a02 755 * @{
AnnaBridge 161:aa5281ff4a02 756 */
AnnaBridge 161:aa5281ff4a02 757 #define LL_ADC_REG_SEQ_DISCONT_DISABLE 0x00000000U /*!< ADC group regular sequencer discontinuous mode disable */
AnnaBridge 161:aa5281ff4a02 758 #define LL_ADC_REG_SEQ_DISCONT_1RANK ( ADC_CR1_DISCEN) /*!< ADC group regular sequencer discontinuous mode enable with sequence interruption every rank */
AnnaBridge 161:aa5281ff4a02 759 #define LL_ADC_REG_SEQ_DISCONT_2RANKS ( ADC_CR1_DISCNUM_0 | ADC_CR1_DISCEN) /*!< ADC group regular sequencer discontinuous mode enabled with sequence interruption every 2 ranks */
AnnaBridge 161:aa5281ff4a02 760 #define LL_ADC_REG_SEQ_DISCONT_3RANKS ( ADC_CR1_DISCNUM_1 | ADC_CR1_DISCEN) /*!< ADC group regular sequencer discontinuous mode enable with sequence interruption every 3 ranks */
AnnaBridge 161:aa5281ff4a02 761 #define LL_ADC_REG_SEQ_DISCONT_4RANKS ( ADC_CR1_DISCNUM_1 | ADC_CR1_DISCNUM_0 | ADC_CR1_DISCEN) /*!< ADC group regular sequencer discontinuous mode enable with sequence interruption every 4 ranks */
AnnaBridge 161:aa5281ff4a02 762 #define LL_ADC_REG_SEQ_DISCONT_5RANKS (ADC_CR1_DISCNUM_2 | ADC_CR1_DISCEN) /*!< ADC group regular sequencer discontinuous mode enable with sequence interruption every 5 ranks */
AnnaBridge 161:aa5281ff4a02 763 #define LL_ADC_REG_SEQ_DISCONT_6RANKS (ADC_CR1_DISCNUM_2 | ADC_CR1_DISCNUM_0 | ADC_CR1_DISCEN) /*!< ADC group regular sequencer discontinuous mode enable with sequence interruption every 6 ranks */
AnnaBridge 161:aa5281ff4a02 764 #define LL_ADC_REG_SEQ_DISCONT_7RANKS (ADC_CR1_DISCNUM_2 | ADC_CR1_DISCNUM_1 | ADC_CR1_DISCEN) /*!< ADC group regular sequencer discontinuous mode enable with sequence interruption every 7 ranks */
AnnaBridge 161:aa5281ff4a02 765 #define LL_ADC_REG_SEQ_DISCONT_8RANKS (ADC_CR1_DISCNUM_2 | ADC_CR1_DISCNUM_1 | ADC_CR1_DISCNUM_0 | ADC_CR1_DISCEN) /*!< ADC group regular sequencer discontinuous mode enable with sequence interruption every 8 ranks */
AnnaBridge 161:aa5281ff4a02 766 /**
AnnaBridge 161:aa5281ff4a02 767 * @}
AnnaBridge 161:aa5281ff4a02 768 */
AnnaBridge 161:aa5281ff4a02 769
AnnaBridge 161:aa5281ff4a02 770 /** @defgroup ADC_LL_EC_REG_SEQ_RANKS ADC group regular - Sequencer ranks
AnnaBridge 161:aa5281ff4a02 771 * @{
AnnaBridge 161:aa5281ff4a02 772 */
AnnaBridge 161:aa5281ff4a02 773 #define LL_ADC_REG_RANK_1 (ADC_SQR3_REGOFFSET | ADC_REG_RANK_1_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 1 */
AnnaBridge 161:aa5281ff4a02 774 #define LL_ADC_REG_RANK_2 (ADC_SQR3_REGOFFSET | ADC_REG_RANK_2_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 2 */
AnnaBridge 161:aa5281ff4a02 775 #define LL_ADC_REG_RANK_3 (ADC_SQR3_REGOFFSET | ADC_REG_RANK_3_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 3 */
AnnaBridge 161:aa5281ff4a02 776 #define LL_ADC_REG_RANK_4 (ADC_SQR3_REGOFFSET | ADC_REG_RANK_4_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 4 */
AnnaBridge 161:aa5281ff4a02 777 #define LL_ADC_REG_RANK_5 (ADC_SQR3_REGOFFSET | ADC_REG_RANK_5_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 5 */
AnnaBridge 161:aa5281ff4a02 778 #define LL_ADC_REG_RANK_6 (ADC_SQR3_REGOFFSET | ADC_REG_RANK_6_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 6 */
AnnaBridge 161:aa5281ff4a02 779 #define LL_ADC_REG_RANK_7 (ADC_SQR2_REGOFFSET | ADC_REG_RANK_7_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 7 */
AnnaBridge 161:aa5281ff4a02 780 #define LL_ADC_REG_RANK_8 (ADC_SQR2_REGOFFSET | ADC_REG_RANK_8_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 8 */
AnnaBridge 161:aa5281ff4a02 781 #define LL_ADC_REG_RANK_9 (ADC_SQR2_REGOFFSET | ADC_REG_RANK_9_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 9 */
AnnaBridge 161:aa5281ff4a02 782 #define LL_ADC_REG_RANK_10 (ADC_SQR2_REGOFFSET | ADC_REG_RANK_10_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 10 */
AnnaBridge 161:aa5281ff4a02 783 #define LL_ADC_REG_RANK_11 (ADC_SQR2_REGOFFSET | ADC_REG_RANK_11_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 11 */
AnnaBridge 161:aa5281ff4a02 784 #define LL_ADC_REG_RANK_12 (ADC_SQR2_REGOFFSET | ADC_REG_RANK_12_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 12 */
AnnaBridge 161:aa5281ff4a02 785 #define LL_ADC_REG_RANK_13 (ADC_SQR1_REGOFFSET | ADC_REG_RANK_13_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 13 */
AnnaBridge 161:aa5281ff4a02 786 #define LL_ADC_REG_RANK_14 (ADC_SQR1_REGOFFSET | ADC_REG_RANK_14_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 14 */
AnnaBridge 161:aa5281ff4a02 787 #define LL_ADC_REG_RANK_15 (ADC_SQR1_REGOFFSET | ADC_REG_RANK_15_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 15 */
AnnaBridge 161:aa5281ff4a02 788 #define LL_ADC_REG_RANK_16 (ADC_SQR1_REGOFFSET | ADC_REG_RANK_16_SQRX_BITOFFSET_POS) /*!< ADC group regular sequencer rank 16 */
AnnaBridge 161:aa5281ff4a02 789 /**
AnnaBridge 161:aa5281ff4a02 790 * @}
AnnaBridge 161:aa5281ff4a02 791 */
AnnaBridge 161:aa5281ff4a02 792
AnnaBridge 161:aa5281ff4a02 793 /** @defgroup ADC_LL_EC_INJ_TRIGGER_SOURCE ADC group injected - Trigger source
AnnaBridge 161:aa5281ff4a02 794 * @{
AnnaBridge 161:aa5281ff4a02 795 */
AnnaBridge 161:aa5281ff4a02 796 #define LL_ADC_INJ_TRIG_SOFTWARE 0x00000000U /*!< ADC group injected conversion trigger internal: SW start. */
AnnaBridge 161:aa5281ff4a02 797 #define LL_ADC_INJ_TRIG_EXT_TIM1_CH4 (ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM1 channel 4 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 798 #define LL_ADC_INJ_TRIG_EXT_TIM1_TRGO (ADC_CR2_JEXTSEL_0 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM1 TRGO. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 799 #define LL_ADC_INJ_TRIG_EXT_TIM2_CH1 (ADC_CR2_JEXTSEL_1 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM2 channel 1 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 800 #define LL_ADC_INJ_TRIG_EXT_TIM2_TRGO (ADC_CR2_JEXTSEL_1 | ADC_CR2_JEXTSEL_0 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM2 TRGO. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 801 #define LL_ADC_INJ_TRIG_EXT_TIM3_CH2 (ADC_CR2_JEXTSEL_2 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM3 channel 2 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 802 #define LL_ADC_INJ_TRIG_EXT_TIM3_CH4 (ADC_CR2_JEXTSEL_2 | ADC_CR2_JEXTSEL_0 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM3 channel 4 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 803 #define LL_ADC_INJ_TRIG_EXT_TIM4_CH1 (ADC_CR2_JEXTSEL_2 | ADC_CR2_JEXTSEL_1 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM4 channel 1 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 804 #define LL_ADC_INJ_TRIG_EXT_TIM4_CH2 (ADC_CR2_JEXTSEL_2 | ADC_CR2_JEXTSEL_1 | ADC_CR2_JEXTSEL_0 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM4 channel 2 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 805 #define LL_ADC_INJ_TRIG_EXT_TIM4_CH3 (ADC_CR2_JEXTSEL_3 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM4 channel 3 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 806 #define LL_ADC_INJ_TRIG_EXT_TIM4_TRGO (ADC_CR2_JEXTSEL_3 | ADC_CR2_JEXTSEL_0 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM4 TRGO. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 807 #define LL_ADC_INJ_TRIG_EXT_TIM5_CH4 (ADC_CR2_JEXTSEL_3 | ADC_CR2_JEXTSEL_1 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM5 channel 4 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 808 #define LL_ADC_INJ_TRIG_EXT_TIM5_TRGO (ADC_CR2_JEXTSEL_3 | ADC_CR2_JEXTSEL_1 | ADC_CR2_JEXTSEL_0 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM5 TRGO. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 809 #define LL_ADC_INJ_TRIG_EXT_TIM8_CH2 (ADC_CR2_JEXTSEL_3 | ADC_CR2_JEXTSEL_2 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM8 channel 2 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 810 #define LL_ADC_INJ_TRIG_EXT_TIM8_CH3 (ADC_CR2_JEXTSEL_3 | ADC_CR2_JEXTSEL_2 | ADC_CR2_JEXTSEL_0 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM8 channel 3 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 811 #define LL_ADC_INJ_TRIG_EXT_TIM8_CH4 (ADC_CR2_JEXTSEL_3 | ADC_CR2_JEXTSEL_2 | ADC_CR2_JEXTSEL_1 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: TIM8 channel 4 event (capture compare: input capture or output capture). Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 812 #define LL_ADC_INJ_TRIG_EXT_EXTI_LINE15 (ADC_CR2_JEXTSEL_3 | ADC_CR2_JEXTSEL_2 | ADC_CR2_JEXTSEL_1 | ADC_CR2_JEXTSEL_0 | ADC_INJ_TRIG_EXT_EDGE_DEFAULT) /*!< ADC group injected conversion trigger from external IP: external interrupt line 15. Trigger edge set to rising edge (default setting). */
AnnaBridge 161:aa5281ff4a02 813 /**
AnnaBridge 161:aa5281ff4a02 814 * @}
AnnaBridge 161:aa5281ff4a02 815 */
AnnaBridge 161:aa5281ff4a02 816
AnnaBridge 161:aa5281ff4a02 817 /** @defgroup ADC_LL_EC_INJ_TRIGGER_EDGE ADC group injected - Trigger edge
AnnaBridge 161:aa5281ff4a02 818 * @{
AnnaBridge 161:aa5281ff4a02 819 */
AnnaBridge 161:aa5281ff4a02 820 #define LL_ADC_INJ_TRIG_EXT_RISING ( ADC_CR2_JEXTEN_0) /*!< ADC group injected conversion trigger polarity set to rising edge */
AnnaBridge 161:aa5281ff4a02 821 #define LL_ADC_INJ_TRIG_EXT_FALLING (ADC_CR2_JEXTEN_1 ) /*!< ADC group injected conversion trigger polarity set to falling edge */
AnnaBridge 161:aa5281ff4a02 822 #define LL_ADC_INJ_TRIG_EXT_RISINGFALLING (ADC_CR2_JEXTEN_1 | ADC_CR2_JEXTEN_0) /*!< ADC group injected conversion trigger polarity set to both rising and falling edges */
AnnaBridge 161:aa5281ff4a02 823 /**
AnnaBridge 161:aa5281ff4a02 824 * @}
AnnaBridge 161:aa5281ff4a02 825 */
AnnaBridge 161:aa5281ff4a02 826
AnnaBridge 161:aa5281ff4a02 827 /** @defgroup ADC_LL_EC_INJ_TRIG_AUTO ADC group injected - Automatic trigger mode
AnnaBridge 161:aa5281ff4a02 828 * @{
AnnaBridge 161:aa5281ff4a02 829 */
AnnaBridge 161:aa5281ff4a02 830 #define LL_ADC_INJ_TRIG_INDEPENDENT 0x00000000U /*!< ADC group injected conversion trigger independent. Setting mandatory if ADC group injected injected trigger source is set to an external trigger. */
AnnaBridge 161:aa5281ff4a02 831 #define LL_ADC_INJ_TRIG_FROM_GRP_REGULAR (ADC_CR1_JAUTO) /*!< ADC group injected conversion trigger from ADC group regular. Setting compliant only with group injected trigger source set to SW start, without any further action on ADC group injected conversion start or stop: in this case, ADC group injected is controlled only from ADC group regular. */
AnnaBridge 161:aa5281ff4a02 832 /**
AnnaBridge 161:aa5281ff4a02 833 * @}
AnnaBridge 161:aa5281ff4a02 834 */
AnnaBridge 161:aa5281ff4a02 835
AnnaBridge 161:aa5281ff4a02 836
AnnaBridge 161:aa5281ff4a02 837 /** @defgroup ADC_LL_EC_INJ_SEQ_SCAN_LENGTH ADC group injected - Sequencer scan length
AnnaBridge 161:aa5281ff4a02 838 * @{
AnnaBridge 161:aa5281ff4a02 839 */
AnnaBridge 161:aa5281ff4a02 840 #define LL_ADC_INJ_SEQ_SCAN_DISABLE 0x00000000U /*!< ADC group injected sequencer disable (equivalent to sequencer of 1 rank: ADC conversion on only 1 channel) */
AnnaBridge 161:aa5281ff4a02 841 #define LL_ADC_INJ_SEQ_SCAN_ENABLE_2RANKS ( ADC_JSQR_JL_0) /*!< ADC group injected sequencer enable with 2 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 842 #define LL_ADC_INJ_SEQ_SCAN_ENABLE_3RANKS (ADC_JSQR_JL_1 ) /*!< ADC group injected sequencer enable with 3 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 843 #define LL_ADC_INJ_SEQ_SCAN_ENABLE_4RANKS (ADC_JSQR_JL_1 | ADC_JSQR_JL_0) /*!< ADC group injected sequencer enable with 4 ranks in the sequence */
AnnaBridge 161:aa5281ff4a02 844 /**
AnnaBridge 161:aa5281ff4a02 845 * @}
AnnaBridge 161:aa5281ff4a02 846 */
AnnaBridge 161:aa5281ff4a02 847
AnnaBridge 161:aa5281ff4a02 848 /** @defgroup ADC_LL_EC_INJ_SEQ_DISCONT_MODE ADC group injected - Sequencer discontinuous mode
AnnaBridge 161:aa5281ff4a02 849 * @{
AnnaBridge 161:aa5281ff4a02 850 */
AnnaBridge 161:aa5281ff4a02 851 #define LL_ADC_INJ_SEQ_DISCONT_DISABLE 0x00000000U /*!< ADC group injected sequencer discontinuous mode disable */
AnnaBridge 161:aa5281ff4a02 852 #define LL_ADC_INJ_SEQ_DISCONT_1RANK (ADC_CR1_JDISCEN) /*!< ADC group injected sequencer discontinuous mode enable with sequence interruption every rank */
AnnaBridge 161:aa5281ff4a02 853 /**
AnnaBridge 161:aa5281ff4a02 854 * @}
AnnaBridge 161:aa5281ff4a02 855 */
AnnaBridge 161:aa5281ff4a02 856
AnnaBridge 161:aa5281ff4a02 857 /** @defgroup ADC_LL_EC_INJ_SEQ_RANKS ADC group injected - Sequencer ranks
AnnaBridge 161:aa5281ff4a02 858 * @{
AnnaBridge 161:aa5281ff4a02 859 */
AnnaBridge 161:aa5281ff4a02 860 #define LL_ADC_INJ_RANK_1 (ADC_JDR1_REGOFFSET | ADC_JOFR1_REGOFFSET | 0x00000001U) /*!< ADC group injected sequencer rank 1 */
AnnaBridge 161:aa5281ff4a02 861 #define LL_ADC_INJ_RANK_2 (ADC_JDR2_REGOFFSET | ADC_JOFR2_REGOFFSET | 0x00000002U) /*!< ADC group injected sequencer rank 2 */
AnnaBridge 161:aa5281ff4a02 862 #define LL_ADC_INJ_RANK_3 (ADC_JDR3_REGOFFSET | ADC_JOFR3_REGOFFSET | 0x00000003U) /*!< ADC group injected sequencer rank 3 */
AnnaBridge 161:aa5281ff4a02 863 #define LL_ADC_INJ_RANK_4 (ADC_JDR4_REGOFFSET | ADC_JOFR4_REGOFFSET | 0x00000004U) /*!< ADC group injected sequencer rank 4 */
AnnaBridge 161:aa5281ff4a02 864 /**
AnnaBridge 161:aa5281ff4a02 865 * @}
AnnaBridge 161:aa5281ff4a02 866 */
AnnaBridge 161:aa5281ff4a02 867
AnnaBridge 161:aa5281ff4a02 868 /** @defgroup ADC_LL_EC_CHANNEL_SAMPLINGTIME Channel - Sampling time
AnnaBridge 161:aa5281ff4a02 869 * @{
AnnaBridge 161:aa5281ff4a02 870 */
AnnaBridge 161:aa5281ff4a02 871 #define LL_ADC_SAMPLINGTIME_3CYCLES 0x00000000U /*!< Sampling time 3 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 872 #define LL_ADC_SAMPLINGTIME_15CYCLES (ADC_SMPR1_SMP10_0) /*!< Sampling time 15 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 873 #define LL_ADC_SAMPLINGTIME_28CYCLES (ADC_SMPR1_SMP10_1) /*!< Sampling time 28 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 874 #define LL_ADC_SAMPLINGTIME_56CYCLES (ADC_SMPR1_SMP10_1 | ADC_SMPR1_SMP10_0) /*!< Sampling time 56 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 875 #define LL_ADC_SAMPLINGTIME_84CYCLES (ADC_SMPR1_SMP10_2) /*!< Sampling time 84 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 876 #define LL_ADC_SAMPLINGTIME_112CYCLES (ADC_SMPR1_SMP10_2 | ADC_SMPR1_SMP10_0) /*!< Sampling time 112 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 877 #define LL_ADC_SAMPLINGTIME_144CYCLES (ADC_SMPR1_SMP10_2 | ADC_SMPR1_SMP10_1) /*!< Sampling time 144 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 878 #define LL_ADC_SAMPLINGTIME_480CYCLES (ADC_SMPR1_SMP10) /*!< Sampling time 480 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 879 /**
AnnaBridge 161:aa5281ff4a02 880 * @}
AnnaBridge 161:aa5281ff4a02 881 */
AnnaBridge 161:aa5281ff4a02 882
AnnaBridge 161:aa5281ff4a02 883 /** @defgroup ADC_LL_EC_AWD_NUMBER Analog watchdog - Analog watchdog number
AnnaBridge 161:aa5281ff4a02 884 * @{
AnnaBridge 161:aa5281ff4a02 885 */
AnnaBridge 161:aa5281ff4a02 886 #define LL_ADC_AWD1 (ADC_AWD_CR1_CHANNEL_MASK | ADC_AWD_CR1_REGOFFSET) /*!< ADC analog watchdog number 1 */
AnnaBridge 161:aa5281ff4a02 887 /**
AnnaBridge 161:aa5281ff4a02 888 * @}
AnnaBridge 161:aa5281ff4a02 889 */
AnnaBridge 161:aa5281ff4a02 890
AnnaBridge 161:aa5281ff4a02 891 /** @defgroup ADC_LL_EC_AWD_CHANNELS Analog watchdog - Monitored channels
AnnaBridge 161:aa5281ff4a02 892 * @{
AnnaBridge 161:aa5281ff4a02 893 */
AnnaBridge 161:aa5281ff4a02 894 #define LL_ADC_AWD_DISABLE 0x00000000U /*!< ADC analog watchdog monitoring disabled */
AnnaBridge 161:aa5281ff4a02 895 #define LL_ADC_AWD_ALL_CHANNELS_REG ( ADC_CR1_AWDEN ) /*!< ADC analog watchdog monitoring of all channels, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 896 #define LL_ADC_AWD_ALL_CHANNELS_INJ ( ADC_CR1_JAWDEN ) /*!< ADC analog watchdog monitoring of all channels, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 897 #define LL_ADC_AWD_ALL_CHANNELS_REG_INJ ( ADC_CR1_JAWDEN | ADC_CR1_AWDEN ) /*!< ADC analog watchdog monitoring of all channels, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 898 #define LL_ADC_AWD_CHANNEL_0_REG ((LL_ADC_CHANNEL_0 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN0, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 899 #define LL_ADC_AWD_CHANNEL_0_INJ ((LL_ADC_CHANNEL_0 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN0, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 900 #define LL_ADC_AWD_CHANNEL_0_REG_INJ ((LL_ADC_CHANNEL_0 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN0, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 901 #define LL_ADC_AWD_CHANNEL_1_REG ((LL_ADC_CHANNEL_1 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN1, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 902 #define LL_ADC_AWD_CHANNEL_1_INJ ((LL_ADC_CHANNEL_1 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN1, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 903 #define LL_ADC_AWD_CHANNEL_1_REG_INJ ((LL_ADC_CHANNEL_1 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN1, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 904 #define LL_ADC_AWD_CHANNEL_2_REG ((LL_ADC_CHANNEL_2 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN2, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 905 #define LL_ADC_AWD_CHANNEL_2_INJ ((LL_ADC_CHANNEL_2 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN2, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 906 #define LL_ADC_AWD_CHANNEL_2_REG_INJ ((LL_ADC_CHANNEL_2 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN2, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 907 #define LL_ADC_AWD_CHANNEL_3_REG ((LL_ADC_CHANNEL_3 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN3, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 908 #define LL_ADC_AWD_CHANNEL_3_INJ ((LL_ADC_CHANNEL_3 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN3, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 909 #define LL_ADC_AWD_CHANNEL_3_REG_INJ ((LL_ADC_CHANNEL_3 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN3, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 910 #define LL_ADC_AWD_CHANNEL_4_REG ((LL_ADC_CHANNEL_4 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN4, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 911 #define LL_ADC_AWD_CHANNEL_4_INJ ((LL_ADC_CHANNEL_4 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN4, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 912 #define LL_ADC_AWD_CHANNEL_4_REG_INJ ((LL_ADC_CHANNEL_4 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN4, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 913 #define LL_ADC_AWD_CHANNEL_5_REG ((LL_ADC_CHANNEL_5 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN5, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 914 #define LL_ADC_AWD_CHANNEL_5_INJ ((LL_ADC_CHANNEL_5 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN5, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 915 #define LL_ADC_AWD_CHANNEL_5_REG_INJ ((LL_ADC_CHANNEL_5 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN5, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 916 #define LL_ADC_AWD_CHANNEL_6_REG ((LL_ADC_CHANNEL_6 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN6, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 917 #define LL_ADC_AWD_CHANNEL_6_INJ ((LL_ADC_CHANNEL_6 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN6, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 918 #define LL_ADC_AWD_CHANNEL_6_REG_INJ ((LL_ADC_CHANNEL_6 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN6, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 919 #define LL_ADC_AWD_CHANNEL_7_REG ((LL_ADC_CHANNEL_7 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN7, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 920 #define LL_ADC_AWD_CHANNEL_7_INJ ((LL_ADC_CHANNEL_7 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN7, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 921 #define LL_ADC_AWD_CHANNEL_7_REG_INJ ((LL_ADC_CHANNEL_7 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN7, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 922 #define LL_ADC_AWD_CHANNEL_8_REG ((LL_ADC_CHANNEL_8 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN8, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 923 #define LL_ADC_AWD_CHANNEL_8_INJ ((LL_ADC_CHANNEL_8 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN8, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 924 #define LL_ADC_AWD_CHANNEL_8_REG_INJ ((LL_ADC_CHANNEL_8 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN8, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 925 #define LL_ADC_AWD_CHANNEL_9_REG ((LL_ADC_CHANNEL_9 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN9, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 926 #define LL_ADC_AWD_CHANNEL_9_INJ ((LL_ADC_CHANNEL_9 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN9, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 927 #define LL_ADC_AWD_CHANNEL_9_REG_INJ ((LL_ADC_CHANNEL_9 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN9, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 928 #define LL_ADC_AWD_CHANNEL_10_REG ((LL_ADC_CHANNEL_10 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN10, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 929 #define LL_ADC_AWD_CHANNEL_10_INJ ((LL_ADC_CHANNEL_10 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN10, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 930 #define LL_ADC_AWD_CHANNEL_10_REG_INJ ((LL_ADC_CHANNEL_10 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN10, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 931 #define LL_ADC_AWD_CHANNEL_11_REG ((LL_ADC_CHANNEL_11 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN11, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 932 #define LL_ADC_AWD_CHANNEL_11_INJ ((LL_ADC_CHANNEL_11 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN11, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 933 #define LL_ADC_AWD_CHANNEL_11_REG_INJ ((LL_ADC_CHANNEL_11 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN11, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 934 #define LL_ADC_AWD_CHANNEL_12_REG ((LL_ADC_CHANNEL_12 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN12, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 935 #define LL_ADC_AWD_CHANNEL_12_INJ ((LL_ADC_CHANNEL_12 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN12, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 936 #define LL_ADC_AWD_CHANNEL_12_REG_INJ ((LL_ADC_CHANNEL_12 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN12, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 937 #define LL_ADC_AWD_CHANNEL_13_REG ((LL_ADC_CHANNEL_13 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN13, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 938 #define LL_ADC_AWD_CHANNEL_13_INJ ((LL_ADC_CHANNEL_13 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN13, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 939 #define LL_ADC_AWD_CHANNEL_13_REG_INJ ((LL_ADC_CHANNEL_13 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN13, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 940 #define LL_ADC_AWD_CHANNEL_14_REG ((LL_ADC_CHANNEL_14 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN14, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 941 #define LL_ADC_AWD_CHANNEL_14_INJ ((LL_ADC_CHANNEL_14 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN14, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 942 #define LL_ADC_AWD_CHANNEL_14_REG_INJ ((LL_ADC_CHANNEL_14 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN14, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 943 #define LL_ADC_AWD_CHANNEL_15_REG ((LL_ADC_CHANNEL_15 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN15, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 944 #define LL_ADC_AWD_CHANNEL_15_INJ ((LL_ADC_CHANNEL_15 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN15, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 945 #define LL_ADC_AWD_CHANNEL_15_REG_INJ ((LL_ADC_CHANNEL_15 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN15, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 946 #define LL_ADC_AWD_CHANNEL_16_REG ((LL_ADC_CHANNEL_16 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN16, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 947 #define LL_ADC_AWD_CHANNEL_16_INJ ((LL_ADC_CHANNEL_16 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN16, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 948 #define LL_ADC_AWD_CHANNEL_16_REG_INJ ((LL_ADC_CHANNEL_16 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN16, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 949 #define LL_ADC_AWD_CHANNEL_17_REG ((LL_ADC_CHANNEL_17 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN17, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 950 #define LL_ADC_AWD_CHANNEL_17_INJ ((LL_ADC_CHANNEL_17 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN17, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 951 #define LL_ADC_AWD_CHANNEL_17_REG_INJ ((LL_ADC_CHANNEL_17 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN17, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 952 #define LL_ADC_AWD_CHANNEL_18_REG ((LL_ADC_CHANNEL_18 & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN18, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 953 #define LL_ADC_AWD_CHANNEL_18_INJ ((LL_ADC_CHANNEL_18 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN18, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 954 #define LL_ADC_AWD_CHANNEL_18_REG_INJ ((LL_ADC_CHANNEL_18 & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC external channel (channel connected to GPIO pin) ADCx_IN18, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 955 #define LL_ADC_AWD_CH_VREFINT_REG ((LL_ADC_CHANNEL_VREFINT & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to VrefInt: Internal voltage reference, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 956 #define LL_ADC_AWD_CH_VREFINT_INJ ((LL_ADC_CHANNEL_VREFINT & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to VrefInt: Internal voltage reference, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 957 #define LL_ADC_AWD_CH_VREFINT_REG_INJ ((LL_ADC_CHANNEL_VREFINT & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to VrefInt: Internal voltage reference, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 958 #define LL_ADC_AWD_CH_VBAT_REG ((LL_ADC_CHANNEL_VBAT & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Vbat/3: Vbat voltage through a divider ladder of factor 1/3 to have Vbat always below Vdda, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 959 #define LL_ADC_AWD_CH_VBAT_INJ ((LL_ADC_CHANNEL_VBAT & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Vbat/3: Vbat voltage through a divider ladder of factor 1/3 to have Vbat always below Vdda, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 960 #define LL_ADC_AWD_CH_VBAT_REG_INJ ((LL_ADC_CHANNEL_VBAT & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Vbat/3: Vbat voltage through a divider ladder of factor 1/3 to have Vbat always below Vdda */
AnnaBridge 163:e59c8e839560 961 #if defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F405xx) || defined(STM32F407xx) || defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx) || defined(STM32F415xx) || defined(STM32F417xx)
AnnaBridge 161:aa5281ff4a02 962 #define LL_ADC_AWD_CH_TEMPSENSOR_REG ((LL_ADC_CHANNEL_TEMPSENSOR & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Temperature sensor, converted by group regular only */
AnnaBridge 161:aa5281ff4a02 963 #define LL_ADC_AWD_CH_TEMPSENSOR_INJ ((LL_ADC_CHANNEL_TEMPSENSOR & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Temperature sensor, converted by group injected only */
AnnaBridge 161:aa5281ff4a02 964 #define LL_ADC_AWD_CH_TEMPSENSOR_REG_INJ ((LL_ADC_CHANNEL_TEMPSENSOR & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Temperature sensor, converted by either group regular or injected */
AnnaBridge 161:aa5281ff4a02 965 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F401xC || STM32F401xE || STM32F410xx */
AnnaBridge 163:e59c8e839560 966 #if defined(STM32F411xE) || defined(STM32F412Cx) || defined(STM32F412Rx) || defined(STM32F412Vx) || defined(STM32F412Zx) || defined(STM32F413xx) || defined(STM32F423xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
AnnaBridge 161:aa5281ff4a02 967 #define LL_ADC_AWD_CH_TEMPSENSOR_REG ((LL_ADC_CHANNEL_TEMPSENSOR & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Temperature sensor, converted by group regular only. This internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled. */
AnnaBridge 161:aa5281ff4a02 968 #define LL_ADC_AWD_CH_TEMPSENSOR_INJ ((LL_ADC_CHANNEL_TEMPSENSOR & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Temperature sensor, converted by group injected only. This internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled. */
AnnaBridge 161:aa5281ff4a02 969 #define LL_ADC_AWD_CH_TEMPSENSOR_REG_INJ ((LL_ADC_CHANNEL_TEMPSENSOR & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) /*!< ADC analog watchdog monitoring of ADC internal channel connected to Temperature sensor, converted by either group regular or injected. This internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled. */
AnnaBridge 163:e59c8e839560 970 #endif /* STM32F411xE || STM32F412Cx || STM32F412Rx || STM32F412Vx || STM32F412Zx || STM32F413xx || STM32F423xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx || STM32F479xx */
AnnaBridge 161:aa5281ff4a02 971 /**
AnnaBridge 161:aa5281ff4a02 972 * @}
AnnaBridge 161:aa5281ff4a02 973 */
AnnaBridge 161:aa5281ff4a02 974
AnnaBridge 161:aa5281ff4a02 975 /** @defgroup ADC_LL_EC_AWD_THRESHOLDS Analog watchdog - Thresholds
AnnaBridge 161:aa5281ff4a02 976 * @{
AnnaBridge 161:aa5281ff4a02 977 */
AnnaBridge 161:aa5281ff4a02 978 #define LL_ADC_AWD_THRESHOLD_HIGH (ADC_AWD_TR1_HIGH_REGOFFSET) /*!< ADC analog watchdog threshold high */
AnnaBridge 161:aa5281ff4a02 979 #define LL_ADC_AWD_THRESHOLD_LOW (ADC_AWD_TR1_LOW_REGOFFSET) /*!< ADC analog watchdog threshold low */
AnnaBridge 161:aa5281ff4a02 980 /**
AnnaBridge 161:aa5281ff4a02 981 * @}
AnnaBridge 161:aa5281ff4a02 982 */
AnnaBridge 161:aa5281ff4a02 983
AnnaBridge 161:aa5281ff4a02 984 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 985 /** @defgroup ADC_LL_EC_MULTI_MODE Multimode - Mode
AnnaBridge 161:aa5281ff4a02 986 * @{
AnnaBridge 161:aa5281ff4a02 987 */
AnnaBridge 161:aa5281ff4a02 988 #define LL_ADC_MULTI_INDEPENDENT 0x00000000U /*!< ADC dual mode disabled (ADC independent mode) */
AnnaBridge 161:aa5281ff4a02 989 #define LL_ADC_MULTI_DUAL_REG_SIMULT ( ADC_CCR_MULTI_2 | ADC_CCR_MULTI_1 ) /*!< ADC dual mode enabled: group regular simultaneous */
AnnaBridge 161:aa5281ff4a02 990 #define LL_ADC_MULTI_DUAL_REG_INTERL ( ADC_CCR_MULTI_2 | ADC_CCR_MULTI_1 | ADC_CCR_MULTI_0) /*!< ADC dual mode enabled: Combined group regular interleaved */
AnnaBridge 161:aa5281ff4a02 991 #define LL_ADC_MULTI_DUAL_INJ_SIMULT ( ADC_CCR_MULTI_2 | ADC_CCR_MULTI_0) /*!< ADC dual mode enabled: group injected simultaneous */
AnnaBridge 161:aa5281ff4a02 992 #define LL_ADC_MULTI_DUAL_INJ_ALTERN (ADC_CCR_MULTI_3 | ADC_CCR_MULTI_0) /*!< ADC dual mode enabled: group injected alternate trigger. Works only with external triggers (not internal SW start) */
AnnaBridge 161:aa5281ff4a02 993 #define LL_ADC_MULTI_DUAL_REG_SIM_INJ_SIM ( ADC_CCR_MULTI_0) /*!< ADC dual mode enabled: Combined group regular simultaneous + group injected simultaneous */
AnnaBridge 161:aa5281ff4a02 994 #define LL_ADC_MULTI_DUAL_REG_SIM_INJ_ALT ( ADC_CCR_MULTI_1 ) /*!< ADC dual mode enabled: Combined group regular simultaneous + group injected alternate trigger */
AnnaBridge 161:aa5281ff4a02 995 #define LL_ADC_MULTI_DUAL_REG_INT_INJ_SIM ( ADC_CCR_MULTI_1 | ADC_CCR_MULTI_0) /*!< ADC dual mode enabled: Combined group regular interleaved + group injected simultaneous */
AnnaBridge 161:aa5281ff4a02 996 #if defined(ADC3)
AnnaBridge 161:aa5281ff4a02 997 #define LL_ADC_MULTI_TRIPLE_REG_SIM_INJ_SIM (ADC_CCR_MULTI_4 | ADC_CCR_MULTI_0) /*!< ADC triple mode enabled: Combined group regular simultaneous + group injected simultaneous */
AnnaBridge 161:aa5281ff4a02 998 #define LL_ADC_MULTI_TRIPLE_REG_SIM_INJ_ALT (ADC_CCR_MULTI_4 | ADC_CCR_MULTI_1 ) /*!< ADC triple mode enabled: Combined group regular simultaneous + group injected alternate trigger */
AnnaBridge 161:aa5281ff4a02 999 #define LL_ADC_MULTI_TRIPLE_INJ_SIMULT (ADC_CCR_MULTI_4 | ADC_CCR_MULTI_2 | ADC_CCR_MULTI_0) /*!< ADC triple mode enabled: group injected simultaneous */
AnnaBridge 161:aa5281ff4a02 1000 #define LL_ADC_MULTI_TRIPLE_REG_SIMULT (ADC_CCR_MULTI_4 | ADC_CCR_MULTI_2 | ADC_CCR_MULTI_1 ) /*!< ADC triple mode enabled: group regular simultaneous */
AnnaBridge 161:aa5281ff4a02 1001 #define LL_ADC_MULTI_TRIPLE_REG_INTERL (ADC_CCR_MULTI_4 | ADC_CCR_MULTI_2 | ADC_CCR_MULTI_1 | ADC_CCR_MULTI_0) /*!< ADC triple mode enabled: Combined group regular interleaved */
AnnaBridge 161:aa5281ff4a02 1002 #define LL_ADC_MULTI_TRIPLE_INJ_ALTERN (ADC_CCR_MULTI_4 | ADC_CCR_MULTI_0) /*!< ADC triple mode enabled: group injected alternate trigger. Works only with external triggers (not internal SW start) */
AnnaBridge 161:aa5281ff4a02 1003 #endif
AnnaBridge 161:aa5281ff4a02 1004 /**
AnnaBridge 161:aa5281ff4a02 1005 * @}
AnnaBridge 161:aa5281ff4a02 1006 */
AnnaBridge 161:aa5281ff4a02 1007
AnnaBridge 161:aa5281ff4a02 1008 /** @defgroup ADC_LL_EC_MULTI_DMA_TRANSFER Multimode - DMA transfer
AnnaBridge 161:aa5281ff4a02 1009 * @{
AnnaBridge 161:aa5281ff4a02 1010 */
AnnaBridge 161:aa5281ff4a02 1011 #define LL_ADC_MULTI_REG_DMA_EACH_ADC 0x00000000U /*!< ADC multimode group regular conversions are transferred by DMA: each ADC uses its own DMA channel, with its individual DMA transfer settings */
AnnaBridge 161:aa5281ff4a02 1012 #define LL_ADC_MULTI_REG_DMA_LIMIT_1 ( ADC_CCR_DMA_0) /*!< ADC multimode group regular conversions are transferred by DMA, one DMA channel for all ADC instances (DMA of ADC master), in limited mode (one shot mode): DMA transfer requests are stopped when number of DMA data transfers (number of ADC conversions) is reached. This ADC mode is intended to be used with DMA mode non-circular. Setting of DMA mode 1: 2 or 3 (dual or triple mode) half-words one by one, ADC1 then ADC2 then ADC3. */
AnnaBridge 161:aa5281ff4a02 1013 #define LL_ADC_MULTI_REG_DMA_LIMIT_2 ( ADC_CCR_DMA_1 ) /*!< ADC multimode group regular conversions are transferred by DMA, one DMA channel for all ADC instances (DMA of ADC master), in limited mode (one shot mode): DMA transfer requests are stopped when number of DMA data transfers (number of ADC conversions) is reached. This ADC mode is intended to be used with DMA mode non-circular. Setting of DMA mode 2: 2 or 3 (dual or triple mode) half-words one by one, ADC2&1 then ADC1&3 then ADC3&2. */
AnnaBridge 161:aa5281ff4a02 1014 #define LL_ADC_MULTI_REG_DMA_LIMIT_3 ( ADC_CCR_DMA_0 | ADC_CCR_DMA_0) /*!< ADC multimode group regular conversions are transferred by DMA, one DMA channel for all ADC instances (DMA of ADC master), in limited mode (one shot mode): DMA transfer requests are stopped when number of DMA data transfers (number of ADC conversions) is reached. This ADC mode is intended to be used with DMA mode non-circular. Setting of DMA mode 3: 2 or 3 (dual or triple mode) bytes one by one, ADC2&1 then ADC1&3 then ADC3&2. */
AnnaBridge 161:aa5281ff4a02 1015 #define LL_ADC_MULTI_REG_DMA_UNLMT_1 (ADC_CCR_DDS | ADC_CCR_DMA_0) /*!< ADC multimode group regular conversions are transferred by DMA, one DMA channel for all ADC instances (DMA of ADC master), in unlimited mode: DMA transfer requests are unlimited, whatever number of DMA data transferred (number of ADC conversions) is reached. This ADC mode is intended to be used with DMA mode non-circular. Setting of DMA mode 1: 2 or 3 (dual or triple mode) half-words one by one, ADC1 then ADC2 then ADC3. */
AnnaBridge 161:aa5281ff4a02 1016 #define LL_ADC_MULTI_REG_DMA_UNLMT_2 (ADC_CCR_DDS | ADC_CCR_DMA_1 ) /*!< ADC multimode group regular conversions are transferred by DMA, one DMA channel for all ADC instances (DMA of ADC master), in unlimited mode: DMA transfer requests are unlimited, whatever number of DMA data transferred (number of ADC conversions) is reached. This ADC mode is intended to be used with DMA mode non-circular. Setting of DMA mode 2: 2 or 3 (dual or triple mode) half-words by pairs, ADC2&1 then ADC1&3 then ADC3&2. */
AnnaBridge 161:aa5281ff4a02 1017 #define LL_ADC_MULTI_REG_DMA_UNLMT_3 (ADC_CCR_DDS | ADC_CCR_DMA_0 | ADC_CCR_DMA_0) /*!< ADC multimode group regular conversions are transferred by DMA, one DMA channel for all ADC instances (DMA of ADC master), in unlimited mode: DMA transfer requests are unlimited, whatever number of DMA data transferred (number of ADC conversions) is reached. This ADC mode is intended to be used with DMA mode non-circular. Setting of DMA mode 3: 2 or 3 (dual or triple mode) bytes one by one, ADC2&1 then ADC1&3 then ADC3&2. */
AnnaBridge 161:aa5281ff4a02 1018 /**
AnnaBridge 161:aa5281ff4a02 1019 * @}
AnnaBridge 161:aa5281ff4a02 1020 */
AnnaBridge 161:aa5281ff4a02 1021
AnnaBridge 161:aa5281ff4a02 1022 /** @defgroup ADC_LL_EC_MULTI_TWOSMP_DELAY Multimode - Delay between two sampling phases
AnnaBridge 161:aa5281ff4a02 1023 * @{
AnnaBridge 161:aa5281ff4a02 1024 */
AnnaBridge 161:aa5281ff4a02 1025 #define LL_ADC_MULTI_TWOSMP_DELAY_5CYCLES 0x00000000U /*!< ADC multimode delay between two sampling phases: 5 ADC clock cycles*/
AnnaBridge 161:aa5281ff4a02 1026 #define LL_ADC_MULTI_TWOSMP_DELAY_6CYCLES ( ADC_CCR_DELAY_0) /*!< ADC multimode delay between two sampling phases: 6 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1027 #define LL_ADC_MULTI_TWOSMP_DELAY_7CYCLES ( ADC_CCR_DELAY_1 ) /*!< ADC multimode delay between two sampling phases: 7 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1028 #define LL_ADC_MULTI_TWOSMP_DELAY_8CYCLES ( ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0) /*!< ADC multimode delay between two sampling phases: 8 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1029 #define LL_ADC_MULTI_TWOSMP_DELAY_9CYCLES ( ADC_CCR_DELAY_2 ) /*!< ADC multimode delay between two sampling phases: 9 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1030 #define LL_ADC_MULTI_TWOSMP_DELAY_10CYCLES ( ADC_CCR_DELAY_2 | ADC_CCR_DELAY_0) /*!< ADC multimode delay between two sampling phases: 10 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1031 #define LL_ADC_MULTI_TWOSMP_DELAY_11CYCLES ( ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1 ) /*!< ADC multimode delay between two sampling phases: 11 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1032 #define LL_ADC_MULTI_TWOSMP_DELAY_12CYCLES ( ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0) /*!< ADC multimode delay between two sampling phases: 12 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1033 #define LL_ADC_MULTI_TWOSMP_DELAY_13CYCLES (ADC_CCR_DELAY_3 ) /*!< ADC multimode delay between two sampling phases: 13 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1034 #define LL_ADC_MULTI_TWOSMP_DELAY_14CYCLES (ADC_CCR_DELAY_3 | ADC_CCR_DELAY_0) /*!< ADC multimode delay between two sampling phases: 14 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1035 #define LL_ADC_MULTI_TWOSMP_DELAY_15CYCLES (ADC_CCR_DELAY_3 | ADC_CCR_DELAY_1 ) /*!< ADC multimode delay between two sampling phases: 15 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1036 #define LL_ADC_MULTI_TWOSMP_DELAY_16CYCLES (ADC_CCR_DELAY_3 | ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0) /*!< ADC multimode delay between two sampling phases: 16 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1037 #define LL_ADC_MULTI_TWOSMP_DELAY_17CYCLES (ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2 ) /*!< ADC multimode delay between two sampling phases: 17 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1038 #define LL_ADC_MULTI_TWOSMP_DELAY_18CYCLES (ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2 | ADC_CCR_DELAY_0) /*!< ADC multimode delay between two sampling phases: 18 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1039 #define LL_ADC_MULTI_TWOSMP_DELAY_19CYCLES (ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1 ) /*!< ADC multimode delay between two sampling phases: 19 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1040 #define LL_ADC_MULTI_TWOSMP_DELAY_20CYCLES (ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0) /*!< ADC multimode delay between two sampling phases: 20 ADC clock cycles */
AnnaBridge 161:aa5281ff4a02 1041 /**
AnnaBridge 161:aa5281ff4a02 1042 * @}
AnnaBridge 161:aa5281ff4a02 1043 */
AnnaBridge 161:aa5281ff4a02 1044
AnnaBridge 161:aa5281ff4a02 1045 /** @defgroup ADC_LL_EC_MULTI_MASTER_SLAVE Multimode - ADC master or slave
AnnaBridge 161:aa5281ff4a02 1046 * @{
AnnaBridge 161:aa5281ff4a02 1047 */
AnnaBridge 161:aa5281ff4a02 1048 #define LL_ADC_MULTI_MASTER ( ADC_CDR_RDATA_MST) /*!< In multimode, selection among several ADC instances: ADC master */
AnnaBridge 161:aa5281ff4a02 1049 #define LL_ADC_MULTI_SLAVE (ADC_CDR_RDATA_SLV ) /*!< In multimode, selection among several ADC instances: ADC slave */
AnnaBridge 161:aa5281ff4a02 1050 #define LL_ADC_MULTI_MASTER_SLAVE (ADC_CDR_RDATA_SLV | ADC_CDR_RDATA_MST) /*!< In multimode, selection among several ADC instances: both ADC master and ADC slave */
AnnaBridge 161:aa5281ff4a02 1051 /**
AnnaBridge 161:aa5281ff4a02 1052 * @}
AnnaBridge 161:aa5281ff4a02 1053 */
AnnaBridge 161:aa5281ff4a02 1054
AnnaBridge 161:aa5281ff4a02 1055 #endif /* ADC_MULTIMODE_SUPPORT */
AnnaBridge 161:aa5281ff4a02 1056
AnnaBridge 161:aa5281ff4a02 1057
AnnaBridge 161:aa5281ff4a02 1058 /** @defgroup ADC_LL_EC_HW_DELAYS Definitions of ADC hardware constraints delays
AnnaBridge 161:aa5281ff4a02 1059 * @note Only ADC IP HW delays are defined in ADC LL driver driver,
AnnaBridge 161:aa5281ff4a02 1060 * not timeout values.
AnnaBridge 161:aa5281ff4a02 1061 * For details on delays values, refer to descriptions in source code
AnnaBridge 161:aa5281ff4a02 1062 * above each literal definition.
AnnaBridge 161:aa5281ff4a02 1063 * @{
AnnaBridge 161:aa5281ff4a02 1064 */
AnnaBridge 161:aa5281ff4a02 1065
AnnaBridge 161:aa5281ff4a02 1066 /* Note: Only ADC IP HW delays are defined in ADC LL driver driver, */
AnnaBridge 161:aa5281ff4a02 1067 /* not timeout values. */
AnnaBridge 161:aa5281ff4a02 1068 /* Timeout values for ADC operations are dependent to device clock */
AnnaBridge 161:aa5281ff4a02 1069 /* configuration (system clock versus ADC clock), */
AnnaBridge 161:aa5281ff4a02 1070 /* and therefore must be defined in user application. */
AnnaBridge 161:aa5281ff4a02 1071 /* Indications for estimation of ADC timeout delays, for this */
AnnaBridge 161:aa5281ff4a02 1072 /* STM32 serie: */
AnnaBridge 161:aa5281ff4a02 1073 /* - ADC enable time: maximum delay is 2us */
AnnaBridge 161:aa5281ff4a02 1074 /* (refer to device datasheet, parameter "tSTAB") */
AnnaBridge 161:aa5281ff4a02 1075 /* - ADC conversion time: duration depending on ADC clock and ADC */
AnnaBridge 161:aa5281ff4a02 1076 /* configuration. */
AnnaBridge 161:aa5281ff4a02 1077 /* (refer to device reference manual, section "Timing") */
AnnaBridge 161:aa5281ff4a02 1078
AnnaBridge 161:aa5281ff4a02 1079 /* Delay for internal voltage reference stabilization time. */
AnnaBridge 161:aa5281ff4a02 1080 /* Delay set to maximum value (refer to device datasheet, */
AnnaBridge 161:aa5281ff4a02 1081 /* parameter "tSTART"). */
AnnaBridge 161:aa5281ff4a02 1082 /* Unit: us */
AnnaBridge 161:aa5281ff4a02 1083 #define LL_ADC_DELAY_VREFINT_STAB_US ( 10U) /*!< Delay for internal voltage reference stabilization time */
AnnaBridge 161:aa5281ff4a02 1084
AnnaBridge 161:aa5281ff4a02 1085 /* Delay for temperature sensor stabilization time. */
AnnaBridge 161:aa5281ff4a02 1086 /* Literal set to maximum value (refer to device datasheet, */
AnnaBridge 161:aa5281ff4a02 1087 /* parameter "tSTART"). */
AnnaBridge 161:aa5281ff4a02 1088 /* Unit: us */
AnnaBridge 161:aa5281ff4a02 1089 #define LL_ADC_DELAY_TEMPSENSOR_STAB_US ( 10U) /*!< Delay for internal voltage reference stabilization time */
AnnaBridge 161:aa5281ff4a02 1090
AnnaBridge 161:aa5281ff4a02 1091 /**
AnnaBridge 161:aa5281ff4a02 1092 * @}
AnnaBridge 161:aa5281ff4a02 1093 */
AnnaBridge 161:aa5281ff4a02 1094
AnnaBridge 161:aa5281ff4a02 1095 /**
AnnaBridge 161:aa5281ff4a02 1096 * @}
AnnaBridge 161:aa5281ff4a02 1097 */
AnnaBridge 161:aa5281ff4a02 1098
AnnaBridge 161:aa5281ff4a02 1099
AnnaBridge 161:aa5281ff4a02 1100 /* Exported macro ------------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 1101 /** @defgroup ADC_LL_Exported_Macros ADC Exported Macros
AnnaBridge 161:aa5281ff4a02 1102 * @{
AnnaBridge 161:aa5281ff4a02 1103 */
AnnaBridge 161:aa5281ff4a02 1104
AnnaBridge 161:aa5281ff4a02 1105 /** @defgroup ADC_LL_EM_WRITE_READ Common write and read registers Macros
AnnaBridge 161:aa5281ff4a02 1106 * @{
AnnaBridge 161:aa5281ff4a02 1107 */
AnnaBridge 161:aa5281ff4a02 1108
AnnaBridge 161:aa5281ff4a02 1109 /**
AnnaBridge 161:aa5281ff4a02 1110 * @brief Write a value in ADC register
AnnaBridge 161:aa5281ff4a02 1111 * @param __INSTANCE__ ADC Instance
AnnaBridge 161:aa5281ff4a02 1112 * @param __REG__ Register to be written
AnnaBridge 161:aa5281ff4a02 1113 * @param __VALUE__ Value to be written in the register
AnnaBridge 161:aa5281ff4a02 1114 * @retval None
AnnaBridge 161:aa5281ff4a02 1115 */
AnnaBridge 161:aa5281ff4a02 1116 #define LL_ADC_WriteReg(__INSTANCE__, __REG__, __VALUE__) WRITE_REG(__INSTANCE__->__REG__, (__VALUE__))
AnnaBridge 161:aa5281ff4a02 1117
AnnaBridge 161:aa5281ff4a02 1118 /**
AnnaBridge 161:aa5281ff4a02 1119 * @brief Read a value in ADC register
AnnaBridge 161:aa5281ff4a02 1120 * @param __INSTANCE__ ADC Instance
AnnaBridge 161:aa5281ff4a02 1121 * @param __REG__ Register to be read
AnnaBridge 161:aa5281ff4a02 1122 * @retval Register value
AnnaBridge 161:aa5281ff4a02 1123 */
AnnaBridge 161:aa5281ff4a02 1124 #define LL_ADC_ReadReg(__INSTANCE__, __REG__) READ_REG(__INSTANCE__->__REG__)
AnnaBridge 161:aa5281ff4a02 1125 /**
AnnaBridge 161:aa5281ff4a02 1126 * @}
AnnaBridge 161:aa5281ff4a02 1127 */
AnnaBridge 161:aa5281ff4a02 1128
AnnaBridge 161:aa5281ff4a02 1129 /** @defgroup ADC_LL_EM_HELPER_MACRO ADC helper macro
AnnaBridge 161:aa5281ff4a02 1130 * @{
AnnaBridge 161:aa5281ff4a02 1131 */
AnnaBridge 161:aa5281ff4a02 1132
AnnaBridge 161:aa5281ff4a02 1133 /**
AnnaBridge 161:aa5281ff4a02 1134 * @brief Helper macro to get ADC channel number in decimal format
AnnaBridge 161:aa5281ff4a02 1135 * from literals LL_ADC_CHANNEL_x.
AnnaBridge 161:aa5281ff4a02 1136 * @note Example:
AnnaBridge 161:aa5281ff4a02 1137 * __LL_ADC_CHANNEL_TO_DECIMAL_NB(LL_ADC_CHANNEL_4)
AnnaBridge 161:aa5281ff4a02 1138 * will return decimal number "4".
AnnaBridge 161:aa5281ff4a02 1139 * @note The input can be a value from functions where a channel
AnnaBridge 161:aa5281ff4a02 1140 * number is returned, either defined with number
AnnaBridge 161:aa5281ff4a02 1141 * or with bitfield (only one bit must be set).
AnnaBridge 161:aa5281ff4a02 1142 * @param __CHANNEL__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1143 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 1144 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 1145 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 1146 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 1147 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 1148 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 1149 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 1150 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 1151 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 1152 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 1153 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 1154 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 1155 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 1156 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 1157 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 1158 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 1159 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 1160 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 1161 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 1162 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 1163 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 1164 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 1165 *
AnnaBridge 161:aa5281ff4a02 1166 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 1167 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 1168 * @retval Value between Min_Data=0 and Max_Data=18
AnnaBridge 161:aa5281ff4a02 1169 */
AnnaBridge 161:aa5281ff4a02 1170 #define __LL_ADC_CHANNEL_TO_DECIMAL_NB(__CHANNEL__) \
AnnaBridge 161:aa5281ff4a02 1171 (((__CHANNEL__) & ADC_CHANNEL_ID_NUMBER_MASK) >> ADC_CHANNEL_ID_NUMBER_BITOFFSET_POS)
AnnaBridge 161:aa5281ff4a02 1172
AnnaBridge 161:aa5281ff4a02 1173 /**
AnnaBridge 161:aa5281ff4a02 1174 * @brief Helper macro to get ADC channel in literal format LL_ADC_CHANNEL_x
AnnaBridge 161:aa5281ff4a02 1175 * from number in decimal format.
AnnaBridge 161:aa5281ff4a02 1176 * @note Example:
AnnaBridge 161:aa5281ff4a02 1177 * __LL_ADC_DECIMAL_NB_TO_CHANNEL(4)
AnnaBridge 161:aa5281ff4a02 1178 * will return a data equivalent to "LL_ADC_CHANNEL_4".
AnnaBridge 163:e59c8e839560 1179 * @param __DECIMAL_NB__ Value between Min_Data=0 and Max_Data=18
AnnaBridge 161:aa5281ff4a02 1180 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1181 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 1182 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 1183 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 1184 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 1185 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 1186 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 1187 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 1188 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 1189 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 1190 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 1191 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 1192 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 1193 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 1194 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 1195 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 1196 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 1197 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 1198 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 1199 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 1200 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 1201 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 1202 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 1203 *
AnnaBridge 161:aa5281ff4a02 1204 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 1205 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.\n
AnnaBridge 161:aa5281ff4a02 1206 * (1) For ADC channel read back from ADC register,
AnnaBridge 161:aa5281ff4a02 1207 * comparison with internal channel parameter to be done
AnnaBridge 161:aa5281ff4a02 1208 * using helper macro @ref __LL_ADC_CHANNEL_INTERNAL_TO_EXTERNAL().
AnnaBridge 161:aa5281ff4a02 1209 */
AnnaBridge 161:aa5281ff4a02 1210 #define __LL_ADC_DECIMAL_NB_TO_CHANNEL(__DECIMAL_NB__) \
AnnaBridge 161:aa5281ff4a02 1211 (((__DECIMAL_NB__) <= 9U) \
AnnaBridge 161:aa5281ff4a02 1212 ? ( \
AnnaBridge 161:aa5281ff4a02 1213 ((__DECIMAL_NB__) << ADC_CHANNEL_ID_NUMBER_BITOFFSET_POS) | \
AnnaBridge 161:aa5281ff4a02 1214 (ADC_SMPR2_REGOFFSET | (((uint32_t) (3U * (__DECIMAL_NB__))) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) \
AnnaBridge 161:aa5281ff4a02 1215 ) \
AnnaBridge 161:aa5281ff4a02 1216 : \
AnnaBridge 161:aa5281ff4a02 1217 ( \
AnnaBridge 161:aa5281ff4a02 1218 ((__DECIMAL_NB__) << ADC_CHANNEL_ID_NUMBER_BITOFFSET_POS) | \
AnnaBridge 161:aa5281ff4a02 1219 (ADC_SMPR1_REGOFFSET | (((uint32_t) (3U * ((__DECIMAL_NB__) - 10U))) << ADC_CHANNEL_SMPx_BITOFFSET_POS)) \
AnnaBridge 161:aa5281ff4a02 1220 ) \
AnnaBridge 161:aa5281ff4a02 1221 )
AnnaBridge 161:aa5281ff4a02 1222
AnnaBridge 161:aa5281ff4a02 1223 /**
AnnaBridge 161:aa5281ff4a02 1224 * @brief Helper macro to determine whether the selected channel
AnnaBridge 161:aa5281ff4a02 1225 * corresponds to literal definitions of driver.
AnnaBridge 161:aa5281ff4a02 1226 * @note The different literal definitions of ADC channels are:
AnnaBridge 161:aa5281ff4a02 1227 * - ADC internal channel:
AnnaBridge 161:aa5281ff4a02 1228 * LL_ADC_CHANNEL_VREFINT, LL_ADC_CHANNEL_TEMPSENSOR, ...
AnnaBridge 161:aa5281ff4a02 1229 * - ADC external channel (channel connected to a GPIO pin):
AnnaBridge 161:aa5281ff4a02 1230 * LL_ADC_CHANNEL_1, LL_ADC_CHANNEL_2, ...
AnnaBridge 161:aa5281ff4a02 1231 * @note The channel parameter must be a value defined from literal
AnnaBridge 161:aa5281ff4a02 1232 * definition of a ADC internal channel (LL_ADC_CHANNEL_VREFINT,
AnnaBridge 161:aa5281ff4a02 1233 * LL_ADC_CHANNEL_TEMPSENSOR, ...),
AnnaBridge 161:aa5281ff4a02 1234 * ADC external channel (LL_ADC_CHANNEL_1, LL_ADC_CHANNEL_2, ...),
AnnaBridge 161:aa5281ff4a02 1235 * must not be a value from functions where a channel number is
AnnaBridge 161:aa5281ff4a02 1236 * returned from ADC registers,
AnnaBridge 161:aa5281ff4a02 1237 * because internal and external channels share the same channel
AnnaBridge 161:aa5281ff4a02 1238 * number in ADC registers. The differentiation is made only with
AnnaBridge 161:aa5281ff4a02 1239 * parameters definitions of driver.
AnnaBridge 161:aa5281ff4a02 1240 * @param __CHANNEL__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1241 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 1242 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 1243 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 1244 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 1245 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 1246 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 1247 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 1248 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 1249 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 1250 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 1251 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 1252 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 1253 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 1254 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 1255 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 1256 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 1257 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 1258 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 1259 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 1260 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 1261 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 1262 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 1263 *
AnnaBridge 161:aa5281ff4a02 1264 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 1265 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 1266 * @retval Value "0" if the channel corresponds to a parameter definition of a ADC external channel (channel connected to a GPIO pin).
AnnaBridge 161:aa5281ff4a02 1267 * Value "1" if the channel corresponds to a parameter definition of a ADC internal channel.
AnnaBridge 161:aa5281ff4a02 1268 */
AnnaBridge 161:aa5281ff4a02 1269 #define __LL_ADC_IS_CHANNEL_INTERNAL(__CHANNEL__) \
AnnaBridge 161:aa5281ff4a02 1270 (((__CHANNEL__) & ADC_CHANNEL_ID_INTERNAL_CH_MASK) != 0U)
AnnaBridge 161:aa5281ff4a02 1271
AnnaBridge 161:aa5281ff4a02 1272 /**
AnnaBridge 161:aa5281ff4a02 1273 * @brief Helper macro to convert a channel defined from parameter
AnnaBridge 161:aa5281ff4a02 1274 * definition of a ADC internal channel (LL_ADC_CHANNEL_VREFINT,
AnnaBridge 161:aa5281ff4a02 1275 * LL_ADC_CHANNEL_TEMPSENSOR, ...),
AnnaBridge 161:aa5281ff4a02 1276 * to its equivalent parameter definition of a ADC external channel
AnnaBridge 161:aa5281ff4a02 1277 * (LL_ADC_CHANNEL_1, LL_ADC_CHANNEL_2, ...).
AnnaBridge 161:aa5281ff4a02 1278 * @note The channel parameter can be, additionally to a value
AnnaBridge 161:aa5281ff4a02 1279 * defined from parameter definition of a ADC internal channel
AnnaBridge 161:aa5281ff4a02 1280 * (LL_ADC_CHANNEL_VREFINT, LL_ADC_CHANNEL_TEMPSENSOR, ...),
AnnaBridge 161:aa5281ff4a02 1281 * a value defined from parameter definition of
AnnaBridge 161:aa5281ff4a02 1282 * ADC external channel (LL_ADC_CHANNEL_1, LL_ADC_CHANNEL_2, ...)
AnnaBridge 161:aa5281ff4a02 1283 * or a value from functions where a channel number is returned
AnnaBridge 161:aa5281ff4a02 1284 * from ADC registers.
AnnaBridge 161:aa5281ff4a02 1285 * @param __CHANNEL__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1286 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 1287 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 1288 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 1289 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 1290 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 1291 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 1292 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 1293 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 1294 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 1295 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 1296 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 1297 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 1298 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 1299 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 1300 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 1301 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 1302 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 1303 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 1304 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 1305 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 1306 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 1307 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 1308 *
AnnaBridge 161:aa5281ff4a02 1309 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 1310 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 1311 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1312 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 1313 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 1314 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 1315 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 1316 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 1317 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 1318 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 1319 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 1320 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 1321 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 1322 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 1323 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 1324 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 1325 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 1326 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 1327 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 1328 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 1329 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 1330 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 1331 */
AnnaBridge 161:aa5281ff4a02 1332 #define __LL_ADC_CHANNEL_INTERNAL_TO_EXTERNAL(__CHANNEL__) \
AnnaBridge 161:aa5281ff4a02 1333 ((__CHANNEL__) & ~ADC_CHANNEL_ID_INTERNAL_CH_MASK)
AnnaBridge 161:aa5281ff4a02 1334
AnnaBridge 161:aa5281ff4a02 1335 /**
AnnaBridge 161:aa5281ff4a02 1336 * @brief Helper macro to determine whether the internal channel
AnnaBridge 161:aa5281ff4a02 1337 * selected is available on the ADC instance selected.
AnnaBridge 161:aa5281ff4a02 1338 * @note The channel parameter must be a value defined from parameter
AnnaBridge 161:aa5281ff4a02 1339 * definition of a ADC internal channel (LL_ADC_CHANNEL_VREFINT,
AnnaBridge 161:aa5281ff4a02 1340 * LL_ADC_CHANNEL_TEMPSENSOR, ...),
AnnaBridge 161:aa5281ff4a02 1341 * must not be a value defined from parameter definition of
AnnaBridge 161:aa5281ff4a02 1342 * ADC external channel (LL_ADC_CHANNEL_1, LL_ADC_CHANNEL_2, ...)
AnnaBridge 161:aa5281ff4a02 1343 * or a value from functions where a channel number is
AnnaBridge 161:aa5281ff4a02 1344 * returned from ADC registers,
AnnaBridge 161:aa5281ff4a02 1345 * because internal and external channels share the same channel
AnnaBridge 161:aa5281ff4a02 1346 * number in ADC registers. The differentiation is made only with
AnnaBridge 161:aa5281ff4a02 1347 * parameters definitions of driver.
AnnaBridge 161:aa5281ff4a02 1348 * @param __ADC_INSTANCE__ ADC instance
AnnaBridge 161:aa5281ff4a02 1349 * @param __CHANNEL__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1350 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 1351 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 1352 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 1353 *
AnnaBridge 161:aa5281ff4a02 1354 * (1) On STM32F4, parameter available only on ADC instance: ADC1.
AnnaBridge 161:aa5281ff4a02 1355 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 1356 * @retval Value "0" if the internal channel selected is not available on the ADC instance selected.
AnnaBridge 161:aa5281ff4a02 1357 * Value "1" if the internal channel selected is available on the ADC instance selected.
AnnaBridge 161:aa5281ff4a02 1358 */
AnnaBridge 161:aa5281ff4a02 1359 #define __LL_ADC_IS_CHANNEL_INTERNAL_AVAILABLE(__ADC_INSTANCE__, __CHANNEL__) \
AnnaBridge 161:aa5281ff4a02 1360 ( \
AnnaBridge 161:aa5281ff4a02 1361 ((__CHANNEL__) == LL_ADC_CHANNEL_VREFINT) || \
AnnaBridge 161:aa5281ff4a02 1362 ((__CHANNEL__) == LL_ADC_CHANNEL_TEMPSENSOR) || \
AnnaBridge 161:aa5281ff4a02 1363 ((__CHANNEL__) == LL_ADC_CHANNEL_VBAT) \
AnnaBridge 161:aa5281ff4a02 1364 )
AnnaBridge 161:aa5281ff4a02 1365 /**
AnnaBridge 161:aa5281ff4a02 1366 * @brief Helper macro to define ADC analog watchdog parameter:
AnnaBridge 161:aa5281ff4a02 1367 * define a single channel to monitor with analog watchdog
AnnaBridge 161:aa5281ff4a02 1368 * from sequencer channel and groups definition.
AnnaBridge 161:aa5281ff4a02 1369 * @note To be used with function @ref LL_ADC_SetAnalogWDMonitChannels().
AnnaBridge 161:aa5281ff4a02 1370 * Example:
AnnaBridge 161:aa5281ff4a02 1371 * LL_ADC_SetAnalogWDMonitChannels(
AnnaBridge 161:aa5281ff4a02 1372 * ADC1, LL_ADC_AWD1,
AnnaBridge 161:aa5281ff4a02 1373 * __LL_ADC_ANALOGWD_CHANNEL_GROUP(LL_ADC_CHANNEL4, LL_ADC_GROUP_REGULAR))
AnnaBridge 161:aa5281ff4a02 1374 * @param __CHANNEL__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1375 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 1376 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 1377 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 1378 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 1379 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 1380 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 1381 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 1382 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 1383 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 1384 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 1385 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 1386 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 1387 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 1388 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 1389 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 1390 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 1391 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 1392 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 1393 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 1394 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 1395 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 1396 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 1397 *
AnnaBridge 161:aa5281ff4a02 1398 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 1399 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.\n
AnnaBridge 161:aa5281ff4a02 1400 * (1) For ADC channel read back from ADC register,
AnnaBridge 161:aa5281ff4a02 1401 * comparison with internal channel parameter to be done
AnnaBridge 161:aa5281ff4a02 1402 * using helper macro @ref __LL_ADC_CHANNEL_INTERNAL_TO_EXTERNAL().
AnnaBridge 161:aa5281ff4a02 1403 * @param __GROUP__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1404 * @arg @ref LL_ADC_GROUP_REGULAR
AnnaBridge 161:aa5281ff4a02 1405 * @arg @ref LL_ADC_GROUP_INJECTED
AnnaBridge 161:aa5281ff4a02 1406 * @arg @ref LL_ADC_GROUP_REGULAR_INJECTED
AnnaBridge 161:aa5281ff4a02 1407 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1408 * @arg @ref LL_ADC_AWD_DISABLE
AnnaBridge 161:aa5281ff4a02 1409 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_REG
AnnaBridge 161:aa5281ff4a02 1410 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_INJ
AnnaBridge 161:aa5281ff4a02 1411 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_REG_INJ
AnnaBridge 161:aa5281ff4a02 1412 * @arg @ref LL_ADC_AWD_CHANNEL_0_REG
AnnaBridge 161:aa5281ff4a02 1413 * @arg @ref LL_ADC_AWD_CHANNEL_0_INJ
AnnaBridge 161:aa5281ff4a02 1414 * @arg @ref LL_ADC_AWD_CHANNEL_0_REG_INJ
AnnaBridge 161:aa5281ff4a02 1415 * @arg @ref LL_ADC_AWD_CHANNEL_1_REG
AnnaBridge 161:aa5281ff4a02 1416 * @arg @ref LL_ADC_AWD_CHANNEL_1_INJ
AnnaBridge 161:aa5281ff4a02 1417 * @arg @ref LL_ADC_AWD_CHANNEL_1_REG_INJ
AnnaBridge 161:aa5281ff4a02 1418 * @arg @ref LL_ADC_AWD_CHANNEL_2_REG
AnnaBridge 161:aa5281ff4a02 1419 * @arg @ref LL_ADC_AWD_CHANNEL_2_INJ
AnnaBridge 161:aa5281ff4a02 1420 * @arg @ref LL_ADC_AWD_CHANNEL_2_REG_INJ
AnnaBridge 161:aa5281ff4a02 1421 * @arg @ref LL_ADC_AWD_CHANNEL_3_REG
AnnaBridge 161:aa5281ff4a02 1422 * @arg @ref LL_ADC_AWD_CHANNEL_3_INJ
AnnaBridge 161:aa5281ff4a02 1423 * @arg @ref LL_ADC_AWD_CHANNEL_3_REG_INJ
AnnaBridge 161:aa5281ff4a02 1424 * @arg @ref LL_ADC_AWD_CHANNEL_4_REG
AnnaBridge 161:aa5281ff4a02 1425 * @arg @ref LL_ADC_AWD_CHANNEL_4_INJ
AnnaBridge 161:aa5281ff4a02 1426 * @arg @ref LL_ADC_AWD_CHANNEL_4_REG_INJ
AnnaBridge 161:aa5281ff4a02 1427 * @arg @ref LL_ADC_AWD_CHANNEL_5_REG
AnnaBridge 161:aa5281ff4a02 1428 * @arg @ref LL_ADC_AWD_CHANNEL_5_INJ
AnnaBridge 161:aa5281ff4a02 1429 * @arg @ref LL_ADC_AWD_CHANNEL_5_REG_INJ
AnnaBridge 161:aa5281ff4a02 1430 * @arg @ref LL_ADC_AWD_CHANNEL_6_REG
AnnaBridge 161:aa5281ff4a02 1431 * @arg @ref LL_ADC_AWD_CHANNEL_6_INJ
AnnaBridge 161:aa5281ff4a02 1432 * @arg @ref LL_ADC_AWD_CHANNEL_6_REG_INJ
AnnaBridge 161:aa5281ff4a02 1433 * @arg @ref LL_ADC_AWD_CHANNEL_7_REG
AnnaBridge 161:aa5281ff4a02 1434 * @arg @ref LL_ADC_AWD_CHANNEL_7_INJ
AnnaBridge 161:aa5281ff4a02 1435 * @arg @ref LL_ADC_AWD_CHANNEL_7_REG_INJ
AnnaBridge 161:aa5281ff4a02 1436 * @arg @ref LL_ADC_AWD_CHANNEL_8_REG
AnnaBridge 161:aa5281ff4a02 1437 * @arg @ref LL_ADC_AWD_CHANNEL_8_INJ
AnnaBridge 161:aa5281ff4a02 1438 * @arg @ref LL_ADC_AWD_CHANNEL_8_REG_INJ
AnnaBridge 161:aa5281ff4a02 1439 * @arg @ref LL_ADC_AWD_CHANNEL_9_REG
AnnaBridge 161:aa5281ff4a02 1440 * @arg @ref LL_ADC_AWD_CHANNEL_9_INJ
AnnaBridge 161:aa5281ff4a02 1441 * @arg @ref LL_ADC_AWD_CHANNEL_9_REG_INJ
AnnaBridge 161:aa5281ff4a02 1442 * @arg @ref LL_ADC_AWD_CHANNEL_10_REG
AnnaBridge 161:aa5281ff4a02 1443 * @arg @ref LL_ADC_AWD_CHANNEL_10_INJ
AnnaBridge 161:aa5281ff4a02 1444 * @arg @ref LL_ADC_AWD_CHANNEL_10_REG_INJ
AnnaBridge 161:aa5281ff4a02 1445 * @arg @ref LL_ADC_AWD_CHANNEL_11_REG
AnnaBridge 161:aa5281ff4a02 1446 * @arg @ref LL_ADC_AWD_CHANNEL_11_INJ
AnnaBridge 161:aa5281ff4a02 1447 * @arg @ref LL_ADC_AWD_CHANNEL_11_REG_INJ
AnnaBridge 161:aa5281ff4a02 1448 * @arg @ref LL_ADC_AWD_CHANNEL_12_REG
AnnaBridge 161:aa5281ff4a02 1449 * @arg @ref LL_ADC_AWD_CHANNEL_12_INJ
AnnaBridge 161:aa5281ff4a02 1450 * @arg @ref LL_ADC_AWD_CHANNEL_12_REG_INJ
AnnaBridge 161:aa5281ff4a02 1451 * @arg @ref LL_ADC_AWD_CHANNEL_13_REG
AnnaBridge 161:aa5281ff4a02 1452 * @arg @ref LL_ADC_AWD_CHANNEL_13_INJ
AnnaBridge 161:aa5281ff4a02 1453 * @arg @ref LL_ADC_AWD_CHANNEL_13_REG_INJ
AnnaBridge 161:aa5281ff4a02 1454 * @arg @ref LL_ADC_AWD_CHANNEL_14_REG
AnnaBridge 161:aa5281ff4a02 1455 * @arg @ref LL_ADC_AWD_CHANNEL_14_INJ
AnnaBridge 161:aa5281ff4a02 1456 * @arg @ref LL_ADC_AWD_CHANNEL_14_REG_INJ
AnnaBridge 161:aa5281ff4a02 1457 * @arg @ref LL_ADC_AWD_CHANNEL_15_REG
AnnaBridge 161:aa5281ff4a02 1458 * @arg @ref LL_ADC_AWD_CHANNEL_15_INJ
AnnaBridge 161:aa5281ff4a02 1459 * @arg @ref LL_ADC_AWD_CHANNEL_15_REG_INJ
AnnaBridge 161:aa5281ff4a02 1460 * @arg @ref LL_ADC_AWD_CHANNEL_16_REG
AnnaBridge 161:aa5281ff4a02 1461 * @arg @ref LL_ADC_AWD_CHANNEL_16_INJ
AnnaBridge 161:aa5281ff4a02 1462 * @arg @ref LL_ADC_AWD_CHANNEL_16_REG_INJ
AnnaBridge 161:aa5281ff4a02 1463 * @arg @ref LL_ADC_AWD_CHANNEL_17_REG
AnnaBridge 161:aa5281ff4a02 1464 * @arg @ref LL_ADC_AWD_CHANNEL_17_INJ
AnnaBridge 161:aa5281ff4a02 1465 * @arg @ref LL_ADC_AWD_CHANNEL_17_REG_INJ
AnnaBridge 161:aa5281ff4a02 1466 * @arg @ref LL_ADC_AWD_CHANNEL_18_REG
AnnaBridge 161:aa5281ff4a02 1467 * @arg @ref LL_ADC_AWD_CHANNEL_18_INJ
AnnaBridge 161:aa5281ff4a02 1468 * @arg @ref LL_ADC_AWD_CHANNEL_18_REG_INJ
AnnaBridge 161:aa5281ff4a02 1469 * @arg @ref LL_ADC_AWD_CH_VREFINT_REG (1)
AnnaBridge 161:aa5281ff4a02 1470 * @arg @ref LL_ADC_AWD_CH_VREFINT_INJ (1)
AnnaBridge 161:aa5281ff4a02 1471 * @arg @ref LL_ADC_AWD_CH_VREFINT_REG_INJ (1)
AnnaBridge 161:aa5281ff4a02 1472 * @arg @ref LL_ADC_AWD_CH_TEMPSENSOR_REG (1)(2)
AnnaBridge 161:aa5281ff4a02 1473 * @arg @ref LL_ADC_AWD_CH_TEMPSENSOR_INJ (1)(2)
AnnaBridge 161:aa5281ff4a02 1474 * @arg @ref LL_ADC_AWD_CH_TEMPSENSOR_REG_INJ (1)(2)
AnnaBridge 161:aa5281ff4a02 1475 * @arg @ref LL_ADC_AWD_CH_VBAT_REG (1)
AnnaBridge 161:aa5281ff4a02 1476 * @arg @ref LL_ADC_AWD_CH_VBAT_INJ (1)
AnnaBridge 161:aa5281ff4a02 1477 * @arg @ref LL_ADC_AWD_CH_VBAT_REG_INJ (1)
AnnaBridge 161:aa5281ff4a02 1478 *
AnnaBridge 161:aa5281ff4a02 1479 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 1480 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 1481 */
AnnaBridge 161:aa5281ff4a02 1482 #define __LL_ADC_ANALOGWD_CHANNEL_GROUP(__CHANNEL__, __GROUP__) \
AnnaBridge 161:aa5281ff4a02 1483 (((__GROUP__) == LL_ADC_GROUP_REGULAR) \
AnnaBridge 161:aa5281ff4a02 1484 ? (((__CHANNEL__) & ADC_CHANNEL_ID_MASK) | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) \
AnnaBridge 161:aa5281ff4a02 1485 : \
AnnaBridge 161:aa5281ff4a02 1486 ((__GROUP__) == LL_ADC_GROUP_INJECTED) \
AnnaBridge 161:aa5281ff4a02 1487 ? (((__CHANNEL__) & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL) \
AnnaBridge 161:aa5281ff4a02 1488 : \
AnnaBridge 161:aa5281ff4a02 1489 (((__CHANNEL__) & ADC_CHANNEL_ID_MASK) | ADC_CR1_JAWDEN | ADC_CR1_AWDEN | ADC_CR1_AWDSGL) \
AnnaBridge 161:aa5281ff4a02 1490 )
AnnaBridge 161:aa5281ff4a02 1491
AnnaBridge 161:aa5281ff4a02 1492 /**
AnnaBridge 161:aa5281ff4a02 1493 * @brief Helper macro to set the value of ADC analog watchdog threshold high
AnnaBridge 161:aa5281ff4a02 1494 * or low in function of ADC resolution, when ADC resolution is
AnnaBridge 161:aa5281ff4a02 1495 * different of 12 bits.
AnnaBridge 161:aa5281ff4a02 1496 * @note To be used with function @ref LL_ADC_SetAnalogWDThresholds().
AnnaBridge 161:aa5281ff4a02 1497 * Example, with a ADC resolution of 8 bits, to set the value of
AnnaBridge 161:aa5281ff4a02 1498 * analog watchdog threshold high (on 8 bits):
AnnaBridge 161:aa5281ff4a02 1499 * LL_ADC_SetAnalogWDThresholds
AnnaBridge 161:aa5281ff4a02 1500 * (< ADCx param >,
AnnaBridge 161:aa5281ff4a02 1501 * __LL_ADC_ANALOGWD_SET_THRESHOLD_RESOLUTION(LL_ADC_RESOLUTION_8B, <threshold_value_8_bits>)
AnnaBridge 161:aa5281ff4a02 1502 * );
AnnaBridge 161:aa5281ff4a02 1503 * @param __ADC_RESOLUTION__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1504 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1505 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1506 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1507 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1508 * @param __AWD_THRESHOLD__ Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 1509 * @retval Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 1510 */
AnnaBridge 161:aa5281ff4a02 1511 #define __LL_ADC_ANALOGWD_SET_THRESHOLD_RESOLUTION(__ADC_RESOLUTION__, __AWD_THRESHOLD__) \
AnnaBridge 161:aa5281ff4a02 1512 ((__AWD_THRESHOLD__) << ((__ADC_RESOLUTION__) >> (ADC_CR1_RES_BITOFFSET_POS - 1U )))
AnnaBridge 161:aa5281ff4a02 1513
AnnaBridge 161:aa5281ff4a02 1514 /**
AnnaBridge 161:aa5281ff4a02 1515 * @brief Helper macro to get the value of ADC analog watchdog threshold high
AnnaBridge 161:aa5281ff4a02 1516 * or low in function of ADC resolution, when ADC resolution is
AnnaBridge 161:aa5281ff4a02 1517 * different of 12 bits.
AnnaBridge 161:aa5281ff4a02 1518 * @note To be used with function @ref LL_ADC_GetAnalogWDThresholds().
AnnaBridge 161:aa5281ff4a02 1519 * Example, with a ADC resolution of 8 bits, to get the value of
AnnaBridge 161:aa5281ff4a02 1520 * analog watchdog threshold high (on 8 bits):
AnnaBridge 161:aa5281ff4a02 1521 * < threshold_value_6_bits > = __LL_ADC_ANALOGWD_GET_THRESHOLD_RESOLUTION
AnnaBridge 161:aa5281ff4a02 1522 * (LL_ADC_RESOLUTION_8B,
AnnaBridge 161:aa5281ff4a02 1523 * LL_ADC_GetAnalogWDThresholds(<ADCx param>, LL_ADC_AWD_THRESHOLD_HIGH)
AnnaBridge 161:aa5281ff4a02 1524 * );
AnnaBridge 161:aa5281ff4a02 1525 * @param __ADC_RESOLUTION__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1526 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1527 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1528 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1529 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1530 * @param __AWD_THRESHOLD_12_BITS__ Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 1531 * @retval Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 1532 */
AnnaBridge 161:aa5281ff4a02 1533 #define __LL_ADC_ANALOGWD_GET_THRESHOLD_RESOLUTION(__ADC_RESOLUTION__, __AWD_THRESHOLD_12_BITS__) \
AnnaBridge 161:aa5281ff4a02 1534 ((__AWD_THRESHOLD_12_BITS__) >> ((__ADC_RESOLUTION__) >> (ADC_CR1_RES_BITOFFSET_POS - 1U )))
AnnaBridge 161:aa5281ff4a02 1535
AnnaBridge 161:aa5281ff4a02 1536 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 1537 /**
AnnaBridge 161:aa5281ff4a02 1538 * @brief Helper macro to get the ADC multimode conversion data of ADC master
AnnaBridge 161:aa5281ff4a02 1539 * or ADC slave from raw value with both ADC conversion data concatenated.
AnnaBridge 161:aa5281ff4a02 1540 * @note This macro is intended to be used when multimode transfer by DMA
AnnaBridge 161:aa5281ff4a02 1541 * is enabled: refer to function @ref LL_ADC_SetMultiDMATransfer().
AnnaBridge 161:aa5281ff4a02 1542 * In this case the transferred data need to processed with this macro
AnnaBridge 161:aa5281ff4a02 1543 * to separate the conversion data of ADC master and ADC slave.
AnnaBridge 161:aa5281ff4a02 1544 * @param __ADC_MULTI_MASTER_SLAVE__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1545 * @arg @ref LL_ADC_MULTI_MASTER
AnnaBridge 161:aa5281ff4a02 1546 * @arg @ref LL_ADC_MULTI_SLAVE
AnnaBridge 161:aa5281ff4a02 1547 * @param __ADC_MULTI_CONV_DATA__ Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 1548 * @retval Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 1549 */
AnnaBridge 161:aa5281ff4a02 1550 #define __LL_ADC_MULTI_CONV_DATA_MASTER_SLAVE(__ADC_MULTI_MASTER_SLAVE__, __ADC_MULTI_CONV_DATA__) \
AnnaBridge 161:aa5281ff4a02 1551 (((__ADC_MULTI_CONV_DATA__) >> POSITION_VAL((__ADC_MULTI_MASTER_SLAVE__))) & ADC_CDR_RDATA_MST)
AnnaBridge 161:aa5281ff4a02 1552 #endif
AnnaBridge 161:aa5281ff4a02 1553
AnnaBridge 161:aa5281ff4a02 1554 /**
AnnaBridge 161:aa5281ff4a02 1555 * @brief Helper macro to select the ADC common instance
AnnaBridge 161:aa5281ff4a02 1556 * to which is belonging the selected ADC instance.
AnnaBridge 161:aa5281ff4a02 1557 * @note ADC common register instance can be used for:
AnnaBridge 161:aa5281ff4a02 1558 * - Set parameters common to several ADC instances
AnnaBridge 161:aa5281ff4a02 1559 * - Multimode (for devices with several ADC instances)
AnnaBridge 161:aa5281ff4a02 1560 * Refer to functions having argument "ADCxy_COMMON" as parameter.
AnnaBridge 161:aa5281ff4a02 1561 * @param __ADCx__ ADC instance
AnnaBridge 161:aa5281ff4a02 1562 * @retval ADC common register instance
AnnaBridge 161:aa5281ff4a02 1563 */
AnnaBridge 161:aa5281ff4a02 1564 #if defined(ADC1) && defined(ADC2) && defined(ADC3)
AnnaBridge 161:aa5281ff4a02 1565 #define __LL_ADC_COMMON_INSTANCE(__ADCx__) \
AnnaBridge 161:aa5281ff4a02 1566 (ADC123_COMMON)
AnnaBridge 161:aa5281ff4a02 1567 #elif defined(ADC1) && defined(ADC2)
AnnaBridge 161:aa5281ff4a02 1568 #define __LL_ADC_COMMON_INSTANCE(__ADCx__) \
AnnaBridge 161:aa5281ff4a02 1569 (ADC12_COMMON)
AnnaBridge 161:aa5281ff4a02 1570 #else
AnnaBridge 161:aa5281ff4a02 1571 #define __LL_ADC_COMMON_INSTANCE(__ADCx__) \
AnnaBridge 161:aa5281ff4a02 1572 (ADC1_COMMON)
AnnaBridge 161:aa5281ff4a02 1573 #endif
AnnaBridge 161:aa5281ff4a02 1574
AnnaBridge 161:aa5281ff4a02 1575 /**
AnnaBridge 161:aa5281ff4a02 1576 * @brief Helper macro to check if all ADC instances sharing the same
AnnaBridge 161:aa5281ff4a02 1577 * ADC common instance are disabled.
AnnaBridge 161:aa5281ff4a02 1578 * @note This check is required by functions with setting conditioned to
AnnaBridge 161:aa5281ff4a02 1579 * ADC state:
AnnaBridge 161:aa5281ff4a02 1580 * All ADC instances of the ADC common group must be disabled.
AnnaBridge 161:aa5281ff4a02 1581 * Refer to functions having argument "ADCxy_COMMON" as parameter.
AnnaBridge 161:aa5281ff4a02 1582 * @note On devices with only 1 ADC common instance, parameter of this macro
AnnaBridge 161:aa5281ff4a02 1583 * is useless and can be ignored (parameter kept for compatibility
AnnaBridge 161:aa5281ff4a02 1584 * with devices featuring several ADC common instances).
AnnaBridge 161:aa5281ff4a02 1585 * @param __ADCXY_COMMON__ ADC common instance
AnnaBridge 161:aa5281ff4a02 1586 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 1587 * @retval Value "0" if all ADC instances sharing the same ADC common instance
AnnaBridge 161:aa5281ff4a02 1588 * are disabled.
AnnaBridge 161:aa5281ff4a02 1589 * Value "1" if at least one ADC instance sharing the same ADC common instance
AnnaBridge 161:aa5281ff4a02 1590 * is enabled.
AnnaBridge 161:aa5281ff4a02 1591 */
AnnaBridge 161:aa5281ff4a02 1592 #if defined(ADC1) && defined(ADC2) && defined(ADC3)
AnnaBridge 161:aa5281ff4a02 1593 #define __LL_ADC_IS_ENABLED_ALL_COMMON_INSTANCE(__ADCXY_COMMON__) \
AnnaBridge 161:aa5281ff4a02 1594 (LL_ADC_IsEnabled(ADC1) | \
AnnaBridge 161:aa5281ff4a02 1595 LL_ADC_IsEnabled(ADC2) | \
AnnaBridge 161:aa5281ff4a02 1596 LL_ADC_IsEnabled(ADC3) )
AnnaBridge 161:aa5281ff4a02 1597 #elif defined(ADC1) && defined(ADC2)
AnnaBridge 161:aa5281ff4a02 1598 #define __LL_ADC_IS_ENABLED_ALL_COMMON_INSTANCE(__ADCXY_COMMON__) \
AnnaBridge 161:aa5281ff4a02 1599 (LL_ADC_IsEnabled(ADC1) | \
AnnaBridge 161:aa5281ff4a02 1600 LL_ADC_IsEnabled(ADC2) )
AnnaBridge 161:aa5281ff4a02 1601 #else
AnnaBridge 161:aa5281ff4a02 1602 #define __LL_ADC_IS_ENABLED_ALL_COMMON_INSTANCE(__ADCXY_COMMON__) \
AnnaBridge 161:aa5281ff4a02 1603 (LL_ADC_IsEnabled(ADC1))
AnnaBridge 161:aa5281ff4a02 1604 #endif
AnnaBridge 161:aa5281ff4a02 1605
AnnaBridge 161:aa5281ff4a02 1606 /**
AnnaBridge 161:aa5281ff4a02 1607 * @brief Helper macro to define the ADC conversion data full-scale digital
AnnaBridge 161:aa5281ff4a02 1608 * value corresponding to the selected ADC resolution.
AnnaBridge 161:aa5281ff4a02 1609 * @note ADC conversion data full-scale corresponds to voltage range
AnnaBridge 161:aa5281ff4a02 1610 * determined by analog voltage references Vref+ and Vref-
AnnaBridge 161:aa5281ff4a02 1611 * (refer to reference manual).
AnnaBridge 161:aa5281ff4a02 1612 * @param __ADC_RESOLUTION__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1613 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1614 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1615 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1616 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1617 * @retval ADC conversion data equivalent voltage value (unit: mVolt)
AnnaBridge 161:aa5281ff4a02 1618 */
AnnaBridge 161:aa5281ff4a02 1619 #define __LL_ADC_DIGITAL_SCALE(__ADC_RESOLUTION__) \
AnnaBridge 161:aa5281ff4a02 1620 (0xFFFU >> ((__ADC_RESOLUTION__) >> (ADC_CR1_RES_BITOFFSET_POS - 1U)))
AnnaBridge 161:aa5281ff4a02 1621
AnnaBridge 161:aa5281ff4a02 1622 /**
AnnaBridge 161:aa5281ff4a02 1623 * @brief Helper macro to convert the ADC conversion data from
AnnaBridge 161:aa5281ff4a02 1624 * a resolution to another resolution.
AnnaBridge 161:aa5281ff4a02 1625 * @param __DATA__ ADC conversion data to be converted
AnnaBridge 161:aa5281ff4a02 1626 * @param __ADC_RESOLUTION_CURRENT__ Resolution of to the data to be converted
AnnaBridge 161:aa5281ff4a02 1627 * This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1628 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1629 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1630 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1631 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1632 * @param __ADC_RESOLUTION_TARGET__ Resolution of the data after conversion
AnnaBridge 161:aa5281ff4a02 1633 * This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1634 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1635 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1636 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1637 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1638 * @retval ADC conversion data to the requested resolution
AnnaBridge 161:aa5281ff4a02 1639 */
AnnaBridge 161:aa5281ff4a02 1640 #define __LL_ADC_CONVERT_DATA_RESOLUTION(__DATA__, __ADC_RESOLUTION_CURRENT__, __ADC_RESOLUTION_TARGET__) \
AnnaBridge 161:aa5281ff4a02 1641 (((__DATA__) \
AnnaBridge 161:aa5281ff4a02 1642 << ((__ADC_RESOLUTION_CURRENT__) >> (ADC_CR1_RES_BITOFFSET_POS - 1U))) \
AnnaBridge 161:aa5281ff4a02 1643 >> ((__ADC_RESOLUTION_TARGET__) >> (ADC_CR1_RES_BITOFFSET_POS - 1U)) \
AnnaBridge 161:aa5281ff4a02 1644 )
AnnaBridge 161:aa5281ff4a02 1645
AnnaBridge 161:aa5281ff4a02 1646 /**
AnnaBridge 161:aa5281ff4a02 1647 * @brief Helper macro to calculate the voltage (unit: mVolt)
AnnaBridge 161:aa5281ff4a02 1648 * corresponding to a ADC conversion data (unit: digital value).
AnnaBridge 161:aa5281ff4a02 1649 * @note Analog reference voltage (Vref+) must be either known from
AnnaBridge 161:aa5281ff4a02 1650 * user board environment or can be calculated using ADC measurement
AnnaBridge 161:aa5281ff4a02 1651 * and ADC helper macro @ref __LL_ADC_CALC_VREFANALOG_VOLTAGE().
AnnaBridge 163:e59c8e839560 1652 * @param __VREFANALOG_VOLTAGE__ Analog reference voltage (unit mV)
AnnaBridge 161:aa5281ff4a02 1653 * @param __ADC_DATA__ ADC conversion data (resolution 12 bits)
AnnaBridge 161:aa5281ff4a02 1654 * (unit: digital value).
AnnaBridge 161:aa5281ff4a02 1655 * @param __ADC_RESOLUTION__ This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1656 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1657 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1658 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1659 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1660 * @retval ADC conversion data equivalent voltage value (unit: mVolt)
AnnaBridge 161:aa5281ff4a02 1661 */
AnnaBridge 161:aa5281ff4a02 1662 #define __LL_ADC_CALC_DATA_TO_VOLTAGE(__VREFANALOG_VOLTAGE__,\
AnnaBridge 161:aa5281ff4a02 1663 __ADC_DATA__,\
AnnaBridge 161:aa5281ff4a02 1664 __ADC_RESOLUTION__) \
AnnaBridge 161:aa5281ff4a02 1665 ((__ADC_DATA__) * (__VREFANALOG_VOLTAGE__) \
AnnaBridge 161:aa5281ff4a02 1666 / __LL_ADC_DIGITAL_SCALE(__ADC_RESOLUTION__) \
AnnaBridge 161:aa5281ff4a02 1667 )
AnnaBridge 161:aa5281ff4a02 1668
Anna Bridge 169:a7c7b631e539 1669 /**
Anna Bridge 169:a7c7b631e539 1670 * @brief Helper macro to calculate the temperature (unit: degree Celsius)
Anna Bridge 169:a7c7b631e539 1671 * from ADC conversion data of internal temperature sensor.
Anna Bridge 169:a7c7b631e539 1672 * @note Computation is using temperature sensor calibration values
Anna Bridge 169:a7c7b631e539 1673 * stored in system memory for each device during production.
Anna Bridge 169:a7c7b631e539 1674 * @note Calculation formula:
Anna Bridge 169:a7c7b631e539 1675 * Temperature = ((TS_ADC_DATA - TS_CAL1)
Anna Bridge 169:a7c7b631e539 1676 * * (TS_CAL2_TEMP - TS_CAL1_TEMP))
Anna Bridge 169:a7c7b631e539 1677 * / (TS_CAL2 - TS_CAL1) + TS_CAL1_TEMP
Anna Bridge 169:a7c7b631e539 1678 * with TS_ADC_DATA = temperature sensor raw data measured by ADC
Anna Bridge 169:a7c7b631e539 1679 * Avg_Slope = (TS_CAL2 - TS_CAL1)
Anna Bridge 169:a7c7b631e539 1680 * / (TS_CAL2_TEMP - TS_CAL1_TEMP)
Anna Bridge 169:a7c7b631e539 1681 * TS_CAL1 = equivalent TS_ADC_DATA at temperature
Anna Bridge 169:a7c7b631e539 1682 * TEMP_DEGC_CAL1 (calibrated in factory)
Anna Bridge 169:a7c7b631e539 1683 * TS_CAL2 = equivalent TS_ADC_DATA at temperature
Anna Bridge 169:a7c7b631e539 1684 * TEMP_DEGC_CAL2 (calibrated in factory)
Anna Bridge 169:a7c7b631e539 1685 * Caution: Calculation relevancy under reserve that calibration
Anna Bridge 169:a7c7b631e539 1686 * parameters are correct (address and data).
Anna Bridge 169:a7c7b631e539 1687 * To calculate temperature using temperature sensor
Anna Bridge 169:a7c7b631e539 1688 * datasheet typical values (generic values less, therefore
Anna Bridge 169:a7c7b631e539 1689 * less accurate than calibrated values),
Anna Bridge 169:a7c7b631e539 1690 * use helper macro @ref __LL_ADC_CALC_TEMPERATURE_TYP_PARAMS().
Anna Bridge 169:a7c7b631e539 1691 * @note As calculation input, the analog reference voltage (Vref+) must be
Anna Bridge 169:a7c7b631e539 1692 * defined as it impacts the ADC LSB equivalent voltage.
Anna Bridge 169:a7c7b631e539 1693 * @note Analog reference voltage (Vref+) must be either known from
Anna Bridge 169:a7c7b631e539 1694 * user board environment or can be calculated using ADC measurement
Anna Bridge 169:a7c7b631e539 1695 * and ADC helper macro @ref __LL_ADC_CALC_VREFANALOG_VOLTAGE().
Anna Bridge 169:a7c7b631e539 1696 * @note On this STM32 serie, calibration data of temperature sensor
Anna Bridge 169:a7c7b631e539 1697 * corresponds to a resolution of 12 bits,
Anna Bridge 169:a7c7b631e539 1698 * this is the recommended ADC resolution to convert voltage of
Anna Bridge 169:a7c7b631e539 1699 * temperature sensor.
Anna Bridge 169:a7c7b631e539 1700 * Otherwise, this macro performs the processing to scale
Anna Bridge 169:a7c7b631e539 1701 * ADC conversion data to 12 bits.
Anna Bridge 169:a7c7b631e539 1702 * @param __VREFANALOG_VOLTAGE__ Analog reference voltage (unit: mV)
Anna Bridge 169:a7c7b631e539 1703 * @param __TEMPSENSOR_ADC_DATA__ ADC conversion data of internal
Anna Bridge 169:a7c7b631e539 1704 * temperature sensor (unit: digital value).
Anna Bridge 169:a7c7b631e539 1705 * @param __ADC_RESOLUTION__ ADC resolution at which internal temperature
Anna Bridge 169:a7c7b631e539 1706 * sensor voltage has been measured.
Anna Bridge 169:a7c7b631e539 1707 * This parameter can be one of the following values:
Anna Bridge 169:a7c7b631e539 1708 * @arg @ref LL_ADC_RESOLUTION_12B
Anna Bridge 169:a7c7b631e539 1709 * @arg @ref LL_ADC_RESOLUTION_10B
Anna Bridge 169:a7c7b631e539 1710 * @arg @ref LL_ADC_RESOLUTION_8B
Anna Bridge 169:a7c7b631e539 1711 * @arg @ref LL_ADC_RESOLUTION_6B
Anna Bridge 169:a7c7b631e539 1712 * @retval Temperature (unit: degree Celsius)
Anna Bridge 169:a7c7b631e539 1713 */
Anna Bridge 169:a7c7b631e539 1714 #define __LL_ADC_CALC_TEMPERATURE(__VREFANALOG_VOLTAGE__,\
Anna Bridge 169:a7c7b631e539 1715 __TEMPSENSOR_ADC_DATA__,\
Anna Bridge 169:a7c7b631e539 1716 __ADC_RESOLUTION__) \
Anna Bridge 169:a7c7b631e539 1717 (((( ((int32_t)((__LL_ADC_CONVERT_DATA_RESOLUTION((__TEMPSENSOR_ADC_DATA__), \
Anna Bridge 169:a7c7b631e539 1718 (__ADC_RESOLUTION__), \
Anna Bridge 169:a7c7b631e539 1719 LL_ADC_RESOLUTION_12B) \
Anna Bridge 169:a7c7b631e539 1720 * (__VREFANALOG_VOLTAGE__)) \
Anna Bridge 169:a7c7b631e539 1721 / TEMPSENSOR_CAL_VREFANALOG) \
Anna Bridge 169:a7c7b631e539 1722 - (int32_t) *TEMPSENSOR_CAL1_ADDR) \
Anna Bridge 169:a7c7b631e539 1723 ) * (int32_t)(TEMPSENSOR_CAL2_TEMP - TEMPSENSOR_CAL1_TEMP) \
Anna Bridge 169:a7c7b631e539 1724 ) / (int32_t)((int32_t)*TEMPSENSOR_CAL2_ADDR - (int32_t)*TEMPSENSOR_CAL1_ADDR) \
Anna Bridge 169:a7c7b631e539 1725 ) + TEMPSENSOR_CAL1_TEMP \
Anna Bridge 169:a7c7b631e539 1726 )
AnnaBridge 161:aa5281ff4a02 1727
AnnaBridge 161:aa5281ff4a02 1728 /**
AnnaBridge 161:aa5281ff4a02 1729 * @brief Helper macro to calculate the temperature (unit: degree Celsius)
AnnaBridge 161:aa5281ff4a02 1730 * from ADC conversion data of internal temperature sensor.
AnnaBridge 161:aa5281ff4a02 1731 * @note Computation is using temperature sensor typical values
AnnaBridge 161:aa5281ff4a02 1732 * (refer to device datasheet).
AnnaBridge 161:aa5281ff4a02 1733 * @note Calculation formula:
AnnaBridge 161:aa5281ff4a02 1734 * Temperature = (TS_TYP_CALx_VOLT(uV) - TS_ADC_DATA * Conversion_uV)
AnnaBridge 161:aa5281ff4a02 1735 * / Avg_Slope + CALx_TEMP
AnnaBridge 161:aa5281ff4a02 1736 * with TS_ADC_DATA = temperature sensor raw data measured by ADC
AnnaBridge 161:aa5281ff4a02 1737 * (unit: digital value)
AnnaBridge 161:aa5281ff4a02 1738 * Avg_Slope = temperature sensor slope
AnnaBridge 161:aa5281ff4a02 1739 * (unit: uV/Degree Celsius)
AnnaBridge 161:aa5281ff4a02 1740 * TS_TYP_CALx_VOLT = temperature sensor digital value at
AnnaBridge 161:aa5281ff4a02 1741 * temperature CALx_TEMP (unit: mV)
AnnaBridge 161:aa5281ff4a02 1742 * Caution: Calculation relevancy under reserve the temperature sensor
AnnaBridge 161:aa5281ff4a02 1743 * of the current device has characteristics in line with
AnnaBridge 161:aa5281ff4a02 1744 * datasheet typical values.
AnnaBridge 161:aa5281ff4a02 1745 * If temperature sensor calibration values are available on
AnnaBridge 161:aa5281ff4a02 1746 * on this device (presence of macro __LL_ADC_CALC_TEMPERATURE()),
AnnaBridge 161:aa5281ff4a02 1747 * temperature calculation will be more accurate using
AnnaBridge 161:aa5281ff4a02 1748 * helper macro @ref __LL_ADC_CALC_TEMPERATURE().
AnnaBridge 161:aa5281ff4a02 1749 * @note As calculation input, the analog reference voltage (Vref+) must be
AnnaBridge 161:aa5281ff4a02 1750 * defined as it impacts the ADC LSB equivalent voltage.
AnnaBridge 161:aa5281ff4a02 1751 * @note Analog reference voltage (Vref+) must be either known from
AnnaBridge 161:aa5281ff4a02 1752 * user board environment or can be calculated using ADC measurement
AnnaBridge 161:aa5281ff4a02 1753 * and ADC helper macro @ref __LL_ADC_CALC_VREFANALOG_VOLTAGE().
AnnaBridge 161:aa5281ff4a02 1754 * @note ADC measurement data must correspond to a resolution of 12bits
AnnaBridge 161:aa5281ff4a02 1755 * (full scale digital value 4095). If not the case, the data must be
AnnaBridge 161:aa5281ff4a02 1756 * preliminarily rescaled to an equivalent resolution of 12 bits.
AnnaBridge 163:e59c8e839560 1757 * @param __TEMPSENSOR_TYP_AVGSLOPE__ Device datasheet data Temperature sensor slope typical value (unit uV/DegCelsius).
AnnaBridge 161:aa5281ff4a02 1758 * On STM32F4, refer to device datasheet parameter "Avg_Slope".
AnnaBridge 163:e59c8e839560 1759 * @param __TEMPSENSOR_TYP_CALX_V__ Device datasheet data Temperature sensor voltage typical value (at temperature and Vref+ defined in parameters below) (unit mV).
AnnaBridge 161:aa5281ff4a02 1760 * On STM32F4, refer to device datasheet parameter "V25".
AnnaBridge 163:e59c8e839560 1761 * @param __TEMPSENSOR_CALX_TEMP__ Device datasheet data Temperature at which temperature sensor voltage (see parameter above) is corresponding (unit mV)
AnnaBridge 163:e59c8e839560 1762 * @param __VREFANALOG_VOLTAGE__ Analog voltage reference (Vref+) voltage (unit mV)
AnnaBridge 163:e59c8e839560 1763 * @param __TEMPSENSOR_ADC_DATA__ ADC conversion data of internal temperature sensor (unit digital value).
AnnaBridge 161:aa5281ff4a02 1764 * @param __ADC_RESOLUTION__ ADC resolution at which internal temperature sensor voltage has been measured.
AnnaBridge 161:aa5281ff4a02 1765 * This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1766 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1767 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1768 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1769 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1770 * @retval Temperature (unit: degree Celsius)
AnnaBridge 161:aa5281ff4a02 1771 */
AnnaBridge 161:aa5281ff4a02 1772 #define __LL_ADC_CALC_TEMPERATURE_TYP_PARAMS(__TEMPSENSOR_TYP_AVGSLOPE__,\
AnnaBridge 161:aa5281ff4a02 1773 __TEMPSENSOR_TYP_CALX_V__,\
AnnaBridge 161:aa5281ff4a02 1774 __TEMPSENSOR_CALX_TEMP__,\
AnnaBridge 161:aa5281ff4a02 1775 __VREFANALOG_VOLTAGE__,\
AnnaBridge 161:aa5281ff4a02 1776 __TEMPSENSOR_ADC_DATA__,\
AnnaBridge 161:aa5281ff4a02 1777 __ADC_RESOLUTION__) \
AnnaBridge 161:aa5281ff4a02 1778 ((( ( \
AnnaBridge 161:aa5281ff4a02 1779 (int32_t)(((__TEMPSENSOR_TYP_CALX_V__)) \
AnnaBridge 161:aa5281ff4a02 1780 * 1000) \
AnnaBridge 161:aa5281ff4a02 1781 - \
AnnaBridge 161:aa5281ff4a02 1782 (int32_t)((((__TEMPSENSOR_ADC_DATA__) * (__VREFANALOG_VOLTAGE__)) \
AnnaBridge 161:aa5281ff4a02 1783 / __LL_ADC_DIGITAL_SCALE(__ADC_RESOLUTION__)) \
AnnaBridge 161:aa5281ff4a02 1784 * 1000) \
AnnaBridge 161:aa5281ff4a02 1785 ) \
AnnaBridge 161:aa5281ff4a02 1786 ) / (__TEMPSENSOR_TYP_AVGSLOPE__) \
AnnaBridge 161:aa5281ff4a02 1787 ) + (__TEMPSENSOR_CALX_TEMP__) \
AnnaBridge 161:aa5281ff4a02 1788 )
AnnaBridge 161:aa5281ff4a02 1789
AnnaBridge 161:aa5281ff4a02 1790 /**
AnnaBridge 161:aa5281ff4a02 1791 * @}
AnnaBridge 161:aa5281ff4a02 1792 */
AnnaBridge 161:aa5281ff4a02 1793
AnnaBridge 161:aa5281ff4a02 1794 /**
AnnaBridge 161:aa5281ff4a02 1795 * @}
AnnaBridge 161:aa5281ff4a02 1796 */
AnnaBridge 161:aa5281ff4a02 1797
AnnaBridge 161:aa5281ff4a02 1798
AnnaBridge 161:aa5281ff4a02 1799 /* Exported functions --------------------------------------------------------*/
AnnaBridge 161:aa5281ff4a02 1800 /** @defgroup ADC_LL_Exported_Functions ADC Exported Functions
AnnaBridge 161:aa5281ff4a02 1801 * @{
AnnaBridge 161:aa5281ff4a02 1802 */
AnnaBridge 161:aa5281ff4a02 1803
AnnaBridge 161:aa5281ff4a02 1804 /** @defgroup ADC_LL_EF_DMA_Management ADC DMA management
AnnaBridge 161:aa5281ff4a02 1805 * @{
AnnaBridge 161:aa5281ff4a02 1806 */
AnnaBridge 161:aa5281ff4a02 1807 /* Note: LL ADC functions to set DMA transfer are located into sections of */
AnnaBridge 161:aa5281ff4a02 1808 /* configuration of ADC instance, groups and multimode (if available): */
AnnaBridge 161:aa5281ff4a02 1809 /* @ref LL_ADC_REG_SetDMATransfer(), ... */
AnnaBridge 161:aa5281ff4a02 1810
AnnaBridge 161:aa5281ff4a02 1811 /**
AnnaBridge 161:aa5281ff4a02 1812 * @brief Function to help to configure DMA transfer from ADC: retrieve the
AnnaBridge 161:aa5281ff4a02 1813 * ADC register address from ADC instance and a list of ADC registers
AnnaBridge 161:aa5281ff4a02 1814 * intended to be used (most commonly) with DMA transfer.
AnnaBridge 161:aa5281ff4a02 1815 * @note These ADC registers are data registers:
AnnaBridge 161:aa5281ff4a02 1816 * when ADC conversion data is available in ADC data registers,
AnnaBridge 161:aa5281ff4a02 1817 * ADC generates a DMA transfer request.
AnnaBridge 161:aa5281ff4a02 1818 * @note This macro is intended to be used with LL DMA driver, refer to
AnnaBridge 161:aa5281ff4a02 1819 * function "LL_DMA_ConfigAddresses()".
AnnaBridge 161:aa5281ff4a02 1820 * Example:
AnnaBridge 161:aa5281ff4a02 1821 * LL_DMA_ConfigAddresses(DMA1,
AnnaBridge 161:aa5281ff4a02 1822 * LL_DMA_CHANNEL_1,
AnnaBridge 161:aa5281ff4a02 1823 * LL_ADC_DMA_GetRegAddr(ADC1, LL_ADC_DMA_REG_REGULAR_DATA),
AnnaBridge 161:aa5281ff4a02 1824 * (uint32_t)&< array or variable >,
AnnaBridge 161:aa5281ff4a02 1825 * LL_DMA_DIRECTION_PERIPH_TO_MEMORY);
AnnaBridge 161:aa5281ff4a02 1826 * @note For devices with several ADC: in multimode, some devices
AnnaBridge 161:aa5281ff4a02 1827 * use a different data register outside of ADC instance scope
AnnaBridge 161:aa5281ff4a02 1828 * (common data register). This macro manages this register difference,
AnnaBridge 161:aa5281ff4a02 1829 * only ADC instance has to be set as parameter.
AnnaBridge 161:aa5281ff4a02 1830 * @rmtoll DR RDATA LL_ADC_DMA_GetRegAddr\n
AnnaBridge 161:aa5281ff4a02 1831 * CDR RDATA_MST LL_ADC_DMA_GetRegAddr\n
AnnaBridge 161:aa5281ff4a02 1832 * CDR RDATA_SLV LL_ADC_DMA_GetRegAddr
AnnaBridge 161:aa5281ff4a02 1833 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 1834 * @param Register This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1835 * @arg @ref LL_ADC_DMA_REG_REGULAR_DATA
AnnaBridge 161:aa5281ff4a02 1836 * @arg @ref LL_ADC_DMA_REG_REGULAR_DATA_MULTI (1)
AnnaBridge 161:aa5281ff4a02 1837 *
AnnaBridge 161:aa5281ff4a02 1838 * (1) Available on devices with several ADC instances.
AnnaBridge 161:aa5281ff4a02 1839 * @retval ADC register address
AnnaBridge 161:aa5281ff4a02 1840 */
AnnaBridge 161:aa5281ff4a02 1841 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 1842 __STATIC_INLINE uint32_t LL_ADC_DMA_GetRegAddr(ADC_TypeDef *ADCx, uint32_t Register)
AnnaBridge 161:aa5281ff4a02 1843 {
AnnaBridge 161:aa5281ff4a02 1844 register uint32_t data_reg_addr = 0U;
AnnaBridge 161:aa5281ff4a02 1845
AnnaBridge 161:aa5281ff4a02 1846 if (Register == LL_ADC_DMA_REG_REGULAR_DATA)
AnnaBridge 161:aa5281ff4a02 1847 {
AnnaBridge 161:aa5281ff4a02 1848 /* Retrieve address of register DR */
AnnaBridge 161:aa5281ff4a02 1849 data_reg_addr = (uint32_t)&(ADCx->DR);
AnnaBridge 161:aa5281ff4a02 1850 }
AnnaBridge 161:aa5281ff4a02 1851 else /* (Register == LL_ADC_DMA_REG_REGULAR_DATA_MULTI) */
AnnaBridge 161:aa5281ff4a02 1852 {
AnnaBridge 161:aa5281ff4a02 1853 /* Retrieve address of register CDR */
AnnaBridge 161:aa5281ff4a02 1854 data_reg_addr = (uint32_t)&((__LL_ADC_COMMON_INSTANCE(ADCx))->CDR);
AnnaBridge 161:aa5281ff4a02 1855 }
AnnaBridge 161:aa5281ff4a02 1856
AnnaBridge 161:aa5281ff4a02 1857 return data_reg_addr;
AnnaBridge 161:aa5281ff4a02 1858 }
AnnaBridge 161:aa5281ff4a02 1859 #else
AnnaBridge 161:aa5281ff4a02 1860 __STATIC_INLINE uint32_t LL_ADC_DMA_GetRegAddr(ADC_TypeDef *ADCx, uint32_t Register)
AnnaBridge 161:aa5281ff4a02 1861 {
AnnaBridge 161:aa5281ff4a02 1862 /* Retrieve address of register DR */
AnnaBridge 161:aa5281ff4a02 1863 return (uint32_t)&(ADCx->DR);
AnnaBridge 161:aa5281ff4a02 1864 }
AnnaBridge 161:aa5281ff4a02 1865 #endif
AnnaBridge 161:aa5281ff4a02 1866
AnnaBridge 161:aa5281ff4a02 1867 /**
AnnaBridge 161:aa5281ff4a02 1868 * @}
AnnaBridge 161:aa5281ff4a02 1869 */
AnnaBridge 161:aa5281ff4a02 1870
AnnaBridge 161:aa5281ff4a02 1871 /** @defgroup ADC_LL_EF_Configuration_ADC_Common Configuration of ADC hierarchical scope: common to several ADC instances
AnnaBridge 161:aa5281ff4a02 1872 * @{
AnnaBridge 161:aa5281ff4a02 1873 */
AnnaBridge 161:aa5281ff4a02 1874
AnnaBridge 161:aa5281ff4a02 1875 /**
AnnaBridge 161:aa5281ff4a02 1876 * @brief Set parameter common to several ADC: Clock source and prescaler.
AnnaBridge 161:aa5281ff4a02 1877 * @rmtoll CCR ADCPRE LL_ADC_SetCommonClock
AnnaBridge 161:aa5281ff4a02 1878 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 1879 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 1880 * @param CommonClock This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1881 * @arg @ref LL_ADC_CLOCK_SYNC_PCLK_DIV2
AnnaBridge 161:aa5281ff4a02 1882 * @arg @ref LL_ADC_CLOCK_SYNC_PCLK_DIV4
AnnaBridge 161:aa5281ff4a02 1883 * @arg @ref LL_ADC_CLOCK_SYNC_PCLK_DIV6
AnnaBridge 161:aa5281ff4a02 1884 * @arg @ref LL_ADC_CLOCK_SYNC_PCLK_DIV8
AnnaBridge 161:aa5281ff4a02 1885 * @retval None
AnnaBridge 161:aa5281ff4a02 1886 */
AnnaBridge 161:aa5281ff4a02 1887 __STATIC_INLINE void LL_ADC_SetCommonClock(ADC_Common_TypeDef *ADCxy_COMMON, uint32_t CommonClock)
AnnaBridge 161:aa5281ff4a02 1888 {
AnnaBridge 161:aa5281ff4a02 1889 MODIFY_REG(ADCxy_COMMON->CCR, ADC_CCR_ADCPRE, CommonClock);
AnnaBridge 161:aa5281ff4a02 1890 }
AnnaBridge 161:aa5281ff4a02 1891
AnnaBridge 161:aa5281ff4a02 1892 /**
AnnaBridge 161:aa5281ff4a02 1893 * @brief Get parameter common to several ADC: Clock source and prescaler.
AnnaBridge 161:aa5281ff4a02 1894 * @rmtoll CCR ADCPRE LL_ADC_GetCommonClock
AnnaBridge 161:aa5281ff4a02 1895 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 1896 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 1897 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1898 * @arg @ref LL_ADC_CLOCK_SYNC_PCLK_DIV2
AnnaBridge 161:aa5281ff4a02 1899 * @arg @ref LL_ADC_CLOCK_SYNC_PCLK_DIV4
AnnaBridge 161:aa5281ff4a02 1900 * @arg @ref LL_ADC_CLOCK_SYNC_PCLK_DIV6
AnnaBridge 161:aa5281ff4a02 1901 * @arg @ref LL_ADC_CLOCK_SYNC_PCLK_DIV8
AnnaBridge 161:aa5281ff4a02 1902 */
AnnaBridge 161:aa5281ff4a02 1903 __STATIC_INLINE uint32_t LL_ADC_GetCommonClock(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 1904 {
AnnaBridge 161:aa5281ff4a02 1905 return (uint32_t)(READ_BIT(ADCxy_COMMON->CCR, ADC_CCR_ADCPRE));
AnnaBridge 161:aa5281ff4a02 1906 }
AnnaBridge 161:aa5281ff4a02 1907
AnnaBridge 161:aa5281ff4a02 1908 /**
AnnaBridge 161:aa5281ff4a02 1909 * @brief Set parameter common to several ADC: measurement path to internal
AnnaBridge 161:aa5281ff4a02 1910 * channels (VrefInt, temperature sensor, ...).
AnnaBridge 161:aa5281ff4a02 1911 * @note One or several values can be selected.
AnnaBridge 161:aa5281ff4a02 1912 * Example: (LL_ADC_PATH_INTERNAL_VREFINT |
AnnaBridge 161:aa5281ff4a02 1913 * LL_ADC_PATH_INTERNAL_TEMPSENSOR)
AnnaBridge 161:aa5281ff4a02 1914 * @note Stabilization time of measurement path to internal channel:
AnnaBridge 161:aa5281ff4a02 1915 * After enabling internal paths, before starting ADC conversion,
AnnaBridge 161:aa5281ff4a02 1916 * a delay is required for internal voltage reference and
AnnaBridge 161:aa5281ff4a02 1917 * temperature sensor stabilization time.
AnnaBridge 161:aa5281ff4a02 1918 * Refer to device datasheet.
AnnaBridge 161:aa5281ff4a02 1919 * Refer to literal @ref LL_ADC_DELAY_VREFINT_STAB_US.
AnnaBridge 161:aa5281ff4a02 1920 * Refer to literal @ref LL_ADC_DELAY_TEMPSENSOR_STAB_US.
AnnaBridge 161:aa5281ff4a02 1921 * @note ADC internal channel sampling time constraint:
AnnaBridge 161:aa5281ff4a02 1922 * For ADC conversion of internal channels,
AnnaBridge 161:aa5281ff4a02 1923 * a sampling time minimum value is required.
AnnaBridge 161:aa5281ff4a02 1924 * Refer to device datasheet.
AnnaBridge 161:aa5281ff4a02 1925 * @rmtoll CCR TSVREFE LL_ADC_SetCommonPathInternalCh\n
AnnaBridge 161:aa5281ff4a02 1926 * CCR VBATE LL_ADC_SetCommonPathInternalCh
AnnaBridge 161:aa5281ff4a02 1927 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 1928 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 1929 * @param PathInternal This parameter can be a combination of the following values:
AnnaBridge 161:aa5281ff4a02 1930 * @arg @ref LL_ADC_PATH_INTERNAL_NONE
AnnaBridge 161:aa5281ff4a02 1931 * @arg @ref LL_ADC_PATH_INTERNAL_VREFINT
AnnaBridge 161:aa5281ff4a02 1932 * @arg @ref LL_ADC_PATH_INTERNAL_TEMPSENSOR
AnnaBridge 161:aa5281ff4a02 1933 * @arg @ref LL_ADC_PATH_INTERNAL_VBAT
AnnaBridge 161:aa5281ff4a02 1934 * @retval None
AnnaBridge 161:aa5281ff4a02 1935 */
AnnaBridge 161:aa5281ff4a02 1936 __STATIC_INLINE void LL_ADC_SetCommonPathInternalCh(ADC_Common_TypeDef *ADCxy_COMMON, uint32_t PathInternal)
AnnaBridge 161:aa5281ff4a02 1937 {
AnnaBridge 161:aa5281ff4a02 1938 MODIFY_REG(ADCxy_COMMON->CCR, ADC_CCR_TSVREFE | ADC_CCR_VBATE, PathInternal);
AnnaBridge 161:aa5281ff4a02 1939 }
AnnaBridge 161:aa5281ff4a02 1940
AnnaBridge 161:aa5281ff4a02 1941 /**
AnnaBridge 161:aa5281ff4a02 1942 * @brief Get parameter common to several ADC: measurement path to internal
AnnaBridge 161:aa5281ff4a02 1943 * channels (VrefInt, temperature sensor, ...).
AnnaBridge 161:aa5281ff4a02 1944 * @note One or several values can be selected.
AnnaBridge 161:aa5281ff4a02 1945 * Example: (LL_ADC_PATH_INTERNAL_VREFINT |
AnnaBridge 161:aa5281ff4a02 1946 * LL_ADC_PATH_INTERNAL_TEMPSENSOR)
AnnaBridge 161:aa5281ff4a02 1947 * @rmtoll CCR TSVREFE LL_ADC_GetCommonPathInternalCh\n
AnnaBridge 161:aa5281ff4a02 1948 * CCR VBATE LL_ADC_GetCommonPathInternalCh
AnnaBridge 161:aa5281ff4a02 1949 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 1950 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 1951 * @retval Returned value can be a combination of the following values:
AnnaBridge 161:aa5281ff4a02 1952 * @arg @ref LL_ADC_PATH_INTERNAL_NONE
AnnaBridge 161:aa5281ff4a02 1953 * @arg @ref LL_ADC_PATH_INTERNAL_VREFINT
AnnaBridge 161:aa5281ff4a02 1954 * @arg @ref LL_ADC_PATH_INTERNAL_TEMPSENSOR
AnnaBridge 161:aa5281ff4a02 1955 * @arg @ref LL_ADC_PATH_INTERNAL_VBAT
AnnaBridge 161:aa5281ff4a02 1956 */
AnnaBridge 161:aa5281ff4a02 1957 __STATIC_INLINE uint32_t LL_ADC_GetCommonPathInternalCh(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 1958 {
AnnaBridge 161:aa5281ff4a02 1959 return (uint32_t)(READ_BIT(ADCxy_COMMON->CCR, ADC_CCR_TSVREFE | ADC_CCR_VBATE));
AnnaBridge 161:aa5281ff4a02 1960 }
AnnaBridge 161:aa5281ff4a02 1961
AnnaBridge 161:aa5281ff4a02 1962 /**
AnnaBridge 161:aa5281ff4a02 1963 * @}
AnnaBridge 161:aa5281ff4a02 1964 */
AnnaBridge 161:aa5281ff4a02 1965
AnnaBridge 161:aa5281ff4a02 1966 /** @defgroup ADC_LL_EF_Configuration_ADC_Instance Configuration of ADC hierarchical scope: ADC instance
AnnaBridge 161:aa5281ff4a02 1967 * @{
AnnaBridge 161:aa5281ff4a02 1968 */
AnnaBridge 161:aa5281ff4a02 1969
AnnaBridge 161:aa5281ff4a02 1970 /**
AnnaBridge 161:aa5281ff4a02 1971 * @brief Set ADC resolution.
AnnaBridge 161:aa5281ff4a02 1972 * Refer to reference manual for alignments formats
AnnaBridge 161:aa5281ff4a02 1973 * dependencies to ADC resolutions.
AnnaBridge 161:aa5281ff4a02 1974 * @rmtoll CR1 RES LL_ADC_SetResolution
AnnaBridge 161:aa5281ff4a02 1975 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 1976 * @param Resolution This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1977 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1978 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1979 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1980 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1981 * @retval None
AnnaBridge 161:aa5281ff4a02 1982 */
AnnaBridge 161:aa5281ff4a02 1983 __STATIC_INLINE void LL_ADC_SetResolution(ADC_TypeDef *ADCx, uint32_t Resolution)
AnnaBridge 161:aa5281ff4a02 1984 {
AnnaBridge 161:aa5281ff4a02 1985 MODIFY_REG(ADCx->CR1, ADC_CR1_RES, Resolution);
AnnaBridge 161:aa5281ff4a02 1986 }
AnnaBridge 161:aa5281ff4a02 1987
AnnaBridge 161:aa5281ff4a02 1988 /**
AnnaBridge 161:aa5281ff4a02 1989 * @brief Get ADC resolution.
AnnaBridge 161:aa5281ff4a02 1990 * Refer to reference manual for alignments formats
AnnaBridge 161:aa5281ff4a02 1991 * dependencies to ADC resolutions.
AnnaBridge 161:aa5281ff4a02 1992 * @rmtoll CR1 RES LL_ADC_GetResolution
AnnaBridge 161:aa5281ff4a02 1993 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 1994 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 1995 * @arg @ref LL_ADC_RESOLUTION_12B
AnnaBridge 161:aa5281ff4a02 1996 * @arg @ref LL_ADC_RESOLUTION_10B
AnnaBridge 161:aa5281ff4a02 1997 * @arg @ref LL_ADC_RESOLUTION_8B
AnnaBridge 161:aa5281ff4a02 1998 * @arg @ref LL_ADC_RESOLUTION_6B
AnnaBridge 161:aa5281ff4a02 1999 */
AnnaBridge 161:aa5281ff4a02 2000 __STATIC_INLINE uint32_t LL_ADC_GetResolution(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2001 {
AnnaBridge 161:aa5281ff4a02 2002 return (uint32_t)(READ_BIT(ADCx->CR1, ADC_CR1_RES));
AnnaBridge 161:aa5281ff4a02 2003 }
AnnaBridge 161:aa5281ff4a02 2004
AnnaBridge 161:aa5281ff4a02 2005 /**
AnnaBridge 161:aa5281ff4a02 2006 * @brief Set ADC conversion data alignment.
AnnaBridge 161:aa5281ff4a02 2007 * @note Refer to reference manual for alignments formats
AnnaBridge 161:aa5281ff4a02 2008 * dependencies to ADC resolutions.
AnnaBridge 161:aa5281ff4a02 2009 * @rmtoll CR2 ALIGN LL_ADC_SetDataAlignment
AnnaBridge 161:aa5281ff4a02 2010 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2011 * @param DataAlignment This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2012 * @arg @ref LL_ADC_DATA_ALIGN_RIGHT
AnnaBridge 161:aa5281ff4a02 2013 * @arg @ref LL_ADC_DATA_ALIGN_LEFT
AnnaBridge 161:aa5281ff4a02 2014 * @retval None
AnnaBridge 161:aa5281ff4a02 2015 */
AnnaBridge 161:aa5281ff4a02 2016 __STATIC_INLINE void LL_ADC_SetDataAlignment(ADC_TypeDef *ADCx, uint32_t DataAlignment)
AnnaBridge 161:aa5281ff4a02 2017 {
AnnaBridge 161:aa5281ff4a02 2018 MODIFY_REG(ADCx->CR2, ADC_CR2_ALIGN, DataAlignment);
AnnaBridge 161:aa5281ff4a02 2019 }
AnnaBridge 161:aa5281ff4a02 2020
AnnaBridge 161:aa5281ff4a02 2021 /**
AnnaBridge 161:aa5281ff4a02 2022 * @brief Get ADC conversion data alignment.
AnnaBridge 161:aa5281ff4a02 2023 * @note Refer to reference manual for alignments formats
AnnaBridge 161:aa5281ff4a02 2024 * dependencies to ADC resolutions.
AnnaBridge 161:aa5281ff4a02 2025 * @rmtoll CR2 ALIGN LL_ADC_SetDataAlignment
AnnaBridge 161:aa5281ff4a02 2026 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2027 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2028 * @arg @ref LL_ADC_DATA_ALIGN_RIGHT
AnnaBridge 161:aa5281ff4a02 2029 * @arg @ref LL_ADC_DATA_ALIGN_LEFT
AnnaBridge 161:aa5281ff4a02 2030 */
AnnaBridge 161:aa5281ff4a02 2031 __STATIC_INLINE uint32_t LL_ADC_GetDataAlignment(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2032 {
AnnaBridge 161:aa5281ff4a02 2033 return (uint32_t)(READ_BIT(ADCx->CR2, ADC_CR2_ALIGN));
AnnaBridge 161:aa5281ff4a02 2034 }
AnnaBridge 161:aa5281ff4a02 2035
AnnaBridge 161:aa5281ff4a02 2036 /**
AnnaBridge 161:aa5281ff4a02 2037 * @brief Set ADC sequencers scan mode, for all ADC groups
AnnaBridge 161:aa5281ff4a02 2038 * (group regular, group injected).
AnnaBridge 161:aa5281ff4a02 2039 * @note According to sequencers scan mode :
AnnaBridge 161:aa5281ff4a02 2040 * - If disabled: ADC conversion is performed in unitary conversion
AnnaBridge 161:aa5281ff4a02 2041 * mode (one channel converted, that defined in rank 1).
AnnaBridge 161:aa5281ff4a02 2042 * Configuration of sequencers of all ADC groups
AnnaBridge 161:aa5281ff4a02 2043 * (sequencer scan length, ...) is discarded: equivalent to
AnnaBridge 161:aa5281ff4a02 2044 * scan length of 1 rank.
AnnaBridge 161:aa5281ff4a02 2045 * - If enabled: ADC conversions are performed in sequence conversions
AnnaBridge 161:aa5281ff4a02 2046 * mode, according to configuration of sequencers of
AnnaBridge 161:aa5281ff4a02 2047 * each ADC group (sequencer scan length, ...).
AnnaBridge 161:aa5281ff4a02 2048 * Refer to function @ref LL_ADC_REG_SetSequencerLength()
AnnaBridge 161:aa5281ff4a02 2049 * and to function @ref LL_ADC_INJ_SetSequencerLength().
AnnaBridge 161:aa5281ff4a02 2050 * @rmtoll CR1 SCAN LL_ADC_SetSequencersScanMode
AnnaBridge 161:aa5281ff4a02 2051 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2052 * @param ScanMode This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2053 * @arg @ref LL_ADC_SEQ_SCAN_DISABLE
AnnaBridge 161:aa5281ff4a02 2054 * @arg @ref LL_ADC_SEQ_SCAN_ENABLE
AnnaBridge 161:aa5281ff4a02 2055 * @retval None
AnnaBridge 161:aa5281ff4a02 2056 */
AnnaBridge 161:aa5281ff4a02 2057 __STATIC_INLINE void LL_ADC_SetSequencersScanMode(ADC_TypeDef *ADCx, uint32_t ScanMode)
AnnaBridge 161:aa5281ff4a02 2058 {
AnnaBridge 161:aa5281ff4a02 2059 MODIFY_REG(ADCx->CR1, ADC_CR1_SCAN, ScanMode);
AnnaBridge 161:aa5281ff4a02 2060 }
AnnaBridge 161:aa5281ff4a02 2061
AnnaBridge 161:aa5281ff4a02 2062 /**
AnnaBridge 161:aa5281ff4a02 2063 * @brief Get ADC sequencers scan mode, for all ADC groups
AnnaBridge 161:aa5281ff4a02 2064 * (group regular, group injected).
AnnaBridge 161:aa5281ff4a02 2065 * @note According to sequencers scan mode :
AnnaBridge 161:aa5281ff4a02 2066 * - If disabled: ADC conversion is performed in unitary conversion
AnnaBridge 161:aa5281ff4a02 2067 * mode (one channel converted, that defined in rank 1).
AnnaBridge 161:aa5281ff4a02 2068 * Configuration of sequencers of all ADC groups
AnnaBridge 161:aa5281ff4a02 2069 * (sequencer scan length, ...) is discarded: equivalent to
AnnaBridge 161:aa5281ff4a02 2070 * scan length of 1 rank.
AnnaBridge 161:aa5281ff4a02 2071 * - If enabled: ADC conversions are performed in sequence conversions
AnnaBridge 161:aa5281ff4a02 2072 * mode, according to configuration of sequencers of
AnnaBridge 161:aa5281ff4a02 2073 * each ADC group (sequencer scan length, ...).
AnnaBridge 161:aa5281ff4a02 2074 * Refer to function @ref LL_ADC_REG_SetSequencerLength()
AnnaBridge 161:aa5281ff4a02 2075 * and to function @ref LL_ADC_INJ_SetSequencerLength().
AnnaBridge 161:aa5281ff4a02 2076 * @rmtoll CR1 SCAN LL_ADC_GetSequencersScanMode
AnnaBridge 161:aa5281ff4a02 2077 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2078 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2079 * @arg @ref LL_ADC_SEQ_SCAN_DISABLE
AnnaBridge 161:aa5281ff4a02 2080 * @arg @ref LL_ADC_SEQ_SCAN_ENABLE
AnnaBridge 161:aa5281ff4a02 2081 */
AnnaBridge 161:aa5281ff4a02 2082 __STATIC_INLINE uint32_t LL_ADC_GetSequencersScanMode(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2083 {
AnnaBridge 161:aa5281ff4a02 2084 return (uint32_t)(READ_BIT(ADCx->CR1, ADC_CR1_SCAN));
AnnaBridge 161:aa5281ff4a02 2085 }
AnnaBridge 161:aa5281ff4a02 2086
AnnaBridge 161:aa5281ff4a02 2087 /**
AnnaBridge 161:aa5281ff4a02 2088 * @}
AnnaBridge 161:aa5281ff4a02 2089 */
AnnaBridge 161:aa5281ff4a02 2090
AnnaBridge 161:aa5281ff4a02 2091 /** @defgroup ADC_LL_EF_Configuration_ADC_Group_Regular Configuration of ADC hierarchical scope: group regular
AnnaBridge 161:aa5281ff4a02 2092 * @{
AnnaBridge 161:aa5281ff4a02 2093 */
AnnaBridge 161:aa5281ff4a02 2094
AnnaBridge 161:aa5281ff4a02 2095 /**
AnnaBridge 161:aa5281ff4a02 2096 * @brief Set ADC group regular conversion trigger source:
AnnaBridge 161:aa5281ff4a02 2097 * internal (SW start) or from external IP (timer event,
AnnaBridge 161:aa5281ff4a02 2098 * external interrupt line).
AnnaBridge 161:aa5281ff4a02 2099 * @note On this STM32 serie, setting of external trigger edge is performed
AnnaBridge 161:aa5281ff4a02 2100 * using function @ref LL_ADC_REG_StartConversionExtTrig().
AnnaBridge 161:aa5281ff4a02 2101 * @note Availability of parameters of trigger sources from timer
AnnaBridge 161:aa5281ff4a02 2102 * depends on timers availability on the selected device.
AnnaBridge 161:aa5281ff4a02 2103 * @rmtoll CR2 EXTSEL LL_ADC_REG_SetTriggerSource\n
AnnaBridge 161:aa5281ff4a02 2104 * CR2 EXTEN LL_ADC_REG_SetTriggerSource
AnnaBridge 161:aa5281ff4a02 2105 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2106 * @param TriggerSource This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2107 * @arg @ref LL_ADC_REG_TRIG_SOFTWARE
AnnaBridge 161:aa5281ff4a02 2108 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM1_CH1
AnnaBridge 161:aa5281ff4a02 2109 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM1_CH2
AnnaBridge 161:aa5281ff4a02 2110 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM1_CH3
AnnaBridge 161:aa5281ff4a02 2111 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM2_CH2
AnnaBridge 161:aa5281ff4a02 2112 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM2_CH3
AnnaBridge 161:aa5281ff4a02 2113 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM2_CH4
AnnaBridge 161:aa5281ff4a02 2114 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM2_TRGO
AnnaBridge 161:aa5281ff4a02 2115 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM3_CH1
AnnaBridge 161:aa5281ff4a02 2116 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM3_TRGO
AnnaBridge 161:aa5281ff4a02 2117 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM4_CH4
AnnaBridge 161:aa5281ff4a02 2118 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM5_CH1
AnnaBridge 161:aa5281ff4a02 2119 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM5_CH2
AnnaBridge 161:aa5281ff4a02 2120 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM5_CH3
AnnaBridge 161:aa5281ff4a02 2121 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM8_CH1
AnnaBridge 161:aa5281ff4a02 2122 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM8_TRGO
AnnaBridge 161:aa5281ff4a02 2123 * @arg @ref LL_ADC_REG_TRIG_EXT_EXTI_LINE11
AnnaBridge 161:aa5281ff4a02 2124 * @retval None
AnnaBridge 161:aa5281ff4a02 2125 */
AnnaBridge 161:aa5281ff4a02 2126 __STATIC_INLINE void LL_ADC_REG_SetTriggerSource(ADC_TypeDef *ADCx, uint32_t TriggerSource)
AnnaBridge 161:aa5281ff4a02 2127 {
AnnaBridge 161:aa5281ff4a02 2128 /* Note: On this STM32 serie, ADC group regular external trigger edge */
AnnaBridge 161:aa5281ff4a02 2129 /* is used to perform a ADC conversion start. */
AnnaBridge 161:aa5281ff4a02 2130 /* This function does not set external trigger edge. */
AnnaBridge 161:aa5281ff4a02 2131 /* This feature is set using function */
AnnaBridge 161:aa5281ff4a02 2132 /* @ref LL_ADC_REG_StartConversionExtTrig(). */
AnnaBridge 161:aa5281ff4a02 2133 MODIFY_REG(ADCx->CR2, ADC_CR2_EXTSEL, (TriggerSource & ADC_CR2_EXTSEL));
AnnaBridge 161:aa5281ff4a02 2134 }
AnnaBridge 161:aa5281ff4a02 2135
AnnaBridge 161:aa5281ff4a02 2136 /**
AnnaBridge 161:aa5281ff4a02 2137 * @brief Get ADC group regular conversion trigger source:
AnnaBridge 161:aa5281ff4a02 2138 * internal (SW start) or from external IP (timer event,
AnnaBridge 161:aa5281ff4a02 2139 * external interrupt line).
AnnaBridge 161:aa5281ff4a02 2140 * @note To determine whether group regular trigger source is
AnnaBridge 161:aa5281ff4a02 2141 * internal (SW start) or external, without detail
AnnaBridge 161:aa5281ff4a02 2142 * of which peripheral is selected as external trigger,
AnnaBridge 161:aa5281ff4a02 2143 * (equivalent to
AnnaBridge 161:aa5281ff4a02 2144 * "if(LL_ADC_REG_GetTriggerSource(ADC1) == LL_ADC_REG_TRIG_SOFTWARE)")
AnnaBridge 161:aa5281ff4a02 2145 * use function @ref LL_ADC_REG_IsTriggerSourceSWStart.
AnnaBridge 161:aa5281ff4a02 2146 * @note Availability of parameters of trigger sources from timer
AnnaBridge 161:aa5281ff4a02 2147 * depends on timers availability on the selected device.
AnnaBridge 161:aa5281ff4a02 2148 * @rmtoll CR2 EXTSEL LL_ADC_REG_GetTriggerSource\n
AnnaBridge 161:aa5281ff4a02 2149 * CR2 EXTEN LL_ADC_REG_GetTriggerSource
AnnaBridge 161:aa5281ff4a02 2150 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2151 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2152 * @arg @ref LL_ADC_REG_TRIG_SOFTWARE
AnnaBridge 161:aa5281ff4a02 2153 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM1_CH1
AnnaBridge 161:aa5281ff4a02 2154 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM1_CH2
AnnaBridge 161:aa5281ff4a02 2155 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM1_CH3
AnnaBridge 161:aa5281ff4a02 2156 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM2_CH2
AnnaBridge 161:aa5281ff4a02 2157 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM2_CH3
AnnaBridge 161:aa5281ff4a02 2158 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM2_CH4
AnnaBridge 161:aa5281ff4a02 2159 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM2_TRGO
AnnaBridge 161:aa5281ff4a02 2160 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM3_CH1
AnnaBridge 161:aa5281ff4a02 2161 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM3_TRGO
AnnaBridge 161:aa5281ff4a02 2162 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM4_CH4
AnnaBridge 161:aa5281ff4a02 2163 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM5_CH1
AnnaBridge 161:aa5281ff4a02 2164 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM5_CH2
AnnaBridge 161:aa5281ff4a02 2165 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM5_CH3
AnnaBridge 161:aa5281ff4a02 2166 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM8_CH1
AnnaBridge 161:aa5281ff4a02 2167 * @arg @ref LL_ADC_REG_TRIG_EXT_TIM8_TRGO
AnnaBridge 161:aa5281ff4a02 2168 * @arg @ref LL_ADC_REG_TRIG_EXT_EXTI_LINE11
AnnaBridge 161:aa5281ff4a02 2169 */
AnnaBridge 161:aa5281ff4a02 2170 __STATIC_INLINE uint32_t LL_ADC_REG_GetTriggerSource(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2171 {
AnnaBridge 161:aa5281ff4a02 2172 register uint32_t TriggerSource = READ_BIT(ADCx->CR2, ADC_CR2_EXTSEL | ADC_CR2_EXTEN);
AnnaBridge 161:aa5281ff4a02 2173
AnnaBridge 161:aa5281ff4a02 2174 /* Value for shift of {0; 4; 8; 12} depending on value of bitfield */
AnnaBridge 161:aa5281ff4a02 2175 /* corresponding to ADC_CR2_EXTEN {0; 1; 2; 3}. */
AnnaBridge 161:aa5281ff4a02 2176 register uint32_t ShiftExten = ((TriggerSource & ADC_CR2_EXTEN) >> (ADC_REG_TRIG_EXTEN_BITOFFSET_POS - 2U));
AnnaBridge 161:aa5281ff4a02 2177
AnnaBridge 161:aa5281ff4a02 2178 /* Set bitfield corresponding to ADC_CR2_EXTEN and ADC_CR2_EXTSEL */
AnnaBridge 161:aa5281ff4a02 2179 /* to match with triggers literals definition. */
AnnaBridge 161:aa5281ff4a02 2180 return ((TriggerSource
AnnaBridge 161:aa5281ff4a02 2181 & (ADC_REG_TRIG_SOURCE_MASK << ShiftExten) & ADC_CR2_EXTSEL)
AnnaBridge 161:aa5281ff4a02 2182 | ((ADC_REG_TRIG_EDGE_MASK << ShiftExten) & ADC_CR2_EXTEN)
AnnaBridge 161:aa5281ff4a02 2183 );
AnnaBridge 161:aa5281ff4a02 2184 }
AnnaBridge 161:aa5281ff4a02 2185
AnnaBridge 161:aa5281ff4a02 2186 /**
AnnaBridge 161:aa5281ff4a02 2187 * @brief Get ADC group regular conversion trigger source internal (SW start)
AnnaBridge 161:aa5281ff4a02 2188 or external.
AnnaBridge 161:aa5281ff4a02 2189 * @note In case of group regular trigger source set to external trigger,
AnnaBridge 161:aa5281ff4a02 2190 * to determine which peripheral is selected as external trigger,
AnnaBridge 161:aa5281ff4a02 2191 * use function @ref LL_ADC_REG_GetTriggerSource().
AnnaBridge 161:aa5281ff4a02 2192 * @rmtoll CR2 EXTEN LL_ADC_REG_IsTriggerSourceSWStart
AnnaBridge 161:aa5281ff4a02 2193 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2194 * @retval Value "0" if trigger source external trigger
AnnaBridge 161:aa5281ff4a02 2195 * Value "1" if trigger source SW start.
AnnaBridge 161:aa5281ff4a02 2196 */
AnnaBridge 161:aa5281ff4a02 2197 __STATIC_INLINE uint32_t LL_ADC_REG_IsTriggerSourceSWStart(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2198 {
AnnaBridge 161:aa5281ff4a02 2199 return (READ_BIT(ADCx->CR2, ADC_CR2_EXTEN) == (LL_ADC_REG_TRIG_SOFTWARE & ADC_CR2_EXTEN));
AnnaBridge 161:aa5281ff4a02 2200 }
AnnaBridge 161:aa5281ff4a02 2201
AnnaBridge 161:aa5281ff4a02 2202 /**
AnnaBridge 161:aa5281ff4a02 2203 * @brief Get ADC group regular conversion trigger polarity.
AnnaBridge 161:aa5281ff4a02 2204 * @note Applicable only for trigger source set to external trigger.
AnnaBridge 161:aa5281ff4a02 2205 * @note On this STM32 serie, setting of external trigger edge is performed
AnnaBridge 161:aa5281ff4a02 2206 * using function @ref LL_ADC_REG_StartConversionExtTrig().
AnnaBridge 161:aa5281ff4a02 2207 * @rmtoll CR2 EXTEN LL_ADC_REG_GetTriggerEdge
AnnaBridge 161:aa5281ff4a02 2208 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2209 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2210 * @arg @ref LL_ADC_REG_TRIG_EXT_RISING
AnnaBridge 161:aa5281ff4a02 2211 * @arg @ref LL_ADC_REG_TRIG_EXT_FALLING
AnnaBridge 161:aa5281ff4a02 2212 * @arg @ref LL_ADC_REG_TRIG_EXT_RISINGFALLING
AnnaBridge 161:aa5281ff4a02 2213 */
AnnaBridge 161:aa5281ff4a02 2214 __STATIC_INLINE uint32_t LL_ADC_REG_GetTriggerEdge(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2215 {
AnnaBridge 161:aa5281ff4a02 2216 return (uint32_t)(READ_BIT(ADCx->CR2, ADC_CR2_EXTEN));
AnnaBridge 161:aa5281ff4a02 2217 }
AnnaBridge 161:aa5281ff4a02 2218
AnnaBridge 161:aa5281ff4a02 2219
AnnaBridge 161:aa5281ff4a02 2220 /**
AnnaBridge 161:aa5281ff4a02 2221 * @brief Set ADC group regular sequencer length and scan direction.
AnnaBridge 161:aa5281ff4a02 2222 * @note Description of ADC group regular sequencer features:
AnnaBridge 161:aa5281ff4a02 2223 * - For devices with sequencer fully configurable
AnnaBridge 161:aa5281ff4a02 2224 * (function "LL_ADC_REG_SetSequencerRanks()" available):
AnnaBridge 161:aa5281ff4a02 2225 * sequencer length and each rank affectation to a channel
AnnaBridge 161:aa5281ff4a02 2226 * are configurable.
AnnaBridge 161:aa5281ff4a02 2227 * This function performs configuration of:
AnnaBridge 161:aa5281ff4a02 2228 * - Sequence length: Number of ranks in the scan sequence.
AnnaBridge 161:aa5281ff4a02 2229 * - Sequence direction: Unless specified in parameters, sequencer
AnnaBridge 161:aa5281ff4a02 2230 * scan direction is forward (from rank 1 to rank n).
AnnaBridge 161:aa5281ff4a02 2231 * Sequencer ranks are selected using
AnnaBridge 161:aa5281ff4a02 2232 * function "LL_ADC_REG_SetSequencerRanks()".
AnnaBridge 161:aa5281ff4a02 2233 * - For devices with sequencer not fully configurable
AnnaBridge 161:aa5281ff4a02 2234 * (function "LL_ADC_REG_SetSequencerChannels()" available):
AnnaBridge 161:aa5281ff4a02 2235 * sequencer length and each rank affectation to a channel
AnnaBridge 161:aa5281ff4a02 2236 * are defined by channel number.
AnnaBridge 161:aa5281ff4a02 2237 * This function performs configuration of:
AnnaBridge 161:aa5281ff4a02 2238 * - Sequence length: Number of ranks in the scan sequence is
AnnaBridge 161:aa5281ff4a02 2239 * defined by number of channels set in the sequence,
AnnaBridge 161:aa5281ff4a02 2240 * rank of each channel is fixed by channel HW number.
AnnaBridge 161:aa5281ff4a02 2241 * (channel 0 fixed on rank 0, channel 1 fixed on rank1, ...).
AnnaBridge 161:aa5281ff4a02 2242 * - Sequence direction: Unless specified in parameters, sequencer
AnnaBridge 161:aa5281ff4a02 2243 * scan direction is forward (from lowest channel number to
AnnaBridge 161:aa5281ff4a02 2244 * highest channel number).
AnnaBridge 161:aa5281ff4a02 2245 * Sequencer ranks are selected using
AnnaBridge 161:aa5281ff4a02 2246 * function "LL_ADC_REG_SetSequencerChannels()".
AnnaBridge 161:aa5281ff4a02 2247 * @note On this STM32 serie, group regular sequencer configuration
AnnaBridge 161:aa5281ff4a02 2248 * is conditioned to ADC instance sequencer mode.
AnnaBridge 161:aa5281ff4a02 2249 * If ADC instance sequencer mode is disabled, sequencers of
AnnaBridge 161:aa5281ff4a02 2250 * all groups (group regular, group injected) can be configured
AnnaBridge 161:aa5281ff4a02 2251 * but their execution is disabled (limited to rank 1).
AnnaBridge 161:aa5281ff4a02 2252 * Refer to function @ref LL_ADC_SetSequencersScanMode().
AnnaBridge 161:aa5281ff4a02 2253 * @note Sequencer disabled is equivalent to sequencer of 1 rank:
AnnaBridge 161:aa5281ff4a02 2254 * ADC conversion on only 1 channel.
AnnaBridge 161:aa5281ff4a02 2255 * @rmtoll SQR1 L LL_ADC_REG_SetSequencerLength
AnnaBridge 161:aa5281ff4a02 2256 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2257 * @param SequencerNbRanks This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2258 * @arg @ref LL_ADC_REG_SEQ_SCAN_DISABLE
AnnaBridge 161:aa5281ff4a02 2259 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_2RANKS
AnnaBridge 161:aa5281ff4a02 2260 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_3RANKS
AnnaBridge 161:aa5281ff4a02 2261 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_4RANKS
AnnaBridge 161:aa5281ff4a02 2262 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_5RANKS
AnnaBridge 161:aa5281ff4a02 2263 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_6RANKS
AnnaBridge 161:aa5281ff4a02 2264 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_7RANKS
AnnaBridge 161:aa5281ff4a02 2265 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_8RANKS
AnnaBridge 161:aa5281ff4a02 2266 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_9RANKS
AnnaBridge 161:aa5281ff4a02 2267 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_10RANKS
AnnaBridge 161:aa5281ff4a02 2268 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_11RANKS
AnnaBridge 161:aa5281ff4a02 2269 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_12RANKS
AnnaBridge 161:aa5281ff4a02 2270 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_13RANKS
AnnaBridge 161:aa5281ff4a02 2271 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_14RANKS
AnnaBridge 161:aa5281ff4a02 2272 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_15RANKS
AnnaBridge 161:aa5281ff4a02 2273 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_16RANKS
AnnaBridge 161:aa5281ff4a02 2274 * @retval None
AnnaBridge 161:aa5281ff4a02 2275 */
AnnaBridge 161:aa5281ff4a02 2276 __STATIC_INLINE void LL_ADC_REG_SetSequencerLength(ADC_TypeDef *ADCx, uint32_t SequencerNbRanks)
AnnaBridge 161:aa5281ff4a02 2277 {
AnnaBridge 161:aa5281ff4a02 2278 MODIFY_REG(ADCx->SQR1, ADC_SQR1_L, SequencerNbRanks);
AnnaBridge 161:aa5281ff4a02 2279 }
AnnaBridge 161:aa5281ff4a02 2280
AnnaBridge 161:aa5281ff4a02 2281 /**
AnnaBridge 161:aa5281ff4a02 2282 * @brief Get ADC group regular sequencer length and scan direction.
AnnaBridge 161:aa5281ff4a02 2283 * @note Description of ADC group regular sequencer features:
AnnaBridge 161:aa5281ff4a02 2284 * - For devices with sequencer fully configurable
AnnaBridge 161:aa5281ff4a02 2285 * (function "LL_ADC_REG_SetSequencerRanks()" available):
AnnaBridge 161:aa5281ff4a02 2286 * sequencer length and each rank affectation to a channel
AnnaBridge 161:aa5281ff4a02 2287 * are configurable.
AnnaBridge 161:aa5281ff4a02 2288 * This function retrieves:
AnnaBridge 161:aa5281ff4a02 2289 * - Sequence length: Number of ranks in the scan sequence.
AnnaBridge 161:aa5281ff4a02 2290 * - Sequence direction: Unless specified in parameters, sequencer
AnnaBridge 161:aa5281ff4a02 2291 * scan direction is forward (from rank 1 to rank n).
AnnaBridge 161:aa5281ff4a02 2292 * Sequencer ranks are selected using
AnnaBridge 161:aa5281ff4a02 2293 * function "LL_ADC_REG_SetSequencerRanks()".
AnnaBridge 161:aa5281ff4a02 2294 * - For devices with sequencer not fully configurable
AnnaBridge 161:aa5281ff4a02 2295 * (function "LL_ADC_REG_SetSequencerChannels()" available):
AnnaBridge 161:aa5281ff4a02 2296 * sequencer length and each rank affectation to a channel
AnnaBridge 161:aa5281ff4a02 2297 * are defined by channel number.
AnnaBridge 161:aa5281ff4a02 2298 * This function retrieves:
AnnaBridge 161:aa5281ff4a02 2299 * - Sequence length: Number of ranks in the scan sequence is
AnnaBridge 161:aa5281ff4a02 2300 * defined by number of channels set in the sequence,
AnnaBridge 161:aa5281ff4a02 2301 * rank of each channel is fixed by channel HW number.
AnnaBridge 161:aa5281ff4a02 2302 * (channel 0 fixed on rank 0, channel 1 fixed on rank1, ...).
AnnaBridge 161:aa5281ff4a02 2303 * - Sequence direction: Unless specified in parameters, sequencer
AnnaBridge 161:aa5281ff4a02 2304 * scan direction is forward (from lowest channel number to
AnnaBridge 161:aa5281ff4a02 2305 * highest channel number).
AnnaBridge 161:aa5281ff4a02 2306 * Sequencer ranks are selected using
AnnaBridge 161:aa5281ff4a02 2307 * function "LL_ADC_REG_SetSequencerChannels()".
AnnaBridge 161:aa5281ff4a02 2308 * @note On this STM32 serie, group regular sequencer configuration
AnnaBridge 161:aa5281ff4a02 2309 * is conditioned to ADC instance sequencer mode.
AnnaBridge 161:aa5281ff4a02 2310 * If ADC instance sequencer mode is disabled, sequencers of
AnnaBridge 161:aa5281ff4a02 2311 * all groups (group regular, group injected) can be configured
AnnaBridge 161:aa5281ff4a02 2312 * but their execution is disabled (limited to rank 1).
AnnaBridge 161:aa5281ff4a02 2313 * Refer to function @ref LL_ADC_SetSequencersScanMode().
AnnaBridge 161:aa5281ff4a02 2314 * @note Sequencer disabled is equivalent to sequencer of 1 rank:
AnnaBridge 161:aa5281ff4a02 2315 * ADC conversion on only 1 channel.
AnnaBridge 161:aa5281ff4a02 2316 * @rmtoll SQR1 L LL_ADC_REG_SetSequencerLength
AnnaBridge 161:aa5281ff4a02 2317 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2318 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2319 * @arg @ref LL_ADC_REG_SEQ_SCAN_DISABLE
AnnaBridge 161:aa5281ff4a02 2320 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_2RANKS
AnnaBridge 161:aa5281ff4a02 2321 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_3RANKS
AnnaBridge 161:aa5281ff4a02 2322 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_4RANKS
AnnaBridge 161:aa5281ff4a02 2323 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_5RANKS
AnnaBridge 161:aa5281ff4a02 2324 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_6RANKS
AnnaBridge 161:aa5281ff4a02 2325 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_7RANKS
AnnaBridge 161:aa5281ff4a02 2326 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_8RANKS
AnnaBridge 161:aa5281ff4a02 2327 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_9RANKS
AnnaBridge 161:aa5281ff4a02 2328 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_10RANKS
AnnaBridge 161:aa5281ff4a02 2329 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_11RANKS
AnnaBridge 161:aa5281ff4a02 2330 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_12RANKS
AnnaBridge 161:aa5281ff4a02 2331 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_13RANKS
AnnaBridge 161:aa5281ff4a02 2332 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_14RANKS
AnnaBridge 161:aa5281ff4a02 2333 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_15RANKS
AnnaBridge 161:aa5281ff4a02 2334 * @arg @ref LL_ADC_REG_SEQ_SCAN_ENABLE_16RANKS
AnnaBridge 161:aa5281ff4a02 2335 */
AnnaBridge 161:aa5281ff4a02 2336 __STATIC_INLINE uint32_t LL_ADC_REG_GetSequencerLength(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2337 {
AnnaBridge 161:aa5281ff4a02 2338 return (uint32_t)(READ_BIT(ADCx->SQR1, ADC_SQR1_L));
AnnaBridge 161:aa5281ff4a02 2339 }
AnnaBridge 161:aa5281ff4a02 2340
AnnaBridge 161:aa5281ff4a02 2341 /**
AnnaBridge 161:aa5281ff4a02 2342 * @brief Set ADC group regular sequencer discontinuous mode:
AnnaBridge 161:aa5281ff4a02 2343 * sequence subdivided and scan conversions interrupted every selected
AnnaBridge 161:aa5281ff4a02 2344 * number of ranks.
AnnaBridge 161:aa5281ff4a02 2345 * @note It is not possible to enable both ADC group regular
AnnaBridge 161:aa5281ff4a02 2346 * continuous mode and sequencer discontinuous mode.
AnnaBridge 161:aa5281ff4a02 2347 * @note It is not possible to enable both ADC auto-injected mode
AnnaBridge 161:aa5281ff4a02 2348 * and ADC group regular sequencer discontinuous mode.
AnnaBridge 161:aa5281ff4a02 2349 * @rmtoll CR1 DISCEN LL_ADC_REG_SetSequencerDiscont\n
AnnaBridge 161:aa5281ff4a02 2350 * CR1 DISCNUM LL_ADC_REG_SetSequencerDiscont
AnnaBridge 161:aa5281ff4a02 2351 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2352 * @param SeqDiscont This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2353 * @arg @ref LL_ADC_REG_SEQ_DISCONT_DISABLE
AnnaBridge 161:aa5281ff4a02 2354 * @arg @ref LL_ADC_REG_SEQ_DISCONT_1RANK
AnnaBridge 161:aa5281ff4a02 2355 * @arg @ref LL_ADC_REG_SEQ_DISCONT_2RANKS
AnnaBridge 161:aa5281ff4a02 2356 * @arg @ref LL_ADC_REG_SEQ_DISCONT_3RANKS
AnnaBridge 161:aa5281ff4a02 2357 * @arg @ref LL_ADC_REG_SEQ_DISCONT_4RANKS
AnnaBridge 161:aa5281ff4a02 2358 * @arg @ref LL_ADC_REG_SEQ_DISCONT_5RANKS
AnnaBridge 161:aa5281ff4a02 2359 * @arg @ref LL_ADC_REG_SEQ_DISCONT_6RANKS
AnnaBridge 161:aa5281ff4a02 2360 * @arg @ref LL_ADC_REG_SEQ_DISCONT_7RANKS
AnnaBridge 161:aa5281ff4a02 2361 * @arg @ref LL_ADC_REG_SEQ_DISCONT_8RANKS
AnnaBridge 161:aa5281ff4a02 2362 * @retval None
AnnaBridge 161:aa5281ff4a02 2363 */
AnnaBridge 161:aa5281ff4a02 2364 __STATIC_INLINE void LL_ADC_REG_SetSequencerDiscont(ADC_TypeDef *ADCx, uint32_t SeqDiscont)
AnnaBridge 161:aa5281ff4a02 2365 {
AnnaBridge 161:aa5281ff4a02 2366 MODIFY_REG(ADCx->CR1, ADC_CR1_DISCEN | ADC_CR1_DISCNUM, SeqDiscont);
AnnaBridge 161:aa5281ff4a02 2367 }
AnnaBridge 161:aa5281ff4a02 2368
AnnaBridge 161:aa5281ff4a02 2369 /**
AnnaBridge 161:aa5281ff4a02 2370 * @brief Get ADC group regular sequencer discontinuous mode:
AnnaBridge 161:aa5281ff4a02 2371 * sequence subdivided and scan conversions interrupted every selected
AnnaBridge 161:aa5281ff4a02 2372 * number of ranks.
AnnaBridge 161:aa5281ff4a02 2373 * @rmtoll CR1 DISCEN LL_ADC_REG_GetSequencerDiscont\n
AnnaBridge 161:aa5281ff4a02 2374 * CR1 DISCNUM LL_ADC_REG_GetSequencerDiscont
AnnaBridge 161:aa5281ff4a02 2375 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2376 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2377 * @arg @ref LL_ADC_REG_SEQ_DISCONT_DISABLE
AnnaBridge 161:aa5281ff4a02 2378 * @arg @ref LL_ADC_REG_SEQ_DISCONT_1RANK
AnnaBridge 161:aa5281ff4a02 2379 * @arg @ref LL_ADC_REG_SEQ_DISCONT_2RANKS
AnnaBridge 161:aa5281ff4a02 2380 * @arg @ref LL_ADC_REG_SEQ_DISCONT_3RANKS
AnnaBridge 161:aa5281ff4a02 2381 * @arg @ref LL_ADC_REG_SEQ_DISCONT_4RANKS
AnnaBridge 161:aa5281ff4a02 2382 * @arg @ref LL_ADC_REG_SEQ_DISCONT_5RANKS
AnnaBridge 161:aa5281ff4a02 2383 * @arg @ref LL_ADC_REG_SEQ_DISCONT_6RANKS
AnnaBridge 161:aa5281ff4a02 2384 * @arg @ref LL_ADC_REG_SEQ_DISCONT_7RANKS
AnnaBridge 161:aa5281ff4a02 2385 * @arg @ref LL_ADC_REG_SEQ_DISCONT_8RANKS
AnnaBridge 161:aa5281ff4a02 2386 */
AnnaBridge 161:aa5281ff4a02 2387 __STATIC_INLINE uint32_t LL_ADC_REG_GetSequencerDiscont(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2388 {
AnnaBridge 161:aa5281ff4a02 2389 return (uint32_t)(READ_BIT(ADCx->CR1, ADC_CR1_DISCEN | ADC_CR1_DISCNUM));
AnnaBridge 161:aa5281ff4a02 2390 }
AnnaBridge 161:aa5281ff4a02 2391
AnnaBridge 161:aa5281ff4a02 2392 /**
AnnaBridge 161:aa5281ff4a02 2393 * @brief Set ADC group regular sequence: channel on the selected
AnnaBridge 161:aa5281ff4a02 2394 * scan sequence rank.
AnnaBridge 161:aa5281ff4a02 2395 * @note This function performs configuration of:
AnnaBridge 161:aa5281ff4a02 2396 * - Channels ordering into each rank of scan sequence:
AnnaBridge 161:aa5281ff4a02 2397 * whatever channel can be placed into whatever rank.
AnnaBridge 161:aa5281ff4a02 2398 * @note On this STM32 serie, ADC group regular sequencer is
AnnaBridge 161:aa5281ff4a02 2399 * fully configurable: sequencer length and each rank
AnnaBridge 161:aa5281ff4a02 2400 * affectation to a channel are configurable.
AnnaBridge 161:aa5281ff4a02 2401 * Refer to description of function @ref LL_ADC_REG_SetSequencerLength().
AnnaBridge 161:aa5281ff4a02 2402 * @note Depending on devices and packages, some channels may not be available.
AnnaBridge 161:aa5281ff4a02 2403 * Refer to device datasheet for channels availability.
AnnaBridge 161:aa5281ff4a02 2404 * @note On this STM32 serie, to measure internal channels (VrefInt,
AnnaBridge 161:aa5281ff4a02 2405 * TempSensor, ...), measurement paths to internal channels must be
AnnaBridge 161:aa5281ff4a02 2406 * enabled separately.
AnnaBridge 161:aa5281ff4a02 2407 * This can be done using function @ref LL_ADC_SetCommonPathInternalCh().
AnnaBridge 161:aa5281ff4a02 2408 * @rmtoll SQR3 SQ1 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2409 * SQR3 SQ2 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2410 * SQR3 SQ3 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2411 * SQR3 SQ4 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2412 * SQR3 SQ5 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2413 * SQR3 SQ6 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2414 * SQR2 SQ7 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2415 * SQR2 SQ8 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2416 * SQR2 SQ9 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2417 * SQR2 SQ10 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2418 * SQR2 SQ11 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2419 * SQR2 SQ12 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2420 * SQR1 SQ13 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2421 * SQR1 SQ14 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2422 * SQR1 SQ15 LL_ADC_REG_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2423 * SQR1 SQ16 LL_ADC_REG_SetSequencerRanks
AnnaBridge 161:aa5281ff4a02 2424 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2425 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2426 * @arg @ref LL_ADC_REG_RANK_1
AnnaBridge 161:aa5281ff4a02 2427 * @arg @ref LL_ADC_REG_RANK_2
AnnaBridge 161:aa5281ff4a02 2428 * @arg @ref LL_ADC_REG_RANK_3
AnnaBridge 161:aa5281ff4a02 2429 * @arg @ref LL_ADC_REG_RANK_4
AnnaBridge 161:aa5281ff4a02 2430 * @arg @ref LL_ADC_REG_RANK_5
AnnaBridge 161:aa5281ff4a02 2431 * @arg @ref LL_ADC_REG_RANK_6
AnnaBridge 161:aa5281ff4a02 2432 * @arg @ref LL_ADC_REG_RANK_7
AnnaBridge 161:aa5281ff4a02 2433 * @arg @ref LL_ADC_REG_RANK_8
AnnaBridge 161:aa5281ff4a02 2434 * @arg @ref LL_ADC_REG_RANK_9
AnnaBridge 161:aa5281ff4a02 2435 * @arg @ref LL_ADC_REG_RANK_10
AnnaBridge 161:aa5281ff4a02 2436 * @arg @ref LL_ADC_REG_RANK_11
AnnaBridge 161:aa5281ff4a02 2437 * @arg @ref LL_ADC_REG_RANK_12
AnnaBridge 161:aa5281ff4a02 2438 * @arg @ref LL_ADC_REG_RANK_13
AnnaBridge 161:aa5281ff4a02 2439 * @arg @ref LL_ADC_REG_RANK_14
AnnaBridge 161:aa5281ff4a02 2440 * @arg @ref LL_ADC_REG_RANK_15
AnnaBridge 161:aa5281ff4a02 2441 * @arg @ref LL_ADC_REG_RANK_16
AnnaBridge 161:aa5281ff4a02 2442 * @param Channel This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2443 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 2444 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 2445 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 2446 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 2447 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 2448 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 2449 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 2450 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 2451 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 2452 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 2453 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 2454 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 2455 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 2456 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 2457 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 2458 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 2459 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 2460 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 2461 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 2462 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 2463 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 2464 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 2465 *
AnnaBridge 161:aa5281ff4a02 2466 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 2467 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 2468 * @retval None
AnnaBridge 161:aa5281ff4a02 2469 */
AnnaBridge 161:aa5281ff4a02 2470 __STATIC_INLINE void LL_ADC_REG_SetSequencerRanks(ADC_TypeDef *ADCx, uint32_t Rank, uint32_t Channel)
AnnaBridge 161:aa5281ff4a02 2471 {
AnnaBridge 161:aa5281ff4a02 2472 /* Set bits with content of parameter "Channel" with bits position */
AnnaBridge 161:aa5281ff4a02 2473 /* in register and register position depending on parameter "Rank". */
AnnaBridge 161:aa5281ff4a02 2474 /* Parameters "Rank" and "Channel" are used with masks because containing */
AnnaBridge 161:aa5281ff4a02 2475 /* other bits reserved for other purpose. */
AnnaBridge 161:aa5281ff4a02 2476 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->SQR1, __ADC_MASK_SHIFT(Rank, ADC_REG_SQRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 2477
AnnaBridge 161:aa5281ff4a02 2478 MODIFY_REG(*preg,
AnnaBridge 161:aa5281ff4a02 2479 ADC_CHANNEL_ID_NUMBER_MASK << (Rank & ADC_REG_RANK_ID_SQRX_MASK),
AnnaBridge 161:aa5281ff4a02 2480 (Channel & ADC_CHANNEL_ID_NUMBER_MASK) << (Rank & ADC_REG_RANK_ID_SQRX_MASK));
AnnaBridge 161:aa5281ff4a02 2481 }
AnnaBridge 161:aa5281ff4a02 2482
AnnaBridge 161:aa5281ff4a02 2483 /**
AnnaBridge 161:aa5281ff4a02 2484 * @brief Get ADC group regular sequence: channel on the selected
AnnaBridge 161:aa5281ff4a02 2485 * scan sequence rank.
AnnaBridge 161:aa5281ff4a02 2486 * @note On this STM32 serie, ADC group regular sequencer is
AnnaBridge 161:aa5281ff4a02 2487 * fully configurable: sequencer length and each rank
AnnaBridge 161:aa5281ff4a02 2488 * affectation to a channel are configurable.
AnnaBridge 161:aa5281ff4a02 2489 * Refer to description of function @ref LL_ADC_REG_SetSequencerLength().
AnnaBridge 161:aa5281ff4a02 2490 * @note Depending on devices and packages, some channels may not be available.
AnnaBridge 161:aa5281ff4a02 2491 * Refer to device datasheet for channels availability.
AnnaBridge 161:aa5281ff4a02 2492 * @note Usage of the returned channel number:
AnnaBridge 161:aa5281ff4a02 2493 * - To reinject this channel into another function LL_ADC_xxx:
AnnaBridge 161:aa5281ff4a02 2494 * the returned channel number is only partly formatted on definition
AnnaBridge 161:aa5281ff4a02 2495 * of literals LL_ADC_CHANNEL_x. Therefore, it has to be compared
AnnaBridge 161:aa5281ff4a02 2496 * with parts of literals LL_ADC_CHANNEL_x or using
AnnaBridge 161:aa5281ff4a02 2497 * helper macro @ref __LL_ADC_CHANNEL_TO_DECIMAL_NB().
AnnaBridge 161:aa5281ff4a02 2498 * Then the selected literal LL_ADC_CHANNEL_x can be used
AnnaBridge 161:aa5281ff4a02 2499 * as parameter for another function.
AnnaBridge 161:aa5281ff4a02 2500 * - To get the channel number in decimal format:
AnnaBridge 161:aa5281ff4a02 2501 * process the returned value with the helper macro
AnnaBridge 161:aa5281ff4a02 2502 * @ref __LL_ADC_CHANNEL_TO_DECIMAL_NB().
AnnaBridge 161:aa5281ff4a02 2503 * @rmtoll SQR3 SQ1 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2504 * SQR3 SQ2 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2505 * SQR3 SQ3 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2506 * SQR3 SQ4 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2507 * SQR3 SQ5 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2508 * SQR3 SQ6 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2509 * SQR2 SQ7 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2510 * SQR2 SQ8 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2511 * SQR2 SQ9 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2512 * SQR2 SQ10 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2513 * SQR2 SQ11 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2514 * SQR2 SQ12 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2515 * SQR1 SQ13 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2516 * SQR1 SQ14 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2517 * SQR1 SQ15 LL_ADC_REG_GetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2518 * SQR1 SQ16 LL_ADC_REG_GetSequencerRanks
AnnaBridge 161:aa5281ff4a02 2519 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2520 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2521 * @arg @ref LL_ADC_REG_RANK_1
AnnaBridge 161:aa5281ff4a02 2522 * @arg @ref LL_ADC_REG_RANK_2
AnnaBridge 161:aa5281ff4a02 2523 * @arg @ref LL_ADC_REG_RANK_3
AnnaBridge 161:aa5281ff4a02 2524 * @arg @ref LL_ADC_REG_RANK_4
AnnaBridge 161:aa5281ff4a02 2525 * @arg @ref LL_ADC_REG_RANK_5
AnnaBridge 161:aa5281ff4a02 2526 * @arg @ref LL_ADC_REG_RANK_6
AnnaBridge 161:aa5281ff4a02 2527 * @arg @ref LL_ADC_REG_RANK_7
AnnaBridge 161:aa5281ff4a02 2528 * @arg @ref LL_ADC_REG_RANK_8
AnnaBridge 161:aa5281ff4a02 2529 * @arg @ref LL_ADC_REG_RANK_9
AnnaBridge 161:aa5281ff4a02 2530 * @arg @ref LL_ADC_REG_RANK_10
AnnaBridge 161:aa5281ff4a02 2531 * @arg @ref LL_ADC_REG_RANK_11
AnnaBridge 161:aa5281ff4a02 2532 * @arg @ref LL_ADC_REG_RANK_12
AnnaBridge 161:aa5281ff4a02 2533 * @arg @ref LL_ADC_REG_RANK_13
AnnaBridge 161:aa5281ff4a02 2534 * @arg @ref LL_ADC_REG_RANK_14
AnnaBridge 161:aa5281ff4a02 2535 * @arg @ref LL_ADC_REG_RANK_15
AnnaBridge 161:aa5281ff4a02 2536 * @arg @ref LL_ADC_REG_RANK_16
AnnaBridge 161:aa5281ff4a02 2537 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2538 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 2539 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 2540 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 2541 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 2542 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 2543 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 2544 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 2545 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 2546 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 2547 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 2548 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 2549 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 2550 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 2551 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 2552 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 2553 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 2554 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 2555 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 2556 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 2557 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 2558 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 2559 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 2560 *
AnnaBridge 161:aa5281ff4a02 2561 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 2562 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.\n
AnnaBridge 161:aa5281ff4a02 2563 * (1) For ADC channel read back from ADC register,
AnnaBridge 161:aa5281ff4a02 2564 * comparison with internal channel parameter to be done
AnnaBridge 161:aa5281ff4a02 2565 * using helper macro @ref __LL_ADC_CHANNEL_INTERNAL_TO_EXTERNAL().
AnnaBridge 161:aa5281ff4a02 2566 */
AnnaBridge 161:aa5281ff4a02 2567 __STATIC_INLINE uint32_t LL_ADC_REG_GetSequencerRanks(ADC_TypeDef *ADCx, uint32_t Rank)
AnnaBridge 161:aa5281ff4a02 2568 {
AnnaBridge 161:aa5281ff4a02 2569 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->SQR1, __ADC_MASK_SHIFT(Rank, ADC_REG_SQRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 2570
AnnaBridge 161:aa5281ff4a02 2571 return (uint32_t) (READ_BIT(*preg,
AnnaBridge 161:aa5281ff4a02 2572 ADC_CHANNEL_ID_NUMBER_MASK << (Rank & ADC_REG_RANK_ID_SQRX_MASK))
AnnaBridge 161:aa5281ff4a02 2573 >> (Rank & ADC_REG_RANK_ID_SQRX_MASK)
AnnaBridge 161:aa5281ff4a02 2574 );
AnnaBridge 161:aa5281ff4a02 2575 }
AnnaBridge 161:aa5281ff4a02 2576
AnnaBridge 161:aa5281ff4a02 2577 /**
AnnaBridge 161:aa5281ff4a02 2578 * @brief Set ADC continuous conversion mode on ADC group regular.
AnnaBridge 161:aa5281ff4a02 2579 * @note Description of ADC continuous conversion mode:
AnnaBridge 161:aa5281ff4a02 2580 * - single mode: one conversion per trigger
AnnaBridge 161:aa5281ff4a02 2581 * - continuous mode: after the first trigger, following
AnnaBridge 161:aa5281ff4a02 2582 * conversions launched successively automatically.
AnnaBridge 161:aa5281ff4a02 2583 * @note It is not possible to enable both ADC group regular
AnnaBridge 161:aa5281ff4a02 2584 * continuous mode and sequencer discontinuous mode.
AnnaBridge 161:aa5281ff4a02 2585 * @rmtoll CR2 CONT LL_ADC_REG_SetContinuousMode
AnnaBridge 161:aa5281ff4a02 2586 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2587 * @param Continuous This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2588 * @arg @ref LL_ADC_REG_CONV_SINGLE
AnnaBridge 161:aa5281ff4a02 2589 * @arg @ref LL_ADC_REG_CONV_CONTINUOUS
AnnaBridge 161:aa5281ff4a02 2590 * @retval None
AnnaBridge 161:aa5281ff4a02 2591 */
AnnaBridge 161:aa5281ff4a02 2592 __STATIC_INLINE void LL_ADC_REG_SetContinuousMode(ADC_TypeDef *ADCx, uint32_t Continuous)
AnnaBridge 161:aa5281ff4a02 2593 {
AnnaBridge 161:aa5281ff4a02 2594 MODIFY_REG(ADCx->CR2, ADC_CR2_CONT, Continuous);
AnnaBridge 161:aa5281ff4a02 2595 }
AnnaBridge 161:aa5281ff4a02 2596
AnnaBridge 161:aa5281ff4a02 2597 /**
AnnaBridge 161:aa5281ff4a02 2598 * @brief Get ADC continuous conversion mode on ADC group regular.
AnnaBridge 161:aa5281ff4a02 2599 * @note Description of ADC continuous conversion mode:
AnnaBridge 161:aa5281ff4a02 2600 * - single mode: one conversion per trigger
AnnaBridge 161:aa5281ff4a02 2601 * - continuous mode: after the first trigger, following
AnnaBridge 161:aa5281ff4a02 2602 * conversions launched successively automatically.
AnnaBridge 161:aa5281ff4a02 2603 * @rmtoll CR2 CONT LL_ADC_REG_GetContinuousMode
AnnaBridge 161:aa5281ff4a02 2604 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2605 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2606 * @arg @ref LL_ADC_REG_CONV_SINGLE
AnnaBridge 161:aa5281ff4a02 2607 * @arg @ref LL_ADC_REG_CONV_CONTINUOUS
AnnaBridge 161:aa5281ff4a02 2608 */
AnnaBridge 161:aa5281ff4a02 2609 __STATIC_INLINE uint32_t LL_ADC_REG_GetContinuousMode(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2610 {
AnnaBridge 161:aa5281ff4a02 2611 return (uint32_t)(READ_BIT(ADCx->CR2, ADC_CR2_CONT));
AnnaBridge 161:aa5281ff4a02 2612 }
AnnaBridge 161:aa5281ff4a02 2613
AnnaBridge 161:aa5281ff4a02 2614 /**
AnnaBridge 161:aa5281ff4a02 2615 * @brief Set ADC group regular conversion data transfer: no transfer or
AnnaBridge 161:aa5281ff4a02 2616 * transfer by DMA, and DMA requests mode.
AnnaBridge 161:aa5281ff4a02 2617 * @note If transfer by DMA selected, specifies the DMA requests
AnnaBridge 161:aa5281ff4a02 2618 * mode:
AnnaBridge 161:aa5281ff4a02 2619 * - Limited mode (One shot mode): DMA transfer requests are stopped
AnnaBridge 161:aa5281ff4a02 2620 * when number of DMA data transfers (number of
AnnaBridge 161:aa5281ff4a02 2621 * ADC conversions) is reached.
AnnaBridge 161:aa5281ff4a02 2622 * This ADC mode is intended to be used with DMA mode non-circular.
AnnaBridge 161:aa5281ff4a02 2623 * - Unlimited mode: DMA transfer requests are unlimited,
AnnaBridge 161:aa5281ff4a02 2624 * whatever number of DMA data transfers (number of
AnnaBridge 161:aa5281ff4a02 2625 * ADC conversions).
AnnaBridge 161:aa5281ff4a02 2626 * This ADC mode is intended to be used with DMA mode circular.
AnnaBridge 161:aa5281ff4a02 2627 * @note If ADC DMA requests mode is set to unlimited and DMA is set to
AnnaBridge 161:aa5281ff4a02 2628 * mode non-circular:
AnnaBridge 161:aa5281ff4a02 2629 * when DMA transfers size will be reached, DMA will stop transfers of
AnnaBridge 161:aa5281ff4a02 2630 * ADC conversions data ADC will raise an overrun error
AnnaBridge 161:aa5281ff4a02 2631 * (overrun flag and interruption if enabled).
AnnaBridge 161:aa5281ff4a02 2632 * @note For devices with several ADC instances: ADC multimode DMA
AnnaBridge 161:aa5281ff4a02 2633 * settings are available using function @ref LL_ADC_SetMultiDMATransfer().
AnnaBridge 161:aa5281ff4a02 2634 * @note To configure DMA source address (peripheral address),
AnnaBridge 161:aa5281ff4a02 2635 * use function @ref LL_ADC_DMA_GetRegAddr().
AnnaBridge 161:aa5281ff4a02 2636 * @rmtoll CR2 DMA LL_ADC_REG_SetDMATransfer\n
AnnaBridge 161:aa5281ff4a02 2637 * CR2 DDS LL_ADC_REG_SetDMATransfer
AnnaBridge 161:aa5281ff4a02 2638 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2639 * @param DMATransfer This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2640 * @arg @ref LL_ADC_REG_DMA_TRANSFER_NONE
AnnaBridge 161:aa5281ff4a02 2641 * @arg @ref LL_ADC_REG_DMA_TRANSFER_LIMITED
AnnaBridge 161:aa5281ff4a02 2642 * @arg @ref LL_ADC_REG_DMA_TRANSFER_UNLIMITED
AnnaBridge 161:aa5281ff4a02 2643 * @retval None
AnnaBridge 161:aa5281ff4a02 2644 */
AnnaBridge 161:aa5281ff4a02 2645 __STATIC_INLINE void LL_ADC_REG_SetDMATransfer(ADC_TypeDef *ADCx, uint32_t DMATransfer)
AnnaBridge 161:aa5281ff4a02 2646 {
AnnaBridge 161:aa5281ff4a02 2647 MODIFY_REG(ADCx->CR2, ADC_CR2_DMA | ADC_CR2_DDS, DMATransfer);
AnnaBridge 161:aa5281ff4a02 2648 }
AnnaBridge 161:aa5281ff4a02 2649
AnnaBridge 161:aa5281ff4a02 2650 /**
AnnaBridge 161:aa5281ff4a02 2651 * @brief Get ADC group regular conversion data transfer: no transfer or
AnnaBridge 161:aa5281ff4a02 2652 * transfer by DMA, and DMA requests mode.
AnnaBridge 161:aa5281ff4a02 2653 * @note If transfer by DMA selected, specifies the DMA requests
AnnaBridge 161:aa5281ff4a02 2654 * mode:
AnnaBridge 161:aa5281ff4a02 2655 * - Limited mode (One shot mode): DMA transfer requests are stopped
AnnaBridge 161:aa5281ff4a02 2656 * when number of DMA data transfers (number of
AnnaBridge 161:aa5281ff4a02 2657 * ADC conversions) is reached.
AnnaBridge 161:aa5281ff4a02 2658 * This ADC mode is intended to be used with DMA mode non-circular.
AnnaBridge 161:aa5281ff4a02 2659 * - Unlimited mode: DMA transfer requests are unlimited,
AnnaBridge 161:aa5281ff4a02 2660 * whatever number of DMA data transfers (number of
AnnaBridge 161:aa5281ff4a02 2661 * ADC conversions).
AnnaBridge 161:aa5281ff4a02 2662 * This ADC mode is intended to be used with DMA mode circular.
AnnaBridge 161:aa5281ff4a02 2663 * @note If ADC DMA requests mode is set to unlimited and DMA is set to
AnnaBridge 161:aa5281ff4a02 2664 * mode non-circular:
AnnaBridge 161:aa5281ff4a02 2665 * when DMA transfers size will be reached, DMA will stop transfers of
AnnaBridge 161:aa5281ff4a02 2666 * ADC conversions data ADC will raise an overrun error
AnnaBridge 161:aa5281ff4a02 2667 * (overrun flag and interruption if enabled).
AnnaBridge 161:aa5281ff4a02 2668 * @note For devices with several ADC instances: ADC multimode DMA
AnnaBridge 161:aa5281ff4a02 2669 * settings are available using function @ref LL_ADC_GetMultiDMATransfer().
AnnaBridge 161:aa5281ff4a02 2670 * @note To configure DMA source address (peripheral address),
AnnaBridge 161:aa5281ff4a02 2671 * use function @ref LL_ADC_DMA_GetRegAddr().
AnnaBridge 161:aa5281ff4a02 2672 * @rmtoll CR2 DMA LL_ADC_REG_GetDMATransfer\n
AnnaBridge 161:aa5281ff4a02 2673 * CR2 DDS LL_ADC_REG_GetDMATransfer
AnnaBridge 161:aa5281ff4a02 2674 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2675 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2676 * @arg @ref LL_ADC_REG_DMA_TRANSFER_NONE
AnnaBridge 161:aa5281ff4a02 2677 * @arg @ref LL_ADC_REG_DMA_TRANSFER_LIMITED
AnnaBridge 161:aa5281ff4a02 2678 * @arg @ref LL_ADC_REG_DMA_TRANSFER_UNLIMITED
AnnaBridge 161:aa5281ff4a02 2679 */
AnnaBridge 161:aa5281ff4a02 2680 __STATIC_INLINE uint32_t LL_ADC_REG_GetDMATransfer(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2681 {
AnnaBridge 161:aa5281ff4a02 2682 return (uint32_t)(READ_BIT(ADCx->CR2, ADC_CR2_DMA | ADC_CR2_DDS));
AnnaBridge 161:aa5281ff4a02 2683 }
AnnaBridge 161:aa5281ff4a02 2684
AnnaBridge 161:aa5281ff4a02 2685 /**
AnnaBridge 161:aa5281ff4a02 2686 * @brief Specify which ADC flag between EOC (end of unitary conversion)
AnnaBridge 161:aa5281ff4a02 2687 * or EOS (end of sequence conversions) is used to indicate
AnnaBridge 161:aa5281ff4a02 2688 * the end of conversion.
AnnaBridge 161:aa5281ff4a02 2689 * @note This feature is aimed to be set when using ADC with
AnnaBridge 161:aa5281ff4a02 2690 * programming model by polling or interruption
AnnaBridge 161:aa5281ff4a02 2691 * (programming model by DMA usually uses DMA interruptions
AnnaBridge 161:aa5281ff4a02 2692 * to indicate end of conversion and data transfer).
AnnaBridge 161:aa5281ff4a02 2693 * @note For ADC group injected, end of conversion (flag&IT) is raised
AnnaBridge 161:aa5281ff4a02 2694 * only at the end of the sequence.
AnnaBridge 161:aa5281ff4a02 2695 * @rmtoll CR2 EOCS LL_ADC_REG_SetFlagEndOfConversion
AnnaBridge 161:aa5281ff4a02 2696 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2697 * @param EocSelection This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2698 * @arg @ref LL_ADC_REG_FLAG_EOC_SEQUENCE_CONV
AnnaBridge 161:aa5281ff4a02 2699 * @arg @ref LL_ADC_REG_FLAG_EOC_UNITARY_CONV
AnnaBridge 161:aa5281ff4a02 2700 * @retval None
AnnaBridge 161:aa5281ff4a02 2701 */
AnnaBridge 161:aa5281ff4a02 2702 __STATIC_INLINE void LL_ADC_REG_SetFlagEndOfConversion(ADC_TypeDef *ADCx, uint32_t EocSelection)
AnnaBridge 161:aa5281ff4a02 2703 {
AnnaBridge 161:aa5281ff4a02 2704 MODIFY_REG(ADCx->CR2, ADC_CR2_EOCS, EocSelection);
AnnaBridge 161:aa5281ff4a02 2705 }
AnnaBridge 161:aa5281ff4a02 2706
AnnaBridge 161:aa5281ff4a02 2707 /**
AnnaBridge 161:aa5281ff4a02 2708 * @brief Get which ADC flag between EOC (end of unitary conversion)
AnnaBridge 161:aa5281ff4a02 2709 * or EOS (end of sequence conversions) is used to indicate
AnnaBridge 161:aa5281ff4a02 2710 * the end of conversion.
AnnaBridge 161:aa5281ff4a02 2711 * @rmtoll CR2 EOCS LL_ADC_REG_GetFlagEndOfConversion
AnnaBridge 161:aa5281ff4a02 2712 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2713 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2714 * @arg @ref LL_ADC_REG_FLAG_EOC_SEQUENCE_CONV
AnnaBridge 161:aa5281ff4a02 2715 * @arg @ref LL_ADC_REG_FLAG_EOC_UNITARY_CONV
AnnaBridge 161:aa5281ff4a02 2716 */
AnnaBridge 161:aa5281ff4a02 2717 __STATIC_INLINE uint32_t LL_ADC_REG_GetFlagEndOfConversion(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2718 {
AnnaBridge 161:aa5281ff4a02 2719 return (uint32_t)(READ_BIT(ADCx->CR2, ADC_CR2_EOCS));
AnnaBridge 161:aa5281ff4a02 2720 }
AnnaBridge 161:aa5281ff4a02 2721
AnnaBridge 161:aa5281ff4a02 2722 /**
AnnaBridge 161:aa5281ff4a02 2723 * @}
AnnaBridge 161:aa5281ff4a02 2724 */
AnnaBridge 161:aa5281ff4a02 2725
AnnaBridge 161:aa5281ff4a02 2726 /** @defgroup ADC_LL_EF_Configuration_ADC_Group_Injected Configuration of ADC hierarchical scope: group injected
AnnaBridge 161:aa5281ff4a02 2727 * @{
AnnaBridge 161:aa5281ff4a02 2728 */
AnnaBridge 161:aa5281ff4a02 2729
AnnaBridge 161:aa5281ff4a02 2730 /**
AnnaBridge 161:aa5281ff4a02 2731 * @brief Set ADC group injected conversion trigger source:
AnnaBridge 161:aa5281ff4a02 2732 * internal (SW start) or from external IP (timer event,
AnnaBridge 161:aa5281ff4a02 2733 * external interrupt line).
AnnaBridge 161:aa5281ff4a02 2734 * @note On this STM32 serie, setting of external trigger edge is performed
AnnaBridge 161:aa5281ff4a02 2735 * using function @ref LL_ADC_INJ_StartConversionExtTrig().
AnnaBridge 161:aa5281ff4a02 2736 * @note Availability of parameters of trigger sources from timer
AnnaBridge 161:aa5281ff4a02 2737 * depends on timers availability on the selected device.
AnnaBridge 161:aa5281ff4a02 2738 * @rmtoll CR2 JEXTSEL LL_ADC_INJ_SetTriggerSource\n
AnnaBridge 161:aa5281ff4a02 2739 * CR2 JEXTEN LL_ADC_INJ_SetTriggerSource
AnnaBridge 161:aa5281ff4a02 2740 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2741 * @param TriggerSource This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2742 * @arg @ref LL_ADC_INJ_TRIG_SOFTWARE
AnnaBridge 161:aa5281ff4a02 2743 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM1_CH4
AnnaBridge 161:aa5281ff4a02 2744 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM1_TRGO
AnnaBridge 161:aa5281ff4a02 2745 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM2_CH1
AnnaBridge 161:aa5281ff4a02 2746 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM2_TRGO
AnnaBridge 161:aa5281ff4a02 2747 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM3_CH2
AnnaBridge 161:aa5281ff4a02 2748 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM3_CH4
AnnaBridge 161:aa5281ff4a02 2749 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM4_CH1
AnnaBridge 161:aa5281ff4a02 2750 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM4_CH2
AnnaBridge 161:aa5281ff4a02 2751 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM4_CH3
AnnaBridge 161:aa5281ff4a02 2752 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM4_TRGO
AnnaBridge 161:aa5281ff4a02 2753 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM5_CH4
AnnaBridge 161:aa5281ff4a02 2754 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM5_TRGO
AnnaBridge 161:aa5281ff4a02 2755 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM8_CH2
AnnaBridge 161:aa5281ff4a02 2756 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM8_CH3
AnnaBridge 161:aa5281ff4a02 2757 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM8_CH4
AnnaBridge 161:aa5281ff4a02 2758 * @arg @ref LL_ADC_INJ_TRIG_EXT_EXTI_LINE15
AnnaBridge 161:aa5281ff4a02 2759 * @retval None
AnnaBridge 161:aa5281ff4a02 2760 */
AnnaBridge 161:aa5281ff4a02 2761 __STATIC_INLINE void LL_ADC_INJ_SetTriggerSource(ADC_TypeDef *ADCx, uint32_t TriggerSource)
AnnaBridge 161:aa5281ff4a02 2762 {
AnnaBridge 161:aa5281ff4a02 2763 /* Note: On this STM32 serie, ADC group injected external trigger edge */
AnnaBridge 161:aa5281ff4a02 2764 /* is used to perform a ADC conversion start. */
AnnaBridge 161:aa5281ff4a02 2765 /* This function does not set external trigger edge. */
AnnaBridge 161:aa5281ff4a02 2766 /* This feature is set using function */
AnnaBridge 161:aa5281ff4a02 2767 /* @ref LL_ADC_INJ_StartConversionExtTrig(). */
AnnaBridge 161:aa5281ff4a02 2768 MODIFY_REG(ADCx->CR2, ADC_CR2_JEXTSEL, (TriggerSource & ADC_CR2_JEXTSEL));
AnnaBridge 161:aa5281ff4a02 2769 }
AnnaBridge 161:aa5281ff4a02 2770
AnnaBridge 161:aa5281ff4a02 2771 /**
AnnaBridge 161:aa5281ff4a02 2772 * @brief Get ADC group injected conversion trigger source:
AnnaBridge 161:aa5281ff4a02 2773 * internal (SW start) or from external IP (timer event,
AnnaBridge 161:aa5281ff4a02 2774 * external interrupt line).
AnnaBridge 161:aa5281ff4a02 2775 * @note To determine whether group injected trigger source is
AnnaBridge 161:aa5281ff4a02 2776 * internal (SW start) or external, without detail
AnnaBridge 161:aa5281ff4a02 2777 * of which peripheral is selected as external trigger,
AnnaBridge 161:aa5281ff4a02 2778 * (equivalent to
AnnaBridge 161:aa5281ff4a02 2779 * "if(LL_ADC_INJ_GetTriggerSource(ADC1) == LL_ADC_INJ_TRIG_SOFTWARE)")
AnnaBridge 161:aa5281ff4a02 2780 * use function @ref LL_ADC_INJ_IsTriggerSourceSWStart.
AnnaBridge 161:aa5281ff4a02 2781 * @note Availability of parameters of trigger sources from timer
AnnaBridge 161:aa5281ff4a02 2782 * depends on timers availability on the selected device.
AnnaBridge 161:aa5281ff4a02 2783 * @rmtoll CR2 JEXTSEL LL_ADC_INJ_GetTriggerSource\n
AnnaBridge 161:aa5281ff4a02 2784 * CR2 JEXTEN LL_ADC_INJ_GetTriggerSource
AnnaBridge 161:aa5281ff4a02 2785 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2786 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2787 * @arg @ref LL_ADC_INJ_TRIG_SOFTWARE
AnnaBridge 161:aa5281ff4a02 2788 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM1_CH4
AnnaBridge 161:aa5281ff4a02 2789 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM1_TRGO
AnnaBridge 161:aa5281ff4a02 2790 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM2_CH1
AnnaBridge 161:aa5281ff4a02 2791 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM2_TRGO
AnnaBridge 161:aa5281ff4a02 2792 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM3_CH2
AnnaBridge 161:aa5281ff4a02 2793 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM3_CH4
AnnaBridge 161:aa5281ff4a02 2794 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM4_CH1
AnnaBridge 161:aa5281ff4a02 2795 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM4_CH2
AnnaBridge 161:aa5281ff4a02 2796 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM4_CH3
AnnaBridge 161:aa5281ff4a02 2797 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM4_TRGO
AnnaBridge 161:aa5281ff4a02 2798 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM5_CH4
AnnaBridge 161:aa5281ff4a02 2799 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM5_TRGO
AnnaBridge 161:aa5281ff4a02 2800 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM8_CH2
AnnaBridge 161:aa5281ff4a02 2801 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM8_CH3
AnnaBridge 161:aa5281ff4a02 2802 * @arg @ref LL_ADC_INJ_TRIG_EXT_TIM8_CH4
AnnaBridge 161:aa5281ff4a02 2803 * @arg @ref LL_ADC_INJ_TRIG_EXT_EXTI_LINE15
AnnaBridge 161:aa5281ff4a02 2804 */
AnnaBridge 161:aa5281ff4a02 2805 __STATIC_INLINE uint32_t LL_ADC_INJ_GetTriggerSource(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2806 {
AnnaBridge 161:aa5281ff4a02 2807 register uint32_t TriggerSource = READ_BIT(ADCx->CR2, ADC_CR2_JEXTSEL | ADC_CR2_JEXTEN);
AnnaBridge 161:aa5281ff4a02 2808
AnnaBridge 161:aa5281ff4a02 2809 /* Value for shift of {0; 4; 8; 12} depending on value of bitfield */
AnnaBridge 161:aa5281ff4a02 2810 /* corresponding to ADC_CR2_JEXTEN {0; 1; 2; 3}. */
AnnaBridge 161:aa5281ff4a02 2811 register uint32_t ShiftExten = ((TriggerSource & ADC_CR2_JEXTEN) >> (ADC_INJ_TRIG_EXTEN_BITOFFSET_POS - 2U));
AnnaBridge 161:aa5281ff4a02 2812
AnnaBridge 161:aa5281ff4a02 2813 /* Set bitfield corresponding to ADC_CR2_JEXTEN and ADC_CR2_JEXTSEL */
AnnaBridge 161:aa5281ff4a02 2814 /* to match with triggers literals definition. */
AnnaBridge 161:aa5281ff4a02 2815 return ((TriggerSource
AnnaBridge 161:aa5281ff4a02 2816 & (ADC_INJ_TRIG_SOURCE_MASK << ShiftExten) & ADC_CR2_JEXTSEL)
AnnaBridge 161:aa5281ff4a02 2817 | ((ADC_INJ_TRIG_EDGE_MASK << ShiftExten) & ADC_CR2_JEXTEN)
AnnaBridge 161:aa5281ff4a02 2818 );
AnnaBridge 161:aa5281ff4a02 2819 }
AnnaBridge 161:aa5281ff4a02 2820
AnnaBridge 161:aa5281ff4a02 2821 /**
AnnaBridge 161:aa5281ff4a02 2822 * @brief Get ADC group injected conversion trigger source internal (SW start)
AnnaBridge 161:aa5281ff4a02 2823 or external
AnnaBridge 161:aa5281ff4a02 2824 * @note In case of group injected trigger source set to external trigger,
AnnaBridge 161:aa5281ff4a02 2825 * to determine which peripheral is selected as external trigger,
AnnaBridge 161:aa5281ff4a02 2826 * use function @ref LL_ADC_INJ_GetTriggerSource.
AnnaBridge 161:aa5281ff4a02 2827 * @rmtoll CR2 JEXTEN LL_ADC_INJ_IsTriggerSourceSWStart
AnnaBridge 161:aa5281ff4a02 2828 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2829 * @retval Value "0" if trigger source external trigger
AnnaBridge 161:aa5281ff4a02 2830 * Value "1" if trigger source SW start.
AnnaBridge 161:aa5281ff4a02 2831 */
AnnaBridge 161:aa5281ff4a02 2832 __STATIC_INLINE uint32_t LL_ADC_INJ_IsTriggerSourceSWStart(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2833 {
AnnaBridge 161:aa5281ff4a02 2834 return (READ_BIT(ADCx->CR2, ADC_CR2_JEXTEN) == (LL_ADC_INJ_TRIG_SOFTWARE & ADC_CR2_JEXTEN));
AnnaBridge 161:aa5281ff4a02 2835 }
AnnaBridge 161:aa5281ff4a02 2836
AnnaBridge 161:aa5281ff4a02 2837 /**
AnnaBridge 161:aa5281ff4a02 2838 * @brief Get ADC group injected conversion trigger polarity.
AnnaBridge 161:aa5281ff4a02 2839 * Applicable only for trigger source set to external trigger.
AnnaBridge 161:aa5281ff4a02 2840 * @rmtoll CR2 JEXTEN LL_ADC_INJ_GetTriggerEdge
AnnaBridge 161:aa5281ff4a02 2841 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2842 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2843 * @arg @ref LL_ADC_INJ_TRIG_EXT_RISING
AnnaBridge 161:aa5281ff4a02 2844 * @arg @ref LL_ADC_INJ_TRIG_EXT_FALLING
AnnaBridge 161:aa5281ff4a02 2845 * @arg @ref LL_ADC_INJ_TRIG_EXT_RISINGFALLING
AnnaBridge 161:aa5281ff4a02 2846 */
AnnaBridge 161:aa5281ff4a02 2847 __STATIC_INLINE uint32_t LL_ADC_INJ_GetTriggerEdge(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2848 {
AnnaBridge 161:aa5281ff4a02 2849 return (uint32_t)(READ_BIT(ADCx->CR2, ADC_CR2_JEXTEN));
AnnaBridge 161:aa5281ff4a02 2850 }
AnnaBridge 161:aa5281ff4a02 2851
AnnaBridge 161:aa5281ff4a02 2852 /**
AnnaBridge 161:aa5281ff4a02 2853 * @brief Set ADC group injected sequencer length and scan direction.
AnnaBridge 161:aa5281ff4a02 2854 * @note This function performs configuration of:
AnnaBridge 161:aa5281ff4a02 2855 * - Sequence length: Number of ranks in the scan sequence.
AnnaBridge 161:aa5281ff4a02 2856 * - Sequence direction: Unless specified in parameters, sequencer
AnnaBridge 161:aa5281ff4a02 2857 * scan direction is forward (from rank 1 to rank n).
AnnaBridge 161:aa5281ff4a02 2858 * @note On this STM32 serie, group injected sequencer configuration
AnnaBridge 161:aa5281ff4a02 2859 * is conditioned to ADC instance sequencer mode.
AnnaBridge 161:aa5281ff4a02 2860 * If ADC instance sequencer mode is disabled, sequencers of
AnnaBridge 161:aa5281ff4a02 2861 * all groups (group regular, group injected) can be configured
AnnaBridge 161:aa5281ff4a02 2862 * but their execution is disabled (limited to rank 1).
AnnaBridge 161:aa5281ff4a02 2863 * Refer to function @ref LL_ADC_SetSequencersScanMode().
AnnaBridge 161:aa5281ff4a02 2864 * @note Sequencer disabled is equivalent to sequencer of 1 rank:
AnnaBridge 161:aa5281ff4a02 2865 * ADC conversion on only 1 channel.
AnnaBridge 161:aa5281ff4a02 2866 * @rmtoll JSQR JL LL_ADC_INJ_SetSequencerLength
AnnaBridge 161:aa5281ff4a02 2867 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2868 * @param SequencerNbRanks This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2869 * @arg @ref LL_ADC_INJ_SEQ_SCAN_DISABLE
AnnaBridge 161:aa5281ff4a02 2870 * @arg @ref LL_ADC_INJ_SEQ_SCAN_ENABLE_2RANKS
AnnaBridge 161:aa5281ff4a02 2871 * @arg @ref LL_ADC_INJ_SEQ_SCAN_ENABLE_3RANKS
AnnaBridge 161:aa5281ff4a02 2872 * @arg @ref LL_ADC_INJ_SEQ_SCAN_ENABLE_4RANKS
AnnaBridge 161:aa5281ff4a02 2873 * @retval None
AnnaBridge 161:aa5281ff4a02 2874 */
AnnaBridge 161:aa5281ff4a02 2875 __STATIC_INLINE void LL_ADC_INJ_SetSequencerLength(ADC_TypeDef *ADCx, uint32_t SequencerNbRanks)
AnnaBridge 161:aa5281ff4a02 2876 {
AnnaBridge 161:aa5281ff4a02 2877 MODIFY_REG(ADCx->JSQR, ADC_JSQR_JL, SequencerNbRanks);
AnnaBridge 161:aa5281ff4a02 2878 }
AnnaBridge 161:aa5281ff4a02 2879
AnnaBridge 161:aa5281ff4a02 2880 /**
AnnaBridge 161:aa5281ff4a02 2881 * @brief Get ADC group injected sequencer length and scan direction.
AnnaBridge 161:aa5281ff4a02 2882 * @note This function retrieves:
AnnaBridge 161:aa5281ff4a02 2883 * - Sequence length: Number of ranks in the scan sequence.
AnnaBridge 161:aa5281ff4a02 2884 * - Sequence direction: Unless specified in parameters, sequencer
AnnaBridge 161:aa5281ff4a02 2885 * scan direction is forward (from rank 1 to rank n).
AnnaBridge 161:aa5281ff4a02 2886 * @note On this STM32 serie, group injected sequencer configuration
AnnaBridge 161:aa5281ff4a02 2887 * is conditioned to ADC instance sequencer mode.
AnnaBridge 161:aa5281ff4a02 2888 * If ADC instance sequencer mode is disabled, sequencers of
AnnaBridge 161:aa5281ff4a02 2889 * all groups (group regular, group injected) can be configured
AnnaBridge 161:aa5281ff4a02 2890 * but their execution is disabled (limited to rank 1).
AnnaBridge 161:aa5281ff4a02 2891 * Refer to function @ref LL_ADC_SetSequencersScanMode().
AnnaBridge 161:aa5281ff4a02 2892 * @note Sequencer disabled is equivalent to sequencer of 1 rank:
AnnaBridge 161:aa5281ff4a02 2893 * ADC conversion on only 1 channel.
AnnaBridge 161:aa5281ff4a02 2894 * @rmtoll JSQR JL LL_ADC_INJ_GetSequencerLength
AnnaBridge 161:aa5281ff4a02 2895 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2896 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2897 * @arg @ref LL_ADC_INJ_SEQ_SCAN_DISABLE
AnnaBridge 161:aa5281ff4a02 2898 * @arg @ref LL_ADC_INJ_SEQ_SCAN_ENABLE_2RANKS
AnnaBridge 161:aa5281ff4a02 2899 * @arg @ref LL_ADC_INJ_SEQ_SCAN_ENABLE_3RANKS
AnnaBridge 161:aa5281ff4a02 2900 * @arg @ref LL_ADC_INJ_SEQ_SCAN_ENABLE_4RANKS
AnnaBridge 161:aa5281ff4a02 2901 */
AnnaBridge 161:aa5281ff4a02 2902 __STATIC_INLINE uint32_t LL_ADC_INJ_GetSequencerLength(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2903 {
AnnaBridge 161:aa5281ff4a02 2904 return (uint32_t)(READ_BIT(ADCx->JSQR, ADC_JSQR_JL));
AnnaBridge 161:aa5281ff4a02 2905 }
AnnaBridge 161:aa5281ff4a02 2906
AnnaBridge 161:aa5281ff4a02 2907 /**
AnnaBridge 161:aa5281ff4a02 2908 * @brief Set ADC group injected sequencer discontinuous mode:
AnnaBridge 161:aa5281ff4a02 2909 * sequence subdivided and scan conversions interrupted every selected
AnnaBridge 161:aa5281ff4a02 2910 * number of ranks.
AnnaBridge 161:aa5281ff4a02 2911 * @note It is not possible to enable both ADC group injected
AnnaBridge 161:aa5281ff4a02 2912 * auto-injected mode and sequencer discontinuous mode.
AnnaBridge 161:aa5281ff4a02 2913 * @rmtoll CR1 DISCEN LL_ADC_INJ_SetSequencerDiscont
AnnaBridge 161:aa5281ff4a02 2914 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2915 * @param SeqDiscont This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2916 * @arg @ref LL_ADC_INJ_SEQ_DISCONT_DISABLE
AnnaBridge 161:aa5281ff4a02 2917 * @arg @ref LL_ADC_INJ_SEQ_DISCONT_1RANK
AnnaBridge 161:aa5281ff4a02 2918 * @retval None
AnnaBridge 161:aa5281ff4a02 2919 */
AnnaBridge 161:aa5281ff4a02 2920 __STATIC_INLINE void LL_ADC_INJ_SetSequencerDiscont(ADC_TypeDef *ADCx, uint32_t SeqDiscont)
AnnaBridge 161:aa5281ff4a02 2921 {
AnnaBridge 161:aa5281ff4a02 2922 MODIFY_REG(ADCx->CR1, ADC_CR1_JDISCEN, SeqDiscont);
AnnaBridge 161:aa5281ff4a02 2923 }
AnnaBridge 161:aa5281ff4a02 2924
AnnaBridge 161:aa5281ff4a02 2925 /**
AnnaBridge 161:aa5281ff4a02 2926 * @brief Get ADC group injected sequencer discontinuous mode:
AnnaBridge 161:aa5281ff4a02 2927 * sequence subdivided and scan conversions interrupted every selected
AnnaBridge 161:aa5281ff4a02 2928 * number of ranks.
AnnaBridge 161:aa5281ff4a02 2929 * @rmtoll CR1 DISCEN LL_ADC_REG_GetSequencerDiscont
AnnaBridge 161:aa5281ff4a02 2930 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2931 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2932 * @arg @ref LL_ADC_INJ_SEQ_DISCONT_DISABLE
AnnaBridge 161:aa5281ff4a02 2933 * @arg @ref LL_ADC_INJ_SEQ_DISCONT_1RANK
AnnaBridge 161:aa5281ff4a02 2934 */
AnnaBridge 161:aa5281ff4a02 2935 __STATIC_INLINE uint32_t LL_ADC_INJ_GetSequencerDiscont(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 2936 {
AnnaBridge 161:aa5281ff4a02 2937 return (uint32_t)(READ_BIT(ADCx->CR1, ADC_CR1_JDISCEN));
AnnaBridge 161:aa5281ff4a02 2938 }
AnnaBridge 161:aa5281ff4a02 2939
AnnaBridge 161:aa5281ff4a02 2940 /**
AnnaBridge 161:aa5281ff4a02 2941 * @brief Set ADC group injected sequence: channel on the selected
AnnaBridge 161:aa5281ff4a02 2942 * sequence rank.
AnnaBridge 161:aa5281ff4a02 2943 * @note Depending on devices and packages, some channels may not be available.
AnnaBridge 161:aa5281ff4a02 2944 * Refer to device datasheet for channels availability.
AnnaBridge 161:aa5281ff4a02 2945 * @note On this STM32 serie, to measure internal channels (VrefInt,
AnnaBridge 161:aa5281ff4a02 2946 * TempSensor, ...), measurement paths to internal channels must be
AnnaBridge 161:aa5281ff4a02 2947 * enabled separately.
AnnaBridge 161:aa5281ff4a02 2948 * This can be done using function @ref LL_ADC_SetCommonPathInternalCh().
AnnaBridge 161:aa5281ff4a02 2949 * @rmtoll JSQR JSQ1 LL_ADC_INJ_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2950 * JSQR JSQ2 LL_ADC_INJ_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2951 * JSQR JSQ3 LL_ADC_INJ_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 2952 * JSQR JSQ4 LL_ADC_INJ_SetSequencerRanks
AnnaBridge 161:aa5281ff4a02 2953 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 2954 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2955 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 2956 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 2957 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 2958 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 2959 * @param Channel This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 2960 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 2961 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 2962 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 2963 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 2964 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 2965 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 2966 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 2967 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 2968 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 2969 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 2970 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 2971 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 2972 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 2973 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 2974 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 2975 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 2976 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 2977 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 2978 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 2979 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 2980 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 2981 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 2982 *
AnnaBridge 161:aa5281ff4a02 2983 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 2984 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 2985 * @retval None
AnnaBridge 161:aa5281ff4a02 2986 */
AnnaBridge 161:aa5281ff4a02 2987 __STATIC_INLINE void LL_ADC_INJ_SetSequencerRanks(ADC_TypeDef *ADCx, uint32_t Rank, uint32_t Channel)
AnnaBridge 161:aa5281ff4a02 2988 {
AnnaBridge 161:aa5281ff4a02 2989 /* Set bits with content of parameter "Channel" with bits position */
AnnaBridge 161:aa5281ff4a02 2990 /* in register depending on parameter "Rank". */
AnnaBridge 161:aa5281ff4a02 2991 /* Parameters "Rank" and "Channel" are used with masks because containing */
AnnaBridge 161:aa5281ff4a02 2992 /* other bits reserved for other purpose. */
AnnaBridge 161:aa5281ff4a02 2993 register uint32_t tmpreg1 = (READ_BIT(ADCx->JSQR, ADC_JSQR_JL) >> ADC_JSQR_JL_Pos) + 1U;
AnnaBridge 161:aa5281ff4a02 2994
AnnaBridge 161:aa5281ff4a02 2995 MODIFY_REG(ADCx->JSQR,
AnnaBridge 161:aa5281ff4a02 2996 ADC_CHANNEL_ID_NUMBER_MASK << (5U * (uint8_t)(((Rank) + 3U) - (tmpreg1))),
AnnaBridge 161:aa5281ff4a02 2997 (Channel & ADC_CHANNEL_ID_NUMBER_MASK) << (5U * (uint8_t)(((Rank) + 3U) - (tmpreg1))));
AnnaBridge 161:aa5281ff4a02 2998 }
AnnaBridge 161:aa5281ff4a02 2999
AnnaBridge 161:aa5281ff4a02 3000 /**
AnnaBridge 161:aa5281ff4a02 3001 * @brief Get ADC group injected sequence: channel on the selected
AnnaBridge 161:aa5281ff4a02 3002 * sequence rank.
AnnaBridge 161:aa5281ff4a02 3003 * @note Depending on devices and packages, some channels may not be available.
AnnaBridge 161:aa5281ff4a02 3004 * Refer to device datasheet for channels availability.
AnnaBridge 161:aa5281ff4a02 3005 * @note Usage of the returned channel number:
AnnaBridge 161:aa5281ff4a02 3006 * - To reinject this channel into another function LL_ADC_xxx:
AnnaBridge 161:aa5281ff4a02 3007 * the returned channel number is only partly formatted on definition
AnnaBridge 161:aa5281ff4a02 3008 * of literals LL_ADC_CHANNEL_x. Therefore, it has to be compared
AnnaBridge 161:aa5281ff4a02 3009 * with parts of literals LL_ADC_CHANNEL_x or using
AnnaBridge 161:aa5281ff4a02 3010 * helper macro @ref __LL_ADC_CHANNEL_TO_DECIMAL_NB().
AnnaBridge 161:aa5281ff4a02 3011 * Then the selected literal LL_ADC_CHANNEL_x can be used
AnnaBridge 161:aa5281ff4a02 3012 * as parameter for another function.
AnnaBridge 161:aa5281ff4a02 3013 * - To get the channel number in decimal format:
AnnaBridge 161:aa5281ff4a02 3014 * process the returned value with the helper macro
AnnaBridge 161:aa5281ff4a02 3015 * @ref __LL_ADC_CHANNEL_TO_DECIMAL_NB().
AnnaBridge 161:aa5281ff4a02 3016 * @rmtoll JSQR JSQ1 LL_ADC_INJ_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 3017 * JSQR JSQ2 LL_ADC_INJ_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 3018 * JSQR JSQ3 LL_ADC_INJ_SetSequencerRanks\n
AnnaBridge 161:aa5281ff4a02 3019 * JSQR JSQ4 LL_ADC_INJ_SetSequencerRanks
AnnaBridge 161:aa5281ff4a02 3020 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3021 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3022 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 3023 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 3024 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 3025 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 3026 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3027 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 3028 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 3029 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 3030 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 3031 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 3032 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 3033 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 3034 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 3035 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 3036 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 3037 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 3038 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 3039 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 3040 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 3041 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 3042 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 3043 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 3044 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 3045 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 3046 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 3047 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 3048 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 3049 *
AnnaBridge 161:aa5281ff4a02 3050 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 3051 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.\n
AnnaBridge 161:aa5281ff4a02 3052 * (1) For ADC channel read back from ADC register,
AnnaBridge 161:aa5281ff4a02 3053 * comparison with internal channel parameter to be done
AnnaBridge 161:aa5281ff4a02 3054 * using helper macro @ref __LL_ADC_CHANNEL_INTERNAL_TO_EXTERNAL().
AnnaBridge 161:aa5281ff4a02 3055 */
AnnaBridge 161:aa5281ff4a02 3056 __STATIC_INLINE uint32_t LL_ADC_INJ_GetSequencerRanks(ADC_TypeDef *ADCx, uint32_t Rank)
AnnaBridge 161:aa5281ff4a02 3057 {
AnnaBridge 161:aa5281ff4a02 3058 register uint32_t tmpreg1 = (READ_BIT(ADCx->JSQR, ADC_JSQR_JL) >> ADC_JSQR_JL_Pos) + 1U;
AnnaBridge 161:aa5281ff4a02 3059
AnnaBridge 161:aa5281ff4a02 3060 return (uint32_t)(READ_BIT(ADCx->JSQR,
AnnaBridge 161:aa5281ff4a02 3061 ADC_CHANNEL_ID_NUMBER_MASK << (5U * (uint8_t)(((Rank) + 3U) - (tmpreg1))))
AnnaBridge 161:aa5281ff4a02 3062 >> (5U * (uint8_t)(((Rank) + 3U) - (tmpreg1)))
AnnaBridge 161:aa5281ff4a02 3063 );
AnnaBridge 161:aa5281ff4a02 3064 }
AnnaBridge 161:aa5281ff4a02 3065
AnnaBridge 161:aa5281ff4a02 3066 /**
AnnaBridge 161:aa5281ff4a02 3067 * @brief Set ADC group injected conversion trigger:
AnnaBridge 161:aa5281ff4a02 3068 * independent or from ADC group regular.
AnnaBridge 161:aa5281ff4a02 3069 * @note This mode can be used to extend number of data registers
AnnaBridge 161:aa5281ff4a02 3070 * updated after one ADC conversion trigger and with data
AnnaBridge 161:aa5281ff4a02 3071 * permanently kept (not erased by successive conversions of scan of
AnnaBridge 161:aa5281ff4a02 3072 * ADC sequencer ranks), up to 5 data registers:
AnnaBridge 161:aa5281ff4a02 3073 * 1 data register on ADC group regular, 4 data registers
AnnaBridge 161:aa5281ff4a02 3074 * on ADC group injected.
AnnaBridge 161:aa5281ff4a02 3075 * @note If ADC group injected injected trigger source is set to an
AnnaBridge 161:aa5281ff4a02 3076 * external trigger, this feature must be must be set to
AnnaBridge 161:aa5281ff4a02 3077 * independent trigger.
AnnaBridge 161:aa5281ff4a02 3078 * ADC group injected automatic trigger is compliant only with
AnnaBridge 161:aa5281ff4a02 3079 * group injected trigger source set to SW start, without any
AnnaBridge 161:aa5281ff4a02 3080 * further action on ADC group injected conversion start or stop:
AnnaBridge 161:aa5281ff4a02 3081 * in this case, ADC group injected is controlled only
AnnaBridge 161:aa5281ff4a02 3082 * from ADC group regular.
AnnaBridge 161:aa5281ff4a02 3083 * @note It is not possible to enable both ADC group injected
AnnaBridge 161:aa5281ff4a02 3084 * auto-injected mode and sequencer discontinuous mode.
AnnaBridge 161:aa5281ff4a02 3085 * @rmtoll CR1 JAUTO LL_ADC_INJ_SetTrigAuto
AnnaBridge 161:aa5281ff4a02 3086 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3087 * @param TrigAuto This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3088 * @arg @ref LL_ADC_INJ_TRIG_INDEPENDENT
AnnaBridge 161:aa5281ff4a02 3089 * @arg @ref LL_ADC_INJ_TRIG_FROM_GRP_REGULAR
AnnaBridge 161:aa5281ff4a02 3090 * @retval None
AnnaBridge 161:aa5281ff4a02 3091 */
AnnaBridge 161:aa5281ff4a02 3092 __STATIC_INLINE void LL_ADC_INJ_SetTrigAuto(ADC_TypeDef *ADCx, uint32_t TrigAuto)
AnnaBridge 161:aa5281ff4a02 3093 {
AnnaBridge 161:aa5281ff4a02 3094 MODIFY_REG(ADCx->CR1, ADC_CR1_JAUTO, TrigAuto);
AnnaBridge 161:aa5281ff4a02 3095 }
AnnaBridge 161:aa5281ff4a02 3096
AnnaBridge 161:aa5281ff4a02 3097 /**
AnnaBridge 161:aa5281ff4a02 3098 * @brief Get ADC group injected conversion trigger:
AnnaBridge 161:aa5281ff4a02 3099 * independent or from ADC group regular.
AnnaBridge 161:aa5281ff4a02 3100 * @rmtoll CR1 JAUTO LL_ADC_INJ_GetTrigAuto
AnnaBridge 161:aa5281ff4a02 3101 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3102 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3103 * @arg @ref LL_ADC_INJ_TRIG_INDEPENDENT
AnnaBridge 161:aa5281ff4a02 3104 * @arg @ref LL_ADC_INJ_TRIG_FROM_GRP_REGULAR
AnnaBridge 161:aa5281ff4a02 3105 */
AnnaBridge 161:aa5281ff4a02 3106 __STATIC_INLINE uint32_t LL_ADC_INJ_GetTrigAuto(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3107 {
AnnaBridge 161:aa5281ff4a02 3108 return (uint32_t)(READ_BIT(ADCx->CR1, ADC_CR1_JAUTO));
AnnaBridge 161:aa5281ff4a02 3109 }
AnnaBridge 161:aa5281ff4a02 3110
AnnaBridge 161:aa5281ff4a02 3111 /**
AnnaBridge 161:aa5281ff4a02 3112 * @brief Set ADC group injected offset.
AnnaBridge 161:aa5281ff4a02 3113 * @note It sets:
AnnaBridge 161:aa5281ff4a02 3114 * - ADC group injected rank to which the offset programmed
AnnaBridge 161:aa5281ff4a02 3115 * will be applied
AnnaBridge 161:aa5281ff4a02 3116 * - Offset level (offset to be subtracted from the raw
AnnaBridge 161:aa5281ff4a02 3117 * converted data).
AnnaBridge 161:aa5281ff4a02 3118 * Caution: Offset format is dependent to ADC resolution:
AnnaBridge 161:aa5281ff4a02 3119 * offset has to be left-aligned on bit 11, the LSB (right bits)
AnnaBridge 161:aa5281ff4a02 3120 * are set to 0.
AnnaBridge 161:aa5281ff4a02 3121 * @note Offset cannot be enabled or disabled.
AnnaBridge 161:aa5281ff4a02 3122 * To emulate offset disabled, set an offset value equal to 0.
AnnaBridge 161:aa5281ff4a02 3123 * @rmtoll JOFR1 JOFFSET1 LL_ADC_INJ_SetOffset\n
AnnaBridge 161:aa5281ff4a02 3124 * JOFR2 JOFFSET2 LL_ADC_INJ_SetOffset\n
AnnaBridge 161:aa5281ff4a02 3125 * JOFR3 JOFFSET3 LL_ADC_INJ_SetOffset\n
AnnaBridge 161:aa5281ff4a02 3126 * JOFR4 JOFFSET4 LL_ADC_INJ_SetOffset
AnnaBridge 161:aa5281ff4a02 3127 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3128 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3129 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 3130 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 3131 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 3132 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 3133 * @param OffsetLevel Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 3134 * @retval None
AnnaBridge 161:aa5281ff4a02 3135 */
AnnaBridge 161:aa5281ff4a02 3136 __STATIC_INLINE void LL_ADC_INJ_SetOffset(ADC_TypeDef *ADCx, uint32_t Rank, uint32_t OffsetLevel)
AnnaBridge 161:aa5281ff4a02 3137 {
AnnaBridge 161:aa5281ff4a02 3138 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->JOFR1, __ADC_MASK_SHIFT(Rank, ADC_INJ_JOFRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 3139
AnnaBridge 161:aa5281ff4a02 3140 MODIFY_REG(*preg,
AnnaBridge 161:aa5281ff4a02 3141 ADC_JOFR1_JOFFSET1,
AnnaBridge 161:aa5281ff4a02 3142 OffsetLevel);
AnnaBridge 161:aa5281ff4a02 3143 }
AnnaBridge 161:aa5281ff4a02 3144
AnnaBridge 161:aa5281ff4a02 3145 /**
AnnaBridge 161:aa5281ff4a02 3146 * @brief Get ADC group injected offset.
AnnaBridge 161:aa5281ff4a02 3147 * @note It gives offset level (offset to be subtracted from the raw converted data).
AnnaBridge 161:aa5281ff4a02 3148 * Caution: Offset format is dependent to ADC resolution:
AnnaBridge 161:aa5281ff4a02 3149 * offset has to be left-aligned on bit 11, the LSB (right bits)
AnnaBridge 161:aa5281ff4a02 3150 * are set to 0.
AnnaBridge 161:aa5281ff4a02 3151 * @rmtoll JOFR1 JOFFSET1 LL_ADC_INJ_GetOffset\n
AnnaBridge 161:aa5281ff4a02 3152 * JOFR2 JOFFSET2 LL_ADC_INJ_GetOffset\n
AnnaBridge 161:aa5281ff4a02 3153 * JOFR3 JOFFSET3 LL_ADC_INJ_GetOffset\n
AnnaBridge 161:aa5281ff4a02 3154 * JOFR4 JOFFSET4 LL_ADC_INJ_GetOffset
AnnaBridge 161:aa5281ff4a02 3155 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3156 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3157 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 3158 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 3159 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 3160 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 3161 * @retval Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 3162 */
AnnaBridge 161:aa5281ff4a02 3163 __STATIC_INLINE uint32_t LL_ADC_INJ_GetOffset(ADC_TypeDef *ADCx, uint32_t Rank)
AnnaBridge 161:aa5281ff4a02 3164 {
AnnaBridge 161:aa5281ff4a02 3165 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->JOFR1, __ADC_MASK_SHIFT(Rank, ADC_INJ_JOFRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 3166
AnnaBridge 161:aa5281ff4a02 3167 return (uint32_t)(READ_BIT(*preg,
AnnaBridge 161:aa5281ff4a02 3168 ADC_JOFR1_JOFFSET1)
AnnaBridge 161:aa5281ff4a02 3169 );
AnnaBridge 161:aa5281ff4a02 3170 }
AnnaBridge 161:aa5281ff4a02 3171
AnnaBridge 161:aa5281ff4a02 3172 /**
AnnaBridge 161:aa5281ff4a02 3173 * @}
AnnaBridge 161:aa5281ff4a02 3174 */
AnnaBridge 161:aa5281ff4a02 3175
AnnaBridge 161:aa5281ff4a02 3176 /** @defgroup ADC_LL_EF_Configuration_Channels Configuration of ADC hierarchical scope: channels
AnnaBridge 161:aa5281ff4a02 3177 * @{
AnnaBridge 161:aa5281ff4a02 3178 */
AnnaBridge 161:aa5281ff4a02 3179
AnnaBridge 161:aa5281ff4a02 3180 /**
AnnaBridge 161:aa5281ff4a02 3181 * @brief Set sampling time of the selected ADC channel
AnnaBridge 161:aa5281ff4a02 3182 * Unit: ADC clock cycles.
AnnaBridge 161:aa5281ff4a02 3183 * @note On this device, sampling time is on channel scope: independently
AnnaBridge 161:aa5281ff4a02 3184 * of channel mapped on ADC group regular or injected.
AnnaBridge 161:aa5281ff4a02 3185 * @note In case of internal channel (VrefInt, TempSensor, ...) to be
AnnaBridge 161:aa5281ff4a02 3186 * converted:
AnnaBridge 161:aa5281ff4a02 3187 * sampling time constraints must be respected (sampling time can be
AnnaBridge 161:aa5281ff4a02 3188 * adjusted in function of ADC clock frequency and sampling time
AnnaBridge 161:aa5281ff4a02 3189 * setting).
AnnaBridge 161:aa5281ff4a02 3190 * Refer to device datasheet for timings values (parameters TS_vrefint,
AnnaBridge 161:aa5281ff4a02 3191 * TS_temp, ...).
AnnaBridge 161:aa5281ff4a02 3192 * @note Conversion time is the addition of sampling time and processing time.
AnnaBridge 161:aa5281ff4a02 3193 * Refer to reference manual for ADC processing time of
AnnaBridge 161:aa5281ff4a02 3194 * this STM32 serie.
AnnaBridge 161:aa5281ff4a02 3195 * @note In case of ADC conversion of internal channel (VrefInt,
AnnaBridge 161:aa5281ff4a02 3196 * temperature sensor, ...), a sampling time minimum value
AnnaBridge 161:aa5281ff4a02 3197 * is required.
AnnaBridge 161:aa5281ff4a02 3198 * Refer to device datasheet.
AnnaBridge 161:aa5281ff4a02 3199 * @rmtoll SMPR1 SMP18 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3200 * SMPR1 SMP17 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3201 * SMPR1 SMP16 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3202 * SMPR1 SMP15 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3203 * SMPR1 SMP14 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3204 * SMPR1 SMP13 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3205 * SMPR1 SMP12 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3206 * SMPR1 SMP11 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3207 * SMPR1 SMP10 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3208 * SMPR2 SMP9 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3209 * SMPR2 SMP8 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3210 * SMPR2 SMP7 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3211 * SMPR2 SMP6 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3212 * SMPR2 SMP5 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3213 * SMPR2 SMP4 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3214 * SMPR2 SMP3 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3215 * SMPR2 SMP2 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3216 * SMPR2 SMP1 LL_ADC_SetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3217 * SMPR2 SMP0 LL_ADC_SetChannelSamplingTime
AnnaBridge 161:aa5281ff4a02 3218 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3219 * @param Channel This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3220 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 3221 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 3222 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 3223 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 3224 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 3225 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 3226 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 3227 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 3228 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 3229 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 3230 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 3231 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 3232 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 3233 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 3234 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 3235 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 3236 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 3237 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 3238 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 3239 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 3240 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 3241 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 3242 *
AnnaBridge 161:aa5281ff4a02 3243 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 3244 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 3245 * @param SamplingTime This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3246 * @arg @ref LL_ADC_SAMPLINGTIME_3CYCLES
AnnaBridge 161:aa5281ff4a02 3247 * @arg @ref LL_ADC_SAMPLINGTIME_15CYCLES
AnnaBridge 161:aa5281ff4a02 3248 * @arg @ref LL_ADC_SAMPLINGTIME_28CYCLES
AnnaBridge 161:aa5281ff4a02 3249 * @arg @ref LL_ADC_SAMPLINGTIME_56CYCLES
AnnaBridge 161:aa5281ff4a02 3250 * @arg @ref LL_ADC_SAMPLINGTIME_84CYCLES
AnnaBridge 161:aa5281ff4a02 3251 * @arg @ref LL_ADC_SAMPLINGTIME_112CYCLES
AnnaBridge 161:aa5281ff4a02 3252 * @arg @ref LL_ADC_SAMPLINGTIME_144CYCLES
AnnaBridge 161:aa5281ff4a02 3253 * @arg @ref LL_ADC_SAMPLINGTIME_480CYCLES
AnnaBridge 161:aa5281ff4a02 3254 * @retval None
AnnaBridge 161:aa5281ff4a02 3255 */
AnnaBridge 161:aa5281ff4a02 3256 __STATIC_INLINE void LL_ADC_SetChannelSamplingTime(ADC_TypeDef *ADCx, uint32_t Channel, uint32_t SamplingTime)
AnnaBridge 161:aa5281ff4a02 3257 {
AnnaBridge 161:aa5281ff4a02 3258 /* Set bits with content of parameter "SamplingTime" with bits position */
AnnaBridge 161:aa5281ff4a02 3259 /* in register and register position depending on parameter "Channel". */
AnnaBridge 161:aa5281ff4a02 3260 /* Parameter "Channel" is used with masks because containing */
AnnaBridge 161:aa5281ff4a02 3261 /* other bits reserved for other purpose. */
AnnaBridge 161:aa5281ff4a02 3262 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->SMPR1, __ADC_MASK_SHIFT(Channel, ADC_CHANNEL_SMPRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 3263
AnnaBridge 161:aa5281ff4a02 3264 MODIFY_REG(*preg,
AnnaBridge 161:aa5281ff4a02 3265 ADC_SMPR2_SMP0 << __ADC_MASK_SHIFT(Channel, ADC_CHANNEL_SMPx_BITOFFSET_MASK),
AnnaBridge 161:aa5281ff4a02 3266 SamplingTime << __ADC_MASK_SHIFT(Channel, ADC_CHANNEL_SMPx_BITOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 3267 }
AnnaBridge 161:aa5281ff4a02 3268
AnnaBridge 161:aa5281ff4a02 3269 /**
AnnaBridge 161:aa5281ff4a02 3270 * @brief Get sampling time of the selected ADC channel
AnnaBridge 161:aa5281ff4a02 3271 * Unit: ADC clock cycles.
AnnaBridge 161:aa5281ff4a02 3272 * @note On this device, sampling time is on channel scope: independently
AnnaBridge 161:aa5281ff4a02 3273 * of channel mapped on ADC group regular or injected.
AnnaBridge 161:aa5281ff4a02 3274 * @note Conversion time is the addition of sampling time and processing time.
AnnaBridge 161:aa5281ff4a02 3275 * Refer to reference manual for ADC processing time of
AnnaBridge 161:aa5281ff4a02 3276 * this STM32 serie.
AnnaBridge 161:aa5281ff4a02 3277 * @rmtoll SMPR1 SMP18 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3278 * SMPR1 SMP17 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3279 * SMPR1 SMP16 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3280 * SMPR1 SMP15 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3281 * SMPR1 SMP14 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3282 * SMPR1 SMP13 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3283 * SMPR1 SMP12 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3284 * SMPR1 SMP11 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3285 * SMPR1 SMP10 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3286 * SMPR2 SMP9 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3287 * SMPR2 SMP8 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3288 * SMPR2 SMP7 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3289 * SMPR2 SMP6 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3290 * SMPR2 SMP5 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3291 * SMPR2 SMP4 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3292 * SMPR2 SMP3 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3293 * SMPR2 SMP2 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3294 * SMPR2 SMP1 LL_ADC_GetChannelSamplingTime\n
AnnaBridge 161:aa5281ff4a02 3295 * SMPR2 SMP0 LL_ADC_GetChannelSamplingTime
AnnaBridge 161:aa5281ff4a02 3296 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3297 * @param Channel This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3298 * @arg @ref LL_ADC_CHANNEL_0
AnnaBridge 161:aa5281ff4a02 3299 * @arg @ref LL_ADC_CHANNEL_1
AnnaBridge 161:aa5281ff4a02 3300 * @arg @ref LL_ADC_CHANNEL_2
AnnaBridge 161:aa5281ff4a02 3301 * @arg @ref LL_ADC_CHANNEL_3
AnnaBridge 161:aa5281ff4a02 3302 * @arg @ref LL_ADC_CHANNEL_4
AnnaBridge 161:aa5281ff4a02 3303 * @arg @ref LL_ADC_CHANNEL_5
AnnaBridge 161:aa5281ff4a02 3304 * @arg @ref LL_ADC_CHANNEL_6
AnnaBridge 161:aa5281ff4a02 3305 * @arg @ref LL_ADC_CHANNEL_7
AnnaBridge 161:aa5281ff4a02 3306 * @arg @ref LL_ADC_CHANNEL_8
AnnaBridge 161:aa5281ff4a02 3307 * @arg @ref LL_ADC_CHANNEL_9
AnnaBridge 161:aa5281ff4a02 3308 * @arg @ref LL_ADC_CHANNEL_10
AnnaBridge 161:aa5281ff4a02 3309 * @arg @ref LL_ADC_CHANNEL_11
AnnaBridge 161:aa5281ff4a02 3310 * @arg @ref LL_ADC_CHANNEL_12
AnnaBridge 161:aa5281ff4a02 3311 * @arg @ref LL_ADC_CHANNEL_13
AnnaBridge 161:aa5281ff4a02 3312 * @arg @ref LL_ADC_CHANNEL_14
AnnaBridge 161:aa5281ff4a02 3313 * @arg @ref LL_ADC_CHANNEL_15
AnnaBridge 161:aa5281ff4a02 3314 * @arg @ref LL_ADC_CHANNEL_16
AnnaBridge 161:aa5281ff4a02 3315 * @arg @ref LL_ADC_CHANNEL_17
AnnaBridge 161:aa5281ff4a02 3316 * @arg @ref LL_ADC_CHANNEL_18
AnnaBridge 161:aa5281ff4a02 3317 * @arg @ref LL_ADC_CHANNEL_VREFINT (1)
AnnaBridge 161:aa5281ff4a02 3318 * @arg @ref LL_ADC_CHANNEL_TEMPSENSOR (1)(2)
AnnaBridge 161:aa5281ff4a02 3319 * @arg @ref LL_ADC_CHANNEL_VBAT (1)
AnnaBridge 161:aa5281ff4a02 3320 *
AnnaBridge 161:aa5281ff4a02 3321 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 3322 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 3323 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3324 * @arg @ref LL_ADC_SAMPLINGTIME_3CYCLES
AnnaBridge 161:aa5281ff4a02 3325 * @arg @ref LL_ADC_SAMPLINGTIME_15CYCLES
AnnaBridge 161:aa5281ff4a02 3326 * @arg @ref LL_ADC_SAMPLINGTIME_28CYCLES
AnnaBridge 161:aa5281ff4a02 3327 * @arg @ref LL_ADC_SAMPLINGTIME_56CYCLES
AnnaBridge 161:aa5281ff4a02 3328 * @arg @ref LL_ADC_SAMPLINGTIME_84CYCLES
AnnaBridge 161:aa5281ff4a02 3329 * @arg @ref LL_ADC_SAMPLINGTIME_112CYCLES
AnnaBridge 161:aa5281ff4a02 3330 * @arg @ref LL_ADC_SAMPLINGTIME_144CYCLES
AnnaBridge 161:aa5281ff4a02 3331 * @arg @ref LL_ADC_SAMPLINGTIME_480CYCLES
AnnaBridge 161:aa5281ff4a02 3332 */
AnnaBridge 161:aa5281ff4a02 3333 __STATIC_INLINE uint32_t LL_ADC_GetChannelSamplingTime(ADC_TypeDef *ADCx, uint32_t Channel)
AnnaBridge 161:aa5281ff4a02 3334 {
AnnaBridge 161:aa5281ff4a02 3335 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->SMPR1, __ADC_MASK_SHIFT(Channel, ADC_CHANNEL_SMPRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 3336
AnnaBridge 161:aa5281ff4a02 3337 return (uint32_t)(READ_BIT(*preg,
AnnaBridge 161:aa5281ff4a02 3338 ADC_SMPR2_SMP0 << __ADC_MASK_SHIFT(Channel, ADC_CHANNEL_SMPx_BITOFFSET_MASK))
AnnaBridge 161:aa5281ff4a02 3339 >> __ADC_MASK_SHIFT(Channel, ADC_CHANNEL_SMPx_BITOFFSET_MASK)
AnnaBridge 161:aa5281ff4a02 3340 );
AnnaBridge 161:aa5281ff4a02 3341 }
AnnaBridge 161:aa5281ff4a02 3342
AnnaBridge 161:aa5281ff4a02 3343 /**
AnnaBridge 161:aa5281ff4a02 3344 * @}
AnnaBridge 161:aa5281ff4a02 3345 */
AnnaBridge 161:aa5281ff4a02 3346
AnnaBridge 161:aa5281ff4a02 3347 /** @defgroup ADC_LL_EF_Configuration_ADC_AnalogWatchdog Configuration of ADC transversal scope: analog watchdog
AnnaBridge 161:aa5281ff4a02 3348 * @{
AnnaBridge 161:aa5281ff4a02 3349 */
AnnaBridge 161:aa5281ff4a02 3350
AnnaBridge 161:aa5281ff4a02 3351 /**
AnnaBridge 161:aa5281ff4a02 3352 * @brief Set ADC analog watchdog monitored channels:
AnnaBridge 161:aa5281ff4a02 3353 * a single channel or all channels,
AnnaBridge 161:aa5281ff4a02 3354 * on ADC groups regular and-or injected.
AnnaBridge 161:aa5281ff4a02 3355 * @note Once monitored channels are selected, analog watchdog
AnnaBridge 161:aa5281ff4a02 3356 * is enabled.
AnnaBridge 161:aa5281ff4a02 3357 * @note In case of need to define a single channel to monitor
AnnaBridge 161:aa5281ff4a02 3358 * with analog watchdog from sequencer channel definition,
AnnaBridge 161:aa5281ff4a02 3359 * use helper macro @ref __LL_ADC_ANALOGWD_CHANNEL_GROUP().
AnnaBridge 161:aa5281ff4a02 3360 * @note On this STM32 serie, there is only 1 kind of analog watchdog
AnnaBridge 161:aa5281ff4a02 3361 * instance:
AnnaBridge 161:aa5281ff4a02 3362 * - AWD standard (instance AWD1):
AnnaBridge 161:aa5281ff4a02 3363 * - channels monitored: can monitor 1 channel or all channels.
AnnaBridge 161:aa5281ff4a02 3364 * - groups monitored: ADC groups regular and-or injected.
AnnaBridge 161:aa5281ff4a02 3365 * - resolution: resolution is not limited (corresponds to
AnnaBridge 161:aa5281ff4a02 3366 * ADC resolution configured).
AnnaBridge 161:aa5281ff4a02 3367 * @rmtoll CR1 AWD1CH LL_ADC_SetAnalogWDMonitChannels\n
AnnaBridge 161:aa5281ff4a02 3368 * CR1 AWD1SGL LL_ADC_SetAnalogWDMonitChannels\n
AnnaBridge 161:aa5281ff4a02 3369 * CR1 AWD1EN LL_ADC_SetAnalogWDMonitChannels
AnnaBridge 161:aa5281ff4a02 3370 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3371 * @param AWDChannelGroup This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3372 * @arg @ref LL_ADC_AWD_DISABLE
AnnaBridge 161:aa5281ff4a02 3373 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_REG
AnnaBridge 161:aa5281ff4a02 3374 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_INJ
AnnaBridge 161:aa5281ff4a02 3375 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_REG_INJ
AnnaBridge 161:aa5281ff4a02 3376 * @arg @ref LL_ADC_AWD_CHANNEL_0_REG
AnnaBridge 161:aa5281ff4a02 3377 * @arg @ref LL_ADC_AWD_CHANNEL_0_INJ
AnnaBridge 161:aa5281ff4a02 3378 * @arg @ref LL_ADC_AWD_CHANNEL_0_REG_INJ
AnnaBridge 161:aa5281ff4a02 3379 * @arg @ref LL_ADC_AWD_CHANNEL_1_REG
AnnaBridge 161:aa5281ff4a02 3380 * @arg @ref LL_ADC_AWD_CHANNEL_1_INJ
AnnaBridge 161:aa5281ff4a02 3381 * @arg @ref LL_ADC_AWD_CHANNEL_1_REG_INJ
AnnaBridge 161:aa5281ff4a02 3382 * @arg @ref LL_ADC_AWD_CHANNEL_2_REG
AnnaBridge 161:aa5281ff4a02 3383 * @arg @ref LL_ADC_AWD_CHANNEL_2_INJ
AnnaBridge 161:aa5281ff4a02 3384 * @arg @ref LL_ADC_AWD_CHANNEL_2_REG_INJ
AnnaBridge 161:aa5281ff4a02 3385 * @arg @ref LL_ADC_AWD_CHANNEL_3_REG
AnnaBridge 161:aa5281ff4a02 3386 * @arg @ref LL_ADC_AWD_CHANNEL_3_INJ
AnnaBridge 161:aa5281ff4a02 3387 * @arg @ref LL_ADC_AWD_CHANNEL_3_REG_INJ
AnnaBridge 161:aa5281ff4a02 3388 * @arg @ref LL_ADC_AWD_CHANNEL_4_REG
AnnaBridge 161:aa5281ff4a02 3389 * @arg @ref LL_ADC_AWD_CHANNEL_4_INJ
AnnaBridge 161:aa5281ff4a02 3390 * @arg @ref LL_ADC_AWD_CHANNEL_4_REG_INJ
AnnaBridge 161:aa5281ff4a02 3391 * @arg @ref LL_ADC_AWD_CHANNEL_5_REG
AnnaBridge 161:aa5281ff4a02 3392 * @arg @ref LL_ADC_AWD_CHANNEL_5_INJ
AnnaBridge 161:aa5281ff4a02 3393 * @arg @ref LL_ADC_AWD_CHANNEL_5_REG_INJ
AnnaBridge 161:aa5281ff4a02 3394 * @arg @ref LL_ADC_AWD_CHANNEL_6_REG
AnnaBridge 161:aa5281ff4a02 3395 * @arg @ref LL_ADC_AWD_CHANNEL_6_INJ
AnnaBridge 161:aa5281ff4a02 3396 * @arg @ref LL_ADC_AWD_CHANNEL_6_REG_INJ
AnnaBridge 161:aa5281ff4a02 3397 * @arg @ref LL_ADC_AWD_CHANNEL_7_REG
AnnaBridge 161:aa5281ff4a02 3398 * @arg @ref LL_ADC_AWD_CHANNEL_7_INJ
AnnaBridge 161:aa5281ff4a02 3399 * @arg @ref LL_ADC_AWD_CHANNEL_7_REG_INJ
AnnaBridge 161:aa5281ff4a02 3400 * @arg @ref LL_ADC_AWD_CHANNEL_8_REG
AnnaBridge 161:aa5281ff4a02 3401 * @arg @ref LL_ADC_AWD_CHANNEL_8_INJ
AnnaBridge 161:aa5281ff4a02 3402 * @arg @ref LL_ADC_AWD_CHANNEL_8_REG_INJ
AnnaBridge 161:aa5281ff4a02 3403 * @arg @ref LL_ADC_AWD_CHANNEL_9_REG
AnnaBridge 161:aa5281ff4a02 3404 * @arg @ref LL_ADC_AWD_CHANNEL_9_INJ
AnnaBridge 161:aa5281ff4a02 3405 * @arg @ref LL_ADC_AWD_CHANNEL_9_REG_INJ
AnnaBridge 161:aa5281ff4a02 3406 * @arg @ref LL_ADC_AWD_CHANNEL_10_REG
AnnaBridge 161:aa5281ff4a02 3407 * @arg @ref LL_ADC_AWD_CHANNEL_10_INJ
AnnaBridge 161:aa5281ff4a02 3408 * @arg @ref LL_ADC_AWD_CHANNEL_10_REG_INJ
AnnaBridge 161:aa5281ff4a02 3409 * @arg @ref LL_ADC_AWD_CHANNEL_11_REG
AnnaBridge 161:aa5281ff4a02 3410 * @arg @ref LL_ADC_AWD_CHANNEL_11_INJ
AnnaBridge 161:aa5281ff4a02 3411 * @arg @ref LL_ADC_AWD_CHANNEL_11_REG_INJ
AnnaBridge 161:aa5281ff4a02 3412 * @arg @ref LL_ADC_AWD_CHANNEL_12_REG
AnnaBridge 161:aa5281ff4a02 3413 * @arg @ref LL_ADC_AWD_CHANNEL_12_INJ
AnnaBridge 161:aa5281ff4a02 3414 * @arg @ref LL_ADC_AWD_CHANNEL_12_REG_INJ
AnnaBridge 161:aa5281ff4a02 3415 * @arg @ref LL_ADC_AWD_CHANNEL_13_REG
AnnaBridge 161:aa5281ff4a02 3416 * @arg @ref LL_ADC_AWD_CHANNEL_13_INJ
AnnaBridge 161:aa5281ff4a02 3417 * @arg @ref LL_ADC_AWD_CHANNEL_13_REG_INJ
AnnaBridge 161:aa5281ff4a02 3418 * @arg @ref LL_ADC_AWD_CHANNEL_14_REG
AnnaBridge 161:aa5281ff4a02 3419 * @arg @ref LL_ADC_AWD_CHANNEL_14_INJ
AnnaBridge 161:aa5281ff4a02 3420 * @arg @ref LL_ADC_AWD_CHANNEL_14_REG_INJ
AnnaBridge 161:aa5281ff4a02 3421 * @arg @ref LL_ADC_AWD_CHANNEL_15_REG
AnnaBridge 161:aa5281ff4a02 3422 * @arg @ref LL_ADC_AWD_CHANNEL_15_INJ
AnnaBridge 161:aa5281ff4a02 3423 * @arg @ref LL_ADC_AWD_CHANNEL_15_REG_INJ
AnnaBridge 161:aa5281ff4a02 3424 * @arg @ref LL_ADC_AWD_CHANNEL_16_REG
AnnaBridge 161:aa5281ff4a02 3425 * @arg @ref LL_ADC_AWD_CHANNEL_16_INJ
AnnaBridge 161:aa5281ff4a02 3426 * @arg @ref LL_ADC_AWD_CHANNEL_16_REG_INJ
AnnaBridge 161:aa5281ff4a02 3427 * @arg @ref LL_ADC_AWD_CHANNEL_17_REG
AnnaBridge 161:aa5281ff4a02 3428 * @arg @ref LL_ADC_AWD_CHANNEL_17_INJ
AnnaBridge 161:aa5281ff4a02 3429 * @arg @ref LL_ADC_AWD_CHANNEL_17_REG_INJ
AnnaBridge 161:aa5281ff4a02 3430 * @arg @ref LL_ADC_AWD_CHANNEL_18_REG
AnnaBridge 161:aa5281ff4a02 3431 * @arg @ref LL_ADC_AWD_CHANNEL_18_INJ
AnnaBridge 161:aa5281ff4a02 3432 * @arg @ref LL_ADC_AWD_CHANNEL_18_REG_INJ
AnnaBridge 161:aa5281ff4a02 3433 * @arg @ref LL_ADC_AWD_CH_VREFINT_REG (1)
AnnaBridge 161:aa5281ff4a02 3434 * @arg @ref LL_ADC_AWD_CH_VREFINT_INJ (1)
AnnaBridge 161:aa5281ff4a02 3435 * @arg @ref LL_ADC_AWD_CH_VREFINT_REG_INJ (1)
AnnaBridge 161:aa5281ff4a02 3436 * @arg @ref LL_ADC_AWD_CH_TEMPSENSOR_REG (1)(2)
AnnaBridge 161:aa5281ff4a02 3437 * @arg @ref LL_ADC_AWD_CH_TEMPSENSOR_INJ (1)(2)
AnnaBridge 161:aa5281ff4a02 3438 * @arg @ref LL_ADC_AWD_CH_TEMPSENSOR_REG_INJ (1)(2)
AnnaBridge 161:aa5281ff4a02 3439 * @arg @ref LL_ADC_AWD_CH_VBAT_REG (1)
AnnaBridge 161:aa5281ff4a02 3440 * @arg @ref LL_ADC_AWD_CH_VBAT_INJ (1)
AnnaBridge 161:aa5281ff4a02 3441 * @arg @ref LL_ADC_AWD_CH_VBAT_REG_INJ (1)
AnnaBridge 161:aa5281ff4a02 3442 *
AnnaBridge 161:aa5281ff4a02 3443 * (1) On STM32F4, parameter available only on ADC instance: ADC1.\n
AnnaBridge 161:aa5281ff4a02 3444 * (2) On devices STM32F42x and STM32F43x, limitation: this internal channel is shared between temperature sensor and Vbat, only 1 measurement path must be enabled.
AnnaBridge 161:aa5281ff4a02 3445 * @retval None
AnnaBridge 161:aa5281ff4a02 3446 */
AnnaBridge 161:aa5281ff4a02 3447 __STATIC_INLINE void LL_ADC_SetAnalogWDMonitChannels(ADC_TypeDef *ADCx, uint32_t AWDChannelGroup)
AnnaBridge 161:aa5281ff4a02 3448 {
AnnaBridge 161:aa5281ff4a02 3449 MODIFY_REG(ADCx->CR1,
AnnaBridge 161:aa5281ff4a02 3450 (ADC_CR1_AWDEN | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL | ADC_CR1_AWDCH),
AnnaBridge 161:aa5281ff4a02 3451 AWDChannelGroup);
AnnaBridge 161:aa5281ff4a02 3452 }
AnnaBridge 161:aa5281ff4a02 3453
AnnaBridge 161:aa5281ff4a02 3454 /**
AnnaBridge 161:aa5281ff4a02 3455 * @brief Get ADC analog watchdog monitored channel.
AnnaBridge 161:aa5281ff4a02 3456 * @note Usage of the returned channel number:
AnnaBridge 161:aa5281ff4a02 3457 * - To reinject this channel into another function LL_ADC_xxx:
AnnaBridge 161:aa5281ff4a02 3458 * the returned channel number is only partly formatted on definition
AnnaBridge 161:aa5281ff4a02 3459 * of literals LL_ADC_CHANNEL_x. Therefore, it has to be compared
AnnaBridge 161:aa5281ff4a02 3460 * with parts of literals LL_ADC_CHANNEL_x or using
AnnaBridge 161:aa5281ff4a02 3461 * helper macro @ref __LL_ADC_CHANNEL_TO_DECIMAL_NB().
AnnaBridge 161:aa5281ff4a02 3462 * Then the selected literal LL_ADC_CHANNEL_x can be used
AnnaBridge 161:aa5281ff4a02 3463 * as parameter for another function.
AnnaBridge 161:aa5281ff4a02 3464 * - To get the channel number in decimal format:
AnnaBridge 161:aa5281ff4a02 3465 * process the returned value with the helper macro
AnnaBridge 161:aa5281ff4a02 3466 * @ref __LL_ADC_CHANNEL_TO_DECIMAL_NB().
AnnaBridge 161:aa5281ff4a02 3467 * Applicable only when the analog watchdog is set to monitor
AnnaBridge 161:aa5281ff4a02 3468 * one channel.
AnnaBridge 161:aa5281ff4a02 3469 * @note On this STM32 serie, there is only 1 kind of analog watchdog
AnnaBridge 161:aa5281ff4a02 3470 * instance:
AnnaBridge 161:aa5281ff4a02 3471 * - AWD standard (instance AWD1):
AnnaBridge 161:aa5281ff4a02 3472 * - channels monitored: can monitor 1 channel or all channels.
AnnaBridge 161:aa5281ff4a02 3473 * - groups monitored: ADC groups regular and-or injected.
AnnaBridge 161:aa5281ff4a02 3474 * - resolution: resolution is not limited (corresponds to
AnnaBridge 161:aa5281ff4a02 3475 * ADC resolution configured).
AnnaBridge 161:aa5281ff4a02 3476 * @rmtoll CR1 AWD1CH LL_ADC_GetAnalogWDMonitChannels\n
AnnaBridge 161:aa5281ff4a02 3477 * CR1 AWD1SGL LL_ADC_GetAnalogWDMonitChannels\n
AnnaBridge 161:aa5281ff4a02 3478 * CR1 AWD1EN LL_ADC_GetAnalogWDMonitChannels
AnnaBridge 161:aa5281ff4a02 3479 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3480 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3481 * @arg @ref LL_ADC_AWD_DISABLE
AnnaBridge 161:aa5281ff4a02 3482 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_REG
AnnaBridge 161:aa5281ff4a02 3483 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_INJ
AnnaBridge 161:aa5281ff4a02 3484 * @arg @ref LL_ADC_AWD_ALL_CHANNELS_REG_INJ
AnnaBridge 161:aa5281ff4a02 3485 * @arg @ref LL_ADC_AWD_CHANNEL_0_REG
AnnaBridge 161:aa5281ff4a02 3486 * @arg @ref LL_ADC_AWD_CHANNEL_0_INJ
AnnaBridge 161:aa5281ff4a02 3487 * @arg @ref LL_ADC_AWD_CHANNEL_0_REG_INJ
AnnaBridge 161:aa5281ff4a02 3488 * @arg @ref LL_ADC_AWD_CHANNEL_1_REG
AnnaBridge 161:aa5281ff4a02 3489 * @arg @ref LL_ADC_AWD_CHANNEL_1_INJ
AnnaBridge 161:aa5281ff4a02 3490 * @arg @ref LL_ADC_AWD_CHANNEL_1_REG_INJ
AnnaBridge 161:aa5281ff4a02 3491 * @arg @ref LL_ADC_AWD_CHANNEL_2_REG
AnnaBridge 161:aa5281ff4a02 3492 * @arg @ref LL_ADC_AWD_CHANNEL_2_INJ
AnnaBridge 161:aa5281ff4a02 3493 * @arg @ref LL_ADC_AWD_CHANNEL_2_REG_INJ
AnnaBridge 161:aa5281ff4a02 3494 * @arg @ref LL_ADC_AWD_CHANNEL_3_REG
AnnaBridge 161:aa5281ff4a02 3495 * @arg @ref LL_ADC_AWD_CHANNEL_3_INJ
AnnaBridge 161:aa5281ff4a02 3496 * @arg @ref LL_ADC_AWD_CHANNEL_3_REG_INJ
AnnaBridge 161:aa5281ff4a02 3497 * @arg @ref LL_ADC_AWD_CHANNEL_4_REG
AnnaBridge 161:aa5281ff4a02 3498 * @arg @ref LL_ADC_AWD_CHANNEL_4_INJ
AnnaBridge 161:aa5281ff4a02 3499 * @arg @ref LL_ADC_AWD_CHANNEL_4_REG_INJ
AnnaBridge 161:aa5281ff4a02 3500 * @arg @ref LL_ADC_AWD_CHANNEL_5_REG
AnnaBridge 161:aa5281ff4a02 3501 * @arg @ref LL_ADC_AWD_CHANNEL_5_INJ
AnnaBridge 161:aa5281ff4a02 3502 * @arg @ref LL_ADC_AWD_CHANNEL_5_REG_INJ
AnnaBridge 161:aa5281ff4a02 3503 * @arg @ref LL_ADC_AWD_CHANNEL_6_REG
AnnaBridge 161:aa5281ff4a02 3504 * @arg @ref LL_ADC_AWD_CHANNEL_6_INJ
AnnaBridge 161:aa5281ff4a02 3505 * @arg @ref LL_ADC_AWD_CHANNEL_6_REG_INJ
AnnaBridge 161:aa5281ff4a02 3506 * @arg @ref LL_ADC_AWD_CHANNEL_7_REG
AnnaBridge 161:aa5281ff4a02 3507 * @arg @ref LL_ADC_AWD_CHANNEL_7_INJ
AnnaBridge 161:aa5281ff4a02 3508 * @arg @ref LL_ADC_AWD_CHANNEL_7_REG_INJ
AnnaBridge 161:aa5281ff4a02 3509 * @arg @ref LL_ADC_AWD_CHANNEL_8_REG
AnnaBridge 161:aa5281ff4a02 3510 * @arg @ref LL_ADC_AWD_CHANNEL_8_INJ
AnnaBridge 161:aa5281ff4a02 3511 * @arg @ref LL_ADC_AWD_CHANNEL_8_REG_INJ
AnnaBridge 161:aa5281ff4a02 3512 * @arg @ref LL_ADC_AWD_CHANNEL_9_REG
AnnaBridge 161:aa5281ff4a02 3513 * @arg @ref LL_ADC_AWD_CHANNEL_9_INJ
AnnaBridge 161:aa5281ff4a02 3514 * @arg @ref LL_ADC_AWD_CHANNEL_9_REG_INJ
AnnaBridge 161:aa5281ff4a02 3515 * @arg @ref LL_ADC_AWD_CHANNEL_10_REG
AnnaBridge 161:aa5281ff4a02 3516 * @arg @ref LL_ADC_AWD_CHANNEL_10_INJ
AnnaBridge 161:aa5281ff4a02 3517 * @arg @ref LL_ADC_AWD_CHANNEL_10_REG_INJ
AnnaBridge 161:aa5281ff4a02 3518 * @arg @ref LL_ADC_AWD_CHANNEL_11_REG
AnnaBridge 161:aa5281ff4a02 3519 * @arg @ref LL_ADC_AWD_CHANNEL_11_INJ
AnnaBridge 161:aa5281ff4a02 3520 * @arg @ref LL_ADC_AWD_CHANNEL_11_REG_INJ
AnnaBridge 161:aa5281ff4a02 3521 * @arg @ref LL_ADC_AWD_CHANNEL_12_REG
AnnaBridge 161:aa5281ff4a02 3522 * @arg @ref LL_ADC_AWD_CHANNEL_12_INJ
AnnaBridge 161:aa5281ff4a02 3523 * @arg @ref LL_ADC_AWD_CHANNEL_12_REG_INJ
AnnaBridge 161:aa5281ff4a02 3524 * @arg @ref LL_ADC_AWD_CHANNEL_13_REG
AnnaBridge 161:aa5281ff4a02 3525 * @arg @ref LL_ADC_AWD_CHANNEL_13_INJ
AnnaBridge 161:aa5281ff4a02 3526 * @arg @ref LL_ADC_AWD_CHANNEL_13_REG_INJ
AnnaBridge 161:aa5281ff4a02 3527 * @arg @ref LL_ADC_AWD_CHANNEL_14_REG
AnnaBridge 161:aa5281ff4a02 3528 * @arg @ref LL_ADC_AWD_CHANNEL_14_INJ
AnnaBridge 161:aa5281ff4a02 3529 * @arg @ref LL_ADC_AWD_CHANNEL_14_REG_INJ
AnnaBridge 161:aa5281ff4a02 3530 * @arg @ref LL_ADC_AWD_CHANNEL_15_REG
AnnaBridge 161:aa5281ff4a02 3531 * @arg @ref LL_ADC_AWD_CHANNEL_15_INJ
AnnaBridge 161:aa5281ff4a02 3532 * @arg @ref LL_ADC_AWD_CHANNEL_15_REG_INJ
AnnaBridge 161:aa5281ff4a02 3533 * @arg @ref LL_ADC_AWD_CHANNEL_16_REG
AnnaBridge 161:aa5281ff4a02 3534 * @arg @ref LL_ADC_AWD_CHANNEL_16_INJ
AnnaBridge 161:aa5281ff4a02 3535 * @arg @ref LL_ADC_AWD_CHANNEL_16_REG_INJ
AnnaBridge 161:aa5281ff4a02 3536 * @arg @ref LL_ADC_AWD_CHANNEL_17_REG
AnnaBridge 161:aa5281ff4a02 3537 * @arg @ref LL_ADC_AWD_CHANNEL_17_INJ
AnnaBridge 161:aa5281ff4a02 3538 * @arg @ref LL_ADC_AWD_CHANNEL_17_REG_INJ
AnnaBridge 161:aa5281ff4a02 3539 * @arg @ref LL_ADC_AWD_CHANNEL_18_REG
AnnaBridge 161:aa5281ff4a02 3540 * @arg @ref LL_ADC_AWD_CHANNEL_18_INJ
AnnaBridge 161:aa5281ff4a02 3541 * @arg @ref LL_ADC_AWD_CHANNEL_18_REG_INJ
AnnaBridge 161:aa5281ff4a02 3542 */
AnnaBridge 161:aa5281ff4a02 3543 __STATIC_INLINE uint32_t LL_ADC_GetAnalogWDMonitChannels(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3544 {
AnnaBridge 161:aa5281ff4a02 3545 return (uint32_t)(READ_BIT(ADCx->CR1, (ADC_CR1_AWDEN | ADC_CR1_JAWDEN | ADC_CR1_AWDSGL | ADC_CR1_AWDCH)));
AnnaBridge 161:aa5281ff4a02 3546 }
AnnaBridge 161:aa5281ff4a02 3547
AnnaBridge 161:aa5281ff4a02 3548 /**
AnnaBridge 161:aa5281ff4a02 3549 * @brief Set ADC analog watchdog threshold value of threshold
AnnaBridge 161:aa5281ff4a02 3550 * high or low.
AnnaBridge 161:aa5281ff4a02 3551 * @note In case of ADC resolution different of 12 bits,
AnnaBridge 161:aa5281ff4a02 3552 * analog watchdog thresholds data require a specific shift.
AnnaBridge 161:aa5281ff4a02 3553 * Use helper macro @ref __LL_ADC_ANALOGWD_SET_THRESHOLD_RESOLUTION().
AnnaBridge 161:aa5281ff4a02 3554 * @note On this STM32 serie, there is only 1 kind of analog watchdog
AnnaBridge 161:aa5281ff4a02 3555 * instance:
AnnaBridge 161:aa5281ff4a02 3556 * - AWD standard (instance AWD1):
AnnaBridge 161:aa5281ff4a02 3557 * - channels monitored: can monitor 1 channel or all channels.
AnnaBridge 161:aa5281ff4a02 3558 * - groups monitored: ADC groups regular and-or injected.
AnnaBridge 161:aa5281ff4a02 3559 * - resolution: resolution is not limited (corresponds to
AnnaBridge 161:aa5281ff4a02 3560 * ADC resolution configured).
AnnaBridge 161:aa5281ff4a02 3561 * @rmtoll HTR HT LL_ADC_SetAnalogWDThresholds\n
AnnaBridge 161:aa5281ff4a02 3562 * LTR LT LL_ADC_SetAnalogWDThresholds
AnnaBridge 161:aa5281ff4a02 3563 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3564 * @param AWDThresholdsHighLow This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3565 * @arg @ref LL_ADC_AWD_THRESHOLD_HIGH
AnnaBridge 161:aa5281ff4a02 3566 * @arg @ref LL_ADC_AWD_THRESHOLD_LOW
AnnaBridge 163:e59c8e839560 3567 * @param AWDThresholdValue Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 3568 * @retval None
AnnaBridge 161:aa5281ff4a02 3569 */
AnnaBridge 161:aa5281ff4a02 3570 __STATIC_INLINE void LL_ADC_SetAnalogWDThresholds(ADC_TypeDef *ADCx, uint32_t AWDThresholdsHighLow, uint32_t AWDThresholdValue)
AnnaBridge 161:aa5281ff4a02 3571 {
AnnaBridge 161:aa5281ff4a02 3572 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->HTR, AWDThresholdsHighLow);
AnnaBridge 161:aa5281ff4a02 3573
AnnaBridge 161:aa5281ff4a02 3574 MODIFY_REG(*preg,
AnnaBridge 161:aa5281ff4a02 3575 ADC_HTR_HT,
AnnaBridge 161:aa5281ff4a02 3576 AWDThresholdValue);
AnnaBridge 161:aa5281ff4a02 3577 }
AnnaBridge 161:aa5281ff4a02 3578
AnnaBridge 161:aa5281ff4a02 3579 /**
AnnaBridge 161:aa5281ff4a02 3580 * @brief Get ADC analog watchdog threshold value of threshold high or
AnnaBridge 161:aa5281ff4a02 3581 * threshold low.
AnnaBridge 161:aa5281ff4a02 3582 * @note In case of ADC resolution different of 12 bits,
AnnaBridge 161:aa5281ff4a02 3583 * analog watchdog thresholds data require a specific shift.
AnnaBridge 161:aa5281ff4a02 3584 * Use helper macro @ref __LL_ADC_ANALOGWD_GET_THRESHOLD_RESOLUTION().
AnnaBridge 161:aa5281ff4a02 3585 * @rmtoll HTR HT LL_ADC_GetAnalogWDThresholds\n
AnnaBridge 161:aa5281ff4a02 3586 * LTR LT LL_ADC_GetAnalogWDThresholds
AnnaBridge 161:aa5281ff4a02 3587 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3588 * @param AWDThresholdsHighLow This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3589 * @arg @ref LL_ADC_AWD_THRESHOLD_HIGH
AnnaBridge 161:aa5281ff4a02 3590 * @arg @ref LL_ADC_AWD_THRESHOLD_LOW
AnnaBridge 161:aa5281ff4a02 3591 * @retval Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 3592 */
AnnaBridge 161:aa5281ff4a02 3593 __STATIC_INLINE uint32_t LL_ADC_GetAnalogWDThresholds(ADC_TypeDef *ADCx, uint32_t AWDThresholdsHighLow)
AnnaBridge 161:aa5281ff4a02 3594 {
AnnaBridge 161:aa5281ff4a02 3595 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->HTR, AWDThresholdsHighLow);
AnnaBridge 161:aa5281ff4a02 3596
AnnaBridge 161:aa5281ff4a02 3597 return (uint32_t)(READ_BIT(*preg, ADC_HTR_HT));
AnnaBridge 161:aa5281ff4a02 3598 }
AnnaBridge 161:aa5281ff4a02 3599
AnnaBridge 161:aa5281ff4a02 3600 /**
AnnaBridge 161:aa5281ff4a02 3601 * @}
AnnaBridge 161:aa5281ff4a02 3602 */
AnnaBridge 161:aa5281ff4a02 3603
AnnaBridge 161:aa5281ff4a02 3604 /** @defgroup ADC_LL_EF_Configuration_ADC_Multimode Configuration of ADC hierarchical scope: multimode
AnnaBridge 161:aa5281ff4a02 3605 * @{
AnnaBridge 161:aa5281ff4a02 3606 */
AnnaBridge 161:aa5281ff4a02 3607
AnnaBridge 161:aa5281ff4a02 3608 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 3609 /**
AnnaBridge 161:aa5281ff4a02 3610 * @brief Set ADC multimode configuration to operate in independent mode
AnnaBridge 161:aa5281ff4a02 3611 * or multimode (for devices with several ADC instances).
AnnaBridge 161:aa5281ff4a02 3612 * @note If multimode configuration: the selected ADC instance is
AnnaBridge 161:aa5281ff4a02 3613 * either master or slave depending on hardware.
AnnaBridge 161:aa5281ff4a02 3614 * Refer to reference manual.
AnnaBridge 161:aa5281ff4a02 3615 * @rmtoll CCR MULTI LL_ADC_SetMultimode
AnnaBridge 161:aa5281ff4a02 3616 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 3617 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 3618 * @param Multimode This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3619 * @arg @ref LL_ADC_MULTI_INDEPENDENT
AnnaBridge 161:aa5281ff4a02 3620 * @arg @ref LL_ADC_MULTI_DUAL_REG_SIMULT
AnnaBridge 161:aa5281ff4a02 3621 * @arg @ref LL_ADC_MULTI_DUAL_REG_INTERL
AnnaBridge 161:aa5281ff4a02 3622 * @arg @ref LL_ADC_MULTI_DUAL_INJ_SIMULT
AnnaBridge 161:aa5281ff4a02 3623 * @arg @ref LL_ADC_MULTI_DUAL_INJ_ALTERN
AnnaBridge 161:aa5281ff4a02 3624 * @arg @ref LL_ADC_MULTI_DUAL_REG_SIM_INJ_SIM
AnnaBridge 161:aa5281ff4a02 3625 * @arg @ref LL_ADC_MULTI_DUAL_REG_SIM_INJ_ALT
AnnaBridge 161:aa5281ff4a02 3626 * @arg @ref LL_ADC_MULTI_DUAL_REG_INT_INJ_SIM
AnnaBridge 161:aa5281ff4a02 3627 * @arg @ref LL_ADC_MULTI_TRIPLE_REG_SIM_INJ_SIM
AnnaBridge 161:aa5281ff4a02 3628 * @arg @ref LL_ADC_MULTI_TRIPLE_REG_SIM_INJ_ALT
AnnaBridge 161:aa5281ff4a02 3629 * @arg @ref LL_ADC_MULTI_TRIPLE_INJ_SIMULT
AnnaBridge 161:aa5281ff4a02 3630 * @arg @ref LL_ADC_MULTI_TRIPLE_REG_SIMULT
AnnaBridge 161:aa5281ff4a02 3631 * @arg @ref LL_ADC_MULTI_TRIPLE_REG_INTERL
AnnaBridge 161:aa5281ff4a02 3632 * @arg @ref LL_ADC_MULTI_TRIPLE_INJ_ALTERN
AnnaBridge 161:aa5281ff4a02 3633 * @retval None
AnnaBridge 161:aa5281ff4a02 3634 */
AnnaBridge 161:aa5281ff4a02 3635 __STATIC_INLINE void LL_ADC_SetMultimode(ADC_Common_TypeDef *ADCxy_COMMON, uint32_t Multimode)
AnnaBridge 161:aa5281ff4a02 3636 {
AnnaBridge 161:aa5281ff4a02 3637 MODIFY_REG(ADCxy_COMMON->CCR, ADC_CCR_MULTI, Multimode);
AnnaBridge 161:aa5281ff4a02 3638 }
AnnaBridge 161:aa5281ff4a02 3639
AnnaBridge 161:aa5281ff4a02 3640 /**
AnnaBridge 161:aa5281ff4a02 3641 * @brief Get ADC multimode configuration to operate in independent mode
AnnaBridge 161:aa5281ff4a02 3642 * or multimode (for devices with several ADC instances).
AnnaBridge 161:aa5281ff4a02 3643 * @note If multimode configuration: the selected ADC instance is
AnnaBridge 161:aa5281ff4a02 3644 * either master or slave depending on hardware.
AnnaBridge 161:aa5281ff4a02 3645 * Refer to reference manual.
AnnaBridge 161:aa5281ff4a02 3646 * @rmtoll CCR MULTI LL_ADC_GetMultimode
AnnaBridge 161:aa5281ff4a02 3647 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 3648 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 3649 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3650 * @arg @ref LL_ADC_MULTI_INDEPENDENT
AnnaBridge 161:aa5281ff4a02 3651 * @arg @ref LL_ADC_MULTI_DUAL_REG_SIMULT
AnnaBridge 161:aa5281ff4a02 3652 * @arg @ref LL_ADC_MULTI_DUAL_REG_INTERL
AnnaBridge 161:aa5281ff4a02 3653 * @arg @ref LL_ADC_MULTI_DUAL_INJ_SIMULT
AnnaBridge 161:aa5281ff4a02 3654 * @arg @ref LL_ADC_MULTI_DUAL_INJ_ALTERN
AnnaBridge 161:aa5281ff4a02 3655 * @arg @ref LL_ADC_MULTI_DUAL_REG_SIM_INJ_SIM
AnnaBridge 161:aa5281ff4a02 3656 * @arg @ref LL_ADC_MULTI_DUAL_REG_SIM_INJ_ALT
AnnaBridge 161:aa5281ff4a02 3657 * @arg @ref LL_ADC_MULTI_DUAL_REG_INT_INJ_SIM
AnnaBridge 161:aa5281ff4a02 3658 * @arg @ref LL_ADC_MULTI_TRIPLE_REG_SIM_INJ_SIM
AnnaBridge 161:aa5281ff4a02 3659 * @arg @ref LL_ADC_MULTI_TRIPLE_REG_SIM_INJ_ALT
AnnaBridge 161:aa5281ff4a02 3660 * @arg @ref LL_ADC_MULTI_TRIPLE_INJ_SIMULT
AnnaBridge 161:aa5281ff4a02 3661 * @arg @ref LL_ADC_MULTI_TRIPLE_REG_SIMULT
AnnaBridge 161:aa5281ff4a02 3662 * @arg @ref LL_ADC_MULTI_TRIPLE_REG_INTERL
AnnaBridge 161:aa5281ff4a02 3663 * @arg @ref LL_ADC_MULTI_TRIPLE_INJ_ALTERN
AnnaBridge 161:aa5281ff4a02 3664 */
AnnaBridge 161:aa5281ff4a02 3665 __STATIC_INLINE uint32_t LL_ADC_GetMultimode(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 3666 {
AnnaBridge 161:aa5281ff4a02 3667 return (uint32_t)(READ_BIT(ADCxy_COMMON->CCR, ADC_CCR_MULTI));
AnnaBridge 161:aa5281ff4a02 3668 }
AnnaBridge 161:aa5281ff4a02 3669
AnnaBridge 161:aa5281ff4a02 3670 /**
AnnaBridge 161:aa5281ff4a02 3671 * @brief Set ADC multimode conversion data transfer: no transfer
AnnaBridge 161:aa5281ff4a02 3672 * or transfer by DMA.
AnnaBridge 161:aa5281ff4a02 3673 * @note If ADC multimode transfer by DMA is not selected:
AnnaBridge 161:aa5281ff4a02 3674 * each ADC uses its own DMA channel, with its individual
AnnaBridge 161:aa5281ff4a02 3675 * DMA transfer settings.
AnnaBridge 161:aa5281ff4a02 3676 * If ADC multimode transfer by DMA is selected:
AnnaBridge 161:aa5281ff4a02 3677 * One DMA channel is used for both ADC (DMA of ADC master)
AnnaBridge 161:aa5281ff4a02 3678 * Specifies the DMA requests mode:
AnnaBridge 161:aa5281ff4a02 3679 * - Limited mode (One shot mode): DMA transfer requests are stopped
AnnaBridge 161:aa5281ff4a02 3680 * when number of DMA data transfers (number of
AnnaBridge 161:aa5281ff4a02 3681 * ADC conversions) is reached.
AnnaBridge 161:aa5281ff4a02 3682 * This ADC mode is intended to be used with DMA mode non-circular.
AnnaBridge 161:aa5281ff4a02 3683 * - Unlimited mode: DMA transfer requests are unlimited,
AnnaBridge 161:aa5281ff4a02 3684 * whatever number of DMA data transfers (number of
AnnaBridge 161:aa5281ff4a02 3685 * ADC conversions).
AnnaBridge 161:aa5281ff4a02 3686 * This ADC mode is intended to be used with DMA mode circular.
AnnaBridge 161:aa5281ff4a02 3687 * @note If ADC DMA requests mode is set to unlimited and DMA is set to
AnnaBridge 161:aa5281ff4a02 3688 * mode non-circular:
AnnaBridge 161:aa5281ff4a02 3689 * when DMA transfers size will be reached, DMA will stop transfers of
AnnaBridge 161:aa5281ff4a02 3690 * ADC conversions data ADC will raise an overrun error
AnnaBridge 161:aa5281ff4a02 3691 * (overrun flag and interruption if enabled).
AnnaBridge 161:aa5281ff4a02 3692 * @note How to retrieve multimode conversion data:
AnnaBridge 161:aa5281ff4a02 3693 * Whatever multimode transfer by DMA setting: using function
AnnaBridge 161:aa5281ff4a02 3694 * @ref LL_ADC_REG_ReadMultiConversionData32().
AnnaBridge 161:aa5281ff4a02 3695 * If ADC multimode transfer by DMA is selected: conversion data
AnnaBridge 161:aa5281ff4a02 3696 * is a raw data with ADC master and slave concatenated.
AnnaBridge 161:aa5281ff4a02 3697 * A macro is available to get the conversion data of
AnnaBridge 161:aa5281ff4a02 3698 * ADC master or ADC slave: see helper macro
AnnaBridge 161:aa5281ff4a02 3699 * @ref __LL_ADC_MULTI_CONV_DATA_MASTER_SLAVE().
AnnaBridge 161:aa5281ff4a02 3700 * @rmtoll CCR MDMA LL_ADC_SetMultiDMATransfer\n
AnnaBridge 161:aa5281ff4a02 3701 * CCR DDS LL_ADC_SetMultiDMATransfer
AnnaBridge 161:aa5281ff4a02 3702 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 3703 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 3704 * @param MultiDMATransfer This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3705 * @arg @ref LL_ADC_MULTI_REG_DMA_EACH_ADC
AnnaBridge 161:aa5281ff4a02 3706 * @arg @ref LL_ADC_MULTI_REG_DMA_LIMIT_1
AnnaBridge 161:aa5281ff4a02 3707 * @arg @ref LL_ADC_MULTI_REG_DMA_LIMIT_2
AnnaBridge 161:aa5281ff4a02 3708 * @arg @ref LL_ADC_MULTI_REG_DMA_LIMIT_3
AnnaBridge 161:aa5281ff4a02 3709 * @arg @ref LL_ADC_MULTI_REG_DMA_UNLMT_1
AnnaBridge 161:aa5281ff4a02 3710 * @arg @ref LL_ADC_MULTI_REG_DMA_UNLMT_2
AnnaBridge 161:aa5281ff4a02 3711 * @arg @ref LL_ADC_MULTI_REG_DMA_UNLMT_3
AnnaBridge 161:aa5281ff4a02 3712 * @retval None
AnnaBridge 161:aa5281ff4a02 3713 */
AnnaBridge 161:aa5281ff4a02 3714 __STATIC_INLINE void LL_ADC_SetMultiDMATransfer(ADC_Common_TypeDef *ADCxy_COMMON, uint32_t MultiDMATransfer)
AnnaBridge 161:aa5281ff4a02 3715 {
AnnaBridge 161:aa5281ff4a02 3716 MODIFY_REG(ADCxy_COMMON->CCR, ADC_CCR_DMA | ADC_CCR_DDS, MultiDMATransfer);
AnnaBridge 161:aa5281ff4a02 3717 }
AnnaBridge 161:aa5281ff4a02 3718
AnnaBridge 161:aa5281ff4a02 3719 /**
AnnaBridge 161:aa5281ff4a02 3720 * @brief Get ADC multimode conversion data transfer: no transfer
AnnaBridge 161:aa5281ff4a02 3721 * or transfer by DMA.
AnnaBridge 161:aa5281ff4a02 3722 * @note If ADC multimode transfer by DMA is not selected:
AnnaBridge 161:aa5281ff4a02 3723 * each ADC uses its own DMA channel, with its individual
AnnaBridge 161:aa5281ff4a02 3724 * DMA transfer settings.
AnnaBridge 161:aa5281ff4a02 3725 * If ADC multimode transfer by DMA is selected:
AnnaBridge 161:aa5281ff4a02 3726 * One DMA channel is used for both ADC (DMA of ADC master)
AnnaBridge 161:aa5281ff4a02 3727 * Specifies the DMA requests mode:
AnnaBridge 161:aa5281ff4a02 3728 * - Limited mode (One shot mode): DMA transfer requests are stopped
AnnaBridge 161:aa5281ff4a02 3729 * when number of DMA data transfers (number of
AnnaBridge 161:aa5281ff4a02 3730 * ADC conversions) is reached.
AnnaBridge 161:aa5281ff4a02 3731 * This ADC mode is intended to be used with DMA mode non-circular.
AnnaBridge 161:aa5281ff4a02 3732 * - Unlimited mode: DMA transfer requests are unlimited,
AnnaBridge 161:aa5281ff4a02 3733 * whatever number of DMA data transfers (number of
AnnaBridge 161:aa5281ff4a02 3734 * ADC conversions).
AnnaBridge 161:aa5281ff4a02 3735 * This ADC mode is intended to be used with DMA mode circular.
AnnaBridge 161:aa5281ff4a02 3736 * @note If ADC DMA requests mode is set to unlimited and DMA is set to
AnnaBridge 161:aa5281ff4a02 3737 * mode non-circular:
AnnaBridge 161:aa5281ff4a02 3738 * when DMA transfers size will be reached, DMA will stop transfers of
AnnaBridge 161:aa5281ff4a02 3739 * ADC conversions data ADC will raise an overrun error
AnnaBridge 161:aa5281ff4a02 3740 * (overrun flag and interruption if enabled).
AnnaBridge 161:aa5281ff4a02 3741 * @note How to retrieve multimode conversion data:
AnnaBridge 161:aa5281ff4a02 3742 * Whatever multimode transfer by DMA setting: using function
AnnaBridge 161:aa5281ff4a02 3743 * @ref LL_ADC_REG_ReadMultiConversionData32().
AnnaBridge 161:aa5281ff4a02 3744 * If ADC multimode transfer by DMA is selected: conversion data
AnnaBridge 161:aa5281ff4a02 3745 * is a raw data with ADC master and slave concatenated.
AnnaBridge 161:aa5281ff4a02 3746 * A macro is available to get the conversion data of
AnnaBridge 161:aa5281ff4a02 3747 * ADC master or ADC slave: see helper macro
AnnaBridge 161:aa5281ff4a02 3748 * @ref __LL_ADC_MULTI_CONV_DATA_MASTER_SLAVE().
AnnaBridge 161:aa5281ff4a02 3749 * @rmtoll CCR MDMA LL_ADC_GetMultiDMATransfer\n
AnnaBridge 161:aa5281ff4a02 3750 * CCR DDS LL_ADC_GetMultiDMATransfer
AnnaBridge 161:aa5281ff4a02 3751 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 3752 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 3753 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3754 * @arg @ref LL_ADC_MULTI_REG_DMA_EACH_ADC
AnnaBridge 161:aa5281ff4a02 3755 * @arg @ref LL_ADC_MULTI_REG_DMA_LIMIT_1
AnnaBridge 161:aa5281ff4a02 3756 * @arg @ref LL_ADC_MULTI_REG_DMA_LIMIT_2
AnnaBridge 161:aa5281ff4a02 3757 * @arg @ref LL_ADC_MULTI_REG_DMA_LIMIT_3
AnnaBridge 161:aa5281ff4a02 3758 * @arg @ref LL_ADC_MULTI_REG_DMA_UNLMT_1
AnnaBridge 161:aa5281ff4a02 3759 * @arg @ref LL_ADC_MULTI_REG_DMA_UNLMT_2
AnnaBridge 161:aa5281ff4a02 3760 * @arg @ref LL_ADC_MULTI_REG_DMA_UNLMT_3
AnnaBridge 161:aa5281ff4a02 3761 */
AnnaBridge 161:aa5281ff4a02 3762 __STATIC_INLINE uint32_t LL_ADC_GetMultiDMATransfer(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 3763 {
AnnaBridge 161:aa5281ff4a02 3764 return (uint32_t)(READ_BIT(ADCxy_COMMON->CCR, ADC_CCR_DMA | ADC_CCR_DDS));
AnnaBridge 161:aa5281ff4a02 3765 }
AnnaBridge 161:aa5281ff4a02 3766
AnnaBridge 161:aa5281ff4a02 3767 /**
AnnaBridge 161:aa5281ff4a02 3768 * @brief Set ADC multimode delay between 2 sampling phases.
AnnaBridge 161:aa5281ff4a02 3769 * @note The sampling delay range depends on ADC resolution:
AnnaBridge 161:aa5281ff4a02 3770 * - ADC resolution 12 bits can have maximum delay of 12 cycles.
AnnaBridge 161:aa5281ff4a02 3771 * - ADC resolution 10 bits can have maximum delay of 10 cycles.
AnnaBridge 161:aa5281ff4a02 3772 * - ADC resolution 8 bits can have maximum delay of 8 cycles.
AnnaBridge 161:aa5281ff4a02 3773 * - ADC resolution 6 bits can have maximum delay of 6 cycles.
AnnaBridge 161:aa5281ff4a02 3774 * @rmtoll CCR DELAY LL_ADC_SetMultiTwoSamplingDelay
AnnaBridge 161:aa5281ff4a02 3775 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 3776 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 3777 * @param MultiTwoSamplingDelay This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3778 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_5CYCLES
AnnaBridge 161:aa5281ff4a02 3779 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_6CYCLES
AnnaBridge 161:aa5281ff4a02 3780 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_7CYCLES
AnnaBridge 161:aa5281ff4a02 3781 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_8CYCLES
AnnaBridge 161:aa5281ff4a02 3782 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_9CYCLES
AnnaBridge 161:aa5281ff4a02 3783 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_10CYCLES
AnnaBridge 161:aa5281ff4a02 3784 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_11CYCLES
AnnaBridge 161:aa5281ff4a02 3785 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_12CYCLES
AnnaBridge 161:aa5281ff4a02 3786 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_13CYCLES
AnnaBridge 161:aa5281ff4a02 3787 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_14CYCLES
AnnaBridge 161:aa5281ff4a02 3788 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_15CYCLES
AnnaBridge 161:aa5281ff4a02 3789 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_16CYCLES
AnnaBridge 161:aa5281ff4a02 3790 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_17CYCLES
AnnaBridge 161:aa5281ff4a02 3791 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_18CYCLES
AnnaBridge 161:aa5281ff4a02 3792 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_19CYCLES
AnnaBridge 161:aa5281ff4a02 3793 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_20CYCLES
AnnaBridge 161:aa5281ff4a02 3794 * @retval None
AnnaBridge 161:aa5281ff4a02 3795 */
AnnaBridge 161:aa5281ff4a02 3796 __STATIC_INLINE void LL_ADC_SetMultiTwoSamplingDelay(ADC_Common_TypeDef *ADCxy_COMMON, uint32_t MultiTwoSamplingDelay)
AnnaBridge 161:aa5281ff4a02 3797 {
AnnaBridge 161:aa5281ff4a02 3798 MODIFY_REG(ADCxy_COMMON->CCR, ADC_CCR_DELAY, MultiTwoSamplingDelay);
AnnaBridge 161:aa5281ff4a02 3799 }
AnnaBridge 161:aa5281ff4a02 3800
AnnaBridge 161:aa5281ff4a02 3801 /**
AnnaBridge 161:aa5281ff4a02 3802 * @brief Get ADC multimode delay between 2 sampling phases.
AnnaBridge 161:aa5281ff4a02 3803 * @rmtoll CCR DELAY LL_ADC_GetMultiTwoSamplingDelay
AnnaBridge 161:aa5281ff4a02 3804 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 3805 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 3806 * @retval Returned value can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3807 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_5CYCLES
AnnaBridge 161:aa5281ff4a02 3808 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_6CYCLES
AnnaBridge 161:aa5281ff4a02 3809 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_7CYCLES
AnnaBridge 161:aa5281ff4a02 3810 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_8CYCLES
AnnaBridge 161:aa5281ff4a02 3811 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_9CYCLES
AnnaBridge 161:aa5281ff4a02 3812 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_10CYCLES
AnnaBridge 161:aa5281ff4a02 3813 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_11CYCLES
AnnaBridge 161:aa5281ff4a02 3814 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_12CYCLES
AnnaBridge 161:aa5281ff4a02 3815 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_13CYCLES
AnnaBridge 161:aa5281ff4a02 3816 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_14CYCLES
AnnaBridge 161:aa5281ff4a02 3817 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_15CYCLES
AnnaBridge 161:aa5281ff4a02 3818 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_16CYCLES
AnnaBridge 161:aa5281ff4a02 3819 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_17CYCLES
AnnaBridge 161:aa5281ff4a02 3820 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_18CYCLES
AnnaBridge 161:aa5281ff4a02 3821 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_19CYCLES
AnnaBridge 161:aa5281ff4a02 3822 * @arg @ref LL_ADC_MULTI_TWOSMP_DELAY_20CYCLES
AnnaBridge 161:aa5281ff4a02 3823 */
AnnaBridge 161:aa5281ff4a02 3824 __STATIC_INLINE uint32_t LL_ADC_GetMultiTwoSamplingDelay(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 3825 {
AnnaBridge 161:aa5281ff4a02 3826 return (uint32_t)(READ_BIT(ADCxy_COMMON->CCR, ADC_CCR_DELAY));
AnnaBridge 161:aa5281ff4a02 3827 }
AnnaBridge 161:aa5281ff4a02 3828 #endif /* ADC_MULTIMODE_SUPPORT */
AnnaBridge 161:aa5281ff4a02 3829
AnnaBridge 161:aa5281ff4a02 3830 /**
AnnaBridge 161:aa5281ff4a02 3831 * @}
AnnaBridge 161:aa5281ff4a02 3832 */
AnnaBridge 161:aa5281ff4a02 3833 /** @defgroup ADC_LL_EF_Operation_ADC_Instance Operation on ADC hierarchical scope: ADC instance
AnnaBridge 161:aa5281ff4a02 3834 * @{
AnnaBridge 161:aa5281ff4a02 3835 */
AnnaBridge 161:aa5281ff4a02 3836
AnnaBridge 161:aa5281ff4a02 3837 /**
AnnaBridge 161:aa5281ff4a02 3838 * @brief Enable the selected ADC instance.
AnnaBridge 161:aa5281ff4a02 3839 * @note On this STM32 serie, after ADC enable, a delay for
AnnaBridge 161:aa5281ff4a02 3840 * ADC internal analog stabilization is required before performing a
AnnaBridge 161:aa5281ff4a02 3841 * ADC conversion start.
AnnaBridge 161:aa5281ff4a02 3842 * Refer to device datasheet, parameter tSTAB.
AnnaBridge 161:aa5281ff4a02 3843 * @rmtoll CR2 ADON LL_ADC_Enable
AnnaBridge 161:aa5281ff4a02 3844 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3845 * @retval None
AnnaBridge 161:aa5281ff4a02 3846 */
AnnaBridge 161:aa5281ff4a02 3847 __STATIC_INLINE void LL_ADC_Enable(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3848 {
AnnaBridge 161:aa5281ff4a02 3849 SET_BIT(ADCx->CR2, ADC_CR2_ADON);
AnnaBridge 161:aa5281ff4a02 3850 }
AnnaBridge 161:aa5281ff4a02 3851
AnnaBridge 161:aa5281ff4a02 3852 /**
AnnaBridge 161:aa5281ff4a02 3853 * @brief Disable the selected ADC instance.
AnnaBridge 161:aa5281ff4a02 3854 * @rmtoll CR2 ADON LL_ADC_Disable
AnnaBridge 161:aa5281ff4a02 3855 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3856 * @retval None
AnnaBridge 161:aa5281ff4a02 3857 */
AnnaBridge 161:aa5281ff4a02 3858 __STATIC_INLINE void LL_ADC_Disable(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3859 {
AnnaBridge 161:aa5281ff4a02 3860 CLEAR_BIT(ADCx->CR2, ADC_CR2_ADON);
AnnaBridge 161:aa5281ff4a02 3861 }
AnnaBridge 161:aa5281ff4a02 3862
AnnaBridge 161:aa5281ff4a02 3863 /**
AnnaBridge 161:aa5281ff4a02 3864 * @brief Get the selected ADC instance enable state.
AnnaBridge 161:aa5281ff4a02 3865 * @rmtoll CR2 ADON LL_ADC_IsEnabled
AnnaBridge 161:aa5281ff4a02 3866 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3867 * @retval 0: ADC is disabled, 1: ADC is enabled.
AnnaBridge 161:aa5281ff4a02 3868 */
AnnaBridge 161:aa5281ff4a02 3869 __STATIC_INLINE uint32_t LL_ADC_IsEnabled(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3870 {
AnnaBridge 161:aa5281ff4a02 3871 return (READ_BIT(ADCx->CR2, ADC_CR2_ADON) == (ADC_CR2_ADON));
AnnaBridge 161:aa5281ff4a02 3872 }
AnnaBridge 161:aa5281ff4a02 3873
AnnaBridge 161:aa5281ff4a02 3874 /**
AnnaBridge 161:aa5281ff4a02 3875 * @}
AnnaBridge 161:aa5281ff4a02 3876 */
AnnaBridge 161:aa5281ff4a02 3877
AnnaBridge 161:aa5281ff4a02 3878 /** @defgroup ADC_LL_EF_Operation_ADC_Group_Regular Operation on ADC hierarchical scope: group regular
AnnaBridge 161:aa5281ff4a02 3879 * @{
AnnaBridge 161:aa5281ff4a02 3880 */
AnnaBridge 161:aa5281ff4a02 3881
AnnaBridge 161:aa5281ff4a02 3882 /**
AnnaBridge 161:aa5281ff4a02 3883 * @brief Start ADC group regular conversion.
AnnaBridge 161:aa5281ff4a02 3884 * @note On this STM32 serie, this function is relevant only for
AnnaBridge 161:aa5281ff4a02 3885 * internal trigger (SW start), not for external trigger:
AnnaBridge 161:aa5281ff4a02 3886 * - If ADC trigger has been set to software start, ADC conversion
AnnaBridge 161:aa5281ff4a02 3887 * starts immediately.
AnnaBridge 161:aa5281ff4a02 3888 * - If ADC trigger has been set to external trigger, ADC conversion
AnnaBridge 161:aa5281ff4a02 3889 * start must be performed using function
AnnaBridge 161:aa5281ff4a02 3890 * @ref LL_ADC_REG_StartConversionExtTrig().
AnnaBridge 161:aa5281ff4a02 3891 * (if external trigger edge would have been set during ADC other
AnnaBridge 161:aa5281ff4a02 3892 * settings, ADC conversion would start at trigger event
AnnaBridge 161:aa5281ff4a02 3893 * as soon as ADC is enabled).
AnnaBridge 161:aa5281ff4a02 3894 * @rmtoll CR2 SWSTART LL_ADC_REG_StartConversionSWStart
AnnaBridge 161:aa5281ff4a02 3895 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3896 * @retval None
AnnaBridge 161:aa5281ff4a02 3897 */
AnnaBridge 161:aa5281ff4a02 3898 __STATIC_INLINE void LL_ADC_REG_StartConversionSWStart(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3899 {
AnnaBridge 161:aa5281ff4a02 3900 SET_BIT(ADCx->CR2, ADC_CR2_SWSTART);
AnnaBridge 161:aa5281ff4a02 3901 }
AnnaBridge 161:aa5281ff4a02 3902
AnnaBridge 161:aa5281ff4a02 3903 /**
AnnaBridge 161:aa5281ff4a02 3904 * @brief Start ADC group regular conversion from external trigger.
AnnaBridge 161:aa5281ff4a02 3905 * @note ADC conversion will start at next trigger event (on the selected
AnnaBridge 161:aa5281ff4a02 3906 * trigger edge) following the ADC start conversion command.
AnnaBridge 161:aa5281ff4a02 3907 * @note On this STM32 serie, this function is relevant for
AnnaBridge 161:aa5281ff4a02 3908 * ADC conversion start from external trigger.
AnnaBridge 161:aa5281ff4a02 3909 * If internal trigger (SW start) is needed, perform ADC conversion
AnnaBridge 161:aa5281ff4a02 3910 * start using function @ref LL_ADC_REG_StartConversionSWStart().
AnnaBridge 161:aa5281ff4a02 3911 * @rmtoll CR2 EXTEN LL_ADC_REG_StartConversionExtTrig
AnnaBridge 161:aa5281ff4a02 3912 * @param ExternalTriggerEdge This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 3913 * @arg @ref LL_ADC_REG_TRIG_EXT_RISING
AnnaBridge 161:aa5281ff4a02 3914 * @arg @ref LL_ADC_REG_TRIG_EXT_FALLING
AnnaBridge 161:aa5281ff4a02 3915 * @arg @ref LL_ADC_REG_TRIG_EXT_RISINGFALLING
AnnaBridge 161:aa5281ff4a02 3916 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3917 * @retval None
AnnaBridge 161:aa5281ff4a02 3918 */
AnnaBridge 161:aa5281ff4a02 3919 __STATIC_INLINE void LL_ADC_REG_StartConversionExtTrig(ADC_TypeDef *ADCx, uint32_t ExternalTriggerEdge)
AnnaBridge 161:aa5281ff4a02 3920 {
AnnaBridge 161:aa5281ff4a02 3921 SET_BIT(ADCx->CR2, ExternalTriggerEdge);
AnnaBridge 161:aa5281ff4a02 3922 }
AnnaBridge 161:aa5281ff4a02 3923
AnnaBridge 161:aa5281ff4a02 3924 /**
AnnaBridge 161:aa5281ff4a02 3925 * @brief Stop ADC group regular conversion from external trigger.
AnnaBridge 161:aa5281ff4a02 3926 * @note No more ADC conversion will start at next trigger event
AnnaBridge 161:aa5281ff4a02 3927 * following the ADC stop conversion command.
AnnaBridge 161:aa5281ff4a02 3928 * If a conversion is on-going, it will be completed.
AnnaBridge 161:aa5281ff4a02 3929 * @note On this STM32 serie, there is no specific command
AnnaBridge 161:aa5281ff4a02 3930 * to stop a conversion on-going or to stop ADC converting
AnnaBridge 161:aa5281ff4a02 3931 * in continuous mode. These actions can be performed
AnnaBridge 161:aa5281ff4a02 3932 * using function @ref LL_ADC_Disable().
AnnaBridge 161:aa5281ff4a02 3933 * @rmtoll CR2 EXTEN LL_ADC_REG_StopConversionExtTrig
AnnaBridge 161:aa5281ff4a02 3934 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3935 * @retval None
AnnaBridge 161:aa5281ff4a02 3936 */
AnnaBridge 161:aa5281ff4a02 3937 __STATIC_INLINE void LL_ADC_REG_StopConversionExtTrig(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3938 {
AnnaBridge 161:aa5281ff4a02 3939 CLEAR_BIT(ADCx->CR2, ADC_CR2_EXTEN);
AnnaBridge 161:aa5281ff4a02 3940 }
AnnaBridge 161:aa5281ff4a02 3941
AnnaBridge 161:aa5281ff4a02 3942 /**
AnnaBridge 161:aa5281ff4a02 3943 * @brief Get ADC group regular conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 3944 * all ADC configurations: all ADC resolutions and
AnnaBridge 161:aa5281ff4a02 3945 * all oversampling increased data width (for devices
AnnaBridge 161:aa5281ff4a02 3946 * with feature oversampling).
AnnaBridge 161:aa5281ff4a02 3947 * @rmtoll DR RDATA LL_ADC_REG_ReadConversionData32
AnnaBridge 161:aa5281ff4a02 3948 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3949 * @retval Value between Min_Data=0x00000000 and Max_Data=0xFFFFFFFF
AnnaBridge 161:aa5281ff4a02 3950 */
AnnaBridge 161:aa5281ff4a02 3951 __STATIC_INLINE uint32_t LL_ADC_REG_ReadConversionData32(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3952 {
AnnaBridge 161:aa5281ff4a02 3953 return (uint16_t)(READ_BIT(ADCx->DR, ADC_DR_DATA));
AnnaBridge 161:aa5281ff4a02 3954 }
AnnaBridge 161:aa5281ff4a02 3955
AnnaBridge 161:aa5281ff4a02 3956 /**
AnnaBridge 161:aa5281ff4a02 3957 * @brief Get ADC group regular conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 3958 * ADC resolution 12 bits.
AnnaBridge 161:aa5281ff4a02 3959 * @note For devices with feature oversampling: Oversampling
AnnaBridge 161:aa5281ff4a02 3960 * can increase data width, function for extended range
AnnaBridge 161:aa5281ff4a02 3961 * may be needed: @ref LL_ADC_REG_ReadConversionData32.
AnnaBridge 161:aa5281ff4a02 3962 * @rmtoll DR RDATA LL_ADC_REG_ReadConversionData12
AnnaBridge 161:aa5281ff4a02 3963 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3964 * @retval Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 3965 */
AnnaBridge 161:aa5281ff4a02 3966 __STATIC_INLINE uint16_t LL_ADC_REG_ReadConversionData12(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3967 {
AnnaBridge 161:aa5281ff4a02 3968 return (uint16_t)(READ_BIT(ADCx->DR, ADC_DR_DATA));
AnnaBridge 161:aa5281ff4a02 3969 }
AnnaBridge 161:aa5281ff4a02 3970
AnnaBridge 161:aa5281ff4a02 3971 /**
AnnaBridge 161:aa5281ff4a02 3972 * @brief Get ADC group regular conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 3973 * ADC resolution 10 bits.
AnnaBridge 161:aa5281ff4a02 3974 * @note For devices with feature oversampling: Oversampling
AnnaBridge 161:aa5281ff4a02 3975 * can increase data width, function for extended range
AnnaBridge 161:aa5281ff4a02 3976 * may be needed: @ref LL_ADC_REG_ReadConversionData32.
AnnaBridge 161:aa5281ff4a02 3977 * @rmtoll DR RDATA LL_ADC_REG_ReadConversionData10
AnnaBridge 161:aa5281ff4a02 3978 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3979 * @retval Value between Min_Data=0x000 and Max_Data=0x3FF
AnnaBridge 161:aa5281ff4a02 3980 */
AnnaBridge 161:aa5281ff4a02 3981 __STATIC_INLINE uint16_t LL_ADC_REG_ReadConversionData10(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3982 {
AnnaBridge 161:aa5281ff4a02 3983 return (uint16_t)(READ_BIT(ADCx->DR, ADC_DR_DATA));
AnnaBridge 161:aa5281ff4a02 3984 }
AnnaBridge 161:aa5281ff4a02 3985
AnnaBridge 161:aa5281ff4a02 3986 /**
AnnaBridge 161:aa5281ff4a02 3987 * @brief Get ADC group regular conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 3988 * ADC resolution 8 bits.
AnnaBridge 161:aa5281ff4a02 3989 * @note For devices with feature oversampling: Oversampling
AnnaBridge 161:aa5281ff4a02 3990 * can increase data width, function for extended range
AnnaBridge 161:aa5281ff4a02 3991 * may be needed: @ref LL_ADC_REG_ReadConversionData32.
AnnaBridge 161:aa5281ff4a02 3992 * @rmtoll DR RDATA LL_ADC_REG_ReadConversionData8
AnnaBridge 161:aa5281ff4a02 3993 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 3994 * @retval Value between Min_Data=0x00 and Max_Data=0xFF
AnnaBridge 161:aa5281ff4a02 3995 */
AnnaBridge 161:aa5281ff4a02 3996 __STATIC_INLINE uint8_t LL_ADC_REG_ReadConversionData8(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 3997 {
AnnaBridge 161:aa5281ff4a02 3998 return (uint16_t)(READ_BIT(ADCx->DR, ADC_DR_DATA));
AnnaBridge 161:aa5281ff4a02 3999 }
AnnaBridge 161:aa5281ff4a02 4000
AnnaBridge 161:aa5281ff4a02 4001 /**
AnnaBridge 161:aa5281ff4a02 4002 * @brief Get ADC group regular conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 4003 * ADC resolution 6 bits.
AnnaBridge 161:aa5281ff4a02 4004 * @note For devices with feature oversampling: Oversampling
AnnaBridge 161:aa5281ff4a02 4005 * can increase data width, function for extended range
AnnaBridge 161:aa5281ff4a02 4006 * may be needed: @ref LL_ADC_REG_ReadConversionData32.
AnnaBridge 161:aa5281ff4a02 4007 * @rmtoll DR RDATA LL_ADC_REG_ReadConversionData6
AnnaBridge 161:aa5281ff4a02 4008 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4009 * @retval Value between Min_Data=0x00 and Max_Data=0x3F
AnnaBridge 161:aa5281ff4a02 4010 */
AnnaBridge 161:aa5281ff4a02 4011 __STATIC_INLINE uint8_t LL_ADC_REG_ReadConversionData6(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4012 {
AnnaBridge 161:aa5281ff4a02 4013 return (uint16_t)(READ_BIT(ADCx->DR, ADC_DR_DATA));
AnnaBridge 161:aa5281ff4a02 4014 }
AnnaBridge 161:aa5281ff4a02 4015
AnnaBridge 161:aa5281ff4a02 4016 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 4017 /**
AnnaBridge 161:aa5281ff4a02 4018 * @brief Get ADC multimode conversion data of ADC master, ADC slave
AnnaBridge 161:aa5281ff4a02 4019 * or raw data with ADC master and slave concatenated.
AnnaBridge 161:aa5281ff4a02 4020 * @note If raw data with ADC master and slave concatenated is retrieved,
AnnaBridge 161:aa5281ff4a02 4021 * a macro is available to get the conversion data of
AnnaBridge 161:aa5281ff4a02 4022 * ADC master or ADC slave: see helper macro
AnnaBridge 161:aa5281ff4a02 4023 * @ref __LL_ADC_MULTI_CONV_DATA_MASTER_SLAVE().
AnnaBridge 161:aa5281ff4a02 4024 * (however this macro is mainly intended for multimode
AnnaBridge 161:aa5281ff4a02 4025 * transfer by DMA, because this function can do the same
AnnaBridge 161:aa5281ff4a02 4026 * by getting multimode conversion data of ADC master or ADC slave
AnnaBridge 161:aa5281ff4a02 4027 * separately).
AnnaBridge 161:aa5281ff4a02 4028 * @rmtoll CDR DATA1 LL_ADC_REG_ReadMultiConversionData32\n
AnnaBridge 161:aa5281ff4a02 4029 * CDR DATA2 LL_ADC_REG_ReadMultiConversionData32
AnnaBridge 161:aa5281ff4a02 4030 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4031 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4032 * @param ConversionData This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 4033 * @arg @ref LL_ADC_MULTI_MASTER
AnnaBridge 161:aa5281ff4a02 4034 * @arg @ref LL_ADC_MULTI_SLAVE
AnnaBridge 161:aa5281ff4a02 4035 * @arg @ref LL_ADC_MULTI_MASTER_SLAVE
AnnaBridge 161:aa5281ff4a02 4036 * @retval Value between Min_Data=0x00000000 and Max_Data=0xFFFFFFFF
AnnaBridge 161:aa5281ff4a02 4037 */
AnnaBridge 161:aa5281ff4a02 4038 __STATIC_INLINE uint32_t LL_ADC_REG_ReadMultiConversionData32(ADC_Common_TypeDef *ADCxy_COMMON, uint32_t ConversionData)
AnnaBridge 161:aa5281ff4a02 4039 {
AnnaBridge 161:aa5281ff4a02 4040 return (uint32_t)(READ_BIT(ADCxy_COMMON->CDR,
AnnaBridge 161:aa5281ff4a02 4041 ADC_DR_ADC2DATA)
AnnaBridge 161:aa5281ff4a02 4042 >> POSITION_VAL(ConversionData)
AnnaBridge 161:aa5281ff4a02 4043 );
AnnaBridge 161:aa5281ff4a02 4044 }
AnnaBridge 161:aa5281ff4a02 4045 #endif /* ADC_MULTIMODE_SUPPORT */
AnnaBridge 161:aa5281ff4a02 4046
AnnaBridge 161:aa5281ff4a02 4047 /**
AnnaBridge 161:aa5281ff4a02 4048 * @}
AnnaBridge 161:aa5281ff4a02 4049 */
AnnaBridge 161:aa5281ff4a02 4050
AnnaBridge 161:aa5281ff4a02 4051 /** @defgroup ADC_LL_EF_Operation_ADC_Group_Injected Operation on ADC hierarchical scope: group injected
AnnaBridge 161:aa5281ff4a02 4052 * @{
AnnaBridge 161:aa5281ff4a02 4053 */
AnnaBridge 161:aa5281ff4a02 4054
AnnaBridge 161:aa5281ff4a02 4055 /**
AnnaBridge 161:aa5281ff4a02 4056 * @brief Start ADC group injected conversion.
AnnaBridge 161:aa5281ff4a02 4057 * @note On this STM32 serie, this function is relevant only for
AnnaBridge 161:aa5281ff4a02 4058 * internal trigger (SW start), not for external trigger:
AnnaBridge 161:aa5281ff4a02 4059 * - If ADC trigger has been set to software start, ADC conversion
AnnaBridge 161:aa5281ff4a02 4060 * starts immediately.
AnnaBridge 161:aa5281ff4a02 4061 * - If ADC trigger has been set to external trigger, ADC conversion
AnnaBridge 161:aa5281ff4a02 4062 * start must be performed using function
AnnaBridge 161:aa5281ff4a02 4063 * @ref LL_ADC_INJ_StartConversionExtTrig().
AnnaBridge 161:aa5281ff4a02 4064 * (if external trigger edge would have been set during ADC other
AnnaBridge 161:aa5281ff4a02 4065 * settings, ADC conversion would start at trigger event
AnnaBridge 161:aa5281ff4a02 4066 * as soon as ADC is enabled).
AnnaBridge 161:aa5281ff4a02 4067 * @rmtoll CR2 JSWSTART LL_ADC_INJ_StartConversionSWStart
AnnaBridge 161:aa5281ff4a02 4068 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4069 * @retval None
AnnaBridge 161:aa5281ff4a02 4070 */
AnnaBridge 161:aa5281ff4a02 4071 __STATIC_INLINE void LL_ADC_INJ_StartConversionSWStart(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4072 {
AnnaBridge 161:aa5281ff4a02 4073 SET_BIT(ADCx->CR2, ADC_CR2_JSWSTART);
AnnaBridge 161:aa5281ff4a02 4074 }
AnnaBridge 161:aa5281ff4a02 4075
AnnaBridge 161:aa5281ff4a02 4076 /**
AnnaBridge 161:aa5281ff4a02 4077 * @brief Start ADC group injected conversion from external trigger.
AnnaBridge 161:aa5281ff4a02 4078 * @note ADC conversion will start at next trigger event (on the selected
AnnaBridge 161:aa5281ff4a02 4079 * trigger edge) following the ADC start conversion command.
AnnaBridge 161:aa5281ff4a02 4080 * @note On this STM32 serie, this function is relevant for
AnnaBridge 161:aa5281ff4a02 4081 * ADC conversion start from external trigger.
AnnaBridge 161:aa5281ff4a02 4082 * If internal trigger (SW start) is needed, perform ADC conversion
AnnaBridge 161:aa5281ff4a02 4083 * start using function @ref LL_ADC_INJ_StartConversionSWStart().
AnnaBridge 161:aa5281ff4a02 4084 * @rmtoll CR2 JEXTEN LL_ADC_INJ_StartConversionExtTrig
AnnaBridge 161:aa5281ff4a02 4085 * @param ExternalTriggerEdge This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 4086 * @arg @ref LL_ADC_INJ_TRIG_EXT_RISING
AnnaBridge 161:aa5281ff4a02 4087 * @arg @ref LL_ADC_INJ_TRIG_EXT_FALLING
AnnaBridge 161:aa5281ff4a02 4088 * @arg @ref LL_ADC_INJ_TRIG_EXT_RISINGFALLING
AnnaBridge 161:aa5281ff4a02 4089 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4090 * @retval None
AnnaBridge 161:aa5281ff4a02 4091 */
AnnaBridge 161:aa5281ff4a02 4092 __STATIC_INLINE void LL_ADC_INJ_StartConversionExtTrig(ADC_TypeDef *ADCx, uint32_t ExternalTriggerEdge)
AnnaBridge 161:aa5281ff4a02 4093 {
AnnaBridge 161:aa5281ff4a02 4094 SET_BIT(ADCx->CR2, ExternalTriggerEdge);
AnnaBridge 161:aa5281ff4a02 4095 }
AnnaBridge 161:aa5281ff4a02 4096
AnnaBridge 161:aa5281ff4a02 4097 /**
AnnaBridge 161:aa5281ff4a02 4098 * @brief Stop ADC group injected conversion from external trigger.
AnnaBridge 161:aa5281ff4a02 4099 * @note No more ADC conversion will start at next trigger event
AnnaBridge 161:aa5281ff4a02 4100 * following the ADC stop conversion command.
AnnaBridge 161:aa5281ff4a02 4101 * If a conversion is on-going, it will be completed.
AnnaBridge 161:aa5281ff4a02 4102 * @note On this STM32 serie, there is no specific command
AnnaBridge 161:aa5281ff4a02 4103 * to stop a conversion on-going or to stop ADC converting
AnnaBridge 161:aa5281ff4a02 4104 * in continuous mode. These actions can be performed
AnnaBridge 161:aa5281ff4a02 4105 * using function @ref LL_ADC_Disable().
AnnaBridge 161:aa5281ff4a02 4106 * @rmtoll CR2 JEXTEN LL_ADC_INJ_StopConversionExtTrig
AnnaBridge 161:aa5281ff4a02 4107 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4108 * @retval None
AnnaBridge 161:aa5281ff4a02 4109 */
AnnaBridge 161:aa5281ff4a02 4110 __STATIC_INLINE void LL_ADC_INJ_StopConversionExtTrig(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4111 {
AnnaBridge 161:aa5281ff4a02 4112 CLEAR_BIT(ADCx->CR2, ADC_CR2_JEXTEN);
AnnaBridge 161:aa5281ff4a02 4113 }
AnnaBridge 161:aa5281ff4a02 4114
AnnaBridge 161:aa5281ff4a02 4115 /**
AnnaBridge 161:aa5281ff4a02 4116 * @brief Get ADC group regular conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 4117 * all ADC configurations: all ADC resolutions and
AnnaBridge 161:aa5281ff4a02 4118 * all oversampling increased data width (for devices
AnnaBridge 161:aa5281ff4a02 4119 * with feature oversampling).
AnnaBridge 161:aa5281ff4a02 4120 * @rmtoll JDR1 JDATA LL_ADC_INJ_ReadConversionData32\n
AnnaBridge 161:aa5281ff4a02 4121 * JDR2 JDATA LL_ADC_INJ_ReadConversionData32\n
AnnaBridge 161:aa5281ff4a02 4122 * JDR3 JDATA LL_ADC_INJ_ReadConversionData32\n
AnnaBridge 161:aa5281ff4a02 4123 * JDR4 JDATA LL_ADC_INJ_ReadConversionData32
AnnaBridge 161:aa5281ff4a02 4124 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4125 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 4126 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 4127 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 4128 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 4129 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 4130 * @retval Value between Min_Data=0x00000000 and Max_Data=0xFFFFFFFF
AnnaBridge 161:aa5281ff4a02 4131 */
AnnaBridge 161:aa5281ff4a02 4132 __STATIC_INLINE uint32_t LL_ADC_INJ_ReadConversionData32(ADC_TypeDef *ADCx, uint32_t Rank)
AnnaBridge 161:aa5281ff4a02 4133 {
AnnaBridge 161:aa5281ff4a02 4134 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->JDR1, __ADC_MASK_SHIFT(Rank, ADC_INJ_JDRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 4135
AnnaBridge 161:aa5281ff4a02 4136 return (uint32_t)(READ_BIT(*preg,
AnnaBridge 161:aa5281ff4a02 4137 ADC_JDR1_JDATA)
AnnaBridge 161:aa5281ff4a02 4138 );
AnnaBridge 161:aa5281ff4a02 4139 }
AnnaBridge 161:aa5281ff4a02 4140
AnnaBridge 161:aa5281ff4a02 4141 /**
AnnaBridge 161:aa5281ff4a02 4142 * @brief Get ADC group injected conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 4143 * ADC resolution 12 bits.
AnnaBridge 161:aa5281ff4a02 4144 * @note For devices with feature oversampling: Oversampling
AnnaBridge 161:aa5281ff4a02 4145 * can increase data width, function for extended range
AnnaBridge 161:aa5281ff4a02 4146 * may be needed: @ref LL_ADC_INJ_ReadConversionData32.
AnnaBridge 161:aa5281ff4a02 4147 * @rmtoll JDR1 JDATA LL_ADC_INJ_ReadConversionData12\n
AnnaBridge 161:aa5281ff4a02 4148 * JDR2 JDATA LL_ADC_INJ_ReadConversionData12\n
AnnaBridge 161:aa5281ff4a02 4149 * JDR3 JDATA LL_ADC_INJ_ReadConversionData12\n
AnnaBridge 161:aa5281ff4a02 4150 * JDR4 JDATA LL_ADC_INJ_ReadConversionData12
AnnaBridge 161:aa5281ff4a02 4151 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4152 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 4153 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 4154 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 4155 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 4156 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 4157 * @retval Value between Min_Data=0x000 and Max_Data=0xFFF
AnnaBridge 161:aa5281ff4a02 4158 */
AnnaBridge 161:aa5281ff4a02 4159 __STATIC_INLINE uint16_t LL_ADC_INJ_ReadConversionData12(ADC_TypeDef *ADCx, uint32_t Rank)
AnnaBridge 161:aa5281ff4a02 4160 {
AnnaBridge 161:aa5281ff4a02 4161 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->JDR1, __ADC_MASK_SHIFT(Rank, ADC_INJ_JDRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 4162
AnnaBridge 161:aa5281ff4a02 4163 return (uint16_t)(READ_BIT(*preg,
AnnaBridge 161:aa5281ff4a02 4164 ADC_JDR1_JDATA)
AnnaBridge 161:aa5281ff4a02 4165 );
AnnaBridge 161:aa5281ff4a02 4166 }
AnnaBridge 161:aa5281ff4a02 4167
AnnaBridge 161:aa5281ff4a02 4168 /**
AnnaBridge 161:aa5281ff4a02 4169 * @brief Get ADC group injected conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 4170 * ADC resolution 10 bits.
AnnaBridge 161:aa5281ff4a02 4171 * @note For devices with feature oversampling: Oversampling
AnnaBridge 161:aa5281ff4a02 4172 * can increase data width, function for extended range
AnnaBridge 161:aa5281ff4a02 4173 * may be needed: @ref LL_ADC_INJ_ReadConversionData32.
AnnaBridge 161:aa5281ff4a02 4174 * @rmtoll JDR1 JDATA LL_ADC_INJ_ReadConversionData10\n
AnnaBridge 161:aa5281ff4a02 4175 * JDR2 JDATA LL_ADC_INJ_ReadConversionData10\n
AnnaBridge 161:aa5281ff4a02 4176 * JDR3 JDATA LL_ADC_INJ_ReadConversionData10\n
AnnaBridge 161:aa5281ff4a02 4177 * JDR4 JDATA LL_ADC_INJ_ReadConversionData10
AnnaBridge 161:aa5281ff4a02 4178 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4179 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 4180 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 4181 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 4182 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 4183 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 4184 * @retval Value between Min_Data=0x000 and Max_Data=0x3FF
AnnaBridge 161:aa5281ff4a02 4185 */
AnnaBridge 161:aa5281ff4a02 4186 __STATIC_INLINE uint16_t LL_ADC_INJ_ReadConversionData10(ADC_TypeDef *ADCx, uint32_t Rank)
AnnaBridge 161:aa5281ff4a02 4187 {
AnnaBridge 161:aa5281ff4a02 4188 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->JDR1, __ADC_MASK_SHIFT(Rank, ADC_INJ_JDRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 4189
AnnaBridge 161:aa5281ff4a02 4190 return (uint16_t)(READ_BIT(*preg,
AnnaBridge 161:aa5281ff4a02 4191 ADC_JDR1_JDATA)
AnnaBridge 161:aa5281ff4a02 4192 );
AnnaBridge 161:aa5281ff4a02 4193 }
AnnaBridge 161:aa5281ff4a02 4194
AnnaBridge 161:aa5281ff4a02 4195 /**
AnnaBridge 161:aa5281ff4a02 4196 * @brief Get ADC group injected conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 4197 * ADC resolution 8 bits.
AnnaBridge 161:aa5281ff4a02 4198 * @note For devices with feature oversampling: Oversampling
AnnaBridge 161:aa5281ff4a02 4199 * can increase data width, function for extended range
AnnaBridge 161:aa5281ff4a02 4200 * may be needed: @ref LL_ADC_INJ_ReadConversionData32.
AnnaBridge 161:aa5281ff4a02 4201 * @rmtoll JDR1 JDATA LL_ADC_INJ_ReadConversionData8\n
AnnaBridge 161:aa5281ff4a02 4202 * JDR2 JDATA LL_ADC_INJ_ReadConversionData8\n
AnnaBridge 161:aa5281ff4a02 4203 * JDR3 JDATA LL_ADC_INJ_ReadConversionData8\n
AnnaBridge 161:aa5281ff4a02 4204 * JDR4 JDATA LL_ADC_INJ_ReadConversionData8
AnnaBridge 161:aa5281ff4a02 4205 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4206 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 4207 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 4208 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 4209 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 4210 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 4211 * @retval Value between Min_Data=0x00 and Max_Data=0xFF
AnnaBridge 161:aa5281ff4a02 4212 */
AnnaBridge 161:aa5281ff4a02 4213 __STATIC_INLINE uint8_t LL_ADC_INJ_ReadConversionData8(ADC_TypeDef *ADCx, uint32_t Rank)
AnnaBridge 161:aa5281ff4a02 4214 {
AnnaBridge 161:aa5281ff4a02 4215 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->JDR1, __ADC_MASK_SHIFT(Rank, ADC_INJ_JDRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 4216
AnnaBridge 161:aa5281ff4a02 4217 return (uint8_t)(READ_BIT(*preg,
AnnaBridge 161:aa5281ff4a02 4218 ADC_JDR1_JDATA)
AnnaBridge 161:aa5281ff4a02 4219 );
AnnaBridge 161:aa5281ff4a02 4220 }
AnnaBridge 161:aa5281ff4a02 4221
AnnaBridge 161:aa5281ff4a02 4222 /**
AnnaBridge 161:aa5281ff4a02 4223 * @brief Get ADC group injected conversion data, range fit for
AnnaBridge 161:aa5281ff4a02 4224 * ADC resolution 6 bits.
AnnaBridge 161:aa5281ff4a02 4225 * @note For devices with feature oversampling: Oversampling
AnnaBridge 161:aa5281ff4a02 4226 * can increase data width, function for extended range
AnnaBridge 161:aa5281ff4a02 4227 * may be needed: @ref LL_ADC_INJ_ReadConversionData32.
AnnaBridge 161:aa5281ff4a02 4228 * @rmtoll JDR1 JDATA LL_ADC_INJ_ReadConversionData6\n
AnnaBridge 161:aa5281ff4a02 4229 * JDR2 JDATA LL_ADC_INJ_ReadConversionData6\n
AnnaBridge 161:aa5281ff4a02 4230 * JDR3 JDATA LL_ADC_INJ_ReadConversionData6\n
AnnaBridge 161:aa5281ff4a02 4231 * JDR4 JDATA LL_ADC_INJ_ReadConversionData6
AnnaBridge 161:aa5281ff4a02 4232 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4233 * @param Rank This parameter can be one of the following values:
AnnaBridge 161:aa5281ff4a02 4234 * @arg @ref LL_ADC_INJ_RANK_1
AnnaBridge 161:aa5281ff4a02 4235 * @arg @ref LL_ADC_INJ_RANK_2
AnnaBridge 161:aa5281ff4a02 4236 * @arg @ref LL_ADC_INJ_RANK_3
AnnaBridge 161:aa5281ff4a02 4237 * @arg @ref LL_ADC_INJ_RANK_4
AnnaBridge 161:aa5281ff4a02 4238 * @retval Value between Min_Data=0x00 and Max_Data=0x3F
AnnaBridge 161:aa5281ff4a02 4239 */
AnnaBridge 161:aa5281ff4a02 4240 __STATIC_INLINE uint8_t LL_ADC_INJ_ReadConversionData6(ADC_TypeDef *ADCx, uint32_t Rank)
AnnaBridge 161:aa5281ff4a02 4241 {
AnnaBridge 161:aa5281ff4a02 4242 register uint32_t *preg = __ADC_PTR_REG_OFFSET(ADCx->JDR1, __ADC_MASK_SHIFT(Rank, ADC_INJ_JDRX_REGOFFSET_MASK));
AnnaBridge 161:aa5281ff4a02 4243
AnnaBridge 161:aa5281ff4a02 4244 return (uint8_t)(READ_BIT(*preg,
AnnaBridge 161:aa5281ff4a02 4245 ADC_JDR1_JDATA)
AnnaBridge 161:aa5281ff4a02 4246 );
AnnaBridge 161:aa5281ff4a02 4247 }
AnnaBridge 161:aa5281ff4a02 4248
AnnaBridge 161:aa5281ff4a02 4249 /**
AnnaBridge 161:aa5281ff4a02 4250 * @}
AnnaBridge 161:aa5281ff4a02 4251 */
AnnaBridge 161:aa5281ff4a02 4252
AnnaBridge 161:aa5281ff4a02 4253 /** @defgroup ADC_LL_EF_FLAG_Management ADC flag management
AnnaBridge 161:aa5281ff4a02 4254 * @{
AnnaBridge 161:aa5281ff4a02 4255 */
AnnaBridge 161:aa5281ff4a02 4256
AnnaBridge 161:aa5281ff4a02 4257 /**
AnnaBridge 161:aa5281ff4a02 4258 * @brief Get flag ADC group regular end of unitary conversion
AnnaBridge 161:aa5281ff4a02 4259 * or end of sequence conversions, depending on
AnnaBridge 161:aa5281ff4a02 4260 * ADC configuration.
AnnaBridge 161:aa5281ff4a02 4261 * @note To configure flag of end of conversion,
AnnaBridge 161:aa5281ff4a02 4262 * use function @ref LL_ADC_REG_SetFlagEndOfConversion().
AnnaBridge 161:aa5281ff4a02 4263 * @rmtoll SR EOC LL_ADC_IsActiveFlag_EOCS
AnnaBridge 161:aa5281ff4a02 4264 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4265 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4266 */
AnnaBridge 161:aa5281ff4a02 4267 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_EOCS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4268 {
AnnaBridge 161:aa5281ff4a02 4269 return (READ_BIT(ADCx->SR, LL_ADC_FLAG_EOCS) == (LL_ADC_FLAG_EOCS));
AnnaBridge 161:aa5281ff4a02 4270 }
AnnaBridge 161:aa5281ff4a02 4271
AnnaBridge 161:aa5281ff4a02 4272 /**
AnnaBridge 161:aa5281ff4a02 4273 * @brief Get flag ADC group regular overrun.
AnnaBridge 161:aa5281ff4a02 4274 * @rmtoll SR OVR LL_ADC_IsActiveFlag_OVR
AnnaBridge 161:aa5281ff4a02 4275 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4276 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4277 */
AnnaBridge 161:aa5281ff4a02 4278 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_OVR(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4279 {
AnnaBridge 161:aa5281ff4a02 4280 return (READ_BIT(ADCx->SR, LL_ADC_FLAG_OVR) == (LL_ADC_FLAG_OVR));
AnnaBridge 161:aa5281ff4a02 4281 }
AnnaBridge 161:aa5281ff4a02 4282
AnnaBridge 161:aa5281ff4a02 4283
AnnaBridge 161:aa5281ff4a02 4284 /**
AnnaBridge 161:aa5281ff4a02 4285 * @brief Get flag ADC group injected end of sequence conversions.
AnnaBridge 161:aa5281ff4a02 4286 * @rmtoll SR JEOC LL_ADC_IsActiveFlag_JEOS
AnnaBridge 161:aa5281ff4a02 4287 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4288 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4289 */
AnnaBridge 161:aa5281ff4a02 4290 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_JEOS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4291 {
AnnaBridge 161:aa5281ff4a02 4292 /* Note: on this STM32 serie, there is no flag ADC group injected */
AnnaBridge 161:aa5281ff4a02 4293 /* end of unitary conversion. */
AnnaBridge 161:aa5281ff4a02 4294 /* Flag noted as "JEOC" is corresponding to flag "JEOS" */
AnnaBridge 161:aa5281ff4a02 4295 /* in other STM32 families). */
AnnaBridge 161:aa5281ff4a02 4296 return (READ_BIT(ADCx->SR, LL_ADC_FLAG_JEOS) == (LL_ADC_FLAG_JEOS));
AnnaBridge 161:aa5281ff4a02 4297 }
AnnaBridge 161:aa5281ff4a02 4298
AnnaBridge 161:aa5281ff4a02 4299 /**
AnnaBridge 161:aa5281ff4a02 4300 * @brief Get flag ADC analog watchdog 1 flag
AnnaBridge 161:aa5281ff4a02 4301 * @rmtoll SR AWD LL_ADC_IsActiveFlag_AWD1
AnnaBridge 161:aa5281ff4a02 4302 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4303 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4304 */
AnnaBridge 161:aa5281ff4a02 4305 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_AWD1(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4306 {
AnnaBridge 161:aa5281ff4a02 4307 return (READ_BIT(ADCx->SR, LL_ADC_FLAG_AWD1) == (LL_ADC_FLAG_AWD1));
AnnaBridge 161:aa5281ff4a02 4308 }
AnnaBridge 161:aa5281ff4a02 4309
AnnaBridge 161:aa5281ff4a02 4310 /**
AnnaBridge 161:aa5281ff4a02 4311 * @brief Clear flag ADC group regular end of unitary conversion
AnnaBridge 161:aa5281ff4a02 4312 * or end of sequence conversions, depending on
AnnaBridge 161:aa5281ff4a02 4313 * ADC configuration.
AnnaBridge 161:aa5281ff4a02 4314 * @note To configure flag of end of conversion,
AnnaBridge 161:aa5281ff4a02 4315 * use function @ref LL_ADC_REG_SetFlagEndOfConversion().
AnnaBridge 161:aa5281ff4a02 4316 * @rmtoll SR EOC LL_ADC_ClearFlag_EOCS
AnnaBridge 161:aa5281ff4a02 4317 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4318 * @retval None
AnnaBridge 161:aa5281ff4a02 4319 */
AnnaBridge 161:aa5281ff4a02 4320 __STATIC_INLINE void LL_ADC_ClearFlag_EOCS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4321 {
AnnaBridge 161:aa5281ff4a02 4322 WRITE_REG(ADCx->SR, ~LL_ADC_FLAG_EOCS);
AnnaBridge 161:aa5281ff4a02 4323 }
AnnaBridge 161:aa5281ff4a02 4324
AnnaBridge 161:aa5281ff4a02 4325 /**
AnnaBridge 161:aa5281ff4a02 4326 * @brief Clear flag ADC group regular overrun.
AnnaBridge 161:aa5281ff4a02 4327 * @rmtoll SR OVR LL_ADC_ClearFlag_OVR
AnnaBridge 161:aa5281ff4a02 4328 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4329 * @retval None
AnnaBridge 161:aa5281ff4a02 4330 */
AnnaBridge 161:aa5281ff4a02 4331 __STATIC_INLINE void LL_ADC_ClearFlag_OVR(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4332 {
AnnaBridge 161:aa5281ff4a02 4333 WRITE_REG(ADCx->SR, ~LL_ADC_FLAG_OVR);
AnnaBridge 161:aa5281ff4a02 4334 }
AnnaBridge 161:aa5281ff4a02 4335
AnnaBridge 161:aa5281ff4a02 4336
AnnaBridge 161:aa5281ff4a02 4337 /**
AnnaBridge 161:aa5281ff4a02 4338 * @brief Clear flag ADC group injected end of sequence conversions.
AnnaBridge 161:aa5281ff4a02 4339 * @rmtoll SR JEOC LL_ADC_ClearFlag_JEOS
AnnaBridge 161:aa5281ff4a02 4340 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4341 * @retval None
AnnaBridge 161:aa5281ff4a02 4342 */
AnnaBridge 161:aa5281ff4a02 4343 __STATIC_INLINE void LL_ADC_ClearFlag_JEOS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4344 {
AnnaBridge 161:aa5281ff4a02 4345 /* Note: on this STM32 serie, there is no flag ADC group injected */
AnnaBridge 161:aa5281ff4a02 4346 /* end of unitary conversion. */
AnnaBridge 161:aa5281ff4a02 4347 /* Flag noted as "JEOC" is corresponding to flag "JEOS" */
AnnaBridge 161:aa5281ff4a02 4348 /* in other STM32 families). */
AnnaBridge 161:aa5281ff4a02 4349 WRITE_REG(ADCx->SR, ~LL_ADC_FLAG_JEOS);
AnnaBridge 161:aa5281ff4a02 4350 }
AnnaBridge 161:aa5281ff4a02 4351
AnnaBridge 161:aa5281ff4a02 4352 /**
AnnaBridge 161:aa5281ff4a02 4353 * @brief Clear flag ADC analog watchdog 1.
AnnaBridge 161:aa5281ff4a02 4354 * @rmtoll SR AWD LL_ADC_ClearFlag_AWD1
AnnaBridge 161:aa5281ff4a02 4355 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4356 * @retval None
AnnaBridge 161:aa5281ff4a02 4357 */
AnnaBridge 161:aa5281ff4a02 4358 __STATIC_INLINE void LL_ADC_ClearFlag_AWD1(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4359 {
AnnaBridge 161:aa5281ff4a02 4360 WRITE_REG(ADCx->SR, ~LL_ADC_FLAG_AWD1);
AnnaBridge 161:aa5281ff4a02 4361 }
AnnaBridge 161:aa5281ff4a02 4362
AnnaBridge 161:aa5281ff4a02 4363 #if defined(ADC_MULTIMODE_SUPPORT)
AnnaBridge 161:aa5281ff4a02 4364 /**
AnnaBridge 161:aa5281ff4a02 4365 * @brief Get flag multimode ADC group regular end of unitary conversion
AnnaBridge 161:aa5281ff4a02 4366 * or end of sequence conversions, depending on
AnnaBridge 161:aa5281ff4a02 4367 * ADC configuration, of the ADC master.
AnnaBridge 161:aa5281ff4a02 4368 * @note To configure flag of end of conversion,
AnnaBridge 161:aa5281ff4a02 4369 * use function @ref LL_ADC_REG_SetFlagEndOfConversion().
AnnaBridge 161:aa5281ff4a02 4370 * @rmtoll CSR EOC1 LL_ADC_IsActiveFlag_MST_EOCS
AnnaBridge 161:aa5281ff4a02 4371 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4372 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4373 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4374 */
AnnaBridge 161:aa5281ff4a02 4375 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_MST_EOCS(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4376 {
AnnaBridge 161:aa5281ff4a02 4377 return (READ_BIT(ADC1->SR, LL_ADC_FLAG_EOCS) == (LL_ADC_FLAG_EOCS));
AnnaBridge 161:aa5281ff4a02 4378 }
AnnaBridge 161:aa5281ff4a02 4379
AnnaBridge 161:aa5281ff4a02 4380 /**
AnnaBridge 161:aa5281ff4a02 4381 * @brief Get flag multimode ADC group regular end of unitary conversion
AnnaBridge 161:aa5281ff4a02 4382 * or end of sequence conversions, depending on
AnnaBridge 161:aa5281ff4a02 4383 * ADC configuration, of the ADC slave 1.
AnnaBridge 161:aa5281ff4a02 4384 * @note To configure flag of end of conversion,
AnnaBridge 161:aa5281ff4a02 4385 * use function @ref LL_ADC_REG_SetFlagEndOfConversion().
AnnaBridge 161:aa5281ff4a02 4386 * @rmtoll CSR EOC2 LL_ADC_IsActiveFlag_SLV1_EOCS
AnnaBridge 161:aa5281ff4a02 4387 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4388 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4389 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4390 */
AnnaBridge 161:aa5281ff4a02 4391 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_SLV1_EOCS(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4392 {
AnnaBridge 161:aa5281ff4a02 4393 return (READ_BIT(ADCxy_COMMON->CSR, LL_ADC_FLAG_EOCS_SLV1) == (LL_ADC_FLAG_EOCS_SLV1));
AnnaBridge 161:aa5281ff4a02 4394 }
AnnaBridge 161:aa5281ff4a02 4395
AnnaBridge 161:aa5281ff4a02 4396 /**
AnnaBridge 161:aa5281ff4a02 4397 * @brief Get flag multimode ADC group regular end of unitary conversion
AnnaBridge 161:aa5281ff4a02 4398 * or end of sequence conversions, depending on
AnnaBridge 161:aa5281ff4a02 4399 * ADC configuration, of the ADC slave 2.
AnnaBridge 161:aa5281ff4a02 4400 * @note To configure flag of end of conversion,
AnnaBridge 161:aa5281ff4a02 4401 * use function @ref LL_ADC_REG_SetFlagEndOfConversion().
AnnaBridge 161:aa5281ff4a02 4402 * @rmtoll CSR EOC3 LL_ADC_IsActiveFlag_SLV2_EOCS
AnnaBridge 161:aa5281ff4a02 4403 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4404 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4405 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4406 */
AnnaBridge 161:aa5281ff4a02 4407 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_SLV2_EOCS(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4408 {
AnnaBridge 161:aa5281ff4a02 4409 return (READ_BIT(ADCxy_COMMON->CSR, LL_ADC_FLAG_EOCS_SLV2) == (LL_ADC_FLAG_EOCS_SLV2));
AnnaBridge 161:aa5281ff4a02 4410 }
AnnaBridge 161:aa5281ff4a02 4411 /**
AnnaBridge 161:aa5281ff4a02 4412 * @brief Get flag multimode ADC group regular overrun of the ADC master.
AnnaBridge 161:aa5281ff4a02 4413 * @rmtoll CSR OVR1 LL_ADC_IsActiveFlag_MST_OVR
AnnaBridge 161:aa5281ff4a02 4414 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4415 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4416 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4417 */
AnnaBridge 161:aa5281ff4a02 4418 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_MST_OVR(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4419 {
AnnaBridge 161:aa5281ff4a02 4420 return (READ_BIT(ADCxy_COMMON->CSR, LL_ADC_FLAG_OVR_MST) == (LL_ADC_FLAG_OVR_MST));
AnnaBridge 161:aa5281ff4a02 4421 }
AnnaBridge 161:aa5281ff4a02 4422
AnnaBridge 161:aa5281ff4a02 4423 /**
AnnaBridge 161:aa5281ff4a02 4424 * @brief Get flag multimode ADC group regular overrun of the ADC slave 1.
AnnaBridge 161:aa5281ff4a02 4425 * @rmtoll CSR OVR2 LL_ADC_IsActiveFlag_SLV1_OVR
AnnaBridge 161:aa5281ff4a02 4426 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4427 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4428 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4429 */
AnnaBridge 161:aa5281ff4a02 4430 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_SLV1_OVR(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4431 {
AnnaBridge 161:aa5281ff4a02 4432 return (READ_BIT(ADCxy_COMMON->CSR, LL_ADC_FLAG_OVR_SLV1) == (LL_ADC_FLAG_OVR_SLV1));
AnnaBridge 161:aa5281ff4a02 4433 }
AnnaBridge 161:aa5281ff4a02 4434
AnnaBridge 161:aa5281ff4a02 4435 /**
AnnaBridge 161:aa5281ff4a02 4436 * @brief Get flag multimode ADC group regular overrun of the ADC slave 2.
AnnaBridge 161:aa5281ff4a02 4437 * @rmtoll CSR OVR3 LL_ADC_IsActiveFlag_SLV2_OVR
AnnaBridge 161:aa5281ff4a02 4438 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4439 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4440 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4441 */
AnnaBridge 161:aa5281ff4a02 4442 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_SLV2_OVR(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4443 {
AnnaBridge 161:aa5281ff4a02 4444 return (READ_BIT(ADCxy_COMMON->CSR, LL_ADC_FLAG_OVR_SLV2) == (LL_ADC_FLAG_OVR_SLV2));
AnnaBridge 161:aa5281ff4a02 4445 }
AnnaBridge 161:aa5281ff4a02 4446
AnnaBridge 161:aa5281ff4a02 4447
AnnaBridge 161:aa5281ff4a02 4448 /**
AnnaBridge 161:aa5281ff4a02 4449 * @brief Get flag multimode ADC group injected end of sequence conversions of the ADC master.
AnnaBridge 161:aa5281ff4a02 4450 * @rmtoll CSR JEOC LL_ADC_IsActiveFlag_MST_EOCS
AnnaBridge 161:aa5281ff4a02 4451 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4452 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4453 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4454 */
AnnaBridge 161:aa5281ff4a02 4455 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_MST_JEOS(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4456 {
AnnaBridge 161:aa5281ff4a02 4457 /* Note: on this STM32 serie, there is no flag ADC group injected */
AnnaBridge 161:aa5281ff4a02 4458 /* end of unitary conversion. */
AnnaBridge 161:aa5281ff4a02 4459 /* Flag noted as "JEOC" is corresponding to flag "JEOS" */
AnnaBridge 161:aa5281ff4a02 4460 /* in other STM32 families). */
AnnaBridge 161:aa5281ff4a02 4461 return (READ_BIT(ADCxy_COMMON->CSR, ADC_CSR_JEOC1) == (ADC_CSR_JEOC1));
AnnaBridge 161:aa5281ff4a02 4462 }
AnnaBridge 161:aa5281ff4a02 4463
AnnaBridge 161:aa5281ff4a02 4464 /**
AnnaBridge 161:aa5281ff4a02 4465 * @brief Get flag multimode ADC group injected end of sequence conversions of the ADC slave 1.
AnnaBridge 161:aa5281ff4a02 4466 * @rmtoll CSR JEOC2 LL_ADC_IsActiveFlag_SLV1_JEOS
AnnaBridge 161:aa5281ff4a02 4467 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4468 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4469 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4470 */
AnnaBridge 161:aa5281ff4a02 4471 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_SLV1_JEOS(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4472 {
AnnaBridge 161:aa5281ff4a02 4473 /* Note: on this STM32 serie, there is no flag ADC group injected */
AnnaBridge 161:aa5281ff4a02 4474 /* end of unitary conversion. */
AnnaBridge 161:aa5281ff4a02 4475 /* Flag noted as "JEOC" is corresponding to flag "JEOS" */
AnnaBridge 161:aa5281ff4a02 4476 /* in other STM32 families). */
AnnaBridge 161:aa5281ff4a02 4477 return (READ_BIT(ADCxy_COMMON->CSR, ADC_CSR_JEOC2) == (ADC_CSR_JEOC2));
AnnaBridge 161:aa5281ff4a02 4478 }
AnnaBridge 161:aa5281ff4a02 4479
AnnaBridge 161:aa5281ff4a02 4480 /**
AnnaBridge 161:aa5281ff4a02 4481 * @brief Get flag multimode ADC group injected end of sequence conversions of the ADC slave 2.
AnnaBridge 161:aa5281ff4a02 4482 * @rmtoll CSR JEOC3 LL_ADC_IsActiveFlag_SLV2_JEOS
AnnaBridge 161:aa5281ff4a02 4483 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4484 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4485 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4486 */
AnnaBridge 161:aa5281ff4a02 4487 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_SLV2_JEOS(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4488 {
AnnaBridge 161:aa5281ff4a02 4489 /* Note: on this STM32 serie, there is no flag ADC group injected */
AnnaBridge 161:aa5281ff4a02 4490 /* end of unitary conversion. */
AnnaBridge 161:aa5281ff4a02 4491 /* Flag noted as "JEOC" is corresponding to flag "JEOS" */
AnnaBridge 161:aa5281ff4a02 4492 /* in other STM32 families). */
AnnaBridge 161:aa5281ff4a02 4493 return (READ_BIT(ADCxy_COMMON->CSR, ADC_CSR_JEOC3) == (ADC_CSR_JEOC3));
AnnaBridge 161:aa5281ff4a02 4494 }
AnnaBridge 161:aa5281ff4a02 4495
AnnaBridge 161:aa5281ff4a02 4496 /**
AnnaBridge 161:aa5281ff4a02 4497 * @brief Get flag multimode ADC analog watchdog 1 of the ADC master.
AnnaBridge 161:aa5281ff4a02 4498 * @rmtoll CSR AWD1 LL_ADC_IsActiveFlag_MST_AWD1
AnnaBridge 161:aa5281ff4a02 4499 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4500 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4501 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4502 */
AnnaBridge 161:aa5281ff4a02 4503 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_MST_AWD1(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4504 {
AnnaBridge 161:aa5281ff4a02 4505 return (READ_BIT(ADCxy_COMMON->CSR, LL_ADC_FLAG_AWD1_MST) == (LL_ADC_FLAG_AWD1_MST));
AnnaBridge 161:aa5281ff4a02 4506 }
AnnaBridge 161:aa5281ff4a02 4507
AnnaBridge 161:aa5281ff4a02 4508 /**
AnnaBridge 161:aa5281ff4a02 4509 * @brief Get flag multimode analog watchdog 1 of the ADC slave 1.
AnnaBridge 161:aa5281ff4a02 4510 * @rmtoll CSR AWD2 LL_ADC_IsActiveFlag_SLV1_AWD1
AnnaBridge 161:aa5281ff4a02 4511 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4512 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4513 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4514 */
AnnaBridge 161:aa5281ff4a02 4515 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_SLV1_AWD1(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4516 {
AnnaBridge 161:aa5281ff4a02 4517 return (READ_BIT(ADCxy_COMMON->CSR, LL_ADC_FLAG_AWD1_SLV1) == (LL_ADC_FLAG_AWD1_SLV1));
AnnaBridge 161:aa5281ff4a02 4518 }
AnnaBridge 161:aa5281ff4a02 4519
AnnaBridge 161:aa5281ff4a02 4520 /**
AnnaBridge 161:aa5281ff4a02 4521 * @brief Get flag multimode analog watchdog 1 of the ADC slave 2.
AnnaBridge 161:aa5281ff4a02 4522 * @rmtoll CSR AWD3 LL_ADC_IsActiveFlag_SLV2_AWD1
AnnaBridge 161:aa5281ff4a02 4523 * @param ADCxy_COMMON ADC common instance
AnnaBridge 161:aa5281ff4a02 4524 * (can be set directly from CMSIS definition or by using helper macro @ref __LL_ADC_COMMON_INSTANCE() )
AnnaBridge 161:aa5281ff4a02 4525 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4526 */
AnnaBridge 161:aa5281ff4a02 4527 __STATIC_INLINE uint32_t LL_ADC_IsActiveFlag_SLV2_AWD1(ADC_Common_TypeDef *ADCxy_COMMON)
AnnaBridge 161:aa5281ff4a02 4528 {
AnnaBridge 161:aa5281ff4a02 4529 return (READ_BIT(ADCxy_COMMON->CSR, LL_ADC_FLAG_AWD1_SLV2) == (LL_ADC_FLAG_AWD1_SLV2));
AnnaBridge 161:aa5281ff4a02 4530 }
AnnaBridge 161:aa5281ff4a02 4531
AnnaBridge 161:aa5281ff4a02 4532 #endif /* ADC_MULTIMODE_SUPPORT */
AnnaBridge 161:aa5281ff4a02 4533
AnnaBridge 161:aa5281ff4a02 4534 /**
AnnaBridge 161:aa5281ff4a02 4535 * @}
AnnaBridge 161:aa5281ff4a02 4536 */
AnnaBridge 161:aa5281ff4a02 4537
AnnaBridge 161:aa5281ff4a02 4538 /** @defgroup ADC_LL_EF_IT_Management ADC IT management
AnnaBridge 161:aa5281ff4a02 4539 * @{
AnnaBridge 161:aa5281ff4a02 4540 */
AnnaBridge 161:aa5281ff4a02 4541
AnnaBridge 161:aa5281ff4a02 4542 /**
AnnaBridge 161:aa5281ff4a02 4543 * @brief Enable interruption ADC group regular end of unitary conversion
AnnaBridge 161:aa5281ff4a02 4544 * or end of sequence conversions, depending on
AnnaBridge 161:aa5281ff4a02 4545 * ADC configuration.
AnnaBridge 161:aa5281ff4a02 4546 * @note To configure flag of end of conversion,
AnnaBridge 161:aa5281ff4a02 4547 * use function @ref LL_ADC_REG_SetFlagEndOfConversion().
AnnaBridge 161:aa5281ff4a02 4548 * @rmtoll CR1 EOCIE LL_ADC_EnableIT_EOCS
AnnaBridge 161:aa5281ff4a02 4549 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4550 * @retval None
AnnaBridge 161:aa5281ff4a02 4551 */
AnnaBridge 161:aa5281ff4a02 4552 __STATIC_INLINE void LL_ADC_EnableIT_EOCS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4553 {
AnnaBridge 161:aa5281ff4a02 4554 SET_BIT(ADCx->CR1, LL_ADC_IT_EOCS);
AnnaBridge 161:aa5281ff4a02 4555 }
AnnaBridge 161:aa5281ff4a02 4556
AnnaBridge 161:aa5281ff4a02 4557 /**
AnnaBridge 161:aa5281ff4a02 4558 * @brief Enable ADC group regular interruption overrun.
AnnaBridge 161:aa5281ff4a02 4559 * @rmtoll CR1 OVRIE LL_ADC_EnableIT_OVR
AnnaBridge 161:aa5281ff4a02 4560 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4561 * @retval None
AnnaBridge 161:aa5281ff4a02 4562 */
AnnaBridge 161:aa5281ff4a02 4563 __STATIC_INLINE void LL_ADC_EnableIT_OVR(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4564 {
AnnaBridge 161:aa5281ff4a02 4565 SET_BIT(ADCx->CR1, LL_ADC_IT_OVR);
AnnaBridge 161:aa5281ff4a02 4566 }
AnnaBridge 161:aa5281ff4a02 4567
AnnaBridge 161:aa5281ff4a02 4568
AnnaBridge 161:aa5281ff4a02 4569 /**
AnnaBridge 161:aa5281ff4a02 4570 * @brief Enable interruption ADC group injected end of sequence conversions.
AnnaBridge 161:aa5281ff4a02 4571 * @rmtoll CR1 JEOCIE LL_ADC_EnableIT_JEOS
AnnaBridge 161:aa5281ff4a02 4572 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4573 * @retval None
AnnaBridge 161:aa5281ff4a02 4574 */
AnnaBridge 161:aa5281ff4a02 4575 __STATIC_INLINE void LL_ADC_EnableIT_JEOS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4576 {
AnnaBridge 161:aa5281ff4a02 4577 /* Note: on this STM32 serie, there is no flag ADC group injected */
AnnaBridge 161:aa5281ff4a02 4578 /* end of unitary conversion. */
AnnaBridge 161:aa5281ff4a02 4579 /* Flag noted as "JEOC" is corresponding to flag "JEOS" */
AnnaBridge 161:aa5281ff4a02 4580 /* in other STM32 families). */
AnnaBridge 161:aa5281ff4a02 4581 SET_BIT(ADCx->CR1, LL_ADC_IT_JEOS);
AnnaBridge 161:aa5281ff4a02 4582 }
AnnaBridge 161:aa5281ff4a02 4583
AnnaBridge 161:aa5281ff4a02 4584 /**
AnnaBridge 161:aa5281ff4a02 4585 * @brief Enable interruption ADC analog watchdog 1.
AnnaBridge 161:aa5281ff4a02 4586 * @rmtoll CR1 AWDIE LL_ADC_EnableIT_AWD1
AnnaBridge 161:aa5281ff4a02 4587 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4588 * @retval None
AnnaBridge 161:aa5281ff4a02 4589 */
AnnaBridge 161:aa5281ff4a02 4590 __STATIC_INLINE void LL_ADC_EnableIT_AWD1(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4591 {
AnnaBridge 161:aa5281ff4a02 4592 SET_BIT(ADCx->CR1, LL_ADC_IT_AWD1);
AnnaBridge 161:aa5281ff4a02 4593 }
AnnaBridge 161:aa5281ff4a02 4594
AnnaBridge 161:aa5281ff4a02 4595 /**
AnnaBridge 161:aa5281ff4a02 4596 * @brief Disable interruption ADC group regular end of unitary conversion
AnnaBridge 161:aa5281ff4a02 4597 * or end of sequence conversions, depending on
AnnaBridge 161:aa5281ff4a02 4598 * ADC configuration.
AnnaBridge 161:aa5281ff4a02 4599 * @note To configure flag of end of conversion,
AnnaBridge 161:aa5281ff4a02 4600 * use function @ref LL_ADC_REG_SetFlagEndOfConversion().
AnnaBridge 161:aa5281ff4a02 4601 * @rmtoll CR1 EOCIE LL_ADC_DisableIT_EOCS
AnnaBridge 161:aa5281ff4a02 4602 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4603 * @retval None
AnnaBridge 161:aa5281ff4a02 4604 */
AnnaBridge 161:aa5281ff4a02 4605 __STATIC_INLINE void LL_ADC_DisableIT_EOCS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4606 {
AnnaBridge 161:aa5281ff4a02 4607 CLEAR_BIT(ADCx->CR1, LL_ADC_IT_EOCS);
AnnaBridge 161:aa5281ff4a02 4608 }
AnnaBridge 161:aa5281ff4a02 4609
AnnaBridge 161:aa5281ff4a02 4610 /**
AnnaBridge 161:aa5281ff4a02 4611 * @brief Disable interruption ADC group regular overrun.
AnnaBridge 161:aa5281ff4a02 4612 * @rmtoll CR1 OVRIE LL_ADC_DisableIT_OVR
AnnaBridge 161:aa5281ff4a02 4613 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4614 * @retval None
AnnaBridge 161:aa5281ff4a02 4615 */
AnnaBridge 161:aa5281ff4a02 4616 __STATIC_INLINE void LL_ADC_DisableIT_OVR(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4617 {
AnnaBridge 161:aa5281ff4a02 4618 CLEAR_BIT(ADCx->CR1, LL_ADC_IT_OVR);
AnnaBridge 161:aa5281ff4a02 4619 }
AnnaBridge 161:aa5281ff4a02 4620
AnnaBridge 161:aa5281ff4a02 4621
AnnaBridge 161:aa5281ff4a02 4622 /**
AnnaBridge 161:aa5281ff4a02 4623 * @brief Disable interruption ADC group injected end of sequence conversions.
AnnaBridge 161:aa5281ff4a02 4624 * @rmtoll CR1 JEOCIE LL_ADC_EnableIT_JEOS
AnnaBridge 161:aa5281ff4a02 4625 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4626 * @retval None
AnnaBridge 161:aa5281ff4a02 4627 */
AnnaBridge 161:aa5281ff4a02 4628 __STATIC_INLINE void LL_ADC_DisableIT_JEOS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4629 {
AnnaBridge 161:aa5281ff4a02 4630 /* Note: on this STM32 serie, there is no flag ADC group injected */
AnnaBridge 161:aa5281ff4a02 4631 /* end of unitary conversion. */
AnnaBridge 161:aa5281ff4a02 4632 /* Flag noted as "JEOC" is corresponding to flag "JEOS" */
AnnaBridge 161:aa5281ff4a02 4633 /* in other STM32 families). */
AnnaBridge 161:aa5281ff4a02 4634 CLEAR_BIT(ADCx->CR1, LL_ADC_IT_JEOS);
AnnaBridge 161:aa5281ff4a02 4635 }
AnnaBridge 161:aa5281ff4a02 4636
AnnaBridge 161:aa5281ff4a02 4637 /**
AnnaBridge 161:aa5281ff4a02 4638 * @brief Disable interruption ADC analog watchdog 1.
AnnaBridge 161:aa5281ff4a02 4639 * @rmtoll CR1 AWDIE LL_ADC_EnableIT_AWD1
AnnaBridge 161:aa5281ff4a02 4640 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4641 * @retval None
AnnaBridge 161:aa5281ff4a02 4642 */
AnnaBridge 161:aa5281ff4a02 4643 __STATIC_INLINE void LL_ADC_DisableIT_AWD1(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4644 {
AnnaBridge 161:aa5281ff4a02 4645 CLEAR_BIT(ADCx->CR1, LL_ADC_IT_AWD1);
AnnaBridge 161:aa5281ff4a02 4646 }
AnnaBridge 161:aa5281ff4a02 4647
AnnaBridge 161:aa5281ff4a02 4648 /**
AnnaBridge 161:aa5281ff4a02 4649 * @brief Get state of interruption ADC group regular end of unitary conversion
AnnaBridge 161:aa5281ff4a02 4650 * or end of sequence conversions, depending on
AnnaBridge 161:aa5281ff4a02 4651 * ADC configuration.
AnnaBridge 161:aa5281ff4a02 4652 * @note To configure flag of end of conversion,
AnnaBridge 161:aa5281ff4a02 4653 * use function @ref LL_ADC_REG_SetFlagEndOfConversion().
AnnaBridge 161:aa5281ff4a02 4654 * (0: interrupt disabled, 1: interrupt enabled)
AnnaBridge 161:aa5281ff4a02 4655 * @rmtoll CR1 EOCIE LL_ADC_IsEnabledIT_EOCS
AnnaBridge 161:aa5281ff4a02 4656 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4657 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4658 */
AnnaBridge 161:aa5281ff4a02 4659 __STATIC_INLINE uint32_t LL_ADC_IsEnabledIT_EOCS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4660 {
AnnaBridge 161:aa5281ff4a02 4661 return (READ_BIT(ADCx->CR1, LL_ADC_IT_EOCS) == (LL_ADC_IT_EOCS));
AnnaBridge 161:aa5281ff4a02 4662 }
AnnaBridge 161:aa5281ff4a02 4663
AnnaBridge 161:aa5281ff4a02 4664 /**
AnnaBridge 161:aa5281ff4a02 4665 * @brief Get state of interruption ADC group regular overrun
AnnaBridge 161:aa5281ff4a02 4666 * (0: interrupt disabled, 1: interrupt enabled).
AnnaBridge 161:aa5281ff4a02 4667 * @rmtoll CR1 OVRIE LL_ADC_IsEnabledIT_OVR
AnnaBridge 161:aa5281ff4a02 4668 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4669 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4670 */
AnnaBridge 161:aa5281ff4a02 4671 __STATIC_INLINE uint32_t LL_ADC_IsEnabledIT_OVR(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4672 {
AnnaBridge 161:aa5281ff4a02 4673 return (READ_BIT(ADCx->CR1, LL_ADC_IT_OVR) == (LL_ADC_IT_OVR));
AnnaBridge 161:aa5281ff4a02 4674 }
AnnaBridge 161:aa5281ff4a02 4675
AnnaBridge 161:aa5281ff4a02 4676
AnnaBridge 161:aa5281ff4a02 4677 /**
AnnaBridge 161:aa5281ff4a02 4678 * @brief Get state of interruption ADC group injected end of sequence conversions
AnnaBridge 161:aa5281ff4a02 4679 * (0: interrupt disabled, 1: interrupt enabled).
AnnaBridge 161:aa5281ff4a02 4680 * @rmtoll CR1 JEOCIE LL_ADC_EnableIT_JEOS
AnnaBridge 161:aa5281ff4a02 4681 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4682 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4683 */
AnnaBridge 161:aa5281ff4a02 4684 __STATIC_INLINE uint32_t LL_ADC_IsEnabledIT_JEOS(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4685 {
AnnaBridge 161:aa5281ff4a02 4686 /* Note: on this STM32 serie, there is no flag ADC group injected */
AnnaBridge 161:aa5281ff4a02 4687 /* end of unitary conversion. */
AnnaBridge 161:aa5281ff4a02 4688 /* Flag noted as "JEOC" is corresponding to flag "JEOS" */
AnnaBridge 161:aa5281ff4a02 4689 /* in other STM32 families). */
AnnaBridge 161:aa5281ff4a02 4690 return (READ_BIT(ADCx->CR1, LL_ADC_IT_JEOS) == (LL_ADC_IT_JEOS));
AnnaBridge 161:aa5281ff4a02 4691 }
AnnaBridge 161:aa5281ff4a02 4692
AnnaBridge 161:aa5281ff4a02 4693 /**
AnnaBridge 161:aa5281ff4a02 4694 * @brief Get state of interruption ADC analog watchdog 1
AnnaBridge 161:aa5281ff4a02 4695 * (0: interrupt disabled, 1: interrupt enabled).
AnnaBridge 161:aa5281ff4a02 4696 * @rmtoll CR1 AWDIE LL_ADC_EnableIT_AWD1
AnnaBridge 161:aa5281ff4a02 4697 * @param ADCx ADC instance
AnnaBridge 161:aa5281ff4a02 4698 * @retval State of bit (1 or 0).
AnnaBridge 161:aa5281ff4a02 4699 */
AnnaBridge 161:aa5281ff4a02 4700 __STATIC_INLINE uint32_t LL_ADC_IsEnabledIT_AWD1(ADC_TypeDef *ADCx)
AnnaBridge 161:aa5281ff4a02 4701 {
AnnaBridge 161:aa5281ff4a02 4702 return (READ_BIT(ADCx->CR1, LL_ADC_IT_AWD1) == (LL_ADC_IT_AWD1));
AnnaBridge 161:aa5281ff4a02 4703 }
AnnaBridge 161:aa5281ff4a02 4704
AnnaBridge 161:aa5281ff4a02 4705 /**
AnnaBridge 161:aa5281ff4a02 4706 * @}
AnnaBridge 161:aa5281ff4a02 4707 */
AnnaBridge 161:aa5281ff4a02 4708
AnnaBridge 161:aa5281ff4a02 4709 #if defined(USE_FULL_LL_DRIVER)
AnnaBridge 161:aa5281ff4a02 4710 /** @defgroup ADC_LL_EF_Init Initialization and de-initialization functions
AnnaBridge 161:aa5281ff4a02 4711 * @{
AnnaBridge 161:aa5281ff4a02 4712 */
AnnaBridge 161:aa5281ff4a02 4713
AnnaBridge 161:aa5281ff4a02 4714 /* Initialization of some features of ADC common parameters and multimode */
AnnaBridge 161:aa5281ff4a02 4715 ErrorStatus LL_ADC_CommonDeInit(ADC_Common_TypeDef *ADCxy_COMMON);
AnnaBridge 161:aa5281ff4a02 4716 ErrorStatus LL_ADC_CommonInit(ADC_Common_TypeDef *ADCxy_COMMON, LL_ADC_CommonInitTypeDef *ADC_CommonInitStruct);
AnnaBridge 161:aa5281ff4a02 4717 void LL_ADC_CommonStructInit(LL_ADC_CommonInitTypeDef *ADC_CommonInitStruct);
AnnaBridge 161:aa5281ff4a02 4718
AnnaBridge 161:aa5281ff4a02 4719 /* De-initialization of ADC instance, ADC group regular and ADC group injected */
AnnaBridge 161:aa5281ff4a02 4720 /* (availability of ADC group injected depends on STM32 families) */
AnnaBridge 161:aa5281ff4a02 4721 ErrorStatus LL_ADC_DeInit(ADC_TypeDef *ADCx);
AnnaBridge 161:aa5281ff4a02 4722
AnnaBridge 161:aa5281ff4a02 4723 /* Initialization of some features of ADC instance */
AnnaBridge 161:aa5281ff4a02 4724 ErrorStatus LL_ADC_Init(ADC_TypeDef *ADCx, LL_ADC_InitTypeDef *ADC_InitStruct);
AnnaBridge 161:aa5281ff4a02 4725 void LL_ADC_StructInit(LL_ADC_InitTypeDef *ADC_InitStruct);
AnnaBridge 161:aa5281ff4a02 4726
AnnaBridge 161:aa5281ff4a02 4727 /* Initialization of some features of ADC instance and ADC group regular */
AnnaBridge 161:aa5281ff4a02 4728 ErrorStatus LL_ADC_REG_Init(ADC_TypeDef *ADCx, LL_ADC_REG_InitTypeDef *ADC_REG_InitStruct);
AnnaBridge 161:aa5281ff4a02 4729 void LL_ADC_REG_StructInit(LL_ADC_REG_InitTypeDef *ADC_REG_InitStruct);
AnnaBridge 161:aa5281ff4a02 4730
AnnaBridge 161:aa5281ff4a02 4731 /* Initialization of some features of ADC instance and ADC group injected */
AnnaBridge 161:aa5281ff4a02 4732 ErrorStatus LL_ADC_INJ_Init(ADC_TypeDef *ADCx, LL_ADC_INJ_InitTypeDef *ADC_INJ_InitStruct);
AnnaBridge 161:aa5281ff4a02 4733 void LL_ADC_INJ_StructInit(LL_ADC_INJ_InitTypeDef *ADC_INJ_InitStruct);
AnnaBridge 161:aa5281ff4a02 4734
AnnaBridge 161:aa5281ff4a02 4735 /**
AnnaBridge 161:aa5281ff4a02 4736 * @}
AnnaBridge 161:aa5281ff4a02 4737 */
AnnaBridge 161:aa5281ff4a02 4738 #endif /* USE_FULL_LL_DRIVER */
AnnaBridge 161:aa5281ff4a02 4739
AnnaBridge 161:aa5281ff4a02 4740 /**
AnnaBridge 161:aa5281ff4a02 4741 * @}
AnnaBridge 161:aa5281ff4a02 4742 */
AnnaBridge 161:aa5281ff4a02 4743
AnnaBridge 161:aa5281ff4a02 4744 /**
AnnaBridge 161:aa5281ff4a02 4745 * @}
AnnaBridge 161:aa5281ff4a02 4746 */
AnnaBridge 161:aa5281ff4a02 4747
AnnaBridge 161:aa5281ff4a02 4748 #endif /* ADC1 || ADC2 || ADC3 */
AnnaBridge 161:aa5281ff4a02 4749
AnnaBridge 161:aa5281ff4a02 4750 /**
AnnaBridge 161:aa5281ff4a02 4751 * @}
AnnaBridge 161:aa5281ff4a02 4752 */
AnnaBridge 161:aa5281ff4a02 4753
AnnaBridge 161:aa5281ff4a02 4754 #ifdef __cplusplus
AnnaBridge 161:aa5281ff4a02 4755 }
AnnaBridge 161:aa5281ff4a02 4756 #endif
AnnaBridge 161:aa5281ff4a02 4757
AnnaBridge 161:aa5281ff4a02 4758 #endif /* __STM32F4xx_LL_ADC_H */
AnnaBridge 161:aa5281ff4a02 4759
AnnaBridge 161:aa5281ff4a02 4760 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/