The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
Parent:
171:3a7713b1edbc
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Anna Bridge 169:a7c7b631e539 1 /*******************************************************************************
Anna Bridge 169:a7c7b631e539 2 * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved.
Anna Bridge 169:a7c7b631e539 3 *
Anna Bridge 169:a7c7b631e539 4 * Permission is hereby granted, free of charge, to any person obtaining a
Anna Bridge 169:a7c7b631e539 5 * copy of this software and associated documentation files (the "Software"),
Anna Bridge 169:a7c7b631e539 6 * to deal in the Software without restriction, including without limitation
Anna Bridge 169:a7c7b631e539 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
Anna Bridge 169:a7c7b631e539 8 * and/or sell copies of the Software, and to permit persons to whom the
Anna Bridge 169:a7c7b631e539 9 * Software is furnished to do so, subject to the following conditions:
Anna Bridge 169:a7c7b631e539 10 *
Anna Bridge 169:a7c7b631e539 11 * The above copyright notice and this permission notice shall be included
Anna Bridge 169:a7c7b631e539 12 * in all copies or substantial portions of the Software.
Anna Bridge 169:a7c7b631e539 13 *
Anna Bridge 169:a7c7b631e539 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
Anna Bridge 169:a7c7b631e539 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
Anna Bridge 169:a7c7b631e539 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
Anna Bridge 169:a7c7b631e539 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
Anna Bridge 169:a7c7b631e539 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
Anna Bridge 169:a7c7b631e539 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
Anna Bridge 169:a7c7b631e539 20 * OTHER DEALINGS IN THE SOFTWARE.
Anna Bridge 169:a7c7b631e539 21 *
Anna Bridge 169:a7c7b631e539 22 * Except as contained in this notice, the name of Maxim Integrated
Anna Bridge 169:a7c7b631e539 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
Anna Bridge 169:a7c7b631e539 24 * Products, Inc. Branding Policy.
Anna Bridge 169:a7c7b631e539 25 *
Anna Bridge 169:a7c7b631e539 26 * The mere transfer of this software does not imply any licenses
Anna Bridge 169:a7c7b631e539 27 * of trade secrets, proprietary technology, copyrights, patents,
Anna Bridge 169:a7c7b631e539 28 * trademarks, maskwork rights, or any other form of intellectual
Anna Bridge 169:a7c7b631e539 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
Anna Bridge 169:a7c7b631e539 30 * ownership rights.
Anna Bridge 169:a7c7b631e539 31 ******************************************************************************/
Anna Bridge 169:a7c7b631e539 32
Anna Bridge 169:a7c7b631e539 33 #ifndef _MXC_SPIM_REGS_H_
Anna Bridge 169:a7c7b631e539 34 #define _MXC_SPIM_REGS_H_
Anna Bridge 169:a7c7b631e539 35
Anna Bridge 169:a7c7b631e539 36 #ifdef __cplusplus
Anna Bridge 169:a7c7b631e539 37 extern "C" {
Anna Bridge 169:a7c7b631e539 38 #endif
Anna Bridge 169:a7c7b631e539 39
Anna Bridge 169:a7c7b631e539 40 #include <stdint.h>
Anna Bridge 169:a7c7b631e539 41 #include "mxc_device.h"
Anna Bridge 169:a7c7b631e539 42
Anna Bridge 169:a7c7b631e539 43 /*
Anna Bridge 169:a7c7b631e539 44 If types are not defined elsewhere (CMSIS) define them here
Anna Bridge 169:a7c7b631e539 45 */
Anna Bridge 169:a7c7b631e539 46 #ifndef __IO
Anna Bridge 169:a7c7b631e539 47 #define __IO volatile
Anna Bridge 169:a7c7b631e539 48 #endif
Anna Bridge 169:a7c7b631e539 49 #ifndef __I
Anna Bridge 169:a7c7b631e539 50 #define __I volatile const
Anna Bridge 169:a7c7b631e539 51 #endif
Anna Bridge 169:a7c7b631e539 52 #ifndef __O
Anna Bridge 169:a7c7b631e539 53 #define __O volatile
Anna Bridge 169:a7c7b631e539 54 #endif
Anna Bridge 169:a7c7b631e539 55
Anna Bridge 169:a7c7b631e539 56
Anna Bridge 169:a7c7b631e539 57 /*
Anna Bridge 169:a7c7b631e539 58 Typedefed structure(s) for module registers (per instance or section) with direct 32-bit
Anna Bridge 169:a7c7b631e539 59 access to each register in module.
Anna Bridge 169:a7c7b631e539 60 */
Anna Bridge 169:a7c7b631e539 61
Anna Bridge 169:a7c7b631e539 62 /* Offset Register Description
Anna Bridge 169:a7c7b631e539 63 ============= ============================================================================ */
Anna Bridge 169:a7c7b631e539 64 typedef struct {
Anna Bridge 169:a7c7b631e539 65 __IO uint32_t mstr_cfg; /* 0x0000 SPI Master Configuration Register */
Anna Bridge 169:a7c7b631e539 66 __IO uint32_t ss_sr_polarity; /* 0x0004 SPI Master Polarity Control for SS and SR Signals */
Anna Bridge 169:a7c7b631e539 67 __IO uint32_t gen_ctrl; /* 0x0008 SPI Master General Control Register */
Anna Bridge 169:a7c7b631e539 68 __IO uint32_t fifo_ctrl; /* 0x000C SPI Master FIFO Control Register */
Anna Bridge 169:a7c7b631e539 69 __IO uint32_t spcl_ctrl; /* 0x0010 SPI Master Special Mode Controls */
Anna Bridge 169:a7c7b631e539 70 __IO uint32_t intfl; /* 0x0014 SPI Master Interrupt Flags */
Anna Bridge 169:a7c7b631e539 71 __IO uint32_t inten; /* 0x0018 SPI Master Interrupt Enable/Disable Settings */
Anna Bridge 169:a7c7b631e539 72 __IO uint32_t simple_headers; /* 0x001C SPI Master Simple Mode Transaction Headers */
Anna Bridge 169:a7c7b631e539 73 } mxc_spim_regs_t;
Anna Bridge 169:a7c7b631e539 74
Anna Bridge 169:a7c7b631e539 75
Anna Bridge 169:a7c7b631e539 76 /* Offset Register Description
Anna Bridge 169:a7c7b631e539 77 ============= ============================================================================ */
Anna Bridge 169:a7c7b631e539 78 typedef struct {
Anna Bridge 169:a7c7b631e539 79 union { /* 0x0000-0x07FC SPI Master FIFO Write Space for Transaction Setup */
Anna Bridge 169:a7c7b631e539 80 __IO uint8_t trans_8[2048];
Anna Bridge 169:a7c7b631e539 81 __IO uint16_t trans_16[1024];
Anna Bridge 169:a7c7b631e539 82 __IO uint32_t trans_32[512];
Anna Bridge 169:a7c7b631e539 83 };
Anna Bridge 169:a7c7b631e539 84 union { /* 0x0800-0x0FFC SPI Master FIFO Read Space for Results Data */
Anna Bridge 169:a7c7b631e539 85 __IO uint8_t rslts_8[2048];
Anna Bridge 169:a7c7b631e539 86 __IO uint16_t rslts_16[1024];
Anna Bridge 169:a7c7b631e539 87 __IO uint32_t rslts_32[512];
Anna Bridge 169:a7c7b631e539 88 };
Anna Bridge 169:a7c7b631e539 89 } mxc_spim_fifo_regs_t;
Anna Bridge 169:a7c7b631e539 90
Anna Bridge 169:a7c7b631e539 91
Anna Bridge 169:a7c7b631e539 92 /*
Anna Bridge 169:a7c7b631e539 93 Register offsets for module SPIM.
Anna Bridge 169:a7c7b631e539 94 */
Anna Bridge 169:a7c7b631e539 95
Anna Bridge 169:a7c7b631e539 96 #define MXC_R_SPIM_OFFS_MSTR_CFG ((uint32_t)0x00000000UL)
Anna Bridge 169:a7c7b631e539 97 #define MXC_R_SPIM_OFFS_SS_SR_POLARITY ((uint32_t)0x00000004UL)
Anna Bridge 169:a7c7b631e539 98 #define MXC_R_SPIM_OFFS_GEN_CTRL ((uint32_t)0x00000008UL)
Anna Bridge 169:a7c7b631e539 99 #define MXC_R_SPIM_OFFS_FIFO_CTRL ((uint32_t)0x0000000CUL)
Anna Bridge 169:a7c7b631e539 100 #define MXC_R_SPIM_OFFS_SPCL_CTRL ((uint32_t)0x00000010UL)
Anna Bridge 169:a7c7b631e539 101 #define MXC_R_SPIM_OFFS_INTFL ((uint32_t)0x00000014UL)
Anna Bridge 169:a7c7b631e539 102 #define MXC_R_SPIM_OFFS_INTEN ((uint32_t)0x00000018UL)
Anna Bridge 169:a7c7b631e539 103 #define MXC_R_SPIM_OFFS_SIMPLE_HEADERS ((uint32_t)0x0000001CUL)
Anna Bridge 169:a7c7b631e539 104 #define MXC_R_SPIM_FIFO_OFFS_TRANS ((uint32_t)0x00000000UL)
Anna Bridge 169:a7c7b631e539 105 #define MXC_R_SPIM_FIFO_OFFS_RSLTS ((uint32_t)0x00000800UL)
Anna Bridge 169:a7c7b631e539 106
Anna Bridge 169:a7c7b631e539 107
Anna Bridge 169:a7c7b631e539 108 /*
Anna Bridge 169:a7c7b631e539 109 Field positions and masks for module SPIM.
Anna Bridge 169:a7c7b631e539 110 */
Anna Bridge 169:a7c7b631e539 111
Anna Bridge 169:a7c7b631e539 112 #define MXC_F_SPIM_MSTR_CFG_SLAVE_SEL_POS 0
Anna Bridge 169:a7c7b631e539 113 #define MXC_F_SPIM_MSTR_CFG_SLAVE_SEL ((uint32_t)(0x00000007UL << MXC_F_SPIM_MSTR_CFG_SLAVE_SEL_POS))
Anna Bridge 169:a7c7b631e539 114 #define MXC_F_SPIM_MSTR_CFG_THREE_WIRE_MODE_POS 3
Anna Bridge 169:a7c7b631e539 115 #define MXC_F_SPIM_MSTR_CFG_THREE_WIRE_MODE ((uint32_t)(0x00000001UL << MXC_F_SPIM_MSTR_CFG_THREE_WIRE_MODE_POS))
Anna Bridge 169:a7c7b631e539 116 #define MXC_F_SPIM_MSTR_CFG_SPI_MODE_POS 4
Anna Bridge 169:a7c7b631e539 117 #define MXC_F_SPIM_MSTR_CFG_SPI_MODE ((uint32_t)(0x00000003UL << MXC_F_SPIM_MSTR_CFG_SPI_MODE_POS))
Anna Bridge 169:a7c7b631e539 118 #define MXC_F_SPIM_MSTR_CFG_PAGE_SIZE_POS 6
Anna Bridge 169:a7c7b631e539 119 #define MXC_F_SPIM_MSTR_CFG_PAGE_SIZE ((uint32_t)(0x00000003UL << MXC_F_SPIM_MSTR_CFG_PAGE_SIZE_POS))
Anna Bridge 169:a7c7b631e539 120 #define MXC_F_SPIM_MSTR_CFG_SCK_HI_CLK_POS 8
Anna Bridge 169:a7c7b631e539 121 #define MXC_F_SPIM_MSTR_CFG_SCK_HI_CLK ((uint32_t)(0x0000000FUL << MXC_F_SPIM_MSTR_CFG_SCK_HI_CLK_POS))
Anna Bridge 169:a7c7b631e539 122 #define MXC_F_SPIM_MSTR_CFG_SCK_LO_CLK_POS 12
Anna Bridge 169:a7c7b631e539 123 #define MXC_F_SPIM_MSTR_CFG_SCK_LO_CLK ((uint32_t)(0x0000000FUL << MXC_F_SPIM_MSTR_CFG_SCK_LO_CLK_POS))
Anna Bridge 169:a7c7b631e539 124 #define MXC_F_SPIM_MSTR_CFG_ACT_DELAY_POS 16
Anna Bridge 169:a7c7b631e539 125 #define MXC_F_SPIM_MSTR_CFG_ACT_DELAY ((uint32_t)(0x00000003UL << MXC_F_SPIM_MSTR_CFG_ACT_DELAY_POS))
Anna Bridge 169:a7c7b631e539 126 #define MXC_F_SPIM_MSTR_CFG_INACT_DELAY_POS 18
Anna Bridge 169:a7c7b631e539 127 #define MXC_F_SPIM_MSTR_CFG_INACT_DELAY ((uint32_t)(0x00000003UL << MXC_F_SPIM_MSTR_CFG_INACT_DELAY_POS))
Anna Bridge 169:a7c7b631e539 128 #define MXC_F_SPIM_MSTR_CFG_SDIO_SAMPLE_POINT_POS 20
Anna Bridge 169:a7c7b631e539 129 #define MXC_F_SPIM_MSTR_CFG_SDIO_SAMPLE_POINT ((uint32_t)(0x0000000FUL << MXC_F_SPIM_MSTR_CFG_SDIO_SAMPLE_POINT_POS))
Anna Bridge 169:a7c7b631e539 130
Anna Bridge 169:a7c7b631e539 131 #define MXC_V_SPIM_MSTR_CFG_PAGE_SIZE_4B ((uint32_t)0x00000000UL)
Anna Bridge 169:a7c7b631e539 132 #define MXC_V_SPIM_MSTR_CFG_PAGE_SIZE_8B ((uint32_t)0x00000001UL)
Anna Bridge 169:a7c7b631e539 133 #define MXC_V_SPIM_MSTR_CFG_PAGE_SIZE_16B ((uint32_t)0x00000002UL)
Anna Bridge 169:a7c7b631e539 134 #define MXC_V_SPIM_MSTR_CFG_PAGE_SIZE_32B ((uint32_t)0x00000003UL)
Anna Bridge 169:a7c7b631e539 135
Anna Bridge 169:a7c7b631e539 136 #define MXC_S_SPIM_MSTR_CFG_PAGE_4B (MXC_V_SPIM_MSTR_CFG_PAGE_SIZE_4B << MXC_F_SPIM_MSTR_CFG_PAGE_SIZE_POS)
Anna Bridge 169:a7c7b631e539 137 #define MXC_S_SPIM_MSTR_CFG_PAGE_8B (MXC_V_SPIM_MSTR_CFG_PAGE_SIZE_8B << MXC_F_SPIM_MSTR_CFG_PAGE_SIZE_POS)
Anna Bridge 169:a7c7b631e539 138 #define MXC_S_SPIM_MSTR_CFG_PAGE_16B (MXC_V_SPIM_MSTR_CFG_PAGE_SIZE_16B << MXC_F_SPIM_MSTR_CFG_PAGE_SIZE_POS)
Anna Bridge 169:a7c7b631e539 139 #define MXC_S_SPIM_MSTR_CFG_PAGE_32B (MXC_V_SPIM_MSTR_CFG_PAGE_SIZE_32B << MXC_F_SPIM_MSTR_CFG_PAGE_SIZE_POS)
Anna Bridge 169:a7c7b631e539 140
Anna Bridge 169:a7c7b631e539 141 #define MXC_F_SPIM_SS_SR_POLARITY_SS_POLARITY_POS 0
Anna Bridge 169:a7c7b631e539 142 #define MXC_F_SPIM_SS_SR_POLARITY_SS_POLARITY ((uint32_t)(0x000000FFUL << MXC_F_SPIM_SS_SR_POLARITY_SS_POLARITY_POS))
Anna Bridge 169:a7c7b631e539 143 #define MXC_F_SPIM_SS_SR_POLARITY_FC_POLARITY_POS 8
Anna Bridge 169:a7c7b631e539 144 #define MXC_F_SPIM_SS_SR_POLARITY_FC_POLARITY ((uint32_t)(0x000000FFUL << MXC_F_SPIM_SS_SR_POLARITY_FC_POLARITY_POS))
Anna Bridge 169:a7c7b631e539 145
Anna Bridge 169:a7c7b631e539 146 #define MXC_F_SPIM_GEN_CTRL_SPI_MSTR_EN_POS 0
Anna Bridge 169:a7c7b631e539 147 #define MXC_F_SPIM_GEN_CTRL_SPI_MSTR_EN ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_SPI_MSTR_EN_POS))
Anna Bridge 169:a7c7b631e539 148 #define MXC_F_SPIM_GEN_CTRL_TX_FIFO_EN_POS 1
Anna Bridge 169:a7c7b631e539 149 #define MXC_F_SPIM_GEN_CTRL_TX_FIFO_EN ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_TX_FIFO_EN_POS))
Anna Bridge 169:a7c7b631e539 150 #define MXC_F_SPIM_GEN_CTRL_RX_FIFO_EN_POS 2
Anna Bridge 169:a7c7b631e539 151 #define MXC_F_SPIM_GEN_CTRL_RX_FIFO_EN ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_RX_FIFO_EN_POS))
Anna Bridge 169:a7c7b631e539 152 #define MXC_F_SPIM_GEN_CTRL_BIT_BANG_MODE_POS 3
Anna Bridge 169:a7c7b631e539 153 #define MXC_F_SPIM_GEN_CTRL_BIT_BANG_MODE ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_BIT_BANG_MODE_POS))
Anna Bridge 169:a7c7b631e539 154 #define MXC_F_SPIM_GEN_CTRL_BB_SS_IN_OUT_POS 4
Anna Bridge 169:a7c7b631e539 155 #define MXC_F_SPIM_GEN_CTRL_BB_SS_IN_OUT ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_BB_SS_IN_OUT_POS))
Anna Bridge 169:a7c7b631e539 156 #define MXC_F_SPIM_GEN_CTRL_BB_SR_IN_POS 5
Anna Bridge 169:a7c7b631e539 157 #define MXC_F_SPIM_GEN_CTRL_BB_SR_IN ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_BB_SR_IN_POS))
Anna Bridge 169:a7c7b631e539 158 #define MXC_F_SPIM_GEN_CTRL_BB_SCK_IN_OUT_POS 6
Anna Bridge 169:a7c7b631e539 159 #define MXC_F_SPIM_GEN_CTRL_BB_SCK_IN_OUT ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_BB_SCK_IN_OUT_POS))
Anna Bridge 169:a7c7b631e539 160 #define MXC_F_SPIM_GEN_CTRL_BB_SDIO_IN_POS 8
Anna Bridge 169:a7c7b631e539 161 #define MXC_F_SPIM_GEN_CTRL_BB_SDIO_IN ((uint32_t)(0x0000000FUL << MXC_F_SPIM_GEN_CTRL_BB_SDIO_IN_POS))
Anna Bridge 169:a7c7b631e539 162 #define MXC_F_SPIM_GEN_CTRL_BB_SDIO_OUT_POS 12
Anna Bridge 169:a7c7b631e539 163 #define MXC_F_SPIM_GEN_CTRL_BB_SDIO_OUT ((uint32_t)(0x0000000FUL << MXC_F_SPIM_GEN_CTRL_BB_SDIO_OUT_POS))
Anna Bridge 169:a7c7b631e539 164 #define MXC_F_SPIM_GEN_CTRL_BB_SDIO_DR_EN_POS 16
Anna Bridge 169:a7c7b631e539 165 #define MXC_F_SPIM_GEN_CTRL_BB_SDIO_DR_EN ((uint32_t)(0x0000000FUL << MXC_F_SPIM_GEN_CTRL_BB_SDIO_DR_EN_POS))
Anna Bridge 169:a7c7b631e539 166 #define MXC_F_SPIM_GEN_CTRL_SIMPLE_MODE_POS 20
Anna Bridge 169:a7c7b631e539 167 #define MXC_F_SPIM_GEN_CTRL_SIMPLE_MODE ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_SIMPLE_MODE_POS))
Anna Bridge 169:a7c7b631e539 168 #define MXC_F_SPIM_GEN_CTRL_START_RX_ONLY_POS 21
Anna Bridge 169:a7c7b631e539 169 #define MXC_F_SPIM_GEN_CTRL_START_RX_ONLY ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_START_RX_ONLY_POS))
Anna Bridge 169:a7c7b631e539 170 #define MXC_F_SPIM_GEN_CTRL_DEASSERT_ACT_SS_POS 22
Anna Bridge 169:a7c7b631e539 171 #define MXC_F_SPIM_GEN_CTRL_DEASSERT_ACT_SS ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_DEASSERT_ACT_SS_POS))
Anna Bridge 169:a7c7b631e539 172 #define MXC_F_SPIM_GEN_CTRL_ENABLE_SCK_FB_MODE_POS 24
Anna Bridge 169:a7c7b631e539 173 #define MXC_F_SPIM_GEN_CTRL_ENABLE_SCK_FB_MODE ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_ENABLE_SCK_FB_MODE_POS))
Anna Bridge 169:a7c7b631e539 174 #define MXC_F_SPIM_GEN_CTRL_INVERT_SCK_FB_CLK_POS 25
Anna Bridge 169:a7c7b631e539 175 #define MXC_F_SPIM_GEN_CTRL_INVERT_SCK_FB_CLK ((uint32_t)(0x00000001UL << MXC_F_SPIM_GEN_CTRL_INVERT_SCK_FB_CLK_POS))
Anna Bridge 169:a7c7b631e539 176
Anna Bridge 169:a7c7b631e539 177 #define MXC_F_SPIM_FIFO_CTRL_TX_FIFO_AE_LVL_POS 0
Anna Bridge 169:a7c7b631e539 178 #define MXC_F_SPIM_FIFO_CTRL_TX_FIFO_AE_LVL ((uint32_t)(0x0000000FUL << MXC_F_SPIM_FIFO_CTRL_TX_FIFO_AE_LVL_POS))
Anna Bridge 169:a7c7b631e539 179 #define MXC_F_SPIM_FIFO_CTRL_TX_FIFO_USED_POS 8
Anna Bridge 169:a7c7b631e539 180 #define MXC_F_SPIM_FIFO_CTRL_TX_FIFO_USED ((uint32_t)(0x0000001FUL << MXC_F_SPIM_FIFO_CTRL_TX_FIFO_USED_POS))
Anna Bridge 169:a7c7b631e539 181 #define MXC_F_SPIM_FIFO_CTRL_RX_FIFO_AF_LVL_POS 16
Anna Bridge 169:a7c7b631e539 182 #define MXC_F_SPIM_FIFO_CTRL_RX_FIFO_AF_LVL ((uint32_t)(0x0000001FUL << MXC_F_SPIM_FIFO_CTRL_RX_FIFO_AF_LVL_POS))
Anna Bridge 169:a7c7b631e539 183 #define MXC_F_SPIM_FIFO_CTRL_RX_FIFO_USED_POS 24
Anna Bridge 169:a7c7b631e539 184 #define MXC_F_SPIM_FIFO_CTRL_RX_FIFO_USED ((uint32_t)(0x0000003FUL << MXC_F_SPIM_FIFO_CTRL_RX_FIFO_USED_POS))
Anna Bridge 169:a7c7b631e539 185
Anna Bridge 169:a7c7b631e539 186 #define MXC_F_SPIM_SPCL_CTRL_SS_SAMPLE_MODE_POS 0
Anna Bridge 169:a7c7b631e539 187 #define MXC_F_SPIM_SPCL_CTRL_SS_SAMPLE_MODE ((uint32_t)(0x00000001UL << MXC_F_SPIM_SPCL_CTRL_SS_SAMPLE_MODE_POS))
Anna Bridge 169:a7c7b631e539 188 #define MXC_F_SPIM_SPCL_CTRL_MISO_FC_EN_POS 1
Anna Bridge 169:a7c7b631e539 189 #define MXC_F_SPIM_SPCL_CTRL_MISO_FC_EN ((uint32_t)(0x00000001UL << MXC_F_SPIM_SPCL_CTRL_MISO_FC_EN_POS))
Anna Bridge 169:a7c7b631e539 190 #define MXC_F_SPIM_SPCL_CTRL_SS_SA_SDIO_OUT_POS 4
Anna Bridge 169:a7c7b631e539 191 #define MXC_F_SPIM_SPCL_CTRL_SS_SA_SDIO_OUT ((uint32_t)(0x0000000FUL << MXC_F_SPIM_SPCL_CTRL_SS_SA_SDIO_OUT_POS))
Anna Bridge 169:a7c7b631e539 192 #define MXC_F_SPIM_SPCL_CTRL_SS_SA_SDIO_DR_EN_POS 8
Anna Bridge 169:a7c7b631e539 193 #define MXC_F_SPIM_SPCL_CTRL_SS_SA_SDIO_DR_EN ((uint32_t)(0x0000000FUL << MXC_F_SPIM_SPCL_CTRL_SS_SA_SDIO_DR_EN_POS))
Anna Bridge 169:a7c7b631e539 194
Anna Bridge 169:a7c7b631e539 195 #if (MXC_SPIM_REV == 0)
Anna Bridge 169:a7c7b631e539 196 #define MXC_F_SPIM_SPCL_CTRL_SPECIAL_MODE_3_EN_POS 16
Anna Bridge 169:a7c7b631e539 197 #define MXC_F_SPIM_SPCL_CTRL_SPECIAL_MODE_3_EN ((uint32_t)(0x00000001UL << MXC_F_SPIM_SPCL_CTRL_SPECIAL_MODE_3_EN_POS))
Anna Bridge 169:a7c7b631e539 198 #else
Anna Bridge 169:a7c7b631e539 199 #define MXC_F_SPIM_SPCL_CTRL_RX_FIFO_MARGIN_POS 12
Anna Bridge 169:a7c7b631e539 200 #define MXC_F_SPIM_SPCL_CTRL_RX_FIFO_MARGIN ((uint32_t)(0x00000007UL << MXC_F_SPIM_SPCL_CTRL_RX_FIFO_MARGIN_POS))
Anna Bridge 169:a7c7b631e539 201 #define MXC_F_SPIM_SPCL_CTRL_SCK_FB_DELAY_POS 16
Anna Bridge 169:a7c7b631e539 202 #define MXC_F_SPIM_SPCL_CTRL_SCK_FB_DELAY ((uint32_t)(0x0000000FUL << MXC_F_SPIM_SPCL_CTRL_SCK_FB_DELAY_POS))
Anna Bridge 169:a7c7b631e539 203 #define MXC_F_SPIM_SPCL_CTRL_SPARE_RESERVED_POS 20
Anna Bridge 169:a7c7b631e539 204 #define MXC_F_SPIM_SPCL_CTRL_SPARE_RESERVED ((uint32_t)(0x00000FFFUL << MXC_F_SPIM_SPCL_CTRL_SPARE_RESERVED_POS))
Anna Bridge 169:a7c7b631e539 205 #endif
Anna Bridge 169:a7c7b631e539 206
Anna Bridge 169:a7c7b631e539 207 #define MXC_F_SPIM_INTFL_TX_STALLED_POS 0
Anna Bridge 169:a7c7b631e539 208 #define MXC_F_SPIM_INTFL_TX_STALLED ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTFL_TX_STALLED_POS))
Anna Bridge 169:a7c7b631e539 209 #define MXC_F_SPIM_INTFL_RX_STALLED_POS 1
Anna Bridge 169:a7c7b631e539 210 #define MXC_F_SPIM_INTFL_RX_STALLED ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTFL_RX_STALLED_POS))
Anna Bridge 169:a7c7b631e539 211 #define MXC_F_SPIM_INTFL_TX_READY_POS 2
Anna Bridge 169:a7c7b631e539 212 #define MXC_F_SPIM_INTFL_TX_READY ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTFL_TX_READY_POS))
Anna Bridge 169:a7c7b631e539 213 #define MXC_F_SPIM_INTFL_RX_DONE_POS 3
Anna Bridge 169:a7c7b631e539 214 #define MXC_F_SPIM_INTFL_RX_DONE ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTFL_RX_DONE_POS))
Anna Bridge 169:a7c7b631e539 215 #define MXC_F_SPIM_INTFL_TX_FIFO_AE_POS 4
Anna Bridge 169:a7c7b631e539 216 #define MXC_F_SPIM_INTFL_TX_FIFO_AE ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTFL_TX_FIFO_AE_POS))
Anna Bridge 169:a7c7b631e539 217 #define MXC_F_SPIM_INTFL_RX_FIFO_AF_POS 5
Anna Bridge 169:a7c7b631e539 218 #define MXC_F_SPIM_INTFL_RX_FIFO_AF ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTFL_RX_FIFO_AF_POS))
Anna Bridge 169:a7c7b631e539 219
Anna Bridge 169:a7c7b631e539 220 #define MXC_F_SPIM_INTEN_TX_STALLED_POS 0
Anna Bridge 169:a7c7b631e539 221 #define MXC_F_SPIM_INTEN_TX_STALLED ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTEN_TX_STALLED_POS))
Anna Bridge 169:a7c7b631e539 222 #define MXC_F_SPIM_INTEN_RX_STALLED_POS 1
Anna Bridge 169:a7c7b631e539 223 #define MXC_F_SPIM_INTEN_RX_STALLED ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTEN_RX_STALLED_POS))
Anna Bridge 169:a7c7b631e539 224 #define MXC_F_SPIM_INTEN_TX_READY_POS 2
Anna Bridge 169:a7c7b631e539 225 #define MXC_F_SPIM_INTEN_TX_READY ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTEN_TX_READY_POS))
Anna Bridge 169:a7c7b631e539 226 #define MXC_F_SPIM_INTEN_RX_DONE_POS 3
Anna Bridge 169:a7c7b631e539 227 #define MXC_F_SPIM_INTEN_RX_DONE ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTEN_RX_DONE_POS))
Anna Bridge 169:a7c7b631e539 228 #define MXC_F_SPIM_INTEN_TX_FIFO_AE_POS 4
Anna Bridge 169:a7c7b631e539 229 #define MXC_F_SPIM_INTEN_TX_FIFO_AE ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTEN_TX_FIFO_AE_POS))
Anna Bridge 169:a7c7b631e539 230 #define MXC_F_SPIM_INTEN_RX_FIFO_AF_POS 5
Anna Bridge 169:a7c7b631e539 231 #define MXC_F_SPIM_INTEN_RX_FIFO_AF ((uint32_t)(0x00000001UL << MXC_F_SPIM_INTEN_RX_FIFO_AF_POS))
Anna Bridge 169:a7c7b631e539 232
Anna Bridge 169:a7c7b631e539 233 #define MXC_F_SPIM_SIMPLE_HEADERS_TX_BIDIR_HEADER_POS 0
Anna Bridge 169:a7c7b631e539 234 #define MXC_F_SPIM_SIMPLE_HEADERS_TX_BIDIR_HEADER ((uint32_t)(0x00003FFFUL << MXC_F_SPIM_SIMPLE_HEADERS_TX_BIDIR_HEADER_POS))
Anna Bridge 169:a7c7b631e539 235 #define MXC_F_SPIM_SIMPLE_HEADERS_RX_ONLY_HEADER_POS 16
Anna Bridge 169:a7c7b631e539 236 #define MXC_F_SPIM_SIMPLE_HEADERS_RX_ONLY_HEADER ((uint32_t)(0x00003FFFUL << MXC_F_SPIM_SIMPLE_HEADERS_RX_ONLY_HEADER_POS))
Anna Bridge 169:a7c7b631e539 237
Anna Bridge 169:a7c7b631e539 238
Anna Bridge 169:a7c7b631e539 239
Anna Bridge 169:a7c7b631e539 240 #ifdef __cplusplus
Anna Bridge 169:a7c7b631e539 241 }
Anna Bridge 169:a7c7b631e539 242 #endif
Anna Bridge 169:a7c7b631e539 243
Anna Bridge 169:a7c7b631e539 244 #endif /* _MXC_SPIM_REGS_H_ */
Anna Bridge 169:a7c7b631e539 245