The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
Parent:
171:3a7713b1edbc
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Anna Bridge 169:a7c7b631e539 1 /*******************************************************************************
Anna Bridge 169:a7c7b631e539 2 * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved.
Anna Bridge 169:a7c7b631e539 3 *
Anna Bridge 169:a7c7b631e539 4 * Permission is hereby granted, free of charge, to any person obtaining a
Anna Bridge 169:a7c7b631e539 5 * copy of this software and associated documentation files (the "Software"),
Anna Bridge 169:a7c7b631e539 6 * to deal in the Software without restriction, including without limitation
Anna Bridge 169:a7c7b631e539 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
Anna Bridge 169:a7c7b631e539 8 * and/or sell copies of the Software, and to permit persons to whom the
Anna Bridge 169:a7c7b631e539 9 * Software is furnished to do so, subject to the following conditions:
Anna Bridge 169:a7c7b631e539 10 *
Anna Bridge 169:a7c7b631e539 11 * The above copyright notice and this permission notice shall be included
Anna Bridge 169:a7c7b631e539 12 * in all copies or substantial portions of the Software.
Anna Bridge 169:a7c7b631e539 13 *
Anna Bridge 169:a7c7b631e539 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
Anna Bridge 169:a7c7b631e539 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
Anna Bridge 169:a7c7b631e539 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
Anna Bridge 169:a7c7b631e539 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
Anna Bridge 169:a7c7b631e539 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
Anna Bridge 169:a7c7b631e539 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
Anna Bridge 169:a7c7b631e539 20 * OTHER DEALINGS IN THE SOFTWARE.
Anna Bridge 169:a7c7b631e539 21 *
Anna Bridge 169:a7c7b631e539 22 * Except as contained in this notice, the name of Maxim Integrated
Anna Bridge 169:a7c7b631e539 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
Anna Bridge 169:a7c7b631e539 24 * Products, Inc. Branding Policy.
Anna Bridge 169:a7c7b631e539 25 *
Anna Bridge 169:a7c7b631e539 26 * The mere transfer of this software does not imply any licenses
Anna Bridge 169:a7c7b631e539 27 * of trade secrets, proprietary technology, copyrights, patents,
Anna Bridge 169:a7c7b631e539 28 * trademarks, maskwork rights, or any other form of intellectual
Anna Bridge 169:a7c7b631e539 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
Anna Bridge 169:a7c7b631e539 30 * ownership rights.
Anna Bridge 169:a7c7b631e539 31 ******************************************************************************/
Anna Bridge 169:a7c7b631e539 32
Anna Bridge 169:a7c7b631e539 33 #ifndef _MXC_PWRMAN_REGS_H_
Anna Bridge 169:a7c7b631e539 34 #define _MXC_PWRMAN_REGS_H_
Anna Bridge 169:a7c7b631e539 35
Anna Bridge 169:a7c7b631e539 36 #ifdef __cplusplus
Anna Bridge 169:a7c7b631e539 37 extern "C" {
Anna Bridge 169:a7c7b631e539 38 #endif
Anna Bridge 169:a7c7b631e539 39
Anna Bridge 169:a7c7b631e539 40 #include <stdint.h>
Anna Bridge 169:a7c7b631e539 41 #include "mxc_device.h"
Anna Bridge 169:a7c7b631e539 42
Anna Bridge 169:a7c7b631e539 43 /*
Anna Bridge 169:a7c7b631e539 44 If types are not defined elsewhere (CMSIS) define them here
Anna Bridge 169:a7c7b631e539 45 */
Anna Bridge 169:a7c7b631e539 46 #ifndef __IO
Anna Bridge 169:a7c7b631e539 47 #define __IO volatile
Anna Bridge 169:a7c7b631e539 48 #endif
Anna Bridge 169:a7c7b631e539 49 #ifndef __I
Anna Bridge 169:a7c7b631e539 50 #define __I volatile const
Anna Bridge 169:a7c7b631e539 51 #endif
Anna Bridge 169:a7c7b631e539 52 #ifndef __O
Anna Bridge 169:a7c7b631e539 53 #define __O volatile
Anna Bridge 169:a7c7b631e539 54 #endif
Anna Bridge 169:a7c7b631e539 55
Anna Bridge 169:a7c7b631e539 56
Anna Bridge 169:a7c7b631e539 57 /**
Anna Bridge 169:a7c7b631e539 58 * @brief Defines PAD Modes for Wake Up Detection.
Anna Bridge 169:a7c7b631e539 59 */
Anna Bridge 169:a7c7b631e539 60 typedef enum {
Anna Bridge 169:a7c7b631e539 61 /** WUD Mode for Selected PAD = Clear/Activate */
Anna Bridge 169:a7c7b631e539 62 MXC_E_PWRMAN_PAD_MODE_CLEAR_SET,
Anna Bridge 169:a7c7b631e539 63 /** WUD Mode for Selected PAD = Set WUD Act Hi/Set WUD Act Lo */
Anna Bridge 169:a7c7b631e539 64 MXC_E_PWRMAN_PAD_MODE_ACT_HI_LO,
Anna Bridge 169:a7c7b631e539 65 /** WUD Mode for Selected PAD = Set Weak Hi/ Set Weak Lo */
Anna Bridge 169:a7c7b631e539 66 MXC_E_PWRMAN_PAD_MODE_WEAK_HI_LO,
Anna Bridge 169:a7c7b631e539 67 /** WUD Mode for Selected PAD = No pad state change */
Anna Bridge 169:a7c7b631e539 68 MXC_E_PWRMAN_PAD_MODE_NONE
Anna Bridge 169:a7c7b631e539 69 } mxc_pwrman_pad_mode_t;
Anna Bridge 169:a7c7b631e539 70
Anna Bridge 169:a7c7b631e539 71 /*
Anna Bridge 169:a7c7b631e539 72 Typedefed structure(s) for module registers (per instance or section) with direct 32-bit
Anna Bridge 169:a7c7b631e539 73 access to each register in module.
Anna Bridge 169:a7c7b631e539 74 */
Anna Bridge 169:a7c7b631e539 75
Anna Bridge 169:a7c7b631e539 76 /* Offset Register Description
Anna Bridge 169:a7c7b631e539 77 ============= ============================================================================ */
Anna Bridge 169:a7c7b631e539 78 typedef struct {
Anna Bridge 169:a7c7b631e539 79 __IO uint32_t pwr_rst_ctrl; /* 0x0000 Power Reset Control and Status */
Anna Bridge 169:a7c7b631e539 80 __IO uint32_t intfl; /* 0x0004 Interrupt Flags */
Anna Bridge 169:a7c7b631e539 81 __IO uint32_t inten; /* 0x0008 Interrupt Enable/Disable Controls */
Anna Bridge 169:a7c7b631e539 82 __IO uint32_t svm_events; /* 0x000C SVM Event Status Flags (read-only) */
Anna Bridge 169:a7c7b631e539 83 __IO uint32_t wud_ctrl; /* 0x0010 Wake-Up Detect Control */
Anna Bridge 169:a7c7b631e539 84 __IO uint32_t wud_pulse0; /* 0x0014 WUD Pulse To Mode Bit 0 */
Anna Bridge 169:a7c7b631e539 85 __IO uint32_t wud_pulse1; /* 0x0018 WUD Pulse To Mode Bit 1 */
Anna Bridge 169:a7c7b631e539 86 __IO uint32_t wud_seen0; /* 0x001C Wake-up Detect Status for P0/P1/P2/P3 */
Anna Bridge 169:a7c7b631e539 87 __IO uint32_t wud_seen1; /* 0x0020 Wake-up Detect Status for P4/P5/P6/P7 */
Anna Bridge 169:a7c7b631e539 88 __I uint32_t rsv024[3]; /* 0x0024-0x002C */
Anna Bridge 169:a7c7b631e539 89 __IO uint32_t pt_regmap_ctrl; /* 0x0030 PT Register Mapping Control */
Anna Bridge 169:a7c7b631e539 90 __I uint32_t rsv034; /* 0x0034 */
Anna Bridge 169:a7c7b631e539 91 __IO uint32_t die_type; /* 0x0038 Die Type ID Register */
Anna Bridge 169:a7c7b631e539 92 __IO uint32_t base_part_num; /* 0x003C Base Part Number */
Anna Bridge 169:a7c7b631e539 93 __IO uint32_t mask_id0; /* 0x0040 Mask ID Register 0 */
Anna Bridge 169:a7c7b631e539 94 __IO uint32_t mask_id1; /* 0x0044 Mask ID Register 1 */
Anna Bridge 169:a7c7b631e539 95 __IO uint32_t peripheral_reset; /* 0x0048 Peripheral Reset Control Register */
Anna Bridge 169:a7c7b631e539 96 } mxc_pwrman_regs_t;
Anna Bridge 169:a7c7b631e539 97
Anna Bridge 169:a7c7b631e539 98
Anna Bridge 169:a7c7b631e539 99 /*
Anna Bridge 169:a7c7b631e539 100 Register offsets for module PWRMAN.
Anna Bridge 169:a7c7b631e539 101 */
Anna Bridge 169:a7c7b631e539 102
Anna Bridge 169:a7c7b631e539 103 #define MXC_R_PWRMAN_OFFS_PWR_RST_CTRL ((uint32_t)0x00000000UL)
Anna Bridge 169:a7c7b631e539 104 #define MXC_R_PWRMAN_OFFS_INTFL ((uint32_t)0x00000004UL)
Anna Bridge 169:a7c7b631e539 105 #define MXC_R_PWRMAN_OFFS_INTEN ((uint32_t)0x00000008UL)
Anna Bridge 169:a7c7b631e539 106 #define MXC_R_PWRMAN_OFFS_SVM_EVENTS ((uint32_t)0x0000000CUL)
Anna Bridge 169:a7c7b631e539 107 #define MXC_R_PWRMAN_OFFS_WUD_CTRL ((uint32_t)0x00000010UL)
Anna Bridge 169:a7c7b631e539 108 #define MXC_R_PWRMAN_OFFS_WUD_PULSE0 ((uint32_t)0x00000014UL)
Anna Bridge 169:a7c7b631e539 109 #define MXC_R_PWRMAN_OFFS_WUD_PULSE1 ((uint32_t)0x00000018UL)
Anna Bridge 169:a7c7b631e539 110 #define MXC_R_PWRMAN_OFFS_WUD_SEEN0 ((uint32_t)0x0000001CUL)
Anna Bridge 169:a7c7b631e539 111 #define MXC_R_PWRMAN_OFFS_WUD_SEEN1 ((uint32_t)0x00000020UL)
Anna Bridge 169:a7c7b631e539 112 #define MXC_R_PWRMAN_OFFS_PT_REGMAP_CTRL ((uint32_t)0x00000030UL)
Anna Bridge 169:a7c7b631e539 113 #define MXC_R_PWRMAN_OFFS_DIE_TYPE ((uint32_t)0x00000038UL)
Anna Bridge 169:a7c7b631e539 114 #define MXC_R_PWRMAN_OFFS_BASE_PART_NUM ((uint32_t)0x0000003CUL)
Anna Bridge 169:a7c7b631e539 115 #define MXC_R_PWRMAN_OFFS_MASK_ID0 ((uint32_t)0x00000040UL)
Anna Bridge 169:a7c7b631e539 116 #define MXC_R_PWRMAN_OFFS_MASK_ID1 ((uint32_t)0x00000044UL)
Anna Bridge 169:a7c7b631e539 117 #define MXC_R_PWRMAN_OFFS_PERIPHERAL_RESET ((uint32_t)0x00000048UL)
Anna Bridge 169:a7c7b631e539 118
Anna Bridge 169:a7c7b631e539 119
Anna Bridge 169:a7c7b631e539 120 /*
Anna Bridge 169:a7c7b631e539 121 Field positions and masks for module PWRMAN.
Anna Bridge 169:a7c7b631e539 122 */
Anna Bridge 169:a7c7b631e539 123
Anna Bridge 169:a7c7b631e539 124 #define MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED_POS 2
Anna Bridge 169:a7c7b631e539 125 #define MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED_POS))
Anna Bridge 169:a7c7b631e539 126 #define MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE_POS 3
Anna Bridge 169:a7c7b631e539 127 #define MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE_POS))
Anna Bridge 169:a7c7b631e539 128 #define MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED_POS 4
Anna Bridge 169:a7c7b631e539 129 #define MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED_POS))
Anna Bridge 169:a7c7b631e539 130 #define MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED_POS 5
Anna Bridge 169:a7c7b631e539 131 #define MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED_POS))
Anna Bridge 169:a7c7b631e539 132 #define MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET_POS 8
Anna Bridge 169:a7c7b631e539 133 #define MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET_POS))
Anna Bridge 169:a7c7b631e539 134 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET_POS 9
Anna Bridge 169:a7c7b631e539 135 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET_POS))
Anna Bridge 169:a7c7b631e539 136 #define MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT_POS 16
Anna Bridge 169:a7c7b631e539 137 #define MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT_POS))
Anna Bridge 169:a7c7b631e539 138 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_POS 17
Anna Bridge 169:a7c7b631e539 139 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_POS))
Anna Bridge 169:a7c7b631e539 140 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM_POS 18
Anna Bridge 169:a7c7b631e539 141 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM_POS))
Anna Bridge 169:a7c7b631e539 142 #define MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT_POS 19
Anna Bridge 169:a7c7b631e539 143 #define MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT_POS))
Anna Bridge 169:a7c7b631e539 144 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN_POS 20
Anna Bridge 169:a7c7b631e539 145 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN_POS))
Anna Bridge 169:a7c7b631e539 146 #define MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION_POS 21
Anna Bridge 169:a7c7b631e539 147 #define MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION_POS))
Anna Bridge 169:a7c7b631e539 148 #define MXC_F_PWRMAN_PWR_RST_CTRL_POR_POS 22
Anna Bridge 169:a7c7b631e539 149 #define MXC_F_PWRMAN_PWR_RST_CTRL_POR ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_POR_POS))
Anna Bridge 169:a7c7b631e539 150 #define MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE_POS 31
Anna Bridge 169:a7c7b631e539 151 #define MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE_POS))
Anna Bridge 169:a7c7b631e539 152
Anna Bridge 169:a7c7b631e539 153 #define MXC_F_PWRMAN_INTFL_V1_2_WARNING_POS 0
Anna Bridge 169:a7c7b631e539 154 #define MXC_F_PWRMAN_INTFL_V1_2_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_V1_2_WARNING_POS))
Anna Bridge 169:a7c7b631e539 155 #define MXC_F_PWRMAN_INTFL_V1_8_WARNING_POS 1
Anna Bridge 169:a7c7b631e539 156 #define MXC_F_PWRMAN_INTFL_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_V1_8_WARNING_POS))
Anna Bridge 169:a7c7b631e539 157 #define MXC_F_PWRMAN_INTFL_RTC_WARNING_POS 2
Anna Bridge 169:a7c7b631e539 158 #define MXC_F_PWRMAN_INTFL_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_RTC_WARNING_POS))
Anna Bridge 169:a7c7b631e539 159 #define MXC_F_PWRMAN_INTFL_VDDA_WARNING_POS 3
Anna Bridge 169:a7c7b631e539 160 #define MXC_F_PWRMAN_INTFL_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDA_WARNING_POS))
Anna Bridge 169:a7c7b631e539 161 #define MXC_F_PWRMAN_INTFL_VDDB_WARNING_POS 4
Anna Bridge 169:a7c7b631e539 162 #define MXC_F_PWRMAN_INTFL_VDDB_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDB_WARNING_POS))
Anna Bridge 169:a7c7b631e539 163 #define MXC_F_PWRMAN_INTFL_VDDIO_WARNING_POS 5
Anna Bridge 169:a7c7b631e539 164 #define MXC_F_PWRMAN_INTFL_VDDIO_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDIO_WARNING_POS))
Anna Bridge 169:a7c7b631e539 165 #define MXC_F_PWRMAN_INTFL_VDDIOH_WARNING_POS 6
Anna Bridge 169:a7c7b631e539 166 #define MXC_F_PWRMAN_INTFL_VDDIOH_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDIOH_WARNING_POS))
Anna Bridge 169:a7c7b631e539 167
Anna Bridge 169:a7c7b631e539 168 #define MXC_F_PWRMAN_INTEN_V1_2_WARNING_POS 0
Anna Bridge 169:a7c7b631e539 169 #define MXC_F_PWRMAN_INTEN_V1_2_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_V1_2_WARNING_POS))
Anna Bridge 169:a7c7b631e539 170 #define MXC_F_PWRMAN_INTEN_V1_8_WARNING_POS 1
Anna Bridge 169:a7c7b631e539 171 #define MXC_F_PWRMAN_INTEN_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_V1_8_WARNING_POS))
Anna Bridge 169:a7c7b631e539 172 #define MXC_F_PWRMAN_INTEN_RTC_WARNING_POS 2
Anna Bridge 169:a7c7b631e539 173 #define MXC_F_PWRMAN_INTEN_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_RTC_WARNING_POS))
Anna Bridge 169:a7c7b631e539 174 #define MXC_F_PWRMAN_INTEN_VDDA_WARNING_POS 3
Anna Bridge 169:a7c7b631e539 175 #define MXC_F_PWRMAN_INTEN_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDA_WARNING_POS))
Anna Bridge 169:a7c7b631e539 176 #define MXC_F_PWRMAN_INTEN_VDDB_WARNING_POS 4
Anna Bridge 169:a7c7b631e539 177 #define MXC_F_PWRMAN_INTEN_VDDB_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDB_WARNING_POS))
Anna Bridge 169:a7c7b631e539 178 #define MXC_F_PWRMAN_INTEN_VDDIO_WARNING_POS 5
Anna Bridge 169:a7c7b631e539 179 #define MXC_F_PWRMAN_INTEN_VDDIO_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDIO_WARNING_POS))
Anna Bridge 169:a7c7b631e539 180 #define MXC_F_PWRMAN_INTEN_VDDIOH_WARNING_POS 6
Anna Bridge 169:a7c7b631e539 181 #define MXC_F_PWRMAN_INTEN_VDDIOH_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDIOH_WARNING_POS))
Anna Bridge 169:a7c7b631e539 182
Anna Bridge 169:a7c7b631e539 183 #define MXC_F_PWRMAN_SVM_EVENTS_V1_2_WARNING_POS 0
Anna Bridge 169:a7c7b631e539 184 #define MXC_F_PWRMAN_SVM_EVENTS_V1_2_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_V1_2_WARNING_POS))
Anna Bridge 169:a7c7b631e539 185 #define MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING_POS 1
Anna Bridge 169:a7c7b631e539 186 #define MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING_POS))
Anna Bridge 169:a7c7b631e539 187 #define MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING_POS 2
Anna Bridge 169:a7c7b631e539 188 #define MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING_POS))
Anna Bridge 169:a7c7b631e539 189 #define MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING_POS 3
Anna Bridge 169:a7c7b631e539 190 #define MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING_POS))
Anna Bridge 169:a7c7b631e539 191 #define MXC_F_PWRMAN_SVM_EVENTS_VDDB_WARNING_POS 4
Anna Bridge 169:a7c7b631e539 192 #define MXC_F_PWRMAN_SVM_EVENTS_VDDB_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDB_WARNING_POS))
Anna Bridge 169:a7c7b631e539 193 #define MXC_F_PWRMAN_SVM_EVENTS_VDDIO_WARNING_POS 5
Anna Bridge 169:a7c7b631e539 194 #define MXC_F_PWRMAN_SVM_EVENTS_VDDIO_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDIO_WARNING_POS))
Anna Bridge 169:a7c7b631e539 195 #define MXC_F_PWRMAN_SVM_EVENTS_VDDIOH_WARNING_POS 6
Anna Bridge 169:a7c7b631e539 196 #define MXC_F_PWRMAN_SVM_EVENTS_VDDIOH_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDIOH_WARNING_POS))
Anna Bridge 169:a7c7b631e539 197
Anna Bridge 169:a7c7b631e539 198 #define MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT_POS 0
Anna Bridge 169:a7c7b631e539 199 #define MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT ((uint32_t)(0x0000003FUL << MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT_POS))
Anna Bridge 169:a7c7b631e539 200 #define MXC_F_PWRMAN_WUD_CTRL_PAD_MODE_POS 8
Anna Bridge 169:a7c7b631e539 201 #define MXC_F_PWRMAN_WUD_CTRL_PAD_MODE ((uint32_t)(0x00000003UL << MXC_F_PWRMAN_WUD_CTRL_PAD_MODE_POS))
Anna Bridge 169:a7c7b631e539 202 #define MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL_POS 12
Anna Bridge 169:a7c7b631e539 203 #define MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL_POS))
Anna Bridge 169:a7c7b631e539 204 #define MXC_F_PWRMAN_WUD_CTRL_CTRL_ENABLE_POS 16
Anna Bridge 169:a7c7b631e539 205 #define MXC_F_PWRMAN_WUD_CTRL_CTRL_ENABLE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_CTRL_CTRL_ENABLE_POS))
Anna Bridge 169:a7c7b631e539 206
Anna Bridge 169:a7c7b631e539 207 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO0_POS 0
Anna Bridge 169:a7c7b631e539 208 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO0_POS))
Anna Bridge 169:a7c7b631e539 209 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO1_POS 1
Anna Bridge 169:a7c7b631e539 210 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO1_POS))
Anna Bridge 169:a7c7b631e539 211 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO2_POS 2
Anna Bridge 169:a7c7b631e539 212 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO2_POS))
Anna Bridge 169:a7c7b631e539 213 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO3_POS 3
Anna Bridge 169:a7c7b631e539 214 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO3 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO3_POS))
Anna Bridge 169:a7c7b631e539 215 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO4_POS 4
Anna Bridge 169:a7c7b631e539 216 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO4 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO4_POS))
Anna Bridge 169:a7c7b631e539 217 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO5_POS 5
Anna Bridge 169:a7c7b631e539 218 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO5 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO5_POS))
Anna Bridge 169:a7c7b631e539 219 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO6_POS 6
Anna Bridge 169:a7c7b631e539 220 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO6 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO6_POS))
Anna Bridge 169:a7c7b631e539 221 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO7_POS 7
Anna Bridge 169:a7c7b631e539 222 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO7 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO7_POS))
Anna Bridge 169:a7c7b631e539 223 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO8_POS 8
Anna Bridge 169:a7c7b631e539 224 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO8 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO8_POS))
Anna Bridge 169:a7c7b631e539 225 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO9_POS 9
Anna Bridge 169:a7c7b631e539 226 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO9 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO9_POS))
Anna Bridge 169:a7c7b631e539 227 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO10_POS 10
Anna Bridge 169:a7c7b631e539 228 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO10 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO10_POS))
Anna Bridge 169:a7c7b631e539 229 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO11_POS 11
Anna Bridge 169:a7c7b631e539 230 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO11 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO11_POS))
Anna Bridge 169:a7c7b631e539 231 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO12_POS 12
Anna Bridge 169:a7c7b631e539 232 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO12 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO12_POS))
Anna Bridge 169:a7c7b631e539 233 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO13_POS 13
Anna Bridge 169:a7c7b631e539 234 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO13 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO13_POS))
Anna Bridge 169:a7c7b631e539 235 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO14_POS 14
Anna Bridge 169:a7c7b631e539 236 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO14 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO14_POS))
Anna Bridge 169:a7c7b631e539 237 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO15_POS 15
Anna Bridge 169:a7c7b631e539 238 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO15 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO15_POS))
Anna Bridge 169:a7c7b631e539 239 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO16_POS 16
Anna Bridge 169:a7c7b631e539 240 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO16 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO16_POS))
Anna Bridge 169:a7c7b631e539 241 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO17_POS 17
Anna Bridge 169:a7c7b631e539 242 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO17 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO17_POS))
Anna Bridge 169:a7c7b631e539 243 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO18_POS 18
Anna Bridge 169:a7c7b631e539 244 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO18 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO18_POS))
Anna Bridge 169:a7c7b631e539 245 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO19_POS 19
Anna Bridge 169:a7c7b631e539 246 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO19 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO19_POS))
Anna Bridge 169:a7c7b631e539 247 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO20_POS 20
Anna Bridge 169:a7c7b631e539 248 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO20 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO20_POS))
Anna Bridge 169:a7c7b631e539 249 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO21_POS 21
Anna Bridge 169:a7c7b631e539 250 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO21 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO21_POS))
Anna Bridge 169:a7c7b631e539 251 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO22_POS 22
Anna Bridge 169:a7c7b631e539 252 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO22 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO22_POS))
Anna Bridge 169:a7c7b631e539 253 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO23_POS 23
Anna Bridge 169:a7c7b631e539 254 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO23 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO23_POS))
Anna Bridge 169:a7c7b631e539 255 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO24_POS 24
Anna Bridge 169:a7c7b631e539 256 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO24 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO24_POS))
Anna Bridge 169:a7c7b631e539 257 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO25_POS 25
Anna Bridge 169:a7c7b631e539 258 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO25 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO25_POS))
Anna Bridge 169:a7c7b631e539 259 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO26_POS 26
Anna Bridge 169:a7c7b631e539 260 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO26 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO26_POS))
Anna Bridge 169:a7c7b631e539 261 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO27_POS 27
Anna Bridge 169:a7c7b631e539 262 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO27 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO27_POS))
Anna Bridge 169:a7c7b631e539 263 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO28_POS 28
Anna Bridge 169:a7c7b631e539 264 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO28 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO28_POS))
Anna Bridge 169:a7c7b631e539 265 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO29_POS 29
Anna Bridge 169:a7c7b631e539 266 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO29 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO29_POS))
Anna Bridge 169:a7c7b631e539 267 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO30_POS 30
Anna Bridge 169:a7c7b631e539 268 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO30 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO30_POS))
Anna Bridge 169:a7c7b631e539 269 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO31_POS 31
Anna Bridge 169:a7c7b631e539 270 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO31 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO31_POS))
Anna Bridge 169:a7c7b631e539 271
Anna Bridge 169:a7c7b631e539 272 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO32_POS 0
Anna Bridge 169:a7c7b631e539 273 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO32 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO32_POS))
Anna Bridge 169:a7c7b631e539 274 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO33_POS 1
Anna Bridge 169:a7c7b631e539 275 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO33 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO33_POS))
Anna Bridge 169:a7c7b631e539 276 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO34_POS 2
Anna Bridge 169:a7c7b631e539 277 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO34 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO34_POS))
Anna Bridge 169:a7c7b631e539 278 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO35_POS 3
Anna Bridge 169:a7c7b631e539 279 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO35 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO35_POS))
Anna Bridge 169:a7c7b631e539 280 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO36_POS 4
Anna Bridge 169:a7c7b631e539 281 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO36 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO36_POS))
Anna Bridge 169:a7c7b631e539 282 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO37_POS 5
Anna Bridge 169:a7c7b631e539 283 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO37 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO37_POS))
Anna Bridge 169:a7c7b631e539 284 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO38_POS 6
Anna Bridge 169:a7c7b631e539 285 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO38 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO38_POS))
Anna Bridge 169:a7c7b631e539 286 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO39_POS 7
Anna Bridge 169:a7c7b631e539 287 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO39 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO39_POS))
Anna Bridge 169:a7c7b631e539 288
Anna Bridge 169:a7c7b631e539 289 #define MXC_F_PWRMAN_PT_REGMAP_CTRL_ME02A_MODE_POS 0
Anna Bridge 169:a7c7b631e539 290 #define MXC_F_PWRMAN_PT_REGMAP_CTRL_ME02A_MODE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PT_REGMAP_CTRL_ME02A_MODE_POS))
Anna Bridge 169:a7c7b631e539 291
Anna Bridge 169:a7c7b631e539 292 #define MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER_POS 0
Anna Bridge 169:a7c7b631e539 293 #define MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER ((uint32_t)(0x0000FFFFUL << MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER_POS))
Anna Bridge 169:a7c7b631e539 294
Anna Bridge 169:a7c7b631e539 295 #define MXC_F_PWRMAN_MASK_ID0_REVISION_ID_POS 0
Anna Bridge 169:a7c7b631e539 296 #define MXC_F_PWRMAN_MASK_ID0_REVISION_ID ((uint32_t)(0x0000000FUL << MXC_F_PWRMAN_MASK_ID0_REVISION_ID_POS))
Anna Bridge 169:a7c7b631e539 297 #define MXC_F_PWRMAN_MASK_ID0_MASK_ID_POS 4
Anna Bridge 169:a7c7b631e539 298 #define MXC_F_PWRMAN_MASK_ID0_MASK_ID ((uint32_t)(0x0FFFFFFFUL << MXC_F_PWRMAN_MASK_ID0_MASK_ID_POS))
Anna Bridge 169:a7c7b631e539 299
Anna Bridge 169:a7c7b631e539 300 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_POS 0
Anna Bridge 169:a7c7b631e539 301 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID ((uint32_t)(0x7FFFFFFFUL << MXC_F_PWRMAN_MASK_ID1_MASK_ID_POS))
Anna Bridge 169:a7c7b631e539 302 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE_POS 31
Anna Bridge 169:a7c7b631e539 303 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE_POS))
Anna Bridge 169:a7c7b631e539 304
Anna Bridge 169:a7c7b631e539 305 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SSB_POS 0
Anna Bridge 169:a7c7b631e539 306 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SSB ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SSB_POS))
Anna Bridge 169:a7c7b631e539 307 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIX_POS 1
Anna Bridge 169:a7c7b631e539 308 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIX ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIX_POS))
Anna Bridge 169:a7c7b631e539 309 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PMU_POS 2
Anna Bridge 169:a7c7b631e539 310 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PMU ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_PMU_POS))
Anna Bridge 169:a7c7b631e539 311 #define MXC_F_PWRMAN_PERIPHERAL_RESET_USB_POS 3
Anna Bridge 169:a7c7b631e539 312 #define MXC_F_PWRMAN_PERIPHERAL_RESET_USB ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_USB_POS))
Anna Bridge 169:a7c7b631e539 313 #define MXC_F_PWRMAN_PERIPHERAL_RESET_CRC_POS 4
Anna Bridge 169:a7c7b631e539 314 #define MXC_F_PWRMAN_PERIPHERAL_RESET_CRC ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_CRC_POS))
Anna Bridge 169:a7c7b631e539 315 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TPU_POS 5
Anna Bridge 169:a7c7b631e539 316 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TPU ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TPU_POS))
Anna Bridge 169:a7c7b631e539 317 #define MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0_POS 6
Anna Bridge 169:a7c7b631e539 318 #define MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0_POS))
Anna Bridge 169:a7c7b631e539 319 #define MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO_POS 7
Anna Bridge 169:a7c7b631e539 320 #define MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO_POS))
Anna Bridge 169:a7c7b631e539 321 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0_POS 8
Anna Bridge 169:a7c7b631e539 322 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0_POS))
Anna Bridge 169:a7c7b631e539 323 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1_POS 9
Anna Bridge 169:a7c7b631e539 324 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1_POS))
Anna Bridge 169:a7c7b631e539 325 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2_POS 10
Anna Bridge 169:a7c7b631e539 326 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2_POS))
Anna Bridge 169:a7c7b631e539 327 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3_POS 11
Anna Bridge 169:a7c7b631e539 328 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3_POS))
Anna Bridge 169:a7c7b631e539 329 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER4_POS 12
Anna Bridge 169:a7c7b631e539 330 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER4 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER4_POS))
Anna Bridge 169:a7c7b631e539 331 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER5_POS 13
Anna Bridge 169:a7c7b631e539 332 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER5 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER5_POS))
Anna Bridge 169:a7c7b631e539 333 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN_POS 14
Anna Bridge 169:a7c7b631e539 334 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN_POS))
Anna Bridge 169:a7c7b631e539 335 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART0_POS 15
Anna Bridge 169:a7c7b631e539 336 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART0_POS))
Anna Bridge 169:a7c7b631e539 337 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART1_POS 16
Anna Bridge 169:a7c7b631e539 338 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART1_POS))
Anna Bridge 169:a7c7b631e539 339 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART2_POS 17
Anna Bridge 169:a7c7b631e539 340 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART2_POS))
Anna Bridge 169:a7c7b631e539 341 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0_POS 19
Anna Bridge 169:a7c7b631e539 342 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0_POS))
Anna Bridge 169:a7c7b631e539 343 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1_POS 20
Anna Bridge 169:a7c7b631e539 344 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1_POS))
Anna Bridge 169:a7c7b631e539 345 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS_POS 22
Anna Bridge 169:a7c7b631e539 346 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS_POS))
Anna Bridge 169:a7c7b631e539 347 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM0_POS 23
Anna Bridge 169:a7c7b631e539 348 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM0_POS))
Anna Bridge 169:a7c7b631e539 349 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM1_POS 24
Anna Bridge 169:a7c7b631e539 350 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM1_POS))
Anna Bridge 169:a7c7b631e539 351 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM2_POS 25
Anna Bridge 169:a7c7b631e539 352 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM2_POS))
Anna Bridge 169:a7c7b631e539 353 #define MXC_F_PWRMAN_PERIPHERAL_RESET_OWM_POS 27
Anna Bridge 169:a7c7b631e539 354 #define MXC_F_PWRMAN_PERIPHERAL_RESET_OWM ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_OWM_POS))
Anna Bridge 169:a7c7b631e539 355 #define MXC_F_PWRMAN_PERIPHERAL_RESET_ADC_POS 28
Anna Bridge 169:a7c7b631e539 356 #define MXC_F_PWRMAN_PERIPHERAL_RESET_ADC ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_ADC_POS))
Anna Bridge 169:a7c7b631e539 357 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIS_POS 29
Anna Bridge 169:a7c7b631e539 358 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIS ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIS_POS))
Anna Bridge 169:a7c7b631e539 359
Anna Bridge 169:a7c7b631e539 360
Anna Bridge 169:a7c7b631e539 361
Anna Bridge 169:a7c7b631e539 362 #ifdef __cplusplus
Anna Bridge 169:a7c7b631e539 363 }
Anna Bridge 169:a7c7b631e539 364 #endif
Anna Bridge 169:a7c7b631e539 365
Anna Bridge 169:a7c7b631e539 366 #endif /* _MXC_PWRMAN_REGS_H_ */
Anna Bridge 169:a7c7b631e539 367