The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
Parent:
171:3a7713b1edbc
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 171:3a7713b1edbc 1 /*
AnnaBridge 171:3a7713b1edbc 2 ** ###################################################################
AnnaBridge 171:3a7713b1edbc 3 ** Processors: MKL05Z32FK4
AnnaBridge 171:3a7713b1edbc 4 ** MKL05Z32LC4
AnnaBridge 171:3a7713b1edbc 5 ** MKL05Z32VLF4
AnnaBridge 171:3a7713b1edbc 6 **
AnnaBridge 171:3a7713b1edbc 7 ** Compilers: ARM Compiler
AnnaBridge 171:3a7713b1edbc 8 ** Freescale C/C++ for Embedded ARM
AnnaBridge 171:3a7713b1edbc 9 ** GNU C Compiler
AnnaBridge 171:3a7713b1edbc 10 ** IAR ANSI C/C++ Compiler for ARM
AnnaBridge 171:3a7713b1edbc 11 **
AnnaBridge 171:3a7713b1edbc 12 ** Reference manual: KL05P48M48SF1RM, Rev.3, Sep 2012
AnnaBridge 171:3a7713b1edbc 13 ** Version: rev. 1.3, 2012-10-04
AnnaBridge 171:3a7713b1edbc 14 **
AnnaBridge 171:3a7713b1edbc 15 ** Abstract:
AnnaBridge 171:3a7713b1edbc 16 ** CMSIS Peripheral Access Layer for MKL05Z4
AnnaBridge 171:3a7713b1edbc 17 **
AnnaBridge 171:3a7713b1edbc 18 ** Copyright: 1997 - 2012 Freescale, Inc. All Rights Reserved.
AnnaBridge 171:3a7713b1edbc 19 **
AnnaBridge 171:3a7713b1edbc 20 ** http: www.freescale.com
AnnaBridge 171:3a7713b1edbc 21 ** mail: support@freescale.com
AnnaBridge 171:3a7713b1edbc 22 **
AnnaBridge 171:3a7713b1edbc 23 ** Revisions:
AnnaBridge 171:3a7713b1edbc 24 ** - rev. 1.0 (2012-06-08)
AnnaBridge 171:3a7713b1edbc 25 ** Initial version.
AnnaBridge 171:3a7713b1edbc 26 ** - rev. 1.1 (2012-06-21)
AnnaBridge 171:3a7713b1edbc 27 ** Update according to reference manual rev. 1.
AnnaBridge 171:3a7713b1edbc 28 ** - rev. 1.2 (2012-08-01)
AnnaBridge 171:3a7713b1edbc 29 ** Device type UARTLP changed to UART0.
AnnaBridge 171:3a7713b1edbc 30 ** Missing PORTB_IRQn interrupt number definition added.
AnnaBridge 171:3a7713b1edbc 31 ** - rev. 1.3 (2012-10-04)
AnnaBridge 171:3a7713b1edbc 32 ** Update according to reference manual rev. 3.
AnnaBridge 171:3a7713b1edbc 33 **
AnnaBridge 171:3a7713b1edbc 34 ** ###################################################################
AnnaBridge 171:3a7713b1edbc 35 */
AnnaBridge 171:3a7713b1edbc 36
AnnaBridge 171:3a7713b1edbc 37 /**
AnnaBridge 171:3a7713b1edbc 38 * @file MKL05Z4.h
AnnaBridge 171:3a7713b1edbc 39 * @version 1.3
AnnaBridge 171:3a7713b1edbc 40 * @date 2012-10-04
AnnaBridge 171:3a7713b1edbc 41 * @brief CMSIS Peripheral Access Layer for MKL05Z4
AnnaBridge 171:3a7713b1edbc 42 *
AnnaBridge 171:3a7713b1edbc 43 * CMSIS Peripheral Access Layer for MKL05Z4
AnnaBridge 171:3a7713b1edbc 44 */
AnnaBridge 171:3a7713b1edbc 45
AnnaBridge 171:3a7713b1edbc 46 #if !defined(MKL05Z4_H_)
AnnaBridge 171:3a7713b1edbc 47 #define MKL05Z4_H_ /**< Symbol preventing repeated inclusion */
AnnaBridge 171:3a7713b1edbc 48
AnnaBridge 171:3a7713b1edbc 49 /** Memory map major version (memory maps with equal major version number are
AnnaBridge 171:3a7713b1edbc 50 * compatible) */
AnnaBridge 171:3a7713b1edbc 51 #define MCU_MEM_MAP_VERSION 0x0100u
AnnaBridge 171:3a7713b1edbc 52 /** Memory map minor version */
AnnaBridge 171:3a7713b1edbc 53 #define MCU_MEM_MAP_VERSION_MINOR 0x0003u
AnnaBridge 171:3a7713b1edbc 54
AnnaBridge 171:3a7713b1edbc 55
AnnaBridge 171:3a7713b1edbc 56 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 57 -- Interrupt vector numbers
AnnaBridge 171:3a7713b1edbc 58 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 59
AnnaBridge 171:3a7713b1edbc 60 /**
AnnaBridge 171:3a7713b1edbc 61 * @addtogroup Interrupt_vector_numbers Interrupt vector numbers
AnnaBridge 171:3a7713b1edbc 62 * @{
AnnaBridge 171:3a7713b1edbc 63 */
AnnaBridge 171:3a7713b1edbc 64
AnnaBridge 171:3a7713b1edbc 65 /** Interrupt Number Definitions */
AnnaBridge 171:3a7713b1edbc 66 typedef enum IRQn {
AnnaBridge 171:3a7713b1edbc 67 /* Core interrupts */
AnnaBridge 171:3a7713b1edbc 68 NonMaskableInt_IRQn = -14, /**< Non Maskable Interrupt */
AnnaBridge 171:3a7713b1edbc 69 HardFault_IRQn = -13, /**< Cortex-M0 SV Hard Fault Interrupt */
AnnaBridge 171:3a7713b1edbc 70 SVCall_IRQn = -5, /**< Cortex-M0 SV Call Interrupt */
AnnaBridge 171:3a7713b1edbc 71 PendSV_IRQn = -2, /**< Cortex-M0 Pend SV Interrupt */
AnnaBridge 171:3a7713b1edbc 72 SysTick_IRQn = -1, /**< Cortex-M0 System Tick Interrupt */
AnnaBridge 171:3a7713b1edbc 73
AnnaBridge 171:3a7713b1edbc 74 /* Device specific interrupts */
AnnaBridge 171:3a7713b1edbc 75 DMA0_IRQn = 0, /**< DMA channel 0 transfer complete/error interrupt */
AnnaBridge 171:3a7713b1edbc 76 DMA1_IRQn = 1, /**< DMA channel 1 transfer complete/error interrupt */
AnnaBridge 171:3a7713b1edbc 77 DMA2_IRQn = 2, /**< DMA channel 2 transfer complete/error interrupt */
AnnaBridge 171:3a7713b1edbc 78 DMA3_IRQn = 3, /**< DMA channel 3 transfer complete/error interrupt */
AnnaBridge 171:3a7713b1edbc 79 Reserved20_IRQn = 4, /**< Reserved interrupt 20 */
AnnaBridge 171:3a7713b1edbc 80 FTFA_IRQn = 5, /**< FTFA command complete/read collision interrupt */
AnnaBridge 171:3a7713b1edbc 81 LVD_LVW_IRQn = 6, /**< Low Voltage Detect, Low Voltage Warning */
AnnaBridge 171:3a7713b1edbc 82 LLW_IRQn = 7, /**< Low Leakage Wakeup */
AnnaBridge 171:3a7713b1edbc 83 I2C0_IRQn = 8, /**< I2C0 interrupt */
AnnaBridge 171:3a7713b1edbc 84 Reserved25_IRQn = 9, /**< Reserved interrupt 25 */
AnnaBridge 171:3a7713b1edbc 85 SPI0_IRQn = 10, /**< SPI0 interrupt */
AnnaBridge 171:3a7713b1edbc 86 Reserved27_IRQn = 11, /**< Reserved interrupt 27 */
AnnaBridge 171:3a7713b1edbc 87 UART0_IRQn = 12, /**< UART0 status/error interrupt */
AnnaBridge 171:3a7713b1edbc 88 Reserved29_IRQn = 13, /**< Reserved interrupt 29 */
AnnaBridge 171:3a7713b1edbc 89 Reserved30_IRQn = 14, /**< Reserved interrupt 30 */
AnnaBridge 171:3a7713b1edbc 90 ADC0_IRQn = 15, /**< ADC0 interrupt */
AnnaBridge 171:3a7713b1edbc 91 CMP0_IRQn = 16, /**< CMP0 interrupt */
AnnaBridge 171:3a7713b1edbc 92 TPM0_IRQn = 17, /**< TPM0 fault, overflow and channels interrupt */
AnnaBridge 171:3a7713b1edbc 93 TPM1_IRQn = 18, /**< TPM1 fault, overflow and channels interrupt */
AnnaBridge 171:3a7713b1edbc 94 Reserved35_IRQn = 19, /**< Reserved interrupt 35 */
AnnaBridge 171:3a7713b1edbc 95 RTC_IRQn = 20, /**< RTC interrupt */
AnnaBridge 171:3a7713b1edbc 96 RTC_Seconds_IRQn = 21, /**< RTC seconds interrupt */
AnnaBridge 171:3a7713b1edbc 97 PIT_IRQn = 22, /**< PIT timer interrupt */
AnnaBridge 171:3a7713b1edbc 98 Reserved39_IRQn = 23, /**< Reserved interrupt 39 */
AnnaBridge 171:3a7713b1edbc 99 Reserved40_IRQn = 24, /**< Reserved interrupt 40 */
AnnaBridge 171:3a7713b1edbc 100 DAC0_IRQn = 25, /**< DAC0 interrupt */
AnnaBridge 171:3a7713b1edbc 101 TSI0_IRQn = 26, /**< TSI0 interrupt */
AnnaBridge 171:3a7713b1edbc 102 MCG_IRQn = 27, /**< MCG interrupt */
AnnaBridge 171:3a7713b1edbc 103 LPTimer_IRQn = 28, /**< LPTimer interrupt */
AnnaBridge 171:3a7713b1edbc 104 Reserved45_IRQn = 29, /**< Reserved interrupt 45 */
AnnaBridge 171:3a7713b1edbc 105 PORTA_IRQn = 30, /**< Port A interrupt */
AnnaBridge 171:3a7713b1edbc 106 PORTB_IRQn = 31 /**< Port B interrupt */
AnnaBridge 171:3a7713b1edbc 107 } IRQn_Type;
AnnaBridge 171:3a7713b1edbc 108
AnnaBridge 171:3a7713b1edbc 109 /**
AnnaBridge 171:3a7713b1edbc 110 * @}
AnnaBridge 171:3a7713b1edbc 111 */ /* end of group Interrupt_vector_numbers */
AnnaBridge 171:3a7713b1edbc 112
AnnaBridge 171:3a7713b1edbc 113
AnnaBridge 171:3a7713b1edbc 114 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 115 -- Cortex M0 Core Configuration
AnnaBridge 171:3a7713b1edbc 116 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 117
AnnaBridge 171:3a7713b1edbc 118 /**
AnnaBridge 171:3a7713b1edbc 119 * @addtogroup Cortex_Core_Configuration Cortex M0 Core Configuration
AnnaBridge 171:3a7713b1edbc 120 * @{
AnnaBridge 171:3a7713b1edbc 121 */
AnnaBridge 171:3a7713b1edbc 122
AnnaBridge 171:3a7713b1edbc 123 #define __CM0PLUS_REV 0x0000 /**< Core revision r0p0 */
AnnaBridge 171:3a7713b1edbc 124 #define __MPU_PRESENT 0 /**< Defines if an MPU is present or not */
AnnaBridge 171:3a7713b1edbc 125 #define __VTOR_PRESENT 1 /**< Defines if an MPU is present or not */
AnnaBridge 171:3a7713b1edbc 126 #define __NVIC_PRIO_BITS 2 /**< Number of priority bits implemented in the NVIC */
AnnaBridge 171:3a7713b1edbc 127 #define __Vendor_SysTickConfig 0 /**< Vendor specific implementation of SysTickConfig is defined */
AnnaBridge 171:3a7713b1edbc 128
AnnaBridge 171:3a7713b1edbc 129 #include "core_cm0plus.h" /* Core Peripheral Access Layer */
AnnaBridge 171:3a7713b1edbc 130 #include "system_MKL05Z4.h" /* Device specific configuration file */
AnnaBridge 171:3a7713b1edbc 131
AnnaBridge 171:3a7713b1edbc 132 /**
AnnaBridge 171:3a7713b1edbc 133 * @}
AnnaBridge 171:3a7713b1edbc 134 */ /* end of group Cortex_Core_Configuration */
AnnaBridge 171:3a7713b1edbc 135
AnnaBridge 171:3a7713b1edbc 136
AnnaBridge 171:3a7713b1edbc 137 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 138 -- Device Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 139 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 140
AnnaBridge 171:3a7713b1edbc 141 /**
AnnaBridge 171:3a7713b1edbc 142 * @addtogroup Peripheral_access_layer Device Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 143 * @{
AnnaBridge 171:3a7713b1edbc 144 */
AnnaBridge 171:3a7713b1edbc 145
AnnaBridge 171:3a7713b1edbc 146
AnnaBridge 171:3a7713b1edbc 147 /*
AnnaBridge 171:3a7713b1edbc 148 ** Start of section using anonymous unions
AnnaBridge 171:3a7713b1edbc 149 */
AnnaBridge 171:3a7713b1edbc 150
AnnaBridge 171:3a7713b1edbc 151 #if defined(__ARMCC_VERSION)
AnnaBridge 171:3a7713b1edbc 152 #pragma push
AnnaBridge 171:3a7713b1edbc 153 #pragma anon_unions
AnnaBridge 171:3a7713b1edbc 154 #elif defined(__CWCC__)
AnnaBridge 171:3a7713b1edbc 155 #pragma push
AnnaBridge 171:3a7713b1edbc 156 #pragma cpp_extensions on
AnnaBridge 171:3a7713b1edbc 157 #elif defined(__GNUC__)
AnnaBridge 171:3a7713b1edbc 158 /* anonymous unions are enabled by default */
AnnaBridge 171:3a7713b1edbc 159 #elif defined(__IAR_SYSTEMS_ICC__)
AnnaBridge 171:3a7713b1edbc 160 #pragma language=extended
AnnaBridge 171:3a7713b1edbc 161 #else
AnnaBridge 171:3a7713b1edbc 162 #error Not supported compiler type
AnnaBridge 171:3a7713b1edbc 163 #endif
AnnaBridge 171:3a7713b1edbc 164
AnnaBridge 171:3a7713b1edbc 165 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 166 -- ADC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 167 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 168
AnnaBridge 171:3a7713b1edbc 169 /**
AnnaBridge 171:3a7713b1edbc 170 * @addtogroup ADC_Peripheral_Access_Layer ADC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 171 * @{
AnnaBridge 171:3a7713b1edbc 172 */
AnnaBridge 171:3a7713b1edbc 173
AnnaBridge 171:3a7713b1edbc 174 /** ADC - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 175 typedef struct {
AnnaBridge 171:3a7713b1edbc 176 __IO uint32_t SC1[2]; /**< ADC Status and Control Registers 1, array offset: 0x0, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 177 __IO uint32_t CFG1; /**< ADC Configuration Register 1, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 178 __IO uint32_t CFG2; /**< ADC Configuration Register 2, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 179 __I uint32_t R[2]; /**< ADC Data Result Register, array offset: 0x10, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 180 __IO uint32_t CV1; /**< Compare Value Registers, offset: 0x18 */
AnnaBridge 171:3a7713b1edbc 181 __IO uint32_t CV2; /**< Compare Value Registers, offset: 0x1C */
AnnaBridge 171:3a7713b1edbc 182 __IO uint32_t SC2; /**< Status and Control Register 2, offset: 0x20 */
AnnaBridge 171:3a7713b1edbc 183 __IO uint32_t SC3; /**< Status and Control Register 3, offset: 0x24 */
AnnaBridge 171:3a7713b1edbc 184 __IO uint32_t OFS; /**< ADC Offset Correction Register, offset: 0x28 */
AnnaBridge 171:3a7713b1edbc 185 __IO uint32_t PG; /**< ADC Plus-Side Gain Register, offset: 0x2C */
AnnaBridge 171:3a7713b1edbc 186 uint8_t RESERVED_0[4];
AnnaBridge 171:3a7713b1edbc 187 __IO uint32_t CLPD; /**< ADC Plus-Side General Calibration Value Register, offset: 0x34 */
AnnaBridge 171:3a7713b1edbc 188 __IO uint32_t CLPS; /**< ADC Plus-Side General Calibration Value Register, offset: 0x38 */
AnnaBridge 171:3a7713b1edbc 189 __IO uint32_t CLP4; /**< ADC Plus-Side General Calibration Value Register, offset: 0x3C */
AnnaBridge 171:3a7713b1edbc 190 __IO uint32_t CLP3; /**< ADC Plus-Side General Calibration Value Register, offset: 0x40 */
AnnaBridge 171:3a7713b1edbc 191 __IO uint32_t CLP2; /**< ADC Plus-Side General Calibration Value Register, offset: 0x44 */
AnnaBridge 171:3a7713b1edbc 192 __IO uint32_t CLP1; /**< ADC Plus-Side General Calibration Value Register, offset: 0x48 */
AnnaBridge 171:3a7713b1edbc 193 __IO uint32_t CLP0; /**< ADC Plus-Side General Calibration Value Register, offset: 0x4C */
AnnaBridge 171:3a7713b1edbc 194 } ADC_Type;
AnnaBridge 171:3a7713b1edbc 195
AnnaBridge 171:3a7713b1edbc 196 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 197 -- ADC Register Masks
AnnaBridge 171:3a7713b1edbc 198 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 199
AnnaBridge 171:3a7713b1edbc 200 /**
AnnaBridge 171:3a7713b1edbc 201 * @addtogroup ADC_Register_Masks ADC Register Masks
AnnaBridge 171:3a7713b1edbc 202 * @{
AnnaBridge 171:3a7713b1edbc 203 */
AnnaBridge 171:3a7713b1edbc 204
AnnaBridge 171:3a7713b1edbc 205 /* SC1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 206 #define ADC_SC1_ADCH_MASK 0x1Fu
AnnaBridge 171:3a7713b1edbc 207 #define ADC_SC1_ADCH_SHIFT 0
AnnaBridge 171:3a7713b1edbc 208 #define ADC_SC1_ADCH(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC1_ADCH_SHIFT))&ADC_SC1_ADCH_MASK)
AnnaBridge 171:3a7713b1edbc 209 #define ADC_SC1_AIEN_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 210 #define ADC_SC1_AIEN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 211 #define ADC_SC1_COCO_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 212 #define ADC_SC1_COCO_SHIFT 7
AnnaBridge 171:3a7713b1edbc 213 /* CFG1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 214 #define ADC_CFG1_ADICLK_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 215 #define ADC_CFG1_ADICLK_SHIFT 0
AnnaBridge 171:3a7713b1edbc 216 #define ADC_CFG1_ADICLK(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADICLK_SHIFT))&ADC_CFG1_ADICLK_MASK)
AnnaBridge 171:3a7713b1edbc 217 #define ADC_CFG1_MODE_MASK 0xCu
AnnaBridge 171:3a7713b1edbc 218 #define ADC_CFG1_MODE_SHIFT 2
AnnaBridge 171:3a7713b1edbc 219 #define ADC_CFG1_MODE(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_MODE_SHIFT))&ADC_CFG1_MODE_MASK)
AnnaBridge 171:3a7713b1edbc 220 #define ADC_CFG1_ADLSMP_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 221 #define ADC_CFG1_ADLSMP_SHIFT 4
AnnaBridge 171:3a7713b1edbc 222 #define ADC_CFG1_ADIV_MASK 0x60u
AnnaBridge 171:3a7713b1edbc 223 #define ADC_CFG1_ADIV_SHIFT 5
AnnaBridge 171:3a7713b1edbc 224 #define ADC_CFG1_ADIV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADIV_SHIFT))&ADC_CFG1_ADIV_MASK)
AnnaBridge 171:3a7713b1edbc 225 #define ADC_CFG1_ADLPC_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 226 #define ADC_CFG1_ADLPC_SHIFT 7
AnnaBridge 171:3a7713b1edbc 227 /* CFG2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 228 #define ADC_CFG2_ADLSTS_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 229 #define ADC_CFG2_ADLSTS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 230 #define ADC_CFG2_ADLSTS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG2_ADLSTS_SHIFT))&ADC_CFG2_ADLSTS_MASK)
AnnaBridge 171:3a7713b1edbc 231 #define ADC_CFG2_ADHSC_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 232 #define ADC_CFG2_ADHSC_SHIFT 2
AnnaBridge 171:3a7713b1edbc 233 #define ADC_CFG2_ADACKEN_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 234 #define ADC_CFG2_ADACKEN_SHIFT 3
AnnaBridge 171:3a7713b1edbc 235 #define ADC_CFG2_MUXSEL_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 236 #define ADC_CFG2_MUXSEL_SHIFT 4
AnnaBridge 171:3a7713b1edbc 237 /* R Bit Fields */
AnnaBridge 171:3a7713b1edbc 238 #define ADC_R_D_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 239 #define ADC_R_D_SHIFT 0
AnnaBridge 171:3a7713b1edbc 240 #define ADC_R_D(x) (((uint32_t)(((uint32_t)(x))<<ADC_R_D_SHIFT))&ADC_R_D_MASK)
AnnaBridge 171:3a7713b1edbc 241 /* CV1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 242 #define ADC_CV1_CV_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 243 #define ADC_CV1_CV_SHIFT 0
AnnaBridge 171:3a7713b1edbc 244 #define ADC_CV1_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV1_CV_SHIFT))&ADC_CV1_CV_MASK)
AnnaBridge 171:3a7713b1edbc 245 /* CV2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 246 #define ADC_CV2_CV_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 247 #define ADC_CV2_CV_SHIFT 0
AnnaBridge 171:3a7713b1edbc 248 #define ADC_CV2_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV2_CV_SHIFT))&ADC_CV2_CV_MASK)
AnnaBridge 171:3a7713b1edbc 249 /* SC2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 250 #define ADC_SC2_REFSEL_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 251 #define ADC_SC2_REFSEL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 252 #define ADC_SC2_REFSEL(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_REFSEL_SHIFT))&ADC_SC2_REFSEL_MASK)
AnnaBridge 171:3a7713b1edbc 253 #define ADC_SC2_DMAEN_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 254 #define ADC_SC2_DMAEN_SHIFT 2
AnnaBridge 171:3a7713b1edbc 255 #define ADC_SC2_ACREN_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 256 #define ADC_SC2_ACREN_SHIFT 3
AnnaBridge 171:3a7713b1edbc 257 #define ADC_SC2_ACFGT_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 258 #define ADC_SC2_ACFGT_SHIFT 4
AnnaBridge 171:3a7713b1edbc 259 #define ADC_SC2_ACFE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 260 #define ADC_SC2_ACFE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 261 #define ADC_SC2_ADTRG_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 262 #define ADC_SC2_ADTRG_SHIFT 6
AnnaBridge 171:3a7713b1edbc 263 #define ADC_SC2_ADACT_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 264 #define ADC_SC2_ADACT_SHIFT 7
AnnaBridge 171:3a7713b1edbc 265 /* SC3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 266 #define ADC_SC3_AVGS_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 267 #define ADC_SC3_AVGS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 268 #define ADC_SC3_AVGS(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_AVGS_SHIFT))&ADC_SC3_AVGS_MASK)
AnnaBridge 171:3a7713b1edbc 269 #define ADC_SC3_AVGE_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 270 #define ADC_SC3_AVGE_SHIFT 2
AnnaBridge 171:3a7713b1edbc 271 #define ADC_SC3_ADCO_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 272 #define ADC_SC3_ADCO_SHIFT 3
AnnaBridge 171:3a7713b1edbc 273 #define ADC_SC3_CALF_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 274 #define ADC_SC3_CALF_SHIFT 6
AnnaBridge 171:3a7713b1edbc 275 #define ADC_SC3_CAL_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 276 #define ADC_SC3_CAL_SHIFT 7
AnnaBridge 171:3a7713b1edbc 277 /* OFS Bit Fields */
AnnaBridge 171:3a7713b1edbc 278 #define ADC_OFS_OFS_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 279 #define ADC_OFS_OFS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 280 #define ADC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x))<<ADC_OFS_OFS_SHIFT))&ADC_OFS_OFS_MASK)
AnnaBridge 171:3a7713b1edbc 281 /* PG Bit Fields */
AnnaBridge 171:3a7713b1edbc 282 #define ADC_PG_PG_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 283 #define ADC_PG_PG_SHIFT 0
AnnaBridge 171:3a7713b1edbc 284 #define ADC_PG_PG(x) (((uint32_t)(((uint32_t)(x))<<ADC_PG_PG_SHIFT))&ADC_PG_PG_MASK)
AnnaBridge 171:3a7713b1edbc 285 /* CLPD Bit Fields */
AnnaBridge 171:3a7713b1edbc 286 #define ADC_CLPD_CLPD_MASK 0x3Fu
AnnaBridge 171:3a7713b1edbc 287 #define ADC_CLPD_CLPD_SHIFT 0
AnnaBridge 171:3a7713b1edbc 288 #define ADC_CLPD_CLPD(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPD_CLPD_SHIFT))&ADC_CLPD_CLPD_MASK)
AnnaBridge 171:3a7713b1edbc 289 /* CLPS Bit Fields */
AnnaBridge 171:3a7713b1edbc 290 #define ADC_CLPS_CLPS_MASK 0x3Fu
AnnaBridge 171:3a7713b1edbc 291 #define ADC_CLPS_CLPS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 292 #define ADC_CLPS_CLPS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPS_CLPS_SHIFT))&ADC_CLPS_CLPS_MASK)
AnnaBridge 171:3a7713b1edbc 293 /* CLP4 Bit Fields */
AnnaBridge 171:3a7713b1edbc 294 #define ADC_CLP4_CLP4_MASK 0x3FFu
AnnaBridge 171:3a7713b1edbc 295 #define ADC_CLP4_CLP4_SHIFT 0
AnnaBridge 171:3a7713b1edbc 296 #define ADC_CLP4_CLP4(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP4_CLP4_SHIFT))&ADC_CLP4_CLP4_MASK)
AnnaBridge 171:3a7713b1edbc 297 /* CLP3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 298 #define ADC_CLP3_CLP3_MASK 0x1FFu
AnnaBridge 171:3a7713b1edbc 299 #define ADC_CLP3_CLP3_SHIFT 0
AnnaBridge 171:3a7713b1edbc 300 #define ADC_CLP3_CLP3(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP3_CLP3_SHIFT))&ADC_CLP3_CLP3_MASK)
AnnaBridge 171:3a7713b1edbc 301 /* CLP2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 302 #define ADC_CLP2_CLP2_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 303 #define ADC_CLP2_CLP2_SHIFT 0
AnnaBridge 171:3a7713b1edbc 304 #define ADC_CLP2_CLP2(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP2_CLP2_SHIFT))&ADC_CLP2_CLP2_MASK)
AnnaBridge 171:3a7713b1edbc 305 /* CLP1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 306 #define ADC_CLP1_CLP1_MASK 0x7Fu
AnnaBridge 171:3a7713b1edbc 307 #define ADC_CLP1_CLP1_SHIFT 0
AnnaBridge 171:3a7713b1edbc 308 #define ADC_CLP1_CLP1(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP1_CLP1_SHIFT))&ADC_CLP1_CLP1_MASK)
AnnaBridge 171:3a7713b1edbc 309 /* CLP0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 310 #define ADC_CLP0_CLP0_MASK 0x3Fu
AnnaBridge 171:3a7713b1edbc 311 #define ADC_CLP0_CLP0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 312 #define ADC_CLP0_CLP0(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP0_CLP0_SHIFT))&ADC_CLP0_CLP0_MASK)
AnnaBridge 171:3a7713b1edbc 313
AnnaBridge 171:3a7713b1edbc 314 /**
AnnaBridge 171:3a7713b1edbc 315 * @}
AnnaBridge 171:3a7713b1edbc 316 */ /* end of group ADC_Register_Masks */
AnnaBridge 171:3a7713b1edbc 317
AnnaBridge 171:3a7713b1edbc 318
AnnaBridge 171:3a7713b1edbc 319 /* ADC - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 320 /** Peripheral ADC0 base address */
AnnaBridge 171:3a7713b1edbc 321 #define ADC0_BASE (0x4003B000u)
AnnaBridge 171:3a7713b1edbc 322 /** Peripheral ADC0 base pointer */
AnnaBridge 171:3a7713b1edbc 323 #define ADC0 ((ADC_Type *)ADC0_BASE)
AnnaBridge 171:3a7713b1edbc 324 /** Array initializer of ADC peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 325 #define ADC_BASES { ADC0 }
AnnaBridge 171:3a7713b1edbc 326
AnnaBridge 171:3a7713b1edbc 327 /**
AnnaBridge 171:3a7713b1edbc 328 * @}
AnnaBridge 171:3a7713b1edbc 329 */ /* end of group ADC_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 330
AnnaBridge 171:3a7713b1edbc 331
AnnaBridge 171:3a7713b1edbc 332 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 333 -- CMP Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 334 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 335
AnnaBridge 171:3a7713b1edbc 336 /**
AnnaBridge 171:3a7713b1edbc 337 * @addtogroup CMP_Peripheral_Access_Layer CMP Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 338 * @{
AnnaBridge 171:3a7713b1edbc 339 */
AnnaBridge 171:3a7713b1edbc 340
AnnaBridge 171:3a7713b1edbc 341 /** CMP - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 342 typedef struct {
AnnaBridge 171:3a7713b1edbc 343 __IO uint8_t CR0; /**< CMP Control Register 0, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 344 __IO uint8_t CR1; /**< CMP Control Register 1, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 345 __IO uint8_t FPR; /**< CMP Filter Period Register, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 346 __IO uint8_t SCR; /**< CMP Status and Control Register, offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 347 __IO uint8_t DACCR; /**< DAC Control Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 348 __IO uint8_t MUXCR; /**< MUX Control Register, offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 349 } CMP_Type;
AnnaBridge 171:3a7713b1edbc 350
AnnaBridge 171:3a7713b1edbc 351 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 352 -- CMP Register Masks
AnnaBridge 171:3a7713b1edbc 353 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 354
AnnaBridge 171:3a7713b1edbc 355 /**
AnnaBridge 171:3a7713b1edbc 356 * @addtogroup CMP_Register_Masks CMP Register Masks
AnnaBridge 171:3a7713b1edbc 357 * @{
AnnaBridge 171:3a7713b1edbc 358 */
AnnaBridge 171:3a7713b1edbc 359
AnnaBridge 171:3a7713b1edbc 360 /* CR0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 361 #define CMP_CR0_HYSTCTR_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 362 #define CMP_CR0_HYSTCTR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 363 #define CMP_CR0_HYSTCTR(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_HYSTCTR_SHIFT))&CMP_CR0_HYSTCTR_MASK)
AnnaBridge 171:3a7713b1edbc 364 #define CMP_CR0_FILTER_CNT_MASK 0x70u
AnnaBridge 171:3a7713b1edbc 365 #define CMP_CR0_FILTER_CNT_SHIFT 4
AnnaBridge 171:3a7713b1edbc 366 #define CMP_CR0_FILTER_CNT(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_FILTER_CNT_SHIFT))&CMP_CR0_FILTER_CNT_MASK)
AnnaBridge 171:3a7713b1edbc 367 /* CR1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 368 #define CMP_CR1_EN_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 369 #define CMP_CR1_EN_SHIFT 0
AnnaBridge 171:3a7713b1edbc 370 #define CMP_CR1_OPE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 371 #define CMP_CR1_OPE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 372 #define CMP_CR1_COS_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 373 #define CMP_CR1_COS_SHIFT 2
AnnaBridge 171:3a7713b1edbc 374 #define CMP_CR1_INV_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 375 #define CMP_CR1_INV_SHIFT 3
AnnaBridge 171:3a7713b1edbc 376 #define CMP_CR1_PMODE_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 377 #define CMP_CR1_PMODE_SHIFT 4
AnnaBridge 171:3a7713b1edbc 378 #define CMP_CR1_TRIGM_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 379 #define CMP_CR1_TRIGM_SHIFT 5
AnnaBridge 171:3a7713b1edbc 380 #define CMP_CR1_WE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 381 #define CMP_CR1_WE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 382 #define CMP_CR1_SE_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 383 #define CMP_CR1_SE_SHIFT 7
AnnaBridge 171:3a7713b1edbc 384 /* FPR Bit Fields */
AnnaBridge 171:3a7713b1edbc 385 #define CMP_FPR_FILT_PER_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 386 #define CMP_FPR_FILT_PER_SHIFT 0
AnnaBridge 171:3a7713b1edbc 387 #define CMP_FPR_FILT_PER(x) (((uint8_t)(((uint8_t)(x))<<CMP_FPR_FILT_PER_SHIFT))&CMP_FPR_FILT_PER_MASK)
AnnaBridge 171:3a7713b1edbc 388 /* SCR Bit Fields */
AnnaBridge 171:3a7713b1edbc 389 #define CMP_SCR_COUT_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 390 #define CMP_SCR_COUT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 391 #define CMP_SCR_CFF_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 392 #define CMP_SCR_CFF_SHIFT 1
AnnaBridge 171:3a7713b1edbc 393 #define CMP_SCR_CFR_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 394 #define CMP_SCR_CFR_SHIFT 2
AnnaBridge 171:3a7713b1edbc 395 #define CMP_SCR_IEF_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 396 #define CMP_SCR_IEF_SHIFT 3
AnnaBridge 171:3a7713b1edbc 397 #define CMP_SCR_IER_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 398 #define CMP_SCR_IER_SHIFT 4
AnnaBridge 171:3a7713b1edbc 399 #define CMP_SCR_DMAEN_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 400 #define CMP_SCR_DMAEN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 401 /* DACCR Bit Fields */
AnnaBridge 171:3a7713b1edbc 402 #define CMP_DACCR_VOSEL_MASK 0x3Fu
AnnaBridge 171:3a7713b1edbc 403 #define CMP_DACCR_VOSEL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 404 #define CMP_DACCR_VOSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_DACCR_VOSEL_SHIFT))&CMP_DACCR_VOSEL_MASK)
AnnaBridge 171:3a7713b1edbc 405 #define CMP_DACCR_VRSEL_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 406 #define CMP_DACCR_VRSEL_SHIFT 6
AnnaBridge 171:3a7713b1edbc 407 #define CMP_DACCR_DACEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 408 #define CMP_DACCR_DACEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 409 /* MUXCR Bit Fields */
AnnaBridge 171:3a7713b1edbc 410 #define CMP_MUXCR_MSEL_MASK 0x7u
AnnaBridge 171:3a7713b1edbc 411 #define CMP_MUXCR_MSEL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 412 #define CMP_MUXCR_MSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_MSEL_SHIFT))&CMP_MUXCR_MSEL_MASK)
AnnaBridge 171:3a7713b1edbc 413 #define CMP_MUXCR_PSEL_MASK 0x38u
AnnaBridge 171:3a7713b1edbc 414 #define CMP_MUXCR_PSEL_SHIFT 3
AnnaBridge 171:3a7713b1edbc 415 #define CMP_MUXCR_PSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_PSEL_SHIFT))&CMP_MUXCR_PSEL_MASK)
AnnaBridge 171:3a7713b1edbc 416 #define CMP_MUXCR_PSTM_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 417 #define CMP_MUXCR_PSTM_SHIFT 7
AnnaBridge 171:3a7713b1edbc 418
AnnaBridge 171:3a7713b1edbc 419 /**
AnnaBridge 171:3a7713b1edbc 420 * @}
AnnaBridge 171:3a7713b1edbc 421 */ /* end of group CMP_Register_Masks */
AnnaBridge 171:3a7713b1edbc 422
AnnaBridge 171:3a7713b1edbc 423
AnnaBridge 171:3a7713b1edbc 424 /* CMP - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 425 /** Peripheral CMP0 base address */
AnnaBridge 171:3a7713b1edbc 426 #define CMP0_BASE (0x40073000u)
AnnaBridge 171:3a7713b1edbc 427 /** Peripheral CMP0 base pointer */
AnnaBridge 171:3a7713b1edbc 428 #define CMP0 ((CMP_Type *)CMP0_BASE)
AnnaBridge 171:3a7713b1edbc 429 /** Array initializer of CMP peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 430 #define CMP_BASES { CMP0 }
AnnaBridge 171:3a7713b1edbc 431
AnnaBridge 171:3a7713b1edbc 432 /**
AnnaBridge 171:3a7713b1edbc 433 * @}
AnnaBridge 171:3a7713b1edbc 434 */ /* end of group CMP_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 435
AnnaBridge 171:3a7713b1edbc 436
AnnaBridge 171:3a7713b1edbc 437 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 438 -- DAC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 439 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 440
AnnaBridge 171:3a7713b1edbc 441 /**
AnnaBridge 171:3a7713b1edbc 442 * @addtogroup DAC_Peripheral_Access_Layer DAC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 443 * @{
AnnaBridge 171:3a7713b1edbc 444 */
AnnaBridge 171:3a7713b1edbc 445
AnnaBridge 171:3a7713b1edbc 446 /** DAC - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 447 typedef struct {
AnnaBridge 171:3a7713b1edbc 448 struct { /* offset: 0x0, array step: 0x2 */
AnnaBridge 171:3a7713b1edbc 449 __IO uint8_t DATL; /**< DAC Data Low Register, array offset: 0x0, array step: 0x2 */
AnnaBridge 171:3a7713b1edbc 450 __IO uint8_t DATH; /**< DAC Data High Register, array offset: 0x1, array step: 0x2 */
AnnaBridge 171:3a7713b1edbc 451 } DAT[2];
AnnaBridge 171:3a7713b1edbc 452 uint8_t RESERVED_0[28];
AnnaBridge 171:3a7713b1edbc 453 __IO uint8_t SR; /**< DAC Status Register, offset: 0x20 */
AnnaBridge 171:3a7713b1edbc 454 __IO uint8_t C0; /**< DAC Control Register, offset: 0x21 */
AnnaBridge 171:3a7713b1edbc 455 __IO uint8_t C1; /**< DAC Control Register 1, offset: 0x22 */
AnnaBridge 171:3a7713b1edbc 456 __IO uint8_t C2; /**< DAC Control Register 2, offset: 0x23 */
AnnaBridge 171:3a7713b1edbc 457 } DAC_Type;
AnnaBridge 171:3a7713b1edbc 458
AnnaBridge 171:3a7713b1edbc 459 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 460 -- DAC Register Masks
AnnaBridge 171:3a7713b1edbc 461 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 462
AnnaBridge 171:3a7713b1edbc 463 /**
AnnaBridge 171:3a7713b1edbc 464 * @addtogroup DAC_Register_Masks DAC Register Masks
AnnaBridge 171:3a7713b1edbc 465 * @{
AnnaBridge 171:3a7713b1edbc 466 */
AnnaBridge 171:3a7713b1edbc 467
AnnaBridge 171:3a7713b1edbc 468 /* DATL Bit Fields */
AnnaBridge 171:3a7713b1edbc 469 #define DAC_DATL_DATA0_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 470 #define DAC_DATL_DATA0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 471 #define DAC_DATL_DATA0(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATL_DATA0_SHIFT))&DAC_DATL_DATA0_MASK)
AnnaBridge 171:3a7713b1edbc 472 /* DATH Bit Fields */
AnnaBridge 171:3a7713b1edbc 473 #define DAC_DATH_DATA1_MASK 0xFu
AnnaBridge 171:3a7713b1edbc 474 #define DAC_DATH_DATA1_SHIFT 0
AnnaBridge 171:3a7713b1edbc 475 #define DAC_DATH_DATA1(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATH_DATA1_SHIFT))&DAC_DATH_DATA1_MASK)
AnnaBridge 171:3a7713b1edbc 476 /* SR Bit Fields */
AnnaBridge 171:3a7713b1edbc 477 #define DAC_SR_DACBFRPBF_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 478 #define DAC_SR_DACBFRPBF_SHIFT 0
AnnaBridge 171:3a7713b1edbc 479 #define DAC_SR_DACBFRPTF_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 480 #define DAC_SR_DACBFRPTF_SHIFT 1
AnnaBridge 171:3a7713b1edbc 481 /* C0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 482 #define DAC_C0_DACBBIEN_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 483 #define DAC_C0_DACBBIEN_SHIFT 0
AnnaBridge 171:3a7713b1edbc 484 #define DAC_C0_DACBTIEN_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 485 #define DAC_C0_DACBTIEN_SHIFT 1
AnnaBridge 171:3a7713b1edbc 486 #define DAC_C0_LPEN_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 487 #define DAC_C0_LPEN_SHIFT 3
AnnaBridge 171:3a7713b1edbc 488 #define DAC_C0_DACSWTRG_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 489 #define DAC_C0_DACSWTRG_SHIFT 4
AnnaBridge 171:3a7713b1edbc 490 #define DAC_C0_DACTRGSEL_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 491 #define DAC_C0_DACTRGSEL_SHIFT 5
AnnaBridge 171:3a7713b1edbc 492 #define DAC_C0_DACRFS_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 493 #define DAC_C0_DACRFS_SHIFT 6
AnnaBridge 171:3a7713b1edbc 494 #define DAC_C0_DACEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 495 #define DAC_C0_DACEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 496 /* C1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 497 #define DAC_C1_DACBFEN_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 498 #define DAC_C1_DACBFEN_SHIFT 0
AnnaBridge 171:3a7713b1edbc 499 #define DAC_C1_DACBFMD_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 500 #define DAC_C1_DACBFMD_SHIFT 2
AnnaBridge 171:3a7713b1edbc 501 #define DAC_C1_DMAEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 502 #define DAC_C1_DMAEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 503 /* C2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 504 #define DAC_C2_DACBFUP_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 505 #define DAC_C2_DACBFUP_SHIFT 0
AnnaBridge 171:3a7713b1edbc 506 #define DAC_C2_DACBFRP_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 507 #define DAC_C2_DACBFRP_SHIFT 4
AnnaBridge 171:3a7713b1edbc 508
AnnaBridge 171:3a7713b1edbc 509 /**
AnnaBridge 171:3a7713b1edbc 510 * @}
AnnaBridge 171:3a7713b1edbc 511 */ /* end of group DAC_Register_Masks */
AnnaBridge 171:3a7713b1edbc 512
AnnaBridge 171:3a7713b1edbc 513
AnnaBridge 171:3a7713b1edbc 514 /* DAC - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 515 /** Peripheral DAC0 base address */
AnnaBridge 171:3a7713b1edbc 516 #define DAC0_BASE (0x4003F000u)
AnnaBridge 171:3a7713b1edbc 517 /** Peripheral DAC0 base pointer */
AnnaBridge 171:3a7713b1edbc 518 #define DAC0 ((DAC_Type *)DAC0_BASE)
AnnaBridge 171:3a7713b1edbc 519 /** Array initializer of DAC peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 520 #define DAC_BASES { DAC0 }
AnnaBridge 171:3a7713b1edbc 521
AnnaBridge 171:3a7713b1edbc 522 /**
AnnaBridge 171:3a7713b1edbc 523 * @}
AnnaBridge 171:3a7713b1edbc 524 */ /* end of group DAC_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 525
AnnaBridge 171:3a7713b1edbc 526
AnnaBridge 171:3a7713b1edbc 527 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 528 -- DMA Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 529 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 530
AnnaBridge 171:3a7713b1edbc 531 /**
AnnaBridge 171:3a7713b1edbc 532 * @addtogroup DMA_Peripheral_Access_Layer DMA Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 533 * @{
AnnaBridge 171:3a7713b1edbc 534 */
AnnaBridge 171:3a7713b1edbc 535
AnnaBridge 171:3a7713b1edbc 536 /** DMA - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 537 typedef struct {
AnnaBridge 171:3a7713b1edbc 538 uint8_t RESERVED_0[256];
AnnaBridge 171:3a7713b1edbc 539 struct { /* offset: 0x100, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 540 __IO uint32_t SAR; /**< Source Address Register, array offset: 0x100, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 541 __IO uint32_t DAR; /**< Destination Address Register, array offset: 0x104, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 542 union { /* offset: 0x108, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 543 __IO uint32_t DSR_BCR; /**< DMA Status Register / Byte Count Register, array offset: 0x108, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 544 struct { /* offset: 0x108, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 545 uint8_t RESERVED_0[3];
AnnaBridge 171:3a7713b1edbc 546 __IO uint8_t DSR; /**< DMA_DSR0 register...DMA_DSR3 register., array offset: 0x10B, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 547 } DMA_DSR_ACCESS8BIT;
AnnaBridge 171:3a7713b1edbc 548 };
AnnaBridge 171:3a7713b1edbc 549 __IO uint32_t DCR; /**< DMA Control Register, array offset: 0x10C, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 550 } DMA[4];
AnnaBridge 171:3a7713b1edbc 551 } DMA_Type;
AnnaBridge 171:3a7713b1edbc 552
AnnaBridge 171:3a7713b1edbc 553 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 554 -- DMA Register Masks
AnnaBridge 171:3a7713b1edbc 555 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 556
AnnaBridge 171:3a7713b1edbc 557 /**
AnnaBridge 171:3a7713b1edbc 558 * @addtogroup DMA_Register_Masks DMA Register Masks
AnnaBridge 171:3a7713b1edbc 559 * @{
AnnaBridge 171:3a7713b1edbc 560 */
AnnaBridge 171:3a7713b1edbc 561
AnnaBridge 171:3a7713b1edbc 562 /* SAR Bit Fields */
AnnaBridge 171:3a7713b1edbc 563 #define DMA_SAR_SAR_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 564 #define DMA_SAR_SAR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 565 #define DMA_SAR_SAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_SAR_SAR_SHIFT))&DMA_SAR_SAR_MASK)
AnnaBridge 171:3a7713b1edbc 566 /* DAR Bit Fields */
AnnaBridge 171:3a7713b1edbc 567 #define DMA_DAR_DAR_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 568 #define DMA_DAR_DAR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 569 #define DMA_DAR_DAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DAR_DAR_SHIFT))&DMA_DAR_DAR_MASK)
AnnaBridge 171:3a7713b1edbc 570 /* DSR_BCR Bit Fields */
AnnaBridge 171:3a7713b1edbc 571 #define DMA_DSR_BCR_BCR_MASK 0xFFFFFFu
AnnaBridge 171:3a7713b1edbc 572 #define DMA_DSR_BCR_BCR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 573 #define DMA_DSR_BCR_BCR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_BCR_SHIFT))&DMA_DSR_BCR_BCR_MASK)
AnnaBridge 171:3a7713b1edbc 574 #define DMA_DSR_BCR_DONE_MASK 0x1000000u
AnnaBridge 171:3a7713b1edbc 575 #define DMA_DSR_BCR_DONE_SHIFT 24
AnnaBridge 171:3a7713b1edbc 576 #define DMA_DSR_BCR_BSY_MASK 0x2000000u
AnnaBridge 171:3a7713b1edbc 577 #define DMA_DSR_BCR_BSY_SHIFT 25
AnnaBridge 171:3a7713b1edbc 578 #define DMA_DSR_BCR_REQ_MASK 0x4000000u
AnnaBridge 171:3a7713b1edbc 579 #define DMA_DSR_BCR_REQ_SHIFT 26
AnnaBridge 171:3a7713b1edbc 580 #define DMA_DSR_BCR_BED_MASK 0x10000000u
AnnaBridge 171:3a7713b1edbc 581 #define DMA_DSR_BCR_BED_SHIFT 28
AnnaBridge 171:3a7713b1edbc 582 #define DMA_DSR_BCR_BES_MASK 0x20000000u
AnnaBridge 171:3a7713b1edbc 583 #define DMA_DSR_BCR_BES_SHIFT 29
AnnaBridge 171:3a7713b1edbc 584 #define DMA_DSR_BCR_CE_MASK 0x40000000u
AnnaBridge 171:3a7713b1edbc 585 #define DMA_DSR_BCR_CE_SHIFT 30
AnnaBridge 171:3a7713b1edbc 586 /* DCR Bit Fields */
AnnaBridge 171:3a7713b1edbc 587 #define DMA_DCR_LCH2_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 588 #define DMA_DCR_LCH2_SHIFT 0
AnnaBridge 171:3a7713b1edbc 589 #define DMA_DCR_LCH2(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH2_SHIFT))&DMA_DCR_LCH2_MASK)
AnnaBridge 171:3a7713b1edbc 590 #define DMA_DCR_LCH1_MASK 0xCu
AnnaBridge 171:3a7713b1edbc 591 #define DMA_DCR_LCH1_SHIFT 2
AnnaBridge 171:3a7713b1edbc 592 #define DMA_DCR_LCH1(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH1_SHIFT))&DMA_DCR_LCH1_MASK)
AnnaBridge 171:3a7713b1edbc 593 #define DMA_DCR_LINKCC_MASK 0x30u
AnnaBridge 171:3a7713b1edbc 594 #define DMA_DCR_LINKCC_SHIFT 4
AnnaBridge 171:3a7713b1edbc 595 #define DMA_DCR_LINKCC(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LINKCC_SHIFT))&DMA_DCR_LINKCC_MASK)
AnnaBridge 171:3a7713b1edbc 596 #define DMA_DCR_D_REQ_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 597 #define DMA_DCR_D_REQ_SHIFT 7
AnnaBridge 171:3a7713b1edbc 598 #define DMA_DCR_DMOD_MASK 0xF00u
AnnaBridge 171:3a7713b1edbc 599 #define DMA_DCR_DMOD_SHIFT 8
AnnaBridge 171:3a7713b1edbc 600 #define DMA_DCR_DMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DMOD_SHIFT))&DMA_DCR_DMOD_MASK)
AnnaBridge 171:3a7713b1edbc 601 #define DMA_DCR_SMOD_MASK 0xF000u
AnnaBridge 171:3a7713b1edbc 602 #define DMA_DCR_SMOD_SHIFT 12
AnnaBridge 171:3a7713b1edbc 603 #define DMA_DCR_SMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SMOD_SHIFT))&DMA_DCR_SMOD_MASK)
AnnaBridge 171:3a7713b1edbc 604 #define DMA_DCR_START_MASK 0x10000u
AnnaBridge 171:3a7713b1edbc 605 #define DMA_DCR_START_SHIFT 16
AnnaBridge 171:3a7713b1edbc 606 #define DMA_DCR_DSIZE_MASK 0x60000u
AnnaBridge 171:3a7713b1edbc 607 #define DMA_DCR_DSIZE_SHIFT 17
AnnaBridge 171:3a7713b1edbc 608 #define DMA_DCR_DSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DSIZE_SHIFT))&DMA_DCR_DSIZE_MASK)
AnnaBridge 171:3a7713b1edbc 609 #define DMA_DCR_DINC_MASK 0x80000u
AnnaBridge 171:3a7713b1edbc 610 #define DMA_DCR_DINC_SHIFT 19
AnnaBridge 171:3a7713b1edbc 611 #define DMA_DCR_SSIZE_MASK 0x300000u
AnnaBridge 171:3a7713b1edbc 612 #define DMA_DCR_SSIZE_SHIFT 20
AnnaBridge 171:3a7713b1edbc 613 #define DMA_DCR_SSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SSIZE_SHIFT))&DMA_DCR_SSIZE_MASK)
AnnaBridge 171:3a7713b1edbc 614 #define DMA_DCR_SINC_MASK 0x400000u
AnnaBridge 171:3a7713b1edbc 615 #define DMA_DCR_SINC_SHIFT 22
AnnaBridge 171:3a7713b1edbc 616 #define DMA_DCR_EADREQ_MASK 0x800000u
AnnaBridge 171:3a7713b1edbc 617 #define DMA_DCR_EADREQ_SHIFT 23
AnnaBridge 171:3a7713b1edbc 618 #define DMA_DCR_AA_MASK 0x10000000u
AnnaBridge 171:3a7713b1edbc 619 #define DMA_DCR_AA_SHIFT 28
AnnaBridge 171:3a7713b1edbc 620 #define DMA_DCR_CS_MASK 0x20000000u
AnnaBridge 171:3a7713b1edbc 621 #define DMA_DCR_CS_SHIFT 29
AnnaBridge 171:3a7713b1edbc 622 #define DMA_DCR_ERQ_MASK 0x40000000u
AnnaBridge 171:3a7713b1edbc 623 #define DMA_DCR_ERQ_SHIFT 30
AnnaBridge 171:3a7713b1edbc 624 #define DMA_DCR_EINT_MASK 0x80000000u
AnnaBridge 171:3a7713b1edbc 625 #define DMA_DCR_EINT_SHIFT 31
AnnaBridge 171:3a7713b1edbc 626
AnnaBridge 171:3a7713b1edbc 627 /**
AnnaBridge 171:3a7713b1edbc 628 * @}
AnnaBridge 171:3a7713b1edbc 629 */ /* end of group DMA_Register_Masks */
AnnaBridge 171:3a7713b1edbc 630
AnnaBridge 171:3a7713b1edbc 631
AnnaBridge 171:3a7713b1edbc 632 /* DMA - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 633 /** Peripheral DMA base address */
AnnaBridge 171:3a7713b1edbc 634 #define DMA_BASE (0x40008000u)
AnnaBridge 171:3a7713b1edbc 635 /** Peripheral DMA base pointer */
AnnaBridge 171:3a7713b1edbc 636 #define DMA0 ((DMA_Type *)DMA_BASE)
AnnaBridge 171:3a7713b1edbc 637 /** Array initializer of DMA peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 638 #define DMA_BASES { DMA0 }
AnnaBridge 171:3a7713b1edbc 639
AnnaBridge 171:3a7713b1edbc 640 /**
AnnaBridge 171:3a7713b1edbc 641 * @}
AnnaBridge 171:3a7713b1edbc 642 */ /* end of group DMA_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 643
AnnaBridge 171:3a7713b1edbc 644
AnnaBridge 171:3a7713b1edbc 645 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 646 -- DMAMUX Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 647 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 648
AnnaBridge 171:3a7713b1edbc 649 /**
AnnaBridge 171:3a7713b1edbc 650 * @addtogroup DMAMUX_Peripheral_Access_Layer DMAMUX Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 651 * @{
AnnaBridge 171:3a7713b1edbc 652 */
AnnaBridge 171:3a7713b1edbc 653
AnnaBridge 171:3a7713b1edbc 654 /** DMAMUX - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 655 typedef struct {
AnnaBridge 171:3a7713b1edbc 656 __IO uint8_t CHCFG[4]; /**< Channel Configuration register, array offset: 0x0, array step: 0x1 */
AnnaBridge 171:3a7713b1edbc 657 } DMAMUX_Type;
AnnaBridge 171:3a7713b1edbc 658
AnnaBridge 171:3a7713b1edbc 659 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 660 -- DMAMUX Register Masks
AnnaBridge 171:3a7713b1edbc 661 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 662
AnnaBridge 171:3a7713b1edbc 663 /**
AnnaBridge 171:3a7713b1edbc 664 * @addtogroup DMAMUX_Register_Masks DMAMUX Register Masks
AnnaBridge 171:3a7713b1edbc 665 * @{
AnnaBridge 171:3a7713b1edbc 666 */
AnnaBridge 171:3a7713b1edbc 667
AnnaBridge 171:3a7713b1edbc 668 /* CHCFG Bit Fields */
AnnaBridge 171:3a7713b1edbc 669 #define DMAMUX_CHCFG_SOURCE_MASK 0x3Fu
AnnaBridge 171:3a7713b1edbc 670 #define DMAMUX_CHCFG_SOURCE_SHIFT 0
AnnaBridge 171:3a7713b1edbc 671 #define DMAMUX_CHCFG_SOURCE(x) (((uint8_t)(((uint8_t)(x))<<DMAMUX_CHCFG_SOURCE_SHIFT))&DMAMUX_CHCFG_SOURCE_MASK)
AnnaBridge 171:3a7713b1edbc 672 #define DMAMUX_CHCFG_TRIG_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 673 #define DMAMUX_CHCFG_TRIG_SHIFT 6
AnnaBridge 171:3a7713b1edbc 674 #define DMAMUX_CHCFG_ENBL_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 675 #define DMAMUX_CHCFG_ENBL_SHIFT 7
AnnaBridge 171:3a7713b1edbc 676
AnnaBridge 171:3a7713b1edbc 677 /**
AnnaBridge 171:3a7713b1edbc 678 * @}
AnnaBridge 171:3a7713b1edbc 679 */ /* end of group DMAMUX_Register_Masks */
AnnaBridge 171:3a7713b1edbc 680
AnnaBridge 171:3a7713b1edbc 681
AnnaBridge 171:3a7713b1edbc 682 /* DMAMUX - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 683 /** Peripheral DMAMUX0 base address */
AnnaBridge 171:3a7713b1edbc 684 #define DMAMUX0_BASE (0x40021000u)
AnnaBridge 171:3a7713b1edbc 685 /** Peripheral DMAMUX0 base pointer */
AnnaBridge 171:3a7713b1edbc 686 #define DMAMUX0 ((DMAMUX_Type *)DMAMUX0_BASE)
AnnaBridge 171:3a7713b1edbc 687 /** Array initializer of DMAMUX peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 688 #define DMAMUX_BASES { DMAMUX0 }
AnnaBridge 171:3a7713b1edbc 689
AnnaBridge 171:3a7713b1edbc 690 /**
AnnaBridge 171:3a7713b1edbc 691 * @}
AnnaBridge 171:3a7713b1edbc 692 */ /* end of group DMAMUX_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 693
AnnaBridge 171:3a7713b1edbc 694
AnnaBridge 171:3a7713b1edbc 695 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 696 -- FGPIO Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 697 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 698
AnnaBridge 171:3a7713b1edbc 699 /**
AnnaBridge 171:3a7713b1edbc 700 * @addtogroup FGPIO_Peripheral_Access_Layer FGPIO Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 701 * @{
AnnaBridge 171:3a7713b1edbc 702 */
AnnaBridge 171:3a7713b1edbc 703
AnnaBridge 171:3a7713b1edbc 704 /** FGPIO - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 705 typedef struct {
AnnaBridge 171:3a7713b1edbc 706 __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 707 __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 708 __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 709 __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 710 __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
AnnaBridge 171:3a7713b1edbc 711 __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
AnnaBridge 171:3a7713b1edbc 712 } FGPIO_Type;
AnnaBridge 171:3a7713b1edbc 713
AnnaBridge 171:3a7713b1edbc 714 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 715 -- FGPIO Register Masks
AnnaBridge 171:3a7713b1edbc 716 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 717
AnnaBridge 171:3a7713b1edbc 718 /**
AnnaBridge 171:3a7713b1edbc 719 * @addtogroup FGPIO_Register_Masks FGPIO Register Masks
AnnaBridge 171:3a7713b1edbc 720 * @{
AnnaBridge 171:3a7713b1edbc 721 */
AnnaBridge 171:3a7713b1edbc 722
AnnaBridge 171:3a7713b1edbc 723 /* PDOR Bit Fields */
AnnaBridge 171:3a7713b1edbc 724 #define FGPIO_PDOR_PDO_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 725 #define FGPIO_PDOR_PDO_SHIFT 0
AnnaBridge 171:3a7713b1edbc 726 #define FGPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDOR_PDO_SHIFT))&FGPIO_PDOR_PDO_MASK)
AnnaBridge 171:3a7713b1edbc 727 /* PSOR Bit Fields */
AnnaBridge 171:3a7713b1edbc 728 #define FGPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 729 #define FGPIO_PSOR_PTSO_SHIFT 0
AnnaBridge 171:3a7713b1edbc 730 #define FGPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PSOR_PTSO_SHIFT))&FGPIO_PSOR_PTSO_MASK)
AnnaBridge 171:3a7713b1edbc 731 /* PCOR Bit Fields */
AnnaBridge 171:3a7713b1edbc 732 #define FGPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 733 #define FGPIO_PCOR_PTCO_SHIFT 0
AnnaBridge 171:3a7713b1edbc 734 #define FGPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PCOR_PTCO_SHIFT))&FGPIO_PCOR_PTCO_MASK)
AnnaBridge 171:3a7713b1edbc 735 /* PTOR Bit Fields */
AnnaBridge 171:3a7713b1edbc 736 #define FGPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 737 #define FGPIO_PTOR_PTTO_SHIFT 0
AnnaBridge 171:3a7713b1edbc 738 #define FGPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PTOR_PTTO_SHIFT))&FGPIO_PTOR_PTTO_MASK)
AnnaBridge 171:3a7713b1edbc 739 /* PDIR Bit Fields */
AnnaBridge 171:3a7713b1edbc 740 #define FGPIO_PDIR_PDI_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 741 #define FGPIO_PDIR_PDI_SHIFT 0
AnnaBridge 171:3a7713b1edbc 742 #define FGPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDIR_PDI_SHIFT))&FGPIO_PDIR_PDI_MASK)
AnnaBridge 171:3a7713b1edbc 743 /* PDDR Bit Fields */
AnnaBridge 171:3a7713b1edbc 744 #define FGPIO_PDDR_PDD_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 745 #define FGPIO_PDDR_PDD_SHIFT 0
AnnaBridge 171:3a7713b1edbc 746 #define FGPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDDR_PDD_SHIFT))&FGPIO_PDDR_PDD_MASK)
AnnaBridge 171:3a7713b1edbc 747
AnnaBridge 171:3a7713b1edbc 748 /**
AnnaBridge 171:3a7713b1edbc 749 * @}
AnnaBridge 171:3a7713b1edbc 750 */ /* end of group FGPIO_Register_Masks */
AnnaBridge 171:3a7713b1edbc 751
AnnaBridge 171:3a7713b1edbc 752
AnnaBridge 171:3a7713b1edbc 753 /* FGPIO - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 754 /** Peripheral FPTA base address */
AnnaBridge 171:3a7713b1edbc 755 #define FPTA_BASE (0xF80FF000u)
AnnaBridge 171:3a7713b1edbc 756 /** Peripheral FPTA base pointer */
AnnaBridge 171:3a7713b1edbc 757 #define FPTA ((FGPIO_Type *)FPTA_BASE)
AnnaBridge 171:3a7713b1edbc 758 /** Peripheral FPTB base address */
AnnaBridge 171:3a7713b1edbc 759 #define FPTB_BASE (0xF80FF040u)
AnnaBridge 171:3a7713b1edbc 760 /** Peripheral FPTB base pointer */
AnnaBridge 171:3a7713b1edbc 761 #define FPTB ((FGPIO_Type *)FPTB_BASE)
AnnaBridge 171:3a7713b1edbc 762 /** Array initializer of FGPIO peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 763 #define FGPIO_BASES { FPTA, FPTB }
AnnaBridge 171:3a7713b1edbc 764
AnnaBridge 171:3a7713b1edbc 765 /**
AnnaBridge 171:3a7713b1edbc 766 * @}
AnnaBridge 171:3a7713b1edbc 767 */ /* end of group FGPIO_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 768
AnnaBridge 171:3a7713b1edbc 769
AnnaBridge 171:3a7713b1edbc 770 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 771 -- FTFA Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 772 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 773
AnnaBridge 171:3a7713b1edbc 774 /**
AnnaBridge 171:3a7713b1edbc 775 * @addtogroup FTFA_Peripheral_Access_Layer FTFA Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 776 * @{
AnnaBridge 171:3a7713b1edbc 777 */
AnnaBridge 171:3a7713b1edbc 778
AnnaBridge 171:3a7713b1edbc 779 /** FTFA - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 780 typedef struct {
AnnaBridge 171:3a7713b1edbc 781 __IO uint8_t FSTAT; /**< Flash Status Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 782 __IO uint8_t FCNFG; /**< Flash Configuration Register, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 783 __I uint8_t FSEC; /**< Flash Security Register, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 784 __I uint8_t FOPT; /**< Flash Option Register, offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 785 __IO uint8_t FCCOB3; /**< Flash Common Command Object Registers, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 786 __IO uint8_t FCCOB2; /**< Flash Common Command Object Registers, offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 787 __IO uint8_t FCCOB1; /**< Flash Common Command Object Registers, offset: 0x6 */
AnnaBridge 171:3a7713b1edbc 788 __IO uint8_t FCCOB0; /**< Flash Common Command Object Registers, offset: 0x7 */
AnnaBridge 171:3a7713b1edbc 789 __IO uint8_t FCCOB7; /**< Flash Common Command Object Registers, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 790 __IO uint8_t FCCOB6; /**< Flash Common Command Object Registers, offset: 0x9 */
AnnaBridge 171:3a7713b1edbc 791 __IO uint8_t FCCOB5; /**< Flash Common Command Object Registers, offset: 0xA */
AnnaBridge 171:3a7713b1edbc 792 __IO uint8_t FCCOB4; /**< Flash Common Command Object Registers, offset: 0xB */
AnnaBridge 171:3a7713b1edbc 793 __IO uint8_t FCCOBB; /**< Flash Common Command Object Registers, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 794 __IO uint8_t FCCOBA; /**< Flash Common Command Object Registers, offset: 0xD */
AnnaBridge 171:3a7713b1edbc 795 __IO uint8_t FCCOB9; /**< Flash Common Command Object Registers, offset: 0xE */
AnnaBridge 171:3a7713b1edbc 796 __IO uint8_t FCCOB8; /**< Flash Common Command Object Registers, offset: 0xF */
AnnaBridge 171:3a7713b1edbc 797 __IO uint8_t FPROT3; /**< Program Flash Protection Registers, offset: 0x10 */
AnnaBridge 171:3a7713b1edbc 798 __IO uint8_t FPROT2; /**< Program Flash Protection Registers, offset: 0x11 */
AnnaBridge 171:3a7713b1edbc 799 __IO uint8_t FPROT1; /**< Program Flash Protection Registers, offset: 0x12 */
AnnaBridge 171:3a7713b1edbc 800 __IO uint8_t FPROT0; /**< Program Flash Protection Registers, offset: 0x13 */
AnnaBridge 171:3a7713b1edbc 801 } FTFA_Type;
AnnaBridge 171:3a7713b1edbc 802
AnnaBridge 171:3a7713b1edbc 803 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 804 -- FTFA Register Masks
AnnaBridge 171:3a7713b1edbc 805 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 806
AnnaBridge 171:3a7713b1edbc 807 /**
AnnaBridge 171:3a7713b1edbc 808 * @addtogroup FTFA_Register_Masks FTFA Register Masks
AnnaBridge 171:3a7713b1edbc 809 * @{
AnnaBridge 171:3a7713b1edbc 810 */
AnnaBridge 171:3a7713b1edbc 811
AnnaBridge 171:3a7713b1edbc 812 /* FSTAT Bit Fields */
AnnaBridge 171:3a7713b1edbc 813 #define FTFA_FSTAT_MGSTAT0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 814 #define FTFA_FSTAT_MGSTAT0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 815 #define FTFA_FSTAT_FPVIOL_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 816 #define FTFA_FSTAT_FPVIOL_SHIFT 4
AnnaBridge 171:3a7713b1edbc 817 #define FTFA_FSTAT_ACCERR_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 818 #define FTFA_FSTAT_ACCERR_SHIFT 5
AnnaBridge 171:3a7713b1edbc 819 #define FTFA_FSTAT_RDCOLERR_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 820 #define FTFA_FSTAT_RDCOLERR_SHIFT 6
AnnaBridge 171:3a7713b1edbc 821 #define FTFA_FSTAT_CCIF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 822 #define FTFA_FSTAT_CCIF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 823 /* FCNFG Bit Fields */
AnnaBridge 171:3a7713b1edbc 824 #define FTFA_FCNFG_ERSSUSP_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 825 #define FTFA_FCNFG_ERSSUSP_SHIFT 4
AnnaBridge 171:3a7713b1edbc 826 #define FTFA_FCNFG_ERSAREQ_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 827 #define FTFA_FCNFG_ERSAREQ_SHIFT 5
AnnaBridge 171:3a7713b1edbc 828 #define FTFA_FCNFG_RDCOLLIE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 829 #define FTFA_FCNFG_RDCOLLIE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 830 #define FTFA_FCNFG_CCIE_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 831 #define FTFA_FCNFG_CCIE_SHIFT 7
AnnaBridge 171:3a7713b1edbc 832 /* FSEC Bit Fields */
AnnaBridge 171:3a7713b1edbc 833 #define FTFA_FSEC_SEC_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 834 #define FTFA_FSEC_SEC_SHIFT 0
AnnaBridge 171:3a7713b1edbc 835 #define FTFA_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_SEC_SHIFT))&FTFA_FSEC_SEC_MASK)
AnnaBridge 171:3a7713b1edbc 836 #define FTFA_FSEC_FSLACC_MASK 0xCu
AnnaBridge 171:3a7713b1edbc 837 #define FTFA_FSEC_FSLACC_SHIFT 2
AnnaBridge 171:3a7713b1edbc 838 #define FTFA_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_FSLACC_SHIFT))&FTFA_FSEC_FSLACC_MASK)
AnnaBridge 171:3a7713b1edbc 839 #define FTFA_FSEC_MEEN_MASK 0x30u
AnnaBridge 171:3a7713b1edbc 840 #define FTFA_FSEC_MEEN_SHIFT 4
AnnaBridge 171:3a7713b1edbc 841 #define FTFA_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_MEEN_SHIFT))&FTFA_FSEC_MEEN_MASK)
AnnaBridge 171:3a7713b1edbc 842 #define FTFA_FSEC_KEYEN_MASK 0xC0u
AnnaBridge 171:3a7713b1edbc 843 #define FTFA_FSEC_KEYEN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 844 #define FTFA_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_KEYEN_SHIFT))&FTFA_FSEC_KEYEN_MASK)
AnnaBridge 171:3a7713b1edbc 845 /* FOPT Bit Fields */
AnnaBridge 171:3a7713b1edbc 846 #define FTFA_FOPT_OPT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 847 #define FTFA_FOPT_OPT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 848 #define FTFA_FOPT_OPT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FOPT_OPT_SHIFT))&FTFA_FOPT_OPT_MASK)
AnnaBridge 171:3a7713b1edbc 849 /* FCCOB3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 850 #define FTFA_FCCOB3_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 851 #define FTFA_FCCOB3_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 852 #define FTFA_FCCOB3_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB3_CCOBn_SHIFT))&FTFA_FCCOB3_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 853 /* FCCOB2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 854 #define FTFA_FCCOB2_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 855 #define FTFA_FCCOB2_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 856 #define FTFA_FCCOB2_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB2_CCOBn_SHIFT))&FTFA_FCCOB2_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 857 /* FCCOB1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 858 #define FTFA_FCCOB1_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 859 #define FTFA_FCCOB1_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 860 #define FTFA_FCCOB1_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB1_CCOBn_SHIFT))&FTFA_FCCOB1_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 861 /* FCCOB0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 862 #define FTFA_FCCOB0_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 863 #define FTFA_FCCOB0_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 864 #define FTFA_FCCOB0_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB0_CCOBn_SHIFT))&FTFA_FCCOB0_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 865 /* FCCOB7 Bit Fields */
AnnaBridge 171:3a7713b1edbc 866 #define FTFA_FCCOB7_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 867 #define FTFA_FCCOB7_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 868 #define FTFA_FCCOB7_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB7_CCOBn_SHIFT))&FTFA_FCCOB7_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 869 /* FCCOB6 Bit Fields */
AnnaBridge 171:3a7713b1edbc 870 #define FTFA_FCCOB6_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 871 #define FTFA_FCCOB6_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 872 #define FTFA_FCCOB6_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB6_CCOBn_SHIFT))&FTFA_FCCOB6_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 873 /* FCCOB5 Bit Fields */
AnnaBridge 171:3a7713b1edbc 874 #define FTFA_FCCOB5_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 875 #define FTFA_FCCOB5_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 876 #define FTFA_FCCOB5_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB5_CCOBn_SHIFT))&FTFA_FCCOB5_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 877 /* FCCOB4 Bit Fields */
AnnaBridge 171:3a7713b1edbc 878 #define FTFA_FCCOB4_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 879 #define FTFA_FCCOB4_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 880 #define FTFA_FCCOB4_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB4_CCOBn_SHIFT))&FTFA_FCCOB4_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 881 /* FCCOBB Bit Fields */
AnnaBridge 171:3a7713b1edbc 882 #define FTFA_FCCOBB_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 883 #define FTFA_FCCOBB_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 884 #define FTFA_FCCOBB_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBB_CCOBn_SHIFT))&FTFA_FCCOBB_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 885 /* FCCOBA Bit Fields */
AnnaBridge 171:3a7713b1edbc 886 #define FTFA_FCCOBA_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 887 #define FTFA_FCCOBA_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 888 #define FTFA_FCCOBA_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBA_CCOBn_SHIFT))&FTFA_FCCOBA_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 889 /* FCCOB9 Bit Fields */
AnnaBridge 171:3a7713b1edbc 890 #define FTFA_FCCOB9_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 891 #define FTFA_FCCOB9_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 892 #define FTFA_FCCOB9_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB9_CCOBn_SHIFT))&FTFA_FCCOB9_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 893 /* FCCOB8 Bit Fields */
AnnaBridge 171:3a7713b1edbc 894 #define FTFA_FCCOB8_CCOBn_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 895 #define FTFA_FCCOB8_CCOBn_SHIFT 0
AnnaBridge 171:3a7713b1edbc 896 #define FTFA_FCCOB8_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB8_CCOBn_SHIFT))&FTFA_FCCOB8_CCOBn_MASK)
AnnaBridge 171:3a7713b1edbc 897 /* FPROT3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 898 #define FTFA_FPROT3_PROT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 899 #define FTFA_FPROT3_PROT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 900 #define FTFA_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT3_PROT_SHIFT))&FTFA_FPROT3_PROT_MASK)
AnnaBridge 171:3a7713b1edbc 901 /* FPROT2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 902 #define FTFA_FPROT2_PROT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 903 #define FTFA_FPROT2_PROT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 904 #define FTFA_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT2_PROT_SHIFT))&FTFA_FPROT2_PROT_MASK)
AnnaBridge 171:3a7713b1edbc 905 /* FPROT1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 906 #define FTFA_FPROT1_PROT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 907 #define FTFA_FPROT1_PROT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 908 #define FTFA_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT1_PROT_SHIFT))&FTFA_FPROT1_PROT_MASK)
AnnaBridge 171:3a7713b1edbc 909 /* FPROT0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 910 #define FTFA_FPROT0_PROT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 911 #define FTFA_FPROT0_PROT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 912 #define FTFA_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT0_PROT_SHIFT))&FTFA_FPROT0_PROT_MASK)
AnnaBridge 171:3a7713b1edbc 913
AnnaBridge 171:3a7713b1edbc 914 /**
AnnaBridge 171:3a7713b1edbc 915 * @}
AnnaBridge 171:3a7713b1edbc 916 */ /* end of group FTFA_Register_Masks */
AnnaBridge 171:3a7713b1edbc 917
AnnaBridge 171:3a7713b1edbc 918
AnnaBridge 171:3a7713b1edbc 919 /* FTFA - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 920 /** Peripheral FTFA base address */
AnnaBridge 171:3a7713b1edbc 921 #define FTFA_BASE (0x40020000u)
AnnaBridge 171:3a7713b1edbc 922 /** Peripheral FTFA base pointer */
AnnaBridge 171:3a7713b1edbc 923 #define FTFA ((FTFA_Type *)FTFA_BASE)
AnnaBridge 171:3a7713b1edbc 924 /** Array initializer of FTFA peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 925 #define FTFA_BASES { FTFA }
AnnaBridge 171:3a7713b1edbc 926
AnnaBridge 171:3a7713b1edbc 927 /**
AnnaBridge 171:3a7713b1edbc 928 * @}
AnnaBridge 171:3a7713b1edbc 929 */ /* end of group FTFA_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 930
AnnaBridge 171:3a7713b1edbc 931
AnnaBridge 171:3a7713b1edbc 932 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 933 -- GPIO Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 934 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 935
AnnaBridge 171:3a7713b1edbc 936 /**
AnnaBridge 171:3a7713b1edbc 937 * @addtogroup GPIO_Peripheral_Access_Layer GPIO Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 938 * @{
AnnaBridge 171:3a7713b1edbc 939 */
AnnaBridge 171:3a7713b1edbc 940
AnnaBridge 171:3a7713b1edbc 941 /** GPIO - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 942 typedef struct {
AnnaBridge 171:3a7713b1edbc 943 __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 944 __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 945 __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 946 __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 947 __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
AnnaBridge 171:3a7713b1edbc 948 __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
AnnaBridge 171:3a7713b1edbc 949 } GPIO_Type;
AnnaBridge 171:3a7713b1edbc 950
AnnaBridge 171:3a7713b1edbc 951 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 952 -- GPIO Register Masks
AnnaBridge 171:3a7713b1edbc 953 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 954
AnnaBridge 171:3a7713b1edbc 955 /**
AnnaBridge 171:3a7713b1edbc 956 * @addtogroup GPIO_Register_Masks GPIO Register Masks
AnnaBridge 171:3a7713b1edbc 957 * @{
AnnaBridge 171:3a7713b1edbc 958 */
AnnaBridge 171:3a7713b1edbc 959
AnnaBridge 171:3a7713b1edbc 960 /* PDOR Bit Fields */
AnnaBridge 171:3a7713b1edbc 961 #define GPIO_PDOR_PDO_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 962 #define GPIO_PDOR_PDO_SHIFT 0
AnnaBridge 171:3a7713b1edbc 963 #define GPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDOR_PDO_SHIFT))&GPIO_PDOR_PDO_MASK)
AnnaBridge 171:3a7713b1edbc 964 /* PSOR Bit Fields */
AnnaBridge 171:3a7713b1edbc 965 #define GPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 966 #define GPIO_PSOR_PTSO_SHIFT 0
AnnaBridge 171:3a7713b1edbc 967 #define GPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PSOR_PTSO_SHIFT))&GPIO_PSOR_PTSO_MASK)
AnnaBridge 171:3a7713b1edbc 968 /* PCOR Bit Fields */
AnnaBridge 171:3a7713b1edbc 969 #define GPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 970 #define GPIO_PCOR_PTCO_SHIFT 0
AnnaBridge 171:3a7713b1edbc 971 #define GPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PCOR_PTCO_SHIFT))&GPIO_PCOR_PTCO_MASK)
AnnaBridge 171:3a7713b1edbc 972 /* PTOR Bit Fields */
AnnaBridge 171:3a7713b1edbc 973 #define GPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 974 #define GPIO_PTOR_PTTO_SHIFT 0
AnnaBridge 171:3a7713b1edbc 975 #define GPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PTOR_PTTO_SHIFT))&GPIO_PTOR_PTTO_MASK)
AnnaBridge 171:3a7713b1edbc 976 /* PDIR Bit Fields */
AnnaBridge 171:3a7713b1edbc 977 #define GPIO_PDIR_PDI_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 978 #define GPIO_PDIR_PDI_SHIFT 0
AnnaBridge 171:3a7713b1edbc 979 #define GPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDIR_PDI_SHIFT))&GPIO_PDIR_PDI_MASK)
AnnaBridge 171:3a7713b1edbc 980 /* PDDR Bit Fields */
AnnaBridge 171:3a7713b1edbc 981 #define GPIO_PDDR_PDD_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 982 #define GPIO_PDDR_PDD_SHIFT 0
AnnaBridge 171:3a7713b1edbc 983 #define GPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDDR_PDD_SHIFT))&GPIO_PDDR_PDD_MASK)
AnnaBridge 171:3a7713b1edbc 984
AnnaBridge 171:3a7713b1edbc 985 /**
AnnaBridge 171:3a7713b1edbc 986 * @}
AnnaBridge 171:3a7713b1edbc 987 */ /* end of group GPIO_Register_Masks */
AnnaBridge 171:3a7713b1edbc 988
AnnaBridge 171:3a7713b1edbc 989
AnnaBridge 171:3a7713b1edbc 990 /* GPIO - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 991 /** Peripheral PTA base address */
AnnaBridge 171:3a7713b1edbc 992 #define PTA_BASE (0x400FF000u)
AnnaBridge 171:3a7713b1edbc 993 /** Peripheral PTA base pointer */
AnnaBridge 171:3a7713b1edbc 994 #define PTA ((GPIO_Type *)PTA_BASE)
AnnaBridge 171:3a7713b1edbc 995 /** Peripheral PTB base address */
AnnaBridge 171:3a7713b1edbc 996 #define PTB_BASE (0x400FF040u)
AnnaBridge 171:3a7713b1edbc 997 /** Peripheral PTB base pointer */
AnnaBridge 171:3a7713b1edbc 998 #define PTB ((GPIO_Type *)PTB_BASE)
AnnaBridge 171:3a7713b1edbc 999 /** Array initializer of GPIO peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1000 #define GPIO_BASES { PTA, PTB }
AnnaBridge 171:3a7713b1edbc 1001
AnnaBridge 171:3a7713b1edbc 1002 /**
AnnaBridge 171:3a7713b1edbc 1003 * @}
AnnaBridge 171:3a7713b1edbc 1004 */ /* end of group GPIO_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1005
AnnaBridge 171:3a7713b1edbc 1006
AnnaBridge 171:3a7713b1edbc 1007 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1008 -- I2C Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1009 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1010
AnnaBridge 171:3a7713b1edbc 1011 /**
AnnaBridge 171:3a7713b1edbc 1012 * @addtogroup I2C_Peripheral_Access_Layer I2C Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1013 * @{
AnnaBridge 171:3a7713b1edbc 1014 */
AnnaBridge 171:3a7713b1edbc 1015
AnnaBridge 171:3a7713b1edbc 1016 /** I2C - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1017 typedef struct {
AnnaBridge 171:3a7713b1edbc 1018 __IO uint8_t A1; /**< I2C Address Register 1, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 1019 __IO uint8_t F; /**< I2C Frequency Divider register, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 1020 __IO uint8_t C1; /**< I2C Control Register 1, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 1021 __IO uint8_t S; /**< I2C Status register, offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 1022 __IO uint8_t D; /**< I2C Data I/O register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 1023 __IO uint8_t C2; /**< I2C Control Register 2, offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 1024 __IO uint8_t FLT; /**< I2C Programmable Input Glitch Filter register, offset: 0x6 */
AnnaBridge 171:3a7713b1edbc 1025 __IO uint8_t RA; /**< I2C Range Address register, offset: 0x7 */
AnnaBridge 171:3a7713b1edbc 1026 __IO uint8_t SMB; /**< I2C SMBus Control and Status register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 1027 __IO uint8_t A2; /**< I2C Address Register 2, offset: 0x9 */
AnnaBridge 171:3a7713b1edbc 1028 __IO uint8_t SLTH; /**< I2C SCL Low Timeout Register High, offset: 0xA */
AnnaBridge 171:3a7713b1edbc 1029 __IO uint8_t SLTL; /**< I2C SCL Low Timeout Register Low, offset: 0xB */
AnnaBridge 171:3a7713b1edbc 1030 } I2C_Type;
AnnaBridge 171:3a7713b1edbc 1031
AnnaBridge 171:3a7713b1edbc 1032 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1033 -- I2C Register Masks
AnnaBridge 171:3a7713b1edbc 1034 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1035
AnnaBridge 171:3a7713b1edbc 1036 /**
AnnaBridge 171:3a7713b1edbc 1037 * @addtogroup I2C_Register_Masks I2C Register Masks
AnnaBridge 171:3a7713b1edbc 1038 * @{
AnnaBridge 171:3a7713b1edbc 1039 */
AnnaBridge 171:3a7713b1edbc 1040
AnnaBridge 171:3a7713b1edbc 1041 /* A1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1042 #define I2C_A1_AD_MASK 0xFEu
AnnaBridge 171:3a7713b1edbc 1043 #define I2C_A1_AD_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1044 #define I2C_A1_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A1_AD_SHIFT))&I2C_A1_AD_MASK)
AnnaBridge 171:3a7713b1edbc 1045 /* F Bit Fields */
AnnaBridge 171:3a7713b1edbc 1046 #define I2C_F_ICR_MASK 0x3Fu
AnnaBridge 171:3a7713b1edbc 1047 #define I2C_F_ICR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1048 #define I2C_F_ICR(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_ICR_SHIFT))&I2C_F_ICR_MASK)
AnnaBridge 171:3a7713b1edbc 1049 #define I2C_F_MULT_MASK 0xC0u
AnnaBridge 171:3a7713b1edbc 1050 #define I2C_F_MULT_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1051 #define I2C_F_MULT(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_MULT_SHIFT))&I2C_F_MULT_MASK)
AnnaBridge 171:3a7713b1edbc 1052 /* C1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1053 #define I2C_C1_DMAEN_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1054 #define I2C_C1_DMAEN_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1055 #define I2C_C1_WUEN_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1056 #define I2C_C1_WUEN_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1057 #define I2C_C1_RSTA_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1058 #define I2C_C1_RSTA_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1059 #define I2C_C1_TXAK_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1060 #define I2C_C1_TXAK_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1061 #define I2C_C1_TX_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1062 #define I2C_C1_TX_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1063 #define I2C_C1_MST_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1064 #define I2C_C1_MST_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1065 #define I2C_C1_IICIE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1066 #define I2C_C1_IICIE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1067 #define I2C_C1_IICEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1068 #define I2C_C1_IICEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1069 /* S Bit Fields */
AnnaBridge 171:3a7713b1edbc 1070 #define I2C_S_RXAK_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1071 #define I2C_S_RXAK_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1072 #define I2C_S_IICIF_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1073 #define I2C_S_IICIF_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1074 #define I2C_S_SRW_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1075 #define I2C_S_SRW_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1076 #define I2C_S_RAM_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1077 #define I2C_S_RAM_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1078 #define I2C_S_ARBL_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1079 #define I2C_S_ARBL_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1080 #define I2C_S_BUSY_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1081 #define I2C_S_BUSY_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1082 #define I2C_S_IAAS_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1083 #define I2C_S_IAAS_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1084 #define I2C_S_TCF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1085 #define I2C_S_TCF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1086 /* D Bit Fields */
AnnaBridge 171:3a7713b1edbc 1087 #define I2C_D_DATA_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1088 #define I2C_D_DATA_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1089 #define I2C_D_DATA(x) (((uint8_t)(((uint8_t)(x))<<I2C_D_DATA_SHIFT))&I2C_D_DATA_MASK)
AnnaBridge 171:3a7713b1edbc 1090 /* C2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1091 #define I2C_C2_AD_MASK 0x7u
AnnaBridge 171:3a7713b1edbc 1092 #define I2C_C2_AD_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1093 #define I2C_C2_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_AD_SHIFT))&I2C_C2_AD_MASK)
AnnaBridge 171:3a7713b1edbc 1094 #define I2C_C2_RMEN_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1095 #define I2C_C2_RMEN_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1096 #define I2C_C2_SBRC_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1097 #define I2C_C2_SBRC_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1098 #define I2C_C2_HDRS_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1099 #define I2C_C2_HDRS_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1100 #define I2C_C2_ADEXT_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1101 #define I2C_C2_ADEXT_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1102 #define I2C_C2_GCAEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1103 #define I2C_C2_GCAEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1104 /* FLT Bit Fields */
AnnaBridge 171:3a7713b1edbc 1105 #define I2C_FLT_FLT_MASK 0x1Fu
AnnaBridge 171:3a7713b1edbc 1106 #define I2C_FLT_FLT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1107 #define I2C_FLT_FLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_FLT_FLT_SHIFT))&I2C_FLT_FLT_MASK)
AnnaBridge 171:3a7713b1edbc 1108 #define I2C_FLT_STOPIE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1109 #define I2C_FLT_STOPIE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1110 #define I2C_FLT_STOPF_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1111 #define I2C_FLT_STOPF_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1112 #define I2C_FLT_SHEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1113 #define I2C_FLT_SHEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1114 /* RA Bit Fields */
AnnaBridge 171:3a7713b1edbc 1115 #define I2C_RA_RAD_MASK 0xFEu
AnnaBridge 171:3a7713b1edbc 1116 #define I2C_RA_RAD_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1117 #define I2C_RA_RAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_RA_RAD_SHIFT))&I2C_RA_RAD_MASK)
AnnaBridge 171:3a7713b1edbc 1118 /* SMB Bit Fields */
AnnaBridge 171:3a7713b1edbc 1119 #define I2C_SMB_SHTF2IE_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1120 #define I2C_SMB_SHTF2IE_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1121 #define I2C_SMB_SHTF2_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1122 #define I2C_SMB_SHTF2_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1123 #define I2C_SMB_SHTF1_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1124 #define I2C_SMB_SHTF1_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1125 #define I2C_SMB_SLTF_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1126 #define I2C_SMB_SLTF_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1127 #define I2C_SMB_TCKSEL_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1128 #define I2C_SMB_TCKSEL_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1129 #define I2C_SMB_SIICAEN_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1130 #define I2C_SMB_SIICAEN_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1131 #define I2C_SMB_ALERTEN_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1132 #define I2C_SMB_ALERTEN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1133 #define I2C_SMB_FACK_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1134 #define I2C_SMB_FACK_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1135 /* A2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1136 #define I2C_A2_SAD_MASK 0xFEu
AnnaBridge 171:3a7713b1edbc 1137 #define I2C_A2_SAD_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1138 #define I2C_A2_SAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A2_SAD_SHIFT))&I2C_A2_SAD_MASK)
AnnaBridge 171:3a7713b1edbc 1139 /* SLTH Bit Fields */
AnnaBridge 171:3a7713b1edbc 1140 #define I2C_SLTH_SSLT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1141 #define I2C_SLTH_SSLT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1142 #define I2C_SLTH_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTH_SSLT_SHIFT))&I2C_SLTH_SSLT_MASK)
AnnaBridge 171:3a7713b1edbc 1143 /* SLTL Bit Fields */
AnnaBridge 171:3a7713b1edbc 1144 #define I2C_SLTL_SSLT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1145 #define I2C_SLTL_SSLT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1146 #define I2C_SLTL_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTL_SSLT_SHIFT))&I2C_SLTL_SSLT_MASK)
AnnaBridge 171:3a7713b1edbc 1147
AnnaBridge 171:3a7713b1edbc 1148 /**
AnnaBridge 171:3a7713b1edbc 1149 * @}
AnnaBridge 171:3a7713b1edbc 1150 */ /* end of group I2C_Register_Masks */
AnnaBridge 171:3a7713b1edbc 1151
AnnaBridge 171:3a7713b1edbc 1152
AnnaBridge 171:3a7713b1edbc 1153 /* I2C - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 1154 /** Peripheral I2C0 base address */
AnnaBridge 171:3a7713b1edbc 1155 #define I2C0_BASE (0x40066000u)
AnnaBridge 171:3a7713b1edbc 1156 /** Peripheral I2C0 base pointer */
AnnaBridge 171:3a7713b1edbc 1157 #define I2C0 ((I2C_Type *)I2C0_BASE)
AnnaBridge 171:3a7713b1edbc 1158 /** Array initializer of I2C peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1159 #define I2C_BASES { I2C0 }
AnnaBridge 171:3a7713b1edbc 1160
AnnaBridge 171:3a7713b1edbc 1161 /**
AnnaBridge 171:3a7713b1edbc 1162 * @}
AnnaBridge 171:3a7713b1edbc 1163 */ /* end of group I2C_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1164
AnnaBridge 171:3a7713b1edbc 1165
AnnaBridge 171:3a7713b1edbc 1166 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1167 -- LLWU Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1168 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1169
AnnaBridge 171:3a7713b1edbc 1170 /**
AnnaBridge 171:3a7713b1edbc 1171 * @addtogroup LLWU_Peripheral_Access_Layer LLWU Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1172 * @{
AnnaBridge 171:3a7713b1edbc 1173 */
AnnaBridge 171:3a7713b1edbc 1174
AnnaBridge 171:3a7713b1edbc 1175 /** LLWU - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1176 typedef struct {
AnnaBridge 171:3a7713b1edbc 1177 __IO uint8_t PE1; /**< LLWU Pin Enable 1 register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 1178 __IO uint8_t PE2; /**< LLWU Pin Enable 2 register, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 1179 __IO uint8_t ME; /**< LLWU Module Enable register, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 1180 __IO uint8_t F1; /**< LLWU Flag 1 register, offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 1181 __I uint8_t F3; /**< LLWU Flag 3 register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 1182 __IO uint8_t FILT1; /**< LLWU Pin Filter 1 register, offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 1183 __IO uint8_t FILT2; /**< LLWU Pin Filter 2 register, offset: 0x6 */
AnnaBridge 171:3a7713b1edbc 1184 } LLWU_Type;
AnnaBridge 171:3a7713b1edbc 1185
AnnaBridge 171:3a7713b1edbc 1186 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1187 -- LLWU Register Masks
AnnaBridge 171:3a7713b1edbc 1188 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1189
AnnaBridge 171:3a7713b1edbc 1190 /**
AnnaBridge 171:3a7713b1edbc 1191 * @addtogroup LLWU_Register_Masks LLWU Register Masks
AnnaBridge 171:3a7713b1edbc 1192 * @{
AnnaBridge 171:3a7713b1edbc 1193 */
AnnaBridge 171:3a7713b1edbc 1194
AnnaBridge 171:3a7713b1edbc 1195 /* PE1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1196 #define LLWU_PE1_WUPE0_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 1197 #define LLWU_PE1_WUPE0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1198 #define LLWU_PE1_WUPE0(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE0_SHIFT))&LLWU_PE1_WUPE0_MASK)
AnnaBridge 171:3a7713b1edbc 1199 #define LLWU_PE1_WUPE1_MASK 0xCu
AnnaBridge 171:3a7713b1edbc 1200 #define LLWU_PE1_WUPE1_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1201 #define LLWU_PE1_WUPE1(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE1_SHIFT))&LLWU_PE1_WUPE1_MASK)
AnnaBridge 171:3a7713b1edbc 1202 #define LLWU_PE1_WUPE2_MASK 0x30u
AnnaBridge 171:3a7713b1edbc 1203 #define LLWU_PE1_WUPE2_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1204 #define LLWU_PE1_WUPE2(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE2_SHIFT))&LLWU_PE1_WUPE2_MASK)
AnnaBridge 171:3a7713b1edbc 1205 #define LLWU_PE1_WUPE3_MASK 0xC0u
AnnaBridge 171:3a7713b1edbc 1206 #define LLWU_PE1_WUPE3_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1207 #define LLWU_PE1_WUPE3(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE3_SHIFT))&LLWU_PE1_WUPE3_MASK)
AnnaBridge 171:3a7713b1edbc 1208 /* PE2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1209 #define LLWU_PE2_WUPE4_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 1210 #define LLWU_PE2_WUPE4_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1211 #define LLWU_PE2_WUPE4(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE4_SHIFT))&LLWU_PE2_WUPE4_MASK)
AnnaBridge 171:3a7713b1edbc 1212 #define LLWU_PE2_WUPE5_MASK 0xCu
AnnaBridge 171:3a7713b1edbc 1213 #define LLWU_PE2_WUPE5_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1214 #define LLWU_PE2_WUPE5(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE5_SHIFT))&LLWU_PE2_WUPE5_MASK)
AnnaBridge 171:3a7713b1edbc 1215 #define LLWU_PE2_WUPE6_MASK 0x30u
AnnaBridge 171:3a7713b1edbc 1216 #define LLWU_PE2_WUPE6_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1217 #define LLWU_PE2_WUPE6(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE6_SHIFT))&LLWU_PE2_WUPE6_MASK)
AnnaBridge 171:3a7713b1edbc 1218 #define LLWU_PE2_WUPE7_MASK 0xC0u
AnnaBridge 171:3a7713b1edbc 1219 #define LLWU_PE2_WUPE7_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1220 #define LLWU_PE2_WUPE7(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE7_SHIFT))&LLWU_PE2_WUPE7_MASK)
AnnaBridge 171:3a7713b1edbc 1221 /* ME Bit Fields */
AnnaBridge 171:3a7713b1edbc 1222 #define LLWU_ME_WUME0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1223 #define LLWU_ME_WUME0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1224 #define LLWU_ME_WUME1_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1225 #define LLWU_ME_WUME1_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1226 #define LLWU_ME_WUME2_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1227 #define LLWU_ME_WUME2_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1228 #define LLWU_ME_WUME3_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1229 #define LLWU_ME_WUME3_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1230 #define LLWU_ME_WUME4_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1231 #define LLWU_ME_WUME4_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1232 #define LLWU_ME_WUME5_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1233 #define LLWU_ME_WUME5_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1234 #define LLWU_ME_WUME6_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1235 #define LLWU_ME_WUME6_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1236 #define LLWU_ME_WUME7_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1237 #define LLWU_ME_WUME7_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1238 /* F1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1239 #define LLWU_F1_WUF0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1240 #define LLWU_F1_WUF0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1241 #define LLWU_F1_WUF1_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1242 #define LLWU_F1_WUF1_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1243 #define LLWU_F1_WUF2_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1244 #define LLWU_F1_WUF2_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1245 #define LLWU_F1_WUF3_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1246 #define LLWU_F1_WUF3_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1247 #define LLWU_F1_WUF4_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1248 #define LLWU_F1_WUF4_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1249 #define LLWU_F1_WUF5_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1250 #define LLWU_F1_WUF5_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1251 #define LLWU_F1_WUF6_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1252 #define LLWU_F1_WUF6_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1253 #define LLWU_F1_WUF7_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1254 #define LLWU_F1_WUF7_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1255 /* F3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1256 #define LLWU_F3_MWUF0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1257 #define LLWU_F3_MWUF0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1258 #define LLWU_F3_MWUF1_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1259 #define LLWU_F3_MWUF1_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1260 #define LLWU_F3_MWUF2_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1261 #define LLWU_F3_MWUF2_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1262 #define LLWU_F3_MWUF3_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1263 #define LLWU_F3_MWUF3_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1264 #define LLWU_F3_MWUF4_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1265 #define LLWU_F3_MWUF4_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1266 #define LLWU_F3_MWUF5_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1267 #define LLWU_F3_MWUF5_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1268 #define LLWU_F3_MWUF6_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1269 #define LLWU_F3_MWUF6_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1270 #define LLWU_F3_MWUF7_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1271 #define LLWU_F3_MWUF7_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1272 /* FILT1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1273 #define LLWU_FILT1_FILTSEL_MASK 0xFu
AnnaBridge 171:3a7713b1edbc 1274 #define LLWU_FILT1_FILTSEL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1275 #define LLWU_FILT1_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTSEL_SHIFT))&LLWU_FILT1_FILTSEL_MASK)
AnnaBridge 171:3a7713b1edbc 1276 #define LLWU_FILT1_FILTE_MASK 0x60u
AnnaBridge 171:3a7713b1edbc 1277 #define LLWU_FILT1_FILTE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1278 #define LLWU_FILT1_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTE_SHIFT))&LLWU_FILT1_FILTE_MASK)
AnnaBridge 171:3a7713b1edbc 1279 #define LLWU_FILT1_FILTF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1280 #define LLWU_FILT1_FILTF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1281 /* FILT2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1282 #define LLWU_FILT2_FILTSEL_MASK 0xFu
AnnaBridge 171:3a7713b1edbc 1283 #define LLWU_FILT2_FILTSEL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1284 #define LLWU_FILT2_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTSEL_SHIFT))&LLWU_FILT2_FILTSEL_MASK)
AnnaBridge 171:3a7713b1edbc 1285 #define LLWU_FILT2_FILTE_MASK 0x60u
AnnaBridge 171:3a7713b1edbc 1286 #define LLWU_FILT2_FILTE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1287 #define LLWU_FILT2_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTE_SHIFT))&LLWU_FILT2_FILTE_MASK)
AnnaBridge 171:3a7713b1edbc 1288 #define LLWU_FILT2_FILTF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1289 #define LLWU_FILT2_FILTF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1290
AnnaBridge 171:3a7713b1edbc 1291 /**
AnnaBridge 171:3a7713b1edbc 1292 * @}
AnnaBridge 171:3a7713b1edbc 1293 */ /* end of group LLWU_Register_Masks */
AnnaBridge 171:3a7713b1edbc 1294
AnnaBridge 171:3a7713b1edbc 1295
AnnaBridge 171:3a7713b1edbc 1296 /* LLWU - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 1297 /** Peripheral LLWU base address */
AnnaBridge 171:3a7713b1edbc 1298 #define LLWU_BASE (0x4007C000u)
AnnaBridge 171:3a7713b1edbc 1299 /** Peripheral LLWU base pointer */
AnnaBridge 171:3a7713b1edbc 1300 #define LLWU ((LLWU_Type *)LLWU_BASE)
AnnaBridge 171:3a7713b1edbc 1301 /** Array initializer of LLWU peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1302 #define LLWU_BASES { LLWU }
AnnaBridge 171:3a7713b1edbc 1303
AnnaBridge 171:3a7713b1edbc 1304 /**
AnnaBridge 171:3a7713b1edbc 1305 * @}
AnnaBridge 171:3a7713b1edbc 1306 */ /* end of group LLWU_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1307
AnnaBridge 171:3a7713b1edbc 1308
AnnaBridge 171:3a7713b1edbc 1309 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1310 -- LPTMR Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1311 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1312
AnnaBridge 171:3a7713b1edbc 1313 /**
AnnaBridge 171:3a7713b1edbc 1314 * @addtogroup LPTMR_Peripheral_Access_Layer LPTMR Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1315 * @{
AnnaBridge 171:3a7713b1edbc 1316 */
AnnaBridge 171:3a7713b1edbc 1317
AnnaBridge 171:3a7713b1edbc 1318 /** LPTMR - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1319 typedef struct {
AnnaBridge 171:3a7713b1edbc 1320 __IO uint32_t CSR; /**< Low Power Timer Control Status Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 1321 __IO uint32_t PSR; /**< Low Power Timer Prescale Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 1322 __IO uint32_t CMR; /**< Low Power Timer Compare Register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 1323 __I uint32_t CNR; /**< Low Power Timer Counter Register, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 1324 } LPTMR_Type;
AnnaBridge 171:3a7713b1edbc 1325
AnnaBridge 171:3a7713b1edbc 1326 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1327 -- LPTMR Register Masks
AnnaBridge 171:3a7713b1edbc 1328 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1329
AnnaBridge 171:3a7713b1edbc 1330 /**
AnnaBridge 171:3a7713b1edbc 1331 * @addtogroup LPTMR_Register_Masks LPTMR Register Masks
AnnaBridge 171:3a7713b1edbc 1332 * @{
AnnaBridge 171:3a7713b1edbc 1333 */
AnnaBridge 171:3a7713b1edbc 1334
AnnaBridge 171:3a7713b1edbc 1335 /* CSR Bit Fields */
AnnaBridge 171:3a7713b1edbc 1336 #define LPTMR_CSR_TEN_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1337 #define LPTMR_CSR_TEN_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1338 #define LPTMR_CSR_TMS_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1339 #define LPTMR_CSR_TMS_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1340 #define LPTMR_CSR_TFC_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1341 #define LPTMR_CSR_TFC_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1342 #define LPTMR_CSR_TPP_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1343 #define LPTMR_CSR_TPP_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1344 #define LPTMR_CSR_TPS_MASK 0x30u
AnnaBridge 171:3a7713b1edbc 1345 #define LPTMR_CSR_TPS_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1346 #define LPTMR_CSR_TPS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TPS_SHIFT))&LPTMR_CSR_TPS_MASK)
AnnaBridge 171:3a7713b1edbc 1347 #define LPTMR_CSR_TIE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1348 #define LPTMR_CSR_TIE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1349 #define LPTMR_CSR_TCF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1350 #define LPTMR_CSR_TCF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1351 /* PSR Bit Fields */
AnnaBridge 171:3a7713b1edbc 1352 #define LPTMR_PSR_PCS_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 1353 #define LPTMR_PSR_PCS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1354 #define LPTMR_PSR_PCS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PCS_SHIFT))&LPTMR_PSR_PCS_MASK)
AnnaBridge 171:3a7713b1edbc 1355 #define LPTMR_PSR_PBYP_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1356 #define LPTMR_PSR_PBYP_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1357 #define LPTMR_PSR_PRESCALE_MASK 0x78u
AnnaBridge 171:3a7713b1edbc 1358 #define LPTMR_PSR_PRESCALE_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1359 #define LPTMR_PSR_PRESCALE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PRESCALE_SHIFT))&LPTMR_PSR_PRESCALE_MASK)
AnnaBridge 171:3a7713b1edbc 1360 /* CMR Bit Fields */
AnnaBridge 171:3a7713b1edbc 1361 #define LPTMR_CMR_COMPARE_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 1362 #define LPTMR_CMR_COMPARE_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1363 #define LPTMR_CMR_COMPARE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CMR_COMPARE_SHIFT))&LPTMR_CMR_COMPARE_MASK)
AnnaBridge 171:3a7713b1edbc 1364 /* CNR Bit Fields */
AnnaBridge 171:3a7713b1edbc 1365 #define LPTMR_CNR_COUNTER_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 1366 #define LPTMR_CNR_COUNTER_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1367 #define LPTMR_CNR_COUNTER(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CNR_COUNTER_SHIFT))&LPTMR_CNR_COUNTER_MASK)
AnnaBridge 171:3a7713b1edbc 1368
AnnaBridge 171:3a7713b1edbc 1369 /**
AnnaBridge 171:3a7713b1edbc 1370 * @}
AnnaBridge 171:3a7713b1edbc 1371 */ /* end of group LPTMR_Register_Masks */
AnnaBridge 171:3a7713b1edbc 1372
AnnaBridge 171:3a7713b1edbc 1373
AnnaBridge 171:3a7713b1edbc 1374 /* LPTMR - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 1375 /** Peripheral LPTMR0 base address */
AnnaBridge 171:3a7713b1edbc 1376 #define LPTMR0_BASE (0x40040000u)
AnnaBridge 171:3a7713b1edbc 1377 /** Peripheral LPTMR0 base pointer */
AnnaBridge 171:3a7713b1edbc 1378 #define LPTMR0 ((LPTMR_Type *)LPTMR0_BASE)
AnnaBridge 171:3a7713b1edbc 1379 /** Array initializer of LPTMR peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1380 #define LPTMR_BASES { LPTMR0 }
AnnaBridge 171:3a7713b1edbc 1381
AnnaBridge 171:3a7713b1edbc 1382 /**
AnnaBridge 171:3a7713b1edbc 1383 * @}
AnnaBridge 171:3a7713b1edbc 1384 */ /* end of group LPTMR_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1385
AnnaBridge 171:3a7713b1edbc 1386
AnnaBridge 171:3a7713b1edbc 1387 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1388 -- MCG Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1389 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1390
AnnaBridge 171:3a7713b1edbc 1391 /**
AnnaBridge 171:3a7713b1edbc 1392 * @addtogroup MCG_Peripheral_Access_Layer MCG Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1393 * @{
AnnaBridge 171:3a7713b1edbc 1394 */
AnnaBridge 171:3a7713b1edbc 1395
AnnaBridge 171:3a7713b1edbc 1396 /** MCG - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1397 typedef struct {
AnnaBridge 171:3a7713b1edbc 1398 __IO uint8_t C1; /**< MCG Control 1 Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 1399 __IO uint8_t C2; /**< MCG Control 2 Register, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 1400 __IO uint8_t C3; /**< MCG Control 3 Register, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 1401 __IO uint8_t C4; /**< MCG Control 4 Register, offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 1402 __I uint8_t C5; /**< MCG Control 5 Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 1403 __IO uint8_t C6; /**< MCG Control 6 Register, offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 1404 __I uint8_t S; /**< MCG Status Register, offset: 0x6 */
AnnaBridge 171:3a7713b1edbc 1405 uint8_t RESERVED_0[1];
AnnaBridge 171:3a7713b1edbc 1406 __IO uint8_t SC; /**< MCG Status and Control Register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 1407 uint8_t RESERVED_1[1];
AnnaBridge 171:3a7713b1edbc 1408 __IO uint8_t ATCVH; /**< MCG Auto Trim Compare Value High Register, offset: 0xA */
AnnaBridge 171:3a7713b1edbc 1409 __IO uint8_t ATCVL; /**< MCG Auto Trim Compare Value Low Register, offset: 0xB */
AnnaBridge 171:3a7713b1edbc 1410 } MCG_Type;
AnnaBridge 171:3a7713b1edbc 1411
AnnaBridge 171:3a7713b1edbc 1412 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1413 -- MCG Register Masks
AnnaBridge 171:3a7713b1edbc 1414 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1415
AnnaBridge 171:3a7713b1edbc 1416 /**
AnnaBridge 171:3a7713b1edbc 1417 * @addtogroup MCG_Register_Masks MCG Register Masks
AnnaBridge 171:3a7713b1edbc 1418 * @{
AnnaBridge 171:3a7713b1edbc 1419 */
AnnaBridge 171:3a7713b1edbc 1420
AnnaBridge 171:3a7713b1edbc 1421 /* C1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1422 #define MCG_C1_IREFSTEN_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1423 #define MCG_C1_IREFSTEN_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1424 #define MCG_C1_IRCLKEN_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1425 #define MCG_C1_IRCLKEN_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1426 #define MCG_C1_IREFS_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1427 #define MCG_C1_IREFS_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1428 #define MCG_C1_FRDIV_MASK 0x38u
AnnaBridge 171:3a7713b1edbc 1429 #define MCG_C1_FRDIV_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1430 #define MCG_C1_FRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_FRDIV_SHIFT))&MCG_C1_FRDIV_MASK)
AnnaBridge 171:3a7713b1edbc 1431 #define MCG_C1_CLKS_MASK 0xC0u
AnnaBridge 171:3a7713b1edbc 1432 #define MCG_C1_CLKS_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1433 #define MCG_C1_CLKS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_CLKS_SHIFT))&MCG_C1_CLKS_MASK)
AnnaBridge 171:3a7713b1edbc 1434 /* C2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1435 #define MCG_C2_IRCS_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1436 #define MCG_C2_IRCS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1437 #define MCG_C2_LP_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1438 #define MCG_C2_LP_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1439 #define MCG_C2_EREFS0_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1440 #define MCG_C2_EREFS0_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1441 #define MCG_C2_HGO0_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1442 #define MCG_C2_HGO0_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1443 #define MCG_C2_RANGE0_MASK 0x30u
AnnaBridge 171:3a7713b1edbc 1444 #define MCG_C2_RANGE0_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1445 #define MCG_C2_RANGE0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_RANGE0_SHIFT))&MCG_C2_RANGE0_MASK)
AnnaBridge 171:3a7713b1edbc 1446 #define MCG_C2_LOCRE0_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1447 #define MCG_C2_LOCRE0_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1448 /* C3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1449 #define MCG_C3_SCTRIM_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1450 #define MCG_C3_SCTRIM_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1451 #define MCG_C3_SCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C3_SCTRIM_SHIFT))&MCG_C3_SCTRIM_MASK)
AnnaBridge 171:3a7713b1edbc 1452 /* C4 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1453 #define MCG_C4_SCFTRIM_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1454 #define MCG_C4_SCFTRIM_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1455 #define MCG_C4_FCTRIM_MASK 0x1Eu
AnnaBridge 171:3a7713b1edbc 1456 #define MCG_C4_FCTRIM_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1457 #define MCG_C4_FCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_FCTRIM_SHIFT))&MCG_C4_FCTRIM_MASK)
AnnaBridge 171:3a7713b1edbc 1458 #define MCG_C4_DRST_DRS_MASK 0x60u
AnnaBridge 171:3a7713b1edbc 1459 #define MCG_C4_DRST_DRS_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1460 #define MCG_C4_DRST_DRS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_DRST_DRS_SHIFT))&MCG_C4_DRST_DRS_MASK)
AnnaBridge 171:3a7713b1edbc 1461 #define MCG_C4_DMX32_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1462 #define MCG_C4_DMX32_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1463 /* C6 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1464 #define MCG_C6_CME_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1465 #define MCG_C6_CME_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1466 /* S Bit Fields */
AnnaBridge 171:3a7713b1edbc 1467 #define MCG_S_IRCST_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1468 #define MCG_S_IRCST_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1469 #define MCG_S_OSCINIT0_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1470 #define MCG_S_OSCINIT0_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1471 #define MCG_S_CLKST_MASK 0xCu
AnnaBridge 171:3a7713b1edbc 1472 #define MCG_S_CLKST_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1473 #define MCG_S_CLKST(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_CLKST_SHIFT))&MCG_S_CLKST_MASK)
AnnaBridge 171:3a7713b1edbc 1474 #define MCG_S_IREFST_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1475 #define MCG_S_IREFST_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1476 /* SC Bit Fields */
AnnaBridge 171:3a7713b1edbc 1477 #define MCG_SC_LOCS0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1478 #define MCG_SC_LOCS0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1479 #define MCG_SC_FCRDIV_MASK 0xEu
AnnaBridge 171:3a7713b1edbc 1480 #define MCG_SC_FCRDIV_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1481 #define MCG_SC_FCRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_FCRDIV_SHIFT))&MCG_SC_FCRDIV_MASK)
AnnaBridge 171:3a7713b1edbc 1482 #define MCG_SC_FLTPRSRV_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1483 #define MCG_SC_FLTPRSRV_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1484 #define MCG_SC_ATMF_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1485 #define MCG_SC_ATMF_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1486 #define MCG_SC_ATMS_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1487 #define MCG_SC_ATMS_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1488 #define MCG_SC_ATME_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1489 #define MCG_SC_ATME_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1490 /* ATCVH Bit Fields */
AnnaBridge 171:3a7713b1edbc 1491 #define MCG_ATCVH_ATCVH_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1492 #define MCG_ATCVH_ATCVH_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1493 #define MCG_ATCVH_ATCVH(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVH_ATCVH_SHIFT))&MCG_ATCVH_ATCVH_MASK)
AnnaBridge 171:3a7713b1edbc 1494 /* ATCVL Bit Fields */
AnnaBridge 171:3a7713b1edbc 1495 #define MCG_ATCVL_ATCVL_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1496 #define MCG_ATCVL_ATCVL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1497 #define MCG_ATCVL_ATCVL(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVL_ATCVL_SHIFT))&MCG_ATCVL_ATCVL_MASK)
AnnaBridge 171:3a7713b1edbc 1498
AnnaBridge 171:3a7713b1edbc 1499 /**
AnnaBridge 171:3a7713b1edbc 1500 * @}
AnnaBridge 171:3a7713b1edbc 1501 */ /* end of group MCG_Register_Masks */
AnnaBridge 171:3a7713b1edbc 1502
AnnaBridge 171:3a7713b1edbc 1503
AnnaBridge 171:3a7713b1edbc 1504 /* MCG - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 1505 /** Peripheral MCG base address */
AnnaBridge 171:3a7713b1edbc 1506 #define MCG_BASE (0x40064000u)
AnnaBridge 171:3a7713b1edbc 1507 /** Peripheral MCG base pointer */
AnnaBridge 171:3a7713b1edbc 1508 #define MCG ((MCG_Type *)MCG_BASE)
AnnaBridge 171:3a7713b1edbc 1509 /** Array initializer of MCG peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1510 #define MCG_BASES { MCG }
AnnaBridge 171:3a7713b1edbc 1511
AnnaBridge 171:3a7713b1edbc 1512 /**
AnnaBridge 171:3a7713b1edbc 1513 * @}
AnnaBridge 171:3a7713b1edbc 1514 */ /* end of group MCG_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1515
AnnaBridge 171:3a7713b1edbc 1516
AnnaBridge 171:3a7713b1edbc 1517 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1518 -- MCM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1519 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1520
AnnaBridge 171:3a7713b1edbc 1521 /**
AnnaBridge 171:3a7713b1edbc 1522 * @addtogroup MCM_Peripheral_Access_Layer MCM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1523 * @{
AnnaBridge 171:3a7713b1edbc 1524 */
AnnaBridge 171:3a7713b1edbc 1525
AnnaBridge 171:3a7713b1edbc 1526 /** MCM - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1527 typedef struct {
AnnaBridge 171:3a7713b1edbc 1528 uint8_t RESERVED_0[8];
AnnaBridge 171:3a7713b1edbc 1529 __I uint16_t PLASC; /**< Crossbar Switch (AXBS) Slave Configuration, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 1530 __I uint16_t PLAMC; /**< Crossbar Switch (AXBS) Master Configuration, offset: 0xA */
AnnaBridge 171:3a7713b1edbc 1531 __IO uint32_t PLACR; /**< Platform Control Register, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 1532 uint8_t RESERVED_1[48];
AnnaBridge 171:3a7713b1edbc 1533 __IO uint32_t CPO; /**< Compute Operation Control Register, offset: 0x40 */
AnnaBridge 171:3a7713b1edbc 1534 } MCM_Type;
AnnaBridge 171:3a7713b1edbc 1535
AnnaBridge 171:3a7713b1edbc 1536 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1537 -- MCM Register Masks
AnnaBridge 171:3a7713b1edbc 1538 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1539
AnnaBridge 171:3a7713b1edbc 1540 /**
AnnaBridge 171:3a7713b1edbc 1541 * @addtogroup MCM_Register_Masks MCM Register Masks
AnnaBridge 171:3a7713b1edbc 1542 * @{
AnnaBridge 171:3a7713b1edbc 1543 */
AnnaBridge 171:3a7713b1edbc 1544
AnnaBridge 171:3a7713b1edbc 1545 /* PLASC Bit Fields */
AnnaBridge 171:3a7713b1edbc 1546 #define MCM_PLASC_ASC_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1547 #define MCM_PLASC_ASC_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1548 #define MCM_PLASC_ASC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLASC_ASC_SHIFT))&MCM_PLASC_ASC_MASK)
AnnaBridge 171:3a7713b1edbc 1549 /* PLAMC Bit Fields */
AnnaBridge 171:3a7713b1edbc 1550 #define MCM_PLAMC_AMC_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1551 #define MCM_PLAMC_AMC_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1552 #define MCM_PLAMC_AMC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLAMC_AMC_SHIFT))&MCM_PLAMC_AMC_MASK)
AnnaBridge 171:3a7713b1edbc 1553 /* PLACR Bit Fields */
AnnaBridge 171:3a7713b1edbc 1554 #define MCM_PLACR_ARB_MASK 0x200u
AnnaBridge 171:3a7713b1edbc 1555 #define MCM_PLACR_ARB_SHIFT 9
AnnaBridge 171:3a7713b1edbc 1556 #define MCM_PLACR_CFCC_MASK 0x400u
AnnaBridge 171:3a7713b1edbc 1557 #define MCM_PLACR_CFCC_SHIFT 10
AnnaBridge 171:3a7713b1edbc 1558 #define MCM_PLACR_DFCDA_MASK 0x800u
AnnaBridge 171:3a7713b1edbc 1559 #define MCM_PLACR_DFCDA_SHIFT 11
AnnaBridge 171:3a7713b1edbc 1560 #define MCM_PLACR_DFCIC_MASK 0x1000u
AnnaBridge 171:3a7713b1edbc 1561 #define MCM_PLACR_DFCIC_SHIFT 12
AnnaBridge 171:3a7713b1edbc 1562 #define MCM_PLACR_DFCC_MASK 0x2000u
AnnaBridge 171:3a7713b1edbc 1563 #define MCM_PLACR_DFCC_SHIFT 13
AnnaBridge 171:3a7713b1edbc 1564 #define MCM_PLACR_EFDS_MASK 0x4000u
AnnaBridge 171:3a7713b1edbc 1565 #define MCM_PLACR_EFDS_SHIFT 14
AnnaBridge 171:3a7713b1edbc 1566 #define MCM_PLACR_DFCS_MASK 0x8000u
AnnaBridge 171:3a7713b1edbc 1567 #define MCM_PLACR_DFCS_SHIFT 15
AnnaBridge 171:3a7713b1edbc 1568 #define MCM_PLACR_ESFC_MASK 0x10000u
AnnaBridge 171:3a7713b1edbc 1569 #define MCM_PLACR_ESFC_SHIFT 16
AnnaBridge 171:3a7713b1edbc 1570 /* CPO Bit Fields */
AnnaBridge 171:3a7713b1edbc 1571 #define MCM_CPO_CPOREQ_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1572 #define MCM_CPO_CPOREQ_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1573 #define MCM_CPO_CPOACK_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1574 #define MCM_CPO_CPOACK_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1575 #define MCM_CPO_CPOWOI_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1576 #define MCM_CPO_CPOWOI_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1577
AnnaBridge 171:3a7713b1edbc 1578 /**
AnnaBridge 171:3a7713b1edbc 1579 * @}
AnnaBridge 171:3a7713b1edbc 1580 */ /* end of group MCM_Register_Masks */
AnnaBridge 171:3a7713b1edbc 1581
AnnaBridge 171:3a7713b1edbc 1582
AnnaBridge 171:3a7713b1edbc 1583 /* MCM - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 1584 /** Peripheral MCM base address */
AnnaBridge 171:3a7713b1edbc 1585 #define MCM_BASE (0xF0003000u)
AnnaBridge 171:3a7713b1edbc 1586 /** Peripheral MCM base pointer */
AnnaBridge 171:3a7713b1edbc 1587 #define MCM ((MCM_Type *)MCM_BASE)
AnnaBridge 171:3a7713b1edbc 1588 /** Array initializer of MCM peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1589 #define MCM_BASES { MCM }
AnnaBridge 171:3a7713b1edbc 1590
AnnaBridge 171:3a7713b1edbc 1591 /**
AnnaBridge 171:3a7713b1edbc 1592 * @}
AnnaBridge 171:3a7713b1edbc 1593 */ /* end of group MCM_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1594
AnnaBridge 171:3a7713b1edbc 1595
AnnaBridge 171:3a7713b1edbc 1596 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1597 -- MTB Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1598 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1599
AnnaBridge 171:3a7713b1edbc 1600 /**
AnnaBridge 171:3a7713b1edbc 1601 * @addtogroup MTB_Peripheral_Access_Layer MTB Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1602 * @{
AnnaBridge 171:3a7713b1edbc 1603 */
AnnaBridge 171:3a7713b1edbc 1604
AnnaBridge 171:3a7713b1edbc 1605 /** MTB - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1606 typedef struct {
AnnaBridge 171:3a7713b1edbc 1607 __IO uint32_t POSITION; /**< MTB Position Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 1608 __IO uint32_t MASTER; /**< MTB Master Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 1609 __IO uint32_t FLOW; /**< MTB Flow Register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 1610 __I uint32_t BASE; /**< MTB Base Register, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 1611 uint8_t RESERVED_0[3824];
AnnaBridge 171:3a7713b1edbc 1612 __I uint32_t MODECTRL; /**< Integration Mode Control Register, offset: 0xF00 */
AnnaBridge 171:3a7713b1edbc 1613 uint8_t RESERVED_1[156];
AnnaBridge 171:3a7713b1edbc 1614 __I uint32_t TAGSET; /**< Claim TAG Set Register, offset: 0xFA0 */
AnnaBridge 171:3a7713b1edbc 1615 __I uint32_t TAGCLEAR; /**< Claim TAG Clear Register, offset: 0xFA4 */
AnnaBridge 171:3a7713b1edbc 1616 uint8_t RESERVED_2[8];
AnnaBridge 171:3a7713b1edbc 1617 __I uint32_t LOCKACCESS; /**< Lock Access Register, offset: 0xFB0 */
AnnaBridge 171:3a7713b1edbc 1618 __I uint32_t LOCKSTAT; /**< Lock Status Register, offset: 0xFB4 */
AnnaBridge 171:3a7713b1edbc 1619 __I uint32_t AUTHSTAT; /**< Authentication Status Register, offset: 0xFB8 */
AnnaBridge 171:3a7713b1edbc 1620 __I uint32_t DEVICEARCH; /**< Device Architecture Register, offset: 0xFBC */
AnnaBridge 171:3a7713b1edbc 1621 uint8_t RESERVED_3[8];
AnnaBridge 171:3a7713b1edbc 1622 __I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
AnnaBridge 171:3a7713b1edbc 1623 __I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
AnnaBridge 171:3a7713b1edbc 1624 __I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 1625 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 1626 } MTB_Type;
AnnaBridge 171:3a7713b1edbc 1627
AnnaBridge 171:3a7713b1edbc 1628 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1629 -- MTB Register Masks
AnnaBridge 171:3a7713b1edbc 1630 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1631
AnnaBridge 171:3a7713b1edbc 1632 /**
AnnaBridge 171:3a7713b1edbc 1633 * @addtogroup MTB_Register_Masks MTB Register Masks
AnnaBridge 171:3a7713b1edbc 1634 * @{
AnnaBridge 171:3a7713b1edbc 1635 */
AnnaBridge 171:3a7713b1edbc 1636
AnnaBridge 171:3a7713b1edbc 1637 /* POSITION Bit Fields */
AnnaBridge 171:3a7713b1edbc 1638 #define MTB_POSITION_WRAP_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1639 #define MTB_POSITION_WRAP_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1640 #define MTB_POSITION_POINTER_MASK 0xFFFFFFF8u
AnnaBridge 171:3a7713b1edbc 1641 #define MTB_POSITION_POINTER_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1642 #define MTB_POSITION_POINTER(x) (((uint32_t)(((uint32_t)(x))<<MTB_POSITION_POINTER_SHIFT))&MTB_POSITION_POINTER_MASK)
AnnaBridge 171:3a7713b1edbc 1643 /* MASTER Bit Fields */
AnnaBridge 171:3a7713b1edbc 1644 #define MTB_MASTER_MASK_MASK 0x1Fu
AnnaBridge 171:3a7713b1edbc 1645 #define MTB_MASTER_MASK_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1646 #define MTB_MASTER_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_MASK_SHIFT))&MTB_MASTER_MASK_MASK)
AnnaBridge 171:3a7713b1edbc 1647 #define MTB_MASTER_TSTARTEN_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1648 #define MTB_MASTER_TSTARTEN_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1649 #define MTB_MASTER_TSTOPEN_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 1650 #define MTB_MASTER_TSTOPEN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1651 #define MTB_MASTER_SFRWPRIV_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 1652 #define MTB_MASTER_SFRWPRIV_SHIFT 7
AnnaBridge 171:3a7713b1edbc 1653 #define MTB_MASTER_RAMPRIV_MASK 0x100u
AnnaBridge 171:3a7713b1edbc 1654 #define MTB_MASTER_RAMPRIV_SHIFT 8
AnnaBridge 171:3a7713b1edbc 1655 #define MTB_MASTER_HALTREQ_MASK 0x200u
AnnaBridge 171:3a7713b1edbc 1656 #define MTB_MASTER_HALTREQ_SHIFT 9
AnnaBridge 171:3a7713b1edbc 1657 #define MTB_MASTER_EN_MASK 0x80000000u
AnnaBridge 171:3a7713b1edbc 1658 #define MTB_MASTER_EN_SHIFT 31
AnnaBridge 171:3a7713b1edbc 1659 /* FLOW Bit Fields */
AnnaBridge 171:3a7713b1edbc 1660 #define MTB_FLOW_AUTOSTOP_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1661 #define MTB_FLOW_AUTOSTOP_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1662 #define MTB_FLOW_AUTOHALT_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1663 #define MTB_FLOW_AUTOHALT_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1664 #define MTB_FLOW_WATERMARK_MASK 0xFFFFFFF8u
AnnaBridge 171:3a7713b1edbc 1665 #define MTB_FLOW_WATERMARK_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1666 #define MTB_FLOW_WATERMARK(x) (((uint32_t)(((uint32_t)(x))<<MTB_FLOW_WATERMARK_SHIFT))&MTB_FLOW_WATERMARK_MASK)
AnnaBridge 171:3a7713b1edbc 1667 /* BASE Bit Fields */
AnnaBridge 171:3a7713b1edbc 1668 #define MTB_BASE_BASEADDR_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1669 #define MTB_BASE_BASEADDR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1670 #define MTB_BASE_BASEADDR(x) (((uint32_t)(((uint32_t)(x))<<MTB_BASE_BASEADDR_SHIFT))&MTB_BASE_BASEADDR_MASK)
AnnaBridge 171:3a7713b1edbc 1671 /* MODECTRL Bit Fields */
AnnaBridge 171:3a7713b1edbc 1672 #define MTB_MODECTRL_MODECTRL_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1673 #define MTB_MODECTRL_MODECTRL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1674 #define MTB_MODECTRL_MODECTRL(x) (((uint32_t)(((uint32_t)(x))<<MTB_MODECTRL_MODECTRL_SHIFT))&MTB_MODECTRL_MODECTRL_MASK)
AnnaBridge 171:3a7713b1edbc 1675 /* TAGSET Bit Fields */
AnnaBridge 171:3a7713b1edbc 1676 #define MTB_TAGSET_TAGSET_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1677 #define MTB_TAGSET_TAGSET_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1678 #define MTB_TAGSET_TAGSET(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGSET_TAGSET_SHIFT))&MTB_TAGSET_TAGSET_MASK)
AnnaBridge 171:3a7713b1edbc 1679 /* TAGCLEAR Bit Fields */
AnnaBridge 171:3a7713b1edbc 1680 #define MTB_TAGCLEAR_TAGCLEAR_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1681 #define MTB_TAGCLEAR_TAGCLEAR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1682 #define MTB_TAGCLEAR_TAGCLEAR(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGCLEAR_TAGCLEAR_SHIFT))&MTB_TAGCLEAR_TAGCLEAR_MASK)
AnnaBridge 171:3a7713b1edbc 1683 /* LOCKACCESS Bit Fields */
AnnaBridge 171:3a7713b1edbc 1684 #define MTB_LOCKACCESS_LOCKACCESS_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1685 #define MTB_LOCKACCESS_LOCKACCESS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1686 #define MTB_LOCKACCESS_LOCKACCESS(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKACCESS_LOCKACCESS_SHIFT))&MTB_LOCKACCESS_LOCKACCESS_MASK)
AnnaBridge 171:3a7713b1edbc 1687 /* LOCKSTAT Bit Fields */
AnnaBridge 171:3a7713b1edbc 1688 #define MTB_LOCKSTAT_LOCKSTAT_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1689 #define MTB_LOCKSTAT_LOCKSTAT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1690 #define MTB_LOCKSTAT_LOCKSTAT(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKSTAT_LOCKSTAT_SHIFT))&MTB_LOCKSTAT_LOCKSTAT_MASK)
AnnaBridge 171:3a7713b1edbc 1691 /* AUTHSTAT Bit Fields */
AnnaBridge 171:3a7713b1edbc 1692 #define MTB_AUTHSTAT_BIT0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1693 #define MTB_AUTHSTAT_BIT0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1694 #define MTB_AUTHSTAT_BIT1_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1695 #define MTB_AUTHSTAT_BIT1_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1696 #define MTB_AUTHSTAT_BIT2_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1697 #define MTB_AUTHSTAT_BIT2_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1698 #define MTB_AUTHSTAT_BIT3_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1699 #define MTB_AUTHSTAT_BIT3_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1700 /* DEVICEARCH Bit Fields */
AnnaBridge 171:3a7713b1edbc 1701 #define MTB_DEVICEARCH_DEVICEARCH_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1702 #define MTB_DEVICEARCH_DEVICEARCH_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1703 #define MTB_DEVICEARCH_DEVICEARCH(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICEARCH_DEVICEARCH_SHIFT))&MTB_DEVICEARCH_DEVICEARCH_MASK)
AnnaBridge 171:3a7713b1edbc 1704 /* DEVICECFG Bit Fields */
AnnaBridge 171:3a7713b1edbc 1705 #define MTB_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1706 #define MTB_DEVICECFG_DEVICECFG_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1707 #define MTB_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICECFG_DEVICECFG_SHIFT))&MTB_DEVICECFG_DEVICECFG_MASK)
AnnaBridge 171:3a7713b1edbc 1708 /* DEVICETYPID Bit Fields */
AnnaBridge 171:3a7713b1edbc 1709 #define MTB_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1710 #define MTB_DEVICETYPID_DEVICETYPID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1711 #define MTB_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICETYPID_DEVICETYPID_SHIFT))&MTB_DEVICETYPID_DEVICETYPID_MASK)
AnnaBridge 171:3a7713b1edbc 1712 /* PERIPHID Bit Fields */
AnnaBridge 171:3a7713b1edbc 1713 #define MTB_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1714 #define MTB_PERIPHID_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1715 #define MTB_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTB_PERIPHID_PERIPHID_SHIFT))&MTB_PERIPHID_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 1716 /* COMPID Bit Fields */
AnnaBridge 171:3a7713b1edbc 1717 #define MTB_COMPID_COMPID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1718 #define MTB_COMPID_COMPID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1719 #define MTB_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_COMPID_COMPID_SHIFT))&MTB_COMPID_COMPID_MASK)
AnnaBridge 171:3a7713b1edbc 1720
AnnaBridge 171:3a7713b1edbc 1721 /**
AnnaBridge 171:3a7713b1edbc 1722 * @}
AnnaBridge 171:3a7713b1edbc 1723 */ /* end of group MTB_Register_Masks */
AnnaBridge 171:3a7713b1edbc 1724
AnnaBridge 171:3a7713b1edbc 1725
AnnaBridge 171:3a7713b1edbc 1726 /* MTB - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 1727 /** Peripheral MTB base address */
AnnaBridge 171:3a7713b1edbc 1728 #define MTB_BASE (0xF0000000u)
AnnaBridge 171:3a7713b1edbc 1729 /** Peripheral MTB base pointer */
AnnaBridge 171:3a7713b1edbc 1730 #define MTB ((MTB_Type *)MTB_BASE)
AnnaBridge 171:3a7713b1edbc 1731 /** Array initializer of MTB peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1732 #define MTB_BASES { MTB }
AnnaBridge 171:3a7713b1edbc 1733
AnnaBridge 171:3a7713b1edbc 1734 /**
AnnaBridge 171:3a7713b1edbc 1735 * @}
AnnaBridge 171:3a7713b1edbc 1736 */ /* end of group MTB_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1737
AnnaBridge 171:3a7713b1edbc 1738
AnnaBridge 171:3a7713b1edbc 1739 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1740 -- MTBDWT Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1741 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1742
AnnaBridge 171:3a7713b1edbc 1743 /**
AnnaBridge 171:3a7713b1edbc 1744 * @addtogroup MTBDWT_Peripheral_Access_Layer MTBDWT Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1745 * @{
AnnaBridge 171:3a7713b1edbc 1746 */
AnnaBridge 171:3a7713b1edbc 1747
AnnaBridge 171:3a7713b1edbc 1748 /** MTBDWT - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1749 typedef struct {
AnnaBridge 171:3a7713b1edbc 1750 __I uint32_t CTRL; /**< MTB DWT Control Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 1751 uint8_t RESERVED_0[28];
AnnaBridge 171:3a7713b1edbc 1752 struct { /* offset: 0x20, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 1753 __IO uint32_t COMP; /**< MTB_DWT Comparator Register, array offset: 0x20, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 1754 __IO uint32_t MASK; /**< MTB_DWT Comparator Mask Register, array offset: 0x24, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 1755 __IO uint32_t FCT; /**< MTB_DWT Comparator Function Register 0..MTB_DWT Comparator Function Register 1, array offset: 0x28, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 1756 uint8_t RESERVED_0[4];
AnnaBridge 171:3a7713b1edbc 1757 } COMPARATOR[2];
AnnaBridge 171:3a7713b1edbc 1758 uint8_t RESERVED_1[448];
AnnaBridge 171:3a7713b1edbc 1759 __IO uint32_t TBCTRL; /**< MTB_DWT Trace Buffer Control Register, offset: 0x200 */
AnnaBridge 171:3a7713b1edbc 1760 uint8_t RESERVED_2[3524];
AnnaBridge 171:3a7713b1edbc 1761 __I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
AnnaBridge 171:3a7713b1edbc 1762 __I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
AnnaBridge 171:3a7713b1edbc 1763 __I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 1764 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 1765 } MTBDWT_Type;
AnnaBridge 171:3a7713b1edbc 1766
AnnaBridge 171:3a7713b1edbc 1767 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1768 -- MTBDWT Register Masks
AnnaBridge 171:3a7713b1edbc 1769 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1770
AnnaBridge 171:3a7713b1edbc 1771 /**
AnnaBridge 171:3a7713b1edbc 1772 * @addtogroup MTBDWT_Register_Masks MTBDWT Register Masks
AnnaBridge 171:3a7713b1edbc 1773 * @{
AnnaBridge 171:3a7713b1edbc 1774 */
AnnaBridge 171:3a7713b1edbc 1775
AnnaBridge 171:3a7713b1edbc 1776 /* CTRL Bit Fields */
AnnaBridge 171:3a7713b1edbc 1777 #define MTBDWT_CTRL_DWTCFGCTRL_MASK 0xFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1778 #define MTBDWT_CTRL_DWTCFGCTRL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1779 #define MTBDWT_CTRL_DWTCFGCTRL(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_DWTCFGCTRL_SHIFT))&MTBDWT_CTRL_DWTCFGCTRL_MASK)
AnnaBridge 171:3a7713b1edbc 1780 #define MTBDWT_CTRL_NUMCMP_MASK 0xF0000000u
AnnaBridge 171:3a7713b1edbc 1781 #define MTBDWT_CTRL_NUMCMP_SHIFT 28
AnnaBridge 171:3a7713b1edbc 1782 #define MTBDWT_CTRL_NUMCMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_NUMCMP_SHIFT))&MTBDWT_CTRL_NUMCMP_MASK)
AnnaBridge 171:3a7713b1edbc 1783 /* COMP Bit Fields */
AnnaBridge 171:3a7713b1edbc 1784 #define MTBDWT_COMP_COMP_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1785 #define MTBDWT_COMP_COMP_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1786 #define MTBDWT_COMP_COMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMP_COMP_SHIFT))&MTBDWT_COMP_COMP_MASK)
AnnaBridge 171:3a7713b1edbc 1787 /* MASK Bit Fields */
AnnaBridge 171:3a7713b1edbc 1788 #define MTBDWT_MASK_MASK_MASK 0x1Fu
AnnaBridge 171:3a7713b1edbc 1789 #define MTBDWT_MASK_MASK_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1790 #define MTBDWT_MASK_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_MASK_MASK_SHIFT))&MTBDWT_MASK_MASK_MASK)
AnnaBridge 171:3a7713b1edbc 1791 /* FCT Bit Fields */
AnnaBridge 171:3a7713b1edbc 1792 #define MTBDWT_FCT_FUNCTION_MASK 0xFu
AnnaBridge 171:3a7713b1edbc 1793 #define MTBDWT_FCT_FUNCTION_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1794 #define MTBDWT_FCT_FUNCTION(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_FUNCTION_SHIFT))&MTBDWT_FCT_FUNCTION_MASK)
AnnaBridge 171:3a7713b1edbc 1795 #define MTBDWT_FCT_DATAVMATCH_MASK 0x100u
AnnaBridge 171:3a7713b1edbc 1796 #define MTBDWT_FCT_DATAVMATCH_SHIFT 8
AnnaBridge 171:3a7713b1edbc 1797 #define MTBDWT_FCT_DATAVSIZE_MASK 0xC00u
AnnaBridge 171:3a7713b1edbc 1798 #define MTBDWT_FCT_DATAVSIZE_SHIFT 10
AnnaBridge 171:3a7713b1edbc 1799 #define MTBDWT_FCT_DATAVSIZE(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVSIZE_SHIFT))&MTBDWT_FCT_DATAVSIZE_MASK)
AnnaBridge 171:3a7713b1edbc 1800 #define MTBDWT_FCT_DATAVADDR0_MASK 0xF000u
AnnaBridge 171:3a7713b1edbc 1801 #define MTBDWT_FCT_DATAVADDR0_SHIFT 12
AnnaBridge 171:3a7713b1edbc 1802 #define MTBDWT_FCT_DATAVADDR0(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVADDR0_SHIFT))&MTBDWT_FCT_DATAVADDR0_MASK)
AnnaBridge 171:3a7713b1edbc 1803 #define MTBDWT_FCT_MATCHED_MASK 0x1000000u
AnnaBridge 171:3a7713b1edbc 1804 #define MTBDWT_FCT_MATCHED_SHIFT 24
AnnaBridge 171:3a7713b1edbc 1805 /* TBCTRL Bit Fields */
AnnaBridge 171:3a7713b1edbc 1806 #define MTBDWT_TBCTRL_ACOMP0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1807 #define MTBDWT_TBCTRL_ACOMP0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1808 #define MTBDWT_TBCTRL_ACOMP1_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1809 #define MTBDWT_TBCTRL_ACOMP1_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1810 #define MTBDWT_TBCTRL_NUMCOMP_MASK 0xF0000000u
AnnaBridge 171:3a7713b1edbc 1811 #define MTBDWT_TBCTRL_NUMCOMP_SHIFT 28
AnnaBridge 171:3a7713b1edbc 1812 #define MTBDWT_TBCTRL_NUMCOMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_TBCTRL_NUMCOMP_SHIFT))&MTBDWT_TBCTRL_NUMCOMP_MASK)
AnnaBridge 171:3a7713b1edbc 1813 /* DEVICECFG Bit Fields */
AnnaBridge 171:3a7713b1edbc 1814 #define MTBDWT_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1815 #define MTBDWT_DEVICECFG_DEVICECFG_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1816 #define MTBDWT_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICECFG_DEVICECFG_SHIFT))&MTBDWT_DEVICECFG_DEVICECFG_MASK)
AnnaBridge 171:3a7713b1edbc 1817 /* DEVICETYPID Bit Fields */
AnnaBridge 171:3a7713b1edbc 1818 #define MTBDWT_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1819 #define MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1820 #define MTBDWT_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT))&MTBDWT_DEVICETYPID_DEVICETYPID_MASK)
AnnaBridge 171:3a7713b1edbc 1821 /* PERIPHID Bit Fields */
AnnaBridge 171:3a7713b1edbc 1822 #define MTBDWT_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1823 #define MTBDWT_PERIPHID_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1824 #define MTBDWT_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_PERIPHID_PERIPHID_SHIFT))&MTBDWT_PERIPHID_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 1825 /* COMPID Bit Fields */
AnnaBridge 171:3a7713b1edbc 1826 #define MTBDWT_COMPID_COMPID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 1827 #define MTBDWT_COMPID_COMPID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1828 #define MTBDWT_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMPID_COMPID_SHIFT))&MTBDWT_COMPID_COMPID_MASK)
AnnaBridge 171:3a7713b1edbc 1829
AnnaBridge 171:3a7713b1edbc 1830 /**
AnnaBridge 171:3a7713b1edbc 1831 * @}
AnnaBridge 171:3a7713b1edbc 1832 */ /* end of group MTBDWT_Register_Masks */
AnnaBridge 171:3a7713b1edbc 1833
AnnaBridge 171:3a7713b1edbc 1834
AnnaBridge 171:3a7713b1edbc 1835 /* MTBDWT - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 1836 /** Peripheral MTBDWT base address */
AnnaBridge 171:3a7713b1edbc 1837 #define MTBDWT_BASE (0xF0001000u)
AnnaBridge 171:3a7713b1edbc 1838 /** Peripheral MTBDWT base pointer */
AnnaBridge 171:3a7713b1edbc 1839 #define MTBDWT ((MTBDWT_Type *)MTBDWT_BASE)
AnnaBridge 171:3a7713b1edbc 1840 /** Array initializer of MTBDWT peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1841 #define MTBDWT_BASES { MTBDWT }
AnnaBridge 171:3a7713b1edbc 1842
AnnaBridge 171:3a7713b1edbc 1843 /**
AnnaBridge 171:3a7713b1edbc 1844 * @}
AnnaBridge 171:3a7713b1edbc 1845 */ /* end of group MTBDWT_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1846
AnnaBridge 171:3a7713b1edbc 1847
AnnaBridge 171:3a7713b1edbc 1848 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1849 -- NV Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1850 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1851
AnnaBridge 171:3a7713b1edbc 1852 /**
AnnaBridge 171:3a7713b1edbc 1853 * @addtogroup NV_Peripheral_Access_Layer NV Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1854 * @{
AnnaBridge 171:3a7713b1edbc 1855 */
AnnaBridge 171:3a7713b1edbc 1856
AnnaBridge 171:3a7713b1edbc 1857 /** NV - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1858 typedef struct {
AnnaBridge 171:3a7713b1edbc 1859 __I uint8_t BACKKEY3; /**< Backdoor Comparison Key 3., offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 1860 __I uint8_t BACKKEY2; /**< Backdoor Comparison Key 2., offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 1861 __I uint8_t BACKKEY1; /**< Backdoor Comparison Key 1., offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 1862 __I uint8_t BACKKEY0; /**< Backdoor Comparison Key 0., offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 1863 __I uint8_t BACKKEY7; /**< Backdoor Comparison Key 7., offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 1864 __I uint8_t BACKKEY6; /**< Backdoor Comparison Key 6., offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 1865 __I uint8_t BACKKEY5; /**< Backdoor Comparison Key 5., offset: 0x6 */
AnnaBridge 171:3a7713b1edbc 1866 __I uint8_t BACKKEY4; /**< Backdoor Comparison Key 4., offset: 0x7 */
AnnaBridge 171:3a7713b1edbc 1867 __I uint8_t FPROT3; /**< Non-volatile P-Flash Protection 1 - Low Register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 1868 __I uint8_t FPROT2; /**< Non-volatile P-Flash Protection 1 - High Register, offset: 0x9 */
AnnaBridge 171:3a7713b1edbc 1869 __I uint8_t FPROT1; /**< Non-volatile P-Flash Protection 0 - Low Register, offset: 0xA */
AnnaBridge 171:3a7713b1edbc 1870 __I uint8_t FPROT0; /**< Non-volatile P-Flash Protection 0 - High Register, offset: 0xB */
AnnaBridge 171:3a7713b1edbc 1871 __I uint8_t FSEC; /**< Non-volatile Flash Security Register, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 1872 __I uint8_t FOPT; /**< Non-volatile Flash Option Register, offset: 0xD */
AnnaBridge 171:3a7713b1edbc 1873 } NV_Type;
AnnaBridge 171:3a7713b1edbc 1874
AnnaBridge 171:3a7713b1edbc 1875 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1876 -- NV Register Masks
AnnaBridge 171:3a7713b1edbc 1877 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1878
AnnaBridge 171:3a7713b1edbc 1879 /**
AnnaBridge 171:3a7713b1edbc 1880 * @addtogroup NV_Register_Masks NV Register Masks
AnnaBridge 171:3a7713b1edbc 1881 * @{
AnnaBridge 171:3a7713b1edbc 1882 */
AnnaBridge 171:3a7713b1edbc 1883
AnnaBridge 171:3a7713b1edbc 1884 /* BACKKEY3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1885 #define NV_BACKKEY3_KEY_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1886 #define NV_BACKKEY3_KEY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1887 #define NV_BACKKEY3_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY3_KEY_SHIFT))&NV_BACKKEY3_KEY_MASK)
AnnaBridge 171:3a7713b1edbc 1888 /* BACKKEY2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1889 #define NV_BACKKEY2_KEY_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1890 #define NV_BACKKEY2_KEY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1891 #define NV_BACKKEY2_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY2_KEY_SHIFT))&NV_BACKKEY2_KEY_MASK)
AnnaBridge 171:3a7713b1edbc 1892 /* BACKKEY1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1893 #define NV_BACKKEY1_KEY_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1894 #define NV_BACKKEY1_KEY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1895 #define NV_BACKKEY1_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY1_KEY_SHIFT))&NV_BACKKEY1_KEY_MASK)
AnnaBridge 171:3a7713b1edbc 1896 /* BACKKEY0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1897 #define NV_BACKKEY0_KEY_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1898 #define NV_BACKKEY0_KEY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1899 #define NV_BACKKEY0_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY0_KEY_SHIFT))&NV_BACKKEY0_KEY_MASK)
AnnaBridge 171:3a7713b1edbc 1900 /* BACKKEY7 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1901 #define NV_BACKKEY7_KEY_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1902 #define NV_BACKKEY7_KEY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1903 #define NV_BACKKEY7_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY7_KEY_SHIFT))&NV_BACKKEY7_KEY_MASK)
AnnaBridge 171:3a7713b1edbc 1904 /* BACKKEY6 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1905 #define NV_BACKKEY6_KEY_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1906 #define NV_BACKKEY6_KEY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1907 #define NV_BACKKEY6_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY6_KEY_SHIFT))&NV_BACKKEY6_KEY_MASK)
AnnaBridge 171:3a7713b1edbc 1908 /* BACKKEY5 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1909 #define NV_BACKKEY5_KEY_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1910 #define NV_BACKKEY5_KEY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1911 #define NV_BACKKEY5_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY5_KEY_SHIFT))&NV_BACKKEY5_KEY_MASK)
AnnaBridge 171:3a7713b1edbc 1912 /* BACKKEY4 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1913 #define NV_BACKKEY4_KEY_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1914 #define NV_BACKKEY4_KEY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1915 #define NV_BACKKEY4_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY4_KEY_SHIFT))&NV_BACKKEY4_KEY_MASK)
AnnaBridge 171:3a7713b1edbc 1916 /* FPROT3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1917 #define NV_FPROT3_PROT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1918 #define NV_FPROT3_PROT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1919 #define NV_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT3_PROT_SHIFT))&NV_FPROT3_PROT_MASK)
AnnaBridge 171:3a7713b1edbc 1920 /* FPROT2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1921 #define NV_FPROT2_PROT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1922 #define NV_FPROT2_PROT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1923 #define NV_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT2_PROT_SHIFT))&NV_FPROT2_PROT_MASK)
AnnaBridge 171:3a7713b1edbc 1924 /* FPROT1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1925 #define NV_FPROT1_PROT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1926 #define NV_FPROT1_PROT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1927 #define NV_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT1_PROT_SHIFT))&NV_FPROT1_PROT_MASK)
AnnaBridge 171:3a7713b1edbc 1928 /* FPROT0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 1929 #define NV_FPROT0_PROT_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 1930 #define NV_FPROT0_PROT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1931 #define NV_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT0_PROT_SHIFT))&NV_FPROT0_PROT_MASK)
AnnaBridge 171:3a7713b1edbc 1932 /* FSEC Bit Fields */
AnnaBridge 171:3a7713b1edbc 1933 #define NV_FSEC_SEC_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 1934 #define NV_FSEC_SEC_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1935 #define NV_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_SEC_SHIFT))&NV_FSEC_SEC_MASK)
AnnaBridge 171:3a7713b1edbc 1936 #define NV_FSEC_FSLACC_MASK 0xCu
AnnaBridge 171:3a7713b1edbc 1937 #define NV_FSEC_FSLACC_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1938 #define NV_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_FSLACC_SHIFT))&NV_FSEC_FSLACC_MASK)
AnnaBridge 171:3a7713b1edbc 1939 #define NV_FSEC_MEEN_MASK 0x30u
AnnaBridge 171:3a7713b1edbc 1940 #define NV_FSEC_MEEN_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1941 #define NV_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_MEEN_SHIFT))&NV_FSEC_MEEN_MASK)
AnnaBridge 171:3a7713b1edbc 1942 #define NV_FSEC_KEYEN_MASK 0xC0u
AnnaBridge 171:3a7713b1edbc 1943 #define NV_FSEC_KEYEN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 1944 #define NV_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_KEYEN_SHIFT))&NV_FSEC_KEYEN_MASK)
AnnaBridge 171:3a7713b1edbc 1945 /* FOPT Bit Fields */
AnnaBridge 171:3a7713b1edbc 1946 #define NV_FOPT_LPBOOT0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 1947 #define NV_FOPT_LPBOOT0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 1948 #define NV_FOPT_EZPORT_DIS_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 1949 #define NV_FOPT_EZPORT_DIS_SHIFT 1
AnnaBridge 171:3a7713b1edbc 1950 #define NV_FOPT_NMI_DIS_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 1951 #define NV_FOPT_NMI_DIS_SHIFT 2
AnnaBridge 171:3a7713b1edbc 1952 #define NV_FOPT_RESET_PIN_CFG_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 1953 #define NV_FOPT_RESET_PIN_CFG_SHIFT 3
AnnaBridge 171:3a7713b1edbc 1954 #define NV_FOPT_LPBOOT1_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 1955 #define NV_FOPT_LPBOOT1_SHIFT 4
AnnaBridge 171:3a7713b1edbc 1956 #define NV_FOPT_FAST_INIT_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 1957 #define NV_FOPT_FAST_INIT_SHIFT 5
AnnaBridge 171:3a7713b1edbc 1958
AnnaBridge 171:3a7713b1edbc 1959 /**
AnnaBridge 171:3a7713b1edbc 1960 * @}
AnnaBridge 171:3a7713b1edbc 1961 */ /* end of group NV_Register_Masks */
AnnaBridge 171:3a7713b1edbc 1962
AnnaBridge 171:3a7713b1edbc 1963
AnnaBridge 171:3a7713b1edbc 1964 /* NV - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 1965 /** Peripheral FTFA_FlashConfig base address */
AnnaBridge 171:3a7713b1edbc 1966 #define FTFA_FlashConfig_BASE (0x400u)
AnnaBridge 171:3a7713b1edbc 1967 /** Peripheral FTFA_FlashConfig base pointer */
AnnaBridge 171:3a7713b1edbc 1968 #define FTFA_FlashConfig ((NV_Type *)FTFA_FlashConfig_BASE)
AnnaBridge 171:3a7713b1edbc 1969 /** Array initializer of NV peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 1970 #define NV_BASES { FTFA_FlashConfig }
AnnaBridge 171:3a7713b1edbc 1971
AnnaBridge 171:3a7713b1edbc 1972 /**
AnnaBridge 171:3a7713b1edbc 1973 * @}
AnnaBridge 171:3a7713b1edbc 1974 */ /* end of group NV_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 1975
AnnaBridge 171:3a7713b1edbc 1976
AnnaBridge 171:3a7713b1edbc 1977 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1978 -- OSC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1979 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1980
AnnaBridge 171:3a7713b1edbc 1981 /**
AnnaBridge 171:3a7713b1edbc 1982 * @addtogroup OSC_Peripheral_Access_Layer OSC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 1983 * @{
AnnaBridge 171:3a7713b1edbc 1984 */
AnnaBridge 171:3a7713b1edbc 1985
AnnaBridge 171:3a7713b1edbc 1986 /** OSC - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 1987 typedef struct {
AnnaBridge 171:3a7713b1edbc 1988 __IO uint8_t CR; /**< OSC Control Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 1989 } OSC_Type;
AnnaBridge 171:3a7713b1edbc 1990
AnnaBridge 171:3a7713b1edbc 1991 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 1992 -- OSC Register Masks
AnnaBridge 171:3a7713b1edbc 1993 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 1994
AnnaBridge 171:3a7713b1edbc 1995 /**
AnnaBridge 171:3a7713b1edbc 1996 * @addtogroup OSC_Register_Masks OSC Register Masks
AnnaBridge 171:3a7713b1edbc 1997 * @{
AnnaBridge 171:3a7713b1edbc 1998 */
AnnaBridge 171:3a7713b1edbc 1999
AnnaBridge 171:3a7713b1edbc 2000 /* CR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2001 #define OSC_CR_SC16P_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2002 #define OSC_CR_SC16P_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2003 #define OSC_CR_SC8P_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2004 #define OSC_CR_SC8P_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2005 #define OSC_CR_SC4P_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2006 #define OSC_CR_SC4P_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2007 #define OSC_CR_SC2P_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2008 #define OSC_CR_SC2P_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2009 #define OSC_CR_EREFSTEN_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2010 #define OSC_CR_EREFSTEN_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2011 #define OSC_CR_ERCLKEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2012 #define OSC_CR_ERCLKEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2013
AnnaBridge 171:3a7713b1edbc 2014 /**
AnnaBridge 171:3a7713b1edbc 2015 * @}
AnnaBridge 171:3a7713b1edbc 2016 */ /* end of group OSC_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2017
AnnaBridge 171:3a7713b1edbc 2018
AnnaBridge 171:3a7713b1edbc 2019 /* OSC - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2020 /** Peripheral OSC0 base address */
AnnaBridge 171:3a7713b1edbc 2021 #define OSC0_BASE (0x40065000u)
AnnaBridge 171:3a7713b1edbc 2022 /** Peripheral OSC0 base pointer */
AnnaBridge 171:3a7713b1edbc 2023 #define OSC0 ((OSC_Type *)OSC0_BASE)
AnnaBridge 171:3a7713b1edbc 2024 /** Array initializer of OSC peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2025 #define OSC_BASES { OSC0 }
AnnaBridge 171:3a7713b1edbc 2026
AnnaBridge 171:3a7713b1edbc 2027 /**
AnnaBridge 171:3a7713b1edbc 2028 * @}
AnnaBridge 171:3a7713b1edbc 2029 */ /* end of group OSC_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2030
AnnaBridge 171:3a7713b1edbc 2031
AnnaBridge 171:3a7713b1edbc 2032 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2033 -- PIT Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2034 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2035
AnnaBridge 171:3a7713b1edbc 2036 /**
AnnaBridge 171:3a7713b1edbc 2037 * @addtogroup PIT_Peripheral_Access_Layer PIT Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2038 * @{
AnnaBridge 171:3a7713b1edbc 2039 */
AnnaBridge 171:3a7713b1edbc 2040
AnnaBridge 171:3a7713b1edbc 2041 /** PIT - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2042 typedef struct {
AnnaBridge 171:3a7713b1edbc 2043 __IO uint32_t MCR; /**< PIT Module Control Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 2044 uint8_t RESERVED_0[220];
AnnaBridge 171:3a7713b1edbc 2045 __I uint32_t LTMR64H; /**< PIT Upper Lifetime Timer Register, offset: 0xE0 */
AnnaBridge 171:3a7713b1edbc 2046 __I uint32_t LTMR64L; /**< PIT Lower Lifetime Timer Register, offset: 0xE4 */
AnnaBridge 171:3a7713b1edbc 2047 uint8_t RESERVED_1[24];
AnnaBridge 171:3a7713b1edbc 2048 struct { /* offset: 0x100, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 2049 __IO uint32_t LDVAL; /**< Timer Load Value Register, array offset: 0x100, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 2050 __I uint32_t CVAL; /**< Current Timer Value Register, array offset: 0x104, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 2051 __IO uint32_t TCTRL; /**< Timer Control Register, array offset: 0x108, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 2052 __IO uint32_t TFLG; /**< Timer Flag Register, array offset: 0x10C, array step: 0x10 */
AnnaBridge 171:3a7713b1edbc 2053 } CHANNEL[2];
AnnaBridge 171:3a7713b1edbc 2054 } PIT_Type;
AnnaBridge 171:3a7713b1edbc 2055
AnnaBridge 171:3a7713b1edbc 2056 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2057 -- PIT Register Masks
AnnaBridge 171:3a7713b1edbc 2058 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2059
AnnaBridge 171:3a7713b1edbc 2060 /**
AnnaBridge 171:3a7713b1edbc 2061 * @addtogroup PIT_Register_Masks PIT Register Masks
AnnaBridge 171:3a7713b1edbc 2062 * @{
AnnaBridge 171:3a7713b1edbc 2063 */
AnnaBridge 171:3a7713b1edbc 2064
AnnaBridge 171:3a7713b1edbc 2065 /* MCR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2066 #define PIT_MCR_FRZ_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2067 #define PIT_MCR_FRZ_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2068 #define PIT_MCR_MDIS_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2069 #define PIT_MCR_MDIS_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2070 /* LTMR64H Bit Fields */
AnnaBridge 171:3a7713b1edbc 2071 #define PIT_LTMR64H_LTH_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2072 #define PIT_LTMR64H_LTH_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2073 #define PIT_LTMR64H_LTH(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64H_LTH_SHIFT))&PIT_LTMR64H_LTH_MASK)
AnnaBridge 171:3a7713b1edbc 2074 /* LTMR64L Bit Fields */
AnnaBridge 171:3a7713b1edbc 2075 #define PIT_LTMR64L_LTL_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2076 #define PIT_LTMR64L_LTL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2077 #define PIT_LTMR64L_LTL(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64L_LTL_SHIFT))&PIT_LTMR64L_LTL_MASK)
AnnaBridge 171:3a7713b1edbc 2078 /* LDVAL Bit Fields */
AnnaBridge 171:3a7713b1edbc 2079 #define PIT_LDVAL_TSV_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2080 #define PIT_LDVAL_TSV_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2081 #define PIT_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x))<<PIT_LDVAL_TSV_SHIFT))&PIT_LDVAL_TSV_MASK)
AnnaBridge 171:3a7713b1edbc 2082 /* CVAL Bit Fields */
AnnaBridge 171:3a7713b1edbc 2083 #define PIT_CVAL_TVL_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2084 #define PIT_CVAL_TVL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2085 #define PIT_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x))<<PIT_CVAL_TVL_SHIFT))&PIT_CVAL_TVL_MASK)
AnnaBridge 171:3a7713b1edbc 2086 /* TCTRL Bit Fields */
AnnaBridge 171:3a7713b1edbc 2087 #define PIT_TCTRL_TEN_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2088 #define PIT_TCTRL_TEN_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2089 #define PIT_TCTRL_TIE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2090 #define PIT_TCTRL_TIE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2091 #define PIT_TCTRL_CHN_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2092 #define PIT_TCTRL_CHN_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2093 /* TFLG Bit Fields */
AnnaBridge 171:3a7713b1edbc 2094 #define PIT_TFLG_TIF_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2095 #define PIT_TFLG_TIF_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2096
AnnaBridge 171:3a7713b1edbc 2097 /**
AnnaBridge 171:3a7713b1edbc 2098 * @}
AnnaBridge 171:3a7713b1edbc 2099 */ /* end of group PIT_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2100
AnnaBridge 171:3a7713b1edbc 2101
AnnaBridge 171:3a7713b1edbc 2102 /* PIT - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2103 /** Peripheral PIT base address */
AnnaBridge 171:3a7713b1edbc 2104 #define PIT_BASE (0x40037000u)
AnnaBridge 171:3a7713b1edbc 2105 /** Peripheral PIT base pointer */
AnnaBridge 171:3a7713b1edbc 2106 #define PIT ((PIT_Type *)PIT_BASE)
AnnaBridge 171:3a7713b1edbc 2107 /** Array initializer of PIT peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2108 #define PIT_BASES { PIT }
AnnaBridge 171:3a7713b1edbc 2109
AnnaBridge 171:3a7713b1edbc 2110 /**
AnnaBridge 171:3a7713b1edbc 2111 * @}
AnnaBridge 171:3a7713b1edbc 2112 */ /* end of group PIT_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2113
AnnaBridge 171:3a7713b1edbc 2114
AnnaBridge 171:3a7713b1edbc 2115 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2116 -- PMC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2117 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2118
AnnaBridge 171:3a7713b1edbc 2119 /**
AnnaBridge 171:3a7713b1edbc 2120 * @addtogroup PMC_Peripheral_Access_Layer PMC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2121 * @{
AnnaBridge 171:3a7713b1edbc 2122 */
AnnaBridge 171:3a7713b1edbc 2123
AnnaBridge 171:3a7713b1edbc 2124 /** PMC - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2125 typedef struct {
AnnaBridge 171:3a7713b1edbc 2126 __IO uint8_t LVDSC1; /**< Low Voltage Detect Status And Control 1 register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 2127 __IO uint8_t LVDSC2; /**< Low Voltage Detect Status And Control 2 register, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 2128 __IO uint8_t REGSC; /**< Regulator Status And Control register, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 2129 } PMC_Type;
AnnaBridge 171:3a7713b1edbc 2130
AnnaBridge 171:3a7713b1edbc 2131 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2132 -- PMC Register Masks
AnnaBridge 171:3a7713b1edbc 2133 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2134
AnnaBridge 171:3a7713b1edbc 2135 /**
AnnaBridge 171:3a7713b1edbc 2136 * @addtogroup PMC_Register_Masks PMC Register Masks
AnnaBridge 171:3a7713b1edbc 2137 * @{
AnnaBridge 171:3a7713b1edbc 2138 */
AnnaBridge 171:3a7713b1edbc 2139
AnnaBridge 171:3a7713b1edbc 2140 /* LVDSC1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2141 #define PMC_LVDSC1_LVDV_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 2142 #define PMC_LVDSC1_LVDV_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2143 #define PMC_LVDSC1_LVDV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDV_SHIFT))&PMC_LVDSC1_LVDV_MASK)
AnnaBridge 171:3a7713b1edbc 2144 #define PMC_LVDSC1_LVDRE_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2145 #define PMC_LVDSC1_LVDRE_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2146 #define PMC_LVDSC1_LVDIE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2147 #define PMC_LVDSC1_LVDIE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2148 #define PMC_LVDSC1_LVDACK_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 2149 #define PMC_LVDSC1_LVDACK_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2150 #define PMC_LVDSC1_LVDF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2151 #define PMC_LVDSC1_LVDF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2152 /* LVDSC2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2153 #define PMC_LVDSC2_LVWV_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 2154 #define PMC_LVDSC2_LVWV_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2155 #define PMC_LVDSC2_LVWV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC2_LVWV_SHIFT))&PMC_LVDSC2_LVWV_MASK)
AnnaBridge 171:3a7713b1edbc 2156 #define PMC_LVDSC2_LVWIE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2157 #define PMC_LVDSC2_LVWIE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2158 #define PMC_LVDSC2_LVWACK_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 2159 #define PMC_LVDSC2_LVWACK_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2160 #define PMC_LVDSC2_LVWF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2161 #define PMC_LVDSC2_LVWF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2162 /* REGSC Bit Fields */
AnnaBridge 171:3a7713b1edbc 2163 #define PMC_REGSC_BGBE_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2164 #define PMC_REGSC_BGBE_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2165 #define PMC_REGSC_REGONS_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2166 #define PMC_REGSC_REGONS_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2167 #define PMC_REGSC_ACKISO_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2168 #define PMC_REGSC_ACKISO_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2169 #define PMC_REGSC_BGEN_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2170 #define PMC_REGSC_BGEN_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2171
AnnaBridge 171:3a7713b1edbc 2172 /**
AnnaBridge 171:3a7713b1edbc 2173 * @}
AnnaBridge 171:3a7713b1edbc 2174 */ /* end of group PMC_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2175
AnnaBridge 171:3a7713b1edbc 2176
AnnaBridge 171:3a7713b1edbc 2177 /* PMC - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2178 /** Peripheral PMC base address */
AnnaBridge 171:3a7713b1edbc 2179 #define PMC_BASE (0x4007D000u)
AnnaBridge 171:3a7713b1edbc 2180 /** Peripheral PMC base pointer */
AnnaBridge 171:3a7713b1edbc 2181 #define PMC ((PMC_Type *)PMC_BASE)
AnnaBridge 171:3a7713b1edbc 2182 /** Array initializer of PMC peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2183 #define PMC_BASES { PMC }
AnnaBridge 171:3a7713b1edbc 2184
AnnaBridge 171:3a7713b1edbc 2185 /**
AnnaBridge 171:3a7713b1edbc 2186 * @}
AnnaBridge 171:3a7713b1edbc 2187 */ /* end of group PMC_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2188
AnnaBridge 171:3a7713b1edbc 2189
AnnaBridge 171:3a7713b1edbc 2190 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2191 -- PORT Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2192 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2193
AnnaBridge 171:3a7713b1edbc 2194 /**
AnnaBridge 171:3a7713b1edbc 2195 * @addtogroup PORT_Peripheral_Access_Layer PORT Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2196 * @{
AnnaBridge 171:3a7713b1edbc 2197 */
AnnaBridge 171:3a7713b1edbc 2198
AnnaBridge 171:3a7713b1edbc 2199 /** PORT - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2200 typedef struct {
AnnaBridge 171:3a7713b1edbc 2201 __IO uint32_t PCR[32]; /**< Pin Control Register n, array offset: 0x0, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 2202 __O uint32_t GPCLR; /**< Global Pin Control Low Register, offset: 0x80 */
AnnaBridge 171:3a7713b1edbc 2203 __O uint32_t GPCHR; /**< Global Pin Control High Register, offset: 0x84 */
AnnaBridge 171:3a7713b1edbc 2204 uint8_t RESERVED_0[24];
AnnaBridge 171:3a7713b1edbc 2205 __IO uint32_t ISFR; /**< Interrupt Status Flag Register, offset: 0xA0 */
AnnaBridge 171:3a7713b1edbc 2206 } PORT_Type;
AnnaBridge 171:3a7713b1edbc 2207
AnnaBridge 171:3a7713b1edbc 2208 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2209 -- PORT Register Masks
AnnaBridge 171:3a7713b1edbc 2210 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2211
AnnaBridge 171:3a7713b1edbc 2212 /**
AnnaBridge 171:3a7713b1edbc 2213 * @addtogroup PORT_Register_Masks PORT Register Masks
AnnaBridge 171:3a7713b1edbc 2214 * @{
AnnaBridge 171:3a7713b1edbc 2215 */
AnnaBridge 171:3a7713b1edbc 2216
AnnaBridge 171:3a7713b1edbc 2217 /* PCR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2218 #define PORT_PCR_PS_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2219 #define PORT_PCR_PS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2220 #define PORT_PCR_PE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2221 #define PORT_PCR_PE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2222 #define PORT_PCR_SRE_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2223 #define PORT_PCR_SRE_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2224 #define PORT_PCR_PFE_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2225 #define PORT_PCR_PFE_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2226 #define PORT_PCR_DSE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 2227 #define PORT_PCR_DSE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2228 #define PORT_PCR_MUX_MASK 0x700u
AnnaBridge 171:3a7713b1edbc 2229 #define PORT_PCR_MUX_SHIFT 8
AnnaBridge 171:3a7713b1edbc 2230 #define PORT_PCR_MUX(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_MUX_SHIFT))&PORT_PCR_MUX_MASK)
AnnaBridge 171:3a7713b1edbc 2231 #define PORT_PCR_IRQC_MASK 0xF0000u
AnnaBridge 171:3a7713b1edbc 2232 #define PORT_PCR_IRQC_SHIFT 16
AnnaBridge 171:3a7713b1edbc 2233 #define PORT_PCR_IRQC(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_IRQC_SHIFT))&PORT_PCR_IRQC_MASK)
AnnaBridge 171:3a7713b1edbc 2234 #define PORT_PCR_ISF_MASK 0x1000000u
AnnaBridge 171:3a7713b1edbc 2235 #define PORT_PCR_ISF_SHIFT 24
AnnaBridge 171:3a7713b1edbc 2236 /* GPCLR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2237 #define PORT_GPCLR_GPWD_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 2238 #define PORT_GPCLR_GPWD_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2239 #define PORT_GPCLR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWD_SHIFT))&PORT_GPCLR_GPWD_MASK)
AnnaBridge 171:3a7713b1edbc 2240 #define PORT_GPCLR_GPWE_MASK 0xFFFF0000u
AnnaBridge 171:3a7713b1edbc 2241 #define PORT_GPCLR_GPWE_SHIFT 16
AnnaBridge 171:3a7713b1edbc 2242 #define PORT_GPCLR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWE_SHIFT))&PORT_GPCLR_GPWE_MASK)
AnnaBridge 171:3a7713b1edbc 2243 /* GPCHR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2244 #define PORT_GPCHR_GPWD_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 2245 #define PORT_GPCHR_GPWD_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2246 #define PORT_GPCHR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWD_SHIFT))&PORT_GPCHR_GPWD_MASK)
AnnaBridge 171:3a7713b1edbc 2247 #define PORT_GPCHR_GPWE_MASK 0xFFFF0000u
AnnaBridge 171:3a7713b1edbc 2248 #define PORT_GPCHR_GPWE_SHIFT 16
AnnaBridge 171:3a7713b1edbc 2249 #define PORT_GPCHR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWE_SHIFT))&PORT_GPCHR_GPWE_MASK)
AnnaBridge 171:3a7713b1edbc 2250 /* ISFR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2251 #define PORT_ISFR_ISF_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2252 #define PORT_ISFR_ISF_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2253 #define PORT_ISFR_ISF(x) (((uint32_t)(((uint32_t)(x))<<PORT_ISFR_ISF_SHIFT))&PORT_ISFR_ISF_MASK)
AnnaBridge 171:3a7713b1edbc 2254
AnnaBridge 171:3a7713b1edbc 2255 /**
AnnaBridge 171:3a7713b1edbc 2256 * @}
AnnaBridge 171:3a7713b1edbc 2257 */ /* end of group PORT_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2258
AnnaBridge 171:3a7713b1edbc 2259
AnnaBridge 171:3a7713b1edbc 2260 /* PORT - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2261 /** Peripheral PORTA base address */
AnnaBridge 171:3a7713b1edbc 2262 #define PORTA_BASE (0x40049000u)
AnnaBridge 171:3a7713b1edbc 2263 /** Peripheral PORTA base pointer */
AnnaBridge 171:3a7713b1edbc 2264 #define PORTA ((PORT_Type *)PORTA_BASE)
AnnaBridge 171:3a7713b1edbc 2265 /** Peripheral PORTB base address */
AnnaBridge 171:3a7713b1edbc 2266 #define PORTB_BASE (0x4004A000u)
AnnaBridge 171:3a7713b1edbc 2267 /** Peripheral PORTB base pointer */
AnnaBridge 171:3a7713b1edbc 2268 #define PORTB ((PORT_Type *)PORTB_BASE)
AnnaBridge 171:3a7713b1edbc 2269 /** Array initializer of PORT peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2270 #define PORT_BASES { PORTA, PORTB }
AnnaBridge 171:3a7713b1edbc 2271
AnnaBridge 171:3a7713b1edbc 2272 /**
AnnaBridge 171:3a7713b1edbc 2273 * @}
AnnaBridge 171:3a7713b1edbc 2274 */ /* end of group PORT_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2275
AnnaBridge 171:3a7713b1edbc 2276
AnnaBridge 171:3a7713b1edbc 2277 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2278 -- RCM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2279 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2280
AnnaBridge 171:3a7713b1edbc 2281 /**
AnnaBridge 171:3a7713b1edbc 2282 * @addtogroup RCM_Peripheral_Access_Layer RCM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2283 * @{
AnnaBridge 171:3a7713b1edbc 2284 */
AnnaBridge 171:3a7713b1edbc 2285
AnnaBridge 171:3a7713b1edbc 2286 /** RCM - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2287 typedef struct {
AnnaBridge 171:3a7713b1edbc 2288 __I uint8_t SRS0; /**< System Reset Status Register 0, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 2289 __I uint8_t SRS1; /**< System Reset Status Register 1, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 2290 uint8_t RESERVED_0[2];
AnnaBridge 171:3a7713b1edbc 2291 __IO uint8_t RPFC; /**< Reset Pin Filter Control register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 2292 __IO uint8_t RPFW; /**< Reset Pin Filter Width register, offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 2293 } RCM_Type;
AnnaBridge 171:3a7713b1edbc 2294
AnnaBridge 171:3a7713b1edbc 2295 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2296 -- RCM Register Masks
AnnaBridge 171:3a7713b1edbc 2297 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2298
AnnaBridge 171:3a7713b1edbc 2299 /**
AnnaBridge 171:3a7713b1edbc 2300 * @addtogroup RCM_Register_Masks RCM Register Masks
AnnaBridge 171:3a7713b1edbc 2301 * @{
AnnaBridge 171:3a7713b1edbc 2302 */
AnnaBridge 171:3a7713b1edbc 2303
AnnaBridge 171:3a7713b1edbc 2304 /* SRS0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2305 #define RCM_SRS0_WAKEUP_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2306 #define RCM_SRS0_WAKEUP_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2307 #define RCM_SRS0_LVD_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2308 #define RCM_SRS0_LVD_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2309 #define RCM_SRS0_LOC_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2310 #define RCM_SRS0_LOC_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2311 #define RCM_SRS0_WDOG_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2312 #define RCM_SRS0_WDOG_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2313 #define RCM_SRS0_PIN_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 2314 #define RCM_SRS0_PIN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2315 #define RCM_SRS0_POR_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2316 #define RCM_SRS0_POR_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2317 /* SRS1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2318 #define RCM_SRS1_LOCKUP_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2319 #define RCM_SRS1_LOCKUP_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2320 #define RCM_SRS1_SW_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2321 #define RCM_SRS1_SW_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2322 #define RCM_SRS1_MDM_AP_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2323 #define RCM_SRS1_MDM_AP_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2324 #define RCM_SRS1_SACKERR_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2325 #define RCM_SRS1_SACKERR_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2326 /* RPFC Bit Fields */
AnnaBridge 171:3a7713b1edbc 2327 #define RCM_RPFC_RSTFLTSRW_MASK 0x3u
AnnaBridge 171:3a7713b1edbc 2328 #define RCM_RPFC_RSTFLTSRW_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2329 #define RCM_RPFC_RSTFLTSRW(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFC_RSTFLTSRW_SHIFT))&RCM_RPFC_RSTFLTSRW_MASK)
AnnaBridge 171:3a7713b1edbc 2330 #define RCM_RPFC_RSTFLTSS_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2331 #define RCM_RPFC_RSTFLTSS_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2332 /* RPFW Bit Fields */
AnnaBridge 171:3a7713b1edbc 2333 #define RCM_RPFW_RSTFLTSEL_MASK 0x1Fu
AnnaBridge 171:3a7713b1edbc 2334 #define RCM_RPFW_RSTFLTSEL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2335 #define RCM_RPFW_RSTFLTSEL(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFW_RSTFLTSEL_SHIFT))&RCM_RPFW_RSTFLTSEL_MASK)
AnnaBridge 171:3a7713b1edbc 2336
AnnaBridge 171:3a7713b1edbc 2337 /**
AnnaBridge 171:3a7713b1edbc 2338 * @}
AnnaBridge 171:3a7713b1edbc 2339 */ /* end of group RCM_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2340
AnnaBridge 171:3a7713b1edbc 2341
AnnaBridge 171:3a7713b1edbc 2342 /* RCM - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2343 /** Peripheral RCM base address */
AnnaBridge 171:3a7713b1edbc 2344 #define RCM_BASE (0x4007F000u)
AnnaBridge 171:3a7713b1edbc 2345 /** Peripheral RCM base pointer */
AnnaBridge 171:3a7713b1edbc 2346 #define RCM ((RCM_Type *)RCM_BASE)
AnnaBridge 171:3a7713b1edbc 2347 /** Array initializer of RCM peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2348 #define RCM_BASES { RCM }
AnnaBridge 171:3a7713b1edbc 2349
AnnaBridge 171:3a7713b1edbc 2350 /**
AnnaBridge 171:3a7713b1edbc 2351 * @}
AnnaBridge 171:3a7713b1edbc 2352 */ /* end of group RCM_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2353
AnnaBridge 171:3a7713b1edbc 2354
AnnaBridge 171:3a7713b1edbc 2355 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2356 -- ROM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2357 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2358
AnnaBridge 171:3a7713b1edbc 2359 /**
AnnaBridge 171:3a7713b1edbc 2360 * @addtogroup ROM_Peripheral_Access_Layer ROM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2361 * @{
AnnaBridge 171:3a7713b1edbc 2362 */
AnnaBridge 171:3a7713b1edbc 2363
AnnaBridge 171:3a7713b1edbc 2364 /** ROM - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2365 typedef struct {
AnnaBridge 171:3a7713b1edbc 2366 __I uint32_t ENTRY[3]; /**< Entry, array offset: 0x0, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 2367 __I uint32_t TABLEMARK; /**< End of Table Marker Register, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 2368 uint8_t RESERVED_0[4028];
AnnaBridge 171:3a7713b1edbc 2369 __I uint32_t SYSACCESS; /**< System Access Register, offset: 0xFCC */
AnnaBridge 171:3a7713b1edbc 2370 __I uint32_t PERIPHID4; /**< Peripheral ID Register, offset: 0xFD0 */
AnnaBridge 171:3a7713b1edbc 2371 __I uint32_t PERIPHID5; /**< Peripheral ID Register, offset: 0xFD4 */
AnnaBridge 171:3a7713b1edbc 2372 __I uint32_t PERIPHID6; /**< Peripheral ID Register, offset: 0xFD8 */
AnnaBridge 171:3a7713b1edbc 2373 __I uint32_t PERIPHID7; /**< Peripheral ID Register, offset: 0xFDC */
AnnaBridge 171:3a7713b1edbc 2374 __I uint32_t PERIPHID0; /**< Peripheral ID Register, offset: 0xFE0 */
AnnaBridge 171:3a7713b1edbc 2375 __I uint32_t PERIPHID1; /**< Peripheral ID Register, offset: 0xFE4 */
AnnaBridge 171:3a7713b1edbc 2376 __I uint32_t PERIPHID2; /**< Peripheral ID Register, offset: 0xFE8 */
AnnaBridge 171:3a7713b1edbc 2377 __I uint32_t PERIPHID3; /**< Peripheral ID Register, offset: 0xFEC */
AnnaBridge 171:3a7713b1edbc 2378 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
AnnaBridge 171:3a7713b1edbc 2379 } ROM_Type;
AnnaBridge 171:3a7713b1edbc 2380
AnnaBridge 171:3a7713b1edbc 2381 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2382 -- ROM Register Masks
AnnaBridge 171:3a7713b1edbc 2383 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2384
AnnaBridge 171:3a7713b1edbc 2385 /**
AnnaBridge 171:3a7713b1edbc 2386 * @addtogroup ROM_Register_Masks ROM Register Masks
AnnaBridge 171:3a7713b1edbc 2387 * @{
AnnaBridge 171:3a7713b1edbc 2388 */
AnnaBridge 171:3a7713b1edbc 2389
AnnaBridge 171:3a7713b1edbc 2390 /* ENTRY Bit Fields */
AnnaBridge 171:3a7713b1edbc 2391 #define ROM_ENTRY_ENTRY_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2392 #define ROM_ENTRY_ENTRY_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2393 #define ROM_ENTRY_ENTRY(x) (((uint32_t)(((uint32_t)(x))<<ROM_ENTRY_ENTRY_SHIFT))&ROM_ENTRY_ENTRY_MASK)
AnnaBridge 171:3a7713b1edbc 2394 /* TABLEMARK Bit Fields */
AnnaBridge 171:3a7713b1edbc 2395 #define ROM_TABLEMARK_MARK_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2396 #define ROM_TABLEMARK_MARK_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2397 #define ROM_TABLEMARK_MARK(x) (((uint32_t)(((uint32_t)(x))<<ROM_TABLEMARK_MARK_SHIFT))&ROM_TABLEMARK_MARK_MASK)
AnnaBridge 171:3a7713b1edbc 2398 /* SYSACCESS Bit Fields */
AnnaBridge 171:3a7713b1edbc 2399 #define ROM_SYSACCESS_SYSACCESS_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2400 #define ROM_SYSACCESS_SYSACCESS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2401 #define ROM_SYSACCESS_SYSACCESS(x) (((uint32_t)(((uint32_t)(x))<<ROM_SYSACCESS_SYSACCESS_SHIFT))&ROM_SYSACCESS_SYSACCESS_MASK)
AnnaBridge 171:3a7713b1edbc 2402 /* PERIPHID4 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2403 #define ROM_PERIPHID4_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2404 #define ROM_PERIPHID4_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2405 #define ROM_PERIPHID4_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID4_PERIPHID_SHIFT))&ROM_PERIPHID4_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 2406 /* PERIPHID5 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2407 #define ROM_PERIPHID5_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2408 #define ROM_PERIPHID5_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2409 #define ROM_PERIPHID5_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID5_PERIPHID_SHIFT))&ROM_PERIPHID5_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 2410 /* PERIPHID6 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2411 #define ROM_PERIPHID6_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2412 #define ROM_PERIPHID6_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2413 #define ROM_PERIPHID6_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID6_PERIPHID_SHIFT))&ROM_PERIPHID6_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 2414 /* PERIPHID7 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2415 #define ROM_PERIPHID7_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2416 #define ROM_PERIPHID7_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2417 #define ROM_PERIPHID7_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID7_PERIPHID_SHIFT))&ROM_PERIPHID7_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 2418 /* PERIPHID0 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2419 #define ROM_PERIPHID0_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2420 #define ROM_PERIPHID0_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2421 #define ROM_PERIPHID0_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID0_PERIPHID_SHIFT))&ROM_PERIPHID0_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 2422 /* PERIPHID1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2423 #define ROM_PERIPHID1_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2424 #define ROM_PERIPHID1_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2425 #define ROM_PERIPHID1_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID1_PERIPHID_SHIFT))&ROM_PERIPHID1_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 2426 /* PERIPHID2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2427 #define ROM_PERIPHID2_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2428 #define ROM_PERIPHID2_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2429 #define ROM_PERIPHID2_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID2_PERIPHID_SHIFT))&ROM_PERIPHID2_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 2430 /* PERIPHID3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2431 #define ROM_PERIPHID3_PERIPHID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2432 #define ROM_PERIPHID3_PERIPHID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2433 #define ROM_PERIPHID3_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID3_PERIPHID_SHIFT))&ROM_PERIPHID3_PERIPHID_MASK)
AnnaBridge 171:3a7713b1edbc 2434 /* COMPID Bit Fields */
AnnaBridge 171:3a7713b1edbc 2435 #define ROM_COMPID_COMPID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2436 #define ROM_COMPID_COMPID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2437 #define ROM_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<ROM_COMPID_COMPID_SHIFT))&ROM_COMPID_COMPID_MASK)
AnnaBridge 171:3a7713b1edbc 2438
AnnaBridge 171:3a7713b1edbc 2439 /**
AnnaBridge 171:3a7713b1edbc 2440 * @}
AnnaBridge 171:3a7713b1edbc 2441 */ /* end of group ROM_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2442
AnnaBridge 171:3a7713b1edbc 2443
AnnaBridge 171:3a7713b1edbc 2444 /* ROM - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2445 /** Peripheral ROM base address */
AnnaBridge 171:3a7713b1edbc 2446 #define ROM_BASE (0xF0002000u)
AnnaBridge 171:3a7713b1edbc 2447 /** Peripheral ROM base pointer */
AnnaBridge 171:3a7713b1edbc 2448 #define ROM ((ROM_Type *)ROM_BASE)
AnnaBridge 171:3a7713b1edbc 2449 /** Array initializer of ROM peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2450 #define ROM_BASES { ROM }
AnnaBridge 171:3a7713b1edbc 2451
AnnaBridge 171:3a7713b1edbc 2452 /**
AnnaBridge 171:3a7713b1edbc 2453 * @}
AnnaBridge 171:3a7713b1edbc 2454 */ /* end of group ROM_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2455
AnnaBridge 171:3a7713b1edbc 2456
AnnaBridge 171:3a7713b1edbc 2457 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2458 -- RTC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2459 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2460
AnnaBridge 171:3a7713b1edbc 2461 /**
AnnaBridge 171:3a7713b1edbc 2462 * @addtogroup RTC_Peripheral_Access_Layer RTC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2463 * @{
AnnaBridge 171:3a7713b1edbc 2464 */
AnnaBridge 171:3a7713b1edbc 2465
AnnaBridge 171:3a7713b1edbc 2466 /** RTC - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2467 typedef struct {
AnnaBridge 171:3a7713b1edbc 2468 __IO uint32_t TSR; /**< RTC Time Seconds Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 2469 __IO uint32_t TPR; /**< RTC Time Prescaler Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 2470 __IO uint32_t TAR; /**< RTC Time Alarm Register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 2471 __IO uint32_t TCR; /**< RTC Time Compensation Register, offset: 0xC */
AnnaBridge 171:3a7713b1edbc 2472 __IO uint32_t CR; /**< RTC Control Register, offset: 0x10 */
AnnaBridge 171:3a7713b1edbc 2473 __IO uint32_t SR; /**< RTC Status Register, offset: 0x14 */
AnnaBridge 171:3a7713b1edbc 2474 __IO uint32_t LR; /**< RTC Lock Register, offset: 0x18 */
AnnaBridge 171:3a7713b1edbc 2475 __IO uint32_t IER; /**< RTC Interrupt Enable Register, offset: 0x1C */
AnnaBridge 171:3a7713b1edbc 2476 } RTC_Type;
AnnaBridge 171:3a7713b1edbc 2477
AnnaBridge 171:3a7713b1edbc 2478 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2479 -- RTC Register Masks
AnnaBridge 171:3a7713b1edbc 2480 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2481
AnnaBridge 171:3a7713b1edbc 2482 /**
AnnaBridge 171:3a7713b1edbc 2483 * @addtogroup RTC_Register_Masks RTC Register Masks
AnnaBridge 171:3a7713b1edbc 2484 * @{
AnnaBridge 171:3a7713b1edbc 2485 */
AnnaBridge 171:3a7713b1edbc 2486
AnnaBridge 171:3a7713b1edbc 2487 /* TSR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2488 #define RTC_TSR_TSR_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2489 #define RTC_TSR_TSR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2490 #define RTC_TSR_TSR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TSR_TSR_SHIFT))&RTC_TSR_TSR_MASK)
AnnaBridge 171:3a7713b1edbc 2491 /* TPR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2492 #define RTC_TPR_TPR_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 2493 #define RTC_TPR_TPR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2494 #define RTC_TPR_TPR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TPR_TPR_SHIFT))&RTC_TPR_TPR_MASK)
AnnaBridge 171:3a7713b1edbc 2495 /* TAR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2496 #define RTC_TAR_TAR_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2497 #define RTC_TAR_TAR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2498 #define RTC_TAR_TAR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TAR_TAR_SHIFT))&RTC_TAR_TAR_MASK)
AnnaBridge 171:3a7713b1edbc 2499 /* TCR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2500 #define RTC_TCR_TCR_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 2501 #define RTC_TCR_TCR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2502 #define RTC_TCR_TCR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCR_SHIFT))&RTC_TCR_TCR_MASK)
AnnaBridge 171:3a7713b1edbc 2503 #define RTC_TCR_CIR_MASK 0xFF00u
AnnaBridge 171:3a7713b1edbc 2504 #define RTC_TCR_CIR_SHIFT 8
AnnaBridge 171:3a7713b1edbc 2505 #define RTC_TCR_CIR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIR_SHIFT))&RTC_TCR_CIR_MASK)
AnnaBridge 171:3a7713b1edbc 2506 #define RTC_TCR_TCV_MASK 0xFF0000u
AnnaBridge 171:3a7713b1edbc 2507 #define RTC_TCR_TCV_SHIFT 16
AnnaBridge 171:3a7713b1edbc 2508 #define RTC_TCR_TCV(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCV_SHIFT))&RTC_TCR_TCV_MASK)
AnnaBridge 171:3a7713b1edbc 2509 #define RTC_TCR_CIC_MASK 0xFF000000u
AnnaBridge 171:3a7713b1edbc 2510 #define RTC_TCR_CIC_SHIFT 24
AnnaBridge 171:3a7713b1edbc 2511 #define RTC_TCR_CIC(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIC_SHIFT))&RTC_TCR_CIC_MASK)
AnnaBridge 171:3a7713b1edbc 2512 /* CR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2513 #define RTC_CR_SWR_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2514 #define RTC_CR_SWR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2515 #define RTC_CR_WPE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2516 #define RTC_CR_WPE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2517 #define RTC_CR_SUP_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2518 #define RTC_CR_SUP_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2519 #define RTC_CR_UM_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2520 #define RTC_CR_UM_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2521 #define RTC_CR_OSCE_MASK 0x100u
AnnaBridge 171:3a7713b1edbc 2522 #define RTC_CR_OSCE_SHIFT 8
AnnaBridge 171:3a7713b1edbc 2523 #define RTC_CR_CLKO_MASK 0x200u
AnnaBridge 171:3a7713b1edbc 2524 #define RTC_CR_CLKO_SHIFT 9
AnnaBridge 171:3a7713b1edbc 2525 #define RTC_CR_SC16P_MASK 0x400u
AnnaBridge 171:3a7713b1edbc 2526 #define RTC_CR_SC16P_SHIFT 10
AnnaBridge 171:3a7713b1edbc 2527 #define RTC_CR_SC8P_MASK 0x800u
AnnaBridge 171:3a7713b1edbc 2528 #define RTC_CR_SC8P_SHIFT 11
AnnaBridge 171:3a7713b1edbc 2529 #define RTC_CR_SC4P_MASK 0x1000u
AnnaBridge 171:3a7713b1edbc 2530 #define RTC_CR_SC4P_SHIFT 12
AnnaBridge 171:3a7713b1edbc 2531 #define RTC_CR_SC2P_MASK 0x2000u
AnnaBridge 171:3a7713b1edbc 2532 #define RTC_CR_SC2P_SHIFT 13
AnnaBridge 171:3a7713b1edbc 2533 /* SR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2534 #define RTC_SR_TIF_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2535 #define RTC_SR_TIF_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2536 #define RTC_SR_TOF_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2537 #define RTC_SR_TOF_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2538 #define RTC_SR_TAF_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2539 #define RTC_SR_TAF_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2540 #define RTC_SR_TCE_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2541 #define RTC_SR_TCE_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2542 /* LR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2543 #define RTC_LR_TCL_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2544 #define RTC_LR_TCL_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2545 #define RTC_LR_CRL_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2546 #define RTC_LR_CRL_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2547 #define RTC_LR_SRL_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2548 #define RTC_LR_SRL_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2549 #define RTC_LR_LRL_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 2550 #define RTC_LR_LRL_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2551 /* IER Bit Fields */
AnnaBridge 171:3a7713b1edbc 2552 #define RTC_IER_TIIE_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2553 #define RTC_IER_TIIE_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2554 #define RTC_IER_TOIE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2555 #define RTC_IER_TOIE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2556 #define RTC_IER_TAIE_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2557 #define RTC_IER_TAIE_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2558 #define RTC_IER_TSIE_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2559 #define RTC_IER_TSIE_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2560 #define RTC_IER_WPON_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2561 #define RTC_IER_WPON_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2562
AnnaBridge 171:3a7713b1edbc 2563 /**
AnnaBridge 171:3a7713b1edbc 2564 * @}
AnnaBridge 171:3a7713b1edbc 2565 */ /* end of group RTC_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2566
AnnaBridge 171:3a7713b1edbc 2567
AnnaBridge 171:3a7713b1edbc 2568 /* RTC - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2569 /** Peripheral RTC base address */
AnnaBridge 171:3a7713b1edbc 2570 #define RTC_BASE (0x4003D000u)
AnnaBridge 171:3a7713b1edbc 2571 /** Peripheral RTC base pointer */
AnnaBridge 171:3a7713b1edbc 2572 #define RTC ((RTC_Type *)RTC_BASE)
AnnaBridge 171:3a7713b1edbc 2573 /** Array initializer of RTC peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2574 #define RTC_BASES { RTC }
AnnaBridge 171:3a7713b1edbc 2575
AnnaBridge 171:3a7713b1edbc 2576 /**
AnnaBridge 171:3a7713b1edbc 2577 * @}
AnnaBridge 171:3a7713b1edbc 2578 */ /* end of group RTC_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2579
AnnaBridge 171:3a7713b1edbc 2580
AnnaBridge 171:3a7713b1edbc 2581 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2582 -- SIM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2583 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2584
AnnaBridge 171:3a7713b1edbc 2585 /**
AnnaBridge 171:3a7713b1edbc 2586 * @addtogroup SIM_Peripheral_Access_Layer SIM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2587 * @{
AnnaBridge 171:3a7713b1edbc 2588 */
AnnaBridge 171:3a7713b1edbc 2589
AnnaBridge 171:3a7713b1edbc 2590 /** SIM - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2591 typedef struct {
AnnaBridge 171:3a7713b1edbc 2592 __IO uint32_t SOPT1; /**< System Options Register 1, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 2593 __I uint32_t SOPT1CFG; /**< SOPT1 Configuration Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 2594 uint8_t RESERVED_0[4092];
AnnaBridge 171:3a7713b1edbc 2595 __IO uint32_t SOPT2; /**< System Options Register 2, offset: 0x1004 */
AnnaBridge 171:3a7713b1edbc 2596 uint8_t RESERVED_1[4];
AnnaBridge 171:3a7713b1edbc 2597 __IO uint32_t SOPT4; /**< System Options Register 4, offset: 0x100C */
AnnaBridge 171:3a7713b1edbc 2598 __IO uint32_t SOPT5; /**< System Options Register 5, offset: 0x1010 */
AnnaBridge 171:3a7713b1edbc 2599 uint8_t RESERVED_2[4];
AnnaBridge 171:3a7713b1edbc 2600 __IO uint32_t SOPT7; /**< System Options Register 7, offset: 0x1018 */
AnnaBridge 171:3a7713b1edbc 2601 uint8_t RESERVED_3[8];
AnnaBridge 171:3a7713b1edbc 2602 __I uint32_t SDID; /**< System Device Identification Register, offset: 0x1024 */
AnnaBridge 171:3a7713b1edbc 2603 uint8_t RESERVED_4[12];
AnnaBridge 171:3a7713b1edbc 2604 __IO uint32_t SCGC4; /**< System Clock Gating Control Register 4, offset: 0x1034 */
AnnaBridge 171:3a7713b1edbc 2605 __IO uint32_t SCGC5; /**< System Clock Gating Control Register 5, offset: 0x1038 */
AnnaBridge 171:3a7713b1edbc 2606 __IO uint32_t SCGC6; /**< System Clock Gating Control Register 6, offset: 0x103C */
AnnaBridge 171:3a7713b1edbc 2607 __IO uint32_t SCGC7; /**< System Clock Gating Control Register 7, offset: 0x1040 */
AnnaBridge 171:3a7713b1edbc 2608 __IO uint32_t CLKDIV1; /**< System Clock Divider Register 1, offset: 0x1044 */
AnnaBridge 171:3a7713b1edbc 2609 uint8_t RESERVED_5[4];
AnnaBridge 171:3a7713b1edbc 2610 __IO uint32_t FCFG1; /**< Flash Configuration Register 1, offset: 0x104C */
AnnaBridge 171:3a7713b1edbc 2611 __I uint32_t FCFG2; /**< Flash Configuration Register 2, offset: 0x1050 */
AnnaBridge 171:3a7713b1edbc 2612 uint8_t RESERVED_6[4];
AnnaBridge 171:3a7713b1edbc 2613 __I uint32_t UIDMH; /**< Unique Identification Register Mid-High, offset: 0x1058 */
AnnaBridge 171:3a7713b1edbc 2614 __I uint32_t UIDML; /**< Unique Identification Register Mid Low, offset: 0x105C */
AnnaBridge 171:3a7713b1edbc 2615 __I uint32_t UIDL; /**< Unique Identification Register Low, offset: 0x1060 */
AnnaBridge 171:3a7713b1edbc 2616 uint8_t RESERVED_7[156];
AnnaBridge 171:3a7713b1edbc 2617 __IO uint32_t COPC; /**< COP Control Register, offset: 0x1100 */
AnnaBridge 171:3a7713b1edbc 2618 __O uint32_t SRVCOP; /**< Service COP Register, offset: 0x1104 */
AnnaBridge 171:3a7713b1edbc 2619 } SIM_Type;
AnnaBridge 171:3a7713b1edbc 2620
AnnaBridge 171:3a7713b1edbc 2621 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2622 -- SIM Register Masks
AnnaBridge 171:3a7713b1edbc 2623 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2624
AnnaBridge 171:3a7713b1edbc 2625 /**
AnnaBridge 171:3a7713b1edbc 2626 * @addtogroup SIM_Register_Masks SIM Register Masks
AnnaBridge 171:3a7713b1edbc 2627 * @{
AnnaBridge 171:3a7713b1edbc 2628 */
AnnaBridge 171:3a7713b1edbc 2629
AnnaBridge 171:3a7713b1edbc 2630 /* SOPT1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2631 #define SIM_SOPT1_OSC32KSEL_MASK 0xC0000u
AnnaBridge 171:3a7713b1edbc 2632 #define SIM_SOPT1_OSC32KSEL_SHIFT 18
AnnaBridge 171:3a7713b1edbc 2633 #define SIM_SOPT1_OSC32KSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1_OSC32KSEL_SHIFT))&SIM_SOPT1_OSC32KSEL_MASK)
AnnaBridge 171:3a7713b1edbc 2634 /* SOPT2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2635 #define SIM_SOPT2_RTCCLKOUTSEL_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2636 #define SIM_SOPT2_RTCCLKOUTSEL_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2637 #define SIM_SOPT2_CLKOUTSEL_MASK 0xE0u
AnnaBridge 171:3a7713b1edbc 2638 #define SIM_SOPT2_CLKOUTSEL_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2639 #define SIM_SOPT2_CLKOUTSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_CLKOUTSEL_SHIFT))&SIM_SOPT2_CLKOUTSEL_MASK)
AnnaBridge 171:3a7713b1edbc 2640 #define SIM_SOPT2_TPMSRC_MASK 0x3000000u
AnnaBridge 171:3a7713b1edbc 2641 #define SIM_SOPT2_TPMSRC_SHIFT 24
AnnaBridge 171:3a7713b1edbc 2642 #define SIM_SOPT2_TPMSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_TPMSRC_SHIFT))&SIM_SOPT2_TPMSRC_MASK)
AnnaBridge 171:3a7713b1edbc 2643 #define SIM_SOPT2_UART0SRC_MASK 0xC000000u
AnnaBridge 171:3a7713b1edbc 2644 #define SIM_SOPT2_UART0SRC_SHIFT 26
AnnaBridge 171:3a7713b1edbc 2645 #define SIM_SOPT2_UART0SRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_UART0SRC_SHIFT))&SIM_SOPT2_UART0SRC_MASK)
AnnaBridge 171:3a7713b1edbc 2646 /* SOPT4 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2647 #define SIM_SOPT4_TPM1CH0SRC_MASK 0x40000u
AnnaBridge 171:3a7713b1edbc 2648 #define SIM_SOPT4_TPM1CH0SRC_SHIFT 18
AnnaBridge 171:3a7713b1edbc 2649 #define SIM_SOPT4_TPM0CLKSEL_MASK 0x1000000u
AnnaBridge 171:3a7713b1edbc 2650 #define SIM_SOPT4_TPM0CLKSEL_SHIFT 24
AnnaBridge 171:3a7713b1edbc 2651 #define SIM_SOPT4_TPM1CLKSEL_MASK 0x2000000u
AnnaBridge 171:3a7713b1edbc 2652 #define SIM_SOPT4_TPM1CLKSEL_SHIFT 25
AnnaBridge 171:3a7713b1edbc 2653 /* SOPT5 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2654 #define SIM_SOPT5_UART0TXSRC_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2655 #define SIM_SOPT5_UART0TXSRC_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2656 #define SIM_SOPT5_UART0RXSRC_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2657 #define SIM_SOPT5_UART0RXSRC_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2658 #define SIM_SOPT5_UART0ODE_MASK 0x10000u
AnnaBridge 171:3a7713b1edbc 2659 #define SIM_SOPT5_UART0ODE_SHIFT 16
AnnaBridge 171:3a7713b1edbc 2660 /* SOPT7 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2661 #define SIM_SOPT7_ADC0TRGSEL_MASK 0xFu
AnnaBridge 171:3a7713b1edbc 2662 #define SIM_SOPT7_ADC0TRGSEL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2663 #define SIM_SOPT7_ADC0TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT7_ADC0TRGSEL_SHIFT))&SIM_SOPT7_ADC0TRGSEL_MASK)
AnnaBridge 171:3a7713b1edbc 2664 #define SIM_SOPT7_ADC0PRETRGSEL_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2665 #define SIM_SOPT7_ADC0PRETRGSEL_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2666 #define SIM_SOPT7_ADC0ALTTRGEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2667 #define SIM_SOPT7_ADC0ALTTRGEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2668 /* SDID Bit Fields */
AnnaBridge 171:3a7713b1edbc 2669 #define SIM_SDID_PINID_MASK 0xFu
AnnaBridge 171:3a7713b1edbc 2670 #define SIM_SDID_PINID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2671 #define SIM_SDID_PINID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_PINID_SHIFT))&SIM_SDID_PINID_MASK)
AnnaBridge 171:3a7713b1edbc 2672 #define SIM_SDID_DIEID_MASK 0xF80u
AnnaBridge 171:3a7713b1edbc 2673 #define SIM_SDID_DIEID_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2674 #define SIM_SDID_DIEID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_DIEID_SHIFT))&SIM_SDID_DIEID_MASK)
AnnaBridge 171:3a7713b1edbc 2675 #define SIM_SDID_REVID_MASK 0xF000u
AnnaBridge 171:3a7713b1edbc 2676 #define SIM_SDID_REVID_SHIFT 12
AnnaBridge 171:3a7713b1edbc 2677 #define SIM_SDID_REVID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_REVID_SHIFT))&SIM_SDID_REVID_MASK)
AnnaBridge 171:3a7713b1edbc 2678 #define SIM_SDID_SRAMSIZE_MASK 0xF0000u
AnnaBridge 171:3a7713b1edbc 2679 #define SIM_SDID_SRAMSIZE_SHIFT 16
AnnaBridge 171:3a7713b1edbc 2680 #define SIM_SDID_SRAMSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SRAMSIZE_SHIFT))&SIM_SDID_SRAMSIZE_MASK)
AnnaBridge 171:3a7713b1edbc 2681 #define SIM_SDID_SERIESID_MASK 0xF00000u
AnnaBridge 171:3a7713b1edbc 2682 #define SIM_SDID_SERIESID_SHIFT 20
AnnaBridge 171:3a7713b1edbc 2683 #define SIM_SDID_SERIESID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SERIESID_SHIFT))&SIM_SDID_SERIESID_MASK)
AnnaBridge 171:3a7713b1edbc 2684 #define SIM_SDID_SUBFAMID_MASK 0xF000000u
AnnaBridge 171:3a7713b1edbc 2685 #define SIM_SDID_SUBFAMID_SHIFT 24
AnnaBridge 171:3a7713b1edbc 2686 #define SIM_SDID_SUBFAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SUBFAMID_SHIFT))&SIM_SDID_SUBFAMID_MASK)
AnnaBridge 171:3a7713b1edbc 2687 #define SIM_SDID_FAMID_MASK 0xF0000000u
AnnaBridge 171:3a7713b1edbc 2688 #define SIM_SDID_FAMID_SHIFT 28
AnnaBridge 171:3a7713b1edbc 2689 #define SIM_SDID_FAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_FAMID_SHIFT))&SIM_SDID_FAMID_MASK)
AnnaBridge 171:3a7713b1edbc 2690 /* SCGC4 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2691 #define SIM_SCGC4_I2C0_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 2692 #define SIM_SCGC4_I2C0_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2693 #define SIM_SCGC4_UART0_MASK 0x400u
AnnaBridge 171:3a7713b1edbc 2694 #define SIM_SCGC4_UART0_SHIFT 10
AnnaBridge 171:3a7713b1edbc 2695 #define SIM_SCGC4_CMP_MASK 0x80000u
AnnaBridge 171:3a7713b1edbc 2696 #define SIM_SCGC4_CMP_SHIFT 19
AnnaBridge 171:3a7713b1edbc 2697 #define SIM_SCGC4_SPI0_MASK 0x400000u
AnnaBridge 171:3a7713b1edbc 2698 #define SIM_SCGC4_SPI0_SHIFT 22
AnnaBridge 171:3a7713b1edbc 2699 /* SCGC5 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2700 #define SIM_SCGC5_LPTMR_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2701 #define SIM_SCGC5_LPTMR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2702 #define SIM_SCGC5_TSI_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2703 #define SIM_SCGC5_TSI_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2704 #define SIM_SCGC5_PORTA_MASK 0x200u
AnnaBridge 171:3a7713b1edbc 2705 #define SIM_SCGC5_PORTA_SHIFT 9
AnnaBridge 171:3a7713b1edbc 2706 #define SIM_SCGC5_PORTB_MASK 0x400u
AnnaBridge 171:3a7713b1edbc 2707 #define SIM_SCGC5_PORTB_SHIFT 10
AnnaBridge 171:3a7713b1edbc 2708 /* SCGC6 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2709 #define SIM_SCGC6_FTF_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2710 #define SIM_SCGC6_FTF_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2711 #define SIM_SCGC6_DMAMUX_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2712 #define SIM_SCGC6_DMAMUX_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2713 #define SIM_SCGC6_PIT_MASK 0x800000u
AnnaBridge 171:3a7713b1edbc 2714 #define SIM_SCGC6_PIT_SHIFT 23
AnnaBridge 171:3a7713b1edbc 2715 #define SIM_SCGC6_TPM0_MASK 0x1000000u
AnnaBridge 171:3a7713b1edbc 2716 #define SIM_SCGC6_TPM0_SHIFT 24
AnnaBridge 171:3a7713b1edbc 2717 #define SIM_SCGC6_TPM1_MASK 0x2000000u
AnnaBridge 171:3a7713b1edbc 2718 #define SIM_SCGC6_TPM1_SHIFT 25
AnnaBridge 171:3a7713b1edbc 2719 #define SIM_SCGC6_ADC0_MASK 0x8000000u
AnnaBridge 171:3a7713b1edbc 2720 #define SIM_SCGC6_ADC0_SHIFT 27
AnnaBridge 171:3a7713b1edbc 2721 #define SIM_SCGC6_RTC_MASK 0x20000000u
AnnaBridge 171:3a7713b1edbc 2722 #define SIM_SCGC6_RTC_SHIFT 29
AnnaBridge 171:3a7713b1edbc 2723 #define SIM_SCGC6_DAC0_MASK 0x80000000u
AnnaBridge 171:3a7713b1edbc 2724 #define SIM_SCGC6_DAC0_SHIFT 31
AnnaBridge 171:3a7713b1edbc 2725 /* SCGC7 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2726 #define SIM_SCGC7_DMA_MASK 0x100u
AnnaBridge 171:3a7713b1edbc 2727 #define SIM_SCGC7_DMA_SHIFT 8
AnnaBridge 171:3a7713b1edbc 2728 /* CLKDIV1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2729 #define SIM_CLKDIV1_OUTDIV4_MASK 0x70000u
AnnaBridge 171:3a7713b1edbc 2730 #define SIM_CLKDIV1_OUTDIV4_SHIFT 16
AnnaBridge 171:3a7713b1edbc 2731 #define SIM_CLKDIV1_OUTDIV4(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV4_SHIFT))&SIM_CLKDIV1_OUTDIV4_MASK)
AnnaBridge 171:3a7713b1edbc 2732 #define SIM_CLKDIV1_OUTDIV1_MASK 0xF0000000u
AnnaBridge 171:3a7713b1edbc 2733 #define SIM_CLKDIV1_OUTDIV1_SHIFT 28
AnnaBridge 171:3a7713b1edbc 2734 #define SIM_CLKDIV1_OUTDIV1(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV1_SHIFT))&SIM_CLKDIV1_OUTDIV1_MASK)
AnnaBridge 171:3a7713b1edbc 2735 /* FCFG1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2736 #define SIM_FCFG1_FLASHDIS_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2737 #define SIM_FCFG1_FLASHDIS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2738 #define SIM_FCFG1_FLASHDOZE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2739 #define SIM_FCFG1_FLASHDOZE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2740 #define SIM_FCFG1_PFSIZE_MASK 0xF000000u
AnnaBridge 171:3a7713b1edbc 2741 #define SIM_FCFG1_PFSIZE_SHIFT 24
AnnaBridge 171:3a7713b1edbc 2742 #define SIM_FCFG1_PFSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG1_PFSIZE_SHIFT))&SIM_FCFG1_PFSIZE_MASK)
AnnaBridge 171:3a7713b1edbc 2743 /* FCFG2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2744 #define SIM_FCFG2_MAXADDR0_MASK 0x7F000000u
AnnaBridge 171:3a7713b1edbc 2745 #define SIM_FCFG2_MAXADDR0_SHIFT 24
AnnaBridge 171:3a7713b1edbc 2746 #define SIM_FCFG2_MAXADDR0(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG2_MAXADDR0_SHIFT))&SIM_FCFG2_MAXADDR0_MASK)
AnnaBridge 171:3a7713b1edbc 2747 /* UIDMH Bit Fields */
AnnaBridge 171:3a7713b1edbc 2748 #define SIM_UIDMH_UID_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 2749 #define SIM_UIDMH_UID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2750 #define SIM_UIDMH_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDMH_UID_SHIFT))&SIM_UIDMH_UID_MASK)
AnnaBridge 171:3a7713b1edbc 2751 /* UIDML Bit Fields */
AnnaBridge 171:3a7713b1edbc 2752 #define SIM_UIDML_UID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2753 #define SIM_UIDML_UID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2754 #define SIM_UIDML_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDML_UID_SHIFT))&SIM_UIDML_UID_MASK)
AnnaBridge 171:3a7713b1edbc 2755 /* UIDL Bit Fields */
AnnaBridge 171:3a7713b1edbc 2756 #define SIM_UIDL_UID_MASK 0xFFFFFFFFu
AnnaBridge 171:3a7713b1edbc 2757 #define SIM_UIDL_UID_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2758 #define SIM_UIDL_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDL_UID_SHIFT))&SIM_UIDL_UID_MASK)
AnnaBridge 171:3a7713b1edbc 2759 /* COPC Bit Fields */
AnnaBridge 171:3a7713b1edbc 2760 #define SIM_COPC_COPW_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2761 #define SIM_COPC_COPW_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2762 #define SIM_COPC_COPCLKS_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2763 #define SIM_COPC_COPCLKS_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2764 #define SIM_COPC_COPT_MASK 0xCu
AnnaBridge 171:3a7713b1edbc 2765 #define SIM_COPC_COPT_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2766 #define SIM_COPC_COPT(x) (((uint32_t)(((uint32_t)(x))<<SIM_COPC_COPT_SHIFT))&SIM_COPC_COPT_MASK)
AnnaBridge 171:3a7713b1edbc 2767 /* SRVCOP Bit Fields */
AnnaBridge 171:3a7713b1edbc 2768 #define SIM_SRVCOP_SRVCOP_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 2769 #define SIM_SRVCOP_SRVCOP_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2770 #define SIM_SRVCOP_SRVCOP(x) (((uint32_t)(((uint32_t)(x))<<SIM_SRVCOP_SRVCOP_SHIFT))&SIM_SRVCOP_SRVCOP_MASK)
AnnaBridge 171:3a7713b1edbc 2771
AnnaBridge 171:3a7713b1edbc 2772 /**
AnnaBridge 171:3a7713b1edbc 2773 * @}
AnnaBridge 171:3a7713b1edbc 2774 */ /* end of group SIM_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2775
AnnaBridge 171:3a7713b1edbc 2776
AnnaBridge 171:3a7713b1edbc 2777 /* SIM - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2778 /** Peripheral SIM base address */
AnnaBridge 171:3a7713b1edbc 2779 #define SIM_BASE (0x40047000u)
AnnaBridge 171:3a7713b1edbc 2780 /** Peripheral SIM base pointer */
AnnaBridge 171:3a7713b1edbc 2781 #define SIM ((SIM_Type *)SIM_BASE)
AnnaBridge 171:3a7713b1edbc 2782 /** Array initializer of SIM peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2783 #define SIM_BASES { SIM }
AnnaBridge 171:3a7713b1edbc 2784
AnnaBridge 171:3a7713b1edbc 2785 /**
AnnaBridge 171:3a7713b1edbc 2786 * @}
AnnaBridge 171:3a7713b1edbc 2787 */ /* end of group SIM_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2788
AnnaBridge 171:3a7713b1edbc 2789
AnnaBridge 171:3a7713b1edbc 2790 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2791 -- SMC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2792 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2793
AnnaBridge 171:3a7713b1edbc 2794 /**
AnnaBridge 171:3a7713b1edbc 2795 * @addtogroup SMC_Peripheral_Access_Layer SMC Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2796 * @{
AnnaBridge 171:3a7713b1edbc 2797 */
AnnaBridge 171:3a7713b1edbc 2798
AnnaBridge 171:3a7713b1edbc 2799 /** SMC - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2800 typedef struct {
AnnaBridge 171:3a7713b1edbc 2801 __IO uint8_t PMPROT; /**< Power Mode Protection register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 2802 __IO uint8_t PMCTRL; /**< Power Mode Control register, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 2803 __IO uint8_t STOPCTRL; /**< Stop Control Register, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 2804 __I uint8_t PMSTAT; /**< Power Mode Status register, offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 2805 } SMC_Type;
AnnaBridge 171:3a7713b1edbc 2806
AnnaBridge 171:3a7713b1edbc 2807 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2808 -- SMC Register Masks
AnnaBridge 171:3a7713b1edbc 2809 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2810
AnnaBridge 171:3a7713b1edbc 2811 /**
AnnaBridge 171:3a7713b1edbc 2812 * @addtogroup SMC_Register_Masks SMC Register Masks
AnnaBridge 171:3a7713b1edbc 2813 * @{
AnnaBridge 171:3a7713b1edbc 2814 */
AnnaBridge 171:3a7713b1edbc 2815
AnnaBridge 171:3a7713b1edbc 2816 /* PMPROT Bit Fields */
AnnaBridge 171:3a7713b1edbc 2817 #define SMC_PMPROT_AVLLS_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2818 #define SMC_PMPROT_AVLLS_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2819 #define SMC_PMPROT_ALLS_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2820 #define SMC_PMPROT_ALLS_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2821 #define SMC_PMPROT_AVLP_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2822 #define SMC_PMPROT_AVLP_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2823 /* PMCTRL Bit Fields */
AnnaBridge 171:3a7713b1edbc 2824 #define SMC_PMCTRL_STOPM_MASK 0x7u
AnnaBridge 171:3a7713b1edbc 2825 #define SMC_PMCTRL_STOPM_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2826 #define SMC_PMCTRL_STOPM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_STOPM_SHIFT))&SMC_PMCTRL_STOPM_MASK)
AnnaBridge 171:3a7713b1edbc 2827 #define SMC_PMCTRL_STOPA_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2828 #define SMC_PMCTRL_STOPA_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2829 #define SMC_PMCTRL_RUNM_MASK 0x60u
AnnaBridge 171:3a7713b1edbc 2830 #define SMC_PMCTRL_RUNM_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2831 #define SMC_PMCTRL_RUNM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_RUNM_SHIFT))&SMC_PMCTRL_RUNM_MASK)
AnnaBridge 171:3a7713b1edbc 2832 /* STOPCTRL Bit Fields */
AnnaBridge 171:3a7713b1edbc 2833 #define SMC_STOPCTRL_VLLSM_MASK 0x7u
AnnaBridge 171:3a7713b1edbc 2834 #define SMC_STOPCTRL_VLLSM_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2835 #define SMC_STOPCTRL_VLLSM(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_VLLSM_SHIFT))&SMC_STOPCTRL_VLLSM_MASK)
AnnaBridge 171:3a7713b1edbc 2836 #define SMC_STOPCTRL_PORPO_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2837 #define SMC_STOPCTRL_PORPO_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2838 #define SMC_STOPCTRL_PSTOPO_MASK 0xC0u
AnnaBridge 171:3a7713b1edbc 2839 #define SMC_STOPCTRL_PSTOPO_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2840 #define SMC_STOPCTRL_PSTOPO(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_PSTOPO_SHIFT))&SMC_STOPCTRL_PSTOPO_MASK)
AnnaBridge 171:3a7713b1edbc 2841 /* PMSTAT Bit Fields */
AnnaBridge 171:3a7713b1edbc 2842 #define SMC_PMSTAT_PMSTAT_MASK 0x7Fu
AnnaBridge 171:3a7713b1edbc 2843 #define SMC_PMSTAT_PMSTAT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2844 #define SMC_PMSTAT_PMSTAT(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMSTAT_PMSTAT_SHIFT))&SMC_PMSTAT_PMSTAT_MASK)
AnnaBridge 171:3a7713b1edbc 2845
AnnaBridge 171:3a7713b1edbc 2846 /**
AnnaBridge 171:3a7713b1edbc 2847 * @}
AnnaBridge 171:3a7713b1edbc 2848 */ /* end of group SMC_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2849
AnnaBridge 171:3a7713b1edbc 2850
AnnaBridge 171:3a7713b1edbc 2851 /* SMC - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2852 /** Peripheral SMC base address */
AnnaBridge 171:3a7713b1edbc 2853 #define SMC_BASE (0x4007E000u)
AnnaBridge 171:3a7713b1edbc 2854 /** Peripheral SMC base pointer */
AnnaBridge 171:3a7713b1edbc 2855 #define SMC ((SMC_Type *)SMC_BASE)
AnnaBridge 171:3a7713b1edbc 2856 /** Array initializer of SMC peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2857 #define SMC_BASES { SMC }
AnnaBridge 171:3a7713b1edbc 2858
AnnaBridge 171:3a7713b1edbc 2859 /**
AnnaBridge 171:3a7713b1edbc 2860 * @}
AnnaBridge 171:3a7713b1edbc 2861 */ /* end of group SMC_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2862
AnnaBridge 171:3a7713b1edbc 2863
AnnaBridge 171:3a7713b1edbc 2864 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2865 -- SPI Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2866 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2867
AnnaBridge 171:3a7713b1edbc 2868 /**
AnnaBridge 171:3a7713b1edbc 2869 * @addtogroup SPI_Peripheral_Access_Layer SPI Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2870 * @{
AnnaBridge 171:3a7713b1edbc 2871 */
AnnaBridge 171:3a7713b1edbc 2872
AnnaBridge 171:3a7713b1edbc 2873 /** SPI - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2874 typedef struct {
AnnaBridge 171:3a7713b1edbc 2875 __IO uint8_t C1; /**< SPI control register 1, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 2876 __IO uint8_t C2; /**< SPI control register 2, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 2877 __IO uint8_t BR; /**< SPI baud rate register, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 2878 __I uint8_t S; /**< SPI status register, offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 2879 uint8_t RESERVED_0[1];
AnnaBridge 171:3a7713b1edbc 2880 __IO uint8_t D; /**< SPI data register, offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 2881 uint8_t RESERVED_1[1];
AnnaBridge 171:3a7713b1edbc 2882 __IO uint8_t M; /**< SPI match register, offset: 0x7 */
AnnaBridge 171:3a7713b1edbc 2883 } SPI_Type;
AnnaBridge 171:3a7713b1edbc 2884
AnnaBridge 171:3a7713b1edbc 2885 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2886 -- SPI Register Masks
AnnaBridge 171:3a7713b1edbc 2887 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2888
AnnaBridge 171:3a7713b1edbc 2889 /**
AnnaBridge 171:3a7713b1edbc 2890 * @addtogroup SPI_Register_Masks SPI Register Masks
AnnaBridge 171:3a7713b1edbc 2891 * @{
AnnaBridge 171:3a7713b1edbc 2892 */
AnnaBridge 171:3a7713b1edbc 2893
AnnaBridge 171:3a7713b1edbc 2894 /* C1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2895 #define SPI_C1_LSBFE_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2896 #define SPI_C1_LSBFE_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2897 #define SPI_C1_SSOE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2898 #define SPI_C1_SSOE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2899 #define SPI_C1_CPHA_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2900 #define SPI_C1_CPHA_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2901 #define SPI_C1_CPOL_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2902 #define SPI_C1_CPOL_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2903 #define SPI_C1_MSTR_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2904 #define SPI_C1_MSTR_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2905 #define SPI_C1_SPTIE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2906 #define SPI_C1_SPTIE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2907 #define SPI_C1_SPE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 2908 #define SPI_C1_SPE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2909 #define SPI_C1_SPIE_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2910 #define SPI_C1_SPIE_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2911 /* C2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 2912 #define SPI_C2_SPC0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 2913 #define SPI_C2_SPC0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2914 #define SPI_C2_SPISWAI_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 2915 #define SPI_C2_SPISWAI_SHIFT 1
AnnaBridge 171:3a7713b1edbc 2916 #define SPI_C2_RXDMAE_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 2917 #define SPI_C2_RXDMAE_SHIFT 2
AnnaBridge 171:3a7713b1edbc 2918 #define SPI_C2_BIDIROE_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 2919 #define SPI_C2_BIDIROE_SHIFT 3
AnnaBridge 171:3a7713b1edbc 2920 #define SPI_C2_MODFEN_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2921 #define SPI_C2_MODFEN_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2922 #define SPI_C2_TXDMAE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2923 #define SPI_C2_TXDMAE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2924 #define SPI_C2_SPMIE_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2925 #define SPI_C2_SPMIE_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2926 /* BR Bit Fields */
AnnaBridge 171:3a7713b1edbc 2927 #define SPI_BR_SPR_MASK 0xFu
AnnaBridge 171:3a7713b1edbc 2928 #define SPI_BR_SPR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2929 #define SPI_BR_SPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPR_SHIFT))&SPI_BR_SPR_MASK)
AnnaBridge 171:3a7713b1edbc 2930 #define SPI_BR_SPPR_MASK 0x70u
AnnaBridge 171:3a7713b1edbc 2931 #define SPI_BR_SPPR_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2932 #define SPI_BR_SPPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPPR_SHIFT))&SPI_BR_SPPR_MASK)
AnnaBridge 171:3a7713b1edbc 2933 /* S Bit Fields */
AnnaBridge 171:3a7713b1edbc 2934 #define SPI_S_MODF_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 2935 #define SPI_S_MODF_SHIFT 4
AnnaBridge 171:3a7713b1edbc 2936 #define SPI_S_SPTEF_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 2937 #define SPI_S_SPTEF_SHIFT 5
AnnaBridge 171:3a7713b1edbc 2938 #define SPI_S_SPMF_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 2939 #define SPI_S_SPMF_SHIFT 6
AnnaBridge 171:3a7713b1edbc 2940 #define SPI_S_SPRF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 2941 #define SPI_S_SPRF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 2942 /* D Bit Fields */
AnnaBridge 171:3a7713b1edbc 2943 #define SPI_D_Bits_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 2944 #define SPI_D_Bits_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2945 #define SPI_D_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_D_Bits_SHIFT))&SPI_D_Bits_MASK)
AnnaBridge 171:3a7713b1edbc 2946 /* M Bit Fields */
AnnaBridge 171:3a7713b1edbc 2947 #define SPI_M_Bits_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 2948 #define SPI_M_Bits_SHIFT 0
AnnaBridge 171:3a7713b1edbc 2949 #define SPI_M_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_M_Bits_SHIFT))&SPI_M_Bits_MASK)
AnnaBridge 171:3a7713b1edbc 2950
AnnaBridge 171:3a7713b1edbc 2951 /**
AnnaBridge 171:3a7713b1edbc 2952 * @}
AnnaBridge 171:3a7713b1edbc 2953 */ /* end of group SPI_Register_Masks */
AnnaBridge 171:3a7713b1edbc 2954
AnnaBridge 171:3a7713b1edbc 2955
AnnaBridge 171:3a7713b1edbc 2956 /* SPI - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 2957 /** Peripheral SPI0 base address */
AnnaBridge 171:3a7713b1edbc 2958 #define SPI0_BASE (0x40076000u)
AnnaBridge 171:3a7713b1edbc 2959 /** Peripheral SPI0 base pointer */
AnnaBridge 171:3a7713b1edbc 2960 #define SPI0 ((SPI_Type *)SPI0_BASE)
AnnaBridge 171:3a7713b1edbc 2961 /** Array initializer of SPI peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 2962 #define SPI_BASES { SPI0 }
AnnaBridge 171:3a7713b1edbc 2963
AnnaBridge 171:3a7713b1edbc 2964 /**
AnnaBridge 171:3a7713b1edbc 2965 * @}
AnnaBridge 171:3a7713b1edbc 2966 */ /* end of group SPI_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 2967
AnnaBridge 171:3a7713b1edbc 2968
AnnaBridge 171:3a7713b1edbc 2969 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2970 -- TPM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2971 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2972
AnnaBridge 171:3a7713b1edbc 2973 /**
AnnaBridge 171:3a7713b1edbc 2974 * @addtogroup TPM_Peripheral_Access_Layer TPM Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 2975 * @{
AnnaBridge 171:3a7713b1edbc 2976 */
AnnaBridge 171:3a7713b1edbc 2977
AnnaBridge 171:3a7713b1edbc 2978 /** TPM - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 2979 typedef struct {
AnnaBridge 171:3a7713b1edbc 2980 __IO uint32_t SC; /**< Status and Control, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 2981 __IO uint32_t CNT; /**< Counter, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 2982 __IO uint32_t MOD; /**< Modulo, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 2983 struct { /* offset: 0xC, array step: 0x8 */
AnnaBridge 171:3a7713b1edbc 2984 __IO uint32_t CnSC; /**< Channel (n) Status and Control, array offset: 0xC, array step: 0x8 */
AnnaBridge 171:3a7713b1edbc 2985 __IO uint32_t CnV; /**< Channel (n) Value, array offset: 0x10, array step: 0x8 */
AnnaBridge 171:3a7713b1edbc 2986 } CONTROLS[6];
AnnaBridge 171:3a7713b1edbc 2987 uint8_t RESERVED_0[20];
AnnaBridge 171:3a7713b1edbc 2988 __IO uint32_t STATUS; /**< Capture and Compare Status, offset: 0x50 */
AnnaBridge 171:3a7713b1edbc 2989 uint8_t RESERVED_1[48];
AnnaBridge 171:3a7713b1edbc 2990 __IO uint32_t CONF; /**< Configuration, offset: 0x84 */
AnnaBridge 171:3a7713b1edbc 2991 } TPM_Type;
AnnaBridge 171:3a7713b1edbc 2992
AnnaBridge 171:3a7713b1edbc 2993 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 2994 -- TPM Register Masks
AnnaBridge 171:3a7713b1edbc 2995 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 2996
AnnaBridge 171:3a7713b1edbc 2997 /**
AnnaBridge 171:3a7713b1edbc 2998 * @addtogroup TPM_Register_Masks TPM Register Masks
AnnaBridge 171:3a7713b1edbc 2999 * @{
AnnaBridge 171:3a7713b1edbc 3000 */
AnnaBridge 171:3a7713b1edbc 3001
AnnaBridge 171:3a7713b1edbc 3002 /* SC Bit Fields */
AnnaBridge 171:3a7713b1edbc 3003 #define TPM_SC_PS_MASK 0x7u
AnnaBridge 171:3a7713b1edbc 3004 #define TPM_SC_PS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3005 #define TPM_SC_PS(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_PS_SHIFT))&TPM_SC_PS_MASK)
AnnaBridge 171:3a7713b1edbc 3006 #define TPM_SC_CMOD_MASK 0x18u
AnnaBridge 171:3a7713b1edbc 3007 #define TPM_SC_CMOD_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3008 #define TPM_SC_CMOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_CMOD_SHIFT))&TPM_SC_CMOD_MASK)
AnnaBridge 171:3a7713b1edbc 3009 #define TPM_SC_CPWMS_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3010 #define TPM_SC_CPWMS_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3011 #define TPM_SC_TOIE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3012 #define TPM_SC_TOIE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3013 #define TPM_SC_TOF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3014 #define TPM_SC_TOF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3015 #define TPM_SC_DMA_MASK 0x100u
AnnaBridge 171:3a7713b1edbc 3016 #define TPM_SC_DMA_SHIFT 8
AnnaBridge 171:3a7713b1edbc 3017 /* CNT Bit Fields */
AnnaBridge 171:3a7713b1edbc 3018 #define TPM_CNT_COUNT_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 3019 #define TPM_CNT_COUNT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3020 #define TPM_CNT_COUNT(x) (((uint32_t)(((uint32_t)(x))<<TPM_CNT_COUNT_SHIFT))&TPM_CNT_COUNT_MASK)
AnnaBridge 171:3a7713b1edbc 3021 /* MOD Bit Fields */
AnnaBridge 171:3a7713b1edbc 3022 #define TPM_MOD_MOD_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 3023 #define TPM_MOD_MOD_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3024 #define TPM_MOD_MOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_MOD_MOD_SHIFT))&TPM_MOD_MOD_MASK)
AnnaBridge 171:3a7713b1edbc 3025 /* CnSC Bit Fields */
AnnaBridge 171:3a7713b1edbc 3026 #define TPM_CnSC_DMA_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3027 #define TPM_CnSC_DMA_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3028 #define TPM_CnSC_ELSA_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3029 #define TPM_CnSC_ELSA_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3030 #define TPM_CnSC_ELSB_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3031 #define TPM_CnSC_ELSB_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3032 #define TPM_CnSC_MSA_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3033 #define TPM_CnSC_MSA_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3034 #define TPM_CnSC_MSB_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3035 #define TPM_CnSC_MSB_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3036 #define TPM_CnSC_CHIE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3037 #define TPM_CnSC_CHIE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3038 #define TPM_CnSC_CHF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3039 #define TPM_CnSC_CHF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3040 /* CnV Bit Fields */
AnnaBridge 171:3a7713b1edbc 3041 #define TPM_CnV_VAL_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 3042 #define TPM_CnV_VAL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3043 #define TPM_CnV_VAL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnV_VAL_SHIFT))&TPM_CnV_VAL_MASK)
AnnaBridge 171:3a7713b1edbc 3044 /* STATUS Bit Fields */
AnnaBridge 171:3a7713b1edbc 3045 #define TPM_STATUS_CH0F_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3046 #define TPM_STATUS_CH0F_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3047 #define TPM_STATUS_CH1F_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3048 #define TPM_STATUS_CH1F_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3049 #define TPM_STATUS_CH2F_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3050 #define TPM_STATUS_CH2F_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3051 #define TPM_STATUS_CH3F_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3052 #define TPM_STATUS_CH3F_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3053 #define TPM_STATUS_CH4F_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3054 #define TPM_STATUS_CH4F_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3055 #define TPM_STATUS_CH5F_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3056 #define TPM_STATUS_CH5F_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3057 #define TPM_STATUS_TOF_MASK 0x100u
AnnaBridge 171:3a7713b1edbc 3058 #define TPM_STATUS_TOF_SHIFT 8
AnnaBridge 171:3a7713b1edbc 3059 /* CONF Bit Fields */
AnnaBridge 171:3a7713b1edbc 3060 #define TPM_CONF_DOZEEN_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3061 #define TPM_CONF_DOZEEN_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3062 #define TPM_CONF_DBGMODE_MASK 0xC0u
AnnaBridge 171:3a7713b1edbc 3063 #define TPM_CONF_DBGMODE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3064 #define TPM_CONF_DBGMODE(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_DBGMODE_SHIFT))&TPM_CONF_DBGMODE_MASK)
AnnaBridge 171:3a7713b1edbc 3065 #define TPM_CONF_GTBEEN_MASK 0x200u
AnnaBridge 171:3a7713b1edbc 3066 #define TPM_CONF_GTBEEN_SHIFT 9
AnnaBridge 171:3a7713b1edbc 3067 #define TPM_CONF_CSOT_MASK 0x10000u
AnnaBridge 171:3a7713b1edbc 3068 #define TPM_CONF_CSOT_SHIFT 16
AnnaBridge 171:3a7713b1edbc 3069 #define TPM_CONF_CSOO_MASK 0x20000u
AnnaBridge 171:3a7713b1edbc 3070 #define TPM_CONF_CSOO_SHIFT 17
AnnaBridge 171:3a7713b1edbc 3071 #define TPM_CONF_CROT_MASK 0x40000u
AnnaBridge 171:3a7713b1edbc 3072 #define TPM_CONF_CROT_SHIFT 18
AnnaBridge 171:3a7713b1edbc 3073 #define TPM_CONF_TRGSEL_MASK 0xF000000u
AnnaBridge 171:3a7713b1edbc 3074 #define TPM_CONF_TRGSEL_SHIFT 24
AnnaBridge 171:3a7713b1edbc 3075 #define TPM_CONF_TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_TRGSEL_SHIFT))&TPM_CONF_TRGSEL_MASK)
AnnaBridge 171:3a7713b1edbc 3076
AnnaBridge 171:3a7713b1edbc 3077 /**
AnnaBridge 171:3a7713b1edbc 3078 * @}
AnnaBridge 171:3a7713b1edbc 3079 */ /* end of group TPM_Register_Masks */
AnnaBridge 171:3a7713b1edbc 3080
AnnaBridge 171:3a7713b1edbc 3081
AnnaBridge 171:3a7713b1edbc 3082 /* TPM - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 3083 /** Peripheral TPM0 base address */
AnnaBridge 171:3a7713b1edbc 3084 #define TPM0_BASE (0x40038000u)
AnnaBridge 171:3a7713b1edbc 3085 /** Peripheral TPM0 base pointer */
AnnaBridge 171:3a7713b1edbc 3086 #define TPM0 ((TPM_Type *)TPM0_BASE)
AnnaBridge 171:3a7713b1edbc 3087 /** Peripheral TPM1 base address */
AnnaBridge 171:3a7713b1edbc 3088 #define TPM1_BASE (0x40039000u)
AnnaBridge 171:3a7713b1edbc 3089 /** Peripheral TPM1 base pointer */
AnnaBridge 171:3a7713b1edbc 3090 #define TPM1 ((TPM_Type *)TPM1_BASE)
AnnaBridge 171:3a7713b1edbc 3091 /** Array initializer of TPM peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 3092 #define TPM_BASES { TPM0, TPM1 }
AnnaBridge 171:3a7713b1edbc 3093
AnnaBridge 171:3a7713b1edbc 3094 /**
AnnaBridge 171:3a7713b1edbc 3095 * @}
AnnaBridge 171:3a7713b1edbc 3096 */ /* end of group TPM_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 3097
AnnaBridge 171:3a7713b1edbc 3098
AnnaBridge 171:3a7713b1edbc 3099 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 3100 -- TSI Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 3101 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 3102
AnnaBridge 171:3a7713b1edbc 3103 /**
AnnaBridge 171:3a7713b1edbc 3104 * @addtogroup TSI_Peripheral_Access_Layer TSI Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 3105 * @{
AnnaBridge 171:3a7713b1edbc 3106 */
AnnaBridge 171:3a7713b1edbc 3107
AnnaBridge 171:3a7713b1edbc 3108 /** TSI - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 3109 typedef struct {
AnnaBridge 171:3a7713b1edbc 3110 __IO uint32_t GENCS; /**< TSI General Control and Status Register, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 3111 __IO uint32_t DATA; /**< TSI DATA Register, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 3112 __IO uint32_t TSHD; /**< TSI Threshold Register, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 3113 } TSI_Type;
AnnaBridge 171:3a7713b1edbc 3114
AnnaBridge 171:3a7713b1edbc 3115 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 3116 -- TSI Register Masks
AnnaBridge 171:3a7713b1edbc 3117 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 3118
AnnaBridge 171:3a7713b1edbc 3119 /**
AnnaBridge 171:3a7713b1edbc 3120 * @addtogroup TSI_Register_Masks TSI Register Masks
AnnaBridge 171:3a7713b1edbc 3121 * @{
AnnaBridge 171:3a7713b1edbc 3122 */
AnnaBridge 171:3a7713b1edbc 3123
AnnaBridge 171:3a7713b1edbc 3124 /* GENCS Bit Fields */
AnnaBridge 171:3a7713b1edbc 3125 #define TSI_GENCS_CURSW_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3126 #define TSI_GENCS_CURSW_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3127 #define TSI_GENCS_EOSF_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3128 #define TSI_GENCS_EOSF_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3129 #define TSI_GENCS_SCNIP_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3130 #define TSI_GENCS_SCNIP_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3131 #define TSI_GENCS_STM_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3132 #define TSI_GENCS_STM_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3133 #define TSI_GENCS_STPE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3134 #define TSI_GENCS_STPE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3135 #define TSI_GENCS_TSIIEN_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3136 #define TSI_GENCS_TSIIEN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3137 #define TSI_GENCS_TSIEN_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3138 #define TSI_GENCS_TSIEN_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3139 #define TSI_GENCS_NSCN_MASK 0x1F00u
AnnaBridge 171:3a7713b1edbc 3140 #define TSI_GENCS_NSCN_SHIFT 8
AnnaBridge 171:3a7713b1edbc 3141 #define TSI_GENCS_NSCN(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_NSCN_SHIFT))&TSI_GENCS_NSCN_MASK)
AnnaBridge 171:3a7713b1edbc 3142 #define TSI_GENCS_PS_MASK 0xE000u
AnnaBridge 171:3a7713b1edbc 3143 #define TSI_GENCS_PS_SHIFT 13
AnnaBridge 171:3a7713b1edbc 3144 #define TSI_GENCS_PS(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_PS_SHIFT))&TSI_GENCS_PS_MASK)
AnnaBridge 171:3a7713b1edbc 3145 #define TSI_GENCS_EXTCHRG_MASK 0x70000u
AnnaBridge 171:3a7713b1edbc 3146 #define TSI_GENCS_EXTCHRG_SHIFT 16
AnnaBridge 171:3a7713b1edbc 3147 #define TSI_GENCS_EXTCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_EXTCHRG_SHIFT))&TSI_GENCS_EXTCHRG_MASK)
AnnaBridge 171:3a7713b1edbc 3148 #define TSI_GENCS_DVOLT_MASK 0x180000u
AnnaBridge 171:3a7713b1edbc 3149 #define TSI_GENCS_DVOLT_SHIFT 19
AnnaBridge 171:3a7713b1edbc 3150 #define TSI_GENCS_DVOLT(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_DVOLT_SHIFT))&TSI_GENCS_DVOLT_MASK)
AnnaBridge 171:3a7713b1edbc 3151 #define TSI_GENCS_REFCHRG_MASK 0xE00000u
AnnaBridge 171:3a7713b1edbc 3152 #define TSI_GENCS_REFCHRG_SHIFT 21
AnnaBridge 171:3a7713b1edbc 3153 #define TSI_GENCS_REFCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_REFCHRG_SHIFT))&TSI_GENCS_REFCHRG_MASK)
AnnaBridge 171:3a7713b1edbc 3154 #define TSI_GENCS_MODE_MASK 0xF000000u
AnnaBridge 171:3a7713b1edbc 3155 #define TSI_GENCS_MODE_SHIFT 24
AnnaBridge 171:3a7713b1edbc 3156 #define TSI_GENCS_MODE(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_MODE_SHIFT))&TSI_GENCS_MODE_MASK)
AnnaBridge 171:3a7713b1edbc 3157 #define TSI_GENCS_ESOR_MASK 0x10000000u
AnnaBridge 171:3a7713b1edbc 3158 #define TSI_GENCS_ESOR_SHIFT 28
AnnaBridge 171:3a7713b1edbc 3159 #define TSI_GENCS_OUTRGF_MASK 0x80000000u
AnnaBridge 171:3a7713b1edbc 3160 #define TSI_GENCS_OUTRGF_SHIFT 31
AnnaBridge 171:3a7713b1edbc 3161 /* DATA Bit Fields */
AnnaBridge 171:3a7713b1edbc 3162 #define TSI_DATA_TSICNT_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 3163 #define TSI_DATA_TSICNT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3164 #define TSI_DATA_TSICNT(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICNT_SHIFT))&TSI_DATA_TSICNT_MASK)
AnnaBridge 171:3a7713b1edbc 3165 #define TSI_DATA_SWTS_MASK 0x400000u
AnnaBridge 171:3a7713b1edbc 3166 #define TSI_DATA_SWTS_SHIFT 22
AnnaBridge 171:3a7713b1edbc 3167 #define TSI_DATA_DMAEN_MASK 0x800000u
AnnaBridge 171:3a7713b1edbc 3168 #define TSI_DATA_DMAEN_SHIFT 23
AnnaBridge 171:3a7713b1edbc 3169 #define TSI_DATA_TSICH_MASK 0xF0000000u
AnnaBridge 171:3a7713b1edbc 3170 #define TSI_DATA_TSICH_SHIFT 28
AnnaBridge 171:3a7713b1edbc 3171 #define TSI_DATA_TSICH(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICH_SHIFT))&TSI_DATA_TSICH_MASK)
AnnaBridge 171:3a7713b1edbc 3172 /* TSHD Bit Fields */
AnnaBridge 171:3a7713b1edbc 3173 #define TSI_TSHD_THRESL_MASK 0xFFFFu
AnnaBridge 171:3a7713b1edbc 3174 #define TSI_TSHD_THRESL_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3175 #define TSI_TSHD_THRESL(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESL_SHIFT))&TSI_TSHD_THRESL_MASK)
AnnaBridge 171:3a7713b1edbc 3176 #define TSI_TSHD_THRESH_MASK 0xFFFF0000u
AnnaBridge 171:3a7713b1edbc 3177 #define TSI_TSHD_THRESH_SHIFT 16
AnnaBridge 171:3a7713b1edbc 3178 #define TSI_TSHD_THRESH(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESH_SHIFT))&TSI_TSHD_THRESH_MASK)
AnnaBridge 171:3a7713b1edbc 3179
AnnaBridge 171:3a7713b1edbc 3180 /**
AnnaBridge 171:3a7713b1edbc 3181 * @}
AnnaBridge 171:3a7713b1edbc 3182 */ /* end of group TSI_Register_Masks */
AnnaBridge 171:3a7713b1edbc 3183
AnnaBridge 171:3a7713b1edbc 3184
AnnaBridge 171:3a7713b1edbc 3185 /* TSI - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 3186 /** Peripheral TSI0 base address */
AnnaBridge 171:3a7713b1edbc 3187 #define TSI0_BASE (0x40045000u)
AnnaBridge 171:3a7713b1edbc 3188 /** Peripheral TSI0 base pointer */
AnnaBridge 171:3a7713b1edbc 3189 #define TSI0 ((TSI_Type *)TSI0_BASE)
AnnaBridge 171:3a7713b1edbc 3190 /** Array initializer of TSI peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 3191 #define TSI_BASES { TSI0 }
AnnaBridge 171:3a7713b1edbc 3192
AnnaBridge 171:3a7713b1edbc 3193 /**
AnnaBridge 171:3a7713b1edbc 3194 * @}
AnnaBridge 171:3a7713b1edbc 3195 */ /* end of group TSI_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 3196
AnnaBridge 171:3a7713b1edbc 3197
AnnaBridge 171:3a7713b1edbc 3198 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 3199 -- UART0 Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 3200 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 3201
AnnaBridge 171:3a7713b1edbc 3202 /**
AnnaBridge 171:3a7713b1edbc 3203 * @addtogroup UART0_Peripheral_Access_Layer UART0 Peripheral Access Layer
AnnaBridge 171:3a7713b1edbc 3204 * @{
AnnaBridge 171:3a7713b1edbc 3205 */
AnnaBridge 171:3a7713b1edbc 3206
AnnaBridge 171:3a7713b1edbc 3207 /** UART0 - Register Layout Typedef */
AnnaBridge 171:3a7713b1edbc 3208 typedef struct {
AnnaBridge 171:3a7713b1edbc 3209 __IO uint8_t BDH; /**< UART Baud Rate Register High, offset: 0x0 */
AnnaBridge 171:3a7713b1edbc 3210 __IO uint8_t BDL; /**< UART Baud Rate Register Low, offset: 0x1 */
AnnaBridge 171:3a7713b1edbc 3211 __IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
AnnaBridge 171:3a7713b1edbc 3212 __IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
AnnaBridge 171:3a7713b1edbc 3213 __IO uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
AnnaBridge 171:3a7713b1edbc 3214 __IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
AnnaBridge 171:3a7713b1edbc 3215 __IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
AnnaBridge 171:3a7713b1edbc 3216 __IO uint8_t D; /**< UART Data Register, offset: 0x7 */
AnnaBridge 171:3a7713b1edbc 3217 __IO uint8_t MA1; /**< UART Match Address Registers 1, offset: 0x8 */
AnnaBridge 171:3a7713b1edbc 3218 __IO uint8_t MA2; /**< UART Match Address Registers 2, offset: 0x9 */
AnnaBridge 171:3a7713b1edbc 3219 __IO uint8_t C4; /**< UART Control Register 4, offset: 0xA */
AnnaBridge 171:3a7713b1edbc 3220 __IO uint8_t C5; /**< UART Control Register 5, offset: 0xB */
AnnaBridge 171:3a7713b1edbc 3221 } UART0_Type;
AnnaBridge 171:3a7713b1edbc 3222
AnnaBridge 171:3a7713b1edbc 3223 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 3224 -- UART0 Register Masks
AnnaBridge 171:3a7713b1edbc 3225 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 3226
AnnaBridge 171:3a7713b1edbc 3227 /**
AnnaBridge 171:3a7713b1edbc 3228 * @addtogroup UART0_Register_Masks UART0 Register Masks
AnnaBridge 171:3a7713b1edbc 3229 * @{
AnnaBridge 171:3a7713b1edbc 3230 */
AnnaBridge 171:3a7713b1edbc 3231
AnnaBridge 171:3a7713b1edbc 3232 /* BDH Bit Fields */
AnnaBridge 171:3a7713b1edbc 3233 #define UART0_BDH_SBR_MASK 0x1Fu
AnnaBridge 171:3a7713b1edbc 3234 #define UART0_BDH_SBR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3235 #define UART0_BDH_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDH_SBR_SHIFT))&UART0_BDH_SBR_MASK)
AnnaBridge 171:3a7713b1edbc 3236 #define UART0_BDH_SBNS_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3237 #define UART0_BDH_SBNS_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3238 #define UART0_BDH_RXEDGIE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3239 #define UART0_BDH_RXEDGIE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3240 #define UART0_BDH_LBKDIE_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3241 #define UART0_BDH_LBKDIE_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3242 /* BDL Bit Fields */
AnnaBridge 171:3a7713b1edbc 3243 #define UART0_BDL_SBR_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 3244 #define UART0_BDL_SBR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3245 #define UART0_BDL_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDL_SBR_SHIFT))&UART0_BDL_SBR_MASK)
AnnaBridge 171:3a7713b1edbc 3246 /* C1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3247 #define UART0_C1_PT_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3248 #define UART0_C1_PT_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3249 #define UART0_C1_PE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3250 #define UART0_C1_PE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3251 #define UART0_C1_ILT_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3252 #define UART0_C1_ILT_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3253 #define UART0_C1_WAKE_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3254 #define UART0_C1_WAKE_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3255 #define UART0_C1_M_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3256 #define UART0_C1_M_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3257 #define UART0_C1_RSRC_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3258 #define UART0_C1_RSRC_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3259 #define UART0_C1_DOZEEN_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3260 #define UART0_C1_DOZEEN_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3261 #define UART0_C1_LOOPS_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3262 #define UART0_C1_LOOPS_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3263 /* C2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3264 #define UART0_C2_SBK_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3265 #define UART0_C2_SBK_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3266 #define UART0_C2_RWU_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3267 #define UART0_C2_RWU_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3268 #define UART0_C2_RE_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3269 #define UART0_C2_RE_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3270 #define UART0_C2_TE_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3271 #define UART0_C2_TE_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3272 #define UART0_C2_ILIE_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3273 #define UART0_C2_ILIE_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3274 #define UART0_C2_RIE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3275 #define UART0_C2_RIE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3276 #define UART0_C2_TCIE_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3277 #define UART0_C2_TCIE_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3278 #define UART0_C2_TIE_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3279 #define UART0_C2_TIE_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3280 /* S1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3281 #define UART0_S1_PF_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3282 #define UART0_S1_PF_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3283 #define UART0_S1_FE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3284 #define UART0_S1_FE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3285 #define UART0_S1_NF_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3286 #define UART0_S1_NF_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3287 #define UART0_S1_OR_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3288 #define UART0_S1_OR_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3289 #define UART0_S1_IDLE_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3290 #define UART0_S1_IDLE_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3291 #define UART0_S1_RDRF_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3292 #define UART0_S1_RDRF_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3293 #define UART0_S1_TC_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3294 #define UART0_S1_TC_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3295 #define UART0_S1_TDRE_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3296 #define UART0_S1_TDRE_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3297 /* S2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3298 #define UART0_S2_RAF_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3299 #define UART0_S2_RAF_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3300 #define UART0_S2_LBKDE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3301 #define UART0_S2_LBKDE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3302 #define UART0_S2_BRK13_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3303 #define UART0_S2_BRK13_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3304 #define UART0_S2_RWUID_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3305 #define UART0_S2_RWUID_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3306 #define UART0_S2_RXINV_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3307 #define UART0_S2_RXINV_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3308 #define UART0_S2_MSBF_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3309 #define UART0_S2_MSBF_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3310 #define UART0_S2_RXEDGIF_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3311 #define UART0_S2_RXEDGIF_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3312 #define UART0_S2_LBKDIF_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3313 #define UART0_S2_LBKDIF_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3314 /* C3 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3315 #define UART0_C3_PEIE_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3316 #define UART0_C3_PEIE_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3317 #define UART0_C3_FEIE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3318 #define UART0_C3_FEIE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3319 #define UART0_C3_NEIE_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3320 #define UART0_C3_NEIE_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3321 #define UART0_C3_ORIE_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3322 #define UART0_C3_ORIE_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3323 #define UART0_C3_TXINV_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3324 #define UART0_C3_TXINV_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3325 #define UART0_C3_TXDIR_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3326 #define UART0_C3_TXDIR_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3327 #define UART0_C3_R9T8_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3328 #define UART0_C3_R9T8_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3329 #define UART0_C3_R8T9_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3330 #define UART0_C3_R8T9_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3331 /* D Bit Fields */
AnnaBridge 171:3a7713b1edbc 3332 #define UART0_D_R0T0_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3333 #define UART0_D_R0T0_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3334 #define UART0_D_R1T1_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3335 #define UART0_D_R1T1_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3336 #define UART0_D_R2T2_MASK 0x4u
AnnaBridge 171:3a7713b1edbc 3337 #define UART0_D_R2T2_SHIFT 2
AnnaBridge 171:3a7713b1edbc 3338 #define UART0_D_R3T3_MASK 0x8u
AnnaBridge 171:3a7713b1edbc 3339 #define UART0_D_R3T3_SHIFT 3
AnnaBridge 171:3a7713b1edbc 3340 #define UART0_D_R4T4_MASK 0x10u
AnnaBridge 171:3a7713b1edbc 3341 #define UART0_D_R4T4_SHIFT 4
AnnaBridge 171:3a7713b1edbc 3342 #define UART0_D_R5T5_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3343 #define UART0_D_R5T5_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3344 #define UART0_D_R6T6_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3345 #define UART0_D_R6T6_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3346 #define UART0_D_R7T7_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3347 #define UART0_D_R7T7_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3348 /* MA1 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3349 #define UART0_MA1_MA_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 3350 #define UART0_MA1_MA_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3351 #define UART0_MA1_MA(x) (((uint8_t)(((uint8_t)(x))<<UART0_MA1_MA_SHIFT))&UART0_MA1_MA_MASK)
AnnaBridge 171:3a7713b1edbc 3352 /* MA2 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3353 #define UART0_MA2_MA_MASK 0xFFu
AnnaBridge 171:3a7713b1edbc 3354 #define UART0_MA2_MA_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3355 #define UART0_MA2_MA(x) (((uint8_t)(((uint8_t)(x))<<UART0_MA2_MA_SHIFT))&UART0_MA2_MA_MASK)
AnnaBridge 171:3a7713b1edbc 3356 /* C4 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3357 #define UART0_C4_OSR_MASK 0x1Fu
AnnaBridge 171:3a7713b1edbc 3358 #define UART0_C4_OSR_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3359 #define UART0_C4_OSR(x) (((uint8_t)(((uint8_t)(x))<<UART0_C4_OSR_SHIFT))&UART0_C4_OSR_MASK)
AnnaBridge 171:3a7713b1edbc 3360 #define UART0_C4_M10_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3361 #define UART0_C4_M10_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3362 #define UART0_C4_MAEN2_MASK 0x40u
AnnaBridge 171:3a7713b1edbc 3363 #define UART0_C4_MAEN2_SHIFT 6
AnnaBridge 171:3a7713b1edbc 3364 #define UART0_C4_MAEN1_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3365 #define UART0_C4_MAEN1_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3366 /* C5 Bit Fields */
AnnaBridge 171:3a7713b1edbc 3367 #define UART0_C5_RESYNCDIS_MASK 0x1u
AnnaBridge 171:3a7713b1edbc 3368 #define UART0_C5_RESYNCDIS_SHIFT 0
AnnaBridge 171:3a7713b1edbc 3369 #define UART0_C5_BOTHEDGE_MASK 0x2u
AnnaBridge 171:3a7713b1edbc 3370 #define UART0_C5_BOTHEDGE_SHIFT 1
AnnaBridge 171:3a7713b1edbc 3371 #define UART0_C5_RDMAE_MASK 0x20u
AnnaBridge 171:3a7713b1edbc 3372 #define UART0_C5_RDMAE_SHIFT 5
AnnaBridge 171:3a7713b1edbc 3373 #define UART0_C5_TDMAE_MASK 0x80u
AnnaBridge 171:3a7713b1edbc 3374 #define UART0_C5_TDMAE_SHIFT 7
AnnaBridge 171:3a7713b1edbc 3375
AnnaBridge 171:3a7713b1edbc 3376 /**
AnnaBridge 171:3a7713b1edbc 3377 * @}
AnnaBridge 171:3a7713b1edbc 3378 */ /* end of group UART0_Register_Masks */
AnnaBridge 171:3a7713b1edbc 3379
AnnaBridge 171:3a7713b1edbc 3380
AnnaBridge 171:3a7713b1edbc 3381 /* UART0 - Peripheral instance base addresses */
AnnaBridge 171:3a7713b1edbc 3382 /** Peripheral UART0 base address */
AnnaBridge 171:3a7713b1edbc 3383 #define UART0_BASE (0x4006A000u)
AnnaBridge 171:3a7713b1edbc 3384 /** Peripheral UART0 base pointer */
AnnaBridge 171:3a7713b1edbc 3385 #define UART0 ((UART0_Type *)UART0_BASE)
AnnaBridge 171:3a7713b1edbc 3386 /** Array initializer of UART0 peripheral base pointers */
AnnaBridge 171:3a7713b1edbc 3387 #define UART0_BASES { UART0 }
AnnaBridge 171:3a7713b1edbc 3388
AnnaBridge 171:3a7713b1edbc 3389 /**
AnnaBridge 171:3a7713b1edbc 3390 * @}
AnnaBridge 171:3a7713b1edbc 3391 */ /* end of group UART0_Peripheral_Access_Layer */
AnnaBridge 171:3a7713b1edbc 3392
AnnaBridge 171:3a7713b1edbc 3393
AnnaBridge 171:3a7713b1edbc 3394 /*
AnnaBridge 171:3a7713b1edbc 3395 ** End of section using anonymous unions
AnnaBridge 171:3a7713b1edbc 3396 */
AnnaBridge 171:3a7713b1edbc 3397
AnnaBridge 171:3a7713b1edbc 3398 #if defined(__ARMCC_VERSION)
AnnaBridge 171:3a7713b1edbc 3399 #pragma pop
AnnaBridge 171:3a7713b1edbc 3400 #elif defined(__CWCC__)
AnnaBridge 171:3a7713b1edbc 3401 #pragma pop
AnnaBridge 171:3a7713b1edbc 3402 #elif defined(__GNUC__)
AnnaBridge 171:3a7713b1edbc 3403 /* leave anonymous unions enabled */
AnnaBridge 171:3a7713b1edbc 3404 #elif defined(__IAR_SYSTEMS_ICC__)
AnnaBridge 171:3a7713b1edbc 3405 #pragma language=default
AnnaBridge 171:3a7713b1edbc 3406 #else
AnnaBridge 171:3a7713b1edbc 3407 #error Not supported compiler type
AnnaBridge 171:3a7713b1edbc 3408 #endif
AnnaBridge 171:3a7713b1edbc 3409
AnnaBridge 171:3a7713b1edbc 3410 /**
AnnaBridge 171:3a7713b1edbc 3411 * @}
AnnaBridge 171:3a7713b1edbc 3412 */ /* end of group Peripheral_access_layer */
AnnaBridge 171:3a7713b1edbc 3413
AnnaBridge 171:3a7713b1edbc 3414
AnnaBridge 171:3a7713b1edbc 3415 /* ----------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 3416 -- Backward Compatibility
AnnaBridge 171:3a7713b1edbc 3417 ---------------------------------------------------------------------------- */
AnnaBridge 171:3a7713b1edbc 3418
AnnaBridge 171:3a7713b1edbc 3419 /**
AnnaBridge 171:3a7713b1edbc 3420 * @addtogroup Backward_Compatibility_Symbols Backward Compatibility
AnnaBridge 171:3a7713b1edbc 3421 * @{
AnnaBridge 171:3a7713b1edbc 3422 */
AnnaBridge 171:3a7713b1edbc 3423
AnnaBridge 171:3a7713b1edbc 3424 #define DMA_REQC_ARR_DMAC_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3425 #define DMA_REQC_ARR_DMAC_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3426 #define DMA_REQC_ARR_DMAC(x) This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3427 #define DMA_REQC_ARR_CFSM_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3428 #define DMA_REQC_ARR_CFSM_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3429 #define DMA_REQC0 This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3430 #define DMA_REQC1 This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3431 #define DMA_REQC2 This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3432 #define DMA_REQC3 This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3433 #define MCG_C6_CME0_MASK MCG_C6_CME_MASK
AnnaBridge 171:3a7713b1edbc 3434 #define MCG_C6_CME0_SHIFT MCG_C6_CME_SHIFT
AnnaBridge 171:3a7713b1edbc 3435 #define MCM_MATCR_ATC0_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3436 #define MCM_MATCR_ATC0_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3437 #define MCM_MATCR_ATC0(x) This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3438 #define MCM_MATCR_RO0_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3439 #define MCM_MATCR_RO0_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3440 #define MCM_MATCR_ATC1_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3441 #define MCM_MATCR_ATC1_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3442 #define MCM_MATCR_ATC1(x) This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3443 #define MCM_MATCR_RO1_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3444 #define MCM_MATCR_RO1_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3445 #define MCM_MATCR_ATC2_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3446 #define MCM_MATCR_ATC2_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3447 #define MCM_MATCR_ATC2(x) This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3448 #define MCM_MATCR_RO2_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3449 #define MCM_MATCR_RO2_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3450 #define MCM_MATCR_ATC3_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3451 #define MCM_MATCR_ATC3_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3452 #define MCM_MATCR_ATC3(x) This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3453 #define MCM_MATCR_RO3_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3454 #define MCM_MATCR_RO3_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3455 #define SIM_FCFG2_MAXADDR_MASK SIM_FCFG2_MAXADDR0_MASK
AnnaBridge 171:3a7713b1edbc 3456 #define SIM_FCFG2_MAXADDR_SHIFT SIM_FCFG2_MAXADDR0_SHIFT
AnnaBridge 171:3a7713b1edbc 3457 #define SIM_FCFG2_MAXADDR SIM_FCFG2_MAXADDR0
AnnaBridge 171:3a7713b1edbc 3458 #define SPI_C2_SPLPIE_MASK This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3459 #define SPI_C2_SPLPIE_SHIFT This_symbol_has_been_deprecated
AnnaBridge 171:3a7713b1edbc 3460 #define UARTLP_Type UART0_Type
AnnaBridge 171:3a7713b1edbc 3461 #define UARTLP_BDH_REG UART0_BDH_REG
AnnaBridge 171:3a7713b1edbc 3462 #define UARTLP_BDL_REG UART0_BDL_REG
AnnaBridge 171:3a7713b1edbc 3463 #define UARTLP_C1_REG UART0_C1_REG
AnnaBridge 171:3a7713b1edbc 3464 #define UARTLP_C2_REG UART0_C2_REG
AnnaBridge 171:3a7713b1edbc 3465 #define UARTLP_S1_REG UART0_S1_REG
AnnaBridge 171:3a7713b1edbc 3466 #define UARTLP_S2_REG UART0_S2_REG
AnnaBridge 171:3a7713b1edbc 3467 #define UARTLP_C3_REG UART0_C3_REG
AnnaBridge 171:3a7713b1edbc 3468 #define UARTLP_D_REG UART0_D_REG
AnnaBridge 171:3a7713b1edbc 3469 #define UARTLP_MA1_REG UART0_MA1_REG
AnnaBridge 171:3a7713b1edbc 3470 #define UARTLP_MA2_REG UART0_MA2_REG
AnnaBridge 171:3a7713b1edbc 3471 #define UARTLP_C4_REG UART0_C4_REG
AnnaBridge 171:3a7713b1edbc 3472 #define UARTLP_C5_REG UART0_C5_REG
AnnaBridge 171:3a7713b1edbc 3473 #define UARTLP_BDH_SBR_MASK UART0_BDH_SBR_MASK
AnnaBridge 171:3a7713b1edbc 3474 #define UARTLP_BDH_SBR_SHIFT UART0_BDH_SBR_SHIFT
AnnaBridge 171:3a7713b1edbc 3475 #define UARTLP_BDH_SBR(x) UART0_BDH_SBR(x)
AnnaBridge 171:3a7713b1edbc 3476 #define UARTLP_BDH_SBNS_MASK UART0_BDH_SBNS_MASK
AnnaBridge 171:3a7713b1edbc 3477 #define UARTLP_BDH_SBNS_SHIFT UART0_BDH_SBNS_SHIFT
AnnaBridge 171:3a7713b1edbc 3478 #define UARTLP_BDH_RXEDGIE_MASK UART0_BDH_RXEDGIE_MASK
AnnaBridge 171:3a7713b1edbc 3479 #define UARTLP_BDH_RXEDGIE_SHIFT UART0_BDH_RXEDGIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3480 #define UARTLP_BDH_LBKDIE_MASK UART0_BDH_LBKDIE_MASK
AnnaBridge 171:3a7713b1edbc 3481 #define UARTLP_BDH_LBKDIE_SHIFT UART0_BDH_LBKDIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3482 #define UARTLP_BDL_SBR_MASK UART0_BDL_SBR_MASK
AnnaBridge 171:3a7713b1edbc 3483 #define UARTLP_BDL_SBR_SHIFT UART0_BDL_SBR_SHIFT
AnnaBridge 171:3a7713b1edbc 3484 #define UARTLP_BDL_SBR(x) UART0_BDL_SBR(x)
AnnaBridge 171:3a7713b1edbc 3485 #define UARTLP_C1_PT_MASK UART0_C1_PT_MASK
AnnaBridge 171:3a7713b1edbc 3486 #define UARTLP_C1_PT_SHIFT UART0_C1_PT_SHIFT
AnnaBridge 171:3a7713b1edbc 3487 #define UARTLP_C1_PE_MASK UART0_C1_PE_MASK
AnnaBridge 171:3a7713b1edbc 3488 #define UARTLP_C1_PE_SHIFT UART0_C1_PE_SHIFT
AnnaBridge 171:3a7713b1edbc 3489 #define UARTLP_C1_ILT_MASK UART0_C1_ILT_MASK
AnnaBridge 171:3a7713b1edbc 3490 #define UARTLP_C1_ILT_SHIFT UART0_C1_ILT_SHIFT
AnnaBridge 171:3a7713b1edbc 3491 #define UARTLP_C1_WAKE_MASK UART0_C1_WAKE_MASK
AnnaBridge 171:3a7713b1edbc 3492 #define UARTLP_C1_WAKE_SHIFT UART0_C1_WAKE_SHIFT
AnnaBridge 171:3a7713b1edbc 3493 #define UARTLP_C1_M_MASK UART0_C1_M_MASK
AnnaBridge 171:3a7713b1edbc 3494 #define UARTLP_C1_M_SHIFT UART0_C1_M_SHIFT
AnnaBridge 171:3a7713b1edbc 3495 #define UARTLP_C1_RSRC_MASK UART0_C1_RSRC_MASK
AnnaBridge 171:3a7713b1edbc 3496 #define UARTLP_C1_RSRC_SHIFT UART0_C1_RSRC_SHIFT
AnnaBridge 171:3a7713b1edbc 3497 #define UARTLP_C1_DOZEEN_MASK UART0_C1_DOZEEN_MASK
AnnaBridge 171:3a7713b1edbc 3498 #define UARTLP_C1_DOZEEN_SHIFT UART0_C1_DOZEEN_SHIFT
AnnaBridge 171:3a7713b1edbc 3499 #define UARTLP_C1_LOOPS_MASK UART0_C1_LOOPS_MASK
AnnaBridge 171:3a7713b1edbc 3500 #define UARTLP_C1_LOOPS_SHIFT UART0_C1_LOOPS_SHIFT
AnnaBridge 171:3a7713b1edbc 3501 #define UARTLP_C2_SBK_MASK UART0_C2_SBK_MASK
AnnaBridge 171:3a7713b1edbc 3502 #define UARTLP_C2_SBK_SHIFT UART0_C2_SBK_SHIFT
AnnaBridge 171:3a7713b1edbc 3503 #define UARTLP_C2_RWU_MASK UART0_C2_RWU_MASK
AnnaBridge 171:3a7713b1edbc 3504 #define UARTLP_C2_RWU_SHIFT UART0_C2_RWU_SHIFT
AnnaBridge 171:3a7713b1edbc 3505 #define UARTLP_C2_RE_MASK UART0_C2_RE_MASK
AnnaBridge 171:3a7713b1edbc 3506 #define UARTLP_C2_RE_SHIFT UART0_C2_RE_SHIFT
AnnaBridge 171:3a7713b1edbc 3507 #define UARTLP_C2_TE_MASK UART0_C2_TE_MASK
AnnaBridge 171:3a7713b1edbc 3508 #define UARTLP_C2_TE_SHIFT UART0_C2_TE_SHIFT
AnnaBridge 171:3a7713b1edbc 3509 #define UARTLP_C2_ILIE_MASK UART0_C2_ILIE_MASK
AnnaBridge 171:3a7713b1edbc 3510 #define UARTLP_C2_ILIE_SHIFT UART0_C2_ILIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3511 #define UARTLP_C2_RIE_MASK UART0_C2_RIE_MASK
AnnaBridge 171:3a7713b1edbc 3512 #define UARTLP_C2_RIE_SHIFT UART0_C2_RIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3513 #define UARTLP_C2_TCIE_MASK UART0_C2_TCIE_MASK
AnnaBridge 171:3a7713b1edbc 3514 #define UARTLP_C2_TCIE_SHIFT UART0_C2_TCIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3515 #define UARTLP_C2_TIE_MASK UART0_C2_TIE_MASK
AnnaBridge 171:3a7713b1edbc 3516 #define UARTLP_C2_TIE_SHIFT UART0_C2_TIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3517 #define UARTLP_S1_PF_MASK UART0_S1_PF_MASK
AnnaBridge 171:3a7713b1edbc 3518 #define UARTLP_S1_PF_SHIFT UART0_S1_PF_SHIFT
AnnaBridge 171:3a7713b1edbc 3519 #define UARTLP_S1_FE_MASK UART0_S1_FE_MASK
AnnaBridge 171:3a7713b1edbc 3520 #define UARTLP_S1_FE_SHIFT UART0_S1_FE_SHIFT
AnnaBridge 171:3a7713b1edbc 3521 #define UARTLP_S1_NF_MASK UART0_S1_NF_MASK
AnnaBridge 171:3a7713b1edbc 3522 #define UARTLP_S1_NF_SHIFT UART0_S1_NF_SHIFT
AnnaBridge 171:3a7713b1edbc 3523 #define UARTLP_S1_OR_MASK UART0_S1_OR_MASK
AnnaBridge 171:3a7713b1edbc 3524 #define UARTLP_S1_OR_SHIFT UART0_S1_OR_SHIFT
AnnaBridge 171:3a7713b1edbc 3525 #define UARTLP_S1_IDLE_MASK UART0_S1_IDLE_MASK
AnnaBridge 171:3a7713b1edbc 3526 #define UARTLP_S1_IDLE_SHIFT UART0_S1_IDLE_SHIFT
AnnaBridge 171:3a7713b1edbc 3527 #define UARTLP_S1_RDRF_MASK UART0_S1_RDRF_MASK
AnnaBridge 171:3a7713b1edbc 3528 #define UARTLP_S1_RDRF_SHIFT UART0_S1_RDRF_SHIFT
AnnaBridge 171:3a7713b1edbc 3529 #define UARTLP_S1_TC_MASK UART0_S1_TC_MASK
AnnaBridge 171:3a7713b1edbc 3530 #define UARTLP_S1_TC_SHIFT UART0_S1_TC_SHIFT
AnnaBridge 171:3a7713b1edbc 3531 #define UARTLP_S1_TDRE_MASK UART0_S1_TDRE_MASK
AnnaBridge 171:3a7713b1edbc 3532 #define UARTLP_S1_TDRE_SHIFT UART0_S1_TDRE_SHIFT
AnnaBridge 171:3a7713b1edbc 3533 #define UARTLP_S2_RAF_MASK UART0_S2_RAF_MASK
AnnaBridge 171:3a7713b1edbc 3534 #define UARTLP_S2_RAF_SHIFT UART0_S2_RAF_SHIFT
AnnaBridge 171:3a7713b1edbc 3535 #define UARTLP_S2_LBKDE_MASK UART0_S2_LBKDE_MASK
AnnaBridge 171:3a7713b1edbc 3536 #define UARTLP_S2_LBKDE_SHIFT UART0_S2_LBKDE_SHIFT
AnnaBridge 171:3a7713b1edbc 3537 #define UARTLP_S2_BRK13_MASK UART0_S2_BRK13_MASK
AnnaBridge 171:3a7713b1edbc 3538 #define UARTLP_S2_BRK13_SHIFT UART0_S2_BRK13_SHIFT
AnnaBridge 171:3a7713b1edbc 3539 #define UARTLP_S2_RWUID_MASK UART0_S2_RWUID_MASK
AnnaBridge 171:3a7713b1edbc 3540 #define UARTLP_S2_RWUID_SHIFT UART0_S2_RWUID_SHIFT
AnnaBridge 171:3a7713b1edbc 3541 #define UARTLP_S2_RXINV_MASK UART0_S2_RXINV_MASK
AnnaBridge 171:3a7713b1edbc 3542 #define UARTLP_S2_RXINV_SHIFT UART0_S2_RXINV_SHIFT
AnnaBridge 171:3a7713b1edbc 3543 #define UARTLP_S2_MSBF_MASK UART0_S2_MSBF_MASK
AnnaBridge 171:3a7713b1edbc 3544 #define UARTLP_S2_MSBF_SHIFT UART0_S2_MSBF_SHIFT
AnnaBridge 171:3a7713b1edbc 3545 #define UARTLP_S2_RXEDGIF_MASK UART0_S2_RXEDGIF_MASK
AnnaBridge 171:3a7713b1edbc 3546 #define UARTLP_S2_RXEDGIF_SHIFT UART0_S2_RXEDGIF_SHIFT
AnnaBridge 171:3a7713b1edbc 3547 #define UARTLP_S2_LBKDIF_MASK UART0_S2_LBKDIF_MASK
AnnaBridge 171:3a7713b1edbc 3548 #define UARTLP_S2_LBKDIF_SHIFT UART0_S2_LBKDIF_SHIFT
AnnaBridge 171:3a7713b1edbc 3549 #define UARTLP_C3_PEIE_MASK UART0_C3_PEIE_MASK
AnnaBridge 171:3a7713b1edbc 3550 #define UARTLP_C3_PEIE_SHIFT UART0_C3_PEIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3551 #define UARTLP_C3_FEIE_MASK UART0_C3_FEIE_MASK
AnnaBridge 171:3a7713b1edbc 3552 #define UARTLP_C3_FEIE_SHIFT UART0_C3_FEIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3553 #define UARTLP_C3_NEIE_MASK UART0_C3_NEIE_MASK
AnnaBridge 171:3a7713b1edbc 3554 #define UARTLP_C3_NEIE_SHIFT UART0_C3_NEIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3555 #define UARTLP_C3_ORIE_MASK UART0_C3_ORIE_MASK
AnnaBridge 171:3a7713b1edbc 3556 #define UARTLP_C3_ORIE_SHIFT UART0_C3_ORIE_SHIFT
AnnaBridge 171:3a7713b1edbc 3557 #define UARTLP_C3_TXINV_MASK UART0_C3_TXINV_MASK
AnnaBridge 171:3a7713b1edbc 3558 #define UARTLP_C3_TXINV_SHIFT UART0_C3_TXINV_SHIFT
AnnaBridge 171:3a7713b1edbc 3559 #define UARTLP_C3_TXDIR_MASK UART0_C3_TXDIR_MASK
AnnaBridge 171:3a7713b1edbc 3560 #define UARTLP_C3_TXDIR_SHIFT UART0_C3_TXDIR_SHIFT
AnnaBridge 171:3a7713b1edbc 3561 #define UARTLP_C3_R9T8_MASK UART0_C3_R9T8_MASK
AnnaBridge 171:3a7713b1edbc 3562 #define UARTLP_C3_R9T8_SHIFT UART0_C3_R9T8_SHIFT
AnnaBridge 171:3a7713b1edbc 3563 #define UARTLP_C3_R8T9_MASK UART0_C3_R8T9_MASK
AnnaBridge 171:3a7713b1edbc 3564 #define UARTLP_C3_R8T9_SHIFT UART0_C3_R8T9_SHIFT
AnnaBridge 171:3a7713b1edbc 3565 #define UARTLP_D_R0T0_MASK UART0_D_R0T0_MASK
AnnaBridge 171:3a7713b1edbc 3566 #define UARTLP_D_R0T0_SHIFT UART0_D_R0T0_SHIFT
AnnaBridge 171:3a7713b1edbc 3567 #define UARTLP_D_R1T1_MASK UART0_D_R1T1_MASK
AnnaBridge 171:3a7713b1edbc 3568 #define UARTLP_D_R1T1_SHIFT UART0_D_R1T1_SHIFT
AnnaBridge 171:3a7713b1edbc 3569 #define UARTLP_D_R2T2_MASK UART0_D_R2T2_MASK
AnnaBridge 171:3a7713b1edbc 3570 #define UARTLP_D_R2T2_SHIFT UART0_D_R2T2_SHIFT
AnnaBridge 171:3a7713b1edbc 3571 #define UARTLP_D_R3T3_MASK UART0_D_R3T3_MASK
AnnaBridge 171:3a7713b1edbc 3572 #define UARTLP_D_R3T3_SHIFT UART0_D_R3T3_SHIFT
AnnaBridge 171:3a7713b1edbc 3573 #define UARTLP_D_R4T4_MASK UART0_D_R4T4_MASK
AnnaBridge 171:3a7713b1edbc 3574 #define UARTLP_D_R4T4_SHIFT UART0_D_R4T4_SHIFT
AnnaBridge 171:3a7713b1edbc 3575 #define UARTLP_D_R5T5_MASK UART0_D_R5T5_MASK
AnnaBridge 171:3a7713b1edbc 3576 #define UARTLP_D_R5T5_SHIFT UART0_D_R5T5_SHIFT
AnnaBridge 171:3a7713b1edbc 3577 #define UARTLP_D_R6T6_MASK UART0_D_R6T6_MASK
AnnaBridge 171:3a7713b1edbc 3578 #define UARTLP_D_R6T6_SHIFT UART0_D_R6T6_SHIFT
AnnaBridge 171:3a7713b1edbc 3579 #define UARTLP_D_R7T7_MASK UART0_D_R7T7_MASK
AnnaBridge 171:3a7713b1edbc 3580 #define UARTLP_D_R7T7_SHIFT UART0_D_R7T7_SHIFT
AnnaBridge 171:3a7713b1edbc 3581 #define UARTLP_MA1_MA_MASK UART0_MA1_MA_MASK
AnnaBridge 171:3a7713b1edbc 3582 #define UARTLP_MA1_MA_SHIFT UART0_MA1_MA_SHIFT
AnnaBridge 171:3a7713b1edbc 3583 #define UARTLP_MA1_MA(x) UART0_MA1_MA(x)
AnnaBridge 171:3a7713b1edbc 3584 #define UARTLP_MA2_MA_MASK UART0_MA2_MA_MASK
AnnaBridge 171:3a7713b1edbc 3585 #define UARTLP_MA2_MA_SHIFT UART0_MA2_MA_SHIFT
AnnaBridge 171:3a7713b1edbc 3586 #define UARTLP_MA2_MA(x) UART0_MA2_MA(x)
AnnaBridge 171:3a7713b1edbc 3587 #define UARTLP_C4_OSR_MASK UART0_C4_OSR_MASK
AnnaBridge 171:3a7713b1edbc 3588 #define UARTLP_C4_OSR_SHIFT UART0_C4_OSR_SHIFT
AnnaBridge 171:3a7713b1edbc 3589 #define UARTLP_C4_OSR(x) UART0_C4_OSR(x)
AnnaBridge 171:3a7713b1edbc 3590 #define UARTLP_C4_M10_MASK UART0_C4_M10_MASK
AnnaBridge 171:3a7713b1edbc 3591 #define UARTLP_C4_M10_SHIFT UART0_C4_M10_SHIFT
AnnaBridge 171:3a7713b1edbc 3592 #define UARTLP_C4_MAEN2_MASK UART0_C4_MAEN2_MASK
AnnaBridge 171:3a7713b1edbc 3593 #define UARTLP_C4_MAEN2_SHIFT UART0_C4_MAEN2_SHIFT
AnnaBridge 171:3a7713b1edbc 3594 #define UARTLP_C4_MAEN1_MASK UART0_C4_MAEN1_MASK
AnnaBridge 171:3a7713b1edbc 3595 #define UARTLP_C4_MAEN1_SHIFT UART0_C4_MAEN1_SHIFT
AnnaBridge 171:3a7713b1edbc 3596 #define UARTLP_C5_RESYNCDIS_MASK UART0_C5_RESYNCDIS_MASK
AnnaBridge 171:3a7713b1edbc 3597 #define UARTLP_C5_RESYNCDIS_SHIFT UART0_C5_RESYNCDIS_SHIFT
AnnaBridge 171:3a7713b1edbc 3598 #define UARTLP_C5_BOTHEDGE_MASK UART0_C5_BOTHEDGE_MASK
AnnaBridge 171:3a7713b1edbc 3599 #define UARTLP_C5_BOTHEDGE_SHIFT UART0_C5_BOTHEDGE_SHIFT
AnnaBridge 171:3a7713b1edbc 3600 #define UARTLP_C5_RDMAE_MASK UART0_C5_RDMAE_MASK
AnnaBridge 171:3a7713b1edbc 3601 #define UARTLP_C5_RDMAE_SHIFT UART0_C5_RDMAE_SHIFT
AnnaBridge 171:3a7713b1edbc 3602 #define UARTLP_C5_TDMAE_MASK UART0_C5_TDMAE_MASK
AnnaBridge 171:3a7713b1edbc 3603 #define UARTLP_C5_TDMAE_SHIFT UART0_C5_TDMAE_SHIFT
AnnaBridge 171:3a7713b1edbc 3604 #define UARTLP_BASES UARTLP_BASES
AnnaBridge 171:3a7713b1edbc 3605
AnnaBridge 171:3a7713b1edbc 3606 /**
AnnaBridge 171:3a7713b1edbc 3607 * @}
AnnaBridge 171:3a7713b1edbc 3608 */ /* end of group Backward_Compatibility_Symbols */
AnnaBridge 171:3a7713b1edbc 3609
AnnaBridge 171:3a7713b1edbc 3610
AnnaBridge 171:3a7713b1edbc 3611 #endif /* #if !defined(MKL05Z4_H_) */
AnnaBridge 171:3a7713b1edbc 3612
AnnaBridge 171:3a7713b1edbc 3613 /* MKL05Z4.h, eof. */