The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_DISCO_L053C8/TOOLCHAIN_ARM_STD/stm32l0xx_hal_tsc.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
- Parent:
- 171:3a7713b1edbc
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 157:e7ca05fa8600 | 1 | /** |
AnnaBridge | 157:e7ca05fa8600 | 2 | ****************************************************************************** |
AnnaBridge | 157:e7ca05fa8600 | 3 | * @file stm32l0xx_hal_tsc.h |
AnnaBridge | 157:e7ca05fa8600 | 4 | * @author MCD Application Team |
AnnaBridge | 157:e7ca05fa8600 | 5 | * @brief This file contains all the functions prototypes for the TSC firmware |
AnnaBridge | 157:e7ca05fa8600 | 6 | * library. |
AnnaBridge | 157:e7ca05fa8600 | 7 | ****************************************************************************** |
AnnaBridge | 157:e7ca05fa8600 | 8 | * @attention |
AnnaBridge | 157:e7ca05fa8600 | 9 | * |
AnnaBridge | 157:e7ca05fa8600 | 10 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
AnnaBridge | 157:e7ca05fa8600 | 11 | * |
AnnaBridge | 157:e7ca05fa8600 | 12 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 157:e7ca05fa8600 | 13 | * are permitted provided that the following conditions are met: |
AnnaBridge | 157:e7ca05fa8600 | 14 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 157:e7ca05fa8600 | 15 | * this list of conditions and the following disclaimer. |
AnnaBridge | 157:e7ca05fa8600 | 16 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 157:e7ca05fa8600 | 17 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 157:e7ca05fa8600 | 18 | * and/or other materials provided with the distribution. |
AnnaBridge | 157:e7ca05fa8600 | 19 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 157:e7ca05fa8600 | 20 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 157:e7ca05fa8600 | 21 | * without specific prior written permission. |
AnnaBridge | 157:e7ca05fa8600 | 22 | * |
AnnaBridge | 157:e7ca05fa8600 | 23 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 157:e7ca05fa8600 | 24 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 157:e7ca05fa8600 | 25 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 157:e7ca05fa8600 | 26 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 157:e7ca05fa8600 | 27 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 157:e7ca05fa8600 | 28 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 157:e7ca05fa8600 | 29 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 157:e7ca05fa8600 | 30 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 157:e7ca05fa8600 | 31 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 157:e7ca05fa8600 | 32 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 157:e7ca05fa8600 | 33 | * |
AnnaBridge | 157:e7ca05fa8600 | 34 | ****************************************************************************** |
AnnaBridge | 157:e7ca05fa8600 | 35 | */ |
AnnaBridge | 157:e7ca05fa8600 | 36 | |
AnnaBridge | 157:e7ca05fa8600 | 37 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 157:e7ca05fa8600 | 38 | #ifndef __STM32L0xx_TSC_H |
AnnaBridge | 157:e7ca05fa8600 | 39 | #define __STM32L0xx_TSC_H |
AnnaBridge | 157:e7ca05fa8600 | 40 | |
AnnaBridge | 157:e7ca05fa8600 | 41 | #ifdef __cplusplus |
AnnaBridge | 157:e7ca05fa8600 | 42 | extern "C" { |
AnnaBridge | 157:e7ca05fa8600 | 43 | #endif |
AnnaBridge | 157:e7ca05fa8600 | 44 | |
AnnaBridge | 167:84c0a372a020 | 45 | #if !defined (STM32L011xx) && !defined (STM32L021xx) && !defined (STM32L031xx) && !defined (STM32L041xx) && !defined (STM32L051xx) && !defined (STM32L061xx) && !defined (STM32L071xx) && !defined (STM32L081xx) |
AnnaBridge | 167:84c0a372a020 | 46 | |
AnnaBridge | 157:e7ca05fa8600 | 47 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 157:e7ca05fa8600 | 48 | #include "stm32l0xx_hal_def.h" |
AnnaBridge | 157:e7ca05fa8600 | 49 | |
AnnaBridge | 157:e7ca05fa8600 | 50 | /** @addtogroup STM32L0xx_HAL_Driver |
AnnaBridge | 157:e7ca05fa8600 | 51 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 52 | */ |
AnnaBridge | 157:e7ca05fa8600 | 53 | |
AnnaBridge | 157:e7ca05fa8600 | 54 | /** @defgroup TSC TSC |
AnnaBridge | 157:e7ca05fa8600 | 55 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 56 | */ |
AnnaBridge | 157:e7ca05fa8600 | 57 | |
AnnaBridge | 157:e7ca05fa8600 | 58 | /** @defgroup TSC_Exported_Types TSC Exported Types |
AnnaBridge | 157:e7ca05fa8600 | 59 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 60 | */ |
AnnaBridge | 157:e7ca05fa8600 | 61 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 157:e7ca05fa8600 | 62 | |
AnnaBridge | 157:e7ca05fa8600 | 63 | /** |
AnnaBridge | 157:e7ca05fa8600 | 64 | * @brief TSC state structure definition |
AnnaBridge | 157:e7ca05fa8600 | 65 | */ |
AnnaBridge | 157:e7ca05fa8600 | 66 | typedef enum |
AnnaBridge | 157:e7ca05fa8600 | 67 | { |
AnnaBridge | 157:e7ca05fa8600 | 68 | HAL_TSC_STATE_RESET = 0x00U, /*!< TSC registers have their reset value */ |
AnnaBridge | 157:e7ca05fa8600 | 69 | HAL_TSC_STATE_READY = 0x01U, /*!< TSC registers are initialized or acquisition is completed with success */ |
AnnaBridge | 157:e7ca05fa8600 | 70 | HAL_TSC_STATE_BUSY = 0x02U, /*!< TSC initialization or acquisition is on-going */ |
AnnaBridge | 157:e7ca05fa8600 | 71 | HAL_TSC_STATE_ERROR = 0x03U /*!< Acquisition is completed with max count error */ |
AnnaBridge | 157:e7ca05fa8600 | 72 | } HAL_TSC_StateTypeDef; |
AnnaBridge | 157:e7ca05fa8600 | 73 | |
AnnaBridge | 157:e7ca05fa8600 | 74 | /** |
AnnaBridge | 157:e7ca05fa8600 | 75 | * @brief TSC group status structure definition |
AnnaBridge | 157:e7ca05fa8600 | 76 | */ |
AnnaBridge | 157:e7ca05fa8600 | 77 | typedef enum |
AnnaBridge | 157:e7ca05fa8600 | 78 | { |
AnnaBridge | 157:e7ca05fa8600 | 79 | TSC_GROUP_ONGOING = 0x00U, /*!< Acquisition on group is on-going or not started */ |
AnnaBridge | 157:e7ca05fa8600 | 80 | TSC_GROUP_COMPLETED = 0x01U /*!< Acquisition on group is completed with success (no max count error) */ |
AnnaBridge | 157:e7ca05fa8600 | 81 | } TSC_GroupStatusTypeDef; |
AnnaBridge | 157:e7ca05fa8600 | 82 | |
AnnaBridge | 157:e7ca05fa8600 | 83 | /** |
AnnaBridge | 157:e7ca05fa8600 | 84 | * @brief TSC init structure definition |
AnnaBridge | 157:e7ca05fa8600 | 85 | */ |
AnnaBridge | 157:e7ca05fa8600 | 86 | typedef struct |
AnnaBridge | 157:e7ca05fa8600 | 87 | { |
AnnaBridge | 157:e7ca05fa8600 | 88 | uint32_t CTPulseHighLength; /*!< Charge-transfer high pulse length */ |
AnnaBridge | 157:e7ca05fa8600 | 89 | uint32_t CTPulseLowLength; /*!< Charge-transfer low pulse length */ |
AnnaBridge | 157:e7ca05fa8600 | 90 | uint32_t SpreadSpectrum; /*!< Spread spectrum activation */ |
AnnaBridge | 157:e7ca05fa8600 | 91 | uint32_t SpreadSpectrumDeviation; /*!< Spread spectrum deviation */ |
AnnaBridge | 157:e7ca05fa8600 | 92 | uint32_t SpreadSpectrumPrescaler; /*!< Spread spectrum prescaler */ |
AnnaBridge | 157:e7ca05fa8600 | 93 | uint32_t PulseGeneratorPrescaler; /*!< Pulse generator prescaler */ |
AnnaBridge | 157:e7ca05fa8600 | 94 | uint32_t MaxCountValue; /*!< Max count value */ |
AnnaBridge | 157:e7ca05fa8600 | 95 | uint32_t IODefaultMode; /*!< IO default mode */ |
AnnaBridge | 157:e7ca05fa8600 | 96 | uint32_t SynchroPinPolarity; /*!< Synchro pin polarity */ |
AnnaBridge | 157:e7ca05fa8600 | 97 | uint32_t AcquisitionMode; /*!< Acquisition mode */ |
AnnaBridge | 157:e7ca05fa8600 | 98 | uint32_t MaxCountInterrupt; /*!< Max count interrupt activation */ |
AnnaBridge | 157:e7ca05fa8600 | 99 | uint32_t ChannelIOs; /*!< Channel IOs mask */ |
AnnaBridge | 157:e7ca05fa8600 | 100 | uint32_t ShieldIOs; /*!< Shield IOs mask */ |
AnnaBridge | 157:e7ca05fa8600 | 101 | uint32_t SamplingIOs; /*!< Sampling IOs mask */ |
AnnaBridge | 157:e7ca05fa8600 | 102 | } TSC_InitTypeDef; |
AnnaBridge | 157:e7ca05fa8600 | 103 | |
AnnaBridge | 157:e7ca05fa8600 | 104 | /** |
AnnaBridge | 157:e7ca05fa8600 | 105 | * @brief TSC IOs configuration structure definition |
AnnaBridge | 157:e7ca05fa8600 | 106 | */ |
AnnaBridge | 157:e7ca05fa8600 | 107 | typedef struct |
AnnaBridge | 157:e7ca05fa8600 | 108 | { |
AnnaBridge | 157:e7ca05fa8600 | 109 | uint32_t ChannelIOs; /*!< Channel IOs mask */ |
AnnaBridge | 157:e7ca05fa8600 | 110 | uint32_t ShieldIOs; /*!< Shield IOs mask */ |
AnnaBridge | 157:e7ca05fa8600 | 111 | uint32_t SamplingIOs; /*!< Sampling IOs mask */ |
AnnaBridge | 157:e7ca05fa8600 | 112 | } TSC_IOConfigTypeDef; |
AnnaBridge | 157:e7ca05fa8600 | 113 | |
AnnaBridge | 157:e7ca05fa8600 | 114 | /** |
AnnaBridge | 157:e7ca05fa8600 | 115 | * @brief TSC handle Structure definition |
AnnaBridge | 157:e7ca05fa8600 | 116 | */ |
AnnaBridge | 157:e7ca05fa8600 | 117 | typedef struct |
AnnaBridge | 157:e7ca05fa8600 | 118 | { |
AnnaBridge | 157:e7ca05fa8600 | 119 | TSC_TypeDef *Instance; /*!< Register base address */ |
AnnaBridge | 157:e7ca05fa8600 | 120 | TSC_InitTypeDef Init; /*!< Initialization parameters */ |
AnnaBridge | 157:e7ca05fa8600 | 121 | __IO HAL_TSC_StateTypeDef State; /*!< Peripheral state */ |
AnnaBridge | 157:e7ca05fa8600 | 122 | HAL_LockTypeDef Lock; /*!< Lock feature */ |
AnnaBridge | 157:e7ca05fa8600 | 123 | } TSC_HandleTypeDef; |
AnnaBridge | 157:e7ca05fa8600 | 124 | |
AnnaBridge | 157:e7ca05fa8600 | 125 | |
AnnaBridge | 157:e7ca05fa8600 | 126 | /** |
AnnaBridge | 157:e7ca05fa8600 | 127 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 128 | */ |
AnnaBridge | 157:e7ca05fa8600 | 129 | |
AnnaBridge | 157:e7ca05fa8600 | 130 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 157:e7ca05fa8600 | 131 | |
AnnaBridge | 157:e7ca05fa8600 | 132 | /** @defgroup TSC_Exported_Constants TSC Exported Constants |
AnnaBridge | 157:e7ca05fa8600 | 133 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 134 | */ |
AnnaBridge | 157:e7ca05fa8600 | 135 | |
AnnaBridge | 157:e7ca05fa8600 | 136 | |
AnnaBridge | 157:e7ca05fa8600 | 137 | #define TSC_CTPH_1CYCLE ((uint32_t)((uint32_t) 0U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 138 | #define TSC_CTPH_2CYCLES ((uint32_t)((uint32_t) 1U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 139 | #define TSC_CTPH_3CYCLES ((uint32_t)((uint32_t) 2U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 140 | #define TSC_CTPH_4CYCLES ((uint32_t)((uint32_t) 3U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 141 | #define TSC_CTPH_5CYCLES ((uint32_t)((uint32_t) 4U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 142 | #define TSC_CTPH_6CYCLES ((uint32_t)((uint32_t) 5U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 143 | #define TSC_CTPH_7CYCLES ((uint32_t)((uint32_t) 6U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 144 | #define TSC_CTPH_8CYCLES ((uint32_t)((uint32_t) 7U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 145 | #define TSC_CTPH_9CYCLES ((uint32_t)((uint32_t) 8U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 146 | #define TSC_CTPH_10CYCLES ((uint32_t)((uint32_t) 9U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 147 | #define TSC_CTPH_11CYCLES ((uint32_t)((uint32_t)10U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 148 | #define TSC_CTPH_12CYCLES ((uint32_t)((uint32_t)11U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 149 | #define TSC_CTPH_13CYCLES ((uint32_t)((uint32_t)12U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 150 | #define TSC_CTPH_14CYCLES ((uint32_t)((uint32_t)13U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 151 | #define TSC_CTPH_15CYCLES ((uint32_t)((uint32_t)14U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 152 | #define TSC_CTPH_16CYCLES ((uint32_t)((uint32_t)15U << 28U)) |
AnnaBridge | 157:e7ca05fa8600 | 153 | |
AnnaBridge | 157:e7ca05fa8600 | 154 | #define TSC_CTPL_1CYCLE ((uint32_t)((uint32_t) 0U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 155 | #define TSC_CTPL_2CYCLES ((uint32_t)((uint32_t) 1U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 156 | #define TSC_CTPL_3CYCLES ((uint32_t)((uint32_t) 2U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 157 | #define TSC_CTPL_4CYCLES ((uint32_t)((uint32_t) 3U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 158 | #define TSC_CTPL_5CYCLES ((uint32_t)((uint32_t) 4U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 159 | #define TSC_CTPL_6CYCLES ((uint32_t)((uint32_t) 5U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 160 | #define TSC_CTPL_7CYCLES ((uint32_t)((uint32_t) 6U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 161 | #define TSC_CTPL_8CYCLES ((uint32_t)((uint32_t) 7U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 162 | #define TSC_CTPL_9CYCLES ((uint32_t)((uint32_t) 8U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 163 | #define TSC_CTPL_10CYCLES ((uint32_t)((uint32_t) 9U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 164 | #define TSC_CTPL_11CYCLES ((uint32_t)((uint32_t)10U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 165 | #define TSC_CTPL_12CYCLES ((uint32_t)((uint32_t)11U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 166 | #define TSC_CTPL_13CYCLES ((uint32_t)((uint32_t)12U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 167 | #define TSC_CTPL_14CYCLES ((uint32_t)((uint32_t)13U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 168 | #define TSC_CTPL_15CYCLES ((uint32_t)((uint32_t)14U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 169 | #define TSC_CTPL_16CYCLES ((uint32_t)((uint32_t)15U << 24U)) |
AnnaBridge | 157:e7ca05fa8600 | 170 | |
AnnaBridge | 157:e7ca05fa8600 | 171 | #define TSC_SS_PRESC_DIV1 ((uint32_t)0U) |
AnnaBridge | 157:e7ca05fa8600 | 172 | #define TSC_SS_PRESC_DIV2 (TSC_CR_SSPSC) |
AnnaBridge | 157:e7ca05fa8600 | 173 | |
AnnaBridge | 157:e7ca05fa8600 | 174 | #define TSC_PG_PRESC_DIV1 ((uint32_t)(0U << 12U)) |
AnnaBridge | 157:e7ca05fa8600 | 175 | #define TSC_PG_PRESC_DIV2 ((uint32_t)(1U << 12U)) |
AnnaBridge | 157:e7ca05fa8600 | 176 | #define TSC_PG_PRESC_DIV4 ((uint32_t)(2U << 12U)) |
AnnaBridge | 157:e7ca05fa8600 | 177 | #define TSC_PG_PRESC_DIV8 ((uint32_t)(3U << 12U)) |
AnnaBridge | 157:e7ca05fa8600 | 178 | #define TSC_PG_PRESC_DIV16 ((uint32_t)(4U << 12U)) |
AnnaBridge | 157:e7ca05fa8600 | 179 | #define TSC_PG_PRESC_DIV32 ((uint32_t)(5U << 12U)) |
AnnaBridge | 157:e7ca05fa8600 | 180 | #define TSC_PG_PRESC_DIV64 ((uint32_t)(6U << 12U)) |
AnnaBridge | 157:e7ca05fa8600 | 181 | #define TSC_PG_PRESC_DIV128 ((uint32_t)(7U << 12U)) |
AnnaBridge | 157:e7ca05fa8600 | 182 | #define TSC_MCV_255 ((uint32_t)(0U << 5U)) |
AnnaBridge | 157:e7ca05fa8600 | 183 | #define TSC_MCV_511 ((uint32_t)(1U << 5U)) |
AnnaBridge | 157:e7ca05fa8600 | 184 | #define TSC_MCV_1023 ((uint32_t)(2U << 5U)) |
AnnaBridge | 157:e7ca05fa8600 | 185 | #define TSC_MCV_2047 ((uint32_t)(3U << 5U)) |
AnnaBridge | 157:e7ca05fa8600 | 186 | #define TSC_MCV_4095 ((uint32_t)(4U << 5U)) |
AnnaBridge | 157:e7ca05fa8600 | 187 | #define TSC_MCV_8191 ((uint32_t)(5U << 5U)) |
AnnaBridge | 157:e7ca05fa8600 | 188 | #define TSC_MCV_16383 ((uint32_t)(6U << 5U)) |
AnnaBridge | 157:e7ca05fa8600 | 189 | |
AnnaBridge | 157:e7ca05fa8600 | 190 | #define TSC_IODEF_OUT_PP_LOW ((uint32_t)0U) |
AnnaBridge | 157:e7ca05fa8600 | 191 | #define TSC_IODEF_IN_FLOAT (TSC_CR_IODEF) |
AnnaBridge | 157:e7ca05fa8600 | 192 | |
AnnaBridge | 157:e7ca05fa8600 | 193 | #define TSC_SYNC_POLARITY_FALLING ((uint32_t)0U) |
AnnaBridge | 157:e7ca05fa8600 | 194 | #define TSC_SYNC_POLARITY_RISING (TSC_CR_SYNCPOL) |
AnnaBridge | 157:e7ca05fa8600 | 195 | |
AnnaBridge | 157:e7ca05fa8600 | 196 | #define TSC_ACQ_MODE_NORMAL ((uint32_t)0U) |
AnnaBridge | 157:e7ca05fa8600 | 197 | #define TSC_ACQ_MODE_SYNCHRO (TSC_CR_AM) |
AnnaBridge | 157:e7ca05fa8600 | 198 | |
AnnaBridge | 157:e7ca05fa8600 | 199 | #define TSC_IOMODE_UNUSED ((uint32_t)0U) |
AnnaBridge | 157:e7ca05fa8600 | 200 | #define TSC_IOMODE_CHANNEL ((uint32_t)1U) |
AnnaBridge | 157:e7ca05fa8600 | 201 | #define TSC_IOMODE_SHIELD ((uint32_t)2U) |
AnnaBridge | 157:e7ca05fa8600 | 202 | #define TSC_IOMODE_SAMPLING ((uint32_t)3U) |
AnnaBridge | 157:e7ca05fa8600 | 203 | |
AnnaBridge | 157:e7ca05fa8600 | 204 | /** @defgroup TSC_interrupts_definition TSC Interrupts Definition |
AnnaBridge | 157:e7ca05fa8600 | 205 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 206 | */ |
AnnaBridge | 157:e7ca05fa8600 | 207 | #define TSC_IT_EOA ((uint32_t)TSC_IER_EOAIE) |
AnnaBridge | 157:e7ca05fa8600 | 208 | #define TSC_IT_MCE ((uint32_t)TSC_IER_MCEIE) |
AnnaBridge | 157:e7ca05fa8600 | 209 | /** |
AnnaBridge | 157:e7ca05fa8600 | 210 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 211 | */ |
AnnaBridge | 157:e7ca05fa8600 | 212 | |
AnnaBridge | 157:e7ca05fa8600 | 213 | /** @defgroup TSC_flags_definition TSC Flags Definition |
AnnaBridge | 157:e7ca05fa8600 | 214 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 215 | */ |
AnnaBridge | 157:e7ca05fa8600 | 216 | #define TSC_FLAG_EOA ((uint32_t)TSC_ISR_EOAF) |
AnnaBridge | 157:e7ca05fa8600 | 217 | #define TSC_FLAG_MCE ((uint32_t)TSC_ISR_MCEF) |
AnnaBridge | 157:e7ca05fa8600 | 218 | /** |
AnnaBridge | 157:e7ca05fa8600 | 219 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 220 | */ |
AnnaBridge | 157:e7ca05fa8600 | 221 | |
AnnaBridge | 157:e7ca05fa8600 | 222 | #define TSC_NB_OF_GROUPS (8) |
AnnaBridge | 157:e7ca05fa8600 | 223 | |
AnnaBridge | 157:e7ca05fa8600 | 224 | #define TSC_GROUP1 ((uint32_t)0x00000001U) |
AnnaBridge | 157:e7ca05fa8600 | 225 | #define TSC_GROUP2 ((uint32_t)0x00000002U) |
AnnaBridge | 157:e7ca05fa8600 | 226 | #define TSC_GROUP3 ((uint32_t)0x00000004U) |
AnnaBridge | 157:e7ca05fa8600 | 227 | #define TSC_GROUP4 ((uint32_t)0x00000008U) |
AnnaBridge | 157:e7ca05fa8600 | 228 | #define TSC_GROUP5 ((uint32_t)0x00000010U) |
AnnaBridge | 157:e7ca05fa8600 | 229 | #define TSC_GROUP6 ((uint32_t)0x00000020U) |
AnnaBridge | 157:e7ca05fa8600 | 230 | #define TSC_GROUP7 ((uint32_t)0x00000040U) |
AnnaBridge | 157:e7ca05fa8600 | 231 | #define TSC_GROUP8 ((uint32_t)0x00000080U) |
AnnaBridge | 157:e7ca05fa8600 | 232 | #define TSC_ALL_GROUPS ((uint32_t)0x000000FFU) |
AnnaBridge | 157:e7ca05fa8600 | 233 | |
AnnaBridge | 157:e7ca05fa8600 | 234 | #define TSC_GROUP1_IDX ((uint32_t)0U) |
AnnaBridge | 157:e7ca05fa8600 | 235 | #define TSC_GROUP2_IDX ((uint32_t)1U) |
AnnaBridge | 157:e7ca05fa8600 | 236 | #define TSC_GROUP3_IDX ((uint32_t)2U) |
AnnaBridge | 157:e7ca05fa8600 | 237 | #define TSC_GROUP4_IDX ((uint32_t)3U) |
AnnaBridge | 157:e7ca05fa8600 | 238 | #define TSC_GROUP5_IDX ((uint32_t)4U) |
AnnaBridge | 157:e7ca05fa8600 | 239 | #define TSC_GROUP6_IDX ((uint32_t)5U) |
AnnaBridge | 157:e7ca05fa8600 | 240 | #define TSC_GROUP7_IDX ((uint32_t)6U) |
AnnaBridge | 157:e7ca05fa8600 | 241 | #define TSC_GROUP8_IDX ((uint32_t)7U) |
AnnaBridge | 157:e7ca05fa8600 | 242 | |
AnnaBridge | 157:e7ca05fa8600 | 243 | #define TSC_GROUP1_IO1 ((uint32_t)0x00000001U) |
AnnaBridge | 157:e7ca05fa8600 | 244 | #define TSC_GROUP1_IO2 ((uint32_t)0x00000002U) |
AnnaBridge | 157:e7ca05fa8600 | 245 | #define TSC_GROUP1_IO3 ((uint32_t)0x00000004U) |
AnnaBridge | 157:e7ca05fa8600 | 246 | #define TSC_GROUP1_IO4 ((uint32_t)0x00000008U) |
AnnaBridge | 157:e7ca05fa8600 | 247 | #define TSC_GROUP1_ALL_IOS ((uint32_t)0x0000000FU) |
AnnaBridge | 157:e7ca05fa8600 | 248 | |
AnnaBridge | 157:e7ca05fa8600 | 249 | #define TSC_GROUP2_IO1 ((uint32_t)0x00000010U) |
AnnaBridge | 157:e7ca05fa8600 | 250 | #define TSC_GROUP2_IO2 ((uint32_t)0x00000020U) |
AnnaBridge | 157:e7ca05fa8600 | 251 | #define TSC_GROUP2_IO3 ((uint32_t)0x00000040U) |
AnnaBridge | 157:e7ca05fa8600 | 252 | #define TSC_GROUP2_IO4 ((uint32_t)0x00000080U) |
AnnaBridge | 157:e7ca05fa8600 | 253 | #define TSC_GROUP2_ALL_IOS ((uint32_t)0x000000F0U) |
AnnaBridge | 157:e7ca05fa8600 | 254 | |
AnnaBridge | 157:e7ca05fa8600 | 255 | #define TSC_GROUP3_IO1 ((uint32_t)0x00000100U) |
AnnaBridge | 157:e7ca05fa8600 | 256 | #define TSC_GROUP3_IO2 ((uint32_t)0x00000200U) |
AnnaBridge | 157:e7ca05fa8600 | 257 | #define TSC_GROUP3_IO3 ((uint32_t)0x00000400U) |
AnnaBridge | 157:e7ca05fa8600 | 258 | #define TSC_GROUP3_IO4 ((uint32_t)0x00000800U) |
AnnaBridge | 157:e7ca05fa8600 | 259 | #define TSC_GROUP3_ALL_IOS ((uint32_t)0x00000F00U) |
AnnaBridge | 157:e7ca05fa8600 | 260 | |
AnnaBridge | 157:e7ca05fa8600 | 261 | #define TSC_GROUP4_IO1 ((uint32_t)0x00001000U) |
AnnaBridge | 157:e7ca05fa8600 | 262 | #define TSC_GROUP4_IO2 ((uint32_t)0x00002000U) |
AnnaBridge | 157:e7ca05fa8600 | 263 | #define TSC_GROUP4_IO3 ((uint32_t)0x00004000U) |
AnnaBridge | 157:e7ca05fa8600 | 264 | #define TSC_GROUP4_IO4 ((uint32_t)0x00008000U) |
AnnaBridge | 157:e7ca05fa8600 | 265 | #define TSC_GROUP4_ALL_IOS ((uint32_t)0x0000F000U) |
AnnaBridge | 157:e7ca05fa8600 | 266 | |
AnnaBridge | 157:e7ca05fa8600 | 267 | #define TSC_GROUP5_IO1 ((uint32_t)0x00010000U) |
AnnaBridge | 157:e7ca05fa8600 | 268 | #define TSC_GROUP5_IO2 ((uint32_t)0x00020000U) |
AnnaBridge | 157:e7ca05fa8600 | 269 | #define TSC_GROUP5_IO3 ((uint32_t)0x00040000U) |
AnnaBridge | 157:e7ca05fa8600 | 270 | #define TSC_GROUP5_IO4 ((uint32_t)0x00080000U) |
AnnaBridge | 157:e7ca05fa8600 | 271 | #define TSC_GROUP5_ALL_IOS ((uint32_t)0x000F0000U) |
AnnaBridge | 157:e7ca05fa8600 | 272 | |
AnnaBridge | 157:e7ca05fa8600 | 273 | #define TSC_GROUP6_IO1 ((uint32_t)0x00100000U) |
AnnaBridge | 157:e7ca05fa8600 | 274 | #define TSC_GROUP6_IO2 ((uint32_t)0x00200000U) |
AnnaBridge | 157:e7ca05fa8600 | 275 | #define TSC_GROUP6_IO3 ((uint32_t)0x00400000U) |
AnnaBridge | 157:e7ca05fa8600 | 276 | #define TSC_GROUP6_IO4 ((uint32_t)0x00800000U) |
AnnaBridge | 157:e7ca05fa8600 | 277 | #define TSC_GROUP6_ALL_IOS ((uint32_t)0x00F00000U) |
AnnaBridge | 157:e7ca05fa8600 | 278 | |
AnnaBridge | 157:e7ca05fa8600 | 279 | #define TSC_GROUP7_IO1 ((uint32_t)0x01000000U) |
AnnaBridge | 157:e7ca05fa8600 | 280 | #define TSC_GROUP7_IO2 ((uint32_t)0x02000000U) |
AnnaBridge | 157:e7ca05fa8600 | 281 | #define TSC_GROUP7_IO3 ((uint32_t)0x04000000U) |
AnnaBridge | 157:e7ca05fa8600 | 282 | #define TSC_GROUP7_IO4 ((uint32_t)0x08000000U) |
AnnaBridge | 157:e7ca05fa8600 | 283 | #define TSC_GROUP7_ALL_IOS ((uint32_t)0x0F000000U) |
AnnaBridge | 157:e7ca05fa8600 | 284 | |
AnnaBridge | 157:e7ca05fa8600 | 285 | #define TSC_GROUP8_IO1 ((uint32_t)0x10000000U) |
AnnaBridge | 157:e7ca05fa8600 | 286 | #define TSC_GROUP8_IO2 ((uint32_t)0x20000000U) |
AnnaBridge | 157:e7ca05fa8600 | 287 | #define TSC_GROUP8_IO3 ((uint32_t)0x40000000U) |
AnnaBridge | 157:e7ca05fa8600 | 288 | #define TSC_GROUP8_IO4 ((uint32_t)0x80000000U) |
AnnaBridge | 157:e7ca05fa8600 | 289 | #define TSC_GROUP8_ALL_IOS ((uint32_t)0xF0000000U) |
AnnaBridge | 157:e7ca05fa8600 | 290 | |
AnnaBridge | 157:e7ca05fa8600 | 291 | #define TSC_ALL_GROUPS_ALL_IOS ((uint32_t)0xFFFFFFFFU) |
AnnaBridge | 157:e7ca05fa8600 | 292 | |
AnnaBridge | 157:e7ca05fa8600 | 293 | /** |
AnnaBridge | 157:e7ca05fa8600 | 294 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 295 | */ |
AnnaBridge | 157:e7ca05fa8600 | 296 | |
AnnaBridge | 157:e7ca05fa8600 | 297 | /* Exported macros -----------------------------------------------------------*/ |
AnnaBridge | 157:e7ca05fa8600 | 298 | |
AnnaBridge | 157:e7ca05fa8600 | 299 | /** @defgroup TSC_Exported_Macros TSC Exported Macros |
AnnaBridge | 157:e7ca05fa8600 | 300 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 301 | */ |
AnnaBridge | 157:e7ca05fa8600 | 302 | |
AnnaBridge | 157:e7ca05fa8600 | 303 | /** @brief Reset TSC handle state |
AnnaBridge | 157:e7ca05fa8600 | 304 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 305 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 306 | */ |
AnnaBridge | 157:e7ca05fa8600 | 307 | #define __HAL_TSC_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_TSC_STATE_RESET) |
AnnaBridge | 157:e7ca05fa8600 | 308 | |
AnnaBridge | 157:e7ca05fa8600 | 309 | /** |
AnnaBridge | 157:e7ca05fa8600 | 310 | * @brief Enable the TSC peripheral. |
AnnaBridge | 157:e7ca05fa8600 | 311 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 312 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 313 | */ |
AnnaBridge | 157:e7ca05fa8600 | 314 | #define __HAL_TSC_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_TSCE) |
AnnaBridge | 157:e7ca05fa8600 | 315 | |
AnnaBridge | 157:e7ca05fa8600 | 316 | /** |
AnnaBridge | 157:e7ca05fa8600 | 317 | * @brief Disable the TSC peripheral. |
AnnaBridge | 157:e7ca05fa8600 | 318 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 319 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 320 | */ |
AnnaBridge | 157:e7ca05fa8600 | 321 | #define __HAL_TSC_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR &= (uint32_t)(~TSC_CR_TSCE)) |
AnnaBridge | 157:e7ca05fa8600 | 322 | |
AnnaBridge | 157:e7ca05fa8600 | 323 | /** |
AnnaBridge | 157:e7ca05fa8600 | 324 | * @brief Start acquisition |
AnnaBridge | 157:e7ca05fa8600 | 325 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 326 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 327 | */ |
AnnaBridge | 157:e7ca05fa8600 | 328 | #define __HAL_TSC_START_ACQ(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_START) |
AnnaBridge | 157:e7ca05fa8600 | 329 | |
AnnaBridge | 157:e7ca05fa8600 | 330 | /** |
AnnaBridge | 157:e7ca05fa8600 | 331 | * @brief Stop acquisition |
AnnaBridge | 157:e7ca05fa8600 | 332 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 333 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 334 | */ |
AnnaBridge | 157:e7ca05fa8600 | 335 | #define __HAL_TSC_STOP_ACQ(__HANDLE__) ((__HANDLE__)->Instance->CR &= (uint32_t)(~TSC_CR_START)) |
AnnaBridge | 157:e7ca05fa8600 | 336 | |
AnnaBridge | 157:e7ca05fa8600 | 337 | /** |
AnnaBridge | 157:e7ca05fa8600 | 338 | * @brief Set IO default mode to output push-pull low |
AnnaBridge | 157:e7ca05fa8600 | 339 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 340 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 341 | */ |
AnnaBridge | 157:e7ca05fa8600 | 342 | #define __HAL_TSC_SET_IODEF_OUTPPLOW(__HANDLE__) ((__HANDLE__)->Instance->CR &= (uint32_t)(~TSC_CR_IODEF)) |
AnnaBridge | 157:e7ca05fa8600 | 343 | |
AnnaBridge | 157:e7ca05fa8600 | 344 | /** |
AnnaBridge | 157:e7ca05fa8600 | 345 | * @brief Set IO default mode to input floating |
AnnaBridge | 157:e7ca05fa8600 | 346 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 347 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 348 | */ |
AnnaBridge | 157:e7ca05fa8600 | 349 | #define __HAL_TSC_SET_IODEF_INFLOAT(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_IODEF) |
AnnaBridge | 157:e7ca05fa8600 | 350 | |
AnnaBridge | 157:e7ca05fa8600 | 351 | /** |
AnnaBridge | 157:e7ca05fa8600 | 352 | * @brief Set synchronization polarity to falling edge |
AnnaBridge | 157:e7ca05fa8600 | 353 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 354 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 355 | */ |
AnnaBridge | 157:e7ca05fa8600 | 356 | #define __HAL_TSC_SET_SYNC_POL_FALL(__HANDLE__) ((__HANDLE__)->Instance->CR &= (uint32_t)(~TSC_CR_SYNCPOL)) |
AnnaBridge | 157:e7ca05fa8600 | 357 | |
AnnaBridge | 157:e7ca05fa8600 | 358 | /** |
AnnaBridge | 157:e7ca05fa8600 | 359 | * @brief Set synchronization polarity to rising edge and high level |
AnnaBridge | 157:e7ca05fa8600 | 360 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 361 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 362 | */ |
AnnaBridge | 157:e7ca05fa8600 | 363 | #define __HAL_TSC_SET_SYNC_POL_RISE_HIGH(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_SYNCPOL) |
AnnaBridge | 157:e7ca05fa8600 | 364 | |
AnnaBridge | 157:e7ca05fa8600 | 365 | /** |
AnnaBridge | 157:e7ca05fa8600 | 366 | * @brief Enable TSC interrupt. |
AnnaBridge | 157:e7ca05fa8600 | 367 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 368 | * @param __INTERRUPT__: TSC interrupt |
AnnaBridge | 157:e7ca05fa8600 | 369 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 370 | */ |
AnnaBridge | 157:e7ca05fa8600 | 371 | #define __HAL_TSC_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER |= (__INTERRUPT__)) |
AnnaBridge | 157:e7ca05fa8600 | 372 | |
AnnaBridge | 157:e7ca05fa8600 | 373 | /** |
AnnaBridge | 157:e7ca05fa8600 | 374 | * @brief Disable TSC interrupt. |
AnnaBridge | 157:e7ca05fa8600 | 375 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 376 | * @param __INTERRUPT__: TSC interrupt |
AnnaBridge | 157:e7ca05fa8600 | 377 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 378 | */ |
AnnaBridge | 157:e7ca05fa8600 | 379 | #define __HAL_TSC_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER &= (uint32_t)(~(__INTERRUPT__))) |
AnnaBridge | 157:e7ca05fa8600 | 380 | |
AnnaBridge | 157:e7ca05fa8600 | 381 | /** @brief Check if the specified TSC interrupt source is enabled or disabled. |
AnnaBridge | 157:e7ca05fa8600 | 382 | * @param __HANDLE__: TSC Handle |
AnnaBridge | 157:e7ca05fa8600 | 383 | * @param __INTERRUPT__: TSC interrupt |
AnnaBridge | 157:e7ca05fa8600 | 384 | * @retval SET or RESET |
AnnaBridge | 157:e7ca05fa8600 | 385 | */ |
AnnaBridge | 157:e7ca05fa8600 | 386 | #define __HAL_TSC_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->IER & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET) |
AnnaBridge | 157:e7ca05fa8600 | 387 | |
AnnaBridge | 157:e7ca05fa8600 | 388 | /** |
AnnaBridge | 157:e7ca05fa8600 | 389 | * @brief Get the selected TSC's flag status. |
AnnaBridge | 157:e7ca05fa8600 | 390 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 391 | * @param __FLAG__: TSC flag |
AnnaBridge | 157:e7ca05fa8600 | 392 | * @retval SET or RESET |
AnnaBridge | 157:e7ca05fa8600 | 393 | */ |
AnnaBridge | 157:e7ca05fa8600 | 394 | #define __HAL_TSC_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->ISR & (__FLAG__)) == (__FLAG__)) ? SET : RESET) |
AnnaBridge | 157:e7ca05fa8600 | 395 | |
AnnaBridge | 157:e7ca05fa8600 | 396 | /** |
AnnaBridge | 157:e7ca05fa8600 | 397 | * @brief Clear the TSC's pending flag. |
AnnaBridge | 157:e7ca05fa8600 | 398 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 399 | * @param __FLAG__: TSC flag |
AnnaBridge | 157:e7ca05fa8600 | 400 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 401 | */ |
AnnaBridge | 157:e7ca05fa8600 | 402 | #define __HAL_TSC_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ICR = (__FLAG__)) |
AnnaBridge | 157:e7ca05fa8600 | 403 | |
AnnaBridge | 157:e7ca05fa8600 | 404 | /** |
AnnaBridge | 157:e7ca05fa8600 | 405 | * @brief Enable schmitt trigger hysteresis on a group of IOs |
AnnaBridge | 157:e7ca05fa8600 | 406 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 407 | * @param __GX_IOY_MASK__: IOs mask |
AnnaBridge | 157:e7ca05fa8600 | 408 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 409 | */ |
AnnaBridge | 157:e7ca05fa8600 | 410 | #define __HAL_TSC_ENABLE_HYSTERESIS(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOHCR |= (__GX_IOY_MASK__)) |
AnnaBridge | 157:e7ca05fa8600 | 411 | |
AnnaBridge | 157:e7ca05fa8600 | 412 | /** |
AnnaBridge | 157:e7ca05fa8600 | 413 | * @brief Disable schmitt trigger hysteresis on a group of IOs |
AnnaBridge | 157:e7ca05fa8600 | 414 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 415 | * @param __GX_IOY_MASK__: IOs mask |
AnnaBridge | 157:e7ca05fa8600 | 416 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 417 | */ |
AnnaBridge | 157:e7ca05fa8600 | 418 | #define __HAL_TSC_DISABLE_HYSTERESIS(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOHCR &= (uint32_t)(~(__GX_IOY_MASK__))) |
AnnaBridge | 157:e7ca05fa8600 | 419 | |
AnnaBridge | 157:e7ca05fa8600 | 420 | /** |
AnnaBridge | 157:e7ca05fa8600 | 421 | * @brief Open analog switch on a group of IOs |
AnnaBridge | 157:e7ca05fa8600 | 422 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 423 | * @param __GX_IOY_MASK__: IOs mask |
AnnaBridge | 157:e7ca05fa8600 | 424 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 425 | */ |
AnnaBridge | 157:e7ca05fa8600 | 426 | #define __HAL_TSC_OPEN_ANALOG_SWITCH(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOASCR &= (uint32_t)(~(__GX_IOY_MASK__))) |
AnnaBridge | 157:e7ca05fa8600 | 427 | |
AnnaBridge | 157:e7ca05fa8600 | 428 | /** |
AnnaBridge | 157:e7ca05fa8600 | 429 | * @brief Close analog switch on a group of IOs |
AnnaBridge | 157:e7ca05fa8600 | 430 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 431 | * @param __GX_IOY_MASK__: IOs mask |
AnnaBridge | 157:e7ca05fa8600 | 432 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 433 | */ |
AnnaBridge | 157:e7ca05fa8600 | 434 | #define __HAL_TSC_CLOSE_ANALOG_SWITCH(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOASCR |= (__GX_IOY_MASK__)) |
AnnaBridge | 157:e7ca05fa8600 | 435 | |
AnnaBridge | 157:e7ca05fa8600 | 436 | /** |
AnnaBridge | 157:e7ca05fa8600 | 437 | * @brief Enable a group of IOs in channel mode |
AnnaBridge | 157:e7ca05fa8600 | 438 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 439 | * @param __GX_IOY_MASK__: IOs mask |
AnnaBridge | 157:e7ca05fa8600 | 440 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 441 | */ |
AnnaBridge | 157:e7ca05fa8600 | 442 | #define __HAL_TSC_ENABLE_CHANNEL(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOCCR |= (__GX_IOY_MASK__)) |
AnnaBridge | 157:e7ca05fa8600 | 443 | |
AnnaBridge | 157:e7ca05fa8600 | 444 | /** |
AnnaBridge | 157:e7ca05fa8600 | 445 | * @brief Disable a group of channel IOs |
AnnaBridge | 157:e7ca05fa8600 | 446 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 447 | * @param __GX_IOY_MASK__: IOs mask |
AnnaBridge | 157:e7ca05fa8600 | 448 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 449 | */ |
AnnaBridge | 157:e7ca05fa8600 | 450 | #define __HAL_TSC_DISABLE_CHANNEL(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOCCR &= (uint32_t)(~(__GX_IOY_MASK__))) |
AnnaBridge | 157:e7ca05fa8600 | 451 | |
AnnaBridge | 157:e7ca05fa8600 | 452 | /** |
AnnaBridge | 157:e7ca05fa8600 | 453 | * @brief Enable a group of IOs in sampling mode |
AnnaBridge | 157:e7ca05fa8600 | 454 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 455 | * @param __GX_IOY_MASK__: IOs mask |
AnnaBridge | 157:e7ca05fa8600 | 456 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 457 | */ |
AnnaBridge | 157:e7ca05fa8600 | 458 | #define __HAL_TSC_ENABLE_SAMPLING(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOSCR |= (__GX_IOY_MASK__)) |
AnnaBridge | 157:e7ca05fa8600 | 459 | |
AnnaBridge | 157:e7ca05fa8600 | 460 | /** |
AnnaBridge | 157:e7ca05fa8600 | 461 | * @brief Disable a group of sampling IOs |
AnnaBridge | 157:e7ca05fa8600 | 462 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 463 | * @param __GX_IOY_MASK__: IOs mask |
AnnaBridge | 157:e7ca05fa8600 | 464 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 465 | */ |
AnnaBridge | 157:e7ca05fa8600 | 466 | #define __HAL_TSC_DISABLE_SAMPLING(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOSCR &= (uint32_t)(~(__GX_IOY_MASK__))) |
AnnaBridge | 157:e7ca05fa8600 | 467 | |
AnnaBridge | 157:e7ca05fa8600 | 468 | /** |
AnnaBridge | 157:e7ca05fa8600 | 469 | * @brief Enable acquisition groups |
AnnaBridge | 157:e7ca05fa8600 | 470 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 471 | * @param __GX_MASK__: Groups mask |
AnnaBridge | 157:e7ca05fa8600 | 472 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 473 | */ |
AnnaBridge | 157:e7ca05fa8600 | 474 | #define __HAL_TSC_ENABLE_GROUP(__HANDLE__, __GX_MASK__) ((__HANDLE__)->Instance->IOGCSR |= (__GX_MASK__)) |
AnnaBridge | 157:e7ca05fa8600 | 475 | |
AnnaBridge | 157:e7ca05fa8600 | 476 | /** |
AnnaBridge | 157:e7ca05fa8600 | 477 | * @brief Disable acquisition groups |
AnnaBridge | 157:e7ca05fa8600 | 478 | * @param __HANDLE__: TSC handle |
AnnaBridge | 157:e7ca05fa8600 | 479 | * @param __GX_MASK__: Groups mask |
AnnaBridge | 157:e7ca05fa8600 | 480 | * @retval None |
AnnaBridge | 157:e7ca05fa8600 | 481 | */ |
AnnaBridge | 157:e7ca05fa8600 | 482 | #define __HAL_TSC_DISABLE_GROUP(__HANDLE__, __GX_MASK__) ((__HANDLE__)->Instance->IOGCSR &= (uint32_t)(~(__GX_MASK__))) |
AnnaBridge | 157:e7ca05fa8600 | 483 | |
AnnaBridge | 157:e7ca05fa8600 | 484 | /** @brief Gets acquisition group status |
AnnaBridge | 157:e7ca05fa8600 | 485 | * @param __HANDLE__: TSC Handle |
AnnaBridge | 157:e7ca05fa8600 | 486 | * @param __GX_INDEX__: Group index |
AnnaBridge | 157:e7ca05fa8600 | 487 | * @retval SET or RESET |
AnnaBridge | 157:e7ca05fa8600 | 488 | */ |
AnnaBridge | 157:e7ca05fa8600 | 489 | #define __HAL_TSC_GET_GROUP_STATUS(__HANDLE__, __GX_INDEX__) \ |
AnnaBridge | 157:e7ca05fa8600 | 490 | ((((__HANDLE__)->Instance->IOGCSR & (uint32_t)((uint32_t)1U << ((__GX_INDEX__) + (uint32_t)16U))) == (uint32_t)((uint32_t)1U << ((__GX_INDEX__) + (uint32_t)16U))) ? TSC_GROUP_COMPLETED : TSC_GROUP_ONGOING) |
AnnaBridge | 157:e7ca05fa8600 | 491 | |
AnnaBridge | 157:e7ca05fa8600 | 492 | /** |
AnnaBridge | 157:e7ca05fa8600 | 493 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 494 | */ |
AnnaBridge | 157:e7ca05fa8600 | 495 | |
AnnaBridge | 157:e7ca05fa8600 | 496 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 157:e7ca05fa8600 | 497 | |
AnnaBridge | 157:e7ca05fa8600 | 498 | /** @defgroup TSC_Private_Macros TSC Private Macros |
AnnaBridge | 157:e7ca05fa8600 | 499 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 500 | */ |
AnnaBridge | 157:e7ca05fa8600 | 501 | #define IS_TSC_ALL_INSTANCE(PERIPH) ((PERIPH) == TSC) |
AnnaBridge | 157:e7ca05fa8600 | 502 | |
AnnaBridge | 157:e7ca05fa8600 | 503 | #define IS_TSC_CTPH(VAL) (((VAL) == TSC_CTPH_1CYCLE) || \ |
AnnaBridge | 157:e7ca05fa8600 | 504 | ((VAL) == TSC_CTPH_2CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 505 | ((VAL) == TSC_CTPH_3CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 506 | ((VAL) == TSC_CTPH_4CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 507 | ((VAL) == TSC_CTPH_5CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 508 | ((VAL) == TSC_CTPH_6CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 509 | ((VAL) == TSC_CTPH_7CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 510 | ((VAL) == TSC_CTPH_8CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 511 | ((VAL) == TSC_CTPH_9CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 512 | ((VAL) == TSC_CTPH_10CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 513 | ((VAL) == TSC_CTPH_11CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 514 | ((VAL) == TSC_CTPH_12CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 515 | ((VAL) == TSC_CTPH_13CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 516 | ((VAL) == TSC_CTPH_14CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 517 | ((VAL) == TSC_CTPH_15CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 518 | ((VAL) == TSC_CTPH_16CYCLES)) |
AnnaBridge | 157:e7ca05fa8600 | 519 | #define IS_TSC_CTPL(VAL) (((VAL) == TSC_CTPL_1CYCLE) || \ |
AnnaBridge | 157:e7ca05fa8600 | 520 | ((VAL) == TSC_CTPL_2CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 521 | ((VAL) == TSC_CTPL_3CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 522 | ((VAL) == TSC_CTPL_4CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 523 | ((VAL) == TSC_CTPL_5CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 524 | ((VAL) == TSC_CTPL_6CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 525 | ((VAL) == TSC_CTPL_7CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 526 | ((VAL) == TSC_CTPL_8CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 527 | ((VAL) == TSC_CTPL_9CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 528 | ((VAL) == TSC_CTPL_10CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 529 | ((VAL) == TSC_CTPL_11CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 530 | ((VAL) == TSC_CTPL_12CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 531 | ((VAL) == TSC_CTPL_13CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 532 | ((VAL) == TSC_CTPL_14CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 533 | ((VAL) == TSC_CTPL_15CYCLES) || \ |
AnnaBridge | 157:e7ca05fa8600 | 534 | ((VAL) == TSC_CTPL_16CYCLES)) |
AnnaBridge | 157:e7ca05fa8600 | 535 | |
AnnaBridge | 157:e7ca05fa8600 | 536 | #define IS_TSC_SS(VAL) (((VAL) == DISABLE) || ((VAL) == ENABLE)) |
AnnaBridge | 157:e7ca05fa8600 | 537 | |
AnnaBridge | 157:e7ca05fa8600 | 538 | #define IS_TSC_SSD(VAL) (((VAL) == 0U) || (((VAL) > 0U) && ((VAL) < 128U))) |
AnnaBridge | 157:e7ca05fa8600 | 539 | #define IS_TSC_SS_PRESC(VAL) (((VAL) == TSC_SS_PRESC_DIV1) || ((VAL) == TSC_SS_PRESC_DIV2)) |
AnnaBridge | 157:e7ca05fa8600 | 540 | #define IS_TSC_PG_PRESC(VAL) (((VAL) == TSC_PG_PRESC_DIV1) || \ |
AnnaBridge | 157:e7ca05fa8600 | 541 | ((VAL) == TSC_PG_PRESC_DIV2) || \ |
AnnaBridge | 157:e7ca05fa8600 | 542 | ((VAL) == TSC_PG_PRESC_DIV4) || \ |
AnnaBridge | 157:e7ca05fa8600 | 543 | ((VAL) == TSC_PG_PRESC_DIV8) || \ |
AnnaBridge | 157:e7ca05fa8600 | 544 | ((VAL) == TSC_PG_PRESC_DIV16) || \ |
AnnaBridge | 157:e7ca05fa8600 | 545 | ((VAL) == TSC_PG_PRESC_DIV32) || \ |
AnnaBridge | 157:e7ca05fa8600 | 546 | ((VAL) == TSC_PG_PRESC_DIV64) || \ |
AnnaBridge | 157:e7ca05fa8600 | 547 | ((VAL) == TSC_PG_PRESC_DIV128)) |
AnnaBridge | 157:e7ca05fa8600 | 548 | |
AnnaBridge | 157:e7ca05fa8600 | 549 | #define IS_TSC_MCV(VAL) (((VAL) == TSC_MCV_255) || \ |
AnnaBridge | 157:e7ca05fa8600 | 550 | ((VAL) == TSC_MCV_511) || \ |
AnnaBridge | 157:e7ca05fa8600 | 551 | ((VAL) == TSC_MCV_1023) || \ |
AnnaBridge | 157:e7ca05fa8600 | 552 | ((VAL) == TSC_MCV_2047) || \ |
AnnaBridge | 157:e7ca05fa8600 | 553 | ((VAL) == TSC_MCV_4095) || \ |
AnnaBridge | 157:e7ca05fa8600 | 554 | ((VAL) == TSC_MCV_8191) || \ |
AnnaBridge | 157:e7ca05fa8600 | 555 | ((VAL) == TSC_MCV_16383)) |
AnnaBridge | 157:e7ca05fa8600 | 556 | #define IS_TSC_IODEF(VAL) (((VAL) == TSC_IODEF_OUT_PP_LOW) || ((VAL) == TSC_IODEF_IN_FLOAT)) |
AnnaBridge | 157:e7ca05fa8600 | 557 | #define IS_TSC_SYNC_POL(VAL) (((VAL) == TSC_SYNC_POLARITY_FALLING) || ((VAL) == TSC_SYNC_POLARITY_RISING)) |
AnnaBridge | 157:e7ca05fa8600 | 558 | #define IS_TSC_ACQ_MODE(VAL) (((VAL) == TSC_ACQ_MODE_NORMAL) || ((VAL) == TSC_ACQ_MODE_SYNCHRO)) |
AnnaBridge | 157:e7ca05fa8600 | 559 | #define IS_TSC_IOMODE(VAL) (((VAL) == TSC_IOMODE_UNUSED) || \ |
AnnaBridge | 157:e7ca05fa8600 | 560 | ((VAL) == TSC_IOMODE_CHANNEL) || \ |
AnnaBridge | 157:e7ca05fa8600 | 561 | ((VAL) == TSC_IOMODE_SHIELD) || \ |
AnnaBridge | 157:e7ca05fa8600 | 562 | ((VAL) == TSC_IOMODE_SAMPLING)) |
AnnaBridge | 157:e7ca05fa8600 | 563 | #define IS_TSC_MCE_IT(VAL) (((VAL) == DISABLE) || ((VAL) == ENABLE)) |
AnnaBridge | 157:e7ca05fa8600 | 564 | |
AnnaBridge | 157:e7ca05fa8600 | 565 | #define IS_TSC_GROUP_INDEX(VAL) (((VAL) == 0U) || (((VAL) > 0U) && ((VAL) < TSC_NB_OF_GROUPS))) |
AnnaBridge | 157:e7ca05fa8600 | 566 | |
AnnaBridge | 157:e7ca05fa8600 | 567 | /** |
AnnaBridge | 157:e7ca05fa8600 | 568 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 569 | */ |
AnnaBridge | 157:e7ca05fa8600 | 570 | |
AnnaBridge | 157:e7ca05fa8600 | 571 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 157:e7ca05fa8600 | 572 | |
AnnaBridge | 157:e7ca05fa8600 | 573 | /** @defgroup TSC_Exported_Functions TSC Exported Functions |
AnnaBridge | 157:e7ca05fa8600 | 574 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 575 | */ |
AnnaBridge | 157:e7ca05fa8600 | 576 | |
AnnaBridge | 157:e7ca05fa8600 | 577 | /** @defgroup TSC_Exported_Functions_Group1 Initialization and de-initialization functions |
AnnaBridge | 157:e7ca05fa8600 | 578 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 579 | */ |
AnnaBridge | 157:e7ca05fa8600 | 580 | /* Initialization and de-initialization functions *****************************/ |
AnnaBridge | 157:e7ca05fa8600 | 581 | HAL_StatusTypeDef HAL_TSC_Init(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 582 | HAL_StatusTypeDef HAL_TSC_DeInit(TSC_HandleTypeDef *htsc); |
AnnaBridge | 157:e7ca05fa8600 | 583 | void HAL_TSC_MspInit(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 584 | void HAL_TSC_MspDeInit(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 585 | /** |
AnnaBridge | 157:e7ca05fa8600 | 586 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 587 | */ |
AnnaBridge | 157:e7ca05fa8600 | 588 | |
AnnaBridge | 157:e7ca05fa8600 | 589 | /** @defgroup HAL_TSC_Exported_Functions_Group2 IO operation functions |
AnnaBridge | 157:e7ca05fa8600 | 590 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 591 | */ |
AnnaBridge | 157:e7ca05fa8600 | 592 | /* IO operation functions *****************************************************/ |
AnnaBridge | 157:e7ca05fa8600 | 593 | HAL_StatusTypeDef HAL_TSC_Start(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 594 | HAL_StatusTypeDef HAL_TSC_Start_IT(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 595 | HAL_StatusTypeDef HAL_TSC_Stop(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 596 | HAL_StatusTypeDef HAL_TSC_Stop_IT(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 597 | HAL_StatusTypeDef HAL_TSC_PollForAcquisition(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 598 | TSC_GroupStatusTypeDef HAL_TSC_GroupGetStatus(TSC_HandleTypeDef* htsc, uint32_t gx_index); |
AnnaBridge | 157:e7ca05fa8600 | 599 | uint32_t HAL_TSC_GroupGetValue(TSC_HandleTypeDef* htsc, uint32_t gx_index); |
AnnaBridge | 157:e7ca05fa8600 | 600 | |
AnnaBridge | 157:e7ca05fa8600 | 601 | /** |
AnnaBridge | 157:e7ca05fa8600 | 602 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 603 | */ |
AnnaBridge | 157:e7ca05fa8600 | 604 | /** @defgroup HAL_TSC_Exported_Functions_Group3 Peripheral Control functions |
AnnaBridge | 157:e7ca05fa8600 | 605 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 606 | */ |
AnnaBridge | 157:e7ca05fa8600 | 607 | /* Peripheral Control functions ***********************************************/ |
AnnaBridge | 157:e7ca05fa8600 | 608 | HAL_StatusTypeDef HAL_TSC_IOConfig(TSC_HandleTypeDef* htsc, TSC_IOConfigTypeDef* config); |
AnnaBridge | 157:e7ca05fa8600 | 609 | HAL_StatusTypeDef HAL_TSC_IODischarge(TSC_HandleTypeDef* htsc, uint32_t choice); |
AnnaBridge | 157:e7ca05fa8600 | 610 | |
AnnaBridge | 157:e7ca05fa8600 | 611 | /** |
AnnaBridge | 157:e7ca05fa8600 | 612 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 613 | */ |
AnnaBridge | 157:e7ca05fa8600 | 614 | /** @defgroup HAL_TSC_Exported_Functions_Group4 State callback and error Functions |
AnnaBridge | 157:e7ca05fa8600 | 615 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 616 | */ |
AnnaBridge | 157:e7ca05fa8600 | 617 | /* Peripheral State and Error functions ***************************************/ |
AnnaBridge | 157:e7ca05fa8600 | 618 | HAL_TSC_StateTypeDef HAL_TSC_GetState(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 619 | void HAL_TSC_IRQHandler(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 620 | |
AnnaBridge | 157:e7ca05fa8600 | 621 | /* Callback functions *********************************************************/ |
AnnaBridge | 157:e7ca05fa8600 | 622 | void HAL_TSC_ConvCpltCallback(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 623 | void HAL_TSC_ErrorCallback(TSC_HandleTypeDef* htsc); |
AnnaBridge | 157:e7ca05fa8600 | 624 | |
AnnaBridge | 157:e7ca05fa8600 | 625 | /** |
AnnaBridge | 157:e7ca05fa8600 | 626 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 627 | */ |
AnnaBridge | 157:e7ca05fa8600 | 628 | |
AnnaBridge | 157:e7ca05fa8600 | 629 | /** |
AnnaBridge | 157:e7ca05fa8600 | 630 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 631 | */ |
AnnaBridge | 157:e7ca05fa8600 | 632 | |
AnnaBridge | 157:e7ca05fa8600 | 633 | /* Define the private group ***********************************/ |
AnnaBridge | 157:e7ca05fa8600 | 634 | /**************************************************************/ |
AnnaBridge | 157:e7ca05fa8600 | 635 | /** @defgroup TSC_Private TSC Private |
AnnaBridge | 157:e7ca05fa8600 | 636 | * @{ |
AnnaBridge | 157:e7ca05fa8600 | 637 | */ |
AnnaBridge | 157:e7ca05fa8600 | 638 | /** |
AnnaBridge | 157:e7ca05fa8600 | 639 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 640 | */ |
AnnaBridge | 157:e7ca05fa8600 | 641 | /**************************************************************/ |
AnnaBridge | 157:e7ca05fa8600 | 642 | |
AnnaBridge | 157:e7ca05fa8600 | 643 | /** |
AnnaBridge | 157:e7ca05fa8600 | 644 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 645 | */ |
AnnaBridge | 157:e7ca05fa8600 | 646 | |
AnnaBridge | 157:e7ca05fa8600 | 647 | /** |
AnnaBridge | 157:e7ca05fa8600 | 648 | * @} |
AnnaBridge | 157:e7ca05fa8600 | 649 | */ |
AnnaBridge | 157:e7ca05fa8600 | 650 | |
AnnaBridge | 157:e7ca05fa8600 | 651 | #ifdef __cplusplus |
AnnaBridge | 157:e7ca05fa8600 | 652 | } |
AnnaBridge | 157:e7ca05fa8600 | 653 | #endif |
AnnaBridge | 157:e7ca05fa8600 | 654 | |
AnnaBridge | 157:e7ca05fa8600 | 655 | #endif /*__STM32L0xx_TSC_H */ |
AnnaBridge | 157:e7ca05fa8600 | 656 | #endif /* #if !defined (STM32L011xx) && !defined (STM32L021xx) && !defined (STM32L031xx) && !defined (STM32L041xx) && !defined (STM32L051xx) && !defined (STM32L061xx) && !defined (STM32L071xx) && !defined (STM32L081xx) */ |
AnnaBridge | 157:e7ca05fa8600 | 657 | |
AnnaBridge | 157:e7ca05fa8600 | 658 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
AnnaBridge | 157:e7ca05fa8600 | 659 |