The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
Anna Bridge
Date:
Fri Apr 20 11:08:29 2018 +0100
Revision:
166:5aab5a7997ee
Parent:
161:aa5281ff4a02
Updating mbed 2 version number

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 156:ff21514d8981 1 /**
AnnaBridge 156:ff21514d8981 2 ******************************************************************************
AnnaBridge 156:ff21514d8981 3 * @file stm32l4xx_hal_dfsdm.h
AnnaBridge 156:ff21514d8981 4 * @author MCD Application Team
AnnaBridge 156:ff21514d8981 5 * @brief Header file of DFSDM HAL module.
AnnaBridge 156:ff21514d8981 6 ******************************************************************************
AnnaBridge 156:ff21514d8981 7 * @attention
AnnaBridge 156:ff21514d8981 8 *
AnnaBridge 156:ff21514d8981 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 156:ff21514d8981 10 *
AnnaBridge 156:ff21514d8981 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 156:ff21514d8981 12 * are permitted provided that the following conditions are met:
AnnaBridge 156:ff21514d8981 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 156:ff21514d8981 14 * this list of conditions and the following disclaimer.
AnnaBridge 156:ff21514d8981 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 156:ff21514d8981 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 156:ff21514d8981 17 * and/or other materials provided with the distribution.
AnnaBridge 156:ff21514d8981 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 156:ff21514d8981 19 * may be used to endorse or promote products derived from this software
AnnaBridge 156:ff21514d8981 20 * without specific prior written permission.
AnnaBridge 156:ff21514d8981 21 *
AnnaBridge 156:ff21514d8981 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 156:ff21514d8981 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 156:ff21514d8981 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 156:ff21514d8981 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 156:ff21514d8981 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 156:ff21514d8981 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 156:ff21514d8981 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 156:ff21514d8981 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 156:ff21514d8981 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 156:ff21514d8981 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 156:ff21514d8981 32 *
AnnaBridge 156:ff21514d8981 33 ******************************************************************************
AnnaBridge 156:ff21514d8981 34 */
AnnaBridge 156:ff21514d8981 35
AnnaBridge 156:ff21514d8981 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 156:ff21514d8981 37 #ifndef __STM32L4xx_HAL_DFSDM_H
AnnaBridge 156:ff21514d8981 38 #define __STM32L4xx_HAL_DFSDM_H
AnnaBridge 156:ff21514d8981 39
AnnaBridge 156:ff21514d8981 40 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 41 extern "C" {
AnnaBridge 156:ff21514d8981 42 #endif
AnnaBridge 156:ff21514d8981 43
AnnaBridge 156:ff21514d8981 44 #if defined(STM32L451xx) || defined(STM32L452xx) || defined(STM32L462xx) || \
AnnaBridge 156:ff21514d8981 45 defined(STM32L471xx) || defined(STM32L475xx) || defined(STM32L476xx) || defined(STM32L485xx) || defined(STM32L486xx) || \
AnnaBridge 161:aa5281ff4a02 46 defined(STM32L496xx) || defined(STM32L4A6xx) || \
AnnaBridge 161:aa5281ff4a02 47 defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
AnnaBridge 161:aa5281ff4a02 48
AnnaBridge 156:ff21514d8981 49 /* Includes ------------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 50 #include "stm32l4xx_hal_def.h"
AnnaBridge 156:ff21514d8981 51
AnnaBridge 156:ff21514d8981 52 /** @addtogroup STM32L4xx_HAL_Driver
AnnaBridge 156:ff21514d8981 53 * @{
AnnaBridge 156:ff21514d8981 54 */
AnnaBridge 156:ff21514d8981 55
AnnaBridge 156:ff21514d8981 56 /** @addtogroup DFSDM
AnnaBridge 156:ff21514d8981 57 * @{
AnnaBridge 156:ff21514d8981 58 */
AnnaBridge 156:ff21514d8981 59
AnnaBridge 156:ff21514d8981 60 /* Exported types ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 61 /** @defgroup DFSDM_Exported_Types DFSDM Exported Types
AnnaBridge 156:ff21514d8981 62 * @{
AnnaBridge 156:ff21514d8981 63 */
AnnaBridge 156:ff21514d8981 64
AnnaBridge 156:ff21514d8981 65 /**
AnnaBridge 156:ff21514d8981 66 * @brief HAL DFSDM Channel states definition
AnnaBridge 156:ff21514d8981 67 */
AnnaBridge 156:ff21514d8981 68 typedef enum
AnnaBridge 156:ff21514d8981 69 {
AnnaBridge 156:ff21514d8981 70 HAL_DFSDM_CHANNEL_STATE_RESET = 0x00U, /*!< DFSDM channel not initialized */
AnnaBridge 156:ff21514d8981 71 HAL_DFSDM_CHANNEL_STATE_READY = 0x01U, /*!< DFSDM channel initialized and ready for use */
AnnaBridge 156:ff21514d8981 72 HAL_DFSDM_CHANNEL_STATE_ERROR = 0xFFU /*!< DFSDM channel state error */
AnnaBridge 156:ff21514d8981 73 }HAL_DFSDM_Channel_StateTypeDef;
AnnaBridge 156:ff21514d8981 74
AnnaBridge 156:ff21514d8981 75 /**
AnnaBridge 156:ff21514d8981 76 * @brief DFSDM channel output clock structure definition
AnnaBridge 156:ff21514d8981 77 */
AnnaBridge 156:ff21514d8981 78 typedef struct
AnnaBridge 156:ff21514d8981 79 {
AnnaBridge 156:ff21514d8981 80 FunctionalState Activation; /*!< Output clock enable/disable */
AnnaBridge 156:ff21514d8981 81 uint32_t Selection; /*!< Output clock is system clock or audio clock.
AnnaBridge 156:ff21514d8981 82 This parameter can be a value of @ref DFSDM_Channel_OuputClock */
AnnaBridge 156:ff21514d8981 83 uint32_t Divider; /*!< Output clock divider.
AnnaBridge 156:ff21514d8981 84 This parameter must be a number between Min_Data = 2 and Max_Data = 256 */
AnnaBridge 156:ff21514d8981 85 }DFSDM_Channel_OutputClockTypeDef;
AnnaBridge 156:ff21514d8981 86
AnnaBridge 156:ff21514d8981 87 /**
AnnaBridge 156:ff21514d8981 88 * @brief DFSDM channel input structure definition
AnnaBridge 156:ff21514d8981 89 */
AnnaBridge 156:ff21514d8981 90 typedef struct
AnnaBridge 156:ff21514d8981 91 {
AnnaBridge 156:ff21514d8981 92 uint32_t Multiplexer; /*!< Input is external serial inputs, internal register or ADC output.
AnnaBridge 156:ff21514d8981 93 ADC output is available only on STM32L451xx, STM32L452xx, STM32L462xx,
AnnaBridge 161:aa5281ff4a02 94 STM32L496xx, STM32L4A6xx, STM32L4R5xx, STM32L4R7xx, STM32L4R9xx,
AnnaBridge 161:aa5281ff4a02 95 STM32L4S5xx, STM32L4S7xx and STM32L4S9xx products.
AnnaBridge 156:ff21514d8981 96 This parameter can be a value of @ref DFSDM_Channel_InputMultiplexer */
AnnaBridge 156:ff21514d8981 97 uint32_t DataPacking; /*!< Standard, interleaved or dual mode for internal register.
AnnaBridge 156:ff21514d8981 98 This parameter can be a value of @ref DFSDM_Channel_DataPacking */
AnnaBridge 156:ff21514d8981 99 uint32_t Pins; /*!< Input pins are taken from same or following channel.
AnnaBridge 156:ff21514d8981 100 This parameter can be a value of @ref DFSDM_Channel_InputPins */
AnnaBridge 156:ff21514d8981 101 }DFSDM_Channel_InputTypeDef;
AnnaBridge 156:ff21514d8981 102
AnnaBridge 156:ff21514d8981 103 /**
AnnaBridge 156:ff21514d8981 104 * @brief DFSDM channel serial interface structure definition
AnnaBridge 156:ff21514d8981 105 */
AnnaBridge 156:ff21514d8981 106 typedef struct
AnnaBridge 156:ff21514d8981 107 {
AnnaBridge 156:ff21514d8981 108 uint32_t Type; /*!< SPI or Manchester modes.
AnnaBridge 156:ff21514d8981 109 This parameter can be a value of @ref DFSDM_Channel_SerialInterfaceType */
AnnaBridge 156:ff21514d8981 110 uint32_t SpiClock; /*!< SPI clock select (external or internal with different sampling point).
AnnaBridge 156:ff21514d8981 111 This parameter can be a value of @ref DFSDM_Channel_SpiClock */
AnnaBridge 156:ff21514d8981 112 }DFSDM_Channel_SerialInterfaceTypeDef;
AnnaBridge 156:ff21514d8981 113
AnnaBridge 156:ff21514d8981 114 /**
AnnaBridge 156:ff21514d8981 115 * @brief DFSDM channel analog watchdog structure definition
AnnaBridge 156:ff21514d8981 116 */
AnnaBridge 156:ff21514d8981 117 typedef struct
AnnaBridge 156:ff21514d8981 118 {
AnnaBridge 156:ff21514d8981 119 uint32_t FilterOrder; /*!< Analog watchdog Sinc filter order.
AnnaBridge 156:ff21514d8981 120 This parameter can be a value of @ref DFSDM_Channel_AwdFilterOrder */
AnnaBridge 156:ff21514d8981 121 uint32_t Oversampling; /*!< Analog watchdog filter oversampling ratio.
AnnaBridge 156:ff21514d8981 122 This parameter must be a number between Min_Data = 1 and Max_Data = 32 */
AnnaBridge 156:ff21514d8981 123 }DFSDM_Channel_AwdTypeDef;
AnnaBridge 156:ff21514d8981 124
AnnaBridge 156:ff21514d8981 125 /**
AnnaBridge 156:ff21514d8981 126 * @brief DFSDM channel init structure definition
AnnaBridge 156:ff21514d8981 127 */
AnnaBridge 156:ff21514d8981 128 typedef struct
AnnaBridge 156:ff21514d8981 129 {
AnnaBridge 156:ff21514d8981 130 DFSDM_Channel_OutputClockTypeDef OutputClock; /*!< DFSDM channel output clock parameters */
AnnaBridge 156:ff21514d8981 131 DFSDM_Channel_InputTypeDef Input; /*!< DFSDM channel input parameters */
AnnaBridge 156:ff21514d8981 132 DFSDM_Channel_SerialInterfaceTypeDef SerialInterface; /*!< DFSDM channel serial interface parameters */
AnnaBridge 156:ff21514d8981 133 DFSDM_Channel_AwdTypeDef Awd; /*!< DFSDM channel analog watchdog parameters */
AnnaBridge 156:ff21514d8981 134 int32_t Offset; /*!< DFSDM channel offset.
AnnaBridge 156:ff21514d8981 135 This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
AnnaBridge 156:ff21514d8981 136 uint32_t RightBitShift; /*!< DFSDM channel right bit shift.
AnnaBridge 156:ff21514d8981 137 This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x1F */
AnnaBridge 156:ff21514d8981 138 }DFSDM_Channel_InitTypeDef;
AnnaBridge 156:ff21514d8981 139
AnnaBridge 156:ff21514d8981 140 /**
AnnaBridge 156:ff21514d8981 141 * @brief DFSDM channel handle structure definition
AnnaBridge 156:ff21514d8981 142 */
AnnaBridge 156:ff21514d8981 143 typedef struct
AnnaBridge 156:ff21514d8981 144 {
AnnaBridge 156:ff21514d8981 145 DFSDM_Channel_TypeDef *Instance; /*!< DFSDM channel instance */
AnnaBridge 156:ff21514d8981 146 DFSDM_Channel_InitTypeDef Init; /*!< DFSDM channel init parameters */
AnnaBridge 156:ff21514d8981 147 HAL_DFSDM_Channel_StateTypeDef State; /*!< DFSDM channel state */
AnnaBridge 156:ff21514d8981 148 }DFSDM_Channel_HandleTypeDef;
AnnaBridge 156:ff21514d8981 149
AnnaBridge 156:ff21514d8981 150 /**
AnnaBridge 156:ff21514d8981 151 * @brief HAL DFSDM Filter states definition
AnnaBridge 156:ff21514d8981 152 */
AnnaBridge 156:ff21514d8981 153 typedef enum
AnnaBridge 156:ff21514d8981 154 {
AnnaBridge 156:ff21514d8981 155 HAL_DFSDM_FILTER_STATE_RESET = 0x00U, /*!< DFSDM filter not initialized */
AnnaBridge 156:ff21514d8981 156 HAL_DFSDM_FILTER_STATE_READY = 0x01U, /*!< DFSDM filter initialized and ready for use */
AnnaBridge 156:ff21514d8981 157 HAL_DFSDM_FILTER_STATE_REG = 0x02U, /*!< DFSDM filter regular conversion in progress */
AnnaBridge 156:ff21514d8981 158 HAL_DFSDM_FILTER_STATE_INJ = 0x03U, /*!< DFSDM filter injected conversion in progress */
AnnaBridge 156:ff21514d8981 159 HAL_DFSDM_FILTER_STATE_REG_INJ = 0x04U, /*!< DFSDM filter regular and injected conversions in progress */
AnnaBridge 156:ff21514d8981 160 HAL_DFSDM_FILTER_STATE_ERROR = 0xFFU /*!< DFSDM filter state error */
AnnaBridge 156:ff21514d8981 161 }HAL_DFSDM_Filter_StateTypeDef;
AnnaBridge 156:ff21514d8981 162
AnnaBridge 156:ff21514d8981 163 /**
AnnaBridge 156:ff21514d8981 164 * @brief DFSDM filter regular conversion parameters structure definition
AnnaBridge 156:ff21514d8981 165 */
AnnaBridge 156:ff21514d8981 166 typedef struct
AnnaBridge 156:ff21514d8981 167 {
AnnaBridge 156:ff21514d8981 168 uint32_t Trigger; /*!< Trigger used to start regular conversion: software or synchronous.
AnnaBridge 156:ff21514d8981 169 This parameter can be a value of @ref DFSDM_Filter_Trigger */
AnnaBridge 156:ff21514d8981 170 FunctionalState FastMode; /*!< Enable/disable fast mode for regular conversion */
AnnaBridge 156:ff21514d8981 171 FunctionalState DmaMode; /*!< Enable/disable DMA for regular conversion */
AnnaBridge 156:ff21514d8981 172 }DFSDM_Filter_RegularParamTypeDef;
AnnaBridge 156:ff21514d8981 173
AnnaBridge 156:ff21514d8981 174 /**
AnnaBridge 156:ff21514d8981 175 * @brief DFSDM filter injected conversion parameters structure definition
AnnaBridge 156:ff21514d8981 176 */
AnnaBridge 156:ff21514d8981 177 typedef struct
AnnaBridge 156:ff21514d8981 178 {
AnnaBridge 156:ff21514d8981 179 uint32_t Trigger; /*!< Trigger used to start injected conversion: software, external or synchronous.
AnnaBridge 156:ff21514d8981 180 This parameter can be a value of @ref DFSDM_Filter_Trigger */
AnnaBridge 156:ff21514d8981 181 FunctionalState ScanMode; /*!< Enable/disable scanning mode for injected conversion */
AnnaBridge 156:ff21514d8981 182 FunctionalState DmaMode; /*!< Enable/disable DMA for injected conversion */
AnnaBridge 156:ff21514d8981 183 uint32_t ExtTrigger; /*!< External trigger.
AnnaBridge 156:ff21514d8981 184 This parameter can be a value of @ref DFSDM_Filter_ExtTrigger */
AnnaBridge 156:ff21514d8981 185 uint32_t ExtTriggerEdge; /*!< External trigger edge: rising, falling or both.
AnnaBridge 156:ff21514d8981 186 This parameter can be a value of @ref DFSDM_Filter_ExtTriggerEdge */
AnnaBridge 156:ff21514d8981 187 }DFSDM_Filter_InjectedParamTypeDef;
AnnaBridge 156:ff21514d8981 188
AnnaBridge 156:ff21514d8981 189 /**
AnnaBridge 156:ff21514d8981 190 * @brief DFSDM filter parameters structure definition
AnnaBridge 156:ff21514d8981 191 */
AnnaBridge 156:ff21514d8981 192 typedef struct
AnnaBridge 156:ff21514d8981 193 {
AnnaBridge 156:ff21514d8981 194 uint32_t SincOrder; /*!< Sinc filter order.
AnnaBridge 156:ff21514d8981 195 This parameter can be a value of @ref DFSDM_Filter_SincOrder */
AnnaBridge 156:ff21514d8981 196 uint32_t Oversampling; /*!< Filter oversampling ratio.
AnnaBridge 156:ff21514d8981 197 This parameter must be a number between Min_Data = 1 and Max_Data = 1024 */
AnnaBridge 156:ff21514d8981 198 uint32_t IntOversampling; /*!< Integrator oversampling ratio.
AnnaBridge 156:ff21514d8981 199 This parameter must be a number between Min_Data = 1 and Max_Data = 256 */
AnnaBridge 156:ff21514d8981 200 }DFSDM_Filter_FilterParamTypeDef;
AnnaBridge 156:ff21514d8981 201
AnnaBridge 156:ff21514d8981 202 /**
AnnaBridge 156:ff21514d8981 203 * @brief DFSDM filter init structure definition
AnnaBridge 156:ff21514d8981 204 */
AnnaBridge 156:ff21514d8981 205 typedef struct
AnnaBridge 156:ff21514d8981 206 {
AnnaBridge 156:ff21514d8981 207 DFSDM_Filter_RegularParamTypeDef RegularParam; /*!< DFSDM regular conversion parameters */
AnnaBridge 156:ff21514d8981 208 DFSDM_Filter_InjectedParamTypeDef InjectedParam; /*!< DFSDM injected conversion parameters */
AnnaBridge 156:ff21514d8981 209 DFSDM_Filter_FilterParamTypeDef FilterParam; /*!< DFSDM filter parameters */
AnnaBridge 156:ff21514d8981 210 }DFSDM_Filter_InitTypeDef;
AnnaBridge 156:ff21514d8981 211
AnnaBridge 156:ff21514d8981 212 /**
AnnaBridge 156:ff21514d8981 213 * @brief DFSDM filter handle structure definition
AnnaBridge 156:ff21514d8981 214 */
AnnaBridge 156:ff21514d8981 215 typedef struct
AnnaBridge 156:ff21514d8981 216 {
AnnaBridge 156:ff21514d8981 217 DFSDM_Filter_TypeDef *Instance; /*!< DFSDM filter instance */
AnnaBridge 156:ff21514d8981 218 DFSDM_Filter_InitTypeDef Init; /*!< DFSDM filter init parameters */
AnnaBridge 156:ff21514d8981 219 DMA_HandleTypeDef *hdmaReg; /*!< Pointer on DMA handler for regular conversions */
AnnaBridge 156:ff21514d8981 220 DMA_HandleTypeDef *hdmaInj; /*!< Pointer on DMA handler for injected conversions */
AnnaBridge 156:ff21514d8981 221 uint32_t RegularContMode; /*!< Regular conversion continuous mode */
AnnaBridge 156:ff21514d8981 222 uint32_t RegularTrigger; /*!< Trigger used for regular conversion */
AnnaBridge 156:ff21514d8981 223 uint32_t InjectedTrigger; /*!< Trigger used for injected conversion */
AnnaBridge 156:ff21514d8981 224 uint32_t ExtTriggerEdge; /*!< Rising, falling or both edges selected */
AnnaBridge 156:ff21514d8981 225 FunctionalState InjectedScanMode; /*!< Injected scanning mode */
AnnaBridge 156:ff21514d8981 226 uint32_t InjectedChannelsNbr; /*!< Number of channels in injected sequence */
AnnaBridge 156:ff21514d8981 227 uint32_t InjConvRemaining; /*!< Injected conversions remaining */
AnnaBridge 156:ff21514d8981 228 HAL_DFSDM_Filter_StateTypeDef State; /*!< DFSDM filter state */
AnnaBridge 156:ff21514d8981 229 uint32_t ErrorCode; /*!< DFSDM filter error code */
AnnaBridge 156:ff21514d8981 230 }DFSDM_Filter_HandleTypeDef;
AnnaBridge 156:ff21514d8981 231
AnnaBridge 156:ff21514d8981 232 /**
AnnaBridge 156:ff21514d8981 233 * @brief DFSDM filter analog watchdog parameters structure definition
AnnaBridge 156:ff21514d8981 234 */
AnnaBridge 156:ff21514d8981 235 typedef struct
AnnaBridge 156:ff21514d8981 236 {
AnnaBridge 156:ff21514d8981 237 uint32_t DataSource; /*!< Values from digital filter or from channel watchdog filter.
AnnaBridge 156:ff21514d8981 238 This parameter can be a value of @ref DFSDM_Filter_AwdDataSource */
AnnaBridge 156:ff21514d8981 239 uint32_t Channel; /*!< Analog watchdog channel selection.
AnnaBridge 156:ff21514d8981 240 This parameter can be a values combination of @ref DFSDM_Channel_Selection */
AnnaBridge 156:ff21514d8981 241 int32_t HighThreshold; /*!< High threshold for the analog watchdog.
AnnaBridge 156:ff21514d8981 242 This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
AnnaBridge 156:ff21514d8981 243 int32_t LowThreshold; /*!< Low threshold for the analog watchdog.
AnnaBridge 156:ff21514d8981 244 This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
AnnaBridge 156:ff21514d8981 245 uint32_t HighBreakSignal; /*!< Break signal assigned to analog watchdog high threshold event.
AnnaBridge 156:ff21514d8981 246 This parameter can be a values combination of @ref DFSDM_BreakSignals */
AnnaBridge 156:ff21514d8981 247 uint32_t LowBreakSignal; /*!< Break signal assigned to analog watchdog low threshold event.
AnnaBridge 156:ff21514d8981 248 This parameter can be a values combination of @ref DFSDM_BreakSignals */
AnnaBridge 156:ff21514d8981 249 }DFSDM_Filter_AwdParamTypeDef;
AnnaBridge 156:ff21514d8981 250
AnnaBridge 156:ff21514d8981 251 /**
AnnaBridge 156:ff21514d8981 252 * @}
AnnaBridge 156:ff21514d8981 253 */
AnnaBridge 156:ff21514d8981 254 /* End of exported types -----------------------------------------------------*/
AnnaBridge 156:ff21514d8981 255
AnnaBridge 156:ff21514d8981 256 /* Exported constants --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 257 /** @defgroup DFSDM_Exported_Constants DFSDM Exported Constants
AnnaBridge 156:ff21514d8981 258 * @{
AnnaBridge 156:ff21514d8981 259 */
AnnaBridge 156:ff21514d8981 260
AnnaBridge 156:ff21514d8981 261 /** @defgroup DFSDM_Channel_OuputClock DFSDM channel output clock selection
AnnaBridge 156:ff21514d8981 262 * @{
AnnaBridge 156:ff21514d8981 263 */
AnnaBridge 156:ff21514d8981 264 #define DFSDM_CHANNEL_OUTPUT_CLOCK_SYSTEM ((uint32_t)0x00000000U) /*!< Source for ouput clock is system clock */
AnnaBridge 156:ff21514d8981 265 #define DFSDM_CHANNEL_OUTPUT_CLOCK_AUDIO DFSDM_CHCFGR1_CKOUTSRC /*!< Source for ouput clock is audio clock */
AnnaBridge 156:ff21514d8981 266 /**
AnnaBridge 156:ff21514d8981 267 * @}
AnnaBridge 156:ff21514d8981 268 */
AnnaBridge 156:ff21514d8981 269
AnnaBridge 156:ff21514d8981 270 /** @defgroup DFSDM_Channel_InputMultiplexer DFSDM channel input multiplexer
AnnaBridge 156:ff21514d8981 271 * @{
AnnaBridge 156:ff21514d8981 272 */
AnnaBridge 156:ff21514d8981 273 #define DFSDM_CHANNEL_EXTERNAL_INPUTS ((uint32_t)0x00000000U) /*!< Data are taken from external inputs */
AnnaBridge 156:ff21514d8981 274 #if defined(STM32L451xx) || defined(STM32L452xx) || defined(STM32L462xx) || \
AnnaBridge 161:aa5281ff4a02 275 defined(STM32L496xx) || defined(STM32L4A6xx) || \
AnnaBridge 161:aa5281ff4a02 276 defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
AnnaBridge 156:ff21514d8981 277 #define DFSDM_CHANNEL_ADC_OUTPUT DFSDM_CHCFGR1_DATMPX_0 /*!< Data are taken from ADC output */
AnnaBridge 161:aa5281ff4a02 278 #endif /* STM32L451xx || STM32L452xx || STM32L462xx || STM32L496xx || STM32L4A6xx || STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */
AnnaBridge 156:ff21514d8981 279 #define DFSDM_CHANNEL_INTERNAL_REGISTER DFSDM_CHCFGR1_DATMPX_1 /*!< Data are taken from internal register */
AnnaBridge 156:ff21514d8981 280 /**
AnnaBridge 156:ff21514d8981 281 * @}
AnnaBridge 156:ff21514d8981 282 */
AnnaBridge 156:ff21514d8981 283
AnnaBridge 156:ff21514d8981 284 /** @defgroup DFSDM_Channel_DataPacking DFSDM channel input data packing
AnnaBridge 156:ff21514d8981 285 * @{
AnnaBridge 156:ff21514d8981 286 */
AnnaBridge 156:ff21514d8981 287 #define DFSDM_CHANNEL_STANDARD_MODE ((uint32_t)0x00000000U) /*!< Standard data packing mode */
AnnaBridge 156:ff21514d8981 288 #define DFSDM_CHANNEL_INTERLEAVED_MODE DFSDM_CHCFGR1_DATPACK_0 /*!< Interleaved data packing mode */
AnnaBridge 156:ff21514d8981 289 #define DFSDM_CHANNEL_DUAL_MODE DFSDM_CHCFGR1_DATPACK_1 /*!< Dual data packing mode */
AnnaBridge 156:ff21514d8981 290 /**
AnnaBridge 156:ff21514d8981 291 * @}
AnnaBridge 156:ff21514d8981 292 */
AnnaBridge 156:ff21514d8981 293
AnnaBridge 156:ff21514d8981 294 /** @defgroup DFSDM_Channel_InputPins DFSDM channel input pins
AnnaBridge 156:ff21514d8981 295 * @{
AnnaBridge 156:ff21514d8981 296 */
AnnaBridge 156:ff21514d8981 297 #define DFSDM_CHANNEL_SAME_CHANNEL_PINS ((uint32_t)0x00000000U) /*!< Input from pins on same channel */
AnnaBridge 156:ff21514d8981 298 #define DFSDM_CHANNEL_FOLLOWING_CHANNEL_PINS DFSDM_CHCFGR1_CHINSEL /*!< Input from pins on following channel */
AnnaBridge 156:ff21514d8981 299 /**
AnnaBridge 156:ff21514d8981 300 * @}
AnnaBridge 156:ff21514d8981 301 */
AnnaBridge 156:ff21514d8981 302
AnnaBridge 156:ff21514d8981 303 /** @defgroup DFSDM_Channel_SerialInterfaceType DFSDM channel serial interface type
AnnaBridge 156:ff21514d8981 304 * @{
AnnaBridge 156:ff21514d8981 305 */
AnnaBridge 156:ff21514d8981 306 #define DFSDM_CHANNEL_SPI_RISING ((uint32_t)0x00000000U) /*!< SPI with rising edge */
AnnaBridge 156:ff21514d8981 307 #define DFSDM_CHANNEL_SPI_FALLING DFSDM_CHCFGR1_SITP_0 /*!< SPI with falling edge */
AnnaBridge 156:ff21514d8981 308 #define DFSDM_CHANNEL_MANCHESTER_RISING DFSDM_CHCFGR1_SITP_1 /*!< Manchester with rising edge */
AnnaBridge 156:ff21514d8981 309 #define DFSDM_CHANNEL_MANCHESTER_FALLING DFSDM_CHCFGR1_SITP /*!< Manchester with falling edge */
AnnaBridge 156:ff21514d8981 310 /**
AnnaBridge 156:ff21514d8981 311 * @}
AnnaBridge 156:ff21514d8981 312 */
AnnaBridge 156:ff21514d8981 313
AnnaBridge 156:ff21514d8981 314 /** @defgroup DFSDM_Channel_SpiClock DFSDM channel SPI clock selection
AnnaBridge 156:ff21514d8981 315 * @{
AnnaBridge 156:ff21514d8981 316 */
AnnaBridge 156:ff21514d8981 317 #define DFSDM_CHANNEL_SPI_CLOCK_EXTERNAL ((uint32_t)0x00000000U) /*!< External SPI clock */
AnnaBridge 156:ff21514d8981 318 #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL DFSDM_CHCFGR1_SPICKSEL_0 /*!< Internal SPI clock */
AnnaBridge 156:ff21514d8981 319 #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_FALLING DFSDM_CHCFGR1_SPICKSEL_1 /*!< Internal SPI clock divided by 2, falling edge */
AnnaBridge 156:ff21514d8981 320 #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_RISING DFSDM_CHCFGR1_SPICKSEL /*!< Internal SPI clock divided by 2, rising edge */
AnnaBridge 156:ff21514d8981 321 /**
AnnaBridge 156:ff21514d8981 322 * @}
AnnaBridge 156:ff21514d8981 323 */
AnnaBridge 156:ff21514d8981 324
AnnaBridge 156:ff21514d8981 325 /** @defgroup DFSDM_Channel_AwdFilterOrder DFSDM channel analog watchdog filter order
AnnaBridge 156:ff21514d8981 326 * @{
AnnaBridge 156:ff21514d8981 327 */
AnnaBridge 156:ff21514d8981 328 #define DFSDM_CHANNEL_FASTSINC_ORDER ((uint32_t)0x00000000U) /*!< FastSinc filter type */
AnnaBridge 156:ff21514d8981 329 #define DFSDM_CHANNEL_SINC1_ORDER DFSDM_CHAWSCDR_AWFORD_0 /*!< Sinc 1 filter type */
AnnaBridge 156:ff21514d8981 330 #define DFSDM_CHANNEL_SINC2_ORDER DFSDM_CHAWSCDR_AWFORD_1 /*!< Sinc 2 filter type */
AnnaBridge 156:ff21514d8981 331 #define DFSDM_CHANNEL_SINC3_ORDER DFSDM_CHAWSCDR_AWFORD /*!< Sinc 3 filter type */
AnnaBridge 156:ff21514d8981 332 /**
AnnaBridge 156:ff21514d8981 333 * @}
AnnaBridge 156:ff21514d8981 334 */
AnnaBridge 156:ff21514d8981 335
AnnaBridge 156:ff21514d8981 336 /** @defgroup DFSDM_Filter_Trigger DFSDM filter conversion trigger
AnnaBridge 156:ff21514d8981 337 * @{
AnnaBridge 156:ff21514d8981 338 */
AnnaBridge 156:ff21514d8981 339 #define DFSDM_FILTER_SW_TRIGGER ((uint32_t)0x00000000U) /*!< Software trigger */
AnnaBridge 156:ff21514d8981 340 #define DFSDM_FILTER_SYNC_TRIGGER ((uint32_t)0x00000001U) /*!< Synchronous with DFSDM_FLT0 */
AnnaBridge 156:ff21514d8981 341 #define DFSDM_FILTER_EXT_TRIGGER ((uint32_t)0x00000002U) /*!< External trigger (only for injected conversion) */
AnnaBridge 156:ff21514d8981 342 /**
AnnaBridge 156:ff21514d8981 343 * @}
AnnaBridge 156:ff21514d8981 344 */
AnnaBridge 156:ff21514d8981 345
AnnaBridge 156:ff21514d8981 346 /** @defgroup DFSDM_Filter_ExtTrigger DFSDM filter external trigger
AnnaBridge 156:ff21514d8981 347 * @{
AnnaBridge 156:ff21514d8981 348 */
AnnaBridge 156:ff21514d8981 349 #if defined(STM32L451xx) || defined(STM32L452xx) || defined(STM32L462xx)
AnnaBridge 156:ff21514d8981 350 #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO ((uint32_t)0x00000000U) /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 351 #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO2 DFSDM_FLTCR1_JEXTSEL_0 /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 352 #define DFSDM_FILTER_EXT_TRIG_TIM3_TRGO DFSDM_FLTCR1_JEXTSEL_1 /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 353 #define DFSDM_FILTER_EXT_TRIG_TIM16_OC1 (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For DFSDM filter 0, 1 and 2 */
AnnaBridge 156:ff21514d8981 354 #define DFSDM_FILTER_EXT_TRIG_TIM6_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM filter 0 and 1 */
AnnaBridge 156:ff21514d8981 355 #define DFSDM_FILTER_EXT_TRIG_EXTI11 (DFSDM_FLTCR1_JEXTSEL_1 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 356 #define DFSDM_FILTER_EXT_TRIG_EXTI15 DFSDM_FLTCR1_JEXTSEL /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 161:aa5281ff4a02 357 #elif defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
AnnaBridge 161:aa5281ff4a02 358 #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO ((uint32_t)0x00000000U) /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 359 #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO2 DFSDM_FLTCR1_JEXTSEL_0 /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 360 #define DFSDM_FILTER_EXT_TRIG_TIM8_TRGO DFSDM_FLTCR1_JEXTSEL_1 /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 361 #define DFSDM_FILTER_EXT_TRIG_TIM8_TRGO2 (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 362 #define DFSDM_FILTER_EXT_TRIG_TIM3_TRGO DFSDM_FLTCR1_JEXTSEL_2 /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 363 #define DFSDM_FILTER_EXT_TRIG_TIM4_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 364 #define DFSDM_FILTER_EXT_TRIG_TIM16_OC1 (DFSDM_FLTCR1_JEXTSEL_1 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 365 #define DFSDM_FILTER_EXT_TRIG_TIM6_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1 | \
AnnaBridge 161:aa5281ff4a02 366 DFSDM_FLTCR1_JEXTSEL_2) /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 367 #define DFSDM_FILTER_EXT_TRIG_TIM7_TRGO DFSDM_FLTCR1_JEXTSEL_3 /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 368 #define DFSDM_FILTER_EXT_TRIG_EXTI11 (DFSDM_FLTCR1_JEXTSEL_3 | DFSDM_FLTCR1_JEXTSEL_4) /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 369 #define DFSDM_FILTER_EXT_TRIG_EXTI15 (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_3 | \
AnnaBridge 161:aa5281ff4a02 370 DFSDM_FLTCR1_JEXTSEL_4) /*!< For all DFSDM filters */
AnnaBridge 161:aa5281ff4a02 371 #define DFSDM_FILTER_EXT_TRIG_LPTIM1_OUT (DFSDM_FLTCR1_JEXTSEL_1 | DFSDM_FLTCR1_JEXTSEL_3 | \
AnnaBridge 161:aa5281ff4a02 372 DFSDM_FLTCR1_JEXTSEL_4) /*!< For all DFSDM filters */
AnnaBridge 156:ff21514d8981 373 #else
AnnaBridge 156:ff21514d8981 374 #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO ((uint32_t)0x00000000U) /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 375 #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO2 DFSDM_FLTCR1_JEXTSEL_0 /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 376 #define DFSDM_FILTER_EXT_TRIG_TIM8_TRGO DFSDM_FLTCR1_JEXTSEL_1 /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 377 #define DFSDM_FILTER_EXT_TRIG_TIM8_TRGO2 (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For DFSDM filter 0, 1 and 2 */
AnnaBridge 156:ff21514d8981 378 #define DFSDM_FILTER_EXT_TRIG_TIM3_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For DFSDM filter 3 */
AnnaBridge 156:ff21514d8981 379 #define DFSDM_FILTER_EXT_TRIG_TIM4_TRGO DFSDM_FLTCR1_JEXTSEL_2 /*!< For DFSDM filter 0, 1 and 2 */
AnnaBridge 156:ff21514d8981 380 #define DFSDM_FILTER_EXT_TRIG_TIM16_OC1 DFSDM_FLTCR1_JEXTSEL_2 /*!< For DFSDM filter 3 */
AnnaBridge 156:ff21514d8981 381 #define DFSDM_FILTER_EXT_TRIG_TIM6_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM filter 0 and 1 */
AnnaBridge 156:ff21514d8981 382 #define DFSDM_FILTER_EXT_TRIG_TIM7_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM filter 2 and 3 */
AnnaBridge 156:ff21514d8981 383 #define DFSDM_FILTER_EXT_TRIG_EXTI11 (DFSDM_FLTCR1_JEXTSEL_1 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 384 #define DFSDM_FILTER_EXT_TRIG_EXTI15 DFSDM_FLTCR1_JEXTSEL /*!< For DFSDM filter 0, 1, 2 and 3 */
AnnaBridge 156:ff21514d8981 385 #endif /* STM32L451xx || STM32L452xx || STM32L462xx */
AnnaBridge 156:ff21514d8981 386 /**
AnnaBridge 156:ff21514d8981 387 * @}
AnnaBridge 156:ff21514d8981 388 */
AnnaBridge 156:ff21514d8981 389
AnnaBridge 156:ff21514d8981 390 /** @defgroup DFSDM_Filter_ExtTriggerEdge DFSDM filter external trigger edge
AnnaBridge 156:ff21514d8981 391 * @{
AnnaBridge 156:ff21514d8981 392 */
AnnaBridge 156:ff21514d8981 393 #define DFSDM_FILTER_EXT_TRIG_RISING_EDGE DFSDM_FLTCR1_JEXTEN_0 /*!< External rising edge */
AnnaBridge 156:ff21514d8981 394 #define DFSDM_FILTER_EXT_TRIG_FALLING_EDGE DFSDM_FLTCR1_JEXTEN_1 /*!< External falling edge */
AnnaBridge 156:ff21514d8981 395 #define DFSDM_FILTER_EXT_TRIG_BOTH_EDGES DFSDM_FLTCR1_JEXTEN /*!< External rising and falling edges */
AnnaBridge 156:ff21514d8981 396 /**
AnnaBridge 156:ff21514d8981 397 * @}
AnnaBridge 156:ff21514d8981 398 */
AnnaBridge 156:ff21514d8981 399
AnnaBridge 156:ff21514d8981 400 /** @defgroup DFSDM_Filter_SincOrder DFSDM filter sinc order
AnnaBridge 156:ff21514d8981 401 * @{
AnnaBridge 156:ff21514d8981 402 */
AnnaBridge 156:ff21514d8981 403 #define DFSDM_FILTER_FASTSINC_ORDER ((uint32_t)0x00000000U) /*!< FastSinc filter type */
AnnaBridge 156:ff21514d8981 404 #define DFSDM_FILTER_SINC1_ORDER DFSDM_FLTFCR_FORD_0 /*!< Sinc 1 filter type */
AnnaBridge 156:ff21514d8981 405 #define DFSDM_FILTER_SINC2_ORDER DFSDM_FLTFCR_FORD_1 /*!< Sinc 2 filter type */
AnnaBridge 156:ff21514d8981 406 #define DFSDM_FILTER_SINC3_ORDER (DFSDM_FLTFCR_FORD_0 | DFSDM_FLTFCR_FORD_1) /*!< Sinc 3 filter type */
AnnaBridge 156:ff21514d8981 407 #define DFSDM_FILTER_SINC4_ORDER DFSDM_FLTFCR_FORD_2 /*!< Sinc 4 filter type */
AnnaBridge 156:ff21514d8981 408 #define DFSDM_FILTER_SINC5_ORDER (DFSDM_FLTFCR_FORD_0 | DFSDM_FLTFCR_FORD_2) /*!< Sinc 5 filter type */
AnnaBridge 156:ff21514d8981 409 /**
AnnaBridge 156:ff21514d8981 410 * @}
AnnaBridge 156:ff21514d8981 411 */
AnnaBridge 156:ff21514d8981 412
AnnaBridge 156:ff21514d8981 413 /** @defgroup DFSDM_Filter_AwdDataSource DFSDM filter analog watchdog data source
AnnaBridge 156:ff21514d8981 414 * @{
AnnaBridge 156:ff21514d8981 415 */
AnnaBridge 156:ff21514d8981 416 #define DFSDM_FILTER_AWD_FILTER_DATA ((uint32_t)0x00000000U) /*!< From digital filter */
AnnaBridge 156:ff21514d8981 417 #define DFSDM_FILTER_AWD_CHANNEL_DATA DFSDM_FLTCR1_AWFSEL /*!< From analog watchdog channel */
AnnaBridge 156:ff21514d8981 418 /**
AnnaBridge 156:ff21514d8981 419 * @}
AnnaBridge 156:ff21514d8981 420 */
AnnaBridge 156:ff21514d8981 421
AnnaBridge 156:ff21514d8981 422 /** @defgroup DFSDM_Filter_ErrorCode DFSDM filter error code
AnnaBridge 156:ff21514d8981 423 * @{
AnnaBridge 156:ff21514d8981 424 */
AnnaBridge 156:ff21514d8981 425 #define DFSDM_FILTER_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */
AnnaBridge 156:ff21514d8981 426 #define DFSDM_FILTER_ERROR_REGULAR_OVERRUN ((uint32_t)0x00000001U) /*!< Overrun occurs during regular conversion */
AnnaBridge 156:ff21514d8981 427 #define DFSDM_FILTER_ERROR_INJECTED_OVERRUN ((uint32_t)0x00000002U) /*!< Overrun occurs during injected conversion */
AnnaBridge 156:ff21514d8981 428 #define DFSDM_FILTER_ERROR_DMA ((uint32_t)0x00000003U) /*!< DMA error occurs */
AnnaBridge 156:ff21514d8981 429 /**
AnnaBridge 156:ff21514d8981 430 * @}
AnnaBridge 156:ff21514d8981 431 */
AnnaBridge 156:ff21514d8981 432
AnnaBridge 156:ff21514d8981 433 /** @defgroup DFSDM_BreakSignals DFSDM break signals
AnnaBridge 156:ff21514d8981 434 * @{
AnnaBridge 156:ff21514d8981 435 */
AnnaBridge 156:ff21514d8981 436 #define DFSDM_NO_BREAK_SIGNAL ((uint32_t)0x00000000U) /*!< No break signal */
AnnaBridge 156:ff21514d8981 437 #define DFSDM_BREAK_SIGNAL_0 ((uint32_t)0x00000001U) /*!< Break signal 0 */
AnnaBridge 156:ff21514d8981 438 #define DFSDM_BREAK_SIGNAL_1 ((uint32_t)0x00000002U) /*!< Break signal 1 */
AnnaBridge 156:ff21514d8981 439 #define DFSDM_BREAK_SIGNAL_2 ((uint32_t)0x00000004U) /*!< Break signal 2 */
AnnaBridge 156:ff21514d8981 440 #define DFSDM_BREAK_SIGNAL_3 ((uint32_t)0x00000008U) /*!< Break signal 3 */
AnnaBridge 156:ff21514d8981 441 /**
AnnaBridge 156:ff21514d8981 442 * @}
AnnaBridge 156:ff21514d8981 443 */
AnnaBridge 156:ff21514d8981 444
AnnaBridge 156:ff21514d8981 445 /** @defgroup DFSDM_Channel_Selection DFSDM Channel Selection
AnnaBridge 156:ff21514d8981 446 * @{
AnnaBridge 156:ff21514d8981 447 */
AnnaBridge 156:ff21514d8981 448 /* DFSDM Channels ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 449 /* The DFSDM channels are defined as follows:
AnnaBridge 156:ff21514d8981 450 - in 16-bit LSB the channel mask is set
AnnaBridge 156:ff21514d8981 451 - in 16-bit MSB the channel number is set
AnnaBridge 156:ff21514d8981 452 e.g. for channel 5 definition:
AnnaBridge 156:ff21514d8981 453 - the channel mask is 0x00000020 (bit 5 is set)
AnnaBridge 156:ff21514d8981 454 - the channel number 5 is 0x00050000
AnnaBridge 156:ff21514d8981 455 --> Consequently, channel 5 definition is 0x00000020 | 0x00050000 = 0x00050020 */
AnnaBridge 156:ff21514d8981 456 #if defined(STM32L451xx) || defined(STM32L452xx) || defined(STM32L462xx)
AnnaBridge 156:ff21514d8981 457 #define DFSDM_CHANNEL_0 ((uint32_t)0x00000001U)
AnnaBridge 156:ff21514d8981 458 #define DFSDM_CHANNEL_1 ((uint32_t)0x00010002U)
AnnaBridge 156:ff21514d8981 459 #define DFSDM_CHANNEL_2 ((uint32_t)0x00020004U)
AnnaBridge 156:ff21514d8981 460 #define DFSDM_CHANNEL_3 ((uint32_t)0x00030008U)
AnnaBridge 161:aa5281ff4a02 461 #else
AnnaBridge 156:ff21514d8981 462 #define DFSDM_CHANNEL_0 ((uint32_t)0x00000001U)
AnnaBridge 156:ff21514d8981 463 #define DFSDM_CHANNEL_1 ((uint32_t)0x00010002U)
AnnaBridge 156:ff21514d8981 464 #define DFSDM_CHANNEL_2 ((uint32_t)0x00020004U)
AnnaBridge 156:ff21514d8981 465 #define DFSDM_CHANNEL_3 ((uint32_t)0x00030008U)
AnnaBridge 156:ff21514d8981 466 #define DFSDM_CHANNEL_4 ((uint32_t)0x00040010U)
AnnaBridge 156:ff21514d8981 467 #define DFSDM_CHANNEL_5 ((uint32_t)0x00050020U)
AnnaBridge 156:ff21514d8981 468 #define DFSDM_CHANNEL_6 ((uint32_t)0x00060040U)
AnnaBridge 156:ff21514d8981 469 #define DFSDM_CHANNEL_7 ((uint32_t)0x00070080U)
AnnaBridge 156:ff21514d8981 470 #endif /* STM32L451xx || STM32L452xx || STM32L462xx */
AnnaBridge 156:ff21514d8981 471 /**
AnnaBridge 156:ff21514d8981 472 * @}
AnnaBridge 156:ff21514d8981 473 */
AnnaBridge 156:ff21514d8981 474
AnnaBridge 156:ff21514d8981 475 /** @defgroup DFSDM_ContinuousMode DFSDM Continuous Mode
AnnaBridge 156:ff21514d8981 476 * @{
AnnaBridge 156:ff21514d8981 477 */
AnnaBridge 156:ff21514d8981 478 #define DFSDM_CONTINUOUS_CONV_OFF ((uint32_t)0x00000000U) /*!< Conversion are not continuous */
AnnaBridge 156:ff21514d8981 479 #define DFSDM_CONTINUOUS_CONV_ON ((uint32_t)0x00000001U) /*!< Conversion are continuous */
AnnaBridge 156:ff21514d8981 480 /**
AnnaBridge 156:ff21514d8981 481 * @}
AnnaBridge 156:ff21514d8981 482 */
AnnaBridge 156:ff21514d8981 483
AnnaBridge 156:ff21514d8981 484 /** @defgroup DFSDM_AwdThreshold DFSDM analog watchdog threshold
AnnaBridge 156:ff21514d8981 485 * @{
AnnaBridge 156:ff21514d8981 486 */
AnnaBridge 156:ff21514d8981 487 #define DFSDM_AWD_HIGH_THRESHOLD ((uint32_t)0x00000000U) /*!< Analog watchdog high threshold */
AnnaBridge 156:ff21514d8981 488 #define DFSDM_AWD_LOW_THRESHOLD ((uint32_t)0x00000001U) /*!< Analog watchdog low threshold */
AnnaBridge 156:ff21514d8981 489 /**
AnnaBridge 156:ff21514d8981 490 * @}
AnnaBridge 156:ff21514d8981 491 */
AnnaBridge 156:ff21514d8981 492
AnnaBridge 156:ff21514d8981 493 /**
AnnaBridge 156:ff21514d8981 494 * @}
AnnaBridge 156:ff21514d8981 495 */
AnnaBridge 156:ff21514d8981 496 /* End of exported constants -------------------------------------------------*/
AnnaBridge 156:ff21514d8981 497
AnnaBridge 156:ff21514d8981 498 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 499 /** @defgroup DFSDM_Exported_Macros DFSDM Exported Macros
AnnaBridge 156:ff21514d8981 500 * @{
AnnaBridge 156:ff21514d8981 501 */
AnnaBridge 156:ff21514d8981 502
AnnaBridge 156:ff21514d8981 503 /** @brief Reset DFSDM channel handle state.
AnnaBridge 161:aa5281ff4a02 504 * @param __HANDLE__ DFSDM channel handle.
AnnaBridge 156:ff21514d8981 505 * @retval None
AnnaBridge 156:ff21514d8981 506 */
AnnaBridge 156:ff21514d8981 507 #define __HAL_DFSDM_CHANNEL_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DFSDM_CHANNEL_STATE_RESET)
AnnaBridge 156:ff21514d8981 508
AnnaBridge 156:ff21514d8981 509 /** @brief Reset DFSDM filter handle state.
AnnaBridge 161:aa5281ff4a02 510 * @param __HANDLE__ DFSDM filter handle.
AnnaBridge 156:ff21514d8981 511 * @retval None
AnnaBridge 156:ff21514d8981 512 */
AnnaBridge 156:ff21514d8981 513 #define __HAL_DFSDM_FILTER_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DFSDM_FILTER_STATE_RESET)
AnnaBridge 156:ff21514d8981 514
AnnaBridge 156:ff21514d8981 515 /**
AnnaBridge 156:ff21514d8981 516 * @}
AnnaBridge 156:ff21514d8981 517 */
AnnaBridge 156:ff21514d8981 518 /* End of exported macros ----------------------------------------------------*/
AnnaBridge 156:ff21514d8981 519
AnnaBridge 161:aa5281ff4a02 520 #if defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
AnnaBridge 161:aa5281ff4a02 521 /* Include DFSDM HAL Extension module */
AnnaBridge 161:aa5281ff4a02 522 #include "stm32l4xx_hal_dfsdm_ex.h"
AnnaBridge 161:aa5281ff4a02 523 #endif /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */
AnnaBridge 161:aa5281ff4a02 524
AnnaBridge 156:ff21514d8981 525 /* Exported functions --------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 526 /** @addtogroup DFSDM_Exported_Functions DFSDM Exported Functions
AnnaBridge 156:ff21514d8981 527 * @{
AnnaBridge 156:ff21514d8981 528 */
AnnaBridge 156:ff21514d8981 529
AnnaBridge 156:ff21514d8981 530 /** @addtogroup DFSDM_Exported_Functions_Group1_Channel Channel initialization and de-initialization functions
AnnaBridge 156:ff21514d8981 531 * @{
AnnaBridge 156:ff21514d8981 532 */
AnnaBridge 156:ff21514d8981 533 /* Channel initialization and de-initialization functions *********************/
AnnaBridge 156:ff21514d8981 534 HAL_StatusTypeDef HAL_DFSDM_ChannelInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 535 HAL_StatusTypeDef HAL_DFSDM_ChannelDeInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 536 void HAL_DFSDM_ChannelMspInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 537 void HAL_DFSDM_ChannelMspDeInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 538 /**
AnnaBridge 156:ff21514d8981 539 * @}
AnnaBridge 156:ff21514d8981 540 */
AnnaBridge 156:ff21514d8981 541
AnnaBridge 156:ff21514d8981 542 /** @addtogroup DFSDM_Exported_Functions_Group2_Channel Channel operation functions
AnnaBridge 156:ff21514d8981 543 * @{
AnnaBridge 156:ff21514d8981 544 */
AnnaBridge 156:ff21514d8981 545 /* Channel operation functions ************************************************/
AnnaBridge 156:ff21514d8981 546 HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStart(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 547 HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStart_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 548 HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStop(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 549 HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStop_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 550
AnnaBridge 156:ff21514d8981 551 HAL_StatusTypeDef HAL_DFSDM_ChannelScdStart(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Threshold, uint32_t BreakSignal);
AnnaBridge 156:ff21514d8981 552 HAL_StatusTypeDef HAL_DFSDM_ChannelScdStart_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Threshold, uint32_t BreakSignal);
AnnaBridge 156:ff21514d8981 553 HAL_StatusTypeDef HAL_DFSDM_ChannelScdStop(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 554 HAL_StatusTypeDef HAL_DFSDM_ChannelScdStop_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 555
AnnaBridge 156:ff21514d8981 556 int16_t HAL_DFSDM_ChannelGetAwdValue(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 557 HAL_StatusTypeDef HAL_DFSDM_ChannelModifyOffset(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, int32_t Offset);
AnnaBridge 156:ff21514d8981 558
AnnaBridge 156:ff21514d8981 559 HAL_StatusTypeDef HAL_DFSDM_ChannelPollForCkab(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Timeout);
AnnaBridge 156:ff21514d8981 560 HAL_StatusTypeDef HAL_DFSDM_ChannelPollForScd(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Timeout);
AnnaBridge 156:ff21514d8981 561
AnnaBridge 156:ff21514d8981 562 void HAL_DFSDM_ChannelCkabCallback(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 563 void HAL_DFSDM_ChannelScdCallback(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 564 /**
AnnaBridge 156:ff21514d8981 565 * @}
AnnaBridge 156:ff21514d8981 566 */
AnnaBridge 156:ff21514d8981 567
AnnaBridge 156:ff21514d8981 568 /** @defgroup DFSDM_Exported_Functions_Group3_Channel Channel state function
AnnaBridge 156:ff21514d8981 569 * @{
AnnaBridge 156:ff21514d8981 570 */
AnnaBridge 156:ff21514d8981 571 /* Channel state function *****************************************************/
AnnaBridge 156:ff21514d8981 572 HAL_DFSDM_Channel_StateTypeDef HAL_DFSDM_ChannelGetState(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
AnnaBridge 156:ff21514d8981 573 /**
AnnaBridge 156:ff21514d8981 574 * @}
AnnaBridge 156:ff21514d8981 575 */
AnnaBridge 156:ff21514d8981 576
AnnaBridge 156:ff21514d8981 577 /** @addtogroup DFSDM_Exported_Functions_Group1_Filter Filter initialization and de-initialization functions
AnnaBridge 156:ff21514d8981 578 * @{
AnnaBridge 156:ff21514d8981 579 */
AnnaBridge 156:ff21514d8981 580 /* Filter initialization and de-initialization functions *********************/
AnnaBridge 156:ff21514d8981 581 HAL_StatusTypeDef HAL_DFSDM_FilterInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 582 HAL_StatusTypeDef HAL_DFSDM_FilterDeInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 583 void HAL_DFSDM_FilterMspInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 584 void HAL_DFSDM_FilterMspDeInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 585 /**
AnnaBridge 156:ff21514d8981 586 * @}
AnnaBridge 156:ff21514d8981 587 */
AnnaBridge 156:ff21514d8981 588
AnnaBridge 156:ff21514d8981 589 /** @addtogroup DFSDM_Exported_Functions_Group2_Filter Filter control functions
AnnaBridge 156:ff21514d8981 590 * @{
AnnaBridge 156:ff21514d8981 591 */
AnnaBridge 156:ff21514d8981 592 /* Filter control functions *********************/
AnnaBridge 156:ff21514d8981 593 HAL_StatusTypeDef HAL_DFSDM_FilterConfigRegChannel(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
AnnaBridge 156:ff21514d8981 594 uint32_t Channel,
AnnaBridge 156:ff21514d8981 595 uint32_t ContinuousMode);
AnnaBridge 156:ff21514d8981 596 HAL_StatusTypeDef HAL_DFSDM_FilterConfigInjChannel(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
AnnaBridge 156:ff21514d8981 597 uint32_t Channel);
AnnaBridge 156:ff21514d8981 598 /**
AnnaBridge 156:ff21514d8981 599 * @}
AnnaBridge 156:ff21514d8981 600 */
AnnaBridge 156:ff21514d8981 601
AnnaBridge 156:ff21514d8981 602 /** @addtogroup DFSDM_Exported_Functions_Group3_Filter Filter operation functions
AnnaBridge 156:ff21514d8981 603 * @{
AnnaBridge 156:ff21514d8981 604 */
AnnaBridge 156:ff21514d8981 605 /* Filter operation functions *********************/
AnnaBridge 156:ff21514d8981 606 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 607 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 608 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int32_t *pData, uint32_t Length);
AnnaBridge 156:ff21514d8981 609 HAL_StatusTypeDef HAL_DFSDM_FilterRegularMsbStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int16_t *pData, uint32_t Length);
AnnaBridge 156:ff21514d8981 610 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 611 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 612 HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 613 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 614 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 615 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int32_t *pData, uint32_t Length);
AnnaBridge 156:ff21514d8981 616 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedMsbStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int16_t *pData, uint32_t Length);
AnnaBridge 156:ff21514d8981 617 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 618 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 619 HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 620 HAL_StatusTypeDef HAL_DFSDM_FilterAwdStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
AnnaBridge 156:ff21514d8981 621 DFSDM_Filter_AwdParamTypeDef* awdParam);
AnnaBridge 156:ff21514d8981 622 HAL_StatusTypeDef HAL_DFSDM_FilterAwdStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 623 HAL_StatusTypeDef HAL_DFSDM_FilterExdStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Channel);
AnnaBridge 156:ff21514d8981 624 HAL_StatusTypeDef HAL_DFSDM_FilterExdStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 625
AnnaBridge 156:ff21514d8981 626 int32_t HAL_DFSDM_FilterGetRegularValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
AnnaBridge 156:ff21514d8981 627 int32_t HAL_DFSDM_FilterGetInjectedValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
AnnaBridge 156:ff21514d8981 628 int32_t HAL_DFSDM_FilterGetExdMaxValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
AnnaBridge 156:ff21514d8981 629 int32_t HAL_DFSDM_FilterGetExdMinValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
AnnaBridge 156:ff21514d8981 630 uint32_t HAL_DFSDM_FilterGetConvTimeValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 631
AnnaBridge 156:ff21514d8981 632 void HAL_DFSDM_IRQHandler(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 633
AnnaBridge 156:ff21514d8981 634 HAL_StatusTypeDef HAL_DFSDM_FilterPollForRegConversion(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Timeout);
AnnaBridge 156:ff21514d8981 635 HAL_StatusTypeDef HAL_DFSDM_FilterPollForInjConversion(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Timeout);
AnnaBridge 156:ff21514d8981 636
AnnaBridge 156:ff21514d8981 637 void HAL_DFSDM_FilterRegConvCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 638 void HAL_DFSDM_FilterRegConvHalfCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 639 void HAL_DFSDM_FilterInjConvCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 640 void HAL_DFSDM_FilterInjConvHalfCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 641 void HAL_DFSDM_FilterAwdCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Channel, uint32_t Threshold);
AnnaBridge 156:ff21514d8981 642 void HAL_DFSDM_FilterErrorCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 643 /**
AnnaBridge 156:ff21514d8981 644 * @}
AnnaBridge 156:ff21514d8981 645 */
AnnaBridge 156:ff21514d8981 646
AnnaBridge 156:ff21514d8981 647 /** @defgroup DFSDM_Exported_Functions_Group4_Filter Filter state functions
AnnaBridge 156:ff21514d8981 648 * @{
AnnaBridge 156:ff21514d8981 649 */
AnnaBridge 156:ff21514d8981 650 /* Filter state functions *****************************************************/
AnnaBridge 156:ff21514d8981 651 HAL_DFSDM_Filter_StateTypeDef HAL_DFSDM_FilterGetState(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 652 uint32_t HAL_DFSDM_FilterGetError(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
AnnaBridge 156:ff21514d8981 653 /**
AnnaBridge 156:ff21514d8981 654 * @}
AnnaBridge 156:ff21514d8981 655 */
AnnaBridge 156:ff21514d8981 656
AnnaBridge 156:ff21514d8981 657 /**
AnnaBridge 156:ff21514d8981 658 * @}
AnnaBridge 156:ff21514d8981 659 */
AnnaBridge 156:ff21514d8981 660 /* End of exported functions -------------------------------------------------*/
AnnaBridge 156:ff21514d8981 661
AnnaBridge 156:ff21514d8981 662 /* Private macros ------------------------------------------------------------*/
AnnaBridge 156:ff21514d8981 663 /** @defgroup DFSDM_Private_Macros DFSDM Private Macros
AnnaBridge 156:ff21514d8981 664 * @{
AnnaBridge 156:ff21514d8981 665 */
AnnaBridge 156:ff21514d8981 666 #define IS_DFSDM_CHANNEL_OUTPUT_CLOCK(CLOCK) (((CLOCK) == DFSDM_CHANNEL_OUTPUT_CLOCK_SYSTEM) || \
AnnaBridge 156:ff21514d8981 667 ((CLOCK) == DFSDM_CHANNEL_OUTPUT_CLOCK_AUDIO))
AnnaBridge 156:ff21514d8981 668 #define IS_DFSDM_CHANNEL_OUTPUT_CLOCK_DIVIDER(DIVIDER) ((2 <= (DIVIDER)) && ((DIVIDER) <= 256))
AnnaBridge 156:ff21514d8981 669 #if defined(STM32L451xx) || defined(STM32L452xx) || defined(STM32L462xx) || \
AnnaBridge 161:aa5281ff4a02 670 defined(STM32L496xx) || defined(STM32L4A6xx) || \
AnnaBridge 161:aa5281ff4a02 671 defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
AnnaBridge 156:ff21514d8981 672 #define IS_DFSDM_CHANNEL_INPUT(INPUT) (((INPUT) == DFSDM_CHANNEL_EXTERNAL_INPUTS) || \
AnnaBridge 156:ff21514d8981 673 ((INPUT) == DFSDM_CHANNEL_ADC_OUTPUT) || \
AnnaBridge 156:ff21514d8981 674 ((INPUT) == DFSDM_CHANNEL_INTERNAL_REGISTER))
AnnaBridge 156:ff21514d8981 675 #else
AnnaBridge 156:ff21514d8981 676 #define IS_DFSDM_CHANNEL_INPUT(INPUT) (((INPUT) == DFSDM_CHANNEL_EXTERNAL_INPUTS) || \
AnnaBridge 156:ff21514d8981 677 ((INPUT) == DFSDM_CHANNEL_INTERNAL_REGISTER))
AnnaBridge 161:aa5281ff4a02 678 #endif /* STM32L451xx || STM32L452xx || STM32L462xx || */
AnnaBridge 161:aa5281ff4a02 679 /* STM32L496xx || STM32L4A6xx || */
AnnaBridge 161:aa5281ff4a02 680 /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */
AnnaBridge 156:ff21514d8981 681 #define IS_DFSDM_CHANNEL_DATA_PACKING(MODE) (((MODE) == DFSDM_CHANNEL_STANDARD_MODE) || \
AnnaBridge 156:ff21514d8981 682 ((MODE) == DFSDM_CHANNEL_INTERLEAVED_MODE) || \
AnnaBridge 156:ff21514d8981 683 ((MODE) == DFSDM_CHANNEL_DUAL_MODE))
AnnaBridge 156:ff21514d8981 684 #define IS_DFSDM_CHANNEL_INPUT_PINS(PINS) (((PINS) == DFSDM_CHANNEL_SAME_CHANNEL_PINS) || \
AnnaBridge 156:ff21514d8981 685 ((PINS) == DFSDM_CHANNEL_FOLLOWING_CHANNEL_PINS))
AnnaBridge 156:ff21514d8981 686 #define IS_DFSDM_CHANNEL_SERIAL_INTERFACE_TYPE(MODE) (((MODE) == DFSDM_CHANNEL_SPI_RISING) || \
AnnaBridge 156:ff21514d8981 687 ((MODE) == DFSDM_CHANNEL_SPI_FALLING) || \
AnnaBridge 156:ff21514d8981 688 ((MODE) == DFSDM_CHANNEL_MANCHESTER_RISING) || \
AnnaBridge 156:ff21514d8981 689 ((MODE) == DFSDM_CHANNEL_MANCHESTER_FALLING))
AnnaBridge 156:ff21514d8981 690 #define IS_DFSDM_CHANNEL_SPI_CLOCK(TYPE) (((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_EXTERNAL) || \
AnnaBridge 156:ff21514d8981 691 ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL) || \
AnnaBridge 156:ff21514d8981 692 ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_FALLING) || \
AnnaBridge 156:ff21514d8981 693 ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_RISING))
AnnaBridge 156:ff21514d8981 694 #define IS_DFSDM_CHANNEL_FILTER_ORDER(ORDER) (((ORDER) == DFSDM_CHANNEL_FASTSINC_ORDER) || \
AnnaBridge 156:ff21514d8981 695 ((ORDER) == DFSDM_CHANNEL_SINC1_ORDER) || \
AnnaBridge 156:ff21514d8981 696 ((ORDER) == DFSDM_CHANNEL_SINC2_ORDER) || \
AnnaBridge 156:ff21514d8981 697 ((ORDER) == DFSDM_CHANNEL_SINC3_ORDER))
AnnaBridge 156:ff21514d8981 698 #define IS_DFSDM_CHANNEL_FILTER_OVS_RATIO(RATIO) ((1 <= (RATIO)) && ((RATIO) <= 32))
AnnaBridge 156:ff21514d8981 699 #define IS_DFSDM_CHANNEL_OFFSET(VALUE) ((-8388608 <= (VALUE)) && ((VALUE) <= 8388607))
AnnaBridge 156:ff21514d8981 700 #define IS_DFSDM_CHANNEL_RIGHT_BIT_SHIFT(VALUE) ((VALUE) <= 0x1F)
AnnaBridge 156:ff21514d8981 701 #define IS_DFSDM_CHANNEL_SCD_THRESHOLD(VALUE) ((VALUE) <= 0xFF)
AnnaBridge 156:ff21514d8981 702 #define IS_DFSDM_FILTER_REG_TRIGGER(TRIG) (((TRIG) == DFSDM_FILTER_SW_TRIGGER) || \
AnnaBridge 156:ff21514d8981 703 ((TRIG) == DFSDM_FILTER_SYNC_TRIGGER))
AnnaBridge 156:ff21514d8981 704 #define IS_DFSDM_FILTER_INJ_TRIGGER(TRIG) (((TRIG) == DFSDM_FILTER_SW_TRIGGER) || \
AnnaBridge 156:ff21514d8981 705 ((TRIG) == DFSDM_FILTER_SYNC_TRIGGER) || \
AnnaBridge 156:ff21514d8981 706 ((TRIG) == DFSDM_FILTER_EXT_TRIGGER))
AnnaBridge 156:ff21514d8981 707 #if defined(STM32L451xx) || defined(STM32L452xx) || defined(STM32L462xx)
AnnaBridge 156:ff21514d8981 708 #define IS_DFSDM_FILTER_EXT_TRIG(TRIG) (((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO) || \
AnnaBridge 156:ff21514d8981 709 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO2) || \
AnnaBridge 156:ff21514d8981 710 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM3_TRGO) || \
AnnaBridge 156:ff21514d8981 711 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM16_OC1) || \
AnnaBridge 156:ff21514d8981 712 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM6_TRGO) || \
AnnaBridge 156:ff21514d8981 713 ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI11) || \
AnnaBridge 156:ff21514d8981 714 ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI15))
AnnaBridge 161:aa5281ff4a02 715 #elif defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
AnnaBridge 161:aa5281ff4a02 716 #define IS_DFSDM_FILTER_EXT_TRIG(TRIG) (((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO) || \
AnnaBridge 161:aa5281ff4a02 717 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO2) || \
AnnaBridge 161:aa5281ff4a02 718 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM8_TRGO) || \
AnnaBridge 161:aa5281ff4a02 719 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM8_TRGO2) || \
AnnaBridge 161:aa5281ff4a02 720 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM3_TRGO) || \
AnnaBridge 161:aa5281ff4a02 721 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM4_TRGO) || \
AnnaBridge 161:aa5281ff4a02 722 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM16_OC1) || \
AnnaBridge 161:aa5281ff4a02 723 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM6_TRGO) || \
AnnaBridge 161:aa5281ff4a02 724 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM7_TRGO) || \
AnnaBridge 161:aa5281ff4a02 725 ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI11) || \
AnnaBridge 161:aa5281ff4a02 726 ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI15) || \
AnnaBridge 161:aa5281ff4a02 727 ((TRIG) == DFSDM_FILTER_EXT_TRIG_LPTIM1_OUT))
AnnaBridge 156:ff21514d8981 728 #else
AnnaBridge 156:ff21514d8981 729 #define IS_DFSDM_FILTER_EXT_TRIG(TRIG) (((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO) || \
AnnaBridge 156:ff21514d8981 730 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO2) || \
AnnaBridge 156:ff21514d8981 731 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM8_TRGO) || \
AnnaBridge 156:ff21514d8981 732 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM8_TRGO2) || \
AnnaBridge 156:ff21514d8981 733 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM3_TRGO) || \
AnnaBridge 156:ff21514d8981 734 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM4_TRGO) || \
AnnaBridge 156:ff21514d8981 735 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM16_OC1) || \
AnnaBridge 156:ff21514d8981 736 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM6_TRGO) || \
AnnaBridge 156:ff21514d8981 737 ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM7_TRGO) || \
AnnaBridge 156:ff21514d8981 738 ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI11) || \
AnnaBridge 156:ff21514d8981 739 ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI15))
AnnaBridge 156:ff21514d8981 740 #endif /* STM32L451xx || STM32L452xx || STM32L462xx */
AnnaBridge 156:ff21514d8981 741 #define IS_DFSDM_FILTER_EXT_TRIG_EDGE(EDGE) (((EDGE) == DFSDM_FILTER_EXT_TRIG_RISING_EDGE) || \
AnnaBridge 156:ff21514d8981 742 ((EDGE) == DFSDM_FILTER_EXT_TRIG_FALLING_EDGE) || \
AnnaBridge 156:ff21514d8981 743 ((EDGE) == DFSDM_FILTER_EXT_TRIG_BOTH_EDGES))
AnnaBridge 156:ff21514d8981 744 #define IS_DFSDM_FILTER_SINC_ORDER(ORDER) (((ORDER) == DFSDM_FILTER_FASTSINC_ORDER) || \
AnnaBridge 156:ff21514d8981 745 ((ORDER) == DFSDM_FILTER_SINC1_ORDER) || \
AnnaBridge 156:ff21514d8981 746 ((ORDER) == DFSDM_FILTER_SINC2_ORDER) || \
AnnaBridge 156:ff21514d8981 747 ((ORDER) == DFSDM_FILTER_SINC3_ORDER) || \
AnnaBridge 156:ff21514d8981 748 ((ORDER) == DFSDM_FILTER_SINC4_ORDER) || \
AnnaBridge 156:ff21514d8981 749 ((ORDER) == DFSDM_FILTER_SINC5_ORDER))
AnnaBridge 156:ff21514d8981 750 #define IS_DFSDM_FILTER_OVS_RATIO(RATIO) ((1 <= (RATIO)) && ((RATIO) <= 1024))
AnnaBridge 156:ff21514d8981 751 #define IS_DFSDM_FILTER_INTEGRATOR_OVS_RATIO(RATIO) ((1 <= (RATIO)) && ((RATIO) <= 256))
AnnaBridge 156:ff21514d8981 752 #define IS_DFSDM_FILTER_AWD_DATA_SOURCE(DATA) (((DATA) == DFSDM_FILTER_AWD_FILTER_DATA) || \
AnnaBridge 156:ff21514d8981 753 ((DATA) == DFSDM_FILTER_AWD_CHANNEL_DATA))
AnnaBridge 156:ff21514d8981 754 #define IS_DFSDM_FILTER_AWD_THRESHOLD(VALUE) ((-8388608 <= (VALUE)) && ((VALUE) <= 8388607))
AnnaBridge 156:ff21514d8981 755 #define IS_DFSDM_BREAK_SIGNALS(VALUE) ((VALUE) <= 0xFU)
AnnaBridge 156:ff21514d8981 756 #if defined(STM32L451xx) || defined(STM32L452xx) || defined(STM32L462xx)
AnnaBridge 156:ff21514d8981 757 #define IS_DFSDM_REGULAR_CHANNEL(CHANNEL) (((CHANNEL) == DFSDM_CHANNEL_0) || \
AnnaBridge 156:ff21514d8981 758 ((CHANNEL) == DFSDM_CHANNEL_1) || \
AnnaBridge 156:ff21514d8981 759 ((CHANNEL) == DFSDM_CHANNEL_2) || \
AnnaBridge 156:ff21514d8981 760 ((CHANNEL) == DFSDM_CHANNEL_3))
AnnaBridge 156:ff21514d8981 761 #define IS_DFSDM_INJECTED_CHANNEL(CHANNEL) (((CHANNEL) != 0) && ((CHANNEL) <= 0x0003000FU))
AnnaBridge 161:aa5281ff4a02 762 #else
AnnaBridge 156:ff21514d8981 763 #define IS_DFSDM_REGULAR_CHANNEL(CHANNEL) (((CHANNEL) == DFSDM_CHANNEL_0) || \
AnnaBridge 156:ff21514d8981 764 ((CHANNEL) == DFSDM_CHANNEL_1) || \
AnnaBridge 156:ff21514d8981 765 ((CHANNEL) == DFSDM_CHANNEL_2) || \
AnnaBridge 156:ff21514d8981 766 ((CHANNEL) == DFSDM_CHANNEL_3) || \
AnnaBridge 156:ff21514d8981 767 ((CHANNEL) == DFSDM_CHANNEL_4) || \
AnnaBridge 156:ff21514d8981 768 ((CHANNEL) == DFSDM_CHANNEL_5) || \
AnnaBridge 156:ff21514d8981 769 ((CHANNEL) == DFSDM_CHANNEL_6) || \
AnnaBridge 156:ff21514d8981 770 ((CHANNEL) == DFSDM_CHANNEL_7))
AnnaBridge 156:ff21514d8981 771 #define IS_DFSDM_INJECTED_CHANNEL(CHANNEL) (((CHANNEL) != 0) && ((CHANNEL) <= 0x000F00FFU))
AnnaBridge 156:ff21514d8981 772 #endif /* STM32L451xx || STM32L452xx || STM32L462xx */
AnnaBridge 156:ff21514d8981 773 #define IS_DFSDM_CONTINUOUS_MODE(MODE) (((MODE) == DFSDM_CONTINUOUS_CONV_OFF) || \
AnnaBridge 156:ff21514d8981 774 ((MODE) == DFSDM_CONTINUOUS_CONV_ON))
AnnaBridge 156:ff21514d8981 775 /**
AnnaBridge 156:ff21514d8981 776 * @}
AnnaBridge 156:ff21514d8981 777 */
AnnaBridge 156:ff21514d8981 778 /* End of private macros -----------------------------------------------------*/
AnnaBridge 156:ff21514d8981 779
AnnaBridge 156:ff21514d8981 780 /**
AnnaBridge 156:ff21514d8981 781 * @}
AnnaBridge 156:ff21514d8981 782 */
AnnaBridge 156:ff21514d8981 783
AnnaBridge 156:ff21514d8981 784 /**
AnnaBridge 156:ff21514d8981 785 * @}
AnnaBridge 156:ff21514d8981 786 */
AnnaBridge 161:aa5281ff4a02 787 #endif /* STM32L451xx || STM32L452xx || STM32L462xx || */
AnnaBridge 161:aa5281ff4a02 788 /* STM32L471xx || STM32L475xx || STM32L476xx || STM32L485xx || STM32L486xx || */
AnnaBridge 161:aa5281ff4a02 789 /* STM32L496xx || STM32L4A6xx || */
AnnaBridge 161:aa5281ff4a02 790 /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */
AnnaBridge 161:aa5281ff4a02 791
AnnaBridge 156:ff21514d8981 792 #ifdef __cplusplus
AnnaBridge 156:ff21514d8981 793 }
AnnaBridge 156:ff21514d8981 794 #endif
AnnaBridge 156:ff21514d8981 795
AnnaBridge 156:ff21514d8981 796 #endif /* __STM32L4xx_HAL_DFSDM_H */
AnnaBridge 156:ff21514d8981 797
AnnaBridge 156:ff21514d8981 798 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/