The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 08 11:45:42 2018 +0000
Revision:
171:3a7713b1edbc
Parent:
TARGET_TB_SENSE_1/TARGET_Silicon_Labs/TARGET_EFM32/TARGET_EFR32MG1/device/efr32mg1p_usart.h@142:4eea097334d6
mbed library. Release version 164

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Anna Bridge 142:4eea097334d6 1 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 2 * @file efr32mg1p_usart.h
Anna Bridge 142:4eea097334d6 3 * @brief EFR32MG1P_USART register and bit field definitions
Anna Bridge 142:4eea097334d6 4 * @version 5.1.2
Anna Bridge 142:4eea097334d6 5 ******************************************************************************
Anna Bridge 142:4eea097334d6 6 * @section License
Anna Bridge 142:4eea097334d6 7 * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b>
Anna Bridge 142:4eea097334d6 8 ******************************************************************************
Anna Bridge 142:4eea097334d6 9 *
Anna Bridge 142:4eea097334d6 10 * Permission is granted to anyone to use this software for any purpose,
Anna Bridge 142:4eea097334d6 11 * including commercial applications, and to alter it and redistribute it
Anna Bridge 142:4eea097334d6 12 * freely, subject to the following restrictions:
Anna Bridge 142:4eea097334d6 13 *
Anna Bridge 142:4eea097334d6 14 * 1. The origin of this software must not be misrepresented; you must not
Anna Bridge 142:4eea097334d6 15 * claim that you wrote the original software.@n
Anna Bridge 142:4eea097334d6 16 * 2. Altered source versions must be plainly marked as such, and must not be
Anna Bridge 142:4eea097334d6 17 * misrepresented as being the original software.@n
Anna Bridge 142:4eea097334d6 18 * 3. This notice may not be removed or altered from any source distribution.
Anna Bridge 142:4eea097334d6 19 *
Anna Bridge 142:4eea097334d6 20 * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc.
Anna Bridge 142:4eea097334d6 21 * has no obligation to support this Software. Silicon Laboratories, Inc. is
Anna Bridge 142:4eea097334d6 22 * providing the Software "AS IS", with no express or implied warranties of any
Anna Bridge 142:4eea097334d6 23 * kind, including, but not limited to, any implied warranties of
Anna Bridge 142:4eea097334d6 24 * merchantability or fitness for any particular purpose or warranties against
Anna Bridge 142:4eea097334d6 25 * infringement of any proprietary rights of a third party.
Anna Bridge 142:4eea097334d6 26 *
Anna Bridge 142:4eea097334d6 27 * Silicon Laboratories, Inc. will not be liable for any consequential,
Anna Bridge 142:4eea097334d6 28 * incidental, or special damages, or any other relief, or for any claim by
Anna Bridge 142:4eea097334d6 29 * any third party, arising from your use of this Software.
Anna Bridge 142:4eea097334d6 30 *
Anna Bridge 142:4eea097334d6 31 *****************************************************************************/
Anna Bridge 142:4eea097334d6 32 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 33 * @addtogroup Parts
Anna Bridge 142:4eea097334d6 34 * @{
Anna Bridge 142:4eea097334d6 35 ******************************************************************************/
Anna Bridge 142:4eea097334d6 36 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 37 * @defgroup EFR32MG1P_USART
Anna Bridge 142:4eea097334d6 38 * @{
Anna Bridge 142:4eea097334d6 39 * @brief EFR32MG1P_USART Register Declaration
Anna Bridge 142:4eea097334d6 40 *****************************************************************************/
Anna Bridge 142:4eea097334d6 41 typedef struct
Anna Bridge 142:4eea097334d6 42 {
Anna Bridge 142:4eea097334d6 43 __IOM uint32_t CTRL; /**< Control Register */
Anna Bridge 142:4eea097334d6 44 __IOM uint32_t FRAME; /**< USART Frame Format Register */
Anna Bridge 142:4eea097334d6 45 __IOM uint32_t TRIGCTRL; /**< USART Trigger Control register */
Anna Bridge 142:4eea097334d6 46 __IOM uint32_t CMD; /**< Command Register */
Anna Bridge 142:4eea097334d6 47 __IM uint32_t STATUS; /**< USART Status Register */
Anna Bridge 142:4eea097334d6 48 __IOM uint32_t CLKDIV; /**< Clock Control Register */
Anna Bridge 142:4eea097334d6 49 __IM uint32_t RXDATAX; /**< RX Buffer Data Extended Register */
Anna Bridge 142:4eea097334d6 50 __IM uint32_t RXDATA; /**< RX Buffer Data Register */
Anna Bridge 142:4eea097334d6 51 __IM uint32_t RXDOUBLEX; /**< RX Buffer Double Data Extended Register */
Anna Bridge 142:4eea097334d6 52 __IM uint32_t RXDOUBLE; /**< RX FIFO Double Data Register */
Anna Bridge 142:4eea097334d6 53 __IM uint32_t RXDATAXP; /**< RX Buffer Data Extended Peek Register */
Anna Bridge 142:4eea097334d6 54 __IM uint32_t RXDOUBLEXP; /**< RX Buffer Double Data Extended Peek Register */
Anna Bridge 142:4eea097334d6 55 __IOM uint32_t TXDATAX; /**< TX Buffer Data Extended Register */
Anna Bridge 142:4eea097334d6 56 __IOM uint32_t TXDATA; /**< TX Buffer Data Register */
Anna Bridge 142:4eea097334d6 57 __IOM uint32_t TXDOUBLEX; /**< TX Buffer Double Data Extended Register */
Anna Bridge 142:4eea097334d6 58 __IOM uint32_t TXDOUBLE; /**< TX Buffer Double Data Register */
Anna Bridge 142:4eea097334d6 59 __IM uint32_t IF; /**< Interrupt Flag Register */
Anna Bridge 142:4eea097334d6 60 __IOM uint32_t IFS; /**< Interrupt Flag Set Register */
Anna Bridge 142:4eea097334d6 61 __IOM uint32_t IFC; /**< Interrupt Flag Clear Register */
Anna Bridge 142:4eea097334d6 62 __IOM uint32_t IEN; /**< Interrupt Enable Register */
Anna Bridge 142:4eea097334d6 63 __IOM uint32_t IRCTRL; /**< IrDA Control Register */
Anna Bridge 142:4eea097334d6 64 uint32_t RESERVED0[1]; /**< Reserved for future use **/
Anna Bridge 142:4eea097334d6 65 __IOM uint32_t INPUT; /**< USART Input Register */
Anna Bridge 142:4eea097334d6 66 __IOM uint32_t I2SCTRL; /**< I2S Control Register */
Anna Bridge 142:4eea097334d6 67 __IOM uint32_t TIMING; /**< Timing Register */
Anna Bridge 142:4eea097334d6 68 __IOM uint32_t CTRLX; /**< Control Register Extended */
Anna Bridge 142:4eea097334d6 69 __IOM uint32_t TIMECMP0; /**< Used to generate interrupts and various delays */
Anna Bridge 142:4eea097334d6 70 __IOM uint32_t TIMECMP1; /**< Used to generate interrupts and various delays */
Anna Bridge 142:4eea097334d6 71 __IOM uint32_t TIMECMP2; /**< Used to generate interrupts and various delays */
Anna Bridge 142:4eea097334d6 72 __IOM uint32_t ROUTEPEN; /**< I/O Routing Pin Enable Register */
Anna Bridge 142:4eea097334d6 73 __IOM uint32_t ROUTELOC0; /**< I/O Routing Location Register */
Anna Bridge 142:4eea097334d6 74 __IOM uint32_t ROUTELOC1; /**< I/O Routing Location Register */
Anna Bridge 142:4eea097334d6 75 } USART_TypeDef; /** @} */
Anna Bridge 142:4eea097334d6 76
Anna Bridge 142:4eea097334d6 77 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 78 * @defgroup EFR32MG1P_USART_BitFields
Anna Bridge 142:4eea097334d6 79 * @{
Anna Bridge 142:4eea097334d6 80 *****************************************************************************/
Anna Bridge 142:4eea097334d6 81
Anna Bridge 142:4eea097334d6 82 /* Bit fields for USART CTRL */
Anna Bridge 142:4eea097334d6 83 #define _USART_CTRL_RESETVALUE 0x00000000UL /**< Default value for USART_CTRL */
Anna Bridge 142:4eea097334d6 84 #define _USART_CTRL_MASK 0xF3FFFF7FUL /**< Mask for USART_CTRL */
Anna Bridge 142:4eea097334d6 85 #define USART_CTRL_SYNC (0x1UL << 0) /**< USART Synchronous Mode */
Anna Bridge 142:4eea097334d6 86 #define _USART_CTRL_SYNC_SHIFT 0 /**< Shift value for USART_SYNC */
Anna Bridge 142:4eea097334d6 87 #define _USART_CTRL_SYNC_MASK 0x1UL /**< Bit mask for USART_SYNC */
Anna Bridge 142:4eea097334d6 88 #define _USART_CTRL_SYNC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 89 #define USART_CTRL_SYNC_DEFAULT (_USART_CTRL_SYNC_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 90 #define USART_CTRL_LOOPBK (0x1UL << 1) /**< Loopback Enable */
Anna Bridge 142:4eea097334d6 91 #define _USART_CTRL_LOOPBK_SHIFT 1 /**< Shift value for USART_LOOPBK */
Anna Bridge 142:4eea097334d6 92 #define _USART_CTRL_LOOPBK_MASK 0x2UL /**< Bit mask for USART_LOOPBK */
Anna Bridge 142:4eea097334d6 93 #define _USART_CTRL_LOOPBK_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 94 #define USART_CTRL_LOOPBK_DEFAULT (_USART_CTRL_LOOPBK_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 95 #define USART_CTRL_CCEN (0x1UL << 2) /**< Collision Check Enable */
Anna Bridge 142:4eea097334d6 96 #define _USART_CTRL_CCEN_SHIFT 2 /**< Shift value for USART_CCEN */
Anna Bridge 142:4eea097334d6 97 #define _USART_CTRL_CCEN_MASK 0x4UL /**< Bit mask for USART_CCEN */
Anna Bridge 142:4eea097334d6 98 #define _USART_CTRL_CCEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 99 #define USART_CTRL_CCEN_DEFAULT (_USART_CTRL_CCEN_DEFAULT << 2) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 100 #define USART_CTRL_MPM (0x1UL << 3) /**< Multi-Processor Mode */
Anna Bridge 142:4eea097334d6 101 #define _USART_CTRL_MPM_SHIFT 3 /**< Shift value for USART_MPM */
Anna Bridge 142:4eea097334d6 102 #define _USART_CTRL_MPM_MASK 0x8UL /**< Bit mask for USART_MPM */
Anna Bridge 142:4eea097334d6 103 #define _USART_CTRL_MPM_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 104 #define USART_CTRL_MPM_DEFAULT (_USART_CTRL_MPM_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 105 #define USART_CTRL_MPAB (0x1UL << 4) /**< Multi-Processor Address-Bit */
Anna Bridge 142:4eea097334d6 106 #define _USART_CTRL_MPAB_SHIFT 4 /**< Shift value for USART_MPAB */
Anna Bridge 142:4eea097334d6 107 #define _USART_CTRL_MPAB_MASK 0x10UL /**< Bit mask for USART_MPAB */
Anna Bridge 142:4eea097334d6 108 #define _USART_CTRL_MPAB_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 109 #define USART_CTRL_MPAB_DEFAULT (_USART_CTRL_MPAB_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 110 #define _USART_CTRL_OVS_SHIFT 5 /**< Shift value for USART_OVS */
Anna Bridge 142:4eea097334d6 111 #define _USART_CTRL_OVS_MASK 0x60UL /**< Bit mask for USART_OVS */
Anna Bridge 142:4eea097334d6 112 #define _USART_CTRL_OVS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 113 #define _USART_CTRL_OVS_X16 0x00000000UL /**< Mode X16 for USART_CTRL */
Anna Bridge 142:4eea097334d6 114 #define _USART_CTRL_OVS_X8 0x00000001UL /**< Mode X8 for USART_CTRL */
Anna Bridge 142:4eea097334d6 115 #define _USART_CTRL_OVS_X6 0x00000002UL /**< Mode X6 for USART_CTRL */
Anna Bridge 142:4eea097334d6 116 #define _USART_CTRL_OVS_X4 0x00000003UL /**< Mode X4 for USART_CTRL */
Anna Bridge 142:4eea097334d6 117 #define USART_CTRL_OVS_DEFAULT (_USART_CTRL_OVS_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 118 #define USART_CTRL_OVS_X16 (_USART_CTRL_OVS_X16 << 5) /**< Shifted mode X16 for USART_CTRL */
Anna Bridge 142:4eea097334d6 119 #define USART_CTRL_OVS_X8 (_USART_CTRL_OVS_X8 << 5) /**< Shifted mode X8 for USART_CTRL */
Anna Bridge 142:4eea097334d6 120 #define USART_CTRL_OVS_X6 (_USART_CTRL_OVS_X6 << 5) /**< Shifted mode X6 for USART_CTRL */
Anna Bridge 142:4eea097334d6 121 #define USART_CTRL_OVS_X4 (_USART_CTRL_OVS_X4 << 5) /**< Shifted mode X4 for USART_CTRL */
Anna Bridge 142:4eea097334d6 122 #define USART_CTRL_CLKPOL (0x1UL << 8) /**< Clock Polarity */
Anna Bridge 142:4eea097334d6 123 #define _USART_CTRL_CLKPOL_SHIFT 8 /**< Shift value for USART_CLKPOL */
Anna Bridge 142:4eea097334d6 124 #define _USART_CTRL_CLKPOL_MASK 0x100UL /**< Bit mask for USART_CLKPOL */
Anna Bridge 142:4eea097334d6 125 #define _USART_CTRL_CLKPOL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 126 #define _USART_CTRL_CLKPOL_IDLELOW 0x00000000UL /**< Mode IDLELOW for USART_CTRL */
Anna Bridge 142:4eea097334d6 127 #define _USART_CTRL_CLKPOL_IDLEHIGH 0x00000001UL /**< Mode IDLEHIGH for USART_CTRL */
Anna Bridge 142:4eea097334d6 128 #define USART_CTRL_CLKPOL_DEFAULT (_USART_CTRL_CLKPOL_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 129 #define USART_CTRL_CLKPOL_IDLELOW (_USART_CTRL_CLKPOL_IDLELOW << 8) /**< Shifted mode IDLELOW for USART_CTRL */
Anna Bridge 142:4eea097334d6 130 #define USART_CTRL_CLKPOL_IDLEHIGH (_USART_CTRL_CLKPOL_IDLEHIGH << 8) /**< Shifted mode IDLEHIGH for USART_CTRL */
Anna Bridge 142:4eea097334d6 131 #define USART_CTRL_CLKPHA (0x1UL << 9) /**< Clock Edge For Setup/Sample */
Anna Bridge 142:4eea097334d6 132 #define _USART_CTRL_CLKPHA_SHIFT 9 /**< Shift value for USART_CLKPHA */
Anna Bridge 142:4eea097334d6 133 #define _USART_CTRL_CLKPHA_MASK 0x200UL /**< Bit mask for USART_CLKPHA */
Anna Bridge 142:4eea097334d6 134 #define _USART_CTRL_CLKPHA_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 135 #define _USART_CTRL_CLKPHA_SAMPLELEADING 0x00000000UL /**< Mode SAMPLELEADING for USART_CTRL */
Anna Bridge 142:4eea097334d6 136 #define _USART_CTRL_CLKPHA_SAMPLETRAILING 0x00000001UL /**< Mode SAMPLETRAILING for USART_CTRL */
Anna Bridge 142:4eea097334d6 137 #define USART_CTRL_CLKPHA_DEFAULT (_USART_CTRL_CLKPHA_DEFAULT << 9) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 138 #define USART_CTRL_CLKPHA_SAMPLELEADING (_USART_CTRL_CLKPHA_SAMPLELEADING << 9) /**< Shifted mode SAMPLELEADING for USART_CTRL */
Anna Bridge 142:4eea097334d6 139 #define USART_CTRL_CLKPHA_SAMPLETRAILING (_USART_CTRL_CLKPHA_SAMPLETRAILING << 9) /**< Shifted mode SAMPLETRAILING for USART_CTRL */
Anna Bridge 142:4eea097334d6 140 #define USART_CTRL_MSBF (0x1UL << 10) /**< Most Significant Bit First */
Anna Bridge 142:4eea097334d6 141 #define _USART_CTRL_MSBF_SHIFT 10 /**< Shift value for USART_MSBF */
Anna Bridge 142:4eea097334d6 142 #define _USART_CTRL_MSBF_MASK 0x400UL /**< Bit mask for USART_MSBF */
Anna Bridge 142:4eea097334d6 143 #define _USART_CTRL_MSBF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 144 #define USART_CTRL_MSBF_DEFAULT (_USART_CTRL_MSBF_DEFAULT << 10) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 145 #define USART_CTRL_CSMA (0x1UL << 11) /**< Action On Slave-Select In Master Mode */
Anna Bridge 142:4eea097334d6 146 #define _USART_CTRL_CSMA_SHIFT 11 /**< Shift value for USART_CSMA */
Anna Bridge 142:4eea097334d6 147 #define _USART_CTRL_CSMA_MASK 0x800UL /**< Bit mask for USART_CSMA */
Anna Bridge 142:4eea097334d6 148 #define _USART_CTRL_CSMA_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 149 #define _USART_CTRL_CSMA_NOACTION 0x00000000UL /**< Mode NOACTION for USART_CTRL */
Anna Bridge 142:4eea097334d6 150 #define _USART_CTRL_CSMA_GOTOSLAVEMODE 0x00000001UL /**< Mode GOTOSLAVEMODE for USART_CTRL */
Anna Bridge 142:4eea097334d6 151 #define USART_CTRL_CSMA_DEFAULT (_USART_CTRL_CSMA_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 152 #define USART_CTRL_CSMA_NOACTION (_USART_CTRL_CSMA_NOACTION << 11) /**< Shifted mode NOACTION for USART_CTRL */
Anna Bridge 142:4eea097334d6 153 #define USART_CTRL_CSMA_GOTOSLAVEMODE (_USART_CTRL_CSMA_GOTOSLAVEMODE << 11) /**< Shifted mode GOTOSLAVEMODE for USART_CTRL */
Anna Bridge 142:4eea097334d6 154 #define USART_CTRL_TXBIL (0x1UL << 12) /**< TX Buffer Interrupt Level */
Anna Bridge 142:4eea097334d6 155 #define _USART_CTRL_TXBIL_SHIFT 12 /**< Shift value for USART_TXBIL */
Anna Bridge 142:4eea097334d6 156 #define _USART_CTRL_TXBIL_MASK 0x1000UL /**< Bit mask for USART_TXBIL */
Anna Bridge 142:4eea097334d6 157 #define _USART_CTRL_TXBIL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 158 #define _USART_CTRL_TXBIL_EMPTY 0x00000000UL /**< Mode EMPTY for USART_CTRL */
Anna Bridge 142:4eea097334d6 159 #define _USART_CTRL_TXBIL_HALFFULL 0x00000001UL /**< Mode HALFFULL for USART_CTRL */
Anna Bridge 142:4eea097334d6 160 #define USART_CTRL_TXBIL_DEFAULT (_USART_CTRL_TXBIL_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 161 #define USART_CTRL_TXBIL_EMPTY (_USART_CTRL_TXBIL_EMPTY << 12) /**< Shifted mode EMPTY for USART_CTRL */
Anna Bridge 142:4eea097334d6 162 #define USART_CTRL_TXBIL_HALFFULL (_USART_CTRL_TXBIL_HALFFULL << 12) /**< Shifted mode HALFFULL for USART_CTRL */
Anna Bridge 142:4eea097334d6 163 #define USART_CTRL_RXINV (0x1UL << 13) /**< Receiver Input Invert */
Anna Bridge 142:4eea097334d6 164 #define _USART_CTRL_RXINV_SHIFT 13 /**< Shift value for USART_RXINV */
Anna Bridge 142:4eea097334d6 165 #define _USART_CTRL_RXINV_MASK 0x2000UL /**< Bit mask for USART_RXINV */
Anna Bridge 142:4eea097334d6 166 #define _USART_CTRL_RXINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 167 #define USART_CTRL_RXINV_DEFAULT (_USART_CTRL_RXINV_DEFAULT << 13) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 168 #define USART_CTRL_TXINV (0x1UL << 14) /**< Transmitter output Invert */
Anna Bridge 142:4eea097334d6 169 #define _USART_CTRL_TXINV_SHIFT 14 /**< Shift value for USART_TXINV */
Anna Bridge 142:4eea097334d6 170 #define _USART_CTRL_TXINV_MASK 0x4000UL /**< Bit mask for USART_TXINV */
Anna Bridge 142:4eea097334d6 171 #define _USART_CTRL_TXINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 172 #define USART_CTRL_TXINV_DEFAULT (_USART_CTRL_TXINV_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 173 #define USART_CTRL_CSINV (0x1UL << 15) /**< Chip Select Invert */
Anna Bridge 142:4eea097334d6 174 #define _USART_CTRL_CSINV_SHIFT 15 /**< Shift value for USART_CSINV */
Anna Bridge 142:4eea097334d6 175 #define _USART_CTRL_CSINV_MASK 0x8000UL /**< Bit mask for USART_CSINV */
Anna Bridge 142:4eea097334d6 176 #define _USART_CTRL_CSINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 177 #define USART_CTRL_CSINV_DEFAULT (_USART_CTRL_CSINV_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 178 #define USART_CTRL_AUTOCS (0x1UL << 16) /**< Automatic Chip Select */
Anna Bridge 142:4eea097334d6 179 #define _USART_CTRL_AUTOCS_SHIFT 16 /**< Shift value for USART_AUTOCS */
Anna Bridge 142:4eea097334d6 180 #define _USART_CTRL_AUTOCS_MASK 0x10000UL /**< Bit mask for USART_AUTOCS */
Anna Bridge 142:4eea097334d6 181 #define _USART_CTRL_AUTOCS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 182 #define USART_CTRL_AUTOCS_DEFAULT (_USART_CTRL_AUTOCS_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 183 #define USART_CTRL_AUTOTRI (0x1UL << 17) /**< Automatic TX Tristate */
Anna Bridge 142:4eea097334d6 184 #define _USART_CTRL_AUTOTRI_SHIFT 17 /**< Shift value for USART_AUTOTRI */
Anna Bridge 142:4eea097334d6 185 #define _USART_CTRL_AUTOTRI_MASK 0x20000UL /**< Bit mask for USART_AUTOTRI */
Anna Bridge 142:4eea097334d6 186 #define _USART_CTRL_AUTOTRI_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 187 #define USART_CTRL_AUTOTRI_DEFAULT (_USART_CTRL_AUTOTRI_DEFAULT << 17) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 188 #define USART_CTRL_SCMODE (0x1UL << 18) /**< SmartCard Mode */
Anna Bridge 142:4eea097334d6 189 #define _USART_CTRL_SCMODE_SHIFT 18 /**< Shift value for USART_SCMODE */
Anna Bridge 142:4eea097334d6 190 #define _USART_CTRL_SCMODE_MASK 0x40000UL /**< Bit mask for USART_SCMODE */
Anna Bridge 142:4eea097334d6 191 #define _USART_CTRL_SCMODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 192 #define USART_CTRL_SCMODE_DEFAULT (_USART_CTRL_SCMODE_DEFAULT << 18) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 193 #define USART_CTRL_SCRETRANS (0x1UL << 19) /**< SmartCard Retransmit */
Anna Bridge 142:4eea097334d6 194 #define _USART_CTRL_SCRETRANS_SHIFT 19 /**< Shift value for USART_SCRETRANS */
Anna Bridge 142:4eea097334d6 195 #define _USART_CTRL_SCRETRANS_MASK 0x80000UL /**< Bit mask for USART_SCRETRANS */
Anna Bridge 142:4eea097334d6 196 #define _USART_CTRL_SCRETRANS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 197 #define USART_CTRL_SCRETRANS_DEFAULT (_USART_CTRL_SCRETRANS_DEFAULT << 19) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 198 #define USART_CTRL_SKIPPERRF (0x1UL << 20) /**< Skip Parity Error Frames */
Anna Bridge 142:4eea097334d6 199 #define _USART_CTRL_SKIPPERRF_SHIFT 20 /**< Shift value for USART_SKIPPERRF */
Anna Bridge 142:4eea097334d6 200 #define _USART_CTRL_SKIPPERRF_MASK 0x100000UL /**< Bit mask for USART_SKIPPERRF */
Anna Bridge 142:4eea097334d6 201 #define _USART_CTRL_SKIPPERRF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 202 #define USART_CTRL_SKIPPERRF_DEFAULT (_USART_CTRL_SKIPPERRF_DEFAULT << 20) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 203 #define USART_CTRL_BIT8DV (0x1UL << 21) /**< Bit 8 Default Value */
Anna Bridge 142:4eea097334d6 204 #define _USART_CTRL_BIT8DV_SHIFT 21 /**< Shift value for USART_BIT8DV */
Anna Bridge 142:4eea097334d6 205 #define _USART_CTRL_BIT8DV_MASK 0x200000UL /**< Bit mask for USART_BIT8DV */
Anna Bridge 142:4eea097334d6 206 #define _USART_CTRL_BIT8DV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 207 #define USART_CTRL_BIT8DV_DEFAULT (_USART_CTRL_BIT8DV_DEFAULT << 21) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 208 #define USART_CTRL_ERRSDMA (0x1UL << 22) /**< Halt DMA On Error */
Anna Bridge 142:4eea097334d6 209 #define _USART_CTRL_ERRSDMA_SHIFT 22 /**< Shift value for USART_ERRSDMA */
Anna Bridge 142:4eea097334d6 210 #define _USART_CTRL_ERRSDMA_MASK 0x400000UL /**< Bit mask for USART_ERRSDMA */
Anna Bridge 142:4eea097334d6 211 #define _USART_CTRL_ERRSDMA_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 212 #define USART_CTRL_ERRSDMA_DEFAULT (_USART_CTRL_ERRSDMA_DEFAULT << 22) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 213 #define USART_CTRL_ERRSRX (0x1UL << 23) /**< Disable RX On Error */
Anna Bridge 142:4eea097334d6 214 #define _USART_CTRL_ERRSRX_SHIFT 23 /**< Shift value for USART_ERRSRX */
Anna Bridge 142:4eea097334d6 215 #define _USART_CTRL_ERRSRX_MASK 0x800000UL /**< Bit mask for USART_ERRSRX */
Anna Bridge 142:4eea097334d6 216 #define _USART_CTRL_ERRSRX_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 217 #define USART_CTRL_ERRSRX_DEFAULT (_USART_CTRL_ERRSRX_DEFAULT << 23) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 218 #define USART_CTRL_ERRSTX (0x1UL << 24) /**< Disable TX On Error */
Anna Bridge 142:4eea097334d6 219 #define _USART_CTRL_ERRSTX_SHIFT 24 /**< Shift value for USART_ERRSTX */
Anna Bridge 142:4eea097334d6 220 #define _USART_CTRL_ERRSTX_MASK 0x1000000UL /**< Bit mask for USART_ERRSTX */
Anna Bridge 142:4eea097334d6 221 #define _USART_CTRL_ERRSTX_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 222 #define USART_CTRL_ERRSTX_DEFAULT (_USART_CTRL_ERRSTX_DEFAULT << 24) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 223 #define USART_CTRL_SSSEARLY (0x1UL << 25) /**< Synchronous Slave Setup Early */
Anna Bridge 142:4eea097334d6 224 #define _USART_CTRL_SSSEARLY_SHIFT 25 /**< Shift value for USART_SSSEARLY */
Anna Bridge 142:4eea097334d6 225 #define _USART_CTRL_SSSEARLY_MASK 0x2000000UL /**< Bit mask for USART_SSSEARLY */
Anna Bridge 142:4eea097334d6 226 #define _USART_CTRL_SSSEARLY_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 227 #define USART_CTRL_SSSEARLY_DEFAULT (_USART_CTRL_SSSEARLY_DEFAULT << 25) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 228 #define USART_CTRL_BYTESWAP (0x1UL << 28) /**< Byteswap In Double Accesses */
Anna Bridge 142:4eea097334d6 229 #define _USART_CTRL_BYTESWAP_SHIFT 28 /**< Shift value for USART_BYTESWAP */
Anna Bridge 142:4eea097334d6 230 #define _USART_CTRL_BYTESWAP_MASK 0x10000000UL /**< Bit mask for USART_BYTESWAP */
Anna Bridge 142:4eea097334d6 231 #define _USART_CTRL_BYTESWAP_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 232 #define USART_CTRL_BYTESWAP_DEFAULT (_USART_CTRL_BYTESWAP_DEFAULT << 28) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 233 #define USART_CTRL_AUTOTX (0x1UL << 29) /**< Always Transmit When RX Not Full */
Anna Bridge 142:4eea097334d6 234 #define _USART_CTRL_AUTOTX_SHIFT 29 /**< Shift value for USART_AUTOTX */
Anna Bridge 142:4eea097334d6 235 #define _USART_CTRL_AUTOTX_MASK 0x20000000UL /**< Bit mask for USART_AUTOTX */
Anna Bridge 142:4eea097334d6 236 #define _USART_CTRL_AUTOTX_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 237 #define USART_CTRL_AUTOTX_DEFAULT (_USART_CTRL_AUTOTX_DEFAULT << 29) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 238 #define USART_CTRL_MVDIS (0x1UL << 30) /**< Majority Vote Disable */
Anna Bridge 142:4eea097334d6 239 #define _USART_CTRL_MVDIS_SHIFT 30 /**< Shift value for USART_MVDIS */
Anna Bridge 142:4eea097334d6 240 #define _USART_CTRL_MVDIS_MASK 0x40000000UL /**< Bit mask for USART_MVDIS */
Anna Bridge 142:4eea097334d6 241 #define _USART_CTRL_MVDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 242 #define USART_CTRL_MVDIS_DEFAULT (_USART_CTRL_MVDIS_DEFAULT << 30) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 243 #define USART_CTRL_SMSDELAY (0x1UL << 31) /**< Synchronous Master Sample Delay */
Anna Bridge 142:4eea097334d6 244 #define _USART_CTRL_SMSDELAY_SHIFT 31 /**< Shift value for USART_SMSDELAY */
Anna Bridge 142:4eea097334d6 245 #define _USART_CTRL_SMSDELAY_MASK 0x80000000UL /**< Bit mask for USART_SMSDELAY */
Anna Bridge 142:4eea097334d6 246 #define _USART_CTRL_SMSDELAY_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 247 #define USART_CTRL_SMSDELAY_DEFAULT (_USART_CTRL_SMSDELAY_DEFAULT << 31) /**< Shifted mode DEFAULT for USART_CTRL */
Anna Bridge 142:4eea097334d6 248
Anna Bridge 142:4eea097334d6 249 /* Bit fields for USART FRAME */
Anna Bridge 142:4eea097334d6 250 #define _USART_FRAME_RESETVALUE 0x00001005UL /**< Default value for USART_FRAME */
Anna Bridge 142:4eea097334d6 251 #define _USART_FRAME_MASK 0x0000330FUL /**< Mask for USART_FRAME */
Anna Bridge 142:4eea097334d6 252 #define _USART_FRAME_DATABITS_SHIFT 0 /**< Shift value for USART_DATABITS */
Anna Bridge 142:4eea097334d6 253 #define _USART_FRAME_DATABITS_MASK 0xFUL /**< Bit mask for USART_DATABITS */
Anna Bridge 142:4eea097334d6 254 #define _USART_FRAME_DATABITS_FOUR 0x00000001UL /**< Mode FOUR for USART_FRAME */
Anna Bridge 142:4eea097334d6 255 #define _USART_FRAME_DATABITS_FIVE 0x00000002UL /**< Mode FIVE for USART_FRAME */
Anna Bridge 142:4eea097334d6 256 #define _USART_FRAME_DATABITS_SIX 0x00000003UL /**< Mode SIX for USART_FRAME */
Anna Bridge 142:4eea097334d6 257 #define _USART_FRAME_DATABITS_SEVEN 0x00000004UL /**< Mode SEVEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 258 #define _USART_FRAME_DATABITS_DEFAULT 0x00000005UL /**< Mode DEFAULT for USART_FRAME */
Anna Bridge 142:4eea097334d6 259 #define _USART_FRAME_DATABITS_EIGHT 0x00000005UL /**< Mode EIGHT for USART_FRAME */
Anna Bridge 142:4eea097334d6 260 #define _USART_FRAME_DATABITS_NINE 0x00000006UL /**< Mode NINE for USART_FRAME */
Anna Bridge 142:4eea097334d6 261 #define _USART_FRAME_DATABITS_TEN 0x00000007UL /**< Mode TEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 262 #define _USART_FRAME_DATABITS_ELEVEN 0x00000008UL /**< Mode ELEVEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 263 #define _USART_FRAME_DATABITS_TWELVE 0x00000009UL /**< Mode TWELVE for USART_FRAME */
Anna Bridge 142:4eea097334d6 264 #define _USART_FRAME_DATABITS_THIRTEEN 0x0000000AUL /**< Mode THIRTEEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 265 #define _USART_FRAME_DATABITS_FOURTEEN 0x0000000BUL /**< Mode FOURTEEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 266 #define _USART_FRAME_DATABITS_FIFTEEN 0x0000000CUL /**< Mode FIFTEEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 267 #define _USART_FRAME_DATABITS_SIXTEEN 0x0000000DUL /**< Mode SIXTEEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 268 #define USART_FRAME_DATABITS_FOUR (_USART_FRAME_DATABITS_FOUR << 0) /**< Shifted mode FOUR for USART_FRAME */
Anna Bridge 142:4eea097334d6 269 #define USART_FRAME_DATABITS_FIVE (_USART_FRAME_DATABITS_FIVE << 0) /**< Shifted mode FIVE for USART_FRAME */
Anna Bridge 142:4eea097334d6 270 #define USART_FRAME_DATABITS_SIX (_USART_FRAME_DATABITS_SIX << 0) /**< Shifted mode SIX for USART_FRAME */
Anna Bridge 142:4eea097334d6 271 #define USART_FRAME_DATABITS_SEVEN (_USART_FRAME_DATABITS_SEVEN << 0) /**< Shifted mode SEVEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 272 #define USART_FRAME_DATABITS_DEFAULT (_USART_FRAME_DATABITS_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_FRAME */
Anna Bridge 142:4eea097334d6 273 #define USART_FRAME_DATABITS_EIGHT (_USART_FRAME_DATABITS_EIGHT << 0) /**< Shifted mode EIGHT for USART_FRAME */
Anna Bridge 142:4eea097334d6 274 #define USART_FRAME_DATABITS_NINE (_USART_FRAME_DATABITS_NINE << 0) /**< Shifted mode NINE for USART_FRAME */
Anna Bridge 142:4eea097334d6 275 #define USART_FRAME_DATABITS_TEN (_USART_FRAME_DATABITS_TEN << 0) /**< Shifted mode TEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 276 #define USART_FRAME_DATABITS_ELEVEN (_USART_FRAME_DATABITS_ELEVEN << 0) /**< Shifted mode ELEVEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 277 #define USART_FRAME_DATABITS_TWELVE (_USART_FRAME_DATABITS_TWELVE << 0) /**< Shifted mode TWELVE for USART_FRAME */
Anna Bridge 142:4eea097334d6 278 #define USART_FRAME_DATABITS_THIRTEEN (_USART_FRAME_DATABITS_THIRTEEN << 0) /**< Shifted mode THIRTEEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 279 #define USART_FRAME_DATABITS_FOURTEEN (_USART_FRAME_DATABITS_FOURTEEN << 0) /**< Shifted mode FOURTEEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 280 #define USART_FRAME_DATABITS_FIFTEEN (_USART_FRAME_DATABITS_FIFTEEN << 0) /**< Shifted mode FIFTEEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 281 #define USART_FRAME_DATABITS_SIXTEEN (_USART_FRAME_DATABITS_SIXTEEN << 0) /**< Shifted mode SIXTEEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 282 #define _USART_FRAME_PARITY_SHIFT 8 /**< Shift value for USART_PARITY */
Anna Bridge 142:4eea097334d6 283 #define _USART_FRAME_PARITY_MASK 0x300UL /**< Bit mask for USART_PARITY */
Anna Bridge 142:4eea097334d6 284 #define _USART_FRAME_PARITY_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_FRAME */
Anna Bridge 142:4eea097334d6 285 #define _USART_FRAME_PARITY_NONE 0x00000000UL /**< Mode NONE for USART_FRAME */
Anna Bridge 142:4eea097334d6 286 #define _USART_FRAME_PARITY_EVEN 0x00000002UL /**< Mode EVEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 287 #define _USART_FRAME_PARITY_ODD 0x00000003UL /**< Mode ODD for USART_FRAME */
Anna Bridge 142:4eea097334d6 288 #define USART_FRAME_PARITY_DEFAULT (_USART_FRAME_PARITY_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_FRAME */
Anna Bridge 142:4eea097334d6 289 #define USART_FRAME_PARITY_NONE (_USART_FRAME_PARITY_NONE << 8) /**< Shifted mode NONE for USART_FRAME */
Anna Bridge 142:4eea097334d6 290 #define USART_FRAME_PARITY_EVEN (_USART_FRAME_PARITY_EVEN << 8) /**< Shifted mode EVEN for USART_FRAME */
Anna Bridge 142:4eea097334d6 291 #define USART_FRAME_PARITY_ODD (_USART_FRAME_PARITY_ODD << 8) /**< Shifted mode ODD for USART_FRAME */
Anna Bridge 142:4eea097334d6 292 #define _USART_FRAME_STOPBITS_SHIFT 12 /**< Shift value for USART_STOPBITS */
Anna Bridge 142:4eea097334d6 293 #define _USART_FRAME_STOPBITS_MASK 0x3000UL /**< Bit mask for USART_STOPBITS */
Anna Bridge 142:4eea097334d6 294 #define _USART_FRAME_STOPBITS_HALF 0x00000000UL /**< Mode HALF for USART_FRAME */
Anna Bridge 142:4eea097334d6 295 #define _USART_FRAME_STOPBITS_DEFAULT 0x00000001UL /**< Mode DEFAULT for USART_FRAME */
Anna Bridge 142:4eea097334d6 296 #define _USART_FRAME_STOPBITS_ONE 0x00000001UL /**< Mode ONE for USART_FRAME */
Anna Bridge 142:4eea097334d6 297 #define _USART_FRAME_STOPBITS_ONEANDAHALF 0x00000002UL /**< Mode ONEANDAHALF for USART_FRAME */
Anna Bridge 142:4eea097334d6 298 #define _USART_FRAME_STOPBITS_TWO 0x00000003UL /**< Mode TWO for USART_FRAME */
Anna Bridge 142:4eea097334d6 299 #define USART_FRAME_STOPBITS_HALF (_USART_FRAME_STOPBITS_HALF << 12) /**< Shifted mode HALF for USART_FRAME */
Anna Bridge 142:4eea097334d6 300 #define USART_FRAME_STOPBITS_DEFAULT (_USART_FRAME_STOPBITS_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_FRAME */
Anna Bridge 142:4eea097334d6 301 #define USART_FRAME_STOPBITS_ONE (_USART_FRAME_STOPBITS_ONE << 12) /**< Shifted mode ONE for USART_FRAME */
Anna Bridge 142:4eea097334d6 302 #define USART_FRAME_STOPBITS_ONEANDAHALF (_USART_FRAME_STOPBITS_ONEANDAHALF << 12) /**< Shifted mode ONEANDAHALF for USART_FRAME */
Anna Bridge 142:4eea097334d6 303 #define USART_FRAME_STOPBITS_TWO (_USART_FRAME_STOPBITS_TWO << 12) /**< Shifted mode TWO for USART_FRAME */
Anna Bridge 142:4eea097334d6 304
Anna Bridge 142:4eea097334d6 305 /* Bit fields for USART TRIGCTRL */
Anna Bridge 142:4eea097334d6 306 #define _USART_TRIGCTRL_RESETVALUE 0x00000000UL /**< Default value for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 307 #define _USART_TRIGCTRL_MASK 0x000F1FF0UL /**< Mask for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 308 #define USART_TRIGCTRL_RXTEN (0x1UL << 4) /**< Receive Trigger Enable */
Anna Bridge 142:4eea097334d6 309 #define _USART_TRIGCTRL_RXTEN_SHIFT 4 /**< Shift value for USART_RXTEN */
Anna Bridge 142:4eea097334d6 310 #define _USART_TRIGCTRL_RXTEN_MASK 0x10UL /**< Bit mask for USART_RXTEN */
Anna Bridge 142:4eea097334d6 311 #define _USART_TRIGCTRL_RXTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 312 #define USART_TRIGCTRL_RXTEN_DEFAULT (_USART_TRIGCTRL_RXTEN_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 313 #define USART_TRIGCTRL_TXTEN (0x1UL << 5) /**< Transmit Trigger Enable */
Anna Bridge 142:4eea097334d6 314 #define _USART_TRIGCTRL_TXTEN_SHIFT 5 /**< Shift value for USART_TXTEN */
Anna Bridge 142:4eea097334d6 315 #define _USART_TRIGCTRL_TXTEN_MASK 0x20UL /**< Bit mask for USART_TXTEN */
Anna Bridge 142:4eea097334d6 316 #define _USART_TRIGCTRL_TXTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 317 #define USART_TRIGCTRL_TXTEN_DEFAULT (_USART_TRIGCTRL_TXTEN_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 318 #define USART_TRIGCTRL_AUTOTXTEN (0x1UL << 6) /**< AUTOTX Trigger Enable */
Anna Bridge 142:4eea097334d6 319 #define _USART_TRIGCTRL_AUTOTXTEN_SHIFT 6 /**< Shift value for USART_AUTOTXTEN */
Anna Bridge 142:4eea097334d6 320 #define _USART_TRIGCTRL_AUTOTXTEN_MASK 0x40UL /**< Bit mask for USART_AUTOTXTEN */
Anna Bridge 142:4eea097334d6 321 #define _USART_TRIGCTRL_AUTOTXTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 322 #define USART_TRIGCTRL_AUTOTXTEN_DEFAULT (_USART_TRIGCTRL_AUTOTXTEN_DEFAULT << 6) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 323 #define USART_TRIGCTRL_TXARX0EN (0x1UL << 7) /**< Enable Transmit Trigger after RX End of Frame plus TCMP0VAL */
Anna Bridge 142:4eea097334d6 324 #define _USART_TRIGCTRL_TXARX0EN_SHIFT 7 /**< Shift value for USART_TXARX0EN */
Anna Bridge 142:4eea097334d6 325 #define _USART_TRIGCTRL_TXARX0EN_MASK 0x80UL /**< Bit mask for USART_TXARX0EN */
Anna Bridge 142:4eea097334d6 326 #define _USART_TRIGCTRL_TXARX0EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 327 #define USART_TRIGCTRL_TXARX0EN_DEFAULT (_USART_TRIGCTRL_TXARX0EN_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 328 #define USART_TRIGCTRL_TXARX1EN (0x1UL << 8) /**< Enable Transmit Trigger after RX End of Frame plus TCMP1VAL */
Anna Bridge 142:4eea097334d6 329 #define _USART_TRIGCTRL_TXARX1EN_SHIFT 8 /**< Shift value for USART_TXARX1EN */
Anna Bridge 142:4eea097334d6 330 #define _USART_TRIGCTRL_TXARX1EN_MASK 0x100UL /**< Bit mask for USART_TXARX1EN */
Anna Bridge 142:4eea097334d6 331 #define _USART_TRIGCTRL_TXARX1EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 332 #define USART_TRIGCTRL_TXARX1EN_DEFAULT (_USART_TRIGCTRL_TXARX1EN_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 333 #define USART_TRIGCTRL_TXARX2EN (0x1UL << 9) /**< Enable Transmit Trigger after RX End of Frame plus TCMP2VAL */
Anna Bridge 142:4eea097334d6 334 #define _USART_TRIGCTRL_TXARX2EN_SHIFT 9 /**< Shift value for USART_TXARX2EN */
Anna Bridge 142:4eea097334d6 335 #define _USART_TRIGCTRL_TXARX2EN_MASK 0x200UL /**< Bit mask for USART_TXARX2EN */
Anna Bridge 142:4eea097334d6 336 #define _USART_TRIGCTRL_TXARX2EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 337 #define USART_TRIGCTRL_TXARX2EN_DEFAULT (_USART_TRIGCTRL_TXARX2EN_DEFAULT << 9) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 338 #define USART_TRIGCTRL_RXATX0EN (0x1UL << 10) /**< Enable Receive Trigger after TX end of frame plus TCMPVAL0 baud-times */
Anna Bridge 142:4eea097334d6 339 #define _USART_TRIGCTRL_RXATX0EN_SHIFT 10 /**< Shift value for USART_RXATX0EN */
Anna Bridge 142:4eea097334d6 340 #define _USART_TRIGCTRL_RXATX0EN_MASK 0x400UL /**< Bit mask for USART_RXATX0EN */
Anna Bridge 142:4eea097334d6 341 #define _USART_TRIGCTRL_RXATX0EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 342 #define USART_TRIGCTRL_RXATX0EN_DEFAULT (_USART_TRIGCTRL_RXATX0EN_DEFAULT << 10) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 343 #define USART_TRIGCTRL_RXATX1EN (0x1UL << 11) /**< Enable Receive Trigger after TX end of frame plus TCMPVAL1 baud-times */
Anna Bridge 142:4eea097334d6 344 #define _USART_TRIGCTRL_RXATX1EN_SHIFT 11 /**< Shift value for USART_RXATX1EN */
Anna Bridge 142:4eea097334d6 345 #define _USART_TRIGCTRL_RXATX1EN_MASK 0x800UL /**< Bit mask for USART_RXATX1EN */
Anna Bridge 142:4eea097334d6 346 #define _USART_TRIGCTRL_RXATX1EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 347 #define USART_TRIGCTRL_RXATX1EN_DEFAULT (_USART_TRIGCTRL_RXATX1EN_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 348 #define USART_TRIGCTRL_RXATX2EN (0x1UL << 12) /**< Enable Receive Trigger after TX end of frame plus TCMPVAL2 baud-times */
Anna Bridge 142:4eea097334d6 349 #define _USART_TRIGCTRL_RXATX2EN_SHIFT 12 /**< Shift value for USART_RXATX2EN */
Anna Bridge 142:4eea097334d6 350 #define _USART_TRIGCTRL_RXATX2EN_MASK 0x1000UL /**< Bit mask for USART_RXATX2EN */
Anna Bridge 142:4eea097334d6 351 #define _USART_TRIGCTRL_RXATX2EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 352 #define USART_TRIGCTRL_RXATX2EN_DEFAULT (_USART_TRIGCTRL_RXATX2EN_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 353 #define _USART_TRIGCTRL_TSEL_SHIFT 16 /**< Shift value for USART_TSEL */
Anna Bridge 142:4eea097334d6 354 #define _USART_TRIGCTRL_TSEL_MASK 0xF0000UL /**< Bit mask for USART_TSEL */
Anna Bridge 142:4eea097334d6 355 #define _USART_TRIGCTRL_TSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 356 #define _USART_TRIGCTRL_TSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 357 #define _USART_TRIGCTRL_TSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 358 #define _USART_TRIGCTRL_TSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 359 #define _USART_TRIGCTRL_TSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 360 #define _USART_TRIGCTRL_TSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 361 #define _USART_TRIGCTRL_TSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 362 #define _USART_TRIGCTRL_TSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 363 #define _USART_TRIGCTRL_TSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 364 #define _USART_TRIGCTRL_TSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 365 #define _USART_TRIGCTRL_TSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 366 #define _USART_TRIGCTRL_TSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 367 #define _USART_TRIGCTRL_TSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 368 #define USART_TRIGCTRL_TSEL_DEFAULT (_USART_TRIGCTRL_TSEL_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 369 #define USART_TRIGCTRL_TSEL_PRSCH0 (_USART_TRIGCTRL_TSEL_PRSCH0 << 16) /**< Shifted mode PRSCH0 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 370 #define USART_TRIGCTRL_TSEL_PRSCH1 (_USART_TRIGCTRL_TSEL_PRSCH1 << 16) /**< Shifted mode PRSCH1 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 371 #define USART_TRIGCTRL_TSEL_PRSCH2 (_USART_TRIGCTRL_TSEL_PRSCH2 << 16) /**< Shifted mode PRSCH2 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 372 #define USART_TRIGCTRL_TSEL_PRSCH3 (_USART_TRIGCTRL_TSEL_PRSCH3 << 16) /**< Shifted mode PRSCH3 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 373 #define USART_TRIGCTRL_TSEL_PRSCH4 (_USART_TRIGCTRL_TSEL_PRSCH4 << 16) /**< Shifted mode PRSCH4 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 374 #define USART_TRIGCTRL_TSEL_PRSCH5 (_USART_TRIGCTRL_TSEL_PRSCH5 << 16) /**< Shifted mode PRSCH5 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 375 #define USART_TRIGCTRL_TSEL_PRSCH6 (_USART_TRIGCTRL_TSEL_PRSCH6 << 16) /**< Shifted mode PRSCH6 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 376 #define USART_TRIGCTRL_TSEL_PRSCH7 (_USART_TRIGCTRL_TSEL_PRSCH7 << 16) /**< Shifted mode PRSCH7 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 377 #define USART_TRIGCTRL_TSEL_PRSCH8 (_USART_TRIGCTRL_TSEL_PRSCH8 << 16) /**< Shifted mode PRSCH8 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 378 #define USART_TRIGCTRL_TSEL_PRSCH9 (_USART_TRIGCTRL_TSEL_PRSCH9 << 16) /**< Shifted mode PRSCH9 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 379 #define USART_TRIGCTRL_TSEL_PRSCH10 (_USART_TRIGCTRL_TSEL_PRSCH10 << 16) /**< Shifted mode PRSCH10 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 380 #define USART_TRIGCTRL_TSEL_PRSCH11 (_USART_TRIGCTRL_TSEL_PRSCH11 << 16) /**< Shifted mode PRSCH11 for USART_TRIGCTRL */
Anna Bridge 142:4eea097334d6 381
Anna Bridge 142:4eea097334d6 382 /* Bit fields for USART CMD */
Anna Bridge 142:4eea097334d6 383 #define _USART_CMD_RESETVALUE 0x00000000UL /**< Default value for USART_CMD */
Anna Bridge 142:4eea097334d6 384 #define _USART_CMD_MASK 0x00000FFFUL /**< Mask for USART_CMD */
Anna Bridge 142:4eea097334d6 385 #define USART_CMD_RXEN (0x1UL << 0) /**< Receiver Enable */
Anna Bridge 142:4eea097334d6 386 #define _USART_CMD_RXEN_SHIFT 0 /**< Shift value for USART_RXEN */
Anna Bridge 142:4eea097334d6 387 #define _USART_CMD_RXEN_MASK 0x1UL /**< Bit mask for USART_RXEN */
Anna Bridge 142:4eea097334d6 388 #define _USART_CMD_RXEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 389 #define USART_CMD_RXEN_DEFAULT (_USART_CMD_RXEN_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 390 #define USART_CMD_RXDIS (0x1UL << 1) /**< Receiver Disable */
Anna Bridge 142:4eea097334d6 391 #define _USART_CMD_RXDIS_SHIFT 1 /**< Shift value for USART_RXDIS */
Anna Bridge 142:4eea097334d6 392 #define _USART_CMD_RXDIS_MASK 0x2UL /**< Bit mask for USART_RXDIS */
Anna Bridge 142:4eea097334d6 393 #define _USART_CMD_RXDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 394 #define USART_CMD_RXDIS_DEFAULT (_USART_CMD_RXDIS_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 395 #define USART_CMD_TXEN (0x1UL << 2) /**< Transmitter Enable */
Anna Bridge 142:4eea097334d6 396 #define _USART_CMD_TXEN_SHIFT 2 /**< Shift value for USART_TXEN */
Anna Bridge 142:4eea097334d6 397 #define _USART_CMD_TXEN_MASK 0x4UL /**< Bit mask for USART_TXEN */
Anna Bridge 142:4eea097334d6 398 #define _USART_CMD_TXEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 399 #define USART_CMD_TXEN_DEFAULT (_USART_CMD_TXEN_DEFAULT << 2) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 400 #define USART_CMD_TXDIS (0x1UL << 3) /**< Transmitter Disable */
Anna Bridge 142:4eea097334d6 401 #define _USART_CMD_TXDIS_SHIFT 3 /**< Shift value for USART_TXDIS */
Anna Bridge 142:4eea097334d6 402 #define _USART_CMD_TXDIS_MASK 0x8UL /**< Bit mask for USART_TXDIS */
Anna Bridge 142:4eea097334d6 403 #define _USART_CMD_TXDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 404 #define USART_CMD_TXDIS_DEFAULT (_USART_CMD_TXDIS_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 405 #define USART_CMD_MASTEREN (0x1UL << 4) /**< Master Enable */
Anna Bridge 142:4eea097334d6 406 #define _USART_CMD_MASTEREN_SHIFT 4 /**< Shift value for USART_MASTEREN */
Anna Bridge 142:4eea097334d6 407 #define _USART_CMD_MASTEREN_MASK 0x10UL /**< Bit mask for USART_MASTEREN */
Anna Bridge 142:4eea097334d6 408 #define _USART_CMD_MASTEREN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 409 #define USART_CMD_MASTEREN_DEFAULT (_USART_CMD_MASTEREN_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 410 #define USART_CMD_MASTERDIS (0x1UL << 5) /**< Master Disable */
Anna Bridge 142:4eea097334d6 411 #define _USART_CMD_MASTERDIS_SHIFT 5 /**< Shift value for USART_MASTERDIS */
Anna Bridge 142:4eea097334d6 412 #define _USART_CMD_MASTERDIS_MASK 0x20UL /**< Bit mask for USART_MASTERDIS */
Anna Bridge 142:4eea097334d6 413 #define _USART_CMD_MASTERDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 414 #define USART_CMD_MASTERDIS_DEFAULT (_USART_CMD_MASTERDIS_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 415 #define USART_CMD_RXBLOCKEN (0x1UL << 6) /**< Receiver Block Enable */
Anna Bridge 142:4eea097334d6 416 #define _USART_CMD_RXBLOCKEN_SHIFT 6 /**< Shift value for USART_RXBLOCKEN */
Anna Bridge 142:4eea097334d6 417 #define _USART_CMD_RXBLOCKEN_MASK 0x40UL /**< Bit mask for USART_RXBLOCKEN */
Anna Bridge 142:4eea097334d6 418 #define _USART_CMD_RXBLOCKEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 419 #define USART_CMD_RXBLOCKEN_DEFAULT (_USART_CMD_RXBLOCKEN_DEFAULT << 6) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 420 #define USART_CMD_RXBLOCKDIS (0x1UL << 7) /**< Receiver Block Disable */
Anna Bridge 142:4eea097334d6 421 #define _USART_CMD_RXBLOCKDIS_SHIFT 7 /**< Shift value for USART_RXBLOCKDIS */
Anna Bridge 142:4eea097334d6 422 #define _USART_CMD_RXBLOCKDIS_MASK 0x80UL /**< Bit mask for USART_RXBLOCKDIS */
Anna Bridge 142:4eea097334d6 423 #define _USART_CMD_RXBLOCKDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 424 #define USART_CMD_RXBLOCKDIS_DEFAULT (_USART_CMD_RXBLOCKDIS_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 425 #define USART_CMD_TXTRIEN (0x1UL << 8) /**< Transmitter Tristate Enable */
Anna Bridge 142:4eea097334d6 426 #define _USART_CMD_TXTRIEN_SHIFT 8 /**< Shift value for USART_TXTRIEN */
Anna Bridge 142:4eea097334d6 427 #define _USART_CMD_TXTRIEN_MASK 0x100UL /**< Bit mask for USART_TXTRIEN */
Anna Bridge 142:4eea097334d6 428 #define _USART_CMD_TXTRIEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 429 #define USART_CMD_TXTRIEN_DEFAULT (_USART_CMD_TXTRIEN_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 430 #define USART_CMD_TXTRIDIS (0x1UL << 9) /**< Transmitter Tristate Disable */
Anna Bridge 142:4eea097334d6 431 #define _USART_CMD_TXTRIDIS_SHIFT 9 /**< Shift value for USART_TXTRIDIS */
Anna Bridge 142:4eea097334d6 432 #define _USART_CMD_TXTRIDIS_MASK 0x200UL /**< Bit mask for USART_TXTRIDIS */
Anna Bridge 142:4eea097334d6 433 #define _USART_CMD_TXTRIDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 434 #define USART_CMD_TXTRIDIS_DEFAULT (_USART_CMD_TXTRIDIS_DEFAULT << 9) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 435 #define USART_CMD_CLEARTX (0x1UL << 10) /**< Clear TX */
Anna Bridge 142:4eea097334d6 436 #define _USART_CMD_CLEARTX_SHIFT 10 /**< Shift value for USART_CLEARTX */
Anna Bridge 142:4eea097334d6 437 #define _USART_CMD_CLEARTX_MASK 0x400UL /**< Bit mask for USART_CLEARTX */
Anna Bridge 142:4eea097334d6 438 #define _USART_CMD_CLEARTX_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 439 #define USART_CMD_CLEARTX_DEFAULT (_USART_CMD_CLEARTX_DEFAULT << 10) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 440 #define USART_CMD_CLEARRX (0x1UL << 11) /**< Clear RX */
Anna Bridge 142:4eea097334d6 441 #define _USART_CMD_CLEARRX_SHIFT 11 /**< Shift value for USART_CLEARRX */
Anna Bridge 142:4eea097334d6 442 #define _USART_CMD_CLEARRX_MASK 0x800UL /**< Bit mask for USART_CLEARRX */
Anna Bridge 142:4eea097334d6 443 #define _USART_CMD_CLEARRX_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 444 #define USART_CMD_CLEARRX_DEFAULT (_USART_CMD_CLEARRX_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_CMD */
Anna Bridge 142:4eea097334d6 445
Anna Bridge 142:4eea097334d6 446 /* Bit fields for USART STATUS */
Anna Bridge 142:4eea097334d6 447 #define _USART_STATUS_RESETVALUE 0x00002040UL /**< Default value for USART_STATUS */
Anna Bridge 142:4eea097334d6 448 #define _USART_STATUS_MASK 0x00037FFFUL /**< Mask for USART_STATUS */
Anna Bridge 142:4eea097334d6 449 #define USART_STATUS_RXENS (0x1UL << 0) /**< Receiver Enable Status */
Anna Bridge 142:4eea097334d6 450 #define _USART_STATUS_RXENS_SHIFT 0 /**< Shift value for USART_RXENS */
Anna Bridge 142:4eea097334d6 451 #define _USART_STATUS_RXENS_MASK 0x1UL /**< Bit mask for USART_RXENS */
Anna Bridge 142:4eea097334d6 452 #define _USART_STATUS_RXENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 453 #define USART_STATUS_RXENS_DEFAULT (_USART_STATUS_RXENS_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 454 #define USART_STATUS_TXENS (0x1UL << 1) /**< Transmitter Enable Status */
Anna Bridge 142:4eea097334d6 455 #define _USART_STATUS_TXENS_SHIFT 1 /**< Shift value for USART_TXENS */
Anna Bridge 142:4eea097334d6 456 #define _USART_STATUS_TXENS_MASK 0x2UL /**< Bit mask for USART_TXENS */
Anna Bridge 142:4eea097334d6 457 #define _USART_STATUS_TXENS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 458 #define USART_STATUS_TXENS_DEFAULT (_USART_STATUS_TXENS_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 459 #define USART_STATUS_MASTER (0x1UL << 2) /**< SPI Master Mode */
Anna Bridge 142:4eea097334d6 460 #define _USART_STATUS_MASTER_SHIFT 2 /**< Shift value for USART_MASTER */
Anna Bridge 142:4eea097334d6 461 #define _USART_STATUS_MASTER_MASK 0x4UL /**< Bit mask for USART_MASTER */
Anna Bridge 142:4eea097334d6 462 #define _USART_STATUS_MASTER_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 463 #define USART_STATUS_MASTER_DEFAULT (_USART_STATUS_MASTER_DEFAULT << 2) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 464 #define USART_STATUS_RXBLOCK (0x1UL << 3) /**< Block Incoming Data */
Anna Bridge 142:4eea097334d6 465 #define _USART_STATUS_RXBLOCK_SHIFT 3 /**< Shift value for USART_RXBLOCK */
Anna Bridge 142:4eea097334d6 466 #define _USART_STATUS_RXBLOCK_MASK 0x8UL /**< Bit mask for USART_RXBLOCK */
Anna Bridge 142:4eea097334d6 467 #define _USART_STATUS_RXBLOCK_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 468 #define USART_STATUS_RXBLOCK_DEFAULT (_USART_STATUS_RXBLOCK_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 469 #define USART_STATUS_TXTRI (0x1UL << 4) /**< Transmitter Tristated */
Anna Bridge 142:4eea097334d6 470 #define _USART_STATUS_TXTRI_SHIFT 4 /**< Shift value for USART_TXTRI */
Anna Bridge 142:4eea097334d6 471 #define _USART_STATUS_TXTRI_MASK 0x10UL /**< Bit mask for USART_TXTRI */
Anna Bridge 142:4eea097334d6 472 #define _USART_STATUS_TXTRI_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 473 #define USART_STATUS_TXTRI_DEFAULT (_USART_STATUS_TXTRI_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 474 #define USART_STATUS_TXC (0x1UL << 5) /**< TX Complete */
Anna Bridge 142:4eea097334d6 475 #define _USART_STATUS_TXC_SHIFT 5 /**< Shift value for USART_TXC */
Anna Bridge 142:4eea097334d6 476 #define _USART_STATUS_TXC_MASK 0x20UL /**< Bit mask for USART_TXC */
Anna Bridge 142:4eea097334d6 477 #define _USART_STATUS_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 478 #define USART_STATUS_TXC_DEFAULT (_USART_STATUS_TXC_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 479 #define USART_STATUS_TXBL (0x1UL << 6) /**< TX Buffer Level */
Anna Bridge 142:4eea097334d6 480 #define _USART_STATUS_TXBL_SHIFT 6 /**< Shift value for USART_TXBL */
Anna Bridge 142:4eea097334d6 481 #define _USART_STATUS_TXBL_MASK 0x40UL /**< Bit mask for USART_TXBL */
Anna Bridge 142:4eea097334d6 482 #define _USART_STATUS_TXBL_DEFAULT 0x00000001UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 483 #define USART_STATUS_TXBL_DEFAULT (_USART_STATUS_TXBL_DEFAULT << 6) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 484 #define USART_STATUS_RXDATAV (0x1UL << 7) /**< RX Data Valid */
Anna Bridge 142:4eea097334d6 485 #define _USART_STATUS_RXDATAV_SHIFT 7 /**< Shift value for USART_RXDATAV */
Anna Bridge 142:4eea097334d6 486 #define _USART_STATUS_RXDATAV_MASK 0x80UL /**< Bit mask for USART_RXDATAV */
Anna Bridge 142:4eea097334d6 487 #define _USART_STATUS_RXDATAV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 488 #define USART_STATUS_RXDATAV_DEFAULT (_USART_STATUS_RXDATAV_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 489 #define USART_STATUS_RXFULL (0x1UL << 8) /**< RX FIFO Full */
Anna Bridge 142:4eea097334d6 490 #define _USART_STATUS_RXFULL_SHIFT 8 /**< Shift value for USART_RXFULL */
Anna Bridge 142:4eea097334d6 491 #define _USART_STATUS_RXFULL_MASK 0x100UL /**< Bit mask for USART_RXFULL */
Anna Bridge 142:4eea097334d6 492 #define _USART_STATUS_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 493 #define USART_STATUS_RXFULL_DEFAULT (_USART_STATUS_RXFULL_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 494 #define USART_STATUS_TXBDRIGHT (0x1UL << 9) /**< TX Buffer Expects Double Right Data */
Anna Bridge 142:4eea097334d6 495 #define _USART_STATUS_TXBDRIGHT_SHIFT 9 /**< Shift value for USART_TXBDRIGHT */
Anna Bridge 142:4eea097334d6 496 #define _USART_STATUS_TXBDRIGHT_MASK 0x200UL /**< Bit mask for USART_TXBDRIGHT */
Anna Bridge 142:4eea097334d6 497 #define _USART_STATUS_TXBDRIGHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 498 #define USART_STATUS_TXBDRIGHT_DEFAULT (_USART_STATUS_TXBDRIGHT_DEFAULT << 9) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 499 #define USART_STATUS_TXBSRIGHT (0x1UL << 10) /**< TX Buffer Expects Single Right Data */
Anna Bridge 142:4eea097334d6 500 #define _USART_STATUS_TXBSRIGHT_SHIFT 10 /**< Shift value for USART_TXBSRIGHT */
Anna Bridge 142:4eea097334d6 501 #define _USART_STATUS_TXBSRIGHT_MASK 0x400UL /**< Bit mask for USART_TXBSRIGHT */
Anna Bridge 142:4eea097334d6 502 #define _USART_STATUS_TXBSRIGHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 503 #define USART_STATUS_TXBSRIGHT_DEFAULT (_USART_STATUS_TXBSRIGHT_DEFAULT << 10) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 504 #define USART_STATUS_RXDATAVRIGHT (0x1UL << 11) /**< RX Data Right */
Anna Bridge 142:4eea097334d6 505 #define _USART_STATUS_RXDATAVRIGHT_SHIFT 11 /**< Shift value for USART_RXDATAVRIGHT */
Anna Bridge 142:4eea097334d6 506 #define _USART_STATUS_RXDATAVRIGHT_MASK 0x800UL /**< Bit mask for USART_RXDATAVRIGHT */
Anna Bridge 142:4eea097334d6 507 #define _USART_STATUS_RXDATAVRIGHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 508 #define USART_STATUS_RXDATAVRIGHT_DEFAULT (_USART_STATUS_RXDATAVRIGHT_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 509 #define USART_STATUS_RXFULLRIGHT (0x1UL << 12) /**< RX Full of Right Data */
Anna Bridge 142:4eea097334d6 510 #define _USART_STATUS_RXFULLRIGHT_SHIFT 12 /**< Shift value for USART_RXFULLRIGHT */
Anna Bridge 142:4eea097334d6 511 #define _USART_STATUS_RXFULLRIGHT_MASK 0x1000UL /**< Bit mask for USART_RXFULLRIGHT */
Anna Bridge 142:4eea097334d6 512 #define _USART_STATUS_RXFULLRIGHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 513 #define USART_STATUS_RXFULLRIGHT_DEFAULT (_USART_STATUS_RXFULLRIGHT_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 514 #define USART_STATUS_TXIDLE (0x1UL << 13) /**< TX Idle */
Anna Bridge 142:4eea097334d6 515 #define _USART_STATUS_TXIDLE_SHIFT 13 /**< Shift value for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 516 #define _USART_STATUS_TXIDLE_MASK 0x2000UL /**< Bit mask for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 517 #define _USART_STATUS_TXIDLE_DEFAULT 0x00000001UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 518 #define USART_STATUS_TXIDLE_DEFAULT (_USART_STATUS_TXIDLE_DEFAULT << 13) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 519 #define USART_STATUS_TIMERRESTARTED (0x1UL << 14) /**< The USART Timer restarted itself */
Anna Bridge 142:4eea097334d6 520 #define _USART_STATUS_TIMERRESTARTED_SHIFT 14 /**< Shift value for USART_TIMERRESTARTED */
Anna Bridge 142:4eea097334d6 521 #define _USART_STATUS_TIMERRESTARTED_MASK 0x4000UL /**< Bit mask for USART_TIMERRESTARTED */
Anna Bridge 142:4eea097334d6 522 #define _USART_STATUS_TIMERRESTARTED_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 523 #define USART_STATUS_TIMERRESTARTED_DEFAULT (_USART_STATUS_TIMERRESTARTED_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 524 #define _USART_STATUS_TXBUFCNT_SHIFT 16 /**< Shift value for USART_TXBUFCNT */
Anna Bridge 142:4eea097334d6 525 #define _USART_STATUS_TXBUFCNT_MASK 0x30000UL /**< Bit mask for USART_TXBUFCNT */
Anna Bridge 142:4eea097334d6 526 #define _USART_STATUS_TXBUFCNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 527 #define USART_STATUS_TXBUFCNT_DEFAULT (_USART_STATUS_TXBUFCNT_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_STATUS */
Anna Bridge 142:4eea097334d6 528
Anna Bridge 142:4eea097334d6 529 /* Bit fields for USART CLKDIV */
Anna Bridge 142:4eea097334d6 530 #define _USART_CLKDIV_RESETVALUE 0x00000000UL /**< Default value for USART_CLKDIV */
Anna Bridge 142:4eea097334d6 531 #define _USART_CLKDIV_MASK 0x807FFFF8UL /**< Mask for USART_CLKDIV */
Anna Bridge 142:4eea097334d6 532 #define _USART_CLKDIV_DIV_SHIFT 3 /**< Shift value for USART_DIV */
Anna Bridge 142:4eea097334d6 533 #define _USART_CLKDIV_DIV_MASK 0x7FFFF8UL /**< Bit mask for USART_DIV */
Anna Bridge 142:4eea097334d6 534 #define _USART_CLKDIV_DIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CLKDIV */
Anna Bridge 142:4eea097334d6 535 #define USART_CLKDIV_DIV_DEFAULT (_USART_CLKDIV_DIV_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_CLKDIV */
Anna Bridge 142:4eea097334d6 536 #define USART_CLKDIV_AUTOBAUDEN (0x1UL << 31) /**< AUTOBAUD detection enable */
Anna Bridge 142:4eea097334d6 537 #define _USART_CLKDIV_AUTOBAUDEN_SHIFT 31 /**< Shift value for USART_AUTOBAUDEN */
Anna Bridge 142:4eea097334d6 538 #define _USART_CLKDIV_AUTOBAUDEN_MASK 0x80000000UL /**< Bit mask for USART_AUTOBAUDEN */
Anna Bridge 142:4eea097334d6 539 #define _USART_CLKDIV_AUTOBAUDEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CLKDIV */
Anna Bridge 142:4eea097334d6 540 #define USART_CLKDIV_AUTOBAUDEN_DEFAULT (_USART_CLKDIV_AUTOBAUDEN_DEFAULT << 31) /**< Shifted mode DEFAULT for USART_CLKDIV */
Anna Bridge 142:4eea097334d6 541
Anna Bridge 142:4eea097334d6 542 /* Bit fields for USART RXDATAX */
Anna Bridge 142:4eea097334d6 543 #define _USART_RXDATAX_RESETVALUE 0x00000000UL /**< Default value for USART_RXDATAX */
Anna Bridge 142:4eea097334d6 544 #define _USART_RXDATAX_MASK 0x0000C1FFUL /**< Mask for USART_RXDATAX */
Anna Bridge 142:4eea097334d6 545 #define _USART_RXDATAX_RXDATA_SHIFT 0 /**< Shift value for USART_RXDATA */
Anna Bridge 142:4eea097334d6 546 #define _USART_RXDATAX_RXDATA_MASK 0x1FFUL /**< Bit mask for USART_RXDATA */
Anna Bridge 142:4eea097334d6 547 #define _USART_RXDATAX_RXDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDATAX */
Anna Bridge 142:4eea097334d6 548 #define USART_RXDATAX_RXDATA_DEFAULT (_USART_RXDATAX_RXDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_RXDATAX */
Anna Bridge 142:4eea097334d6 549 #define USART_RXDATAX_PERR (0x1UL << 14) /**< Data Parity Error */
Anna Bridge 142:4eea097334d6 550 #define _USART_RXDATAX_PERR_SHIFT 14 /**< Shift value for USART_PERR */
Anna Bridge 142:4eea097334d6 551 #define _USART_RXDATAX_PERR_MASK 0x4000UL /**< Bit mask for USART_PERR */
Anna Bridge 142:4eea097334d6 552 #define _USART_RXDATAX_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDATAX */
Anna Bridge 142:4eea097334d6 553 #define USART_RXDATAX_PERR_DEFAULT (_USART_RXDATAX_PERR_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_RXDATAX */
Anna Bridge 142:4eea097334d6 554 #define USART_RXDATAX_FERR (0x1UL << 15) /**< Data Framing Error */
Anna Bridge 142:4eea097334d6 555 #define _USART_RXDATAX_FERR_SHIFT 15 /**< Shift value for USART_FERR */
Anna Bridge 142:4eea097334d6 556 #define _USART_RXDATAX_FERR_MASK 0x8000UL /**< Bit mask for USART_FERR */
Anna Bridge 142:4eea097334d6 557 #define _USART_RXDATAX_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDATAX */
Anna Bridge 142:4eea097334d6 558 #define USART_RXDATAX_FERR_DEFAULT (_USART_RXDATAX_FERR_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_RXDATAX */
Anna Bridge 142:4eea097334d6 559
Anna Bridge 142:4eea097334d6 560 /* Bit fields for USART RXDATA */
Anna Bridge 142:4eea097334d6 561 #define _USART_RXDATA_RESETVALUE 0x00000000UL /**< Default value for USART_RXDATA */
Anna Bridge 142:4eea097334d6 562 #define _USART_RXDATA_MASK 0x000000FFUL /**< Mask for USART_RXDATA */
Anna Bridge 142:4eea097334d6 563 #define _USART_RXDATA_RXDATA_SHIFT 0 /**< Shift value for USART_RXDATA */
Anna Bridge 142:4eea097334d6 564 #define _USART_RXDATA_RXDATA_MASK 0xFFUL /**< Bit mask for USART_RXDATA */
Anna Bridge 142:4eea097334d6 565 #define _USART_RXDATA_RXDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDATA */
Anna Bridge 142:4eea097334d6 566 #define USART_RXDATA_RXDATA_DEFAULT (_USART_RXDATA_RXDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_RXDATA */
Anna Bridge 142:4eea097334d6 567
Anna Bridge 142:4eea097334d6 568 /* Bit fields for USART RXDOUBLEX */
Anna Bridge 142:4eea097334d6 569 #define _USART_RXDOUBLEX_RESETVALUE 0x00000000UL /**< Default value for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 570 #define _USART_RXDOUBLEX_MASK 0xC1FFC1FFUL /**< Mask for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 571 #define _USART_RXDOUBLEX_RXDATA0_SHIFT 0 /**< Shift value for USART_RXDATA0 */
Anna Bridge 142:4eea097334d6 572 #define _USART_RXDOUBLEX_RXDATA0_MASK 0x1FFUL /**< Bit mask for USART_RXDATA0 */
Anna Bridge 142:4eea097334d6 573 #define _USART_RXDOUBLEX_RXDATA0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 574 #define USART_RXDOUBLEX_RXDATA0_DEFAULT (_USART_RXDOUBLEX_RXDATA0_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 575 #define USART_RXDOUBLEX_PERR0 (0x1UL << 14) /**< Data Parity Error 0 */
Anna Bridge 142:4eea097334d6 576 #define _USART_RXDOUBLEX_PERR0_SHIFT 14 /**< Shift value for USART_PERR0 */
Anna Bridge 142:4eea097334d6 577 #define _USART_RXDOUBLEX_PERR0_MASK 0x4000UL /**< Bit mask for USART_PERR0 */
Anna Bridge 142:4eea097334d6 578 #define _USART_RXDOUBLEX_PERR0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 579 #define USART_RXDOUBLEX_PERR0_DEFAULT (_USART_RXDOUBLEX_PERR0_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 580 #define USART_RXDOUBLEX_FERR0 (0x1UL << 15) /**< Data Framing Error 0 */
Anna Bridge 142:4eea097334d6 581 #define _USART_RXDOUBLEX_FERR0_SHIFT 15 /**< Shift value for USART_FERR0 */
Anna Bridge 142:4eea097334d6 582 #define _USART_RXDOUBLEX_FERR0_MASK 0x8000UL /**< Bit mask for USART_FERR0 */
Anna Bridge 142:4eea097334d6 583 #define _USART_RXDOUBLEX_FERR0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 584 #define USART_RXDOUBLEX_FERR0_DEFAULT (_USART_RXDOUBLEX_FERR0_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 585 #define _USART_RXDOUBLEX_RXDATA1_SHIFT 16 /**< Shift value for USART_RXDATA1 */
Anna Bridge 142:4eea097334d6 586 #define _USART_RXDOUBLEX_RXDATA1_MASK 0x1FF0000UL /**< Bit mask for USART_RXDATA1 */
Anna Bridge 142:4eea097334d6 587 #define _USART_RXDOUBLEX_RXDATA1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 588 #define USART_RXDOUBLEX_RXDATA1_DEFAULT (_USART_RXDOUBLEX_RXDATA1_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 589 #define USART_RXDOUBLEX_PERR1 (0x1UL << 30) /**< Data Parity Error 1 */
Anna Bridge 142:4eea097334d6 590 #define _USART_RXDOUBLEX_PERR1_SHIFT 30 /**< Shift value for USART_PERR1 */
Anna Bridge 142:4eea097334d6 591 #define _USART_RXDOUBLEX_PERR1_MASK 0x40000000UL /**< Bit mask for USART_PERR1 */
Anna Bridge 142:4eea097334d6 592 #define _USART_RXDOUBLEX_PERR1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 593 #define USART_RXDOUBLEX_PERR1_DEFAULT (_USART_RXDOUBLEX_PERR1_DEFAULT << 30) /**< Shifted mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 594 #define USART_RXDOUBLEX_FERR1 (0x1UL << 31) /**< Data Framing Error 1 */
Anna Bridge 142:4eea097334d6 595 #define _USART_RXDOUBLEX_FERR1_SHIFT 31 /**< Shift value for USART_FERR1 */
Anna Bridge 142:4eea097334d6 596 #define _USART_RXDOUBLEX_FERR1_MASK 0x80000000UL /**< Bit mask for USART_FERR1 */
Anna Bridge 142:4eea097334d6 597 #define _USART_RXDOUBLEX_FERR1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 598 #define USART_RXDOUBLEX_FERR1_DEFAULT (_USART_RXDOUBLEX_FERR1_DEFAULT << 31) /**< Shifted mode DEFAULT for USART_RXDOUBLEX */
Anna Bridge 142:4eea097334d6 599
Anna Bridge 142:4eea097334d6 600 /* Bit fields for USART RXDOUBLE */
Anna Bridge 142:4eea097334d6 601 #define _USART_RXDOUBLE_RESETVALUE 0x00000000UL /**< Default value for USART_RXDOUBLE */
Anna Bridge 142:4eea097334d6 602 #define _USART_RXDOUBLE_MASK 0x0000FFFFUL /**< Mask for USART_RXDOUBLE */
Anna Bridge 142:4eea097334d6 603 #define _USART_RXDOUBLE_RXDATA0_SHIFT 0 /**< Shift value for USART_RXDATA0 */
Anna Bridge 142:4eea097334d6 604 #define _USART_RXDOUBLE_RXDATA0_MASK 0xFFUL /**< Bit mask for USART_RXDATA0 */
Anna Bridge 142:4eea097334d6 605 #define _USART_RXDOUBLE_RXDATA0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLE */
Anna Bridge 142:4eea097334d6 606 #define USART_RXDOUBLE_RXDATA0_DEFAULT (_USART_RXDOUBLE_RXDATA0_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_RXDOUBLE */
Anna Bridge 142:4eea097334d6 607 #define _USART_RXDOUBLE_RXDATA1_SHIFT 8 /**< Shift value for USART_RXDATA1 */
Anna Bridge 142:4eea097334d6 608 #define _USART_RXDOUBLE_RXDATA1_MASK 0xFF00UL /**< Bit mask for USART_RXDATA1 */
Anna Bridge 142:4eea097334d6 609 #define _USART_RXDOUBLE_RXDATA1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLE */
Anna Bridge 142:4eea097334d6 610 #define USART_RXDOUBLE_RXDATA1_DEFAULT (_USART_RXDOUBLE_RXDATA1_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_RXDOUBLE */
Anna Bridge 142:4eea097334d6 611
Anna Bridge 142:4eea097334d6 612 /* Bit fields for USART RXDATAXP */
Anna Bridge 142:4eea097334d6 613 #define _USART_RXDATAXP_RESETVALUE 0x00000000UL /**< Default value for USART_RXDATAXP */
Anna Bridge 142:4eea097334d6 614 #define _USART_RXDATAXP_MASK 0x0000C1FFUL /**< Mask for USART_RXDATAXP */
Anna Bridge 142:4eea097334d6 615 #define _USART_RXDATAXP_RXDATAP_SHIFT 0 /**< Shift value for USART_RXDATAP */
Anna Bridge 142:4eea097334d6 616 #define _USART_RXDATAXP_RXDATAP_MASK 0x1FFUL /**< Bit mask for USART_RXDATAP */
Anna Bridge 142:4eea097334d6 617 #define _USART_RXDATAXP_RXDATAP_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDATAXP */
Anna Bridge 142:4eea097334d6 618 #define USART_RXDATAXP_RXDATAP_DEFAULT (_USART_RXDATAXP_RXDATAP_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_RXDATAXP */
Anna Bridge 142:4eea097334d6 619 #define USART_RXDATAXP_PERRP (0x1UL << 14) /**< Data Parity Error Peek */
Anna Bridge 142:4eea097334d6 620 #define _USART_RXDATAXP_PERRP_SHIFT 14 /**< Shift value for USART_PERRP */
Anna Bridge 142:4eea097334d6 621 #define _USART_RXDATAXP_PERRP_MASK 0x4000UL /**< Bit mask for USART_PERRP */
Anna Bridge 142:4eea097334d6 622 #define _USART_RXDATAXP_PERRP_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDATAXP */
Anna Bridge 142:4eea097334d6 623 #define USART_RXDATAXP_PERRP_DEFAULT (_USART_RXDATAXP_PERRP_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_RXDATAXP */
Anna Bridge 142:4eea097334d6 624 #define USART_RXDATAXP_FERRP (0x1UL << 15) /**< Data Framing Error Peek */
Anna Bridge 142:4eea097334d6 625 #define _USART_RXDATAXP_FERRP_SHIFT 15 /**< Shift value for USART_FERRP */
Anna Bridge 142:4eea097334d6 626 #define _USART_RXDATAXP_FERRP_MASK 0x8000UL /**< Bit mask for USART_FERRP */
Anna Bridge 142:4eea097334d6 627 #define _USART_RXDATAXP_FERRP_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDATAXP */
Anna Bridge 142:4eea097334d6 628 #define USART_RXDATAXP_FERRP_DEFAULT (_USART_RXDATAXP_FERRP_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_RXDATAXP */
Anna Bridge 142:4eea097334d6 629
Anna Bridge 142:4eea097334d6 630 /* Bit fields for USART RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 631 #define _USART_RXDOUBLEXP_RESETVALUE 0x00000000UL /**< Default value for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 632 #define _USART_RXDOUBLEXP_MASK 0xC1FFC1FFUL /**< Mask for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 633 #define _USART_RXDOUBLEXP_RXDATAP0_SHIFT 0 /**< Shift value for USART_RXDATAP0 */
Anna Bridge 142:4eea097334d6 634 #define _USART_RXDOUBLEXP_RXDATAP0_MASK 0x1FFUL /**< Bit mask for USART_RXDATAP0 */
Anna Bridge 142:4eea097334d6 635 #define _USART_RXDOUBLEXP_RXDATAP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 636 #define USART_RXDOUBLEXP_RXDATAP0_DEFAULT (_USART_RXDOUBLEXP_RXDATAP0_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 637 #define USART_RXDOUBLEXP_PERRP0 (0x1UL << 14) /**< Data Parity Error 0 Peek */
Anna Bridge 142:4eea097334d6 638 #define _USART_RXDOUBLEXP_PERRP0_SHIFT 14 /**< Shift value for USART_PERRP0 */
Anna Bridge 142:4eea097334d6 639 #define _USART_RXDOUBLEXP_PERRP0_MASK 0x4000UL /**< Bit mask for USART_PERRP0 */
Anna Bridge 142:4eea097334d6 640 #define _USART_RXDOUBLEXP_PERRP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 641 #define USART_RXDOUBLEXP_PERRP0_DEFAULT (_USART_RXDOUBLEXP_PERRP0_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 642 #define USART_RXDOUBLEXP_FERRP0 (0x1UL << 15) /**< Data Framing Error 0 Peek */
Anna Bridge 142:4eea097334d6 643 #define _USART_RXDOUBLEXP_FERRP0_SHIFT 15 /**< Shift value for USART_FERRP0 */
Anna Bridge 142:4eea097334d6 644 #define _USART_RXDOUBLEXP_FERRP0_MASK 0x8000UL /**< Bit mask for USART_FERRP0 */
Anna Bridge 142:4eea097334d6 645 #define _USART_RXDOUBLEXP_FERRP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 646 #define USART_RXDOUBLEXP_FERRP0_DEFAULT (_USART_RXDOUBLEXP_FERRP0_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 647 #define _USART_RXDOUBLEXP_RXDATAP1_SHIFT 16 /**< Shift value for USART_RXDATAP1 */
Anna Bridge 142:4eea097334d6 648 #define _USART_RXDOUBLEXP_RXDATAP1_MASK 0x1FF0000UL /**< Bit mask for USART_RXDATAP1 */
Anna Bridge 142:4eea097334d6 649 #define _USART_RXDOUBLEXP_RXDATAP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 650 #define USART_RXDOUBLEXP_RXDATAP1_DEFAULT (_USART_RXDOUBLEXP_RXDATAP1_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 651 #define USART_RXDOUBLEXP_PERRP1 (0x1UL << 30) /**< Data Parity Error 1 Peek */
Anna Bridge 142:4eea097334d6 652 #define _USART_RXDOUBLEXP_PERRP1_SHIFT 30 /**< Shift value for USART_PERRP1 */
Anna Bridge 142:4eea097334d6 653 #define _USART_RXDOUBLEXP_PERRP1_MASK 0x40000000UL /**< Bit mask for USART_PERRP1 */
Anna Bridge 142:4eea097334d6 654 #define _USART_RXDOUBLEXP_PERRP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 655 #define USART_RXDOUBLEXP_PERRP1_DEFAULT (_USART_RXDOUBLEXP_PERRP1_DEFAULT << 30) /**< Shifted mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 656 #define USART_RXDOUBLEXP_FERRP1 (0x1UL << 31) /**< Data Framing Error 1 Peek */
Anna Bridge 142:4eea097334d6 657 #define _USART_RXDOUBLEXP_FERRP1_SHIFT 31 /**< Shift value for USART_FERRP1 */
Anna Bridge 142:4eea097334d6 658 #define _USART_RXDOUBLEXP_FERRP1_MASK 0x80000000UL /**< Bit mask for USART_FERRP1 */
Anna Bridge 142:4eea097334d6 659 #define _USART_RXDOUBLEXP_FERRP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 660 #define USART_RXDOUBLEXP_FERRP1_DEFAULT (_USART_RXDOUBLEXP_FERRP1_DEFAULT << 31) /**< Shifted mode DEFAULT for USART_RXDOUBLEXP */
Anna Bridge 142:4eea097334d6 661
Anna Bridge 142:4eea097334d6 662 /* Bit fields for USART TXDATAX */
Anna Bridge 142:4eea097334d6 663 #define _USART_TXDATAX_RESETVALUE 0x00000000UL /**< Default value for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 664 #define _USART_TXDATAX_MASK 0x0000F9FFUL /**< Mask for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 665 #define _USART_TXDATAX_TXDATAX_SHIFT 0 /**< Shift value for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 666 #define _USART_TXDATAX_TXDATAX_MASK 0x1FFUL /**< Bit mask for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 667 #define _USART_TXDATAX_TXDATAX_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 668 #define USART_TXDATAX_TXDATAX_DEFAULT (_USART_TXDATAX_TXDATAX_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 669 #define USART_TXDATAX_UBRXAT (0x1UL << 11) /**< Unblock RX After Transmission */
Anna Bridge 142:4eea097334d6 670 #define _USART_TXDATAX_UBRXAT_SHIFT 11 /**< Shift value for USART_UBRXAT */
Anna Bridge 142:4eea097334d6 671 #define _USART_TXDATAX_UBRXAT_MASK 0x800UL /**< Bit mask for USART_UBRXAT */
Anna Bridge 142:4eea097334d6 672 #define _USART_TXDATAX_UBRXAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 673 #define USART_TXDATAX_UBRXAT_DEFAULT (_USART_TXDATAX_UBRXAT_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 674 #define USART_TXDATAX_TXTRIAT (0x1UL << 12) /**< Set TXTRI After Transmission */
Anna Bridge 142:4eea097334d6 675 #define _USART_TXDATAX_TXTRIAT_SHIFT 12 /**< Shift value for USART_TXTRIAT */
Anna Bridge 142:4eea097334d6 676 #define _USART_TXDATAX_TXTRIAT_MASK 0x1000UL /**< Bit mask for USART_TXTRIAT */
Anna Bridge 142:4eea097334d6 677 #define _USART_TXDATAX_TXTRIAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 678 #define USART_TXDATAX_TXTRIAT_DEFAULT (_USART_TXDATAX_TXTRIAT_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 679 #define USART_TXDATAX_TXBREAK (0x1UL << 13) /**< Transmit Data As Break */
Anna Bridge 142:4eea097334d6 680 #define _USART_TXDATAX_TXBREAK_SHIFT 13 /**< Shift value for USART_TXBREAK */
Anna Bridge 142:4eea097334d6 681 #define _USART_TXDATAX_TXBREAK_MASK 0x2000UL /**< Bit mask for USART_TXBREAK */
Anna Bridge 142:4eea097334d6 682 #define _USART_TXDATAX_TXBREAK_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 683 #define USART_TXDATAX_TXBREAK_DEFAULT (_USART_TXDATAX_TXBREAK_DEFAULT << 13) /**< Shifted mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 684 #define USART_TXDATAX_TXDISAT (0x1UL << 14) /**< Clear TXEN After Transmission */
Anna Bridge 142:4eea097334d6 685 #define _USART_TXDATAX_TXDISAT_SHIFT 14 /**< Shift value for USART_TXDISAT */
Anna Bridge 142:4eea097334d6 686 #define _USART_TXDATAX_TXDISAT_MASK 0x4000UL /**< Bit mask for USART_TXDISAT */
Anna Bridge 142:4eea097334d6 687 #define _USART_TXDATAX_TXDISAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 688 #define USART_TXDATAX_TXDISAT_DEFAULT (_USART_TXDATAX_TXDISAT_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 689 #define USART_TXDATAX_RXENAT (0x1UL << 15) /**< Enable RX After Transmission */
Anna Bridge 142:4eea097334d6 690 #define _USART_TXDATAX_RXENAT_SHIFT 15 /**< Shift value for USART_RXENAT */
Anna Bridge 142:4eea097334d6 691 #define _USART_TXDATAX_RXENAT_MASK 0x8000UL /**< Bit mask for USART_RXENAT */
Anna Bridge 142:4eea097334d6 692 #define _USART_TXDATAX_RXENAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 693 #define USART_TXDATAX_RXENAT_DEFAULT (_USART_TXDATAX_RXENAT_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_TXDATAX */
Anna Bridge 142:4eea097334d6 694
Anna Bridge 142:4eea097334d6 695 /* Bit fields for USART TXDATA */
Anna Bridge 142:4eea097334d6 696 #define _USART_TXDATA_RESETVALUE 0x00000000UL /**< Default value for USART_TXDATA */
Anna Bridge 142:4eea097334d6 697 #define _USART_TXDATA_MASK 0x000000FFUL /**< Mask for USART_TXDATA */
Anna Bridge 142:4eea097334d6 698 #define _USART_TXDATA_TXDATA_SHIFT 0 /**< Shift value for USART_TXDATA */
Anna Bridge 142:4eea097334d6 699 #define _USART_TXDATA_TXDATA_MASK 0xFFUL /**< Bit mask for USART_TXDATA */
Anna Bridge 142:4eea097334d6 700 #define _USART_TXDATA_TXDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDATA */
Anna Bridge 142:4eea097334d6 701 #define USART_TXDATA_TXDATA_DEFAULT (_USART_TXDATA_TXDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_TXDATA */
Anna Bridge 142:4eea097334d6 702
Anna Bridge 142:4eea097334d6 703 /* Bit fields for USART TXDOUBLEX */
Anna Bridge 142:4eea097334d6 704 #define _USART_TXDOUBLEX_RESETVALUE 0x00000000UL /**< Default value for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 705 #define _USART_TXDOUBLEX_MASK 0xF9FFF9FFUL /**< Mask for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 706 #define _USART_TXDOUBLEX_TXDATA0_SHIFT 0 /**< Shift value for USART_TXDATA0 */
Anna Bridge 142:4eea097334d6 707 #define _USART_TXDOUBLEX_TXDATA0_MASK 0x1FFUL /**< Bit mask for USART_TXDATA0 */
Anna Bridge 142:4eea097334d6 708 #define _USART_TXDOUBLEX_TXDATA0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 709 #define USART_TXDOUBLEX_TXDATA0_DEFAULT (_USART_TXDOUBLEX_TXDATA0_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 710 #define USART_TXDOUBLEX_UBRXAT0 (0x1UL << 11) /**< Unblock RX After Transmission */
Anna Bridge 142:4eea097334d6 711 #define _USART_TXDOUBLEX_UBRXAT0_SHIFT 11 /**< Shift value for USART_UBRXAT0 */
Anna Bridge 142:4eea097334d6 712 #define _USART_TXDOUBLEX_UBRXAT0_MASK 0x800UL /**< Bit mask for USART_UBRXAT0 */
Anna Bridge 142:4eea097334d6 713 #define _USART_TXDOUBLEX_UBRXAT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 714 #define USART_TXDOUBLEX_UBRXAT0_DEFAULT (_USART_TXDOUBLEX_UBRXAT0_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 715 #define USART_TXDOUBLEX_TXTRIAT0 (0x1UL << 12) /**< Set TXTRI After Transmission */
Anna Bridge 142:4eea097334d6 716 #define _USART_TXDOUBLEX_TXTRIAT0_SHIFT 12 /**< Shift value for USART_TXTRIAT0 */
Anna Bridge 142:4eea097334d6 717 #define _USART_TXDOUBLEX_TXTRIAT0_MASK 0x1000UL /**< Bit mask for USART_TXTRIAT0 */
Anna Bridge 142:4eea097334d6 718 #define _USART_TXDOUBLEX_TXTRIAT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 719 #define USART_TXDOUBLEX_TXTRIAT0_DEFAULT (_USART_TXDOUBLEX_TXTRIAT0_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 720 #define USART_TXDOUBLEX_TXBREAK0 (0x1UL << 13) /**< Transmit Data As Break */
Anna Bridge 142:4eea097334d6 721 #define _USART_TXDOUBLEX_TXBREAK0_SHIFT 13 /**< Shift value for USART_TXBREAK0 */
Anna Bridge 142:4eea097334d6 722 #define _USART_TXDOUBLEX_TXBREAK0_MASK 0x2000UL /**< Bit mask for USART_TXBREAK0 */
Anna Bridge 142:4eea097334d6 723 #define _USART_TXDOUBLEX_TXBREAK0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 724 #define USART_TXDOUBLEX_TXBREAK0_DEFAULT (_USART_TXDOUBLEX_TXBREAK0_DEFAULT << 13) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 725 #define USART_TXDOUBLEX_TXDISAT0 (0x1UL << 14) /**< Clear TXEN After Transmission */
Anna Bridge 142:4eea097334d6 726 #define _USART_TXDOUBLEX_TXDISAT0_SHIFT 14 /**< Shift value for USART_TXDISAT0 */
Anna Bridge 142:4eea097334d6 727 #define _USART_TXDOUBLEX_TXDISAT0_MASK 0x4000UL /**< Bit mask for USART_TXDISAT0 */
Anna Bridge 142:4eea097334d6 728 #define _USART_TXDOUBLEX_TXDISAT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 729 #define USART_TXDOUBLEX_TXDISAT0_DEFAULT (_USART_TXDOUBLEX_TXDISAT0_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 730 #define USART_TXDOUBLEX_RXENAT0 (0x1UL << 15) /**< Enable RX After Transmission */
Anna Bridge 142:4eea097334d6 731 #define _USART_TXDOUBLEX_RXENAT0_SHIFT 15 /**< Shift value for USART_RXENAT0 */
Anna Bridge 142:4eea097334d6 732 #define _USART_TXDOUBLEX_RXENAT0_MASK 0x8000UL /**< Bit mask for USART_RXENAT0 */
Anna Bridge 142:4eea097334d6 733 #define _USART_TXDOUBLEX_RXENAT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 734 #define USART_TXDOUBLEX_RXENAT0_DEFAULT (_USART_TXDOUBLEX_RXENAT0_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 735 #define _USART_TXDOUBLEX_TXDATA1_SHIFT 16 /**< Shift value for USART_TXDATA1 */
Anna Bridge 142:4eea097334d6 736 #define _USART_TXDOUBLEX_TXDATA1_MASK 0x1FF0000UL /**< Bit mask for USART_TXDATA1 */
Anna Bridge 142:4eea097334d6 737 #define _USART_TXDOUBLEX_TXDATA1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 738 #define USART_TXDOUBLEX_TXDATA1_DEFAULT (_USART_TXDOUBLEX_TXDATA1_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 739 #define USART_TXDOUBLEX_UBRXAT1 (0x1UL << 27) /**< Unblock RX After Transmission */
Anna Bridge 142:4eea097334d6 740 #define _USART_TXDOUBLEX_UBRXAT1_SHIFT 27 /**< Shift value for USART_UBRXAT1 */
Anna Bridge 142:4eea097334d6 741 #define _USART_TXDOUBLEX_UBRXAT1_MASK 0x8000000UL /**< Bit mask for USART_UBRXAT1 */
Anna Bridge 142:4eea097334d6 742 #define _USART_TXDOUBLEX_UBRXAT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 743 #define USART_TXDOUBLEX_UBRXAT1_DEFAULT (_USART_TXDOUBLEX_UBRXAT1_DEFAULT << 27) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 744 #define USART_TXDOUBLEX_TXTRIAT1 (0x1UL << 28) /**< Set TXTRI After Transmission */
Anna Bridge 142:4eea097334d6 745 #define _USART_TXDOUBLEX_TXTRIAT1_SHIFT 28 /**< Shift value for USART_TXTRIAT1 */
Anna Bridge 142:4eea097334d6 746 #define _USART_TXDOUBLEX_TXTRIAT1_MASK 0x10000000UL /**< Bit mask for USART_TXTRIAT1 */
Anna Bridge 142:4eea097334d6 747 #define _USART_TXDOUBLEX_TXTRIAT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 748 #define USART_TXDOUBLEX_TXTRIAT1_DEFAULT (_USART_TXDOUBLEX_TXTRIAT1_DEFAULT << 28) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 749 #define USART_TXDOUBLEX_TXBREAK1 (0x1UL << 29) /**< Transmit Data As Break */
Anna Bridge 142:4eea097334d6 750 #define _USART_TXDOUBLEX_TXBREAK1_SHIFT 29 /**< Shift value for USART_TXBREAK1 */
Anna Bridge 142:4eea097334d6 751 #define _USART_TXDOUBLEX_TXBREAK1_MASK 0x20000000UL /**< Bit mask for USART_TXBREAK1 */
Anna Bridge 142:4eea097334d6 752 #define _USART_TXDOUBLEX_TXBREAK1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 753 #define USART_TXDOUBLEX_TXBREAK1_DEFAULT (_USART_TXDOUBLEX_TXBREAK1_DEFAULT << 29) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 754 #define USART_TXDOUBLEX_TXDISAT1 (0x1UL << 30) /**< Clear TXEN After Transmission */
Anna Bridge 142:4eea097334d6 755 #define _USART_TXDOUBLEX_TXDISAT1_SHIFT 30 /**< Shift value for USART_TXDISAT1 */
Anna Bridge 142:4eea097334d6 756 #define _USART_TXDOUBLEX_TXDISAT1_MASK 0x40000000UL /**< Bit mask for USART_TXDISAT1 */
Anna Bridge 142:4eea097334d6 757 #define _USART_TXDOUBLEX_TXDISAT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 758 #define USART_TXDOUBLEX_TXDISAT1_DEFAULT (_USART_TXDOUBLEX_TXDISAT1_DEFAULT << 30) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 759 #define USART_TXDOUBLEX_RXENAT1 (0x1UL << 31) /**< Enable RX After Transmission */
Anna Bridge 142:4eea097334d6 760 #define _USART_TXDOUBLEX_RXENAT1_SHIFT 31 /**< Shift value for USART_RXENAT1 */
Anna Bridge 142:4eea097334d6 761 #define _USART_TXDOUBLEX_RXENAT1_MASK 0x80000000UL /**< Bit mask for USART_RXENAT1 */
Anna Bridge 142:4eea097334d6 762 #define _USART_TXDOUBLEX_RXENAT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 763 #define USART_TXDOUBLEX_RXENAT1_DEFAULT (_USART_TXDOUBLEX_RXENAT1_DEFAULT << 31) /**< Shifted mode DEFAULT for USART_TXDOUBLEX */
Anna Bridge 142:4eea097334d6 764
Anna Bridge 142:4eea097334d6 765 /* Bit fields for USART TXDOUBLE */
Anna Bridge 142:4eea097334d6 766 #define _USART_TXDOUBLE_RESETVALUE 0x00000000UL /**< Default value for USART_TXDOUBLE */
Anna Bridge 142:4eea097334d6 767 #define _USART_TXDOUBLE_MASK 0x0000FFFFUL /**< Mask for USART_TXDOUBLE */
Anna Bridge 142:4eea097334d6 768 #define _USART_TXDOUBLE_TXDATA0_SHIFT 0 /**< Shift value for USART_TXDATA0 */
Anna Bridge 142:4eea097334d6 769 #define _USART_TXDOUBLE_TXDATA0_MASK 0xFFUL /**< Bit mask for USART_TXDATA0 */
Anna Bridge 142:4eea097334d6 770 #define _USART_TXDOUBLE_TXDATA0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLE */
Anna Bridge 142:4eea097334d6 771 #define USART_TXDOUBLE_TXDATA0_DEFAULT (_USART_TXDOUBLE_TXDATA0_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_TXDOUBLE */
Anna Bridge 142:4eea097334d6 772 #define _USART_TXDOUBLE_TXDATA1_SHIFT 8 /**< Shift value for USART_TXDATA1 */
Anna Bridge 142:4eea097334d6 773 #define _USART_TXDOUBLE_TXDATA1_MASK 0xFF00UL /**< Bit mask for USART_TXDATA1 */
Anna Bridge 142:4eea097334d6 774 #define _USART_TXDOUBLE_TXDATA1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TXDOUBLE */
Anna Bridge 142:4eea097334d6 775 #define USART_TXDOUBLE_TXDATA1_DEFAULT (_USART_TXDOUBLE_TXDATA1_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_TXDOUBLE */
Anna Bridge 142:4eea097334d6 776
Anna Bridge 142:4eea097334d6 777 /* Bit fields for USART IF */
Anna Bridge 142:4eea097334d6 778 #define _USART_IF_RESETVALUE 0x00000002UL /**< Default value for USART_IF */
Anna Bridge 142:4eea097334d6 779 #define _USART_IF_MASK 0x0001FFFFUL /**< Mask for USART_IF */
Anna Bridge 142:4eea097334d6 780 #define USART_IF_TXC (0x1UL << 0) /**< TX Complete Interrupt Flag */
Anna Bridge 142:4eea097334d6 781 #define _USART_IF_TXC_SHIFT 0 /**< Shift value for USART_TXC */
Anna Bridge 142:4eea097334d6 782 #define _USART_IF_TXC_MASK 0x1UL /**< Bit mask for USART_TXC */
Anna Bridge 142:4eea097334d6 783 #define _USART_IF_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 784 #define USART_IF_TXC_DEFAULT (_USART_IF_TXC_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 785 #define USART_IF_TXBL (0x1UL << 1) /**< TX Buffer Level Interrupt Flag */
Anna Bridge 142:4eea097334d6 786 #define _USART_IF_TXBL_SHIFT 1 /**< Shift value for USART_TXBL */
Anna Bridge 142:4eea097334d6 787 #define _USART_IF_TXBL_MASK 0x2UL /**< Bit mask for USART_TXBL */
Anna Bridge 142:4eea097334d6 788 #define _USART_IF_TXBL_DEFAULT 0x00000001UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 789 #define USART_IF_TXBL_DEFAULT (_USART_IF_TXBL_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 790 #define USART_IF_RXDATAV (0x1UL << 2) /**< RX Data Valid Interrupt Flag */
Anna Bridge 142:4eea097334d6 791 #define _USART_IF_RXDATAV_SHIFT 2 /**< Shift value for USART_RXDATAV */
Anna Bridge 142:4eea097334d6 792 #define _USART_IF_RXDATAV_MASK 0x4UL /**< Bit mask for USART_RXDATAV */
Anna Bridge 142:4eea097334d6 793 #define _USART_IF_RXDATAV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 794 #define USART_IF_RXDATAV_DEFAULT (_USART_IF_RXDATAV_DEFAULT << 2) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 795 #define USART_IF_RXFULL (0x1UL << 3) /**< RX Buffer Full Interrupt Flag */
Anna Bridge 142:4eea097334d6 796 #define _USART_IF_RXFULL_SHIFT 3 /**< Shift value for USART_RXFULL */
Anna Bridge 142:4eea097334d6 797 #define _USART_IF_RXFULL_MASK 0x8UL /**< Bit mask for USART_RXFULL */
Anna Bridge 142:4eea097334d6 798 #define _USART_IF_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 799 #define USART_IF_RXFULL_DEFAULT (_USART_IF_RXFULL_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 800 #define USART_IF_RXOF (0x1UL << 4) /**< RX Overflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 801 #define _USART_IF_RXOF_SHIFT 4 /**< Shift value for USART_RXOF */
Anna Bridge 142:4eea097334d6 802 #define _USART_IF_RXOF_MASK 0x10UL /**< Bit mask for USART_RXOF */
Anna Bridge 142:4eea097334d6 803 #define _USART_IF_RXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 804 #define USART_IF_RXOF_DEFAULT (_USART_IF_RXOF_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 805 #define USART_IF_RXUF (0x1UL << 5) /**< RX Underflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 806 #define _USART_IF_RXUF_SHIFT 5 /**< Shift value for USART_RXUF */
Anna Bridge 142:4eea097334d6 807 #define _USART_IF_RXUF_MASK 0x20UL /**< Bit mask for USART_RXUF */
Anna Bridge 142:4eea097334d6 808 #define _USART_IF_RXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 809 #define USART_IF_RXUF_DEFAULT (_USART_IF_RXUF_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 810 #define USART_IF_TXOF (0x1UL << 6) /**< TX Overflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 811 #define _USART_IF_TXOF_SHIFT 6 /**< Shift value for USART_TXOF */
Anna Bridge 142:4eea097334d6 812 #define _USART_IF_TXOF_MASK 0x40UL /**< Bit mask for USART_TXOF */
Anna Bridge 142:4eea097334d6 813 #define _USART_IF_TXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 814 #define USART_IF_TXOF_DEFAULT (_USART_IF_TXOF_DEFAULT << 6) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 815 #define USART_IF_TXUF (0x1UL << 7) /**< TX Underflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 816 #define _USART_IF_TXUF_SHIFT 7 /**< Shift value for USART_TXUF */
Anna Bridge 142:4eea097334d6 817 #define _USART_IF_TXUF_MASK 0x80UL /**< Bit mask for USART_TXUF */
Anna Bridge 142:4eea097334d6 818 #define _USART_IF_TXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 819 #define USART_IF_TXUF_DEFAULT (_USART_IF_TXUF_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 820 #define USART_IF_PERR (0x1UL << 8) /**< Parity Error Interrupt Flag */
Anna Bridge 142:4eea097334d6 821 #define _USART_IF_PERR_SHIFT 8 /**< Shift value for USART_PERR */
Anna Bridge 142:4eea097334d6 822 #define _USART_IF_PERR_MASK 0x100UL /**< Bit mask for USART_PERR */
Anna Bridge 142:4eea097334d6 823 #define _USART_IF_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 824 #define USART_IF_PERR_DEFAULT (_USART_IF_PERR_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 825 #define USART_IF_FERR (0x1UL << 9) /**< Framing Error Interrupt Flag */
Anna Bridge 142:4eea097334d6 826 #define _USART_IF_FERR_SHIFT 9 /**< Shift value for USART_FERR */
Anna Bridge 142:4eea097334d6 827 #define _USART_IF_FERR_MASK 0x200UL /**< Bit mask for USART_FERR */
Anna Bridge 142:4eea097334d6 828 #define _USART_IF_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 829 #define USART_IF_FERR_DEFAULT (_USART_IF_FERR_DEFAULT << 9) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 830 #define USART_IF_MPAF (0x1UL << 10) /**< Multi-Processor Address Frame Interrupt Flag */
Anna Bridge 142:4eea097334d6 831 #define _USART_IF_MPAF_SHIFT 10 /**< Shift value for USART_MPAF */
Anna Bridge 142:4eea097334d6 832 #define _USART_IF_MPAF_MASK 0x400UL /**< Bit mask for USART_MPAF */
Anna Bridge 142:4eea097334d6 833 #define _USART_IF_MPAF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 834 #define USART_IF_MPAF_DEFAULT (_USART_IF_MPAF_DEFAULT << 10) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 835 #define USART_IF_SSM (0x1UL << 11) /**< Slave-Select In Master Mode Interrupt Flag */
Anna Bridge 142:4eea097334d6 836 #define _USART_IF_SSM_SHIFT 11 /**< Shift value for USART_SSM */
Anna Bridge 142:4eea097334d6 837 #define _USART_IF_SSM_MASK 0x800UL /**< Bit mask for USART_SSM */
Anna Bridge 142:4eea097334d6 838 #define _USART_IF_SSM_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 839 #define USART_IF_SSM_DEFAULT (_USART_IF_SSM_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 840 #define USART_IF_CCF (0x1UL << 12) /**< Collision Check Fail Interrupt Flag */
Anna Bridge 142:4eea097334d6 841 #define _USART_IF_CCF_SHIFT 12 /**< Shift value for USART_CCF */
Anna Bridge 142:4eea097334d6 842 #define _USART_IF_CCF_MASK 0x1000UL /**< Bit mask for USART_CCF */
Anna Bridge 142:4eea097334d6 843 #define _USART_IF_CCF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 844 #define USART_IF_CCF_DEFAULT (_USART_IF_CCF_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 845 #define USART_IF_TXIDLE (0x1UL << 13) /**< TX Idle Interrupt Flag */
Anna Bridge 142:4eea097334d6 846 #define _USART_IF_TXIDLE_SHIFT 13 /**< Shift value for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 847 #define _USART_IF_TXIDLE_MASK 0x2000UL /**< Bit mask for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 848 #define _USART_IF_TXIDLE_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 849 #define USART_IF_TXIDLE_DEFAULT (_USART_IF_TXIDLE_DEFAULT << 13) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 850 #define USART_IF_TCMP0 (0x1UL << 14) /**< Timer comparator 0 Interrupt Flag */
Anna Bridge 142:4eea097334d6 851 #define _USART_IF_TCMP0_SHIFT 14 /**< Shift value for USART_TCMP0 */
Anna Bridge 142:4eea097334d6 852 #define _USART_IF_TCMP0_MASK 0x4000UL /**< Bit mask for USART_TCMP0 */
Anna Bridge 142:4eea097334d6 853 #define _USART_IF_TCMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 854 #define USART_IF_TCMP0_DEFAULT (_USART_IF_TCMP0_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 855 #define USART_IF_TCMP1 (0x1UL << 15) /**< Timer comparator 1 Interrupt Flag */
Anna Bridge 142:4eea097334d6 856 #define _USART_IF_TCMP1_SHIFT 15 /**< Shift value for USART_TCMP1 */
Anna Bridge 142:4eea097334d6 857 #define _USART_IF_TCMP1_MASK 0x8000UL /**< Bit mask for USART_TCMP1 */
Anna Bridge 142:4eea097334d6 858 #define _USART_IF_TCMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 859 #define USART_IF_TCMP1_DEFAULT (_USART_IF_TCMP1_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 860 #define USART_IF_TCMP2 (0x1UL << 16) /**< Timer comparator 2 Interrupt Flag */
Anna Bridge 142:4eea097334d6 861 #define _USART_IF_TCMP2_SHIFT 16 /**< Shift value for USART_TCMP2 */
Anna Bridge 142:4eea097334d6 862 #define _USART_IF_TCMP2_MASK 0x10000UL /**< Bit mask for USART_TCMP2 */
Anna Bridge 142:4eea097334d6 863 #define _USART_IF_TCMP2_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 864 #define USART_IF_TCMP2_DEFAULT (_USART_IF_TCMP2_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_IF */
Anna Bridge 142:4eea097334d6 865
Anna Bridge 142:4eea097334d6 866 /* Bit fields for USART IFS */
Anna Bridge 142:4eea097334d6 867 #define _USART_IFS_RESETVALUE 0x00000000UL /**< Default value for USART_IFS */
Anna Bridge 142:4eea097334d6 868 #define _USART_IFS_MASK 0x0001FFF9UL /**< Mask for USART_IFS */
Anna Bridge 142:4eea097334d6 869 #define USART_IFS_TXC (0x1UL << 0) /**< Set TXC Interrupt Flag */
Anna Bridge 142:4eea097334d6 870 #define _USART_IFS_TXC_SHIFT 0 /**< Shift value for USART_TXC */
Anna Bridge 142:4eea097334d6 871 #define _USART_IFS_TXC_MASK 0x1UL /**< Bit mask for USART_TXC */
Anna Bridge 142:4eea097334d6 872 #define _USART_IFS_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 873 #define USART_IFS_TXC_DEFAULT (_USART_IFS_TXC_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 874 #define USART_IFS_RXFULL (0x1UL << 3) /**< Set RXFULL Interrupt Flag */
Anna Bridge 142:4eea097334d6 875 #define _USART_IFS_RXFULL_SHIFT 3 /**< Shift value for USART_RXFULL */
Anna Bridge 142:4eea097334d6 876 #define _USART_IFS_RXFULL_MASK 0x8UL /**< Bit mask for USART_RXFULL */
Anna Bridge 142:4eea097334d6 877 #define _USART_IFS_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 878 #define USART_IFS_RXFULL_DEFAULT (_USART_IFS_RXFULL_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 879 #define USART_IFS_RXOF (0x1UL << 4) /**< Set RXOF Interrupt Flag */
Anna Bridge 142:4eea097334d6 880 #define _USART_IFS_RXOF_SHIFT 4 /**< Shift value for USART_RXOF */
Anna Bridge 142:4eea097334d6 881 #define _USART_IFS_RXOF_MASK 0x10UL /**< Bit mask for USART_RXOF */
Anna Bridge 142:4eea097334d6 882 #define _USART_IFS_RXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 883 #define USART_IFS_RXOF_DEFAULT (_USART_IFS_RXOF_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 884 #define USART_IFS_RXUF (0x1UL << 5) /**< Set RXUF Interrupt Flag */
Anna Bridge 142:4eea097334d6 885 #define _USART_IFS_RXUF_SHIFT 5 /**< Shift value for USART_RXUF */
Anna Bridge 142:4eea097334d6 886 #define _USART_IFS_RXUF_MASK 0x20UL /**< Bit mask for USART_RXUF */
Anna Bridge 142:4eea097334d6 887 #define _USART_IFS_RXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 888 #define USART_IFS_RXUF_DEFAULT (_USART_IFS_RXUF_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 889 #define USART_IFS_TXOF (0x1UL << 6) /**< Set TXOF Interrupt Flag */
Anna Bridge 142:4eea097334d6 890 #define _USART_IFS_TXOF_SHIFT 6 /**< Shift value for USART_TXOF */
Anna Bridge 142:4eea097334d6 891 #define _USART_IFS_TXOF_MASK 0x40UL /**< Bit mask for USART_TXOF */
Anna Bridge 142:4eea097334d6 892 #define _USART_IFS_TXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 893 #define USART_IFS_TXOF_DEFAULT (_USART_IFS_TXOF_DEFAULT << 6) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 894 #define USART_IFS_TXUF (0x1UL << 7) /**< Set TXUF Interrupt Flag */
Anna Bridge 142:4eea097334d6 895 #define _USART_IFS_TXUF_SHIFT 7 /**< Shift value for USART_TXUF */
Anna Bridge 142:4eea097334d6 896 #define _USART_IFS_TXUF_MASK 0x80UL /**< Bit mask for USART_TXUF */
Anna Bridge 142:4eea097334d6 897 #define _USART_IFS_TXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 898 #define USART_IFS_TXUF_DEFAULT (_USART_IFS_TXUF_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 899 #define USART_IFS_PERR (0x1UL << 8) /**< Set PERR Interrupt Flag */
Anna Bridge 142:4eea097334d6 900 #define _USART_IFS_PERR_SHIFT 8 /**< Shift value for USART_PERR */
Anna Bridge 142:4eea097334d6 901 #define _USART_IFS_PERR_MASK 0x100UL /**< Bit mask for USART_PERR */
Anna Bridge 142:4eea097334d6 902 #define _USART_IFS_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 903 #define USART_IFS_PERR_DEFAULT (_USART_IFS_PERR_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 904 #define USART_IFS_FERR (0x1UL << 9) /**< Set FERR Interrupt Flag */
Anna Bridge 142:4eea097334d6 905 #define _USART_IFS_FERR_SHIFT 9 /**< Shift value for USART_FERR */
Anna Bridge 142:4eea097334d6 906 #define _USART_IFS_FERR_MASK 0x200UL /**< Bit mask for USART_FERR */
Anna Bridge 142:4eea097334d6 907 #define _USART_IFS_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 908 #define USART_IFS_FERR_DEFAULT (_USART_IFS_FERR_DEFAULT << 9) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 909 #define USART_IFS_MPAF (0x1UL << 10) /**< Set MPAF Interrupt Flag */
Anna Bridge 142:4eea097334d6 910 #define _USART_IFS_MPAF_SHIFT 10 /**< Shift value for USART_MPAF */
Anna Bridge 142:4eea097334d6 911 #define _USART_IFS_MPAF_MASK 0x400UL /**< Bit mask for USART_MPAF */
Anna Bridge 142:4eea097334d6 912 #define _USART_IFS_MPAF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 913 #define USART_IFS_MPAF_DEFAULT (_USART_IFS_MPAF_DEFAULT << 10) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 914 #define USART_IFS_SSM (0x1UL << 11) /**< Set SSM Interrupt Flag */
Anna Bridge 142:4eea097334d6 915 #define _USART_IFS_SSM_SHIFT 11 /**< Shift value for USART_SSM */
Anna Bridge 142:4eea097334d6 916 #define _USART_IFS_SSM_MASK 0x800UL /**< Bit mask for USART_SSM */
Anna Bridge 142:4eea097334d6 917 #define _USART_IFS_SSM_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 918 #define USART_IFS_SSM_DEFAULT (_USART_IFS_SSM_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 919 #define USART_IFS_CCF (0x1UL << 12) /**< Set CCF Interrupt Flag */
Anna Bridge 142:4eea097334d6 920 #define _USART_IFS_CCF_SHIFT 12 /**< Shift value for USART_CCF */
Anna Bridge 142:4eea097334d6 921 #define _USART_IFS_CCF_MASK 0x1000UL /**< Bit mask for USART_CCF */
Anna Bridge 142:4eea097334d6 922 #define _USART_IFS_CCF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 923 #define USART_IFS_CCF_DEFAULT (_USART_IFS_CCF_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 924 #define USART_IFS_TXIDLE (0x1UL << 13) /**< Set TXIDLE Interrupt Flag */
Anna Bridge 142:4eea097334d6 925 #define _USART_IFS_TXIDLE_SHIFT 13 /**< Shift value for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 926 #define _USART_IFS_TXIDLE_MASK 0x2000UL /**< Bit mask for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 927 #define _USART_IFS_TXIDLE_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 928 #define USART_IFS_TXIDLE_DEFAULT (_USART_IFS_TXIDLE_DEFAULT << 13) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 929 #define USART_IFS_TCMP0 (0x1UL << 14) /**< Set TCMP0 Interrupt Flag */
Anna Bridge 142:4eea097334d6 930 #define _USART_IFS_TCMP0_SHIFT 14 /**< Shift value for USART_TCMP0 */
Anna Bridge 142:4eea097334d6 931 #define _USART_IFS_TCMP0_MASK 0x4000UL /**< Bit mask for USART_TCMP0 */
Anna Bridge 142:4eea097334d6 932 #define _USART_IFS_TCMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 933 #define USART_IFS_TCMP0_DEFAULT (_USART_IFS_TCMP0_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 934 #define USART_IFS_TCMP1 (0x1UL << 15) /**< Set TCMP1 Interrupt Flag */
Anna Bridge 142:4eea097334d6 935 #define _USART_IFS_TCMP1_SHIFT 15 /**< Shift value for USART_TCMP1 */
Anna Bridge 142:4eea097334d6 936 #define _USART_IFS_TCMP1_MASK 0x8000UL /**< Bit mask for USART_TCMP1 */
Anna Bridge 142:4eea097334d6 937 #define _USART_IFS_TCMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 938 #define USART_IFS_TCMP1_DEFAULT (_USART_IFS_TCMP1_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 939 #define USART_IFS_TCMP2 (0x1UL << 16) /**< Set TCMP2 Interrupt Flag */
Anna Bridge 142:4eea097334d6 940 #define _USART_IFS_TCMP2_SHIFT 16 /**< Shift value for USART_TCMP2 */
Anna Bridge 142:4eea097334d6 941 #define _USART_IFS_TCMP2_MASK 0x10000UL /**< Bit mask for USART_TCMP2 */
Anna Bridge 142:4eea097334d6 942 #define _USART_IFS_TCMP2_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 943 #define USART_IFS_TCMP2_DEFAULT (_USART_IFS_TCMP2_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_IFS */
Anna Bridge 142:4eea097334d6 944
Anna Bridge 142:4eea097334d6 945 /* Bit fields for USART IFC */
Anna Bridge 142:4eea097334d6 946 #define _USART_IFC_RESETVALUE 0x00000000UL /**< Default value for USART_IFC */
Anna Bridge 142:4eea097334d6 947 #define _USART_IFC_MASK 0x0001FFF9UL /**< Mask for USART_IFC */
Anna Bridge 142:4eea097334d6 948 #define USART_IFC_TXC (0x1UL << 0) /**< Clear TXC Interrupt Flag */
Anna Bridge 142:4eea097334d6 949 #define _USART_IFC_TXC_SHIFT 0 /**< Shift value for USART_TXC */
Anna Bridge 142:4eea097334d6 950 #define _USART_IFC_TXC_MASK 0x1UL /**< Bit mask for USART_TXC */
Anna Bridge 142:4eea097334d6 951 #define _USART_IFC_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 952 #define USART_IFC_TXC_DEFAULT (_USART_IFC_TXC_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 953 #define USART_IFC_RXFULL (0x1UL << 3) /**< Clear RXFULL Interrupt Flag */
Anna Bridge 142:4eea097334d6 954 #define _USART_IFC_RXFULL_SHIFT 3 /**< Shift value for USART_RXFULL */
Anna Bridge 142:4eea097334d6 955 #define _USART_IFC_RXFULL_MASK 0x8UL /**< Bit mask for USART_RXFULL */
Anna Bridge 142:4eea097334d6 956 #define _USART_IFC_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 957 #define USART_IFC_RXFULL_DEFAULT (_USART_IFC_RXFULL_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 958 #define USART_IFC_RXOF (0x1UL << 4) /**< Clear RXOF Interrupt Flag */
Anna Bridge 142:4eea097334d6 959 #define _USART_IFC_RXOF_SHIFT 4 /**< Shift value for USART_RXOF */
Anna Bridge 142:4eea097334d6 960 #define _USART_IFC_RXOF_MASK 0x10UL /**< Bit mask for USART_RXOF */
Anna Bridge 142:4eea097334d6 961 #define _USART_IFC_RXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 962 #define USART_IFC_RXOF_DEFAULT (_USART_IFC_RXOF_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 963 #define USART_IFC_RXUF (0x1UL << 5) /**< Clear RXUF Interrupt Flag */
Anna Bridge 142:4eea097334d6 964 #define _USART_IFC_RXUF_SHIFT 5 /**< Shift value for USART_RXUF */
Anna Bridge 142:4eea097334d6 965 #define _USART_IFC_RXUF_MASK 0x20UL /**< Bit mask for USART_RXUF */
Anna Bridge 142:4eea097334d6 966 #define _USART_IFC_RXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 967 #define USART_IFC_RXUF_DEFAULT (_USART_IFC_RXUF_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 968 #define USART_IFC_TXOF (0x1UL << 6) /**< Clear TXOF Interrupt Flag */
Anna Bridge 142:4eea097334d6 969 #define _USART_IFC_TXOF_SHIFT 6 /**< Shift value for USART_TXOF */
Anna Bridge 142:4eea097334d6 970 #define _USART_IFC_TXOF_MASK 0x40UL /**< Bit mask for USART_TXOF */
Anna Bridge 142:4eea097334d6 971 #define _USART_IFC_TXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 972 #define USART_IFC_TXOF_DEFAULT (_USART_IFC_TXOF_DEFAULT << 6) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 973 #define USART_IFC_TXUF (0x1UL << 7) /**< Clear TXUF Interrupt Flag */
Anna Bridge 142:4eea097334d6 974 #define _USART_IFC_TXUF_SHIFT 7 /**< Shift value for USART_TXUF */
Anna Bridge 142:4eea097334d6 975 #define _USART_IFC_TXUF_MASK 0x80UL /**< Bit mask for USART_TXUF */
Anna Bridge 142:4eea097334d6 976 #define _USART_IFC_TXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 977 #define USART_IFC_TXUF_DEFAULT (_USART_IFC_TXUF_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 978 #define USART_IFC_PERR (0x1UL << 8) /**< Clear PERR Interrupt Flag */
Anna Bridge 142:4eea097334d6 979 #define _USART_IFC_PERR_SHIFT 8 /**< Shift value for USART_PERR */
Anna Bridge 142:4eea097334d6 980 #define _USART_IFC_PERR_MASK 0x100UL /**< Bit mask for USART_PERR */
Anna Bridge 142:4eea097334d6 981 #define _USART_IFC_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 982 #define USART_IFC_PERR_DEFAULT (_USART_IFC_PERR_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 983 #define USART_IFC_FERR (0x1UL << 9) /**< Clear FERR Interrupt Flag */
Anna Bridge 142:4eea097334d6 984 #define _USART_IFC_FERR_SHIFT 9 /**< Shift value for USART_FERR */
Anna Bridge 142:4eea097334d6 985 #define _USART_IFC_FERR_MASK 0x200UL /**< Bit mask for USART_FERR */
Anna Bridge 142:4eea097334d6 986 #define _USART_IFC_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 987 #define USART_IFC_FERR_DEFAULT (_USART_IFC_FERR_DEFAULT << 9) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 988 #define USART_IFC_MPAF (0x1UL << 10) /**< Clear MPAF Interrupt Flag */
Anna Bridge 142:4eea097334d6 989 #define _USART_IFC_MPAF_SHIFT 10 /**< Shift value for USART_MPAF */
Anna Bridge 142:4eea097334d6 990 #define _USART_IFC_MPAF_MASK 0x400UL /**< Bit mask for USART_MPAF */
Anna Bridge 142:4eea097334d6 991 #define _USART_IFC_MPAF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 992 #define USART_IFC_MPAF_DEFAULT (_USART_IFC_MPAF_DEFAULT << 10) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 993 #define USART_IFC_SSM (0x1UL << 11) /**< Clear SSM Interrupt Flag */
Anna Bridge 142:4eea097334d6 994 #define _USART_IFC_SSM_SHIFT 11 /**< Shift value for USART_SSM */
Anna Bridge 142:4eea097334d6 995 #define _USART_IFC_SSM_MASK 0x800UL /**< Bit mask for USART_SSM */
Anna Bridge 142:4eea097334d6 996 #define _USART_IFC_SSM_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 997 #define USART_IFC_SSM_DEFAULT (_USART_IFC_SSM_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 998 #define USART_IFC_CCF (0x1UL << 12) /**< Clear CCF Interrupt Flag */
Anna Bridge 142:4eea097334d6 999 #define _USART_IFC_CCF_SHIFT 12 /**< Shift value for USART_CCF */
Anna Bridge 142:4eea097334d6 1000 #define _USART_IFC_CCF_MASK 0x1000UL /**< Bit mask for USART_CCF */
Anna Bridge 142:4eea097334d6 1001 #define _USART_IFC_CCF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1002 #define USART_IFC_CCF_DEFAULT (_USART_IFC_CCF_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1003 #define USART_IFC_TXIDLE (0x1UL << 13) /**< Clear TXIDLE Interrupt Flag */
Anna Bridge 142:4eea097334d6 1004 #define _USART_IFC_TXIDLE_SHIFT 13 /**< Shift value for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 1005 #define _USART_IFC_TXIDLE_MASK 0x2000UL /**< Bit mask for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 1006 #define _USART_IFC_TXIDLE_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1007 #define USART_IFC_TXIDLE_DEFAULT (_USART_IFC_TXIDLE_DEFAULT << 13) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1008 #define USART_IFC_TCMP0 (0x1UL << 14) /**< Clear TCMP0 Interrupt Flag */
Anna Bridge 142:4eea097334d6 1009 #define _USART_IFC_TCMP0_SHIFT 14 /**< Shift value for USART_TCMP0 */
Anna Bridge 142:4eea097334d6 1010 #define _USART_IFC_TCMP0_MASK 0x4000UL /**< Bit mask for USART_TCMP0 */
Anna Bridge 142:4eea097334d6 1011 #define _USART_IFC_TCMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1012 #define USART_IFC_TCMP0_DEFAULT (_USART_IFC_TCMP0_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1013 #define USART_IFC_TCMP1 (0x1UL << 15) /**< Clear TCMP1 Interrupt Flag */
Anna Bridge 142:4eea097334d6 1014 #define _USART_IFC_TCMP1_SHIFT 15 /**< Shift value for USART_TCMP1 */
Anna Bridge 142:4eea097334d6 1015 #define _USART_IFC_TCMP1_MASK 0x8000UL /**< Bit mask for USART_TCMP1 */
Anna Bridge 142:4eea097334d6 1016 #define _USART_IFC_TCMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1017 #define USART_IFC_TCMP1_DEFAULT (_USART_IFC_TCMP1_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1018 #define USART_IFC_TCMP2 (0x1UL << 16) /**< Clear TCMP2 Interrupt Flag */
Anna Bridge 142:4eea097334d6 1019 #define _USART_IFC_TCMP2_SHIFT 16 /**< Shift value for USART_TCMP2 */
Anna Bridge 142:4eea097334d6 1020 #define _USART_IFC_TCMP2_MASK 0x10000UL /**< Bit mask for USART_TCMP2 */
Anna Bridge 142:4eea097334d6 1021 #define _USART_IFC_TCMP2_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1022 #define USART_IFC_TCMP2_DEFAULT (_USART_IFC_TCMP2_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_IFC */
Anna Bridge 142:4eea097334d6 1023
Anna Bridge 142:4eea097334d6 1024 /* Bit fields for USART IEN */
Anna Bridge 142:4eea097334d6 1025 #define _USART_IEN_RESETVALUE 0x00000000UL /**< Default value for USART_IEN */
Anna Bridge 142:4eea097334d6 1026 #define _USART_IEN_MASK 0x0001FFFFUL /**< Mask for USART_IEN */
Anna Bridge 142:4eea097334d6 1027 #define USART_IEN_TXC (0x1UL << 0) /**< TXC Interrupt Enable */
Anna Bridge 142:4eea097334d6 1028 #define _USART_IEN_TXC_SHIFT 0 /**< Shift value for USART_TXC */
Anna Bridge 142:4eea097334d6 1029 #define _USART_IEN_TXC_MASK 0x1UL /**< Bit mask for USART_TXC */
Anna Bridge 142:4eea097334d6 1030 #define _USART_IEN_TXC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1031 #define USART_IEN_TXC_DEFAULT (_USART_IEN_TXC_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1032 #define USART_IEN_TXBL (0x1UL << 1) /**< TXBL Interrupt Enable */
Anna Bridge 142:4eea097334d6 1033 #define _USART_IEN_TXBL_SHIFT 1 /**< Shift value for USART_TXBL */
Anna Bridge 142:4eea097334d6 1034 #define _USART_IEN_TXBL_MASK 0x2UL /**< Bit mask for USART_TXBL */
Anna Bridge 142:4eea097334d6 1035 #define _USART_IEN_TXBL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1036 #define USART_IEN_TXBL_DEFAULT (_USART_IEN_TXBL_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1037 #define USART_IEN_RXDATAV (0x1UL << 2) /**< RXDATAV Interrupt Enable */
Anna Bridge 142:4eea097334d6 1038 #define _USART_IEN_RXDATAV_SHIFT 2 /**< Shift value for USART_RXDATAV */
Anna Bridge 142:4eea097334d6 1039 #define _USART_IEN_RXDATAV_MASK 0x4UL /**< Bit mask for USART_RXDATAV */
Anna Bridge 142:4eea097334d6 1040 #define _USART_IEN_RXDATAV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1041 #define USART_IEN_RXDATAV_DEFAULT (_USART_IEN_RXDATAV_DEFAULT << 2) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1042 #define USART_IEN_RXFULL (0x1UL << 3) /**< RXFULL Interrupt Enable */
Anna Bridge 142:4eea097334d6 1043 #define _USART_IEN_RXFULL_SHIFT 3 /**< Shift value for USART_RXFULL */
Anna Bridge 142:4eea097334d6 1044 #define _USART_IEN_RXFULL_MASK 0x8UL /**< Bit mask for USART_RXFULL */
Anna Bridge 142:4eea097334d6 1045 #define _USART_IEN_RXFULL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1046 #define USART_IEN_RXFULL_DEFAULT (_USART_IEN_RXFULL_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1047 #define USART_IEN_RXOF (0x1UL << 4) /**< RXOF Interrupt Enable */
Anna Bridge 142:4eea097334d6 1048 #define _USART_IEN_RXOF_SHIFT 4 /**< Shift value for USART_RXOF */
Anna Bridge 142:4eea097334d6 1049 #define _USART_IEN_RXOF_MASK 0x10UL /**< Bit mask for USART_RXOF */
Anna Bridge 142:4eea097334d6 1050 #define _USART_IEN_RXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1051 #define USART_IEN_RXOF_DEFAULT (_USART_IEN_RXOF_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1052 #define USART_IEN_RXUF (0x1UL << 5) /**< RXUF Interrupt Enable */
Anna Bridge 142:4eea097334d6 1053 #define _USART_IEN_RXUF_SHIFT 5 /**< Shift value for USART_RXUF */
Anna Bridge 142:4eea097334d6 1054 #define _USART_IEN_RXUF_MASK 0x20UL /**< Bit mask for USART_RXUF */
Anna Bridge 142:4eea097334d6 1055 #define _USART_IEN_RXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1056 #define USART_IEN_RXUF_DEFAULT (_USART_IEN_RXUF_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1057 #define USART_IEN_TXOF (0x1UL << 6) /**< TXOF Interrupt Enable */
Anna Bridge 142:4eea097334d6 1058 #define _USART_IEN_TXOF_SHIFT 6 /**< Shift value for USART_TXOF */
Anna Bridge 142:4eea097334d6 1059 #define _USART_IEN_TXOF_MASK 0x40UL /**< Bit mask for USART_TXOF */
Anna Bridge 142:4eea097334d6 1060 #define _USART_IEN_TXOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1061 #define USART_IEN_TXOF_DEFAULT (_USART_IEN_TXOF_DEFAULT << 6) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1062 #define USART_IEN_TXUF (0x1UL << 7) /**< TXUF Interrupt Enable */
Anna Bridge 142:4eea097334d6 1063 #define _USART_IEN_TXUF_SHIFT 7 /**< Shift value for USART_TXUF */
Anna Bridge 142:4eea097334d6 1064 #define _USART_IEN_TXUF_MASK 0x80UL /**< Bit mask for USART_TXUF */
Anna Bridge 142:4eea097334d6 1065 #define _USART_IEN_TXUF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1066 #define USART_IEN_TXUF_DEFAULT (_USART_IEN_TXUF_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1067 #define USART_IEN_PERR (0x1UL << 8) /**< PERR Interrupt Enable */
Anna Bridge 142:4eea097334d6 1068 #define _USART_IEN_PERR_SHIFT 8 /**< Shift value for USART_PERR */
Anna Bridge 142:4eea097334d6 1069 #define _USART_IEN_PERR_MASK 0x100UL /**< Bit mask for USART_PERR */
Anna Bridge 142:4eea097334d6 1070 #define _USART_IEN_PERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1071 #define USART_IEN_PERR_DEFAULT (_USART_IEN_PERR_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1072 #define USART_IEN_FERR (0x1UL << 9) /**< FERR Interrupt Enable */
Anna Bridge 142:4eea097334d6 1073 #define _USART_IEN_FERR_SHIFT 9 /**< Shift value for USART_FERR */
Anna Bridge 142:4eea097334d6 1074 #define _USART_IEN_FERR_MASK 0x200UL /**< Bit mask for USART_FERR */
Anna Bridge 142:4eea097334d6 1075 #define _USART_IEN_FERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1076 #define USART_IEN_FERR_DEFAULT (_USART_IEN_FERR_DEFAULT << 9) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1077 #define USART_IEN_MPAF (0x1UL << 10) /**< MPAF Interrupt Enable */
Anna Bridge 142:4eea097334d6 1078 #define _USART_IEN_MPAF_SHIFT 10 /**< Shift value for USART_MPAF */
Anna Bridge 142:4eea097334d6 1079 #define _USART_IEN_MPAF_MASK 0x400UL /**< Bit mask for USART_MPAF */
Anna Bridge 142:4eea097334d6 1080 #define _USART_IEN_MPAF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1081 #define USART_IEN_MPAF_DEFAULT (_USART_IEN_MPAF_DEFAULT << 10) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1082 #define USART_IEN_SSM (0x1UL << 11) /**< SSM Interrupt Enable */
Anna Bridge 142:4eea097334d6 1083 #define _USART_IEN_SSM_SHIFT 11 /**< Shift value for USART_SSM */
Anna Bridge 142:4eea097334d6 1084 #define _USART_IEN_SSM_MASK 0x800UL /**< Bit mask for USART_SSM */
Anna Bridge 142:4eea097334d6 1085 #define _USART_IEN_SSM_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1086 #define USART_IEN_SSM_DEFAULT (_USART_IEN_SSM_DEFAULT << 11) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1087 #define USART_IEN_CCF (0x1UL << 12) /**< CCF Interrupt Enable */
Anna Bridge 142:4eea097334d6 1088 #define _USART_IEN_CCF_SHIFT 12 /**< Shift value for USART_CCF */
Anna Bridge 142:4eea097334d6 1089 #define _USART_IEN_CCF_MASK 0x1000UL /**< Bit mask for USART_CCF */
Anna Bridge 142:4eea097334d6 1090 #define _USART_IEN_CCF_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1091 #define USART_IEN_CCF_DEFAULT (_USART_IEN_CCF_DEFAULT << 12) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1092 #define USART_IEN_TXIDLE (0x1UL << 13) /**< TXIDLE Interrupt Enable */
Anna Bridge 142:4eea097334d6 1093 #define _USART_IEN_TXIDLE_SHIFT 13 /**< Shift value for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 1094 #define _USART_IEN_TXIDLE_MASK 0x2000UL /**< Bit mask for USART_TXIDLE */
Anna Bridge 142:4eea097334d6 1095 #define _USART_IEN_TXIDLE_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1096 #define USART_IEN_TXIDLE_DEFAULT (_USART_IEN_TXIDLE_DEFAULT << 13) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1097 #define USART_IEN_TCMP0 (0x1UL << 14) /**< TCMP0 Interrupt Enable */
Anna Bridge 142:4eea097334d6 1098 #define _USART_IEN_TCMP0_SHIFT 14 /**< Shift value for USART_TCMP0 */
Anna Bridge 142:4eea097334d6 1099 #define _USART_IEN_TCMP0_MASK 0x4000UL /**< Bit mask for USART_TCMP0 */
Anna Bridge 142:4eea097334d6 1100 #define _USART_IEN_TCMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1101 #define USART_IEN_TCMP0_DEFAULT (_USART_IEN_TCMP0_DEFAULT << 14) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1102 #define USART_IEN_TCMP1 (0x1UL << 15) /**< TCMP1 Interrupt Enable */
Anna Bridge 142:4eea097334d6 1103 #define _USART_IEN_TCMP1_SHIFT 15 /**< Shift value for USART_TCMP1 */
Anna Bridge 142:4eea097334d6 1104 #define _USART_IEN_TCMP1_MASK 0x8000UL /**< Bit mask for USART_TCMP1 */
Anna Bridge 142:4eea097334d6 1105 #define _USART_IEN_TCMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1106 #define USART_IEN_TCMP1_DEFAULT (_USART_IEN_TCMP1_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1107 #define USART_IEN_TCMP2 (0x1UL << 16) /**< TCMP2 Interrupt Enable */
Anna Bridge 142:4eea097334d6 1108 #define _USART_IEN_TCMP2_SHIFT 16 /**< Shift value for USART_TCMP2 */
Anna Bridge 142:4eea097334d6 1109 #define _USART_IEN_TCMP2_MASK 0x10000UL /**< Bit mask for USART_TCMP2 */
Anna Bridge 142:4eea097334d6 1110 #define _USART_IEN_TCMP2_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1111 #define USART_IEN_TCMP2_DEFAULT (_USART_IEN_TCMP2_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_IEN */
Anna Bridge 142:4eea097334d6 1112
Anna Bridge 142:4eea097334d6 1113 /* Bit fields for USART IRCTRL */
Anna Bridge 142:4eea097334d6 1114 #define _USART_IRCTRL_RESETVALUE 0x00000000UL /**< Default value for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1115 #define _USART_IRCTRL_MASK 0x00000F8FUL /**< Mask for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1116 #define USART_IRCTRL_IREN (0x1UL << 0) /**< Enable IrDA Module */
Anna Bridge 142:4eea097334d6 1117 #define _USART_IRCTRL_IREN_SHIFT 0 /**< Shift value for USART_IREN */
Anna Bridge 142:4eea097334d6 1118 #define _USART_IRCTRL_IREN_MASK 0x1UL /**< Bit mask for USART_IREN */
Anna Bridge 142:4eea097334d6 1119 #define _USART_IRCTRL_IREN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1120 #define USART_IRCTRL_IREN_DEFAULT (_USART_IRCTRL_IREN_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1121 #define _USART_IRCTRL_IRPW_SHIFT 1 /**< Shift value for USART_IRPW */
Anna Bridge 142:4eea097334d6 1122 #define _USART_IRCTRL_IRPW_MASK 0x6UL /**< Bit mask for USART_IRPW */
Anna Bridge 142:4eea097334d6 1123 #define _USART_IRCTRL_IRPW_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1124 #define _USART_IRCTRL_IRPW_ONE 0x00000000UL /**< Mode ONE for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1125 #define _USART_IRCTRL_IRPW_TWO 0x00000001UL /**< Mode TWO for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1126 #define _USART_IRCTRL_IRPW_THREE 0x00000002UL /**< Mode THREE for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1127 #define _USART_IRCTRL_IRPW_FOUR 0x00000003UL /**< Mode FOUR for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1128 #define USART_IRCTRL_IRPW_DEFAULT (_USART_IRCTRL_IRPW_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1129 #define USART_IRCTRL_IRPW_ONE (_USART_IRCTRL_IRPW_ONE << 1) /**< Shifted mode ONE for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1130 #define USART_IRCTRL_IRPW_TWO (_USART_IRCTRL_IRPW_TWO << 1) /**< Shifted mode TWO for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1131 #define USART_IRCTRL_IRPW_THREE (_USART_IRCTRL_IRPW_THREE << 1) /**< Shifted mode THREE for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1132 #define USART_IRCTRL_IRPW_FOUR (_USART_IRCTRL_IRPW_FOUR << 1) /**< Shifted mode FOUR for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1133 #define USART_IRCTRL_IRFILT (0x1UL << 3) /**< IrDA RX Filter */
Anna Bridge 142:4eea097334d6 1134 #define _USART_IRCTRL_IRFILT_SHIFT 3 /**< Shift value for USART_IRFILT */
Anna Bridge 142:4eea097334d6 1135 #define _USART_IRCTRL_IRFILT_MASK 0x8UL /**< Bit mask for USART_IRFILT */
Anna Bridge 142:4eea097334d6 1136 #define _USART_IRCTRL_IRFILT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1137 #define USART_IRCTRL_IRFILT_DEFAULT (_USART_IRCTRL_IRFILT_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1138 #define USART_IRCTRL_IRPRSEN (0x1UL << 7) /**< IrDA PRS Channel Enable */
Anna Bridge 142:4eea097334d6 1139 #define _USART_IRCTRL_IRPRSEN_SHIFT 7 /**< Shift value for USART_IRPRSEN */
Anna Bridge 142:4eea097334d6 1140 #define _USART_IRCTRL_IRPRSEN_MASK 0x80UL /**< Bit mask for USART_IRPRSEN */
Anna Bridge 142:4eea097334d6 1141 #define _USART_IRCTRL_IRPRSEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1142 #define USART_IRCTRL_IRPRSEN_DEFAULT (_USART_IRCTRL_IRPRSEN_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1143 #define _USART_IRCTRL_IRPRSSEL_SHIFT 8 /**< Shift value for USART_IRPRSSEL */
Anna Bridge 142:4eea097334d6 1144 #define _USART_IRCTRL_IRPRSSEL_MASK 0xF00UL /**< Bit mask for USART_IRPRSSEL */
Anna Bridge 142:4eea097334d6 1145 #define _USART_IRCTRL_IRPRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1146 #define _USART_IRCTRL_IRPRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1147 #define _USART_IRCTRL_IRPRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1148 #define _USART_IRCTRL_IRPRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1149 #define _USART_IRCTRL_IRPRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1150 #define _USART_IRCTRL_IRPRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1151 #define _USART_IRCTRL_IRPRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1152 #define _USART_IRCTRL_IRPRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1153 #define _USART_IRCTRL_IRPRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1154 #define _USART_IRCTRL_IRPRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1155 #define _USART_IRCTRL_IRPRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1156 #define _USART_IRCTRL_IRPRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1157 #define _USART_IRCTRL_IRPRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1158 #define USART_IRCTRL_IRPRSSEL_DEFAULT (_USART_IRCTRL_IRPRSSEL_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1159 #define USART_IRCTRL_IRPRSSEL_PRSCH0 (_USART_IRCTRL_IRPRSSEL_PRSCH0 << 8) /**< Shifted mode PRSCH0 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1160 #define USART_IRCTRL_IRPRSSEL_PRSCH1 (_USART_IRCTRL_IRPRSSEL_PRSCH1 << 8) /**< Shifted mode PRSCH1 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1161 #define USART_IRCTRL_IRPRSSEL_PRSCH2 (_USART_IRCTRL_IRPRSSEL_PRSCH2 << 8) /**< Shifted mode PRSCH2 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1162 #define USART_IRCTRL_IRPRSSEL_PRSCH3 (_USART_IRCTRL_IRPRSSEL_PRSCH3 << 8) /**< Shifted mode PRSCH3 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1163 #define USART_IRCTRL_IRPRSSEL_PRSCH4 (_USART_IRCTRL_IRPRSSEL_PRSCH4 << 8) /**< Shifted mode PRSCH4 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1164 #define USART_IRCTRL_IRPRSSEL_PRSCH5 (_USART_IRCTRL_IRPRSSEL_PRSCH5 << 8) /**< Shifted mode PRSCH5 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1165 #define USART_IRCTRL_IRPRSSEL_PRSCH6 (_USART_IRCTRL_IRPRSSEL_PRSCH6 << 8) /**< Shifted mode PRSCH6 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1166 #define USART_IRCTRL_IRPRSSEL_PRSCH7 (_USART_IRCTRL_IRPRSSEL_PRSCH7 << 8) /**< Shifted mode PRSCH7 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1167 #define USART_IRCTRL_IRPRSSEL_PRSCH8 (_USART_IRCTRL_IRPRSSEL_PRSCH8 << 8) /**< Shifted mode PRSCH8 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1168 #define USART_IRCTRL_IRPRSSEL_PRSCH9 (_USART_IRCTRL_IRPRSSEL_PRSCH9 << 8) /**< Shifted mode PRSCH9 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1169 #define USART_IRCTRL_IRPRSSEL_PRSCH10 (_USART_IRCTRL_IRPRSSEL_PRSCH10 << 8) /**< Shifted mode PRSCH10 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1170 #define USART_IRCTRL_IRPRSSEL_PRSCH11 (_USART_IRCTRL_IRPRSSEL_PRSCH11 << 8) /**< Shifted mode PRSCH11 for USART_IRCTRL */
Anna Bridge 142:4eea097334d6 1171
Anna Bridge 142:4eea097334d6 1172 /* Bit fields for USART INPUT */
Anna Bridge 142:4eea097334d6 1173 #define _USART_INPUT_RESETVALUE 0x00000000UL /**< Default value for USART_INPUT */
Anna Bridge 142:4eea097334d6 1174 #define _USART_INPUT_MASK 0x00008F8FUL /**< Mask for USART_INPUT */
Anna Bridge 142:4eea097334d6 1175 #define _USART_INPUT_RXPRSSEL_SHIFT 0 /**< Shift value for USART_RXPRSSEL */
Anna Bridge 142:4eea097334d6 1176 #define _USART_INPUT_RXPRSSEL_MASK 0xFUL /**< Bit mask for USART_RXPRSSEL */
Anna Bridge 142:4eea097334d6 1177 #define _USART_INPUT_RXPRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_INPUT */
Anna Bridge 142:4eea097334d6 1178 #define _USART_INPUT_RXPRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1179 #define _USART_INPUT_RXPRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1180 #define _USART_INPUT_RXPRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1181 #define _USART_INPUT_RXPRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1182 #define _USART_INPUT_RXPRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1183 #define _USART_INPUT_RXPRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1184 #define _USART_INPUT_RXPRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1185 #define _USART_INPUT_RXPRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1186 #define _USART_INPUT_RXPRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1187 #define _USART_INPUT_RXPRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1188 #define _USART_INPUT_RXPRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1189 #define _USART_INPUT_RXPRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1190 #define USART_INPUT_RXPRSSEL_DEFAULT (_USART_INPUT_RXPRSSEL_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_INPUT */
Anna Bridge 142:4eea097334d6 1191 #define USART_INPUT_RXPRSSEL_PRSCH0 (_USART_INPUT_RXPRSSEL_PRSCH0 << 0) /**< Shifted mode PRSCH0 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1192 #define USART_INPUT_RXPRSSEL_PRSCH1 (_USART_INPUT_RXPRSSEL_PRSCH1 << 0) /**< Shifted mode PRSCH1 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1193 #define USART_INPUT_RXPRSSEL_PRSCH2 (_USART_INPUT_RXPRSSEL_PRSCH2 << 0) /**< Shifted mode PRSCH2 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1194 #define USART_INPUT_RXPRSSEL_PRSCH3 (_USART_INPUT_RXPRSSEL_PRSCH3 << 0) /**< Shifted mode PRSCH3 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1195 #define USART_INPUT_RXPRSSEL_PRSCH4 (_USART_INPUT_RXPRSSEL_PRSCH4 << 0) /**< Shifted mode PRSCH4 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1196 #define USART_INPUT_RXPRSSEL_PRSCH5 (_USART_INPUT_RXPRSSEL_PRSCH5 << 0) /**< Shifted mode PRSCH5 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1197 #define USART_INPUT_RXPRSSEL_PRSCH6 (_USART_INPUT_RXPRSSEL_PRSCH6 << 0) /**< Shifted mode PRSCH6 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1198 #define USART_INPUT_RXPRSSEL_PRSCH7 (_USART_INPUT_RXPRSSEL_PRSCH7 << 0) /**< Shifted mode PRSCH7 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1199 #define USART_INPUT_RXPRSSEL_PRSCH8 (_USART_INPUT_RXPRSSEL_PRSCH8 << 0) /**< Shifted mode PRSCH8 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1200 #define USART_INPUT_RXPRSSEL_PRSCH9 (_USART_INPUT_RXPRSSEL_PRSCH9 << 0) /**< Shifted mode PRSCH9 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1201 #define USART_INPUT_RXPRSSEL_PRSCH10 (_USART_INPUT_RXPRSSEL_PRSCH10 << 0) /**< Shifted mode PRSCH10 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1202 #define USART_INPUT_RXPRSSEL_PRSCH11 (_USART_INPUT_RXPRSSEL_PRSCH11 << 0) /**< Shifted mode PRSCH11 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1203 #define USART_INPUT_RXPRS (0x1UL << 7) /**< PRS RX Enable */
Anna Bridge 142:4eea097334d6 1204 #define _USART_INPUT_RXPRS_SHIFT 7 /**< Shift value for USART_RXPRS */
Anna Bridge 142:4eea097334d6 1205 #define _USART_INPUT_RXPRS_MASK 0x80UL /**< Bit mask for USART_RXPRS */
Anna Bridge 142:4eea097334d6 1206 #define _USART_INPUT_RXPRS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_INPUT */
Anna Bridge 142:4eea097334d6 1207 #define USART_INPUT_RXPRS_DEFAULT (_USART_INPUT_RXPRS_DEFAULT << 7) /**< Shifted mode DEFAULT for USART_INPUT */
Anna Bridge 142:4eea097334d6 1208 #define _USART_INPUT_CLKPRSSEL_SHIFT 8 /**< Shift value for USART_CLKPRSSEL */
Anna Bridge 142:4eea097334d6 1209 #define _USART_INPUT_CLKPRSSEL_MASK 0xF00UL /**< Bit mask for USART_CLKPRSSEL */
Anna Bridge 142:4eea097334d6 1210 #define _USART_INPUT_CLKPRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_INPUT */
Anna Bridge 142:4eea097334d6 1211 #define _USART_INPUT_CLKPRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1212 #define _USART_INPUT_CLKPRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1213 #define _USART_INPUT_CLKPRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1214 #define _USART_INPUT_CLKPRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1215 #define _USART_INPUT_CLKPRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1216 #define _USART_INPUT_CLKPRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1217 #define _USART_INPUT_CLKPRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1218 #define _USART_INPUT_CLKPRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1219 #define _USART_INPUT_CLKPRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1220 #define _USART_INPUT_CLKPRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1221 #define _USART_INPUT_CLKPRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1222 #define _USART_INPUT_CLKPRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1223 #define USART_INPUT_CLKPRSSEL_DEFAULT (_USART_INPUT_CLKPRSSEL_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_INPUT */
Anna Bridge 142:4eea097334d6 1224 #define USART_INPUT_CLKPRSSEL_PRSCH0 (_USART_INPUT_CLKPRSSEL_PRSCH0 << 8) /**< Shifted mode PRSCH0 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1225 #define USART_INPUT_CLKPRSSEL_PRSCH1 (_USART_INPUT_CLKPRSSEL_PRSCH1 << 8) /**< Shifted mode PRSCH1 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1226 #define USART_INPUT_CLKPRSSEL_PRSCH2 (_USART_INPUT_CLKPRSSEL_PRSCH2 << 8) /**< Shifted mode PRSCH2 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1227 #define USART_INPUT_CLKPRSSEL_PRSCH3 (_USART_INPUT_CLKPRSSEL_PRSCH3 << 8) /**< Shifted mode PRSCH3 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1228 #define USART_INPUT_CLKPRSSEL_PRSCH4 (_USART_INPUT_CLKPRSSEL_PRSCH4 << 8) /**< Shifted mode PRSCH4 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1229 #define USART_INPUT_CLKPRSSEL_PRSCH5 (_USART_INPUT_CLKPRSSEL_PRSCH5 << 8) /**< Shifted mode PRSCH5 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1230 #define USART_INPUT_CLKPRSSEL_PRSCH6 (_USART_INPUT_CLKPRSSEL_PRSCH6 << 8) /**< Shifted mode PRSCH6 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1231 #define USART_INPUT_CLKPRSSEL_PRSCH7 (_USART_INPUT_CLKPRSSEL_PRSCH7 << 8) /**< Shifted mode PRSCH7 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1232 #define USART_INPUT_CLKPRSSEL_PRSCH8 (_USART_INPUT_CLKPRSSEL_PRSCH8 << 8) /**< Shifted mode PRSCH8 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1233 #define USART_INPUT_CLKPRSSEL_PRSCH9 (_USART_INPUT_CLKPRSSEL_PRSCH9 << 8) /**< Shifted mode PRSCH9 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1234 #define USART_INPUT_CLKPRSSEL_PRSCH10 (_USART_INPUT_CLKPRSSEL_PRSCH10 << 8) /**< Shifted mode PRSCH10 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1235 #define USART_INPUT_CLKPRSSEL_PRSCH11 (_USART_INPUT_CLKPRSSEL_PRSCH11 << 8) /**< Shifted mode PRSCH11 for USART_INPUT */
Anna Bridge 142:4eea097334d6 1236 #define USART_INPUT_CLKPRS (0x1UL << 15) /**< PRS CLK Enable */
Anna Bridge 142:4eea097334d6 1237 #define _USART_INPUT_CLKPRS_SHIFT 15 /**< Shift value for USART_CLKPRS */
Anna Bridge 142:4eea097334d6 1238 #define _USART_INPUT_CLKPRS_MASK 0x8000UL /**< Bit mask for USART_CLKPRS */
Anna Bridge 142:4eea097334d6 1239 #define _USART_INPUT_CLKPRS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_INPUT */
Anna Bridge 142:4eea097334d6 1240 #define USART_INPUT_CLKPRS_DEFAULT (_USART_INPUT_CLKPRS_DEFAULT << 15) /**< Shifted mode DEFAULT for USART_INPUT */
Anna Bridge 142:4eea097334d6 1241
Anna Bridge 142:4eea097334d6 1242 /* Bit fields for USART I2SCTRL */
Anna Bridge 142:4eea097334d6 1243 #define _USART_I2SCTRL_RESETVALUE 0x00000000UL /**< Default value for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1244 #define _USART_I2SCTRL_MASK 0x0000071FUL /**< Mask for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1245 #define USART_I2SCTRL_EN (0x1UL << 0) /**< Enable I2S Mode */
Anna Bridge 142:4eea097334d6 1246 #define _USART_I2SCTRL_EN_SHIFT 0 /**< Shift value for USART_EN */
Anna Bridge 142:4eea097334d6 1247 #define _USART_I2SCTRL_EN_MASK 0x1UL /**< Bit mask for USART_EN */
Anna Bridge 142:4eea097334d6 1248 #define _USART_I2SCTRL_EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1249 #define USART_I2SCTRL_EN_DEFAULT (_USART_I2SCTRL_EN_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1250 #define USART_I2SCTRL_MONO (0x1UL << 1) /**< Stero or Mono */
Anna Bridge 142:4eea097334d6 1251 #define _USART_I2SCTRL_MONO_SHIFT 1 /**< Shift value for USART_MONO */
Anna Bridge 142:4eea097334d6 1252 #define _USART_I2SCTRL_MONO_MASK 0x2UL /**< Bit mask for USART_MONO */
Anna Bridge 142:4eea097334d6 1253 #define _USART_I2SCTRL_MONO_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1254 #define USART_I2SCTRL_MONO_DEFAULT (_USART_I2SCTRL_MONO_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1255 #define USART_I2SCTRL_JUSTIFY (0x1UL << 2) /**< Justification of I2S Data */
Anna Bridge 142:4eea097334d6 1256 #define _USART_I2SCTRL_JUSTIFY_SHIFT 2 /**< Shift value for USART_JUSTIFY */
Anna Bridge 142:4eea097334d6 1257 #define _USART_I2SCTRL_JUSTIFY_MASK 0x4UL /**< Bit mask for USART_JUSTIFY */
Anna Bridge 142:4eea097334d6 1258 #define _USART_I2SCTRL_JUSTIFY_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1259 #define _USART_I2SCTRL_JUSTIFY_LEFT 0x00000000UL /**< Mode LEFT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1260 #define _USART_I2SCTRL_JUSTIFY_RIGHT 0x00000001UL /**< Mode RIGHT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1261 #define USART_I2SCTRL_JUSTIFY_DEFAULT (_USART_I2SCTRL_JUSTIFY_DEFAULT << 2) /**< Shifted mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1262 #define USART_I2SCTRL_JUSTIFY_LEFT (_USART_I2SCTRL_JUSTIFY_LEFT << 2) /**< Shifted mode LEFT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1263 #define USART_I2SCTRL_JUSTIFY_RIGHT (_USART_I2SCTRL_JUSTIFY_RIGHT << 2) /**< Shifted mode RIGHT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1264 #define USART_I2SCTRL_DMASPLIT (0x1UL << 3) /**< Separate DMA Request For Left/Right Data */
Anna Bridge 142:4eea097334d6 1265 #define _USART_I2SCTRL_DMASPLIT_SHIFT 3 /**< Shift value for USART_DMASPLIT */
Anna Bridge 142:4eea097334d6 1266 #define _USART_I2SCTRL_DMASPLIT_MASK 0x8UL /**< Bit mask for USART_DMASPLIT */
Anna Bridge 142:4eea097334d6 1267 #define _USART_I2SCTRL_DMASPLIT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1268 #define USART_I2SCTRL_DMASPLIT_DEFAULT (_USART_I2SCTRL_DMASPLIT_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1269 #define USART_I2SCTRL_DELAY (0x1UL << 4) /**< Delay on I2S data */
Anna Bridge 142:4eea097334d6 1270 #define _USART_I2SCTRL_DELAY_SHIFT 4 /**< Shift value for USART_DELAY */
Anna Bridge 142:4eea097334d6 1271 #define _USART_I2SCTRL_DELAY_MASK 0x10UL /**< Bit mask for USART_DELAY */
Anna Bridge 142:4eea097334d6 1272 #define _USART_I2SCTRL_DELAY_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1273 #define USART_I2SCTRL_DELAY_DEFAULT (_USART_I2SCTRL_DELAY_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1274 #define _USART_I2SCTRL_FORMAT_SHIFT 8 /**< Shift value for USART_FORMAT */
Anna Bridge 142:4eea097334d6 1275 #define _USART_I2SCTRL_FORMAT_MASK 0x700UL /**< Bit mask for USART_FORMAT */
Anna Bridge 142:4eea097334d6 1276 #define _USART_I2SCTRL_FORMAT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1277 #define _USART_I2SCTRL_FORMAT_W32D32 0x00000000UL /**< Mode W32D32 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1278 #define _USART_I2SCTRL_FORMAT_W32D24M 0x00000001UL /**< Mode W32D24M for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1279 #define _USART_I2SCTRL_FORMAT_W32D24 0x00000002UL /**< Mode W32D24 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1280 #define _USART_I2SCTRL_FORMAT_W32D16 0x00000003UL /**< Mode W32D16 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1281 #define _USART_I2SCTRL_FORMAT_W32D8 0x00000004UL /**< Mode W32D8 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1282 #define _USART_I2SCTRL_FORMAT_W16D16 0x00000005UL /**< Mode W16D16 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1283 #define _USART_I2SCTRL_FORMAT_W16D8 0x00000006UL /**< Mode W16D8 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1284 #define _USART_I2SCTRL_FORMAT_W8D8 0x00000007UL /**< Mode W8D8 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1285 #define USART_I2SCTRL_FORMAT_DEFAULT (_USART_I2SCTRL_FORMAT_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1286 #define USART_I2SCTRL_FORMAT_W32D32 (_USART_I2SCTRL_FORMAT_W32D32 << 8) /**< Shifted mode W32D32 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1287 #define USART_I2SCTRL_FORMAT_W32D24M (_USART_I2SCTRL_FORMAT_W32D24M << 8) /**< Shifted mode W32D24M for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1288 #define USART_I2SCTRL_FORMAT_W32D24 (_USART_I2SCTRL_FORMAT_W32D24 << 8) /**< Shifted mode W32D24 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1289 #define USART_I2SCTRL_FORMAT_W32D16 (_USART_I2SCTRL_FORMAT_W32D16 << 8) /**< Shifted mode W32D16 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1290 #define USART_I2SCTRL_FORMAT_W32D8 (_USART_I2SCTRL_FORMAT_W32D8 << 8) /**< Shifted mode W32D8 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1291 #define USART_I2SCTRL_FORMAT_W16D16 (_USART_I2SCTRL_FORMAT_W16D16 << 8) /**< Shifted mode W16D16 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1292 #define USART_I2SCTRL_FORMAT_W16D8 (_USART_I2SCTRL_FORMAT_W16D8 << 8) /**< Shifted mode W16D8 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1293 #define USART_I2SCTRL_FORMAT_W8D8 (_USART_I2SCTRL_FORMAT_W8D8 << 8) /**< Shifted mode W8D8 for USART_I2SCTRL */
Anna Bridge 142:4eea097334d6 1294
Anna Bridge 142:4eea097334d6 1295 /* Bit fields for USART TIMING */
Anna Bridge 142:4eea097334d6 1296 #define _USART_TIMING_RESETVALUE 0x00000000UL /**< Default value for USART_TIMING */
Anna Bridge 142:4eea097334d6 1297 #define _USART_TIMING_MASK 0x77770000UL /**< Mask for USART_TIMING */
Anna Bridge 142:4eea097334d6 1298 #define _USART_TIMING_TXDELAY_SHIFT 16 /**< Shift value for USART_TXDELAY */
Anna Bridge 142:4eea097334d6 1299 #define _USART_TIMING_TXDELAY_MASK 0x70000UL /**< Bit mask for USART_TXDELAY */
Anna Bridge 142:4eea097334d6 1300 #define _USART_TIMING_TXDELAY_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMING */
Anna Bridge 142:4eea097334d6 1301 #define _USART_TIMING_TXDELAY_DISABLE 0x00000000UL /**< Mode DISABLE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1302 #define _USART_TIMING_TXDELAY_ONE 0x00000001UL /**< Mode ONE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1303 #define _USART_TIMING_TXDELAY_TWO 0x00000002UL /**< Mode TWO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1304 #define _USART_TIMING_TXDELAY_THREE 0x00000003UL /**< Mode THREE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1305 #define _USART_TIMING_TXDELAY_SEVEN 0x00000004UL /**< Mode SEVEN for USART_TIMING */
Anna Bridge 142:4eea097334d6 1306 #define _USART_TIMING_TXDELAY_TCMP0 0x00000005UL /**< Mode TCMP0 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1307 #define _USART_TIMING_TXDELAY_TCMP1 0x00000006UL /**< Mode TCMP1 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1308 #define _USART_TIMING_TXDELAY_TCMP2 0x00000007UL /**< Mode TCMP2 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1309 #define USART_TIMING_TXDELAY_DEFAULT (_USART_TIMING_TXDELAY_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_TIMING */
Anna Bridge 142:4eea097334d6 1310 #define USART_TIMING_TXDELAY_DISABLE (_USART_TIMING_TXDELAY_DISABLE << 16) /**< Shifted mode DISABLE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1311 #define USART_TIMING_TXDELAY_ONE (_USART_TIMING_TXDELAY_ONE << 16) /**< Shifted mode ONE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1312 #define USART_TIMING_TXDELAY_TWO (_USART_TIMING_TXDELAY_TWO << 16) /**< Shifted mode TWO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1313 #define USART_TIMING_TXDELAY_THREE (_USART_TIMING_TXDELAY_THREE << 16) /**< Shifted mode THREE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1314 #define USART_TIMING_TXDELAY_SEVEN (_USART_TIMING_TXDELAY_SEVEN << 16) /**< Shifted mode SEVEN for USART_TIMING */
Anna Bridge 142:4eea097334d6 1315 #define USART_TIMING_TXDELAY_TCMP0 (_USART_TIMING_TXDELAY_TCMP0 << 16) /**< Shifted mode TCMP0 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1316 #define USART_TIMING_TXDELAY_TCMP1 (_USART_TIMING_TXDELAY_TCMP1 << 16) /**< Shifted mode TCMP1 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1317 #define USART_TIMING_TXDELAY_TCMP2 (_USART_TIMING_TXDELAY_TCMP2 << 16) /**< Shifted mode TCMP2 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1318 #define _USART_TIMING_CSSETUP_SHIFT 20 /**< Shift value for USART_CSSETUP */
Anna Bridge 142:4eea097334d6 1319 #define _USART_TIMING_CSSETUP_MASK 0x700000UL /**< Bit mask for USART_CSSETUP */
Anna Bridge 142:4eea097334d6 1320 #define _USART_TIMING_CSSETUP_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMING */
Anna Bridge 142:4eea097334d6 1321 #define _USART_TIMING_CSSETUP_ZERO 0x00000000UL /**< Mode ZERO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1322 #define _USART_TIMING_CSSETUP_ONE 0x00000001UL /**< Mode ONE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1323 #define _USART_TIMING_CSSETUP_TWO 0x00000002UL /**< Mode TWO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1324 #define _USART_TIMING_CSSETUP_THREE 0x00000003UL /**< Mode THREE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1325 #define _USART_TIMING_CSSETUP_SEVEN 0x00000004UL /**< Mode SEVEN for USART_TIMING */
Anna Bridge 142:4eea097334d6 1326 #define _USART_TIMING_CSSETUP_TCMP0 0x00000005UL /**< Mode TCMP0 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1327 #define _USART_TIMING_CSSETUP_TCMP1 0x00000006UL /**< Mode TCMP1 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1328 #define _USART_TIMING_CSSETUP_TCMP2 0x00000007UL /**< Mode TCMP2 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1329 #define USART_TIMING_CSSETUP_DEFAULT (_USART_TIMING_CSSETUP_DEFAULT << 20) /**< Shifted mode DEFAULT for USART_TIMING */
Anna Bridge 142:4eea097334d6 1330 #define USART_TIMING_CSSETUP_ZERO (_USART_TIMING_CSSETUP_ZERO << 20) /**< Shifted mode ZERO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1331 #define USART_TIMING_CSSETUP_ONE (_USART_TIMING_CSSETUP_ONE << 20) /**< Shifted mode ONE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1332 #define USART_TIMING_CSSETUP_TWO (_USART_TIMING_CSSETUP_TWO << 20) /**< Shifted mode TWO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1333 #define USART_TIMING_CSSETUP_THREE (_USART_TIMING_CSSETUP_THREE << 20) /**< Shifted mode THREE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1334 #define USART_TIMING_CSSETUP_SEVEN (_USART_TIMING_CSSETUP_SEVEN << 20) /**< Shifted mode SEVEN for USART_TIMING */
Anna Bridge 142:4eea097334d6 1335 #define USART_TIMING_CSSETUP_TCMP0 (_USART_TIMING_CSSETUP_TCMP0 << 20) /**< Shifted mode TCMP0 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1336 #define USART_TIMING_CSSETUP_TCMP1 (_USART_TIMING_CSSETUP_TCMP1 << 20) /**< Shifted mode TCMP1 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1337 #define USART_TIMING_CSSETUP_TCMP2 (_USART_TIMING_CSSETUP_TCMP2 << 20) /**< Shifted mode TCMP2 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1338 #define _USART_TIMING_ICS_SHIFT 24 /**< Shift value for USART_ICS */
Anna Bridge 142:4eea097334d6 1339 #define _USART_TIMING_ICS_MASK 0x7000000UL /**< Bit mask for USART_ICS */
Anna Bridge 142:4eea097334d6 1340 #define _USART_TIMING_ICS_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMING */
Anna Bridge 142:4eea097334d6 1341 #define _USART_TIMING_ICS_ZERO 0x00000000UL /**< Mode ZERO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1342 #define _USART_TIMING_ICS_ONE 0x00000001UL /**< Mode ONE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1343 #define _USART_TIMING_ICS_TWO 0x00000002UL /**< Mode TWO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1344 #define _USART_TIMING_ICS_THREE 0x00000003UL /**< Mode THREE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1345 #define _USART_TIMING_ICS_SEVEN 0x00000004UL /**< Mode SEVEN for USART_TIMING */
Anna Bridge 142:4eea097334d6 1346 #define _USART_TIMING_ICS_TCMP0 0x00000005UL /**< Mode TCMP0 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1347 #define _USART_TIMING_ICS_TCMP1 0x00000006UL /**< Mode TCMP1 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1348 #define _USART_TIMING_ICS_TCMP2 0x00000007UL /**< Mode TCMP2 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1349 #define USART_TIMING_ICS_DEFAULT (_USART_TIMING_ICS_DEFAULT << 24) /**< Shifted mode DEFAULT for USART_TIMING */
Anna Bridge 142:4eea097334d6 1350 #define USART_TIMING_ICS_ZERO (_USART_TIMING_ICS_ZERO << 24) /**< Shifted mode ZERO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1351 #define USART_TIMING_ICS_ONE (_USART_TIMING_ICS_ONE << 24) /**< Shifted mode ONE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1352 #define USART_TIMING_ICS_TWO (_USART_TIMING_ICS_TWO << 24) /**< Shifted mode TWO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1353 #define USART_TIMING_ICS_THREE (_USART_TIMING_ICS_THREE << 24) /**< Shifted mode THREE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1354 #define USART_TIMING_ICS_SEVEN (_USART_TIMING_ICS_SEVEN << 24) /**< Shifted mode SEVEN for USART_TIMING */
Anna Bridge 142:4eea097334d6 1355 #define USART_TIMING_ICS_TCMP0 (_USART_TIMING_ICS_TCMP0 << 24) /**< Shifted mode TCMP0 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1356 #define USART_TIMING_ICS_TCMP1 (_USART_TIMING_ICS_TCMP1 << 24) /**< Shifted mode TCMP1 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1357 #define USART_TIMING_ICS_TCMP2 (_USART_TIMING_ICS_TCMP2 << 24) /**< Shifted mode TCMP2 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1358 #define _USART_TIMING_CSHOLD_SHIFT 28 /**< Shift value for USART_CSHOLD */
Anna Bridge 142:4eea097334d6 1359 #define _USART_TIMING_CSHOLD_MASK 0x70000000UL /**< Bit mask for USART_CSHOLD */
Anna Bridge 142:4eea097334d6 1360 #define _USART_TIMING_CSHOLD_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMING */
Anna Bridge 142:4eea097334d6 1361 #define _USART_TIMING_CSHOLD_ZERO 0x00000000UL /**< Mode ZERO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1362 #define _USART_TIMING_CSHOLD_ONE 0x00000001UL /**< Mode ONE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1363 #define _USART_TIMING_CSHOLD_TWO 0x00000002UL /**< Mode TWO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1364 #define _USART_TIMING_CSHOLD_THREE 0x00000003UL /**< Mode THREE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1365 #define _USART_TIMING_CSHOLD_SEVEN 0x00000004UL /**< Mode SEVEN for USART_TIMING */
Anna Bridge 142:4eea097334d6 1366 #define _USART_TIMING_CSHOLD_TCMP0 0x00000005UL /**< Mode TCMP0 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1367 #define _USART_TIMING_CSHOLD_TCMP1 0x00000006UL /**< Mode TCMP1 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1368 #define _USART_TIMING_CSHOLD_TCMP2 0x00000007UL /**< Mode TCMP2 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1369 #define USART_TIMING_CSHOLD_DEFAULT (_USART_TIMING_CSHOLD_DEFAULT << 28) /**< Shifted mode DEFAULT for USART_TIMING */
Anna Bridge 142:4eea097334d6 1370 #define USART_TIMING_CSHOLD_ZERO (_USART_TIMING_CSHOLD_ZERO << 28) /**< Shifted mode ZERO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1371 #define USART_TIMING_CSHOLD_ONE (_USART_TIMING_CSHOLD_ONE << 28) /**< Shifted mode ONE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1372 #define USART_TIMING_CSHOLD_TWO (_USART_TIMING_CSHOLD_TWO << 28) /**< Shifted mode TWO for USART_TIMING */
Anna Bridge 142:4eea097334d6 1373 #define USART_TIMING_CSHOLD_THREE (_USART_TIMING_CSHOLD_THREE << 28) /**< Shifted mode THREE for USART_TIMING */
Anna Bridge 142:4eea097334d6 1374 #define USART_TIMING_CSHOLD_SEVEN (_USART_TIMING_CSHOLD_SEVEN << 28) /**< Shifted mode SEVEN for USART_TIMING */
Anna Bridge 142:4eea097334d6 1375 #define USART_TIMING_CSHOLD_TCMP0 (_USART_TIMING_CSHOLD_TCMP0 << 28) /**< Shifted mode TCMP0 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1376 #define USART_TIMING_CSHOLD_TCMP1 (_USART_TIMING_CSHOLD_TCMP1 << 28) /**< Shifted mode TCMP1 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1377 #define USART_TIMING_CSHOLD_TCMP2 (_USART_TIMING_CSHOLD_TCMP2 << 28) /**< Shifted mode TCMP2 for USART_TIMING */
Anna Bridge 142:4eea097334d6 1378
Anna Bridge 142:4eea097334d6 1379 /* Bit fields for USART CTRLX */
Anna Bridge 142:4eea097334d6 1380 #define _USART_CTRLX_RESETVALUE 0x00000000UL /**< Default value for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1381 #define _USART_CTRLX_MASK 0x0000000FUL /**< Mask for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1382 #define USART_CTRLX_DBGHALT (0x1UL << 0) /**< Debug halt */
Anna Bridge 142:4eea097334d6 1383 #define _USART_CTRLX_DBGHALT_SHIFT 0 /**< Shift value for USART_DBGHALT */
Anna Bridge 142:4eea097334d6 1384 #define _USART_CTRLX_DBGHALT_MASK 0x1UL /**< Bit mask for USART_DBGHALT */
Anna Bridge 142:4eea097334d6 1385 #define _USART_CTRLX_DBGHALT_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1386 #define USART_CTRLX_DBGHALT_DEFAULT (_USART_CTRLX_DBGHALT_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1387 #define USART_CTRLX_CTSINV (0x1UL << 1) /**< CTS Pin Inversion */
Anna Bridge 142:4eea097334d6 1388 #define _USART_CTRLX_CTSINV_SHIFT 1 /**< Shift value for USART_CTSINV */
Anna Bridge 142:4eea097334d6 1389 #define _USART_CTRLX_CTSINV_MASK 0x2UL /**< Bit mask for USART_CTSINV */
Anna Bridge 142:4eea097334d6 1390 #define _USART_CTRLX_CTSINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1391 #define USART_CTRLX_CTSINV_DEFAULT (_USART_CTRLX_CTSINV_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1392 #define USART_CTRLX_CTSEN (0x1UL << 2) /**< CTS Function enabled */
Anna Bridge 142:4eea097334d6 1393 #define _USART_CTRLX_CTSEN_SHIFT 2 /**< Shift value for USART_CTSEN */
Anna Bridge 142:4eea097334d6 1394 #define _USART_CTRLX_CTSEN_MASK 0x4UL /**< Bit mask for USART_CTSEN */
Anna Bridge 142:4eea097334d6 1395 #define _USART_CTRLX_CTSEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1396 #define USART_CTRLX_CTSEN_DEFAULT (_USART_CTRLX_CTSEN_DEFAULT << 2) /**< Shifted mode DEFAULT for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1397 #define USART_CTRLX_RTSINV (0x1UL << 3) /**< RTS Pin Inversion */
Anna Bridge 142:4eea097334d6 1398 #define _USART_CTRLX_RTSINV_SHIFT 3 /**< Shift value for USART_RTSINV */
Anna Bridge 142:4eea097334d6 1399 #define _USART_CTRLX_RTSINV_MASK 0x8UL /**< Bit mask for USART_RTSINV */
Anna Bridge 142:4eea097334d6 1400 #define _USART_CTRLX_RTSINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1401 #define USART_CTRLX_RTSINV_DEFAULT (_USART_CTRLX_RTSINV_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_CTRLX */
Anna Bridge 142:4eea097334d6 1402
Anna Bridge 142:4eea097334d6 1403 /* Bit fields for USART TIMECMP0 */
Anna Bridge 142:4eea097334d6 1404 #define _USART_TIMECMP0_RESETVALUE 0x00000000UL /**< Default value for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1405 #define _USART_TIMECMP0_MASK 0x017700FFUL /**< Mask for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1406 #define _USART_TIMECMP0_TCMPVAL_SHIFT 0 /**< Shift value for USART_TCMPVAL */
Anna Bridge 142:4eea097334d6 1407 #define _USART_TIMECMP0_TCMPVAL_MASK 0xFFUL /**< Bit mask for USART_TCMPVAL */
Anna Bridge 142:4eea097334d6 1408 #define _USART_TIMECMP0_TCMPVAL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1409 #define USART_TIMECMP0_TCMPVAL_DEFAULT (_USART_TIMECMP0_TCMPVAL_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1410 #define _USART_TIMECMP0_TSTART_SHIFT 16 /**< Shift value for USART_TSTART */
Anna Bridge 142:4eea097334d6 1411 #define _USART_TIMECMP0_TSTART_MASK 0x70000UL /**< Bit mask for USART_TSTART */
Anna Bridge 142:4eea097334d6 1412 #define _USART_TIMECMP0_TSTART_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1413 #define _USART_TIMECMP0_TSTART_DISABLE 0x00000000UL /**< Mode DISABLE for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1414 #define _USART_TIMECMP0_TSTART_TXEOF 0x00000001UL /**< Mode TXEOF for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1415 #define _USART_TIMECMP0_TSTART_TXC 0x00000002UL /**< Mode TXC for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1416 #define _USART_TIMECMP0_TSTART_RXACT 0x00000003UL /**< Mode RXACT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1417 #define _USART_TIMECMP0_TSTART_RXEOF 0x00000004UL /**< Mode RXEOF for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1418 #define USART_TIMECMP0_TSTART_DEFAULT (_USART_TIMECMP0_TSTART_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1419 #define USART_TIMECMP0_TSTART_DISABLE (_USART_TIMECMP0_TSTART_DISABLE << 16) /**< Shifted mode DISABLE for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1420 #define USART_TIMECMP0_TSTART_TXEOF (_USART_TIMECMP0_TSTART_TXEOF << 16) /**< Shifted mode TXEOF for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1421 #define USART_TIMECMP0_TSTART_TXC (_USART_TIMECMP0_TSTART_TXC << 16) /**< Shifted mode TXC for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1422 #define USART_TIMECMP0_TSTART_RXACT (_USART_TIMECMP0_TSTART_RXACT << 16) /**< Shifted mode RXACT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1423 #define USART_TIMECMP0_TSTART_RXEOF (_USART_TIMECMP0_TSTART_RXEOF << 16) /**< Shifted mode RXEOF for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1424 #define _USART_TIMECMP0_TSTOP_SHIFT 20 /**< Shift value for USART_TSTOP */
Anna Bridge 142:4eea097334d6 1425 #define _USART_TIMECMP0_TSTOP_MASK 0x700000UL /**< Bit mask for USART_TSTOP */
Anna Bridge 142:4eea097334d6 1426 #define _USART_TIMECMP0_TSTOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1427 #define _USART_TIMECMP0_TSTOP_TCMP0 0x00000000UL /**< Mode TCMP0 for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1428 #define _USART_TIMECMP0_TSTOP_TXST 0x00000001UL /**< Mode TXST for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1429 #define _USART_TIMECMP0_TSTOP_RXACT 0x00000002UL /**< Mode RXACT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1430 #define _USART_TIMECMP0_TSTOP_RXACTN 0x00000003UL /**< Mode RXACTN for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1431 #define USART_TIMECMP0_TSTOP_DEFAULT (_USART_TIMECMP0_TSTOP_DEFAULT << 20) /**< Shifted mode DEFAULT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1432 #define USART_TIMECMP0_TSTOP_TCMP0 (_USART_TIMECMP0_TSTOP_TCMP0 << 20) /**< Shifted mode TCMP0 for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1433 #define USART_TIMECMP0_TSTOP_TXST (_USART_TIMECMP0_TSTOP_TXST << 20) /**< Shifted mode TXST for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1434 #define USART_TIMECMP0_TSTOP_RXACT (_USART_TIMECMP0_TSTOP_RXACT << 20) /**< Shifted mode RXACT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1435 #define USART_TIMECMP0_TSTOP_RXACTN (_USART_TIMECMP0_TSTOP_RXACTN << 20) /**< Shifted mode RXACTN for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1436 #define USART_TIMECMP0_RESTARTEN (0x1UL << 24) /**< Restart Timer on TCMP0 */
Anna Bridge 142:4eea097334d6 1437 #define _USART_TIMECMP0_RESTARTEN_SHIFT 24 /**< Shift value for USART_RESTARTEN */
Anna Bridge 142:4eea097334d6 1438 #define _USART_TIMECMP0_RESTARTEN_MASK 0x1000000UL /**< Bit mask for USART_RESTARTEN */
Anna Bridge 142:4eea097334d6 1439 #define _USART_TIMECMP0_RESTARTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1440 #define USART_TIMECMP0_RESTARTEN_DEFAULT (_USART_TIMECMP0_RESTARTEN_DEFAULT << 24) /**< Shifted mode DEFAULT for USART_TIMECMP0 */
Anna Bridge 142:4eea097334d6 1441
Anna Bridge 142:4eea097334d6 1442 /* Bit fields for USART TIMECMP1 */
Anna Bridge 142:4eea097334d6 1443 #define _USART_TIMECMP1_RESETVALUE 0x00000000UL /**< Default value for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1444 #define _USART_TIMECMP1_MASK 0x017700FFUL /**< Mask for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1445 #define _USART_TIMECMP1_TCMPVAL_SHIFT 0 /**< Shift value for USART_TCMPVAL */
Anna Bridge 142:4eea097334d6 1446 #define _USART_TIMECMP1_TCMPVAL_MASK 0xFFUL /**< Bit mask for USART_TCMPVAL */
Anna Bridge 142:4eea097334d6 1447 #define _USART_TIMECMP1_TCMPVAL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1448 #define USART_TIMECMP1_TCMPVAL_DEFAULT (_USART_TIMECMP1_TCMPVAL_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1449 #define _USART_TIMECMP1_TSTART_SHIFT 16 /**< Shift value for USART_TSTART */
Anna Bridge 142:4eea097334d6 1450 #define _USART_TIMECMP1_TSTART_MASK 0x70000UL /**< Bit mask for USART_TSTART */
Anna Bridge 142:4eea097334d6 1451 #define _USART_TIMECMP1_TSTART_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1452 #define _USART_TIMECMP1_TSTART_DISABLE 0x00000000UL /**< Mode DISABLE for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1453 #define _USART_TIMECMP1_TSTART_TXEOF 0x00000001UL /**< Mode TXEOF for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1454 #define _USART_TIMECMP1_TSTART_TXC 0x00000002UL /**< Mode TXC for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1455 #define _USART_TIMECMP1_TSTART_RXACT 0x00000003UL /**< Mode RXACT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1456 #define _USART_TIMECMP1_TSTART_RXEOF 0x00000004UL /**< Mode RXEOF for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1457 #define USART_TIMECMP1_TSTART_DEFAULT (_USART_TIMECMP1_TSTART_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1458 #define USART_TIMECMP1_TSTART_DISABLE (_USART_TIMECMP1_TSTART_DISABLE << 16) /**< Shifted mode DISABLE for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1459 #define USART_TIMECMP1_TSTART_TXEOF (_USART_TIMECMP1_TSTART_TXEOF << 16) /**< Shifted mode TXEOF for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1460 #define USART_TIMECMP1_TSTART_TXC (_USART_TIMECMP1_TSTART_TXC << 16) /**< Shifted mode TXC for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1461 #define USART_TIMECMP1_TSTART_RXACT (_USART_TIMECMP1_TSTART_RXACT << 16) /**< Shifted mode RXACT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1462 #define USART_TIMECMP1_TSTART_RXEOF (_USART_TIMECMP1_TSTART_RXEOF << 16) /**< Shifted mode RXEOF for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1463 #define _USART_TIMECMP1_TSTOP_SHIFT 20 /**< Shift value for USART_TSTOP */
Anna Bridge 142:4eea097334d6 1464 #define _USART_TIMECMP1_TSTOP_MASK 0x700000UL /**< Bit mask for USART_TSTOP */
Anna Bridge 142:4eea097334d6 1465 #define _USART_TIMECMP1_TSTOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1466 #define _USART_TIMECMP1_TSTOP_TCMP1 0x00000000UL /**< Mode TCMP1 for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1467 #define _USART_TIMECMP1_TSTOP_TXST 0x00000001UL /**< Mode TXST for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1468 #define _USART_TIMECMP1_TSTOP_RXACT 0x00000002UL /**< Mode RXACT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1469 #define _USART_TIMECMP1_TSTOP_RXACTN 0x00000003UL /**< Mode RXACTN for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1470 #define USART_TIMECMP1_TSTOP_DEFAULT (_USART_TIMECMP1_TSTOP_DEFAULT << 20) /**< Shifted mode DEFAULT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1471 #define USART_TIMECMP1_TSTOP_TCMP1 (_USART_TIMECMP1_TSTOP_TCMP1 << 20) /**< Shifted mode TCMP1 for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1472 #define USART_TIMECMP1_TSTOP_TXST (_USART_TIMECMP1_TSTOP_TXST << 20) /**< Shifted mode TXST for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1473 #define USART_TIMECMP1_TSTOP_RXACT (_USART_TIMECMP1_TSTOP_RXACT << 20) /**< Shifted mode RXACT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1474 #define USART_TIMECMP1_TSTOP_RXACTN (_USART_TIMECMP1_TSTOP_RXACTN << 20) /**< Shifted mode RXACTN for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1475 #define USART_TIMECMP1_RESTARTEN (0x1UL << 24) /**< Restart Timer on TCMP1 */
Anna Bridge 142:4eea097334d6 1476 #define _USART_TIMECMP1_RESTARTEN_SHIFT 24 /**< Shift value for USART_RESTARTEN */
Anna Bridge 142:4eea097334d6 1477 #define _USART_TIMECMP1_RESTARTEN_MASK 0x1000000UL /**< Bit mask for USART_RESTARTEN */
Anna Bridge 142:4eea097334d6 1478 #define _USART_TIMECMP1_RESTARTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1479 #define USART_TIMECMP1_RESTARTEN_DEFAULT (_USART_TIMECMP1_RESTARTEN_DEFAULT << 24) /**< Shifted mode DEFAULT for USART_TIMECMP1 */
Anna Bridge 142:4eea097334d6 1480
Anna Bridge 142:4eea097334d6 1481 /* Bit fields for USART TIMECMP2 */
Anna Bridge 142:4eea097334d6 1482 #define _USART_TIMECMP2_RESETVALUE 0x00000000UL /**< Default value for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1483 #define _USART_TIMECMP2_MASK 0x017700FFUL /**< Mask for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1484 #define _USART_TIMECMP2_TCMPVAL_SHIFT 0 /**< Shift value for USART_TCMPVAL */
Anna Bridge 142:4eea097334d6 1485 #define _USART_TIMECMP2_TCMPVAL_MASK 0xFFUL /**< Bit mask for USART_TCMPVAL */
Anna Bridge 142:4eea097334d6 1486 #define _USART_TIMECMP2_TCMPVAL_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1487 #define USART_TIMECMP2_TCMPVAL_DEFAULT (_USART_TIMECMP2_TCMPVAL_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1488 #define _USART_TIMECMP2_TSTART_SHIFT 16 /**< Shift value for USART_TSTART */
Anna Bridge 142:4eea097334d6 1489 #define _USART_TIMECMP2_TSTART_MASK 0x70000UL /**< Bit mask for USART_TSTART */
Anna Bridge 142:4eea097334d6 1490 #define _USART_TIMECMP2_TSTART_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1491 #define _USART_TIMECMP2_TSTART_DISABLE 0x00000000UL /**< Mode DISABLE for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1492 #define _USART_TIMECMP2_TSTART_TXEOF 0x00000001UL /**< Mode TXEOF for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1493 #define _USART_TIMECMP2_TSTART_TXC 0x00000002UL /**< Mode TXC for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1494 #define _USART_TIMECMP2_TSTART_RXACT 0x00000003UL /**< Mode RXACT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1495 #define _USART_TIMECMP2_TSTART_RXEOF 0x00000004UL /**< Mode RXEOF for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1496 #define USART_TIMECMP2_TSTART_DEFAULT (_USART_TIMECMP2_TSTART_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1497 #define USART_TIMECMP2_TSTART_DISABLE (_USART_TIMECMP2_TSTART_DISABLE << 16) /**< Shifted mode DISABLE for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1498 #define USART_TIMECMP2_TSTART_TXEOF (_USART_TIMECMP2_TSTART_TXEOF << 16) /**< Shifted mode TXEOF for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1499 #define USART_TIMECMP2_TSTART_TXC (_USART_TIMECMP2_TSTART_TXC << 16) /**< Shifted mode TXC for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1500 #define USART_TIMECMP2_TSTART_RXACT (_USART_TIMECMP2_TSTART_RXACT << 16) /**< Shifted mode RXACT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1501 #define USART_TIMECMP2_TSTART_RXEOF (_USART_TIMECMP2_TSTART_RXEOF << 16) /**< Shifted mode RXEOF for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1502 #define _USART_TIMECMP2_TSTOP_SHIFT 20 /**< Shift value for USART_TSTOP */
Anna Bridge 142:4eea097334d6 1503 #define _USART_TIMECMP2_TSTOP_MASK 0x700000UL /**< Bit mask for USART_TSTOP */
Anna Bridge 142:4eea097334d6 1504 #define _USART_TIMECMP2_TSTOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1505 #define _USART_TIMECMP2_TSTOP_TCMP2 0x00000000UL /**< Mode TCMP2 for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1506 #define _USART_TIMECMP2_TSTOP_TXST 0x00000001UL /**< Mode TXST for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1507 #define _USART_TIMECMP2_TSTOP_RXACT 0x00000002UL /**< Mode RXACT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1508 #define _USART_TIMECMP2_TSTOP_RXACTN 0x00000003UL /**< Mode RXACTN for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1509 #define USART_TIMECMP2_TSTOP_DEFAULT (_USART_TIMECMP2_TSTOP_DEFAULT << 20) /**< Shifted mode DEFAULT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1510 #define USART_TIMECMP2_TSTOP_TCMP2 (_USART_TIMECMP2_TSTOP_TCMP2 << 20) /**< Shifted mode TCMP2 for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1511 #define USART_TIMECMP2_TSTOP_TXST (_USART_TIMECMP2_TSTOP_TXST << 20) /**< Shifted mode TXST for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1512 #define USART_TIMECMP2_TSTOP_RXACT (_USART_TIMECMP2_TSTOP_RXACT << 20) /**< Shifted mode RXACT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1513 #define USART_TIMECMP2_TSTOP_RXACTN (_USART_TIMECMP2_TSTOP_RXACTN << 20) /**< Shifted mode RXACTN for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1514 #define USART_TIMECMP2_RESTARTEN (0x1UL << 24) /**< Restart Timer on TCMP2 */
Anna Bridge 142:4eea097334d6 1515 #define _USART_TIMECMP2_RESTARTEN_SHIFT 24 /**< Shift value for USART_RESTARTEN */
Anna Bridge 142:4eea097334d6 1516 #define _USART_TIMECMP2_RESTARTEN_MASK 0x1000000UL /**< Bit mask for USART_RESTARTEN */
Anna Bridge 142:4eea097334d6 1517 #define _USART_TIMECMP2_RESTARTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1518 #define USART_TIMECMP2_RESTARTEN_DEFAULT (_USART_TIMECMP2_RESTARTEN_DEFAULT << 24) /**< Shifted mode DEFAULT for USART_TIMECMP2 */
Anna Bridge 142:4eea097334d6 1519
Anna Bridge 142:4eea097334d6 1520 /* Bit fields for USART ROUTEPEN */
Anna Bridge 142:4eea097334d6 1521 #define _USART_ROUTEPEN_RESETVALUE 0x00000000UL /**< Default value for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1522 #define _USART_ROUTEPEN_MASK 0x0000003FUL /**< Mask for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1523 #define USART_ROUTEPEN_RXPEN (0x1UL << 0) /**< RX Pin Enable */
Anna Bridge 142:4eea097334d6 1524 #define _USART_ROUTEPEN_RXPEN_SHIFT 0 /**< Shift value for USART_RXPEN */
Anna Bridge 142:4eea097334d6 1525 #define _USART_ROUTEPEN_RXPEN_MASK 0x1UL /**< Bit mask for USART_RXPEN */
Anna Bridge 142:4eea097334d6 1526 #define _USART_ROUTEPEN_RXPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1527 #define USART_ROUTEPEN_RXPEN_DEFAULT (_USART_ROUTEPEN_RXPEN_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1528 #define USART_ROUTEPEN_TXPEN (0x1UL << 1) /**< TX Pin Enable */
Anna Bridge 142:4eea097334d6 1529 #define _USART_ROUTEPEN_TXPEN_SHIFT 1 /**< Shift value for USART_TXPEN */
Anna Bridge 142:4eea097334d6 1530 #define _USART_ROUTEPEN_TXPEN_MASK 0x2UL /**< Bit mask for USART_TXPEN */
Anna Bridge 142:4eea097334d6 1531 #define _USART_ROUTEPEN_TXPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1532 #define USART_ROUTEPEN_TXPEN_DEFAULT (_USART_ROUTEPEN_TXPEN_DEFAULT << 1) /**< Shifted mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1533 #define USART_ROUTEPEN_CSPEN (0x1UL << 2) /**< CS Pin Enable */
Anna Bridge 142:4eea097334d6 1534 #define _USART_ROUTEPEN_CSPEN_SHIFT 2 /**< Shift value for USART_CSPEN */
Anna Bridge 142:4eea097334d6 1535 #define _USART_ROUTEPEN_CSPEN_MASK 0x4UL /**< Bit mask for USART_CSPEN */
Anna Bridge 142:4eea097334d6 1536 #define _USART_ROUTEPEN_CSPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1537 #define USART_ROUTEPEN_CSPEN_DEFAULT (_USART_ROUTEPEN_CSPEN_DEFAULT << 2) /**< Shifted mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1538 #define USART_ROUTEPEN_CLKPEN (0x1UL << 3) /**< CLK Pin Enable */
Anna Bridge 142:4eea097334d6 1539 #define _USART_ROUTEPEN_CLKPEN_SHIFT 3 /**< Shift value for USART_CLKPEN */
Anna Bridge 142:4eea097334d6 1540 #define _USART_ROUTEPEN_CLKPEN_MASK 0x8UL /**< Bit mask for USART_CLKPEN */
Anna Bridge 142:4eea097334d6 1541 #define _USART_ROUTEPEN_CLKPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1542 #define USART_ROUTEPEN_CLKPEN_DEFAULT (_USART_ROUTEPEN_CLKPEN_DEFAULT << 3) /**< Shifted mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1543 #define USART_ROUTEPEN_CTSPEN (0x1UL << 4) /**< CTS Pin Enable */
Anna Bridge 142:4eea097334d6 1544 #define _USART_ROUTEPEN_CTSPEN_SHIFT 4 /**< Shift value for USART_CTSPEN */
Anna Bridge 142:4eea097334d6 1545 #define _USART_ROUTEPEN_CTSPEN_MASK 0x10UL /**< Bit mask for USART_CTSPEN */
Anna Bridge 142:4eea097334d6 1546 #define _USART_ROUTEPEN_CTSPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1547 #define USART_ROUTEPEN_CTSPEN_DEFAULT (_USART_ROUTEPEN_CTSPEN_DEFAULT << 4) /**< Shifted mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1548 #define USART_ROUTEPEN_RTSPEN (0x1UL << 5) /**< RTS Pin Enable */
Anna Bridge 142:4eea097334d6 1549 #define _USART_ROUTEPEN_RTSPEN_SHIFT 5 /**< Shift value for USART_RTSPEN */
Anna Bridge 142:4eea097334d6 1550 #define _USART_ROUTEPEN_RTSPEN_MASK 0x20UL /**< Bit mask for USART_RTSPEN */
Anna Bridge 142:4eea097334d6 1551 #define _USART_ROUTEPEN_RTSPEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1552 #define USART_ROUTEPEN_RTSPEN_DEFAULT (_USART_ROUTEPEN_RTSPEN_DEFAULT << 5) /**< Shifted mode DEFAULT for USART_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1553
Anna Bridge 142:4eea097334d6 1554 /* Bit fields for USART ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1555 #define _USART_ROUTELOC0_RESETVALUE 0x00000000UL /**< Default value for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1556 #define _USART_ROUTELOC0_MASK 0x1F1F1F1FUL /**< Mask for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1557 #define _USART_ROUTELOC0_RXLOC_SHIFT 0 /**< Shift value for USART_RXLOC */
Anna Bridge 142:4eea097334d6 1558 #define _USART_ROUTELOC0_RXLOC_MASK 0x1FUL /**< Bit mask for USART_RXLOC */
Anna Bridge 142:4eea097334d6 1559 #define _USART_ROUTELOC0_RXLOC_LOC0 0x00000000UL /**< Mode LOC0 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1560 #define _USART_ROUTELOC0_RXLOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1561 #define _USART_ROUTELOC0_RXLOC_LOC1 0x00000001UL /**< Mode LOC1 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1562 #define _USART_ROUTELOC0_RXLOC_LOC2 0x00000002UL /**< Mode LOC2 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1563 #define _USART_ROUTELOC0_RXLOC_LOC3 0x00000003UL /**< Mode LOC3 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1564 #define _USART_ROUTELOC0_RXLOC_LOC4 0x00000004UL /**< Mode LOC4 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1565 #define _USART_ROUTELOC0_RXLOC_LOC5 0x00000005UL /**< Mode LOC5 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1566 #define _USART_ROUTELOC0_RXLOC_LOC6 0x00000006UL /**< Mode LOC6 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1567 #define _USART_ROUTELOC0_RXLOC_LOC7 0x00000007UL /**< Mode LOC7 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1568 #define _USART_ROUTELOC0_RXLOC_LOC8 0x00000008UL /**< Mode LOC8 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1569 #define _USART_ROUTELOC0_RXLOC_LOC9 0x00000009UL /**< Mode LOC9 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1570 #define _USART_ROUTELOC0_RXLOC_LOC10 0x0000000AUL /**< Mode LOC10 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1571 #define _USART_ROUTELOC0_RXLOC_LOC11 0x0000000BUL /**< Mode LOC11 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1572 #define _USART_ROUTELOC0_RXLOC_LOC12 0x0000000CUL /**< Mode LOC12 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1573 #define _USART_ROUTELOC0_RXLOC_LOC13 0x0000000DUL /**< Mode LOC13 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1574 #define _USART_ROUTELOC0_RXLOC_LOC14 0x0000000EUL /**< Mode LOC14 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1575 #define _USART_ROUTELOC0_RXLOC_LOC15 0x0000000FUL /**< Mode LOC15 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1576 #define _USART_ROUTELOC0_RXLOC_LOC16 0x00000010UL /**< Mode LOC16 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1577 #define _USART_ROUTELOC0_RXLOC_LOC17 0x00000011UL /**< Mode LOC17 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1578 #define _USART_ROUTELOC0_RXLOC_LOC18 0x00000012UL /**< Mode LOC18 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1579 #define _USART_ROUTELOC0_RXLOC_LOC19 0x00000013UL /**< Mode LOC19 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1580 #define _USART_ROUTELOC0_RXLOC_LOC20 0x00000014UL /**< Mode LOC20 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1581 #define _USART_ROUTELOC0_RXLOC_LOC21 0x00000015UL /**< Mode LOC21 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1582 #define _USART_ROUTELOC0_RXLOC_LOC22 0x00000016UL /**< Mode LOC22 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1583 #define _USART_ROUTELOC0_RXLOC_LOC23 0x00000017UL /**< Mode LOC23 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1584 #define _USART_ROUTELOC0_RXLOC_LOC24 0x00000018UL /**< Mode LOC24 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1585 #define _USART_ROUTELOC0_RXLOC_LOC25 0x00000019UL /**< Mode LOC25 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1586 #define _USART_ROUTELOC0_RXLOC_LOC26 0x0000001AUL /**< Mode LOC26 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1587 #define _USART_ROUTELOC0_RXLOC_LOC27 0x0000001BUL /**< Mode LOC27 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1588 #define _USART_ROUTELOC0_RXLOC_LOC28 0x0000001CUL /**< Mode LOC28 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1589 #define _USART_ROUTELOC0_RXLOC_LOC29 0x0000001DUL /**< Mode LOC29 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1590 #define _USART_ROUTELOC0_RXLOC_LOC30 0x0000001EUL /**< Mode LOC30 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1591 #define _USART_ROUTELOC0_RXLOC_LOC31 0x0000001FUL /**< Mode LOC31 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1592 #define USART_ROUTELOC0_RXLOC_LOC0 (_USART_ROUTELOC0_RXLOC_LOC0 << 0) /**< Shifted mode LOC0 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1593 #define USART_ROUTELOC0_RXLOC_DEFAULT (_USART_ROUTELOC0_RXLOC_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1594 #define USART_ROUTELOC0_RXLOC_LOC1 (_USART_ROUTELOC0_RXLOC_LOC1 << 0) /**< Shifted mode LOC1 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1595 #define USART_ROUTELOC0_RXLOC_LOC2 (_USART_ROUTELOC0_RXLOC_LOC2 << 0) /**< Shifted mode LOC2 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1596 #define USART_ROUTELOC0_RXLOC_LOC3 (_USART_ROUTELOC0_RXLOC_LOC3 << 0) /**< Shifted mode LOC3 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1597 #define USART_ROUTELOC0_RXLOC_LOC4 (_USART_ROUTELOC0_RXLOC_LOC4 << 0) /**< Shifted mode LOC4 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1598 #define USART_ROUTELOC0_RXLOC_LOC5 (_USART_ROUTELOC0_RXLOC_LOC5 << 0) /**< Shifted mode LOC5 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1599 #define USART_ROUTELOC0_RXLOC_LOC6 (_USART_ROUTELOC0_RXLOC_LOC6 << 0) /**< Shifted mode LOC6 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1600 #define USART_ROUTELOC0_RXLOC_LOC7 (_USART_ROUTELOC0_RXLOC_LOC7 << 0) /**< Shifted mode LOC7 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1601 #define USART_ROUTELOC0_RXLOC_LOC8 (_USART_ROUTELOC0_RXLOC_LOC8 << 0) /**< Shifted mode LOC8 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1602 #define USART_ROUTELOC0_RXLOC_LOC9 (_USART_ROUTELOC0_RXLOC_LOC9 << 0) /**< Shifted mode LOC9 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1603 #define USART_ROUTELOC0_RXLOC_LOC10 (_USART_ROUTELOC0_RXLOC_LOC10 << 0) /**< Shifted mode LOC10 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1604 #define USART_ROUTELOC0_RXLOC_LOC11 (_USART_ROUTELOC0_RXLOC_LOC11 << 0) /**< Shifted mode LOC11 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1605 #define USART_ROUTELOC0_RXLOC_LOC12 (_USART_ROUTELOC0_RXLOC_LOC12 << 0) /**< Shifted mode LOC12 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1606 #define USART_ROUTELOC0_RXLOC_LOC13 (_USART_ROUTELOC0_RXLOC_LOC13 << 0) /**< Shifted mode LOC13 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1607 #define USART_ROUTELOC0_RXLOC_LOC14 (_USART_ROUTELOC0_RXLOC_LOC14 << 0) /**< Shifted mode LOC14 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1608 #define USART_ROUTELOC0_RXLOC_LOC15 (_USART_ROUTELOC0_RXLOC_LOC15 << 0) /**< Shifted mode LOC15 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1609 #define USART_ROUTELOC0_RXLOC_LOC16 (_USART_ROUTELOC0_RXLOC_LOC16 << 0) /**< Shifted mode LOC16 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1610 #define USART_ROUTELOC0_RXLOC_LOC17 (_USART_ROUTELOC0_RXLOC_LOC17 << 0) /**< Shifted mode LOC17 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1611 #define USART_ROUTELOC0_RXLOC_LOC18 (_USART_ROUTELOC0_RXLOC_LOC18 << 0) /**< Shifted mode LOC18 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1612 #define USART_ROUTELOC0_RXLOC_LOC19 (_USART_ROUTELOC0_RXLOC_LOC19 << 0) /**< Shifted mode LOC19 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1613 #define USART_ROUTELOC0_RXLOC_LOC20 (_USART_ROUTELOC0_RXLOC_LOC20 << 0) /**< Shifted mode LOC20 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1614 #define USART_ROUTELOC0_RXLOC_LOC21 (_USART_ROUTELOC0_RXLOC_LOC21 << 0) /**< Shifted mode LOC21 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1615 #define USART_ROUTELOC0_RXLOC_LOC22 (_USART_ROUTELOC0_RXLOC_LOC22 << 0) /**< Shifted mode LOC22 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1616 #define USART_ROUTELOC0_RXLOC_LOC23 (_USART_ROUTELOC0_RXLOC_LOC23 << 0) /**< Shifted mode LOC23 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1617 #define USART_ROUTELOC0_RXLOC_LOC24 (_USART_ROUTELOC0_RXLOC_LOC24 << 0) /**< Shifted mode LOC24 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1618 #define USART_ROUTELOC0_RXLOC_LOC25 (_USART_ROUTELOC0_RXLOC_LOC25 << 0) /**< Shifted mode LOC25 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1619 #define USART_ROUTELOC0_RXLOC_LOC26 (_USART_ROUTELOC0_RXLOC_LOC26 << 0) /**< Shifted mode LOC26 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1620 #define USART_ROUTELOC0_RXLOC_LOC27 (_USART_ROUTELOC0_RXLOC_LOC27 << 0) /**< Shifted mode LOC27 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1621 #define USART_ROUTELOC0_RXLOC_LOC28 (_USART_ROUTELOC0_RXLOC_LOC28 << 0) /**< Shifted mode LOC28 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1622 #define USART_ROUTELOC0_RXLOC_LOC29 (_USART_ROUTELOC0_RXLOC_LOC29 << 0) /**< Shifted mode LOC29 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1623 #define USART_ROUTELOC0_RXLOC_LOC30 (_USART_ROUTELOC0_RXLOC_LOC30 << 0) /**< Shifted mode LOC30 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1624 #define USART_ROUTELOC0_RXLOC_LOC31 (_USART_ROUTELOC0_RXLOC_LOC31 << 0) /**< Shifted mode LOC31 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1625 #define _USART_ROUTELOC0_TXLOC_SHIFT 8 /**< Shift value for USART_TXLOC */
Anna Bridge 142:4eea097334d6 1626 #define _USART_ROUTELOC0_TXLOC_MASK 0x1F00UL /**< Bit mask for USART_TXLOC */
Anna Bridge 142:4eea097334d6 1627 #define _USART_ROUTELOC0_TXLOC_LOC0 0x00000000UL /**< Mode LOC0 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1628 #define _USART_ROUTELOC0_TXLOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1629 #define _USART_ROUTELOC0_TXLOC_LOC1 0x00000001UL /**< Mode LOC1 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1630 #define _USART_ROUTELOC0_TXLOC_LOC2 0x00000002UL /**< Mode LOC2 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1631 #define _USART_ROUTELOC0_TXLOC_LOC3 0x00000003UL /**< Mode LOC3 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1632 #define _USART_ROUTELOC0_TXLOC_LOC4 0x00000004UL /**< Mode LOC4 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1633 #define _USART_ROUTELOC0_TXLOC_LOC5 0x00000005UL /**< Mode LOC5 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1634 #define _USART_ROUTELOC0_TXLOC_LOC6 0x00000006UL /**< Mode LOC6 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1635 #define _USART_ROUTELOC0_TXLOC_LOC7 0x00000007UL /**< Mode LOC7 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1636 #define _USART_ROUTELOC0_TXLOC_LOC8 0x00000008UL /**< Mode LOC8 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1637 #define _USART_ROUTELOC0_TXLOC_LOC9 0x00000009UL /**< Mode LOC9 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1638 #define _USART_ROUTELOC0_TXLOC_LOC10 0x0000000AUL /**< Mode LOC10 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1639 #define _USART_ROUTELOC0_TXLOC_LOC11 0x0000000BUL /**< Mode LOC11 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1640 #define _USART_ROUTELOC0_TXLOC_LOC12 0x0000000CUL /**< Mode LOC12 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1641 #define _USART_ROUTELOC0_TXLOC_LOC13 0x0000000DUL /**< Mode LOC13 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1642 #define _USART_ROUTELOC0_TXLOC_LOC14 0x0000000EUL /**< Mode LOC14 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1643 #define _USART_ROUTELOC0_TXLOC_LOC15 0x0000000FUL /**< Mode LOC15 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1644 #define _USART_ROUTELOC0_TXLOC_LOC16 0x00000010UL /**< Mode LOC16 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1645 #define _USART_ROUTELOC0_TXLOC_LOC17 0x00000011UL /**< Mode LOC17 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1646 #define _USART_ROUTELOC0_TXLOC_LOC18 0x00000012UL /**< Mode LOC18 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1647 #define _USART_ROUTELOC0_TXLOC_LOC19 0x00000013UL /**< Mode LOC19 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1648 #define _USART_ROUTELOC0_TXLOC_LOC20 0x00000014UL /**< Mode LOC20 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1649 #define _USART_ROUTELOC0_TXLOC_LOC21 0x00000015UL /**< Mode LOC21 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1650 #define _USART_ROUTELOC0_TXLOC_LOC22 0x00000016UL /**< Mode LOC22 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1651 #define _USART_ROUTELOC0_TXLOC_LOC23 0x00000017UL /**< Mode LOC23 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1652 #define _USART_ROUTELOC0_TXLOC_LOC24 0x00000018UL /**< Mode LOC24 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1653 #define _USART_ROUTELOC0_TXLOC_LOC25 0x00000019UL /**< Mode LOC25 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1654 #define _USART_ROUTELOC0_TXLOC_LOC26 0x0000001AUL /**< Mode LOC26 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1655 #define _USART_ROUTELOC0_TXLOC_LOC27 0x0000001BUL /**< Mode LOC27 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1656 #define _USART_ROUTELOC0_TXLOC_LOC28 0x0000001CUL /**< Mode LOC28 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1657 #define _USART_ROUTELOC0_TXLOC_LOC29 0x0000001DUL /**< Mode LOC29 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1658 #define _USART_ROUTELOC0_TXLOC_LOC30 0x0000001EUL /**< Mode LOC30 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1659 #define _USART_ROUTELOC0_TXLOC_LOC31 0x0000001FUL /**< Mode LOC31 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1660 #define USART_ROUTELOC0_TXLOC_LOC0 (_USART_ROUTELOC0_TXLOC_LOC0 << 8) /**< Shifted mode LOC0 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1661 #define USART_ROUTELOC0_TXLOC_DEFAULT (_USART_ROUTELOC0_TXLOC_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1662 #define USART_ROUTELOC0_TXLOC_LOC1 (_USART_ROUTELOC0_TXLOC_LOC1 << 8) /**< Shifted mode LOC1 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1663 #define USART_ROUTELOC0_TXLOC_LOC2 (_USART_ROUTELOC0_TXLOC_LOC2 << 8) /**< Shifted mode LOC2 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1664 #define USART_ROUTELOC0_TXLOC_LOC3 (_USART_ROUTELOC0_TXLOC_LOC3 << 8) /**< Shifted mode LOC3 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1665 #define USART_ROUTELOC0_TXLOC_LOC4 (_USART_ROUTELOC0_TXLOC_LOC4 << 8) /**< Shifted mode LOC4 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1666 #define USART_ROUTELOC0_TXLOC_LOC5 (_USART_ROUTELOC0_TXLOC_LOC5 << 8) /**< Shifted mode LOC5 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1667 #define USART_ROUTELOC0_TXLOC_LOC6 (_USART_ROUTELOC0_TXLOC_LOC6 << 8) /**< Shifted mode LOC6 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1668 #define USART_ROUTELOC0_TXLOC_LOC7 (_USART_ROUTELOC0_TXLOC_LOC7 << 8) /**< Shifted mode LOC7 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1669 #define USART_ROUTELOC0_TXLOC_LOC8 (_USART_ROUTELOC0_TXLOC_LOC8 << 8) /**< Shifted mode LOC8 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1670 #define USART_ROUTELOC0_TXLOC_LOC9 (_USART_ROUTELOC0_TXLOC_LOC9 << 8) /**< Shifted mode LOC9 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1671 #define USART_ROUTELOC0_TXLOC_LOC10 (_USART_ROUTELOC0_TXLOC_LOC10 << 8) /**< Shifted mode LOC10 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1672 #define USART_ROUTELOC0_TXLOC_LOC11 (_USART_ROUTELOC0_TXLOC_LOC11 << 8) /**< Shifted mode LOC11 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1673 #define USART_ROUTELOC0_TXLOC_LOC12 (_USART_ROUTELOC0_TXLOC_LOC12 << 8) /**< Shifted mode LOC12 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1674 #define USART_ROUTELOC0_TXLOC_LOC13 (_USART_ROUTELOC0_TXLOC_LOC13 << 8) /**< Shifted mode LOC13 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1675 #define USART_ROUTELOC0_TXLOC_LOC14 (_USART_ROUTELOC0_TXLOC_LOC14 << 8) /**< Shifted mode LOC14 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1676 #define USART_ROUTELOC0_TXLOC_LOC15 (_USART_ROUTELOC0_TXLOC_LOC15 << 8) /**< Shifted mode LOC15 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1677 #define USART_ROUTELOC0_TXLOC_LOC16 (_USART_ROUTELOC0_TXLOC_LOC16 << 8) /**< Shifted mode LOC16 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1678 #define USART_ROUTELOC0_TXLOC_LOC17 (_USART_ROUTELOC0_TXLOC_LOC17 << 8) /**< Shifted mode LOC17 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1679 #define USART_ROUTELOC0_TXLOC_LOC18 (_USART_ROUTELOC0_TXLOC_LOC18 << 8) /**< Shifted mode LOC18 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1680 #define USART_ROUTELOC0_TXLOC_LOC19 (_USART_ROUTELOC0_TXLOC_LOC19 << 8) /**< Shifted mode LOC19 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1681 #define USART_ROUTELOC0_TXLOC_LOC20 (_USART_ROUTELOC0_TXLOC_LOC20 << 8) /**< Shifted mode LOC20 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1682 #define USART_ROUTELOC0_TXLOC_LOC21 (_USART_ROUTELOC0_TXLOC_LOC21 << 8) /**< Shifted mode LOC21 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1683 #define USART_ROUTELOC0_TXLOC_LOC22 (_USART_ROUTELOC0_TXLOC_LOC22 << 8) /**< Shifted mode LOC22 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1684 #define USART_ROUTELOC0_TXLOC_LOC23 (_USART_ROUTELOC0_TXLOC_LOC23 << 8) /**< Shifted mode LOC23 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1685 #define USART_ROUTELOC0_TXLOC_LOC24 (_USART_ROUTELOC0_TXLOC_LOC24 << 8) /**< Shifted mode LOC24 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1686 #define USART_ROUTELOC0_TXLOC_LOC25 (_USART_ROUTELOC0_TXLOC_LOC25 << 8) /**< Shifted mode LOC25 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1687 #define USART_ROUTELOC0_TXLOC_LOC26 (_USART_ROUTELOC0_TXLOC_LOC26 << 8) /**< Shifted mode LOC26 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1688 #define USART_ROUTELOC0_TXLOC_LOC27 (_USART_ROUTELOC0_TXLOC_LOC27 << 8) /**< Shifted mode LOC27 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1689 #define USART_ROUTELOC0_TXLOC_LOC28 (_USART_ROUTELOC0_TXLOC_LOC28 << 8) /**< Shifted mode LOC28 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1690 #define USART_ROUTELOC0_TXLOC_LOC29 (_USART_ROUTELOC0_TXLOC_LOC29 << 8) /**< Shifted mode LOC29 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1691 #define USART_ROUTELOC0_TXLOC_LOC30 (_USART_ROUTELOC0_TXLOC_LOC30 << 8) /**< Shifted mode LOC30 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1692 #define USART_ROUTELOC0_TXLOC_LOC31 (_USART_ROUTELOC0_TXLOC_LOC31 << 8) /**< Shifted mode LOC31 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1693 #define _USART_ROUTELOC0_CSLOC_SHIFT 16 /**< Shift value for USART_CSLOC */
Anna Bridge 142:4eea097334d6 1694 #define _USART_ROUTELOC0_CSLOC_MASK 0x1F0000UL /**< Bit mask for USART_CSLOC */
Anna Bridge 142:4eea097334d6 1695 #define _USART_ROUTELOC0_CSLOC_LOC0 0x00000000UL /**< Mode LOC0 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1696 #define _USART_ROUTELOC0_CSLOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1697 #define _USART_ROUTELOC0_CSLOC_LOC1 0x00000001UL /**< Mode LOC1 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1698 #define _USART_ROUTELOC0_CSLOC_LOC2 0x00000002UL /**< Mode LOC2 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1699 #define _USART_ROUTELOC0_CSLOC_LOC3 0x00000003UL /**< Mode LOC3 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1700 #define _USART_ROUTELOC0_CSLOC_LOC4 0x00000004UL /**< Mode LOC4 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1701 #define _USART_ROUTELOC0_CSLOC_LOC5 0x00000005UL /**< Mode LOC5 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1702 #define _USART_ROUTELOC0_CSLOC_LOC6 0x00000006UL /**< Mode LOC6 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1703 #define _USART_ROUTELOC0_CSLOC_LOC7 0x00000007UL /**< Mode LOC7 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1704 #define _USART_ROUTELOC0_CSLOC_LOC8 0x00000008UL /**< Mode LOC8 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1705 #define _USART_ROUTELOC0_CSLOC_LOC9 0x00000009UL /**< Mode LOC9 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1706 #define _USART_ROUTELOC0_CSLOC_LOC10 0x0000000AUL /**< Mode LOC10 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1707 #define _USART_ROUTELOC0_CSLOC_LOC11 0x0000000BUL /**< Mode LOC11 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1708 #define _USART_ROUTELOC0_CSLOC_LOC12 0x0000000CUL /**< Mode LOC12 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1709 #define _USART_ROUTELOC0_CSLOC_LOC13 0x0000000DUL /**< Mode LOC13 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1710 #define _USART_ROUTELOC0_CSLOC_LOC14 0x0000000EUL /**< Mode LOC14 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1711 #define _USART_ROUTELOC0_CSLOC_LOC15 0x0000000FUL /**< Mode LOC15 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1712 #define _USART_ROUTELOC0_CSLOC_LOC16 0x00000010UL /**< Mode LOC16 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1713 #define _USART_ROUTELOC0_CSLOC_LOC17 0x00000011UL /**< Mode LOC17 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1714 #define _USART_ROUTELOC0_CSLOC_LOC18 0x00000012UL /**< Mode LOC18 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1715 #define _USART_ROUTELOC0_CSLOC_LOC19 0x00000013UL /**< Mode LOC19 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1716 #define _USART_ROUTELOC0_CSLOC_LOC20 0x00000014UL /**< Mode LOC20 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1717 #define _USART_ROUTELOC0_CSLOC_LOC21 0x00000015UL /**< Mode LOC21 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1718 #define _USART_ROUTELOC0_CSLOC_LOC22 0x00000016UL /**< Mode LOC22 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1719 #define _USART_ROUTELOC0_CSLOC_LOC23 0x00000017UL /**< Mode LOC23 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1720 #define _USART_ROUTELOC0_CSLOC_LOC24 0x00000018UL /**< Mode LOC24 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1721 #define _USART_ROUTELOC0_CSLOC_LOC25 0x00000019UL /**< Mode LOC25 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1722 #define _USART_ROUTELOC0_CSLOC_LOC26 0x0000001AUL /**< Mode LOC26 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1723 #define _USART_ROUTELOC0_CSLOC_LOC27 0x0000001BUL /**< Mode LOC27 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1724 #define _USART_ROUTELOC0_CSLOC_LOC28 0x0000001CUL /**< Mode LOC28 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1725 #define _USART_ROUTELOC0_CSLOC_LOC29 0x0000001DUL /**< Mode LOC29 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1726 #define _USART_ROUTELOC0_CSLOC_LOC30 0x0000001EUL /**< Mode LOC30 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1727 #define _USART_ROUTELOC0_CSLOC_LOC31 0x0000001FUL /**< Mode LOC31 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1728 #define USART_ROUTELOC0_CSLOC_LOC0 (_USART_ROUTELOC0_CSLOC_LOC0 << 16) /**< Shifted mode LOC0 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1729 #define USART_ROUTELOC0_CSLOC_DEFAULT (_USART_ROUTELOC0_CSLOC_DEFAULT << 16) /**< Shifted mode DEFAULT for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1730 #define USART_ROUTELOC0_CSLOC_LOC1 (_USART_ROUTELOC0_CSLOC_LOC1 << 16) /**< Shifted mode LOC1 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1731 #define USART_ROUTELOC0_CSLOC_LOC2 (_USART_ROUTELOC0_CSLOC_LOC2 << 16) /**< Shifted mode LOC2 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1732 #define USART_ROUTELOC0_CSLOC_LOC3 (_USART_ROUTELOC0_CSLOC_LOC3 << 16) /**< Shifted mode LOC3 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1733 #define USART_ROUTELOC0_CSLOC_LOC4 (_USART_ROUTELOC0_CSLOC_LOC4 << 16) /**< Shifted mode LOC4 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1734 #define USART_ROUTELOC0_CSLOC_LOC5 (_USART_ROUTELOC0_CSLOC_LOC5 << 16) /**< Shifted mode LOC5 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1735 #define USART_ROUTELOC0_CSLOC_LOC6 (_USART_ROUTELOC0_CSLOC_LOC6 << 16) /**< Shifted mode LOC6 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1736 #define USART_ROUTELOC0_CSLOC_LOC7 (_USART_ROUTELOC0_CSLOC_LOC7 << 16) /**< Shifted mode LOC7 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1737 #define USART_ROUTELOC0_CSLOC_LOC8 (_USART_ROUTELOC0_CSLOC_LOC8 << 16) /**< Shifted mode LOC8 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1738 #define USART_ROUTELOC0_CSLOC_LOC9 (_USART_ROUTELOC0_CSLOC_LOC9 << 16) /**< Shifted mode LOC9 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1739 #define USART_ROUTELOC0_CSLOC_LOC10 (_USART_ROUTELOC0_CSLOC_LOC10 << 16) /**< Shifted mode LOC10 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1740 #define USART_ROUTELOC0_CSLOC_LOC11 (_USART_ROUTELOC0_CSLOC_LOC11 << 16) /**< Shifted mode LOC11 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1741 #define USART_ROUTELOC0_CSLOC_LOC12 (_USART_ROUTELOC0_CSLOC_LOC12 << 16) /**< Shifted mode LOC12 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1742 #define USART_ROUTELOC0_CSLOC_LOC13 (_USART_ROUTELOC0_CSLOC_LOC13 << 16) /**< Shifted mode LOC13 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1743 #define USART_ROUTELOC0_CSLOC_LOC14 (_USART_ROUTELOC0_CSLOC_LOC14 << 16) /**< Shifted mode LOC14 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1744 #define USART_ROUTELOC0_CSLOC_LOC15 (_USART_ROUTELOC0_CSLOC_LOC15 << 16) /**< Shifted mode LOC15 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1745 #define USART_ROUTELOC0_CSLOC_LOC16 (_USART_ROUTELOC0_CSLOC_LOC16 << 16) /**< Shifted mode LOC16 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1746 #define USART_ROUTELOC0_CSLOC_LOC17 (_USART_ROUTELOC0_CSLOC_LOC17 << 16) /**< Shifted mode LOC17 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1747 #define USART_ROUTELOC0_CSLOC_LOC18 (_USART_ROUTELOC0_CSLOC_LOC18 << 16) /**< Shifted mode LOC18 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1748 #define USART_ROUTELOC0_CSLOC_LOC19 (_USART_ROUTELOC0_CSLOC_LOC19 << 16) /**< Shifted mode LOC19 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1749 #define USART_ROUTELOC0_CSLOC_LOC20 (_USART_ROUTELOC0_CSLOC_LOC20 << 16) /**< Shifted mode LOC20 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1750 #define USART_ROUTELOC0_CSLOC_LOC21 (_USART_ROUTELOC0_CSLOC_LOC21 << 16) /**< Shifted mode LOC21 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1751 #define USART_ROUTELOC0_CSLOC_LOC22 (_USART_ROUTELOC0_CSLOC_LOC22 << 16) /**< Shifted mode LOC22 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1752 #define USART_ROUTELOC0_CSLOC_LOC23 (_USART_ROUTELOC0_CSLOC_LOC23 << 16) /**< Shifted mode LOC23 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1753 #define USART_ROUTELOC0_CSLOC_LOC24 (_USART_ROUTELOC0_CSLOC_LOC24 << 16) /**< Shifted mode LOC24 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1754 #define USART_ROUTELOC0_CSLOC_LOC25 (_USART_ROUTELOC0_CSLOC_LOC25 << 16) /**< Shifted mode LOC25 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1755 #define USART_ROUTELOC0_CSLOC_LOC26 (_USART_ROUTELOC0_CSLOC_LOC26 << 16) /**< Shifted mode LOC26 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1756 #define USART_ROUTELOC0_CSLOC_LOC27 (_USART_ROUTELOC0_CSLOC_LOC27 << 16) /**< Shifted mode LOC27 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1757 #define USART_ROUTELOC0_CSLOC_LOC28 (_USART_ROUTELOC0_CSLOC_LOC28 << 16) /**< Shifted mode LOC28 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1758 #define USART_ROUTELOC0_CSLOC_LOC29 (_USART_ROUTELOC0_CSLOC_LOC29 << 16) /**< Shifted mode LOC29 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1759 #define USART_ROUTELOC0_CSLOC_LOC30 (_USART_ROUTELOC0_CSLOC_LOC30 << 16) /**< Shifted mode LOC30 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1760 #define USART_ROUTELOC0_CSLOC_LOC31 (_USART_ROUTELOC0_CSLOC_LOC31 << 16) /**< Shifted mode LOC31 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1761 #define _USART_ROUTELOC0_CLKLOC_SHIFT 24 /**< Shift value for USART_CLKLOC */
Anna Bridge 142:4eea097334d6 1762 #define _USART_ROUTELOC0_CLKLOC_MASK 0x1F000000UL /**< Bit mask for USART_CLKLOC */
Anna Bridge 142:4eea097334d6 1763 #define _USART_ROUTELOC0_CLKLOC_LOC0 0x00000000UL /**< Mode LOC0 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1764 #define _USART_ROUTELOC0_CLKLOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1765 #define _USART_ROUTELOC0_CLKLOC_LOC1 0x00000001UL /**< Mode LOC1 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1766 #define _USART_ROUTELOC0_CLKLOC_LOC2 0x00000002UL /**< Mode LOC2 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1767 #define _USART_ROUTELOC0_CLKLOC_LOC3 0x00000003UL /**< Mode LOC3 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1768 #define _USART_ROUTELOC0_CLKLOC_LOC4 0x00000004UL /**< Mode LOC4 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1769 #define _USART_ROUTELOC0_CLKLOC_LOC5 0x00000005UL /**< Mode LOC5 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1770 #define _USART_ROUTELOC0_CLKLOC_LOC6 0x00000006UL /**< Mode LOC6 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1771 #define _USART_ROUTELOC0_CLKLOC_LOC7 0x00000007UL /**< Mode LOC7 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1772 #define _USART_ROUTELOC0_CLKLOC_LOC8 0x00000008UL /**< Mode LOC8 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1773 #define _USART_ROUTELOC0_CLKLOC_LOC9 0x00000009UL /**< Mode LOC9 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1774 #define _USART_ROUTELOC0_CLKLOC_LOC10 0x0000000AUL /**< Mode LOC10 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1775 #define _USART_ROUTELOC0_CLKLOC_LOC11 0x0000000BUL /**< Mode LOC11 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1776 #define _USART_ROUTELOC0_CLKLOC_LOC12 0x0000000CUL /**< Mode LOC12 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1777 #define _USART_ROUTELOC0_CLKLOC_LOC13 0x0000000DUL /**< Mode LOC13 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1778 #define _USART_ROUTELOC0_CLKLOC_LOC14 0x0000000EUL /**< Mode LOC14 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1779 #define _USART_ROUTELOC0_CLKLOC_LOC15 0x0000000FUL /**< Mode LOC15 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1780 #define _USART_ROUTELOC0_CLKLOC_LOC16 0x00000010UL /**< Mode LOC16 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1781 #define _USART_ROUTELOC0_CLKLOC_LOC17 0x00000011UL /**< Mode LOC17 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1782 #define _USART_ROUTELOC0_CLKLOC_LOC18 0x00000012UL /**< Mode LOC18 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1783 #define _USART_ROUTELOC0_CLKLOC_LOC19 0x00000013UL /**< Mode LOC19 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1784 #define _USART_ROUTELOC0_CLKLOC_LOC20 0x00000014UL /**< Mode LOC20 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1785 #define _USART_ROUTELOC0_CLKLOC_LOC21 0x00000015UL /**< Mode LOC21 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1786 #define _USART_ROUTELOC0_CLKLOC_LOC22 0x00000016UL /**< Mode LOC22 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1787 #define _USART_ROUTELOC0_CLKLOC_LOC23 0x00000017UL /**< Mode LOC23 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1788 #define _USART_ROUTELOC0_CLKLOC_LOC24 0x00000018UL /**< Mode LOC24 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1789 #define _USART_ROUTELOC0_CLKLOC_LOC25 0x00000019UL /**< Mode LOC25 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1790 #define _USART_ROUTELOC0_CLKLOC_LOC26 0x0000001AUL /**< Mode LOC26 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1791 #define _USART_ROUTELOC0_CLKLOC_LOC27 0x0000001BUL /**< Mode LOC27 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1792 #define _USART_ROUTELOC0_CLKLOC_LOC28 0x0000001CUL /**< Mode LOC28 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1793 #define _USART_ROUTELOC0_CLKLOC_LOC29 0x0000001DUL /**< Mode LOC29 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1794 #define _USART_ROUTELOC0_CLKLOC_LOC30 0x0000001EUL /**< Mode LOC30 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1795 #define _USART_ROUTELOC0_CLKLOC_LOC31 0x0000001FUL /**< Mode LOC31 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1796 #define USART_ROUTELOC0_CLKLOC_LOC0 (_USART_ROUTELOC0_CLKLOC_LOC0 << 24) /**< Shifted mode LOC0 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1797 #define USART_ROUTELOC0_CLKLOC_DEFAULT (_USART_ROUTELOC0_CLKLOC_DEFAULT << 24) /**< Shifted mode DEFAULT for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1798 #define USART_ROUTELOC0_CLKLOC_LOC1 (_USART_ROUTELOC0_CLKLOC_LOC1 << 24) /**< Shifted mode LOC1 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1799 #define USART_ROUTELOC0_CLKLOC_LOC2 (_USART_ROUTELOC0_CLKLOC_LOC2 << 24) /**< Shifted mode LOC2 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1800 #define USART_ROUTELOC0_CLKLOC_LOC3 (_USART_ROUTELOC0_CLKLOC_LOC3 << 24) /**< Shifted mode LOC3 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1801 #define USART_ROUTELOC0_CLKLOC_LOC4 (_USART_ROUTELOC0_CLKLOC_LOC4 << 24) /**< Shifted mode LOC4 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1802 #define USART_ROUTELOC0_CLKLOC_LOC5 (_USART_ROUTELOC0_CLKLOC_LOC5 << 24) /**< Shifted mode LOC5 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1803 #define USART_ROUTELOC0_CLKLOC_LOC6 (_USART_ROUTELOC0_CLKLOC_LOC6 << 24) /**< Shifted mode LOC6 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1804 #define USART_ROUTELOC0_CLKLOC_LOC7 (_USART_ROUTELOC0_CLKLOC_LOC7 << 24) /**< Shifted mode LOC7 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1805 #define USART_ROUTELOC0_CLKLOC_LOC8 (_USART_ROUTELOC0_CLKLOC_LOC8 << 24) /**< Shifted mode LOC8 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1806 #define USART_ROUTELOC0_CLKLOC_LOC9 (_USART_ROUTELOC0_CLKLOC_LOC9 << 24) /**< Shifted mode LOC9 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1807 #define USART_ROUTELOC0_CLKLOC_LOC10 (_USART_ROUTELOC0_CLKLOC_LOC10 << 24) /**< Shifted mode LOC10 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1808 #define USART_ROUTELOC0_CLKLOC_LOC11 (_USART_ROUTELOC0_CLKLOC_LOC11 << 24) /**< Shifted mode LOC11 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1809 #define USART_ROUTELOC0_CLKLOC_LOC12 (_USART_ROUTELOC0_CLKLOC_LOC12 << 24) /**< Shifted mode LOC12 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1810 #define USART_ROUTELOC0_CLKLOC_LOC13 (_USART_ROUTELOC0_CLKLOC_LOC13 << 24) /**< Shifted mode LOC13 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1811 #define USART_ROUTELOC0_CLKLOC_LOC14 (_USART_ROUTELOC0_CLKLOC_LOC14 << 24) /**< Shifted mode LOC14 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1812 #define USART_ROUTELOC0_CLKLOC_LOC15 (_USART_ROUTELOC0_CLKLOC_LOC15 << 24) /**< Shifted mode LOC15 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1813 #define USART_ROUTELOC0_CLKLOC_LOC16 (_USART_ROUTELOC0_CLKLOC_LOC16 << 24) /**< Shifted mode LOC16 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1814 #define USART_ROUTELOC0_CLKLOC_LOC17 (_USART_ROUTELOC0_CLKLOC_LOC17 << 24) /**< Shifted mode LOC17 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1815 #define USART_ROUTELOC0_CLKLOC_LOC18 (_USART_ROUTELOC0_CLKLOC_LOC18 << 24) /**< Shifted mode LOC18 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1816 #define USART_ROUTELOC0_CLKLOC_LOC19 (_USART_ROUTELOC0_CLKLOC_LOC19 << 24) /**< Shifted mode LOC19 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1817 #define USART_ROUTELOC0_CLKLOC_LOC20 (_USART_ROUTELOC0_CLKLOC_LOC20 << 24) /**< Shifted mode LOC20 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1818 #define USART_ROUTELOC0_CLKLOC_LOC21 (_USART_ROUTELOC0_CLKLOC_LOC21 << 24) /**< Shifted mode LOC21 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1819 #define USART_ROUTELOC0_CLKLOC_LOC22 (_USART_ROUTELOC0_CLKLOC_LOC22 << 24) /**< Shifted mode LOC22 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1820 #define USART_ROUTELOC0_CLKLOC_LOC23 (_USART_ROUTELOC0_CLKLOC_LOC23 << 24) /**< Shifted mode LOC23 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1821 #define USART_ROUTELOC0_CLKLOC_LOC24 (_USART_ROUTELOC0_CLKLOC_LOC24 << 24) /**< Shifted mode LOC24 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1822 #define USART_ROUTELOC0_CLKLOC_LOC25 (_USART_ROUTELOC0_CLKLOC_LOC25 << 24) /**< Shifted mode LOC25 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1823 #define USART_ROUTELOC0_CLKLOC_LOC26 (_USART_ROUTELOC0_CLKLOC_LOC26 << 24) /**< Shifted mode LOC26 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1824 #define USART_ROUTELOC0_CLKLOC_LOC27 (_USART_ROUTELOC0_CLKLOC_LOC27 << 24) /**< Shifted mode LOC27 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1825 #define USART_ROUTELOC0_CLKLOC_LOC28 (_USART_ROUTELOC0_CLKLOC_LOC28 << 24) /**< Shifted mode LOC28 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1826 #define USART_ROUTELOC0_CLKLOC_LOC29 (_USART_ROUTELOC0_CLKLOC_LOC29 << 24) /**< Shifted mode LOC29 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1827 #define USART_ROUTELOC0_CLKLOC_LOC30 (_USART_ROUTELOC0_CLKLOC_LOC30 << 24) /**< Shifted mode LOC30 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1828 #define USART_ROUTELOC0_CLKLOC_LOC31 (_USART_ROUTELOC0_CLKLOC_LOC31 << 24) /**< Shifted mode LOC31 for USART_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1829
Anna Bridge 142:4eea097334d6 1830 /* Bit fields for USART ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1831 #define _USART_ROUTELOC1_RESETVALUE 0x00000000UL /**< Default value for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1832 #define _USART_ROUTELOC1_MASK 0x00001F1FUL /**< Mask for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1833 #define _USART_ROUTELOC1_CTSLOC_SHIFT 0 /**< Shift value for USART_CTSLOC */
Anna Bridge 142:4eea097334d6 1834 #define _USART_ROUTELOC1_CTSLOC_MASK 0x1FUL /**< Bit mask for USART_CTSLOC */
Anna Bridge 142:4eea097334d6 1835 #define _USART_ROUTELOC1_CTSLOC_LOC0 0x00000000UL /**< Mode LOC0 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1836 #define _USART_ROUTELOC1_CTSLOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1837 #define _USART_ROUTELOC1_CTSLOC_LOC1 0x00000001UL /**< Mode LOC1 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1838 #define _USART_ROUTELOC1_CTSLOC_LOC2 0x00000002UL /**< Mode LOC2 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1839 #define _USART_ROUTELOC1_CTSLOC_LOC3 0x00000003UL /**< Mode LOC3 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1840 #define _USART_ROUTELOC1_CTSLOC_LOC4 0x00000004UL /**< Mode LOC4 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1841 #define _USART_ROUTELOC1_CTSLOC_LOC5 0x00000005UL /**< Mode LOC5 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1842 #define _USART_ROUTELOC1_CTSLOC_LOC6 0x00000006UL /**< Mode LOC6 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1843 #define _USART_ROUTELOC1_CTSLOC_LOC7 0x00000007UL /**< Mode LOC7 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1844 #define _USART_ROUTELOC1_CTSLOC_LOC8 0x00000008UL /**< Mode LOC8 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1845 #define _USART_ROUTELOC1_CTSLOC_LOC9 0x00000009UL /**< Mode LOC9 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1846 #define _USART_ROUTELOC1_CTSLOC_LOC10 0x0000000AUL /**< Mode LOC10 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1847 #define _USART_ROUTELOC1_CTSLOC_LOC11 0x0000000BUL /**< Mode LOC11 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1848 #define _USART_ROUTELOC1_CTSLOC_LOC12 0x0000000CUL /**< Mode LOC12 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1849 #define _USART_ROUTELOC1_CTSLOC_LOC13 0x0000000DUL /**< Mode LOC13 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1850 #define _USART_ROUTELOC1_CTSLOC_LOC14 0x0000000EUL /**< Mode LOC14 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1851 #define _USART_ROUTELOC1_CTSLOC_LOC15 0x0000000FUL /**< Mode LOC15 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1852 #define _USART_ROUTELOC1_CTSLOC_LOC16 0x00000010UL /**< Mode LOC16 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1853 #define _USART_ROUTELOC1_CTSLOC_LOC17 0x00000011UL /**< Mode LOC17 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1854 #define _USART_ROUTELOC1_CTSLOC_LOC18 0x00000012UL /**< Mode LOC18 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1855 #define _USART_ROUTELOC1_CTSLOC_LOC19 0x00000013UL /**< Mode LOC19 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1856 #define _USART_ROUTELOC1_CTSLOC_LOC20 0x00000014UL /**< Mode LOC20 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1857 #define _USART_ROUTELOC1_CTSLOC_LOC21 0x00000015UL /**< Mode LOC21 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1858 #define _USART_ROUTELOC1_CTSLOC_LOC22 0x00000016UL /**< Mode LOC22 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1859 #define _USART_ROUTELOC1_CTSLOC_LOC23 0x00000017UL /**< Mode LOC23 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1860 #define _USART_ROUTELOC1_CTSLOC_LOC24 0x00000018UL /**< Mode LOC24 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1861 #define _USART_ROUTELOC1_CTSLOC_LOC25 0x00000019UL /**< Mode LOC25 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1862 #define _USART_ROUTELOC1_CTSLOC_LOC26 0x0000001AUL /**< Mode LOC26 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1863 #define _USART_ROUTELOC1_CTSLOC_LOC27 0x0000001BUL /**< Mode LOC27 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1864 #define _USART_ROUTELOC1_CTSLOC_LOC28 0x0000001CUL /**< Mode LOC28 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1865 #define _USART_ROUTELOC1_CTSLOC_LOC29 0x0000001DUL /**< Mode LOC29 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1866 #define _USART_ROUTELOC1_CTSLOC_LOC30 0x0000001EUL /**< Mode LOC30 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1867 #define _USART_ROUTELOC1_CTSLOC_LOC31 0x0000001FUL /**< Mode LOC31 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1868 #define USART_ROUTELOC1_CTSLOC_LOC0 (_USART_ROUTELOC1_CTSLOC_LOC0 << 0) /**< Shifted mode LOC0 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1869 #define USART_ROUTELOC1_CTSLOC_DEFAULT (_USART_ROUTELOC1_CTSLOC_DEFAULT << 0) /**< Shifted mode DEFAULT for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1870 #define USART_ROUTELOC1_CTSLOC_LOC1 (_USART_ROUTELOC1_CTSLOC_LOC1 << 0) /**< Shifted mode LOC1 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1871 #define USART_ROUTELOC1_CTSLOC_LOC2 (_USART_ROUTELOC1_CTSLOC_LOC2 << 0) /**< Shifted mode LOC2 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1872 #define USART_ROUTELOC1_CTSLOC_LOC3 (_USART_ROUTELOC1_CTSLOC_LOC3 << 0) /**< Shifted mode LOC3 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1873 #define USART_ROUTELOC1_CTSLOC_LOC4 (_USART_ROUTELOC1_CTSLOC_LOC4 << 0) /**< Shifted mode LOC4 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1874 #define USART_ROUTELOC1_CTSLOC_LOC5 (_USART_ROUTELOC1_CTSLOC_LOC5 << 0) /**< Shifted mode LOC5 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1875 #define USART_ROUTELOC1_CTSLOC_LOC6 (_USART_ROUTELOC1_CTSLOC_LOC6 << 0) /**< Shifted mode LOC6 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1876 #define USART_ROUTELOC1_CTSLOC_LOC7 (_USART_ROUTELOC1_CTSLOC_LOC7 << 0) /**< Shifted mode LOC7 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1877 #define USART_ROUTELOC1_CTSLOC_LOC8 (_USART_ROUTELOC1_CTSLOC_LOC8 << 0) /**< Shifted mode LOC8 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1878 #define USART_ROUTELOC1_CTSLOC_LOC9 (_USART_ROUTELOC1_CTSLOC_LOC9 << 0) /**< Shifted mode LOC9 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1879 #define USART_ROUTELOC1_CTSLOC_LOC10 (_USART_ROUTELOC1_CTSLOC_LOC10 << 0) /**< Shifted mode LOC10 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1880 #define USART_ROUTELOC1_CTSLOC_LOC11 (_USART_ROUTELOC1_CTSLOC_LOC11 << 0) /**< Shifted mode LOC11 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1881 #define USART_ROUTELOC1_CTSLOC_LOC12 (_USART_ROUTELOC1_CTSLOC_LOC12 << 0) /**< Shifted mode LOC12 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1882 #define USART_ROUTELOC1_CTSLOC_LOC13 (_USART_ROUTELOC1_CTSLOC_LOC13 << 0) /**< Shifted mode LOC13 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1883 #define USART_ROUTELOC1_CTSLOC_LOC14 (_USART_ROUTELOC1_CTSLOC_LOC14 << 0) /**< Shifted mode LOC14 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1884 #define USART_ROUTELOC1_CTSLOC_LOC15 (_USART_ROUTELOC1_CTSLOC_LOC15 << 0) /**< Shifted mode LOC15 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1885 #define USART_ROUTELOC1_CTSLOC_LOC16 (_USART_ROUTELOC1_CTSLOC_LOC16 << 0) /**< Shifted mode LOC16 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1886 #define USART_ROUTELOC1_CTSLOC_LOC17 (_USART_ROUTELOC1_CTSLOC_LOC17 << 0) /**< Shifted mode LOC17 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1887 #define USART_ROUTELOC1_CTSLOC_LOC18 (_USART_ROUTELOC1_CTSLOC_LOC18 << 0) /**< Shifted mode LOC18 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1888 #define USART_ROUTELOC1_CTSLOC_LOC19 (_USART_ROUTELOC1_CTSLOC_LOC19 << 0) /**< Shifted mode LOC19 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1889 #define USART_ROUTELOC1_CTSLOC_LOC20 (_USART_ROUTELOC1_CTSLOC_LOC20 << 0) /**< Shifted mode LOC20 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1890 #define USART_ROUTELOC1_CTSLOC_LOC21 (_USART_ROUTELOC1_CTSLOC_LOC21 << 0) /**< Shifted mode LOC21 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1891 #define USART_ROUTELOC1_CTSLOC_LOC22 (_USART_ROUTELOC1_CTSLOC_LOC22 << 0) /**< Shifted mode LOC22 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1892 #define USART_ROUTELOC1_CTSLOC_LOC23 (_USART_ROUTELOC1_CTSLOC_LOC23 << 0) /**< Shifted mode LOC23 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1893 #define USART_ROUTELOC1_CTSLOC_LOC24 (_USART_ROUTELOC1_CTSLOC_LOC24 << 0) /**< Shifted mode LOC24 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1894 #define USART_ROUTELOC1_CTSLOC_LOC25 (_USART_ROUTELOC1_CTSLOC_LOC25 << 0) /**< Shifted mode LOC25 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1895 #define USART_ROUTELOC1_CTSLOC_LOC26 (_USART_ROUTELOC1_CTSLOC_LOC26 << 0) /**< Shifted mode LOC26 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1896 #define USART_ROUTELOC1_CTSLOC_LOC27 (_USART_ROUTELOC1_CTSLOC_LOC27 << 0) /**< Shifted mode LOC27 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1897 #define USART_ROUTELOC1_CTSLOC_LOC28 (_USART_ROUTELOC1_CTSLOC_LOC28 << 0) /**< Shifted mode LOC28 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1898 #define USART_ROUTELOC1_CTSLOC_LOC29 (_USART_ROUTELOC1_CTSLOC_LOC29 << 0) /**< Shifted mode LOC29 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1899 #define USART_ROUTELOC1_CTSLOC_LOC30 (_USART_ROUTELOC1_CTSLOC_LOC30 << 0) /**< Shifted mode LOC30 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1900 #define USART_ROUTELOC1_CTSLOC_LOC31 (_USART_ROUTELOC1_CTSLOC_LOC31 << 0) /**< Shifted mode LOC31 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1901 #define _USART_ROUTELOC1_RTSLOC_SHIFT 8 /**< Shift value for USART_RTSLOC */
Anna Bridge 142:4eea097334d6 1902 #define _USART_ROUTELOC1_RTSLOC_MASK 0x1F00UL /**< Bit mask for USART_RTSLOC */
Anna Bridge 142:4eea097334d6 1903 #define _USART_ROUTELOC1_RTSLOC_LOC0 0x00000000UL /**< Mode LOC0 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1904 #define _USART_ROUTELOC1_RTSLOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1905 #define _USART_ROUTELOC1_RTSLOC_LOC1 0x00000001UL /**< Mode LOC1 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1906 #define _USART_ROUTELOC1_RTSLOC_LOC2 0x00000002UL /**< Mode LOC2 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1907 #define _USART_ROUTELOC1_RTSLOC_LOC3 0x00000003UL /**< Mode LOC3 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1908 #define _USART_ROUTELOC1_RTSLOC_LOC4 0x00000004UL /**< Mode LOC4 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1909 #define _USART_ROUTELOC1_RTSLOC_LOC5 0x00000005UL /**< Mode LOC5 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1910 #define _USART_ROUTELOC1_RTSLOC_LOC6 0x00000006UL /**< Mode LOC6 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1911 #define _USART_ROUTELOC1_RTSLOC_LOC7 0x00000007UL /**< Mode LOC7 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1912 #define _USART_ROUTELOC1_RTSLOC_LOC8 0x00000008UL /**< Mode LOC8 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1913 #define _USART_ROUTELOC1_RTSLOC_LOC9 0x00000009UL /**< Mode LOC9 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1914 #define _USART_ROUTELOC1_RTSLOC_LOC10 0x0000000AUL /**< Mode LOC10 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1915 #define _USART_ROUTELOC1_RTSLOC_LOC11 0x0000000BUL /**< Mode LOC11 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1916 #define _USART_ROUTELOC1_RTSLOC_LOC12 0x0000000CUL /**< Mode LOC12 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1917 #define _USART_ROUTELOC1_RTSLOC_LOC13 0x0000000DUL /**< Mode LOC13 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1918 #define _USART_ROUTELOC1_RTSLOC_LOC14 0x0000000EUL /**< Mode LOC14 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1919 #define _USART_ROUTELOC1_RTSLOC_LOC15 0x0000000FUL /**< Mode LOC15 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1920 #define _USART_ROUTELOC1_RTSLOC_LOC16 0x00000010UL /**< Mode LOC16 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1921 #define _USART_ROUTELOC1_RTSLOC_LOC17 0x00000011UL /**< Mode LOC17 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1922 #define _USART_ROUTELOC1_RTSLOC_LOC18 0x00000012UL /**< Mode LOC18 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1923 #define _USART_ROUTELOC1_RTSLOC_LOC19 0x00000013UL /**< Mode LOC19 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1924 #define _USART_ROUTELOC1_RTSLOC_LOC20 0x00000014UL /**< Mode LOC20 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1925 #define _USART_ROUTELOC1_RTSLOC_LOC21 0x00000015UL /**< Mode LOC21 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1926 #define _USART_ROUTELOC1_RTSLOC_LOC22 0x00000016UL /**< Mode LOC22 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1927 #define _USART_ROUTELOC1_RTSLOC_LOC23 0x00000017UL /**< Mode LOC23 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1928 #define _USART_ROUTELOC1_RTSLOC_LOC24 0x00000018UL /**< Mode LOC24 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1929 #define _USART_ROUTELOC1_RTSLOC_LOC25 0x00000019UL /**< Mode LOC25 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1930 #define _USART_ROUTELOC1_RTSLOC_LOC26 0x0000001AUL /**< Mode LOC26 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1931 #define _USART_ROUTELOC1_RTSLOC_LOC27 0x0000001BUL /**< Mode LOC27 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1932 #define _USART_ROUTELOC1_RTSLOC_LOC28 0x0000001CUL /**< Mode LOC28 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1933 #define _USART_ROUTELOC1_RTSLOC_LOC29 0x0000001DUL /**< Mode LOC29 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1934 #define _USART_ROUTELOC1_RTSLOC_LOC30 0x0000001EUL /**< Mode LOC30 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1935 #define _USART_ROUTELOC1_RTSLOC_LOC31 0x0000001FUL /**< Mode LOC31 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1936 #define USART_ROUTELOC1_RTSLOC_LOC0 (_USART_ROUTELOC1_RTSLOC_LOC0 << 8) /**< Shifted mode LOC0 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1937 #define USART_ROUTELOC1_RTSLOC_DEFAULT (_USART_ROUTELOC1_RTSLOC_DEFAULT << 8) /**< Shifted mode DEFAULT for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1938 #define USART_ROUTELOC1_RTSLOC_LOC1 (_USART_ROUTELOC1_RTSLOC_LOC1 << 8) /**< Shifted mode LOC1 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1939 #define USART_ROUTELOC1_RTSLOC_LOC2 (_USART_ROUTELOC1_RTSLOC_LOC2 << 8) /**< Shifted mode LOC2 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1940 #define USART_ROUTELOC1_RTSLOC_LOC3 (_USART_ROUTELOC1_RTSLOC_LOC3 << 8) /**< Shifted mode LOC3 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1941 #define USART_ROUTELOC1_RTSLOC_LOC4 (_USART_ROUTELOC1_RTSLOC_LOC4 << 8) /**< Shifted mode LOC4 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1942 #define USART_ROUTELOC1_RTSLOC_LOC5 (_USART_ROUTELOC1_RTSLOC_LOC5 << 8) /**< Shifted mode LOC5 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1943 #define USART_ROUTELOC1_RTSLOC_LOC6 (_USART_ROUTELOC1_RTSLOC_LOC6 << 8) /**< Shifted mode LOC6 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1944 #define USART_ROUTELOC1_RTSLOC_LOC7 (_USART_ROUTELOC1_RTSLOC_LOC7 << 8) /**< Shifted mode LOC7 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1945 #define USART_ROUTELOC1_RTSLOC_LOC8 (_USART_ROUTELOC1_RTSLOC_LOC8 << 8) /**< Shifted mode LOC8 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1946 #define USART_ROUTELOC1_RTSLOC_LOC9 (_USART_ROUTELOC1_RTSLOC_LOC9 << 8) /**< Shifted mode LOC9 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1947 #define USART_ROUTELOC1_RTSLOC_LOC10 (_USART_ROUTELOC1_RTSLOC_LOC10 << 8) /**< Shifted mode LOC10 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1948 #define USART_ROUTELOC1_RTSLOC_LOC11 (_USART_ROUTELOC1_RTSLOC_LOC11 << 8) /**< Shifted mode LOC11 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1949 #define USART_ROUTELOC1_RTSLOC_LOC12 (_USART_ROUTELOC1_RTSLOC_LOC12 << 8) /**< Shifted mode LOC12 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1950 #define USART_ROUTELOC1_RTSLOC_LOC13 (_USART_ROUTELOC1_RTSLOC_LOC13 << 8) /**< Shifted mode LOC13 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1951 #define USART_ROUTELOC1_RTSLOC_LOC14 (_USART_ROUTELOC1_RTSLOC_LOC14 << 8) /**< Shifted mode LOC14 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1952 #define USART_ROUTELOC1_RTSLOC_LOC15 (_USART_ROUTELOC1_RTSLOC_LOC15 << 8) /**< Shifted mode LOC15 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1953 #define USART_ROUTELOC1_RTSLOC_LOC16 (_USART_ROUTELOC1_RTSLOC_LOC16 << 8) /**< Shifted mode LOC16 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1954 #define USART_ROUTELOC1_RTSLOC_LOC17 (_USART_ROUTELOC1_RTSLOC_LOC17 << 8) /**< Shifted mode LOC17 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1955 #define USART_ROUTELOC1_RTSLOC_LOC18 (_USART_ROUTELOC1_RTSLOC_LOC18 << 8) /**< Shifted mode LOC18 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1956 #define USART_ROUTELOC1_RTSLOC_LOC19 (_USART_ROUTELOC1_RTSLOC_LOC19 << 8) /**< Shifted mode LOC19 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1957 #define USART_ROUTELOC1_RTSLOC_LOC20 (_USART_ROUTELOC1_RTSLOC_LOC20 << 8) /**< Shifted mode LOC20 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1958 #define USART_ROUTELOC1_RTSLOC_LOC21 (_USART_ROUTELOC1_RTSLOC_LOC21 << 8) /**< Shifted mode LOC21 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1959 #define USART_ROUTELOC1_RTSLOC_LOC22 (_USART_ROUTELOC1_RTSLOC_LOC22 << 8) /**< Shifted mode LOC22 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1960 #define USART_ROUTELOC1_RTSLOC_LOC23 (_USART_ROUTELOC1_RTSLOC_LOC23 << 8) /**< Shifted mode LOC23 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1961 #define USART_ROUTELOC1_RTSLOC_LOC24 (_USART_ROUTELOC1_RTSLOC_LOC24 << 8) /**< Shifted mode LOC24 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1962 #define USART_ROUTELOC1_RTSLOC_LOC25 (_USART_ROUTELOC1_RTSLOC_LOC25 << 8) /**< Shifted mode LOC25 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1963 #define USART_ROUTELOC1_RTSLOC_LOC26 (_USART_ROUTELOC1_RTSLOC_LOC26 << 8) /**< Shifted mode LOC26 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1964 #define USART_ROUTELOC1_RTSLOC_LOC27 (_USART_ROUTELOC1_RTSLOC_LOC27 << 8) /**< Shifted mode LOC27 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1965 #define USART_ROUTELOC1_RTSLOC_LOC28 (_USART_ROUTELOC1_RTSLOC_LOC28 << 8) /**< Shifted mode LOC28 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1966 #define USART_ROUTELOC1_RTSLOC_LOC29 (_USART_ROUTELOC1_RTSLOC_LOC29 << 8) /**< Shifted mode LOC29 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1967 #define USART_ROUTELOC1_RTSLOC_LOC30 (_USART_ROUTELOC1_RTSLOC_LOC30 << 8) /**< Shifted mode LOC30 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1968 #define USART_ROUTELOC1_RTSLOC_LOC31 (_USART_ROUTELOC1_RTSLOC_LOC31 << 8) /**< Shifted mode LOC31 for USART_ROUTELOC1 */
Anna Bridge 142:4eea097334d6 1969
Anna Bridge 142:4eea097334d6 1970 /** @} End of group EFR32MG1P_USART */
Anna Bridge 142:4eea097334d6 1971 /** @} End of group Parts */
Anna Bridge 142:4eea097334d6 1972