The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 08 11:45:42 2018 +0000
Revision:
171:3a7713b1edbc
Parent:
TARGET_DISCO_L475VG_IOT01A/TARGET_STM/TARGET_STM32L4/device/stm32l4xx_ll_crs.h@161:aa5281ff4a02
mbed library. Release version 164

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 145:64910690c574 1 /**
AnnaBridge 145:64910690c574 2 ******************************************************************************
AnnaBridge 145:64910690c574 3 * @file stm32l4xx_ll_crs.h
AnnaBridge 145:64910690c574 4 * @author MCD Application Team
AnnaBridge 145:64910690c574 5 * @brief Header file of CRS LL module.
AnnaBridge 145:64910690c574 6 ******************************************************************************
AnnaBridge 145:64910690c574 7 * @attention
AnnaBridge 145:64910690c574 8 *
AnnaBridge 145:64910690c574 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 145:64910690c574 10 *
AnnaBridge 145:64910690c574 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 145:64910690c574 12 * are permitted provided that the following conditions are met:
AnnaBridge 145:64910690c574 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 145:64910690c574 14 * this list of conditions and the following disclaimer.
AnnaBridge 145:64910690c574 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 145:64910690c574 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 145:64910690c574 17 * and/or other materials provided with the distribution.
AnnaBridge 145:64910690c574 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 145:64910690c574 19 * may be used to endorse or promote products derived from this software
AnnaBridge 145:64910690c574 20 * without specific prior written permission.
AnnaBridge 145:64910690c574 21 *
AnnaBridge 145:64910690c574 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 145:64910690c574 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 145:64910690c574 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 145:64910690c574 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 145:64910690c574 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 145:64910690c574 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 145:64910690c574 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 145:64910690c574 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 145:64910690c574 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 145:64910690c574 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 145:64910690c574 32 *
AnnaBridge 145:64910690c574 33 ******************************************************************************
AnnaBridge 145:64910690c574 34 */
AnnaBridge 145:64910690c574 35
AnnaBridge 145:64910690c574 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 145:64910690c574 37 #ifndef __STM32L4xx_LL_CRS_H
AnnaBridge 145:64910690c574 38 #define __STM32L4xx_LL_CRS_H
AnnaBridge 145:64910690c574 39
AnnaBridge 145:64910690c574 40 #ifdef __cplusplus
AnnaBridge 145:64910690c574 41 extern "C" {
AnnaBridge 145:64910690c574 42 #endif
AnnaBridge 145:64910690c574 43
AnnaBridge 145:64910690c574 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 145:64910690c574 45 #include "stm32l4xx.h"
AnnaBridge 145:64910690c574 46
AnnaBridge 145:64910690c574 47 /** @addtogroup STM32L4xx_LL_Driver
AnnaBridge 145:64910690c574 48 * @{
AnnaBridge 145:64910690c574 49 */
AnnaBridge 145:64910690c574 50
AnnaBridge 145:64910690c574 51 #if defined(CRS)
AnnaBridge 145:64910690c574 52
AnnaBridge 145:64910690c574 53 /** @defgroup CRS_LL CRS
AnnaBridge 145:64910690c574 54 * @{
AnnaBridge 145:64910690c574 55 */
AnnaBridge 145:64910690c574 56
AnnaBridge 145:64910690c574 57 /* Private types -------------------------------------------------------------*/
AnnaBridge 145:64910690c574 58 /* Private variables ---------------------------------------------------------*/
AnnaBridge 145:64910690c574 59 /* Private constants ---------------------------------------------------------*/
AnnaBridge 145:64910690c574 60 /* Private macros ------------------------------------------------------------*/
AnnaBridge 145:64910690c574 61
AnnaBridge 145:64910690c574 62 /* Exported types ------------------------------------------------------------*/
AnnaBridge 145:64910690c574 63 /* Exported constants --------------------------------------------------------*/
AnnaBridge 145:64910690c574 64 /** @defgroup CRS_LL_Exported_Constants CRS Exported Constants
AnnaBridge 145:64910690c574 65 * @{
AnnaBridge 145:64910690c574 66 */
AnnaBridge 145:64910690c574 67
AnnaBridge 145:64910690c574 68 /** @defgroup CRS_LL_EC_GET_FLAG Get Flags Defines
AnnaBridge 145:64910690c574 69 * @brief Flags defines which can be used with LL_CRS_ReadReg function
AnnaBridge 145:64910690c574 70 * @{
AnnaBridge 145:64910690c574 71 */
AnnaBridge 145:64910690c574 72 #define LL_CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF
AnnaBridge 145:64910690c574 73 #define LL_CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF
AnnaBridge 145:64910690c574 74 #define LL_CRS_ISR_ERRF CRS_ISR_ERRF
AnnaBridge 145:64910690c574 75 #define LL_CRS_ISR_ESYNCF CRS_ISR_ESYNCF
AnnaBridge 145:64910690c574 76 #define LL_CRS_ISR_SYNCERR CRS_ISR_SYNCERR
AnnaBridge 145:64910690c574 77 #define LL_CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS
AnnaBridge 145:64910690c574 78 #define LL_CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF
AnnaBridge 145:64910690c574 79 /**
AnnaBridge 145:64910690c574 80 * @}
AnnaBridge 145:64910690c574 81 */
AnnaBridge 145:64910690c574 82
AnnaBridge 145:64910690c574 83 /** @defgroup CRS_LL_EC_IT IT Defines
AnnaBridge 145:64910690c574 84 * @brief IT defines which can be used with LL_CRS_ReadReg and LL_CRS_WriteReg functions
AnnaBridge 145:64910690c574 85 * @{
AnnaBridge 145:64910690c574 86 */
AnnaBridge 145:64910690c574 87 #define LL_CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE
AnnaBridge 145:64910690c574 88 #define LL_CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE
AnnaBridge 145:64910690c574 89 #define LL_CRS_CR_ERRIE CRS_CR_ERRIE
AnnaBridge 145:64910690c574 90 #define LL_CRS_CR_ESYNCIE CRS_CR_ESYNCIE
AnnaBridge 145:64910690c574 91 /**
AnnaBridge 145:64910690c574 92 * @}
AnnaBridge 145:64910690c574 93 */
AnnaBridge 145:64910690c574 94
AnnaBridge 145:64910690c574 95 /** @defgroup CRS_LL_EC_SYNC_DIV Synchronization Signal Divider
AnnaBridge 145:64910690c574 96 * @{
AnnaBridge 145:64910690c574 97 */
AnnaBridge 145:64910690c574 98 #define LL_CRS_SYNC_DIV_1 ((uint32_t)0x00U) /*!< Synchro Signal not divided (default) */
AnnaBridge 145:64910690c574 99 #define LL_CRS_SYNC_DIV_2 CRS_CFGR_SYNCDIV_0 /*!< Synchro Signal divided by 2 */
AnnaBridge 145:64910690c574 100 #define LL_CRS_SYNC_DIV_4 CRS_CFGR_SYNCDIV_1 /*!< Synchro Signal divided by 4 */
AnnaBridge 145:64910690c574 101 #define LL_CRS_SYNC_DIV_8 (CRS_CFGR_SYNCDIV_1 | CRS_CFGR_SYNCDIV_0) /*!< Synchro Signal divided by 8 */
AnnaBridge 145:64910690c574 102 #define LL_CRS_SYNC_DIV_16 CRS_CFGR_SYNCDIV_2 /*!< Synchro Signal divided by 16 */
AnnaBridge 145:64910690c574 103 #define LL_CRS_SYNC_DIV_32 (CRS_CFGR_SYNCDIV_2 | CRS_CFGR_SYNCDIV_0) /*!< Synchro Signal divided by 32 */
AnnaBridge 145:64910690c574 104 #define LL_CRS_SYNC_DIV_64 (CRS_CFGR_SYNCDIV_2 | CRS_CFGR_SYNCDIV_1) /*!< Synchro Signal divided by 64 */
AnnaBridge 145:64910690c574 105 #define LL_CRS_SYNC_DIV_128 CRS_CFGR_SYNCDIV /*!< Synchro Signal divided by 128 */
AnnaBridge 145:64910690c574 106 /**
AnnaBridge 145:64910690c574 107 * @}
AnnaBridge 145:64910690c574 108 */
AnnaBridge 145:64910690c574 109
AnnaBridge 145:64910690c574 110 /** @defgroup CRS_LL_EC_SYNC_SOURCE Synchronization Signal Source
AnnaBridge 145:64910690c574 111 * @{
AnnaBridge 145:64910690c574 112 */
AnnaBridge 145:64910690c574 113 #define LL_CRS_SYNC_SOURCE_GPIO ((uint32_t)0x00U) /*!< Synchro Signal soucre GPIO */
AnnaBridge 145:64910690c574 114 #define LL_CRS_SYNC_SOURCE_LSE CRS_CFGR_SYNCSRC_0 /*!< Synchro Signal source LSE */
AnnaBridge 145:64910690c574 115 #define LL_CRS_SYNC_SOURCE_USB CRS_CFGR_SYNCSRC_1 /*!< Synchro Signal source USB SOF (default)*/
AnnaBridge 145:64910690c574 116 /**
AnnaBridge 145:64910690c574 117 * @}
AnnaBridge 145:64910690c574 118 */
AnnaBridge 145:64910690c574 119
AnnaBridge 145:64910690c574 120 /** @defgroup CRS_LL_EC_SYNC_POLARITY Synchronization Signal Polarity
AnnaBridge 145:64910690c574 121 * @{
AnnaBridge 145:64910690c574 122 */
AnnaBridge 145:64910690c574 123 #define LL_CRS_SYNC_POLARITY_RISING ((uint32_t)0x00U) /*!< Synchro Active on rising edge (default) */
AnnaBridge 145:64910690c574 124 #define LL_CRS_SYNC_POLARITY_FALLING CRS_CFGR_SYNCPOL /*!< Synchro Active on falling edge */
AnnaBridge 145:64910690c574 125 /**
AnnaBridge 145:64910690c574 126 * @}
AnnaBridge 145:64910690c574 127 */
AnnaBridge 145:64910690c574 128
AnnaBridge 145:64910690c574 129 /** @defgroup CRS_LL_EC_FREQERRORDIR Frequency Error Direction
AnnaBridge 145:64910690c574 130 * @{
AnnaBridge 145:64910690c574 131 */
AnnaBridge 145:64910690c574 132 #define LL_CRS_FREQ_ERROR_DIR_UP ((uint32_t)0x00U) /*!< Upcounting direction, the actual frequency is above the target */
AnnaBridge 145:64910690c574 133 #define LL_CRS_FREQ_ERROR_DIR_DOWN ((uint32_t)CRS_ISR_FEDIR) /*!< Downcounting direction, the actual frequency is below the target */
AnnaBridge 145:64910690c574 134 /**
AnnaBridge 145:64910690c574 135 * @}
AnnaBridge 145:64910690c574 136 */
AnnaBridge 145:64910690c574 137
AnnaBridge 145:64910690c574 138 /** @defgroup CRS_LL_EC_DEFAULTVALUES Default Values
AnnaBridge 145:64910690c574 139 * @{
AnnaBridge 145:64910690c574 140 */
AnnaBridge 145:64910690c574 141 /**
AnnaBridge 145:64910690c574 142 * @brief Reset value of the RELOAD field
AnnaBridge 145:64910690c574 143 * @note The reset value of the RELOAD field corresponds to a target frequency of 48 MHz
AnnaBridge 145:64910690c574 144 * and a synchronization signal frequency of 1 kHz (SOF signal from USB)
AnnaBridge 145:64910690c574 145 */
AnnaBridge 145:64910690c574 146 #define LL_CRS_RELOADVALUE_DEFAULT ((uint32_t)0xBB7FU)
AnnaBridge 145:64910690c574 147
AnnaBridge 145:64910690c574 148 /**
AnnaBridge 145:64910690c574 149 * @brief Reset value of Frequency error limit.
AnnaBridge 145:64910690c574 150 */
AnnaBridge 145:64910690c574 151 #define LL_CRS_ERRORLIMIT_DEFAULT ((uint32_t)0x22U)
AnnaBridge 145:64910690c574 152
AnnaBridge 145:64910690c574 153 /**
AnnaBridge 145:64910690c574 154 * @brief Reset value of the HSI48 Calibration field
AnnaBridge 145:64910690c574 155 * @note The default value is 32, which corresponds to the middle of the trimming interval.
AnnaBridge 145:64910690c574 156 * The trimming step is around 67 kHz between two consecutive TRIM steps.
AnnaBridge 145:64910690c574 157 * A higher TRIM value corresponds to a higher output frequency
AnnaBridge 145:64910690c574 158 */
AnnaBridge 145:64910690c574 159 #define LL_CRS_HSI48CALIBRATION_DEFAULT ((uint32_t)0x20U)
AnnaBridge 145:64910690c574 160 /**
AnnaBridge 145:64910690c574 161 * @}
AnnaBridge 145:64910690c574 162 */
AnnaBridge 145:64910690c574 163
AnnaBridge 145:64910690c574 164 /**
AnnaBridge 145:64910690c574 165 * @}
AnnaBridge 145:64910690c574 166 */
AnnaBridge 145:64910690c574 167
AnnaBridge 145:64910690c574 168 /* Exported macro ------------------------------------------------------------*/
AnnaBridge 145:64910690c574 169 /** @defgroup CRS_LL_Exported_Macros CRS Exported Macros
AnnaBridge 145:64910690c574 170 * @{
AnnaBridge 145:64910690c574 171 */
AnnaBridge 145:64910690c574 172
AnnaBridge 145:64910690c574 173 /** @defgroup CRS_LL_EM_WRITE_READ Common Write and read registers Macros
AnnaBridge 145:64910690c574 174 * @{
AnnaBridge 145:64910690c574 175 */
AnnaBridge 145:64910690c574 176
AnnaBridge 145:64910690c574 177 /**
AnnaBridge 145:64910690c574 178 * @brief Write a value in CRS register
AnnaBridge 145:64910690c574 179 * @param __INSTANCE__ CRS Instance
AnnaBridge 145:64910690c574 180 * @param __REG__ Register to be written
AnnaBridge 145:64910690c574 181 * @param __VALUE__ Value to be written in the register
AnnaBridge 145:64910690c574 182 * @retval None
AnnaBridge 145:64910690c574 183 */
AnnaBridge 145:64910690c574 184 #define LL_CRS_WriteReg(__INSTANCE__, __REG__, __VALUE__) WRITE_REG(__INSTANCE__->__REG__, (__VALUE__))
AnnaBridge 145:64910690c574 185
AnnaBridge 145:64910690c574 186 /**
AnnaBridge 145:64910690c574 187 * @brief Read a value in CRS register
AnnaBridge 145:64910690c574 188 * @param __INSTANCE__ CRS Instance
AnnaBridge 145:64910690c574 189 * @param __REG__ Register to be read
AnnaBridge 145:64910690c574 190 * @retval Register value
AnnaBridge 145:64910690c574 191 */
AnnaBridge 145:64910690c574 192 #define LL_CRS_ReadReg(__INSTANCE__, __REG__) READ_REG(__INSTANCE__->__REG__)
AnnaBridge 145:64910690c574 193 /**
AnnaBridge 145:64910690c574 194 * @}
AnnaBridge 145:64910690c574 195 */
AnnaBridge 145:64910690c574 196
AnnaBridge 145:64910690c574 197 /** @defgroup CRS_LL_EM_Exported_Macros_Calculate_Reload Exported_Macros_Calculate_Reload
AnnaBridge 145:64910690c574 198 * @{
AnnaBridge 145:64910690c574 199 */
AnnaBridge 145:64910690c574 200
AnnaBridge 145:64910690c574 201 /**
AnnaBridge 145:64910690c574 202 * @brief Macro to calculate reload value to be set in CRS register according to target and sync frequencies
AnnaBridge 145:64910690c574 203 * @note The RELOAD value should be selected according to the ratio between
AnnaBridge 145:64910690c574 204 * the target frequency and the frequency of the synchronization source after
AnnaBridge 145:64910690c574 205 * prescaling. It is then decreased by one in order to reach the expected
AnnaBridge 145:64910690c574 206 * synchronization on the zero value. The formula is the following:
AnnaBridge 145:64910690c574 207 * RELOAD = (fTARGET / fSYNC) -1
AnnaBridge 145:64910690c574 208 * @param __FTARGET__ Target frequency (value in Hz)
AnnaBridge 145:64910690c574 209 * @param __FSYNC__ Synchronization signal frequency (value in Hz)
AnnaBridge 145:64910690c574 210 * @retval Reload value (in Hz)
AnnaBridge 145:64910690c574 211 */
AnnaBridge 145:64910690c574 212 #define __LL_CRS_CALC_CALCULATE_RELOADVALUE(__FTARGET__, __FSYNC__) (((__FTARGET__) / (__FSYNC__)) - 1U)
AnnaBridge 145:64910690c574 213
AnnaBridge 145:64910690c574 214 /**
AnnaBridge 145:64910690c574 215 * @}
AnnaBridge 145:64910690c574 216 */
AnnaBridge 145:64910690c574 217
AnnaBridge 145:64910690c574 218 /**
AnnaBridge 145:64910690c574 219 * @}
AnnaBridge 145:64910690c574 220 */
AnnaBridge 145:64910690c574 221
AnnaBridge 145:64910690c574 222 /* Exported functions --------------------------------------------------------*/
AnnaBridge 145:64910690c574 223 /** @defgroup CRS_LL_Exported_Functions CRS Exported Functions
AnnaBridge 145:64910690c574 224 * @{
AnnaBridge 145:64910690c574 225 */
AnnaBridge 145:64910690c574 226
AnnaBridge 145:64910690c574 227 /** @defgroup CRS_LL_EF_Configuration Configuration
AnnaBridge 145:64910690c574 228 * @{
AnnaBridge 145:64910690c574 229 */
AnnaBridge 145:64910690c574 230
AnnaBridge 145:64910690c574 231 /**
AnnaBridge 145:64910690c574 232 * @brief Enable Frequency error counter
AnnaBridge 145:64910690c574 233 * @note When this bit is set, the CRS_CFGR register is write-protected and cannot be modified
AnnaBridge 145:64910690c574 234 * @rmtoll CR CEN LL_CRS_EnableFreqErrorCounter
AnnaBridge 145:64910690c574 235 * @retval None
AnnaBridge 145:64910690c574 236 */
AnnaBridge 145:64910690c574 237 __STATIC_INLINE void LL_CRS_EnableFreqErrorCounter(void)
AnnaBridge 145:64910690c574 238 {
AnnaBridge 145:64910690c574 239 SET_BIT(CRS->CR, CRS_CR_CEN);
AnnaBridge 145:64910690c574 240 }
AnnaBridge 145:64910690c574 241
AnnaBridge 145:64910690c574 242 /**
AnnaBridge 145:64910690c574 243 * @brief Disable Frequency error counter
AnnaBridge 145:64910690c574 244 * @rmtoll CR CEN LL_CRS_DisableFreqErrorCounter
AnnaBridge 145:64910690c574 245 * @retval None
AnnaBridge 145:64910690c574 246 */
AnnaBridge 145:64910690c574 247 __STATIC_INLINE void LL_CRS_DisableFreqErrorCounter(void)
AnnaBridge 145:64910690c574 248 {
AnnaBridge 145:64910690c574 249 CLEAR_BIT(CRS->CR, CRS_CR_CEN);
AnnaBridge 145:64910690c574 250 }
AnnaBridge 145:64910690c574 251
AnnaBridge 145:64910690c574 252 /**
AnnaBridge 145:64910690c574 253 * @brief Check if Frequency error counter is enabled or not
AnnaBridge 145:64910690c574 254 * @rmtoll CR CEN LL_CRS_IsEnabledFreqErrorCounter
AnnaBridge 145:64910690c574 255 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 256 */
AnnaBridge 145:64910690c574 257 __STATIC_INLINE uint32_t LL_CRS_IsEnabledFreqErrorCounter(void)
AnnaBridge 145:64910690c574 258 {
AnnaBridge 145:64910690c574 259 return (READ_BIT(CRS->CR, CRS_CR_CEN) == (CRS_CR_CEN));
AnnaBridge 145:64910690c574 260 }
AnnaBridge 145:64910690c574 261
AnnaBridge 145:64910690c574 262 /**
AnnaBridge 145:64910690c574 263 * @brief Enable Automatic trimming counter
AnnaBridge 145:64910690c574 264 * @rmtoll CR AUTOTRIMEN LL_CRS_EnableAutoTrimming
AnnaBridge 145:64910690c574 265 * @retval None
AnnaBridge 145:64910690c574 266 */
AnnaBridge 145:64910690c574 267 __STATIC_INLINE void LL_CRS_EnableAutoTrimming(void)
AnnaBridge 145:64910690c574 268 {
AnnaBridge 145:64910690c574 269 SET_BIT(CRS->CR, CRS_CR_AUTOTRIMEN);
AnnaBridge 145:64910690c574 270 }
AnnaBridge 145:64910690c574 271
AnnaBridge 145:64910690c574 272 /**
AnnaBridge 145:64910690c574 273 * @brief Disable Automatic trimming counter
AnnaBridge 145:64910690c574 274 * @rmtoll CR AUTOTRIMEN LL_CRS_DisableAutoTrimming
AnnaBridge 145:64910690c574 275 * @retval None
AnnaBridge 145:64910690c574 276 */
AnnaBridge 145:64910690c574 277 __STATIC_INLINE void LL_CRS_DisableAutoTrimming(void)
AnnaBridge 145:64910690c574 278 {
AnnaBridge 145:64910690c574 279 CLEAR_BIT(CRS->CR, CRS_CR_AUTOTRIMEN);
AnnaBridge 145:64910690c574 280 }
AnnaBridge 145:64910690c574 281
AnnaBridge 145:64910690c574 282 /**
AnnaBridge 145:64910690c574 283 * @brief Check if Automatic trimming is enabled or not
AnnaBridge 145:64910690c574 284 * @rmtoll CR AUTOTRIMEN LL_CRS_IsEnabledAutoTrimming
AnnaBridge 145:64910690c574 285 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 286 */
AnnaBridge 145:64910690c574 287 __STATIC_INLINE uint32_t LL_CRS_IsEnabledAutoTrimming(void)
AnnaBridge 145:64910690c574 288 {
AnnaBridge 145:64910690c574 289 return (READ_BIT(CRS->CR, CRS_CR_AUTOTRIMEN) == (CRS_CR_AUTOTRIMEN));
AnnaBridge 145:64910690c574 290 }
AnnaBridge 145:64910690c574 291
AnnaBridge 145:64910690c574 292 /**
AnnaBridge 145:64910690c574 293 * @brief Set HSI48 oscillator smooth trimming
AnnaBridge 145:64910690c574 294 * @note When the AUTOTRIMEN bit is set, this field is controlled by hardware and is read-only
AnnaBridge 145:64910690c574 295 * @rmtoll CR TRIM LL_CRS_SetHSI48SmoothTrimming
AnnaBridge 145:64910690c574 296 * @param Value a number between Min_Data = 0 and Max_Data = 63
AnnaBridge 145:64910690c574 297 * @note Default value can be set thanks to @ref LL_CRS_HSI48CALIBRATION_DEFAULT
AnnaBridge 145:64910690c574 298 * @retval None
AnnaBridge 145:64910690c574 299 */
AnnaBridge 145:64910690c574 300 __STATIC_INLINE void LL_CRS_SetHSI48SmoothTrimming(uint32_t Value)
AnnaBridge 145:64910690c574 301 {
AnnaBridge 145:64910690c574 302 MODIFY_REG(CRS->CR, CRS_CR_TRIM, Value << CRS_CR_TRIM_Pos);
AnnaBridge 145:64910690c574 303 }
AnnaBridge 145:64910690c574 304
AnnaBridge 145:64910690c574 305 /**
AnnaBridge 145:64910690c574 306 * @brief Get HSI48 oscillator smooth trimming
AnnaBridge 145:64910690c574 307 * @rmtoll CR TRIM LL_CRS_GetHSI48SmoothTrimming
AnnaBridge 145:64910690c574 308 * @retval a number between Min_Data = 0 and Max_Data = 63
AnnaBridge 145:64910690c574 309 */
AnnaBridge 145:64910690c574 310 __STATIC_INLINE uint32_t LL_CRS_GetHSI48SmoothTrimming(void)
AnnaBridge 145:64910690c574 311 {
AnnaBridge 145:64910690c574 312 return (uint32_t)(READ_BIT(CRS->CR, CRS_CR_TRIM) >> CRS_CR_TRIM_Pos);
AnnaBridge 145:64910690c574 313 }
AnnaBridge 145:64910690c574 314
AnnaBridge 145:64910690c574 315 /**
AnnaBridge 145:64910690c574 316 * @brief Set counter reload value
AnnaBridge 145:64910690c574 317 * @rmtoll CFGR RELOAD LL_CRS_SetReloadCounter
AnnaBridge 145:64910690c574 318 * @param Value a number between Min_Data = 0 and Max_Data = 0xFFFF
AnnaBridge 145:64910690c574 319 * @note Default value can be set thanks to @ref LL_CRS_RELOADVALUE_DEFAULT
AnnaBridge 145:64910690c574 320 * Otherwise it can be calculated in using macro @ref __LL_CRS_CALC_CALCULATE_RELOADVALUE (_FTARGET_, _FSYNC_)
AnnaBridge 145:64910690c574 321 * @retval None
AnnaBridge 145:64910690c574 322 */
AnnaBridge 145:64910690c574 323 __STATIC_INLINE void LL_CRS_SetReloadCounter(uint32_t Value)
AnnaBridge 145:64910690c574 324 {
AnnaBridge 145:64910690c574 325 MODIFY_REG(CRS->CFGR, CRS_CFGR_RELOAD, Value);
AnnaBridge 145:64910690c574 326 }
AnnaBridge 145:64910690c574 327
AnnaBridge 145:64910690c574 328 /**
AnnaBridge 145:64910690c574 329 * @brief Get counter reload value
AnnaBridge 145:64910690c574 330 * @rmtoll CFGR RELOAD LL_CRS_GetReloadCounter
AnnaBridge 145:64910690c574 331 * @retval a number between Min_Data = 0 and Max_Data = 0xFFFF
AnnaBridge 145:64910690c574 332 */
AnnaBridge 145:64910690c574 333 __STATIC_INLINE uint32_t LL_CRS_GetReloadCounter(void)
AnnaBridge 145:64910690c574 334 {
AnnaBridge 145:64910690c574 335 return (uint32_t)(READ_BIT(CRS->CFGR, CRS_CFGR_RELOAD));
AnnaBridge 145:64910690c574 336 }
AnnaBridge 145:64910690c574 337
AnnaBridge 145:64910690c574 338 /**
AnnaBridge 145:64910690c574 339 * @brief Set frequency error limit
AnnaBridge 145:64910690c574 340 * @rmtoll CFGR FELIM LL_CRS_SetFreqErrorLimit
AnnaBridge 145:64910690c574 341 * @param Value a number between Min_Data = 0 and Max_Data = 255
AnnaBridge 145:64910690c574 342 * @note Default value can be set thanks to @ref LL_CRS_ERRORLIMIT_DEFAULT
AnnaBridge 145:64910690c574 343 * @retval None
AnnaBridge 145:64910690c574 344 */
AnnaBridge 145:64910690c574 345 __STATIC_INLINE void LL_CRS_SetFreqErrorLimit(uint32_t Value)
AnnaBridge 145:64910690c574 346 {
AnnaBridge 145:64910690c574 347 MODIFY_REG(CRS->CFGR, CRS_CFGR_FELIM, Value << CRS_CFGR_FELIM_Pos);
AnnaBridge 145:64910690c574 348 }
AnnaBridge 145:64910690c574 349
AnnaBridge 145:64910690c574 350 /**
AnnaBridge 145:64910690c574 351 * @brief Get frequency error limit
AnnaBridge 145:64910690c574 352 * @rmtoll CFGR FELIM LL_CRS_GetFreqErrorLimit
AnnaBridge 145:64910690c574 353 * @retval A number between Min_Data = 0 and Max_Data = 255
AnnaBridge 145:64910690c574 354 */
AnnaBridge 145:64910690c574 355 __STATIC_INLINE uint32_t LL_CRS_GetFreqErrorLimit(void)
AnnaBridge 145:64910690c574 356 {
AnnaBridge 145:64910690c574 357 return (uint32_t)(READ_BIT(CRS->CFGR, CRS_CFGR_FELIM) >> CRS_CFGR_FELIM_Pos);
AnnaBridge 145:64910690c574 358 }
AnnaBridge 145:64910690c574 359
AnnaBridge 145:64910690c574 360 /**
AnnaBridge 145:64910690c574 361 * @brief Set division factor for SYNC signal
AnnaBridge 145:64910690c574 362 * @rmtoll CFGR SYNCDIV LL_CRS_SetSyncDivider
AnnaBridge 145:64910690c574 363 * @param Divider This parameter can be one of the following values:
AnnaBridge 145:64910690c574 364 * @arg @ref LL_CRS_SYNC_DIV_1
AnnaBridge 145:64910690c574 365 * @arg @ref LL_CRS_SYNC_DIV_2
AnnaBridge 145:64910690c574 366 * @arg @ref LL_CRS_SYNC_DIV_4
AnnaBridge 145:64910690c574 367 * @arg @ref LL_CRS_SYNC_DIV_8
AnnaBridge 145:64910690c574 368 * @arg @ref LL_CRS_SYNC_DIV_16
AnnaBridge 145:64910690c574 369 * @arg @ref LL_CRS_SYNC_DIV_32
AnnaBridge 145:64910690c574 370 * @arg @ref LL_CRS_SYNC_DIV_64
AnnaBridge 145:64910690c574 371 * @arg @ref LL_CRS_SYNC_DIV_128
AnnaBridge 145:64910690c574 372 * @retval None
AnnaBridge 145:64910690c574 373 */
AnnaBridge 145:64910690c574 374 __STATIC_INLINE void LL_CRS_SetSyncDivider(uint32_t Divider)
AnnaBridge 145:64910690c574 375 {
AnnaBridge 145:64910690c574 376 MODIFY_REG(CRS->CFGR, CRS_CFGR_SYNCDIV, Divider);
AnnaBridge 145:64910690c574 377 }
AnnaBridge 145:64910690c574 378
AnnaBridge 145:64910690c574 379 /**
AnnaBridge 145:64910690c574 380 * @brief Get division factor for SYNC signal
AnnaBridge 145:64910690c574 381 * @rmtoll CFGR SYNCDIV LL_CRS_GetSyncDivider
AnnaBridge 145:64910690c574 382 * @retval Returned value can be one of the following values:
AnnaBridge 145:64910690c574 383 * @arg @ref LL_CRS_SYNC_DIV_1
AnnaBridge 145:64910690c574 384 * @arg @ref LL_CRS_SYNC_DIV_2
AnnaBridge 145:64910690c574 385 * @arg @ref LL_CRS_SYNC_DIV_4
AnnaBridge 145:64910690c574 386 * @arg @ref LL_CRS_SYNC_DIV_8
AnnaBridge 145:64910690c574 387 * @arg @ref LL_CRS_SYNC_DIV_16
AnnaBridge 145:64910690c574 388 * @arg @ref LL_CRS_SYNC_DIV_32
AnnaBridge 145:64910690c574 389 * @arg @ref LL_CRS_SYNC_DIV_64
AnnaBridge 145:64910690c574 390 * @arg @ref LL_CRS_SYNC_DIV_128
AnnaBridge 145:64910690c574 391 */
AnnaBridge 145:64910690c574 392 __STATIC_INLINE uint32_t LL_CRS_GetSyncDivider(void)
AnnaBridge 145:64910690c574 393 {
AnnaBridge 145:64910690c574 394 return (uint32_t)(READ_BIT(CRS->CFGR, CRS_CFGR_SYNCDIV));
AnnaBridge 145:64910690c574 395 }
AnnaBridge 145:64910690c574 396
AnnaBridge 145:64910690c574 397 /**
AnnaBridge 145:64910690c574 398 * @brief Set SYNC signal source
AnnaBridge 145:64910690c574 399 * @rmtoll CFGR SYNCSRC LL_CRS_SetSyncSignalSource
AnnaBridge 145:64910690c574 400 * @param Source This parameter can be one of the following values:
AnnaBridge 145:64910690c574 401 * @arg @ref LL_CRS_SYNC_SOURCE_GPIO
AnnaBridge 145:64910690c574 402 * @arg @ref LL_CRS_SYNC_SOURCE_LSE
AnnaBridge 145:64910690c574 403 * @arg @ref LL_CRS_SYNC_SOURCE_USB
AnnaBridge 145:64910690c574 404 * @retval None
AnnaBridge 145:64910690c574 405 */
AnnaBridge 145:64910690c574 406 __STATIC_INLINE void LL_CRS_SetSyncSignalSource(uint32_t Source)
AnnaBridge 145:64910690c574 407 {
AnnaBridge 145:64910690c574 408 MODIFY_REG(CRS->CFGR, CRS_CFGR_SYNCSRC, Source);
AnnaBridge 145:64910690c574 409 }
AnnaBridge 145:64910690c574 410
AnnaBridge 145:64910690c574 411 /**
AnnaBridge 145:64910690c574 412 * @brief Get SYNC signal source
AnnaBridge 145:64910690c574 413 * @rmtoll CFGR SYNCSRC LL_CRS_GetSyncSignalSource
AnnaBridge 145:64910690c574 414 * @retval Returned value can be one of the following values:
AnnaBridge 145:64910690c574 415 * @arg @ref LL_CRS_SYNC_SOURCE_GPIO
AnnaBridge 145:64910690c574 416 * @arg @ref LL_CRS_SYNC_SOURCE_LSE
AnnaBridge 145:64910690c574 417 * @arg @ref LL_CRS_SYNC_SOURCE_USB
AnnaBridge 145:64910690c574 418 */
AnnaBridge 145:64910690c574 419 __STATIC_INLINE uint32_t LL_CRS_GetSyncSignalSource(void)
AnnaBridge 145:64910690c574 420 {
AnnaBridge 145:64910690c574 421 return (uint32_t)(READ_BIT(CRS->CFGR, CRS_CFGR_SYNCSRC));
AnnaBridge 145:64910690c574 422 }
AnnaBridge 145:64910690c574 423
AnnaBridge 145:64910690c574 424 /**
AnnaBridge 145:64910690c574 425 * @brief Set input polarity for the SYNC signal source
AnnaBridge 145:64910690c574 426 * @rmtoll CFGR SYNCPOL LL_CRS_SetSyncPolarity
AnnaBridge 145:64910690c574 427 * @param Polarity This parameter can be one of the following values:
AnnaBridge 145:64910690c574 428 * @arg @ref LL_CRS_SYNC_POLARITY_RISING
AnnaBridge 145:64910690c574 429 * @arg @ref LL_CRS_SYNC_POLARITY_FALLING
AnnaBridge 145:64910690c574 430 * @retval None
AnnaBridge 145:64910690c574 431 */
AnnaBridge 145:64910690c574 432 __STATIC_INLINE void LL_CRS_SetSyncPolarity(uint32_t Polarity)
AnnaBridge 145:64910690c574 433 {
AnnaBridge 145:64910690c574 434 MODIFY_REG(CRS->CFGR, CRS_CFGR_SYNCPOL, Polarity);
AnnaBridge 145:64910690c574 435 }
AnnaBridge 145:64910690c574 436
AnnaBridge 145:64910690c574 437 /**
AnnaBridge 145:64910690c574 438 * @brief Get input polarity for the SYNC signal source
AnnaBridge 145:64910690c574 439 * @rmtoll CFGR SYNCPOL LL_CRS_GetSyncPolarity
AnnaBridge 145:64910690c574 440 * @retval Returned value can be one of the following values:
AnnaBridge 145:64910690c574 441 * @arg @ref LL_CRS_SYNC_POLARITY_RISING
AnnaBridge 145:64910690c574 442 * @arg @ref LL_CRS_SYNC_POLARITY_FALLING
AnnaBridge 145:64910690c574 443 */
AnnaBridge 145:64910690c574 444 __STATIC_INLINE uint32_t LL_CRS_GetSyncPolarity(void)
AnnaBridge 145:64910690c574 445 {
AnnaBridge 145:64910690c574 446 return (uint32_t)(READ_BIT(CRS->CFGR, CRS_CFGR_SYNCPOL));
AnnaBridge 145:64910690c574 447 }
AnnaBridge 145:64910690c574 448
AnnaBridge 145:64910690c574 449 /**
AnnaBridge 145:64910690c574 450 * @brief Configure CRS for the synchronization
AnnaBridge 145:64910690c574 451 * @rmtoll CR TRIM LL_CRS_ConfigSynchronization\n
AnnaBridge 145:64910690c574 452 * CFGR RELOAD LL_CRS_ConfigSynchronization\n
AnnaBridge 145:64910690c574 453 * CFGR FELIM LL_CRS_ConfigSynchronization\n
AnnaBridge 145:64910690c574 454 * CFGR SYNCDIV LL_CRS_ConfigSynchronization\n
AnnaBridge 145:64910690c574 455 * CFGR SYNCSRC LL_CRS_ConfigSynchronization\n
AnnaBridge 145:64910690c574 456 * CFGR SYNCPOL LL_CRS_ConfigSynchronization
AnnaBridge 145:64910690c574 457 * @param HSI48CalibrationValue a number between Min_Data = 0 and Max_Data = 63
AnnaBridge 145:64910690c574 458 * @param ErrorLimitValue a number between Min_Data = 0 and Max_Data = 0xFFFF
AnnaBridge 145:64910690c574 459 * @param ReloadValue a number between Min_Data = 0 and Max_Data = 255
AnnaBridge 145:64910690c574 460 * @param Settings This parameter can be a combination of the following values:
AnnaBridge 145:64910690c574 461 * @arg @ref LL_CRS_SYNC_DIV_1 or @ref LL_CRS_SYNC_DIV_2 or @ref LL_CRS_SYNC_DIV_4 or @ref LL_CRS_SYNC_DIV_8
AnnaBridge 145:64910690c574 462 * or @ref LL_CRS_SYNC_DIV_16 or @ref LL_CRS_SYNC_DIV_32 or @ref LL_CRS_SYNC_DIV_64 or @ref LL_CRS_SYNC_DIV_128
AnnaBridge 145:64910690c574 463 * @arg @ref LL_CRS_SYNC_SOURCE_GPIO or @ref LL_CRS_SYNC_SOURCE_LSE or @ref LL_CRS_SYNC_SOURCE_USB
AnnaBridge 145:64910690c574 464 * @arg @ref LL_CRS_SYNC_POLARITY_RISING or @ref LL_CRS_SYNC_POLARITY_FALLING
AnnaBridge 145:64910690c574 465 * @retval None
AnnaBridge 145:64910690c574 466 */
AnnaBridge 145:64910690c574 467 __STATIC_INLINE void LL_CRS_ConfigSynchronization(uint32_t HSI48CalibrationValue, uint32_t ErrorLimitValue, uint32_t ReloadValue, uint32_t Settings)
AnnaBridge 145:64910690c574 468 {
AnnaBridge 145:64910690c574 469 MODIFY_REG(CRS->CR, CRS_CR_TRIM, HSI48CalibrationValue);
AnnaBridge 145:64910690c574 470 MODIFY_REG(CRS->CFGR,
AnnaBridge 145:64910690c574 471 CRS_CFGR_RELOAD | CRS_CFGR_FELIM | CRS_CFGR_SYNCDIV | CRS_CFGR_SYNCSRC | CRS_CFGR_SYNCPOL,
AnnaBridge 145:64910690c574 472 ReloadValue | (ErrorLimitValue << CRS_CFGR_FELIM_Pos) | Settings);
AnnaBridge 145:64910690c574 473 }
AnnaBridge 145:64910690c574 474
AnnaBridge 145:64910690c574 475 /**
AnnaBridge 145:64910690c574 476 * @}
AnnaBridge 145:64910690c574 477 */
AnnaBridge 145:64910690c574 478
AnnaBridge 145:64910690c574 479 /** @defgroup CRS_LL_EF_CRS_Management CRS_Management
AnnaBridge 145:64910690c574 480 * @{
AnnaBridge 145:64910690c574 481 */
AnnaBridge 145:64910690c574 482
AnnaBridge 145:64910690c574 483 /**
AnnaBridge 145:64910690c574 484 * @brief Generate software SYNC event
AnnaBridge 145:64910690c574 485 * @rmtoll CR SWSYNC LL_CRS_GenerateEvent_SWSYNC
AnnaBridge 145:64910690c574 486 * @retval None
AnnaBridge 145:64910690c574 487 */
AnnaBridge 145:64910690c574 488 __STATIC_INLINE void LL_CRS_GenerateEvent_SWSYNC(void)
AnnaBridge 145:64910690c574 489 {
AnnaBridge 145:64910690c574 490 SET_BIT(CRS->CR, CRS_CR_SWSYNC);
AnnaBridge 145:64910690c574 491 }
AnnaBridge 145:64910690c574 492
AnnaBridge 145:64910690c574 493 /**
AnnaBridge 145:64910690c574 494 * @brief Get the frequency error direction latched in the time of the last
AnnaBridge 145:64910690c574 495 * SYNC event
AnnaBridge 145:64910690c574 496 * @rmtoll ISR FEDIR LL_CRS_GetFreqErrorDirection
AnnaBridge 145:64910690c574 497 * @retval Returned value can be one of the following values:
AnnaBridge 145:64910690c574 498 * @arg @ref LL_CRS_FREQ_ERROR_DIR_UP
AnnaBridge 145:64910690c574 499 * @arg @ref LL_CRS_FREQ_ERROR_DIR_DOWN
AnnaBridge 145:64910690c574 500 */
AnnaBridge 145:64910690c574 501 __STATIC_INLINE uint32_t LL_CRS_GetFreqErrorDirection(void)
AnnaBridge 145:64910690c574 502 {
AnnaBridge 145:64910690c574 503 return (uint32_t)(READ_BIT(CRS->ISR, CRS_ISR_FEDIR));
AnnaBridge 145:64910690c574 504 }
AnnaBridge 145:64910690c574 505
AnnaBridge 145:64910690c574 506 /**
AnnaBridge 145:64910690c574 507 * @brief Get the frequency error counter value latched in the time of the last SYNC event
AnnaBridge 145:64910690c574 508 * @rmtoll ISR FECAP LL_CRS_GetFreqErrorCapture
AnnaBridge 145:64910690c574 509 * @retval A number between Min_Data = 0x0000 and Max_Data = 0xFFFF
AnnaBridge 145:64910690c574 510 */
AnnaBridge 145:64910690c574 511 __STATIC_INLINE uint32_t LL_CRS_GetFreqErrorCapture(void)
AnnaBridge 145:64910690c574 512 {
AnnaBridge 145:64910690c574 513 return (uint32_t)(READ_BIT(CRS->ISR, CRS_ISR_FECAP) >> CRS_ISR_FECAP_Pos);
AnnaBridge 145:64910690c574 514 }
AnnaBridge 145:64910690c574 515
AnnaBridge 145:64910690c574 516 /**
AnnaBridge 145:64910690c574 517 * @}
AnnaBridge 145:64910690c574 518 */
AnnaBridge 145:64910690c574 519
AnnaBridge 145:64910690c574 520 /** @defgroup CRS_LL_EF_FLAG_Management FLAG_Management
AnnaBridge 145:64910690c574 521 * @{
AnnaBridge 145:64910690c574 522 */
AnnaBridge 145:64910690c574 523
AnnaBridge 145:64910690c574 524 /**
AnnaBridge 145:64910690c574 525 * @brief Check if SYNC event OK signal occurred or not
AnnaBridge 145:64910690c574 526 * @rmtoll ISR SYNCOKF LL_CRS_IsActiveFlag_SYNCOK
AnnaBridge 145:64910690c574 527 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 528 */
AnnaBridge 145:64910690c574 529 __STATIC_INLINE uint32_t LL_CRS_IsActiveFlag_SYNCOK(void)
AnnaBridge 145:64910690c574 530 {
AnnaBridge 145:64910690c574 531 return (READ_BIT(CRS->ISR, CRS_ISR_SYNCOKF) == (CRS_ISR_SYNCOKF));
AnnaBridge 145:64910690c574 532 }
AnnaBridge 145:64910690c574 533
AnnaBridge 145:64910690c574 534 /**
AnnaBridge 145:64910690c574 535 * @brief Check if SYNC warning signal occurred or not
AnnaBridge 145:64910690c574 536 * @rmtoll ISR SYNCWARNF LL_CRS_IsActiveFlag_SYNCWARN
AnnaBridge 145:64910690c574 537 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 538 */
AnnaBridge 145:64910690c574 539 __STATIC_INLINE uint32_t LL_CRS_IsActiveFlag_SYNCWARN(void)
AnnaBridge 145:64910690c574 540 {
AnnaBridge 145:64910690c574 541 return (READ_BIT(CRS->ISR, CRS_ISR_SYNCWARNF) == (CRS_ISR_SYNCWARNF));
AnnaBridge 145:64910690c574 542 }
AnnaBridge 145:64910690c574 543
AnnaBridge 145:64910690c574 544 /**
AnnaBridge 145:64910690c574 545 * @brief Check if Synchronization or trimming error signal occurred or not
AnnaBridge 145:64910690c574 546 * @rmtoll ISR ERRF LL_CRS_IsActiveFlag_ERR
AnnaBridge 145:64910690c574 547 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 548 */
AnnaBridge 145:64910690c574 549 __STATIC_INLINE uint32_t LL_CRS_IsActiveFlag_ERR(void)
AnnaBridge 145:64910690c574 550 {
AnnaBridge 145:64910690c574 551 return (READ_BIT(CRS->ISR, CRS_ISR_ERRF) == (CRS_ISR_ERRF));
AnnaBridge 145:64910690c574 552 }
AnnaBridge 145:64910690c574 553
AnnaBridge 145:64910690c574 554 /**
AnnaBridge 145:64910690c574 555 * @brief Check if Expected SYNC signal occurred or not
AnnaBridge 145:64910690c574 556 * @rmtoll ISR ESYNCF LL_CRS_IsActiveFlag_ESYNC
AnnaBridge 145:64910690c574 557 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 558 */
AnnaBridge 145:64910690c574 559 __STATIC_INLINE uint32_t LL_CRS_IsActiveFlag_ESYNC(void)
AnnaBridge 145:64910690c574 560 {
AnnaBridge 145:64910690c574 561 return (READ_BIT(CRS->ISR, CRS_ISR_ESYNCF) == (CRS_ISR_ESYNCF));
AnnaBridge 145:64910690c574 562 }
AnnaBridge 145:64910690c574 563
AnnaBridge 145:64910690c574 564 /**
AnnaBridge 145:64910690c574 565 * @brief Check if SYNC error signal occurred or not
AnnaBridge 145:64910690c574 566 * @rmtoll ISR SYNCERR LL_CRS_IsActiveFlag_SYNCERR
AnnaBridge 145:64910690c574 567 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 568 */
AnnaBridge 145:64910690c574 569 __STATIC_INLINE uint32_t LL_CRS_IsActiveFlag_SYNCERR(void)
AnnaBridge 145:64910690c574 570 {
AnnaBridge 145:64910690c574 571 return (READ_BIT(CRS->ISR, CRS_ISR_SYNCERR) == (CRS_ISR_SYNCERR));
AnnaBridge 145:64910690c574 572 }
AnnaBridge 145:64910690c574 573
AnnaBridge 145:64910690c574 574 /**
AnnaBridge 145:64910690c574 575 * @brief Check if SYNC missed error signal occurred or not
AnnaBridge 145:64910690c574 576 * @rmtoll ISR SYNCMISS LL_CRS_IsActiveFlag_SYNCMISS
AnnaBridge 145:64910690c574 577 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 578 */
AnnaBridge 145:64910690c574 579 __STATIC_INLINE uint32_t LL_CRS_IsActiveFlag_SYNCMISS(void)
AnnaBridge 145:64910690c574 580 {
AnnaBridge 145:64910690c574 581 return (READ_BIT(CRS->ISR, CRS_ISR_SYNCMISS) == (CRS_ISR_SYNCMISS));
AnnaBridge 145:64910690c574 582 }
AnnaBridge 145:64910690c574 583
AnnaBridge 145:64910690c574 584 /**
AnnaBridge 145:64910690c574 585 * @brief Check if Trimming overflow or underflow occurred or not
AnnaBridge 145:64910690c574 586 * @rmtoll ISR TRIMOVF LL_CRS_IsActiveFlag_TRIMOVF
AnnaBridge 145:64910690c574 587 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 588 */
AnnaBridge 145:64910690c574 589 __STATIC_INLINE uint32_t LL_CRS_IsActiveFlag_TRIMOVF(void)
AnnaBridge 145:64910690c574 590 {
AnnaBridge 145:64910690c574 591 return (READ_BIT(CRS->ISR, CRS_ISR_TRIMOVF) == (CRS_ISR_TRIMOVF));
AnnaBridge 145:64910690c574 592 }
AnnaBridge 145:64910690c574 593
AnnaBridge 145:64910690c574 594 /**
AnnaBridge 145:64910690c574 595 * @brief Clear the SYNC event OK flag
AnnaBridge 145:64910690c574 596 * @rmtoll ICR SYNCOKC LL_CRS_ClearFlag_SYNCOK
AnnaBridge 145:64910690c574 597 * @retval None
AnnaBridge 145:64910690c574 598 */
AnnaBridge 145:64910690c574 599 __STATIC_INLINE void LL_CRS_ClearFlag_SYNCOK(void)
AnnaBridge 145:64910690c574 600 {
AnnaBridge 145:64910690c574 601 WRITE_REG(CRS->ICR, CRS_ICR_SYNCOKC);
AnnaBridge 145:64910690c574 602 }
AnnaBridge 145:64910690c574 603
AnnaBridge 145:64910690c574 604 /**
AnnaBridge 145:64910690c574 605 * @brief Clear the SYNC warning flag
AnnaBridge 145:64910690c574 606 * @rmtoll ICR SYNCWARNC LL_CRS_ClearFlag_SYNCWARN
AnnaBridge 145:64910690c574 607 * @retval None
AnnaBridge 145:64910690c574 608 */
AnnaBridge 145:64910690c574 609 __STATIC_INLINE void LL_CRS_ClearFlag_SYNCWARN(void)
AnnaBridge 145:64910690c574 610 {
AnnaBridge 145:64910690c574 611 WRITE_REG(CRS->ICR, CRS_ICR_SYNCWARNC);
AnnaBridge 145:64910690c574 612 }
AnnaBridge 145:64910690c574 613
AnnaBridge 145:64910690c574 614 /**
AnnaBridge 145:64910690c574 615 * @brief Clear TRIMOVF, SYNCMISS and SYNCERR bits and consequently also
AnnaBridge 145:64910690c574 616 * the ERR flag
AnnaBridge 145:64910690c574 617 * @rmtoll ICR ERRC LL_CRS_ClearFlag_ERR
AnnaBridge 145:64910690c574 618 * @retval None
AnnaBridge 145:64910690c574 619 */
AnnaBridge 145:64910690c574 620 __STATIC_INLINE void LL_CRS_ClearFlag_ERR(void)
AnnaBridge 145:64910690c574 621 {
AnnaBridge 145:64910690c574 622 WRITE_REG(CRS->ICR, CRS_ICR_ERRC);
AnnaBridge 145:64910690c574 623 }
AnnaBridge 145:64910690c574 624
AnnaBridge 145:64910690c574 625 /**
AnnaBridge 145:64910690c574 626 * @brief Clear Expected SYNC flag
AnnaBridge 145:64910690c574 627 * @rmtoll ICR ESYNCC LL_CRS_ClearFlag_ESYNC
AnnaBridge 145:64910690c574 628 * @retval None
AnnaBridge 145:64910690c574 629 */
AnnaBridge 145:64910690c574 630 __STATIC_INLINE void LL_CRS_ClearFlag_ESYNC(void)
AnnaBridge 145:64910690c574 631 {
AnnaBridge 145:64910690c574 632 WRITE_REG(CRS->ICR, CRS_ICR_ESYNCC);
AnnaBridge 145:64910690c574 633 }
AnnaBridge 145:64910690c574 634
AnnaBridge 145:64910690c574 635 /**
AnnaBridge 145:64910690c574 636 * @}
AnnaBridge 145:64910690c574 637 */
AnnaBridge 145:64910690c574 638
AnnaBridge 145:64910690c574 639 /** @defgroup CRS_LL_EF_IT_Management IT_Management
AnnaBridge 145:64910690c574 640 * @{
AnnaBridge 145:64910690c574 641 */
AnnaBridge 145:64910690c574 642
AnnaBridge 145:64910690c574 643 /**
AnnaBridge 145:64910690c574 644 * @brief Enable SYNC event OK interrupt
AnnaBridge 145:64910690c574 645 * @rmtoll CR SYNCOKIE LL_CRS_EnableIT_SYNCOK
AnnaBridge 145:64910690c574 646 * @retval None
AnnaBridge 145:64910690c574 647 */
AnnaBridge 145:64910690c574 648 __STATIC_INLINE void LL_CRS_EnableIT_SYNCOK(void)
AnnaBridge 145:64910690c574 649 {
AnnaBridge 145:64910690c574 650 SET_BIT(CRS->CR, CRS_CR_SYNCOKIE);
AnnaBridge 145:64910690c574 651 }
AnnaBridge 145:64910690c574 652
AnnaBridge 145:64910690c574 653 /**
AnnaBridge 145:64910690c574 654 * @brief Disable SYNC event OK interrupt
AnnaBridge 145:64910690c574 655 * @rmtoll CR SYNCOKIE LL_CRS_DisableIT_SYNCOK
AnnaBridge 145:64910690c574 656 * @retval None
AnnaBridge 145:64910690c574 657 */
AnnaBridge 145:64910690c574 658 __STATIC_INLINE void LL_CRS_DisableIT_SYNCOK(void)
AnnaBridge 145:64910690c574 659 {
AnnaBridge 145:64910690c574 660 CLEAR_BIT(CRS->CR, CRS_CR_SYNCOKIE);
AnnaBridge 145:64910690c574 661 }
AnnaBridge 145:64910690c574 662
AnnaBridge 145:64910690c574 663 /**
AnnaBridge 145:64910690c574 664 * @brief Check if SYNC event OK interrupt is enabled or not
AnnaBridge 145:64910690c574 665 * @rmtoll CR SYNCOKIE LL_CRS_IsEnabledIT_SYNCOK
AnnaBridge 145:64910690c574 666 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 667 */
AnnaBridge 145:64910690c574 668 __STATIC_INLINE uint32_t LL_CRS_IsEnabledIT_SYNCOK(void)
AnnaBridge 145:64910690c574 669 {
AnnaBridge 145:64910690c574 670 return (READ_BIT(CRS->CR, CRS_CR_SYNCOKIE) == (CRS_CR_SYNCOKIE));
AnnaBridge 145:64910690c574 671 }
AnnaBridge 145:64910690c574 672
AnnaBridge 145:64910690c574 673 /**
AnnaBridge 145:64910690c574 674 * @brief Enable SYNC warning interrupt
AnnaBridge 145:64910690c574 675 * @rmtoll CR SYNCWARNIE LL_CRS_EnableIT_SYNCWARN
AnnaBridge 145:64910690c574 676 * @retval None
AnnaBridge 145:64910690c574 677 */
AnnaBridge 145:64910690c574 678 __STATIC_INLINE void LL_CRS_EnableIT_SYNCWARN(void)
AnnaBridge 145:64910690c574 679 {
AnnaBridge 145:64910690c574 680 SET_BIT(CRS->CR, CRS_CR_SYNCWARNIE);
AnnaBridge 145:64910690c574 681 }
AnnaBridge 145:64910690c574 682
AnnaBridge 145:64910690c574 683 /**
AnnaBridge 145:64910690c574 684 * @brief Disable SYNC warning interrupt
AnnaBridge 145:64910690c574 685 * @rmtoll CR SYNCWARNIE LL_CRS_DisableIT_SYNCWARN
AnnaBridge 145:64910690c574 686 * @retval None
AnnaBridge 145:64910690c574 687 */
AnnaBridge 145:64910690c574 688 __STATIC_INLINE void LL_CRS_DisableIT_SYNCWARN(void)
AnnaBridge 145:64910690c574 689 {
AnnaBridge 145:64910690c574 690 CLEAR_BIT(CRS->CR, CRS_CR_SYNCWARNIE);
AnnaBridge 145:64910690c574 691 }
AnnaBridge 145:64910690c574 692
AnnaBridge 145:64910690c574 693 /**
AnnaBridge 145:64910690c574 694 * @brief Check if SYNC warning interrupt is enabled or not
AnnaBridge 145:64910690c574 695 * @rmtoll CR SYNCWARNIE LL_CRS_IsEnabledIT_SYNCWARN
AnnaBridge 145:64910690c574 696 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 697 */
AnnaBridge 145:64910690c574 698 __STATIC_INLINE uint32_t LL_CRS_IsEnabledIT_SYNCWARN(void)
AnnaBridge 145:64910690c574 699 {
AnnaBridge 145:64910690c574 700 return (READ_BIT(CRS->CR, CRS_CR_SYNCWARNIE) == (CRS_CR_SYNCWARNIE));
AnnaBridge 145:64910690c574 701 }
AnnaBridge 145:64910690c574 702
AnnaBridge 145:64910690c574 703 /**
AnnaBridge 145:64910690c574 704 * @brief Enable Synchronization or trimming error interrupt
AnnaBridge 145:64910690c574 705 * @rmtoll CR ERRIE LL_CRS_EnableIT_ERR
AnnaBridge 145:64910690c574 706 * @retval None
AnnaBridge 145:64910690c574 707 */
AnnaBridge 145:64910690c574 708 __STATIC_INLINE void LL_CRS_EnableIT_ERR(void)
AnnaBridge 145:64910690c574 709 {
AnnaBridge 145:64910690c574 710 SET_BIT(CRS->CR, CRS_CR_ERRIE);
AnnaBridge 145:64910690c574 711 }
AnnaBridge 145:64910690c574 712
AnnaBridge 145:64910690c574 713 /**
AnnaBridge 145:64910690c574 714 * @brief Disable Synchronization or trimming error interrupt
AnnaBridge 145:64910690c574 715 * @rmtoll CR ERRIE LL_CRS_DisableIT_ERR
AnnaBridge 145:64910690c574 716 * @retval None
AnnaBridge 145:64910690c574 717 */
AnnaBridge 145:64910690c574 718 __STATIC_INLINE void LL_CRS_DisableIT_ERR(void)
AnnaBridge 145:64910690c574 719 {
AnnaBridge 145:64910690c574 720 CLEAR_BIT(CRS->CR, CRS_CR_ERRIE);
AnnaBridge 145:64910690c574 721 }
AnnaBridge 145:64910690c574 722
AnnaBridge 145:64910690c574 723 /**
AnnaBridge 145:64910690c574 724 * @brief Check if Synchronization or trimming error interrupt is enabled or not
AnnaBridge 145:64910690c574 725 * @rmtoll CR ERRIE LL_CRS_IsEnabledIT_ERR
AnnaBridge 145:64910690c574 726 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 727 */
AnnaBridge 145:64910690c574 728 __STATIC_INLINE uint32_t LL_CRS_IsEnabledIT_ERR(void)
AnnaBridge 145:64910690c574 729 {
AnnaBridge 145:64910690c574 730 return (READ_BIT(CRS->CR, CRS_CR_ERRIE) == (CRS_CR_ERRIE));
AnnaBridge 145:64910690c574 731 }
AnnaBridge 145:64910690c574 732
AnnaBridge 145:64910690c574 733 /**
AnnaBridge 145:64910690c574 734 * @brief Enable Expected SYNC interrupt
AnnaBridge 145:64910690c574 735 * @rmtoll CR ESYNCIE LL_CRS_EnableIT_ESYNC
AnnaBridge 145:64910690c574 736 * @retval None
AnnaBridge 145:64910690c574 737 */
AnnaBridge 145:64910690c574 738 __STATIC_INLINE void LL_CRS_EnableIT_ESYNC(void)
AnnaBridge 145:64910690c574 739 {
AnnaBridge 145:64910690c574 740 SET_BIT(CRS->CR, CRS_CR_ESYNCIE);
AnnaBridge 145:64910690c574 741 }
AnnaBridge 145:64910690c574 742
AnnaBridge 145:64910690c574 743 /**
AnnaBridge 145:64910690c574 744 * @brief Disable Expected SYNC interrupt
AnnaBridge 145:64910690c574 745 * @rmtoll CR ESYNCIE LL_CRS_DisableIT_ESYNC
AnnaBridge 145:64910690c574 746 * @retval None
AnnaBridge 145:64910690c574 747 */
AnnaBridge 145:64910690c574 748 __STATIC_INLINE void LL_CRS_DisableIT_ESYNC(void)
AnnaBridge 145:64910690c574 749 {
AnnaBridge 145:64910690c574 750 CLEAR_BIT(CRS->CR, CRS_CR_ESYNCIE);
AnnaBridge 145:64910690c574 751 }
AnnaBridge 145:64910690c574 752
AnnaBridge 145:64910690c574 753 /**
AnnaBridge 145:64910690c574 754 * @brief Check if Expected SYNC interrupt is enabled or not
AnnaBridge 145:64910690c574 755 * @rmtoll CR ESYNCIE LL_CRS_IsEnabledIT_ESYNC
AnnaBridge 145:64910690c574 756 * @retval State of bit (1 or 0).
AnnaBridge 145:64910690c574 757 */
AnnaBridge 145:64910690c574 758 __STATIC_INLINE uint32_t LL_CRS_IsEnabledIT_ESYNC(void)
AnnaBridge 145:64910690c574 759 {
AnnaBridge 145:64910690c574 760 return (READ_BIT(CRS->CR, CRS_CR_ESYNCIE) == (CRS_CR_ESYNCIE));
AnnaBridge 145:64910690c574 761 }
AnnaBridge 145:64910690c574 762
AnnaBridge 145:64910690c574 763 /**
AnnaBridge 145:64910690c574 764 * @}
AnnaBridge 145:64910690c574 765 */
AnnaBridge 145:64910690c574 766
AnnaBridge 145:64910690c574 767 #if defined(USE_FULL_LL_DRIVER)
AnnaBridge 145:64910690c574 768 /** @defgroup CRS_LL_EF_Init Initialization and de-initialization functions
AnnaBridge 145:64910690c574 769 * @{
AnnaBridge 145:64910690c574 770 */
AnnaBridge 145:64910690c574 771
AnnaBridge 145:64910690c574 772 ErrorStatus LL_CRS_DeInit(void);
AnnaBridge 145:64910690c574 773
AnnaBridge 145:64910690c574 774 /**
AnnaBridge 145:64910690c574 775 * @}
AnnaBridge 145:64910690c574 776 */
AnnaBridge 145:64910690c574 777 #endif /* USE_FULL_LL_DRIVER */
AnnaBridge 145:64910690c574 778
AnnaBridge 145:64910690c574 779 /**
AnnaBridge 145:64910690c574 780 * @}
AnnaBridge 145:64910690c574 781 */
AnnaBridge 145:64910690c574 782
AnnaBridge 145:64910690c574 783 /**
AnnaBridge 145:64910690c574 784 * @}
AnnaBridge 145:64910690c574 785 */
AnnaBridge 145:64910690c574 786
AnnaBridge 145:64910690c574 787 #endif /* defined(CRS) */
AnnaBridge 145:64910690c574 788
AnnaBridge 145:64910690c574 789 /**
AnnaBridge 145:64910690c574 790 * @}
AnnaBridge 145:64910690c574 791 */
AnnaBridge 145:64910690c574 792
AnnaBridge 145:64910690c574 793 #ifdef __cplusplus
AnnaBridge 145:64910690c574 794 }
AnnaBridge 145:64910690c574 795 #endif
AnnaBridge 145:64910690c574 796
AnnaBridge 145:64910690c574 797 #endif /* __STM32L4xx_LL_CRS_H */
AnnaBridge 145:64910690c574 798
AnnaBridge 145:64910690c574 799 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/