The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 08 11:45:42 2018 +0000
Revision:
171:3a7713b1edbc
Parent:
TARGET_DISCO_L475VG_IOT01A/TARGET_STM/TARGET_STM32L4/device/stm32l4xx_hal_spi.h@161:aa5281ff4a02
mbed library. Release version 164

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 145:64910690c574 1 /**
AnnaBridge 145:64910690c574 2 ******************************************************************************
AnnaBridge 145:64910690c574 3 * @file stm32l4xx_hal_spi.h
AnnaBridge 145:64910690c574 4 * @author MCD Application Team
AnnaBridge 145:64910690c574 5 * @brief Header file of SPI HAL module.
AnnaBridge 145:64910690c574 6 ******************************************************************************
AnnaBridge 145:64910690c574 7 * @attention
AnnaBridge 145:64910690c574 8 *
AnnaBridge 145:64910690c574 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 145:64910690c574 10 *
AnnaBridge 145:64910690c574 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 145:64910690c574 12 * are permitted provided that the following conditions are met:
AnnaBridge 145:64910690c574 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 145:64910690c574 14 * this list of conditions and the following disclaimer.
AnnaBridge 145:64910690c574 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 145:64910690c574 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 145:64910690c574 17 * and/or other materials provided with the distribution.
AnnaBridge 145:64910690c574 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 145:64910690c574 19 * may be used to endorse or promote products derived from this software
AnnaBridge 145:64910690c574 20 * without specific prior written permission.
AnnaBridge 145:64910690c574 21 *
AnnaBridge 145:64910690c574 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 145:64910690c574 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 145:64910690c574 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 145:64910690c574 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 145:64910690c574 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 145:64910690c574 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 145:64910690c574 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 145:64910690c574 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 145:64910690c574 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 145:64910690c574 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 145:64910690c574 32 *
AnnaBridge 145:64910690c574 33 ******************************************************************************
AnnaBridge 145:64910690c574 34 */
AnnaBridge 145:64910690c574 35
AnnaBridge 145:64910690c574 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 145:64910690c574 37 #ifndef __STM32L4xx_HAL_SPI_H
AnnaBridge 145:64910690c574 38 #define __STM32L4xx_HAL_SPI_H
AnnaBridge 145:64910690c574 39
AnnaBridge 145:64910690c574 40 #ifdef __cplusplus
AnnaBridge 145:64910690c574 41 extern "C" {
AnnaBridge 145:64910690c574 42 #endif
AnnaBridge 145:64910690c574 43
AnnaBridge 145:64910690c574 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 145:64910690c574 45 #include "stm32l4xx_hal_def.h"
AnnaBridge 145:64910690c574 46
AnnaBridge 145:64910690c574 47 /** @addtogroup STM32L4xx_HAL_Driver
AnnaBridge 145:64910690c574 48 * @{
AnnaBridge 145:64910690c574 49 */
AnnaBridge 145:64910690c574 50
AnnaBridge 145:64910690c574 51 /** @addtogroup SPI
AnnaBridge 145:64910690c574 52 * @{
AnnaBridge 145:64910690c574 53 */
AnnaBridge 145:64910690c574 54
AnnaBridge 145:64910690c574 55 /* Exported types ------------------------------------------------------------*/
AnnaBridge 145:64910690c574 56 /** @defgroup SPI_Exported_Types SPI Exported Types
AnnaBridge 145:64910690c574 57 * @{
AnnaBridge 145:64910690c574 58 */
AnnaBridge 145:64910690c574 59
AnnaBridge 145:64910690c574 60 /**
AnnaBridge 145:64910690c574 61 * @brief SPI Configuration Structure definition
AnnaBridge 145:64910690c574 62 */
AnnaBridge 145:64910690c574 63 typedef struct
AnnaBridge 145:64910690c574 64 {
AnnaBridge 145:64910690c574 65 uint32_t Mode; /*!< Specifies the SPI operating mode.
AnnaBridge 145:64910690c574 66 This parameter can be a value of @ref SPI_Mode */
AnnaBridge 145:64910690c574 67
AnnaBridge 145:64910690c574 68 uint32_t Direction; /*!< Specifies the SPI bidirectional mode state.
AnnaBridge 145:64910690c574 69 This parameter can be a value of @ref SPI_Direction */
AnnaBridge 145:64910690c574 70
AnnaBridge 145:64910690c574 71 uint32_t DataSize; /*!< Specifies the SPI data size.
AnnaBridge 145:64910690c574 72 This parameter can be a value of @ref SPI_Data_Size */
AnnaBridge 145:64910690c574 73
AnnaBridge 145:64910690c574 74 uint32_t CLKPolarity; /*!< Specifies the serial clock steady state.
AnnaBridge 145:64910690c574 75 This parameter can be a value of @ref SPI_Clock_Polarity */
AnnaBridge 145:64910690c574 76
AnnaBridge 145:64910690c574 77 uint32_t CLKPhase; /*!< Specifies the clock active edge for the bit capture.
AnnaBridge 145:64910690c574 78 This parameter can be a value of @ref SPI_Clock_Phase */
AnnaBridge 145:64910690c574 79
AnnaBridge 145:64910690c574 80 uint32_t NSS; /*!< Specifies whether the NSS signal is managed by
AnnaBridge 145:64910690c574 81 hardware (NSS pin) or by software using the SSI bit.
AnnaBridge 145:64910690c574 82 This parameter can be a value of @ref SPI_Slave_Select_management */
AnnaBridge 145:64910690c574 83
AnnaBridge 145:64910690c574 84 uint32_t BaudRatePrescaler; /*!< Specifies the Baud Rate prescaler value which will be
AnnaBridge 145:64910690c574 85 used to configure the transmit and receive SCK clock.
AnnaBridge 145:64910690c574 86 This parameter can be a value of @ref SPI_BaudRate_Prescaler
AnnaBridge 145:64910690c574 87 @note The communication clock is derived from the master
AnnaBridge 145:64910690c574 88 clock. The slave clock does not need to be set. */
AnnaBridge 145:64910690c574 89
AnnaBridge 145:64910690c574 90 uint32_t FirstBit; /*!< Specifies whether data transfers start from MSB or LSB bit.
AnnaBridge 145:64910690c574 91 This parameter can be a value of @ref SPI_MSB_LSB_transmission */
AnnaBridge 145:64910690c574 92
AnnaBridge 145:64910690c574 93 uint32_t TIMode; /*!< Specifies if the TI mode is enabled or not.
AnnaBridge 145:64910690c574 94 This parameter can be a value of @ref SPI_TI_mode */
AnnaBridge 145:64910690c574 95
AnnaBridge 145:64910690c574 96 uint32_t CRCCalculation; /*!< Specifies if the CRC calculation is enabled or not.
AnnaBridge 145:64910690c574 97 This parameter can be a value of @ref SPI_CRC_Calculation */
AnnaBridge 145:64910690c574 98
AnnaBridge 145:64910690c574 99 uint32_t CRCPolynomial; /*!< Specifies the polynomial used for the CRC calculation.
AnnaBridge 145:64910690c574 100 This parameter must be an odd number between Min_Data = 1 and Max_Data = 65535 */
AnnaBridge 145:64910690c574 101
AnnaBridge 145:64910690c574 102 uint32_t CRCLength; /*!< Specifies the CRC Length used for the CRC calculation.
AnnaBridge 145:64910690c574 103 CRC Length is only used with Data8 and Data16, not other data size
AnnaBridge 145:64910690c574 104 This parameter can be a value of @ref SPI_CRC_length */
AnnaBridge 145:64910690c574 105
AnnaBridge 145:64910690c574 106 uint32_t NSSPMode; /*!< Specifies whether the NSSP signal is enabled or not .
AnnaBridge 145:64910690c574 107 This parameter can be a value of @ref SPI_NSSP_Mode
AnnaBridge 145:64910690c574 108 This mode is activated by the NSSP bit in the SPIx_CR2 register and
AnnaBridge 145:64910690c574 109 it takes effect only if the SPI interface is configured as Motorola SPI
AnnaBridge 145:64910690c574 110 master (FRF=0) with capture on the first edge (SPIx_CR1 CPHA = 0,
AnnaBridge 145:64910690c574 111 CPOL setting is ignored).. */
AnnaBridge 145:64910690c574 112 } SPI_InitTypeDef;
AnnaBridge 145:64910690c574 113
AnnaBridge 145:64910690c574 114 /**
AnnaBridge 145:64910690c574 115 * @brief HAL SPI State structure definition
AnnaBridge 145:64910690c574 116 */
AnnaBridge 145:64910690c574 117 typedef enum
AnnaBridge 145:64910690c574 118 {
AnnaBridge 145:64910690c574 119 HAL_SPI_STATE_RESET = 0x00U, /*!< Peripheral not Initialized */
AnnaBridge 145:64910690c574 120 HAL_SPI_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */
AnnaBridge 145:64910690c574 121 HAL_SPI_STATE_BUSY = 0x02U, /*!< an internal process is ongoing */
AnnaBridge 145:64910690c574 122 HAL_SPI_STATE_BUSY_TX = 0x03U, /*!< Data Transmission process is ongoing */
AnnaBridge 145:64910690c574 123 HAL_SPI_STATE_BUSY_RX = 0x04U, /*!< Data Reception process is ongoing */
AnnaBridge 145:64910690c574 124 HAL_SPI_STATE_BUSY_TX_RX = 0x05U, /*!< Data Transmission and Reception process is ongoing */
AnnaBridge 145:64910690c574 125 HAL_SPI_STATE_ERROR = 0x06U, /*!< SPI error state */
AnnaBridge 145:64910690c574 126 HAL_SPI_STATE_ABORT = 0x07U /*!< SPI abort is ongoing */
AnnaBridge 145:64910690c574 127 } HAL_SPI_StateTypeDef;
AnnaBridge 145:64910690c574 128
AnnaBridge 145:64910690c574 129 /**
AnnaBridge 145:64910690c574 130 * @brief SPI handle Structure definition
AnnaBridge 145:64910690c574 131 */
AnnaBridge 145:64910690c574 132 typedef struct __SPI_HandleTypeDef
AnnaBridge 145:64910690c574 133 {
AnnaBridge 145:64910690c574 134 SPI_TypeDef *Instance; /*!< SPI registers base address */
AnnaBridge 145:64910690c574 135
AnnaBridge 145:64910690c574 136 SPI_InitTypeDef Init; /*!< SPI communication parameters */
AnnaBridge 145:64910690c574 137
AnnaBridge 145:64910690c574 138 uint8_t *pTxBuffPtr; /*!< Pointer to SPI Tx transfer Buffer */
AnnaBridge 145:64910690c574 139
AnnaBridge 145:64910690c574 140 uint16_t TxXferSize; /*!< SPI Tx Transfer size */
AnnaBridge 145:64910690c574 141
AnnaBridge 145:64910690c574 142 __IO uint16_t TxXferCount; /*!< SPI Tx Transfer Counter */
AnnaBridge 145:64910690c574 143
AnnaBridge 145:64910690c574 144 uint8_t *pRxBuffPtr; /*!< Pointer to SPI Rx transfer Buffer */
AnnaBridge 145:64910690c574 145
AnnaBridge 145:64910690c574 146 uint16_t RxXferSize; /*!< SPI Rx Transfer size */
AnnaBridge 145:64910690c574 147
AnnaBridge 145:64910690c574 148 __IO uint16_t RxXferCount; /*!< SPI Rx Transfer Counter */
AnnaBridge 145:64910690c574 149
AnnaBridge 145:64910690c574 150 uint32_t CRCSize; /*!< SPI CRC size used for the transfer */
AnnaBridge 145:64910690c574 151
AnnaBridge 145:64910690c574 152 void (*RxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Rx ISR */
AnnaBridge 145:64910690c574 153
AnnaBridge 145:64910690c574 154 void (*TxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Tx ISR */
AnnaBridge 145:64910690c574 155
AnnaBridge 145:64910690c574 156 DMA_HandleTypeDef *hdmatx; /*!< SPI Tx DMA Handle parameters */
AnnaBridge 145:64910690c574 157
AnnaBridge 145:64910690c574 158 DMA_HandleTypeDef *hdmarx; /*!< SPI Rx DMA Handle parameters */
AnnaBridge 145:64910690c574 159
AnnaBridge 145:64910690c574 160 HAL_LockTypeDef Lock; /*!< Locking object */
AnnaBridge 145:64910690c574 161
AnnaBridge 145:64910690c574 162 __IO HAL_SPI_StateTypeDef State; /*!< SPI communication state */
AnnaBridge 145:64910690c574 163
AnnaBridge 145:64910690c574 164 __IO uint32_t ErrorCode; /*!< SPI Error code */
AnnaBridge 145:64910690c574 165
AnnaBridge 145:64910690c574 166 } SPI_HandleTypeDef;
AnnaBridge 145:64910690c574 167
AnnaBridge 145:64910690c574 168 /**
AnnaBridge 145:64910690c574 169 * @}
AnnaBridge 145:64910690c574 170 */
AnnaBridge 145:64910690c574 171
AnnaBridge 145:64910690c574 172 /* Exported constants --------------------------------------------------------*/
AnnaBridge 145:64910690c574 173 /** @defgroup SPI_Exported_Constants SPI Exported Constants
AnnaBridge 145:64910690c574 174 * @{
AnnaBridge 145:64910690c574 175 */
AnnaBridge 145:64910690c574 176
AnnaBridge 145:64910690c574 177 /** @defgroup SPI_Error_Code SPI Error Code
AnnaBridge 145:64910690c574 178 * @{
AnnaBridge 145:64910690c574 179 */
AnnaBridge 145:64910690c574 180 #define HAL_SPI_ERROR_NONE (0x00000000U) /*!< No error */
AnnaBridge 145:64910690c574 181 #define HAL_SPI_ERROR_MODF (0x00000001U) /*!< MODF error */
AnnaBridge 145:64910690c574 182 #define HAL_SPI_ERROR_CRC (0x00000002U) /*!< CRC error */
AnnaBridge 145:64910690c574 183 #define HAL_SPI_ERROR_OVR (0x00000004U) /*!< OVR error */
AnnaBridge 145:64910690c574 184 #define HAL_SPI_ERROR_FRE (0x00000008U) /*!< FRE error */
AnnaBridge 145:64910690c574 185 #define HAL_SPI_ERROR_DMA (0x00000010U) /*!< DMA transfer error */
AnnaBridge 145:64910690c574 186 #define HAL_SPI_ERROR_FLAG (0x00000020U) /*!< Error on RXNE/TXE/BSY/FTLVL/FRLVL Flag */
AnnaBridge 145:64910690c574 187 #define HAL_SPI_ERROR_ABORT (0x00000040U) /*!< Error during SPI Abort procedure */
AnnaBridge 145:64910690c574 188 /**
AnnaBridge 145:64910690c574 189 * @}
AnnaBridge 145:64910690c574 190 */
AnnaBridge 145:64910690c574 191
AnnaBridge 145:64910690c574 192 /** @defgroup SPI_Mode SPI Mode
AnnaBridge 145:64910690c574 193 * @{
AnnaBridge 145:64910690c574 194 */
AnnaBridge 145:64910690c574 195 #define SPI_MODE_SLAVE (0x00000000U)
AnnaBridge 145:64910690c574 196 #define SPI_MODE_MASTER (SPI_CR1_MSTR | SPI_CR1_SSI)
AnnaBridge 145:64910690c574 197 /**
AnnaBridge 145:64910690c574 198 * @}
AnnaBridge 145:64910690c574 199 */
AnnaBridge 145:64910690c574 200
AnnaBridge 145:64910690c574 201 /** @defgroup SPI_Direction SPI Direction Mode
AnnaBridge 145:64910690c574 202 * @{
AnnaBridge 145:64910690c574 203 */
AnnaBridge 145:64910690c574 204 #define SPI_DIRECTION_2LINES (0x00000000U)
AnnaBridge 145:64910690c574 205 #define SPI_DIRECTION_2LINES_RXONLY SPI_CR1_RXONLY
AnnaBridge 145:64910690c574 206 #define SPI_DIRECTION_1LINE SPI_CR1_BIDIMODE
AnnaBridge 145:64910690c574 207 /**
AnnaBridge 145:64910690c574 208 * @}
AnnaBridge 145:64910690c574 209 */
AnnaBridge 145:64910690c574 210
AnnaBridge 145:64910690c574 211 /** @defgroup SPI_Data_Size SPI Data Size
AnnaBridge 145:64910690c574 212 * @{
AnnaBridge 145:64910690c574 213 */
AnnaBridge 145:64910690c574 214 #define SPI_DATASIZE_4BIT (0x00000300U)
AnnaBridge 145:64910690c574 215 #define SPI_DATASIZE_5BIT (0x00000400U)
AnnaBridge 145:64910690c574 216 #define SPI_DATASIZE_6BIT (0x00000500U)
AnnaBridge 145:64910690c574 217 #define SPI_DATASIZE_7BIT (0x00000600U)
AnnaBridge 145:64910690c574 218 #define SPI_DATASIZE_8BIT (0x00000700U)
AnnaBridge 145:64910690c574 219 #define SPI_DATASIZE_9BIT (0x00000800U)
AnnaBridge 145:64910690c574 220 #define SPI_DATASIZE_10BIT (0x00000900U)
AnnaBridge 145:64910690c574 221 #define SPI_DATASIZE_11BIT (0x00000A00U)
AnnaBridge 145:64910690c574 222 #define SPI_DATASIZE_12BIT (0x00000B00U)
AnnaBridge 145:64910690c574 223 #define SPI_DATASIZE_13BIT (0x00000C00U)
AnnaBridge 145:64910690c574 224 #define SPI_DATASIZE_14BIT (0x00000D00U)
AnnaBridge 145:64910690c574 225 #define SPI_DATASIZE_15BIT (0x00000E00U)
AnnaBridge 145:64910690c574 226 #define SPI_DATASIZE_16BIT (0x00000F00U)
AnnaBridge 145:64910690c574 227 /**
AnnaBridge 145:64910690c574 228 * @}
AnnaBridge 145:64910690c574 229 */
AnnaBridge 145:64910690c574 230
AnnaBridge 145:64910690c574 231 /** @defgroup SPI_Clock_Polarity SPI Clock Polarity
AnnaBridge 145:64910690c574 232 * @{
AnnaBridge 145:64910690c574 233 */
AnnaBridge 145:64910690c574 234 #define SPI_POLARITY_LOW (0x00000000U)
AnnaBridge 145:64910690c574 235 #define SPI_POLARITY_HIGH SPI_CR1_CPOL
AnnaBridge 145:64910690c574 236 /**
AnnaBridge 145:64910690c574 237 * @}
AnnaBridge 145:64910690c574 238 */
AnnaBridge 145:64910690c574 239
AnnaBridge 145:64910690c574 240 /** @defgroup SPI_Clock_Phase SPI Clock Phase
AnnaBridge 145:64910690c574 241 * @{
AnnaBridge 145:64910690c574 242 */
AnnaBridge 145:64910690c574 243 #define SPI_PHASE_1EDGE (0x00000000U)
AnnaBridge 145:64910690c574 244 #define SPI_PHASE_2EDGE SPI_CR1_CPHA
AnnaBridge 145:64910690c574 245 /**
AnnaBridge 145:64910690c574 246 * @}
AnnaBridge 145:64910690c574 247 */
AnnaBridge 145:64910690c574 248
AnnaBridge 145:64910690c574 249 /** @defgroup SPI_Slave_Select_management SPI Slave Select Management
AnnaBridge 145:64910690c574 250 * @{
AnnaBridge 145:64910690c574 251 */
AnnaBridge 145:64910690c574 252 #define SPI_NSS_SOFT SPI_CR1_SSM
AnnaBridge 145:64910690c574 253 #define SPI_NSS_HARD_INPUT (0x00000000U)
AnnaBridge 145:64910690c574 254 #define SPI_NSS_HARD_OUTPUT (SPI_CR2_SSOE << 16U)
AnnaBridge 145:64910690c574 255 /**
AnnaBridge 145:64910690c574 256 * @}
AnnaBridge 145:64910690c574 257 */
AnnaBridge 145:64910690c574 258
AnnaBridge 145:64910690c574 259 /** @defgroup SPI_NSSP_Mode SPI NSS Pulse Mode
AnnaBridge 145:64910690c574 260 * @{
AnnaBridge 145:64910690c574 261 */
AnnaBridge 145:64910690c574 262 #define SPI_NSS_PULSE_ENABLE SPI_CR2_NSSP
AnnaBridge 145:64910690c574 263 #define SPI_NSS_PULSE_DISABLE (0x00000000U)
AnnaBridge 145:64910690c574 264 /**
AnnaBridge 145:64910690c574 265 * @}
AnnaBridge 145:64910690c574 266 */
AnnaBridge 145:64910690c574 267
AnnaBridge 145:64910690c574 268 /** @defgroup SPI_BaudRate_Prescaler SPI BaudRate Prescaler
AnnaBridge 145:64910690c574 269 * @{
AnnaBridge 145:64910690c574 270 */
AnnaBridge 145:64910690c574 271 #define SPI_BAUDRATEPRESCALER_2 (0x00000000U)
AnnaBridge 145:64910690c574 272 #define SPI_BAUDRATEPRESCALER_4 (SPI_CR1_BR_0)
AnnaBridge 145:64910690c574 273 #define SPI_BAUDRATEPRESCALER_8 (SPI_CR1_BR_1)
AnnaBridge 145:64910690c574 274 #define SPI_BAUDRATEPRESCALER_16 (SPI_CR1_BR_1 | SPI_CR1_BR_0)
AnnaBridge 145:64910690c574 275 #define SPI_BAUDRATEPRESCALER_32 (SPI_CR1_BR_2)
AnnaBridge 145:64910690c574 276 #define SPI_BAUDRATEPRESCALER_64 (SPI_CR1_BR_2 | SPI_CR1_BR_0)
AnnaBridge 145:64910690c574 277 #define SPI_BAUDRATEPRESCALER_128 (SPI_CR1_BR_2 | SPI_CR1_BR_1)
AnnaBridge 145:64910690c574 278 #define SPI_BAUDRATEPRESCALER_256 (SPI_CR1_BR_2 | SPI_CR1_BR_1 | SPI_CR1_BR_0)
AnnaBridge 145:64910690c574 279 /**
AnnaBridge 145:64910690c574 280 * @}
AnnaBridge 145:64910690c574 281 */
AnnaBridge 145:64910690c574 282
AnnaBridge 145:64910690c574 283 /** @defgroup SPI_MSB_LSB_transmission SPI MSB LSB Transmission
AnnaBridge 145:64910690c574 284 * @{
AnnaBridge 145:64910690c574 285 */
AnnaBridge 145:64910690c574 286 #define SPI_FIRSTBIT_MSB (0x00000000U)
AnnaBridge 145:64910690c574 287 #define SPI_FIRSTBIT_LSB SPI_CR1_LSBFIRST
AnnaBridge 145:64910690c574 288 /**
AnnaBridge 145:64910690c574 289 * @}
AnnaBridge 145:64910690c574 290 */
AnnaBridge 145:64910690c574 291
AnnaBridge 145:64910690c574 292 /** @defgroup SPI_TI_mode SPI TI Mode
AnnaBridge 145:64910690c574 293 * @{
AnnaBridge 145:64910690c574 294 */
AnnaBridge 145:64910690c574 295 #define SPI_TIMODE_DISABLE (0x00000000U)
AnnaBridge 145:64910690c574 296 #define SPI_TIMODE_ENABLE SPI_CR2_FRF
AnnaBridge 145:64910690c574 297 /**
AnnaBridge 145:64910690c574 298 * @}
AnnaBridge 145:64910690c574 299 */
AnnaBridge 145:64910690c574 300
AnnaBridge 145:64910690c574 301 /** @defgroup SPI_CRC_Calculation SPI CRC Calculation
AnnaBridge 145:64910690c574 302 * @{
AnnaBridge 145:64910690c574 303 */
AnnaBridge 145:64910690c574 304 #define SPI_CRCCALCULATION_DISABLE (0x00000000U)
AnnaBridge 145:64910690c574 305 #define SPI_CRCCALCULATION_ENABLE SPI_CR1_CRCEN
AnnaBridge 145:64910690c574 306 /**
AnnaBridge 145:64910690c574 307 * @}
AnnaBridge 145:64910690c574 308 */
AnnaBridge 145:64910690c574 309
AnnaBridge 145:64910690c574 310 /** @defgroup SPI_CRC_length SPI CRC Length
AnnaBridge 145:64910690c574 311 * @{
AnnaBridge 145:64910690c574 312 * This parameter can be one of the following values:
AnnaBridge 145:64910690c574 313 * SPI_CRC_LENGTH_DATASIZE: aligned with the data size
AnnaBridge 145:64910690c574 314 * SPI_CRC_LENGTH_8BIT : CRC 8bit
AnnaBridge 145:64910690c574 315 * SPI_CRC_LENGTH_16BIT : CRC 16bit
AnnaBridge 145:64910690c574 316 */
AnnaBridge 145:64910690c574 317 #define SPI_CRC_LENGTH_DATASIZE (0x00000000U)
AnnaBridge 145:64910690c574 318 #define SPI_CRC_LENGTH_8BIT (0x00000001U)
AnnaBridge 145:64910690c574 319 #define SPI_CRC_LENGTH_16BIT (0x00000002U)
AnnaBridge 145:64910690c574 320 /**
AnnaBridge 145:64910690c574 321 * @}
AnnaBridge 145:64910690c574 322 */
AnnaBridge 145:64910690c574 323
AnnaBridge 145:64910690c574 324 /** @defgroup SPI_FIFO_reception_threshold SPI FIFO Reception Threshold
AnnaBridge 145:64910690c574 325 * @{
AnnaBridge 145:64910690c574 326 * This parameter can be one of the following values:
AnnaBridge 145:64910690c574 327 * SPI_RXFIFO_THRESHOLD or SPI_RXFIFO_THRESHOLD_QF :
AnnaBridge 145:64910690c574 328 * RXNE event is generated if the FIFO
AnnaBridge 145:64910690c574 329 * level is greater or equal to 1/2(16-bits).
AnnaBridge 145:64910690c574 330 * SPI_RXFIFO_THRESHOLD_HF: RXNE event is generated if the FIFO
AnnaBridge 145:64910690c574 331 * level is greater or equal to 1/4(8 bits). */
AnnaBridge 145:64910690c574 332 #define SPI_RXFIFO_THRESHOLD SPI_CR2_FRXTH
AnnaBridge 145:64910690c574 333 #define SPI_RXFIFO_THRESHOLD_QF SPI_CR2_FRXTH
AnnaBridge 145:64910690c574 334 #define SPI_RXFIFO_THRESHOLD_HF (0x00000000U)
AnnaBridge 145:64910690c574 335
AnnaBridge 145:64910690c574 336 /**
AnnaBridge 145:64910690c574 337 * @}
AnnaBridge 145:64910690c574 338 */
AnnaBridge 145:64910690c574 339
AnnaBridge 145:64910690c574 340 /** @defgroup SPI_Interrupt_definition SPI Interrupt Definition
AnnaBridge 145:64910690c574 341 * @{
AnnaBridge 145:64910690c574 342 */
AnnaBridge 145:64910690c574 343 #define SPI_IT_TXE SPI_CR2_TXEIE
AnnaBridge 145:64910690c574 344 #define SPI_IT_RXNE SPI_CR2_RXNEIE
AnnaBridge 145:64910690c574 345 #define SPI_IT_ERR SPI_CR2_ERRIE
AnnaBridge 145:64910690c574 346 /**
AnnaBridge 145:64910690c574 347 * @}
AnnaBridge 145:64910690c574 348 */
AnnaBridge 145:64910690c574 349
AnnaBridge 145:64910690c574 350 /** @defgroup SPI_Flags_definition SPI Flags Definition
AnnaBridge 145:64910690c574 351 * @{
AnnaBridge 145:64910690c574 352 */
AnnaBridge 145:64910690c574 353 #define SPI_FLAG_RXNE SPI_SR_RXNE /* SPI status flag: Rx buffer not empty flag */
AnnaBridge 145:64910690c574 354 #define SPI_FLAG_TXE SPI_SR_TXE /* SPI status flag: Tx buffer empty flag */
AnnaBridge 145:64910690c574 355 #define SPI_FLAG_BSY SPI_SR_BSY /* SPI status flag: Busy flag */
AnnaBridge 145:64910690c574 356 #define SPI_FLAG_CRCERR SPI_SR_CRCERR /* SPI Error flag: CRC error flag */
AnnaBridge 145:64910690c574 357 #define SPI_FLAG_MODF SPI_SR_MODF /* SPI Error flag: Mode fault flag */
AnnaBridge 145:64910690c574 358 #define SPI_FLAG_OVR SPI_SR_OVR /* SPI Error flag: Overrun flag */
AnnaBridge 145:64910690c574 359 #define SPI_FLAG_FRE SPI_SR_FRE /* SPI Error flag: TI mode frame format error flag */
AnnaBridge 145:64910690c574 360 #define SPI_FLAG_FTLVL SPI_SR_FTLVL /* SPI fifo transmission level */
AnnaBridge 145:64910690c574 361 #define SPI_FLAG_FRLVL SPI_SR_FRLVL /* SPI fifo reception level */
AnnaBridge 145:64910690c574 362 /**
AnnaBridge 145:64910690c574 363 * @}
AnnaBridge 145:64910690c574 364 */
AnnaBridge 145:64910690c574 365
AnnaBridge 145:64910690c574 366 /** @defgroup SPI_transmission_fifo_status_level SPI Transmission FIFO Status Level
AnnaBridge 145:64910690c574 367 * @{
AnnaBridge 145:64910690c574 368 */
AnnaBridge 145:64910690c574 369 #define SPI_FTLVL_EMPTY (0x00000000U)
AnnaBridge 145:64910690c574 370 #define SPI_FTLVL_QUARTER_FULL (0x00000800U)
AnnaBridge 145:64910690c574 371 #define SPI_FTLVL_HALF_FULL (0x00001000U)
AnnaBridge 145:64910690c574 372 #define SPI_FTLVL_FULL (0x00001800U)
AnnaBridge 145:64910690c574 373
AnnaBridge 145:64910690c574 374 /**
AnnaBridge 145:64910690c574 375 * @}
AnnaBridge 145:64910690c574 376 */
AnnaBridge 145:64910690c574 377
AnnaBridge 145:64910690c574 378 /** @defgroup SPI_reception_fifo_status_level SPI Reception FIFO Status Level
AnnaBridge 145:64910690c574 379 * @{
AnnaBridge 145:64910690c574 380 */
AnnaBridge 145:64910690c574 381 #define SPI_FRLVL_EMPTY (0x00000000U)
AnnaBridge 145:64910690c574 382 #define SPI_FRLVL_QUARTER_FULL (0x00000200U)
AnnaBridge 145:64910690c574 383 #define SPI_FRLVL_HALF_FULL (0x00000400U)
AnnaBridge 145:64910690c574 384 #define SPI_FRLVL_FULL (0x00000600U)
AnnaBridge 145:64910690c574 385 /**
AnnaBridge 145:64910690c574 386 * @}
AnnaBridge 145:64910690c574 387 */
AnnaBridge 145:64910690c574 388
AnnaBridge 145:64910690c574 389 /**
AnnaBridge 145:64910690c574 390 * @}
AnnaBridge 145:64910690c574 391 */
AnnaBridge 145:64910690c574 392
AnnaBridge 145:64910690c574 393 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 145:64910690c574 394 /** @defgroup SPI_Exported_Macros SPI Exported Macros
AnnaBridge 145:64910690c574 395 * @{
AnnaBridge 145:64910690c574 396 */
AnnaBridge 145:64910690c574 397
AnnaBridge 145:64910690c574 398 /** @brief Reset SPI handle state.
AnnaBridge 161:aa5281ff4a02 399 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 400 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 401 * @retval None
AnnaBridge 145:64910690c574 402 */
AnnaBridge 145:64910690c574 403 #define __HAL_SPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SPI_STATE_RESET)
AnnaBridge 145:64910690c574 404
AnnaBridge 145:64910690c574 405 /** @brief Enable the specified SPI interrupts.
AnnaBridge 161:aa5281ff4a02 406 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 407 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 161:aa5281ff4a02 408 * @param __INTERRUPT__ specifies the interrupt source to enable.
AnnaBridge 145:64910690c574 409 * This parameter can be one of the following values:
AnnaBridge 145:64910690c574 410 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 145:64910690c574 411 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 145:64910690c574 412 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 145:64910690c574 413 * @retval None
AnnaBridge 145:64910690c574 414 */
AnnaBridge 145:64910690c574 415 #define __HAL_SPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
AnnaBridge 145:64910690c574 416
AnnaBridge 145:64910690c574 417 /** @brief Disable the specified SPI interrupts.
AnnaBridge 161:aa5281ff4a02 418 * @param __HANDLE__ specifies the SPI handle.
AnnaBridge 145:64910690c574 419 * This parameter can be SPIx where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 161:aa5281ff4a02 420 * @param __INTERRUPT__ specifies the interrupt source to disable.
AnnaBridge 145:64910690c574 421 * This parameter can be one of the following values:
AnnaBridge 145:64910690c574 422 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 145:64910690c574 423 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 145:64910690c574 424 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 145:64910690c574 425 * @retval None
AnnaBridge 145:64910690c574 426 */
AnnaBridge 145:64910690c574 427 #define __HAL_SPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
AnnaBridge 145:64910690c574 428
AnnaBridge 145:64910690c574 429 /** @brief Check whether the specified SPI interrupt source is enabled or not.
AnnaBridge 161:aa5281ff4a02 430 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 431 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 161:aa5281ff4a02 432 * @param __INTERRUPT__ specifies the SPI interrupt source to check.
AnnaBridge 145:64910690c574 433 * This parameter can be one of the following values:
AnnaBridge 145:64910690c574 434 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 145:64910690c574 435 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 145:64910690c574 436 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 145:64910690c574 437 * @retval The new state of __IT__ (TRUE or FALSE).
AnnaBridge 145:64910690c574 438 */
AnnaBridge 145:64910690c574 439 #define __HAL_SPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
AnnaBridge 145:64910690c574 440
AnnaBridge 145:64910690c574 441 /** @brief Check whether the specified SPI flag is set or not.
AnnaBridge 161:aa5281ff4a02 442 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 443 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 161:aa5281ff4a02 444 * @param __FLAG__ specifies the flag to check.
AnnaBridge 145:64910690c574 445 * This parameter can be one of the following values:
AnnaBridge 145:64910690c574 446 * @arg SPI_FLAG_RXNE: Receive buffer not empty flag
AnnaBridge 145:64910690c574 447 * @arg SPI_FLAG_TXE: Transmit buffer empty flag
AnnaBridge 145:64910690c574 448 * @arg SPI_FLAG_CRCERR: CRC error flag
AnnaBridge 145:64910690c574 449 * @arg SPI_FLAG_MODF: Mode fault flag
AnnaBridge 145:64910690c574 450 * @arg SPI_FLAG_OVR: Overrun flag
AnnaBridge 145:64910690c574 451 * @arg SPI_FLAG_BSY: Busy flag
AnnaBridge 145:64910690c574 452 * @arg SPI_FLAG_FRE: Frame format error flag
AnnaBridge 145:64910690c574 453 * @arg SPI_FLAG_FTLVL: SPI fifo transmission level
AnnaBridge 145:64910690c574 454 * @arg SPI_FLAG_FRLVL: SPI fifo reception level
AnnaBridge 145:64910690c574 455 * @retval The new state of __FLAG__ (TRUE or FALSE).
AnnaBridge 145:64910690c574 456 */
AnnaBridge 145:64910690c574 457 #define __HAL_SPI_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
AnnaBridge 145:64910690c574 458
AnnaBridge 145:64910690c574 459 /** @brief Clear the SPI CRCERR pending flag.
AnnaBridge 161:aa5281ff4a02 460 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 461 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 462 * @retval None
AnnaBridge 145:64910690c574 463 */
AnnaBridge 145:64910690c574 464 #define __HAL_SPI_CLEAR_CRCERRFLAG(__HANDLE__) ((__HANDLE__)->Instance->SR = (uint16_t)(~SPI_FLAG_CRCERR))
AnnaBridge 145:64910690c574 465
AnnaBridge 145:64910690c574 466 /** @brief Clear the SPI MODF pending flag.
AnnaBridge 161:aa5281ff4a02 467 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 468 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 469 * @retval None
AnnaBridge 145:64910690c574 470 */
AnnaBridge 145:64910690c574 471 #define __HAL_SPI_CLEAR_MODFFLAG(__HANDLE__) \
AnnaBridge 145:64910690c574 472 do{ \
AnnaBridge 145:64910690c574 473 __IO uint32_t tmpreg_modf = 0x00U; \
AnnaBridge 145:64910690c574 474 tmpreg_modf = (__HANDLE__)->Instance->SR; \
AnnaBridge 145:64910690c574 475 CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE); \
AnnaBridge 145:64910690c574 476 UNUSED(tmpreg_modf); \
AnnaBridge 145:64910690c574 477 } while(0U)
AnnaBridge 145:64910690c574 478
AnnaBridge 145:64910690c574 479 /** @brief Clear the SPI OVR pending flag.
AnnaBridge 161:aa5281ff4a02 480 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 481 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 482 * @retval None
AnnaBridge 145:64910690c574 483 */
AnnaBridge 145:64910690c574 484 #define __HAL_SPI_CLEAR_OVRFLAG(__HANDLE__) \
AnnaBridge 145:64910690c574 485 do{ \
AnnaBridge 145:64910690c574 486 __IO uint32_t tmpreg_ovr = 0x00U; \
AnnaBridge 145:64910690c574 487 tmpreg_ovr = (__HANDLE__)->Instance->DR; \
AnnaBridge 145:64910690c574 488 tmpreg_ovr = (__HANDLE__)->Instance->SR; \
AnnaBridge 145:64910690c574 489 UNUSED(tmpreg_ovr); \
AnnaBridge 145:64910690c574 490 } while(0U)
AnnaBridge 145:64910690c574 491
AnnaBridge 145:64910690c574 492 /** @brief Clear the SPI FRE pending flag.
AnnaBridge 161:aa5281ff4a02 493 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 494 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 495 * @retval None
AnnaBridge 145:64910690c574 496 */
AnnaBridge 145:64910690c574 497 #define __HAL_SPI_CLEAR_FREFLAG(__HANDLE__) \
AnnaBridge 145:64910690c574 498 do{ \
AnnaBridge 145:64910690c574 499 __IO uint32_t tmpreg_fre = 0x00U; \
AnnaBridge 145:64910690c574 500 tmpreg_fre = (__HANDLE__)->Instance->SR; \
AnnaBridge 145:64910690c574 501 UNUSED(tmpreg_fre); \
AnnaBridge 145:64910690c574 502 }while(0U)
AnnaBridge 145:64910690c574 503
AnnaBridge 145:64910690c574 504 /** @brief Enable the SPI peripheral.
AnnaBridge 161:aa5281ff4a02 505 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 506 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 507 * @retval None
AnnaBridge 145:64910690c574 508 */
AnnaBridge 145:64910690c574 509 #define __HAL_SPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
AnnaBridge 145:64910690c574 510
AnnaBridge 145:64910690c574 511 /** @brief Disable the SPI peripheral.
AnnaBridge 161:aa5281ff4a02 512 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 513 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 514 * @retval None
AnnaBridge 145:64910690c574 515 */
AnnaBridge 145:64910690c574 516 #define __HAL_SPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
AnnaBridge 145:64910690c574 517
AnnaBridge 145:64910690c574 518 /**
AnnaBridge 145:64910690c574 519 * @}
AnnaBridge 145:64910690c574 520 */
AnnaBridge 145:64910690c574 521
AnnaBridge 145:64910690c574 522 /* Private macros ------------------------------------------------------------*/
AnnaBridge 145:64910690c574 523 /** @defgroup SPI_Private_Macros SPI Private Macros
AnnaBridge 145:64910690c574 524 * @{
AnnaBridge 145:64910690c574 525 */
AnnaBridge 145:64910690c574 526
AnnaBridge 145:64910690c574 527 /** @brief Set the SPI transmit-only mode.
AnnaBridge 161:aa5281ff4a02 528 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 529 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 530 * @retval None
AnnaBridge 145:64910690c574 531 */
AnnaBridge 145:64910690c574 532 #define SPI_1LINE_TX(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
AnnaBridge 145:64910690c574 533
AnnaBridge 145:64910690c574 534 /** @brief Set the SPI receive-only mode.
AnnaBridge 161:aa5281ff4a02 535 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 536 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 537 * @retval None
AnnaBridge 145:64910690c574 538 */
AnnaBridge 145:64910690c574 539 #define SPI_1LINE_RX(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
AnnaBridge 145:64910690c574 540
AnnaBridge 145:64910690c574 541 /** @brief Reset the CRC calculation of the SPI.
AnnaBridge 161:aa5281ff4a02 542 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 145:64910690c574 543 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 145:64910690c574 544 * @retval None
AnnaBridge 145:64910690c574 545 */
AnnaBridge 145:64910690c574 546 #define SPI_RESET_CRC(__HANDLE__) do{CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);\
AnnaBridge 145:64910690c574 547 SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);}while(0U)
AnnaBridge 145:64910690c574 548
AnnaBridge 161:aa5281ff4a02 549 /** @brief Checks if SPI Mode parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 550 * @param __MODE__ specifies the SPI Mode.
AnnaBridge 161:aa5281ff4a02 551 * This parameter can be a value of @ref SPI_Mode
AnnaBridge 161:aa5281ff4a02 552 * @retval None
AnnaBridge 161:aa5281ff4a02 553 */
AnnaBridge 161:aa5281ff4a02 554 #define IS_SPI_MODE(__MODE__) (((__MODE__) == SPI_MODE_SLAVE) || \
AnnaBridge 161:aa5281ff4a02 555 ((__MODE__) == SPI_MODE_MASTER))
AnnaBridge 145:64910690c574 556
AnnaBridge 161:aa5281ff4a02 557 /** @brief Checks if SPI Direction Mode parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 558 * @param __MODE__ specifies the SPI Direction Mode.
AnnaBridge 161:aa5281ff4a02 559 * This parameter can be a value of @ref SPI_Direction
AnnaBridge 161:aa5281ff4a02 560 * @retval None
AnnaBridge 161:aa5281ff4a02 561 */
AnnaBridge 161:aa5281ff4a02 562 #define IS_SPI_DIRECTION(__MODE__) (((__MODE__) == SPI_DIRECTION_2LINES) || \
AnnaBridge 161:aa5281ff4a02 563 ((__MODE__) == SPI_DIRECTION_2LINES_RXONLY) || \
AnnaBridge 161:aa5281ff4a02 564 ((__MODE__) == SPI_DIRECTION_1LINE))
AnnaBridge 145:64910690c574 565
AnnaBridge 161:aa5281ff4a02 566 /** @brief Checks if SPI Direction Mode parameter is 2 lines.
AnnaBridge 161:aa5281ff4a02 567 * @param __MODE__ specifies the SPI Direction Mode.
AnnaBridge 161:aa5281ff4a02 568 * @retval None
AnnaBridge 161:aa5281ff4a02 569 */
AnnaBridge 161:aa5281ff4a02 570 #define IS_SPI_DIRECTION_2LINES(__MODE__) ((__MODE__) == SPI_DIRECTION_2LINES)
AnnaBridge 145:64910690c574 571
AnnaBridge 161:aa5281ff4a02 572 /** @brief Checks if SPI Direction Mode parameter is 1 or 2 lines.
AnnaBridge 161:aa5281ff4a02 573 * @param __MODE__ specifies the SPI Direction Mode.
AnnaBridge 161:aa5281ff4a02 574 * @retval None
AnnaBridge 161:aa5281ff4a02 575 */
AnnaBridge 161:aa5281ff4a02 576 #define IS_SPI_DIRECTION_2LINES_OR_1LINE(__MODE__) (((__MODE__) == SPI_DIRECTION_2LINES) || \
AnnaBridge 161:aa5281ff4a02 577 ((__MODE__) == SPI_DIRECTION_1LINE))
AnnaBridge 145:64910690c574 578
AnnaBridge 161:aa5281ff4a02 579 /** @brief Checks if SPI Data Size parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 580 * @param __DATASIZE__ specifies the SPI Data Size.
AnnaBridge 161:aa5281ff4a02 581 * This parameter can be a value of @ref SPI_Data_Size
AnnaBridge 161:aa5281ff4a02 582 * @retval None
AnnaBridge 161:aa5281ff4a02 583 */
AnnaBridge 161:aa5281ff4a02 584 #define IS_SPI_DATASIZE(__DATASIZE__) (((__DATASIZE__) == SPI_DATASIZE_16BIT) || \
AnnaBridge 161:aa5281ff4a02 585 ((__DATASIZE__) == SPI_DATASIZE_15BIT) || \
AnnaBridge 161:aa5281ff4a02 586 ((__DATASIZE__) == SPI_DATASIZE_14BIT) || \
AnnaBridge 161:aa5281ff4a02 587 ((__DATASIZE__) == SPI_DATASIZE_13BIT) || \
AnnaBridge 161:aa5281ff4a02 588 ((__DATASIZE__) == SPI_DATASIZE_12BIT) || \
AnnaBridge 161:aa5281ff4a02 589 ((__DATASIZE__) == SPI_DATASIZE_11BIT) || \
AnnaBridge 161:aa5281ff4a02 590 ((__DATASIZE__) == SPI_DATASIZE_10BIT) || \
AnnaBridge 161:aa5281ff4a02 591 ((__DATASIZE__) == SPI_DATASIZE_9BIT) || \
AnnaBridge 161:aa5281ff4a02 592 ((__DATASIZE__) == SPI_DATASIZE_8BIT) || \
AnnaBridge 161:aa5281ff4a02 593 ((__DATASIZE__) == SPI_DATASIZE_7BIT) || \
AnnaBridge 161:aa5281ff4a02 594 ((__DATASIZE__) == SPI_DATASIZE_6BIT) || \
AnnaBridge 161:aa5281ff4a02 595 ((__DATASIZE__) == SPI_DATASIZE_5BIT) || \
AnnaBridge 161:aa5281ff4a02 596 ((__DATASIZE__) == SPI_DATASIZE_4BIT))
AnnaBridge 145:64910690c574 597
AnnaBridge 161:aa5281ff4a02 598 /** @brief Checks if SPI Serial clock steady state parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 599 * @param __CPOL__ specifies the SPI serial clock steady state.
AnnaBridge 161:aa5281ff4a02 600 * This parameter can be a value of @ref SPI_Clock_Polarity
AnnaBridge 161:aa5281ff4a02 601 * @retval None
AnnaBridge 161:aa5281ff4a02 602 */
AnnaBridge 161:aa5281ff4a02 603 #define IS_SPI_CPOL(__CPOL__) (((__CPOL__) == SPI_POLARITY_LOW) || \
AnnaBridge 161:aa5281ff4a02 604 ((__CPOL__) == SPI_POLARITY_HIGH))
AnnaBridge 145:64910690c574 605
AnnaBridge 161:aa5281ff4a02 606 /** @brief Checks if SPI Clock Phase parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 607 * @param __CPHA__ specifies the SPI Clock Phase.
AnnaBridge 161:aa5281ff4a02 608 * This parameter can be a value of @ref SPI_Clock_Phase
AnnaBridge 161:aa5281ff4a02 609 * @retval None
AnnaBridge 161:aa5281ff4a02 610 */
AnnaBridge 161:aa5281ff4a02 611 #define IS_SPI_CPHA(__CPHA__) (((__CPHA__) == SPI_PHASE_1EDGE) || \
AnnaBridge 161:aa5281ff4a02 612 ((__CPHA__) == SPI_PHASE_2EDGE))
AnnaBridge 145:64910690c574 613
AnnaBridge 161:aa5281ff4a02 614 /** @brief Checks if SPI Slave Select parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 615 * @param __NSS__ specifies the SPI Slave Slelect management parameter.
AnnaBridge 161:aa5281ff4a02 616 * This parameter can be a value of @ref SPI_Slave_Select_management
AnnaBridge 161:aa5281ff4a02 617 * @retval None
AnnaBridge 161:aa5281ff4a02 618 */
AnnaBridge 161:aa5281ff4a02 619 #define IS_SPI_NSS(__NSS__) (((__NSS__) == SPI_NSS_SOFT) || \
AnnaBridge 161:aa5281ff4a02 620 ((__NSS__) == SPI_NSS_HARD_INPUT) || \
AnnaBridge 161:aa5281ff4a02 621 ((__NSS__) == SPI_NSS_HARD_OUTPUT))
AnnaBridge 145:64910690c574 622
AnnaBridge 161:aa5281ff4a02 623 /** @brief Checks if SPI NSS Pulse parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 624 * @param __NSSP__ specifies the SPI NSS Pulse Mode parameter.
AnnaBridge 161:aa5281ff4a02 625 * This parameter can be a value of @ref SPI_NSSP_Mode
AnnaBridge 161:aa5281ff4a02 626 * @retval None
AnnaBridge 161:aa5281ff4a02 627 */
AnnaBridge 161:aa5281ff4a02 628 #define IS_SPI_NSSP(__NSSP__) (((__NSSP__) == SPI_NSS_PULSE_ENABLE) || \
AnnaBridge 161:aa5281ff4a02 629 ((__NSSP__) == SPI_NSS_PULSE_DISABLE))
AnnaBridge 161:aa5281ff4a02 630
AnnaBridge 161:aa5281ff4a02 631 /** @brief Checks if SPI Baudrate prescaler parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 632 * @param __PRESCALER__ specifies the SPI Baudrate prescaler.
AnnaBridge 161:aa5281ff4a02 633 * This parameter can be a value of @ref SPI_BaudRate_Prescaler
AnnaBridge 161:aa5281ff4a02 634 * @retval None
AnnaBridge 161:aa5281ff4a02 635 */
AnnaBridge 161:aa5281ff4a02 636 #define IS_SPI_BAUDRATE_PRESCALER(__PRESCALER__) (((__PRESCALER__) == SPI_BAUDRATEPRESCALER_2) || \
AnnaBridge 161:aa5281ff4a02 637 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_4) || \
AnnaBridge 161:aa5281ff4a02 638 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_8) || \
AnnaBridge 161:aa5281ff4a02 639 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_16) || \
AnnaBridge 161:aa5281ff4a02 640 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_32) || \
AnnaBridge 161:aa5281ff4a02 641 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_64) || \
AnnaBridge 161:aa5281ff4a02 642 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_128) || \
AnnaBridge 161:aa5281ff4a02 643 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_256))
AnnaBridge 145:64910690c574 644
AnnaBridge 161:aa5281ff4a02 645 /** @brief Checks if SPI MSB LSB transmission parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 646 * @param __BIT__ specifies the SPI MSB LSB transmission (whether data transfer starts from MSB or LSB bit).
AnnaBridge 161:aa5281ff4a02 647 * This parameter can be a value of @ref SPI_MSB_LSB_transmission
AnnaBridge 161:aa5281ff4a02 648 * @retval None
AnnaBridge 161:aa5281ff4a02 649 */
AnnaBridge 161:aa5281ff4a02 650 #define IS_SPI_FIRST_BIT(__BIT__) (((__BIT__) == SPI_FIRSTBIT_MSB) || \
AnnaBridge 161:aa5281ff4a02 651 ((__BIT__) == SPI_FIRSTBIT_LSB))
AnnaBridge 145:64910690c574 652
AnnaBridge 161:aa5281ff4a02 653 /** @brief Checks if SPI TI mode parameter is in allowed range.
AnnaBridge 161:aa5281ff4a02 654 * @param __MODE__ specifies the SPI TI mode.
AnnaBridge 161:aa5281ff4a02 655 * This parameter can be a value of @ref SPI_TI_mode
AnnaBridge 161:aa5281ff4a02 656 * @retval None
AnnaBridge 161:aa5281ff4a02 657 */
AnnaBridge 161:aa5281ff4a02 658 #define IS_SPI_TIMODE(__MODE__) (((__MODE__) == SPI_TIMODE_DISABLE) || \
AnnaBridge 161:aa5281ff4a02 659 ((__MODE__) == SPI_TIMODE_ENABLE))
AnnaBridge 145:64910690c574 660
AnnaBridge 161:aa5281ff4a02 661 /** @brief Checks if SPI CRC calculation enabled state is in allowed range.
AnnaBridge 161:aa5281ff4a02 662 * @param __CALCULATION__ specifies the SPI CRC calculation enable state.
AnnaBridge 161:aa5281ff4a02 663 * This parameter can be a value of @ref SPI_CRC_Calculation
AnnaBridge 161:aa5281ff4a02 664 * @retval None
AnnaBridge 161:aa5281ff4a02 665 */
AnnaBridge 161:aa5281ff4a02 666 #define IS_SPI_CRC_CALCULATION(__CALCULATION__) (((__CALCULATION__) == SPI_CRCCALCULATION_DISABLE) || \
AnnaBridge 161:aa5281ff4a02 667 ((__CALCULATION__) == SPI_CRCCALCULATION_ENABLE))
AnnaBridge 145:64910690c574 668
AnnaBridge 161:aa5281ff4a02 669 /** @brief Checks if SPI CRC length is in allowed range.
AnnaBridge 161:aa5281ff4a02 670 * @param __LENGTH__ specifies the SPI CRC length.
AnnaBridge 161:aa5281ff4a02 671 * This parameter can be a value of @ref SPI_CRC_length
AnnaBridge 161:aa5281ff4a02 672 * @retval None
AnnaBridge 161:aa5281ff4a02 673 */
AnnaBridge 161:aa5281ff4a02 674 #define IS_SPI_CRC_LENGTH(__LENGTH__) (((__LENGTH__) == SPI_CRC_LENGTH_DATASIZE) ||\
AnnaBridge 161:aa5281ff4a02 675 ((__LENGTH__) == SPI_CRC_LENGTH_8BIT) || \
AnnaBridge 161:aa5281ff4a02 676 ((__LENGTH__) == SPI_CRC_LENGTH_16BIT))
AnnaBridge 145:64910690c574 677
AnnaBridge 161:aa5281ff4a02 678 /** @brief Checks if SPI polynomial value to be used for the CRC calculation, is in allowed range.
AnnaBridge 161:aa5281ff4a02 679 * @param __POLYNOMIAL__ specifies the SPI polynomial value to be used for the CRC calculation.
AnnaBridge 161:aa5281ff4a02 680 * This parameter must be a number between Min_Data = 0 and Max_Data = 65535
AnnaBridge 161:aa5281ff4a02 681 * @retval None
AnnaBridge 161:aa5281ff4a02 682 */
AnnaBridge 161:aa5281ff4a02 683 #define IS_SPI_CRC_POLYNOMIAL(__POLYNOMIAL__) (((__POLYNOMIAL__) >= 0x1U) && ((__POLYNOMIAL__) <= 0xFFFFU) && (((__POLYNOMIAL__)&0x1U) != 0U))
Anna Bridge 160:5571c4ff569f 684
AnnaBridge 161:aa5281ff4a02 685 /** @brief Checks if DMA handle is valid.
AnnaBridge 161:aa5281ff4a02 686 * @param __HANDLE__ specifies a DMA Handle.
AnnaBridge 161:aa5281ff4a02 687 * @retval None
AnnaBridge 161:aa5281ff4a02 688 */
AnnaBridge 161:aa5281ff4a02 689 #define IS_SPI_DMA_HANDLE(__HANDLE__) ((__HANDLE__) != NULL)
AnnaBridge 145:64910690c574 690
AnnaBridge 145:64910690c574 691 /**
AnnaBridge 145:64910690c574 692 * @}
AnnaBridge 145:64910690c574 693 */
AnnaBridge 145:64910690c574 694
AnnaBridge 145:64910690c574 695 /* Include SPI HAL Extended module */
AnnaBridge 145:64910690c574 696 #include "stm32l4xx_hal_spi_ex.h"
AnnaBridge 145:64910690c574 697
AnnaBridge 145:64910690c574 698 /* Exported functions --------------------------------------------------------*/
AnnaBridge 145:64910690c574 699 /** @addtogroup SPI_Exported_Functions
AnnaBridge 145:64910690c574 700 * @{
AnnaBridge 145:64910690c574 701 */
AnnaBridge 145:64910690c574 702
AnnaBridge 145:64910690c574 703 /** @addtogroup SPI_Exported_Functions_Group1
AnnaBridge 145:64910690c574 704 * @{
AnnaBridge 145:64910690c574 705 */
AnnaBridge 145:64910690c574 706 /* Initialization/de-initialization functions ********************************/
AnnaBridge 145:64910690c574 707 HAL_StatusTypeDef HAL_SPI_Init(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 708 HAL_StatusTypeDef HAL_SPI_DeInit(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 709 void HAL_SPI_MspInit(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 710 void HAL_SPI_MspDeInit(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 711 /**
AnnaBridge 145:64910690c574 712 * @}
AnnaBridge 145:64910690c574 713 */
AnnaBridge 145:64910690c574 714
AnnaBridge 145:64910690c574 715 /** @addtogroup SPI_Exported_Functions_Group2
AnnaBridge 145:64910690c574 716 * @{
AnnaBridge 145:64910690c574 717 */
AnnaBridge 145:64910690c574 718 /* I/O operation functions ***************************************************/
AnnaBridge 145:64910690c574 719 HAL_StatusTypeDef HAL_SPI_Transmit(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 145:64910690c574 720 HAL_StatusTypeDef HAL_SPI_Receive(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 145:64910690c574 721 HAL_StatusTypeDef HAL_SPI_TransmitReceive(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData, uint16_t Size,
AnnaBridge 145:64910690c574 722 uint32_t Timeout);
AnnaBridge 145:64910690c574 723 HAL_StatusTypeDef HAL_SPI_Transmit_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 145:64910690c574 724 HAL_StatusTypeDef HAL_SPI_Receive_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 145:64910690c574 725 HAL_StatusTypeDef HAL_SPI_TransmitReceive_IT(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
AnnaBridge 145:64910690c574 726 uint16_t Size);
AnnaBridge 145:64910690c574 727 HAL_StatusTypeDef HAL_SPI_Transmit_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 145:64910690c574 728 HAL_StatusTypeDef HAL_SPI_Receive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 145:64910690c574 729 HAL_StatusTypeDef HAL_SPI_TransmitReceive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
AnnaBridge 145:64910690c574 730 uint16_t Size);
AnnaBridge 145:64910690c574 731 HAL_StatusTypeDef HAL_SPI_DMAPause(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 732 HAL_StatusTypeDef HAL_SPI_DMAResume(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 733 HAL_StatusTypeDef HAL_SPI_DMAStop(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 734 /* Transfer Abort functions */
AnnaBridge 145:64910690c574 735 HAL_StatusTypeDef HAL_SPI_Abort(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 736 HAL_StatusTypeDef HAL_SPI_Abort_IT(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 737
AnnaBridge 145:64910690c574 738 void HAL_SPI_IRQHandler(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 739 void HAL_SPI_TxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 740 void HAL_SPI_RxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 741 void HAL_SPI_TxRxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 742 void HAL_SPI_TxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 743 void HAL_SPI_RxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 744 void HAL_SPI_TxRxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 745 void HAL_SPI_ErrorCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 746 void HAL_SPI_AbortCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 747 /**
AnnaBridge 145:64910690c574 748 * @}
AnnaBridge 145:64910690c574 749 */
AnnaBridge 145:64910690c574 750
AnnaBridge 145:64910690c574 751 /** @addtogroup SPI_Exported_Functions_Group3
AnnaBridge 145:64910690c574 752 * @{
AnnaBridge 145:64910690c574 753 */
AnnaBridge 145:64910690c574 754 /* Peripheral State and Error functions ***************************************/
AnnaBridge 145:64910690c574 755 HAL_SPI_StateTypeDef HAL_SPI_GetState(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 756 uint32_t HAL_SPI_GetError(SPI_HandleTypeDef *hspi);
AnnaBridge 145:64910690c574 757 /**
AnnaBridge 145:64910690c574 758 * @}
AnnaBridge 145:64910690c574 759 */
AnnaBridge 145:64910690c574 760
AnnaBridge 145:64910690c574 761 /**
AnnaBridge 145:64910690c574 762 * @}
AnnaBridge 145:64910690c574 763 */
AnnaBridge 145:64910690c574 764
AnnaBridge 145:64910690c574 765 /**
AnnaBridge 145:64910690c574 766 * @}
AnnaBridge 145:64910690c574 767 */
AnnaBridge 145:64910690c574 768
AnnaBridge 145:64910690c574 769 /**
AnnaBridge 145:64910690c574 770 * @}
AnnaBridge 145:64910690c574 771 */
AnnaBridge 145:64910690c574 772
AnnaBridge 145:64910690c574 773 #ifdef __cplusplus
AnnaBridge 145:64910690c574 774 }
AnnaBridge 145:64910690c574 775 #endif
AnnaBridge 145:64910690c574 776
AnnaBridge 145:64910690c574 777 #endif /* __STM32L4xx_HAL_SPI_H */
AnnaBridge 145:64910690c574 778
AnnaBridge 145:64910690c574 779 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/