The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 08 11:45:42 2018 +0000
Revision:
171:3a7713b1edbc
Parent:
TARGET_DISCO_L496AG/TARGET_STM/TARGET_STM32L4/device/stm32l4xx_hal_dma.h@165:d1b4690b3f8b
mbed library. Release version 164

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 165:d1b4690b3f8b 1 /**
AnnaBridge 165:d1b4690b3f8b 2 ******************************************************************************
AnnaBridge 165:d1b4690b3f8b 3 * @file stm32l4xx_hal_dma.h
AnnaBridge 165:d1b4690b3f8b 4 * @author MCD Application Team
AnnaBridge 165:d1b4690b3f8b 5 * @brief Header file of DMA HAL module.
AnnaBridge 165:d1b4690b3f8b 6 ******************************************************************************
AnnaBridge 165:d1b4690b3f8b 7 * @attention
AnnaBridge 165:d1b4690b3f8b 8 *
AnnaBridge 165:d1b4690b3f8b 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 165:d1b4690b3f8b 10 *
AnnaBridge 165:d1b4690b3f8b 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 165:d1b4690b3f8b 12 * are permitted provided that the following conditions are met:
AnnaBridge 165:d1b4690b3f8b 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 165:d1b4690b3f8b 14 * this list of conditions and the following disclaimer.
AnnaBridge 165:d1b4690b3f8b 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 165:d1b4690b3f8b 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 165:d1b4690b3f8b 17 * and/or other materials provided with the distribution.
AnnaBridge 165:d1b4690b3f8b 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 165:d1b4690b3f8b 19 * may be used to endorse or promote products derived from this software
AnnaBridge 165:d1b4690b3f8b 20 * without specific prior written permission.
AnnaBridge 165:d1b4690b3f8b 21 *
AnnaBridge 165:d1b4690b3f8b 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 165:d1b4690b3f8b 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 165:d1b4690b3f8b 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 165:d1b4690b3f8b 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 165:d1b4690b3f8b 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 165:d1b4690b3f8b 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 165:d1b4690b3f8b 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 165:d1b4690b3f8b 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 165:d1b4690b3f8b 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 165:d1b4690b3f8b 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 165:d1b4690b3f8b 32 *
AnnaBridge 165:d1b4690b3f8b 33 ******************************************************************************
AnnaBridge 165:d1b4690b3f8b 34 */
AnnaBridge 165:d1b4690b3f8b 35
AnnaBridge 165:d1b4690b3f8b 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 165:d1b4690b3f8b 37 #ifndef __STM32L4xx_HAL_DMA_H
AnnaBridge 165:d1b4690b3f8b 38 #define __STM32L4xx_HAL_DMA_H
AnnaBridge 165:d1b4690b3f8b 39
AnnaBridge 165:d1b4690b3f8b 40 #ifdef __cplusplus
AnnaBridge 165:d1b4690b3f8b 41 extern "C" {
AnnaBridge 165:d1b4690b3f8b 42 #endif
AnnaBridge 165:d1b4690b3f8b 43
AnnaBridge 165:d1b4690b3f8b 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 165:d1b4690b3f8b 45 #include "stm32l4xx_hal_def.h"
AnnaBridge 165:d1b4690b3f8b 46
AnnaBridge 165:d1b4690b3f8b 47 /** @addtogroup STM32L4xx_HAL_Driver
AnnaBridge 165:d1b4690b3f8b 48 * @{
AnnaBridge 165:d1b4690b3f8b 49 */
AnnaBridge 165:d1b4690b3f8b 50
AnnaBridge 165:d1b4690b3f8b 51 /** @addtogroup DMA
AnnaBridge 165:d1b4690b3f8b 52 * @{
AnnaBridge 165:d1b4690b3f8b 53 */
AnnaBridge 165:d1b4690b3f8b 54
AnnaBridge 165:d1b4690b3f8b 55 /* Exported types ------------------------------------------------------------*/
AnnaBridge 165:d1b4690b3f8b 56 /** @defgroup DMA_Exported_Types DMA Exported Types
AnnaBridge 165:d1b4690b3f8b 57 * @{
AnnaBridge 165:d1b4690b3f8b 58 */
AnnaBridge 165:d1b4690b3f8b 59
AnnaBridge 165:d1b4690b3f8b 60 /**
AnnaBridge 165:d1b4690b3f8b 61 * @brief DMA Configuration Structure definition
AnnaBridge 165:d1b4690b3f8b 62 */
AnnaBridge 165:d1b4690b3f8b 63 typedef struct
AnnaBridge 165:d1b4690b3f8b 64 {
AnnaBridge 165:d1b4690b3f8b 65 uint32_t Request; /*!< Specifies the request selected for the specified channel.
AnnaBridge 165:d1b4690b3f8b 66 This parameter can be a value of @ref DMA_request */
AnnaBridge 165:d1b4690b3f8b 67
AnnaBridge 165:d1b4690b3f8b 68 uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
AnnaBridge 165:d1b4690b3f8b 69 from memory to memory or from peripheral to memory.
AnnaBridge 165:d1b4690b3f8b 70 This parameter can be a value of @ref DMA_Data_transfer_direction */
AnnaBridge 165:d1b4690b3f8b 71
AnnaBridge 165:d1b4690b3f8b 72 uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
AnnaBridge 165:d1b4690b3f8b 73 This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
AnnaBridge 165:d1b4690b3f8b 74
AnnaBridge 165:d1b4690b3f8b 75 uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
AnnaBridge 165:d1b4690b3f8b 76 This parameter can be a value of @ref DMA_Memory_incremented_mode */
AnnaBridge 165:d1b4690b3f8b 77
AnnaBridge 165:d1b4690b3f8b 78 uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
AnnaBridge 165:d1b4690b3f8b 79 This parameter can be a value of @ref DMA_Peripheral_data_size */
AnnaBridge 165:d1b4690b3f8b 80
AnnaBridge 165:d1b4690b3f8b 81 uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
AnnaBridge 165:d1b4690b3f8b 82 This parameter can be a value of @ref DMA_Memory_data_size */
AnnaBridge 165:d1b4690b3f8b 83
AnnaBridge 165:d1b4690b3f8b 84 uint32_t Mode; /*!< Specifies the operation mode of the DMAy Channelx.
AnnaBridge 165:d1b4690b3f8b 85 This parameter can be a value of @ref DMA_mode
AnnaBridge 165:d1b4690b3f8b 86 @note The circular buffer mode cannot be used if the memory-to-memory
AnnaBridge 165:d1b4690b3f8b 87 data transfer is configured on the selected Channel */
AnnaBridge 165:d1b4690b3f8b 88
AnnaBridge 165:d1b4690b3f8b 89 uint32_t Priority; /*!< Specifies the software priority for the DMAy Channelx.
AnnaBridge 165:d1b4690b3f8b 90 This parameter can be a value of @ref DMA_Priority_level */
AnnaBridge 165:d1b4690b3f8b 91 } DMA_InitTypeDef;
AnnaBridge 165:d1b4690b3f8b 92
AnnaBridge 165:d1b4690b3f8b 93 /**
AnnaBridge 165:d1b4690b3f8b 94 * @brief HAL DMA State structures definition
AnnaBridge 165:d1b4690b3f8b 95 */
AnnaBridge 165:d1b4690b3f8b 96 typedef enum
AnnaBridge 165:d1b4690b3f8b 97 {
AnnaBridge 165:d1b4690b3f8b 98 HAL_DMA_STATE_RESET = 0x00, /*!< DMA not yet initialized or disabled */
AnnaBridge 165:d1b4690b3f8b 99 HAL_DMA_STATE_READY = 0x01, /*!< DMA initialized and ready for use */
AnnaBridge 165:d1b4690b3f8b 100 HAL_DMA_STATE_BUSY = 0x02, /*!< DMA process is ongoing */
AnnaBridge 165:d1b4690b3f8b 101 HAL_DMA_STATE_TIMEOUT = 0x03, /*!< DMA timeout state */
AnnaBridge 165:d1b4690b3f8b 102 }HAL_DMA_StateTypeDef;
AnnaBridge 165:d1b4690b3f8b 103
AnnaBridge 165:d1b4690b3f8b 104 /**
AnnaBridge 165:d1b4690b3f8b 105 * @brief HAL DMA Error Code structure definition
AnnaBridge 165:d1b4690b3f8b 106 */
AnnaBridge 165:d1b4690b3f8b 107 typedef enum
AnnaBridge 165:d1b4690b3f8b 108 {
AnnaBridge 165:d1b4690b3f8b 109 HAL_DMA_FULL_TRANSFER = 0x00, /*!< Full transfer */
AnnaBridge 165:d1b4690b3f8b 110 HAL_DMA_HALF_TRANSFER = 0x01 /*!< Half Transfer */
AnnaBridge 165:d1b4690b3f8b 111 }HAL_DMA_LevelCompleteTypeDef;
AnnaBridge 165:d1b4690b3f8b 112
AnnaBridge 165:d1b4690b3f8b 113
AnnaBridge 165:d1b4690b3f8b 114 /**
AnnaBridge 165:d1b4690b3f8b 115 * @brief HAL DMA Callback ID structure definition
AnnaBridge 165:d1b4690b3f8b 116 */
AnnaBridge 165:d1b4690b3f8b 117 typedef enum
AnnaBridge 165:d1b4690b3f8b 118 {
AnnaBridge 165:d1b4690b3f8b 119 HAL_DMA_XFER_CPLT_CB_ID = 0x00, /*!< Full transfer */
AnnaBridge 165:d1b4690b3f8b 120 HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01, /*!< Half transfer */
AnnaBridge 165:d1b4690b3f8b 121 HAL_DMA_XFER_ERROR_CB_ID = 0x02, /*!< Error */
AnnaBridge 165:d1b4690b3f8b 122 HAL_DMA_XFER_ABORT_CB_ID = 0x03, /*!< Abort */
AnnaBridge 165:d1b4690b3f8b 123 HAL_DMA_XFER_ALL_CB_ID = 0x04 /*!< All */
AnnaBridge 165:d1b4690b3f8b 124
AnnaBridge 165:d1b4690b3f8b 125 }HAL_DMA_CallbackIDTypeDef;
AnnaBridge 165:d1b4690b3f8b 126
AnnaBridge 165:d1b4690b3f8b 127 /**
AnnaBridge 165:d1b4690b3f8b 128 * @brief DMA handle Structure definition
AnnaBridge 165:d1b4690b3f8b 129 */
AnnaBridge 165:d1b4690b3f8b 130 typedef struct __DMA_HandleTypeDef
AnnaBridge 165:d1b4690b3f8b 131 {
AnnaBridge 165:d1b4690b3f8b 132 DMA_Channel_TypeDef *Instance; /*!< Register base address */
AnnaBridge 165:d1b4690b3f8b 133
AnnaBridge 165:d1b4690b3f8b 134 DMA_InitTypeDef Init; /*!< DMA communication parameters */
AnnaBridge 165:d1b4690b3f8b 135
AnnaBridge 165:d1b4690b3f8b 136 HAL_LockTypeDef Lock; /*!< DMA locking object */
AnnaBridge 165:d1b4690b3f8b 137
AnnaBridge 165:d1b4690b3f8b 138 __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
AnnaBridge 165:d1b4690b3f8b 139
AnnaBridge 165:d1b4690b3f8b 140 void *Parent; /*!< Parent object state */
AnnaBridge 165:d1b4690b3f8b 141
AnnaBridge 165:d1b4690b3f8b 142 void (* XferCpltCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
AnnaBridge 165:d1b4690b3f8b 143
AnnaBridge 165:d1b4690b3f8b 144 void (* XferHalfCpltCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
AnnaBridge 165:d1b4690b3f8b 145
AnnaBridge 165:d1b4690b3f8b 146 void (* XferErrorCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
AnnaBridge 165:d1b4690b3f8b 147
AnnaBridge 165:d1b4690b3f8b 148 void (* XferAbortCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer abort callback */
AnnaBridge 165:d1b4690b3f8b 149
AnnaBridge 165:d1b4690b3f8b 150 __IO uint32_t ErrorCode; /*!< DMA Error code */
AnnaBridge 165:d1b4690b3f8b 151
AnnaBridge 165:d1b4690b3f8b 152 DMA_TypeDef *DmaBaseAddress; /*!< DMA Channel Base Address */
AnnaBridge 165:d1b4690b3f8b 153
AnnaBridge 165:d1b4690b3f8b 154 uint32_t ChannelIndex; /*!< DMA Channel Index */
AnnaBridge 165:d1b4690b3f8b 155
AnnaBridge 165:d1b4690b3f8b 156 #if defined(DMAMUX1)
AnnaBridge 165:d1b4690b3f8b 157 DMAMUX_Channel_TypeDef *DMAmuxChannel; /*!< Register base address */
AnnaBridge 165:d1b4690b3f8b 158
AnnaBridge 165:d1b4690b3f8b 159 DMAMUX_ChannelStatus_TypeDef *DMAmuxChannelStatus; /*!< DMAMUX Channels Status Base Address */
AnnaBridge 165:d1b4690b3f8b 160
AnnaBridge 165:d1b4690b3f8b 161 uint32_t DMAmuxChannelStatusMask; /*!< DMAMUX Channel Status Mask */
AnnaBridge 165:d1b4690b3f8b 162
AnnaBridge 165:d1b4690b3f8b 163 DMAMUX_RequestGen_TypeDef *DMAmuxRequestGen; /*!< DMAMUX request generator Base Address */
AnnaBridge 165:d1b4690b3f8b 164
AnnaBridge 165:d1b4690b3f8b 165 DMAMUX_RequestGenStatus_TypeDef *DMAmuxRequestGenStatus; /*!< DMAMUX request generator Address */
AnnaBridge 165:d1b4690b3f8b 166
AnnaBridge 165:d1b4690b3f8b 167 uint32_t DMAmuxRequestGenStatusMask; /*!< DMAMUX request generator Status mask */
AnnaBridge 165:d1b4690b3f8b 168
AnnaBridge 165:d1b4690b3f8b 169 #endif /* DMAMUX1 */
AnnaBridge 165:d1b4690b3f8b 170
AnnaBridge 165:d1b4690b3f8b 171 }DMA_HandleTypeDef;
AnnaBridge 165:d1b4690b3f8b 172 /**
AnnaBridge 165:d1b4690b3f8b 173 * @}
AnnaBridge 165:d1b4690b3f8b 174 */
AnnaBridge 165:d1b4690b3f8b 175
AnnaBridge 165:d1b4690b3f8b 176 /* Exported constants --------------------------------------------------------*/
AnnaBridge 165:d1b4690b3f8b 177
AnnaBridge 165:d1b4690b3f8b 178 /** @defgroup DMA_Exported_Constants DMA Exported Constants
AnnaBridge 165:d1b4690b3f8b 179 * @{
AnnaBridge 165:d1b4690b3f8b 180 */
AnnaBridge 165:d1b4690b3f8b 181
AnnaBridge 165:d1b4690b3f8b 182 /** @defgroup DMA_Error_Code DMA Error Code
AnnaBridge 165:d1b4690b3f8b 183 * @{
AnnaBridge 165:d1b4690b3f8b 184 */
AnnaBridge 165:d1b4690b3f8b 185 #define HAL_DMA_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */
AnnaBridge 165:d1b4690b3f8b 186 #define HAL_DMA_ERROR_TE ((uint32_t)0x00000001U) /*!< Transfer error */
AnnaBridge 165:d1b4690b3f8b 187 #define HAL_DMA_ERROR_NO_XFER ((uint32_t)0x00000004U) /*!< Abort requested with no Xfer ongoing */
AnnaBridge 165:d1b4690b3f8b 188 #define HAL_DMA_ERROR_TIMEOUT ((uint32_t)0x00000020U) /*!< Timeout error */
AnnaBridge 165:d1b4690b3f8b 189 #define HAL_DMA_ERROR_NOT_SUPPORTED ((uint32_t)0x00000100U) /*!< Not supported mode */
AnnaBridge 165:d1b4690b3f8b 190 #define HAL_DMA_ERROR_SYNC ((uint32_t)0x00000200U) /*!< DMAMUX sync overrun error */
AnnaBridge 165:d1b4690b3f8b 191 #define HAL_DMA_ERROR_REQGEN ((uint32_t)0x00000400U) /*!< DMAMUX request generator overrun error */
AnnaBridge 165:d1b4690b3f8b 192
AnnaBridge 165:d1b4690b3f8b 193 /**
AnnaBridge 165:d1b4690b3f8b 194 * @}
AnnaBridge 165:d1b4690b3f8b 195 */
AnnaBridge 165:d1b4690b3f8b 196
AnnaBridge 165:d1b4690b3f8b 197 /** @defgroup DMA_request DMA request
AnnaBridge 165:d1b4690b3f8b 198 * @{
AnnaBridge 165:d1b4690b3f8b 199 */
AnnaBridge 165:d1b4690b3f8b 200 #if !defined (DMAMUX1)
AnnaBridge 165:d1b4690b3f8b 201
AnnaBridge 165:d1b4690b3f8b 202 #define DMA_REQUEST_0 ((uint32_t)0x00000000)
AnnaBridge 165:d1b4690b3f8b 203 #define DMA_REQUEST_1 ((uint32_t)0x00000001)
AnnaBridge 165:d1b4690b3f8b 204 #define DMA_REQUEST_2 ((uint32_t)0x00000002)
AnnaBridge 165:d1b4690b3f8b 205 #define DMA_REQUEST_3 ((uint32_t)0x00000003)
AnnaBridge 165:d1b4690b3f8b 206 #define DMA_REQUEST_4 ((uint32_t)0x00000004)
AnnaBridge 165:d1b4690b3f8b 207 #define DMA_REQUEST_5 ((uint32_t)0x00000005)
AnnaBridge 165:d1b4690b3f8b 208 #define DMA_REQUEST_6 ((uint32_t)0x00000006)
AnnaBridge 165:d1b4690b3f8b 209 #define DMA_REQUEST_7 ((uint32_t)0x00000007)
AnnaBridge 165:d1b4690b3f8b 210
AnnaBridge 165:d1b4690b3f8b 211 #endif
AnnaBridge 165:d1b4690b3f8b 212
AnnaBridge 165:d1b4690b3f8b 213 #if defined(DMAMUX1)
AnnaBridge 165:d1b4690b3f8b 214
AnnaBridge 165:d1b4690b3f8b 215 #define DMA_REQUEST_MEM2MEM 0U /*!< memory to memory transfer */
AnnaBridge 165:d1b4690b3f8b 216
AnnaBridge 165:d1b4690b3f8b 217 #define DMA_REQUEST_GENERATOR0 1U /*!< DMAMUX1 request generator 0 */
AnnaBridge 165:d1b4690b3f8b 218 #define DMA_REQUEST_GENERATOR1 2U /*!< DMAMUX1 request generator 1 */
AnnaBridge 165:d1b4690b3f8b 219 #define DMA_REQUEST_GENERATOR2 3U /*!< DMAMUX1 request generator 2 */
AnnaBridge 165:d1b4690b3f8b 220 #define DMA_REQUEST_GENERATOR3 4U /*!< DMAMUX1 request generator 3 */
AnnaBridge 165:d1b4690b3f8b 221
AnnaBridge 165:d1b4690b3f8b 222 #define DMA_REQUEST_ADC1 5U /*!< DMAMUX1 ADC1 request */
AnnaBridge 165:d1b4690b3f8b 223
AnnaBridge 165:d1b4690b3f8b 224 #define DMA_REQUEST_DAC1_CH1 6U /*!< DMAMUX1 DAC1 CH1 request */
AnnaBridge 165:d1b4690b3f8b 225 #define DMA_REQUEST_DAC1_CH2 7U /*!< DMAMUX1 DAC1 CH2 request */
AnnaBridge 165:d1b4690b3f8b 226
AnnaBridge 165:d1b4690b3f8b 227 #define DMA_REQUEST_TIM6_UP 8U /*!< DMAMUX1 TIM6 UP request */
AnnaBridge 165:d1b4690b3f8b 228 #define DMA_REQUEST_TIM7_UP 9U /*!< DMAMUX1 TIM7 UP request */
AnnaBridge 165:d1b4690b3f8b 229
AnnaBridge 165:d1b4690b3f8b 230 #define DMA_REQUEST_SPI1_RX 10U /*!< DMAMUX1 SPI1 RX request */
AnnaBridge 165:d1b4690b3f8b 231 #define DMA_REQUEST_SPI1_TX 11U /*!< DMAMUX1 SPI1 TX request */
AnnaBridge 165:d1b4690b3f8b 232 #define DMA_REQUEST_SPI2_RX 12U /*!< DMAMUX1 SPI2 RX request */
AnnaBridge 165:d1b4690b3f8b 233 #define DMA_REQUEST_SPI2_TX 13U /*!< DMAMUX1 SPI2 TX request */
AnnaBridge 165:d1b4690b3f8b 234 #define DMA_REQUEST_SPI3_RX 14U /*!< DMAMUX1 SPI3 RX request */
AnnaBridge 165:d1b4690b3f8b 235 #define DMA_REQUEST_SPI3_TX 15U /*!< DMAMUX1 SPI3 TX request */
AnnaBridge 165:d1b4690b3f8b 236
AnnaBridge 165:d1b4690b3f8b 237 #define DMA_REQUEST_I2C1_RX 16U /*!< DMAMUX1 I2C1 RX request */
AnnaBridge 165:d1b4690b3f8b 238 #define DMA_REQUEST_I2C1_TX 17U /*!< DMAMUX1 I2C1 TX request */
AnnaBridge 165:d1b4690b3f8b 239 #define DMA_REQUEST_I2C2_RX 18U /*!< DMAMUX1 I2C2 RX request */
AnnaBridge 165:d1b4690b3f8b 240 #define DMA_REQUEST_I2C2_TX 19U /*!< DMAMUX1 I2C2 TX request */
AnnaBridge 165:d1b4690b3f8b 241 #define DMA_REQUEST_I2C3_RX 20U /*!< DMAMUX1 I2C3 RX request */
AnnaBridge 165:d1b4690b3f8b 242 #define DMA_REQUEST_I2C3_TX 21U /*!< DMAMUX1 I2C3 TX request */
AnnaBridge 165:d1b4690b3f8b 243 #define DMA_REQUEST_I2C4_RX 22U /*!< DMAMUX1 I2C4 RX request */
AnnaBridge 165:d1b4690b3f8b 244 #define DMA_REQUEST_I2C4_TX 23U /*!< DMAMUX1 I2C4 TX request */
AnnaBridge 165:d1b4690b3f8b 245
AnnaBridge 165:d1b4690b3f8b 246 #define DMA_REQUEST_USART1_RX 24U /*!< DMAMUX1 USART1 RX request */
AnnaBridge 165:d1b4690b3f8b 247 #define DMA_REQUEST_USART1_TX 25U /*!< DMAMUX1 USART1 TX request */
AnnaBridge 165:d1b4690b3f8b 248 #define DMA_REQUEST_USART2_RX 26U /*!< DMAMUX1 USART2 RX request */
AnnaBridge 165:d1b4690b3f8b 249 #define DMA_REQUEST_USART2_TX 27U /*!< DMAMUX1 USART2 TX request */
AnnaBridge 165:d1b4690b3f8b 250 #define DMA_REQUEST_USART3_RX 28U /*!< DMAMUX1 USART3 RX request */
AnnaBridge 165:d1b4690b3f8b 251 #define DMA_REQUEST_USART3_TX 29U /*!< DMAMUX1 USART3 TX request */
AnnaBridge 165:d1b4690b3f8b 252
AnnaBridge 165:d1b4690b3f8b 253 #define DMA_REQUEST_UART4_RX 30U /*!< DMAMUX1 UART4 RX request */
AnnaBridge 165:d1b4690b3f8b 254 #define DMA_REQUEST_UART4_TX 31U /*!< DMAMUX1 UART4 TX request */
AnnaBridge 165:d1b4690b3f8b 255 #define DMA_REQUEST_UART5_RX 32U /*!< DMAMUX1 UART5 RX request */
AnnaBridge 165:d1b4690b3f8b 256 #define DMA_REQUEST_UART5_TX 33U /*!< DMAMUX1 UART5 TX request */
AnnaBridge 165:d1b4690b3f8b 257
AnnaBridge 165:d1b4690b3f8b 258 #define DMA_REQUEST_LPUART1_RX 34U /*!< DMAMUX1 LP_UART1_RX request */
AnnaBridge 165:d1b4690b3f8b 259 #define DMA_REQUEST_LPUART1_TX 35U /*!< DMAMUX1 LP_UART1_RX request */
AnnaBridge 165:d1b4690b3f8b 260
AnnaBridge 165:d1b4690b3f8b 261 #define DMA_REQUEST_SAI1_A 36U /*!< DMAMUX1 SAI1 A request */
AnnaBridge 165:d1b4690b3f8b 262 #define DMA_REQUEST_SAI1_B 37U /*!< DMAMUX1 SAI1 B request */
AnnaBridge 165:d1b4690b3f8b 263 #define DMA_REQUEST_SAI2_A 38U /*!< DMAMUX1 SAI2 A request */
AnnaBridge 165:d1b4690b3f8b 264 #define DMA_REQUEST_SAI2_B 39U /*!< DMAMUX1 SAI2 B request */
AnnaBridge 165:d1b4690b3f8b 265
AnnaBridge 165:d1b4690b3f8b 266 #define DMA_REQUEST_OCTOSPI1 40U /*!< DMAMUX1 OCTOSPI1 request */
AnnaBridge 165:d1b4690b3f8b 267 #define DMA_REQUEST_OCTOSPI2 41U /*!< DMAMUX1 OCTOSPI2 request */
AnnaBridge 165:d1b4690b3f8b 268
AnnaBridge 165:d1b4690b3f8b 269 #define DMA_REQUEST_TIM1_CH1 42U /*!< DMAMUX1 TIM1 CH1 request */
AnnaBridge 165:d1b4690b3f8b 270 #define DMA_REQUEST_TIM1_CH2 43U /*!< DMAMUX1 TIM1 CH2 request */
AnnaBridge 165:d1b4690b3f8b 271 #define DMA_REQUEST_TIM1_CH3 44U /*!< DMAMUX1 TIM1 CH3 request */
AnnaBridge 165:d1b4690b3f8b 272 #define DMA_REQUEST_TIM1_CH4 45U /*!< DMAMUX1 TIM1 CH4 request */
AnnaBridge 165:d1b4690b3f8b 273 #define DMA_REQUEST_TIM1_UP 46U /*!< DMAMUX1 TIM1 UP request */
AnnaBridge 165:d1b4690b3f8b 274 #define DMA_REQUEST_TIM1_TRIG 47U /*!< DMAMUX1 TIM1 TRIG request */
AnnaBridge 165:d1b4690b3f8b 275 #define DMA_REQUEST_TIM1_COM 48U /*!< DMAMUX1 TIM1 COM request */
AnnaBridge 165:d1b4690b3f8b 276
AnnaBridge 165:d1b4690b3f8b 277 #define DMA_REQUEST_TIM8_CH1 49U /*!< DMAMUX1 TIM8 CH1 request */
AnnaBridge 165:d1b4690b3f8b 278 #define DMA_REQUEST_TIM8_CH2 50U /*!< DMAMUX1 TIM8 CH2 request */
AnnaBridge 165:d1b4690b3f8b 279 #define DMA_REQUEST_TIM8_CH3 51U /*!< DMAMUX1 TIM8 CH3 request */
AnnaBridge 165:d1b4690b3f8b 280 #define DMA_REQUEST_TIM8_CH4 52U /*!< DMAMUX1 TIM8 CH4 request */
AnnaBridge 165:d1b4690b3f8b 281 #define DMA_REQUEST_TIM8_UP 53U /*!< DMAMUX1 TIM8 UP request */
AnnaBridge 165:d1b4690b3f8b 282 #define DMA_REQUEST_TIM8_TRIG 54U /*!< DMAMUX1 TIM8 TRIG request */
AnnaBridge 165:d1b4690b3f8b 283 #define DMA_REQUEST_TIM8_COM 55U /*!< DMAMUX1 TIM8 COM request */
AnnaBridge 165:d1b4690b3f8b 284
AnnaBridge 165:d1b4690b3f8b 285 #define DMA_REQUEST_TIM2_CH1 56U /*!< DMAMUX1 TIM2 CH1 request */
AnnaBridge 165:d1b4690b3f8b 286 #define DMA_REQUEST_TIM2_CH2 57U /*!< DMAMUX1 TIM2 CH2 request */
AnnaBridge 165:d1b4690b3f8b 287 #define DMA_REQUEST_TIM2_CH3 58U /*!< DMAMUX1 TIM2 CH3 request */
AnnaBridge 165:d1b4690b3f8b 288 #define DMA_REQUEST_TIM2_CH4 59U /*!< DMAMUX1 TIM2 CH4 request */
AnnaBridge 165:d1b4690b3f8b 289 #define DMA_REQUEST_TIM2_UP 60U /*!< DMAMUX1 TIM2 UP request */
AnnaBridge 165:d1b4690b3f8b 290
AnnaBridge 165:d1b4690b3f8b 291 #define DMA_REQUEST_TIM3_CH1 61U /*!< DMAMUX1 TIM3 CH1 request */
AnnaBridge 165:d1b4690b3f8b 292 #define DMA_REQUEST_TIM3_CH2 62U /*!< DMAMUX1 TIM3 CH2 request */
AnnaBridge 165:d1b4690b3f8b 293 #define DMA_REQUEST_TIM3_CH3 63U /*!< DMAMUX1 TIM3 CH3 request */
AnnaBridge 165:d1b4690b3f8b 294 #define DMA_REQUEST_TIM3_CH4 64U /*!< DMAMUX1 TIM3 CH4 request */
AnnaBridge 165:d1b4690b3f8b 295 #define DMA_REQUEST_TIM3_UP 65U /*!< DMAMUX1 TIM3 UP request */
AnnaBridge 165:d1b4690b3f8b 296 #define DMA_REQUEST_TIM3_TRIG 66U /*!< DMAMUX1 TIM3 TRIG request */
AnnaBridge 165:d1b4690b3f8b 297
AnnaBridge 165:d1b4690b3f8b 298 #define DMA_REQUEST_TIM4_CH1 67U /*!< DMAMUX1 TIM4 CH1 request */
AnnaBridge 165:d1b4690b3f8b 299 #define DMA_REQUEST_TIM4_CH2 68U /*!< DMAMUX1 TIM4 CH2 request */
AnnaBridge 165:d1b4690b3f8b 300 #define DMA_REQUEST_TIM4_CH3 69U /*!< DMAMUX1 TIM4 CH3 request */
AnnaBridge 165:d1b4690b3f8b 301 #define DMA_REQUEST_TIM4_CH4 70U /*!< DMAMUX1 TIM4 CH4 request */
AnnaBridge 165:d1b4690b3f8b 302 #define DMA_REQUEST_TIM4_UP 71U /*!< DMAMUX1 TIM4 UP request */
AnnaBridge 165:d1b4690b3f8b 303
AnnaBridge 165:d1b4690b3f8b 304 #define DMA_REQUEST_TIM5_CH1 72U /*!< DMAMUX1 TIM5 CH1 request */
AnnaBridge 165:d1b4690b3f8b 305 #define DMA_REQUEST_TIM5_CH2 73U /*!< DMAMUX1 TIM5 CH2 request */
AnnaBridge 165:d1b4690b3f8b 306 #define DMA_REQUEST_TIM5_CH3 74U /*!< DMAMUX1 TIM5 CH3 request */
AnnaBridge 165:d1b4690b3f8b 307 #define DMA_REQUEST_TIM5_CH4 75U /*!< DMAMUX1 TIM5 CH4 request */
AnnaBridge 165:d1b4690b3f8b 308 #define DMA_REQUEST_TIM5_UP 76U /*!< DMAMUX1 TIM5 UP request */
AnnaBridge 165:d1b4690b3f8b 309 #define DMA_REQUEST_TIM5_TRIG 77U /*!< DMAMUX1 TIM5 TRIG request */
AnnaBridge 165:d1b4690b3f8b 310
AnnaBridge 165:d1b4690b3f8b 311 #define DMA_REQUEST_TIM15_CH1 78U /*!< DMAMUX1 TIM15 CH1 request */
AnnaBridge 165:d1b4690b3f8b 312 #define DMA_REQUEST_TIM15_UP 79U /*!< DMAMUX1 TIM15 UP request */
AnnaBridge 165:d1b4690b3f8b 313 #define DMA_REQUEST_TIM15_TRIG 80U /*!< DMAMUX1 TIM15 TRIG request */
AnnaBridge 165:d1b4690b3f8b 314 #define DMA_REQUEST_TIM15_COM 81U /*!< DMAMUX1 TIM15 COM request */
AnnaBridge 165:d1b4690b3f8b 315
AnnaBridge 165:d1b4690b3f8b 316 #define DMA_REQUEST_TIM16_CH1 82U /*!< DMAMUX1 TIM16 CH1 request */
AnnaBridge 165:d1b4690b3f8b 317 #define DMA_REQUEST_TIM16_UP 83U /*!< DMAMUX1 TIM16 UP request */
AnnaBridge 165:d1b4690b3f8b 318 #define DMA_REQUEST_TIM17_CH1 84U /*!< DMAMUX1 TIM17 CH1 request */
AnnaBridge 165:d1b4690b3f8b 319 #define DMA_REQUEST_TIM17_UP 85U /*!< DMAMUX1 TIM17 UP request */
AnnaBridge 165:d1b4690b3f8b 320
AnnaBridge 165:d1b4690b3f8b 321 #define DMA_REQUEST_DFSDM1_FLT0 86U /*!< DMAMUX1 DFSDM1 Filter0 request */
AnnaBridge 165:d1b4690b3f8b 322 #define DMA_REQUEST_DFSDM1_FLT1 87U /*!< DMAMUX1 DFSDM1 Filter1 request */
AnnaBridge 165:d1b4690b3f8b 323 #define DMA_REQUEST_DFSDM1_FLT2 88U /*!< DMAMUX1 DFSDM1 Filter2 request */
AnnaBridge 165:d1b4690b3f8b 324 #define DMA_REQUEST_DFSDM1_FLT3 89U /*!< DMAMUX1 DFSDM1 Filter3 request */
AnnaBridge 165:d1b4690b3f8b 325
AnnaBridge 165:d1b4690b3f8b 326 #define DMA_REQUEST_DCMI 90U /*!< DMAMUX1 DCMI request */
AnnaBridge 165:d1b4690b3f8b 327
AnnaBridge 165:d1b4690b3f8b 328 #define DMA_REQUEST_AES_IN 91U /*!< DMAMUX1 AES IN request */
AnnaBridge 165:d1b4690b3f8b 329 #define DMA_REQUEST_AES_OUT 92U /*!< DMAMUX1 AES OUT request */
AnnaBridge 165:d1b4690b3f8b 330
AnnaBridge 165:d1b4690b3f8b 331 #define DMA_REQUEST_HASH_IN 93U /*!< DMAMUX1 HASH IN request */
AnnaBridge 165:d1b4690b3f8b 332
AnnaBridge 165:d1b4690b3f8b 333 #endif /* DMAMUX1 */
AnnaBridge 165:d1b4690b3f8b 334
AnnaBridge 165:d1b4690b3f8b 335 /**
AnnaBridge 165:d1b4690b3f8b 336 * @}
AnnaBridge 165:d1b4690b3f8b 337 */
AnnaBridge 165:d1b4690b3f8b 338
AnnaBridge 165:d1b4690b3f8b 339 /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
AnnaBridge 165:d1b4690b3f8b 340 * @{
AnnaBridge 165:d1b4690b3f8b 341 */
AnnaBridge 165:d1b4690b3f8b 342 #define DMA_PERIPH_TO_MEMORY ((uint32_t)0x00000000) /*!< Peripheral to memory direction */
AnnaBridge 165:d1b4690b3f8b 343 #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_CCR_DIR) /*!< Memory to peripheral direction */
AnnaBridge 165:d1b4690b3f8b 344 #define DMA_MEMORY_TO_MEMORY ((uint32_t)DMA_CCR_MEM2MEM) /*!< Memory to memory direction */
AnnaBridge 165:d1b4690b3f8b 345 /**
AnnaBridge 165:d1b4690b3f8b 346 * @}
AnnaBridge 165:d1b4690b3f8b 347 */
AnnaBridge 165:d1b4690b3f8b 348
AnnaBridge 165:d1b4690b3f8b 349 /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
AnnaBridge 165:d1b4690b3f8b 350 * @{
AnnaBridge 165:d1b4690b3f8b 351 */
AnnaBridge 165:d1b4690b3f8b 352 #define DMA_PINC_ENABLE ((uint32_t)DMA_CCR_PINC) /*!< Peripheral increment mode Enable */
AnnaBridge 165:d1b4690b3f8b 353 #define DMA_PINC_DISABLE ((uint32_t)0x00000000) /*!< Peripheral increment mode Disable */
AnnaBridge 165:d1b4690b3f8b 354 /**
AnnaBridge 165:d1b4690b3f8b 355 * @}
AnnaBridge 165:d1b4690b3f8b 356 */
AnnaBridge 165:d1b4690b3f8b 357
AnnaBridge 165:d1b4690b3f8b 358 /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
AnnaBridge 165:d1b4690b3f8b 359 * @{
AnnaBridge 165:d1b4690b3f8b 360 */
AnnaBridge 165:d1b4690b3f8b 361 #define DMA_MINC_ENABLE ((uint32_t)DMA_CCR_MINC) /*!< Memory increment mode Enable */
AnnaBridge 165:d1b4690b3f8b 362 #define DMA_MINC_DISABLE ((uint32_t)0x00000000) /*!< Memory increment mode Disable */
AnnaBridge 165:d1b4690b3f8b 363 /**
AnnaBridge 165:d1b4690b3f8b 364 * @}
AnnaBridge 165:d1b4690b3f8b 365 */
AnnaBridge 165:d1b4690b3f8b 366
AnnaBridge 165:d1b4690b3f8b 367 /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
AnnaBridge 165:d1b4690b3f8b 368 * @{
AnnaBridge 165:d1b4690b3f8b 369 */
AnnaBridge 165:d1b4690b3f8b 370 #define DMA_PDATAALIGN_BYTE ((uint32_t)0x00000000) /*!< Peripheral data alignment : Byte */
AnnaBridge 165:d1b4690b3f8b 371 #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_PSIZE_0) /*!< Peripheral data alignment : HalfWord */
AnnaBridge 165:d1b4690b3f8b 372 #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_CCR_PSIZE_1) /*!< Peripheral data alignment : Word */
AnnaBridge 165:d1b4690b3f8b 373 /**
AnnaBridge 165:d1b4690b3f8b 374 * @}
AnnaBridge 165:d1b4690b3f8b 375 */
AnnaBridge 165:d1b4690b3f8b 376
AnnaBridge 165:d1b4690b3f8b 377 /** @defgroup DMA_Memory_data_size DMA Memory data size
AnnaBridge 165:d1b4690b3f8b 378 * @{
AnnaBridge 165:d1b4690b3f8b 379 */
AnnaBridge 165:d1b4690b3f8b 380 #define DMA_MDATAALIGN_BYTE ((uint32_t)0x00000000) /*!< Memory data alignment : Byte */
AnnaBridge 165:d1b4690b3f8b 381 #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_MSIZE_0) /*!< Memory data alignment : HalfWord */
AnnaBridge 165:d1b4690b3f8b 382 #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_CCR_MSIZE_1) /*!< Memory data alignment : Word */
AnnaBridge 165:d1b4690b3f8b 383 /**
AnnaBridge 165:d1b4690b3f8b 384 * @}
AnnaBridge 165:d1b4690b3f8b 385 */
AnnaBridge 165:d1b4690b3f8b 386
AnnaBridge 165:d1b4690b3f8b 387 /** @defgroup DMA_mode DMA mode
AnnaBridge 165:d1b4690b3f8b 388 * @{
AnnaBridge 165:d1b4690b3f8b 389 */
AnnaBridge 165:d1b4690b3f8b 390 #define DMA_NORMAL ((uint32_t)0x00000000) /*!< Normal mode */
AnnaBridge 165:d1b4690b3f8b 391 #define DMA_CIRCULAR ((uint32_t)DMA_CCR_CIRC) /*!< Circular mode */
AnnaBridge 165:d1b4690b3f8b 392 /**
AnnaBridge 165:d1b4690b3f8b 393 * @}
AnnaBridge 165:d1b4690b3f8b 394 */
AnnaBridge 165:d1b4690b3f8b 395
AnnaBridge 165:d1b4690b3f8b 396 /** @defgroup DMA_Priority_level DMA Priority level
AnnaBridge 165:d1b4690b3f8b 397 * @{
AnnaBridge 165:d1b4690b3f8b 398 */
AnnaBridge 165:d1b4690b3f8b 399 #define DMA_PRIORITY_LOW ((uint32_t)0x00000000) /*!< Priority level : Low */
AnnaBridge 165:d1b4690b3f8b 400 #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_CCR_PL_0) /*!< Priority level : Medium */
AnnaBridge 165:d1b4690b3f8b 401 #define DMA_PRIORITY_HIGH ((uint32_t)DMA_CCR_PL_1) /*!< Priority level : High */
AnnaBridge 165:d1b4690b3f8b 402 #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_CCR_PL) /*!< Priority level : Very_High */
AnnaBridge 165:d1b4690b3f8b 403 /**
AnnaBridge 165:d1b4690b3f8b 404 * @}
AnnaBridge 165:d1b4690b3f8b 405 */
AnnaBridge 165:d1b4690b3f8b 406
AnnaBridge 165:d1b4690b3f8b 407
AnnaBridge 165:d1b4690b3f8b 408 /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
AnnaBridge 165:d1b4690b3f8b 409 * @{
AnnaBridge 165:d1b4690b3f8b 410 */
AnnaBridge 165:d1b4690b3f8b 411 #define DMA_IT_TC ((uint32_t)DMA_CCR_TCIE)
AnnaBridge 165:d1b4690b3f8b 412 #define DMA_IT_HT ((uint32_t)DMA_CCR_HTIE)
AnnaBridge 165:d1b4690b3f8b 413 #define DMA_IT_TE ((uint32_t)DMA_CCR_TEIE)
AnnaBridge 165:d1b4690b3f8b 414 /**
AnnaBridge 165:d1b4690b3f8b 415 * @}
AnnaBridge 165:d1b4690b3f8b 416 */
AnnaBridge 165:d1b4690b3f8b 417
AnnaBridge 165:d1b4690b3f8b 418 /** @defgroup DMA_flag_definitions DMA flag definitions
AnnaBridge 165:d1b4690b3f8b 419 * @{
AnnaBridge 165:d1b4690b3f8b 420 */
AnnaBridge 165:d1b4690b3f8b 421 #define DMA_FLAG_GL1 ((uint32_t)0x00000001)
AnnaBridge 165:d1b4690b3f8b 422 #define DMA_FLAG_TC1 ((uint32_t)0x00000002)
AnnaBridge 165:d1b4690b3f8b 423 #define DMA_FLAG_HT1 ((uint32_t)0x00000004)
AnnaBridge 165:d1b4690b3f8b 424 #define DMA_FLAG_TE1 ((uint32_t)0x00000008)
AnnaBridge 165:d1b4690b3f8b 425 #define DMA_FLAG_GL2 ((uint32_t)0x00000010)
AnnaBridge 165:d1b4690b3f8b 426 #define DMA_FLAG_TC2 ((uint32_t)0x00000020)
AnnaBridge 165:d1b4690b3f8b 427 #define DMA_FLAG_HT2 ((uint32_t)0x00000040)
AnnaBridge 165:d1b4690b3f8b 428 #define DMA_FLAG_TE2 ((uint32_t)0x00000080)
AnnaBridge 165:d1b4690b3f8b 429 #define DMA_FLAG_GL3 ((uint32_t)0x00000100)
AnnaBridge 165:d1b4690b3f8b 430 #define DMA_FLAG_TC3 ((uint32_t)0x00000200)
AnnaBridge 165:d1b4690b3f8b 431 #define DMA_FLAG_HT3 ((uint32_t)0x00000400)
AnnaBridge 165:d1b4690b3f8b 432 #define DMA_FLAG_TE3 ((uint32_t)0x00000800)
AnnaBridge 165:d1b4690b3f8b 433 #define DMA_FLAG_GL4 ((uint32_t)0x00001000)
AnnaBridge 165:d1b4690b3f8b 434 #define DMA_FLAG_TC4 ((uint32_t)0x00002000)
AnnaBridge 165:d1b4690b3f8b 435 #define DMA_FLAG_HT4 ((uint32_t)0x00004000)
AnnaBridge 165:d1b4690b3f8b 436 #define DMA_FLAG_TE4 ((uint32_t)0x00008000)
AnnaBridge 165:d1b4690b3f8b 437 #define DMA_FLAG_GL5 ((uint32_t)0x00010000)
AnnaBridge 165:d1b4690b3f8b 438 #define DMA_FLAG_TC5 ((uint32_t)0x00020000)
AnnaBridge 165:d1b4690b3f8b 439 #define DMA_FLAG_HT5 ((uint32_t)0x00040000)
AnnaBridge 165:d1b4690b3f8b 440 #define DMA_FLAG_TE5 ((uint32_t)0x00080000)
AnnaBridge 165:d1b4690b3f8b 441 #define DMA_FLAG_GL6 ((uint32_t)0x00100000)
AnnaBridge 165:d1b4690b3f8b 442 #define DMA_FLAG_TC6 ((uint32_t)0x00200000)
AnnaBridge 165:d1b4690b3f8b 443 #define DMA_FLAG_HT6 ((uint32_t)0x00400000)
AnnaBridge 165:d1b4690b3f8b 444 #define DMA_FLAG_TE6 ((uint32_t)0x00800000)
AnnaBridge 165:d1b4690b3f8b 445 #define DMA_FLAG_GL7 ((uint32_t)0x01000000)
AnnaBridge 165:d1b4690b3f8b 446 #define DMA_FLAG_TC7 ((uint32_t)0x02000000)
AnnaBridge 165:d1b4690b3f8b 447 #define DMA_FLAG_HT7 ((uint32_t)0x04000000)
AnnaBridge 165:d1b4690b3f8b 448 #define DMA_FLAG_TE7 ((uint32_t)0x08000000)
AnnaBridge 165:d1b4690b3f8b 449 /**
AnnaBridge 165:d1b4690b3f8b 450 * @}
AnnaBridge 165:d1b4690b3f8b 451 */
AnnaBridge 165:d1b4690b3f8b 452
AnnaBridge 165:d1b4690b3f8b 453 /**
AnnaBridge 165:d1b4690b3f8b 454 * @}
AnnaBridge 165:d1b4690b3f8b 455 */
AnnaBridge 165:d1b4690b3f8b 456
AnnaBridge 165:d1b4690b3f8b 457 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 165:d1b4690b3f8b 458 /** @defgroup DMA_Exported_Macros DMA Exported Macros
AnnaBridge 165:d1b4690b3f8b 459 * @{
AnnaBridge 165:d1b4690b3f8b 460 */
AnnaBridge 165:d1b4690b3f8b 461
AnnaBridge 165:d1b4690b3f8b 462 /** @brief Reset DMA handle state.
AnnaBridge 165:d1b4690b3f8b 463 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 464 * @retval None
AnnaBridge 165:d1b4690b3f8b 465 */
AnnaBridge 165:d1b4690b3f8b 466 #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
AnnaBridge 165:d1b4690b3f8b 467
AnnaBridge 165:d1b4690b3f8b 468 /**
AnnaBridge 165:d1b4690b3f8b 469 * @brief Enable the specified DMA Channel.
AnnaBridge 165:d1b4690b3f8b 470 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 471 * @retval None
AnnaBridge 165:d1b4690b3f8b 472 */
AnnaBridge 165:d1b4690b3f8b 473 #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR |= DMA_CCR_EN)
AnnaBridge 165:d1b4690b3f8b 474
AnnaBridge 165:d1b4690b3f8b 475 /**
AnnaBridge 165:d1b4690b3f8b 476 * @brief Disable the specified DMA Channel.
AnnaBridge 165:d1b4690b3f8b 477 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 478 * @retval None
AnnaBridge 165:d1b4690b3f8b 479 */
AnnaBridge 165:d1b4690b3f8b 480 #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR &= ~DMA_CCR_EN)
AnnaBridge 165:d1b4690b3f8b 481
AnnaBridge 165:d1b4690b3f8b 482
AnnaBridge 165:d1b4690b3f8b 483 /* Interrupt & Flag management */
AnnaBridge 165:d1b4690b3f8b 484
AnnaBridge 165:d1b4690b3f8b 485 /**
AnnaBridge 165:d1b4690b3f8b 486 * @brief Return the current DMA Channel transfer complete flag.
AnnaBridge 165:d1b4690b3f8b 487 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 488 * @retval The specified transfer complete flag index.
AnnaBridge 165:d1b4690b3f8b 489 */
AnnaBridge 165:d1b4690b3f8b 490
AnnaBridge 165:d1b4690b3f8b 491 #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
AnnaBridge 165:d1b4690b3f8b 492 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\
AnnaBridge 165:d1b4690b3f8b 493 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TC1 :\
AnnaBridge 165:d1b4690b3f8b 494 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\
AnnaBridge 165:d1b4690b3f8b 495 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TC2 :\
AnnaBridge 165:d1b4690b3f8b 496 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\
AnnaBridge 165:d1b4690b3f8b 497 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TC3 :\
AnnaBridge 165:d1b4690b3f8b 498 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\
AnnaBridge 165:d1b4690b3f8b 499 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TC4 :\
AnnaBridge 165:d1b4690b3f8b 500 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\
AnnaBridge 165:d1b4690b3f8b 501 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_TC5 :\
AnnaBridge 165:d1b4690b3f8b 502 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\
AnnaBridge 165:d1b4690b3f8b 503 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_TC6 :\
AnnaBridge 165:d1b4690b3f8b 504 DMA_FLAG_TC7)
AnnaBridge 165:d1b4690b3f8b 505
AnnaBridge 165:d1b4690b3f8b 506 /**
AnnaBridge 165:d1b4690b3f8b 507 * @brief Return the current DMA Channel half transfer complete flag.
AnnaBridge 165:d1b4690b3f8b 508 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 509 * @retval The specified half transfer complete flag index.
AnnaBridge 165:d1b4690b3f8b 510 */
AnnaBridge 165:d1b4690b3f8b 511 #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
AnnaBridge 165:d1b4690b3f8b 512 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\
AnnaBridge 165:d1b4690b3f8b 513 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_HT1 :\
AnnaBridge 165:d1b4690b3f8b 514 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\
AnnaBridge 165:d1b4690b3f8b 515 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_HT2 :\
AnnaBridge 165:d1b4690b3f8b 516 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\
AnnaBridge 165:d1b4690b3f8b 517 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_HT3 :\
AnnaBridge 165:d1b4690b3f8b 518 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\
AnnaBridge 165:d1b4690b3f8b 519 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_HT4 :\
AnnaBridge 165:d1b4690b3f8b 520 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\
AnnaBridge 165:d1b4690b3f8b 521 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_HT5 :\
AnnaBridge 165:d1b4690b3f8b 522 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\
AnnaBridge 165:d1b4690b3f8b 523 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_HT6 :\
AnnaBridge 165:d1b4690b3f8b 524 DMA_FLAG_HT7)
AnnaBridge 165:d1b4690b3f8b 525
AnnaBridge 165:d1b4690b3f8b 526 /**
AnnaBridge 165:d1b4690b3f8b 527 * @brief Return the current DMA Channel transfer error flag.
AnnaBridge 165:d1b4690b3f8b 528 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 529 * @retval The specified transfer error flag index.
AnnaBridge 165:d1b4690b3f8b 530 */
AnnaBridge 165:d1b4690b3f8b 531 #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
AnnaBridge 165:d1b4690b3f8b 532 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\
AnnaBridge 165:d1b4690b3f8b 533 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TE1 :\
AnnaBridge 165:d1b4690b3f8b 534 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\
AnnaBridge 165:d1b4690b3f8b 535 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TE2 :\
AnnaBridge 165:d1b4690b3f8b 536 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\
AnnaBridge 165:d1b4690b3f8b 537 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TE3 :\
AnnaBridge 165:d1b4690b3f8b 538 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\
AnnaBridge 165:d1b4690b3f8b 539 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TE4 :\
AnnaBridge 165:d1b4690b3f8b 540 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\
AnnaBridge 165:d1b4690b3f8b 541 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_TE5 :\
AnnaBridge 165:d1b4690b3f8b 542 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\
AnnaBridge 165:d1b4690b3f8b 543 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_TE6 :\
AnnaBridge 165:d1b4690b3f8b 544 DMA_FLAG_TE7)
AnnaBridge 165:d1b4690b3f8b 545
AnnaBridge 165:d1b4690b3f8b 546 /**
AnnaBridge 165:d1b4690b3f8b 547 * @brief Return the current DMA Channel Global interrupt flag.
AnnaBridge 165:d1b4690b3f8b 548 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 549 * @retval The specified transfer error flag index.
AnnaBridge 165:d1b4690b3f8b 550 */
AnnaBridge 165:d1b4690b3f8b 551 #define __HAL_DMA_GET_GI_FLAG_INDEX(__HANDLE__)\
AnnaBridge 165:d1b4690b3f8b 552 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_ISR_GIF1 :\
AnnaBridge 165:d1b4690b3f8b 553 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_ISR_GIF1 :\
AnnaBridge 165:d1b4690b3f8b 554 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_ISR_GIF2 :\
AnnaBridge 165:d1b4690b3f8b 555 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_ISR_GIF2 :\
AnnaBridge 165:d1b4690b3f8b 556 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_ISR_GIF3 :\
AnnaBridge 165:d1b4690b3f8b 557 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_ISR_GIF3 :\
AnnaBridge 165:d1b4690b3f8b 558 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_ISR_GIF4 :\
AnnaBridge 165:d1b4690b3f8b 559 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_ISR_GIF4 :\
AnnaBridge 165:d1b4690b3f8b 560 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_ISR_GIF5 :\
AnnaBridge 165:d1b4690b3f8b 561 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_ISR_GIF5 :\
AnnaBridge 165:d1b4690b3f8b 562 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_ISR_GIF6 :\
AnnaBridge 165:d1b4690b3f8b 563 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_ISR_GIF6 :\
AnnaBridge 165:d1b4690b3f8b 564 DMA_ISR_GIF7)
AnnaBridge 165:d1b4690b3f8b 565
AnnaBridge 165:d1b4690b3f8b 566 /**
AnnaBridge 165:d1b4690b3f8b 567 * @brief Get the DMA Channel pending flags.
AnnaBridge 165:d1b4690b3f8b 568 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 569 * @param __FLAG__: Get the specified flag.
AnnaBridge 165:d1b4690b3f8b 570 * This parameter can be any combination of the following values:
AnnaBridge 165:d1b4690b3f8b 571 * @arg DMA_FLAG_TCx: Transfer complete flag
AnnaBridge 165:d1b4690b3f8b 572 * @arg DMA_FLAG_HTx: Half transfer complete flag
AnnaBridge 165:d1b4690b3f8b 573 * @arg DMA_FLAG_TEx: Transfer error flag
AnnaBridge 165:d1b4690b3f8b 574 * @arg DMA_FLAG_GLx: Global interrupt flag
AnnaBridge 165:d1b4690b3f8b 575 * Where x can be from 1 to 7 to select the DMA Channel x flag.
AnnaBridge 165:d1b4690b3f8b 576 * @retval The state of FLAG (SET or RESET).
AnnaBridge 165:d1b4690b3f8b 577 */
AnnaBridge 165:d1b4690b3f8b 578 #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__) (((uint32_t)((__HANDLE__)->Instance) > ((uint32_t)DMA1_Channel7))? \
AnnaBridge 165:d1b4690b3f8b 579 (DMA2->ISR & (__FLAG__)) : (DMA1->ISR & (__FLAG__)))
AnnaBridge 165:d1b4690b3f8b 580
AnnaBridge 165:d1b4690b3f8b 581 /**
AnnaBridge 165:d1b4690b3f8b 582 * @brief Clear the DMA Channel pending flags.
AnnaBridge 165:d1b4690b3f8b 583 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 584 * @param __FLAG__: specifies the flag to clear.
AnnaBridge 165:d1b4690b3f8b 585 * This parameter can be any combination of the following values:
AnnaBridge 165:d1b4690b3f8b 586 * @arg DMA_FLAG_TCx: Transfer complete flag
AnnaBridge 165:d1b4690b3f8b 587 * @arg DMA_FLAG_HTx: Half transfer complete flag
AnnaBridge 165:d1b4690b3f8b 588 * @arg DMA_FLAG_TEx: Transfer error flag
AnnaBridge 165:d1b4690b3f8b 589 * @arg DMA_FLAG_GLx: Global interrupt flag
AnnaBridge 165:d1b4690b3f8b 590 * Where x can be from 1 to 7 to select the DMA Channel x flag.
AnnaBridge 165:d1b4690b3f8b 591 * @retval None
AnnaBridge 165:d1b4690b3f8b 592 */
AnnaBridge 165:d1b4690b3f8b 593 #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) (((uint32_t)((__HANDLE__)->Instance) > ((uint32_t)DMA1_Channel7))? \
AnnaBridge 165:d1b4690b3f8b 594 (DMA2->IFCR = (__FLAG__)) : (DMA1->IFCR = (__FLAG__)))
AnnaBridge 165:d1b4690b3f8b 595
AnnaBridge 165:d1b4690b3f8b 596 /**
AnnaBridge 165:d1b4690b3f8b 597 * @brief Enable the specified DMA Channel interrupts.
AnnaBridge 165:d1b4690b3f8b 598 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 599 * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
AnnaBridge 165:d1b4690b3f8b 600 * This parameter can be any combination of the following values:
AnnaBridge 165:d1b4690b3f8b 601 * @arg DMA_IT_TC: Transfer complete interrupt mask
AnnaBridge 165:d1b4690b3f8b 602 * @arg DMA_IT_HT: Half transfer complete interrupt mask
AnnaBridge 165:d1b4690b3f8b 603 * @arg DMA_IT_TE: Transfer error interrupt mask
AnnaBridge 165:d1b4690b3f8b 604 * @retval None
AnnaBridge 165:d1b4690b3f8b 605 */
AnnaBridge 165:d1b4690b3f8b 606 #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR |= (__INTERRUPT__))
AnnaBridge 165:d1b4690b3f8b 607
AnnaBridge 165:d1b4690b3f8b 608 /**
AnnaBridge 165:d1b4690b3f8b 609 * @brief Disable the specified DMA Channel interrupts.
AnnaBridge 165:d1b4690b3f8b 610 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 611 * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
AnnaBridge 165:d1b4690b3f8b 612 * This parameter can be any combination of the following values:
AnnaBridge 165:d1b4690b3f8b 613 * @arg DMA_IT_TC: Transfer complete interrupt mask
AnnaBridge 165:d1b4690b3f8b 614 * @arg DMA_IT_HT: Half transfer complete interrupt mask
AnnaBridge 165:d1b4690b3f8b 615 * @arg DMA_IT_TE: Transfer error interrupt mask
AnnaBridge 165:d1b4690b3f8b 616 * @retval None
AnnaBridge 165:d1b4690b3f8b 617 */
AnnaBridge 165:d1b4690b3f8b 618 #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR &= ~(__INTERRUPT__))
AnnaBridge 165:d1b4690b3f8b 619
AnnaBridge 165:d1b4690b3f8b 620 /**
AnnaBridge 165:d1b4690b3f8b 621 * @brief Check whether the specified DMA Channel interrupt is enabled or not.
AnnaBridge 165:d1b4690b3f8b 622 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 623 * @param __INTERRUPT__: specifies the DMA interrupt source to check.
AnnaBridge 165:d1b4690b3f8b 624 * This parameter can be one of the following values:
AnnaBridge 165:d1b4690b3f8b 625 * @arg DMA_IT_TC: Transfer complete interrupt mask
AnnaBridge 165:d1b4690b3f8b 626 * @arg DMA_IT_HT: Half transfer complete interrupt mask
AnnaBridge 165:d1b4690b3f8b 627 * @arg DMA_IT_TE: Transfer error interrupt mask
AnnaBridge 165:d1b4690b3f8b 628 * @retval The state of DMA_IT (SET or RESET).
AnnaBridge 165:d1b4690b3f8b 629 */
AnnaBridge 165:d1b4690b3f8b 630 #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CCR & (__INTERRUPT__)))
AnnaBridge 165:d1b4690b3f8b 631
AnnaBridge 165:d1b4690b3f8b 632 /**
AnnaBridge 165:d1b4690b3f8b 633 * @brief Return the number of remaining data units in the current DMA Channel transfer.
AnnaBridge 165:d1b4690b3f8b 634 * @param __HANDLE__: DMA handle
AnnaBridge 165:d1b4690b3f8b 635 * @retval The number of remaining data units in the current DMA Channel transfer.
AnnaBridge 165:d1b4690b3f8b 636 */
AnnaBridge 165:d1b4690b3f8b 637 #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
AnnaBridge 165:d1b4690b3f8b 638
AnnaBridge 165:d1b4690b3f8b 639 /**
AnnaBridge 165:d1b4690b3f8b 640 * @}
AnnaBridge 165:d1b4690b3f8b 641 */
AnnaBridge 165:d1b4690b3f8b 642
AnnaBridge 165:d1b4690b3f8b 643 #if defined(DMAMUX1)
AnnaBridge 165:d1b4690b3f8b 644 /* Include DMA HAL Extension module */
AnnaBridge 165:d1b4690b3f8b 645 #include "stm32l4xx_hal_dma_ex.h"
AnnaBridge 165:d1b4690b3f8b 646 #endif /* DMAMUX1 */
AnnaBridge 165:d1b4690b3f8b 647
AnnaBridge 165:d1b4690b3f8b 648 /* Exported functions --------------------------------------------------------*/
AnnaBridge 165:d1b4690b3f8b 649
AnnaBridge 165:d1b4690b3f8b 650 /** @addtogroup DMA_Exported_Functions
AnnaBridge 165:d1b4690b3f8b 651 * @{
AnnaBridge 165:d1b4690b3f8b 652 */
AnnaBridge 165:d1b4690b3f8b 653
AnnaBridge 165:d1b4690b3f8b 654 /** @addtogroup DMA_Exported_Functions_Group1
AnnaBridge 165:d1b4690b3f8b 655 * @{
AnnaBridge 165:d1b4690b3f8b 656 */
AnnaBridge 165:d1b4690b3f8b 657 /* Initialization and de-initialization functions *****************************/
AnnaBridge 165:d1b4690b3f8b 658 HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
AnnaBridge 165:d1b4690b3f8b 659 HAL_StatusTypeDef HAL_DMA_DeInit (DMA_HandleTypeDef *hdma);
AnnaBridge 165:d1b4690b3f8b 660 /**
AnnaBridge 165:d1b4690b3f8b 661 * @}
AnnaBridge 165:d1b4690b3f8b 662 */
AnnaBridge 165:d1b4690b3f8b 663
AnnaBridge 165:d1b4690b3f8b 664 /** @addtogroup DMA_Exported_Functions_Group2
AnnaBridge 165:d1b4690b3f8b 665 * @{
AnnaBridge 165:d1b4690b3f8b 666 */
AnnaBridge 165:d1b4690b3f8b 667 /* IO operation functions *****************************************************/
AnnaBridge 165:d1b4690b3f8b 668 HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
AnnaBridge 165:d1b4690b3f8b 669 HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
AnnaBridge 165:d1b4690b3f8b 670 HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
AnnaBridge 165:d1b4690b3f8b 671 HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
AnnaBridge 165:d1b4690b3f8b 672 HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, HAL_DMA_LevelCompleteTypeDef CompleteLevel, uint32_t Timeout);
AnnaBridge 165:d1b4690b3f8b 673 void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
AnnaBridge 165:d1b4690b3f8b 674 HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)( DMA_HandleTypeDef * _hdma));
AnnaBridge 165:d1b4690b3f8b 675 HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
AnnaBridge 165:d1b4690b3f8b 676
AnnaBridge 165:d1b4690b3f8b 677 /**
AnnaBridge 165:d1b4690b3f8b 678 * @}
AnnaBridge 165:d1b4690b3f8b 679 */
AnnaBridge 165:d1b4690b3f8b 680
AnnaBridge 165:d1b4690b3f8b 681 /** @addtogroup DMA_Exported_Functions_Group3
AnnaBridge 165:d1b4690b3f8b 682 * @{
AnnaBridge 165:d1b4690b3f8b 683 */
AnnaBridge 165:d1b4690b3f8b 684 /* Peripheral State and Error functions ***************************************/
AnnaBridge 165:d1b4690b3f8b 685 HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
AnnaBridge 165:d1b4690b3f8b 686 uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
AnnaBridge 165:d1b4690b3f8b 687 /**
AnnaBridge 165:d1b4690b3f8b 688 * @}
AnnaBridge 165:d1b4690b3f8b 689 */
AnnaBridge 165:d1b4690b3f8b 690
AnnaBridge 165:d1b4690b3f8b 691 /**
AnnaBridge 165:d1b4690b3f8b 692 * @}
AnnaBridge 165:d1b4690b3f8b 693 */
AnnaBridge 165:d1b4690b3f8b 694
AnnaBridge 165:d1b4690b3f8b 695 /* Private macros ------------------------------------------------------------*/
AnnaBridge 165:d1b4690b3f8b 696 /** @defgroup DMA_Private_Macros DMA Private Macros
AnnaBridge 165:d1b4690b3f8b 697 * @{
AnnaBridge 165:d1b4690b3f8b 698 */
AnnaBridge 165:d1b4690b3f8b 699
AnnaBridge 165:d1b4690b3f8b 700 #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
AnnaBridge 165:d1b4690b3f8b 701 ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
AnnaBridge 165:d1b4690b3f8b 702 ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
AnnaBridge 165:d1b4690b3f8b 703
AnnaBridge 165:d1b4690b3f8b 704 #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1) && ((SIZE) < 0x10000))
AnnaBridge 165:d1b4690b3f8b 705
AnnaBridge 165:d1b4690b3f8b 706 #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
AnnaBridge 165:d1b4690b3f8b 707 ((STATE) == DMA_PINC_DISABLE))
AnnaBridge 165:d1b4690b3f8b 708
AnnaBridge 165:d1b4690b3f8b 709 #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
AnnaBridge 165:d1b4690b3f8b 710 ((STATE) == DMA_MINC_DISABLE))
AnnaBridge 165:d1b4690b3f8b 711
AnnaBridge 165:d1b4690b3f8b 712 #if !defined (DMAMUX1)
AnnaBridge 165:d1b4690b3f8b 713
AnnaBridge 165:d1b4690b3f8b 714 #define IS_DMA_ALL_REQUEST(REQUEST) (((REQUEST) == DMA_REQUEST_0) || \
AnnaBridge 165:d1b4690b3f8b 715 ((REQUEST) == DMA_REQUEST_1) || \
AnnaBridge 165:d1b4690b3f8b 716 ((REQUEST) == DMA_REQUEST_2) || \
AnnaBridge 165:d1b4690b3f8b 717 ((REQUEST) == DMA_REQUEST_3) || \
AnnaBridge 165:d1b4690b3f8b 718 ((REQUEST) == DMA_REQUEST_4) || \
AnnaBridge 165:d1b4690b3f8b 719 ((REQUEST) == DMA_REQUEST_5) || \
AnnaBridge 165:d1b4690b3f8b 720 ((REQUEST) == DMA_REQUEST_6) || \
AnnaBridge 165:d1b4690b3f8b 721 ((REQUEST) == DMA_REQUEST_7))
AnnaBridge 165:d1b4690b3f8b 722 #endif
AnnaBridge 165:d1b4690b3f8b 723
AnnaBridge 165:d1b4690b3f8b 724 #if defined(DMAMUX1)
AnnaBridge 165:d1b4690b3f8b 725
AnnaBridge 165:d1b4690b3f8b 726 #define IS_DMA_ALL_REQUEST(REQUEST)((REQUEST) <= DMA_REQUEST_HASH_IN)
AnnaBridge 165:d1b4690b3f8b 727
AnnaBridge 165:d1b4690b3f8b 728 #endif /* DMAMUX1 */
AnnaBridge 165:d1b4690b3f8b 729
AnnaBridge 165:d1b4690b3f8b 730 #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
AnnaBridge 165:d1b4690b3f8b 731 ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
AnnaBridge 165:d1b4690b3f8b 732 ((SIZE) == DMA_PDATAALIGN_WORD))
AnnaBridge 165:d1b4690b3f8b 733
AnnaBridge 165:d1b4690b3f8b 734 #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
AnnaBridge 165:d1b4690b3f8b 735 ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
AnnaBridge 165:d1b4690b3f8b 736 ((SIZE) == DMA_MDATAALIGN_WORD ))
AnnaBridge 165:d1b4690b3f8b 737
AnnaBridge 165:d1b4690b3f8b 738 #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
AnnaBridge 165:d1b4690b3f8b 739 ((MODE) == DMA_CIRCULAR))
AnnaBridge 165:d1b4690b3f8b 740
AnnaBridge 165:d1b4690b3f8b 741 #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
AnnaBridge 165:d1b4690b3f8b 742 ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
AnnaBridge 165:d1b4690b3f8b 743 ((PRIORITY) == DMA_PRIORITY_HIGH) || \
AnnaBridge 165:d1b4690b3f8b 744 ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
AnnaBridge 165:d1b4690b3f8b 745
AnnaBridge 165:d1b4690b3f8b 746 /**
AnnaBridge 165:d1b4690b3f8b 747 * @}
AnnaBridge 165:d1b4690b3f8b 748 */
AnnaBridge 165:d1b4690b3f8b 749
AnnaBridge 165:d1b4690b3f8b 750 /* Private functions ---------------------------------------------------------*/
AnnaBridge 165:d1b4690b3f8b 751
AnnaBridge 165:d1b4690b3f8b 752 /**
AnnaBridge 165:d1b4690b3f8b 753 * @}
AnnaBridge 165:d1b4690b3f8b 754 */
AnnaBridge 165:d1b4690b3f8b 755
AnnaBridge 165:d1b4690b3f8b 756 /**
AnnaBridge 165:d1b4690b3f8b 757 * @}
AnnaBridge 165:d1b4690b3f8b 758 */
AnnaBridge 165:d1b4690b3f8b 759
AnnaBridge 165:d1b4690b3f8b 760 #ifdef __cplusplus
AnnaBridge 165:d1b4690b3f8b 761 }
AnnaBridge 165:d1b4690b3f8b 762 #endif
AnnaBridge 165:d1b4690b3f8b 763
AnnaBridge 165:d1b4690b3f8b 764 #endif /* __STM32L4xx_HAL_DMA_H */
AnnaBridge 165:d1b4690b3f8b 765
AnnaBridge 165:d1b4690b3f8b 766 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/