The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 08 11:45:42 2018 +0000
Revision:
171:3a7713b1edbc
Parent:
TARGET_NUCLEO_L011K4/TARGET_STM/TARGET_STM32L0/device/stm32l0xx_hal_flash_ex.h@167:84c0a372a020
mbed library. Release version 164

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 157:e7ca05fa8600 1 /**
AnnaBridge 157:e7ca05fa8600 2 ******************************************************************************
AnnaBridge 157:e7ca05fa8600 3 * @file stm32l0xx_hal_flash_ex.h
AnnaBridge 157:e7ca05fa8600 4 * @author MCD Application Team
AnnaBridge 167:84c0a372a020 5 * @brief Header file of Flash HAL Extended module.
AnnaBridge 157:e7ca05fa8600 6 ******************************************************************************
AnnaBridge 157:e7ca05fa8600 7 * @attention
AnnaBridge 157:e7ca05fa8600 8 *
AnnaBridge 157:e7ca05fa8600 9 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 157:e7ca05fa8600 10 *
AnnaBridge 157:e7ca05fa8600 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 157:e7ca05fa8600 12 * are permitted provided that the following conditions are met:
AnnaBridge 157:e7ca05fa8600 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 157:e7ca05fa8600 14 * this list of conditions and the following disclaimer.
AnnaBridge 157:e7ca05fa8600 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 157:e7ca05fa8600 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 157:e7ca05fa8600 17 * and/or other materials provided with the distribution.
AnnaBridge 157:e7ca05fa8600 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 157:e7ca05fa8600 19 * may be used to endorse or promote products derived from this software
AnnaBridge 157:e7ca05fa8600 20 * without specific prior written permission.
AnnaBridge 157:e7ca05fa8600 21 *
AnnaBridge 157:e7ca05fa8600 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 157:e7ca05fa8600 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 157:e7ca05fa8600 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 157:e7ca05fa8600 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 157:e7ca05fa8600 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 157:e7ca05fa8600 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 157:e7ca05fa8600 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 157:e7ca05fa8600 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 157:e7ca05fa8600 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 157:e7ca05fa8600 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 157:e7ca05fa8600 32 *
AnnaBridge 157:e7ca05fa8600 33 ******************************************************************************
AnnaBridge 157:e7ca05fa8600 34 */
AnnaBridge 157:e7ca05fa8600 35
AnnaBridge 157:e7ca05fa8600 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 157:e7ca05fa8600 37 #ifndef __STM32L0xx_HAL_FLASH_EX_H
AnnaBridge 157:e7ca05fa8600 38 #define __STM32L0xx_HAL_FLASH_EX_H
AnnaBridge 157:e7ca05fa8600 39
AnnaBridge 157:e7ca05fa8600 40 #ifdef __cplusplus
AnnaBridge 157:e7ca05fa8600 41 extern "C" {
AnnaBridge 157:e7ca05fa8600 42 #endif
AnnaBridge 157:e7ca05fa8600 43
AnnaBridge 157:e7ca05fa8600 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 157:e7ca05fa8600 45 #include "stm32l0xx_hal_def.h"
AnnaBridge 157:e7ca05fa8600 46
AnnaBridge 157:e7ca05fa8600 47 /** @addtogroup STM32L0xx_HAL_Driver
AnnaBridge 157:e7ca05fa8600 48 * @{
AnnaBridge 157:e7ca05fa8600 49 */
AnnaBridge 157:e7ca05fa8600 50
AnnaBridge 167:84c0a372a020 51 /** @addtogroup FLASHEx
AnnaBridge 157:e7ca05fa8600 52 * @{
AnnaBridge 157:e7ca05fa8600 53 */
AnnaBridge 157:e7ca05fa8600 54
AnnaBridge 167:84c0a372a020 55 /** @addtogroup FLASHEx_Private_Constants
AnnaBridge 167:84c0a372a020 56 * @{
AnnaBridge 167:84c0a372a020 57 */
AnnaBridge 167:84c0a372a020 58 #define FLASH_SIZE_DATA_REGISTER FLASHSIZE_BASE
AnnaBridge 167:84c0a372a020 59
AnnaBridge 167:84c0a372a020 60 #define FLASH_NBPAGES_MAX (FLASH_SIZE / FLASH_PAGE_SIZE)
AnnaBridge 167:84c0a372a020 61
AnnaBridge 167:84c0a372a020 62 #define WRP_MASK_LOW (0x0000FFFFU)
AnnaBridge 167:84c0a372a020 63 #define WRP_MASK_HIGH (0xFFFF0000U)
AnnaBridge 167:84c0a372a020 64
AnnaBridge 167:84c0a372a020 65 /**
AnnaBridge 167:84c0a372a020 66 * @}
AnnaBridge 167:84c0a372a020 67 */
AnnaBridge 167:84c0a372a020 68
AnnaBridge 167:84c0a372a020 69 /** @addtogroup FLASHEx_Private_Macros
AnnaBridge 167:84c0a372a020 70 * @{
AnnaBridge 167:84c0a372a020 71 */
AnnaBridge 167:84c0a372a020 72
AnnaBridge 167:84c0a372a020 73 #define IS_FLASH_TYPEERASE(__VALUE__) (((__VALUE__) == FLASH_TYPEERASE_PAGES))
AnnaBridge 167:84c0a372a020 74
AnnaBridge 167:84c0a372a020 75 #define IS_OPTIONBYTE(__VALUE__) (((__VALUE__) <= (OPTIONBYTE_WRP | OPTIONBYTE_RDP | \
AnnaBridge 167:84c0a372a020 76 OPTIONBYTE_USER | OPTIONBYTE_BOR | OPTIONBYTE_BOOT_BIT1)))
AnnaBridge 167:84c0a372a020 77
AnnaBridge 167:84c0a372a020 78 #define IS_WRPSTATE(__VALUE__) (((__VALUE__) == OB_WRPSTATE_DISABLE) || \
AnnaBridge 167:84c0a372a020 79 ((__VALUE__) == OB_WRPSTATE_ENABLE))
AnnaBridge 167:84c0a372a020 80
AnnaBridge 167:84c0a372a020 81 #define IS_OB_WRP(__PAGE__) (((__PAGE__) != 0x0000000U))
AnnaBridge 167:84c0a372a020 82
AnnaBridge 167:84c0a372a020 83 #define IS_OB_RDP(__LEVEL__) (((__LEVEL__) == OB_RDP_LEVEL_0) ||\
AnnaBridge 167:84c0a372a020 84 ((__LEVEL__) == OB_RDP_LEVEL_1) ||\
AnnaBridge 167:84c0a372a020 85 ((__LEVEL__) == OB_RDP_LEVEL_2))
AnnaBridge 167:84c0a372a020 86
AnnaBridge 167:84c0a372a020 87 #define IS_OB_BOR_LEVEL(__LEVEL__) (((__LEVEL__) == OB_BOR_OFF) || \
AnnaBridge 167:84c0a372a020 88 ((__LEVEL__) == OB_BOR_LEVEL1) || \
AnnaBridge 167:84c0a372a020 89 ((__LEVEL__) == OB_BOR_LEVEL2) || \
AnnaBridge 167:84c0a372a020 90 ((__LEVEL__) == OB_BOR_LEVEL3) || \
AnnaBridge 167:84c0a372a020 91 ((__LEVEL__) == OB_BOR_LEVEL4) || \
AnnaBridge 167:84c0a372a020 92 ((__LEVEL__) == OB_BOR_LEVEL5))
AnnaBridge 167:84c0a372a020 93
AnnaBridge 167:84c0a372a020 94 #define IS_OB_IWDG_SOURCE(__SOURCE__) (((__SOURCE__) == OB_IWDG_SW) || ((__SOURCE__) == OB_IWDG_HW))
AnnaBridge 167:84c0a372a020 95
AnnaBridge 167:84c0a372a020 96 #define IS_OB_STOP_SOURCE(__SOURCE__) (((__SOURCE__) == OB_STOP_NORST) || ((__SOURCE__) == OB_STOP_RST))
AnnaBridge 167:84c0a372a020 97
AnnaBridge 167:84c0a372a020 98 #define IS_OB_STDBY_SOURCE(__SOURCE__) (((__SOURCE__) == OB_STDBY_NORST) || ((__SOURCE__) == OB_STDBY_RST))
AnnaBridge 167:84c0a372a020 99
AnnaBridge 167:84c0a372a020 100 #if defined(FLASH_OPTR_WPRMOD) && defined(FLASH_OPTR_BFB2)
AnnaBridge 167:84c0a372a020 101
AnnaBridge 167:84c0a372a020 102 #define IS_OBEX(__VALUE__) (((__VALUE__) == OPTIONBYTE_PCROP) || ((__VALUE__) == OPTIONBYTE_BOOTCONFIG))
AnnaBridge 167:84c0a372a020 103
AnnaBridge 167:84c0a372a020 104 #elif defined(FLASH_OPTR_WPRMOD) && !defined(FLASH_OPTR_BFB2)
AnnaBridge 167:84c0a372a020 105
AnnaBridge 167:84c0a372a020 106 #define IS_OBEX(__VALUE__) ((__VALUE__) == OPTIONBYTE_PCROP)
AnnaBridge 167:84c0a372a020 107
AnnaBridge 167:84c0a372a020 108 #elif !defined(FLASH_OPTR_WPRMOD) && defined(FLASH_OPTR_BFB2)
AnnaBridge 167:84c0a372a020 109
AnnaBridge 167:84c0a372a020 110 #define IS_OBEX(__VALUE__) ((__VALUE__) == OPTIONBYTE_BOOTCONFIG)
AnnaBridge 167:84c0a372a020 111
AnnaBridge 167:84c0a372a020 112 #endif /* FLASH_OPTR_WPRMOD && FLASH_OPTR_BFB2 */
AnnaBridge 167:84c0a372a020 113
AnnaBridge 167:84c0a372a020 114 #if defined(FLASH_OPTR_WPRMOD)
AnnaBridge 167:84c0a372a020 115
AnnaBridge 167:84c0a372a020 116 #define IS_PCROPSTATE(__VALUE__) (((__VALUE__) == OB_PCROP_STATE_DISABLE) || \
AnnaBridge 167:84c0a372a020 117 ((__VALUE__) == OB_PCROP_STATE_ENABLE))
AnnaBridge 167:84c0a372a020 118
AnnaBridge 167:84c0a372a020 119 #define IS_OB_PCROP(__PAGE__) (((__PAGE__) != 0x0000000U))
AnnaBridge 167:84c0a372a020 120 #endif /* FLASH_OPTR_WPRMOD */
AnnaBridge 167:84c0a372a020 121
AnnaBridge 167:84c0a372a020 122 #if defined(FLASH_OPTR_BFB2)
AnnaBridge 167:84c0a372a020 123
AnnaBridge 167:84c0a372a020 124 #define IS_OB_BOOT_BANK(__BANK__) (((__BANK__) == OB_BOOT_BANK2) || ((__BANK__) == OB_BOOT_BANK1))
AnnaBridge 167:84c0a372a020 125
AnnaBridge 167:84c0a372a020 126 #endif /* FLASH_OPTR_BFB2 */
AnnaBridge 167:84c0a372a020 127
AnnaBridge 167:84c0a372a020 128 #define IS_OB_BOOT1(__BOOT_BIT1__) (((__BOOT_BIT1__) == OB_BOOT_BIT1_RESET) || ((__BOOT_BIT1__) == OB_BOOT_BIT1_SET))
AnnaBridge 167:84c0a372a020 129 #define IS_TYPEPROGRAMDATA(__VALUE__) (((__VALUE__) == FLASH_TYPEPROGRAMDATA_BYTE) || \
AnnaBridge 167:84c0a372a020 130 ((__VALUE__) == FLASH_TYPEPROGRAMDATA_HALFWORD) || \
AnnaBridge 167:84c0a372a020 131 ((__VALUE__) == FLASH_TYPEPROGRAMDATA_WORD))
AnnaBridge 167:84c0a372a020 132
AnnaBridge 167:84c0a372a020 133
AnnaBridge 167:84c0a372a020 134 /** @defgroup FLASHEx_Address FLASHEx Address
AnnaBridge 167:84c0a372a020 135 * @{
AnnaBridge 167:84c0a372a020 136 */
AnnaBridge 167:84c0a372a020 137
AnnaBridge 167:84c0a372a020 138 #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
AnnaBridge 167:84c0a372a020 139
AnnaBridge 167:84c0a372a020 140 #define IS_FLASH_DATA_ADDRESS(__ADDRESS__) (((__ADDRESS__) >= DATA_EEPROM_BASE) && ((__ADDRESS__) <= DATA_EEPROM_BANK2_END))
AnnaBridge 167:84c0a372a020 141 #define IS_FLASH_DATA_BANK1_ADDRESS(__ADDRESS__) (((__ADDRESS__) >= DATA_EEPROM_BASE) && ((__ADDRESS__) <= DATA_EEPROM_BANK1_END))
AnnaBridge 167:84c0a372a020 142 #define IS_FLASH_DATA_BANK2_ADDRESS(__ADDRESS__) (((__ADDRESS__) >= DATA_EEPROM_BANK2_BASE) && ((__ADDRESS__) <= DATA_EEPROM_BANK2_END))
AnnaBridge 167:84c0a372a020 143 #define IS_FLASH_PROGRAM_ADDRESS(__ADDRESS__) (((__ADDRESS__) >= FLASH_BASE) && ((__ADDRESS__) < (FLASH_BASE + FLASH_SIZE)))
AnnaBridge 167:84c0a372a020 144 #define IS_FLASH_PROGRAM_BANK1_ADDRESS(__ADDRESS__) (((__ADDRESS__) >= FLASH_BASE) && ((__ADDRESS__) < (FLASH_BASE + (FLASH_SIZE >> 1))))
AnnaBridge 167:84c0a372a020 145 #define IS_FLASH_PROGRAM_BANK2_ADDRESS(__ADDRESS__) (((__ADDRESS__) >= FLASH_BANK2_BASE) && ((__ADDRESS__) < (FLASH_BASE + FLASH_SIZE)))
AnnaBridge 167:84c0a372a020 146 #else
AnnaBridge 167:84c0a372a020 147 #define IS_FLASH_DATA_ADDRESS(__ADDRESS__) (((__ADDRESS__) >= DATA_EEPROM_BASE) && ((__ADDRESS__) <= DATA_EEPROM_END))
AnnaBridge 167:84c0a372a020 148 #define IS_FLASH_PROGRAM_ADDRESS(__ADDRESS__) (((__ADDRESS__) >= FLASH_BASE) && ((__ADDRESS__) < (FLASH_BASE + FLASH_SIZE)))
AnnaBridge 167:84c0a372a020 149 #endif
AnnaBridge 167:84c0a372a020 150
AnnaBridge 167:84c0a372a020 151 #define IS_NBPAGES(__PAGES__) (((__PAGES__) >= 1) && ((__PAGES__) <= FLASH_NBPAGES_MAX))
AnnaBridge 167:84c0a372a020 152
AnnaBridge 167:84c0a372a020 153 /**
AnnaBridge 167:84c0a372a020 154 * @}
AnnaBridge 167:84c0a372a020 155 */
AnnaBridge 167:84c0a372a020 156
AnnaBridge 167:84c0a372a020 157 /**
AnnaBridge 167:84c0a372a020 158 * @}
AnnaBridge 167:84c0a372a020 159 */
AnnaBridge 167:84c0a372a020 160 /* Exported types ------------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 161
AnnaBridge 157:e7ca05fa8600 162 /** @defgroup FLASHEx_Exported_Types FLASHEx Exported Types
AnnaBridge 157:e7ca05fa8600 163 * @{
AnnaBridge 157:e7ca05fa8600 164 */
AnnaBridge 157:e7ca05fa8600 165
AnnaBridge 157:e7ca05fa8600 166 /**
AnnaBridge 167:84c0a372a020 167 * @brief FLASH Erase structure definition
AnnaBridge 167:84c0a372a020 168 */
AnnaBridge 167:84c0a372a020 169 typedef struct
AnnaBridge 167:84c0a372a020 170 {
AnnaBridge 167:84c0a372a020 171 uint32_t TypeErase; /*!< TypeErase: Page Erase only.
AnnaBridge 167:84c0a372a020 172 This parameter can be a value of @ref FLASHEx_Type_Erase */
AnnaBridge 167:84c0a372a020 173
AnnaBridge 167:84c0a372a020 174 uint32_t PageAddress; /*!< PageAddress: Initial FLASH address to be erased
AnnaBridge 167:84c0a372a020 175 This parameter must be a value belonging to FLASH Programm address (depending on the devices) */
AnnaBridge 167:84c0a372a020 176
AnnaBridge 167:84c0a372a020 177 uint32_t NbPages; /*!< NbPages: Number of pages to be erased.
AnnaBridge 167:84c0a372a020 178 This parameter must be a value between 1 and (max number of pages - value of Initial page)*/
AnnaBridge 167:84c0a372a020 179
AnnaBridge 167:84c0a372a020 180 } FLASH_EraseInitTypeDef;
AnnaBridge 167:84c0a372a020 181
AnnaBridge 167:84c0a372a020 182 /**
AnnaBridge 157:e7ca05fa8600 183 * @brief FLASH Option Bytes PROGRAM structure definition
AnnaBridge 157:e7ca05fa8600 184 */
AnnaBridge 157:e7ca05fa8600 185 typedef struct
AnnaBridge 157:e7ca05fa8600 186 {
AnnaBridge 167:84c0a372a020 187 uint32_t OptionType; /*!< OptionType: Option byte to be configured.
AnnaBridge 167:84c0a372a020 188 This parameter can be a value of @ref FLASHEx_Option_Type */
AnnaBridge 157:e7ca05fa8600 189
AnnaBridge 167:84c0a372a020 190 uint32_t WRPState; /*!< WRPState: Write protection activation or deactivation.
AnnaBridge 167:84c0a372a020 191 This parameter can be a value of @ref FLASHEx_WRP_State */
AnnaBridge 157:e7ca05fa8600 192
AnnaBridge 167:84c0a372a020 193 uint32_t WRPSector; /*!< WRPSector: This bitfield specifies the sector (s) which are write protected.
AnnaBridge 167:84c0a372a020 194 This parameter can be a combination of @ref FLASHEx_Option_Bytes_Write_Protection */
AnnaBridge 157:e7ca05fa8600 195
AnnaBridge 157:e7ca05fa8600 196 #if defined(STM32L071xx) || defined(STM32L072xx) || defined(STM32L073xx) || defined(STM32L081xx) || defined(STM32L082xx) || defined(STM32L083xx)
AnnaBridge 167:84c0a372a020 197 uint32_t WRPSector2; /*!< WRPSector2 : This bitfield specifies the sector(s) upper Sector31 which are write protected.
AnnaBridge 167:84c0a372a020 198 This parameter can be a combination of @ref FLASHEx_Option_Bytes_Write_Protection2 */
AnnaBridge 157:e7ca05fa8600 199 #endif
AnnaBridge 157:e7ca05fa8600 200
AnnaBridge 167:84c0a372a020 201 uint8_t RDPLevel; /*!< RDPLevel: Set the read protection level.
AnnaBridge 167:84c0a372a020 202 This parameter can be a value of @ref FLASHEx_Option_Bytes_Read_Protection */
AnnaBridge 157:e7ca05fa8600 203
AnnaBridge 167:84c0a372a020 204 uint8_t BORLevel; /*!< BORLevel: Set the BOR Level.
AnnaBridge 167:84c0a372a020 205 This parameter can be a value of @ref FLASHEx_Option_Bytes_BOR_Level */
AnnaBridge 167:84c0a372a020 206
AnnaBridge 167:84c0a372a020 207 uint8_t USERConfig; /*!< USERConfig: Program the FLASH User Option Byte: IWDG_SW / RST_STOP / RST_STDBY.
AnnaBridge 167:84c0a372a020 208 This parameter can be a combination of @ref FLASHEx_Option_Bytes_IWatchdog,
AnnaBridge 167:84c0a372a020 209 @ref FLASHEx_Option_Bytes_nRST_STOP and @ref FLASHEx_Option_Bytes_nRST_STDBY*/
AnnaBridge 167:84c0a372a020 210
AnnaBridge 167:84c0a372a020 211 uint8_t BOOTBit1Config; /*!< BOOT1Config: Together with input pad Boot0, this bit selects the boot source, flash, ram or system memory
AnnaBridge 167:84c0a372a020 212 This parameter can be a value of @ref FLASHEx_Option_Bytes_BOOTBit1 */
AnnaBridge 157:e7ca05fa8600 213 } FLASH_OBProgramInitTypeDef;
AnnaBridge 157:e7ca05fa8600 214
AnnaBridge 167:84c0a372a020 215 #if defined(FLASH_OPTR_WPRMOD) || defined(FLASH_OPTR_BFB2)
AnnaBridge 157:e7ca05fa8600 216 /**
AnnaBridge 157:e7ca05fa8600 217 * @brief FLASH Advanced Option Bytes Program structure definition
AnnaBridge 157:e7ca05fa8600 218 */
AnnaBridge 157:e7ca05fa8600 219 typedef struct
AnnaBridge 157:e7ca05fa8600 220 {
AnnaBridge 167:84c0a372a020 221 uint32_t OptionType; /*!< OptionType: Option byte to be configured for extension .
AnnaBridge 167:84c0a372a020 222 This parameter can be a value of @ref FLASHEx_OptionAdv_Type */
AnnaBridge 167:84c0a372a020 223
AnnaBridge 167:84c0a372a020 224 #if defined(FLASH_OPTR_WPRMOD)
AnnaBridge 167:84c0a372a020 225 uint32_t PCROPState; /*!< PCROPState: PCROP activation or deactivation.
AnnaBridge 167:84c0a372a020 226 This parameter can be a value of @ref FLASHEx_PCROP_State */
AnnaBridge 167:84c0a372a020 227
AnnaBridge 157:e7ca05fa8600 228 uint32_t PCROPSector; /*!< PCROPSector : This bitfield specifies the sector(s) which are read/write protected.
AnnaBridge 157:e7ca05fa8600 229 This parameter can be a combination of @ref FLASHEx_Option_Bytes_PC_ReadWrite_Protection */
AnnaBridge 157:e7ca05fa8600 230
AnnaBridge 157:e7ca05fa8600 231 #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
AnnaBridge 157:e7ca05fa8600 232 uint32_t PCROPSector2; /*!< PCROPSector : This bitfield specifies the sector(s) upper Sector31 which are read/write protected.
AnnaBridge 157:e7ca05fa8600 233 This parameter can be a combination of @ref FLASHEx_Option_Bytes_PC_ReadWrite_Protection2 */
AnnaBridge 167:84c0a372a020 234 #endif /* STM32L071xx || STM32L072xx || STM32L073xx || STM32L081xx || STM32L082xx || STM32L083xx */
AnnaBridge 167:84c0a372a020 235 #endif /* FLASH_OPTR_WPRMOD */
AnnaBridge 167:84c0a372a020 236
AnnaBridge 167:84c0a372a020 237 #if defined(FLASH_OPTR_BFB2)
AnnaBridge 167:84c0a372a020 238 uint16_t BootConfig; /*!< BootConfig: specifies Option bytes for boot config
AnnaBridge 167:84c0a372a020 239 This parameter can be a value of @ref FLASHEx_Option_Bytes_BOOT */
AnnaBridge 167:84c0a372a020 240 #endif /* FLASH_OPTR_BFB2*/
AnnaBridge 157:e7ca05fa8600 241 } FLASH_AdvOBProgramInitTypeDef;
AnnaBridge 157:e7ca05fa8600 242
AnnaBridge 157:e7ca05fa8600 243 /**
AnnaBridge 157:e7ca05fa8600 244 * @}
AnnaBridge 167:84c0a372a020 245 */
AnnaBridge 167:84c0a372a020 246 #endif /* FLASH_OPTR_WPRMOD || FLASH_OPTR_BFB2 */
AnnaBridge 167:84c0a372a020 247
AnnaBridge 167:84c0a372a020 248 /* Exported constants --------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 249
AnnaBridge 157:e7ca05fa8600 250
AnnaBridge 157:e7ca05fa8600 251 /** @defgroup FLASHEx_Exported_Constants FLASHEx Exported Constants
AnnaBridge 157:e7ca05fa8600 252 * @{
AnnaBridge 157:e7ca05fa8600 253 */
AnnaBridge 157:e7ca05fa8600 254
AnnaBridge 167:84c0a372a020 255 /** @defgroup FLASHEx_Type_Erase FLASHEx_Type_Erase
AnnaBridge 157:e7ca05fa8600 256 * @{
AnnaBridge 167:84c0a372a020 257 */
AnnaBridge 167:84c0a372a020 258 #define FLASH_TYPEERASE_PAGES ((uint32_t)0x00U) /*!<Page erase only*/
AnnaBridge 167:84c0a372a020 259
AnnaBridge 157:e7ca05fa8600 260 /**
AnnaBridge 157:e7ca05fa8600 261 * @}
AnnaBridge 157:e7ca05fa8600 262 */
AnnaBridge 157:e7ca05fa8600 263
AnnaBridge 167:84c0a372a020 264 /** @defgroup FLASHEx_Option_Type FLASHEx Option Type
AnnaBridge 157:e7ca05fa8600 265 * @{
AnnaBridge 157:e7ca05fa8600 266 */
AnnaBridge 167:84c0a372a020 267 #define OPTIONBYTE_WRP ((uint32_t)0x01U) /*!<WRP option byte configuration*/
AnnaBridge 167:84c0a372a020 268 #define OPTIONBYTE_RDP ((uint32_t)0x02U) /*!<RDP option byte configuration*/
AnnaBridge 167:84c0a372a020 269 #define OPTIONBYTE_USER ((uint32_t)0x04U) /*!<USER option byte configuration*/
AnnaBridge 167:84c0a372a020 270 #define OPTIONBYTE_BOR ((uint32_t)0x08U) /*!<BOR option byte configuration*/
AnnaBridge 167:84c0a372a020 271 #define OPTIONBYTE_BOOT_BIT1 ((uint32_t)0x10U) /*!< BOOT PIN1 option byte configuration*/
AnnaBridge 167:84c0a372a020 272
AnnaBridge 157:e7ca05fa8600 273 /**
AnnaBridge 157:e7ca05fa8600 274 * @}
AnnaBridge 157:e7ca05fa8600 275 */
AnnaBridge 157:e7ca05fa8600 276
AnnaBridge 167:84c0a372a020 277 /** @defgroup FLASHEx_WRP_State FLASHEx WRP State
AnnaBridge 157:e7ca05fa8600 278 * @{
AnnaBridge 157:e7ca05fa8600 279 */
AnnaBridge 167:84c0a372a020 280 #define OB_WRPSTATE_DISABLE ((uint32_t)0x00U) /*!<Disable the write protection of the desired sectors*/
AnnaBridge 167:84c0a372a020 281 #define OB_WRPSTATE_ENABLE ((uint32_t)0x01U) /*!<Enable the write protection of the desired sectors*/
AnnaBridge 157:e7ca05fa8600 282
AnnaBridge 157:e7ca05fa8600 283 /**
AnnaBridge 157:e7ca05fa8600 284 * @}
AnnaBridge 157:e7ca05fa8600 285 */
AnnaBridge 157:e7ca05fa8600 286
AnnaBridge 157:e7ca05fa8600 287 #if defined (STM32L011xx) || defined (STM32L021xx) || defined (STM32L031xx) || defined (STM32L041xx)
AnnaBridge 157:e7ca05fa8600 288 /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
AnnaBridge 157:e7ca05fa8600 289 * @{
AnnaBridge 157:e7ca05fa8600 290 */
AnnaBridge 157:e7ca05fa8600 291 #define OB_WRP_Pages0to31 ((uint32_t)0x00000001U) /* Write protection of Sector0 */
AnnaBridge 157:e7ca05fa8600 292 #define OB_WRP_Pages32to63 ((uint32_t)0x00000002U) /* Write protection of Sector1 */
AnnaBridge 157:e7ca05fa8600 293 #define OB_WRP_Pages64to95 ((uint32_t)0x00000004U) /* Write protection of Sector2 */
AnnaBridge 157:e7ca05fa8600 294 #define OB_WRP_Pages96to127 ((uint32_t)0x00000008U) /* Write protection of Sector3 */
AnnaBridge 157:e7ca05fa8600 295 #define OB_WRP_Pages128to159 ((uint32_t)0x00000010U) /* Write protection of Sector4 */
AnnaBridge 157:e7ca05fa8600 296 #define OB_WRP_Pages160to191 ((uint32_t)0x00000020U) /* Write protection of Sector5 */
AnnaBridge 157:e7ca05fa8600 297 #define OB_WRP_Pages192to223 ((uint32_t)0x00000040U) /* Write protection of Sector6 */
AnnaBridge 157:e7ca05fa8600 298 #define OB_WRP_Pages224to255 ((uint32_t)0x00000080U) /* Write protection of Sector7 */
AnnaBridge 157:e7ca05fa8600 299 #define OB_WRP_AllPages ((uint32_t)0x000000FFU) /*!< Write protection of all Sectors */
AnnaBridge 157:e7ca05fa8600 300 /**
AnnaBridge 157:e7ca05fa8600 301 * @}
AnnaBridge 157:e7ca05fa8600 302 */
AnnaBridge 157:e7ca05fa8600 303 #elif defined (STM32L051xx) || defined (STM32L052xx) || defined (STM32L053xx) || defined (STM32L061xx) || defined (STM32L062xx) || defined (STM32L063xx)
AnnaBridge 157:e7ca05fa8600 304 /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
AnnaBridge 157:e7ca05fa8600 305 * @{
AnnaBridge 157:e7ca05fa8600 306 */
AnnaBridge 157:e7ca05fa8600 307 #define OB_WRP_Pages0to31 ((uint32_t)0x00000001U) /* Write protection of Sector0 */
AnnaBridge 157:e7ca05fa8600 308 #define OB_WRP_Pages32to63 ((uint32_t)0x00000002U) /* Write protection of Sector1 */
AnnaBridge 157:e7ca05fa8600 309 #define OB_WRP_Pages64to95 ((uint32_t)0x00000004U) /* Write protection of Sector2 */
AnnaBridge 157:e7ca05fa8600 310 #define OB_WRP_Pages96to127 ((uint32_t)0x00000008U) /* Write protection of Sector3 */
AnnaBridge 157:e7ca05fa8600 311 #define OB_WRP_Pages128to159 ((uint32_t)0x00000010U) /* Write protection of Sector4 */
AnnaBridge 157:e7ca05fa8600 312 #define OB_WRP_Pages160to191 ((uint32_t)0x00000020U) /* Write protection of Sector5 */
AnnaBridge 157:e7ca05fa8600 313 #define OB_WRP_Pages192to223 ((uint32_t)0x00000040U) /* Write protection of Sector6 */
AnnaBridge 157:e7ca05fa8600 314 #define OB_WRP_Pages224to255 ((uint32_t)0x00000080U) /* Write protection of Sector7 */
AnnaBridge 157:e7ca05fa8600 315 #define OB_WRP_Pages256to287 ((uint32_t)0x00000100U) /* Write protection of Sector8 */
AnnaBridge 157:e7ca05fa8600 316 #define OB_WRP_Pages288to319 ((uint32_t)0x00000200U) /* Write protection of Sector9 */
AnnaBridge 157:e7ca05fa8600 317 #define OB_WRP_Pages320to351 ((uint32_t)0x00000400U) /* Write protection of Sector10 */
AnnaBridge 157:e7ca05fa8600 318 #define OB_WRP_Pages352to383 ((uint32_t)0x00000800U) /* Write protection of Sector11 */
AnnaBridge 157:e7ca05fa8600 319 #define OB_WRP_Pages384to415 ((uint32_t)0x00001000U) /* Write protection of Sector12 */
AnnaBridge 157:e7ca05fa8600 320 #define OB_WRP_Pages416to447 ((uint32_t)0x00002000U) /* Write protection of Sector13 */
AnnaBridge 157:e7ca05fa8600 321 #define OB_WRP_Pages448to479 ((uint32_t)0x00004000U) /* Write protection of Sector14 */
AnnaBridge 157:e7ca05fa8600 322 #define OB_WRP_Pages480to511 ((uint32_t)0x00008000U) /* Write protection of Sector15 */
AnnaBridge 157:e7ca05fa8600 323 #define OB_WRP_AllPages ((uint32_t)0x0000FFFFU) /*!< Write protection of all Sectors */
AnnaBridge 157:e7ca05fa8600 324 /**
AnnaBridge 157:e7ca05fa8600 325 * @}
AnnaBridge 157:e7ca05fa8600 326 */
AnnaBridge 157:e7ca05fa8600 327
AnnaBridge 157:e7ca05fa8600 328 #elif defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
AnnaBridge 157:e7ca05fa8600 329 /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write ProtectionP
AnnaBridge 157:e7ca05fa8600 330 * @{
AnnaBridge 157:e7ca05fa8600 331 */
AnnaBridge 157:e7ca05fa8600 332 #define OB_WRP_Pages0to31 ((uint32_t)0x00000001U) /* Write protection of Sector0 */
AnnaBridge 157:e7ca05fa8600 333 #define OB_WRP_Pages32to63 ((uint32_t)0x00000002U) /* Write protection of Sector1 */
AnnaBridge 157:e7ca05fa8600 334 #define OB_WRP_Pages64to95 ((uint32_t)0x00000004U) /* Write protection of Sector2 */
AnnaBridge 157:e7ca05fa8600 335 #define OB_WRP_Pages96to127 ((uint32_t)0x00000008U) /* Write protection of Sector3 */
AnnaBridge 157:e7ca05fa8600 336 #define OB_WRP_Pages128to159 ((uint32_t)0x00000010U) /* Write protection of Sector4 */
AnnaBridge 157:e7ca05fa8600 337 #define OB_WRP_Pages160to191 ((uint32_t)0x00000020U) /* Write protection of Sector5 */
AnnaBridge 157:e7ca05fa8600 338 #define OB_WRP_Pages192to223 ((uint32_t)0x00000040U) /* Write protection of Sector6 */
AnnaBridge 157:e7ca05fa8600 339 #define OB_WRP_Pages224to255 ((uint32_t)0x00000080U) /* Write protection of Sector7 */
AnnaBridge 157:e7ca05fa8600 340 #define OB_WRP_Pages256to287 ((uint32_t)0x00000100U) /* Write protection of Sector8 */
AnnaBridge 157:e7ca05fa8600 341 #define OB_WRP_Pages288to319 ((uint32_t)0x00000200U) /* Write protection of Sector9 */
AnnaBridge 157:e7ca05fa8600 342 #define OB_WRP_Pages320to351 ((uint32_t)0x00000400U) /* Write protection of Sector10 */
AnnaBridge 157:e7ca05fa8600 343 #define OB_WRP_Pages352to383 ((uint32_t)0x00000800U) /* Write protection of Sector11 */
AnnaBridge 157:e7ca05fa8600 344 #define OB_WRP_Pages384to415 ((uint32_t)0x00001000U) /* Write protection of Sector12 */
AnnaBridge 157:e7ca05fa8600 345 #define OB_WRP_Pages416to447 ((uint32_t)0x00002000U) /* Write protection of Sector13 */
AnnaBridge 157:e7ca05fa8600 346 #define OB_WRP_Pages448to479 ((uint32_t)0x00004000U) /* Write protection of Sector14 */
AnnaBridge 157:e7ca05fa8600 347 #define OB_WRP_Pages480to511 ((uint32_t)0x00008000U) /* Write protection of Sector15 */
AnnaBridge 157:e7ca05fa8600 348 #define OB_WRP_Pages512to543 ((uint32_t)0x00010000U) /* Write protection of Sector16 */
AnnaBridge 157:e7ca05fa8600 349 #define OB_WRP_Pages544to575 ((uint32_t)0x00020000U) /* Write protection of Sector17 */
AnnaBridge 157:e7ca05fa8600 350 #define OB_WRP_Pages576to607 ((uint32_t)0x00040000U) /* Write protection of Sector18 */
AnnaBridge 157:e7ca05fa8600 351 #define OB_WRP_Pages608to639 ((uint32_t)0x00080000U) /* Write protection of Sector19 */
AnnaBridge 157:e7ca05fa8600 352 #define OB_WRP_Pages640to671 ((uint32_t)0x00100000U) /* Write protection of Sector20 */
AnnaBridge 157:e7ca05fa8600 353 #define OB_WRP_Pages672to703 ((uint32_t)0x00200000U) /* Write protection of Sector21 */
AnnaBridge 157:e7ca05fa8600 354 #define OB_WRP_Pages704to735 ((uint32_t)0x00400000U) /* Write protection of Sector22 */
AnnaBridge 157:e7ca05fa8600 355 #define OB_WRP_Pages736to767 ((uint32_t)0x00800000U) /* Write protection of Sector23 */
AnnaBridge 157:e7ca05fa8600 356 #define OB_WRP_Pages768to799 ((uint32_t)0x01000000U) /* Write protection of Sector24 */
AnnaBridge 157:e7ca05fa8600 357 #define OB_WRP_Pages800to831 ((uint32_t)0x02000000U) /* Write protection of Sector25 */
AnnaBridge 157:e7ca05fa8600 358 #define OB_WRP_Pages832to863 ((uint32_t)0x04000000U) /* Write protection of Sector26 */
AnnaBridge 157:e7ca05fa8600 359 #define OB_WRP_Pages864to895 ((uint32_t)0x08000000U) /* Write protection of Sector27 */
AnnaBridge 157:e7ca05fa8600 360 #define OB_WRP_Pages896to927 ((uint32_t)0x10000000U) /* Write protection of Sector28 */
AnnaBridge 157:e7ca05fa8600 361 #define OB_WRP_Pages928to959 ((uint32_t)0x20000000U) /* Write protection of Sector29 */
AnnaBridge 157:e7ca05fa8600 362 #define OB_WRP_Pages960to991 ((uint32_t)0x40000000U) /* Write protection of Sector30 */
AnnaBridge 157:e7ca05fa8600 363 #define OB_WRP_Pages992to1023 ((uint32_t)0x80000000U) /* Write protection of Sector31 */
AnnaBridge 157:e7ca05fa8600 364 #define OB_WRP_AllPages ((uint32_t)0xFFFFFFFFU) /*!<Write protection of all Sectors */
AnnaBridge 157:e7ca05fa8600 365 /**
AnnaBridge 157:e7ca05fa8600 366 * @}
AnnaBridge 157:e7ca05fa8600 367 */
AnnaBridge 157:e7ca05fa8600 368
AnnaBridge 157:e7ca05fa8600 369 /** @defgroup FLASHEx_Option_Bytes_Write_Protection2 FLASH Option Bytes Write Protection
AnnaBridge 157:e7ca05fa8600 370 * @{
AnnaBridge 157:e7ca05fa8600 371 */
AnnaBridge 157:e7ca05fa8600 372 #define OB_WRP2_Pages1024to1055 ((uint32_t)0x00000001U) /* Write protection of Sector32 */
AnnaBridge 157:e7ca05fa8600 373 #define OB_WRP2_Pages1056to1087 ((uint32_t)0x00000002U) /* Write protection of Sector33 */
AnnaBridge 157:e7ca05fa8600 374 #define OB_WRP2_Pages1088to1119 ((uint32_t)0x00000004U) /* Write protection of Sector34 */
AnnaBridge 157:e7ca05fa8600 375 #define OB_WRP2_Pages1120to1151 ((uint32_t)0x00000008U) /* Write protection of Sector35 */
AnnaBridge 157:e7ca05fa8600 376 #define OB_WRP2_Pages1152to1183 ((uint32_t)0x00000010U) /* Write protection of Sector36 */
AnnaBridge 157:e7ca05fa8600 377 #define OB_WRP2_Pages1184to1215 ((uint32_t)0x00000020U) /* Write protection of Sector37 */
AnnaBridge 157:e7ca05fa8600 378 #define OB_WRP2_Pages1216to1247 ((uint32_t)0x00000040U) /* Write protection of Sector38 */
AnnaBridge 157:e7ca05fa8600 379 #define OB_WRP2_Pages1248to1279 ((uint32_t)0x00000080U) /* Write protection of Sector39 */
AnnaBridge 157:e7ca05fa8600 380 #define OB_WRP2_Pages1280to1311 ((uint32_t)0x00000100U) /* Write protection of Sector40 */
AnnaBridge 157:e7ca05fa8600 381 #define OB_WRP2_Pages1312to1343 ((uint32_t)0x00000200U) /* Write protection of Sector41 */
AnnaBridge 157:e7ca05fa8600 382 #define OB_WRP2_Pages1344to1375 ((uint32_t)0x00000400U) /* Write protection of Sector42 */
AnnaBridge 157:e7ca05fa8600 383 #define OB_WRP2_Pages1376to1407 ((uint32_t)0x00000800U) /* Write protection of Sector43 */
AnnaBridge 157:e7ca05fa8600 384 #define OB_WRP2_Pages1408to1439 ((uint32_t)0x00001000U) /* Write protection of Sector44 */
AnnaBridge 157:e7ca05fa8600 385 #define OB_WRP2_Pages1440to1471 ((uint32_t)0x00002000U) /* Write protection of Sector45 */
AnnaBridge 157:e7ca05fa8600 386 #define OB_WRP2_Pages1472to1503 ((uint32_t)0x00004000U) /* Write protection of Sector46 */
AnnaBridge 157:e7ca05fa8600 387 #define OB_WRP2_Pages1504to1535 ((uint32_t)0x00008000U) /* Write protection of Sector47 */
AnnaBridge 157:e7ca05fa8600 388 #define OB_WRP2_AllPages ((uint32_t)0x0000FFFFU) /*!< Write protection of all Sectors WRP2 */
AnnaBridge 157:e7ca05fa8600 389 /**
AnnaBridge 157:e7ca05fa8600 390 * @}
AnnaBridge 157:e7ca05fa8600 391 */
AnnaBridge 167:84c0a372a020 392 #endif /* STM32L071xx || STM32L072xx || (STM32L073xx) || (STM32L081xx) || (STM32L082xx) || (STM32L083xx) */
AnnaBridge 157:e7ca05fa8600 393
AnnaBridge 167:84c0a372a020 394 /** @defgroup FLASHEx_Option_Bytes_Read_Protection FLASHEx Option Bytes Read Protection
AnnaBridge 157:e7ca05fa8600 395 * @{
AnnaBridge 157:e7ca05fa8600 396 */
AnnaBridge 157:e7ca05fa8600 397 #define OB_RDP_LEVEL_0 ((uint8_t)0xAAU)
AnnaBridge 157:e7ca05fa8600 398 #define OB_RDP_LEVEL_1 ((uint8_t)0xBBU)
AnnaBridge 157:e7ca05fa8600 399 #define OB_RDP_LEVEL_2 ((uint8_t)0xCCU) /* Warning: When enabling read protection level 2
AnnaBridge 157:e7ca05fa8600 400 it is no more possible to go back to level 1 or 0 */
AnnaBridge 167:84c0a372a020 401
AnnaBridge 157:e7ca05fa8600 402 /**
AnnaBridge 157:e7ca05fa8600 403 * @}
AnnaBridge 157:e7ca05fa8600 404 */
AnnaBridge 157:e7ca05fa8600 405
AnnaBridge 167:84c0a372a020 406 /** @defgroup FLASHEx_Option_Bytes_BOR_Level FLASHEx Option Bytes BOR Level
AnnaBridge 157:e7ca05fa8600 407 * @{
AnnaBridge 157:e7ca05fa8600 408 */
AnnaBridge 167:84c0a372a020 409
AnnaBridge 167:84c0a372a020 410 #define OB_BOR_OFF ((uint8_t)0x00U) /*!< BOR is disabled at power down, the reset is asserted when the VDD
AnnaBridge 157:e7ca05fa8600 411 power supply reaches the PDR(Power Down Reset) threshold (1.5V) */
AnnaBridge 167:84c0a372a020 412 #define OB_BOR_LEVEL1 ((uint8_t)0x08U) /*!< BOR Reset threshold levels for 1.7V - 1.8V VDD power supply */
AnnaBridge 167:84c0a372a020 413 #define OB_BOR_LEVEL2 ((uint8_t)0x09U) /*!< BOR Reset threshold levels for 1.9V - 2.0V VDD power supply */
AnnaBridge 167:84c0a372a020 414 #define OB_BOR_LEVEL3 ((uint8_t)0x0AU) /*!< BOR Reset threshold levels for 2.3V - 2.4V VDD power supply */
AnnaBridge 167:84c0a372a020 415 #define OB_BOR_LEVEL4 ((uint8_t)0x0BU) /*!< BOR Reset threshold levels for 2.55V - 2.65V VDD power supply */
AnnaBridge 167:84c0a372a020 416 #define OB_BOR_LEVEL5 ((uint8_t)0x0CU) /*!< BOR Reset threshold levels for 2.8V - 2.9V VDD power supply */
AnnaBridge 167:84c0a372a020 417
AnnaBridge 157:e7ca05fa8600 418 /**
AnnaBridge 157:e7ca05fa8600 419 * @}
AnnaBridge 157:e7ca05fa8600 420 */
AnnaBridge 167:84c0a372a020 421
AnnaBridge 167:84c0a372a020 422 /** @defgroup FLASHEx_Option_Bytes_IWatchdog FLASHEx Option Bytes IWatchdog
AnnaBridge 157:e7ca05fa8600 423 * @{
AnnaBridge 157:e7ca05fa8600 424 */
AnnaBridge 167:84c0a372a020 425
AnnaBridge 167:84c0a372a020 426 #define OB_IWDG_SW ((uint8_t)0x10U) /*!< Software WDG selected */
AnnaBridge 167:84c0a372a020 427 #define OB_IWDG_HW ((uint8_t)0x00U) /*!< Hardware WDG selected */
AnnaBridge 167:84c0a372a020 428
AnnaBridge 157:e7ca05fa8600 429 /**
AnnaBridge 157:e7ca05fa8600 430 * @}
AnnaBridge 157:e7ca05fa8600 431 */
AnnaBridge 157:e7ca05fa8600 432
AnnaBridge 157:e7ca05fa8600 433 /** @defgroup FLASHEx_Option_Bytes_nRST_STOP FLASHEx Option Bytes nRST_STOP
AnnaBridge 157:e7ca05fa8600 434 * @{
AnnaBridge 157:e7ca05fa8600 435 */
AnnaBridge 167:84c0a372a020 436
AnnaBridge 167:84c0a372a020 437 #define OB_STOP_NORST ((uint8_t)0x20U) /*!< No reset generated when entering in STOP */
AnnaBridge 167:84c0a372a020 438 #define OB_STOP_RST ((uint8_t)0x00U) /*!< Reset generated when entering in STOP */
AnnaBridge 157:e7ca05fa8600 439 /**
AnnaBridge 157:e7ca05fa8600 440 * @}
AnnaBridge 157:e7ca05fa8600 441 */
AnnaBridge 157:e7ca05fa8600 442
AnnaBridge 167:84c0a372a020 443 /** @defgroup FLASHEx_Option_Bytes_nRST_STDBY FLASHEx Option Bytes nRST_STDBY
AnnaBridge 157:e7ca05fa8600 444 * @{
AnnaBridge 157:e7ca05fa8600 445 */
AnnaBridge 167:84c0a372a020 446
AnnaBridge 167:84c0a372a020 447 #define OB_STDBY_NORST ((uint8_t)0x40U) /*!< No reset generated when entering in STANDBY */
AnnaBridge 167:84c0a372a020 448 #define OB_STDBY_RST ((uint8_t)0x00U) /*!< Reset generated when entering in STANDBY */
AnnaBridge 167:84c0a372a020 449
AnnaBridge 167:84c0a372a020 450 /**
AnnaBridge 167:84c0a372a020 451 * @}
AnnaBridge 167:84c0a372a020 452 */
AnnaBridge 167:84c0a372a020 453
AnnaBridge 167:84c0a372a020 454 #if defined(FLASH_OPTR_WPRMOD)
AnnaBridge 167:84c0a372a020 455
AnnaBridge 167:84c0a372a020 456 /** @defgroup FLASHEx_OptionAdv_Type FLASHEx Option Advanced Type
AnnaBridge 167:84c0a372a020 457 * @{
AnnaBridge 167:84c0a372a020 458 */
AnnaBridge 167:84c0a372a020 459
AnnaBridge 167:84c0a372a020 460 #define OPTIONBYTE_PCROP ((uint32_t)0x01U) /*!<PCROP option byte configuration*/
AnnaBridge 167:84c0a372a020 461
AnnaBridge 157:e7ca05fa8600 462 /**
AnnaBridge 157:e7ca05fa8600 463 * @}
AnnaBridge 157:e7ca05fa8600 464 */
AnnaBridge 157:e7ca05fa8600 465
AnnaBridge 167:84c0a372a020 466 #endif /* FLASH_OPTR_WPRMOD */
AnnaBridge 157:e7ca05fa8600 467
AnnaBridge 167:84c0a372a020 468 #if defined(FLASH_OPTR_BFB2)
AnnaBridge 167:84c0a372a020 469
AnnaBridge 167:84c0a372a020 470 /** @defgroup FLASHEx_OptionAdv_Type FLASHEx Option Advanced Type
AnnaBridge 157:e7ca05fa8600 471 * @{
AnnaBridge 157:e7ca05fa8600 472 */
AnnaBridge 167:84c0a372a020 473
AnnaBridge 167:84c0a372a020 474 #define OPTIONBYTE_BOOTCONFIG ((uint32_t)0x02U) /*!<BOOTConfig option byte configuration*/
AnnaBridge 167:84c0a372a020 475
AnnaBridge 157:e7ca05fa8600 476 /**
AnnaBridge 157:e7ca05fa8600 477 * @}
AnnaBridge 157:e7ca05fa8600 478 */
AnnaBridge 157:e7ca05fa8600 479
AnnaBridge 167:84c0a372a020 480 #endif /* FLASH_OPTR_BFB2 */
AnnaBridge 157:e7ca05fa8600 481
AnnaBridge 167:84c0a372a020 482 #if defined(FLASH_OPTR_WPRMOD)
AnnaBridge 167:84c0a372a020 483
AnnaBridge 167:84c0a372a020 484 /** @defgroup FLASHEx_PCROP_State FLASHEx PCROP State
AnnaBridge 157:e7ca05fa8600 485 * @{
AnnaBridge 167:84c0a372a020 486 */
AnnaBridge 167:84c0a372a020 487 #define OB_PCROP_STATE_DISABLE ((uint32_t)0x00U) /*!<Disable PCROP for selected sectors */
AnnaBridge 167:84c0a372a020 488 #define OB_PCROP_STATE_ENABLE ((uint32_t)0x01U) /*!<Enable PCROP for selected sectors */
AnnaBridge 167:84c0a372a020 489
AnnaBridge 157:e7ca05fa8600 490 /**
AnnaBridge 157:e7ca05fa8600 491 * @}
AnnaBridge 157:e7ca05fa8600 492 */
AnnaBridge 157:e7ca05fa8600 493
AnnaBridge 167:84c0a372a020 494 /** @defgroup FLASHEx_Selection_Protection_Mode FLASHEx Selection Protection Mode
AnnaBridge 167:84c0a372a020 495 * @{
AnnaBridge 167:84c0a372a020 496 */
AnnaBridge 167:84c0a372a020 497 #define OB_PCROP_DESELECTED ((uint16_t)0x0000U) /*!< Disabled PCROP, nWPRi bits used for Write Protection on sector i */
AnnaBridge 167:84c0a372a020 498 #define OB_PCROP_SELECTED ((uint16_t)FLASH_OPTR_WPRMOD) /*!< Enable PCROP, nWPRi bits used for PCRoP Protection on sector i */
AnnaBridge 167:84c0a372a020 499
AnnaBridge 167:84c0a372a020 500 /**
AnnaBridge 167:84c0a372a020 501 * @}
AnnaBridge 167:84c0a372a020 502 */
AnnaBridge 167:84c0a372a020 503 #endif /* FLASH_OPTR_WPRMOD */
AnnaBridge 167:84c0a372a020 504
AnnaBridge 157:e7ca05fa8600 505 #if defined (STM32L011xx) || defined (STM32L021xx) || defined (STM32L031xx) || defined (STM32L041xx)
AnnaBridge 157:e7ca05fa8600 506 /** @defgroup FLASHEx_Option_Bytes_PC_ReadWrite_Protection FLASHEx Option Bytes PC Read/Write Protection
AnnaBridge 157:e7ca05fa8600 507 * @{
AnnaBridge 157:e7ca05fa8600 508 */
AnnaBridge 157:e7ca05fa8600 509 #define OB_PCROP_Pages0to31 ((uint32_t)0x00000001U) /* PC Read/Write protection of Sector0 */
AnnaBridge 157:e7ca05fa8600 510 #define OB_PCROP_Pages32to63 ((uint32_t)0x00000002U) /* PC Read/Write protection of Sector1 */
AnnaBridge 157:e7ca05fa8600 511 #define OB_PCROP_Pages64to95 ((uint32_t)0x00000004U) /* PC Read/Write protection of Sector2 */
AnnaBridge 157:e7ca05fa8600 512 #define OB_PCROP_Pages96to127 ((uint32_t)0x00000008U) /* PC Read/Write protection of Sector3 */
AnnaBridge 157:e7ca05fa8600 513 #define OB_PCROP_Pages128to159 ((uint32_t)0x00000010U) /* PC Read/Write protection of Sector4 */
AnnaBridge 157:e7ca05fa8600 514 #define OB_PCROP_Pages160to191 ((uint32_t)0x00000020U) /* PC Read/Write protection of Sector5 */
AnnaBridge 157:e7ca05fa8600 515 #define OB_PCROP_Pages192to223 ((uint32_t)0x00000040U) /* PC Read/Write protection of Sector6 */
AnnaBridge 157:e7ca05fa8600 516 #define OB_PCROP_Pages224to255 ((uint32_t)0x00000080U) /* PC Read/Write protection of Sector7 */
AnnaBridge 157:e7ca05fa8600 517 #define OB_PCROP_AllPages ((uint32_t)0x000000FFU) /*!< PC Read/Write protection of all Sectors */
AnnaBridge 157:e7ca05fa8600 518 /**
AnnaBridge 157:e7ca05fa8600 519 * @}
AnnaBridge 157:e7ca05fa8600 520 */
AnnaBridge 157:e7ca05fa8600 521 #elif defined (STM32L051xx) || defined (STM32L052xx) || defined (STM32L053xx) || defined (STM32L061xx) || defined (STM32L062xx) || defined (STM32L063xx)
AnnaBridge 157:e7ca05fa8600 522 /** @defgroup FLASHEx_Option_Bytes_PC_ReadWrite_Protection FLASHEx Option Bytes PC Read/Write Protection
AnnaBridge 157:e7ca05fa8600 523 * @{
AnnaBridge 157:e7ca05fa8600 524 */
AnnaBridge 157:e7ca05fa8600 525 #define OB_PCROP_Pages0to31 ((uint32_t)0x00000001U) /* PC Read/Write protection of Sector0 */
AnnaBridge 157:e7ca05fa8600 526 #define OB_PCROP_Pages32to63 ((uint32_t)0x00000002U) /* PC Read/Write protection of Sector1 */
AnnaBridge 157:e7ca05fa8600 527 #define OB_PCROP_Pages64to95 ((uint32_t)0x00000004U) /* PC Read/Write protection of Sector2 */
AnnaBridge 157:e7ca05fa8600 528 #define OB_PCROP_Pages96to127 ((uint32_t)0x00000008U) /* PC Read/Write protection of Sector3 */
AnnaBridge 157:e7ca05fa8600 529 #define OB_PCROP_Pages128to159 ((uint32_t)0x00000010U) /* PC Read/Write protection of Sector4 */
AnnaBridge 157:e7ca05fa8600 530 #define OB_PCROP_Pages160to191 ((uint32_t)0x00000020U) /* PC Read/Write protection of Sector5 */
AnnaBridge 157:e7ca05fa8600 531 #define OB_PCROP_Pages192to223 ((uint32_t)0x00000040U) /* PC Read/Write protection of Sector6 */
AnnaBridge 157:e7ca05fa8600 532 #define OB_PCROP_Pages224to255 ((uint32_t)0x00000080U) /* PC Read/Write protection of Sector7 */
AnnaBridge 157:e7ca05fa8600 533 #define OB_PCROP_Pages256to287 ((uint32_t)0x00000100U) /* PC Read/Write protection of Sector8 */
AnnaBridge 157:e7ca05fa8600 534 #define OB_PCROP_Pages288to319 ((uint32_t)0x00000200U) /* PC Read/Write protection of Sector9 */
AnnaBridge 157:e7ca05fa8600 535 #define OB_PCROP_Pages320to351 ((uint32_t)0x00000400U) /* PC Read/Write protection of Sector10 */
AnnaBridge 157:e7ca05fa8600 536 #define OB_PCROP_Pages352to383 ((uint32_t)0x00000800U) /* PC Read/Write protection of Sector11 */
AnnaBridge 157:e7ca05fa8600 537 #define OB_PCROP_Pages384to415 ((uint32_t)0x00001000U) /* PC Read/Write protection of Sector12 */
AnnaBridge 157:e7ca05fa8600 538 #define OB_PCROP_Pages416to447 ((uint32_t)0x00002000U) /* PC Read/Write protection of Sector13 */
AnnaBridge 157:e7ca05fa8600 539 #define OB_PCROP_Pages448to479 ((uint32_t)0x00004000U) /* PC Read/Write protection of Sector14 */
AnnaBridge 157:e7ca05fa8600 540 #define OB_PCROP_Pages480to511 ((uint32_t)0x00008000U) /* PC Read/Write protection of Sector15 */
AnnaBridge 157:e7ca05fa8600 541 #define OB_PCROP_AllPages ((uint32_t)0x0000FFFFU) /*!< PC Read/Write protection of all Sectors */
AnnaBridge 157:e7ca05fa8600 542 /**
AnnaBridge 157:e7ca05fa8600 543 * @}
AnnaBridge 157:e7ca05fa8600 544 */
AnnaBridge 157:e7ca05fa8600 545 #endif
AnnaBridge 157:e7ca05fa8600 546
AnnaBridge 157:e7ca05fa8600 547 #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
AnnaBridge 157:e7ca05fa8600 548 /** @defgroup FLASHEx_Option_Bytes_PC_ReadWrite_Protection FLASH Option Bytes PC Read/Write Protection
AnnaBridge 157:e7ca05fa8600 549 * @{
AnnaBridge 157:e7ca05fa8600 550 */
AnnaBridge 157:e7ca05fa8600 551 #define OB_PCROP_Pages0to31 ((uint32_t)0x00000001U) /* PC Read/Write protection of Sector0 */
AnnaBridge 157:e7ca05fa8600 552 #define OB_PCROP_Pages32to63 ((uint32_t)0x00000002U) /* PC Read/Write protection of Sector1 */
AnnaBridge 157:e7ca05fa8600 553 #define OB_PCROP_Pages64to95 ((uint32_t)0x00000004U) /* PC Read/Write protection of Sector2 */
AnnaBridge 157:e7ca05fa8600 554 #define OB_PCROP_Pages96to127 ((uint32_t)0x00000008U) /* PC Read/Write protection of Sector3 */
AnnaBridge 157:e7ca05fa8600 555 #define OB_PCROP_Pages128to159 ((uint32_t)0x00000010U) /* PC Read/Write protection of Sector4 */
AnnaBridge 157:e7ca05fa8600 556 #define OB_PCROP_Pages160to191 ((uint32_t)0x00000020U) /* PC Read/Write protection of Sector5 */
AnnaBridge 157:e7ca05fa8600 557 #define OB_PCROP_Pages192to223 ((uint32_t)0x00000040U) /* PC Read/Write protection of Sector6 */
AnnaBridge 157:e7ca05fa8600 558 #define OB_PCROP_Pages224to255 ((uint32_t)0x00000080U) /* PC Read/Write protection of Sector7 */
AnnaBridge 157:e7ca05fa8600 559 #define OB_PCROP_Pages256to287 ((uint32_t)0x00000100U) /* PC Read/Write protection of Sector8 */
AnnaBridge 157:e7ca05fa8600 560 #define OB_PCROP_Pages288to319 ((uint32_t)0x00000200U) /* PC Read/Write protection of Sector9 */
AnnaBridge 157:e7ca05fa8600 561 #define OB_PCROP_Pages320to351 ((uint32_t)0x00000400U) /* PC Read/Write protection of Sector10 */
AnnaBridge 157:e7ca05fa8600 562 #define OB_PCROP_Pages352to383 ((uint32_t)0x00000800U) /* PC Read/Write protection of Sector11 */
AnnaBridge 157:e7ca05fa8600 563 #define OB_PCROP_Pages384to415 ((uint32_t)0x00001000U) /* PC Read/Write protection of Sector12 */
AnnaBridge 157:e7ca05fa8600 564 #define OB_PCROP_Pages416to447 ((uint32_t)0x00002000U) /* PC Read/Write protection of Sector13 */
AnnaBridge 157:e7ca05fa8600 565 #define OB_PCROP_Pages448to479 ((uint32_t)0x00004000U) /* PC Read/Write protection of Sector14 */
AnnaBridge 157:e7ca05fa8600 566 #define OB_PCROP_Pages480to511 ((uint32_t)0x00008000U) /* PC Read/Write protection of Sector15 */
AnnaBridge 157:e7ca05fa8600 567 #define OB_PCROP_Pages512to543 ((uint32_t)0x00010000U) /* PC Read/Write protection of Sector16 */
AnnaBridge 157:e7ca05fa8600 568 #define OB_PCROP_Pages544to575 ((uint32_t)0x00020000U) /* PC Read/Write protection of Sector17 */
AnnaBridge 157:e7ca05fa8600 569 #define OB_PCROP_Pages576to607 ((uint32_t)0x00040000U) /* PC Read/Write protection of Sector18 */
AnnaBridge 157:e7ca05fa8600 570 #define OB_PCROP_Pages608to639 ((uint32_t)0x00080000U) /* PC Read/Write protection of Sector19 */
AnnaBridge 157:e7ca05fa8600 571 #define OB_PCROP_Pages640to671 ((uint32_t)0x00100000U) /* PC Read/Write protection of Sector20 */
AnnaBridge 157:e7ca05fa8600 572 #define OB_PCROP_Pages672to703 ((uint32_t)0x00200000U) /* PC Read/Write protection of Sector21 */
AnnaBridge 157:e7ca05fa8600 573 #define OB_PCROP_Pages704to735 ((uint32_t)0x00400000U) /* PC Read/Write protection of Sector22 */
AnnaBridge 157:e7ca05fa8600 574 #define OB_PCROP_Pages736to767 ((uint32_t)0x00800000U) /* PC Read/Write protection of Sector23 */
AnnaBridge 157:e7ca05fa8600 575 #define OB_PCROP_Pages768to799 ((uint32_t)0x01000000U) /* PC Read/Write protection of Sector24 */
AnnaBridge 157:e7ca05fa8600 576 #define OB_PCROP_Pages800to831 ((uint32_t)0x02000000U) /* PC Read/Write protection of Sector25 */
AnnaBridge 157:e7ca05fa8600 577 #define OB_PCROP_Pages832to863 ((uint32_t)0x04000000U) /* PC Read/Write protection of Sector26 */
AnnaBridge 157:e7ca05fa8600 578 #define OB_PCROP_Pages864to895 ((uint32_t)0x08000000U) /* PC Read/Write protection of Sector27 */
AnnaBridge 157:e7ca05fa8600 579 #define OB_PCROP_Pages896to927 ((uint32_t)0x10000000U) /* PC Read/Write protection of Sector28 */
AnnaBridge 157:e7ca05fa8600 580 #define OB_PCROP_Pages928to959 ((uint32_t)0x20000000U) /* PC Read/Write protection of Sector29 */
AnnaBridge 157:e7ca05fa8600 581 #define OB_PCROP_Pages960to991 ((uint32_t)0x40000000U) /* PC Read/Write protection of Sector30 */
AnnaBridge 157:e7ca05fa8600 582 #define OB_PCROP_Pages992to1023 ((uint32_t)0x80000000U) /* PC Read/Write protection of Sector31 */
AnnaBridge 157:e7ca05fa8600 583 #define OB_PCROP_AllPages ((uint32_t)0xFFFFFFFFU) /*!<PC Read/Write protection of all Sectors */
AnnaBridge 157:e7ca05fa8600 584 /**
AnnaBridge 157:e7ca05fa8600 585 * @}
AnnaBridge 157:e7ca05fa8600 586 */
AnnaBridge 157:e7ca05fa8600 587
AnnaBridge 157:e7ca05fa8600 588 /** @defgroup FLASHEx_Option_Bytes_PC_ReadWrite_Protection2 FLASH Option Bytes PC Read/Write Protection (Sector 2)
AnnaBridge 157:e7ca05fa8600 589 * @{
AnnaBridge 157:e7ca05fa8600 590 */
AnnaBridge 157:e7ca05fa8600 591 #define OB_PCROP2_Pages1024to1055 ((uint32_t)0x00000001U) /* PC Read/Write protection of Sector32 */
AnnaBridge 157:e7ca05fa8600 592 #define OB_PCROP2_Pages1056to1087 ((uint32_t)0x00000002U) /* PC Read/Write protection of Sector33 */
AnnaBridge 157:e7ca05fa8600 593 #define OB_PCROP2_Pages1088to1119 ((uint32_t)0x00000004U) /* PC Read/Write protection of Sector34 */
AnnaBridge 157:e7ca05fa8600 594 #define OB_PCROP2_Pages1120to1151 ((uint32_t)0x00000008U) /* PC Read/Write protection of Sector35 */
AnnaBridge 157:e7ca05fa8600 595 #define OB_PCROP2_Pages1152to1183 ((uint32_t)0x00000010U) /* PC Read/Write protection of Sector36 */
AnnaBridge 157:e7ca05fa8600 596 #define OB_PCROP2_Pages1184to1215 ((uint32_t)0x00000020U) /* PC Read/Write protection of Sector37 */
AnnaBridge 157:e7ca05fa8600 597 #define OB_PCROP2_Pages1216to1247 ((uint32_t)0x00000040U) /* PC Read/Write protection of Sector38 */
AnnaBridge 157:e7ca05fa8600 598 #define OB_PCROP2_Pages1248to1279 ((uint32_t)0x00000080U) /* PC Read/Write protection of Sector39 */
AnnaBridge 157:e7ca05fa8600 599 #define OB_PCROP2_Pages1280to1311 ((uint32_t)0x00000100U) /* PC Read/Write protection of Sector40 */
AnnaBridge 157:e7ca05fa8600 600 #define OB_PCROP2_Pages1312to1343 ((uint32_t)0x00000200U) /* PC Read/Write protection of Sector41 */
AnnaBridge 157:e7ca05fa8600 601 #define OB_PCROP2_Pages1344to1375 ((uint32_t)0x00000400U) /* PC Read/Write protection of Sector42 */
AnnaBridge 157:e7ca05fa8600 602 #define OB_PCROP2_Pages1376to1407 ((uint32_t)0x00000800U) /* PC Read/Write protection of Sector43 */
AnnaBridge 157:e7ca05fa8600 603 #define OB_PCROP2_Pages1408to1439 ((uint32_t)0x00001000U) /* PC Read/Write protection of Sector44 */
AnnaBridge 157:e7ca05fa8600 604 #define OB_PCROP2_Pages1440to1471 ((uint32_t)0x00002000U) /* PC Read/Write protection of Sector45 */
AnnaBridge 157:e7ca05fa8600 605 #define OB_PCROP2_Pages1472to1503 ((uint32_t)0x00004000U) /* PC Read/Write protection of Sector46 */
AnnaBridge 157:e7ca05fa8600 606 #define OB_PCROP2_Pages1504to1535 ((uint32_t)0x00008000U) /* PC Read/Write protection of Sector47 */
AnnaBridge 157:e7ca05fa8600 607 #define OB_PCROP2_AllPages ((uint32_t)0x0000FFFFU) /*!< PC Read/Write protection of all Sectors PCROP2 */
AnnaBridge 157:e7ca05fa8600 608 /**
AnnaBridge 157:e7ca05fa8600 609 * @}
AnnaBridge 157:e7ca05fa8600 610 */
AnnaBridge 167:84c0a372a020 611 #endif /* STM32L071xx || STM32L072xx || STM32L073xx || STM32L081xx || STM32L082xx || STM32L083xx */
AnnaBridge 167:84c0a372a020 612
AnnaBridge 157:e7ca05fa8600 613 /** @defgroup FLASHEx_Option_Bytes_BOOTBit1 FLASH Option Bytes BOOT Bit1 Setup
AnnaBridge 157:e7ca05fa8600 614 * @{
AnnaBridge 157:e7ca05fa8600 615 */
AnnaBridge 157:e7ca05fa8600 616 #define OB_BOOT_BIT1_RESET (uint8_t)(0x00U) /*!< BOOT Bit 1 Reset */
AnnaBridge 157:e7ca05fa8600 617 #define OB_BOOT_BIT1_SET (uint8_t)(0x01U) /*!< BOOT Bit 1 Set */
AnnaBridge 157:e7ca05fa8600 618 /**
AnnaBridge 157:e7ca05fa8600 619 * @}
AnnaBridge 157:e7ca05fa8600 620 */
AnnaBridge 157:e7ca05fa8600 621
AnnaBridge 167:84c0a372a020 622 /** @defgroup FLASHEx_Type_Program_Data FLASHEx Type Program Data
AnnaBridge 157:e7ca05fa8600 623 * @{
AnnaBridge 157:e7ca05fa8600 624 */
AnnaBridge 167:84c0a372a020 625 #define FLASH_TYPEPROGRAMDATA_BYTE ((uint32_t)0x00U) /*!<Program byte (8-bit) at a specified address.*/
AnnaBridge 167:84c0a372a020 626 #define FLASH_TYPEPROGRAMDATA_HALFWORD ((uint32_t)0x01U) /*!<Program a half-word (16-bit) at a specified address.*/
AnnaBridge 167:84c0a372a020 627 #define FLASH_TYPEPROGRAMDATA_WORD ((uint32_t)0x02U) /*!<Program a word (32-bit) at a specified address.*/
AnnaBridge 157:e7ca05fa8600 628
AnnaBridge 157:e7ca05fa8600 629 /**
AnnaBridge 157:e7ca05fa8600 630 * @}
AnnaBridge 157:e7ca05fa8600 631 */
AnnaBridge 157:e7ca05fa8600 632
AnnaBridge 167:84c0a372a020 633 #if defined(FLASH_OPTR_BFB2)
AnnaBridge 167:84c0a372a020 634
AnnaBridge 167:84c0a372a020 635 /** @defgroup FLASHEx_Option_Bytes_BOOT FLASHEx Option Bytes BOOT
AnnaBridge 157:e7ca05fa8600 636 * @{
AnnaBridge 157:e7ca05fa8600 637 */
AnnaBridge 167:84c0a372a020 638
AnnaBridge 167:84c0a372a020 639 #define OB_BOOT_BANK1 ((uint8_t)0x00U) /*!< At startup, if boot pin 0 and BOOT1 bit are set in boot from user Flash position
AnnaBridge 167:84c0a372a020 640 and this parameter is selected the device will boot from Bank 1 (Default)*/
AnnaBridge 167:84c0a372a020 641 #define OB_BOOT_BANK2 ((uint8_t)(FLASH_OPTR_BFB2 >> 16)) /*!< At startup, if boot pin 0 and BOOT1 bit are set in boot from user Flash position
AnnaBridge 167:84c0a372a020 642 and this parameter is selected the device will boot from Bank 2 */
AnnaBridge 167:84c0a372a020 643
AnnaBridge 157:e7ca05fa8600 644 /**
AnnaBridge 157:e7ca05fa8600 645 * @}
AnnaBridge 167:84c0a372a020 646 */
AnnaBridge 167:84c0a372a020 647 #endif /* FLASH_OPTR_BFB2 */
AnnaBridge 167:84c0a372a020 648
AnnaBridge 157:e7ca05fa8600 649 /**
AnnaBridge 157:e7ca05fa8600 650 * @}
AnnaBridge 157:e7ca05fa8600 651 */
AnnaBridge 157:e7ca05fa8600 652
AnnaBridge 167:84c0a372a020 653 /* Exported macro ------------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 654
AnnaBridge 167:84c0a372a020 655 /** @defgroup FLASHEx_Exported_Macros FLASHEx Exported Macros
AnnaBridge 157:e7ca05fa8600 656 * @{
AnnaBridge 157:e7ca05fa8600 657 */
AnnaBridge 157:e7ca05fa8600 658
AnnaBridge 157:e7ca05fa8600 659 /**
AnnaBridge 157:e7ca05fa8600 660 * @brief Set the FLASH Latency.
AnnaBridge 167:84c0a372a020 661 * @param __LATENCY__ FLASH Latency
AnnaBridge 167:84c0a372a020 662 * This parameter can be one of the following values:
AnnaBridge 167:84c0a372a020 663 * @arg @ref FLASH_LATENCY_0 FLASH Zero Latency cycle
AnnaBridge 167:84c0a372a020 664 * @arg @ref FLASH_LATENCY_1 FLASH One Latency cycle
AnnaBridge 157:e7ca05fa8600 665 * @retval none
AnnaBridge 157:e7ca05fa8600 666 */
AnnaBridge 157:e7ca05fa8600 667 #define __HAL_FLASH_SET_LATENCY(__LATENCY__) \
AnnaBridge 157:e7ca05fa8600 668 MODIFY_REG(FLASH->ACR, FLASH_ACR_LATENCY, (uint32_t)(__LATENCY__))
AnnaBridge 157:e7ca05fa8600 669
AnnaBridge 157:e7ca05fa8600 670 /**
AnnaBridge 167:84c0a372a020 671 * @brief Get the FLASH Latency.
AnnaBridge 167:84c0a372a020 672 * @retval FLASH Latency
AnnaBridge 167:84c0a372a020 673 * This parameter can be one of the following values:
AnnaBridge 167:84c0a372a020 674 * @arg @ref FLASH_LATENCY_0 FLASH Zero Latency cycle
AnnaBridge 167:84c0a372a020 675 * @arg @ref FLASH_LATENCY_1 FLASH One Latency cycle
AnnaBridge 167:84c0a372a020 676 */
AnnaBridge 167:84c0a372a020 677 #define __HAL_FLASH_GET_LATENCY() (READ_BIT((FLASH->ACR), FLASH_ACR_LATENCY))
AnnaBridge 157:e7ca05fa8600 678
AnnaBridge 157:e7ca05fa8600 679 /**
AnnaBridge 167:84c0a372a020 680 * @brief Enable the FLASH prefetch buffer.
AnnaBridge 157:e7ca05fa8600 681 * @retval none
AnnaBridge 157:e7ca05fa8600 682 */
AnnaBridge 167:84c0a372a020 683 #define __HAL_FLASH_PREFETCH_BUFFER_ENABLE() SET_BIT((FLASH->ACR), FLASH_ACR_PRFTEN)
AnnaBridge 167:84c0a372a020 684
AnnaBridge 167:84c0a372a020 685 /**
AnnaBridge 167:84c0a372a020 686 * @brief Disable the FLASH prefetch buffer.
AnnaBridge 167:84c0a372a020 687 * @retval none
AnnaBridge 167:84c0a372a020 688 */
AnnaBridge 167:84c0a372a020 689 #define __HAL_FLASH_PREFETCH_BUFFER_DISABLE() CLEAR_BIT((FLASH->ACR), FLASH_ACR_PRFTEN)
AnnaBridge 167:84c0a372a020 690
AnnaBridge 167:84c0a372a020 691 /**
AnnaBridge 167:84c0a372a020 692 * @brief Enable the FLASH Buffer cache.
AnnaBridge 167:84c0a372a020 693 * @retval none
AnnaBridge 167:84c0a372a020 694 */
AnnaBridge 167:84c0a372a020 695 #define __HAL_FLASH_BUFFER_CACHE_ENABLE() SET_BIT((FLASH->ACR), FLASH_ACR_DISAB_BUF)
AnnaBridge 157:e7ca05fa8600 696
AnnaBridge 157:e7ca05fa8600 697 /**
AnnaBridge 167:84c0a372a020 698 * @brief Disable the FLASH Buffer cache.
AnnaBridge 157:e7ca05fa8600 699 * @retval none
AnnaBridge 157:e7ca05fa8600 700 */
AnnaBridge 167:84c0a372a020 701 #define __HAL_FLASH_BUFFER_CACHE_DISABLE() CLEAR_BIT((FLASH->ACR), FLASH_ACR_DISAB_BUF)
AnnaBridge 157:e7ca05fa8600 702
AnnaBridge 157:e7ca05fa8600 703 /**
AnnaBridge 167:84c0a372a020 704 * @brief Enable the FLASH preread buffer.
AnnaBridge 157:e7ca05fa8600 705 * @retval none
AnnaBridge 157:e7ca05fa8600 706 */
AnnaBridge 167:84c0a372a020 707 #define __HAL_FLASH_PREREAD_BUFFER_ENABLE() SET_BIT((FLASH->ACR), FLASH_ACR_PRE_READ)
AnnaBridge 167:84c0a372a020 708
AnnaBridge 167:84c0a372a020 709 /**
AnnaBridge 167:84c0a372a020 710 * @brief Disable the FLASH preread buffer.
AnnaBridge 167:84c0a372a020 711 * @retval none
AnnaBridge 167:84c0a372a020 712 */
AnnaBridge 167:84c0a372a020 713 #define __HAL_FLASH_PREREAD_BUFFER_DISABLE() CLEAR_BIT((FLASH->ACR), FLASH_ACR_PRE_READ)
AnnaBridge 157:e7ca05fa8600 714
AnnaBridge 157:e7ca05fa8600 715 /**
AnnaBridge 167:84c0a372a020 716 * @brief Enable the FLASH power down during Sleep mode
AnnaBridge 157:e7ca05fa8600 717 * @retval none
AnnaBridge 157:e7ca05fa8600 718 */
AnnaBridge 167:84c0a372a020 719 #define __HAL_FLASH_SLEEP_POWERDOWN_ENABLE() SET_BIT(FLASH->ACR, FLASH_ACR_SLEEP_PD)
AnnaBridge 167:84c0a372a020 720
AnnaBridge 167:84c0a372a020 721 /**
AnnaBridge 167:84c0a372a020 722 * @brief Disable the FLASH power down during Sleep mode
AnnaBridge 167:84c0a372a020 723 * @retval none
AnnaBridge 167:84c0a372a020 724 */
AnnaBridge 167:84c0a372a020 725 #define __HAL_FLASH_SLEEP_POWERDOWN_DISABLE() CLEAR_BIT(FLASH->ACR, FLASH_ACR_SLEEP_PD)
AnnaBridge 157:e7ca05fa8600 726
AnnaBridge 157:e7ca05fa8600 727 /**
AnnaBridge 157:e7ca05fa8600 728 * @brief Enable the Flash Run power down mode.
AnnaBridge 157:e7ca05fa8600 729 * @note Writing this bit to 0 this bit, automatically the keys are
AnnaBridge 157:e7ca05fa8600 730 * loss and a new unlock sequence is necessary to re-write it to 1.
AnnaBridge 157:e7ca05fa8600 731 */
AnnaBridge 157:e7ca05fa8600 732 #define __HAL_FLASH_POWER_DOWN_ENABLE() do { FLASH->PDKEYR = FLASH_PDKEY1; \
AnnaBridge 157:e7ca05fa8600 733 FLASH->PDKEYR = FLASH_PDKEY2; \
AnnaBridge 157:e7ca05fa8600 734 SET_BIT((FLASH->ACR), FLASH_ACR_RUN_PD); \
AnnaBridge 157:e7ca05fa8600 735 } while (0)
AnnaBridge 157:e7ca05fa8600 736
AnnaBridge 157:e7ca05fa8600 737 /**
AnnaBridge 157:e7ca05fa8600 738 * @brief Disable the Flash Run power down mode.
AnnaBridge 167:84c0a372a020 739 * @note Writing this bit to 0 this bit, automatically the keys are
AnnaBridge 157:e7ca05fa8600 740 * loss and a new unlock sequence is necessary to re-write it to 1.
AnnaBridge 157:e7ca05fa8600 741 */
AnnaBridge 157:e7ca05fa8600 742 #define __HAL_FLASH_POWER_DOWN_DISABLE() do { FLASH->PDKEYR = FLASH_PDKEY1; \
AnnaBridge 157:e7ca05fa8600 743 FLASH->PDKEYR = FLASH_PDKEY2; \
AnnaBridge 167:84c0a372a020 744 CLEAR_BIT((FLASH->ACR), FLASH_ACR_RUN_PD); \
AnnaBridge 157:e7ca05fa8600 745 } while (0)
AnnaBridge 157:e7ca05fa8600 746
AnnaBridge 157:e7ca05fa8600 747 /**
AnnaBridge 157:e7ca05fa8600 748 * @}
AnnaBridge 157:e7ca05fa8600 749 */
AnnaBridge 157:e7ca05fa8600 750
AnnaBridge 167:84c0a372a020 751 /* Exported functions --------------------------------------------------------*/
AnnaBridge 167:84c0a372a020 752
AnnaBridge 167:84c0a372a020 753 /** @addtogroup FLASHEx_Exported_Functions
AnnaBridge 157:e7ca05fa8600 754 * @{
AnnaBridge 157:e7ca05fa8600 755 */
AnnaBridge 157:e7ca05fa8600 756
AnnaBridge 167:84c0a372a020 757 /** @addtogroup FLASHEx_Exported_Functions_Group1
AnnaBridge 157:e7ca05fa8600 758 * @{
AnnaBridge 157:e7ca05fa8600 759 */
AnnaBridge 167:84c0a372a020 760
AnnaBridge 157:e7ca05fa8600 761 HAL_StatusTypeDef HAL_FLASHEx_Erase(FLASH_EraseInitTypeDef *pEraseInit, uint32_t *PageError);
AnnaBridge 157:e7ca05fa8600 762 HAL_StatusTypeDef HAL_FLASHEx_Erase_IT(FLASH_EraseInitTypeDef *pEraseInit);
AnnaBridge 167:84c0a372a020 763
AnnaBridge 157:e7ca05fa8600 764 /**
AnnaBridge 157:e7ca05fa8600 765 * @}
AnnaBridge 157:e7ca05fa8600 766 */
AnnaBridge 157:e7ca05fa8600 767
AnnaBridge 167:84c0a372a020 768 /** @addtogroup FLASHEx_Exported_Functions_Group2
AnnaBridge 157:e7ca05fa8600 769 * @{
AnnaBridge 157:e7ca05fa8600 770 */
AnnaBridge 167:84c0a372a020 771
AnnaBridge 157:e7ca05fa8600 772 HAL_StatusTypeDef HAL_FLASHEx_OBProgram(FLASH_OBProgramInitTypeDef *pOBInit);
AnnaBridge 157:e7ca05fa8600 773 void HAL_FLASHEx_OBGetConfig(FLASH_OBProgramInitTypeDef *pOBInit);
AnnaBridge 167:84c0a372a020 774
AnnaBridge 167:84c0a372a020 775 #if defined(FLASH_OPTR_WPRMOD) || defined(FLASH_OPTR_BFB2)
AnnaBridge 167:84c0a372a020 776
AnnaBridge 157:e7ca05fa8600 777 HAL_StatusTypeDef HAL_FLASHEx_AdvOBProgram (FLASH_AdvOBProgramInitTypeDef *pAdvOBInit);
AnnaBridge 157:e7ca05fa8600 778 void HAL_FLASHEx_AdvOBGetConfig(FLASH_AdvOBProgramInitTypeDef *pAdvOBInit);
AnnaBridge 167:84c0a372a020 779
AnnaBridge 167:84c0a372a020 780 #endif /* FLASH_OPTR_WPRMOD || FLASH_OPTR_BFB2 */
AnnaBridge 167:84c0a372a020 781
AnnaBridge 167:84c0a372a020 782 #if defined(FLASH_OPTR_WPRMOD)
AnnaBridge 167:84c0a372a020 783
AnnaBridge 157:e7ca05fa8600 784 HAL_StatusTypeDef HAL_FLASHEx_OB_SelectPCROP(void);
AnnaBridge 157:e7ca05fa8600 785 HAL_StatusTypeDef HAL_FLASHEx_OB_DeSelectPCROP(void);
AnnaBridge 167:84c0a372a020 786
AnnaBridge 167:84c0a372a020 787 #endif /* FLASH_OPTR_WPRMOD */
AnnaBridge 167:84c0a372a020 788
AnnaBridge 157:e7ca05fa8600 789 /**
AnnaBridge 157:e7ca05fa8600 790 * @}
AnnaBridge 157:e7ca05fa8600 791 */
AnnaBridge 157:e7ca05fa8600 792
AnnaBridge 167:84c0a372a020 793 /** @addtogroup FLASHEx_Exported_Functions_Group3
AnnaBridge 157:e7ca05fa8600 794 * @{
AnnaBridge 157:e7ca05fa8600 795 */
AnnaBridge 167:84c0a372a020 796
AnnaBridge 157:e7ca05fa8600 797 HAL_StatusTypeDef HAL_FLASHEx_DATAEEPROM_Unlock(void);
AnnaBridge 157:e7ca05fa8600 798 HAL_StatusTypeDef HAL_FLASHEx_DATAEEPROM_Lock(void);
AnnaBridge 167:84c0a372a020 799
AnnaBridge 157:e7ca05fa8600 800 HAL_StatusTypeDef HAL_FLASHEx_DATAEEPROM_Erase(uint32_t Address);
AnnaBridge 157:e7ca05fa8600 801 HAL_StatusTypeDef HAL_FLASHEx_DATAEEPROM_Program(uint32_t TypeProgram, uint32_t Address, uint32_t Data);
AnnaBridge 157:e7ca05fa8600 802 void HAL_FLASHEx_DATAEEPROM_EnableFixedTimeProgram(void);
AnnaBridge 157:e7ca05fa8600 803 void HAL_FLASHEx_DATAEEPROM_DisableFixedTimeProgram(void);
AnnaBridge 157:e7ca05fa8600 804
AnnaBridge 157:e7ca05fa8600 805 /**
AnnaBridge 157:e7ca05fa8600 806 * @}
AnnaBridge 157:e7ca05fa8600 807 */
AnnaBridge 157:e7ca05fa8600 808
AnnaBridge 157:e7ca05fa8600 809 /**
AnnaBridge 157:e7ca05fa8600 810 * @}
AnnaBridge 157:e7ca05fa8600 811 */
AnnaBridge 157:e7ca05fa8600 812
AnnaBridge 157:e7ca05fa8600 813 /**
AnnaBridge 157:e7ca05fa8600 814 * @}
AnnaBridge 157:e7ca05fa8600 815 */
AnnaBridge 157:e7ca05fa8600 816
AnnaBridge 157:e7ca05fa8600 817 /**
AnnaBridge 157:e7ca05fa8600 818 * @}
AnnaBridge 157:e7ca05fa8600 819 */
AnnaBridge 157:e7ca05fa8600 820
AnnaBridge 157:e7ca05fa8600 821 #ifdef __cplusplus
AnnaBridge 157:e7ca05fa8600 822 }
AnnaBridge 157:e7ca05fa8600 823 #endif
AnnaBridge 157:e7ca05fa8600 824
AnnaBridge 157:e7ca05fa8600 825 #endif /* __STM32L0xx_HAL_FLASH_EX_H */
AnnaBridge 157:e7ca05fa8600 826
AnnaBridge 157:e7ca05fa8600 827 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/